]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: ppgtt binding/unbinding support
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
07b7ddd9
JB
81#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
cff458c2
EA
89#define GEN6_GDRST 0x941c
90#define GEN6_GRDOM_FULL (1 << 0)
91#define GEN6_GRDOM_RENDER (1 << 1)
92#define GEN6_GRDOM_MEDIA (1 << 2)
93#define GEN6_GRDOM_BLT (1 << 3)
94
1d2a314c
DV
95/* PPGTT stuff */
96#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
97
98#define GEN6_PDE_VALID (1 << 0)
99#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
100/* gen6+ has bit 11-4 for physical addr bit 39-32 */
101#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
102
103#define GEN6_PTE_VALID (1 << 0)
104#define GEN6_PTE_UNCACHED (1 << 1)
105#define GEN6_PTE_CACHE_LLC (2 << 1)
106#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
107#define GEN6_PTE_CACHE_BITS (3 << 1)
108#define GEN6_PTE_GFDT (1 << 3)
109#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
110
585fb111
JB
111/* VGA stuff */
112
113#define VGA_ST01_MDA 0x3ba
114#define VGA_ST01_CGA 0x3da
115
116#define VGA_MSR_WRITE 0x3c2
117#define VGA_MSR_READ 0x3cc
118#define VGA_MSR_MEM_EN (1<<1)
119#define VGA_MSR_CGA_MODE (1<<0)
120
121#define VGA_SR_INDEX 0x3c4
122#define VGA_SR_DATA 0x3c5
123
124#define VGA_AR_INDEX 0x3c0
125#define VGA_AR_VID_EN (1<<5)
126#define VGA_AR_DATA_WRITE 0x3c0
127#define VGA_AR_DATA_READ 0x3c1
128
129#define VGA_GR_INDEX 0x3ce
130#define VGA_GR_DATA 0x3cf
131/* GR05 */
132#define VGA_GR_MEM_READ_MODE_SHIFT 3
133#define VGA_GR_MEM_READ_MODE_PLANE 1
134/* GR06 */
135#define VGA_GR_MEM_MODE_MASK 0xc
136#define VGA_GR_MEM_MODE_SHIFT 2
137#define VGA_GR_MEM_A0000_AFFFF 0
138#define VGA_GR_MEM_A0000_BFFFF 1
139#define VGA_GR_MEM_B0000_B7FFF 2
140#define VGA_GR_MEM_B0000_BFFFF 3
141
142#define VGA_DACMASK 0x3c6
143#define VGA_DACRX 0x3c7
144#define VGA_DACWX 0x3c8
145#define VGA_DACDATA 0x3c9
146
147#define VGA_CR_INDEX_MDA 0x3b4
148#define VGA_CR_DATA_MDA 0x3b5
149#define VGA_CR_INDEX_CGA 0x3d4
150#define VGA_CR_DATA_CGA 0x3d5
151
152/*
153 * Memory interface instructions used by the kernel
154 */
155#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
156
157#define MI_NOOP MI_INSTR(0, 0)
158#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
159#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 160#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
161#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
162#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
163#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
164#define MI_FLUSH MI_INSTR(0x04, 0)
165#define MI_READ_FLUSH (1 << 0)
166#define MI_EXE_FLUSH (1 << 1)
167#define MI_NO_WRITE_FLUSH (1 << 2)
168#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
169#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 170#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 171#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
172#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
173#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 174#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 175#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
176#define MI_OVERLAY_CONTINUE (0x0<<21)
177#define MI_OVERLAY_ON (0x1<<21)
178#define MI_OVERLAY_OFF (0x2<<21)
585fb111 179#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 180#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 181#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 182#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
183#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
184#define MI_MM_SPACE_GTT (1<<8)
185#define MI_MM_SPACE_PHYSICAL (0<<8)
186#define MI_SAVE_EXT_STATE_EN (1<<3)
187#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 188#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 189#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
190#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
191#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
192#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
193#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
194/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
195 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
196 * simply ignores the register load under certain conditions.
197 * - One can actually load arbitrary many arbitrary registers: Simply issue x
198 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
199 */
200#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
201#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
202#define MI_INVALIDATE_TLB (1<<18)
203#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
204#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
205#define MI_BATCH_NON_SECURE (1)
206#define MI_BATCH_NON_SECURE_I965 (1<<8)
207#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
208#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
209#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
210#define MI_SEMAPHORE_UPDATE (1<<21)
211#define MI_SEMAPHORE_COMPARE (1<<20)
212#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
213#define MI_SEMAPHORE_SYNC_RV (2<<16)
214#define MI_SEMAPHORE_SYNC_RB (0<<16)
215#define MI_SEMAPHORE_SYNC_VR (0<<16)
216#define MI_SEMAPHORE_SYNC_VB (2<<16)
217#define MI_SEMAPHORE_SYNC_BR (2<<16)
218#define MI_SEMAPHORE_SYNC_BV (0<<16)
219#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
220/*
221 * 3D instructions used by the kernel
222 */
223#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
224
225#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
226#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
227#define SC_UPDATE_SCISSOR (0x1<<1)
228#define SC_ENABLE_MASK (0x1<<0)
229#define SC_ENABLE (0x1<<0)
230#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
231#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
232#define SCI_YMIN_MASK (0xffff<<16)
233#define SCI_XMIN_MASK (0xffff<<0)
234#define SCI_YMAX_MASK (0xffff<<16)
235#define SCI_XMAX_MASK (0xffff<<0)
236#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
237#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
238#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
239#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
240#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
241#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
242#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
243#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
244#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
245#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
246#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
247#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
248#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
249#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
250#define BLT_DEPTH_8 (0<<24)
251#define BLT_DEPTH_16_565 (1<<24)
252#define BLT_DEPTH_16_1555 (2<<24)
253#define BLT_DEPTH_32 (3<<24)
254#define BLT_ROP_GXCOPY (0xcc<<16)
255#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
256#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
257#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
258#define ASYNC_FLIP (1<<22)
259#define DISPLAY_PLANE_A (0<<20)
260#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 261#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 262#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
263#define PIPE_CONTROL_QW_WRITE (1<<14)
264#define PIPE_CONTROL_DEPTH_STALL (1<<13)
265#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 266#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
267#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
268#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
269#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
270#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
271#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
272#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
273#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 274#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 275#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 276#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 277
dc96e9b8
CW
278
279/*
280 * Reset registers
281 */
282#define DEBUG_RESET_I830 0x6070
283#define DEBUG_RESET_FULL (1<<7)
284#define DEBUG_RESET_RENDER (1<<8)
285#define DEBUG_RESET_DISPLAY (1<<9)
286
287
585fb111 288/*
de151cf6 289 * Fence registers
585fb111 290 */
de151cf6 291#define FENCE_REG_830_0 0x2000
dc529a4f 292#define FENCE_REG_945_8 0x3000
de151cf6
JB
293#define I830_FENCE_START_MASK 0x07f80000
294#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 295#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
296#define I830_FENCE_PITCH_SHIFT 4
297#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 298#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 299#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 300#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
301
302#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 303#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 304
de151cf6
JB
305#define FENCE_REG_965_0 0x03000
306#define I965_FENCE_PITCH_SHIFT 2
307#define I965_FENCE_TILING_Y_SHIFT 1
308#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 309#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 310
4e901fdc
EA
311#define FENCE_REG_SANDYBRIDGE_0 0x100000
312#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
313
f691e2f4
DV
314/* control register for cpu gtt access */
315#define TILECTL 0x101000
316#define TILECTL_SWZCTL (1 << 0)
317#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
318#define TILECTL_BACKSNOOP_DIS (1 << 3)
319
de151cf6
JB
320/*
321 * Instruction and interrupt control regs
322 */
63eeaf38 323#define PGTBL_ER 0x02024
333e9fe9
DV
324#define RENDER_RING_BASE 0x02000
325#define BSD_RING_BASE 0x04000
326#define GEN6_BSD_RING_BASE 0x12000
549f7365 327#define BLT_RING_BASE 0x22000
3d281d8c
DV
328#define RING_TAIL(base) ((base)+0x30)
329#define RING_HEAD(base) ((base)+0x34)
330#define RING_START(base) ((base)+0x38)
331#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
332#define RING_SYNC_0(base) ((base)+0x40)
333#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
334#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
335#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
336#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
337#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
338#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
339#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 340#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
341#define RING_HWS_PGA(base) ((base)+0x80)
342#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
343#define ARB_MODE 0x04030
344#define ARB_MODE_SWIZZLE_SNB (1<<4)
345#define ARB_MODE_SWIZZLE_IVB (1<<5)
346#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
347#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 348#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
349#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
350#define DONE_REG 0x40b0
4593010b
EA
351#define BSD_HWS_PGA_GEN7 (0x04180)
352#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 353#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 354#define RING_NOPID(base) ((base)+0x94)
0f46832f 355#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
356#define TAIL_ADDR 0x001FFFF8
357#define HEAD_WRAP_COUNT 0xFFE00000
358#define HEAD_WRAP_ONE 0x00200000
359#define HEAD_ADDR 0x001FFFFC
360#define RING_NR_PAGES 0x001FF000
361#define RING_REPORT_MASK 0x00000006
362#define RING_REPORT_64K 0x00000002
363#define RING_REPORT_128K 0x00000004
364#define RING_NO_REPORT 0x00000000
365#define RING_VALID_MASK 0x00000001
366#define RING_VALID 0x00000001
367#define RING_INVALID 0x00000000
4b60e5cb
CW
368#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
369#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 370#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
371#if 0
372#define PRB0_TAIL 0x02030
373#define PRB0_HEAD 0x02034
374#define PRB0_START 0x02038
375#define PRB0_CTL 0x0203c
585fb111
JB
376#define PRB1_TAIL 0x02040 /* 915+ only */
377#define PRB1_HEAD 0x02044 /* 915+ only */
378#define PRB1_START 0x02048 /* 915+ only */
379#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 380#endif
63eeaf38
JB
381#define IPEIR_I965 0x02064
382#define IPEHR_I965 0x02068
383#define INSTDONE_I965 0x0206c
d27b1e0e
DV
384#define RING_IPEIR(base) ((base)+0x64)
385#define RING_IPEHR(base) ((base)+0x68)
386#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
387#define RING_INSTPS(base) ((base)+0x70)
388#define RING_DMA_FADD(base) ((base)+0x78)
389#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
390#define INSTPS 0x02070 /* 965+ only */
391#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
392#define ACTHD_I965 0x02074
393#define HWS_PGA 0x02080
394#define HWS_ADDRESS_MASK 0xfffff000
395#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
396#define PWRCTXA 0x2088 /* 965GM+ only */
397#define PWRCTX_EN (1<<0)
585fb111 398#define IPEIR 0x02088
63eeaf38
JB
399#define IPEHR 0x0208c
400#define INSTDONE 0x02090
585fb111
JB
401#define NOPID 0x02094
402#define HWSTAM 0x02098
71cf39b1 403
f406839f
CW
404#define ERROR_GEN6 0x040a0
405
de6e2eaf
EA
406/* GM45+ chicken bits -- debug workaround bits that may be required
407 * for various sorts of correct behavior. The top 16 bits of each are
408 * the enables for writing to the corresponding low bit.
409 */
410#define _3D_CHICKEN 0x02084
411#define _3D_CHICKEN2 0x0208c
412/* Disables pipelining of read flushes past the SF-WIZ interface.
413 * Required on all Ironlake steppings according to the B-Spec, but the
414 * particular danger of not doing so is not specified.
415 */
416# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
417#define _3D_CHICKEN3 0x02090
418
71cf39b1
EA
419#define MI_MODE 0x0209c
420# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 421# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 422
1ec14ad3 423#define GFX_MODE 0x02520
b095cd0a 424#define GFX_MODE_GEN7 0x0229c
1ec14ad3
CW
425#define GFX_RUN_LIST_ENABLE (1<<15)
426#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
427#define GFX_SURFACE_FAULT_ENABLE (1<<12)
428#define GFX_REPLAY_MODE (1<<11)
429#define GFX_PSMI_GRANULARITY (1<<10)
430#define GFX_PPGTT_ENABLE (1<<9)
431
b095cd0a
JB
432#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
433#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
434
585fb111
JB
435#define SCPD0 0x0209c /* 915+ only */
436#define IER 0x020a0
437#define IIR 0x020a4
438#define IMR 0x020a8
439#define ISR 0x020ac
440#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
441#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
442#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 443#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
444#define I915_HWB_OOM_INTERRUPT (1<<13)
445#define I915_SYNC_STATUS_INTERRUPT (1<<12)
446#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
447#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
448#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
449#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
450#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
451#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
452#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
453#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
454#define I915_DEBUG_INTERRUPT (1<<2)
455#define I915_USER_INTERRUPT (1<<1)
456#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 457#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
458#define EIR 0x020b0
459#define EMR 0x020b4
460#define ESR 0x020b8
63eeaf38
JB
461#define GM45_ERROR_PAGE_TABLE (1<<5)
462#define GM45_ERROR_MEM_PRIV (1<<4)
463#define I915_ERROR_PAGE_TABLE (1<<4)
464#define GM45_ERROR_CP_PRIV (1<<3)
465#define I915_ERROR_MEMORY_REFRESH (1<<1)
466#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 467#define INSTPM 0x020c0
ee980b80 468#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
469#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
470 will not assert AGPBUSY# and will only
471 be delivered when out of C3. */
84f9f938 472#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
473#define ACTHD 0x020c8
474#define FW_BLC 0x020d8
8692d00e 475#define FW_BLC2 0x020dc
585fb111 476#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
477#define FW_BLC_SELF_EN_MASK (1<<31)
478#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
479#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
480#define MM_BURST_LENGTH 0x00700000
481#define MM_FIFO_WATERMARK 0x0001F000
482#define LM_BURST_LENGTH 0x00000700
483#define LM_FIFO_WATERMARK 0x0000001F
585fb111 484#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
485#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
486
487/* Make render/texture TLB fetches lower priorty than associated data
488 * fetches. This is not turned on by default
489 */
490#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
491
492/* Isoch request wait on GTT enable (Display A/B/C streams).
493 * Make isoch requests stall on the TLB update. May cause
494 * display underruns (test mode only)
495 */
496#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
497
498/* Block grant count for isoch requests when block count is
499 * set to a finite value.
500 */
501#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
502#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
503#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
504#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
505#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
506
507/* Enable render writes to complete in C2/C3/C4 power states.
508 * If this isn't enabled, render writes are prevented in low
509 * power states. That seems bad to me.
510 */
511#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
512
513/* This acknowledges an async flip immediately instead
514 * of waiting for 2TLB fetches.
515 */
516#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
517
518/* Enables non-sequential data reads through arbiter
519 */
0206e353 520#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
521
522/* Disable FSB snooping of cacheable write cycles from binner/render
523 * command stream
524 */
525#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
526
527/* Arbiter time slice for non-isoch streams */
528#define MI_ARB_TIME_SLICE_MASK (7 << 5)
529#define MI_ARB_TIME_SLICE_1 (0 << 5)
530#define MI_ARB_TIME_SLICE_2 (1 << 5)
531#define MI_ARB_TIME_SLICE_4 (2 << 5)
532#define MI_ARB_TIME_SLICE_6 (3 << 5)
533#define MI_ARB_TIME_SLICE_8 (4 << 5)
534#define MI_ARB_TIME_SLICE_10 (5 << 5)
535#define MI_ARB_TIME_SLICE_14 (6 << 5)
536#define MI_ARB_TIME_SLICE_16 (7 << 5)
537
538/* Low priority grace period page size */
539#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
540#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
541
542/* Disable display A/B trickle feed */
543#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
544
545/* Set display plane priority */
546#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
547#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
548
585fb111
JB
549#define CACHE_MODE_0 0x02120 /* 915+ only */
550#define CM0_MASK_SHIFT 16
551#define CM0_IZ_OPT_DISABLE (1<<6)
552#define CM0_ZR_OPT_DISABLE (1<<5)
553#define CM0_DEPTH_EVICT_DISABLE (1<<4)
554#define CM0_COLOR_EVICT_DISABLE (1<<3)
555#define CM0_DEPTH_WRITE_DISABLE (1<<1)
556#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 557#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 558#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
559#define ECOSKPD 0x021d0
560#define ECO_GATING_CX_ONLY (1<<3)
561#define ECO_FLIP_DONE (1<<0)
585fb111 562
a1786bd2
ZW
563/* GEN6 interrupt control */
564#define GEN6_RENDER_HWSTAM 0x2098
565#define GEN6_RENDER_IMR 0x20a8
566#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
567#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 568#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
569#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
570#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
571#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
572#define GEN6_RENDER_SYNC_STATUS (1 << 2)
573#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
574#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
575
576#define GEN6_BLITTER_HWSTAM 0x22098
577#define GEN6_BLITTER_IMR 0x220a8
578#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
579#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
580#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
581#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 582
4efe0708
JB
583#define GEN6_BLITTER_ECOSKPD 0x221d0
584#define GEN6_BLITTER_LOCK_SHIFT 16
585#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
586
881f47b6
XH
587#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
588#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
589#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
590#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
591#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
592
ec6a890d 593#define GEN6_BSD_HWSTAM 0x12098
881f47b6 594#define GEN6_BSD_IMR 0x120a8
1ec14ad3 595#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
596
597#define GEN6_BSD_RNCID 0x12198
598
585fb111
JB
599/*
600 * Framebuffer compression (915+ only)
601 */
602
603#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
604#define FBC_LL_BASE 0x03204 /* 4k page aligned */
605#define FBC_CONTROL 0x03208
606#define FBC_CTL_EN (1<<31)
607#define FBC_CTL_PERIODIC (1<<30)
608#define FBC_CTL_INTERVAL_SHIFT (16)
609#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 610#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
611#define FBC_CTL_STRIDE_SHIFT (5)
612#define FBC_CTL_FENCENO (1<<0)
613#define FBC_COMMAND 0x0320c
614#define FBC_CMD_COMPRESS (1<<0)
615#define FBC_STATUS 0x03210
616#define FBC_STAT_COMPRESSING (1<<31)
617#define FBC_STAT_COMPRESSED (1<<30)
618#define FBC_STAT_MODIFIED (1<<29)
619#define FBC_STAT_CURRENT_LINE (1<<0)
620#define FBC_CONTROL2 0x03214
621#define FBC_CTL_FENCE_DBL (0<<4)
622#define FBC_CTL_IDLE_IMM (0<<2)
623#define FBC_CTL_IDLE_FULL (1<<2)
624#define FBC_CTL_IDLE_LINE (2<<2)
625#define FBC_CTL_IDLE_DEBUG (3<<2)
626#define FBC_CTL_CPU_FENCE (1<<1)
627#define FBC_CTL_PLANEA (0<<0)
628#define FBC_CTL_PLANEB (1<<0)
629#define FBC_FENCE_OFF 0x0321b
80824003 630#define FBC_TAG 0x03300
585fb111
JB
631
632#define FBC_LL_SIZE (1536)
633
74dff282
JB
634/* Framebuffer compression for GM45+ */
635#define DPFC_CB_BASE 0x3200
636#define DPFC_CONTROL 0x3208
637#define DPFC_CTL_EN (1<<31)
638#define DPFC_CTL_PLANEA (0<<30)
639#define DPFC_CTL_PLANEB (1<<30)
640#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 641#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
642#define DPFC_SR_EN (1<<10)
643#define DPFC_CTL_LIMIT_1X (0<<6)
644#define DPFC_CTL_LIMIT_2X (1<<6)
645#define DPFC_CTL_LIMIT_4X (2<<6)
646#define DPFC_RECOMP_CTL 0x320c
647#define DPFC_RECOMP_STALL_EN (1<<27)
648#define DPFC_RECOMP_STALL_WM_SHIFT (16)
649#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
650#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
651#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
652#define DPFC_STATUS 0x3210
653#define DPFC_INVAL_SEG_SHIFT (16)
654#define DPFC_INVAL_SEG_MASK (0x07ff0000)
655#define DPFC_COMP_SEG_SHIFT (0)
656#define DPFC_COMP_SEG_MASK (0x000003ff)
657#define DPFC_STATUS2 0x3214
658#define DPFC_FENCE_YOFF 0x3218
659#define DPFC_CHICKEN 0x3224
660#define DPFC_HT_MODIFY (1<<31)
661
b52eb4dc
ZY
662/* Framebuffer compression for Ironlake */
663#define ILK_DPFC_CB_BASE 0x43200
664#define ILK_DPFC_CONTROL 0x43208
665/* The bit 28-8 is reserved */
666#define DPFC_RESERVED (0x1FFFFF00)
667#define ILK_DPFC_RECOMP_CTL 0x4320c
668#define ILK_DPFC_STATUS 0x43210
669#define ILK_DPFC_FENCE_YOFF 0x43218
670#define ILK_DPFC_CHICKEN 0x43224
671#define ILK_FBC_RT_BASE 0x2128
672#define ILK_FBC_RT_VALID (1<<0)
673
674#define ILK_DISPLAY_CHICKEN1 0x42000
675#define ILK_FBCQ_DIS (1<<22)
0206e353 676#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 677
b52eb4dc 678
9c04f015
YL
679/*
680 * Framebuffer compression for Sandybridge
681 *
682 * The following two registers are of type GTTMMADR
683 */
684#define SNB_DPFC_CTL_SA 0x100100
685#define SNB_CPU_FENCE_ENABLE (1<<29)
686#define DPFC_CPU_FENCE_OFFSET 0x100104
687
688
585fb111
JB
689/*
690 * GPIO regs
691 */
692#define GPIOA 0x5010
693#define GPIOB 0x5014
694#define GPIOC 0x5018
695#define GPIOD 0x501c
696#define GPIOE 0x5020
697#define GPIOF 0x5024
698#define GPIOG 0x5028
699#define GPIOH 0x502c
700# define GPIO_CLOCK_DIR_MASK (1 << 0)
701# define GPIO_CLOCK_DIR_IN (0 << 1)
702# define GPIO_CLOCK_DIR_OUT (1 << 1)
703# define GPIO_CLOCK_VAL_MASK (1 << 2)
704# define GPIO_CLOCK_VAL_OUT (1 << 3)
705# define GPIO_CLOCK_VAL_IN (1 << 4)
706# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
707# define GPIO_DATA_DIR_MASK (1 << 8)
708# define GPIO_DATA_DIR_IN (0 << 9)
709# define GPIO_DATA_DIR_OUT (1 << 9)
710# define GPIO_DATA_VAL_MASK (1 << 10)
711# define GPIO_DATA_VAL_OUT (1 << 11)
712# define GPIO_DATA_VAL_IN (1 << 12)
713# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
714
f899fc64
CW
715#define GMBUS0 0x5100 /* clock/port select */
716#define GMBUS_RATE_100KHZ (0<<8)
717#define GMBUS_RATE_50KHZ (1<<8)
718#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
719#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
720#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
721#define GMBUS_PORT_DISABLED 0
722#define GMBUS_PORT_SSC 1
723#define GMBUS_PORT_VGADDC 2
724#define GMBUS_PORT_PANEL 3
725#define GMBUS_PORT_DPC 4 /* HDMIC */
726#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
727 /* 6 reserved */
728#define GMBUS_PORT_DPD 7 /* HDMID */
729#define GMBUS_NUM_PORTS 8
730#define GMBUS1 0x5104 /* command/status */
731#define GMBUS_SW_CLR_INT (1<<31)
732#define GMBUS_SW_RDY (1<<30)
733#define GMBUS_ENT (1<<29) /* enable timeout */
734#define GMBUS_CYCLE_NONE (0<<25)
735#define GMBUS_CYCLE_WAIT (1<<25)
736#define GMBUS_CYCLE_INDEX (2<<25)
737#define GMBUS_CYCLE_STOP (4<<25)
738#define GMBUS_BYTE_COUNT_SHIFT 16
739#define GMBUS_SLAVE_INDEX_SHIFT 8
740#define GMBUS_SLAVE_ADDR_SHIFT 1
741#define GMBUS_SLAVE_READ (1<<0)
742#define GMBUS_SLAVE_WRITE (0<<0)
743#define GMBUS2 0x5108 /* status */
744#define GMBUS_INUSE (1<<15)
745#define GMBUS_HW_WAIT_PHASE (1<<14)
746#define GMBUS_STALL_TIMEOUT (1<<13)
747#define GMBUS_INT (1<<12)
748#define GMBUS_HW_RDY (1<<11)
749#define GMBUS_SATOER (1<<10)
750#define GMBUS_ACTIVE (1<<9)
751#define GMBUS3 0x510c /* data buffer bytes 3-0 */
752#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
753#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
754#define GMBUS_NAK_EN (1<<3)
755#define GMBUS_IDLE_EN (1<<2)
756#define GMBUS_HW_WAIT_EN (1<<1)
757#define GMBUS_HW_RDY_EN (1<<0)
758#define GMBUS5 0x5120 /* byte index */
759#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 760
585fb111
JB
761/*
762 * Clock control & power management
763 */
764
765#define VGA0 0x6000
766#define VGA1 0x6004
767#define VGA_PD 0x6010
768#define VGA0_PD_P2_DIV_4 (1 << 7)
769#define VGA0_PD_P1_DIV_2 (1 << 5)
770#define VGA0_PD_P1_SHIFT 0
771#define VGA0_PD_P1_MASK (0x1f << 0)
772#define VGA1_PD_P2_DIV_4 (1 << 15)
773#define VGA1_PD_P1_DIV_2 (1 << 13)
774#define VGA1_PD_P1_SHIFT 8
775#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
776#define _DPLL_A 0x06014
777#define _DPLL_B 0x06018
778#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
779#define DPLL_VCO_ENABLE (1 << 31)
780#define DPLL_DVO_HIGH_SPEED (1 << 30)
781#define DPLL_SYNCLOCK_ENABLE (1 << 29)
782#define DPLL_VGA_MODE_DIS (1 << 28)
783#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
784#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
785#define DPLL_MODE_MASK (3 << 26)
786#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
787#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
788#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
789#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
790#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
791#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 792#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 793
585fb111
JB
794#define SRX_INDEX 0x3c4
795#define SRX_DATA 0x3c5
796#define SR01 1
797#define SR01_SCREEN_OFF (1<<5)
798
799#define PPCR 0x61204
800#define PPCR_ON (1<<0)
801
802#define DVOB 0x61140
803#define DVOB_ON (1<<31)
804#define DVOC 0x61160
805#define DVOC_ON (1<<31)
806#define LVDS 0x61180
807#define LVDS_ON (1<<31)
808
585fb111
JB
809/* Scratch pad debug 0 reg:
810 */
811#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
812/*
813 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
814 * this field (only one bit may be set).
815 */
816#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
817#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 818#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
819/* i830, required in DVO non-gang */
820#define PLL_P2_DIVIDE_BY_4 (1 << 23)
821#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
822#define PLL_REF_INPUT_DREFCLK (0 << 13)
823#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
824#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
825#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
826#define PLL_REF_INPUT_MASK (3 << 13)
827#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 828/* Ironlake */
b9055052
ZW
829# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
830# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
831# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
832# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
833# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
834
585fb111
JB
835/*
836 * Parallel to Serial Load Pulse phase selection.
837 * Selects the phase for the 10X DPLL clock for the PCIe
838 * digital display port. The range is 4 to 13; 10 or more
839 * is just a flip delay. The default is 6
840 */
841#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
842#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
843/*
844 * SDVO multiplier for 945G/GM. Not used on 965.
845 */
846#define SDVO_MULTIPLIER_MASK 0x000000ff
847#define SDVO_MULTIPLIER_SHIFT_HIRES 4
848#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 849#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
850/*
851 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
852 *
853 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
854 */
855#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
856#define DPLL_MD_UDI_DIVIDER_SHIFT 24
857/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
858#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
859#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
860/*
861 * SDVO/UDI pixel multiplier.
862 *
863 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
864 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
865 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
866 * dummy bytes in the datastream at an increased clock rate, with both sides of
867 * the link knowing how many bytes are fill.
868 *
869 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
870 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
871 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
872 * through an SDVO command.
873 *
874 * This register field has values of multiplication factor minus 1, with
875 * a maximum multiplier of 5 for SDVO.
876 */
877#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
878#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
879/*
880 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
881 * This best be set to the default value (3) or the CRT won't work. No,
882 * I don't entirely understand what this does...
883 */
884#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
885#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
886#define _DPLL_B_MD 0x06020 /* 965+ only */
887#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
888#define _FPA0 0x06040
889#define _FPA1 0x06044
890#define _FPB0 0x06048
891#define _FPB1 0x0604c
892#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
893#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 894#define FP_N_DIV_MASK 0x003f0000
f2b115e6 895#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
896#define FP_N_DIV_SHIFT 16
897#define FP_M1_DIV_MASK 0x00003f00
898#define FP_M1_DIV_SHIFT 8
899#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 900#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
901#define FP_M2_DIV_SHIFT 0
902#define DPLL_TEST 0x606c
903#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
904#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
905#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
906#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
907#define DPLLB_TEST_N_BYPASS (1 << 19)
908#define DPLLB_TEST_M_BYPASS (1 << 18)
909#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
910#define DPLLA_TEST_N_BYPASS (1 << 3)
911#define DPLLA_TEST_M_BYPASS (1 << 2)
912#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
913#define D_STATE 0x6104
dc96e9b8 914#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
915#define DSTATE_PLL_D3_OFF (1<<3)
916#define DSTATE_GFX_CLOCK_GATING (1<<1)
917#define DSTATE_DOT_CLOCK_GATING (1<<0)
918#define DSPCLK_GATE_D 0x6200
919# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
920# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
921# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
922# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
923# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
924# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
925# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
926# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
927# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
928# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
929# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
930# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
931# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
932# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
933# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
934# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
935# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
936# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
937# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
938# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
939# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
940# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
941# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
942# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
943# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
944# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
945# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
946# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
947/**
948 * This bit must be set on the 830 to prevent hangs when turning off the
949 * overlay scaler.
950 */
951# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
952# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
953# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
954# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
955# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
956
957#define RENCLK_GATE_D1 0x6204
958# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
959# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
960# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
961# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
962# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
963# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
964# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
965# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
966# define MAG_CLOCK_GATE_DISABLE (1 << 5)
967/** This bit must be unset on 855,865 */
968# define MECI_CLOCK_GATE_DISABLE (1 << 4)
969# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
970# define MEC_CLOCK_GATE_DISABLE (1 << 2)
971# define MECO_CLOCK_GATE_DISABLE (1 << 1)
972/** This bit must be set on 855,865. */
973# define SV_CLOCK_GATE_DISABLE (1 << 0)
974# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
975# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
976# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
977# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
978# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
979# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
980# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
981# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
982# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
983# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
984# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
985# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
986# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
987# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
988# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
989# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
990# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
991
992# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
993/** This bit must always be set on 965G/965GM */
994# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
995# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
996# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
997# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
998# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
999# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1000/** This bit must always be set on 965G */
1001# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1002# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1003# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1004# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1005# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1006# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1007# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1008# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1009# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1010# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1011# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1012# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1013# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1014# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1015# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1016# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1017# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1018# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1019# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1020
1021#define RENCLK_GATE_D2 0x6208
1022#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1023#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1024#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1025#define RAMCLK_GATE_D 0x6210 /* CRL only */
1026#define DEUC 0x6214 /* CRL only */
585fb111
JB
1027
1028/*
1029 * Palette regs
1030 */
1031
9db4a9c7
JB
1032#define _PALETTE_A 0x0a000
1033#define _PALETTE_B 0x0a800
1034#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1035
673a394b
EA
1036/* MCH MMIO space */
1037
1038/*
1039 * MCHBAR mirror.
1040 *
1041 * This mirrors the MCHBAR MMIO space whose location is determined by
1042 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1043 * every way. It is not accessible from the CP register read instructions.
1044 *
1045 */
1046#define MCHBAR_MIRROR_BASE 0x10000
1047
1398261a
YL
1048#define MCHBAR_MIRROR_BASE_SNB 0x140000
1049
673a394b
EA
1050/** 915-945 and GM965 MCH register controlling DRAM channel access */
1051#define DCC 0x10200
1052#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1053#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1054#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1055#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1056#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1057#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1058
95534263
LP
1059/** Pineview MCH register contains DDR3 setting */
1060#define CSHRDDR3CTL 0x101a8
1061#define CSHRDDR3CTL_DDR3 (1 << 2)
1062
673a394b
EA
1063/** 965 MCH register controlling DRAM channel configuration */
1064#define C0DRB3 0x10206
1065#define C1DRB3 0x10606
1066
f691e2f4
DV
1067/** snb MCH registers for reading the DRAM channel configuration */
1068#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1069#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1070#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1071#define MAD_DIMM_ECC_MASK (0x3 << 24)
1072#define MAD_DIMM_ECC_OFF (0x0 << 24)
1073#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1074#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1075#define MAD_DIMM_ECC_ON (0x3 << 24)
1076#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1077#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1078#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1079#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1080#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1081#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1082#define MAD_DIMM_A_SELECT (0x1 << 16)
1083/* DIMM sizes are in multiples of 256mb. */
1084#define MAD_DIMM_B_SIZE_SHIFT 8
1085#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1086#define MAD_DIMM_A_SIZE_SHIFT 0
1087#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1088
1089
b11248df
KP
1090/* Clocking configuration register */
1091#define CLKCFG 0x10c00
7662c8bd 1092#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1093#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1094#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1095#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1096#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1097#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1098/* Note, below two are guess */
b11248df 1099#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1100#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1101#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1102#define CLKCFG_MEM_533 (1 << 4)
1103#define CLKCFG_MEM_667 (2 << 4)
1104#define CLKCFG_MEM_800 (3 << 4)
1105#define CLKCFG_MEM_MASK (7 << 4)
1106
ea056c14
JB
1107#define TSC1 0x11001
1108#define TSE (1<<0)
7648fa99
JB
1109#define TR1 0x11006
1110#define TSFS 0x11020
1111#define TSFS_SLOPE_MASK 0x0000ff00
1112#define TSFS_SLOPE_SHIFT 8
1113#define TSFS_INTR_MASK 0x000000ff
1114
f97108d1
JB
1115#define CRSTANDVID 0x11100
1116#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1117#define PXVFREQ_PX_MASK 0x7f000000
1118#define PXVFREQ_PX_SHIFT 24
1119#define VIDFREQ_BASE 0x11110
1120#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1121#define VIDFREQ2 0x11114
1122#define VIDFREQ3 0x11118
1123#define VIDFREQ4 0x1111c
1124#define VIDFREQ_P0_MASK 0x1f000000
1125#define VIDFREQ_P0_SHIFT 24
1126#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1127#define VIDFREQ_P0_CSCLK_SHIFT 20
1128#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1129#define VIDFREQ_P0_CRCLK_SHIFT 16
1130#define VIDFREQ_P1_MASK 0x00001f00
1131#define VIDFREQ_P1_SHIFT 8
1132#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1133#define VIDFREQ_P1_CSCLK_SHIFT 4
1134#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1135#define INTTOEXT_BASE_ILK 0x11300
1136#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1137#define INTTOEXT_MAP3_SHIFT 24
1138#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1139#define INTTOEXT_MAP2_SHIFT 16
1140#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1141#define INTTOEXT_MAP1_SHIFT 8
1142#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1143#define INTTOEXT_MAP0_SHIFT 0
1144#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1145#define MEMSWCTL 0x11170 /* Ironlake only */
1146#define MEMCTL_CMD_MASK 0xe000
1147#define MEMCTL_CMD_SHIFT 13
1148#define MEMCTL_CMD_RCLK_OFF 0
1149#define MEMCTL_CMD_RCLK_ON 1
1150#define MEMCTL_CMD_CHFREQ 2
1151#define MEMCTL_CMD_CHVID 3
1152#define MEMCTL_CMD_VMMOFF 4
1153#define MEMCTL_CMD_VMMON 5
1154#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1155 when command complete */
1156#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1157#define MEMCTL_FREQ_SHIFT 8
1158#define MEMCTL_SFCAVM (1<<7)
1159#define MEMCTL_TGT_VID_MASK 0x007f
1160#define MEMIHYST 0x1117c
1161#define MEMINTREN 0x11180 /* 16 bits */
1162#define MEMINT_RSEXIT_EN (1<<8)
1163#define MEMINT_CX_SUPR_EN (1<<7)
1164#define MEMINT_CONT_BUSY_EN (1<<6)
1165#define MEMINT_AVG_BUSY_EN (1<<5)
1166#define MEMINT_EVAL_CHG_EN (1<<4)
1167#define MEMINT_MON_IDLE_EN (1<<3)
1168#define MEMINT_UP_EVAL_EN (1<<2)
1169#define MEMINT_DOWN_EVAL_EN (1<<1)
1170#define MEMINT_SW_CMD_EN (1<<0)
1171#define MEMINTRSTR 0x11182 /* 16 bits */
1172#define MEM_RSEXIT_MASK 0xc000
1173#define MEM_RSEXIT_SHIFT 14
1174#define MEM_CONT_BUSY_MASK 0x3000
1175#define MEM_CONT_BUSY_SHIFT 12
1176#define MEM_AVG_BUSY_MASK 0x0c00
1177#define MEM_AVG_BUSY_SHIFT 10
1178#define MEM_EVAL_CHG_MASK 0x0300
1179#define MEM_EVAL_BUSY_SHIFT 8
1180#define MEM_MON_IDLE_MASK 0x00c0
1181#define MEM_MON_IDLE_SHIFT 6
1182#define MEM_UP_EVAL_MASK 0x0030
1183#define MEM_UP_EVAL_SHIFT 4
1184#define MEM_DOWN_EVAL_MASK 0x000c
1185#define MEM_DOWN_EVAL_SHIFT 2
1186#define MEM_SW_CMD_MASK 0x0003
1187#define MEM_INT_STEER_GFX 0
1188#define MEM_INT_STEER_CMR 1
1189#define MEM_INT_STEER_SMI 2
1190#define MEM_INT_STEER_SCI 3
1191#define MEMINTRSTS 0x11184
1192#define MEMINT_RSEXIT (1<<7)
1193#define MEMINT_CONT_BUSY (1<<6)
1194#define MEMINT_AVG_BUSY (1<<5)
1195#define MEMINT_EVAL_CHG (1<<4)
1196#define MEMINT_MON_IDLE (1<<3)
1197#define MEMINT_UP_EVAL (1<<2)
1198#define MEMINT_DOWN_EVAL (1<<1)
1199#define MEMINT_SW_CMD (1<<0)
1200#define MEMMODECTL 0x11190
1201#define MEMMODE_BOOST_EN (1<<31)
1202#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1203#define MEMMODE_BOOST_FREQ_SHIFT 24
1204#define MEMMODE_IDLE_MODE_MASK 0x00030000
1205#define MEMMODE_IDLE_MODE_SHIFT 16
1206#define MEMMODE_IDLE_MODE_EVAL 0
1207#define MEMMODE_IDLE_MODE_CONT 1
1208#define MEMMODE_HWIDLE_EN (1<<15)
1209#define MEMMODE_SWMODE_EN (1<<14)
1210#define MEMMODE_RCLK_GATE (1<<13)
1211#define MEMMODE_HW_UPDATE (1<<12)
1212#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1213#define MEMMODE_FSTART_SHIFT 8
1214#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1215#define MEMMODE_FMAX_SHIFT 4
1216#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1217#define RCBMAXAVG 0x1119c
1218#define MEMSWCTL2 0x1119e /* Cantiga only */
1219#define SWMEMCMD_RENDER_OFF (0 << 13)
1220#define SWMEMCMD_RENDER_ON (1 << 13)
1221#define SWMEMCMD_SWFREQ (2 << 13)
1222#define SWMEMCMD_TARVID (3 << 13)
1223#define SWMEMCMD_VRM_OFF (4 << 13)
1224#define SWMEMCMD_VRM_ON (5 << 13)
1225#define CMDSTS (1<<12)
1226#define SFCAVM (1<<11)
1227#define SWFREQ_MASK 0x0380 /* P0-7 */
1228#define SWFREQ_SHIFT 7
1229#define TARVID_MASK 0x001f
1230#define MEMSTAT_CTG 0x111a0
1231#define RCBMINAVG 0x111a0
1232#define RCUPEI 0x111b0
1233#define RCDNEI 0x111b4
88271da3
JB
1234#define RSTDBYCTL 0x111b8
1235#define RS1EN (1<<31)
1236#define RS2EN (1<<30)
1237#define RS3EN (1<<29)
1238#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1239#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1240#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1241#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1242#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1243#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1244#define RSX_STATUS_MASK (7<<20)
1245#define RSX_STATUS_ON (0<<20)
1246#define RSX_STATUS_RC1 (1<<20)
1247#define RSX_STATUS_RC1E (2<<20)
1248#define RSX_STATUS_RS1 (3<<20)
1249#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1250#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1251#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1252#define RSX_STATUS_RSVD2 (7<<20)
1253#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1254#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1255#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1256#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1257#define RS1CONTSAV_MASK (3<<14)
1258#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1259#define RS1CONTSAV_RSVD (1<<14)
1260#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1261#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1262#define NORMSLEXLAT_MASK (3<<12)
1263#define SLOW_RS123 (0<<12)
1264#define SLOW_RS23 (1<<12)
1265#define SLOW_RS3 (2<<12)
1266#define NORMAL_RS123 (3<<12)
1267#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1268#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1269#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1270#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1271#define RS_CSTATE_MASK (3<<4)
1272#define RS_CSTATE_C367_RS1 (0<<4)
1273#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1274#define RS_CSTATE_RSVD (2<<4)
1275#define RS_CSTATE_C367_RS2 (3<<4)
1276#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1277#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1278#define VIDCTL 0x111c0
1279#define VIDSTS 0x111c8
1280#define VIDSTART 0x111cc /* 8 bits */
1281#define MEMSTAT_ILK 0x111f8
1282#define MEMSTAT_VID_MASK 0x7f00
1283#define MEMSTAT_VID_SHIFT 8
1284#define MEMSTAT_PSTATE_MASK 0x00f8
1285#define MEMSTAT_PSTATE_SHIFT 3
1286#define MEMSTAT_MON_ACTV (1<<2)
1287#define MEMSTAT_SRC_CTL_MASK 0x0003
1288#define MEMSTAT_SRC_CTL_CORE 0
1289#define MEMSTAT_SRC_CTL_TRB 1
1290#define MEMSTAT_SRC_CTL_THM 2
1291#define MEMSTAT_SRC_CTL_STDBY 3
1292#define RCPREVBSYTUPAVG 0x113b8
1293#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1294#define PMMISC 0x11214
1295#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1296#define SDEW 0x1124c
1297#define CSIEW0 0x11250
1298#define CSIEW1 0x11254
1299#define CSIEW2 0x11258
1300#define PEW 0x1125c
1301#define DEW 0x11270
1302#define MCHAFE 0x112c0
1303#define CSIEC 0x112e0
1304#define DMIEC 0x112e4
1305#define DDREC 0x112e8
1306#define PEG0EC 0x112ec
1307#define PEG1EC 0x112f0
1308#define GFXEC 0x112f4
1309#define RPPREVBSYTUPAVG 0x113b8
1310#define RPPREVBSYTDNAVG 0x113bc
1311#define ECR 0x11600
1312#define ECR_GPFE (1<<31)
1313#define ECR_IMONE (1<<30)
1314#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1315#define OGW0 0x11608
1316#define OGW1 0x1160c
1317#define EG0 0x11610
1318#define EG1 0x11614
1319#define EG2 0x11618
1320#define EG3 0x1161c
1321#define EG4 0x11620
1322#define EG5 0x11624
1323#define EG6 0x11628
1324#define EG7 0x1162c
1325#define PXW 0x11664
1326#define PXWL 0x11680
1327#define LCFUSE02 0x116c0
1328#define LCFUSE_HIV_MASK 0x000000ff
1329#define CSIPLL0 0x12c10
1330#define DDRMPLL1 0X12c20
7d57382e
EA
1331#define PEG_BAND_GAP_DATA 0x14d68
1332
3b8d8d91
JB
1333#define GEN6_GT_PERF_STATUS 0x145948
1334#define GEN6_RP_STATE_LIMITS 0x145994
1335#define GEN6_RP_STATE_CAP 0x145998
1336
aa40d6bb
ZN
1337/*
1338 * Logical Context regs
1339 */
1340#define CCID 0x2180
1341#define CCID_EN (1<<0)
585fb111
JB
1342/*
1343 * Overlay regs
1344 */
1345
1346#define OVADD 0x30000
1347#define DOVSTA 0x30008
1348#define OC_BUF (0x3<<20)
1349#define OGAMC5 0x30010
1350#define OGAMC4 0x30014
1351#define OGAMC3 0x30018
1352#define OGAMC2 0x3001c
1353#define OGAMC1 0x30020
1354#define OGAMC0 0x30024
1355
1356/*
1357 * Display engine regs
1358 */
1359
1360/* Pipe A timing regs */
9db4a9c7
JB
1361#define _HTOTAL_A 0x60000
1362#define _HBLANK_A 0x60004
1363#define _HSYNC_A 0x60008
1364#define _VTOTAL_A 0x6000c
1365#define _VBLANK_A 0x60010
1366#define _VSYNC_A 0x60014
1367#define _PIPEASRC 0x6001c
1368#define _BCLRPAT_A 0x60020
585fb111
JB
1369
1370/* Pipe B timing regs */
9db4a9c7
JB
1371#define _HTOTAL_B 0x61000
1372#define _HBLANK_B 0x61004
1373#define _HSYNC_B 0x61008
1374#define _VTOTAL_B 0x6100c
1375#define _VBLANK_B 0x61010
1376#define _VSYNC_B 0x61014
1377#define _PIPEBSRC 0x6101c
1378#define _BCLRPAT_B 0x61020
1379
1380#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1381#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1382#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1383#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1384#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1385#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1386#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
5eddb70b 1387
585fb111
JB
1388/* VGA port control */
1389#define ADPA 0x61100
1390#define ADPA_DAC_ENABLE (1<<31)
1391#define ADPA_DAC_DISABLE 0
1392#define ADPA_PIPE_SELECT_MASK (1<<30)
1393#define ADPA_PIPE_A_SELECT 0
1394#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1395#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1396#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1397#define ADPA_SETS_HVPOLARITY 0
1398#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1399#define ADPA_VSYNC_CNTL_ENABLE 0
1400#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1401#define ADPA_HSYNC_CNTL_ENABLE 0
1402#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1403#define ADPA_VSYNC_ACTIVE_LOW 0
1404#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1405#define ADPA_HSYNC_ACTIVE_LOW 0
1406#define ADPA_DPMS_MASK (~(3<<10))
1407#define ADPA_DPMS_ON (0<<10)
1408#define ADPA_DPMS_SUSPEND (1<<10)
1409#define ADPA_DPMS_STANDBY (2<<10)
1410#define ADPA_DPMS_OFF (3<<10)
1411
939fe4d7 1412
585fb111
JB
1413/* Hotplug control (945+ only) */
1414#define PORT_HOTPLUG_EN 0x61110
7d57382e 1415#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1416#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1417#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1418#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1419#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1420#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1421#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1422#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1423#define TV_HOTPLUG_INT_EN (1 << 18)
1424#define CRT_HOTPLUG_INT_EN (1 << 9)
1425#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1426#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1427/* must use period 64 on GM45 according to docs */
1428#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1429#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1430#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1431#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1432#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1433#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1434#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1435#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1436#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1437#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1438#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1439#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1440
1441#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1442#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1443#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1444#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1445#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1446#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1447#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1448#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1449#define TV_HOTPLUG_INT_STATUS (1 << 10)
1450#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1451#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1452#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1453#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1454#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1455#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1456
1457/* SDVO port control */
1458#define SDVOB 0x61140
1459#define SDVOC 0x61160
1460#define SDVO_ENABLE (1 << 31)
1461#define SDVO_PIPE_B_SELECT (1 << 30)
1462#define SDVO_STALL_SELECT (1 << 29)
1463#define SDVO_INTERRUPT_ENABLE (1 << 26)
1464/**
1465 * 915G/GM SDVO pixel multiplier.
1466 *
1467 * Programmed value is multiplier - 1, up to 5x.
1468 *
1469 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1470 */
1471#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1472#define SDVO_PORT_MULTIPLY_SHIFT 23
1473#define SDVO_PHASE_SELECT_MASK (15 << 19)
1474#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1475#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1476#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1477#define SDVO_ENCODING_SDVO (0x0 << 10)
1478#define SDVO_ENCODING_HDMI (0x2 << 10)
1479/** Requird for HDMI operation */
1480#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1481#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1482#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1483#define SDVO_AUDIO_ENABLE (1 << 6)
1484/** New with 965, default is to be set */
1485#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1486/** New with 965, default is to be set */
1487#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1488#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1489#define SDVO_DETECTED (1 << 2)
1490/* Bits to be preserved when writing */
1491#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1492#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1493
1494/* DVO port control */
1495#define DVOA 0x61120
1496#define DVOB 0x61140
1497#define DVOC 0x61160
1498#define DVO_ENABLE (1 << 31)
1499#define DVO_PIPE_B_SELECT (1 << 30)
1500#define DVO_PIPE_STALL_UNUSED (0 << 28)
1501#define DVO_PIPE_STALL (1 << 28)
1502#define DVO_PIPE_STALL_TV (2 << 28)
1503#define DVO_PIPE_STALL_MASK (3 << 28)
1504#define DVO_USE_VGA_SYNC (1 << 15)
1505#define DVO_DATA_ORDER_I740 (0 << 14)
1506#define DVO_DATA_ORDER_FP (1 << 14)
1507#define DVO_VSYNC_DISABLE (1 << 11)
1508#define DVO_HSYNC_DISABLE (1 << 10)
1509#define DVO_VSYNC_TRISTATE (1 << 9)
1510#define DVO_HSYNC_TRISTATE (1 << 8)
1511#define DVO_BORDER_ENABLE (1 << 7)
1512#define DVO_DATA_ORDER_GBRG (1 << 6)
1513#define DVO_DATA_ORDER_RGGB (0 << 6)
1514#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1515#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1516#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1517#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1518#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1519#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1520#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1521#define DVO_PRESERVE_MASK (0x7<<24)
1522#define DVOA_SRCDIM 0x61124
1523#define DVOB_SRCDIM 0x61144
1524#define DVOC_SRCDIM 0x61164
1525#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1526#define DVO_SRCDIM_VERTICAL_SHIFT 0
1527
1528/* LVDS port control */
1529#define LVDS 0x61180
1530/*
1531 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1532 * the DPLL semantics change when the LVDS is assigned to that pipe.
1533 */
1534#define LVDS_PORT_EN (1 << 31)
1535/* Selects pipe B for LVDS data. Must be set on pre-965. */
1536#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1537#define LVDS_PIPE_MASK (1 << 30)
1519b995 1538#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1539/* LVDS dithering flag on 965/g4x platform */
1540#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1541/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1542#define LVDS_VSYNC_POLARITY (1 << 21)
1543#define LVDS_HSYNC_POLARITY (1 << 20)
1544
a3e17eb8
ZY
1545/* Enable border for unscaled (or aspect-scaled) display */
1546#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1547/*
1548 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1549 * pixel.
1550 */
1551#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1552#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1553#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1554/*
1555 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1556 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1557 * on.
1558 */
1559#define LVDS_A3_POWER_MASK (3 << 6)
1560#define LVDS_A3_POWER_DOWN (0 << 6)
1561#define LVDS_A3_POWER_UP (3 << 6)
1562/*
1563 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1564 * is set.
1565 */
1566#define LVDS_CLKB_POWER_MASK (3 << 4)
1567#define LVDS_CLKB_POWER_DOWN (0 << 4)
1568#define LVDS_CLKB_POWER_UP (3 << 4)
1569/*
1570 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1571 * setting for whether we are in dual-channel mode. The B3 pair will
1572 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1573 */
1574#define LVDS_B0B3_POWER_MASK (3 << 2)
1575#define LVDS_B0B3_POWER_DOWN (0 << 2)
1576#define LVDS_B0B3_POWER_UP (3 << 2)
1577
3c17fe4b
DH
1578/* Video Data Island Packet control */
1579#define VIDEO_DIP_DATA 0x61178
1580#define VIDEO_DIP_CTL 0x61170
1581#define VIDEO_DIP_ENABLE (1 << 31)
1582#define VIDEO_DIP_PORT_B (1 << 29)
1583#define VIDEO_DIP_PORT_C (2 << 29)
1584#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1585#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1586#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1587#define VIDEO_DIP_SELECT_AVI (0 << 19)
1588#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1589#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1590#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1591#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1592#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1593#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1594
585fb111
JB
1595/* Panel power sequencing */
1596#define PP_STATUS 0x61200
1597#define PP_ON (1 << 31)
1598/*
1599 * Indicates that all dependencies of the panel are on:
1600 *
1601 * - PLL enabled
1602 * - pipe enabled
1603 * - LVDS/DVOB/DVOC on
1604 */
1605#define PP_READY (1 << 30)
1606#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1607#define PP_SEQUENCE_POWER_UP (1 << 28)
1608#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1609#define PP_SEQUENCE_MASK (3 << 28)
1610#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1611#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1612#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1613#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1614#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1615#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1616#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1617#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1618#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1619#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1620#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1621#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1622#define PP_CONTROL 0x61204
1623#define POWER_TARGET_ON (1 << 0)
1624#define PP_ON_DELAYS 0x61208
1625#define PP_OFF_DELAYS 0x6120c
1626#define PP_DIVISOR 0x61210
1627
1628/* Panel fitting */
1629#define PFIT_CONTROL 0x61230
1630#define PFIT_ENABLE (1 << 31)
1631#define PFIT_PIPE_MASK (3 << 29)
1632#define PFIT_PIPE_SHIFT 29
1633#define VERT_INTERP_DISABLE (0 << 10)
1634#define VERT_INTERP_BILINEAR (1 << 10)
1635#define VERT_INTERP_MASK (3 << 10)
1636#define VERT_AUTO_SCALE (1 << 9)
1637#define HORIZ_INTERP_DISABLE (0 << 6)
1638#define HORIZ_INTERP_BILINEAR (1 << 6)
1639#define HORIZ_INTERP_MASK (3 << 6)
1640#define HORIZ_AUTO_SCALE (1 << 5)
1641#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1642#define PFIT_FILTER_FUZZY (0 << 24)
1643#define PFIT_SCALING_AUTO (0 << 26)
1644#define PFIT_SCALING_PROGRAMMED (1 << 26)
1645#define PFIT_SCALING_PILLAR (2 << 26)
1646#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1647#define PFIT_PGM_RATIOS 0x61234
1648#define PFIT_VERT_SCALE_MASK 0xfff00000
1649#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1650/* Pre-965 */
1651#define PFIT_VERT_SCALE_SHIFT 20
1652#define PFIT_VERT_SCALE_MASK 0xfff00000
1653#define PFIT_HORIZ_SCALE_SHIFT 4
1654#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1655/* 965+ */
1656#define PFIT_VERT_SCALE_SHIFT_965 16
1657#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1658#define PFIT_HORIZ_SCALE_SHIFT_965 0
1659#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1660
585fb111
JB
1661#define PFIT_AUTO_RATIOS 0x61238
1662
1663/* Backlight control */
1664#define BLC_PWM_CTL 0x61254
ba3820ad 1665#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1666#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1667#define BLM_COMBINATION_MODE (1 << 30)
1668/*
1669 * This is the most significant 15 bits of the number of backlight cycles in a
1670 * complete cycle of the modulated backlight control.
1671 *
1672 * The actual value is this field multiplied by two.
1673 */
1674#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1675#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1676/*
1677 * This is the number of cycles out of the backlight modulation cycle for which
1678 * the backlight is on.
1679 *
1680 * This field must be no greater than the number of cycles in the complete
1681 * backlight modulation cycle.
1682 */
1683#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1684#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1685
0eb96d6e
JB
1686#define BLC_HIST_CTL 0x61260
1687
585fb111
JB
1688/* TV port control */
1689#define TV_CTL 0x68000
1690/** Enables the TV encoder */
1691# define TV_ENC_ENABLE (1 << 31)
1692/** Sources the TV encoder input from pipe B instead of A. */
1693# define TV_ENC_PIPEB_SELECT (1 << 30)
1694/** Outputs composite video (DAC A only) */
1695# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1696/** Outputs SVideo video (DAC B/C) */
1697# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1698/** Outputs Component video (DAC A/B/C) */
1699# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1700/** Outputs Composite and SVideo (DAC A/B/C) */
1701# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1702# define TV_TRILEVEL_SYNC (1 << 21)
1703/** Enables slow sync generation (945GM only) */
1704# define TV_SLOW_SYNC (1 << 20)
1705/** Selects 4x oversampling for 480i and 576p */
1706# define TV_OVERSAMPLE_4X (0 << 18)
1707/** Selects 2x oversampling for 720p and 1080i */
1708# define TV_OVERSAMPLE_2X (1 << 18)
1709/** Selects no oversampling for 1080p */
1710# define TV_OVERSAMPLE_NONE (2 << 18)
1711/** Selects 8x oversampling */
1712# define TV_OVERSAMPLE_8X (3 << 18)
1713/** Selects progressive mode rather than interlaced */
1714# define TV_PROGRESSIVE (1 << 17)
1715/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1716# define TV_PAL_BURST (1 << 16)
1717/** Field for setting delay of Y compared to C */
1718# define TV_YC_SKEW_MASK (7 << 12)
1719/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1720# define TV_ENC_SDP_FIX (1 << 11)
1721/**
1722 * Enables a fix for the 915GM only.
1723 *
1724 * Not sure what it does.
1725 */
1726# define TV_ENC_C0_FIX (1 << 10)
1727/** Bits that must be preserved by software */
d2d9f232 1728# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1729# define TV_FUSE_STATE_MASK (3 << 4)
1730/** Read-only state that reports all features enabled */
1731# define TV_FUSE_STATE_ENABLED (0 << 4)
1732/** Read-only state that reports that Macrovision is disabled in hardware*/
1733# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1734/** Read-only state that reports that TV-out is disabled in hardware. */
1735# define TV_FUSE_STATE_DISABLED (2 << 4)
1736/** Normal operation */
1737# define TV_TEST_MODE_NORMAL (0 << 0)
1738/** Encoder test pattern 1 - combo pattern */
1739# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1740/** Encoder test pattern 2 - full screen vertical 75% color bars */
1741# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1742/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1743# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1744/** Encoder test pattern 4 - random noise */
1745# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1746/** Encoder test pattern 5 - linear color ramps */
1747# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1748/**
1749 * This test mode forces the DACs to 50% of full output.
1750 *
1751 * This is used for load detection in combination with TVDAC_SENSE_MASK
1752 */
1753# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1754# define TV_TEST_MODE_MASK (7 << 0)
1755
1756#define TV_DAC 0x68004
b8ed2a4f 1757# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1758/**
1759 * Reports that DAC state change logic has reported change (RO).
1760 *
1761 * This gets cleared when TV_DAC_STATE_EN is cleared
1762*/
1763# define TVDAC_STATE_CHG (1 << 31)
1764# define TVDAC_SENSE_MASK (7 << 28)
1765/** Reports that DAC A voltage is above the detect threshold */
1766# define TVDAC_A_SENSE (1 << 30)
1767/** Reports that DAC B voltage is above the detect threshold */
1768# define TVDAC_B_SENSE (1 << 29)
1769/** Reports that DAC C voltage is above the detect threshold */
1770# define TVDAC_C_SENSE (1 << 28)
1771/**
1772 * Enables DAC state detection logic, for load-based TV detection.
1773 *
1774 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1775 * to off, for load detection to work.
1776 */
1777# define TVDAC_STATE_CHG_EN (1 << 27)
1778/** Sets the DAC A sense value to high */
1779# define TVDAC_A_SENSE_CTL (1 << 26)
1780/** Sets the DAC B sense value to high */
1781# define TVDAC_B_SENSE_CTL (1 << 25)
1782/** Sets the DAC C sense value to high */
1783# define TVDAC_C_SENSE_CTL (1 << 24)
1784/** Overrides the ENC_ENABLE and DAC voltage levels */
1785# define DAC_CTL_OVERRIDE (1 << 7)
1786/** Sets the slew rate. Must be preserved in software */
1787# define ENC_TVDAC_SLEW_FAST (1 << 6)
1788# define DAC_A_1_3_V (0 << 4)
1789# define DAC_A_1_1_V (1 << 4)
1790# define DAC_A_0_7_V (2 << 4)
cb66c692 1791# define DAC_A_MASK (3 << 4)
585fb111
JB
1792# define DAC_B_1_3_V (0 << 2)
1793# define DAC_B_1_1_V (1 << 2)
1794# define DAC_B_0_7_V (2 << 2)
cb66c692 1795# define DAC_B_MASK (3 << 2)
585fb111
JB
1796# define DAC_C_1_3_V (0 << 0)
1797# define DAC_C_1_1_V (1 << 0)
1798# define DAC_C_0_7_V (2 << 0)
cb66c692 1799# define DAC_C_MASK (3 << 0)
585fb111
JB
1800
1801/**
1802 * CSC coefficients are stored in a floating point format with 9 bits of
1803 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1804 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1805 * -1 (0x3) being the only legal negative value.
1806 */
1807#define TV_CSC_Y 0x68010
1808# define TV_RY_MASK 0x07ff0000
1809# define TV_RY_SHIFT 16
1810# define TV_GY_MASK 0x00000fff
1811# define TV_GY_SHIFT 0
1812
1813#define TV_CSC_Y2 0x68014
1814# define TV_BY_MASK 0x07ff0000
1815# define TV_BY_SHIFT 16
1816/**
1817 * Y attenuation for component video.
1818 *
1819 * Stored in 1.9 fixed point.
1820 */
1821# define TV_AY_MASK 0x000003ff
1822# define TV_AY_SHIFT 0
1823
1824#define TV_CSC_U 0x68018
1825# define TV_RU_MASK 0x07ff0000
1826# define TV_RU_SHIFT 16
1827# define TV_GU_MASK 0x000007ff
1828# define TV_GU_SHIFT 0
1829
1830#define TV_CSC_U2 0x6801c
1831# define TV_BU_MASK 0x07ff0000
1832# define TV_BU_SHIFT 16
1833/**
1834 * U attenuation for component video.
1835 *
1836 * Stored in 1.9 fixed point.
1837 */
1838# define TV_AU_MASK 0x000003ff
1839# define TV_AU_SHIFT 0
1840
1841#define TV_CSC_V 0x68020
1842# define TV_RV_MASK 0x0fff0000
1843# define TV_RV_SHIFT 16
1844# define TV_GV_MASK 0x000007ff
1845# define TV_GV_SHIFT 0
1846
1847#define TV_CSC_V2 0x68024
1848# define TV_BV_MASK 0x07ff0000
1849# define TV_BV_SHIFT 16
1850/**
1851 * V attenuation for component video.
1852 *
1853 * Stored in 1.9 fixed point.
1854 */
1855# define TV_AV_MASK 0x000007ff
1856# define TV_AV_SHIFT 0
1857
1858#define TV_CLR_KNOBS 0x68028
1859/** 2s-complement brightness adjustment */
1860# define TV_BRIGHTNESS_MASK 0xff000000
1861# define TV_BRIGHTNESS_SHIFT 24
1862/** Contrast adjustment, as a 2.6 unsigned floating point number */
1863# define TV_CONTRAST_MASK 0x00ff0000
1864# define TV_CONTRAST_SHIFT 16
1865/** Saturation adjustment, as a 2.6 unsigned floating point number */
1866# define TV_SATURATION_MASK 0x0000ff00
1867# define TV_SATURATION_SHIFT 8
1868/** Hue adjustment, as an integer phase angle in degrees */
1869# define TV_HUE_MASK 0x000000ff
1870# define TV_HUE_SHIFT 0
1871
1872#define TV_CLR_LEVEL 0x6802c
1873/** Controls the DAC level for black */
1874# define TV_BLACK_LEVEL_MASK 0x01ff0000
1875# define TV_BLACK_LEVEL_SHIFT 16
1876/** Controls the DAC level for blanking */
1877# define TV_BLANK_LEVEL_MASK 0x000001ff
1878# define TV_BLANK_LEVEL_SHIFT 0
1879
1880#define TV_H_CTL_1 0x68030
1881/** Number of pixels in the hsync. */
1882# define TV_HSYNC_END_MASK 0x1fff0000
1883# define TV_HSYNC_END_SHIFT 16
1884/** Total number of pixels minus one in the line (display and blanking). */
1885# define TV_HTOTAL_MASK 0x00001fff
1886# define TV_HTOTAL_SHIFT 0
1887
1888#define TV_H_CTL_2 0x68034
1889/** Enables the colorburst (needed for non-component color) */
1890# define TV_BURST_ENA (1 << 31)
1891/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1892# define TV_HBURST_START_SHIFT 16
1893# define TV_HBURST_START_MASK 0x1fff0000
1894/** Length of the colorburst */
1895# define TV_HBURST_LEN_SHIFT 0
1896# define TV_HBURST_LEN_MASK 0x0001fff
1897
1898#define TV_H_CTL_3 0x68038
1899/** End of hblank, measured in pixels minus one from start of hsync */
1900# define TV_HBLANK_END_SHIFT 16
1901# define TV_HBLANK_END_MASK 0x1fff0000
1902/** Start of hblank, measured in pixels minus one from start of hsync */
1903# define TV_HBLANK_START_SHIFT 0
1904# define TV_HBLANK_START_MASK 0x0001fff
1905
1906#define TV_V_CTL_1 0x6803c
1907/** XXX */
1908# define TV_NBR_END_SHIFT 16
1909# define TV_NBR_END_MASK 0x07ff0000
1910/** XXX */
1911# define TV_VI_END_F1_SHIFT 8
1912# define TV_VI_END_F1_MASK 0x00003f00
1913/** XXX */
1914# define TV_VI_END_F2_SHIFT 0
1915# define TV_VI_END_F2_MASK 0x0000003f
1916
1917#define TV_V_CTL_2 0x68040
1918/** Length of vsync, in half lines */
1919# define TV_VSYNC_LEN_MASK 0x07ff0000
1920# define TV_VSYNC_LEN_SHIFT 16
1921/** Offset of the start of vsync in field 1, measured in one less than the
1922 * number of half lines.
1923 */
1924# define TV_VSYNC_START_F1_MASK 0x00007f00
1925# define TV_VSYNC_START_F1_SHIFT 8
1926/**
1927 * Offset of the start of vsync in field 2, measured in one less than the
1928 * number of half lines.
1929 */
1930# define TV_VSYNC_START_F2_MASK 0x0000007f
1931# define TV_VSYNC_START_F2_SHIFT 0
1932
1933#define TV_V_CTL_3 0x68044
1934/** Enables generation of the equalization signal */
1935# define TV_EQUAL_ENA (1 << 31)
1936/** Length of vsync, in half lines */
1937# define TV_VEQ_LEN_MASK 0x007f0000
1938# define TV_VEQ_LEN_SHIFT 16
1939/** Offset of the start of equalization in field 1, measured in one less than
1940 * the number of half lines.
1941 */
1942# define TV_VEQ_START_F1_MASK 0x0007f00
1943# define TV_VEQ_START_F1_SHIFT 8
1944/**
1945 * Offset of the start of equalization in field 2, measured in one less than
1946 * the number of half lines.
1947 */
1948# define TV_VEQ_START_F2_MASK 0x000007f
1949# define TV_VEQ_START_F2_SHIFT 0
1950
1951#define TV_V_CTL_4 0x68048
1952/**
1953 * Offset to start of vertical colorburst, measured in one less than the
1954 * number of lines from vertical start.
1955 */
1956# define TV_VBURST_START_F1_MASK 0x003f0000
1957# define TV_VBURST_START_F1_SHIFT 16
1958/**
1959 * Offset to the end of vertical colorburst, measured in one less than the
1960 * number of lines from the start of NBR.
1961 */
1962# define TV_VBURST_END_F1_MASK 0x000000ff
1963# define TV_VBURST_END_F1_SHIFT 0
1964
1965#define TV_V_CTL_5 0x6804c
1966/**
1967 * Offset to start of vertical colorburst, measured in one less than the
1968 * number of lines from vertical start.
1969 */
1970# define TV_VBURST_START_F2_MASK 0x003f0000
1971# define TV_VBURST_START_F2_SHIFT 16
1972/**
1973 * Offset to the end of vertical colorburst, measured in one less than the
1974 * number of lines from the start of NBR.
1975 */
1976# define TV_VBURST_END_F2_MASK 0x000000ff
1977# define TV_VBURST_END_F2_SHIFT 0
1978
1979#define TV_V_CTL_6 0x68050
1980/**
1981 * Offset to start of vertical colorburst, measured in one less than the
1982 * number of lines from vertical start.
1983 */
1984# define TV_VBURST_START_F3_MASK 0x003f0000
1985# define TV_VBURST_START_F3_SHIFT 16
1986/**
1987 * Offset to the end of vertical colorburst, measured in one less than the
1988 * number of lines from the start of NBR.
1989 */
1990# define TV_VBURST_END_F3_MASK 0x000000ff
1991# define TV_VBURST_END_F3_SHIFT 0
1992
1993#define TV_V_CTL_7 0x68054
1994/**
1995 * Offset to start of vertical colorburst, measured in one less than the
1996 * number of lines from vertical start.
1997 */
1998# define TV_VBURST_START_F4_MASK 0x003f0000
1999# define TV_VBURST_START_F4_SHIFT 16
2000/**
2001 * Offset to the end of vertical colorburst, measured in one less than the
2002 * number of lines from the start of NBR.
2003 */
2004# define TV_VBURST_END_F4_MASK 0x000000ff
2005# define TV_VBURST_END_F4_SHIFT 0
2006
2007#define TV_SC_CTL_1 0x68060
2008/** Turns on the first subcarrier phase generation DDA */
2009# define TV_SC_DDA1_EN (1 << 31)
2010/** Turns on the first subcarrier phase generation DDA */
2011# define TV_SC_DDA2_EN (1 << 30)
2012/** Turns on the first subcarrier phase generation DDA */
2013# define TV_SC_DDA3_EN (1 << 29)
2014/** Sets the subcarrier DDA to reset frequency every other field */
2015# define TV_SC_RESET_EVERY_2 (0 << 24)
2016/** Sets the subcarrier DDA to reset frequency every fourth field */
2017# define TV_SC_RESET_EVERY_4 (1 << 24)
2018/** Sets the subcarrier DDA to reset frequency every eighth field */
2019# define TV_SC_RESET_EVERY_8 (2 << 24)
2020/** Sets the subcarrier DDA to never reset the frequency */
2021# define TV_SC_RESET_NEVER (3 << 24)
2022/** Sets the peak amplitude of the colorburst.*/
2023# define TV_BURST_LEVEL_MASK 0x00ff0000
2024# define TV_BURST_LEVEL_SHIFT 16
2025/** Sets the increment of the first subcarrier phase generation DDA */
2026# define TV_SCDDA1_INC_MASK 0x00000fff
2027# define TV_SCDDA1_INC_SHIFT 0
2028
2029#define TV_SC_CTL_2 0x68064
2030/** Sets the rollover for the second subcarrier phase generation DDA */
2031# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2032# define TV_SCDDA2_SIZE_SHIFT 16
2033/** Sets the increent of the second subcarrier phase generation DDA */
2034# define TV_SCDDA2_INC_MASK 0x00007fff
2035# define TV_SCDDA2_INC_SHIFT 0
2036
2037#define TV_SC_CTL_3 0x68068
2038/** Sets the rollover for the third subcarrier phase generation DDA */
2039# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2040# define TV_SCDDA3_SIZE_SHIFT 16
2041/** Sets the increent of the third subcarrier phase generation DDA */
2042# define TV_SCDDA3_INC_MASK 0x00007fff
2043# define TV_SCDDA3_INC_SHIFT 0
2044
2045#define TV_WIN_POS 0x68070
2046/** X coordinate of the display from the start of horizontal active */
2047# define TV_XPOS_MASK 0x1fff0000
2048# define TV_XPOS_SHIFT 16
2049/** Y coordinate of the display from the start of vertical active (NBR) */
2050# define TV_YPOS_MASK 0x00000fff
2051# define TV_YPOS_SHIFT 0
2052
2053#define TV_WIN_SIZE 0x68074
2054/** Horizontal size of the display window, measured in pixels*/
2055# define TV_XSIZE_MASK 0x1fff0000
2056# define TV_XSIZE_SHIFT 16
2057/**
2058 * Vertical size of the display window, measured in pixels.
2059 *
2060 * Must be even for interlaced modes.
2061 */
2062# define TV_YSIZE_MASK 0x00000fff
2063# define TV_YSIZE_SHIFT 0
2064
2065#define TV_FILTER_CTL_1 0x68080
2066/**
2067 * Enables automatic scaling calculation.
2068 *
2069 * If set, the rest of the registers are ignored, and the calculated values can
2070 * be read back from the register.
2071 */
2072# define TV_AUTO_SCALE (1 << 31)
2073/**
2074 * Disables the vertical filter.
2075 *
2076 * This is required on modes more than 1024 pixels wide */
2077# define TV_V_FILTER_BYPASS (1 << 29)
2078/** Enables adaptive vertical filtering */
2079# define TV_VADAPT (1 << 28)
2080# define TV_VADAPT_MODE_MASK (3 << 26)
2081/** Selects the least adaptive vertical filtering mode */
2082# define TV_VADAPT_MODE_LEAST (0 << 26)
2083/** Selects the moderately adaptive vertical filtering mode */
2084# define TV_VADAPT_MODE_MODERATE (1 << 26)
2085/** Selects the most adaptive vertical filtering mode */
2086# define TV_VADAPT_MODE_MOST (3 << 26)
2087/**
2088 * Sets the horizontal scaling factor.
2089 *
2090 * This should be the fractional part of the horizontal scaling factor divided
2091 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2092 *
2093 * (src width - 1) / ((oversample * dest width) - 1)
2094 */
2095# define TV_HSCALE_FRAC_MASK 0x00003fff
2096# define TV_HSCALE_FRAC_SHIFT 0
2097
2098#define TV_FILTER_CTL_2 0x68084
2099/**
2100 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2101 *
2102 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2103 */
2104# define TV_VSCALE_INT_MASK 0x00038000
2105# define TV_VSCALE_INT_SHIFT 15
2106/**
2107 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2108 *
2109 * \sa TV_VSCALE_INT_MASK
2110 */
2111# define TV_VSCALE_FRAC_MASK 0x00007fff
2112# define TV_VSCALE_FRAC_SHIFT 0
2113
2114#define TV_FILTER_CTL_3 0x68088
2115/**
2116 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2117 *
2118 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2119 *
2120 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2121 */
2122# define TV_VSCALE_IP_INT_MASK 0x00038000
2123# define TV_VSCALE_IP_INT_SHIFT 15
2124/**
2125 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2126 *
2127 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2128 *
2129 * \sa TV_VSCALE_IP_INT_MASK
2130 */
2131# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2132# define TV_VSCALE_IP_FRAC_SHIFT 0
2133
2134#define TV_CC_CONTROL 0x68090
2135# define TV_CC_ENABLE (1 << 31)
2136/**
2137 * Specifies which field to send the CC data in.
2138 *
2139 * CC data is usually sent in field 0.
2140 */
2141# define TV_CC_FID_MASK (1 << 27)
2142# define TV_CC_FID_SHIFT 27
2143/** Sets the horizontal position of the CC data. Usually 135. */
2144# define TV_CC_HOFF_MASK 0x03ff0000
2145# define TV_CC_HOFF_SHIFT 16
2146/** Sets the vertical position of the CC data. Usually 21 */
2147# define TV_CC_LINE_MASK 0x0000003f
2148# define TV_CC_LINE_SHIFT 0
2149
2150#define TV_CC_DATA 0x68094
2151# define TV_CC_RDY (1 << 31)
2152/** Second word of CC data to be transmitted. */
2153# define TV_CC_DATA_2_MASK 0x007f0000
2154# define TV_CC_DATA_2_SHIFT 16
2155/** First word of CC data to be transmitted. */
2156# define TV_CC_DATA_1_MASK 0x0000007f
2157# define TV_CC_DATA_1_SHIFT 0
2158
2159#define TV_H_LUMA_0 0x68100
2160#define TV_H_LUMA_59 0x681ec
2161#define TV_H_CHROMA_0 0x68200
2162#define TV_H_CHROMA_59 0x682ec
2163#define TV_V_LUMA_0 0x68300
2164#define TV_V_LUMA_42 0x683a8
2165#define TV_V_CHROMA_0 0x68400
2166#define TV_V_CHROMA_42 0x684a8
2167
040d87f1 2168/* Display Port */
32f9d658 2169#define DP_A 0x64000 /* eDP */
040d87f1
KP
2170#define DP_B 0x64100
2171#define DP_C 0x64200
2172#define DP_D 0x64300
2173
2174#define DP_PORT_EN (1 << 31)
2175#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2176#define DP_PIPE_MASK (1 << 30)
2177
040d87f1
KP
2178/* Link training mode - select a suitable mode for each stage */
2179#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2180#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2181#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2182#define DP_LINK_TRAIN_OFF (3 << 28)
2183#define DP_LINK_TRAIN_MASK (3 << 28)
2184#define DP_LINK_TRAIN_SHIFT 28
2185
8db9d77b
ZW
2186/* CPT Link training mode */
2187#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2188#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2189#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2190#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2191#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2192#define DP_LINK_TRAIN_SHIFT_CPT 8
2193
040d87f1
KP
2194/* Signal voltages. These are mostly controlled by the other end */
2195#define DP_VOLTAGE_0_4 (0 << 25)
2196#define DP_VOLTAGE_0_6 (1 << 25)
2197#define DP_VOLTAGE_0_8 (2 << 25)
2198#define DP_VOLTAGE_1_2 (3 << 25)
2199#define DP_VOLTAGE_MASK (7 << 25)
2200#define DP_VOLTAGE_SHIFT 25
2201
2202/* Signal pre-emphasis levels, like voltages, the other end tells us what
2203 * they want
2204 */
2205#define DP_PRE_EMPHASIS_0 (0 << 22)
2206#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2207#define DP_PRE_EMPHASIS_6 (2 << 22)
2208#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2209#define DP_PRE_EMPHASIS_MASK (7 << 22)
2210#define DP_PRE_EMPHASIS_SHIFT 22
2211
2212/* How many wires to use. I guess 3 was too hard */
2213#define DP_PORT_WIDTH_1 (0 << 19)
2214#define DP_PORT_WIDTH_2 (1 << 19)
2215#define DP_PORT_WIDTH_4 (3 << 19)
2216#define DP_PORT_WIDTH_MASK (7 << 19)
2217
2218/* Mystic DPCD version 1.1 special mode */
2219#define DP_ENHANCED_FRAMING (1 << 18)
2220
32f9d658
ZW
2221/* eDP */
2222#define DP_PLL_FREQ_270MHZ (0 << 16)
2223#define DP_PLL_FREQ_160MHZ (1 << 16)
2224#define DP_PLL_FREQ_MASK (3 << 16)
2225
040d87f1
KP
2226/** locked once port is enabled */
2227#define DP_PORT_REVERSAL (1 << 15)
2228
32f9d658
ZW
2229/* eDP */
2230#define DP_PLL_ENABLE (1 << 14)
2231
040d87f1
KP
2232/** sends the clock on lane 15 of the PEG for debug */
2233#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2234
2235#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2236#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2237
2238/** limit RGB values to avoid confusing TVs */
2239#define DP_COLOR_RANGE_16_235 (1 << 8)
2240
2241/** Turn on the audio link */
2242#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2243
2244/** vs and hs sync polarity */
2245#define DP_SYNC_VS_HIGH (1 << 4)
2246#define DP_SYNC_HS_HIGH (1 << 3)
2247
2248/** A fantasy */
2249#define DP_DETECTED (1 << 2)
2250
2251/** The aux channel provides a way to talk to the
2252 * signal sink for DDC etc. Max packet size supported
2253 * is 20 bytes in each direction, hence the 5 fixed
2254 * data registers
2255 */
32f9d658
ZW
2256#define DPA_AUX_CH_CTL 0x64010
2257#define DPA_AUX_CH_DATA1 0x64014
2258#define DPA_AUX_CH_DATA2 0x64018
2259#define DPA_AUX_CH_DATA3 0x6401c
2260#define DPA_AUX_CH_DATA4 0x64020
2261#define DPA_AUX_CH_DATA5 0x64024
2262
040d87f1
KP
2263#define DPB_AUX_CH_CTL 0x64110
2264#define DPB_AUX_CH_DATA1 0x64114
2265#define DPB_AUX_CH_DATA2 0x64118
2266#define DPB_AUX_CH_DATA3 0x6411c
2267#define DPB_AUX_CH_DATA4 0x64120
2268#define DPB_AUX_CH_DATA5 0x64124
2269
2270#define DPC_AUX_CH_CTL 0x64210
2271#define DPC_AUX_CH_DATA1 0x64214
2272#define DPC_AUX_CH_DATA2 0x64218
2273#define DPC_AUX_CH_DATA3 0x6421c
2274#define DPC_AUX_CH_DATA4 0x64220
2275#define DPC_AUX_CH_DATA5 0x64224
2276
2277#define DPD_AUX_CH_CTL 0x64310
2278#define DPD_AUX_CH_DATA1 0x64314
2279#define DPD_AUX_CH_DATA2 0x64318
2280#define DPD_AUX_CH_DATA3 0x6431c
2281#define DPD_AUX_CH_DATA4 0x64320
2282#define DPD_AUX_CH_DATA5 0x64324
2283
2284#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2285#define DP_AUX_CH_CTL_DONE (1 << 30)
2286#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2287#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2288#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2289#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2290#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2291#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2292#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2293#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2294#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2295#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2296#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2297#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2298#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2299#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2300#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2301#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2302#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2303#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2304#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2305
2306/*
2307 * Computing GMCH M and N values for the Display Port link
2308 *
2309 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2310 *
2311 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2312 *
2313 * The GMCH value is used internally
2314 *
2315 * bytes_per_pixel is the number of bytes coming out of the plane,
2316 * which is after the LUTs, so we want the bytes for our color format.
2317 * For our current usage, this is always 3, one byte for R, G and B.
2318 */
9db4a9c7
JB
2319#define _PIPEA_GMCH_DATA_M 0x70050
2320#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2321
2322/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2323#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2324#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2325
2326#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2327
9db4a9c7
JB
2328#define _PIPEA_GMCH_DATA_N 0x70054
2329#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2330#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2331
2332/*
2333 * Computing Link M and N values for the Display Port link
2334 *
2335 * Link M / N = pixel_clock / ls_clk
2336 *
2337 * (the DP spec calls pixel_clock the 'strm_clk')
2338 *
2339 * The Link value is transmitted in the Main Stream
2340 * Attributes and VB-ID.
2341 */
2342
9db4a9c7
JB
2343#define _PIPEA_DP_LINK_M 0x70060
2344#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2345#define PIPEA_DP_LINK_M_MASK (0xffffff)
2346
9db4a9c7
JB
2347#define _PIPEA_DP_LINK_N 0x70064
2348#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2349#define PIPEA_DP_LINK_N_MASK (0xffffff)
2350
9db4a9c7
JB
2351#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2352#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2353#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2354#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2355
585fb111
JB
2356/* Display & cursor control */
2357
2358/* Pipe A */
9db4a9c7 2359#define _PIPEADSL 0x70000
58e10eb9 2360#define DSL_LINEMASK 0x00000fff
9db4a9c7 2361#define _PIPEACONF 0x70008
5eddb70b
CW
2362#define PIPECONF_ENABLE (1<<31)
2363#define PIPECONF_DISABLE 0
2364#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2365#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2366#define PIPECONF_SINGLE_WIDE 0
2367#define PIPECONF_PIPE_UNLOCKED 0
2368#define PIPECONF_PIPE_LOCKED (1<<25)
2369#define PIPECONF_PALETTE 0
2370#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2371#define PIPECONF_FORCE_BORDER (1<<25)
2372#define PIPECONF_PROGRESSIVE (0 << 21)
2373#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2374#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
59df7b17 2375#define PIPECONF_INTERLACE_MASK (7 << 21)
652c393a 2376#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2377#define PIPECONF_BPP_MASK (0x000000e0)
2378#define PIPECONF_BPP_8 (0<<5)
2379#define PIPECONF_BPP_10 (1<<5)
2380#define PIPECONF_BPP_6 (2<<5)
2381#define PIPECONF_BPP_12 (3<<5)
2382#define PIPECONF_DITHER_EN (1<<4)
2383#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2384#define PIPECONF_DITHER_TYPE_SP (0<<2)
2385#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2386#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2387#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2388#define _PIPEASTAT 0x70024
585fb111
JB
2389#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2390#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2391#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2392#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2393#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2394#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2395#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2396#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2397#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2398#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2399#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2400#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2401#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2402#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2403#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2404#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2405#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2406#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2407#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2408#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2409#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2410#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2411#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2412#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2413#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2414#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2415#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2416#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2417#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2418#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2419#define PIPE_8BPC (0 << 5)
2420#define PIPE_10BPC (1 << 5)
2421#define PIPE_6BPC (2 << 5)
2422#define PIPE_12BPC (3 << 5)
585fb111 2423
9db4a9c7
JB
2424#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2425#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2426#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2427#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2428#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2429#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2430
585fb111
JB
2431#define DSPARB 0x70030
2432#define DSPARB_CSTART_MASK (0x7f << 7)
2433#define DSPARB_CSTART_SHIFT 7
2434#define DSPARB_BSTART_MASK (0x7f)
2435#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2436#define DSPARB_BEND_SHIFT 9 /* on 855 */
2437#define DSPARB_AEND_SHIFT 0
2438
2439#define DSPFW1 0x70034
0e442c60 2440#define DSPFW_SR_SHIFT 23
0206e353 2441#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2442#define DSPFW_CURSORB_SHIFT 16
d4294342 2443#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2444#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2445#define DSPFW_PLANEB_MASK (0x7f<<8)
2446#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2447#define DSPFW2 0x70038
0e442c60 2448#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2449#define DSPFW_CURSORA_SHIFT 8
d4294342 2450#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2451#define DSPFW3 0x7003c
0e442c60
JB
2452#define DSPFW_HPLL_SR_EN (1<<31)
2453#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2454#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2455#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2456#define DSPFW_HPLL_CURSOR_SHIFT 16
2457#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2458#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2459
2460/* FIFO watermark sizes etc */
0e442c60 2461#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2462#define I915_FIFO_LINE_SIZE 64
2463#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2464
2465#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2466#define I965_FIFO_SIZE 512
2467#define I945_FIFO_SIZE 127
7662c8bd 2468#define I915_FIFO_SIZE 95
dff33cfc 2469#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2470#define I830_FIFO_SIZE 95
0e442c60
JB
2471
2472#define G4X_MAX_WM 0x3f
7662c8bd
SL
2473#define I915_MAX_WM 0x3f
2474
f2b115e6
AJ
2475#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2476#define PINEVIEW_FIFO_LINE_SIZE 64
2477#define PINEVIEW_MAX_WM 0x1ff
2478#define PINEVIEW_DFT_WM 0x3f
2479#define PINEVIEW_DFT_HPLLOFF_WM 0
2480#define PINEVIEW_GUARD_WM 10
2481#define PINEVIEW_CURSOR_FIFO 64
2482#define PINEVIEW_CURSOR_MAX_WM 0x3f
2483#define PINEVIEW_CURSOR_DFT_WM 0
2484#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2485
4fe5e611
ZY
2486#define I965_CURSOR_FIFO 64
2487#define I965_CURSOR_MAX_WM 32
2488#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2489
2490/* define the Watermark register on Ironlake */
2491#define WM0_PIPEA_ILK 0x45100
2492#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2493#define WM0_PIPE_PLANE_SHIFT 16
2494#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2495#define WM0_PIPE_SPRITE_SHIFT 8
2496#define WM0_PIPE_CURSOR_MASK (0x1f)
2497
2498#define WM0_PIPEB_ILK 0x45104
d6c892df 2499#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2500#define WM1_LP_ILK 0x45108
2501#define WM1_LP_SR_EN (1<<31)
2502#define WM1_LP_LATENCY_SHIFT 24
2503#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2504#define WM1_LP_FBC_MASK (0xf<<20)
2505#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2506#define WM1_LP_SR_MASK (0x1ff<<8)
2507#define WM1_LP_SR_SHIFT 8
2508#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2509#define WM2_LP_ILK 0x4510c
2510#define WM2_LP_EN (1<<31)
2511#define WM3_LP_ILK 0x45110
2512#define WM3_LP_EN (1<<31)
2513#define WM1S_LP_ILK 0x45120
b840d907
JB
2514#define WM2S_LP_IVB 0x45124
2515#define WM3S_LP_IVB 0x45128
dd8849c8 2516#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2517
2518/* Memory latency timer register */
2519#define MLTR_ILK 0x11222
b79d4990
JB
2520#define MLTR_WM1_SHIFT 0
2521#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2522/* the unit of memory self-refresh latency time is 0.5us */
2523#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2524#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2525#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2526#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2527
2528/* define the fifo size on Ironlake */
2529#define ILK_DISPLAY_FIFO 128
2530#define ILK_DISPLAY_MAXWM 64
2531#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2532#define ILK_CURSOR_FIFO 32
2533#define ILK_CURSOR_MAXWM 16
2534#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2535
2536#define ILK_DISPLAY_SR_FIFO 512
2537#define ILK_DISPLAY_MAX_SRWM 0x1ff
2538#define ILK_DISPLAY_DFT_SRWM 0x3f
2539#define ILK_CURSOR_SR_FIFO 64
2540#define ILK_CURSOR_MAX_SRWM 0x3f
2541#define ILK_CURSOR_DFT_SRWM 8
2542
2543#define ILK_FIFO_LINE_SIZE 64
2544
1398261a
YL
2545/* define the WM info on Sandybridge */
2546#define SNB_DISPLAY_FIFO 128
2547#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2548#define SNB_DISPLAY_DFTWM 8
2549#define SNB_CURSOR_FIFO 32
2550#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2551#define SNB_CURSOR_DFTWM 8
2552
2553#define SNB_DISPLAY_SR_FIFO 512
2554#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2555#define SNB_DISPLAY_DFT_SRWM 0x3f
2556#define SNB_CURSOR_SR_FIFO 64
2557#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2558#define SNB_CURSOR_DFT_SRWM 8
2559
2560#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2561
2562#define SNB_FIFO_LINE_SIZE 64
2563
2564
2565/* the address where we get all kinds of latency value */
2566#define SSKPD 0x5d10
2567#define SSKPD_WM_MASK 0x3f
2568#define SSKPD_WM0_SHIFT 0
2569#define SSKPD_WM1_SHIFT 8
2570#define SSKPD_WM2_SHIFT 16
2571#define SSKPD_WM3_SHIFT 24
2572
2573#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2574#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2575#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2576#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2577#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2578
585fb111
JB
2579/*
2580 * The two pipe frame counter registers are not synchronized, so
2581 * reading a stable value is somewhat tricky. The following code
2582 * should work:
2583 *
2584 * do {
2585 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2586 * PIPE_FRAME_HIGH_SHIFT;
2587 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2588 * PIPE_FRAME_LOW_SHIFT);
2589 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2590 * PIPE_FRAME_HIGH_SHIFT);
2591 * } while (high1 != high2);
2592 * frame = (high1 << 8) | low1;
2593 */
9db4a9c7 2594#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2595#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2596#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2597#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2598#define PIPE_FRAME_LOW_MASK 0xff000000
2599#define PIPE_FRAME_LOW_SHIFT 24
2600#define PIPE_PIXEL_MASK 0x00ffffff
2601#define PIPE_PIXEL_SHIFT 0
9880b7a5 2602/* GM45+ just has to be different */
9db4a9c7
JB
2603#define _PIPEA_FRMCOUNT_GM45 0x70040
2604#define _PIPEA_FLIPCOUNT_GM45 0x70044
2605#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2606
2607/* Cursor A & B regs */
9db4a9c7 2608#define _CURACNTR 0x70080
14b60391
JB
2609/* Old style CUR*CNTR flags (desktop 8xx) */
2610#define CURSOR_ENABLE 0x80000000
2611#define CURSOR_GAMMA_ENABLE 0x40000000
2612#define CURSOR_STRIDE_MASK 0x30000000
2613#define CURSOR_FORMAT_SHIFT 24
2614#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2615#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2616#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2617#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2618#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2619#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2620/* New style CUR*CNTR flags */
2621#define CURSOR_MODE 0x27
585fb111
JB
2622#define CURSOR_MODE_DISABLE 0x00
2623#define CURSOR_MODE_64_32B_AX 0x07
2624#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2625#define MCURSOR_PIPE_SELECT (1 << 28)
2626#define MCURSOR_PIPE_A 0x00
2627#define MCURSOR_PIPE_B (1 << 28)
585fb111 2628#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2629#define _CURABASE 0x70084
2630#define _CURAPOS 0x70088
585fb111
JB
2631#define CURSOR_POS_MASK 0x007FF
2632#define CURSOR_POS_SIGN 0x8000
2633#define CURSOR_X_SHIFT 0
2634#define CURSOR_Y_SHIFT 16
14b60391 2635#define CURSIZE 0x700a0
9db4a9c7
JB
2636#define _CURBCNTR 0x700c0
2637#define _CURBBASE 0x700c4
2638#define _CURBPOS 0x700c8
585fb111 2639
65a21cd6
JB
2640#define _CURBCNTR_IVB 0x71080
2641#define _CURBBASE_IVB 0x71084
2642#define _CURBPOS_IVB 0x71088
2643
9db4a9c7
JB
2644#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2645#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2646#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2647
65a21cd6
JB
2648#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2649#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2650#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2651
585fb111 2652/* Display A control */
9db4a9c7 2653#define _DSPACNTR 0x70180
585fb111
JB
2654#define DISPLAY_PLANE_ENABLE (1<<31)
2655#define DISPLAY_PLANE_DISABLE 0
2656#define DISPPLANE_GAMMA_ENABLE (1<<30)
2657#define DISPPLANE_GAMMA_DISABLE 0
2658#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2659#define DISPPLANE_8BPP (0x2<<26)
2660#define DISPPLANE_15_16BPP (0x4<<26)
2661#define DISPPLANE_16BPP (0x5<<26)
2662#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2663#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2664#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2665#define DISPPLANE_STEREO_ENABLE (1<<25)
2666#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2667#define DISPPLANE_SEL_PIPE_SHIFT 24
2668#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2669#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2670#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2671#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2672#define DISPPLANE_SRC_KEY_DISABLE 0
2673#define DISPPLANE_LINE_DOUBLE (1<<20)
2674#define DISPPLANE_NO_LINE_DOUBLE 0
2675#define DISPPLANE_STEREO_POLARITY_FIRST 0
2676#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2677#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2678#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2679#define _DSPAADDR 0x70184
2680#define _DSPASTRIDE 0x70188
2681#define _DSPAPOS 0x7018C /* reserved */
2682#define _DSPASIZE 0x70190
2683#define _DSPASURF 0x7019C /* 965+ only */
2684#define _DSPATILEOFF 0x701A4 /* 965+ only */
2685
2686#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2687#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2688#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2689#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2690#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2691#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2692#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2693
585fb111
JB
2694/* VBIOS flags */
2695#define SWF00 0x71410
2696#define SWF01 0x71414
2697#define SWF02 0x71418
2698#define SWF03 0x7141c
2699#define SWF04 0x71420
2700#define SWF05 0x71424
2701#define SWF06 0x71428
2702#define SWF10 0x70410
2703#define SWF11 0x70414
2704#define SWF14 0x71420
2705#define SWF30 0x72414
2706#define SWF31 0x72418
2707#define SWF32 0x7241c
2708
2709/* Pipe B */
9db4a9c7
JB
2710#define _PIPEBDSL 0x71000
2711#define _PIPEBCONF 0x71008
2712#define _PIPEBSTAT 0x71024
2713#define _PIPEBFRAMEHIGH 0x71040
2714#define _PIPEBFRAMEPIXEL 0x71044
2715#define _PIPEB_FRMCOUNT_GM45 0x71040
2716#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2717
585fb111
JB
2718
2719/* Display B control */
9db4a9c7 2720#define _DSPBCNTR 0x71180
585fb111
JB
2721#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2722#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2723#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2724#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2725#define _DSPBADDR 0x71184
2726#define _DSPBSTRIDE 0x71188
2727#define _DSPBPOS 0x7118C
2728#define _DSPBSIZE 0x71190
2729#define _DSPBSURF 0x7119C
2730#define _DSPBTILEOFF 0x711A4
585fb111 2731
b840d907
JB
2732/* Sprite A control */
2733#define _DVSACNTR 0x72180
2734#define DVS_ENABLE (1<<31)
2735#define DVS_GAMMA_ENABLE (1<<30)
2736#define DVS_PIXFORMAT_MASK (3<<25)
2737#define DVS_FORMAT_YUV422 (0<<25)
2738#define DVS_FORMAT_RGBX101010 (1<<25)
2739#define DVS_FORMAT_RGBX888 (2<<25)
2740#define DVS_FORMAT_RGBX161616 (3<<25)
2741#define DVS_SOURCE_KEY (1<<22)
2742#define DVS_RGB_ORDER_RGBX (1<<20)
2743#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2744#define DVS_YUV_ORDER_YUYV (0<<16)
2745#define DVS_YUV_ORDER_UYVY (1<<16)
2746#define DVS_YUV_ORDER_YVYU (2<<16)
2747#define DVS_YUV_ORDER_VYUY (3<<16)
2748#define DVS_DEST_KEY (1<<2)
2749#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2750#define DVS_TILED (1<<10)
2751#define _DVSALINOFF 0x72184
2752#define _DVSASTRIDE 0x72188
2753#define _DVSAPOS 0x7218c
2754#define _DVSASIZE 0x72190
2755#define _DVSAKEYVAL 0x72194
2756#define _DVSAKEYMSK 0x72198
2757#define _DVSASURF 0x7219c
2758#define _DVSAKEYMAXVAL 0x721a0
2759#define _DVSATILEOFF 0x721a4
2760#define _DVSASURFLIVE 0x721ac
2761#define _DVSASCALE 0x72204
2762#define DVS_SCALE_ENABLE (1<<31)
2763#define DVS_FILTER_MASK (3<<29)
2764#define DVS_FILTER_MEDIUM (0<<29)
2765#define DVS_FILTER_ENHANCING (1<<29)
2766#define DVS_FILTER_SOFTENING (2<<29)
2767#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2768#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2769#define _DVSAGAMC 0x72300
2770
2771#define _DVSBCNTR 0x73180
2772#define _DVSBLINOFF 0x73184
2773#define _DVSBSTRIDE 0x73188
2774#define _DVSBPOS 0x7318c
2775#define _DVSBSIZE 0x73190
2776#define _DVSBKEYVAL 0x73194
2777#define _DVSBKEYMSK 0x73198
2778#define _DVSBSURF 0x7319c
2779#define _DVSBKEYMAXVAL 0x731a0
2780#define _DVSBTILEOFF 0x731a4
2781#define _DVSBSURFLIVE 0x731ac
2782#define _DVSBSCALE 0x73204
2783#define _DVSBGAMC 0x73300
2784
2785#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2786#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2787#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2788#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2789#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2790#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2791#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2792#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2793#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2794#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2795#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2796
2797#define _SPRA_CTL 0x70280
2798#define SPRITE_ENABLE (1<<31)
2799#define SPRITE_GAMMA_ENABLE (1<<30)
2800#define SPRITE_PIXFORMAT_MASK (7<<25)
2801#define SPRITE_FORMAT_YUV422 (0<<25)
2802#define SPRITE_FORMAT_RGBX101010 (1<<25)
2803#define SPRITE_FORMAT_RGBX888 (2<<25)
2804#define SPRITE_FORMAT_RGBX161616 (3<<25)
2805#define SPRITE_FORMAT_YUV444 (4<<25)
2806#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2807#define SPRITE_CSC_ENABLE (1<<24)
2808#define SPRITE_SOURCE_KEY (1<<22)
2809#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2810#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2811#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2812#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2813#define SPRITE_YUV_ORDER_YUYV (0<<16)
2814#define SPRITE_YUV_ORDER_UYVY (1<<16)
2815#define SPRITE_YUV_ORDER_YVYU (2<<16)
2816#define SPRITE_YUV_ORDER_VYUY (3<<16)
2817#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2818#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2819#define SPRITE_TILED (1<<10)
2820#define SPRITE_DEST_KEY (1<<2)
2821#define _SPRA_LINOFF 0x70284
2822#define _SPRA_STRIDE 0x70288
2823#define _SPRA_POS 0x7028c
2824#define _SPRA_SIZE 0x70290
2825#define _SPRA_KEYVAL 0x70294
2826#define _SPRA_KEYMSK 0x70298
2827#define _SPRA_SURF 0x7029c
2828#define _SPRA_KEYMAX 0x702a0
2829#define _SPRA_TILEOFF 0x702a4
2830#define _SPRA_SCALE 0x70304
2831#define SPRITE_SCALE_ENABLE (1<<31)
2832#define SPRITE_FILTER_MASK (3<<29)
2833#define SPRITE_FILTER_MEDIUM (0<<29)
2834#define SPRITE_FILTER_ENHANCING (1<<29)
2835#define SPRITE_FILTER_SOFTENING (2<<29)
2836#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2837#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
2838#define _SPRA_GAMC 0x70400
2839
2840#define _SPRB_CTL 0x71280
2841#define _SPRB_LINOFF 0x71284
2842#define _SPRB_STRIDE 0x71288
2843#define _SPRB_POS 0x7128c
2844#define _SPRB_SIZE 0x71290
2845#define _SPRB_KEYVAL 0x71294
2846#define _SPRB_KEYMSK 0x71298
2847#define _SPRB_SURF 0x7129c
2848#define _SPRB_KEYMAX 0x712a0
2849#define _SPRB_TILEOFF 0x712a4
2850#define _SPRB_SCALE 0x71304
2851#define _SPRB_GAMC 0x71400
2852
2853#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
2854#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
2855#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
2856#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
2857#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
2858#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
2859#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
2860#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
2861#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
2862#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
2863#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
2864#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
2865
585fb111
JB
2866/* VBIOS regs */
2867#define VGACNTRL 0x71400
2868# define VGA_DISP_DISABLE (1 << 31)
2869# define VGA_2X_MODE (1 << 30)
2870# define VGA_PIPE_B_SELECT (1 << 29)
2871
f2b115e6 2872/* Ironlake */
b9055052
ZW
2873
2874#define CPU_VGACNTRL 0x41000
2875
2876#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2877#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2878#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2879#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2880#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2881#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2882#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2883#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2884#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2885
2886/* refresh rate hardware control */
2887#define RR_HW_CTL 0x45300
2888#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2889#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2890
2891#define FDI_PLL_BIOS_0 0x46000
021357ac 2892#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2893#define FDI_PLL_BIOS_1 0x46004
2894#define FDI_PLL_BIOS_2 0x46008
2895#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2896#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2897#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2898
8956c8bb 2899#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
2900# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2901# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
2902# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2903# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2904
2905#define PCH_3DCGDIS0 0x46020
2906# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2907# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2908
06f37751
EA
2909#define PCH_3DCGDIS1 0x46024
2910# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
2911
b9055052
ZW
2912#define FDI_PLL_FREQ_CTL 0x46030
2913#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2914#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2915#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2916
2917
9db4a9c7 2918#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
2919#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2920#define TU_SIZE_MASK 0x7e000000
5eddb70b 2921#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 2922#define _PIPEA_DATA_N1 0x60034
5eddb70b 2923#define PIPE_DATA_N1_OFFSET 0
b9055052 2924
9db4a9c7 2925#define _PIPEA_DATA_M2 0x60038
5eddb70b 2926#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 2927#define _PIPEA_DATA_N2 0x6003c
5eddb70b 2928#define PIPE_DATA_N2_OFFSET 0
b9055052 2929
9db4a9c7 2930#define _PIPEA_LINK_M1 0x60040
5eddb70b 2931#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 2932#define _PIPEA_LINK_N1 0x60044
5eddb70b 2933#define PIPE_LINK_N1_OFFSET 0
b9055052 2934
9db4a9c7 2935#define _PIPEA_LINK_M2 0x60048
5eddb70b 2936#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 2937#define _PIPEA_LINK_N2 0x6004c
5eddb70b 2938#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2939
2940/* PIPEB timing regs are same start from 0x61000 */
2941
9db4a9c7
JB
2942#define _PIPEB_DATA_M1 0x61030
2943#define _PIPEB_DATA_N1 0x61034
b9055052 2944
9db4a9c7
JB
2945#define _PIPEB_DATA_M2 0x61038
2946#define _PIPEB_DATA_N2 0x6103c
b9055052 2947
9db4a9c7
JB
2948#define _PIPEB_LINK_M1 0x61040
2949#define _PIPEB_LINK_N1 0x61044
b9055052 2950
9db4a9c7
JB
2951#define _PIPEB_LINK_M2 0x61048
2952#define _PIPEB_LINK_N2 0x6104c
5eddb70b 2953
9db4a9c7
JB
2954#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
2955#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
2956#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
2957#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
2958#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
2959#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
2960#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
2961#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
2962
2963/* CPU panel fitter */
9db4a9c7
JB
2964/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
2965#define _PFA_CTL_1 0x68080
2966#define _PFB_CTL_1 0x68880
b9055052 2967#define PF_ENABLE (1<<31)
b1f60b70
ZW
2968#define PF_FILTER_MASK (3<<23)
2969#define PF_FILTER_PROGRAMMED (0<<23)
2970#define PF_FILTER_MED_3x3 (1<<23)
2971#define PF_FILTER_EDGE_ENHANCE (2<<23)
2972#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
2973#define _PFA_WIN_SZ 0x68074
2974#define _PFB_WIN_SZ 0x68874
2975#define _PFA_WIN_POS 0x68070
2976#define _PFB_WIN_POS 0x68870
2977#define _PFA_VSCALE 0x68084
2978#define _PFB_VSCALE 0x68884
2979#define _PFA_HSCALE 0x68090
2980#define _PFB_HSCALE 0x68890
2981
2982#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
2983#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
2984#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
2985#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
2986#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
2987
2988/* legacy palette */
9db4a9c7
JB
2989#define _LGC_PALETTE_A 0x4a000
2990#define _LGC_PALETTE_B 0x4a800
2991#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
2992
2993/* interrupts */
2994#define DE_MASTER_IRQ_CONTROL (1 << 31)
2995#define DE_SPRITEB_FLIP_DONE (1 << 29)
2996#define DE_SPRITEA_FLIP_DONE (1 << 28)
2997#define DE_PLANEB_FLIP_DONE (1 << 27)
2998#define DE_PLANEA_FLIP_DONE (1 << 26)
2999#define DE_PCU_EVENT (1 << 25)
3000#define DE_GTT_FAULT (1 << 24)
3001#define DE_POISON (1 << 23)
3002#define DE_PERFORM_COUNTER (1 << 22)
3003#define DE_PCH_EVENT (1 << 21)
3004#define DE_AUX_CHANNEL_A (1 << 20)
3005#define DE_DP_A_HOTPLUG (1 << 19)
3006#define DE_GSE (1 << 18)
3007#define DE_PIPEB_VBLANK (1 << 15)
3008#define DE_PIPEB_EVEN_FIELD (1 << 14)
3009#define DE_PIPEB_ODD_FIELD (1 << 13)
3010#define DE_PIPEB_LINE_COMPARE (1 << 12)
3011#define DE_PIPEB_VSYNC (1 << 11)
3012#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3013#define DE_PIPEA_VBLANK (1 << 7)
3014#define DE_PIPEA_EVEN_FIELD (1 << 6)
3015#define DE_PIPEA_ODD_FIELD (1 << 5)
3016#define DE_PIPEA_LINE_COMPARE (1 << 4)
3017#define DE_PIPEA_VSYNC (1 << 3)
3018#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3019
b1f14ad0
JB
3020/* More Ivybridge lolz */
3021#define DE_ERR_DEBUG_IVB (1<<30)
3022#define DE_GSE_IVB (1<<29)
3023#define DE_PCH_EVENT_IVB (1<<28)
3024#define DE_DP_A_HOTPLUG_IVB (1<<27)
3025#define DE_AUX_CHANNEL_A_IVB (1<<26)
3026#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3027#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3028#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3029#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3030#define DE_PIPEB_VBLANK_IVB (1<<5)
3031#define DE_PIPEA_VBLANK_IVB (1<<0)
3032
b9055052
ZW
3033#define DEISR 0x44000
3034#define DEIMR 0x44004
3035#define DEIIR 0x44008
3036#define DEIER 0x4400c
3037
3038/* GT interrupt */
e552eb70 3039#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
3040#define GT_SYNC_STATUS (1 << 2)
3041#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 3042#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 3043#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 3044#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
3045
3046#define GTISR 0x44010
3047#define GTIMR 0x44014
3048#define GTIIR 0x44018
3049#define GTIER 0x4401c
3050
7f8a8569 3051#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3052/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3053#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3054#define ILK_DPARB_GATE (1<<22)
3055#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3056#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3057#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3058#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3059#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3060#define ILK_HDCP_DISABLE (1<<25)
3061#define ILK_eDP_A_DISABLE (1<<24)
3062#define ILK_DESKTOP (1<<23)
7f8a8569 3063#define ILK_DSPCLK_GATE 0x42020
28963a3e 3064#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3065#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3066#define ILK_DPFD_CLK_GATE (1<<7)
3067
b52eb4dc
ZY
3068/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3069#define ILK_CLK_FBC (1<<7)
3070#define ILK_DPFC_DIS1 (1<<8)
3071#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3072
116ac8d2
EA
3073#define IVB_CHICKEN3 0x4200c
3074# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3075# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3076
553bd149
ZW
3077#define DISP_ARB_CTL 0x45000
3078#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3079#define DISP_FBC_WM_DIS (1<<15)
553bd149 3080
b9055052
ZW
3081/* PCH */
3082
3083/* south display engine interrupt */
776ad806
JB
3084#define SDE_AUDIO_POWER_D (1 << 27)
3085#define SDE_AUDIO_POWER_C (1 << 26)
3086#define SDE_AUDIO_POWER_B (1 << 25)
3087#define SDE_AUDIO_POWER_SHIFT (25)
3088#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3089#define SDE_GMBUS (1 << 24)
3090#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3091#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3092#define SDE_AUDIO_HDCP_MASK (3 << 22)
3093#define SDE_AUDIO_TRANSB (1 << 21)
3094#define SDE_AUDIO_TRANSA (1 << 20)
3095#define SDE_AUDIO_TRANS_MASK (3 << 20)
3096#define SDE_POISON (1 << 19)
3097/* 18 reserved */
3098#define SDE_FDI_RXB (1 << 17)
3099#define SDE_FDI_RXA (1 << 16)
3100#define SDE_FDI_MASK (3 << 16)
3101#define SDE_AUXD (1 << 15)
3102#define SDE_AUXC (1 << 14)
3103#define SDE_AUXB (1 << 13)
3104#define SDE_AUX_MASK (7 << 13)
3105/* 12 reserved */
b9055052
ZW
3106#define SDE_CRT_HOTPLUG (1 << 11)
3107#define SDE_PORTD_HOTPLUG (1 << 10)
3108#define SDE_PORTC_HOTPLUG (1 << 9)
3109#define SDE_PORTB_HOTPLUG (1 << 8)
3110#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3111#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3112#define SDE_TRANSB_CRC_DONE (1 << 5)
3113#define SDE_TRANSB_CRC_ERR (1 << 4)
3114#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3115#define SDE_TRANSA_CRC_DONE (1 << 2)
3116#define SDE_TRANSA_CRC_ERR (1 << 1)
3117#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3118#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3119/* CPT */
3120#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3121#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3122#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3123#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3124#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3125 SDE_PORTD_HOTPLUG_CPT | \
3126 SDE_PORTC_HOTPLUG_CPT | \
3127 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3128
3129#define SDEISR 0xc4000
3130#define SDEIMR 0xc4004
3131#define SDEIIR 0xc4008
3132#define SDEIER 0xc400c
3133
3134/* digital port hotplug */
7fe0b973 3135#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3136#define PORTD_HOTPLUG_ENABLE (1 << 20)
3137#define PORTD_PULSE_DURATION_2ms (0)
3138#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3139#define PORTD_PULSE_DURATION_6ms (2 << 18)
3140#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3141#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3142#define PORTD_HOTPLUG_NO_DETECT (0)
3143#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3144#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3145#define PORTC_HOTPLUG_ENABLE (1 << 12)
3146#define PORTC_PULSE_DURATION_2ms (0)
3147#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3148#define PORTC_PULSE_DURATION_6ms (2 << 10)
3149#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3150#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3151#define PORTC_HOTPLUG_NO_DETECT (0)
3152#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3153#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3154#define PORTB_HOTPLUG_ENABLE (1 << 4)
3155#define PORTB_PULSE_DURATION_2ms (0)
3156#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3157#define PORTB_PULSE_DURATION_6ms (2 << 2)
3158#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3159#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3160#define PORTB_HOTPLUG_NO_DETECT (0)
3161#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3162#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3163
3164#define PCH_GPIOA 0xc5010
3165#define PCH_GPIOB 0xc5014
3166#define PCH_GPIOC 0xc5018
3167#define PCH_GPIOD 0xc501c
3168#define PCH_GPIOE 0xc5020
3169#define PCH_GPIOF 0xc5024
3170
f0217c42
EA
3171#define PCH_GMBUS0 0xc5100
3172#define PCH_GMBUS1 0xc5104
3173#define PCH_GMBUS2 0xc5108
3174#define PCH_GMBUS3 0xc510c
3175#define PCH_GMBUS4 0xc5110
3176#define PCH_GMBUS5 0xc5120
3177
9db4a9c7
JB
3178#define _PCH_DPLL_A 0xc6014
3179#define _PCH_DPLL_B 0xc6018
4c609cb8 3180#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3181
9db4a9c7 3182#define _PCH_FPA0 0xc6040
c1858123 3183#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3184#define _PCH_FPA1 0xc6044
3185#define _PCH_FPB0 0xc6048
3186#define _PCH_FPB1 0xc604c
4c609cb8
JB
3187#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3188#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3189
3190#define PCH_DPLL_TEST 0xc606c
3191
3192#define PCH_DREF_CONTROL 0xC6200
3193#define DREF_CONTROL_MASK 0x7fc3
3194#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3195#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3196#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3197#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3198#define DREF_SSC_SOURCE_DISABLE (0<<11)
3199#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3200#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3201#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3202#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3203#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3204#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3205#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3206#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3207#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3208#define DREF_SSC4_DOWNSPREAD (0<<6)
3209#define DREF_SSC4_CENTERSPREAD (1<<6)
3210#define DREF_SSC1_DISABLE (0<<1)
3211#define DREF_SSC1_ENABLE (1<<1)
3212#define DREF_SSC4_DISABLE (0)
3213#define DREF_SSC4_ENABLE (1)
3214
3215#define PCH_RAWCLK_FREQ 0xc6204
3216#define FDL_TP1_TIMER_SHIFT 12
3217#define FDL_TP1_TIMER_MASK (3<<12)
3218#define FDL_TP2_TIMER_SHIFT 10
3219#define FDL_TP2_TIMER_MASK (3<<10)
3220#define RAWCLK_FREQ_MASK 0x3ff
3221
3222#define PCH_DPLL_TMR_CFG 0xc6208
3223
3224#define PCH_SSC4_PARMS 0xc6210
3225#define PCH_SSC4_AUX_PARMS 0xc6214
3226
8db9d77b
ZW
3227#define PCH_DPLL_SEL 0xc7000
3228#define TRANSA_DPLL_ENABLE (1<<3)
3229#define TRANSA_DPLLB_SEL (1<<0)
3230#define TRANSA_DPLLA_SEL 0
3231#define TRANSB_DPLL_ENABLE (1<<7)
3232#define TRANSB_DPLLB_SEL (1<<4)
3233#define TRANSB_DPLLA_SEL (0)
3234#define TRANSC_DPLL_ENABLE (1<<11)
3235#define TRANSC_DPLLB_SEL (1<<8)
3236#define TRANSC_DPLLA_SEL (0)
3237
b9055052
ZW
3238/* transcoder */
3239
9db4a9c7 3240#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3241#define TRANS_HTOTAL_SHIFT 16
3242#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3243#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3244#define TRANS_HBLANK_END_SHIFT 16
3245#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3246#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3247#define TRANS_HSYNC_END_SHIFT 16
3248#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3249#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3250#define TRANS_VTOTAL_SHIFT 16
3251#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3252#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3253#define TRANS_VBLANK_END_SHIFT 16
3254#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3255#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3256#define TRANS_VSYNC_END_SHIFT 16
3257#define TRANS_VSYNC_START_SHIFT 0
3258
9db4a9c7
JB
3259#define _TRANSA_DATA_M1 0xe0030
3260#define _TRANSA_DATA_N1 0xe0034
3261#define _TRANSA_DATA_M2 0xe0038
3262#define _TRANSA_DATA_N2 0xe003c
3263#define _TRANSA_DP_LINK_M1 0xe0040
3264#define _TRANSA_DP_LINK_N1 0xe0044
3265#define _TRANSA_DP_LINK_M2 0xe0048
3266#define _TRANSA_DP_LINK_N2 0xe004c
3267
b055c8f3
JB
3268/* Per-transcoder DIP controls */
3269
3270#define _VIDEO_DIP_CTL_A 0xe0200
3271#define _VIDEO_DIP_DATA_A 0xe0208
3272#define _VIDEO_DIP_GCP_A 0xe0210
3273
3274#define _VIDEO_DIP_CTL_B 0xe1200
3275#define _VIDEO_DIP_DATA_B 0xe1208
3276#define _VIDEO_DIP_GCP_B 0xe1210
3277
3278#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3279#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3280#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3281
9db4a9c7
JB
3282#define _TRANS_HTOTAL_B 0xe1000
3283#define _TRANS_HBLANK_B 0xe1004
3284#define _TRANS_HSYNC_B 0xe1008
3285#define _TRANS_VTOTAL_B 0xe100c
3286#define _TRANS_VBLANK_B 0xe1010
3287#define _TRANS_VSYNC_B 0xe1014
3288
3289#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3290#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3291#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3292#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3293#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3294#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
3295
3296#define _TRANSB_DATA_M1 0xe1030
3297#define _TRANSB_DATA_N1 0xe1034
3298#define _TRANSB_DATA_M2 0xe1038
3299#define _TRANSB_DATA_N2 0xe103c
3300#define _TRANSB_DP_LINK_M1 0xe1040
3301#define _TRANSB_DP_LINK_N1 0xe1044
3302#define _TRANSB_DP_LINK_M2 0xe1048
3303#define _TRANSB_DP_LINK_N2 0xe104c
3304
3305#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3306#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3307#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3308#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3309#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3310#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3311#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3312#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3313
3314#define _TRANSACONF 0xf0008
3315#define _TRANSBCONF 0xf1008
3316#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3317#define TRANS_DISABLE (0<<31)
3318#define TRANS_ENABLE (1<<31)
3319#define TRANS_STATE_MASK (1<<30)
3320#define TRANS_STATE_DISABLE (0<<30)
3321#define TRANS_STATE_ENABLE (1<<30)
3322#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3323#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3324#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3325#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3326#define TRANS_DP_AUDIO_ONLY (1<<26)
3327#define TRANS_DP_VIDEO_AUDIO (0<<26)
3328#define TRANS_PROGRESSIVE (0<<21)
3329#define TRANS_8BPC (0<<5)
3330#define TRANS_10BPC (1<<5)
3331#define TRANS_6BPC (2<<5)
3332#define TRANS_12BPC (3<<5)
3333
3bcf603f
JB
3334#define _TRANSA_CHICKEN2 0xf0064
3335#define _TRANSB_CHICKEN2 0xf1064
3336#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3337#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3338
291427f5
JB
3339#define SOUTH_CHICKEN1 0xc2000
3340#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3341#define FDIA_PHASE_SYNC_SHIFT_EN 18
3342#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3343#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3344#define SOUTH_CHICKEN2 0xc2004
3345#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3346
9db4a9c7
JB
3347#define _FDI_RXA_CHICKEN 0xc200c
3348#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3349#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3350#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3351#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3352
382b0936
JB
3353#define SOUTH_DSPCLK_GATE_D 0xc2020
3354#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3355
b9055052 3356/* CPU: FDI_TX */
9db4a9c7
JB
3357#define _FDI_TXA_CTL 0x60100
3358#define _FDI_TXB_CTL 0x61100
3359#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3360#define FDI_TX_DISABLE (0<<31)
3361#define FDI_TX_ENABLE (1<<31)
3362#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3363#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3364#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3365#define FDI_LINK_TRAIN_NONE (3<<28)
3366#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3367#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3368#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3369#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3370#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3371#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3372#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3373#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3374/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3375 SNB has different settings. */
3376/* SNB A-stepping */
3377#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3378#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3379#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3380#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3381/* SNB B-stepping */
3382#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3383#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3384#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3385#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3386#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3387#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3388#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3389#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3390#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3391#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3392/* Ironlake: hardwired to 1 */
b9055052 3393#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3394
3395/* Ivybridge has different bits for lolz */
3396#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3397#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3398#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3399#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3400
b9055052 3401/* both Tx and Rx */
c4f9c4c2 3402#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3403#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3404#define FDI_SCRAMBLING_ENABLE (0<<7)
3405#define FDI_SCRAMBLING_DISABLE (1<<7)
3406
3407/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3408#define _FDI_RXA_CTL 0xf000c
3409#define _FDI_RXB_CTL 0xf100c
3410#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3411#define FDI_RX_ENABLE (1<<31)
b9055052 3412/* train, dp width same as FDI_TX */
357555c0
JB
3413#define FDI_FS_ERRC_ENABLE (1<<27)
3414#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3415#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3416#define FDI_8BPC (0<<16)
3417#define FDI_10BPC (1<<16)
3418#define FDI_6BPC (2<<16)
3419#define FDI_12BPC (3<<16)
3420#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3421#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3422#define FDI_RX_PLL_ENABLE (1<<13)
3423#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3424#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3425#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3426#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3427#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3428#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3429/* CPT */
3430#define FDI_AUTO_TRAINING (1<<10)
3431#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3432#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3433#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3434#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3435#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3436
9db4a9c7
JB
3437#define _FDI_RXA_MISC 0xf0010
3438#define _FDI_RXB_MISC 0xf1010
3439#define _FDI_RXA_TUSIZE1 0xf0030
3440#define _FDI_RXA_TUSIZE2 0xf0038
3441#define _FDI_RXB_TUSIZE1 0xf1030
3442#define _FDI_RXB_TUSIZE2 0xf1038
3443#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3444#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3445#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3446
3447/* FDI_RX interrupt register format */
3448#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3449#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3450#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3451#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3452#define FDI_RX_FS_CODE_ERR (1<<6)
3453#define FDI_RX_FE_CODE_ERR (1<<5)
3454#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3455#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3456#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3457#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3458#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3459
9db4a9c7
JB
3460#define _FDI_RXA_IIR 0xf0014
3461#define _FDI_RXA_IMR 0xf0018
3462#define _FDI_RXB_IIR 0xf1014
3463#define _FDI_RXB_IMR 0xf1018
3464#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3465#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3466
3467#define FDI_PLL_CTL_1 0xfe000
3468#define FDI_PLL_CTL_2 0xfe004
3469
3470/* CRT */
3471#define PCH_ADPA 0xe1100
3472#define ADPA_TRANS_SELECT_MASK (1<<30)
3473#define ADPA_TRANS_A_SELECT 0
3474#define ADPA_TRANS_B_SELECT (1<<30)
3475#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3476#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3477#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3478#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3479#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3480#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3481#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3482#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3483#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3484#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3485#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3486#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3487#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3488#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3489#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3490#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3491#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3492#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3493#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3494
3495/* or SDVOB */
3496#define HDMIB 0xe1140
3497#define PORT_ENABLE (1 << 31)
3573c410
PZ
3498#define TRANSCODER(pipe) ((pipe) << 30)
3499#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3500#define TRANSCODER_MASK (1 << 30)
3501#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3502#define COLOR_FORMAT_8bpc (0)
3503#define COLOR_FORMAT_12bpc (3 << 26)
3504#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3505#define SDVO_ENCODING (0)
3506#define TMDS_ENCODING (2 << 10)
3507#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3508/* CPT */
3509#define HDMI_MODE_SELECT (1 << 9)
3510#define DVI_MODE_SELECT (0)
b9055052
ZW
3511#define SDVOB_BORDER_ENABLE (1 << 7)
3512#define AUDIO_ENABLE (1 << 6)
3513#define VSYNC_ACTIVE_HIGH (1 << 4)
3514#define HSYNC_ACTIVE_HIGH (1 << 3)
3515#define PORT_DETECTED (1 << 2)
3516
461ed3ca
ZY
3517/* PCH SDVOB multiplex with HDMIB */
3518#define PCH_SDVOB HDMIB
3519
b9055052
ZW
3520#define HDMIC 0xe1150
3521#define HDMID 0xe1160
3522
3523#define PCH_LVDS 0xe1180
3524#define LVDS_DETECTED (1 << 1)
3525
3526#define BLC_PWM_CPU_CTL2 0x48250
3527#define PWM_ENABLE (1 << 31)
3528#define PWM_PIPE_A (0 << 29)
3529#define PWM_PIPE_B (1 << 29)
3530#define BLC_PWM_CPU_CTL 0x48254
3531
3532#define BLC_PWM_PCH_CTL1 0xc8250
3533#define PWM_PCH_ENABLE (1 << 31)
3534#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3535#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3536#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3537#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3538
3539#define BLC_PWM_PCH_CTL2 0xc8254
3540
3541#define PCH_PP_STATUS 0xc7200
3542#define PCH_PP_CONTROL 0xc7204
4a655f04 3543#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3544#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3545#define EDP_FORCE_VDD (1 << 3)
3546#define EDP_BLC_ENABLE (1 << 2)
3547#define PANEL_POWER_RESET (1 << 1)
3548#define PANEL_POWER_OFF (0 << 0)
3549#define PANEL_POWER_ON (1 << 0)
3550#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3551#define PANEL_PORT_SELECT_MASK (3 << 30)
3552#define PANEL_PORT_SELECT_LVDS (0 << 30)
3553#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3554#define EDP_PANEL (1 << 30)
f01eca2e
KP
3555#define PANEL_PORT_SELECT_DPC (2 << 30)
3556#define PANEL_PORT_SELECT_DPD (3 << 30)
3557#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3558#define PANEL_POWER_UP_DELAY_SHIFT 16
3559#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3560#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3561
b9055052 3562#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3563#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3564#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3565#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3566#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3567
b9055052 3568#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3569#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3570#define PP_REFERENCE_DIVIDER_SHIFT 8
3571#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3572#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3573
5eb08b69
ZW
3574#define PCH_DP_B 0xe4100
3575#define PCH_DPB_AUX_CH_CTL 0xe4110
3576#define PCH_DPB_AUX_CH_DATA1 0xe4114
3577#define PCH_DPB_AUX_CH_DATA2 0xe4118
3578#define PCH_DPB_AUX_CH_DATA3 0xe411c
3579#define PCH_DPB_AUX_CH_DATA4 0xe4120
3580#define PCH_DPB_AUX_CH_DATA5 0xe4124
3581
3582#define PCH_DP_C 0xe4200
3583#define PCH_DPC_AUX_CH_CTL 0xe4210
3584#define PCH_DPC_AUX_CH_DATA1 0xe4214
3585#define PCH_DPC_AUX_CH_DATA2 0xe4218
3586#define PCH_DPC_AUX_CH_DATA3 0xe421c
3587#define PCH_DPC_AUX_CH_DATA4 0xe4220
3588#define PCH_DPC_AUX_CH_DATA5 0xe4224
3589
3590#define PCH_DP_D 0xe4300
3591#define PCH_DPD_AUX_CH_CTL 0xe4310
3592#define PCH_DPD_AUX_CH_DATA1 0xe4314
3593#define PCH_DPD_AUX_CH_DATA2 0xe4318
3594#define PCH_DPD_AUX_CH_DATA3 0xe431c
3595#define PCH_DPD_AUX_CH_DATA4 0xe4320
3596#define PCH_DPD_AUX_CH_DATA5 0xe4324
3597
8db9d77b
ZW
3598/* CPT */
3599#define PORT_TRANS_A_SEL_CPT 0
3600#define PORT_TRANS_B_SEL_CPT (1<<29)
3601#define PORT_TRANS_C_SEL_CPT (2<<29)
3602#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3603#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3604
3605#define TRANS_DP_CTL_A 0xe0300
3606#define TRANS_DP_CTL_B 0xe1300
3607#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3608#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3609#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3610#define TRANS_DP_PORT_SEL_B (0<<29)
3611#define TRANS_DP_PORT_SEL_C (1<<29)
3612#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3613#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3614#define TRANS_DP_PORT_SEL_MASK (3<<29)
3615#define TRANS_DP_AUDIO_ONLY (1<<26)
3616#define TRANS_DP_ENH_FRAMING (1<<18)
3617#define TRANS_DP_8BPC (0<<9)
3618#define TRANS_DP_10BPC (1<<9)
3619#define TRANS_DP_6BPC (2<<9)
3620#define TRANS_DP_12BPC (3<<9)
220cad3c 3621#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3622#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3623#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3624#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3625#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3626#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3627
3628/* SNB eDP training params */
3629/* SNB A-stepping */
3630#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3631#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3632#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3633#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3634/* SNB B-stepping */
3c5a62b5
YL
3635#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3636#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3637#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3638#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3639#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3640#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3641
1a2eb460
KP
3642/* IVB */
3643#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3644#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3645#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3646#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3647#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3648#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3649#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3650
3651/* legacy values */
3652#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3653#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3654#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3655#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3656#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3657
3658#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3659
cae5852d 3660#define FORCEWAKE 0xA18C
eb43f4af 3661#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3662#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3663#define FORCEWAKE_MT_ACK 0x130040
3664#define ECOBUS 0xa180
3665#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3666
91355834 3667#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3668#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3669
406478dc
EA
3670#define GEN6_UCGCTL2 0x9404
3671# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3672# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3673
3b8d8d91 3674#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3675#define GEN6_TURBO_DISABLE (1<<31)
3676#define GEN6_FREQUENCY(x) ((x)<<25)
3677#define GEN6_OFFSET(x) ((x)<<19)
3678#define GEN6_AGGRESSIVE_TURBO (0<<15)
3679#define GEN6_RC_VIDEO_FREQ 0xA00C
3680#define GEN6_RC_CONTROL 0xA090
3681#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3682#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3683#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3684#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3685#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3686#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3687#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3688#define GEN6_RP_DOWN_TIMEOUT 0xA010
3689#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3690#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3691#define GEN6_CAGF_SHIFT 8
3692#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3693#define GEN6_RP_CONTROL 0xA024
3694#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3695#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3696#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3697#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3698#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3699#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3700#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3701#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3702#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3703#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3704#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3705#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3706#define GEN6_RP_UP_THRESHOLD 0xA02C
3707#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3708#define GEN6_RP_CUR_UP_EI 0xA050
3709#define GEN6_CURICONT_MASK 0xffffff
3710#define GEN6_RP_CUR_UP 0xA054
3711#define GEN6_CURBSYTAVG_MASK 0xffffff
3712#define GEN6_RP_PREV_UP 0xA058
3713#define GEN6_RP_CUR_DOWN_EI 0xA05C
3714#define GEN6_CURIAVG_MASK 0xffffff
3715#define GEN6_RP_CUR_DOWN 0xA060
3716#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3717#define GEN6_RP_UP_EI 0xA068
3718#define GEN6_RP_DOWN_EI 0xA06C
3719#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3720#define GEN6_RC_STATE 0xA094
3721#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3722#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3723#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3724#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3725#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3726#define GEN6_RC_SLEEP 0xA0B0
3727#define GEN6_RC1e_THRESHOLD 0xA0B4
3728#define GEN6_RC6_THRESHOLD 0xA0B8
3729#define GEN6_RC6p_THRESHOLD 0xA0BC
3730#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3731#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3732
3733#define GEN6_PMISR 0x44020
4912d041 3734#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3735#define GEN6_PMIIR 0x44028
3736#define GEN6_PMIER 0x4402C
3737#define GEN6_PM_MBOX_EVENT (1<<25)
3738#define GEN6_PM_THERMAL_EVENT (1<<24)
3739#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3740#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3741#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3742#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3743#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3744#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3745 GEN6_PM_RP_DOWN_THRESHOLD | \
3746 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3747
3748#define GEN6_PCODE_MAILBOX 0x138124
3749#define GEN6_PCODE_READY (1<<31)
a6044e23 3750#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3751#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3752#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3753#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3754#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3755
4d85529d
BW
3756#define GEN6_GT_CORE_STATUS 0x138060
3757#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3758#define GEN6_RCn_MASK 7
3759#define GEN6_RC0 0
3760#define GEN6_RC3 2
3761#define GEN6_RC6 3
3762#define GEN6_RC7 4
3763
e0dac65e
WF
3764#define G4X_AUD_VID_DID 0x62020
3765#define INTEL_AUDIO_DEVCL 0x808629FB
3766#define INTEL_AUDIO_DEVBLC 0x80862801
3767#define INTEL_AUDIO_DEVCTG 0x80862802
3768
3769#define G4X_AUD_CNTL_ST 0x620B4
3770#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3771#define G4X_ELDV_DEVCTG (1 << 14)
3772#define G4X_ELD_ADDR (0xf << 5)
3773#define G4X_ELD_ACK (1 << 4)
3774#define G4X_HDMIW_HDMIEDID 0x6210C
3775
1202b4c6
WF
3776#define IBX_HDMIW_HDMIEDID_A 0xE2050
3777#define IBX_AUD_CNTL_ST_A 0xE20B4
3778#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3779#define IBX_ELD_ADDRESS (0x1f << 5)
3780#define IBX_ELD_ACK (1 << 4)
3781#define IBX_AUD_CNTL_ST2 0xE20C0
3782#define IBX_ELD_VALIDB (1 << 0)
3783#define IBX_CP_READYB (1 << 1)
3784
3785#define CPT_HDMIW_HDMIEDID_A 0xE5050
3786#define CPT_AUD_CNTL_ST_A 0xE50B4
3787#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 3788
ae662d31
EA
3789/* These are the 4 32-bit write offset registers for each stream
3790 * output buffer. It determines the offset from the
3791 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
3792 */
3793#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
3794
b6daa025
WF
3795#define IBX_AUD_CONFIG_A 0xe2000
3796#define CPT_AUD_CONFIG_A 0xe5000
3797#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
3798#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
3799#define AUD_CONFIG_UPPER_N_SHIFT 20
3800#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
3801#define AUD_CONFIG_LOWER_N_SHIFT 4
3802#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
3803#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
3804#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
3805#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
3806
585fb111 3807#endif /* _I915_REG_H_ */