]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Remove spll_refcount for hsw
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
3e78998a 243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
269#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
270#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
271#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
272#define MI_SEMAPHORE_POLL (1<<15)
273#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111
JB
274#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
275#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
276#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
277#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
278/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
279 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
280 * simply ignores the register load under certain conditions.
281 * - One can actually load arbitrary many arbitrary registers: Simply issue x
282 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
283 */
7ec55f46
DL
284#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
285#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 286#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 287#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 288#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
289#define MI_FLUSH_DW_STORE_INDEX (1<<21)
290#define MI_INVALIDATE_TLB (1<<18)
291#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 292#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 293#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
294#define MI_INVALIDATE_BSD (1<<7)
295#define MI_FLUSH_DW_USE_GTT (1<<2)
296#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 297#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
298#define MI_BATCH_NON_SECURE (1)
299/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 300#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 301#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 302#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 303#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 304#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 305#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 306
9435373e
RV
307
308#define MI_PREDICATE_RESULT_2 (0x2214)
309#define LOWER_SLICE_ENABLED (1<<0)
310#define LOWER_SLICE_DISABLED (0<<0)
311
585fb111
JB
312/*
313 * 3D instructions used by the kernel
314 */
315#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
316
317#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
318#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
319#define SC_UPDATE_SCISSOR (0x1<<1)
320#define SC_ENABLE_MASK (0x1<<0)
321#define SC_ENABLE (0x1<<0)
322#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
323#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
324#define SCI_YMIN_MASK (0xffff<<16)
325#define SCI_XMIN_MASK (0xffff<<0)
326#define SCI_YMAX_MASK (0xffff<<16)
327#define SCI_XMAX_MASK (0xffff<<0)
328#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
329#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
330#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
331#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
332#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
333#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
334#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
335#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
336#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
337#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
338#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
339#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
340#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
341#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
342#define BLT_DEPTH_8 (0<<24)
343#define BLT_DEPTH_16_565 (1<<24)
344#define BLT_DEPTH_16_1555 (2<<24)
345#define BLT_DEPTH_32 (3<<24)
346#define BLT_ROP_GXCOPY (0xcc<<16)
347#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
348#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
349#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
350#define ASYNC_FLIP (1<<22)
351#define DISPLAY_PLANE_A (0<<20)
352#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 353#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 354#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 355#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 356#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 357#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 358#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 359#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 360#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
361#define PIPE_CONTROL_DEPTH_STALL (1<<13)
362#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 363#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
364#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
365#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
366#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
367#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 368#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
369#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
370#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
371#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 372#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 373#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 374#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 375
3a6fa984
BV
376/*
377 * Commands used only by the command parser
378 */
379#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
380#define MI_ARB_CHECK MI_INSTR(0x05, 0)
381#define MI_RS_CONTROL MI_INSTR(0x06, 0)
382#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
383#define MI_PREDICATE MI_INSTR(0x0C, 0)
384#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
385#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 386#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
387#define MI_URB_CLEAR MI_INSTR(0x19, 0)
388#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
389#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
390#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
391#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
392#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
393#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
394#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
395#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
396#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
397#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
398
399#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
400#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
401#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
402#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
403#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
404#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
405#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
406 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
407#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
408 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
409#define GFX_OP_3DSTATE_SO_DECL_LIST \
410 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
411
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
416#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
417 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
418#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
419 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
420#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
421 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
422
423#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
424
425#define COLOR_BLT ((0x2<<29)|(0x40<<22))
426#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 427
5947de9b
BV
428/*
429 * Registers used only by the command parser
430 */
431#define BCS_SWCTRL 0x22200
432
433#define HS_INVOCATION_COUNT 0x2300
434#define DS_INVOCATION_COUNT 0x2308
435#define IA_VERTICES_COUNT 0x2310
436#define IA_PRIMITIVES_COUNT 0x2318
437#define VS_INVOCATION_COUNT 0x2320
438#define GS_INVOCATION_COUNT 0x2328
439#define GS_PRIMITIVES_COUNT 0x2330
440#define CL_INVOCATION_COUNT 0x2338
441#define CL_PRIMITIVES_COUNT 0x2340
442#define PS_INVOCATION_COUNT 0x2348
443#define PS_DEPTH_COUNT 0x2350
444
445/* There are the 4 64-bit counter registers, one for each stream output */
446#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
447
113a0476
BV
448#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
449
450#define GEN7_3DPRIM_END_OFFSET 0x2420
451#define GEN7_3DPRIM_START_VERTEX 0x2430
452#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
453#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
454#define GEN7_3DPRIM_START_INSTANCE 0x243C
455#define GEN7_3DPRIM_BASE_VERTEX 0x2440
456
180b813c
KG
457#define OACONTROL 0x2360
458
220375aa
BV
459#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
460#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
461#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
462 _GEN7_PIPEA_DE_LOAD_SL, \
463 _GEN7_PIPEB_DE_LOAD_SL)
464
dc96e9b8
CW
465/*
466 * Reset registers
467 */
468#define DEBUG_RESET_I830 0x6070
469#define DEBUG_RESET_FULL (1<<7)
470#define DEBUG_RESET_RENDER (1<<8)
471#define DEBUG_RESET_DISPLAY (1<<9)
472
57f350b6 473/*
5a09ae9f
JN
474 * IOSF sideband
475 */
476#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
477#define IOSF_DEVFN_SHIFT 24
478#define IOSF_OPCODE_SHIFT 16
479#define IOSF_PORT_SHIFT 8
480#define IOSF_BYTE_ENABLES_SHIFT 4
481#define IOSF_BAR_SHIFT 1
482#define IOSF_SB_BUSY (1<<0)
f3419158 483#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
484#define IOSF_PORT_PUNIT 0x4
485#define IOSF_PORT_NC 0x11
486#define IOSF_PORT_DPIO 0x12
a09caddd 487#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
488#define IOSF_PORT_GPIO_NC 0x13
489#define IOSF_PORT_CCK 0x14
490#define IOSF_PORT_CCU 0xA9
491#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 492#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
493#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
494#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
495
30a970c6
JB
496/* See configdb bunit SB addr map */
497#define BUNIT_REG_BISOC 0x11
498
30a970c6
JB
499#define PUNIT_REG_DSPFREQ 0x36
500#define DSPFREQSTAT_SHIFT 30
501#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
502#define DSPFREQGUAR_SHIFT 14
503#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
504
505/* See the PUNIT HAS v0.8 for the below bits */
506enum punit_power_well {
507 PUNIT_POWER_WELL_RENDER = 0,
508 PUNIT_POWER_WELL_MEDIA = 1,
509 PUNIT_POWER_WELL_DISP2D = 3,
510 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
511 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
512 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
513 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
514 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
515 PUNIT_POWER_WELL_DPIO_RX0 = 10,
516 PUNIT_POWER_WELL_DPIO_RX1 = 11,
517
518 PUNIT_POWER_WELL_NUM,
519};
520
02f4c9e0
CML
521#define PUNIT_REG_PWRGT_CTRL 0x60
522#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
523#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
524#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
525#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
526#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
527#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 528
5a09ae9f
JN
529#define PUNIT_REG_GPU_LFM 0xd3
530#define PUNIT_REG_GPU_FREQ_REQ 0xd4
531#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 532#define GENFREQSTATUS (1<<0)
5a09ae9f 533#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 534#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
535
536#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
537#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
538
2b6b3a09
D
539#define PUNIT_GPU_STATUS_REG 0xdb
540#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
541#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
542#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
543#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
544
545#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
546#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
547#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
548
5a09ae9f
JN
549#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
550#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
551#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
552#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
553#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
554#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
555#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
556#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
557#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
558#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
559
31685c25
D
560#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
561#define VLV_RP_UP_EI_THRESHOLD 90
562#define VLV_RP_DOWN_EI_THRESHOLD 70
563#define VLV_INT_COUNT_FOR_DOWN_EI 5
564
be4fc046 565/* vlv2 north clock has */
24eb2d59
CML
566#define CCK_FUSE_REG 0x8
567#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 568#define CCK_REG_DSI_PLL_FUSE 0x44
569#define CCK_REG_DSI_PLL_CONTROL 0x48
570#define DSI_PLL_VCO_EN (1 << 31)
571#define DSI_PLL_LDO_GATE (1 << 30)
572#define DSI_PLL_P1_POST_DIV_SHIFT 17
573#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
574#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
575#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
576#define DSI_PLL_MUX_MASK (3 << 9)
577#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
578#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
579#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
580#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
581#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
582#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
583#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
584#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
585#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
586#define DSI_PLL_LOCK (1 << 0)
587#define CCK_REG_DSI_PLL_DIVIDER 0x4c
588#define DSI_PLL_LFSR (1 << 31)
589#define DSI_PLL_FRACTION_EN (1 << 30)
590#define DSI_PLL_FRAC_COUNTER_SHIFT 27
591#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
592#define DSI_PLL_USYNC_CNT_SHIFT 18
593#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
594#define DSI_PLL_N1_DIV_SHIFT 16
595#define DSI_PLL_N1_DIV_MASK (3 << 16)
596#define DSI_PLL_M1_DIV_SHIFT 0
597#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 598#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
599#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
600#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
601#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
602#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
603#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 604
0e767189
VS
605/**
606 * DOC: DPIO
607 *
608 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
609 * ports. DPIO is the name given to such a display PHY. These PHYs
610 * don't follow the standard programming model using direct MMIO
611 * registers, and instead their registers must be accessed trough IOSF
612 * sideband. VLV has one such PHY for driving ports B and C, and CHV
613 * adds another PHY for driving port D. Each PHY responds to specific
614 * IOSF-SB port.
615 *
616 * Each display PHY is made up of one or two channels. Each channel
617 * houses a common lane part which contains the PLL and other common
618 * logic. CH0 common lane also contains the IOSF-SB logic for the
619 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
620 * must be running when any DPIO registers are accessed.
621 *
622 * In addition to having their own registers, the PHYs are also
623 * controlled through some dedicated signals from the display
624 * controller. These include PLL reference clock enable, PLL enable,
625 * and CRI clock selection, for example.
626 *
627 * Eeach channel also has two splines (also called data lanes), and
628 * each spline is made up of one Physical Access Coding Sub-Layer
629 * (PCS) block and two TX lanes. So each channel has two PCS blocks
630 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
631 * data/clock pairs depending on the output type.
632 *
633 * Additionally the PHY also contains an AUX lane with AUX blocks
634 * for each channel. This is used for DP AUX communication, but
635 * this fact isn't really relevant for the driver since AUX is
636 * controlled from the display controller side. No DPIO registers
637 * need to be accessed during AUX communication,
638 *
639 * Generally the common lane corresponds to the pipe and
640 * the spline (PCS/TX) correponds to the port.
641 *
642 * For dual channel PHY (VLV/CHV):
643 *
644 * pipe A == CMN/PLL/REF CH0
54d9d493 645 *
0e767189
VS
646 * pipe B == CMN/PLL/REF CH1
647 *
648 * port B == PCS/TX CH0
649 *
650 * port C == PCS/TX CH1
651 *
652 * This is especially important when we cross the streams
653 * ie. drive port B with pipe B, or port C with pipe A.
654 *
655 * For single channel PHY (CHV):
656 *
657 * pipe C == CMN/PLL/REF CH0
658 *
659 * port D == PCS/TX CH0
660 *
661 * Note: digital port B is DDI0, digital port C is DDI1,
662 * digital port D is DDI2
663 */
664/*
665 * Dual channel PHY (VLV/CHV)
666 * ---------------------------------
667 * | CH0 | CH1 |
668 * | CMN/PLL/REF | CMN/PLL/REF |
669 * |---------------|---------------| Display PHY
670 * | PCS01 | PCS23 | PCS01 | PCS23 |
671 * |-------|-------|-------|-------|
672 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
673 * ---------------------------------
674 * | DDI0 | DDI1 | DP/HDMI ports
675 * ---------------------------------
598fac6b 676 *
0e767189
VS
677 * Single channel PHY (CHV)
678 * -----------------
679 * | CH0 |
680 * | CMN/PLL/REF |
681 * |---------------| Display PHY
682 * | PCS01 | PCS23 |
683 * |-------|-------|
684 * |TX0|TX1|TX2|TX3|
685 * -----------------
686 * | DDI2 | DP/HDMI port
687 * -----------------
57f350b6 688 */
5a09ae9f 689#define DPIO_DEVFN 0
5a09ae9f 690
54d9d493 691#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
692#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
693#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
694#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 695#define DPIO_CMNRST (1<<0)
57f350b6 696
e4607fcf
CML
697#define DPIO_PHY(pipe) ((pipe) >> 1)
698#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
699
598fac6b
DV
700/*
701 * Per pipe/PLL DPIO regs
702 */
ab3c759a 703#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 704#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
705#define DPIO_POST_DIV_DAC 0
706#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
707#define DPIO_POST_DIV_LVDS1 2
708#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
709#define DPIO_K_SHIFT (24) /* 4 bits */
710#define DPIO_P1_SHIFT (21) /* 3 bits */
711#define DPIO_P2_SHIFT (16) /* 5 bits */
712#define DPIO_N_SHIFT (12) /* 4 bits */
713#define DPIO_ENABLE_CALIBRATION (1<<11)
714#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
715#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
716#define _VLV_PLL_DW3_CH1 0x802c
717#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 718
ab3c759a 719#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
720#define DPIO_REFSEL_OVERRIDE 27
721#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
722#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
723#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 724#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
725#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
726#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
727#define _VLV_PLL_DW5_CH1 0x8034
728#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 729
ab3c759a
CML
730#define _VLV_PLL_DW7_CH0 0x801c
731#define _VLV_PLL_DW7_CH1 0x803c
732#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 733
ab3c759a
CML
734#define _VLV_PLL_DW8_CH0 0x8040
735#define _VLV_PLL_DW8_CH1 0x8060
736#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 737
ab3c759a
CML
738#define VLV_PLL_DW9_BCAST 0xc044
739#define _VLV_PLL_DW9_CH0 0x8044
740#define _VLV_PLL_DW9_CH1 0x8064
741#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 742
ab3c759a
CML
743#define _VLV_PLL_DW10_CH0 0x8048
744#define _VLV_PLL_DW10_CH1 0x8068
745#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 746
ab3c759a
CML
747#define _VLV_PLL_DW11_CH0 0x804c
748#define _VLV_PLL_DW11_CH1 0x806c
749#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 750
ab3c759a
CML
751/* Spec for ref block start counts at DW10 */
752#define VLV_REF_DW13 0x80ac
598fac6b 753
ab3c759a 754#define VLV_CMN_DW0 0x8100
dc96e9b8 755
598fac6b
DV
756/*
757 * Per DDI channel DPIO regs
758 */
759
ab3c759a
CML
760#define _VLV_PCS_DW0_CH0 0x8200
761#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
762#define DPIO_PCS_TX_LANE2_RESET (1<<16)
763#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 764#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 765
97fd4d5c
VS
766#define _VLV_PCS01_DW0_CH0 0x200
767#define _VLV_PCS23_DW0_CH0 0x400
768#define _VLV_PCS01_DW0_CH1 0x2600
769#define _VLV_PCS23_DW0_CH1 0x2800
770#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
771#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
772
ab3c759a
CML
773#define _VLV_PCS_DW1_CH0 0x8204
774#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 775#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
776#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
777#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
778#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
779#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
780#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
781
97fd4d5c
VS
782#define _VLV_PCS01_DW1_CH0 0x204
783#define _VLV_PCS23_DW1_CH0 0x404
784#define _VLV_PCS01_DW1_CH1 0x2604
785#define _VLV_PCS23_DW1_CH1 0x2804
786#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
787#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
788
ab3c759a
CML
789#define _VLV_PCS_DW8_CH0 0x8220
790#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
791#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
792#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
793#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
794
795#define _VLV_PCS01_DW8_CH0 0x0220
796#define _VLV_PCS23_DW8_CH0 0x0420
797#define _VLV_PCS01_DW8_CH1 0x2620
798#define _VLV_PCS23_DW8_CH1 0x2820
799#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
800#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
801
802#define _VLV_PCS_DW9_CH0 0x8224
803#define _VLV_PCS_DW9_CH1 0x8424
804#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
805
9d556c99
CML
806#define _CHV_PCS_DW10_CH0 0x8228
807#define _CHV_PCS_DW10_CH1 0x8428
808#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
809#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
810#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
811
1966e59e
VS
812#define _VLV_PCS01_DW10_CH0 0x0228
813#define _VLV_PCS23_DW10_CH0 0x0428
814#define _VLV_PCS01_DW10_CH1 0x2628
815#define _VLV_PCS23_DW10_CH1 0x2828
816#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
817#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
818
ab3c759a
CML
819#define _VLV_PCS_DW11_CH0 0x822c
820#define _VLV_PCS_DW11_CH1 0x842c
821#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
822
823#define _VLV_PCS_DW12_CH0 0x8230
824#define _VLV_PCS_DW12_CH1 0x8430
825#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
826
827#define _VLV_PCS_DW14_CH0 0x8238
828#define _VLV_PCS_DW14_CH1 0x8438
829#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
830
831#define _VLV_PCS_DW23_CH0 0x825c
832#define _VLV_PCS_DW23_CH1 0x845c
833#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
834
835#define _VLV_TX_DW2_CH0 0x8288
836#define _VLV_TX_DW2_CH1 0x8488
9d556c99
CML
837#define DPIO_SWING_MARGIN_SHIFT 16
838#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
839#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
840#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
841
842#define _VLV_TX_DW3_CH0 0x828c
843#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
844/* The following bit for CHV phy */
845#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
ab3c759a
CML
846#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
847
848#define _VLV_TX_DW4_CH0 0x8290
849#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
850#define DPIO_SWING_DEEMPH9P5_SHIFT 24
851#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
ab3c759a
CML
852#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
853
854#define _VLV_TX3_DW4_CH0 0x690
855#define _VLV_TX3_DW4_CH1 0x2a90
856#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
857
858#define _VLV_TX_DW5_CH0 0x8294
859#define _VLV_TX_DW5_CH1 0x8494
598fac6b 860#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
861#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
862
863#define _VLV_TX_DW11_CH0 0x82ac
864#define _VLV_TX_DW11_CH1 0x84ac
865#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
866
867#define _VLV_TX_DW14_CH0 0x82b8
868#define _VLV_TX_DW14_CH1 0x84b8
869#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 870
9d556c99
CML
871/* CHV dpPhy registers */
872#define _CHV_PLL_DW0_CH0 0x8000
873#define _CHV_PLL_DW0_CH1 0x8180
874#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
875
876#define _CHV_PLL_DW1_CH0 0x8004
877#define _CHV_PLL_DW1_CH1 0x8184
878#define DPIO_CHV_N_DIV_SHIFT 8
879#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
880#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
881
882#define _CHV_PLL_DW2_CH0 0x8008
883#define _CHV_PLL_DW2_CH1 0x8188
884#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
885
886#define _CHV_PLL_DW3_CH0 0x800c
887#define _CHV_PLL_DW3_CH1 0x818c
888#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
889#define DPIO_CHV_FIRST_MOD (0 << 8)
890#define DPIO_CHV_SECOND_MOD (1 << 8)
891#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
892#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
893
894#define _CHV_PLL_DW6_CH0 0x8018
895#define _CHV_PLL_DW6_CH1 0x8198
896#define DPIO_CHV_GAIN_CTRL_SHIFT 16
897#define DPIO_CHV_INT_COEFF_SHIFT 8
898#define DPIO_CHV_PROP_COEFF_SHIFT 0
899#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
900
b9e5ac3c
VS
901#define _CHV_CMN_DW5_CH0 0x8114
902#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
903#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
904#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
905#define CHV_BUFRIGHTENA1_MASK (3 << 20)
906#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
907#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
908#define CHV_BUFLEFTENA1_FORCE (3 << 22)
909#define CHV_BUFLEFTENA1_MASK (3 << 22)
910
9d556c99
CML
911#define _CHV_CMN_DW13_CH0 0x8134
912#define _CHV_CMN_DW0_CH1 0x8080
913#define DPIO_CHV_S1_DIV_SHIFT 21
914#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
915#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
916#define DPIO_CHV_K_DIV_SHIFT 4
917#define DPIO_PLL_FREQLOCK (1 << 1)
918#define DPIO_PLL_LOCK (1 << 0)
919#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
920
921#define _CHV_CMN_DW14_CH0 0x8138
922#define _CHV_CMN_DW1_CH1 0x8084
923#define DPIO_AFC_RECAL (1 << 14)
924#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
925#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
926#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
927#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
928#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
929#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
930#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
931#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
932#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
933#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
934
9197c88b
VS
935#define _CHV_CMN_DW19_CH0 0x814c
936#define _CHV_CMN_DW6_CH1 0x8098
937#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
938#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
939
9d556c99
CML
940#define CHV_CMN_DW30 0x8178
941#define DPIO_LRC_BYPASS (1 << 3)
942
943#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
944 (lane) * 0x200 + (offset))
945
f72df8db
VS
946#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
947#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
948#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
949#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
950#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
951#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
952#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
953#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
954#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
955#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
956#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
957#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
958#define DPIO_FRC_LATENCY_SHFIT 8
959#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
960#define DPIO_UPAR_SHIFT 30
585fb111 961/*
de151cf6 962 * Fence registers
585fb111 963 */
de151cf6 964#define FENCE_REG_830_0 0x2000
dc529a4f 965#define FENCE_REG_945_8 0x3000
de151cf6
JB
966#define I830_FENCE_START_MASK 0x07f80000
967#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 968#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
969#define I830_FENCE_PITCH_SHIFT 4
970#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 971#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 972#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 973#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
974
975#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 976#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 977
de151cf6
JB
978#define FENCE_REG_965_0 0x03000
979#define I965_FENCE_PITCH_SHIFT 2
980#define I965_FENCE_TILING_Y_SHIFT 1
981#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 982#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 983
4e901fdc
EA
984#define FENCE_REG_SANDYBRIDGE_0 0x100000
985#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 986#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 987
2b6b3a09 988
f691e2f4
DV
989/* control register for cpu gtt access */
990#define TILECTL 0x101000
991#define TILECTL_SWZCTL (1 << 0)
992#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
993#define TILECTL_BACKSNOOP_DIS (1 << 3)
994
de151cf6
JB
995/*
996 * Instruction and interrupt control regs
997 */
63eeaf38 998#define PGTBL_ER 0x02024
333e9fe9
DV
999#define RENDER_RING_BASE 0x02000
1000#define BSD_RING_BASE 0x04000
1001#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1002#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1003#define VEBOX_RING_BASE 0x1a000
549f7365 1004#define BLT_RING_BASE 0x22000
3d281d8c
DV
1005#define RING_TAIL(base) ((base)+0x30)
1006#define RING_HEAD(base) ((base)+0x34)
1007#define RING_START(base) ((base)+0x38)
1008#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1009#define RING_SYNC_0(base) ((base)+0x40)
1010#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1011#define RING_SYNC_2(base) ((base)+0x48)
1012#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1013#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1014#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1015#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1016#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1017#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1018#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1019#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1020#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1021#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1022#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1023#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1024#define GEN6_NOSYNC 0
8fd26859 1025#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1026#define RING_HWS_PGA(base) ((base)+0x80)
1027#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1028
1029#define GEN7_WR_WATERMARK 0x4028
1030#define GEN7_GFX_PRIO_CTRL 0x402C
1031#define ARB_MODE 0x4030
f691e2f4
DV
1032#define ARB_MODE_SWIZZLE_SNB (1<<4)
1033#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1034#define GEN7_GFX_PEND_TLB0 0x4034
1035#define GEN7_GFX_PEND_TLB1 0x4038
1036/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1037#define GEN7_LRA_LIMITS_BASE 0x403C
1038#define GEN7_LRA_LIMITS_REG_NUM 13
1039#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1040#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1041
31a5336e 1042#define GAMTARBMODE 0x04a08
4afe8d33 1043#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1044#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1045#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1046#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1047#define RING_FAULT_GTTSEL_MASK (1<<11)
1048#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1049#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1050#define RING_FAULT_VALID (1<<0)
33f3f518 1051#define DONE_REG 0x40b0
fbe5d36e 1052#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1053#define BSD_HWS_PGA_GEN7 (0x04180)
1054#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1055#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1056#define RING_ACTHD(base) ((base)+0x74)
50877445 1057#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1058#define RING_NOPID(base) ((base)+0x94)
0f46832f 1059#define RING_IMR(base) ((base)+0xa8)
c0c7babc 1060#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1061#define TAIL_ADDR 0x001FFFF8
1062#define HEAD_WRAP_COUNT 0xFFE00000
1063#define HEAD_WRAP_ONE 0x00200000
1064#define HEAD_ADDR 0x001FFFFC
1065#define RING_NR_PAGES 0x001FF000
1066#define RING_REPORT_MASK 0x00000006
1067#define RING_REPORT_64K 0x00000002
1068#define RING_REPORT_128K 0x00000004
1069#define RING_NO_REPORT 0x00000000
1070#define RING_VALID_MASK 0x00000001
1071#define RING_VALID 0x00000001
1072#define RING_INVALID 0x00000000
4b60e5cb
CW
1073#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1074#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1075#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1076
1077#define GEN7_TLB_RD_ADDR 0x4700
1078
8168bd48
CW
1079#if 0
1080#define PRB0_TAIL 0x02030
1081#define PRB0_HEAD 0x02034
1082#define PRB0_START 0x02038
1083#define PRB0_CTL 0x0203c
585fb111
JB
1084#define PRB1_TAIL 0x02040 /* 915+ only */
1085#define PRB1_HEAD 0x02044 /* 915+ only */
1086#define PRB1_START 0x02048 /* 915+ only */
1087#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1088#endif
63eeaf38
JB
1089#define IPEIR_I965 0x02064
1090#define IPEHR_I965 0x02068
1091#define INSTDONE_I965 0x0206c
d53bd484
BW
1092#define GEN7_INSTDONE_1 0x0206c
1093#define GEN7_SC_INSTDONE 0x07100
1094#define GEN7_SAMPLER_INSTDONE 0x0e160
1095#define GEN7_ROW_INSTDONE 0x0e164
1096#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1097#define RING_IPEIR(base) ((base)+0x64)
1098#define RING_IPEHR(base) ((base)+0x68)
1099#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1100#define RING_INSTPS(base) ((base)+0x70)
1101#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1102#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1103#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1104#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1105#define INSTPS 0x02070 /* 965+ only */
1106#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1107#define ACTHD_I965 0x02074
1108#define HWS_PGA 0x02080
1109#define HWS_ADDRESS_MASK 0xfffff000
1110#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1111#define PWRCTXA 0x2088 /* 965GM+ only */
1112#define PWRCTX_EN (1<<0)
585fb111 1113#define IPEIR 0x02088
63eeaf38
JB
1114#define IPEHR 0x0208c
1115#define INSTDONE 0x02090
585fb111
JB
1116#define NOPID 0x02094
1117#define HWSTAM 0x02098
9d2f41fa 1118#define DMA_FADD_I8XX 0x020d0
94e39e28 1119#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1120#define RING_BBADDR(base) ((base)+0x140)
1121#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1122
f406839f 1123#define ERROR_GEN6 0x040a0
71e172e8 1124#define GEN7_ERR_INT 0x44040
de032bf4 1125#define ERR_INT_POISON (1<<31)
8664281b 1126#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1127#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1128#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1129#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1130#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1131#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1132#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1133#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1134#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1135
3f1e109a
PZ
1136#define FPGA_DBG 0x42300
1137#define FPGA_DBG_RM_NOCLAIM (1<<31)
1138
0f3b6849 1139#define DERRMR 0x44050
4e0bbc31 1140/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1141#define DERRMR_PIPEA_SCANLINE (1<<0)
1142#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1143#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1144#define DERRMR_PIPEA_VBLANK (1<<3)
1145#define DERRMR_PIPEA_HBLANK (1<<5)
1146#define DERRMR_PIPEB_SCANLINE (1<<8)
1147#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1148#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1149#define DERRMR_PIPEB_VBLANK (1<<11)
1150#define DERRMR_PIPEB_HBLANK (1<<13)
1151/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1152#define DERRMR_PIPEC_SCANLINE (1<<14)
1153#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1154#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1155#define DERRMR_PIPEC_VBLANK (1<<21)
1156#define DERRMR_PIPEC_HBLANK (1<<22)
1157
0f3b6849 1158
de6e2eaf
EA
1159/* GM45+ chicken bits -- debug workaround bits that may be required
1160 * for various sorts of correct behavior. The top 16 bits of each are
1161 * the enables for writing to the corresponding low bit.
1162 */
1163#define _3D_CHICKEN 0x02084
4283908e 1164#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1165#define _3D_CHICKEN2 0x0208c
1166/* Disables pipelining of read flushes past the SF-WIZ interface.
1167 * Required on all Ironlake steppings according to the B-Spec, but the
1168 * particular danger of not doing so is not specified.
1169 */
1170# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1171#define _3D_CHICKEN3 0x02090
87f8020e 1172#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1173#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1174#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1175#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1176
71cf39b1
EA
1177#define MI_MODE 0x0209c
1178# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1179# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1180# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1181# define MODE_IDLE (1 << 9)
9991ae78 1182# define STOP_RING (1 << 8)
71cf39b1 1183
f8f2ac9a 1184#define GEN6_GT_MODE 0x20d0
a607c1a4 1185#define GEN7_GT_MODE 0x7008
8d85d272
VS
1186#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1187#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1188#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1189#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1190#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1191#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1192
1ec14ad3 1193#define GFX_MODE 0x02520
b095cd0a 1194#define GFX_MODE_GEN7 0x0229c
5eb719cd 1195#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1196#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1197#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1198#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1199#define GFX_REPLAY_MODE (1<<11)
1200#define GFX_PSMI_GRANULARITY (1<<10)
1201#define GFX_PPGTT_ENABLE (1<<9)
1202
a7e806de 1203#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1204#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1205
9e72b46c
ID
1206#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1207#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1208#define SCPD0 0x0209c /* 915+ only */
1209#define IER 0x020a0
1210#define IIR 0x020a4
1211#define IMR 0x020a8
1212#define ISR 0x020ac
07ec7ec5 1213#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1214#define GINT_DIS (1<<22)
2d809570 1215#define GCFG_DIS (1<<8)
9e72b46c 1216#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1217#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1218#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1219#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1220#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1221#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1222#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1223#define VLV_PCBR_ADDR_SHIFT 12
1224
90a72f87 1225#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1226#define EIR 0x020b0
1227#define EMR 0x020b4
1228#define ESR 0x020b8
63eeaf38
JB
1229#define GM45_ERROR_PAGE_TABLE (1<<5)
1230#define GM45_ERROR_MEM_PRIV (1<<4)
1231#define I915_ERROR_PAGE_TABLE (1<<4)
1232#define GM45_ERROR_CP_PRIV (1<<3)
1233#define I915_ERROR_MEMORY_REFRESH (1<<1)
1234#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1235#define INSTPM 0x020c0
ee980b80 1236#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1237#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1238 will not assert AGPBUSY# and will only
1239 be delivered when out of C3. */
84f9f938 1240#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1241#define INSTPM_TLB_INVALIDATE (1<<9)
1242#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1243#define ACTHD 0x020c8
1244#define FW_BLC 0x020d8
8692d00e 1245#define FW_BLC2 0x020dc
585fb111 1246#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1247#define FW_BLC_SELF_EN_MASK (1<<31)
1248#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1249#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1250#define MM_BURST_LENGTH 0x00700000
1251#define MM_FIFO_WATERMARK 0x0001F000
1252#define LM_BURST_LENGTH 0x00000700
1253#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1254#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1255
1256/* Make render/texture TLB fetches lower priorty than associated data
1257 * fetches. This is not turned on by default
1258 */
1259#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1260
1261/* Isoch request wait on GTT enable (Display A/B/C streams).
1262 * Make isoch requests stall on the TLB update. May cause
1263 * display underruns (test mode only)
1264 */
1265#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1266
1267/* Block grant count for isoch requests when block count is
1268 * set to a finite value.
1269 */
1270#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1271#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1272#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1273#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1274#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1275
1276/* Enable render writes to complete in C2/C3/C4 power states.
1277 * If this isn't enabled, render writes are prevented in low
1278 * power states. That seems bad to me.
1279 */
1280#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1281
1282/* This acknowledges an async flip immediately instead
1283 * of waiting for 2TLB fetches.
1284 */
1285#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1286
1287/* Enables non-sequential data reads through arbiter
1288 */
0206e353 1289#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1290
1291/* Disable FSB snooping of cacheable write cycles from binner/render
1292 * command stream
1293 */
1294#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1295
1296/* Arbiter time slice for non-isoch streams */
1297#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1298#define MI_ARB_TIME_SLICE_1 (0 << 5)
1299#define MI_ARB_TIME_SLICE_2 (1 << 5)
1300#define MI_ARB_TIME_SLICE_4 (2 << 5)
1301#define MI_ARB_TIME_SLICE_6 (3 << 5)
1302#define MI_ARB_TIME_SLICE_8 (4 << 5)
1303#define MI_ARB_TIME_SLICE_10 (5 << 5)
1304#define MI_ARB_TIME_SLICE_14 (6 << 5)
1305#define MI_ARB_TIME_SLICE_16 (7 << 5)
1306
1307/* Low priority grace period page size */
1308#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1309#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1310
1311/* Disable display A/B trickle feed */
1312#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1313
1314/* Set display plane priority */
1315#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1316#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1317
54e472ae
VS
1318#define MI_STATE 0x020e4 /* gen2 only */
1319#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1320#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1321
585fb111 1322#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1323#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1324#define CM0_IZ_OPT_DISABLE (1<<6)
1325#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1326#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1327#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1328#define CM0_COLOR_EVICT_DISABLE (1<<3)
1329#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1330#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1331#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1332#define GFX_FLSH_CNTL_GEN6 0x101008
1333#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1334#define ECOSKPD 0x021d0
1335#define ECO_GATING_CX_ONLY (1<<3)
1336#define ECO_FLIP_DONE (1<<0)
585fb111 1337
fe27c606 1338#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1339#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1340#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1341#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1342#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1343#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1344
4efe0708
JB
1345#define GEN6_BLITTER_ECOSKPD 0x221d0
1346#define GEN6_BLITTER_LOCK_SHIFT 16
1347#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1348
295e8bb7
VS
1349#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1350#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1351#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1352
881f47b6 1353#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1354#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1355#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1356#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1357#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1358
cc609d5d
BW
1359/* On modern GEN architectures interrupt control consists of two sets
1360 * of registers. The first set pertains to the ring generating the
1361 * interrupt. The second control is for the functional block generating the
1362 * interrupt. These are PM, GT, DE, etc.
1363 *
1364 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1365 * GT interrupt bits, so we don't need to duplicate the defines.
1366 *
1367 * These defines should cover us well from SNB->HSW with minor exceptions
1368 * it can also work on ILK.
1369 */
1370#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1371#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1372#define GT_BLT_USER_INTERRUPT (1 << 22)
1373#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1374#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1375#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1376#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1377#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1378#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1379#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1380#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1381#define GT_RENDER_USER_INTERRUPT (1 << 0)
1382
12638c57
BW
1383#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1384#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1385
35a85ac6
BW
1386#define GT_PARITY_ERROR(dev) \
1387 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1388 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1389
cc609d5d
BW
1390/* These are all the "old" interrupts */
1391#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1392
1393#define I915_PM_INTERRUPT (1<<31)
1394#define I915_ISP_INTERRUPT (1<<22)
1395#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1396#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1397#define I915_MIPIB_INTERRUPT (1<<19)
1398#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1399#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1400#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1401#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1402#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1403#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1404#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1405#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1406#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1407#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1408#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1409#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1410#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1411#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1412#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1413#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1414#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1415#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1416#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1417#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1418#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1419#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1420#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1421#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1422#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1423#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1424#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1425#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1426#define I915_USER_INTERRUPT (1<<1)
1427#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1428#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1429
1430#define GEN6_BSD_RNCID 0x12198
1431
a1e969e0
BW
1432#define GEN7_FF_THREAD_MODE 0x20a0
1433#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1434#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1435#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1436#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1437#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1438#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1439#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1440#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1441#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1442#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1443#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1444#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1445#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1446#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1447#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1448
585fb111
JB
1449/*
1450 * Framebuffer compression (915+ only)
1451 */
1452
1453#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1454#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1455#define FBC_CONTROL 0x03208
1456#define FBC_CTL_EN (1<<31)
1457#define FBC_CTL_PERIODIC (1<<30)
1458#define FBC_CTL_INTERVAL_SHIFT (16)
1459#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1460#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1461#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1462#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1463#define FBC_COMMAND 0x0320c
1464#define FBC_CMD_COMPRESS (1<<0)
1465#define FBC_STATUS 0x03210
1466#define FBC_STAT_COMPRESSING (1<<31)
1467#define FBC_STAT_COMPRESSED (1<<30)
1468#define FBC_STAT_MODIFIED (1<<29)
82f34496 1469#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1470#define FBC_CONTROL2 0x03214
1471#define FBC_CTL_FENCE_DBL (0<<4)
1472#define FBC_CTL_IDLE_IMM (0<<2)
1473#define FBC_CTL_IDLE_FULL (1<<2)
1474#define FBC_CTL_IDLE_LINE (2<<2)
1475#define FBC_CTL_IDLE_DEBUG (3<<2)
1476#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1477#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1478#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1479#define FBC_TAG 0x03300
585fb111
JB
1480
1481#define FBC_LL_SIZE (1536)
1482
74dff282
JB
1483/* Framebuffer compression for GM45+ */
1484#define DPFC_CB_BASE 0x3200
1485#define DPFC_CONTROL 0x3208
1486#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1487#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1488#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1489#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1490#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1491#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1492#define DPFC_SR_EN (1<<10)
1493#define DPFC_CTL_LIMIT_1X (0<<6)
1494#define DPFC_CTL_LIMIT_2X (1<<6)
1495#define DPFC_CTL_LIMIT_4X (2<<6)
1496#define DPFC_RECOMP_CTL 0x320c
1497#define DPFC_RECOMP_STALL_EN (1<<27)
1498#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1499#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1500#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1501#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1502#define DPFC_STATUS 0x3210
1503#define DPFC_INVAL_SEG_SHIFT (16)
1504#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1505#define DPFC_COMP_SEG_SHIFT (0)
1506#define DPFC_COMP_SEG_MASK (0x000003ff)
1507#define DPFC_STATUS2 0x3214
1508#define DPFC_FENCE_YOFF 0x3218
1509#define DPFC_CHICKEN 0x3224
1510#define DPFC_HT_MODIFY (1<<31)
1511
b52eb4dc
ZY
1512/* Framebuffer compression for Ironlake */
1513#define ILK_DPFC_CB_BASE 0x43200
1514#define ILK_DPFC_CONTROL 0x43208
1515/* The bit 28-8 is reserved */
1516#define DPFC_RESERVED (0x1FFFFF00)
1517#define ILK_DPFC_RECOMP_CTL 0x4320c
1518#define ILK_DPFC_STATUS 0x43210
1519#define ILK_DPFC_FENCE_YOFF 0x43218
1520#define ILK_DPFC_CHICKEN 0x43224
1521#define ILK_FBC_RT_BASE 0x2128
1522#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1523#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1524
1525#define ILK_DISPLAY_CHICKEN1 0x42000
1526#define ILK_FBCQ_DIS (1<<22)
0206e353 1527#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1528
b52eb4dc 1529
9c04f015
YL
1530/*
1531 * Framebuffer compression for Sandybridge
1532 *
1533 * The following two registers are of type GTTMMADR
1534 */
1535#define SNB_DPFC_CTL_SA 0x100100
1536#define SNB_CPU_FENCE_ENABLE (1<<29)
1537#define DPFC_CPU_FENCE_OFFSET 0x100104
1538
abe959c7
RV
1539/* Framebuffer compression for Ivybridge */
1540#define IVB_FBC_RT_BASE 0x7020
1541
42db64ef
PZ
1542#define IPS_CTL 0x43408
1543#define IPS_ENABLE (1 << 31)
9c04f015 1544
fd3da6c9
RV
1545#define MSG_FBC_REND_STATE 0x50380
1546#define FBC_REND_NUKE (1<<2)
1547#define FBC_REND_CACHE_CLEAN (1<<1)
1548
585fb111
JB
1549/*
1550 * GPIO regs
1551 */
1552#define GPIOA 0x5010
1553#define GPIOB 0x5014
1554#define GPIOC 0x5018
1555#define GPIOD 0x501c
1556#define GPIOE 0x5020
1557#define GPIOF 0x5024
1558#define GPIOG 0x5028
1559#define GPIOH 0x502c
1560# define GPIO_CLOCK_DIR_MASK (1 << 0)
1561# define GPIO_CLOCK_DIR_IN (0 << 1)
1562# define GPIO_CLOCK_DIR_OUT (1 << 1)
1563# define GPIO_CLOCK_VAL_MASK (1 << 2)
1564# define GPIO_CLOCK_VAL_OUT (1 << 3)
1565# define GPIO_CLOCK_VAL_IN (1 << 4)
1566# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1567# define GPIO_DATA_DIR_MASK (1 << 8)
1568# define GPIO_DATA_DIR_IN (0 << 9)
1569# define GPIO_DATA_DIR_OUT (1 << 9)
1570# define GPIO_DATA_VAL_MASK (1 << 10)
1571# define GPIO_DATA_VAL_OUT (1 << 11)
1572# define GPIO_DATA_VAL_IN (1 << 12)
1573# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1574
f899fc64
CW
1575#define GMBUS0 0x5100 /* clock/port select */
1576#define GMBUS_RATE_100KHZ (0<<8)
1577#define GMBUS_RATE_50KHZ (1<<8)
1578#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1579#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1580#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1581#define GMBUS_PORT_DISABLED 0
1582#define GMBUS_PORT_SSC 1
1583#define GMBUS_PORT_VGADDC 2
1584#define GMBUS_PORT_PANEL 3
c0c35329 1585#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1586#define GMBUS_PORT_DPC 4 /* HDMIC */
1587#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1588#define GMBUS_PORT_DPD 6 /* HDMID */
1589#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1590#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1591#define GMBUS1 0x5104 /* command/status */
1592#define GMBUS_SW_CLR_INT (1<<31)
1593#define GMBUS_SW_RDY (1<<30)
1594#define GMBUS_ENT (1<<29) /* enable timeout */
1595#define GMBUS_CYCLE_NONE (0<<25)
1596#define GMBUS_CYCLE_WAIT (1<<25)
1597#define GMBUS_CYCLE_INDEX (2<<25)
1598#define GMBUS_CYCLE_STOP (4<<25)
1599#define GMBUS_BYTE_COUNT_SHIFT 16
1600#define GMBUS_SLAVE_INDEX_SHIFT 8
1601#define GMBUS_SLAVE_ADDR_SHIFT 1
1602#define GMBUS_SLAVE_READ (1<<0)
1603#define GMBUS_SLAVE_WRITE (0<<0)
1604#define GMBUS2 0x5108 /* status */
1605#define GMBUS_INUSE (1<<15)
1606#define GMBUS_HW_WAIT_PHASE (1<<14)
1607#define GMBUS_STALL_TIMEOUT (1<<13)
1608#define GMBUS_INT (1<<12)
1609#define GMBUS_HW_RDY (1<<11)
1610#define GMBUS_SATOER (1<<10)
1611#define GMBUS_ACTIVE (1<<9)
1612#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1613#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1614#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1615#define GMBUS_NAK_EN (1<<3)
1616#define GMBUS_IDLE_EN (1<<2)
1617#define GMBUS_HW_WAIT_EN (1<<1)
1618#define GMBUS_HW_RDY_EN (1<<0)
1619#define GMBUS5 0x5120 /* byte index */
1620#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1621
585fb111
JB
1622/*
1623 * Clock control & power management
1624 */
2d401b17
VS
1625#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1626#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1627#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1628#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1629
1630#define VGA0 0x6000
1631#define VGA1 0x6004
1632#define VGA_PD 0x6010
1633#define VGA0_PD_P2_DIV_4 (1 << 7)
1634#define VGA0_PD_P1_DIV_2 (1 << 5)
1635#define VGA0_PD_P1_SHIFT 0
1636#define VGA0_PD_P1_MASK (0x1f << 0)
1637#define VGA1_PD_P2_DIV_4 (1 << 15)
1638#define VGA1_PD_P1_DIV_2 (1 << 13)
1639#define VGA1_PD_P1_SHIFT 8
1640#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1641#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1642#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1643#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1644#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1645#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1646#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1647#define DPLL_VGA_MODE_DIS (1 << 28)
1648#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1649#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1650#define DPLL_MODE_MASK (3 << 26)
1651#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1652#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1653#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1654#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1655#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1656#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1657#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1658#define DPLL_LOCK_VLV (1<<15)
598fac6b 1659#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1660#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1661#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1662#define DPLL_PORTC_READY_MASK (0xf << 4)
1663#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1664
585fb111 1665#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1666
1667/* Additional CHV pll/phy registers */
1668#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1669#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2
CML
1670#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1671#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1672 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1673#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1674 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1675#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1676#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1677
585fb111
JB
1678/*
1679 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1680 * this field (only one bit may be set).
1681 */
1682#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1683#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1684#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1685/* i830, required in DVO non-gang */
1686#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1687#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1688#define PLL_REF_INPUT_DREFCLK (0 << 13)
1689#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1690#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1691#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1692#define PLL_REF_INPUT_MASK (3 << 13)
1693#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1694/* Ironlake */
b9055052
ZW
1695# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1696# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1697# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1698# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1699# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1700
585fb111
JB
1701/*
1702 * Parallel to Serial Load Pulse phase selection.
1703 * Selects the phase for the 10X DPLL clock for the PCIe
1704 * digital display port. The range is 4 to 13; 10 or more
1705 * is just a flip delay. The default is 6
1706 */
1707#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1708#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1709/*
1710 * SDVO multiplier for 945G/GM. Not used on 965.
1711 */
1712#define SDVO_MULTIPLIER_MASK 0x000000ff
1713#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1714#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1715
2d401b17
VS
1716#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1717#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1718#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1719#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1720
585fb111
JB
1721/*
1722 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1723 *
1724 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1725 */
1726#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1727#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1728/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1729#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1730#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1731/*
1732 * SDVO/UDI pixel multiplier.
1733 *
1734 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1735 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1736 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1737 * dummy bytes in the datastream at an increased clock rate, with both sides of
1738 * the link knowing how many bytes are fill.
1739 *
1740 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1741 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1742 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1743 * through an SDVO command.
1744 *
1745 * This register field has values of multiplication factor minus 1, with
1746 * a maximum multiplier of 5 for SDVO.
1747 */
1748#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1749#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1750/*
1751 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1752 * This best be set to the default value (3) or the CRT won't work. No,
1753 * I don't entirely understand what this does...
1754 */
1755#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1756#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1757
9db4a9c7
JB
1758#define _FPA0 0x06040
1759#define _FPA1 0x06044
1760#define _FPB0 0x06048
1761#define _FPB1 0x0604c
1762#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1763#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1764#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1765#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1766#define FP_N_DIV_SHIFT 16
1767#define FP_M1_DIV_MASK 0x00003f00
1768#define FP_M1_DIV_SHIFT 8
1769#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1770#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1771#define FP_M2_DIV_SHIFT 0
1772#define DPLL_TEST 0x606c
1773#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1774#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1775#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1776#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1777#define DPLLB_TEST_N_BYPASS (1 << 19)
1778#define DPLLB_TEST_M_BYPASS (1 << 18)
1779#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1780#define DPLLA_TEST_N_BYPASS (1 << 3)
1781#define DPLLA_TEST_M_BYPASS (1 << 2)
1782#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1783#define D_STATE 0x6104
dc96e9b8 1784#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1785#define DSTATE_PLL_D3_OFF (1<<3)
1786#define DSTATE_GFX_CLOCK_GATING (1<<1)
1787#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1788#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1789# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1790# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1791# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1792# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1793# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1794# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1795# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1796# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1797# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1798# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1799# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1800# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1801# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1802# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1803# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1804# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1805# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1806# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1807# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1808# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1809# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1810# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1811# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1812# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1813# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1814# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1815# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1816# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1817/*
652c393a
JB
1818 * This bit must be set on the 830 to prevent hangs when turning off the
1819 * overlay scaler.
1820 */
1821# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1822# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1823# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1824# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1825# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1826
1827#define RENCLK_GATE_D1 0x6204
1828# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1829# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1830# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1831# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1832# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1833# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1834# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1835# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1836# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1837/* This bit must be unset on 855,865 */
652c393a
JB
1838# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1839# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1840# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1841# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1842/* This bit must be set on 855,865. */
652c393a
JB
1843# define SV_CLOCK_GATE_DISABLE (1 << 0)
1844# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1845# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1846# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1847# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1848# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1849# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1850# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1851# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1852# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1853# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1854# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1855# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1856# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1857# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1858# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1859# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1860# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1861
1862# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1863/* This bit must always be set on 965G/965GM */
652c393a
JB
1864# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1865# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1866# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1867# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1868# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1869# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1870/* This bit must always be set on 965G */
652c393a
JB
1871# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1872# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1873# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1874# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1875# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1876# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1877# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1878# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1879# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1880# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1881# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1882# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1883# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1884# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1885# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1886# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1887# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1888# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1889# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1890
1891#define RENCLK_GATE_D2 0x6208
1892#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1893#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1894#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
1895
1896#define VDECCLK_GATE_D 0x620C /* g4x only */
1897#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1898
652c393a
JB
1899#define RAMCLK_GATE_D 0x6210 /* CRL only */
1900#define DEUC 0x6214 /* CRL only */
585fb111 1901
d88b2270 1902#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1903#define FW_CSPWRDWNEN (1<<15)
1904
e0d8d59b
VS
1905#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1906
24eb2d59
CML
1907#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1908#define CDCLK_FREQ_SHIFT 4
1909#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1910#define CZCLK_FREQ_MASK 0xf
1911#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1912
585fb111
JB
1913/*
1914 * Palette regs
1915 */
a57c774a
AK
1916#define PALETTE_A_OFFSET 0xa000
1917#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1918#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1919#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1920 dev_priv->info.display_mmio_offset)
585fb111 1921
673a394b
EA
1922/* MCH MMIO space */
1923
1924/*
1925 * MCHBAR mirror.
1926 *
1927 * This mirrors the MCHBAR MMIO space whose location is determined by
1928 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1929 * every way. It is not accessible from the CP register read instructions.
1930 *
515b2392
PZ
1931 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1932 * just read.
673a394b
EA
1933 */
1934#define MCHBAR_MIRROR_BASE 0x10000
1935
1398261a
YL
1936#define MCHBAR_MIRROR_BASE_SNB 0x140000
1937
3ebecd07 1938/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1939#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1940
646b4269 1941/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
1942#define DCC 0x10200
1943#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1944#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1945#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1946#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1947#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1948#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1949
646b4269 1950/* Pineview MCH register contains DDR3 setting */
95534263
LP
1951#define CSHRDDR3CTL 0x101a8
1952#define CSHRDDR3CTL_DDR3 (1 << 2)
1953
646b4269 1954/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
1955#define C0DRB3 0x10206
1956#define C1DRB3 0x10606
1957
646b4269 1958/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
1959#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1960#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1961#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1962#define MAD_DIMM_ECC_MASK (0x3 << 24)
1963#define MAD_DIMM_ECC_OFF (0x0 << 24)
1964#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1965#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1966#define MAD_DIMM_ECC_ON (0x3 << 24)
1967#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1968#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1969#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1970#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1971#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1972#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1973#define MAD_DIMM_A_SELECT (0x1 << 16)
1974/* DIMM sizes are in multiples of 256mb. */
1975#define MAD_DIMM_B_SIZE_SHIFT 8
1976#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1977#define MAD_DIMM_A_SIZE_SHIFT 0
1978#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1979
646b4269 1980/* snb MCH registers for priority tuning */
1d7aaa0c
DV
1981#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1982#define MCH_SSKPD_WM0_MASK 0x3f
1983#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1984
ec013e7f
JB
1985#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1986
b11248df
KP
1987/* Clocking configuration register */
1988#define CLKCFG 0x10c00
7662c8bd 1989#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1990#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1991#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1992#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1993#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1994#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1995/* Note, below two are guess */
b11248df 1996#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1997#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1998#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1999#define CLKCFG_MEM_533 (1 << 4)
2000#define CLKCFG_MEM_667 (2 << 4)
2001#define CLKCFG_MEM_800 (3 << 4)
2002#define CLKCFG_MEM_MASK (7 << 4)
2003
ea056c14
JB
2004#define TSC1 0x11001
2005#define TSE (1<<0)
7648fa99
JB
2006#define TR1 0x11006
2007#define TSFS 0x11020
2008#define TSFS_SLOPE_MASK 0x0000ff00
2009#define TSFS_SLOPE_SHIFT 8
2010#define TSFS_INTR_MASK 0x000000ff
2011
f97108d1
JB
2012#define CRSTANDVID 0x11100
2013#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2014#define PXVFREQ_PX_MASK 0x7f000000
2015#define PXVFREQ_PX_SHIFT 24
2016#define VIDFREQ_BASE 0x11110
2017#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2018#define VIDFREQ2 0x11114
2019#define VIDFREQ3 0x11118
2020#define VIDFREQ4 0x1111c
2021#define VIDFREQ_P0_MASK 0x1f000000
2022#define VIDFREQ_P0_SHIFT 24
2023#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2024#define VIDFREQ_P0_CSCLK_SHIFT 20
2025#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2026#define VIDFREQ_P0_CRCLK_SHIFT 16
2027#define VIDFREQ_P1_MASK 0x00001f00
2028#define VIDFREQ_P1_SHIFT 8
2029#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2030#define VIDFREQ_P1_CSCLK_SHIFT 4
2031#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2032#define INTTOEXT_BASE_ILK 0x11300
2033#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2034#define INTTOEXT_MAP3_SHIFT 24
2035#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2036#define INTTOEXT_MAP2_SHIFT 16
2037#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2038#define INTTOEXT_MAP1_SHIFT 8
2039#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2040#define INTTOEXT_MAP0_SHIFT 0
2041#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2042#define MEMSWCTL 0x11170 /* Ironlake only */
2043#define MEMCTL_CMD_MASK 0xe000
2044#define MEMCTL_CMD_SHIFT 13
2045#define MEMCTL_CMD_RCLK_OFF 0
2046#define MEMCTL_CMD_RCLK_ON 1
2047#define MEMCTL_CMD_CHFREQ 2
2048#define MEMCTL_CMD_CHVID 3
2049#define MEMCTL_CMD_VMMOFF 4
2050#define MEMCTL_CMD_VMMON 5
2051#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2052 when command complete */
2053#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2054#define MEMCTL_FREQ_SHIFT 8
2055#define MEMCTL_SFCAVM (1<<7)
2056#define MEMCTL_TGT_VID_MASK 0x007f
2057#define MEMIHYST 0x1117c
2058#define MEMINTREN 0x11180 /* 16 bits */
2059#define MEMINT_RSEXIT_EN (1<<8)
2060#define MEMINT_CX_SUPR_EN (1<<7)
2061#define MEMINT_CONT_BUSY_EN (1<<6)
2062#define MEMINT_AVG_BUSY_EN (1<<5)
2063#define MEMINT_EVAL_CHG_EN (1<<4)
2064#define MEMINT_MON_IDLE_EN (1<<3)
2065#define MEMINT_UP_EVAL_EN (1<<2)
2066#define MEMINT_DOWN_EVAL_EN (1<<1)
2067#define MEMINT_SW_CMD_EN (1<<0)
2068#define MEMINTRSTR 0x11182 /* 16 bits */
2069#define MEM_RSEXIT_MASK 0xc000
2070#define MEM_RSEXIT_SHIFT 14
2071#define MEM_CONT_BUSY_MASK 0x3000
2072#define MEM_CONT_BUSY_SHIFT 12
2073#define MEM_AVG_BUSY_MASK 0x0c00
2074#define MEM_AVG_BUSY_SHIFT 10
2075#define MEM_EVAL_CHG_MASK 0x0300
2076#define MEM_EVAL_BUSY_SHIFT 8
2077#define MEM_MON_IDLE_MASK 0x00c0
2078#define MEM_MON_IDLE_SHIFT 6
2079#define MEM_UP_EVAL_MASK 0x0030
2080#define MEM_UP_EVAL_SHIFT 4
2081#define MEM_DOWN_EVAL_MASK 0x000c
2082#define MEM_DOWN_EVAL_SHIFT 2
2083#define MEM_SW_CMD_MASK 0x0003
2084#define MEM_INT_STEER_GFX 0
2085#define MEM_INT_STEER_CMR 1
2086#define MEM_INT_STEER_SMI 2
2087#define MEM_INT_STEER_SCI 3
2088#define MEMINTRSTS 0x11184
2089#define MEMINT_RSEXIT (1<<7)
2090#define MEMINT_CONT_BUSY (1<<6)
2091#define MEMINT_AVG_BUSY (1<<5)
2092#define MEMINT_EVAL_CHG (1<<4)
2093#define MEMINT_MON_IDLE (1<<3)
2094#define MEMINT_UP_EVAL (1<<2)
2095#define MEMINT_DOWN_EVAL (1<<1)
2096#define MEMINT_SW_CMD (1<<0)
2097#define MEMMODECTL 0x11190
2098#define MEMMODE_BOOST_EN (1<<31)
2099#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2100#define MEMMODE_BOOST_FREQ_SHIFT 24
2101#define MEMMODE_IDLE_MODE_MASK 0x00030000
2102#define MEMMODE_IDLE_MODE_SHIFT 16
2103#define MEMMODE_IDLE_MODE_EVAL 0
2104#define MEMMODE_IDLE_MODE_CONT 1
2105#define MEMMODE_HWIDLE_EN (1<<15)
2106#define MEMMODE_SWMODE_EN (1<<14)
2107#define MEMMODE_RCLK_GATE (1<<13)
2108#define MEMMODE_HW_UPDATE (1<<12)
2109#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2110#define MEMMODE_FSTART_SHIFT 8
2111#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2112#define MEMMODE_FMAX_SHIFT 4
2113#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2114#define RCBMAXAVG 0x1119c
2115#define MEMSWCTL2 0x1119e /* Cantiga only */
2116#define SWMEMCMD_RENDER_OFF (0 << 13)
2117#define SWMEMCMD_RENDER_ON (1 << 13)
2118#define SWMEMCMD_SWFREQ (2 << 13)
2119#define SWMEMCMD_TARVID (3 << 13)
2120#define SWMEMCMD_VRM_OFF (4 << 13)
2121#define SWMEMCMD_VRM_ON (5 << 13)
2122#define CMDSTS (1<<12)
2123#define SFCAVM (1<<11)
2124#define SWFREQ_MASK 0x0380 /* P0-7 */
2125#define SWFREQ_SHIFT 7
2126#define TARVID_MASK 0x001f
2127#define MEMSTAT_CTG 0x111a0
2128#define RCBMINAVG 0x111a0
2129#define RCUPEI 0x111b0
2130#define RCDNEI 0x111b4
88271da3
JB
2131#define RSTDBYCTL 0x111b8
2132#define RS1EN (1<<31)
2133#define RS2EN (1<<30)
2134#define RS3EN (1<<29)
2135#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2136#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2137#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2138#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2139#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2140#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2141#define RSX_STATUS_MASK (7<<20)
2142#define RSX_STATUS_ON (0<<20)
2143#define RSX_STATUS_RC1 (1<<20)
2144#define RSX_STATUS_RC1E (2<<20)
2145#define RSX_STATUS_RS1 (3<<20)
2146#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2147#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2148#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2149#define RSX_STATUS_RSVD2 (7<<20)
2150#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2151#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2152#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2153#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2154#define RS1CONTSAV_MASK (3<<14)
2155#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2156#define RS1CONTSAV_RSVD (1<<14)
2157#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2158#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2159#define NORMSLEXLAT_MASK (3<<12)
2160#define SLOW_RS123 (0<<12)
2161#define SLOW_RS23 (1<<12)
2162#define SLOW_RS3 (2<<12)
2163#define NORMAL_RS123 (3<<12)
2164#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2165#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2166#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2167#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2168#define RS_CSTATE_MASK (3<<4)
2169#define RS_CSTATE_C367_RS1 (0<<4)
2170#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2171#define RS_CSTATE_RSVD (2<<4)
2172#define RS_CSTATE_C367_RS2 (3<<4)
2173#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2174#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2175#define VIDCTL 0x111c0
2176#define VIDSTS 0x111c8
2177#define VIDSTART 0x111cc /* 8 bits */
2178#define MEMSTAT_ILK 0x111f8
2179#define MEMSTAT_VID_MASK 0x7f00
2180#define MEMSTAT_VID_SHIFT 8
2181#define MEMSTAT_PSTATE_MASK 0x00f8
2182#define MEMSTAT_PSTATE_SHIFT 3
2183#define MEMSTAT_MON_ACTV (1<<2)
2184#define MEMSTAT_SRC_CTL_MASK 0x0003
2185#define MEMSTAT_SRC_CTL_CORE 0
2186#define MEMSTAT_SRC_CTL_TRB 1
2187#define MEMSTAT_SRC_CTL_THM 2
2188#define MEMSTAT_SRC_CTL_STDBY 3
2189#define RCPREVBSYTUPAVG 0x113b8
2190#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2191#define PMMISC 0x11214
2192#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2193#define SDEW 0x1124c
2194#define CSIEW0 0x11250
2195#define CSIEW1 0x11254
2196#define CSIEW2 0x11258
2197#define PEW 0x1125c
2198#define DEW 0x11270
2199#define MCHAFE 0x112c0
2200#define CSIEC 0x112e0
2201#define DMIEC 0x112e4
2202#define DDREC 0x112e8
2203#define PEG0EC 0x112ec
2204#define PEG1EC 0x112f0
2205#define GFXEC 0x112f4
2206#define RPPREVBSYTUPAVG 0x113b8
2207#define RPPREVBSYTDNAVG 0x113bc
2208#define ECR 0x11600
2209#define ECR_GPFE (1<<31)
2210#define ECR_IMONE (1<<30)
2211#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2212#define OGW0 0x11608
2213#define OGW1 0x1160c
2214#define EG0 0x11610
2215#define EG1 0x11614
2216#define EG2 0x11618
2217#define EG3 0x1161c
2218#define EG4 0x11620
2219#define EG5 0x11624
2220#define EG6 0x11628
2221#define EG7 0x1162c
2222#define PXW 0x11664
2223#define PXWL 0x11680
2224#define LCFUSE02 0x116c0
2225#define LCFUSE_HIV_MASK 0x000000ff
2226#define CSIPLL0 0x12c10
2227#define DDRMPLL1 0X12c20
7d57382e
EA
2228#define PEG_BAND_GAP_DATA 0x14d68
2229
c4de7b0f
CW
2230#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2231#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2232#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2233
153b4b95
BW
2234#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2235#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2236#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2237
aa40d6bb
ZN
2238/*
2239 * Logical Context regs
2240 */
2241#define CCID 0x2180
2242#define CCID_EN (1<<0)
e8016055
VS
2243/*
2244 * Notes on SNB/IVB/VLV context size:
2245 * - Power context is saved elsewhere (LLC or stolen)
2246 * - Ring/execlist context is saved on SNB, not on IVB
2247 * - Extended context size already includes render context size
2248 * - We always need to follow the extended context size.
2249 * SNB BSpec has comments indicating that we should use the
2250 * render context size instead if execlists are disabled, but
2251 * based on empirical testing that's just nonsense.
2252 * - Pipelined/VF state is saved on SNB/IVB respectively
2253 * - GT1 size just indicates how much of render context
2254 * doesn't need saving on GT1
2255 */
fe1cc68f
BW
2256#define CXT_SIZE 0x21a0
2257#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2258#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2259#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2260#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2261#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2262#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2263 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2264 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2265#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2266#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2267#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2268#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2269#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2270#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2271#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2272#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2273 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2274/* Haswell does have the CXT_SIZE register however it does not appear to be
2275 * valid. Now, docs explain in dwords what is in the context object. The full
2276 * size is 70720 bytes, however, the power context and execlist context will
2277 * never be saved (power context is stored elsewhere, and execlists don't work
2278 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2279 */
2280#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2281/* Same as Haswell, but 72064 bytes now. */
2282#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2283
fe1cc68f 2284
e454a05d
JB
2285#define VLV_CLK_CTL2 0x101104
2286#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2287
585fb111
JB
2288/*
2289 * Overlay regs
2290 */
2291
2292#define OVADD 0x30000
2293#define DOVSTA 0x30008
2294#define OC_BUF (0x3<<20)
2295#define OGAMC5 0x30010
2296#define OGAMC4 0x30014
2297#define OGAMC3 0x30018
2298#define OGAMC2 0x3001c
2299#define OGAMC1 0x30020
2300#define OGAMC0 0x30024
2301
2302/*
2303 * Display engine regs
2304 */
2305
8bf1e9f1 2306/* Pipe A CRC regs */
a57c774a 2307#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2308#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2309/* ivb+ source selection */
8bf1e9f1
SH
2310#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2311#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2312#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2313/* ilk+ source selection */
5a6b5c84
DV
2314#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2315#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2316#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2317/* embedded DP port on the north display block, reserved on ivb */
2318#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2319#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2320/* vlv source selection */
2321#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2322#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2323#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2324/* with DP port the pipe source is invalid */
2325#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2326#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2327#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2328/* gen3+ source selection */
2329#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2330#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2331#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2332/* with DP/TV port the pipe source is invalid */
2333#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2334#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2335#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2336#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2337#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2338/* gen2 doesn't have source selection bits */
52f843f6 2339#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2340
5a6b5c84
DV
2341#define _PIPE_CRC_RES_1_A_IVB 0x60064
2342#define _PIPE_CRC_RES_2_A_IVB 0x60068
2343#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2344#define _PIPE_CRC_RES_4_A_IVB 0x60070
2345#define _PIPE_CRC_RES_5_A_IVB 0x60074
2346
a57c774a
AK
2347#define _PIPE_CRC_RES_RED_A 0x60060
2348#define _PIPE_CRC_RES_GREEN_A 0x60064
2349#define _PIPE_CRC_RES_BLUE_A 0x60068
2350#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2351#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2352
2353/* Pipe B CRC regs */
5a6b5c84
DV
2354#define _PIPE_CRC_RES_1_B_IVB 0x61064
2355#define _PIPE_CRC_RES_2_B_IVB 0x61068
2356#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2357#define _PIPE_CRC_RES_4_B_IVB 0x61070
2358#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2359
a57c774a 2360#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2361#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2362 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2363#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2364 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2365#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2366 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2367#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2368 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2369#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2370 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2371
0b5c5ed0 2372#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2373 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2374#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2375 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2376#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2377 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2378#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2379 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2380#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2381 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2382
585fb111 2383/* Pipe A timing regs */
a57c774a
AK
2384#define _HTOTAL_A 0x60000
2385#define _HBLANK_A 0x60004
2386#define _HSYNC_A 0x60008
2387#define _VTOTAL_A 0x6000c
2388#define _VBLANK_A 0x60010
2389#define _VSYNC_A 0x60014
2390#define _PIPEASRC 0x6001c
2391#define _BCLRPAT_A 0x60020
2392#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2393
2394/* Pipe B timing regs */
a57c774a
AK
2395#define _HTOTAL_B 0x61000
2396#define _HBLANK_B 0x61004
2397#define _HSYNC_B 0x61008
2398#define _VTOTAL_B 0x6100c
2399#define _VBLANK_B 0x61010
2400#define _VSYNC_B 0x61014
2401#define _PIPEBSRC 0x6101c
2402#define _BCLRPAT_B 0x61020
2403#define _VSYNCSHIFT_B 0x61028
2404
2405#define TRANSCODER_A_OFFSET 0x60000
2406#define TRANSCODER_B_OFFSET 0x61000
2407#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2408#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2409#define TRANSCODER_EDP_OFFSET 0x6f000
2410
5c969aa7
DL
2411#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2412 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2413 dev_priv->info.display_mmio_offset)
a57c774a
AK
2414
2415#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2416#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2417#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2418#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2419#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2420#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2421#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2422#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2423#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2424
ed8546ac
BW
2425/* HSW+ eDP PSR registers */
2426#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2427#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2428#define EDP_PSR_ENABLE (1<<31)
82c56254 2429#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2430#define EDP_PSR_LINK_DISABLE (0<<27)
2431#define EDP_PSR_LINK_STANDBY (1<<27)
2432#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2433#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2434#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2435#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2436#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2437#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2438#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2439#define EDP_PSR_TP1_TP2_SEL (0<<11)
2440#define EDP_PSR_TP1_TP3_SEL (1<<11)
2441#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2442#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2443#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2444#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2445#define EDP_PSR_TP1_TIME_500us (0<<4)
2446#define EDP_PSR_TP1_TIME_100us (1<<4)
2447#define EDP_PSR_TP1_TIME_2500us (2<<4)
2448#define EDP_PSR_TP1_TIME_0us (3<<4)
2449#define EDP_PSR_IDLE_FRAME_SHIFT 0
2450
18b5992c
BW
2451#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2452#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2453#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2454#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2455#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2456#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2457#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2458#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2459
18b5992c 2460#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2461#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2462#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2463#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2464#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2465#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2466#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2467#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2468#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2469#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2470#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2471#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2472#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2473#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2474#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2475#define EDP_PSR_STATUS_COUNT_SHIFT 16
2476#define EDP_PSR_STATUS_COUNT_MASK 0xf
2477#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2478#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2479#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2480#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2481#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2482#define EDP_PSR_STATUS_IDLE_MASK 0xf
2483
18b5992c 2484#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2485#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2486
18b5992c 2487#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2488#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2489#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2490#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2491
585fb111
JB
2492/* VGA port control */
2493#define ADPA 0x61100
ebc0fd88 2494#define PCH_ADPA 0xe1100
540a8950 2495#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2496
585fb111
JB
2497#define ADPA_DAC_ENABLE (1<<31)
2498#define ADPA_DAC_DISABLE 0
2499#define ADPA_PIPE_SELECT_MASK (1<<30)
2500#define ADPA_PIPE_A_SELECT 0
2501#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2502#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2503/* CPT uses bits 29:30 for pch transcoder select */
2504#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2505#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2506#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2507#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2508#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2509#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2510#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2511#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2512#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2513#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2514#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2515#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2516#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2517#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2518#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2519#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2520#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2521#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2522#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2523#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2524#define ADPA_SETS_HVPOLARITY 0
60222c0c 2525#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2526#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2527#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2528#define ADPA_HSYNC_CNTL_ENABLE 0
2529#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2530#define ADPA_VSYNC_ACTIVE_LOW 0
2531#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2532#define ADPA_HSYNC_ACTIVE_LOW 0
2533#define ADPA_DPMS_MASK (~(3<<10))
2534#define ADPA_DPMS_ON (0<<10)
2535#define ADPA_DPMS_SUSPEND (1<<10)
2536#define ADPA_DPMS_STANDBY (2<<10)
2537#define ADPA_DPMS_OFF (3<<10)
2538
939fe4d7 2539
585fb111 2540/* Hotplug control (945+ only) */
5c969aa7 2541#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2542#define PORTB_HOTPLUG_INT_EN (1 << 29)
2543#define PORTC_HOTPLUG_INT_EN (1 << 28)
2544#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2545#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2546#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2547#define TV_HOTPLUG_INT_EN (1 << 18)
2548#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2549#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2550 PORTC_HOTPLUG_INT_EN | \
2551 PORTD_HOTPLUG_INT_EN | \
2552 SDVOC_HOTPLUG_INT_EN | \
2553 SDVOB_HOTPLUG_INT_EN | \
2554 CRT_HOTPLUG_INT_EN)
585fb111 2555#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2556#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2557/* must use period 64 on GM45 according to docs */
2558#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2559#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2560#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2561#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2562#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2563#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2564#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2565#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2566#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2567#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2568#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2569#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2570
5c969aa7 2571#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2572/*
2573 * HDMI/DP bits are gen4+
2574 *
2575 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2576 * Please check the detailed lore in the commit message for for experimental
2577 * evidence.
2578 */
232a6ee9
TP
2579#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2580#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2581#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2582/* VLV DP/HDMI bits again match Bspec */
2583#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2584#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2585#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2586#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2587#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2588#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2589#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2590#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2591#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2592#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2593#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2594#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2595/* CRT/TV common between gen3+ */
585fb111
JB
2596#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2597#define TV_HOTPLUG_INT_STATUS (1 << 10)
2598#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2599#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2600#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2601#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2602#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2603#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2604#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2605#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2606
084b612e
CW
2607/* SDVO is different across gen3/4 */
2608#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2609#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2610/*
2611 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2612 * since reality corrobates that they're the same as on gen3. But keep these
2613 * bits here (and the comment!) to help any other lost wanderers back onto the
2614 * right tracks.
2615 */
084b612e
CW
2616#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2617#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2618#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2619#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2620#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2621 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2622 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2623 PORTB_HOTPLUG_INT_STATUS | \
2624 PORTC_HOTPLUG_INT_STATUS | \
2625 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2626
2627#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2628 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2629 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2630 PORTB_HOTPLUG_INT_STATUS | \
2631 PORTC_HOTPLUG_INT_STATUS | \
2632 PORTD_HOTPLUG_INT_STATUS)
585fb111 2633
c20cd312
PZ
2634/* SDVO and HDMI port control.
2635 * The same register may be used for SDVO or HDMI */
2636#define GEN3_SDVOB 0x61140
2637#define GEN3_SDVOC 0x61160
2638#define GEN4_HDMIB GEN3_SDVOB
2639#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2640#define CHV_HDMID 0x6116C
c20cd312
PZ
2641#define PCH_SDVOB 0xe1140
2642#define PCH_HDMIB PCH_SDVOB
2643#define PCH_HDMIC 0xe1150
2644#define PCH_HDMID 0xe1160
2645
84093603
DV
2646#define PORT_DFT_I9XX 0x61150
2647#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2648#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603
DV
2649#define DC_BALANCE_RESET_VLV (1 << 31)
2650#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2651#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2652#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2653
c20cd312
PZ
2654/* Gen 3 SDVO bits: */
2655#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2656#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2657#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2658#define SDVO_PIPE_B_SELECT (1 << 30)
2659#define SDVO_STALL_SELECT (1 << 29)
2660#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2661/*
585fb111 2662 * 915G/GM SDVO pixel multiplier.
585fb111 2663 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2664 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2665 */
c20cd312 2666#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2667#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2668#define SDVO_PHASE_SELECT_MASK (15 << 19)
2669#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2670#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2671#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2672#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2673#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2674#define SDVO_DETECTED (1 << 2)
585fb111 2675/* Bits to be preserved when writing */
c20cd312
PZ
2676#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2677 SDVO_INTERRUPT_ENABLE)
2678#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2679
2680/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2681#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2682#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2683#define SDVO_ENCODING_SDVO (0 << 10)
2684#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2685#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2686#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2687#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2688#define SDVO_AUDIO_ENABLE (1 << 6)
2689/* VSYNC/HSYNC bits new with 965, default is to be set */
2690#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2691#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2692
2693/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2694#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2695#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2696
2697/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2698#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2699#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2700
44f37d1f
CML
2701/* CHV SDVO/HDMI bits: */
2702#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2703#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2704
585fb111
JB
2705
2706/* DVO port control */
2707#define DVOA 0x61120
2708#define DVOB 0x61140
2709#define DVOC 0x61160
2710#define DVO_ENABLE (1 << 31)
2711#define DVO_PIPE_B_SELECT (1 << 30)
2712#define DVO_PIPE_STALL_UNUSED (0 << 28)
2713#define DVO_PIPE_STALL (1 << 28)
2714#define DVO_PIPE_STALL_TV (2 << 28)
2715#define DVO_PIPE_STALL_MASK (3 << 28)
2716#define DVO_USE_VGA_SYNC (1 << 15)
2717#define DVO_DATA_ORDER_I740 (0 << 14)
2718#define DVO_DATA_ORDER_FP (1 << 14)
2719#define DVO_VSYNC_DISABLE (1 << 11)
2720#define DVO_HSYNC_DISABLE (1 << 10)
2721#define DVO_VSYNC_TRISTATE (1 << 9)
2722#define DVO_HSYNC_TRISTATE (1 << 8)
2723#define DVO_BORDER_ENABLE (1 << 7)
2724#define DVO_DATA_ORDER_GBRG (1 << 6)
2725#define DVO_DATA_ORDER_RGGB (0 << 6)
2726#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2727#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2728#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2729#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2730#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2731#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2732#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2733#define DVO_PRESERVE_MASK (0x7<<24)
2734#define DVOA_SRCDIM 0x61124
2735#define DVOB_SRCDIM 0x61144
2736#define DVOC_SRCDIM 0x61164
2737#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2738#define DVO_SRCDIM_VERTICAL_SHIFT 0
2739
2740/* LVDS port control */
2741#define LVDS 0x61180
2742/*
2743 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2744 * the DPLL semantics change when the LVDS is assigned to that pipe.
2745 */
2746#define LVDS_PORT_EN (1 << 31)
2747/* Selects pipe B for LVDS data. Must be set on pre-965. */
2748#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2749#define LVDS_PIPE_MASK (1 << 30)
1519b995 2750#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2751/* LVDS dithering flag on 965/g4x platform */
2752#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2753/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2754#define LVDS_VSYNC_POLARITY (1 << 21)
2755#define LVDS_HSYNC_POLARITY (1 << 20)
2756
a3e17eb8
ZY
2757/* Enable border for unscaled (or aspect-scaled) display */
2758#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2759/*
2760 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2761 * pixel.
2762 */
2763#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2764#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2765#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2766/*
2767 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2768 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2769 * on.
2770 */
2771#define LVDS_A3_POWER_MASK (3 << 6)
2772#define LVDS_A3_POWER_DOWN (0 << 6)
2773#define LVDS_A3_POWER_UP (3 << 6)
2774/*
2775 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2776 * is set.
2777 */
2778#define LVDS_CLKB_POWER_MASK (3 << 4)
2779#define LVDS_CLKB_POWER_DOWN (0 << 4)
2780#define LVDS_CLKB_POWER_UP (3 << 4)
2781/*
2782 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2783 * setting for whether we are in dual-channel mode. The B3 pair will
2784 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2785 */
2786#define LVDS_B0B3_POWER_MASK (3 << 2)
2787#define LVDS_B0B3_POWER_DOWN (0 << 2)
2788#define LVDS_B0B3_POWER_UP (3 << 2)
2789
3c17fe4b
DH
2790/* Video Data Island Packet control */
2791#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2792/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2793 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2794 * of the infoframe structure specified by CEA-861. */
2795#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2796#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2797#define VIDEO_DIP_CTL 0x61170
2da8af54 2798/* Pre HSW: */
3c17fe4b 2799#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2800#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2801#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2802#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2803#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2804#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2805#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2806#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2807#define VIDEO_DIP_SELECT_AVI (0 << 19)
2808#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2809#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2810#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2811#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2812#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2813#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2814#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2815/* HSW and later: */
0dd87d20
PZ
2816#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2817#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2818#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2819#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2820#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2821#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2822
585fb111
JB
2823/* Panel power sequencing */
2824#define PP_STATUS 0x61200
2825#define PP_ON (1 << 31)
2826/*
2827 * Indicates that all dependencies of the panel are on:
2828 *
2829 * - PLL enabled
2830 * - pipe enabled
2831 * - LVDS/DVOB/DVOC on
2832 */
2833#define PP_READY (1 << 30)
2834#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2835#define PP_SEQUENCE_POWER_UP (1 << 28)
2836#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2837#define PP_SEQUENCE_MASK (3 << 28)
2838#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2839#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2840#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2841#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2842#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2843#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2844#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2845#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2846#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2847#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2848#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2849#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2850#define PP_CONTROL 0x61204
2851#define POWER_TARGET_ON (1 << 0)
2852#define PP_ON_DELAYS 0x61208
2853#define PP_OFF_DELAYS 0x6120c
2854#define PP_DIVISOR 0x61210
2855
2856/* Panel fitting */
5c969aa7 2857#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2858#define PFIT_ENABLE (1 << 31)
2859#define PFIT_PIPE_MASK (3 << 29)
2860#define PFIT_PIPE_SHIFT 29
2861#define VERT_INTERP_DISABLE (0 << 10)
2862#define VERT_INTERP_BILINEAR (1 << 10)
2863#define VERT_INTERP_MASK (3 << 10)
2864#define VERT_AUTO_SCALE (1 << 9)
2865#define HORIZ_INTERP_DISABLE (0 << 6)
2866#define HORIZ_INTERP_BILINEAR (1 << 6)
2867#define HORIZ_INTERP_MASK (3 << 6)
2868#define HORIZ_AUTO_SCALE (1 << 5)
2869#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2870#define PFIT_FILTER_FUZZY (0 << 24)
2871#define PFIT_SCALING_AUTO (0 << 26)
2872#define PFIT_SCALING_PROGRAMMED (1 << 26)
2873#define PFIT_SCALING_PILLAR (2 << 26)
2874#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2875#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2876/* Pre-965 */
2877#define PFIT_VERT_SCALE_SHIFT 20
2878#define PFIT_VERT_SCALE_MASK 0xfff00000
2879#define PFIT_HORIZ_SCALE_SHIFT 4
2880#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2881/* 965+ */
2882#define PFIT_VERT_SCALE_SHIFT_965 16
2883#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2884#define PFIT_HORIZ_SCALE_SHIFT_965 0
2885#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2886
5c969aa7 2887#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2888
5c969aa7
DL
2889#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2890#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2891#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2892 _VLV_BLC_PWM_CTL2_B)
2893
5c969aa7
DL
2894#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2895#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2896#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2897 _VLV_BLC_PWM_CTL_B)
2898
5c969aa7
DL
2899#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2900#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2901#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2902 _VLV_BLC_HIST_CTL_B)
2903
585fb111 2904/* Backlight control */
5c969aa7 2905#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2906#define BLM_PWM_ENABLE (1 << 31)
2907#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2908#define BLM_PIPE_SELECT (1 << 29)
2909#define BLM_PIPE_SELECT_IVB (3 << 29)
2910#define BLM_PIPE_A (0 << 29)
2911#define BLM_PIPE_B (1 << 29)
2912#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2913#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2914#define BLM_TRANSCODER_B BLM_PIPE_B
2915#define BLM_TRANSCODER_C BLM_PIPE_C
2916#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2917#define BLM_PIPE(pipe) ((pipe) << 29)
2918#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2919#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2920#define BLM_PHASE_IN_ENABLE (1 << 25)
2921#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2922#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2923#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2924#define BLM_PHASE_IN_COUNT_SHIFT (8)
2925#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2926#define BLM_PHASE_IN_INCR_SHIFT (0)
2927#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2928#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2929/*
2930 * This is the most significant 15 bits of the number of backlight cycles in a
2931 * complete cycle of the modulated backlight control.
2932 *
2933 * The actual value is this field multiplied by two.
2934 */
7cf41601
DV
2935#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2936#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2937#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2938/*
2939 * This is the number of cycles out of the backlight modulation cycle for which
2940 * the backlight is on.
2941 *
2942 * This field must be no greater than the number of cycles in the complete
2943 * backlight modulation cycle.
2944 */
2945#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2946#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2947#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2948#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2949
5c969aa7 2950#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2951
7cf41601
DV
2952/* New registers for PCH-split platforms. Safe where new bits show up, the
2953 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2954#define BLC_PWM_CPU_CTL2 0x48250
2955#define BLC_PWM_CPU_CTL 0x48254
2956
be256dc7
PZ
2957#define HSW_BLC_PWM2_CTL 0x48350
2958
7cf41601
DV
2959/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2960 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2961#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2962#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2963#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2964#define BLM_PCH_POLARITY (1 << 29)
2965#define BLC_PWM_PCH_CTL2 0xc8254
2966
be256dc7
PZ
2967#define UTIL_PIN_CTL 0x48400
2968#define UTIL_PIN_ENABLE (1 << 31)
2969
2970#define PCH_GTC_CTL 0xe7000
2971#define PCH_GTC_ENABLE (1 << 31)
2972
585fb111
JB
2973/* TV port control */
2974#define TV_CTL 0x68000
646b4269 2975/* Enables the TV encoder */
585fb111 2976# define TV_ENC_ENABLE (1 << 31)
646b4269 2977/* Sources the TV encoder input from pipe B instead of A. */
585fb111 2978# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 2979/* Outputs composite video (DAC A only) */
585fb111 2980# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 2981/* Outputs SVideo video (DAC B/C) */
585fb111 2982# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 2983/* Outputs Component video (DAC A/B/C) */
585fb111 2984# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 2985/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
2986# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2987# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 2988/* Enables slow sync generation (945GM only) */
585fb111 2989# define TV_SLOW_SYNC (1 << 20)
646b4269 2990/* Selects 4x oversampling for 480i and 576p */
585fb111 2991# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 2992/* Selects 2x oversampling for 720p and 1080i */
585fb111 2993# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 2994/* Selects no oversampling for 1080p */
585fb111 2995# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 2996/* Selects 8x oversampling */
585fb111 2997# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 2998/* Selects progressive mode rather than interlaced */
585fb111 2999# define TV_PROGRESSIVE (1 << 17)
646b4269 3000/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3001# define TV_PAL_BURST (1 << 16)
646b4269 3002/* Field for setting delay of Y compared to C */
585fb111 3003# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3004/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3005# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3006/*
585fb111
JB
3007 * Enables a fix for the 915GM only.
3008 *
3009 * Not sure what it does.
3010 */
3011# define TV_ENC_C0_FIX (1 << 10)
646b4269 3012/* Bits that must be preserved by software */
d2d9f232 3013# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3014# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3015/* Read-only state that reports all features enabled */
585fb111 3016# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3017/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3018# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3019/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3020# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3021/* Normal operation */
585fb111 3022# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3023/* Encoder test pattern 1 - combo pattern */
585fb111 3024# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3025/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3026# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3027/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3028# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3029/* Encoder test pattern 4 - random noise */
585fb111 3030# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3031/* Encoder test pattern 5 - linear color ramps */
585fb111 3032# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3033/*
585fb111
JB
3034 * This test mode forces the DACs to 50% of full output.
3035 *
3036 * This is used for load detection in combination with TVDAC_SENSE_MASK
3037 */
3038# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3039# define TV_TEST_MODE_MASK (7 << 0)
3040
3041#define TV_DAC 0x68004
b8ed2a4f 3042# define TV_DAC_SAVE 0x00ffff00
646b4269 3043/*
585fb111
JB
3044 * Reports that DAC state change logic has reported change (RO).
3045 *
3046 * This gets cleared when TV_DAC_STATE_EN is cleared
3047*/
3048# define TVDAC_STATE_CHG (1 << 31)
3049# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3050/* Reports that DAC A voltage is above the detect threshold */
585fb111 3051# define TVDAC_A_SENSE (1 << 30)
646b4269 3052/* Reports that DAC B voltage is above the detect threshold */
585fb111 3053# define TVDAC_B_SENSE (1 << 29)
646b4269 3054/* Reports that DAC C voltage is above the detect threshold */
585fb111 3055# define TVDAC_C_SENSE (1 << 28)
646b4269 3056/*
585fb111
JB
3057 * Enables DAC state detection logic, for load-based TV detection.
3058 *
3059 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3060 * to off, for load detection to work.
3061 */
3062# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3063/* Sets the DAC A sense value to high */
585fb111 3064# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3065/* Sets the DAC B sense value to high */
585fb111 3066# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3067/* Sets the DAC C sense value to high */
585fb111 3068# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3069/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3070# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3071/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3072# define ENC_TVDAC_SLEW_FAST (1 << 6)
3073# define DAC_A_1_3_V (0 << 4)
3074# define DAC_A_1_1_V (1 << 4)
3075# define DAC_A_0_7_V (2 << 4)
cb66c692 3076# define DAC_A_MASK (3 << 4)
585fb111
JB
3077# define DAC_B_1_3_V (0 << 2)
3078# define DAC_B_1_1_V (1 << 2)
3079# define DAC_B_0_7_V (2 << 2)
cb66c692 3080# define DAC_B_MASK (3 << 2)
585fb111
JB
3081# define DAC_C_1_3_V (0 << 0)
3082# define DAC_C_1_1_V (1 << 0)
3083# define DAC_C_0_7_V (2 << 0)
cb66c692 3084# define DAC_C_MASK (3 << 0)
585fb111 3085
646b4269 3086/*
585fb111
JB
3087 * CSC coefficients are stored in a floating point format with 9 bits of
3088 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3089 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3090 * -1 (0x3) being the only legal negative value.
3091 */
3092#define TV_CSC_Y 0x68010
3093# define TV_RY_MASK 0x07ff0000
3094# define TV_RY_SHIFT 16
3095# define TV_GY_MASK 0x00000fff
3096# define TV_GY_SHIFT 0
3097
3098#define TV_CSC_Y2 0x68014
3099# define TV_BY_MASK 0x07ff0000
3100# define TV_BY_SHIFT 16
646b4269 3101/*
585fb111
JB
3102 * Y attenuation for component video.
3103 *
3104 * Stored in 1.9 fixed point.
3105 */
3106# define TV_AY_MASK 0x000003ff
3107# define TV_AY_SHIFT 0
3108
3109#define TV_CSC_U 0x68018
3110# define TV_RU_MASK 0x07ff0000
3111# define TV_RU_SHIFT 16
3112# define TV_GU_MASK 0x000007ff
3113# define TV_GU_SHIFT 0
3114
3115#define TV_CSC_U2 0x6801c
3116# define TV_BU_MASK 0x07ff0000
3117# define TV_BU_SHIFT 16
646b4269 3118/*
585fb111
JB
3119 * U attenuation for component video.
3120 *
3121 * Stored in 1.9 fixed point.
3122 */
3123# define TV_AU_MASK 0x000003ff
3124# define TV_AU_SHIFT 0
3125
3126#define TV_CSC_V 0x68020
3127# define TV_RV_MASK 0x0fff0000
3128# define TV_RV_SHIFT 16
3129# define TV_GV_MASK 0x000007ff
3130# define TV_GV_SHIFT 0
3131
3132#define TV_CSC_V2 0x68024
3133# define TV_BV_MASK 0x07ff0000
3134# define TV_BV_SHIFT 16
646b4269 3135/*
585fb111
JB
3136 * V attenuation for component video.
3137 *
3138 * Stored in 1.9 fixed point.
3139 */
3140# define TV_AV_MASK 0x000007ff
3141# define TV_AV_SHIFT 0
3142
3143#define TV_CLR_KNOBS 0x68028
646b4269 3144/* 2s-complement brightness adjustment */
585fb111
JB
3145# define TV_BRIGHTNESS_MASK 0xff000000
3146# define TV_BRIGHTNESS_SHIFT 24
646b4269 3147/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3148# define TV_CONTRAST_MASK 0x00ff0000
3149# define TV_CONTRAST_SHIFT 16
646b4269 3150/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3151# define TV_SATURATION_MASK 0x0000ff00
3152# define TV_SATURATION_SHIFT 8
646b4269 3153/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3154# define TV_HUE_MASK 0x000000ff
3155# define TV_HUE_SHIFT 0
3156
3157#define TV_CLR_LEVEL 0x6802c
646b4269 3158/* Controls the DAC level for black */
585fb111
JB
3159# define TV_BLACK_LEVEL_MASK 0x01ff0000
3160# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3161/* Controls the DAC level for blanking */
585fb111
JB
3162# define TV_BLANK_LEVEL_MASK 0x000001ff
3163# define TV_BLANK_LEVEL_SHIFT 0
3164
3165#define TV_H_CTL_1 0x68030
646b4269 3166/* Number of pixels in the hsync. */
585fb111
JB
3167# define TV_HSYNC_END_MASK 0x1fff0000
3168# define TV_HSYNC_END_SHIFT 16
646b4269 3169/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3170# define TV_HTOTAL_MASK 0x00001fff
3171# define TV_HTOTAL_SHIFT 0
3172
3173#define TV_H_CTL_2 0x68034
646b4269 3174/* Enables the colorburst (needed for non-component color) */
585fb111 3175# define TV_BURST_ENA (1 << 31)
646b4269 3176/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3177# define TV_HBURST_START_SHIFT 16
3178# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3179/* Length of the colorburst */
585fb111
JB
3180# define TV_HBURST_LEN_SHIFT 0
3181# define TV_HBURST_LEN_MASK 0x0001fff
3182
3183#define TV_H_CTL_3 0x68038
646b4269 3184/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3185# define TV_HBLANK_END_SHIFT 16
3186# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3187/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3188# define TV_HBLANK_START_SHIFT 0
3189# define TV_HBLANK_START_MASK 0x0001fff
3190
3191#define TV_V_CTL_1 0x6803c
646b4269 3192/* XXX */
585fb111
JB
3193# define TV_NBR_END_SHIFT 16
3194# define TV_NBR_END_MASK 0x07ff0000
646b4269 3195/* XXX */
585fb111
JB
3196# define TV_VI_END_F1_SHIFT 8
3197# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3198/* XXX */
585fb111
JB
3199# define TV_VI_END_F2_SHIFT 0
3200# define TV_VI_END_F2_MASK 0x0000003f
3201
3202#define TV_V_CTL_2 0x68040
646b4269 3203/* Length of vsync, in half lines */
585fb111
JB
3204# define TV_VSYNC_LEN_MASK 0x07ff0000
3205# define TV_VSYNC_LEN_SHIFT 16
646b4269 3206/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3207 * number of half lines.
3208 */
3209# define TV_VSYNC_START_F1_MASK 0x00007f00
3210# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3211/*
585fb111
JB
3212 * Offset of the start of vsync in field 2, measured in one less than the
3213 * number of half lines.
3214 */
3215# define TV_VSYNC_START_F2_MASK 0x0000007f
3216# define TV_VSYNC_START_F2_SHIFT 0
3217
3218#define TV_V_CTL_3 0x68044
646b4269 3219/* Enables generation of the equalization signal */
585fb111 3220# define TV_EQUAL_ENA (1 << 31)
646b4269 3221/* Length of vsync, in half lines */
585fb111
JB
3222# define TV_VEQ_LEN_MASK 0x007f0000
3223# define TV_VEQ_LEN_SHIFT 16
646b4269 3224/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3225 * the number of half lines.
3226 */
3227# define TV_VEQ_START_F1_MASK 0x0007f00
3228# define TV_VEQ_START_F1_SHIFT 8
646b4269 3229/*
585fb111
JB
3230 * Offset of the start of equalization in field 2, measured in one less than
3231 * the number of half lines.
3232 */
3233# define TV_VEQ_START_F2_MASK 0x000007f
3234# define TV_VEQ_START_F2_SHIFT 0
3235
3236#define TV_V_CTL_4 0x68048
646b4269 3237/*
585fb111
JB
3238 * Offset to start of vertical colorburst, measured in one less than the
3239 * number of lines from vertical start.
3240 */
3241# define TV_VBURST_START_F1_MASK 0x003f0000
3242# define TV_VBURST_START_F1_SHIFT 16
646b4269 3243/*
585fb111
JB
3244 * Offset to the end of vertical colorburst, measured in one less than the
3245 * number of lines from the start of NBR.
3246 */
3247# define TV_VBURST_END_F1_MASK 0x000000ff
3248# define TV_VBURST_END_F1_SHIFT 0
3249
3250#define TV_V_CTL_5 0x6804c
646b4269 3251/*
585fb111
JB
3252 * Offset to start of vertical colorburst, measured in one less than the
3253 * number of lines from vertical start.
3254 */
3255# define TV_VBURST_START_F2_MASK 0x003f0000
3256# define TV_VBURST_START_F2_SHIFT 16
646b4269 3257/*
585fb111
JB
3258 * Offset to the end of vertical colorburst, measured in one less than the
3259 * number of lines from the start of NBR.
3260 */
3261# define TV_VBURST_END_F2_MASK 0x000000ff
3262# define TV_VBURST_END_F2_SHIFT 0
3263
3264#define TV_V_CTL_6 0x68050
646b4269 3265/*
585fb111
JB
3266 * Offset to start of vertical colorburst, measured in one less than the
3267 * number of lines from vertical start.
3268 */
3269# define TV_VBURST_START_F3_MASK 0x003f0000
3270# define TV_VBURST_START_F3_SHIFT 16
646b4269 3271/*
585fb111
JB
3272 * Offset to the end of vertical colorburst, measured in one less than the
3273 * number of lines from the start of NBR.
3274 */
3275# define TV_VBURST_END_F3_MASK 0x000000ff
3276# define TV_VBURST_END_F3_SHIFT 0
3277
3278#define TV_V_CTL_7 0x68054
646b4269 3279/*
585fb111
JB
3280 * Offset to start of vertical colorburst, measured in one less than the
3281 * number of lines from vertical start.
3282 */
3283# define TV_VBURST_START_F4_MASK 0x003f0000
3284# define TV_VBURST_START_F4_SHIFT 16
646b4269 3285/*
585fb111
JB
3286 * Offset to the end of vertical colorburst, measured in one less than the
3287 * number of lines from the start of NBR.
3288 */
3289# define TV_VBURST_END_F4_MASK 0x000000ff
3290# define TV_VBURST_END_F4_SHIFT 0
3291
3292#define TV_SC_CTL_1 0x68060
646b4269 3293/* Turns on the first subcarrier phase generation DDA */
585fb111 3294# define TV_SC_DDA1_EN (1 << 31)
646b4269 3295/* Turns on the first subcarrier phase generation DDA */
585fb111 3296# define TV_SC_DDA2_EN (1 << 30)
646b4269 3297/* Turns on the first subcarrier phase generation DDA */
585fb111 3298# define TV_SC_DDA3_EN (1 << 29)
646b4269 3299/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3300# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3301/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3302# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3303/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3304# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3305/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3306# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3307/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3308# define TV_BURST_LEVEL_MASK 0x00ff0000
3309# define TV_BURST_LEVEL_SHIFT 16
646b4269 3310/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3311# define TV_SCDDA1_INC_MASK 0x00000fff
3312# define TV_SCDDA1_INC_SHIFT 0
3313
3314#define TV_SC_CTL_2 0x68064
646b4269 3315/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3316# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3317# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3318/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3319# define TV_SCDDA2_INC_MASK 0x00007fff
3320# define TV_SCDDA2_INC_SHIFT 0
3321
3322#define TV_SC_CTL_3 0x68068
646b4269 3323/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3324# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3325# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3326/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3327# define TV_SCDDA3_INC_MASK 0x00007fff
3328# define TV_SCDDA3_INC_SHIFT 0
3329
3330#define TV_WIN_POS 0x68070
646b4269 3331/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3332# define TV_XPOS_MASK 0x1fff0000
3333# define TV_XPOS_SHIFT 16
646b4269 3334/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3335# define TV_YPOS_MASK 0x00000fff
3336# define TV_YPOS_SHIFT 0
3337
3338#define TV_WIN_SIZE 0x68074
646b4269 3339/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3340# define TV_XSIZE_MASK 0x1fff0000
3341# define TV_XSIZE_SHIFT 16
646b4269 3342/*
585fb111
JB
3343 * Vertical size of the display window, measured in pixels.
3344 *
3345 * Must be even for interlaced modes.
3346 */
3347# define TV_YSIZE_MASK 0x00000fff
3348# define TV_YSIZE_SHIFT 0
3349
3350#define TV_FILTER_CTL_1 0x68080
646b4269 3351/*
585fb111
JB
3352 * Enables automatic scaling calculation.
3353 *
3354 * If set, the rest of the registers are ignored, and the calculated values can
3355 * be read back from the register.
3356 */
3357# define TV_AUTO_SCALE (1 << 31)
646b4269 3358/*
585fb111
JB
3359 * Disables the vertical filter.
3360 *
3361 * This is required on modes more than 1024 pixels wide */
3362# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3363/* Enables adaptive vertical filtering */
585fb111
JB
3364# define TV_VADAPT (1 << 28)
3365# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3366/* Selects the least adaptive vertical filtering mode */
585fb111 3367# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3368/* Selects the moderately adaptive vertical filtering mode */
585fb111 3369# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3370/* Selects the most adaptive vertical filtering mode */
585fb111 3371# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3372/*
585fb111
JB
3373 * Sets the horizontal scaling factor.
3374 *
3375 * This should be the fractional part of the horizontal scaling factor divided
3376 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3377 *
3378 * (src width - 1) / ((oversample * dest width) - 1)
3379 */
3380# define TV_HSCALE_FRAC_MASK 0x00003fff
3381# define TV_HSCALE_FRAC_SHIFT 0
3382
3383#define TV_FILTER_CTL_2 0x68084
646b4269 3384/*
585fb111
JB
3385 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3386 *
3387 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3388 */
3389# define TV_VSCALE_INT_MASK 0x00038000
3390# define TV_VSCALE_INT_SHIFT 15
646b4269 3391/*
585fb111
JB
3392 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3393 *
3394 * \sa TV_VSCALE_INT_MASK
3395 */
3396# define TV_VSCALE_FRAC_MASK 0x00007fff
3397# define TV_VSCALE_FRAC_SHIFT 0
3398
3399#define TV_FILTER_CTL_3 0x68088
646b4269 3400/*
585fb111
JB
3401 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3402 *
3403 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3404 *
3405 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3406 */
3407# define TV_VSCALE_IP_INT_MASK 0x00038000
3408# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3409/*
585fb111
JB
3410 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3411 *
3412 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3413 *
3414 * \sa TV_VSCALE_IP_INT_MASK
3415 */
3416# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3417# define TV_VSCALE_IP_FRAC_SHIFT 0
3418
3419#define TV_CC_CONTROL 0x68090
3420# define TV_CC_ENABLE (1 << 31)
646b4269 3421/*
585fb111
JB
3422 * Specifies which field to send the CC data in.
3423 *
3424 * CC data is usually sent in field 0.
3425 */
3426# define TV_CC_FID_MASK (1 << 27)
3427# define TV_CC_FID_SHIFT 27
646b4269 3428/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3429# define TV_CC_HOFF_MASK 0x03ff0000
3430# define TV_CC_HOFF_SHIFT 16
646b4269 3431/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3432# define TV_CC_LINE_MASK 0x0000003f
3433# define TV_CC_LINE_SHIFT 0
3434
3435#define TV_CC_DATA 0x68094
3436# define TV_CC_RDY (1 << 31)
646b4269 3437/* Second word of CC data to be transmitted. */
585fb111
JB
3438# define TV_CC_DATA_2_MASK 0x007f0000
3439# define TV_CC_DATA_2_SHIFT 16
646b4269 3440/* First word of CC data to be transmitted. */
585fb111
JB
3441# define TV_CC_DATA_1_MASK 0x0000007f
3442# define TV_CC_DATA_1_SHIFT 0
3443
3444#define TV_H_LUMA_0 0x68100
3445#define TV_H_LUMA_59 0x681ec
3446#define TV_H_CHROMA_0 0x68200
3447#define TV_H_CHROMA_59 0x682ec
3448#define TV_V_LUMA_0 0x68300
3449#define TV_V_LUMA_42 0x683a8
3450#define TV_V_CHROMA_0 0x68400
3451#define TV_V_CHROMA_42 0x684a8
3452
040d87f1 3453/* Display Port */
32f9d658 3454#define DP_A 0x64000 /* eDP */
040d87f1
KP
3455#define DP_B 0x64100
3456#define DP_C 0x64200
3457#define DP_D 0x64300
3458
3459#define DP_PORT_EN (1 << 31)
3460#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3461#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3462#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3463#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3464
040d87f1
KP
3465/* Link training mode - select a suitable mode for each stage */
3466#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3467#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3468#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3469#define DP_LINK_TRAIN_OFF (3 << 28)
3470#define DP_LINK_TRAIN_MASK (3 << 28)
3471#define DP_LINK_TRAIN_SHIFT 28
3472
8db9d77b
ZW
3473/* CPT Link training mode */
3474#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3475#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3476#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3477#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3478#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3479#define DP_LINK_TRAIN_SHIFT_CPT 8
3480
040d87f1
KP
3481/* Signal voltages. These are mostly controlled by the other end */
3482#define DP_VOLTAGE_0_4 (0 << 25)
3483#define DP_VOLTAGE_0_6 (1 << 25)
3484#define DP_VOLTAGE_0_8 (2 << 25)
3485#define DP_VOLTAGE_1_2 (3 << 25)
3486#define DP_VOLTAGE_MASK (7 << 25)
3487#define DP_VOLTAGE_SHIFT 25
3488
3489/* Signal pre-emphasis levels, like voltages, the other end tells us what
3490 * they want
3491 */
3492#define DP_PRE_EMPHASIS_0 (0 << 22)
3493#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3494#define DP_PRE_EMPHASIS_6 (2 << 22)
3495#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3496#define DP_PRE_EMPHASIS_MASK (7 << 22)
3497#define DP_PRE_EMPHASIS_SHIFT 22
3498
3499/* How many wires to use. I guess 3 was too hard */
17aa6be9 3500#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3501#define DP_PORT_WIDTH_MASK (7 << 19)
3502
3503/* Mystic DPCD version 1.1 special mode */
3504#define DP_ENHANCED_FRAMING (1 << 18)
3505
32f9d658
ZW
3506/* eDP */
3507#define DP_PLL_FREQ_270MHZ (0 << 16)
3508#define DP_PLL_FREQ_160MHZ (1 << 16)
3509#define DP_PLL_FREQ_MASK (3 << 16)
3510
646b4269 3511/* locked once port is enabled */
040d87f1
KP
3512#define DP_PORT_REVERSAL (1 << 15)
3513
32f9d658
ZW
3514/* eDP */
3515#define DP_PLL_ENABLE (1 << 14)
3516
646b4269 3517/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3518#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3519
3520#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3521#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3522
646b4269 3523/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3524#define DP_COLOR_RANGE_16_235 (1 << 8)
3525
646b4269 3526/* Turn on the audio link */
040d87f1
KP
3527#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3528
646b4269 3529/* vs and hs sync polarity */
040d87f1
KP
3530#define DP_SYNC_VS_HIGH (1 << 4)
3531#define DP_SYNC_HS_HIGH (1 << 3)
3532
646b4269 3533/* A fantasy */
040d87f1
KP
3534#define DP_DETECTED (1 << 2)
3535
646b4269 3536/* The aux channel provides a way to talk to the
040d87f1
KP
3537 * signal sink for DDC etc. Max packet size supported
3538 * is 20 bytes in each direction, hence the 5 fixed
3539 * data registers
3540 */
32f9d658
ZW
3541#define DPA_AUX_CH_CTL 0x64010
3542#define DPA_AUX_CH_DATA1 0x64014
3543#define DPA_AUX_CH_DATA2 0x64018
3544#define DPA_AUX_CH_DATA3 0x6401c
3545#define DPA_AUX_CH_DATA4 0x64020
3546#define DPA_AUX_CH_DATA5 0x64024
3547
040d87f1
KP
3548#define DPB_AUX_CH_CTL 0x64110
3549#define DPB_AUX_CH_DATA1 0x64114
3550#define DPB_AUX_CH_DATA2 0x64118
3551#define DPB_AUX_CH_DATA3 0x6411c
3552#define DPB_AUX_CH_DATA4 0x64120
3553#define DPB_AUX_CH_DATA5 0x64124
3554
3555#define DPC_AUX_CH_CTL 0x64210
3556#define DPC_AUX_CH_DATA1 0x64214
3557#define DPC_AUX_CH_DATA2 0x64218
3558#define DPC_AUX_CH_DATA3 0x6421c
3559#define DPC_AUX_CH_DATA4 0x64220
3560#define DPC_AUX_CH_DATA5 0x64224
3561
3562#define DPD_AUX_CH_CTL 0x64310
3563#define DPD_AUX_CH_DATA1 0x64314
3564#define DPD_AUX_CH_DATA2 0x64318
3565#define DPD_AUX_CH_DATA3 0x6431c
3566#define DPD_AUX_CH_DATA4 0x64320
3567#define DPD_AUX_CH_DATA5 0x64324
3568
3569#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3570#define DP_AUX_CH_CTL_DONE (1 << 30)
3571#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3572#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3573#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3574#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3575#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3576#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3577#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3578#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3579#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3580#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3581#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3582#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3583#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3584#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3585#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3586#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3587#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3588#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3589#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3590
3591/*
3592 * Computing GMCH M and N values for the Display Port link
3593 *
3594 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3595 *
3596 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3597 *
3598 * The GMCH value is used internally
3599 *
3600 * bytes_per_pixel is the number of bytes coming out of the plane,
3601 * which is after the LUTs, so we want the bytes for our color format.
3602 * For our current usage, this is always 3, one byte for R, G and B.
3603 */
e3b95f1e
DV
3604#define _PIPEA_DATA_M_G4X 0x70050
3605#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3606
3607/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3608#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3609#define TU_SIZE_SHIFT 25
a65851af 3610#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3611
a65851af
VS
3612#define DATA_LINK_M_N_MASK (0xffffff)
3613#define DATA_LINK_N_MAX (0x800000)
040d87f1 3614
e3b95f1e
DV
3615#define _PIPEA_DATA_N_G4X 0x70054
3616#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3617#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3618
3619/*
3620 * Computing Link M and N values for the Display Port link
3621 *
3622 * Link M / N = pixel_clock / ls_clk
3623 *
3624 * (the DP spec calls pixel_clock the 'strm_clk')
3625 *
3626 * The Link value is transmitted in the Main Stream
3627 * Attributes and VB-ID.
3628 */
3629
e3b95f1e
DV
3630#define _PIPEA_LINK_M_G4X 0x70060
3631#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3632#define PIPEA_DP_LINK_M_MASK (0xffffff)
3633
e3b95f1e
DV
3634#define _PIPEA_LINK_N_G4X 0x70064
3635#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3636#define PIPEA_DP_LINK_N_MASK (0xffffff)
3637
e3b95f1e
DV
3638#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3639#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3640#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3641#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3642
585fb111
JB
3643/* Display & cursor control */
3644
3645/* Pipe A */
a57c774a 3646#define _PIPEADSL 0x70000
837ba00f
PZ
3647#define DSL_LINEMASK_GEN2 0x00000fff
3648#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3649#define _PIPEACONF 0x70008
5eddb70b
CW
3650#define PIPECONF_ENABLE (1<<31)
3651#define PIPECONF_DISABLE 0
3652#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3653#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3654#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3655#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3656#define PIPECONF_SINGLE_WIDE 0
3657#define PIPECONF_PIPE_UNLOCKED 0
3658#define PIPECONF_PIPE_LOCKED (1<<25)
3659#define PIPECONF_PALETTE 0
3660#define PIPECONF_GAMMA (1<<24)
585fb111 3661#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3662#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3663#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3664/* Note that pre-gen3 does not support interlaced display directly. Panel
3665 * fitting must be disabled on pre-ilk for interlaced. */
3666#define PIPECONF_PROGRESSIVE (0 << 21)
3667#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3668#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3669#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3670#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3671/* Ironlake and later have a complete new set of values for interlaced. PFIT
3672 * means panel fitter required, PF means progressive fetch, DBL means power
3673 * saving pixel doubling. */
3674#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3675#define PIPECONF_INTERLACED_ILK (3 << 21)
3676#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3677#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3678#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3679#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3680#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3681#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3682#define PIPECONF_BPC_MASK (0x7 << 5)
3683#define PIPECONF_8BPC (0<<5)
3684#define PIPECONF_10BPC (1<<5)
3685#define PIPECONF_6BPC (2<<5)
3686#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3687#define PIPECONF_DITHER_EN (1<<4)
3688#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3689#define PIPECONF_DITHER_TYPE_SP (0<<2)
3690#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3691#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3692#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3693#define _PIPEASTAT 0x70024
585fb111 3694#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3695#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3696#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3697#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3698#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3699#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3700#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3701#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3702#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3703#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3704#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3705#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3706#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3707#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3708#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3709#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3710#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3711#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3712#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3713#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3714#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3715#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3716#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3717#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3718#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3719#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3720#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3721#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3722#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3723#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3724#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3725#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3726#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3727#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3728#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3729#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3730#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3731#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3732#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3733#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3734#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3735#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3736#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3737#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3738#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3739#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3740#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3741
755e9019
ID
3742#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3743#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3744
84fd4f4e
RB
3745#define PIPE_A_OFFSET 0x70000
3746#define PIPE_B_OFFSET 0x71000
3747#define PIPE_C_OFFSET 0x72000
3748#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3749/*
3750 * There's actually no pipe EDP. Some pipe registers have
3751 * simply shifted from the pipe to the transcoder, while
3752 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3753 * to access such registers in transcoder EDP.
3754 */
3755#define PIPE_EDP_OFFSET 0x7f000
3756
5c969aa7
DL
3757#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3758 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3759 dev_priv->info.display_mmio_offset)
a57c774a
AK
3760
3761#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3762#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3763#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3764#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3765#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3766
756f85cf
PZ
3767#define _PIPE_MISC_A 0x70030
3768#define _PIPE_MISC_B 0x71030
3769#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3770#define PIPEMISC_DITHER_8_BPC (0<<5)
3771#define PIPEMISC_DITHER_10_BPC (1<<5)
3772#define PIPEMISC_DITHER_6_BPC (2<<5)
3773#define PIPEMISC_DITHER_12_BPC (3<<5)
3774#define PIPEMISC_DITHER_ENABLE (1<<4)
3775#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3776#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3777#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3778
b41fbda1 3779#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3780#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3781#define PIPEB_HLINE_INT_EN (1<<28)
3782#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3783#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3784#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3785#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3786#define PIPE_PSR_INT_EN (1<<22)
7983117f 3787#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3788#define PIPEA_HLINE_INT_EN (1<<20)
3789#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3790#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3791#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3792#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3793#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3794#define PIPEC_HLINE_INT_EN (1<<12)
3795#define PIPEC_VBLANK_INT_EN (1<<11)
3796#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3797#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3798#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3799
bf67a6fd
VS
3800#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3801#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3802#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3803#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3804#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3805#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3806#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3807#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3808#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3809#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3810#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3811#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3812#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3813#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3814#define DPINVGTT_EN_MASK_CHV 0xfff0000
3815#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3816#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3817#define PLANEC_INVALID_GTT_STATUS (1<<9)
3818#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3819#define CURSORB_INVALID_GTT_STATUS (1<<7)
3820#define CURSORA_INVALID_GTT_STATUS (1<<6)
3821#define SPRITED_INVALID_GTT_STATUS (1<<5)
3822#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3823#define PLANEB_INVALID_GTT_STATUS (1<<3)
3824#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3825#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3826#define PLANEA_INVALID_GTT_STATUS (1<<0)
3827#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3828#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3829
585fb111
JB
3830#define DSPARB 0x70030
3831#define DSPARB_CSTART_MASK (0x7f << 7)
3832#define DSPARB_CSTART_SHIFT 7
3833#define DSPARB_BSTART_MASK (0x7f)
3834#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3835#define DSPARB_BEND_SHIFT 9 /* on 855 */
3836#define DSPARB_AEND_SHIFT 0
3837
5c969aa7 3838#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3839#define DSPFW_SR_SHIFT 23
0206e353 3840#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3841#define DSPFW_CURSORB_SHIFT 16
d4294342 3842#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3843#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3844#define DSPFW_PLANEB_MASK (0x7f<<8)
3845#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3846#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3847#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3848#define DSPFW_CURSORA_SHIFT 8
d4294342 3849#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3850#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3851#define DSPFW_HPLL_SR_EN (1<<31)
3852#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3853#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3854#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3855#define DSPFW_HPLL_CURSOR_SHIFT 16
3856#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3857#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3858#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3859#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3860
12a3c055
GB
3861/* drain latency register values*/
3862#define DRAIN_LATENCY_PRECISION_32 32
3863#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3864#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3865#define DDL_CURSORA_PRECISION_32 (1<<31)
3866#define DDL_CURSORA_PRECISION_16 (0<<31)
3867#define DDL_CURSORA_SHIFT 24
c294c545
VS
3868#define DDL_SPRITEB_PRECISION_32 (1<<23)
3869#define DDL_SPRITEB_PRECISION_16 (0<<23)
3870#define DDL_SPRITEB_SHIFT 16
3871#define DDL_SPRITEA_PRECISION_32 (1<<15)
3872#define DDL_SPRITEA_PRECISION_16 (0<<15)
3873#define DDL_SPRITEA_SHIFT 8
12a3c055
GB
3874#define DDL_PLANEA_PRECISION_32 (1<<7)
3875#define DDL_PLANEA_PRECISION_16 (0<<7)
c294c545
VS
3876#define DDL_PLANEA_SHIFT 0
3877
8f6d8ee9 3878#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3879#define DDL_CURSORB_PRECISION_32 (1<<31)
3880#define DDL_CURSORB_PRECISION_16 (0<<31)
3881#define DDL_CURSORB_SHIFT 24
c294c545
VS
3882#define DDL_SPRITED_PRECISION_32 (1<<23)
3883#define DDL_SPRITED_PRECISION_16 (0<<23)
3884#define DDL_SPRITED_SHIFT 16
3885#define DDL_SPRITEC_PRECISION_32 (1<<15)
3886#define DDL_SPRITEC_PRECISION_16 (0<<15)
3887#define DDL_SPRITEC_SHIFT 8
12a3c055
GB
3888#define DDL_PLANEB_PRECISION_32 (1<<7)
3889#define DDL_PLANEB_PRECISION_16 (0<<7)
c294c545
VS
3890#define DDL_PLANEB_SHIFT 0
3891
3892#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3893#define DDL_CURSORC_PRECISION_32 (1<<31)
3894#define DDL_CURSORC_PRECISION_16 (0<<31)
3895#define DDL_CURSORC_SHIFT 24
3896#define DDL_SPRITEF_PRECISION_32 (1<<23)
3897#define DDL_SPRITEF_PRECISION_16 (0<<23)
3898#define DDL_SPRITEF_SHIFT 16
3899#define DDL_SPRITEE_PRECISION_32 (1<<15)
3900#define DDL_SPRITEE_PRECISION_16 (0<<15)
3901#define DDL_SPRITEE_SHIFT 8
3902#define DDL_PLANEC_PRECISION_32 (1<<7)
3903#define DDL_PLANEC_PRECISION_16 (0<<7)
3904#define DDL_PLANEC_SHIFT 0
12a3c055 3905
7662c8bd 3906/* FIFO watermark sizes etc */
0e442c60 3907#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3908#define I915_FIFO_LINE_SIZE 64
3909#define I830_FIFO_LINE_SIZE 32
0e442c60 3910
ceb04246 3911#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3912#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3913#define I965_FIFO_SIZE 512
3914#define I945_FIFO_SIZE 127
7662c8bd 3915#define I915_FIFO_SIZE 95
dff33cfc 3916#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3917#define I830_FIFO_SIZE 95
0e442c60 3918
ceb04246 3919#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3920#define G4X_MAX_WM 0x3f
7662c8bd
SL
3921#define I915_MAX_WM 0x3f
3922
f2b115e6
AJ
3923#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3924#define PINEVIEW_FIFO_LINE_SIZE 64
3925#define PINEVIEW_MAX_WM 0x1ff
3926#define PINEVIEW_DFT_WM 0x3f
3927#define PINEVIEW_DFT_HPLLOFF_WM 0
3928#define PINEVIEW_GUARD_WM 10
3929#define PINEVIEW_CURSOR_FIFO 64
3930#define PINEVIEW_CURSOR_MAX_WM 0x3f
3931#define PINEVIEW_CURSOR_DFT_WM 0
3932#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3933
ceb04246 3934#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3935#define I965_CURSOR_FIFO 64
3936#define I965_CURSOR_MAX_WM 32
3937#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3938
3939/* define the Watermark register on Ironlake */
3940#define WM0_PIPEA_ILK 0x45100
1996d624 3941#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3942#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3943#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3944#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3945#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3946
3947#define WM0_PIPEB_ILK 0x45104
d6c892df 3948#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3949#define WM1_LP_ILK 0x45108
3950#define WM1_LP_SR_EN (1<<31)
3951#define WM1_LP_LATENCY_SHIFT 24
3952#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3953#define WM1_LP_FBC_MASK (0xf<<20)
3954#define WM1_LP_FBC_SHIFT 20
416f4727 3955#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3956#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3957#define WM1_LP_SR_SHIFT 8
1996d624 3958#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3959#define WM2_LP_ILK 0x4510c
3960#define WM2_LP_EN (1<<31)
3961#define WM3_LP_ILK 0x45110
3962#define WM3_LP_EN (1<<31)
3963#define WM1S_LP_ILK 0x45120
b840d907
JB
3964#define WM2S_LP_IVB 0x45124
3965#define WM3S_LP_IVB 0x45128
dd8849c8 3966#define WM1S_LP_EN (1<<31)
7f8a8569 3967
cca32e9a
PZ
3968#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3969 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3970 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3971
7f8a8569
ZW
3972/* Memory latency timer register */
3973#define MLTR_ILK 0x11222
b79d4990
JB
3974#define MLTR_WM1_SHIFT 0
3975#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3976/* the unit of memory self-refresh latency time is 0.5us */
3977#define ILK_SRLT_MASK 0x3f
3978
1398261a
YL
3979
3980/* the address where we get all kinds of latency value */
3981#define SSKPD 0x5d10
3982#define SSKPD_WM_MASK 0x3f
3983#define SSKPD_WM0_SHIFT 0
3984#define SSKPD_WM1_SHIFT 8
3985#define SSKPD_WM2_SHIFT 16
3986#define SSKPD_WM3_SHIFT 24
3987
585fb111
JB
3988/*
3989 * The two pipe frame counter registers are not synchronized, so
3990 * reading a stable value is somewhat tricky. The following code
3991 * should work:
3992 *
3993 * do {
3994 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3995 * PIPE_FRAME_HIGH_SHIFT;
3996 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3997 * PIPE_FRAME_LOW_SHIFT);
3998 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3999 * PIPE_FRAME_HIGH_SHIFT);
4000 * } while (high1 != high2);
4001 * frame = (high1 << 8) | low1;
4002 */
25a2e2d0 4003#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4004#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4005#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4006#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4007#define PIPE_FRAME_LOW_MASK 0xff000000
4008#define PIPE_FRAME_LOW_SHIFT 24
4009#define PIPE_PIXEL_MASK 0x00ffffff
4010#define PIPE_PIXEL_SHIFT 0
9880b7a5 4011/* GM45+ just has to be different */
eb6008ad
RB
4012#define _PIPEA_FRMCOUNT_GM45 0x70040
4013#define _PIPEA_FLIPCOUNT_GM45 0x70044
4014#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4015#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4016
4017/* Cursor A & B regs */
5efb3e28 4018#define _CURACNTR 0x70080
14b60391
JB
4019/* Old style CUR*CNTR flags (desktop 8xx) */
4020#define CURSOR_ENABLE 0x80000000
4021#define CURSOR_GAMMA_ENABLE 0x40000000
4022#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 4023#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4024#define CURSOR_FORMAT_SHIFT 24
4025#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4026#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4027#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4028#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4029#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4030#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4031/* New style CUR*CNTR flags */
4032#define CURSOR_MODE 0x27
585fb111 4033#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4034#define CURSOR_MODE_128_32B_AX 0x02
4035#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4036#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4037#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4038#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4039#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4040#define MCURSOR_PIPE_SELECT (1 << 28)
4041#define MCURSOR_PIPE_A 0x00
4042#define MCURSOR_PIPE_B (1 << 28)
585fb111 4043#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 4044#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4045#define _CURABASE 0x70084
4046#define _CURAPOS 0x70088
585fb111
JB
4047#define CURSOR_POS_MASK 0x007FF
4048#define CURSOR_POS_SIGN 0x8000
4049#define CURSOR_X_SHIFT 0
4050#define CURSOR_Y_SHIFT 16
14b60391 4051#define CURSIZE 0x700a0
5efb3e28
VS
4052#define _CURBCNTR 0x700c0
4053#define _CURBBASE 0x700c4
4054#define _CURBPOS 0x700c8
585fb111 4055
65a21cd6
JB
4056#define _CURBCNTR_IVB 0x71080
4057#define _CURBBASE_IVB 0x71084
4058#define _CURBPOS_IVB 0x71088
4059
5efb3e28
VS
4060#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4061 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4062 dev_priv->info.display_mmio_offset)
4063
4064#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4065#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4066#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4067
5efb3e28
VS
4068#define CURSOR_A_OFFSET 0x70080
4069#define CURSOR_B_OFFSET 0x700c0
4070#define CHV_CURSOR_C_OFFSET 0x700e0
4071#define IVB_CURSOR_B_OFFSET 0x71080
4072#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4073
585fb111 4074/* Display A control */
a57c774a 4075#define _DSPACNTR 0x70180
585fb111
JB
4076#define DISPLAY_PLANE_ENABLE (1<<31)
4077#define DISPLAY_PLANE_DISABLE 0
4078#define DISPPLANE_GAMMA_ENABLE (1<<30)
4079#define DISPPLANE_GAMMA_DISABLE 0
4080#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4081#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4082#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4083#define DISPPLANE_BGRA555 (0x3<<26)
4084#define DISPPLANE_BGRX555 (0x4<<26)
4085#define DISPPLANE_BGRX565 (0x5<<26)
4086#define DISPPLANE_BGRX888 (0x6<<26)
4087#define DISPPLANE_BGRA888 (0x7<<26)
4088#define DISPPLANE_RGBX101010 (0x8<<26)
4089#define DISPPLANE_RGBA101010 (0x9<<26)
4090#define DISPPLANE_BGRX101010 (0xa<<26)
4091#define DISPPLANE_RGBX161616 (0xc<<26)
4092#define DISPPLANE_RGBX888 (0xe<<26)
4093#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4094#define DISPPLANE_STEREO_ENABLE (1<<25)
4095#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4096#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4097#define DISPPLANE_SEL_PIPE_SHIFT 24
4098#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4099#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4100#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4101#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4102#define DISPPLANE_SRC_KEY_DISABLE 0
4103#define DISPPLANE_LINE_DOUBLE (1<<20)
4104#define DISPPLANE_NO_LINE_DOUBLE 0
4105#define DISPPLANE_STEREO_POLARITY_FIRST 0
4106#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 4107#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4108#define DISPPLANE_TILED (1<<10)
a57c774a
AK
4109#define _DSPAADDR 0x70184
4110#define _DSPASTRIDE 0x70188
4111#define _DSPAPOS 0x7018C /* reserved */
4112#define _DSPASIZE 0x70190
4113#define _DSPASURF 0x7019C /* 965+ only */
4114#define _DSPATILEOFF 0x701A4 /* 965+ only */
4115#define _DSPAOFFSET 0x701A4 /* HSW */
4116#define _DSPASURFLIVE 0x701AC
4117
4118#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4119#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4120#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4121#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4122#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4123#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4124#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4125#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4126#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4127#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4128
446f2545
AR
4129/* Display/Sprite base address macros */
4130#define DISP_BASEADDR_MASK (0xfffff000)
4131#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4132#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4133
585fb111 4134/* VBIOS flags */
5c969aa7
DL
4135#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4136#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4137#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4138#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4139#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4140#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4141#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4142#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4143#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4144#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4145#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4146#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4147#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4148
4149/* Pipe B */
5c969aa7
DL
4150#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4151#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4152#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4153#define _PIPEBFRAMEHIGH 0x71040
4154#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4155#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4156#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4157
585fb111
JB
4158
4159/* Display B control */
5c969aa7 4160#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4161#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4162#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4163#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4164#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4165#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4166#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4167#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4168#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4169#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4170#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4171#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4172#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4173
b840d907
JB
4174/* Sprite A control */
4175#define _DVSACNTR 0x72180
4176#define DVS_ENABLE (1<<31)
4177#define DVS_GAMMA_ENABLE (1<<30)
4178#define DVS_PIXFORMAT_MASK (3<<25)
4179#define DVS_FORMAT_YUV422 (0<<25)
4180#define DVS_FORMAT_RGBX101010 (1<<25)
4181#define DVS_FORMAT_RGBX888 (2<<25)
4182#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4183#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4184#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4185#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4186#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4187#define DVS_YUV_ORDER_YUYV (0<<16)
4188#define DVS_YUV_ORDER_UYVY (1<<16)
4189#define DVS_YUV_ORDER_YVYU (2<<16)
4190#define DVS_YUV_ORDER_VYUY (3<<16)
4191#define DVS_DEST_KEY (1<<2)
4192#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4193#define DVS_TILED (1<<10)
4194#define _DVSALINOFF 0x72184
4195#define _DVSASTRIDE 0x72188
4196#define _DVSAPOS 0x7218c
4197#define _DVSASIZE 0x72190
4198#define _DVSAKEYVAL 0x72194
4199#define _DVSAKEYMSK 0x72198
4200#define _DVSASURF 0x7219c
4201#define _DVSAKEYMAXVAL 0x721a0
4202#define _DVSATILEOFF 0x721a4
4203#define _DVSASURFLIVE 0x721ac
4204#define _DVSASCALE 0x72204
4205#define DVS_SCALE_ENABLE (1<<31)
4206#define DVS_FILTER_MASK (3<<29)
4207#define DVS_FILTER_MEDIUM (0<<29)
4208#define DVS_FILTER_ENHANCING (1<<29)
4209#define DVS_FILTER_SOFTENING (2<<29)
4210#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4211#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4212#define _DVSAGAMC 0x72300
4213
4214#define _DVSBCNTR 0x73180
4215#define _DVSBLINOFF 0x73184
4216#define _DVSBSTRIDE 0x73188
4217#define _DVSBPOS 0x7318c
4218#define _DVSBSIZE 0x73190
4219#define _DVSBKEYVAL 0x73194
4220#define _DVSBKEYMSK 0x73198
4221#define _DVSBSURF 0x7319c
4222#define _DVSBKEYMAXVAL 0x731a0
4223#define _DVSBTILEOFF 0x731a4
4224#define _DVSBSURFLIVE 0x731ac
4225#define _DVSBSCALE 0x73204
4226#define _DVSBGAMC 0x73300
4227
4228#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4229#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4230#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4231#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4232#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4233#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4234#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4235#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4236#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4237#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4238#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4239#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4240
4241#define _SPRA_CTL 0x70280
4242#define SPRITE_ENABLE (1<<31)
4243#define SPRITE_GAMMA_ENABLE (1<<30)
4244#define SPRITE_PIXFORMAT_MASK (7<<25)
4245#define SPRITE_FORMAT_YUV422 (0<<25)
4246#define SPRITE_FORMAT_RGBX101010 (1<<25)
4247#define SPRITE_FORMAT_RGBX888 (2<<25)
4248#define SPRITE_FORMAT_RGBX161616 (3<<25)
4249#define SPRITE_FORMAT_YUV444 (4<<25)
4250#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4251#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4252#define SPRITE_SOURCE_KEY (1<<22)
4253#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4254#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4255#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4256#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4257#define SPRITE_YUV_ORDER_YUYV (0<<16)
4258#define SPRITE_YUV_ORDER_UYVY (1<<16)
4259#define SPRITE_YUV_ORDER_YVYU (2<<16)
4260#define SPRITE_YUV_ORDER_VYUY (3<<16)
4261#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4262#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4263#define SPRITE_TILED (1<<10)
4264#define SPRITE_DEST_KEY (1<<2)
4265#define _SPRA_LINOFF 0x70284
4266#define _SPRA_STRIDE 0x70288
4267#define _SPRA_POS 0x7028c
4268#define _SPRA_SIZE 0x70290
4269#define _SPRA_KEYVAL 0x70294
4270#define _SPRA_KEYMSK 0x70298
4271#define _SPRA_SURF 0x7029c
4272#define _SPRA_KEYMAX 0x702a0
4273#define _SPRA_TILEOFF 0x702a4
c54173a8 4274#define _SPRA_OFFSET 0x702a4
32ae46bf 4275#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4276#define _SPRA_SCALE 0x70304
4277#define SPRITE_SCALE_ENABLE (1<<31)
4278#define SPRITE_FILTER_MASK (3<<29)
4279#define SPRITE_FILTER_MEDIUM (0<<29)
4280#define SPRITE_FILTER_ENHANCING (1<<29)
4281#define SPRITE_FILTER_SOFTENING (2<<29)
4282#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4283#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4284#define _SPRA_GAMC 0x70400
4285
4286#define _SPRB_CTL 0x71280
4287#define _SPRB_LINOFF 0x71284
4288#define _SPRB_STRIDE 0x71288
4289#define _SPRB_POS 0x7128c
4290#define _SPRB_SIZE 0x71290
4291#define _SPRB_KEYVAL 0x71294
4292#define _SPRB_KEYMSK 0x71298
4293#define _SPRB_SURF 0x7129c
4294#define _SPRB_KEYMAX 0x712a0
4295#define _SPRB_TILEOFF 0x712a4
c54173a8 4296#define _SPRB_OFFSET 0x712a4
32ae46bf 4297#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4298#define _SPRB_SCALE 0x71304
4299#define _SPRB_GAMC 0x71400
4300
4301#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4302#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4303#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4304#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4305#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4306#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4307#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4308#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4309#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4310#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4311#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4312#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4313#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4314#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4315
921c3b67 4316#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4317#define SP_ENABLE (1<<31)
4ea67bc7 4318#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4319#define SP_PIXFORMAT_MASK (0xf<<26)
4320#define SP_FORMAT_YUV422 (0<<26)
4321#define SP_FORMAT_BGR565 (5<<26)
4322#define SP_FORMAT_BGRX8888 (6<<26)
4323#define SP_FORMAT_BGRA8888 (7<<26)
4324#define SP_FORMAT_RGBX1010102 (8<<26)
4325#define SP_FORMAT_RGBA1010102 (9<<26)
4326#define SP_FORMAT_RGBX8888 (0xe<<26)
4327#define SP_FORMAT_RGBA8888 (0xf<<26)
4328#define SP_SOURCE_KEY (1<<22)
4329#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4330#define SP_YUV_ORDER_YUYV (0<<16)
4331#define SP_YUV_ORDER_UYVY (1<<16)
4332#define SP_YUV_ORDER_YVYU (2<<16)
4333#define SP_YUV_ORDER_VYUY (3<<16)
4334#define SP_TILED (1<<10)
921c3b67
VS
4335#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4336#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4337#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4338#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4339#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4340#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4341#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4342#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4343#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4344#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4345#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4346
4347#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4348#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4349#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4350#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4351#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4352#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4353#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4354#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4355#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4356#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4357#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4358#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4359
4360#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4361#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4362#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4363#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4364#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4365#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4366#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4367#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4368#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4369#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4370#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4371#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4372
585fb111
JB
4373/* VBIOS regs */
4374#define VGACNTRL 0x71400
4375# define VGA_DISP_DISABLE (1 << 31)
4376# define VGA_2X_MODE (1 << 30)
4377# define VGA_PIPE_B_SELECT (1 << 29)
4378
766aa1c4
VS
4379#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4380
f2b115e6 4381/* Ironlake */
b9055052
ZW
4382
4383#define CPU_VGACNTRL 0x41000
4384
4385#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4386#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4387#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4388#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4389#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4390#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4391#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4392#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4393#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4394
4395/* refresh rate hardware control */
4396#define RR_HW_CTL 0x45300
4397#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4398#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4399
4400#define FDI_PLL_BIOS_0 0x46000
021357ac 4401#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4402#define FDI_PLL_BIOS_1 0x46004
4403#define FDI_PLL_BIOS_2 0x46008
4404#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4405#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4406#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4407
8956c8bb
EA
4408#define PCH_3DCGDIS0 0x46020
4409# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4410# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4411
06f37751
EA
4412#define PCH_3DCGDIS1 0x46024
4413# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4414
b9055052
ZW
4415#define FDI_PLL_FREQ_CTL 0x46030
4416#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4417#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4418#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4419
4420
a57c774a 4421#define _PIPEA_DATA_M1 0x60030
5eddb70b 4422#define PIPE_DATA_M1_OFFSET 0
a57c774a 4423#define _PIPEA_DATA_N1 0x60034
5eddb70b 4424#define PIPE_DATA_N1_OFFSET 0
b9055052 4425
a57c774a 4426#define _PIPEA_DATA_M2 0x60038
5eddb70b 4427#define PIPE_DATA_M2_OFFSET 0
a57c774a 4428#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4429#define PIPE_DATA_N2_OFFSET 0
b9055052 4430
a57c774a 4431#define _PIPEA_LINK_M1 0x60040
5eddb70b 4432#define PIPE_LINK_M1_OFFSET 0
a57c774a 4433#define _PIPEA_LINK_N1 0x60044
5eddb70b 4434#define PIPE_LINK_N1_OFFSET 0
b9055052 4435
a57c774a 4436#define _PIPEA_LINK_M2 0x60048
5eddb70b 4437#define PIPE_LINK_M2_OFFSET 0
a57c774a 4438#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4439#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4440
4441/* PIPEB timing regs are same start from 0x61000 */
4442
a57c774a
AK
4443#define _PIPEB_DATA_M1 0x61030
4444#define _PIPEB_DATA_N1 0x61034
4445#define _PIPEB_DATA_M2 0x61038
4446#define _PIPEB_DATA_N2 0x6103c
4447#define _PIPEB_LINK_M1 0x61040
4448#define _PIPEB_LINK_N1 0x61044
4449#define _PIPEB_LINK_M2 0x61048
4450#define _PIPEB_LINK_N2 0x6104c
4451
4452#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4453#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4454#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4455#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4456#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4457#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4458#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4459#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4460
4461/* CPU panel fitter */
9db4a9c7
JB
4462/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4463#define _PFA_CTL_1 0x68080
4464#define _PFB_CTL_1 0x68880
b9055052 4465#define PF_ENABLE (1<<31)
13888d78
PZ
4466#define PF_PIPE_SEL_MASK_IVB (3<<29)
4467#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4468#define PF_FILTER_MASK (3<<23)
4469#define PF_FILTER_PROGRAMMED (0<<23)
4470#define PF_FILTER_MED_3x3 (1<<23)
4471#define PF_FILTER_EDGE_ENHANCE (2<<23)
4472#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4473#define _PFA_WIN_SZ 0x68074
4474#define _PFB_WIN_SZ 0x68874
4475#define _PFA_WIN_POS 0x68070
4476#define _PFB_WIN_POS 0x68870
4477#define _PFA_VSCALE 0x68084
4478#define _PFB_VSCALE 0x68884
4479#define _PFA_HSCALE 0x68090
4480#define _PFB_HSCALE 0x68890
4481
4482#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4483#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4484#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4485#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4486#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4487
4488/* legacy palette */
9db4a9c7
JB
4489#define _LGC_PALETTE_A 0x4a000
4490#define _LGC_PALETTE_B 0x4a800
4491#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4492
42db64ef
PZ
4493#define _GAMMA_MODE_A 0x4a480
4494#define _GAMMA_MODE_B 0x4ac80
4495#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4496#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4497#define GAMMA_MODE_MODE_8BIT (0 << 0)
4498#define GAMMA_MODE_MODE_10BIT (1 << 0)
4499#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4500#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4501
b9055052
ZW
4502/* interrupts */
4503#define DE_MASTER_IRQ_CONTROL (1 << 31)
4504#define DE_SPRITEB_FLIP_DONE (1 << 29)
4505#define DE_SPRITEA_FLIP_DONE (1 << 28)
4506#define DE_PLANEB_FLIP_DONE (1 << 27)
4507#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4508#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4509#define DE_PCU_EVENT (1 << 25)
4510#define DE_GTT_FAULT (1 << 24)
4511#define DE_POISON (1 << 23)
4512#define DE_PERFORM_COUNTER (1 << 22)
4513#define DE_PCH_EVENT (1 << 21)
4514#define DE_AUX_CHANNEL_A (1 << 20)
4515#define DE_DP_A_HOTPLUG (1 << 19)
4516#define DE_GSE (1 << 18)
4517#define DE_PIPEB_VBLANK (1 << 15)
4518#define DE_PIPEB_EVEN_FIELD (1 << 14)
4519#define DE_PIPEB_ODD_FIELD (1 << 13)
4520#define DE_PIPEB_LINE_COMPARE (1 << 12)
4521#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4522#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4523#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4524#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4525#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4526#define DE_PIPEA_EVEN_FIELD (1 << 6)
4527#define DE_PIPEA_ODD_FIELD (1 << 5)
4528#define DE_PIPEA_LINE_COMPARE (1 << 4)
4529#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4530#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4531#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4532#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4533#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4534
b1f14ad0 4535/* More Ivybridge lolz */
8664281b 4536#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4537#define DE_GSE_IVB (1<<29)
4538#define DE_PCH_EVENT_IVB (1<<28)
4539#define DE_DP_A_HOTPLUG_IVB (1<<27)
4540#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4541#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4542#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4543#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4544#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4545#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4546#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4547#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4548#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4549#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4550#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4551#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4552
7eea1ddf
JB
4553#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4554#define MASTER_INTERRUPT_ENABLE (1<<31)
4555
b9055052
ZW
4556#define DEISR 0x44000
4557#define DEIMR 0x44004
4558#define DEIIR 0x44008
4559#define DEIER 0x4400c
4560
b9055052
ZW
4561#define GTISR 0x44010
4562#define GTIMR 0x44014
4563#define GTIIR 0x44018
4564#define GTIER 0x4401c
4565
abd58f01
BW
4566#define GEN8_MASTER_IRQ 0x44200
4567#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4568#define GEN8_PCU_IRQ (1<<30)
4569#define GEN8_DE_PCH_IRQ (1<<23)
4570#define GEN8_DE_MISC_IRQ (1<<22)
4571#define GEN8_DE_PORT_IRQ (1<<20)
4572#define GEN8_DE_PIPE_C_IRQ (1<<18)
4573#define GEN8_DE_PIPE_B_IRQ (1<<17)
4574#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4575#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4576#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4577#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4578#define GEN8_GT_VCS2_IRQ (1<<3)
4579#define GEN8_GT_VCS1_IRQ (1<<2)
4580#define GEN8_GT_BCS_IRQ (1<<1)
4581#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4582
4583#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4584#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4585#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4586#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4587
4588#define GEN8_BCS_IRQ_SHIFT 16
4589#define GEN8_RCS_IRQ_SHIFT 0
4590#define GEN8_VCS2_IRQ_SHIFT 16
4591#define GEN8_VCS1_IRQ_SHIFT 0
4592#define GEN8_VECS_IRQ_SHIFT 0
4593
4594#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4595#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4596#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4597#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4598#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4599#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4600#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4601#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4602#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4603#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4604#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4605#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4606#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4607#define GEN8_PIPE_VSYNC (1 << 1)
4608#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4609#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4610 (GEN8_PIPE_CURSOR_FAULT | \
4611 GEN8_PIPE_SPRITE_FAULT | \
4612 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4613
4614#define GEN8_DE_PORT_ISR 0x44440
4615#define GEN8_DE_PORT_IMR 0x44444
4616#define GEN8_DE_PORT_IIR 0x44448
4617#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4618#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4619#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4620
4621#define GEN8_DE_MISC_ISR 0x44460
4622#define GEN8_DE_MISC_IMR 0x44464
4623#define GEN8_DE_MISC_IIR 0x44468
4624#define GEN8_DE_MISC_IER 0x4446c
4625#define GEN8_DE_MISC_GSE (1 << 27)
4626
4627#define GEN8_PCU_ISR 0x444e0
4628#define GEN8_PCU_IMR 0x444e4
4629#define GEN8_PCU_IIR 0x444e8
4630#define GEN8_PCU_IER 0x444ec
4631
7f8a8569 4632#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4633/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4634#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4635#define ILK_DPARB_GATE (1<<22)
4636#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4637#define FUSE_STRAP 0x42014
4638#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4639#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4640#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4641#define ILK_HDCP_DISABLE (1 << 25)
4642#define ILK_eDP_A_DISABLE (1 << 24)
4643#define HSW_CDCLK_LIMIT (1 << 24)
4644#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4645
4646#define ILK_DSPCLK_GATE_D 0x42020
4647#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4648#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4649#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4650#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4651#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4652
116ac8d2
EA
4653#define IVB_CHICKEN3 0x4200c
4654# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4655# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4656
90a88643 4657#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4658#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4659#define FORCE_ARB_IDLE_PLANES (1 << 14)
4660
fe4ab3ce
BW
4661#define _CHICKEN_PIPESL_1_A 0x420b0
4662#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4663#define HSW_FBCQ_DIS (1 << 22)
4664#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4665#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4666
553bd149
ZW
4667#define DISP_ARB_CTL 0x45000
4668#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4669#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4670#define DISP_ARB_CTL2 0x45004
4671#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4672#define GEN7_MSG_CTL 0x45010
4673#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4674#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4675#define HSW_NDE_RSTWRN_OPT 0x46408
4676#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4677
e4e0c058 4678/* GEN7 chicken */
d71de14d
KG
4679#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4680# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4681#define COMMON_SLICE_CHICKEN2 0x7014
4682# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4683
031994ee
VS
4684#define GEN7_L3SQCREG1 0xB010
4685#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4686
e4e0c058 4687#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4688#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4689#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
4690#define GEN7_L3CNTLREG2 0xB020
4691#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
4692
4693#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4694#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4695
61939d97
JB
4696#define GEN7_L3SQCREG4 0xb034
4697#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4698
63801f21
BW
4699/* GEN8 chicken */
4700#define HDC_CHICKEN0 0x7300
4701#define HDC_FORCE_NON_COHERENT (1<<4)
4702
db099c8f
ED
4703/* WaCatErrorRejectionIssue */
4704#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4705#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4706
f3fc4884
FJ
4707#define HSW_SCRATCH1 0xb038
4708#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4709
b9055052
ZW
4710/* PCH */
4711
23e81d69 4712/* south display engine interrupt: IBX */
776ad806
JB
4713#define SDE_AUDIO_POWER_D (1 << 27)
4714#define SDE_AUDIO_POWER_C (1 << 26)
4715#define SDE_AUDIO_POWER_B (1 << 25)
4716#define SDE_AUDIO_POWER_SHIFT (25)
4717#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4718#define SDE_GMBUS (1 << 24)
4719#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4720#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4721#define SDE_AUDIO_HDCP_MASK (3 << 22)
4722#define SDE_AUDIO_TRANSB (1 << 21)
4723#define SDE_AUDIO_TRANSA (1 << 20)
4724#define SDE_AUDIO_TRANS_MASK (3 << 20)
4725#define SDE_POISON (1 << 19)
4726/* 18 reserved */
4727#define SDE_FDI_RXB (1 << 17)
4728#define SDE_FDI_RXA (1 << 16)
4729#define SDE_FDI_MASK (3 << 16)
4730#define SDE_AUXD (1 << 15)
4731#define SDE_AUXC (1 << 14)
4732#define SDE_AUXB (1 << 13)
4733#define SDE_AUX_MASK (7 << 13)
4734/* 12 reserved */
b9055052
ZW
4735#define SDE_CRT_HOTPLUG (1 << 11)
4736#define SDE_PORTD_HOTPLUG (1 << 10)
4737#define SDE_PORTC_HOTPLUG (1 << 9)
4738#define SDE_PORTB_HOTPLUG (1 << 8)
4739#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4740#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4741 SDE_SDVOB_HOTPLUG | \
4742 SDE_PORTB_HOTPLUG | \
4743 SDE_PORTC_HOTPLUG | \
4744 SDE_PORTD_HOTPLUG)
776ad806
JB
4745#define SDE_TRANSB_CRC_DONE (1 << 5)
4746#define SDE_TRANSB_CRC_ERR (1 << 4)
4747#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4748#define SDE_TRANSA_CRC_DONE (1 << 2)
4749#define SDE_TRANSA_CRC_ERR (1 << 1)
4750#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4751#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4752
4753/* south display engine interrupt: CPT/PPT */
4754#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4755#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4756#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4757#define SDE_AUDIO_POWER_SHIFT_CPT 29
4758#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4759#define SDE_AUXD_CPT (1 << 27)
4760#define SDE_AUXC_CPT (1 << 26)
4761#define SDE_AUXB_CPT (1 << 25)
4762#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4763#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4764#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4765#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4766#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4767#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4768#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4769 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4770 SDE_PORTD_HOTPLUG_CPT | \
4771 SDE_PORTC_HOTPLUG_CPT | \
4772 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4773#define SDE_GMBUS_CPT (1 << 17)
8664281b 4774#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4775#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4776#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4777#define SDE_FDI_RXC_CPT (1 << 8)
4778#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4779#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4780#define SDE_FDI_RXB_CPT (1 << 4)
4781#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4782#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4783#define SDE_FDI_RXA_CPT (1 << 0)
4784#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4785 SDE_AUDIO_CP_REQ_B_CPT | \
4786 SDE_AUDIO_CP_REQ_A_CPT)
4787#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4788 SDE_AUDIO_CP_CHG_B_CPT | \
4789 SDE_AUDIO_CP_CHG_A_CPT)
4790#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4791 SDE_FDI_RXB_CPT | \
4792 SDE_FDI_RXA_CPT)
b9055052
ZW
4793
4794#define SDEISR 0xc4000
4795#define SDEIMR 0xc4004
4796#define SDEIIR 0xc4008
4797#define SDEIER 0xc400c
4798
8664281b 4799#define SERR_INT 0xc4040
de032bf4 4800#define SERR_INT_POISON (1<<31)
8664281b
PZ
4801#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4802#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4803#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4804#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4805
b9055052 4806/* digital port hotplug */
7fe0b973 4807#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4808#define PORTD_HOTPLUG_ENABLE (1 << 20)
4809#define PORTD_PULSE_DURATION_2ms (0)
4810#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4811#define PORTD_PULSE_DURATION_6ms (2 << 18)
4812#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4813#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4814#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4815#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4816#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4817#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4818#define PORTC_HOTPLUG_ENABLE (1 << 12)
4819#define PORTC_PULSE_DURATION_2ms (0)
4820#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4821#define PORTC_PULSE_DURATION_6ms (2 << 10)
4822#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4823#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4824#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4825#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4826#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4827#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4828#define PORTB_HOTPLUG_ENABLE (1 << 4)
4829#define PORTB_PULSE_DURATION_2ms (0)
4830#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4831#define PORTB_PULSE_DURATION_6ms (2 << 2)
4832#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4833#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4834#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4835#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4836#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4837#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4838
4839#define PCH_GPIOA 0xc5010
4840#define PCH_GPIOB 0xc5014
4841#define PCH_GPIOC 0xc5018
4842#define PCH_GPIOD 0xc501c
4843#define PCH_GPIOE 0xc5020
4844#define PCH_GPIOF 0xc5024
4845
f0217c42
EA
4846#define PCH_GMBUS0 0xc5100
4847#define PCH_GMBUS1 0xc5104
4848#define PCH_GMBUS2 0xc5108
4849#define PCH_GMBUS3 0xc510c
4850#define PCH_GMBUS4 0xc5110
4851#define PCH_GMBUS5 0xc5120
4852
9db4a9c7
JB
4853#define _PCH_DPLL_A 0xc6014
4854#define _PCH_DPLL_B 0xc6018
e9a632a5 4855#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4856
9db4a9c7 4857#define _PCH_FPA0 0xc6040
c1858123 4858#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4859#define _PCH_FPA1 0xc6044
4860#define _PCH_FPB0 0xc6048
4861#define _PCH_FPB1 0xc604c
e9a632a5
DV
4862#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4863#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4864
4865#define PCH_DPLL_TEST 0xc606c
4866
4867#define PCH_DREF_CONTROL 0xC6200
4868#define DREF_CONTROL_MASK 0x7fc3
4869#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4870#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4871#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4872#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4873#define DREF_SSC_SOURCE_DISABLE (0<<11)
4874#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4875#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4876#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4877#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4878#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4879#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4880#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4881#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4882#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4883#define DREF_SSC4_DOWNSPREAD (0<<6)
4884#define DREF_SSC4_CENTERSPREAD (1<<6)
4885#define DREF_SSC1_DISABLE (0<<1)
4886#define DREF_SSC1_ENABLE (1<<1)
4887#define DREF_SSC4_DISABLE (0)
4888#define DREF_SSC4_ENABLE (1)
4889
4890#define PCH_RAWCLK_FREQ 0xc6204
4891#define FDL_TP1_TIMER_SHIFT 12
4892#define FDL_TP1_TIMER_MASK (3<<12)
4893#define FDL_TP2_TIMER_SHIFT 10
4894#define FDL_TP2_TIMER_MASK (3<<10)
4895#define RAWCLK_FREQ_MASK 0x3ff
4896
4897#define PCH_DPLL_TMR_CFG 0xc6208
4898
4899#define PCH_SSC4_PARMS 0xc6210
4900#define PCH_SSC4_AUX_PARMS 0xc6214
4901
8db9d77b 4902#define PCH_DPLL_SEL 0xc7000
11887397
DV
4903#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4904#define TRANS_DPLLA_SEL(pipe) 0
4905#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4906
b9055052
ZW
4907/* transcoder */
4908
275f01b2
DV
4909#define _PCH_TRANS_HTOTAL_A 0xe0000
4910#define TRANS_HTOTAL_SHIFT 16
4911#define TRANS_HACTIVE_SHIFT 0
4912#define _PCH_TRANS_HBLANK_A 0xe0004
4913#define TRANS_HBLANK_END_SHIFT 16
4914#define TRANS_HBLANK_START_SHIFT 0
4915#define _PCH_TRANS_HSYNC_A 0xe0008
4916#define TRANS_HSYNC_END_SHIFT 16
4917#define TRANS_HSYNC_START_SHIFT 0
4918#define _PCH_TRANS_VTOTAL_A 0xe000c
4919#define TRANS_VTOTAL_SHIFT 16
4920#define TRANS_VACTIVE_SHIFT 0
4921#define _PCH_TRANS_VBLANK_A 0xe0010
4922#define TRANS_VBLANK_END_SHIFT 16
4923#define TRANS_VBLANK_START_SHIFT 0
4924#define _PCH_TRANS_VSYNC_A 0xe0014
4925#define TRANS_VSYNC_END_SHIFT 16
4926#define TRANS_VSYNC_START_SHIFT 0
4927#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4928
e3b95f1e
DV
4929#define _PCH_TRANSA_DATA_M1 0xe0030
4930#define _PCH_TRANSA_DATA_N1 0xe0034
4931#define _PCH_TRANSA_DATA_M2 0xe0038
4932#define _PCH_TRANSA_DATA_N2 0xe003c
4933#define _PCH_TRANSA_LINK_M1 0xe0040
4934#define _PCH_TRANSA_LINK_N1 0xe0044
4935#define _PCH_TRANSA_LINK_M2 0xe0048
4936#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4937
2dcbc34d 4938/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
4939#define _VIDEO_DIP_CTL_A 0xe0200
4940#define _VIDEO_DIP_DATA_A 0xe0208
4941#define _VIDEO_DIP_GCP_A 0xe0210
4942
4943#define _VIDEO_DIP_CTL_B 0xe1200
4944#define _VIDEO_DIP_DATA_B 0xe1208
4945#define _VIDEO_DIP_GCP_B 0xe1210
4946
4947#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4948#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4949#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4950
2dcbc34d 4951/* Per-transcoder DIP controls (VLV) */
b906487c
VS
4952#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4953#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4954#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4955
b906487c
VS
4956#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4957#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4958#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 4959
2dcbc34d
VS
4960#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
4961#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
4962#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
4963
90b107c8 4964#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
4965 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
4966 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 4967#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
4968 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
4969 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 4970#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
4971 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
4972 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 4973
8c5f5f7c
ED
4974/* Haswell DIP controls */
4975#define HSW_VIDEO_DIP_CTL_A 0x60200
4976#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4977#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4978#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4979#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4980#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4981#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4982#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4983#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4984#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4985#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4986#define HSW_VIDEO_DIP_GCP_A 0x60210
4987
4988#define HSW_VIDEO_DIP_CTL_B 0x61200
4989#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4990#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4991#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4992#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4993#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4994#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4995#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4996#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4997#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4998#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4999#define HSW_VIDEO_DIP_GCP_B 0x61210
5000
7d9bcebe 5001#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5002 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5003#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5004 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5005#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5006 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5007#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5008 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5009#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5010 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5011#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5012 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5013
3f51e471
RV
5014#define HSW_STEREO_3D_CTL_A 0x70020
5015#define S3D_ENABLE (1<<31)
5016#define HSW_STEREO_3D_CTL_B 0x71020
5017
5018#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5019 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5020
275f01b2
DV
5021#define _PCH_TRANS_HTOTAL_B 0xe1000
5022#define _PCH_TRANS_HBLANK_B 0xe1004
5023#define _PCH_TRANS_HSYNC_B 0xe1008
5024#define _PCH_TRANS_VTOTAL_B 0xe100c
5025#define _PCH_TRANS_VBLANK_B 0xe1010
5026#define _PCH_TRANS_VSYNC_B 0xe1014
5027#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5028
5029#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5030#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5031#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5032#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5033#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5034#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5035#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5036 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5037
e3b95f1e
DV
5038#define _PCH_TRANSB_DATA_M1 0xe1030
5039#define _PCH_TRANSB_DATA_N1 0xe1034
5040#define _PCH_TRANSB_DATA_M2 0xe1038
5041#define _PCH_TRANSB_DATA_N2 0xe103c
5042#define _PCH_TRANSB_LINK_M1 0xe1040
5043#define _PCH_TRANSB_LINK_N1 0xe1044
5044#define _PCH_TRANSB_LINK_M2 0xe1048
5045#define _PCH_TRANSB_LINK_N2 0xe104c
5046
5047#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5048#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5049#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5050#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5051#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5052#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5053#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5054#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5055
ab9412ba
DV
5056#define _PCH_TRANSACONF 0xf0008
5057#define _PCH_TRANSBCONF 0xf1008
5058#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5059#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5060#define TRANS_DISABLE (0<<31)
5061#define TRANS_ENABLE (1<<31)
5062#define TRANS_STATE_MASK (1<<30)
5063#define TRANS_STATE_DISABLE (0<<30)
5064#define TRANS_STATE_ENABLE (1<<30)
5065#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5066#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5067#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5068#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5069#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5070#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5071#define TRANS_INTERLACED (3<<21)
7c26e5c6 5072#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5073#define TRANS_8BPC (0<<5)
5074#define TRANS_10BPC (1<<5)
5075#define TRANS_6BPC (2<<5)
5076#define TRANS_12BPC (3<<5)
5077
ce40141f
DV
5078#define _TRANSA_CHICKEN1 0xf0060
5079#define _TRANSB_CHICKEN1 0xf1060
5080#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5081#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5082#define _TRANSA_CHICKEN2 0xf0064
5083#define _TRANSB_CHICKEN2 0xf1064
5084#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5085#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5086#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5087#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5088#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5089#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5090
291427f5
JB
5091#define SOUTH_CHICKEN1 0xc2000
5092#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5093#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5094#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5095#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5096#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5097#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5098#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5099#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5100#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5101
9db4a9c7
JB
5102#define _FDI_RXA_CHICKEN 0xc200c
5103#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5104#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5105#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5106#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5107
382b0936 5108#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5109#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5110#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5111#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5112#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5113
b9055052 5114/* CPU: FDI_TX */
9db4a9c7
JB
5115#define _FDI_TXA_CTL 0x60100
5116#define _FDI_TXB_CTL 0x61100
5117#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5118#define FDI_TX_DISABLE (0<<31)
5119#define FDI_TX_ENABLE (1<<31)
5120#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5121#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5122#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5123#define FDI_LINK_TRAIN_NONE (3<<28)
5124#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5125#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5126#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5127#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5128#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5129#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5130#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5131#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5132/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5133 SNB has different settings. */
5134/* SNB A-stepping */
5135#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5136#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5137#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5138#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5139/* SNB B-stepping */
5140#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5141#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5142#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5143#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5144#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5145#define FDI_DP_PORT_WIDTH_SHIFT 19
5146#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5147#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5148#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5149/* Ironlake: hardwired to 1 */
b9055052 5150#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5151
5152/* Ivybridge has different bits for lolz */
5153#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5154#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5155#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5156#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5157
b9055052 5158/* both Tx and Rx */
c4f9c4c2 5159#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5160#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5161#define FDI_SCRAMBLING_ENABLE (0<<7)
5162#define FDI_SCRAMBLING_DISABLE (1<<7)
5163
5164/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5165#define _FDI_RXA_CTL 0xf000c
5166#define _FDI_RXB_CTL 0xf100c
5167#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5168#define FDI_RX_ENABLE (1<<31)
b9055052 5169/* train, dp width same as FDI_TX */
357555c0
JB
5170#define FDI_FS_ERRC_ENABLE (1<<27)
5171#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5172#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5173#define FDI_8BPC (0<<16)
5174#define FDI_10BPC (1<<16)
5175#define FDI_6BPC (2<<16)
5176#define FDI_12BPC (3<<16)
3e68320e 5177#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5178#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5179#define FDI_RX_PLL_ENABLE (1<<13)
5180#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5181#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5182#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5183#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5184#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5185#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5186/* CPT */
5187#define FDI_AUTO_TRAINING (1<<10)
5188#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5189#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5190#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5191#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5192#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5193
04945641
PZ
5194#define _FDI_RXA_MISC 0xf0010
5195#define _FDI_RXB_MISC 0xf1010
5196#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5197#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5198#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5199#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5200#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5201#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5202#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5203#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5204
9db4a9c7
JB
5205#define _FDI_RXA_TUSIZE1 0xf0030
5206#define _FDI_RXA_TUSIZE2 0xf0038
5207#define _FDI_RXB_TUSIZE1 0xf1030
5208#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5209#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5210#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5211
5212/* FDI_RX interrupt register format */
5213#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5214#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5215#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5216#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5217#define FDI_RX_FS_CODE_ERR (1<<6)
5218#define FDI_RX_FE_CODE_ERR (1<<5)
5219#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5220#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5221#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5222#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5223#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5224
9db4a9c7
JB
5225#define _FDI_RXA_IIR 0xf0014
5226#define _FDI_RXA_IMR 0xf0018
5227#define _FDI_RXB_IIR 0xf1014
5228#define _FDI_RXB_IMR 0xf1018
5229#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5230#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5231
5232#define FDI_PLL_CTL_1 0xfe000
5233#define FDI_PLL_CTL_2 0xfe004
5234
b9055052
ZW
5235#define PCH_LVDS 0xe1180
5236#define LVDS_DETECTED (1 << 1)
5237
98364379 5238/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5239#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5240#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5241#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
5242#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5243#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
5244#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5245#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5246
5247#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5248#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5249#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5250#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5251#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5252
453c5420
JB
5253#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5254#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5255#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5256 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5257#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5258 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5259#define VLV_PIPE_PP_DIVISOR(pipe) \
5260 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5261
b9055052
ZW
5262#define PCH_PP_STATUS 0xc7200
5263#define PCH_PP_CONTROL 0xc7204
4a655f04 5264#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5265#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5266#define EDP_FORCE_VDD (1 << 3)
5267#define EDP_BLC_ENABLE (1 << 2)
5268#define PANEL_POWER_RESET (1 << 1)
5269#define PANEL_POWER_OFF (0 << 0)
5270#define PANEL_POWER_ON (1 << 0)
5271#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5272#define PANEL_PORT_SELECT_MASK (3 << 30)
5273#define PANEL_PORT_SELECT_LVDS (0 << 30)
5274#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5275#define PANEL_PORT_SELECT_DPC (2 << 30)
5276#define PANEL_PORT_SELECT_DPD (3 << 30)
5277#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5278#define PANEL_POWER_UP_DELAY_SHIFT 16
5279#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5280#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5281
b9055052 5282#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5283#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5284#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5285#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5286#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5287
b9055052 5288#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5289#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5290#define PP_REFERENCE_DIVIDER_SHIFT 8
5291#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5292#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5293
5eb08b69
ZW
5294#define PCH_DP_B 0xe4100
5295#define PCH_DPB_AUX_CH_CTL 0xe4110
5296#define PCH_DPB_AUX_CH_DATA1 0xe4114
5297#define PCH_DPB_AUX_CH_DATA2 0xe4118
5298#define PCH_DPB_AUX_CH_DATA3 0xe411c
5299#define PCH_DPB_AUX_CH_DATA4 0xe4120
5300#define PCH_DPB_AUX_CH_DATA5 0xe4124
5301
5302#define PCH_DP_C 0xe4200
5303#define PCH_DPC_AUX_CH_CTL 0xe4210
5304#define PCH_DPC_AUX_CH_DATA1 0xe4214
5305#define PCH_DPC_AUX_CH_DATA2 0xe4218
5306#define PCH_DPC_AUX_CH_DATA3 0xe421c
5307#define PCH_DPC_AUX_CH_DATA4 0xe4220
5308#define PCH_DPC_AUX_CH_DATA5 0xe4224
5309
5310#define PCH_DP_D 0xe4300
5311#define PCH_DPD_AUX_CH_CTL 0xe4310
5312#define PCH_DPD_AUX_CH_DATA1 0xe4314
5313#define PCH_DPD_AUX_CH_DATA2 0xe4318
5314#define PCH_DPD_AUX_CH_DATA3 0xe431c
5315#define PCH_DPD_AUX_CH_DATA4 0xe4320
5316#define PCH_DPD_AUX_CH_DATA5 0xe4324
5317
8db9d77b
ZW
5318/* CPT */
5319#define PORT_TRANS_A_SEL_CPT 0
5320#define PORT_TRANS_B_SEL_CPT (1<<29)
5321#define PORT_TRANS_C_SEL_CPT (2<<29)
5322#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5323#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5324#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5325#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5326#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5327#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5328
5329#define TRANS_DP_CTL_A 0xe0300
5330#define TRANS_DP_CTL_B 0xe1300
5331#define TRANS_DP_CTL_C 0xe2300
23670b32 5332#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5333#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5334#define TRANS_DP_PORT_SEL_B (0<<29)
5335#define TRANS_DP_PORT_SEL_C (1<<29)
5336#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5337#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5338#define TRANS_DP_PORT_SEL_MASK (3<<29)
5339#define TRANS_DP_AUDIO_ONLY (1<<26)
5340#define TRANS_DP_ENH_FRAMING (1<<18)
5341#define TRANS_DP_8BPC (0<<9)
5342#define TRANS_DP_10BPC (1<<9)
5343#define TRANS_DP_6BPC (2<<9)
5344#define TRANS_DP_12BPC (3<<9)
220cad3c 5345#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5346#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5347#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5348#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5349#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5350#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5351
5352/* SNB eDP training params */
5353/* SNB A-stepping */
5354#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5355#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5356#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5357#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5358/* SNB B-stepping */
3c5a62b5
YL
5359#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5360#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5361#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5362#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5363#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5364#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5365
1a2eb460
KP
5366/* IVB */
5367#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5368#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5369#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5370#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5371#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5372#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5373#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5374
5375/* legacy values */
5376#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5377#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5378#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5379#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5380#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5381
5382#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5383
9e72b46c
ID
5384#define VLV_PMWGICZ 0x1300a4
5385
cae5852d 5386#define FORCEWAKE 0xA18C
575155a9
JB
5387#define FORCEWAKE_VLV 0x1300b0
5388#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5389#define FORCEWAKE_MEDIA_VLV 0x1300b8
5390#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5391#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5392#define FORCEWAKE_ACK 0x130090
d62b4892 5393#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5394#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5395#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5396#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5397
d62b4892 5398#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5399#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5400#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5401#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5402#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
31685c25 5403#define VLV_GTLC_SURVIVABILITY_REG 0x130098
8d715f00 5404#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5405#define FORCEWAKE_KERNEL 0x1
5406#define FORCEWAKE_USER 0x2
8d715f00
KP
5407#define FORCEWAKE_MT_ACK 0x130040
5408#define ECOBUS 0xa180
5409#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5410#define VLV_SPAREG2H 0xA194
8fd26859 5411
dd202c6d 5412#define GTFIFODBG 0x120000
90f256b5
VS
5413#define GT_FIFO_SBDROPERR (1<<6)
5414#define GT_FIFO_BLOBDROPERR (1<<5)
5415#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5416#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5417#define GT_FIFO_OVFERR (1<<2)
5418#define GT_FIFO_IAWRERR (1<<1)
5419#define GT_FIFO_IARDERR (1<<0)
5420
46520e2b
VS
5421#define GTFIFOCTL 0x120008
5422#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5423#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5424
05e21cc4
BW
5425#define HSW_IDICR 0x9008
5426#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5427#define HSW_EDRAM_PRESENT 0x120010
5428
80e829fa 5429#define GEN6_UCGCTL1 0x9400
e4443e45 5430# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5431# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5432# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5433
406478dc 5434#define GEN6_UCGCTL2 0x9404
0f846f81 5435# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5436# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5437# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5438# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5439# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5440
9e72b46c
ID
5441#define GEN6_UCGCTL3 0x9408
5442
e3f33d46
JB
5443#define GEN7_UCGCTL4 0x940c
5444#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5445
9e72b46c
ID
5446#define GEN6_RCGCTL1 0x9410
5447#define GEN6_RCGCTL2 0x9414
5448#define GEN6_RSTCTL 0x9420
5449
4f1ca9e9
VS
5450#define GEN8_UCGCTL6 0x9430
5451#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5452
9e72b46c 5453#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5454#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5455#define GEN6_TURBO_DISABLE (1<<31)
5456#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5457#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5458#define GEN6_OFFSET(x) ((x)<<19)
5459#define GEN6_AGGRESSIVE_TURBO (0<<15)
5460#define GEN6_RC_VIDEO_FREQ 0xA00C
5461#define GEN6_RC_CONTROL 0xA090
5462#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5463#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5464#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5465#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5466#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5467#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5468#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5469#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5470#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5471#define GEN6_RP_DOWN_TIMEOUT 0xA010
5472#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5473#define GEN6_RPSTAT1 0xA01C
ccab5c82 5474#define GEN6_CAGF_SHIFT 8
f82855d3 5475#define HSW_CAGF_SHIFT 7
ccab5c82 5476#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5477#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5478#define GEN6_RP_CONTROL 0xA024
5479#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5480#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5481#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5482#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5483#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5484#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5485#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5486#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5487#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5488#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5489#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5490#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5491#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5492#define GEN6_RP_UP_THRESHOLD 0xA02C
5493#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5494#define GEN6_RP_CUR_UP_EI 0xA050
5495#define GEN6_CURICONT_MASK 0xffffff
5496#define GEN6_RP_CUR_UP 0xA054
5497#define GEN6_CURBSYTAVG_MASK 0xffffff
5498#define GEN6_RP_PREV_UP 0xA058
5499#define GEN6_RP_CUR_DOWN_EI 0xA05C
5500#define GEN6_CURIAVG_MASK 0xffffff
5501#define GEN6_RP_CUR_DOWN 0xA060
5502#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5503#define GEN6_RP_UP_EI 0xA068
5504#define GEN6_RP_DOWN_EI 0xA06C
5505#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5506#define GEN6_RPDEUHWTC 0xA080
5507#define GEN6_RPDEUC 0xA084
5508#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5509#define GEN6_RC_STATE 0xA094
5510#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5511#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5512#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5513#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5514#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5515#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5516#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5517#define GEN6_RC1e_THRESHOLD 0xA0B4
5518#define GEN6_RC6_THRESHOLD 0xA0B8
5519#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5520#define VLV_RCEDATA 0xA0BC
8fd26859 5521#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5522#define GEN6_PMINTRMSK 0xA168
baccd458 5523#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5524#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5525
5526#define GEN6_PMISR 0x44020
4912d041 5527#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5528#define GEN6_PMIIR 0x44028
5529#define GEN6_PMIER 0x4402C
5530#define GEN6_PM_MBOX_EVENT (1<<25)
5531#define GEN6_PM_THERMAL_EVENT (1<<24)
5532#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5533#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5534#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5535#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5536#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5537#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5538 GEN6_PM_RP_DOWN_THRESHOLD | \
5539 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5540
9e72b46c
ID
5541#define GEN7_GT_SCRATCH_BASE 0x4F100
5542#define GEN7_GT_SCRATCH_REG_NUM 8
5543
76c3552f
D
5544#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5545#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5546#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5547
cce66a28 5548#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5549#define VLV_COUNTER_CONTROL 0x138104
5550#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
5551#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5552#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
5553#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5554#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5555#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5556#define VLV_GT_RENDER_RC6 0x138108
5557#define VLV_GT_MEDIA_RC6 0x13810C
5558
cce66a28
BW
5559#define GEN6_GT_GFX_RC6p 0x13810C
5560#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
5561#define VLV_RENDER_C0_COUNT_REG 0x138118
5562#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 5563
8fd26859
CW
5564#define GEN6_PCODE_MAILBOX 0x138124
5565#define GEN6_PCODE_READY (1<<31)
a6044e23 5566#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5567#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5568#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5569#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5570#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5571#define GEN6_PCODE_READ_D_COMP 0x10
5572#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5573#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5574#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5575#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5576#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5577#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5578#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5579
4d85529d
BW
5580#define GEN6_GT_CORE_STATUS 0x138060
5581#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5582#define GEN6_RCn_MASK 7
5583#define GEN6_RC0 0
5584#define GEN6_RC3 2
5585#define GEN6_RC6 3
5586#define GEN6_RC7 4
5587
e3689190
BW
5588#define GEN7_MISCCPCTL (0x9424)
5589#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5590
5591/* IVYBRIDGE DPF */
5592#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5593#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5594#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5595#define GEN7_PARITY_ERROR_VALID (1<<13)
5596#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5597#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5598#define GEN7_PARITY_ERROR_ROW(reg) \
5599 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5600#define GEN7_PARITY_ERROR_BANK(reg) \
5601 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5602#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5603 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5604#define GEN7_L3CDERRST1_ENABLE (1<<7)
5605
b9524a1e 5606#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5607#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5608#define GEN7_L3LOG_SIZE 0x80
5609
12f3382b
JB
5610#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5611#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5612#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5613#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5614#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5615
c8966e10
KG
5616#define GEN8_ROW_CHICKEN 0xe4f0
5617#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5618#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5619
8ab43976
JB
5620#define GEN7_ROW_CHICKEN2 0xe4f4
5621#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5622#define DOP_CLOCK_GATING_DISABLE (1<<0)
5623
f3fc4884
FJ
5624#define HSW_ROW_CHICKEN3 0xe49c
5625#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5626
fd392b60
BW
5627#define HALF_SLICE_CHICKEN3 0xe184
5628#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5629#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5630
5c969aa7 5631#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5632#define INTEL_AUDIO_DEVCL 0x808629FB
5633#define INTEL_AUDIO_DEVBLC 0x80862801
5634#define INTEL_AUDIO_DEVCTG 0x80862802
5635
5636#define G4X_AUD_CNTL_ST 0x620B4
5637#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5638#define G4X_ELDV_DEVCTG (1 << 14)
5639#define G4X_ELD_ADDR (0xf << 5)
5640#define G4X_ELD_ACK (1 << 4)
5641#define G4X_HDMIW_HDMIEDID 0x6210C
5642
1202b4c6 5643#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5644#define IBX_HDMIW_HDMIEDID_B 0xE2150
5645#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5646 IBX_HDMIW_HDMIEDID_A, \
5647 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5648#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5649#define IBX_AUD_CNTL_ST_B 0xE21B4
5650#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5651 IBX_AUD_CNTL_ST_A, \
5652 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5653#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5654#define IBX_ELD_ADDRESS (0x1f << 5)
5655#define IBX_ELD_ACK (1 << 4)
5656#define IBX_AUD_CNTL_ST2 0xE20C0
5657#define IBX_ELD_VALIDB (1 << 0)
5658#define IBX_CP_READYB (1 << 1)
5659
5660#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5661#define CPT_HDMIW_HDMIEDID_B 0xE5150
5662#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5663 CPT_HDMIW_HDMIEDID_A, \
5664 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5665#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5666#define CPT_AUD_CNTL_ST_B 0xE51B4
5667#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5668 CPT_AUD_CNTL_ST_A, \
5669 CPT_AUD_CNTL_ST_B)
1202b4c6 5670#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5671
9ca2fe73
ML
5672#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5673#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5674#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5675 VLV_HDMIW_HDMIEDID_A, \
5676 VLV_HDMIW_HDMIEDID_B)
5677#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5678#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5679#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5680 VLV_AUD_CNTL_ST_A, \
5681 VLV_AUD_CNTL_ST_B)
5682#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5683
ae662d31
EA
5684/* These are the 4 32-bit write offset registers for each stream
5685 * output buffer. It determines the offset from the
5686 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5687 */
5688#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5689
b6daa025 5690#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5691#define IBX_AUD_CONFIG_B 0xe2100
5692#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5693 IBX_AUD_CONFIG_A, \
5694 IBX_AUD_CONFIG_B)
b6daa025 5695#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5696#define CPT_AUD_CONFIG_B 0xe5100
5697#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5698 CPT_AUD_CONFIG_A, \
5699 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5700#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5701#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5702#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5703 VLV_AUD_CONFIG_A, \
5704 VLV_AUD_CONFIG_B)
5705
b6daa025
WF
5706#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5707#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5708#define AUD_CONFIG_UPPER_N_SHIFT 20
5709#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5710#define AUD_CONFIG_LOWER_N_SHIFT 4
5711#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5712#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5713#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5714#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5715#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5716#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5717#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5718#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5719#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5720#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5721#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5722#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5723#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5724#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5725
9a78b6cc
WX
5726/* HSW Audio */
5727#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5728#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5729#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5730 HSW_AUD_CONFIG_A, \
5731 HSW_AUD_CONFIG_B)
5732
5733#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5734#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5735#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5736 HSW_AUD_MISC_CTRL_A, \
5737 HSW_AUD_MISC_CTRL_B)
5738
5739#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5740#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5741#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5742 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5743 HSW_AUD_DIP_ELD_CTRL_ST_B)
5744
5745/* Audio Digital Converter */
5746#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5747#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5748#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5749 HSW_AUD_DIG_CNVT_1, \
5750 HSW_AUD_DIG_CNVT_2)
9b138a83 5751#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5752
5753#define HSW_AUD_EDID_DATA_A 0x65050
5754#define HSW_AUD_EDID_DATA_B 0x65150
5755#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5756 HSW_AUD_EDID_DATA_A, \
5757 HSW_AUD_EDID_DATA_B)
5758
5759#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5760#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5761#define AUDIO_INACTIVE_C (1<<11)
5762#define AUDIO_INACTIVE_B (1<<7)
5763#define AUDIO_INACTIVE_A (1<<3)
5764#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5765#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5766#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5767#define AUDIO_ELD_VALID_A (1<<0)
5768#define AUDIO_ELD_VALID_B (1<<4)
5769#define AUDIO_ELD_VALID_C (1<<8)
5770#define AUDIO_CP_READY_A (1<<1)
5771#define AUDIO_CP_READY_B (1<<5)
5772#define AUDIO_CP_READY_C (1<<9)
5773
9eb3a752 5774/* HSW Power Wells */
fa42e23c
PZ
5775#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5776#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5777#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5778#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5779#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5780#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5781#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5782#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5783#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5784#define HSW_PWR_WELL_FORCE_ON (1<<19)
5785#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5786
e7e104c3 5787/* Per-pipe DDI Function Control */
ad80a810
PZ
5788#define TRANS_DDI_FUNC_CTL_A 0x60400
5789#define TRANS_DDI_FUNC_CTL_B 0x61400
5790#define TRANS_DDI_FUNC_CTL_C 0x62400
5791#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5792#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5793
ad80a810 5794#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5795/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5796#define TRANS_DDI_PORT_MASK (7<<28)
5797#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5798#define TRANS_DDI_PORT_NONE (0<<28)
5799#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5800#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5801#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5802#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5803#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5804#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5805#define TRANS_DDI_BPC_MASK (7<<20)
5806#define TRANS_DDI_BPC_8 (0<<20)
5807#define TRANS_DDI_BPC_10 (1<<20)
5808#define TRANS_DDI_BPC_6 (2<<20)
5809#define TRANS_DDI_BPC_12 (3<<20)
5810#define TRANS_DDI_PVSYNC (1<<17)
5811#define TRANS_DDI_PHSYNC (1<<16)
5812#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5813#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5814#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5815#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5816#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5817#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5818
0e87f667
ED
5819/* DisplayPort Transport Control */
5820#define DP_TP_CTL_A 0x64040
5821#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5822#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5823#define DP_TP_CTL_ENABLE (1<<31)
5824#define DP_TP_CTL_MODE_SST (0<<27)
5825#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5826#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5827#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5828#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5829#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5830#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5831#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5832#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5833#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5834#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5835
e411b2c1
ED
5836/* DisplayPort Transport Status */
5837#define DP_TP_STATUS_A 0x64044
5838#define DP_TP_STATUS_B 0x64144
5e49cea6 5839#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5840#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5841#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5842
03f896a1
ED
5843/* DDI Buffer Control */
5844#define DDI_BUF_CTL_A 0x64000
5845#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5846#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5847#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 5848#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5849#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5850#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5851#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5852#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5853#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5854#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5855#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
5856#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5857#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5858#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5859#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5860#define DDI_A_4_LANES (1<<4)
17aa6be9 5861#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5862#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5863
bb879a44
ED
5864/* DDI Buffer Translations */
5865#define DDI_BUF_TRANS_A 0x64E00
5866#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5867#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5868
7501a4d8
ED
5869/* Sideband Interface (SBI) is programmed indirectly, via
5870 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5871 * which contains the payload */
5e49cea6
PZ
5872#define SBI_ADDR 0xC6000
5873#define SBI_DATA 0xC6004
7501a4d8 5874#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5875#define SBI_CTL_DEST_ICLK (0x0<<16)
5876#define SBI_CTL_DEST_MPHY (0x1<<16)
5877#define SBI_CTL_OP_IORD (0x2<<8)
5878#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5879#define SBI_CTL_OP_CRRD (0x6<<8)
5880#define SBI_CTL_OP_CRWR (0x7<<8)
5881#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5882#define SBI_RESPONSE_SUCCESS (0x0<<1)
5883#define SBI_BUSY (0x1<<0)
5884#define SBI_READY (0x0<<0)
52f025ef 5885
ccf1c867 5886/* SBI offsets */
5e49cea6 5887#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5888#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5889#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5890#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5891#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5892#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5893#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5894#define SBI_SSCCTL 0x020c
ccf1c867 5895#define SBI_SSCCTL6 0x060C
dde86e2d 5896#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5897#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5898#define SBI_SSCAUXDIV6 0x0610
5899#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5900#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5901#define SBI_GEN0 0x1f00
5902#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5903
52f025ef 5904/* LPT PIXCLK_GATE */
5e49cea6 5905#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5906#define PIXCLK_GATE_UNGATE (1<<0)
5907#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5908
e93ea06a 5909/* SPLL */
5e49cea6 5910#define SPLL_CTL 0x46020
e93ea06a 5911#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5912#define SPLL_PLL_SSC (1<<28)
5913#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5914#define SPLL_PLL_LCPLL (3<<28)
5915#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5916#define SPLL_PLL_FREQ_810MHz (0<<26)
5917#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5918#define SPLL_PLL_FREQ_2700MHz (2<<26)
5919#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5920
4dffc404 5921/* WRPLL */
5e49cea6
PZ
5922#define WRPLL_CTL1 0x46040
5923#define WRPLL_CTL2 0x46060
5924#define WRPLL_PLL_ENABLE (1<<31)
5925#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5926#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5927#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5928/* WRPLL divider programming */
5e49cea6 5929#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5930#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5931#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5932#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5933#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5934#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5935#define WRPLL_DIVIDER_FB_SHIFT 16
5936#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5937
fec9181c
ED
5938/* Port clock selection */
5939#define PORT_CLK_SEL_A 0x46100
5940#define PORT_CLK_SEL_B 0x46104
5e49cea6 5941#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5942#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5943#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5944#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5945#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5946#define PORT_CLK_SEL_WRPLL1 (4<<29)
5947#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5948#define PORT_CLK_SEL_NONE (7<<29)
11578553 5949#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5950
bb523fc0
PZ
5951/* Transcoder clock selection */
5952#define TRANS_CLK_SEL_A 0x46140
5953#define TRANS_CLK_SEL_B 0x46144
5954#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5955/* For each transcoder, we need to select the corresponding port clock */
5956#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5957#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5958
a57c774a
AK
5959#define TRANSA_MSA_MISC 0x60410
5960#define TRANSB_MSA_MISC 0x61410
5961#define TRANSC_MSA_MISC 0x62410
5962#define TRANS_EDP_MSA_MISC 0x6f410
5963#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5964
c9809791
PZ
5965#define TRANS_MSA_SYNC_CLK (1<<0)
5966#define TRANS_MSA_6_BPC (0<<5)
5967#define TRANS_MSA_8_BPC (1<<5)
5968#define TRANS_MSA_10_BPC (2<<5)
5969#define TRANS_MSA_12_BPC (3<<5)
5970#define TRANS_MSA_16_BPC (4<<5)
dae84799 5971
90e8d31c 5972/* LCPLL Control */
5e49cea6 5973#define LCPLL_CTL 0x130040
90e8d31c
ED
5974#define LCPLL_PLL_DISABLE (1<<31)
5975#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5976#define LCPLL_CLK_FREQ_MASK (3<<26)
5977#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5978#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5979#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5980#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5981#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5982#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5983#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5984#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5985#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5986
9ccd5aeb
PZ
5987/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
5988 * since on HSW we can't write to it using I915_WRITE. */
5989#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5990#define D_COMP_BDW 0x138144
be256dc7
PZ
5991#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5992#define D_COMP_COMP_FORCE (1<<8)
5993#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5994
69e94b7e
ED
5995/* Pipe WM_LINETIME - watermark line time */
5996#define PIPE_WM_LINETIME_A 0x45270
5997#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5998#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5999 PIPE_WM_LINETIME_B)
6000#define PIPE_WM_LINETIME_MASK (0x1ff)
6001#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6002#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6003#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6004
6005/* SFUSE_STRAP */
5e49cea6 6006#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6007#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6008#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6009#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6010#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6011#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6012
801bcfff
PZ
6013#define WM_MISC 0x45260
6014#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6015
1544d9d5
ED
6016#define WM_DBG 0x45280
6017#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6018#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6019#define WM_DBG_DISALLOW_SPRITE (1<<2)
6020
86d3efce
VS
6021/* pipe CSC */
6022#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6023#define _PIPE_A_CSC_COEFF_BY 0x49014
6024#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6025#define _PIPE_A_CSC_COEFF_BU 0x4901c
6026#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6027#define _PIPE_A_CSC_COEFF_BV 0x49024
6028#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6029#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6030#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6031#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6032#define _PIPE_A_CSC_PREOFF_HI 0x49030
6033#define _PIPE_A_CSC_PREOFF_ME 0x49034
6034#define _PIPE_A_CSC_PREOFF_LO 0x49038
6035#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6036#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6037#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6038
6039#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6040#define _PIPE_B_CSC_COEFF_BY 0x49114
6041#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6042#define _PIPE_B_CSC_COEFF_BU 0x4911c
6043#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6044#define _PIPE_B_CSC_COEFF_BV 0x49124
6045#define _PIPE_B_CSC_MODE 0x49128
6046#define _PIPE_B_CSC_PREOFF_HI 0x49130
6047#define _PIPE_B_CSC_PREOFF_ME 0x49134
6048#define _PIPE_B_CSC_PREOFF_LO 0x49138
6049#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6050#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6051#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6052
86d3efce
VS
6053#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6054#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6055#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6056#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6057#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6058#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6059#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6060#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6061#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6062#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6063#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6064#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6065#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6066
3230bf14
JN
6067/* VLV MIPI registers */
6068
6069#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6070#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
a2560a66
SS
6071#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6072 _MIPIB_PORT_CTRL)
3230bf14
JN
6073#define DPI_ENABLE (1 << 31) /* A + B */
6074#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6075#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6076#define DUAL_LINK_MODE_MASK (1 << 26)
6077#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6078#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6079#define DITHERING_ENABLE (1 << 25) /* A + B */
6080#define FLOPPED_HSTX (1 << 23)
6081#define DE_INVERT (1 << 19) /* XXX */
6082#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6083#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6084#define AFE_LATCHOUT (1 << 17)
6085#define LP_OUTPUT_HOLD (1 << 16)
6086#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6087#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6088#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6089#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6090#define CSB_SHIFT 9
6091#define CSB_MASK (3 << 9)
6092#define CSB_20MHZ (0 << 9)
6093#define CSB_10MHZ (1 << 9)
6094#define CSB_40MHZ (2 << 9)
6095#define BANDGAP_MASK (1 << 8)
6096#define BANDGAP_PNW_CIRCUIT (0 << 8)
6097#define BANDGAP_LNC_CIRCUIT (1 << 8)
6098#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6099#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6100#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6101#define TEARING_EFFECT_SHIFT 2 /* A + B */
6102#define TEARING_EFFECT_MASK (3 << 2)
6103#define TEARING_EFFECT_OFF (0 << 2)
6104#define TEARING_EFFECT_DSI (1 << 2)
6105#define TEARING_EFFECT_GPIO (2 << 2)
6106#define LANE_CONFIGURATION_SHIFT 0
6107#define LANE_CONFIGURATION_MASK (3 << 0)
6108#define LANE_CONFIGURATION_4LANE (0 << 0)
6109#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6110#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6111
6112#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6113#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
a2560a66
SS
6114#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6115 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
3230bf14
JN
6116#define TEARING_EFFECT_DELAY_SHIFT 0
6117#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6118
6119/* XXX: all bits reserved */
4ad83e94 6120#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6121
6122/* MIPI DSI Controller and D-PHY registers */
6123
4ad83e94
SS
6124#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6125#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
a2560a66
SS
6126#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6127 _MIPIB_DEVICE_READY)
3230bf14
JN
6128#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6129#define ULPS_STATE_MASK (3 << 1)
6130#define ULPS_STATE_ENTER (2 << 1)
6131#define ULPS_STATE_EXIT (1 << 1)
6132#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6133#define DEVICE_READY (1 << 0)
6134
4ad83e94
SS
6135#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6136#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
a2560a66
SS
6137#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6138 _MIPIB_INTR_STAT)
4ad83e94
SS
6139#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6140#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
a2560a66
SS
6141#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6142 _MIPIB_INTR_EN)
3230bf14
JN
6143#define TEARING_EFFECT (1 << 31)
6144#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6145#define GEN_READ_DATA_AVAIL (1 << 29)
6146#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6147#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6148#define RX_PROT_VIOLATION (1 << 26)
6149#define RX_INVALID_TX_LENGTH (1 << 25)
6150#define ACK_WITH_NO_ERROR (1 << 24)
6151#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6152#define LP_RX_TIMEOUT (1 << 22)
6153#define HS_TX_TIMEOUT (1 << 21)
6154#define DPI_FIFO_UNDERRUN (1 << 20)
6155#define LOW_CONTENTION (1 << 19)
6156#define HIGH_CONTENTION (1 << 18)
6157#define TXDSI_VC_ID_INVALID (1 << 17)
6158#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6159#define TXCHECKSUM_ERROR (1 << 15)
6160#define TXECC_MULTIBIT_ERROR (1 << 14)
6161#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6162#define TXFALSE_CONTROL_ERROR (1 << 12)
6163#define RXDSI_VC_ID_INVALID (1 << 11)
6164#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6165#define RXCHECKSUM_ERROR (1 << 9)
6166#define RXECC_MULTIBIT_ERROR (1 << 8)
6167#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6168#define RXFALSE_CONTROL_ERROR (1 << 6)
6169#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6170#define RX_LP_TX_SYNC_ERROR (1 << 4)
6171#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6172#define RXEOT_SYNC_ERROR (1 << 2)
6173#define RXSOT_SYNC_ERROR (1 << 1)
6174#define RXSOT_ERROR (1 << 0)
6175
4ad83e94
SS
6176#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6177#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
a2560a66
SS
6178#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6179 _MIPIB_DSI_FUNC_PRG)
3230bf14
JN
6180#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6181#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6182#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6183#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6184#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6185#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6186#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6187#define VID_MODE_FORMAT_MASK (0xf << 7)
6188#define VID_MODE_NOT_SUPPORTED (0 << 7)
6189#define VID_MODE_FORMAT_RGB565 (1 << 7)
6190#define VID_MODE_FORMAT_RGB666 (2 << 7)
6191#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6192#define VID_MODE_FORMAT_RGB888 (4 << 7)
6193#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6194#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6195#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6196#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6197#define DATA_LANES_PRG_REG_SHIFT 0
6198#define DATA_LANES_PRG_REG_MASK (7 << 0)
6199
4ad83e94
SS
6200#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6201#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
a2560a66
SS
6202#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6203 _MIPIB_HS_TX_TIMEOUT)
3230bf14
JN
6204#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6205
4ad83e94
SS
6206#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6207#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
a2560a66
SS
6208#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6209 _MIPIB_LP_RX_TIMEOUT)
3230bf14
JN
6210#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6211
4ad83e94
SS
6212#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6213#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
a2560a66
SS
6214#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6215 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
3230bf14
JN
6216#define TURN_AROUND_TIMEOUT_MASK 0x3f
6217
4ad83e94
SS
6218#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6219#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
a2560a66
SS
6220#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6221 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
3230bf14
JN
6222#define DEVICE_RESET_TIMER_MASK 0xffff
6223
4ad83e94
SS
6224#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6225#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
a2560a66
SS
6226#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6227 _MIPIB_DPI_RESOLUTION)
3230bf14
JN
6228#define VERTICAL_ADDRESS_SHIFT 16
6229#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6230#define HORIZONTAL_ADDRESS_SHIFT 0
6231#define HORIZONTAL_ADDRESS_MASK 0xffff
6232
4ad83e94
SS
6233#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6234#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
a2560a66
SS
6235#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6236 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
3230bf14
JN
6237#define DBI_FIFO_EMPTY_HALF (0 << 0)
6238#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6239#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6240
6241/* regs below are bits 15:0 */
4ad83e94
SS
6242#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6243#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
a2560a66
SS
6244#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6245 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
3230bf14 6246
4ad83e94
SS
6247#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6248#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
a2560a66
SS
6249#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6250 _MIPIB_HBP_COUNT)
3230bf14 6251
4ad83e94
SS
6252#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6253#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
a2560a66
SS
6254#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6255 _MIPIB_HFP_COUNT)
3230bf14 6256
4ad83e94
SS
6257#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6258#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
a2560a66
SS
6259#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6260 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
3230bf14 6261
4ad83e94
SS
6262#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6263#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
a2560a66
SS
6264#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6265 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
3230bf14 6266
4ad83e94
SS
6267#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6268#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
a2560a66
SS
6269#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6270 _MIPIB_VBP_COUNT)
3230bf14 6271
4ad83e94
SS
6272#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6273#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
a2560a66
SS
6274#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6275 _MIPIB_VFP_COUNT)
3230bf14 6276
4ad83e94
SS
6277#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6278#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
a2560a66
SS
6279#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6280 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6281
3230bf14
JN
6282/* regs above are bits 15:0 */
6283
4ad83e94
SS
6284#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6285#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
a2560a66
SS
6286#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6287 _MIPIB_DPI_CONTROL)
3230bf14
JN
6288#define DPI_LP_MODE (1 << 6)
6289#define BACKLIGHT_OFF (1 << 5)
6290#define BACKLIGHT_ON (1 << 4)
6291#define COLOR_MODE_OFF (1 << 3)
6292#define COLOR_MODE_ON (1 << 2)
6293#define TURN_ON (1 << 1)
6294#define SHUTDOWN (1 << 0)
6295
4ad83e94
SS
6296#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6297#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
a2560a66
SS
6298#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6299 _MIPIB_DPI_DATA)
3230bf14
JN
6300#define COMMAND_BYTE_SHIFT 0
6301#define COMMAND_BYTE_MASK (0x3f << 0)
6302
4ad83e94
SS
6303#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6304#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
a2560a66
SS
6305#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6306 _MIPIB_INIT_COUNT)
3230bf14
JN
6307#define MASTER_INIT_TIMER_SHIFT 0
6308#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6309
4ad83e94
SS
6310#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6311#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
a2560a66
SS
6312#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6313 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6314#define MAX_RETURN_PKT_SIZE_SHIFT 0
6315#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6316
4ad83e94
SS
6317#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6318#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
a2560a66
SS
6319#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6320 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
3230bf14
JN
6321#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6322#define DISABLE_VIDEO_BTA (1 << 3)
6323#define IP_TG_CONFIG (1 << 2)
6324#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6325#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6326#define VIDEO_MODE_BURST (3 << 0)
6327
4ad83e94
SS
6328#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6329#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
a2560a66
SS
6330#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6331 _MIPIB_EOT_DISABLE)
3230bf14
JN
6332#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6333#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6334#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6335#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6336#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6337#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6338#define CLOCKSTOP (1 << 1)
6339#define EOT_DISABLE (1 << 0)
6340
4ad83e94
SS
6341#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6342#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
a2560a66
SS
6343#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6344 _MIPIB_LP_BYTECLK)
3230bf14
JN
6345#define LP_BYTECLK_SHIFT 0
6346#define LP_BYTECLK_MASK (0xffff << 0)
6347
6348/* bits 31:0 */
4ad83e94
SS
6349#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6350#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
a2560a66
SS
6351#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6352 _MIPIB_LP_GEN_DATA)
3230bf14
JN
6353
6354/* bits 31:0 */
4ad83e94
SS
6355#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6356#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
a2560a66
SS
6357#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6358 _MIPIB_HS_GEN_DATA)
3230bf14 6359
4ad83e94
SS
6360#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6361#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
a2560a66
SS
6362#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6363 _MIPIB_LP_GEN_CTRL)
4ad83e94
SS
6364#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6365#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
a2560a66
SS
6366#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6367 _MIPIB_HS_GEN_CTRL)
3230bf14
JN
6368#define LONG_PACKET_WORD_COUNT_SHIFT 8
6369#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6370#define SHORT_PACKET_PARAM_SHIFT 8
6371#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6372#define VIRTUAL_CHANNEL_SHIFT 6
6373#define VIRTUAL_CHANNEL_MASK (3 << 6)
6374#define DATA_TYPE_SHIFT 0
6375#define DATA_TYPE_MASK (3f << 0)
6376/* data type values, see include/video/mipi_display.h */
6377
4ad83e94
SS
6378#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6379#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
a2560a66
SS
6380#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6381 _MIPIB_GEN_FIFO_STAT)
3230bf14
JN
6382#define DPI_FIFO_EMPTY (1 << 28)
6383#define DBI_FIFO_EMPTY (1 << 27)
6384#define LP_CTRL_FIFO_EMPTY (1 << 26)
6385#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6386#define LP_CTRL_FIFO_FULL (1 << 24)
6387#define HS_CTRL_FIFO_EMPTY (1 << 18)
6388#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6389#define HS_CTRL_FIFO_FULL (1 << 16)
6390#define LP_DATA_FIFO_EMPTY (1 << 10)
6391#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6392#define LP_DATA_FIFO_FULL (1 << 8)
6393#define HS_DATA_FIFO_EMPTY (1 << 2)
6394#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6395#define HS_DATA_FIFO_FULL (1 << 0)
6396
4ad83e94
SS
6397#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6398#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
a2560a66
SS
6399#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6400 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
3230bf14
JN
6401#define DBI_HS_LP_MODE_MASK (1 << 0)
6402#define DBI_LP_MODE (1 << 0)
6403#define DBI_HS_MODE (0 << 0)
6404
4ad83e94
SS
6405#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6406#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
a2560a66
SS
6407#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6408 _MIPIB_DPHY_PARAM)
3230bf14
JN
6409#define EXIT_ZERO_COUNT_SHIFT 24
6410#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6411#define TRAIL_COUNT_SHIFT 16
6412#define TRAIL_COUNT_MASK (0x1f << 16)
6413#define CLK_ZERO_COUNT_SHIFT 8
6414#define CLK_ZERO_COUNT_MASK (0xff << 8)
6415#define PREPARE_COUNT_SHIFT 0
6416#define PREPARE_COUNT_MASK (0x3f << 0)
6417
6418/* bits 31:0 */
4ad83e94
SS
6419#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6420#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
a2560a66
SS
6421#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6422 _MIPIB_DBI_BW_CTRL)
3230bf14 6423
4ad83e94
SS
6424#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6425 + 0xb088)
6426#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6427 + 0xb888)
a2560a66
SS
6428#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6429 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
6430#define LP_HS_SSW_CNT_SHIFT 16
6431#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6432#define HS_LP_PWR_SW_CNT_SHIFT 0
6433#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6434
4ad83e94
SS
6435#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6436#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
a2560a66
SS
6437#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6438 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
3230bf14
JN
6439#define STOP_STATE_STALL_COUNTER_SHIFT 0
6440#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6441
4ad83e94
SS
6442#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6443#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
a2560a66
SS
6444#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6445 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
4ad83e94
SS
6446#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6447#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
a2560a66
SS
6448#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6449 _MIPIB_INTR_EN_REG_1)
3230bf14
JN
6450#define RX_CONTENTION_DETECTED (1 << 0)
6451
6452/* XXX: only pipe A ?!? */
4ad83e94 6453#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
6454#define DBI_TYPEC_ENABLE (1 << 31)
6455#define DBI_TYPEC_WIP (1 << 30)
6456#define DBI_TYPEC_OPTION_SHIFT 28
6457#define DBI_TYPEC_OPTION_MASK (3 << 28)
6458#define DBI_TYPEC_FREQ_SHIFT 24
6459#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6460#define DBI_TYPEC_OVERRIDE (1 << 8)
6461#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6462#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6463
6464
6465/* MIPI adapter registers */
6466
4ad83e94
SS
6467#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6468#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
a2560a66
SS
6469#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6470 _MIPIB_CTRL)
3230bf14
JN
6471#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6472#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6473#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6474#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6475#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6476#define READ_REQUEST_PRIORITY_SHIFT 3
6477#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6478#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6479#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6480#define RGB_FLIP_TO_BGR (1 << 2)
6481
4ad83e94
SS
6482#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6483#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
a2560a66
SS
6484#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6485 _MIPIB_DATA_ADDRESS)
3230bf14
JN
6486#define DATA_MEM_ADDRESS_SHIFT 5
6487#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6488#define DATA_VALID (1 << 0)
6489
4ad83e94
SS
6490#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6491#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
a2560a66
SS
6492#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6493 _MIPIB_DATA_LENGTH)
3230bf14
JN
6494#define DATA_LENGTH_SHIFT 0
6495#define DATA_LENGTH_MASK (0xfffff << 0)
6496
4ad83e94
SS
6497#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6498#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
a2560a66
SS
6499#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6500 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
3230bf14
JN
6501#define COMMAND_MEM_ADDRESS_SHIFT 5
6502#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6503#define AUTO_PWG_ENABLE (1 << 2)
6504#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6505#define COMMAND_VALID (1 << 0)
6506
4ad83e94
SS
6507#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6508#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
a2560a66
SS
6509#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6510 _MIPIB_COMMAND_LENGTH)
3230bf14
JN
6511#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6512#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6513
4ad83e94
SS
6514#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6515#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
a2560a66
SS
6516#define MIPI_READ_DATA_RETURN(tc, n) \
6517 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6518 + 4 * (n)) /* n: 0...7 */
3230bf14 6519
4ad83e94
SS
6520#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6521#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
a2560a66
SS
6522#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6523 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
3230bf14
JN
6524#define READ_DATA_VALID(n) (1 << (n))
6525
a57c774a 6526/* For UMS only (deprecated): */
5c969aa7
DL
6527#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6528#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 6529
585fb111 6530#endif /* _I915_REG_H_ */