]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: don't call Haswell PCH code when we can't or don't need
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
6b26c86d
DV
32#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33#define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
585fb111
JB
35/*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
38 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
585fb111
JB
40 */
41#define INTEL_GMCH_CTRL 0x52
28d52043 42#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 43
585fb111
JB
44/* PCI config space */
45
46#define HPLLCC 0xc0 /* 855 only */
652c393a 47#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
48#define GC_CLOCK_133_200 (0 << 0)
49#define GC_CLOCK_100_200 (1 << 0)
50#define GC_CLOCK_100_133 (2 << 0)
51#define GC_CLOCK_166_250 (3 << 0)
f97108d1 52#define GCFGC2 0xda
585fb111
JB
53#define GCFGC 0xf0 /* 915+ only */
54#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 77#define LBB 0xf4
eeccdcac
KG
78
79/* Graphics reset regs */
0573ed4a
KG
80#define I965_GDRST 0xc0 /* PCI config register */
81#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
1d2a314c
DV
108/* PPGTT stuff */
109#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111#define GEN6_PDE_VALID (1 << 0)
112#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113/* gen6+ has bit 11-4 for physical addr bit 39-32 */
114#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116#define GEN6_PTE_VALID (1 << 0)
117#define GEN6_PTE_UNCACHED (1 << 1)
a843af18 118#define HSW_PTE_UNCACHED (0)
1d2a314c
DV
119#define GEN6_PTE_CACHE_LLC (2 << 1)
120#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
121#define GEN6_PTE_CACHE_BITS (3 << 1)
122#define GEN6_PTE_GFDT (1 << 3)
123#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
124
5eb719cd
DV
125#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
126#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
127#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
128#define PP_DIR_DCLV_2G 0xffffffff
129
130#define GAM_ECOCHK 0x4090
131#define ECOCHK_SNB_BIT (1<<10)
132#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
133#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
134
48ecfa10
DV
135#define GAC_ECO_BITS 0x14090
136#define ECOBITS_PPGTT_CACHE64B (3<<8)
137#define ECOBITS_PPGTT_CACHE4B (0<<8)
138
be901a5a
DV
139#define GAB_CTL 0x24000
140#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
141
585fb111
JB
142/* VGA stuff */
143
144#define VGA_ST01_MDA 0x3ba
145#define VGA_ST01_CGA 0x3da
146
147#define VGA_MSR_WRITE 0x3c2
148#define VGA_MSR_READ 0x3cc
149#define VGA_MSR_MEM_EN (1<<1)
150#define VGA_MSR_CGA_MODE (1<<0)
151
152#define VGA_SR_INDEX 0x3c4
153#define VGA_SR_DATA 0x3c5
154
155#define VGA_AR_INDEX 0x3c0
156#define VGA_AR_VID_EN (1<<5)
157#define VGA_AR_DATA_WRITE 0x3c0
158#define VGA_AR_DATA_READ 0x3c1
159
160#define VGA_GR_INDEX 0x3ce
161#define VGA_GR_DATA 0x3cf
162/* GR05 */
163#define VGA_GR_MEM_READ_MODE_SHIFT 3
164#define VGA_GR_MEM_READ_MODE_PLANE 1
165/* GR06 */
166#define VGA_GR_MEM_MODE_MASK 0xc
167#define VGA_GR_MEM_MODE_SHIFT 2
168#define VGA_GR_MEM_A0000_AFFFF 0
169#define VGA_GR_MEM_A0000_BFFFF 1
170#define VGA_GR_MEM_B0000_B7FFF 2
171#define VGA_GR_MEM_B0000_BFFFF 3
172
173#define VGA_DACMASK 0x3c6
174#define VGA_DACRX 0x3c7
175#define VGA_DACWX 0x3c8
176#define VGA_DACDATA 0x3c9
177
178#define VGA_CR_INDEX_MDA 0x3b4
179#define VGA_CR_DATA_MDA 0x3b5
180#define VGA_CR_INDEX_CGA 0x3d4
181#define VGA_CR_DATA_CGA 0x3d5
182
183/*
184 * Memory interface instructions used by the kernel
185 */
186#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
187
188#define MI_NOOP MI_INSTR(0, 0)
189#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
190#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 191#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
192#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
193#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
194#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
195#define MI_FLUSH MI_INSTR(0x04, 0)
196#define MI_READ_FLUSH (1 << 0)
197#define MI_EXE_FLUSH (1 << 1)
198#define MI_NO_WRITE_FLUSH (1 << 2)
199#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
200#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 201#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 202#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
203#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
204#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 205#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 206#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
207#define MI_OVERLAY_CONTINUE (0x0<<21)
208#define MI_OVERLAY_ON (0x1<<21)
209#define MI_OVERLAY_OFF (0x2<<21)
585fb111 210#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 211#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 212#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 213#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
214/* IVB has funny definitions for which plane to flip. */
215#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
216#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
218#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
219#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
220#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
221#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
222#define MI_ARB_ENABLE (1<<0)
223#define MI_ARB_DISABLE (0<<0)
cb05d8de 224
aa40d6bb
ZN
225#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
226#define MI_MM_SPACE_GTT (1<<8)
227#define MI_MM_SPACE_PHYSICAL (0<<8)
228#define MI_SAVE_EXT_STATE_EN (1<<3)
229#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 230#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 231#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
232#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
233#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
234#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
235#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
236/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
237 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
238 * simply ignores the register load under certain conditions.
239 * - One can actually load arbitrary many arbitrary registers: Simply issue x
240 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
241 */
242#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
243#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
244#define MI_INVALIDATE_TLB (1<<18)
245#define MI_INVALIDATE_BSD (1<<7)
585fb111 246#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
247#define MI_BATCH_NON_SECURE (1)
248/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
249#define MI_BATCH_NON_SECURE_I965 (1<<8)
250#define MI_BATCH_PPGTT_HSW (1<<8)
251#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 252#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 253#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
254#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
255#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
256#define MI_SEMAPHORE_UPDATE (1<<21)
257#define MI_SEMAPHORE_COMPARE (1<<20)
258#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
259#define MI_SEMAPHORE_SYNC_RV (2<<16)
260#define MI_SEMAPHORE_SYNC_RB (0<<16)
261#define MI_SEMAPHORE_SYNC_VR (0<<16)
262#define MI_SEMAPHORE_SYNC_VB (2<<16)
263#define MI_SEMAPHORE_SYNC_BR (2<<16)
264#define MI_SEMAPHORE_SYNC_BV (0<<16)
265#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
266/*
267 * 3D instructions used by the kernel
268 */
269#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
270
271#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
272#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
273#define SC_UPDATE_SCISSOR (0x1<<1)
274#define SC_ENABLE_MASK (0x1<<0)
275#define SC_ENABLE (0x1<<0)
276#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
277#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
278#define SCI_YMIN_MASK (0xffff<<16)
279#define SCI_XMIN_MASK (0xffff<<0)
280#define SCI_YMAX_MASK (0xffff<<16)
281#define SCI_XMAX_MASK (0xffff<<0)
282#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
283#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
284#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
285#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
286#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
287#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
288#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
289#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
290#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
291#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
292#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
293#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
294#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
295#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
296#define BLT_DEPTH_8 (0<<24)
297#define BLT_DEPTH_16_565 (1<<24)
298#define BLT_DEPTH_16_1555 (2<<24)
299#define BLT_DEPTH_32 (3<<24)
300#define BLT_ROP_GXCOPY (0xcc<<16)
301#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
302#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
303#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
304#define ASYNC_FLIP (1<<22)
305#define DISPLAY_PLANE_A (0<<20)
306#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 307#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 308#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 309#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
310#define PIPE_CONTROL_QW_WRITE (1<<14)
311#define PIPE_CONTROL_DEPTH_STALL (1<<13)
312#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 313#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
314#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
315#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
316#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
317#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
318#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
319#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
320#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 321#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 322#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 323#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 324
dc96e9b8
CW
325
326/*
327 * Reset registers
328 */
329#define DEBUG_RESET_I830 0x6070
330#define DEBUG_RESET_FULL (1<<7)
331#define DEBUG_RESET_RENDER (1<<8)
332#define DEBUG_RESET_DISPLAY (1<<9)
333
57f350b6
JB
334/*
335 * DPIO - a special bus for various display related registers to hide behind:
336 * 0x800c: m1, m2, n, p1, p2, k dividers
337 * 0x8014: REF and SFR select
338 * 0x8014: N divider, VCO select
339 * 0x801c/3c: core clock bits
340 * 0x8048/68: low pass filter coefficients
341 * 0x8100: fast clock controls
342 */
343#define DPIO_PKT 0x2100
344#define DPIO_RID (0<<24)
345#define DPIO_OP_WRITE (1<<16)
346#define DPIO_OP_READ (0<<16)
347#define DPIO_PORTID (0x12<<8)
348#define DPIO_BYTE (0xf<<4)
349#define DPIO_BUSY (1<<0) /* status only */
350#define DPIO_DATA 0x2104
351#define DPIO_REG 0x2108
352#define DPIO_CTL 0x2110
353#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
354#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
355#define DPIO_SFR_BYPASS (1<<1)
356#define DPIO_RESET (1<<0)
357
358#define _DPIO_DIV_A 0x800c
359#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
360#define DPIO_K_SHIFT (24) /* 4 bits */
361#define DPIO_P1_SHIFT (21) /* 3 bits */
362#define DPIO_P2_SHIFT (16) /* 5 bits */
363#define DPIO_N_SHIFT (12) /* 4 bits */
364#define DPIO_ENABLE_CALIBRATION (1<<11)
365#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
366#define DPIO_M2DIV_MASK 0xff
367#define _DPIO_DIV_B 0x802c
368#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
369
370#define _DPIO_REFSFR_A 0x8014
371#define DPIO_REFSEL_OVERRIDE 27
372#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
373#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
374#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 375#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
376#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
377#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
378#define _DPIO_REFSFR_B 0x8034
379#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
380
381#define _DPIO_CORE_CLK_A 0x801c
382#define _DPIO_CORE_CLK_B 0x803c
383#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
384
385#define _DPIO_LFP_COEFF_A 0x8048
386#define _DPIO_LFP_COEFF_B 0x8068
387#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
388
389#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 390
2a8f64ca
VP
391#define DPIO_DATA_CHANNEL1 0x8220
392#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 393
585fb111 394/*
de151cf6 395 * Fence registers
585fb111 396 */
de151cf6 397#define FENCE_REG_830_0 0x2000
dc529a4f 398#define FENCE_REG_945_8 0x3000
de151cf6
JB
399#define I830_FENCE_START_MASK 0x07f80000
400#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 401#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
402#define I830_FENCE_PITCH_SHIFT 4
403#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 404#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 405#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 406#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
407
408#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 409#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 410
de151cf6
JB
411#define FENCE_REG_965_0 0x03000
412#define I965_FENCE_PITCH_SHIFT 2
413#define I965_FENCE_TILING_Y_SHIFT 1
414#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 415#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 416
4e901fdc
EA
417#define FENCE_REG_SANDYBRIDGE_0 0x100000
418#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
419
f691e2f4
DV
420/* control register for cpu gtt access */
421#define TILECTL 0x101000
422#define TILECTL_SWZCTL (1 << 0)
423#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
424#define TILECTL_BACKSNOOP_DIS (1 << 3)
425
de151cf6
JB
426/*
427 * Instruction and interrupt control regs
428 */
63eeaf38 429#define PGTBL_ER 0x02024
333e9fe9
DV
430#define RENDER_RING_BASE 0x02000
431#define BSD_RING_BASE 0x04000
432#define GEN6_BSD_RING_BASE 0x12000
549f7365 433#define BLT_RING_BASE 0x22000
3d281d8c
DV
434#define RING_TAIL(base) ((base)+0x30)
435#define RING_HEAD(base) ((base)+0x34)
436#define RING_START(base) ((base)+0x38)
437#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
438#define RING_SYNC_0(base) ((base)+0x40)
439#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
440#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
441#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
442#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
443#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
444#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
445#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 446#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
447#define RING_HWS_PGA(base) ((base)+0x80)
448#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
449#define ARB_MODE 0x04030
450#define ARB_MODE_SWIZZLE_SNB (1<<4)
451#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 452#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
453#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
454#define DONE_REG 0x40b0
4593010b
EA
455#define BSD_HWS_PGA_GEN7 (0x04180)
456#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 457#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 458#define RING_NOPID(base) ((base)+0x94)
0f46832f 459#define RING_IMR(base) ((base)+0xa8)
c0c7babc 460#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
461#define TAIL_ADDR 0x001FFFF8
462#define HEAD_WRAP_COUNT 0xFFE00000
463#define HEAD_WRAP_ONE 0x00200000
464#define HEAD_ADDR 0x001FFFFC
465#define RING_NR_PAGES 0x001FF000
466#define RING_REPORT_MASK 0x00000006
467#define RING_REPORT_64K 0x00000002
468#define RING_REPORT_128K 0x00000004
469#define RING_NO_REPORT 0x00000000
470#define RING_VALID_MASK 0x00000001
471#define RING_VALID 0x00000001
472#define RING_INVALID 0x00000000
4b60e5cb
CW
473#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
474#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 475#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
476#if 0
477#define PRB0_TAIL 0x02030
478#define PRB0_HEAD 0x02034
479#define PRB0_START 0x02038
480#define PRB0_CTL 0x0203c
585fb111
JB
481#define PRB1_TAIL 0x02040 /* 915+ only */
482#define PRB1_HEAD 0x02044 /* 915+ only */
483#define PRB1_START 0x02048 /* 915+ only */
484#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 485#endif
63eeaf38
JB
486#define IPEIR_I965 0x02064
487#define IPEHR_I965 0x02068
488#define INSTDONE_I965 0x0206c
d53bd484
BW
489#define GEN7_INSTDONE_1 0x0206c
490#define GEN7_SC_INSTDONE 0x07100
491#define GEN7_SAMPLER_INSTDONE 0x0e160
492#define GEN7_ROW_INSTDONE 0x0e164
493#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
494#define RING_IPEIR(base) ((base)+0x64)
495#define RING_IPEHR(base) ((base)+0x68)
496#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
497#define RING_INSTPS(base) ((base)+0x70)
498#define RING_DMA_FADD(base) ((base)+0x78)
499#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
500#define INSTPS 0x02070 /* 965+ only */
501#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
502#define ACTHD_I965 0x02074
503#define HWS_PGA 0x02080
504#define HWS_ADDRESS_MASK 0xfffff000
505#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
506#define PWRCTXA 0x2088 /* 965GM+ only */
507#define PWRCTX_EN (1<<0)
585fb111 508#define IPEIR 0x02088
63eeaf38
JB
509#define IPEHR 0x0208c
510#define INSTDONE 0x02090
585fb111
JB
511#define NOPID 0x02094
512#define HWSTAM 0x02098
9d2f41fa 513#define DMA_FADD_I8XX 0x020d0
71cf39b1 514
f406839f 515#define ERROR_GEN6 0x040a0
71e172e8 516#define GEN7_ERR_INT 0x44040
b4c145c1 517#define ERR_INT_MMIO_UNCLAIMED (1<<13)
f406839f 518
de6e2eaf
EA
519/* GM45+ chicken bits -- debug workaround bits that may be required
520 * for various sorts of correct behavior. The top 16 bits of each are
521 * the enables for writing to the corresponding low bit.
522 */
523#define _3D_CHICKEN 0x02084
524#define _3D_CHICKEN2 0x0208c
525/* Disables pipelining of read flushes past the SF-WIZ interface.
526 * Required on all Ironlake steppings according to the B-Spec, but the
527 * particular danger of not doing so is not specified.
528 */
529# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
530#define _3D_CHICKEN3 0x02090
87f8020e 531#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 532#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 533
71cf39b1
EA
534#define MI_MODE 0x0209c
535# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 536# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 537
f8f2ac9a
BW
538#define GEN6_GT_MODE 0x20d0
539#define GEN6_GT_MODE_HI (1 << 9)
540
1ec14ad3 541#define GFX_MODE 0x02520
b095cd0a 542#define GFX_MODE_GEN7 0x0229c
5eb719cd 543#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
544#define GFX_RUN_LIST_ENABLE (1<<15)
545#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
546#define GFX_SURFACE_FAULT_ENABLE (1<<12)
547#define GFX_REPLAY_MODE (1<<11)
548#define GFX_PSMI_GRANULARITY (1<<10)
549#define GFX_PPGTT_ENABLE (1<<9)
550
a7e806de
DV
551#define VLV_DISPLAY_BASE 0x180000
552
585fb111
JB
553#define SCPD0 0x0209c /* 915+ only */
554#define IER 0x020a0
555#define IIR 0x020a4
556#define IMR 0x020a8
557#define ISR 0x020ac
7e231dbe
JB
558#define VLV_IIR_RW 0x182084
559#define VLV_IER 0x1820a0
560#define VLV_IIR 0x1820a4
561#define VLV_IMR 0x1820a8
562#define VLV_ISR 0x1820ac
585fb111
JB
563#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
564#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
565#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 566#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
567#define I915_HWB_OOM_INTERRUPT (1<<13)
568#define I915_SYNC_STATUS_INTERRUPT (1<<12)
569#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
570#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
571#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
572#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
573#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
574#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
575#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
576#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
577#define I915_DEBUG_INTERRUPT (1<<2)
578#define I915_USER_INTERRUPT (1<<1)
579#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 580#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
581#define EIR 0x020b0
582#define EMR 0x020b4
583#define ESR 0x020b8
63eeaf38
JB
584#define GM45_ERROR_PAGE_TABLE (1<<5)
585#define GM45_ERROR_MEM_PRIV (1<<4)
586#define I915_ERROR_PAGE_TABLE (1<<4)
587#define GM45_ERROR_CP_PRIV (1<<3)
588#define I915_ERROR_MEMORY_REFRESH (1<<1)
589#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 590#define INSTPM 0x020c0
ee980b80 591#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
592#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
593 will not assert AGPBUSY# and will only
594 be delivered when out of C3. */
84f9f938 595#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
596#define ACTHD 0x020c8
597#define FW_BLC 0x020d8
8692d00e 598#define FW_BLC2 0x020dc
585fb111 599#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
600#define FW_BLC_SELF_EN_MASK (1<<31)
601#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
602#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
603#define MM_BURST_LENGTH 0x00700000
604#define MM_FIFO_WATERMARK 0x0001F000
605#define LM_BURST_LENGTH 0x00000700
606#define LM_FIFO_WATERMARK 0x0000001F
585fb111 607#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
608
609/* Make render/texture TLB fetches lower priorty than associated data
610 * fetches. This is not turned on by default
611 */
612#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
613
614/* Isoch request wait on GTT enable (Display A/B/C streams).
615 * Make isoch requests stall on the TLB update. May cause
616 * display underruns (test mode only)
617 */
618#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
619
620/* Block grant count for isoch requests when block count is
621 * set to a finite value.
622 */
623#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
624#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
625#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
626#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
627#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
628
629/* Enable render writes to complete in C2/C3/C4 power states.
630 * If this isn't enabled, render writes are prevented in low
631 * power states. That seems bad to me.
632 */
633#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
634
635/* This acknowledges an async flip immediately instead
636 * of waiting for 2TLB fetches.
637 */
638#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
639
640/* Enables non-sequential data reads through arbiter
641 */
0206e353 642#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
643
644/* Disable FSB snooping of cacheable write cycles from binner/render
645 * command stream
646 */
647#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
648
649/* Arbiter time slice for non-isoch streams */
650#define MI_ARB_TIME_SLICE_MASK (7 << 5)
651#define MI_ARB_TIME_SLICE_1 (0 << 5)
652#define MI_ARB_TIME_SLICE_2 (1 << 5)
653#define MI_ARB_TIME_SLICE_4 (2 << 5)
654#define MI_ARB_TIME_SLICE_6 (3 << 5)
655#define MI_ARB_TIME_SLICE_8 (4 << 5)
656#define MI_ARB_TIME_SLICE_10 (5 << 5)
657#define MI_ARB_TIME_SLICE_14 (6 << 5)
658#define MI_ARB_TIME_SLICE_16 (7 << 5)
659
660/* Low priority grace period page size */
661#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
662#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
663
664/* Disable display A/B trickle feed */
665#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
666
667/* Set display plane priority */
668#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
669#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
670
585fb111 671#define CACHE_MODE_0 0x02120 /* 915+ only */
585fb111
JB
672#define CM0_IZ_OPT_DISABLE (1<<6)
673#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 674#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
675#define CM0_DEPTH_EVICT_DISABLE (1<<4)
676#define CM0_COLOR_EVICT_DISABLE (1<<3)
677#define CM0_DEPTH_WRITE_DISABLE (1<<1)
678#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 679#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 680#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
681#define ECOSKPD 0x021d0
682#define ECO_GATING_CX_ONLY (1<<3)
683#define ECO_FLIP_DONE (1<<0)
585fb111 684
fb046853
JB
685#define CACHE_MODE_1 0x7004 /* IVB+ */
686#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
687
e2a1e2f0
BW
688/* GEN6 interrupt control
689 * Note that the per-ring interrupt bits do alias with the global interrupt bits
690 * in GTIMR. */
a1786bd2
ZW
691#define GEN6_RENDER_HWSTAM 0x2098
692#define GEN6_RENDER_IMR 0x20a8
693#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
694#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 695#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
696#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
697#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
698#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
699#define GEN6_RENDER_SYNC_STATUS (1 << 2)
700#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
701#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
702
703#define GEN6_BLITTER_HWSTAM 0x22098
704#define GEN6_BLITTER_IMR 0x220a8
705#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
706#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
707#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
708#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 709
4efe0708
JB
710#define GEN6_BLITTER_ECOSKPD 0x221d0
711#define GEN6_BLITTER_LOCK_SHIFT 16
712#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
713
881f47b6 714#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
715#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
716#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
717#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
718#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 719
ec6a890d 720#define GEN6_BSD_HWSTAM 0x12098
881f47b6 721#define GEN6_BSD_IMR 0x120a8
1ec14ad3 722#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
723
724#define GEN6_BSD_RNCID 0x12198
725
a1e969e0
BW
726#define GEN7_FF_THREAD_MODE 0x20a0
727#define GEN7_FF_SCHED_MASK 0x0077070
728#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
729#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
730#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
731#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
732#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
733#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
734#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
735#define GEN7_FF_VS_SCHED_HW (0x0<<12)
736#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
737#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
738#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
739#define GEN7_FF_DS_SCHED_HW (0x0<<4)
740
585fb111
JB
741/*
742 * Framebuffer compression (915+ only)
743 */
744
745#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
746#define FBC_LL_BASE 0x03204 /* 4k page aligned */
747#define FBC_CONTROL 0x03208
748#define FBC_CTL_EN (1<<31)
749#define FBC_CTL_PERIODIC (1<<30)
750#define FBC_CTL_INTERVAL_SHIFT (16)
751#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 752#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
753#define FBC_CTL_STRIDE_SHIFT (5)
754#define FBC_CTL_FENCENO (1<<0)
755#define FBC_COMMAND 0x0320c
756#define FBC_CMD_COMPRESS (1<<0)
757#define FBC_STATUS 0x03210
758#define FBC_STAT_COMPRESSING (1<<31)
759#define FBC_STAT_COMPRESSED (1<<30)
760#define FBC_STAT_MODIFIED (1<<29)
761#define FBC_STAT_CURRENT_LINE (1<<0)
762#define FBC_CONTROL2 0x03214
763#define FBC_CTL_FENCE_DBL (0<<4)
764#define FBC_CTL_IDLE_IMM (0<<2)
765#define FBC_CTL_IDLE_FULL (1<<2)
766#define FBC_CTL_IDLE_LINE (2<<2)
767#define FBC_CTL_IDLE_DEBUG (3<<2)
768#define FBC_CTL_CPU_FENCE (1<<1)
769#define FBC_CTL_PLANEA (0<<0)
770#define FBC_CTL_PLANEB (1<<0)
771#define FBC_FENCE_OFF 0x0321b
80824003 772#define FBC_TAG 0x03300
585fb111
JB
773
774#define FBC_LL_SIZE (1536)
775
74dff282
JB
776/* Framebuffer compression for GM45+ */
777#define DPFC_CB_BASE 0x3200
778#define DPFC_CONTROL 0x3208
779#define DPFC_CTL_EN (1<<31)
780#define DPFC_CTL_PLANEA (0<<30)
781#define DPFC_CTL_PLANEB (1<<30)
782#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 783#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
784#define DPFC_SR_EN (1<<10)
785#define DPFC_CTL_LIMIT_1X (0<<6)
786#define DPFC_CTL_LIMIT_2X (1<<6)
787#define DPFC_CTL_LIMIT_4X (2<<6)
788#define DPFC_RECOMP_CTL 0x320c
789#define DPFC_RECOMP_STALL_EN (1<<27)
790#define DPFC_RECOMP_STALL_WM_SHIFT (16)
791#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
792#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
793#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
794#define DPFC_STATUS 0x3210
795#define DPFC_INVAL_SEG_SHIFT (16)
796#define DPFC_INVAL_SEG_MASK (0x07ff0000)
797#define DPFC_COMP_SEG_SHIFT (0)
798#define DPFC_COMP_SEG_MASK (0x000003ff)
799#define DPFC_STATUS2 0x3214
800#define DPFC_FENCE_YOFF 0x3218
801#define DPFC_CHICKEN 0x3224
802#define DPFC_HT_MODIFY (1<<31)
803
b52eb4dc
ZY
804/* Framebuffer compression for Ironlake */
805#define ILK_DPFC_CB_BASE 0x43200
806#define ILK_DPFC_CONTROL 0x43208
807/* The bit 28-8 is reserved */
808#define DPFC_RESERVED (0x1FFFFF00)
809#define ILK_DPFC_RECOMP_CTL 0x4320c
810#define ILK_DPFC_STATUS 0x43210
811#define ILK_DPFC_FENCE_YOFF 0x43218
812#define ILK_DPFC_CHICKEN 0x43224
813#define ILK_FBC_RT_BASE 0x2128
814#define ILK_FBC_RT_VALID (1<<0)
815
816#define ILK_DISPLAY_CHICKEN1 0x42000
817#define ILK_FBCQ_DIS (1<<22)
0206e353 818#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 819
b52eb4dc 820
9c04f015
YL
821/*
822 * Framebuffer compression for Sandybridge
823 *
824 * The following two registers are of type GTTMMADR
825 */
826#define SNB_DPFC_CTL_SA 0x100100
827#define SNB_CPU_FENCE_ENABLE (1<<29)
828#define DPFC_CPU_FENCE_OFFSET 0x100104
829
830
585fb111
JB
831/*
832 * GPIO regs
833 */
834#define GPIOA 0x5010
835#define GPIOB 0x5014
836#define GPIOC 0x5018
837#define GPIOD 0x501c
838#define GPIOE 0x5020
839#define GPIOF 0x5024
840#define GPIOG 0x5028
841#define GPIOH 0x502c
842# define GPIO_CLOCK_DIR_MASK (1 << 0)
843# define GPIO_CLOCK_DIR_IN (0 << 1)
844# define GPIO_CLOCK_DIR_OUT (1 << 1)
845# define GPIO_CLOCK_VAL_MASK (1 << 2)
846# define GPIO_CLOCK_VAL_OUT (1 << 3)
847# define GPIO_CLOCK_VAL_IN (1 << 4)
848# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
849# define GPIO_DATA_DIR_MASK (1 << 8)
850# define GPIO_DATA_DIR_IN (0 << 9)
851# define GPIO_DATA_DIR_OUT (1 << 9)
852# define GPIO_DATA_VAL_MASK (1 << 10)
853# define GPIO_DATA_VAL_OUT (1 << 11)
854# define GPIO_DATA_VAL_IN (1 << 12)
855# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
856
f899fc64
CW
857#define GMBUS0 0x5100 /* clock/port select */
858#define GMBUS_RATE_100KHZ (0<<8)
859#define GMBUS_RATE_50KHZ (1<<8)
860#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
861#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
862#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
863#define GMBUS_PORT_DISABLED 0
864#define GMBUS_PORT_SSC 1
865#define GMBUS_PORT_VGADDC 2
866#define GMBUS_PORT_PANEL 3
867#define GMBUS_PORT_DPC 4 /* HDMIC */
868#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
869#define GMBUS_PORT_DPD 6 /* HDMID */
870#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 871#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
872#define GMBUS1 0x5104 /* command/status */
873#define GMBUS_SW_CLR_INT (1<<31)
874#define GMBUS_SW_RDY (1<<30)
875#define GMBUS_ENT (1<<29) /* enable timeout */
876#define GMBUS_CYCLE_NONE (0<<25)
877#define GMBUS_CYCLE_WAIT (1<<25)
878#define GMBUS_CYCLE_INDEX (2<<25)
879#define GMBUS_CYCLE_STOP (4<<25)
880#define GMBUS_BYTE_COUNT_SHIFT 16
881#define GMBUS_SLAVE_INDEX_SHIFT 8
882#define GMBUS_SLAVE_ADDR_SHIFT 1
883#define GMBUS_SLAVE_READ (1<<0)
884#define GMBUS_SLAVE_WRITE (0<<0)
885#define GMBUS2 0x5108 /* status */
886#define GMBUS_INUSE (1<<15)
887#define GMBUS_HW_WAIT_PHASE (1<<14)
888#define GMBUS_STALL_TIMEOUT (1<<13)
889#define GMBUS_INT (1<<12)
890#define GMBUS_HW_RDY (1<<11)
891#define GMBUS_SATOER (1<<10)
892#define GMBUS_ACTIVE (1<<9)
893#define GMBUS3 0x510c /* data buffer bytes 3-0 */
894#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
895#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
896#define GMBUS_NAK_EN (1<<3)
897#define GMBUS_IDLE_EN (1<<2)
898#define GMBUS_HW_WAIT_EN (1<<1)
899#define GMBUS_HW_RDY_EN (1<<0)
900#define GMBUS5 0x5120 /* byte index */
901#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 902
585fb111
JB
903/*
904 * Clock control & power management
905 */
906
907#define VGA0 0x6000
908#define VGA1 0x6004
909#define VGA_PD 0x6010
910#define VGA0_PD_P2_DIV_4 (1 << 7)
911#define VGA0_PD_P1_DIV_2 (1 << 5)
912#define VGA0_PD_P1_SHIFT 0
913#define VGA0_PD_P1_MASK (0x1f << 0)
914#define VGA1_PD_P2_DIV_4 (1 << 15)
915#define VGA1_PD_P1_DIV_2 (1 << 13)
916#define VGA1_PD_P1_SHIFT 8
917#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
918#define _DPLL_A 0x06014
919#define _DPLL_B 0x06018
920#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
921#define DPLL_VCO_ENABLE (1 << 31)
922#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 923#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 924#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 925#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
926#define DPLL_VGA_MODE_DIS (1 << 28)
927#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
928#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
929#define DPLL_MODE_MASK (3 << 26)
930#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
931#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
932#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
933#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
934#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
935#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 936#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 937#define DPLL_LOCK_VLV (1<<15)
25eb05fc 938#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 939
585fb111
JB
940#define SRX_INDEX 0x3c4
941#define SRX_DATA 0x3c5
942#define SR01 1
943#define SR01_SCREEN_OFF (1<<5)
944
945#define PPCR 0x61204
946#define PPCR_ON (1<<0)
947
948#define DVOB 0x61140
949#define DVOB_ON (1<<31)
950#define DVOC 0x61160
951#define DVOC_ON (1<<31)
952#define LVDS 0x61180
953#define LVDS_ON (1<<31)
954
585fb111
JB
955/* Scratch pad debug 0 reg:
956 */
957#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
958/*
959 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
960 * this field (only one bit may be set).
961 */
962#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
963#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 964#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
965/* i830, required in DVO non-gang */
966#define PLL_P2_DIVIDE_BY_4 (1 << 23)
967#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
968#define PLL_REF_INPUT_DREFCLK (0 << 13)
969#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
970#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
971#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
972#define PLL_REF_INPUT_MASK (3 << 13)
973#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 974/* Ironlake */
b9055052
ZW
975# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
976# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
977# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
978# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
979# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
980
585fb111
JB
981/*
982 * Parallel to Serial Load Pulse phase selection.
983 * Selects the phase for the 10X DPLL clock for the PCIe
984 * digital display port. The range is 4 to 13; 10 or more
985 * is just a flip delay. The default is 6
986 */
987#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
988#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
989/*
990 * SDVO multiplier for 945G/GM. Not used on 965.
991 */
992#define SDVO_MULTIPLIER_MASK 0x000000ff
993#define SDVO_MULTIPLIER_SHIFT_HIRES 4
994#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 995#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
996/*
997 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
998 *
999 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1000 */
1001#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1002#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1003/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1004#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1005#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1006/*
1007 * SDVO/UDI pixel multiplier.
1008 *
1009 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1010 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1011 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1012 * dummy bytes in the datastream at an increased clock rate, with both sides of
1013 * the link knowing how many bytes are fill.
1014 *
1015 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1016 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1017 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1018 * through an SDVO command.
1019 *
1020 * This register field has values of multiplication factor minus 1, with
1021 * a maximum multiplier of 5 for SDVO.
1022 */
1023#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1024#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1025/*
1026 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1027 * This best be set to the default value (3) or the CRT won't work. No,
1028 * I don't entirely understand what this does...
1029 */
1030#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1031#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
1032#define _DPLL_B_MD 0x06020 /* 965+ only */
1033#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1034
9db4a9c7
JB
1035#define _FPA0 0x06040
1036#define _FPA1 0x06044
1037#define _FPB0 0x06048
1038#define _FPB1 0x0604c
1039#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1040#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1041#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1042#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1043#define FP_N_DIV_SHIFT 16
1044#define FP_M1_DIV_MASK 0x00003f00
1045#define FP_M1_DIV_SHIFT 8
1046#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1047#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1048#define FP_M2_DIV_SHIFT 0
1049#define DPLL_TEST 0x606c
1050#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1051#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1052#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1053#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1054#define DPLLB_TEST_N_BYPASS (1 << 19)
1055#define DPLLB_TEST_M_BYPASS (1 << 18)
1056#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1057#define DPLLA_TEST_N_BYPASS (1 << 3)
1058#define DPLLA_TEST_M_BYPASS (1 << 2)
1059#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1060#define D_STATE 0x6104
dc96e9b8 1061#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1062#define DSTATE_PLL_D3_OFF (1<<3)
1063#define DSTATE_GFX_CLOCK_GATING (1<<1)
1064#define DSTATE_DOT_CLOCK_GATING (1<<0)
1065#define DSPCLK_GATE_D 0x6200
1066# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1067# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1068# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1069# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1070# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1071# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1072# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1073# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1074# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1075# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1076# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1077# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1078# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1079# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1080# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1081# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1082# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1083# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1084# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1085# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1086# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1087# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1088# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1089# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1090# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1091# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1092# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1093# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1094/**
1095 * This bit must be set on the 830 to prevent hangs when turning off the
1096 * overlay scaler.
1097 */
1098# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1099# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1100# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1101# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1102# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1103
1104#define RENCLK_GATE_D1 0x6204
1105# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1106# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1107# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1108# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1109# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1110# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1111# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1112# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1113# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1114/** This bit must be unset on 855,865 */
1115# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1116# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1117# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1118# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1119/** This bit must be set on 855,865. */
1120# define SV_CLOCK_GATE_DISABLE (1 << 0)
1121# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1122# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1123# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1124# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1125# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1126# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1127# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1128# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1129# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1130# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1131# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1132# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1133# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1134# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1135# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1136# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1137# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1138
1139# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1140/** This bit must always be set on 965G/965GM */
1141# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1142# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1143# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1144# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1145# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1146# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1147/** This bit must always be set on 965G */
1148# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1149# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1150# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1151# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1152# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1153# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1154# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1155# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1156# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1157# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1158# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1159# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1160# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1161# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1162# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1163# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1164# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1165# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1166# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1167
1168#define RENCLK_GATE_D2 0x6208
1169#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1170#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1171#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1172#define RAMCLK_GATE_D 0x6210 /* CRL only */
1173#define DEUC 0x6214 /* CRL only */
585fb111 1174
ceb04246
JB
1175#define FW_BLC_SELF_VLV 0x6500
1176#define FW_CSPWRDWNEN (1<<15)
1177
585fb111
JB
1178/*
1179 * Palette regs
1180 */
1181
9db4a9c7
JB
1182#define _PALETTE_A 0x0a000
1183#define _PALETTE_B 0x0a800
1184#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1185
673a394b
EA
1186/* MCH MMIO space */
1187
1188/*
1189 * MCHBAR mirror.
1190 *
1191 * This mirrors the MCHBAR MMIO space whose location is determined by
1192 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1193 * every way. It is not accessible from the CP register read instructions.
1194 *
1195 */
1196#define MCHBAR_MIRROR_BASE 0x10000
1197
1398261a
YL
1198#define MCHBAR_MIRROR_BASE_SNB 0x140000
1199
673a394b
EA
1200/** 915-945 and GM965 MCH register controlling DRAM channel access */
1201#define DCC 0x10200
1202#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1203#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1204#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1205#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1206#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1207#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1208
95534263
LP
1209/** Pineview MCH register contains DDR3 setting */
1210#define CSHRDDR3CTL 0x101a8
1211#define CSHRDDR3CTL_DDR3 (1 << 2)
1212
673a394b
EA
1213/** 965 MCH register controlling DRAM channel configuration */
1214#define C0DRB3 0x10206
1215#define C1DRB3 0x10606
1216
f691e2f4
DV
1217/** snb MCH registers for reading the DRAM channel configuration */
1218#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1219#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1220#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1221#define MAD_DIMM_ECC_MASK (0x3 << 24)
1222#define MAD_DIMM_ECC_OFF (0x0 << 24)
1223#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1224#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1225#define MAD_DIMM_ECC_ON (0x3 << 24)
1226#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1227#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1228#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1229#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1230#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1231#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1232#define MAD_DIMM_A_SELECT (0x1 << 16)
1233/* DIMM sizes are in multiples of 256mb. */
1234#define MAD_DIMM_B_SIZE_SHIFT 8
1235#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1236#define MAD_DIMM_A_SIZE_SHIFT 0
1237#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1238
1239
b11248df
KP
1240/* Clocking configuration register */
1241#define CLKCFG 0x10c00
7662c8bd 1242#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1243#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1244#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1245#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1246#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1247#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1248/* Note, below two are guess */
b11248df 1249#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1250#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1251#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1252#define CLKCFG_MEM_533 (1 << 4)
1253#define CLKCFG_MEM_667 (2 << 4)
1254#define CLKCFG_MEM_800 (3 << 4)
1255#define CLKCFG_MEM_MASK (7 << 4)
1256
ea056c14
JB
1257#define TSC1 0x11001
1258#define TSE (1<<0)
7648fa99
JB
1259#define TR1 0x11006
1260#define TSFS 0x11020
1261#define TSFS_SLOPE_MASK 0x0000ff00
1262#define TSFS_SLOPE_SHIFT 8
1263#define TSFS_INTR_MASK 0x000000ff
1264
f97108d1
JB
1265#define CRSTANDVID 0x11100
1266#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1267#define PXVFREQ_PX_MASK 0x7f000000
1268#define PXVFREQ_PX_SHIFT 24
1269#define VIDFREQ_BASE 0x11110
1270#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1271#define VIDFREQ2 0x11114
1272#define VIDFREQ3 0x11118
1273#define VIDFREQ4 0x1111c
1274#define VIDFREQ_P0_MASK 0x1f000000
1275#define VIDFREQ_P0_SHIFT 24
1276#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1277#define VIDFREQ_P0_CSCLK_SHIFT 20
1278#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1279#define VIDFREQ_P0_CRCLK_SHIFT 16
1280#define VIDFREQ_P1_MASK 0x00001f00
1281#define VIDFREQ_P1_SHIFT 8
1282#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1283#define VIDFREQ_P1_CSCLK_SHIFT 4
1284#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1285#define INTTOEXT_BASE_ILK 0x11300
1286#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1287#define INTTOEXT_MAP3_SHIFT 24
1288#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1289#define INTTOEXT_MAP2_SHIFT 16
1290#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1291#define INTTOEXT_MAP1_SHIFT 8
1292#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1293#define INTTOEXT_MAP0_SHIFT 0
1294#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1295#define MEMSWCTL 0x11170 /* Ironlake only */
1296#define MEMCTL_CMD_MASK 0xe000
1297#define MEMCTL_CMD_SHIFT 13
1298#define MEMCTL_CMD_RCLK_OFF 0
1299#define MEMCTL_CMD_RCLK_ON 1
1300#define MEMCTL_CMD_CHFREQ 2
1301#define MEMCTL_CMD_CHVID 3
1302#define MEMCTL_CMD_VMMOFF 4
1303#define MEMCTL_CMD_VMMON 5
1304#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1305 when command complete */
1306#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1307#define MEMCTL_FREQ_SHIFT 8
1308#define MEMCTL_SFCAVM (1<<7)
1309#define MEMCTL_TGT_VID_MASK 0x007f
1310#define MEMIHYST 0x1117c
1311#define MEMINTREN 0x11180 /* 16 bits */
1312#define MEMINT_RSEXIT_EN (1<<8)
1313#define MEMINT_CX_SUPR_EN (1<<7)
1314#define MEMINT_CONT_BUSY_EN (1<<6)
1315#define MEMINT_AVG_BUSY_EN (1<<5)
1316#define MEMINT_EVAL_CHG_EN (1<<4)
1317#define MEMINT_MON_IDLE_EN (1<<3)
1318#define MEMINT_UP_EVAL_EN (1<<2)
1319#define MEMINT_DOWN_EVAL_EN (1<<1)
1320#define MEMINT_SW_CMD_EN (1<<0)
1321#define MEMINTRSTR 0x11182 /* 16 bits */
1322#define MEM_RSEXIT_MASK 0xc000
1323#define MEM_RSEXIT_SHIFT 14
1324#define MEM_CONT_BUSY_MASK 0x3000
1325#define MEM_CONT_BUSY_SHIFT 12
1326#define MEM_AVG_BUSY_MASK 0x0c00
1327#define MEM_AVG_BUSY_SHIFT 10
1328#define MEM_EVAL_CHG_MASK 0x0300
1329#define MEM_EVAL_BUSY_SHIFT 8
1330#define MEM_MON_IDLE_MASK 0x00c0
1331#define MEM_MON_IDLE_SHIFT 6
1332#define MEM_UP_EVAL_MASK 0x0030
1333#define MEM_UP_EVAL_SHIFT 4
1334#define MEM_DOWN_EVAL_MASK 0x000c
1335#define MEM_DOWN_EVAL_SHIFT 2
1336#define MEM_SW_CMD_MASK 0x0003
1337#define MEM_INT_STEER_GFX 0
1338#define MEM_INT_STEER_CMR 1
1339#define MEM_INT_STEER_SMI 2
1340#define MEM_INT_STEER_SCI 3
1341#define MEMINTRSTS 0x11184
1342#define MEMINT_RSEXIT (1<<7)
1343#define MEMINT_CONT_BUSY (1<<6)
1344#define MEMINT_AVG_BUSY (1<<5)
1345#define MEMINT_EVAL_CHG (1<<4)
1346#define MEMINT_MON_IDLE (1<<3)
1347#define MEMINT_UP_EVAL (1<<2)
1348#define MEMINT_DOWN_EVAL (1<<1)
1349#define MEMINT_SW_CMD (1<<0)
1350#define MEMMODECTL 0x11190
1351#define MEMMODE_BOOST_EN (1<<31)
1352#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1353#define MEMMODE_BOOST_FREQ_SHIFT 24
1354#define MEMMODE_IDLE_MODE_MASK 0x00030000
1355#define MEMMODE_IDLE_MODE_SHIFT 16
1356#define MEMMODE_IDLE_MODE_EVAL 0
1357#define MEMMODE_IDLE_MODE_CONT 1
1358#define MEMMODE_HWIDLE_EN (1<<15)
1359#define MEMMODE_SWMODE_EN (1<<14)
1360#define MEMMODE_RCLK_GATE (1<<13)
1361#define MEMMODE_HW_UPDATE (1<<12)
1362#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1363#define MEMMODE_FSTART_SHIFT 8
1364#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1365#define MEMMODE_FMAX_SHIFT 4
1366#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1367#define RCBMAXAVG 0x1119c
1368#define MEMSWCTL2 0x1119e /* Cantiga only */
1369#define SWMEMCMD_RENDER_OFF (0 << 13)
1370#define SWMEMCMD_RENDER_ON (1 << 13)
1371#define SWMEMCMD_SWFREQ (2 << 13)
1372#define SWMEMCMD_TARVID (3 << 13)
1373#define SWMEMCMD_VRM_OFF (4 << 13)
1374#define SWMEMCMD_VRM_ON (5 << 13)
1375#define CMDSTS (1<<12)
1376#define SFCAVM (1<<11)
1377#define SWFREQ_MASK 0x0380 /* P0-7 */
1378#define SWFREQ_SHIFT 7
1379#define TARVID_MASK 0x001f
1380#define MEMSTAT_CTG 0x111a0
1381#define RCBMINAVG 0x111a0
1382#define RCUPEI 0x111b0
1383#define RCDNEI 0x111b4
88271da3
JB
1384#define RSTDBYCTL 0x111b8
1385#define RS1EN (1<<31)
1386#define RS2EN (1<<30)
1387#define RS3EN (1<<29)
1388#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1389#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1390#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1391#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1392#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1393#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1394#define RSX_STATUS_MASK (7<<20)
1395#define RSX_STATUS_ON (0<<20)
1396#define RSX_STATUS_RC1 (1<<20)
1397#define RSX_STATUS_RC1E (2<<20)
1398#define RSX_STATUS_RS1 (3<<20)
1399#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1400#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1401#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1402#define RSX_STATUS_RSVD2 (7<<20)
1403#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1404#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1405#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1406#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1407#define RS1CONTSAV_MASK (3<<14)
1408#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1409#define RS1CONTSAV_RSVD (1<<14)
1410#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1411#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1412#define NORMSLEXLAT_MASK (3<<12)
1413#define SLOW_RS123 (0<<12)
1414#define SLOW_RS23 (1<<12)
1415#define SLOW_RS3 (2<<12)
1416#define NORMAL_RS123 (3<<12)
1417#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1418#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1419#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1420#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1421#define RS_CSTATE_MASK (3<<4)
1422#define RS_CSTATE_C367_RS1 (0<<4)
1423#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1424#define RS_CSTATE_RSVD (2<<4)
1425#define RS_CSTATE_C367_RS2 (3<<4)
1426#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1427#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1428#define VIDCTL 0x111c0
1429#define VIDSTS 0x111c8
1430#define VIDSTART 0x111cc /* 8 bits */
1431#define MEMSTAT_ILK 0x111f8
1432#define MEMSTAT_VID_MASK 0x7f00
1433#define MEMSTAT_VID_SHIFT 8
1434#define MEMSTAT_PSTATE_MASK 0x00f8
1435#define MEMSTAT_PSTATE_SHIFT 3
1436#define MEMSTAT_MON_ACTV (1<<2)
1437#define MEMSTAT_SRC_CTL_MASK 0x0003
1438#define MEMSTAT_SRC_CTL_CORE 0
1439#define MEMSTAT_SRC_CTL_TRB 1
1440#define MEMSTAT_SRC_CTL_THM 2
1441#define MEMSTAT_SRC_CTL_STDBY 3
1442#define RCPREVBSYTUPAVG 0x113b8
1443#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1444#define PMMISC 0x11214
1445#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1446#define SDEW 0x1124c
1447#define CSIEW0 0x11250
1448#define CSIEW1 0x11254
1449#define CSIEW2 0x11258
1450#define PEW 0x1125c
1451#define DEW 0x11270
1452#define MCHAFE 0x112c0
1453#define CSIEC 0x112e0
1454#define DMIEC 0x112e4
1455#define DDREC 0x112e8
1456#define PEG0EC 0x112ec
1457#define PEG1EC 0x112f0
1458#define GFXEC 0x112f4
1459#define RPPREVBSYTUPAVG 0x113b8
1460#define RPPREVBSYTDNAVG 0x113bc
1461#define ECR 0x11600
1462#define ECR_GPFE (1<<31)
1463#define ECR_IMONE (1<<30)
1464#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1465#define OGW0 0x11608
1466#define OGW1 0x1160c
1467#define EG0 0x11610
1468#define EG1 0x11614
1469#define EG2 0x11618
1470#define EG3 0x1161c
1471#define EG4 0x11620
1472#define EG5 0x11624
1473#define EG6 0x11628
1474#define EG7 0x1162c
1475#define PXW 0x11664
1476#define PXWL 0x11680
1477#define LCFUSE02 0x116c0
1478#define LCFUSE_HIV_MASK 0x000000ff
1479#define CSIPLL0 0x12c10
1480#define DDRMPLL1 0X12c20
7d57382e
EA
1481#define PEG_BAND_GAP_DATA 0x14d68
1482
c4de7b0f
CW
1483#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1484#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1485#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1486
3b8d8d91
JB
1487#define GEN6_GT_PERF_STATUS 0x145948
1488#define GEN6_RP_STATE_LIMITS 0x145994
1489#define GEN6_RP_STATE_CAP 0x145998
1490
aa40d6bb
ZN
1491/*
1492 * Logical Context regs
1493 */
1494#define CCID 0x2180
1495#define CCID_EN (1<<0)
fe1cc68f
BW
1496#define CXT_SIZE 0x21a0
1497#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1498#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1499#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1500#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1501#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1502#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1503 GEN6_CXT_RING_SIZE(cxt_reg) + \
1504 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1505 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1506 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1507#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1508#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1509#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1510#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1511#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1512#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1513#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
6a4ea124
BW
1514#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1515 GEN7_CXT_RING_SIZE(ctx_reg) + \
1516 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
4f91dd6f
BW
1517 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1518 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1519 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2e4291e0
BW
1520#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1521#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1522#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1523#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1524 HSW_CXT_RING_SIZE(ctx_reg) + \
1525 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1526 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1527
fe1cc68f 1528
585fb111
JB
1529/*
1530 * Overlay regs
1531 */
1532
1533#define OVADD 0x30000
1534#define DOVSTA 0x30008
1535#define OC_BUF (0x3<<20)
1536#define OGAMC5 0x30010
1537#define OGAMC4 0x30014
1538#define OGAMC3 0x30018
1539#define OGAMC2 0x3001c
1540#define OGAMC1 0x30020
1541#define OGAMC0 0x30024
1542
1543/*
1544 * Display engine regs
1545 */
1546
1547/* Pipe A timing regs */
9db4a9c7
JB
1548#define _HTOTAL_A 0x60000
1549#define _HBLANK_A 0x60004
1550#define _HSYNC_A 0x60008
1551#define _VTOTAL_A 0x6000c
1552#define _VBLANK_A 0x60010
1553#define _VSYNC_A 0x60014
1554#define _PIPEASRC 0x6001c
1555#define _BCLRPAT_A 0x60020
0529a0d9 1556#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1557
1558/* Pipe B timing regs */
9db4a9c7
JB
1559#define _HTOTAL_B 0x61000
1560#define _HBLANK_B 0x61004
1561#define _HSYNC_B 0x61008
1562#define _VTOTAL_B 0x6100c
1563#define _VBLANK_B 0x61010
1564#define _VSYNC_B 0x61014
1565#define _PIPEBSRC 0x6101c
1566#define _BCLRPAT_B 0x61020
0529a0d9
DV
1567#define _VSYNCSHIFT_B 0x61028
1568
9db4a9c7
JB
1569
1570#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1571#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1572#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1573#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1574#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1575#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1576#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1577#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1578
585fb111
JB
1579/* VGA port control */
1580#define ADPA 0x61100
ebc0fd88 1581#define PCH_ADPA 0xe1100
540a8950 1582#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1583
585fb111
JB
1584#define ADPA_DAC_ENABLE (1<<31)
1585#define ADPA_DAC_DISABLE 0
1586#define ADPA_PIPE_SELECT_MASK (1<<30)
1587#define ADPA_PIPE_A_SELECT 0
1588#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1589#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1590/* CPT uses bits 29:30 for pch transcoder select */
1591#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1592#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1593#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1594#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1595#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1596#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1597#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1598#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1599#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1600#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1601#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1602#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1603#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1604#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1605#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1606#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1607#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1608#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1609#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1610#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1611#define ADPA_SETS_HVPOLARITY 0
1612#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1613#define ADPA_VSYNC_CNTL_ENABLE 0
1614#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1615#define ADPA_HSYNC_CNTL_ENABLE 0
1616#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1617#define ADPA_VSYNC_ACTIVE_LOW 0
1618#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1619#define ADPA_HSYNC_ACTIVE_LOW 0
1620#define ADPA_DPMS_MASK (~(3<<10))
1621#define ADPA_DPMS_ON (0<<10)
1622#define ADPA_DPMS_SUSPEND (1<<10)
1623#define ADPA_DPMS_STANDBY (2<<10)
1624#define ADPA_DPMS_OFF (3<<10)
1625
939fe4d7 1626
585fb111
JB
1627/* Hotplug control (945+ only) */
1628#define PORT_HOTPLUG_EN 0x61110
7d57382e 1629#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1630#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1631#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1632#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1633#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1634#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1635#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1636#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1637#define TV_HOTPLUG_INT_EN (1 << 18)
1638#define CRT_HOTPLUG_INT_EN (1 << 9)
1639#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1640#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1641/* must use period 64 on GM45 according to docs */
1642#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1643#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1644#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1645#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1646#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1647#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1648#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1649#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1650#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1651#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1652#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1653#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1654
1655#define PORT_HOTPLUG_STAT 0x61114
10f76a38
CW
1656/* HDMI/DP bits are gen4+ */
1657#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1658#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1659#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1660#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1661#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1662#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1663/* HDMI bits are shared with the DP bits */
1664#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1665#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1666#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1667#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1668#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1669#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1670/* CRT/TV common between gen3+ */
585fb111
JB
1671#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1672#define TV_HOTPLUG_INT_STATUS (1 << 10)
1673#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1674#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1675#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1676#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1677/* SDVO is different across gen3/4 */
1678#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1679#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1680#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1681#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1682#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1683#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
585fb111
JB
1684
1685/* SDVO port control */
1686#define SDVOB 0x61140
1687#define SDVOC 0x61160
1688#define SDVO_ENABLE (1 << 31)
1689#define SDVO_PIPE_B_SELECT (1 << 30)
1690#define SDVO_STALL_SELECT (1 << 29)
1691#define SDVO_INTERRUPT_ENABLE (1 << 26)
1692/**
1693 * 915G/GM SDVO pixel multiplier.
1694 *
1695 * Programmed value is multiplier - 1, up to 5x.
1696 *
1697 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1698 */
1699#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1700#define SDVO_PORT_MULTIPLY_SHIFT 23
1701#define SDVO_PHASE_SELECT_MASK (15 << 19)
1702#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1703#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1704#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1705#define SDVO_ENCODING_SDVO (0x0 << 10)
1706#define SDVO_ENCODING_HDMI (0x2 << 10)
1707/** Requird for HDMI operation */
1708#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1709#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1710#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1711#define SDVO_AUDIO_ENABLE (1 << 6)
1712/** New with 965, default is to be set */
1713#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1714/** New with 965, default is to be set */
1715#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1716#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1717#define SDVO_DETECTED (1 << 2)
1718/* Bits to be preserved when writing */
1719#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1720#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1721
1722/* DVO port control */
1723#define DVOA 0x61120
1724#define DVOB 0x61140
1725#define DVOC 0x61160
1726#define DVO_ENABLE (1 << 31)
1727#define DVO_PIPE_B_SELECT (1 << 30)
1728#define DVO_PIPE_STALL_UNUSED (0 << 28)
1729#define DVO_PIPE_STALL (1 << 28)
1730#define DVO_PIPE_STALL_TV (2 << 28)
1731#define DVO_PIPE_STALL_MASK (3 << 28)
1732#define DVO_USE_VGA_SYNC (1 << 15)
1733#define DVO_DATA_ORDER_I740 (0 << 14)
1734#define DVO_DATA_ORDER_FP (1 << 14)
1735#define DVO_VSYNC_DISABLE (1 << 11)
1736#define DVO_HSYNC_DISABLE (1 << 10)
1737#define DVO_VSYNC_TRISTATE (1 << 9)
1738#define DVO_HSYNC_TRISTATE (1 << 8)
1739#define DVO_BORDER_ENABLE (1 << 7)
1740#define DVO_DATA_ORDER_GBRG (1 << 6)
1741#define DVO_DATA_ORDER_RGGB (0 << 6)
1742#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1743#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1744#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1745#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1746#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1747#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1748#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1749#define DVO_PRESERVE_MASK (0x7<<24)
1750#define DVOA_SRCDIM 0x61124
1751#define DVOB_SRCDIM 0x61144
1752#define DVOC_SRCDIM 0x61164
1753#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1754#define DVO_SRCDIM_VERTICAL_SHIFT 0
1755
1756/* LVDS port control */
1757#define LVDS 0x61180
1758/*
1759 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1760 * the DPLL semantics change when the LVDS is assigned to that pipe.
1761 */
1762#define LVDS_PORT_EN (1 << 31)
1763/* Selects pipe B for LVDS data. Must be set on pre-965. */
1764#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1765#define LVDS_PIPE_MASK (1 << 30)
1519b995 1766#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1767/* LVDS dithering flag on 965/g4x platform */
1768#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1769/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1770#define LVDS_VSYNC_POLARITY (1 << 21)
1771#define LVDS_HSYNC_POLARITY (1 << 20)
1772
a3e17eb8
ZY
1773/* Enable border for unscaled (or aspect-scaled) display */
1774#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1775/*
1776 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1777 * pixel.
1778 */
1779#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1780#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1781#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1782/*
1783 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1784 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1785 * on.
1786 */
1787#define LVDS_A3_POWER_MASK (3 << 6)
1788#define LVDS_A3_POWER_DOWN (0 << 6)
1789#define LVDS_A3_POWER_UP (3 << 6)
1790/*
1791 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1792 * is set.
1793 */
1794#define LVDS_CLKB_POWER_MASK (3 << 4)
1795#define LVDS_CLKB_POWER_DOWN (0 << 4)
1796#define LVDS_CLKB_POWER_UP (3 << 4)
1797/*
1798 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1799 * setting for whether we are in dual-channel mode. The B3 pair will
1800 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1801 */
1802#define LVDS_B0B3_POWER_MASK (3 << 2)
1803#define LVDS_B0B3_POWER_DOWN (0 << 2)
1804#define LVDS_B0B3_POWER_UP (3 << 2)
1805
3c17fe4b
DH
1806/* Video Data Island Packet control */
1807#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
1808/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1809 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1810 * of the infoframe structure specified by CEA-861. */
1811#define VIDEO_DIP_DATA_SIZE 32
3c17fe4b 1812#define VIDEO_DIP_CTL 0x61170
2da8af54 1813/* Pre HSW: */
3c17fe4b
DH
1814#define VIDEO_DIP_ENABLE (1 << 31)
1815#define VIDEO_DIP_PORT_B (1 << 29)
1816#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 1817#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 1818#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 1819#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
1820#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1821#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 1822#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
1823#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1824#define VIDEO_DIP_SELECT_AVI (0 << 19)
1825#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1826#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1827#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1828#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1829#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1830#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 1831#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 1832/* HSW and later: */
0dd87d20
PZ
1833#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1834#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 1835#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
1836#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1837#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 1838#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 1839
585fb111
JB
1840/* Panel power sequencing */
1841#define PP_STATUS 0x61200
1842#define PP_ON (1 << 31)
1843/*
1844 * Indicates that all dependencies of the panel are on:
1845 *
1846 * - PLL enabled
1847 * - pipe enabled
1848 * - LVDS/DVOB/DVOC on
1849 */
1850#define PP_READY (1 << 30)
1851#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1852#define PP_SEQUENCE_POWER_UP (1 << 28)
1853#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1854#define PP_SEQUENCE_MASK (3 << 28)
1855#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1856#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1857#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1858#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1859#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1860#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1861#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1862#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1863#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1864#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1865#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1866#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1867#define PP_CONTROL 0x61204
1868#define POWER_TARGET_ON (1 << 0)
1869#define PP_ON_DELAYS 0x61208
1870#define PP_OFF_DELAYS 0x6120c
1871#define PP_DIVISOR 0x61210
1872
1873/* Panel fitting */
1874#define PFIT_CONTROL 0x61230
1875#define PFIT_ENABLE (1 << 31)
1876#define PFIT_PIPE_MASK (3 << 29)
1877#define PFIT_PIPE_SHIFT 29
1878#define VERT_INTERP_DISABLE (0 << 10)
1879#define VERT_INTERP_BILINEAR (1 << 10)
1880#define VERT_INTERP_MASK (3 << 10)
1881#define VERT_AUTO_SCALE (1 << 9)
1882#define HORIZ_INTERP_DISABLE (0 << 6)
1883#define HORIZ_INTERP_BILINEAR (1 << 6)
1884#define HORIZ_INTERP_MASK (3 << 6)
1885#define HORIZ_AUTO_SCALE (1 << 5)
1886#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1887#define PFIT_FILTER_FUZZY (0 << 24)
1888#define PFIT_SCALING_AUTO (0 << 26)
1889#define PFIT_SCALING_PROGRAMMED (1 << 26)
1890#define PFIT_SCALING_PILLAR (2 << 26)
1891#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1892#define PFIT_PGM_RATIOS 0x61234
1893#define PFIT_VERT_SCALE_MASK 0xfff00000
1894#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1895/* Pre-965 */
1896#define PFIT_VERT_SCALE_SHIFT 20
1897#define PFIT_VERT_SCALE_MASK 0xfff00000
1898#define PFIT_HORIZ_SCALE_SHIFT 4
1899#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1900/* 965+ */
1901#define PFIT_VERT_SCALE_SHIFT_965 16
1902#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1903#define PFIT_HORIZ_SCALE_SHIFT_965 0
1904#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1905
585fb111
JB
1906#define PFIT_AUTO_RATIOS 0x61238
1907
1908/* Backlight control */
585fb111 1909#define BLC_PWM_CTL2 0x61250 /* 965+ only */
7cf41601
DV
1910#define BLM_PWM_ENABLE (1 << 31)
1911#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1912#define BLM_PIPE_SELECT (1 << 29)
1913#define BLM_PIPE_SELECT_IVB (3 << 29)
1914#define BLM_PIPE_A (0 << 29)
1915#define BLM_PIPE_B (1 << 29)
1916#define BLM_PIPE_C (2 << 29) /* ivb + */
1917#define BLM_PIPE(pipe) ((pipe) << 29)
1918#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1919#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1920#define BLM_PHASE_IN_ENABLE (1 << 25)
1921#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1922#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1923#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1924#define BLM_PHASE_IN_COUNT_SHIFT (8)
1925#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1926#define BLM_PHASE_IN_INCR_SHIFT (0)
1927#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1928#define BLC_PWM_CTL 0x61254
ba3820ad
TI
1929/*
1930 * This is the most significant 15 bits of the number of backlight cycles in a
1931 * complete cycle of the modulated backlight control.
1932 *
1933 * The actual value is this field multiplied by two.
1934 */
7cf41601
DV
1935#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1936#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1937#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
1938/*
1939 * This is the number of cycles out of the backlight modulation cycle for which
1940 * the backlight is on.
1941 *
1942 * This field must be no greater than the number of cycles in the complete
1943 * backlight modulation cycle.
1944 */
1945#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1946#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
1947#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1948#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 1949
0eb96d6e
JB
1950#define BLC_HIST_CTL 0x61260
1951
7cf41601
DV
1952/* New registers for PCH-split platforms. Safe where new bits show up, the
1953 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1954#define BLC_PWM_CPU_CTL2 0x48250
1955#define BLC_PWM_CPU_CTL 0x48254
1956
1957/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1958 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1959#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 1960#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
1961#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1962#define BLM_PCH_POLARITY (1 << 29)
1963#define BLC_PWM_PCH_CTL2 0xc8254
1964
585fb111
JB
1965/* TV port control */
1966#define TV_CTL 0x68000
1967/** Enables the TV encoder */
1968# define TV_ENC_ENABLE (1 << 31)
1969/** Sources the TV encoder input from pipe B instead of A. */
1970# define TV_ENC_PIPEB_SELECT (1 << 30)
1971/** Outputs composite video (DAC A only) */
1972# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1973/** Outputs SVideo video (DAC B/C) */
1974# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1975/** Outputs Component video (DAC A/B/C) */
1976# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1977/** Outputs Composite and SVideo (DAC A/B/C) */
1978# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1979# define TV_TRILEVEL_SYNC (1 << 21)
1980/** Enables slow sync generation (945GM only) */
1981# define TV_SLOW_SYNC (1 << 20)
1982/** Selects 4x oversampling for 480i and 576p */
1983# define TV_OVERSAMPLE_4X (0 << 18)
1984/** Selects 2x oversampling for 720p and 1080i */
1985# define TV_OVERSAMPLE_2X (1 << 18)
1986/** Selects no oversampling for 1080p */
1987# define TV_OVERSAMPLE_NONE (2 << 18)
1988/** Selects 8x oversampling */
1989# define TV_OVERSAMPLE_8X (3 << 18)
1990/** Selects progressive mode rather than interlaced */
1991# define TV_PROGRESSIVE (1 << 17)
1992/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1993# define TV_PAL_BURST (1 << 16)
1994/** Field for setting delay of Y compared to C */
1995# define TV_YC_SKEW_MASK (7 << 12)
1996/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1997# define TV_ENC_SDP_FIX (1 << 11)
1998/**
1999 * Enables a fix for the 915GM only.
2000 *
2001 * Not sure what it does.
2002 */
2003# define TV_ENC_C0_FIX (1 << 10)
2004/** Bits that must be preserved by software */
d2d9f232 2005# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2006# define TV_FUSE_STATE_MASK (3 << 4)
2007/** Read-only state that reports all features enabled */
2008# define TV_FUSE_STATE_ENABLED (0 << 4)
2009/** Read-only state that reports that Macrovision is disabled in hardware*/
2010# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2011/** Read-only state that reports that TV-out is disabled in hardware. */
2012# define TV_FUSE_STATE_DISABLED (2 << 4)
2013/** Normal operation */
2014# define TV_TEST_MODE_NORMAL (0 << 0)
2015/** Encoder test pattern 1 - combo pattern */
2016# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2017/** Encoder test pattern 2 - full screen vertical 75% color bars */
2018# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2019/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2020# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2021/** Encoder test pattern 4 - random noise */
2022# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2023/** Encoder test pattern 5 - linear color ramps */
2024# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2025/**
2026 * This test mode forces the DACs to 50% of full output.
2027 *
2028 * This is used for load detection in combination with TVDAC_SENSE_MASK
2029 */
2030# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2031# define TV_TEST_MODE_MASK (7 << 0)
2032
2033#define TV_DAC 0x68004
b8ed2a4f 2034# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2035/**
2036 * Reports that DAC state change logic has reported change (RO).
2037 *
2038 * This gets cleared when TV_DAC_STATE_EN is cleared
2039*/
2040# define TVDAC_STATE_CHG (1 << 31)
2041# define TVDAC_SENSE_MASK (7 << 28)
2042/** Reports that DAC A voltage is above the detect threshold */
2043# define TVDAC_A_SENSE (1 << 30)
2044/** Reports that DAC B voltage is above the detect threshold */
2045# define TVDAC_B_SENSE (1 << 29)
2046/** Reports that DAC C voltage is above the detect threshold */
2047# define TVDAC_C_SENSE (1 << 28)
2048/**
2049 * Enables DAC state detection logic, for load-based TV detection.
2050 *
2051 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2052 * to off, for load detection to work.
2053 */
2054# define TVDAC_STATE_CHG_EN (1 << 27)
2055/** Sets the DAC A sense value to high */
2056# define TVDAC_A_SENSE_CTL (1 << 26)
2057/** Sets the DAC B sense value to high */
2058# define TVDAC_B_SENSE_CTL (1 << 25)
2059/** Sets the DAC C sense value to high */
2060# define TVDAC_C_SENSE_CTL (1 << 24)
2061/** Overrides the ENC_ENABLE and DAC voltage levels */
2062# define DAC_CTL_OVERRIDE (1 << 7)
2063/** Sets the slew rate. Must be preserved in software */
2064# define ENC_TVDAC_SLEW_FAST (1 << 6)
2065# define DAC_A_1_3_V (0 << 4)
2066# define DAC_A_1_1_V (1 << 4)
2067# define DAC_A_0_7_V (2 << 4)
cb66c692 2068# define DAC_A_MASK (3 << 4)
585fb111
JB
2069# define DAC_B_1_3_V (0 << 2)
2070# define DAC_B_1_1_V (1 << 2)
2071# define DAC_B_0_7_V (2 << 2)
cb66c692 2072# define DAC_B_MASK (3 << 2)
585fb111
JB
2073# define DAC_C_1_3_V (0 << 0)
2074# define DAC_C_1_1_V (1 << 0)
2075# define DAC_C_0_7_V (2 << 0)
cb66c692 2076# define DAC_C_MASK (3 << 0)
585fb111
JB
2077
2078/**
2079 * CSC coefficients are stored in a floating point format with 9 bits of
2080 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2081 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2082 * -1 (0x3) being the only legal negative value.
2083 */
2084#define TV_CSC_Y 0x68010
2085# define TV_RY_MASK 0x07ff0000
2086# define TV_RY_SHIFT 16
2087# define TV_GY_MASK 0x00000fff
2088# define TV_GY_SHIFT 0
2089
2090#define TV_CSC_Y2 0x68014
2091# define TV_BY_MASK 0x07ff0000
2092# define TV_BY_SHIFT 16
2093/**
2094 * Y attenuation for component video.
2095 *
2096 * Stored in 1.9 fixed point.
2097 */
2098# define TV_AY_MASK 0x000003ff
2099# define TV_AY_SHIFT 0
2100
2101#define TV_CSC_U 0x68018
2102# define TV_RU_MASK 0x07ff0000
2103# define TV_RU_SHIFT 16
2104# define TV_GU_MASK 0x000007ff
2105# define TV_GU_SHIFT 0
2106
2107#define TV_CSC_U2 0x6801c
2108# define TV_BU_MASK 0x07ff0000
2109# define TV_BU_SHIFT 16
2110/**
2111 * U attenuation for component video.
2112 *
2113 * Stored in 1.9 fixed point.
2114 */
2115# define TV_AU_MASK 0x000003ff
2116# define TV_AU_SHIFT 0
2117
2118#define TV_CSC_V 0x68020
2119# define TV_RV_MASK 0x0fff0000
2120# define TV_RV_SHIFT 16
2121# define TV_GV_MASK 0x000007ff
2122# define TV_GV_SHIFT 0
2123
2124#define TV_CSC_V2 0x68024
2125# define TV_BV_MASK 0x07ff0000
2126# define TV_BV_SHIFT 16
2127/**
2128 * V attenuation for component video.
2129 *
2130 * Stored in 1.9 fixed point.
2131 */
2132# define TV_AV_MASK 0x000007ff
2133# define TV_AV_SHIFT 0
2134
2135#define TV_CLR_KNOBS 0x68028
2136/** 2s-complement brightness adjustment */
2137# define TV_BRIGHTNESS_MASK 0xff000000
2138# define TV_BRIGHTNESS_SHIFT 24
2139/** Contrast adjustment, as a 2.6 unsigned floating point number */
2140# define TV_CONTRAST_MASK 0x00ff0000
2141# define TV_CONTRAST_SHIFT 16
2142/** Saturation adjustment, as a 2.6 unsigned floating point number */
2143# define TV_SATURATION_MASK 0x0000ff00
2144# define TV_SATURATION_SHIFT 8
2145/** Hue adjustment, as an integer phase angle in degrees */
2146# define TV_HUE_MASK 0x000000ff
2147# define TV_HUE_SHIFT 0
2148
2149#define TV_CLR_LEVEL 0x6802c
2150/** Controls the DAC level for black */
2151# define TV_BLACK_LEVEL_MASK 0x01ff0000
2152# define TV_BLACK_LEVEL_SHIFT 16
2153/** Controls the DAC level for blanking */
2154# define TV_BLANK_LEVEL_MASK 0x000001ff
2155# define TV_BLANK_LEVEL_SHIFT 0
2156
2157#define TV_H_CTL_1 0x68030
2158/** Number of pixels in the hsync. */
2159# define TV_HSYNC_END_MASK 0x1fff0000
2160# define TV_HSYNC_END_SHIFT 16
2161/** Total number of pixels minus one in the line (display and blanking). */
2162# define TV_HTOTAL_MASK 0x00001fff
2163# define TV_HTOTAL_SHIFT 0
2164
2165#define TV_H_CTL_2 0x68034
2166/** Enables the colorburst (needed for non-component color) */
2167# define TV_BURST_ENA (1 << 31)
2168/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2169# define TV_HBURST_START_SHIFT 16
2170# define TV_HBURST_START_MASK 0x1fff0000
2171/** Length of the colorburst */
2172# define TV_HBURST_LEN_SHIFT 0
2173# define TV_HBURST_LEN_MASK 0x0001fff
2174
2175#define TV_H_CTL_3 0x68038
2176/** End of hblank, measured in pixels minus one from start of hsync */
2177# define TV_HBLANK_END_SHIFT 16
2178# define TV_HBLANK_END_MASK 0x1fff0000
2179/** Start of hblank, measured in pixels minus one from start of hsync */
2180# define TV_HBLANK_START_SHIFT 0
2181# define TV_HBLANK_START_MASK 0x0001fff
2182
2183#define TV_V_CTL_1 0x6803c
2184/** XXX */
2185# define TV_NBR_END_SHIFT 16
2186# define TV_NBR_END_MASK 0x07ff0000
2187/** XXX */
2188# define TV_VI_END_F1_SHIFT 8
2189# define TV_VI_END_F1_MASK 0x00003f00
2190/** XXX */
2191# define TV_VI_END_F2_SHIFT 0
2192# define TV_VI_END_F2_MASK 0x0000003f
2193
2194#define TV_V_CTL_2 0x68040
2195/** Length of vsync, in half lines */
2196# define TV_VSYNC_LEN_MASK 0x07ff0000
2197# define TV_VSYNC_LEN_SHIFT 16
2198/** Offset of the start of vsync in field 1, measured in one less than the
2199 * number of half lines.
2200 */
2201# define TV_VSYNC_START_F1_MASK 0x00007f00
2202# define TV_VSYNC_START_F1_SHIFT 8
2203/**
2204 * Offset of the start of vsync in field 2, measured in one less than the
2205 * number of half lines.
2206 */
2207# define TV_VSYNC_START_F2_MASK 0x0000007f
2208# define TV_VSYNC_START_F2_SHIFT 0
2209
2210#define TV_V_CTL_3 0x68044
2211/** Enables generation of the equalization signal */
2212# define TV_EQUAL_ENA (1 << 31)
2213/** Length of vsync, in half lines */
2214# define TV_VEQ_LEN_MASK 0x007f0000
2215# define TV_VEQ_LEN_SHIFT 16
2216/** Offset of the start of equalization in field 1, measured in one less than
2217 * the number of half lines.
2218 */
2219# define TV_VEQ_START_F1_MASK 0x0007f00
2220# define TV_VEQ_START_F1_SHIFT 8
2221/**
2222 * Offset of the start of equalization in field 2, measured in one less than
2223 * the number of half lines.
2224 */
2225# define TV_VEQ_START_F2_MASK 0x000007f
2226# define TV_VEQ_START_F2_SHIFT 0
2227
2228#define TV_V_CTL_4 0x68048
2229/**
2230 * Offset to start of vertical colorburst, measured in one less than the
2231 * number of lines from vertical start.
2232 */
2233# define TV_VBURST_START_F1_MASK 0x003f0000
2234# define TV_VBURST_START_F1_SHIFT 16
2235/**
2236 * Offset to the end of vertical colorburst, measured in one less than the
2237 * number of lines from the start of NBR.
2238 */
2239# define TV_VBURST_END_F1_MASK 0x000000ff
2240# define TV_VBURST_END_F1_SHIFT 0
2241
2242#define TV_V_CTL_5 0x6804c
2243/**
2244 * Offset to start of vertical colorburst, measured in one less than the
2245 * number of lines from vertical start.
2246 */
2247# define TV_VBURST_START_F2_MASK 0x003f0000
2248# define TV_VBURST_START_F2_SHIFT 16
2249/**
2250 * Offset to the end of vertical colorburst, measured in one less than the
2251 * number of lines from the start of NBR.
2252 */
2253# define TV_VBURST_END_F2_MASK 0x000000ff
2254# define TV_VBURST_END_F2_SHIFT 0
2255
2256#define TV_V_CTL_6 0x68050
2257/**
2258 * Offset to start of vertical colorburst, measured in one less than the
2259 * number of lines from vertical start.
2260 */
2261# define TV_VBURST_START_F3_MASK 0x003f0000
2262# define TV_VBURST_START_F3_SHIFT 16
2263/**
2264 * Offset to the end of vertical colorburst, measured in one less than the
2265 * number of lines from the start of NBR.
2266 */
2267# define TV_VBURST_END_F3_MASK 0x000000ff
2268# define TV_VBURST_END_F3_SHIFT 0
2269
2270#define TV_V_CTL_7 0x68054
2271/**
2272 * Offset to start of vertical colorburst, measured in one less than the
2273 * number of lines from vertical start.
2274 */
2275# define TV_VBURST_START_F4_MASK 0x003f0000
2276# define TV_VBURST_START_F4_SHIFT 16
2277/**
2278 * Offset to the end of vertical colorburst, measured in one less than the
2279 * number of lines from the start of NBR.
2280 */
2281# define TV_VBURST_END_F4_MASK 0x000000ff
2282# define TV_VBURST_END_F4_SHIFT 0
2283
2284#define TV_SC_CTL_1 0x68060
2285/** Turns on the first subcarrier phase generation DDA */
2286# define TV_SC_DDA1_EN (1 << 31)
2287/** Turns on the first subcarrier phase generation DDA */
2288# define TV_SC_DDA2_EN (1 << 30)
2289/** Turns on the first subcarrier phase generation DDA */
2290# define TV_SC_DDA3_EN (1 << 29)
2291/** Sets the subcarrier DDA to reset frequency every other field */
2292# define TV_SC_RESET_EVERY_2 (0 << 24)
2293/** Sets the subcarrier DDA to reset frequency every fourth field */
2294# define TV_SC_RESET_EVERY_4 (1 << 24)
2295/** Sets the subcarrier DDA to reset frequency every eighth field */
2296# define TV_SC_RESET_EVERY_8 (2 << 24)
2297/** Sets the subcarrier DDA to never reset the frequency */
2298# define TV_SC_RESET_NEVER (3 << 24)
2299/** Sets the peak amplitude of the colorburst.*/
2300# define TV_BURST_LEVEL_MASK 0x00ff0000
2301# define TV_BURST_LEVEL_SHIFT 16
2302/** Sets the increment of the first subcarrier phase generation DDA */
2303# define TV_SCDDA1_INC_MASK 0x00000fff
2304# define TV_SCDDA1_INC_SHIFT 0
2305
2306#define TV_SC_CTL_2 0x68064
2307/** Sets the rollover for the second subcarrier phase generation DDA */
2308# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2309# define TV_SCDDA2_SIZE_SHIFT 16
2310/** Sets the increent of the second subcarrier phase generation DDA */
2311# define TV_SCDDA2_INC_MASK 0x00007fff
2312# define TV_SCDDA2_INC_SHIFT 0
2313
2314#define TV_SC_CTL_3 0x68068
2315/** Sets the rollover for the third subcarrier phase generation DDA */
2316# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2317# define TV_SCDDA3_SIZE_SHIFT 16
2318/** Sets the increent of the third subcarrier phase generation DDA */
2319# define TV_SCDDA3_INC_MASK 0x00007fff
2320# define TV_SCDDA3_INC_SHIFT 0
2321
2322#define TV_WIN_POS 0x68070
2323/** X coordinate of the display from the start of horizontal active */
2324# define TV_XPOS_MASK 0x1fff0000
2325# define TV_XPOS_SHIFT 16
2326/** Y coordinate of the display from the start of vertical active (NBR) */
2327# define TV_YPOS_MASK 0x00000fff
2328# define TV_YPOS_SHIFT 0
2329
2330#define TV_WIN_SIZE 0x68074
2331/** Horizontal size of the display window, measured in pixels*/
2332# define TV_XSIZE_MASK 0x1fff0000
2333# define TV_XSIZE_SHIFT 16
2334/**
2335 * Vertical size of the display window, measured in pixels.
2336 *
2337 * Must be even for interlaced modes.
2338 */
2339# define TV_YSIZE_MASK 0x00000fff
2340# define TV_YSIZE_SHIFT 0
2341
2342#define TV_FILTER_CTL_1 0x68080
2343/**
2344 * Enables automatic scaling calculation.
2345 *
2346 * If set, the rest of the registers are ignored, and the calculated values can
2347 * be read back from the register.
2348 */
2349# define TV_AUTO_SCALE (1 << 31)
2350/**
2351 * Disables the vertical filter.
2352 *
2353 * This is required on modes more than 1024 pixels wide */
2354# define TV_V_FILTER_BYPASS (1 << 29)
2355/** Enables adaptive vertical filtering */
2356# define TV_VADAPT (1 << 28)
2357# define TV_VADAPT_MODE_MASK (3 << 26)
2358/** Selects the least adaptive vertical filtering mode */
2359# define TV_VADAPT_MODE_LEAST (0 << 26)
2360/** Selects the moderately adaptive vertical filtering mode */
2361# define TV_VADAPT_MODE_MODERATE (1 << 26)
2362/** Selects the most adaptive vertical filtering mode */
2363# define TV_VADAPT_MODE_MOST (3 << 26)
2364/**
2365 * Sets the horizontal scaling factor.
2366 *
2367 * This should be the fractional part of the horizontal scaling factor divided
2368 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2369 *
2370 * (src width - 1) / ((oversample * dest width) - 1)
2371 */
2372# define TV_HSCALE_FRAC_MASK 0x00003fff
2373# define TV_HSCALE_FRAC_SHIFT 0
2374
2375#define TV_FILTER_CTL_2 0x68084
2376/**
2377 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2378 *
2379 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2380 */
2381# define TV_VSCALE_INT_MASK 0x00038000
2382# define TV_VSCALE_INT_SHIFT 15
2383/**
2384 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2385 *
2386 * \sa TV_VSCALE_INT_MASK
2387 */
2388# define TV_VSCALE_FRAC_MASK 0x00007fff
2389# define TV_VSCALE_FRAC_SHIFT 0
2390
2391#define TV_FILTER_CTL_3 0x68088
2392/**
2393 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2394 *
2395 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2396 *
2397 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2398 */
2399# define TV_VSCALE_IP_INT_MASK 0x00038000
2400# define TV_VSCALE_IP_INT_SHIFT 15
2401/**
2402 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2403 *
2404 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2405 *
2406 * \sa TV_VSCALE_IP_INT_MASK
2407 */
2408# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2409# define TV_VSCALE_IP_FRAC_SHIFT 0
2410
2411#define TV_CC_CONTROL 0x68090
2412# define TV_CC_ENABLE (1 << 31)
2413/**
2414 * Specifies which field to send the CC data in.
2415 *
2416 * CC data is usually sent in field 0.
2417 */
2418# define TV_CC_FID_MASK (1 << 27)
2419# define TV_CC_FID_SHIFT 27
2420/** Sets the horizontal position of the CC data. Usually 135. */
2421# define TV_CC_HOFF_MASK 0x03ff0000
2422# define TV_CC_HOFF_SHIFT 16
2423/** Sets the vertical position of the CC data. Usually 21 */
2424# define TV_CC_LINE_MASK 0x0000003f
2425# define TV_CC_LINE_SHIFT 0
2426
2427#define TV_CC_DATA 0x68094
2428# define TV_CC_RDY (1 << 31)
2429/** Second word of CC data to be transmitted. */
2430# define TV_CC_DATA_2_MASK 0x007f0000
2431# define TV_CC_DATA_2_SHIFT 16
2432/** First word of CC data to be transmitted. */
2433# define TV_CC_DATA_1_MASK 0x0000007f
2434# define TV_CC_DATA_1_SHIFT 0
2435
2436#define TV_H_LUMA_0 0x68100
2437#define TV_H_LUMA_59 0x681ec
2438#define TV_H_CHROMA_0 0x68200
2439#define TV_H_CHROMA_59 0x682ec
2440#define TV_V_LUMA_0 0x68300
2441#define TV_V_LUMA_42 0x683a8
2442#define TV_V_CHROMA_0 0x68400
2443#define TV_V_CHROMA_42 0x684a8
2444
040d87f1 2445/* Display Port */
32f9d658 2446#define DP_A 0x64000 /* eDP */
040d87f1
KP
2447#define DP_B 0x64100
2448#define DP_C 0x64200
2449#define DP_D 0x64300
2450
2451#define DP_PORT_EN (1 << 31)
2452#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2453#define DP_PIPE_MASK (1 << 30)
2454
040d87f1
KP
2455/* Link training mode - select a suitable mode for each stage */
2456#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2457#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2458#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2459#define DP_LINK_TRAIN_OFF (3 << 28)
2460#define DP_LINK_TRAIN_MASK (3 << 28)
2461#define DP_LINK_TRAIN_SHIFT 28
2462
8db9d77b
ZW
2463/* CPT Link training mode */
2464#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2465#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2466#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2467#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2468#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2469#define DP_LINK_TRAIN_SHIFT_CPT 8
2470
040d87f1
KP
2471/* Signal voltages. These are mostly controlled by the other end */
2472#define DP_VOLTAGE_0_4 (0 << 25)
2473#define DP_VOLTAGE_0_6 (1 << 25)
2474#define DP_VOLTAGE_0_8 (2 << 25)
2475#define DP_VOLTAGE_1_2 (3 << 25)
2476#define DP_VOLTAGE_MASK (7 << 25)
2477#define DP_VOLTAGE_SHIFT 25
2478
2479/* Signal pre-emphasis levels, like voltages, the other end tells us what
2480 * they want
2481 */
2482#define DP_PRE_EMPHASIS_0 (0 << 22)
2483#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2484#define DP_PRE_EMPHASIS_6 (2 << 22)
2485#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2486#define DP_PRE_EMPHASIS_MASK (7 << 22)
2487#define DP_PRE_EMPHASIS_SHIFT 22
2488
2489/* How many wires to use. I guess 3 was too hard */
2490#define DP_PORT_WIDTH_1 (0 << 19)
2491#define DP_PORT_WIDTH_2 (1 << 19)
2492#define DP_PORT_WIDTH_4 (3 << 19)
2493#define DP_PORT_WIDTH_MASK (7 << 19)
2494
2495/* Mystic DPCD version 1.1 special mode */
2496#define DP_ENHANCED_FRAMING (1 << 18)
2497
32f9d658
ZW
2498/* eDP */
2499#define DP_PLL_FREQ_270MHZ (0 << 16)
2500#define DP_PLL_FREQ_160MHZ (1 << 16)
2501#define DP_PLL_FREQ_MASK (3 << 16)
2502
040d87f1
KP
2503/** locked once port is enabled */
2504#define DP_PORT_REVERSAL (1 << 15)
2505
32f9d658
ZW
2506/* eDP */
2507#define DP_PLL_ENABLE (1 << 14)
2508
040d87f1
KP
2509/** sends the clock on lane 15 of the PEG for debug */
2510#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2511
2512#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2513#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2514
2515/** limit RGB values to avoid confusing TVs */
2516#define DP_COLOR_RANGE_16_235 (1 << 8)
2517
2518/** Turn on the audio link */
2519#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2520
2521/** vs and hs sync polarity */
2522#define DP_SYNC_VS_HIGH (1 << 4)
2523#define DP_SYNC_HS_HIGH (1 << 3)
2524
2525/** A fantasy */
2526#define DP_DETECTED (1 << 2)
2527
2528/** The aux channel provides a way to talk to the
2529 * signal sink for DDC etc. Max packet size supported
2530 * is 20 bytes in each direction, hence the 5 fixed
2531 * data registers
2532 */
32f9d658
ZW
2533#define DPA_AUX_CH_CTL 0x64010
2534#define DPA_AUX_CH_DATA1 0x64014
2535#define DPA_AUX_CH_DATA2 0x64018
2536#define DPA_AUX_CH_DATA3 0x6401c
2537#define DPA_AUX_CH_DATA4 0x64020
2538#define DPA_AUX_CH_DATA5 0x64024
2539
040d87f1
KP
2540#define DPB_AUX_CH_CTL 0x64110
2541#define DPB_AUX_CH_DATA1 0x64114
2542#define DPB_AUX_CH_DATA2 0x64118
2543#define DPB_AUX_CH_DATA3 0x6411c
2544#define DPB_AUX_CH_DATA4 0x64120
2545#define DPB_AUX_CH_DATA5 0x64124
2546
2547#define DPC_AUX_CH_CTL 0x64210
2548#define DPC_AUX_CH_DATA1 0x64214
2549#define DPC_AUX_CH_DATA2 0x64218
2550#define DPC_AUX_CH_DATA3 0x6421c
2551#define DPC_AUX_CH_DATA4 0x64220
2552#define DPC_AUX_CH_DATA5 0x64224
2553
2554#define DPD_AUX_CH_CTL 0x64310
2555#define DPD_AUX_CH_DATA1 0x64314
2556#define DPD_AUX_CH_DATA2 0x64318
2557#define DPD_AUX_CH_DATA3 0x6431c
2558#define DPD_AUX_CH_DATA4 0x64320
2559#define DPD_AUX_CH_DATA5 0x64324
2560
2561#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2562#define DP_AUX_CH_CTL_DONE (1 << 30)
2563#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2564#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2565#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2566#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2567#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2568#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2569#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2570#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2571#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2572#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2573#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2574#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2575#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2576#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2577#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2578#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2579#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2580#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2581#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2582
2583/*
2584 * Computing GMCH M and N values for the Display Port link
2585 *
2586 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2587 *
2588 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2589 *
2590 * The GMCH value is used internally
2591 *
2592 * bytes_per_pixel is the number of bytes coming out of the plane,
2593 * which is after the LUTs, so we want the bytes for our color format.
2594 * For our current usage, this is always 3, one byte for R, G and B.
2595 */
9db4a9c7
JB
2596#define _PIPEA_GMCH_DATA_M 0x70050
2597#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2598
2599/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2600#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2601#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2602
2603#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2604
9db4a9c7
JB
2605#define _PIPEA_GMCH_DATA_N 0x70054
2606#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2607#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2608
2609/*
2610 * Computing Link M and N values for the Display Port link
2611 *
2612 * Link M / N = pixel_clock / ls_clk
2613 *
2614 * (the DP spec calls pixel_clock the 'strm_clk')
2615 *
2616 * The Link value is transmitted in the Main Stream
2617 * Attributes and VB-ID.
2618 */
2619
9db4a9c7
JB
2620#define _PIPEA_DP_LINK_M 0x70060
2621#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2622#define PIPEA_DP_LINK_M_MASK (0xffffff)
2623
9db4a9c7
JB
2624#define _PIPEA_DP_LINK_N 0x70064
2625#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2626#define PIPEA_DP_LINK_N_MASK (0xffffff)
2627
9db4a9c7
JB
2628#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2629#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2630#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2631#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2632
585fb111
JB
2633/* Display & cursor control */
2634
2635/* Pipe A */
9db4a9c7 2636#define _PIPEADSL 0x70000
837ba00f
PZ
2637#define DSL_LINEMASK_GEN2 0x00000fff
2638#define DSL_LINEMASK_GEN3 0x00001fff
9db4a9c7 2639#define _PIPEACONF 0x70008
5eddb70b
CW
2640#define PIPECONF_ENABLE (1<<31)
2641#define PIPECONF_DISABLE 0
2642#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2643#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2644#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2645#define PIPECONF_SINGLE_WIDE 0
2646#define PIPECONF_PIPE_UNLOCKED 0
2647#define PIPECONF_PIPE_LOCKED (1<<25)
2648#define PIPECONF_PALETTE 0
2649#define PIPECONF_GAMMA (1<<24)
585fb111 2650#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2651#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 2652#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
2653/* Note that pre-gen3 does not support interlaced display directly. Panel
2654 * fitting must be disabled on pre-ilk for interlaced. */
2655#define PIPECONF_PROGRESSIVE (0 << 21)
2656#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2657#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2658#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2659#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2660/* Ironlake and later have a complete new set of values for interlaced. PFIT
2661 * means panel fitter required, PF means progressive fetch, DBL means power
2662 * saving pixel doubling. */
2663#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2664#define PIPECONF_INTERLACED_ILK (3 << 21)
2665#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2666#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2667#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2668#define PIPECONF_BPP_MASK (0x000000e0)
2669#define PIPECONF_BPP_8 (0<<5)
2670#define PIPECONF_BPP_10 (1<<5)
2671#define PIPECONF_BPP_6 (2<<5)
2672#define PIPECONF_BPP_12 (3<<5)
2673#define PIPECONF_DITHER_EN (1<<4)
2674#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2675#define PIPECONF_DITHER_TYPE_SP (0<<2)
2676#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2677#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2678#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2679#define _PIPEASTAT 0x70024
585fb111 2680#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2681#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2682#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2683#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2684#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2685#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2686#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2687#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2688#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2689#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2690#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2691#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2692#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2693#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2694#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2695#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2696#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2697#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2698#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2699#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2700#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2701#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2702#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2703#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2704#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2705#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2706#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2707#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2708#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2709#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2710#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2711#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2712#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2713#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2714#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2715#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2716#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2717#define PIPE_8BPC (0 << 5)
2718#define PIPE_10BPC (1 << 5)
2719#define PIPE_6BPC (2 << 5)
2720#define PIPE_12BPC (3 << 5)
585fb111 2721
9db4a9c7
JB
2722#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2723#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2724#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2725#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2726#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2727#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2728
7e231dbe 2729#define VLV_DPFLIPSTAT 0x70028
7983117f 2730#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
2731#define PIPEB_HLINE_INT_EN (1<<28)
2732#define PIPEB_VBLANK_INT_EN (1<<27)
2733#define SPRITED_FLIPDONE_INT_EN (1<<26)
2734#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2735#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 2736#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
2737#define PIPEA_HLINE_INT_EN (1<<20)
2738#define PIPEA_VBLANK_INT_EN (1<<19)
2739#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2740#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2741#define PLANEA_FLIPDONE_INT_EN (1<<16)
2742
2743#define DPINVGTT 0x7002c /* VLV only */
2744#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2745#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2746#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2747#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2748#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2749#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2750#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2751#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2752#define DPINVGTT_EN_MASK 0xff0000
2753#define CURSORB_INVALID_GTT_STATUS (1<<7)
2754#define CURSORA_INVALID_GTT_STATUS (1<<6)
2755#define SPRITED_INVALID_GTT_STATUS (1<<5)
2756#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2757#define PLANEB_INVALID_GTT_STATUS (1<<3)
2758#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2759#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2760#define PLANEA_INVALID_GTT_STATUS (1<<0)
2761#define DPINVGTT_STATUS_MASK 0xff
2762
585fb111
JB
2763#define DSPARB 0x70030
2764#define DSPARB_CSTART_MASK (0x7f << 7)
2765#define DSPARB_CSTART_SHIFT 7
2766#define DSPARB_BSTART_MASK (0x7f)
2767#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2768#define DSPARB_BEND_SHIFT 9 /* on 855 */
2769#define DSPARB_AEND_SHIFT 0
2770
2771#define DSPFW1 0x70034
0e442c60 2772#define DSPFW_SR_SHIFT 23
0206e353 2773#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2774#define DSPFW_CURSORB_SHIFT 16
d4294342 2775#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2776#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2777#define DSPFW_PLANEB_MASK (0x7f<<8)
2778#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2779#define DSPFW2 0x70038
0e442c60 2780#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2781#define DSPFW_CURSORA_SHIFT 8
d4294342 2782#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2783#define DSPFW3 0x7003c
0e442c60
JB
2784#define DSPFW_HPLL_SR_EN (1<<31)
2785#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2786#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2787#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2788#define DSPFW_HPLL_CURSOR_SHIFT 16
2789#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2790#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2791
12a3c055
GB
2792/* drain latency register values*/
2793#define DRAIN_LATENCY_PRECISION_32 32
2794#define DRAIN_LATENCY_PRECISION_16 16
2795#define VLV_DDL1 0x70050
2796#define DDL_CURSORA_PRECISION_32 (1<<31)
2797#define DDL_CURSORA_PRECISION_16 (0<<31)
2798#define DDL_CURSORA_SHIFT 24
2799#define DDL_PLANEA_PRECISION_32 (1<<7)
2800#define DDL_PLANEA_PRECISION_16 (0<<7)
2801#define VLV_DDL2 0x70054
2802#define DDL_CURSORB_PRECISION_32 (1<<31)
2803#define DDL_CURSORB_PRECISION_16 (0<<31)
2804#define DDL_CURSORB_SHIFT 24
2805#define DDL_PLANEB_PRECISION_32 (1<<7)
2806#define DDL_PLANEB_PRECISION_16 (0<<7)
2807
7662c8bd 2808/* FIFO watermark sizes etc */
0e442c60 2809#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2810#define I915_FIFO_LINE_SIZE 64
2811#define I830_FIFO_LINE_SIZE 32
0e442c60 2812
ceb04246 2813#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2814#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2815#define I965_FIFO_SIZE 512
2816#define I945_FIFO_SIZE 127
7662c8bd 2817#define I915_FIFO_SIZE 95
dff33cfc 2818#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2819#define I830_FIFO_SIZE 95
0e442c60 2820
ceb04246 2821#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2822#define G4X_MAX_WM 0x3f
7662c8bd
SL
2823#define I915_MAX_WM 0x3f
2824
f2b115e6
AJ
2825#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2826#define PINEVIEW_FIFO_LINE_SIZE 64
2827#define PINEVIEW_MAX_WM 0x1ff
2828#define PINEVIEW_DFT_WM 0x3f
2829#define PINEVIEW_DFT_HPLLOFF_WM 0
2830#define PINEVIEW_GUARD_WM 10
2831#define PINEVIEW_CURSOR_FIFO 64
2832#define PINEVIEW_CURSOR_MAX_WM 0x3f
2833#define PINEVIEW_CURSOR_DFT_WM 0
2834#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2835
ceb04246 2836#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2837#define I965_CURSOR_FIFO 64
2838#define I965_CURSOR_MAX_WM 32
2839#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2840
2841/* define the Watermark register on Ironlake */
2842#define WM0_PIPEA_ILK 0x45100
2843#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2844#define WM0_PIPE_PLANE_SHIFT 16
2845#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2846#define WM0_PIPE_SPRITE_SHIFT 8
2847#define WM0_PIPE_CURSOR_MASK (0x1f)
2848
2849#define WM0_PIPEB_ILK 0x45104
d6c892df 2850#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2851#define WM1_LP_ILK 0x45108
2852#define WM1_LP_SR_EN (1<<31)
2853#define WM1_LP_LATENCY_SHIFT 24
2854#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2855#define WM1_LP_FBC_MASK (0xf<<20)
2856#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2857#define WM1_LP_SR_MASK (0x1ff<<8)
2858#define WM1_LP_SR_SHIFT 8
2859#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2860#define WM2_LP_ILK 0x4510c
2861#define WM2_LP_EN (1<<31)
2862#define WM3_LP_ILK 0x45110
2863#define WM3_LP_EN (1<<31)
2864#define WM1S_LP_ILK 0x45120
b840d907
JB
2865#define WM2S_LP_IVB 0x45124
2866#define WM3S_LP_IVB 0x45128
dd8849c8 2867#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2868
2869/* Memory latency timer register */
2870#define MLTR_ILK 0x11222
b79d4990
JB
2871#define MLTR_WM1_SHIFT 0
2872#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2873/* the unit of memory self-refresh latency time is 0.5us */
2874#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2875#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2876#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2877#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2878
2879/* define the fifo size on Ironlake */
2880#define ILK_DISPLAY_FIFO 128
2881#define ILK_DISPLAY_MAXWM 64
2882#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2883#define ILK_CURSOR_FIFO 32
2884#define ILK_CURSOR_MAXWM 16
2885#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2886
2887#define ILK_DISPLAY_SR_FIFO 512
2888#define ILK_DISPLAY_MAX_SRWM 0x1ff
2889#define ILK_DISPLAY_DFT_SRWM 0x3f
2890#define ILK_CURSOR_SR_FIFO 64
2891#define ILK_CURSOR_MAX_SRWM 0x3f
2892#define ILK_CURSOR_DFT_SRWM 8
2893
2894#define ILK_FIFO_LINE_SIZE 64
2895
1398261a
YL
2896/* define the WM info on Sandybridge */
2897#define SNB_DISPLAY_FIFO 128
2898#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2899#define SNB_DISPLAY_DFTWM 8
2900#define SNB_CURSOR_FIFO 32
2901#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2902#define SNB_CURSOR_DFTWM 8
2903
2904#define SNB_DISPLAY_SR_FIFO 512
2905#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2906#define SNB_DISPLAY_DFT_SRWM 0x3f
2907#define SNB_CURSOR_SR_FIFO 64
2908#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2909#define SNB_CURSOR_DFT_SRWM 8
2910
2911#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2912
2913#define SNB_FIFO_LINE_SIZE 64
2914
2915
2916/* the address where we get all kinds of latency value */
2917#define SSKPD 0x5d10
2918#define SSKPD_WM_MASK 0x3f
2919#define SSKPD_WM0_SHIFT 0
2920#define SSKPD_WM1_SHIFT 8
2921#define SSKPD_WM2_SHIFT 16
2922#define SSKPD_WM3_SHIFT 24
2923
2924#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2925#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2926#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2927#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2928#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2929
585fb111
JB
2930/*
2931 * The two pipe frame counter registers are not synchronized, so
2932 * reading a stable value is somewhat tricky. The following code
2933 * should work:
2934 *
2935 * do {
2936 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2937 * PIPE_FRAME_HIGH_SHIFT;
2938 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2939 * PIPE_FRAME_LOW_SHIFT);
2940 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2941 * PIPE_FRAME_HIGH_SHIFT);
2942 * } while (high1 != high2);
2943 * frame = (high1 << 8) | low1;
2944 */
9db4a9c7 2945#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2946#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2947#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2948#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2949#define PIPE_FRAME_LOW_MASK 0xff000000
2950#define PIPE_FRAME_LOW_SHIFT 24
2951#define PIPE_PIXEL_MASK 0x00ffffff
2952#define PIPE_PIXEL_SHIFT 0
9880b7a5 2953/* GM45+ just has to be different */
9db4a9c7
JB
2954#define _PIPEA_FRMCOUNT_GM45 0x70040
2955#define _PIPEA_FLIPCOUNT_GM45 0x70044
2956#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2957
2958/* Cursor A & B regs */
9db4a9c7 2959#define _CURACNTR 0x70080
14b60391
JB
2960/* Old style CUR*CNTR flags (desktop 8xx) */
2961#define CURSOR_ENABLE 0x80000000
2962#define CURSOR_GAMMA_ENABLE 0x40000000
2963#define CURSOR_STRIDE_MASK 0x30000000
2964#define CURSOR_FORMAT_SHIFT 24
2965#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2966#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2967#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2968#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2969#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2970#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2971/* New style CUR*CNTR flags */
2972#define CURSOR_MODE 0x27
585fb111
JB
2973#define CURSOR_MODE_DISABLE 0x00
2974#define CURSOR_MODE_64_32B_AX 0x07
2975#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2976#define MCURSOR_PIPE_SELECT (1 << 28)
2977#define MCURSOR_PIPE_A 0x00
2978#define MCURSOR_PIPE_B (1 << 28)
585fb111 2979#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2980#define _CURABASE 0x70084
2981#define _CURAPOS 0x70088
585fb111
JB
2982#define CURSOR_POS_MASK 0x007FF
2983#define CURSOR_POS_SIGN 0x8000
2984#define CURSOR_X_SHIFT 0
2985#define CURSOR_Y_SHIFT 16
14b60391 2986#define CURSIZE 0x700a0
9db4a9c7
JB
2987#define _CURBCNTR 0x700c0
2988#define _CURBBASE 0x700c4
2989#define _CURBPOS 0x700c8
585fb111 2990
65a21cd6
JB
2991#define _CURBCNTR_IVB 0x71080
2992#define _CURBBASE_IVB 0x71084
2993#define _CURBPOS_IVB 0x71088
2994
9db4a9c7
JB
2995#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2996#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2997#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2998
65a21cd6
JB
2999#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3000#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3001#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3002
585fb111 3003/* Display A control */
9db4a9c7 3004#define _DSPACNTR 0x70180
585fb111
JB
3005#define DISPLAY_PLANE_ENABLE (1<<31)
3006#define DISPLAY_PLANE_DISABLE 0
3007#define DISPPLANE_GAMMA_ENABLE (1<<30)
3008#define DISPPLANE_GAMMA_DISABLE 0
3009#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
3010#define DISPPLANE_8BPP (0x2<<26)
3011#define DISPPLANE_15_16BPP (0x4<<26)
3012#define DISPPLANE_16BPP (0x5<<26)
3013#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
3014#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 3015#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
3016#define DISPPLANE_STEREO_ENABLE (1<<25)
3017#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
3018#define DISPPLANE_SEL_PIPE_SHIFT 24
3019#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3020#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3021#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3022#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3023#define DISPPLANE_SRC_KEY_DISABLE 0
3024#define DISPPLANE_LINE_DOUBLE (1<<20)
3025#define DISPPLANE_NO_LINE_DOUBLE 0
3026#define DISPPLANE_STEREO_POLARITY_FIRST 0
3027#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3028#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3029#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
3030#define _DSPAADDR 0x70184
3031#define _DSPASTRIDE 0x70188
3032#define _DSPAPOS 0x7018C /* reserved */
3033#define _DSPASIZE 0x70190
3034#define _DSPASURF 0x7019C /* 965+ only */
3035#define _DSPATILEOFF 0x701A4 /* 965+ only */
3036
3037#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3038#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3039#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3040#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3041#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3042#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3043#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3044#define DSPLINOFF(plane) DSPADDR(plane)
5eddb70b 3045
446f2545
AR
3046/* Display/Sprite base address macros */
3047#define DISP_BASEADDR_MASK (0xfffff000)
3048#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3049#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3050#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3051 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3052
585fb111
JB
3053/* VBIOS flags */
3054#define SWF00 0x71410
3055#define SWF01 0x71414
3056#define SWF02 0x71418
3057#define SWF03 0x7141c
3058#define SWF04 0x71420
3059#define SWF05 0x71424
3060#define SWF06 0x71428
3061#define SWF10 0x70410
3062#define SWF11 0x70414
3063#define SWF14 0x71420
3064#define SWF30 0x72414
3065#define SWF31 0x72418
3066#define SWF32 0x7241c
3067
3068/* Pipe B */
9db4a9c7
JB
3069#define _PIPEBDSL 0x71000
3070#define _PIPEBCONF 0x71008
3071#define _PIPEBSTAT 0x71024
3072#define _PIPEBFRAMEHIGH 0x71040
3073#define _PIPEBFRAMEPIXEL 0x71044
3074#define _PIPEB_FRMCOUNT_GM45 0x71040
3075#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3076
585fb111
JB
3077
3078/* Display B control */
9db4a9c7 3079#define _DSPBCNTR 0x71180
585fb111
JB
3080#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3081#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3082#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3083#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
3084#define _DSPBADDR 0x71184
3085#define _DSPBSTRIDE 0x71188
3086#define _DSPBPOS 0x7118C
3087#define _DSPBSIZE 0x71190
3088#define _DSPBSURF 0x7119C
3089#define _DSPBTILEOFF 0x711A4
585fb111 3090
b840d907
JB
3091/* Sprite A control */
3092#define _DVSACNTR 0x72180
3093#define DVS_ENABLE (1<<31)
3094#define DVS_GAMMA_ENABLE (1<<30)
3095#define DVS_PIXFORMAT_MASK (3<<25)
3096#define DVS_FORMAT_YUV422 (0<<25)
3097#define DVS_FORMAT_RGBX101010 (1<<25)
3098#define DVS_FORMAT_RGBX888 (2<<25)
3099#define DVS_FORMAT_RGBX161616 (3<<25)
3100#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3101#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3102#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3103#define DVS_YUV_ORDER_YUYV (0<<16)
3104#define DVS_YUV_ORDER_UYVY (1<<16)
3105#define DVS_YUV_ORDER_YVYU (2<<16)
3106#define DVS_YUV_ORDER_VYUY (3<<16)
3107#define DVS_DEST_KEY (1<<2)
3108#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3109#define DVS_TILED (1<<10)
3110#define _DVSALINOFF 0x72184
3111#define _DVSASTRIDE 0x72188
3112#define _DVSAPOS 0x7218c
3113#define _DVSASIZE 0x72190
3114#define _DVSAKEYVAL 0x72194
3115#define _DVSAKEYMSK 0x72198
3116#define _DVSASURF 0x7219c
3117#define _DVSAKEYMAXVAL 0x721a0
3118#define _DVSATILEOFF 0x721a4
3119#define _DVSASURFLIVE 0x721ac
3120#define _DVSASCALE 0x72204
3121#define DVS_SCALE_ENABLE (1<<31)
3122#define DVS_FILTER_MASK (3<<29)
3123#define DVS_FILTER_MEDIUM (0<<29)
3124#define DVS_FILTER_ENHANCING (1<<29)
3125#define DVS_FILTER_SOFTENING (2<<29)
3126#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3127#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3128#define _DVSAGAMC 0x72300
3129
3130#define _DVSBCNTR 0x73180
3131#define _DVSBLINOFF 0x73184
3132#define _DVSBSTRIDE 0x73188
3133#define _DVSBPOS 0x7318c
3134#define _DVSBSIZE 0x73190
3135#define _DVSBKEYVAL 0x73194
3136#define _DVSBKEYMSK 0x73198
3137#define _DVSBSURF 0x7319c
3138#define _DVSBKEYMAXVAL 0x731a0
3139#define _DVSBTILEOFF 0x731a4
3140#define _DVSBSURFLIVE 0x731ac
3141#define _DVSBSCALE 0x73204
3142#define _DVSBGAMC 0x73300
3143
3144#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3145#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3146#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3147#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3148#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3149#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3150#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3151#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3152#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3153#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3154#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
3155
3156#define _SPRA_CTL 0x70280
3157#define SPRITE_ENABLE (1<<31)
3158#define SPRITE_GAMMA_ENABLE (1<<30)
3159#define SPRITE_PIXFORMAT_MASK (7<<25)
3160#define SPRITE_FORMAT_YUV422 (0<<25)
3161#define SPRITE_FORMAT_RGBX101010 (1<<25)
3162#define SPRITE_FORMAT_RGBX888 (2<<25)
3163#define SPRITE_FORMAT_RGBX161616 (3<<25)
3164#define SPRITE_FORMAT_YUV444 (4<<25)
3165#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3166#define SPRITE_CSC_ENABLE (1<<24)
3167#define SPRITE_SOURCE_KEY (1<<22)
3168#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3169#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3170#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3171#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3172#define SPRITE_YUV_ORDER_YUYV (0<<16)
3173#define SPRITE_YUV_ORDER_UYVY (1<<16)
3174#define SPRITE_YUV_ORDER_YVYU (2<<16)
3175#define SPRITE_YUV_ORDER_VYUY (3<<16)
3176#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3177#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3178#define SPRITE_TILED (1<<10)
3179#define SPRITE_DEST_KEY (1<<2)
3180#define _SPRA_LINOFF 0x70284
3181#define _SPRA_STRIDE 0x70288
3182#define _SPRA_POS 0x7028c
3183#define _SPRA_SIZE 0x70290
3184#define _SPRA_KEYVAL 0x70294
3185#define _SPRA_KEYMSK 0x70298
3186#define _SPRA_SURF 0x7029c
3187#define _SPRA_KEYMAX 0x702a0
3188#define _SPRA_TILEOFF 0x702a4
3189#define _SPRA_SCALE 0x70304
3190#define SPRITE_SCALE_ENABLE (1<<31)
3191#define SPRITE_FILTER_MASK (3<<29)
3192#define SPRITE_FILTER_MEDIUM (0<<29)
3193#define SPRITE_FILTER_ENHANCING (1<<29)
3194#define SPRITE_FILTER_SOFTENING (2<<29)
3195#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3196#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3197#define _SPRA_GAMC 0x70400
3198
3199#define _SPRB_CTL 0x71280
3200#define _SPRB_LINOFF 0x71284
3201#define _SPRB_STRIDE 0x71288
3202#define _SPRB_POS 0x7128c
3203#define _SPRB_SIZE 0x71290
3204#define _SPRB_KEYVAL 0x71294
3205#define _SPRB_KEYMSK 0x71298
3206#define _SPRB_SURF 0x7129c
3207#define _SPRB_KEYMAX 0x712a0
3208#define _SPRB_TILEOFF 0x712a4
3209#define _SPRB_SCALE 0x71304
3210#define _SPRB_GAMC 0x71400
3211
3212#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3213#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3214#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3215#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3216#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3217#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3218#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3219#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3220#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3221#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3222#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3223#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3224
585fb111
JB
3225/* VBIOS regs */
3226#define VGACNTRL 0x71400
3227# define VGA_DISP_DISABLE (1 << 31)
3228# define VGA_2X_MODE (1 << 30)
3229# define VGA_PIPE_B_SELECT (1 << 29)
3230
f2b115e6 3231/* Ironlake */
b9055052
ZW
3232
3233#define CPU_VGACNTRL 0x41000
3234
3235#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3236#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3237#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3238#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3239#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3240#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3241#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3242#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3243#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3244
3245/* refresh rate hardware control */
3246#define RR_HW_CTL 0x45300
3247#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3248#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3249
3250#define FDI_PLL_BIOS_0 0x46000
021357ac 3251#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3252#define FDI_PLL_BIOS_1 0x46004
3253#define FDI_PLL_BIOS_2 0x46008
3254#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3255#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3256#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3257
8956c8bb
EA
3258#define PCH_3DCGDIS0 0x46020
3259# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3260# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3261
06f37751
EA
3262#define PCH_3DCGDIS1 0x46024
3263# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3264
b9055052
ZW
3265#define FDI_PLL_FREQ_CTL 0x46030
3266#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3267#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3268#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3269
3270
9db4a9c7 3271#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3272#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3273#define TU_SIZE_MASK 0x7e000000
5eddb70b 3274#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3275#define _PIPEA_DATA_N1 0x60034
5eddb70b 3276#define PIPE_DATA_N1_OFFSET 0
b9055052 3277
9db4a9c7 3278#define _PIPEA_DATA_M2 0x60038
5eddb70b 3279#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3280#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3281#define PIPE_DATA_N2_OFFSET 0
b9055052 3282
9db4a9c7 3283#define _PIPEA_LINK_M1 0x60040
5eddb70b 3284#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3285#define _PIPEA_LINK_N1 0x60044
5eddb70b 3286#define PIPE_LINK_N1_OFFSET 0
b9055052 3287
9db4a9c7 3288#define _PIPEA_LINK_M2 0x60048
5eddb70b 3289#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3290#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3291#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3292
3293/* PIPEB timing regs are same start from 0x61000 */
3294
9db4a9c7
JB
3295#define _PIPEB_DATA_M1 0x61030
3296#define _PIPEB_DATA_N1 0x61034
b9055052 3297
9db4a9c7
JB
3298#define _PIPEB_DATA_M2 0x61038
3299#define _PIPEB_DATA_N2 0x6103c
b9055052 3300
9db4a9c7
JB
3301#define _PIPEB_LINK_M1 0x61040
3302#define _PIPEB_LINK_N1 0x61044
b9055052 3303
9db4a9c7
JB
3304#define _PIPEB_LINK_M2 0x61048
3305#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3306
9db4a9c7
JB
3307#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3308#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3309#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3310#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3311#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3312#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3313#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3314#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3315
3316/* CPU panel fitter */
9db4a9c7
JB
3317/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3318#define _PFA_CTL_1 0x68080
3319#define _PFB_CTL_1 0x68880
b9055052 3320#define PF_ENABLE (1<<31)
b1f60b70
ZW
3321#define PF_FILTER_MASK (3<<23)
3322#define PF_FILTER_PROGRAMMED (0<<23)
3323#define PF_FILTER_MED_3x3 (1<<23)
3324#define PF_FILTER_EDGE_ENHANCE (2<<23)
3325#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3326#define _PFA_WIN_SZ 0x68074
3327#define _PFB_WIN_SZ 0x68874
3328#define _PFA_WIN_POS 0x68070
3329#define _PFB_WIN_POS 0x68870
3330#define _PFA_VSCALE 0x68084
3331#define _PFB_VSCALE 0x68884
3332#define _PFA_HSCALE 0x68090
3333#define _PFB_HSCALE 0x68890
3334
3335#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3336#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3337#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3338#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3339#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3340
3341/* legacy palette */
9db4a9c7
JB
3342#define _LGC_PALETTE_A 0x4a000
3343#define _LGC_PALETTE_B 0x4a800
3344#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3345
3346/* interrupts */
3347#define DE_MASTER_IRQ_CONTROL (1 << 31)
3348#define DE_SPRITEB_FLIP_DONE (1 << 29)
3349#define DE_SPRITEA_FLIP_DONE (1 << 28)
3350#define DE_PLANEB_FLIP_DONE (1 << 27)
3351#define DE_PLANEA_FLIP_DONE (1 << 26)
3352#define DE_PCU_EVENT (1 << 25)
3353#define DE_GTT_FAULT (1 << 24)
3354#define DE_POISON (1 << 23)
3355#define DE_PERFORM_COUNTER (1 << 22)
3356#define DE_PCH_EVENT (1 << 21)
3357#define DE_AUX_CHANNEL_A (1 << 20)
3358#define DE_DP_A_HOTPLUG (1 << 19)
3359#define DE_GSE (1 << 18)
3360#define DE_PIPEB_VBLANK (1 << 15)
3361#define DE_PIPEB_EVEN_FIELD (1 << 14)
3362#define DE_PIPEB_ODD_FIELD (1 << 13)
3363#define DE_PIPEB_LINE_COMPARE (1 << 12)
3364#define DE_PIPEB_VSYNC (1 << 11)
3365#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3366#define DE_PIPEA_VBLANK (1 << 7)
3367#define DE_PIPEA_EVEN_FIELD (1 << 6)
3368#define DE_PIPEA_ODD_FIELD (1 << 5)
3369#define DE_PIPEA_LINE_COMPARE (1 << 4)
3370#define DE_PIPEA_VSYNC (1 << 3)
3371#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3372
b1f14ad0
JB
3373/* More Ivybridge lolz */
3374#define DE_ERR_DEBUG_IVB (1<<30)
3375#define DE_GSE_IVB (1<<29)
3376#define DE_PCH_EVENT_IVB (1<<28)
3377#define DE_DP_A_HOTPLUG_IVB (1<<27)
3378#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3379#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3380#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3381#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3382#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3383#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3384#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3385#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3386#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3387#define DE_PIPEA_VBLANK_IVB (1<<0)
3388
7eea1ddf
JB
3389#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3390#define MASTER_INTERRUPT_ENABLE (1<<31)
3391
b9055052
ZW
3392#define DEISR 0x44000
3393#define DEIMR 0x44004
3394#define DEIIR 0x44008
3395#define DEIER 0x4400c
3396
e2a1e2f0
BW
3397/* GT interrupt.
3398 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3399 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3400#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3401#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3402#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3403#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3404#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3405#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3406#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3407#define GT_PIPE_NOTIFY (1 << 4)
3408#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3409#define GT_SYNC_STATUS (1 << 2)
3410#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3411
3412#define GTISR 0x44010
3413#define GTIMR 0x44014
3414#define GTIIR 0x44018
3415#define GTIER 0x4401c
3416
7f8a8569 3417#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3418/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3419#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3420#define ILK_DPARB_GATE (1<<22)
3421#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3422#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3423#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3424#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3425#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3426#define ILK_HDCP_DISABLE (1<<25)
3427#define ILK_eDP_A_DISABLE (1<<24)
3428#define ILK_DESKTOP (1<<23)
231e54f6
DL
3429
3430#define ILK_DSPCLK_GATE_D 0x42020
3431#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3432#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3433#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3434#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3435#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3436
116ac8d2
EA
3437#define IVB_CHICKEN3 0x4200c
3438# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3439# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3440
553bd149
ZW
3441#define DISP_ARB_CTL 0x45000
3442#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3443#define DISP_FBC_WM_DIS (1<<15)
553bd149 3444
e4e0c058 3445/* GEN7 chicken */
d71de14d
KG
3446#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3447# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3448
e4e0c058
ED
3449#define GEN7_L3CNTLREG1 0xB01C
3450#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3451
3452#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3453#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3454
61939d97
JB
3455#define GEN7_L3SQCREG4 0xb034
3456#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3457
db099c8f
ED
3458/* WaCatErrorRejectionIssue */
3459#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3460#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3461
79f689aa
PZ
3462#define HSW_FUSE_STRAP 0x42014
3463#define HSW_CDCLK_LIMIT (1 << 24)
3464
b9055052
ZW
3465/* PCH */
3466
23e81d69 3467/* south display engine interrupt: IBX */
776ad806
JB
3468#define SDE_AUDIO_POWER_D (1 << 27)
3469#define SDE_AUDIO_POWER_C (1 << 26)
3470#define SDE_AUDIO_POWER_B (1 << 25)
3471#define SDE_AUDIO_POWER_SHIFT (25)
3472#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3473#define SDE_GMBUS (1 << 24)
3474#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3475#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3476#define SDE_AUDIO_HDCP_MASK (3 << 22)
3477#define SDE_AUDIO_TRANSB (1 << 21)
3478#define SDE_AUDIO_TRANSA (1 << 20)
3479#define SDE_AUDIO_TRANS_MASK (3 << 20)
3480#define SDE_POISON (1 << 19)
3481/* 18 reserved */
3482#define SDE_FDI_RXB (1 << 17)
3483#define SDE_FDI_RXA (1 << 16)
3484#define SDE_FDI_MASK (3 << 16)
3485#define SDE_AUXD (1 << 15)
3486#define SDE_AUXC (1 << 14)
3487#define SDE_AUXB (1 << 13)
3488#define SDE_AUX_MASK (7 << 13)
3489/* 12 reserved */
b9055052
ZW
3490#define SDE_CRT_HOTPLUG (1 << 11)
3491#define SDE_PORTD_HOTPLUG (1 << 10)
3492#define SDE_PORTC_HOTPLUG (1 << 9)
3493#define SDE_PORTB_HOTPLUG (1 << 8)
3494#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3495#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3496#define SDE_TRANSB_CRC_DONE (1 << 5)
3497#define SDE_TRANSB_CRC_ERR (1 << 4)
3498#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3499#define SDE_TRANSA_CRC_DONE (1 << 2)
3500#define SDE_TRANSA_CRC_ERR (1 << 1)
3501#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3502#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3503
3504/* south display engine interrupt: CPT/PPT */
3505#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3506#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3507#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3508#define SDE_AUDIO_POWER_SHIFT_CPT 29
3509#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3510#define SDE_AUXD_CPT (1 << 27)
3511#define SDE_AUXC_CPT (1 << 26)
3512#define SDE_AUXB_CPT (1 << 25)
3513#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3514#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3515#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3516#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3517#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2d7b8366
YL
3518#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3519 SDE_PORTD_HOTPLUG_CPT | \
3520 SDE_PORTC_HOTPLUG_CPT | \
3521 SDE_PORTB_HOTPLUG_CPT)
23e81d69
AJ
3522#define SDE_GMBUS_CPT (1 << 17)
3523#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3524#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3525#define SDE_FDI_RXC_CPT (1 << 8)
3526#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3527#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3528#define SDE_FDI_RXB_CPT (1 << 4)
3529#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3530#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3531#define SDE_FDI_RXA_CPT (1 << 0)
3532#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3533 SDE_AUDIO_CP_REQ_B_CPT | \
3534 SDE_AUDIO_CP_REQ_A_CPT)
3535#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3536 SDE_AUDIO_CP_CHG_B_CPT | \
3537 SDE_AUDIO_CP_CHG_A_CPT)
3538#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3539 SDE_FDI_RXB_CPT | \
3540 SDE_FDI_RXA_CPT)
b9055052
ZW
3541
3542#define SDEISR 0xc4000
3543#define SDEIMR 0xc4004
3544#define SDEIIR 0xc4008
3545#define SDEIER 0xc400c
3546
3547/* digital port hotplug */
7fe0b973 3548#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3549#define PORTD_HOTPLUG_ENABLE (1 << 20)
3550#define PORTD_PULSE_DURATION_2ms (0)
3551#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3552#define PORTD_PULSE_DURATION_6ms (2 << 18)
3553#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3554#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3555#define PORTD_HOTPLUG_NO_DETECT (0)
3556#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3557#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3558#define PORTC_HOTPLUG_ENABLE (1 << 12)
3559#define PORTC_PULSE_DURATION_2ms (0)
3560#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3561#define PORTC_PULSE_DURATION_6ms (2 << 10)
3562#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3563#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3564#define PORTC_HOTPLUG_NO_DETECT (0)
3565#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3566#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3567#define PORTB_HOTPLUG_ENABLE (1 << 4)
3568#define PORTB_PULSE_DURATION_2ms (0)
3569#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3570#define PORTB_PULSE_DURATION_6ms (2 << 2)
3571#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3572#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3573#define PORTB_HOTPLUG_NO_DETECT (0)
3574#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3575#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3576
3577#define PCH_GPIOA 0xc5010
3578#define PCH_GPIOB 0xc5014
3579#define PCH_GPIOC 0xc5018
3580#define PCH_GPIOD 0xc501c
3581#define PCH_GPIOE 0xc5020
3582#define PCH_GPIOF 0xc5024
3583
f0217c42
EA
3584#define PCH_GMBUS0 0xc5100
3585#define PCH_GMBUS1 0xc5104
3586#define PCH_GMBUS2 0xc5108
3587#define PCH_GMBUS3 0xc510c
3588#define PCH_GMBUS4 0xc5110
3589#define PCH_GMBUS5 0xc5120
3590
9db4a9c7
JB
3591#define _PCH_DPLL_A 0xc6014
3592#define _PCH_DPLL_B 0xc6018
ee7b9f93 3593#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3594
9db4a9c7 3595#define _PCH_FPA0 0xc6040
c1858123 3596#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3597#define _PCH_FPA1 0xc6044
3598#define _PCH_FPB0 0xc6048
3599#define _PCH_FPB1 0xc604c
ee7b9f93
JB
3600#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3601#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3602
3603#define PCH_DPLL_TEST 0xc606c
3604
3605#define PCH_DREF_CONTROL 0xC6200
3606#define DREF_CONTROL_MASK 0x7fc3
3607#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3608#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3609#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3610#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3611#define DREF_SSC_SOURCE_DISABLE (0<<11)
3612#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3613#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3614#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3615#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3616#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3617#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3618#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3619#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3620#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3621#define DREF_SSC4_DOWNSPREAD (0<<6)
3622#define DREF_SSC4_CENTERSPREAD (1<<6)
3623#define DREF_SSC1_DISABLE (0<<1)
3624#define DREF_SSC1_ENABLE (1<<1)
3625#define DREF_SSC4_DISABLE (0)
3626#define DREF_SSC4_ENABLE (1)
3627
3628#define PCH_RAWCLK_FREQ 0xc6204
3629#define FDL_TP1_TIMER_SHIFT 12
3630#define FDL_TP1_TIMER_MASK (3<<12)
3631#define FDL_TP2_TIMER_SHIFT 10
3632#define FDL_TP2_TIMER_MASK (3<<10)
3633#define RAWCLK_FREQ_MASK 0x3ff
3634
3635#define PCH_DPLL_TMR_CFG 0xc6208
3636
3637#define PCH_SSC4_PARMS 0xc6210
3638#define PCH_SSC4_AUX_PARMS 0xc6214
3639
8db9d77b
ZW
3640#define PCH_DPLL_SEL 0xc7000
3641#define TRANSA_DPLL_ENABLE (1<<3)
3642#define TRANSA_DPLLB_SEL (1<<0)
3643#define TRANSA_DPLLA_SEL 0
3644#define TRANSB_DPLL_ENABLE (1<<7)
3645#define TRANSB_DPLLB_SEL (1<<4)
3646#define TRANSB_DPLLA_SEL (0)
3647#define TRANSC_DPLL_ENABLE (1<<11)
3648#define TRANSC_DPLLB_SEL (1<<8)
3649#define TRANSC_DPLLA_SEL (0)
3650
b9055052
ZW
3651/* transcoder */
3652
9db4a9c7 3653#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3654#define TRANS_HTOTAL_SHIFT 16
3655#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3656#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3657#define TRANS_HBLANK_END_SHIFT 16
3658#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3659#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3660#define TRANS_HSYNC_END_SHIFT 16
3661#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3662#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3663#define TRANS_VTOTAL_SHIFT 16
3664#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3665#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3666#define TRANS_VBLANK_END_SHIFT 16
3667#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3668#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3669#define TRANS_VSYNC_END_SHIFT 16
3670#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3671#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3672
9db4a9c7
JB
3673#define _TRANSA_DATA_M1 0xe0030
3674#define _TRANSA_DATA_N1 0xe0034
3675#define _TRANSA_DATA_M2 0xe0038
3676#define _TRANSA_DATA_N2 0xe003c
3677#define _TRANSA_DP_LINK_M1 0xe0040
3678#define _TRANSA_DP_LINK_N1 0xe0044
3679#define _TRANSA_DP_LINK_M2 0xe0048
3680#define _TRANSA_DP_LINK_N2 0xe004c
3681
b055c8f3
JB
3682/* Per-transcoder DIP controls */
3683
3684#define _VIDEO_DIP_CTL_A 0xe0200
3685#define _VIDEO_DIP_DATA_A 0xe0208
3686#define _VIDEO_DIP_GCP_A 0xe0210
3687
3688#define _VIDEO_DIP_CTL_B 0xe1200
3689#define _VIDEO_DIP_DATA_B 0xe1208
3690#define _VIDEO_DIP_GCP_B 0xe1210
3691
3692#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3693#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3694#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3695
17dc9257 3696#define VLV_VIDEO_DIP_CTL_A 0x60200
90b107c8
SK
3697#define VLV_VIDEO_DIP_DATA_A 0x60208
3698#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3699
3700#define VLV_VIDEO_DIP_CTL_B 0x61170
3701#define VLV_VIDEO_DIP_DATA_B 0x61174
3702#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3703
3704#define VLV_TVIDEO_DIP_CTL(pipe) \
3705 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3706#define VLV_TVIDEO_DIP_DATA(pipe) \
3707 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3708#define VLV_TVIDEO_DIP_GCP(pipe) \
3709 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3710
8c5f5f7c
ED
3711/* Haswell DIP controls */
3712#define HSW_VIDEO_DIP_CTL_A 0x60200
3713#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3714#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3715#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3716#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3717#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3718#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3719#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3720#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3721#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3722#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3723#define HSW_VIDEO_DIP_GCP_A 0x60210
3724
3725#define HSW_VIDEO_DIP_CTL_B 0x61200
3726#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3727#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3728#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3729#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3730#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3731#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3732#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3733#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3734#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3735#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3736#define HSW_VIDEO_DIP_GCP_B 0x61210
3737
3738#define HSW_TVIDEO_DIP_CTL(pipe) \
3739 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3740#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3741 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3742#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3743 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3744#define HSW_TVIDEO_DIP_GCP(pipe) \
3745 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3746
9db4a9c7
JB
3747#define _TRANS_HTOTAL_B 0xe1000
3748#define _TRANS_HBLANK_B 0xe1004
3749#define _TRANS_HSYNC_B 0xe1008
3750#define _TRANS_VTOTAL_B 0xe100c
3751#define _TRANS_VBLANK_B 0xe1010
3752#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3753#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3754
3755#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3756#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3757#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3758#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3759#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3760#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3761#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3762 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3763
3764#define _TRANSB_DATA_M1 0xe1030
3765#define _TRANSB_DATA_N1 0xe1034
3766#define _TRANSB_DATA_M2 0xe1038
3767#define _TRANSB_DATA_N2 0xe103c
3768#define _TRANSB_DP_LINK_M1 0xe1040
3769#define _TRANSB_DP_LINK_N1 0xe1044
3770#define _TRANSB_DP_LINK_M2 0xe1048
3771#define _TRANSB_DP_LINK_N2 0xe104c
3772
3773#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3774#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3775#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3776#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3777#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3778#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3779#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3780#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3781
3782#define _TRANSACONF 0xf0008
3783#define _TRANSBCONF 0xf1008
3784#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3785#define TRANS_DISABLE (0<<31)
3786#define TRANS_ENABLE (1<<31)
3787#define TRANS_STATE_MASK (1<<30)
3788#define TRANS_STATE_DISABLE (0<<30)
3789#define TRANS_STATE_ENABLE (1<<30)
3790#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3791#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3792#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3793#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3794#define TRANS_DP_AUDIO_ONLY (1<<26)
3795#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3796#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3797#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3798#define TRANS_INTERLACED (3<<21)
7c26e5c6 3799#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3800#define TRANS_8BPC (0<<5)
3801#define TRANS_10BPC (1<<5)
3802#define TRANS_6BPC (2<<5)
3803#define TRANS_12BPC (3<<5)
3804
3bcf603f
JB
3805#define _TRANSA_CHICKEN2 0xf0064
3806#define _TRANSB_CHICKEN2 0xf1064
3807#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3808#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3809
291427f5
JB
3810#define SOUTH_CHICKEN1 0xc2000
3811#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3812#define FDIA_PHASE_SYNC_SHIFT_EN 18
3813#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3814#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3815#define SOUTH_CHICKEN2 0xc2004
3816#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3817
9db4a9c7
JB
3818#define _FDI_RXA_CHICKEN 0xc200c
3819#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3820#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3821#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3822#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3823
382b0936
JB
3824#define SOUTH_DSPCLK_GATE_D 0xc2020
3825#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3826
b9055052 3827/* CPU: FDI_TX */
9db4a9c7
JB
3828#define _FDI_TXA_CTL 0x60100
3829#define _FDI_TXB_CTL 0x61100
3830#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3831#define FDI_TX_DISABLE (0<<31)
3832#define FDI_TX_ENABLE (1<<31)
3833#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3834#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3835#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3836#define FDI_LINK_TRAIN_NONE (3<<28)
3837#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3838#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3839#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3840#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3841#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3842#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3843#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3844#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3845/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3846 SNB has different settings. */
3847/* SNB A-stepping */
3848#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3849#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3850#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3851#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3852/* SNB B-stepping */
3853#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3854#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3855#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3856#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3857#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3858#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3859#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3860#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3861#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3862#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3863/* Ironlake: hardwired to 1 */
b9055052 3864#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3865
3866/* Ivybridge has different bits for lolz */
3867#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3868#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3869#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3870#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3871
b9055052 3872/* both Tx and Rx */
c4f9c4c2 3873#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3874#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3875#define FDI_SCRAMBLING_ENABLE (0<<7)
3876#define FDI_SCRAMBLING_DISABLE (1<<7)
3877
3878/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3879#define _FDI_RXA_CTL 0xf000c
3880#define _FDI_RXB_CTL 0xf100c
3881#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3882#define FDI_RX_ENABLE (1<<31)
b9055052 3883/* train, dp width same as FDI_TX */
357555c0
JB
3884#define FDI_FS_ERRC_ENABLE (1<<27)
3885#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3886#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3887#define FDI_8BPC (0<<16)
3888#define FDI_10BPC (1<<16)
3889#define FDI_6BPC (2<<16)
3890#define FDI_12BPC (3<<16)
3891#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3892#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3893#define FDI_RX_PLL_ENABLE (1<<13)
3894#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3895#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3896#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3897#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3898#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3899#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3900/* CPT */
3901#define FDI_AUTO_TRAINING (1<<10)
3902#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3903#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3904#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3905#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3906#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
3907/* LPT */
3908#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3909#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 3910
9db4a9c7
JB
3911#define _FDI_RXA_MISC 0xf0010
3912#define _FDI_RXB_MISC 0xf1010
3913#define _FDI_RXA_TUSIZE1 0xf0030
3914#define _FDI_RXA_TUSIZE2 0xf0038
3915#define _FDI_RXB_TUSIZE1 0xf1030
3916#define _FDI_RXB_TUSIZE2 0xf1038
4acf5186
ED
3917#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3918#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3919#define FDI_RX_FDI_DELAY_90 (0x90<<0)
9db4a9c7
JB
3920#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3921#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3922#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3923
3924/* FDI_RX interrupt register format */
3925#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3926#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3927#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3928#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3929#define FDI_RX_FS_CODE_ERR (1<<6)
3930#define FDI_RX_FE_CODE_ERR (1<<5)
3931#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3932#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3933#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3934#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3935#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3936
9db4a9c7
JB
3937#define _FDI_RXA_IIR 0xf0014
3938#define _FDI_RXA_IMR 0xf0018
3939#define _FDI_RXB_IIR 0xf1014
3940#define _FDI_RXB_IMR 0xf1018
3941#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3942#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3943
3944#define FDI_PLL_CTL_1 0xfe000
3945#define FDI_PLL_CTL_2 0xfe004
3946
b9055052
ZW
3947/* or SDVOB */
3948#define HDMIB 0xe1140
3949#define PORT_ENABLE (1 << 31)
3573c410
PZ
3950#define TRANSCODER(pipe) ((pipe) << 30)
3951#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3952#define TRANSCODER_MASK (1 << 30)
3953#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3954#define COLOR_FORMAT_8bpc (0)
3955#define COLOR_FORMAT_12bpc (3 << 26)
3956#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3957#define SDVO_ENCODING (0)
3958#define TMDS_ENCODING (2 << 10)
3959#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3960/* CPT */
3961#define HDMI_MODE_SELECT (1 << 9)
3962#define DVI_MODE_SELECT (0)
b9055052
ZW
3963#define SDVOB_BORDER_ENABLE (1 << 7)
3964#define AUDIO_ENABLE (1 << 6)
3965#define VSYNC_ACTIVE_HIGH (1 << 4)
3966#define HSYNC_ACTIVE_HIGH (1 << 3)
3967#define PORT_DETECTED (1 << 2)
3968
461ed3ca
ZY
3969/* PCH SDVOB multiplex with HDMIB */
3970#define PCH_SDVOB HDMIB
3971
b9055052
ZW
3972#define HDMIC 0xe1150
3973#define HDMID 0xe1160
3974
3975#define PCH_LVDS 0xe1180
3976#define LVDS_DETECTED (1 << 1)
3977
98364379
SK
3978/* vlv has 2 sets of panel control regs. */
3979#define PIPEA_PP_STATUS 0x61200
3980#define PIPEA_PP_CONTROL 0x61204
3981#define PIPEA_PP_ON_DELAYS 0x61208
3982#define PIPEA_PP_OFF_DELAYS 0x6120c
3983#define PIPEA_PP_DIVISOR 0x61210
3984
3985#define PIPEB_PP_STATUS 0x61300
3986#define PIPEB_PP_CONTROL 0x61304
3987#define PIPEB_PP_ON_DELAYS 0x61308
3988#define PIPEB_PP_OFF_DELAYS 0x6130c
3989#define PIPEB_PP_DIVISOR 0x61310
3990
b9055052
ZW
3991#define PCH_PP_STATUS 0xc7200
3992#define PCH_PP_CONTROL 0xc7204
4a655f04 3993#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3994#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3995#define EDP_FORCE_VDD (1 << 3)
3996#define EDP_BLC_ENABLE (1 << 2)
3997#define PANEL_POWER_RESET (1 << 1)
3998#define PANEL_POWER_OFF (0 << 0)
3999#define PANEL_POWER_ON (1 << 0)
4000#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4001#define PANEL_PORT_SELECT_MASK (3 << 30)
4002#define PANEL_PORT_SELECT_LVDS (0 << 30)
4003#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 4004#define EDP_PANEL (1 << 30)
f01eca2e
KP
4005#define PANEL_PORT_SELECT_DPC (2 << 30)
4006#define PANEL_PORT_SELECT_DPD (3 << 30)
4007#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4008#define PANEL_POWER_UP_DELAY_SHIFT 16
4009#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4010#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4011
b9055052 4012#define PCH_PP_OFF_DELAYS 0xc720c
82ed61fa
DV
4013#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4014#define PANEL_POWER_PORT_LVDS (0 << 30)
4015#define PANEL_POWER_PORT_DP_A (1 << 30)
4016#define PANEL_POWER_PORT_DP_C (2 << 30)
4017#define PANEL_POWER_PORT_DP_D (3 << 30)
f01eca2e
KP
4018#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4019#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4020#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4021#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4022
b9055052 4023#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4024#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4025#define PP_REFERENCE_DIVIDER_SHIFT 8
4026#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4027#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4028
5eb08b69
ZW
4029#define PCH_DP_B 0xe4100
4030#define PCH_DPB_AUX_CH_CTL 0xe4110
4031#define PCH_DPB_AUX_CH_DATA1 0xe4114
4032#define PCH_DPB_AUX_CH_DATA2 0xe4118
4033#define PCH_DPB_AUX_CH_DATA3 0xe411c
4034#define PCH_DPB_AUX_CH_DATA4 0xe4120
4035#define PCH_DPB_AUX_CH_DATA5 0xe4124
4036
4037#define PCH_DP_C 0xe4200
4038#define PCH_DPC_AUX_CH_CTL 0xe4210
4039#define PCH_DPC_AUX_CH_DATA1 0xe4214
4040#define PCH_DPC_AUX_CH_DATA2 0xe4218
4041#define PCH_DPC_AUX_CH_DATA3 0xe421c
4042#define PCH_DPC_AUX_CH_DATA4 0xe4220
4043#define PCH_DPC_AUX_CH_DATA5 0xe4224
4044
4045#define PCH_DP_D 0xe4300
4046#define PCH_DPD_AUX_CH_CTL 0xe4310
4047#define PCH_DPD_AUX_CH_DATA1 0xe4314
4048#define PCH_DPD_AUX_CH_DATA2 0xe4318
4049#define PCH_DPD_AUX_CH_DATA3 0xe431c
4050#define PCH_DPD_AUX_CH_DATA4 0xe4320
4051#define PCH_DPD_AUX_CH_DATA5 0xe4324
4052
8db9d77b
ZW
4053/* CPT */
4054#define PORT_TRANS_A_SEL_CPT 0
4055#define PORT_TRANS_B_SEL_CPT (1<<29)
4056#define PORT_TRANS_C_SEL_CPT (2<<29)
4057#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4058#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4059#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4060#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4061
4062#define TRANS_DP_CTL_A 0xe0300
4063#define TRANS_DP_CTL_B 0xe1300
4064#define TRANS_DP_CTL_C 0xe2300
5eddb70b 4065#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
4066#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4067#define TRANS_DP_PORT_SEL_B (0<<29)
4068#define TRANS_DP_PORT_SEL_C (1<<29)
4069#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4070#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4071#define TRANS_DP_PORT_SEL_MASK (3<<29)
4072#define TRANS_DP_AUDIO_ONLY (1<<26)
4073#define TRANS_DP_ENH_FRAMING (1<<18)
4074#define TRANS_DP_8BPC (0<<9)
4075#define TRANS_DP_10BPC (1<<9)
4076#define TRANS_DP_6BPC (2<<9)
4077#define TRANS_DP_12BPC (3<<9)
220cad3c 4078#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4079#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4080#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4081#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4082#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4083#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4084
4085/* SNB eDP training params */
4086/* SNB A-stepping */
4087#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4088#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4089#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4090#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4091/* SNB B-stepping */
3c5a62b5
YL
4092#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4093#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4094#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4095#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4096#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4097#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4098
1a2eb460
KP
4099/* IVB */
4100#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4101#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4102#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4103#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4104#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4105#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4106#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4107
4108/* legacy values */
4109#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4110#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4111#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4112#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4113#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4114
4115#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4116
cae5852d 4117#define FORCEWAKE 0xA18C
575155a9
JB
4118#define FORCEWAKE_VLV 0x1300b0
4119#define FORCEWAKE_ACK_VLV 0x1300b4
e7911c48 4120#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4121#define FORCEWAKE_ACK 0x130090
8d715f00 4122#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4123#define FORCEWAKE_KERNEL 0x1
4124#define FORCEWAKE_USER 0x2
8d715f00
KP
4125#define FORCEWAKE_MT_ACK 0x130040
4126#define ECOBUS 0xa180
4127#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4128
dd202c6d
BW
4129#define GTFIFODBG 0x120000
4130#define GT_FIFO_CPU_ERROR_MASK 7
4131#define GT_FIFO_OVFERR (1<<2)
4132#define GT_FIFO_IAWRERR (1<<1)
4133#define GT_FIFO_IARDERR (1<<0)
4134
91355834 4135#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4136#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4137
80e829fa
DV
4138#define GEN6_UCGCTL1 0x9400
4139# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4140# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4141
406478dc 4142#define GEN6_UCGCTL2 0x9404
0f846f81 4143# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4144# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4145# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4146# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4147# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4148
e3f33d46
JB
4149#define GEN7_UCGCTL4 0x940c
4150#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4151
3b8d8d91 4152#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4153#define GEN6_TURBO_DISABLE (1<<31)
4154#define GEN6_FREQUENCY(x) ((x)<<25)
4155#define GEN6_OFFSET(x) ((x)<<19)
4156#define GEN6_AGGRESSIVE_TURBO (0<<15)
4157#define GEN6_RC_VIDEO_FREQ 0xA00C
4158#define GEN6_RC_CONTROL 0xA090
4159#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4160#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4161#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4162#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4163#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4164#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4165#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4166#define GEN6_RP_DOWN_TIMEOUT 0xA010
4167#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4168#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
4169#define GEN6_CAGF_SHIFT 8
4170#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
4171#define GEN6_RP_CONTROL 0xA024
4172#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4173#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4174#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4175#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4176#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4177#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4178#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4179#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4180#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4181#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4182#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4183#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4184#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4185#define GEN6_RP_UP_THRESHOLD 0xA02C
4186#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4187#define GEN6_RP_CUR_UP_EI 0xA050
4188#define GEN6_CURICONT_MASK 0xffffff
4189#define GEN6_RP_CUR_UP 0xA054
4190#define GEN6_CURBSYTAVG_MASK 0xffffff
4191#define GEN6_RP_PREV_UP 0xA058
4192#define GEN6_RP_CUR_DOWN_EI 0xA05C
4193#define GEN6_CURIAVG_MASK 0xffffff
4194#define GEN6_RP_CUR_DOWN 0xA060
4195#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4196#define GEN6_RP_UP_EI 0xA068
4197#define GEN6_RP_DOWN_EI 0xA06C
4198#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4199#define GEN6_RC_STATE 0xA094
4200#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4201#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4202#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4203#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4204#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4205#define GEN6_RC_SLEEP 0xA0B0
4206#define GEN6_RC1e_THRESHOLD 0xA0B4
4207#define GEN6_RC6_THRESHOLD 0xA0B8
4208#define GEN6_RC6p_THRESHOLD 0xA0BC
4209#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4210#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4211
4212#define GEN6_PMISR 0x44020
4912d041 4213#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4214#define GEN6_PMIIR 0x44028
4215#define GEN6_PMIER 0x4402C
4216#define GEN6_PM_MBOX_EVENT (1<<25)
4217#define GEN6_PM_THERMAL_EVENT (1<<24)
4218#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4219#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4220#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4221#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4222#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4223#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4224 GEN6_PM_RP_DOWN_THRESHOLD | \
4225 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4226
cce66a28
BW
4227#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4228#define GEN6_GT_GFX_RC6 0x138108
4229#define GEN6_GT_GFX_RC6p 0x13810C
4230#define GEN6_GT_GFX_RC6pp 0x138110
4231
8fd26859
CW
4232#define GEN6_PCODE_MAILBOX 0x138124
4233#define GEN6_PCODE_READY (1<<31)
a6044e23 4234#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4235#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4236#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4237#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4238#define GEN6_PCODE_READ_RC6VIDS 0x5
4239#define GEN6_ENCODE_RC6_VID(mv) (((mv) / 5) - 245) < 0 ?: 0
4240#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) > 0 ? ((vids) * 5) + 245 : 0)
8fd26859 4241#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4242#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 4243
4d85529d
BW
4244#define GEN6_GT_CORE_STATUS 0x138060
4245#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4246#define GEN6_RCn_MASK 7
4247#define GEN6_RC0 0
4248#define GEN6_RC3 2
4249#define GEN6_RC6 3
4250#define GEN6_RC7 4
4251
e3689190
BW
4252#define GEN7_MISCCPCTL (0x9424)
4253#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4254
4255/* IVYBRIDGE DPF */
4256#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4257#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4258#define GEN7_PARITY_ERROR_VALID (1<<13)
4259#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4260#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4261#define GEN7_PARITY_ERROR_ROW(reg) \
4262 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4263#define GEN7_PARITY_ERROR_BANK(reg) \
4264 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4265#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4266 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4267#define GEN7_L3CDERRST1_ENABLE (1<<7)
4268
b9524a1e
BW
4269#define GEN7_L3LOG_BASE 0xB070
4270#define GEN7_L3LOG_SIZE 0x80
4271
e0dac65e
WF
4272#define G4X_AUD_VID_DID 0x62020
4273#define INTEL_AUDIO_DEVCL 0x808629FB
4274#define INTEL_AUDIO_DEVBLC 0x80862801
4275#define INTEL_AUDIO_DEVCTG 0x80862802
4276
4277#define G4X_AUD_CNTL_ST 0x620B4
4278#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4279#define G4X_ELDV_DEVCTG (1 << 14)
4280#define G4X_ELD_ADDR (0xf << 5)
4281#define G4X_ELD_ACK (1 << 4)
4282#define G4X_HDMIW_HDMIEDID 0x6210C
4283
1202b4c6 4284#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4285#define IBX_HDMIW_HDMIEDID_B 0xE2150
4286#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4287 IBX_HDMIW_HDMIEDID_A, \
4288 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4289#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4290#define IBX_AUD_CNTL_ST_B 0xE21B4
4291#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4292 IBX_AUD_CNTL_ST_A, \
4293 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4294#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4295#define IBX_ELD_ADDRESS (0x1f << 5)
4296#define IBX_ELD_ACK (1 << 4)
4297#define IBX_AUD_CNTL_ST2 0xE20C0
4298#define IBX_ELD_VALIDB (1 << 0)
4299#define IBX_CP_READYB (1 << 1)
4300
4301#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4302#define CPT_HDMIW_HDMIEDID_B 0xE5150
4303#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4304 CPT_HDMIW_HDMIEDID_A, \
4305 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4306#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4307#define CPT_AUD_CNTL_ST_B 0xE51B4
4308#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4309 CPT_AUD_CNTL_ST_A, \
4310 CPT_AUD_CNTL_ST_B)
1202b4c6 4311#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4312
ae662d31
EA
4313/* These are the 4 32-bit write offset registers for each stream
4314 * output buffer. It determines the offset from the
4315 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4316 */
4317#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4318
b6daa025 4319#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4320#define IBX_AUD_CONFIG_B 0xe2100
4321#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4322 IBX_AUD_CONFIG_A, \
4323 IBX_AUD_CONFIG_B)
b6daa025 4324#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4325#define CPT_AUD_CONFIG_B 0xe5100
4326#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4327 CPT_AUD_CONFIG_A, \
4328 CPT_AUD_CONFIG_B)
b6daa025
WF
4329#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4330#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4331#define AUD_CONFIG_UPPER_N_SHIFT 20
4332#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4333#define AUD_CONFIG_LOWER_N_SHIFT 4
4334#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4335#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4336#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4337#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4338
9a78b6cc
WX
4339/* HSW Audio */
4340#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4341#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4342#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4343 HSW_AUD_CONFIG_A, \
4344 HSW_AUD_CONFIG_B)
4345
4346#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4347#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4348#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4349 HSW_AUD_MISC_CTRL_A, \
4350 HSW_AUD_MISC_CTRL_B)
4351
4352#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4353#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4354#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4355 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4356 HSW_AUD_DIP_ELD_CTRL_ST_B)
4357
4358/* Audio Digital Converter */
4359#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4360#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4361#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4362 HSW_AUD_DIG_CNVT_1, \
4363 HSW_AUD_DIG_CNVT_2)
9b138a83 4364#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4365
4366#define HSW_AUD_EDID_DATA_A 0x65050
4367#define HSW_AUD_EDID_DATA_B 0x65150
4368#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4369 HSW_AUD_EDID_DATA_A, \
4370 HSW_AUD_EDID_DATA_B)
4371
4372#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4373#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4374#define AUDIO_INACTIVE_C (1<<11)
4375#define AUDIO_INACTIVE_B (1<<7)
4376#define AUDIO_INACTIVE_A (1<<3)
4377#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4378#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4379#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4380#define AUDIO_ELD_VALID_A (1<<0)
4381#define AUDIO_ELD_VALID_B (1<<4)
4382#define AUDIO_ELD_VALID_C (1<<8)
4383#define AUDIO_CP_READY_A (1<<1)
4384#define AUDIO_CP_READY_B (1<<5)
4385#define AUDIO_CP_READY_C (1<<9)
4386
9eb3a752 4387/* HSW Power Wells */
5e49cea6
PZ
4388#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4389#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4390#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4391#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4392#define HSW_PWR_WELL_ENABLE (1<<31)
4393#define HSW_PWR_WELL_STATE (1<<30)
4394#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4395#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4396#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4397#define HSW_PWR_WELL_FORCE_ON (1<<19)
4398#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4399
e7e104c3 4400/* Per-pipe DDI Function Control */
5e49cea6
PZ
4401#define PIPE_DDI_FUNC_CTL_A 0x60400
4402#define PIPE_DDI_FUNC_CTL_B 0x61400
4403#define PIPE_DDI_FUNC_CTL_C 0x62400
e7e104c3 4404#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
5e49cea6
PZ
4405#define DDI_FUNC_CTL(pipe) _PIPE(pipe, PIPE_DDI_FUNC_CTL_A, \
4406 PIPE_DDI_FUNC_CTL_B)
e7e104c3
ED
4407#define PIPE_DDI_FUNC_ENABLE (1<<31)
4408/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5e49cea6
PZ
4409#define PIPE_DDI_PORT_MASK (7<<28)
4410#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
8d9ddbcb 4411#define PIPE_DDI_PORT_NONE (0<<28)
5e49cea6
PZ
4412#define PIPE_DDI_MODE_SELECT_MASK (7<<24)
4413#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4414#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
e7e104c3
ED
4415#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4416#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
5e49cea6
PZ
4417#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4418#define PIPE_DDI_BPC_MASK (7<<20)
4419#define PIPE_DDI_BPC_8 (0<<20)
4420#define PIPE_DDI_BPC_10 (1<<20)
4421#define PIPE_DDI_BPC_6 (2<<20)
4422#define PIPE_DDI_BPC_12 (3<<20)
4423#define PIPE_DDI_PVSYNC (1<<17)
4424#define PIPE_DDI_PHSYNC (1<<16)
4425#define PIPE_DDI_BFI_ENABLE (1<<4)
4426#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4427#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4428#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
e7e104c3 4429
0e87f667
ED
4430/* DisplayPort Transport Control */
4431#define DP_TP_CTL_A 0x64040
4432#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4433#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4434#define DP_TP_CTL_ENABLE (1<<31)
4435#define DP_TP_CTL_MODE_SST (0<<27)
4436#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4437#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4438#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4439#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4440#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4441#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4442#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4443#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4444#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4445#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4446
e411b2c1
ED
4447/* DisplayPort Transport Status */
4448#define DP_TP_STATUS_A 0x64044
4449#define DP_TP_STATUS_B 0x64144
5e49cea6 4450#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4451#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4452#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4453
03f896a1
ED
4454/* DDI Buffer Control */
4455#define DDI_BUF_CTL_A 0x64000
4456#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4457#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4458#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4459#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4460#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4461#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4462#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4463#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4464#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4465#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4466#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4467#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4468#define DDI_BUF_EMP_MASK (0xf<<24)
4469#define DDI_BUF_IS_IDLE (1<<7)
4470#define DDI_PORT_WIDTH_X1 (0<<1)
4471#define DDI_PORT_WIDTH_X2 (1<<1)
4472#define DDI_PORT_WIDTH_X4 (3<<1)
03f896a1
ED
4473#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4474
bb879a44
ED
4475/* DDI Buffer Translations */
4476#define DDI_BUF_TRANS_A 0x64E00
4477#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4478#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4479
7501a4d8
ED
4480/* Sideband Interface (SBI) is programmed indirectly, via
4481 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4482 * which contains the payload */
5e49cea6
PZ
4483#define SBI_ADDR 0xC6000
4484#define SBI_DATA 0xC6004
7501a4d8
ED
4485#define SBI_CTL_STAT 0xC6008
4486#define SBI_CTL_OP_CRRD (0x6<<8)
4487#define SBI_CTL_OP_CRWR (0x7<<8)
4488#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4489#define SBI_RESPONSE_SUCCESS (0x0<<1)
4490#define SBI_BUSY (0x1<<0)
4491#define SBI_READY (0x0<<0)
52f025ef 4492
ccf1c867 4493/* SBI offsets */
5e49cea6 4494#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4495#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4496#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4497#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4498#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 4499#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 4500#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 4501#define SBI_SSCCTL 0x020c
ccf1c867 4502#define SBI_SSCCTL6 0x060C
5e49cea6 4503#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
4504#define SBI_SSCAUXDIV6 0x0610
4505#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 4506#define SBI_DBUFF0 0x2a00
ccf1c867 4507
52f025ef 4508/* LPT PIXCLK_GATE */
5e49cea6 4509#define PIXCLK_GATE 0xC6020
745ca3be
PZ
4510#define PIXCLK_GATE_UNGATE (1<<0)
4511#define PIXCLK_GATE_GATE (0<<0)
52f025ef 4512
e93ea06a 4513/* SPLL */
5e49cea6 4514#define SPLL_CTL 0x46020
e93ea06a 4515#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
4516#define SPLL_PLL_SSC (1<<28)
4517#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
4518#define SPLL_PLL_FREQ_810MHz (0<<26)
4519#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 4520
4dffc404 4521/* WRPLL */
5e49cea6
PZ
4522#define WRPLL_CTL1 0x46040
4523#define WRPLL_CTL2 0x46060
4524#define WRPLL_PLL_ENABLE (1<<31)
4525#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 4526#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 4527#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 4528/* WRPLL divider programming */
5e49cea6
PZ
4529#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4530#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4531#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4532
fec9181c
ED
4533/* Port clock selection */
4534#define PORT_CLK_SEL_A 0x46100
4535#define PORT_CLK_SEL_B 0x46104
5e49cea6 4536#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
4537#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4538#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4539#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 4540#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
4541#define PORT_CLK_SEL_WRPLL1 (4<<29)
4542#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 4543#define PORT_CLK_SEL_NONE (7<<29)
fec9181c
ED
4544
4545/* Pipe clock selection */
4546#define PIPE_CLK_SEL_A 0x46140
4547#define PIPE_CLK_SEL_B 0x46144
5e49cea6 4548#define PIPE_CLK_SEL(pipe) _PIPE(pipe, PIPE_CLK_SEL_A, PIPE_CLK_SEL_B)
fec9181c 4549/* For each pipe, we need to select the corresponding port clock */
5e49cea6
PZ
4550#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4551#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 4552
dae84799
PZ
4553#define _PIPEA_MSA_MISC 0x60410
4554#define _PIPEB_MSA_MISC 0x61410
4555#define PIPE_MSA_MISC(pipe) _PIPE(pipe, _PIPEA_MSA_MISC, _PIPEB_MSA_MISC)
4556#define PIPE_MSA_SYNC_CLK (1<<0)
4557#define PIPE_MSA_6_BPC (0<<5)
4558#define PIPE_MSA_8_BPC (1<<5)
4559#define PIPE_MSA_10_BPC (2<<5)
4560#define PIPE_MSA_12_BPC (3<<5)
4561#define PIPE_MSA_16_BPC (4<<5)
4562
90e8d31c 4563/* LCPLL Control */
5e49cea6 4564#define LCPLL_CTL 0x130040
90e8d31c
ED
4565#define LCPLL_PLL_DISABLE (1<<31)
4566#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
4567#define LCPLL_CLK_FREQ_MASK (3<<26)
4568#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 4569#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 4570#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
79f689aa 4571#define LCPLL_CD_SOURCE_FCLK (1<<21)
90e8d31c 4572
69e94b7e
ED
4573/* Pipe WM_LINETIME - watermark line time */
4574#define PIPE_WM_LINETIME_A 0x45270
4575#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
4576#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4577 PIPE_WM_LINETIME_B)
4578#define PIPE_WM_LINETIME_MASK (0x1ff)
4579#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 4580#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 4581#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4582
4583/* SFUSE_STRAP */
5e49cea6 4584#define SFUSE_STRAP 0xc2014
96d6e350
ED
4585#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4586#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4587#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4588
1544d9d5
ED
4589#define WM_DBG 0x45280
4590#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4591#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4592#define WM_DBG_DISALLOW_SPRITE (1<<2)
4593
585fb111 4594#endif /* _I915_REG_H_ */