]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/gen9: Add WaDisableGatherAtSetShaderCommonSlice
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
f0f59a00
VS
28typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
5eddb70b 51#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 52#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 53#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
54#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 57#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 58#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
2d401b17
VS
59#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
f0f59a00 61#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
e7d7cad0
JN
62#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
f0f59a00 64#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
2b139522 65
98533251
DL
66#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
6b26c86d 79
585fb111
JB
80/* PCI config space */
81
e10fa551
JL
82#define MCHBAR_I915 0x44
83#define MCHBAR_I965 0x48
84#define MCHBAR_SIZE (4 * 4096)
85
86#define DEVEN 0x54
87#define DEVEN_MCHBAR_EN (1 << 28)
88
89#define BSM 0x5c
90#define BSM_MASK (0xFFFF << 20)
91
1b1d2716
VS
92#define HPLLCC 0xc0 /* 85x only */
93#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
94#define GC_CLOCK_133_200 (0 << 0)
95#define GC_CLOCK_100_200 (1 << 0)
96#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
97#define GC_CLOCK_133_266 (3 << 0)
98#define GC_CLOCK_133_200_2 (4 << 0)
99#define GC_CLOCK_133_266_2 (5 << 0)
100#define GC_CLOCK_166_266 (6 << 0)
101#define GC_CLOCK_166_250 (7 << 0)
102
e10fa551
JL
103#define I915_GDRST 0xc0 /* PCI config register */
104#define GRDOM_FULL (0 << 2)
105#define GRDOM_RENDER (1 << 2)
106#define GRDOM_MEDIA (3 << 2)
107#define GRDOM_MASK (3 << 2)
108#define GRDOM_RESET_STATUS (1 << 1)
109#define GRDOM_RESET_ENABLE (1 << 0)
110
111#define GCDGMBUS 0xcc
112
f97108d1 113#define GCFGC2 0xda
585fb111
JB
114#define GCFGC 0xf0 /* 915+ only */
115#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
116#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
117#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
118#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
119#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
120#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
121#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
122#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
123#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 124#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
125#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
126#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
127#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
128#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
129#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
130#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
131#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
132#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
133#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
134#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
135#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
136#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
137#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
138#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
139#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
140#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
141#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
142#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
143#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 144
e10fa551
JL
145#define ASLE 0xe4
146#define ASLS 0xfc
147
148#define SWSCI 0xe8
149#define SWSCI_SCISEL (1 << 15)
150#define SWSCI_GSSCIE (1 << 0)
151
152#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 153
585fb111 154
f0f59a00 155#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
156#define ILK_GRDOM_FULL (0<<1)
157#define ILK_GRDOM_RENDER (1<<1)
158#define ILK_GRDOM_MEDIA (3<<1)
159#define ILK_GRDOM_MASK (3<<1)
160#define ILK_GRDOM_RESET_ENABLE (1<<0)
161
f0f59a00 162#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
163#define GEN6_MBC_SNPCR_SHIFT 21
164#define GEN6_MBC_SNPCR_MASK (3<<21)
165#define GEN6_MBC_SNPCR_MAX (0<<21)
166#define GEN6_MBC_SNPCR_MED (1<<21)
167#define GEN6_MBC_SNPCR_LOW (2<<21)
168#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
169
f0f59a00
VS
170#define VLV_G3DCTL _MMIO(0x9024)
171#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 172
f0f59a00 173#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
174#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
175#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
176#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
177#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
178#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
179
f0f59a00 180#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
181#define GEN6_GRDOM_FULL (1 << 0)
182#define GEN6_GRDOM_RENDER (1 << 1)
183#define GEN6_GRDOM_MEDIA (1 << 2)
184#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 185#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 186#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 187#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 188
f0f59a00
VS
189#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
190#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
191#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
5eb719cd
DV
192#define PP_DIR_DCLV_2G 0xffffffff
193
f0f59a00
VS
194#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
195#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
94e409c1 196
f0f59a00 197#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
198#define GEN8_RPCS_ENABLE (1 << 31)
199#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
200#define GEN8_RPCS_S_CNT_SHIFT 15
201#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
202#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
203#define GEN8_RPCS_SS_CNT_SHIFT 8
204#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
205#define GEN8_RPCS_EU_MAX_SHIFT 4
206#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
207#define GEN8_RPCS_EU_MIN_SHIFT 0
208#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
209
f0f59a00 210#define GAM_ECOCHK _MMIO(0x4090)
81e231af 211#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 212#define ECOCHK_SNB_BIT (1<<10)
6381b550 213#define ECOCHK_DIS_TLB (1<<8)
e3dff585 214#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
215#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
216#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
217#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
218#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
219#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
220#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
221#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 222
b033bb6d
MK
223#define GEN8_CONFIG0 _MMIO(0xD00)
224#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
225
f0f59a00 226#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 227#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
228#define ECOBITS_PPGTT_CACHE64B (3<<8)
229#define ECOBITS_PPGTT_CACHE4B (0<<8)
230
f0f59a00 231#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
232#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
233
f0f59a00 234#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
235#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
236#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
237#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
238#define GEN6_STOLEN_RESERVED_1M (0 << 4)
239#define GEN6_STOLEN_RESERVED_512K (1 << 4)
240#define GEN6_STOLEN_RESERVED_256K (2 << 4)
241#define GEN6_STOLEN_RESERVED_128K (3 << 4)
242#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
243#define GEN7_STOLEN_RESERVED_1M (0 << 5)
244#define GEN7_STOLEN_RESERVED_256K (1 << 5)
245#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
246#define GEN8_STOLEN_RESERVED_1M (0 << 7)
247#define GEN8_STOLEN_RESERVED_2M (1 << 7)
248#define GEN8_STOLEN_RESERVED_4M (2 << 7)
249#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 250
585fb111
JB
251/* VGA stuff */
252
253#define VGA_ST01_MDA 0x3ba
254#define VGA_ST01_CGA 0x3da
255
f0f59a00 256#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
257#define VGA_MSR_WRITE 0x3c2
258#define VGA_MSR_READ 0x3cc
259#define VGA_MSR_MEM_EN (1<<1)
260#define VGA_MSR_CGA_MODE (1<<0)
261
5434fd92 262#define VGA_SR_INDEX 0x3c4
f930ddd0 263#define SR01 1
5434fd92 264#define VGA_SR_DATA 0x3c5
585fb111
JB
265
266#define VGA_AR_INDEX 0x3c0
267#define VGA_AR_VID_EN (1<<5)
268#define VGA_AR_DATA_WRITE 0x3c0
269#define VGA_AR_DATA_READ 0x3c1
270
271#define VGA_GR_INDEX 0x3ce
272#define VGA_GR_DATA 0x3cf
273/* GR05 */
274#define VGA_GR_MEM_READ_MODE_SHIFT 3
275#define VGA_GR_MEM_READ_MODE_PLANE 1
276/* GR06 */
277#define VGA_GR_MEM_MODE_MASK 0xc
278#define VGA_GR_MEM_MODE_SHIFT 2
279#define VGA_GR_MEM_A0000_AFFFF 0
280#define VGA_GR_MEM_A0000_BFFFF 1
281#define VGA_GR_MEM_B0000_B7FFF 2
282#define VGA_GR_MEM_B0000_BFFFF 3
283
284#define VGA_DACMASK 0x3c6
285#define VGA_DACRX 0x3c7
286#define VGA_DACWX 0x3c8
287#define VGA_DACDATA 0x3c9
288
289#define VGA_CR_INDEX_MDA 0x3b4
290#define VGA_CR_DATA_MDA 0x3b5
291#define VGA_CR_INDEX_CGA 0x3d4
292#define VGA_CR_DATA_CGA 0x3d5
293
351e3db2
BV
294/*
295 * Instruction field definitions used by the command parser
296 */
297#define INSTR_CLIENT_SHIFT 29
298#define INSTR_CLIENT_MASK 0xE0000000
299#define INSTR_MI_CLIENT 0x0
300#define INSTR_BC_CLIENT 0x2
301#define INSTR_RC_CLIENT 0x3
302#define INSTR_SUBCLIENT_SHIFT 27
303#define INSTR_SUBCLIENT_MASK 0x18000000
304#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
305#define INSTR_26_TO_24_MASK 0x7000000
306#define INSTR_26_TO_24_SHIFT 24
351e3db2 307
585fb111
JB
308/*
309 * Memory interface instructions used by the kernel
310 */
311#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
312/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
313#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
314
315#define MI_NOOP MI_INSTR(0, 0)
316#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
317#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 318#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
319#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
320#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
321#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
322#define MI_FLUSH MI_INSTR(0x04, 0)
323#define MI_READ_FLUSH (1 << 0)
324#define MI_EXE_FLUSH (1 << 1)
325#define MI_NO_WRITE_FLUSH (1 << 2)
326#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
327#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 328#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
329#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
330#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
331#define MI_ARB_ENABLE (1<<0)
332#define MI_ARB_DISABLE (0<<0)
585fb111 333#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
334#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
335#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 336#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 337#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
338#define MI_OVERLAY_CONTINUE (0x0<<21)
339#define MI_OVERLAY_ON (0x1<<21)
340#define MI_OVERLAY_OFF (0x2<<21)
585fb111 341#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 342#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 343#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 344#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
345/* IVB has funny definitions for which plane to flip. */
346#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
347#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
348#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
350#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
351#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
352/* SKL ones */
353#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 362#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
363#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
364#define MI_SEMAPHORE_UPDATE (1<<21)
365#define MI_SEMAPHORE_COMPARE (1<<20)
366#define MI_SEMAPHORE_REGISTER (1<<18)
367#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
368#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
369#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
370#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
371#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
372#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
373#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
374#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
375#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
376#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
377#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
378#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
379#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
380#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
381#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
382#define MI_MM_SPACE_GTT (1<<8)
383#define MI_MM_SPACE_PHYSICAL (0<<8)
384#define MI_SAVE_EXT_STATE_EN (1<<3)
385#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 386#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 387#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
388#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
389#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
390#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
391#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
392#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
393#define MI_SEMAPHORE_POLL (1<<15)
394#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 395#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
396#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
397#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
398#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
399#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
400#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
401/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
402 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
403 * simply ignores the register load under certain conditions.
404 * - One can actually load arbitrary many arbitrary registers: Simply issue x
405 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
406 */
7ec55f46 407#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 408#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
409#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
410#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 411#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 412#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
413#define MI_FLUSH_DW_STORE_INDEX (1<<21)
414#define MI_INVALIDATE_TLB (1<<18)
415#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 416#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 417#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
418#define MI_INVALIDATE_BSD (1<<7)
419#define MI_FLUSH_DW_USE_GTT (1<<2)
420#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
421#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
422#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 423#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
424#define MI_BATCH_NON_SECURE (1)
425/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 426#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 427#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 428#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 429#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 430#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 431#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 432#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 433
f0f59a00
VS
434#define MI_PREDICATE_SRC0 _MMIO(0x2400)
435#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
436#define MI_PREDICATE_SRC1 _MMIO(0x2408)
437#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 438
f0f59a00 439#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
440#define LOWER_SLICE_ENABLED (1<<0)
441#define LOWER_SLICE_DISABLED (0<<0)
442
585fb111
JB
443/*
444 * 3D instructions used by the kernel
445 */
446#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
447
33e141ed 448#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
449#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
585fb111
JB
450#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
451#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
452#define SC_UPDATE_SCISSOR (0x1<<1)
453#define SC_ENABLE_MASK (0x1<<0)
454#define SC_ENABLE (0x1<<0)
455#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
456#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
457#define SCI_YMIN_MASK (0xffff<<16)
458#define SCI_XMIN_MASK (0xffff<<0)
459#define SCI_YMAX_MASK (0xffff<<16)
460#define SCI_XMAX_MASK (0xffff<<0)
461#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
462#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
463#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
464#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
465#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
466#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
467#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
468#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
469#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
470
471#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
472#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
473#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
474#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
475#define BLT_WRITE_A (2<<20)
476#define BLT_WRITE_RGB (1<<20)
477#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
478#define BLT_DEPTH_8 (0<<24)
479#define BLT_DEPTH_16_565 (1<<24)
480#define BLT_DEPTH_16_1555 (2<<24)
481#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
482#define BLT_ROP_SRC_COPY (0xcc<<16)
483#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
484#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
485#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
486#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
487#define ASYNC_FLIP (1<<22)
488#define DISPLAY_PLANE_A (0<<20)
489#define DISPLAY_PLANE_B (1<<20)
68d97538 490#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 491#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 492#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 493#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 494#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 495#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 496#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 497#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 498#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 499#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
500#define PIPE_CONTROL_DEPTH_STALL (1<<13)
501#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 502#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
503#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
504#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
505#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
506#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 507#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 508#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
509#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
510#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
511#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 512#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 513#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 514#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 515
3a6fa984
BV
516/*
517 * Commands used only by the command parser
518 */
519#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
520#define MI_ARB_CHECK MI_INSTR(0x05, 0)
521#define MI_RS_CONTROL MI_INSTR(0x06, 0)
522#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
523#define MI_PREDICATE MI_INSTR(0x0C, 0)
524#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
525#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 526#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
527#define MI_URB_CLEAR MI_INSTR(0x19, 0)
528#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
529#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
530#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
531#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
532#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
533#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
534#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
535#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
536#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
537
538#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
539#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
540#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
541#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
542#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
543#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
544#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
545 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
546#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
547 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
548#define GFX_OP_3DSTATE_SO_DECL_LIST \
549 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
550
551#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
552 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
553#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
554 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
555#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
556 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
557#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
558 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
559#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
560 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
561
562#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
563
564#define COLOR_BLT ((0x2<<29)|(0x40<<22))
565#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 566
5947de9b
BV
567/*
568 * Registers used only by the command parser
569 */
f0f59a00
VS
570#define BCS_SWCTRL _MMIO(0x22200)
571
572#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
573#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
574#define HS_INVOCATION_COUNT _MMIO(0x2300)
575#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
576#define DS_INVOCATION_COUNT _MMIO(0x2308)
577#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
578#define IA_VERTICES_COUNT _MMIO(0x2310)
579#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
580#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
581#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
582#define VS_INVOCATION_COUNT _MMIO(0x2320)
583#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
584#define GS_INVOCATION_COUNT _MMIO(0x2328)
585#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
586#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
587#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
588#define CL_INVOCATION_COUNT _MMIO(0x2338)
589#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
590#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
591#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
592#define PS_INVOCATION_COUNT _MMIO(0x2348)
593#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
594#define PS_DEPTH_COUNT _MMIO(0x2350)
595#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
596
597/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
598#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
599#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 600
f0f59a00
VS
601#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
602#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 603
f0f59a00
VS
604#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
605#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
606#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
607#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
608#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
609#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 610
f0f59a00
VS
611#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
612#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
613#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 614
1b85066b
JJ
615/* There are the 16 64-bit CS General Purpose Registers */
616#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
617#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
618
f0f59a00 619#define OACONTROL _MMIO(0x2360)
180b813c 620
220375aa
BV
621#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
622#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 623#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 624
dc96e9b8
CW
625/*
626 * Reset registers
627 */
f0f59a00 628#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
629#define DEBUG_RESET_FULL (1<<7)
630#define DEBUG_RESET_RENDER (1<<8)
631#define DEBUG_RESET_DISPLAY (1<<9)
632
57f350b6 633/*
5a09ae9f
JN
634 * IOSF sideband
635 */
f0f59a00 636#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
637#define IOSF_DEVFN_SHIFT 24
638#define IOSF_OPCODE_SHIFT 16
639#define IOSF_PORT_SHIFT 8
640#define IOSF_BYTE_ENABLES_SHIFT 4
641#define IOSF_BAR_SHIFT 1
642#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
643#define IOSF_PORT_BUNIT 0x03
644#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
645#define IOSF_PORT_NC 0x11
646#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
647#define IOSF_PORT_GPIO_NC 0x13
648#define IOSF_PORT_CCK 0x14
4688d45f
JN
649#define IOSF_PORT_DPIO_2 0x1a
650#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
651#define IOSF_PORT_GPIO_SC 0x48
652#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 653#define IOSF_PORT_CCU 0xa9
7071af97
JN
654#define CHV_IOSF_PORT_GPIO_N 0x13
655#define CHV_IOSF_PORT_GPIO_SE 0x48
656#define CHV_IOSF_PORT_GPIO_E 0xa8
657#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
658#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
659#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 660
30a970c6
JB
661/* See configdb bunit SB addr map */
662#define BUNIT_REG_BISOC 0x11
663
30a970c6 664#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
665#define DSPFREQSTAT_SHIFT_CHV 24
666#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
667#define DSPFREQGUAR_SHIFT_CHV 8
668#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
669#define DSPFREQSTAT_SHIFT 30
670#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
671#define DSPFREQGUAR_SHIFT 14
672#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
673#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
674#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
675#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
676#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
677#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
678#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
679#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
680#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
681#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
682#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
683#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
684#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
685#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
686#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
687#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
688
689/* See the PUNIT HAS v0.8 for the below bits */
690enum punit_power_well {
cd02ac52 691 /* These numbers are fixed and must match the position of the pw bits */
a30180a5
ID
692 PUNIT_POWER_WELL_RENDER = 0,
693 PUNIT_POWER_WELL_MEDIA = 1,
694 PUNIT_POWER_WELL_DISP2D = 3,
695 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
696 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
697 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
698 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
699 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
700 PUNIT_POWER_WELL_DPIO_RX0 = 10,
701 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 702 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5 703
cd02ac52 704 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 705 PUNIT_POWER_WELL_ALWAYS_ON,
a30180a5
ID
706};
707
94dd5138 708enum skl_disp_power_wells {
cd02ac52 709 /* These numbers are fixed and must match the position of the pw bits */
94dd5138
S
710 SKL_DISP_PW_MISC_IO,
711 SKL_DISP_PW_DDI_A_E,
712 SKL_DISP_PW_DDI_B,
713 SKL_DISP_PW_DDI_C,
714 SKL_DISP_PW_DDI_D,
715 SKL_DISP_PW_1 = 14,
716 SKL_DISP_PW_2,
56fcfd63 717
cd02ac52 718 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 719 SKL_DISP_PW_ALWAYS_ON,
9f836f90 720 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
721
722 BXT_DPIO_CMN_A,
723 BXT_DPIO_CMN_BC,
94dd5138
S
724};
725
726#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
727#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
728
02f4c9e0
CML
729#define PUNIT_REG_PWRGT_CTRL 0x60
730#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
731#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
732#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
733#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
734#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
735#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 736
5a09ae9f
JN
737#define PUNIT_REG_GPU_LFM 0xd3
738#define PUNIT_REG_GPU_FREQ_REQ 0xd4
739#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 740#define GPLLENABLE (1<<4)
e8474409 741#define GENFREQSTATUS (1<<0)
5a09ae9f 742#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 743#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
744
745#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
746#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
747
095acd5f
D
748#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
749#define FB_GFX_FREQ_FUSE_MASK 0xff
750#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
751#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
752#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
753
754#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
755#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
756
fc1ac8de
VS
757#define PUNIT_REG_DDR_SETUP2 0x139
758#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
759#define FORCE_DDR_LOW_FREQ (1 << 1)
760#define FORCE_DDR_HIGH_FREQ (1 << 0)
761
2b6b3a09
D
762#define PUNIT_GPU_STATUS_REG 0xdb
763#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
764#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
765#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
766#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
767
768#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
769#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
770#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
771
5a09ae9f
JN
772#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
773#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
774#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
775#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
776#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
777#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
778#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
779#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
780#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
781#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
782
3ef62342
D
783#define VLV_TURBO_SOC_OVERRIDE 0x04
784#define VLV_OVERRIDE_EN 1
785#define VLV_SOC_TDP_EN (1 << 1)
786#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
787#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
788
31685c25 789#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 790
be4fc046 791/* vlv2 north clock has */
24eb2d59
CML
792#define CCK_FUSE_REG 0x8
793#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 794#define CCK_REG_DSI_PLL_FUSE 0x44
795#define CCK_REG_DSI_PLL_CONTROL 0x48
796#define DSI_PLL_VCO_EN (1 << 31)
797#define DSI_PLL_LDO_GATE (1 << 30)
798#define DSI_PLL_P1_POST_DIV_SHIFT 17
799#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
800#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
801#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
802#define DSI_PLL_MUX_MASK (3 << 9)
803#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
804#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
805#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
806#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
807#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
808#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
809#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
810#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
811#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
812#define DSI_PLL_LOCK (1 << 0)
813#define CCK_REG_DSI_PLL_DIVIDER 0x4c
814#define DSI_PLL_LFSR (1 << 31)
815#define DSI_PLL_FRACTION_EN (1 << 30)
816#define DSI_PLL_FRAC_COUNTER_SHIFT 27
817#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
818#define DSI_PLL_USYNC_CNT_SHIFT 18
819#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
820#define DSI_PLL_N1_DIV_SHIFT 16
821#define DSI_PLL_N1_DIV_MASK (3 << 16)
822#define DSI_PLL_M1_DIV_SHIFT 0
823#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 824#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 825#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 826#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 827#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
828#define CCK_TRUNK_FORCE_ON (1 << 17)
829#define CCK_TRUNK_FORCE_OFF (1 << 16)
830#define CCK_FREQUENCY_STATUS (0x1f << 8)
831#define CCK_FREQUENCY_STATUS_SHIFT 8
832#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 833
0e767189
VS
834/**
835 * DOC: DPIO
836 *
eee21566 837 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
838 * ports. DPIO is the name given to such a display PHY. These PHYs
839 * don't follow the standard programming model using direct MMIO
840 * registers, and instead their registers must be accessed trough IOSF
841 * sideband. VLV has one such PHY for driving ports B and C, and CHV
842 * adds another PHY for driving port D. Each PHY responds to specific
843 * IOSF-SB port.
844 *
845 * Each display PHY is made up of one or two channels. Each channel
846 * houses a common lane part which contains the PLL and other common
847 * logic. CH0 common lane also contains the IOSF-SB logic for the
848 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
849 * must be running when any DPIO registers are accessed.
850 *
851 * In addition to having their own registers, the PHYs are also
852 * controlled through some dedicated signals from the display
853 * controller. These include PLL reference clock enable, PLL enable,
854 * and CRI clock selection, for example.
855 *
856 * Eeach channel also has two splines (also called data lanes), and
857 * each spline is made up of one Physical Access Coding Sub-Layer
858 * (PCS) block and two TX lanes. So each channel has two PCS blocks
859 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
860 * data/clock pairs depending on the output type.
861 *
862 * Additionally the PHY also contains an AUX lane with AUX blocks
863 * for each channel. This is used for DP AUX communication, but
864 * this fact isn't really relevant for the driver since AUX is
865 * controlled from the display controller side. No DPIO registers
866 * need to be accessed during AUX communication,
867 *
eee21566 868 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 869 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
870 *
871 * For dual channel PHY (VLV/CHV):
872 *
873 * pipe A == CMN/PLL/REF CH0
54d9d493 874 *
0e767189
VS
875 * pipe B == CMN/PLL/REF CH1
876 *
877 * port B == PCS/TX CH0
878 *
879 * port C == PCS/TX CH1
880 *
881 * This is especially important when we cross the streams
882 * ie. drive port B with pipe B, or port C with pipe A.
883 *
884 * For single channel PHY (CHV):
885 *
886 * pipe C == CMN/PLL/REF CH0
887 *
888 * port D == PCS/TX CH0
889 *
eee21566
ID
890 * On BXT the entire PHY channel corresponds to the port. That means
891 * the PLL is also now associated with the port rather than the pipe,
892 * and so the clock needs to be routed to the appropriate transcoder.
893 * Port A PLL is directly connected to transcoder EDP and port B/C
894 * PLLs can be routed to any transcoder A/B/C.
895 *
896 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
da5335b8 897 * digital port D (CHV) or port A (BXT). ::
598fac6b 898 *
f03d8ede
DCLP
899 *
900 * Dual channel PHY (VLV/CHV/BXT)
901 * ---------------------------------
902 * | CH0 | CH1 |
903 * | CMN/PLL/REF | CMN/PLL/REF |
904 * |---------------|---------------| Display PHY
905 * | PCS01 | PCS23 | PCS01 | PCS23 |
906 * |-------|-------|-------|-------|
907 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
908 * ---------------------------------
909 * | DDI0 | DDI1 | DP/HDMI ports
910 * ---------------------------------
911 *
912 * Single channel PHY (CHV/BXT)
913 * -----------------
914 * | CH0 |
915 * | CMN/PLL/REF |
916 * |---------------| Display PHY
917 * | PCS01 | PCS23 |
918 * |-------|-------|
919 * |TX0|TX1|TX2|TX3|
920 * -----------------
921 * | DDI2 | DP/HDMI port
922 * -----------------
57f350b6 923 */
5a09ae9f 924#define DPIO_DEVFN 0
5a09ae9f 925
f0f59a00 926#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
927#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
928#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
929#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 930#define DPIO_CMNRST (1<<0)
57f350b6 931
e4607fcf
CML
932#define DPIO_PHY(pipe) ((pipe) >> 1)
933#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
934
598fac6b
DV
935/*
936 * Per pipe/PLL DPIO regs
937 */
ab3c759a 938#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 939#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
940#define DPIO_POST_DIV_DAC 0
941#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
942#define DPIO_POST_DIV_LVDS1 2
943#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
944#define DPIO_K_SHIFT (24) /* 4 bits */
945#define DPIO_P1_SHIFT (21) /* 3 bits */
946#define DPIO_P2_SHIFT (16) /* 5 bits */
947#define DPIO_N_SHIFT (12) /* 4 bits */
948#define DPIO_ENABLE_CALIBRATION (1<<11)
949#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
950#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
951#define _VLV_PLL_DW3_CH1 0x802c
952#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 953
ab3c759a 954#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
955#define DPIO_REFSEL_OVERRIDE 27
956#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
957#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
958#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 959#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
960#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
961#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
962#define _VLV_PLL_DW5_CH1 0x8034
963#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 964
ab3c759a
CML
965#define _VLV_PLL_DW7_CH0 0x801c
966#define _VLV_PLL_DW7_CH1 0x803c
967#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 968
ab3c759a
CML
969#define _VLV_PLL_DW8_CH0 0x8040
970#define _VLV_PLL_DW8_CH1 0x8060
971#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 972
ab3c759a
CML
973#define VLV_PLL_DW9_BCAST 0xc044
974#define _VLV_PLL_DW9_CH0 0x8044
975#define _VLV_PLL_DW9_CH1 0x8064
976#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 977
ab3c759a
CML
978#define _VLV_PLL_DW10_CH0 0x8048
979#define _VLV_PLL_DW10_CH1 0x8068
980#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 981
ab3c759a
CML
982#define _VLV_PLL_DW11_CH0 0x804c
983#define _VLV_PLL_DW11_CH1 0x806c
984#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 985
ab3c759a
CML
986/* Spec for ref block start counts at DW10 */
987#define VLV_REF_DW13 0x80ac
598fac6b 988
ab3c759a 989#define VLV_CMN_DW0 0x8100
dc96e9b8 990
598fac6b
DV
991/*
992 * Per DDI channel DPIO regs
993 */
994
ab3c759a
CML
995#define _VLV_PCS_DW0_CH0 0x8200
996#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
997#define DPIO_PCS_TX_LANE2_RESET (1<<16)
998#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
999#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1000#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1001#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1002
97fd4d5c
VS
1003#define _VLV_PCS01_DW0_CH0 0x200
1004#define _VLV_PCS23_DW0_CH0 0x400
1005#define _VLV_PCS01_DW0_CH1 0x2600
1006#define _VLV_PCS23_DW0_CH1 0x2800
1007#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1008#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1009
ab3c759a
CML
1010#define _VLV_PCS_DW1_CH0 0x8204
1011#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1012#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1013#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1014#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1015#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1016#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1017#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1018
97fd4d5c
VS
1019#define _VLV_PCS01_DW1_CH0 0x204
1020#define _VLV_PCS23_DW1_CH0 0x404
1021#define _VLV_PCS01_DW1_CH1 0x2604
1022#define _VLV_PCS23_DW1_CH1 0x2804
1023#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1024#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1025
ab3c759a
CML
1026#define _VLV_PCS_DW8_CH0 0x8220
1027#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1028#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1029#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1030#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1031
1032#define _VLV_PCS01_DW8_CH0 0x0220
1033#define _VLV_PCS23_DW8_CH0 0x0420
1034#define _VLV_PCS01_DW8_CH1 0x2620
1035#define _VLV_PCS23_DW8_CH1 0x2820
1036#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1037#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1038
1039#define _VLV_PCS_DW9_CH0 0x8224
1040#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1041#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1042#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1043#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1044#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1045#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1046#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1047#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1048
a02ef3c7
VS
1049#define _VLV_PCS01_DW9_CH0 0x224
1050#define _VLV_PCS23_DW9_CH0 0x424
1051#define _VLV_PCS01_DW9_CH1 0x2624
1052#define _VLV_PCS23_DW9_CH1 0x2824
1053#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1054#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1055
9d556c99
CML
1056#define _CHV_PCS_DW10_CH0 0x8228
1057#define _CHV_PCS_DW10_CH1 0x8428
1058#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1059#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1060#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1061#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1062#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1063#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1064#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1065#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1066#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1067
1966e59e
VS
1068#define _VLV_PCS01_DW10_CH0 0x0228
1069#define _VLV_PCS23_DW10_CH0 0x0428
1070#define _VLV_PCS01_DW10_CH1 0x2628
1071#define _VLV_PCS23_DW10_CH1 0x2828
1072#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1073#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1074
ab3c759a
CML
1075#define _VLV_PCS_DW11_CH0 0x822c
1076#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1077#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1078#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1079#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1080#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1081#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1082
570e2a74
VS
1083#define _VLV_PCS01_DW11_CH0 0x022c
1084#define _VLV_PCS23_DW11_CH0 0x042c
1085#define _VLV_PCS01_DW11_CH1 0x262c
1086#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1087#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1088#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1089
2e523e98
VS
1090#define _VLV_PCS01_DW12_CH0 0x0230
1091#define _VLV_PCS23_DW12_CH0 0x0430
1092#define _VLV_PCS01_DW12_CH1 0x2630
1093#define _VLV_PCS23_DW12_CH1 0x2830
1094#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1095#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1096
ab3c759a
CML
1097#define _VLV_PCS_DW12_CH0 0x8230
1098#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1099#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1100#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1101#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1102#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1103#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1104#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1105
1106#define _VLV_PCS_DW14_CH0 0x8238
1107#define _VLV_PCS_DW14_CH1 0x8438
1108#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1109
1110#define _VLV_PCS_DW23_CH0 0x825c
1111#define _VLV_PCS_DW23_CH1 0x845c
1112#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1113
1114#define _VLV_TX_DW2_CH0 0x8288
1115#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1116#define DPIO_SWING_MARGIN000_SHIFT 16
1117#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1118#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1119#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1120
1121#define _VLV_TX_DW3_CH0 0x828c
1122#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1123/* The following bit for CHV phy */
1124#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1125#define DPIO_SWING_MARGIN101_SHIFT 16
1126#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1127#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1128
1129#define _VLV_TX_DW4_CH0 0x8290
1130#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1131#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1132#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1133#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1134#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1135#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1136
1137#define _VLV_TX3_DW4_CH0 0x690
1138#define _VLV_TX3_DW4_CH1 0x2a90
1139#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1140
1141#define _VLV_TX_DW5_CH0 0x8294
1142#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1143#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1144#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1145
1146#define _VLV_TX_DW11_CH0 0x82ac
1147#define _VLV_TX_DW11_CH1 0x84ac
1148#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1149
1150#define _VLV_TX_DW14_CH0 0x82b8
1151#define _VLV_TX_DW14_CH1 0x84b8
1152#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1153
9d556c99
CML
1154/* CHV dpPhy registers */
1155#define _CHV_PLL_DW0_CH0 0x8000
1156#define _CHV_PLL_DW0_CH1 0x8180
1157#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1158
1159#define _CHV_PLL_DW1_CH0 0x8004
1160#define _CHV_PLL_DW1_CH1 0x8184
1161#define DPIO_CHV_N_DIV_SHIFT 8
1162#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1163#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1164
1165#define _CHV_PLL_DW2_CH0 0x8008
1166#define _CHV_PLL_DW2_CH1 0x8188
1167#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1168
1169#define _CHV_PLL_DW3_CH0 0x800c
1170#define _CHV_PLL_DW3_CH1 0x818c
1171#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1172#define DPIO_CHV_FIRST_MOD (0 << 8)
1173#define DPIO_CHV_SECOND_MOD (1 << 8)
1174#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1175#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1176#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1177
1178#define _CHV_PLL_DW6_CH0 0x8018
1179#define _CHV_PLL_DW6_CH1 0x8198
1180#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1181#define DPIO_CHV_INT_COEFF_SHIFT 8
1182#define DPIO_CHV_PROP_COEFF_SHIFT 0
1183#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1184
d3eee4ba
VP
1185#define _CHV_PLL_DW8_CH0 0x8020
1186#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1187#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1188#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1189#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1190
1191#define _CHV_PLL_DW9_CH0 0x8024
1192#define _CHV_PLL_DW9_CH1 0x81A4
1193#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1194#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1195#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1196#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1197
6669e39f
VS
1198#define _CHV_CMN_DW0_CH0 0x8100
1199#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1200#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1201#define DPIO_ALLDL_POWERDOWN (1 << 1)
1202#define DPIO_ANYDL_POWERDOWN (1 << 0)
1203
b9e5ac3c
VS
1204#define _CHV_CMN_DW5_CH0 0x8114
1205#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1206#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1207#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1208#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1209#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1210#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1211#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1212#define CHV_BUFLEFTENA1_MASK (3 << 22)
1213
9d556c99
CML
1214#define _CHV_CMN_DW13_CH0 0x8134
1215#define _CHV_CMN_DW0_CH1 0x8080
1216#define DPIO_CHV_S1_DIV_SHIFT 21
1217#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1218#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1219#define DPIO_CHV_K_DIV_SHIFT 4
1220#define DPIO_PLL_FREQLOCK (1 << 1)
1221#define DPIO_PLL_LOCK (1 << 0)
1222#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1223
1224#define _CHV_CMN_DW14_CH0 0x8138
1225#define _CHV_CMN_DW1_CH1 0x8084
1226#define DPIO_AFC_RECAL (1 << 14)
1227#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1228#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1229#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1230#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1231#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1232#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1233#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1234#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1235#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1236#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1237
9197c88b
VS
1238#define _CHV_CMN_DW19_CH0 0x814c
1239#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1240#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1241#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1242#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1243#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1244
9197c88b
VS
1245#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1246
e0fce78f
VS
1247#define CHV_CMN_DW28 0x8170
1248#define DPIO_CL1POWERDOWNEN (1 << 23)
1249#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1250#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1251#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1252#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1253#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1254
9d556c99 1255#define CHV_CMN_DW30 0x8178
3e288786 1256#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1257#define DPIO_LRC_BYPASS (1 << 3)
1258
1259#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1260 (lane) * 0x200 + (offset))
1261
f72df8db
VS
1262#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1263#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1264#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1265#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1266#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1267#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1268#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1269#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1270#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1271#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1272#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1273#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1274#define DPIO_FRC_LATENCY_SHFIT 8
1275#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1276#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1277
1278/* BXT PHY registers */
f0f59a00 1279#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
5c6706e5 1280
f0f59a00 1281#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
5c6706e5
VK
1282#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1283
e93da0a0
ID
1284#define _BXT_PHY_CTL_DDI_A 0x64C00
1285#define _BXT_PHY_CTL_DDI_B 0x64C10
1286#define _BXT_PHY_CTL_DDI_C 0x64C20
1287#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1288#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1289#define BXT_PHY_LANE_ENABLED (1 << 8)
1290#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1291 _BXT_PHY_CTL_DDI_B)
1292
5c6706e5
VK
1293#define _PHY_CTL_FAMILY_EDP 0x64C80
1294#define _PHY_CTL_FAMILY_DDI 0x64C90
1295#define COMMON_RESET_DIS (1 << 31)
1296#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1297 _PHY_CTL_FAMILY_EDP)
1298
dfb82408
S
1299/* BXT PHY PLL registers */
1300#define _PORT_PLL_A 0x46074
1301#define _PORT_PLL_B 0x46078
1302#define _PORT_PLL_C 0x4607c
1303#define PORT_PLL_ENABLE (1 << 31)
1304#define PORT_PLL_LOCK (1 << 30)
1305#define PORT_PLL_REF_SEL (1 << 27)
f0f59a00 1306#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1307
1308#define _PORT_PLL_EBB_0_A 0x162034
1309#define _PORT_PLL_EBB_0_B 0x6C034
1310#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1311#define PORT_PLL_P1_SHIFT 13
1312#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1313#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1314#define PORT_PLL_P2_SHIFT 8
1315#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1316#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
f0f59a00 1317#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
dfb82408
S
1318 _PORT_PLL_EBB_0_B, \
1319 _PORT_PLL_EBB_0_C)
1320
1321#define _PORT_PLL_EBB_4_A 0x162038
1322#define _PORT_PLL_EBB_4_B 0x6C038
1323#define _PORT_PLL_EBB_4_C 0x6C344
1324#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1325#define PORT_PLL_RECALIBRATE (1 << 14)
f0f59a00 1326#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
dfb82408
S
1327 _PORT_PLL_EBB_4_B, \
1328 _PORT_PLL_EBB_4_C)
1329
1330#define _PORT_PLL_0_A 0x162100
1331#define _PORT_PLL_0_B 0x6C100
1332#define _PORT_PLL_0_C 0x6C380
1333/* PORT_PLL_0_A */
1334#define PORT_PLL_M2_MASK 0xFF
1335/* PORT_PLL_1_A */
aa610dcb
ID
1336#define PORT_PLL_N_SHIFT 8
1337#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1338#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1339/* PORT_PLL_2_A */
1340#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1341/* PORT_PLL_3_A */
1342#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1343/* PORT_PLL_6_A */
1344#define PORT_PLL_PROP_COEFF_MASK 0xF
1345#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1346#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1347#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1348#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1349/* PORT_PLL_8_A */
1350#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1351/* PORT_PLL_9_A */
05712c15
ID
1352#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1353#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1354/* PORT_PLL_10_A */
1355#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1356#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1357#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1358#define PORT_PLL_DCO_AMP(x) ((x)<<10)
dfb82408
S
1359#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1360 _PORT_PLL_0_B, \
1361 _PORT_PLL_0_C)
f0f59a00 1362#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
dfb82408 1363
5c6706e5
VK
1364/* BXT PHY common lane registers */
1365#define _PORT_CL1CM_DW0_A 0x162000
1366#define _PORT_CL1CM_DW0_BC 0x6C000
1367#define PHY_POWER_GOOD (1 << 16)
b61e7996 1368#define PHY_RESERVED (1 << 7)
5c6706e5
VK
1369#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1370 _PORT_CL1CM_DW0_A)
1371
1372#define _PORT_CL1CM_DW9_A 0x162024
1373#define _PORT_CL1CM_DW9_BC 0x6C024
1374#define IREF0RC_OFFSET_SHIFT 8
1375#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1376#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1377 _PORT_CL1CM_DW9_A)
1378
1379#define _PORT_CL1CM_DW10_A 0x162028
1380#define _PORT_CL1CM_DW10_BC 0x6C028
1381#define IREF1RC_OFFSET_SHIFT 8
1382#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1383#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1384 _PORT_CL1CM_DW10_A)
1385
1386#define _PORT_CL1CM_DW28_A 0x162070
1387#define _PORT_CL1CM_DW28_BC 0x6C070
1388#define OCL1_POWER_DOWN_EN (1 << 23)
1389#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1390#define SUS_CLK_CONFIG 0x3
1391#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1392 _PORT_CL1CM_DW28_A)
1393
1394#define _PORT_CL1CM_DW30_A 0x162078
1395#define _PORT_CL1CM_DW30_BC 0x6C078
1396#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1397#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1398 _PORT_CL1CM_DW30_A)
1399
1400/* Defined for PHY0 only */
f0f59a00 1401#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
5c6706e5
VK
1402#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1403
1404/* BXT PHY Ref registers */
1405#define _PORT_REF_DW3_A 0x16218C
1406#define _PORT_REF_DW3_BC 0x6C18C
1407#define GRC_DONE (1 << 22)
1408#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1409 _PORT_REF_DW3_A)
1410
1411#define _PORT_REF_DW6_A 0x162198
1412#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1413#define GRC_CODE_SHIFT 24
1414#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1415#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1416#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1417#define GRC_CODE_SLOW_SHIFT 8
1418#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1419#define GRC_CODE_NOM_MASK 0xFF
1420#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1421 _PORT_REF_DW6_A)
1422
1423#define _PORT_REF_DW8_A 0x1621A0
1424#define _PORT_REF_DW8_BC 0x6C1A0
1425#define GRC_DIS (1 << 15)
1426#define GRC_RDY_OVRD (1 << 1)
1427#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1428 _PORT_REF_DW8_A)
1429
dfb82408 1430/* BXT PHY PCS registers */
96fb9f9b
VK
1431#define _PORT_PCS_DW10_LN01_A 0x162428
1432#define _PORT_PCS_DW10_LN01_B 0x6C428
1433#define _PORT_PCS_DW10_LN01_C 0x6C828
1434#define _PORT_PCS_DW10_GRP_A 0x162C28
1435#define _PORT_PCS_DW10_GRP_B 0x6CC28
1436#define _PORT_PCS_DW10_GRP_C 0x6CE28
f0f59a00 1437#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
96fb9f9b
VK
1438 _PORT_PCS_DW10_LN01_B, \
1439 _PORT_PCS_DW10_LN01_C)
f0f59a00 1440#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
96fb9f9b
VK
1441 _PORT_PCS_DW10_GRP_B, \
1442 _PORT_PCS_DW10_GRP_C)
1443#define TX2_SWING_CALC_INIT (1 << 31)
1444#define TX1_SWING_CALC_INIT (1 << 30)
1445
dfb82408
S
1446#define _PORT_PCS_DW12_LN01_A 0x162430
1447#define _PORT_PCS_DW12_LN01_B 0x6C430
1448#define _PORT_PCS_DW12_LN01_C 0x6C830
1449#define _PORT_PCS_DW12_LN23_A 0x162630
1450#define _PORT_PCS_DW12_LN23_B 0x6C630
1451#define _PORT_PCS_DW12_LN23_C 0x6CA30
1452#define _PORT_PCS_DW12_GRP_A 0x162c30
1453#define _PORT_PCS_DW12_GRP_B 0x6CC30
1454#define _PORT_PCS_DW12_GRP_C 0x6CE30
1455#define LANESTAGGER_STRAP_OVRD (1 << 6)
1456#define LANE_STAGGER_MASK 0x1F
f0f59a00 1457#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
dfb82408
S
1458 _PORT_PCS_DW12_LN01_B, \
1459 _PORT_PCS_DW12_LN01_C)
f0f59a00 1460#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
dfb82408
S
1461 _PORT_PCS_DW12_LN23_B, \
1462 _PORT_PCS_DW12_LN23_C)
f0f59a00 1463#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
dfb82408
S
1464 _PORT_PCS_DW12_GRP_B, \
1465 _PORT_PCS_DW12_GRP_C)
1466
5c6706e5
VK
1467/* BXT PHY TX registers */
1468#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1469 ((lane) & 1) * 0x80)
1470
96fb9f9b
VK
1471#define _PORT_TX_DW2_LN0_A 0x162508
1472#define _PORT_TX_DW2_LN0_B 0x6C508
1473#define _PORT_TX_DW2_LN0_C 0x6C908
1474#define _PORT_TX_DW2_GRP_A 0x162D08
1475#define _PORT_TX_DW2_GRP_B 0x6CD08
1476#define _PORT_TX_DW2_GRP_C 0x6CF08
f0f59a00 1477#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
96fb9f9b
VK
1478 _PORT_TX_DW2_GRP_B, \
1479 _PORT_TX_DW2_GRP_C)
f0f59a00 1480#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
96fb9f9b
VK
1481 _PORT_TX_DW2_LN0_B, \
1482 _PORT_TX_DW2_LN0_C)
1483#define MARGIN_000_SHIFT 16
1484#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1485#define UNIQ_TRANS_SCALE_SHIFT 8
1486#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1487
1488#define _PORT_TX_DW3_LN0_A 0x16250C
1489#define _PORT_TX_DW3_LN0_B 0x6C50C
1490#define _PORT_TX_DW3_LN0_C 0x6C90C
1491#define _PORT_TX_DW3_GRP_A 0x162D0C
1492#define _PORT_TX_DW3_GRP_B 0x6CD0C
1493#define _PORT_TX_DW3_GRP_C 0x6CF0C
f0f59a00 1494#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
96fb9f9b
VK
1495 _PORT_TX_DW3_GRP_B, \
1496 _PORT_TX_DW3_GRP_C)
f0f59a00 1497#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
96fb9f9b
VK
1498 _PORT_TX_DW3_LN0_B, \
1499 _PORT_TX_DW3_LN0_C)
9c58a049
SJ
1500#define SCALE_DCOMP_METHOD (1 << 26)
1501#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1502
1503#define _PORT_TX_DW4_LN0_A 0x162510
1504#define _PORT_TX_DW4_LN0_B 0x6C510
1505#define _PORT_TX_DW4_LN0_C 0x6C910
1506#define _PORT_TX_DW4_GRP_A 0x162D10
1507#define _PORT_TX_DW4_GRP_B 0x6CD10
1508#define _PORT_TX_DW4_GRP_C 0x6CF10
f0f59a00 1509#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
96fb9f9b
VK
1510 _PORT_TX_DW4_LN0_B, \
1511 _PORT_TX_DW4_LN0_C)
f0f59a00 1512#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
96fb9f9b
VK
1513 _PORT_TX_DW4_GRP_B, \
1514 _PORT_TX_DW4_GRP_C)
1515#define DEEMPH_SHIFT 24
1516#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1517
5c6706e5
VK
1518#define _PORT_TX_DW14_LN0_A 0x162538
1519#define _PORT_TX_DW14_LN0_B 0x6C538
1520#define _PORT_TX_DW14_LN0_C 0x6C938
1521#define LATENCY_OPTIM_SHIFT 30
1522#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
f0f59a00 1523#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
5c6706e5
VK
1524 _PORT_TX_DW14_LN0_B, \
1525 _PORT_TX_DW14_LN0_C) + \
1526 _BXT_LANE_OFFSET(lane))
1527
f8896f5d 1528/* UAIMI scratch pad register 1 */
f0f59a00 1529#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
1530/* SKL VccIO mask */
1531#define SKL_VCCIO_MASK 0x1
1532/* SKL balance leg register */
f0f59a00 1533#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
1534/* I_boost values */
1535#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1536#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1537/* Balance leg disable bits */
1538#define BALANCE_LEG_DISABLE_SHIFT 23
1539
585fb111 1540/*
de151cf6 1541 * Fence registers
eecf613a
VS
1542 * [0-7] @ 0x2000 gen2,gen3
1543 * [8-15] @ 0x3000 945,g33,pnv
1544 *
1545 * [0-15] @ 0x3000 gen4,gen5
1546 *
1547 * [0-15] @ 0x100000 gen6,vlv,chv
1548 * [0-31] @ 0x100000 gen7+
585fb111 1549 */
f0f59a00 1550#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1551#define I830_FENCE_START_MASK 0x07f80000
1552#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1553#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1554#define I830_FENCE_PITCH_SHIFT 4
1555#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1556#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1557#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1558#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1559
1560#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1561#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1562
f0f59a00
VS
1563#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1564#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
1565#define I965_FENCE_PITCH_SHIFT 2
1566#define I965_FENCE_TILING_Y_SHIFT 1
1567#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1568#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1569
f0f59a00
VS
1570#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1571#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 1572#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1573#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1574
2b6b3a09 1575
f691e2f4 1576/* control register for cpu gtt access */
f0f59a00 1577#define TILECTL _MMIO(0x101000)
f691e2f4 1578#define TILECTL_SWZCTL (1 << 0)
e3a29055 1579#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1580#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1581#define TILECTL_BACKSNOOP_DIS (1 << 3)
1582
de151cf6
JB
1583/*
1584 * Instruction and interrupt control regs
1585 */
f0f59a00 1586#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
1587#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1588#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
1589#define PGTBL_ER _MMIO(0x02024)
1590#define PRB0_BASE (0x2030-0x30)
1591#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1592#define PRB2_BASE (0x2050-0x30) /* gen3 */
1593#define SRB0_BASE (0x2100-0x30) /* gen2 */
1594#define SRB1_BASE (0x2110-0x30) /* gen2 */
1595#define SRB2_BASE (0x2120-0x30) /* 830 */
1596#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1597#define RENDER_RING_BASE 0x02000
1598#define BSD_RING_BASE 0x04000
1599#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1600#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1601#define VEBOX_RING_BASE 0x1a000
549f7365 1602#define BLT_RING_BASE 0x22000
f0f59a00
VS
1603#define RING_TAIL(base) _MMIO((base)+0x30)
1604#define RING_HEAD(base) _MMIO((base)+0x34)
1605#define RING_START(base) _MMIO((base)+0x38)
1606#define RING_CTL(base) _MMIO((base)+0x3c)
1607#define RING_SYNC_0(base) _MMIO((base)+0x40)
1608#define RING_SYNC_1(base) _MMIO((base)+0x44)
1609#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
1610#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1611#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1612#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1613#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1614#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1615#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1616#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1617#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1618#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1619#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1620#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1621#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
1622#define GEN6_NOSYNC INVALID_MMIO_REG
1623#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1624#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1625#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1626#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1627#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
1628#define RESET_CTL_REQUEST_RESET (1 << 0)
1629#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1630
f0f59a00 1631#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 1632#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
1633#define GEN7_WR_WATERMARK _MMIO(0x4028)
1634#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1635#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
1636#define ARB_MODE_SWIZZLE_SNB (1<<4)
1637#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
1638#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1639#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 1640/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 1641#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 1642#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
1643#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1644#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 1645
f0f59a00 1646#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 1647#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1648#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00
VS
1649#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1650#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
828c7908 1651#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
1652#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1653#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 1654#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
1655#define DONE_REG _MMIO(0x40b0)
1656#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1657#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1658#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1659#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1660#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1661#define RING_ACTHD(base) _MMIO((base)+0x74)
1662#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1663#define RING_NOPID(base) _MMIO((base)+0x94)
1664#define RING_IMR(base) _MMIO((base)+0xa8)
1665#define RING_HWSTAM(base) _MMIO((base)+0x98)
1666#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1667#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
1668#define TAIL_ADDR 0x001FFFF8
1669#define HEAD_WRAP_COUNT 0xFFE00000
1670#define HEAD_WRAP_ONE 0x00200000
1671#define HEAD_ADDR 0x001FFFFC
1672#define RING_NR_PAGES 0x001FF000
1673#define RING_REPORT_MASK 0x00000006
1674#define RING_REPORT_64K 0x00000002
1675#define RING_REPORT_128K 0x00000004
1676#define RING_NO_REPORT 0x00000000
1677#define RING_VALID_MASK 0x00000001
1678#define RING_VALID 0x00000001
1679#define RING_INVALID 0x00000000
4b60e5cb
CW
1680#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1681#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1682#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 1683
33136b06
AS
1684#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1685#define RING_MAX_NONPRIV_SLOTS 12
1686
f0f59a00 1687#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 1688
4ba9c1f7
MK
1689#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1690#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1691
c0b730d5
MK
1692#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1693#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1694
8168bd48 1695#if 0
f0f59a00
VS
1696#define PRB0_TAIL _MMIO(0x2030)
1697#define PRB0_HEAD _MMIO(0x2034)
1698#define PRB0_START _MMIO(0x2038)
1699#define PRB0_CTL _MMIO(0x203c)
1700#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1701#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1702#define PRB1_START _MMIO(0x2048) /* 915+ only */
1703#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 1704#endif
f0f59a00
VS
1705#define IPEIR_I965 _MMIO(0x2064)
1706#define IPEHR_I965 _MMIO(0x2068)
1707#define GEN7_SC_INSTDONE _MMIO(0x7100)
1708#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1709#define GEN7_ROW_INSTDONE _MMIO(0xe164)
d53bd484 1710#define I915_NUM_INSTDONE_REG 4
f0f59a00
VS
1711#define RING_IPEIR(base) _MMIO((base)+0x64)
1712#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
1713/*
1714 * On GEN4, only the render ring INSTDONE exists and has a different
1715 * layout than the GEN7+ version.
bd93a50e 1716 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 1717 */
f0f59a00
VS
1718#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1719#define RING_INSTPS(base) _MMIO((base)+0x70)
1720#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1721#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1722#define RING_INSTPM(base) _MMIO((base)+0xc0)
1723#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1724#define INSTPS _MMIO(0x2070) /* 965+ only */
1725#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1726#define ACTHD_I965 _MMIO(0x2074)
1727#define HWS_PGA _MMIO(0x2080)
585fb111
JB
1728#define HWS_ADDRESS_MASK 0xfffff000
1729#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 1730#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 1731#define PWRCTX_EN (1<<0)
f0f59a00
VS
1732#define IPEIR _MMIO(0x2088)
1733#define IPEHR _MMIO(0x208c)
1734#define GEN2_INSTDONE _MMIO(0x2090)
1735#define NOPID _MMIO(0x2094)
1736#define HWSTAM _MMIO(0x2098)
1737#define DMA_FADD_I8XX _MMIO(0x20d0)
1738#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 1739#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
1740#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1741#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1742#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1743#define RING_BBADDR(base) _MMIO((base)+0x140)
1744#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1745#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1746#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1747#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1748#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
1749
1750#define ERROR_GEN6 _MMIO(0x40a0)
1751#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 1752#define ERR_INT_POISON (1<<31)
8664281b 1753#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1754#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1755#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1756#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1757#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1758#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 1759#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 1760#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 1761#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 1762
f0f59a00
VS
1763#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1764#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 1765
f0f59a00 1766#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
1767#define FPGA_DBG_RM_NOCLAIM (1<<31)
1768
8ac3e1bb
MK
1769#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1770#define CLAIM_ER_CLR (1 << 31)
1771#define CLAIM_ER_OVERFLOW (1 << 16)
1772#define CLAIM_ER_CTR_MASK 0xffff
1773
f0f59a00 1774#define DERRMR _MMIO(0x44050)
4e0bbc31 1775/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1776#define DERRMR_PIPEA_SCANLINE (1<<0)
1777#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1778#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1779#define DERRMR_PIPEA_VBLANK (1<<3)
1780#define DERRMR_PIPEA_HBLANK (1<<5)
1781#define DERRMR_PIPEB_SCANLINE (1<<8)
1782#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1783#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1784#define DERRMR_PIPEB_VBLANK (1<<11)
1785#define DERRMR_PIPEB_HBLANK (1<<13)
1786/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1787#define DERRMR_PIPEC_SCANLINE (1<<14)
1788#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1789#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1790#define DERRMR_PIPEC_VBLANK (1<<21)
1791#define DERRMR_PIPEC_HBLANK (1<<22)
1792
0f3b6849 1793
de6e2eaf
EA
1794/* GM45+ chicken bits -- debug workaround bits that may be required
1795 * for various sorts of correct behavior. The top 16 bits of each are
1796 * the enables for writing to the corresponding low bit.
1797 */
f0f59a00 1798#define _3D_CHICKEN _MMIO(0x2084)
4283908e 1799#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 1800#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
1801/* Disables pipelining of read flushes past the SF-WIZ interface.
1802 * Required on all Ironlake steppings according to the B-Spec, but the
1803 * particular danger of not doing so is not specified.
1804 */
1805# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 1806#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 1807#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1808#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1809#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1810#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1811
f0f59a00 1812#define MI_MODE _MMIO(0x209c)
71cf39b1 1813# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1814# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1815# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1816# define MODE_IDLE (1 << 9)
9991ae78 1817# define STOP_RING (1 << 8)
71cf39b1 1818
f0f59a00
VS
1819#define GEN6_GT_MODE _MMIO(0x20d0)
1820#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
1821#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1822#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1823#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1824#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1825#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1826#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
1827#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1828#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 1829
a8ab5ed5
TG
1830/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
1831#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
1832#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
1833
b1e429fe
TG
1834/* WaClearTdlStateAckDirtyBits */
1835#define GEN8_STATE_ACK _MMIO(0x20F0)
1836#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1837#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1838#define GEN9_STATE_ACK_TDL0 (1 << 12)
1839#define GEN9_STATE_ACK_TDL1 (1 << 13)
1840#define GEN9_STATE_ACK_TDL2 (1 << 14)
1841#define GEN9_STATE_ACK_TDL3 (1 << 15)
1842#define GEN9_SUBSLICE_TDL_ACK_BITS \
1843 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1844 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1845
f0f59a00
VS
1846#define GFX_MODE _MMIO(0x2520)
1847#define GFX_MODE_GEN7 _MMIO(0x229c)
1848#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
1ec14ad3 1849#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 1850#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 1851#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1852#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1853#define GFX_REPLAY_MODE (1<<11)
1854#define GFX_PSMI_GRANULARITY (1<<10)
1855#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 1856#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 1857
4df001d3
DG
1858#define GFX_FORWARD_VBLANK_MASK (3<<5)
1859#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1860#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1861#define GFX_FORWARD_VBLANK_COND (2<<5)
1862
a7e806de 1863#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1864#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 1865#define BXT_MIPI_BASE 0x60000
a7e806de 1866
f0f59a00
VS
1867#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1868#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1869#define SCPD0 _MMIO(0x209c) /* 915+ only */
1870#define IER _MMIO(0x20a0)
1871#define IIR _MMIO(0x20a4)
1872#define IMR _MMIO(0x20a8)
1873#define ISR _MMIO(0x20ac)
1874#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 1875#define GINT_DIS (1<<22)
2d809570 1876#define GCFG_DIS (1<<8)
f0f59a00
VS
1877#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1878#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1879#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1880#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1881#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1882#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1883#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
1884#define VLV_PCBR_ADDR_SHIFT 12
1885
90a72f87 1886#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
1887#define EIR _MMIO(0x20b0)
1888#define EMR _MMIO(0x20b4)
1889#define ESR _MMIO(0x20b8)
63eeaf38
JB
1890#define GM45_ERROR_PAGE_TABLE (1<<5)
1891#define GM45_ERROR_MEM_PRIV (1<<4)
1892#define I915_ERROR_PAGE_TABLE (1<<4)
1893#define GM45_ERROR_CP_PRIV (1<<3)
1894#define I915_ERROR_MEMORY_REFRESH (1<<1)
1895#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 1896#define INSTPM _MMIO(0x20c0)
ee980b80 1897#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1898#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1899 will not assert AGPBUSY# and will only
1900 be delivered when out of C3. */
84f9f938 1901#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1902#define INSTPM_TLB_INVALIDATE (1<<9)
1903#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
1904#define ACTHD _MMIO(0x20c8)
1905#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
1906#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1907#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1908#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
1909#define FW_BLC _MMIO(0x20d8)
1910#define FW_BLC2 _MMIO(0x20dc)
1911#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
1912#define FW_BLC_SELF_EN_MASK (1<<31)
1913#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1914#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1915#define MM_BURST_LENGTH 0x00700000
1916#define MM_FIFO_WATERMARK 0x0001F000
1917#define LM_BURST_LENGTH 0x00000700
1918#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 1919#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
1920
1921/* Make render/texture TLB fetches lower priorty than associated data
1922 * fetches. This is not turned on by default
1923 */
1924#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1925
1926/* Isoch request wait on GTT enable (Display A/B/C streams).
1927 * Make isoch requests stall on the TLB update. May cause
1928 * display underruns (test mode only)
1929 */
1930#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1931
1932/* Block grant count for isoch requests when block count is
1933 * set to a finite value.
1934 */
1935#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1936#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1937#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1938#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1939#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1940
1941/* Enable render writes to complete in C2/C3/C4 power states.
1942 * If this isn't enabled, render writes are prevented in low
1943 * power states. That seems bad to me.
1944 */
1945#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1946
1947/* This acknowledges an async flip immediately instead
1948 * of waiting for 2TLB fetches.
1949 */
1950#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1951
1952/* Enables non-sequential data reads through arbiter
1953 */
0206e353 1954#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1955
1956/* Disable FSB snooping of cacheable write cycles from binner/render
1957 * command stream
1958 */
1959#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1960
1961/* Arbiter time slice for non-isoch streams */
1962#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1963#define MI_ARB_TIME_SLICE_1 (0 << 5)
1964#define MI_ARB_TIME_SLICE_2 (1 << 5)
1965#define MI_ARB_TIME_SLICE_4 (2 << 5)
1966#define MI_ARB_TIME_SLICE_6 (3 << 5)
1967#define MI_ARB_TIME_SLICE_8 (4 << 5)
1968#define MI_ARB_TIME_SLICE_10 (5 << 5)
1969#define MI_ARB_TIME_SLICE_14 (6 << 5)
1970#define MI_ARB_TIME_SLICE_16 (7 << 5)
1971
1972/* Low priority grace period page size */
1973#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1974#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1975
1976/* Disable display A/B trickle feed */
1977#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1978
1979/* Set display plane priority */
1980#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1981#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1982
f0f59a00 1983#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
1984#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1985#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1986
f0f59a00 1987#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 1988#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1989#define CM0_IZ_OPT_DISABLE (1<<6)
1990#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1991#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1992#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1993#define CM0_COLOR_EVICT_DISABLE (1<<3)
1994#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1995#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
1996#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1997#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 1998#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 1999#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2000#define ECO_GATING_CX_ONLY (1<<3)
2001#define ECO_FLIP_DONE (1<<0)
585fb111 2002
f0f59a00 2003#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2004#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2005#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2006#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2007#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2008#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2009#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2010
f0f59a00 2011#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2012#define GEN6_BLITTER_LOCK_SHIFT 16
2013#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2014
f0f59a00 2015#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2016#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2017#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2018#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2019
693d11c3 2020/* Fuse readout registers for GT */
f0f59a00 2021#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2022#define CHV_FGT_DISABLE_SS0 (1 << 10)
2023#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2024#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2025#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2026#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2027#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2028#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2029#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2030#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2031#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2032
f0f59a00 2033#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2034#define GEN8_F2_SS_DIS_SHIFT 21
2035#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2036#define GEN8_F2_S_ENA_SHIFT 25
2037#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2038
2039#define GEN9_F2_SS_DIS_SHIFT 20
2040#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2041
f0f59a00 2042#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2043#define GEN8_EU_DIS0_S0_MASK 0xffffff
2044#define GEN8_EU_DIS0_S1_SHIFT 24
2045#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2046
f0f59a00 2047#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2048#define GEN8_EU_DIS1_S1_MASK 0xffff
2049#define GEN8_EU_DIS1_S2_SHIFT 16
2050#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2051
f0f59a00 2052#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2053#define GEN8_EU_DIS2_S2_MASK 0xff
2054
f0f59a00 2055#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2056
f0f59a00 2057#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2058#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2059#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2060#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2061#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2062
cc609d5d
BW
2063/* On modern GEN architectures interrupt control consists of two sets
2064 * of registers. The first set pertains to the ring generating the
2065 * interrupt. The second control is for the functional block generating the
2066 * interrupt. These are PM, GT, DE, etc.
2067 *
2068 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2069 * GT interrupt bits, so we don't need to duplicate the defines.
2070 *
2071 * These defines should cover us well from SNB->HSW with minor exceptions
2072 * it can also work on ILK.
2073 */
2074#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2075#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2076#define GT_BLT_USER_INTERRUPT (1 << 22)
2077#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2078#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2079#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2080#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2081#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2082#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2083#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2084#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2085#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2086#define GT_RENDER_USER_INTERRUPT (1 << 0)
2087
12638c57
BW
2088#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2089#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2090
35a85ac6
BW
2091#define GT_PARITY_ERROR(dev) \
2092 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 2093 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2094
cc609d5d
BW
2095/* These are all the "old" interrupts */
2096#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2097
2098#define I915_PM_INTERRUPT (1<<31)
2099#define I915_ISP_INTERRUPT (1<<22)
2100#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2101#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2102#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2103#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2104#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2105#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2106#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2107#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2108#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2109#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2110#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2111#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2112#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2113#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2114#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2115#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2116#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2117#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2118#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2119#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2120#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2121#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2122#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2123#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2124#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2125#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2126#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2127#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2128#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2129#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2130#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2131#define I915_USER_INTERRUPT (1<<1)
2132#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2133#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2134
f0f59a00 2135#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2136
f0f59a00 2137#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2138#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2139#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2140#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2141#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2142#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2143#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2144#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2145#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2146#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2147#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2148#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2149#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2150#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2151#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2152#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2153
585fb111
JB
2154/*
2155 * Framebuffer compression (915+ only)
2156 */
2157
f0f59a00
VS
2158#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2159#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2160#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2161#define FBC_CTL_EN (1<<31)
2162#define FBC_CTL_PERIODIC (1<<30)
2163#define FBC_CTL_INTERVAL_SHIFT (16)
2164#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2165#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2166#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2167#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2168#define FBC_COMMAND _MMIO(0x320c)
585fb111 2169#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2170#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2171#define FBC_STAT_COMPRESSING (1<<31)
2172#define FBC_STAT_COMPRESSED (1<<30)
2173#define FBC_STAT_MODIFIED (1<<29)
82f34496 2174#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2175#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2176#define FBC_CTL_FENCE_DBL (0<<4)
2177#define FBC_CTL_IDLE_IMM (0<<2)
2178#define FBC_CTL_IDLE_FULL (1<<2)
2179#define FBC_CTL_IDLE_LINE (2<<2)
2180#define FBC_CTL_IDLE_DEBUG (3<<2)
2181#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2182#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2183#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2184#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111 2185
f0f59a00 2186#define FBC_STATUS2 _MMIO(0x43214)
31b9df10
PZ
2187#define FBC_COMPRESSION_MASK 0x7ff
2188
585fb111
JB
2189#define FBC_LL_SIZE (1536)
2190
44fff99f
MK
2191#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2192#define FBC_LLC_FULLY_OPEN (1<<30)
2193
74dff282 2194/* Framebuffer compression for GM45+ */
f0f59a00
VS
2195#define DPFC_CB_BASE _MMIO(0x3200)
2196#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2197#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2198#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2199#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2200#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2201#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2202#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2203#define DPFC_SR_EN (1<<10)
2204#define DPFC_CTL_LIMIT_1X (0<<6)
2205#define DPFC_CTL_LIMIT_2X (1<<6)
2206#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2207#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2208#define DPFC_RECOMP_STALL_EN (1<<27)
2209#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2210#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2211#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2212#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2213#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2214#define DPFC_INVAL_SEG_SHIFT (16)
2215#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2216#define DPFC_COMP_SEG_SHIFT (0)
2217#define DPFC_COMP_SEG_MASK (0x000003ff)
f0f59a00
VS
2218#define DPFC_STATUS2 _MMIO(0x3214)
2219#define DPFC_FENCE_YOFF _MMIO(0x3218)
2220#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2221#define DPFC_HT_MODIFY (1<<31)
2222
b52eb4dc 2223/* Framebuffer compression for Ironlake */
f0f59a00
VS
2224#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2225#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2226#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2227/* The bit 28-8 is reserved */
2228#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2229#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2230#define ILK_DPFC_STATUS _MMIO(0x43210)
2231#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2232#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2233#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2234#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2235#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2236#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2237#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2238
f0f59a00 2239#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2240#define ILK_FBCQ_DIS (1<<22)
0206e353 2241#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2242
b52eb4dc 2243
9c04f015
YL
2244/*
2245 * Framebuffer compression for Sandybridge
2246 *
2247 * The following two registers are of type GTTMMADR
2248 */
f0f59a00 2249#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2250#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2251#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2252
abe959c7 2253/* Framebuffer compression for Ivybridge */
f0f59a00 2254#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2255
f0f59a00 2256#define IPS_CTL _MMIO(0x43408)
42db64ef 2257#define IPS_ENABLE (1 << 31)
9c04f015 2258
f0f59a00 2259#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2260#define FBC_REND_NUKE (1<<2)
2261#define FBC_REND_CACHE_CLEAN (1<<1)
2262
585fb111
JB
2263/*
2264 * GPIO regs
2265 */
f0f59a00
VS
2266#define GPIOA _MMIO(0x5010)
2267#define GPIOB _MMIO(0x5014)
2268#define GPIOC _MMIO(0x5018)
2269#define GPIOD _MMIO(0x501c)
2270#define GPIOE _MMIO(0x5020)
2271#define GPIOF _MMIO(0x5024)
2272#define GPIOG _MMIO(0x5028)
2273#define GPIOH _MMIO(0x502c)
585fb111
JB
2274# define GPIO_CLOCK_DIR_MASK (1 << 0)
2275# define GPIO_CLOCK_DIR_IN (0 << 1)
2276# define GPIO_CLOCK_DIR_OUT (1 << 1)
2277# define GPIO_CLOCK_VAL_MASK (1 << 2)
2278# define GPIO_CLOCK_VAL_OUT (1 << 3)
2279# define GPIO_CLOCK_VAL_IN (1 << 4)
2280# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2281# define GPIO_DATA_DIR_MASK (1 << 8)
2282# define GPIO_DATA_DIR_IN (0 << 9)
2283# define GPIO_DATA_DIR_OUT (1 << 9)
2284# define GPIO_DATA_VAL_MASK (1 << 10)
2285# define GPIO_DATA_VAL_OUT (1 << 11)
2286# define GPIO_DATA_VAL_IN (1 << 12)
2287# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2288
f0f59a00 2289#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2290#define GMBUS_RATE_100KHZ (0<<8)
2291#define GMBUS_RATE_50KHZ (1<<8)
2292#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2293#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2294#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2295#define GMBUS_PIN_DISABLED 0
2296#define GMBUS_PIN_SSC 1
2297#define GMBUS_PIN_VGADDC 2
2298#define GMBUS_PIN_PANEL 3
2299#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2300#define GMBUS_PIN_DPC 4 /* HDMIC */
2301#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2302#define GMBUS_PIN_DPD 6 /* HDMID */
2303#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2304#define GMBUS_PIN_1_BXT 1
2305#define GMBUS_PIN_2_BXT 2
2306#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2307#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 2308#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2309#define GMBUS_SW_CLR_INT (1<<31)
2310#define GMBUS_SW_RDY (1<<30)
2311#define GMBUS_ENT (1<<29) /* enable timeout */
2312#define GMBUS_CYCLE_NONE (0<<25)
2313#define GMBUS_CYCLE_WAIT (1<<25)
2314#define GMBUS_CYCLE_INDEX (2<<25)
2315#define GMBUS_CYCLE_STOP (4<<25)
2316#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2317#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2318#define GMBUS_SLAVE_INDEX_SHIFT 8
2319#define GMBUS_SLAVE_ADDR_SHIFT 1
2320#define GMBUS_SLAVE_READ (1<<0)
2321#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2322#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2323#define GMBUS_INUSE (1<<15)
2324#define GMBUS_HW_WAIT_PHASE (1<<14)
2325#define GMBUS_STALL_TIMEOUT (1<<13)
2326#define GMBUS_INT (1<<12)
2327#define GMBUS_HW_RDY (1<<11)
2328#define GMBUS_SATOER (1<<10)
2329#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2330#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2331#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2332#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2333#define GMBUS_NAK_EN (1<<3)
2334#define GMBUS_IDLE_EN (1<<2)
2335#define GMBUS_HW_WAIT_EN (1<<1)
2336#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2337#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2338#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2339
585fb111
JB
2340/*
2341 * Clock control & power management
2342 */
2d401b17
VS
2343#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2344#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2345#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2346#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2347
f0f59a00
VS
2348#define VGA0 _MMIO(0x6000)
2349#define VGA1 _MMIO(0x6004)
2350#define VGA_PD _MMIO(0x6010)
585fb111
JB
2351#define VGA0_PD_P2_DIV_4 (1 << 7)
2352#define VGA0_PD_P1_DIV_2 (1 << 5)
2353#define VGA0_PD_P1_SHIFT 0
2354#define VGA0_PD_P1_MASK (0x1f << 0)
2355#define VGA1_PD_P2_DIV_4 (1 << 15)
2356#define VGA1_PD_P1_DIV_2 (1 << 13)
2357#define VGA1_PD_P1_SHIFT 8
2358#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2359#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2360#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2361#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2362#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2363#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2364#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2365#define DPLL_VGA_MODE_DIS (1 << 28)
2366#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2367#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2368#define DPLL_MODE_MASK (3 << 26)
2369#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2370#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2371#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2372#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2373#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2374#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2375#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2376#define DPLL_LOCK_VLV (1<<15)
598fac6b 2377#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2378#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2379#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2380#define DPLL_PORTC_READY_MASK (0xf << 4)
2381#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2382
585fb111 2383#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2384
2385/* Additional CHV pll/phy registers */
f0f59a00 2386#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2387#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2388#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2389#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2390#define PHY_LDO_DELAY_0NS 0x0
2391#define PHY_LDO_DELAY_200NS 0x1
2392#define PHY_LDO_DELAY_600NS 0x2
2393#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2394#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2395#define PHY_CH_SU_PSR 0x1
2396#define PHY_CH_DEEP_PSR 0x7
2397#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2398#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2399#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 2400#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2401#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2402#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2403
585fb111
JB
2404/*
2405 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2406 * this field (only one bit may be set).
2407 */
2408#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2409#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2410#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2411/* i830, required in DVO non-gang */
2412#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2413#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2414#define PLL_REF_INPUT_DREFCLK (0 << 13)
2415#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2416#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2417#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2418#define PLL_REF_INPUT_MASK (3 << 13)
2419#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2420/* Ironlake */
b9055052
ZW
2421# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2422# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2423# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2424# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2425# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2426
585fb111
JB
2427/*
2428 * Parallel to Serial Load Pulse phase selection.
2429 * Selects the phase for the 10X DPLL clock for the PCIe
2430 * digital display port. The range is 4 to 13; 10 or more
2431 * is just a flip delay. The default is 6
2432 */
2433#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2434#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2435/*
2436 * SDVO multiplier for 945G/GM. Not used on 965.
2437 */
2438#define SDVO_MULTIPLIER_MASK 0x000000ff
2439#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2440#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2441
2d401b17
VS
2442#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2443#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2444#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 2445#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2446
585fb111
JB
2447/*
2448 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2449 *
2450 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2451 */
2452#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2453#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2454/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2455#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2456#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2457/*
2458 * SDVO/UDI pixel multiplier.
2459 *
2460 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2461 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2462 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2463 * dummy bytes in the datastream at an increased clock rate, with both sides of
2464 * the link knowing how many bytes are fill.
2465 *
2466 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2467 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2468 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2469 * through an SDVO command.
2470 *
2471 * This register field has values of multiplication factor minus 1, with
2472 * a maximum multiplier of 5 for SDVO.
2473 */
2474#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2475#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2476/*
2477 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2478 * This best be set to the default value (3) or the CRT won't work. No,
2479 * I don't entirely understand what this does...
2480 */
2481#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2482#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2483
19ab4ed3
VS
2484#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2485
f0f59a00
VS
2486#define _FPA0 0x6040
2487#define _FPA1 0x6044
2488#define _FPB0 0x6048
2489#define _FPB1 0x604c
2490#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2491#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 2492#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2493#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2494#define FP_N_DIV_SHIFT 16
2495#define FP_M1_DIV_MASK 0x00003f00
2496#define FP_M1_DIV_SHIFT 8
2497#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2498#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 2499#define FP_M2_DIV_SHIFT 0
f0f59a00 2500#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
2501#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2502#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2503#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2504#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2505#define DPLLB_TEST_N_BYPASS (1 << 19)
2506#define DPLLB_TEST_M_BYPASS (1 << 18)
2507#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2508#define DPLLA_TEST_N_BYPASS (1 << 3)
2509#define DPLLA_TEST_M_BYPASS (1 << 2)
2510#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 2511#define D_STATE _MMIO(0x6104)
dc96e9b8 2512#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2513#define DSTATE_PLL_D3_OFF (1<<3)
2514#define DSTATE_GFX_CLOCK_GATING (1<<1)
2515#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 2516#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2517# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2518# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2519# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2520# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2521# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2522# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2523# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2524# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2525# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2526# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2527# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2528# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2529# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2530# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2531# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2532# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2533# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2534# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2535# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2536# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2537# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2538# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2539# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2540# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2541# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2542# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2543# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2544# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2545/*
652c393a
JB
2546 * This bit must be set on the 830 to prevent hangs when turning off the
2547 * overlay scaler.
2548 */
2549# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2550# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2551# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2552# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2553# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2554
f0f59a00 2555#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
2556# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2557# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2558# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2559# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2560# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2561# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2562# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2563# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2564# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2565/* This bit must be unset on 855,865 */
652c393a
JB
2566# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2567# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2568# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2569# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2570/* This bit must be set on 855,865. */
652c393a
JB
2571# define SV_CLOCK_GATE_DISABLE (1 << 0)
2572# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2573# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2574# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2575# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2576# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2577# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2578# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2579# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2580# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2581# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2582# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2583# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2584# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2585# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2586# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2587# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2588# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2589
2590# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2591/* This bit must always be set on 965G/965GM */
652c393a
JB
2592# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2593# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2594# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2595# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2596# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2597# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2598/* This bit must always be set on 965G */
652c393a
JB
2599# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2600# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2601# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2602# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2603# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2604# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2605# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2606# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2607# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2608# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2609# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2610# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2611# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2612# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2613# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2614# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2615# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2616# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2617# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2618
f0f59a00 2619#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
2620#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2621#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2622#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 2623
f0f59a00 2624#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
2625#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2626
f0f59a00
VS
2627#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2628#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 2629
f0f59a00 2630#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2631#define FW_CSPWRDWNEN (1<<15)
2632
f0f59a00 2633#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 2634
f0f59a00 2635#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
2636#define CDCLK_FREQ_SHIFT 4
2637#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2638#define CZCLK_FREQ_MASK 0xf
1e69cd74 2639
f0f59a00 2640#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
2641#define PFI_CREDIT_63 (9 << 28) /* chv only */
2642#define PFI_CREDIT_31 (8 << 28) /* chv only */
2643#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2644#define PFI_CREDIT_RESEND (1 << 27)
2645#define VGA_FAST_MODE_DISABLE (1 << 14)
2646
f0f59a00 2647#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 2648
585fb111
JB
2649/*
2650 * Palette regs
2651 */
a57c774a
AK
2652#define PALETTE_A_OFFSET 0xa000
2653#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2654#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
2655#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2656 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 2657
673a394b
EA
2658/* MCH MMIO space */
2659
2660/*
2661 * MCHBAR mirror.
2662 *
2663 * This mirrors the MCHBAR MMIO space whose location is determined by
2664 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2665 * every way. It is not accessible from the CP register read instructions.
2666 *
515b2392
PZ
2667 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2668 * just read.
673a394b
EA
2669 */
2670#define MCHBAR_MIRROR_BASE 0x10000
2671
1398261a
YL
2672#define MCHBAR_MIRROR_BASE_SNB 0x140000
2673
f0f59a00
VS
2674#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2675#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
2676#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2677#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2678
3ebecd07 2679/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 2680#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2681
646b4269 2682/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 2683#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
2684#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2685#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2686#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2687#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2688#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2689#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 2690#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 2691#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2692
646b4269 2693/* Pineview MCH register contains DDR3 setting */
f0f59a00 2694#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
2695#define CSHRDDR3CTL_DDR3 (1 << 2)
2696
646b4269 2697/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
2698#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2699#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 2700
646b4269 2701/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
2702#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2703#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2704#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
2705#define MAD_DIMM_ECC_MASK (0x3 << 24)
2706#define MAD_DIMM_ECC_OFF (0x0 << 24)
2707#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2708#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2709#define MAD_DIMM_ECC_ON (0x3 << 24)
2710#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2711#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2712#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2713#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2714#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2715#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2716#define MAD_DIMM_A_SELECT (0x1 << 16)
2717/* DIMM sizes are in multiples of 256mb. */
2718#define MAD_DIMM_B_SIZE_SHIFT 8
2719#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2720#define MAD_DIMM_A_SIZE_SHIFT 0
2721#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2722
646b4269 2723/* snb MCH registers for priority tuning */
f0f59a00 2724#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
2725#define MCH_SSKPD_WM0_MASK 0x3f
2726#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2727
f0f59a00 2728#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 2729
b11248df 2730/* Clocking configuration register */
f0f59a00 2731#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 2732#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2733#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2734#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2735#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2736#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2737#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2738/* Note, below two are guess */
b11248df 2739#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2740#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2741#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2742#define CLKCFG_MEM_533 (1 << 4)
2743#define CLKCFG_MEM_667 (2 << 4)
2744#define CLKCFG_MEM_800 (3 << 4)
2745#define CLKCFG_MEM_MASK (7 << 4)
2746
f0f59a00
VS
2747#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2748#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 2749
f0f59a00 2750#define TSC1 _MMIO(0x11001)
ea056c14 2751#define TSE (1<<0)
f0f59a00
VS
2752#define TR1 _MMIO(0x11006)
2753#define TSFS _MMIO(0x11020)
7648fa99
JB
2754#define TSFS_SLOPE_MASK 0x0000ff00
2755#define TSFS_SLOPE_SHIFT 8
2756#define TSFS_INTR_MASK 0x000000ff
2757
f0f59a00
VS
2758#define CRSTANDVID _MMIO(0x11100)
2759#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
2760#define PXVFREQ_PX_MASK 0x7f000000
2761#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
2762#define VIDFREQ_BASE _MMIO(0x11110)
2763#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2764#define VIDFREQ2 _MMIO(0x11114)
2765#define VIDFREQ3 _MMIO(0x11118)
2766#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
2767#define VIDFREQ_P0_MASK 0x1f000000
2768#define VIDFREQ_P0_SHIFT 24
2769#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2770#define VIDFREQ_P0_CSCLK_SHIFT 20
2771#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2772#define VIDFREQ_P0_CRCLK_SHIFT 16
2773#define VIDFREQ_P1_MASK 0x00001f00
2774#define VIDFREQ_P1_SHIFT 8
2775#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2776#define VIDFREQ_P1_CSCLK_SHIFT 4
2777#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
2778#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2779#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
2780#define INTTOEXT_MAP3_SHIFT 24
2781#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2782#define INTTOEXT_MAP2_SHIFT 16
2783#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2784#define INTTOEXT_MAP1_SHIFT 8
2785#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2786#define INTTOEXT_MAP0_SHIFT 0
2787#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 2788#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
2789#define MEMCTL_CMD_MASK 0xe000
2790#define MEMCTL_CMD_SHIFT 13
2791#define MEMCTL_CMD_RCLK_OFF 0
2792#define MEMCTL_CMD_RCLK_ON 1
2793#define MEMCTL_CMD_CHFREQ 2
2794#define MEMCTL_CMD_CHVID 3
2795#define MEMCTL_CMD_VMMOFF 4
2796#define MEMCTL_CMD_VMMON 5
2797#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2798 when command complete */
2799#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2800#define MEMCTL_FREQ_SHIFT 8
2801#define MEMCTL_SFCAVM (1<<7)
2802#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
2803#define MEMIHYST _MMIO(0x1117c)
2804#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
2805#define MEMINT_RSEXIT_EN (1<<8)
2806#define MEMINT_CX_SUPR_EN (1<<7)
2807#define MEMINT_CONT_BUSY_EN (1<<6)
2808#define MEMINT_AVG_BUSY_EN (1<<5)
2809#define MEMINT_EVAL_CHG_EN (1<<4)
2810#define MEMINT_MON_IDLE_EN (1<<3)
2811#define MEMINT_UP_EVAL_EN (1<<2)
2812#define MEMINT_DOWN_EVAL_EN (1<<1)
2813#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 2814#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
2815#define MEM_RSEXIT_MASK 0xc000
2816#define MEM_RSEXIT_SHIFT 14
2817#define MEM_CONT_BUSY_MASK 0x3000
2818#define MEM_CONT_BUSY_SHIFT 12
2819#define MEM_AVG_BUSY_MASK 0x0c00
2820#define MEM_AVG_BUSY_SHIFT 10
2821#define MEM_EVAL_CHG_MASK 0x0300
2822#define MEM_EVAL_BUSY_SHIFT 8
2823#define MEM_MON_IDLE_MASK 0x00c0
2824#define MEM_MON_IDLE_SHIFT 6
2825#define MEM_UP_EVAL_MASK 0x0030
2826#define MEM_UP_EVAL_SHIFT 4
2827#define MEM_DOWN_EVAL_MASK 0x000c
2828#define MEM_DOWN_EVAL_SHIFT 2
2829#define MEM_SW_CMD_MASK 0x0003
2830#define MEM_INT_STEER_GFX 0
2831#define MEM_INT_STEER_CMR 1
2832#define MEM_INT_STEER_SMI 2
2833#define MEM_INT_STEER_SCI 3
f0f59a00 2834#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
2835#define MEMINT_RSEXIT (1<<7)
2836#define MEMINT_CONT_BUSY (1<<6)
2837#define MEMINT_AVG_BUSY (1<<5)
2838#define MEMINT_EVAL_CHG (1<<4)
2839#define MEMINT_MON_IDLE (1<<3)
2840#define MEMINT_UP_EVAL (1<<2)
2841#define MEMINT_DOWN_EVAL (1<<1)
2842#define MEMINT_SW_CMD (1<<0)
f0f59a00 2843#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
2844#define MEMMODE_BOOST_EN (1<<31)
2845#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2846#define MEMMODE_BOOST_FREQ_SHIFT 24
2847#define MEMMODE_IDLE_MODE_MASK 0x00030000
2848#define MEMMODE_IDLE_MODE_SHIFT 16
2849#define MEMMODE_IDLE_MODE_EVAL 0
2850#define MEMMODE_IDLE_MODE_CONT 1
2851#define MEMMODE_HWIDLE_EN (1<<15)
2852#define MEMMODE_SWMODE_EN (1<<14)
2853#define MEMMODE_RCLK_GATE (1<<13)
2854#define MEMMODE_HW_UPDATE (1<<12)
2855#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2856#define MEMMODE_FSTART_SHIFT 8
2857#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2858#define MEMMODE_FMAX_SHIFT 4
2859#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
2860#define RCBMAXAVG _MMIO(0x1119c)
2861#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
2862#define SWMEMCMD_RENDER_OFF (0 << 13)
2863#define SWMEMCMD_RENDER_ON (1 << 13)
2864#define SWMEMCMD_SWFREQ (2 << 13)
2865#define SWMEMCMD_TARVID (3 << 13)
2866#define SWMEMCMD_VRM_OFF (4 << 13)
2867#define SWMEMCMD_VRM_ON (5 << 13)
2868#define CMDSTS (1<<12)
2869#define SFCAVM (1<<11)
2870#define SWFREQ_MASK 0x0380 /* P0-7 */
2871#define SWFREQ_SHIFT 7
2872#define TARVID_MASK 0x001f
f0f59a00
VS
2873#define MEMSTAT_CTG _MMIO(0x111a0)
2874#define RCBMINAVG _MMIO(0x111a0)
2875#define RCUPEI _MMIO(0x111b0)
2876#define RCDNEI _MMIO(0x111b4)
2877#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
2878#define RS1EN (1<<31)
2879#define RS2EN (1<<30)
2880#define RS3EN (1<<29)
2881#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2882#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2883#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2884#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2885#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2886#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2887#define RSX_STATUS_MASK (7<<20)
2888#define RSX_STATUS_ON (0<<20)
2889#define RSX_STATUS_RC1 (1<<20)
2890#define RSX_STATUS_RC1E (2<<20)
2891#define RSX_STATUS_RS1 (3<<20)
2892#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2893#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2894#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2895#define RSX_STATUS_RSVD2 (7<<20)
2896#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2897#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2898#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2899#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2900#define RS1CONTSAV_MASK (3<<14)
2901#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2902#define RS1CONTSAV_RSVD (1<<14)
2903#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2904#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2905#define NORMSLEXLAT_MASK (3<<12)
2906#define SLOW_RS123 (0<<12)
2907#define SLOW_RS23 (1<<12)
2908#define SLOW_RS3 (2<<12)
2909#define NORMAL_RS123 (3<<12)
2910#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2911#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2912#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2913#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2914#define RS_CSTATE_MASK (3<<4)
2915#define RS_CSTATE_C367_RS1 (0<<4)
2916#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2917#define RS_CSTATE_RSVD (2<<4)
2918#define RS_CSTATE_C367_RS2 (3<<4)
2919#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2920#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
2921#define VIDCTL _MMIO(0x111c0)
2922#define VIDSTS _MMIO(0x111c8)
2923#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2924#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
2925#define MEMSTAT_VID_MASK 0x7f00
2926#define MEMSTAT_VID_SHIFT 8
2927#define MEMSTAT_PSTATE_MASK 0x00f8
2928#define MEMSTAT_PSTATE_SHIFT 3
2929#define MEMSTAT_MON_ACTV (1<<2)
2930#define MEMSTAT_SRC_CTL_MASK 0x0003
2931#define MEMSTAT_SRC_CTL_CORE 0
2932#define MEMSTAT_SRC_CTL_TRB 1
2933#define MEMSTAT_SRC_CTL_THM 2
2934#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
2935#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2936#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2937#define PMMISC _MMIO(0x11214)
ea056c14 2938#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
2939#define SDEW _MMIO(0x1124c)
2940#define CSIEW0 _MMIO(0x11250)
2941#define CSIEW1 _MMIO(0x11254)
2942#define CSIEW2 _MMIO(0x11258)
2943#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2944#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2945#define MCHAFE _MMIO(0x112c0)
2946#define CSIEC _MMIO(0x112e0)
2947#define DMIEC _MMIO(0x112e4)
2948#define DDREC _MMIO(0x112e8)
2949#define PEG0EC _MMIO(0x112ec)
2950#define PEG1EC _MMIO(0x112f0)
2951#define GFXEC _MMIO(0x112f4)
2952#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2953#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2954#define ECR _MMIO(0x11600)
7648fa99
JB
2955#define ECR_GPFE (1<<31)
2956#define ECR_IMONE (1<<30)
2957#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
2958#define OGW0 _MMIO(0x11608)
2959#define OGW1 _MMIO(0x1160c)
2960#define EG0 _MMIO(0x11610)
2961#define EG1 _MMIO(0x11614)
2962#define EG2 _MMIO(0x11618)
2963#define EG3 _MMIO(0x1161c)
2964#define EG4 _MMIO(0x11620)
2965#define EG5 _MMIO(0x11624)
2966#define EG6 _MMIO(0x11628)
2967#define EG7 _MMIO(0x1162c)
2968#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2969#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2970#define LCFUSE02 _MMIO(0x116c0)
7648fa99 2971#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
2972#define CSIPLL0 _MMIO(0x12c10)
2973#define DDRMPLL1 _MMIO(0X12c20)
2974#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 2975
f0f59a00 2976#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 2977#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2978
f0f59a00
VS
2979#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2980#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2981#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2982#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2983#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 2984
8a292d01
VS
2985/*
2986 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2987 * 8300) freezing up around GPU hangs. Looks as if even
2988 * scheduling/timer interrupts start misbehaving if the RPS
2989 * EI/thresholds are "bad", leading to a very sluggish or even
2990 * frozen machine.
2991 */
2992#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 2993#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 2994#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
de43ae9d 2995#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
26148bd3
AG
2996 (IS_BROXTON(dev_priv) ? \
2997 INTERVAL_0_833_US(us) : \
2998 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
2999 INTERVAL_1_28_US(us))
3000
52530cba
AG
3001#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3002#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3003#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3004#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
3005 (IS_BROXTON(dev_priv) ? \
3006 INTERVAL_0_833_TO_US(interval) : \
3007 INTERVAL_1_33_TO_US(interval)) : \
3008 INTERVAL_1_28_TO_US(interval))
3009
aa40d6bb
ZN
3010/*
3011 * Logical Context regs
3012 */
f0f59a00 3013#define CCID _MMIO(0x2180)
aa40d6bb 3014#define CCID_EN (1<<0)
e8016055
VS
3015/*
3016 * Notes on SNB/IVB/VLV context size:
3017 * - Power context is saved elsewhere (LLC or stolen)
3018 * - Ring/execlist context is saved on SNB, not on IVB
3019 * - Extended context size already includes render context size
3020 * - We always need to follow the extended context size.
3021 * SNB BSpec has comments indicating that we should use the
3022 * render context size instead if execlists are disabled, but
3023 * based on empirical testing that's just nonsense.
3024 * - Pipelined/VF state is saved on SNB/IVB respectively
3025 * - GT1 size just indicates how much of render context
3026 * doesn't need saving on GT1
3027 */
f0f59a00 3028#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3029#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3030#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3031#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3032#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3033#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3034#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3035 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3036 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3037#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3038#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3039#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3040#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3041#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3042#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3043#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3044#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3045 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
3046/* Haswell does have the CXT_SIZE register however it does not appear to be
3047 * valid. Now, docs explain in dwords what is in the context object. The full
3048 * size is 70720 bytes, however, the power context and execlist context will
3049 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
3050 * on HSW) - so the final size, including the extra state required for the
3051 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
3052 */
3053#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
3054/* Same as Haswell, but 72064 bytes now. */
3055#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3056
c01fc532
ZW
3057enum {
3058 INTEL_ADVANCED_CONTEXT = 0,
3059 INTEL_LEGACY_32B_CONTEXT,
3060 INTEL_ADVANCED_AD_CONTEXT,
3061 INTEL_LEGACY_64B_CONTEXT
3062};
3063
3064#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3065#define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
3066 INTEL_LEGACY_64B_CONTEXT : \
3067 INTEL_LEGACY_32B_CONTEXT)
3068
f0f59a00
VS
3069#define CHV_CLK_CTL1 _MMIO(0x101100)
3070#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3071#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3072
585fb111
JB
3073/*
3074 * Overlay regs
3075 */
3076
f0f59a00
VS
3077#define OVADD _MMIO(0x30000)
3078#define DOVSTA _MMIO(0x30008)
585fb111 3079#define OC_BUF (0x3<<20)
f0f59a00
VS
3080#define OGAMC5 _MMIO(0x30010)
3081#define OGAMC4 _MMIO(0x30014)
3082#define OGAMC3 _MMIO(0x30018)
3083#define OGAMC2 _MMIO(0x3001c)
3084#define OGAMC1 _MMIO(0x30020)
3085#define OGAMC0 _MMIO(0x30024)
585fb111 3086
d965e7ac
ID
3087/*
3088 * GEN9 clock gating regs
3089 */
3090#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3091#define PWM2_GATING_DIS (1 << 14)
3092#define PWM1_GATING_DIS (1 << 13)
3093
585fb111
JB
3094/*
3095 * Display engine regs
3096 */
3097
8bf1e9f1 3098/* Pipe A CRC regs */
a57c774a 3099#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3100#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3101/* ivb+ source selection */
8bf1e9f1
SH
3102#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3103#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3104#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3105/* ilk+ source selection */
5a6b5c84
DV
3106#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3107#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3108#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3109/* embedded DP port on the north display block, reserved on ivb */
3110#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3111#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3112/* vlv source selection */
3113#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3114#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3115#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3116/* with DP port the pipe source is invalid */
3117#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3118#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3119#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3120/* gen3+ source selection */
3121#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3122#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3123#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3124/* with DP/TV port the pipe source is invalid */
3125#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3126#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3127#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3128#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3129#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3130/* gen2 doesn't have source selection bits */
52f843f6 3131#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3132
5a6b5c84
DV
3133#define _PIPE_CRC_RES_1_A_IVB 0x60064
3134#define _PIPE_CRC_RES_2_A_IVB 0x60068
3135#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3136#define _PIPE_CRC_RES_4_A_IVB 0x60070
3137#define _PIPE_CRC_RES_5_A_IVB 0x60074
3138
a57c774a
AK
3139#define _PIPE_CRC_RES_RED_A 0x60060
3140#define _PIPE_CRC_RES_GREEN_A 0x60064
3141#define _PIPE_CRC_RES_BLUE_A 0x60068
3142#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3143#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3144
3145/* Pipe B CRC regs */
5a6b5c84
DV
3146#define _PIPE_CRC_RES_1_B_IVB 0x61064
3147#define _PIPE_CRC_RES_2_B_IVB 0x61068
3148#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3149#define _PIPE_CRC_RES_4_B_IVB 0x61070
3150#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3151
f0f59a00
VS
3152#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3153#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3154#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3155#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3156#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3157#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3158
3159#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3160#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3161#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3162#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3163#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3164
585fb111 3165/* Pipe A timing regs */
a57c774a
AK
3166#define _HTOTAL_A 0x60000
3167#define _HBLANK_A 0x60004
3168#define _HSYNC_A 0x60008
3169#define _VTOTAL_A 0x6000c
3170#define _VBLANK_A 0x60010
3171#define _VSYNC_A 0x60014
3172#define _PIPEASRC 0x6001c
3173#define _BCLRPAT_A 0x60020
3174#define _VSYNCSHIFT_A 0x60028
ebb69c95 3175#define _PIPE_MULT_A 0x6002c
585fb111
JB
3176
3177/* Pipe B timing regs */
a57c774a
AK
3178#define _HTOTAL_B 0x61000
3179#define _HBLANK_B 0x61004
3180#define _HSYNC_B 0x61008
3181#define _VTOTAL_B 0x6100c
3182#define _VBLANK_B 0x61010
3183#define _VSYNC_B 0x61014
3184#define _PIPEBSRC 0x6101c
3185#define _BCLRPAT_B 0x61020
3186#define _VSYNCSHIFT_B 0x61028
ebb69c95 3187#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3188
3189#define TRANSCODER_A_OFFSET 0x60000
3190#define TRANSCODER_B_OFFSET 0x61000
3191#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3192#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3193#define TRANSCODER_EDP_OFFSET 0x6f000
3194
f0f59a00 3195#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3196 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3197 dev_priv->info.display_mmio_offset)
a57c774a 3198
f0f59a00
VS
3199#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3200#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3201#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3202#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3203#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3204#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3205#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3206#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3207#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3208#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3209
c8f7df58
RV
3210/* VLV eDP PSR registers */
3211#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3212#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3213#define VLV_EDP_PSR_ENABLE (1<<0)
3214#define VLV_EDP_PSR_RESET (1<<1)
3215#define VLV_EDP_PSR_MODE_MASK (7<<2)
3216#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3217#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3218#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3219#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3220#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3221#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3222#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3223#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3224#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3225
3226#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3227#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3228#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3229#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3230#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3231#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3232
3233#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3234#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3235#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3236#define VLV_EDP_PSR_CURR_STATE_MASK 7
3237#define VLV_EDP_PSR_DISABLED (0<<0)
3238#define VLV_EDP_PSR_INACTIVE (1<<0)
3239#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3240#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3241#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3242#define VLV_EDP_PSR_EXIT (5<<0)
3243#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3244#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3245
ed8546ac 3246/* HSW+ eDP PSR registers */
443a389f
VS
3247#define HSW_EDP_PSR_BASE 0x64800
3248#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3249#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3250#define EDP_PSR_ENABLE (1<<31)
82c56254 3251#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3252#define EDP_PSR_LINK_STANDBY (1<<27)
3253#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3254#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3255#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3256#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3257#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3258#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3259#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3260#define EDP_PSR_TP1_TP2_SEL (0<<11)
3261#define EDP_PSR_TP1_TP3_SEL (1<<11)
3262#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3263#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3264#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3265#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3266#define EDP_PSR_TP1_TIME_500us (0<<4)
3267#define EDP_PSR_TP1_TIME_100us (1<<4)
3268#define EDP_PSR_TP1_TIME_2500us (2<<4)
3269#define EDP_PSR_TP1_TIME_0us (3<<4)
3270#define EDP_PSR_IDLE_FRAME_SHIFT 0
3271
f0f59a00
VS
3272#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3273#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3274
f0f59a00 3275#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3276#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3277#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3278#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3279#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3280#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3281#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3282#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3283#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3284#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3285#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3286#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3287#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3288#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3289#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3290#define EDP_PSR_STATUS_COUNT_SHIFT 16
3291#define EDP_PSR_STATUS_COUNT_MASK 0xf
3292#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3293#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3294#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3295#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3296#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3297#define EDP_PSR_STATUS_IDLE_MASK 0xf
3298
f0f59a00 3299#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3300#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3301
f0f59a00 3302#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
2b28bb1b
RV
3303#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3304#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3305#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3306
f0f59a00 3307#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3308#define EDP_PSR2_ENABLE (1<<31)
3309#define EDP_SU_TRACK_ENABLE (1<<30)
3310#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3311#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3312#define EDP_PSR2_TP2_TIME_500 (0<<8)
3313#define EDP_PSR2_TP2_TIME_100 (1<<8)
3314#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3315#define EDP_PSR2_TP2_TIME_50 (3<<8)
3316#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3317#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3318#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3319#define EDP_PSR2_IDLE_MASK 0xf
3320
585fb111 3321/* VGA port control */
f0f59a00
VS
3322#define ADPA _MMIO(0x61100)
3323#define PCH_ADPA _MMIO(0xe1100)
3324#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3325
585fb111
JB
3326#define ADPA_DAC_ENABLE (1<<31)
3327#define ADPA_DAC_DISABLE 0
3328#define ADPA_PIPE_SELECT_MASK (1<<30)
3329#define ADPA_PIPE_A_SELECT 0
3330#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3331#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3332/* CPT uses bits 29:30 for pch transcoder select */
3333#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3334#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3335#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3336#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3337#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3338#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3339#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3340#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3341#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3342#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3343#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3344#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3345#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3346#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3347#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3348#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3349#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3350#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3351#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3352#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3353#define ADPA_SETS_HVPOLARITY 0
60222c0c 3354#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3355#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3356#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3357#define ADPA_HSYNC_CNTL_ENABLE 0
3358#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3359#define ADPA_VSYNC_ACTIVE_LOW 0
3360#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3361#define ADPA_HSYNC_ACTIVE_LOW 0
3362#define ADPA_DPMS_MASK (~(3<<10))
3363#define ADPA_DPMS_ON (0<<10)
3364#define ADPA_DPMS_SUSPEND (1<<10)
3365#define ADPA_DPMS_STANDBY (2<<10)
3366#define ADPA_DPMS_OFF (3<<10)
3367
939fe4d7 3368
585fb111 3369/* Hotplug control (945+ only) */
f0f59a00 3370#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3371#define PORTB_HOTPLUG_INT_EN (1 << 29)
3372#define PORTC_HOTPLUG_INT_EN (1 << 28)
3373#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3374#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3375#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3376#define TV_HOTPLUG_INT_EN (1 << 18)
3377#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3378#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3379 PORTC_HOTPLUG_INT_EN | \
3380 PORTD_HOTPLUG_INT_EN | \
3381 SDVOC_HOTPLUG_INT_EN | \
3382 SDVOB_HOTPLUG_INT_EN | \
3383 CRT_HOTPLUG_INT_EN)
585fb111 3384#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3385#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3386/* must use period 64 on GM45 according to docs */
3387#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3388#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3389#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3390#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3391#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3392#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3393#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3394#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3395#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3396#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3397#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3398#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3399
f0f59a00 3400#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 3401/*
0780cd36 3402 * HDMI/DP bits are g4x+
0ce99f74
DV
3403 *
3404 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3405 * Please check the detailed lore in the commit message for for experimental
3406 * evidence.
3407 */
0780cd36
VS
3408/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3409#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3410#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3411#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3412/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3413#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 3414#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 3415#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 3416#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3417#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3418#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3419#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3420#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3421#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3422#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3423#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3424#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3425/* CRT/TV common between gen3+ */
585fb111
JB
3426#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3427#define TV_HOTPLUG_INT_STATUS (1 << 10)
3428#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3429#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3430#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3431#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3432#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3433#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3434#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3435#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3436
084b612e
CW
3437/* SDVO is different across gen3/4 */
3438#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3439#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3440/*
3441 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3442 * since reality corrobates that they're the same as on gen3. But keep these
3443 * bits here (and the comment!) to help any other lost wanderers back onto the
3444 * right tracks.
3445 */
084b612e
CW
3446#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3447#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3448#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3449#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3450#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3451 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3452 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3453 PORTB_HOTPLUG_INT_STATUS | \
3454 PORTC_HOTPLUG_INT_STATUS | \
3455 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3456
3457#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3458 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3459 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3460 PORTB_HOTPLUG_INT_STATUS | \
3461 PORTC_HOTPLUG_INT_STATUS | \
3462 PORTD_HOTPLUG_INT_STATUS)
585fb111 3463
c20cd312
PZ
3464/* SDVO and HDMI port control.
3465 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
3466#define _GEN3_SDVOB 0x61140
3467#define _GEN3_SDVOC 0x61160
3468#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3469#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
3470#define GEN4_HDMIB GEN3_SDVOB
3471#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
3472#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3473#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3474#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3475#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 3476#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
3477#define PCH_HDMIC _MMIO(0xe1150)
3478#define PCH_HDMID _MMIO(0xe1160)
c20cd312 3479
f0f59a00 3480#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 3481#define DC_BALANCE_RESET (1 << 25)
f0f59a00 3482#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 3483#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3484#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3485#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3486#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3487#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3488
c20cd312
PZ
3489/* Gen 3 SDVO bits: */
3490#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3491#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3492#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3493#define SDVO_PIPE_B_SELECT (1 << 30)
3494#define SDVO_STALL_SELECT (1 << 29)
3495#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3496/*
585fb111 3497 * 915G/GM SDVO pixel multiplier.
585fb111 3498 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3499 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3500 */
c20cd312 3501#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3502#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3503#define SDVO_PHASE_SELECT_MASK (15 << 19)
3504#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3505#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3506#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3507#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3508#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3509#define SDVO_DETECTED (1 << 2)
585fb111 3510/* Bits to be preserved when writing */
c20cd312
PZ
3511#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3512 SDVO_INTERRUPT_ENABLE)
3513#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3514
3515/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3516#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3517#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3518#define SDVO_ENCODING_SDVO (0 << 10)
3519#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3520#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3521#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3522#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3523#define SDVO_AUDIO_ENABLE (1 << 6)
3524/* VSYNC/HSYNC bits new with 965, default is to be set */
3525#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3526#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3527
3528/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3529#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3530#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3531
3532/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3533#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3534#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3535
44f37d1f
CML
3536/* CHV SDVO/HDMI bits: */
3537#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3538#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3539
585fb111
JB
3540
3541/* DVO port control */
f0f59a00
VS
3542#define _DVOA 0x61120
3543#define DVOA _MMIO(_DVOA)
3544#define _DVOB 0x61140
3545#define DVOB _MMIO(_DVOB)
3546#define _DVOC 0x61160
3547#define DVOC _MMIO(_DVOC)
585fb111
JB
3548#define DVO_ENABLE (1 << 31)
3549#define DVO_PIPE_B_SELECT (1 << 30)
3550#define DVO_PIPE_STALL_UNUSED (0 << 28)
3551#define DVO_PIPE_STALL (1 << 28)
3552#define DVO_PIPE_STALL_TV (2 << 28)
3553#define DVO_PIPE_STALL_MASK (3 << 28)
3554#define DVO_USE_VGA_SYNC (1 << 15)
3555#define DVO_DATA_ORDER_I740 (0 << 14)
3556#define DVO_DATA_ORDER_FP (1 << 14)
3557#define DVO_VSYNC_DISABLE (1 << 11)
3558#define DVO_HSYNC_DISABLE (1 << 10)
3559#define DVO_VSYNC_TRISTATE (1 << 9)
3560#define DVO_HSYNC_TRISTATE (1 << 8)
3561#define DVO_BORDER_ENABLE (1 << 7)
3562#define DVO_DATA_ORDER_GBRG (1 << 6)
3563#define DVO_DATA_ORDER_RGGB (0 << 6)
3564#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3565#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3566#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3567#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3568#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3569#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3570#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3571#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
3572#define DVOA_SRCDIM _MMIO(0x61124)
3573#define DVOB_SRCDIM _MMIO(0x61144)
3574#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
3575#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3576#define DVO_SRCDIM_VERTICAL_SHIFT 0
3577
3578/* LVDS port control */
f0f59a00 3579#define LVDS _MMIO(0x61180)
585fb111
JB
3580/*
3581 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3582 * the DPLL semantics change when the LVDS is assigned to that pipe.
3583 */
3584#define LVDS_PORT_EN (1 << 31)
3585/* Selects pipe B for LVDS data. Must be set on pre-965. */
3586#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3587#define LVDS_PIPE_MASK (1 << 30)
1519b995 3588#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3589/* LVDS dithering flag on 965/g4x platform */
3590#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3591/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3592#define LVDS_VSYNC_POLARITY (1 << 21)
3593#define LVDS_HSYNC_POLARITY (1 << 20)
3594
a3e17eb8
ZY
3595/* Enable border for unscaled (or aspect-scaled) display */
3596#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3597/*
3598 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3599 * pixel.
3600 */
3601#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3602#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3603#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3604/*
3605 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3606 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3607 * on.
3608 */
3609#define LVDS_A3_POWER_MASK (3 << 6)
3610#define LVDS_A3_POWER_DOWN (0 << 6)
3611#define LVDS_A3_POWER_UP (3 << 6)
3612/*
3613 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3614 * is set.
3615 */
3616#define LVDS_CLKB_POWER_MASK (3 << 4)
3617#define LVDS_CLKB_POWER_DOWN (0 << 4)
3618#define LVDS_CLKB_POWER_UP (3 << 4)
3619/*
3620 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3621 * setting for whether we are in dual-channel mode. The B3 pair will
3622 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3623 */
3624#define LVDS_B0B3_POWER_MASK (3 << 2)
3625#define LVDS_B0B3_POWER_DOWN (0 << 2)
3626#define LVDS_B0B3_POWER_UP (3 << 2)
3627
3c17fe4b 3628/* Video Data Island Packet control */
f0f59a00 3629#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 3630/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3631 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3632 * of the infoframe structure specified by CEA-861. */
3633#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3634#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 3635#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 3636/* Pre HSW: */
3c17fe4b 3637#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3638#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3639#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3640#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3641#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3642#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3643#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3644#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3645#define VIDEO_DIP_SELECT_AVI (0 << 19)
3646#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3647#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3648#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3649#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3650#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3651#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3652#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3653/* HSW and later: */
0dd87d20
PZ
3654#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3655#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3656#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3657#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3658#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3659#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3660
585fb111 3661/* Panel power sequencing */
f0f59a00 3662#define PP_STATUS _MMIO(0x61200)
585fb111
JB
3663#define PP_ON (1 << 31)
3664/*
3665 * Indicates that all dependencies of the panel are on:
3666 *
3667 * - PLL enabled
3668 * - pipe enabled
3669 * - LVDS/DVOB/DVOC on
3670 */
3671#define PP_READY (1 << 30)
3672#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3673#define PP_SEQUENCE_POWER_UP (1 << 28)
3674#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3675#define PP_SEQUENCE_MASK (3 << 28)
3676#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3677#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3678#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3679#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3680#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3681#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3682#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3683#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3684#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3685#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3686#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3687#define PP_SEQUENCE_STATE_RESET (0xf << 0)
f0f59a00 3688#define PP_CONTROL _MMIO(0x61204)
585fb111 3689#define POWER_TARGET_ON (1 << 0)
f0f59a00
VS
3690#define PP_ON_DELAYS _MMIO(0x61208)
3691#define PP_OFF_DELAYS _MMIO(0x6120c)
3692#define PP_DIVISOR _MMIO(0x61210)
585fb111
JB
3693
3694/* Panel fitting */
f0f59a00 3695#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3696#define PFIT_ENABLE (1 << 31)
3697#define PFIT_PIPE_MASK (3 << 29)
3698#define PFIT_PIPE_SHIFT 29
3699#define VERT_INTERP_DISABLE (0 << 10)
3700#define VERT_INTERP_BILINEAR (1 << 10)
3701#define VERT_INTERP_MASK (3 << 10)
3702#define VERT_AUTO_SCALE (1 << 9)
3703#define HORIZ_INTERP_DISABLE (0 << 6)
3704#define HORIZ_INTERP_BILINEAR (1 << 6)
3705#define HORIZ_INTERP_MASK (3 << 6)
3706#define HORIZ_AUTO_SCALE (1 << 5)
3707#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3708#define PFIT_FILTER_FUZZY (0 << 24)
3709#define PFIT_SCALING_AUTO (0 << 26)
3710#define PFIT_SCALING_PROGRAMMED (1 << 26)
3711#define PFIT_SCALING_PILLAR (2 << 26)
3712#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 3713#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3714/* Pre-965 */
3715#define PFIT_VERT_SCALE_SHIFT 20
3716#define PFIT_VERT_SCALE_MASK 0xfff00000
3717#define PFIT_HORIZ_SCALE_SHIFT 4
3718#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3719/* 965+ */
3720#define PFIT_VERT_SCALE_SHIFT_965 16
3721#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3722#define PFIT_HORIZ_SCALE_SHIFT_965 0
3723#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3724
f0f59a00 3725#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3726
5c969aa7
DL
3727#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3728#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
3729#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3730 _VLV_BLC_PWM_CTL2_B)
07bf139b 3731
5c969aa7
DL
3732#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3733#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
3734#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3735 _VLV_BLC_PWM_CTL_B)
07bf139b 3736
5c969aa7
DL
3737#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3738#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
3739#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3740 _VLV_BLC_HIST_CTL_B)
07bf139b 3741
585fb111 3742/* Backlight control */
f0f59a00 3743#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3744#define BLM_PWM_ENABLE (1 << 31)
3745#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3746#define BLM_PIPE_SELECT (1 << 29)
3747#define BLM_PIPE_SELECT_IVB (3 << 29)
3748#define BLM_PIPE_A (0 << 29)
3749#define BLM_PIPE_B (1 << 29)
3750#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3751#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3752#define BLM_TRANSCODER_B BLM_PIPE_B
3753#define BLM_TRANSCODER_C BLM_PIPE_C
3754#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3755#define BLM_PIPE(pipe) ((pipe) << 29)
3756#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3757#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3758#define BLM_PHASE_IN_ENABLE (1 << 25)
3759#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3760#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3761#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3762#define BLM_PHASE_IN_COUNT_SHIFT (8)
3763#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3764#define BLM_PHASE_IN_INCR_SHIFT (0)
3765#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 3766#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3767/*
3768 * This is the most significant 15 bits of the number of backlight cycles in a
3769 * complete cycle of the modulated backlight control.
3770 *
3771 * The actual value is this field multiplied by two.
3772 */
7cf41601
DV
3773#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3774#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3775#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3776/*
3777 * This is the number of cycles out of the backlight modulation cycle for which
3778 * the backlight is on.
3779 *
3780 * This field must be no greater than the number of cycles in the complete
3781 * backlight modulation cycle.
3782 */
3783#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3784#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3785#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3786#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3787
f0f59a00 3788#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 3789#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 3790
7cf41601
DV
3791/* New registers for PCH-split platforms. Safe where new bits show up, the
3792 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
3793#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3794#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 3795
f0f59a00 3796#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 3797
7cf41601
DV
3798/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3799 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 3800#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 3801#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3802#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3803#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 3804#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 3805
f0f59a00 3806#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
3807#define UTIL_PIN_ENABLE (1 << 31)
3808
022e4e52
SK
3809#define UTIL_PIN_PIPE(x) ((x) << 29)
3810#define UTIL_PIN_PIPE_MASK (3 << 29)
3811#define UTIL_PIN_MODE_PWM (1 << 24)
3812#define UTIL_PIN_MODE_MASK (0xf << 24)
3813#define UTIL_PIN_POLARITY (1 << 22)
3814
0fb890c0 3815/* BXT backlight register definition. */
022e4e52 3816#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
3817#define BXT_BLC_PWM_ENABLE (1 << 31)
3818#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
3819#define _BXT_BLC_PWM_FREQ1 0xC8254
3820#define _BXT_BLC_PWM_DUTY1 0xC8258
3821
3822#define _BXT_BLC_PWM_CTL2 0xC8350
3823#define _BXT_BLC_PWM_FREQ2 0xC8354
3824#define _BXT_BLC_PWM_DUTY2 0xC8358
3825
f0f59a00 3826#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 3827 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 3828#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 3829 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 3830#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 3831 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 3832
f0f59a00 3833#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
3834#define PCH_GTC_ENABLE (1 << 31)
3835
585fb111 3836/* TV port control */
f0f59a00 3837#define TV_CTL _MMIO(0x68000)
646b4269 3838/* Enables the TV encoder */
585fb111 3839# define TV_ENC_ENABLE (1 << 31)
646b4269 3840/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3841# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3842/* Outputs composite video (DAC A only) */
585fb111 3843# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3844/* Outputs SVideo video (DAC B/C) */
585fb111 3845# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3846/* Outputs Component video (DAC A/B/C) */
585fb111 3847# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3848/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3849# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3850# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3851/* Enables slow sync generation (945GM only) */
585fb111 3852# define TV_SLOW_SYNC (1 << 20)
646b4269 3853/* Selects 4x oversampling for 480i and 576p */
585fb111 3854# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3855/* Selects 2x oversampling for 720p and 1080i */
585fb111 3856# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3857/* Selects no oversampling for 1080p */
585fb111 3858# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3859/* Selects 8x oversampling */
585fb111 3860# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3861/* Selects progressive mode rather than interlaced */
585fb111 3862# define TV_PROGRESSIVE (1 << 17)
646b4269 3863/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3864# define TV_PAL_BURST (1 << 16)
646b4269 3865/* Field for setting delay of Y compared to C */
585fb111 3866# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3867/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3868# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3869/*
585fb111
JB
3870 * Enables a fix for the 915GM only.
3871 *
3872 * Not sure what it does.
3873 */
3874# define TV_ENC_C0_FIX (1 << 10)
646b4269 3875/* Bits that must be preserved by software */
d2d9f232 3876# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3877# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3878/* Read-only state that reports all features enabled */
585fb111 3879# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3880/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3881# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3882/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3883# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3884/* Normal operation */
585fb111 3885# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3886/* Encoder test pattern 1 - combo pattern */
585fb111 3887# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3888/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3889# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3890/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3891# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3892/* Encoder test pattern 4 - random noise */
585fb111 3893# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3894/* Encoder test pattern 5 - linear color ramps */
585fb111 3895# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3896/*
585fb111
JB
3897 * This test mode forces the DACs to 50% of full output.
3898 *
3899 * This is used for load detection in combination with TVDAC_SENSE_MASK
3900 */
3901# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3902# define TV_TEST_MODE_MASK (7 << 0)
3903
f0f59a00 3904#define TV_DAC _MMIO(0x68004)
b8ed2a4f 3905# define TV_DAC_SAVE 0x00ffff00
646b4269 3906/*
585fb111
JB
3907 * Reports that DAC state change logic has reported change (RO).
3908 *
3909 * This gets cleared when TV_DAC_STATE_EN is cleared
3910*/
3911# define TVDAC_STATE_CHG (1 << 31)
3912# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3913/* Reports that DAC A voltage is above the detect threshold */
585fb111 3914# define TVDAC_A_SENSE (1 << 30)
646b4269 3915/* Reports that DAC B voltage is above the detect threshold */
585fb111 3916# define TVDAC_B_SENSE (1 << 29)
646b4269 3917/* Reports that DAC C voltage is above the detect threshold */
585fb111 3918# define TVDAC_C_SENSE (1 << 28)
646b4269 3919/*
585fb111
JB
3920 * Enables DAC state detection logic, for load-based TV detection.
3921 *
3922 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3923 * to off, for load detection to work.
3924 */
3925# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3926/* Sets the DAC A sense value to high */
585fb111 3927# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3928/* Sets the DAC B sense value to high */
585fb111 3929# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3930/* Sets the DAC C sense value to high */
585fb111 3931# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3932/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3933# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3934/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3935# define ENC_TVDAC_SLEW_FAST (1 << 6)
3936# define DAC_A_1_3_V (0 << 4)
3937# define DAC_A_1_1_V (1 << 4)
3938# define DAC_A_0_7_V (2 << 4)
cb66c692 3939# define DAC_A_MASK (3 << 4)
585fb111
JB
3940# define DAC_B_1_3_V (0 << 2)
3941# define DAC_B_1_1_V (1 << 2)
3942# define DAC_B_0_7_V (2 << 2)
cb66c692 3943# define DAC_B_MASK (3 << 2)
585fb111
JB
3944# define DAC_C_1_3_V (0 << 0)
3945# define DAC_C_1_1_V (1 << 0)
3946# define DAC_C_0_7_V (2 << 0)
cb66c692 3947# define DAC_C_MASK (3 << 0)
585fb111 3948
646b4269 3949/*
585fb111
JB
3950 * CSC coefficients are stored in a floating point format with 9 bits of
3951 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3952 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3953 * -1 (0x3) being the only legal negative value.
3954 */
f0f59a00 3955#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
3956# define TV_RY_MASK 0x07ff0000
3957# define TV_RY_SHIFT 16
3958# define TV_GY_MASK 0x00000fff
3959# define TV_GY_SHIFT 0
3960
f0f59a00 3961#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
3962# define TV_BY_MASK 0x07ff0000
3963# define TV_BY_SHIFT 16
646b4269 3964/*
585fb111
JB
3965 * Y attenuation for component video.
3966 *
3967 * Stored in 1.9 fixed point.
3968 */
3969# define TV_AY_MASK 0x000003ff
3970# define TV_AY_SHIFT 0
3971
f0f59a00 3972#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
3973# define TV_RU_MASK 0x07ff0000
3974# define TV_RU_SHIFT 16
3975# define TV_GU_MASK 0x000007ff
3976# define TV_GU_SHIFT 0
3977
f0f59a00 3978#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
3979# define TV_BU_MASK 0x07ff0000
3980# define TV_BU_SHIFT 16
646b4269 3981/*
585fb111
JB
3982 * U attenuation for component video.
3983 *
3984 * Stored in 1.9 fixed point.
3985 */
3986# define TV_AU_MASK 0x000003ff
3987# define TV_AU_SHIFT 0
3988
f0f59a00 3989#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
3990# define TV_RV_MASK 0x0fff0000
3991# define TV_RV_SHIFT 16
3992# define TV_GV_MASK 0x000007ff
3993# define TV_GV_SHIFT 0
3994
f0f59a00 3995#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
3996# define TV_BV_MASK 0x07ff0000
3997# define TV_BV_SHIFT 16
646b4269 3998/*
585fb111
JB
3999 * V attenuation for component video.
4000 *
4001 * Stored in 1.9 fixed point.
4002 */
4003# define TV_AV_MASK 0x000007ff
4004# define TV_AV_SHIFT 0
4005
f0f59a00 4006#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4007/* 2s-complement brightness adjustment */
585fb111
JB
4008# define TV_BRIGHTNESS_MASK 0xff000000
4009# define TV_BRIGHTNESS_SHIFT 24
646b4269 4010/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4011# define TV_CONTRAST_MASK 0x00ff0000
4012# define TV_CONTRAST_SHIFT 16
646b4269 4013/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4014# define TV_SATURATION_MASK 0x0000ff00
4015# define TV_SATURATION_SHIFT 8
646b4269 4016/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4017# define TV_HUE_MASK 0x000000ff
4018# define TV_HUE_SHIFT 0
4019
f0f59a00 4020#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4021/* Controls the DAC level for black */
585fb111
JB
4022# define TV_BLACK_LEVEL_MASK 0x01ff0000
4023# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4024/* Controls the DAC level for blanking */
585fb111
JB
4025# define TV_BLANK_LEVEL_MASK 0x000001ff
4026# define TV_BLANK_LEVEL_SHIFT 0
4027
f0f59a00 4028#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4029/* Number of pixels in the hsync. */
585fb111
JB
4030# define TV_HSYNC_END_MASK 0x1fff0000
4031# define TV_HSYNC_END_SHIFT 16
646b4269 4032/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4033# define TV_HTOTAL_MASK 0x00001fff
4034# define TV_HTOTAL_SHIFT 0
4035
f0f59a00 4036#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4037/* Enables the colorburst (needed for non-component color) */
585fb111 4038# define TV_BURST_ENA (1 << 31)
646b4269 4039/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4040# define TV_HBURST_START_SHIFT 16
4041# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4042/* Length of the colorburst */
585fb111
JB
4043# define TV_HBURST_LEN_SHIFT 0
4044# define TV_HBURST_LEN_MASK 0x0001fff
4045
f0f59a00 4046#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4047/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4048# define TV_HBLANK_END_SHIFT 16
4049# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4050/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4051# define TV_HBLANK_START_SHIFT 0
4052# define TV_HBLANK_START_MASK 0x0001fff
4053
f0f59a00 4054#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4055/* XXX */
585fb111
JB
4056# define TV_NBR_END_SHIFT 16
4057# define TV_NBR_END_MASK 0x07ff0000
646b4269 4058/* XXX */
585fb111
JB
4059# define TV_VI_END_F1_SHIFT 8
4060# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4061/* XXX */
585fb111
JB
4062# define TV_VI_END_F2_SHIFT 0
4063# define TV_VI_END_F2_MASK 0x0000003f
4064
f0f59a00 4065#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4066/* Length of vsync, in half lines */
585fb111
JB
4067# define TV_VSYNC_LEN_MASK 0x07ff0000
4068# define TV_VSYNC_LEN_SHIFT 16
646b4269 4069/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4070 * number of half lines.
4071 */
4072# define TV_VSYNC_START_F1_MASK 0x00007f00
4073# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4074/*
585fb111
JB
4075 * Offset of the start of vsync in field 2, measured in one less than the
4076 * number of half lines.
4077 */
4078# define TV_VSYNC_START_F2_MASK 0x0000007f
4079# define TV_VSYNC_START_F2_SHIFT 0
4080
f0f59a00 4081#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4082/* Enables generation of the equalization signal */
585fb111 4083# define TV_EQUAL_ENA (1 << 31)
646b4269 4084/* Length of vsync, in half lines */
585fb111
JB
4085# define TV_VEQ_LEN_MASK 0x007f0000
4086# define TV_VEQ_LEN_SHIFT 16
646b4269 4087/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4088 * the number of half lines.
4089 */
4090# define TV_VEQ_START_F1_MASK 0x0007f00
4091# define TV_VEQ_START_F1_SHIFT 8
646b4269 4092/*
585fb111
JB
4093 * Offset of the start of equalization in field 2, measured in one less than
4094 * the number of half lines.
4095 */
4096# define TV_VEQ_START_F2_MASK 0x000007f
4097# define TV_VEQ_START_F2_SHIFT 0
4098
f0f59a00 4099#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4100/*
585fb111
JB
4101 * Offset to start of vertical colorburst, measured in one less than the
4102 * number of lines from vertical start.
4103 */
4104# define TV_VBURST_START_F1_MASK 0x003f0000
4105# define TV_VBURST_START_F1_SHIFT 16
646b4269 4106/*
585fb111
JB
4107 * Offset to the end of vertical colorburst, measured in one less than the
4108 * number of lines from the start of NBR.
4109 */
4110# define TV_VBURST_END_F1_MASK 0x000000ff
4111# define TV_VBURST_END_F1_SHIFT 0
4112
f0f59a00 4113#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4114/*
585fb111
JB
4115 * Offset to start of vertical colorburst, measured in one less than the
4116 * number of lines from vertical start.
4117 */
4118# define TV_VBURST_START_F2_MASK 0x003f0000
4119# define TV_VBURST_START_F2_SHIFT 16
646b4269 4120/*
585fb111
JB
4121 * Offset to the end of vertical colorburst, measured in one less than the
4122 * number of lines from the start of NBR.
4123 */
4124# define TV_VBURST_END_F2_MASK 0x000000ff
4125# define TV_VBURST_END_F2_SHIFT 0
4126
f0f59a00 4127#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4128/*
585fb111
JB
4129 * Offset to start of vertical colorburst, measured in one less than the
4130 * number of lines from vertical start.
4131 */
4132# define TV_VBURST_START_F3_MASK 0x003f0000
4133# define TV_VBURST_START_F3_SHIFT 16
646b4269 4134/*
585fb111
JB
4135 * Offset to the end of vertical colorburst, measured in one less than the
4136 * number of lines from the start of NBR.
4137 */
4138# define TV_VBURST_END_F3_MASK 0x000000ff
4139# define TV_VBURST_END_F3_SHIFT 0
4140
f0f59a00 4141#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4142/*
585fb111
JB
4143 * Offset to start of vertical colorburst, measured in one less than the
4144 * number of lines from vertical start.
4145 */
4146# define TV_VBURST_START_F4_MASK 0x003f0000
4147# define TV_VBURST_START_F4_SHIFT 16
646b4269 4148/*
585fb111
JB
4149 * Offset to the end of vertical colorburst, measured in one less than the
4150 * number of lines from the start of NBR.
4151 */
4152# define TV_VBURST_END_F4_MASK 0x000000ff
4153# define TV_VBURST_END_F4_SHIFT 0
4154
f0f59a00 4155#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4156/* Turns on the first subcarrier phase generation DDA */
585fb111 4157# define TV_SC_DDA1_EN (1 << 31)
646b4269 4158/* Turns on the first subcarrier phase generation DDA */
585fb111 4159# define TV_SC_DDA2_EN (1 << 30)
646b4269 4160/* Turns on the first subcarrier phase generation DDA */
585fb111 4161# define TV_SC_DDA3_EN (1 << 29)
646b4269 4162/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4163# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4164/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4165# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4166/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4167# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4168/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4169# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4170/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4171# define TV_BURST_LEVEL_MASK 0x00ff0000
4172# define TV_BURST_LEVEL_SHIFT 16
646b4269 4173/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4174# define TV_SCDDA1_INC_MASK 0x00000fff
4175# define TV_SCDDA1_INC_SHIFT 0
4176
f0f59a00 4177#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4178/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4179# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4180# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4181/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4182# define TV_SCDDA2_INC_MASK 0x00007fff
4183# define TV_SCDDA2_INC_SHIFT 0
4184
f0f59a00 4185#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4186/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4187# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4188# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4189/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4190# define TV_SCDDA3_INC_MASK 0x00007fff
4191# define TV_SCDDA3_INC_SHIFT 0
4192
f0f59a00 4193#define TV_WIN_POS _MMIO(0x68070)
646b4269 4194/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4195# define TV_XPOS_MASK 0x1fff0000
4196# define TV_XPOS_SHIFT 16
646b4269 4197/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4198# define TV_YPOS_MASK 0x00000fff
4199# define TV_YPOS_SHIFT 0
4200
f0f59a00 4201#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4202/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4203# define TV_XSIZE_MASK 0x1fff0000
4204# define TV_XSIZE_SHIFT 16
646b4269 4205/*
585fb111
JB
4206 * Vertical size of the display window, measured in pixels.
4207 *
4208 * Must be even for interlaced modes.
4209 */
4210# define TV_YSIZE_MASK 0x00000fff
4211# define TV_YSIZE_SHIFT 0
4212
f0f59a00 4213#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4214/*
585fb111
JB
4215 * Enables automatic scaling calculation.
4216 *
4217 * If set, the rest of the registers are ignored, and the calculated values can
4218 * be read back from the register.
4219 */
4220# define TV_AUTO_SCALE (1 << 31)
646b4269 4221/*
585fb111
JB
4222 * Disables the vertical filter.
4223 *
4224 * This is required on modes more than 1024 pixels wide */
4225# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4226/* Enables adaptive vertical filtering */
585fb111
JB
4227# define TV_VADAPT (1 << 28)
4228# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4229/* Selects the least adaptive vertical filtering mode */
585fb111 4230# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4231/* Selects the moderately adaptive vertical filtering mode */
585fb111 4232# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4233/* Selects the most adaptive vertical filtering mode */
585fb111 4234# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4235/*
585fb111
JB
4236 * Sets the horizontal scaling factor.
4237 *
4238 * This should be the fractional part of the horizontal scaling factor divided
4239 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4240 *
4241 * (src width - 1) / ((oversample * dest width) - 1)
4242 */
4243# define TV_HSCALE_FRAC_MASK 0x00003fff
4244# define TV_HSCALE_FRAC_SHIFT 0
4245
f0f59a00 4246#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4247/*
585fb111
JB
4248 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4249 *
4250 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4251 */
4252# define TV_VSCALE_INT_MASK 0x00038000
4253# define TV_VSCALE_INT_SHIFT 15
646b4269 4254/*
585fb111
JB
4255 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4256 *
4257 * \sa TV_VSCALE_INT_MASK
4258 */
4259# define TV_VSCALE_FRAC_MASK 0x00007fff
4260# define TV_VSCALE_FRAC_SHIFT 0
4261
f0f59a00 4262#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4263/*
585fb111
JB
4264 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4265 *
4266 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4267 *
4268 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4269 */
4270# define TV_VSCALE_IP_INT_MASK 0x00038000
4271# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4272/*
585fb111
JB
4273 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4274 *
4275 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4276 *
4277 * \sa TV_VSCALE_IP_INT_MASK
4278 */
4279# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4280# define TV_VSCALE_IP_FRAC_SHIFT 0
4281
f0f59a00 4282#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4283# define TV_CC_ENABLE (1 << 31)
646b4269 4284/*
585fb111
JB
4285 * Specifies which field to send the CC data in.
4286 *
4287 * CC data is usually sent in field 0.
4288 */
4289# define TV_CC_FID_MASK (1 << 27)
4290# define TV_CC_FID_SHIFT 27
646b4269 4291/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4292# define TV_CC_HOFF_MASK 0x03ff0000
4293# define TV_CC_HOFF_SHIFT 16
646b4269 4294/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4295# define TV_CC_LINE_MASK 0x0000003f
4296# define TV_CC_LINE_SHIFT 0
4297
f0f59a00 4298#define TV_CC_DATA _MMIO(0x68094)
585fb111 4299# define TV_CC_RDY (1 << 31)
646b4269 4300/* Second word of CC data to be transmitted. */
585fb111
JB
4301# define TV_CC_DATA_2_MASK 0x007f0000
4302# define TV_CC_DATA_2_SHIFT 16
646b4269 4303/* First word of CC data to be transmitted. */
585fb111
JB
4304# define TV_CC_DATA_1_MASK 0x0000007f
4305# define TV_CC_DATA_1_SHIFT 0
4306
f0f59a00
VS
4307#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4308#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4309#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4310#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4311
040d87f1 4312/* Display Port */
f0f59a00
VS
4313#define DP_A _MMIO(0x64000) /* eDP */
4314#define DP_B _MMIO(0x64100)
4315#define DP_C _MMIO(0x64200)
4316#define DP_D _MMIO(0x64300)
040d87f1 4317
f0f59a00
VS
4318#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4319#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4320#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4321
040d87f1
KP
4322#define DP_PORT_EN (1 << 31)
4323#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4324#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4325#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4326#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4327
040d87f1
KP
4328/* Link training mode - select a suitable mode for each stage */
4329#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4330#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4331#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4332#define DP_LINK_TRAIN_OFF (3 << 28)
4333#define DP_LINK_TRAIN_MASK (3 << 28)
4334#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4335#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4336#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4337
8db9d77b
ZW
4338/* CPT Link training mode */
4339#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4340#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4341#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4342#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4343#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4344#define DP_LINK_TRAIN_SHIFT_CPT 8
4345
040d87f1
KP
4346/* Signal voltages. These are mostly controlled by the other end */
4347#define DP_VOLTAGE_0_4 (0 << 25)
4348#define DP_VOLTAGE_0_6 (1 << 25)
4349#define DP_VOLTAGE_0_8 (2 << 25)
4350#define DP_VOLTAGE_1_2 (3 << 25)
4351#define DP_VOLTAGE_MASK (7 << 25)
4352#define DP_VOLTAGE_SHIFT 25
4353
4354/* Signal pre-emphasis levels, like voltages, the other end tells us what
4355 * they want
4356 */
4357#define DP_PRE_EMPHASIS_0 (0 << 22)
4358#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4359#define DP_PRE_EMPHASIS_6 (2 << 22)
4360#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4361#define DP_PRE_EMPHASIS_MASK (7 << 22)
4362#define DP_PRE_EMPHASIS_SHIFT 22
4363
4364/* How many wires to use. I guess 3 was too hard */
17aa6be9 4365#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4366#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4367#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4368
4369/* Mystic DPCD version 1.1 special mode */
4370#define DP_ENHANCED_FRAMING (1 << 18)
4371
32f9d658
ZW
4372/* eDP */
4373#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 4374#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
4375#define DP_PLL_FREQ_MASK (3 << 16)
4376
646b4269 4377/* locked once port is enabled */
040d87f1
KP
4378#define DP_PORT_REVERSAL (1 << 15)
4379
32f9d658
ZW
4380/* eDP */
4381#define DP_PLL_ENABLE (1 << 14)
4382
646b4269 4383/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4384#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4385
4386#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4387#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4388
646b4269 4389/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4390#define DP_COLOR_RANGE_16_235 (1 << 8)
4391
646b4269 4392/* Turn on the audio link */
040d87f1
KP
4393#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4394
646b4269 4395/* vs and hs sync polarity */
040d87f1
KP
4396#define DP_SYNC_VS_HIGH (1 << 4)
4397#define DP_SYNC_HS_HIGH (1 << 3)
4398
646b4269 4399/* A fantasy */
040d87f1
KP
4400#define DP_DETECTED (1 << 2)
4401
646b4269 4402/* The aux channel provides a way to talk to the
040d87f1
KP
4403 * signal sink for DDC etc. Max packet size supported
4404 * is 20 bytes in each direction, hence the 5 fixed
4405 * data registers
4406 */
da00bdcf
VS
4407#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4408#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4409#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4410#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4411#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4412#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4413
4414#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4415#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4416#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4417#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4418#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4419#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4420
4421#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4422#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4423#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4424#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4425#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4426#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4427
4428#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4429#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4430#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4431#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4432#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4433#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 4434
f0f59a00
VS
4435#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4436#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
4437
4438#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4439#define DP_AUX_CH_CTL_DONE (1 << 30)
4440#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4441#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4442#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4443#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4444#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4445#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4446#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4447#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4448#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4449#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4450#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4451#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4452#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4453#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4454#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4455#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4456#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4457#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4458#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4459#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4460#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4461#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 4462#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 4463#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4464#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4465
4466/*
4467 * Computing GMCH M and N values for the Display Port link
4468 *
4469 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4470 *
4471 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4472 *
4473 * The GMCH value is used internally
4474 *
4475 * bytes_per_pixel is the number of bytes coming out of the plane,
4476 * which is after the LUTs, so we want the bytes for our color format.
4477 * For our current usage, this is always 3, one byte for R, G and B.
4478 */
e3b95f1e
DV
4479#define _PIPEA_DATA_M_G4X 0x70050
4480#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4481
4482/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4483#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4484#define TU_SIZE_SHIFT 25
a65851af 4485#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4486
a65851af
VS
4487#define DATA_LINK_M_N_MASK (0xffffff)
4488#define DATA_LINK_N_MAX (0x800000)
040d87f1 4489
e3b95f1e
DV
4490#define _PIPEA_DATA_N_G4X 0x70054
4491#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4492#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4493
4494/*
4495 * Computing Link M and N values for the Display Port link
4496 *
4497 * Link M / N = pixel_clock / ls_clk
4498 *
4499 * (the DP spec calls pixel_clock the 'strm_clk')
4500 *
4501 * The Link value is transmitted in the Main Stream
4502 * Attributes and VB-ID.
4503 */
4504
e3b95f1e
DV
4505#define _PIPEA_LINK_M_G4X 0x70060
4506#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4507#define PIPEA_DP_LINK_M_MASK (0xffffff)
4508
e3b95f1e
DV
4509#define _PIPEA_LINK_N_G4X 0x70064
4510#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4511#define PIPEA_DP_LINK_N_MASK (0xffffff)
4512
f0f59a00
VS
4513#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4514#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4515#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4516#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4517
585fb111
JB
4518/* Display & cursor control */
4519
4520/* Pipe A */
a57c774a 4521#define _PIPEADSL 0x70000
837ba00f
PZ
4522#define DSL_LINEMASK_GEN2 0x00000fff
4523#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4524#define _PIPEACONF 0x70008
5eddb70b
CW
4525#define PIPECONF_ENABLE (1<<31)
4526#define PIPECONF_DISABLE 0
4527#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4528#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4529#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4530#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4531#define PIPECONF_SINGLE_WIDE 0
4532#define PIPECONF_PIPE_UNLOCKED 0
4533#define PIPECONF_PIPE_LOCKED (1<<25)
4534#define PIPECONF_PALETTE 0
4535#define PIPECONF_GAMMA (1<<24)
585fb111 4536#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4537#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4538#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4539/* Note that pre-gen3 does not support interlaced display directly. Panel
4540 * fitting must be disabled on pre-ilk for interlaced. */
4541#define PIPECONF_PROGRESSIVE (0 << 21)
4542#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4543#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4544#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4545#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4546/* Ironlake and later have a complete new set of values for interlaced. PFIT
4547 * means panel fitter required, PF means progressive fetch, DBL means power
4548 * saving pixel doubling. */
4549#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4550#define PIPECONF_INTERLACED_ILK (3 << 21)
4551#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4552#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4553#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4554#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4555#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4556#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4557#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4558#define PIPECONF_BPC_MASK (0x7 << 5)
4559#define PIPECONF_8BPC (0<<5)
4560#define PIPECONF_10BPC (1<<5)
4561#define PIPECONF_6BPC (2<<5)
4562#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4563#define PIPECONF_DITHER_EN (1<<4)
4564#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4565#define PIPECONF_DITHER_TYPE_SP (0<<2)
4566#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4567#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4568#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4569#define _PIPEASTAT 0x70024
585fb111 4570#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4571#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4572#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4573#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4574#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4575#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4576#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4577#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4578#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4579#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4580#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4581#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4582#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4583#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4584#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4585#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4586#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4587#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4588#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4589#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4590#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4591#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4592#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4593#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4594#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4595#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4596#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4597#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4598#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4599#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4600#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4601#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4602#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4603#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4604#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4605#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4606#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4607#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4608#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4609#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4610#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4611#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4612#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4613#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4614#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4615#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4616
755e9019
ID
4617#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4618#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4619
84fd4f4e
RB
4620#define PIPE_A_OFFSET 0x70000
4621#define PIPE_B_OFFSET 0x71000
4622#define PIPE_C_OFFSET 0x72000
4623#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4624/*
4625 * There's actually no pipe EDP. Some pipe registers have
4626 * simply shifted from the pipe to the transcoder, while
4627 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4628 * to access such registers in transcoder EDP.
4629 */
4630#define PIPE_EDP_OFFSET 0x7f000
4631
f0f59a00 4632#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
4633 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4634 dev_priv->info.display_mmio_offset)
a57c774a 4635
f0f59a00
VS
4636#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4637#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4638#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4639#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4640#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 4641
756f85cf
PZ
4642#define _PIPE_MISC_A 0x70030
4643#define _PIPE_MISC_B 0x71030
4644#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4645#define PIPEMISC_DITHER_8_BPC (0<<5)
4646#define PIPEMISC_DITHER_10_BPC (1<<5)
4647#define PIPEMISC_DITHER_6_BPC (2<<5)
4648#define PIPEMISC_DITHER_12_BPC (3<<5)
4649#define PIPEMISC_DITHER_ENABLE (1<<4)
4650#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4651#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 4652#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4653
f0f59a00 4654#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 4655#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4656#define PIPEB_HLINE_INT_EN (1<<28)
4657#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4658#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4659#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4660#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4661#define PIPE_PSR_INT_EN (1<<22)
7983117f 4662#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4663#define PIPEA_HLINE_INT_EN (1<<20)
4664#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4665#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4666#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4667#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4668#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4669#define PIPEC_HLINE_INT_EN (1<<12)
4670#define PIPEC_VBLANK_INT_EN (1<<11)
4671#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4672#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4673#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4674
f0f59a00 4675#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
4676#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4677#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4678#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4679#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4680#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4681#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4682#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4683#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4684#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4685#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4686#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4687#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4688#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4689#define DPINVGTT_EN_MASK_CHV 0xfff0000
4690#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4691#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4692#define PLANEC_INVALID_GTT_STATUS (1<<9)
4693#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4694#define CURSORB_INVALID_GTT_STATUS (1<<7)
4695#define CURSORA_INVALID_GTT_STATUS (1<<6)
4696#define SPRITED_INVALID_GTT_STATUS (1<<5)
4697#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4698#define PLANEB_INVALID_GTT_STATUS (1<<3)
4699#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4700#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4701#define PLANEA_INVALID_GTT_STATUS (1<<0)
4702#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4703#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4704
f0f59a00 4705#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4706#define DSPARB_CSTART_MASK (0x7f << 7)
4707#define DSPARB_CSTART_SHIFT 7
4708#define DSPARB_BSTART_MASK (0x7f)
4709#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4710#define DSPARB_BEND_SHIFT 9 /* on 855 */
4711#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4712#define DSPARB_SPRITEA_SHIFT_VLV 0
4713#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4714#define DSPARB_SPRITEB_SHIFT_VLV 8
4715#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4716#define DSPARB_SPRITEC_SHIFT_VLV 16
4717#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4718#define DSPARB_SPRITED_SHIFT_VLV 24
4719#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 4720#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4721#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4722#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4723#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4724#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4725#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4726#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4727#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4728#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4729#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4730#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4731#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4732#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 4733#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4734#define DSPARB_SPRITEE_SHIFT_VLV 0
4735#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4736#define DSPARB_SPRITEF_SHIFT_VLV 8
4737#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4738
0a560674 4739/* pnv/gen4/g4x/vlv/chv */
f0f59a00 4740#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4741#define DSPFW_SR_SHIFT 23
4742#define DSPFW_SR_MASK (0x1ff<<23)
4743#define DSPFW_CURSORB_SHIFT 16
4744#define DSPFW_CURSORB_MASK (0x3f<<16)
4745#define DSPFW_PLANEB_SHIFT 8
4746#define DSPFW_PLANEB_MASK (0x7f<<8)
4747#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4748#define DSPFW_PLANEA_SHIFT 0
4749#define DSPFW_PLANEA_MASK (0x7f<<0)
4750#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 4751#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4752#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4753#define DSPFW_FBC_SR_SHIFT 28
4754#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4755#define DSPFW_FBC_HPLL_SR_SHIFT 24
4756#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4757#define DSPFW_SPRITEB_SHIFT (16)
4758#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4759#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4760#define DSPFW_CURSORA_SHIFT 8
4761#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4762#define DSPFW_PLANEC_OLD_SHIFT 0
4763#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4764#define DSPFW_SPRITEA_SHIFT 0
4765#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4766#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 4767#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4768#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4769#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4770#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4771#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4772#define DSPFW_HPLL_CURSOR_SHIFT 16
4773#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4774#define DSPFW_HPLL_SR_SHIFT 0
4775#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4776
4777/* vlv/chv */
f0f59a00 4778#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
4779#define DSPFW_SPRITEB_WM1_SHIFT 16
4780#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4781#define DSPFW_CURSORA_WM1_SHIFT 8
4782#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4783#define DSPFW_SPRITEA_WM1_SHIFT 0
4784#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 4785#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
4786#define DSPFW_PLANEB_WM1_SHIFT 24
4787#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4788#define DSPFW_PLANEA_WM1_SHIFT 16
4789#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4790#define DSPFW_CURSORB_WM1_SHIFT 8
4791#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4792#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4793#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 4794#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
4795#define DSPFW_SR_WM1_SHIFT 0
4796#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
4797#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4798#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
4799#define DSPFW_SPRITED_WM1_SHIFT 24
4800#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4801#define DSPFW_SPRITED_SHIFT 16
15665979 4802#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4803#define DSPFW_SPRITEC_WM1_SHIFT 8
4804#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4805#define DSPFW_SPRITEC_SHIFT 0
15665979 4806#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 4807#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
4808#define DSPFW_SPRITEF_WM1_SHIFT 24
4809#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4810#define DSPFW_SPRITEF_SHIFT 16
15665979 4811#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4812#define DSPFW_SPRITEE_WM1_SHIFT 8
4813#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4814#define DSPFW_SPRITEE_SHIFT 0
15665979 4815#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 4816#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
4817#define DSPFW_PLANEC_WM1_SHIFT 24
4818#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4819#define DSPFW_PLANEC_SHIFT 16
15665979 4820#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4821#define DSPFW_CURSORC_WM1_SHIFT 8
4822#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4823#define DSPFW_CURSORC_SHIFT 0
4824#define DSPFW_CURSORC_MASK (0x3f<<0)
4825
4826/* vlv/chv high order bits */
f0f59a00 4827#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 4828#define DSPFW_SR_HI_SHIFT 24
ae80152d 4829#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4830#define DSPFW_SPRITEF_HI_SHIFT 23
4831#define DSPFW_SPRITEF_HI_MASK (1<<23)
4832#define DSPFW_SPRITEE_HI_SHIFT 22
4833#define DSPFW_SPRITEE_HI_MASK (1<<22)
4834#define DSPFW_PLANEC_HI_SHIFT 21
4835#define DSPFW_PLANEC_HI_MASK (1<<21)
4836#define DSPFW_SPRITED_HI_SHIFT 20
4837#define DSPFW_SPRITED_HI_MASK (1<<20)
4838#define DSPFW_SPRITEC_HI_SHIFT 16
4839#define DSPFW_SPRITEC_HI_MASK (1<<16)
4840#define DSPFW_PLANEB_HI_SHIFT 12
4841#define DSPFW_PLANEB_HI_MASK (1<<12)
4842#define DSPFW_SPRITEB_HI_SHIFT 8
4843#define DSPFW_SPRITEB_HI_MASK (1<<8)
4844#define DSPFW_SPRITEA_HI_SHIFT 4
4845#define DSPFW_SPRITEA_HI_MASK (1<<4)
4846#define DSPFW_PLANEA_HI_SHIFT 0
4847#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 4848#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 4849#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4850#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4851#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4852#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4853#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4854#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4855#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4856#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4857#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4858#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4859#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4860#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4861#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4862#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4863#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4864#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4865#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4866#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4867#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4868#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4869
12a3c055 4870/* drain latency register values*/
f0f59a00 4871#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4872#define DDL_CURSOR_SHIFT 24
01e184cc 4873#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4874#define DDL_PLANE_SHIFT 0
341c526f
VS
4875#define DDL_PRECISION_HIGH (1<<7)
4876#define DDL_PRECISION_LOW (0<<7)
0948c265 4877#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4878
f0f59a00 4879#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 4880#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 4881#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 4882
c231775c
VS
4883#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4884#define CBR_DPLLBMD_PIPE_C (1<<29)
4885#define CBR_DPLLBMD_PIPE_B (1<<18)
4886
7662c8bd 4887/* FIFO watermark sizes etc */
0e442c60 4888#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4889#define I915_FIFO_LINE_SIZE 64
4890#define I830_FIFO_LINE_SIZE 32
0e442c60 4891
ceb04246 4892#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4893#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4894#define I965_FIFO_SIZE 512
4895#define I945_FIFO_SIZE 127
7662c8bd 4896#define I915_FIFO_SIZE 95
dff33cfc 4897#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4898#define I830_FIFO_SIZE 95
0e442c60 4899
ceb04246 4900#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4901#define G4X_MAX_WM 0x3f
7662c8bd
SL
4902#define I915_MAX_WM 0x3f
4903
f2b115e6
AJ
4904#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4905#define PINEVIEW_FIFO_LINE_SIZE 64
4906#define PINEVIEW_MAX_WM 0x1ff
4907#define PINEVIEW_DFT_WM 0x3f
4908#define PINEVIEW_DFT_HPLLOFF_WM 0
4909#define PINEVIEW_GUARD_WM 10
4910#define PINEVIEW_CURSOR_FIFO 64
4911#define PINEVIEW_CURSOR_MAX_WM 0x3f
4912#define PINEVIEW_CURSOR_DFT_WM 0
4913#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4914
ceb04246 4915#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4916#define I965_CURSOR_FIFO 64
4917#define I965_CURSOR_MAX_WM 32
4918#define I965_CURSOR_DFT_WM 8
7f8a8569 4919
fae1267d 4920/* Watermark register definitions for SKL */
086f8e84
VS
4921#define _CUR_WM_A_0 0x70140
4922#define _CUR_WM_B_0 0x71140
4923#define _PLANE_WM_1_A_0 0x70240
4924#define _PLANE_WM_1_B_0 0x71240
4925#define _PLANE_WM_2_A_0 0x70340
4926#define _PLANE_WM_2_B_0 0x71340
4927#define _PLANE_WM_TRANS_1_A_0 0x70268
4928#define _PLANE_WM_TRANS_1_B_0 0x71268
4929#define _PLANE_WM_TRANS_2_A_0 0x70368
4930#define _PLANE_WM_TRANS_2_B_0 0x71368
4931#define _CUR_WM_TRANS_A_0 0x70168
4932#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
4933#define PLANE_WM_EN (1 << 31)
4934#define PLANE_WM_LINES_SHIFT 14
4935#define PLANE_WM_LINES_MASK 0x1f
4936#define PLANE_WM_BLOCKS_MASK 0x3ff
4937
086f8e84 4938#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
4939#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4940#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 4941
086f8e84
VS
4942#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4943#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
4944#define _PLANE_WM_BASE(pipe, plane) \
4945 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4946#define PLANE_WM(pipe, plane, level) \
f0f59a00 4947 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 4948#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 4949 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 4950#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 4951 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 4952#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 4953 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 4954
7f8a8569 4955/* define the Watermark register on Ironlake */
f0f59a00 4956#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 4957#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4958#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4959#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4960#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4961#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 4962
f0f59a00
VS
4963#define WM0_PIPEB_ILK _MMIO(0x45104)
4964#define WM0_PIPEC_IVB _MMIO(0x45200)
4965#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
4966#define WM1_LP_SR_EN (1<<31)
4967#define WM1_LP_LATENCY_SHIFT 24
4968#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4969#define WM1_LP_FBC_MASK (0xf<<20)
4970#define WM1_LP_FBC_SHIFT 20
416f4727 4971#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4972#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4973#define WM1_LP_SR_SHIFT 8
1996d624 4974#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 4975#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 4976#define WM2_LP_EN (1<<31)
f0f59a00 4977#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 4978#define WM3_LP_EN (1<<31)
f0f59a00
VS
4979#define WM1S_LP_ILK _MMIO(0x45120)
4980#define WM2S_LP_IVB _MMIO(0x45124)
4981#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 4982#define WM1S_LP_EN (1<<31)
7f8a8569 4983
cca32e9a
PZ
4984#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4985 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4986 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4987
7f8a8569 4988/* Memory latency timer register */
f0f59a00 4989#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
4990#define MLTR_WM1_SHIFT 0
4991#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4992/* the unit of memory self-refresh latency time is 0.5us */
4993#define ILK_SRLT_MASK 0x3f
4994
1398261a
YL
4995
4996/* the address where we get all kinds of latency value */
f0f59a00 4997#define SSKPD _MMIO(0x5d10)
1398261a
YL
4998#define SSKPD_WM_MASK 0x3f
4999#define SSKPD_WM0_SHIFT 0
5000#define SSKPD_WM1_SHIFT 8
5001#define SSKPD_WM2_SHIFT 16
5002#define SSKPD_WM3_SHIFT 24
5003
585fb111
JB
5004/*
5005 * The two pipe frame counter registers are not synchronized, so
5006 * reading a stable value is somewhat tricky. The following code
5007 * should work:
5008 *
5009 * do {
5010 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5011 * PIPE_FRAME_HIGH_SHIFT;
5012 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5013 * PIPE_FRAME_LOW_SHIFT);
5014 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5015 * PIPE_FRAME_HIGH_SHIFT);
5016 * } while (high1 != high2);
5017 * frame = (high1 << 8) | low1;
5018 */
25a2e2d0 5019#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5020#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5021#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5022#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5023#define PIPE_FRAME_LOW_MASK 0xff000000
5024#define PIPE_FRAME_LOW_SHIFT 24
5025#define PIPE_PIXEL_MASK 0x00ffffff
5026#define PIPE_PIXEL_SHIFT 0
9880b7a5 5027/* GM45+ just has to be different */
fd8f507c
VS
5028#define _PIPEA_FRMCOUNT_G4X 0x70040
5029#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5030#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5031#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5032
5033/* Cursor A & B regs */
5efb3e28 5034#define _CURACNTR 0x70080
14b60391
JB
5035/* Old style CUR*CNTR flags (desktop 8xx) */
5036#define CURSOR_ENABLE 0x80000000
5037#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5038#define CURSOR_STRIDE_SHIFT 28
5039#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5040#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5041#define CURSOR_FORMAT_SHIFT 24
5042#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5043#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5044#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5045#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5046#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5047#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5048/* New style CUR*CNTR flags */
5049#define CURSOR_MODE 0x27
585fb111 5050#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5051#define CURSOR_MODE_128_32B_AX 0x02
5052#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5053#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5054#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5055#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5056#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
5057#define MCURSOR_PIPE_SELECT (1 << 28)
5058#define MCURSOR_PIPE_A 0x00
5059#define MCURSOR_PIPE_B (1 << 28)
585fb111 5060#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5061#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5062#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5063#define _CURABASE 0x70084
5064#define _CURAPOS 0x70088
585fb111
JB
5065#define CURSOR_POS_MASK 0x007FF
5066#define CURSOR_POS_SIGN 0x8000
5067#define CURSOR_X_SHIFT 0
5068#define CURSOR_Y_SHIFT 16
f0f59a00 5069#define CURSIZE _MMIO(0x700a0)
5efb3e28
VS
5070#define _CURBCNTR 0x700c0
5071#define _CURBBASE 0x700c4
5072#define _CURBPOS 0x700c8
585fb111 5073
65a21cd6
JB
5074#define _CURBCNTR_IVB 0x71080
5075#define _CURBBASE_IVB 0x71084
5076#define _CURBPOS_IVB 0x71088
5077
f0f59a00 5078#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5079 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5080 dev_priv->info.display_mmio_offset)
5081
5082#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5083#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5084#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 5085
5efb3e28
VS
5086#define CURSOR_A_OFFSET 0x70080
5087#define CURSOR_B_OFFSET 0x700c0
5088#define CHV_CURSOR_C_OFFSET 0x700e0
5089#define IVB_CURSOR_B_OFFSET 0x71080
5090#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5091
585fb111 5092/* Display A control */
a57c774a 5093#define _DSPACNTR 0x70180
585fb111
JB
5094#define DISPLAY_PLANE_ENABLE (1<<31)
5095#define DISPLAY_PLANE_DISABLE 0
5096#define DISPPLANE_GAMMA_ENABLE (1<<30)
5097#define DISPPLANE_GAMMA_DISABLE 0
5098#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5099#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5100#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5101#define DISPPLANE_BGRA555 (0x3<<26)
5102#define DISPPLANE_BGRX555 (0x4<<26)
5103#define DISPPLANE_BGRX565 (0x5<<26)
5104#define DISPPLANE_BGRX888 (0x6<<26)
5105#define DISPPLANE_BGRA888 (0x7<<26)
5106#define DISPPLANE_RGBX101010 (0x8<<26)
5107#define DISPPLANE_RGBA101010 (0x9<<26)
5108#define DISPPLANE_BGRX101010 (0xa<<26)
5109#define DISPPLANE_RGBX161616 (0xc<<26)
5110#define DISPPLANE_RGBX888 (0xe<<26)
5111#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5112#define DISPPLANE_STEREO_ENABLE (1<<25)
5113#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5114#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5115#define DISPPLANE_SEL_PIPE_SHIFT 24
5116#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 5117#define DISPPLANE_SEL_PIPE_A 0
b24e7179 5118#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5119#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5120#define DISPPLANE_SRC_KEY_DISABLE 0
5121#define DISPPLANE_LINE_DOUBLE (1<<20)
5122#define DISPPLANE_NO_LINE_DOUBLE 0
5123#define DISPPLANE_STEREO_POLARITY_FIRST 0
5124#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5125#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5126#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5127#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5128#define DISPPLANE_TILED (1<<10)
c14b0485 5129#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5130#define _DSPAADDR 0x70184
5131#define _DSPASTRIDE 0x70188
5132#define _DSPAPOS 0x7018C /* reserved */
5133#define _DSPASIZE 0x70190
5134#define _DSPASURF 0x7019C /* 965+ only */
5135#define _DSPATILEOFF 0x701A4 /* 965+ only */
5136#define _DSPAOFFSET 0x701A4 /* HSW */
5137#define _DSPASURFLIVE 0x701AC
5138
f0f59a00
VS
5139#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5140#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5141#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5142#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5143#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5144#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5145#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5146#define DSPLINOFF(plane) DSPADDR(plane)
5147#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5148#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5149
c14b0485
VS
5150/* CHV pipe B blender and primary plane */
5151#define _CHV_BLEND_A 0x60a00
5152#define CHV_BLEND_LEGACY (0<<30)
5153#define CHV_BLEND_ANDROID (1<<30)
5154#define CHV_BLEND_MPO (2<<30)
5155#define CHV_BLEND_MASK (3<<30)
5156#define _CHV_CANVAS_A 0x60a04
5157#define _PRIMPOS_A 0x60a08
5158#define _PRIMSIZE_A 0x60a0c
5159#define _PRIMCNSTALPHA_A 0x60a10
5160#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5161
f0f59a00
VS
5162#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5163#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5164#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5165#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5166#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5167
446f2545
AR
5168/* Display/Sprite base address macros */
5169#define DISP_BASEADDR_MASK (0xfffff000)
5170#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5171#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5172
85fa792b
VS
5173/*
5174 * VBIOS flags
5175 * gen2:
5176 * [00:06] alm,mgm
5177 * [10:16] all
5178 * [30:32] alm,mgm
5179 * gen3+:
5180 * [00:0f] all
5181 * [10:1f] all
5182 * [30:32] all
5183 */
f0f59a00
VS
5184#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5185#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5186#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5187#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5188
5189/* Pipe B */
5c969aa7
DL
5190#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5191#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5192#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5193#define _PIPEBFRAMEHIGH 0x71040
5194#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5195#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5196#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5197
585fb111
JB
5198
5199/* Display B control */
5c969aa7 5200#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5201#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5202#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5203#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5204#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5205#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5206#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5207#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5208#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5209#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5210#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5211#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5212#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5213
b840d907
JB
5214/* Sprite A control */
5215#define _DVSACNTR 0x72180
5216#define DVS_ENABLE (1<<31)
5217#define DVS_GAMMA_ENABLE (1<<30)
5218#define DVS_PIXFORMAT_MASK (3<<25)
5219#define DVS_FORMAT_YUV422 (0<<25)
5220#define DVS_FORMAT_RGBX101010 (1<<25)
5221#define DVS_FORMAT_RGBX888 (2<<25)
5222#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5223#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5224#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5225#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5226#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5227#define DVS_YUV_ORDER_YUYV (0<<16)
5228#define DVS_YUV_ORDER_UYVY (1<<16)
5229#define DVS_YUV_ORDER_YVYU (2<<16)
5230#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5231#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5232#define DVS_DEST_KEY (1<<2)
5233#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5234#define DVS_TILED (1<<10)
5235#define _DVSALINOFF 0x72184
5236#define _DVSASTRIDE 0x72188
5237#define _DVSAPOS 0x7218c
5238#define _DVSASIZE 0x72190
5239#define _DVSAKEYVAL 0x72194
5240#define _DVSAKEYMSK 0x72198
5241#define _DVSASURF 0x7219c
5242#define _DVSAKEYMAXVAL 0x721a0
5243#define _DVSATILEOFF 0x721a4
5244#define _DVSASURFLIVE 0x721ac
5245#define _DVSASCALE 0x72204
5246#define DVS_SCALE_ENABLE (1<<31)
5247#define DVS_FILTER_MASK (3<<29)
5248#define DVS_FILTER_MEDIUM (0<<29)
5249#define DVS_FILTER_ENHANCING (1<<29)
5250#define DVS_FILTER_SOFTENING (2<<29)
5251#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5252#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5253#define _DVSAGAMC 0x72300
5254
5255#define _DVSBCNTR 0x73180
5256#define _DVSBLINOFF 0x73184
5257#define _DVSBSTRIDE 0x73188
5258#define _DVSBPOS 0x7318c
5259#define _DVSBSIZE 0x73190
5260#define _DVSBKEYVAL 0x73194
5261#define _DVSBKEYMSK 0x73198
5262#define _DVSBSURF 0x7319c
5263#define _DVSBKEYMAXVAL 0x731a0
5264#define _DVSBTILEOFF 0x731a4
5265#define _DVSBSURFLIVE 0x731ac
5266#define _DVSBSCALE 0x73204
5267#define _DVSBGAMC 0x73300
5268
f0f59a00
VS
5269#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5270#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5271#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5272#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5273#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5274#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5275#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5276#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5277#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5278#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5279#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5280#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5281
5282#define _SPRA_CTL 0x70280
5283#define SPRITE_ENABLE (1<<31)
5284#define SPRITE_GAMMA_ENABLE (1<<30)
5285#define SPRITE_PIXFORMAT_MASK (7<<25)
5286#define SPRITE_FORMAT_YUV422 (0<<25)
5287#define SPRITE_FORMAT_RGBX101010 (1<<25)
5288#define SPRITE_FORMAT_RGBX888 (2<<25)
5289#define SPRITE_FORMAT_RGBX161616 (3<<25)
5290#define SPRITE_FORMAT_YUV444 (4<<25)
5291#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5292#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5293#define SPRITE_SOURCE_KEY (1<<22)
5294#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5295#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5296#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5297#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5298#define SPRITE_YUV_ORDER_YUYV (0<<16)
5299#define SPRITE_YUV_ORDER_UYVY (1<<16)
5300#define SPRITE_YUV_ORDER_YVYU (2<<16)
5301#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5302#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5303#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5304#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5305#define SPRITE_TILED (1<<10)
5306#define SPRITE_DEST_KEY (1<<2)
5307#define _SPRA_LINOFF 0x70284
5308#define _SPRA_STRIDE 0x70288
5309#define _SPRA_POS 0x7028c
5310#define _SPRA_SIZE 0x70290
5311#define _SPRA_KEYVAL 0x70294
5312#define _SPRA_KEYMSK 0x70298
5313#define _SPRA_SURF 0x7029c
5314#define _SPRA_KEYMAX 0x702a0
5315#define _SPRA_TILEOFF 0x702a4
c54173a8 5316#define _SPRA_OFFSET 0x702a4
32ae46bf 5317#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5318#define _SPRA_SCALE 0x70304
5319#define SPRITE_SCALE_ENABLE (1<<31)
5320#define SPRITE_FILTER_MASK (3<<29)
5321#define SPRITE_FILTER_MEDIUM (0<<29)
5322#define SPRITE_FILTER_ENHANCING (1<<29)
5323#define SPRITE_FILTER_SOFTENING (2<<29)
5324#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5325#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5326#define _SPRA_GAMC 0x70400
5327
5328#define _SPRB_CTL 0x71280
5329#define _SPRB_LINOFF 0x71284
5330#define _SPRB_STRIDE 0x71288
5331#define _SPRB_POS 0x7128c
5332#define _SPRB_SIZE 0x71290
5333#define _SPRB_KEYVAL 0x71294
5334#define _SPRB_KEYMSK 0x71298
5335#define _SPRB_SURF 0x7129c
5336#define _SPRB_KEYMAX 0x712a0
5337#define _SPRB_TILEOFF 0x712a4
c54173a8 5338#define _SPRB_OFFSET 0x712a4
32ae46bf 5339#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5340#define _SPRB_SCALE 0x71304
5341#define _SPRB_GAMC 0x71400
5342
f0f59a00
VS
5343#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5344#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5345#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5346#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5347#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5348#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5349#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5350#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5351#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5352#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5353#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5354#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5355#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5356#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5357
921c3b67 5358#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5359#define SP_ENABLE (1<<31)
4ea67bc7 5360#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5361#define SP_PIXFORMAT_MASK (0xf<<26)
5362#define SP_FORMAT_YUV422 (0<<26)
5363#define SP_FORMAT_BGR565 (5<<26)
5364#define SP_FORMAT_BGRX8888 (6<<26)
5365#define SP_FORMAT_BGRA8888 (7<<26)
5366#define SP_FORMAT_RGBX1010102 (8<<26)
5367#define SP_FORMAT_RGBA1010102 (9<<26)
5368#define SP_FORMAT_RGBX8888 (0xe<<26)
5369#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5370#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5371#define SP_SOURCE_KEY (1<<22)
5372#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5373#define SP_YUV_ORDER_YUYV (0<<16)
5374#define SP_YUV_ORDER_UYVY (1<<16)
5375#define SP_YUV_ORDER_YVYU (2<<16)
5376#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5377#define SP_ROTATE_180 (1<<15)
7f1f3851 5378#define SP_TILED (1<<10)
c14b0485 5379#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5380#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5381#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5382#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5383#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5384#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5385#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5386#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5387#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5388#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5389#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5390#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5391#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5392
5393#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5394#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5395#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5396#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5397#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5398#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5399#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5400#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5401#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5402#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5403#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5404#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 5405
f0f59a00
VS
5406#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5407#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5408#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5409#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5410#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5411#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5412#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5413#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5414#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5415#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5416#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5417#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
7f1f3851 5418
6ca2aeb2
VS
5419/*
5420 * CHV pipe B sprite CSC
5421 *
5422 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5423 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5424 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5425 */
f0f59a00
VS
5426#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5427#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5428#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
6ca2aeb2
VS
5429#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5430#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5431
f0f59a00
VS
5432#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5433#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5434#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5435#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5436#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
6ca2aeb2
VS
5437#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5438#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5439
f0f59a00
VS
5440#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5441#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5442#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
6ca2aeb2
VS
5443#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5444#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5445
f0f59a00
VS
5446#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5447#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5448#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
6ca2aeb2
VS
5449#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5450#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5451
70d21f0e
DL
5452/* Skylake plane registers */
5453
5454#define _PLANE_CTL_1_A 0x70180
5455#define _PLANE_CTL_2_A 0x70280
5456#define _PLANE_CTL_3_A 0x70380
5457#define PLANE_CTL_ENABLE (1 << 31)
5458#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5459#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5460#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5461#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5462#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5463#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5464#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5465#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5466#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5467#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5468#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5469#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5470#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5471#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5472#define PLANE_CTL_ORDER_BGRX (0 << 20)
5473#define PLANE_CTL_ORDER_RGBX (1 << 20)
5474#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5475#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5476#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5477#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5478#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5479#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5480#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5481#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5482#define PLANE_CTL_TILED_MASK (0x7 << 10)
5483#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5484#define PLANE_CTL_TILED_X ( 1 << 10)
5485#define PLANE_CTL_TILED_Y ( 4 << 10)
5486#define PLANE_CTL_TILED_YF ( 5 << 10)
5487#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5488#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5489#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5490#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5491#define PLANE_CTL_ROTATE_MASK 0x3
5492#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5493#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5494#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5495#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5496#define _PLANE_STRIDE_1_A 0x70188
5497#define _PLANE_STRIDE_2_A 0x70288
5498#define _PLANE_STRIDE_3_A 0x70388
5499#define _PLANE_POS_1_A 0x7018c
5500#define _PLANE_POS_2_A 0x7028c
5501#define _PLANE_POS_3_A 0x7038c
5502#define _PLANE_SIZE_1_A 0x70190
5503#define _PLANE_SIZE_2_A 0x70290
5504#define _PLANE_SIZE_3_A 0x70390
5505#define _PLANE_SURF_1_A 0x7019c
5506#define _PLANE_SURF_2_A 0x7029c
5507#define _PLANE_SURF_3_A 0x7039c
5508#define _PLANE_OFFSET_1_A 0x701a4
5509#define _PLANE_OFFSET_2_A 0x702a4
5510#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5511#define _PLANE_KEYVAL_1_A 0x70194
5512#define _PLANE_KEYVAL_2_A 0x70294
5513#define _PLANE_KEYMSK_1_A 0x70198
5514#define _PLANE_KEYMSK_2_A 0x70298
5515#define _PLANE_KEYMAX_1_A 0x701a0
5516#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5517#define _PLANE_BUF_CFG_1_A 0x7027c
5518#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5519#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5520#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5521
5522#define _PLANE_CTL_1_B 0x71180
5523#define _PLANE_CTL_2_B 0x71280
5524#define _PLANE_CTL_3_B 0x71380
5525#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5526#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5527#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5528#define PLANE_CTL(pipe, plane) \
f0f59a00 5529 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
5530
5531#define _PLANE_STRIDE_1_B 0x71188
5532#define _PLANE_STRIDE_2_B 0x71288
5533#define _PLANE_STRIDE_3_B 0x71388
5534#define _PLANE_STRIDE_1(pipe) \
5535 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5536#define _PLANE_STRIDE_2(pipe) \
5537 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5538#define _PLANE_STRIDE_3(pipe) \
5539 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5540#define PLANE_STRIDE(pipe, plane) \
f0f59a00 5541 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
5542
5543#define _PLANE_POS_1_B 0x7118c
5544#define _PLANE_POS_2_B 0x7128c
5545#define _PLANE_POS_3_B 0x7138c
5546#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5547#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5548#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5549#define PLANE_POS(pipe, plane) \
f0f59a00 5550 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
5551
5552#define _PLANE_SIZE_1_B 0x71190
5553#define _PLANE_SIZE_2_B 0x71290
5554#define _PLANE_SIZE_3_B 0x71390
5555#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5556#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5557#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5558#define PLANE_SIZE(pipe, plane) \
f0f59a00 5559 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
5560
5561#define _PLANE_SURF_1_B 0x7119c
5562#define _PLANE_SURF_2_B 0x7129c
5563#define _PLANE_SURF_3_B 0x7139c
5564#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5565#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5566#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5567#define PLANE_SURF(pipe, plane) \
f0f59a00 5568 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
5569
5570#define _PLANE_OFFSET_1_B 0x711a4
5571#define _PLANE_OFFSET_2_B 0x712a4
5572#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5573#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5574#define PLANE_OFFSET(pipe, plane) \
f0f59a00 5575 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 5576
dc2a41b4
DL
5577#define _PLANE_KEYVAL_1_B 0x71194
5578#define _PLANE_KEYVAL_2_B 0x71294
5579#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5580#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5581#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 5582 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
5583
5584#define _PLANE_KEYMSK_1_B 0x71198
5585#define _PLANE_KEYMSK_2_B 0x71298
5586#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5587#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5588#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 5589 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
5590
5591#define _PLANE_KEYMAX_1_B 0x711a0
5592#define _PLANE_KEYMAX_2_B 0x712a0
5593#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5594#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5595#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 5596 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 5597
8211bd5b
DL
5598#define _PLANE_BUF_CFG_1_B 0x7127c
5599#define _PLANE_BUF_CFG_2_B 0x7137c
5600#define _PLANE_BUF_CFG_1(pipe) \
5601 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5602#define _PLANE_BUF_CFG_2(pipe) \
5603 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5604#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 5605 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 5606
2cd601c6
CK
5607#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5608#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5609#define _PLANE_NV12_BUF_CFG_1(pipe) \
5610 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5611#define _PLANE_NV12_BUF_CFG_2(pipe) \
5612 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5613#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 5614 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 5615
8211bd5b
DL
5616/* SKL new cursor registers */
5617#define _CUR_BUF_CFG_A 0x7017c
5618#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 5619#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 5620
585fb111 5621/* VBIOS regs */
f0f59a00 5622#define VGACNTRL _MMIO(0x71400)
585fb111
JB
5623# define VGA_DISP_DISABLE (1 << 31)
5624# define VGA_2X_MODE (1 << 30)
5625# define VGA_PIPE_B_SELECT (1 << 29)
5626
f0f59a00 5627#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 5628
f2b115e6 5629/* Ironlake */
b9055052 5630
f0f59a00 5631#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 5632
f0f59a00 5633#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
5634#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5635#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5636#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5637#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5638#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5639#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5640#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5641#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5642#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5643#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5644
5645/* refresh rate hardware control */
f0f59a00 5646#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
5647#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5648#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5649
f0f59a00 5650#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 5651#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
5652#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5653#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5654#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5655#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5656#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 5657
f0f59a00 5658#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
5659# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5660# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5661
f0f59a00 5662#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
5663# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5664
f0f59a00 5665#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
5666#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5667#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5668#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5669
5670
a57c774a 5671#define _PIPEA_DATA_M1 0x60030
5eddb70b 5672#define PIPE_DATA_M1_OFFSET 0
a57c774a 5673#define _PIPEA_DATA_N1 0x60034
5eddb70b 5674#define PIPE_DATA_N1_OFFSET 0
b9055052 5675
a57c774a 5676#define _PIPEA_DATA_M2 0x60038
5eddb70b 5677#define PIPE_DATA_M2_OFFSET 0
a57c774a 5678#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5679#define PIPE_DATA_N2_OFFSET 0
b9055052 5680
a57c774a 5681#define _PIPEA_LINK_M1 0x60040
5eddb70b 5682#define PIPE_LINK_M1_OFFSET 0
a57c774a 5683#define _PIPEA_LINK_N1 0x60044
5eddb70b 5684#define PIPE_LINK_N1_OFFSET 0
b9055052 5685
a57c774a 5686#define _PIPEA_LINK_M2 0x60048
5eddb70b 5687#define PIPE_LINK_M2_OFFSET 0
a57c774a 5688#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5689#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5690
5691/* PIPEB timing regs are same start from 0x61000 */
5692
a57c774a
AK
5693#define _PIPEB_DATA_M1 0x61030
5694#define _PIPEB_DATA_N1 0x61034
5695#define _PIPEB_DATA_M2 0x61038
5696#define _PIPEB_DATA_N2 0x6103c
5697#define _PIPEB_LINK_M1 0x61040
5698#define _PIPEB_LINK_N1 0x61044
5699#define _PIPEB_LINK_M2 0x61048
5700#define _PIPEB_LINK_N2 0x6104c
5701
f0f59a00
VS
5702#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5703#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5704#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5705#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5706#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5707#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5708#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5709#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5710
5711/* CPU panel fitter */
9db4a9c7
JB
5712/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5713#define _PFA_CTL_1 0x68080
5714#define _PFB_CTL_1 0x68880
b9055052 5715#define PF_ENABLE (1<<31)
13888d78
PZ
5716#define PF_PIPE_SEL_MASK_IVB (3<<29)
5717#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5718#define PF_FILTER_MASK (3<<23)
5719#define PF_FILTER_PROGRAMMED (0<<23)
5720#define PF_FILTER_MED_3x3 (1<<23)
5721#define PF_FILTER_EDGE_ENHANCE (2<<23)
5722#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5723#define _PFA_WIN_SZ 0x68074
5724#define _PFB_WIN_SZ 0x68874
5725#define _PFA_WIN_POS 0x68070
5726#define _PFB_WIN_POS 0x68870
5727#define _PFA_VSCALE 0x68084
5728#define _PFB_VSCALE 0x68884
5729#define _PFA_HSCALE 0x68090
5730#define _PFB_HSCALE 0x68890
5731
f0f59a00
VS
5732#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5733#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5734#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5735#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5736#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5737
bd2e244f
JB
5738#define _PSA_CTL 0x68180
5739#define _PSB_CTL 0x68980
5740#define PS_ENABLE (1<<31)
5741#define _PSA_WIN_SZ 0x68174
5742#define _PSB_WIN_SZ 0x68974
5743#define _PSA_WIN_POS 0x68170
5744#define _PSB_WIN_POS 0x68970
5745
f0f59a00
VS
5746#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5747#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5748#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 5749
1c9a2d4a
CK
5750/*
5751 * Skylake scalers
5752 */
5753#define _PS_1A_CTRL 0x68180
5754#define _PS_2A_CTRL 0x68280
5755#define _PS_1B_CTRL 0x68980
5756#define _PS_2B_CTRL 0x68A80
5757#define _PS_1C_CTRL 0x69180
5758#define PS_SCALER_EN (1 << 31)
5759#define PS_SCALER_MODE_MASK (3 << 28)
5760#define PS_SCALER_MODE_DYN (0 << 28)
5761#define PS_SCALER_MODE_HQ (1 << 28)
5762#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 5763#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
5764#define PS_FILTER_MASK (3 << 23)
5765#define PS_FILTER_MEDIUM (0 << 23)
5766#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5767#define PS_FILTER_BILINEAR (3 << 23)
5768#define PS_VERT3TAP (1 << 21)
5769#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5770#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5771#define PS_PWRUP_PROGRESS (1 << 17)
5772#define PS_V_FILTER_BYPASS (1 << 8)
5773#define PS_VADAPT_EN (1 << 7)
5774#define PS_VADAPT_MODE_MASK (3 << 5)
5775#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5776#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5777#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5778
5779#define _PS_PWR_GATE_1A 0x68160
5780#define _PS_PWR_GATE_2A 0x68260
5781#define _PS_PWR_GATE_1B 0x68960
5782#define _PS_PWR_GATE_2B 0x68A60
5783#define _PS_PWR_GATE_1C 0x69160
5784#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5785#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5786#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5787#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5788#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5789#define PS_PWR_GATE_SLPEN_8 0
5790#define PS_PWR_GATE_SLPEN_16 1
5791#define PS_PWR_GATE_SLPEN_24 2
5792#define PS_PWR_GATE_SLPEN_32 3
5793
5794#define _PS_WIN_POS_1A 0x68170
5795#define _PS_WIN_POS_2A 0x68270
5796#define _PS_WIN_POS_1B 0x68970
5797#define _PS_WIN_POS_2B 0x68A70
5798#define _PS_WIN_POS_1C 0x69170
5799
5800#define _PS_WIN_SZ_1A 0x68174
5801#define _PS_WIN_SZ_2A 0x68274
5802#define _PS_WIN_SZ_1B 0x68974
5803#define _PS_WIN_SZ_2B 0x68A74
5804#define _PS_WIN_SZ_1C 0x69174
5805
5806#define _PS_VSCALE_1A 0x68184
5807#define _PS_VSCALE_2A 0x68284
5808#define _PS_VSCALE_1B 0x68984
5809#define _PS_VSCALE_2B 0x68A84
5810#define _PS_VSCALE_1C 0x69184
5811
5812#define _PS_HSCALE_1A 0x68190
5813#define _PS_HSCALE_2A 0x68290
5814#define _PS_HSCALE_1B 0x68990
5815#define _PS_HSCALE_2B 0x68A90
5816#define _PS_HSCALE_1C 0x69190
5817
5818#define _PS_VPHASE_1A 0x68188
5819#define _PS_VPHASE_2A 0x68288
5820#define _PS_VPHASE_1B 0x68988
5821#define _PS_VPHASE_2B 0x68A88
5822#define _PS_VPHASE_1C 0x69188
5823
5824#define _PS_HPHASE_1A 0x68194
5825#define _PS_HPHASE_2A 0x68294
5826#define _PS_HPHASE_1B 0x68994
5827#define _PS_HPHASE_2B 0x68A94
5828#define _PS_HPHASE_1C 0x69194
5829
5830#define _PS_ECC_STAT_1A 0x681D0
5831#define _PS_ECC_STAT_2A 0x682D0
5832#define _PS_ECC_STAT_1B 0x689D0
5833#define _PS_ECC_STAT_2B 0x68AD0
5834#define _PS_ECC_STAT_1C 0x691D0
5835
5836#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 5837#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5838 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5839 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 5840#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5841 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5842 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 5843#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5844 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5845 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 5846#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5847 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5848 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 5849#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5850 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5851 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 5852#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5853 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5854 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 5855#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5856 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5857 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 5858#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5859 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5860 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 5861#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 5862 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 5863 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 5864
b9055052 5865/* legacy palette */
9db4a9c7
JB
5866#define _LGC_PALETTE_A 0x4a000
5867#define _LGC_PALETTE_B 0x4a800
f0f59a00 5868#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 5869
42db64ef
PZ
5870#define _GAMMA_MODE_A 0x4a480
5871#define _GAMMA_MODE_B 0x4ac80
f0f59a00 5872#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 5873#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5874#define GAMMA_MODE_MODE_8BIT (0 << 0)
5875#define GAMMA_MODE_MODE_10BIT (1 << 0)
5876#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5877#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5878
8337206d 5879/* DMC/CSR */
f0f59a00 5880#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
5881#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5882#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
5883#define CSR_SSP_BASE _MMIO(0x8F074)
5884#define CSR_HTP_SKL _MMIO(0x8F004)
5885#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
5886#define CSR_LAST_WRITE_VALUE 0xc003b400
5887/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5888#define CSR_MMIO_START_RANGE 0x80000
5889#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
5890#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5891#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5892#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 5893
b9055052
ZW
5894/* interrupts */
5895#define DE_MASTER_IRQ_CONTROL (1 << 31)
5896#define DE_SPRITEB_FLIP_DONE (1 << 29)
5897#define DE_SPRITEA_FLIP_DONE (1 << 28)
5898#define DE_PLANEB_FLIP_DONE (1 << 27)
5899#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5900#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5901#define DE_PCU_EVENT (1 << 25)
5902#define DE_GTT_FAULT (1 << 24)
5903#define DE_POISON (1 << 23)
5904#define DE_PERFORM_COUNTER (1 << 22)
5905#define DE_PCH_EVENT (1 << 21)
5906#define DE_AUX_CHANNEL_A (1 << 20)
5907#define DE_DP_A_HOTPLUG (1 << 19)
5908#define DE_GSE (1 << 18)
5909#define DE_PIPEB_VBLANK (1 << 15)
5910#define DE_PIPEB_EVEN_FIELD (1 << 14)
5911#define DE_PIPEB_ODD_FIELD (1 << 13)
5912#define DE_PIPEB_LINE_COMPARE (1 << 12)
5913#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5914#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5915#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5916#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5917#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5918#define DE_PIPEA_EVEN_FIELD (1 << 6)
5919#define DE_PIPEA_ODD_FIELD (1 << 5)
5920#define DE_PIPEA_LINE_COMPARE (1 << 4)
5921#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5922#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5923#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5924#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5925#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5926
b1f14ad0 5927/* More Ivybridge lolz */
8664281b 5928#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5929#define DE_GSE_IVB (1<<29)
5930#define DE_PCH_EVENT_IVB (1<<28)
5931#define DE_DP_A_HOTPLUG_IVB (1<<27)
5932#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5933#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5934#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5935#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5936#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5937#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5938#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5939#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5940#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5941#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5942#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 5943#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 5944
f0f59a00 5945#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
5946#define MASTER_INTERRUPT_ENABLE (1<<31)
5947
f0f59a00
VS
5948#define DEISR _MMIO(0x44000)
5949#define DEIMR _MMIO(0x44004)
5950#define DEIIR _MMIO(0x44008)
5951#define DEIER _MMIO(0x4400c)
b9055052 5952
f0f59a00
VS
5953#define GTISR _MMIO(0x44010)
5954#define GTIMR _MMIO(0x44014)
5955#define GTIIR _MMIO(0x44018)
5956#define GTIER _MMIO(0x4401c)
b9055052 5957
f0f59a00 5958#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
5959#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5960#define GEN8_PCU_IRQ (1<<30)
5961#define GEN8_DE_PCH_IRQ (1<<23)
5962#define GEN8_DE_MISC_IRQ (1<<22)
5963#define GEN8_DE_PORT_IRQ (1<<20)
5964#define GEN8_DE_PIPE_C_IRQ (1<<18)
5965#define GEN8_DE_PIPE_B_IRQ (1<<17)
5966#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 5967#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 5968#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5969#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5970#define GEN8_GT_VCS2_IRQ (1<<3)
5971#define GEN8_GT_VCS1_IRQ (1<<2)
5972#define GEN8_GT_BCS_IRQ (1<<1)
5973#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 5974
f0f59a00
VS
5975#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5976#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5977#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5978#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 5979
abd58f01 5980#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 5981#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 5982#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 5983#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 5984#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 5985#define GEN8_WD_IRQ_SHIFT 16
abd58f01 5986
f0f59a00
VS
5987#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5988#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5989#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5990#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 5991#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5992#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5993#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5994#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5995#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5996#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5997#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5998#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5999#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6000#define GEN8_PIPE_VSYNC (1 << 1)
6001#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6002#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6003#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6004#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6005#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6006#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6007#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6008#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6009#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6010#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6011#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6012#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6013 (GEN8_PIPE_CURSOR_FAULT | \
6014 GEN8_PIPE_SPRITE_FAULT | \
6015 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6016#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6017 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6018 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6019 GEN9_PIPE_PLANE3_FAULT | \
6020 GEN9_PIPE_PLANE2_FAULT | \
6021 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6022
f0f59a00
VS
6023#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6024#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6025#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6026#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
6027#define GEN9_AUX_CHANNEL_D (1 << 27)
6028#define GEN9_AUX_CHANNEL_C (1 << 26)
6029#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6030#define BXT_DE_PORT_HP_DDIC (1 << 5)
6031#define BXT_DE_PORT_HP_DDIB (1 << 4)
6032#define BXT_DE_PORT_HP_DDIA (1 << 3)
6033#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6034 BXT_DE_PORT_HP_DDIB | \
6035 BXT_DE_PORT_HP_DDIC)
6036#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6037#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6038#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6039
f0f59a00
VS
6040#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6041#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6042#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6043#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6044#define GEN8_DE_MISC_GSE (1 << 27)
6045
f0f59a00
VS
6046#define GEN8_PCU_ISR _MMIO(0x444e0)
6047#define GEN8_PCU_IMR _MMIO(0x444e4)
6048#define GEN8_PCU_IIR _MMIO(0x444e8)
6049#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6050
f0f59a00 6051#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6052/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6053#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6054#define ILK_DPARB_GATE (1<<22)
6055#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6056#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6057#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6058#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6059#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6060#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6061#define ILK_HDCP_DISABLE (1 << 25)
6062#define ILK_eDP_A_DISABLE (1 << 24)
6063#define HSW_CDCLK_LIMIT (1 << 24)
6064#define ILK_DESKTOP (1 << 23)
231e54f6 6065
f0f59a00 6066#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6067#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6068#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6069#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6070#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6071#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6072
f0f59a00 6073#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6074# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6075# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6076
f0f59a00 6077#define CHICKEN_PAR1_1 _MMIO(0x42080)
fe4ab3ce 6078#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6079#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6080#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6081
17e0adf0
MK
6082#define CHICKEN_PAR2_1 _MMIO(0x42090)
6083#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6084
fe4ab3ce
BW
6085#define _CHICKEN_PIPESL_1_A 0x420b0
6086#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6087#define HSW_FBCQ_DIS (1 << 22)
6088#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6089#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6090
f0f59a00 6091#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 6092#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 6093#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6094#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6095#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6096#define DISP_DATA_PARTITION_5_6 (1<<6)
f0f59a00 6097#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
6098#define DBUF_POWER_REQUEST (1<<31)
6099#define DBUF_POWER_STATE (1<<30)
f0f59a00 6100#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6101#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6102#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6103#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6104#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6105
590e8ff0
MK
6106#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6107#define MASK_WAKEMEM (1<<13)
6108
f0f59a00 6109#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6110#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6111#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6112#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6113#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6114#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
6115#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6116#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6117#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 6118
a78536e7
AS
6119#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6120#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6121
f0f59a00 6122#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 6123#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 6124#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 6125
2c8580e4 6126#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 6127#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09
AS
6128#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6129
e4e0c058 6130/* GEN7 chicken */
f0f59a00 6131#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 6132# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 6133# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 6134#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
873e8171 6135# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 6136# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 6137# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 6138
f0f59a00 6139#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6140# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6141# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 6142
f0f59a00 6143#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
6144#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6145
f0f59a00 6146#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
6147#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6148
f0f59a00 6149#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
6150/*
6151 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6152 * Using the formula in BSpec leads to a hang, while the formula here works
6153 * fine and matches the formulas for all other platforms. A BSpec change
6154 * request has been filed to clarify this.
6155 */
36579cb6
ID
6156#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6157#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
51ce4db1 6158
f0f59a00 6159#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 6160#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 6161#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
6162#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6163#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 6164
f0f59a00 6165#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
6166#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6167
f0f59a00 6168#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
6169#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6170
f0f59a00 6171#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 6172#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 6173#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 6174
63801f21 6175/* GEN8 chicken */
f0f59a00 6176#define HDC_CHICKEN0 _MMIO(0x7300)
2a0ee94f 6177#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 6178#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
6179#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6180#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6181#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 6182#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 6183
3669ab61
AS
6184#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6185
38a39a7b 6186/* GEN9 chicken */
f0f59a00 6187#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
6188#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6189
db099c8f 6190/* WaCatErrorRejectionIssue */
f0f59a00 6191#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
6192#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6193
f0f59a00 6194#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
6195#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6196
f0f59a00 6197#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
6198#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6199
b9055052
ZW
6200/* PCH */
6201
23e81d69 6202/* south display engine interrupt: IBX */
776ad806
JB
6203#define SDE_AUDIO_POWER_D (1 << 27)
6204#define SDE_AUDIO_POWER_C (1 << 26)
6205#define SDE_AUDIO_POWER_B (1 << 25)
6206#define SDE_AUDIO_POWER_SHIFT (25)
6207#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6208#define SDE_GMBUS (1 << 24)
6209#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6210#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6211#define SDE_AUDIO_HDCP_MASK (3 << 22)
6212#define SDE_AUDIO_TRANSB (1 << 21)
6213#define SDE_AUDIO_TRANSA (1 << 20)
6214#define SDE_AUDIO_TRANS_MASK (3 << 20)
6215#define SDE_POISON (1 << 19)
6216/* 18 reserved */
6217#define SDE_FDI_RXB (1 << 17)
6218#define SDE_FDI_RXA (1 << 16)
6219#define SDE_FDI_MASK (3 << 16)
6220#define SDE_AUXD (1 << 15)
6221#define SDE_AUXC (1 << 14)
6222#define SDE_AUXB (1 << 13)
6223#define SDE_AUX_MASK (7 << 13)
6224/* 12 reserved */
b9055052
ZW
6225#define SDE_CRT_HOTPLUG (1 << 11)
6226#define SDE_PORTD_HOTPLUG (1 << 10)
6227#define SDE_PORTC_HOTPLUG (1 << 9)
6228#define SDE_PORTB_HOTPLUG (1 << 8)
6229#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6230#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6231 SDE_SDVOB_HOTPLUG | \
6232 SDE_PORTB_HOTPLUG | \
6233 SDE_PORTC_HOTPLUG | \
6234 SDE_PORTD_HOTPLUG)
776ad806
JB
6235#define SDE_TRANSB_CRC_DONE (1 << 5)
6236#define SDE_TRANSB_CRC_ERR (1 << 4)
6237#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6238#define SDE_TRANSA_CRC_DONE (1 << 2)
6239#define SDE_TRANSA_CRC_ERR (1 << 1)
6240#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6241#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6242
6243/* south display engine interrupt: CPT/PPT */
6244#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6245#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6246#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6247#define SDE_AUDIO_POWER_SHIFT_CPT 29
6248#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6249#define SDE_AUXD_CPT (1 << 27)
6250#define SDE_AUXC_CPT (1 << 26)
6251#define SDE_AUXB_CPT (1 << 25)
6252#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6253#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6254#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6255#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6256#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6257#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6258#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6259#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6260#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6261 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6262 SDE_PORTD_HOTPLUG_CPT | \
6263 SDE_PORTC_HOTPLUG_CPT | \
6264 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6265#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6266 SDE_PORTD_HOTPLUG_CPT | \
6267 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6268 SDE_PORTB_HOTPLUG_CPT | \
6269 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6270#define SDE_GMBUS_CPT (1 << 17)
8664281b 6271#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6272#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6273#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6274#define SDE_FDI_RXC_CPT (1 << 8)
6275#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6276#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6277#define SDE_FDI_RXB_CPT (1 << 4)
6278#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6279#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6280#define SDE_FDI_RXA_CPT (1 << 0)
6281#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6282 SDE_AUDIO_CP_REQ_B_CPT | \
6283 SDE_AUDIO_CP_REQ_A_CPT)
6284#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6285 SDE_AUDIO_CP_CHG_B_CPT | \
6286 SDE_AUDIO_CP_CHG_A_CPT)
6287#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6288 SDE_FDI_RXB_CPT | \
6289 SDE_FDI_RXA_CPT)
b9055052 6290
f0f59a00
VS
6291#define SDEISR _MMIO(0xc4000)
6292#define SDEIMR _MMIO(0xc4004)
6293#define SDEIIR _MMIO(0xc4008)
6294#define SDEIER _MMIO(0xc400c)
b9055052 6295
f0f59a00 6296#define SERR_INT _MMIO(0xc4040)
de032bf4 6297#define SERR_INT_POISON (1<<31)
8664281b
PZ
6298#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6299#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6300#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 6301#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 6302
b9055052 6303/* digital port hotplug */
f0f59a00 6304#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 6305#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 6306#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
6307#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6308#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6309#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6310#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6311#define PORTD_HOTPLUG_ENABLE (1 << 20)
6312#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6313#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6314#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6315#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6316#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6317#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6318#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6319#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6320#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 6321#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 6322#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
6323#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6324#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6325#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6326#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6327#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6328#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6329#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6330#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6331#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 6332#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 6333#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
6334#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6335#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6336#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6337#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6338#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6339#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
6340#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6341#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6342#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
6343#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6344 BXT_DDIB_HPD_INVERT | \
6345 BXT_DDIC_HPD_INVERT)
b9055052 6346
f0f59a00 6347#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
6348#define PORTE_HOTPLUG_ENABLE (1 << 4)
6349#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
6350#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6351#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6352#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6353
f0f59a00
VS
6354#define PCH_GPIOA _MMIO(0xc5010)
6355#define PCH_GPIOB _MMIO(0xc5014)
6356#define PCH_GPIOC _MMIO(0xc5018)
6357#define PCH_GPIOD _MMIO(0xc501c)
6358#define PCH_GPIOE _MMIO(0xc5020)
6359#define PCH_GPIOF _MMIO(0xc5024)
b9055052 6360
f0f59a00
VS
6361#define PCH_GMBUS0 _MMIO(0xc5100)
6362#define PCH_GMBUS1 _MMIO(0xc5104)
6363#define PCH_GMBUS2 _MMIO(0xc5108)
6364#define PCH_GMBUS3 _MMIO(0xc510c)
6365#define PCH_GMBUS4 _MMIO(0xc5110)
6366#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 6367
9db4a9c7
JB
6368#define _PCH_DPLL_A 0xc6014
6369#define _PCH_DPLL_B 0xc6018
f0f59a00 6370#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6371
9db4a9c7 6372#define _PCH_FPA0 0xc6040
c1858123 6373#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6374#define _PCH_FPA1 0xc6044
6375#define _PCH_FPB0 0xc6048
6376#define _PCH_FPB1 0xc604c
f0f59a00
VS
6377#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6378#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 6379
f0f59a00 6380#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 6381
f0f59a00 6382#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
6383#define DREF_CONTROL_MASK 0x7fc3
6384#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6385#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6386#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6387#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6388#define DREF_SSC_SOURCE_DISABLE (0<<11)
6389#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6390#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6391#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6392#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6393#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6394#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6395#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6396#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6397#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6398#define DREF_SSC4_DOWNSPREAD (0<<6)
6399#define DREF_SSC4_CENTERSPREAD (1<<6)
6400#define DREF_SSC1_DISABLE (0<<1)
6401#define DREF_SSC1_ENABLE (1<<1)
6402#define DREF_SSC4_DISABLE (0)
6403#define DREF_SSC4_ENABLE (1)
6404
f0f59a00 6405#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
6406#define FDL_TP1_TIMER_SHIFT 12
6407#define FDL_TP1_TIMER_MASK (3<<12)
6408#define FDL_TP2_TIMER_SHIFT 10
6409#define FDL_TP2_TIMER_MASK (3<<10)
6410#define RAWCLK_FREQ_MASK 0x3ff
6411
f0f59a00 6412#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 6413
f0f59a00
VS
6414#define PCH_SSC4_PARMS _MMIO(0xc6210)
6415#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 6416
f0f59a00 6417#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 6418#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 6419#define TRANS_DPLLA_SEL(pipe) 0
68d97538 6420#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 6421
b9055052
ZW
6422/* transcoder */
6423
275f01b2
DV
6424#define _PCH_TRANS_HTOTAL_A 0xe0000
6425#define TRANS_HTOTAL_SHIFT 16
6426#define TRANS_HACTIVE_SHIFT 0
6427#define _PCH_TRANS_HBLANK_A 0xe0004
6428#define TRANS_HBLANK_END_SHIFT 16
6429#define TRANS_HBLANK_START_SHIFT 0
6430#define _PCH_TRANS_HSYNC_A 0xe0008
6431#define TRANS_HSYNC_END_SHIFT 16
6432#define TRANS_HSYNC_START_SHIFT 0
6433#define _PCH_TRANS_VTOTAL_A 0xe000c
6434#define TRANS_VTOTAL_SHIFT 16
6435#define TRANS_VACTIVE_SHIFT 0
6436#define _PCH_TRANS_VBLANK_A 0xe0010
6437#define TRANS_VBLANK_END_SHIFT 16
6438#define TRANS_VBLANK_START_SHIFT 0
6439#define _PCH_TRANS_VSYNC_A 0xe0014
6440#define TRANS_VSYNC_END_SHIFT 16
6441#define TRANS_VSYNC_START_SHIFT 0
6442#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6443
e3b95f1e
DV
6444#define _PCH_TRANSA_DATA_M1 0xe0030
6445#define _PCH_TRANSA_DATA_N1 0xe0034
6446#define _PCH_TRANSA_DATA_M2 0xe0038
6447#define _PCH_TRANSA_DATA_N2 0xe003c
6448#define _PCH_TRANSA_LINK_M1 0xe0040
6449#define _PCH_TRANSA_LINK_N1 0xe0044
6450#define _PCH_TRANSA_LINK_M2 0xe0048
6451#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6452
2dcbc34d 6453/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6454#define _VIDEO_DIP_CTL_A 0xe0200
6455#define _VIDEO_DIP_DATA_A 0xe0208
6456#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6457#define GCP_COLOR_INDICATION (1 << 2)
6458#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6459#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6460
6461#define _VIDEO_DIP_CTL_B 0xe1200
6462#define _VIDEO_DIP_DATA_B 0xe1208
6463#define _VIDEO_DIP_GCP_B 0xe1210
6464
f0f59a00
VS
6465#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6466#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6467#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 6468
2dcbc34d 6469/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
6470#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6471#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6472#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6473
086f8e84
VS
6474#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6475#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6476#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6477
086f8e84
VS
6478#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6479#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6480#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 6481
90b107c8 6482#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 6483 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 6484 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 6485#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 6486 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 6487 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 6488#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 6489 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 6490 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6491
8c5f5f7c 6492/* Haswell DIP controls */
f0f59a00 6493
086f8e84
VS
6494#define _HSW_VIDEO_DIP_CTL_A 0x60200
6495#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6496#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6497#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6498#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6499#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6500#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6501#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6502#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6503#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6504#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6505#define _HSW_VIDEO_DIP_GCP_A 0x60210
6506
6507#define _HSW_VIDEO_DIP_CTL_B 0x61200
6508#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6509#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6510#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6511#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6512#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6513#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6514#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6515#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6516#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6517#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6518#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 6519
f0f59a00
VS
6520#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6521#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6522#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6523#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6524#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6525#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6526
6527#define _HSW_STEREO_3D_CTL_A 0x70020
6528#define S3D_ENABLE (1<<31)
6529#define _HSW_STEREO_3D_CTL_B 0x71020
6530
6531#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 6532
275f01b2
DV
6533#define _PCH_TRANS_HTOTAL_B 0xe1000
6534#define _PCH_TRANS_HBLANK_B 0xe1004
6535#define _PCH_TRANS_HSYNC_B 0xe1008
6536#define _PCH_TRANS_VTOTAL_B 0xe100c
6537#define _PCH_TRANS_VBLANK_B 0xe1010
6538#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 6539#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 6540
f0f59a00
VS
6541#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6542#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6543#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6544#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6545#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6546#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6547#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6548
e3b95f1e
DV
6549#define _PCH_TRANSB_DATA_M1 0xe1030
6550#define _PCH_TRANSB_DATA_N1 0xe1034
6551#define _PCH_TRANSB_DATA_M2 0xe1038
6552#define _PCH_TRANSB_DATA_N2 0xe103c
6553#define _PCH_TRANSB_LINK_M1 0xe1040
6554#define _PCH_TRANSB_LINK_N1 0xe1044
6555#define _PCH_TRANSB_LINK_M2 0xe1048
6556#define _PCH_TRANSB_LINK_N2 0xe104c
6557
f0f59a00
VS
6558#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6559#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6560#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6561#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6562#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6563#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6564#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6565#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6566
ab9412ba
DV
6567#define _PCH_TRANSACONF 0xf0008
6568#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
6569#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6570#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
6571#define TRANS_DISABLE (0<<31)
6572#define TRANS_ENABLE (1<<31)
6573#define TRANS_STATE_MASK (1<<30)
6574#define TRANS_STATE_DISABLE (0<<30)
6575#define TRANS_STATE_ENABLE (1<<30)
6576#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6577#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6578#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6579#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6580#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6581#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6582#define TRANS_INTERLACED (3<<21)
7c26e5c6 6583#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6584#define TRANS_8BPC (0<<5)
6585#define TRANS_10BPC (1<<5)
6586#define TRANS_6BPC (2<<5)
6587#define TRANS_12BPC (3<<5)
6588
ce40141f
DV
6589#define _TRANSA_CHICKEN1 0xf0060
6590#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 6591#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6592#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6593#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6594#define _TRANSA_CHICKEN2 0xf0064
6595#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 6596#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6597#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6598#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6599#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6600#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6601#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6602
f0f59a00 6603#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
6604#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6605#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6606#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6607#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6608#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 6609#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 6610#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
6611#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6612#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 6613#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 6614#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6615
f0f59a00
VS
6616#define _FDI_RXA_CHICKEN 0xc200c
6617#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6618#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6619#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 6620#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6621
f0f59a00 6622#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 6623#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6624#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6625#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6626#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6627
b9055052 6628/* CPU: FDI_TX */
f0f59a00
VS
6629#define _FDI_TXA_CTL 0x60100
6630#define _FDI_TXB_CTL 0x61100
6631#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6632#define FDI_TX_DISABLE (0<<31)
6633#define FDI_TX_ENABLE (1<<31)
6634#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6635#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6636#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6637#define FDI_LINK_TRAIN_NONE (3<<28)
6638#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6639#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6640#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6641#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6642#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6643#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6644#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6645#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6646/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6647 SNB has different settings. */
6648/* SNB A-stepping */
6649#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6650#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6651#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6652#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6653/* SNB B-stepping */
6654#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6655#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6656#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6657#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6658#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6659#define FDI_DP_PORT_WIDTH_SHIFT 19
6660#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6661#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6662#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6663/* Ironlake: hardwired to 1 */
b9055052 6664#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6665
6666/* Ivybridge has different bits for lolz */
6667#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6668#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6669#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6670#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6671
b9055052 6672/* both Tx and Rx */
c4f9c4c2 6673#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6674#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6675#define FDI_SCRAMBLING_ENABLE (0<<7)
6676#define FDI_SCRAMBLING_DISABLE (1<<7)
6677
6678/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6679#define _FDI_RXA_CTL 0xf000c
6680#define _FDI_RXB_CTL 0xf100c
f0f59a00 6681#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6682#define FDI_RX_ENABLE (1<<31)
b9055052 6683/* train, dp width same as FDI_TX */
357555c0
JB
6684#define FDI_FS_ERRC_ENABLE (1<<27)
6685#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6686#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6687#define FDI_8BPC (0<<16)
6688#define FDI_10BPC (1<<16)
6689#define FDI_6BPC (2<<16)
6690#define FDI_12BPC (3<<16)
3e68320e 6691#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6692#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6693#define FDI_RX_PLL_ENABLE (1<<13)
6694#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6695#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6696#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6697#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6698#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6699#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6700/* CPT */
6701#define FDI_AUTO_TRAINING (1<<10)
6702#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6703#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6704#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6705#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6706#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6707
04945641
PZ
6708#define _FDI_RXA_MISC 0xf0010
6709#define _FDI_RXB_MISC 0xf1010
6710#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6711#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6712#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6713#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6714#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6715#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6716#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 6717#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 6718
f0f59a00
VS
6719#define _FDI_RXA_TUSIZE1 0xf0030
6720#define _FDI_RXA_TUSIZE2 0xf0038
6721#define _FDI_RXB_TUSIZE1 0xf1030
6722#define _FDI_RXB_TUSIZE2 0xf1038
6723#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6724#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6725
6726/* FDI_RX interrupt register format */
6727#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6728#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6729#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6730#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6731#define FDI_RX_FS_CODE_ERR (1<<6)
6732#define FDI_RX_FE_CODE_ERR (1<<5)
6733#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6734#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6735#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6736#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6737#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6738
f0f59a00
VS
6739#define _FDI_RXA_IIR 0xf0014
6740#define _FDI_RXA_IMR 0xf0018
6741#define _FDI_RXB_IIR 0xf1014
6742#define _FDI_RXB_IMR 0xf1018
6743#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6744#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 6745
f0f59a00
VS
6746#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6747#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 6748
f0f59a00 6749#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
6750#define LVDS_DETECTED (1 << 1)
6751
98364379 6752/* vlv has 2 sets of panel control regs. */
f0f59a00
VS
6753#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6754#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6755#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6756#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f0f59a00
VS
6757#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6758#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6759
6760#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6761#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6762#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6763#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6764#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
6765
6766#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6767#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6768#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6769#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6770#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
6771
6772#define _PCH_PP_STATUS 0xc7200
6773#define _PCH_PP_CONTROL 0xc7204
4a655f04 6774#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6775#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6776#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6777#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6778#define EDP_FORCE_VDD (1 << 3)
6779#define EDP_BLC_ENABLE (1 << 2)
6780#define PANEL_POWER_RESET (1 << 1)
6781#define PANEL_POWER_OFF (0 << 0)
6782#define PANEL_POWER_ON (1 << 0)
f0f59a00 6783#define _PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6784#define PANEL_PORT_SELECT_MASK (3 << 30)
6785#define PANEL_PORT_SELECT_LVDS (0 << 30)
6786#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6787#define PANEL_PORT_SELECT_DPC (2 << 30)
6788#define PANEL_PORT_SELECT_DPD (3 << 30)
6789#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6790#define PANEL_POWER_UP_DELAY_SHIFT 16
6791#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6792#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6793
f0f59a00 6794#define _PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6795#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6796#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6797#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6798#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6799
f0f59a00 6800#define _PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6801#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6802#define PP_REFERENCE_DIVIDER_SHIFT 8
6803#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6804#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6805
f0f59a00
VS
6806#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6807#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6808#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6809#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6810#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6811
b0a08bec
VK
6812/* BXT PPS changes - 2nd set of PPS registers */
6813#define _BXT_PP_STATUS2 0xc7300
6814#define _BXT_PP_CONTROL2 0xc7304
6815#define _BXT_PP_ON_DELAYS2 0xc7308
6816#define _BXT_PP_OFF_DELAYS2 0xc730c
6817
f0f59a00
VS
6818#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6819#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6820#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6821#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
b0a08bec 6822
f0f59a00
VS
6823#define _PCH_DP_B 0xe4100
6824#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
6825#define _PCH_DPB_AUX_CH_CTL 0xe4110
6826#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6827#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6828#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6829#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6830#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 6831
f0f59a00
VS
6832#define _PCH_DP_C 0xe4200
6833#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
6834#define _PCH_DPC_AUX_CH_CTL 0xe4210
6835#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6836#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6837#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6838#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6839#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 6840
f0f59a00
VS
6841#define _PCH_DP_D 0xe4300
6842#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
6843#define _PCH_DPD_AUX_CH_CTL 0xe4310
6844#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6845#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6846#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6847#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6848#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6849
f0f59a00
VS
6850#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6851#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 6852
8db9d77b
ZW
6853/* CPT */
6854#define PORT_TRANS_A_SEL_CPT 0
6855#define PORT_TRANS_B_SEL_CPT (1<<29)
6856#define PORT_TRANS_C_SEL_CPT (2<<29)
6857#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6858#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6859#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6860#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6861#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6862#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 6863
086f8e84
VS
6864#define _TRANS_DP_CTL_A 0xe0300
6865#define _TRANS_DP_CTL_B 0xe1300
6866#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 6867#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
6868#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6869#define TRANS_DP_PORT_SEL_B (0<<29)
6870#define TRANS_DP_PORT_SEL_C (1<<29)
6871#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6872#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6873#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6874#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6875#define TRANS_DP_AUDIO_ONLY (1<<26)
6876#define TRANS_DP_ENH_FRAMING (1<<18)
6877#define TRANS_DP_8BPC (0<<9)
6878#define TRANS_DP_10BPC (1<<9)
6879#define TRANS_DP_6BPC (2<<9)
6880#define TRANS_DP_12BPC (3<<9)
220cad3c 6881#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6882#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6883#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6884#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6885#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6886#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6887
6888/* SNB eDP training params */
6889/* SNB A-stepping */
6890#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6891#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6892#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6893#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6894/* SNB B-stepping */
3c5a62b5
YL
6895#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6896#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6897#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6898#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6899#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6900#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6901
1a2eb460
KP
6902/* IVB */
6903#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6904#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6905#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6906#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6907#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6908#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6909#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6910
6911/* legacy values */
6912#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6913#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6914#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6915#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6916#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6917
6918#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6919
f0f59a00 6920#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 6921
274008e8
SAK
6922#define RC6_LOCATION _MMIO(0xD40)
6923#define RC6_CTX_IN_DRAM (1 << 0)
6924#define RC6_CTX_BASE _MMIO(0xD48)
6925#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6926#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6927#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6928#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6929#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6930#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6931#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
6932#define FORCEWAKE _MMIO(0xA18C)
6933#define FORCEWAKE_VLV _MMIO(0x1300b0)
6934#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6935#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6936#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6937#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6938#define FORCEWAKE_ACK _MMIO(0x130090)
6939#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
6940#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6941#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6942#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6943
f0f59a00 6944#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
6945#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6946#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6947#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6948#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
6949#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6950#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6951#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6952#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6953#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6954#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6955#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
c5836c27
CW
6956#define FORCEWAKE_KERNEL 0x1
6957#define FORCEWAKE_USER 0x2
f0f59a00
VS
6958#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6959#define ECOBUS _MMIO(0xa180)
8d715f00 6960#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 6961#define VLV_SPAREG2H _MMIO(0xA194)
8fd26859 6962
f0f59a00 6963#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
6964#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6965#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
6966#define GT_FIFO_SBDROPERR (1<<6)
6967#define GT_FIFO_BLOBDROPERR (1<<5)
6968#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6969#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6970#define GT_FIFO_OVFERR (1<<2)
6971#define GT_FIFO_IAWRERR (1<<1)
6972#define GT_FIFO_IARDERR (1<<0)
6973
f0f59a00 6974#define GTFIFOCTL _MMIO(0x120008)
46520e2b 6975#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6976#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6977#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6978#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6979
f0f59a00 6980#define HSW_IDICR _MMIO(0x9008)
05e21cc4 6981#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 6982#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 6983#define EDRAM_ENABLED 0x1
c02e85a0
MK
6984#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6985#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6986#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 6987
f0f59a00 6988#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 6989# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 6990# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6991# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6992# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6993
f0f59a00 6994#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 6995# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6996# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6997# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6998# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6999# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7000# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7001
f0f59a00 7002#define GEN6_UCGCTL3 _MMIO(0x9408)
9e72b46c 7003
f0f59a00 7004#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7005#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7006#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7007
f0f59a00
VS
7008#define GEN6_RCGCTL1 _MMIO(0x9410)
7009#define GEN6_RCGCTL2 _MMIO(0x9414)
7010#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7011
f0f59a00 7012#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7013#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7014#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7015#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7016
f0f59a00
VS
7017#define GEN6_GFXPAUSE _MMIO(0xA000)
7018#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7019#define GEN6_TURBO_DISABLE (1<<31)
7020#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7021#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7022#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7023#define GEN6_OFFSET(x) ((x)<<19)
7024#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7025#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7026#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7027#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7028#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7029#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7030#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7031#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7032#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7033#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7034#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7035#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7036#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7037#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7038#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7039#define GEN6_CAGF_SHIFT 8
f82855d3 7040#define HSW_CAGF_SHIFT 7
de43ae9d 7041#define GEN9_CAGF_SHIFT 23
ccab5c82 7042#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7043#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7044#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7045#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7046#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7047#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7048#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7049#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7050#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7051#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7052#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7053#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7054#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7055#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7056#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7057#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7058#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7059#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7060#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7061#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
ccab5c82 7062#define GEN6_CURICONT_MASK 0xffffff
f0f59a00 7063#define GEN6_RP_CUR_UP _MMIO(0xA054)
ccab5c82 7064#define GEN6_CURBSYTAVG_MASK 0xffffff
f0f59a00
VS
7065#define GEN6_RP_PREV_UP _MMIO(0xA058)
7066#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
ccab5c82 7067#define GEN6_CURIAVG_MASK 0xffffff
f0f59a00
VS
7068#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7069#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7070#define GEN6_RP_UP_EI _MMIO(0xA068)
7071#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7072#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7073#define GEN6_RPDEUHWTC _MMIO(0xA080)
7074#define GEN6_RPDEUC _MMIO(0xA084)
7075#define GEN6_RPDEUCSW _MMIO(0xA088)
7076#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
7077#define RC_SW_TARGET_STATE_SHIFT 16
7078#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
7079#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7080#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7081#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7082#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7083#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7084#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7085#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7086#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7087#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7088#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7089#define VLV_RCEDATA _MMIO(0xA0BC)
7090#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7091#define GEN6_PMINTRMSK _MMIO(0xA168)
1800ad25 7092#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
fc619841 7093#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
7094#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7095#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7096#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7097#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7098#define GEN9_RENDER_PG_ENABLE (1<<0)
7099#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
7100#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7101#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7102#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 7103
f0f59a00 7104#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7105#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7106#define PIXEL_OVERLAP_CNT_SHIFT 30
7107
f0f59a00
VS
7108#define GEN6_PMISR _MMIO(0x44020)
7109#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7110#define GEN6_PMIIR _MMIO(0x44028)
7111#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7112#define GEN6_PM_MBOX_EVENT (1<<25)
7113#define GEN6_PM_THERMAL_EVENT (1<<24)
7114#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7115#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7116#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7117#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7118#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7119#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7120 GEN6_PM_RP_DOWN_THRESHOLD | \
7121 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7122
f0f59a00 7123#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7124#define GEN7_GT_SCRATCH_REG_NUM 8
7125
f0f59a00 7126#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7127#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7128#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7129
f0f59a00
VS
7130#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7131#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7132#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7133#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7134#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7135#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7136#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7137#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7138#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7139#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7140
f0f59a00
VS
7141#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7142#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7143#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7144#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7145
f0f59a00 7146#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7147#define GEN6_PCODE_READY (1<<31)
31643d54
BW
7148#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7149#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
7150#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7151#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 7152#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
7153#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7154#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7155#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7156#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7157#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
7158#define SKL_PCODE_CDCLK_CONTROL 0x7
7159#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7160#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
7161#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7162#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7163#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
7164#define GEN6_PCODE_READ_D_COMP 0x10
7165#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 7166#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 7167#define DISPLAY_IPS_CONTROL 0x19
93ee2920 7168#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
f0f59a00 7169#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 7170#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 7171#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 7172#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 7173
f0f59a00 7174#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
7175#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7176#define GEN6_RCn_MASK 7
7177#define GEN6_RC0 0
7178#define GEN6_RC3 2
7179#define GEN6_RC6 3
7180#define GEN6_RC7 4
7181
f0f59a00 7182#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
7183#define GEN8_LSLICESTAT_MASK 0x7
7184
f0f59a00
VS
7185#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7186#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
7187#define CHV_SS_PG_ENABLE (1<<1)
7188#define CHV_EU08_PG_ENABLE (1<<9)
7189#define CHV_EU19_PG_ENABLE (1<<17)
7190#define CHV_EU210_PG_ENABLE (1<<25)
7191
f0f59a00
VS
7192#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7193#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
7194#define CHV_EU311_PG_ENABLE (1<<1)
7195
f0f59a00 7196#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7f992aba 7197#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 7198#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 7199
f0f59a00
VS
7200#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7201#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7f992aba
JM
7202#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7203#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7204#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7205#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7206#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7207#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7208#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7209#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7210
f0f59a00 7211#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
7212#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7213#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7214#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7215#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7216
f0f59a00 7217#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
7218#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7219
e3689190 7220/* IVYBRIDGE DPF */
f0f59a00 7221#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7222#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7223#define GEN7_PARITY_ERROR_VALID (1<<13)
7224#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7225#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7226#define GEN7_PARITY_ERROR_ROW(reg) \
7227 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7228#define GEN7_PARITY_ERROR_BANK(reg) \
7229 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7230#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7231 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7232#define GEN7_L3CDERRST1_ENABLE (1<<7)
7233
f0f59a00 7234#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7235#define GEN7_L3LOG_SIZE 0x80
7236
f0f59a00
VS
7237#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7238#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 7239#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7240#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7241#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7242#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7243
f0f59a00 7244#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 7245#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7246#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7247
f0f59a00 7248#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 7249#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 7250#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7251#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7252
f0f59a00
VS
7253#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7254#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976
JB
7255#define DOP_CLOCK_GATING_DISABLE (1<<0)
7256
f0f59a00 7257#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
7258#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7259
f0f59a00 7260#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
7261#define GEN8_ST_PO_DISABLE (1<<13)
7262
f0f59a00 7263#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 7264#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7265#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7266#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7267#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7268
f0f59a00 7269#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
cac23df4 7270#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 7271#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 7272
c46f111f 7273/* Audio */
f0f59a00 7274#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7275#define INTEL_AUDIO_DEVCL 0x808629FB
7276#define INTEL_AUDIO_DEVBLC 0x80862801
7277#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 7278
f0f59a00 7279#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
7280#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7281#define G4X_ELDV_DEVCTG (1 << 14)
7282#define G4X_ELD_ADDR_MASK (0xf << 5)
7283#define G4X_ELD_ACK (1 << 4)
f0f59a00 7284#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 7285
c46f111f
JN
7286#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7287#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
7288#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7289 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
7290#define _IBX_AUD_CNTL_ST_A 0xE20B4
7291#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
7292#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7293 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
7294#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7295#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7296#define IBX_ELD_ACK (1 << 4)
f0f59a00 7297#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
7298#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7299#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7300
c46f111f
JN
7301#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7302#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 7303#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
7304#define _CPT_AUD_CNTL_ST_A 0xE50B4
7305#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
7306#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7307#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 7308
c46f111f
JN
7309#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7310#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 7311#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
7312#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7313#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
7314#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7315#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 7316
ae662d31
EA
7317/* These are the 4 32-bit write offset registers for each stream
7318 * output buffer. It determines the offset from the
7319 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7320 */
f0f59a00 7321#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 7322
c46f111f
JN
7323#define _IBX_AUD_CONFIG_A 0xe2000
7324#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 7325#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
7326#define _CPT_AUD_CONFIG_A 0xe5000
7327#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 7328#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
7329#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7330#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 7331#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 7332
b6daa025
WF
7333#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7334#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7335#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7336#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7337#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7338#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 7339#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7340#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7341#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7342#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7343#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7344#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7345#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7346#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7347#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7348#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7349#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7350#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7351#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7352
9a78b6cc 7353/* HSW Audio */
c46f111f
JN
7354#define _HSW_AUD_CONFIG_A 0x65000
7355#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 7356#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
7357
7358#define _HSW_AUD_MISC_CTRL_A 0x65010
7359#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 7360#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f
JN
7361
7362#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7363#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 7364#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7365
7366/* Audio Digital Converter */
c46f111f
JN
7367#define _HSW_AUD_DIG_CNVT_1 0x65080
7368#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 7369#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
7370#define DIP_PORT_SEL_MASK 0x3
7371
7372#define _HSW_AUD_EDID_DATA_A 0x65050
7373#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 7374#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 7375
f0f59a00
VS
7376#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7377#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
7378#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7379#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7380#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7381#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7382
f0f59a00 7383#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
7384#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7385
9eb3a752 7386/* HSW Power Wells */
f0f59a00
VS
7387#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7388#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7389#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7390#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
6aedd1f5
PZ
7391#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7392#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
f0f59a00 7393#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
7394#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7395#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 7396#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 7397#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 7398
94dd5138 7399/* SKL Fuse Status */
f0f59a00 7400#define SKL_FUSE_STATUS _MMIO(0x42000)
94dd5138
S
7401#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7402#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7403#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7404#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7405
e7e104c3 7406/* Per-pipe DDI Function Control */
086f8e84
VS
7407#define _TRANS_DDI_FUNC_CTL_A 0x60400
7408#define _TRANS_DDI_FUNC_CTL_B 0x61400
7409#define _TRANS_DDI_FUNC_CTL_C 0x62400
7410#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 7411#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 7412
ad80a810 7413#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7414/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7415#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7416#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7417#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7418#define TRANS_DDI_PORT_NONE (0<<28)
7419#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7420#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7421#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7422#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7423#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7424#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7425#define TRANS_DDI_BPC_MASK (7<<20)
7426#define TRANS_DDI_BPC_8 (0<<20)
7427#define TRANS_DDI_BPC_10 (1<<20)
7428#define TRANS_DDI_BPC_6 (2<<20)
7429#define TRANS_DDI_BPC_12 (3<<20)
7430#define TRANS_DDI_PVSYNC (1<<17)
7431#define TRANS_DDI_PHSYNC (1<<16)
7432#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7433#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7434#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7435#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7436#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7437#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7438#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7439
0e87f667 7440/* DisplayPort Transport Control */
086f8e84
VS
7441#define _DP_TP_CTL_A 0x64040
7442#define _DP_TP_CTL_B 0x64140
f0f59a00 7443#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
7444#define DP_TP_CTL_ENABLE (1<<31)
7445#define DP_TP_CTL_MODE_SST (0<<27)
7446#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7447#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7448#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7449#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7450#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7451#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7452#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7453#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7454#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7455#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7456#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7457
e411b2c1 7458/* DisplayPort Transport Status */
086f8e84
VS
7459#define _DP_TP_STATUS_A 0x64044
7460#define _DP_TP_STATUS_B 0x64144
f0f59a00 7461#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
7462#define DP_TP_STATUS_IDLE_DONE (1<<25)
7463#define DP_TP_STATUS_ACT_SENT (1<<24)
7464#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7465#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7466#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7467#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7468#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7469
03f896a1 7470/* DDI Buffer Control */
086f8e84
VS
7471#define _DDI_BUF_CTL_A 0x64000
7472#define _DDI_BUF_CTL_B 0x64100
f0f59a00 7473#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 7474#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7475#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7476#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7477#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7478#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7479#define DDI_A_4_LANES (1<<4)
17aa6be9 7480#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7481#define DDI_PORT_WIDTH_MASK (7 << 1)
7482#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7483#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7484
bb879a44 7485/* DDI Buffer Translations */
086f8e84
VS
7486#define _DDI_BUF_TRANS_A 0x64E00
7487#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00
VS
7488#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7489#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 7490
7501a4d8
ED
7491/* Sideband Interface (SBI) is programmed indirectly, via
7492 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7493 * which contains the payload */
f0f59a00
VS
7494#define SBI_ADDR _MMIO(0xC6000)
7495#define SBI_DATA _MMIO(0xC6004)
7496#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
7497#define SBI_CTL_DEST_ICLK (0x0<<16)
7498#define SBI_CTL_DEST_MPHY (0x1<<16)
7499#define SBI_CTL_OP_IORD (0x2<<8)
7500#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7501#define SBI_CTL_OP_CRRD (0x6<<8)
7502#define SBI_CTL_OP_CRWR (0x7<<8)
7503#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7504#define SBI_RESPONSE_SUCCESS (0x0<<1)
7505#define SBI_BUSY (0x1<<0)
7506#define SBI_READY (0x0<<0)
52f025ef 7507
ccf1c867 7508/* SBI offsets */
f7be2c21 7509#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 7510#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
7511#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7512#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 7513#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
7514#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7515#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 7516#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7517#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7518#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 7519#define SBI_SSCDITHPHASE 0x0204
5e49cea6 7520#define SBI_SSCCTL 0x020c
ccf1c867 7521#define SBI_SSCCTL6 0x060C
dde86e2d 7522#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7523#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 7524#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
7525#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7526#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 7527#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7528#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7529#define SBI_GEN0 0x1f00
7530#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7531
52f025ef 7532/* LPT PIXCLK_GATE */
f0f59a00 7533#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
7534#define PIXCLK_GATE_UNGATE (1<<0)
7535#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7536
e93ea06a 7537/* SPLL */
f0f59a00 7538#define SPLL_CTL _MMIO(0x46020)
e93ea06a 7539#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7540#define SPLL_PLL_SSC (1<<28)
7541#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7542#define SPLL_PLL_LCPLL (3<<28)
7543#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7544#define SPLL_PLL_FREQ_810MHz (0<<26)
7545#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7546#define SPLL_PLL_FREQ_2700MHz (2<<26)
7547#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7548
4dffc404 7549/* WRPLL */
086f8e84
VS
7550#define _WRPLL_CTL1 0x46040
7551#define _WRPLL_CTL2 0x46060
f0f59a00 7552#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 7553#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7554#define WRPLL_PLL_SSC (1<<28)
7555#define WRPLL_PLL_NON_SSC (2<<28)
7556#define WRPLL_PLL_LCPLL (3<<28)
7557#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7558/* WRPLL divider programming */
5e49cea6 7559#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7560#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7561#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7562#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7563#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7564#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7565#define WRPLL_DIVIDER_FB_SHIFT 16
7566#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7567
fec9181c 7568/* Port clock selection */
086f8e84
VS
7569#define _PORT_CLK_SEL_A 0x46100
7570#define _PORT_CLK_SEL_B 0x46104
f0f59a00 7571#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
7572#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7573#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7574#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7575#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7576#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7577#define PORT_CLK_SEL_WRPLL1 (4<<29)
7578#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7579#define PORT_CLK_SEL_NONE (7<<29)
11578553 7580#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7581
bb523fc0 7582/* Transcoder clock selection */
086f8e84
VS
7583#define _TRANS_CLK_SEL_A 0x46140
7584#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 7585#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
7586/* For each transcoder, we need to select the corresponding port clock */
7587#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 7588#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 7589
7f1052a8
VS
7590#define CDCLK_FREQ _MMIO(0x46200)
7591
086f8e84
VS
7592#define _TRANSA_MSA_MISC 0x60410
7593#define _TRANSB_MSA_MISC 0x61410
7594#define _TRANSC_MSA_MISC 0x62410
7595#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 7596#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 7597
c9809791
PZ
7598#define TRANS_MSA_SYNC_CLK (1<<0)
7599#define TRANS_MSA_6_BPC (0<<5)
7600#define TRANS_MSA_8_BPC (1<<5)
7601#define TRANS_MSA_10_BPC (2<<5)
7602#define TRANS_MSA_12_BPC (3<<5)
7603#define TRANS_MSA_16_BPC (4<<5)
dae84799 7604
90e8d31c 7605/* LCPLL Control */
f0f59a00 7606#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
7607#define LCPLL_PLL_DISABLE (1<<31)
7608#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7609#define LCPLL_CLK_FREQ_MASK (3<<26)
7610#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7611#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7612#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7613#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7614#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7615#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7616#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7617#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7618#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7619#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7620
326ac39b
S
7621/*
7622 * SKL Clocks
7623 */
7624
7625/* CDCLK_CTL */
f0f59a00 7626#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
7627#define CDCLK_FREQ_SEL_MASK (3<<26)
7628#define CDCLK_FREQ_450_432 (0<<26)
7629#define CDCLK_FREQ_540 (1<<26)
7630#define CDCLK_FREQ_337_308 (2<<26)
7631#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
7632#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7633#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7634#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7635#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7636#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757
VS
7637#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7638#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 7639#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 7640#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 7641
326ac39b 7642/* LCPLL_CTL */
f0f59a00
VS
7643#define LCPLL1_CTL _MMIO(0x46010)
7644#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
7645#define LCPLL_PLL_ENABLE (1<<31)
7646
7647/* DPLL control1 */
f0f59a00 7648#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
7649#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7650#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7651#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7652#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7653#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7654#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7655#define DPLL_CTRL1_LINK_RATE_2700 0
7656#define DPLL_CTRL1_LINK_RATE_1350 1
7657#define DPLL_CTRL1_LINK_RATE_810 2
7658#define DPLL_CTRL1_LINK_RATE_1620 3
7659#define DPLL_CTRL1_LINK_RATE_1080 4
7660#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7661
7662/* DPLL control2 */
f0f59a00 7663#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 7664#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 7665#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7666#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 7667#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
7668#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7669
7670/* DPLL Status */
f0f59a00 7671#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
7672#define DPLL_LOCK(id) (1<<((id)*8))
7673
7674/* DPLL cfg */
086f8e84
VS
7675#define _DPLL1_CFGCR1 0x6C040
7676#define _DPLL2_CFGCR1 0x6C048
7677#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
7678#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7679#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 7680#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
7681#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7682
086f8e84
VS
7683#define _DPLL1_CFGCR2 0x6C044
7684#define _DPLL2_CFGCR2 0x6C04C
7685#define _DPLL3_CFGCR2 0x6C054
326ac39b 7686#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
7687#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7688#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 7689#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 7690#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
7691#define DPLL_CFGCR2_KDIV_5 (0<<5)
7692#define DPLL_CFGCR2_KDIV_2 (1<<5)
7693#define DPLL_CFGCR2_KDIV_3 (2<<5)
7694#define DPLL_CFGCR2_KDIV_1 (3<<5)
7695#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 7696#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
7697#define DPLL_CFGCR2_PDIV_1 (0<<2)
7698#define DPLL_CFGCR2_PDIV_2 (1<<2)
7699#define DPLL_CFGCR2_PDIV_3 (2<<2)
7700#define DPLL_CFGCR2_PDIV_7 (4<<2)
7701#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7702
da3b891b 7703#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 7704#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 7705
f8437dd1 7706/* BXT display engine PLL */
f0f59a00 7707#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
7708#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7709#define BXT_DE_PLL_RATIO_MASK 0xff
7710
f0f59a00 7711#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
7712#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7713#define BXT_DE_PLL_LOCK (1 << 30)
7714
664326f8 7715/* GEN9 DC */
f0f59a00 7716#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 7717#define DC_STATE_DISABLE 0
664326f8
SK
7718#define DC_STATE_EN_UPTO_DC5 (1<<0)
7719#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7720#define DC_STATE_EN_UPTO_DC6 (2<<0)
7721#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7722
f0f59a00 7723#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 7724#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
7725#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7726
9ccd5aeb
PZ
7727/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7728 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
7729#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7730#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
7731#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7732#define D_COMP_COMP_FORCE (1<<8)
7733#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7734
69e94b7e 7735/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
7736#define _PIPE_WM_LINETIME_A 0x45270
7737#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 7738#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
7739#define PIPE_WM_LINETIME_MASK (0x1ff)
7740#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7741#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7742#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7743
7744/* SFUSE_STRAP */
f0f59a00 7745#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6
DL
7746#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7747#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 7748#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
7749#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7750#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7751#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7752
f0f59a00 7753#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
7754#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7755
f0f59a00 7756#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
7757#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7758#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7759#define WM_DBG_DISALLOW_SPRITE (1<<2)
7760
86d3efce
VS
7761/* pipe CSC */
7762#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7763#define _PIPE_A_CSC_COEFF_BY 0x49014
7764#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7765#define _PIPE_A_CSC_COEFF_BU 0x4901c
7766#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7767#define _PIPE_A_CSC_COEFF_BV 0x49024
7768#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7769#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7770#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7771#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7772#define _PIPE_A_CSC_PREOFF_HI 0x49030
7773#define _PIPE_A_CSC_PREOFF_ME 0x49034
7774#define _PIPE_A_CSC_PREOFF_LO 0x49038
7775#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7776#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7777#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7778
7779#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7780#define _PIPE_B_CSC_COEFF_BY 0x49114
7781#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7782#define _PIPE_B_CSC_COEFF_BU 0x4911c
7783#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7784#define _PIPE_B_CSC_COEFF_BV 0x49124
7785#define _PIPE_B_CSC_MODE 0x49128
7786#define _PIPE_B_CSC_PREOFF_HI 0x49130
7787#define _PIPE_B_CSC_PREOFF_ME 0x49134
7788#define _PIPE_B_CSC_PREOFF_LO 0x49138
7789#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7790#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7791#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7792
f0f59a00
VS
7793#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7794#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7795#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7796#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7797#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7798#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7799#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7800#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7801#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7802#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7803#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7804#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7805#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 7806
82cf435b
LL
7807/* pipe degamma/gamma LUTs on IVB+ */
7808#define _PAL_PREC_INDEX_A 0x4A400
7809#define _PAL_PREC_INDEX_B 0x4AC00
7810#define _PAL_PREC_INDEX_C 0x4B400
7811#define PAL_PREC_10_12_BIT (0 << 31)
7812#define PAL_PREC_SPLIT_MODE (1 << 31)
7813#define PAL_PREC_AUTO_INCREMENT (1 << 15)
7814#define _PAL_PREC_DATA_A 0x4A404
7815#define _PAL_PREC_DATA_B 0x4AC04
7816#define _PAL_PREC_DATA_C 0x4B404
7817#define _PAL_PREC_GC_MAX_A 0x4A410
7818#define _PAL_PREC_GC_MAX_B 0x4AC10
7819#define _PAL_PREC_GC_MAX_C 0x4B410
7820#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7821#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7822#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7823
7824#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7825#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7826#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7827#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7828
29dc3739
LL
7829/* pipe CSC & degamma/gamma LUTs on CHV */
7830#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7831#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7832#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7833#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7834#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7835#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7836#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7837#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7838#define CGM_PIPE_MODE_GAMMA (1 << 2)
7839#define CGM_PIPE_MODE_CSC (1 << 1)
7840#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7841
7842#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7843#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7844#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7845#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7846#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7847#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7848#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7849#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7850
7851#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7852#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7853#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7854#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7855#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7856#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7857#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7858#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7859
e7d7cad0
JN
7860/* MIPI DSI registers */
7861
7862#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
f0f59a00 7863#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 7864
11b8e4f5
SS
7865/* BXT MIPI clock controls */
7866#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7867
f0f59a00 7868#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
7869#define BXT_MIPI1_DIV_SHIFT 26
7870#define BXT_MIPI2_DIV_SHIFT 10
7871#define BXT_MIPI_DIV_SHIFT(port) \
7872 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7873 BXT_MIPI2_DIV_SHIFT)
782d25ca 7874
11b8e4f5 7875/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
7876#define BXT_MIPI1_TX_ESCLK_SHIFT 26
7877#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
7878#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7879 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7880 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
7881#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7882#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
7883#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7884 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
7885 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7886#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7887 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7888/* RX upper control divider to select actual RX clock output from 8x */
7889#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7890#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7891#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7892 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7893 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7894#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7895#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7896#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7897 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7898 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7899#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7900 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7901/* 8/3X divider to select the actual 8/3X clock output from 8x */
7902#define BXT_MIPI1_8X_BY3_SHIFT 19
7903#define BXT_MIPI2_8X_BY3_SHIFT 3
7904#define BXT_MIPI_8X_BY3_SHIFT(port) \
7905 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7906 BXT_MIPI2_8X_BY3_SHIFT)
7907#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7908#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7909#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7910 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7911 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7912#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7913 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7914/* RX lower control divider to select actual RX clock output from 8x */
7915#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7916#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7917#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7918 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7919 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7920#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7921#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7922#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7923 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7924 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7925#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7926 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7927
7928#define RX_DIVIDER_BIT_1_2 0x3
7929#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 7930
d2e08c0f
SS
7931/* BXT MIPI mode configure */
7932#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7933#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 7934#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7935 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7936
7937#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7938#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 7939#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7940 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7941
7942#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7943#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 7944#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7945 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7946
f0f59a00 7947#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
7948#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7949#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7950#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7951#define BXT_DSIC_16X_BY2 (1 << 10)
7952#define BXT_DSIC_16X_BY3 (2 << 10)
7953#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 7954#define BXT_DSIC_16X_MASK (3 << 10)
cfe01a5e
SS
7955#define BXT_DSIA_16X_BY2 (1 << 8)
7956#define BXT_DSIA_16X_BY3 (2 << 8)
7957#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 7958#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
7959#define BXT_DSI_FREQ_SEL_SHIFT 8
7960#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7961
7962#define BXT_DSI_PLL_RATIO_MAX 0x7D
7963#define BXT_DSI_PLL_RATIO_MIN 0x22
7964#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 7965#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 7966
f0f59a00 7967#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
7968#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7969#define BXT_DSI_PLL_LOCKED (1 << 30)
7970
3230bf14 7971#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 7972#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 7973#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
7974
7975 /* BXT port control */
7976#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7977#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 7978#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 7979
e7d7cad0 7980#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7981#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7982#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7983#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7984#define DUAL_LINK_MODE_MASK (1 << 26)
7985#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7986#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7987#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7988#define FLOPPED_HSTX (1 << 23)
7989#define DE_INVERT (1 << 19) /* XXX */
7990#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7991#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7992#define AFE_LATCHOUT (1 << 17)
7993#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7994#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7995#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7996#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7997#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7998#define CSB_SHIFT 9
7999#define CSB_MASK (3 << 9)
8000#define CSB_20MHZ (0 << 9)
8001#define CSB_10MHZ (1 << 9)
8002#define CSB_40MHZ (2 << 9)
8003#define BANDGAP_MASK (1 << 8)
8004#define BANDGAP_PNW_CIRCUIT (0 << 8)
8005#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
8006#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8007#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8008#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8009#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
8010#define TEARING_EFFECT_MASK (3 << 2)
8011#define TEARING_EFFECT_OFF (0 << 2)
8012#define TEARING_EFFECT_DSI (1 << 2)
8013#define TEARING_EFFECT_GPIO (2 << 2)
8014#define LANE_CONFIGURATION_SHIFT 0
8015#define LANE_CONFIGURATION_MASK (3 << 0)
8016#define LANE_CONFIGURATION_4LANE (0 << 0)
8017#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8018#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8019
8020#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 8021#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 8022#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
8023#define TEARING_EFFECT_DELAY_SHIFT 0
8024#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8025
8026/* XXX: all bits reserved */
4ad83e94 8027#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
8028
8029/* MIPI DSI Controller and D-PHY registers */
8030
4ad83e94 8031#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 8032#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 8033#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
8034#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8035#define ULPS_STATE_MASK (3 << 1)
8036#define ULPS_STATE_ENTER (2 << 1)
8037#define ULPS_STATE_EXIT (1 << 1)
8038#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8039#define DEVICE_READY (1 << 0)
8040
4ad83e94 8041#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 8042#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 8043#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 8044#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 8045#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 8046#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
8047#define TEARING_EFFECT (1 << 31)
8048#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8049#define GEN_READ_DATA_AVAIL (1 << 29)
8050#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8051#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8052#define RX_PROT_VIOLATION (1 << 26)
8053#define RX_INVALID_TX_LENGTH (1 << 25)
8054#define ACK_WITH_NO_ERROR (1 << 24)
8055#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8056#define LP_RX_TIMEOUT (1 << 22)
8057#define HS_TX_TIMEOUT (1 << 21)
8058#define DPI_FIFO_UNDERRUN (1 << 20)
8059#define LOW_CONTENTION (1 << 19)
8060#define HIGH_CONTENTION (1 << 18)
8061#define TXDSI_VC_ID_INVALID (1 << 17)
8062#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8063#define TXCHECKSUM_ERROR (1 << 15)
8064#define TXECC_MULTIBIT_ERROR (1 << 14)
8065#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8066#define TXFALSE_CONTROL_ERROR (1 << 12)
8067#define RXDSI_VC_ID_INVALID (1 << 11)
8068#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8069#define RXCHECKSUM_ERROR (1 << 9)
8070#define RXECC_MULTIBIT_ERROR (1 << 8)
8071#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8072#define RXFALSE_CONTROL_ERROR (1 << 6)
8073#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8074#define RX_LP_TX_SYNC_ERROR (1 << 4)
8075#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8076#define RXEOT_SYNC_ERROR (1 << 2)
8077#define RXSOT_SYNC_ERROR (1 << 1)
8078#define RXSOT_ERROR (1 << 0)
8079
4ad83e94 8080#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 8081#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 8082#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
8083#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8084#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8085#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8086#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8087#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8088#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8089#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8090#define VID_MODE_FORMAT_MASK (0xf << 7)
8091#define VID_MODE_NOT_SUPPORTED (0 << 7)
8092#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
8093#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8094#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
8095#define VID_MODE_FORMAT_RGB888 (4 << 7)
8096#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8097#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8098#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8099#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8100#define DATA_LANES_PRG_REG_SHIFT 0
8101#define DATA_LANES_PRG_REG_MASK (7 << 0)
8102
4ad83e94 8103#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 8104#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 8105#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
8106#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8107
4ad83e94 8108#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 8109#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 8110#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
8111#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8112
4ad83e94 8113#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 8114#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 8115#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
8116#define TURN_AROUND_TIMEOUT_MASK 0x3f
8117
4ad83e94 8118#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 8119#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 8120#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
8121#define DEVICE_RESET_TIMER_MASK 0xffff
8122
4ad83e94 8123#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 8124#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 8125#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
8126#define VERTICAL_ADDRESS_SHIFT 16
8127#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8128#define HORIZONTAL_ADDRESS_SHIFT 0
8129#define HORIZONTAL_ADDRESS_MASK 0xffff
8130
4ad83e94 8131#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 8132#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 8133#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
8134#define DBI_FIFO_EMPTY_HALF (0 << 0)
8135#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8136#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8137
8138/* regs below are bits 15:0 */
4ad83e94 8139#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 8140#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 8141#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 8142
4ad83e94 8143#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 8144#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 8145#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 8146
4ad83e94 8147#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 8148#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 8149#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 8150
4ad83e94 8151#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 8152#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 8153#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 8154
4ad83e94 8155#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 8156#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 8157#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 8158
4ad83e94 8159#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 8160#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 8161#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 8162
4ad83e94 8163#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 8164#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 8165#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 8166
4ad83e94 8167#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 8168#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 8169#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 8170
3230bf14
JN
8171/* regs above are bits 15:0 */
8172
4ad83e94 8173#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 8174#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 8175#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
8176#define DPI_LP_MODE (1 << 6)
8177#define BACKLIGHT_OFF (1 << 5)
8178#define BACKLIGHT_ON (1 << 4)
8179#define COLOR_MODE_OFF (1 << 3)
8180#define COLOR_MODE_ON (1 << 2)
8181#define TURN_ON (1 << 1)
8182#define SHUTDOWN (1 << 0)
8183
4ad83e94 8184#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 8185#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 8186#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
8187#define COMMAND_BYTE_SHIFT 0
8188#define COMMAND_BYTE_MASK (0x3f << 0)
8189
4ad83e94 8190#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 8191#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 8192#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
8193#define MASTER_INIT_TIMER_SHIFT 0
8194#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8195
4ad83e94 8196#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 8197#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 8198#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 8199 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
8200#define MAX_RETURN_PKT_SIZE_SHIFT 0
8201#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8202
4ad83e94 8203#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 8204#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 8205#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
8206#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8207#define DISABLE_VIDEO_BTA (1 << 3)
8208#define IP_TG_CONFIG (1 << 2)
8209#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8210#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8211#define VIDEO_MODE_BURST (3 << 0)
8212
4ad83e94 8213#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 8214#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 8215#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
8216#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8217#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
8218#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8219#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8220#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8221#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8222#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8223#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8224#define CLOCKSTOP (1 << 1)
8225#define EOT_DISABLE (1 << 0)
8226
4ad83e94 8227#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 8228#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 8229#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
8230#define LP_BYTECLK_SHIFT 0
8231#define LP_BYTECLK_MASK (0xffff << 0)
8232
8233/* bits 31:0 */
4ad83e94 8234#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 8235#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 8236#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
8237
8238/* bits 31:0 */
4ad83e94 8239#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 8240#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 8241#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 8242
4ad83e94 8243#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 8244#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 8245#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 8246#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 8247#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 8248#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
8249#define LONG_PACKET_WORD_COUNT_SHIFT 8
8250#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8251#define SHORT_PACKET_PARAM_SHIFT 8
8252#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8253#define VIRTUAL_CHANNEL_SHIFT 6
8254#define VIRTUAL_CHANNEL_MASK (3 << 6)
8255#define DATA_TYPE_SHIFT 0
395b2913 8256#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
8257/* data type values, see include/video/mipi_display.h */
8258
4ad83e94 8259#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 8260#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 8261#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
8262#define DPI_FIFO_EMPTY (1 << 28)
8263#define DBI_FIFO_EMPTY (1 << 27)
8264#define LP_CTRL_FIFO_EMPTY (1 << 26)
8265#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8266#define LP_CTRL_FIFO_FULL (1 << 24)
8267#define HS_CTRL_FIFO_EMPTY (1 << 18)
8268#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8269#define HS_CTRL_FIFO_FULL (1 << 16)
8270#define LP_DATA_FIFO_EMPTY (1 << 10)
8271#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8272#define LP_DATA_FIFO_FULL (1 << 8)
8273#define HS_DATA_FIFO_EMPTY (1 << 2)
8274#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8275#define HS_DATA_FIFO_FULL (1 << 0)
8276
4ad83e94 8277#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 8278#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 8279#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
8280#define DBI_HS_LP_MODE_MASK (1 << 0)
8281#define DBI_LP_MODE (1 << 0)
8282#define DBI_HS_MODE (0 << 0)
8283
4ad83e94 8284#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 8285#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 8286#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
8287#define EXIT_ZERO_COUNT_SHIFT 24
8288#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8289#define TRAIL_COUNT_SHIFT 16
8290#define TRAIL_COUNT_MASK (0x1f << 16)
8291#define CLK_ZERO_COUNT_SHIFT 8
8292#define CLK_ZERO_COUNT_MASK (0xff << 8)
8293#define PREPARE_COUNT_SHIFT 0
8294#define PREPARE_COUNT_MASK (0x3f << 0)
8295
8296/* bits 31:0 */
4ad83e94 8297#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 8298#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
8299#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8300
8301#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8302#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8303#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
8304#define LP_HS_SSW_CNT_SHIFT 16
8305#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8306#define HS_LP_PWR_SW_CNT_SHIFT 0
8307#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8308
4ad83e94 8309#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 8310#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 8311#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
8312#define STOP_STATE_STALL_COUNTER_SHIFT 0
8313#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8314
4ad83e94 8315#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 8316#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 8317#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 8318#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 8319#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 8320#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
8321#define RX_CONTENTION_DETECTED (1 << 0)
8322
8323/* XXX: only pipe A ?!? */
4ad83e94 8324#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
8325#define DBI_TYPEC_ENABLE (1 << 31)
8326#define DBI_TYPEC_WIP (1 << 30)
8327#define DBI_TYPEC_OPTION_SHIFT 28
8328#define DBI_TYPEC_OPTION_MASK (3 << 28)
8329#define DBI_TYPEC_FREQ_SHIFT 24
8330#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8331#define DBI_TYPEC_OVERRIDE (1 << 8)
8332#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8333#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8334
8335
8336/* MIPI adapter registers */
8337
4ad83e94 8338#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 8339#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 8340#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
8341#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8342#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8343#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8344#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8345#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8346#define READ_REQUEST_PRIORITY_SHIFT 3
8347#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8348#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8349#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8350#define RGB_FLIP_TO_BGR (1 << 2)
8351
6b93e9c8 8352#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 8353#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 8354#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
d2e08c0f 8355
4ad83e94 8356#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 8357#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 8358#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
8359#define DATA_MEM_ADDRESS_SHIFT 5
8360#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8361#define DATA_VALID (1 << 0)
8362
4ad83e94 8363#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 8364#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 8365#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
8366#define DATA_LENGTH_SHIFT 0
8367#define DATA_LENGTH_MASK (0xfffff << 0)
8368
4ad83e94 8369#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 8370#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 8371#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
8372#define COMMAND_MEM_ADDRESS_SHIFT 5
8373#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8374#define AUTO_PWG_ENABLE (1 << 2)
8375#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8376#define COMMAND_VALID (1 << 0)
8377
4ad83e94 8378#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 8379#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 8380#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
8381#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8382#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8383
4ad83e94 8384#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 8385#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 8386#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 8387
4ad83e94 8388#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 8389#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 8390#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
8391#define READ_DATA_VALID(n) (1 << (n))
8392
a57c774a 8393/* For UMS only (deprecated): */
5c969aa7
DL
8394#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8395#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 8396
3bbaba0c 8397/* MOCS (Memory Object Control State) registers */
f0f59a00 8398#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 8399
f0f59a00
VS
8400#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8401#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8402#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8403#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8404#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 8405
d5165ebd
TG
8406/* gamt regs */
8407#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8408#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8409#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8410#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8411#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8412
585fb111 8413#endif /* _I915_REG_H_ */