]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Renaming CCK related reg definitions
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
1b1d2716
VS
53#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
58#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
f97108d1 64#define GCFGC2 0xda
585fb111
JB
65#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
69#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 75#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
76#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 95#define GCDGMBUS 0xcc
7f1bdbcb
DV
96#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
eeccdcac
KG
98
99/* Graphics reset regs */
59ea9054 100#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
8a5c2ae7 104#define GRDOM_MASK (3<<2)
73bbf6bd 105#define GRDOM_RESET_STATUS (1<<1)
5ccce180 106#define GRDOM_RESET_ENABLE (1<<0)
585fb111 107
c039b7f2 108#define ILK_GDSR (MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
07b7ddd9
JB
115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
9e72b46c
ID
123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
5eb719cd
DV
126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
cff458c2
EA
133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
5eb719cd
DV
139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
94e409c1
BW
144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
0cea6502
JM
147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
5eb719cd 160#define GAM_ECOCHK 0x4090
81e231af 161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 162#define ECOCHK_SNB_BIT (1<<10)
6381b550 163#define ECOCHK_DIS_TLB (1<<8)
e3dff585 164#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
165#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
166#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
167#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
168#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
169#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
170#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
171#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 172
48ecfa10 173#define GAC_ECO_BITS 0x14090
3b9d7888 174#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
175#define ECOBITS_PPGTT_CACHE64B (3<<8)
176#define ECOBITS_PPGTT_CACHE4B (0<<8)
177
be901a5a
DV
178#define GAB_CTL 0x24000
179#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
180
3774eb50
PZ
181#define GEN6_STOLEN_RESERVED 0x1082C0
182#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
183#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
184#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
185#define GEN6_STOLEN_RESERVED_1M (0 << 4)
186#define GEN6_STOLEN_RESERVED_512K (1 << 4)
187#define GEN6_STOLEN_RESERVED_256K (2 << 4)
188#define GEN6_STOLEN_RESERVED_128K (3 << 4)
189#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
190#define GEN7_STOLEN_RESERVED_1M (0 << 5)
191#define GEN7_STOLEN_RESERVED_256K (1 << 5)
192#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
193#define GEN8_STOLEN_RESERVED_1M (0 << 7)
194#define GEN8_STOLEN_RESERVED_2M (1 << 7)
195#define GEN8_STOLEN_RESERVED_4M (2 << 7)
196#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 197
585fb111
JB
198/* VGA stuff */
199
200#define VGA_ST01_MDA 0x3ba
201#define VGA_ST01_CGA 0x3da
202
203#define VGA_MSR_WRITE 0x3c2
204#define VGA_MSR_READ 0x3cc
205#define VGA_MSR_MEM_EN (1<<1)
206#define VGA_MSR_CGA_MODE (1<<0)
207
5434fd92 208#define VGA_SR_INDEX 0x3c4
f930ddd0 209#define SR01 1
5434fd92 210#define VGA_SR_DATA 0x3c5
585fb111
JB
211
212#define VGA_AR_INDEX 0x3c0
213#define VGA_AR_VID_EN (1<<5)
214#define VGA_AR_DATA_WRITE 0x3c0
215#define VGA_AR_DATA_READ 0x3c1
216
217#define VGA_GR_INDEX 0x3ce
218#define VGA_GR_DATA 0x3cf
219/* GR05 */
220#define VGA_GR_MEM_READ_MODE_SHIFT 3
221#define VGA_GR_MEM_READ_MODE_PLANE 1
222/* GR06 */
223#define VGA_GR_MEM_MODE_MASK 0xc
224#define VGA_GR_MEM_MODE_SHIFT 2
225#define VGA_GR_MEM_A0000_AFFFF 0
226#define VGA_GR_MEM_A0000_BFFFF 1
227#define VGA_GR_MEM_B0000_B7FFF 2
228#define VGA_GR_MEM_B0000_BFFFF 3
229
230#define VGA_DACMASK 0x3c6
231#define VGA_DACRX 0x3c7
232#define VGA_DACWX 0x3c8
233#define VGA_DACDATA 0x3c9
234
235#define VGA_CR_INDEX_MDA 0x3b4
236#define VGA_CR_DATA_MDA 0x3b5
237#define VGA_CR_INDEX_CGA 0x3d4
238#define VGA_CR_DATA_CGA 0x3d5
239
351e3db2
BV
240/*
241 * Instruction field definitions used by the command parser
242 */
243#define INSTR_CLIENT_SHIFT 29
244#define INSTR_CLIENT_MASK 0xE0000000
245#define INSTR_MI_CLIENT 0x0
246#define INSTR_BC_CLIENT 0x2
247#define INSTR_RC_CLIENT 0x3
248#define INSTR_SUBCLIENT_SHIFT 27
249#define INSTR_SUBCLIENT_MASK 0x18000000
250#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
251#define INSTR_26_TO_24_MASK 0x7000000
252#define INSTR_26_TO_24_SHIFT 24
351e3db2 253
585fb111
JB
254/*
255 * Memory interface instructions used by the kernel
256 */
257#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
258/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
260
261#define MI_NOOP MI_INSTR(0, 0)
262#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
263#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 264#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
265#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
266#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
267#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268#define MI_FLUSH MI_INSTR(0x04, 0)
269#define MI_READ_FLUSH (1 << 0)
270#define MI_EXE_FLUSH (1 << 1)
271#define MI_NO_WRITE_FLUSH (1 << 2)
272#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
273#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 274#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
275#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
276#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
277#define MI_ARB_ENABLE (1<<0)
278#define MI_ARB_DISABLE (0<<0)
585fb111 279#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
280#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
281#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 282#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 283#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
284#define MI_OVERLAY_CONTINUE (0x0<<21)
285#define MI_OVERLAY_ON (0x1<<21)
286#define MI_OVERLAY_OFF (0x2<<21)
585fb111 287#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 288#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 289#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 290#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
291/* IVB has funny definitions for which plane to flip. */
292#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
293#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
294#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
297#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
298/* SKL ones */
299#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
300#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
301#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
302#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
303#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
304#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
305#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
306#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
307#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 308#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
309#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
310#define MI_SEMAPHORE_UPDATE (1<<21)
311#define MI_SEMAPHORE_COMPARE (1<<20)
312#define MI_SEMAPHORE_REGISTER (1<<18)
313#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
314#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
315#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
316#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
317#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
318#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
319#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
320#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
321#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
322#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
323#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
324#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
325#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
326#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
327#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
328#define MI_MM_SPACE_GTT (1<<8)
329#define MI_MM_SPACE_PHYSICAL (0<<8)
330#define MI_SAVE_EXT_STATE_EN (1<<3)
331#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 332#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 333#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
334#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
335#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
336#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
337#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
338#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
339#define MI_SEMAPHORE_POLL (1<<15)
340#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 341#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
342#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
343#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
344#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
345#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
346#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
347/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349 * simply ignores the register load under certain conditions.
350 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352 */
7ec55f46 353#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 354#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
355#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
356#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 357#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 358#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
359#define MI_FLUSH_DW_STORE_INDEX (1<<21)
360#define MI_INVALIDATE_TLB (1<<18)
361#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 362#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 363#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
364#define MI_INVALIDATE_BSD (1<<7)
365#define MI_FLUSH_DW_USE_GTT (1<<2)
366#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
367#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
368#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 369#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
370#define MI_BATCH_NON_SECURE (1)
371/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 372#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 373#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 374#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 375#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 376#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 377#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 378#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 379
f1f55cc0
NR
380#define MI_PREDICATE_SRC0 (0x2400)
381#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
382
383#define MI_PREDICATE_RESULT_2 (0x2214)
384#define LOWER_SLICE_ENABLED (1<<0)
385#define LOWER_SLICE_DISABLED (0<<0)
386
585fb111
JB
387/*
388 * 3D instructions used by the kernel
389 */
390#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
391
392#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
393#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
394#define SC_UPDATE_SCISSOR (0x1<<1)
395#define SC_ENABLE_MASK (0x1<<0)
396#define SC_ENABLE (0x1<<0)
397#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
398#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
399#define SCI_YMIN_MASK (0xffff<<16)
400#define SCI_XMIN_MASK (0xffff<<0)
401#define SCI_YMAX_MASK (0xffff<<16)
402#define SCI_XMAX_MASK (0xffff<<0)
403#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
404#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
405#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
406#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
407#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
408#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
409#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
410#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
411#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
412
413#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
414#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
415#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
416#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
417#define BLT_WRITE_A (2<<20)
418#define BLT_WRITE_RGB (1<<20)
419#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
420#define BLT_DEPTH_8 (0<<24)
421#define BLT_DEPTH_16_565 (1<<24)
422#define BLT_DEPTH_16_1555 (2<<24)
423#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
424#define BLT_ROP_SRC_COPY (0xcc<<16)
425#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
426#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
427#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
428#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
429#define ASYNC_FLIP (1<<22)
430#define DISPLAY_PLANE_A (0<<20)
431#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 432#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
0160f055 433#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 434#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 435#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 436#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 437#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 438#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 439#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 440#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 441#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
442#define PIPE_CONTROL_DEPTH_STALL (1<<13)
443#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 444#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
445#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
446#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
447#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
448#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 449#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 450#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
451#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
452#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
453#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 454#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 455#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 456#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 457
3a6fa984
BV
458/*
459 * Commands used only by the command parser
460 */
461#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
462#define MI_ARB_CHECK MI_INSTR(0x05, 0)
463#define MI_RS_CONTROL MI_INSTR(0x06, 0)
464#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
465#define MI_PREDICATE MI_INSTR(0x0C, 0)
466#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
467#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 468#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
469#define MI_URB_CLEAR MI_INSTR(0x19, 0)
470#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
471#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
472#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
473#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
474#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
475#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
476#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
477#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
478#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
479
480#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
481#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
482#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
483#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
484#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
485#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
486#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
487 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
488#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
490#define GFX_OP_3DSTATE_SO_DECL_LIST \
491 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
492
493#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
494 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
495#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
497#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
499#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
501#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
503
504#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
505
506#define COLOR_BLT ((0x2<<29)|(0x40<<22))
507#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 508
5947de9b
BV
509/*
510 * Registers used only by the command parser
511 */
512#define BCS_SWCTRL 0x22200
513
c61200c2
JJ
514#define GPGPU_THREADS_DISPATCHED 0x2290
515#define HS_INVOCATION_COUNT 0x2300
516#define DS_INVOCATION_COUNT 0x2308
517#define IA_VERTICES_COUNT 0x2310
518#define IA_PRIMITIVES_COUNT 0x2318
519#define VS_INVOCATION_COUNT 0x2320
520#define GS_INVOCATION_COUNT 0x2328
521#define GS_PRIMITIVES_COUNT 0x2330
522#define CL_INVOCATION_COUNT 0x2338
523#define CL_PRIMITIVES_COUNT 0x2340
524#define PS_INVOCATION_COUNT 0x2348
525#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
526
527/* There are the 4 64-bit counter registers, one for each stream output */
528#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
529
113a0476
BV
530#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
531
532#define GEN7_3DPRIM_END_OFFSET 0x2420
533#define GEN7_3DPRIM_START_VERTEX 0x2430
534#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
535#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
536#define GEN7_3DPRIM_START_INSTANCE 0x243C
537#define GEN7_3DPRIM_BASE_VERTEX 0x2440
538
180b813c
KG
539#define OACONTROL 0x2360
540
220375aa
BV
541#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
542#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
543#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
544 _GEN7_PIPEA_DE_LOAD_SL, \
545 _GEN7_PIPEB_DE_LOAD_SL)
546
dc96e9b8
CW
547/*
548 * Reset registers
549 */
550#define DEBUG_RESET_I830 0x6070
551#define DEBUG_RESET_FULL (1<<7)
552#define DEBUG_RESET_RENDER (1<<8)
553#define DEBUG_RESET_DISPLAY (1<<9)
554
57f350b6 555/*
5a09ae9f
JN
556 * IOSF sideband
557 */
558#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
559#define IOSF_DEVFN_SHIFT 24
560#define IOSF_OPCODE_SHIFT 16
561#define IOSF_PORT_SHIFT 8
562#define IOSF_BYTE_ENABLES_SHIFT 4
563#define IOSF_BAR_SHIFT 1
564#define IOSF_SB_BUSY (1<<0)
f3419158 565#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
566#define IOSF_PORT_PUNIT 0x4
567#define IOSF_PORT_NC 0x11
568#define IOSF_PORT_DPIO 0x12
a09caddd 569#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
570#define IOSF_PORT_GPIO_NC 0x13
571#define IOSF_PORT_CCK 0x14
572#define IOSF_PORT_CCU 0xA9
573#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 574#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
575#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
576#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
577
30a970c6
JB
578/* See configdb bunit SB addr map */
579#define BUNIT_REG_BISOC 0x11
580
30a970c6 581#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
582#define DSPFREQSTAT_SHIFT_CHV 24
583#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
584#define DSPFREQGUAR_SHIFT_CHV 8
585#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
586#define DSPFREQSTAT_SHIFT 30
587#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
588#define DSPFREQGUAR_SHIFT 14
589#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
590#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
591#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
592#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
593#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
594#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
595#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
596#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
597#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
598#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
599#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
600#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
601#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
602#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
603#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
604#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
605
606/* See the PUNIT HAS v0.8 for the below bits */
607enum punit_power_well {
608 PUNIT_POWER_WELL_RENDER = 0,
609 PUNIT_POWER_WELL_MEDIA = 1,
610 PUNIT_POWER_WELL_DISP2D = 3,
611 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
612 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
613 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
614 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
615 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
616 PUNIT_POWER_WELL_DPIO_RX0 = 10,
617 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 618 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5
ID
619
620 PUNIT_POWER_WELL_NUM,
621};
622
94dd5138
S
623enum skl_disp_power_wells {
624 SKL_DISP_PW_MISC_IO,
625 SKL_DISP_PW_DDI_A_E,
626 SKL_DISP_PW_DDI_B,
627 SKL_DISP_PW_DDI_C,
628 SKL_DISP_PW_DDI_D,
629 SKL_DISP_PW_1 = 14,
630 SKL_DISP_PW_2,
631};
632
633#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
634#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
635
02f4c9e0
CML
636#define PUNIT_REG_PWRGT_CTRL 0x60
637#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
638#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
639#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
640#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
641#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
642#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 643
5a09ae9f
JN
644#define PUNIT_REG_GPU_LFM 0xd3
645#define PUNIT_REG_GPU_FREQ_REQ 0xd4
646#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 647#define GPLLENABLE (1<<4)
e8474409 648#define GENFREQSTATUS (1<<0)
5a09ae9f 649#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 650#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
651
652#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
653#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
654
095acd5f
D
655#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
656#define FB_GFX_FREQ_FUSE_MASK 0xff
657#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
658#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
659#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
660
661#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
662#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
663
fc1ac8de
VS
664#define PUNIT_REG_DDR_SETUP2 0x139
665#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
666#define FORCE_DDR_LOW_FREQ (1 << 1)
667#define FORCE_DDR_HIGH_FREQ (1 << 0)
668
2b6b3a09
D
669#define PUNIT_GPU_STATUS_REG 0xdb
670#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
671#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
672#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
673#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
674
675#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
676#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
677#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
678
5a09ae9f
JN
679#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
680#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
681#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
682#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
683#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
684#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
685#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
686#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
687#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
688#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
689
3ef62342
D
690#define VLV_TURBO_SOC_OVERRIDE 0x04
691#define VLV_OVERRIDE_EN 1
692#define VLV_SOC_TDP_EN (1 << 1)
693#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
694#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
695
31685c25 696#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 697
be4fc046 698/* vlv2 north clock has */
24eb2d59
CML
699#define CCK_FUSE_REG 0x8
700#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 701#define CCK_REG_DSI_PLL_FUSE 0x44
702#define CCK_REG_DSI_PLL_CONTROL 0x48
703#define DSI_PLL_VCO_EN (1 << 31)
704#define DSI_PLL_LDO_GATE (1 << 30)
705#define DSI_PLL_P1_POST_DIV_SHIFT 17
706#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
707#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
708#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
709#define DSI_PLL_MUX_MASK (3 << 9)
710#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
711#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
712#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
713#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
714#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
715#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
716#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
717#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
718#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
719#define DSI_PLL_LOCK (1 << 0)
720#define CCK_REG_DSI_PLL_DIVIDER 0x4c
721#define DSI_PLL_LFSR (1 << 31)
722#define DSI_PLL_FRACTION_EN (1 << 30)
723#define DSI_PLL_FRAC_COUNTER_SHIFT 27
724#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
725#define DSI_PLL_USYNC_CNT_SHIFT 18
726#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
727#define DSI_PLL_N1_DIV_SHIFT 16
728#define DSI_PLL_N1_DIV_MASK (3 << 16)
729#define DSI_PLL_M1_DIV_SHIFT 0
730#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 731#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
87d5d259
VK
732#define CCK_TRUNK_FORCE_ON (1 << 17)
733#define CCK_TRUNK_FORCE_OFF (1 << 16)
734#define CCK_FREQUENCY_STATUS (0x1f << 8)
735#define CCK_FREQUENCY_STATUS_SHIFT 8
736#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 737
0e767189
VS
738/**
739 * DOC: DPIO
740 *
eee21566 741 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
742 * ports. DPIO is the name given to such a display PHY. These PHYs
743 * don't follow the standard programming model using direct MMIO
744 * registers, and instead their registers must be accessed trough IOSF
745 * sideband. VLV has one such PHY for driving ports B and C, and CHV
746 * adds another PHY for driving port D. Each PHY responds to specific
747 * IOSF-SB port.
748 *
749 * Each display PHY is made up of one or two channels. Each channel
750 * houses a common lane part which contains the PLL and other common
751 * logic. CH0 common lane also contains the IOSF-SB logic for the
752 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
753 * must be running when any DPIO registers are accessed.
754 *
755 * In addition to having their own registers, the PHYs are also
756 * controlled through some dedicated signals from the display
757 * controller. These include PLL reference clock enable, PLL enable,
758 * and CRI clock selection, for example.
759 *
760 * Eeach channel also has two splines (also called data lanes), and
761 * each spline is made up of one Physical Access Coding Sub-Layer
762 * (PCS) block and two TX lanes. So each channel has two PCS blocks
763 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
764 * data/clock pairs depending on the output type.
765 *
766 * Additionally the PHY also contains an AUX lane with AUX blocks
767 * for each channel. This is used for DP AUX communication, but
768 * this fact isn't really relevant for the driver since AUX is
769 * controlled from the display controller side. No DPIO registers
770 * need to be accessed during AUX communication,
771 *
eee21566 772 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 773 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
774 *
775 * For dual channel PHY (VLV/CHV):
776 *
777 * pipe A == CMN/PLL/REF CH0
54d9d493 778 *
0e767189
VS
779 * pipe B == CMN/PLL/REF CH1
780 *
781 * port B == PCS/TX CH0
782 *
783 * port C == PCS/TX CH1
784 *
785 * This is especially important when we cross the streams
786 * ie. drive port B with pipe B, or port C with pipe A.
787 *
788 * For single channel PHY (CHV):
789 *
790 * pipe C == CMN/PLL/REF CH0
791 *
792 * port D == PCS/TX CH0
793 *
eee21566
ID
794 * On BXT the entire PHY channel corresponds to the port. That means
795 * the PLL is also now associated with the port rather than the pipe,
796 * and so the clock needs to be routed to the appropriate transcoder.
797 * Port A PLL is directly connected to transcoder EDP and port B/C
798 * PLLs can be routed to any transcoder A/B/C.
799 *
800 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
801 * digital port D (CHV) or port A (BXT).
0e767189
VS
802 */
803/*
eee21566 804 * Dual channel PHY (VLV/CHV/BXT)
0e767189
VS
805 * ---------------------------------
806 * | CH0 | CH1 |
807 * | CMN/PLL/REF | CMN/PLL/REF |
808 * |---------------|---------------| Display PHY
809 * | PCS01 | PCS23 | PCS01 | PCS23 |
810 * |-------|-------|-------|-------|
811 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
812 * ---------------------------------
813 * | DDI0 | DDI1 | DP/HDMI ports
814 * ---------------------------------
598fac6b 815 *
eee21566 816 * Single channel PHY (CHV/BXT)
0e767189
VS
817 * -----------------
818 * | CH0 |
819 * | CMN/PLL/REF |
820 * |---------------| Display PHY
821 * | PCS01 | PCS23 |
822 * |-------|-------|
823 * |TX0|TX1|TX2|TX3|
824 * -----------------
825 * | DDI2 | DP/HDMI port
826 * -----------------
57f350b6 827 */
5a09ae9f 828#define DPIO_DEVFN 0
5a09ae9f 829
54d9d493 830#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
831#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
832#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
833#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 834#define DPIO_CMNRST (1<<0)
57f350b6 835
e4607fcf
CML
836#define DPIO_PHY(pipe) ((pipe) >> 1)
837#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
838
598fac6b
DV
839/*
840 * Per pipe/PLL DPIO regs
841 */
ab3c759a 842#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 843#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
844#define DPIO_POST_DIV_DAC 0
845#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
846#define DPIO_POST_DIV_LVDS1 2
847#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
848#define DPIO_K_SHIFT (24) /* 4 bits */
849#define DPIO_P1_SHIFT (21) /* 3 bits */
850#define DPIO_P2_SHIFT (16) /* 5 bits */
851#define DPIO_N_SHIFT (12) /* 4 bits */
852#define DPIO_ENABLE_CALIBRATION (1<<11)
853#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
854#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
855#define _VLV_PLL_DW3_CH1 0x802c
856#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 857
ab3c759a 858#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
859#define DPIO_REFSEL_OVERRIDE 27
860#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
861#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
862#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 863#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
864#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
865#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
866#define _VLV_PLL_DW5_CH1 0x8034
867#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 868
ab3c759a
CML
869#define _VLV_PLL_DW7_CH0 0x801c
870#define _VLV_PLL_DW7_CH1 0x803c
871#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 872
ab3c759a
CML
873#define _VLV_PLL_DW8_CH0 0x8040
874#define _VLV_PLL_DW8_CH1 0x8060
875#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 876
ab3c759a
CML
877#define VLV_PLL_DW9_BCAST 0xc044
878#define _VLV_PLL_DW9_CH0 0x8044
879#define _VLV_PLL_DW9_CH1 0x8064
880#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 881
ab3c759a
CML
882#define _VLV_PLL_DW10_CH0 0x8048
883#define _VLV_PLL_DW10_CH1 0x8068
884#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 885
ab3c759a
CML
886#define _VLV_PLL_DW11_CH0 0x804c
887#define _VLV_PLL_DW11_CH1 0x806c
888#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 889
ab3c759a
CML
890/* Spec for ref block start counts at DW10 */
891#define VLV_REF_DW13 0x80ac
598fac6b 892
ab3c759a 893#define VLV_CMN_DW0 0x8100
dc96e9b8 894
598fac6b
DV
895/*
896 * Per DDI channel DPIO regs
897 */
898
ab3c759a
CML
899#define _VLV_PCS_DW0_CH0 0x8200
900#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
901#define DPIO_PCS_TX_LANE2_RESET (1<<16)
902#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
903#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
904#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 905#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 906
97fd4d5c
VS
907#define _VLV_PCS01_DW0_CH0 0x200
908#define _VLV_PCS23_DW0_CH0 0x400
909#define _VLV_PCS01_DW0_CH1 0x2600
910#define _VLV_PCS23_DW0_CH1 0x2800
911#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
912#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
913
ab3c759a
CML
914#define _VLV_PCS_DW1_CH0 0x8204
915#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 916#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
917#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
918#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
919#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
920#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
921#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
922
97fd4d5c
VS
923#define _VLV_PCS01_DW1_CH0 0x204
924#define _VLV_PCS23_DW1_CH0 0x404
925#define _VLV_PCS01_DW1_CH1 0x2604
926#define _VLV_PCS23_DW1_CH1 0x2804
927#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
928#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
929
ab3c759a
CML
930#define _VLV_PCS_DW8_CH0 0x8220
931#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
932#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
933#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
934#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
935
936#define _VLV_PCS01_DW8_CH0 0x0220
937#define _VLV_PCS23_DW8_CH0 0x0420
938#define _VLV_PCS01_DW8_CH1 0x2620
939#define _VLV_PCS23_DW8_CH1 0x2820
940#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
941#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
942
943#define _VLV_PCS_DW9_CH0 0x8224
944#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
945#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
946#define DPIO_PCS_TX2MARGIN_000 (0<<13)
947#define DPIO_PCS_TX2MARGIN_101 (1<<13)
948#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
949#define DPIO_PCS_TX1MARGIN_000 (0<<10)
950#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
951#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
952
a02ef3c7
VS
953#define _VLV_PCS01_DW9_CH0 0x224
954#define _VLV_PCS23_DW9_CH0 0x424
955#define _VLV_PCS01_DW9_CH1 0x2624
956#define _VLV_PCS23_DW9_CH1 0x2824
957#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
958#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
959
9d556c99
CML
960#define _CHV_PCS_DW10_CH0 0x8228
961#define _CHV_PCS_DW10_CH1 0x8428
962#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
963#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
964#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
965#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
966#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
967#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
968#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
969#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
970#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
971
1966e59e
VS
972#define _VLV_PCS01_DW10_CH0 0x0228
973#define _VLV_PCS23_DW10_CH0 0x0428
974#define _VLV_PCS01_DW10_CH1 0x2628
975#define _VLV_PCS23_DW10_CH1 0x2828
976#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
977#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
978
ab3c759a
CML
979#define _VLV_PCS_DW11_CH0 0x822c
980#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 981#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
982#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
983#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
984#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
985#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
986
570e2a74
VS
987#define _VLV_PCS01_DW11_CH0 0x022c
988#define _VLV_PCS23_DW11_CH0 0x042c
989#define _VLV_PCS01_DW11_CH1 0x262c
990#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
991#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
992#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 993
2e523e98
VS
994#define _VLV_PCS01_DW12_CH0 0x0230
995#define _VLV_PCS23_DW12_CH0 0x0430
996#define _VLV_PCS01_DW12_CH1 0x2630
997#define _VLV_PCS23_DW12_CH1 0x2830
998#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
999#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1000
ab3c759a
CML
1001#define _VLV_PCS_DW12_CH0 0x8230
1002#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1003#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1004#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1005#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1006#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1007#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1008#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1009
1010#define _VLV_PCS_DW14_CH0 0x8238
1011#define _VLV_PCS_DW14_CH1 0x8438
1012#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1013
1014#define _VLV_PCS_DW23_CH0 0x825c
1015#define _VLV_PCS_DW23_CH1 0x845c
1016#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1017
1018#define _VLV_TX_DW2_CH0 0x8288
1019#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1020#define DPIO_SWING_MARGIN000_SHIFT 16
1021#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1022#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1023#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1024
1025#define _VLV_TX_DW3_CH0 0x828c
1026#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1027/* The following bit for CHV phy */
1028#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1029#define DPIO_SWING_MARGIN101_SHIFT 16
1030#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1031#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1032
1033#define _VLV_TX_DW4_CH0 0x8290
1034#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1035#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1036#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1037#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1038#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1039#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1040
1041#define _VLV_TX3_DW4_CH0 0x690
1042#define _VLV_TX3_DW4_CH1 0x2a90
1043#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1044
1045#define _VLV_TX_DW5_CH0 0x8294
1046#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1047#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1048#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1049
1050#define _VLV_TX_DW11_CH0 0x82ac
1051#define _VLV_TX_DW11_CH1 0x84ac
1052#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1053
1054#define _VLV_TX_DW14_CH0 0x82b8
1055#define _VLV_TX_DW14_CH1 0x84b8
1056#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1057
9d556c99
CML
1058/* CHV dpPhy registers */
1059#define _CHV_PLL_DW0_CH0 0x8000
1060#define _CHV_PLL_DW0_CH1 0x8180
1061#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1062
1063#define _CHV_PLL_DW1_CH0 0x8004
1064#define _CHV_PLL_DW1_CH1 0x8184
1065#define DPIO_CHV_N_DIV_SHIFT 8
1066#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1067#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1068
1069#define _CHV_PLL_DW2_CH0 0x8008
1070#define _CHV_PLL_DW2_CH1 0x8188
1071#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1072
1073#define _CHV_PLL_DW3_CH0 0x800c
1074#define _CHV_PLL_DW3_CH1 0x818c
1075#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1076#define DPIO_CHV_FIRST_MOD (0 << 8)
1077#define DPIO_CHV_SECOND_MOD (1 << 8)
1078#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1079#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1080#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1081
1082#define _CHV_PLL_DW6_CH0 0x8018
1083#define _CHV_PLL_DW6_CH1 0x8198
1084#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1085#define DPIO_CHV_INT_COEFF_SHIFT 8
1086#define DPIO_CHV_PROP_COEFF_SHIFT 0
1087#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1088
d3eee4ba
VP
1089#define _CHV_PLL_DW8_CH0 0x8020
1090#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1091#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1092#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1093#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1094
1095#define _CHV_PLL_DW9_CH0 0x8024
1096#define _CHV_PLL_DW9_CH1 0x81A4
1097#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1098#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1099#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1100#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1101
6669e39f
VS
1102#define _CHV_CMN_DW0_CH0 0x8100
1103#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1104#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1105#define DPIO_ALLDL_POWERDOWN (1 << 1)
1106#define DPIO_ANYDL_POWERDOWN (1 << 0)
1107
b9e5ac3c
VS
1108#define _CHV_CMN_DW5_CH0 0x8114
1109#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1110#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1111#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1112#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1113#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1114#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1115#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1116#define CHV_BUFLEFTENA1_MASK (3 << 22)
1117
9d556c99
CML
1118#define _CHV_CMN_DW13_CH0 0x8134
1119#define _CHV_CMN_DW0_CH1 0x8080
1120#define DPIO_CHV_S1_DIV_SHIFT 21
1121#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1122#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1123#define DPIO_CHV_K_DIV_SHIFT 4
1124#define DPIO_PLL_FREQLOCK (1 << 1)
1125#define DPIO_PLL_LOCK (1 << 0)
1126#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1127
1128#define _CHV_CMN_DW14_CH0 0x8138
1129#define _CHV_CMN_DW1_CH1 0x8084
1130#define DPIO_AFC_RECAL (1 << 14)
1131#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1132#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1133#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1134#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1135#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1136#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1137#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1138#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1139#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1140#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1141
9197c88b
VS
1142#define _CHV_CMN_DW19_CH0 0x814c
1143#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1144#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1145#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1146#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1147#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1148
9197c88b
VS
1149#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1150
e0fce78f
VS
1151#define CHV_CMN_DW28 0x8170
1152#define DPIO_CL1POWERDOWNEN (1 << 23)
1153#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1154#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1155#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1156#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1157#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1158
9d556c99 1159#define CHV_CMN_DW30 0x8178
3e288786 1160#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1161#define DPIO_LRC_BYPASS (1 << 3)
1162
1163#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1164 (lane) * 0x200 + (offset))
1165
f72df8db
VS
1166#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1167#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1168#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1169#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1170#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1171#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1172#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1173#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1174#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1175#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1176#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1177#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1178#define DPIO_FRC_LATENCY_SHFIT 8
1179#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1180#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1181
1182/* BXT PHY registers */
1183#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1184
1185#define BXT_P_CR_GT_DISP_PWRON 0x138090
1186#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1187
1188#define _PHY_CTL_FAMILY_EDP 0x64C80
1189#define _PHY_CTL_FAMILY_DDI 0x64C90
1190#define COMMON_RESET_DIS (1 << 31)
1191#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1192 _PHY_CTL_FAMILY_EDP)
1193
dfb82408
S
1194/* BXT PHY PLL registers */
1195#define _PORT_PLL_A 0x46074
1196#define _PORT_PLL_B 0x46078
1197#define _PORT_PLL_C 0x4607c
1198#define PORT_PLL_ENABLE (1 << 31)
1199#define PORT_PLL_LOCK (1 << 30)
1200#define PORT_PLL_REF_SEL (1 << 27)
1201#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1202
1203#define _PORT_PLL_EBB_0_A 0x162034
1204#define _PORT_PLL_EBB_0_B 0x6C034
1205#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1206#define PORT_PLL_P1_SHIFT 13
1207#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1208#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1209#define PORT_PLL_P2_SHIFT 8
1210#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1211#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
dfb82408
S
1212#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1213 _PORT_PLL_EBB_0_B, \
1214 _PORT_PLL_EBB_0_C)
1215
1216#define _PORT_PLL_EBB_4_A 0x162038
1217#define _PORT_PLL_EBB_4_B 0x6C038
1218#define _PORT_PLL_EBB_4_C 0x6C344
1219#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1220#define PORT_PLL_RECALIBRATE (1 << 14)
1221#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1222 _PORT_PLL_EBB_4_B, \
1223 _PORT_PLL_EBB_4_C)
1224
1225#define _PORT_PLL_0_A 0x162100
1226#define _PORT_PLL_0_B 0x6C100
1227#define _PORT_PLL_0_C 0x6C380
1228/* PORT_PLL_0_A */
1229#define PORT_PLL_M2_MASK 0xFF
1230/* PORT_PLL_1_A */
aa610dcb
ID
1231#define PORT_PLL_N_SHIFT 8
1232#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1233#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1234/* PORT_PLL_2_A */
1235#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1236/* PORT_PLL_3_A */
1237#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1238/* PORT_PLL_6_A */
1239#define PORT_PLL_PROP_COEFF_MASK 0xF
1240#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1241#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1242#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1243#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1244/* PORT_PLL_8_A */
1245#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1246/* PORT_PLL_9_A */
05712c15
ID
1247#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1248#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1249/* PORT_PLL_10_A */
1250#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1251#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3
VK
1252#define PORT_PLL_DCO_AMP_MASK 0x3c00
1253#define PORT_PLL_DCO_AMP(x) (x<<10)
dfb82408
S
1254#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1255 _PORT_PLL_0_B, \
1256 _PORT_PLL_0_C)
1257#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1258
5c6706e5
VK
1259/* BXT PHY common lane registers */
1260#define _PORT_CL1CM_DW0_A 0x162000
1261#define _PORT_CL1CM_DW0_BC 0x6C000
1262#define PHY_POWER_GOOD (1 << 16)
1263#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1264 _PORT_CL1CM_DW0_A)
1265
1266#define _PORT_CL1CM_DW9_A 0x162024
1267#define _PORT_CL1CM_DW9_BC 0x6C024
1268#define IREF0RC_OFFSET_SHIFT 8
1269#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1270#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1271 _PORT_CL1CM_DW9_A)
1272
1273#define _PORT_CL1CM_DW10_A 0x162028
1274#define _PORT_CL1CM_DW10_BC 0x6C028
1275#define IREF1RC_OFFSET_SHIFT 8
1276#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1277#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1278 _PORT_CL1CM_DW10_A)
1279
1280#define _PORT_CL1CM_DW28_A 0x162070
1281#define _PORT_CL1CM_DW28_BC 0x6C070
1282#define OCL1_POWER_DOWN_EN (1 << 23)
1283#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1284#define SUS_CLK_CONFIG 0x3
1285#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1286 _PORT_CL1CM_DW28_A)
1287
1288#define _PORT_CL1CM_DW30_A 0x162078
1289#define _PORT_CL1CM_DW30_BC 0x6C078
1290#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1291#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1292 _PORT_CL1CM_DW30_A)
1293
1294/* Defined for PHY0 only */
1295#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1296#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1297
1298/* BXT PHY Ref registers */
1299#define _PORT_REF_DW3_A 0x16218C
1300#define _PORT_REF_DW3_BC 0x6C18C
1301#define GRC_DONE (1 << 22)
1302#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1303 _PORT_REF_DW3_A)
1304
1305#define _PORT_REF_DW6_A 0x162198
1306#define _PORT_REF_DW6_BC 0x6C198
1307/*
1308 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1309 * after testing.
1310 */
1311#define GRC_CODE_SHIFT 23
1312#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1313#define GRC_CODE_FAST_SHIFT 16
1314#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1315#define GRC_CODE_SLOW_SHIFT 8
1316#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1317#define GRC_CODE_NOM_MASK 0xFF
1318#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1319 _PORT_REF_DW6_A)
1320
1321#define _PORT_REF_DW8_A 0x1621A0
1322#define _PORT_REF_DW8_BC 0x6C1A0
1323#define GRC_DIS (1 << 15)
1324#define GRC_RDY_OVRD (1 << 1)
1325#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1326 _PORT_REF_DW8_A)
1327
dfb82408 1328/* BXT PHY PCS registers */
96fb9f9b
VK
1329#define _PORT_PCS_DW10_LN01_A 0x162428
1330#define _PORT_PCS_DW10_LN01_B 0x6C428
1331#define _PORT_PCS_DW10_LN01_C 0x6C828
1332#define _PORT_PCS_DW10_GRP_A 0x162C28
1333#define _PORT_PCS_DW10_GRP_B 0x6CC28
1334#define _PORT_PCS_DW10_GRP_C 0x6CE28
1335#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1336 _PORT_PCS_DW10_LN01_B, \
1337 _PORT_PCS_DW10_LN01_C)
1338#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1339 _PORT_PCS_DW10_GRP_B, \
1340 _PORT_PCS_DW10_GRP_C)
1341#define TX2_SWING_CALC_INIT (1 << 31)
1342#define TX1_SWING_CALC_INIT (1 << 30)
1343
dfb82408
S
1344#define _PORT_PCS_DW12_LN01_A 0x162430
1345#define _PORT_PCS_DW12_LN01_B 0x6C430
1346#define _PORT_PCS_DW12_LN01_C 0x6C830
1347#define _PORT_PCS_DW12_LN23_A 0x162630
1348#define _PORT_PCS_DW12_LN23_B 0x6C630
1349#define _PORT_PCS_DW12_LN23_C 0x6CA30
1350#define _PORT_PCS_DW12_GRP_A 0x162c30
1351#define _PORT_PCS_DW12_GRP_B 0x6CC30
1352#define _PORT_PCS_DW12_GRP_C 0x6CE30
1353#define LANESTAGGER_STRAP_OVRD (1 << 6)
1354#define LANE_STAGGER_MASK 0x1F
1355#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1356 _PORT_PCS_DW12_LN01_B, \
1357 _PORT_PCS_DW12_LN01_C)
1358#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1359 _PORT_PCS_DW12_LN23_B, \
1360 _PORT_PCS_DW12_LN23_C)
1361#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1362 _PORT_PCS_DW12_GRP_B, \
1363 _PORT_PCS_DW12_GRP_C)
1364
5c6706e5
VK
1365/* BXT PHY TX registers */
1366#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1367 ((lane) & 1) * 0x80)
1368
96fb9f9b
VK
1369#define _PORT_TX_DW2_LN0_A 0x162508
1370#define _PORT_TX_DW2_LN0_B 0x6C508
1371#define _PORT_TX_DW2_LN0_C 0x6C908
1372#define _PORT_TX_DW2_GRP_A 0x162D08
1373#define _PORT_TX_DW2_GRP_B 0x6CD08
1374#define _PORT_TX_DW2_GRP_C 0x6CF08
1375#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1376 _PORT_TX_DW2_GRP_B, \
1377 _PORT_TX_DW2_GRP_C)
1378#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1379 _PORT_TX_DW2_LN0_B, \
1380 _PORT_TX_DW2_LN0_C)
1381#define MARGIN_000_SHIFT 16
1382#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1383#define UNIQ_TRANS_SCALE_SHIFT 8
1384#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1385
1386#define _PORT_TX_DW3_LN0_A 0x16250C
1387#define _PORT_TX_DW3_LN0_B 0x6C50C
1388#define _PORT_TX_DW3_LN0_C 0x6C90C
1389#define _PORT_TX_DW3_GRP_A 0x162D0C
1390#define _PORT_TX_DW3_GRP_B 0x6CD0C
1391#define _PORT_TX_DW3_GRP_C 0x6CF0C
1392#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1393 _PORT_TX_DW3_GRP_B, \
1394 _PORT_TX_DW3_GRP_C)
1395#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1396 _PORT_TX_DW3_LN0_B, \
1397 _PORT_TX_DW3_LN0_C)
9c58a049
SJ
1398#define SCALE_DCOMP_METHOD (1 << 26)
1399#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1400
1401#define _PORT_TX_DW4_LN0_A 0x162510
1402#define _PORT_TX_DW4_LN0_B 0x6C510
1403#define _PORT_TX_DW4_LN0_C 0x6C910
1404#define _PORT_TX_DW4_GRP_A 0x162D10
1405#define _PORT_TX_DW4_GRP_B 0x6CD10
1406#define _PORT_TX_DW4_GRP_C 0x6CF10
1407#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1408 _PORT_TX_DW4_LN0_B, \
1409 _PORT_TX_DW4_LN0_C)
1410#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1411 _PORT_TX_DW4_GRP_B, \
1412 _PORT_TX_DW4_GRP_C)
1413#define DEEMPH_SHIFT 24
1414#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1415
5c6706e5
VK
1416#define _PORT_TX_DW14_LN0_A 0x162538
1417#define _PORT_TX_DW14_LN0_B 0x6C538
1418#define _PORT_TX_DW14_LN0_C 0x6C938
1419#define LATENCY_OPTIM_SHIFT 30
1420#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1421#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1422 _PORT_TX_DW14_LN0_B, \
1423 _PORT_TX_DW14_LN0_C) + \
1424 _BXT_LANE_OFFSET(lane))
1425
f8896f5d
DW
1426/* UAIMI scratch pad register 1 */
1427#define UAIMI_SPR1 0x4F074
1428/* SKL VccIO mask */
1429#define SKL_VCCIO_MASK 0x1
1430/* SKL balance leg register */
1431#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1432/* I_boost values */
1433#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1434#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1435/* Balance leg disable bits */
1436#define BALANCE_LEG_DISABLE_SHIFT 23
1437
585fb111 1438/*
de151cf6 1439 * Fence registers
eecf613a
VS
1440 * [0-7] @ 0x2000 gen2,gen3
1441 * [8-15] @ 0x3000 945,g33,pnv
1442 *
1443 * [0-15] @ 0x3000 gen4,gen5
1444 *
1445 * [0-15] @ 0x100000 gen6,vlv,chv
1446 * [0-31] @ 0x100000 gen7+
585fb111 1447 */
eecf613a 1448#define FENCE_REG(i) (0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1449#define I830_FENCE_START_MASK 0x07f80000
1450#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1451#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1452#define I830_FENCE_PITCH_SHIFT 4
1453#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1454#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1455#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1456#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1457
1458#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1459#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1460
eecf613a
VS
1461#define FENCE_REG_965_LO(i) (0x03000 + (i) * 8)
1462#define FENCE_REG_965_HI(i) (0x03000 + (i) * 8 + 4)
de151cf6
JB
1463#define I965_FENCE_PITCH_SHIFT 2
1464#define I965_FENCE_TILING_Y_SHIFT 1
1465#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1466#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1467
eecf613a
VS
1468#define FENCE_REG_GEN6_LO(i) (0x100000 + (i) * 8)
1469#define FENCE_REG_GEN6_HI(i) (0x100000 + (i) * 8 + 4)
1470#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1471#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1472
2b6b3a09 1473
f691e2f4
DV
1474/* control register for cpu gtt access */
1475#define TILECTL 0x101000
1476#define TILECTL_SWZCTL (1 << 0)
e3a29055 1477#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1478#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1479#define TILECTL_BACKSNOOP_DIS (1 << 3)
1480
de151cf6
JB
1481/*
1482 * Instruction and interrupt control regs
1483 */
f1e1c212
VS
1484#define PGTBL_CTL 0x02020
1485#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1486#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1487#define PGTBL_ER 0x02024
81e7f200
VS
1488#define PRB0_BASE (0x2030-0x30)
1489#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1490#define PRB2_BASE (0x2050-0x30) /* gen3 */
1491#define SRB0_BASE (0x2100-0x30) /* gen2 */
1492#define SRB1_BASE (0x2110-0x30) /* gen2 */
1493#define SRB2_BASE (0x2120-0x30) /* 830 */
1494#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1495#define RENDER_RING_BASE 0x02000
1496#define BSD_RING_BASE 0x04000
1497#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1498#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1499#define VEBOX_RING_BASE 0x1a000
549f7365 1500#define BLT_RING_BASE 0x22000
3d281d8c
DV
1501#define RING_TAIL(base) ((base)+0x30)
1502#define RING_HEAD(base) ((base)+0x34)
1503#define RING_START(base) ((base)+0x38)
1504#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1505#define RING_SYNC_0(base) ((base)+0x40)
1506#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1507#define RING_SYNC_2(base) ((base)+0x48)
1508#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1509#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1510#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1511#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1512#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1513#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1514#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1515#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1516#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1517#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1518#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1519#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1520#define GEN6_NOSYNC 0
2c550183 1521#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1522#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1523#define RING_HWS_PGA(base) ((base)+0x80)
1524#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
7fd2d269
MK
1525#define RING_RESET_CTL(base) ((base)+0xd0)
1526#define RESET_CTL_REQUEST_RESET (1 << 0)
1527#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1528
6d50b065
VS
1529#define HSW_GTT_CACHE_EN 0x4024
1530#define GTT_CACHE_EN_ALL 0xF0007FFF
9e72b46c
ID
1531#define GEN7_WR_WATERMARK 0x4028
1532#define GEN7_GFX_PRIO_CTRL 0x402C
1533#define ARB_MODE 0x4030
f691e2f4
DV
1534#define ARB_MODE_SWIZZLE_SNB (1<<4)
1535#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1536#define GEN7_GFX_PEND_TLB0 0x4034
1537#define GEN7_GFX_PEND_TLB1 0x4038
1538/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
22dfe79f 1539#define GEN7_LRA_LIMITS(i) (0x403C + (i) * 4)
9e72b46c
ID
1540#define GEN7_LRA_LIMITS_REG_NUM 13
1541#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1542#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1543
31a5336e 1544#define GAMTARBMODE 0x04a08
4afe8d33 1545#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1546#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1547#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1548#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1549#define RING_FAULT_GTTSEL_MASK (1<<11)
1550#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1551#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1552#define RING_FAULT_VALID (1<<0)
33f3f518 1553#define DONE_REG 0x40b0
7e435ad2
VS
1554#define GEN8_PRIVATE_PAT_LO 0x40e0
1555#define GEN8_PRIVATE_PAT_HI (0x40e0 + 4)
4593010b
EA
1556#define BSD_HWS_PGA_GEN7 (0x04180)
1557#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1558#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1559#define RING_ACTHD(base) ((base)+0x74)
50877445 1560#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1561#define RING_NOPID(base) ((base)+0x94)
0f46832f 1562#define RING_IMR(base) ((base)+0xa8)
73d477f6 1563#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1564#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1565#define TAIL_ADDR 0x001FFFF8
1566#define HEAD_WRAP_COUNT 0xFFE00000
1567#define HEAD_WRAP_ONE 0x00200000
1568#define HEAD_ADDR 0x001FFFFC
1569#define RING_NR_PAGES 0x001FF000
1570#define RING_REPORT_MASK 0x00000006
1571#define RING_REPORT_64K 0x00000002
1572#define RING_REPORT_128K 0x00000004
1573#define RING_NO_REPORT 0x00000000
1574#define RING_VALID_MASK 0x00000001
1575#define RING_VALID 0x00000001
1576#define RING_INVALID 0x00000000
4b60e5cb
CW
1577#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1578#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1579#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1580
1581#define GEN7_TLB_RD_ADDR 0x4700
1582
8168bd48
CW
1583#if 0
1584#define PRB0_TAIL 0x02030
1585#define PRB0_HEAD 0x02034
1586#define PRB0_START 0x02038
1587#define PRB0_CTL 0x0203c
585fb111
JB
1588#define PRB1_TAIL 0x02040 /* 915+ only */
1589#define PRB1_HEAD 0x02044 /* 915+ only */
1590#define PRB1_START 0x02048 /* 915+ only */
1591#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1592#endif
63eeaf38
JB
1593#define IPEIR_I965 0x02064
1594#define IPEHR_I965 0x02068
1595#define INSTDONE_I965 0x0206c
d53bd484
BW
1596#define GEN7_INSTDONE_1 0x0206c
1597#define GEN7_SC_INSTDONE 0x07100
1598#define GEN7_SAMPLER_INSTDONE 0x0e160
1599#define GEN7_ROW_INSTDONE 0x0e164
1600#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1601#define RING_IPEIR(base) ((base)+0x64)
1602#define RING_IPEHR(base) ((base)+0x68)
1603#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1604#define RING_INSTPS(base) ((base)+0x70)
1605#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1606#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1607#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1608#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1609#define INSTPS 0x02070 /* 965+ only */
1610#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1611#define ACTHD_I965 0x02074
1612#define HWS_PGA 0x02080
1613#define HWS_ADDRESS_MASK 0xfffff000
1614#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1615#define PWRCTXA 0x2088 /* 965GM+ only */
1616#define PWRCTX_EN (1<<0)
585fb111 1617#define IPEIR 0x02088
63eeaf38
JB
1618#define IPEHR 0x0208c
1619#define INSTDONE 0x02090
585fb111
JB
1620#define NOPID 0x02094
1621#define HWSTAM 0x02098
9d2f41fa 1622#define DMA_FADD_I8XX 0x020d0
94e39e28 1623#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1624#define RING_BBADDR(base) ((base)+0x140)
1625#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1626
f406839f 1627#define ERROR_GEN6 0x040a0
71e172e8 1628#define GEN7_ERR_INT 0x44040
de032bf4 1629#define ERR_INT_POISON (1<<31)
8664281b 1630#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1631#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1632#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1633#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1634#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1635#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1636#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1637#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1638#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1639
6c826f34
MK
1640#define GEN8_FAULT_TLB_DATA0 0x04b10
1641#define GEN8_FAULT_TLB_DATA1 0x04b14
1642
3f1e109a
PZ
1643#define FPGA_DBG 0x42300
1644#define FPGA_DBG_RM_NOCLAIM (1<<31)
1645
0f3b6849 1646#define DERRMR 0x44050
4e0bbc31 1647/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1648#define DERRMR_PIPEA_SCANLINE (1<<0)
1649#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1650#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1651#define DERRMR_PIPEA_VBLANK (1<<3)
1652#define DERRMR_PIPEA_HBLANK (1<<5)
1653#define DERRMR_PIPEB_SCANLINE (1<<8)
1654#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1655#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1656#define DERRMR_PIPEB_VBLANK (1<<11)
1657#define DERRMR_PIPEB_HBLANK (1<<13)
1658/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1659#define DERRMR_PIPEC_SCANLINE (1<<14)
1660#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1661#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1662#define DERRMR_PIPEC_VBLANK (1<<21)
1663#define DERRMR_PIPEC_HBLANK (1<<22)
1664
0f3b6849 1665
de6e2eaf
EA
1666/* GM45+ chicken bits -- debug workaround bits that may be required
1667 * for various sorts of correct behavior. The top 16 bits of each are
1668 * the enables for writing to the corresponding low bit.
1669 */
1670#define _3D_CHICKEN 0x02084
4283908e 1671#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1672#define _3D_CHICKEN2 0x0208c
1673/* Disables pipelining of read flushes past the SF-WIZ interface.
1674 * Required on all Ironlake steppings according to the B-Spec, but the
1675 * particular danger of not doing so is not specified.
1676 */
1677# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1678#define _3D_CHICKEN3 0x02090
87f8020e 1679#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1680#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1681#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1682#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1683
71cf39b1
EA
1684#define MI_MODE 0x0209c
1685# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1686# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1687# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1688# define MODE_IDLE (1 << 9)
9991ae78 1689# define STOP_RING (1 << 8)
71cf39b1 1690
f8f2ac9a 1691#define GEN6_GT_MODE 0x20d0
a607c1a4 1692#define GEN7_GT_MODE 0x7008
8d85d272
VS
1693#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1694#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1695#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1696#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1697#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1698#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
b7668791
DL
1699#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1700#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
f8f2ac9a 1701
1ec14ad3 1702#define GFX_MODE 0x02520
b095cd0a 1703#define GFX_MODE_GEN7 0x0229c
5eb719cd 1704#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1705#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 1706#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 1707#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1708#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1709#define GFX_REPLAY_MODE (1<<11)
1710#define GFX_PSMI_GRANULARITY (1<<10)
1711#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 1712#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 1713
4df001d3
DG
1714#define GFX_FORWARD_VBLANK_MASK (3<<5)
1715#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1716#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1717#define GFX_FORWARD_VBLANK_COND (2<<5)
1718
a7e806de 1719#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1720#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1721
9e72b46c
ID
1722#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1723#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1724#define SCPD0 0x0209c /* 915+ only */
1725#define IER 0x020a0
1726#define IIR 0x020a4
1727#define IMR 0x020a8
1728#define ISR 0x020ac
07ec7ec5 1729#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1730#define GINT_DIS (1<<22)
2d809570 1731#define GCFG_DIS (1<<8)
9e72b46c 1732#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1733#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1734#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1735#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1736#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1737#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1738#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1739#define VLV_PCBR_ADDR_SHIFT 12
1740
90a72f87 1741#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1742#define EIR 0x020b0
1743#define EMR 0x020b4
1744#define ESR 0x020b8
63eeaf38
JB
1745#define GM45_ERROR_PAGE_TABLE (1<<5)
1746#define GM45_ERROR_MEM_PRIV (1<<4)
1747#define I915_ERROR_PAGE_TABLE (1<<4)
1748#define GM45_ERROR_CP_PRIV (1<<3)
1749#define I915_ERROR_MEMORY_REFRESH (1<<1)
1750#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1751#define INSTPM 0x020c0
ee980b80 1752#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1753#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1754 will not assert AGPBUSY# and will only
1755 be delivered when out of C3. */
84f9f938 1756#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1757#define INSTPM_TLB_INVALIDATE (1<<9)
1758#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1759#define ACTHD 0x020c8
1038392b
VS
1760#define MEM_MODE 0x020cc
1761#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1762#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1763#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1764#define FW_BLC 0x020d8
8692d00e 1765#define FW_BLC2 0x020dc
585fb111 1766#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1767#define FW_BLC_SELF_EN_MASK (1<<31)
1768#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1769#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1770#define MM_BURST_LENGTH 0x00700000
1771#define MM_FIFO_WATERMARK 0x0001F000
1772#define LM_BURST_LENGTH 0x00000700
1773#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1774#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1775
1776/* Make render/texture TLB fetches lower priorty than associated data
1777 * fetches. This is not turned on by default
1778 */
1779#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1780
1781/* Isoch request wait on GTT enable (Display A/B/C streams).
1782 * Make isoch requests stall on the TLB update. May cause
1783 * display underruns (test mode only)
1784 */
1785#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1786
1787/* Block grant count for isoch requests when block count is
1788 * set to a finite value.
1789 */
1790#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1791#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1792#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1793#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1794#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1795
1796/* Enable render writes to complete in C2/C3/C4 power states.
1797 * If this isn't enabled, render writes are prevented in low
1798 * power states. That seems bad to me.
1799 */
1800#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1801
1802/* This acknowledges an async flip immediately instead
1803 * of waiting for 2TLB fetches.
1804 */
1805#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1806
1807/* Enables non-sequential data reads through arbiter
1808 */
0206e353 1809#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1810
1811/* Disable FSB snooping of cacheable write cycles from binner/render
1812 * command stream
1813 */
1814#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1815
1816/* Arbiter time slice for non-isoch streams */
1817#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1818#define MI_ARB_TIME_SLICE_1 (0 << 5)
1819#define MI_ARB_TIME_SLICE_2 (1 << 5)
1820#define MI_ARB_TIME_SLICE_4 (2 << 5)
1821#define MI_ARB_TIME_SLICE_6 (3 << 5)
1822#define MI_ARB_TIME_SLICE_8 (4 << 5)
1823#define MI_ARB_TIME_SLICE_10 (5 << 5)
1824#define MI_ARB_TIME_SLICE_14 (6 << 5)
1825#define MI_ARB_TIME_SLICE_16 (7 << 5)
1826
1827/* Low priority grace period page size */
1828#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1829#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1830
1831/* Disable display A/B trickle feed */
1832#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1833
1834/* Set display plane priority */
1835#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1836#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1837
54e472ae
VS
1838#define MI_STATE 0x020e4 /* gen2 only */
1839#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1840#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1841
585fb111 1842#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1843#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1844#define CM0_IZ_OPT_DISABLE (1<<6)
1845#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1846#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1847#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1848#define CM0_COLOR_EVICT_DISABLE (1<<3)
1849#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1850#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1851#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1852#define GFX_FLSH_CNTL_GEN6 0x101008
1853#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1854#define ECOSKPD 0x021d0
1855#define ECO_GATING_CX_ONLY (1<<3)
1856#define ECO_FLIP_DONE (1<<0)
585fb111 1857
fe27c606 1858#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1859#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1860#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1861#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1862#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1863#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1864#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1865
4efe0708
JB
1866#define GEN6_BLITTER_ECOSKPD 0x221d0
1867#define GEN6_BLITTER_LOCK_SHIFT 16
1868#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1869
295e8bb7 1870#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1871#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1872#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1873#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1874
693d11c3
D
1875/* Fuse readout registers for GT */
1876#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1877#define CHV_FGT_DISABLE_SS0 (1 << 10)
1878#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1879#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1880#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1881#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1882#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1883#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1884#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1885#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1886#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1887
3873218f
JM
1888#define GEN8_FUSE2 0x9120
1889#define GEN8_F2_S_ENA_SHIFT 25
1890#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1891
1892#define GEN9_F2_SS_DIS_SHIFT 20
1893#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1894
dead16e2 1895#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
3873218f 1896
881f47b6 1897#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1898#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1899#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1900#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1901#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1902
cc609d5d
BW
1903/* On modern GEN architectures interrupt control consists of two sets
1904 * of registers. The first set pertains to the ring generating the
1905 * interrupt. The second control is for the functional block generating the
1906 * interrupt. These are PM, GT, DE, etc.
1907 *
1908 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1909 * GT interrupt bits, so we don't need to duplicate the defines.
1910 *
1911 * These defines should cover us well from SNB->HSW with minor exceptions
1912 * it can also work on ILK.
1913 */
1914#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1915#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1916#define GT_BLT_USER_INTERRUPT (1 << 22)
1917#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1918#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1919#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1920#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1921#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1922#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1923#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1924#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1925#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1926#define GT_RENDER_USER_INTERRUPT (1 << 0)
1927
12638c57
BW
1928#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1929#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1930
35a85ac6
BW
1931#define GT_PARITY_ERROR(dev) \
1932 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1933 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1934
cc609d5d
BW
1935/* These are all the "old" interrupts */
1936#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1937
1938#define I915_PM_INTERRUPT (1<<31)
1939#define I915_ISP_INTERRUPT (1<<22)
1940#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1941#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1942#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1943#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1944#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1945#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1946#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1947#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1948#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1949#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1950#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1951#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1952#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1953#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1954#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1955#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1956#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1957#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1958#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1959#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1960#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1961#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1962#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1963#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1964#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1965#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1966#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1967#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1968#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1969#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1970#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1971#define I915_USER_INTERRUPT (1<<1)
1972#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1973#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1974
1975#define GEN6_BSD_RNCID 0x12198
1976
a1e969e0
BW
1977#define GEN7_FF_THREAD_MODE 0x20a0
1978#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1979#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1980#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1981#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1982#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1983#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1984#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1985#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1986#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1987#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1988#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1989#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1990#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1991#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1992#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1993
585fb111
JB
1994/*
1995 * Framebuffer compression (915+ only)
1996 */
1997
1998#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1999#define FBC_LL_BASE 0x03204 /* 4k page aligned */
2000#define FBC_CONTROL 0x03208
2001#define FBC_CTL_EN (1<<31)
2002#define FBC_CTL_PERIODIC (1<<30)
2003#define FBC_CTL_INTERVAL_SHIFT (16)
2004#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2005#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2006#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2007#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
2008#define FBC_COMMAND 0x0320c
2009#define FBC_CMD_COMPRESS (1<<0)
2010#define FBC_STATUS 0x03210
2011#define FBC_STAT_COMPRESSING (1<<31)
2012#define FBC_STAT_COMPRESSED (1<<30)
2013#define FBC_STAT_MODIFIED (1<<29)
82f34496 2014#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
2015#define FBC_CONTROL2 0x03214
2016#define FBC_CTL_FENCE_DBL (0<<4)
2017#define FBC_CTL_IDLE_IMM (0<<2)
2018#define FBC_CTL_IDLE_FULL (1<<2)
2019#define FBC_CTL_IDLE_LINE (2<<2)
2020#define FBC_CTL_IDLE_DEBUG (3<<2)
2021#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2022#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 2023#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
4d110c71 2024#define FBC_TAG(i) (0x03300 + (i) * 4)
585fb111 2025
31b9df10
PZ
2026#define FBC_STATUS2 0x43214
2027#define FBC_COMPRESSION_MASK 0x7ff
2028
585fb111
JB
2029#define FBC_LL_SIZE (1536)
2030
74dff282
JB
2031/* Framebuffer compression for GM45+ */
2032#define DPFC_CB_BASE 0x3200
2033#define DPFC_CONTROL 0x3208
2034#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2035#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2036#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2037#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2038#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2039#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2040#define DPFC_SR_EN (1<<10)
2041#define DPFC_CTL_LIMIT_1X (0<<6)
2042#define DPFC_CTL_LIMIT_2X (1<<6)
2043#define DPFC_CTL_LIMIT_4X (2<<6)
2044#define DPFC_RECOMP_CTL 0x320c
2045#define DPFC_RECOMP_STALL_EN (1<<27)
2046#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2047#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2048#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2049#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2050#define DPFC_STATUS 0x3210
2051#define DPFC_INVAL_SEG_SHIFT (16)
2052#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2053#define DPFC_COMP_SEG_SHIFT (0)
2054#define DPFC_COMP_SEG_MASK (0x000003ff)
2055#define DPFC_STATUS2 0x3214
2056#define DPFC_FENCE_YOFF 0x3218
2057#define DPFC_CHICKEN 0x3224
2058#define DPFC_HT_MODIFY (1<<31)
2059
b52eb4dc
ZY
2060/* Framebuffer compression for Ironlake */
2061#define ILK_DPFC_CB_BASE 0x43200
2062#define ILK_DPFC_CONTROL 0x43208
da46f936 2063#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2064/* The bit 28-8 is reserved */
2065#define DPFC_RESERVED (0x1FFFFF00)
2066#define ILK_DPFC_RECOMP_CTL 0x4320c
2067#define ILK_DPFC_STATUS 0x43210
2068#define ILK_DPFC_FENCE_YOFF 0x43218
2069#define ILK_DPFC_CHICKEN 0x43224
2070#define ILK_FBC_RT_BASE 0x2128
2071#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2072#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
2073
2074#define ILK_DISPLAY_CHICKEN1 0x42000
2075#define ILK_FBCQ_DIS (1<<22)
0206e353 2076#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2077
b52eb4dc 2078
9c04f015
YL
2079/*
2080 * Framebuffer compression for Sandybridge
2081 *
2082 * The following two registers are of type GTTMMADR
2083 */
2084#define SNB_DPFC_CTL_SA 0x100100
2085#define SNB_CPU_FENCE_ENABLE (1<<29)
2086#define DPFC_CPU_FENCE_OFFSET 0x100104
2087
abe959c7
RV
2088/* Framebuffer compression for Ivybridge */
2089#define IVB_FBC_RT_BASE 0x7020
2090
42db64ef
PZ
2091#define IPS_CTL 0x43408
2092#define IPS_ENABLE (1 << 31)
9c04f015 2093
fd3da6c9
RV
2094#define MSG_FBC_REND_STATE 0x50380
2095#define FBC_REND_NUKE (1<<2)
2096#define FBC_REND_CACHE_CLEAN (1<<1)
2097
585fb111
JB
2098/*
2099 * GPIO regs
2100 */
2101#define GPIOA 0x5010
2102#define GPIOB 0x5014
2103#define GPIOC 0x5018
2104#define GPIOD 0x501c
2105#define GPIOE 0x5020
2106#define GPIOF 0x5024
2107#define GPIOG 0x5028
2108#define GPIOH 0x502c
2109# define GPIO_CLOCK_DIR_MASK (1 << 0)
2110# define GPIO_CLOCK_DIR_IN (0 << 1)
2111# define GPIO_CLOCK_DIR_OUT (1 << 1)
2112# define GPIO_CLOCK_VAL_MASK (1 << 2)
2113# define GPIO_CLOCK_VAL_OUT (1 << 3)
2114# define GPIO_CLOCK_VAL_IN (1 << 4)
2115# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2116# define GPIO_DATA_DIR_MASK (1 << 8)
2117# define GPIO_DATA_DIR_IN (0 << 9)
2118# define GPIO_DATA_DIR_OUT (1 << 9)
2119# define GPIO_DATA_VAL_MASK (1 << 10)
2120# define GPIO_DATA_VAL_OUT (1 << 11)
2121# define GPIO_DATA_VAL_IN (1 << 12)
2122# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2123
f899fc64
CW
2124#define GMBUS0 0x5100 /* clock/port select */
2125#define GMBUS_RATE_100KHZ (0<<8)
2126#define GMBUS_RATE_50KHZ (1<<8)
2127#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2128#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2129#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2130#define GMBUS_PIN_DISABLED 0
2131#define GMBUS_PIN_SSC 1
2132#define GMBUS_PIN_VGADDC 2
2133#define GMBUS_PIN_PANEL 3
2134#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2135#define GMBUS_PIN_DPC 4 /* HDMIC */
2136#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2137#define GMBUS_PIN_DPD 6 /* HDMID */
2138#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2139#define GMBUS_PIN_1_BXT 1
2140#define GMBUS_PIN_2_BXT 2
2141#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2142#define GMBUS_NUM_PINS 7 /* including 0 */
f899fc64
CW
2143#define GMBUS1 0x5104 /* command/status */
2144#define GMBUS_SW_CLR_INT (1<<31)
2145#define GMBUS_SW_RDY (1<<30)
2146#define GMBUS_ENT (1<<29) /* enable timeout */
2147#define GMBUS_CYCLE_NONE (0<<25)
2148#define GMBUS_CYCLE_WAIT (1<<25)
2149#define GMBUS_CYCLE_INDEX (2<<25)
2150#define GMBUS_CYCLE_STOP (4<<25)
2151#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2152#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2153#define GMBUS_SLAVE_INDEX_SHIFT 8
2154#define GMBUS_SLAVE_ADDR_SHIFT 1
2155#define GMBUS_SLAVE_READ (1<<0)
2156#define GMBUS_SLAVE_WRITE (0<<0)
2157#define GMBUS2 0x5108 /* status */
2158#define GMBUS_INUSE (1<<15)
2159#define GMBUS_HW_WAIT_PHASE (1<<14)
2160#define GMBUS_STALL_TIMEOUT (1<<13)
2161#define GMBUS_INT (1<<12)
2162#define GMBUS_HW_RDY (1<<11)
2163#define GMBUS_SATOER (1<<10)
2164#define GMBUS_ACTIVE (1<<9)
2165#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2166#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2167#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2168#define GMBUS_NAK_EN (1<<3)
2169#define GMBUS_IDLE_EN (1<<2)
2170#define GMBUS_HW_WAIT_EN (1<<1)
2171#define GMBUS_HW_RDY_EN (1<<0)
2172#define GMBUS5 0x5120 /* byte index */
2173#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2174
585fb111
JB
2175/*
2176 * Clock control & power management
2177 */
2d401b17
VS
2178#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2179#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2180#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2181#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
2182
2183#define VGA0 0x6000
2184#define VGA1 0x6004
2185#define VGA_PD 0x6010
2186#define VGA0_PD_P2_DIV_4 (1 << 7)
2187#define VGA0_PD_P1_DIV_2 (1 << 5)
2188#define VGA0_PD_P1_SHIFT 0
2189#define VGA0_PD_P1_MASK (0x1f << 0)
2190#define VGA1_PD_P2_DIV_4 (1 << 15)
2191#define VGA1_PD_P1_DIV_2 (1 << 13)
2192#define VGA1_PD_P1_SHIFT 8
2193#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2194#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2195#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2196#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2197#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2198#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2199#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2200#define DPLL_VGA_MODE_DIS (1 << 28)
2201#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2202#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2203#define DPLL_MODE_MASK (3 << 26)
2204#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2205#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2206#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2207#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2208#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2209#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2210#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2211#define DPLL_LOCK_VLV (1<<15)
598fac6b 2212#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2213#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2214#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2215#define DPLL_PORTC_READY_MASK (0xf << 4)
2216#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2217
585fb111 2218#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2219
2220/* Additional CHV pll/phy registers */
2221#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2222#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 2223#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2224#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2225#define PHY_LDO_DELAY_0NS 0x0
2226#define PHY_LDO_DELAY_200NS 0x1
2227#define PHY_LDO_DELAY_600NS 0x2
2228#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2229#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2230#define PHY_CH_SU_PSR 0x1
2231#define PHY_CH_DEEP_PSR 0x7
2232#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2233#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 2234#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 2235#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2236#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2237#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2238
585fb111
JB
2239/*
2240 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2241 * this field (only one bit may be set).
2242 */
2243#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2244#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2245#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2246/* i830, required in DVO non-gang */
2247#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2248#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2249#define PLL_REF_INPUT_DREFCLK (0 << 13)
2250#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2251#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2252#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2253#define PLL_REF_INPUT_MASK (3 << 13)
2254#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2255/* Ironlake */
b9055052
ZW
2256# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2257# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2258# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2259# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2260# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2261
585fb111
JB
2262/*
2263 * Parallel to Serial Load Pulse phase selection.
2264 * Selects the phase for the 10X DPLL clock for the PCIe
2265 * digital display port. The range is 4 to 13; 10 or more
2266 * is just a flip delay. The default is 6
2267 */
2268#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2269#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2270/*
2271 * SDVO multiplier for 945G/GM. Not used on 965.
2272 */
2273#define SDVO_MULTIPLIER_MASK 0x000000ff
2274#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2275#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2276
2d401b17
VS
2277#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2278#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2279#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2280#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2281
585fb111
JB
2282/*
2283 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2284 *
2285 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2286 */
2287#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2288#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2289/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2290#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2291#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2292/*
2293 * SDVO/UDI pixel multiplier.
2294 *
2295 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2296 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2297 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2298 * dummy bytes in the datastream at an increased clock rate, with both sides of
2299 * the link knowing how many bytes are fill.
2300 *
2301 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2302 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2303 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2304 * through an SDVO command.
2305 *
2306 * This register field has values of multiplication factor minus 1, with
2307 * a maximum multiplier of 5 for SDVO.
2308 */
2309#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2310#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2311/*
2312 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2313 * This best be set to the default value (3) or the CRT won't work. No,
2314 * I don't entirely understand what this does...
2315 */
2316#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2317#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2318
9db4a9c7
JB
2319#define _FPA0 0x06040
2320#define _FPA1 0x06044
2321#define _FPB0 0x06048
2322#define _FPB1 0x0604c
2323#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2324#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 2325#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2326#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2327#define FP_N_DIV_SHIFT 16
2328#define FP_M1_DIV_MASK 0x00003f00
2329#define FP_M1_DIV_SHIFT 8
2330#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2331#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
2332#define FP_M2_DIV_SHIFT 0
2333#define DPLL_TEST 0x606c
2334#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2335#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2336#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2337#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2338#define DPLLB_TEST_N_BYPASS (1 << 19)
2339#define DPLLB_TEST_M_BYPASS (1 << 18)
2340#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2341#define DPLLA_TEST_N_BYPASS (1 << 3)
2342#define DPLLA_TEST_M_BYPASS (1 << 2)
2343#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2344#define D_STATE 0x6104
dc96e9b8 2345#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2346#define DSTATE_PLL_D3_OFF (1<<3)
2347#define DSTATE_GFX_CLOCK_GATING (1<<1)
2348#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 2349#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2350# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2351# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2352# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2353# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2354# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2355# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2356# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2357# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2358# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2359# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2360# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2361# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2362# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2363# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2364# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2365# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2366# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2367# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2368# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2369# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2370# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2371# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2372# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2373# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2374# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2375# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2376# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2377# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2378/*
652c393a
JB
2379 * This bit must be set on the 830 to prevent hangs when turning off the
2380 * overlay scaler.
2381 */
2382# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2383# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2384# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2385# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2386# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2387
2388#define RENCLK_GATE_D1 0x6204
2389# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2390# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2391# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2392# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2393# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2394# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2395# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2396# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2397# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2398/* This bit must be unset on 855,865 */
652c393a
JB
2399# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2400# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2401# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2402# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2403/* This bit must be set on 855,865. */
652c393a
JB
2404# define SV_CLOCK_GATE_DISABLE (1 << 0)
2405# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2406# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2407# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2408# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2409# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2410# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2411# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2412# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2413# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2414# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2415# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2416# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2417# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2418# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2419# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2420# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2421# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2422
2423# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2424/* This bit must always be set on 965G/965GM */
652c393a
JB
2425# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2426# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2427# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2428# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2429# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2430# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2431/* This bit must always be set on 965G */
652c393a
JB
2432# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2433# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2434# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2435# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2436# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2437# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2438# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2439# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2440# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2441# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2442# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2443# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2444# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2445# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2446# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2447# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2448# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2449# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2450# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2451
2452#define RENCLK_GATE_D2 0x6208
2453#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2454#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2455#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2456
2457#define VDECCLK_GATE_D 0x620C /* g4x only */
2458#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2459
652c393a
JB
2460#define RAMCLK_GATE_D 0x6210 /* CRL only */
2461#define DEUC 0x6214 /* CRL only */
585fb111 2462
d88b2270 2463#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2464#define FW_CSPWRDWNEN (1<<15)
2465
e0d8d59b
VS
2466#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2467
24eb2d59
CML
2468#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2469#define CDCLK_FREQ_SHIFT 4
2470#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2471#define CZCLK_FREQ_MASK 0xf
1e69cd74
VS
2472
2473#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2474#define PFI_CREDIT_63 (9 << 28) /* chv only */
2475#define PFI_CREDIT_31 (8 << 28) /* chv only */
2476#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2477#define PFI_CREDIT_RESEND (1 << 27)
2478#define VGA_FAST_MODE_DISABLE (1 << 14)
2479
24eb2d59
CML
2480#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2481
585fb111
JB
2482/*
2483 * Palette regs
2484 */
a57c774a
AK
2485#define PALETTE_A_OFFSET 0xa000
2486#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2487#define CHV_PALETTE_C_OFFSET 0xc000
f65a9c5b
VS
2488#define PALETTE(pipe, i) (dev_priv->info.palette_offsets[pipe] + \
2489 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 2490
673a394b
EA
2491/* MCH MMIO space */
2492
2493/*
2494 * MCHBAR mirror.
2495 *
2496 * This mirrors the MCHBAR MMIO space whose location is determined by
2497 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2498 * every way. It is not accessible from the CP register read instructions.
2499 *
515b2392
PZ
2500 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2501 * just read.
673a394b
EA
2502 */
2503#define MCHBAR_MIRROR_BASE 0x10000
2504
1398261a
YL
2505#define MCHBAR_MIRROR_BASE_SNB 0x140000
2506
7d316aec
VS
2507#define CTG_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x34)
2508#define ELK_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x48)
2509#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2510#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2511
3ebecd07 2512/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2513#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2514
646b4269 2515/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2516#define DCC 0x10200
2517#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2518#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2519#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2520#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2521#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2522#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2523#define DCC2 0x10204
2524#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2525
646b4269 2526/* Pineview MCH register contains DDR3 setting */
95534263
LP
2527#define CSHRDDR3CTL 0x101a8
2528#define CSHRDDR3CTL_DDR3 (1 << 2)
2529
646b4269 2530/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2531#define C0DRB3 0x10206
2532#define C1DRB3 0x10606
2533
646b4269 2534/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2535#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2536#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2537#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2538#define MAD_DIMM_ECC_MASK (0x3 << 24)
2539#define MAD_DIMM_ECC_OFF (0x0 << 24)
2540#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2541#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2542#define MAD_DIMM_ECC_ON (0x3 << 24)
2543#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2544#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2545#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2546#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2547#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2548#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2549#define MAD_DIMM_A_SELECT (0x1 << 16)
2550/* DIMM sizes are in multiples of 256mb. */
2551#define MAD_DIMM_B_SIZE_SHIFT 8
2552#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2553#define MAD_DIMM_A_SIZE_SHIFT 0
2554#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2555
646b4269 2556/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2557#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2558#define MCH_SSKPD_WM0_MASK 0x3f
2559#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2560
ec013e7f
JB
2561#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2562
b11248df
KP
2563/* Clocking configuration register */
2564#define CLKCFG 0x10c00
7662c8bd 2565#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2566#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2567#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2568#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2569#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2570#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2571/* Note, below two are guess */
b11248df 2572#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2573#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2574#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2575#define CLKCFG_MEM_533 (1 << 4)
2576#define CLKCFG_MEM_667 (2 << 4)
2577#define CLKCFG_MEM_800 (3 << 4)
2578#define CLKCFG_MEM_MASK (7 << 4)
2579
34edce2f
VS
2580#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2581#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2582
ea056c14
JB
2583#define TSC1 0x11001
2584#define TSE (1<<0)
7648fa99
JB
2585#define TR1 0x11006
2586#define TSFS 0x11020
2587#define TSFS_SLOPE_MASK 0x0000ff00
2588#define TSFS_SLOPE_SHIFT 8
2589#define TSFS_INTR_MASK 0x000000ff
2590
f97108d1 2591#define CRSTANDVID 0x11100
616847e7 2592#define PXVFREQ(i) (0x11110 + (i) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
2593#define PXVFREQ_PX_MASK 0x7f000000
2594#define PXVFREQ_PX_SHIFT 24
2595#define VIDFREQ_BASE 0x11110
2596#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2597#define VIDFREQ2 0x11114
2598#define VIDFREQ3 0x11118
2599#define VIDFREQ4 0x1111c
2600#define VIDFREQ_P0_MASK 0x1f000000
2601#define VIDFREQ_P0_SHIFT 24
2602#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2603#define VIDFREQ_P0_CSCLK_SHIFT 20
2604#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2605#define VIDFREQ_P0_CRCLK_SHIFT 16
2606#define VIDFREQ_P1_MASK 0x00001f00
2607#define VIDFREQ_P1_SHIFT 8
2608#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2609#define VIDFREQ_P1_CSCLK_SHIFT 4
2610#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2611#define INTTOEXT_BASE_ILK 0x11300
2612#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2613#define INTTOEXT_MAP3_SHIFT 24
2614#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2615#define INTTOEXT_MAP2_SHIFT 16
2616#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2617#define INTTOEXT_MAP1_SHIFT 8
2618#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2619#define INTTOEXT_MAP0_SHIFT 0
2620#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2621#define MEMSWCTL 0x11170 /* Ironlake only */
2622#define MEMCTL_CMD_MASK 0xe000
2623#define MEMCTL_CMD_SHIFT 13
2624#define MEMCTL_CMD_RCLK_OFF 0
2625#define MEMCTL_CMD_RCLK_ON 1
2626#define MEMCTL_CMD_CHFREQ 2
2627#define MEMCTL_CMD_CHVID 3
2628#define MEMCTL_CMD_VMMOFF 4
2629#define MEMCTL_CMD_VMMON 5
2630#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2631 when command complete */
2632#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2633#define MEMCTL_FREQ_SHIFT 8
2634#define MEMCTL_SFCAVM (1<<7)
2635#define MEMCTL_TGT_VID_MASK 0x007f
2636#define MEMIHYST 0x1117c
2637#define MEMINTREN 0x11180 /* 16 bits */
2638#define MEMINT_RSEXIT_EN (1<<8)
2639#define MEMINT_CX_SUPR_EN (1<<7)
2640#define MEMINT_CONT_BUSY_EN (1<<6)
2641#define MEMINT_AVG_BUSY_EN (1<<5)
2642#define MEMINT_EVAL_CHG_EN (1<<4)
2643#define MEMINT_MON_IDLE_EN (1<<3)
2644#define MEMINT_UP_EVAL_EN (1<<2)
2645#define MEMINT_DOWN_EVAL_EN (1<<1)
2646#define MEMINT_SW_CMD_EN (1<<0)
2647#define MEMINTRSTR 0x11182 /* 16 bits */
2648#define MEM_RSEXIT_MASK 0xc000
2649#define MEM_RSEXIT_SHIFT 14
2650#define MEM_CONT_BUSY_MASK 0x3000
2651#define MEM_CONT_BUSY_SHIFT 12
2652#define MEM_AVG_BUSY_MASK 0x0c00
2653#define MEM_AVG_BUSY_SHIFT 10
2654#define MEM_EVAL_CHG_MASK 0x0300
2655#define MEM_EVAL_BUSY_SHIFT 8
2656#define MEM_MON_IDLE_MASK 0x00c0
2657#define MEM_MON_IDLE_SHIFT 6
2658#define MEM_UP_EVAL_MASK 0x0030
2659#define MEM_UP_EVAL_SHIFT 4
2660#define MEM_DOWN_EVAL_MASK 0x000c
2661#define MEM_DOWN_EVAL_SHIFT 2
2662#define MEM_SW_CMD_MASK 0x0003
2663#define MEM_INT_STEER_GFX 0
2664#define MEM_INT_STEER_CMR 1
2665#define MEM_INT_STEER_SMI 2
2666#define MEM_INT_STEER_SCI 3
2667#define MEMINTRSTS 0x11184
2668#define MEMINT_RSEXIT (1<<7)
2669#define MEMINT_CONT_BUSY (1<<6)
2670#define MEMINT_AVG_BUSY (1<<5)
2671#define MEMINT_EVAL_CHG (1<<4)
2672#define MEMINT_MON_IDLE (1<<3)
2673#define MEMINT_UP_EVAL (1<<2)
2674#define MEMINT_DOWN_EVAL (1<<1)
2675#define MEMINT_SW_CMD (1<<0)
2676#define MEMMODECTL 0x11190
2677#define MEMMODE_BOOST_EN (1<<31)
2678#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2679#define MEMMODE_BOOST_FREQ_SHIFT 24
2680#define MEMMODE_IDLE_MODE_MASK 0x00030000
2681#define MEMMODE_IDLE_MODE_SHIFT 16
2682#define MEMMODE_IDLE_MODE_EVAL 0
2683#define MEMMODE_IDLE_MODE_CONT 1
2684#define MEMMODE_HWIDLE_EN (1<<15)
2685#define MEMMODE_SWMODE_EN (1<<14)
2686#define MEMMODE_RCLK_GATE (1<<13)
2687#define MEMMODE_HW_UPDATE (1<<12)
2688#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2689#define MEMMODE_FSTART_SHIFT 8
2690#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2691#define MEMMODE_FMAX_SHIFT 4
2692#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2693#define RCBMAXAVG 0x1119c
2694#define MEMSWCTL2 0x1119e /* Cantiga only */
2695#define SWMEMCMD_RENDER_OFF (0 << 13)
2696#define SWMEMCMD_RENDER_ON (1 << 13)
2697#define SWMEMCMD_SWFREQ (2 << 13)
2698#define SWMEMCMD_TARVID (3 << 13)
2699#define SWMEMCMD_VRM_OFF (4 << 13)
2700#define SWMEMCMD_VRM_ON (5 << 13)
2701#define CMDSTS (1<<12)
2702#define SFCAVM (1<<11)
2703#define SWFREQ_MASK 0x0380 /* P0-7 */
2704#define SWFREQ_SHIFT 7
2705#define TARVID_MASK 0x001f
2706#define MEMSTAT_CTG 0x111a0
2707#define RCBMINAVG 0x111a0
2708#define RCUPEI 0x111b0
2709#define RCDNEI 0x111b4
88271da3
JB
2710#define RSTDBYCTL 0x111b8
2711#define RS1EN (1<<31)
2712#define RS2EN (1<<30)
2713#define RS3EN (1<<29)
2714#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2715#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2716#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2717#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2718#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2719#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2720#define RSX_STATUS_MASK (7<<20)
2721#define RSX_STATUS_ON (0<<20)
2722#define RSX_STATUS_RC1 (1<<20)
2723#define RSX_STATUS_RC1E (2<<20)
2724#define RSX_STATUS_RS1 (3<<20)
2725#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2726#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2727#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2728#define RSX_STATUS_RSVD2 (7<<20)
2729#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2730#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2731#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2732#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2733#define RS1CONTSAV_MASK (3<<14)
2734#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2735#define RS1CONTSAV_RSVD (1<<14)
2736#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2737#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2738#define NORMSLEXLAT_MASK (3<<12)
2739#define SLOW_RS123 (0<<12)
2740#define SLOW_RS23 (1<<12)
2741#define SLOW_RS3 (2<<12)
2742#define NORMAL_RS123 (3<<12)
2743#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2744#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2745#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2746#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2747#define RS_CSTATE_MASK (3<<4)
2748#define RS_CSTATE_C367_RS1 (0<<4)
2749#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2750#define RS_CSTATE_RSVD (2<<4)
2751#define RS_CSTATE_C367_RS2 (3<<4)
2752#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2753#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2754#define VIDCTL 0x111c0
2755#define VIDSTS 0x111c8
2756#define VIDSTART 0x111cc /* 8 bits */
2757#define MEMSTAT_ILK 0x111f8
2758#define MEMSTAT_VID_MASK 0x7f00
2759#define MEMSTAT_VID_SHIFT 8
2760#define MEMSTAT_PSTATE_MASK 0x00f8
2761#define MEMSTAT_PSTATE_SHIFT 3
2762#define MEMSTAT_MON_ACTV (1<<2)
2763#define MEMSTAT_SRC_CTL_MASK 0x0003
2764#define MEMSTAT_SRC_CTL_CORE 0
2765#define MEMSTAT_SRC_CTL_TRB 1
2766#define MEMSTAT_SRC_CTL_THM 2
2767#define MEMSTAT_SRC_CTL_STDBY 3
2768#define RCPREVBSYTUPAVG 0x113b8
2769#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2770#define PMMISC 0x11214
2771#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2772#define SDEW 0x1124c
2773#define CSIEW0 0x11250
2774#define CSIEW1 0x11254
2775#define CSIEW2 0x11258
616847e7
VS
2776#define PEW(i) (0x1125c + (i) * 4) /* 5 registers */
2777#define DEW(i) (0x11270 + (i) * 4) /* 3 registers */
7648fa99
JB
2778#define MCHAFE 0x112c0
2779#define CSIEC 0x112e0
2780#define DMIEC 0x112e4
2781#define DDREC 0x112e8
2782#define PEG0EC 0x112ec
2783#define PEG1EC 0x112f0
2784#define GFXEC 0x112f4
2785#define RPPREVBSYTUPAVG 0x113b8
2786#define RPPREVBSYTDNAVG 0x113bc
2787#define ECR 0x11600
2788#define ECR_GPFE (1<<31)
2789#define ECR_IMONE (1<<30)
2790#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2791#define OGW0 0x11608
2792#define OGW1 0x1160c
2793#define EG0 0x11610
2794#define EG1 0x11614
2795#define EG2 0x11618
2796#define EG3 0x1161c
2797#define EG4 0x11620
2798#define EG5 0x11624
2799#define EG6 0x11628
2800#define EG7 0x1162c
616847e7
VS
2801#define PXW(i) (0x11664 + (i) * 4) /* 4 registers */
2802#define PXWL(i) (0x11680 + (i) * 4) /* 8 registers */
7648fa99
JB
2803#define LCFUSE02 0x116c0
2804#define LCFUSE_HIV_MASK 0x000000ff
2805#define CSIPLL0 0x12c10
2806#define DDRMPLL1 0X12c20
7d57382e
EA
2807#define PEG_BAND_GAP_DATA 0x14d68
2808
c4de7b0f
CW
2809#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2810#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2811
153b4b95 2812#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
35040562 2813#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
153b4b95
BW
2814#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2815#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
35040562 2816#define BXT_RP_STATE_CAP 0x138170
3b8d8d91 2817
de43ae9d
AG
2818#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2819#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2820#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2821 INTERVAL_1_33_US(us) : \
2822 INTERVAL_1_28_US(us))
2823
aa40d6bb
ZN
2824/*
2825 * Logical Context regs
2826 */
2827#define CCID 0x2180
2828#define CCID_EN (1<<0)
e8016055
VS
2829/*
2830 * Notes on SNB/IVB/VLV context size:
2831 * - Power context is saved elsewhere (LLC or stolen)
2832 * - Ring/execlist context is saved on SNB, not on IVB
2833 * - Extended context size already includes render context size
2834 * - We always need to follow the extended context size.
2835 * SNB BSpec has comments indicating that we should use the
2836 * render context size instead if execlists are disabled, but
2837 * based on empirical testing that's just nonsense.
2838 * - Pipelined/VF state is saved on SNB/IVB respectively
2839 * - GT1 size just indicates how much of render context
2840 * doesn't need saving on GT1
2841 */
fe1cc68f
BW
2842#define CXT_SIZE 0x21a0
2843#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2844#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2845#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2846#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2847#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2848#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2849 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2850 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2851#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2852#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2853#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2854#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2855#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2856#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2857#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2858#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2859 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2860/* Haswell does have the CXT_SIZE register however it does not appear to be
2861 * valid. Now, docs explain in dwords what is in the context object. The full
2862 * size is 70720 bytes, however, the power context and execlist context will
2863 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
2864 * on HSW) - so the final size, including the extra state required for the
2865 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
2866 */
2867#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2868/* Same as Haswell, but 72064 bytes now. */
2869#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2870
542a6b20 2871#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2872#define VLV_CLK_CTL2 0x101104
2873#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2874
585fb111
JB
2875/*
2876 * Overlay regs
2877 */
2878
2879#define OVADD 0x30000
2880#define DOVSTA 0x30008
2881#define OC_BUF (0x3<<20)
2882#define OGAMC5 0x30010
2883#define OGAMC4 0x30014
2884#define OGAMC3 0x30018
2885#define OGAMC2 0x3001c
2886#define OGAMC1 0x30020
2887#define OGAMC0 0x30024
2888
2889/*
2890 * Display engine regs
2891 */
2892
8bf1e9f1 2893/* Pipe A CRC regs */
a57c774a 2894#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2895#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2896/* ivb+ source selection */
8bf1e9f1
SH
2897#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2898#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2899#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2900/* ilk+ source selection */
5a6b5c84
DV
2901#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2902#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2903#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2904/* embedded DP port on the north display block, reserved on ivb */
2905#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2906#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2907/* vlv source selection */
2908#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2909#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2910#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2911/* with DP port the pipe source is invalid */
2912#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2913#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2914#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2915/* gen3+ source selection */
2916#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2917#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2918#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2919/* with DP/TV port the pipe source is invalid */
2920#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2921#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2922#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2923#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2924#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2925/* gen2 doesn't have source selection bits */
52f843f6 2926#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2927
5a6b5c84
DV
2928#define _PIPE_CRC_RES_1_A_IVB 0x60064
2929#define _PIPE_CRC_RES_2_A_IVB 0x60068
2930#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2931#define _PIPE_CRC_RES_4_A_IVB 0x60070
2932#define _PIPE_CRC_RES_5_A_IVB 0x60074
2933
a57c774a
AK
2934#define _PIPE_CRC_RES_RED_A 0x60060
2935#define _PIPE_CRC_RES_GREEN_A 0x60064
2936#define _PIPE_CRC_RES_BLUE_A 0x60068
2937#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2938#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2939
2940/* Pipe B CRC regs */
5a6b5c84
DV
2941#define _PIPE_CRC_RES_1_B_IVB 0x61064
2942#define _PIPE_CRC_RES_2_B_IVB 0x61068
2943#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2944#define _PIPE_CRC_RES_4_B_IVB 0x61070
2945#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2946
a57c774a 2947#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2948#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2949 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2950#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2951 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2952#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2953 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2954#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2955 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2956#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2957 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2958
0b5c5ed0 2959#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2960 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2961#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2962 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2963#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2964 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2965#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2966 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2967#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2968 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2969
585fb111 2970/* Pipe A timing regs */
a57c774a
AK
2971#define _HTOTAL_A 0x60000
2972#define _HBLANK_A 0x60004
2973#define _HSYNC_A 0x60008
2974#define _VTOTAL_A 0x6000c
2975#define _VBLANK_A 0x60010
2976#define _VSYNC_A 0x60014
2977#define _PIPEASRC 0x6001c
2978#define _BCLRPAT_A 0x60020
2979#define _VSYNCSHIFT_A 0x60028
ebb69c95 2980#define _PIPE_MULT_A 0x6002c
585fb111
JB
2981
2982/* Pipe B timing regs */
a57c774a
AK
2983#define _HTOTAL_B 0x61000
2984#define _HBLANK_B 0x61004
2985#define _HSYNC_B 0x61008
2986#define _VTOTAL_B 0x6100c
2987#define _VBLANK_B 0x61010
2988#define _VSYNC_B 0x61014
2989#define _PIPEBSRC 0x6101c
2990#define _BCLRPAT_B 0x61020
2991#define _VSYNCSHIFT_B 0x61028
ebb69c95 2992#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2993
2994#define TRANSCODER_A_OFFSET 0x60000
2995#define TRANSCODER_B_OFFSET 0x61000
2996#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2997#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2998#define TRANSCODER_EDP_OFFSET 0x6f000
2999
5c969aa7
DL
3000#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
3001 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3002 dev_priv->info.display_mmio_offset)
a57c774a
AK
3003
3004#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
3005#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
3006#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
3007#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
3008#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
3009#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
3010#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
3011#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
3012#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 3013#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 3014
c8f7df58
RV
3015/* VLV eDP PSR registers */
3016#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3017#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3018#define VLV_EDP_PSR_ENABLE (1<<0)
3019#define VLV_EDP_PSR_RESET (1<<1)
3020#define VLV_EDP_PSR_MODE_MASK (7<<2)
3021#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3022#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3023#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3024#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3025#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3026#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3027#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3028#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3029#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3030
3031#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3032#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3033#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3034#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3035#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3036#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
3037
3038#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3039#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3040#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3041#define VLV_EDP_PSR_CURR_STATE_MASK 7
3042#define VLV_EDP_PSR_DISABLED (0<<0)
3043#define VLV_EDP_PSR_INACTIVE (1<<0)
3044#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3045#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3046#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3047#define VLV_EDP_PSR_EXIT (5<<0)
3048#define VLV_EDP_PSR_IN_TRANS (1<<7)
3049#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3050
ed8546ac
BW
3051/* HSW+ eDP PSR registers */
3052#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 3053#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 3054#define EDP_PSR_ENABLE (1<<31)
82c56254 3055#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3056#define EDP_PSR_LINK_STANDBY (1<<27)
3057#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3058#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3059#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3060#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3061#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3062#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3063#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3064#define EDP_PSR_TP1_TP2_SEL (0<<11)
3065#define EDP_PSR_TP1_TP3_SEL (1<<11)
3066#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3067#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3068#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3069#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3070#define EDP_PSR_TP1_TIME_500us (0<<4)
3071#define EDP_PSR_TP1_TIME_100us (1<<4)
3072#define EDP_PSR_TP1_TIME_2500us (2<<4)
3073#define EDP_PSR_TP1_TIME_0us (3<<4)
3074#define EDP_PSR_IDLE_FRAME_SHIFT 0
3075
18b5992c
BW
3076#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
3077#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 3078#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
3079#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
3080#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
3081#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 3082
18b5992c 3083#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 3084#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3085#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3086#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3087#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3088#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3089#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3090#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3091#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3092#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3093#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3094#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3095#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3096#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3097#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3098#define EDP_PSR_STATUS_COUNT_SHIFT 16
3099#define EDP_PSR_STATUS_COUNT_MASK 0xf
3100#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3101#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3102#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3103#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3104#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3105#define EDP_PSR_STATUS_IDLE_MASK 0xf
3106
18b5992c 3107#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 3108#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3109
18b5992c 3110#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
3111#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3112#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3113#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3114
474d1ec4
SJ
3115#define EDP_PSR2_CTL 0x6f900
3116#define EDP_PSR2_ENABLE (1<<31)
3117#define EDP_SU_TRACK_ENABLE (1<<30)
3118#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3119#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3120#define EDP_PSR2_TP2_TIME_500 (0<<8)
3121#define EDP_PSR2_TP2_TIME_100 (1<<8)
3122#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3123#define EDP_PSR2_TP2_TIME_50 (3<<8)
3124#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3125#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3126#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3127#define EDP_PSR2_IDLE_MASK 0xf
3128
585fb111
JB
3129/* VGA port control */
3130#define ADPA 0x61100
ebc0fd88 3131#define PCH_ADPA 0xe1100
540a8950 3132#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 3133
585fb111
JB
3134#define ADPA_DAC_ENABLE (1<<31)
3135#define ADPA_DAC_DISABLE 0
3136#define ADPA_PIPE_SELECT_MASK (1<<30)
3137#define ADPA_PIPE_A_SELECT 0
3138#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3139#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3140/* CPT uses bits 29:30 for pch transcoder select */
3141#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3142#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3143#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3144#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3145#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3146#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3147#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3148#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3149#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3150#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3151#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3152#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3153#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3154#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3155#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3156#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3157#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3158#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3159#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3160#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3161#define ADPA_SETS_HVPOLARITY 0
60222c0c 3162#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3163#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3164#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3165#define ADPA_HSYNC_CNTL_ENABLE 0
3166#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3167#define ADPA_VSYNC_ACTIVE_LOW 0
3168#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3169#define ADPA_HSYNC_ACTIVE_LOW 0
3170#define ADPA_DPMS_MASK (~(3<<10))
3171#define ADPA_DPMS_ON (0<<10)
3172#define ADPA_DPMS_SUSPEND (1<<10)
3173#define ADPA_DPMS_STANDBY (2<<10)
3174#define ADPA_DPMS_OFF (3<<10)
3175
939fe4d7 3176
585fb111 3177/* Hotplug control (945+ only) */
5c969aa7 3178#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3179#define PORTB_HOTPLUG_INT_EN (1 << 29)
3180#define PORTC_HOTPLUG_INT_EN (1 << 28)
3181#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3182#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3183#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3184#define TV_HOTPLUG_INT_EN (1 << 18)
3185#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3186#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3187 PORTC_HOTPLUG_INT_EN | \
3188 PORTD_HOTPLUG_INT_EN | \
3189 SDVOC_HOTPLUG_INT_EN | \
3190 SDVOB_HOTPLUG_INT_EN | \
3191 CRT_HOTPLUG_INT_EN)
585fb111 3192#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3193#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3194/* must use period 64 on GM45 according to docs */
3195#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3196#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3197#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3198#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3199#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3200#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3201#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3202#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3203#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3204#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3205#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3206#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3207
5c969aa7 3208#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
3209/*
3210 * HDMI/DP bits are gen4+
3211 *
3212 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3213 * Please check the detailed lore in the commit message for for experimental
3214 * evidence.
3215 */
232a6ee9
TP
3216#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3217#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3218#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3219/* VLV DP/HDMI bits again match Bspec */
3220#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3221#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3222#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 3223#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3224#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3225#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3226#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3227#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3228#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3229#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3230#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3231#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3232/* CRT/TV common between gen3+ */
585fb111
JB
3233#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3234#define TV_HOTPLUG_INT_STATUS (1 << 10)
3235#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3236#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3237#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3238#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3239#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3240#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3241#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3242#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3243
084b612e
CW
3244/* SDVO is different across gen3/4 */
3245#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3246#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3247/*
3248 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3249 * since reality corrobates that they're the same as on gen3. But keep these
3250 * bits here (and the comment!) to help any other lost wanderers back onto the
3251 * right tracks.
3252 */
084b612e
CW
3253#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3254#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3255#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3256#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3257#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3258 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3259 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3260 PORTB_HOTPLUG_INT_STATUS | \
3261 PORTC_HOTPLUG_INT_STATUS | \
3262 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3263
3264#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3265 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3266 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3267 PORTB_HOTPLUG_INT_STATUS | \
3268 PORTC_HOTPLUG_INT_STATUS | \
3269 PORTD_HOTPLUG_INT_STATUS)
585fb111 3270
c20cd312
PZ
3271/* SDVO and HDMI port control.
3272 * The same register may be used for SDVO or HDMI */
3273#define GEN3_SDVOB 0x61140
3274#define GEN3_SDVOC 0x61160
3275#define GEN4_HDMIB GEN3_SDVOB
3276#define GEN4_HDMIC GEN3_SDVOC
e66eb81d
VS
3277#define VLV_HDMIB (VLV_DISPLAY_BASE + GEN4_HDMIB)
3278#define VLV_HDMIC (VLV_DISPLAY_BASE + GEN4_HDMIC)
3279#define CHV_HDMID (VLV_DISPLAY_BASE + 0x6116C)
c20cd312
PZ
3280#define PCH_SDVOB 0xe1140
3281#define PCH_HDMIB PCH_SDVOB
3282#define PCH_HDMIC 0xe1150
3283#define PCH_HDMID 0xe1160
3284
84093603
DV
3285#define PORT_DFT_I9XX 0x61150
3286#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 3287#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 3288#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3289#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3290#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3291#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3292#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3293
c20cd312
PZ
3294/* Gen 3 SDVO bits: */
3295#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3296#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3297#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3298#define SDVO_PIPE_B_SELECT (1 << 30)
3299#define SDVO_STALL_SELECT (1 << 29)
3300#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3301/*
585fb111 3302 * 915G/GM SDVO pixel multiplier.
585fb111 3303 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3304 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3305 */
c20cd312 3306#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3307#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3308#define SDVO_PHASE_SELECT_MASK (15 << 19)
3309#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3310#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3311#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3312#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3313#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3314#define SDVO_DETECTED (1 << 2)
585fb111 3315/* Bits to be preserved when writing */
c20cd312
PZ
3316#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3317 SDVO_INTERRUPT_ENABLE)
3318#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3319
3320/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3321#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3322#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3323#define SDVO_ENCODING_SDVO (0 << 10)
3324#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3325#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3326#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3327#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3328#define SDVO_AUDIO_ENABLE (1 << 6)
3329/* VSYNC/HSYNC bits new with 965, default is to be set */
3330#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3331#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3332
3333/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3334#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3335#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3336
3337/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3338#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3339#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3340
44f37d1f
CML
3341/* CHV SDVO/HDMI bits: */
3342#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3343#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3344
585fb111
JB
3345
3346/* DVO port control */
3347#define DVOA 0x61120
3348#define DVOB 0x61140
3349#define DVOC 0x61160
3350#define DVO_ENABLE (1 << 31)
3351#define DVO_PIPE_B_SELECT (1 << 30)
3352#define DVO_PIPE_STALL_UNUSED (0 << 28)
3353#define DVO_PIPE_STALL (1 << 28)
3354#define DVO_PIPE_STALL_TV (2 << 28)
3355#define DVO_PIPE_STALL_MASK (3 << 28)
3356#define DVO_USE_VGA_SYNC (1 << 15)
3357#define DVO_DATA_ORDER_I740 (0 << 14)
3358#define DVO_DATA_ORDER_FP (1 << 14)
3359#define DVO_VSYNC_DISABLE (1 << 11)
3360#define DVO_HSYNC_DISABLE (1 << 10)
3361#define DVO_VSYNC_TRISTATE (1 << 9)
3362#define DVO_HSYNC_TRISTATE (1 << 8)
3363#define DVO_BORDER_ENABLE (1 << 7)
3364#define DVO_DATA_ORDER_GBRG (1 << 6)
3365#define DVO_DATA_ORDER_RGGB (0 << 6)
3366#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3367#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3368#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3369#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3370#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3371#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3372#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3373#define DVO_PRESERVE_MASK (0x7<<24)
3374#define DVOA_SRCDIM 0x61124
3375#define DVOB_SRCDIM 0x61144
3376#define DVOC_SRCDIM 0x61164
3377#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3378#define DVO_SRCDIM_VERTICAL_SHIFT 0
3379
3380/* LVDS port control */
3381#define LVDS 0x61180
3382/*
3383 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3384 * the DPLL semantics change when the LVDS is assigned to that pipe.
3385 */
3386#define LVDS_PORT_EN (1 << 31)
3387/* Selects pipe B for LVDS data. Must be set on pre-965. */
3388#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3389#define LVDS_PIPE_MASK (1 << 30)
1519b995 3390#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3391/* LVDS dithering flag on 965/g4x platform */
3392#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3393/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3394#define LVDS_VSYNC_POLARITY (1 << 21)
3395#define LVDS_HSYNC_POLARITY (1 << 20)
3396
a3e17eb8
ZY
3397/* Enable border for unscaled (or aspect-scaled) display */
3398#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3399/*
3400 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3401 * pixel.
3402 */
3403#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3404#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3405#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3406/*
3407 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3408 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3409 * on.
3410 */
3411#define LVDS_A3_POWER_MASK (3 << 6)
3412#define LVDS_A3_POWER_DOWN (0 << 6)
3413#define LVDS_A3_POWER_UP (3 << 6)
3414/*
3415 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3416 * is set.
3417 */
3418#define LVDS_CLKB_POWER_MASK (3 << 4)
3419#define LVDS_CLKB_POWER_DOWN (0 << 4)
3420#define LVDS_CLKB_POWER_UP (3 << 4)
3421/*
3422 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3423 * setting for whether we are in dual-channel mode. The B3 pair will
3424 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3425 */
3426#define LVDS_B0B3_POWER_MASK (3 << 2)
3427#define LVDS_B0B3_POWER_DOWN (0 << 2)
3428#define LVDS_B0B3_POWER_UP (3 << 2)
3429
3c17fe4b
DH
3430/* Video Data Island Packet control */
3431#define VIDEO_DIP_DATA 0x61178
fd0753cf 3432/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3433 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3434 * of the infoframe structure specified by CEA-861. */
3435#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3436#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3437#define VIDEO_DIP_CTL 0x61170
2da8af54 3438/* Pre HSW: */
3c17fe4b 3439#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3440#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3441#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3442#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3443#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3444#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3445#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3446#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3447#define VIDEO_DIP_SELECT_AVI (0 << 19)
3448#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3449#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3450#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3451#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3452#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3453#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3454#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3455/* HSW and later: */
0dd87d20
PZ
3456#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3457#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3458#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3459#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3460#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3461#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3462
585fb111
JB
3463/* Panel power sequencing */
3464#define PP_STATUS 0x61200
3465#define PP_ON (1 << 31)
3466/*
3467 * Indicates that all dependencies of the panel are on:
3468 *
3469 * - PLL enabled
3470 * - pipe enabled
3471 * - LVDS/DVOB/DVOC on
3472 */
3473#define PP_READY (1 << 30)
3474#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3475#define PP_SEQUENCE_POWER_UP (1 << 28)
3476#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3477#define PP_SEQUENCE_MASK (3 << 28)
3478#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3479#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3480#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3481#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3482#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3483#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3484#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3485#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3486#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3487#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3488#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3489#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3490#define PP_CONTROL 0x61204
3491#define POWER_TARGET_ON (1 << 0)
3492#define PP_ON_DELAYS 0x61208
3493#define PP_OFF_DELAYS 0x6120c
3494#define PP_DIVISOR 0x61210
3495
3496/* Panel fitting */
5c969aa7 3497#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3498#define PFIT_ENABLE (1 << 31)
3499#define PFIT_PIPE_MASK (3 << 29)
3500#define PFIT_PIPE_SHIFT 29
3501#define VERT_INTERP_DISABLE (0 << 10)
3502#define VERT_INTERP_BILINEAR (1 << 10)
3503#define VERT_INTERP_MASK (3 << 10)
3504#define VERT_AUTO_SCALE (1 << 9)
3505#define HORIZ_INTERP_DISABLE (0 << 6)
3506#define HORIZ_INTERP_BILINEAR (1 << 6)
3507#define HORIZ_INTERP_MASK (3 << 6)
3508#define HORIZ_AUTO_SCALE (1 << 5)
3509#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3510#define PFIT_FILTER_FUZZY (0 << 24)
3511#define PFIT_SCALING_AUTO (0 << 26)
3512#define PFIT_SCALING_PROGRAMMED (1 << 26)
3513#define PFIT_SCALING_PILLAR (2 << 26)
3514#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3515#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3516/* Pre-965 */
3517#define PFIT_VERT_SCALE_SHIFT 20
3518#define PFIT_VERT_SCALE_MASK 0xfff00000
3519#define PFIT_HORIZ_SCALE_SHIFT 4
3520#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3521/* 965+ */
3522#define PFIT_VERT_SCALE_SHIFT_965 16
3523#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3524#define PFIT_HORIZ_SCALE_SHIFT_965 0
3525#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3526
5c969aa7 3527#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3528
5c969aa7
DL
3529#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3530#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3531#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3532 _VLV_BLC_PWM_CTL2_B)
3533
5c969aa7
DL
3534#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3535#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3536#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3537 _VLV_BLC_PWM_CTL_B)
3538
5c969aa7
DL
3539#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3540#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3541#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3542 _VLV_BLC_HIST_CTL_B)
3543
585fb111 3544/* Backlight control */
5c969aa7 3545#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3546#define BLM_PWM_ENABLE (1 << 31)
3547#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3548#define BLM_PIPE_SELECT (1 << 29)
3549#define BLM_PIPE_SELECT_IVB (3 << 29)
3550#define BLM_PIPE_A (0 << 29)
3551#define BLM_PIPE_B (1 << 29)
3552#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3553#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3554#define BLM_TRANSCODER_B BLM_PIPE_B
3555#define BLM_TRANSCODER_C BLM_PIPE_C
3556#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3557#define BLM_PIPE(pipe) ((pipe) << 29)
3558#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3559#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3560#define BLM_PHASE_IN_ENABLE (1 << 25)
3561#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3562#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3563#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3564#define BLM_PHASE_IN_COUNT_SHIFT (8)
3565#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3566#define BLM_PHASE_IN_INCR_SHIFT (0)
3567#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3568#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3569/*
3570 * This is the most significant 15 bits of the number of backlight cycles in a
3571 * complete cycle of the modulated backlight control.
3572 *
3573 * The actual value is this field multiplied by two.
3574 */
7cf41601
DV
3575#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3576#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3577#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3578/*
3579 * This is the number of cycles out of the backlight modulation cycle for which
3580 * the backlight is on.
3581 *
3582 * This field must be no greater than the number of cycles in the complete
3583 * backlight modulation cycle.
3584 */
3585#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3586#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3587#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3588#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3589
5c969aa7 3590#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 3591#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 3592
7cf41601
DV
3593/* New registers for PCH-split platforms. Safe where new bits show up, the
3594 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3595#define BLC_PWM_CPU_CTL2 0x48250
3596#define BLC_PWM_CPU_CTL 0x48254
3597
be256dc7
PZ
3598#define HSW_BLC_PWM2_CTL 0x48350
3599
7cf41601
DV
3600/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3601 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3602#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3603#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3604#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3605#define BLM_PCH_POLARITY (1 << 29)
3606#define BLC_PWM_PCH_CTL2 0xc8254
3607
be256dc7
PZ
3608#define UTIL_PIN_CTL 0x48400
3609#define UTIL_PIN_ENABLE (1 << 31)
3610
0fb890c0
VK
3611/* BXT backlight register definition. */
3612#define BXT_BLC_PWM_CTL1 0xC8250
3613#define BXT_BLC_PWM_ENABLE (1 << 31)
3614#define BXT_BLC_PWM_POLARITY (1 << 29)
3615#define BXT_BLC_PWM_FREQ1 0xC8254
3616#define BXT_BLC_PWM_DUTY1 0xC8258
3617
3618#define BXT_BLC_PWM_CTL2 0xC8350
3619#define BXT_BLC_PWM_FREQ2 0xC8354
3620#define BXT_BLC_PWM_DUTY2 0xC8358
3621
3622
be256dc7
PZ
3623#define PCH_GTC_CTL 0xe7000
3624#define PCH_GTC_ENABLE (1 << 31)
3625
585fb111
JB
3626/* TV port control */
3627#define TV_CTL 0x68000
646b4269 3628/* Enables the TV encoder */
585fb111 3629# define TV_ENC_ENABLE (1 << 31)
646b4269 3630/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3631# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3632/* Outputs composite video (DAC A only) */
585fb111 3633# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3634/* Outputs SVideo video (DAC B/C) */
585fb111 3635# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3636/* Outputs Component video (DAC A/B/C) */
585fb111 3637# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3638/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3639# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3640# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3641/* Enables slow sync generation (945GM only) */
585fb111 3642# define TV_SLOW_SYNC (1 << 20)
646b4269 3643/* Selects 4x oversampling for 480i and 576p */
585fb111 3644# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3645/* Selects 2x oversampling for 720p and 1080i */
585fb111 3646# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3647/* Selects no oversampling for 1080p */
585fb111 3648# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3649/* Selects 8x oversampling */
585fb111 3650# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3651/* Selects progressive mode rather than interlaced */
585fb111 3652# define TV_PROGRESSIVE (1 << 17)
646b4269 3653/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3654# define TV_PAL_BURST (1 << 16)
646b4269 3655/* Field for setting delay of Y compared to C */
585fb111 3656# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3657/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3658# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3659/*
585fb111
JB
3660 * Enables a fix for the 915GM only.
3661 *
3662 * Not sure what it does.
3663 */
3664# define TV_ENC_C0_FIX (1 << 10)
646b4269 3665/* Bits that must be preserved by software */
d2d9f232 3666# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3667# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3668/* Read-only state that reports all features enabled */
585fb111 3669# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3670/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3671# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3672/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3673# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3674/* Normal operation */
585fb111 3675# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3676/* Encoder test pattern 1 - combo pattern */
585fb111 3677# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3678/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3679# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3680/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3681# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3682/* Encoder test pattern 4 - random noise */
585fb111 3683# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3684/* Encoder test pattern 5 - linear color ramps */
585fb111 3685# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3686/*
585fb111
JB
3687 * This test mode forces the DACs to 50% of full output.
3688 *
3689 * This is used for load detection in combination with TVDAC_SENSE_MASK
3690 */
3691# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3692# define TV_TEST_MODE_MASK (7 << 0)
3693
3694#define TV_DAC 0x68004
b8ed2a4f 3695# define TV_DAC_SAVE 0x00ffff00
646b4269 3696/*
585fb111
JB
3697 * Reports that DAC state change logic has reported change (RO).
3698 *
3699 * This gets cleared when TV_DAC_STATE_EN is cleared
3700*/
3701# define TVDAC_STATE_CHG (1 << 31)
3702# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3703/* Reports that DAC A voltage is above the detect threshold */
585fb111 3704# define TVDAC_A_SENSE (1 << 30)
646b4269 3705/* Reports that DAC B voltage is above the detect threshold */
585fb111 3706# define TVDAC_B_SENSE (1 << 29)
646b4269 3707/* Reports that DAC C voltage is above the detect threshold */
585fb111 3708# define TVDAC_C_SENSE (1 << 28)
646b4269 3709/*
585fb111
JB
3710 * Enables DAC state detection logic, for load-based TV detection.
3711 *
3712 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3713 * to off, for load detection to work.
3714 */
3715# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3716/* Sets the DAC A sense value to high */
585fb111 3717# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3718/* Sets the DAC B sense value to high */
585fb111 3719# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3720/* Sets the DAC C sense value to high */
585fb111 3721# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3722/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3723# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3724/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3725# define ENC_TVDAC_SLEW_FAST (1 << 6)
3726# define DAC_A_1_3_V (0 << 4)
3727# define DAC_A_1_1_V (1 << 4)
3728# define DAC_A_0_7_V (2 << 4)
cb66c692 3729# define DAC_A_MASK (3 << 4)
585fb111
JB
3730# define DAC_B_1_3_V (0 << 2)
3731# define DAC_B_1_1_V (1 << 2)
3732# define DAC_B_0_7_V (2 << 2)
cb66c692 3733# define DAC_B_MASK (3 << 2)
585fb111
JB
3734# define DAC_C_1_3_V (0 << 0)
3735# define DAC_C_1_1_V (1 << 0)
3736# define DAC_C_0_7_V (2 << 0)
cb66c692 3737# define DAC_C_MASK (3 << 0)
585fb111 3738
646b4269 3739/*
585fb111
JB
3740 * CSC coefficients are stored in a floating point format with 9 bits of
3741 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3742 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3743 * -1 (0x3) being the only legal negative value.
3744 */
3745#define TV_CSC_Y 0x68010
3746# define TV_RY_MASK 0x07ff0000
3747# define TV_RY_SHIFT 16
3748# define TV_GY_MASK 0x00000fff
3749# define TV_GY_SHIFT 0
3750
3751#define TV_CSC_Y2 0x68014
3752# define TV_BY_MASK 0x07ff0000
3753# define TV_BY_SHIFT 16
646b4269 3754/*
585fb111
JB
3755 * Y attenuation for component video.
3756 *
3757 * Stored in 1.9 fixed point.
3758 */
3759# define TV_AY_MASK 0x000003ff
3760# define TV_AY_SHIFT 0
3761
3762#define TV_CSC_U 0x68018
3763# define TV_RU_MASK 0x07ff0000
3764# define TV_RU_SHIFT 16
3765# define TV_GU_MASK 0x000007ff
3766# define TV_GU_SHIFT 0
3767
3768#define TV_CSC_U2 0x6801c
3769# define TV_BU_MASK 0x07ff0000
3770# define TV_BU_SHIFT 16
646b4269 3771/*
585fb111
JB
3772 * U attenuation for component video.
3773 *
3774 * Stored in 1.9 fixed point.
3775 */
3776# define TV_AU_MASK 0x000003ff
3777# define TV_AU_SHIFT 0
3778
3779#define TV_CSC_V 0x68020
3780# define TV_RV_MASK 0x0fff0000
3781# define TV_RV_SHIFT 16
3782# define TV_GV_MASK 0x000007ff
3783# define TV_GV_SHIFT 0
3784
3785#define TV_CSC_V2 0x68024
3786# define TV_BV_MASK 0x07ff0000
3787# define TV_BV_SHIFT 16
646b4269 3788/*
585fb111
JB
3789 * V attenuation for component video.
3790 *
3791 * Stored in 1.9 fixed point.
3792 */
3793# define TV_AV_MASK 0x000007ff
3794# define TV_AV_SHIFT 0
3795
3796#define TV_CLR_KNOBS 0x68028
646b4269 3797/* 2s-complement brightness adjustment */
585fb111
JB
3798# define TV_BRIGHTNESS_MASK 0xff000000
3799# define TV_BRIGHTNESS_SHIFT 24
646b4269 3800/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3801# define TV_CONTRAST_MASK 0x00ff0000
3802# define TV_CONTRAST_SHIFT 16
646b4269 3803/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3804# define TV_SATURATION_MASK 0x0000ff00
3805# define TV_SATURATION_SHIFT 8
646b4269 3806/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3807# define TV_HUE_MASK 0x000000ff
3808# define TV_HUE_SHIFT 0
3809
3810#define TV_CLR_LEVEL 0x6802c
646b4269 3811/* Controls the DAC level for black */
585fb111
JB
3812# define TV_BLACK_LEVEL_MASK 0x01ff0000
3813# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3814/* Controls the DAC level for blanking */
585fb111
JB
3815# define TV_BLANK_LEVEL_MASK 0x000001ff
3816# define TV_BLANK_LEVEL_SHIFT 0
3817
3818#define TV_H_CTL_1 0x68030
646b4269 3819/* Number of pixels in the hsync. */
585fb111
JB
3820# define TV_HSYNC_END_MASK 0x1fff0000
3821# define TV_HSYNC_END_SHIFT 16
646b4269 3822/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3823# define TV_HTOTAL_MASK 0x00001fff
3824# define TV_HTOTAL_SHIFT 0
3825
3826#define TV_H_CTL_2 0x68034
646b4269 3827/* Enables the colorburst (needed for non-component color) */
585fb111 3828# define TV_BURST_ENA (1 << 31)
646b4269 3829/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3830# define TV_HBURST_START_SHIFT 16
3831# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3832/* Length of the colorburst */
585fb111
JB
3833# define TV_HBURST_LEN_SHIFT 0
3834# define TV_HBURST_LEN_MASK 0x0001fff
3835
3836#define TV_H_CTL_3 0x68038
646b4269 3837/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3838# define TV_HBLANK_END_SHIFT 16
3839# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3840/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3841# define TV_HBLANK_START_SHIFT 0
3842# define TV_HBLANK_START_MASK 0x0001fff
3843
3844#define TV_V_CTL_1 0x6803c
646b4269 3845/* XXX */
585fb111
JB
3846# define TV_NBR_END_SHIFT 16
3847# define TV_NBR_END_MASK 0x07ff0000
646b4269 3848/* XXX */
585fb111
JB
3849# define TV_VI_END_F1_SHIFT 8
3850# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3851/* XXX */
585fb111
JB
3852# define TV_VI_END_F2_SHIFT 0
3853# define TV_VI_END_F2_MASK 0x0000003f
3854
3855#define TV_V_CTL_2 0x68040
646b4269 3856/* Length of vsync, in half lines */
585fb111
JB
3857# define TV_VSYNC_LEN_MASK 0x07ff0000
3858# define TV_VSYNC_LEN_SHIFT 16
646b4269 3859/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3860 * number of half lines.
3861 */
3862# define TV_VSYNC_START_F1_MASK 0x00007f00
3863# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3864/*
585fb111
JB
3865 * Offset of the start of vsync in field 2, measured in one less than the
3866 * number of half lines.
3867 */
3868# define TV_VSYNC_START_F2_MASK 0x0000007f
3869# define TV_VSYNC_START_F2_SHIFT 0
3870
3871#define TV_V_CTL_3 0x68044
646b4269 3872/* Enables generation of the equalization signal */
585fb111 3873# define TV_EQUAL_ENA (1 << 31)
646b4269 3874/* Length of vsync, in half lines */
585fb111
JB
3875# define TV_VEQ_LEN_MASK 0x007f0000
3876# define TV_VEQ_LEN_SHIFT 16
646b4269 3877/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3878 * the number of half lines.
3879 */
3880# define TV_VEQ_START_F1_MASK 0x0007f00
3881# define TV_VEQ_START_F1_SHIFT 8
646b4269 3882/*
585fb111
JB
3883 * Offset of the start of equalization in field 2, measured in one less than
3884 * the number of half lines.
3885 */
3886# define TV_VEQ_START_F2_MASK 0x000007f
3887# define TV_VEQ_START_F2_SHIFT 0
3888
3889#define TV_V_CTL_4 0x68048
646b4269 3890/*
585fb111
JB
3891 * Offset to start of vertical colorburst, measured in one less than the
3892 * number of lines from vertical start.
3893 */
3894# define TV_VBURST_START_F1_MASK 0x003f0000
3895# define TV_VBURST_START_F1_SHIFT 16
646b4269 3896/*
585fb111
JB
3897 * Offset to the end of vertical colorburst, measured in one less than the
3898 * number of lines from the start of NBR.
3899 */
3900# define TV_VBURST_END_F1_MASK 0x000000ff
3901# define TV_VBURST_END_F1_SHIFT 0
3902
3903#define TV_V_CTL_5 0x6804c
646b4269 3904/*
585fb111
JB
3905 * Offset to start of vertical colorburst, measured in one less than the
3906 * number of lines from vertical start.
3907 */
3908# define TV_VBURST_START_F2_MASK 0x003f0000
3909# define TV_VBURST_START_F2_SHIFT 16
646b4269 3910/*
585fb111
JB
3911 * Offset to the end of vertical colorburst, measured in one less than the
3912 * number of lines from the start of NBR.
3913 */
3914# define TV_VBURST_END_F2_MASK 0x000000ff
3915# define TV_VBURST_END_F2_SHIFT 0
3916
3917#define TV_V_CTL_6 0x68050
646b4269 3918/*
585fb111
JB
3919 * Offset to start of vertical colorburst, measured in one less than the
3920 * number of lines from vertical start.
3921 */
3922# define TV_VBURST_START_F3_MASK 0x003f0000
3923# define TV_VBURST_START_F3_SHIFT 16
646b4269 3924/*
585fb111
JB
3925 * Offset to the end of vertical colorburst, measured in one less than the
3926 * number of lines from the start of NBR.
3927 */
3928# define TV_VBURST_END_F3_MASK 0x000000ff
3929# define TV_VBURST_END_F3_SHIFT 0
3930
3931#define TV_V_CTL_7 0x68054
646b4269 3932/*
585fb111
JB
3933 * Offset to start of vertical colorburst, measured in one less than the
3934 * number of lines from vertical start.
3935 */
3936# define TV_VBURST_START_F4_MASK 0x003f0000
3937# define TV_VBURST_START_F4_SHIFT 16
646b4269 3938/*
585fb111
JB
3939 * Offset to the end of vertical colorburst, measured in one less than the
3940 * number of lines from the start of NBR.
3941 */
3942# define TV_VBURST_END_F4_MASK 0x000000ff
3943# define TV_VBURST_END_F4_SHIFT 0
3944
3945#define TV_SC_CTL_1 0x68060
646b4269 3946/* Turns on the first subcarrier phase generation DDA */
585fb111 3947# define TV_SC_DDA1_EN (1 << 31)
646b4269 3948/* Turns on the first subcarrier phase generation DDA */
585fb111 3949# define TV_SC_DDA2_EN (1 << 30)
646b4269 3950/* Turns on the first subcarrier phase generation DDA */
585fb111 3951# define TV_SC_DDA3_EN (1 << 29)
646b4269 3952/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3953# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3954/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3955# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3956/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3957# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3958/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3959# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3960/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3961# define TV_BURST_LEVEL_MASK 0x00ff0000
3962# define TV_BURST_LEVEL_SHIFT 16
646b4269 3963/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3964# define TV_SCDDA1_INC_MASK 0x00000fff
3965# define TV_SCDDA1_INC_SHIFT 0
3966
3967#define TV_SC_CTL_2 0x68064
646b4269 3968/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3969# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3970# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3971/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3972# define TV_SCDDA2_INC_MASK 0x00007fff
3973# define TV_SCDDA2_INC_SHIFT 0
3974
3975#define TV_SC_CTL_3 0x68068
646b4269 3976/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3977# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3978# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3979/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3980# define TV_SCDDA3_INC_MASK 0x00007fff
3981# define TV_SCDDA3_INC_SHIFT 0
3982
3983#define TV_WIN_POS 0x68070
646b4269 3984/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3985# define TV_XPOS_MASK 0x1fff0000
3986# define TV_XPOS_SHIFT 16
646b4269 3987/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3988# define TV_YPOS_MASK 0x00000fff
3989# define TV_YPOS_SHIFT 0
3990
3991#define TV_WIN_SIZE 0x68074
646b4269 3992/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3993# define TV_XSIZE_MASK 0x1fff0000
3994# define TV_XSIZE_SHIFT 16
646b4269 3995/*
585fb111
JB
3996 * Vertical size of the display window, measured in pixels.
3997 *
3998 * Must be even for interlaced modes.
3999 */
4000# define TV_YSIZE_MASK 0x00000fff
4001# define TV_YSIZE_SHIFT 0
4002
4003#define TV_FILTER_CTL_1 0x68080
646b4269 4004/*
585fb111
JB
4005 * Enables automatic scaling calculation.
4006 *
4007 * If set, the rest of the registers are ignored, and the calculated values can
4008 * be read back from the register.
4009 */
4010# define TV_AUTO_SCALE (1 << 31)
646b4269 4011/*
585fb111
JB
4012 * Disables the vertical filter.
4013 *
4014 * This is required on modes more than 1024 pixels wide */
4015# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4016/* Enables adaptive vertical filtering */
585fb111
JB
4017# define TV_VADAPT (1 << 28)
4018# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4019/* Selects the least adaptive vertical filtering mode */
585fb111 4020# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4021/* Selects the moderately adaptive vertical filtering mode */
585fb111 4022# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4023/* Selects the most adaptive vertical filtering mode */
585fb111 4024# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4025/*
585fb111
JB
4026 * Sets the horizontal scaling factor.
4027 *
4028 * This should be the fractional part of the horizontal scaling factor divided
4029 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4030 *
4031 * (src width - 1) / ((oversample * dest width) - 1)
4032 */
4033# define TV_HSCALE_FRAC_MASK 0x00003fff
4034# define TV_HSCALE_FRAC_SHIFT 0
4035
4036#define TV_FILTER_CTL_2 0x68084
646b4269 4037/*
585fb111
JB
4038 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4039 *
4040 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4041 */
4042# define TV_VSCALE_INT_MASK 0x00038000
4043# define TV_VSCALE_INT_SHIFT 15
646b4269 4044/*
585fb111
JB
4045 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4046 *
4047 * \sa TV_VSCALE_INT_MASK
4048 */
4049# define TV_VSCALE_FRAC_MASK 0x00007fff
4050# define TV_VSCALE_FRAC_SHIFT 0
4051
4052#define TV_FILTER_CTL_3 0x68088
646b4269 4053/*
585fb111
JB
4054 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4055 *
4056 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4057 *
4058 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4059 */
4060# define TV_VSCALE_IP_INT_MASK 0x00038000
4061# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4062/*
585fb111
JB
4063 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4064 *
4065 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4066 *
4067 * \sa TV_VSCALE_IP_INT_MASK
4068 */
4069# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4070# define TV_VSCALE_IP_FRAC_SHIFT 0
4071
4072#define TV_CC_CONTROL 0x68090
4073# define TV_CC_ENABLE (1 << 31)
646b4269 4074/*
585fb111
JB
4075 * Specifies which field to send the CC data in.
4076 *
4077 * CC data is usually sent in field 0.
4078 */
4079# define TV_CC_FID_MASK (1 << 27)
4080# define TV_CC_FID_SHIFT 27
646b4269 4081/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4082# define TV_CC_HOFF_MASK 0x03ff0000
4083# define TV_CC_HOFF_SHIFT 16
646b4269 4084/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4085# define TV_CC_LINE_MASK 0x0000003f
4086# define TV_CC_LINE_SHIFT 0
4087
4088#define TV_CC_DATA 0x68094
4089# define TV_CC_RDY (1 << 31)
646b4269 4090/* Second word of CC data to be transmitted. */
585fb111
JB
4091# define TV_CC_DATA_2_MASK 0x007f0000
4092# define TV_CC_DATA_2_SHIFT 16
646b4269 4093/* First word of CC data to be transmitted. */
585fb111
JB
4094# define TV_CC_DATA_1_MASK 0x0000007f
4095# define TV_CC_DATA_1_SHIFT 0
4096
184d7c06
VS
4097#define TV_H_LUMA(i) (0x68100 + (i) * 4) /* 60 registers */
4098#define TV_H_CHROMA(i) (0x68200 + (i) * 4) /* 60 registers */
4099#define TV_V_LUMA(i) (0x68300 + (i) * 4) /* 43 registers */
4100#define TV_V_CHROMA(i) (0x68400 + (i) * 4) /* 43 registers */
585fb111 4101
040d87f1 4102/* Display Port */
32f9d658 4103#define DP_A 0x64000 /* eDP */
040d87f1
KP
4104#define DP_B 0x64100
4105#define DP_C 0x64200
4106#define DP_D 0x64300
4107
e66eb81d
VS
4108#define VLV_DP_B (VLV_DISPLAY_BASE + DP_B)
4109#define VLV_DP_C (VLV_DISPLAY_BASE + DP_C)
4110#define CHV_DP_D (VLV_DISPLAY_BASE + DP_D)
4111
040d87f1
KP
4112#define DP_PORT_EN (1 << 31)
4113#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4114#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4115#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4116#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4117
040d87f1
KP
4118/* Link training mode - select a suitable mode for each stage */
4119#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4120#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4121#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4122#define DP_LINK_TRAIN_OFF (3 << 28)
4123#define DP_LINK_TRAIN_MASK (3 << 28)
4124#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4125#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4126#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4127
8db9d77b
ZW
4128/* CPT Link training mode */
4129#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4130#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4131#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4132#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4133#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4134#define DP_LINK_TRAIN_SHIFT_CPT 8
4135
040d87f1
KP
4136/* Signal voltages. These are mostly controlled by the other end */
4137#define DP_VOLTAGE_0_4 (0 << 25)
4138#define DP_VOLTAGE_0_6 (1 << 25)
4139#define DP_VOLTAGE_0_8 (2 << 25)
4140#define DP_VOLTAGE_1_2 (3 << 25)
4141#define DP_VOLTAGE_MASK (7 << 25)
4142#define DP_VOLTAGE_SHIFT 25
4143
4144/* Signal pre-emphasis levels, like voltages, the other end tells us what
4145 * they want
4146 */
4147#define DP_PRE_EMPHASIS_0 (0 << 22)
4148#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4149#define DP_PRE_EMPHASIS_6 (2 << 22)
4150#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4151#define DP_PRE_EMPHASIS_MASK (7 << 22)
4152#define DP_PRE_EMPHASIS_SHIFT 22
4153
4154/* How many wires to use. I guess 3 was too hard */
17aa6be9 4155#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4156#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4157#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4158
4159/* Mystic DPCD version 1.1 special mode */
4160#define DP_ENHANCED_FRAMING (1 << 18)
4161
32f9d658
ZW
4162/* eDP */
4163#define DP_PLL_FREQ_270MHZ (0 << 16)
4164#define DP_PLL_FREQ_160MHZ (1 << 16)
4165#define DP_PLL_FREQ_MASK (3 << 16)
4166
646b4269 4167/* locked once port is enabled */
040d87f1
KP
4168#define DP_PORT_REVERSAL (1 << 15)
4169
32f9d658
ZW
4170/* eDP */
4171#define DP_PLL_ENABLE (1 << 14)
4172
646b4269 4173/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4174#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4175
4176#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4177#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4178
646b4269 4179/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4180#define DP_COLOR_RANGE_16_235 (1 << 8)
4181
646b4269 4182/* Turn on the audio link */
040d87f1
KP
4183#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4184
646b4269 4185/* vs and hs sync polarity */
040d87f1
KP
4186#define DP_SYNC_VS_HIGH (1 << 4)
4187#define DP_SYNC_HS_HIGH (1 << 3)
4188
646b4269 4189/* A fantasy */
040d87f1
KP
4190#define DP_DETECTED (1 << 2)
4191
646b4269 4192/* The aux channel provides a way to talk to the
040d87f1
KP
4193 * signal sink for DDC etc. Max packet size supported
4194 * is 20 bytes in each direction, hence the 5 fixed
4195 * data registers
4196 */
32f9d658
ZW
4197#define DPA_AUX_CH_CTL 0x64010
4198#define DPA_AUX_CH_DATA1 0x64014
4199#define DPA_AUX_CH_DATA2 0x64018
4200#define DPA_AUX_CH_DATA3 0x6401c
4201#define DPA_AUX_CH_DATA4 0x64020
4202#define DPA_AUX_CH_DATA5 0x64024
4203
040d87f1
KP
4204#define DPB_AUX_CH_CTL 0x64110
4205#define DPB_AUX_CH_DATA1 0x64114
4206#define DPB_AUX_CH_DATA2 0x64118
4207#define DPB_AUX_CH_DATA3 0x6411c
4208#define DPB_AUX_CH_DATA4 0x64120
4209#define DPB_AUX_CH_DATA5 0x64124
4210
4211#define DPC_AUX_CH_CTL 0x64210
4212#define DPC_AUX_CH_DATA1 0x64214
4213#define DPC_AUX_CH_DATA2 0x64218
4214#define DPC_AUX_CH_DATA3 0x6421c
4215#define DPC_AUX_CH_DATA4 0x64220
4216#define DPC_AUX_CH_DATA5 0x64224
4217
4218#define DPD_AUX_CH_CTL 0x64310
4219#define DPD_AUX_CH_DATA1 0x64314
4220#define DPD_AUX_CH_DATA2 0x64318
4221#define DPD_AUX_CH_DATA3 0x6431c
4222#define DPD_AUX_CH_DATA4 0x64320
4223#define DPD_AUX_CH_DATA5 0x64324
4224
4225#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4226#define DP_AUX_CH_CTL_DONE (1 << 30)
4227#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4228#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4229#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4230#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4231#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4232#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4233#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4234#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4235#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4236#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4237#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4238#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4239#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4240#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4241#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4242#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4243#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4244#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4245#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4246#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4247#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4248#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4249#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4250#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4251#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4252
4253/*
4254 * Computing GMCH M and N values for the Display Port link
4255 *
4256 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4257 *
4258 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4259 *
4260 * The GMCH value is used internally
4261 *
4262 * bytes_per_pixel is the number of bytes coming out of the plane,
4263 * which is after the LUTs, so we want the bytes for our color format.
4264 * For our current usage, this is always 3, one byte for R, G and B.
4265 */
e3b95f1e
DV
4266#define _PIPEA_DATA_M_G4X 0x70050
4267#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4268
4269/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4270#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4271#define TU_SIZE_SHIFT 25
a65851af 4272#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4273
a65851af
VS
4274#define DATA_LINK_M_N_MASK (0xffffff)
4275#define DATA_LINK_N_MAX (0x800000)
040d87f1 4276
e3b95f1e
DV
4277#define _PIPEA_DATA_N_G4X 0x70054
4278#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4279#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4280
4281/*
4282 * Computing Link M and N values for the Display Port link
4283 *
4284 * Link M / N = pixel_clock / ls_clk
4285 *
4286 * (the DP spec calls pixel_clock the 'strm_clk')
4287 *
4288 * The Link value is transmitted in the Main Stream
4289 * Attributes and VB-ID.
4290 */
4291
e3b95f1e
DV
4292#define _PIPEA_LINK_M_G4X 0x70060
4293#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4294#define PIPEA_DP_LINK_M_MASK (0xffffff)
4295
e3b95f1e
DV
4296#define _PIPEA_LINK_N_G4X 0x70064
4297#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4298#define PIPEA_DP_LINK_N_MASK (0xffffff)
4299
e3b95f1e
DV
4300#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4301#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4302#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4303#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4304
585fb111
JB
4305/* Display & cursor control */
4306
4307/* Pipe A */
a57c774a 4308#define _PIPEADSL 0x70000
837ba00f
PZ
4309#define DSL_LINEMASK_GEN2 0x00000fff
4310#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4311#define _PIPEACONF 0x70008
5eddb70b
CW
4312#define PIPECONF_ENABLE (1<<31)
4313#define PIPECONF_DISABLE 0
4314#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4315#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4316#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4317#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4318#define PIPECONF_SINGLE_WIDE 0
4319#define PIPECONF_PIPE_UNLOCKED 0
4320#define PIPECONF_PIPE_LOCKED (1<<25)
4321#define PIPECONF_PALETTE 0
4322#define PIPECONF_GAMMA (1<<24)
585fb111 4323#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4324#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4325#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4326/* Note that pre-gen3 does not support interlaced display directly. Panel
4327 * fitting must be disabled on pre-ilk for interlaced. */
4328#define PIPECONF_PROGRESSIVE (0 << 21)
4329#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4330#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4331#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4332#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4333/* Ironlake and later have a complete new set of values for interlaced. PFIT
4334 * means panel fitter required, PF means progressive fetch, DBL means power
4335 * saving pixel doubling. */
4336#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4337#define PIPECONF_INTERLACED_ILK (3 << 21)
4338#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4339#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4340#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4341#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4342#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4343#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4344#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4345#define PIPECONF_BPC_MASK (0x7 << 5)
4346#define PIPECONF_8BPC (0<<5)
4347#define PIPECONF_10BPC (1<<5)
4348#define PIPECONF_6BPC (2<<5)
4349#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4350#define PIPECONF_DITHER_EN (1<<4)
4351#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4352#define PIPECONF_DITHER_TYPE_SP (0<<2)
4353#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4354#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4355#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4356#define _PIPEASTAT 0x70024
585fb111 4357#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4358#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4359#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4360#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4361#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4362#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4363#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4364#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4365#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4366#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4367#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4368#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4369#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4370#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4371#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4372#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4373#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4374#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4375#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4376#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4377#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4378#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4379#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4380#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4381#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4382#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4383#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4384#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4385#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4386#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4387#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4388#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4389#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4390#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4391#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4392#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4393#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4394#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4395#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4396#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4397#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4398#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4399#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4400#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4401#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4402#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4403
755e9019
ID
4404#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4405#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4406
84fd4f4e
RB
4407#define PIPE_A_OFFSET 0x70000
4408#define PIPE_B_OFFSET 0x71000
4409#define PIPE_C_OFFSET 0x72000
4410#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4411/*
4412 * There's actually no pipe EDP. Some pipe registers have
4413 * simply shifted from the pipe to the transcoder, while
4414 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4415 * to access such registers in transcoder EDP.
4416 */
4417#define PIPE_EDP_OFFSET 0x7f000
4418
5c969aa7
DL
4419#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4420 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4421 dev_priv->info.display_mmio_offset)
a57c774a
AK
4422
4423#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4424#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4425#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4426#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4427#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 4428
756f85cf
PZ
4429#define _PIPE_MISC_A 0x70030
4430#define _PIPE_MISC_B 0x71030
4431#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4432#define PIPEMISC_DITHER_8_BPC (0<<5)
4433#define PIPEMISC_DITHER_10_BPC (1<<5)
4434#define PIPEMISC_DITHER_6_BPC (2<<5)
4435#define PIPEMISC_DITHER_12_BPC (3<<5)
4436#define PIPEMISC_DITHER_ENABLE (1<<4)
4437#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4438#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 4439#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4440
b41fbda1 4441#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4442#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4443#define PIPEB_HLINE_INT_EN (1<<28)
4444#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4445#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4446#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4447#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4448#define PIPE_PSR_INT_EN (1<<22)
7983117f 4449#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4450#define PIPEA_HLINE_INT_EN (1<<20)
4451#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4452#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4453#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4454#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4455#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4456#define PIPEC_HLINE_INT_EN (1<<12)
4457#define PIPEC_VBLANK_INT_EN (1<<11)
4458#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4459#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4460#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4461
bf67a6fd
VS
4462#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4463#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4464#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4465#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4466#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4467#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4468#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4469#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4470#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4471#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4472#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4473#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4474#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4475#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4476#define DPINVGTT_EN_MASK_CHV 0xfff0000
4477#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4478#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4479#define PLANEC_INVALID_GTT_STATUS (1<<9)
4480#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4481#define CURSORB_INVALID_GTT_STATUS (1<<7)
4482#define CURSORA_INVALID_GTT_STATUS (1<<6)
4483#define SPRITED_INVALID_GTT_STATUS (1<<5)
4484#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4485#define PLANEB_INVALID_GTT_STATUS (1<<3)
4486#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4487#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4488#define PLANEA_INVALID_GTT_STATUS (1<<0)
4489#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4490#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4491
b5004720 4492#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4493#define DSPARB_CSTART_MASK (0x7f << 7)
4494#define DSPARB_CSTART_SHIFT 7
4495#define DSPARB_BSTART_MASK (0x7f)
4496#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4497#define DSPARB_BEND_SHIFT 9 /* on 855 */
4498#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4499#define DSPARB_SPRITEA_SHIFT_VLV 0
4500#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4501#define DSPARB_SPRITEB_SHIFT_VLV 8
4502#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4503#define DSPARB_SPRITEC_SHIFT_VLV 16
4504#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4505#define DSPARB_SPRITED_SHIFT_VLV 24
4506#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
b5004720 4507#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4508#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4509#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4510#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4511#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4512#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4513#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4514#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4515#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4516#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4517#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4518#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4519#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
b5004720 4520#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4521#define DSPARB_SPRITEE_SHIFT_VLV 0
4522#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4523#define DSPARB_SPRITEF_SHIFT_VLV 8
4524#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4525
0a560674 4526/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4527#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4528#define DSPFW_SR_SHIFT 23
4529#define DSPFW_SR_MASK (0x1ff<<23)
4530#define DSPFW_CURSORB_SHIFT 16
4531#define DSPFW_CURSORB_MASK (0x3f<<16)
4532#define DSPFW_PLANEB_SHIFT 8
4533#define DSPFW_PLANEB_MASK (0x7f<<8)
4534#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4535#define DSPFW_PLANEA_SHIFT 0
4536#define DSPFW_PLANEA_MASK (0x7f<<0)
4537#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4538#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4539#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4540#define DSPFW_FBC_SR_SHIFT 28
4541#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4542#define DSPFW_FBC_HPLL_SR_SHIFT 24
4543#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4544#define DSPFW_SPRITEB_SHIFT (16)
4545#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4546#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4547#define DSPFW_CURSORA_SHIFT 8
4548#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4549#define DSPFW_PLANEC_OLD_SHIFT 0
4550#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4551#define DSPFW_SPRITEA_SHIFT 0
4552#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4553#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4554#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4555#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4556#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4557#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4558#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4559#define DSPFW_HPLL_CURSOR_SHIFT 16
4560#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4561#define DSPFW_HPLL_SR_SHIFT 0
4562#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4563
4564/* vlv/chv */
4565#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4566#define DSPFW_SPRITEB_WM1_SHIFT 16
4567#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4568#define DSPFW_CURSORA_WM1_SHIFT 8
4569#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4570#define DSPFW_SPRITEA_WM1_SHIFT 0
4571#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4572#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4573#define DSPFW_PLANEB_WM1_SHIFT 24
4574#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4575#define DSPFW_PLANEA_WM1_SHIFT 16
4576#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4577#define DSPFW_CURSORB_WM1_SHIFT 8
4578#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4579#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4580#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4581#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4582#define DSPFW_SR_WM1_SHIFT 0
4583#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4584#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4585#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4586#define DSPFW_SPRITED_WM1_SHIFT 24
4587#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4588#define DSPFW_SPRITED_SHIFT 16
15665979 4589#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4590#define DSPFW_SPRITEC_WM1_SHIFT 8
4591#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4592#define DSPFW_SPRITEC_SHIFT 0
15665979 4593#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
0a560674
VS
4594#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4595#define DSPFW_SPRITEF_WM1_SHIFT 24
4596#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4597#define DSPFW_SPRITEF_SHIFT 16
15665979 4598#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4599#define DSPFW_SPRITEE_WM1_SHIFT 8
4600#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4601#define DSPFW_SPRITEE_SHIFT 0
15665979 4602#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
0a560674
VS
4603#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4604#define DSPFW_PLANEC_WM1_SHIFT 24
4605#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4606#define DSPFW_PLANEC_SHIFT 16
15665979 4607#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4608#define DSPFW_CURSORC_WM1_SHIFT 8
4609#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4610#define DSPFW_CURSORC_SHIFT 0
4611#define DSPFW_CURSORC_MASK (0x3f<<0)
4612
4613/* vlv/chv high order bits */
4614#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4615#define DSPFW_SR_HI_SHIFT 24
ae80152d 4616#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4617#define DSPFW_SPRITEF_HI_SHIFT 23
4618#define DSPFW_SPRITEF_HI_MASK (1<<23)
4619#define DSPFW_SPRITEE_HI_SHIFT 22
4620#define DSPFW_SPRITEE_HI_MASK (1<<22)
4621#define DSPFW_PLANEC_HI_SHIFT 21
4622#define DSPFW_PLANEC_HI_MASK (1<<21)
4623#define DSPFW_SPRITED_HI_SHIFT 20
4624#define DSPFW_SPRITED_HI_MASK (1<<20)
4625#define DSPFW_SPRITEC_HI_SHIFT 16
4626#define DSPFW_SPRITEC_HI_MASK (1<<16)
4627#define DSPFW_PLANEB_HI_SHIFT 12
4628#define DSPFW_PLANEB_HI_MASK (1<<12)
4629#define DSPFW_SPRITEB_HI_SHIFT 8
4630#define DSPFW_SPRITEB_HI_MASK (1<<8)
4631#define DSPFW_SPRITEA_HI_SHIFT 4
4632#define DSPFW_SPRITEA_HI_MASK (1<<4)
4633#define DSPFW_PLANEA_HI_SHIFT 0
4634#define DSPFW_PLANEA_HI_MASK (1<<0)
4635#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4636#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4637#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4638#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4639#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4640#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4641#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4642#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4643#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4644#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4645#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4646#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4647#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4648#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4649#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4650#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4651#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4652#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4653#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4654#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4655#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4656
12a3c055 4657/* drain latency register values*/
1abc4dc7 4658#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4659#define DDL_CURSOR_SHIFT 24
01e184cc 4660#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4661#define DDL_PLANE_SHIFT 0
341c526f
VS
4662#define DDL_PRECISION_HIGH (1<<7)
4663#define DDL_PRECISION_LOW (0<<7)
0948c265 4664#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4665
c6beb13e
VS
4666#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4667#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 4668#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 4669
7662c8bd 4670/* FIFO watermark sizes etc */
0e442c60 4671#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4672#define I915_FIFO_LINE_SIZE 64
4673#define I830_FIFO_LINE_SIZE 32
0e442c60 4674
ceb04246 4675#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4676#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4677#define I965_FIFO_SIZE 512
4678#define I945_FIFO_SIZE 127
7662c8bd 4679#define I915_FIFO_SIZE 95
dff33cfc 4680#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4681#define I830_FIFO_SIZE 95
0e442c60 4682
ceb04246 4683#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4684#define G4X_MAX_WM 0x3f
7662c8bd
SL
4685#define I915_MAX_WM 0x3f
4686
f2b115e6
AJ
4687#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4688#define PINEVIEW_FIFO_LINE_SIZE 64
4689#define PINEVIEW_MAX_WM 0x1ff
4690#define PINEVIEW_DFT_WM 0x3f
4691#define PINEVIEW_DFT_HPLLOFF_WM 0
4692#define PINEVIEW_GUARD_WM 10
4693#define PINEVIEW_CURSOR_FIFO 64
4694#define PINEVIEW_CURSOR_MAX_WM 0x3f
4695#define PINEVIEW_CURSOR_DFT_WM 0
4696#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4697
ceb04246 4698#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4699#define I965_CURSOR_FIFO 64
4700#define I965_CURSOR_MAX_WM 32
4701#define I965_CURSOR_DFT_WM 8
7f8a8569 4702
fae1267d
PB
4703/* Watermark register definitions for SKL */
4704#define CUR_WM_A_0 0x70140
4705#define CUR_WM_B_0 0x71140
4706#define PLANE_WM_1_A_0 0x70240
4707#define PLANE_WM_1_B_0 0x71240
4708#define PLANE_WM_2_A_0 0x70340
4709#define PLANE_WM_2_B_0 0x71340
4710#define PLANE_WM_TRANS_1_A_0 0x70268
4711#define PLANE_WM_TRANS_1_B_0 0x71268
4712#define PLANE_WM_TRANS_2_A_0 0x70368
4713#define PLANE_WM_TRANS_2_B_0 0x71368
4714#define CUR_WM_TRANS_A_0 0x70168
4715#define CUR_WM_TRANS_B_0 0x71168
4716#define PLANE_WM_EN (1 << 31)
4717#define PLANE_WM_LINES_SHIFT 14
4718#define PLANE_WM_LINES_MASK 0x1f
4719#define PLANE_WM_BLOCKS_MASK 0x3ff
4720
4721#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4722#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4723#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4724
4725#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4726#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4727#define _PLANE_WM_BASE(pipe, plane) \
4728 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4729#define PLANE_WM(pipe, plane, level) \
4730 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4731#define _PLANE_WM_TRANS_1(pipe) \
4732 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4733#define _PLANE_WM_TRANS_2(pipe) \
4734 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4735#define PLANE_WM_TRANS(pipe, plane) \
4736 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4737
7f8a8569
ZW
4738/* define the Watermark register on Ironlake */
4739#define WM0_PIPEA_ILK 0x45100
1996d624 4740#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4741#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4742#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4743#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4744#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4745
4746#define WM0_PIPEB_ILK 0x45104
d6c892df 4747#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4748#define WM1_LP_ILK 0x45108
4749#define WM1_LP_SR_EN (1<<31)
4750#define WM1_LP_LATENCY_SHIFT 24
4751#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4752#define WM1_LP_FBC_MASK (0xf<<20)
4753#define WM1_LP_FBC_SHIFT 20
416f4727 4754#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4755#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4756#define WM1_LP_SR_SHIFT 8
1996d624 4757#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4758#define WM2_LP_ILK 0x4510c
4759#define WM2_LP_EN (1<<31)
4760#define WM3_LP_ILK 0x45110
4761#define WM3_LP_EN (1<<31)
4762#define WM1S_LP_ILK 0x45120
b840d907
JB
4763#define WM2S_LP_IVB 0x45124
4764#define WM3S_LP_IVB 0x45128
dd8849c8 4765#define WM1S_LP_EN (1<<31)
7f8a8569 4766
cca32e9a
PZ
4767#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4768 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4769 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4770
7f8a8569
ZW
4771/* Memory latency timer register */
4772#define MLTR_ILK 0x11222
b79d4990
JB
4773#define MLTR_WM1_SHIFT 0
4774#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4775/* the unit of memory self-refresh latency time is 0.5us */
4776#define ILK_SRLT_MASK 0x3f
4777
1398261a
YL
4778
4779/* the address where we get all kinds of latency value */
4780#define SSKPD 0x5d10
4781#define SSKPD_WM_MASK 0x3f
4782#define SSKPD_WM0_SHIFT 0
4783#define SSKPD_WM1_SHIFT 8
4784#define SSKPD_WM2_SHIFT 16
4785#define SSKPD_WM3_SHIFT 24
4786
585fb111
JB
4787/*
4788 * The two pipe frame counter registers are not synchronized, so
4789 * reading a stable value is somewhat tricky. The following code
4790 * should work:
4791 *
4792 * do {
4793 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4794 * PIPE_FRAME_HIGH_SHIFT;
4795 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4796 * PIPE_FRAME_LOW_SHIFT);
4797 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4798 * PIPE_FRAME_HIGH_SHIFT);
4799 * } while (high1 != high2);
4800 * frame = (high1 << 8) | low1;
4801 */
25a2e2d0 4802#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4803#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4804#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4805#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4806#define PIPE_FRAME_LOW_MASK 0xff000000
4807#define PIPE_FRAME_LOW_SHIFT 24
4808#define PIPE_PIXEL_MASK 0x00ffffff
4809#define PIPE_PIXEL_SHIFT 0
9880b7a5 4810/* GM45+ just has to be different */
eb6008ad
RB
4811#define _PIPEA_FRMCOUNT_GM45 0x70040
4812#define _PIPEA_FLIPCOUNT_GM45 0x70044
4813#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4814#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4815
4816/* Cursor A & B regs */
5efb3e28 4817#define _CURACNTR 0x70080
14b60391
JB
4818/* Old style CUR*CNTR flags (desktop 8xx) */
4819#define CURSOR_ENABLE 0x80000000
4820#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4821#define CURSOR_STRIDE_SHIFT 28
4822#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4823#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4824#define CURSOR_FORMAT_SHIFT 24
4825#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4826#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4827#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4828#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4829#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4830#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4831/* New style CUR*CNTR flags */
4832#define CURSOR_MODE 0x27
585fb111 4833#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4834#define CURSOR_MODE_128_32B_AX 0x02
4835#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4836#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4837#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4838#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4839#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4840#define MCURSOR_PIPE_SELECT (1 << 28)
4841#define MCURSOR_PIPE_A 0x00
4842#define MCURSOR_PIPE_B (1 << 28)
585fb111 4843#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4844#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4845#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4846#define _CURABASE 0x70084
4847#define _CURAPOS 0x70088
585fb111
JB
4848#define CURSOR_POS_MASK 0x007FF
4849#define CURSOR_POS_SIGN 0x8000
4850#define CURSOR_X_SHIFT 0
4851#define CURSOR_Y_SHIFT 16
14b60391 4852#define CURSIZE 0x700a0
5efb3e28
VS
4853#define _CURBCNTR 0x700c0
4854#define _CURBBASE 0x700c4
4855#define _CURBPOS 0x700c8
585fb111 4856
65a21cd6
JB
4857#define _CURBCNTR_IVB 0x71080
4858#define _CURBBASE_IVB 0x71084
4859#define _CURBPOS_IVB 0x71088
4860
5efb3e28
VS
4861#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4862 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4863 dev_priv->info.display_mmio_offset)
4864
4865#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4866#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4867#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4868
5efb3e28
VS
4869#define CURSOR_A_OFFSET 0x70080
4870#define CURSOR_B_OFFSET 0x700c0
4871#define CHV_CURSOR_C_OFFSET 0x700e0
4872#define IVB_CURSOR_B_OFFSET 0x71080
4873#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4874
585fb111 4875/* Display A control */
a57c774a 4876#define _DSPACNTR 0x70180
585fb111
JB
4877#define DISPLAY_PLANE_ENABLE (1<<31)
4878#define DISPLAY_PLANE_DISABLE 0
4879#define DISPPLANE_GAMMA_ENABLE (1<<30)
4880#define DISPPLANE_GAMMA_DISABLE 0
4881#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4882#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4883#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4884#define DISPPLANE_BGRA555 (0x3<<26)
4885#define DISPPLANE_BGRX555 (0x4<<26)
4886#define DISPPLANE_BGRX565 (0x5<<26)
4887#define DISPPLANE_BGRX888 (0x6<<26)
4888#define DISPPLANE_BGRA888 (0x7<<26)
4889#define DISPPLANE_RGBX101010 (0x8<<26)
4890#define DISPPLANE_RGBA101010 (0x9<<26)
4891#define DISPPLANE_BGRX101010 (0xa<<26)
4892#define DISPPLANE_RGBX161616 (0xc<<26)
4893#define DISPPLANE_RGBX888 (0xe<<26)
4894#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4895#define DISPPLANE_STEREO_ENABLE (1<<25)
4896#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4897#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4898#define DISPPLANE_SEL_PIPE_SHIFT 24
4899#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4900#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4901#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4902#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4903#define DISPPLANE_SRC_KEY_DISABLE 0
4904#define DISPPLANE_LINE_DOUBLE (1<<20)
4905#define DISPPLANE_NO_LINE_DOUBLE 0
4906#define DISPPLANE_STEREO_POLARITY_FIRST 0
4907#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4908#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4909#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4910#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4911#define DISPPLANE_TILED (1<<10)
c14b0485 4912#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4913#define _DSPAADDR 0x70184
4914#define _DSPASTRIDE 0x70188
4915#define _DSPAPOS 0x7018C /* reserved */
4916#define _DSPASIZE 0x70190
4917#define _DSPASURF 0x7019C /* 965+ only */
4918#define _DSPATILEOFF 0x701A4 /* 965+ only */
4919#define _DSPAOFFSET 0x701A4 /* HSW */
4920#define _DSPASURFLIVE 0x701AC
4921
4922#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4923#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4924#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4925#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4926#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4927#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4928#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4929#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4930#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4931#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4932
c14b0485
VS
4933/* CHV pipe B blender and primary plane */
4934#define _CHV_BLEND_A 0x60a00
4935#define CHV_BLEND_LEGACY (0<<30)
4936#define CHV_BLEND_ANDROID (1<<30)
4937#define CHV_BLEND_MPO (2<<30)
4938#define CHV_BLEND_MASK (3<<30)
4939#define _CHV_CANVAS_A 0x60a04
4940#define _PRIMPOS_A 0x60a08
4941#define _PRIMSIZE_A 0x60a0c
4942#define _PRIMCNSTALPHA_A 0x60a10
4943#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4944
4945#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4946#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4947#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4948#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4949#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4950
446f2545
AR
4951/* Display/Sprite base address macros */
4952#define DISP_BASEADDR_MASK (0xfffff000)
4953#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4954#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4955
585fb111 4956/* VBIOS flags */
5c969aa7
DL
4957#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4958#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4959#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4960#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4961#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4962#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4963#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4964#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4965#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4966#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4967#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4968#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4969#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4970
4971/* Pipe B */
5c969aa7
DL
4972#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4973#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4974#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4975#define _PIPEBFRAMEHIGH 0x71040
4976#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4977#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4978#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4979
585fb111
JB
4980
4981/* Display B control */
5c969aa7 4982#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4983#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4984#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4985#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4986#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4987#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4988#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4989#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4990#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4991#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4992#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4993#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4994#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4995
b840d907
JB
4996/* Sprite A control */
4997#define _DVSACNTR 0x72180
4998#define DVS_ENABLE (1<<31)
4999#define DVS_GAMMA_ENABLE (1<<30)
5000#define DVS_PIXFORMAT_MASK (3<<25)
5001#define DVS_FORMAT_YUV422 (0<<25)
5002#define DVS_FORMAT_RGBX101010 (1<<25)
5003#define DVS_FORMAT_RGBX888 (2<<25)
5004#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5005#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5006#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5007#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5008#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5009#define DVS_YUV_ORDER_YUYV (0<<16)
5010#define DVS_YUV_ORDER_UYVY (1<<16)
5011#define DVS_YUV_ORDER_YVYU (2<<16)
5012#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5013#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5014#define DVS_DEST_KEY (1<<2)
5015#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5016#define DVS_TILED (1<<10)
5017#define _DVSALINOFF 0x72184
5018#define _DVSASTRIDE 0x72188
5019#define _DVSAPOS 0x7218c
5020#define _DVSASIZE 0x72190
5021#define _DVSAKEYVAL 0x72194
5022#define _DVSAKEYMSK 0x72198
5023#define _DVSASURF 0x7219c
5024#define _DVSAKEYMAXVAL 0x721a0
5025#define _DVSATILEOFF 0x721a4
5026#define _DVSASURFLIVE 0x721ac
5027#define _DVSASCALE 0x72204
5028#define DVS_SCALE_ENABLE (1<<31)
5029#define DVS_FILTER_MASK (3<<29)
5030#define DVS_FILTER_MEDIUM (0<<29)
5031#define DVS_FILTER_ENHANCING (1<<29)
5032#define DVS_FILTER_SOFTENING (2<<29)
5033#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5034#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5035#define _DVSAGAMC 0x72300
5036
5037#define _DVSBCNTR 0x73180
5038#define _DVSBLINOFF 0x73184
5039#define _DVSBSTRIDE 0x73188
5040#define _DVSBPOS 0x7318c
5041#define _DVSBSIZE 0x73190
5042#define _DVSBKEYVAL 0x73194
5043#define _DVSBKEYMSK 0x73198
5044#define _DVSBSURF 0x7319c
5045#define _DVSBKEYMAXVAL 0x731a0
5046#define _DVSBTILEOFF 0x731a4
5047#define _DVSBSURFLIVE 0x731ac
5048#define _DVSBSCALE 0x73204
5049#define _DVSBGAMC 0x73300
5050
5051#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5052#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5053#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5054#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5055#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 5056#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
5057#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5058#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5059#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
5060#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5061#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 5062#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5063
5064#define _SPRA_CTL 0x70280
5065#define SPRITE_ENABLE (1<<31)
5066#define SPRITE_GAMMA_ENABLE (1<<30)
5067#define SPRITE_PIXFORMAT_MASK (7<<25)
5068#define SPRITE_FORMAT_YUV422 (0<<25)
5069#define SPRITE_FORMAT_RGBX101010 (1<<25)
5070#define SPRITE_FORMAT_RGBX888 (2<<25)
5071#define SPRITE_FORMAT_RGBX161616 (3<<25)
5072#define SPRITE_FORMAT_YUV444 (4<<25)
5073#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5074#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5075#define SPRITE_SOURCE_KEY (1<<22)
5076#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5077#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5078#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5079#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5080#define SPRITE_YUV_ORDER_YUYV (0<<16)
5081#define SPRITE_YUV_ORDER_UYVY (1<<16)
5082#define SPRITE_YUV_ORDER_YVYU (2<<16)
5083#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5084#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5085#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5086#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5087#define SPRITE_TILED (1<<10)
5088#define SPRITE_DEST_KEY (1<<2)
5089#define _SPRA_LINOFF 0x70284
5090#define _SPRA_STRIDE 0x70288
5091#define _SPRA_POS 0x7028c
5092#define _SPRA_SIZE 0x70290
5093#define _SPRA_KEYVAL 0x70294
5094#define _SPRA_KEYMSK 0x70298
5095#define _SPRA_SURF 0x7029c
5096#define _SPRA_KEYMAX 0x702a0
5097#define _SPRA_TILEOFF 0x702a4
c54173a8 5098#define _SPRA_OFFSET 0x702a4
32ae46bf 5099#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5100#define _SPRA_SCALE 0x70304
5101#define SPRITE_SCALE_ENABLE (1<<31)
5102#define SPRITE_FILTER_MASK (3<<29)
5103#define SPRITE_FILTER_MEDIUM (0<<29)
5104#define SPRITE_FILTER_ENHANCING (1<<29)
5105#define SPRITE_FILTER_SOFTENING (2<<29)
5106#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5107#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5108#define _SPRA_GAMC 0x70400
5109
5110#define _SPRB_CTL 0x71280
5111#define _SPRB_LINOFF 0x71284
5112#define _SPRB_STRIDE 0x71288
5113#define _SPRB_POS 0x7128c
5114#define _SPRB_SIZE 0x71290
5115#define _SPRB_KEYVAL 0x71294
5116#define _SPRB_KEYMSK 0x71298
5117#define _SPRB_SURF 0x7129c
5118#define _SPRB_KEYMAX 0x712a0
5119#define _SPRB_TILEOFF 0x712a4
c54173a8 5120#define _SPRB_OFFSET 0x712a4
32ae46bf 5121#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5122#define _SPRB_SCALE 0x71304
5123#define _SPRB_GAMC 0x71400
5124
5125#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5126#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5127#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5128#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5129#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5130#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5131#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5132#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5133#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5134#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 5135#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
5136#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5137#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 5138#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5139
921c3b67 5140#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5141#define SP_ENABLE (1<<31)
4ea67bc7 5142#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5143#define SP_PIXFORMAT_MASK (0xf<<26)
5144#define SP_FORMAT_YUV422 (0<<26)
5145#define SP_FORMAT_BGR565 (5<<26)
5146#define SP_FORMAT_BGRX8888 (6<<26)
5147#define SP_FORMAT_BGRA8888 (7<<26)
5148#define SP_FORMAT_RGBX1010102 (8<<26)
5149#define SP_FORMAT_RGBA1010102 (9<<26)
5150#define SP_FORMAT_RGBX8888 (0xe<<26)
5151#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5152#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5153#define SP_SOURCE_KEY (1<<22)
5154#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5155#define SP_YUV_ORDER_YUYV (0<<16)
5156#define SP_YUV_ORDER_UYVY (1<<16)
5157#define SP_YUV_ORDER_YVYU (2<<16)
5158#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5159#define SP_ROTATE_180 (1<<15)
7f1f3851 5160#define SP_TILED (1<<10)
c14b0485 5161#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5162#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5163#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5164#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5165#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5166#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5167#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5168#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5169#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5170#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5171#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5172#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5173#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5174
5175#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5176#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5177#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5178#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5179#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5180#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5181#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5182#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5183#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5184#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5185#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5186#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
5187
5188#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5189#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5190#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5191#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5192#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5193#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5194#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5195#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5196#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5197#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5198#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5199#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5200
6ca2aeb2
VS
5201/*
5202 * CHV pipe B sprite CSC
5203 *
5204 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5205 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5206 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5207 */
5208#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5209#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5210#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5211#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5212#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5213
5214#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5215#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5216#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5217#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5218#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5219#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5220#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5221
5222#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5223#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5224#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5225#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5226#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5227
5228#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5229#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5230#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5231#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5232#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5233
70d21f0e
DL
5234/* Skylake plane registers */
5235
5236#define _PLANE_CTL_1_A 0x70180
5237#define _PLANE_CTL_2_A 0x70280
5238#define _PLANE_CTL_3_A 0x70380
5239#define PLANE_CTL_ENABLE (1 << 31)
5240#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5241#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5242#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5243#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5244#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5245#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5246#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5247#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5248#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5249#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5250#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5251#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5252#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5253#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5254#define PLANE_CTL_ORDER_BGRX (0 << 20)
5255#define PLANE_CTL_ORDER_RGBX (1 << 20)
5256#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5257#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5258#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5259#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5260#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5261#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5262#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5263#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5264#define PLANE_CTL_TILED_MASK (0x7 << 10)
5265#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5266#define PLANE_CTL_TILED_X ( 1 << 10)
5267#define PLANE_CTL_TILED_Y ( 4 << 10)
5268#define PLANE_CTL_TILED_YF ( 5 << 10)
5269#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5270#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5271#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5272#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5273#define PLANE_CTL_ROTATE_MASK 0x3
5274#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5275#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5276#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5277#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5278#define _PLANE_STRIDE_1_A 0x70188
5279#define _PLANE_STRIDE_2_A 0x70288
5280#define _PLANE_STRIDE_3_A 0x70388
5281#define _PLANE_POS_1_A 0x7018c
5282#define _PLANE_POS_2_A 0x7028c
5283#define _PLANE_POS_3_A 0x7038c
5284#define _PLANE_SIZE_1_A 0x70190
5285#define _PLANE_SIZE_2_A 0x70290
5286#define _PLANE_SIZE_3_A 0x70390
5287#define _PLANE_SURF_1_A 0x7019c
5288#define _PLANE_SURF_2_A 0x7029c
5289#define _PLANE_SURF_3_A 0x7039c
5290#define _PLANE_OFFSET_1_A 0x701a4
5291#define _PLANE_OFFSET_2_A 0x702a4
5292#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5293#define _PLANE_KEYVAL_1_A 0x70194
5294#define _PLANE_KEYVAL_2_A 0x70294
5295#define _PLANE_KEYMSK_1_A 0x70198
5296#define _PLANE_KEYMSK_2_A 0x70298
5297#define _PLANE_KEYMAX_1_A 0x701a0
5298#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5299#define _PLANE_BUF_CFG_1_A 0x7027c
5300#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5301#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5302#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5303
5304#define _PLANE_CTL_1_B 0x71180
5305#define _PLANE_CTL_2_B 0x71280
5306#define _PLANE_CTL_3_B 0x71380
5307#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5308#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5309#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5310#define PLANE_CTL(pipe, plane) \
5311 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5312
5313#define _PLANE_STRIDE_1_B 0x71188
5314#define _PLANE_STRIDE_2_B 0x71288
5315#define _PLANE_STRIDE_3_B 0x71388
5316#define _PLANE_STRIDE_1(pipe) \
5317 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5318#define _PLANE_STRIDE_2(pipe) \
5319 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5320#define _PLANE_STRIDE_3(pipe) \
5321 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5322#define PLANE_STRIDE(pipe, plane) \
5323 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5324
5325#define _PLANE_POS_1_B 0x7118c
5326#define _PLANE_POS_2_B 0x7128c
5327#define _PLANE_POS_3_B 0x7138c
5328#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5329#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5330#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5331#define PLANE_POS(pipe, plane) \
5332 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5333
5334#define _PLANE_SIZE_1_B 0x71190
5335#define _PLANE_SIZE_2_B 0x71290
5336#define _PLANE_SIZE_3_B 0x71390
5337#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5338#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5339#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5340#define PLANE_SIZE(pipe, plane) \
5341 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5342
5343#define _PLANE_SURF_1_B 0x7119c
5344#define _PLANE_SURF_2_B 0x7129c
5345#define _PLANE_SURF_3_B 0x7139c
5346#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5347#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5348#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5349#define PLANE_SURF(pipe, plane) \
5350 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5351
5352#define _PLANE_OFFSET_1_B 0x711a4
5353#define _PLANE_OFFSET_2_B 0x712a4
5354#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5355#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5356#define PLANE_OFFSET(pipe, plane) \
5357 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5358
dc2a41b4
DL
5359#define _PLANE_KEYVAL_1_B 0x71194
5360#define _PLANE_KEYVAL_2_B 0x71294
5361#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5362#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5363#define PLANE_KEYVAL(pipe, plane) \
5364 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5365
5366#define _PLANE_KEYMSK_1_B 0x71198
5367#define _PLANE_KEYMSK_2_B 0x71298
5368#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5369#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5370#define PLANE_KEYMSK(pipe, plane) \
5371 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5372
5373#define _PLANE_KEYMAX_1_B 0x711a0
5374#define _PLANE_KEYMAX_2_B 0x712a0
5375#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5376#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5377#define PLANE_KEYMAX(pipe, plane) \
5378 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5379
8211bd5b
DL
5380#define _PLANE_BUF_CFG_1_B 0x7127c
5381#define _PLANE_BUF_CFG_2_B 0x7137c
5382#define _PLANE_BUF_CFG_1(pipe) \
5383 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5384#define _PLANE_BUF_CFG_2(pipe) \
5385 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5386#define PLANE_BUF_CFG(pipe, plane) \
5387 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5388
2cd601c6
CK
5389#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5390#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5391#define _PLANE_NV12_BUF_CFG_1(pipe) \
5392 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5393#define _PLANE_NV12_BUF_CFG_2(pipe) \
5394 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5395#define PLANE_NV12_BUF_CFG(pipe, plane) \
5396 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5397
8211bd5b
DL
5398/* SKL new cursor registers */
5399#define _CUR_BUF_CFG_A 0x7017c
5400#define _CUR_BUF_CFG_B 0x7117c
5401#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5402
585fb111
JB
5403/* VBIOS regs */
5404#define VGACNTRL 0x71400
5405# define VGA_DISP_DISABLE (1 << 31)
5406# define VGA_2X_MODE (1 << 30)
5407# define VGA_PIPE_B_SELECT (1 << 29)
5408
766aa1c4
VS
5409#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5410
f2b115e6 5411/* Ironlake */
b9055052
ZW
5412
5413#define CPU_VGACNTRL 0x41000
5414
40bfd7a3
VS
5415#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5416#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5417#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5418#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5419#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5420#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5421#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5422#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5423#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5424#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5425#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5426
5427/* refresh rate hardware control */
5428#define RR_HW_CTL 0x45300
5429#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5430#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5431
5432#define FDI_PLL_BIOS_0 0x46000
021357ac 5433#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
5434#define FDI_PLL_BIOS_1 0x46004
5435#define FDI_PLL_BIOS_2 0x46008
5436#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5437#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5438#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5439
8956c8bb
EA
5440#define PCH_3DCGDIS0 0x46020
5441# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5442# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5443
06f37751
EA
5444#define PCH_3DCGDIS1 0x46024
5445# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5446
b9055052
ZW
5447#define FDI_PLL_FREQ_CTL 0x46030
5448#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5449#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5450#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5451
5452
a57c774a 5453#define _PIPEA_DATA_M1 0x60030
5eddb70b 5454#define PIPE_DATA_M1_OFFSET 0
a57c774a 5455#define _PIPEA_DATA_N1 0x60034
5eddb70b 5456#define PIPE_DATA_N1_OFFSET 0
b9055052 5457
a57c774a 5458#define _PIPEA_DATA_M2 0x60038
5eddb70b 5459#define PIPE_DATA_M2_OFFSET 0
a57c774a 5460#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5461#define PIPE_DATA_N2_OFFSET 0
b9055052 5462
a57c774a 5463#define _PIPEA_LINK_M1 0x60040
5eddb70b 5464#define PIPE_LINK_M1_OFFSET 0
a57c774a 5465#define _PIPEA_LINK_N1 0x60044
5eddb70b 5466#define PIPE_LINK_N1_OFFSET 0
b9055052 5467
a57c774a 5468#define _PIPEA_LINK_M2 0x60048
5eddb70b 5469#define PIPE_LINK_M2_OFFSET 0
a57c774a 5470#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5471#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5472
5473/* PIPEB timing regs are same start from 0x61000 */
5474
a57c774a
AK
5475#define _PIPEB_DATA_M1 0x61030
5476#define _PIPEB_DATA_N1 0x61034
5477#define _PIPEB_DATA_M2 0x61038
5478#define _PIPEB_DATA_N2 0x6103c
5479#define _PIPEB_LINK_M1 0x61040
5480#define _PIPEB_LINK_N1 0x61044
5481#define _PIPEB_LINK_M2 0x61048
5482#define _PIPEB_LINK_N2 0x6104c
5483
5484#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5485#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5486#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5487#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5488#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5489#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5490#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5491#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5492
5493/* CPU panel fitter */
9db4a9c7
JB
5494/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5495#define _PFA_CTL_1 0x68080
5496#define _PFB_CTL_1 0x68880
b9055052 5497#define PF_ENABLE (1<<31)
13888d78
PZ
5498#define PF_PIPE_SEL_MASK_IVB (3<<29)
5499#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5500#define PF_FILTER_MASK (3<<23)
5501#define PF_FILTER_PROGRAMMED (0<<23)
5502#define PF_FILTER_MED_3x3 (1<<23)
5503#define PF_FILTER_EDGE_ENHANCE (2<<23)
5504#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5505#define _PFA_WIN_SZ 0x68074
5506#define _PFB_WIN_SZ 0x68874
5507#define _PFA_WIN_POS 0x68070
5508#define _PFB_WIN_POS 0x68870
5509#define _PFA_VSCALE 0x68084
5510#define _PFB_VSCALE 0x68884
5511#define _PFA_HSCALE 0x68090
5512#define _PFB_HSCALE 0x68890
5513
5514#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5515#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5516#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5517#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5518#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5519
bd2e244f
JB
5520#define _PSA_CTL 0x68180
5521#define _PSB_CTL 0x68980
5522#define PS_ENABLE (1<<31)
5523#define _PSA_WIN_SZ 0x68174
5524#define _PSB_WIN_SZ 0x68974
5525#define _PSA_WIN_POS 0x68170
5526#define _PSB_WIN_POS 0x68970
5527
5528#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5529#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5530#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5531
1c9a2d4a
CK
5532/*
5533 * Skylake scalers
5534 */
5535#define _PS_1A_CTRL 0x68180
5536#define _PS_2A_CTRL 0x68280
5537#define _PS_1B_CTRL 0x68980
5538#define _PS_2B_CTRL 0x68A80
5539#define _PS_1C_CTRL 0x69180
5540#define PS_SCALER_EN (1 << 31)
5541#define PS_SCALER_MODE_MASK (3 << 28)
5542#define PS_SCALER_MODE_DYN (0 << 28)
5543#define PS_SCALER_MODE_HQ (1 << 28)
5544#define PS_PLANE_SEL_MASK (7 << 25)
5545#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5546#define PS_FILTER_MASK (3 << 23)
5547#define PS_FILTER_MEDIUM (0 << 23)
5548#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5549#define PS_FILTER_BILINEAR (3 << 23)
5550#define PS_VERT3TAP (1 << 21)
5551#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5552#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5553#define PS_PWRUP_PROGRESS (1 << 17)
5554#define PS_V_FILTER_BYPASS (1 << 8)
5555#define PS_VADAPT_EN (1 << 7)
5556#define PS_VADAPT_MODE_MASK (3 << 5)
5557#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5558#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5559#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5560
5561#define _PS_PWR_GATE_1A 0x68160
5562#define _PS_PWR_GATE_2A 0x68260
5563#define _PS_PWR_GATE_1B 0x68960
5564#define _PS_PWR_GATE_2B 0x68A60
5565#define _PS_PWR_GATE_1C 0x69160
5566#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5567#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5568#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5569#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5570#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5571#define PS_PWR_GATE_SLPEN_8 0
5572#define PS_PWR_GATE_SLPEN_16 1
5573#define PS_PWR_GATE_SLPEN_24 2
5574#define PS_PWR_GATE_SLPEN_32 3
5575
5576#define _PS_WIN_POS_1A 0x68170
5577#define _PS_WIN_POS_2A 0x68270
5578#define _PS_WIN_POS_1B 0x68970
5579#define _PS_WIN_POS_2B 0x68A70
5580#define _PS_WIN_POS_1C 0x69170
5581
5582#define _PS_WIN_SZ_1A 0x68174
5583#define _PS_WIN_SZ_2A 0x68274
5584#define _PS_WIN_SZ_1B 0x68974
5585#define _PS_WIN_SZ_2B 0x68A74
5586#define _PS_WIN_SZ_1C 0x69174
5587
5588#define _PS_VSCALE_1A 0x68184
5589#define _PS_VSCALE_2A 0x68284
5590#define _PS_VSCALE_1B 0x68984
5591#define _PS_VSCALE_2B 0x68A84
5592#define _PS_VSCALE_1C 0x69184
5593
5594#define _PS_HSCALE_1A 0x68190
5595#define _PS_HSCALE_2A 0x68290
5596#define _PS_HSCALE_1B 0x68990
5597#define _PS_HSCALE_2B 0x68A90
5598#define _PS_HSCALE_1C 0x69190
5599
5600#define _PS_VPHASE_1A 0x68188
5601#define _PS_VPHASE_2A 0x68288
5602#define _PS_VPHASE_1B 0x68988
5603#define _PS_VPHASE_2B 0x68A88
5604#define _PS_VPHASE_1C 0x69188
5605
5606#define _PS_HPHASE_1A 0x68194
5607#define _PS_HPHASE_2A 0x68294
5608#define _PS_HPHASE_1B 0x68994
5609#define _PS_HPHASE_2B 0x68A94
5610#define _PS_HPHASE_1C 0x69194
5611
5612#define _PS_ECC_STAT_1A 0x681D0
5613#define _PS_ECC_STAT_2A 0x682D0
5614#define _PS_ECC_STAT_1B 0x689D0
5615#define _PS_ECC_STAT_2B 0x68AD0
5616#define _PS_ECC_STAT_1C 0x691D0
5617
5618#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5619#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5620 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5621 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5622#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5623 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5624 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5625#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5626 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5627 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5628#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5629 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5630 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5631#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5632 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5633 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5634#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5635 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5636 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5637#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5638 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5639 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5640#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5641 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5642 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5643#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5644 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5645 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5646
b9055052 5647/* legacy palette */
9db4a9c7
JB
5648#define _LGC_PALETTE_A 0x4a000
5649#define _LGC_PALETTE_B 0x4a800
f65a9c5b 5650#define LGC_PALETTE(pipe, i) (_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 5651
42db64ef
PZ
5652#define _GAMMA_MODE_A 0x4a480
5653#define _GAMMA_MODE_B 0x4ac80
5654#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5655#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5656#define GAMMA_MODE_MODE_8BIT (0 << 0)
5657#define GAMMA_MODE_MODE_10BIT (1 << 0)
5658#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5659#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5660
b9055052
ZW
5661/* interrupts */
5662#define DE_MASTER_IRQ_CONTROL (1 << 31)
5663#define DE_SPRITEB_FLIP_DONE (1 << 29)
5664#define DE_SPRITEA_FLIP_DONE (1 << 28)
5665#define DE_PLANEB_FLIP_DONE (1 << 27)
5666#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5667#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5668#define DE_PCU_EVENT (1 << 25)
5669#define DE_GTT_FAULT (1 << 24)
5670#define DE_POISON (1 << 23)
5671#define DE_PERFORM_COUNTER (1 << 22)
5672#define DE_PCH_EVENT (1 << 21)
5673#define DE_AUX_CHANNEL_A (1 << 20)
5674#define DE_DP_A_HOTPLUG (1 << 19)
5675#define DE_GSE (1 << 18)
5676#define DE_PIPEB_VBLANK (1 << 15)
5677#define DE_PIPEB_EVEN_FIELD (1 << 14)
5678#define DE_PIPEB_ODD_FIELD (1 << 13)
5679#define DE_PIPEB_LINE_COMPARE (1 << 12)
5680#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5681#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5682#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5683#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5684#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5685#define DE_PIPEA_EVEN_FIELD (1 << 6)
5686#define DE_PIPEA_ODD_FIELD (1 << 5)
5687#define DE_PIPEA_LINE_COMPARE (1 << 4)
5688#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5689#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5690#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5691#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5692#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5693
b1f14ad0 5694/* More Ivybridge lolz */
8664281b 5695#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5696#define DE_GSE_IVB (1<<29)
5697#define DE_PCH_EVENT_IVB (1<<28)
5698#define DE_DP_A_HOTPLUG_IVB (1<<27)
5699#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5700#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5701#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5702#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5703#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5704#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5705#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5706#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5707#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5708#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5709#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5710#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5711
7eea1ddf
JB
5712#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5713#define MASTER_INTERRUPT_ENABLE (1<<31)
5714
b9055052
ZW
5715#define DEISR 0x44000
5716#define DEIMR 0x44004
5717#define DEIIR 0x44008
5718#define DEIER 0x4400c
5719
b9055052
ZW
5720#define GTISR 0x44010
5721#define GTIMR 0x44014
5722#define GTIIR 0x44018
5723#define GTIER 0x4401c
5724
abd58f01
BW
5725#define GEN8_MASTER_IRQ 0x44200
5726#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5727#define GEN8_PCU_IRQ (1<<30)
5728#define GEN8_DE_PCH_IRQ (1<<23)
5729#define GEN8_DE_MISC_IRQ (1<<22)
5730#define GEN8_DE_PORT_IRQ (1<<20)
5731#define GEN8_DE_PIPE_C_IRQ (1<<18)
5732#define GEN8_DE_PIPE_B_IRQ (1<<17)
5733#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5734#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5735#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5736#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5737#define GEN8_GT_VCS2_IRQ (1<<3)
5738#define GEN8_GT_VCS1_IRQ (1<<2)
5739#define GEN8_GT_BCS_IRQ (1<<1)
5740#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5741
5742#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5743#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5744#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5745#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5746
abd58f01 5747#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 5748#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 5749#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 5750#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 5751#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 5752#define GEN8_WD_IRQ_SHIFT 16
abd58f01
BW
5753
5754#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5755#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5756#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5757#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5758#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5759#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5760#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5761#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5762#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5763#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5764#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5765#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5766#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5767#define GEN8_PIPE_VSYNC (1 << 1)
5768#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5769#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5770#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5771#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5772#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5773#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5774#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5775#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5776#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5777#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5778#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5779#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5780 (GEN8_PIPE_CURSOR_FAULT | \
5781 GEN8_PIPE_SPRITE_FAULT | \
5782 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5783#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5784 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5785 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5786 GEN9_PIPE_PLANE3_FAULT | \
5787 GEN9_PIPE_PLANE2_FAULT | \
5788 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5789
5790#define GEN8_DE_PORT_ISR 0x44440
5791#define GEN8_DE_PORT_IMR 0x44444
5792#define GEN8_DE_PORT_IIR 0x44448
5793#define GEN8_DE_PORT_IER 0x4444c
88e04703
JB
5794#define GEN9_AUX_CHANNEL_D (1 << 27)
5795#define GEN9_AUX_CHANNEL_C (1 << 26)
5796#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5797#define BXT_DE_PORT_HP_DDIC (1 << 5)
5798#define BXT_DE_PORT_HP_DDIB (1 << 4)
5799#define BXT_DE_PORT_HP_DDIA (1 << 3)
5800#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5801 BXT_DE_PORT_HP_DDIB | \
5802 BXT_DE_PORT_HP_DDIC)
5803#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5804#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5805#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5806
5807#define GEN8_DE_MISC_ISR 0x44460
5808#define GEN8_DE_MISC_IMR 0x44464
5809#define GEN8_DE_MISC_IIR 0x44468
5810#define GEN8_DE_MISC_IER 0x4446c
5811#define GEN8_DE_MISC_GSE (1 << 27)
5812
5813#define GEN8_PCU_ISR 0x444e0
5814#define GEN8_PCU_IMR 0x444e4
5815#define GEN8_PCU_IIR 0x444e8
5816#define GEN8_PCU_IER 0x444ec
5817
7f8a8569 5818#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5819/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5820#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5821#define ILK_DPARB_GATE (1<<22)
5822#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5823#define FUSE_STRAP 0x42014
5824#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5825#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5826#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5827#define ILK_HDCP_DISABLE (1 << 25)
5828#define ILK_eDP_A_DISABLE (1 << 24)
5829#define HSW_CDCLK_LIMIT (1 << 24)
5830#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5831
5832#define ILK_DSPCLK_GATE_D 0x42020
5833#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5834#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5835#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5836#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5837#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5838
116ac8d2
EA
5839#define IVB_CHICKEN3 0x4200c
5840# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5841# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5842
90a88643 5843#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5844#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5845#define FORCE_ARB_IDLE_PLANES (1 << 14)
5846
fe4ab3ce
BW
5847#define _CHICKEN_PIPESL_1_A 0x420b0
5848#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5849#define HSW_FBCQ_DIS (1 << 22)
5850#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5851#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5852
553bd149
ZW
5853#define DISP_ARB_CTL 0x45000
5854#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5855#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5856#define DISP_ARB_CTL2 0x45004
5857#define DISP_DATA_PARTITION_5_6 (1<<6)
f8437dd1
VK
5858#define DBUF_CTL 0x45008
5859#define DBUF_POWER_REQUEST (1<<31)
5860#define DBUF_POWER_STATE (1<<30)
88a2b2a3
BW
5861#define GEN7_MSG_CTL 0x45010
5862#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5863#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5864#define HSW_NDE_RSTWRN_OPT 0x46408
5865#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5866
a9419e84
DL
5867#define SKL_DFSM 0x51000
5868#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5869#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5870#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5871#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5872#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5873
f1d3d34d 5874#define FF_SLICE_CS_CHICKEN2 0x20e4
2caa3b26
DL
5875#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5876
e4e0c058 5877/* GEN7 chicken */
d71de14d
KG
5878#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5879# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5880# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5881#define COMMON_SLICE_CHICKEN2 0x7014
5882# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5883
d0bbbc4f
DL
5884#define HIZ_CHICKEN 0x7018
5885# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5886# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5887
183c6dac
DL
5888#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5889#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5890
031994ee
VS
5891#define GEN7_L3SQCREG1 0xB010
5892#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5893
51ce4db1
RV
5894#define GEN8_L3SQCREG1 0xB100
5895#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5896
e4e0c058 5897#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5898#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5899#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5900#define GEN7_L3CNTLREG2 0xB020
5901#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5902
5903#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5904#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5905
61939d97
JB
5906#define GEN7_L3SQCREG4 0xb034
5907#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5908
8bc0ccf6
DL
5909#define GEN8_L3SQCREG4 0xb118
5910#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 5911#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 5912
63801f21
BW
5913/* GEN8 chicken */
5914#define HDC_CHICKEN0 0x7300
2a0ee94f 5915#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 5916#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5917#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5918#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5919#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5920#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5921
38a39a7b
BW
5922/* GEN9 chicken */
5923#define SLICE_ECO_CHICKEN0 0x7308
5924#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5925
db099c8f
ED
5926/* WaCatErrorRejectionIssue */
5927#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5928#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5929
f3fc4884
FJ
5930#define HSW_SCRATCH1 0xb038
5931#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5932
77719d28
DL
5933#define BDW_SCRATCH1 0xb11c
5934#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5935
b9055052
ZW
5936/* PCH */
5937
23e81d69 5938/* south display engine interrupt: IBX */
776ad806
JB
5939#define SDE_AUDIO_POWER_D (1 << 27)
5940#define SDE_AUDIO_POWER_C (1 << 26)
5941#define SDE_AUDIO_POWER_B (1 << 25)
5942#define SDE_AUDIO_POWER_SHIFT (25)
5943#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5944#define SDE_GMBUS (1 << 24)
5945#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5946#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5947#define SDE_AUDIO_HDCP_MASK (3 << 22)
5948#define SDE_AUDIO_TRANSB (1 << 21)
5949#define SDE_AUDIO_TRANSA (1 << 20)
5950#define SDE_AUDIO_TRANS_MASK (3 << 20)
5951#define SDE_POISON (1 << 19)
5952/* 18 reserved */
5953#define SDE_FDI_RXB (1 << 17)
5954#define SDE_FDI_RXA (1 << 16)
5955#define SDE_FDI_MASK (3 << 16)
5956#define SDE_AUXD (1 << 15)
5957#define SDE_AUXC (1 << 14)
5958#define SDE_AUXB (1 << 13)
5959#define SDE_AUX_MASK (7 << 13)
5960/* 12 reserved */
b9055052
ZW
5961#define SDE_CRT_HOTPLUG (1 << 11)
5962#define SDE_PORTD_HOTPLUG (1 << 10)
5963#define SDE_PORTC_HOTPLUG (1 << 9)
5964#define SDE_PORTB_HOTPLUG (1 << 8)
5965#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5966#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5967 SDE_SDVOB_HOTPLUG | \
5968 SDE_PORTB_HOTPLUG | \
5969 SDE_PORTC_HOTPLUG | \
5970 SDE_PORTD_HOTPLUG)
776ad806
JB
5971#define SDE_TRANSB_CRC_DONE (1 << 5)
5972#define SDE_TRANSB_CRC_ERR (1 << 4)
5973#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5974#define SDE_TRANSA_CRC_DONE (1 << 2)
5975#define SDE_TRANSA_CRC_ERR (1 << 1)
5976#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5977#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5978
5979/* south display engine interrupt: CPT/PPT */
5980#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5981#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5982#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5983#define SDE_AUDIO_POWER_SHIFT_CPT 29
5984#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5985#define SDE_AUXD_CPT (1 << 27)
5986#define SDE_AUXC_CPT (1 << 26)
5987#define SDE_AUXB_CPT (1 << 25)
5988#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 5989#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 5990#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
5991#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5992#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5993#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5994#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5995#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5996#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5997 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5998 SDE_PORTD_HOTPLUG_CPT | \
5999 SDE_PORTC_HOTPLUG_CPT | \
6000 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6001#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6002 SDE_PORTD_HOTPLUG_CPT | \
6003 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6004 SDE_PORTB_HOTPLUG_CPT | \
6005 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6006#define SDE_GMBUS_CPT (1 << 17)
8664281b 6007#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6008#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6009#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6010#define SDE_FDI_RXC_CPT (1 << 8)
6011#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6012#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6013#define SDE_FDI_RXB_CPT (1 << 4)
6014#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6015#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6016#define SDE_FDI_RXA_CPT (1 << 0)
6017#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6018 SDE_AUDIO_CP_REQ_B_CPT | \
6019 SDE_AUDIO_CP_REQ_A_CPT)
6020#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6021 SDE_AUDIO_CP_CHG_B_CPT | \
6022 SDE_AUDIO_CP_CHG_A_CPT)
6023#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6024 SDE_FDI_RXB_CPT | \
6025 SDE_FDI_RXA_CPT)
b9055052
ZW
6026
6027#define SDEISR 0xc4000
6028#define SDEIMR 0xc4004
6029#define SDEIIR 0xc4008
6030#define SDEIER 0xc400c
6031
8664281b 6032#define SERR_INT 0xc4040
de032bf4 6033#define SERR_INT_POISON (1<<31)
8664281b
PZ
6034#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6035#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6036#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 6037#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 6038
b9055052 6039/* digital port hotplug */
40bfd7a3 6040#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
195baa06
VS
6041#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6042#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6043#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6044#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6045#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6046#define PORTD_HOTPLUG_ENABLE (1 << 20)
6047#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6048#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6049#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6050#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6051#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6052#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6053#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6054#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6055#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3
VS
6056#define PORTC_HOTPLUG_ENABLE (1 << 12)
6057#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6058#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6059#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6060#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6061#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6062#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6063#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6064#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6065#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3
VS
6066#define PORTB_HOTPLUG_ENABLE (1 << 4)
6067#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6068#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6069#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6070#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6071#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6072#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
6073#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6074#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6075#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6076
40bfd7a3
VS
6077#define PCH_PORT_HOTPLUG2 0xc403C /* SHOTPLUG_CTL2 SPT+ */
6078#define PORTE_HOTPLUG_ENABLE (1 << 4)
6079#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
6080#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6081#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6082#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6083
6084#define PCH_GPIOA 0xc5010
6085#define PCH_GPIOB 0xc5014
6086#define PCH_GPIOC 0xc5018
6087#define PCH_GPIOD 0xc501c
6088#define PCH_GPIOE 0xc5020
6089#define PCH_GPIOF 0xc5024
6090
f0217c42
EA
6091#define PCH_GMBUS0 0xc5100
6092#define PCH_GMBUS1 0xc5104
6093#define PCH_GMBUS2 0xc5108
6094#define PCH_GMBUS3 0xc510c
6095#define PCH_GMBUS4 0xc5110
6096#define PCH_GMBUS5 0xc5120
6097
9db4a9c7
JB
6098#define _PCH_DPLL_A 0xc6014
6099#define _PCH_DPLL_B 0xc6018
e9a632a5 6100#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6101
9db4a9c7 6102#define _PCH_FPA0 0xc6040
c1858123 6103#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6104#define _PCH_FPA1 0xc6044
6105#define _PCH_FPB0 0xc6048
6106#define _PCH_FPB1 0xc604c
e9a632a5
DV
6107#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6108#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
6109
6110#define PCH_DPLL_TEST 0xc606c
6111
6112#define PCH_DREF_CONTROL 0xC6200
6113#define DREF_CONTROL_MASK 0x7fc3
6114#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6115#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6116#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6117#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6118#define DREF_SSC_SOURCE_DISABLE (0<<11)
6119#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6120#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6121#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6122#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6123#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6124#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6125#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6126#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6127#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6128#define DREF_SSC4_DOWNSPREAD (0<<6)
6129#define DREF_SSC4_CENTERSPREAD (1<<6)
6130#define DREF_SSC1_DISABLE (0<<1)
6131#define DREF_SSC1_ENABLE (1<<1)
6132#define DREF_SSC4_DISABLE (0)
6133#define DREF_SSC4_ENABLE (1)
6134
6135#define PCH_RAWCLK_FREQ 0xc6204
6136#define FDL_TP1_TIMER_SHIFT 12
6137#define FDL_TP1_TIMER_MASK (3<<12)
6138#define FDL_TP2_TIMER_SHIFT 10
6139#define FDL_TP2_TIMER_MASK (3<<10)
6140#define RAWCLK_FREQ_MASK 0x3ff
6141
6142#define PCH_DPLL_TMR_CFG 0xc6208
6143
6144#define PCH_SSC4_PARMS 0xc6210
6145#define PCH_SSC4_AUX_PARMS 0xc6214
6146
8db9d77b 6147#define PCH_DPLL_SEL 0xc7000
11887397
DV
6148#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6149#define TRANS_DPLLA_SEL(pipe) 0
6150#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 6151
b9055052
ZW
6152/* transcoder */
6153
275f01b2
DV
6154#define _PCH_TRANS_HTOTAL_A 0xe0000
6155#define TRANS_HTOTAL_SHIFT 16
6156#define TRANS_HACTIVE_SHIFT 0
6157#define _PCH_TRANS_HBLANK_A 0xe0004
6158#define TRANS_HBLANK_END_SHIFT 16
6159#define TRANS_HBLANK_START_SHIFT 0
6160#define _PCH_TRANS_HSYNC_A 0xe0008
6161#define TRANS_HSYNC_END_SHIFT 16
6162#define TRANS_HSYNC_START_SHIFT 0
6163#define _PCH_TRANS_VTOTAL_A 0xe000c
6164#define TRANS_VTOTAL_SHIFT 16
6165#define TRANS_VACTIVE_SHIFT 0
6166#define _PCH_TRANS_VBLANK_A 0xe0010
6167#define TRANS_VBLANK_END_SHIFT 16
6168#define TRANS_VBLANK_START_SHIFT 0
6169#define _PCH_TRANS_VSYNC_A 0xe0014
6170#define TRANS_VSYNC_END_SHIFT 16
6171#define TRANS_VSYNC_START_SHIFT 0
6172#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6173
e3b95f1e
DV
6174#define _PCH_TRANSA_DATA_M1 0xe0030
6175#define _PCH_TRANSA_DATA_N1 0xe0034
6176#define _PCH_TRANSA_DATA_M2 0xe0038
6177#define _PCH_TRANSA_DATA_N2 0xe003c
6178#define _PCH_TRANSA_LINK_M1 0xe0040
6179#define _PCH_TRANSA_LINK_N1 0xe0044
6180#define _PCH_TRANSA_LINK_M2 0xe0048
6181#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6182
2dcbc34d 6183/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6184#define _VIDEO_DIP_CTL_A 0xe0200
6185#define _VIDEO_DIP_DATA_A 0xe0208
6186#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6187#define GCP_COLOR_INDICATION (1 << 2)
6188#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6189#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6190
6191#define _VIDEO_DIP_CTL_B 0xe1200
6192#define _VIDEO_DIP_DATA_B 0xe1208
6193#define _VIDEO_DIP_GCP_B 0xe1210
6194
6195#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6196#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6197#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6198
2dcbc34d 6199/* Per-transcoder DIP controls (VLV) */
b906487c
VS
6200#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6201#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6202#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6203
b906487c
VS
6204#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6205#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6206#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6207
2dcbc34d
VS
6208#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6209#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6210#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6211
90b107c8 6212#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
6213 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6214 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 6215#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
6216 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6217 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 6218#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
6219 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6220 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6221
8c5f5f7c
ED
6222/* Haswell DIP controls */
6223#define HSW_VIDEO_DIP_CTL_A 0x60200
6224#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6225#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6226#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6227#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6228#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6229#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6230#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6231#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6232#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6233#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6234#define HSW_VIDEO_DIP_GCP_A 0x60210
6235
6236#define HSW_VIDEO_DIP_CTL_B 0x61200
6237#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6238#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6239#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6240#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6241#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6242#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6243#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6244#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6245#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6246#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6247#define HSW_VIDEO_DIP_GCP_B 0x61210
6248
7d9bcebe 6249#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 6250 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 6251#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 6252 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 6253#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 6254 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 6255#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 6256 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 6257#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 6258 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 6259#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 6260 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 6261
3f51e471
RV
6262#define HSW_STEREO_3D_CTL_A 0x70020
6263#define S3D_ENABLE (1<<31)
6264#define HSW_STEREO_3D_CTL_B 0x71020
6265
6266#define HSW_STEREO_3D_CTL(trans) \
a57c774a 6267 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 6268
275f01b2
DV
6269#define _PCH_TRANS_HTOTAL_B 0xe1000
6270#define _PCH_TRANS_HBLANK_B 0xe1004
6271#define _PCH_TRANS_HSYNC_B 0xe1008
6272#define _PCH_TRANS_VTOTAL_B 0xe100c
6273#define _PCH_TRANS_VBLANK_B 0xe1010
6274#define _PCH_TRANS_VSYNC_B 0xe1014
6275#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6276
6277#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6278#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6279#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6280#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6281#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6282#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6283#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6284 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6285
e3b95f1e
DV
6286#define _PCH_TRANSB_DATA_M1 0xe1030
6287#define _PCH_TRANSB_DATA_N1 0xe1034
6288#define _PCH_TRANSB_DATA_M2 0xe1038
6289#define _PCH_TRANSB_DATA_N2 0xe103c
6290#define _PCH_TRANSB_LINK_M1 0xe1040
6291#define _PCH_TRANSB_LINK_N1 0xe1044
6292#define _PCH_TRANSB_LINK_M2 0xe1048
6293#define _PCH_TRANSB_LINK_N2 0xe104c
6294
6295#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6296#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6297#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6298#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6299#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6300#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6301#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6302#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6303
ab9412ba
DV
6304#define _PCH_TRANSACONF 0xf0008
6305#define _PCH_TRANSBCONF 0xf1008
6306#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6307#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
6308#define TRANS_DISABLE (0<<31)
6309#define TRANS_ENABLE (1<<31)
6310#define TRANS_STATE_MASK (1<<30)
6311#define TRANS_STATE_DISABLE (0<<30)
6312#define TRANS_STATE_ENABLE (1<<30)
6313#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6314#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6315#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6316#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6317#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6318#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6319#define TRANS_INTERLACED (3<<21)
7c26e5c6 6320#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6321#define TRANS_8BPC (0<<5)
6322#define TRANS_10BPC (1<<5)
6323#define TRANS_6BPC (2<<5)
6324#define TRANS_12BPC (3<<5)
6325
ce40141f
DV
6326#define _TRANSA_CHICKEN1 0xf0060
6327#define _TRANSB_CHICKEN1 0xf1060
6328#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6329#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6330#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6331#define _TRANSA_CHICKEN2 0xf0064
6332#define _TRANSB_CHICKEN2 0xf1064
6333#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6334#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6335#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6336#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6337#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6338#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6339
291427f5
JB
6340#define SOUTH_CHICKEN1 0xc2000
6341#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6342#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6343#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6344#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6345#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 6346#define SPT_PWM_GRANULARITY (1<<0)
645c62a5 6347#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
6348#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6349#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 6350#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 6351#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6352
9db4a9c7
JB
6353#define _FDI_RXA_CHICKEN 0xc200c
6354#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6355#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6356#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 6357#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6358
382b0936 6359#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 6360#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6361#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6362#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6363#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6364
b9055052 6365/* CPU: FDI_TX */
9db4a9c7
JB
6366#define _FDI_TXA_CTL 0x60100
6367#define _FDI_TXB_CTL 0x61100
6368#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6369#define FDI_TX_DISABLE (0<<31)
6370#define FDI_TX_ENABLE (1<<31)
6371#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6372#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6373#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6374#define FDI_LINK_TRAIN_NONE (3<<28)
6375#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6376#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6377#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6378#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6379#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6380#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6381#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6382#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6383/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6384 SNB has different settings. */
6385/* SNB A-stepping */
6386#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6387#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6388#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6389#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6390/* SNB B-stepping */
6391#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6392#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6393#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6394#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6395#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6396#define FDI_DP_PORT_WIDTH_SHIFT 19
6397#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6398#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6399#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6400/* Ironlake: hardwired to 1 */
b9055052 6401#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6402
6403/* Ivybridge has different bits for lolz */
6404#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6405#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6406#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6407#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6408
b9055052 6409/* both Tx and Rx */
c4f9c4c2 6410#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6411#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6412#define FDI_SCRAMBLING_ENABLE (0<<7)
6413#define FDI_SCRAMBLING_DISABLE (1<<7)
6414
6415/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6416#define _FDI_RXA_CTL 0xf000c
6417#define _FDI_RXB_CTL 0xf100c
6418#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6419#define FDI_RX_ENABLE (1<<31)
b9055052 6420/* train, dp width same as FDI_TX */
357555c0
JB
6421#define FDI_FS_ERRC_ENABLE (1<<27)
6422#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6423#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6424#define FDI_8BPC (0<<16)
6425#define FDI_10BPC (1<<16)
6426#define FDI_6BPC (2<<16)
6427#define FDI_12BPC (3<<16)
3e68320e 6428#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6429#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6430#define FDI_RX_PLL_ENABLE (1<<13)
6431#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6432#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6433#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6434#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6435#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6436#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6437/* CPT */
6438#define FDI_AUTO_TRAINING (1<<10)
6439#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6440#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6441#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6442#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6443#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6444
04945641
PZ
6445#define _FDI_RXA_MISC 0xf0010
6446#define _FDI_RXB_MISC 0xf1010
6447#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6448#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6449#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6450#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6451#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6452#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6453#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6454#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6455
9db4a9c7
JB
6456#define _FDI_RXA_TUSIZE1 0xf0030
6457#define _FDI_RXA_TUSIZE2 0xf0038
6458#define _FDI_RXB_TUSIZE1 0xf1030
6459#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
6460#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6461#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6462
6463/* FDI_RX interrupt register format */
6464#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6465#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6466#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6467#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6468#define FDI_RX_FS_CODE_ERR (1<<6)
6469#define FDI_RX_FE_CODE_ERR (1<<5)
6470#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6471#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6472#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6473#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6474#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6475
9db4a9c7
JB
6476#define _FDI_RXA_IIR 0xf0014
6477#define _FDI_RXA_IMR 0xf0018
6478#define _FDI_RXB_IIR 0xf1014
6479#define _FDI_RXB_IMR 0xf1018
6480#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6481#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
6482
6483#define FDI_PLL_CTL_1 0xfe000
6484#define FDI_PLL_CTL_2 0xfe004
6485
b9055052
ZW
6486#define PCH_LVDS 0xe1180
6487#define LVDS_DETECTED (1 << 1)
6488
98364379 6489/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
6490#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6491#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6492#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6493#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
6494#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6495#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6496
6497#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6498#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6499#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6500#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6501#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 6502
453c5420
JB
6503#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6504#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6505#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6506 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6507#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6508 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6509#define VLV_PIPE_PP_DIVISOR(pipe) \
6510 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6511
b9055052
ZW
6512#define PCH_PP_STATUS 0xc7200
6513#define PCH_PP_CONTROL 0xc7204
4a655f04 6514#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6515#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6516#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6517#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6518#define EDP_FORCE_VDD (1 << 3)
6519#define EDP_BLC_ENABLE (1 << 2)
6520#define PANEL_POWER_RESET (1 << 1)
6521#define PANEL_POWER_OFF (0 << 0)
6522#define PANEL_POWER_ON (1 << 0)
6523#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6524#define PANEL_PORT_SELECT_MASK (3 << 30)
6525#define PANEL_PORT_SELECT_LVDS (0 << 30)
6526#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6527#define PANEL_PORT_SELECT_DPC (2 << 30)
6528#define PANEL_PORT_SELECT_DPD (3 << 30)
6529#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6530#define PANEL_POWER_UP_DELAY_SHIFT 16
6531#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6532#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6533
b9055052 6534#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6535#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6536#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6537#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6538#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6539
b9055052 6540#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6541#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6542#define PP_REFERENCE_DIVIDER_SHIFT 8
6543#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6544#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6545
b0a08bec
VK
6546/* BXT PPS changes - 2nd set of PPS registers */
6547#define _BXT_PP_STATUS2 0xc7300
6548#define _BXT_PP_CONTROL2 0xc7304
6549#define _BXT_PP_ON_DELAYS2 0xc7308
6550#define _BXT_PP_OFF_DELAYS2 0xc730c
6551
6552#define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2)
6553#define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2)
6554#define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2)
6555#define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2)
6556
5eb08b69
ZW
6557#define PCH_DP_B 0xe4100
6558#define PCH_DPB_AUX_CH_CTL 0xe4110
6559#define PCH_DPB_AUX_CH_DATA1 0xe4114
6560#define PCH_DPB_AUX_CH_DATA2 0xe4118
6561#define PCH_DPB_AUX_CH_DATA3 0xe411c
6562#define PCH_DPB_AUX_CH_DATA4 0xe4120
6563#define PCH_DPB_AUX_CH_DATA5 0xe4124
6564
6565#define PCH_DP_C 0xe4200
6566#define PCH_DPC_AUX_CH_CTL 0xe4210
6567#define PCH_DPC_AUX_CH_DATA1 0xe4214
6568#define PCH_DPC_AUX_CH_DATA2 0xe4218
6569#define PCH_DPC_AUX_CH_DATA3 0xe421c
6570#define PCH_DPC_AUX_CH_DATA4 0xe4220
6571#define PCH_DPC_AUX_CH_DATA5 0xe4224
6572
6573#define PCH_DP_D 0xe4300
6574#define PCH_DPD_AUX_CH_CTL 0xe4310
6575#define PCH_DPD_AUX_CH_DATA1 0xe4314
6576#define PCH_DPD_AUX_CH_DATA2 0xe4318
6577#define PCH_DPD_AUX_CH_DATA3 0xe431c
6578#define PCH_DPD_AUX_CH_DATA4 0xe4320
6579#define PCH_DPD_AUX_CH_DATA5 0xe4324
6580
8db9d77b
ZW
6581/* CPT */
6582#define PORT_TRANS_A_SEL_CPT 0
6583#define PORT_TRANS_B_SEL_CPT (1<<29)
6584#define PORT_TRANS_C_SEL_CPT (2<<29)
6585#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6586#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6587#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6588#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6589#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6590#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
6591
6592#define TRANS_DP_CTL_A 0xe0300
6593#define TRANS_DP_CTL_B 0xe1300
6594#define TRANS_DP_CTL_C 0xe2300
23670b32 6595#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
6596#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6597#define TRANS_DP_PORT_SEL_B (0<<29)
6598#define TRANS_DP_PORT_SEL_C (1<<29)
6599#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6600#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6601#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6602#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6603#define TRANS_DP_AUDIO_ONLY (1<<26)
6604#define TRANS_DP_ENH_FRAMING (1<<18)
6605#define TRANS_DP_8BPC (0<<9)
6606#define TRANS_DP_10BPC (1<<9)
6607#define TRANS_DP_6BPC (2<<9)
6608#define TRANS_DP_12BPC (3<<9)
220cad3c 6609#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6610#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6611#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6612#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6613#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6614#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6615
6616/* SNB eDP training params */
6617/* SNB A-stepping */
6618#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6619#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6620#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6621#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6622/* SNB B-stepping */
3c5a62b5
YL
6623#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6624#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6625#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6626#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6627#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6628#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6629
1a2eb460
KP
6630/* IVB */
6631#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6632#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6633#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6634#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6635#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6636#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6637#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6638
6639/* legacy values */
6640#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6641#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6642#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6643#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6644#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6645
6646#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6647
9e72b46c
ID
6648#define VLV_PMWGICZ 0x1300a4
6649
cae5852d 6650#define FORCEWAKE 0xA18C
575155a9
JB
6651#define FORCEWAKE_VLV 0x1300b0
6652#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
6653#define FORCEWAKE_MEDIA_VLV 0x1300b8
6654#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 6655#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 6656#define FORCEWAKE_ACK 0x130090
d62b4892 6657#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
6658#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6659#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6660#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6661
d62b4892 6662#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6663#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6664#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6665#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6666#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6667#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6668#define FORCEWAKE_MEDIA_GEN9 0xa270
6669#define FORCEWAKE_RENDER_GEN9 0xa278
6670#define FORCEWAKE_BLITTER_GEN9 0xa188
6671#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6672#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6673#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6674#define FORCEWAKE_KERNEL 0x1
6675#define FORCEWAKE_USER 0x2
8d715f00
KP
6676#define FORCEWAKE_MT_ACK 0x130040
6677#define ECOBUS 0xa180
6678#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6679#define VLV_SPAREG2H 0xA194
8fd26859 6680
dd202c6d 6681#define GTFIFODBG 0x120000
90f256b5
VS
6682#define GT_FIFO_SBDROPERR (1<<6)
6683#define GT_FIFO_BLOBDROPERR (1<<5)
6684#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6685#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6686#define GT_FIFO_OVFERR (1<<2)
6687#define GT_FIFO_IAWRERR (1<<1)
6688#define GT_FIFO_IARDERR (1<<0)
6689
46520e2b
VS
6690#define GTFIFOCTL 0x120008
6691#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6692#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6693#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6694#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6695
05e21cc4
BW
6696#define HSW_IDICR 0x9008
6697#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6698#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6699#define EDRAM_ENABLED 0x1
05e21cc4 6700
80e829fa 6701#define GEN6_UCGCTL1 0x9400
e4443e45 6702# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6703# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6704# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6705
406478dc 6706#define GEN6_UCGCTL2 0x9404
f9fc42f4 6707# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6708# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6709# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6710# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6711# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6712# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6713
9e72b46c
ID
6714#define GEN6_UCGCTL3 0x9408
6715
e3f33d46
JB
6716#define GEN7_UCGCTL4 0x940c
6717#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6718
9e72b46c
ID
6719#define GEN6_RCGCTL1 0x9410
6720#define GEN6_RCGCTL2 0x9414
6721#define GEN6_RSTCTL 0x9420
6722
4f1ca9e9 6723#define GEN8_UCGCTL6 0x9430
9253c2e5 6724#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6725#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6726#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6727
9e72b46c 6728#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6729#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6730#define GEN6_TURBO_DISABLE (1<<31)
6731#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6732#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6733#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6734#define GEN6_OFFSET(x) ((x)<<19)
6735#define GEN6_AGGRESSIVE_TURBO (0<<15)
6736#define GEN6_RC_VIDEO_FREQ 0xA00C
6737#define GEN6_RC_CONTROL 0xA090
6738#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6739#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6740#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6741#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6742#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6743#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6744#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6745#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6746#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6747#define GEN6_RP_DOWN_TIMEOUT 0xA010
6748#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6749#define GEN6_RPSTAT1 0xA01C
ccab5c82 6750#define GEN6_CAGF_SHIFT 8
f82855d3 6751#define HSW_CAGF_SHIFT 7
de43ae9d 6752#define GEN9_CAGF_SHIFT 23
ccab5c82 6753#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6754#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6755#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8fd26859
CW
6756#define GEN6_RP_CONTROL 0xA024
6757#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6758#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6759#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6760#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6761#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6762#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6763#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6764#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6765#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6766#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6767#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6768#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6769#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6770#define GEN6_RP_UP_THRESHOLD 0xA02C
6771#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6772#define GEN6_RP_CUR_UP_EI 0xA050
6773#define GEN6_CURICONT_MASK 0xffffff
6774#define GEN6_RP_CUR_UP 0xA054
6775#define GEN6_CURBSYTAVG_MASK 0xffffff
6776#define GEN6_RP_PREV_UP 0xA058
6777#define GEN6_RP_CUR_DOWN_EI 0xA05C
6778#define GEN6_CURIAVG_MASK 0xffffff
6779#define GEN6_RP_CUR_DOWN 0xA060
6780#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6781#define GEN6_RP_UP_EI 0xA068
6782#define GEN6_RP_DOWN_EI 0xA06C
6783#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6784#define GEN6_RPDEUHWTC 0xA080
6785#define GEN6_RPDEUC 0xA084
6786#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6787#define GEN6_RC_STATE 0xA094
6788#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6789#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6790#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6791#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6792#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6793#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6794#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6795#define GEN6_RC1e_THRESHOLD 0xA0B4
6796#define GEN6_RC6_THRESHOLD 0xA0B8
6797#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6798#define VLV_RCEDATA 0xA0BC
8fd26859 6799#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6800#define GEN6_PMINTRMSK 0xA168
baccd458 6801#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6802#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6803#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6804#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6805#define GEN9_PG_ENABLE 0xA210
a4104c55
SK
6806#define GEN9_RENDER_PG_ENABLE (1<<0)
6807#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6808
a9da9bce
GS
6809#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6810#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6811#define PIXEL_OVERLAP_CNT_SHIFT 30
6812
8fd26859 6813#define GEN6_PMISR 0x44020
4912d041 6814#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6815#define GEN6_PMIIR 0x44028
6816#define GEN6_PMIER 0x4402C
6817#define GEN6_PM_MBOX_EVENT (1<<25)
6818#define GEN6_PM_THERMAL_EVENT (1<<24)
6819#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6820#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6821#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6822#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6823#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6824#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6825 GEN6_PM_RP_DOWN_THRESHOLD | \
6826 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6827
22dfe79f 6828#define GEN7_GT_SCRATCH(i) (0x4F100 + (i) * 4)
9e72b46c
ID
6829#define GEN7_GT_SCRATCH_REG_NUM 8
6830
76c3552f
D
6831#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6832#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6833#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6834
cce66a28 6835#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6836#define VLV_COUNTER_CONTROL 0x138104
6837#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6838#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6839#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6840#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6841#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6842#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6843#define VLV_GT_RENDER_RC6 0x138108
6844#define VLV_GT_MEDIA_RC6 0x13810C
6845
cce66a28
BW
6846#define GEN6_GT_GFX_RC6p 0x13810C
6847#define GEN6_GT_GFX_RC6pp 0x138110
43cf3bf0
CW
6848#define VLV_RENDER_C0_COUNT 0x138118
6849#define VLV_MEDIA_C0_COUNT 0x13811C
cce66a28 6850
8fd26859
CW
6851#define GEN6_PCODE_MAILBOX 0x138124
6852#define GEN6_PCODE_READY (1<<31)
31643d54
BW
6853#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6854#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
6855#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6856#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 6857#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
6858#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6859#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6860#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6861#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6862#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
6863#define SKL_PCODE_CDCLK_CONTROL 0x7
6864#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6865#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
6866#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6867#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6868#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
6869#define GEN6_PCODE_READ_D_COMP 0x10
6870#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 6871#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6872#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6873#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6874#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6875#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6876#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6877#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6878
4d85529d
BW
6879#define GEN6_GT_CORE_STATUS 0x138060
6880#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6881#define GEN6_RCn_MASK 7
6882#define GEN6_RC0 0
6883#define GEN6_RC3 2
6884#define GEN6_RC6 3
6885#define GEN6_RC7 4
6886
5575f03a
JM
6887#define CHV_POWER_SS0_SIG1 0xa720
6888#define CHV_POWER_SS1_SIG1 0xa728
6889#define CHV_SS_PG_ENABLE (1<<1)
6890#define CHV_EU08_PG_ENABLE (1<<9)
6891#define CHV_EU19_PG_ENABLE (1<<17)
6892#define CHV_EU210_PG_ENABLE (1<<25)
6893
6894#define CHV_POWER_SS0_SIG2 0xa724
6895#define CHV_POWER_SS1_SIG2 0xa72c
6896#define CHV_EU311_PG_ENABLE (1<<1)
6897
1c046bc1 6898#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
7f992aba 6899#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 6900#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 6901
1c046bc1
JM
6902#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6903#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
7f992aba
JM
6904#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6905#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6906#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6907#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6908#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6909#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6910#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6911#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6912
e3689190 6913#define GEN7_MISCCPCTL (0x9424)
33a732f4
AD
6914#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6915#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
6916#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 6917#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 6918
245d9667
AS
6919#define GEN8_GARBCNTL 0xB004
6920#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
6921
e3689190
BW
6922/* IVYBRIDGE DPF */
6923#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6924#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6925#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6926#define GEN7_PARITY_ERROR_VALID (1<<13)
6927#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6928#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6929#define GEN7_PARITY_ERROR_ROW(reg) \
6930 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6931#define GEN7_PARITY_ERROR_BANK(reg) \
6932 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6933#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6934 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6935#define GEN7_L3CDERRST1_ENABLE (1<<7)
6936
b9524a1e 6937#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6938#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6939#define GEN7_L3LOG_SIZE 0x80
6940
12f3382b
JB
6941#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6942#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6943#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6944#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 6945#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
6946#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6947
3ca5da43
DL
6948#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6949#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 6950#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 6951
c8966e10
KG
6952#define GEN8_ROW_CHICKEN 0xe4f0
6953#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6954#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6955
8ab43976
JB
6956#define GEN7_ROW_CHICKEN2 0xe4f4
6957#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6958#define DOP_CLOCK_GATING_DISABLE (1<<0)
6959
f3fc4884
FJ
6960#define HSW_ROW_CHICKEN3 0xe49c
6961#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6962
6b6d5626
RB
6963#define HALF_SLICE_CHICKEN2 0xe180
6964#define GEN8_ST_PO_DISABLE (1<<13)
6965
fd392b60 6966#define HALF_SLICE_CHICKEN3 0xe184
94411593 6967#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6968#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6969#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6970#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6971
cac23df4
NH
6972#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6973#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6974
c46f111f 6975/* Audio */
5c969aa7 6976#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6977#define INTEL_AUDIO_DEVCL 0x808629FB
6978#define INTEL_AUDIO_DEVBLC 0x80862801
6979#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6980
6981#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6982#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6983#define G4X_ELDV_DEVCTG (1 << 14)
6984#define G4X_ELD_ADDR_MASK (0xf << 5)
6985#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6986#define G4X_HDMIW_HDMIEDID 0x6210C
6987
c46f111f
JN
6988#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6989#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6990#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6991 _IBX_HDMIW_HDMIEDID_A, \
6992 _IBX_HDMIW_HDMIEDID_B)
6993#define _IBX_AUD_CNTL_ST_A 0xE20B4
6994#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6995#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6996 _IBX_AUD_CNTL_ST_A, \
6997 _IBX_AUD_CNTL_ST_B)
6998#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6999#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7000#define IBX_ELD_ACK (1 << 4)
1202b4c6 7001#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
7002#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7003#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7004
c46f111f
JN
7005#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7006#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 7007#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
7008 _CPT_HDMIW_HDMIEDID_A, \
7009 _CPT_HDMIW_HDMIEDID_B)
7010#define _CPT_AUD_CNTL_ST_A 0xE50B4
7011#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 7012#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
7013 _CPT_AUD_CNTL_ST_A, \
7014 _CPT_AUD_CNTL_ST_B)
1202b4c6 7015#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 7016
c46f111f
JN
7017#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7018#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 7019#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
7020 _VLV_HDMIW_HDMIEDID_A, \
7021 _VLV_HDMIW_HDMIEDID_B)
7022#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7023#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 7024#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
7025 _VLV_AUD_CNTL_ST_A, \
7026 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
7027#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
7028
ae662d31
EA
7029/* These are the 4 32-bit write offset registers for each stream
7030 * output buffer. It determines the offset from the
7031 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7032 */
7033#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
7034
c46f111f
JN
7035#define _IBX_AUD_CONFIG_A 0xe2000
7036#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 7037#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7038 _IBX_AUD_CONFIG_A, \
7039 _IBX_AUD_CONFIG_B)
7040#define _CPT_AUD_CONFIG_A 0xe5000
7041#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 7042#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7043 _CPT_AUD_CONFIG_A, \
7044 _CPT_AUD_CONFIG_B)
7045#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7046#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 7047#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7048 _VLV_AUD_CONFIG_A, \
7049 _VLV_AUD_CONFIG_B)
9ca2fe73 7050
b6daa025
WF
7051#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7052#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7053#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7054#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7055#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7056#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 7057#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7058#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7059#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7060#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7061#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7062#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7063#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7064#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7065#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7066#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7067#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7068#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7069#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7070
9a78b6cc 7071/* HSW Audio */
c46f111f
JN
7072#define _HSW_AUD_CONFIG_A 0x65000
7073#define _HSW_AUD_CONFIG_B 0x65100
7074#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
7075 _HSW_AUD_CONFIG_A, \
7076 _HSW_AUD_CONFIG_B)
7077
7078#define _HSW_AUD_MISC_CTRL_A 0x65010
7079#define _HSW_AUD_MISC_CTRL_B 0x65110
7080#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
7081 _HSW_AUD_MISC_CTRL_A, \
7082 _HSW_AUD_MISC_CTRL_B)
7083
7084#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7085#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7086#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7087 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7088 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7089
7090/* Audio Digital Converter */
c46f111f
JN
7091#define _HSW_AUD_DIG_CNVT_1 0x65080
7092#define _HSW_AUD_DIG_CNVT_2 0x65180
7093#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7094 _HSW_AUD_DIG_CNVT_1, \
7095 _HSW_AUD_DIG_CNVT_2)
7096#define DIP_PORT_SEL_MASK 0x3
7097
7098#define _HSW_AUD_EDID_DATA_A 0x65050
7099#define _HSW_AUD_EDID_DATA_B 0x65150
7100#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7101 _HSW_AUD_EDID_DATA_A, \
7102 _HSW_AUD_EDID_DATA_B)
7103
7104#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7105#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
7106#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7107#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7108#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7109#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7110
632f3ab9
LH
7111#define HSW_AUD_CHICKENBIT 0x65f10
7112#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7113
9eb3a752 7114/* HSW Power Wells */
fa42e23c
PZ
7115#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7116#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7117#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7118#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
7119#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7120#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 7121#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
7122#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7123#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
7124#define HSW_PWR_WELL_FORCE_ON (1<<19)
7125#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 7126
94dd5138
S
7127/* SKL Fuse Status */
7128#define SKL_FUSE_STATUS 0x42000
7129#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7130#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7131#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7132#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7133
e7e104c3 7134/* Per-pipe DDI Function Control */
ad80a810
PZ
7135#define TRANS_DDI_FUNC_CTL_A 0x60400
7136#define TRANS_DDI_FUNC_CTL_B 0x61400
7137#define TRANS_DDI_FUNC_CTL_C 0x62400
7138#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
7139#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7140
ad80a810 7141#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7142/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7143#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7144#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7145#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7146#define TRANS_DDI_PORT_NONE (0<<28)
7147#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7148#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7149#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7150#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7151#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7152#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7153#define TRANS_DDI_BPC_MASK (7<<20)
7154#define TRANS_DDI_BPC_8 (0<<20)
7155#define TRANS_DDI_BPC_10 (1<<20)
7156#define TRANS_DDI_BPC_6 (2<<20)
7157#define TRANS_DDI_BPC_12 (3<<20)
7158#define TRANS_DDI_PVSYNC (1<<17)
7159#define TRANS_DDI_PHSYNC (1<<16)
7160#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7161#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7162#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7163#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7164#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7165#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7166#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7167
0e87f667
ED
7168/* DisplayPort Transport Control */
7169#define DP_TP_CTL_A 0x64040
7170#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
7171#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7172#define DP_TP_CTL_ENABLE (1<<31)
7173#define DP_TP_CTL_MODE_SST (0<<27)
7174#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7175#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7176#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7177#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7178#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7179#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7180#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7181#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7182#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7183#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7184#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7185
e411b2c1
ED
7186/* DisplayPort Transport Status */
7187#define DP_TP_STATUS_A 0x64044
7188#define DP_TP_STATUS_B 0x64144
5e49cea6 7189#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
7190#define DP_TP_STATUS_IDLE_DONE (1<<25)
7191#define DP_TP_STATUS_ACT_SENT (1<<24)
7192#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7193#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7194#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7195#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7196#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7197
03f896a1
ED
7198/* DDI Buffer Control */
7199#define DDI_BUF_CTL_A 0x64000
7200#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
7201#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7202#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7203#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7204#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7205#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7206#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7207#define DDI_A_4_LANES (1<<4)
17aa6be9 7208#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7209#define DDI_PORT_WIDTH_MASK (7 << 1)
7210#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7211#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7212
bb879a44
ED
7213/* DDI Buffer Translations */
7214#define DDI_BUF_TRANS_A 0x64E00
7215#define DDI_BUF_TRANS_B 0x64E60
9712e688
VS
7216#define DDI_BUF_TRANS_LO(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8)
7217#define DDI_BUF_TRANS_HI(port, i) (_PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 7218
7501a4d8
ED
7219/* Sideband Interface (SBI) is programmed indirectly, via
7220 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7221 * which contains the payload */
5e49cea6
PZ
7222#define SBI_ADDR 0xC6000
7223#define SBI_DATA 0xC6004
7501a4d8 7224#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
7225#define SBI_CTL_DEST_ICLK (0x0<<16)
7226#define SBI_CTL_DEST_MPHY (0x1<<16)
7227#define SBI_CTL_OP_IORD (0x2<<8)
7228#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7229#define SBI_CTL_OP_CRRD (0x6<<8)
7230#define SBI_CTL_OP_CRWR (0x7<<8)
7231#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7232#define SBI_RESPONSE_SUCCESS (0x0<<1)
7233#define SBI_BUSY (0x1<<0)
7234#define SBI_READY (0x0<<0)
52f025ef 7235
ccf1c867 7236/* SBI offsets */
5e49cea6 7237#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
7238#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7239#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7240#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7241#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7242#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7243#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 7244#define SBI_SSCCTL 0x020c
ccf1c867 7245#define SBI_SSCCTL6 0x060C
dde86e2d 7246#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7247#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
7248#define SBI_SSCAUXDIV6 0x0610
7249#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7250#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7251#define SBI_GEN0 0x1f00
7252#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7253
52f025ef 7254/* LPT PIXCLK_GATE */
5e49cea6 7255#define PIXCLK_GATE 0xC6020
745ca3be
PZ
7256#define PIXCLK_GATE_UNGATE (1<<0)
7257#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7258
e93ea06a 7259/* SPLL */
5e49cea6 7260#define SPLL_CTL 0x46020
e93ea06a 7261#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7262#define SPLL_PLL_SSC (1<<28)
7263#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7264#define SPLL_PLL_LCPLL (3<<28)
7265#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7266#define SPLL_PLL_FREQ_810MHz (0<<26)
7267#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7268#define SPLL_PLL_FREQ_2700MHz (2<<26)
7269#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7270
4dffc404 7271/* WRPLL */
5e49cea6
PZ
7272#define WRPLL_CTL1 0x46040
7273#define WRPLL_CTL2 0x46060
d452c5b6 7274#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 7275#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7276#define WRPLL_PLL_SSC (1<<28)
7277#define WRPLL_PLL_NON_SSC (2<<28)
7278#define WRPLL_PLL_LCPLL (3<<28)
7279#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7280/* WRPLL divider programming */
5e49cea6 7281#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7282#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7283#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7284#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7285#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7286#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7287#define WRPLL_DIVIDER_FB_SHIFT 16
7288#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7289
fec9181c
ED
7290/* Port clock selection */
7291#define PORT_CLK_SEL_A 0x46100
7292#define PORT_CLK_SEL_B 0x46104
5e49cea6 7293#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
7294#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7295#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7296#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7297#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7298#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7299#define PORT_CLK_SEL_WRPLL1 (4<<29)
7300#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7301#define PORT_CLK_SEL_NONE (7<<29)
11578553 7302#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7303
bb523fc0
PZ
7304/* Transcoder clock selection */
7305#define TRANS_CLK_SEL_A 0x46140
7306#define TRANS_CLK_SEL_B 0x46144
7307#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7308/* For each transcoder, we need to select the corresponding port clock */
7309#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7310#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 7311
a57c774a
AK
7312#define TRANSA_MSA_MISC 0x60410
7313#define TRANSB_MSA_MISC 0x61410
7314#define TRANSC_MSA_MISC 0x62410
7315#define TRANS_EDP_MSA_MISC 0x6f410
7316#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7317
c9809791
PZ
7318#define TRANS_MSA_SYNC_CLK (1<<0)
7319#define TRANS_MSA_6_BPC (0<<5)
7320#define TRANS_MSA_8_BPC (1<<5)
7321#define TRANS_MSA_10_BPC (2<<5)
7322#define TRANS_MSA_12_BPC (3<<5)
7323#define TRANS_MSA_16_BPC (4<<5)
dae84799 7324
90e8d31c 7325/* LCPLL Control */
5e49cea6 7326#define LCPLL_CTL 0x130040
90e8d31c
ED
7327#define LCPLL_PLL_DISABLE (1<<31)
7328#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7329#define LCPLL_CLK_FREQ_MASK (3<<26)
7330#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7331#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7332#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7333#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7334#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7335#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7336#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7337#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7338#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7339#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7340
326ac39b
S
7341/*
7342 * SKL Clocks
7343 */
7344
7345/* CDCLK_CTL */
7346#define CDCLK_CTL 0x46000
7347#define CDCLK_FREQ_SEL_MASK (3<<26)
7348#define CDCLK_FREQ_450_432 (0<<26)
7349#define CDCLK_FREQ_540 (1<<26)
7350#define CDCLK_FREQ_337_308 (2<<26)
7351#define CDCLK_FREQ_675_617 (3<<26)
7352#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7353
f8437dd1
VK
7354#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7355#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7356#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7357#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7358#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7359#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7360
326ac39b
S
7361/* LCPLL_CTL */
7362#define LCPLL1_CTL 0x46010
7363#define LCPLL2_CTL 0x46014
7364#define LCPLL_PLL_ENABLE (1<<31)
7365
7366/* DPLL control1 */
7367#define DPLL_CTRL1 0x6C058
7368#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7369#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7370#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7371#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7372#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7373#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7374#define DPLL_CTRL1_LINK_RATE_2700 0
7375#define DPLL_CTRL1_LINK_RATE_1350 1
7376#define DPLL_CTRL1_LINK_RATE_810 2
7377#define DPLL_CTRL1_LINK_RATE_1620 3
7378#define DPLL_CTRL1_LINK_RATE_1080 4
7379#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7380
7381/* DPLL control2 */
7382#define DPLL_CTRL2 0x6C05C
7383#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7384#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7385#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
7386#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7387#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7388
7389/* DPLL Status */
7390#define DPLL_STATUS 0x6C060
7391#define DPLL_LOCK(id) (1<<((id)*8))
7392
7393/* DPLL cfg */
7394#define DPLL1_CFGCR1 0x6C040
7395#define DPLL2_CFGCR1 0x6C048
7396#define DPLL3_CFGCR1 0x6C050
7397#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7398#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7399#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7400#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7401
7402#define DPLL1_CFGCR2 0x6C044
7403#define DPLL2_CFGCR2 0x6C04C
7404#define DPLL3_CFGCR2 0x6C054
7405#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7406#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7407#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7408#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7409#define DPLL_CFGCR2_KDIV(x) (x<<5)
7410#define DPLL_CFGCR2_KDIV_5 (0<<5)
7411#define DPLL_CFGCR2_KDIV_2 (1<<5)
7412#define DPLL_CFGCR2_KDIV_3 (2<<5)
7413#define DPLL_CFGCR2_KDIV_1 (3<<5)
7414#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7415#define DPLL_CFGCR2_PDIV(x) (x<<2)
7416#define DPLL_CFGCR2_PDIV_1 (0<<2)
7417#define DPLL_CFGCR2_PDIV_2 (1<<2)
7418#define DPLL_CFGCR2_PDIV_3 (2<<2)
7419#define DPLL_CFGCR2_PDIV_7 (4<<2)
7420#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7421
540e732c
S
7422#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7423#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7424
f8437dd1
VK
7425/* BXT display engine PLL */
7426#define BXT_DE_PLL_CTL 0x6d000
7427#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7428#define BXT_DE_PLL_RATIO_MASK 0xff
7429
7430#define BXT_DE_PLL_ENABLE 0x46070
7431#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7432#define BXT_DE_PLL_LOCK (1 << 30)
7433
664326f8
SK
7434/* GEN9 DC */
7435#define DC_STATE_EN 0x45504
7436#define DC_STATE_EN_UPTO_DC5 (1<<0)
7437#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7438#define DC_STATE_EN_UPTO_DC6 (2<<0)
7439#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7440
7441#define DC_STATE_DEBUG 0x45520
7442#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7443
9ccd5aeb
PZ
7444/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7445 * since on HSW we can't write to it using I915_WRITE. */
7446#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7447#define D_COMP_BDW 0x138144
be256dc7
PZ
7448#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7449#define D_COMP_COMP_FORCE (1<<8)
7450#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7451
69e94b7e
ED
7452/* Pipe WM_LINETIME - watermark line time */
7453#define PIPE_WM_LINETIME_A 0x45270
7454#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
7455#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7456 PIPE_WM_LINETIME_B)
7457#define PIPE_WM_LINETIME_MASK (0x1ff)
7458#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7459#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7460#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7461
7462/* SFUSE_STRAP */
5e49cea6 7463#define SFUSE_STRAP 0xc2014
658ac4c6
DL
7464#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7465#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
7466#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7467#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7468#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7469
801bcfff
PZ
7470#define WM_MISC 0x45260
7471#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7472
1544d9d5
ED
7473#define WM_DBG 0x45280
7474#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7475#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7476#define WM_DBG_DISALLOW_SPRITE (1<<2)
7477
86d3efce
VS
7478/* pipe CSC */
7479#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7480#define _PIPE_A_CSC_COEFF_BY 0x49014
7481#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7482#define _PIPE_A_CSC_COEFF_BU 0x4901c
7483#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7484#define _PIPE_A_CSC_COEFF_BV 0x49024
7485#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7486#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7487#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7488#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7489#define _PIPE_A_CSC_PREOFF_HI 0x49030
7490#define _PIPE_A_CSC_PREOFF_ME 0x49034
7491#define _PIPE_A_CSC_PREOFF_LO 0x49038
7492#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7493#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7494#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7495
7496#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7497#define _PIPE_B_CSC_COEFF_BY 0x49114
7498#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7499#define _PIPE_B_CSC_COEFF_BU 0x4911c
7500#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7501#define _PIPE_B_CSC_COEFF_BV 0x49124
7502#define _PIPE_B_CSC_MODE 0x49128
7503#define _PIPE_B_CSC_PREOFF_HI 0x49130
7504#define _PIPE_B_CSC_PREOFF_ME 0x49134
7505#define _PIPE_B_CSC_PREOFF_LO 0x49138
7506#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7507#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7508#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7509
86d3efce
VS
7510#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7511#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7512#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7513#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7514#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7515#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7516#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7517#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7518#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7519#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7520#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7521#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7522#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7523
e7d7cad0
JN
7524/* MIPI DSI registers */
7525
7526#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14 7527
d2e08c0f
SS
7528/* BXT MIPI mode configure */
7529#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7530#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7531#define BXT_MIPI_TRANS_HACTIVE(tc) _MIPI_PORT(tc, \
7532 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7533
7534#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7535#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7536#define BXT_MIPI_TRANS_VACTIVE(tc) _MIPI_PORT(tc, \
7537 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7538
7539#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7540#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7541#define BXT_MIPI_TRANS_VTOTAL(tc) _MIPI_PORT(tc, \
7542 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7543
cfe01a5e
SS
7544#define BXT_DSI_PLL_CTL 0x161000
7545#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7546#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7547#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7548#define BXT_DSIC_16X_BY2 (1 << 10)
7549#define BXT_DSIC_16X_BY3 (2 << 10)
7550#define BXT_DSIC_16X_BY4 (3 << 10)
7551#define BXT_DSIA_16X_BY2 (1 << 8)
7552#define BXT_DSIA_16X_BY3 (2 << 8)
7553#define BXT_DSIA_16X_BY4 (3 << 8)
7554#define BXT_DSI_FREQ_SEL_SHIFT 8
7555#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7556
7557#define BXT_DSI_PLL_RATIO_MAX 0x7D
7558#define BXT_DSI_PLL_RATIO_MIN 0x22
7559#define BXT_DSI_PLL_RATIO_MASK 0xFF
7560#define BXT_REF_CLOCK_KHZ 19500
7561
7562#define BXT_DSI_PLL_ENABLE 0x46080
7563#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7564#define BXT_DSI_PLL_LOCKED (1 << 30)
7565
3230bf14 7566#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
7567#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7568#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7569#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7570#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7571#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7572#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7573#define DUAL_LINK_MODE_MASK (1 << 26)
7574#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7575#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7576#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7577#define FLOPPED_HSTX (1 << 23)
7578#define DE_INVERT (1 << 19) /* XXX */
7579#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7580#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7581#define AFE_LATCHOUT (1 << 17)
7582#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7583#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7584#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7585#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7586#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7587#define CSB_SHIFT 9
7588#define CSB_MASK (3 << 9)
7589#define CSB_20MHZ (0 << 9)
7590#define CSB_10MHZ (1 << 9)
7591#define CSB_40MHZ (2 << 9)
7592#define BANDGAP_MASK (1 << 8)
7593#define BANDGAP_PNW_CIRCUIT (0 << 8)
7594#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7595#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7596#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7597#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7598#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7599#define TEARING_EFFECT_MASK (3 << 2)
7600#define TEARING_EFFECT_OFF (0 << 2)
7601#define TEARING_EFFECT_DSI (1 << 2)
7602#define TEARING_EFFECT_GPIO (2 << 2)
7603#define LANE_CONFIGURATION_SHIFT 0
7604#define LANE_CONFIGURATION_MASK (3 << 0)
7605#define LANE_CONFIGURATION_4LANE (0 << 0)
7606#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7607#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7608
7609#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
7610#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7611#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7612 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7613#define TEARING_EFFECT_DELAY_SHIFT 0
7614#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7615
7616/* XXX: all bits reserved */
4ad83e94 7617#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7618
7619/* MIPI DSI Controller and D-PHY registers */
7620
4ad83e94 7621#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
7622#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7623#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7624 _MIPIC_DEVICE_READY)
3230bf14
JN
7625#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7626#define ULPS_STATE_MASK (3 << 1)
7627#define ULPS_STATE_ENTER (2 << 1)
7628#define ULPS_STATE_EXIT (1 << 1)
7629#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7630#define DEVICE_READY (1 << 0)
7631
4ad83e94 7632#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
7633#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7634#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7635 _MIPIC_INTR_STAT)
4ad83e94 7636#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
7637#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7638#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7639 _MIPIC_INTR_EN)
3230bf14
JN
7640#define TEARING_EFFECT (1 << 31)
7641#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7642#define GEN_READ_DATA_AVAIL (1 << 29)
7643#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7644#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7645#define RX_PROT_VIOLATION (1 << 26)
7646#define RX_INVALID_TX_LENGTH (1 << 25)
7647#define ACK_WITH_NO_ERROR (1 << 24)
7648#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7649#define LP_RX_TIMEOUT (1 << 22)
7650#define HS_TX_TIMEOUT (1 << 21)
7651#define DPI_FIFO_UNDERRUN (1 << 20)
7652#define LOW_CONTENTION (1 << 19)
7653#define HIGH_CONTENTION (1 << 18)
7654#define TXDSI_VC_ID_INVALID (1 << 17)
7655#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7656#define TXCHECKSUM_ERROR (1 << 15)
7657#define TXECC_MULTIBIT_ERROR (1 << 14)
7658#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7659#define TXFALSE_CONTROL_ERROR (1 << 12)
7660#define RXDSI_VC_ID_INVALID (1 << 11)
7661#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7662#define RXCHECKSUM_ERROR (1 << 9)
7663#define RXECC_MULTIBIT_ERROR (1 << 8)
7664#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7665#define RXFALSE_CONTROL_ERROR (1 << 6)
7666#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7667#define RX_LP_TX_SYNC_ERROR (1 << 4)
7668#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7669#define RXEOT_SYNC_ERROR (1 << 2)
7670#define RXSOT_SYNC_ERROR (1 << 1)
7671#define RXSOT_ERROR (1 << 0)
7672
4ad83e94 7673#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
7674#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7675#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7676 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7677#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7678#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7679#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7680#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7681#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7682#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7683#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7684#define VID_MODE_FORMAT_MASK (0xf << 7)
7685#define VID_MODE_NOT_SUPPORTED (0 << 7)
7686#define VID_MODE_FORMAT_RGB565 (1 << 7)
7687#define VID_MODE_FORMAT_RGB666 (2 << 7)
7688#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7689#define VID_MODE_FORMAT_RGB888 (4 << 7)
7690#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7691#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7692#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7693#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7694#define DATA_LANES_PRG_REG_SHIFT 0
7695#define DATA_LANES_PRG_REG_MASK (7 << 0)
7696
4ad83e94 7697#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
7698#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7699#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7700 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7701#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7702
4ad83e94 7703#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
7704#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7705#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7706 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7707#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7708
4ad83e94 7709#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
7710#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7711#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7712 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7713#define TURN_AROUND_TIMEOUT_MASK 0x3f
7714
4ad83e94 7715#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
7716#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7717#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7718 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7719#define DEVICE_RESET_TIMER_MASK 0xffff
7720
4ad83e94 7721#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
7722#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7723#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7724 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7725#define VERTICAL_ADDRESS_SHIFT 16
7726#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7727#define HORIZONTAL_ADDRESS_SHIFT 0
7728#define HORIZONTAL_ADDRESS_MASK 0xffff
7729
4ad83e94 7730#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
7731#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7732#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7733 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7734#define DBI_FIFO_EMPTY_HALF (0 << 0)
7735#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7736#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7737
7738/* regs below are bits 15:0 */
4ad83e94 7739#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
7740#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7741#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7742 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7743
4ad83e94 7744#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
7745#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7746#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7747 _MIPIC_HBP_COUNT)
3230bf14 7748
4ad83e94 7749#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
7750#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7751#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7752 _MIPIC_HFP_COUNT)
3230bf14 7753
4ad83e94 7754#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
7755#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7756#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7757 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7758
4ad83e94 7759#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
7760#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7761#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7762 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7763
4ad83e94 7764#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7765#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7766#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7767 _MIPIC_VBP_COUNT)
3230bf14 7768
4ad83e94 7769#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7770#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7771#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7772 _MIPIC_VFP_COUNT)
3230bf14 7773
4ad83e94 7774#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7775#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7776#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7777 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7778
3230bf14
JN
7779/* regs above are bits 15:0 */
7780
4ad83e94 7781#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7782#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7783#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7784 _MIPIC_DPI_CONTROL)
3230bf14
JN
7785#define DPI_LP_MODE (1 << 6)
7786#define BACKLIGHT_OFF (1 << 5)
7787#define BACKLIGHT_ON (1 << 4)
7788#define COLOR_MODE_OFF (1 << 3)
7789#define COLOR_MODE_ON (1 << 2)
7790#define TURN_ON (1 << 1)
7791#define SHUTDOWN (1 << 0)
7792
4ad83e94 7793#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7794#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7795#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7796 _MIPIC_DPI_DATA)
3230bf14
JN
7797#define COMMAND_BYTE_SHIFT 0
7798#define COMMAND_BYTE_MASK (0x3f << 0)
7799
4ad83e94 7800#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7801#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7802#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7803 _MIPIC_INIT_COUNT)
3230bf14
JN
7804#define MASTER_INIT_TIMER_SHIFT 0
7805#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7806
4ad83e94 7807#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7808#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7809#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7810 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7811#define MAX_RETURN_PKT_SIZE_SHIFT 0
7812#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7813
4ad83e94 7814#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7815#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7816#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7817 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7818#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7819#define DISABLE_VIDEO_BTA (1 << 3)
7820#define IP_TG_CONFIG (1 << 2)
7821#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7822#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7823#define VIDEO_MODE_BURST (3 << 0)
7824
4ad83e94 7825#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7826#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7827#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7828 _MIPIC_EOT_DISABLE)
3230bf14
JN
7829#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7830#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7831#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7832#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7833#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7834#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7835#define CLOCKSTOP (1 << 1)
7836#define EOT_DISABLE (1 << 0)
7837
4ad83e94 7838#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7839#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7840#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7841 _MIPIC_LP_BYTECLK)
3230bf14
JN
7842#define LP_BYTECLK_SHIFT 0
7843#define LP_BYTECLK_MASK (0xffff << 0)
7844
7845/* bits 31:0 */
4ad83e94 7846#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7847#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7848#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7849 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7850
7851/* bits 31:0 */
4ad83e94 7852#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7853#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7854#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7855 _MIPIC_HS_GEN_DATA)
3230bf14 7856
4ad83e94 7857#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7858#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7859#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7860 _MIPIC_LP_GEN_CTRL)
4ad83e94 7861#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7862#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7863#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7864 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7865#define LONG_PACKET_WORD_COUNT_SHIFT 8
7866#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7867#define SHORT_PACKET_PARAM_SHIFT 8
7868#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7869#define VIRTUAL_CHANNEL_SHIFT 6
7870#define VIRTUAL_CHANNEL_MASK (3 << 6)
7871#define DATA_TYPE_SHIFT 0
7872#define DATA_TYPE_MASK (3f << 0)
7873/* data type values, see include/video/mipi_display.h */
7874
4ad83e94 7875#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7876#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7877#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7878 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7879#define DPI_FIFO_EMPTY (1 << 28)
7880#define DBI_FIFO_EMPTY (1 << 27)
7881#define LP_CTRL_FIFO_EMPTY (1 << 26)
7882#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7883#define LP_CTRL_FIFO_FULL (1 << 24)
7884#define HS_CTRL_FIFO_EMPTY (1 << 18)
7885#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7886#define HS_CTRL_FIFO_FULL (1 << 16)
7887#define LP_DATA_FIFO_EMPTY (1 << 10)
7888#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7889#define LP_DATA_FIFO_FULL (1 << 8)
7890#define HS_DATA_FIFO_EMPTY (1 << 2)
7891#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7892#define HS_DATA_FIFO_FULL (1 << 0)
7893
4ad83e94 7894#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7895#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7896#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7897 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7898#define DBI_HS_LP_MODE_MASK (1 << 0)
7899#define DBI_LP_MODE (1 << 0)
7900#define DBI_HS_MODE (0 << 0)
7901
4ad83e94 7902#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7903#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7904#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7905 _MIPIC_DPHY_PARAM)
3230bf14
JN
7906#define EXIT_ZERO_COUNT_SHIFT 24
7907#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7908#define TRAIL_COUNT_SHIFT 16
7909#define TRAIL_COUNT_MASK (0x1f << 16)
7910#define CLK_ZERO_COUNT_SHIFT 8
7911#define CLK_ZERO_COUNT_MASK (0xff << 8)
7912#define PREPARE_COUNT_SHIFT 0
7913#define PREPARE_COUNT_MASK (0x3f << 0)
7914
7915/* bits 31:0 */
4ad83e94 7916#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7917#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7918#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7919 _MIPIC_DBI_BW_CTRL)
3230bf14 7920
4ad83e94
SS
7921#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7922 + 0xb088)
e7d7cad0 7923#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7924 + 0xb888)
e7d7cad0
JN
7925#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7926 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7927#define LP_HS_SSW_CNT_SHIFT 16
7928#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7929#define HS_LP_PWR_SW_CNT_SHIFT 0
7930#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7931
4ad83e94 7932#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7933#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7934#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7935 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7936#define STOP_STATE_STALL_COUNTER_SHIFT 0
7937#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7938
4ad83e94 7939#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7940#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7941#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7942 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7943#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7944#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7945#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7946 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7947#define RX_CONTENTION_DETECTED (1 << 0)
7948
7949/* XXX: only pipe A ?!? */
4ad83e94 7950#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7951#define DBI_TYPEC_ENABLE (1 << 31)
7952#define DBI_TYPEC_WIP (1 << 30)
7953#define DBI_TYPEC_OPTION_SHIFT 28
7954#define DBI_TYPEC_OPTION_MASK (3 << 28)
7955#define DBI_TYPEC_FREQ_SHIFT 24
7956#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7957#define DBI_TYPEC_OVERRIDE (1 << 8)
7958#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7959#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7960
7961
7962/* MIPI adapter registers */
7963
4ad83e94 7964#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7965#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7966#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7967 _MIPIC_CTRL)
3230bf14
JN
7968#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7969#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7970#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7971#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7972#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7973#define READ_REQUEST_PRIORITY_SHIFT 3
7974#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7975#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7976#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7977#define RGB_FLIP_TO_BGR (1 << 2)
7978
d2e08c0f
SS
7979#define BXT_PIPE_SELECT_MASK (7 << 7)
7980#define BXT_PIPE_SELECT_C (2 << 7)
7981#define BXT_PIPE_SELECT_B (1 << 7)
7982#define BXT_PIPE_SELECT_A (0 << 7)
7983
4ad83e94 7984#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7985#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7986#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7987 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7988#define DATA_MEM_ADDRESS_SHIFT 5
7989#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7990#define DATA_VALID (1 << 0)
7991
4ad83e94 7992#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7993#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7994#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7995 _MIPIC_DATA_LENGTH)
3230bf14
JN
7996#define DATA_LENGTH_SHIFT 0
7997#define DATA_LENGTH_MASK (0xfffff << 0)
7998
4ad83e94 7999#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
8000#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8001#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
8002 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
8003#define COMMAND_MEM_ADDRESS_SHIFT 5
8004#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8005#define AUTO_PWG_ENABLE (1 << 2)
8006#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8007#define COMMAND_VALID (1 << 0)
8008
4ad83e94 8009#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
8010#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8011#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
8012 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
8013#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8014#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8015
4ad83e94 8016#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
8017#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8018#define MIPI_READ_DATA_RETURN(port, n) \
8019 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 8020 + 4 * (n)) /* n: 0...7 */
3230bf14 8021
4ad83e94 8022#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
8023#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8024#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
8025 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
8026#define READ_DATA_VALID(n) (1 << (n))
8027
a57c774a 8028/* For UMS only (deprecated): */
5c969aa7
DL
8029#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8030#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 8031
3bbaba0c
PA
8032/* MOCS (Memory Object Control State) registers */
8033#define GEN9_LNCFCMOCS0 0xb020 /* L3 Cache Control base */
8034
8035#define GEN9_GFX_MOCS_0 0xc800 /* Graphics MOCS base register*/
8036#define GEN9_MFX0_MOCS_0 0xc900 /* Media 0 MOCS base register*/
8037#define GEN9_MFX1_MOCS_0 0xca00 /* Media 1 MOCS base register*/
8038#define GEN9_VEBOX_MOCS_0 0xcb00 /* Video MOCS base register*/
8039#define GEN9_BLT_MOCS_0 0xcc00 /* Blitter MOCS base register*/
8040
585fb111 8041#endif /* _I915_REG_H_ */