]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/glk: Fix degamma lut programming
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00 119typedef struct {
739f3abd 120 u32 reg;
f0f59a00
VS
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
739f3abd 127static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
f0f59a00
VS
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ed5eb1b7
JN
142#define VLV_DISPLAY_BASE 0x180000
143#define VLV_MIPI_BASE VLV_DISPLAY_BASE
144#define BXT_MIPI_BASE 0x60000
145
146#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
147
e67005e5
JN
148/*
149 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
150 * numbers, pick the 0-based __index'th value.
151 *
152 * Always prefer this over _PICK() if the numbers are evenly spaced.
153 */
154#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
155
156/*
157 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
158 *
159 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
160 */
ce64645d
JN
161#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
162
e67005e5
JN
163/*
164 * Named helper wrappers around _PICK_EVEN() and _PICK().
165 */
8d97b4a9
JN
166#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
167#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
168#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
169#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
171
172#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
173#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
174#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
175#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
176#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
177
178#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
179
180#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
181#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
182#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 183
a7c0149f
JN
184/*
185 * Device info offset array based helpers for groups of registers with unevenly
186 * spaced base offsets.
187 */
a0f04cc2
JN
188#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
189 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
ed5eb1b7 190 DISPLAY_MMIO_BASE(dev_priv))
a0f04cc2
JN
191#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
192 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
ed5eb1b7 193 DISPLAY_MMIO_BASE(dev_priv))
a0f04cc2
JN
194#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
195 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
ed5eb1b7 196 DISPLAY_MMIO_BASE(dev_priv))
a7c0149f 197
5ee4a7a6 198#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
199#define _MASKED_FIELD(mask, value) ({ \
200 if (__builtin_constant_p(mask)) \
201 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
202 if (__builtin_constant_p(value)) \
203 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
204 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
205 BUILD_BUG_ON_MSG((value) & ~(mask), \
206 "Incorrect value for mask"); \
5ee4a7a6 207 __MASKED_FIELD(mask, value); })
98533251
DL
208#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
209#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
210
237ae7c7 211/* Engine ID */
98533251 212
237ae7c7
MW
213#define RCS_HW 0
214#define VCS_HW 1
215#define BCS_HW 2
216#define VECS_HW 3
217#define VCS2_HW 4
022d3093
TU
218#define VCS3_HW 6
219#define VCS4_HW 7
220#define VECS2_HW 12
6b26c86d 221
0908180b
DCS
222/* Engine class */
223
224#define RENDER_CLASS 0
225#define VIDEO_DECODE_CLASS 1
226#define VIDEO_ENHANCEMENT_CLASS 2
227#define COPY_ENGINE_CLASS 3
228#define OTHER_CLASS 4
b46a33e2
TU
229#define MAX_ENGINE_CLASS 4
230
d02b98b8 231#define OTHER_GTPM_INSTANCE 1
022d3093 232#define MAX_ENGINE_INSTANCE 3
0908180b 233
585fb111
JB
234/* PCI config space */
235
e10fa551
JL
236#define MCHBAR_I915 0x44
237#define MCHBAR_I965 0x48
238#define MCHBAR_SIZE (4 * 4096)
239
240#define DEVEN 0x54
241#define DEVEN_MCHBAR_EN (1 << 28)
242
40006c43 243/* BSM in include/drm/i915_drm.h */
e10fa551 244
1b1d2716
VS
245#define HPLLCC 0xc0 /* 85x only */
246#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
247#define GC_CLOCK_133_200 (0 << 0)
248#define GC_CLOCK_100_200 (1 << 0)
249#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
250#define GC_CLOCK_133_266 (3 << 0)
251#define GC_CLOCK_133_200_2 (4 << 0)
252#define GC_CLOCK_133_266_2 (5 << 0)
253#define GC_CLOCK_166_266 (6 << 0)
254#define GC_CLOCK_166_250 (7 << 0)
255
e10fa551
JL
256#define I915_GDRST 0xc0 /* PCI config register */
257#define GRDOM_FULL (0 << 2)
258#define GRDOM_RENDER (1 << 2)
259#define GRDOM_MEDIA (3 << 2)
260#define GRDOM_MASK (3 << 2)
261#define GRDOM_RESET_STATUS (1 << 1)
262#define GRDOM_RESET_ENABLE (1 << 0)
263
8fdded82
VS
264/* BSpec only has register offset, PCI device and bit found empirically */
265#define I830_CLOCK_GATE 0xc8 /* device 0 */
266#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
267
e10fa551
JL
268#define GCDGMBUS 0xcc
269
f97108d1 270#define GCFGC2 0xda
585fb111
JB
271#define GCFGC 0xf0 /* 915+ only */
272#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
273#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 274#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
275#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
276#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
277#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
278#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
279#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
280#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 281#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
282#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
283#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
284#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
285#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
286#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
287#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
288#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
289#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
290#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
291#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
292#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
293#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
294#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
295#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
296#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
297#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
298#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
299#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
300#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 301
e10fa551
JL
302#define ASLE 0xe4
303#define ASLS 0xfc
304
305#define SWSCI 0xe8
306#define SWSCI_SCISEL (1 << 15)
307#define SWSCI_GSSCIE (1 << 0)
308
309#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 310
585fb111 311
f0f59a00 312#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
313#define ILK_GRDOM_FULL (0 << 1)
314#define ILK_GRDOM_RENDER (1 << 1)
315#define ILK_GRDOM_MEDIA (3 << 1)
316#define ILK_GRDOM_MASK (3 << 1)
317#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 318
f0f59a00 319#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 320#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
321#define GEN6_MBC_SNPCR_MASK (3 << 21)
322#define GEN6_MBC_SNPCR_MAX (0 << 21)
323#define GEN6_MBC_SNPCR_MED (1 << 21)
324#define GEN6_MBC_SNPCR_LOW (2 << 21)
325#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 326
f0f59a00
VS
327#define VLV_G3DCTL _MMIO(0x9024)
328#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 329
f0f59a00 330#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
331#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
332#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
333#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
334#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
335#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
336
f0f59a00 337#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
338#define GEN6_GRDOM_FULL (1 << 0)
339#define GEN6_GRDOM_RENDER (1 << 1)
340#define GEN6_GRDOM_MEDIA (1 << 2)
341#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 342#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 343#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 344#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
345/* GEN11 changed all bit defs except for FULL & RENDER */
346#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
347#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
348#define GEN11_GRDOM_BLT (1 << 2)
349#define GEN11_GRDOM_GUC (1 << 3)
350#define GEN11_GRDOM_MEDIA (1 << 5)
351#define GEN11_GRDOM_MEDIA2 (1 << 6)
352#define GEN11_GRDOM_MEDIA3 (1 << 7)
353#define GEN11_GRDOM_MEDIA4 (1 << 8)
354#define GEN11_GRDOM_VECS (1 << 13)
355#define GEN11_GRDOM_VECS2 (1 << 14)
f513ac76
OM
356#define GEN11_GRDOM_SFC0 (1 << 17)
357#define GEN11_GRDOM_SFC1 (1 << 18)
358
359#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
360#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
361
362#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
363#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
364#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
365#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
366#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
367
368#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
369#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
370#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
371#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
372#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
373#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
cff458c2 374
5ee8ee86
PZ
375#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
376#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
377#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
378#define PP_DIR_DCLV_2G 0xffffffff
379
5ee8ee86
PZ
380#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
381#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 382
f0f59a00 383#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
384#define GEN8_RPCS_ENABLE (1 << 31)
385#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
386#define GEN8_RPCS_S_CNT_SHIFT 15
387#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
388#define GEN11_RPCS_S_CNT_SHIFT 12
389#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
390#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
391#define GEN8_RPCS_SS_CNT_SHIFT 8
392#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
393#define GEN8_RPCS_EU_MAX_SHIFT 4
394#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
395#define GEN8_RPCS_EU_MIN_SHIFT 0
396#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
397
f89823c2
LL
398#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
399/* HSW only */
400#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
401#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
402#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
403#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
404/* HSW+ */
405#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
406#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
407#define HSW_RCS_INHIBIT (1 << 8)
408/* Gen8 */
409#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
410#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
411#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
412#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
413#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
414#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
415#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
416#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
417#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
418#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
419
f0f59a00 420#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
421#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
422#define ECOCHK_SNB_BIT (1 << 10)
423#define ECOCHK_DIS_TLB (1 << 8)
424#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
425#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
426#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
427#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
428#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
429#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
430#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
431#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 432
f0f59a00 433#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
434#define ECOBITS_SNB_BIT (1 << 13)
435#define ECOBITS_PPGTT_CACHE64B (3 << 8)
436#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 437
f0f59a00 438#define GAB_CTL _MMIO(0x24000)
5ee8ee86 439#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 440
f0f59a00 441#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
442#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
443#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
444#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
445#define GEN6_STOLEN_RESERVED_1M (0 << 4)
446#define GEN6_STOLEN_RESERVED_512K (1 << 4)
447#define GEN6_STOLEN_RESERVED_256K (2 << 4)
448#define GEN6_STOLEN_RESERVED_128K (3 << 4)
449#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
450#define GEN7_STOLEN_RESERVED_1M (0 << 5)
451#define GEN7_STOLEN_RESERVED_256K (1 << 5)
452#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
453#define GEN8_STOLEN_RESERVED_1M (0 << 7)
454#define GEN8_STOLEN_RESERVED_2M (1 << 7)
455#define GEN8_STOLEN_RESERVED_4M (2 << 7)
456#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 457#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 458#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 459
585fb111
JB
460/* VGA stuff */
461
462#define VGA_ST01_MDA 0x3ba
463#define VGA_ST01_CGA 0x3da
464
f0f59a00 465#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
466#define VGA_MSR_WRITE 0x3c2
467#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
468#define VGA_MSR_MEM_EN (1 << 1)
469#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 470
5434fd92 471#define VGA_SR_INDEX 0x3c4
f930ddd0 472#define SR01 1
5434fd92 473#define VGA_SR_DATA 0x3c5
585fb111
JB
474
475#define VGA_AR_INDEX 0x3c0
5ee8ee86 476#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
477#define VGA_AR_DATA_WRITE 0x3c0
478#define VGA_AR_DATA_READ 0x3c1
479
480#define VGA_GR_INDEX 0x3ce
481#define VGA_GR_DATA 0x3cf
482/* GR05 */
483#define VGA_GR_MEM_READ_MODE_SHIFT 3
484#define VGA_GR_MEM_READ_MODE_PLANE 1
485/* GR06 */
486#define VGA_GR_MEM_MODE_MASK 0xc
487#define VGA_GR_MEM_MODE_SHIFT 2
488#define VGA_GR_MEM_A0000_AFFFF 0
489#define VGA_GR_MEM_A0000_BFFFF 1
490#define VGA_GR_MEM_B0000_B7FFF 2
491#define VGA_GR_MEM_B0000_BFFFF 3
492
493#define VGA_DACMASK 0x3c6
494#define VGA_DACRX 0x3c7
495#define VGA_DACWX 0x3c8
496#define VGA_DACDATA 0x3c9
497
498#define VGA_CR_INDEX_MDA 0x3b4
499#define VGA_CR_DATA_MDA 0x3b5
500#define VGA_CR_INDEX_CGA 0x3d4
501#define VGA_CR_DATA_CGA 0x3d5
502
f0f59a00
VS
503#define MI_PREDICATE_SRC0 _MMIO(0x2400)
504#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
505#define MI_PREDICATE_SRC1 _MMIO(0x2408)
506#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 507
f0f59a00 508#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
509#define LOWER_SLICE_ENABLED (1 << 0)
510#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 511
5947de9b
BV
512/*
513 * Registers used only by the command parser
514 */
f0f59a00
VS
515#define BCS_SWCTRL _MMIO(0x22200)
516
517#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
518#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
519#define HS_INVOCATION_COUNT _MMIO(0x2300)
520#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
521#define DS_INVOCATION_COUNT _MMIO(0x2308)
522#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
523#define IA_VERTICES_COUNT _MMIO(0x2310)
524#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
525#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
526#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
527#define VS_INVOCATION_COUNT _MMIO(0x2320)
528#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
529#define GS_INVOCATION_COUNT _MMIO(0x2328)
530#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
531#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
532#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
533#define CL_INVOCATION_COUNT _MMIO(0x2338)
534#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
535#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
536#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
537#define PS_INVOCATION_COUNT _MMIO(0x2348)
538#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
539#define PS_DEPTH_COUNT _MMIO(0x2350)
540#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
541
542/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
543#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
544#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 545
f0f59a00
VS
546#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
547#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 548
f0f59a00
VS
549#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
550#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
551#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
552#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
553#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
554#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 555
f0f59a00
VS
556#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
557#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
558#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 559
1b85066b
JJ
560/* There are the 16 64-bit CS General Purpose Registers */
561#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
562#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
563
a941795a 564#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
565#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
566#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
567#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
568#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
569#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
570#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
571#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
572#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
573#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
574#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
575#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
576#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 577#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
578#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
579#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
580
581#define GEN8_OACTXID _MMIO(0x2364)
582
19f81df2 583#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
584#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
585#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
586#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
587#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 588
d7965152 589#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
590#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
591#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
592#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
593#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 594#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
595#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
596#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
597
598#define GEN8_OACTXCONTROL _MMIO(0x2360)
599#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
600#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
601#define GEN8_OA_TIMER_ENABLE (1 << 1)
602#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
603
604#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
605#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
606#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
607#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
608#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 609
19f81df2 610#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 611#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 612#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
613
614#define GEN7_OASTATUS1 _MMIO(0x2364)
615#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
616#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
617#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
618#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
619
620#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
621#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
622#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
623
624#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
625#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
626#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
627#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
628#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
629
630#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 631#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 632#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 633#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 634
5ee8ee86
PZ
635#define OABUFFER_SIZE_128K (0 << 3)
636#define OABUFFER_SIZE_256K (1 << 3)
637#define OABUFFER_SIZE_512K (2 << 3)
638#define OABUFFER_SIZE_1M (3 << 3)
639#define OABUFFER_SIZE_2M (4 << 3)
640#define OABUFFER_SIZE_4M (5 << 3)
641#define OABUFFER_SIZE_8M (6 << 3)
642#define OABUFFER_SIZE_16M (7 << 3)
d7965152 643
19f81df2
RB
644/*
645 * Flexible, Aggregate EU Counter Registers.
646 * Note: these aren't contiguous
647 */
d7965152 648#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
649#define EU_PERF_CNTL1 _MMIO(0xe558)
650#define EU_PERF_CNTL2 _MMIO(0xe658)
651#define EU_PERF_CNTL3 _MMIO(0xe758)
652#define EU_PERF_CNTL4 _MMIO(0xe45c)
653#define EU_PERF_CNTL5 _MMIO(0xe55c)
654#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 655
d7965152
RB
656/*
657 * OA Boolean state
658 */
659
d7965152
RB
660#define OASTARTTRIG1 _MMIO(0x2710)
661#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
662#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
663
664#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
665#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
666#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
667#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
668#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
669#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
670#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
671#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
672#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
673#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
674#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
675#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
676#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
677#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
678#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
679#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
680#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
681#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
682#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
683#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
684#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
685#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
686#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
687#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
688#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
689#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
690#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
691#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
692#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
693#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
694
695#define OASTARTTRIG3 _MMIO(0x2718)
696#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
697#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
698#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
699#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
700#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
701#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
702#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
703#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
704#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
705
706#define OASTARTTRIG4 _MMIO(0x271c)
707#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
708#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
709#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
710#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
711#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
712#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
713#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
714#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
715#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
716
717#define OASTARTTRIG5 _MMIO(0x2720)
718#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
719#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
720
721#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
722#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
723#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
724#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
725#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
726#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
727#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
728#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
729#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
730#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
731#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
732#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
733#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
734#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
735#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
736#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
737#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
738#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
739#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
740#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
741#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
742#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
743#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
744#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
745#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
746#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
747#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
748#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
749#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
750#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
751
752#define OASTARTTRIG7 _MMIO(0x2728)
753#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
754#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
755#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
756#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
757#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
758#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
759#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
760#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
761#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
762
763#define OASTARTTRIG8 _MMIO(0x272c)
764#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
765#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
766#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
767#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
768#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
769#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
770#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
771#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
772#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
773
7853d92e
LL
774#define OAREPORTTRIG1 _MMIO(0x2740)
775#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
776#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
777
778#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
779#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
780#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
781#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
782#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
783#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
784#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
785#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
786#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
787#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
788#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
789#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
790#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
791#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
792#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
793#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
794#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
795#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
796#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
797#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
798#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
799#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
800#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
801#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
802#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
803#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
804
805#define OAREPORTTRIG3 _MMIO(0x2748)
806#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
807#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
808#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
809#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
810#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
811#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
812#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
813#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
814#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
815
816#define OAREPORTTRIG4 _MMIO(0x274c)
817#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
818#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
819#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
820#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
821#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
822#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
823#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
824#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
825#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
826
827#define OAREPORTTRIG5 _MMIO(0x2750)
828#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
829#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
830
831#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
832#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
833#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
834#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
835#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
836#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
837#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
838#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
839#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
840#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
841#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
842#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
843#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
844#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
845#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
846#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
847#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
848#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
849#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
850#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
851#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
852#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
853#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
854#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
855#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
856#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
857
858#define OAREPORTTRIG7 _MMIO(0x2758)
859#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
860#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
861#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
862#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
863#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
864#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
865#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
866#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
867#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
868
869#define OAREPORTTRIG8 _MMIO(0x275c)
870#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
871#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
872#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
873#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
874#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
875#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
876#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
877#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
878#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
879
d7965152
RB
880/* CECX_0 */
881#define OACEC_COMPARE_LESS_OR_EQUAL 6
882#define OACEC_COMPARE_NOT_EQUAL 5
883#define OACEC_COMPARE_LESS_THAN 4
884#define OACEC_COMPARE_GREATER_OR_EQUAL 3
885#define OACEC_COMPARE_EQUAL 2
886#define OACEC_COMPARE_GREATER_THAN 1
887#define OACEC_COMPARE_ANY_EQUAL 0
888
889#define OACEC_COMPARE_VALUE_MASK 0xffff
890#define OACEC_COMPARE_VALUE_SHIFT 3
891
5ee8ee86
PZ
892#define OACEC_SELECT_NOA (0 << 19)
893#define OACEC_SELECT_PREV (1 << 19)
894#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
895
896/* CECX_1 */
897#define OACEC_MASK_MASK 0xffff
898#define OACEC_CONSIDERATIONS_MASK 0xffff
899#define OACEC_CONSIDERATIONS_SHIFT 16
900
901#define OACEC0_0 _MMIO(0x2770)
902#define OACEC0_1 _MMIO(0x2774)
903#define OACEC1_0 _MMIO(0x2778)
904#define OACEC1_1 _MMIO(0x277c)
905#define OACEC2_0 _MMIO(0x2780)
906#define OACEC2_1 _MMIO(0x2784)
907#define OACEC3_0 _MMIO(0x2788)
908#define OACEC3_1 _MMIO(0x278c)
909#define OACEC4_0 _MMIO(0x2790)
910#define OACEC4_1 _MMIO(0x2794)
911#define OACEC5_0 _MMIO(0x2798)
912#define OACEC5_1 _MMIO(0x279c)
913#define OACEC6_0 _MMIO(0x27a0)
914#define OACEC6_1 _MMIO(0x27a4)
915#define OACEC7_0 _MMIO(0x27a8)
916#define OACEC7_1 _MMIO(0x27ac)
917
f89823c2
LL
918/* OA perf counters */
919#define OA_PERFCNT1_LO _MMIO(0x91B8)
920#define OA_PERFCNT1_HI _MMIO(0x91BC)
921#define OA_PERFCNT2_LO _MMIO(0x91C0)
922#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
923#define OA_PERFCNT3_LO _MMIO(0x91C8)
924#define OA_PERFCNT3_HI _MMIO(0x91CC)
925#define OA_PERFCNT4_LO _MMIO(0x91D8)
926#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
927
928#define OA_PERFMATRIX_LO _MMIO(0x91C8)
929#define OA_PERFMATRIX_HI _MMIO(0x91CC)
930
931/* RPM unit config (Gen8+) */
932#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
933#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
934#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
935#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
936#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
937#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
938#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
939#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
940#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
941#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
942#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
943#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
944#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
945
f89823c2 946#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 947#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 948
dab91783
LL
949/* GPM unit config (Gen9+) */
950#define CTC_MODE _MMIO(0xA26C)
951#define CTC_SOURCE_PARAMETER_MASK 1
952#define CTC_SOURCE_CRYSTAL_CLOCK 0
953#define CTC_SOURCE_DIVIDE_LOGIC 1
954#define CTC_SHIFT_PARAMETER_SHIFT 1
955#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
956
5888576b
LL
957/* RCP unit config (Gen8+) */
958#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 959
a54b19f1
LL
960/* NOA (HSW) */
961#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
962#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
963#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
964#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
965#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
966#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
967#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
968#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
969#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
970#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
971
972#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
973
f89823c2
LL
974/* NOA (Gen8+) */
975#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
976
977#define MICRO_BP0_0 _MMIO(0x9800)
978#define MICRO_BP0_2 _MMIO(0x9804)
979#define MICRO_BP0_1 _MMIO(0x9808)
980
981#define MICRO_BP1_0 _MMIO(0x980C)
982#define MICRO_BP1_2 _MMIO(0x9810)
983#define MICRO_BP1_1 _MMIO(0x9814)
984
985#define MICRO_BP2_0 _MMIO(0x9818)
986#define MICRO_BP2_2 _MMIO(0x981C)
987#define MICRO_BP2_1 _MMIO(0x9820)
988
989#define MICRO_BP3_0 _MMIO(0x9824)
990#define MICRO_BP3_2 _MMIO(0x9828)
991#define MICRO_BP3_1 _MMIO(0x982C)
992
993#define MICRO_BP_TRIGGER _MMIO(0x9830)
994#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
995#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
996#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
997
998#define GDT_CHICKEN_BITS _MMIO(0x9840)
999#define GT_NOA_ENABLE 0x00000080
1000
1001#define NOA_DATA _MMIO(0x986C)
1002#define NOA_WRITE _MMIO(0x9888)
180b813c 1003
220375aa
BV
1004#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1005#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1006#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1007
dc96e9b8
CW
1008/*
1009 * Reset registers
1010 */
f0f59a00 1011#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
1012#define DEBUG_RESET_FULL (1 << 7)
1013#define DEBUG_RESET_RENDER (1 << 8)
1014#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 1015
57f350b6 1016/*
5a09ae9f
JN
1017 * IOSF sideband
1018 */
f0f59a00 1019#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1020#define IOSF_DEVFN_SHIFT 24
1021#define IOSF_OPCODE_SHIFT 16
1022#define IOSF_PORT_SHIFT 8
1023#define IOSF_BYTE_ENABLES_SHIFT 4
1024#define IOSF_BAR_SHIFT 1
5ee8ee86 1025#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1026#define IOSF_PORT_BUNIT 0x03
1027#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1028#define IOSF_PORT_NC 0x11
1029#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1030#define IOSF_PORT_GPIO_NC 0x13
1031#define IOSF_PORT_CCK 0x14
4688d45f
JN
1032#define IOSF_PORT_DPIO_2 0x1a
1033#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1034#define IOSF_PORT_GPIO_SC 0x48
1035#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1036#define IOSF_PORT_CCU 0xa9
7071af97
JN
1037#define CHV_IOSF_PORT_GPIO_N 0x13
1038#define CHV_IOSF_PORT_GPIO_SE 0x48
1039#define CHV_IOSF_PORT_GPIO_E 0xa8
1040#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1041#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1042#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1043
30a970c6
JB
1044/* See configdb bunit SB addr map */
1045#define BUNIT_REG_BISOC 0x11
1046
30a970c6 1047#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1048#define DSPFREQSTAT_SHIFT_CHV 24
1049#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1050#define DSPFREQGUAR_SHIFT_CHV 8
1051#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1052#define DSPFREQSTAT_SHIFT 30
1053#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1054#define DSPFREQGUAR_SHIFT 14
1055#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1056#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1057#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1058#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1059#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1060#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1061#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1062#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1063#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1064#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1065#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1066#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1067#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1068#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1069#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1070#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1071
c3fdb9d8 1072/*
438b8dc4
ID
1073 * i915_power_well_id:
1074 *
4739a9d2
ID
1075 * IDs used to look up power wells. Power wells accessed directly bypassing
1076 * the power domains framework must be assigned a unique ID. The rest of power
1077 * wells must be assigned DISP_PW_ID_NONE.
438b8dc4
ID
1078 */
1079enum i915_power_well_id {
4739a9d2
ID
1080 DISP_PW_ID_NONE,
1081
2183b499
ID
1082 VLV_DISP_PW_DISP2D,
1083 BXT_DISP_PW_DPIO_CMN_A,
1084 VLV_DISP_PW_DPIO_CMN_BC,
1085 GLK_DISP_PW_DPIO_CMN_C,
1086 CHV_DISP_PW_DPIO_CMN_D,
4739a9d2
ID
1087 HSW_DISP_PW_GLOBAL,
1088 SKL_DISP_PW_MISC_IO,
1089 SKL_DISP_PW_1,
94dd5138
S
1090 SKL_DISP_PW_2,
1091};
1092
02f4c9e0
CML
1093#define PUNIT_REG_PWRGT_CTRL 0x60
1094#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1095#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1096#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1097#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1098#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1099#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1100
1101#define PUNIT_PWGT_IDX_RENDER 0
1102#define PUNIT_PWGT_IDX_MEDIA 1
1103#define PUNIT_PWGT_IDX_DISP2D 3
1104#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1105#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1106#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1107#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1108#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1109#define PUNIT_PWGT_IDX_DPIO_RX0 10
1110#define PUNIT_PWGT_IDX_DPIO_RX1 11
1111#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1112
5a09ae9f
JN
1113#define PUNIT_REG_GPU_LFM 0xd3
1114#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1115#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1116#define GPLLENABLE (1 << 4)
1117#define GENFREQSTATUS (1 << 0)
5a09ae9f 1118#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1119#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1120
1121#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1122#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1123
095acd5f
D
1124#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1125#define FB_GFX_FREQ_FUSE_MASK 0xff
1126#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1127#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1128#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1129
1130#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1131#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1132
fc1ac8de
VS
1133#define PUNIT_REG_DDR_SETUP2 0x139
1134#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1135#define FORCE_DDR_LOW_FREQ (1 << 1)
1136#define FORCE_DDR_HIGH_FREQ (1 << 0)
1137
2b6b3a09
D
1138#define PUNIT_GPU_STATUS_REG 0xdb
1139#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1140#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1141#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1142#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1143
1144#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1145#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1146#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1147
5a09ae9f
JN
1148#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1149#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1150#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1151#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1152#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1153#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1154#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1155#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1156#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1157#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1158
af7187b7
PZ
1159#define VLV_TURBO_SOC_OVERRIDE 0x04
1160#define VLV_OVERRIDE_EN 1
1161#define VLV_SOC_TDP_EN (1 << 1)
1162#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1163#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1164
be4fc046 1165/* vlv2 north clock has */
24eb2d59
CML
1166#define CCK_FUSE_REG 0x8
1167#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1168#define CCK_REG_DSI_PLL_FUSE 0x44
1169#define CCK_REG_DSI_PLL_CONTROL 0x48
1170#define DSI_PLL_VCO_EN (1 << 31)
1171#define DSI_PLL_LDO_GATE (1 << 30)
1172#define DSI_PLL_P1_POST_DIV_SHIFT 17
1173#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1174#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1175#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1176#define DSI_PLL_MUX_MASK (3 << 9)
1177#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1178#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1179#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1180#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1181#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1182#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1183#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1184#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1185#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1186#define DSI_PLL_LOCK (1 << 0)
1187#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1188#define DSI_PLL_LFSR (1 << 31)
1189#define DSI_PLL_FRACTION_EN (1 << 30)
1190#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1191#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1192#define DSI_PLL_USYNC_CNT_SHIFT 18
1193#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1194#define DSI_PLL_N1_DIV_SHIFT 16
1195#define DSI_PLL_N1_DIV_MASK (3 << 16)
1196#define DSI_PLL_M1_DIV_SHIFT 0
1197#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1198#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1199#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1200#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1201#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1202#define CCK_TRUNK_FORCE_ON (1 << 17)
1203#define CCK_TRUNK_FORCE_OFF (1 << 16)
1204#define CCK_FREQUENCY_STATUS (0x1f << 8)
1205#define CCK_FREQUENCY_STATUS_SHIFT 8
1206#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1207
f38861b8 1208/* DPIO registers */
5a09ae9f 1209#define DPIO_DEVFN 0
5a09ae9f 1210
f0f59a00 1211#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1212#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1213#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1214#define DPIO_SFR_BYPASS (1 << 1)
1215#define DPIO_CMNRST (1 << 0)
57f350b6 1216
e4607fcf
CML
1217#define DPIO_PHY(pipe) ((pipe) >> 1)
1218#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1219
598fac6b
DV
1220/*
1221 * Per pipe/PLL DPIO regs
1222 */
ab3c759a 1223#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1224#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1225#define DPIO_POST_DIV_DAC 0
1226#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1227#define DPIO_POST_DIV_LVDS1 2
1228#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1229#define DPIO_K_SHIFT (24) /* 4 bits */
1230#define DPIO_P1_SHIFT (21) /* 3 bits */
1231#define DPIO_P2_SHIFT (16) /* 5 bits */
1232#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1233#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1234#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1235#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1236#define _VLV_PLL_DW3_CH1 0x802c
1237#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1238
ab3c759a 1239#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1240#define DPIO_REFSEL_OVERRIDE 27
1241#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1242#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1243#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1244#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1245#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1246#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1247#define _VLV_PLL_DW5_CH1 0x8034
1248#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1249
ab3c759a
CML
1250#define _VLV_PLL_DW7_CH0 0x801c
1251#define _VLV_PLL_DW7_CH1 0x803c
1252#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1253
ab3c759a
CML
1254#define _VLV_PLL_DW8_CH0 0x8040
1255#define _VLV_PLL_DW8_CH1 0x8060
1256#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1257
ab3c759a
CML
1258#define VLV_PLL_DW9_BCAST 0xc044
1259#define _VLV_PLL_DW9_CH0 0x8044
1260#define _VLV_PLL_DW9_CH1 0x8064
1261#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1262
ab3c759a
CML
1263#define _VLV_PLL_DW10_CH0 0x8048
1264#define _VLV_PLL_DW10_CH1 0x8068
1265#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1266
ab3c759a
CML
1267#define _VLV_PLL_DW11_CH0 0x804c
1268#define _VLV_PLL_DW11_CH1 0x806c
1269#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1270
ab3c759a
CML
1271/* Spec for ref block start counts at DW10 */
1272#define VLV_REF_DW13 0x80ac
598fac6b 1273
ab3c759a 1274#define VLV_CMN_DW0 0x8100
dc96e9b8 1275
598fac6b
DV
1276/*
1277 * Per DDI channel DPIO regs
1278 */
1279
ab3c759a
CML
1280#define _VLV_PCS_DW0_CH0 0x8200
1281#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1282#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1283#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1284#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1285#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1286#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1287
97fd4d5c
VS
1288#define _VLV_PCS01_DW0_CH0 0x200
1289#define _VLV_PCS23_DW0_CH0 0x400
1290#define _VLV_PCS01_DW0_CH1 0x2600
1291#define _VLV_PCS23_DW0_CH1 0x2800
1292#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1293#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1294
ab3c759a
CML
1295#define _VLV_PCS_DW1_CH0 0x8204
1296#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1297#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1298#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1299#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1300#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1301#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1302#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1303
97fd4d5c
VS
1304#define _VLV_PCS01_DW1_CH0 0x204
1305#define _VLV_PCS23_DW1_CH0 0x404
1306#define _VLV_PCS01_DW1_CH1 0x2604
1307#define _VLV_PCS23_DW1_CH1 0x2804
1308#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1309#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1310
ab3c759a
CML
1311#define _VLV_PCS_DW8_CH0 0x8220
1312#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1313#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1314#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1315#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1316
1317#define _VLV_PCS01_DW8_CH0 0x0220
1318#define _VLV_PCS23_DW8_CH0 0x0420
1319#define _VLV_PCS01_DW8_CH1 0x2620
1320#define _VLV_PCS23_DW8_CH1 0x2820
1321#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1322#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1323
1324#define _VLV_PCS_DW9_CH0 0x8224
1325#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1326#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1327#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1328#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1329#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1330#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1331#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1332#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1333
a02ef3c7
VS
1334#define _VLV_PCS01_DW9_CH0 0x224
1335#define _VLV_PCS23_DW9_CH0 0x424
1336#define _VLV_PCS01_DW9_CH1 0x2624
1337#define _VLV_PCS23_DW9_CH1 0x2824
1338#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1339#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1340
9d556c99
CML
1341#define _CHV_PCS_DW10_CH0 0x8228
1342#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1343#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1344#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1345#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1346#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1347#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1348#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1349#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1350#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1351#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1352
1966e59e
VS
1353#define _VLV_PCS01_DW10_CH0 0x0228
1354#define _VLV_PCS23_DW10_CH0 0x0428
1355#define _VLV_PCS01_DW10_CH1 0x2628
1356#define _VLV_PCS23_DW10_CH1 0x2828
1357#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1358#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1359
ab3c759a
CML
1360#define _VLV_PCS_DW11_CH0 0x822c
1361#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1362#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1363#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1364#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1365#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1366#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1367
570e2a74
VS
1368#define _VLV_PCS01_DW11_CH0 0x022c
1369#define _VLV_PCS23_DW11_CH0 0x042c
1370#define _VLV_PCS01_DW11_CH1 0x262c
1371#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1372#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1373#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1374
2e523e98
VS
1375#define _VLV_PCS01_DW12_CH0 0x0230
1376#define _VLV_PCS23_DW12_CH0 0x0430
1377#define _VLV_PCS01_DW12_CH1 0x2630
1378#define _VLV_PCS23_DW12_CH1 0x2830
1379#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1380#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1381
ab3c759a
CML
1382#define _VLV_PCS_DW12_CH0 0x8230
1383#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1384#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1385#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1386#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1387#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1388#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1389#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1390
1391#define _VLV_PCS_DW14_CH0 0x8238
1392#define _VLV_PCS_DW14_CH1 0x8438
1393#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1394
1395#define _VLV_PCS_DW23_CH0 0x825c
1396#define _VLV_PCS_DW23_CH1 0x845c
1397#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1398
1399#define _VLV_TX_DW2_CH0 0x8288
1400#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1401#define DPIO_SWING_MARGIN000_SHIFT 16
1402#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1403#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1404#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1405
1406#define _VLV_TX_DW3_CH0 0x828c
1407#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1408/* The following bit for CHV phy */
5ee8ee86 1409#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1410#define DPIO_SWING_MARGIN101_SHIFT 16
1411#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1412#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1413
1414#define _VLV_TX_DW4_CH0 0x8290
1415#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1416#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1417#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1418#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1419#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1420#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1421
1422#define _VLV_TX3_DW4_CH0 0x690
1423#define _VLV_TX3_DW4_CH1 0x2a90
1424#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1425
1426#define _VLV_TX_DW5_CH0 0x8294
1427#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1428#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1429#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1430
1431#define _VLV_TX_DW11_CH0 0x82ac
1432#define _VLV_TX_DW11_CH1 0x84ac
1433#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1434
1435#define _VLV_TX_DW14_CH0 0x82b8
1436#define _VLV_TX_DW14_CH1 0x84b8
1437#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1438
9d556c99
CML
1439/* CHV dpPhy registers */
1440#define _CHV_PLL_DW0_CH0 0x8000
1441#define _CHV_PLL_DW0_CH1 0x8180
1442#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1443
1444#define _CHV_PLL_DW1_CH0 0x8004
1445#define _CHV_PLL_DW1_CH1 0x8184
1446#define DPIO_CHV_N_DIV_SHIFT 8
1447#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1448#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1449
1450#define _CHV_PLL_DW2_CH0 0x8008
1451#define _CHV_PLL_DW2_CH1 0x8188
1452#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1453
1454#define _CHV_PLL_DW3_CH0 0x800c
1455#define _CHV_PLL_DW3_CH1 0x818c
1456#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1457#define DPIO_CHV_FIRST_MOD (0 << 8)
1458#define DPIO_CHV_SECOND_MOD (1 << 8)
1459#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1460#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1461#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1462
1463#define _CHV_PLL_DW6_CH0 0x8018
1464#define _CHV_PLL_DW6_CH1 0x8198
1465#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1466#define DPIO_CHV_INT_COEFF_SHIFT 8
1467#define DPIO_CHV_PROP_COEFF_SHIFT 0
1468#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1469
d3eee4ba
VP
1470#define _CHV_PLL_DW8_CH0 0x8020
1471#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1472#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1473#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1474#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1475
1476#define _CHV_PLL_DW9_CH0 0x8024
1477#define _CHV_PLL_DW9_CH1 0x81A4
1478#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1479#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1480#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1481#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1482
6669e39f
VS
1483#define _CHV_CMN_DW0_CH0 0x8100
1484#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1485#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1486#define DPIO_ALLDL_POWERDOWN (1 << 1)
1487#define DPIO_ANYDL_POWERDOWN (1 << 0)
1488
b9e5ac3c
VS
1489#define _CHV_CMN_DW5_CH0 0x8114
1490#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1491#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1492#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1493#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1494#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1495#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1496#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1497#define CHV_BUFLEFTENA1_MASK (3 << 22)
1498
9d556c99
CML
1499#define _CHV_CMN_DW13_CH0 0x8134
1500#define _CHV_CMN_DW0_CH1 0x8080
1501#define DPIO_CHV_S1_DIV_SHIFT 21
1502#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1503#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1504#define DPIO_CHV_K_DIV_SHIFT 4
1505#define DPIO_PLL_FREQLOCK (1 << 1)
1506#define DPIO_PLL_LOCK (1 << 0)
1507#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1508
1509#define _CHV_CMN_DW14_CH0 0x8138
1510#define _CHV_CMN_DW1_CH1 0x8084
1511#define DPIO_AFC_RECAL (1 << 14)
1512#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1513#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1514#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1515#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1516#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1517#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1518#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1519#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1520#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1521#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1522
9197c88b
VS
1523#define _CHV_CMN_DW19_CH0 0x814c
1524#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1525#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1526#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1527#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1528#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1529
9197c88b
VS
1530#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1531
e0fce78f
VS
1532#define CHV_CMN_DW28 0x8170
1533#define DPIO_CL1POWERDOWNEN (1 << 23)
1534#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1535#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1536#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1537#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1538#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1539
9d556c99 1540#define CHV_CMN_DW30 0x8178
3e288786 1541#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1542#define DPIO_LRC_BYPASS (1 << 3)
1543
1544#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1545 (lane) * 0x200 + (offset))
1546
f72df8db
VS
1547#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1548#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1549#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1550#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1551#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1552#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1553#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1554#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1555#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1556#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1557#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1558#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1559#define DPIO_FRC_LATENCY_SHFIT 8
1560#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1561#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1562
1563/* BXT PHY registers */
ed37892e
ACO
1564#define _BXT_PHY0_BASE 0x6C000
1565#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1566#define _BXT_PHY2_BASE 0x163000
1567#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1568 _BXT_PHY1_BASE, \
1569 _BXT_PHY2_BASE)
ed37892e
ACO
1570
1571#define _BXT_PHY(phy, reg) \
1572 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1573
1574#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1575 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1576 (reg_ch1) - _BXT_PHY0_BASE))
1577#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1578 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1579
f0f59a00 1580#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1581#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1582
e93da0a0
ID
1583#define _BXT_PHY_CTL_DDI_A 0x64C00
1584#define _BXT_PHY_CTL_DDI_B 0x64C10
1585#define _BXT_PHY_CTL_DDI_C 0x64C20
1586#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1587#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1588#define BXT_PHY_LANE_ENABLED (1 << 8)
1589#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1590 _BXT_PHY_CTL_DDI_B)
1591
5c6706e5
VK
1592#define _PHY_CTL_FAMILY_EDP 0x64C80
1593#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1594#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1595#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1596#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1597 _PHY_CTL_FAMILY_EDP, \
1598 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1599
dfb82408
S
1600/* BXT PHY PLL registers */
1601#define _PORT_PLL_A 0x46074
1602#define _PORT_PLL_B 0x46078
1603#define _PORT_PLL_C 0x4607c
1604#define PORT_PLL_ENABLE (1 << 31)
1605#define PORT_PLL_LOCK (1 << 30)
1606#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1607#define PORT_PLL_POWER_ENABLE (1 << 26)
1608#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1609#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1610
1611#define _PORT_PLL_EBB_0_A 0x162034
1612#define _PORT_PLL_EBB_0_B 0x6C034
1613#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1614#define PORT_PLL_P1_SHIFT 13
1615#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1616#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1617#define PORT_PLL_P2_SHIFT 8
1618#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1619#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1620#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1621 _PORT_PLL_EBB_0_B, \
1622 _PORT_PLL_EBB_0_C)
dfb82408
S
1623
1624#define _PORT_PLL_EBB_4_A 0x162038
1625#define _PORT_PLL_EBB_4_B 0x6C038
1626#define _PORT_PLL_EBB_4_C 0x6C344
1627#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1628#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1629#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1630 _PORT_PLL_EBB_4_B, \
1631 _PORT_PLL_EBB_4_C)
dfb82408
S
1632
1633#define _PORT_PLL_0_A 0x162100
1634#define _PORT_PLL_0_B 0x6C100
1635#define _PORT_PLL_0_C 0x6C380
1636/* PORT_PLL_0_A */
1637#define PORT_PLL_M2_MASK 0xFF
1638/* PORT_PLL_1_A */
aa610dcb
ID
1639#define PORT_PLL_N_SHIFT 8
1640#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1641#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1642/* PORT_PLL_2_A */
1643#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1644/* PORT_PLL_3_A */
1645#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1646/* PORT_PLL_6_A */
1647#define PORT_PLL_PROP_COEFF_MASK 0xF
1648#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1649#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1650#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1651#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1652/* PORT_PLL_8_A */
1653#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1654/* PORT_PLL_9_A */
05712c15
ID
1655#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1656#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1657/* PORT_PLL_10_A */
5ee8ee86 1658#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1659#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1660#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1661#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1662#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1663 _PORT_PLL_0_B, \
1664 _PORT_PLL_0_C)
1665#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1666 (idx) * 4)
dfb82408 1667
5c6706e5
VK
1668/* BXT PHY common lane registers */
1669#define _PORT_CL1CM_DW0_A 0x162000
1670#define _PORT_CL1CM_DW0_BC 0x6C000
1671#define PHY_POWER_GOOD (1 << 16)
b61e7996 1672#define PHY_RESERVED (1 << 7)
ed37892e 1673#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1674
d72e84cc
MK
1675#define _PORT_CL1CM_DW9_A 0x162024
1676#define _PORT_CL1CM_DW9_BC 0x6C024
1677#define IREF0RC_OFFSET_SHIFT 8
1678#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1679#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1680
d72e84cc
MK
1681#define _PORT_CL1CM_DW10_A 0x162028
1682#define _PORT_CL1CM_DW10_BC 0x6C028
1683#define IREF1RC_OFFSET_SHIFT 8
1684#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1685#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1686
1687#define _PORT_CL1CM_DW28_A 0x162070
1688#define _PORT_CL1CM_DW28_BC 0x6C070
1689#define OCL1_POWER_DOWN_EN (1 << 23)
1690#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1691#define SUS_CLK_CONFIG 0x3
1692#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1693
1694#define _PORT_CL1CM_DW30_A 0x162078
1695#define _PORT_CL1CM_DW30_BC 0x6C078
1696#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1697#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1698
1699/*
1700 * CNL/ICL Port/COMBO-PHY Registers
1701 */
4e53840f
LDM
1702#define _ICL_COMBOPHY_A 0x162000
1703#define _ICL_COMBOPHY_B 0x6C000
1704#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1705 _ICL_COMBOPHY_B)
1706
d72e84cc 1707/* CNL/ICL Port CL_DW registers */
4e53840f
LDM
1708#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1709 4 * (dw))
1710
1711#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1712#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
d72e84cc
MK
1713#define CL_POWER_DOWN_ENABLE (1 << 4)
1714#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1715
4e53840f 1716#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
166869b3
MC
1717#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1718#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1719#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1720#define PWR_UP_ALL_LANES (0x0 << 4)
1721#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1722#define PWR_DOWN_LN_3_2 (0xc << 4)
1723#define PWR_DOWN_LN_3 (0x8 << 4)
1724#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1725#define PWR_DOWN_LN_1_0 (0x3 << 4)
1726#define PWR_DOWN_LN_1 (0x2 << 4)
1727#define PWR_DOWN_LN_3_1 (0xa << 4)
1728#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1729#define PWR_DOWN_LN_MASK (0xf << 4)
1730#define PWR_DOWN_LN_SHIFT 4
1731
4e53840f 1732#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
67ca07e7 1733#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1734
d72e84cc 1735/* CNL/ICL Port COMP_DW registers */
4e53840f
LDM
1736#define _ICL_PORT_COMP 0x100
1737#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1738 _ICL_PORT_COMP + 4 * (dw))
1739
d72e84cc 1740#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
4e53840f 1741#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
d72e84cc 1742#define COMP_INIT (1 << 31)
5c6706e5 1743
d72e84cc 1744#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
4e53840f
LDM
1745#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1746
d72e84cc 1747#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
4e53840f 1748#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
d72e84cc
MK
1749#define PROCESS_INFO_DOT_0 (0 << 26)
1750#define PROCESS_INFO_DOT_1 (1 << 26)
1751#define PROCESS_INFO_DOT_4 (2 << 26)
1752#define PROCESS_INFO_MASK (7 << 26)
1753#define PROCESS_INFO_SHIFT 26
1754#define VOLTAGE_INFO_0_85V (0 << 24)
1755#define VOLTAGE_INFO_0_95V (1 << 24)
1756#define VOLTAGE_INFO_1_05V (2 << 24)
1757#define VOLTAGE_INFO_MASK (3 << 24)
1758#define VOLTAGE_INFO_SHIFT 24
1759
1760#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
4e53840f 1761#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
d72e84cc
MK
1762
1763#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
4e53840f 1764#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
5c6706e5 1765
d72e84cc 1766/* CNL/ICL Port PCS registers */
04416108
RV
1767#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1768#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1769#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1770#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1771#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1772#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1773#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1774#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1775#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1776#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1777#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1778 _CNL_PORT_PCS_DW1_GRP_AE, \
1779 _CNL_PORT_PCS_DW1_GRP_B, \
1780 _CNL_PORT_PCS_DW1_GRP_C, \
1781 _CNL_PORT_PCS_DW1_GRP_D, \
1782 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1783 _CNL_PORT_PCS_DW1_GRP_F))
da9cb11f 1784#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1785 _CNL_PORT_PCS_DW1_LN0_AE, \
1786 _CNL_PORT_PCS_DW1_LN0_B, \
1787 _CNL_PORT_PCS_DW1_LN0_C, \
1788 _CNL_PORT_PCS_DW1_LN0_D, \
1789 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1790 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1791
4e53840f
LDM
1792#define _ICL_PORT_PCS_AUX 0x300
1793#define _ICL_PORT_PCS_GRP 0x600
1794#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1795#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1796 _ICL_PORT_PCS_AUX + 4 * (dw))
1797#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1798 _ICL_PORT_PCS_GRP + 4 * (dw))
1799#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1800 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1801#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1802#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1803#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
04416108
RV
1804#define COMMON_KEEPER_EN (1 << 26)
1805
d72e84cc 1806/* CNL/ICL Port TX registers */
4635b573
MK
1807#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1808#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1809#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1810#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1811#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1812#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1813#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1814#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1815#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1816#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
b14c06ec 1817#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
4635b573
MK
1818 _CNL_PORT_TX_AE_GRP_OFFSET, \
1819 _CNL_PORT_TX_B_GRP_OFFSET, \
1820 _CNL_PORT_TX_B_GRP_OFFSET, \
1821 _CNL_PORT_TX_D_GRP_OFFSET, \
1822 _CNL_PORT_TX_AE_GRP_OFFSET, \
1823 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1824 4 * (dw))
b14c06ec 1825#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
4635b573
MK
1826 _CNL_PORT_TX_AE_LN0_OFFSET, \
1827 _CNL_PORT_TX_B_LN0_OFFSET, \
1828 _CNL_PORT_TX_B_LN0_OFFSET, \
1829 _CNL_PORT_TX_D_LN0_OFFSET, \
1830 _CNL_PORT_TX_AE_LN0_OFFSET, \
1831 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1832 4 * (dw))
4635b573 1833
4e53840f
LDM
1834#define _ICL_PORT_TX_AUX 0x380
1835#define _ICL_PORT_TX_GRP 0x680
1836#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1837
1838#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1839 _ICL_PORT_TX_AUX + 4 * (dw))
1840#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1841 _ICL_PORT_TX_GRP + 4 * (dw))
1842#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1843 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1844
1845#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1846#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1847#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1848#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1849#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
7487508e 1850#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1851#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1852#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1853#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1854#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1855#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1856#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1857#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1858
04416108
RV
1859#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1860#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
b14c06ec
AS
1861#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1862#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
1863#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
9e8789ec 1864 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1865 _CNL_PORT_TX_DW4_LN0_AE)))
4e53840f
LDM
1866#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1867#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1868#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1869#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
04416108
RV
1870#define LOADGEN_SELECT (1 << 31)
1871#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1872#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1873#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1874#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1875#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1876#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1877
4e53840f
LDM
1878#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1879#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1880#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1881#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1882#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
04416108 1883#define TX_TRAINING_EN (1 << 31)
5bb975de 1884#define TAP2_DISABLE (1 << 30)
04416108
RV
1885#define TAP3_DISABLE (1 << 29)
1886#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1887#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1888#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1889#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1890
b14c06ec
AS
1891#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1892#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
b265a2a6
CT
1893#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1894#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1895#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
1896#define ICL_PORT_TX_DW7_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
04416108 1897#define N_SCALAR(x) ((x) << 24)
1f588aeb 1898#define N_SCALAR_MASK (0x7F << 24)
04416108 1899
a38bb309 1900#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1901 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1902
a38bb309
MN
1903#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1904#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1905#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1906#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1907#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1908#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1909#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1910#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1911#define MG_TX1_LINK_PARAMS(port, ln) \
1912 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1913 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1914 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1915
1916#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1917#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1918#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1919#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1920#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1921#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1922#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1923#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1924#define MG_TX2_LINK_PARAMS(port, ln) \
1925 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1926 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1927 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1928#define CRI_USE_FS32 (1 << 5)
1929
1930#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1931#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1932#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1933#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1934#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1935#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1936#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1937#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1938#define MG_TX1_PISO_READLOAD(port, ln) \
1939 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1940 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1941 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1942
1943#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1944#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1945#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1946#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1947#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1948#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1949#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1950#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1951#define MG_TX2_PISO_READLOAD(port, ln) \
1952 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1953 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1954 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1955#define CRI_CALCINIT (1 << 1)
1956
1957#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1958#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1959#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1960#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1961#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1962#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1963#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1964#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1965#define MG_TX1_SWINGCTRL(port, ln) \
1966 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1967 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1968 MG_TX_SWINGCTRL_TX1LN1_PORT1)
1969
1970#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1971#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1972#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1973#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1974#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1975#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1976#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1977#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1978#define MG_TX2_SWINGCTRL(port, ln) \
1979 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1980 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1981 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1982#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1983#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1984
1985#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1986#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1987#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1988#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1989#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1990#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1991#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1992#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1993#define MG_TX1_DRVCTRL(port, ln) \
1994 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1995 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1996 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
1997
1998#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1999#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2000#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2001#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2002#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2003#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2004#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2005#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2006#define MG_TX2_DRVCTRL(port, ln) \
2007 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2008 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2009 MG_TX_DRVCTRL_TX2LN1_PORT1)
2010#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2011#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2012#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2013#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2014#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2015#define CRI_LOADGEN_SEL(x) ((x) << 12)
2016#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2017
2018#define MG_CLKHUB_LN0_PORT1 0x16839C
2019#define MG_CLKHUB_LN1_PORT1 0x16879C
2020#define MG_CLKHUB_LN0_PORT2 0x16939C
2021#define MG_CLKHUB_LN1_PORT2 0x16979C
2022#define MG_CLKHUB_LN0_PORT3 0x16A39C
2023#define MG_CLKHUB_LN1_PORT3 0x16A79C
2024#define MG_CLKHUB_LN0_PORT4 0x16B39C
2025#define MG_CLKHUB_LN1_PORT4 0x16B79C
2026#define MG_CLKHUB(port, ln) \
2027 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2028 MG_CLKHUB_LN0_PORT2, \
2029 MG_CLKHUB_LN1_PORT1)
2030#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2031
2032#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2033#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2034#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2035#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2036#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2037#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2038#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2039#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2040#define MG_TX1_DCC(port, ln) \
2041 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2042 MG_TX_DCC_TX1LN0_PORT2, \
2043 MG_TX_DCC_TX1LN1_PORT1)
2044#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2045#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2046#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2047#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2048#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2049#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2050#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2051#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2052#define MG_TX2_DCC(port, ln) \
2053 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2054 MG_TX_DCC_TX2LN0_PORT2, \
2055 MG_TX_DCC_TX2LN1_PORT1)
2056#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2057#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2058#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2059
340a44be
PZ
2060#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2061#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2062#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2063#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2064#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2065#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2066#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2067#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2068#define MG_DP_MODE(port, ln) \
2069 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2070 MG_DP_MODE_LN0_ACU_PORT2, \
2071 MG_DP_MODE_LN1_ACU_PORT1)
2072#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2073#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2074#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2075#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2076#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2077#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2078#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2079
2080#define MG_MISC_SUS0_PORT1 0x168814
2081#define MG_MISC_SUS0_PORT2 0x169814
2082#define MG_MISC_SUS0_PORT3 0x16A814
2083#define MG_MISC_SUS0_PORT4 0x16B814
2084#define MG_MISC_SUS0(tc_port) \
2085 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2086#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2087#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2088#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2089#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2090#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2091#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2092#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2093#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2094
842d4166
ACO
2095/* The spec defines this only for BXT PHY0, but lets assume that this
2096 * would exist for PHY1 too if it had a second channel.
2097 */
2098#define _PORT_CL2CM_DW6_A 0x162358
2099#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2100#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2101#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2102
a6576a8d
AS
2103#define FIA1_BASE 0x163000
2104
a2bc69a1 2105/* ICL PHY DFLEX registers */
a6576a8d 2106#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
b4335ec0
MN
2107#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2108#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2109#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2110#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2111#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2112#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
a2bc69a1 2113
5c6706e5
VK
2114/* BXT PHY Ref registers */
2115#define _PORT_REF_DW3_A 0x16218C
2116#define _PORT_REF_DW3_BC 0x6C18C
2117#define GRC_DONE (1 << 22)
ed37892e 2118#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2119
2120#define _PORT_REF_DW6_A 0x162198
2121#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2122#define GRC_CODE_SHIFT 24
2123#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2124#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2125#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2126#define GRC_CODE_SLOW_SHIFT 8
2127#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2128#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2129#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2130
2131#define _PORT_REF_DW8_A 0x1621A0
2132#define _PORT_REF_DW8_BC 0x6C1A0
2133#define GRC_DIS (1 << 15)
2134#define GRC_RDY_OVRD (1 << 1)
ed37892e 2135#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2136
dfb82408 2137/* BXT PHY PCS registers */
96fb9f9b
VK
2138#define _PORT_PCS_DW10_LN01_A 0x162428
2139#define _PORT_PCS_DW10_LN01_B 0x6C428
2140#define _PORT_PCS_DW10_LN01_C 0x6C828
2141#define _PORT_PCS_DW10_GRP_A 0x162C28
2142#define _PORT_PCS_DW10_GRP_B 0x6CC28
2143#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2144#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2145 _PORT_PCS_DW10_LN01_B, \
2146 _PORT_PCS_DW10_LN01_C)
2147#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2148 _PORT_PCS_DW10_GRP_B, \
2149 _PORT_PCS_DW10_GRP_C)
2150
96fb9f9b
VK
2151#define TX2_SWING_CALC_INIT (1 << 31)
2152#define TX1_SWING_CALC_INIT (1 << 30)
2153
dfb82408
S
2154#define _PORT_PCS_DW12_LN01_A 0x162430
2155#define _PORT_PCS_DW12_LN01_B 0x6C430
2156#define _PORT_PCS_DW12_LN01_C 0x6C830
2157#define _PORT_PCS_DW12_LN23_A 0x162630
2158#define _PORT_PCS_DW12_LN23_B 0x6C630
2159#define _PORT_PCS_DW12_LN23_C 0x6CA30
2160#define _PORT_PCS_DW12_GRP_A 0x162c30
2161#define _PORT_PCS_DW12_GRP_B 0x6CC30
2162#define _PORT_PCS_DW12_GRP_C 0x6CE30
2163#define LANESTAGGER_STRAP_OVRD (1 << 6)
2164#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2165#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2166 _PORT_PCS_DW12_LN01_B, \
2167 _PORT_PCS_DW12_LN01_C)
2168#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2169 _PORT_PCS_DW12_LN23_B, \
2170 _PORT_PCS_DW12_LN23_C)
2171#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2172 _PORT_PCS_DW12_GRP_B, \
2173 _PORT_PCS_DW12_GRP_C)
dfb82408 2174
5c6706e5
VK
2175/* BXT PHY TX registers */
2176#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2177 ((lane) & 1) * 0x80)
2178
96fb9f9b
VK
2179#define _PORT_TX_DW2_LN0_A 0x162508
2180#define _PORT_TX_DW2_LN0_B 0x6C508
2181#define _PORT_TX_DW2_LN0_C 0x6C908
2182#define _PORT_TX_DW2_GRP_A 0x162D08
2183#define _PORT_TX_DW2_GRP_B 0x6CD08
2184#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2185#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2186 _PORT_TX_DW2_LN0_B, \
2187 _PORT_TX_DW2_LN0_C)
2188#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2189 _PORT_TX_DW2_GRP_B, \
2190 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2191#define MARGIN_000_SHIFT 16
2192#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2193#define UNIQ_TRANS_SCALE_SHIFT 8
2194#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2195
2196#define _PORT_TX_DW3_LN0_A 0x16250C
2197#define _PORT_TX_DW3_LN0_B 0x6C50C
2198#define _PORT_TX_DW3_LN0_C 0x6C90C
2199#define _PORT_TX_DW3_GRP_A 0x162D0C
2200#define _PORT_TX_DW3_GRP_B 0x6CD0C
2201#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2202#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2203 _PORT_TX_DW3_LN0_B, \
2204 _PORT_TX_DW3_LN0_C)
2205#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2206 _PORT_TX_DW3_GRP_B, \
2207 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2208#define SCALE_DCOMP_METHOD (1 << 26)
2209#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2210
2211#define _PORT_TX_DW4_LN0_A 0x162510
2212#define _PORT_TX_DW4_LN0_B 0x6C510
2213#define _PORT_TX_DW4_LN0_C 0x6C910
2214#define _PORT_TX_DW4_GRP_A 0x162D10
2215#define _PORT_TX_DW4_GRP_B 0x6CD10
2216#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2217#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2218 _PORT_TX_DW4_LN0_B, \
2219 _PORT_TX_DW4_LN0_C)
2220#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2221 _PORT_TX_DW4_GRP_B, \
2222 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2223#define DEEMPH_SHIFT 24
2224#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2225
51b3ee35
ACO
2226#define _PORT_TX_DW5_LN0_A 0x162514
2227#define _PORT_TX_DW5_LN0_B 0x6C514
2228#define _PORT_TX_DW5_LN0_C 0x6C914
2229#define _PORT_TX_DW5_GRP_A 0x162D14
2230#define _PORT_TX_DW5_GRP_B 0x6CD14
2231#define _PORT_TX_DW5_GRP_C 0x6CF14
2232#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2233 _PORT_TX_DW5_LN0_B, \
2234 _PORT_TX_DW5_LN0_C)
2235#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2236 _PORT_TX_DW5_GRP_B, \
2237 _PORT_TX_DW5_GRP_C)
2238#define DCC_DELAY_RANGE_1 (1 << 9)
2239#define DCC_DELAY_RANGE_2 (1 << 8)
2240
5c6706e5
VK
2241#define _PORT_TX_DW14_LN0_A 0x162538
2242#define _PORT_TX_DW14_LN0_B 0x6C538
2243#define _PORT_TX_DW14_LN0_C 0x6C938
2244#define LATENCY_OPTIM_SHIFT 30
2245#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2246#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2247 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2248 _PORT_TX_DW14_LN0_C) + \
2249 _BXT_LANE_OFFSET(lane))
5c6706e5 2250
f8896f5d 2251/* UAIMI scratch pad register 1 */
f0f59a00 2252#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2253/* SKL VccIO mask */
2254#define SKL_VCCIO_MASK 0x1
2255/* SKL balance leg register */
f0f59a00 2256#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2257/* I_boost values */
5ee8ee86
PZ
2258#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2259#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2260/* Balance leg disable bits */
2261#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2262#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2263
585fb111 2264/*
de151cf6 2265 * Fence registers
eecf613a
VS
2266 * [0-7] @ 0x2000 gen2,gen3
2267 * [8-15] @ 0x3000 945,g33,pnv
2268 *
2269 * [0-15] @ 0x3000 gen4,gen5
2270 *
2271 * [0-15] @ 0x100000 gen6,vlv,chv
2272 * [0-31] @ 0x100000 gen7+
585fb111 2273 */
f0f59a00 2274#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2275#define I830_FENCE_START_MASK 0x07f80000
2276#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2277#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2278#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2279#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2280#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2281#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2282#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2283
2284#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2285#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2286
f0f59a00
VS
2287#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2288#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2289#define I965_FENCE_PITCH_SHIFT 2
2290#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2291#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2292#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2293
f0f59a00
VS
2294#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2295#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2296#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2297#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2298
2b6b3a09 2299
f691e2f4 2300/* control register for cpu gtt access */
f0f59a00 2301#define TILECTL _MMIO(0x101000)
f691e2f4 2302#define TILECTL_SWZCTL (1 << 0)
e3a29055 2303#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2304#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2305#define TILECTL_BACKSNOOP_DIS (1 << 3)
2306
de151cf6
JB
2307/*
2308 * Instruction and interrupt control regs
2309 */
f0f59a00 2310#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2311#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2312#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2313#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2314#define PRB0_BASE (0x2030 - 0x30)
2315#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2316#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2317#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2318#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2319#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2320#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2321#define RENDER_RING_BASE 0x02000
2322#define BSD_RING_BASE 0x04000
2323#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2324#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2325#define GEN11_BSD_RING_BASE 0x1c0000
2326#define GEN11_BSD2_RING_BASE 0x1c4000
2327#define GEN11_BSD3_RING_BASE 0x1d0000
2328#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2329#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2330#define GEN11_VEBOX_RING_BASE 0x1c8000
2331#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2332#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2333#define RING_TAIL(base) _MMIO((base) + 0x30)
2334#define RING_HEAD(base) _MMIO((base) + 0x34)
2335#define RING_START(base) _MMIO((base) + 0x38)
2336#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2337#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2338#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2339#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2340#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2341#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2342#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2343#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2344#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2345#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2346#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2347#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2348#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2349#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2350#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2351#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2352#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2353#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2354#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2355#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2356#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2357#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2358#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2359#define RESET_CTL_REQUEST_RESET (1 << 0)
2360#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2361#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2362
f0f59a00 2363#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2364#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2365#define GEN7_WR_WATERMARK _MMIO(0x4028)
2366#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2367#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2368#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2369#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2370#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2371#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2372/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2373#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2374#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2375#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2376#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2377
f0f59a00 2378#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2379#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2380#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2381#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2382#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2383#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2384#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2385#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2386#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2387#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2388#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2389#define DONE_REG _MMIO(0x40b0)
2390#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2391#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2392#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2393#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2394#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2395#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2396#define RING_ACTHD(base) _MMIO((base) + 0x74)
2397#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2398#define RING_NOPID(base) _MMIO((base) + 0x94)
2399#define RING_IMR(base) _MMIO((base) + 0xa8)
2400#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2401#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2402#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2403#define TAIL_ADDR 0x001FFFF8
2404#define HEAD_WRAP_COUNT 0xFFE00000
2405#define HEAD_WRAP_ONE 0x00200000
2406#define HEAD_ADDR 0x001FFFFC
2407#define RING_NR_PAGES 0x001FF000
2408#define RING_REPORT_MASK 0x00000006
2409#define RING_REPORT_64K 0x00000002
2410#define RING_REPORT_128K 0x00000004
2411#define RING_NO_REPORT 0x00000000
2412#define RING_VALID_MASK 0x00000001
2413#define RING_VALID 0x00000001
2414#define RING_INVALID 0x00000000
5ee8ee86
PZ
2415#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2416#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2417#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2418
5ee8ee86 2419#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2420#define RING_MAX_NONPRIV_SLOTS 12
2421
f0f59a00 2422#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2423
4ba9c1f7 2424#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2425#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2426
9a6330cf
MA
2427#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2428#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
85f04aa5 2429#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
9a6330cf 2430
c0b730d5 2431#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2432#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2433#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2434#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2435
8168bd48 2436#if 0
f0f59a00
VS
2437#define PRB0_TAIL _MMIO(0x2030)
2438#define PRB0_HEAD _MMIO(0x2034)
2439#define PRB0_START _MMIO(0x2038)
2440#define PRB0_CTL _MMIO(0x203c)
2441#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2442#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2443#define PRB1_START _MMIO(0x2048) /* 915+ only */
2444#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2445#endif
f0f59a00
VS
2446#define IPEIR_I965 _MMIO(0x2064)
2447#define IPEHR_I965 _MMIO(0x2068)
2448#define GEN7_SC_INSTDONE _MMIO(0x7100)
2449#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2450#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2451#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2452#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2453#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2454#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2455#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2456#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2457#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2458#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2459#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2460#define RING_IPEIR(base) _MMIO((base) + 0x64)
2461#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2462/*
2463 * On GEN4, only the render ring INSTDONE exists and has a different
2464 * layout than the GEN7+ version.
bd93a50e 2465 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2466 */
5ee8ee86
PZ
2467#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2468#define RING_INSTPS(base) _MMIO((base) + 0x70)
2469#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2470#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2471#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2472#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2473#define INSTPS _MMIO(0x2070) /* 965+ only */
2474#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2475#define ACTHD_I965 _MMIO(0x2074)
2476#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2477#define HWS_ADDRESS_MASK 0xfffff000
2478#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2479#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2480#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2481#define IPEIR _MMIO(0x2088)
2482#define IPEHR _MMIO(0x208c)
2483#define GEN2_INSTDONE _MMIO(0x2090)
2484#define NOPID _MMIO(0x2094)
2485#define HWSTAM _MMIO(0x2098)
2486#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2487#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2488#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2489#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2490#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2491#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2492#define RING_BBADDR(base) _MMIO((base) + 0x140)
2493#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2494#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2495#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2496#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2497#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2498
2499#define ERROR_GEN6 _MMIO(0x40a0)
2500#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2501#define ERR_INT_POISON (1 << 31)
2502#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2503#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2504#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2505#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2506#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2507#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2508#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2509#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2510#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2511
f0f59a00
VS
2512#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2513#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2514#define FAULT_VA_HIGH_BITS (0xf << 0)
2515#define FAULT_GTT_SEL (1 << 4)
6c826f34 2516
f0f59a00 2517#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2518#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2519
8ac3e1bb
MK
2520#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2521#define CLAIM_ER_CLR (1 << 31)
2522#define CLAIM_ER_OVERFLOW (1 << 16)
2523#define CLAIM_ER_CTR_MASK 0xffff
2524
f0f59a00 2525#define DERRMR _MMIO(0x44050)
4e0bbc31 2526/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2527#define DERRMR_PIPEA_SCANLINE (1 << 0)
2528#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2529#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2530#define DERRMR_PIPEA_VBLANK (1 << 3)
2531#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2532#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2533#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2534#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2535#define DERRMR_PIPEB_VBLANK (1 << 11)
2536#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2537/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2538#define DERRMR_PIPEC_SCANLINE (1 << 14)
2539#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2540#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2541#define DERRMR_PIPEC_VBLANK (1 << 21)
2542#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2543
0f3b6849 2544
de6e2eaf
EA
2545/* GM45+ chicken bits -- debug workaround bits that may be required
2546 * for various sorts of correct behavior. The top 16 bits of each are
2547 * the enables for writing to the corresponding low bit.
2548 */
f0f59a00 2549#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2550#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2551#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2552
2553#define FF_SLICE_CHICKEN _MMIO(0x2088)
2554#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2555
de6e2eaf
EA
2556/* Disables pipelining of read flushes past the SF-WIZ interface.
2557 * Required on all Ironlake steppings according to the B-Spec, but the
2558 * particular danger of not doing so is not specified.
2559 */
2560# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2561#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2562#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2563#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2564#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2565#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2566#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2567#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2568
f0f59a00 2569#define MI_MODE _MMIO(0x209c)
71cf39b1 2570# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2571# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2572# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2573# define MODE_IDLE (1 << 9)
9991ae78 2574# define STOP_RING (1 << 8)
71cf39b1 2575
f0f59a00
VS
2576#define GEN6_GT_MODE _MMIO(0x20d0)
2577#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2578#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2579#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2580#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2581#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2582#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2583#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2584#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2585#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2586
a8ab5ed5
TG
2587/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2588#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2589#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 2590#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 2591
b1e429fe
TG
2592/* WaClearTdlStateAckDirtyBits */
2593#define GEN8_STATE_ACK _MMIO(0x20F0)
2594#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2595#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2596#define GEN9_STATE_ACK_TDL0 (1 << 12)
2597#define GEN9_STATE_ACK_TDL1 (1 << 13)
2598#define GEN9_STATE_ACK_TDL2 (1 << 14)
2599#define GEN9_STATE_ACK_TDL3 (1 << 15)
2600#define GEN9_SUBSLICE_TDL_ACK_BITS \
2601 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2602 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2603
f0f59a00
VS
2604#define GFX_MODE _MMIO(0x2520)
2605#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2606#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2607#define GFX_RUN_LIST_ENABLE (1 << 15)
2608#define GFX_INTERRUPT_STEERING (1 << 14)
2609#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2610#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2611#define GFX_REPLAY_MODE (1 << 11)
2612#define GFX_PSMI_GRANULARITY (1 << 10)
2613#define GFX_PPGTT_ENABLE (1 << 9)
2614#define GEN8_GFX_PPGTT_48B (1 << 7)
2615
2616#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2617#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2618#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2619#define GFX_FORWARD_VBLANK_COND (2 << 5)
2620
2621#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2622
f0f59a00
VS
2623#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2624#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2625#define SCPD0 _MMIO(0x209c) /* 915+ only */
2626#define IER _MMIO(0x20a0)
2627#define IIR _MMIO(0x20a4)
2628#define IMR _MMIO(0x20a8)
2629#define ISR _MMIO(0x20ac)
2630#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2631#define GINT_DIS (1 << 22)
2632#define GCFG_DIS (1 << 8)
f0f59a00
VS
2633#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2634#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2635#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2636#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2637#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2638#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2639#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2640#define VLV_PCBR_ADDR_SHIFT 12
2641
5ee8ee86 2642#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2643#define EIR _MMIO(0x20b0)
2644#define EMR _MMIO(0x20b4)
2645#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2646#define GM45_ERROR_PAGE_TABLE (1 << 5)
2647#define GM45_ERROR_MEM_PRIV (1 << 4)
2648#define I915_ERROR_PAGE_TABLE (1 << 4)
2649#define GM45_ERROR_CP_PRIV (1 << 3)
2650#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2651#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2652#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2653#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2654#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2655 will not assert AGPBUSY# and will only
2656 be delivered when out of C3. */
5ee8ee86
PZ
2657#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2658#define INSTPM_TLB_INVALIDATE (1 << 9)
2659#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2660#define ACTHD _MMIO(0x20c8)
2661#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2662#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2663#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2664#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2665#define FW_BLC _MMIO(0x20d8)
2666#define FW_BLC2 _MMIO(0x20dc)
2667#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2668#define FW_BLC_SELF_EN_MASK (1 << 31)
2669#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2670#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2671#define MM_BURST_LENGTH 0x00700000
2672#define MM_FIFO_WATERMARK 0x0001F000
2673#define LM_BURST_LENGTH 0x00000700
2674#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2675#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2676
78005497
MK
2677#define MBUS_ABOX_CTL _MMIO(0x45038)
2678#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2679#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2680#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2681#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2682#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2683#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2684#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2685#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2686
2687#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2688#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2689#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2690 _PIPEB_MBUS_DBOX_CTL)
2691#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2692#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2693#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2694#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2695#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2696#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2697
2698#define MBUS_UBOX_CTL _MMIO(0x4503C)
2699#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2700#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2701
45503ded
KP
2702/* Make render/texture TLB fetches lower priorty than associated data
2703 * fetches. This is not turned on by default
2704 */
2705#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2706
2707/* Isoch request wait on GTT enable (Display A/B/C streams).
2708 * Make isoch requests stall on the TLB update. May cause
2709 * display underruns (test mode only)
2710 */
2711#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2712
2713/* Block grant count for isoch requests when block count is
2714 * set to a finite value.
2715 */
2716#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2717#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2718#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2719#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2720#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2721
2722/* Enable render writes to complete in C2/C3/C4 power states.
2723 * If this isn't enabled, render writes are prevented in low
2724 * power states. That seems bad to me.
2725 */
2726#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2727
2728/* This acknowledges an async flip immediately instead
2729 * of waiting for 2TLB fetches.
2730 */
2731#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2732
2733/* Enables non-sequential data reads through arbiter
2734 */
0206e353 2735#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2736
2737/* Disable FSB snooping of cacheable write cycles from binner/render
2738 * command stream
2739 */
2740#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2741
2742/* Arbiter time slice for non-isoch streams */
2743#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2744#define MI_ARB_TIME_SLICE_1 (0 << 5)
2745#define MI_ARB_TIME_SLICE_2 (1 << 5)
2746#define MI_ARB_TIME_SLICE_4 (2 << 5)
2747#define MI_ARB_TIME_SLICE_6 (3 << 5)
2748#define MI_ARB_TIME_SLICE_8 (4 << 5)
2749#define MI_ARB_TIME_SLICE_10 (5 << 5)
2750#define MI_ARB_TIME_SLICE_14 (6 << 5)
2751#define MI_ARB_TIME_SLICE_16 (7 << 5)
2752
2753/* Low priority grace period page size */
2754#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2755#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2756
2757/* Disable display A/B trickle feed */
2758#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2759
2760/* Set display plane priority */
2761#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2762#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2763
f0f59a00 2764#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2765#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2766#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2767
f0f59a00 2768#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2769#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2770#define CM0_IZ_OPT_DISABLE (1 << 6)
2771#define CM0_ZR_OPT_DISABLE (1 << 5)
2772#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2773#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2774#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2775#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2776#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2777#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2778#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2779#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2780#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2781#define ECO_GATING_CX_ONLY (1 << 3)
2782#define ECO_FLIP_DONE (1 << 0)
585fb111 2783
f0f59a00 2784#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2785#define RC_OP_FLUSH_ENABLE (1 << 0)
2786#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2787#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2788#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2789#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2790#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2791
f0f59a00 2792#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2793#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2794#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2795
f0f59a00 2796#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2797#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2798#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2799#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2800
19f81df2
RB
2801#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2802#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2803
0b904c89
TN
2804#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2805#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2806
693d11c3 2807/* Fuse readout registers for GT */
b8ec759e
LL
2808#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2809#define HSW_F1_EU_DIS_SHIFT 16
2810#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2811#define HSW_F1_EU_DIS_10EUS 0
2812#define HSW_F1_EU_DIS_8EUS 1
2813#define HSW_F1_EU_DIS_6EUS 2
2814
f0f59a00 2815#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2816#define CHV_FGT_DISABLE_SS0 (1 << 10)
2817#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2818#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2819#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2820#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2821#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2822#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2823#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2824#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2825#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2826
f0f59a00 2827#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2828#define GEN8_F2_SS_DIS_SHIFT 21
2829#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2830#define GEN8_F2_S_ENA_SHIFT 25
2831#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2832
2833#define GEN9_F2_SS_DIS_SHIFT 20
2834#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2835
4e9767bc
BW
2836#define GEN10_F2_S_ENA_SHIFT 22
2837#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2838#define GEN10_F2_SS_DIS_SHIFT 18
2839#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2840
fe864b76
YZ
2841#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2842#define GEN10_L3BANK_PAIR_COUNT 4
2843#define GEN10_L3BANK_MASK 0x0F
2844
f0f59a00 2845#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2846#define GEN8_EU_DIS0_S0_MASK 0xffffff
2847#define GEN8_EU_DIS0_S1_SHIFT 24
2848#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2849
f0f59a00 2850#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2851#define GEN8_EU_DIS1_S1_MASK 0xffff
2852#define GEN8_EU_DIS1_S2_SHIFT 16
2853#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2854
f0f59a00 2855#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2856#define GEN8_EU_DIS2_S2_MASK 0xff
2857
5ee8ee86 2858#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2859
4e9767bc
BW
2860#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2861#define GEN10_EU_DIS_SS_MASK 0xff
2862
26376a7e
OM
2863#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2864#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2865#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2866#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2867
8b5eb5e2
KG
2868#define GEN11_EU_DISABLE _MMIO(0x9134)
2869#define GEN11_EU_DIS_MASK 0xFF
2870
2871#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2872#define GEN11_GT_S_ENA_MASK 0xFF
2873
2874#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2875
f0f59a00 2876#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2877#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2878#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2879#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2880#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2881
cc609d5d
BW
2882/* On modern GEN architectures interrupt control consists of two sets
2883 * of registers. The first set pertains to the ring generating the
2884 * interrupt. The second control is for the functional block generating the
2885 * interrupt. These are PM, GT, DE, etc.
2886 *
2887 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2888 * GT interrupt bits, so we don't need to duplicate the defines.
2889 *
2890 * These defines should cover us well from SNB->HSW with minor exceptions
2891 * it can also work on ILK.
2892 */
2893#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2894#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2895#define GT_BLT_USER_INTERRUPT (1 << 22)
2896#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2897#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2898#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2899#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2900#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2901#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2902#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2903#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2904#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2905#define GT_RENDER_USER_INTERRUPT (1 << 0)
2906
12638c57
BW
2907#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2908#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2909
772c2a51 2910#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2911 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2912 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2913
cc609d5d 2914/* These are all the "old" interrupts */
5ee8ee86
PZ
2915#define ILK_BSD_USER_INTERRUPT (1 << 5)
2916
2917#define I915_PM_INTERRUPT (1 << 31)
2918#define I915_ISP_INTERRUPT (1 << 22)
2919#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2920#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2921#define I915_MIPIC_INTERRUPT (1 << 19)
2922#define I915_MIPIA_INTERRUPT (1 << 18)
2923#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2924#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2925#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2926#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2927#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2928#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2929#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2930#define I915_HWB_OOM_INTERRUPT (1 << 13)
2931#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2932#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2933#define I915_MISC_INTERRUPT (1 << 11)
2934#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2935#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2936#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2937#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2938#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2939#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2940#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2941#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2942#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2943#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2944#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2945#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2946#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2947#define I915_DEBUG_INTERRUPT (1 << 2)
2948#define I915_WINVALID_INTERRUPT (1 << 1)
2949#define I915_USER_INTERRUPT (1 << 1)
2950#define I915_ASLE_INTERRUPT (1 << 0)
2951#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2952
eef57324
JA
2953#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2954#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2955
d5d8c3a1 2956/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2957#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2958#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2959
d5d8c3a1
PLB
2960#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2961#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2962#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2963#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2964 _VLV_AUD_PORT_EN_B_DBG, \
2965 _VLV_AUD_PORT_EN_C_DBG, \
2966 _VLV_AUD_PORT_EN_D_DBG)
2967#define VLV_AMP_MUTE (1 << 1)
2968
f0f59a00 2969#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2970
f0f59a00 2971#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2972#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2973#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
2974#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2975#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2976#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2977#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2978#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2979#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2980#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2981#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2982#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2983#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2984#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2985#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2986#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2987
585fb111
JB
2988/*
2989 * Framebuffer compression (915+ only)
2990 */
2991
f0f59a00
VS
2992#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2993#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2994#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2995#define FBC_CTL_EN (1 << 31)
2996#define FBC_CTL_PERIODIC (1 << 30)
585fb111 2997#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
2998#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2999#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 3000#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 3001#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 3002#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 3003#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 3004#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3005#define FBC_STAT_COMPRESSING (1 << 31)
3006#define FBC_STAT_COMPRESSED (1 << 30)
3007#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3008#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3009#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3010#define FBC_CTL_FENCE_DBL (0 << 4)
3011#define FBC_CTL_IDLE_IMM (0 << 2)
3012#define FBC_CTL_IDLE_FULL (1 << 2)
3013#define FBC_CTL_IDLE_LINE (2 << 2)
3014#define FBC_CTL_IDLE_DEBUG (3 << 2)
3015#define FBC_CTL_CPU_FENCE (1 << 1)
3016#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3017#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3018#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3019
3020#define FBC_LL_SIZE (1536)
3021
44fff99f 3022#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3023#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3024
74dff282 3025/* Framebuffer compression for GM45+ */
f0f59a00
VS
3026#define DPFC_CB_BASE _MMIO(0x3200)
3027#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3028#define DPFC_CTL_EN (1 << 31)
3029#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3030#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3031#define DPFC_CTL_FENCE_EN (1 << 29)
3032#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3033#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3034#define DPFC_SR_EN (1 << 10)
3035#define DPFC_CTL_LIMIT_1X (0 << 6)
3036#define DPFC_CTL_LIMIT_2X (1 << 6)
3037#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3038#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3039#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3040#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3041#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3042#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3043#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3044#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3045#define DPFC_INVAL_SEG_SHIFT (16)
3046#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3047#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3048#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3049#define DPFC_STATUS2 _MMIO(0x3214)
3050#define DPFC_FENCE_YOFF _MMIO(0x3218)
3051#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3052#define DPFC_HT_MODIFY (1 << 31)
74dff282 3053
b52eb4dc 3054/* Framebuffer compression for Ironlake */
f0f59a00
VS
3055#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3056#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3057#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3058/* The bit 28-8 is reserved */
3059#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3060#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3061#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3062#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3063#define IVB_FBC_STATUS2 _MMIO(0x43214)
3064#define IVB_FBC_COMP_SEG_MASK 0x7ff
3065#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3066#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3067#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3068#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3069#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3070#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3071#define ILK_FBC_RT_VALID (1 << 0)
3072#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3073
f0f59a00 3074#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3075#define ILK_FBCQ_DIS (1 << 22)
3076#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3077
b52eb4dc 3078
9c04f015
YL
3079/*
3080 * Framebuffer compression for Sandybridge
3081 *
3082 * The following two registers are of type GTTMMADR
3083 */
f0f59a00 3084#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3085#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3086#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3087
abe959c7 3088/* Framebuffer compression for Ivybridge */
f0f59a00 3089#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3090
f0f59a00 3091#define IPS_CTL _MMIO(0x43408)
42db64ef 3092#define IPS_ENABLE (1 << 31)
9c04f015 3093
f0f59a00 3094#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3095#define FBC_REND_NUKE (1 << 2)
3096#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3097
585fb111
JB
3098/*
3099 * GPIO regs
3100 */
dce88879
LDM
3101#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3102 4 * (gpio))
3103
585fb111
JB
3104# define GPIO_CLOCK_DIR_MASK (1 << 0)
3105# define GPIO_CLOCK_DIR_IN (0 << 1)
3106# define GPIO_CLOCK_DIR_OUT (1 << 1)
3107# define GPIO_CLOCK_VAL_MASK (1 << 2)
3108# define GPIO_CLOCK_VAL_OUT (1 << 3)
3109# define GPIO_CLOCK_VAL_IN (1 << 4)
3110# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3111# define GPIO_DATA_DIR_MASK (1 << 8)
3112# define GPIO_DATA_DIR_IN (0 << 9)
3113# define GPIO_DATA_DIR_OUT (1 << 9)
3114# define GPIO_DATA_VAL_MASK (1 << 10)
3115# define GPIO_DATA_VAL_OUT (1 << 11)
3116# define GPIO_DATA_VAL_IN (1 << 12)
3117# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3118
f0f59a00 3119#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3120#define GMBUS_AKSV_SELECT (1 << 11)
3121#define GMBUS_RATE_100KHZ (0 << 8)
3122#define GMBUS_RATE_50KHZ (1 << 8)
3123#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3124#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3125#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3126#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3127#define GMBUS_PIN_DISABLED 0
3128#define GMBUS_PIN_SSC 1
3129#define GMBUS_PIN_VGADDC 2
3130#define GMBUS_PIN_PANEL 3
3131#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3132#define GMBUS_PIN_DPC 4 /* HDMIC */
3133#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3134#define GMBUS_PIN_DPD 6 /* HDMID */
3135#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3136#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3137#define GMBUS_PIN_2_BXT 2
3138#define GMBUS_PIN_3_BXT 3
3d02352c 3139#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3140#define GMBUS_PIN_9_TC1_ICP 9
3141#define GMBUS_PIN_10_TC2_ICP 10
3142#define GMBUS_PIN_11_TC3_ICP 11
3143#define GMBUS_PIN_12_TC4_ICP 12
3144
3145#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3146#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3147#define GMBUS_SW_CLR_INT (1 << 31)
3148#define GMBUS_SW_RDY (1 << 30)
3149#define GMBUS_ENT (1 << 29) /* enable timeout */
3150#define GMBUS_CYCLE_NONE (0 << 25)
3151#define GMBUS_CYCLE_WAIT (1 << 25)
3152#define GMBUS_CYCLE_INDEX (2 << 25)
3153#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3154#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3155#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3156#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3157#define GMBUS_SLAVE_INDEX_SHIFT 8
3158#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3159#define GMBUS_SLAVE_READ (1 << 0)
3160#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3161#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3162#define GMBUS_INUSE (1 << 15)
3163#define GMBUS_HW_WAIT_PHASE (1 << 14)
3164#define GMBUS_STALL_TIMEOUT (1 << 13)
3165#define GMBUS_INT (1 << 12)
3166#define GMBUS_HW_RDY (1 << 11)
3167#define GMBUS_SATOER (1 << 10)
3168#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3169#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3170#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3171#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3172#define GMBUS_NAK_EN (1 << 3)
3173#define GMBUS_IDLE_EN (1 << 2)
3174#define GMBUS_HW_WAIT_EN (1 << 1)
3175#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3176#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3177#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3178
585fb111
JB
3179/*
3180 * Clock control & power management
3181 */
ed5eb1b7
JN
3182#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3183#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3184#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 3185#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3186
f0f59a00
VS
3187#define VGA0 _MMIO(0x6000)
3188#define VGA1 _MMIO(0x6004)
3189#define VGA_PD _MMIO(0x6010)
585fb111
JB
3190#define VGA0_PD_P2_DIV_4 (1 << 7)
3191#define VGA0_PD_P1_DIV_2 (1 << 5)
3192#define VGA0_PD_P1_SHIFT 0
3193#define VGA0_PD_P1_MASK (0x1f << 0)
3194#define VGA1_PD_P2_DIV_4 (1 << 15)
3195#define VGA1_PD_P1_DIV_2 (1 << 13)
3196#define VGA1_PD_P1_SHIFT 8
3197#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3198#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3199#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3200#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3201#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3202#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3203#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3204#define DPLL_VGA_MODE_DIS (1 << 28)
3205#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3206#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3207#define DPLL_MODE_MASK (3 << 26)
3208#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3209#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3210#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3211#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3212#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3213#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3214#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3215#define DPLL_LOCK_VLV (1 << 15)
3216#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3217#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3218#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3219#define DPLL_PORTC_READY_MASK (0xf << 4)
3220#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3221
585fb111 3222#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3223
3224/* Additional CHV pll/phy registers */
f0f59a00 3225#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3226#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3227#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3228#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3229#define PHY_LDO_DELAY_0NS 0x0
3230#define PHY_LDO_DELAY_200NS 0x1
3231#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3232#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3233#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3234#define PHY_CH_SU_PSR 0x1
3235#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3236#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3237#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3238#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3239#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3240#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3241#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3242
585fb111
JB
3243/*
3244 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3245 * this field (only one bit may be set).
3246 */
3247#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3248#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3249#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3250/* i830, required in DVO non-gang */
3251#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3252#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3253#define PLL_REF_INPUT_DREFCLK (0 << 13)
3254#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3255#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3256#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3257#define PLL_REF_INPUT_MASK (3 << 13)
3258#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3259/* Ironlake */
b9055052
ZW
3260# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3261# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3262# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3263# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3264# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3265
585fb111
JB
3266/*
3267 * Parallel to Serial Load Pulse phase selection.
3268 * Selects the phase for the 10X DPLL clock for the PCIe
3269 * digital display port. The range is 4 to 13; 10 or more
3270 * is just a flip delay. The default is 6
3271 */
3272#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3273#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3274/*
3275 * SDVO multiplier for 945G/GM. Not used on 965.
3276 */
3277#define SDVO_MULTIPLIER_MASK 0x000000ff
3278#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3279#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3280
ed5eb1b7
JN
3281#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3282#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3283#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 3284#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3285
585fb111
JB
3286/*
3287 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3288 *
3289 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3290 */
3291#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3292#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3293/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3294#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3295#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3296/*
3297 * SDVO/UDI pixel multiplier.
3298 *
3299 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3300 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3301 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3302 * dummy bytes in the datastream at an increased clock rate, with both sides of
3303 * the link knowing how many bytes are fill.
3304 *
3305 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3306 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3307 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3308 * through an SDVO command.
3309 *
3310 * This register field has values of multiplication factor minus 1, with
3311 * a maximum multiplier of 5 for SDVO.
3312 */
3313#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3314#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3315/*
3316 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3317 * This best be set to the default value (3) or the CRT won't work. No,
3318 * I don't entirely understand what this does...
3319 */
3320#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3321#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3322
19ab4ed3
VS
3323#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3324
f0f59a00
VS
3325#define _FPA0 0x6040
3326#define _FPA1 0x6044
3327#define _FPB0 0x6048
3328#define _FPB1 0x604c
3329#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3330#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3331#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3332#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3333#define FP_N_DIV_SHIFT 16
3334#define FP_M1_DIV_MASK 0x00003f00
3335#define FP_M1_DIV_SHIFT 8
3336#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3337#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3338#define FP_M2_DIV_SHIFT 0
f0f59a00 3339#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3340#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3341#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3342#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3343#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3344#define DPLLB_TEST_N_BYPASS (1 << 19)
3345#define DPLLB_TEST_M_BYPASS (1 << 18)
3346#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3347#define DPLLA_TEST_N_BYPASS (1 << 3)
3348#define DPLLA_TEST_M_BYPASS (1 << 2)
3349#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3350#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3351#define DSTATE_GFX_RESET_I830 (1 << 6)
3352#define DSTATE_PLL_D3_OFF (1 << 3)
3353#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3354#define DSTATE_DOT_CLOCK_GATING (1 << 0)
ed5eb1b7 3355#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
652c393a
JB
3356# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3357# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3358# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3359# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3360# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3361# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3362# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3363# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3364# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3365# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3366# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3367# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3368# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3369# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3370# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3371# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3372# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3373# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3374# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3375# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3376# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3377# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3378# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3379# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3380# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3381# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3382# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3383# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3384# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3385/*
652c393a
JB
3386 * This bit must be set on the 830 to prevent hangs when turning off the
3387 * overlay scaler.
3388 */
3389# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3390# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3391# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3392# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3393# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3394
f0f59a00 3395#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3396# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3397# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3398# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3399# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3400# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3401# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3402# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3403# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3404# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3405/* This bit must be unset on 855,865 */
652c393a
JB
3406# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3407# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3408# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3409# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3410/* This bit must be set on 855,865. */
652c393a
JB
3411# define SV_CLOCK_GATE_DISABLE (1 << 0)
3412# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3413# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3414# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3415# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3416# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3417# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3418# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3419# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3420# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3421# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3422# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3423# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3424# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3425# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3426# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3427# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3428# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3429
3430# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3431/* This bit must always be set on 965G/965GM */
652c393a
JB
3432# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3433# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3434# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3435# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3436# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3437# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3438/* This bit must always be set on 965G */
652c393a
JB
3439# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3440# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3441# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3442# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3443# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3444# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3445# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3446# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3447# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3448# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3449# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3450# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3451# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3452# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3453# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3454# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3455# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3456# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3457# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3458
f0f59a00 3459#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3460#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3461#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3462#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3463
f0f59a00 3464#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3465#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3466
f0f59a00
VS
3467#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3468#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3469
f0f59a00 3470#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3471#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3472
f0f59a00 3473#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3474
f0f59a00 3475#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3476#define CDCLK_FREQ_SHIFT 4
3477#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3478#define CZCLK_FREQ_MASK 0xf
1e69cd74 3479
f0f59a00 3480#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3481#define PFI_CREDIT_63 (9 << 28) /* chv only */
3482#define PFI_CREDIT_31 (8 << 28) /* chv only */
3483#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3484#define PFI_CREDIT_RESEND (1 << 27)
3485#define VGA_FAST_MODE_DISABLE (1 << 14)
3486
f0f59a00 3487#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3488
585fb111
JB
3489/*
3490 * Palette regs
3491 */
74c1e826
JN
3492#define _PALETTE_A 0xa000
3493#define _PALETTE_B 0xa800
3494#define _CHV_PALETTE_C 0xc000
ed5eb1b7 3495#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
74c1e826
JN
3496 _PICK((pipe), _PALETTE_A, \
3497 _PALETTE_B, _CHV_PALETTE_C) + \
3498 (i) * 4)
585fb111 3499
673a394b
EA
3500/* MCH MMIO space */
3501
3502/*
3503 * MCHBAR mirror.
3504 *
3505 * This mirrors the MCHBAR MMIO space whose location is determined by
3506 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3507 * every way. It is not accessible from the CP register read instructions.
3508 *
515b2392
PZ
3509 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3510 * just read.
673a394b
EA
3511 */
3512#define MCHBAR_MIRROR_BASE 0x10000
3513
1398261a
YL
3514#define MCHBAR_MIRROR_BASE_SNB 0x140000
3515
f0f59a00
VS
3516#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3517#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3518#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3519#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3520#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3521
3ebecd07 3522/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3523#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3524
646b4269 3525/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3526#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3527#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3528#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3529#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3530#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3531#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3532#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3533#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3534#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3535
646b4269 3536/* Pineview MCH register contains DDR3 setting */
f0f59a00 3537#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3538#define CSHRDDR3CTL_DDR3 (1 << 2)
3539
646b4269 3540/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3541#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3542#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3543
646b4269 3544/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3545#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3546#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3547#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3548#define MAD_DIMM_ECC_MASK (0x3 << 24)
3549#define MAD_DIMM_ECC_OFF (0x0 << 24)
3550#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3551#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3552#define MAD_DIMM_ECC_ON (0x3 << 24)
3553#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3554#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3555#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3556#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3557#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3558#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3559#define MAD_DIMM_A_SELECT (0x1 << 16)
3560/* DIMM sizes are in multiples of 256mb. */
3561#define MAD_DIMM_B_SIZE_SHIFT 8
3562#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3563#define MAD_DIMM_A_SIZE_SHIFT 0
3564#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3565
646b4269 3566/* snb MCH registers for priority tuning */
f0f59a00 3567#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3568#define MCH_SSKPD_WM0_MASK 0x3f
3569#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3570
f0f59a00 3571#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3572
b11248df 3573/* Clocking configuration register */
f0f59a00 3574#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3575#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3576#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3577#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3578#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3579#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3580#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3581#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3582/*
3583 * Note that on at least on ELK the below value is reported for both
3584 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3585 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3586 */
3587#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3588#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3589#define CLKCFG_MEM_533 (1 << 4)
3590#define CLKCFG_MEM_667 (2 << 4)
3591#define CLKCFG_MEM_800 (3 << 4)
3592#define CLKCFG_MEM_MASK (7 << 4)
3593
f0f59a00
VS
3594#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3595#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3596
f0f59a00 3597#define TSC1 _MMIO(0x11001)
5ee8ee86 3598#define TSE (1 << 0)
f0f59a00
VS
3599#define TR1 _MMIO(0x11006)
3600#define TSFS _MMIO(0x11020)
7648fa99
JB
3601#define TSFS_SLOPE_MASK 0x0000ff00
3602#define TSFS_SLOPE_SHIFT 8
3603#define TSFS_INTR_MASK 0x000000ff
3604
f0f59a00
VS
3605#define CRSTANDVID _MMIO(0x11100)
3606#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3607#define PXVFREQ_PX_MASK 0x7f000000
3608#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3609#define VIDFREQ_BASE _MMIO(0x11110)
3610#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3611#define VIDFREQ2 _MMIO(0x11114)
3612#define VIDFREQ3 _MMIO(0x11118)
3613#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3614#define VIDFREQ_P0_MASK 0x1f000000
3615#define VIDFREQ_P0_SHIFT 24
3616#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3617#define VIDFREQ_P0_CSCLK_SHIFT 20
3618#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3619#define VIDFREQ_P0_CRCLK_SHIFT 16
3620#define VIDFREQ_P1_MASK 0x00001f00
3621#define VIDFREQ_P1_SHIFT 8
3622#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3623#define VIDFREQ_P1_CSCLK_SHIFT 4
3624#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3625#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3626#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3627#define INTTOEXT_MAP3_SHIFT 24
3628#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3629#define INTTOEXT_MAP2_SHIFT 16
3630#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3631#define INTTOEXT_MAP1_SHIFT 8
3632#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3633#define INTTOEXT_MAP0_SHIFT 0
3634#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3635#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3636#define MEMCTL_CMD_MASK 0xe000
3637#define MEMCTL_CMD_SHIFT 13
3638#define MEMCTL_CMD_RCLK_OFF 0
3639#define MEMCTL_CMD_RCLK_ON 1
3640#define MEMCTL_CMD_CHFREQ 2
3641#define MEMCTL_CMD_CHVID 3
3642#define MEMCTL_CMD_VMMOFF 4
3643#define MEMCTL_CMD_VMMON 5
5ee8ee86 3644#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3645 when command complete */
3646#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3647#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3648#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3649#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3650#define MEMIHYST _MMIO(0x1117c)
3651#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3652#define MEMINT_RSEXIT_EN (1 << 8)
3653#define MEMINT_CX_SUPR_EN (1 << 7)
3654#define MEMINT_CONT_BUSY_EN (1 << 6)
3655#define MEMINT_AVG_BUSY_EN (1 << 5)
3656#define MEMINT_EVAL_CHG_EN (1 << 4)
3657#define MEMINT_MON_IDLE_EN (1 << 3)
3658#define MEMINT_UP_EVAL_EN (1 << 2)
3659#define MEMINT_DOWN_EVAL_EN (1 << 1)
3660#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3661#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3662#define MEM_RSEXIT_MASK 0xc000
3663#define MEM_RSEXIT_SHIFT 14
3664#define MEM_CONT_BUSY_MASK 0x3000
3665#define MEM_CONT_BUSY_SHIFT 12
3666#define MEM_AVG_BUSY_MASK 0x0c00
3667#define MEM_AVG_BUSY_SHIFT 10
3668#define MEM_EVAL_CHG_MASK 0x0300
3669#define MEM_EVAL_BUSY_SHIFT 8
3670#define MEM_MON_IDLE_MASK 0x00c0
3671#define MEM_MON_IDLE_SHIFT 6
3672#define MEM_UP_EVAL_MASK 0x0030
3673#define MEM_UP_EVAL_SHIFT 4
3674#define MEM_DOWN_EVAL_MASK 0x000c
3675#define MEM_DOWN_EVAL_SHIFT 2
3676#define MEM_SW_CMD_MASK 0x0003
3677#define MEM_INT_STEER_GFX 0
3678#define MEM_INT_STEER_CMR 1
3679#define MEM_INT_STEER_SMI 2
3680#define MEM_INT_STEER_SCI 3
f0f59a00 3681#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3682#define MEMINT_RSEXIT (1 << 7)
3683#define MEMINT_CONT_BUSY (1 << 6)
3684#define MEMINT_AVG_BUSY (1 << 5)
3685#define MEMINT_EVAL_CHG (1 << 4)
3686#define MEMINT_MON_IDLE (1 << 3)
3687#define MEMINT_UP_EVAL (1 << 2)
3688#define MEMINT_DOWN_EVAL (1 << 1)
3689#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3690#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3691#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3692#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3693#define MEMMODE_BOOST_FREQ_SHIFT 24
3694#define MEMMODE_IDLE_MODE_MASK 0x00030000
3695#define MEMMODE_IDLE_MODE_SHIFT 16
3696#define MEMMODE_IDLE_MODE_EVAL 0
3697#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3698#define MEMMODE_HWIDLE_EN (1 << 15)
3699#define MEMMODE_SWMODE_EN (1 << 14)
3700#define MEMMODE_RCLK_GATE (1 << 13)
3701#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3702#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3703#define MEMMODE_FSTART_SHIFT 8
3704#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3705#define MEMMODE_FMAX_SHIFT 4
3706#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3707#define RCBMAXAVG _MMIO(0x1119c)
3708#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3709#define SWMEMCMD_RENDER_OFF (0 << 13)
3710#define SWMEMCMD_RENDER_ON (1 << 13)
3711#define SWMEMCMD_SWFREQ (2 << 13)
3712#define SWMEMCMD_TARVID (3 << 13)
3713#define SWMEMCMD_VRM_OFF (4 << 13)
3714#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3715#define CMDSTS (1 << 12)
3716#define SFCAVM (1 << 11)
f97108d1
JB
3717#define SWFREQ_MASK 0x0380 /* P0-7 */
3718#define SWFREQ_SHIFT 7
3719#define TARVID_MASK 0x001f
f0f59a00
VS
3720#define MEMSTAT_CTG _MMIO(0x111a0)
3721#define RCBMINAVG _MMIO(0x111a0)
3722#define RCUPEI _MMIO(0x111b0)
3723#define RCDNEI _MMIO(0x111b4)
3724#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3725#define RS1EN (1 << 31)
3726#define RS2EN (1 << 30)
3727#define RS3EN (1 << 29)
3728#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3729#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3730#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3731#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3732#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3733#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3734#define RSX_STATUS_MASK (7 << 20)
3735#define RSX_STATUS_ON (0 << 20)
3736#define RSX_STATUS_RC1 (1 << 20)
3737#define RSX_STATUS_RC1E (2 << 20)
3738#define RSX_STATUS_RS1 (3 << 20)
3739#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3740#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3741#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3742#define RSX_STATUS_RSVD2 (7 << 20)
3743#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3744#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3745#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3746#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3747#define RS1CONTSAV_MASK (3 << 14)
3748#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3749#define RS1CONTSAV_RSVD (1 << 14)
3750#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3751#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3752#define NORMSLEXLAT_MASK (3 << 12)
3753#define SLOW_RS123 (0 << 12)
3754#define SLOW_RS23 (1 << 12)
3755#define SLOW_RS3 (2 << 12)
3756#define NORMAL_RS123 (3 << 12)
3757#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3758#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3759#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3760#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3761#define RS_CSTATE_MASK (3 << 4)
3762#define RS_CSTATE_C367_RS1 (0 << 4)
3763#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3764#define RS_CSTATE_RSVD (2 << 4)
3765#define RS_CSTATE_C367_RS2 (3 << 4)
3766#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3767#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3768#define VIDCTL _MMIO(0x111c0)
3769#define VIDSTS _MMIO(0x111c8)
3770#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3771#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3772#define MEMSTAT_VID_MASK 0x7f00
3773#define MEMSTAT_VID_SHIFT 8
3774#define MEMSTAT_PSTATE_MASK 0x00f8
3775#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3776#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3777#define MEMSTAT_SRC_CTL_MASK 0x0003
3778#define MEMSTAT_SRC_CTL_CORE 0
3779#define MEMSTAT_SRC_CTL_TRB 1
3780#define MEMSTAT_SRC_CTL_THM 2
3781#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3782#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3783#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3784#define PMMISC _MMIO(0x11214)
5ee8ee86 3785#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3786#define SDEW _MMIO(0x1124c)
3787#define CSIEW0 _MMIO(0x11250)
3788#define CSIEW1 _MMIO(0x11254)
3789#define CSIEW2 _MMIO(0x11258)
3790#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3791#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3792#define MCHAFE _MMIO(0x112c0)
3793#define CSIEC _MMIO(0x112e0)
3794#define DMIEC _MMIO(0x112e4)
3795#define DDREC _MMIO(0x112e8)
3796#define PEG0EC _MMIO(0x112ec)
3797#define PEG1EC _MMIO(0x112f0)
3798#define GFXEC _MMIO(0x112f4)
3799#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3800#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3801#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3802#define ECR_GPFE (1 << 31)
3803#define ECR_IMONE (1 << 30)
7648fa99 3804#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3805#define OGW0 _MMIO(0x11608)
3806#define OGW1 _MMIO(0x1160c)
3807#define EG0 _MMIO(0x11610)
3808#define EG1 _MMIO(0x11614)
3809#define EG2 _MMIO(0x11618)
3810#define EG3 _MMIO(0x1161c)
3811#define EG4 _MMIO(0x11620)
3812#define EG5 _MMIO(0x11624)
3813#define EG6 _MMIO(0x11628)
3814#define EG7 _MMIO(0x1162c)
3815#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3816#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3817#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3818#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3819#define CSIPLL0 _MMIO(0x12c10)
3820#define DDRMPLL1 _MMIO(0X12c20)
3821#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3822
f0f59a00 3823#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3824#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3825
f0f59a00
VS
3826#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3827#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3828#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3829#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3830#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3831
8a292d01
VS
3832/*
3833 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3834 * 8300) freezing up around GPU hangs. Looks as if even
3835 * scheduling/timer interrupts start misbehaving if the RPS
3836 * EI/thresholds are "bad", leading to a very sluggish or even
3837 * frozen machine.
3838 */
3839#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3840#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3841#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3842#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3843 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3844 INTERVAL_0_833_US(us) : \
3845 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3846 INTERVAL_1_28_US(us))
3847
52530cba
AG
3848#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3849#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3850#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3851#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3852 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3853 INTERVAL_0_833_TO_US(interval) : \
3854 INTERVAL_1_33_TO_US(interval)) : \
3855 INTERVAL_1_28_TO_US(interval))
3856
aa40d6bb
ZN
3857/*
3858 * Logical Context regs
3859 */
ec62ed3e
CW
3860#define CCID _MMIO(0x2180)
3861#define CCID_EN BIT(0)
3862#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3863#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3864/*
3865 * Notes on SNB/IVB/VLV context size:
3866 * - Power context is saved elsewhere (LLC or stolen)
3867 * - Ring/execlist context is saved on SNB, not on IVB
3868 * - Extended context size already includes render context size
3869 * - We always need to follow the extended context size.
3870 * SNB BSpec has comments indicating that we should use the
3871 * render context size instead if execlists are disabled, but
3872 * based on empirical testing that's just nonsense.
3873 * - Pipelined/VF state is saved on SNB/IVB respectively
3874 * - GT1 size just indicates how much of render context
3875 * doesn't need saving on GT1
3876 */
f0f59a00 3877#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3878#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3879#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3880#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3881#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3882#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3883#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3884 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3885 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3886#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3887#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3888#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3889#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3890#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3891#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3892#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3893#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3894 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3895
c01fc532
ZW
3896enum {
3897 INTEL_ADVANCED_CONTEXT = 0,
3898 INTEL_LEGACY_32B_CONTEXT,
3899 INTEL_ADVANCED_AD_CONTEXT,
3900 INTEL_LEGACY_64B_CONTEXT
3901};
3902
2355cf08
MK
3903enum {
3904 FAULT_AND_HANG = 0,
3905 FAULT_AND_HALT, /* Debug only */
3906 FAULT_AND_STREAM,
3907 FAULT_AND_CONTINUE /* Unsupported */
3908};
3909
5ee8ee86
PZ
3910#define GEN8_CTX_VALID (1 << 0)
3911#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3912#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3913#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3914#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3915#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3916
2355cf08
MK
3917#define GEN8_CTX_ID_SHIFT 32
3918#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3919#define GEN11_SW_CTX_ID_SHIFT 37
3920#define GEN11_SW_CTX_ID_WIDTH 11
3921#define GEN11_ENGINE_CLASS_SHIFT 61
3922#define GEN11_ENGINE_CLASS_WIDTH 3
3923#define GEN11_ENGINE_INSTANCE_SHIFT 48
3924#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3925
f0f59a00
VS
3926#define CHV_CLK_CTL1 _MMIO(0x101100)
3927#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3928#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3929
585fb111
JB
3930/*
3931 * Overlay regs
3932 */
3933
f0f59a00
VS
3934#define OVADD _MMIO(0x30000)
3935#define DOVSTA _MMIO(0x30008)
5ee8ee86 3936#define OC_BUF (0x3 << 20)
f0f59a00
VS
3937#define OGAMC5 _MMIO(0x30010)
3938#define OGAMC4 _MMIO(0x30014)
3939#define OGAMC3 _MMIO(0x30018)
3940#define OGAMC2 _MMIO(0x3001c)
3941#define OGAMC1 _MMIO(0x30020)
3942#define OGAMC0 _MMIO(0x30024)
585fb111 3943
d965e7ac
ID
3944/*
3945 * GEN9 clock gating regs
3946 */
3947#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3948#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3949#define PWM2_GATING_DIS (1 << 14)
3950#define PWM1_GATING_DIS (1 << 13)
3951
6481d5ed
VS
3952#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3953#define BXT_GMBUS_GATING_DIS (1 << 14)
3954
ed69cd40
ID
3955#define _CLKGATE_DIS_PSL_A 0x46520
3956#define _CLKGATE_DIS_PSL_B 0x46524
3957#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3958#define DUPS1_GATING_DIS (1 << 15)
3959#define DUPS2_GATING_DIS (1 << 19)
3960#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3961#define DPF_GATING_DIS (1 << 10)
3962#define DPF_RAM_GATING_DIS (1 << 9)
3963#define DPFR_GATING_DIS (1 << 8)
3964
3965#define CLKGATE_DIS_PSL(pipe) \
3966 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3967
90007bca
RV
3968/*
3969 * GEN10 clock gating regs
3970 */
3971#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3972#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3973#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3974#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3975
a4713c5a
RV
3976#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3977#define GWUNIT_CLKGATE_DIS (1 << 16)
3978
01ab0f92
RA
3979#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3980#define VFUNIT_CLKGATE_DIS (1 << 20)
3981
5ba700c7
OM
3982#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3983#define CGPSF_CLKGATE_DIS (1 << 3)
3984
585fb111
JB
3985/*
3986 * Display engine regs
3987 */
3988
8bf1e9f1 3989/* Pipe A CRC regs */
a57c774a 3990#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3991#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3992/* ivb+ source selection */
8bf1e9f1
SH
3993#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3994#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3995#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3996/* ilk+ source selection */
5a6b5c84
DV
3997#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3998#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3999#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4000/* embedded DP port on the north display block, reserved on ivb */
4001#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4002#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
4003/* vlv source selection */
4004#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4005#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4006#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4007/* with DP port the pipe source is invalid */
4008#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4009#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4010#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4011/* gen3+ source selection */
4012#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4013#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4014#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4015/* with DP/TV port the pipe source is invalid */
4016#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4017#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4018#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4019#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4020#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4021/* gen2 doesn't have source selection bits */
52f843f6 4022#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4023
5a6b5c84
DV
4024#define _PIPE_CRC_RES_1_A_IVB 0x60064
4025#define _PIPE_CRC_RES_2_A_IVB 0x60068
4026#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4027#define _PIPE_CRC_RES_4_A_IVB 0x60070
4028#define _PIPE_CRC_RES_5_A_IVB 0x60074
4029
a57c774a
AK
4030#define _PIPE_CRC_RES_RED_A 0x60060
4031#define _PIPE_CRC_RES_GREEN_A 0x60064
4032#define _PIPE_CRC_RES_BLUE_A 0x60068
4033#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4034#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4035
4036/* Pipe B CRC regs */
5a6b5c84
DV
4037#define _PIPE_CRC_RES_1_B_IVB 0x61064
4038#define _PIPE_CRC_RES_2_B_IVB 0x61068
4039#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4040#define _PIPE_CRC_RES_4_B_IVB 0x61070
4041#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4042
f0f59a00
VS
4043#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4044#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4045#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4046#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4047#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4048#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4049
4050#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4051#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4052#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4053#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4054#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4055
585fb111 4056/* Pipe A timing regs */
a57c774a
AK
4057#define _HTOTAL_A 0x60000
4058#define _HBLANK_A 0x60004
4059#define _HSYNC_A 0x60008
4060#define _VTOTAL_A 0x6000c
4061#define _VBLANK_A 0x60010
4062#define _VSYNC_A 0x60014
4063#define _PIPEASRC 0x6001c
4064#define _BCLRPAT_A 0x60020
4065#define _VSYNCSHIFT_A 0x60028
ebb69c95 4066#define _PIPE_MULT_A 0x6002c
585fb111
JB
4067
4068/* Pipe B timing regs */
a57c774a
AK
4069#define _HTOTAL_B 0x61000
4070#define _HBLANK_B 0x61004
4071#define _HSYNC_B 0x61008
4072#define _VTOTAL_B 0x6100c
4073#define _VBLANK_B 0x61010
4074#define _VSYNC_B 0x61014
4075#define _PIPEBSRC 0x6101c
4076#define _BCLRPAT_B 0x61020
4077#define _VSYNCSHIFT_B 0x61028
ebb69c95 4078#define _PIPE_MULT_B 0x6102c
a57c774a 4079
7b56caf3
MC
4080/* DSI 0 timing regs */
4081#define _HTOTAL_DSI0 0x6b000
4082#define _HSYNC_DSI0 0x6b008
4083#define _VTOTAL_DSI0 0x6b00c
4084#define _VSYNC_DSI0 0x6b014
4085#define _VSYNCSHIFT_DSI0 0x6b028
4086
4087/* DSI 1 timing regs */
4088#define _HTOTAL_DSI1 0x6b800
4089#define _HSYNC_DSI1 0x6b808
4090#define _VTOTAL_DSI1 0x6b80c
4091#define _VSYNC_DSI1 0x6b814
4092#define _VSYNCSHIFT_DSI1 0x6b828
4093
a57c774a
AK
4094#define TRANSCODER_A_OFFSET 0x60000
4095#define TRANSCODER_B_OFFSET 0x61000
4096#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4097#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a 4098#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4099#define TRANSCODER_DSI0_OFFSET 0x6b000
4100#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4101
f0f59a00
VS
4102#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4103#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4104#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4105#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4106#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4107#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4108#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4109#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4110#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4111#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4112
c8f7df58
RV
4113/* VLV eDP PSR registers */
4114#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4115#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4116#define VLV_EDP_PSR_ENABLE (1 << 0)
4117#define VLV_EDP_PSR_RESET (1 << 1)
4118#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4119#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4120#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4121#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4122#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4123#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4124#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4125#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4126#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4127#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4128
4129#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4130#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4131#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4132#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4133#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4134#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4135
4136#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4137#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4138#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4139#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4140#define VLV_EDP_PSR_DISABLED (0 << 0)
4141#define VLV_EDP_PSR_INACTIVE (1 << 0)
4142#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4143#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4144#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4145#define VLV_EDP_PSR_EXIT (5 << 0)
4146#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4147#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4148
ed8546ac 4149/* HSW+ eDP PSR registers */
443a389f
VS
4150#define HSW_EDP_PSR_BASE 0x64800
4151#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4152#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4153#define EDP_PSR_ENABLE (1 << 31)
4154#define BDW_PSR_SINGLE_FRAME (1 << 30)
4155#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4156#define EDP_PSR_LINK_STANDBY (1 << 27)
4157#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4158#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4159#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4160#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4161#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4162#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4163#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4164#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4165#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4166#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4167#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4168#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4169#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4170#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4171#define EDP_PSR_TP1_TIME_500us (0 << 4)
4172#define EDP_PSR_TP1_TIME_100us (1 << 4)
4173#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4174#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4175#define EDP_PSR_IDLE_FRAME_SHIFT 0
4176
fc340442
DV
4177/* Bspec claims those aren't shifted but stay at 0x64800 */
4178#define EDP_PSR_IMR _MMIO(0x64834)
4179#define EDP_PSR_IIR _MMIO(0x64838)
c0871805
ID
4180#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4181#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4182#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4183#define EDP_PSR_TRANSCODER_C_SHIFT 24
4184#define EDP_PSR_TRANSCODER_B_SHIFT 16
4185#define EDP_PSR_TRANSCODER_A_SHIFT 8
4186#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
fc340442 4187
f0f59a00 4188#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4189#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4190#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4191#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4192#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4193#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4194
f0f59a00 4195#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4196
861023e0 4197#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4198#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4199#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4200#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4201#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4202#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4203#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4204#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4205#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4206#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4207#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4208#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4209#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4210#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4211#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4212#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4213#define EDP_PSR_STATUS_COUNT_SHIFT 16
4214#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4215#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4216#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4217#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4218#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4219#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4220#define EDP_PSR_STATUS_IDLE_MASK 0xf
4221
f0f59a00 4222#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4223#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4224
62801bf6 4225#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4226#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4227#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4228#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4229#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4230#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4231#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4232
f0f59a00 4233#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4234#define EDP_PSR2_ENABLE (1 << 31)
4235#define EDP_SU_TRACK_ENABLE (1 << 30)
4236#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4237#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4238#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4239#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4240#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4241#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4242#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4243#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4244#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4245#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4246#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4247#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4248#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4249#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4250
bc18b4df
JRS
4251#define _PSR_EVENT_TRANS_A 0x60848
4252#define _PSR_EVENT_TRANS_B 0x61848
4253#define _PSR_EVENT_TRANS_C 0x62848
4254#define _PSR_EVENT_TRANS_D 0x63848
4255#define _PSR_EVENT_TRANS_EDP 0x6F848
4256#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4257#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4258#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4259#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4260#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4261#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4262#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4263#define PSR_EVENT_MEMORY_UP (1 << 10)
4264#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4265#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4266#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4267#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4268#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4269#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4270#define PSR_EVENT_VBI_ENABLE (1 << 2)
4271#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4272#define PSR_EVENT_PSR_DISABLE (1 << 0)
4273
861023e0 4274#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4275#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4276#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4277
cc8853f5
JRS
4278#define _PSR2_SU_STATUS_0 0x6F914
4279#define _PSR2_SU_STATUS_1 0x6F918
4280#define _PSR2_SU_STATUS_2 0x6F91C
4281#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4282#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4283#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4284#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4285#define PSR2_SU_STATUS_FRAMES 8
4286
585fb111 4287/* VGA port control */
f0f59a00
VS
4288#define ADPA _MMIO(0x61100)
4289#define PCH_ADPA _MMIO(0xe1100)
4290#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4291
5ee8ee86 4292#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4293#define ADPA_DAC_DISABLE 0
6102a8ee 4294#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4295#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4296#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4297#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4298#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4299#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4300#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4301#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4302#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4303#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4304#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4305#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4306#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4307#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4308#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4309#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4310#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4311#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4312#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4313#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4314#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4315#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4316#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4317#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4318#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4319#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4320#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4321#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4322#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4323#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4324#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4325#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4326#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4327#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4328#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4329#define ADPA_DPMS_MASK (~(3 << 10))
4330#define ADPA_DPMS_ON (0 << 10)
4331#define ADPA_DPMS_SUSPEND (1 << 10)
4332#define ADPA_DPMS_STANDBY (2 << 10)
4333#define ADPA_DPMS_OFF (3 << 10)
585fb111 4334
939fe4d7 4335
585fb111 4336/* Hotplug control (945+ only) */
ed5eb1b7 4337#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
4338#define PORTB_HOTPLUG_INT_EN (1 << 29)
4339#define PORTC_HOTPLUG_INT_EN (1 << 28)
4340#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4341#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4342#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4343#define TV_HOTPLUG_INT_EN (1 << 18)
4344#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4345#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4346 PORTC_HOTPLUG_INT_EN | \
4347 PORTD_HOTPLUG_INT_EN | \
4348 SDVOC_HOTPLUG_INT_EN | \
4349 SDVOB_HOTPLUG_INT_EN | \
4350 CRT_HOTPLUG_INT_EN)
585fb111 4351#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4352#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4353/* must use period 64 on GM45 according to docs */
4354#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4355#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4356#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4357#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4358#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4359#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4360#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4361#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4362#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4363#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4364#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4365#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4366
ed5eb1b7 4367#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
0ce99f74 4368/*
0780cd36 4369 * HDMI/DP bits are g4x+
0ce99f74
DV
4370 *
4371 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4372 * Please check the detailed lore in the commit message for for experimental
4373 * evidence.
4374 */
0780cd36
VS
4375/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4376#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4377#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4378#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4379/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4380#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4381#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4382#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4383#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4384#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4385#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4386#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4387#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4388#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4389#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4390#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4391#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4392/* CRT/TV common between gen3+ */
585fb111
JB
4393#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4394#define TV_HOTPLUG_INT_STATUS (1 << 10)
4395#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4396#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4397#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4398#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4399#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4400#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4401#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4402#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4403
084b612e
CW
4404/* SDVO is different across gen3/4 */
4405#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4406#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4407/*
4408 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4409 * since reality corrobates that they're the same as on gen3. But keep these
4410 * bits here (and the comment!) to help any other lost wanderers back onto the
4411 * right tracks.
4412 */
084b612e
CW
4413#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4414#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4415#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4416#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4417#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4418 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4419 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4420 PORTB_HOTPLUG_INT_STATUS | \
4421 PORTC_HOTPLUG_INT_STATUS | \
4422 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4423
4424#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4425 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4426 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4427 PORTB_HOTPLUG_INT_STATUS | \
4428 PORTC_HOTPLUG_INT_STATUS | \
4429 PORTD_HOTPLUG_INT_STATUS)
585fb111 4430
c20cd312
PZ
4431/* SDVO and HDMI port control.
4432 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4433#define _GEN3_SDVOB 0x61140
4434#define _GEN3_SDVOC 0x61160
4435#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4436#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4437#define GEN4_HDMIB GEN3_SDVOB
4438#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4439#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4440#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4441#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4442#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4443#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4444#define PCH_HDMIC _MMIO(0xe1150)
4445#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4446
f0f59a00 4447#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4448#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 4449#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 4450#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4451#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4452#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4453#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4454#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4455
c20cd312
PZ
4456/* Gen 3 SDVO bits: */
4457#define SDVO_ENABLE (1 << 31)
76203467 4458#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4459#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4460#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4461#define SDVO_STALL_SELECT (1 << 29)
4462#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4463/*
585fb111 4464 * 915G/GM SDVO pixel multiplier.
585fb111 4465 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4466 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4467 */
c20cd312 4468#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4469#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4470#define SDVO_PHASE_SELECT_MASK (15 << 19)
4471#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4472#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4473#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4474#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4475#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4476#define SDVO_DETECTED (1 << 2)
585fb111 4477/* Bits to be preserved when writing */
c20cd312
PZ
4478#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4479 SDVO_INTERRUPT_ENABLE)
4480#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4481
4482/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4483#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4484#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4485#define SDVO_ENCODING_SDVO (0 << 10)
4486#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4487#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4488#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4489#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4490#define SDVO_AUDIO_ENABLE (1 << 6)
4491/* VSYNC/HSYNC bits new with 965, default is to be set */
4492#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4493#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4494
4495/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4496#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4497#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4498
4499/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4500#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4501#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4502#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4503
44f37d1f 4504/* CHV SDVO/HDMI bits: */
76203467 4505#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4506#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4507#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4508
585fb111
JB
4509
4510/* DVO port control */
f0f59a00
VS
4511#define _DVOA 0x61120
4512#define DVOA _MMIO(_DVOA)
4513#define _DVOB 0x61140
4514#define DVOB _MMIO(_DVOB)
4515#define _DVOC 0x61160
4516#define DVOC _MMIO(_DVOC)
585fb111 4517#define DVO_ENABLE (1 << 31)
b45a2588
VS
4518#define DVO_PIPE_SEL_SHIFT 30
4519#define DVO_PIPE_SEL_MASK (1 << 30)
4520#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4521#define DVO_PIPE_STALL_UNUSED (0 << 28)
4522#define DVO_PIPE_STALL (1 << 28)
4523#define DVO_PIPE_STALL_TV (2 << 28)
4524#define DVO_PIPE_STALL_MASK (3 << 28)
4525#define DVO_USE_VGA_SYNC (1 << 15)
4526#define DVO_DATA_ORDER_I740 (0 << 14)
4527#define DVO_DATA_ORDER_FP (1 << 14)
4528#define DVO_VSYNC_DISABLE (1 << 11)
4529#define DVO_HSYNC_DISABLE (1 << 10)
4530#define DVO_VSYNC_TRISTATE (1 << 9)
4531#define DVO_HSYNC_TRISTATE (1 << 8)
4532#define DVO_BORDER_ENABLE (1 << 7)
4533#define DVO_DATA_ORDER_GBRG (1 << 6)
4534#define DVO_DATA_ORDER_RGGB (0 << 6)
4535#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4536#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4537#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4538#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4539#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4540#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4541#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4542#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4543#define DVOA_SRCDIM _MMIO(0x61124)
4544#define DVOB_SRCDIM _MMIO(0x61144)
4545#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4546#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4547#define DVO_SRCDIM_VERTICAL_SHIFT 0
4548
4549/* LVDS port control */
f0f59a00 4550#define LVDS _MMIO(0x61180)
585fb111
JB
4551/*
4552 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4553 * the DPLL semantics change when the LVDS is assigned to that pipe.
4554 */
4555#define LVDS_PORT_EN (1 << 31)
4556/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4557#define LVDS_PIPE_SEL_SHIFT 30
4558#define LVDS_PIPE_SEL_MASK (1 << 30)
4559#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4560#define LVDS_PIPE_SEL_SHIFT_CPT 29
4561#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4562#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4563/* LVDS dithering flag on 965/g4x platform */
4564#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4565/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4566#define LVDS_VSYNC_POLARITY (1 << 21)
4567#define LVDS_HSYNC_POLARITY (1 << 20)
4568
a3e17eb8
ZY
4569/* Enable border for unscaled (or aspect-scaled) display */
4570#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4571/*
4572 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4573 * pixel.
4574 */
4575#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4576#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4577#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4578/*
4579 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4580 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4581 * on.
4582 */
4583#define LVDS_A3_POWER_MASK (3 << 6)
4584#define LVDS_A3_POWER_DOWN (0 << 6)
4585#define LVDS_A3_POWER_UP (3 << 6)
4586/*
4587 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4588 * is set.
4589 */
4590#define LVDS_CLKB_POWER_MASK (3 << 4)
4591#define LVDS_CLKB_POWER_DOWN (0 << 4)
4592#define LVDS_CLKB_POWER_UP (3 << 4)
4593/*
4594 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4595 * setting for whether we are in dual-channel mode. The B3 pair will
4596 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4597 */
4598#define LVDS_B0B3_POWER_MASK (3 << 2)
4599#define LVDS_B0B3_POWER_DOWN (0 << 2)
4600#define LVDS_B0B3_POWER_UP (3 << 2)
4601
3c17fe4b 4602/* Video Data Island Packet control */
f0f59a00 4603#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4604/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4605 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4606 * of the infoframe structure specified by CEA-861. */
4607#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4608#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 4609#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 4610#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4611/* Pre HSW: */
3c17fe4b 4612#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4613#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4614#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4615#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4616#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4617#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4618#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4619#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4620#define VIDEO_DIP_SELECT_AVI (0 << 19)
4621#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4622#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4623#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4624#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4625#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4626#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4627#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4628/* HSW and later: */
a670be33
DP
4629#define DRM_DIP_ENABLE (1 << 28)
4630#define PSR_VSC_BIT_7_SET (1 << 27)
4631#define VSC_SELECT_MASK (0x3 << 25)
4632#define VSC_SELECT_SHIFT 25
4633#define VSC_DIP_HW_HEA_DATA (0 << 25)
4634#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4635#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4636#define VSC_DIP_SW_HEA_DATA (3 << 25)
4637#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4638#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4639#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4640#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4641#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4642#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4643#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4644
585fb111 4645/* Panel power sequencing */
44cb734c
ID
4646#define PPS_BASE 0x61200
4647#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4648#define PCH_PPS_BASE 0xC7200
4649
4650#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4651 PPS_BASE + (reg) + \
4652 (pps_idx) * 0x100)
4653
4654#define _PP_STATUS 0x61200
4655#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4656#define PP_ON (1 << 31)
f4ff2120
MC
4657
4658#define _PP_CONTROL_1 0xc7204
4659#define _PP_CONTROL_2 0xc7304
4660#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4661 _PP_CONTROL_2)
4662#define POWER_CYCLE_DELAY_MASK (0x1f << 4)
4663#define POWER_CYCLE_DELAY_SHIFT 4
4664#define VDD_OVERRIDE_FORCE (1 << 3)
4665#define BACKLIGHT_ENABLE (1 << 2)
4666#define PWR_DOWN_ON_RESET (1 << 1)
4667#define PWR_STATE_TARGET (1 << 0)
585fb111
JB
4668/*
4669 * Indicates that all dependencies of the panel are on:
4670 *
4671 * - PLL enabled
4672 * - pipe enabled
4673 * - LVDS/DVOB/DVOC on
4674 */
44cb734c
ID
4675#define PP_READY (1 << 30)
4676#define PP_SEQUENCE_NONE (0 << 28)
4677#define PP_SEQUENCE_POWER_UP (1 << 28)
4678#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4679#define PP_SEQUENCE_MASK (3 << 28)
4680#define PP_SEQUENCE_SHIFT 28
4681#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4682#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4683#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4684#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4685#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4686#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4687#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4688#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4689#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4690#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4691#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4692
4693#define _PP_CONTROL 0x61204
4694#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4695#define PANEL_UNLOCK_REGS (0xabcd << 16)
4696#define PANEL_UNLOCK_MASK (0xffff << 16)
4697#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4698#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4699#define EDP_FORCE_VDD (1 << 3)
4700#define EDP_BLC_ENABLE (1 << 2)
4701#define PANEL_POWER_RESET (1 << 1)
44cb734c 4702#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4703
4704#define _PP_ON_DELAYS 0x61208
4705#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4706#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4707#define PANEL_PORT_SELECT_MASK (3 << 30)
4708#define PANEL_PORT_SELECT_LVDS (0 << 30)
4709#define PANEL_PORT_SELECT_DPA (1 << 30)
4710#define PANEL_PORT_SELECT_DPC (2 << 30)
4711#define PANEL_PORT_SELECT_DPD (3 << 30)
4712#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4713#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4714#define PANEL_POWER_UP_DELAY_SHIFT 16
4715#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4716#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4717
4718#define _PP_OFF_DELAYS 0x6120C
4719#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4720#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4721#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4722#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4723#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4724
4725#define _PP_DIVISOR 0x61210
4726#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4727#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4728#define PP_REFERENCE_DIVIDER_SHIFT 8
4729#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4730#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4731
4732/* Panel fitting */
ed5eb1b7 4733#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
585fb111
JB
4734#define PFIT_ENABLE (1 << 31)
4735#define PFIT_PIPE_MASK (3 << 29)
4736#define PFIT_PIPE_SHIFT 29
4737#define VERT_INTERP_DISABLE (0 << 10)
4738#define VERT_INTERP_BILINEAR (1 << 10)
4739#define VERT_INTERP_MASK (3 << 10)
4740#define VERT_AUTO_SCALE (1 << 9)
4741#define HORIZ_INTERP_DISABLE (0 << 6)
4742#define HORIZ_INTERP_BILINEAR (1 << 6)
4743#define HORIZ_INTERP_MASK (3 << 6)
4744#define HORIZ_AUTO_SCALE (1 << 5)
4745#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4746#define PFIT_FILTER_FUZZY (0 << 24)
4747#define PFIT_SCALING_AUTO (0 << 26)
4748#define PFIT_SCALING_PROGRAMMED (1 << 26)
4749#define PFIT_SCALING_PILLAR (2 << 26)
4750#define PFIT_SCALING_LETTER (3 << 26)
ed5eb1b7 4751#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
3fbe18d6
ZY
4752/* Pre-965 */
4753#define PFIT_VERT_SCALE_SHIFT 20
4754#define PFIT_VERT_SCALE_MASK 0xfff00000
4755#define PFIT_HORIZ_SCALE_SHIFT 4
4756#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4757/* 965+ */
4758#define PFIT_VERT_SCALE_SHIFT_965 16
4759#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4760#define PFIT_HORIZ_SCALE_SHIFT_965 0
4761#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4762
ed5eb1b7 4763#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 4764
ed5eb1b7
JN
4765#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4766#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
f0f59a00
VS
4767#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4768 _VLV_BLC_PWM_CTL2_B)
07bf139b 4769
ed5eb1b7
JN
4770#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4771#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
f0f59a00
VS
4772#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4773 _VLV_BLC_PWM_CTL_B)
07bf139b 4774
ed5eb1b7
JN
4775#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4776#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
f0f59a00
VS
4777#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4778 _VLV_BLC_HIST_CTL_B)
07bf139b 4779
585fb111 4780/* Backlight control */
ed5eb1b7 4781#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
7cf41601
DV
4782#define BLM_PWM_ENABLE (1 << 31)
4783#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4784#define BLM_PIPE_SELECT (1 << 29)
4785#define BLM_PIPE_SELECT_IVB (3 << 29)
4786#define BLM_PIPE_A (0 << 29)
4787#define BLM_PIPE_B (1 << 29)
4788#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4789#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4790#define BLM_TRANSCODER_B BLM_PIPE_B
4791#define BLM_TRANSCODER_C BLM_PIPE_C
4792#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4793#define BLM_PIPE(pipe) ((pipe) << 29)
4794#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4795#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4796#define BLM_PHASE_IN_ENABLE (1 << 25)
4797#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4798#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4799#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4800#define BLM_PHASE_IN_COUNT_SHIFT (8)
4801#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4802#define BLM_PHASE_IN_INCR_SHIFT (0)
4803#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
ed5eb1b7 4804#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
ba3820ad
TI
4805/*
4806 * This is the most significant 15 bits of the number of backlight cycles in a
4807 * complete cycle of the modulated backlight control.
4808 *
4809 * The actual value is this field multiplied by two.
4810 */
7cf41601
DV
4811#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4812#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4813#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4814/*
4815 * This is the number of cycles out of the backlight modulation cycle for which
4816 * the backlight is on.
4817 *
4818 * This field must be no greater than the number of cycles in the complete
4819 * backlight modulation cycle.
4820 */
4821#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4822#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4823#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4824#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4825
ed5eb1b7 4826#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
2059ac3b 4827#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4828
7cf41601
DV
4829/* New registers for PCH-split platforms. Safe where new bits show up, the
4830 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4831#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4832#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4833
f0f59a00 4834#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4835
7cf41601
DV
4836/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4837 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4838#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4839#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4840#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4841#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4842#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4843
f0f59a00 4844#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4845#define UTIL_PIN_ENABLE (1 << 31)
4846
022e4e52
SK
4847#define UTIL_PIN_PIPE(x) ((x) << 29)
4848#define UTIL_PIN_PIPE_MASK (3 << 29)
4849#define UTIL_PIN_MODE_PWM (1 << 24)
4850#define UTIL_PIN_MODE_MASK (0xf << 24)
4851#define UTIL_PIN_POLARITY (1 << 22)
4852
0fb890c0 4853/* BXT backlight register definition. */
022e4e52 4854#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4855#define BXT_BLC_PWM_ENABLE (1 << 31)
4856#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4857#define _BXT_BLC_PWM_FREQ1 0xC8254
4858#define _BXT_BLC_PWM_DUTY1 0xC8258
4859
4860#define _BXT_BLC_PWM_CTL2 0xC8350
4861#define _BXT_BLC_PWM_FREQ2 0xC8354
4862#define _BXT_BLC_PWM_DUTY2 0xC8358
4863
f0f59a00 4864#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4865 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4866#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4867 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4868#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4869 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4870
f0f59a00 4871#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4872#define PCH_GTC_ENABLE (1 << 31)
4873
585fb111 4874/* TV port control */
f0f59a00 4875#define TV_CTL _MMIO(0x68000)
646b4269 4876/* Enables the TV encoder */
585fb111 4877# define TV_ENC_ENABLE (1 << 31)
646b4269 4878/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4879# define TV_ENC_PIPE_SEL_SHIFT 30
4880# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4881# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4882/* Outputs composite video (DAC A only) */
585fb111 4883# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4884/* Outputs SVideo video (DAC B/C) */
585fb111 4885# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4886/* Outputs Component video (DAC A/B/C) */
585fb111 4887# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4888/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4889# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4890# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4891/* Enables slow sync generation (945GM only) */
585fb111 4892# define TV_SLOW_SYNC (1 << 20)
646b4269 4893/* Selects 4x oversampling for 480i and 576p */
585fb111 4894# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4895/* Selects 2x oversampling for 720p and 1080i */
585fb111 4896# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4897/* Selects no oversampling for 1080p */
585fb111 4898# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4899/* Selects 8x oversampling */
585fb111 4900# define TV_OVERSAMPLE_8X (3 << 18)
e3bb355c 4901# define TV_OVERSAMPLE_MASK (3 << 18)
646b4269 4902/* Selects progressive mode rather than interlaced */
585fb111 4903# define TV_PROGRESSIVE (1 << 17)
646b4269 4904/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4905# define TV_PAL_BURST (1 << 16)
646b4269 4906/* Field for setting delay of Y compared to C */
585fb111 4907# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4908/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4909# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4910/*
585fb111
JB
4911 * Enables a fix for the 915GM only.
4912 *
4913 * Not sure what it does.
4914 */
4915# define TV_ENC_C0_FIX (1 << 10)
646b4269 4916/* Bits that must be preserved by software */
d2d9f232 4917# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4918# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4919/* Read-only state that reports all features enabled */
585fb111 4920# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4921/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4922# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4923/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4924# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4925/* Normal operation */
585fb111 4926# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4927/* Encoder test pattern 1 - combo pattern */
585fb111 4928# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4929/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4930# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4931/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4932# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4933/* Encoder test pattern 4 - random noise */
585fb111 4934# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4935/* Encoder test pattern 5 - linear color ramps */
585fb111 4936# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4937/*
585fb111
JB
4938 * This test mode forces the DACs to 50% of full output.
4939 *
4940 * This is used for load detection in combination with TVDAC_SENSE_MASK
4941 */
4942# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4943# define TV_TEST_MODE_MASK (7 << 0)
4944
f0f59a00 4945#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4946# define TV_DAC_SAVE 0x00ffff00
646b4269 4947/*
585fb111
JB
4948 * Reports that DAC state change logic has reported change (RO).
4949 *
4950 * This gets cleared when TV_DAC_STATE_EN is cleared
4951*/
4952# define TVDAC_STATE_CHG (1 << 31)
4953# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4954/* Reports that DAC A voltage is above the detect threshold */
585fb111 4955# define TVDAC_A_SENSE (1 << 30)
646b4269 4956/* Reports that DAC B voltage is above the detect threshold */
585fb111 4957# define TVDAC_B_SENSE (1 << 29)
646b4269 4958/* Reports that DAC C voltage is above the detect threshold */
585fb111 4959# define TVDAC_C_SENSE (1 << 28)
646b4269 4960/*
585fb111
JB
4961 * Enables DAC state detection logic, for load-based TV detection.
4962 *
4963 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4964 * to off, for load detection to work.
4965 */
4966# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4967/* Sets the DAC A sense value to high */
585fb111 4968# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4969/* Sets the DAC B sense value to high */
585fb111 4970# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4971/* Sets the DAC C sense value to high */
585fb111 4972# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4973/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4974# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4975/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4976# define ENC_TVDAC_SLEW_FAST (1 << 6)
4977# define DAC_A_1_3_V (0 << 4)
4978# define DAC_A_1_1_V (1 << 4)
4979# define DAC_A_0_7_V (2 << 4)
cb66c692 4980# define DAC_A_MASK (3 << 4)
585fb111
JB
4981# define DAC_B_1_3_V (0 << 2)
4982# define DAC_B_1_1_V (1 << 2)
4983# define DAC_B_0_7_V (2 << 2)
cb66c692 4984# define DAC_B_MASK (3 << 2)
585fb111
JB
4985# define DAC_C_1_3_V (0 << 0)
4986# define DAC_C_1_1_V (1 << 0)
4987# define DAC_C_0_7_V (2 << 0)
cb66c692 4988# define DAC_C_MASK (3 << 0)
585fb111 4989
646b4269 4990/*
585fb111
JB
4991 * CSC coefficients are stored in a floating point format with 9 bits of
4992 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4993 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4994 * -1 (0x3) being the only legal negative value.
4995 */
f0f59a00 4996#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4997# define TV_RY_MASK 0x07ff0000
4998# define TV_RY_SHIFT 16
4999# define TV_GY_MASK 0x00000fff
5000# define TV_GY_SHIFT 0
5001
f0f59a00 5002#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
5003# define TV_BY_MASK 0x07ff0000
5004# define TV_BY_SHIFT 16
646b4269 5005/*
585fb111
JB
5006 * Y attenuation for component video.
5007 *
5008 * Stored in 1.9 fixed point.
5009 */
5010# define TV_AY_MASK 0x000003ff
5011# define TV_AY_SHIFT 0
5012
f0f59a00 5013#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5014# define TV_RU_MASK 0x07ff0000
5015# define TV_RU_SHIFT 16
5016# define TV_GU_MASK 0x000007ff
5017# define TV_GU_SHIFT 0
5018
f0f59a00 5019#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5020# define TV_BU_MASK 0x07ff0000
5021# define TV_BU_SHIFT 16
646b4269 5022/*
585fb111
JB
5023 * U attenuation for component video.
5024 *
5025 * Stored in 1.9 fixed point.
5026 */
5027# define TV_AU_MASK 0x000003ff
5028# define TV_AU_SHIFT 0
5029
f0f59a00 5030#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5031# define TV_RV_MASK 0x0fff0000
5032# define TV_RV_SHIFT 16
5033# define TV_GV_MASK 0x000007ff
5034# define TV_GV_SHIFT 0
5035
f0f59a00 5036#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5037# define TV_BV_MASK 0x07ff0000
5038# define TV_BV_SHIFT 16
646b4269 5039/*
585fb111
JB
5040 * V attenuation for component video.
5041 *
5042 * Stored in 1.9 fixed point.
5043 */
5044# define TV_AV_MASK 0x000007ff
5045# define TV_AV_SHIFT 0
5046
f0f59a00 5047#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5048/* 2s-complement brightness adjustment */
585fb111
JB
5049# define TV_BRIGHTNESS_MASK 0xff000000
5050# define TV_BRIGHTNESS_SHIFT 24
646b4269 5051/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5052# define TV_CONTRAST_MASK 0x00ff0000
5053# define TV_CONTRAST_SHIFT 16
646b4269 5054/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5055# define TV_SATURATION_MASK 0x0000ff00
5056# define TV_SATURATION_SHIFT 8
646b4269 5057/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5058# define TV_HUE_MASK 0x000000ff
5059# define TV_HUE_SHIFT 0
5060
f0f59a00 5061#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5062/* Controls the DAC level for black */
585fb111
JB
5063# define TV_BLACK_LEVEL_MASK 0x01ff0000
5064# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5065/* Controls the DAC level for blanking */
585fb111
JB
5066# define TV_BLANK_LEVEL_MASK 0x000001ff
5067# define TV_BLANK_LEVEL_SHIFT 0
5068
f0f59a00 5069#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5070/* Number of pixels in the hsync. */
585fb111
JB
5071# define TV_HSYNC_END_MASK 0x1fff0000
5072# define TV_HSYNC_END_SHIFT 16
646b4269 5073/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5074# define TV_HTOTAL_MASK 0x00001fff
5075# define TV_HTOTAL_SHIFT 0
5076
f0f59a00 5077#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5078/* Enables the colorburst (needed for non-component color) */
585fb111 5079# define TV_BURST_ENA (1 << 31)
646b4269 5080/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5081# define TV_HBURST_START_SHIFT 16
5082# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5083/* Length of the colorburst */
585fb111
JB
5084# define TV_HBURST_LEN_SHIFT 0
5085# define TV_HBURST_LEN_MASK 0x0001fff
5086
f0f59a00 5087#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5088/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5089# define TV_HBLANK_END_SHIFT 16
5090# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5091/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5092# define TV_HBLANK_START_SHIFT 0
5093# define TV_HBLANK_START_MASK 0x0001fff
5094
f0f59a00 5095#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5096/* XXX */
585fb111
JB
5097# define TV_NBR_END_SHIFT 16
5098# define TV_NBR_END_MASK 0x07ff0000
646b4269 5099/* XXX */
585fb111
JB
5100# define TV_VI_END_F1_SHIFT 8
5101# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5102/* XXX */
585fb111
JB
5103# define TV_VI_END_F2_SHIFT 0
5104# define TV_VI_END_F2_MASK 0x0000003f
5105
f0f59a00 5106#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5107/* Length of vsync, in half lines */
585fb111
JB
5108# define TV_VSYNC_LEN_MASK 0x07ff0000
5109# define TV_VSYNC_LEN_SHIFT 16
646b4269 5110/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5111 * number of half lines.
5112 */
5113# define TV_VSYNC_START_F1_MASK 0x00007f00
5114# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5115/*
585fb111
JB
5116 * Offset of the start of vsync in field 2, measured in one less than the
5117 * number of half lines.
5118 */
5119# define TV_VSYNC_START_F2_MASK 0x0000007f
5120# define TV_VSYNC_START_F2_SHIFT 0
5121
f0f59a00 5122#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5123/* Enables generation of the equalization signal */
585fb111 5124# define TV_EQUAL_ENA (1 << 31)
646b4269 5125/* Length of vsync, in half lines */
585fb111
JB
5126# define TV_VEQ_LEN_MASK 0x007f0000
5127# define TV_VEQ_LEN_SHIFT 16
646b4269 5128/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5129 * the number of half lines.
5130 */
5131# define TV_VEQ_START_F1_MASK 0x0007f00
5132# define TV_VEQ_START_F1_SHIFT 8
646b4269 5133/*
585fb111
JB
5134 * Offset of the start of equalization in field 2, measured in one less than
5135 * the number of half lines.
5136 */
5137# define TV_VEQ_START_F2_MASK 0x000007f
5138# define TV_VEQ_START_F2_SHIFT 0
5139
f0f59a00 5140#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5141/*
585fb111
JB
5142 * Offset to start of vertical colorburst, measured in one less than the
5143 * number of lines from vertical start.
5144 */
5145# define TV_VBURST_START_F1_MASK 0x003f0000
5146# define TV_VBURST_START_F1_SHIFT 16
646b4269 5147/*
585fb111
JB
5148 * Offset to the end of vertical colorburst, measured in one less than the
5149 * number of lines from the start of NBR.
5150 */
5151# define TV_VBURST_END_F1_MASK 0x000000ff
5152# define TV_VBURST_END_F1_SHIFT 0
5153
f0f59a00 5154#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5155/*
585fb111
JB
5156 * Offset to start of vertical colorburst, measured in one less than the
5157 * number of lines from vertical start.
5158 */
5159# define TV_VBURST_START_F2_MASK 0x003f0000
5160# define TV_VBURST_START_F2_SHIFT 16
646b4269 5161/*
585fb111
JB
5162 * Offset to the end of vertical colorburst, measured in one less than the
5163 * number of lines from the start of NBR.
5164 */
5165# define TV_VBURST_END_F2_MASK 0x000000ff
5166# define TV_VBURST_END_F2_SHIFT 0
5167
f0f59a00 5168#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5169/*
585fb111
JB
5170 * Offset to start of vertical colorburst, measured in one less than the
5171 * number of lines from vertical start.
5172 */
5173# define TV_VBURST_START_F3_MASK 0x003f0000
5174# define TV_VBURST_START_F3_SHIFT 16
646b4269 5175/*
585fb111
JB
5176 * Offset to the end of vertical colorburst, measured in one less than the
5177 * number of lines from the start of NBR.
5178 */
5179# define TV_VBURST_END_F3_MASK 0x000000ff
5180# define TV_VBURST_END_F3_SHIFT 0
5181
f0f59a00 5182#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5183/*
585fb111
JB
5184 * Offset to start of vertical colorburst, measured in one less than the
5185 * number of lines from vertical start.
5186 */
5187# define TV_VBURST_START_F4_MASK 0x003f0000
5188# define TV_VBURST_START_F4_SHIFT 16
646b4269 5189/*
585fb111
JB
5190 * Offset to the end of vertical colorburst, measured in one less than the
5191 * number of lines from the start of NBR.
5192 */
5193# define TV_VBURST_END_F4_MASK 0x000000ff
5194# define TV_VBURST_END_F4_SHIFT 0
5195
f0f59a00 5196#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5197/* Turns on the first subcarrier phase generation DDA */
585fb111 5198# define TV_SC_DDA1_EN (1 << 31)
646b4269 5199/* Turns on the first subcarrier phase generation DDA */
585fb111 5200# define TV_SC_DDA2_EN (1 << 30)
646b4269 5201/* Turns on the first subcarrier phase generation DDA */
585fb111 5202# define TV_SC_DDA3_EN (1 << 29)
646b4269 5203/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5204# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5205/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5206# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5207/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5208# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5209/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5210# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5211/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5212# define TV_BURST_LEVEL_MASK 0x00ff0000
5213# define TV_BURST_LEVEL_SHIFT 16
646b4269 5214/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5215# define TV_SCDDA1_INC_MASK 0x00000fff
5216# define TV_SCDDA1_INC_SHIFT 0
5217
f0f59a00 5218#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5219/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5220# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5221# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5222/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5223# define TV_SCDDA2_INC_MASK 0x00007fff
5224# define TV_SCDDA2_INC_SHIFT 0
5225
f0f59a00 5226#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5227/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5228# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5229# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5230/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5231# define TV_SCDDA3_INC_MASK 0x00007fff
5232# define TV_SCDDA3_INC_SHIFT 0
5233
f0f59a00 5234#define TV_WIN_POS _MMIO(0x68070)
646b4269 5235/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5236# define TV_XPOS_MASK 0x1fff0000
5237# define TV_XPOS_SHIFT 16
646b4269 5238/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5239# define TV_YPOS_MASK 0x00000fff
5240# define TV_YPOS_SHIFT 0
5241
f0f59a00 5242#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5243/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5244# define TV_XSIZE_MASK 0x1fff0000
5245# define TV_XSIZE_SHIFT 16
646b4269 5246/*
585fb111
JB
5247 * Vertical size of the display window, measured in pixels.
5248 *
5249 * Must be even for interlaced modes.
5250 */
5251# define TV_YSIZE_MASK 0x00000fff
5252# define TV_YSIZE_SHIFT 0
5253
f0f59a00 5254#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5255/*
585fb111
JB
5256 * Enables automatic scaling calculation.
5257 *
5258 * If set, the rest of the registers are ignored, and the calculated values can
5259 * be read back from the register.
5260 */
5261# define TV_AUTO_SCALE (1 << 31)
646b4269 5262/*
585fb111
JB
5263 * Disables the vertical filter.
5264 *
5265 * This is required on modes more than 1024 pixels wide */
5266# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5267/* Enables adaptive vertical filtering */
585fb111
JB
5268# define TV_VADAPT (1 << 28)
5269# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5270/* Selects the least adaptive vertical filtering mode */
585fb111 5271# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5272/* Selects the moderately adaptive vertical filtering mode */
585fb111 5273# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5274/* Selects the most adaptive vertical filtering mode */
585fb111 5275# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5276/*
585fb111
JB
5277 * Sets the horizontal scaling factor.
5278 *
5279 * This should be the fractional part of the horizontal scaling factor divided
5280 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5281 *
5282 * (src width - 1) / ((oversample * dest width) - 1)
5283 */
5284# define TV_HSCALE_FRAC_MASK 0x00003fff
5285# define TV_HSCALE_FRAC_SHIFT 0
5286
f0f59a00 5287#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5288/*
585fb111
JB
5289 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5290 *
5291 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5292 */
5293# define TV_VSCALE_INT_MASK 0x00038000
5294# define TV_VSCALE_INT_SHIFT 15
646b4269 5295/*
585fb111
JB
5296 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5297 *
5298 * \sa TV_VSCALE_INT_MASK
5299 */
5300# define TV_VSCALE_FRAC_MASK 0x00007fff
5301# define TV_VSCALE_FRAC_SHIFT 0
5302
f0f59a00 5303#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5304/*
585fb111
JB
5305 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5306 *
5307 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5308 *
5309 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5310 */
5311# define TV_VSCALE_IP_INT_MASK 0x00038000
5312# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5313/*
585fb111
JB
5314 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5315 *
5316 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5317 *
5318 * \sa TV_VSCALE_IP_INT_MASK
5319 */
5320# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5321# define TV_VSCALE_IP_FRAC_SHIFT 0
5322
f0f59a00 5323#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5324# define TV_CC_ENABLE (1 << 31)
646b4269 5325/*
585fb111
JB
5326 * Specifies which field to send the CC data in.
5327 *
5328 * CC data is usually sent in field 0.
5329 */
5330# define TV_CC_FID_MASK (1 << 27)
5331# define TV_CC_FID_SHIFT 27
646b4269 5332/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5333# define TV_CC_HOFF_MASK 0x03ff0000
5334# define TV_CC_HOFF_SHIFT 16
646b4269 5335/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5336# define TV_CC_LINE_MASK 0x0000003f
5337# define TV_CC_LINE_SHIFT 0
5338
f0f59a00 5339#define TV_CC_DATA _MMIO(0x68094)
585fb111 5340# define TV_CC_RDY (1 << 31)
646b4269 5341/* Second word of CC data to be transmitted. */
585fb111
JB
5342# define TV_CC_DATA_2_MASK 0x007f0000
5343# define TV_CC_DATA_2_SHIFT 16
646b4269 5344/* First word of CC data to be transmitted. */
585fb111
JB
5345# define TV_CC_DATA_1_MASK 0x0000007f
5346# define TV_CC_DATA_1_SHIFT 0
5347
f0f59a00
VS
5348#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5349#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5350#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5351#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5352
040d87f1 5353/* Display Port */
f0f59a00
VS
5354#define DP_A _MMIO(0x64000) /* eDP */
5355#define DP_B _MMIO(0x64100)
5356#define DP_C _MMIO(0x64200)
5357#define DP_D _MMIO(0x64300)
040d87f1 5358
f0f59a00
VS
5359#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5360#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5361#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5362
040d87f1 5363#define DP_PORT_EN (1 << 31)
59b74c49
VS
5364#define DP_PIPE_SEL_SHIFT 30
5365#define DP_PIPE_SEL_MASK (1 << 30)
5366#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5367#define DP_PIPE_SEL_SHIFT_IVB 29
5368#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5369#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5370#define DP_PIPE_SEL_SHIFT_CHV 16
5371#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5372#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5373
040d87f1
KP
5374/* Link training mode - select a suitable mode for each stage */
5375#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5376#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5377#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5378#define DP_LINK_TRAIN_OFF (3 << 28)
5379#define DP_LINK_TRAIN_MASK (3 << 28)
5380#define DP_LINK_TRAIN_SHIFT 28
5381
8db9d77b
ZW
5382/* CPT Link training mode */
5383#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5384#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5385#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5386#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5387#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5388#define DP_LINK_TRAIN_SHIFT_CPT 8
5389
040d87f1
KP
5390/* Signal voltages. These are mostly controlled by the other end */
5391#define DP_VOLTAGE_0_4 (0 << 25)
5392#define DP_VOLTAGE_0_6 (1 << 25)
5393#define DP_VOLTAGE_0_8 (2 << 25)
5394#define DP_VOLTAGE_1_2 (3 << 25)
5395#define DP_VOLTAGE_MASK (7 << 25)
5396#define DP_VOLTAGE_SHIFT 25
5397
5398/* Signal pre-emphasis levels, like voltages, the other end tells us what
5399 * they want
5400 */
5401#define DP_PRE_EMPHASIS_0 (0 << 22)
5402#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5403#define DP_PRE_EMPHASIS_6 (2 << 22)
5404#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5405#define DP_PRE_EMPHASIS_MASK (7 << 22)
5406#define DP_PRE_EMPHASIS_SHIFT 22
5407
5408/* How many wires to use. I guess 3 was too hard */
17aa6be9 5409#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5410#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5411#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5412
5413/* Mystic DPCD version 1.1 special mode */
5414#define DP_ENHANCED_FRAMING (1 << 18)
5415
32f9d658
ZW
5416/* eDP */
5417#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5418#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5419#define DP_PLL_FREQ_MASK (3 << 16)
5420
646b4269 5421/* locked once port is enabled */
040d87f1
KP
5422#define DP_PORT_REVERSAL (1 << 15)
5423
32f9d658
ZW
5424/* eDP */
5425#define DP_PLL_ENABLE (1 << 14)
5426
646b4269 5427/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5428#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5429
5430#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5431#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5432
646b4269 5433/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5434#define DP_COLOR_RANGE_16_235 (1 << 8)
5435
646b4269 5436/* Turn on the audio link */
040d87f1
KP
5437#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5438
646b4269 5439/* vs and hs sync polarity */
040d87f1
KP
5440#define DP_SYNC_VS_HIGH (1 << 4)
5441#define DP_SYNC_HS_HIGH (1 << 3)
5442
646b4269 5443/* A fantasy */
040d87f1
KP
5444#define DP_DETECTED (1 << 2)
5445
646b4269 5446/* The aux channel provides a way to talk to the
040d87f1
KP
5447 * signal sink for DDC etc. Max packet size supported
5448 * is 20 bytes in each direction, hence the 5 fixed
5449 * data registers
5450 */
ed5eb1b7
JN
5451#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5452#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5453#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5454#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5455#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5456#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
5457
5458#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5459#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5460#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5461#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5462#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5463#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
5464
5465#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5466#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5467#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5468#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5469#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5470#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
5471
5472#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5473#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5474#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5475#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5476#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5477#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
5478
5479#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5480#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5481#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5482#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5483#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5484#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
5485
5486#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5487#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5488#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5489#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5490#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5491#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
a324fcac 5492
bdabdb63
VS
5493#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5494#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5495
5496#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5497#define DP_AUX_CH_CTL_DONE (1 << 30)
5498#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5499#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5500#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5501#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5502#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5503#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5504#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5505#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5506#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5507#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5508#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5509#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5510#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5511#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5512#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5513#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5514#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5515#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5516#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5517#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5518#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5519#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5520#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5521#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5522#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5523#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5524
5525/*
5526 * Computing GMCH M and N values for the Display Port link
5527 *
5528 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5529 *
5530 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5531 *
5532 * The GMCH value is used internally
5533 *
5534 * bytes_per_pixel is the number of bytes coming out of the plane,
5535 * which is after the LUTs, so we want the bytes for our color format.
5536 * For our current usage, this is always 3, one byte for R, G and B.
5537 */
e3b95f1e
DV
5538#define _PIPEA_DATA_M_G4X 0x70050
5539#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5540
5541/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5542#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5543#define TU_SIZE_SHIFT 25
a65851af 5544#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5545
a65851af
VS
5546#define DATA_LINK_M_N_MASK (0xffffff)
5547#define DATA_LINK_N_MAX (0x800000)
040d87f1 5548
e3b95f1e
DV
5549#define _PIPEA_DATA_N_G4X 0x70054
5550#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5551#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5552
5553/*
5554 * Computing Link M and N values for the Display Port link
5555 *
5556 * Link M / N = pixel_clock / ls_clk
5557 *
5558 * (the DP spec calls pixel_clock the 'strm_clk')
5559 *
5560 * The Link value is transmitted in the Main Stream
5561 * Attributes and VB-ID.
5562 */
5563
e3b95f1e
DV
5564#define _PIPEA_LINK_M_G4X 0x70060
5565#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5566#define PIPEA_DP_LINK_M_MASK (0xffffff)
5567
e3b95f1e
DV
5568#define _PIPEA_LINK_N_G4X 0x70064
5569#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5570#define PIPEA_DP_LINK_N_MASK (0xffffff)
5571
f0f59a00
VS
5572#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5573#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5574#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5575#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5576
585fb111
JB
5577/* Display & cursor control */
5578
5579/* Pipe A */
a57c774a 5580#define _PIPEADSL 0x70000
837ba00f
PZ
5581#define DSL_LINEMASK_GEN2 0x00000fff
5582#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5583#define _PIPEACONF 0x70008
5ee8ee86 5584#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5585#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5586#define PIPECONF_DOUBLE_WIDE (1 << 30)
5587#define I965_PIPECONF_ACTIVE (1 << 30)
5588#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5589#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5590#define PIPECONF_SINGLE_WIDE 0
5591#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5592#define PIPECONF_PIPE_LOCKED (1 << 25)
5ee8ee86 5593#define PIPECONF_FORCE_BORDER (1 << 25)
9d5441de
VS
5594#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5595#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5596#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5597#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5598#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5599#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5600#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5601#define PIPECONF_GAMMA_MODE_SHIFT 24
59df7b17 5602#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5603#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5604/* Note that pre-gen3 does not support interlaced display directly. Panel
5605 * fitting must be disabled on pre-ilk for interlaced. */
5606#define PIPECONF_PROGRESSIVE (0 << 21)
5607#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5608#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5609#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5610#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5611/* Ironlake and later have a complete new set of values for interlaced. PFIT
5612 * means panel fitter required, PF means progressive fetch, DBL means power
5613 * saving pixel doubling. */
5614#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5615#define PIPECONF_INTERLACED_ILK (3 << 21)
5616#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5617#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5618#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5619#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5620#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5621#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5622#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5623#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5624#define PIPECONF_8BPC (0 << 5)
5625#define PIPECONF_10BPC (1 << 5)
5626#define PIPECONF_6BPC (2 << 5)
5627#define PIPECONF_12BPC (3 << 5)
5628#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5629#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5630#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5631#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5632#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5633#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5634#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5635#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5636#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5637#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5638#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5639#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5640#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5641#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5642#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5643#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5644#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5645#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5646#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5647#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5648#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5649#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5650#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5651#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5652#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5653#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5654#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5655#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5656#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5657#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5658#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5659#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5660#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5661#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5662#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5663#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5664#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5665#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5666#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5667#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5668#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5669#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5670#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5671#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5672#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5673#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5674#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5675#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5676#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5677#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5678#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5679#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5680#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5681
755e9019
ID
5682#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5683#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5684
84fd4f4e
RB
5685#define PIPE_A_OFFSET 0x70000
5686#define PIPE_B_OFFSET 0x71000
5687#define PIPE_C_OFFSET 0x72000
5688#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5689/*
5690 * There's actually no pipe EDP. Some pipe registers have
5691 * simply shifted from the pipe to the transcoder, while
5692 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5693 * to access such registers in transcoder EDP.
5694 */
5695#define PIPE_EDP_OFFSET 0x7f000
5696
372610f3
MC
5697/* ICL DSI 0 and 1 */
5698#define PIPE_DSI0_OFFSET 0x7b000
5699#define PIPE_DSI1_OFFSET 0x7b800
5700
f0f59a00
VS
5701#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5702#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5703#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5704#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5705#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5706
756f85cf
PZ
5707#define _PIPE_MISC_A 0x70030
5708#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5709#define PIPEMISC_YUV420_ENABLE (1 << 27)
5710#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5711#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5712#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5713#define PIPEMISC_DITHER_8_BPC (0 << 5)
5714#define PIPEMISC_DITHER_10_BPC (1 << 5)
5715#define PIPEMISC_DITHER_6_BPC (2 << 5)
5716#define PIPEMISC_DITHER_12_BPC (3 << 5)
5717#define PIPEMISC_DITHER_ENABLE (1 << 4)
5718#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5719#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5720#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5721
c0550305
MR
5722/* Skylake+ pipe bottom (background) color */
5723#define _SKL_BOTTOM_COLOR_A 0x70034
5724#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5725#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5726#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5727
f0f59a00 5728#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5729#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5730#define PIPEB_HLINE_INT_EN (1 << 28)
5731#define PIPEB_VBLANK_INT_EN (1 << 27)
5732#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5733#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5734#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5735#define PIPE_PSR_INT_EN (1 << 22)
5736#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5737#define PIPEA_HLINE_INT_EN (1 << 20)
5738#define PIPEA_VBLANK_INT_EN (1 << 19)
5739#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5740#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5741#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5742#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5743#define PIPEC_HLINE_INT_EN (1 << 12)
5744#define PIPEC_VBLANK_INT_EN (1 << 11)
5745#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5746#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5747#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5748
f0f59a00 5749#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5750#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5751#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5752#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5753#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5754#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5755#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5756#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5757#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5758#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5759#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5760#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5761#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5762#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5763#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5764#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5765#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5766#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5767#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5768#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5769#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5770#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5771#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5772#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5773#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5774#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5775#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5776#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5777#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5778
ed5eb1b7 5779#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
5780#define DSPARB_CSTART_MASK (0x7f << 7)
5781#define DSPARB_CSTART_SHIFT 7
5782#define DSPARB_BSTART_MASK (0x7f)
5783#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5784#define DSPARB_BEND_SHIFT 9 /* on 855 */
5785#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5786#define DSPARB_SPRITEA_SHIFT_VLV 0
5787#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5788#define DSPARB_SPRITEB_SHIFT_VLV 8
5789#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5790#define DSPARB_SPRITEC_SHIFT_VLV 16
5791#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5792#define DSPARB_SPRITED_SHIFT_VLV 24
5793#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5794#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5795#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5796#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5797#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5798#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5799#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5800#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5801#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5802#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5803#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5804#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5805#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5806#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5807#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5808#define DSPARB_SPRITEE_SHIFT_VLV 0
5809#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5810#define DSPARB_SPRITEF_SHIFT_VLV 8
5811#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5812
0a560674 5813/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 5814#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 5815#define DSPFW_SR_SHIFT 23
5ee8ee86 5816#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5817#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5818#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5819#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5820#define DSPFW_PLANEB_MASK (0x7f << 8)
5821#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5822#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5823#define DSPFW_PLANEA_MASK (0x7f << 0)
5824#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5825#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 5826#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5827#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5828#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5829#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5830#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5831#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5832#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5833#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5834#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5835#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5836#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5837#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5838#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5839#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5840#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5841#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
5842#define DSPFW_HPLL_SR_EN (1 << 31)
5843#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5844#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5845#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5846#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5847#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5848#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5849#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5850
5851/* vlv/chv */
f0f59a00 5852#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5853#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5854#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5855#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5856#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5857#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5858#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5859#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5860#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5861#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5862#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5863#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5864#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5865#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5866#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5867#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5868#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5869#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5870#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5871#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5872#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5873#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5874#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5875#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5876#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5877#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5878#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5879#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5880#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5881#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5882#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5883#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5884#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5885#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5886#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5887#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5888#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5889#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5890#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5891#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5892#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5893#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5894#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5895#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5896#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5897#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5898#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5899
5900/* vlv/chv high order bits */
f0f59a00 5901#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5902#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5903#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5904#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5905#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5906#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5907#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5908#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5909#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5910#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5911#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5912#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5913#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5914#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5915#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5916#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5917#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5918#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5919#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5920#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5921#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5922#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5923#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5924#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5925#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5926#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5927#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5928#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5929#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5930#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5931#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5932#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5933#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5934#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5935#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5936#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5937#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5938#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5939#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5940#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5941#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5942#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5943
12a3c055 5944/* drain latency register values*/
f0f59a00 5945#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5946#define DDL_CURSOR_SHIFT 24
5ee8ee86 5947#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5948#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5949#define DDL_PRECISION_HIGH (1 << 7)
5950#define DDL_PRECISION_LOW (0 << 7)
0948c265 5951#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5952
f0f59a00 5953#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5954#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5955#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5956
c231775c 5957#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5958#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5959
7662c8bd 5960/* FIFO watermark sizes etc */
0e442c60 5961#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5962#define I915_FIFO_LINE_SIZE 64
5963#define I830_FIFO_LINE_SIZE 32
0e442c60 5964
ceb04246 5965#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5966#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5967#define I965_FIFO_SIZE 512
5968#define I945_FIFO_SIZE 127
7662c8bd 5969#define I915_FIFO_SIZE 95
dff33cfc 5970#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5971#define I830_FIFO_SIZE 95
0e442c60 5972
ceb04246 5973#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5974#define G4X_MAX_WM 0x3f
7662c8bd
SL
5975#define I915_MAX_WM 0x3f
5976
f2b115e6
AJ
5977#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5978#define PINEVIEW_FIFO_LINE_SIZE 64
5979#define PINEVIEW_MAX_WM 0x1ff
5980#define PINEVIEW_DFT_WM 0x3f
5981#define PINEVIEW_DFT_HPLLOFF_WM 0
5982#define PINEVIEW_GUARD_WM 10
5983#define PINEVIEW_CURSOR_FIFO 64
5984#define PINEVIEW_CURSOR_MAX_WM 0x3f
5985#define PINEVIEW_CURSOR_DFT_WM 0
5986#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5987
ceb04246 5988#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5989#define I965_CURSOR_FIFO 64
5990#define I965_CURSOR_MAX_WM 32
5991#define I965_CURSOR_DFT_WM 8
7f8a8569 5992
fae1267d 5993/* Watermark register definitions for SKL */
086f8e84
VS
5994#define _CUR_WM_A_0 0x70140
5995#define _CUR_WM_B_0 0x71140
5996#define _PLANE_WM_1_A_0 0x70240
5997#define _PLANE_WM_1_B_0 0x71240
5998#define _PLANE_WM_2_A_0 0x70340
5999#define _PLANE_WM_2_B_0 0x71340
6000#define _PLANE_WM_TRANS_1_A_0 0x70268
6001#define _PLANE_WM_TRANS_1_B_0 0x71268
6002#define _PLANE_WM_TRANS_2_A_0 0x70368
6003#define _PLANE_WM_TRANS_2_B_0 0x71368
6004#define _CUR_WM_TRANS_A_0 0x70168
6005#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
6006#define PLANE_WM_EN (1 << 31)
6007#define PLANE_WM_LINES_SHIFT 14
6008#define PLANE_WM_LINES_MASK 0x1f
c7e716b8 6009#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
fae1267d 6010
086f8e84 6011#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
6012#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6013#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 6014
086f8e84
VS
6015#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6016#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
6017#define _PLANE_WM_BASE(pipe, plane) \
6018 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6019#define PLANE_WM(pipe, plane, level) \
f0f59a00 6020 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 6021#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 6022 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 6023#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 6024 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 6025#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6026 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6027
7f8a8569 6028/* define the Watermark register on Ironlake */
f0f59a00 6029#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6030#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6031#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6032#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6033#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6034#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6035
f0f59a00
VS
6036#define WM0_PIPEB_ILK _MMIO(0x45104)
6037#define WM0_PIPEC_IVB _MMIO(0x45200)
6038#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6039#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6040#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6041#define WM1_LP_LATENCY_MASK (0x7f << 24)
6042#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6043#define WM1_LP_FBC_SHIFT 20
416f4727 6044#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6045#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6046#define WM1_LP_SR_SHIFT 8
1996d624 6047#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6048#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6049#define WM2_LP_EN (1 << 31)
f0f59a00 6050#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6051#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6052#define WM1S_LP_ILK _MMIO(0x45120)
6053#define WM2S_LP_IVB _MMIO(0x45124)
6054#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6055#define WM1S_LP_EN (1 << 31)
7f8a8569 6056
cca32e9a
PZ
6057#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6058 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6059 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6060
7f8a8569 6061/* Memory latency timer register */
f0f59a00 6062#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6063#define MLTR_WM1_SHIFT 0
6064#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6065/* the unit of memory self-refresh latency time is 0.5us */
6066#define ILK_SRLT_MASK 0x3f
6067
1398261a
YL
6068
6069/* the address where we get all kinds of latency value */
f0f59a00 6070#define SSKPD _MMIO(0x5d10)
1398261a
YL
6071#define SSKPD_WM_MASK 0x3f
6072#define SSKPD_WM0_SHIFT 0
6073#define SSKPD_WM1_SHIFT 8
6074#define SSKPD_WM2_SHIFT 16
6075#define SSKPD_WM3_SHIFT 24
6076
585fb111
JB
6077/*
6078 * The two pipe frame counter registers are not synchronized, so
6079 * reading a stable value is somewhat tricky. The following code
6080 * should work:
6081 *
6082 * do {
6083 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6084 * PIPE_FRAME_HIGH_SHIFT;
6085 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6086 * PIPE_FRAME_LOW_SHIFT);
6087 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6088 * PIPE_FRAME_HIGH_SHIFT);
6089 * } while (high1 != high2);
6090 * frame = (high1 << 8) | low1;
6091 */
25a2e2d0 6092#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6093#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6094#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6095#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6096#define PIPE_FRAME_LOW_MASK 0xff000000
6097#define PIPE_FRAME_LOW_SHIFT 24
6098#define PIPE_PIXEL_MASK 0x00ffffff
6099#define PIPE_PIXEL_SHIFT 0
9880b7a5 6100/* GM45+ just has to be different */
fd8f507c
VS
6101#define _PIPEA_FRMCOUNT_G4X 0x70040
6102#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6103#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6104#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6105
6106/* Cursor A & B regs */
5efb3e28 6107#define _CURACNTR 0x70080
14b60391
JB
6108/* Old style CUR*CNTR flags (desktop 8xx) */
6109#define CURSOR_ENABLE 0x80000000
6110#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6111#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6112#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6113#define CURSOR_FORMAT_SHIFT 24
6114#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6115#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6116#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6117#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6118#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6119#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6120/* New style CUR*CNTR flags */
b99b9ec1
VS
6121#define MCURSOR_MODE 0x27
6122#define MCURSOR_MODE_DISABLE 0x00
6123#define MCURSOR_MODE_128_32B_AX 0x02
6124#define MCURSOR_MODE_256_32B_AX 0x03
6125#define MCURSOR_MODE_64_32B_AX 0x07
6126#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6127#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6128#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6129#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6130#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6131#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6132#define MCURSOR_GAMMA_ENABLE (1 << 26)
8271b2ef 6133#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
5ee8ee86 6134#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6135#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6136#define _CURABASE 0x70084
6137#define _CURAPOS 0x70088
585fb111
JB
6138#define CURSOR_POS_MASK 0x007FF
6139#define CURSOR_POS_SIGN 0x8000
6140#define CURSOR_X_SHIFT 0
6141#define CURSOR_Y_SHIFT 16
024faac7
VS
6142#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6143#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6144#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6145#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6146#define _CURBCNTR 0x700c0
6147#define _CURBBASE 0x700c4
6148#define _CURBPOS 0x700c8
585fb111 6149
65a21cd6
JB
6150#define _CURBCNTR_IVB 0x71080
6151#define _CURBBASE_IVB 0x71084
6152#define _CURBPOS_IVB 0x71088
6153
5efb3e28
VS
6154#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6155#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6156#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6157#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6158#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6159
5efb3e28
VS
6160#define CURSOR_A_OFFSET 0x70080
6161#define CURSOR_B_OFFSET 0x700c0
6162#define CHV_CURSOR_C_OFFSET 0x700e0
6163#define IVB_CURSOR_B_OFFSET 0x71080
6164#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6165
585fb111 6166/* Display A control */
a57c774a 6167#define _DSPACNTR 0x70180
5ee8ee86 6168#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6169#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6170#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6171#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6172#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6173#define DISPPLANE_YUV422 (0x0 << 26)
6174#define DISPPLANE_8BPP (0x2 << 26)
6175#define DISPPLANE_BGRA555 (0x3 << 26)
6176#define DISPPLANE_BGRX555 (0x4 << 26)
6177#define DISPPLANE_BGRX565 (0x5 << 26)
6178#define DISPPLANE_BGRX888 (0x6 << 26)
6179#define DISPPLANE_BGRA888 (0x7 << 26)
6180#define DISPPLANE_RGBX101010 (0x8 << 26)
6181#define DISPPLANE_RGBA101010 (0x9 << 26)
6182#define DISPPLANE_BGRX101010 (0xa << 26)
6183#define DISPPLANE_RGBX161616 (0xc << 26)
6184#define DISPPLANE_RGBX888 (0xe << 26)
6185#define DISPPLANE_RGBA888 (0xf << 26)
6186#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6187#define DISPPLANE_STEREO_DISABLE 0
8271b2ef 6188#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
b24e7179 6189#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6190#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6191#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6192#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6193#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6194#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6195#define DISPPLANE_NO_LINE_DOUBLE 0
6196#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6197#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6198#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6199#define DISPPLANE_ROTATE_180 (1 << 15)
6200#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6201#define DISPPLANE_TILED (1 << 10)
6202#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6203#define _DSPAADDR 0x70184
6204#define _DSPASTRIDE 0x70188
6205#define _DSPAPOS 0x7018C /* reserved */
6206#define _DSPASIZE 0x70190
6207#define _DSPASURF 0x7019C /* 965+ only */
6208#define _DSPATILEOFF 0x701A4 /* 965+ only */
6209#define _DSPAOFFSET 0x701A4 /* HSW */
6210#define _DSPASURFLIVE 0x701AC
6211
f0f59a00
VS
6212#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6213#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6214#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6215#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6216#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6217#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6218#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6219#define DSPLINOFF(plane) DSPADDR(plane)
6220#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6221#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6222
c14b0485
VS
6223/* CHV pipe B blender and primary plane */
6224#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6225#define CHV_BLEND_LEGACY (0 << 30)
6226#define CHV_BLEND_ANDROID (1 << 30)
6227#define CHV_BLEND_MPO (2 << 30)
6228#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6229#define _CHV_CANVAS_A 0x60a04
6230#define _PRIMPOS_A 0x60a08
6231#define _PRIMSIZE_A 0x60a0c
6232#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6233#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6234
f0f59a00
VS
6235#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6236#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6237#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6238#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6239#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6240
446f2545
AR
6241/* Display/Sprite base address macros */
6242#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6243#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6244#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6245
85fa792b
VS
6246/*
6247 * VBIOS flags
6248 * gen2:
6249 * [00:06] alm,mgm
6250 * [10:16] all
6251 * [30:32] alm,mgm
6252 * gen3+:
6253 * [00:0f] all
6254 * [10:1f] all
6255 * [30:32] all
6256 */
ed5eb1b7
JN
6257#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6258#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6259#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 6260#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6261
6262/* Pipe B */
ed5eb1b7
JN
6263#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6264#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6265#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
6266#define _PIPEBFRAMEHIGH 0x71040
6267#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
6268#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6269#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 6270
585fb111
JB
6271
6272/* Display B control */
ed5eb1b7 6273#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
5ee8ee86 6274#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6275#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6276#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6277#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
ed5eb1b7
JN
6278#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6279#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6280#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6281#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6282#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6283#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6284#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6285#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 6286
372610f3
MC
6287/* ICL DSI 0 and 1 */
6288#define _PIPEDSI0CONF 0x7b008
6289#define _PIPEDSI1CONF 0x7b808
6290
b840d907
JB
6291/* Sprite A control */
6292#define _DVSACNTR 0x72180
5ee8ee86
PZ
6293#define DVS_ENABLE (1 << 31)
6294#define DVS_GAMMA_ENABLE (1 << 30)
6295#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6296#define DVS_PIXFORMAT_MASK (3 << 25)
6297#define DVS_FORMAT_YUV422 (0 << 25)
6298#define DVS_FORMAT_RGBX101010 (1 << 25)
6299#define DVS_FORMAT_RGBX888 (2 << 25)
6300#define DVS_FORMAT_RGBX161616 (3 << 25)
6301#define DVS_PIPE_CSC_ENABLE (1 << 24)
6302#define DVS_SOURCE_KEY (1 << 22)
6303#define DVS_RGB_ORDER_XBGR (1 << 20)
6304#define DVS_YUV_FORMAT_BT709 (1 << 18)
6305#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6306#define DVS_YUV_ORDER_YUYV (0 << 16)
6307#define DVS_YUV_ORDER_UYVY (1 << 16)
6308#define DVS_YUV_ORDER_YVYU (2 << 16)
6309#define DVS_YUV_ORDER_VYUY (3 << 16)
6310#define DVS_ROTATE_180 (1 << 15)
6311#define DVS_DEST_KEY (1 << 2)
6312#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6313#define DVS_TILED (1 << 10)
b840d907
JB
6314#define _DVSALINOFF 0x72184
6315#define _DVSASTRIDE 0x72188
6316#define _DVSAPOS 0x7218c
6317#define _DVSASIZE 0x72190
6318#define _DVSAKEYVAL 0x72194
6319#define _DVSAKEYMSK 0x72198
6320#define _DVSASURF 0x7219c
6321#define _DVSAKEYMAXVAL 0x721a0
6322#define _DVSATILEOFF 0x721a4
6323#define _DVSASURFLIVE 0x721ac
6324#define _DVSASCALE 0x72204
5ee8ee86
PZ
6325#define DVS_SCALE_ENABLE (1 << 31)
6326#define DVS_FILTER_MASK (3 << 29)
6327#define DVS_FILTER_MEDIUM (0 << 29)
6328#define DVS_FILTER_ENHANCING (1 << 29)
6329#define DVS_FILTER_SOFTENING (2 << 29)
6330#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6331#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6332#define _DVSAGAMC 0x72300
6333
6334#define _DVSBCNTR 0x73180
6335#define _DVSBLINOFF 0x73184
6336#define _DVSBSTRIDE 0x73188
6337#define _DVSBPOS 0x7318c
6338#define _DVSBSIZE 0x73190
6339#define _DVSBKEYVAL 0x73194
6340#define _DVSBKEYMSK 0x73198
6341#define _DVSBSURF 0x7319c
6342#define _DVSBKEYMAXVAL 0x731a0
6343#define _DVSBTILEOFF 0x731a4
6344#define _DVSBSURFLIVE 0x731ac
6345#define _DVSBSCALE 0x73204
6346#define _DVSBGAMC 0x73300
6347
f0f59a00
VS
6348#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6349#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6350#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6351#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6352#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6353#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6354#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6355#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6356#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6357#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6358#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6359#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6360
6361#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6362#define SPRITE_ENABLE (1 << 31)
6363#define SPRITE_GAMMA_ENABLE (1 << 30)
6364#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6365#define SPRITE_PIXFORMAT_MASK (7 << 25)
6366#define SPRITE_FORMAT_YUV422 (0 << 25)
6367#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6368#define SPRITE_FORMAT_RGBX888 (2 << 25)
6369#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6370#define SPRITE_FORMAT_YUV444 (4 << 25)
6371#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6372#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6373#define SPRITE_SOURCE_KEY (1 << 22)
6374#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6375#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6376#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6377#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6378#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6379#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6380#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6381#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6382#define SPRITE_ROTATE_180 (1 << 15)
6383#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6384#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6385#define SPRITE_TILED (1 << 10)
6386#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6387#define _SPRA_LINOFF 0x70284
6388#define _SPRA_STRIDE 0x70288
6389#define _SPRA_POS 0x7028c
6390#define _SPRA_SIZE 0x70290
6391#define _SPRA_KEYVAL 0x70294
6392#define _SPRA_KEYMSK 0x70298
6393#define _SPRA_SURF 0x7029c
6394#define _SPRA_KEYMAX 0x702a0
6395#define _SPRA_TILEOFF 0x702a4
c54173a8 6396#define _SPRA_OFFSET 0x702a4
32ae46bf 6397#define _SPRA_SURFLIVE 0x702ac
b840d907 6398#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6399#define SPRITE_SCALE_ENABLE (1 << 31)
6400#define SPRITE_FILTER_MASK (3 << 29)
6401#define SPRITE_FILTER_MEDIUM (0 << 29)
6402#define SPRITE_FILTER_ENHANCING (1 << 29)
6403#define SPRITE_FILTER_SOFTENING (2 << 29)
6404#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6405#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6406#define _SPRA_GAMC 0x70400
6407
6408#define _SPRB_CTL 0x71280
6409#define _SPRB_LINOFF 0x71284
6410#define _SPRB_STRIDE 0x71288
6411#define _SPRB_POS 0x7128c
6412#define _SPRB_SIZE 0x71290
6413#define _SPRB_KEYVAL 0x71294
6414#define _SPRB_KEYMSK 0x71298
6415#define _SPRB_SURF 0x7129c
6416#define _SPRB_KEYMAX 0x712a0
6417#define _SPRB_TILEOFF 0x712a4
c54173a8 6418#define _SPRB_OFFSET 0x712a4
32ae46bf 6419#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6420#define _SPRB_SCALE 0x71304
6421#define _SPRB_GAMC 0x71400
6422
f0f59a00
VS
6423#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6424#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6425#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6426#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6427#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6428#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6429#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6430#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6431#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6432#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6433#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6434#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6435#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6436#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6437
921c3b67 6438#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6439#define SP_ENABLE (1 << 31)
6440#define SP_GAMMA_ENABLE (1 << 30)
6441#define SP_PIXFORMAT_MASK (0xf << 26)
6442#define SP_FORMAT_YUV422 (0 << 26)
6443#define SP_FORMAT_BGR565 (5 << 26)
6444#define SP_FORMAT_BGRX8888 (6 << 26)
6445#define SP_FORMAT_BGRA8888 (7 << 26)
6446#define SP_FORMAT_RGBX1010102 (8 << 26)
6447#define SP_FORMAT_RGBA1010102 (9 << 26)
6448#define SP_FORMAT_RGBX8888 (0xe << 26)
6449#define SP_FORMAT_RGBA8888 (0xf << 26)
6450#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6451#define SP_SOURCE_KEY (1 << 22)
6452#define SP_YUV_FORMAT_BT709 (1 << 18)
6453#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6454#define SP_YUV_ORDER_YUYV (0 << 16)
6455#define SP_YUV_ORDER_UYVY (1 << 16)
6456#define SP_YUV_ORDER_YVYU (2 << 16)
6457#define SP_YUV_ORDER_VYUY (3 << 16)
6458#define SP_ROTATE_180 (1 << 15)
6459#define SP_TILED (1 << 10)
6460#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6461#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6462#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6463#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6464#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6465#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6466#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6467#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6468#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6469#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6470#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6471#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6472#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6473#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6474#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6475#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6476#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6477#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6478#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6479
6480#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6481#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6482#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6483#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6484#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6485#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6486#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6487#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6488#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6489#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6490#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6491#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6492#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6493#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6494
83c04a62
VS
6495#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6496 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6497
6498#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6499#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6500#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6501#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6502#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6503#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6504#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6505#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6506#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6507#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6508#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6509#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6510#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6511#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6512
6ca2aeb2
VS
6513/*
6514 * CHV pipe B sprite CSC
6515 *
6516 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6517 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6518 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6519 */
83c04a62
VS
6520#define _MMIO_CHV_SPCSC(plane_id, reg) \
6521 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6522
6523#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6524#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6525#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6526#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6527#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6528
83c04a62
VS
6529#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6530#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6531#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6532#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6533#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6534#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6535#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6536
83c04a62
VS
6537#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6538#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6539#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6540#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6541#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6542
83c04a62
VS
6543#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6544#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6545#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6546#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6547#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6548
70d21f0e
DL
6549/* Skylake plane registers */
6550
6551#define _PLANE_CTL_1_A 0x70180
6552#define _PLANE_CTL_2_A 0x70280
6553#define _PLANE_CTL_3_A 0x70380
6554#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6555#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6556#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6557/*
6558 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6559 * expanded to include bit 23 as well. However, the shift-24 based values
6560 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6561 */
70d21f0e 6562#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6563#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6564#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6565#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6566#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6567#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6568#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6569#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6570#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6571#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6572#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6573#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6574#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6575#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6576#define PLANE_CTL_ORDER_BGRX (0 << 20)
6577#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6578#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6579#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6580#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6581#define PLANE_CTL_YUV422_YUYV (0 << 16)
6582#define PLANE_CTL_YUV422_UYVY (1 << 16)
6583#define PLANE_CTL_YUV422_YVYU (2 << 16)
6584#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6585#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6586#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6587#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6588#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6589#define PLANE_CTL_TILED_LINEAR (0 << 10)
6590#define PLANE_CTL_TILED_X (1 << 10)
6591#define PLANE_CTL_TILED_Y (4 << 10)
6592#define PLANE_CTL_TILED_YF (5 << 10)
6593#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6594#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6595#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6596#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6597#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6598#define PLANE_CTL_ROTATE_MASK 0x3
6599#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6600#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6601#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6602#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6603#define _PLANE_STRIDE_1_A 0x70188
6604#define _PLANE_STRIDE_2_A 0x70288
6605#define _PLANE_STRIDE_3_A 0x70388
6606#define _PLANE_POS_1_A 0x7018c
6607#define _PLANE_POS_2_A 0x7028c
6608#define _PLANE_POS_3_A 0x7038c
6609#define _PLANE_SIZE_1_A 0x70190
6610#define _PLANE_SIZE_2_A 0x70290
6611#define _PLANE_SIZE_3_A 0x70390
6612#define _PLANE_SURF_1_A 0x7019c
6613#define _PLANE_SURF_2_A 0x7029c
6614#define _PLANE_SURF_3_A 0x7039c
6615#define _PLANE_OFFSET_1_A 0x701a4
6616#define _PLANE_OFFSET_2_A 0x702a4
6617#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6618#define _PLANE_KEYVAL_1_A 0x70194
6619#define _PLANE_KEYVAL_2_A 0x70294
6620#define _PLANE_KEYMSK_1_A 0x70198
6621#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6622#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6623#define _PLANE_KEYMAX_1_A 0x701a0
6624#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6625#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
2e2adb05
VS
6626#define _PLANE_AUX_DIST_1_A 0x701c0
6627#define _PLANE_AUX_DIST_2_A 0x702c0
6628#define _PLANE_AUX_OFFSET_1_A 0x701c4
6629#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6630#define _PLANE_CUS_CTL_1_A 0x701c8
6631#define _PLANE_CUS_CTL_2_A 0x702c8
6632#define PLANE_CUS_ENABLE (1 << 31)
6633#define PLANE_CUS_PLANE_6 (0 << 30)
6634#define PLANE_CUS_PLANE_7 (1 << 30)
6635#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6636#define PLANE_CUS_HPHASE_0 (0 << 16)
6637#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6638#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6639#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6640#define PLANE_CUS_VPHASE_0 (0 << 12)
6641#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6642#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6643#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6644#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6645#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6646#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6647#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6a255da7 6648#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
077ef1f0 6649#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6650#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6651#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6652#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6653#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6654#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6655#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6656#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6657#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6658#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6659#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6660#define _PLANE_BUF_CFG_1_A 0x7027c
6661#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6662#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6663#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6664
6a255da7
US
6665/* Input CSC Register Definitions */
6666#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6667#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6668
6669#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6670#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6671
6672#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6673 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6674 _PLANE_INPUT_CSC_RY_GY_1_B)
6675#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6676 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6677 _PLANE_INPUT_CSC_RY_GY_2_B)
6678
6679#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6680 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6681 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6682
6683#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6684#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6685
6686#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6687#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6688
6689#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6690 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6691 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6692#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6693 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6694 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6695#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6696 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6697 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6698
6699#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6700#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6701
6702#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6703#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6704
6705#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6706 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6707 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6708#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6709 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6710 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6711#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6712 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6713 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6714
70d21f0e
DL
6715#define _PLANE_CTL_1_B 0x71180
6716#define _PLANE_CTL_2_B 0x71280
6717#define _PLANE_CTL_3_B 0x71380
6718#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6719#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6720#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6721#define PLANE_CTL(pipe, plane) \
f0f59a00 6722 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6723
6724#define _PLANE_STRIDE_1_B 0x71188
6725#define _PLANE_STRIDE_2_B 0x71288
6726#define _PLANE_STRIDE_3_B 0x71388
6727#define _PLANE_STRIDE_1(pipe) \
6728 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6729#define _PLANE_STRIDE_2(pipe) \
6730 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6731#define _PLANE_STRIDE_3(pipe) \
6732 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6733#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6734 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6735
6736#define _PLANE_POS_1_B 0x7118c
6737#define _PLANE_POS_2_B 0x7128c
6738#define _PLANE_POS_3_B 0x7138c
6739#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6740#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6741#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6742#define PLANE_POS(pipe, plane) \
f0f59a00 6743 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6744
6745#define _PLANE_SIZE_1_B 0x71190
6746#define _PLANE_SIZE_2_B 0x71290
6747#define _PLANE_SIZE_3_B 0x71390
6748#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6749#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6750#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6751#define PLANE_SIZE(pipe, plane) \
f0f59a00 6752 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6753
6754#define _PLANE_SURF_1_B 0x7119c
6755#define _PLANE_SURF_2_B 0x7129c
6756#define _PLANE_SURF_3_B 0x7139c
6757#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6758#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6759#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6760#define PLANE_SURF(pipe, plane) \
f0f59a00 6761 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6762
6763#define _PLANE_OFFSET_1_B 0x711a4
6764#define _PLANE_OFFSET_2_B 0x712a4
6765#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6766#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6767#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6768 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6769
dc2a41b4
DL
6770#define _PLANE_KEYVAL_1_B 0x71194
6771#define _PLANE_KEYVAL_2_B 0x71294
6772#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6773#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6774#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6775 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6776
6777#define _PLANE_KEYMSK_1_B 0x71198
6778#define _PLANE_KEYMSK_2_B 0x71298
6779#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6780#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6781#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6782 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6783
6784#define _PLANE_KEYMAX_1_B 0x711a0
6785#define _PLANE_KEYMAX_2_B 0x712a0
6786#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6787#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6788#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6789 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6790
8211bd5b
DL
6791#define _PLANE_BUF_CFG_1_B 0x7127c
6792#define _PLANE_BUF_CFG_2_B 0x7137c
d7e449a8 6793#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
37cde11b 6794#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6795#define _PLANE_BUF_CFG_1(pipe) \
6796 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6797#define _PLANE_BUF_CFG_2(pipe) \
6798 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6799#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6800 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6801
2cd601c6
CK
6802#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6803#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6804#define _PLANE_NV12_BUF_CFG_1(pipe) \
6805 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6806#define _PLANE_NV12_BUF_CFG_2(pipe) \
6807 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6808#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6809 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6810
2e2adb05
VS
6811#define _PLANE_AUX_DIST_1_B 0x711c0
6812#define _PLANE_AUX_DIST_2_B 0x712c0
6813#define _PLANE_AUX_DIST_1(pipe) \
6814 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6815#define _PLANE_AUX_DIST_2(pipe) \
6816 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6817#define PLANE_AUX_DIST(pipe, plane) \
6818 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6819
6820#define _PLANE_AUX_OFFSET_1_B 0x711c4
6821#define _PLANE_AUX_OFFSET_2_B 0x712c4
6822#define _PLANE_AUX_OFFSET_1(pipe) \
6823 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6824#define _PLANE_AUX_OFFSET_2(pipe) \
6825 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6826#define PLANE_AUX_OFFSET(pipe, plane) \
6827 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6828
cb2458ba
ML
6829#define _PLANE_CUS_CTL_1_B 0x711c8
6830#define _PLANE_CUS_CTL_2_B 0x712c8
6831#define _PLANE_CUS_CTL_1(pipe) \
6832 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6833#define _PLANE_CUS_CTL_2(pipe) \
6834 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6835#define PLANE_CUS_CTL(pipe, plane) \
6836 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6837
47f9ea8b
ACO
6838#define _PLANE_COLOR_CTL_1_B 0x711CC
6839#define _PLANE_COLOR_CTL_2_B 0x712CC
6840#define _PLANE_COLOR_CTL_3_B 0x713CC
6841#define _PLANE_COLOR_CTL_1(pipe) \
6842 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6843#define _PLANE_COLOR_CTL_2(pipe) \
6844 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6845#define PLANE_COLOR_CTL(pipe, plane) \
6846 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6847
6848#/* SKL new cursor registers */
8211bd5b
DL
6849#define _CUR_BUF_CFG_A 0x7017c
6850#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6851#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6852
585fb111 6853/* VBIOS regs */
f0f59a00 6854#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6855# define VGA_DISP_DISABLE (1 << 31)
6856# define VGA_2X_MODE (1 << 30)
6857# define VGA_PIPE_B_SELECT (1 << 29)
6858
f0f59a00 6859#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6860
f2b115e6 6861/* Ironlake */
b9055052 6862
f0f59a00 6863#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6864
f0f59a00 6865#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6866#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6867#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6868#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6869#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6870#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6871#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6872#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6873#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6874#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6875#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6876
6877/* refresh rate hardware control */
f0f59a00 6878#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6879#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6880#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6881
f0f59a00 6882#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6883#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6884#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6885#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6886#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6887#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6888#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6889
f0f59a00 6890#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6891# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6892# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6893
f0f59a00 6894#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6895# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6896
f0f59a00 6897#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6898#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6899#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6900#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6901
6902
a57c774a 6903#define _PIPEA_DATA_M1 0x60030
5eddb70b 6904#define PIPE_DATA_M1_OFFSET 0
a57c774a 6905#define _PIPEA_DATA_N1 0x60034
5eddb70b 6906#define PIPE_DATA_N1_OFFSET 0
b9055052 6907
a57c774a 6908#define _PIPEA_DATA_M2 0x60038
5eddb70b 6909#define PIPE_DATA_M2_OFFSET 0
a57c774a 6910#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6911#define PIPE_DATA_N2_OFFSET 0
b9055052 6912
a57c774a 6913#define _PIPEA_LINK_M1 0x60040
5eddb70b 6914#define PIPE_LINK_M1_OFFSET 0
a57c774a 6915#define _PIPEA_LINK_N1 0x60044
5eddb70b 6916#define PIPE_LINK_N1_OFFSET 0
b9055052 6917
a57c774a 6918#define _PIPEA_LINK_M2 0x60048
5eddb70b 6919#define PIPE_LINK_M2_OFFSET 0
a57c774a 6920#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6921#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6922
6923/* PIPEB timing regs are same start from 0x61000 */
6924
a57c774a
AK
6925#define _PIPEB_DATA_M1 0x61030
6926#define _PIPEB_DATA_N1 0x61034
6927#define _PIPEB_DATA_M2 0x61038
6928#define _PIPEB_DATA_N2 0x6103c
6929#define _PIPEB_LINK_M1 0x61040
6930#define _PIPEB_LINK_N1 0x61044
6931#define _PIPEB_LINK_M2 0x61048
6932#define _PIPEB_LINK_N2 0x6104c
6933
f0f59a00
VS
6934#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6935#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6936#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6937#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6938#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6939#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6940#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6941#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6942
6943/* CPU panel fitter */
9db4a9c7
JB
6944/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6945#define _PFA_CTL_1 0x68080
6946#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6947#define PF_ENABLE (1 << 31)
6948#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6949#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6950#define PF_FILTER_MASK (3 << 23)
6951#define PF_FILTER_PROGRAMMED (0 << 23)
6952#define PF_FILTER_MED_3x3 (1 << 23)
6953#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6954#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6955#define _PFA_WIN_SZ 0x68074
6956#define _PFB_WIN_SZ 0x68874
6957#define _PFA_WIN_POS 0x68070
6958#define _PFB_WIN_POS 0x68870
6959#define _PFA_VSCALE 0x68084
6960#define _PFB_VSCALE 0x68884
6961#define _PFA_HSCALE 0x68090
6962#define _PFB_HSCALE 0x68890
6963
f0f59a00
VS
6964#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6965#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6966#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6967#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6968#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6969
bd2e244f
JB
6970#define _PSA_CTL 0x68180
6971#define _PSB_CTL 0x68980
5ee8ee86 6972#define PS_ENABLE (1 << 31)
bd2e244f
JB
6973#define _PSA_WIN_SZ 0x68174
6974#define _PSB_WIN_SZ 0x68974
6975#define _PSA_WIN_POS 0x68170
6976#define _PSB_WIN_POS 0x68970
6977
f0f59a00
VS
6978#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6979#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6980#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6981
1c9a2d4a
CK
6982/*
6983 * Skylake scalers
6984 */
6985#define _PS_1A_CTRL 0x68180
6986#define _PS_2A_CTRL 0x68280
6987#define _PS_1B_CTRL 0x68980
6988#define _PS_2B_CTRL 0x68A80
6989#define _PS_1C_CTRL 0x69180
6990#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
6991#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6992#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6993#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6994#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6995#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 6996#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 6997#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6998#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6999#define PS_FILTER_MASK (3 << 23)
7000#define PS_FILTER_MEDIUM (0 << 23)
7001#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7002#define PS_FILTER_BILINEAR (3 << 23)
7003#define PS_VERT3TAP (1 << 21)
7004#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7005#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7006#define PS_PWRUP_PROGRESS (1 << 17)
7007#define PS_V_FILTER_BYPASS (1 << 8)
7008#define PS_VADAPT_EN (1 << 7)
7009#define PS_VADAPT_MODE_MASK (3 << 5)
7010#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7011#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7012#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
7013#define PS_PLANE_Y_SEL_MASK (7 << 5)
7014#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
7015
7016#define _PS_PWR_GATE_1A 0x68160
7017#define _PS_PWR_GATE_2A 0x68260
7018#define _PS_PWR_GATE_1B 0x68960
7019#define _PS_PWR_GATE_2B 0x68A60
7020#define _PS_PWR_GATE_1C 0x69160
7021#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7022#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7023#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7024#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7025#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7026#define PS_PWR_GATE_SLPEN_8 0
7027#define PS_PWR_GATE_SLPEN_16 1
7028#define PS_PWR_GATE_SLPEN_24 2
7029#define PS_PWR_GATE_SLPEN_32 3
7030
7031#define _PS_WIN_POS_1A 0x68170
7032#define _PS_WIN_POS_2A 0x68270
7033#define _PS_WIN_POS_1B 0x68970
7034#define _PS_WIN_POS_2B 0x68A70
7035#define _PS_WIN_POS_1C 0x69170
7036
7037#define _PS_WIN_SZ_1A 0x68174
7038#define _PS_WIN_SZ_2A 0x68274
7039#define _PS_WIN_SZ_1B 0x68974
7040#define _PS_WIN_SZ_2B 0x68A74
7041#define _PS_WIN_SZ_1C 0x69174
7042
7043#define _PS_VSCALE_1A 0x68184
7044#define _PS_VSCALE_2A 0x68284
7045#define _PS_VSCALE_1B 0x68984
7046#define _PS_VSCALE_2B 0x68A84
7047#define _PS_VSCALE_1C 0x69184
7048
7049#define _PS_HSCALE_1A 0x68190
7050#define _PS_HSCALE_2A 0x68290
7051#define _PS_HSCALE_1B 0x68990
7052#define _PS_HSCALE_2B 0x68A90
7053#define _PS_HSCALE_1C 0x69190
7054
7055#define _PS_VPHASE_1A 0x68188
7056#define _PS_VPHASE_2A 0x68288
7057#define _PS_VPHASE_1B 0x68988
7058#define _PS_VPHASE_2B 0x68A88
7059#define _PS_VPHASE_1C 0x69188
0a59952b
VS
7060#define PS_Y_PHASE(x) ((x) << 16)
7061#define PS_UV_RGB_PHASE(x) ((x) << 0)
7062#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7063#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7064
7065#define _PS_HPHASE_1A 0x68194
7066#define _PS_HPHASE_2A 0x68294
7067#define _PS_HPHASE_1B 0x68994
7068#define _PS_HPHASE_2B 0x68A94
7069#define _PS_HPHASE_1C 0x69194
7070
7071#define _PS_ECC_STAT_1A 0x681D0
7072#define _PS_ECC_STAT_2A 0x682D0
7073#define _PS_ECC_STAT_1B 0x689D0
7074#define _PS_ECC_STAT_2B 0x68AD0
7075#define _PS_ECC_STAT_1C 0x691D0
7076
e67005e5 7077#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7078#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7079 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7080 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7081#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7082 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7083 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7084#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7085 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7086 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7087#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7088 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7089 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7090#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7091 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7092 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7093#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7094 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7095 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7096#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7097 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7098 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7099#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7100 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7101 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7102#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7103 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7104 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7105
b9055052 7106/* legacy palette */
9db4a9c7
JB
7107#define _LGC_PALETTE_A 0x4a000
7108#define _LGC_PALETTE_B 0x4a800
f0f59a00 7109#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7110
42db64ef
PZ
7111#define _GAMMA_MODE_A 0x4a480
7112#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7113#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 7114#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
7115#define GAMMA_MODE_MODE_8BIT (0 << 0)
7116#define GAMMA_MODE_MODE_10BIT (1 << 0)
7117#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
7118#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7119
8337206d 7120/* DMC/CSR */
f0f59a00 7121#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7122#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7123#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7124#define CSR_SSP_BASE _MMIO(0x8F074)
7125#define CSR_HTP_SKL _MMIO(0x8F004)
7126#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7127#define CSR_LAST_WRITE_VALUE 0xc003b400
7128/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7129#define CSR_MMIO_START_RANGE 0x80000
7130#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7131#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7132#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7133#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7134
b9055052
ZW
7135/* interrupts */
7136#define DE_MASTER_IRQ_CONTROL (1 << 31)
7137#define DE_SPRITEB_FLIP_DONE (1 << 29)
7138#define DE_SPRITEA_FLIP_DONE (1 << 28)
7139#define DE_PLANEB_FLIP_DONE (1 << 27)
7140#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7141#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7142#define DE_PCU_EVENT (1 << 25)
7143#define DE_GTT_FAULT (1 << 24)
7144#define DE_POISON (1 << 23)
7145#define DE_PERFORM_COUNTER (1 << 22)
7146#define DE_PCH_EVENT (1 << 21)
7147#define DE_AUX_CHANNEL_A (1 << 20)
7148#define DE_DP_A_HOTPLUG (1 << 19)
7149#define DE_GSE (1 << 18)
7150#define DE_PIPEB_VBLANK (1 << 15)
7151#define DE_PIPEB_EVEN_FIELD (1 << 14)
7152#define DE_PIPEB_ODD_FIELD (1 << 13)
7153#define DE_PIPEB_LINE_COMPARE (1 << 12)
7154#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7155#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7156#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7157#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7158#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7159#define DE_PIPEA_EVEN_FIELD (1 << 6)
7160#define DE_PIPEA_ODD_FIELD (1 << 5)
7161#define DE_PIPEA_LINE_COMPARE (1 << 4)
7162#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7163#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7164#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7165#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7166#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7167
b1f14ad0 7168/* More Ivybridge lolz */
5ee8ee86
PZ
7169#define DE_ERR_INT_IVB (1 << 30)
7170#define DE_GSE_IVB (1 << 29)
7171#define DE_PCH_EVENT_IVB (1 << 28)
7172#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7173#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7174#define DE_EDP_PSR_INT_HSW (1 << 19)
7175#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7176#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7177#define DE_PIPEC_VBLANK_IVB (1 << 10)
7178#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7179#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7180#define DE_PIPEB_VBLANK_IVB (1 << 5)
7181#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7182#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7183#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7184#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7185#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7186
f0f59a00 7187#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7188#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7189
f0f59a00
VS
7190#define DEISR _MMIO(0x44000)
7191#define DEIMR _MMIO(0x44004)
7192#define DEIIR _MMIO(0x44008)
7193#define DEIER _MMIO(0x4400c)
b9055052 7194
f0f59a00
VS
7195#define GTISR _MMIO(0x44010)
7196#define GTIMR _MMIO(0x44014)
7197#define GTIIR _MMIO(0x44018)
7198#define GTIER _MMIO(0x4401c)
b9055052 7199
f0f59a00 7200#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7201#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7202#define GEN8_PCU_IRQ (1 << 30)
7203#define GEN8_DE_PCH_IRQ (1 << 23)
7204#define GEN8_DE_MISC_IRQ (1 << 22)
7205#define GEN8_DE_PORT_IRQ (1 << 20)
7206#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7207#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7208#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7209#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7210#define GEN8_GT_VECS_IRQ (1 << 6)
7211#define GEN8_GT_GUC_IRQ (1 << 5)
7212#define GEN8_GT_PM_IRQ (1 << 4)
7213#define GEN8_GT_VCS2_IRQ (1 << 3)
7214#define GEN8_GT_VCS1_IRQ (1 << 2)
7215#define GEN8_GT_BCS_IRQ (1 << 1)
7216#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7217
f0f59a00
VS
7218#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7219#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7220#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7221#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7222
5ee8ee86
PZ
7223#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7224#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7225#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7226#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7227#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7228#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7229#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7230#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7231#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7232
abd58f01 7233#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7234#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7235#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7236#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7237#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7238#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7239
f0f59a00
VS
7240#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7241#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7242#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7243#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7244#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7245#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7246#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7247#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7248#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7249#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7250#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7251#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7252#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7253#define GEN8_PIPE_VSYNC (1 << 1)
7254#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7255#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7256#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7257#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7258#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7259#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7260#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7261#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7262#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7263#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7264#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7265#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7266 (GEN8_PIPE_CURSOR_FAULT | \
7267 GEN8_PIPE_SPRITE_FAULT | \
7268 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7269#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7270 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7271 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7272 GEN9_PIPE_PLANE3_FAULT | \
7273 GEN9_PIPE_PLANE2_FAULT | \
7274 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7275
f0f59a00
VS
7276#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7277#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7278#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7279#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7280#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7281#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7282#define GEN9_AUX_CHANNEL_D (1 << 27)
7283#define GEN9_AUX_CHANNEL_C (1 << 26)
7284#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7285#define BXT_DE_PORT_HP_DDIC (1 << 5)
7286#define BXT_DE_PORT_HP_DDIB (1 << 4)
7287#define BXT_DE_PORT_HP_DDIA (1 << 3)
7288#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7289 BXT_DE_PORT_HP_DDIB | \
7290 BXT_DE_PORT_HP_DDIC)
7291#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7292#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7293#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7294
f0f59a00
VS
7295#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7296#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7297#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7298#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7299#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7300#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7301
f0f59a00
VS
7302#define GEN8_PCU_ISR _MMIO(0x444e0)
7303#define GEN8_PCU_IMR _MMIO(0x444e4)
7304#define GEN8_PCU_IIR _MMIO(0x444e8)
7305#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7306
df0d28c1
DP
7307#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7308#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7309#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7310#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7311#define GEN11_GU_MISC_GSE (1 << 27)
7312
a6358dda
TU
7313#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7314#define GEN11_MASTER_IRQ (1 << 31)
7315#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7316#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7317#define GEN11_DISPLAY_IRQ (1 << 16)
7318#define GEN11_GT_DW_IRQ(x) (1 << (x))
7319#define GEN11_GT_DW1_IRQ (1 << 1)
7320#define GEN11_GT_DW0_IRQ (1 << 0)
7321
7322#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7323#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7324#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7325#define GEN11_DE_PCH_IRQ (1 << 23)
7326#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7327#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7328#define GEN11_DE_PORT_IRQ (1 << 20)
7329#define GEN11_DE_PIPE_C (1 << 18)
7330#define GEN11_DE_PIPE_B (1 << 17)
7331#define GEN11_DE_PIPE_A (1 << 16)
7332
121e758e
DP
7333#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7334#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7335#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7336#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7337#define GEN11_TC4_HOTPLUG (1 << 19)
7338#define GEN11_TC3_HOTPLUG (1 << 18)
7339#define GEN11_TC2_HOTPLUG (1 << 17)
7340#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7341#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7342#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7343 GEN11_TC3_HOTPLUG | \
7344 GEN11_TC2_HOTPLUG | \
7345 GEN11_TC1_HOTPLUG)
b796b971
DP
7346#define GEN11_TBT4_HOTPLUG (1 << 3)
7347#define GEN11_TBT3_HOTPLUG (1 << 2)
7348#define GEN11_TBT2_HOTPLUG (1 << 1)
7349#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7350#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7351#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7352 GEN11_TBT3_HOTPLUG | \
7353 GEN11_TBT2_HOTPLUG | \
7354 GEN11_TBT1_HOTPLUG)
7355
7356#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7357#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7358#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7359#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7360#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7361#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7362
a6358dda
TU
7363#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7364#define GEN11_CSME (31)
7365#define GEN11_GUNIT (28)
7366#define GEN11_GUC (25)
7367#define GEN11_WDPERF (20)
7368#define GEN11_KCR (19)
7369#define GEN11_GTPM (16)
7370#define GEN11_BCS (15)
7371#define GEN11_RCS0 (0)
7372
7373#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7374#define GEN11_VECS(x) (31 - (x))
7375#define GEN11_VCS(x) (x)
7376
9e8789ec 7377#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7378
7379#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7380#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7381#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7382#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7383#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7384#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7385
9e8789ec 7386#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7387
7388#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7389#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7390
9e8789ec 7391#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7392
7393#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7394#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7395#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7396#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7397#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7398#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7399
7400#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7401#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7402#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7403#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7404#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7405#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7406#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7407#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7408#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7409
f0f59a00 7410#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7411/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7412#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7413#define ILK_DPARB_GATE (1 << 22)
7414#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7415#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7416#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7417#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7418#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7419#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7420#define ILK_HDCP_DISABLE (1 << 25)
7421#define ILK_eDP_A_DISABLE (1 << 24)
7422#define HSW_CDCLK_LIMIT (1 << 24)
7423#define ILK_DESKTOP (1 << 23)
231e54f6 7424
f0f59a00 7425#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7426#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7427#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7428#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7429#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7430#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7431
f0f59a00 7432#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7433# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7434# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7435
f0f59a00 7436#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7437#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7438#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7439#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7440#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7441
17e0adf0
MK
7442#define CHICKEN_PAR2_1 _MMIO(0x42090)
7443#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7444
f4f4b59b 7445#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7446#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7447#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7448#define GLK_CL1_PWR_DOWN (1 << 11)
7449#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7450
5654a162
PP
7451#define CHICKEN_MISC_4 _MMIO(0x4208c)
7452#define FBC_STRIDE_OVERRIDE (1 << 13)
7453#define FBC_STRIDE_MASK 0x1FFF
7454
fe4ab3ce
BW
7455#define _CHICKEN_PIPESL_1_A 0x420b0
7456#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7457#define HSW_FBCQ_DIS (1 << 22)
7458#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7459#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7460
8f19b401
ID
7461#define CHICKEN_TRANS_A _MMIO(0x420c0)
7462#define CHICKEN_TRANS_B _MMIO(0x420c4)
7463#define CHICKEN_TRANS_C _MMIO(0x420c8)
7464#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
5ee8ee86
PZ
7465#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7466#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7467#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7468#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7469#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7470#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7471#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7472
f0f59a00 7473#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7474#define DISP_FBC_MEMORY_WAKE (1 << 31)
7475#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7476#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7477#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7478#define DISP_DATA_PARTITION_5_6 (1 << 6)
7479#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7480#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7481#define DBUF_CTL_S1 _MMIO(0x45008)
7482#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7483#define DBUF_POWER_REQUEST (1 << 31)
7484#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7485#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7486#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7487#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7488#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7489#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7490
590e8ff0 7491#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7492#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7493#define MASK_WAKEMEM (1 << 13)
7494#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7495
f0f59a00 7496#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7497#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7498#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7499#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7500#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7501#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7502#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7503#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7504#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7505
186a277e
PZ
7506#define SKL_DSSM _MMIO(0x51004)
7507#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7508#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7509#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7510#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7511#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7512
a78536e7 7513#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7514#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7515
f0f59a00 7516#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7517#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7518#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7519
2c8580e4 7520#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7521#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7522#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7523#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7524#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7525#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7526#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7527#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7528#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7529
e4e0c058 7530/* GEN7 chicken */
f0f59a00 7531#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7532 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7533 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7534
7535#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7536 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7537 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7538 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7539 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7540
7541#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7542 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7543
f0f59a00 7544#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7545# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7546# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7547
f0f59a00 7548#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7549#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7550
ab062639 7551#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7552#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7553
0c7d2aed
RS
7554#define GEN7_SARCHKMD _MMIO(0xB000)
7555#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7556#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7557
f0f59a00 7558#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7559#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7560
f0f59a00 7561#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7562/*
7563 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7564 * Using the formula in BSpec leads to a hang, while the formula here works
7565 * fine and matches the formulas for all other platforms. A BSpec change
7566 * request has been filed to clarify this.
7567 */
36579cb6
ID
7568#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7569#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7570#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7571
f0f59a00 7572#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7573#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7574#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7575#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7576#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7577
f0f59a00 7578#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7579#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7580#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7581#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7582
f0f59a00 7583#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7584#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7585
f0f59a00 7586#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7587#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7588#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7589#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7590
63801f21 7591/* GEN8 chicken */
f0f59a00 7592#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7593#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7594#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7595#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7596#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7597#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7598#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7599#define HDC_FORCE_NON_COHERENT (1 << 4)
7600#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7601
3669ab61
AS
7602#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7603
38a39a7b 7604/* GEN9 chicken */
f0f59a00 7605#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7606#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7607
0c79f9cb
MT
7608#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7609#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7610
db099c8f 7611/* WaCatErrorRejectionIssue */
f0f59a00 7612#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7613#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7614
f0f59a00 7615#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7616#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7617
f0f59a00 7618#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7619#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7620
e16a3750
VK
7621/*GEN11 chicken */
7622#define _PIPEA_CHICKEN 0x70038
7623#define _PIPEB_CHICKEN 0x71038
7624#define _PIPEC_CHICKEN 0x72038
7625#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
bf002c10 7626#define PM_FILL_MAINTAIN_DBUF_FULLNESS (1 << 0)
e16a3750
VK
7627#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7628 _PIPEB_CHICKEN)
7629
b9055052
ZW
7630/* PCH */
7631
dce88879
LDM
7632#define PCH_DISPLAY_BASE 0xc0000u
7633
23e81d69 7634/* south display engine interrupt: IBX */
776ad806
JB
7635#define SDE_AUDIO_POWER_D (1 << 27)
7636#define SDE_AUDIO_POWER_C (1 << 26)
7637#define SDE_AUDIO_POWER_B (1 << 25)
7638#define SDE_AUDIO_POWER_SHIFT (25)
7639#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7640#define SDE_GMBUS (1 << 24)
7641#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7642#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7643#define SDE_AUDIO_HDCP_MASK (3 << 22)
7644#define SDE_AUDIO_TRANSB (1 << 21)
7645#define SDE_AUDIO_TRANSA (1 << 20)
7646#define SDE_AUDIO_TRANS_MASK (3 << 20)
7647#define SDE_POISON (1 << 19)
7648/* 18 reserved */
7649#define SDE_FDI_RXB (1 << 17)
7650#define SDE_FDI_RXA (1 << 16)
7651#define SDE_FDI_MASK (3 << 16)
7652#define SDE_AUXD (1 << 15)
7653#define SDE_AUXC (1 << 14)
7654#define SDE_AUXB (1 << 13)
7655#define SDE_AUX_MASK (7 << 13)
7656/* 12 reserved */
b9055052
ZW
7657#define SDE_CRT_HOTPLUG (1 << 11)
7658#define SDE_PORTD_HOTPLUG (1 << 10)
7659#define SDE_PORTC_HOTPLUG (1 << 9)
7660#define SDE_PORTB_HOTPLUG (1 << 8)
7661#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7662#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7663 SDE_SDVOB_HOTPLUG | \
7664 SDE_PORTB_HOTPLUG | \
7665 SDE_PORTC_HOTPLUG | \
7666 SDE_PORTD_HOTPLUG)
776ad806
JB
7667#define SDE_TRANSB_CRC_DONE (1 << 5)
7668#define SDE_TRANSB_CRC_ERR (1 << 4)
7669#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7670#define SDE_TRANSA_CRC_DONE (1 << 2)
7671#define SDE_TRANSA_CRC_ERR (1 << 1)
7672#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7673#define SDE_TRANS_MASK (0x3f)
23e81d69 7674
31604222 7675/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7676#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7677#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7678#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7679#define SDE_AUDIO_POWER_SHIFT_CPT 29
7680#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7681#define SDE_AUXD_CPT (1 << 27)
7682#define SDE_AUXC_CPT (1 << 26)
7683#define SDE_AUXB_CPT (1 << 25)
7684#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7685#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7686#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7687#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7688#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7689#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7690#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7691#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7692#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7693 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7694 SDE_PORTD_HOTPLUG_CPT | \
7695 SDE_PORTC_HOTPLUG_CPT | \
7696 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7697#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7698 SDE_PORTD_HOTPLUG_CPT | \
7699 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7700 SDE_PORTB_HOTPLUG_CPT | \
7701 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7702#define SDE_GMBUS_CPT (1 << 17)
8664281b 7703#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7704#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7705#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7706#define SDE_FDI_RXC_CPT (1 << 8)
7707#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7708#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7709#define SDE_FDI_RXB_CPT (1 << 4)
7710#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7711#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7712#define SDE_FDI_RXA_CPT (1 << 0)
7713#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7714 SDE_AUDIO_CP_REQ_B_CPT | \
7715 SDE_AUDIO_CP_REQ_A_CPT)
7716#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7717 SDE_AUDIO_CP_CHG_B_CPT | \
7718 SDE_AUDIO_CP_CHG_A_CPT)
7719#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7720 SDE_FDI_RXB_CPT | \
7721 SDE_FDI_RXA_CPT)
b9055052 7722
31604222
AS
7723/* south display engine interrupt: ICP */
7724#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7725#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7726#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7727#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7728#define SDE_GMBUS_ICP (1 << 23)
7729#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7730#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7731#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7732#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7733#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7734 SDE_DDIA_HOTPLUG_ICP)
7735#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7736 SDE_TC3_HOTPLUG_ICP | \
7737 SDE_TC2_HOTPLUG_ICP | \
7738 SDE_TC1_HOTPLUG_ICP)
7739
f0f59a00
VS
7740#define SDEISR _MMIO(0xc4000)
7741#define SDEIMR _MMIO(0xc4004)
7742#define SDEIIR _MMIO(0xc4008)
7743#define SDEIER _MMIO(0xc400c)
b9055052 7744
f0f59a00 7745#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7746#define SERR_INT_POISON (1 << 31)
7747#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7748
b9055052 7749/* digital port hotplug */
f0f59a00 7750#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7751#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7752#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7753#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7754#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7755#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7756#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7757#define PORTD_HOTPLUG_ENABLE (1 << 20)
7758#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7759#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7760#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7761#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7762#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7763#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7764#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7765#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7766#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7767#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7768#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7769#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7770#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7771#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7772#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7773#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7774#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7775#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7776#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7777#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7778#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7779#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7780#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7781#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7782#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7783#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7784#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7785#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7786#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7787#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7788#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7789#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7790 BXT_DDIB_HPD_INVERT | \
7791 BXT_DDIC_HPD_INVERT)
b9055052 7792
f0f59a00 7793#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7794#define PORTE_HOTPLUG_ENABLE (1 << 4)
7795#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7796#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7797#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7798#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7799
31604222
AS
7800/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7801 * functionality covered in PCH_PORT_HOTPLUG is split into
7802 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7803 */
7804
7805#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7806#define ICP_DDIB_HPD_ENABLE (1 << 7)
7807#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7808#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7809#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7810#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7811#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7812#define ICP_DDIA_HPD_ENABLE (1 << 3)
05f2f03d 7813#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
31604222
AS
7814#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7815#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7816#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7817#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7818#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7819
7820#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7821#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7822/* Icelake DSC Rate Control Range Parameter Registers */
7823#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7824#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7825#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7826#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7827#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7828#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7829#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7830#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7831#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7832#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7833#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7834#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7835#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7836 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7837 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7838#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7839 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7840 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7841#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7842 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7843 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7844#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7845 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7846 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7847#define RC_BPG_OFFSET_SHIFT 10
7848#define RC_MAX_QP_SHIFT 5
7849#define RC_MIN_QP_SHIFT 0
7850
7851#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7852#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7853#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7854#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7855#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7856#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7857#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7858#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7859#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7860#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7861#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7862#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7863#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7864 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7865 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7866#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7867 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7868 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7869#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7870 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7871 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7872#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7873 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7874 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7875
7876#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7877#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7878#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7879#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7880#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7881#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7882#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7883#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7884#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7885#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7886#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7887#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7888#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7889 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7890 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7891#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7892 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7893 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7894#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7895 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7896 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7897#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7898 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7899 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7900
7901#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7902#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7903#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7904#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7905#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7906#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7907#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7908#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7909#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7910#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7911#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7912#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7913#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7914 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7915 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7916#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7917 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7918 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7919#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7920 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7921 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7922#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7923 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7924 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7925
31604222
AS
7926#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7927#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7928
9db4a9c7
JB
7929#define _PCH_DPLL_A 0xc6014
7930#define _PCH_DPLL_B 0xc6018
9e8789ec 7931#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7932
9db4a9c7 7933#define _PCH_FPA0 0xc6040
5ee8ee86 7934#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7935#define _PCH_FPA1 0xc6044
7936#define _PCH_FPB0 0xc6048
7937#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7938#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7939#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7940
f0f59a00 7941#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7942
f0f59a00 7943#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7944#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7945#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7946#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7947#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7948#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7949#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7950#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7951#define DREF_SSC_SOURCE_MASK (3 << 11)
7952#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7953#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7954#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7955#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7956#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7957#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7958#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7959#define DREF_SSC4_DOWNSPREAD (0 << 6)
7960#define DREF_SSC4_CENTERSPREAD (1 << 6)
7961#define DREF_SSC1_DISABLE (0 << 1)
7962#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7963#define DREF_SSC4_DISABLE (0)
7964#define DREF_SSC4_ENABLE (1)
7965
f0f59a00 7966#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7967#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7968#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7969#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7970#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7971#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7972#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7973#define CNP_RAWCLK_DIV(div) ((div) << 16)
7974#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 7975#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 7976#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7977
f0f59a00 7978#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7979
f0f59a00
VS
7980#define PCH_SSC4_PARMS _MMIO(0xc6210)
7981#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7982
f0f59a00 7983#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7984#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7985#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7986#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7987
b9055052
ZW
7988/* transcoder */
7989
275f01b2
DV
7990#define _PCH_TRANS_HTOTAL_A 0xe0000
7991#define TRANS_HTOTAL_SHIFT 16
7992#define TRANS_HACTIVE_SHIFT 0
7993#define _PCH_TRANS_HBLANK_A 0xe0004
7994#define TRANS_HBLANK_END_SHIFT 16
7995#define TRANS_HBLANK_START_SHIFT 0
7996#define _PCH_TRANS_HSYNC_A 0xe0008
7997#define TRANS_HSYNC_END_SHIFT 16
7998#define TRANS_HSYNC_START_SHIFT 0
7999#define _PCH_TRANS_VTOTAL_A 0xe000c
8000#define TRANS_VTOTAL_SHIFT 16
8001#define TRANS_VACTIVE_SHIFT 0
8002#define _PCH_TRANS_VBLANK_A 0xe0010
8003#define TRANS_VBLANK_END_SHIFT 16
8004#define TRANS_VBLANK_START_SHIFT 0
8005#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 8006#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
8007#define TRANS_VSYNC_START_SHIFT 0
8008#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 8009
e3b95f1e
DV
8010#define _PCH_TRANSA_DATA_M1 0xe0030
8011#define _PCH_TRANSA_DATA_N1 0xe0034
8012#define _PCH_TRANSA_DATA_M2 0xe0038
8013#define _PCH_TRANSA_DATA_N2 0xe003c
8014#define _PCH_TRANSA_LINK_M1 0xe0040
8015#define _PCH_TRANSA_LINK_N1 0xe0044
8016#define _PCH_TRANSA_LINK_M2 0xe0048
8017#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 8018
2dcbc34d 8019/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
8020#define _VIDEO_DIP_CTL_A 0xe0200
8021#define _VIDEO_DIP_DATA_A 0xe0208
8022#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
8023#define GCP_COLOR_INDICATION (1 << 2)
8024#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8025#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
8026
8027#define _VIDEO_DIP_CTL_B 0xe1200
8028#define _VIDEO_DIP_DATA_B 0xe1208
8029#define _VIDEO_DIP_GCP_B 0xe1210
8030
f0f59a00
VS
8031#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8032#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8033#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 8034
2dcbc34d 8035/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
8036#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8037#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8038#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 8039
086f8e84
VS
8040#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8041#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8042#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 8043
086f8e84
VS
8044#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8045#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8046#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 8047
90b107c8 8048#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 8049 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 8050 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 8051#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 8052 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 8053 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 8054#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 8055 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 8056 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 8057
8c5f5f7c 8058/* Haswell DIP controls */
f0f59a00 8059
086f8e84
VS
8060#define _HSW_VIDEO_DIP_CTL_A 0x60200
8061#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8062#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8063#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8064#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8065#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8066#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8067#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8068#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8069#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8070#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8071#define _HSW_VIDEO_DIP_GCP_A 0x60210
8072
8073#define _HSW_VIDEO_DIP_CTL_B 0x61200
8074#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8075#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8076#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8077#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8078#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8079#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8080#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8081#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8082#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8083#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8084#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8085
7af2be6d
AS
8086/* Icelake PPS_DATA and _ECC DIP Registers.
8087 * These are available for transcoders B,C and eDP.
8088 * Adding the _A so as to reuse the _MMIO_TRANS2
8089 * definition, with which it offsets to the right location.
8090 */
8091
8092#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8093#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8094#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8095#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8096
f0f59a00
VS
8097#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8098#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8099#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8100#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8101#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8102#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
8103#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8104#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8105
8106#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8107#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8108#define _HSW_STEREO_3D_CTL_B 0x71020
8109
8110#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8111
275f01b2
DV
8112#define _PCH_TRANS_HTOTAL_B 0xe1000
8113#define _PCH_TRANS_HBLANK_B 0xe1004
8114#define _PCH_TRANS_HSYNC_B 0xe1008
8115#define _PCH_TRANS_VTOTAL_B 0xe100c
8116#define _PCH_TRANS_VBLANK_B 0xe1010
8117#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8118#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8119
f0f59a00
VS
8120#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8121#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8122#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8123#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8124#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8125#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8126#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8127
e3b95f1e
DV
8128#define _PCH_TRANSB_DATA_M1 0xe1030
8129#define _PCH_TRANSB_DATA_N1 0xe1034
8130#define _PCH_TRANSB_DATA_M2 0xe1038
8131#define _PCH_TRANSB_DATA_N2 0xe103c
8132#define _PCH_TRANSB_LINK_M1 0xe1040
8133#define _PCH_TRANSB_LINK_N1 0xe1044
8134#define _PCH_TRANSB_LINK_M2 0xe1048
8135#define _PCH_TRANSB_LINK_N2 0xe104c
8136
f0f59a00
VS
8137#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8138#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8139#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8140#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8141#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8142#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8143#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8144#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8145
ab9412ba
DV
8146#define _PCH_TRANSACONF 0xf0008
8147#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8148#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8149#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8150#define TRANS_DISABLE (0 << 31)
8151#define TRANS_ENABLE (1 << 31)
8152#define TRANS_STATE_MASK (1 << 30)
8153#define TRANS_STATE_DISABLE (0 << 30)
8154#define TRANS_STATE_ENABLE (1 << 30)
8155#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8156#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8157#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8158#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8159#define TRANS_INTERLACE_MASK (7 << 21)
8160#define TRANS_PROGRESSIVE (0 << 21)
8161#define TRANS_INTERLACED (3 << 21)
8162#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8163#define TRANS_8BPC (0 << 5)
8164#define TRANS_10BPC (1 << 5)
8165#define TRANS_6BPC (2 << 5)
8166#define TRANS_12BPC (3 << 5)
b9055052 8167
ce40141f
DV
8168#define _TRANSA_CHICKEN1 0xf0060
8169#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8170#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8171#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8172#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8173#define _TRANSA_CHICKEN2 0xf0064
8174#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8175#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8176#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8177#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8178#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8179#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8180#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8181
f0f59a00 8182#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8183#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8184#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8185#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8186#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8187#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8188#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8189#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8190#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8191#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8192#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8193#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8194#define LPT_PWM_GRANULARITY (1 << 5)
8195#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8196
f0f59a00
VS
8197#define _FDI_RXA_CHICKEN 0xc200c
8198#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8199#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8200#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8201#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8202
f0f59a00 8203#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8204#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8205#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8206#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8207#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8208#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8209#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8210
b9055052 8211/* CPU: FDI_TX */
f0f59a00
VS
8212#define _FDI_TXA_CTL 0x60100
8213#define _FDI_TXB_CTL 0x61100
8214#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8215#define FDI_TX_DISABLE (0 << 31)
8216#define FDI_TX_ENABLE (1 << 31)
8217#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8218#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8219#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8220#define FDI_LINK_TRAIN_NONE (3 << 28)
8221#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8222#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8223#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8224#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8225#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8226#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8227#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8228#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8229/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8230 SNB has different settings. */
8231/* SNB A-stepping */
5ee8ee86
PZ
8232#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8233#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8234#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8235#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8236/* SNB B-stepping */
5ee8ee86
PZ
8237#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8238#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8239#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8240#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8241#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8242#define FDI_DP_PORT_WIDTH_SHIFT 19
8243#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8244#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8245#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8246/* Ironlake: hardwired to 1 */
5ee8ee86 8247#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8248
8249/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8250#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8251#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8252#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8253#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8254
b9055052 8255/* both Tx and Rx */
5ee8ee86
PZ
8256#define FDI_COMPOSITE_SYNC (1 << 11)
8257#define FDI_LINK_TRAIN_AUTO (1 << 10)
8258#define FDI_SCRAMBLING_ENABLE (0 << 7)
8259#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8260
8261/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8262#define _FDI_RXA_CTL 0xf000c
8263#define _FDI_RXB_CTL 0xf100c
f0f59a00 8264#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8265#define FDI_RX_ENABLE (1 << 31)
b9055052 8266/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8267#define FDI_FS_ERRC_ENABLE (1 << 27)
8268#define FDI_FE_ERRC_ENABLE (1 << 26)
8269#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8270#define FDI_8BPC (0 << 16)
8271#define FDI_10BPC (1 << 16)
8272#define FDI_6BPC (2 << 16)
8273#define FDI_12BPC (3 << 16)
8274#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8275#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8276#define FDI_RX_PLL_ENABLE (1 << 13)
8277#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8278#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8279#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8280#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8281#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8282#define FDI_PCDCLK (1 << 4)
8db9d77b 8283/* CPT */
5ee8ee86
PZ
8284#define FDI_AUTO_TRAINING (1 << 10)
8285#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8286#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8287#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8288#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8289#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8290
04945641
PZ
8291#define _FDI_RXA_MISC 0xf0010
8292#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8293#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8294#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8295#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8296#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8297#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8298#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8299#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8300#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8301
f0f59a00
VS
8302#define _FDI_RXA_TUSIZE1 0xf0030
8303#define _FDI_RXA_TUSIZE2 0xf0038
8304#define _FDI_RXB_TUSIZE1 0xf1030
8305#define _FDI_RXB_TUSIZE2 0xf1038
8306#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8307#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8308
8309/* FDI_RX interrupt register format */
5ee8ee86
PZ
8310#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8311#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8312#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8313#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8314#define FDI_RX_FS_CODE_ERR (1 << 6)
8315#define FDI_RX_FE_CODE_ERR (1 << 5)
8316#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8317#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8318#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8319#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8320#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8321
f0f59a00
VS
8322#define _FDI_RXA_IIR 0xf0014
8323#define _FDI_RXA_IMR 0xf0018
8324#define _FDI_RXB_IIR 0xf1014
8325#define _FDI_RXB_IMR 0xf1018
8326#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8327#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8328
f0f59a00
VS
8329#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8330#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8331
f0f59a00 8332#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8333#define LVDS_DETECTED (1 << 1)
8334
f0f59a00
VS
8335#define _PCH_DP_B 0xe4100
8336#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8337#define _PCH_DPB_AUX_CH_CTL 0xe4110
8338#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8339#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8340#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8341#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8342#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8343
f0f59a00
VS
8344#define _PCH_DP_C 0xe4200
8345#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8346#define _PCH_DPC_AUX_CH_CTL 0xe4210
8347#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8348#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8349#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8350#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8351#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8352
f0f59a00
VS
8353#define _PCH_DP_D 0xe4300
8354#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8355#define _PCH_DPD_AUX_CH_CTL 0xe4310
8356#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8357#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8358#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8359#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8360#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8361
bdabdb63
VS
8362#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8363#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8364
8db9d77b 8365/* CPT */
086f8e84
VS
8366#define _TRANS_DP_CTL_A 0xe0300
8367#define _TRANS_DP_CTL_B 0xe1300
8368#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8369#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8370#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8371#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8372#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8373#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8374#define TRANS_DP_AUDIO_ONLY (1 << 26)
8375#define TRANS_DP_ENH_FRAMING (1 << 18)
8376#define TRANS_DP_8BPC (0 << 9)
8377#define TRANS_DP_10BPC (1 << 9)
8378#define TRANS_DP_6BPC (2 << 9)
8379#define TRANS_DP_12BPC (3 << 9)
8380#define TRANS_DP_BPC_MASK (3 << 9)
8381#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8382#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8383#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8384#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8385#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8386
8387/* SNB eDP training params */
8388/* SNB A-stepping */
5ee8ee86
PZ
8389#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8390#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8391#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8392#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8393/* SNB B-stepping */
5ee8ee86
PZ
8394#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8395#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8396#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8397#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8398#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8399#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8400
1a2eb460 8401/* IVB */
5ee8ee86
PZ
8402#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8403#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8404#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8405#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8406#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8407#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8408#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8409
8410/* legacy values */
5ee8ee86
PZ
8411#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8412#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8413#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8414#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8415#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8416
5ee8ee86 8417#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8418
f0f59a00 8419#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8420
274008e8
SAK
8421#define RC6_LOCATION _MMIO(0xD40)
8422#define RC6_CTX_IN_DRAM (1 << 0)
8423#define RC6_CTX_BASE _MMIO(0xD48)
8424#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8425#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8426#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8427#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8428#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8429#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8430#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8431#define FORCEWAKE _MMIO(0xA18C)
8432#define FORCEWAKE_VLV _MMIO(0x1300b0)
8433#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8434#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8435#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8436#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8437#define FORCEWAKE_ACK _MMIO(0x130090)
8438#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8439#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8440#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8441#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8442
f0f59a00 8443#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8444#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8445#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8446#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8447#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8448#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8449#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8450#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8451#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8452#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8453#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8454#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8455#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8456#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8457#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8458#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8459#define FORCEWAKE_KERNEL BIT(0)
8460#define FORCEWAKE_USER BIT(1)
8461#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8462#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8463#define ECOBUS _MMIO(0xa180)
5ee8ee86 8464#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8465#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8466#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8467#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8468#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8469
f0f59a00 8470#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8471#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8472#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8473#define GT_FIFO_SBDROPERR (1 << 6)
8474#define GT_FIFO_BLOBDROPERR (1 << 5)
8475#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8476#define GT_FIFO_DROPERR (1 << 3)
8477#define GT_FIFO_OVFERR (1 << 2)
8478#define GT_FIFO_IAWRERR (1 << 1)
8479#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8480
f0f59a00 8481#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8482#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8483#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8484#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8485#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8486
f0f59a00 8487#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8488#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8489#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8490#define EDRAM_ENABLED 0x1
c02e85a0
MK
8491#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8492#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8493#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8494
f0f59a00 8495#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8496# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8497# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8498# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8499# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8500
f0f59a00 8501#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8502# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8503# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8504# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8505# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8506# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8507# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8508
f0f59a00 8509#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8510# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8511
f0f59a00 8512#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8513#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8514#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8515
f0f59a00
VS
8516#define GEN6_RCGCTL1 _MMIO(0x9410)
8517#define GEN6_RCGCTL2 _MMIO(0x9414)
8518#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8519
f0f59a00 8520#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8521#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8522#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8523#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8524
f0f59a00
VS
8525#define GEN6_GFXPAUSE _MMIO(0xA000)
8526#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8527#define GEN6_TURBO_DISABLE (1 << 31)
8528#define GEN6_FREQUENCY(x) ((x) << 25)
8529#define HSW_FREQUENCY(x) ((x) << 24)
8530#define GEN9_FREQUENCY(x) ((x) << 23)
8531#define GEN6_OFFSET(x) ((x) << 19)
8532#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8533#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8534#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8535#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8536#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8537#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8538#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8539#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8540#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8541#define GEN7_RC_CTL_TO_MODE (1 << 28)
8542#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8543#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8544#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8545#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8546#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8547#define GEN6_CAGF_SHIFT 8
f82855d3 8548#define HSW_CAGF_SHIFT 7
de43ae9d 8549#define GEN9_CAGF_SHIFT 23
ccab5c82 8550#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8551#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8552#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8553#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8554#define GEN6_RP_MEDIA_TURBO (1 << 11)
8555#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8556#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8557#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8558#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8559#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8560#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8561#define GEN6_RP_ENABLE (1 << 7)
8562#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8563#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8564#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8565#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8566#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8567#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8568#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8569#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8570#define GEN6_RP_EI_MASK 0xffffff
8571#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8572#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8573#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8574#define GEN6_RP_PREV_UP _MMIO(0xA058)
8575#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8576#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8577#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8578#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8579#define GEN6_RP_UP_EI _MMIO(0xA068)
8580#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8581#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8582#define GEN6_RPDEUHWTC _MMIO(0xA080)
8583#define GEN6_RPDEUC _MMIO(0xA084)
8584#define GEN6_RPDEUCSW _MMIO(0xA088)
8585#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8586#define RC_SW_TARGET_STATE_SHIFT 16
8587#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8588#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8589#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8590#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8591#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8592#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8593#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8594#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8595#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8596#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8597#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8598#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8599#define VLV_RCEDATA _MMIO(0xA0BC)
8600#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8601#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8602#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8603#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8604#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8605#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8606#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8607#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8608#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8609#define GEN9_RENDER_PG_ENABLE (1 << 0)
8610#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8611#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8612#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8613#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8614
f0f59a00 8615#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8616#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8617#define PIXEL_OVERLAP_CNT_SHIFT 30
8618
f0f59a00
VS
8619#define GEN6_PMISR _MMIO(0x44020)
8620#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8621#define GEN6_PMIIR _MMIO(0x44028)
8622#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8623#define GEN6_PM_MBOX_EVENT (1 << 25)
8624#define GEN6_PM_THERMAL_EVENT (1 << 24)
8625#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8626#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8627#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8628#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8629#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8630#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8631 GEN6_PM_RP_UP_THRESHOLD | \
8632 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8633 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8634 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8635
f0f59a00 8636#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8637#define GEN7_GT_SCRATCH_REG_NUM 8
8638
f0f59a00 8639#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8640#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8641#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8642
f0f59a00
VS
8643#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8644#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8645#define VLV_COUNT_RANGE_HIGH (1 << 15)
8646#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8647#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8648#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8649#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8650#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8651#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8652#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8653
f0f59a00
VS
8654#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8655#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8656#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8657#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8658
f0f59a00 8659#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8660#define GEN6_PCODE_READY (1 << 31)
87660502
L
8661#define GEN6_PCODE_ERROR_MASK 0xFF
8662#define GEN6_PCODE_SUCCESS 0x0
8663#define GEN6_PCODE_ILLEGAL_CMD 0x1
8664#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8665#define GEN6_PCODE_TIMEOUT 0x3
8666#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8667#define GEN7_PCODE_TIMEOUT 0x2
8668#define GEN7_PCODE_ILLEGAL_DATA 0x3
8669#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8670#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8671#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8672#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8673#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8674#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8675#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8676#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8677#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8678#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8679#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8680#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8681#define SKL_PCODE_CDCLK_CONTROL 0x7
8682#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8683#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8684#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8685#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8686#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8687#define GEN6_PCODE_READ_D_COMP 0x10
8688#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8689#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8690#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8691 /* See also IPS_CTL */
8692#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8693#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8694#define GEN9_PCODE_SAGV_CONTROL 0x21
8695#define GEN9_SAGV_DISABLE 0x0
8696#define GEN9_SAGV_IS_DISABLED 0x1
8697#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8698#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8699#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8700#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8701#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8702
f0f59a00 8703#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8704#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8705#define GEN6_RCn_MASK 7
8706#define GEN6_RC0 0
8707#define GEN6_RC3 2
8708#define GEN6_RC6 3
8709#define GEN6_RC7 4
8710
f0f59a00 8711#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8712#define GEN8_LSLICESTAT_MASK 0x7
8713
f0f59a00
VS
8714#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8715#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8716#define CHV_SS_PG_ENABLE (1 << 1)
8717#define CHV_EU08_PG_ENABLE (1 << 9)
8718#define CHV_EU19_PG_ENABLE (1 << 17)
8719#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8720
f0f59a00
VS
8721#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8722#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8723#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8724
5ee8ee86 8725#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8726#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8727 ((slice) % 3) * 0x4)
7f992aba 8728#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8729#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8730#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8731
5ee8ee86 8732#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8733#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8734 ((slice) % 3) * 0x8)
5ee8ee86 8735#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8736#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8737 ((slice) % 3) * 0x8)
7f992aba
JM
8738#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8739#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8740#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8741#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8742#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8743#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8744#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8745#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8746
f0f59a00 8747#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8748#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8749#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8750#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8751#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8752
5bcebe76
OM
8753#define GEN8_GARBCNTL _MMIO(0xB004)
8754#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8755#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8756#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8757#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8758
8759#define GEN11_GLBLINVL _MMIO(0xB404)
8760#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8761#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8762
d65dc3e4
OM
8763#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8764#define DFR_DISABLE (1 << 9)
8765
f4a35714
OM
8766#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8767#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8768#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8769#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8770
6b967dc3
OM
8771#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8772#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8773#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8774
f57f9371
OM
8775#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8776
e3689190 8777/* IVYBRIDGE DPF */
f0f59a00 8778#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8779#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8780#define GEN7_PARITY_ERROR_VALID (1 << 13)
8781#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8782#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8783#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8784 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8785#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8786 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8787#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8788 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8789#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8790
f0f59a00 8791#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8792#define GEN7_L3LOG_SIZE 0x80
8793
f0f59a00
VS
8794#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8795#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8796#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8797#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8798#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8799#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8800
f0f59a00 8801#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8802#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8803#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8804
f0f59a00 8805#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8806#define FLOW_CONTROL_ENABLE (1 << 15)
8807#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8808#define STALL_DOP_GATING_DISABLE (1 << 5)
8809#define THROTTLE_12_5 (7 << 2)
8810#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8811
f0f59a00
VS
8812#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8813#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8814#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8815#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8816#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8817
f0f59a00 8818#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8819#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8820
f0f59a00 8821#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8822#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8823
f0f59a00 8824#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8825#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8826#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8827#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8828#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8829#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8830
f0f59a00 8831#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8832#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8833#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8834#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8835
c46f111f 8836/* Audio */
ed5eb1b7 8837#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
c46f111f
JN
8838#define INTEL_AUDIO_DEVCL 0x808629FB
8839#define INTEL_AUDIO_DEVBLC 0x80862801
8840#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8841
f0f59a00 8842#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8843#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8844#define G4X_ELDV_DEVCTG (1 << 14)
8845#define G4X_ELD_ADDR_MASK (0xf << 5)
8846#define G4X_ELD_ACK (1 << 4)
f0f59a00 8847#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8848
c46f111f
JN
8849#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8850#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8851#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8852 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8853#define _IBX_AUD_CNTL_ST_A 0xE20B4
8854#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8855#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8856 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8857#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8858#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8859#define IBX_ELD_ACK (1 << 4)
f0f59a00 8860#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8861#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8862#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8863
c46f111f
JN
8864#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8865#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8866#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8867#define _CPT_AUD_CNTL_ST_A 0xE50B4
8868#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8869#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8870#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8871
c46f111f
JN
8872#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8873#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8874#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8875#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8876#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8877#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8878#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8879
ae662d31
EA
8880/* These are the 4 32-bit write offset registers for each stream
8881 * output buffer. It determines the offset from the
8882 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8883 */
f0f59a00 8884#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8885
c46f111f
JN
8886#define _IBX_AUD_CONFIG_A 0xe2000
8887#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8888#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8889#define _CPT_AUD_CONFIG_A 0xe5000
8890#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8891#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8892#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8893#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8894#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8895
b6daa025
WF
8896#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8897#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8898#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8899#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8900#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8901#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8902#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8903#define AUD_CONFIG_N(n) \
8904 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8905 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8906#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8907#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8908#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8909#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8910#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8911#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8912#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8913#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8914#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8915#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8916#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8917#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8918#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8919
9a78b6cc 8920/* HSW Audio */
c46f111f
JN
8921#define _HSW_AUD_CONFIG_A 0x65000
8922#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8923#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8924
8925#define _HSW_AUD_MISC_CTRL_A 0x65010
8926#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8927#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8928
6014ac12
LY
8929#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8930#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8931#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8932#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8933#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8934#define AUD_CONFIG_M_MASK 0xfffff
8935
c46f111f
JN
8936#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8937#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8938#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8939
8940/* Audio Digital Converter */
c46f111f
JN
8941#define _HSW_AUD_DIG_CNVT_1 0x65080
8942#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8943#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8944#define DIP_PORT_SEL_MASK 0x3
8945
8946#define _HSW_AUD_EDID_DATA_A 0x65050
8947#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8948#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8949
f0f59a00
VS
8950#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8951#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8952#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8953#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8954#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8955#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8956
f0f59a00 8957#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8958#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8959
9c3a16c8 8960/*
75e39688
ID
8961 * HSW - ICL power wells
8962 *
8963 * Platforms have up to 3 power well control register sets, each set
8964 * controlling up to 16 power wells via a request/status HW flag tuple:
8965 * - main (HSW_PWR_WELL_CTL[1-4])
8966 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8967 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8968 * Each control register set consists of up to 4 registers used by different
8969 * sources that can request a power well to be enabled:
8970 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8971 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8972 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8973 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 8974 */
75e39688
ID
8975#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8976#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8977#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8978#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8979#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8980#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
8981
8982/* HSW/BDW power well */
8983#define HSW_PW_CTL_IDX_GLOBAL 15
8984
8985/* SKL/BXT/GLK/CNL power wells */
8986#define SKL_PW_CTL_IDX_PW_2 15
8987#define SKL_PW_CTL_IDX_PW_1 14
8988#define CNL_PW_CTL_IDX_AUX_F 12
8989#define CNL_PW_CTL_IDX_AUX_D 11
8990#define GLK_PW_CTL_IDX_AUX_C 10
8991#define GLK_PW_CTL_IDX_AUX_B 9
8992#define GLK_PW_CTL_IDX_AUX_A 8
8993#define CNL_PW_CTL_IDX_DDI_F 6
8994#define SKL_PW_CTL_IDX_DDI_D 4
8995#define SKL_PW_CTL_IDX_DDI_C 3
8996#define SKL_PW_CTL_IDX_DDI_B 2
8997#define SKL_PW_CTL_IDX_DDI_A_E 1
8998#define GLK_PW_CTL_IDX_DDI_A 1
8999#define SKL_PW_CTL_IDX_MISC_IO 0
9000
9001/* ICL - power wells */
9002#define ICL_PW_CTL_IDX_PW_4 3
9003#define ICL_PW_CTL_IDX_PW_3 2
9004#define ICL_PW_CTL_IDX_PW_2 1
9005#define ICL_PW_CTL_IDX_PW_1 0
9006
9007#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9008#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9009#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9010#define ICL_PW_CTL_IDX_AUX_TBT4 11
9011#define ICL_PW_CTL_IDX_AUX_TBT3 10
9012#define ICL_PW_CTL_IDX_AUX_TBT2 9
9013#define ICL_PW_CTL_IDX_AUX_TBT1 8
9014#define ICL_PW_CTL_IDX_AUX_F 5
9015#define ICL_PW_CTL_IDX_AUX_E 4
9016#define ICL_PW_CTL_IDX_AUX_D 3
9017#define ICL_PW_CTL_IDX_AUX_C 2
9018#define ICL_PW_CTL_IDX_AUX_B 1
9019#define ICL_PW_CTL_IDX_AUX_A 0
9020
9021#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9022#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9023#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9024#define ICL_PW_CTL_IDX_DDI_F 5
9025#define ICL_PW_CTL_IDX_DDI_E 4
9026#define ICL_PW_CTL_IDX_DDI_D 3
9027#define ICL_PW_CTL_IDX_DDI_C 2
9028#define ICL_PW_CTL_IDX_DDI_B 1
9029#define ICL_PW_CTL_IDX_DDI_A 0
9030
9031/* HSW - power well misc debug registers */
f0f59a00 9032#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
9033#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9034#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9035#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 9036#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 9037
94dd5138 9038/* SKL Fuse Status */
b2891eb2
ID
9039enum skl_power_gate {
9040 SKL_PG0,
9041 SKL_PG1,
9042 SKL_PG2,
1a260e11
ID
9043 ICL_PG3,
9044 ICL_PG4,
b2891eb2
ID
9045};
9046
f0f59a00 9047#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 9048#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
9049/*
9050 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9051 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9052 */
9053#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9054 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9055/*
9056 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9057 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9058 */
9059#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9060 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9061#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9062
75e39688 9063#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
9064#define _CNL_AUX_ANAOVRD1_B 0x162250
9065#define _CNL_AUX_ANAOVRD1_C 0x162210
9066#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 9067#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 9068#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
9069 _CNL_AUX_ANAOVRD1_B, \
9070 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
9071 _CNL_AUX_ANAOVRD1_D, \
9072 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
9073#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9074#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 9075
ffd7e32d
LDM
9076#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9077#define _ICL_AUX_ANAOVRD1_A 0x162398
9078#define _ICL_AUX_ANAOVRD1_B 0x6C398
9079#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9080 _ICL_AUX_ANAOVRD1_A, \
9081 _ICL_AUX_ANAOVRD1_B))
9082#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9083#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9084
ee5e5e7a 9085/* HDCP Key Registers */
2834d9df 9086#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9087#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9088#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9089#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9090#define HDCP_KEY_STATUS _MMIO(0x66c04)
9091#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9092#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9093#define HDCP_FUSE_DONE BIT(5)
9094#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9095#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9096#define HDCP_AKSV_LO _MMIO(0x66c10)
9097#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9098
9099/* HDCP Repeater Registers */
2834d9df
R
9100#define HDCP_REP_CTL _MMIO(0x66d00)
9101#define HDCP_DDIB_REP_PRESENT BIT(30)
9102#define HDCP_DDIA_REP_PRESENT BIT(29)
9103#define HDCP_DDIC_REP_PRESENT BIT(28)
9104#define HDCP_DDID_REP_PRESENT BIT(27)
9105#define HDCP_DDIF_REP_PRESENT BIT(26)
9106#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
9107#define HDCP_DDIB_SHA1_M0 (1 << 20)
9108#define HDCP_DDIA_SHA1_M0 (2 << 20)
9109#define HDCP_DDIC_SHA1_M0 (3 << 20)
9110#define HDCP_DDID_SHA1_M0 (4 << 20)
9111#define HDCP_DDIF_SHA1_M0 (5 << 20)
9112#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9113#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9114#define HDCP_SHA1_READY BIT(17)
9115#define HDCP_SHA1_COMPLETE BIT(18)
9116#define HDCP_SHA1_V_MATCH BIT(19)
9117#define HDCP_SHA1_TEXT_32 (1 << 1)
9118#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9119#define HDCP_SHA1_TEXT_24 (4 << 1)
9120#define HDCP_SHA1_TEXT_16 (5 << 1)
9121#define HDCP_SHA1_TEXT_8 (6 << 1)
9122#define HDCP_SHA1_TEXT_0 (7 << 1)
9123#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9124#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9125#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9126#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9127#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9128#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9129#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9130
9131/* HDCP Auth Registers */
9132#define _PORTA_HDCP_AUTHENC 0x66800
9133#define _PORTB_HDCP_AUTHENC 0x66500
9134#define _PORTC_HDCP_AUTHENC 0x66600
9135#define _PORTD_HDCP_AUTHENC 0x66700
9136#define _PORTE_HDCP_AUTHENC 0x66A00
9137#define _PORTF_HDCP_AUTHENC 0x66900
9138#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9139 _PORTA_HDCP_AUTHENC, \
9140 _PORTB_HDCP_AUTHENC, \
9141 _PORTC_HDCP_AUTHENC, \
9142 _PORTD_HDCP_AUTHENC, \
9143 _PORTE_HDCP_AUTHENC, \
9e8789ec 9144 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9145#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9146#define HDCP_CONF_CAPTURE_AN BIT(0)
9147#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9148#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9149#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9150#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9151#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9152#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9153#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9154#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9155#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9156#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9157#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9158#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9159#define HDCP_STATUS_AUTH BIT(21)
9160#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9161#define HDCP_STATUS_RI_MATCH BIT(19)
9162#define HDCP_STATUS_R0_READY BIT(18)
9163#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9164#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9165#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9166
3ab0a6ed
R
9167/* HDCP2.2 Registers */
9168#define _PORTA_HDCP2_BASE 0x66800
9169#define _PORTB_HDCP2_BASE 0x66500
9170#define _PORTC_HDCP2_BASE 0x66600
9171#define _PORTD_HDCP2_BASE 0x66700
9172#define _PORTE_HDCP2_BASE 0x66A00
9173#define _PORTF_HDCP2_BASE 0x66900
9174#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9175 _PORTA_HDCP2_BASE, \
9176 _PORTB_HDCP2_BASE, \
9177 _PORTC_HDCP2_BASE, \
9178 _PORTD_HDCP2_BASE, \
9179 _PORTE_HDCP2_BASE, \
9180 _PORTF_HDCP2_BASE) + (x))
9181
9182#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9183#define AUTH_LINK_AUTHENTICATED BIT(31)
9184#define AUTH_LINK_TYPE BIT(30)
9185#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9186#define AUTH_CLR_KEYS BIT(18)
9187
9188#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9189#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9190
9191#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9192#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9193#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9194#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9195#define LINK_TYPE_STATUS BIT(22)
9196#define LINK_AUTH_STATUS BIT(21)
9197#define LINK_ENCRYPTION_STATUS BIT(20)
9198
e7e104c3 9199/* Per-pipe DDI Function Control */
086f8e84
VS
9200#define _TRANS_DDI_FUNC_CTL_A 0x60400
9201#define _TRANS_DDI_FUNC_CTL_B 0x61400
9202#define _TRANS_DDI_FUNC_CTL_C 0x62400
9203#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9204#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9205#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9206#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9207
5ee8ee86 9208#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9209/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9210#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9211#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9212#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9213#define TRANS_DDI_PORT_NONE (0 << 28)
9214#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9215#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9216#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9217#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9218#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9219#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9220#define TRANS_DDI_BPC_MASK (7 << 20)
9221#define TRANS_DDI_BPC_8 (0 << 20)
9222#define TRANS_DDI_BPC_10 (1 << 20)
9223#define TRANS_DDI_BPC_6 (2 << 20)
9224#define TRANS_DDI_BPC_12 (3 << 20)
9225#define TRANS_DDI_PVSYNC (1 << 17)
9226#define TRANS_DDI_PHSYNC (1 << 16)
9227#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9228#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9229#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9230#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9231#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9232#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9233#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9234#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9235#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9236#define TRANS_DDI_BFI_ENABLE (1 << 4)
9237#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9238#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9239#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9240 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9241 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9242
49edbd49
MC
9243#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9244#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9245#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9246#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9247#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9248#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9249#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9250 _TRANS_DDI_FUNC_CTL2_A)
9251#define PORT_SYNC_MODE_ENABLE (1 << 4)
9252#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9253#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9254#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9255
0e87f667 9256/* DisplayPort Transport Control */
086f8e84
VS
9257#define _DP_TP_CTL_A 0x64040
9258#define _DP_TP_CTL_B 0x64140
f0f59a00 9259#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86 9260#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 9261#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
9262#define DP_TP_CTL_MODE_SST (0 << 27)
9263#define DP_TP_CTL_MODE_MST (1 << 27)
9264#define DP_TP_CTL_FORCE_ACT (1 << 25)
9265#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9266#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9267#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9268#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9269#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9270#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9271#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9272#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9273#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9274#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9275
e411b2c1 9276/* DisplayPort Transport Status */
086f8e84
VS
9277#define _DP_TP_STATUS_A 0x64044
9278#define _DP_TP_STATUS_B 0x64144
f0f59a00 9279#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5c44b938 9280#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
9281#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9282#define DP_TP_STATUS_ACT_SENT (1 << 24)
9283#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9284#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9285#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9286#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9287#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9288
03f896a1 9289/* DDI Buffer Control */
086f8e84
VS
9290#define _DDI_BUF_CTL_A 0x64000
9291#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9292#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9293#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9294#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9295#define DDI_BUF_EMP_MASK (0xf << 24)
9296#define DDI_BUF_PORT_REVERSAL (1 << 16)
9297#define DDI_BUF_IS_IDLE (1 << 7)
9298#define DDI_A_4_LANES (1 << 4)
17aa6be9 9299#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9300#define DDI_PORT_WIDTH_MASK (7 << 1)
9301#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9302#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9303
bb879a44 9304/* DDI Buffer Translations */
086f8e84
VS
9305#define _DDI_BUF_TRANS_A 0x64E00
9306#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9307#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9308#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9309#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9310
7501a4d8
ED
9311/* Sideband Interface (SBI) is programmed indirectly, via
9312 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9313 * which contains the payload */
f0f59a00
VS
9314#define SBI_ADDR _MMIO(0xC6000)
9315#define SBI_DATA _MMIO(0xC6004)
9316#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9317#define SBI_CTL_DEST_ICLK (0x0 << 16)
9318#define SBI_CTL_DEST_MPHY (0x1 << 16)
9319#define SBI_CTL_OP_IORD (0x2 << 8)
9320#define SBI_CTL_OP_IOWR (0x3 << 8)
9321#define SBI_CTL_OP_CRRD (0x6 << 8)
9322#define SBI_CTL_OP_CRWR (0x7 << 8)
9323#define SBI_RESPONSE_FAIL (0x1 << 1)
9324#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9325#define SBI_BUSY (0x1 << 0)
9326#define SBI_READY (0x0 << 0)
52f025ef 9327
ccf1c867 9328/* SBI offsets */
f7be2c21 9329#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9330#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9331#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9332#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9333#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9334#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9335#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9336#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9337#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9338#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9339#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9340#define SBI_SSCCTL 0x020c
ccf1c867 9341#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9342#define SBI_SSCCTL_PATHALT (1 << 3)
9343#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9344#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9345#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9346#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9347#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9348#define SBI_DBUFF0 0x2a00
2fa86a1f 9349#define SBI_GEN0 0x1f00
5ee8ee86 9350#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9351
52f025ef 9352/* LPT PIXCLK_GATE */
f0f59a00 9353#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9354#define PIXCLK_GATE_UNGATE (1 << 0)
9355#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9356
e93ea06a 9357/* SPLL */
f0f59a00 9358#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9359#define SPLL_PLL_ENABLE (1 << 31)
9360#define SPLL_PLL_SSC (1 << 28)
9361#define SPLL_PLL_NON_SSC (2 << 28)
9362#define SPLL_PLL_LCPLL (3 << 28)
9363#define SPLL_PLL_REF_MASK (3 << 28)
9364#define SPLL_PLL_FREQ_810MHz (0 << 26)
9365#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9366#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9367#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9368
4dffc404 9369/* WRPLL */
086f8e84
VS
9370#define _WRPLL_CTL1 0x46040
9371#define _WRPLL_CTL2 0x46060
f0f59a00 9372#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9373#define WRPLL_PLL_ENABLE (1 << 31)
9374#define WRPLL_PLL_SSC (1 << 28)
9375#define WRPLL_PLL_NON_SSC (2 << 28)
9376#define WRPLL_PLL_LCPLL (3 << 28)
9377#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9378/* WRPLL divider programming */
5ee8ee86 9379#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9380#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9381#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9382#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9383#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9384#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9385#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9386#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9387
fec9181c 9388/* Port clock selection */
086f8e84
VS
9389#define _PORT_CLK_SEL_A 0x46100
9390#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9391#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9392#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9393#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9394#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9395#define PORT_CLK_SEL_SPLL (3 << 29)
9396#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9397#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9398#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9399#define PORT_CLK_SEL_NONE (7 << 29)
9400#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9401
78b60ce7
PZ
9402/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9403#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9404#define DDI_CLK_SEL_NONE (0x0 << 28)
9405#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9406#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9407#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9408#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9409#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9410#define DDI_CLK_SEL_MASK (0xF << 28)
9411
bb523fc0 9412/* Transcoder clock selection */
086f8e84
VS
9413#define _TRANS_CLK_SEL_A 0x46140
9414#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9415#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9416/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9417#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9418#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9419
7f1052a8
VS
9420#define CDCLK_FREQ _MMIO(0x46200)
9421
086f8e84
VS
9422#define _TRANSA_MSA_MISC 0x60410
9423#define _TRANSB_MSA_MISC 0x61410
9424#define _TRANSC_MSA_MISC 0x62410
9425#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9426#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9427
5ee8ee86 9428#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17
SS
9429#define TRANS_MSA_SAMPLING_444 (2 << 1)
9430#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
5ee8ee86
PZ
9431#define TRANS_MSA_6_BPC (0 << 5)
9432#define TRANS_MSA_8_BPC (1 << 5)
9433#define TRANS_MSA_10_BPC (2 << 5)
9434#define TRANS_MSA_12_BPC (3 << 5)
9435#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9436#define TRANS_MSA_CEA_RANGE (1 << 3)
dae84799 9437
90e8d31c 9438/* LCPLL Control */
f0f59a00 9439#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9440#define LCPLL_PLL_DISABLE (1 << 31)
9441#define LCPLL_PLL_LOCK (1 << 30)
9442#define LCPLL_CLK_FREQ_MASK (3 << 26)
9443#define LCPLL_CLK_FREQ_450 (0 << 26)
9444#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9445#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9446#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9447#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9448#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9449#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9450#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9451#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9452#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9453
326ac39b
S
9454/*
9455 * SKL Clocks
9456 */
9457
9458/* CDCLK_CTL */
f0f59a00 9459#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9460#define CDCLK_FREQ_SEL_MASK (3 << 26)
9461#define CDCLK_FREQ_450_432 (0 << 26)
9462#define CDCLK_FREQ_540 (1 << 26)
9463#define CDCLK_FREQ_337_308 (2 << 26)
9464#define CDCLK_FREQ_675_617 (3 << 26)
9465#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9466#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9467#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9468#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9469#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9470#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9471#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9472#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9473#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9474#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9475#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9476
326ac39b 9477/* LCPLL_CTL */
f0f59a00
VS
9478#define LCPLL1_CTL _MMIO(0x46010)
9479#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9480#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9481
9482/* DPLL control1 */
f0f59a00 9483#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9484#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9485#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9486#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9487#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9488#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9489#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9490#define DPLL_CTRL1_LINK_RATE_2700 0
9491#define DPLL_CTRL1_LINK_RATE_1350 1
9492#define DPLL_CTRL1_LINK_RATE_810 2
9493#define DPLL_CTRL1_LINK_RATE_1620 3
9494#define DPLL_CTRL1_LINK_RATE_1080 4
9495#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9496
9497/* DPLL control2 */
f0f59a00 9498#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9499#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9500#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9501#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9502#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9503#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9504
9505/* DPLL Status */
f0f59a00 9506#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9507#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9508
9509/* DPLL cfg */
086f8e84
VS
9510#define _DPLL1_CFGCR1 0x6C040
9511#define _DPLL2_CFGCR1 0x6C048
9512#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9513#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9514#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9515#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9516#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9517
086f8e84
VS
9518#define _DPLL1_CFGCR2 0x6C044
9519#define _DPLL2_CFGCR2 0x6C04C
9520#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9521#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9522#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9523#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9524#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9525#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9526#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9527#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9528#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9529#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9530#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9531#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9532#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9533#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9534#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9535#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9536#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9537
da3b891b 9538#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9539#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9540
555e38d2
RV
9541/*
9542 * CNL Clocks
9543 */
9544#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9545#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9546#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9547 (port) + 10))
bb1c7edc
MK
9548#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9549#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9550 21 : (tc_port) + 12))
376faf8a 9551#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9552 (port) * 2)
376faf8a
RV
9553#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9554#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9555
a927c927
RV
9556/* CNL PLL */
9557#define DPLL0_ENABLE 0x46010
9558#define DPLL1_ENABLE 0x46014
9559#define PLL_ENABLE (1 << 31)
9560#define PLL_LOCK (1 << 30)
9561#define PLL_POWER_ENABLE (1 << 27)
9562#define PLL_POWER_STATE (1 << 26)
9563#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9564
1fa11ee2
PZ
9565#define TBT_PLL_ENABLE _MMIO(0x46020)
9566
78b60ce7
PZ
9567#define _MG_PLL1_ENABLE 0x46030
9568#define _MG_PLL2_ENABLE 0x46034
9569#define _MG_PLL3_ENABLE 0x46038
9570#define _MG_PLL4_ENABLE 0x4603C
9571/* Bits are the same as DPLL0_ENABLE */
584fca11 9572#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
9573 _MG_PLL2_ENABLE)
9574
9575#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9576#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9577#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9578#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9579#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9580#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
584fca11
LDM
9581#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9582 _MG_REFCLKIN_CTL_PORT1, \
9583 _MG_REFCLKIN_CTL_PORT2)
78b60ce7
PZ
9584
9585#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9586#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9587#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9588#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9589#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9590#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9591#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9592#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
584fca11
LDM
9593#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9594 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9595 _MG_CLKTOP2_CORECLKCTL1_PORT2)
78b60ce7
PZ
9596
9597#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9598#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9599#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9600#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9601#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9602#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9603#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9604#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9605#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9606#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9607#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9608#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9609#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9610#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9611#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9612#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
584fca11
LDM
9613#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9614 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9615 _MG_CLKTOP2_HSCLKCTL_PORT2)
78b60ce7
PZ
9616
9617#define _MG_PLL_DIV0_PORT1 0x168A00
9618#define _MG_PLL_DIV0_PORT2 0x169A00
9619#define _MG_PLL_DIV0_PORT3 0x16AA00
9620#define _MG_PLL_DIV0_PORT4 0x16BA00
9621#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9622#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9623#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9624#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9625#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7 9626#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
584fca11
LDM
9627#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9628 _MG_PLL_DIV0_PORT2)
78b60ce7
PZ
9629
9630#define _MG_PLL_DIV1_PORT1 0x168A04
9631#define _MG_PLL_DIV1_PORT2 0x169A04
9632#define _MG_PLL_DIV1_PORT3 0x16AA04
9633#define _MG_PLL_DIV1_PORT4 0x16BA04
9634#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9635#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9636#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9637#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9638#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9639#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9640#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7 9641#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
584fca11
LDM
9642#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9643 _MG_PLL_DIV1_PORT2)
78b60ce7
PZ
9644
9645#define _MG_PLL_LF_PORT1 0x168A08
9646#define _MG_PLL_LF_PORT2 0x169A08
9647#define _MG_PLL_LF_PORT3 0x16AA08
9648#define _MG_PLL_LF_PORT4 0x16BA08
9649#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9650#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9651#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9652#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9653#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9654#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
584fca11
LDM
9655#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9656 _MG_PLL_LF_PORT2)
78b60ce7
PZ
9657
9658#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9659#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9660#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9661#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9662#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9663#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9664#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9665#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9666#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9667#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
584fca11
LDM
9668#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9669 _MG_PLL_FRAC_LOCK_PORT1, \
9670 _MG_PLL_FRAC_LOCK_PORT2)
78b60ce7
PZ
9671
9672#define _MG_PLL_SSC_PORT1 0x168A10
9673#define _MG_PLL_SSC_PORT2 0x169A10
9674#define _MG_PLL_SSC_PORT3 0x16AA10
9675#define _MG_PLL_SSC_PORT4 0x16BA10
9676#define MG_PLL_SSC_EN (1 << 28)
9677#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9678#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9679#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9680#define MG_PLL_SSC_FLLEN (1 << 9)
9681#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
584fca11
LDM
9682#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9683 _MG_PLL_SSC_PORT2)
78b60ce7
PZ
9684
9685#define _MG_PLL_BIAS_PORT1 0x168A14
9686#define _MG_PLL_BIAS_PORT2 0x169A14
9687#define _MG_PLL_BIAS_PORT3 0x16AA14
9688#define _MG_PLL_BIAS_PORT4 0x16BA14
9689#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9690#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9691#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9692#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9693#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9694#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9695#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9696#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9697#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9698#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9699#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9700#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9701#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
584fca11
LDM
9702#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9703 _MG_PLL_BIAS_PORT2)
78b60ce7
PZ
9704
9705#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9706#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9707#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9708#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9709#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9710#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9711#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9712#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9713#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
584fca11
LDM
9714#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9715 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9716 _MG_PLL_TDC_COLDST_BIAS_PORT2)
78b60ce7 9717
a927c927
RV
9718#define _CNL_DPLL0_CFGCR0 0x6C000
9719#define _CNL_DPLL1_CFGCR0 0x6C080
9720#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9721#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9722#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9723#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9724#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9725#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9726#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9727#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9728#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9729#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9730#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9731#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9732#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9733#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9734#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9735#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9736#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9737
9738#define _CNL_DPLL0_CFGCR1 0x6C004
9739#define _CNL_DPLL1_CFGCR1 0x6C084
9740#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9741#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9742#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9743#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9744#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9745#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9746#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9747#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9748#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9749#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9750#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9751#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9752#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9753#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9754#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9755#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9756#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9757#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9758#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9759#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9760#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9761
78b60ce7
PZ
9762#define _ICL_DPLL0_CFGCR0 0x164000
9763#define _ICL_DPLL1_CFGCR0 0x164080
9764#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9765 _ICL_DPLL1_CFGCR0)
9766
9767#define _ICL_DPLL0_CFGCR1 0x164004
9768#define _ICL_DPLL1_CFGCR1 0x164084
9769#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9770 _ICL_DPLL1_CFGCR1)
9771
f8437dd1 9772/* BXT display engine PLL */
f0f59a00 9773#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9774#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9775#define BXT_DE_PLL_RATIO_MASK 0xff
9776
f0f59a00 9777#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9778#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9779#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9780#define CNL_CDCLK_PLL_RATIO(x) (x)
9781#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9782
664326f8 9783/* GEN9 DC */
f0f59a00 9784#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9785#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9786#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9787#define DC_STATE_EN_DC9 (1 << 3)
9788#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9789#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9790
f0f59a00 9791#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9792#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9793#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9794
cbfa59d4
MK
9795#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9796#define BXT_REQ_DATA_MASK 0x3F
9797#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9798#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9799#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9800
9801#define BXT_D_CR_DRP0_DUNIT8 0x1000
9802#define BXT_D_CR_DRP0_DUNIT9 0x1200
9803#define BXT_D_CR_DRP0_DUNIT_START 8
9804#define BXT_D_CR_DRP0_DUNIT_END 11
9805#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9806 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9807 BXT_D_CR_DRP0_DUNIT9))
9808#define BXT_DRAM_RANK_MASK 0x3
9809#define BXT_DRAM_RANK_SINGLE 0x1
9810#define BXT_DRAM_RANK_DUAL 0x3
9811#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9812#define BXT_DRAM_WIDTH_SHIFT 4
9813#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9814#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9815#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9816#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9817#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9818#define BXT_DRAM_SIZE_SHIFT 6
9819#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9820#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9821#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9822#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9823#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9824
5771caf8
MK
9825#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9826#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9827#define SKL_REQ_DATA_MASK (0xF << 0)
9828
9829#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9830#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9831#define SKL_DRAM_S_SHIFT 16
9832#define SKL_DRAM_SIZE_MASK 0x3F
9833#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9834#define SKL_DRAM_WIDTH_SHIFT 8
9835#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9836#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9837#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9838#define SKL_DRAM_RANK_MASK (0x1 << 10)
9839#define SKL_DRAM_RANK_SHIFT 10
9840#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9841#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9842
9ccd5aeb
PZ
9843/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9844 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9845#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9846#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9847#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9848#define D_COMP_COMP_FORCE (1 << 8)
9849#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9850
69e94b7e 9851/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9852#define _PIPE_WM_LINETIME_A 0x45270
9853#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9854#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9855#define PIPE_WM_LINETIME_MASK (0x1ff)
9856#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9857#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9858#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9859
9860/* SFUSE_STRAP */
f0f59a00 9861#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9862#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9863#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9864#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9865#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9866#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9867#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9868#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9869#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9870
f0f59a00 9871#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9872#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9873
f0f59a00 9874#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9875#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9876#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9877#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9878
86d3efce
VS
9879/* pipe CSC */
9880#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9881#define _PIPE_A_CSC_COEFF_BY 0x49014
9882#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9883#define _PIPE_A_CSC_COEFF_BU 0x4901c
9884#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9885#define _PIPE_A_CSC_COEFF_BV 0x49024
9886#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9887#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9888#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9889#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9890#define _PIPE_A_CSC_PREOFF_HI 0x49030
9891#define _PIPE_A_CSC_PREOFF_ME 0x49034
9892#define _PIPE_A_CSC_PREOFF_LO 0x49038
9893#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9894#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9895#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9896
9897#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9898#define _PIPE_B_CSC_COEFF_BY 0x49114
9899#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9900#define _PIPE_B_CSC_COEFF_BU 0x4911c
9901#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9902#define _PIPE_B_CSC_COEFF_BV 0x49124
9903#define _PIPE_B_CSC_MODE 0x49128
9904#define _PIPE_B_CSC_PREOFF_HI 0x49130
9905#define _PIPE_B_CSC_PREOFF_ME 0x49134
9906#define _PIPE_B_CSC_PREOFF_LO 0x49138
9907#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9908#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9909#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9910
f0f59a00
VS
9911#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9912#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9913#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9914#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9915#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9916#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9917#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9918#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9919#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9920#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9921#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9922#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9923#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9924
82cf435b
LL
9925/* pipe degamma/gamma LUTs on IVB+ */
9926#define _PAL_PREC_INDEX_A 0x4A400
9927#define _PAL_PREC_INDEX_B 0x4AC00
9928#define _PAL_PREC_INDEX_C 0x4B400
9929#define PAL_PREC_10_12_BIT (0 << 31)
9930#define PAL_PREC_SPLIT_MODE (1 << 31)
9931#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9932#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9933#define _PAL_PREC_DATA_A 0x4A404
9934#define _PAL_PREC_DATA_B 0x4AC04
9935#define _PAL_PREC_DATA_C 0x4B404
9936#define _PAL_PREC_GC_MAX_A 0x4A410
9937#define _PAL_PREC_GC_MAX_B 0x4AC10
9938#define _PAL_PREC_GC_MAX_C 0x4B410
9939#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9940#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9941#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9942#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9943#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9944#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9945
9946#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9947#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9948#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9949#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9950
9751bafc
ACO
9951#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9952#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9953#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9954#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9955#define _PRE_CSC_GAMC_DATA_A 0x4A488
9956#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9957#define _PRE_CSC_GAMC_DATA_C 0x4B488
9958
9959#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9960#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9961
29dc3739
LL
9962/* pipe CSC & degamma/gamma LUTs on CHV */
9963#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9964#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9965#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9966#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9967#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9968#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9969#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9970#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9971#define CGM_PIPE_MODE_GAMMA (1 << 2)
9972#define CGM_PIPE_MODE_CSC (1 << 1)
9973#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9974
9975#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9976#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9977#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9978#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9979#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9980#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9981#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9982#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9983
9984#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9985#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9986#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9987#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9988#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9989#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9990#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9991#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9992
e7d7cad0
JN
9993/* MIPI DSI registers */
9994
0ad4dc88 9995#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9996#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9997
292272ee
MC
9998/* Gen11 DSI */
9999#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10000 dsi0, dsi1)
10001
bcc65700
D
10002#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10003#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10004#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10005#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10006
27efd256
MC
10007#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10008#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10009#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10010 _ICL_DSI_ESC_CLK_DIV0, \
10011 _ICL_DSI_ESC_CLK_DIV1)
10012#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10013#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10014#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10015 _ICL_DPHY_ESC_CLK_DIV0, \
10016 _ICL_DPHY_ESC_CLK_DIV1)
10017#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10018#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10019#define ICL_ESC_CLK_DIV_MASK 0x1ff
10020#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 10021#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 10022
aec0246f
US
10023/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10024#define GEN4_TIMESTAMP _MMIO(0x2358)
10025#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10026#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10027
dab91783
LL
10028#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10029#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10030#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10031#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10032#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10033
aec0246f
US
10034#define _PIPE_FRMTMSTMP_A 0x70048
10035#define PIPE_FRMTMSTMP(pipe) \
10036 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10037
11b8e4f5
SS
10038/* BXT MIPI clock controls */
10039#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10040
f0f59a00 10041#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
10042#define BXT_MIPI1_DIV_SHIFT 26
10043#define BXT_MIPI2_DIV_SHIFT 10
10044#define BXT_MIPI_DIV_SHIFT(port) \
10045 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10046 BXT_MIPI2_DIV_SHIFT)
782d25ca 10047
11b8e4f5 10048/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
10049#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10050#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
10051#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10052 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10053 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
10054#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10055#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
10056#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10057 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
10058 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10059#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 10060 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
10061/* RX upper control divider to select actual RX clock output from 8x */
10062#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10063#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10064#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10065 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10066 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10067#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10068#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10069#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10070 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10071 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10072#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10073 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10074/* 8/3X divider to select the actual 8/3X clock output from 8x */
10075#define BXT_MIPI1_8X_BY3_SHIFT 19
10076#define BXT_MIPI2_8X_BY3_SHIFT 3
10077#define BXT_MIPI_8X_BY3_SHIFT(port) \
10078 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10079 BXT_MIPI2_8X_BY3_SHIFT)
10080#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10081#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10082#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10083 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10084 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10085#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10086 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10087/* RX lower control divider to select actual RX clock output from 8x */
10088#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10089#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10090#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10091 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10092 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10093#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10094#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10095#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10096 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10097 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10098#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10099 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10100
10101#define RX_DIVIDER_BIT_1_2 0x3
10102#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10103
d2e08c0f
SS
10104/* BXT MIPI mode configure */
10105#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10106#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10107#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10108 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10109
10110#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10111#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10112#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10113 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10114
10115#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10116#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10117#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10118 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10119
f0f59a00 10120#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10121#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10122#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10123#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10124#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10125#define BXT_DSIC_16X_BY2 (1 << 10)
10126#define BXT_DSIC_16X_BY3 (2 << 10)
10127#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10128#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10129#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10130#define BXT_DSIA_16X_BY2 (1 << 8)
10131#define BXT_DSIA_16X_BY3 (2 << 8)
10132#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10133#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10134#define BXT_DSI_FREQ_SEL_SHIFT 8
10135#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10136
10137#define BXT_DSI_PLL_RATIO_MAX 0x7D
10138#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10139#define GLK_DSI_PLL_RATIO_MAX 0x6F
10140#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10141#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10142#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10143
f0f59a00 10144#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10145#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10146#define BXT_DSI_PLL_LOCKED (1 << 30)
10147
3230bf14 10148#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10149#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10150#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10151
10152 /* BXT port control */
10153#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10154#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10155#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10156
21652f3b
MC
10157/* ICL DSI MODE control */
10158#define _ICL_DSI_IO_MODECTL_0 0x6B094
10159#define _ICL_DSI_IO_MODECTL_1 0x6B894
10160#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10161 _ICL_DSI_IO_MODECTL_0, \
10162 _ICL_DSI_IO_MODECTL_1)
10163#define COMBO_PHY_MODE_DSI (1 << 0)
10164
8b1b558d
AS
10165/* Display Stream Splitter Control */
10166#define DSS_CTL1 _MMIO(0x67400)
10167#define SPLITTER_ENABLE (1 << 31)
10168#define JOINER_ENABLE (1 << 30)
10169#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10170#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10171#define OVERLAP_PIXELS_MASK (0xf << 16)
10172#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10173#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10174#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10175#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10176
10177#define DSS_CTL2 _MMIO(0x67404)
10178#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10179#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10180#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10181#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10182
18cde299
AS
10183#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10184#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10185#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10186 _ICL_PIPE_DSS_CTL1_PB, \
10187 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10188#define BIG_JOINER_ENABLE (1 << 29)
10189#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10190#define VGA_CENTERING_ENABLE (1 << 27)
10191
18cde299
AS
10192#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10193#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10194#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10195 _ICL_PIPE_DSS_CTL2_PB, \
10196 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10197
1881a423
US
10198#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10199#define STAP_SELECT (1 << 0)
10200
10201#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10202#define HS_IO_CTRL_SELECT (1 << 0)
10203
e7d7cad0 10204#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10205#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10206#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10207#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10208#define DUAL_LINK_MODE_MASK (1 << 26)
10209#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10210#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10211#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10212#define FLOPPED_HSTX (1 << 23)
10213#define DE_INVERT (1 << 19) /* XXX */
10214#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10215#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10216#define AFE_LATCHOUT (1 << 17)
10217#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10218#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10219#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10220#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10221#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10222#define CSB_SHIFT 9
10223#define CSB_MASK (3 << 9)
10224#define CSB_20MHZ (0 << 9)
10225#define CSB_10MHZ (1 << 9)
10226#define CSB_40MHZ (2 << 9)
10227#define BANDGAP_MASK (1 << 8)
10228#define BANDGAP_PNW_CIRCUIT (0 << 8)
10229#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10230#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10231#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10232#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10233#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10234#define TEARING_EFFECT_MASK (3 << 2)
10235#define TEARING_EFFECT_OFF (0 << 2)
10236#define TEARING_EFFECT_DSI (1 << 2)
10237#define TEARING_EFFECT_GPIO (2 << 2)
10238#define LANE_CONFIGURATION_SHIFT 0
10239#define LANE_CONFIGURATION_MASK (3 << 0)
10240#define LANE_CONFIGURATION_4LANE (0 << 0)
10241#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10242#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10243
10244#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10245#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10246#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10247#define TEARING_EFFECT_DELAY_SHIFT 0
10248#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10249
10250/* XXX: all bits reserved */
4ad83e94 10251#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10252
10253/* MIPI DSI Controller and D-PHY registers */
10254
4ad83e94 10255#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10256#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10257#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10258#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10259#define ULPS_STATE_MASK (3 << 1)
10260#define ULPS_STATE_ENTER (2 << 1)
10261#define ULPS_STATE_EXIT (1 << 1)
10262#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10263#define DEVICE_READY (1 << 0)
10264
4ad83e94 10265#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10266#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10267#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10268#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10269#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10270#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10271#define TEARING_EFFECT (1 << 31)
10272#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10273#define GEN_READ_DATA_AVAIL (1 << 29)
10274#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10275#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10276#define RX_PROT_VIOLATION (1 << 26)
10277#define RX_INVALID_TX_LENGTH (1 << 25)
10278#define ACK_WITH_NO_ERROR (1 << 24)
10279#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10280#define LP_RX_TIMEOUT (1 << 22)
10281#define HS_TX_TIMEOUT (1 << 21)
10282#define DPI_FIFO_UNDERRUN (1 << 20)
10283#define LOW_CONTENTION (1 << 19)
10284#define HIGH_CONTENTION (1 << 18)
10285#define TXDSI_VC_ID_INVALID (1 << 17)
10286#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10287#define TXCHECKSUM_ERROR (1 << 15)
10288#define TXECC_MULTIBIT_ERROR (1 << 14)
10289#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10290#define TXFALSE_CONTROL_ERROR (1 << 12)
10291#define RXDSI_VC_ID_INVALID (1 << 11)
10292#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10293#define RXCHECKSUM_ERROR (1 << 9)
10294#define RXECC_MULTIBIT_ERROR (1 << 8)
10295#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10296#define RXFALSE_CONTROL_ERROR (1 << 6)
10297#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10298#define RX_LP_TX_SYNC_ERROR (1 << 4)
10299#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10300#define RXEOT_SYNC_ERROR (1 << 2)
10301#define RXSOT_SYNC_ERROR (1 << 1)
10302#define RXSOT_ERROR (1 << 0)
10303
4ad83e94 10304#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10305#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10306#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10307#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10308#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10309#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10310#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10311#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10312#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10313#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10314#define VID_MODE_FORMAT_MASK (0xf << 7)
10315#define VID_MODE_NOT_SUPPORTED (0 << 7)
10316#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10317#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10318#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10319#define VID_MODE_FORMAT_RGB888 (4 << 7)
10320#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10321#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10322#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10323#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10324#define DATA_LANES_PRG_REG_SHIFT 0
10325#define DATA_LANES_PRG_REG_MASK (7 << 0)
10326
4ad83e94 10327#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10328#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10329#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10330#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10331
4ad83e94 10332#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10333#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10334#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10335#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10336
4ad83e94 10337#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10338#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10339#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10340#define TURN_AROUND_TIMEOUT_MASK 0x3f
10341
4ad83e94 10342#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10343#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10344#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10345#define DEVICE_RESET_TIMER_MASK 0xffff
10346
4ad83e94 10347#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10348#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10349#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10350#define VERTICAL_ADDRESS_SHIFT 16
10351#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10352#define HORIZONTAL_ADDRESS_SHIFT 0
10353#define HORIZONTAL_ADDRESS_MASK 0xffff
10354
4ad83e94 10355#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10356#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10357#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10358#define DBI_FIFO_EMPTY_HALF (0 << 0)
10359#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10360#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10361
10362/* regs below are bits 15:0 */
4ad83e94 10363#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10364#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10365#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10366
4ad83e94 10367#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10368#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10369#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10370
4ad83e94 10371#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10372#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10373#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10374
4ad83e94 10375#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10376#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10377#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10378
4ad83e94 10379#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10380#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10381#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10382
4ad83e94 10383#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10384#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10385#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10386
4ad83e94 10387#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10388#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10389#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10390
4ad83e94 10391#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10392#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10393#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10394
3230bf14
JN
10395/* regs above are bits 15:0 */
10396
4ad83e94 10397#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10398#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10399#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10400#define DPI_LP_MODE (1 << 6)
10401#define BACKLIGHT_OFF (1 << 5)
10402#define BACKLIGHT_ON (1 << 4)
10403#define COLOR_MODE_OFF (1 << 3)
10404#define COLOR_MODE_ON (1 << 2)
10405#define TURN_ON (1 << 1)
10406#define SHUTDOWN (1 << 0)
10407
4ad83e94 10408#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10409#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10410#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10411#define COMMAND_BYTE_SHIFT 0
10412#define COMMAND_BYTE_MASK (0x3f << 0)
10413
4ad83e94 10414#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10415#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10416#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10417#define MASTER_INIT_TIMER_SHIFT 0
10418#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10419
4ad83e94 10420#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10421#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10422#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10423 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10424#define MAX_RETURN_PKT_SIZE_SHIFT 0
10425#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10426
4ad83e94 10427#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10428#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10429#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10430#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10431#define DISABLE_VIDEO_BTA (1 << 3)
10432#define IP_TG_CONFIG (1 << 2)
10433#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10434#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10435#define VIDEO_MODE_BURST (3 << 0)
10436
4ad83e94 10437#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10438#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10439#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10440#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10441#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10442#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10443#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10444#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10445#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10446#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10447#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10448#define CLOCKSTOP (1 << 1)
10449#define EOT_DISABLE (1 << 0)
10450
4ad83e94 10451#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10452#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10453#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10454#define LP_BYTECLK_SHIFT 0
10455#define LP_BYTECLK_MASK (0xffff << 0)
10456
b426f985
D
10457#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10458#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10459#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10460
10461#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10462#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10463#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10464
3230bf14 10465/* bits 31:0 */
4ad83e94 10466#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10467#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10468#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10469
10470/* bits 31:0 */
4ad83e94 10471#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10472#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10473#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10474
4ad83e94 10475#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10476#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10477#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10478#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10479#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10480#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10481#define LONG_PACKET_WORD_COUNT_SHIFT 8
10482#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10483#define SHORT_PACKET_PARAM_SHIFT 8
10484#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10485#define VIRTUAL_CHANNEL_SHIFT 6
10486#define VIRTUAL_CHANNEL_MASK (3 << 6)
10487#define DATA_TYPE_SHIFT 0
395b2913 10488#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10489/* data type values, see include/video/mipi_display.h */
10490
4ad83e94 10491#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10492#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10493#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10494#define DPI_FIFO_EMPTY (1 << 28)
10495#define DBI_FIFO_EMPTY (1 << 27)
10496#define LP_CTRL_FIFO_EMPTY (1 << 26)
10497#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10498#define LP_CTRL_FIFO_FULL (1 << 24)
10499#define HS_CTRL_FIFO_EMPTY (1 << 18)
10500#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10501#define HS_CTRL_FIFO_FULL (1 << 16)
10502#define LP_DATA_FIFO_EMPTY (1 << 10)
10503#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10504#define LP_DATA_FIFO_FULL (1 << 8)
10505#define HS_DATA_FIFO_EMPTY (1 << 2)
10506#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10507#define HS_DATA_FIFO_FULL (1 << 0)
10508
4ad83e94 10509#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10510#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10511#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10512#define DBI_HS_LP_MODE_MASK (1 << 0)
10513#define DBI_LP_MODE (1 << 0)
10514#define DBI_HS_MODE (0 << 0)
10515
4ad83e94 10516#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10517#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10518#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10519#define EXIT_ZERO_COUNT_SHIFT 24
10520#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10521#define TRAIL_COUNT_SHIFT 16
10522#define TRAIL_COUNT_MASK (0x1f << 16)
10523#define CLK_ZERO_COUNT_SHIFT 8
10524#define CLK_ZERO_COUNT_MASK (0xff << 8)
10525#define PREPARE_COUNT_SHIFT 0
10526#define PREPARE_COUNT_MASK (0x3f << 0)
10527
146cdf3f
MC
10528#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10529#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10530#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10531 _ICL_DSI_T_INIT_MASTER_0,\
10532 _ICL_DSI_T_INIT_MASTER_1)
10533
33868a91
MC
10534#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10535#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10536#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10537 _DPHY_CLK_TIMING_PARAM_0,\
10538 _DPHY_CLK_TIMING_PARAM_1)
10539#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10540#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10541#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10542 _DSI_CLK_TIMING_PARAM_0,\
10543 _DSI_CLK_TIMING_PARAM_1)
10544#define CLK_PREPARE_OVERRIDE (1 << 31)
10545#define CLK_PREPARE(x) ((x) << 28)
10546#define CLK_PREPARE_MASK (0x7 << 28)
10547#define CLK_PREPARE_SHIFT 28
10548#define CLK_ZERO_OVERRIDE (1 << 27)
10549#define CLK_ZERO(x) ((x) << 20)
10550#define CLK_ZERO_MASK (0xf << 20)
10551#define CLK_ZERO_SHIFT 20
10552#define CLK_PRE_OVERRIDE (1 << 19)
10553#define CLK_PRE(x) ((x) << 16)
10554#define CLK_PRE_MASK (0x3 << 16)
10555#define CLK_PRE_SHIFT 16
10556#define CLK_POST_OVERRIDE (1 << 15)
10557#define CLK_POST(x) ((x) << 8)
10558#define CLK_POST_MASK (0x7 << 8)
10559#define CLK_POST_SHIFT 8
10560#define CLK_TRAIL_OVERRIDE (1 << 7)
10561#define CLK_TRAIL(x) ((x) << 0)
10562#define CLK_TRAIL_MASK (0xf << 0)
10563#define CLK_TRAIL_SHIFT 0
10564
10565#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10566#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10567#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10568 _DPHY_DATA_TIMING_PARAM_0,\
10569 _DPHY_DATA_TIMING_PARAM_1)
10570#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10571#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10572#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10573 _DSI_DATA_TIMING_PARAM_0,\
10574 _DSI_DATA_TIMING_PARAM_1)
10575#define HS_PREPARE_OVERRIDE (1 << 31)
10576#define HS_PREPARE(x) ((x) << 24)
10577#define HS_PREPARE_MASK (0x7 << 24)
10578#define HS_PREPARE_SHIFT 24
10579#define HS_ZERO_OVERRIDE (1 << 23)
10580#define HS_ZERO(x) ((x) << 16)
10581#define HS_ZERO_MASK (0xf << 16)
10582#define HS_ZERO_SHIFT 16
10583#define HS_TRAIL_OVERRIDE (1 << 15)
10584#define HS_TRAIL(x) ((x) << 8)
10585#define HS_TRAIL_MASK (0x7 << 8)
10586#define HS_TRAIL_SHIFT 8
10587#define HS_EXIT_OVERRIDE (1 << 7)
10588#define HS_EXIT(x) ((x) << 0)
10589#define HS_EXIT_MASK (0x7 << 0)
10590#define HS_EXIT_SHIFT 0
10591
35c37ade
MC
10592#define _DPHY_TA_TIMING_PARAM_0 0x162188
10593#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10594#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10595 _DPHY_TA_TIMING_PARAM_0,\
10596 _DPHY_TA_TIMING_PARAM_1)
10597#define _DSI_TA_TIMING_PARAM_0 0x6b098
10598#define _DSI_TA_TIMING_PARAM_1 0x6b898
10599#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10600 _DSI_TA_TIMING_PARAM_0,\
10601 _DSI_TA_TIMING_PARAM_1)
10602#define TA_SURE_OVERRIDE (1 << 31)
10603#define TA_SURE(x) ((x) << 16)
10604#define TA_SURE_MASK (0x1f << 16)
10605#define TA_SURE_SHIFT 16
10606#define TA_GO_OVERRIDE (1 << 15)
10607#define TA_GO(x) ((x) << 8)
10608#define TA_GO_MASK (0xf << 8)
10609#define TA_GO_SHIFT 8
10610#define TA_GET_OVERRIDE (1 << 7)
10611#define TA_GET(x) ((x) << 0)
10612#define TA_GET_MASK (0xf << 0)
10613#define TA_GET_SHIFT 0
10614
5ffce254
MC
10615/* DSI transcoder configuration */
10616#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10617#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10618#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10619 _DSI_TRANS_FUNC_CONF_0,\
10620 _DSI_TRANS_FUNC_CONF_1)
10621#define OP_MODE_MASK (0x3 << 28)
10622#define OP_MODE_SHIFT 28
10623#define CMD_MODE_NO_GATE (0x0 << 28)
10624#define CMD_MODE_TE_GATE (0x1 << 28)
10625#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10626#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10627#define LINK_READY (1 << 20)
10628#define PIX_FMT_MASK (0x3 << 16)
10629#define PIX_FMT_SHIFT 16
10630#define PIX_FMT_RGB565 (0x0 << 16)
10631#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10632#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10633#define PIX_FMT_RGB888 (0x3 << 16)
10634#define PIX_FMT_RGB101010 (0x4 << 16)
10635#define PIX_FMT_RGB121212 (0x5 << 16)
10636#define PIX_FMT_COMPRESSED (0x6 << 16)
10637#define BGR_TRANSMISSION (1 << 15)
10638#define PIX_VIRT_CHAN(x) ((x) << 12)
10639#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10640#define PIX_VIRT_CHAN_SHIFT 12
10641#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10642#define PIX_BUF_THRESHOLD_SHIFT 10
10643#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10644#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10645#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10646#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10647#define CONTINUOUS_CLK_MASK (0x3 << 8)
10648#define CONTINUOUS_CLK_SHIFT 8
10649#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10650#define CLK_HS_OR_LP (0x2 << 8)
10651#define CLK_HS_CONTINUOUS (0x3 << 8)
10652#define LINK_CALIBRATION_MASK (0x3 << 4)
10653#define LINK_CALIBRATION_SHIFT 4
10654#define CALIBRATION_DISABLED (0x0 << 4)
10655#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10656#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10657#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10658#define EOTP_DISABLED (1 << 0)
10659
60230aac
MC
10660#define _DSI_CMD_RXCTL_0 0x6b0d4
10661#define _DSI_CMD_RXCTL_1 0x6b8d4
10662#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10663 _DSI_CMD_RXCTL_0,\
10664 _DSI_CMD_RXCTL_1)
10665#define READ_UNLOADS_DW (1 << 16)
10666#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10667#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10668#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10669#define RECEIVED_RESET_TRIGGER (1 << 12)
10670#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10671#define RECEIVED_CRC_WAS_LOST (1 << 10)
10672#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10673#define NUMBER_RX_PLOAD_DW_SHIFT 0
10674
10675#define _DSI_CMD_TXCTL_0 0x6b0d0
10676#define _DSI_CMD_TXCTL_1 0x6b8d0
10677#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10678 _DSI_CMD_TXCTL_0,\
10679 _DSI_CMD_TXCTL_1)
10680#define KEEP_LINK_IN_HS (1 << 24)
10681#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10682#define FREE_HEADER_CREDIT_SHIFT 0x8
10683#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10684#define FREE_PLOAD_CREDIT_SHIFT 0
10685#define MAX_HEADER_CREDIT 0x10
10686#define MAX_PLOAD_CREDIT 0x40
10687
808517e2
MC
10688#define _DSI_CMD_TXHDR_0 0x6b100
10689#define _DSI_CMD_TXHDR_1 0x6b900
10690#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10691 _DSI_CMD_TXHDR_0,\
10692 _DSI_CMD_TXHDR_1)
10693#define PAYLOAD_PRESENT (1 << 31)
10694#define LP_DATA_TRANSFER (1 << 30)
10695#define VBLANK_FENCE (1 << 29)
10696#define PARAM_WC_MASK (0xffff << 8)
10697#define PARAM_WC_LOWER_SHIFT 8
10698#define PARAM_WC_UPPER_SHIFT 16
10699#define VC_MASK (0x3 << 6)
10700#define VC_SHIFT 6
10701#define DT_MASK (0x3f << 0)
10702#define DT_SHIFT 0
10703
10704#define _DSI_CMD_TXPYLD_0 0x6b104
10705#define _DSI_CMD_TXPYLD_1 0x6b904
10706#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10707 _DSI_CMD_TXPYLD_0,\
10708 _DSI_CMD_TXPYLD_1)
10709
60230aac
MC
10710#define _DSI_LP_MSG_0 0x6b0d8
10711#define _DSI_LP_MSG_1 0x6b8d8
10712#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10713 _DSI_LP_MSG_0,\
10714 _DSI_LP_MSG_1)
10715#define LPTX_IN_PROGRESS (1 << 17)
10716#define LINK_IN_ULPS (1 << 16)
10717#define LINK_ULPS_TYPE_LP11 (1 << 8)
10718#define LINK_ENTER_ULPS (1 << 0)
10719
8bffd204
MC
10720/* DSI timeout registers */
10721#define _DSI_HSTX_TO_0 0x6b044
10722#define _DSI_HSTX_TO_1 0x6b844
10723#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10724 _DSI_HSTX_TO_0,\
10725 _DSI_HSTX_TO_1)
10726#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10727#define HSTX_TIMEOUT_VALUE_SHIFT 16
10728#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10729#define HSTX_TIMED_OUT (1 << 0)
10730
10731#define _DSI_LPRX_HOST_TO_0 0x6b048
10732#define _DSI_LPRX_HOST_TO_1 0x6b848
10733#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10734 _DSI_LPRX_HOST_TO_0,\
10735 _DSI_LPRX_HOST_TO_1)
10736#define LPRX_TIMED_OUT (1 << 16)
10737#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10738#define LPRX_TIMEOUT_VALUE_SHIFT 0
10739#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10740
10741#define _DSI_PWAIT_TO_0 0x6b040
10742#define _DSI_PWAIT_TO_1 0x6b840
10743#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10744 _DSI_PWAIT_TO_0,\
10745 _DSI_PWAIT_TO_1)
10746#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10747#define PRESET_TIMEOUT_VALUE_SHIFT 16
10748#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10749#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10750#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10751#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10752
10753#define _DSI_TA_TO_0 0x6b04c
10754#define _DSI_TA_TO_1 0x6b84c
10755#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10756 _DSI_TA_TO_0,\
10757 _DSI_TA_TO_1)
10758#define TA_TIMED_OUT (1 << 16)
10759#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10760#define TA_TIMEOUT_VALUE_SHIFT 0
10761#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10762
3230bf14 10763/* bits 31:0 */
4ad83e94 10764#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10765#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10766#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10767
10768#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10769#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10770#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10771#define LP_HS_SSW_CNT_SHIFT 16
10772#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10773#define HS_LP_PWR_SW_CNT_SHIFT 0
10774#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10775
4ad83e94 10776#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10777#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10778#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10779#define STOP_STATE_STALL_COUNTER_SHIFT 0
10780#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10781
4ad83e94 10782#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10783#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10784#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10785#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10786#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10787#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10788#define RX_CONTENTION_DETECTED (1 << 0)
10789
10790/* XXX: only pipe A ?!? */
4ad83e94 10791#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10792#define DBI_TYPEC_ENABLE (1 << 31)
10793#define DBI_TYPEC_WIP (1 << 30)
10794#define DBI_TYPEC_OPTION_SHIFT 28
10795#define DBI_TYPEC_OPTION_MASK (3 << 28)
10796#define DBI_TYPEC_FREQ_SHIFT 24
10797#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10798#define DBI_TYPEC_OVERRIDE (1 << 8)
10799#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10800#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10801
10802
10803/* MIPI adapter registers */
10804
4ad83e94 10805#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10806#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10807#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10808#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10809#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10810#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10811#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10812#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10813#define READ_REQUEST_PRIORITY_SHIFT 3
10814#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10815#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10816#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10817#define RGB_FLIP_TO_BGR (1 << 2)
10818
6b93e9c8 10819#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10820#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10821#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10822#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10823#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10824#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10825#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10826#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10827#define GLK_LP_WAKE (1 << 22)
10828#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10829#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10830#define GLK_FIREWALL_ENABLE (1 << 16)
10831#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10832#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10833#define BXT_DSC_ENABLE (1 << 3)
10834#define BXT_RGB_FLIP (1 << 2)
10835#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10836#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10837
4ad83e94 10838#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10839#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10840#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10841#define DATA_MEM_ADDRESS_SHIFT 5
10842#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10843#define DATA_VALID (1 << 0)
10844
4ad83e94 10845#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10846#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10847#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10848#define DATA_LENGTH_SHIFT 0
10849#define DATA_LENGTH_MASK (0xfffff << 0)
10850
4ad83e94 10851#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10852#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10853#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10854#define COMMAND_MEM_ADDRESS_SHIFT 5
10855#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10856#define AUTO_PWG_ENABLE (1 << 2)
10857#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10858#define COMMAND_VALID (1 << 0)
10859
4ad83e94 10860#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10861#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10862#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10863#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10864#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10865
4ad83e94 10866#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10867#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10868#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10869
4ad83e94 10870#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10871#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10872#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10873#define READ_DATA_VALID(n) (1 << (n))
10874
3bbaba0c 10875/* MOCS (Memory Object Control State) registers */
f0f59a00 10876#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10877
f0f59a00
VS
10878#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10879#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10880#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10881#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10882#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10883/* Media decoder 2 MOCS registers */
10884#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10885
73f4e8a3
OM
10886#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10887#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10888#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10889#define PMFLUSHDONE_LNEBLK (1 << 22)
10890
d5165ebd
TG
10891/* gamt regs */
10892#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10893#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10894#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10895#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10896#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10897
93564044
VS
10898#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10899#define MMCD_PCLA (1 << 31)
10900#define MMCD_HOTSPOT_EN (1 << 27)
10901
ad186f3f
PZ
10902#define _ICL_PHY_MISC_A 0x64C00
10903#define _ICL_PHY_MISC_B 0x64C04
10904#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10905 _ICL_PHY_MISC_B)
10906#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10907
2efbb2f0 10908/* Icelake Display Stream Compression Registers */
6f15a7de
AS
10909#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10910#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
10911#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10912#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10913#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10914#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10915#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10916 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10917 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10918#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10919 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10920 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10921#define DSC_VBR_ENABLE (1 << 19)
10922#define DSC_422_ENABLE (1 << 18)
10923#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10924#define DSC_BLOCK_PREDICTION (1 << 16)
10925#define DSC_LINE_BUF_DEPTH_SHIFT 12
10926#define DSC_BPC_SHIFT 8
10927#define DSC_VER_MIN_SHIFT 4
10928#define DSC_VER_MAJ (0x1 << 0)
10929
6f15a7de
AS
10930#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10931#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
10932#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10933#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10934#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10935#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10936#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10937 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10938 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10939#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10940 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10941 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10942#define DSC_BPP(bpp) ((bpp) << 0)
10943
6f15a7de
AS
10944#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10945#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
10946#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10947#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10948#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10949#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10950#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10951 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10952 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10953#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10954 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10955 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10956#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10957#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10958
6f15a7de
AS
10959#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10960#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
10961#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10962#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10963#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10964#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10965#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10966 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10967 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10968#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10969 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10970 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10971#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10972#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10973
6f15a7de
AS
10974#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10975#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
10976#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10977#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10978#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10979#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10980#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10981 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10982 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10983#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10984 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
10985 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10986#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10987#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10988
6f15a7de
AS
10989#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10990#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
10991#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10992#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10993#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10994#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10995#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10996 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10997 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10998#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10999 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 11000 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 11001#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
11002#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11003
6f15a7de
AS
11004#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11005#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
11006#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11007#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11008#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11009#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11010#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11011 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11012 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11013#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11014 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11015 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
11016#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11017#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
11018#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11019#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11020
6f15a7de
AS
11021#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11022#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
11023#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11024#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11025#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11026#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11027#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11028 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11029 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11030#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11031 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11032 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11033#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11034#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11035
6f15a7de
AS
11036#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11037#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
11038#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11039#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11040#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11041#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11042#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11043 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11044 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11045#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11046 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11047 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11048#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11049#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11050
6f15a7de
AS
11051#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11052#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
11053#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11054#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11055#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11056#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11057#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11058 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11059 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11060#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11061 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11062 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11063#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11064#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11065
6f15a7de
AS
11066#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11067#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11068#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11069#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11070#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11071#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11072#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11073 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11074 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11075#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11076 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11077 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11078#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11079#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11080#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11081#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11082
6f15a7de
AS
11083#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11084#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11085#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11086#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11087#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11088#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11089#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11090 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11091 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11092#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11093 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11094 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11095
6f15a7de
AS
11096#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11097#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11098#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11099#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11100#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11101#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11102#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11103 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11104 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11105#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11106 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11107 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11108
6f15a7de
AS
11109#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11110#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11111#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11112#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11113#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11114#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11115#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11116 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11117 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11118#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11119 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11120 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11121
6f15a7de
AS
11122#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11123#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11124#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11125#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11126#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11127#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11128#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11129 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11130 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11131#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11132 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11133 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11134
6f15a7de
AS
11135#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11136#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11137#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11138#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11139#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11140#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11141#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11142 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11143 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11144#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11145 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11146 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11147
6f15a7de
AS
11148#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11149#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11150#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11151#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11152#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11153#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11154#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11155 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11156 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11157#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11158 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11159 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11160#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11161#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11162#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11163
dbda5111
AS
11164/* Icelake Rate Control Buffer Threshold Registers */
11165#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11166#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11167#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11168#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11169#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11170#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11171#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11172#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11173#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11174#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11175#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11176#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11177#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11178 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11179 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11180#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11181 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11182 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11183#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11184 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11185 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11186#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11187 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11188 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11189
11190#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11191#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11192#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11193#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11194#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11195#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11196#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11197#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11198#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11199#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11200#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11201#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11202#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11203 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11204 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11205#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11206 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11207 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11208#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11209 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11210 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11211#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11212 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11213 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11214
a6576a8d 11215#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
b9fcddab
PZ
11216#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11217#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
11218#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11219#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11220#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 11221
a6576a8d 11222#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
39d1e234
PZ
11223#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11224
a6576a8d 11225#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
39d1e234
PZ
11226#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11227
585fb111 11228#endif /* _I915_REG_H_ */