]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/chv: Don't use PCS group access reads
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
00fc31b7
CML
32#define _PIPE3(pipe, a, b, c) (pipe < 2 ? _PIPE(pipe, a, b) : c)
33#define _PORT3(port, a, b, c) (port < 2 ? _PORT(port, a, b) : c)
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
0e79284d
BW
243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
269#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
270#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
271#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
272#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
273/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
274 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
275 * simply ignores the register load under certain conditions.
276 * - One can actually load arbitrary many arbitrary registers: Simply issue x
277 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
278 */
7ec55f46
DL
279#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
280#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 281#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 282#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 283#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
284#define MI_FLUSH_DW_STORE_INDEX (1<<21)
285#define MI_INVALIDATE_TLB (1<<18)
286#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 287#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 288#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
289#define MI_INVALIDATE_BSD (1<<7)
290#define MI_FLUSH_DW_USE_GTT (1<<2)
291#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 292#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
293#define MI_BATCH_NON_SECURE (1)
294/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 295#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 296#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 297#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 298#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 299#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 300#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 301
9435373e
RV
302
303#define MI_PREDICATE_RESULT_2 (0x2214)
304#define LOWER_SLICE_ENABLED (1<<0)
305#define LOWER_SLICE_DISABLED (0<<0)
306
585fb111
JB
307/*
308 * 3D instructions used by the kernel
309 */
310#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
311
312#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
313#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
314#define SC_UPDATE_SCISSOR (0x1<<1)
315#define SC_ENABLE_MASK (0x1<<0)
316#define SC_ENABLE (0x1<<0)
317#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
318#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
319#define SCI_YMIN_MASK (0xffff<<16)
320#define SCI_XMIN_MASK (0xffff<<0)
321#define SCI_YMAX_MASK (0xffff<<16)
322#define SCI_XMAX_MASK (0xffff<<0)
323#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
324#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
325#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
326#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
327#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
328#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
329#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
330#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
331#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
332#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
333#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
334#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
335#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
336#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
337#define BLT_DEPTH_8 (0<<24)
338#define BLT_DEPTH_16_565 (1<<24)
339#define BLT_DEPTH_16_1555 (2<<24)
340#define BLT_DEPTH_32 (3<<24)
341#define BLT_ROP_GXCOPY (0xcc<<16)
342#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
343#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
344#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
345#define ASYNC_FLIP (1<<22)
346#define DISPLAY_PLANE_A (0<<20)
347#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 348#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 349#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 350#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 351#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 352#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 353#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 354#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 355#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
356#define PIPE_CONTROL_DEPTH_STALL (1<<13)
357#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 358#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
359#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
360#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
361#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
362#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
363#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
364#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
365#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 366#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 367#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 368#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 369
3a6fa984
BV
370/*
371 * Commands used only by the command parser
372 */
373#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
374#define MI_ARB_CHECK MI_INSTR(0x05, 0)
375#define MI_RS_CONTROL MI_INSTR(0x06, 0)
376#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
377#define MI_PREDICATE MI_INSTR(0x0C, 0)
378#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
379#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 380#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
381#define MI_URB_CLEAR MI_INSTR(0x19, 0)
382#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
383#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
384#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
385#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
386#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
387#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
388#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
389#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
390#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
391#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
392
393#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
394#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
395#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
396#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
397#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
398#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
399#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
401#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
403#define GFX_OP_3DSTATE_SO_DECL_LIST \
404 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
405
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
410#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
411 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
416
417#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
418
419#define COLOR_BLT ((0x2<<29)|(0x40<<22))
420#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 421
5947de9b
BV
422/*
423 * Registers used only by the command parser
424 */
425#define BCS_SWCTRL 0x22200
426
427#define HS_INVOCATION_COUNT 0x2300
428#define DS_INVOCATION_COUNT 0x2308
429#define IA_VERTICES_COUNT 0x2310
430#define IA_PRIMITIVES_COUNT 0x2318
431#define VS_INVOCATION_COUNT 0x2320
432#define GS_INVOCATION_COUNT 0x2328
433#define GS_PRIMITIVES_COUNT 0x2330
434#define CL_INVOCATION_COUNT 0x2338
435#define CL_PRIMITIVES_COUNT 0x2340
436#define PS_INVOCATION_COUNT 0x2348
437#define PS_DEPTH_COUNT 0x2350
438
439/* There are the 4 64-bit counter registers, one for each stream output */
440#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
441
113a0476
BV
442#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
443
444#define GEN7_3DPRIM_END_OFFSET 0x2420
445#define GEN7_3DPRIM_START_VERTEX 0x2430
446#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
447#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
448#define GEN7_3DPRIM_START_INSTANCE 0x243C
449#define GEN7_3DPRIM_BASE_VERTEX 0x2440
450
180b813c
KG
451#define OACONTROL 0x2360
452
220375aa
BV
453#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
454#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
455#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
456 _GEN7_PIPEA_DE_LOAD_SL, \
457 _GEN7_PIPEB_DE_LOAD_SL)
458
dc96e9b8
CW
459/*
460 * Reset registers
461 */
462#define DEBUG_RESET_I830 0x6070
463#define DEBUG_RESET_FULL (1<<7)
464#define DEBUG_RESET_RENDER (1<<8)
465#define DEBUG_RESET_DISPLAY (1<<9)
466
57f350b6 467/*
5a09ae9f
JN
468 * IOSF sideband
469 */
470#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
471#define IOSF_DEVFN_SHIFT 24
472#define IOSF_OPCODE_SHIFT 16
473#define IOSF_PORT_SHIFT 8
474#define IOSF_BYTE_ENABLES_SHIFT 4
475#define IOSF_BAR_SHIFT 1
476#define IOSF_SB_BUSY (1<<0)
f3419158 477#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
478#define IOSF_PORT_PUNIT 0x4
479#define IOSF_PORT_NC 0x11
480#define IOSF_PORT_DPIO 0x12
a09caddd 481#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
482#define IOSF_PORT_GPIO_NC 0x13
483#define IOSF_PORT_CCK 0x14
484#define IOSF_PORT_CCU 0xA9
485#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 486#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
487#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
488#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
489
30a970c6
JB
490/* See configdb bunit SB addr map */
491#define BUNIT_REG_BISOC 0x11
492
30a970c6
JB
493#define PUNIT_REG_DSPFREQ 0x36
494#define DSPFREQSTAT_SHIFT 30
495#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
496#define DSPFREQGUAR_SHIFT 14
497#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
498
499/* See the PUNIT HAS v0.8 for the below bits */
500enum punit_power_well {
501 PUNIT_POWER_WELL_RENDER = 0,
502 PUNIT_POWER_WELL_MEDIA = 1,
503 PUNIT_POWER_WELL_DISP2D = 3,
504 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
505 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
506 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
507 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
508 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
509 PUNIT_POWER_WELL_DPIO_RX0 = 10,
510 PUNIT_POWER_WELL_DPIO_RX1 = 11,
511
512 PUNIT_POWER_WELL_NUM,
513};
514
02f4c9e0
CML
515#define PUNIT_REG_PWRGT_CTRL 0x60
516#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
517#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
519#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
520#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
521#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 522
5a09ae9f
JN
523#define PUNIT_REG_GPU_LFM 0xd3
524#define PUNIT_REG_GPU_FREQ_REQ 0xd4
525#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 526#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
527#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
528
529#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
530#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
531
532#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
533#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
534#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
535#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
536#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
537#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
538#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
539#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
540#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
541#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
542
be4fc046 543/* vlv2 north clock has */
24eb2d59
CML
544#define CCK_FUSE_REG 0x8
545#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 546#define CCK_REG_DSI_PLL_FUSE 0x44
547#define CCK_REG_DSI_PLL_CONTROL 0x48
548#define DSI_PLL_VCO_EN (1 << 31)
549#define DSI_PLL_LDO_GATE (1 << 30)
550#define DSI_PLL_P1_POST_DIV_SHIFT 17
551#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
552#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
553#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
554#define DSI_PLL_MUX_MASK (3 << 9)
555#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
556#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
557#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
558#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
559#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
560#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
561#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
562#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
563#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
564#define DSI_PLL_LOCK (1 << 0)
565#define CCK_REG_DSI_PLL_DIVIDER 0x4c
566#define DSI_PLL_LFSR (1 << 31)
567#define DSI_PLL_FRACTION_EN (1 << 30)
568#define DSI_PLL_FRAC_COUNTER_SHIFT 27
569#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
570#define DSI_PLL_USYNC_CNT_SHIFT 18
571#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
572#define DSI_PLL_N1_DIV_SHIFT 16
573#define DSI_PLL_N1_DIV_MASK (3 << 16)
574#define DSI_PLL_M1_DIV_SHIFT 0
575#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 576#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
be4fc046 577
5a09ae9f
JN
578/*
579 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
580 *
581 * DPIO is VLV only.
598fac6b
DV
582 *
583 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 584 */
5a09ae9f 585#define DPIO_DEVFN 0
5a09ae9f 586
54d9d493 587#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
588#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
589#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
590#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 591#define DPIO_CMNRST (1<<0)
57f350b6 592
e4607fcf
CML
593#define DPIO_PHY(pipe) ((pipe) >> 1)
594#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
595
598fac6b
DV
596/*
597 * Per pipe/PLL DPIO regs
598 */
ab3c759a 599#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 600#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
601#define DPIO_POST_DIV_DAC 0
602#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
603#define DPIO_POST_DIV_LVDS1 2
604#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
605#define DPIO_K_SHIFT (24) /* 4 bits */
606#define DPIO_P1_SHIFT (21) /* 3 bits */
607#define DPIO_P2_SHIFT (16) /* 5 bits */
608#define DPIO_N_SHIFT (12) /* 4 bits */
609#define DPIO_ENABLE_CALIBRATION (1<<11)
610#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
611#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
612#define _VLV_PLL_DW3_CH1 0x802c
613#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 614
ab3c759a 615#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
616#define DPIO_REFSEL_OVERRIDE 27
617#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
618#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
619#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 620#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
621#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
622#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
623#define _VLV_PLL_DW5_CH1 0x8034
624#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 625
ab3c759a
CML
626#define _VLV_PLL_DW7_CH0 0x801c
627#define _VLV_PLL_DW7_CH1 0x803c
628#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 629
ab3c759a
CML
630#define _VLV_PLL_DW8_CH0 0x8040
631#define _VLV_PLL_DW8_CH1 0x8060
632#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 633
ab3c759a
CML
634#define VLV_PLL_DW9_BCAST 0xc044
635#define _VLV_PLL_DW9_CH0 0x8044
636#define _VLV_PLL_DW9_CH1 0x8064
637#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 638
ab3c759a
CML
639#define _VLV_PLL_DW10_CH0 0x8048
640#define _VLV_PLL_DW10_CH1 0x8068
641#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 642
ab3c759a
CML
643#define _VLV_PLL_DW11_CH0 0x804c
644#define _VLV_PLL_DW11_CH1 0x806c
645#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 646
ab3c759a
CML
647/* Spec for ref block start counts at DW10 */
648#define VLV_REF_DW13 0x80ac
598fac6b 649
ab3c759a 650#define VLV_CMN_DW0 0x8100
dc96e9b8 651
598fac6b
DV
652/*
653 * Per DDI channel DPIO regs
654 */
655
ab3c759a
CML
656#define _VLV_PCS_DW0_CH0 0x8200
657#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
658#define DPIO_PCS_TX_LANE2_RESET (1<<16)
659#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 660#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 661
97fd4d5c
VS
662#define _VLV_PCS01_DW0_CH0 0x200
663#define _VLV_PCS23_DW0_CH0 0x400
664#define _VLV_PCS01_DW0_CH1 0x2600
665#define _VLV_PCS23_DW0_CH1 0x2800
666#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
667#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
668
ab3c759a
CML
669#define _VLV_PCS_DW1_CH0 0x8204
670#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 671#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
672#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
673#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
674#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
675#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
676#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
677
97fd4d5c
VS
678#define _VLV_PCS01_DW1_CH0 0x204
679#define _VLV_PCS23_DW1_CH0 0x404
680#define _VLV_PCS01_DW1_CH1 0x2604
681#define _VLV_PCS23_DW1_CH1 0x2804
682#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
683#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
684
ab3c759a
CML
685#define _VLV_PCS_DW8_CH0 0x8220
686#define _VLV_PCS_DW8_CH1 0x8420
687#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
688
689#define _VLV_PCS01_DW8_CH0 0x0220
690#define _VLV_PCS23_DW8_CH0 0x0420
691#define _VLV_PCS01_DW8_CH1 0x2620
692#define _VLV_PCS23_DW8_CH1 0x2820
693#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
694#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
695
696#define _VLV_PCS_DW9_CH0 0x8224
697#define _VLV_PCS_DW9_CH1 0x8424
698#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
699
9d556c99
CML
700#define _CHV_PCS_DW10_CH0 0x8228
701#define _CHV_PCS_DW10_CH1 0x8428
702#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
703#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
704#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
705
ab3c759a
CML
706#define _VLV_PCS_DW11_CH0 0x822c
707#define _VLV_PCS_DW11_CH1 0x842c
708#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
709
710#define _VLV_PCS_DW12_CH0 0x8230
711#define _VLV_PCS_DW12_CH1 0x8430
712#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
713
714#define _VLV_PCS_DW14_CH0 0x8238
715#define _VLV_PCS_DW14_CH1 0x8438
716#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
717
718#define _VLV_PCS_DW23_CH0 0x825c
719#define _VLV_PCS_DW23_CH1 0x845c
720#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
721
722#define _VLV_TX_DW2_CH0 0x8288
723#define _VLV_TX_DW2_CH1 0x8488
9d556c99
CML
724#define DPIO_SWING_MARGIN_SHIFT 16
725#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
726#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
727#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
728
729#define _VLV_TX_DW3_CH0 0x828c
730#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
731/* The following bit for CHV phy */
732#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
ab3c759a
CML
733#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
734
735#define _VLV_TX_DW4_CH0 0x8290
736#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
737#define DPIO_SWING_DEEMPH9P5_SHIFT 24
738#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
ab3c759a
CML
739#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
740
741#define _VLV_TX3_DW4_CH0 0x690
742#define _VLV_TX3_DW4_CH1 0x2a90
743#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
744
745#define _VLV_TX_DW5_CH0 0x8294
746#define _VLV_TX_DW5_CH1 0x8494
598fac6b 747#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
748#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
749
750#define _VLV_TX_DW11_CH0 0x82ac
751#define _VLV_TX_DW11_CH1 0x84ac
752#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
753
754#define _VLV_TX_DW14_CH0 0x82b8
755#define _VLV_TX_DW14_CH1 0x84b8
756#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 757
9d556c99
CML
758/* CHV dpPhy registers */
759#define _CHV_PLL_DW0_CH0 0x8000
760#define _CHV_PLL_DW0_CH1 0x8180
761#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
762
763#define _CHV_PLL_DW1_CH0 0x8004
764#define _CHV_PLL_DW1_CH1 0x8184
765#define DPIO_CHV_N_DIV_SHIFT 8
766#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
767#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
768
769#define _CHV_PLL_DW2_CH0 0x8008
770#define _CHV_PLL_DW2_CH1 0x8188
771#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
772
773#define _CHV_PLL_DW3_CH0 0x800c
774#define _CHV_PLL_DW3_CH1 0x818c
775#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
776#define DPIO_CHV_FIRST_MOD (0 << 8)
777#define DPIO_CHV_SECOND_MOD (1 << 8)
778#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
779#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
780
781#define _CHV_PLL_DW6_CH0 0x8018
782#define _CHV_PLL_DW6_CH1 0x8198
783#define DPIO_CHV_GAIN_CTRL_SHIFT 16
784#define DPIO_CHV_INT_COEFF_SHIFT 8
785#define DPIO_CHV_PROP_COEFF_SHIFT 0
786#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
787
788#define _CHV_CMN_DW13_CH0 0x8134
789#define _CHV_CMN_DW0_CH1 0x8080
790#define DPIO_CHV_S1_DIV_SHIFT 21
791#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
792#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
793#define DPIO_CHV_K_DIV_SHIFT 4
794#define DPIO_PLL_FREQLOCK (1 << 1)
795#define DPIO_PLL_LOCK (1 << 0)
796#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
797
798#define _CHV_CMN_DW14_CH0 0x8138
799#define _CHV_CMN_DW1_CH1 0x8084
800#define DPIO_AFC_RECAL (1 << 14)
801#define DPIO_DCLKP_EN (1 << 13)
802#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
803
804#define CHV_CMN_DW30 0x8178
805#define DPIO_LRC_BYPASS (1 << 3)
806
807#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
808 (lane) * 0x200 + (offset))
809
810#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
811#define DPIO_FRC_LATENCY_SHFIT 8
812#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
813#define DPIO_UPAR_SHIFT 30
585fb111 814/*
de151cf6 815 * Fence registers
585fb111 816 */
de151cf6 817#define FENCE_REG_830_0 0x2000
dc529a4f 818#define FENCE_REG_945_8 0x3000
de151cf6
JB
819#define I830_FENCE_START_MASK 0x07f80000
820#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 821#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
822#define I830_FENCE_PITCH_SHIFT 4
823#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 824#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 825#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 826#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
827
828#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 829#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 830
de151cf6
JB
831#define FENCE_REG_965_0 0x03000
832#define I965_FENCE_PITCH_SHIFT 2
833#define I965_FENCE_TILING_Y_SHIFT 1
834#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 835#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 836
4e901fdc
EA
837#define FENCE_REG_SANDYBRIDGE_0 0x100000
838#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 839#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 840
f691e2f4
DV
841/* control register for cpu gtt access */
842#define TILECTL 0x101000
843#define TILECTL_SWZCTL (1 << 0)
844#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
845#define TILECTL_BACKSNOOP_DIS (1 << 3)
846
de151cf6
JB
847/*
848 * Instruction and interrupt control regs
849 */
63eeaf38 850#define PGTBL_ER 0x02024
333e9fe9
DV
851#define RENDER_RING_BASE 0x02000
852#define BSD_RING_BASE 0x04000
853#define GEN6_BSD_RING_BASE 0x12000
845f74a7 854#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 855#define VEBOX_RING_BASE 0x1a000
549f7365 856#define BLT_RING_BASE 0x22000
3d281d8c
DV
857#define RING_TAIL(base) ((base)+0x30)
858#define RING_HEAD(base) ((base)+0x34)
859#define RING_START(base) ((base)+0x38)
860#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
861#define RING_SYNC_0(base) ((base)+0x40)
862#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
863#define RING_SYNC_2(base) ((base)+0x48)
864#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
865#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
866#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
867#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
868#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
869#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
870#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
871#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
872#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
873#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
874#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
875#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 876#define GEN6_NOSYNC 0
8fd26859 877#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
878#define RING_HWS_PGA(base) ((base)+0x80)
879#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
880
881#define GEN7_WR_WATERMARK 0x4028
882#define GEN7_GFX_PRIO_CTRL 0x402C
883#define ARB_MODE 0x4030
f691e2f4
DV
884#define ARB_MODE_SWIZZLE_SNB (1<<4)
885#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
886#define GEN7_GFX_PEND_TLB0 0x4034
887#define GEN7_GFX_PEND_TLB1 0x4038
888/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
889#define GEN7_LRA_LIMITS_BASE 0x403C
890#define GEN7_LRA_LIMITS_REG_NUM 13
891#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
892#define GEN7_GFX_MAX_REQ_COUNT 0x4074
893
31a5336e 894#define GAMTARBMODE 0x04a08
4afe8d33 895#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 896#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 897#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 898#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
899#define RING_FAULT_GTTSEL_MASK (1<<11)
900#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
901#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
902#define RING_FAULT_VALID (1<<0)
33f3f518 903#define DONE_REG 0x40b0
fbe5d36e 904#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
905#define BSD_HWS_PGA_GEN7 (0x04180)
906#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 907#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 908#define RING_ACTHD(base) ((base)+0x74)
50877445 909#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 910#define RING_NOPID(base) ((base)+0x94)
0f46832f 911#define RING_IMR(base) ((base)+0xa8)
c0c7babc 912#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
913#define TAIL_ADDR 0x001FFFF8
914#define HEAD_WRAP_COUNT 0xFFE00000
915#define HEAD_WRAP_ONE 0x00200000
916#define HEAD_ADDR 0x001FFFFC
917#define RING_NR_PAGES 0x001FF000
918#define RING_REPORT_MASK 0x00000006
919#define RING_REPORT_64K 0x00000002
920#define RING_REPORT_128K 0x00000004
921#define RING_NO_REPORT 0x00000000
922#define RING_VALID_MASK 0x00000001
923#define RING_VALID 0x00000001
924#define RING_INVALID 0x00000000
4b60e5cb
CW
925#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
926#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 927#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
928
929#define GEN7_TLB_RD_ADDR 0x4700
930
8168bd48
CW
931#if 0
932#define PRB0_TAIL 0x02030
933#define PRB0_HEAD 0x02034
934#define PRB0_START 0x02038
935#define PRB0_CTL 0x0203c
585fb111
JB
936#define PRB1_TAIL 0x02040 /* 915+ only */
937#define PRB1_HEAD 0x02044 /* 915+ only */
938#define PRB1_START 0x02048 /* 915+ only */
939#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 940#endif
63eeaf38
JB
941#define IPEIR_I965 0x02064
942#define IPEHR_I965 0x02068
943#define INSTDONE_I965 0x0206c
d53bd484
BW
944#define GEN7_INSTDONE_1 0x0206c
945#define GEN7_SC_INSTDONE 0x07100
946#define GEN7_SAMPLER_INSTDONE 0x0e160
947#define GEN7_ROW_INSTDONE 0x0e164
948#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
949#define RING_IPEIR(base) ((base)+0x64)
950#define RING_IPEHR(base) ((base)+0x68)
951#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
952#define RING_INSTPS(base) ((base)+0x70)
953#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 954#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 955#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 956#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
957#define INSTPS 0x02070 /* 965+ only */
958#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
959#define ACTHD_I965 0x02074
960#define HWS_PGA 0x02080
961#define HWS_ADDRESS_MASK 0xfffff000
962#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
963#define PWRCTXA 0x2088 /* 965GM+ only */
964#define PWRCTX_EN (1<<0)
585fb111 965#define IPEIR 0x02088
63eeaf38
JB
966#define IPEHR 0x0208c
967#define INSTDONE 0x02090
585fb111
JB
968#define NOPID 0x02094
969#define HWSTAM 0x02098
9d2f41fa 970#define DMA_FADD_I8XX 0x020d0
94e39e28 971#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
972#define RING_BBADDR(base) ((base)+0x140)
973#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 974
f406839f 975#define ERROR_GEN6 0x040a0
71e172e8 976#define GEN7_ERR_INT 0x44040
de032bf4 977#define ERR_INT_POISON (1<<31)
8664281b 978#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 979#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 980#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 981#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 982#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 983#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 984#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 985#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 986#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 987
3f1e109a
PZ
988#define FPGA_DBG 0x42300
989#define FPGA_DBG_RM_NOCLAIM (1<<31)
990
0f3b6849 991#define DERRMR 0x44050
4e0bbc31 992/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
993#define DERRMR_PIPEA_SCANLINE (1<<0)
994#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
995#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
996#define DERRMR_PIPEA_VBLANK (1<<3)
997#define DERRMR_PIPEA_HBLANK (1<<5)
998#define DERRMR_PIPEB_SCANLINE (1<<8)
999#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1000#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1001#define DERRMR_PIPEB_VBLANK (1<<11)
1002#define DERRMR_PIPEB_HBLANK (1<<13)
1003/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1004#define DERRMR_PIPEC_SCANLINE (1<<14)
1005#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1006#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1007#define DERRMR_PIPEC_VBLANK (1<<21)
1008#define DERRMR_PIPEC_HBLANK (1<<22)
1009
0f3b6849 1010
de6e2eaf
EA
1011/* GM45+ chicken bits -- debug workaround bits that may be required
1012 * for various sorts of correct behavior. The top 16 bits of each are
1013 * the enables for writing to the corresponding low bit.
1014 */
1015#define _3D_CHICKEN 0x02084
4283908e 1016#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1017#define _3D_CHICKEN2 0x0208c
1018/* Disables pipelining of read flushes past the SF-WIZ interface.
1019 * Required on all Ironlake steppings according to the B-Spec, but the
1020 * particular danger of not doing so is not specified.
1021 */
1022# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1023#define _3D_CHICKEN3 0x02090
87f8020e 1024#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1025#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1026#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1027#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1028
71cf39b1
EA
1029#define MI_MODE 0x0209c
1030# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1031# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1032# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1033# define MODE_IDLE (1 << 9)
9991ae78 1034# define STOP_RING (1 << 8)
71cf39b1 1035
f8f2ac9a 1036#define GEN6_GT_MODE 0x20d0
a607c1a4 1037#define GEN7_GT_MODE 0x7008
8d85d272
VS
1038#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1039#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1040#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1041#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1042#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1043#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1044
1ec14ad3 1045#define GFX_MODE 0x02520
b095cd0a 1046#define GFX_MODE_GEN7 0x0229c
5eb719cd 1047#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1048#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1049#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1050#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1051#define GFX_REPLAY_MODE (1<<11)
1052#define GFX_PSMI_GRANULARITY (1<<10)
1053#define GFX_PPGTT_ENABLE (1<<9)
1054
a7e806de 1055#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1056#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1057
9e72b46c
ID
1058#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1059#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1060#define SCPD0 0x0209c /* 915+ only */
1061#define IER 0x020a0
1062#define IIR 0x020a4
1063#define IMR 0x020a8
1064#define ISR 0x020ac
07ec7ec5 1065#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 1066#define GCFG_DIS (1<<8)
9e72b46c 1067#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1068#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1069#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1070#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1071#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1072#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1073#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 1074#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1075#define EIR 0x020b0
1076#define EMR 0x020b4
1077#define ESR 0x020b8
63eeaf38
JB
1078#define GM45_ERROR_PAGE_TABLE (1<<5)
1079#define GM45_ERROR_MEM_PRIV (1<<4)
1080#define I915_ERROR_PAGE_TABLE (1<<4)
1081#define GM45_ERROR_CP_PRIV (1<<3)
1082#define I915_ERROR_MEMORY_REFRESH (1<<1)
1083#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1084#define INSTPM 0x020c0
ee980b80 1085#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
1086#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
1087 will not assert AGPBUSY# and will only
1088 be delivered when out of C3. */
84f9f938 1089#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1090#define INSTPM_TLB_INVALIDATE (1<<9)
1091#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1092#define ACTHD 0x020c8
1093#define FW_BLC 0x020d8
8692d00e 1094#define FW_BLC2 0x020dc
585fb111 1095#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1096#define FW_BLC_SELF_EN_MASK (1<<31)
1097#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1098#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1099#define MM_BURST_LENGTH 0x00700000
1100#define MM_FIFO_WATERMARK 0x0001F000
1101#define LM_BURST_LENGTH 0x00000700
1102#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1103#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1104
1105/* Make render/texture TLB fetches lower priorty than associated data
1106 * fetches. This is not turned on by default
1107 */
1108#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1109
1110/* Isoch request wait on GTT enable (Display A/B/C streams).
1111 * Make isoch requests stall on the TLB update. May cause
1112 * display underruns (test mode only)
1113 */
1114#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1115
1116/* Block grant count for isoch requests when block count is
1117 * set to a finite value.
1118 */
1119#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1120#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1121#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1122#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1123#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1124
1125/* Enable render writes to complete in C2/C3/C4 power states.
1126 * If this isn't enabled, render writes are prevented in low
1127 * power states. That seems bad to me.
1128 */
1129#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1130
1131/* This acknowledges an async flip immediately instead
1132 * of waiting for 2TLB fetches.
1133 */
1134#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1135
1136/* Enables non-sequential data reads through arbiter
1137 */
0206e353 1138#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1139
1140/* Disable FSB snooping of cacheable write cycles from binner/render
1141 * command stream
1142 */
1143#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1144
1145/* Arbiter time slice for non-isoch streams */
1146#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1147#define MI_ARB_TIME_SLICE_1 (0 << 5)
1148#define MI_ARB_TIME_SLICE_2 (1 << 5)
1149#define MI_ARB_TIME_SLICE_4 (2 << 5)
1150#define MI_ARB_TIME_SLICE_6 (3 << 5)
1151#define MI_ARB_TIME_SLICE_8 (4 << 5)
1152#define MI_ARB_TIME_SLICE_10 (5 << 5)
1153#define MI_ARB_TIME_SLICE_14 (6 << 5)
1154#define MI_ARB_TIME_SLICE_16 (7 << 5)
1155
1156/* Low priority grace period page size */
1157#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1158#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1159
1160/* Disable display A/B trickle feed */
1161#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1162
1163/* Set display plane priority */
1164#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1165#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1166
585fb111 1167#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1168#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1169#define CM0_IZ_OPT_DISABLE (1<<6)
1170#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1171#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1172#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1173#define CM0_COLOR_EVICT_DISABLE (1<<3)
1174#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1175#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1176#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1177#define GFX_FLSH_CNTL_GEN6 0x101008
1178#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1179#define ECOSKPD 0x021d0
1180#define ECO_GATING_CX_ONLY (1<<3)
1181#define ECO_FLIP_DONE (1<<0)
585fb111 1182
fe27c606 1183#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1184#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1185#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1186#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1187#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1188#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1189
4efe0708
JB
1190#define GEN6_BLITTER_ECOSKPD 0x221d0
1191#define GEN6_BLITTER_LOCK_SHIFT 16
1192#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1193
295e8bb7
VS
1194#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1195#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1196
881f47b6 1197#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1198#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1199#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1200#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1201#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1202
cc609d5d
BW
1203/* On modern GEN architectures interrupt control consists of two sets
1204 * of registers. The first set pertains to the ring generating the
1205 * interrupt. The second control is for the functional block generating the
1206 * interrupt. These are PM, GT, DE, etc.
1207 *
1208 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1209 * GT interrupt bits, so we don't need to duplicate the defines.
1210 *
1211 * These defines should cover us well from SNB->HSW with minor exceptions
1212 * it can also work on ILK.
1213 */
1214#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1215#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1216#define GT_BLT_USER_INTERRUPT (1 << 22)
1217#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1218#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1219#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1220#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1221#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1222#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1223#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1224#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1225#define GT_RENDER_USER_INTERRUPT (1 << 0)
1226
12638c57
BW
1227#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1228#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1229
35a85ac6
BW
1230#define GT_PARITY_ERROR(dev) \
1231 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1232 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1233
cc609d5d
BW
1234/* These are all the "old" interrupts */
1235#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1236
1237#define I915_PM_INTERRUPT (1<<31)
1238#define I915_ISP_INTERRUPT (1<<22)
1239#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1240#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1241#define I915_MIPIB_INTERRUPT (1<<19)
1242#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1243#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1244#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1245#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1246#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1247#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1248#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1249#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1250#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1251#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1252#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1253#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1254#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1255#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1256#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1257#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1258#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1259#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1260#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1261#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1262#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1263#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1264#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1265#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1266#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1267#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1268#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1269#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1270#define I915_USER_INTERRUPT (1<<1)
1271#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1272#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1273
1274#define GEN6_BSD_RNCID 0x12198
1275
a1e969e0
BW
1276#define GEN7_FF_THREAD_MODE 0x20a0
1277#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1278#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1279#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1280#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1281#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1282#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1283#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1284#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1285#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1286#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1287#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1288#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1289#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1290#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1291#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1292
585fb111
JB
1293/*
1294 * Framebuffer compression (915+ only)
1295 */
1296
1297#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1298#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1299#define FBC_CONTROL 0x03208
1300#define FBC_CTL_EN (1<<31)
1301#define FBC_CTL_PERIODIC (1<<30)
1302#define FBC_CTL_INTERVAL_SHIFT (16)
1303#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1304#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1305#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1306#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1307#define FBC_COMMAND 0x0320c
1308#define FBC_CMD_COMPRESS (1<<0)
1309#define FBC_STATUS 0x03210
1310#define FBC_STAT_COMPRESSING (1<<31)
1311#define FBC_STAT_COMPRESSED (1<<30)
1312#define FBC_STAT_MODIFIED (1<<29)
82f34496 1313#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1314#define FBC_CONTROL2 0x03214
1315#define FBC_CTL_FENCE_DBL (0<<4)
1316#define FBC_CTL_IDLE_IMM (0<<2)
1317#define FBC_CTL_IDLE_FULL (1<<2)
1318#define FBC_CTL_IDLE_LINE (2<<2)
1319#define FBC_CTL_IDLE_DEBUG (3<<2)
1320#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1321#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1322#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1323#define FBC_TAG 0x03300
585fb111
JB
1324
1325#define FBC_LL_SIZE (1536)
1326
74dff282
JB
1327/* Framebuffer compression for GM45+ */
1328#define DPFC_CB_BASE 0x3200
1329#define DPFC_CONTROL 0x3208
1330#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1331#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1332#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1333#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1334#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1335#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1336#define DPFC_SR_EN (1<<10)
1337#define DPFC_CTL_LIMIT_1X (0<<6)
1338#define DPFC_CTL_LIMIT_2X (1<<6)
1339#define DPFC_CTL_LIMIT_4X (2<<6)
1340#define DPFC_RECOMP_CTL 0x320c
1341#define DPFC_RECOMP_STALL_EN (1<<27)
1342#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1343#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1344#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1345#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1346#define DPFC_STATUS 0x3210
1347#define DPFC_INVAL_SEG_SHIFT (16)
1348#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1349#define DPFC_COMP_SEG_SHIFT (0)
1350#define DPFC_COMP_SEG_MASK (0x000003ff)
1351#define DPFC_STATUS2 0x3214
1352#define DPFC_FENCE_YOFF 0x3218
1353#define DPFC_CHICKEN 0x3224
1354#define DPFC_HT_MODIFY (1<<31)
1355
b52eb4dc
ZY
1356/* Framebuffer compression for Ironlake */
1357#define ILK_DPFC_CB_BASE 0x43200
1358#define ILK_DPFC_CONTROL 0x43208
1359/* The bit 28-8 is reserved */
1360#define DPFC_RESERVED (0x1FFFFF00)
1361#define ILK_DPFC_RECOMP_CTL 0x4320c
1362#define ILK_DPFC_STATUS 0x43210
1363#define ILK_DPFC_FENCE_YOFF 0x43218
1364#define ILK_DPFC_CHICKEN 0x43224
1365#define ILK_FBC_RT_BASE 0x2128
1366#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1367#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1368
1369#define ILK_DISPLAY_CHICKEN1 0x42000
1370#define ILK_FBCQ_DIS (1<<22)
0206e353 1371#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1372
b52eb4dc 1373
9c04f015
YL
1374/*
1375 * Framebuffer compression for Sandybridge
1376 *
1377 * The following two registers are of type GTTMMADR
1378 */
1379#define SNB_DPFC_CTL_SA 0x100100
1380#define SNB_CPU_FENCE_ENABLE (1<<29)
1381#define DPFC_CPU_FENCE_OFFSET 0x100104
1382
abe959c7
RV
1383/* Framebuffer compression for Ivybridge */
1384#define IVB_FBC_RT_BASE 0x7020
1385
42db64ef
PZ
1386#define IPS_CTL 0x43408
1387#define IPS_ENABLE (1 << 31)
9c04f015 1388
fd3da6c9
RV
1389#define MSG_FBC_REND_STATE 0x50380
1390#define FBC_REND_NUKE (1<<2)
1391#define FBC_REND_CACHE_CLEAN (1<<1)
1392
585fb111
JB
1393/*
1394 * GPIO regs
1395 */
1396#define GPIOA 0x5010
1397#define GPIOB 0x5014
1398#define GPIOC 0x5018
1399#define GPIOD 0x501c
1400#define GPIOE 0x5020
1401#define GPIOF 0x5024
1402#define GPIOG 0x5028
1403#define GPIOH 0x502c
1404# define GPIO_CLOCK_DIR_MASK (1 << 0)
1405# define GPIO_CLOCK_DIR_IN (0 << 1)
1406# define GPIO_CLOCK_DIR_OUT (1 << 1)
1407# define GPIO_CLOCK_VAL_MASK (1 << 2)
1408# define GPIO_CLOCK_VAL_OUT (1 << 3)
1409# define GPIO_CLOCK_VAL_IN (1 << 4)
1410# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1411# define GPIO_DATA_DIR_MASK (1 << 8)
1412# define GPIO_DATA_DIR_IN (0 << 9)
1413# define GPIO_DATA_DIR_OUT (1 << 9)
1414# define GPIO_DATA_VAL_MASK (1 << 10)
1415# define GPIO_DATA_VAL_OUT (1 << 11)
1416# define GPIO_DATA_VAL_IN (1 << 12)
1417# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1418
f899fc64
CW
1419#define GMBUS0 0x5100 /* clock/port select */
1420#define GMBUS_RATE_100KHZ (0<<8)
1421#define GMBUS_RATE_50KHZ (1<<8)
1422#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1423#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1424#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1425#define GMBUS_PORT_DISABLED 0
1426#define GMBUS_PORT_SSC 1
1427#define GMBUS_PORT_VGADDC 2
1428#define GMBUS_PORT_PANEL 3
c0c35329 1429#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1430#define GMBUS_PORT_DPC 4 /* HDMIC */
1431#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1432#define GMBUS_PORT_DPD 6 /* HDMID */
1433#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1434#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1435#define GMBUS1 0x5104 /* command/status */
1436#define GMBUS_SW_CLR_INT (1<<31)
1437#define GMBUS_SW_RDY (1<<30)
1438#define GMBUS_ENT (1<<29) /* enable timeout */
1439#define GMBUS_CYCLE_NONE (0<<25)
1440#define GMBUS_CYCLE_WAIT (1<<25)
1441#define GMBUS_CYCLE_INDEX (2<<25)
1442#define GMBUS_CYCLE_STOP (4<<25)
1443#define GMBUS_BYTE_COUNT_SHIFT 16
1444#define GMBUS_SLAVE_INDEX_SHIFT 8
1445#define GMBUS_SLAVE_ADDR_SHIFT 1
1446#define GMBUS_SLAVE_READ (1<<0)
1447#define GMBUS_SLAVE_WRITE (0<<0)
1448#define GMBUS2 0x5108 /* status */
1449#define GMBUS_INUSE (1<<15)
1450#define GMBUS_HW_WAIT_PHASE (1<<14)
1451#define GMBUS_STALL_TIMEOUT (1<<13)
1452#define GMBUS_INT (1<<12)
1453#define GMBUS_HW_RDY (1<<11)
1454#define GMBUS_SATOER (1<<10)
1455#define GMBUS_ACTIVE (1<<9)
1456#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1457#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1458#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1459#define GMBUS_NAK_EN (1<<3)
1460#define GMBUS_IDLE_EN (1<<2)
1461#define GMBUS_HW_WAIT_EN (1<<1)
1462#define GMBUS_HW_RDY_EN (1<<0)
1463#define GMBUS5 0x5120 /* byte index */
1464#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1465
585fb111
JB
1466/*
1467 * Clock control & power management
1468 */
a57c774a
AK
1469#define DPLL_A_OFFSET 0x6014
1470#define DPLL_B_OFFSET 0x6018
84fd4f4e 1471#define CHV_DPLL_C_OFFSET 0x6030
5c969aa7
DL
1472#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1473 dev_priv->info.display_mmio_offset)
585fb111
JB
1474
1475#define VGA0 0x6000
1476#define VGA1 0x6004
1477#define VGA_PD 0x6010
1478#define VGA0_PD_P2_DIV_4 (1 << 7)
1479#define VGA0_PD_P1_DIV_2 (1 << 5)
1480#define VGA0_PD_P1_SHIFT 0
1481#define VGA0_PD_P1_MASK (0x1f << 0)
1482#define VGA1_PD_P2_DIV_4 (1 << 15)
1483#define VGA1_PD_P1_DIV_2 (1 << 13)
1484#define VGA1_PD_P1_SHIFT 8
1485#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1486#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1487#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1488#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1489#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1490#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1491#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1492#define DPLL_VGA_MODE_DIS (1 << 28)
1493#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1494#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1495#define DPLL_MODE_MASK (3 << 26)
1496#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1497#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1498#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1499#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1500#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1501#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1502#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1503#define DPLL_LOCK_VLV (1<<15)
598fac6b 1504#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1505#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1506#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1507#define DPLL_PORTC_READY_MASK (0xf << 4)
1508#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1509
585fb111 1510#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1511
1512/* Additional CHV pll/phy registers */
1513#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1514#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2
CML
1515#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1516#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1517 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1518#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1519 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1520#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1521#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1522
585fb111
JB
1523/*
1524 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1525 * this field (only one bit may be set).
1526 */
1527#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1528#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1529#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1530/* i830, required in DVO non-gang */
1531#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1532#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1533#define PLL_REF_INPUT_DREFCLK (0 << 13)
1534#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1535#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1536#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1537#define PLL_REF_INPUT_MASK (3 << 13)
1538#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1539/* Ironlake */
b9055052
ZW
1540# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1541# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1542# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1543# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1544# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1545
585fb111
JB
1546/*
1547 * Parallel to Serial Load Pulse phase selection.
1548 * Selects the phase for the 10X DPLL clock for the PCIe
1549 * digital display port. The range is 4 to 13; 10 or more
1550 * is just a flip delay. The default is 6
1551 */
1552#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1553#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1554/*
1555 * SDVO multiplier for 945G/GM. Not used on 965.
1556 */
1557#define SDVO_MULTIPLIER_MASK 0x000000ff
1558#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1559#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a
AK
1560
1561#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1562#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
84fd4f4e 1563#define CHV_DPLL_C_MD_OFFSET 0x603c
5c969aa7
DL
1564#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1565 dev_priv->info.display_mmio_offset)
a57c774a 1566
585fb111
JB
1567/*
1568 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1569 *
1570 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1571 */
1572#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1573#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1574/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1575#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1576#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1577/*
1578 * SDVO/UDI pixel multiplier.
1579 *
1580 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1581 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1582 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1583 * dummy bytes in the datastream at an increased clock rate, with both sides of
1584 * the link knowing how many bytes are fill.
1585 *
1586 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1587 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1588 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1589 * through an SDVO command.
1590 *
1591 * This register field has values of multiplication factor minus 1, with
1592 * a maximum multiplier of 5 for SDVO.
1593 */
1594#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1595#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1596/*
1597 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1598 * This best be set to the default value (3) or the CRT won't work. No,
1599 * I don't entirely understand what this does...
1600 */
1601#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1602#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1603
9db4a9c7
JB
1604#define _FPA0 0x06040
1605#define _FPA1 0x06044
1606#define _FPB0 0x06048
1607#define _FPB1 0x0604c
1608#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1609#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1610#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1611#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1612#define FP_N_DIV_SHIFT 16
1613#define FP_M1_DIV_MASK 0x00003f00
1614#define FP_M1_DIV_SHIFT 8
1615#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1616#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1617#define FP_M2_DIV_SHIFT 0
1618#define DPLL_TEST 0x606c
1619#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1620#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1621#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1622#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1623#define DPLLB_TEST_N_BYPASS (1 << 19)
1624#define DPLLB_TEST_M_BYPASS (1 << 18)
1625#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1626#define DPLLA_TEST_N_BYPASS (1 << 3)
1627#define DPLLA_TEST_M_BYPASS (1 << 2)
1628#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1629#define D_STATE 0x6104
dc96e9b8 1630#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1631#define DSTATE_PLL_D3_OFF (1<<3)
1632#define DSTATE_GFX_CLOCK_GATING (1<<1)
1633#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1634#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1635# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1636# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1637# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1638# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1639# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1640# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1641# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1642# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1643# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1644# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1645# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1646# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1647# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1648# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1649# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1650# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1651# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1652# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1653# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1654# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1655# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1656# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1657# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1658# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1659# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1660# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1661# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1662# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1663/**
1664 * This bit must be set on the 830 to prevent hangs when turning off the
1665 * overlay scaler.
1666 */
1667# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1668# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1669# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1670# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1671# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1672
1673#define RENCLK_GATE_D1 0x6204
1674# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1675# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1676# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1677# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1678# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1679# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1680# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1681# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1682# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1683/** This bit must be unset on 855,865 */
1684# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1685# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1686# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1687# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1688/** This bit must be set on 855,865. */
1689# define SV_CLOCK_GATE_DISABLE (1 << 0)
1690# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1691# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1692# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1693# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1694# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1695# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1696# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1697# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1698# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1699# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1700# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1701# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1702# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1703# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1704# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1705# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1706# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1707
1708# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1709/** This bit must always be set on 965G/965GM */
1710# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1711# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1712# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1713# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1714# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1715# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1716/** This bit must always be set on 965G */
1717# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1718# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1719# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1720# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1721# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1722# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1723# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1724# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1725# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1726# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1727# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1728# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1729# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1730# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1731# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1732# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1733# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1734# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1735# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1736
1737#define RENCLK_GATE_D2 0x6208
1738#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1739#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1740#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1741#define RAMCLK_GATE_D 0x6210 /* CRL only */
1742#define DEUC 0x6214 /* CRL only */
585fb111 1743
d88b2270 1744#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1745#define FW_CSPWRDWNEN (1<<15)
1746
e0d8d59b
VS
1747#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1748
24eb2d59
CML
1749#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1750#define CDCLK_FREQ_SHIFT 4
1751#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1752#define CZCLK_FREQ_MASK 0xf
1753#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1754
585fb111
JB
1755/*
1756 * Palette regs
1757 */
a57c774a
AK
1758#define PALETTE_A_OFFSET 0xa000
1759#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1760#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1761#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1762 dev_priv->info.display_mmio_offset)
585fb111 1763
673a394b
EA
1764/* MCH MMIO space */
1765
1766/*
1767 * MCHBAR mirror.
1768 *
1769 * This mirrors the MCHBAR MMIO space whose location is determined by
1770 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1771 * every way. It is not accessible from the CP register read instructions.
1772 *
515b2392
PZ
1773 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1774 * just read.
673a394b
EA
1775 */
1776#define MCHBAR_MIRROR_BASE 0x10000
1777
1398261a
YL
1778#define MCHBAR_MIRROR_BASE_SNB 0x140000
1779
3ebecd07 1780/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1781#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1782
673a394b
EA
1783/** 915-945 and GM965 MCH register controlling DRAM channel access */
1784#define DCC 0x10200
1785#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1786#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1787#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1788#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1789#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1790#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1791
95534263
LP
1792/** Pineview MCH register contains DDR3 setting */
1793#define CSHRDDR3CTL 0x101a8
1794#define CSHRDDR3CTL_DDR3 (1 << 2)
1795
673a394b
EA
1796/** 965 MCH register controlling DRAM channel configuration */
1797#define C0DRB3 0x10206
1798#define C1DRB3 0x10606
1799
f691e2f4
DV
1800/** snb MCH registers for reading the DRAM channel configuration */
1801#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1802#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1803#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1804#define MAD_DIMM_ECC_MASK (0x3 << 24)
1805#define MAD_DIMM_ECC_OFF (0x0 << 24)
1806#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1807#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1808#define MAD_DIMM_ECC_ON (0x3 << 24)
1809#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1810#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1811#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1812#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1813#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1814#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1815#define MAD_DIMM_A_SELECT (0x1 << 16)
1816/* DIMM sizes are in multiples of 256mb. */
1817#define MAD_DIMM_B_SIZE_SHIFT 8
1818#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1819#define MAD_DIMM_A_SIZE_SHIFT 0
1820#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1821
1d7aaa0c
DV
1822/** snb MCH registers for priority tuning */
1823#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1824#define MCH_SSKPD_WM0_MASK 0x3f
1825#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1826
ec013e7f
JB
1827#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1828
b11248df
KP
1829/* Clocking configuration register */
1830#define CLKCFG 0x10c00
7662c8bd 1831#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1832#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1833#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1834#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1835#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1836#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1837/* Note, below two are guess */
b11248df 1838#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1839#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1840#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1841#define CLKCFG_MEM_533 (1 << 4)
1842#define CLKCFG_MEM_667 (2 << 4)
1843#define CLKCFG_MEM_800 (3 << 4)
1844#define CLKCFG_MEM_MASK (7 << 4)
1845
ea056c14
JB
1846#define TSC1 0x11001
1847#define TSE (1<<0)
7648fa99
JB
1848#define TR1 0x11006
1849#define TSFS 0x11020
1850#define TSFS_SLOPE_MASK 0x0000ff00
1851#define TSFS_SLOPE_SHIFT 8
1852#define TSFS_INTR_MASK 0x000000ff
1853
f97108d1
JB
1854#define CRSTANDVID 0x11100
1855#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1856#define PXVFREQ_PX_MASK 0x7f000000
1857#define PXVFREQ_PX_SHIFT 24
1858#define VIDFREQ_BASE 0x11110
1859#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1860#define VIDFREQ2 0x11114
1861#define VIDFREQ3 0x11118
1862#define VIDFREQ4 0x1111c
1863#define VIDFREQ_P0_MASK 0x1f000000
1864#define VIDFREQ_P0_SHIFT 24
1865#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1866#define VIDFREQ_P0_CSCLK_SHIFT 20
1867#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1868#define VIDFREQ_P0_CRCLK_SHIFT 16
1869#define VIDFREQ_P1_MASK 0x00001f00
1870#define VIDFREQ_P1_SHIFT 8
1871#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1872#define VIDFREQ_P1_CSCLK_SHIFT 4
1873#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1874#define INTTOEXT_BASE_ILK 0x11300
1875#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1876#define INTTOEXT_MAP3_SHIFT 24
1877#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1878#define INTTOEXT_MAP2_SHIFT 16
1879#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1880#define INTTOEXT_MAP1_SHIFT 8
1881#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1882#define INTTOEXT_MAP0_SHIFT 0
1883#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1884#define MEMSWCTL 0x11170 /* Ironlake only */
1885#define MEMCTL_CMD_MASK 0xe000
1886#define MEMCTL_CMD_SHIFT 13
1887#define MEMCTL_CMD_RCLK_OFF 0
1888#define MEMCTL_CMD_RCLK_ON 1
1889#define MEMCTL_CMD_CHFREQ 2
1890#define MEMCTL_CMD_CHVID 3
1891#define MEMCTL_CMD_VMMOFF 4
1892#define MEMCTL_CMD_VMMON 5
1893#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1894 when command complete */
1895#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1896#define MEMCTL_FREQ_SHIFT 8
1897#define MEMCTL_SFCAVM (1<<7)
1898#define MEMCTL_TGT_VID_MASK 0x007f
1899#define MEMIHYST 0x1117c
1900#define MEMINTREN 0x11180 /* 16 bits */
1901#define MEMINT_RSEXIT_EN (1<<8)
1902#define MEMINT_CX_SUPR_EN (1<<7)
1903#define MEMINT_CONT_BUSY_EN (1<<6)
1904#define MEMINT_AVG_BUSY_EN (1<<5)
1905#define MEMINT_EVAL_CHG_EN (1<<4)
1906#define MEMINT_MON_IDLE_EN (1<<3)
1907#define MEMINT_UP_EVAL_EN (1<<2)
1908#define MEMINT_DOWN_EVAL_EN (1<<1)
1909#define MEMINT_SW_CMD_EN (1<<0)
1910#define MEMINTRSTR 0x11182 /* 16 bits */
1911#define MEM_RSEXIT_MASK 0xc000
1912#define MEM_RSEXIT_SHIFT 14
1913#define MEM_CONT_BUSY_MASK 0x3000
1914#define MEM_CONT_BUSY_SHIFT 12
1915#define MEM_AVG_BUSY_MASK 0x0c00
1916#define MEM_AVG_BUSY_SHIFT 10
1917#define MEM_EVAL_CHG_MASK 0x0300
1918#define MEM_EVAL_BUSY_SHIFT 8
1919#define MEM_MON_IDLE_MASK 0x00c0
1920#define MEM_MON_IDLE_SHIFT 6
1921#define MEM_UP_EVAL_MASK 0x0030
1922#define MEM_UP_EVAL_SHIFT 4
1923#define MEM_DOWN_EVAL_MASK 0x000c
1924#define MEM_DOWN_EVAL_SHIFT 2
1925#define MEM_SW_CMD_MASK 0x0003
1926#define MEM_INT_STEER_GFX 0
1927#define MEM_INT_STEER_CMR 1
1928#define MEM_INT_STEER_SMI 2
1929#define MEM_INT_STEER_SCI 3
1930#define MEMINTRSTS 0x11184
1931#define MEMINT_RSEXIT (1<<7)
1932#define MEMINT_CONT_BUSY (1<<6)
1933#define MEMINT_AVG_BUSY (1<<5)
1934#define MEMINT_EVAL_CHG (1<<4)
1935#define MEMINT_MON_IDLE (1<<3)
1936#define MEMINT_UP_EVAL (1<<2)
1937#define MEMINT_DOWN_EVAL (1<<1)
1938#define MEMINT_SW_CMD (1<<0)
1939#define MEMMODECTL 0x11190
1940#define MEMMODE_BOOST_EN (1<<31)
1941#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1942#define MEMMODE_BOOST_FREQ_SHIFT 24
1943#define MEMMODE_IDLE_MODE_MASK 0x00030000
1944#define MEMMODE_IDLE_MODE_SHIFT 16
1945#define MEMMODE_IDLE_MODE_EVAL 0
1946#define MEMMODE_IDLE_MODE_CONT 1
1947#define MEMMODE_HWIDLE_EN (1<<15)
1948#define MEMMODE_SWMODE_EN (1<<14)
1949#define MEMMODE_RCLK_GATE (1<<13)
1950#define MEMMODE_HW_UPDATE (1<<12)
1951#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1952#define MEMMODE_FSTART_SHIFT 8
1953#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1954#define MEMMODE_FMAX_SHIFT 4
1955#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1956#define RCBMAXAVG 0x1119c
1957#define MEMSWCTL2 0x1119e /* Cantiga only */
1958#define SWMEMCMD_RENDER_OFF (0 << 13)
1959#define SWMEMCMD_RENDER_ON (1 << 13)
1960#define SWMEMCMD_SWFREQ (2 << 13)
1961#define SWMEMCMD_TARVID (3 << 13)
1962#define SWMEMCMD_VRM_OFF (4 << 13)
1963#define SWMEMCMD_VRM_ON (5 << 13)
1964#define CMDSTS (1<<12)
1965#define SFCAVM (1<<11)
1966#define SWFREQ_MASK 0x0380 /* P0-7 */
1967#define SWFREQ_SHIFT 7
1968#define TARVID_MASK 0x001f
1969#define MEMSTAT_CTG 0x111a0
1970#define RCBMINAVG 0x111a0
1971#define RCUPEI 0x111b0
1972#define RCDNEI 0x111b4
88271da3
JB
1973#define RSTDBYCTL 0x111b8
1974#define RS1EN (1<<31)
1975#define RS2EN (1<<30)
1976#define RS3EN (1<<29)
1977#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1978#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1979#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1980#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1981#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1982#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1983#define RSX_STATUS_MASK (7<<20)
1984#define RSX_STATUS_ON (0<<20)
1985#define RSX_STATUS_RC1 (1<<20)
1986#define RSX_STATUS_RC1E (2<<20)
1987#define RSX_STATUS_RS1 (3<<20)
1988#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1989#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1990#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1991#define RSX_STATUS_RSVD2 (7<<20)
1992#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1993#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1994#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1995#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1996#define RS1CONTSAV_MASK (3<<14)
1997#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1998#define RS1CONTSAV_RSVD (1<<14)
1999#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2000#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2001#define NORMSLEXLAT_MASK (3<<12)
2002#define SLOW_RS123 (0<<12)
2003#define SLOW_RS23 (1<<12)
2004#define SLOW_RS3 (2<<12)
2005#define NORMAL_RS123 (3<<12)
2006#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2007#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2008#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2009#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2010#define RS_CSTATE_MASK (3<<4)
2011#define RS_CSTATE_C367_RS1 (0<<4)
2012#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2013#define RS_CSTATE_RSVD (2<<4)
2014#define RS_CSTATE_C367_RS2 (3<<4)
2015#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2016#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2017#define VIDCTL 0x111c0
2018#define VIDSTS 0x111c8
2019#define VIDSTART 0x111cc /* 8 bits */
2020#define MEMSTAT_ILK 0x111f8
2021#define MEMSTAT_VID_MASK 0x7f00
2022#define MEMSTAT_VID_SHIFT 8
2023#define MEMSTAT_PSTATE_MASK 0x00f8
2024#define MEMSTAT_PSTATE_SHIFT 3
2025#define MEMSTAT_MON_ACTV (1<<2)
2026#define MEMSTAT_SRC_CTL_MASK 0x0003
2027#define MEMSTAT_SRC_CTL_CORE 0
2028#define MEMSTAT_SRC_CTL_TRB 1
2029#define MEMSTAT_SRC_CTL_THM 2
2030#define MEMSTAT_SRC_CTL_STDBY 3
2031#define RCPREVBSYTUPAVG 0x113b8
2032#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2033#define PMMISC 0x11214
2034#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2035#define SDEW 0x1124c
2036#define CSIEW0 0x11250
2037#define CSIEW1 0x11254
2038#define CSIEW2 0x11258
2039#define PEW 0x1125c
2040#define DEW 0x11270
2041#define MCHAFE 0x112c0
2042#define CSIEC 0x112e0
2043#define DMIEC 0x112e4
2044#define DDREC 0x112e8
2045#define PEG0EC 0x112ec
2046#define PEG1EC 0x112f0
2047#define GFXEC 0x112f4
2048#define RPPREVBSYTUPAVG 0x113b8
2049#define RPPREVBSYTDNAVG 0x113bc
2050#define ECR 0x11600
2051#define ECR_GPFE (1<<31)
2052#define ECR_IMONE (1<<30)
2053#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2054#define OGW0 0x11608
2055#define OGW1 0x1160c
2056#define EG0 0x11610
2057#define EG1 0x11614
2058#define EG2 0x11618
2059#define EG3 0x1161c
2060#define EG4 0x11620
2061#define EG5 0x11624
2062#define EG6 0x11628
2063#define EG7 0x1162c
2064#define PXW 0x11664
2065#define PXWL 0x11680
2066#define LCFUSE02 0x116c0
2067#define LCFUSE_HIV_MASK 0x000000ff
2068#define CSIPLL0 0x12c10
2069#define DDRMPLL1 0X12c20
7d57382e
EA
2070#define PEG_BAND_GAP_DATA 0x14d68
2071
c4de7b0f
CW
2072#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2073#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2074#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2075
153b4b95
BW
2076#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2077#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2078#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2079
aa40d6bb
ZN
2080/*
2081 * Logical Context regs
2082 */
2083#define CCID 0x2180
2084#define CCID_EN (1<<0)
e8016055
VS
2085/*
2086 * Notes on SNB/IVB/VLV context size:
2087 * - Power context is saved elsewhere (LLC or stolen)
2088 * - Ring/execlist context is saved on SNB, not on IVB
2089 * - Extended context size already includes render context size
2090 * - We always need to follow the extended context size.
2091 * SNB BSpec has comments indicating that we should use the
2092 * render context size instead if execlists are disabled, but
2093 * based on empirical testing that's just nonsense.
2094 * - Pipelined/VF state is saved on SNB/IVB respectively
2095 * - GT1 size just indicates how much of render context
2096 * doesn't need saving on GT1
2097 */
fe1cc68f
BW
2098#define CXT_SIZE 0x21a0
2099#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2100#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2101#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2102#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2103#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2104#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2105 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2106 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2107#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2108#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2109#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2110#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2111#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2112#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2113#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2114#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2115 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2116/* Haswell does have the CXT_SIZE register however it does not appear to be
2117 * valid. Now, docs explain in dwords what is in the context object. The full
2118 * size is 70720 bytes, however, the power context and execlist context will
2119 * never be saved (power context is stored elsewhere, and execlists don't work
2120 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2121 */
2122#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2123/* Same as Haswell, but 72064 bytes now. */
2124#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2125
fe1cc68f 2126
e454a05d
JB
2127#define VLV_CLK_CTL2 0x101104
2128#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2129
585fb111
JB
2130/*
2131 * Overlay regs
2132 */
2133
2134#define OVADD 0x30000
2135#define DOVSTA 0x30008
2136#define OC_BUF (0x3<<20)
2137#define OGAMC5 0x30010
2138#define OGAMC4 0x30014
2139#define OGAMC3 0x30018
2140#define OGAMC2 0x3001c
2141#define OGAMC1 0x30020
2142#define OGAMC0 0x30024
2143
2144/*
2145 * Display engine regs
2146 */
2147
8bf1e9f1 2148/* Pipe A CRC regs */
a57c774a 2149#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2150#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2151/* ivb+ source selection */
8bf1e9f1
SH
2152#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2153#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2154#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2155/* ilk+ source selection */
5a6b5c84
DV
2156#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2157#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2158#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2159/* embedded DP port on the north display block, reserved on ivb */
2160#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2161#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2162/* vlv source selection */
2163#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2164#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2165#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2166/* with DP port the pipe source is invalid */
2167#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2168#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2169#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2170/* gen3+ source selection */
2171#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2172#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2173#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2174/* with DP/TV port the pipe source is invalid */
2175#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2176#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2177#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2178#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2179#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2180/* gen2 doesn't have source selection bits */
52f843f6 2181#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2182
5a6b5c84
DV
2183#define _PIPE_CRC_RES_1_A_IVB 0x60064
2184#define _PIPE_CRC_RES_2_A_IVB 0x60068
2185#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2186#define _PIPE_CRC_RES_4_A_IVB 0x60070
2187#define _PIPE_CRC_RES_5_A_IVB 0x60074
2188
a57c774a
AK
2189#define _PIPE_CRC_RES_RED_A 0x60060
2190#define _PIPE_CRC_RES_GREEN_A 0x60064
2191#define _PIPE_CRC_RES_BLUE_A 0x60068
2192#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2193#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2194
2195/* Pipe B CRC regs */
5a6b5c84
DV
2196#define _PIPE_CRC_RES_1_B_IVB 0x61064
2197#define _PIPE_CRC_RES_2_B_IVB 0x61068
2198#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2199#define _PIPE_CRC_RES_4_B_IVB 0x61070
2200#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2201
a57c774a 2202#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2203#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2204 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2205#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2206 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2207#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2208 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2209#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2210 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2211#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2212 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2213
0b5c5ed0 2214#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2215 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2216#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2217 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2218#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2219 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2220#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2221 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2222#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2223 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2224
585fb111 2225/* Pipe A timing regs */
a57c774a
AK
2226#define _HTOTAL_A 0x60000
2227#define _HBLANK_A 0x60004
2228#define _HSYNC_A 0x60008
2229#define _VTOTAL_A 0x6000c
2230#define _VBLANK_A 0x60010
2231#define _VSYNC_A 0x60014
2232#define _PIPEASRC 0x6001c
2233#define _BCLRPAT_A 0x60020
2234#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2235
2236/* Pipe B timing regs */
a57c774a
AK
2237#define _HTOTAL_B 0x61000
2238#define _HBLANK_B 0x61004
2239#define _HSYNC_B 0x61008
2240#define _VTOTAL_B 0x6100c
2241#define _VBLANK_B 0x61010
2242#define _VSYNC_B 0x61014
2243#define _PIPEBSRC 0x6101c
2244#define _BCLRPAT_B 0x61020
2245#define _VSYNCSHIFT_B 0x61028
2246
2247#define TRANSCODER_A_OFFSET 0x60000
2248#define TRANSCODER_B_OFFSET 0x61000
2249#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2250#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2251#define TRANSCODER_EDP_OFFSET 0x6f000
2252
5c969aa7
DL
2253#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2254 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2255 dev_priv->info.display_mmio_offset)
a57c774a
AK
2256
2257#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2258#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2259#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2260#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2261#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2262#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2263#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2264#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2265#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2266
ed8546ac
BW
2267/* HSW+ eDP PSR registers */
2268#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2269#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
2270#define EDP_PSR_ENABLE (1<<31)
2271#define EDP_PSR_LINK_DISABLE (0<<27)
2272#define EDP_PSR_LINK_STANDBY (1<<27)
2273#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2274#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2275#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2276#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2277#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2278#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2279#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2280#define EDP_PSR_TP1_TP2_SEL (0<<11)
2281#define EDP_PSR_TP1_TP3_SEL (1<<11)
2282#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2283#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2284#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2285#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2286#define EDP_PSR_TP1_TIME_500us (0<<4)
2287#define EDP_PSR_TP1_TIME_100us (1<<4)
2288#define EDP_PSR_TP1_TIME_2500us (2<<4)
2289#define EDP_PSR_TP1_TIME_0us (3<<4)
2290#define EDP_PSR_IDLE_FRAME_SHIFT 0
2291
18b5992c
BW
2292#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2293#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2294#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2295#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2296#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2297#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2298#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2299#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2300
18b5992c 2301#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2302#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2303#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2304#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2305#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2306#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2307#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2308#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2309#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2310#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2311#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2312#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2313#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2314#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2315#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2316#define EDP_PSR_STATUS_COUNT_SHIFT 16
2317#define EDP_PSR_STATUS_COUNT_MASK 0xf
2318#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2319#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2320#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2321#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2322#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2323#define EDP_PSR_STATUS_IDLE_MASK 0xf
2324
18b5992c 2325#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2326#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2327
18b5992c 2328#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2329#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2330#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2331#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2332
585fb111
JB
2333/* VGA port control */
2334#define ADPA 0x61100
ebc0fd88 2335#define PCH_ADPA 0xe1100
540a8950 2336#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2337
585fb111
JB
2338#define ADPA_DAC_ENABLE (1<<31)
2339#define ADPA_DAC_DISABLE 0
2340#define ADPA_PIPE_SELECT_MASK (1<<30)
2341#define ADPA_PIPE_A_SELECT 0
2342#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2343#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2344/* CPT uses bits 29:30 for pch transcoder select */
2345#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2346#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2347#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2348#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2349#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2350#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2351#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2352#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2353#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2354#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2355#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2356#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2357#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2358#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2359#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2360#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2361#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2362#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2363#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2364#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2365#define ADPA_SETS_HVPOLARITY 0
60222c0c 2366#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2367#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2368#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2369#define ADPA_HSYNC_CNTL_ENABLE 0
2370#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2371#define ADPA_VSYNC_ACTIVE_LOW 0
2372#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2373#define ADPA_HSYNC_ACTIVE_LOW 0
2374#define ADPA_DPMS_MASK (~(3<<10))
2375#define ADPA_DPMS_ON (0<<10)
2376#define ADPA_DPMS_SUSPEND (1<<10)
2377#define ADPA_DPMS_STANDBY (2<<10)
2378#define ADPA_DPMS_OFF (3<<10)
2379
939fe4d7 2380
585fb111 2381/* Hotplug control (945+ only) */
5c969aa7 2382#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2383#define PORTB_HOTPLUG_INT_EN (1 << 29)
2384#define PORTC_HOTPLUG_INT_EN (1 << 28)
2385#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2386#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2387#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2388#define TV_HOTPLUG_INT_EN (1 << 18)
2389#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2390#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2391 PORTC_HOTPLUG_INT_EN | \
2392 PORTD_HOTPLUG_INT_EN | \
2393 SDVOC_HOTPLUG_INT_EN | \
2394 SDVOB_HOTPLUG_INT_EN | \
2395 CRT_HOTPLUG_INT_EN)
585fb111 2396#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2397#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2398/* must use period 64 on GM45 according to docs */
2399#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2400#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2401#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2402#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2403#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2404#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2405#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2406#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2407#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2408#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2409#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2410#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2411
5c969aa7 2412#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2413/*
2414 * HDMI/DP bits are gen4+
2415 *
2416 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2417 * Please check the detailed lore in the commit message for for experimental
2418 * evidence.
2419 */
232a6ee9
TP
2420#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2421#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2422#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2423/* VLV DP/HDMI bits again match Bspec */
2424#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2425#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2426#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12
DV
2427#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2428#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2429#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2430/* CRT/TV common between gen3+ */
585fb111
JB
2431#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2432#define TV_HOTPLUG_INT_STATUS (1 << 10)
2433#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2434#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2435#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2436#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2437#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2438#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2439#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2440#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2441
084b612e
CW
2442/* SDVO is different across gen3/4 */
2443#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2444#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2445/*
2446 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2447 * since reality corrobates that they're the same as on gen3. But keep these
2448 * bits here (and the comment!) to help any other lost wanderers back onto the
2449 * right tracks.
2450 */
084b612e
CW
2451#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2452#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2453#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2454#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2455#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2456 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2457 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2458 PORTB_HOTPLUG_INT_STATUS | \
2459 PORTC_HOTPLUG_INT_STATUS | \
2460 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2461
2462#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2463 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2464 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2465 PORTB_HOTPLUG_INT_STATUS | \
2466 PORTC_HOTPLUG_INT_STATUS | \
2467 PORTD_HOTPLUG_INT_STATUS)
585fb111 2468
c20cd312
PZ
2469/* SDVO and HDMI port control.
2470 * The same register may be used for SDVO or HDMI */
2471#define GEN3_SDVOB 0x61140
2472#define GEN3_SDVOC 0x61160
2473#define GEN4_HDMIB GEN3_SDVOB
2474#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2475#define CHV_HDMID 0x6116C
c20cd312
PZ
2476#define PCH_SDVOB 0xe1140
2477#define PCH_HDMIB PCH_SDVOB
2478#define PCH_HDMIC 0xe1150
2479#define PCH_HDMID 0xe1160
2480
84093603
DV
2481#define PORT_DFT_I9XX 0x61150
2482#define DC_BALANCE_RESET (1 << 25)
2483#define PORT_DFT2_G4X 0x61154
2484#define DC_BALANCE_RESET_VLV (1 << 31)
2485#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2486#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2487#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2488
c20cd312
PZ
2489/* Gen 3 SDVO bits: */
2490#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2491#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2492#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2493#define SDVO_PIPE_B_SELECT (1 << 30)
2494#define SDVO_STALL_SELECT (1 << 29)
2495#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2496/**
2497 * 915G/GM SDVO pixel multiplier.
585fb111 2498 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2499 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2500 */
c20cd312 2501#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2502#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2503#define SDVO_PHASE_SELECT_MASK (15 << 19)
2504#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2505#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2506#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2507#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2508#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2509#define SDVO_DETECTED (1 << 2)
585fb111 2510/* Bits to be preserved when writing */
c20cd312
PZ
2511#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2512 SDVO_INTERRUPT_ENABLE)
2513#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2514
2515/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2516#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2517#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2518#define SDVO_ENCODING_SDVO (0 << 10)
2519#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2520#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2521#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2522#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2523#define SDVO_AUDIO_ENABLE (1 << 6)
2524/* VSYNC/HSYNC bits new with 965, default is to be set */
2525#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2526#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2527
2528/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2529#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2530#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2531
2532/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2533#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2534#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2535
44f37d1f
CML
2536/* CHV SDVO/HDMI bits: */
2537#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2538#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2539
585fb111
JB
2540
2541/* DVO port control */
2542#define DVOA 0x61120
2543#define DVOB 0x61140
2544#define DVOC 0x61160
2545#define DVO_ENABLE (1 << 31)
2546#define DVO_PIPE_B_SELECT (1 << 30)
2547#define DVO_PIPE_STALL_UNUSED (0 << 28)
2548#define DVO_PIPE_STALL (1 << 28)
2549#define DVO_PIPE_STALL_TV (2 << 28)
2550#define DVO_PIPE_STALL_MASK (3 << 28)
2551#define DVO_USE_VGA_SYNC (1 << 15)
2552#define DVO_DATA_ORDER_I740 (0 << 14)
2553#define DVO_DATA_ORDER_FP (1 << 14)
2554#define DVO_VSYNC_DISABLE (1 << 11)
2555#define DVO_HSYNC_DISABLE (1 << 10)
2556#define DVO_VSYNC_TRISTATE (1 << 9)
2557#define DVO_HSYNC_TRISTATE (1 << 8)
2558#define DVO_BORDER_ENABLE (1 << 7)
2559#define DVO_DATA_ORDER_GBRG (1 << 6)
2560#define DVO_DATA_ORDER_RGGB (0 << 6)
2561#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2562#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2563#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2564#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2565#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2566#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2567#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2568#define DVO_PRESERVE_MASK (0x7<<24)
2569#define DVOA_SRCDIM 0x61124
2570#define DVOB_SRCDIM 0x61144
2571#define DVOC_SRCDIM 0x61164
2572#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2573#define DVO_SRCDIM_VERTICAL_SHIFT 0
2574
2575/* LVDS port control */
2576#define LVDS 0x61180
2577/*
2578 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2579 * the DPLL semantics change when the LVDS is assigned to that pipe.
2580 */
2581#define LVDS_PORT_EN (1 << 31)
2582/* Selects pipe B for LVDS data. Must be set on pre-965. */
2583#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2584#define LVDS_PIPE_MASK (1 << 30)
1519b995 2585#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2586/* LVDS dithering flag on 965/g4x platform */
2587#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2588/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2589#define LVDS_VSYNC_POLARITY (1 << 21)
2590#define LVDS_HSYNC_POLARITY (1 << 20)
2591
a3e17eb8
ZY
2592/* Enable border for unscaled (or aspect-scaled) display */
2593#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2594/*
2595 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2596 * pixel.
2597 */
2598#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2599#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2600#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2601/*
2602 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2603 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2604 * on.
2605 */
2606#define LVDS_A3_POWER_MASK (3 << 6)
2607#define LVDS_A3_POWER_DOWN (0 << 6)
2608#define LVDS_A3_POWER_UP (3 << 6)
2609/*
2610 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2611 * is set.
2612 */
2613#define LVDS_CLKB_POWER_MASK (3 << 4)
2614#define LVDS_CLKB_POWER_DOWN (0 << 4)
2615#define LVDS_CLKB_POWER_UP (3 << 4)
2616/*
2617 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2618 * setting for whether we are in dual-channel mode. The B3 pair will
2619 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2620 */
2621#define LVDS_B0B3_POWER_MASK (3 << 2)
2622#define LVDS_B0B3_POWER_DOWN (0 << 2)
2623#define LVDS_B0B3_POWER_UP (3 << 2)
2624
3c17fe4b
DH
2625/* Video Data Island Packet control */
2626#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2627/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2628 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2629 * of the infoframe structure specified by CEA-861. */
2630#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2631#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2632#define VIDEO_DIP_CTL 0x61170
2da8af54 2633/* Pre HSW: */
3c17fe4b 2634#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2635#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2636#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2637#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2638#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2639#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2640#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2641#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2642#define VIDEO_DIP_SELECT_AVI (0 << 19)
2643#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2644#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2645#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2646#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2647#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2648#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2649#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2650/* HSW and later: */
0dd87d20
PZ
2651#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2652#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2653#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2654#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2655#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2656#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2657
585fb111
JB
2658/* Panel power sequencing */
2659#define PP_STATUS 0x61200
2660#define PP_ON (1 << 31)
2661/*
2662 * Indicates that all dependencies of the panel are on:
2663 *
2664 * - PLL enabled
2665 * - pipe enabled
2666 * - LVDS/DVOB/DVOC on
2667 */
2668#define PP_READY (1 << 30)
2669#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2670#define PP_SEQUENCE_POWER_UP (1 << 28)
2671#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2672#define PP_SEQUENCE_MASK (3 << 28)
2673#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2674#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2675#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2676#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2677#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2678#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2679#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2680#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2681#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2682#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2683#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2684#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2685#define PP_CONTROL 0x61204
2686#define POWER_TARGET_ON (1 << 0)
2687#define PP_ON_DELAYS 0x61208
2688#define PP_OFF_DELAYS 0x6120c
2689#define PP_DIVISOR 0x61210
2690
2691/* Panel fitting */
5c969aa7 2692#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2693#define PFIT_ENABLE (1 << 31)
2694#define PFIT_PIPE_MASK (3 << 29)
2695#define PFIT_PIPE_SHIFT 29
2696#define VERT_INTERP_DISABLE (0 << 10)
2697#define VERT_INTERP_BILINEAR (1 << 10)
2698#define VERT_INTERP_MASK (3 << 10)
2699#define VERT_AUTO_SCALE (1 << 9)
2700#define HORIZ_INTERP_DISABLE (0 << 6)
2701#define HORIZ_INTERP_BILINEAR (1 << 6)
2702#define HORIZ_INTERP_MASK (3 << 6)
2703#define HORIZ_AUTO_SCALE (1 << 5)
2704#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2705#define PFIT_FILTER_FUZZY (0 << 24)
2706#define PFIT_SCALING_AUTO (0 << 26)
2707#define PFIT_SCALING_PROGRAMMED (1 << 26)
2708#define PFIT_SCALING_PILLAR (2 << 26)
2709#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2710#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2711/* Pre-965 */
2712#define PFIT_VERT_SCALE_SHIFT 20
2713#define PFIT_VERT_SCALE_MASK 0xfff00000
2714#define PFIT_HORIZ_SCALE_SHIFT 4
2715#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2716/* 965+ */
2717#define PFIT_VERT_SCALE_SHIFT_965 16
2718#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2719#define PFIT_HORIZ_SCALE_SHIFT_965 0
2720#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2721
5c969aa7 2722#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2723
5c969aa7
DL
2724#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2725#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2726#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2727 _VLV_BLC_PWM_CTL2_B)
2728
5c969aa7
DL
2729#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2730#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2731#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2732 _VLV_BLC_PWM_CTL_B)
2733
5c969aa7
DL
2734#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2735#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2736#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2737 _VLV_BLC_HIST_CTL_B)
2738
585fb111 2739/* Backlight control */
5c969aa7 2740#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2741#define BLM_PWM_ENABLE (1 << 31)
2742#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2743#define BLM_PIPE_SELECT (1 << 29)
2744#define BLM_PIPE_SELECT_IVB (3 << 29)
2745#define BLM_PIPE_A (0 << 29)
2746#define BLM_PIPE_B (1 << 29)
2747#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2748#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2749#define BLM_TRANSCODER_B BLM_PIPE_B
2750#define BLM_TRANSCODER_C BLM_PIPE_C
2751#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2752#define BLM_PIPE(pipe) ((pipe) << 29)
2753#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2754#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2755#define BLM_PHASE_IN_ENABLE (1 << 25)
2756#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2757#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2758#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2759#define BLM_PHASE_IN_COUNT_SHIFT (8)
2760#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2761#define BLM_PHASE_IN_INCR_SHIFT (0)
2762#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2763#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2764/*
2765 * This is the most significant 15 bits of the number of backlight cycles in a
2766 * complete cycle of the modulated backlight control.
2767 *
2768 * The actual value is this field multiplied by two.
2769 */
7cf41601
DV
2770#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2771#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2772#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2773/*
2774 * This is the number of cycles out of the backlight modulation cycle for which
2775 * the backlight is on.
2776 *
2777 * This field must be no greater than the number of cycles in the complete
2778 * backlight modulation cycle.
2779 */
2780#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2781#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2782#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2783#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2784
5c969aa7 2785#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2786
7cf41601
DV
2787/* New registers for PCH-split platforms. Safe where new bits show up, the
2788 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2789#define BLC_PWM_CPU_CTL2 0x48250
2790#define BLC_PWM_CPU_CTL 0x48254
2791
be256dc7
PZ
2792#define HSW_BLC_PWM2_CTL 0x48350
2793
7cf41601
DV
2794/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2795 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2796#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2797#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2798#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2799#define BLM_PCH_POLARITY (1 << 29)
2800#define BLC_PWM_PCH_CTL2 0xc8254
2801
be256dc7
PZ
2802#define UTIL_PIN_CTL 0x48400
2803#define UTIL_PIN_ENABLE (1 << 31)
2804
2805#define PCH_GTC_CTL 0xe7000
2806#define PCH_GTC_ENABLE (1 << 31)
2807
585fb111
JB
2808/* TV port control */
2809#define TV_CTL 0x68000
2810/** Enables the TV encoder */
2811# define TV_ENC_ENABLE (1 << 31)
2812/** Sources the TV encoder input from pipe B instead of A. */
2813# define TV_ENC_PIPEB_SELECT (1 << 30)
2814/** Outputs composite video (DAC A only) */
2815# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2816/** Outputs SVideo video (DAC B/C) */
2817# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2818/** Outputs Component video (DAC A/B/C) */
2819# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2820/** Outputs Composite and SVideo (DAC A/B/C) */
2821# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2822# define TV_TRILEVEL_SYNC (1 << 21)
2823/** Enables slow sync generation (945GM only) */
2824# define TV_SLOW_SYNC (1 << 20)
2825/** Selects 4x oversampling for 480i and 576p */
2826# define TV_OVERSAMPLE_4X (0 << 18)
2827/** Selects 2x oversampling for 720p and 1080i */
2828# define TV_OVERSAMPLE_2X (1 << 18)
2829/** Selects no oversampling for 1080p */
2830# define TV_OVERSAMPLE_NONE (2 << 18)
2831/** Selects 8x oversampling */
2832# define TV_OVERSAMPLE_8X (3 << 18)
2833/** Selects progressive mode rather than interlaced */
2834# define TV_PROGRESSIVE (1 << 17)
2835/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2836# define TV_PAL_BURST (1 << 16)
2837/** Field for setting delay of Y compared to C */
2838# define TV_YC_SKEW_MASK (7 << 12)
2839/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2840# define TV_ENC_SDP_FIX (1 << 11)
2841/**
2842 * Enables a fix for the 915GM only.
2843 *
2844 * Not sure what it does.
2845 */
2846# define TV_ENC_C0_FIX (1 << 10)
2847/** Bits that must be preserved by software */
d2d9f232 2848# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2849# define TV_FUSE_STATE_MASK (3 << 4)
2850/** Read-only state that reports all features enabled */
2851# define TV_FUSE_STATE_ENABLED (0 << 4)
2852/** Read-only state that reports that Macrovision is disabled in hardware*/
2853# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2854/** Read-only state that reports that TV-out is disabled in hardware. */
2855# define TV_FUSE_STATE_DISABLED (2 << 4)
2856/** Normal operation */
2857# define TV_TEST_MODE_NORMAL (0 << 0)
2858/** Encoder test pattern 1 - combo pattern */
2859# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2860/** Encoder test pattern 2 - full screen vertical 75% color bars */
2861# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2862/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2863# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2864/** Encoder test pattern 4 - random noise */
2865# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2866/** Encoder test pattern 5 - linear color ramps */
2867# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2868/**
2869 * This test mode forces the DACs to 50% of full output.
2870 *
2871 * This is used for load detection in combination with TVDAC_SENSE_MASK
2872 */
2873# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2874# define TV_TEST_MODE_MASK (7 << 0)
2875
2876#define TV_DAC 0x68004
b8ed2a4f 2877# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2878/**
2879 * Reports that DAC state change logic has reported change (RO).
2880 *
2881 * This gets cleared when TV_DAC_STATE_EN is cleared
2882*/
2883# define TVDAC_STATE_CHG (1 << 31)
2884# define TVDAC_SENSE_MASK (7 << 28)
2885/** Reports that DAC A voltage is above the detect threshold */
2886# define TVDAC_A_SENSE (1 << 30)
2887/** Reports that DAC B voltage is above the detect threshold */
2888# define TVDAC_B_SENSE (1 << 29)
2889/** Reports that DAC C voltage is above the detect threshold */
2890# define TVDAC_C_SENSE (1 << 28)
2891/**
2892 * Enables DAC state detection logic, for load-based TV detection.
2893 *
2894 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2895 * to off, for load detection to work.
2896 */
2897# define TVDAC_STATE_CHG_EN (1 << 27)
2898/** Sets the DAC A sense value to high */
2899# define TVDAC_A_SENSE_CTL (1 << 26)
2900/** Sets the DAC B sense value to high */
2901# define TVDAC_B_SENSE_CTL (1 << 25)
2902/** Sets the DAC C sense value to high */
2903# define TVDAC_C_SENSE_CTL (1 << 24)
2904/** Overrides the ENC_ENABLE and DAC voltage levels */
2905# define DAC_CTL_OVERRIDE (1 << 7)
2906/** Sets the slew rate. Must be preserved in software */
2907# define ENC_TVDAC_SLEW_FAST (1 << 6)
2908# define DAC_A_1_3_V (0 << 4)
2909# define DAC_A_1_1_V (1 << 4)
2910# define DAC_A_0_7_V (2 << 4)
cb66c692 2911# define DAC_A_MASK (3 << 4)
585fb111
JB
2912# define DAC_B_1_3_V (0 << 2)
2913# define DAC_B_1_1_V (1 << 2)
2914# define DAC_B_0_7_V (2 << 2)
cb66c692 2915# define DAC_B_MASK (3 << 2)
585fb111
JB
2916# define DAC_C_1_3_V (0 << 0)
2917# define DAC_C_1_1_V (1 << 0)
2918# define DAC_C_0_7_V (2 << 0)
cb66c692 2919# define DAC_C_MASK (3 << 0)
585fb111
JB
2920
2921/**
2922 * CSC coefficients are stored in a floating point format with 9 bits of
2923 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2924 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2925 * -1 (0x3) being the only legal negative value.
2926 */
2927#define TV_CSC_Y 0x68010
2928# define TV_RY_MASK 0x07ff0000
2929# define TV_RY_SHIFT 16
2930# define TV_GY_MASK 0x00000fff
2931# define TV_GY_SHIFT 0
2932
2933#define TV_CSC_Y2 0x68014
2934# define TV_BY_MASK 0x07ff0000
2935# define TV_BY_SHIFT 16
2936/**
2937 * Y attenuation for component video.
2938 *
2939 * Stored in 1.9 fixed point.
2940 */
2941# define TV_AY_MASK 0x000003ff
2942# define TV_AY_SHIFT 0
2943
2944#define TV_CSC_U 0x68018
2945# define TV_RU_MASK 0x07ff0000
2946# define TV_RU_SHIFT 16
2947# define TV_GU_MASK 0x000007ff
2948# define TV_GU_SHIFT 0
2949
2950#define TV_CSC_U2 0x6801c
2951# define TV_BU_MASK 0x07ff0000
2952# define TV_BU_SHIFT 16
2953/**
2954 * U attenuation for component video.
2955 *
2956 * Stored in 1.9 fixed point.
2957 */
2958# define TV_AU_MASK 0x000003ff
2959# define TV_AU_SHIFT 0
2960
2961#define TV_CSC_V 0x68020
2962# define TV_RV_MASK 0x0fff0000
2963# define TV_RV_SHIFT 16
2964# define TV_GV_MASK 0x000007ff
2965# define TV_GV_SHIFT 0
2966
2967#define TV_CSC_V2 0x68024
2968# define TV_BV_MASK 0x07ff0000
2969# define TV_BV_SHIFT 16
2970/**
2971 * V attenuation for component video.
2972 *
2973 * Stored in 1.9 fixed point.
2974 */
2975# define TV_AV_MASK 0x000007ff
2976# define TV_AV_SHIFT 0
2977
2978#define TV_CLR_KNOBS 0x68028
2979/** 2s-complement brightness adjustment */
2980# define TV_BRIGHTNESS_MASK 0xff000000
2981# define TV_BRIGHTNESS_SHIFT 24
2982/** Contrast adjustment, as a 2.6 unsigned floating point number */
2983# define TV_CONTRAST_MASK 0x00ff0000
2984# define TV_CONTRAST_SHIFT 16
2985/** Saturation adjustment, as a 2.6 unsigned floating point number */
2986# define TV_SATURATION_MASK 0x0000ff00
2987# define TV_SATURATION_SHIFT 8
2988/** Hue adjustment, as an integer phase angle in degrees */
2989# define TV_HUE_MASK 0x000000ff
2990# define TV_HUE_SHIFT 0
2991
2992#define TV_CLR_LEVEL 0x6802c
2993/** Controls the DAC level for black */
2994# define TV_BLACK_LEVEL_MASK 0x01ff0000
2995# define TV_BLACK_LEVEL_SHIFT 16
2996/** Controls the DAC level for blanking */
2997# define TV_BLANK_LEVEL_MASK 0x000001ff
2998# define TV_BLANK_LEVEL_SHIFT 0
2999
3000#define TV_H_CTL_1 0x68030
3001/** Number of pixels in the hsync. */
3002# define TV_HSYNC_END_MASK 0x1fff0000
3003# define TV_HSYNC_END_SHIFT 16
3004/** Total number of pixels minus one in the line (display and blanking). */
3005# define TV_HTOTAL_MASK 0x00001fff
3006# define TV_HTOTAL_SHIFT 0
3007
3008#define TV_H_CTL_2 0x68034
3009/** Enables the colorburst (needed for non-component color) */
3010# define TV_BURST_ENA (1 << 31)
3011/** Offset of the colorburst from the start of hsync, in pixels minus one. */
3012# define TV_HBURST_START_SHIFT 16
3013# define TV_HBURST_START_MASK 0x1fff0000
3014/** Length of the colorburst */
3015# define TV_HBURST_LEN_SHIFT 0
3016# define TV_HBURST_LEN_MASK 0x0001fff
3017
3018#define TV_H_CTL_3 0x68038
3019/** End of hblank, measured in pixels minus one from start of hsync */
3020# define TV_HBLANK_END_SHIFT 16
3021# define TV_HBLANK_END_MASK 0x1fff0000
3022/** Start of hblank, measured in pixels minus one from start of hsync */
3023# define TV_HBLANK_START_SHIFT 0
3024# define TV_HBLANK_START_MASK 0x0001fff
3025
3026#define TV_V_CTL_1 0x6803c
3027/** XXX */
3028# define TV_NBR_END_SHIFT 16
3029# define TV_NBR_END_MASK 0x07ff0000
3030/** XXX */
3031# define TV_VI_END_F1_SHIFT 8
3032# define TV_VI_END_F1_MASK 0x00003f00
3033/** XXX */
3034# define TV_VI_END_F2_SHIFT 0
3035# define TV_VI_END_F2_MASK 0x0000003f
3036
3037#define TV_V_CTL_2 0x68040
3038/** Length of vsync, in half lines */
3039# define TV_VSYNC_LEN_MASK 0x07ff0000
3040# define TV_VSYNC_LEN_SHIFT 16
3041/** Offset of the start of vsync in field 1, measured in one less than the
3042 * number of half lines.
3043 */
3044# define TV_VSYNC_START_F1_MASK 0x00007f00
3045# define TV_VSYNC_START_F1_SHIFT 8
3046/**
3047 * Offset of the start of vsync in field 2, measured in one less than the
3048 * number of half lines.
3049 */
3050# define TV_VSYNC_START_F2_MASK 0x0000007f
3051# define TV_VSYNC_START_F2_SHIFT 0
3052
3053#define TV_V_CTL_3 0x68044
3054/** Enables generation of the equalization signal */
3055# define TV_EQUAL_ENA (1 << 31)
3056/** Length of vsync, in half lines */
3057# define TV_VEQ_LEN_MASK 0x007f0000
3058# define TV_VEQ_LEN_SHIFT 16
3059/** Offset of the start of equalization in field 1, measured in one less than
3060 * the number of half lines.
3061 */
3062# define TV_VEQ_START_F1_MASK 0x0007f00
3063# define TV_VEQ_START_F1_SHIFT 8
3064/**
3065 * Offset of the start of equalization in field 2, measured in one less than
3066 * the number of half lines.
3067 */
3068# define TV_VEQ_START_F2_MASK 0x000007f
3069# define TV_VEQ_START_F2_SHIFT 0
3070
3071#define TV_V_CTL_4 0x68048
3072/**
3073 * Offset to start of vertical colorburst, measured in one less than the
3074 * number of lines from vertical start.
3075 */
3076# define TV_VBURST_START_F1_MASK 0x003f0000
3077# define TV_VBURST_START_F1_SHIFT 16
3078/**
3079 * Offset to the end of vertical colorburst, measured in one less than the
3080 * number of lines from the start of NBR.
3081 */
3082# define TV_VBURST_END_F1_MASK 0x000000ff
3083# define TV_VBURST_END_F1_SHIFT 0
3084
3085#define TV_V_CTL_5 0x6804c
3086/**
3087 * Offset to start of vertical colorburst, measured in one less than the
3088 * number of lines from vertical start.
3089 */
3090# define TV_VBURST_START_F2_MASK 0x003f0000
3091# define TV_VBURST_START_F2_SHIFT 16
3092/**
3093 * Offset to the end of vertical colorburst, measured in one less than the
3094 * number of lines from the start of NBR.
3095 */
3096# define TV_VBURST_END_F2_MASK 0x000000ff
3097# define TV_VBURST_END_F2_SHIFT 0
3098
3099#define TV_V_CTL_6 0x68050
3100/**
3101 * Offset to start of vertical colorburst, measured in one less than the
3102 * number of lines from vertical start.
3103 */
3104# define TV_VBURST_START_F3_MASK 0x003f0000
3105# define TV_VBURST_START_F3_SHIFT 16
3106/**
3107 * Offset to the end of vertical colorburst, measured in one less than the
3108 * number of lines from the start of NBR.
3109 */
3110# define TV_VBURST_END_F3_MASK 0x000000ff
3111# define TV_VBURST_END_F3_SHIFT 0
3112
3113#define TV_V_CTL_7 0x68054
3114/**
3115 * Offset to start of vertical colorburst, measured in one less than the
3116 * number of lines from vertical start.
3117 */
3118# define TV_VBURST_START_F4_MASK 0x003f0000
3119# define TV_VBURST_START_F4_SHIFT 16
3120/**
3121 * Offset to the end of vertical colorburst, measured in one less than the
3122 * number of lines from the start of NBR.
3123 */
3124# define TV_VBURST_END_F4_MASK 0x000000ff
3125# define TV_VBURST_END_F4_SHIFT 0
3126
3127#define TV_SC_CTL_1 0x68060
3128/** Turns on the first subcarrier phase generation DDA */
3129# define TV_SC_DDA1_EN (1 << 31)
3130/** Turns on the first subcarrier phase generation DDA */
3131# define TV_SC_DDA2_EN (1 << 30)
3132/** Turns on the first subcarrier phase generation DDA */
3133# define TV_SC_DDA3_EN (1 << 29)
3134/** Sets the subcarrier DDA to reset frequency every other field */
3135# define TV_SC_RESET_EVERY_2 (0 << 24)
3136/** Sets the subcarrier DDA to reset frequency every fourth field */
3137# define TV_SC_RESET_EVERY_4 (1 << 24)
3138/** Sets the subcarrier DDA to reset frequency every eighth field */
3139# define TV_SC_RESET_EVERY_8 (2 << 24)
3140/** Sets the subcarrier DDA to never reset the frequency */
3141# define TV_SC_RESET_NEVER (3 << 24)
3142/** Sets the peak amplitude of the colorburst.*/
3143# define TV_BURST_LEVEL_MASK 0x00ff0000
3144# define TV_BURST_LEVEL_SHIFT 16
3145/** Sets the increment of the first subcarrier phase generation DDA */
3146# define TV_SCDDA1_INC_MASK 0x00000fff
3147# define TV_SCDDA1_INC_SHIFT 0
3148
3149#define TV_SC_CTL_2 0x68064
3150/** Sets the rollover for the second subcarrier phase generation DDA */
3151# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3152# define TV_SCDDA2_SIZE_SHIFT 16
3153/** Sets the increent of the second subcarrier phase generation DDA */
3154# define TV_SCDDA2_INC_MASK 0x00007fff
3155# define TV_SCDDA2_INC_SHIFT 0
3156
3157#define TV_SC_CTL_3 0x68068
3158/** Sets the rollover for the third subcarrier phase generation DDA */
3159# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3160# define TV_SCDDA3_SIZE_SHIFT 16
3161/** Sets the increent of the third subcarrier phase generation DDA */
3162# define TV_SCDDA3_INC_MASK 0x00007fff
3163# define TV_SCDDA3_INC_SHIFT 0
3164
3165#define TV_WIN_POS 0x68070
3166/** X coordinate of the display from the start of horizontal active */
3167# define TV_XPOS_MASK 0x1fff0000
3168# define TV_XPOS_SHIFT 16
3169/** Y coordinate of the display from the start of vertical active (NBR) */
3170# define TV_YPOS_MASK 0x00000fff
3171# define TV_YPOS_SHIFT 0
3172
3173#define TV_WIN_SIZE 0x68074
3174/** Horizontal size of the display window, measured in pixels*/
3175# define TV_XSIZE_MASK 0x1fff0000
3176# define TV_XSIZE_SHIFT 16
3177/**
3178 * Vertical size of the display window, measured in pixels.
3179 *
3180 * Must be even for interlaced modes.
3181 */
3182# define TV_YSIZE_MASK 0x00000fff
3183# define TV_YSIZE_SHIFT 0
3184
3185#define TV_FILTER_CTL_1 0x68080
3186/**
3187 * Enables automatic scaling calculation.
3188 *
3189 * If set, the rest of the registers are ignored, and the calculated values can
3190 * be read back from the register.
3191 */
3192# define TV_AUTO_SCALE (1 << 31)
3193/**
3194 * Disables the vertical filter.
3195 *
3196 * This is required on modes more than 1024 pixels wide */
3197# define TV_V_FILTER_BYPASS (1 << 29)
3198/** Enables adaptive vertical filtering */
3199# define TV_VADAPT (1 << 28)
3200# define TV_VADAPT_MODE_MASK (3 << 26)
3201/** Selects the least adaptive vertical filtering mode */
3202# define TV_VADAPT_MODE_LEAST (0 << 26)
3203/** Selects the moderately adaptive vertical filtering mode */
3204# define TV_VADAPT_MODE_MODERATE (1 << 26)
3205/** Selects the most adaptive vertical filtering mode */
3206# define TV_VADAPT_MODE_MOST (3 << 26)
3207/**
3208 * Sets the horizontal scaling factor.
3209 *
3210 * This should be the fractional part of the horizontal scaling factor divided
3211 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3212 *
3213 * (src width - 1) / ((oversample * dest width) - 1)
3214 */
3215# define TV_HSCALE_FRAC_MASK 0x00003fff
3216# define TV_HSCALE_FRAC_SHIFT 0
3217
3218#define TV_FILTER_CTL_2 0x68084
3219/**
3220 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3221 *
3222 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3223 */
3224# define TV_VSCALE_INT_MASK 0x00038000
3225# define TV_VSCALE_INT_SHIFT 15
3226/**
3227 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3228 *
3229 * \sa TV_VSCALE_INT_MASK
3230 */
3231# define TV_VSCALE_FRAC_MASK 0x00007fff
3232# define TV_VSCALE_FRAC_SHIFT 0
3233
3234#define TV_FILTER_CTL_3 0x68088
3235/**
3236 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3237 *
3238 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3239 *
3240 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3241 */
3242# define TV_VSCALE_IP_INT_MASK 0x00038000
3243# define TV_VSCALE_IP_INT_SHIFT 15
3244/**
3245 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3246 *
3247 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3248 *
3249 * \sa TV_VSCALE_IP_INT_MASK
3250 */
3251# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3252# define TV_VSCALE_IP_FRAC_SHIFT 0
3253
3254#define TV_CC_CONTROL 0x68090
3255# define TV_CC_ENABLE (1 << 31)
3256/**
3257 * Specifies which field to send the CC data in.
3258 *
3259 * CC data is usually sent in field 0.
3260 */
3261# define TV_CC_FID_MASK (1 << 27)
3262# define TV_CC_FID_SHIFT 27
3263/** Sets the horizontal position of the CC data. Usually 135. */
3264# define TV_CC_HOFF_MASK 0x03ff0000
3265# define TV_CC_HOFF_SHIFT 16
3266/** Sets the vertical position of the CC data. Usually 21 */
3267# define TV_CC_LINE_MASK 0x0000003f
3268# define TV_CC_LINE_SHIFT 0
3269
3270#define TV_CC_DATA 0x68094
3271# define TV_CC_RDY (1 << 31)
3272/** Second word of CC data to be transmitted. */
3273# define TV_CC_DATA_2_MASK 0x007f0000
3274# define TV_CC_DATA_2_SHIFT 16
3275/** First word of CC data to be transmitted. */
3276# define TV_CC_DATA_1_MASK 0x0000007f
3277# define TV_CC_DATA_1_SHIFT 0
3278
3279#define TV_H_LUMA_0 0x68100
3280#define TV_H_LUMA_59 0x681ec
3281#define TV_H_CHROMA_0 0x68200
3282#define TV_H_CHROMA_59 0x682ec
3283#define TV_V_LUMA_0 0x68300
3284#define TV_V_LUMA_42 0x683a8
3285#define TV_V_CHROMA_0 0x68400
3286#define TV_V_CHROMA_42 0x684a8
3287
040d87f1 3288/* Display Port */
32f9d658 3289#define DP_A 0x64000 /* eDP */
040d87f1
KP
3290#define DP_B 0x64100
3291#define DP_C 0x64200
3292#define DP_D 0x64300
3293
3294#define DP_PORT_EN (1 << 31)
3295#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3296#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3297#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3298#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3299
040d87f1
KP
3300/* Link training mode - select a suitable mode for each stage */
3301#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3302#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3303#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3304#define DP_LINK_TRAIN_OFF (3 << 28)
3305#define DP_LINK_TRAIN_MASK (3 << 28)
3306#define DP_LINK_TRAIN_SHIFT 28
3307
8db9d77b
ZW
3308/* CPT Link training mode */
3309#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3310#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3311#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3312#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3313#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3314#define DP_LINK_TRAIN_SHIFT_CPT 8
3315
040d87f1
KP
3316/* Signal voltages. These are mostly controlled by the other end */
3317#define DP_VOLTAGE_0_4 (0 << 25)
3318#define DP_VOLTAGE_0_6 (1 << 25)
3319#define DP_VOLTAGE_0_8 (2 << 25)
3320#define DP_VOLTAGE_1_2 (3 << 25)
3321#define DP_VOLTAGE_MASK (7 << 25)
3322#define DP_VOLTAGE_SHIFT 25
3323
3324/* Signal pre-emphasis levels, like voltages, the other end tells us what
3325 * they want
3326 */
3327#define DP_PRE_EMPHASIS_0 (0 << 22)
3328#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3329#define DP_PRE_EMPHASIS_6 (2 << 22)
3330#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3331#define DP_PRE_EMPHASIS_MASK (7 << 22)
3332#define DP_PRE_EMPHASIS_SHIFT 22
3333
3334/* How many wires to use. I guess 3 was too hard */
17aa6be9 3335#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3336#define DP_PORT_WIDTH_MASK (7 << 19)
3337
3338/* Mystic DPCD version 1.1 special mode */
3339#define DP_ENHANCED_FRAMING (1 << 18)
3340
32f9d658
ZW
3341/* eDP */
3342#define DP_PLL_FREQ_270MHZ (0 << 16)
3343#define DP_PLL_FREQ_160MHZ (1 << 16)
3344#define DP_PLL_FREQ_MASK (3 << 16)
3345
040d87f1
KP
3346/** locked once port is enabled */
3347#define DP_PORT_REVERSAL (1 << 15)
3348
32f9d658
ZW
3349/* eDP */
3350#define DP_PLL_ENABLE (1 << 14)
3351
040d87f1
KP
3352/** sends the clock on lane 15 of the PEG for debug */
3353#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3354
3355#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3356#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
3357
3358/** limit RGB values to avoid confusing TVs */
3359#define DP_COLOR_RANGE_16_235 (1 << 8)
3360
3361/** Turn on the audio link */
3362#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3363
3364/** vs and hs sync polarity */
3365#define DP_SYNC_VS_HIGH (1 << 4)
3366#define DP_SYNC_HS_HIGH (1 << 3)
3367
3368/** A fantasy */
3369#define DP_DETECTED (1 << 2)
3370
3371/** The aux channel provides a way to talk to the
3372 * signal sink for DDC etc. Max packet size supported
3373 * is 20 bytes in each direction, hence the 5 fixed
3374 * data registers
3375 */
32f9d658
ZW
3376#define DPA_AUX_CH_CTL 0x64010
3377#define DPA_AUX_CH_DATA1 0x64014
3378#define DPA_AUX_CH_DATA2 0x64018
3379#define DPA_AUX_CH_DATA3 0x6401c
3380#define DPA_AUX_CH_DATA4 0x64020
3381#define DPA_AUX_CH_DATA5 0x64024
3382
040d87f1
KP
3383#define DPB_AUX_CH_CTL 0x64110
3384#define DPB_AUX_CH_DATA1 0x64114
3385#define DPB_AUX_CH_DATA2 0x64118
3386#define DPB_AUX_CH_DATA3 0x6411c
3387#define DPB_AUX_CH_DATA4 0x64120
3388#define DPB_AUX_CH_DATA5 0x64124
3389
3390#define DPC_AUX_CH_CTL 0x64210
3391#define DPC_AUX_CH_DATA1 0x64214
3392#define DPC_AUX_CH_DATA2 0x64218
3393#define DPC_AUX_CH_DATA3 0x6421c
3394#define DPC_AUX_CH_DATA4 0x64220
3395#define DPC_AUX_CH_DATA5 0x64224
3396
3397#define DPD_AUX_CH_CTL 0x64310
3398#define DPD_AUX_CH_DATA1 0x64314
3399#define DPD_AUX_CH_DATA2 0x64318
3400#define DPD_AUX_CH_DATA3 0x6431c
3401#define DPD_AUX_CH_DATA4 0x64320
3402#define DPD_AUX_CH_DATA5 0x64324
3403
3404#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3405#define DP_AUX_CH_CTL_DONE (1 << 30)
3406#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3407#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3408#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3409#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3410#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3411#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3412#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3413#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3414#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3415#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3416#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3417#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3418#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3419#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3420#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3421#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3422#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3423#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3424#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3425
3426/*
3427 * Computing GMCH M and N values for the Display Port link
3428 *
3429 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3430 *
3431 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3432 *
3433 * The GMCH value is used internally
3434 *
3435 * bytes_per_pixel is the number of bytes coming out of the plane,
3436 * which is after the LUTs, so we want the bytes for our color format.
3437 * For our current usage, this is always 3, one byte for R, G and B.
3438 */
e3b95f1e
DV
3439#define _PIPEA_DATA_M_G4X 0x70050
3440#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3441
3442/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3443#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3444#define TU_SIZE_SHIFT 25
a65851af 3445#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3446
a65851af
VS
3447#define DATA_LINK_M_N_MASK (0xffffff)
3448#define DATA_LINK_N_MAX (0x800000)
040d87f1 3449
e3b95f1e
DV
3450#define _PIPEA_DATA_N_G4X 0x70054
3451#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3452#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3453
3454/*
3455 * Computing Link M and N values for the Display Port link
3456 *
3457 * Link M / N = pixel_clock / ls_clk
3458 *
3459 * (the DP spec calls pixel_clock the 'strm_clk')
3460 *
3461 * The Link value is transmitted in the Main Stream
3462 * Attributes and VB-ID.
3463 */
3464
e3b95f1e
DV
3465#define _PIPEA_LINK_M_G4X 0x70060
3466#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3467#define PIPEA_DP_LINK_M_MASK (0xffffff)
3468
e3b95f1e
DV
3469#define _PIPEA_LINK_N_G4X 0x70064
3470#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3471#define PIPEA_DP_LINK_N_MASK (0xffffff)
3472
e3b95f1e
DV
3473#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3474#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3475#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3476#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3477
585fb111
JB
3478/* Display & cursor control */
3479
3480/* Pipe A */
a57c774a 3481#define _PIPEADSL 0x70000
837ba00f
PZ
3482#define DSL_LINEMASK_GEN2 0x00000fff
3483#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3484#define _PIPEACONF 0x70008
5eddb70b
CW
3485#define PIPECONF_ENABLE (1<<31)
3486#define PIPECONF_DISABLE 0
3487#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3488#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3489#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3490#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3491#define PIPECONF_SINGLE_WIDE 0
3492#define PIPECONF_PIPE_UNLOCKED 0
3493#define PIPECONF_PIPE_LOCKED (1<<25)
3494#define PIPECONF_PALETTE 0
3495#define PIPECONF_GAMMA (1<<24)
585fb111 3496#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3497#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3498#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3499/* Note that pre-gen3 does not support interlaced display directly. Panel
3500 * fitting must be disabled on pre-ilk for interlaced. */
3501#define PIPECONF_PROGRESSIVE (0 << 21)
3502#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3503#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3504#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3505#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3506/* Ironlake and later have a complete new set of values for interlaced. PFIT
3507 * means panel fitter required, PF means progressive fetch, DBL means power
3508 * saving pixel doubling. */
3509#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3510#define PIPECONF_INTERLACED_ILK (3 << 21)
3511#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3512#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3513#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3514#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3515#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3516#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3517#define PIPECONF_BPC_MASK (0x7 << 5)
3518#define PIPECONF_8BPC (0<<5)
3519#define PIPECONF_10BPC (1<<5)
3520#define PIPECONF_6BPC (2<<5)
3521#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3522#define PIPECONF_DITHER_EN (1<<4)
3523#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3524#define PIPECONF_DITHER_TYPE_SP (0<<2)
3525#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3526#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3527#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3528#define _PIPEASTAT 0x70024
585fb111 3529#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3530#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3531#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3532#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3533#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3534#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3535#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3536#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3537#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3538#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3539#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3540#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3541#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3542#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3543#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3544#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3545#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3546#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3547#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3548#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3549#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3550#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3551#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3552#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3553#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3554#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3555#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3556#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3557#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3558#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3559#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3560#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3561#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3562#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3563#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3564#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3565#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3566#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3567#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3568#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3569#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3570#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3571#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3572#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3573#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3574#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3575#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3576
755e9019
ID
3577#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3578#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3579
84fd4f4e
RB
3580#define PIPE_A_OFFSET 0x70000
3581#define PIPE_B_OFFSET 0x71000
3582#define PIPE_C_OFFSET 0x72000
3583#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3584/*
3585 * There's actually no pipe EDP. Some pipe registers have
3586 * simply shifted from the pipe to the transcoder, while
3587 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3588 * to access such registers in transcoder EDP.
3589 */
3590#define PIPE_EDP_OFFSET 0x7f000
3591
5c969aa7
DL
3592#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3593 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3594 dev_priv->info.display_mmio_offset)
a57c774a
AK
3595
3596#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3597#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3598#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3599#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3600#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3601
756f85cf
PZ
3602#define _PIPE_MISC_A 0x70030
3603#define _PIPE_MISC_B 0x71030
3604#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3605#define PIPEMISC_DITHER_8_BPC (0<<5)
3606#define PIPEMISC_DITHER_10_BPC (1<<5)
3607#define PIPEMISC_DITHER_6_BPC (2<<5)
3608#define PIPEMISC_DITHER_12_BPC (3<<5)
3609#define PIPEMISC_DITHER_ENABLE (1<<4)
3610#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3611#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3612#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3613
b41fbda1 3614#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3615#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3616#define PIPEB_HLINE_INT_EN (1<<28)
3617#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3618#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3619#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3620#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3621#define PIPE_PSR_INT_EN (1<<22)
7983117f 3622#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3623#define PIPEA_HLINE_INT_EN (1<<20)
3624#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3625#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3626#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3627#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3628#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3629#define PIPEC_HLINE_INT_EN (1<<12)
3630#define PIPEC_VBLANK_INT_EN (1<<11)
3631#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3632#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3633#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3634
bf67a6fd
VS
3635#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3636#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3637#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3638#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3639#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3640#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3641#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3642#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3643#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3644#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3645#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3646#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3647#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3648#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3649#define DPINVGTT_EN_MASK_CHV 0xfff0000
3650#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3651#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3652#define PLANEC_INVALID_GTT_STATUS (1<<9)
3653#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3654#define CURSORB_INVALID_GTT_STATUS (1<<7)
3655#define CURSORA_INVALID_GTT_STATUS (1<<6)
3656#define SPRITED_INVALID_GTT_STATUS (1<<5)
3657#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3658#define PLANEB_INVALID_GTT_STATUS (1<<3)
3659#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3660#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3661#define PLANEA_INVALID_GTT_STATUS (1<<0)
3662#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3663#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3664
585fb111
JB
3665#define DSPARB 0x70030
3666#define DSPARB_CSTART_MASK (0x7f << 7)
3667#define DSPARB_CSTART_SHIFT 7
3668#define DSPARB_BSTART_MASK (0x7f)
3669#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3670#define DSPARB_BEND_SHIFT 9 /* on 855 */
3671#define DSPARB_AEND_SHIFT 0
3672
5c969aa7 3673#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3674#define DSPFW_SR_SHIFT 23
0206e353 3675#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3676#define DSPFW_CURSORB_SHIFT 16
d4294342 3677#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3678#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3679#define DSPFW_PLANEB_MASK (0x7f<<8)
3680#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3681#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3682#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3683#define DSPFW_CURSORA_SHIFT 8
d4294342 3684#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3685#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3686#define DSPFW_HPLL_SR_EN (1<<31)
3687#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3688#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3689#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3690#define DSPFW_HPLL_CURSOR_SHIFT 16
3691#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3692#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3693#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3694#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3695
12a3c055
GB
3696/* drain latency register values*/
3697#define DRAIN_LATENCY_PRECISION_32 32
3698#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3699#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3700#define DDL_CURSORA_PRECISION_32 (1<<31)
3701#define DDL_CURSORA_PRECISION_16 (0<<31)
3702#define DDL_CURSORA_SHIFT 24
c294c545
VS
3703#define DDL_SPRITEB_PRECISION_32 (1<<23)
3704#define DDL_SPRITEB_PRECISION_16 (0<<23)
3705#define DDL_SPRITEB_SHIFT 16
3706#define DDL_SPRITEA_PRECISION_32 (1<<15)
3707#define DDL_SPRITEA_PRECISION_16 (0<<15)
3708#define DDL_SPRITEA_SHIFT 8
12a3c055
GB
3709#define DDL_PLANEA_PRECISION_32 (1<<7)
3710#define DDL_PLANEA_PRECISION_16 (0<<7)
c294c545
VS
3711#define DDL_PLANEA_SHIFT 0
3712
8f6d8ee9 3713#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3714#define DDL_CURSORB_PRECISION_32 (1<<31)
3715#define DDL_CURSORB_PRECISION_16 (0<<31)
3716#define DDL_CURSORB_SHIFT 24
c294c545
VS
3717#define DDL_SPRITED_PRECISION_32 (1<<23)
3718#define DDL_SPRITED_PRECISION_16 (0<<23)
3719#define DDL_SPRITED_SHIFT 16
3720#define DDL_SPRITEC_PRECISION_32 (1<<15)
3721#define DDL_SPRITEC_PRECISION_16 (0<<15)
3722#define DDL_SPRITEC_SHIFT 8
12a3c055
GB
3723#define DDL_PLANEB_PRECISION_32 (1<<7)
3724#define DDL_PLANEB_PRECISION_16 (0<<7)
c294c545
VS
3725#define DDL_PLANEB_SHIFT 0
3726
3727#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3728#define DDL_CURSORC_PRECISION_32 (1<<31)
3729#define DDL_CURSORC_PRECISION_16 (0<<31)
3730#define DDL_CURSORC_SHIFT 24
3731#define DDL_SPRITEF_PRECISION_32 (1<<23)
3732#define DDL_SPRITEF_PRECISION_16 (0<<23)
3733#define DDL_SPRITEF_SHIFT 16
3734#define DDL_SPRITEE_PRECISION_32 (1<<15)
3735#define DDL_SPRITEE_PRECISION_16 (0<<15)
3736#define DDL_SPRITEE_SHIFT 8
3737#define DDL_PLANEC_PRECISION_32 (1<<7)
3738#define DDL_PLANEC_PRECISION_16 (0<<7)
3739#define DDL_PLANEC_SHIFT 0
12a3c055 3740
7662c8bd 3741/* FIFO watermark sizes etc */
0e442c60 3742#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3743#define I915_FIFO_LINE_SIZE 64
3744#define I830_FIFO_LINE_SIZE 32
0e442c60 3745
ceb04246 3746#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3747#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3748#define I965_FIFO_SIZE 512
3749#define I945_FIFO_SIZE 127
7662c8bd 3750#define I915_FIFO_SIZE 95
dff33cfc 3751#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3752#define I830_FIFO_SIZE 95
0e442c60 3753
ceb04246 3754#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3755#define G4X_MAX_WM 0x3f
7662c8bd
SL
3756#define I915_MAX_WM 0x3f
3757
f2b115e6
AJ
3758#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3759#define PINEVIEW_FIFO_LINE_SIZE 64
3760#define PINEVIEW_MAX_WM 0x1ff
3761#define PINEVIEW_DFT_WM 0x3f
3762#define PINEVIEW_DFT_HPLLOFF_WM 0
3763#define PINEVIEW_GUARD_WM 10
3764#define PINEVIEW_CURSOR_FIFO 64
3765#define PINEVIEW_CURSOR_MAX_WM 0x3f
3766#define PINEVIEW_CURSOR_DFT_WM 0
3767#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3768
ceb04246 3769#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3770#define I965_CURSOR_FIFO 64
3771#define I965_CURSOR_MAX_WM 32
3772#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3773
3774/* define the Watermark register on Ironlake */
3775#define WM0_PIPEA_ILK 0x45100
1996d624 3776#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3777#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3778#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3779#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3780#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3781
3782#define WM0_PIPEB_ILK 0x45104
d6c892df 3783#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3784#define WM1_LP_ILK 0x45108
3785#define WM1_LP_SR_EN (1<<31)
3786#define WM1_LP_LATENCY_SHIFT 24
3787#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3788#define WM1_LP_FBC_MASK (0xf<<20)
3789#define WM1_LP_FBC_SHIFT 20
416f4727 3790#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3791#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3792#define WM1_LP_SR_SHIFT 8
1996d624 3793#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3794#define WM2_LP_ILK 0x4510c
3795#define WM2_LP_EN (1<<31)
3796#define WM3_LP_ILK 0x45110
3797#define WM3_LP_EN (1<<31)
3798#define WM1S_LP_ILK 0x45120
b840d907
JB
3799#define WM2S_LP_IVB 0x45124
3800#define WM3S_LP_IVB 0x45128
dd8849c8 3801#define WM1S_LP_EN (1<<31)
7f8a8569 3802
cca32e9a
PZ
3803#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3804 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3805 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3806
7f8a8569
ZW
3807/* Memory latency timer register */
3808#define MLTR_ILK 0x11222
b79d4990
JB
3809#define MLTR_WM1_SHIFT 0
3810#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3811/* the unit of memory self-refresh latency time is 0.5us */
3812#define ILK_SRLT_MASK 0x3f
3813
1398261a
YL
3814
3815/* the address where we get all kinds of latency value */
3816#define SSKPD 0x5d10
3817#define SSKPD_WM_MASK 0x3f
3818#define SSKPD_WM0_SHIFT 0
3819#define SSKPD_WM1_SHIFT 8
3820#define SSKPD_WM2_SHIFT 16
3821#define SSKPD_WM3_SHIFT 24
3822
585fb111
JB
3823/*
3824 * The two pipe frame counter registers are not synchronized, so
3825 * reading a stable value is somewhat tricky. The following code
3826 * should work:
3827 *
3828 * do {
3829 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3830 * PIPE_FRAME_HIGH_SHIFT;
3831 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3832 * PIPE_FRAME_LOW_SHIFT);
3833 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3834 * PIPE_FRAME_HIGH_SHIFT);
3835 * } while (high1 != high2);
3836 * frame = (high1 << 8) | low1;
3837 */
25a2e2d0 3838#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3839#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3840#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3841#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3842#define PIPE_FRAME_LOW_MASK 0xff000000
3843#define PIPE_FRAME_LOW_SHIFT 24
3844#define PIPE_PIXEL_MASK 0x00ffffff
3845#define PIPE_PIXEL_SHIFT 0
9880b7a5 3846/* GM45+ just has to be different */
eb6008ad
RB
3847#define _PIPEA_FRMCOUNT_GM45 0x70040
3848#define _PIPEA_FLIPCOUNT_GM45 0x70044
3849#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
585fb111
JB
3850
3851/* Cursor A & B regs */
5efb3e28 3852#define _CURACNTR 0x70080
14b60391
JB
3853/* Old style CUR*CNTR flags (desktop 8xx) */
3854#define CURSOR_ENABLE 0x80000000
3855#define CURSOR_GAMMA_ENABLE 0x40000000
3856#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3857#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3858#define CURSOR_FORMAT_SHIFT 24
3859#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3860#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3861#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3862#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3863#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3864#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3865/* New style CUR*CNTR flags */
3866#define CURSOR_MODE 0x27
585fb111 3867#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
3868#define CURSOR_MODE_128_32B_AX 0x02
3869#define CURSOR_MODE_256_32B_AX 0x03
585fb111 3870#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
3871#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3872#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 3873#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3874#define MCURSOR_PIPE_SELECT (1 << 28)
3875#define MCURSOR_PIPE_A 0x00
3876#define MCURSOR_PIPE_B (1 << 28)
585fb111 3877#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3878#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
3879#define _CURABASE 0x70084
3880#define _CURAPOS 0x70088
585fb111
JB
3881#define CURSOR_POS_MASK 0x007FF
3882#define CURSOR_POS_SIGN 0x8000
3883#define CURSOR_X_SHIFT 0
3884#define CURSOR_Y_SHIFT 16
14b60391 3885#define CURSIZE 0x700a0
5efb3e28
VS
3886#define _CURBCNTR 0x700c0
3887#define _CURBBASE 0x700c4
3888#define _CURBPOS 0x700c8
585fb111 3889
65a21cd6
JB
3890#define _CURBCNTR_IVB 0x71080
3891#define _CURBBASE_IVB 0x71084
3892#define _CURBPOS_IVB 0x71088
3893
5efb3e28
VS
3894#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
3895 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
3896 dev_priv->info.display_mmio_offset)
3897
3898#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
3899#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
3900#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 3901
5efb3e28
VS
3902#define CURSOR_A_OFFSET 0x70080
3903#define CURSOR_B_OFFSET 0x700c0
3904#define CHV_CURSOR_C_OFFSET 0x700e0
3905#define IVB_CURSOR_B_OFFSET 0x71080
3906#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 3907
585fb111 3908/* Display A control */
a57c774a 3909#define _DSPACNTR 0x70180
585fb111
JB
3910#define DISPLAY_PLANE_ENABLE (1<<31)
3911#define DISPLAY_PLANE_DISABLE 0
3912#define DISPPLANE_GAMMA_ENABLE (1<<30)
3913#define DISPPLANE_GAMMA_DISABLE 0
3914#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3915#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3916#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3917#define DISPPLANE_BGRA555 (0x3<<26)
3918#define DISPPLANE_BGRX555 (0x4<<26)
3919#define DISPPLANE_BGRX565 (0x5<<26)
3920#define DISPPLANE_BGRX888 (0x6<<26)
3921#define DISPPLANE_BGRA888 (0x7<<26)
3922#define DISPPLANE_RGBX101010 (0x8<<26)
3923#define DISPPLANE_RGBA101010 (0x9<<26)
3924#define DISPPLANE_BGRX101010 (0xa<<26)
3925#define DISPPLANE_RGBX161616 (0xc<<26)
3926#define DISPPLANE_RGBX888 (0xe<<26)
3927#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3928#define DISPPLANE_STEREO_ENABLE (1<<25)
3929#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3930#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3931#define DISPPLANE_SEL_PIPE_SHIFT 24
3932#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3933#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3934#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3935#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3936#define DISPPLANE_SRC_KEY_DISABLE 0
3937#define DISPPLANE_LINE_DOUBLE (1<<20)
3938#define DISPPLANE_NO_LINE_DOUBLE 0
3939#define DISPPLANE_STEREO_POLARITY_FIRST 0
3940#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3941#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3942#define DISPPLANE_TILED (1<<10)
a57c774a
AK
3943#define _DSPAADDR 0x70184
3944#define _DSPASTRIDE 0x70188
3945#define _DSPAPOS 0x7018C /* reserved */
3946#define _DSPASIZE 0x70190
3947#define _DSPASURF 0x7019C /* 965+ only */
3948#define _DSPATILEOFF 0x701A4 /* 965+ only */
3949#define _DSPAOFFSET 0x701A4 /* HSW */
3950#define _DSPASURFLIVE 0x701AC
3951
3952#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3953#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3954#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3955#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3956#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3957#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3958#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 3959#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
3960#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3961#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 3962
446f2545
AR
3963/* Display/Sprite base address macros */
3964#define DISP_BASEADDR_MASK (0xfffff000)
3965#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3966#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 3967
585fb111 3968/* VBIOS flags */
5c969aa7
DL
3969#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3970#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3971#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3972#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3973#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3974#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3975#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3976#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3977#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3978#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3979#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3980#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3981#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
3982
3983/* Pipe B */
5c969aa7
DL
3984#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3985#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3986#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
3987#define _PIPEBFRAMEHIGH 0x71040
3988#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
3989#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3990#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 3991
585fb111
JB
3992
3993/* Display B control */
5c969aa7 3994#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
3995#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3996#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3997#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3998#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
3999#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4000#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4001#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4002#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4003#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4004#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4005#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4006#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4007
b840d907
JB
4008/* Sprite A control */
4009#define _DVSACNTR 0x72180
4010#define DVS_ENABLE (1<<31)
4011#define DVS_GAMMA_ENABLE (1<<30)
4012#define DVS_PIXFORMAT_MASK (3<<25)
4013#define DVS_FORMAT_YUV422 (0<<25)
4014#define DVS_FORMAT_RGBX101010 (1<<25)
4015#define DVS_FORMAT_RGBX888 (2<<25)
4016#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4017#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4018#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4019#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4020#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4021#define DVS_YUV_ORDER_YUYV (0<<16)
4022#define DVS_YUV_ORDER_UYVY (1<<16)
4023#define DVS_YUV_ORDER_YVYU (2<<16)
4024#define DVS_YUV_ORDER_VYUY (3<<16)
4025#define DVS_DEST_KEY (1<<2)
4026#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4027#define DVS_TILED (1<<10)
4028#define _DVSALINOFF 0x72184
4029#define _DVSASTRIDE 0x72188
4030#define _DVSAPOS 0x7218c
4031#define _DVSASIZE 0x72190
4032#define _DVSAKEYVAL 0x72194
4033#define _DVSAKEYMSK 0x72198
4034#define _DVSASURF 0x7219c
4035#define _DVSAKEYMAXVAL 0x721a0
4036#define _DVSATILEOFF 0x721a4
4037#define _DVSASURFLIVE 0x721ac
4038#define _DVSASCALE 0x72204
4039#define DVS_SCALE_ENABLE (1<<31)
4040#define DVS_FILTER_MASK (3<<29)
4041#define DVS_FILTER_MEDIUM (0<<29)
4042#define DVS_FILTER_ENHANCING (1<<29)
4043#define DVS_FILTER_SOFTENING (2<<29)
4044#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4045#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4046#define _DVSAGAMC 0x72300
4047
4048#define _DVSBCNTR 0x73180
4049#define _DVSBLINOFF 0x73184
4050#define _DVSBSTRIDE 0x73188
4051#define _DVSBPOS 0x7318c
4052#define _DVSBSIZE 0x73190
4053#define _DVSBKEYVAL 0x73194
4054#define _DVSBKEYMSK 0x73198
4055#define _DVSBSURF 0x7319c
4056#define _DVSBKEYMAXVAL 0x731a0
4057#define _DVSBTILEOFF 0x731a4
4058#define _DVSBSURFLIVE 0x731ac
4059#define _DVSBSCALE 0x73204
4060#define _DVSBGAMC 0x73300
4061
4062#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4063#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4064#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4065#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4066#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4067#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4068#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4069#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4070#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4071#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4072#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4073#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4074
4075#define _SPRA_CTL 0x70280
4076#define SPRITE_ENABLE (1<<31)
4077#define SPRITE_GAMMA_ENABLE (1<<30)
4078#define SPRITE_PIXFORMAT_MASK (7<<25)
4079#define SPRITE_FORMAT_YUV422 (0<<25)
4080#define SPRITE_FORMAT_RGBX101010 (1<<25)
4081#define SPRITE_FORMAT_RGBX888 (2<<25)
4082#define SPRITE_FORMAT_RGBX161616 (3<<25)
4083#define SPRITE_FORMAT_YUV444 (4<<25)
4084#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4085#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4086#define SPRITE_SOURCE_KEY (1<<22)
4087#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4088#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4089#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4090#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4091#define SPRITE_YUV_ORDER_YUYV (0<<16)
4092#define SPRITE_YUV_ORDER_UYVY (1<<16)
4093#define SPRITE_YUV_ORDER_YVYU (2<<16)
4094#define SPRITE_YUV_ORDER_VYUY (3<<16)
4095#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4096#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4097#define SPRITE_TILED (1<<10)
4098#define SPRITE_DEST_KEY (1<<2)
4099#define _SPRA_LINOFF 0x70284
4100#define _SPRA_STRIDE 0x70288
4101#define _SPRA_POS 0x7028c
4102#define _SPRA_SIZE 0x70290
4103#define _SPRA_KEYVAL 0x70294
4104#define _SPRA_KEYMSK 0x70298
4105#define _SPRA_SURF 0x7029c
4106#define _SPRA_KEYMAX 0x702a0
4107#define _SPRA_TILEOFF 0x702a4
c54173a8 4108#define _SPRA_OFFSET 0x702a4
32ae46bf 4109#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4110#define _SPRA_SCALE 0x70304
4111#define SPRITE_SCALE_ENABLE (1<<31)
4112#define SPRITE_FILTER_MASK (3<<29)
4113#define SPRITE_FILTER_MEDIUM (0<<29)
4114#define SPRITE_FILTER_ENHANCING (1<<29)
4115#define SPRITE_FILTER_SOFTENING (2<<29)
4116#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4117#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4118#define _SPRA_GAMC 0x70400
4119
4120#define _SPRB_CTL 0x71280
4121#define _SPRB_LINOFF 0x71284
4122#define _SPRB_STRIDE 0x71288
4123#define _SPRB_POS 0x7128c
4124#define _SPRB_SIZE 0x71290
4125#define _SPRB_KEYVAL 0x71294
4126#define _SPRB_KEYMSK 0x71298
4127#define _SPRB_SURF 0x7129c
4128#define _SPRB_KEYMAX 0x712a0
4129#define _SPRB_TILEOFF 0x712a4
c54173a8 4130#define _SPRB_OFFSET 0x712a4
32ae46bf 4131#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4132#define _SPRB_SCALE 0x71304
4133#define _SPRB_GAMC 0x71400
4134
4135#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4136#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4137#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4138#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4139#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4140#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4141#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4142#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4143#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4144#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4145#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4146#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4147#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4148#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4149
921c3b67 4150#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4151#define SP_ENABLE (1<<31)
4ea67bc7 4152#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4153#define SP_PIXFORMAT_MASK (0xf<<26)
4154#define SP_FORMAT_YUV422 (0<<26)
4155#define SP_FORMAT_BGR565 (5<<26)
4156#define SP_FORMAT_BGRX8888 (6<<26)
4157#define SP_FORMAT_BGRA8888 (7<<26)
4158#define SP_FORMAT_RGBX1010102 (8<<26)
4159#define SP_FORMAT_RGBA1010102 (9<<26)
4160#define SP_FORMAT_RGBX8888 (0xe<<26)
4161#define SP_FORMAT_RGBA8888 (0xf<<26)
4162#define SP_SOURCE_KEY (1<<22)
4163#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4164#define SP_YUV_ORDER_YUYV (0<<16)
4165#define SP_YUV_ORDER_UYVY (1<<16)
4166#define SP_YUV_ORDER_YVYU (2<<16)
4167#define SP_YUV_ORDER_VYUY (3<<16)
4168#define SP_TILED (1<<10)
921c3b67
VS
4169#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4170#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4171#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4172#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4173#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4174#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4175#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4176#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4177#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4178#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4179#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4180
4181#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4182#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4183#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4184#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4185#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4186#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4187#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4188#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4189#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4190#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4191#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4192#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4193
4194#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4195#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4196#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4197#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4198#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4199#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4200#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4201#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4202#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4203#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4204#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4205#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4206
585fb111
JB
4207/* VBIOS regs */
4208#define VGACNTRL 0x71400
4209# define VGA_DISP_DISABLE (1 << 31)
4210# define VGA_2X_MODE (1 << 30)
4211# define VGA_PIPE_B_SELECT (1 << 29)
4212
766aa1c4
VS
4213#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4214
f2b115e6 4215/* Ironlake */
b9055052
ZW
4216
4217#define CPU_VGACNTRL 0x41000
4218
4219#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4220#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4221#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4222#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4223#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4224#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4225#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4226#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4227#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4228
4229/* refresh rate hardware control */
4230#define RR_HW_CTL 0x45300
4231#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4232#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4233
4234#define FDI_PLL_BIOS_0 0x46000
021357ac 4235#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4236#define FDI_PLL_BIOS_1 0x46004
4237#define FDI_PLL_BIOS_2 0x46008
4238#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4239#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4240#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4241
8956c8bb
EA
4242#define PCH_3DCGDIS0 0x46020
4243# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4244# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4245
06f37751
EA
4246#define PCH_3DCGDIS1 0x46024
4247# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4248
b9055052
ZW
4249#define FDI_PLL_FREQ_CTL 0x46030
4250#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4251#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4252#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4253
4254
a57c774a 4255#define _PIPEA_DATA_M1 0x60030
5eddb70b 4256#define PIPE_DATA_M1_OFFSET 0
a57c774a 4257#define _PIPEA_DATA_N1 0x60034
5eddb70b 4258#define PIPE_DATA_N1_OFFSET 0
b9055052 4259
a57c774a 4260#define _PIPEA_DATA_M2 0x60038
5eddb70b 4261#define PIPE_DATA_M2_OFFSET 0
a57c774a 4262#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4263#define PIPE_DATA_N2_OFFSET 0
b9055052 4264
a57c774a 4265#define _PIPEA_LINK_M1 0x60040
5eddb70b 4266#define PIPE_LINK_M1_OFFSET 0
a57c774a 4267#define _PIPEA_LINK_N1 0x60044
5eddb70b 4268#define PIPE_LINK_N1_OFFSET 0
b9055052 4269
a57c774a 4270#define _PIPEA_LINK_M2 0x60048
5eddb70b 4271#define PIPE_LINK_M2_OFFSET 0
a57c774a 4272#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4273#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4274
4275/* PIPEB timing regs are same start from 0x61000 */
4276
a57c774a
AK
4277#define _PIPEB_DATA_M1 0x61030
4278#define _PIPEB_DATA_N1 0x61034
4279#define _PIPEB_DATA_M2 0x61038
4280#define _PIPEB_DATA_N2 0x6103c
4281#define _PIPEB_LINK_M1 0x61040
4282#define _PIPEB_LINK_N1 0x61044
4283#define _PIPEB_LINK_M2 0x61048
4284#define _PIPEB_LINK_N2 0x6104c
4285
4286#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4287#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4288#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4289#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4290#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4291#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4292#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4293#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4294
4295/* CPU panel fitter */
9db4a9c7
JB
4296/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4297#define _PFA_CTL_1 0x68080
4298#define _PFB_CTL_1 0x68880
b9055052 4299#define PF_ENABLE (1<<31)
13888d78
PZ
4300#define PF_PIPE_SEL_MASK_IVB (3<<29)
4301#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4302#define PF_FILTER_MASK (3<<23)
4303#define PF_FILTER_PROGRAMMED (0<<23)
4304#define PF_FILTER_MED_3x3 (1<<23)
4305#define PF_FILTER_EDGE_ENHANCE (2<<23)
4306#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4307#define _PFA_WIN_SZ 0x68074
4308#define _PFB_WIN_SZ 0x68874
4309#define _PFA_WIN_POS 0x68070
4310#define _PFB_WIN_POS 0x68870
4311#define _PFA_VSCALE 0x68084
4312#define _PFB_VSCALE 0x68884
4313#define _PFA_HSCALE 0x68090
4314#define _PFB_HSCALE 0x68890
4315
4316#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4317#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4318#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4319#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4320#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4321
4322/* legacy palette */
9db4a9c7
JB
4323#define _LGC_PALETTE_A 0x4a000
4324#define _LGC_PALETTE_B 0x4a800
4325#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4326
42db64ef
PZ
4327#define _GAMMA_MODE_A 0x4a480
4328#define _GAMMA_MODE_B 0x4ac80
4329#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4330#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4331#define GAMMA_MODE_MODE_8BIT (0 << 0)
4332#define GAMMA_MODE_MODE_10BIT (1 << 0)
4333#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4334#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4335
b9055052
ZW
4336/* interrupts */
4337#define DE_MASTER_IRQ_CONTROL (1 << 31)
4338#define DE_SPRITEB_FLIP_DONE (1 << 29)
4339#define DE_SPRITEA_FLIP_DONE (1 << 28)
4340#define DE_PLANEB_FLIP_DONE (1 << 27)
4341#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4342#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4343#define DE_PCU_EVENT (1 << 25)
4344#define DE_GTT_FAULT (1 << 24)
4345#define DE_POISON (1 << 23)
4346#define DE_PERFORM_COUNTER (1 << 22)
4347#define DE_PCH_EVENT (1 << 21)
4348#define DE_AUX_CHANNEL_A (1 << 20)
4349#define DE_DP_A_HOTPLUG (1 << 19)
4350#define DE_GSE (1 << 18)
4351#define DE_PIPEB_VBLANK (1 << 15)
4352#define DE_PIPEB_EVEN_FIELD (1 << 14)
4353#define DE_PIPEB_ODD_FIELD (1 << 13)
4354#define DE_PIPEB_LINE_COMPARE (1 << 12)
4355#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4356#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4357#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4358#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4359#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4360#define DE_PIPEA_EVEN_FIELD (1 << 6)
4361#define DE_PIPEA_ODD_FIELD (1 << 5)
4362#define DE_PIPEA_LINE_COMPARE (1 << 4)
4363#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4364#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4365#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4366#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4367#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4368
b1f14ad0 4369/* More Ivybridge lolz */
8664281b 4370#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4371#define DE_GSE_IVB (1<<29)
4372#define DE_PCH_EVENT_IVB (1<<28)
4373#define DE_DP_A_HOTPLUG_IVB (1<<27)
4374#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4375#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4376#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4377#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4378#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4379#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4380#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4381#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4382#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4383#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4384#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4385#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4386
7eea1ddf
JB
4387#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4388#define MASTER_INTERRUPT_ENABLE (1<<31)
4389
b9055052
ZW
4390#define DEISR 0x44000
4391#define DEIMR 0x44004
4392#define DEIIR 0x44008
4393#define DEIER 0x4400c
4394
b9055052
ZW
4395#define GTISR 0x44010
4396#define GTIMR 0x44014
4397#define GTIIR 0x44018
4398#define GTIER 0x4401c
4399
abd58f01
BW
4400#define GEN8_MASTER_IRQ 0x44200
4401#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4402#define GEN8_PCU_IRQ (1<<30)
4403#define GEN8_DE_PCH_IRQ (1<<23)
4404#define GEN8_DE_MISC_IRQ (1<<22)
4405#define GEN8_DE_PORT_IRQ (1<<20)
4406#define GEN8_DE_PIPE_C_IRQ (1<<18)
4407#define GEN8_DE_PIPE_B_IRQ (1<<17)
4408#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4409#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4410#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4411#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4412#define GEN8_GT_VCS2_IRQ (1<<3)
4413#define GEN8_GT_VCS1_IRQ (1<<2)
4414#define GEN8_GT_BCS_IRQ (1<<1)
4415#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4416
4417#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4418#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4419#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4420#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4421
4422#define GEN8_BCS_IRQ_SHIFT 16
4423#define GEN8_RCS_IRQ_SHIFT 0
4424#define GEN8_VCS2_IRQ_SHIFT 16
4425#define GEN8_VCS1_IRQ_SHIFT 0
4426#define GEN8_VECS_IRQ_SHIFT 0
4427
4428#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4429#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4430#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4431#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4432#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4433#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4434#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4435#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4436#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4437#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4438#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4439#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4440#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4441#define GEN8_PIPE_VSYNC (1 << 1)
4442#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4443#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4444 (GEN8_PIPE_CURSOR_FAULT | \
4445 GEN8_PIPE_SPRITE_FAULT | \
4446 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4447
4448#define GEN8_DE_PORT_ISR 0x44440
4449#define GEN8_DE_PORT_IMR 0x44444
4450#define GEN8_DE_PORT_IIR 0x44448
4451#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4452#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4453#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4454
4455#define GEN8_DE_MISC_ISR 0x44460
4456#define GEN8_DE_MISC_IMR 0x44464
4457#define GEN8_DE_MISC_IIR 0x44468
4458#define GEN8_DE_MISC_IER 0x4446c
4459#define GEN8_DE_MISC_GSE (1 << 27)
4460
4461#define GEN8_PCU_ISR 0x444e0
4462#define GEN8_PCU_IMR 0x444e4
4463#define GEN8_PCU_IIR 0x444e8
4464#define GEN8_PCU_IER 0x444ec
4465
7f8a8569 4466#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4467/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4468#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4469#define ILK_DPARB_GATE (1<<22)
4470#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4471#define FUSE_STRAP 0x42014
4472#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4473#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4474#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4475#define ILK_HDCP_DISABLE (1 << 25)
4476#define ILK_eDP_A_DISABLE (1 << 24)
4477#define HSW_CDCLK_LIMIT (1 << 24)
4478#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4479
4480#define ILK_DSPCLK_GATE_D 0x42020
4481#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4482#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4483#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4484#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4485#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4486
116ac8d2
EA
4487#define IVB_CHICKEN3 0x4200c
4488# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4489# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4490
90a88643 4491#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4492#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4493#define FORCE_ARB_IDLE_PLANES (1 << 14)
4494
fe4ab3ce
BW
4495#define _CHICKEN_PIPESL_1_A 0x420b0
4496#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4497#define HSW_FBCQ_DIS (1 << 22)
4498#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4499#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4500
553bd149
ZW
4501#define DISP_ARB_CTL 0x45000
4502#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4503#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4504#define DISP_ARB_CTL2 0x45004
4505#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4506#define GEN7_MSG_CTL 0x45010
4507#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4508#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4509#define HSW_NDE_RSTWRN_OPT 0x46408
4510#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4511
e4e0c058 4512/* GEN7 chicken */
d71de14d
KG
4513#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4514# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4515#define COMMON_SLICE_CHICKEN2 0x7014
4516# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4517
031994ee
VS
4518#define GEN7_L3SQCREG1 0xB010
4519#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4520
e4e0c058 4521#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4522#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4523#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4524
4525#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4526#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4527
61939d97
JB
4528#define GEN7_L3SQCREG4 0xb034
4529#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4530
63801f21
BW
4531/* GEN8 chicken */
4532#define HDC_CHICKEN0 0x7300
4533#define HDC_FORCE_NON_COHERENT (1<<4)
4534
db099c8f
ED
4535/* WaCatErrorRejectionIssue */
4536#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4537#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4538
f3fc4884
FJ
4539#define HSW_SCRATCH1 0xb038
4540#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4541
b9055052
ZW
4542/* PCH */
4543
23e81d69 4544/* south display engine interrupt: IBX */
776ad806
JB
4545#define SDE_AUDIO_POWER_D (1 << 27)
4546#define SDE_AUDIO_POWER_C (1 << 26)
4547#define SDE_AUDIO_POWER_B (1 << 25)
4548#define SDE_AUDIO_POWER_SHIFT (25)
4549#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4550#define SDE_GMBUS (1 << 24)
4551#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4552#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4553#define SDE_AUDIO_HDCP_MASK (3 << 22)
4554#define SDE_AUDIO_TRANSB (1 << 21)
4555#define SDE_AUDIO_TRANSA (1 << 20)
4556#define SDE_AUDIO_TRANS_MASK (3 << 20)
4557#define SDE_POISON (1 << 19)
4558/* 18 reserved */
4559#define SDE_FDI_RXB (1 << 17)
4560#define SDE_FDI_RXA (1 << 16)
4561#define SDE_FDI_MASK (3 << 16)
4562#define SDE_AUXD (1 << 15)
4563#define SDE_AUXC (1 << 14)
4564#define SDE_AUXB (1 << 13)
4565#define SDE_AUX_MASK (7 << 13)
4566/* 12 reserved */
b9055052
ZW
4567#define SDE_CRT_HOTPLUG (1 << 11)
4568#define SDE_PORTD_HOTPLUG (1 << 10)
4569#define SDE_PORTC_HOTPLUG (1 << 9)
4570#define SDE_PORTB_HOTPLUG (1 << 8)
4571#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4572#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4573 SDE_SDVOB_HOTPLUG | \
4574 SDE_PORTB_HOTPLUG | \
4575 SDE_PORTC_HOTPLUG | \
4576 SDE_PORTD_HOTPLUG)
776ad806
JB
4577#define SDE_TRANSB_CRC_DONE (1 << 5)
4578#define SDE_TRANSB_CRC_ERR (1 << 4)
4579#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4580#define SDE_TRANSA_CRC_DONE (1 << 2)
4581#define SDE_TRANSA_CRC_ERR (1 << 1)
4582#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4583#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4584
4585/* south display engine interrupt: CPT/PPT */
4586#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4587#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4588#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4589#define SDE_AUDIO_POWER_SHIFT_CPT 29
4590#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4591#define SDE_AUXD_CPT (1 << 27)
4592#define SDE_AUXC_CPT (1 << 26)
4593#define SDE_AUXB_CPT (1 << 25)
4594#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4595#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4596#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4597#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4598#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4599#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4600#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4601 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4602 SDE_PORTD_HOTPLUG_CPT | \
4603 SDE_PORTC_HOTPLUG_CPT | \
4604 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4605#define SDE_GMBUS_CPT (1 << 17)
8664281b 4606#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4607#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4608#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4609#define SDE_FDI_RXC_CPT (1 << 8)
4610#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4611#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4612#define SDE_FDI_RXB_CPT (1 << 4)
4613#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4614#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4615#define SDE_FDI_RXA_CPT (1 << 0)
4616#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4617 SDE_AUDIO_CP_REQ_B_CPT | \
4618 SDE_AUDIO_CP_REQ_A_CPT)
4619#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4620 SDE_AUDIO_CP_CHG_B_CPT | \
4621 SDE_AUDIO_CP_CHG_A_CPT)
4622#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4623 SDE_FDI_RXB_CPT | \
4624 SDE_FDI_RXA_CPT)
b9055052
ZW
4625
4626#define SDEISR 0xc4000
4627#define SDEIMR 0xc4004
4628#define SDEIIR 0xc4008
4629#define SDEIER 0xc400c
4630
8664281b 4631#define SERR_INT 0xc4040
de032bf4 4632#define SERR_INT_POISON (1<<31)
8664281b
PZ
4633#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4634#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4635#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4636#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4637
b9055052 4638/* digital port hotplug */
7fe0b973 4639#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4640#define PORTD_HOTPLUG_ENABLE (1 << 20)
4641#define PORTD_PULSE_DURATION_2ms (0)
4642#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4643#define PORTD_PULSE_DURATION_6ms (2 << 18)
4644#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4645#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4646#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4647#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4648#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4649#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4650#define PORTC_HOTPLUG_ENABLE (1 << 12)
4651#define PORTC_PULSE_DURATION_2ms (0)
4652#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4653#define PORTC_PULSE_DURATION_6ms (2 << 10)
4654#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4655#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4656#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4657#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4658#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4659#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4660#define PORTB_HOTPLUG_ENABLE (1 << 4)
4661#define PORTB_PULSE_DURATION_2ms (0)
4662#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4663#define PORTB_PULSE_DURATION_6ms (2 << 2)
4664#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4665#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4666#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4667#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4668#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4669#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4670
4671#define PCH_GPIOA 0xc5010
4672#define PCH_GPIOB 0xc5014
4673#define PCH_GPIOC 0xc5018
4674#define PCH_GPIOD 0xc501c
4675#define PCH_GPIOE 0xc5020
4676#define PCH_GPIOF 0xc5024
4677
f0217c42
EA
4678#define PCH_GMBUS0 0xc5100
4679#define PCH_GMBUS1 0xc5104
4680#define PCH_GMBUS2 0xc5108
4681#define PCH_GMBUS3 0xc510c
4682#define PCH_GMBUS4 0xc5110
4683#define PCH_GMBUS5 0xc5120
4684
9db4a9c7
JB
4685#define _PCH_DPLL_A 0xc6014
4686#define _PCH_DPLL_B 0xc6018
e9a632a5 4687#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4688
9db4a9c7 4689#define _PCH_FPA0 0xc6040
c1858123 4690#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4691#define _PCH_FPA1 0xc6044
4692#define _PCH_FPB0 0xc6048
4693#define _PCH_FPB1 0xc604c
e9a632a5
DV
4694#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4695#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4696
4697#define PCH_DPLL_TEST 0xc606c
4698
4699#define PCH_DREF_CONTROL 0xC6200
4700#define DREF_CONTROL_MASK 0x7fc3
4701#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4702#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4703#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4704#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4705#define DREF_SSC_SOURCE_DISABLE (0<<11)
4706#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4707#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4708#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4709#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4710#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4711#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4712#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4713#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4714#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4715#define DREF_SSC4_DOWNSPREAD (0<<6)
4716#define DREF_SSC4_CENTERSPREAD (1<<6)
4717#define DREF_SSC1_DISABLE (0<<1)
4718#define DREF_SSC1_ENABLE (1<<1)
4719#define DREF_SSC4_DISABLE (0)
4720#define DREF_SSC4_ENABLE (1)
4721
4722#define PCH_RAWCLK_FREQ 0xc6204
4723#define FDL_TP1_TIMER_SHIFT 12
4724#define FDL_TP1_TIMER_MASK (3<<12)
4725#define FDL_TP2_TIMER_SHIFT 10
4726#define FDL_TP2_TIMER_MASK (3<<10)
4727#define RAWCLK_FREQ_MASK 0x3ff
4728
4729#define PCH_DPLL_TMR_CFG 0xc6208
4730
4731#define PCH_SSC4_PARMS 0xc6210
4732#define PCH_SSC4_AUX_PARMS 0xc6214
4733
8db9d77b 4734#define PCH_DPLL_SEL 0xc7000
11887397
DV
4735#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4736#define TRANS_DPLLA_SEL(pipe) 0
4737#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4738
b9055052
ZW
4739/* transcoder */
4740
275f01b2
DV
4741#define _PCH_TRANS_HTOTAL_A 0xe0000
4742#define TRANS_HTOTAL_SHIFT 16
4743#define TRANS_HACTIVE_SHIFT 0
4744#define _PCH_TRANS_HBLANK_A 0xe0004
4745#define TRANS_HBLANK_END_SHIFT 16
4746#define TRANS_HBLANK_START_SHIFT 0
4747#define _PCH_TRANS_HSYNC_A 0xe0008
4748#define TRANS_HSYNC_END_SHIFT 16
4749#define TRANS_HSYNC_START_SHIFT 0
4750#define _PCH_TRANS_VTOTAL_A 0xe000c
4751#define TRANS_VTOTAL_SHIFT 16
4752#define TRANS_VACTIVE_SHIFT 0
4753#define _PCH_TRANS_VBLANK_A 0xe0010
4754#define TRANS_VBLANK_END_SHIFT 16
4755#define TRANS_VBLANK_START_SHIFT 0
4756#define _PCH_TRANS_VSYNC_A 0xe0014
4757#define TRANS_VSYNC_END_SHIFT 16
4758#define TRANS_VSYNC_START_SHIFT 0
4759#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4760
e3b95f1e
DV
4761#define _PCH_TRANSA_DATA_M1 0xe0030
4762#define _PCH_TRANSA_DATA_N1 0xe0034
4763#define _PCH_TRANSA_DATA_M2 0xe0038
4764#define _PCH_TRANSA_DATA_N2 0xe003c
4765#define _PCH_TRANSA_LINK_M1 0xe0040
4766#define _PCH_TRANSA_LINK_N1 0xe0044
4767#define _PCH_TRANSA_LINK_M2 0xe0048
4768#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4769
b055c8f3
JB
4770/* Per-transcoder DIP controls */
4771
4772#define _VIDEO_DIP_CTL_A 0xe0200
4773#define _VIDEO_DIP_DATA_A 0xe0208
4774#define _VIDEO_DIP_GCP_A 0xe0210
4775
4776#define _VIDEO_DIP_CTL_B 0xe1200
4777#define _VIDEO_DIP_DATA_B 0xe1208
4778#define _VIDEO_DIP_GCP_B 0xe1210
4779
4780#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4781#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4782#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4783
b906487c
VS
4784#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4785#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4786#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4787
b906487c
VS
4788#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4789#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4790#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4791
4792#define VLV_TVIDEO_DIP_CTL(pipe) \
4793 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4794#define VLV_TVIDEO_DIP_DATA(pipe) \
4795 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4796#define VLV_TVIDEO_DIP_GCP(pipe) \
4797 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4798
8c5f5f7c
ED
4799/* Haswell DIP controls */
4800#define HSW_VIDEO_DIP_CTL_A 0x60200
4801#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4802#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4803#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4804#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4805#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4806#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4807#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4808#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4809#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4810#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4811#define HSW_VIDEO_DIP_GCP_A 0x60210
4812
4813#define HSW_VIDEO_DIP_CTL_B 0x61200
4814#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4815#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4816#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4817#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4818#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4819#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4820#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4821#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4822#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4823#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4824#define HSW_VIDEO_DIP_GCP_B 0x61210
4825
7d9bcebe 4826#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 4827 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 4828#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 4829 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 4830#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 4831 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 4832#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 4833 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 4834#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 4835 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 4836#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 4837 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 4838
3f51e471
RV
4839#define HSW_STEREO_3D_CTL_A 0x70020
4840#define S3D_ENABLE (1<<31)
4841#define HSW_STEREO_3D_CTL_B 0x71020
4842
4843#define HSW_STEREO_3D_CTL(trans) \
a57c774a 4844 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 4845
275f01b2
DV
4846#define _PCH_TRANS_HTOTAL_B 0xe1000
4847#define _PCH_TRANS_HBLANK_B 0xe1004
4848#define _PCH_TRANS_HSYNC_B 0xe1008
4849#define _PCH_TRANS_VTOTAL_B 0xe100c
4850#define _PCH_TRANS_VBLANK_B 0xe1010
4851#define _PCH_TRANS_VSYNC_B 0xe1014
4852#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4853
4854#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4855#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4856#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4857#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4858#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4859#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4860#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4861 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4862
e3b95f1e
DV
4863#define _PCH_TRANSB_DATA_M1 0xe1030
4864#define _PCH_TRANSB_DATA_N1 0xe1034
4865#define _PCH_TRANSB_DATA_M2 0xe1038
4866#define _PCH_TRANSB_DATA_N2 0xe103c
4867#define _PCH_TRANSB_LINK_M1 0xe1040
4868#define _PCH_TRANSB_LINK_N1 0xe1044
4869#define _PCH_TRANSB_LINK_M2 0xe1048
4870#define _PCH_TRANSB_LINK_N2 0xe104c
4871
4872#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4873#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4874#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4875#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4876#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4877#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4878#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4879#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4880
ab9412ba
DV
4881#define _PCH_TRANSACONF 0xf0008
4882#define _PCH_TRANSBCONF 0xf1008
4883#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4884#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4885#define TRANS_DISABLE (0<<31)
4886#define TRANS_ENABLE (1<<31)
4887#define TRANS_STATE_MASK (1<<30)
4888#define TRANS_STATE_DISABLE (0<<30)
4889#define TRANS_STATE_ENABLE (1<<30)
4890#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4891#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4892#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4893#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4894#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4895#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4896#define TRANS_INTERLACED (3<<21)
7c26e5c6 4897#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4898#define TRANS_8BPC (0<<5)
4899#define TRANS_10BPC (1<<5)
4900#define TRANS_6BPC (2<<5)
4901#define TRANS_12BPC (3<<5)
4902
ce40141f
DV
4903#define _TRANSA_CHICKEN1 0xf0060
4904#define _TRANSB_CHICKEN1 0xf1060
4905#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4906#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4907#define _TRANSA_CHICKEN2 0xf0064
4908#define _TRANSB_CHICKEN2 0xf1064
4909#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4910#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4911#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4912#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4913#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4914#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4915
291427f5
JB
4916#define SOUTH_CHICKEN1 0xc2000
4917#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4918#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4919#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4920#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4921#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4922#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4923#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4924#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4925#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4926
9db4a9c7
JB
4927#define _FDI_RXA_CHICKEN 0xc200c
4928#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4929#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4930#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4931#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4932
382b0936 4933#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 4934#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 4935#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 4936#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 4937#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4938
b9055052 4939/* CPU: FDI_TX */
9db4a9c7
JB
4940#define _FDI_TXA_CTL 0x60100
4941#define _FDI_TXB_CTL 0x61100
4942#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4943#define FDI_TX_DISABLE (0<<31)
4944#define FDI_TX_ENABLE (1<<31)
4945#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4946#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4947#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4948#define FDI_LINK_TRAIN_NONE (3<<28)
4949#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4950#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4951#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4952#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4953#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4954#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4955#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4956#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4957/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4958 SNB has different settings. */
4959/* SNB A-stepping */
4960#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4961#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4962#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4963#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4964/* SNB B-stepping */
4965#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4966#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4967#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4968#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4969#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4970#define FDI_DP_PORT_WIDTH_SHIFT 19
4971#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4972#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4973#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4974/* Ironlake: hardwired to 1 */
b9055052 4975#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4976
4977/* Ivybridge has different bits for lolz */
4978#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4979#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4980#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4981#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4982
b9055052 4983/* both Tx and Rx */
c4f9c4c2 4984#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4985#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4986#define FDI_SCRAMBLING_ENABLE (0<<7)
4987#define FDI_SCRAMBLING_DISABLE (1<<7)
4988
4989/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4990#define _FDI_RXA_CTL 0xf000c
4991#define _FDI_RXB_CTL 0xf100c
4992#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4993#define FDI_RX_ENABLE (1<<31)
b9055052 4994/* train, dp width same as FDI_TX */
357555c0
JB
4995#define FDI_FS_ERRC_ENABLE (1<<27)
4996#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4997#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4998#define FDI_8BPC (0<<16)
4999#define FDI_10BPC (1<<16)
5000#define FDI_6BPC (2<<16)
5001#define FDI_12BPC (3<<16)
3e68320e 5002#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5003#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5004#define FDI_RX_PLL_ENABLE (1<<13)
5005#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5006#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5007#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5008#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5009#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5010#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5011/* CPT */
5012#define FDI_AUTO_TRAINING (1<<10)
5013#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5014#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5015#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5016#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5017#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5018
04945641
PZ
5019#define _FDI_RXA_MISC 0xf0010
5020#define _FDI_RXB_MISC 0xf1010
5021#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5022#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5023#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5024#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5025#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5026#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5027#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5028#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5029
9db4a9c7
JB
5030#define _FDI_RXA_TUSIZE1 0xf0030
5031#define _FDI_RXA_TUSIZE2 0xf0038
5032#define _FDI_RXB_TUSIZE1 0xf1030
5033#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5034#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5035#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5036
5037/* FDI_RX interrupt register format */
5038#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5039#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5040#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5041#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5042#define FDI_RX_FS_CODE_ERR (1<<6)
5043#define FDI_RX_FE_CODE_ERR (1<<5)
5044#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5045#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5046#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5047#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5048#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5049
9db4a9c7
JB
5050#define _FDI_RXA_IIR 0xf0014
5051#define _FDI_RXA_IMR 0xf0018
5052#define _FDI_RXB_IIR 0xf1014
5053#define _FDI_RXB_IMR 0xf1018
5054#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5055#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5056
5057#define FDI_PLL_CTL_1 0xfe000
5058#define FDI_PLL_CTL_2 0xfe004
5059
b9055052
ZW
5060#define PCH_LVDS 0xe1180
5061#define LVDS_DETECTED (1 << 1)
5062
98364379 5063/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5064#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5065#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5066#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
5067#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5068#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
5069#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5070#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5071
5072#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5073#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5074#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5075#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5076#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5077
453c5420
JB
5078#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5079#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5080#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5081 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5082#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5083 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5084#define VLV_PIPE_PP_DIVISOR(pipe) \
5085 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5086
b9055052
ZW
5087#define PCH_PP_STATUS 0xc7200
5088#define PCH_PP_CONTROL 0xc7204
4a655f04 5089#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5090#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5091#define EDP_FORCE_VDD (1 << 3)
5092#define EDP_BLC_ENABLE (1 << 2)
5093#define PANEL_POWER_RESET (1 << 1)
5094#define PANEL_POWER_OFF (0 << 0)
5095#define PANEL_POWER_ON (1 << 0)
5096#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5097#define PANEL_PORT_SELECT_MASK (3 << 30)
5098#define PANEL_PORT_SELECT_LVDS (0 << 30)
5099#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5100#define PANEL_PORT_SELECT_DPC (2 << 30)
5101#define PANEL_PORT_SELECT_DPD (3 << 30)
5102#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5103#define PANEL_POWER_UP_DELAY_SHIFT 16
5104#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5105#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5106
b9055052 5107#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5108#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5109#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5110#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5111#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5112
b9055052 5113#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5114#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5115#define PP_REFERENCE_DIVIDER_SHIFT 8
5116#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5117#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5118
5eb08b69
ZW
5119#define PCH_DP_B 0xe4100
5120#define PCH_DPB_AUX_CH_CTL 0xe4110
5121#define PCH_DPB_AUX_CH_DATA1 0xe4114
5122#define PCH_DPB_AUX_CH_DATA2 0xe4118
5123#define PCH_DPB_AUX_CH_DATA3 0xe411c
5124#define PCH_DPB_AUX_CH_DATA4 0xe4120
5125#define PCH_DPB_AUX_CH_DATA5 0xe4124
5126
5127#define PCH_DP_C 0xe4200
5128#define PCH_DPC_AUX_CH_CTL 0xe4210
5129#define PCH_DPC_AUX_CH_DATA1 0xe4214
5130#define PCH_DPC_AUX_CH_DATA2 0xe4218
5131#define PCH_DPC_AUX_CH_DATA3 0xe421c
5132#define PCH_DPC_AUX_CH_DATA4 0xe4220
5133#define PCH_DPC_AUX_CH_DATA5 0xe4224
5134
5135#define PCH_DP_D 0xe4300
5136#define PCH_DPD_AUX_CH_CTL 0xe4310
5137#define PCH_DPD_AUX_CH_DATA1 0xe4314
5138#define PCH_DPD_AUX_CH_DATA2 0xe4318
5139#define PCH_DPD_AUX_CH_DATA3 0xe431c
5140#define PCH_DPD_AUX_CH_DATA4 0xe4320
5141#define PCH_DPD_AUX_CH_DATA5 0xe4324
5142
8db9d77b
ZW
5143/* CPT */
5144#define PORT_TRANS_A_SEL_CPT 0
5145#define PORT_TRANS_B_SEL_CPT (1<<29)
5146#define PORT_TRANS_C_SEL_CPT (2<<29)
5147#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5148#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5149#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5150#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5151#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5152#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5153
5154#define TRANS_DP_CTL_A 0xe0300
5155#define TRANS_DP_CTL_B 0xe1300
5156#define TRANS_DP_CTL_C 0xe2300
23670b32 5157#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5158#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5159#define TRANS_DP_PORT_SEL_B (0<<29)
5160#define TRANS_DP_PORT_SEL_C (1<<29)
5161#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5162#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5163#define TRANS_DP_PORT_SEL_MASK (3<<29)
5164#define TRANS_DP_AUDIO_ONLY (1<<26)
5165#define TRANS_DP_ENH_FRAMING (1<<18)
5166#define TRANS_DP_8BPC (0<<9)
5167#define TRANS_DP_10BPC (1<<9)
5168#define TRANS_DP_6BPC (2<<9)
5169#define TRANS_DP_12BPC (3<<9)
220cad3c 5170#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5171#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5172#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5173#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5174#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5175#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5176
5177/* SNB eDP training params */
5178/* SNB A-stepping */
5179#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5180#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5181#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5182#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5183/* SNB B-stepping */
3c5a62b5
YL
5184#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5185#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5186#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5187#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5188#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5189#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5190
1a2eb460
KP
5191/* IVB */
5192#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5193#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5194#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5195#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5196#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5197#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5198#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5199
5200/* legacy values */
5201#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5202#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5203#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5204#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5205#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5206
5207#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5208
9e72b46c
ID
5209#define VLV_PMWGICZ 0x1300a4
5210
cae5852d 5211#define FORCEWAKE 0xA18C
575155a9
JB
5212#define FORCEWAKE_VLV 0x1300b0
5213#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5214#define FORCEWAKE_MEDIA_VLV 0x1300b8
5215#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5216#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5217#define FORCEWAKE_ACK 0x130090
d62b4892 5218#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5219#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5220#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5221#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5222
d62b4892 5223#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5224#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5225#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5226#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5227#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5228#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5229#define FORCEWAKE_KERNEL 0x1
5230#define FORCEWAKE_USER 0x2
8d715f00
KP
5231#define FORCEWAKE_MT_ACK 0x130040
5232#define ECOBUS 0xa180
5233#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5234#define VLV_SPAREG2H 0xA194
8fd26859 5235
dd202c6d 5236#define GTFIFODBG 0x120000
90f256b5
VS
5237#define GT_FIFO_SBDROPERR (1<<6)
5238#define GT_FIFO_BLOBDROPERR (1<<5)
5239#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5240#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5241#define GT_FIFO_OVFERR (1<<2)
5242#define GT_FIFO_IAWRERR (1<<1)
5243#define GT_FIFO_IARDERR (1<<0)
5244
46520e2b
VS
5245#define GTFIFOCTL 0x120008
5246#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5247#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5248
05e21cc4
BW
5249#define HSW_IDICR 0x9008
5250#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5251#define HSW_EDRAM_PRESENT 0x120010
5252
80e829fa
DV
5253#define GEN6_UCGCTL1 0x9400
5254# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5255# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5256
406478dc 5257#define GEN6_UCGCTL2 0x9404
0f846f81 5258# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5259# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5260# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5261# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5262# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5263
9e72b46c
ID
5264#define GEN6_UCGCTL3 0x9408
5265
e3f33d46
JB
5266#define GEN7_UCGCTL4 0x940c
5267#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5268
9e72b46c
ID
5269#define GEN6_RCGCTL1 0x9410
5270#define GEN6_RCGCTL2 0x9414
5271#define GEN6_RSTCTL 0x9420
5272
4f1ca9e9
VS
5273#define GEN8_UCGCTL6 0x9430
5274#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5275
9e72b46c 5276#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5277#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5278#define GEN6_TURBO_DISABLE (1<<31)
5279#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5280#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5281#define GEN6_OFFSET(x) ((x)<<19)
5282#define GEN6_AGGRESSIVE_TURBO (0<<15)
5283#define GEN6_RC_VIDEO_FREQ 0xA00C
5284#define GEN6_RC_CONTROL 0xA090
5285#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5286#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5287#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5288#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5289#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5290#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5291#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5292#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5293#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5294#define GEN6_RP_DOWN_TIMEOUT 0xA010
5295#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5296#define GEN6_RPSTAT1 0xA01C
ccab5c82 5297#define GEN6_CAGF_SHIFT 8
f82855d3 5298#define HSW_CAGF_SHIFT 7
ccab5c82 5299#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5300#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5301#define GEN6_RP_CONTROL 0xA024
5302#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5303#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5304#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5305#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5306#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5307#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5308#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5309#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5310#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5311#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5312#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5313#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5314#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5315#define GEN6_RP_UP_THRESHOLD 0xA02C
5316#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5317#define GEN6_RP_CUR_UP_EI 0xA050
5318#define GEN6_CURICONT_MASK 0xffffff
5319#define GEN6_RP_CUR_UP 0xA054
5320#define GEN6_CURBSYTAVG_MASK 0xffffff
5321#define GEN6_RP_PREV_UP 0xA058
5322#define GEN6_RP_CUR_DOWN_EI 0xA05C
5323#define GEN6_CURIAVG_MASK 0xffffff
5324#define GEN6_RP_CUR_DOWN 0xA060
5325#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5326#define GEN6_RP_UP_EI 0xA068
5327#define GEN6_RP_DOWN_EI 0xA06C
5328#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5329#define GEN6_RPDEUHWTC 0xA080
5330#define GEN6_RPDEUC 0xA084
5331#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5332#define GEN6_RC_STATE 0xA094
5333#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5334#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5335#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5336#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5337#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5338#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5339#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5340#define GEN6_RC1e_THRESHOLD 0xA0B4
5341#define GEN6_RC6_THRESHOLD 0xA0B8
5342#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5343#define VLV_RCEDATA 0xA0BC
8fd26859 5344#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5345#define GEN6_PMINTRMSK 0xA168
baccd458 5346#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5347#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5348
5349#define GEN6_PMISR 0x44020
4912d041 5350#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5351#define GEN6_PMIIR 0x44028
5352#define GEN6_PMIER 0x4402C
5353#define GEN6_PM_MBOX_EVENT (1<<25)
5354#define GEN6_PM_THERMAL_EVENT (1<<24)
5355#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5356#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5357#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5358#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5359#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5360#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5361 GEN6_PM_RP_DOWN_THRESHOLD | \
5362 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5363
9e72b46c
ID
5364#define GEN7_GT_SCRATCH_BASE 0x4F100
5365#define GEN7_GT_SCRATCH_REG_NUM 8
5366
76c3552f
D
5367#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5368#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5369#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5370
cce66a28 5371#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5372#define VLV_COUNTER_CONTROL 0x138104
5373#define VLV_COUNT_RANGE_HIGH (1<<15)
5374#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5375#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5376#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5377#define VLV_GT_RENDER_RC6 0x138108
5378#define VLV_GT_MEDIA_RC6 0x13810C
5379
cce66a28
BW
5380#define GEN6_GT_GFX_RC6p 0x13810C
5381#define GEN6_GT_GFX_RC6pp 0x138110
5382
8fd26859
CW
5383#define GEN6_PCODE_MAILBOX 0x138124
5384#define GEN6_PCODE_READY (1<<31)
a6044e23 5385#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5386#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5387#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5388#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5389#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5390#define GEN6_PCODE_READ_D_COMP 0x10
5391#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5392#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5393#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5394#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5395#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5396#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5397#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5398
4d85529d
BW
5399#define GEN6_GT_CORE_STATUS 0x138060
5400#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5401#define GEN6_RCn_MASK 7
5402#define GEN6_RC0 0
5403#define GEN6_RC3 2
5404#define GEN6_RC6 3
5405#define GEN6_RC7 4
5406
e3689190
BW
5407#define GEN7_MISCCPCTL (0x9424)
5408#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5409
5410/* IVYBRIDGE DPF */
5411#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5412#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5413#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5414#define GEN7_PARITY_ERROR_VALID (1<<13)
5415#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5416#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5417#define GEN7_PARITY_ERROR_ROW(reg) \
5418 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5419#define GEN7_PARITY_ERROR_BANK(reg) \
5420 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5421#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5422 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5423#define GEN7_L3CDERRST1_ENABLE (1<<7)
5424
b9524a1e 5425#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5426#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5427#define GEN7_L3LOG_SIZE 0x80
5428
12f3382b
JB
5429#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5430#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5431#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5432#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5433#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5434
c8966e10
KG
5435#define GEN8_ROW_CHICKEN 0xe4f0
5436#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5437#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5438
8ab43976
JB
5439#define GEN7_ROW_CHICKEN2 0xe4f4
5440#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5441#define DOP_CLOCK_GATING_DISABLE (1<<0)
5442
f3fc4884
FJ
5443#define HSW_ROW_CHICKEN3 0xe49c
5444#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5445
fd392b60
BW
5446#define HALF_SLICE_CHICKEN3 0xe184
5447#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5448#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5449
5c969aa7 5450#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5451#define INTEL_AUDIO_DEVCL 0x808629FB
5452#define INTEL_AUDIO_DEVBLC 0x80862801
5453#define INTEL_AUDIO_DEVCTG 0x80862802
5454
5455#define G4X_AUD_CNTL_ST 0x620B4
5456#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5457#define G4X_ELDV_DEVCTG (1 << 14)
5458#define G4X_ELD_ADDR (0xf << 5)
5459#define G4X_ELD_ACK (1 << 4)
5460#define G4X_HDMIW_HDMIEDID 0x6210C
5461
1202b4c6 5462#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5463#define IBX_HDMIW_HDMIEDID_B 0xE2150
5464#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5465 IBX_HDMIW_HDMIEDID_A, \
5466 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5467#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5468#define IBX_AUD_CNTL_ST_B 0xE21B4
5469#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5470 IBX_AUD_CNTL_ST_A, \
5471 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5472#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5473#define IBX_ELD_ADDRESS (0x1f << 5)
5474#define IBX_ELD_ACK (1 << 4)
5475#define IBX_AUD_CNTL_ST2 0xE20C0
5476#define IBX_ELD_VALIDB (1 << 0)
5477#define IBX_CP_READYB (1 << 1)
5478
5479#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5480#define CPT_HDMIW_HDMIEDID_B 0xE5150
5481#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5482 CPT_HDMIW_HDMIEDID_A, \
5483 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5484#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5485#define CPT_AUD_CNTL_ST_B 0xE51B4
5486#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5487 CPT_AUD_CNTL_ST_A, \
5488 CPT_AUD_CNTL_ST_B)
1202b4c6 5489#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5490
9ca2fe73
ML
5491#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5492#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5493#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5494 VLV_HDMIW_HDMIEDID_A, \
5495 VLV_HDMIW_HDMIEDID_B)
5496#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5497#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5498#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5499 VLV_AUD_CNTL_ST_A, \
5500 VLV_AUD_CNTL_ST_B)
5501#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5502
ae662d31
EA
5503/* These are the 4 32-bit write offset registers for each stream
5504 * output buffer. It determines the offset from the
5505 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5506 */
5507#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5508
b6daa025 5509#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5510#define IBX_AUD_CONFIG_B 0xe2100
5511#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5512 IBX_AUD_CONFIG_A, \
5513 IBX_AUD_CONFIG_B)
b6daa025 5514#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5515#define CPT_AUD_CONFIG_B 0xe5100
5516#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5517 CPT_AUD_CONFIG_A, \
5518 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5519#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5520#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5521#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5522 VLV_AUD_CONFIG_A, \
5523 VLV_AUD_CONFIG_B)
5524
b6daa025
WF
5525#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5526#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5527#define AUD_CONFIG_UPPER_N_SHIFT 20
5528#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5529#define AUD_CONFIG_LOWER_N_SHIFT 4
5530#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5531#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5532#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5533#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5534#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5535#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5536#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5537#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5538#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5539#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5540#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5541#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5542#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5543#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5544
9a78b6cc
WX
5545/* HSW Audio */
5546#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5547#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5548#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5549 HSW_AUD_CONFIG_A, \
5550 HSW_AUD_CONFIG_B)
5551
5552#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5553#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5554#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5555 HSW_AUD_MISC_CTRL_A, \
5556 HSW_AUD_MISC_CTRL_B)
5557
5558#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5559#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5560#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5561 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5562 HSW_AUD_DIP_ELD_CTRL_ST_B)
5563
5564/* Audio Digital Converter */
5565#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5566#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5567#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5568 HSW_AUD_DIG_CNVT_1, \
5569 HSW_AUD_DIG_CNVT_2)
9b138a83 5570#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5571
5572#define HSW_AUD_EDID_DATA_A 0x65050
5573#define HSW_AUD_EDID_DATA_B 0x65150
5574#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5575 HSW_AUD_EDID_DATA_A, \
5576 HSW_AUD_EDID_DATA_B)
5577
5578#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5579#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5580#define AUDIO_INACTIVE_C (1<<11)
5581#define AUDIO_INACTIVE_B (1<<7)
5582#define AUDIO_INACTIVE_A (1<<3)
5583#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5584#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5585#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5586#define AUDIO_ELD_VALID_A (1<<0)
5587#define AUDIO_ELD_VALID_B (1<<4)
5588#define AUDIO_ELD_VALID_C (1<<8)
5589#define AUDIO_CP_READY_A (1<<1)
5590#define AUDIO_CP_READY_B (1<<5)
5591#define AUDIO_CP_READY_C (1<<9)
5592
9eb3a752 5593/* HSW Power Wells */
fa42e23c
PZ
5594#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5595#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5596#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5597#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5598#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5599#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5600#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5601#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5602#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5603#define HSW_PWR_WELL_FORCE_ON (1<<19)
5604#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5605
e7e104c3 5606/* Per-pipe DDI Function Control */
ad80a810
PZ
5607#define TRANS_DDI_FUNC_CTL_A 0x60400
5608#define TRANS_DDI_FUNC_CTL_B 0x61400
5609#define TRANS_DDI_FUNC_CTL_C 0x62400
5610#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5611#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5612
ad80a810 5613#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5614/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5615#define TRANS_DDI_PORT_MASK (7<<28)
5616#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5617#define TRANS_DDI_PORT_NONE (0<<28)
5618#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5619#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5620#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5621#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5622#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5623#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5624#define TRANS_DDI_BPC_MASK (7<<20)
5625#define TRANS_DDI_BPC_8 (0<<20)
5626#define TRANS_DDI_BPC_10 (1<<20)
5627#define TRANS_DDI_BPC_6 (2<<20)
5628#define TRANS_DDI_BPC_12 (3<<20)
5629#define TRANS_DDI_PVSYNC (1<<17)
5630#define TRANS_DDI_PHSYNC (1<<16)
5631#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5632#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5633#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5634#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5635#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5636#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5637
0e87f667
ED
5638/* DisplayPort Transport Control */
5639#define DP_TP_CTL_A 0x64040
5640#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5641#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5642#define DP_TP_CTL_ENABLE (1<<31)
5643#define DP_TP_CTL_MODE_SST (0<<27)
5644#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5645#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5646#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5647#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5648#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5649#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5650#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5651#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5652#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5653#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5654
e411b2c1
ED
5655/* DisplayPort Transport Status */
5656#define DP_TP_STATUS_A 0x64044
5657#define DP_TP_STATUS_B 0x64144
5e49cea6 5658#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5659#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5660#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5661
03f896a1
ED
5662/* DDI Buffer Control */
5663#define DDI_BUF_CTL_A 0x64000
5664#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5665#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5666#define DDI_BUF_CTL_ENABLE (1<<31)
8f93f4f1 5667/* Haswell */
03f896a1 5668#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5669#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5670#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5671#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5672#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5673#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5674#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5675#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6 5676#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
8f93f4f1
PZ
5677/* Broadwell */
5678#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5679#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5680#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5681#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5682#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5683#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5684#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5685#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5686#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5e49cea6 5687#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5688#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5689#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5690#define DDI_A_4_LANES (1<<4)
17aa6be9 5691#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5692#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5693
bb879a44
ED
5694/* DDI Buffer Translations */
5695#define DDI_BUF_TRANS_A 0x64E00
5696#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5697#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5698
7501a4d8
ED
5699/* Sideband Interface (SBI) is programmed indirectly, via
5700 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5701 * which contains the payload */
5e49cea6
PZ
5702#define SBI_ADDR 0xC6000
5703#define SBI_DATA 0xC6004
7501a4d8 5704#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5705#define SBI_CTL_DEST_ICLK (0x0<<16)
5706#define SBI_CTL_DEST_MPHY (0x1<<16)
5707#define SBI_CTL_OP_IORD (0x2<<8)
5708#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5709#define SBI_CTL_OP_CRRD (0x6<<8)
5710#define SBI_CTL_OP_CRWR (0x7<<8)
5711#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5712#define SBI_RESPONSE_SUCCESS (0x0<<1)
5713#define SBI_BUSY (0x1<<0)
5714#define SBI_READY (0x0<<0)
52f025ef 5715
ccf1c867 5716/* SBI offsets */
5e49cea6 5717#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5718#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5719#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5720#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5721#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5722#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5723#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5724#define SBI_SSCCTL 0x020c
ccf1c867 5725#define SBI_SSCCTL6 0x060C
dde86e2d 5726#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5727#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5728#define SBI_SSCAUXDIV6 0x0610
5729#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5730#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5731#define SBI_GEN0 0x1f00
5732#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5733
52f025ef 5734/* LPT PIXCLK_GATE */
5e49cea6 5735#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5736#define PIXCLK_GATE_UNGATE (1<<0)
5737#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5738
e93ea06a 5739/* SPLL */
5e49cea6 5740#define SPLL_CTL 0x46020
e93ea06a 5741#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5742#define SPLL_PLL_SSC (1<<28)
5743#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5744#define SPLL_PLL_LCPLL (3<<28)
5745#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5746#define SPLL_PLL_FREQ_810MHz (0<<26)
5747#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5748#define SPLL_PLL_FREQ_2700MHz (2<<26)
5749#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5750
4dffc404 5751/* WRPLL */
5e49cea6
PZ
5752#define WRPLL_CTL1 0x46040
5753#define WRPLL_CTL2 0x46060
5754#define WRPLL_PLL_ENABLE (1<<31)
5755#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5756#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5757#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5758/* WRPLL divider programming */
5e49cea6 5759#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5760#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5761#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5762#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5763#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5764#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5765#define WRPLL_DIVIDER_FB_SHIFT 16
5766#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5767
fec9181c
ED
5768/* Port clock selection */
5769#define PORT_CLK_SEL_A 0x46100
5770#define PORT_CLK_SEL_B 0x46104
5e49cea6 5771#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5772#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5773#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5774#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5775#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5776#define PORT_CLK_SEL_WRPLL1 (4<<29)
5777#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5778#define PORT_CLK_SEL_NONE (7<<29)
11578553 5779#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5780
bb523fc0
PZ
5781/* Transcoder clock selection */
5782#define TRANS_CLK_SEL_A 0x46140
5783#define TRANS_CLK_SEL_B 0x46144
5784#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5785/* For each transcoder, we need to select the corresponding port clock */
5786#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5787#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5788
a57c774a
AK
5789#define TRANSA_MSA_MISC 0x60410
5790#define TRANSB_MSA_MISC 0x61410
5791#define TRANSC_MSA_MISC 0x62410
5792#define TRANS_EDP_MSA_MISC 0x6f410
5793#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5794
c9809791
PZ
5795#define TRANS_MSA_SYNC_CLK (1<<0)
5796#define TRANS_MSA_6_BPC (0<<5)
5797#define TRANS_MSA_8_BPC (1<<5)
5798#define TRANS_MSA_10_BPC (2<<5)
5799#define TRANS_MSA_12_BPC (3<<5)
5800#define TRANS_MSA_16_BPC (4<<5)
dae84799 5801
90e8d31c 5802/* LCPLL Control */
5e49cea6 5803#define LCPLL_CTL 0x130040
90e8d31c
ED
5804#define LCPLL_PLL_DISABLE (1<<31)
5805#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5806#define LCPLL_CLK_FREQ_MASK (3<<26)
5807#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5808#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5809#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5810#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5811#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5812#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5813#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5814#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5815#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5816
5817#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5818#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5819#define D_COMP_COMP_FORCE (1<<8)
5820#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5821
69e94b7e
ED
5822/* Pipe WM_LINETIME - watermark line time */
5823#define PIPE_WM_LINETIME_A 0x45270
5824#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5825#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5826 PIPE_WM_LINETIME_B)
5827#define PIPE_WM_LINETIME_MASK (0x1ff)
5828#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5829#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5830#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5831
5832/* SFUSE_STRAP */
5e49cea6 5833#define SFUSE_STRAP 0xc2014
658ac4c6
DL
5834#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5835#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
5836#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5837#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5838#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5839
801bcfff
PZ
5840#define WM_MISC 0x45260
5841#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5842
1544d9d5
ED
5843#define WM_DBG 0x45280
5844#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5845#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5846#define WM_DBG_DISALLOW_SPRITE (1<<2)
5847
86d3efce
VS
5848/* pipe CSC */
5849#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5850#define _PIPE_A_CSC_COEFF_BY 0x49014
5851#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5852#define _PIPE_A_CSC_COEFF_BU 0x4901c
5853#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5854#define _PIPE_A_CSC_COEFF_BV 0x49024
5855#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5856#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5857#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5858#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5859#define _PIPE_A_CSC_PREOFF_HI 0x49030
5860#define _PIPE_A_CSC_PREOFF_ME 0x49034
5861#define _PIPE_A_CSC_PREOFF_LO 0x49038
5862#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5863#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5864#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5865
5866#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5867#define _PIPE_B_CSC_COEFF_BY 0x49114
5868#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5869#define _PIPE_B_CSC_COEFF_BU 0x4911c
5870#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5871#define _PIPE_B_CSC_COEFF_BV 0x49124
5872#define _PIPE_B_CSC_MODE 0x49128
5873#define _PIPE_B_CSC_PREOFF_HI 0x49130
5874#define _PIPE_B_CSC_PREOFF_ME 0x49134
5875#define _PIPE_B_CSC_PREOFF_LO 0x49138
5876#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5877#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5878#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5879
86d3efce
VS
5880#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5881#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5882#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5883#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5884#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5885#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5886#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5887#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5888#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5889#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5890#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5891#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5892#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5893
3230bf14
JN
5894/* VLV MIPI registers */
5895
5896#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5897#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5898#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5899#define DPI_ENABLE (1 << 31) /* A + B */
5900#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5901#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5902#define DUAL_LINK_MODE_MASK (1 << 26)
5903#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5904#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5905#define DITHERING_ENABLE (1 << 25) /* A + B */
5906#define FLOPPED_HSTX (1 << 23)
5907#define DE_INVERT (1 << 19) /* XXX */
5908#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5909#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5910#define AFE_LATCHOUT (1 << 17)
5911#define LP_OUTPUT_HOLD (1 << 16)
5912#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5913#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5914#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5915#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5916#define CSB_SHIFT 9
5917#define CSB_MASK (3 << 9)
5918#define CSB_20MHZ (0 << 9)
5919#define CSB_10MHZ (1 << 9)
5920#define CSB_40MHZ (2 << 9)
5921#define BANDGAP_MASK (1 << 8)
5922#define BANDGAP_PNW_CIRCUIT (0 << 8)
5923#define BANDGAP_LNC_CIRCUIT (1 << 8)
5924#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5925#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5926#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5927#define TEARING_EFFECT_SHIFT 2 /* A + B */
5928#define TEARING_EFFECT_MASK (3 << 2)
5929#define TEARING_EFFECT_OFF (0 << 2)
5930#define TEARING_EFFECT_DSI (1 << 2)
5931#define TEARING_EFFECT_GPIO (2 << 2)
5932#define LANE_CONFIGURATION_SHIFT 0
5933#define LANE_CONFIGURATION_MASK (3 << 0)
5934#define LANE_CONFIGURATION_4LANE (0 << 0)
5935#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5936#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5937
5938#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5939#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5940#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5941#define TEARING_EFFECT_DELAY_SHIFT 0
5942#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5943
5944/* XXX: all bits reserved */
5945#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5946
5947/* MIPI DSI Controller and D-PHY registers */
5948
5949#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5950#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5951#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5952#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5953#define ULPS_STATE_MASK (3 << 1)
5954#define ULPS_STATE_ENTER (2 << 1)
5955#define ULPS_STATE_EXIT (1 << 1)
5956#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5957#define DEVICE_READY (1 << 0)
5958
5959#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5960#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5961#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5962#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5963#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5964#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5965#define TEARING_EFFECT (1 << 31)
5966#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5967#define GEN_READ_DATA_AVAIL (1 << 29)
5968#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5969#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5970#define RX_PROT_VIOLATION (1 << 26)
5971#define RX_INVALID_TX_LENGTH (1 << 25)
5972#define ACK_WITH_NO_ERROR (1 << 24)
5973#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5974#define LP_RX_TIMEOUT (1 << 22)
5975#define HS_TX_TIMEOUT (1 << 21)
5976#define DPI_FIFO_UNDERRUN (1 << 20)
5977#define LOW_CONTENTION (1 << 19)
5978#define HIGH_CONTENTION (1 << 18)
5979#define TXDSI_VC_ID_INVALID (1 << 17)
5980#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5981#define TXCHECKSUM_ERROR (1 << 15)
5982#define TXECC_MULTIBIT_ERROR (1 << 14)
5983#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5984#define TXFALSE_CONTROL_ERROR (1 << 12)
5985#define RXDSI_VC_ID_INVALID (1 << 11)
5986#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5987#define RXCHECKSUM_ERROR (1 << 9)
5988#define RXECC_MULTIBIT_ERROR (1 << 8)
5989#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5990#define RXFALSE_CONTROL_ERROR (1 << 6)
5991#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5992#define RX_LP_TX_SYNC_ERROR (1 << 4)
5993#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5994#define RXEOT_SYNC_ERROR (1 << 2)
5995#define RXSOT_SYNC_ERROR (1 << 1)
5996#define RXSOT_ERROR (1 << 0)
5997
5998#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5999#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
6000#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
6001#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6002#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6003#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6004#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6005#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6006#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6007#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6008#define VID_MODE_FORMAT_MASK (0xf << 7)
6009#define VID_MODE_NOT_SUPPORTED (0 << 7)
6010#define VID_MODE_FORMAT_RGB565 (1 << 7)
6011#define VID_MODE_FORMAT_RGB666 (2 << 7)
6012#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6013#define VID_MODE_FORMAT_RGB888 (4 << 7)
6014#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6015#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6016#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6017#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6018#define DATA_LANES_PRG_REG_SHIFT 0
6019#define DATA_LANES_PRG_REG_MASK (7 << 0)
6020
6021#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
6022#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
6023#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
6024#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6025
6026#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
6027#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
6028#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
6029#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6030
6031#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
6032#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
6033#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
6034#define TURN_AROUND_TIMEOUT_MASK 0x3f
6035
6036#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
6037#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
6038#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
6039#define DEVICE_RESET_TIMER_MASK 0xffff
6040
6041#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
6042#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
6043#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
6044#define VERTICAL_ADDRESS_SHIFT 16
6045#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6046#define HORIZONTAL_ADDRESS_SHIFT 0
6047#define HORIZONTAL_ADDRESS_MASK 0xffff
6048
6049#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
6050#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
6051#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
6052#define DBI_FIFO_EMPTY_HALF (0 << 0)
6053#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6054#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6055
6056/* regs below are bits 15:0 */
6057#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
6058#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
6059#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
6060
6061#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
6062#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
6063#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
6064
6065#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
6066#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
6067#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
6068
6069#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
6070#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
6071#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
6072
6073#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
6074#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
6075#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
6076
6077#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
6078#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
6079#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
6080
6081#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
6082#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
6083#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
6084
6085#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
6086#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
6087#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
6088/* regs above are bits 15:0 */
6089
6090#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
6091#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
6092#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
6093#define DPI_LP_MODE (1 << 6)
6094#define BACKLIGHT_OFF (1 << 5)
6095#define BACKLIGHT_ON (1 << 4)
6096#define COLOR_MODE_OFF (1 << 3)
6097#define COLOR_MODE_ON (1 << 2)
6098#define TURN_ON (1 << 1)
6099#define SHUTDOWN (1 << 0)
6100
6101#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
6102#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
6103#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
6104#define COMMAND_BYTE_SHIFT 0
6105#define COMMAND_BYTE_MASK (0x3f << 0)
6106
6107#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
6108#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
6109#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
6110#define MASTER_INIT_TIMER_SHIFT 0
6111#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6112
6113#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
6114#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
6115#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
6116#define MAX_RETURN_PKT_SIZE_SHIFT 0
6117#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6118
6119#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
6120#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
6121#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6122#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6123#define DISABLE_VIDEO_BTA (1 << 3)
6124#define IP_TG_CONFIG (1 << 2)
6125#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6126#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6127#define VIDEO_MODE_BURST (3 << 0)
6128
6129#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
6130#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
6131#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
6132#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6133#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6134#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6135#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6136#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6137#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6138#define CLOCKSTOP (1 << 1)
6139#define EOT_DISABLE (1 << 0)
6140
6141#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
6142#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
6143#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
6144#define LP_BYTECLK_SHIFT 0
6145#define LP_BYTECLK_MASK (0xffff << 0)
6146
6147/* bits 31:0 */
6148#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
6149#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
6150#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
6151
6152/* bits 31:0 */
6153#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6154#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6155#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6156
6157#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6158#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6159#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6160#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6161#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6162#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6163#define LONG_PACKET_WORD_COUNT_SHIFT 8
6164#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6165#define SHORT_PACKET_PARAM_SHIFT 8
6166#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6167#define VIRTUAL_CHANNEL_SHIFT 6
6168#define VIRTUAL_CHANNEL_MASK (3 << 6)
6169#define DATA_TYPE_SHIFT 0
6170#define DATA_TYPE_MASK (3f << 0)
6171/* data type values, see include/video/mipi_display.h */
6172
6173#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6174#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6175#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6176#define DPI_FIFO_EMPTY (1 << 28)
6177#define DBI_FIFO_EMPTY (1 << 27)
6178#define LP_CTRL_FIFO_EMPTY (1 << 26)
6179#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6180#define LP_CTRL_FIFO_FULL (1 << 24)
6181#define HS_CTRL_FIFO_EMPTY (1 << 18)
6182#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6183#define HS_CTRL_FIFO_FULL (1 << 16)
6184#define LP_DATA_FIFO_EMPTY (1 << 10)
6185#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6186#define LP_DATA_FIFO_FULL (1 << 8)
6187#define HS_DATA_FIFO_EMPTY (1 << 2)
6188#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6189#define HS_DATA_FIFO_FULL (1 << 0)
6190
6191#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6192#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6193#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6194#define DBI_HS_LP_MODE_MASK (1 << 0)
6195#define DBI_LP_MODE (1 << 0)
6196#define DBI_HS_MODE (0 << 0)
6197
6198#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6199#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6200#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6201#define EXIT_ZERO_COUNT_SHIFT 24
6202#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6203#define TRAIL_COUNT_SHIFT 16
6204#define TRAIL_COUNT_MASK (0x1f << 16)
6205#define CLK_ZERO_COUNT_SHIFT 8
6206#define CLK_ZERO_COUNT_MASK (0xff << 8)
6207#define PREPARE_COUNT_SHIFT 0
6208#define PREPARE_COUNT_MASK (0x3f << 0)
6209
6210/* bits 31:0 */
6211#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6212#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6213#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6214
6215#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6216#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6217#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6218#define LP_HS_SSW_CNT_SHIFT 16
6219#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6220#define HS_LP_PWR_SW_CNT_SHIFT 0
6221#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6222
6223#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6224#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6225#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6226#define STOP_STATE_STALL_COUNTER_SHIFT 0
6227#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6228
6229#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6230#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6231#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6232#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6233#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6234#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6235#define RX_CONTENTION_DETECTED (1 << 0)
6236
6237/* XXX: only pipe A ?!? */
6238#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6239#define DBI_TYPEC_ENABLE (1 << 31)
6240#define DBI_TYPEC_WIP (1 << 30)
6241#define DBI_TYPEC_OPTION_SHIFT 28
6242#define DBI_TYPEC_OPTION_MASK (3 << 28)
6243#define DBI_TYPEC_FREQ_SHIFT 24
6244#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6245#define DBI_TYPEC_OVERRIDE (1 << 8)
6246#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6247#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6248
6249
6250/* MIPI adapter registers */
6251
6252#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6253#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6254#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6255#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6256#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6257#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6258#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6259#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6260#define READ_REQUEST_PRIORITY_SHIFT 3
6261#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6262#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6263#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6264#define RGB_FLIP_TO_BGR (1 << 2)
6265
6266#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6267#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6268#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6269#define DATA_MEM_ADDRESS_SHIFT 5
6270#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6271#define DATA_VALID (1 << 0)
6272
6273#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6274#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6275#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6276#define DATA_LENGTH_SHIFT 0
6277#define DATA_LENGTH_MASK (0xfffff << 0)
6278
6279#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6280#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6281#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6282#define COMMAND_MEM_ADDRESS_SHIFT 5
6283#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6284#define AUTO_PWG_ENABLE (1 << 2)
6285#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6286#define COMMAND_VALID (1 << 0)
6287
6288#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6289#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6290#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6291#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6292#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6293
6294#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6295#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6296#define MIPI_READ_DATA_RETURN(pipe, n) \
6297 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6298
6299#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6300#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6301#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6302#define READ_DATA_VALID(n) (1 << (n))
6303
a57c774a 6304/* For UMS only (deprecated): */
5c969aa7
DL
6305#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6306#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6307#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6308#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6309#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6310#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
a57c774a 6311
585fb111 6312#endif /* _I915_REG_H_ */