]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Fix gen2 planes B and C max watermark value
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
3e78998a 243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
269#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
270#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
271#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
272#define MI_SEMAPHORE_POLL (1<<15)
273#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 274#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
4da46e1e 275#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
585fb111
JB
276#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
277#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
278#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
279/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
280 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
281 * simply ignores the register load under certain conditions.
282 * - One can actually load arbitrary many arbitrary registers: Simply issue x
283 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
284 */
7ec55f46 285#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 286#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 287#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 288#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 289#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 290#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
291#define MI_FLUSH_DW_STORE_INDEX (1<<21)
292#define MI_INVALIDATE_TLB (1<<18)
293#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 294#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 295#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
296#define MI_INVALIDATE_BSD (1<<7)
297#define MI_FLUSH_DW_USE_GTT (1<<2)
298#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 299#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
300#define MI_BATCH_NON_SECURE (1)
301/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 302#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 303#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 304#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 305#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 306#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 307#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 308
9435373e
RV
309
310#define MI_PREDICATE_RESULT_2 (0x2214)
311#define LOWER_SLICE_ENABLED (1<<0)
312#define LOWER_SLICE_DISABLED (0<<0)
313
585fb111
JB
314/*
315 * 3D instructions used by the kernel
316 */
317#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
318
319#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
320#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
321#define SC_UPDATE_SCISSOR (0x1<<1)
322#define SC_ENABLE_MASK (0x1<<0)
323#define SC_ENABLE (0x1<<0)
324#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
325#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
326#define SCI_YMIN_MASK (0xffff<<16)
327#define SCI_XMIN_MASK (0xffff<<0)
328#define SCI_YMAX_MASK (0xffff<<16)
329#define SCI_XMAX_MASK (0xffff<<0)
330#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
331#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
332#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
333#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
334#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
335#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
336#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
337#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
338#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
339#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
340#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
341#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
342#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
343#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
344#define BLT_DEPTH_8 (0<<24)
345#define BLT_DEPTH_16_565 (1<<24)
346#define BLT_DEPTH_16_1555 (2<<24)
347#define BLT_DEPTH_32 (3<<24)
348#define BLT_ROP_GXCOPY (0xcc<<16)
349#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
350#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
351#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
352#define ASYNC_FLIP (1<<22)
353#define DISPLAY_PLANE_A (0<<20)
354#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 355#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 356#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 357#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 358#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 359#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 360#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 361#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 362#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
363#define PIPE_CONTROL_DEPTH_STALL (1<<13)
364#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 365#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
366#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
367#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
368#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
369#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 370#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
371#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
372#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
373#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 374#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 375#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 376#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 377
3a6fa984
BV
378/*
379 * Commands used only by the command parser
380 */
381#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
382#define MI_ARB_CHECK MI_INSTR(0x05, 0)
383#define MI_RS_CONTROL MI_INSTR(0x06, 0)
384#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
385#define MI_PREDICATE MI_INSTR(0x0C, 0)
386#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
387#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 388#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
389#define MI_URB_CLEAR MI_INSTR(0x19, 0)
390#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
391#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
392#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
393#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
394#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
395#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
396#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
397#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
398#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
399#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
400
401#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
402#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
403#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
404#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
405#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
406#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
407#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
408 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
409#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
410 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
411#define GFX_OP_3DSTATE_SO_DECL_LIST \
412 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
413
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
416#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
417 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
418#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
419 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
420#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
421 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
422#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
423 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
424
425#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
426
427#define COLOR_BLT ((0x2<<29)|(0x40<<22))
428#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 429
5947de9b
BV
430/*
431 * Registers used only by the command parser
432 */
433#define BCS_SWCTRL 0x22200
434
435#define HS_INVOCATION_COUNT 0x2300
436#define DS_INVOCATION_COUNT 0x2308
437#define IA_VERTICES_COUNT 0x2310
438#define IA_PRIMITIVES_COUNT 0x2318
439#define VS_INVOCATION_COUNT 0x2320
440#define GS_INVOCATION_COUNT 0x2328
441#define GS_PRIMITIVES_COUNT 0x2330
442#define CL_INVOCATION_COUNT 0x2338
443#define CL_PRIMITIVES_COUNT 0x2340
444#define PS_INVOCATION_COUNT 0x2348
445#define PS_DEPTH_COUNT 0x2350
446
447/* There are the 4 64-bit counter registers, one for each stream output */
448#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
449
113a0476
BV
450#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
451
452#define GEN7_3DPRIM_END_OFFSET 0x2420
453#define GEN7_3DPRIM_START_VERTEX 0x2430
454#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
455#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
456#define GEN7_3DPRIM_START_INSTANCE 0x243C
457#define GEN7_3DPRIM_BASE_VERTEX 0x2440
458
180b813c
KG
459#define OACONTROL 0x2360
460
220375aa
BV
461#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
462#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
463#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
464 _GEN7_PIPEA_DE_LOAD_SL, \
465 _GEN7_PIPEB_DE_LOAD_SL)
466
dc96e9b8
CW
467/*
468 * Reset registers
469 */
470#define DEBUG_RESET_I830 0x6070
471#define DEBUG_RESET_FULL (1<<7)
472#define DEBUG_RESET_RENDER (1<<8)
473#define DEBUG_RESET_DISPLAY (1<<9)
474
57f350b6 475/*
5a09ae9f
JN
476 * IOSF sideband
477 */
478#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
479#define IOSF_DEVFN_SHIFT 24
480#define IOSF_OPCODE_SHIFT 16
481#define IOSF_PORT_SHIFT 8
482#define IOSF_BYTE_ENABLES_SHIFT 4
483#define IOSF_BAR_SHIFT 1
484#define IOSF_SB_BUSY (1<<0)
f3419158 485#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
486#define IOSF_PORT_PUNIT 0x4
487#define IOSF_PORT_NC 0x11
488#define IOSF_PORT_DPIO 0x12
a09caddd 489#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
490#define IOSF_PORT_GPIO_NC 0x13
491#define IOSF_PORT_CCK 0x14
492#define IOSF_PORT_CCU 0xA9
493#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 494#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
495#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
496#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
497
30a970c6
JB
498/* See configdb bunit SB addr map */
499#define BUNIT_REG_BISOC 0x11
500
30a970c6 501#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
502#define DSPFREQSTAT_SHIFT_CHV 24
503#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
504#define DSPFREQGUAR_SHIFT_CHV 8
505#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
506#define DSPFREQSTAT_SHIFT 30
507#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
508#define DSPFREQGUAR_SHIFT 14
509#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
26972b0a
VS
510#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
511#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
512#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
513#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
514#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
515#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
516#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
517#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
518#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
519#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
520#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
521#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
522
523/* See the PUNIT HAS v0.8 for the below bits */
524enum punit_power_well {
525 PUNIT_POWER_WELL_RENDER = 0,
526 PUNIT_POWER_WELL_MEDIA = 1,
527 PUNIT_POWER_WELL_DISP2D = 3,
528 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
529 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
530 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
531 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
532 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
533 PUNIT_POWER_WELL_DPIO_RX0 = 10,
534 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 535 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
536 /* FIXME: guesswork below */
537 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
538 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
539 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
540
541 PUNIT_POWER_WELL_NUM,
542};
543
02f4c9e0
CML
544#define PUNIT_REG_PWRGT_CTRL 0x60
545#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
546#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
547#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
548#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
549#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
550#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 551
5a09ae9f
JN
552#define PUNIT_REG_GPU_LFM 0xd3
553#define PUNIT_REG_GPU_FREQ_REQ 0xd4
554#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 555#define GENFREQSTATUS (1<<0)
5a09ae9f 556#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 557#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
558
559#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
560#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
561
2b6b3a09
D
562#define PUNIT_GPU_STATUS_REG 0xdb
563#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
564#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
565#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
566#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
567
568#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
569#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
570#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
571
5a09ae9f
JN
572#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
573#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
574#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
575#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
576#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
577#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
578#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
579#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
580#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
581#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
582
31685c25
D
583#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
584#define VLV_RP_UP_EI_THRESHOLD 90
585#define VLV_RP_DOWN_EI_THRESHOLD 70
586#define VLV_INT_COUNT_FOR_DOWN_EI 5
587
be4fc046 588/* vlv2 north clock has */
24eb2d59
CML
589#define CCK_FUSE_REG 0x8
590#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 591#define CCK_REG_DSI_PLL_FUSE 0x44
592#define CCK_REG_DSI_PLL_CONTROL 0x48
593#define DSI_PLL_VCO_EN (1 << 31)
594#define DSI_PLL_LDO_GATE (1 << 30)
595#define DSI_PLL_P1_POST_DIV_SHIFT 17
596#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
597#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
598#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
599#define DSI_PLL_MUX_MASK (3 << 9)
600#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
601#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
602#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
603#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
604#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
605#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
606#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
607#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
608#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
609#define DSI_PLL_LOCK (1 << 0)
610#define CCK_REG_DSI_PLL_DIVIDER 0x4c
611#define DSI_PLL_LFSR (1 << 31)
612#define DSI_PLL_FRACTION_EN (1 << 30)
613#define DSI_PLL_FRAC_COUNTER_SHIFT 27
614#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
615#define DSI_PLL_USYNC_CNT_SHIFT 18
616#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
617#define DSI_PLL_N1_DIV_SHIFT 16
618#define DSI_PLL_N1_DIV_MASK (3 << 16)
619#define DSI_PLL_M1_DIV_SHIFT 0
620#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 621#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
622#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
623#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
624#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
625#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
626#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 627
0e767189
VS
628/**
629 * DOC: DPIO
630 *
631 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
632 * ports. DPIO is the name given to such a display PHY. These PHYs
633 * don't follow the standard programming model using direct MMIO
634 * registers, and instead their registers must be accessed trough IOSF
635 * sideband. VLV has one such PHY for driving ports B and C, and CHV
636 * adds another PHY for driving port D. Each PHY responds to specific
637 * IOSF-SB port.
638 *
639 * Each display PHY is made up of one or two channels. Each channel
640 * houses a common lane part which contains the PLL and other common
641 * logic. CH0 common lane also contains the IOSF-SB logic for the
642 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
643 * must be running when any DPIO registers are accessed.
644 *
645 * In addition to having their own registers, the PHYs are also
646 * controlled through some dedicated signals from the display
647 * controller. These include PLL reference clock enable, PLL enable,
648 * and CRI clock selection, for example.
649 *
650 * Eeach channel also has two splines (also called data lanes), and
651 * each spline is made up of one Physical Access Coding Sub-Layer
652 * (PCS) block and two TX lanes. So each channel has two PCS blocks
653 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
654 * data/clock pairs depending on the output type.
655 *
656 * Additionally the PHY also contains an AUX lane with AUX blocks
657 * for each channel. This is used for DP AUX communication, but
658 * this fact isn't really relevant for the driver since AUX is
659 * controlled from the display controller side. No DPIO registers
660 * need to be accessed during AUX communication,
661 *
662 * Generally the common lane corresponds to the pipe and
663 * the spline (PCS/TX) correponds to the port.
664 *
665 * For dual channel PHY (VLV/CHV):
666 *
667 * pipe A == CMN/PLL/REF CH0
54d9d493 668 *
0e767189
VS
669 * pipe B == CMN/PLL/REF CH1
670 *
671 * port B == PCS/TX CH0
672 *
673 * port C == PCS/TX CH1
674 *
675 * This is especially important when we cross the streams
676 * ie. drive port B with pipe B, or port C with pipe A.
677 *
678 * For single channel PHY (CHV):
679 *
680 * pipe C == CMN/PLL/REF CH0
681 *
682 * port D == PCS/TX CH0
683 *
684 * Note: digital port B is DDI0, digital port C is DDI1,
685 * digital port D is DDI2
686 */
687/*
688 * Dual channel PHY (VLV/CHV)
689 * ---------------------------------
690 * | CH0 | CH1 |
691 * | CMN/PLL/REF | CMN/PLL/REF |
692 * |---------------|---------------| Display PHY
693 * | PCS01 | PCS23 | PCS01 | PCS23 |
694 * |-------|-------|-------|-------|
695 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
696 * ---------------------------------
697 * | DDI0 | DDI1 | DP/HDMI ports
698 * ---------------------------------
598fac6b 699 *
0e767189
VS
700 * Single channel PHY (CHV)
701 * -----------------
702 * | CH0 |
703 * | CMN/PLL/REF |
704 * |---------------| Display PHY
705 * | PCS01 | PCS23 |
706 * |-------|-------|
707 * |TX0|TX1|TX2|TX3|
708 * -----------------
709 * | DDI2 | DP/HDMI port
710 * -----------------
57f350b6 711 */
5a09ae9f 712#define DPIO_DEVFN 0
5a09ae9f 713
54d9d493 714#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
715#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
716#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
717#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 718#define DPIO_CMNRST (1<<0)
57f350b6 719
e4607fcf
CML
720#define DPIO_PHY(pipe) ((pipe) >> 1)
721#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
722
598fac6b
DV
723/*
724 * Per pipe/PLL DPIO regs
725 */
ab3c759a 726#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 727#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
728#define DPIO_POST_DIV_DAC 0
729#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
730#define DPIO_POST_DIV_LVDS1 2
731#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
732#define DPIO_K_SHIFT (24) /* 4 bits */
733#define DPIO_P1_SHIFT (21) /* 3 bits */
734#define DPIO_P2_SHIFT (16) /* 5 bits */
735#define DPIO_N_SHIFT (12) /* 4 bits */
736#define DPIO_ENABLE_CALIBRATION (1<<11)
737#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
738#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
739#define _VLV_PLL_DW3_CH1 0x802c
740#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 741
ab3c759a 742#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
743#define DPIO_REFSEL_OVERRIDE 27
744#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
745#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
746#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 747#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
748#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
749#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
750#define _VLV_PLL_DW5_CH1 0x8034
751#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 752
ab3c759a
CML
753#define _VLV_PLL_DW7_CH0 0x801c
754#define _VLV_PLL_DW7_CH1 0x803c
755#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 756
ab3c759a
CML
757#define _VLV_PLL_DW8_CH0 0x8040
758#define _VLV_PLL_DW8_CH1 0x8060
759#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 760
ab3c759a
CML
761#define VLV_PLL_DW9_BCAST 0xc044
762#define _VLV_PLL_DW9_CH0 0x8044
763#define _VLV_PLL_DW9_CH1 0x8064
764#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 765
ab3c759a
CML
766#define _VLV_PLL_DW10_CH0 0x8048
767#define _VLV_PLL_DW10_CH1 0x8068
768#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 769
ab3c759a
CML
770#define _VLV_PLL_DW11_CH0 0x804c
771#define _VLV_PLL_DW11_CH1 0x806c
772#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 773
ab3c759a
CML
774/* Spec for ref block start counts at DW10 */
775#define VLV_REF_DW13 0x80ac
598fac6b 776
ab3c759a 777#define VLV_CMN_DW0 0x8100
dc96e9b8 778
598fac6b
DV
779/*
780 * Per DDI channel DPIO regs
781 */
782
ab3c759a
CML
783#define _VLV_PCS_DW0_CH0 0x8200
784#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
785#define DPIO_PCS_TX_LANE2_RESET (1<<16)
786#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 787#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 788
97fd4d5c
VS
789#define _VLV_PCS01_DW0_CH0 0x200
790#define _VLV_PCS23_DW0_CH0 0x400
791#define _VLV_PCS01_DW0_CH1 0x2600
792#define _VLV_PCS23_DW0_CH1 0x2800
793#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
794#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
795
ab3c759a
CML
796#define _VLV_PCS_DW1_CH0 0x8204
797#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 798#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
799#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
800#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
801#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
802#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
803#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
804
97fd4d5c
VS
805#define _VLV_PCS01_DW1_CH0 0x204
806#define _VLV_PCS23_DW1_CH0 0x404
807#define _VLV_PCS01_DW1_CH1 0x2604
808#define _VLV_PCS23_DW1_CH1 0x2804
809#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
810#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
811
ab3c759a
CML
812#define _VLV_PCS_DW8_CH0 0x8220
813#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
814#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
815#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
816#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
817
818#define _VLV_PCS01_DW8_CH0 0x0220
819#define _VLV_PCS23_DW8_CH0 0x0420
820#define _VLV_PCS01_DW8_CH1 0x2620
821#define _VLV_PCS23_DW8_CH1 0x2820
822#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
823#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
824
825#define _VLV_PCS_DW9_CH0 0x8224
826#define _VLV_PCS_DW9_CH1 0x8424
827#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
828
9d556c99
CML
829#define _CHV_PCS_DW10_CH0 0x8228
830#define _CHV_PCS_DW10_CH1 0x8428
831#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
832#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
833#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
834
1966e59e
VS
835#define _VLV_PCS01_DW10_CH0 0x0228
836#define _VLV_PCS23_DW10_CH0 0x0428
837#define _VLV_PCS01_DW10_CH1 0x2628
838#define _VLV_PCS23_DW10_CH1 0x2828
839#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
840#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
841
ab3c759a
CML
842#define _VLV_PCS_DW11_CH0 0x822c
843#define _VLV_PCS_DW11_CH1 0x842c
844#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
845
846#define _VLV_PCS_DW12_CH0 0x8230
847#define _VLV_PCS_DW12_CH1 0x8430
848#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
849
850#define _VLV_PCS_DW14_CH0 0x8238
851#define _VLV_PCS_DW14_CH1 0x8438
852#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
853
854#define _VLV_PCS_DW23_CH0 0x825c
855#define _VLV_PCS_DW23_CH1 0x845c
856#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
857
858#define _VLV_TX_DW2_CH0 0x8288
859#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
860#define DPIO_SWING_MARGIN000_SHIFT 16
861#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 862#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
863#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
864
865#define _VLV_TX_DW3_CH0 0x828c
866#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
867/* The following bit for CHV phy */
868#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
869#define DPIO_SWING_MARGIN101_SHIFT 16
870#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
871#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
872
873#define _VLV_TX_DW4_CH0 0x8290
874#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
875#define DPIO_SWING_DEEMPH9P5_SHIFT 24
876#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
877#define DPIO_SWING_DEEMPH6P0_SHIFT 16
878#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
879#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
880
881#define _VLV_TX3_DW4_CH0 0x690
882#define _VLV_TX3_DW4_CH1 0x2a90
883#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
884
885#define _VLV_TX_DW5_CH0 0x8294
886#define _VLV_TX_DW5_CH1 0x8494
598fac6b 887#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
888#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
889
890#define _VLV_TX_DW11_CH0 0x82ac
891#define _VLV_TX_DW11_CH1 0x84ac
892#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
893
894#define _VLV_TX_DW14_CH0 0x82b8
895#define _VLV_TX_DW14_CH1 0x84b8
896#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 897
9d556c99
CML
898/* CHV dpPhy registers */
899#define _CHV_PLL_DW0_CH0 0x8000
900#define _CHV_PLL_DW0_CH1 0x8180
901#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
902
903#define _CHV_PLL_DW1_CH0 0x8004
904#define _CHV_PLL_DW1_CH1 0x8184
905#define DPIO_CHV_N_DIV_SHIFT 8
906#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
907#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
908
909#define _CHV_PLL_DW2_CH0 0x8008
910#define _CHV_PLL_DW2_CH1 0x8188
911#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
912
913#define _CHV_PLL_DW3_CH0 0x800c
914#define _CHV_PLL_DW3_CH1 0x818c
915#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
916#define DPIO_CHV_FIRST_MOD (0 << 8)
917#define DPIO_CHV_SECOND_MOD (1 << 8)
918#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
919#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
920
921#define _CHV_PLL_DW6_CH0 0x8018
922#define _CHV_PLL_DW6_CH1 0x8198
923#define DPIO_CHV_GAIN_CTRL_SHIFT 16
924#define DPIO_CHV_INT_COEFF_SHIFT 8
925#define DPIO_CHV_PROP_COEFF_SHIFT 0
926#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
927
b9e5ac3c
VS
928#define _CHV_CMN_DW5_CH0 0x8114
929#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
930#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
931#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
932#define CHV_BUFRIGHTENA1_MASK (3 << 20)
933#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
934#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
935#define CHV_BUFLEFTENA1_FORCE (3 << 22)
936#define CHV_BUFLEFTENA1_MASK (3 << 22)
937
9d556c99
CML
938#define _CHV_CMN_DW13_CH0 0x8134
939#define _CHV_CMN_DW0_CH1 0x8080
940#define DPIO_CHV_S1_DIV_SHIFT 21
941#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
942#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
943#define DPIO_CHV_K_DIV_SHIFT 4
944#define DPIO_PLL_FREQLOCK (1 << 1)
945#define DPIO_PLL_LOCK (1 << 0)
946#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
947
948#define _CHV_CMN_DW14_CH0 0x8138
949#define _CHV_CMN_DW1_CH1 0x8084
950#define DPIO_AFC_RECAL (1 << 14)
951#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
952#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
953#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
954#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
955#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
956#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
957#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
958#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
959#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
960#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
961
9197c88b
VS
962#define _CHV_CMN_DW19_CH0 0x814c
963#define _CHV_CMN_DW6_CH1 0x8098
964#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
965#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
966
9d556c99
CML
967#define CHV_CMN_DW30 0x8178
968#define DPIO_LRC_BYPASS (1 << 3)
969
970#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
971 (lane) * 0x200 + (offset))
972
f72df8db
VS
973#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
974#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
975#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
976#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
977#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
978#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
979#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
980#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
981#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
982#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
983#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
984#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
985#define DPIO_FRC_LATENCY_SHFIT 8
986#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
987#define DPIO_UPAR_SHIFT 30
585fb111 988/*
de151cf6 989 * Fence registers
585fb111 990 */
de151cf6 991#define FENCE_REG_830_0 0x2000
dc529a4f 992#define FENCE_REG_945_8 0x3000
de151cf6
JB
993#define I830_FENCE_START_MASK 0x07f80000
994#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 995#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
996#define I830_FENCE_PITCH_SHIFT 4
997#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 998#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 999#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1000#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1001
1002#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1003#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1004
de151cf6
JB
1005#define FENCE_REG_965_0 0x03000
1006#define I965_FENCE_PITCH_SHIFT 2
1007#define I965_FENCE_TILING_Y_SHIFT 1
1008#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1009#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1010
4e901fdc
EA
1011#define FENCE_REG_SANDYBRIDGE_0 0x100000
1012#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1013#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1014
2b6b3a09 1015
f691e2f4
DV
1016/* control register for cpu gtt access */
1017#define TILECTL 0x101000
1018#define TILECTL_SWZCTL (1 << 0)
1019#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1020#define TILECTL_BACKSNOOP_DIS (1 << 3)
1021
de151cf6
JB
1022/*
1023 * Instruction and interrupt control regs
1024 */
f1e1c212
VS
1025#define PGTBL_CTL 0x02020
1026#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1027#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1028#define PGTBL_ER 0x02024
333e9fe9
DV
1029#define RENDER_RING_BASE 0x02000
1030#define BSD_RING_BASE 0x04000
1031#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1032#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1033#define VEBOX_RING_BASE 0x1a000
549f7365 1034#define BLT_RING_BASE 0x22000
3d281d8c
DV
1035#define RING_TAIL(base) ((base)+0x30)
1036#define RING_HEAD(base) ((base)+0x34)
1037#define RING_START(base) ((base)+0x38)
1038#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1039#define RING_SYNC_0(base) ((base)+0x40)
1040#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1041#define RING_SYNC_2(base) ((base)+0x48)
1042#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1043#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1044#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1045#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1046#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1047#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1048#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1049#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1050#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1051#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1052#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1053#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1054#define GEN6_NOSYNC 0
8fd26859 1055#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1056#define RING_HWS_PGA(base) ((base)+0x80)
1057#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1058
1059#define GEN7_WR_WATERMARK 0x4028
1060#define GEN7_GFX_PRIO_CTRL 0x402C
1061#define ARB_MODE 0x4030
f691e2f4
DV
1062#define ARB_MODE_SWIZZLE_SNB (1<<4)
1063#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1064#define GEN7_GFX_PEND_TLB0 0x4034
1065#define GEN7_GFX_PEND_TLB1 0x4038
1066/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1067#define GEN7_LRA_LIMITS_BASE 0x403C
1068#define GEN7_LRA_LIMITS_REG_NUM 13
1069#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1070#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1071
31a5336e 1072#define GAMTARBMODE 0x04a08
4afe8d33 1073#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1074#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1075#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1076#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1077#define RING_FAULT_GTTSEL_MASK (1<<11)
1078#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1079#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1080#define RING_FAULT_VALID (1<<0)
33f3f518 1081#define DONE_REG 0x40b0
fbe5d36e 1082#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1083#define BSD_HWS_PGA_GEN7 (0x04180)
1084#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1085#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1086#define RING_ACTHD(base) ((base)+0x74)
50877445 1087#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1088#define RING_NOPID(base) ((base)+0x94)
0f46832f 1089#define RING_IMR(base) ((base)+0xa8)
73d477f6 1090#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1091#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1092#define TAIL_ADDR 0x001FFFF8
1093#define HEAD_WRAP_COUNT 0xFFE00000
1094#define HEAD_WRAP_ONE 0x00200000
1095#define HEAD_ADDR 0x001FFFFC
1096#define RING_NR_PAGES 0x001FF000
1097#define RING_REPORT_MASK 0x00000006
1098#define RING_REPORT_64K 0x00000002
1099#define RING_REPORT_128K 0x00000004
1100#define RING_NO_REPORT 0x00000000
1101#define RING_VALID_MASK 0x00000001
1102#define RING_VALID 0x00000001
1103#define RING_INVALID 0x00000000
4b60e5cb
CW
1104#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1105#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1106#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1107
1108#define GEN7_TLB_RD_ADDR 0x4700
1109
8168bd48
CW
1110#if 0
1111#define PRB0_TAIL 0x02030
1112#define PRB0_HEAD 0x02034
1113#define PRB0_START 0x02038
1114#define PRB0_CTL 0x0203c
585fb111
JB
1115#define PRB1_TAIL 0x02040 /* 915+ only */
1116#define PRB1_HEAD 0x02044 /* 915+ only */
1117#define PRB1_START 0x02048 /* 915+ only */
1118#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1119#endif
63eeaf38
JB
1120#define IPEIR_I965 0x02064
1121#define IPEHR_I965 0x02068
1122#define INSTDONE_I965 0x0206c
d53bd484
BW
1123#define GEN7_INSTDONE_1 0x0206c
1124#define GEN7_SC_INSTDONE 0x07100
1125#define GEN7_SAMPLER_INSTDONE 0x0e160
1126#define GEN7_ROW_INSTDONE 0x0e164
1127#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1128#define RING_IPEIR(base) ((base)+0x64)
1129#define RING_IPEHR(base) ((base)+0x68)
1130#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1131#define RING_INSTPS(base) ((base)+0x70)
1132#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1133#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1134#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1135#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1136#define INSTPS 0x02070 /* 965+ only */
1137#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1138#define ACTHD_I965 0x02074
1139#define HWS_PGA 0x02080
1140#define HWS_ADDRESS_MASK 0xfffff000
1141#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1142#define PWRCTXA 0x2088 /* 965GM+ only */
1143#define PWRCTX_EN (1<<0)
585fb111 1144#define IPEIR 0x02088
63eeaf38
JB
1145#define IPEHR 0x0208c
1146#define INSTDONE 0x02090
585fb111
JB
1147#define NOPID 0x02094
1148#define HWSTAM 0x02098
9d2f41fa 1149#define DMA_FADD_I8XX 0x020d0
94e39e28 1150#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1151#define RING_BBADDR(base) ((base)+0x140)
1152#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1153
f406839f 1154#define ERROR_GEN6 0x040a0
71e172e8 1155#define GEN7_ERR_INT 0x44040
de032bf4 1156#define ERR_INT_POISON (1<<31)
8664281b 1157#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1158#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1159#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1160#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1161#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1162#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1163#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1164#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1165#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1166
3f1e109a
PZ
1167#define FPGA_DBG 0x42300
1168#define FPGA_DBG_RM_NOCLAIM (1<<31)
1169
0f3b6849 1170#define DERRMR 0x44050
4e0bbc31 1171/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1172#define DERRMR_PIPEA_SCANLINE (1<<0)
1173#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1174#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1175#define DERRMR_PIPEA_VBLANK (1<<3)
1176#define DERRMR_PIPEA_HBLANK (1<<5)
1177#define DERRMR_PIPEB_SCANLINE (1<<8)
1178#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1179#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1180#define DERRMR_PIPEB_VBLANK (1<<11)
1181#define DERRMR_PIPEB_HBLANK (1<<13)
1182/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1183#define DERRMR_PIPEC_SCANLINE (1<<14)
1184#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1185#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1186#define DERRMR_PIPEC_VBLANK (1<<21)
1187#define DERRMR_PIPEC_HBLANK (1<<22)
1188
0f3b6849 1189
de6e2eaf
EA
1190/* GM45+ chicken bits -- debug workaround bits that may be required
1191 * for various sorts of correct behavior. The top 16 bits of each are
1192 * the enables for writing to the corresponding low bit.
1193 */
1194#define _3D_CHICKEN 0x02084
4283908e 1195#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1196#define _3D_CHICKEN2 0x0208c
1197/* Disables pipelining of read flushes past the SF-WIZ interface.
1198 * Required on all Ironlake steppings according to the B-Spec, but the
1199 * particular danger of not doing so is not specified.
1200 */
1201# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1202#define _3D_CHICKEN3 0x02090
87f8020e 1203#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1204#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1205#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1206#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1207
71cf39b1
EA
1208#define MI_MODE 0x0209c
1209# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1210# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1211# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1212# define MODE_IDLE (1 << 9)
9991ae78 1213# define STOP_RING (1 << 8)
71cf39b1 1214
f8f2ac9a 1215#define GEN6_GT_MODE 0x20d0
a607c1a4 1216#define GEN7_GT_MODE 0x7008
8d85d272
VS
1217#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1218#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1219#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1220#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1221#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1222#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1223
1ec14ad3 1224#define GFX_MODE 0x02520
b095cd0a 1225#define GFX_MODE_GEN7 0x0229c
5eb719cd 1226#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1227#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1228#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1229#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1230#define GFX_REPLAY_MODE (1<<11)
1231#define GFX_PSMI_GRANULARITY (1<<10)
1232#define GFX_PPGTT_ENABLE (1<<9)
1233
a7e806de 1234#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1235#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1236
9e72b46c
ID
1237#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1238#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1239#define SCPD0 0x0209c /* 915+ only */
1240#define IER 0x020a0
1241#define IIR 0x020a4
1242#define IMR 0x020a8
1243#define ISR 0x020ac
07ec7ec5 1244#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1245#define GINT_DIS (1<<22)
2d809570 1246#define GCFG_DIS (1<<8)
9e72b46c 1247#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1248#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1249#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1250#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1251#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1252#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1253#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1254#define VLV_PCBR_ADDR_SHIFT 12
1255
90a72f87 1256#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1257#define EIR 0x020b0
1258#define EMR 0x020b4
1259#define ESR 0x020b8
63eeaf38
JB
1260#define GM45_ERROR_PAGE_TABLE (1<<5)
1261#define GM45_ERROR_MEM_PRIV (1<<4)
1262#define I915_ERROR_PAGE_TABLE (1<<4)
1263#define GM45_ERROR_CP_PRIV (1<<3)
1264#define I915_ERROR_MEMORY_REFRESH (1<<1)
1265#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1266#define INSTPM 0x020c0
ee980b80 1267#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1268#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1269 will not assert AGPBUSY# and will only
1270 be delivered when out of C3. */
84f9f938 1271#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1272#define INSTPM_TLB_INVALIDATE (1<<9)
1273#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1274#define ACTHD 0x020c8
1275#define FW_BLC 0x020d8
8692d00e 1276#define FW_BLC2 0x020dc
585fb111 1277#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1278#define FW_BLC_SELF_EN_MASK (1<<31)
1279#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1280#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1281#define MM_BURST_LENGTH 0x00700000
1282#define MM_FIFO_WATERMARK 0x0001F000
1283#define LM_BURST_LENGTH 0x00000700
1284#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1285#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1286
1287/* Make render/texture TLB fetches lower priorty than associated data
1288 * fetches. This is not turned on by default
1289 */
1290#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1291
1292/* Isoch request wait on GTT enable (Display A/B/C streams).
1293 * Make isoch requests stall on the TLB update. May cause
1294 * display underruns (test mode only)
1295 */
1296#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1297
1298/* Block grant count for isoch requests when block count is
1299 * set to a finite value.
1300 */
1301#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1302#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1303#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1304#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1305#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1306
1307/* Enable render writes to complete in C2/C3/C4 power states.
1308 * If this isn't enabled, render writes are prevented in low
1309 * power states. That seems bad to me.
1310 */
1311#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1312
1313/* This acknowledges an async flip immediately instead
1314 * of waiting for 2TLB fetches.
1315 */
1316#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1317
1318/* Enables non-sequential data reads through arbiter
1319 */
0206e353 1320#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1321
1322/* Disable FSB snooping of cacheable write cycles from binner/render
1323 * command stream
1324 */
1325#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1326
1327/* Arbiter time slice for non-isoch streams */
1328#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1329#define MI_ARB_TIME_SLICE_1 (0 << 5)
1330#define MI_ARB_TIME_SLICE_2 (1 << 5)
1331#define MI_ARB_TIME_SLICE_4 (2 << 5)
1332#define MI_ARB_TIME_SLICE_6 (3 << 5)
1333#define MI_ARB_TIME_SLICE_8 (4 << 5)
1334#define MI_ARB_TIME_SLICE_10 (5 << 5)
1335#define MI_ARB_TIME_SLICE_14 (6 << 5)
1336#define MI_ARB_TIME_SLICE_16 (7 << 5)
1337
1338/* Low priority grace period page size */
1339#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1340#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1341
1342/* Disable display A/B trickle feed */
1343#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1344
1345/* Set display plane priority */
1346#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1347#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1348
54e472ae
VS
1349#define MI_STATE 0x020e4 /* gen2 only */
1350#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1351#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1352
585fb111 1353#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1354#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1355#define CM0_IZ_OPT_DISABLE (1<<6)
1356#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1357#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1358#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1359#define CM0_COLOR_EVICT_DISABLE (1<<3)
1360#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1361#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1362#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1363#define GFX_FLSH_CNTL_GEN6 0x101008
1364#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1365#define ECOSKPD 0x021d0
1366#define ECO_GATING_CX_ONLY (1<<3)
1367#define ECO_FLIP_DONE (1<<0)
585fb111 1368
fe27c606 1369#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1370#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1371#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1372#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1373#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1374#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1375
4efe0708
JB
1376#define GEN6_BLITTER_ECOSKPD 0x221d0
1377#define GEN6_BLITTER_LOCK_SHIFT 16
1378#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1379
295e8bb7
VS
1380#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1381#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1382#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1383
881f47b6 1384#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1385#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1386#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1387#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1388#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1389
cc609d5d
BW
1390/* On modern GEN architectures interrupt control consists of two sets
1391 * of registers. The first set pertains to the ring generating the
1392 * interrupt. The second control is for the functional block generating the
1393 * interrupt. These are PM, GT, DE, etc.
1394 *
1395 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1396 * GT interrupt bits, so we don't need to duplicate the defines.
1397 *
1398 * These defines should cover us well from SNB->HSW with minor exceptions
1399 * it can also work on ILK.
1400 */
1401#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1402#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1403#define GT_BLT_USER_INTERRUPT (1 << 22)
1404#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1405#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1406#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1407#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1408#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1409#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1410#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1411#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1412#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1413#define GT_RENDER_USER_INTERRUPT (1 << 0)
1414
12638c57
BW
1415#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1416#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1417
35a85ac6
BW
1418#define GT_PARITY_ERROR(dev) \
1419 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1420 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1421
cc609d5d
BW
1422/* These are all the "old" interrupts */
1423#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1424
1425#define I915_PM_INTERRUPT (1<<31)
1426#define I915_ISP_INTERRUPT (1<<22)
1427#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1428#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1429#define I915_MIPIB_INTERRUPT (1<<19)
1430#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1431#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1432#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1433#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1434#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1435#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1436#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1437#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1438#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1439#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1440#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1441#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1442#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1443#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1444#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1445#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1446#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1447#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1448#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1449#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1450#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1451#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1452#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1453#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1454#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1455#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1456#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1457#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1458#define I915_USER_INTERRUPT (1<<1)
1459#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1460#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1461
1462#define GEN6_BSD_RNCID 0x12198
1463
a1e969e0
BW
1464#define GEN7_FF_THREAD_MODE 0x20a0
1465#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1466#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1467#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1468#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1469#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1470#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1471#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1472#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1473#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1474#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1475#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1476#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1477#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1478#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1479#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1480
585fb111
JB
1481/*
1482 * Framebuffer compression (915+ only)
1483 */
1484
1485#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1486#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1487#define FBC_CONTROL 0x03208
1488#define FBC_CTL_EN (1<<31)
1489#define FBC_CTL_PERIODIC (1<<30)
1490#define FBC_CTL_INTERVAL_SHIFT (16)
1491#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1492#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1493#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1494#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1495#define FBC_COMMAND 0x0320c
1496#define FBC_CMD_COMPRESS (1<<0)
1497#define FBC_STATUS 0x03210
1498#define FBC_STAT_COMPRESSING (1<<31)
1499#define FBC_STAT_COMPRESSED (1<<30)
1500#define FBC_STAT_MODIFIED (1<<29)
82f34496 1501#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1502#define FBC_CONTROL2 0x03214
1503#define FBC_CTL_FENCE_DBL (0<<4)
1504#define FBC_CTL_IDLE_IMM (0<<2)
1505#define FBC_CTL_IDLE_FULL (1<<2)
1506#define FBC_CTL_IDLE_LINE (2<<2)
1507#define FBC_CTL_IDLE_DEBUG (3<<2)
1508#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1509#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1510#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1511#define FBC_TAG 0x03300
585fb111
JB
1512
1513#define FBC_LL_SIZE (1536)
1514
74dff282
JB
1515/* Framebuffer compression for GM45+ */
1516#define DPFC_CB_BASE 0x3200
1517#define DPFC_CONTROL 0x3208
1518#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1519#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1520#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1521#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1522#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1523#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1524#define DPFC_SR_EN (1<<10)
1525#define DPFC_CTL_LIMIT_1X (0<<6)
1526#define DPFC_CTL_LIMIT_2X (1<<6)
1527#define DPFC_CTL_LIMIT_4X (2<<6)
1528#define DPFC_RECOMP_CTL 0x320c
1529#define DPFC_RECOMP_STALL_EN (1<<27)
1530#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1531#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1532#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1533#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1534#define DPFC_STATUS 0x3210
1535#define DPFC_INVAL_SEG_SHIFT (16)
1536#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1537#define DPFC_COMP_SEG_SHIFT (0)
1538#define DPFC_COMP_SEG_MASK (0x000003ff)
1539#define DPFC_STATUS2 0x3214
1540#define DPFC_FENCE_YOFF 0x3218
1541#define DPFC_CHICKEN 0x3224
1542#define DPFC_HT_MODIFY (1<<31)
1543
b52eb4dc
ZY
1544/* Framebuffer compression for Ironlake */
1545#define ILK_DPFC_CB_BASE 0x43200
1546#define ILK_DPFC_CONTROL 0x43208
da46f936 1547#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1548/* The bit 28-8 is reserved */
1549#define DPFC_RESERVED (0x1FFFFF00)
1550#define ILK_DPFC_RECOMP_CTL 0x4320c
1551#define ILK_DPFC_STATUS 0x43210
1552#define ILK_DPFC_FENCE_YOFF 0x43218
1553#define ILK_DPFC_CHICKEN 0x43224
1554#define ILK_FBC_RT_BASE 0x2128
1555#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1556#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1557
1558#define ILK_DISPLAY_CHICKEN1 0x42000
1559#define ILK_FBCQ_DIS (1<<22)
0206e353 1560#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1561
b52eb4dc 1562
9c04f015
YL
1563/*
1564 * Framebuffer compression for Sandybridge
1565 *
1566 * The following two registers are of type GTTMMADR
1567 */
1568#define SNB_DPFC_CTL_SA 0x100100
1569#define SNB_CPU_FENCE_ENABLE (1<<29)
1570#define DPFC_CPU_FENCE_OFFSET 0x100104
1571
abe959c7
RV
1572/* Framebuffer compression for Ivybridge */
1573#define IVB_FBC_RT_BASE 0x7020
1574
42db64ef
PZ
1575#define IPS_CTL 0x43408
1576#define IPS_ENABLE (1 << 31)
9c04f015 1577
fd3da6c9
RV
1578#define MSG_FBC_REND_STATE 0x50380
1579#define FBC_REND_NUKE (1<<2)
1580#define FBC_REND_CACHE_CLEAN (1<<1)
1581
585fb111
JB
1582/*
1583 * GPIO regs
1584 */
1585#define GPIOA 0x5010
1586#define GPIOB 0x5014
1587#define GPIOC 0x5018
1588#define GPIOD 0x501c
1589#define GPIOE 0x5020
1590#define GPIOF 0x5024
1591#define GPIOG 0x5028
1592#define GPIOH 0x502c
1593# define GPIO_CLOCK_DIR_MASK (1 << 0)
1594# define GPIO_CLOCK_DIR_IN (0 << 1)
1595# define GPIO_CLOCK_DIR_OUT (1 << 1)
1596# define GPIO_CLOCK_VAL_MASK (1 << 2)
1597# define GPIO_CLOCK_VAL_OUT (1 << 3)
1598# define GPIO_CLOCK_VAL_IN (1 << 4)
1599# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1600# define GPIO_DATA_DIR_MASK (1 << 8)
1601# define GPIO_DATA_DIR_IN (0 << 9)
1602# define GPIO_DATA_DIR_OUT (1 << 9)
1603# define GPIO_DATA_VAL_MASK (1 << 10)
1604# define GPIO_DATA_VAL_OUT (1 << 11)
1605# define GPIO_DATA_VAL_IN (1 << 12)
1606# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1607
f899fc64
CW
1608#define GMBUS0 0x5100 /* clock/port select */
1609#define GMBUS_RATE_100KHZ (0<<8)
1610#define GMBUS_RATE_50KHZ (1<<8)
1611#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1612#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1613#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1614#define GMBUS_PORT_DISABLED 0
1615#define GMBUS_PORT_SSC 1
1616#define GMBUS_PORT_VGADDC 2
1617#define GMBUS_PORT_PANEL 3
c0c35329 1618#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1619#define GMBUS_PORT_DPC 4 /* HDMIC */
1620#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1621#define GMBUS_PORT_DPD 6 /* HDMID */
1622#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1623#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1624#define GMBUS1 0x5104 /* command/status */
1625#define GMBUS_SW_CLR_INT (1<<31)
1626#define GMBUS_SW_RDY (1<<30)
1627#define GMBUS_ENT (1<<29) /* enable timeout */
1628#define GMBUS_CYCLE_NONE (0<<25)
1629#define GMBUS_CYCLE_WAIT (1<<25)
1630#define GMBUS_CYCLE_INDEX (2<<25)
1631#define GMBUS_CYCLE_STOP (4<<25)
1632#define GMBUS_BYTE_COUNT_SHIFT 16
1633#define GMBUS_SLAVE_INDEX_SHIFT 8
1634#define GMBUS_SLAVE_ADDR_SHIFT 1
1635#define GMBUS_SLAVE_READ (1<<0)
1636#define GMBUS_SLAVE_WRITE (0<<0)
1637#define GMBUS2 0x5108 /* status */
1638#define GMBUS_INUSE (1<<15)
1639#define GMBUS_HW_WAIT_PHASE (1<<14)
1640#define GMBUS_STALL_TIMEOUT (1<<13)
1641#define GMBUS_INT (1<<12)
1642#define GMBUS_HW_RDY (1<<11)
1643#define GMBUS_SATOER (1<<10)
1644#define GMBUS_ACTIVE (1<<9)
1645#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1646#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1647#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1648#define GMBUS_NAK_EN (1<<3)
1649#define GMBUS_IDLE_EN (1<<2)
1650#define GMBUS_HW_WAIT_EN (1<<1)
1651#define GMBUS_HW_RDY_EN (1<<0)
1652#define GMBUS5 0x5120 /* byte index */
1653#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1654
585fb111
JB
1655/*
1656 * Clock control & power management
1657 */
2d401b17
VS
1658#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1659#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1660#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1661#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1662
1663#define VGA0 0x6000
1664#define VGA1 0x6004
1665#define VGA_PD 0x6010
1666#define VGA0_PD_P2_DIV_4 (1 << 7)
1667#define VGA0_PD_P1_DIV_2 (1 << 5)
1668#define VGA0_PD_P1_SHIFT 0
1669#define VGA0_PD_P1_MASK (0x1f << 0)
1670#define VGA1_PD_P2_DIV_4 (1 << 15)
1671#define VGA1_PD_P1_DIV_2 (1 << 13)
1672#define VGA1_PD_P1_SHIFT 8
1673#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1674#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1675#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1676#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1677#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1678#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1679#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1680#define DPLL_VGA_MODE_DIS (1 << 28)
1681#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1682#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1683#define DPLL_MODE_MASK (3 << 26)
1684#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1685#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1686#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1687#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1688#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1689#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1690#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1691#define DPLL_LOCK_VLV (1<<15)
598fac6b 1692#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1693#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1694#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1695#define DPLL_PORTC_READY_MASK (0xf << 4)
1696#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1697
585fb111 1698#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1699
1700/* Additional CHV pll/phy registers */
1701#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1702#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 1703#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
efd814b7 1704#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 1705#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 1706#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 1707
585fb111
JB
1708/*
1709 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1710 * this field (only one bit may be set).
1711 */
1712#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1713#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1714#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1715/* i830, required in DVO non-gang */
1716#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1717#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1718#define PLL_REF_INPUT_DREFCLK (0 << 13)
1719#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1720#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1721#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1722#define PLL_REF_INPUT_MASK (3 << 13)
1723#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1724/* Ironlake */
b9055052
ZW
1725# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1726# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1727# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1728# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1729# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1730
585fb111
JB
1731/*
1732 * Parallel to Serial Load Pulse phase selection.
1733 * Selects the phase for the 10X DPLL clock for the PCIe
1734 * digital display port. The range is 4 to 13; 10 or more
1735 * is just a flip delay. The default is 6
1736 */
1737#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1738#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1739/*
1740 * SDVO multiplier for 945G/GM. Not used on 965.
1741 */
1742#define SDVO_MULTIPLIER_MASK 0x000000ff
1743#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1744#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1745
2d401b17
VS
1746#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1747#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1748#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1749#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1750
585fb111
JB
1751/*
1752 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1753 *
1754 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1755 */
1756#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1757#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1758/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1759#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1760#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1761/*
1762 * SDVO/UDI pixel multiplier.
1763 *
1764 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1765 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1766 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1767 * dummy bytes in the datastream at an increased clock rate, with both sides of
1768 * the link knowing how many bytes are fill.
1769 *
1770 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1771 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1772 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1773 * through an SDVO command.
1774 *
1775 * This register field has values of multiplication factor minus 1, with
1776 * a maximum multiplier of 5 for SDVO.
1777 */
1778#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1779#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1780/*
1781 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1782 * This best be set to the default value (3) or the CRT won't work. No,
1783 * I don't entirely understand what this does...
1784 */
1785#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1786#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1787
9db4a9c7
JB
1788#define _FPA0 0x06040
1789#define _FPA1 0x06044
1790#define _FPB0 0x06048
1791#define _FPB1 0x0604c
1792#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1793#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1794#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1795#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1796#define FP_N_DIV_SHIFT 16
1797#define FP_M1_DIV_MASK 0x00003f00
1798#define FP_M1_DIV_SHIFT 8
1799#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1800#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1801#define FP_M2_DIV_SHIFT 0
1802#define DPLL_TEST 0x606c
1803#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1804#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1805#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1806#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1807#define DPLLB_TEST_N_BYPASS (1 << 19)
1808#define DPLLB_TEST_M_BYPASS (1 << 18)
1809#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1810#define DPLLA_TEST_N_BYPASS (1 << 3)
1811#define DPLLA_TEST_M_BYPASS (1 << 2)
1812#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1813#define D_STATE 0x6104
dc96e9b8 1814#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1815#define DSTATE_PLL_D3_OFF (1<<3)
1816#define DSTATE_GFX_CLOCK_GATING (1<<1)
1817#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1818#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1819# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1820# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1821# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1822# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1823# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1824# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1825# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1826# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1827# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1828# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1829# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1830# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1831# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1832# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1833# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1834# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1835# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1836# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1837# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1838# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1839# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1840# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1841# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1842# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1843# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1844# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1845# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1846# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1847/*
652c393a
JB
1848 * This bit must be set on the 830 to prevent hangs when turning off the
1849 * overlay scaler.
1850 */
1851# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1852# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1853# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1854# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1855# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1856
1857#define RENCLK_GATE_D1 0x6204
1858# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1859# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1860# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1861# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1862# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1863# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1864# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1865# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1866# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1867/* This bit must be unset on 855,865 */
652c393a
JB
1868# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1869# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1870# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1871# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1872/* This bit must be set on 855,865. */
652c393a
JB
1873# define SV_CLOCK_GATE_DISABLE (1 << 0)
1874# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1875# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1876# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1877# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1878# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1879# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1880# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1881# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1882# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1883# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1884# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1885# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1886# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1887# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1888# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1889# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1890# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1891
1892# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1893/* This bit must always be set on 965G/965GM */
652c393a
JB
1894# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1895# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1896# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1897# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1898# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1899# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1900/* This bit must always be set on 965G */
652c393a
JB
1901# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1902# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1903# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1904# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1905# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1906# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1907# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1908# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1909# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1910# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1911# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1912# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1913# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1914# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1915# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1916# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1917# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1918# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1919# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1920
1921#define RENCLK_GATE_D2 0x6208
1922#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1923#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1924#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
1925
1926#define VDECCLK_GATE_D 0x620C /* g4x only */
1927#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1928
652c393a
JB
1929#define RAMCLK_GATE_D 0x6210 /* CRL only */
1930#define DEUC 0x6214 /* CRL only */
585fb111 1931
d88b2270 1932#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1933#define FW_CSPWRDWNEN (1<<15)
1934
e0d8d59b
VS
1935#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1936
24eb2d59
CML
1937#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1938#define CDCLK_FREQ_SHIFT 4
1939#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1940#define CZCLK_FREQ_MASK 0xf
1941#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1942
585fb111
JB
1943/*
1944 * Palette regs
1945 */
a57c774a
AK
1946#define PALETTE_A_OFFSET 0xa000
1947#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1948#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1949#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1950 dev_priv->info.display_mmio_offset)
585fb111 1951
673a394b
EA
1952/* MCH MMIO space */
1953
1954/*
1955 * MCHBAR mirror.
1956 *
1957 * This mirrors the MCHBAR MMIO space whose location is determined by
1958 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1959 * every way. It is not accessible from the CP register read instructions.
1960 *
515b2392
PZ
1961 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1962 * just read.
673a394b
EA
1963 */
1964#define MCHBAR_MIRROR_BASE 0x10000
1965
1398261a
YL
1966#define MCHBAR_MIRROR_BASE_SNB 0x140000
1967
3ebecd07 1968/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1969#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1970
646b4269 1971/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
1972#define DCC 0x10200
1973#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1974#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1975#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1976#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1977#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1978#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1979
646b4269 1980/* Pineview MCH register contains DDR3 setting */
95534263
LP
1981#define CSHRDDR3CTL 0x101a8
1982#define CSHRDDR3CTL_DDR3 (1 << 2)
1983
646b4269 1984/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
1985#define C0DRB3 0x10206
1986#define C1DRB3 0x10606
1987
646b4269 1988/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
1989#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1990#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1991#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1992#define MAD_DIMM_ECC_MASK (0x3 << 24)
1993#define MAD_DIMM_ECC_OFF (0x0 << 24)
1994#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1995#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1996#define MAD_DIMM_ECC_ON (0x3 << 24)
1997#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1998#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1999#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2000#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2001#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2002#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2003#define MAD_DIMM_A_SELECT (0x1 << 16)
2004/* DIMM sizes are in multiples of 256mb. */
2005#define MAD_DIMM_B_SIZE_SHIFT 8
2006#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2007#define MAD_DIMM_A_SIZE_SHIFT 0
2008#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2009
646b4269 2010/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2011#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2012#define MCH_SSKPD_WM0_MASK 0x3f
2013#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2014
ec013e7f
JB
2015#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2016
b11248df
KP
2017/* Clocking configuration register */
2018#define CLKCFG 0x10c00
7662c8bd 2019#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2020#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2021#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2022#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2023#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2024#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2025/* Note, below two are guess */
b11248df 2026#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2027#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2028#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2029#define CLKCFG_MEM_533 (1 << 4)
2030#define CLKCFG_MEM_667 (2 << 4)
2031#define CLKCFG_MEM_800 (3 << 4)
2032#define CLKCFG_MEM_MASK (7 << 4)
2033
ea056c14
JB
2034#define TSC1 0x11001
2035#define TSE (1<<0)
7648fa99
JB
2036#define TR1 0x11006
2037#define TSFS 0x11020
2038#define TSFS_SLOPE_MASK 0x0000ff00
2039#define TSFS_SLOPE_SHIFT 8
2040#define TSFS_INTR_MASK 0x000000ff
2041
f97108d1
JB
2042#define CRSTANDVID 0x11100
2043#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2044#define PXVFREQ_PX_MASK 0x7f000000
2045#define PXVFREQ_PX_SHIFT 24
2046#define VIDFREQ_BASE 0x11110
2047#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2048#define VIDFREQ2 0x11114
2049#define VIDFREQ3 0x11118
2050#define VIDFREQ4 0x1111c
2051#define VIDFREQ_P0_MASK 0x1f000000
2052#define VIDFREQ_P0_SHIFT 24
2053#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2054#define VIDFREQ_P0_CSCLK_SHIFT 20
2055#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2056#define VIDFREQ_P0_CRCLK_SHIFT 16
2057#define VIDFREQ_P1_MASK 0x00001f00
2058#define VIDFREQ_P1_SHIFT 8
2059#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2060#define VIDFREQ_P1_CSCLK_SHIFT 4
2061#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2062#define INTTOEXT_BASE_ILK 0x11300
2063#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2064#define INTTOEXT_MAP3_SHIFT 24
2065#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2066#define INTTOEXT_MAP2_SHIFT 16
2067#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2068#define INTTOEXT_MAP1_SHIFT 8
2069#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2070#define INTTOEXT_MAP0_SHIFT 0
2071#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2072#define MEMSWCTL 0x11170 /* Ironlake only */
2073#define MEMCTL_CMD_MASK 0xe000
2074#define MEMCTL_CMD_SHIFT 13
2075#define MEMCTL_CMD_RCLK_OFF 0
2076#define MEMCTL_CMD_RCLK_ON 1
2077#define MEMCTL_CMD_CHFREQ 2
2078#define MEMCTL_CMD_CHVID 3
2079#define MEMCTL_CMD_VMMOFF 4
2080#define MEMCTL_CMD_VMMON 5
2081#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2082 when command complete */
2083#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2084#define MEMCTL_FREQ_SHIFT 8
2085#define MEMCTL_SFCAVM (1<<7)
2086#define MEMCTL_TGT_VID_MASK 0x007f
2087#define MEMIHYST 0x1117c
2088#define MEMINTREN 0x11180 /* 16 bits */
2089#define MEMINT_RSEXIT_EN (1<<8)
2090#define MEMINT_CX_SUPR_EN (1<<7)
2091#define MEMINT_CONT_BUSY_EN (1<<6)
2092#define MEMINT_AVG_BUSY_EN (1<<5)
2093#define MEMINT_EVAL_CHG_EN (1<<4)
2094#define MEMINT_MON_IDLE_EN (1<<3)
2095#define MEMINT_UP_EVAL_EN (1<<2)
2096#define MEMINT_DOWN_EVAL_EN (1<<1)
2097#define MEMINT_SW_CMD_EN (1<<0)
2098#define MEMINTRSTR 0x11182 /* 16 bits */
2099#define MEM_RSEXIT_MASK 0xc000
2100#define MEM_RSEXIT_SHIFT 14
2101#define MEM_CONT_BUSY_MASK 0x3000
2102#define MEM_CONT_BUSY_SHIFT 12
2103#define MEM_AVG_BUSY_MASK 0x0c00
2104#define MEM_AVG_BUSY_SHIFT 10
2105#define MEM_EVAL_CHG_MASK 0x0300
2106#define MEM_EVAL_BUSY_SHIFT 8
2107#define MEM_MON_IDLE_MASK 0x00c0
2108#define MEM_MON_IDLE_SHIFT 6
2109#define MEM_UP_EVAL_MASK 0x0030
2110#define MEM_UP_EVAL_SHIFT 4
2111#define MEM_DOWN_EVAL_MASK 0x000c
2112#define MEM_DOWN_EVAL_SHIFT 2
2113#define MEM_SW_CMD_MASK 0x0003
2114#define MEM_INT_STEER_GFX 0
2115#define MEM_INT_STEER_CMR 1
2116#define MEM_INT_STEER_SMI 2
2117#define MEM_INT_STEER_SCI 3
2118#define MEMINTRSTS 0x11184
2119#define MEMINT_RSEXIT (1<<7)
2120#define MEMINT_CONT_BUSY (1<<6)
2121#define MEMINT_AVG_BUSY (1<<5)
2122#define MEMINT_EVAL_CHG (1<<4)
2123#define MEMINT_MON_IDLE (1<<3)
2124#define MEMINT_UP_EVAL (1<<2)
2125#define MEMINT_DOWN_EVAL (1<<1)
2126#define MEMINT_SW_CMD (1<<0)
2127#define MEMMODECTL 0x11190
2128#define MEMMODE_BOOST_EN (1<<31)
2129#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2130#define MEMMODE_BOOST_FREQ_SHIFT 24
2131#define MEMMODE_IDLE_MODE_MASK 0x00030000
2132#define MEMMODE_IDLE_MODE_SHIFT 16
2133#define MEMMODE_IDLE_MODE_EVAL 0
2134#define MEMMODE_IDLE_MODE_CONT 1
2135#define MEMMODE_HWIDLE_EN (1<<15)
2136#define MEMMODE_SWMODE_EN (1<<14)
2137#define MEMMODE_RCLK_GATE (1<<13)
2138#define MEMMODE_HW_UPDATE (1<<12)
2139#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2140#define MEMMODE_FSTART_SHIFT 8
2141#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2142#define MEMMODE_FMAX_SHIFT 4
2143#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2144#define RCBMAXAVG 0x1119c
2145#define MEMSWCTL2 0x1119e /* Cantiga only */
2146#define SWMEMCMD_RENDER_OFF (0 << 13)
2147#define SWMEMCMD_RENDER_ON (1 << 13)
2148#define SWMEMCMD_SWFREQ (2 << 13)
2149#define SWMEMCMD_TARVID (3 << 13)
2150#define SWMEMCMD_VRM_OFF (4 << 13)
2151#define SWMEMCMD_VRM_ON (5 << 13)
2152#define CMDSTS (1<<12)
2153#define SFCAVM (1<<11)
2154#define SWFREQ_MASK 0x0380 /* P0-7 */
2155#define SWFREQ_SHIFT 7
2156#define TARVID_MASK 0x001f
2157#define MEMSTAT_CTG 0x111a0
2158#define RCBMINAVG 0x111a0
2159#define RCUPEI 0x111b0
2160#define RCDNEI 0x111b4
88271da3
JB
2161#define RSTDBYCTL 0x111b8
2162#define RS1EN (1<<31)
2163#define RS2EN (1<<30)
2164#define RS3EN (1<<29)
2165#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2166#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2167#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2168#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2169#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2170#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2171#define RSX_STATUS_MASK (7<<20)
2172#define RSX_STATUS_ON (0<<20)
2173#define RSX_STATUS_RC1 (1<<20)
2174#define RSX_STATUS_RC1E (2<<20)
2175#define RSX_STATUS_RS1 (3<<20)
2176#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2177#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2178#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2179#define RSX_STATUS_RSVD2 (7<<20)
2180#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2181#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2182#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2183#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2184#define RS1CONTSAV_MASK (3<<14)
2185#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2186#define RS1CONTSAV_RSVD (1<<14)
2187#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2188#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2189#define NORMSLEXLAT_MASK (3<<12)
2190#define SLOW_RS123 (0<<12)
2191#define SLOW_RS23 (1<<12)
2192#define SLOW_RS3 (2<<12)
2193#define NORMAL_RS123 (3<<12)
2194#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2195#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2196#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2197#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2198#define RS_CSTATE_MASK (3<<4)
2199#define RS_CSTATE_C367_RS1 (0<<4)
2200#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2201#define RS_CSTATE_RSVD (2<<4)
2202#define RS_CSTATE_C367_RS2 (3<<4)
2203#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2204#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2205#define VIDCTL 0x111c0
2206#define VIDSTS 0x111c8
2207#define VIDSTART 0x111cc /* 8 bits */
2208#define MEMSTAT_ILK 0x111f8
2209#define MEMSTAT_VID_MASK 0x7f00
2210#define MEMSTAT_VID_SHIFT 8
2211#define MEMSTAT_PSTATE_MASK 0x00f8
2212#define MEMSTAT_PSTATE_SHIFT 3
2213#define MEMSTAT_MON_ACTV (1<<2)
2214#define MEMSTAT_SRC_CTL_MASK 0x0003
2215#define MEMSTAT_SRC_CTL_CORE 0
2216#define MEMSTAT_SRC_CTL_TRB 1
2217#define MEMSTAT_SRC_CTL_THM 2
2218#define MEMSTAT_SRC_CTL_STDBY 3
2219#define RCPREVBSYTUPAVG 0x113b8
2220#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2221#define PMMISC 0x11214
2222#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2223#define SDEW 0x1124c
2224#define CSIEW0 0x11250
2225#define CSIEW1 0x11254
2226#define CSIEW2 0x11258
2227#define PEW 0x1125c
2228#define DEW 0x11270
2229#define MCHAFE 0x112c0
2230#define CSIEC 0x112e0
2231#define DMIEC 0x112e4
2232#define DDREC 0x112e8
2233#define PEG0EC 0x112ec
2234#define PEG1EC 0x112f0
2235#define GFXEC 0x112f4
2236#define RPPREVBSYTUPAVG 0x113b8
2237#define RPPREVBSYTDNAVG 0x113bc
2238#define ECR 0x11600
2239#define ECR_GPFE (1<<31)
2240#define ECR_IMONE (1<<30)
2241#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2242#define OGW0 0x11608
2243#define OGW1 0x1160c
2244#define EG0 0x11610
2245#define EG1 0x11614
2246#define EG2 0x11618
2247#define EG3 0x1161c
2248#define EG4 0x11620
2249#define EG5 0x11624
2250#define EG6 0x11628
2251#define EG7 0x1162c
2252#define PXW 0x11664
2253#define PXWL 0x11680
2254#define LCFUSE02 0x116c0
2255#define LCFUSE_HIV_MASK 0x000000ff
2256#define CSIPLL0 0x12c10
2257#define DDRMPLL1 0X12c20
7d57382e
EA
2258#define PEG_BAND_GAP_DATA 0x14d68
2259
c4de7b0f
CW
2260#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2261#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2262#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2263
153b4b95
BW
2264#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2265#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2266#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2267
aa40d6bb
ZN
2268/*
2269 * Logical Context regs
2270 */
2271#define CCID 0x2180
2272#define CCID_EN (1<<0)
e8016055
VS
2273/*
2274 * Notes on SNB/IVB/VLV context size:
2275 * - Power context is saved elsewhere (LLC or stolen)
2276 * - Ring/execlist context is saved on SNB, not on IVB
2277 * - Extended context size already includes render context size
2278 * - We always need to follow the extended context size.
2279 * SNB BSpec has comments indicating that we should use the
2280 * render context size instead if execlists are disabled, but
2281 * based on empirical testing that's just nonsense.
2282 * - Pipelined/VF state is saved on SNB/IVB respectively
2283 * - GT1 size just indicates how much of render context
2284 * doesn't need saving on GT1
2285 */
fe1cc68f
BW
2286#define CXT_SIZE 0x21a0
2287#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2288#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2289#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2290#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2291#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2292#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2293 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2294 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2295#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2296#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2297#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2298#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2299#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2300#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2301#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2302#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2303 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2304/* Haswell does have the CXT_SIZE register however it does not appear to be
2305 * valid. Now, docs explain in dwords what is in the context object. The full
2306 * size is 70720 bytes, however, the power context and execlist context will
2307 * never be saved (power context is stored elsewhere, and execlists don't work
2308 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2309 */
2310#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2311/* Same as Haswell, but 72064 bytes now. */
2312#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2313
542a6b20 2314#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2315#define VLV_CLK_CTL2 0x101104
2316#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2317
585fb111
JB
2318/*
2319 * Overlay regs
2320 */
2321
2322#define OVADD 0x30000
2323#define DOVSTA 0x30008
2324#define OC_BUF (0x3<<20)
2325#define OGAMC5 0x30010
2326#define OGAMC4 0x30014
2327#define OGAMC3 0x30018
2328#define OGAMC2 0x3001c
2329#define OGAMC1 0x30020
2330#define OGAMC0 0x30024
2331
2332/*
2333 * Display engine regs
2334 */
2335
8bf1e9f1 2336/* Pipe A CRC regs */
a57c774a 2337#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2338#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2339/* ivb+ source selection */
8bf1e9f1
SH
2340#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2341#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2342#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2343/* ilk+ source selection */
5a6b5c84
DV
2344#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2345#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2346#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2347/* embedded DP port on the north display block, reserved on ivb */
2348#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2349#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2350/* vlv source selection */
2351#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2352#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2353#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2354/* with DP port the pipe source is invalid */
2355#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2356#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2357#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2358/* gen3+ source selection */
2359#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2360#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2361#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2362/* with DP/TV port the pipe source is invalid */
2363#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2364#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2365#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2366#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2367#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2368/* gen2 doesn't have source selection bits */
52f843f6 2369#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2370
5a6b5c84
DV
2371#define _PIPE_CRC_RES_1_A_IVB 0x60064
2372#define _PIPE_CRC_RES_2_A_IVB 0x60068
2373#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2374#define _PIPE_CRC_RES_4_A_IVB 0x60070
2375#define _PIPE_CRC_RES_5_A_IVB 0x60074
2376
a57c774a
AK
2377#define _PIPE_CRC_RES_RED_A 0x60060
2378#define _PIPE_CRC_RES_GREEN_A 0x60064
2379#define _PIPE_CRC_RES_BLUE_A 0x60068
2380#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2381#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2382
2383/* Pipe B CRC regs */
5a6b5c84
DV
2384#define _PIPE_CRC_RES_1_B_IVB 0x61064
2385#define _PIPE_CRC_RES_2_B_IVB 0x61068
2386#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2387#define _PIPE_CRC_RES_4_B_IVB 0x61070
2388#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2389
a57c774a 2390#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2391#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2392 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2393#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2394 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2395#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2396 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2397#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2398 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2399#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2400 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2401
0b5c5ed0 2402#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2403 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2404#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2405 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2406#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2407 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2408#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2409 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2410#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2411 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2412
585fb111 2413/* Pipe A timing regs */
a57c774a
AK
2414#define _HTOTAL_A 0x60000
2415#define _HBLANK_A 0x60004
2416#define _HSYNC_A 0x60008
2417#define _VTOTAL_A 0x6000c
2418#define _VBLANK_A 0x60010
2419#define _VSYNC_A 0x60014
2420#define _PIPEASRC 0x6001c
2421#define _BCLRPAT_A 0x60020
2422#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2423
2424/* Pipe B timing regs */
a57c774a
AK
2425#define _HTOTAL_B 0x61000
2426#define _HBLANK_B 0x61004
2427#define _HSYNC_B 0x61008
2428#define _VTOTAL_B 0x6100c
2429#define _VBLANK_B 0x61010
2430#define _VSYNC_B 0x61014
2431#define _PIPEBSRC 0x6101c
2432#define _BCLRPAT_B 0x61020
2433#define _VSYNCSHIFT_B 0x61028
2434
2435#define TRANSCODER_A_OFFSET 0x60000
2436#define TRANSCODER_B_OFFSET 0x61000
2437#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2438#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2439#define TRANSCODER_EDP_OFFSET 0x6f000
2440
5c969aa7
DL
2441#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2442 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2443 dev_priv->info.display_mmio_offset)
a57c774a
AK
2444
2445#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2446#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2447#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2448#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2449#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2450#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2451#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2452#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2453#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2454
ed8546ac
BW
2455/* HSW+ eDP PSR registers */
2456#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2457#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2458#define EDP_PSR_ENABLE (1<<31)
82c56254 2459#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2460#define EDP_PSR_LINK_DISABLE (0<<27)
2461#define EDP_PSR_LINK_STANDBY (1<<27)
2462#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2463#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2464#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2465#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2466#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2467#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2468#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2469#define EDP_PSR_TP1_TP2_SEL (0<<11)
2470#define EDP_PSR_TP1_TP3_SEL (1<<11)
2471#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2472#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2473#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2474#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2475#define EDP_PSR_TP1_TIME_500us (0<<4)
2476#define EDP_PSR_TP1_TIME_100us (1<<4)
2477#define EDP_PSR_TP1_TIME_2500us (2<<4)
2478#define EDP_PSR_TP1_TIME_0us (3<<4)
2479#define EDP_PSR_IDLE_FRAME_SHIFT 0
2480
18b5992c
BW
2481#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2482#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2483#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2484#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2485#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2486#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2487#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2488#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2489
18b5992c 2490#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2491#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2492#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2493#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2494#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2495#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2496#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2497#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2498#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2499#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2500#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2501#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2502#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2503#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2504#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2505#define EDP_PSR_STATUS_COUNT_SHIFT 16
2506#define EDP_PSR_STATUS_COUNT_MASK 0xf
2507#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2508#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2509#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2510#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2511#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2512#define EDP_PSR_STATUS_IDLE_MASK 0xf
2513
18b5992c 2514#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2515#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2516
18b5992c 2517#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2518#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2519#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2520#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2521
585fb111
JB
2522/* VGA port control */
2523#define ADPA 0x61100
ebc0fd88 2524#define PCH_ADPA 0xe1100
540a8950 2525#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2526
585fb111
JB
2527#define ADPA_DAC_ENABLE (1<<31)
2528#define ADPA_DAC_DISABLE 0
2529#define ADPA_PIPE_SELECT_MASK (1<<30)
2530#define ADPA_PIPE_A_SELECT 0
2531#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2532#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2533/* CPT uses bits 29:30 for pch transcoder select */
2534#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2535#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2536#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2537#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2538#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2539#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2540#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2541#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2542#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2543#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2544#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2545#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2546#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2547#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2548#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2549#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2550#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2551#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2552#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2553#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2554#define ADPA_SETS_HVPOLARITY 0
60222c0c 2555#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2556#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2557#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2558#define ADPA_HSYNC_CNTL_ENABLE 0
2559#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2560#define ADPA_VSYNC_ACTIVE_LOW 0
2561#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2562#define ADPA_HSYNC_ACTIVE_LOW 0
2563#define ADPA_DPMS_MASK (~(3<<10))
2564#define ADPA_DPMS_ON (0<<10)
2565#define ADPA_DPMS_SUSPEND (1<<10)
2566#define ADPA_DPMS_STANDBY (2<<10)
2567#define ADPA_DPMS_OFF (3<<10)
2568
939fe4d7 2569
585fb111 2570/* Hotplug control (945+ only) */
5c969aa7 2571#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2572#define PORTB_HOTPLUG_INT_EN (1 << 29)
2573#define PORTC_HOTPLUG_INT_EN (1 << 28)
2574#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2575#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2576#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2577#define TV_HOTPLUG_INT_EN (1 << 18)
2578#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2579#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2580 PORTC_HOTPLUG_INT_EN | \
2581 PORTD_HOTPLUG_INT_EN | \
2582 SDVOC_HOTPLUG_INT_EN | \
2583 SDVOB_HOTPLUG_INT_EN | \
2584 CRT_HOTPLUG_INT_EN)
585fb111 2585#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2586#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2587/* must use period 64 on GM45 according to docs */
2588#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2589#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2590#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2591#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2592#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2593#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2594#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2595#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2596#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2597#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2598#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2599#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2600
5c969aa7 2601#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2602/*
2603 * HDMI/DP bits are gen4+
2604 *
2605 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2606 * Please check the detailed lore in the commit message for for experimental
2607 * evidence.
2608 */
232a6ee9
TP
2609#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2610#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2611#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2612/* VLV DP/HDMI bits again match Bspec */
2613#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2614#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2615#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2616#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2617#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2618#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2619#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2620#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2621#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2622#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2623#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2624#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2625/* CRT/TV common between gen3+ */
585fb111
JB
2626#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2627#define TV_HOTPLUG_INT_STATUS (1 << 10)
2628#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2629#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2630#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2631#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2632#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2633#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2634#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2635#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2636
084b612e
CW
2637/* SDVO is different across gen3/4 */
2638#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2639#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2640/*
2641 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2642 * since reality corrobates that they're the same as on gen3. But keep these
2643 * bits here (and the comment!) to help any other lost wanderers back onto the
2644 * right tracks.
2645 */
084b612e
CW
2646#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2647#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2648#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2649#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2650#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2651 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2652 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2653 PORTB_HOTPLUG_INT_STATUS | \
2654 PORTC_HOTPLUG_INT_STATUS | \
2655 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2656
2657#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2658 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2659 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2660 PORTB_HOTPLUG_INT_STATUS | \
2661 PORTC_HOTPLUG_INT_STATUS | \
2662 PORTD_HOTPLUG_INT_STATUS)
585fb111 2663
c20cd312
PZ
2664/* SDVO and HDMI port control.
2665 * The same register may be used for SDVO or HDMI */
2666#define GEN3_SDVOB 0x61140
2667#define GEN3_SDVOC 0x61160
2668#define GEN4_HDMIB GEN3_SDVOB
2669#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2670#define CHV_HDMID 0x6116C
c20cd312
PZ
2671#define PCH_SDVOB 0xe1140
2672#define PCH_HDMIB PCH_SDVOB
2673#define PCH_HDMIC 0xe1150
2674#define PCH_HDMID 0xe1160
2675
84093603
DV
2676#define PORT_DFT_I9XX 0x61150
2677#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2678#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603
DV
2679#define DC_BALANCE_RESET_VLV (1 << 31)
2680#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2681#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2682#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2683
c20cd312
PZ
2684/* Gen 3 SDVO bits: */
2685#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2686#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2687#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2688#define SDVO_PIPE_B_SELECT (1 << 30)
2689#define SDVO_STALL_SELECT (1 << 29)
2690#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2691/*
585fb111 2692 * 915G/GM SDVO pixel multiplier.
585fb111 2693 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2694 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2695 */
c20cd312 2696#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2697#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2698#define SDVO_PHASE_SELECT_MASK (15 << 19)
2699#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2700#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2701#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2702#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2703#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2704#define SDVO_DETECTED (1 << 2)
585fb111 2705/* Bits to be preserved when writing */
c20cd312
PZ
2706#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2707 SDVO_INTERRUPT_ENABLE)
2708#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2709
2710/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2711#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2712#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2713#define SDVO_ENCODING_SDVO (0 << 10)
2714#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2715#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2716#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2717#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2718#define SDVO_AUDIO_ENABLE (1 << 6)
2719/* VSYNC/HSYNC bits new with 965, default is to be set */
2720#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2721#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2722
2723/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2724#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2725#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2726
2727/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2728#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2729#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2730
44f37d1f
CML
2731/* CHV SDVO/HDMI bits: */
2732#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2733#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2734
585fb111
JB
2735
2736/* DVO port control */
2737#define DVOA 0x61120
2738#define DVOB 0x61140
2739#define DVOC 0x61160
2740#define DVO_ENABLE (1 << 31)
2741#define DVO_PIPE_B_SELECT (1 << 30)
2742#define DVO_PIPE_STALL_UNUSED (0 << 28)
2743#define DVO_PIPE_STALL (1 << 28)
2744#define DVO_PIPE_STALL_TV (2 << 28)
2745#define DVO_PIPE_STALL_MASK (3 << 28)
2746#define DVO_USE_VGA_SYNC (1 << 15)
2747#define DVO_DATA_ORDER_I740 (0 << 14)
2748#define DVO_DATA_ORDER_FP (1 << 14)
2749#define DVO_VSYNC_DISABLE (1 << 11)
2750#define DVO_HSYNC_DISABLE (1 << 10)
2751#define DVO_VSYNC_TRISTATE (1 << 9)
2752#define DVO_HSYNC_TRISTATE (1 << 8)
2753#define DVO_BORDER_ENABLE (1 << 7)
2754#define DVO_DATA_ORDER_GBRG (1 << 6)
2755#define DVO_DATA_ORDER_RGGB (0 << 6)
2756#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2757#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2758#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2759#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2760#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2761#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2762#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2763#define DVO_PRESERVE_MASK (0x7<<24)
2764#define DVOA_SRCDIM 0x61124
2765#define DVOB_SRCDIM 0x61144
2766#define DVOC_SRCDIM 0x61164
2767#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2768#define DVO_SRCDIM_VERTICAL_SHIFT 0
2769
2770/* LVDS port control */
2771#define LVDS 0x61180
2772/*
2773 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2774 * the DPLL semantics change when the LVDS is assigned to that pipe.
2775 */
2776#define LVDS_PORT_EN (1 << 31)
2777/* Selects pipe B for LVDS data. Must be set on pre-965. */
2778#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2779#define LVDS_PIPE_MASK (1 << 30)
1519b995 2780#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2781/* LVDS dithering flag on 965/g4x platform */
2782#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2783/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2784#define LVDS_VSYNC_POLARITY (1 << 21)
2785#define LVDS_HSYNC_POLARITY (1 << 20)
2786
a3e17eb8
ZY
2787/* Enable border for unscaled (or aspect-scaled) display */
2788#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2789/*
2790 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2791 * pixel.
2792 */
2793#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2794#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2795#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2796/*
2797 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2798 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2799 * on.
2800 */
2801#define LVDS_A3_POWER_MASK (3 << 6)
2802#define LVDS_A3_POWER_DOWN (0 << 6)
2803#define LVDS_A3_POWER_UP (3 << 6)
2804/*
2805 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2806 * is set.
2807 */
2808#define LVDS_CLKB_POWER_MASK (3 << 4)
2809#define LVDS_CLKB_POWER_DOWN (0 << 4)
2810#define LVDS_CLKB_POWER_UP (3 << 4)
2811/*
2812 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2813 * setting for whether we are in dual-channel mode. The B3 pair will
2814 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2815 */
2816#define LVDS_B0B3_POWER_MASK (3 << 2)
2817#define LVDS_B0B3_POWER_DOWN (0 << 2)
2818#define LVDS_B0B3_POWER_UP (3 << 2)
2819
3c17fe4b
DH
2820/* Video Data Island Packet control */
2821#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2822/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2823 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2824 * of the infoframe structure specified by CEA-861. */
2825#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2826#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2827#define VIDEO_DIP_CTL 0x61170
2da8af54 2828/* Pre HSW: */
3c17fe4b 2829#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2830#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2831#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2832#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2833#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2834#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2835#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2836#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2837#define VIDEO_DIP_SELECT_AVI (0 << 19)
2838#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2839#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2840#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2841#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2842#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2843#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2844#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2845/* HSW and later: */
0dd87d20
PZ
2846#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2847#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2848#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2849#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2850#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2851#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2852
585fb111
JB
2853/* Panel power sequencing */
2854#define PP_STATUS 0x61200
2855#define PP_ON (1 << 31)
2856/*
2857 * Indicates that all dependencies of the panel are on:
2858 *
2859 * - PLL enabled
2860 * - pipe enabled
2861 * - LVDS/DVOB/DVOC on
2862 */
2863#define PP_READY (1 << 30)
2864#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2865#define PP_SEQUENCE_POWER_UP (1 << 28)
2866#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2867#define PP_SEQUENCE_MASK (3 << 28)
2868#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2869#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2870#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2871#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2872#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2873#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2874#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2875#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2876#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2877#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2878#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2879#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2880#define PP_CONTROL 0x61204
2881#define POWER_TARGET_ON (1 << 0)
2882#define PP_ON_DELAYS 0x61208
2883#define PP_OFF_DELAYS 0x6120c
2884#define PP_DIVISOR 0x61210
2885
2886/* Panel fitting */
5c969aa7 2887#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2888#define PFIT_ENABLE (1 << 31)
2889#define PFIT_PIPE_MASK (3 << 29)
2890#define PFIT_PIPE_SHIFT 29
2891#define VERT_INTERP_DISABLE (0 << 10)
2892#define VERT_INTERP_BILINEAR (1 << 10)
2893#define VERT_INTERP_MASK (3 << 10)
2894#define VERT_AUTO_SCALE (1 << 9)
2895#define HORIZ_INTERP_DISABLE (0 << 6)
2896#define HORIZ_INTERP_BILINEAR (1 << 6)
2897#define HORIZ_INTERP_MASK (3 << 6)
2898#define HORIZ_AUTO_SCALE (1 << 5)
2899#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2900#define PFIT_FILTER_FUZZY (0 << 24)
2901#define PFIT_SCALING_AUTO (0 << 26)
2902#define PFIT_SCALING_PROGRAMMED (1 << 26)
2903#define PFIT_SCALING_PILLAR (2 << 26)
2904#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2905#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2906/* Pre-965 */
2907#define PFIT_VERT_SCALE_SHIFT 20
2908#define PFIT_VERT_SCALE_MASK 0xfff00000
2909#define PFIT_HORIZ_SCALE_SHIFT 4
2910#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2911/* 965+ */
2912#define PFIT_VERT_SCALE_SHIFT_965 16
2913#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2914#define PFIT_HORIZ_SCALE_SHIFT_965 0
2915#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2916
5c969aa7 2917#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2918
5c969aa7
DL
2919#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2920#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2921#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2922 _VLV_BLC_PWM_CTL2_B)
2923
5c969aa7
DL
2924#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2925#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2926#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2927 _VLV_BLC_PWM_CTL_B)
2928
5c969aa7
DL
2929#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2930#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2931#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2932 _VLV_BLC_HIST_CTL_B)
2933
585fb111 2934/* Backlight control */
5c969aa7 2935#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2936#define BLM_PWM_ENABLE (1 << 31)
2937#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2938#define BLM_PIPE_SELECT (1 << 29)
2939#define BLM_PIPE_SELECT_IVB (3 << 29)
2940#define BLM_PIPE_A (0 << 29)
2941#define BLM_PIPE_B (1 << 29)
2942#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2943#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2944#define BLM_TRANSCODER_B BLM_PIPE_B
2945#define BLM_TRANSCODER_C BLM_PIPE_C
2946#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2947#define BLM_PIPE(pipe) ((pipe) << 29)
2948#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2949#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2950#define BLM_PHASE_IN_ENABLE (1 << 25)
2951#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2952#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2953#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2954#define BLM_PHASE_IN_COUNT_SHIFT (8)
2955#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2956#define BLM_PHASE_IN_INCR_SHIFT (0)
2957#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2958#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2959/*
2960 * This is the most significant 15 bits of the number of backlight cycles in a
2961 * complete cycle of the modulated backlight control.
2962 *
2963 * The actual value is this field multiplied by two.
2964 */
7cf41601
DV
2965#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2966#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2967#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2968/*
2969 * This is the number of cycles out of the backlight modulation cycle for which
2970 * the backlight is on.
2971 *
2972 * This field must be no greater than the number of cycles in the complete
2973 * backlight modulation cycle.
2974 */
2975#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2976#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2977#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2978#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2979
5c969aa7 2980#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2981
7cf41601
DV
2982/* New registers for PCH-split platforms. Safe where new bits show up, the
2983 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2984#define BLC_PWM_CPU_CTL2 0x48250
2985#define BLC_PWM_CPU_CTL 0x48254
2986
be256dc7
PZ
2987#define HSW_BLC_PWM2_CTL 0x48350
2988
7cf41601
DV
2989/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2990 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2991#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2992#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2993#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2994#define BLM_PCH_POLARITY (1 << 29)
2995#define BLC_PWM_PCH_CTL2 0xc8254
2996
be256dc7
PZ
2997#define UTIL_PIN_CTL 0x48400
2998#define UTIL_PIN_ENABLE (1 << 31)
2999
3000#define PCH_GTC_CTL 0xe7000
3001#define PCH_GTC_ENABLE (1 << 31)
3002
585fb111
JB
3003/* TV port control */
3004#define TV_CTL 0x68000
646b4269 3005/* Enables the TV encoder */
585fb111 3006# define TV_ENC_ENABLE (1 << 31)
646b4269 3007/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3008# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3009/* Outputs composite video (DAC A only) */
585fb111 3010# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3011/* Outputs SVideo video (DAC B/C) */
585fb111 3012# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3013/* Outputs Component video (DAC A/B/C) */
585fb111 3014# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3015/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3016# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3017# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3018/* Enables slow sync generation (945GM only) */
585fb111 3019# define TV_SLOW_SYNC (1 << 20)
646b4269 3020/* Selects 4x oversampling for 480i and 576p */
585fb111 3021# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3022/* Selects 2x oversampling for 720p and 1080i */
585fb111 3023# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3024/* Selects no oversampling for 1080p */
585fb111 3025# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3026/* Selects 8x oversampling */
585fb111 3027# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3028/* Selects progressive mode rather than interlaced */
585fb111 3029# define TV_PROGRESSIVE (1 << 17)
646b4269 3030/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3031# define TV_PAL_BURST (1 << 16)
646b4269 3032/* Field for setting delay of Y compared to C */
585fb111 3033# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3034/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3035# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3036/*
585fb111
JB
3037 * Enables a fix for the 915GM only.
3038 *
3039 * Not sure what it does.
3040 */
3041# define TV_ENC_C0_FIX (1 << 10)
646b4269 3042/* Bits that must be preserved by software */
d2d9f232 3043# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3044# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3045/* Read-only state that reports all features enabled */
585fb111 3046# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3047/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3048# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3049/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3050# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3051/* Normal operation */
585fb111 3052# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3053/* Encoder test pattern 1 - combo pattern */
585fb111 3054# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3055/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3056# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3057/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3058# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3059/* Encoder test pattern 4 - random noise */
585fb111 3060# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3061/* Encoder test pattern 5 - linear color ramps */
585fb111 3062# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3063/*
585fb111
JB
3064 * This test mode forces the DACs to 50% of full output.
3065 *
3066 * This is used for load detection in combination with TVDAC_SENSE_MASK
3067 */
3068# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3069# define TV_TEST_MODE_MASK (7 << 0)
3070
3071#define TV_DAC 0x68004
b8ed2a4f 3072# define TV_DAC_SAVE 0x00ffff00
646b4269 3073/*
585fb111
JB
3074 * Reports that DAC state change logic has reported change (RO).
3075 *
3076 * This gets cleared when TV_DAC_STATE_EN is cleared
3077*/
3078# define TVDAC_STATE_CHG (1 << 31)
3079# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3080/* Reports that DAC A voltage is above the detect threshold */
585fb111 3081# define TVDAC_A_SENSE (1 << 30)
646b4269 3082/* Reports that DAC B voltage is above the detect threshold */
585fb111 3083# define TVDAC_B_SENSE (1 << 29)
646b4269 3084/* Reports that DAC C voltage is above the detect threshold */
585fb111 3085# define TVDAC_C_SENSE (1 << 28)
646b4269 3086/*
585fb111
JB
3087 * Enables DAC state detection logic, for load-based TV detection.
3088 *
3089 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3090 * to off, for load detection to work.
3091 */
3092# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3093/* Sets the DAC A sense value to high */
585fb111 3094# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3095/* Sets the DAC B sense value to high */
585fb111 3096# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3097/* Sets the DAC C sense value to high */
585fb111 3098# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3099/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3100# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3101/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3102# define ENC_TVDAC_SLEW_FAST (1 << 6)
3103# define DAC_A_1_3_V (0 << 4)
3104# define DAC_A_1_1_V (1 << 4)
3105# define DAC_A_0_7_V (2 << 4)
cb66c692 3106# define DAC_A_MASK (3 << 4)
585fb111
JB
3107# define DAC_B_1_3_V (0 << 2)
3108# define DAC_B_1_1_V (1 << 2)
3109# define DAC_B_0_7_V (2 << 2)
cb66c692 3110# define DAC_B_MASK (3 << 2)
585fb111
JB
3111# define DAC_C_1_3_V (0 << 0)
3112# define DAC_C_1_1_V (1 << 0)
3113# define DAC_C_0_7_V (2 << 0)
cb66c692 3114# define DAC_C_MASK (3 << 0)
585fb111 3115
646b4269 3116/*
585fb111
JB
3117 * CSC coefficients are stored in a floating point format with 9 bits of
3118 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3119 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3120 * -1 (0x3) being the only legal negative value.
3121 */
3122#define TV_CSC_Y 0x68010
3123# define TV_RY_MASK 0x07ff0000
3124# define TV_RY_SHIFT 16
3125# define TV_GY_MASK 0x00000fff
3126# define TV_GY_SHIFT 0
3127
3128#define TV_CSC_Y2 0x68014
3129# define TV_BY_MASK 0x07ff0000
3130# define TV_BY_SHIFT 16
646b4269 3131/*
585fb111
JB
3132 * Y attenuation for component video.
3133 *
3134 * Stored in 1.9 fixed point.
3135 */
3136# define TV_AY_MASK 0x000003ff
3137# define TV_AY_SHIFT 0
3138
3139#define TV_CSC_U 0x68018
3140# define TV_RU_MASK 0x07ff0000
3141# define TV_RU_SHIFT 16
3142# define TV_GU_MASK 0x000007ff
3143# define TV_GU_SHIFT 0
3144
3145#define TV_CSC_U2 0x6801c
3146# define TV_BU_MASK 0x07ff0000
3147# define TV_BU_SHIFT 16
646b4269 3148/*
585fb111
JB
3149 * U attenuation for component video.
3150 *
3151 * Stored in 1.9 fixed point.
3152 */
3153# define TV_AU_MASK 0x000003ff
3154# define TV_AU_SHIFT 0
3155
3156#define TV_CSC_V 0x68020
3157# define TV_RV_MASK 0x0fff0000
3158# define TV_RV_SHIFT 16
3159# define TV_GV_MASK 0x000007ff
3160# define TV_GV_SHIFT 0
3161
3162#define TV_CSC_V2 0x68024
3163# define TV_BV_MASK 0x07ff0000
3164# define TV_BV_SHIFT 16
646b4269 3165/*
585fb111
JB
3166 * V attenuation for component video.
3167 *
3168 * Stored in 1.9 fixed point.
3169 */
3170# define TV_AV_MASK 0x000007ff
3171# define TV_AV_SHIFT 0
3172
3173#define TV_CLR_KNOBS 0x68028
646b4269 3174/* 2s-complement brightness adjustment */
585fb111
JB
3175# define TV_BRIGHTNESS_MASK 0xff000000
3176# define TV_BRIGHTNESS_SHIFT 24
646b4269 3177/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3178# define TV_CONTRAST_MASK 0x00ff0000
3179# define TV_CONTRAST_SHIFT 16
646b4269 3180/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3181# define TV_SATURATION_MASK 0x0000ff00
3182# define TV_SATURATION_SHIFT 8
646b4269 3183/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3184# define TV_HUE_MASK 0x000000ff
3185# define TV_HUE_SHIFT 0
3186
3187#define TV_CLR_LEVEL 0x6802c
646b4269 3188/* Controls the DAC level for black */
585fb111
JB
3189# define TV_BLACK_LEVEL_MASK 0x01ff0000
3190# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3191/* Controls the DAC level for blanking */
585fb111
JB
3192# define TV_BLANK_LEVEL_MASK 0x000001ff
3193# define TV_BLANK_LEVEL_SHIFT 0
3194
3195#define TV_H_CTL_1 0x68030
646b4269 3196/* Number of pixels in the hsync. */
585fb111
JB
3197# define TV_HSYNC_END_MASK 0x1fff0000
3198# define TV_HSYNC_END_SHIFT 16
646b4269 3199/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3200# define TV_HTOTAL_MASK 0x00001fff
3201# define TV_HTOTAL_SHIFT 0
3202
3203#define TV_H_CTL_2 0x68034
646b4269 3204/* Enables the colorburst (needed for non-component color) */
585fb111 3205# define TV_BURST_ENA (1 << 31)
646b4269 3206/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3207# define TV_HBURST_START_SHIFT 16
3208# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3209/* Length of the colorburst */
585fb111
JB
3210# define TV_HBURST_LEN_SHIFT 0
3211# define TV_HBURST_LEN_MASK 0x0001fff
3212
3213#define TV_H_CTL_3 0x68038
646b4269 3214/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3215# define TV_HBLANK_END_SHIFT 16
3216# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3217/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3218# define TV_HBLANK_START_SHIFT 0
3219# define TV_HBLANK_START_MASK 0x0001fff
3220
3221#define TV_V_CTL_1 0x6803c
646b4269 3222/* XXX */
585fb111
JB
3223# define TV_NBR_END_SHIFT 16
3224# define TV_NBR_END_MASK 0x07ff0000
646b4269 3225/* XXX */
585fb111
JB
3226# define TV_VI_END_F1_SHIFT 8
3227# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3228/* XXX */
585fb111
JB
3229# define TV_VI_END_F2_SHIFT 0
3230# define TV_VI_END_F2_MASK 0x0000003f
3231
3232#define TV_V_CTL_2 0x68040
646b4269 3233/* Length of vsync, in half lines */
585fb111
JB
3234# define TV_VSYNC_LEN_MASK 0x07ff0000
3235# define TV_VSYNC_LEN_SHIFT 16
646b4269 3236/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3237 * number of half lines.
3238 */
3239# define TV_VSYNC_START_F1_MASK 0x00007f00
3240# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3241/*
585fb111
JB
3242 * Offset of the start of vsync in field 2, measured in one less than the
3243 * number of half lines.
3244 */
3245# define TV_VSYNC_START_F2_MASK 0x0000007f
3246# define TV_VSYNC_START_F2_SHIFT 0
3247
3248#define TV_V_CTL_3 0x68044
646b4269 3249/* Enables generation of the equalization signal */
585fb111 3250# define TV_EQUAL_ENA (1 << 31)
646b4269 3251/* Length of vsync, in half lines */
585fb111
JB
3252# define TV_VEQ_LEN_MASK 0x007f0000
3253# define TV_VEQ_LEN_SHIFT 16
646b4269 3254/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3255 * the number of half lines.
3256 */
3257# define TV_VEQ_START_F1_MASK 0x0007f00
3258# define TV_VEQ_START_F1_SHIFT 8
646b4269 3259/*
585fb111
JB
3260 * Offset of the start of equalization in field 2, measured in one less than
3261 * the number of half lines.
3262 */
3263# define TV_VEQ_START_F2_MASK 0x000007f
3264# define TV_VEQ_START_F2_SHIFT 0
3265
3266#define TV_V_CTL_4 0x68048
646b4269 3267/*
585fb111
JB
3268 * Offset to start of vertical colorburst, measured in one less than the
3269 * number of lines from vertical start.
3270 */
3271# define TV_VBURST_START_F1_MASK 0x003f0000
3272# define TV_VBURST_START_F1_SHIFT 16
646b4269 3273/*
585fb111
JB
3274 * Offset to the end of vertical colorburst, measured in one less than the
3275 * number of lines from the start of NBR.
3276 */
3277# define TV_VBURST_END_F1_MASK 0x000000ff
3278# define TV_VBURST_END_F1_SHIFT 0
3279
3280#define TV_V_CTL_5 0x6804c
646b4269 3281/*
585fb111
JB
3282 * Offset to start of vertical colorburst, measured in one less than the
3283 * number of lines from vertical start.
3284 */
3285# define TV_VBURST_START_F2_MASK 0x003f0000
3286# define TV_VBURST_START_F2_SHIFT 16
646b4269 3287/*
585fb111
JB
3288 * Offset to the end of vertical colorburst, measured in one less than the
3289 * number of lines from the start of NBR.
3290 */
3291# define TV_VBURST_END_F2_MASK 0x000000ff
3292# define TV_VBURST_END_F2_SHIFT 0
3293
3294#define TV_V_CTL_6 0x68050
646b4269 3295/*
585fb111
JB
3296 * Offset to start of vertical colorburst, measured in one less than the
3297 * number of lines from vertical start.
3298 */
3299# define TV_VBURST_START_F3_MASK 0x003f0000
3300# define TV_VBURST_START_F3_SHIFT 16
646b4269 3301/*
585fb111
JB
3302 * Offset to the end of vertical colorburst, measured in one less than the
3303 * number of lines from the start of NBR.
3304 */
3305# define TV_VBURST_END_F3_MASK 0x000000ff
3306# define TV_VBURST_END_F3_SHIFT 0
3307
3308#define TV_V_CTL_7 0x68054
646b4269 3309/*
585fb111
JB
3310 * Offset to start of vertical colorburst, measured in one less than the
3311 * number of lines from vertical start.
3312 */
3313# define TV_VBURST_START_F4_MASK 0x003f0000
3314# define TV_VBURST_START_F4_SHIFT 16
646b4269 3315/*
585fb111
JB
3316 * Offset to the end of vertical colorburst, measured in one less than the
3317 * number of lines from the start of NBR.
3318 */
3319# define TV_VBURST_END_F4_MASK 0x000000ff
3320# define TV_VBURST_END_F4_SHIFT 0
3321
3322#define TV_SC_CTL_1 0x68060
646b4269 3323/* Turns on the first subcarrier phase generation DDA */
585fb111 3324# define TV_SC_DDA1_EN (1 << 31)
646b4269 3325/* Turns on the first subcarrier phase generation DDA */
585fb111 3326# define TV_SC_DDA2_EN (1 << 30)
646b4269 3327/* Turns on the first subcarrier phase generation DDA */
585fb111 3328# define TV_SC_DDA3_EN (1 << 29)
646b4269 3329/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3330# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3331/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3332# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3333/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3334# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3335/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3336# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3337/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3338# define TV_BURST_LEVEL_MASK 0x00ff0000
3339# define TV_BURST_LEVEL_SHIFT 16
646b4269 3340/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3341# define TV_SCDDA1_INC_MASK 0x00000fff
3342# define TV_SCDDA1_INC_SHIFT 0
3343
3344#define TV_SC_CTL_2 0x68064
646b4269 3345/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3346# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3347# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3348/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3349# define TV_SCDDA2_INC_MASK 0x00007fff
3350# define TV_SCDDA2_INC_SHIFT 0
3351
3352#define TV_SC_CTL_3 0x68068
646b4269 3353/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3354# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3355# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3356/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3357# define TV_SCDDA3_INC_MASK 0x00007fff
3358# define TV_SCDDA3_INC_SHIFT 0
3359
3360#define TV_WIN_POS 0x68070
646b4269 3361/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3362# define TV_XPOS_MASK 0x1fff0000
3363# define TV_XPOS_SHIFT 16
646b4269 3364/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3365# define TV_YPOS_MASK 0x00000fff
3366# define TV_YPOS_SHIFT 0
3367
3368#define TV_WIN_SIZE 0x68074
646b4269 3369/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3370# define TV_XSIZE_MASK 0x1fff0000
3371# define TV_XSIZE_SHIFT 16
646b4269 3372/*
585fb111
JB
3373 * Vertical size of the display window, measured in pixels.
3374 *
3375 * Must be even for interlaced modes.
3376 */
3377# define TV_YSIZE_MASK 0x00000fff
3378# define TV_YSIZE_SHIFT 0
3379
3380#define TV_FILTER_CTL_1 0x68080
646b4269 3381/*
585fb111
JB
3382 * Enables automatic scaling calculation.
3383 *
3384 * If set, the rest of the registers are ignored, and the calculated values can
3385 * be read back from the register.
3386 */
3387# define TV_AUTO_SCALE (1 << 31)
646b4269 3388/*
585fb111
JB
3389 * Disables the vertical filter.
3390 *
3391 * This is required on modes more than 1024 pixels wide */
3392# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3393/* Enables adaptive vertical filtering */
585fb111
JB
3394# define TV_VADAPT (1 << 28)
3395# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3396/* Selects the least adaptive vertical filtering mode */
585fb111 3397# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3398/* Selects the moderately adaptive vertical filtering mode */
585fb111 3399# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3400/* Selects the most adaptive vertical filtering mode */
585fb111 3401# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3402/*
585fb111
JB
3403 * Sets the horizontal scaling factor.
3404 *
3405 * This should be the fractional part of the horizontal scaling factor divided
3406 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3407 *
3408 * (src width - 1) / ((oversample * dest width) - 1)
3409 */
3410# define TV_HSCALE_FRAC_MASK 0x00003fff
3411# define TV_HSCALE_FRAC_SHIFT 0
3412
3413#define TV_FILTER_CTL_2 0x68084
646b4269 3414/*
585fb111
JB
3415 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3416 *
3417 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3418 */
3419# define TV_VSCALE_INT_MASK 0x00038000
3420# define TV_VSCALE_INT_SHIFT 15
646b4269 3421/*
585fb111
JB
3422 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3423 *
3424 * \sa TV_VSCALE_INT_MASK
3425 */
3426# define TV_VSCALE_FRAC_MASK 0x00007fff
3427# define TV_VSCALE_FRAC_SHIFT 0
3428
3429#define TV_FILTER_CTL_3 0x68088
646b4269 3430/*
585fb111
JB
3431 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3432 *
3433 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3434 *
3435 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3436 */
3437# define TV_VSCALE_IP_INT_MASK 0x00038000
3438# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3439/*
585fb111
JB
3440 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3441 *
3442 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3443 *
3444 * \sa TV_VSCALE_IP_INT_MASK
3445 */
3446# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3447# define TV_VSCALE_IP_FRAC_SHIFT 0
3448
3449#define TV_CC_CONTROL 0x68090
3450# define TV_CC_ENABLE (1 << 31)
646b4269 3451/*
585fb111
JB
3452 * Specifies which field to send the CC data in.
3453 *
3454 * CC data is usually sent in field 0.
3455 */
3456# define TV_CC_FID_MASK (1 << 27)
3457# define TV_CC_FID_SHIFT 27
646b4269 3458/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3459# define TV_CC_HOFF_MASK 0x03ff0000
3460# define TV_CC_HOFF_SHIFT 16
646b4269 3461/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3462# define TV_CC_LINE_MASK 0x0000003f
3463# define TV_CC_LINE_SHIFT 0
3464
3465#define TV_CC_DATA 0x68094
3466# define TV_CC_RDY (1 << 31)
646b4269 3467/* Second word of CC data to be transmitted. */
585fb111
JB
3468# define TV_CC_DATA_2_MASK 0x007f0000
3469# define TV_CC_DATA_2_SHIFT 16
646b4269 3470/* First word of CC data to be transmitted. */
585fb111
JB
3471# define TV_CC_DATA_1_MASK 0x0000007f
3472# define TV_CC_DATA_1_SHIFT 0
3473
3474#define TV_H_LUMA_0 0x68100
3475#define TV_H_LUMA_59 0x681ec
3476#define TV_H_CHROMA_0 0x68200
3477#define TV_H_CHROMA_59 0x682ec
3478#define TV_V_LUMA_0 0x68300
3479#define TV_V_LUMA_42 0x683a8
3480#define TV_V_CHROMA_0 0x68400
3481#define TV_V_CHROMA_42 0x684a8
3482
040d87f1 3483/* Display Port */
32f9d658 3484#define DP_A 0x64000 /* eDP */
040d87f1
KP
3485#define DP_B 0x64100
3486#define DP_C 0x64200
3487#define DP_D 0x64300
3488
3489#define DP_PORT_EN (1 << 31)
3490#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3491#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3492#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3493#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3494
040d87f1
KP
3495/* Link training mode - select a suitable mode for each stage */
3496#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3497#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3498#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3499#define DP_LINK_TRAIN_OFF (3 << 28)
3500#define DP_LINK_TRAIN_MASK (3 << 28)
3501#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
3502#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3503#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 3504
8db9d77b
ZW
3505/* CPT Link training mode */
3506#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3507#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3508#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3509#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3510#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3511#define DP_LINK_TRAIN_SHIFT_CPT 8
3512
040d87f1
KP
3513/* Signal voltages. These are mostly controlled by the other end */
3514#define DP_VOLTAGE_0_4 (0 << 25)
3515#define DP_VOLTAGE_0_6 (1 << 25)
3516#define DP_VOLTAGE_0_8 (2 << 25)
3517#define DP_VOLTAGE_1_2 (3 << 25)
3518#define DP_VOLTAGE_MASK (7 << 25)
3519#define DP_VOLTAGE_SHIFT 25
3520
3521/* Signal pre-emphasis levels, like voltages, the other end tells us what
3522 * they want
3523 */
3524#define DP_PRE_EMPHASIS_0 (0 << 22)
3525#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3526#define DP_PRE_EMPHASIS_6 (2 << 22)
3527#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3528#define DP_PRE_EMPHASIS_MASK (7 << 22)
3529#define DP_PRE_EMPHASIS_SHIFT 22
3530
3531/* How many wires to use. I guess 3 was too hard */
17aa6be9 3532#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3533#define DP_PORT_WIDTH_MASK (7 << 19)
3534
3535/* Mystic DPCD version 1.1 special mode */
3536#define DP_ENHANCED_FRAMING (1 << 18)
3537
32f9d658
ZW
3538/* eDP */
3539#define DP_PLL_FREQ_270MHZ (0 << 16)
3540#define DP_PLL_FREQ_160MHZ (1 << 16)
3541#define DP_PLL_FREQ_MASK (3 << 16)
3542
646b4269 3543/* locked once port is enabled */
040d87f1
KP
3544#define DP_PORT_REVERSAL (1 << 15)
3545
32f9d658
ZW
3546/* eDP */
3547#define DP_PLL_ENABLE (1 << 14)
3548
646b4269 3549/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3550#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3551
3552#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3553#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3554
646b4269 3555/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3556#define DP_COLOR_RANGE_16_235 (1 << 8)
3557
646b4269 3558/* Turn on the audio link */
040d87f1
KP
3559#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3560
646b4269 3561/* vs and hs sync polarity */
040d87f1
KP
3562#define DP_SYNC_VS_HIGH (1 << 4)
3563#define DP_SYNC_HS_HIGH (1 << 3)
3564
646b4269 3565/* A fantasy */
040d87f1
KP
3566#define DP_DETECTED (1 << 2)
3567
646b4269 3568/* The aux channel provides a way to talk to the
040d87f1
KP
3569 * signal sink for DDC etc. Max packet size supported
3570 * is 20 bytes in each direction, hence the 5 fixed
3571 * data registers
3572 */
32f9d658
ZW
3573#define DPA_AUX_CH_CTL 0x64010
3574#define DPA_AUX_CH_DATA1 0x64014
3575#define DPA_AUX_CH_DATA2 0x64018
3576#define DPA_AUX_CH_DATA3 0x6401c
3577#define DPA_AUX_CH_DATA4 0x64020
3578#define DPA_AUX_CH_DATA5 0x64024
3579
040d87f1
KP
3580#define DPB_AUX_CH_CTL 0x64110
3581#define DPB_AUX_CH_DATA1 0x64114
3582#define DPB_AUX_CH_DATA2 0x64118
3583#define DPB_AUX_CH_DATA3 0x6411c
3584#define DPB_AUX_CH_DATA4 0x64120
3585#define DPB_AUX_CH_DATA5 0x64124
3586
3587#define DPC_AUX_CH_CTL 0x64210
3588#define DPC_AUX_CH_DATA1 0x64214
3589#define DPC_AUX_CH_DATA2 0x64218
3590#define DPC_AUX_CH_DATA3 0x6421c
3591#define DPC_AUX_CH_DATA4 0x64220
3592#define DPC_AUX_CH_DATA5 0x64224
3593
3594#define DPD_AUX_CH_CTL 0x64310
3595#define DPD_AUX_CH_DATA1 0x64314
3596#define DPD_AUX_CH_DATA2 0x64318
3597#define DPD_AUX_CH_DATA3 0x6431c
3598#define DPD_AUX_CH_DATA4 0x64320
3599#define DPD_AUX_CH_DATA5 0x64324
3600
3601#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3602#define DP_AUX_CH_CTL_DONE (1 << 30)
3603#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3604#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3605#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3606#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3607#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3608#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3609#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3610#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3611#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3612#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3613#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3614#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3615#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3616#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3617#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3618#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3619#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3620#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3621#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3622
3623/*
3624 * Computing GMCH M and N values for the Display Port link
3625 *
3626 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3627 *
3628 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3629 *
3630 * The GMCH value is used internally
3631 *
3632 * bytes_per_pixel is the number of bytes coming out of the plane,
3633 * which is after the LUTs, so we want the bytes for our color format.
3634 * For our current usage, this is always 3, one byte for R, G and B.
3635 */
e3b95f1e
DV
3636#define _PIPEA_DATA_M_G4X 0x70050
3637#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3638
3639/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3640#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3641#define TU_SIZE_SHIFT 25
a65851af 3642#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3643
a65851af
VS
3644#define DATA_LINK_M_N_MASK (0xffffff)
3645#define DATA_LINK_N_MAX (0x800000)
040d87f1 3646
e3b95f1e
DV
3647#define _PIPEA_DATA_N_G4X 0x70054
3648#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3649#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3650
3651/*
3652 * Computing Link M and N values for the Display Port link
3653 *
3654 * Link M / N = pixel_clock / ls_clk
3655 *
3656 * (the DP spec calls pixel_clock the 'strm_clk')
3657 *
3658 * The Link value is transmitted in the Main Stream
3659 * Attributes and VB-ID.
3660 */
3661
e3b95f1e
DV
3662#define _PIPEA_LINK_M_G4X 0x70060
3663#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3664#define PIPEA_DP_LINK_M_MASK (0xffffff)
3665
e3b95f1e
DV
3666#define _PIPEA_LINK_N_G4X 0x70064
3667#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3668#define PIPEA_DP_LINK_N_MASK (0xffffff)
3669
e3b95f1e
DV
3670#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3671#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3672#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3673#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3674
585fb111
JB
3675/* Display & cursor control */
3676
3677/* Pipe A */
a57c774a 3678#define _PIPEADSL 0x70000
837ba00f
PZ
3679#define DSL_LINEMASK_GEN2 0x00000fff
3680#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3681#define _PIPEACONF 0x70008
5eddb70b
CW
3682#define PIPECONF_ENABLE (1<<31)
3683#define PIPECONF_DISABLE 0
3684#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3685#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3686#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3687#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3688#define PIPECONF_SINGLE_WIDE 0
3689#define PIPECONF_PIPE_UNLOCKED 0
3690#define PIPECONF_PIPE_LOCKED (1<<25)
3691#define PIPECONF_PALETTE 0
3692#define PIPECONF_GAMMA (1<<24)
585fb111 3693#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3694#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3695#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3696/* Note that pre-gen3 does not support interlaced display directly. Panel
3697 * fitting must be disabled on pre-ilk for interlaced. */
3698#define PIPECONF_PROGRESSIVE (0 << 21)
3699#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3700#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3701#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3702#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3703/* Ironlake and later have a complete new set of values for interlaced. PFIT
3704 * means panel fitter required, PF means progressive fetch, DBL means power
3705 * saving pixel doubling. */
3706#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3707#define PIPECONF_INTERLACED_ILK (3 << 21)
3708#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3709#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3710#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3711#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3712#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3713#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3714#define PIPECONF_BPC_MASK (0x7 << 5)
3715#define PIPECONF_8BPC (0<<5)
3716#define PIPECONF_10BPC (1<<5)
3717#define PIPECONF_6BPC (2<<5)
3718#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3719#define PIPECONF_DITHER_EN (1<<4)
3720#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3721#define PIPECONF_DITHER_TYPE_SP (0<<2)
3722#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3723#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3724#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3725#define _PIPEASTAT 0x70024
585fb111 3726#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3727#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3728#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3729#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3730#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3731#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3732#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3733#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3734#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3735#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3736#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3737#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3738#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3739#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3740#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3741#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3742#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3743#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3744#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3745#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3746#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3747#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3748#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3749#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3750#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3751#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3752#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3753#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3754#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3755#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3756#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3757#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3758#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3759#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 3760#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3761#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3762#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3763#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3764#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3765#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3766#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3767#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3768#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3769#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3770#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3771#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3772
755e9019
ID
3773#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3774#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3775
84fd4f4e
RB
3776#define PIPE_A_OFFSET 0x70000
3777#define PIPE_B_OFFSET 0x71000
3778#define PIPE_C_OFFSET 0x72000
3779#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3780/*
3781 * There's actually no pipe EDP. Some pipe registers have
3782 * simply shifted from the pipe to the transcoder, while
3783 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3784 * to access such registers in transcoder EDP.
3785 */
3786#define PIPE_EDP_OFFSET 0x7f000
3787
5c969aa7
DL
3788#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3789 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3790 dev_priv->info.display_mmio_offset)
a57c774a
AK
3791
3792#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3793#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3794#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3795#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3796#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3797
756f85cf
PZ
3798#define _PIPE_MISC_A 0x70030
3799#define _PIPE_MISC_B 0x71030
3800#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3801#define PIPEMISC_DITHER_8_BPC (0<<5)
3802#define PIPEMISC_DITHER_10_BPC (1<<5)
3803#define PIPEMISC_DITHER_6_BPC (2<<5)
3804#define PIPEMISC_DITHER_12_BPC (3<<5)
3805#define PIPEMISC_DITHER_ENABLE (1<<4)
3806#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3807#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3808#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3809
b41fbda1 3810#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3811#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3812#define PIPEB_HLINE_INT_EN (1<<28)
3813#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3814#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3815#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3816#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3817#define PIPE_PSR_INT_EN (1<<22)
7983117f 3818#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3819#define PIPEA_HLINE_INT_EN (1<<20)
3820#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3821#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3822#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3823#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3824#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3825#define PIPEC_HLINE_INT_EN (1<<12)
3826#define PIPEC_VBLANK_INT_EN (1<<11)
3827#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3828#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3829#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3830
bf67a6fd
VS
3831#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3832#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3833#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3834#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3835#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3836#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3837#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3838#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3839#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3840#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3841#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3842#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3843#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3844#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3845#define DPINVGTT_EN_MASK_CHV 0xfff0000
3846#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3847#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3848#define PLANEC_INVALID_GTT_STATUS (1<<9)
3849#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3850#define CURSORB_INVALID_GTT_STATUS (1<<7)
3851#define CURSORA_INVALID_GTT_STATUS (1<<6)
3852#define SPRITED_INVALID_GTT_STATUS (1<<5)
3853#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3854#define PLANEB_INVALID_GTT_STATUS (1<<3)
3855#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3856#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3857#define PLANEA_INVALID_GTT_STATUS (1<<0)
3858#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3859#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3860
585fb111
JB
3861#define DSPARB 0x70030
3862#define DSPARB_CSTART_MASK (0x7f << 7)
3863#define DSPARB_CSTART_SHIFT 7
3864#define DSPARB_BSTART_MASK (0x7f)
3865#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3866#define DSPARB_BEND_SHIFT 9 /* on 855 */
3867#define DSPARB_AEND_SHIFT 0
3868
0a560674 3869/* pnv/gen4/g4x/vlv/chv */
5c969aa7 3870#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
3871#define DSPFW_SR_SHIFT 23
3872#define DSPFW_SR_MASK (0x1ff<<23)
3873#define DSPFW_CURSORB_SHIFT 16
3874#define DSPFW_CURSORB_MASK (0x3f<<16)
3875#define DSPFW_PLANEB_SHIFT 8
3876#define DSPFW_PLANEB_MASK (0x7f<<8)
3877#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3878#define DSPFW_PLANEA_SHIFT 0
3879#define DSPFW_PLANEA_MASK (0x7f<<0)
3880#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 3881#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
3882#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3883#define DSPFW_FBC_SR_SHIFT 28
3884#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3885#define DSPFW_FBC_HPLL_SR_SHIFT 24
3886#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3887#define DSPFW_SPRITEB_SHIFT (16)
3888#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3889#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3890#define DSPFW_CURSORA_SHIFT 8
3891#define DSPFW_CURSORA_MASK (0x3f<<8)
3892#define DSPFW_PLANEC_SHIFT_OLD 0
3893#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
3894#define DSPFW_SPRITEA_SHIFT 0
3895#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
3896#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 3897#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 3898#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 3899#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 3900#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
3901#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3902#define DSPFW_HPLL_CURSOR_SHIFT 16
3903#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
3904#define DSPFW_HPLL_SR_SHIFT 0
3905#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
3906
3907/* vlv/chv */
3908#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
3909#define DSPFW_SPRITEB_WM1_SHIFT 16
3910#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
3911#define DSPFW_CURSORA_WM1_SHIFT 8
3912#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
3913#define DSPFW_SPRITEA_WM1_SHIFT 0
3914#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
3915#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
3916#define DSPFW_PLANEB_WM1_SHIFT 24
3917#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
3918#define DSPFW_PLANEA_WM1_SHIFT 16
3919#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
3920#define DSPFW_CURSORB_WM1_SHIFT 8
3921#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
3922#define DSPFW_CURSOR_SR_WM1_SHIFT 0
3923#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
3924#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
3925#define DSPFW_SR_WM1_SHIFT 0
3926#define DSPFW_SR_WM1_MASK (0x1ff<<0)
3927#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
3928#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
3929#define DSPFW_SPRITED_WM1_SHIFT 24
3930#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
3931#define DSPFW_SPRITED_SHIFT 16
3932#define DSPFW_SPRITED_MASK (0xff<<16)
3933#define DSPFW_SPRITEC_WM1_SHIFT 8
3934#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
3935#define DSPFW_SPRITEC_SHIFT 0
3936#define DSPFW_SPRITEC_MASK (0xff<<0)
3937#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
3938#define DSPFW_SPRITEF_WM1_SHIFT 24
3939#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
3940#define DSPFW_SPRITEF_SHIFT 16
3941#define DSPFW_SPRITEF_MASK (0xff<<16)
3942#define DSPFW_SPRITEE_WM1_SHIFT 8
3943#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
3944#define DSPFW_SPRITEE_SHIFT 0
3945#define DSPFW_SPRITEE_MASK (0xff<<0)
3946#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
3947#define DSPFW_PLANEC_WM1_SHIFT 24
3948#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
3949#define DSPFW_PLANEC_SHIFT 16
3950#define DSPFW_PLANEC_MASK (0xff<<16)
3951#define DSPFW_CURSORC_WM1_SHIFT 8
3952#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
3953#define DSPFW_CURSORC_SHIFT 0
3954#define DSPFW_CURSORC_MASK (0x3f<<0)
3955
3956/* vlv/chv high order bits */
3957#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
3958#define DSPFW_SR_HI_SHIFT 24
3959#define DSPFW_SR_HI_MASK (1<<24)
3960#define DSPFW_SPRITEF_HI_SHIFT 23
3961#define DSPFW_SPRITEF_HI_MASK (1<<23)
3962#define DSPFW_SPRITEE_HI_SHIFT 22
3963#define DSPFW_SPRITEE_HI_MASK (1<<22)
3964#define DSPFW_PLANEC_HI_SHIFT 21
3965#define DSPFW_PLANEC_HI_MASK (1<<21)
3966#define DSPFW_SPRITED_HI_SHIFT 20
3967#define DSPFW_SPRITED_HI_MASK (1<<20)
3968#define DSPFW_SPRITEC_HI_SHIFT 16
3969#define DSPFW_SPRITEC_HI_MASK (1<<16)
3970#define DSPFW_PLANEB_HI_SHIFT 12
3971#define DSPFW_PLANEB_HI_MASK (1<<12)
3972#define DSPFW_SPRITEB_HI_SHIFT 8
3973#define DSPFW_SPRITEB_HI_MASK (1<<8)
3974#define DSPFW_SPRITEA_HI_SHIFT 4
3975#define DSPFW_SPRITEA_HI_MASK (1<<4)
3976#define DSPFW_PLANEA_HI_SHIFT 0
3977#define DSPFW_PLANEA_HI_MASK (1<<0)
3978#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
3979#define DSPFW_SR_WM1_HI_SHIFT 24
3980#define DSPFW_SR_WM1_HI_MASK (1<<24)
3981#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
3982#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
3983#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
3984#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
3985#define DSPFW_PLANEC_WM1_HI_SHIFT 21
3986#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
3987#define DSPFW_SPRITED_WM1_HI_SHIFT 20
3988#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
3989#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
3990#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
3991#define DSPFW_PLANEB_WM1_HI_SHIFT 12
3992#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
3993#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
3994#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
3995#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
3996#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
3997#define DSPFW_PLANEA_WM1_HI_SHIFT 0
3998#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 3999
12a3c055
GB
4000/* drain latency register values*/
4001#define DRAIN_LATENCY_PRECISION_32 32
22c5aee3 4002#define DRAIN_LATENCY_PRECISION_64 64
1abc4dc7
VS
4003#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4004#define DDL_CURSOR_PRECISION_64 (1<<31)
4005#define DDL_CURSOR_PRECISION_32 (0<<31)
4006#define DDL_CURSOR_SHIFT 24
01e184cc
GB
4007#define DDL_SPRITE_PRECISION_64(sprite) (1<<(15+8*(sprite)))
4008#define DDL_SPRITE_PRECISION_32(sprite) (0<<(15+8*(sprite)))
4009#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7
VS
4010#define DDL_PLANE_PRECISION_64 (1<<7)
4011#define DDL_PLANE_PRECISION_32 (0<<7)
4012#define DDL_PLANE_SHIFT 0
0948c265 4013#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4014
7662c8bd 4015/* FIFO watermark sizes etc */
0e442c60 4016#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4017#define I915_FIFO_LINE_SIZE 64
4018#define I830_FIFO_LINE_SIZE 32
0e442c60 4019
ceb04246 4020#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4021#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4022#define I965_FIFO_SIZE 512
4023#define I945_FIFO_SIZE 127
7662c8bd 4024#define I915_FIFO_SIZE 95
dff33cfc 4025#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4026#define I830_FIFO_SIZE 95
0e442c60 4027
ceb04246 4028#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4029#define G4X_MAX_WM 0x3f
7662c8bd
SL
4030#define I915_MAX_WM 0x3f
4031
f2b115e6
AJ
4032#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4033#define PINEVIEW_FIFO_LINE_SIZE 64
4034#define PINEVIEW_MAX_WM 0x1ff
4035#define PINEVIEW_DFT_WM 0x3f
4036#define PINEVIEW_DFT_HPLLOFF_WM 0
4037#define PINEVIEW_GUARD_WM 10
4038#define PINEVIEW_CURSOR_FIFO 64
4039#define PINEVIEW_CURSOR_MAX_WM 0x3f
4040#define PINEVIEW_CURSOR_DFT_WM 0
4041#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4042
ceb04246 4043#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4044#define I965_CURSOR_FIFO 64
4045#define I965_CURSOR_MAX_WM 32
4046#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
4047
4048/* define the Watermark register on Ironlake */
4049#define WM0_PIPEA_ILK 0x45100
1996d624 4050#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4051#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4052#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4053#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4054#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4055
4056#define WM0_PIPEB_ILK 0x45104
d6c892df 4057#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4058#define WM1_LP_ILK 0x45108
4059#define WM1_LP_SR_EN (1<<31)
4060#define WM1_LP_LATENCY_SHIFT 24
4061#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4062#define WM1_LP_FBC_MASK (0xf<<20)
4063#define WM1_LP_FBC_SHIFT 20
416f4727 4064#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4065#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4066#define WM1_LP_SR_SHIFT 8
1996d624 4067#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4068#define WM2_LP_ILK 0x4510c
4069#define WM2_LP_EN (1<<31)
4070#define WM3_LP_ILK 0x45110
4071#define WM3_LP_EN (1<<31)
4072#define WM1S_LP_ILK 0x45120
b840d907
JB
4073#define WM2S_LP_IVB 0x45124
4074#define WM3S_LP_IVB 0x45128
dd8849c8 4075#define WM1S_LP_EN (1<<31)
7f8a8569 4076
cca32e9a
PZ
4077#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4078 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4079 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4080
7f8a8569
ZW
4081/* Memory latency timer register */
4082#define MLTR_ILK 0x11222
b79d4990
JB
4083#define MLTR_WM1_SHIFT 0
4084#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4085/* the unit of memory self-refresh latency time is 0.5us */
4086#define ILK_SRLT_MASK 0x3f
4087
1398261a
YL
4088
4089/* the address where we get all kinds of latency value */
4090#define SSKPD 0x5d10
4091#define SSKPD_WM_MASK 0x3f
4092#define SSKPD_WM0_SHIFT 0
4093#define SSKPD_WM1_SHIFT 8
4094#define SSKPD_WM2_SHIFT 16
4095#define SSKPD_WM3_SHIFT 24
4096
585fb111
JB
4097/*
4098 * The two pipe frame counter registers are not synchronized, so
4099 * reading a stable value is somewhat tricky. The following code
4100 * should work:
4101 *
4102 * do {
4103 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4104 * PIPE_FRAME_HIGH_SHIFT;
4105 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4106 * PIPE_FRAME_LOW_SHIFT);
4107 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4108 * PIPE_FRAME_HIGH_SHIFT);
4109 * } while (high1 != high2);
4110 * frame = (high1 << 8) | low1;
4111 */
25a2e2d0 4112#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4113#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4114#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4115#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4116#define PIPE_FRAME_LOW_MASK 0xff000000
4117#define PIPE_FRAME_LOW_SHIFT 24
4118#define PIPE_PIXEL_MASK 0x00ffffff
4119#define PIPE_PIXEL_SHIFT 0
9880b7a5 4120/* GM45+ just has to be different */
eb6008ad
RB
4121#define _PIPEA_FRMCOUNT_GM45 0x70040
4122#define _PIPEA_FLIPCOUNT_GM45 0x70044
4123#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4124#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4125
4126/* Cursor A & B regs */
5efb3e28 4127#define _CURACNTR 0x70080
14b60391
JB
4128/* Old style CUR*CNTR flags (desktop 8xx) */
4129#define CURSOR_ENABLE 0x80000000
4130#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4131#define CURSOR_STRIDE_SHIFT 28
4132#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4133#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4134#define CURSOR_FORMAT_SHIFT 24
4135#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4136#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4137#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4138#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4139#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4140#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4141/* New style CUR*CNTR flags */
4142#define CURSOR_MODE 0x27
585fb111 4143#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4144#define CURSOR_MODE_128_32B_AX 0x02
4145#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4146#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4147#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4148#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4149#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4150#define MCURSOR_PIPE_SELECT (1 << 28)
4151#define MCURSOR_PIPE_A 0x00
4152#define MCURSOR_PIPE_B (1 << 28)
585fb111 4153#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 4154#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4155#define _CURABASE 0x70084
4156#define _CURAPOS 0x70088
585fb111
JB
4157#define CURSOR_POS_MASK 0x007FF
4158#define CURSOR_POS_SIGN 0x8000
4159#define CURSOR_X_SHIFT 0
4160#define CURSOR_Y_SHIFT 16
14b60391 4161#define CURSIZE 0x700a0
5efb3e28
VS
4162#define _CURBCNTR 0x700c0
4163#define _CURBBASE 0x700c4
4164#define _CURBPOS 0x700c8
585fb111 4165
65a21cd6
JB
4166#define _CURBCNTR_IVB 0x71080
4167#define _CURBBASE_IVB 0x71084
4168#define _CURBPOS_IVB 0x71088
4169
5efb3e28
VS
4170#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4171 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4172 dev_priv->info.display_mmio_offset)
4173
4174#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4175#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4176#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4177
5efb3e28
VS
4178#define CURSOR_A_OFFSET 0x70080
4179#define CURSOR_B_OFFSET 0x700c0
4180#define CHV_CURSOR_C_OFFSET 0x700e0
4181#define IVB_CURSOR_B_OFFSET 0x71080
4182#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4183
585fb111 4184/* Display A control */
a57c774a 4185#define _DSPACNTR 0x70180
585fb111
JB
4186#define DISPLAY_PLANE_ENABLE (1<<31)
4187#define DISPLAY_PLANE_DISABLE 0
4188#define DISPPLANE_GAMMA_ENABLE (1<<30)
4189#define DISPPLANE_GAMMA_DISABLE 0
4190#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4191#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4192#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4193#define DISPPLANE_BGRA555 (0x3<<26)
4194#define DISPPLANE_BGRX555 (0x4<<26)
4195#define DISPPLANE_BGRX565 (0x5<<26)
4196#define DISPPLANE_BGRX888 (0x6<<26)
4197#define DISPPLANE_BGRA888 (0x7<<26)
4198#define DISPPLANE_RGBX101010 (0x8<<26)
4199#define DISPPLANE_RGBA101010 (0x9<<26)
4200#define DISPPLANE_BGRX101010 (0xa<<26)
4201#define DISPPLANE_RGBX161616 (0xc<<26)
4202#define DISPPLANE_RGBX888 (0xe<<26)
4203#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4204#define DISPPLANE_STEREO_ENABLE (1<<25)
4205#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4206#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4207#define DISPPLANE_SEL_PIPE_SHIFT 24
4208#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4209#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4210#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4211#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4212#define DISPPLANE_SRC_KEY_DISABLE 0
4213#define DISPPLANE_LINE_DOUBLE (1<<20)
4214#define DISPPLANE_NO_LINE_DOUBLE 0
4215#define DISPPLANE_STEREO_POLARITY_FIRST 0
4216#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
48404c1e 4217#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4218#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4219#define DISPPLANE_TILED (1<<10)
a57c774a
AK
4220#define _DSPAADDR 0x70184
4221#define _DSPASTRIDE 0x70188
4222#define _DSPAPOS 0x7018C /* reserved */
4223#define _DSPASIZE 0x70190
4224#define _DSPASURF 0x7019C /* 965+ only */
4225#define _DSPATILEOFF 0x701A4 /* 965+ only */
4226#define _DSPAOFFSET 0x701A4 /* HSW */
4227#define _DSPASURFLIVE 0x701AC
4228
4229#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4230#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4231#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4232#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4233#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4234#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4235#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4236#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4237#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4238#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4239
446f2545
AR
4240/* Display/Sprite base address macros */
4241#define DISP_BASEADDR_MASK (0xfffff000)
4242#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4243#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4244
585fb111 4245/* VBIOS flags */
5c969aa7
DL
4246#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4247#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4248#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4249#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4250#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4251#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4252#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4253#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4254#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4255#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4256#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4257#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4258#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4259
4260/* Pipe B */
5c969aa7
DL
4261#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4262#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4263#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4264#define _PIPEBFRAMEHIGH 0x71040
4265#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4266#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4267#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4268
585fb111
JB
4269
4270/* Display B control */
5c969aa7 4271#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4272#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4273#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4274#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4275#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4276#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4277#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4278#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4279#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4280#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4281#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4282#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4283#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4284
b840d907
JB
4285/* Sprite A control */
4286#define _DVSACNTR 0x72180
4287#define DVS_ENABLE (1<<31)
4288#define DVS_GAMMA_ENABLE (1<<30)
4289#define DVS_PIXFORMAT_MASK (3<<25)
4290#define DVS_FORMAT_YUV422 (0<<25)
4291#define DVS_FORMAT_RGBX101010 (1<<25)
4292#define DVS_FORMAT_RGBX888 (2<<25)
4293#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4294#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4295#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4296#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4297#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4298#define DVS_YUV_ORDER_YUYV (0<<16)
4299#define DVS_YUV_ORDER_UYVY (1<<16)
4300#define DVS_YUV_ORDER_YVYU (2<<16)
4301#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4302#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4303#define DVS_DEST_KEY (1<<2)
4304#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4305#define DVS_TILED (1<<10)
4306#define _DVSALINOFF 0x72184
4307#define _DVSASTRIDE 0x72188
4308#define _DVSAPOS 0x7218c
4309#define _DVSASIZE 0x72190
4310#define _DVSAKEYVAL 0x72194
4311#define _DVSAKEYMSK 0x72198
4312#define _DVSASURF 0x7219c
4313#define _DVSAKEYMAXVAL 0x721a0
4314#define _DVSATILEOFF 0x721a4
4315#define _DVSASURFLIVE 0x721ac
4316#define _DVSASCALE 0x72204
4317#define DVS_SCALE_ENABLE (1<<31)
4318#define DVS_FILTER_MASK (3<<29)
4319#define DVS_FILTER_MEDIUM (0<<29)
4320#define DVS_FILTER_ENHANCING (1<<29)
4321#define DVS_FILTER_SOFTENING (2<<29)
4322#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4323#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4324#define _DVSAGAMC 0x72300
4325
4326#define _DVSBCNTR 0x73180
4327#define _DVSBLINOFF 0x73184
4328#define _DVSBSTRIDE 0x73188
4329#define _DVSBPOS 0x7318c
4330#define _DVSBSIZE 0x73190
4331#define _DVSBKEYVAL 0x73194
4332#define _DVSBKEYMSK 0x73198
4333#define _DVSBSURF 0x7319c
4334#define _DVSBKEYMAXVAL 0x731a0
4335#define _DVSBTILEOFF 0x731a4
4336#define _DVSBSURFLIVE 0x731ac
4337#define _DVSBSCALE 0x73204
4338#define _DVSBGAMC 0x73300
4339
4340#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4341#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4342#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4343#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4344#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4345#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4346#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4347#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4348#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4349#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4350#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4351#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4352
4353#define _SPRA_CTL 0x70280
4354#define SPRITE_ENABLE (1<<31)
4355#define SPRITE_GAMMA_ENABLE (1<<30)
4356#define SPRITE_PIXFORMAT_MASK (7<<25)
4357#define SPRITE_FORMAT_YUV422 (0<<25)
4358#define SPRITE_FORMAT_RGBX101010 (1<<25)
4359#define SPRITE_FORMAT_RGBX888 (2<<25)
4360#define SPRITE_FORMAT_RGBX161616 (3<<25)
4361#define SPRITE_FORMAT_YUV444 (4<<25)
4362#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4363#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4364#define SPRITE_SOURCE_KEY (1<<22)
4365#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4366#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4367#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4368#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4369#define SPRITE_YUV_ORDER_YUYV (0<<16)
4370#define SPRITE_YUV_ORDER_UYVY (1<<16)
4371#define SPRITE_YUV_ORDER_YVYU (2<<16)
4372#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4373#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4374#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4375#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4376#define SPRITE_TILED (1<<10)
4377#define SPRITE_DEST_KEY (1<<2)
4378#define _SPRA_LINOFF 0x70284
4379#define _SPRA_STRIDE 0x70288
4380#define _SPRA_POS 0x7028c
4381#define _SPRA_SIZE 0x70290
4382#define _SPRA_KEYVAL 0x70294
4383#define _SPRA_KEYMSK 0x70298
4384#define _SPRA_SURF 0x7029c
4385#define _SPRA_KEYMAX 0x702a0
4386#define _SPRA_TILEOFF 0x702a4
c54173a8 4387#define _SPRA_OFFSET 0x702a4
32ae46bf 4388#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4389#define _SPRA_SCALE 0x70304
4390#define SPRITE_SCALE_ENABLE (1<<31)
4391#define SPRITE_FILTER_MASK (3<<29)
4392#define SPRITE_FILTER_MEDIUM (0<<29)
4393#define SPRITE_FILTER_ENHANCING (1<<29)
4394#define SPRITE_FILTER_SOFTENING (2<<29)
4395#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4396#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4397#define _SPRA_GAMC 0x70400
4398
4399#define _SPRB_CTL 0x71280
4400#define _SPRB_LINOFF 0x71284
4401#define _SPRB_STRIDE 0x71288
4402#define _SPRB_POS 0x7128c
4403#define _SPRB_SIZE 0x71290
4404#define _SPRB_KEYVAL 0x71294
4405#define _SPRB_KEYMSK 0x71298
4406#define _SPRB_SURF 0x7129c
4407#define _SPRB_KEYMAX 0x712a0
4408#define _SPRB_TILEOFF 0x712a4
c54173a8 4409#define _SPRB_OFFSET 0x712a4
32ae46bf 4410#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4411#define _SPRB_SCALE 0x71304
4412#define _SPRB_GAMC 0x71400
4413
4414#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4415#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4416#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4417#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4418#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4419#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4420#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4421#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4422#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4423#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4424#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4425#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4426#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4427#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4428
921c3b67 4429#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4430#define SP_ENABLE (1<<31)
4ea67bc7 4431#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4432#define SP_PIXFORMAT_MASK (0xf<<26)
4433#define SP_FORMAT_YUV422 (0<<26)
4434#define SP_FORMAT_BGR565 (5<<26)
4435#define SP_FORMAT_BGRX8888 (6<<26)
4436#define SP_FORMAT_BGRA8888 (7<<26)
4437#define SP_FORMAT_RGBX1010102 (8<<26)
4438#define SP_FORMAT_RGBA1010102 (9<<26)
4439#define SP_FORMAT_RGBX8888 (0xe<<26)
4440#define SP_FORMAT_RGBA8888 (0xf<<26)
4441#define SP_SOURCE_KEY (1<<22)
4442#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4443#define SP_YUV_ORDER_YUYV (0<<16)
4444#define SP_YUV_ORDER_UYVY (1<<16)
4445#define SP_YUV_ORDER_YVYU (2<<16)
4446#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 4447#define SP_ROTATE_180 (1<<15)
7f1f3851 4448#define SP_TILED (1<<10)
921c3b67
VS
4449#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4450#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4451#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4452#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4453#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4454#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4455#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4456#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4457#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4458#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4459#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4460
4461#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4462#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4463#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4464#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4465#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4466#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4467#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4468#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4469#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4470#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4471#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4472#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4473
4474#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4475#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4476#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4477#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4478#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4479#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4480#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4481#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4482#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4483#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4484#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4485#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4486
585fb111
JB
4487/* VBIOS regs */
4488#define VGACNTRL 0x71400
4489# define VGA_DISP_DISABLE (1 << 31)
4490# define VGA_2X_MODE (1 << 30)
4491# define VGA_PIPE_B_SELECT (1 << 29)
4492
766aa1c4
VS
4493#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4494
f2b115e6 4495/* Ironlake */
b9055052
ZW
4496
4497#define CPU_VGACNTRL 0x41000
4498
4499#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4500#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4501#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4502#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4503#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4504#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4505#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4506#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4507#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4508
4509/* refresh rate hardware control */
4510#define RR_HW_CTL 0x45300
4511#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4512#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4513
4514#define FDI_PLL_BIOS_0 0x46000
021357ac 4515#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4516#define FDI_PLL_BIOS_1 0x46004
4517#define FDI_PLL_BIOS_2 0x46008
4518#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4519#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4520#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4521
8956c8bb
EA
4522#define PCH_3DCGDIS0 0x46020
4523# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4524# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4525
06f37751
EA
4526#define PCH_3DCGDIS1 0x46024
4527# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4528
b9055052
ZW
4529#define FDI_PLL_FREQ_CTL 0x46030
4530#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4531#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4532#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4533
4534
a57c774a 4535#define _PIPEA_DATA_M1 0x60030
5eddb70b 4536#define PIPE_DATA_M1_OFFSET 0
a57c774a 4537#define _PIPEA_DATA_N1 0x60034
5eddb70b 4538#define PIPE_DATA_N1_OFFSET 0
b9055052 4539
a57c774a 4540#define _PIPEA_DATA_M2 0x60038
5eddb70b 4541#define PIPE_DATA_M2_OFFSET 0
a57c774a 4542#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4543#define PIPE_DATA_N2_OFFSET 0
b9055052 4544
a57c774a 4545#define _PIPEA_LINK_M1 0x60040
5eddb70b 4546#define PIPE_LINK_M1_OFFSET 0
a57c774a 4547#define _PIPEA_LINK_N1 0x60044
5eddb70b 4548#define PIPE_LINK_N1_OFFSET 0
b9055052 4549
a57c774a 4550#define _PIPEA_LINK_M2 0x60048
5eddb70b 4551#define PIPE_LINK_M2_OFFSET 0
a57c774a 4552#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4553#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4554
4555/* PIPEB timing regs are same start from 0x61000 */
4556
a57c774a
AK
4557#define _PIPEB_DATA_M1 0x61030
4558#define _PIPEB_DATA_N1 0x61034
4559#define _PIPEB_DATA_M2 0x61038
4560#define _PIPEB_DATA_N2 0x6103c
4561#define _PIPEB_LINK_M1 0x61040
4562#define _PIPEB_LINK_N1 0x61044
4563#define _PIPEB_LINK_M2 0x61048
4564#define _PIPEB_LINK_N2 0x6104c
4565
4566#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4567#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4568#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4569#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4570#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4571#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4572#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4573#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4574
4575/* CPU panel fitter */
9db4a9c7
JB
4576/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4577#define _PFA_CTL_1 0x68080
4578#define _PFB_CTL_1 0x68880
b9055052 4579#define PF_ENABLE (1<<31)
13888d78
PZ
4580#define PF_PIPE_SEL_MASK_IVB (3<<29)
4581#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4582#define PF_FILTER_MASK (3<<23)
4583#define PF_FILTER_PROGRAMMED (0<<23)
4584#define PF_FILTER_MED_3x3 (1<<23)
4585#define PF_FILTER_EDGE_ENHANCE (2<<23)
4586#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4587#define _PFA_WIN_SZ 0x68074
4588#define _PFB_WIN_SZ 0x68874
4589#define _PFA_WIN_POS 0x68070
4590#define _PFB_WIN_POS 0x68870
4591#define _PFA_VSCALE 0x68084
4592#define _PFB_VSCALE 0x68884
4593#define _PFA_HSCALE 0x68090
4594#define _PFB_HSCALE 0x68890
4595
4596#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4597#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4598#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4599#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4600#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4601
4602/* legacy palette */
9db4a9c7
JB
4603#define _LGC_PALETTE_A 0x4a000
4604#define _LGC_PALETTE_B 0x4a800
4605#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4606
42db64ef
PZ
4607#define _GAMMA_MODE_A 0x4a480
4608#define _GAMMA_MODE_B 0x4ac80
4609#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4610#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4611#define GAMMA_MODE_MODE_8BIT (0 << 0)
4612#define GAMMA_MODE_MODE_10BIT (1 << 0)
4613#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4614#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4615
b9055052
ZW
4616/* interrupts */
4617#define DE_MASTER_IRQ_CONTROL (1 << 31)
4618#define DE_SPRITEB_FLIP_DONE (1 << 29)
4619#define DE_SPRITEA_FLIP_DONE (1 << 28)
4620#define DE_PLANEB_FLIP_DONE (1 << 27)
4621#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4622#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4623#define DE_PCU_EVENT (1 << 25)
4624#define DE_GTT_FAULT (1 << 24)
4625#define DE_POISON (1 << 23)
4626#define DE_PERFORM_COUNTER (1 << 22)
4627#define DE_PCH_EVENT (1 << 21)
4628#define DE_AUX_CHANNEL_A (1 << 20)
4629#define DE_DP_A_HOTPLUG (1 << 19)
4630#define DE_GSE (1 << 18)
4631#define DE_PIPEB_VBLANK (1 << 15)
4632#define DE_PIPEB_EVEN_FIELD (1 << 14)
4633#define DE_PIPEB_ODD_FIELD (1 << 13)
4634#define DE_PIPEB_LINE_COMPARE (1 << 12)
4635#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4636#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4637#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4638#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4639#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4640#define DE_PIPEA_EVEN_FIELD (1 << 6)
4641#define DE_PIPEA_ODD_FIELD (1 << 5)
4642#define DE_PIPEA_LINE_COMPARE (1 << 4)
4643#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4644#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4645#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4646#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4647#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4648
b1f14ad0 4649/* More Ivybridge lolz */
8664281b 4650#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4651#define DE_GSE_IVB (1<<29)
4652#define DE_PCH_EVENT_IVB (1<<28)
4653#define DE_DP_A_HOTPLUG_IVB (1<<27)
4654#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4655#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4656#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4657#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4658#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4659#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4660#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4661#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4662#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4663#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4664#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4665#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4666
7eea1ddf
JB
4667#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4668#define MASTER_INTERRUPT_ENABLE (1<<31)
4669
b9055052
ZW
4670#define DEISR 0x44000
4671#define DEIMR 0x44004
4672#define DEIIR 0x44008
4673#define DEIER 0x4400c
4674
b9055052
ZW
4675#define GTISR 0x44010
4676#define GTIMR 0x44014
4677#define GTIIR 0x44018
4678#define GTIER 0x4401c
4679
abd58f01
BW
4680#define GEN8_MASTER_IRQ 0x44200
4681#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4682#define GEN8_PCU_IRQ (1<<30)
4683#define GEN8_DE_PCH_IRQ (1<<23)
4684#define GEN8_DE_MISC_IRQ (1<<22)
4685#define GEN8_DE_PORT_IRQ (1<<20)
4686#define GEN8_DE_PIPE_C_IRQ (1<<18)
4687#define GEN8_DE_PIPE_B_IRQ (1<<17)
4688#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4689#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4690#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4691#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4692#define GEN8_GT_VCS2_IRQ (1<<3)
4693#define GEN8_GT_VCS1_IRQ (1<<2)
4694#define GEN8_GT_BCS_IRQ (1<<1)
4695#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4696
4697#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4698#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4699#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4700#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4701
4702#define GEN8_BCS_IRQ_SHIFT 16
4703#define GEN8_RCS_IRQ_SHIFT 0
4704#define GEN8_VCS2_IRQ_SHIFT 16
4705#define GEN8_VCS1_IRQ_SHIFT 0
4706#define GEN8_VECS_IRQ_SHIFT 0
4707
4708#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4709#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4710#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4711#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4712#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4713#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4714#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4715#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4716#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4717#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4718#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4719#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4720#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4721#define GEN8_PIPE_VSYNC (1 << 1)
4722#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4723#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4724 (GEN8_PIPE_CURSOR_FAULT | \
4725 GEN8_PIPE_SPRITE_FAULT | \
4726 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4727
4728#define GEN8_DE_PORT_ISR 0x44440
4729#define GEN8_DE_PORT_IMR 0x44444
4730#define GEN8_DE_PORT_IIR 0x44448
4731#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4732#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4733#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4734
4735#define GEN8_DE_MISC_ISR 0x44460
4736#define GEN8_DE_MISC_IMR 0x44464
4737#define GEN8_DE_MISC_IIR 0x44468
4738#define GEN8_DE_MISC_IER 0x4446c
4739#define GEN8_DE_MISC_GSE (1 << 27)
4740
4741#define GEN8_PCU_ISR 0x444e0
4742#define GEN8_PCU_IMR 0x444e4
4743#define GEN8_PCU_IIR 0x444e8
4744#define GEN8_PCU_IER 0x444ec
4745
7f8a8569 4746#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4747/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4748#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4749#define ILK_DPARB_GATE (1<<22)
4750#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4751#define FUSE_STRAP 0x42014
4752#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4753#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4754#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4755#define ILK_HDCP_DISABLE (1 << 25)
4756#define ILK_eDP_A_DISABLE (1 << 24)
4757#define HSW_CDCLK_LIMIT (1 << 24)
4758#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4759
4760#define ILK_DSPCLK_GATE_D 0x42020
4761#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4762#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4763#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4764#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4765#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4766
116ac8d2
EA
4767#define IVB_CHICKEN3 0x4200c
4768# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4769# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4770
90a88643 4771#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4772#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4773#define FORCE_ARB_IDLE_PLANES (1 << 14)
4774
fe4ab3ce
BW
4775#define _CHICKEN_PIPESL_1_A 0x420b0
4776#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4777#define HSW_FBCQ_DIS (1 << 22)
4778#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4779#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4780
553bd149
ZW
4781#define DISP_ARB_CTL 0x45000
4782#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4783#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4784#define DISP_ARB_CTL2 0x45004
4785#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4786#define GEN7_MSG_CTL 0x45010
4787#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4788#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4789#define HSW_NDE_RSTWRN_OPT 0x46408
4790#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4791
e4e0c058 4792/* GEN7 chicken */
d71de14d
KG
4793#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4794# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4795#define COMMON_SLICE_CHICKEN2 0x7014
4796# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4797
031994ee
VS
4798#define GEN7_L3SQCREG1 0xB010
4799#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4800
e4e0c058 4801#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4802#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4803#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
4804#define GEN7_L3CNTLREG2 0xB020
4805#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
4806
4807#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4808#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4809
61939d97
JB
4810#define GEN7_L3SQCREG4 0xb034
4811#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4812
63801f21
BW
4813/* GEN8 chicken */
4814#define HDC_CHICKEN0 0x7300
4815#define HDC_FORCE_NON_COHERENT (1<<4)
4816
db099c8f
ED
4817/* WaCatErrorRejectionIssue */
4818#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4819#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4820
f3fc4884
FJ
4821#define HSW_SCRATCH1 0xb038
4822#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4823
b9055052
ZW
4824/* PCH */
4825
23e81d69 4826/* south display engine interrupt: IBX */
776ad806
JB
4827#define SDE_AUDIO_POWER_D (1 << 27)
4828#define SDE_AUDIO_POWER_C (1 << 26)
4829#define SDE_AUDIO_POWER_B (1 << 25)
4830#define SDE_AUDIO_POWER_SHIFT (25)
4831#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4832#define SDE_GMBUS (1 << 24)
4833#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4834#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4835#define SDE_AUDIO_HDCP_MASK (3 << 22)
4836#define SDE_AUDIO_TRANSB (1 << 21)
4837#define SDE_AUDIO_TRANSA (1 << 20)
4838#define SDE_AUDIO_TRANS_MASK (3 << 20)
4839#define SDE_POISON (1 << 19)
4840/* 18 reserved */
4841#define SDE_FDI_RXB (1 << 17)
4842#define SDE_FDI_RXA (1 << 16)
4843#define SDE_FDI_MASK (3 << 16)
4844#define SDE_AUXD (1 << 15)
4845#define SDE_AUXC (1 << 14)
4846#define SDE_AUXB (1 << 13)
4847#define SDE_AUX_MASK (7 << 13)
4848/* 12 reserved */
b9055052
ZW
4849#define SDE_CRT_HOTPLUG (1 << 11)
4850#define SDE_PORTD_HOTPLUG (1 << 10)
4851#define SDE_PORTC_HOTPLUG (1 << 9)
4852#define SDE_PORTB_HOTPLUG (1 << 8)
4853#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4854#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4855 SDE_SDVOB_HOTPLUG | \
4856 SDE_PORTB_HOTPLUG | \
4857 SDE_PORTC_HOTPLUG | \
4858 SDE_PORTD_HOTPLUG)
776ad806
JB
4859#define SDE_TRANSB_CRC_DONE (1 << 5)
4860#define SDE_TRANSB_CRC_ERR (1 << 4)
4861#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4862#define SDE_TRANSA_CRC_DONE (1 << 2)
4863#define SDE_TRANSA_CRC_ERR (1 << 1)
4864#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4865#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4866
4867/* south display engine interrupt: CPT/PPT */
4868#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4869#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4870#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4871#define SDE_AUDIO_POWER_SHIFT_CPT 29
4872#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4873#define SDE_AUXD_CPT (1 << 27)
4874#define SDE_AUXC_CPT (1 << 26)
4875#define SDE_AUXB_CPT (1 << 25)
4876#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4877#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4878#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4879#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4880#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4881#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4882#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4883 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4884 SDE_PORTD_HOTPLUG_CPT | \
4885 SDE_PORTC_HOTPLUG_CPT | \
4886 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4887#define SDE_GMBUS_CPT (1 << 17)
8664281b 4888#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4889#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4890#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4891#define SDE_FDI_RXC_CPT (1 << 8)
4892#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4893#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4894#define SDE_FDI_RXB_CPT (1 << 4)
4895#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4896#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4897#define SDE_FDI_RXA_CPT (1 << 0)
4898#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4899 SDE_AUDIO_CP_REQ_B_CPT | \
4900 SDE_AUDIO_CP_REQ_A_CPT)
4901#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4902 SDE_AUDIO_CP_CHG_B_CPT | \
4903 SDE_AUDIO_CP_CHG_A_CPT)
4904#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4905 SDE_FDI_RXB_CPT | \
4906 SDE_FDI_RXA_CPT)
b9055052
ZW
4907
4908#define SDEISR 0xc4000
4909#define SDEIMR 0xc4004
4910#define SDEIIR 0xc4008
4911#define SDEIER 0xc400c
4912
8664281b 4913#define SERR_INT 0xc4040
de032bf4 4914#define SERR_INT_POISON (1<<31)
8664281b
PZ
4915#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4916#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4917#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4918#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4919
b9055052 4920/* digital port hotplug */
7fe0b973 4921#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4922#define PORTD_HOTPLUG_ENABLE (1 << 20)
4923#define PORTD_PULSE_DURATION_2ms (0)
4924#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4925#define PORTD_PULSE_DURATION_6ms (2 << 18)
4926#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4927#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4928#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4929#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4930#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4931#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4932#define PORTC_HOTPLUG_ENABLE (1 << 12)
4933#define PORTC_PULSE_DURATION_2ms (0)
4934#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4935#define PORTC_PULSE_DURATION_6ms (2 << 10)
4936#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4937#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4938#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4939#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4940#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4941#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4942#define PORTB_HOTPLUG_ENABLE (1 << 4)
4943#define PORTB_PULSE_DURATION_2ms (0)
4944#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4945#define PORTB_PULSE_DURATION_6ms (2 << 2)
4946#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4947#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4948#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4949#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4950#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4951#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4952
4953#define PCH_GPIOA 0xc5010
4954#define PCH_GPIOB 0xc5014
4955#define PCH_GPIOC 0xc5018
4956#define PCH_GPIOD 0xc501c
4957#define PCH_GPIOE 0xc5020
4958#define PCH_GPIOF 0xc5024
4959
f0217c42
EA
4960#define PCH_GMBUS0 0xc5100
4961#define PCH_GMBUS1 0xc5104
4962#define PCH_GMBUS2 0xc5108
4963#define PCH_GMBUS3 0xc510c
4964#define PCH_GMBUS4 0xc5110
4965#define PCH_GMBUS5 0xc5120
4966
9db4a9c7
JB
4967#define _PCH_DPLL_A 0xc6014
4968#define _PCH_DPLL_B 0xc6018
e9a632a5 4969#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4970
9db4a9c7 4971#define _PCH_FPA0 0xc6040
c1858123 4972#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4973#define _PCH_FPA1 0xc6044
4974#define _PCH_FPB0 0xc6048
4975#define _PCH_FPB1 0xc604c
e9a632a5
DV
4976#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4977#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4978
4979#define PCH_DPLL_TEST 0xc606c
4980
4981#define PCH_DREF_CONTROL 0xC6200
4982#define DREF_CONTROL_MASK 0x7fc3
4983#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4984#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4985#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4986#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4987#define DREF_SSC_SOURCE_DISABLE (0<<11)
4988#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4989#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4990#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4991#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4992#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4993#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4994#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4995#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4996#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4997#define DREF_SSC4_DOWNSPREAD (0<<6)
4998#define DREF_SSC4_CENTERSPREAD (1<<6)
4999#define DREF_SSC1_DISABLE (0<<1)
5000#define DREF_SSC1_ENABLE (1<<1)
5001#define DREF_SSC4_DISABLE (0)
5002#define DREF_SSC4_ENABLE (1)
5003
5004#define PCH_RAWCLK_FREQ 0xc6204
5005#define FDL_TP1_TIMER_SHIFT 12
5006#define FDL_TP1_TIMER_MASK (3<<12)
5007#define FDL_TP2_TIMER_SHIFT 10
5008#define FDL_TP2_TIMER_MASK (3<<10)
5009#define RAWCLK_FREQ_MASK 0x3ff
5010
5011#define PCH_DPLL_TMR_CFG 0xc6208
5012
5013#define PCH_SSC4_PARMS 0xc6210
5014#define PCH_SSC4_AUX_PARMS 0xc6214
5015
8db9d77b 5016#define PCH_DPLL_SEL 0xc7000
11887397
DV
5017#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5018#define TRANS_DPLLA_SEL(pipe) 0
5019#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 5020
b9055052
ZW
5021/* transcoder */
5022
275f01b2
DV
5023#define _PCH_TRANS_HTOTAL_A 0xe0000
5024#define TRANS_HTOTAL_SHIFT 16
5025#define TRANS_HACTIVE_SHIFT 0
5026#define _PCH_TRANS_HBLANK_A 0xe0004
5027#define TRANS_HBLANK_END_SHIFT 16
5028#define TRANS_HBLANK_START_SHIFT 0
5029#define _PCH_TRANS_HSYNC_A 0xe0008
5030#define TRANS_HSYNC_END_SHIFT 16
5031#define TRANS_HSYNC_START_SHIFT 0
5032#define _PCH_TRANS_VTOTAL_A 0xe000c
5033#define TRANS_VTOTAL_SHIFT 16
5034#define TRANS_VACTIVE_SHIFT 0
5035#define _PCH_TRANS_VBLANK_A 0xe0010
5036#define TRANS_VBLANK_END_SHIFT 16
5037#define TRANS_VBLANK_START_SHIFT 0
5038#define _PCH_TRANS_VSYNC_A 0xe0014
5039#define TRANS_VSYNC_END_SHIFT 16
5040#define TRANS_VSYNC_START_SHIFT 0
5041#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5042
e3b95f1e
DV
5043#define _PCH_TRANSA_DATA_M1 0xe0030
5044#define _PCH_TRANSA_DATA_N1 0xe0034
5045#define _PCH_TRANSA_DATA_M2 0xe0038
5046#define _PCH_TRANSA_DATA_N2 0xe003c
5047#define _PCH_TRANSA_LINK_M1 0xe0040
5048#define _PCH_TRANSA_LINK_N1 0xe0044
5049#define _PCH_TRANSA_LINK_M2 0xe0048
5050#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5051
2dcbc34d 5052/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5053#define _VIDEO_DIP_CTL_A 0xe0200
5054#define _VIDEO_DIP_DATA_A 0xe0208
5055#define _VIDEO_DIP_GCP_A 0xe0210
5056
5057#define _VIDEO_DIP_CTL_B 0xe1200
5058#define _VIDEO_DIP_DATA_B 0xe1208
5059#define _VIDEO_DIP_GCP_B 0xe1210
5060
5061#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5062#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5063#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5064
2dcbc34d 5065/* Per-transcoder DIP controls (VLV) */
b906487c
VS
5066#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5067#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5068#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5069
b906487c
VS
5070#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5071#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5072#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5073
2dcbc34d
VS
5074#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5075#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5076#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5077
90b107c8 5078#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
5079 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5080 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 5081#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
5082 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5083 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 5084#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
5085 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5086 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5087
8c5f5f7c
ED
5088/* Haswell DIP controls */
5089#define HSW_VIDEO_DIP_CTL_A 0x60200
5090#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5091#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5092#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5093#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5094#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5095#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5096#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5097#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5098#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5099#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5100#define HSW_VIDEO_DIP_GCP_A 0x60210
5101
5102#define HSW_VIDEO_DIP_CTL_B 0x61200
5103#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5104#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5105#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5106#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5107#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5108#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5109#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5110#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5111#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5112#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5113#define HSW_VIDEO_DIP_GCP_B 0x61210
5114
7d9bcebe 5115#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5116 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5117#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5118 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5119#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5120 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5121#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5122 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5123#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5124 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5125#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5126 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5127
3f51e471
RV
5128#define HSW_STEREO_3D_CTL_A 0x70020
5129#define S3D_ENABLE (1<<31)
5130#define HSW_STEREO_3D_CTL_B 0x71020
5131
5132#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5133 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5134
275f01b2
DV
5135#define _PCH_TRANS_HTOTAL_B 0xe1000
5136#define _PCH_TRANS_HBLANK_B 0xe1004
5137#define _PCH_TRANS_HSYNC_B 0xe1008
5138#define _PCH_TRANS_VTOTAL_B 0xe100c
5139#define _PCH_TRANS_VBLANK_B 0xe1010
5140#define _PCH_TRANS_VSYNC_B 0xe1014
5141#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5142
5143#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5144#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5145#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5146#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5147#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5148#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5149#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5150 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5151
e3b95f1e
DV
5152#define _PCH_TRANSB_DATA_M1 0xe1030
5153#define _PCH_TRANSB_DATA_N1 0xe1034
5154#define _PCH_TRANSB_DATA_M2 0xe1038
5155#define _PCH_TRANSB_DATA_N2 0xe103c
5156#define _PCH_TRANSB_LINK_M1 0xe1040
5157#define _PCH_TRANSB_LINK_N1 0xe1044
5158#define _PCH_TRANSB_LINK_M2 0xe1048
5159#define _PCH_TRANSB_LINK_N2 0xe104c
5160
5161#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5162#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5163#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5164#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5165#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5166#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5167#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5168#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5169
ab9412ba
DV
5170#define _PCH_TRANSACONF 0xf0008
5171#define _PCH_TRANSBCONF 0xf1008
5172#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5173#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5174#define TRANS_DISABLE (0<<31)
5175#define TRANS_ENABLE (1<<31)
5176#define TRANS_STATE_MASK (1<<30)
5177#define TRANS_STATE_DISABLE (0<<30)
5178#define TRANS_STATE_ENABLE (1<<30)
5179#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5180#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5181#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5182#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5183#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5184#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5185#define TRANS_INTERLACED (3<<21)
7c26e5c6 5186#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5187#define TRANS_8BPC (0<<5)
5188#define TRANS_10BPC (1<<5)
5189#define TRANS_6BPC (2<<5)
5190#define TRANS_12BPC (3<<5)
5191
ce40141f
DV
5192#define _TRANSA_CHICKEN1 0xf0060
5193#define _TRANSB_CHICKEN1 0xf1060
5194#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5195#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5196#define _TRANSA_CHICKEN2 0xf0064
5197#define _TRANSB_CHICKEN2 0xf1064
5198#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5199#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5200#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5201#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5202#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5203#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5204
291427f5
JB
5205#define SOUTH_CHICKEN1 0xc2000
5206#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5207#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5208#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5209#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5210#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5211#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5212#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5213#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5214#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5215
9db4a9c7
JB
5216#define _FDI_RXA_CHICKEN 0xc200c
5217#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5218#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5219#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5220#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5221
382b0936 5222#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5223#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5224#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5225#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5226#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5227
b9055052 5228/* CPU: FDI_TX */
9db4a9c7
JB
5229#define _FDI_TXA_CTL 0x60100
5230#define _FDI_TXB_CTL 0x61100
5231#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5232#define FDI_TX_DISABLE (0<<31)
5233#define FDI_TX_ENABLE (1<<31)
5234#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5235#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5236#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5237#define FDI_LINK_TRAIN_NONE (3<<28)
5238#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5239#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5240#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5241#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5242#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5243#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5244#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5245#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5246/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5247 SNB has different settings. */
5248/* SNB A-stepping */
5249#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5250#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5251#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5252#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5253/* SNB B-stepping */
5254#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5255#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5256#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5257#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5258#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5259#define FDI_DP_PORT_WIDTH_SHIFT 19
5260#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5261#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5262#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5263/* Ironlake: hardwired to 1 */
b9055052 5264#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5265
5266/* Ivybridge has different bits for lolz */
5267#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5268#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5269#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5270#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5271
b9055052 5272/* both Tx and Rx */
c4f9c4c2 5273#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5274#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5275#define FDI_SCRAMBLING_ENABLE (0<<7)
5276#define FDI_SCRAMBLING_DISABLE (1<<7)
5277
5278/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5279#define _FDI_RXA_CTL 0xf000c
5280#define _FDI_RXB_CTL 0xf100c
5281#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5282#define FDI_RX_ENABLE (1<<31)
b9055052 5283/* train, dp width same as FDI_TX */
357555c0
JB
5284#define FDI_FS_ERRC_ENABLE (1<<27)
5285#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5286#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5287#define FDI_8BPC (0<<16)
5288#define FDI_10BPC (1<<16)
5289#define FDI_6BPC (2<<16)
5290#define FDI_12BPC (3<<16)
3e68320e 5291#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5292#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5293#define FDI_RX_PLL_ENABLE (1<<13)
5294#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5295#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5296#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5297#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5298#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5299#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5300/* CPT */
5301#define FDI_AUTO_TRAINING (1<<10)
5302#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5303#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5304#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5305#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5306#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5307
04945641
PZ
5308#define _FDI_RXA_MISC 0xf0010
5309#define _FDI_RXB_MISC 0xf1010
5310#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5311#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5312#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5313#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5314#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5315#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5316#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5317#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5318
9db4a9c7
JB
5319#define _FDI_RXA_TUSIZE1 0xf0030
5320#define _FDI_RXA_TUSIZE2 0xf0038
5321#define _FDI_RXB_TUSIZE1 0xf1030
5322#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5323#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5324#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5325
5326/* FDI_RX interrupt register format */
5327#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5328#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5329#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5330#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5331#define FDI_RX_FS_CODE_ERR (1<<6)
5332#define FDI_RX_FE_CODE_ERR (1<<5)
5333#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5334#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5335#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5336#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5337#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5338
9db4a9c7
JB
5339#define _FDI_RXA_IIR 0xf0014
5340#define _FDI_RXA_IMR 0xf0018
5341#define _FDI_RXB_IIR 0xf1014
5342#define _FDI_RXB_IMR 0xf1018
5343#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5344#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5345
5346#define FDI_PLL_CTL_1 0xfe000
5347#define FDI_PLL_CTL_2 0xfe004
5348
b9055052
ZW
5349#define PCH_LVDS 0xe1180
5350#define LVDS_DETECTED (1 << 1)
5351
98364379 5352/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5353#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5354#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5355#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 5356#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
5357#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5358#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5359
5360#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5361#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5362#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5363#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5364#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5365
453c5420
JB
5366#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5367#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5368#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5369 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5370#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5371 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5372#define VLV_PIPE_PP_DIVISOR(pipe) \
5373 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5374
b9055052
ZW
5375#define PCH_PP_STATUS 0xc7200
5376#define PCH_PP_CONTROL 0xc7204
4a655f04 5377#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5378#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5379#define EDP_FORCE_VDD (1 << 3)
5380#define EDP_BLC_ENABLE (1 << 2)
5381#define PANEL_POWER_RESET (1 << 1)
5382#define PANEL_POWER_OFF (0 << 0)
5383#define PANEL_POWER_ON (1 << 0)
5384#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5385#define PANEL_PORT_SELECT_MASK (3 << 30)
5386#define PANEL_PORT_SELECT_LVDS (0 << 30)
5387#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5388#define PANEL_PORT_SELECT_DPC (2 << 30)
5389#define PANEL_PORT_SELECT_DPD (3 << 30)
5390#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5391#define PANEL_POWER_UP_DELAY_SHIFT 16
5392#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5393#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5394
b9055052 5395#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5396#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5397#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5398#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5399#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5400
b9055052 5401#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5402#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5403#define PP_REFERENCE_DIVIDER_SHIFT 8
5404#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5405#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5406
5eb08b69
ZW
5407#define PCH_DP_B 0xe4100
5408#define PCH_DPB_AUX_CH_CTL 0xe4110
5409#define PCH_DPB_AUX_CH_DATA1 0xe4114
5410#define PCH_DPB_AUX_CH_DATA2 0xe4118
5411#define PCH_DPB_AUX_CH_DATA3 0xe411c
5412#define PCH_DPB_AUX_CH_DATA4 0xe4120
5413#define PCH_DPB_AUX_CH_DATA5 0xe4124
5414
5415#define PCH_DP_C 0xe4200
5416#define PCH_DPC_AUX_CH_CTL 0xe4210
5417#define PCH_DPC_AUX_CH_DATA1 0xe4214
5418#define PCH_DPC_AUX_CH_DATA2 0xe4218
5419#define PCH_DPC_AUX_CH_DATA3 0xe421c
5420#define PCH_DPC_AUX_CH_DATA4 0xe4220
5421#define PCH_DPC_AUX_CH_DATA5 0xe4224
5422
5423#define PCH_DP_D 0xe4300
5424#define PCH_DPD_AUX_CH_CTL 0xe4310
5425#define PCH_DPD_AUX_CH_DATA1 0xe4314
5426#define PCH_DPD_AUX_CH_DATA2 0xe4318
5427#define PCH_DPD_AUX_CH_DATA3 0xe431c
5428#define PCH_DPD_AUX_CH_DATA4 0xe4320
5429#define PCH_DPD_AUX_CH_DATA5 0xe4324
5430
8db9d77b
ZW
5431/* CPT */
5432#define PORT_TRANS_A_SEL_CPT 0
5433#define PORT_TRANS_B_SEL_CPT (1<<29)
5434#define PORT_TRANS_C_SEL_CPT (2<<29)
5435#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5436#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5437#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5438#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5439#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5440#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5441
5442#define TRANS_DP_CTL_A 0xe0300
5443#define TRANS_DP_CTL_B 0xe1300
5444#define TRANS_DP_CTL_C 0xe2300
23670b32 5445#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5446#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5447#define TRANS_DP_PORT_SEL_B (0<<29)
5448#define TRANS_DP_PORT_SEL_C (1<<29)
5449#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5450#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5451#define TRANS_DP_PORT_SEL_MASK (3<<29)
5452#define TRANS_DP_AUDIO_ONLY (1<<26)
5453#define TRANS_DP_ENH_FRAMING (1<<18)
5454#define TRANS_DP_8BPC (0<<9)
5455#define TRANS_DP_10BPC (1<<9)
5456#define TRANS_DP_6BPC (2<<9)
5457#define TRANS_DP_12BPC (3<<9)
220cad3c 5458#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5459#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5460#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5461#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5462#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5463#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5464
5465/* SNB eDP training params */
5466/* SNB A-stepping */
5467#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5468#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5469#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5470#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5471/* SNB B-stepping */
3c5a62b5
YL
5472#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5473#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5474#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5475#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5476#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5477#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5478
1a2eb460
KP
5479/* IVB */
5480#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5481#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5482#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5483#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5484#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5485#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5486#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5487
5488/* legacy values */
5489#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5490#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5491#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5492#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5493#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5494
5495#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5496
9e72b46c
ID
5497#define VLV_PMWGICZ 0x1300a4
5498
cae5852d 5499#define FORCEWAKE 0xA18C
575155a9
JB
5500#define FORCEWAKE_VLV 0x1300b0
5501#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5502#define FORCEWAKE_MEDIA_VLV 0x1300b8
5503#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5504#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5505#define FORCEWAKE_ACK 0x130090
d62b4892 5506#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5507#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5508#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5509#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5510
d62b4892 5511#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5512#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5513#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5514#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5515#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5516#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5517#define FORCEWAKE_KERNEL 0x1
5518#define FORCEWAKE_USER 0x2
8d715f00
KP
5519#define FORCEWAKE_MT_ACK 0x130040
5520#define ECOBUS 0xa180
5521#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5522#define VLV_SPAREG2H 0xA194
8fd26859 5523
dd202c6d 5524#define GTFIFODBG 0x120000
90f256b5
VS
5525#define GT_FIFO_SBDROPERR (1<<6)
5526#define GT_FIFO_BLOBDROPERR (1<<5)
5527#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5528#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5529#define GT_FIFO_OVFERR (1<<2)
5530#define GT_FIFO_IAWRERR (1<<1)
5531#define GT_FIFO_IARDERR (1<<0)
5532
46520e2b
VS
5533#define GTFIFOCTL 0x120008
5534#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5535#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5536
05e21cc4
BW
5537#define HSW_IDICR 0x9008
5538#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5539#define HSW_EDRAM_PRESENT 0x120010
5540
80e829fa 5541#define GEN6_UCGCTL1 0x9400
e4443e45 5542# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5543# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5544# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5545
406478dc 5546#define GEN6_UCGCTL2 0x9404
0f846f81 5547# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5548# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5549# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5550# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5551# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5552
9e72b46c
ID
5553#define GEN6_UCGCTL3 0x9408
5554
e3f33d46
JB
5555#define GEN7_UCGCTL4 0x940c
5556#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5557
9e72b46c
ID
5558#define GEN6_RCGCTL1 0x9410
5559#define GEN6_RCGCTL2 0x9414
5560#define GEN6_RSTCTL 0x9420
5561
4f1ca9e9
VS
5562#define GEN8_UCGCTL6 0x9430
5563#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5564
c76bb61a
DS
5565#define TIMESTAMP_CTR 0x44070
5566#define FREQ_1_28_US(us) (((us) * 100) >> 7)
5567#define MCHBAR_PCU_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5960)
5568
9e72b46c 5569#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5570#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5571#define GEN6_TURBO_DISABLE (1<<31)
5572#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5573#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5574#define GEN6_OFFSET(x) ((x)<<19)
5575#define GEN6_AGGRESSIVE_TURBO (0<<15)
5576#define GEN6_RC_VIDEO_FREQ 0xA00C
5577#define GEN6_RC_CONTROL 0xA090
5578#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5579#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5580#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5581#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5582#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5583#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5584#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5585#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5586#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5587#define GEN6_RP_DOWN_TIMEOUT 0xA010
5588#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5589#define GEN6_RPSTAT1 0xA01C
ccab5c82 5590#define GEN6_CAGF_SHIFT 8
f82855d3 5591#define HSW_CAGF_SHIFT 7
ccab5c82 5592#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5593#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5594#define GEN6_RP_CONTROL 0xA024
5595#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5596#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5597#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5598#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5599#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5600#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5601#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5602#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5603#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5604#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5605#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5606#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5607#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5608#define GEN6_RP_UP_THRESHOLD 0xA02C
5609#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5610#define GEN6_RP_CUR_UP_EI 0xA050
5611#define GEN6_CURICONT_MASK 0xffffff
5612#define GEN6_RP_CUR_UP 0xA054
5613#define GEN6_CURBSYTAVG_MASK 0xffffff
5614#define GEN6_RP_PREV_UP 0xA058
5615#define GEN6_RP_CUR_DOWN_EI 0xA05C
5616#define GEN6_CURIAVG_MASK 0xffffff
5617#define GEN6_RP_CUR_DOWN 0xA060
5618#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5619#define GEN6_RP_UP_EI 0xA068
5620#define GEN6_RP_DOWN_EI 0xA06C
5621#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5622#define GEN6_RPDEUHWTC 0xA080
5623#define GEN6_RPDEUC 0xA084
5624#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5625#define GEN6_RC_STATE 0xA094
5626#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5627#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5628#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5629#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5630#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5631#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5632#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5633#define GEN6_RC1e_THRESHOLD 0xA0B4
5634#define GEN6_RC6_THRESHOLD 0xA0B8
5635#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5636#define VLV_RCEDATA 0xA0BC
8fd26859 5637#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5638#define GEN6_PMINTRMSK 0xA168
baccd458 5639#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5640#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5641
5642#define GEN6_PMISR 0x44020
4912d041 5643#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5644#define GEN6_PMIIR 0x44028
5645#define GEN6_PMIER 0x4402C
5646#define GEN6_PM_MBOX_EVENT (1<<25)
5647#define GEN6_PM_THERMAL_EVENT (1<<24)
5648#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5649#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5650#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5651#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5652#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5653#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5654 GEN6_PM_RP_DOWN_THRESHOLD | \
5655 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5656
9e72b46c
ID
5657#define GEN7_GT_SCRATCH_BASE 0x4F100
5658#define GEN7_GT_SCRATCH_REG_NUM 8
5659
76c3552f
D
5660#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5661#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5662#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5663
cce66a28 5664#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5665#define VLV_COUNTER_CONTROL 0x138104
5666#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
5667#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5668#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
5669#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5670#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5671#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5672#define VLV_GT_RENDER_RC6 0x138108
5673#define VLV_GT_MEDIA_RC6 0x13810C
5674
cce66a28
BW
5675#define GEN6_GT_GFX_RC6p 0x13810C
5676#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
5677#define VLV_RENDER_C0_COUNT_REG 0x138118
5678#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 5679
8fd26859
CW
5680#define GEN6_PCODE_MAILBOX 0x138124
5681#define GEN6_PCODE_READY (1<<31)
a6044e23 5682#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5683#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5684#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5685#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5686#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5687#define GEN6_PCODE_READ_D_COMP 0x10
5688#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5689#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5690#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5691#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5692#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5693#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5694#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5695
4d85529d
BW
5696#define GEN6_GT_CORE_STATUS 0x138060
5697#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5698#define GEN6_RCn_MASK 7
5699#define GEN6_RC0 0
5700#define GEN6_RC3 2
5701#define GEN6_RC6 3
5702#define GEN6_RC7 4
5703
e3689190
BW
5704#define GEN7_MISCCPCTL (0x9424)
5705#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5706
5707/* IVYBRIDGE DPF */
5708#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5709#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5710#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5711#define GEN7_PARITY_ERROR_VALID (1<<13)
5712#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5713#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5714#define GEN7_PARITY_ERROR_ROW(reg) \
5715 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5716#define GEN7_PARITY_ERROR_BANK(reg) \
5717 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5718#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5719 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5720#define GEN7_L3CDERRST1_ENABLE (1<<7)
5721
b9524a1e 5722#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5723#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5724#define GEN7_L3LOG_SIZE 0x80
5725
12f3382b
JB
5726#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5727#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5728#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5729#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5730#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5731
c8966e10
KG
5732#define GEN8_ROW_CHICKEN 0xe4f0
5733#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5734#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5735
8ab43976
JB
5736#define GEN7_ROW_CHICKEN2 0xe4f4
5737#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5738#define DOP_CLOCK_GATING_DISABLE (1<<0)
5739
f3fc4884
FJ
5740#define HSW_ROW_CHICKEN3 0xe49c
5741#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5742
fd392b60
BW
5743#define HALF_SLICE_CHICKEN3 0xe184
5744#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5745#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5746
5c969aa7 5747#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5748#define INTEL_AUDIO_DEVCL 0x808629FB
5749#define INTEL_AUDIO_DEVBLC 0x80862801
5750#define INTEL_AUDIO_DEVCTG 0x80862802
5751
5752#define G4X_AUD_CNTL_ST 0x620B4
5753#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5754#define G4X_ELDV_DEVCTG (1 << 14)
5755#define G4X_ELD_ADDR (0xf << 5)
5756#define G4X_ELD_ACK (1 << 4)
5757#define G4X_HDMIW_HDMIEDID 0x6210C
5758
1202b4c6 5759#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5760#define IBX_HDMIW_HDMIEDID_B 0xE2150
5761#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5762 IBX_HDMIW_HDMIEDID_A, \
5763 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5764#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5765#define IBX_AUD_CNTL_ST_B 0xE21B4
5766#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5767 IBX_AUD_CNTL_ST_A, \
5768 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5769#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5770#define IBX_ELD_ADDRESS (0x1f << 5)
5771#define IBX_ELD_ACK (1 << 4)
5772#define IBX_AUD_CNTL_ST2 0xE20C0
5773#define IBX_ELD_VALIDB (1 << 0)
5774#define IBX_CP_READYB (1 << 1)
5775
5776#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5777#define CPT_HDMIW_HDMIEDID_B 0xE5150
5778#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5779 CPT_HDMIW_HDMIEDID_A, \
5780 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5781#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5782#define CPT_AUD_CNTL_ST_B 0xE51B4
5783#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5784 CPT_AUD_CNTL_ST_A, \
5785 CPT_AUD_CNTL_ST_B)
1202b4c6 5786#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5787
9ca2fe73
ML
5788#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5789#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5790#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5791 VLV_HDMIW_HDMIEDID_A, \
5792 VLV_HDMIW_HDMIEDID_B)
5793#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5794#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5795#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5796 VLV_AUD_CNTL_ST_A, \
5797 VLV_AUD_CNTL_ST_B)
5798#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5799
ae662d31
EA
5800/* These are the 4 32-bit write offset registers for each stream
5801 * output buffer. It determines the offset from the
5802 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5803 */
5804#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5805
b6daa025 5806#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5807#define IBX_AUD_CONFIG_B 0xe2100
5808#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5809 IBX_AUD_CONFIG_A, \
5810 IBX_AUD_CONFIG_B)
b6daa025 5811#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5812#define CPT_AUD_CONFIG_B 0xe5100
5813#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5814 CPT_AUD_CONFIG_A, \
5815 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5816#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5817#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5818#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5819 VLV_AUD_CONFIG_A, \
5820 VLV_AUD_CONFIG_B)
5821
b6daa025
WF
5822#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5823#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5824#define AUD_CONFIG_UPPER_N_SHIFT 20
5825#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5826#define AUD_CONFIG_LOWER_N_SHIFT 4
5827#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5828#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5829#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5830#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5831#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5832#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5833#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5834#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5835#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5836#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5837#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5838#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5839#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5840#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5841
9a78b6cc
WX
5842/* HSW Audio */
5843#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5844#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5845#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5846 HSW_AUD_CONFIG_A, \
5847 HSW_AUD_CONFIG_B)
5848
5849#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5850#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5851#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5852 HSW_AUD_MISC_CTRL_A, \
5853 HSW_AUD_MISC_CTRL_B)
5854
5855#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5856#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5857#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5858 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5859 HSW_AUD_DIP_ELD_CTRL_ST_B)
5860
5861/* Audio Digital Converter */
5862#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5863#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5864#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5865 HSW_AUD_DIG_CNVT_1, \
5866 HSW_AUD_DIG_CNVT_2)
9b138a83 5867#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5868
5869#define HSW_AUD_EDID_DATA_A 0x65050
5870#define HSW_AUD_EDID_DATA_B 0x65150
5871#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5872 HSW_AUD_EDID_DATA_A, \
5873 HSW_AUD_EDID_DATA_B)
5874
5875#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5876#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5877#define AUDIO_INACTIVE_C (1<<11)
5878#define AUDIO_INACTIVE_B (1<<7)
5879#define AUDIO_INACTIVE_A (1<<3)
5880#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5881#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5882#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5883#define AUDIO_ELD_VALID_A (1<<0)
5884#define AUDIO_ELD_VALID_B (1<<4)
5885#define AUDIO_ELD_VALID_C (1<<8)
5886#define AUDIO_CP_READY_A (1<<1)
5887#define AUDIO_CP_READY_B (1<<5)
5888#define AUDIO_CP_READY_C (1<<9)
5889
9eb3a752 5890/* HSW Power Wells */
fa42e23c
PZ
5891#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5892#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5893#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5894#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5895#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5896#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5897#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5898#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5899#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5900#define HSW_PWR_WELL_FORCE_ON (1<<19)
5901#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5902
e7e104c3 5903/* Per-pipe DDI Function Control */
ad80a810
PZ
5904#define TRANS_DDI_FUNC_CTL_A 0x60400
5905#define TRANS_DDI_FUNC_CTL_B 0x61400
5906#define TRANS_DDI_FUNC_CTL_C 0x62400
5907#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5908#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5909
ad80a810 5910#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5911/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 5912#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 5913#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
5914#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5915#define TRANS_DDI_PORT_NONE (0<<28)
5916#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5917#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5918#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5919#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5920#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5921#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5922#define TRANS_DDI_BPC_MASK (7<<20)
5923#define TRANS_DDI_BPC_8 (0<<20)
5924#define TRANS_DDI_BPC_10 (1<<20)
5925#define TRANS_DDI_BPC_6 (2<<20)
5926#define TRANS_DDI_BPC_12 (3<<20)
5927#define TRANS_DDI_PVSYNC (1<<17)
5928#define TRANS_DDI_PHSYNC (1<<16)
5929#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5930#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5931#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5932#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5933#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 5934#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 5935#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5936
0e87f667
ED
5937/* DisplayPort Transport Control */
5938#define DP_TP_CTL_A 0x64040
5939#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5940#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5941#define DP_TP_CTL_ENABLE (1<<31)
5942#define DP_TP_CTL_MODE_SST (0<<27)
5943#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 5944#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 5945#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5946#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5947#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5948#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5949#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5950#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5951#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5952#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5953#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5954
e411b2c1
ED
5955/* DisplayPort Transport Status */
5956#define DP_TP_STATUS_A 0x64044
5957#define DP_TP_STATUS_B 0x64144
5e49cea6 5958#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
5959#define DP_TP_STATUS_IDLE_DONE (1<<25)
5960#define DP_TP_STATUS_ACT_SENT (1<<24)
5961#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
5962#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5963#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5964#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5965#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 5966
03f896a1
ED
5967/* DDI Buffer Control */
5968#define DDI_BUF_CTL_A 0x64000
5969#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5970#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5971#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 5972#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 5973#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5974#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5975#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5976#define DDI_A_4_LANES (1<<4)
17aa6be9 5977#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5978#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5979
bb879a44
ED
5980/* DDI Buffer Translations */
5981#define DDI_BUF_TRANS_A 0x64E00
5982#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5983#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5984
7501a4d8
ED
5985/* Sideband Interface (SBI) is programmed indirectly, via
5986 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5987 * which contains the payload */
5e49cea6
PZ
5988#define SBI_ADDR 0xC6000
5989#define SBI_DATA 0xC6004
7501a4d8 5990#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5991#define SBI_CTL_DEST_ICLK (0x0<<16)
5992#define SBI_CTL_DEST_MPHY (0x1<<16)
5993#define SBI_CTL_OP_IORD (0x2<<8)
5994#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5995#define SBI_CTL_OP_CRRD (0x6<<8)
5996#define SBI_CTL_OP_CRWR (0x7<<8)
5997#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5998#define SBI_RESPONSE_SUCCESS (0x0<<1)
5999#define SBI_BUSY (0x1<<0)
6000#define SBI_READY (0x0<<0)
52f025ef 6001
ccf1c867 6002/* SBI offsets */
5e49cea6 6003#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
6004#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6005#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6006#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6007#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 6008#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 6009#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 6010#define SBI_SSCCTL 0x020c
ccf1c867 6011#define SBI_SSCCTL6 0x060C
dde86e2d 6012#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 6013#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
6014#define SBI_SSCAUXDIV6 0x0610
6015#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 6016#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
6017#define SBI_GEN0 0x1f00
6018#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 6019
52f025ef 6020/* LPT PIXCLK_GATE */
5e49cea6 6021#define PIXCLK_GATE 0xC6020
745ca3be
PZ
6022#define PIXCLK_GATE_UNGATE (1<<0)
6023#define PIXCLK_GATE_GATE (0<<0)
52f025ef 6024
e93ea06a 6025/* SPLL */
5e49cea6 6026#define SPLL_CTL 0x46020
e93ea06a 6027#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
6028#define SPLL_PLL_SSC (1<<28)
6029#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
6030#define SPLL_PLL_LCPLL (3<<28)
6031#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
6032#define SPLL_PLL_FREQ_810MHz (0<<26)
6033#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
6034#define SPLL_PLL_FREQ_2700MHz (2<<26)
6035#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 6036
4dffc404 6037/* WRPLL */
5e49cea6
PZ
6038#define WRPLL_CTL1 0x46040
6039#define WRPLL_CTL2 0x46060
d452c5b6 6040#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 6041#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
6042#define WRPLL_PLL_SSC (1<<28)
6043#define WRPLL_PLL_NON_SSC (2<<28)
6044#define WRPLL_PLL_LCPLL (3<<28)
6045#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 6046/* WRPLL divider programming */
5e49cea6 6047#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 6048#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 6049#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
6050#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6051#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 6052#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
6053#define WRPLL_DIVIDER_FB_SHIFT 16
6054#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 6055
fec9181c
ED
6056/* Port clock selection */
6057#define PORT_CLK_SEL_A 0x46100
6058#define PORT_CLK_SEL_B 0x46104
5e49cea6 6059#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
6060#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6061#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6062#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 6063#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 6064#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
6065#define PORT_CLK_SEL_WRPLL1 (4<<29)
6066#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 6067#define PORT_CLK_SEL_NONE (7<<29)
11578553 6068#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 6069
bb523fc0
PZ
6070/* Transcoder clock selection */
6071#define TRANS_CLK_SEL_A 0x46140
6072#define TRANS_CLK_SEL_B 0x46144
6073#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6074/* For each transcoder, we need to select the corresponding port clock */
6075#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6076#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 6077
a57c774a
AK
6078#define TRANSA_MSA_MISC 0x60410
6079#define TRANSB_MSA_MISC 0x61410
6080#define TRANSC_MSA_MISC 0x62410
6081#define TRANS_EDP_MSA_MISC 0x6f410
6082#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6083
c9809791
PZ
6084#define TRANS_MSA_SYNC_CLK (1<<0)
6085#define TRANS_MSA_6_BPC (0<<5)
6086#define TRANS_MSA_8_BPC (1<<5)
6087#define TRANS_MSA_10_BPC (2<<5)
6088#define TRANS_MSA_12_BPC (3<<5)
6089#define TRANS_MSA_16_BPC (4<<5)
dae84799 6090
90e8d31c 6091/* LCPLL Control */
5e49cea6 6092#define LCPLL_CTL 0x130040
90e8d31c
ED
6093#define LCPLL_PLL_DISABLE (1<<31)
6094#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6095#define LCPLL_CLK_FREQ_MASK (3<<26)
6096#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6097#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6098#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6099#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6100#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6101#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6102#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6103#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6104#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6105
9ccd5aeb
PZ
6106/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6107 * since on HSW we can't write to it using I915_WRITE. */
6108#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6109#define D_COMP_BDW 0x138144
be256dc7
PZ
6110#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6111#define D_COMP_COMP_FORCE (1<<8)
6112#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 6113
69e94b7e
ED
6114/* Pipe WM_LINETIME - watermark line time */
6115#define PIPE_WM_LINETIME_A 0x45270
6116#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
6117#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6118 PIPE_WM_LINETIME_B)
6119#define PIPE_WM_LINETIME_MASK (0x1ff)
6120#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6121#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6122#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6123
6124/* SFUSE_STRAP */
5e49cea6 6125#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6126#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6127#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6128#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6129#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6130#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6131
801bcfff
PZ
6132#define WM_MISC 0x45260
6133#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6134
1544d9d5
ED
6135#define WM_DBG 0x45280
6136#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6137#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6138#define WM_DBG_DISALLOW_SPRITE (1<<2)
6139
86d3efce
VS
6140/* pipe CSC */
6141#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6142#define _PIPE_A_CSC_COEFF_BY 0x49014
6143#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6144#define _PIPE_A_CSC_COEFF_BU 0x4901c
6145#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6146#define _PIPE_A_CSC_COEFF_BV 0x49024
6147#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6148#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6149#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6150#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6151#define _PIPE_A_CSC_PREOFF_HI 0x49030
6152#define _PIPE_A_CSC_PREOFF_ME 0x49034
6153#define _PIPE_A_CSC_PREOFF_LO 0x49038
6154#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6155#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6156#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6157
6158#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6159#define _PIPE_B_CSC_COEFF_BY 0x49114
6160#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6161#define _PIPE_B_CSC_COEFF_BU 0x4911c
6162#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6163#define _PIPE_B_CSC_COEFF_BV 0x49124
6164#define _PIPE_B_CSC_MODE 0x49128
6165#define _PIPE_B_CSC_PREOFF_HI 0x49130
6166#define _PIPE_B_CSC_PREOFF_ME 0x49134
6167#define _PIPE_B_CSC_PREOFF_LO 0x49138
6168#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6169#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6170#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6171
86d3efce
VS
6172#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6173#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6174#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6175#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6176#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6177#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6178#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6179#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6180#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6181#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6182#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6183#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6184#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6185
3230bf14
JN
6186/* VLV MIPI registers */
6187
6188#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6189#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
a2560a66
SS
6190#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6191 _MIPIB_PORT_CTRL)
3230bf14
JN
6192#define DPI_ENABLE (1 << 31) /* A + B */
6193#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6194#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6195#define DUAL_LINK_MODE_MASK (1 << 26)
6196#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6197#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6198#define DITHERING_ENABLE (1 << 25) /* A + B */
6199#define FLOPPED_HSTX (1 << 23)
6200#define DE_INVERT (1 << 19) /* XXX */
6201#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6202#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6203#define AFE_LATCHOUT (1 << 17)
6204#define LP_OUTPUT_HOLD (1 << 16)
6205#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6206#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6207#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6208#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6209#define CSB_SHIFT 9
6210#define CSB_MASK (3 << 9)
6211#define CSB_20MHZ (0 << 9)
6212#define CSB_10MHZ (1 << 9)
6213#define CSB_40MHZ (2 << 9)
6214#define BANDGAP_MASK (1 << 8)
6215#define BANDGAP_PNW_CIRCUIT (0 << 8)
6216#define BANDGAP_LNC_CIRCUIT (1 << 8)
6217#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6218#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6219#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6220#define TEARING_EFFECT_SHIFT 2 /* A + B */
6221#define TEARING_EFFECT_MASK (3 << 2)
6222#define TEARING_EFFECT_OFF (0 << 2)
6223#define TEARING_EFFECT_DSI (1 << 2)
6224#define TEARING_EFFECT_GPIO (2 << 2)
6225#define LANE_CONFIGURATION_SHIFT 0
6226#define LANE_CONFIGURATION_MASK (3 << 0)
6227#define LANE_CONFIGURATION_4LANE (0 << 0)
6228#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6229#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6230
6231#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6232#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
a2560a66
SS
6233#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6234 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
3230bf14
JN
6235#define TEARING_EFFECT_DELAY_SHIFT 0
6236#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6237
6238/* XXX: all bits reserved */
4ad83e94 6239#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6240
6241/* MIPI DSI Controller and D-PHY registers */
6242
4ad83e94
SS
6243#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6244#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
a2560a66
SS
6245#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6246 _MIPIB_DEVICE_READY)
3230bf14
JN
6247#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6248#define ULPS_STATE_MASK (3 << 1)
6249#define ULPS_STATE_ENTER (2 << 1)
6250#define ULPS_STATE_EXIT (1 << 1)
6251#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6252#define DEVICE_READY (1 << 0)
6253
4ad83e94
SS
6254#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6255#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
a2560a66
SS
6256#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6257 _MIPIB_INTR_STAT)
4ad83e94
SS
6258#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6259#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
a2560a66
SS
6260#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6261 _MIPIB_INTR_EN)
3230bf14
JN
6262#define TEARING_EFFECT (1 << 31)
6263#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6264#define GEN_READ_DATA_AVAIL (1 << 29)
6265#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6266#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6267#define RX_PROT_VIOLATION (1 << 26)
6268#define RX_INVALID_TX_LENGTH (1 << 25)
6269#define ACK_WITH_NO_ERROR (1 << 24)
6270#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6271#define LP_RX_TIMEOUT (1 << 22)
6272#define HS_TX_TIMEOUT (1 << 21)
6273#define DPI_FIFO_UNDERRUN (1 << 20)
6274#define LOW_CONTENTION (1 << 19)
6275#define HIGH_CONTENTION (1 << 18)
6276#define TXDSI_VC_ID_INVALID (1 << 17)
6277#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6278#define TXCHECKSUM_ERROR (1 << 15)
6279#define TXECC_MULTIBIT_ERROR (1 << 14)
6280#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6281#define TXFALSE_CONTROL_ERROR (1 << 12)
6282#define RXDSI_VC_ID_INVALID (1 << 11)
6283#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6284#define RXCHECKSUM_ERROR (1 << 9)
6285#define RXECC_MULTIBIT_ERROR (1 << 8)
6286#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6287#define RXFALSE_CONTROL_ERROR (1 << 6)
6288#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6289#define RX_LP_TX_SYNC_ERROR (1 << 4)
6290#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6291#define RXEOT_SYNC_ERROR (1 << 2)
6292#define RXSOT_SYNC_ERROR (1 << 1)
6293#define RXSOT_ERROR (1 << 0)
6294
4ad83e94
SS
6295#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6296#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
a2560a66
SS
6297#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6298 _MIPIB_DSI_FUNC_PRG)
3230bf14
JN
6299#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6300#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6301#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6302#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6303#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6304#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6305#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6306#define VID_MODE_FORMAT_MASK (0xf << 7)
6307#define VID_MODE_NOT_SUPPORTED (0 << 7)
6308#define VID_MODE_FORMAT_RGB565 (1 << 7)
6309#define VID_MODE_FORMAT_RGB666 (2 << 7)
6310#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6311#define VID_MODE_FORMAT_RGB888 (4 << 7)
6312#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6313#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6314#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6315#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6316#define DATA_LANES_PRG_REG_SHIFT 0
6317#define DATA_LANES_PRG_REG_MASK (7 << 0)
6318
4ad83e94
SS
6319#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6320#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
a2560a66
SS
6321#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6322 _MIPIB_HS_TX_TIMEOUT)
3230bf14
JN
6323#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6324
4ad83e94
SS
6325#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6326#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
a2560a66
SS
6327#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6328 _MIPIB_LP_RX_TIMEOUT)
3230bf14
JN
6329#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6330
4ad83e94
SS
6331#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6332#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
a2560a66
SS
6333#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6334 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
3230bf14
JN
6335#define TURN_AROUND_TIMEOUT_MASK 0x3f
6336
4ad83e94
SS
6337#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6338#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
a2560a66
SS
6339#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6340 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
3230bf14
JN
6341#define DEVICE_RESET_TIMER_MASK 0xffff
6342
4ad83e94
SS
6343#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6344#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
a2560a66
SS
6345#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6346 _MIPIB_DPI_RESOLUTION)
3230bf14
JN
6347#define VERTICAL_ADDRESS_SHIFT 16
6348#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6349#define HORIZONTAL_ADDRESS_SHIFT 0
6350#define HORIZONTAL_ADDRESS_MASK 0xffff
6351
4ad83e94
SS
6352#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6353#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
a2560a66
SS
6354#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6355 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
3230bf14
JN
6356#define DBI_FIFO_EMPTY_HALF (0 << 0)
6357#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6358#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6359
6360/* regs below are bits 15:0 */
4ad83e94
SS
6361#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6362#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
a2560a66
SS
6363#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6364 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
3230bf14 6365
4ad83e94
SS
6366#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6367#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
a2560a66
SS
6368#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6369 _MIPIB_HBP_COUNT)
3230bf14 6370
4ad83e94
SS
6371#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6372#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
a2560a66
SS
6373#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6374 _MIPIB_HFP_COUNT)
3230bf14 6375
4ad83e94
SS
6376#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6377#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
a2560a66
SS
6378#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6379 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
3230bf14 6380
4ad83e94
SS
6381#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6382#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
a2560a66
SS
6383#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6384 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
3230bf14 6385
4ad83e94
SS
6386#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6387#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
a2560a66
SS
6388#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6389 _MIPIB_VBP_COUNT)
3230bf14 6390
4ad83e94
SS
6391#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6392#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
a2560a66
SS
6393#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6394 _MIPIB_VFP_COUNT)
3230bf14 6395
4ad83e94
SS
6396#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6397#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
a2560a66
SS
6398#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6399 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6400
3230bf14
JN
6401/* regs above are bits 15:0 */
6402
4ad83e94
SS
6403#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6404#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
a2560a66
SS
6405#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6406 _MIPIB_DPI_CONTROL)
3230bf14
JN
6407#define DPI_LP_MODE (1 << 6)
6408#define BACKLIGHT_OFF (1 << 5)
6409#define BACKLIGHT_ON (1 << 4)
6410#define COLOR_MODE_OFF (1 << 3)
6411#define COLOR_MODE_ON (1 << 2)
6412#define TURN_ON (1 << 1)
6413#define SHUTDOWN (1 << 0)
6414
4ad83e94
SS
6415#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6416#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
a2560a66
SS
6417#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6418 _MIPIB_DPI_DATA)
3230bf14
JN
6419#define COMMAND_BYTE_SHIFT 0
6420#define COMMAND_BYTE_MASK (0x3f << 0)
6421
4ad83e94
SS
6422#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6423#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
a2560a66
SS
6424#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6425 _MIPIB_INIT_COUNT)
3230bf14
JN
6426#define MASTER_INIT_TIMER_SHIFT 0
6427#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6428
4ad83e94
SS
6429#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6430#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
a2560a66
SS
6431#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6432 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6433#define MAX_RETURN_PKT_SIZE_SHIFT 0
6434#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6435
4ad83e94
SS
6436#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6437#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
a2560a66
SS
6438#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6439 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
3230bf14
JN
6440#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6441#define DISABLE_VIDEO_BTA (1 << 3)
6442#define IP_TG_CONFIG (1 << 2)
6443#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6444#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6445#define VIDEO_MODE_BURST (3 << 0)
6446
4ad83e94
SS
6447#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6448#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
a2560a66
SS
6449#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6450 _MIPIB_EOT_DISABLE)
3230bf14
JN
6451#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6452#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6453#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6454#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6455#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6456#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6457#define CLOCKSTOP (1 << 1)
6458#define EOT_DISABLE (1 << 0)
6459
4ad83e94
SS
6460#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6461#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
a2560a66
SS
6462#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6463 _MIPIB_LP_BYTECLK)
3230bf14
JN
6464#define LP_BYTECLK_SHIFT 0
6465#define LP_BYTECLK_MASK (0xffff << 0)
6466
6467/* bits 31:0 */
4ad83e94
SS
6468#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6469#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
a2560a66
SS
6470#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6471 _MIPIB_LP_GEN_DATA)
3230bf14
JN
6472
6473/* bits 31:0 */
4ad83e94
SS
6474#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6475#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
a2560a66
SS
6476#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6477 _MIPIB_HS_GEN_DATA)
3230bf14 6478
4ad83e94
SS
6479#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6480#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
a2560a66
SS
6481#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6482 _MIPIB_LP_GEN_CTRL)
4ad83e94
SS
6483#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6484#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
a2560a66
SS
6485#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6486 _MIPIB_HS_GEN_CTRL)
3230bf14
JN
6487#define LONG_PACKET_WORD_COUNT_SHIFT 8
6488#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6489#define SHORT_PACKET_PARAM_SHIFT 8
6490#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6491#define VIRTUAL_CHANNEL_SHIFT 6
6492#define VIRTUAL_CHANNEL_MASK (3 << 6)
6493#define DATA_TYPE_SHIFT 0
6494#define DATA_TYPE_MASK (3f << 0)
6495/* data type values, see include/video/mipi_display.h */
6496
4ad83e94
SS
6497#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6498#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
a2560a66
SS
6499#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6500 _MIPIB_GEN_FIFO_STAT)
3230bf14
JN
6501#define DPI_FIFO_EMPTY (1 << 28)
6502#define DBI_FIFO_EMPTY (1 << 27)
6503#define LP_CTRL_FIFO_EMPTY (1 << 26)
6504#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6505#define LP_CTRL_FIFO_FULL (1 << 24)
6506#define HS_CTRL_FIFO_EMPTY (1 << 18)
6507#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6508#define HS_CTRL_FIFO_FULL (1 << 16)
6509#define LP_DATA_FIFO_EMPTY (1 << 10)
6510#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6511#define LP_DATA_FIFO_FULL (1 << 8)
6512#define HS_DATA_FIFO_EMPTY (1 << 2)
6513#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6514#define HS_DATA_FIFO_FULL (1 << 0)
6515
4ad83e94
SS
6516#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6517#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
a2560a66
SS
6518#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6519 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
3230bf14
JN
6520#define DBI_HS_LP_MODE_MASK (1 << 0)
6521#define DBI_LP_MODE (1 << 0)
6522#define DBI_HS_MODE (0 << 0)
6523
4ad83e94
SS
6524#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6525#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
a2560a66
SS
6526#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6527 _MIPIB_DPHY_PARAM)
3230bf14
JN
6528#define EXIT_ZERO_COUNT_SHIFT 24
6529#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6530#define TRAIL_COUNT_SHIFT 16
6531#define TRAIL_COUNT_MASK (0x1f << 16)
6532#define CLK_ZERO_COUNT_SHIFT 8
6533#define CLK_ZERO_COUNT_MASK (0xff << 8)
6534#define PREPARE_COUNT_SHIFT 0
6535#define PREPARE_COUNT_MASK (0x3f << 0)
6536
6537/* bits 31:0 */
4ad83e94
SS
6538#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6539#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
a2560a66
SS
6540#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6541 _MIPIB_DBI_BW_CTRL)
3230bf14 6542
4ad83e94
SS
6543#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6544 + 0xb088)
6545#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6546 + 0xb888)
a2560a66
SS
6547#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6548 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
6549#define LP_HS_SSW_CNT_SHIFT 16
6550#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6551#define HS_LP_PWR_SW_CNT_SHIFT 0
6552#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6553
4ad83e94
SS
6554#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6555#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
a2560a66
SS
6556#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6557 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
3230bf14
JN
6558#define STOP_STATE_STALL_COUNTER_SHIFT 0
6559#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6560
4ad83e94
SS
6561#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6562#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
a2560a66
SS
6563#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6564 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
4ad83e94
SS
6565#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6566#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
a2560a66
SS
6567#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6568 _MIPIB_INTR_EN_REG_1)
3230bf14
JN
6569#define RX_CONTENTION_DETECTED (1 << 0)
6570
6571/* XXX: only pipe A ?!? */
4ad83e94 6572#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
6573#define DBI_TYPEC_ENABLE (1 << 31)
6574#define DBI_TYPEC_WIP (1 << 30)
6575#define DBI_TYPEC_OPTION_SHIFT 28
6576#define DBI_TYPEC_OPTION_MASK (3 << 28)
6577#define DBI_TYPEC_FREQ_SHIFT 24
6578#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6579#define DBI_TYPEC_OVERRIDE (1 << 8)
6580#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6581#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6582
6583
6584/* MIPI adapter registers */
6585
4ad83e94
SS
6586#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6587#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
a2560a66
SS
6588#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6589 _MIPIB_CTRL)
3230bf14
JN
6590#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6591#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6592#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6593#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6594#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6595#define READ_REQUEST_PRIORITY_SHIFT 3
6596#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6597#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6598#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6599#define RGB_FLIP_TO_BGR (1 << 2)
6600
4ad83e94
SS
6601#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6602#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
a2560a66
SS
6603#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6604 _MIPIB_DATA_ADDRESS)
3230bf14
JN
6605#define DATA_MEM_ADDRESS_SHIFT 5
6606#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6607#define DATA_VALID (1 << 0)
6608
4ad83e94
SS
6609#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6610#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
a2560a66
SS
6611#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6612 _MIPIB_DATA_LENGTH)
3230bf14
JN
6613#define DATA_LENGTH_SHIFT 0
6614#define DATA_LENGTH_MASK (0xfffff << 0)
6615
4ad83e94
SS
6616#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6617#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
a2560a66
SS
6618#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6619 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
3230bf14
JN
6620#define COMMAND_MEM_ADDRESS_SHIFT 5
6621#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6622#define AUTO_PWG_ENABLE (1 << 2)
6623#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6624#define COMMAND_VALID (1 << 0)
6625
4ad83e94
SS
6626#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6627#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
a2560a66
SS
6628#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6629 _MIPIB_COMMAND_LENGTH)
3230bf14
JN
6630#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6631#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6632
4ad83e94
SS
6633#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6634#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
a2560a66
SS
6635#define MIPI_READ_DATA_RETURN(tc, n) \
6636 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6637 + 4 * (n)) /* n: 0...7 */
3230bf14 6638
4ad83e94
SS
6639#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6640#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
a2560a66
SS
6641#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6642 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
3230bf14
JN
6643#define READ_DATA_VALID(n) (1 << (n))
6644
a57c774a 6645/* For UMS only (deprecated): */
5c969aa7
DL
6646#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6647#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 6648
585fb111 6649#endif /* _I915_REG_H_ */