]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/perf: Set the exclusive stream under perf->lock
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
78b36b10 28#include <linux/bitfield.h>
09b434d4
JN
29#include <linux/bits.h>
30
1aa920ea
JN
31/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
551bd336 38 * ~~~~~~
1aa920ea
JN
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
baa09e7d
JN
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
1aa920ea 70 *
09b434d4 71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
1aa920ea
JN
72 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
551bd336 82 * ~~~~~~
1aa920ea
JN
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
551bd336 100 * ~~~~~~~~
1aa920ea
JN
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
09b434d4
JN
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
baa09e7d
JN
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
1aa920ea
JN
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
09b434d4
JN
119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
591d4dc4 129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
09b434d4
JN
130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
591d4dc4
JN
143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
09b434d4
JN
145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
baa09e7d
JN
147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
78b36b10
JN
152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
affa22b5 156 *
baa09e7d
JN
157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
78b36b10
JN
159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
baa09e7d
JN
162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
ab7529f2 164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
baa09e7d
JN
165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
ab7529f2 167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
78b36b10
JN
168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
f0f59a00 181typedef struct {
739f3abd 182 u32 reg;
f0f59a00
VS
183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
739f3abd 189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
f0f59a00
VS
190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
ed5eb1b7
JN
204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
e67005e5
JN
210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
ce64645d
JN
223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
e67005e5
JN
225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
8d97b4a9
JN
228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
36ca5335 245#define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
2b139522 246
a7c0149f
JN
247/*
248 * Device info offset array based helpers for groups of registers with unevenly
249 * spaced base offsets.
250 */
a0f04cc2
JN
251#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
252 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
ed5eb1b7 253 DISPLAY_MMIO_BASE(dev_priv))
270b9991
JRS
254#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
255 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
a0f04cc2
JN
258#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
259 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
ed5eb1b7 260 DISPLAY_MMIO_BASE(dev_priv))
a7c0149f 261
5ee4a7a6 262#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
263#define _MASKED_FIELD(mask, value) ({ \
264 if (__builtin_constant_p(mask)) \
265 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
266 if (__builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
268 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
269 BUILD_BUG_ON_MSG((value) & ~(mask), \
270 "Incorrect value for mask"); \
5ee4a7a6 271 __MASKED_FIELD(mask, value); })
98533251
DL
272#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
273#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
274
585fb111
JB
275/* PCI config space */
276
e10fa551
JL
277#define MCHBAR_I915 0x44
278#define MCHBAR_I965 0x48
279#define MCHBAR_SIZE (4 * 4096)
280
281#define DEVEN 0x54
282#define DEVEN_MCHBAR_EN (1 << 28)
283
40006c43 284/* BSM in include/drm/i915_drm.h */
e10fa551 285
1b1d2716
VS
286#define HPLLCC 0xc0 /* 85x only */
287#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
288#define GC_CLOCK_133_200 (0 << 0)
289#define GC_CLOCK_100_200 (1 << 0)
290#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
291#define GC_CLOCK_133_266 (3 << 0)
292#define GC_CLOCK_133_200_2 (4 << 0)
293#define GC_CLOCK_133_266_2 (5 << 0)
294#define GC_CLOCK_166_266 (6 << 0)
295#define GC_CLOCK_166_250 (7 << 0)
296
e10fa551
JL
297#define I915_GDRST 0xc0 /* PCI config register */
298#define GRDOM_FULL (0 << 2)
299#define GRDOM_RENDER (1 << 2)
300#define GRDOM_MEDIA (3 << 2)
301#define GRDOM_MASK (3 << 2)
302#define GRDOM_RESET_STATUS (1 << 1)
303#define GRDOM_RESET_ENABLE (1 << 0)
304
8fdded82
VS
305/* BSpec only has register offset, PCI device and bit found empirically */
306#define I830_CLOCK_GATE 0xc8 /* device 0 */
307#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
308
e10fa551
JL
309#define GCDGMBUS 0xcc
310
f97108d1 311#define GCFGC2 0xda
585fb111
JB
312#define GCFGC 0xf0 /* 915+ only */
313#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
314#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 315#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
316#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
317#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
318#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
319#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
320#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
321#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 322#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
323#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
324#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
325#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
326#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
327#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
328#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
329#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
330#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
331#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
332#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
333#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
334#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
335#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
336#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
337#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
338#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
339#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
340#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
341#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 342
e10fa551
JL
343#define ASLE 0xe4
344#define ASLS 0xfc
345
346#define SWSCI 0xe8
347#define SWSCI_SCISEL (1 << 15)
348#define SWSCI_GSSCIE (1 << 0)
349
350#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 351
585fb111 352
f0f59a00 353#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
354#define ILK_GRDOM_FULL (0 << 1)
355#define ILK_GRDOM_RENDER (1 << 1)
356#define ILK_GRDOM_MEDIA (3 << 1)
357#define ILK_GRDOM_MASK (3 << 1)
358#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 359
f0f59a00 360#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 361#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
362#define GEN6_MBC_SNPCR_MASK (3 << 21)
363#define GEN6_MBC_SNPCR_MAX (0 << 21)
364#define GEN6_MBC_SNPCR_MED (1 << 21)
365#define GEN6_MBC_SNPCR_LOW (2 << 21)
366#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 367
f0f59a00
VS
368#define VLV_G3DCTL _MMIO(0x9024)
369#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 370
f0f59a00 371#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
372#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
373#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
374#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
375#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
376#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
377
f0f59a00 378#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
379#define GEN6_GRDOM_FULL (1 << 0)
380#define GEN6_GRDOM_RENDER (1 << 1)
381#define GEN6_GRDOM_MEDIA (1 << 2)
382#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 383#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 384#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 385#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
386/* GEN11 changed all bit defs except for FULL & RENDER */
387#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
388#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
389#define GEN11_GRDOM_BLT (1 << 2)
390#define GEN11_GRDOM_GUC (1 << 3)
391#define GEN11_GRDOM_MEDIA (1 << 5)
392#define GEN11_GRDOM_MEDIA2 (1 << 6)
393#define GEN11_GRDOM_MEDIA3 (1 << 7)
394#define GEN11_GRDOM_MEDIA4 (1 << 8)
395#define GEN11_GRDOM_VECS (1 << 13)
396#define GEN11_GRDOM_VECS2 (1 << 14)
f513ac76
OM
397#define GEN11_GRDOM_SFC0 (1 << 17)
398#define GEN11_GRDOM_SFC1 (1 << 18)
399
400#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
401#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
402
403#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
404#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
405#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
406#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
407#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
408
409#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
410#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
411#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
412#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
413#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
414#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
cff458c2 415
baba6e57
DCS
416#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
417#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
418#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
5eb719cd
DV
419#define PP_DIR_DCLV_2G 0xffffffff
420
6d425728
CW
421#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
422#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
94e409c1 423
f0f59a00 424#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
425#define GEN8_RPCS_ENABLE (1 << 31)
426#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
427#define GEN8_RPCS_S_CNT_SHIFT 15
428#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
429#define GEN11_RPCS_S_CNT_SHIFT 12
430#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
431#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
432#define GEN8_RPCS_SS_CNT_SHIFT 8
433#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
434#define GEN8_RPCS_EU_MAX_SHIFT 4
435#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
436#define GEN8_RPCS_EU_MIN_SHIFT 0
437#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
438
f89823c2
LL
439#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
440/* HSW only */
441#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
442#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
443#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
444#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
445/* HSW+ */
446#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
447#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
448#define HSW_RCS_INHIBIT (1 << 8)
449/* Gen8 */
450#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
451#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
452#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
453#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
454#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
455#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
456#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
457#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
458#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
459#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
460
f0f59a00 461#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
462#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
463#define ECOCHK_SNB_BIT (1 << 10)
464#define ECOCHK_DIS_TLB (1 << 8)
465#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
466#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
467#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
468#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
469#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
470#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
471#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
472#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 473
f0f59a00 474#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
475#define ECOBITS_SNB_BIT (1 << 13)
476#define ECOBITS_PPGTT_CACHE64B (3 << 8)
477#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 478
f0f59a00 479#define GAB_CTL _MMIO(0x24000)
5ee8ee86 480#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 481
f0f59a00 482#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
483#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
484#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
485#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
486#define GEN6_STOLEN_RESERVED_1M (0 << 4)
487#define GEN6_STOLEN_RESERVED_512K (1 << 4)
488#define GEN6_STOLEN_RESERVED_256K (2 << 4)
489#define GEN6_STOLEN_RESERVED_128K (3 << 4)
490#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
491#define GEN7_STOLEN_RESERVED_1M (0 << 5)
492#define GEN7_STOLEN_RESERVED_256K (1 << 5)
493#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
494#define GEN8_STOLEN_RESERVED_1M (0 << 7)
495#define GEN8_STOLEN_RESERVED_2M (1 << 7)
496#define GEN8_STOLEN_RESERVED_4M (2 << 7)
497#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 498#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 499#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 500
585fb111
JB
501/* VGA stuff */
502
503#define VGA_ST01_MDA 0x3ba
504#define VGA_ST01_CGA 0x3da
505
f0f59a00 506#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
507#define VGA_MSR_WRITE 0x3c2
508#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
509#define VGA_MSR_MEM_EN (1 << 1)
510#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 511
5434fd92 512#define VGA_SR_INDEX 0x3c4
f930ddd0 513#define SR01 1
5434fd92 514#define VGA_SR_DATA 0x3c5
585fb111
JB
515
516#define VGA_AR_INDEX 0x3c0
5ee8ee86 517#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
518#define VGA_AR_DATA_WRITE 0x3c0
519#define VGA_AR_DATA_READ 0x3c1
520
521#define VGA_GR_INDEX 0x3ce
522#define VGA_GR_DATA 0x3cf
523/* GR05 */
524#define VGA_GR_MEM_READ_MODE_SHIFT 3
525#define VGA_GR_MEM_READ_MODE_PLANE 1
526/* GR06 */
527#define VGA_GR_MEM_MODE_MASK 0xc
528#define VGA_GR_MEM_MODE_SHIFT 2
529#define VGA_GR_MEM_A0000_AFFFF 0
530#define VGA_GR_MEM_A0000_BFFFF 1
531#define VGA_GR_MEM_B0000_B7FFF 2
532#define VGA_GR_MEM_B0000_BFFFF 3
533
534#define VGA_DACMASK 0x3c6
535#define VGA_DACRX 0x3c7
536#define VGA_DACWX 0x3c8
537#define VGA_DACDATA 0x3c9
538
539#define VGA_CR_INDEX_MDA 0x3b4
540#define VGA_CR_DATA_MDA 0x3b5
541#define VGA_CR_INDEX_CGA 0x3d4
542#define VGA_CR_DATA_CGA 0x3d5
543
f0f59a00
VS
544#define MI_PREDICATE_SRC0 _MMIO(0x2400)
545#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
546#define MI_PREDICATE_SRC1 _MMIO(0x2408)
547#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 548
f0f59a00 549#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
550#define LOWER_SLICE_ENABLED (1 << 0)
551#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 552
5947de9b
BV
553/*
554 * Registers used only by the command parser
555 */
f0f59a00
VS
556#define BCS_SWCTRL _MMIO(0x22200)
557
558#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
559#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
560#define HS_INVOCATION_COUNT _MMIO(0x2300)
561#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
562#define DS_INVOCATION_COUNT _MMIO(0x2308)
563#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
564#define IA_VERTICES_COUNT _MMIO(0x2310)
565#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
566#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
567#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
568#define VS_INVOCATION_COUNT _MMIO(0x2320)
569#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
570#define GS_INVOCATION_COUNT _MMIO(0x2328)
571#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
572#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
573#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
574#define CL_INVOCATION_COUNT _MMIO(0x2338)
575#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
576#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
577#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
578#define PS_INVOCATION_COUNT _MMIO(0x2348)
579#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
580#define PS_DEPTH_COUNT _MMIO(0x2350)
581#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
582
583/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
584#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
585#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 586
f0f59a00
VS
587#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
588#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 589
f0f59a00
VS
590#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
591#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
592#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
593#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
594#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
595#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 596
f0f59a00
VS
597#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
598#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
599#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 600
1b85066b
JJ
601/* There are the 16 64-bit CS General Purpose Registers */
602#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
603#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
604
a941795a 605#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
606#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
607#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
608#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
609#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
610#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
611#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
612#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
613#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
614#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
615#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
616#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
617#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 618#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
619#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
620#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
621
622#define GEN8_OACTXID _MMIO(0x2364)
623
19f81df2 624#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
625#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
626#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
627#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
628#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 629
d7965152 630#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
631#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
632#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
633#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
634#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 635#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
636#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
637#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
638
639#define GEN8_OACTXCONTROL _MMIO(0x2360)
640#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
641#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
642#define GEN8_OA_TIMER_ENABLE (1 << 1)
643#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
644
645#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
646#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
647#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
648#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
649#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 650
19f81df2 651#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 652#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 653#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
654
655#define GEN7_OASTATUS1 _MMIO(0x2364)
656#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
657#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
658#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
659#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
660
661#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
662#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
663#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
664
665#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
666#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
667#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
668#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
669#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
670
671#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 672#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 673#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 674#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 675
5ee8ee86
PZ
676#define OABUFFER_SIZE_128K (0 << 3)
677#define OABUFFER_SIZE_256K (1 << 3)
678#define OABUFFER_SIZE_512K (2 << 3)
679#define OABUFFER_SIZE_1M (3 << 3)
680#define OABUFFER_SIZE_2M (4 << 3)
681#define OABUFFER_SIZE_4M (5 << 3)
682#define OABUFFER_SIZE_8M (6 << 3)
683#define OABUFFER_SIZE_16M (7 << 3)
d7965152 684
19f81df2
RB
685/*
686 * Flexible, Aggregate EU Counter Registers.
687 * Note: these aren't contiguous
688 */
d7965152 689#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
690#define EU_PERF_CNTL1 _MMIO(0xe558)
691#define EU_PERF_CNTL2 _MMIO(0xe658)
692#define EU_PERF_CNTL3 _MMIO(0xe758)
693#define EU_PERF_CNTL4 _MMIO(0xe45c)
694#define EU_PERF_CNTL5 _MMIO(0xe55c)
695#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 696
d7965152
RB
697/*
698 * OA Boolean state
699 */
700
d7965152
RB
701#define OASTARTTRIG1 _MMIO(0x2710)
702#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
703#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
704
705#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
706#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
707#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
708#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
709#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
710#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
711#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
712#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
713#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
714#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
715#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
716#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
717#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
718#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
719#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
720#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
721#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
722#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
723#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
724#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
725#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
726#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
727#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
728#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
729#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
730#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
731#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
732#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
733#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
734#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
735
736#define OASTARTTRIG3 _MMIO(0x2718)
737#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
738#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
739#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
740#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
741#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
742#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
743#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
744#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
745#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
746
747#define OASTARTTRIG4 _MMIO(0x271c)
748#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
749#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
750#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
751#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
752#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
753#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
754#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
755#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
756#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
757
758#define OASTARTTRIG5 _MMIO(0x2720)
759#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
760#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
761
762#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
763#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
764#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
765#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
766#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
767#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
768#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
769#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
770#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
771#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
772#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
773#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
774#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
775#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
776#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
777#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
778#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
779#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
780#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
781#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
782#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
783#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
784#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
785#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
786#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
787#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
788#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
789#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
790#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
791#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
792
793#define OASTARTTRIG7 _MMIO(0x2728)
794#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
795#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
796#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
797#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
798#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
799#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
800#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
801#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
802#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
803
804#define OASTARTTRIG8 _MMIO(0x272c)
805#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
806#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
807#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
808#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
809#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
810#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
811#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
812#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
813#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
814
7853d92e
LL
815#define OAREPORTTRIG1 _MMIO(0x2740)
816#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
817#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
818
819#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
820#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
821#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
822#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
823#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
824#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
825#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
826#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
827#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
828#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
829#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
830#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
831#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
832#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
833#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
834#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
835#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
836#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
837#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
838#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
839#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
840#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
841#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
842#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
843#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
844#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
845
846#define OAREPORTTRIG3 _MMIO(0x2748)
847#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
848#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
849#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
850#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
851#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
852#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
853#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
854#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
855#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
856
857#define OAREPORTTRIG4 _MMIO(0x274c)
858#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
859#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
860#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
861#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
862#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
863#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
864#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
865#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
866#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
867
868#define OAREPORTTRIG5 _MMIO(0x2750)
869#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
870#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
871
872#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
873#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
874#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
875#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
876#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
877#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
878#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
879#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
880#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
881#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
882#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
883#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
884#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
885#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
886#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
887#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
888#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
889#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
890#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
891#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
892#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
893#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
894#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
895#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
896#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
897#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
898
899#define OAREPORTTRIG7 _MMIO(0x2758)
900#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
901#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
902#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
903#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
904#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
905#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
906#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
907#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
908#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
909
910#define OAREPORTTRIG8 _MMIO(0x275c)
911#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
912#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
913#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
914#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
915#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
916#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
917#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
918#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
919#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
920
d7965152
RB
921/* CECX_0 */
922#define OACEC_COMPARE_LESS_OR_EQUAL 6
923#define OACEC_COMPARE_NOT_EQUAL 5
924#define OACEC_COMPARE_LESS_THAN 4
925#define OACEC_COMPARE_GREATER_OR_EQUAL 3
926#define OACEC_COMPARE_EQUAL 2
927#define OACEC_COMPARE_GREATER_THAN 1
928#define OACEC_COMPARE_ANY_EQUAL 0
929
930#define OACEC_COMPARE_VALUE_MASK 0xffff
931#define OACEC_COMPARE_VALUE_SHIFT 3
932
5ee8ee86
PZ
933#define OACEC_SELECT_NOA (0 << 19)
934#define OACEC_SELECT_PREV (1 << 19)
935#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
936
937/* CECX_1 */
938#define OACEC_MASK_MASK 0xffff
939#define OACEC_CONSIDERATIONS_MASK 0xffff
940#define OACEC_CONSIDERATIONS_SHIFT 16
941
942#define OACEC0_0 _MMIO(0x2770)
943#define OACEC0_1 _MMIO(0x2774)
944#define OACEC1_0 _MMIO(0x2778)
945#define OACEC1_1 _MMIO(0x277c)
946#define OACEC2_0 _MMIO(0x2780)
947#define OACEC2_1 _MMIO(0x2784)
948#define OACEC3_0 _MMIO(0x2788)
949#define OACEC3_1 _MMIO(0x278c)
950#define OACEC4_0 _MMIO(0x2790)
951#define OACEC4_1 _MMIO(0x2794)
952#define OACEC5_0 _MMIO(0x2798)
953#define OACEC5_1 _MMIO(0x279c)
954#define OACEC6_0 _MMIO(0x27a0)
955#define OACEC6_1 _MMIO(0x27a4)
956#define OACEC7_0 _MMIO(0x27a8)
957#define OACEC7_1 _MMIO(0x27ac)
958
f89823c2
LL
959/* OA perf counters */
960#define OA_PERFCNT1_LO _MMIO(0x91B8)
961#define OA_PERFCNT1_HI _MMIO(0x91BC)
962#define OA_PERFCNT2_LO _MMIO(0x91C0)
963#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
964#define OA_PERFCNT3_LO _MMIO(0x91C8)
965#define OA_PERFCNT3_HI _MMIO(0x91CC)
966#define OA_PERFCNT4_LO _MMIO(0x91D8)
967#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
968
969#define OA_PERFMATRIX_LO _MMIO(0x91C8)
970#define OA_PERFMATRIX_HI _MMIO(0x91CC)
971
972/* RPM unit config (Gen8+) */
973#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
974#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
975#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
976#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
977#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
978#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
979#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
980#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
981#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
982#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
983#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
984#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
985#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
986
f89823c2 987#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 988#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 989
dab91783
LL
990/* GPM unit config (Gen9+) */
991#define CTC_MODE _MMIO(0xA26C)
992#define CTC_SOURCE_PARAMETER_MASK 1
993#define CTC_SOURCE_CRYSTAL_CLOCK 0
994#define CTC_SOURCE_DIVIDE_LOGIC 1
995#define CTC_SHIFT_PARAMETER_SHIFT 1
996#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
997
5888576b
LL
998/* RCP unit config (Gen8+) */
999#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 1000
a54b19f1
LL
1001/* NOA (HSW) */
1002#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1003#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1004#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1005#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1006#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1007#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1008#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1009#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1010#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1011#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1012
1013#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1014
f89823c2
LL
1015/* NOA (Gen8+) */
1016#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1017
1018#define MICRO_BP0_0 _MMIO(0x9800)
1019#define MICRO_BP0_2 _MMIO(0x9804)
1020#define MICRO_BP0_1 _MMIO(0x9808)
1021
1022#define MICRO_BP1_0 _MMIO(0x980C)
1023#define MICRO_BP1_2 _MMIO(0x9810)
1024#define MICRO_BP1_1 _MMIO(0x9814)
1025
1026#define MICRO_BP2_0 _MMIO(0x9818)
1027#define MICRO_BP2_2 _MMIO(0x981C)
1028#define MICRO_BP2_1 _MMIO(0x9820)
1029
1030#define MICRO_BP3_0 _MMIO(0x9824)
1031#define MICRO_BP3_2 _MMIO(0x9828)
1032#define MICRO_BP3_1 _MMIO(0x982C)
1033
1034#define MICRO_BP_TRIGGER _MMIO(0x9830)
1035#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1036#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1037#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1038
1039#define GDT_CHICKEN_BITS _MMIO(0x9840)
1040#define GT_NOA_ENABLE 0x00000080
1041
1042#define NOA_DATA _MMIO(0x986C)
1043#define NOA_WRITE _MMIO(0x9888)
bf210f6c 1044#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
180b813c 1045
220375aa
BV
1046#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1047#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1048#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1049
dc96e9b8
CW
1050/*
1051 * Reset registers
1052 */
f0f59a00 1053#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
1054#define DEBUG_RESET_FULL (1 << 7)
1055#define DEBUG_RESET_RENDER (1 << 8)
1056#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 1057
57f350b6 1058/*
5a09ae9f
JN
1059 * IOSF sideband
1060 */
f0f59a00 1061#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1062#define IOSF_DEVFN_SHIFT 24
1063#define IOSF_OPCODE_SHIFT 16
1064#define IOSF_PORT_SHIFT 8
1065#define IOSF_BYTE_ENABLES_SHIFT 4
1066#define IOSF_BAR_SHIFT 1
5ee8ee86 1067#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1068#define IOSF_PORT_BUNIT 0x03
1069#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1070#define IOSF_PORT_NC 0x11
1071#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1072#define IOSF_PORT_GPIO_NC 0x13
1073#define IOSF_PORT_CCK 0x14
4688d45f
JN
1074#define IOSF_PORT_DPIO_2 0x1a
1075#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1076#define IOSF_PORT_GPIO_SC 0x48
1077#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1078#define IOSF_PORT_CCU 0xa9
7071af97
JN
1079#define CHV_IOSF_PORT_GPIO_N 0x13
1080#define CHV_IOSF_PORT_GPIO_SE 0x48
1081#define CHV_IOSF_PORT_GPIO_E 0xa8
1082#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1083#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1084#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1085
30a970c6
JB
1086/* See configdb bunit SB addr map */
1087#define BUNIT_REG_BISOC 0x11
1088
5e0b6697
VS
1089/* PUNIT_REG_*SSPM0 */
1090#define _SSPM0_SSC(val) ((val) << 0)
1091#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1092#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1093#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1094#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1095#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1096#define _SSPM0_SSS(val) ((val) << 24)
1097#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1098#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1099#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1100#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1101#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1102
1103/* PUNIT_REG_*SSPM1 */
1104#define SSPM1_FREQSTAT_SHIFT 24
1105#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1106#define SSPM1_FREQGUAR_SHIFT 8
1107#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1108#define SSPM1_FREQ_SHIFT 0
1109#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1110
1111#define PUNIT_REG_VEDSSPM0 0x32
1112#define PUNIT_REG_VEDSSPM1 0x33
1113
c11b813f 1114#define PUNIT_REG_DSPSSPM 0x36
383c5a6a
VS
1115#define DSPFREQSTAT_SHIFT_CHV 24
1116#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1117#define DSPFREQGUAR_SHIFT_CHV 8
1118#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1119#define DSPFREQSTAT_SHIFT 30
1120#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1121#define DSPFREQGUAR_SHIFT 14
1122#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1123#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1124#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1125#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1126#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1127#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1128#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1129#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1130#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1131#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1132#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1133#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1134#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1135#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1136#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1137#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1138
5e0b6697
VS
1139#define PUNIT_REG_ISPSSPM0 0x39
1140#define PUNIT_REG_ISPSSPM1 0x3a
1141
02f4c9e0
CML
1142#define PUNIT_REG_PWRGT_CTRL 0x60
1143#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1144#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1145#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1146#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1147#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1148#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1149
1150#define PUNIT_PWGT_IDX_RENDER 0
1151#define PUNIT_PWGT_IDX_MEDIA 1
1152#define PUNIT_PWGT_IDX_DISP2D 3
1153#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1154#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1155#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1156#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1157#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1158#define PUNIT_PWGT_IDX_DPIO_RX0 10
1159#define PUNIT_PWGT_IDX_DPIO_RX1 11
1160#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1161
5a09ae9f
JN
1162#define PUNIT_REG_GPU_LFM 0xd3
1163#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1164#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1165#define GPLLENABLE (1 << 4)
1166#define GENFREQSTATUS (1 << 0)
5a09ae9f 1167#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1168#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1169
1170#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1171#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1172
095acd5f
D
1173#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1174#define FB_GFX_FREQ_FUSE_MASK 0xff
1175#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1176#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1177#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1178
1179#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1180#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1181
fc1ac8de
VS
1182#define PUNIT_REG_DDR_SETUP2 0x139
1183#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1184#define FORCE_DDR_LOW_FREQ (1 << 1)
1185#define FORCE_DDR_HIGH_FREQ (1 << 0)
1186
2b6b3a09
D
1187#define PUNIT_GPU_STATUS_REG 0xdb
1188#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1189#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1190#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1191#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1192
1193#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1194#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1195#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1196
5a09ae9f
JN
1197#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1198#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1199#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1200#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1201#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1202#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1203#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1204#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1205#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1206#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1207
af7187b7
PZ
1208#define VLV_TURBO_SOC_OVERRIDE 0x04
1209#define VLV_OVERRIDE_EN 1
1210#define VLV_SOC_TDP_EN (1 << 1)
1211#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1212#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1213
be4fc046 1214/* vlv2 north clock has */
24eb2d59
CML
1215#define CCK_FUSE_REG 0x8
1216#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1217#define CCK_REG_DSI_PLL_FUSE 0x44
1218#define CCK_REG_DSI_PLL_CONTROL 0x48
1219#define DSI_PLL_VCO_EN (1 << 31)
1220#define DSI_PLL_LDO_GATE (1 << 30)
1221#define DSI_PLL_P1_POST_DIV_SHIFT 17
1222#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1223#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1224#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1225#define DSI_PLL_MUX_MASK (3 << 9)
1226#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1227#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1228#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1229#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1230#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1231#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1232#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1233#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1234#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1235#define DSI_PLL_LOCK (1 << 0)
1236#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1237#define DSI_PLL_LFSR (1 << 31)
1238#define DSI_PLL_FRACTION_EN (1 << 30)
1239#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1240#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1241#define DSI_PLL_USYNC_CNT_SHIFT 18
1242#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1243#define DSI_PLL_N1_DIV_SHIFT 16
1244#define DSI_PLL_N1_DIV_MASK (3 << 16)
1245#define DSI_PLL_M1_DIV_SHIFT 0
1246#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1247#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1248#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1249#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1250#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1251#define CCK_TRUNK_FORCE_ON (1 << 17)
1252#define CCK_TRUNK_FORCE_OFF (1 << 16)
1253#define CCK_FREQUENCY_STATUS (0x1f << 8)
1254#define CCK_FREQUENCY_STATUS_SHIFT 8
1255#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1256
f38861b8 1257/* DPIO registers */
5a09ae9f 1258#define DPIO_DEVFN 0
5a09ae9f 1259
f0f59a00 1260#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1261#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1262#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1263#define DPIO_SFR_BYPASS (1 << 1)
1264#define DPIO_CMNRST (1 << 0)
57f350b6 1265
e4607fcf
CML
1266#define DPIO_PHY(pipe) ((pipe) >> 1)
1267#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1268
598fac6b
DV
1269/*
1270 * Per pipe/PLL DPIO regs
1271 */
ab3c759a 1272#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1273#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1274#define DPIO_POST_DIV_DAC 0
1275#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1276#define DPIO_POST_DIV_LVDS1 2
1277#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1278#define DPIO_K_SHIFT (24) /* 4 bits */
1279#define DPIO_P1_SHIFT (21) /* 3 bits */
1280#define DPIO_P2_SHIFT (16) /* 5 bits */
1281#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1282#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1283#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1284#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1285#define _VLV_PLL_DW3_CH1 0x802c
1286#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1287
ab3c759a 1288#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1289#define DPIO_REFSEL_OVERRIDE 27
1290#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1291#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1292#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1293#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1294#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1295#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1296#define _VLV_PLL_DW5_CH1 0x8034
1297#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1298
ab3c759a
CML
1299#define _VLV_PLL_DW7_CH0 0x801c
1300#define _VLV_PLL_DW7_CH1 0x803c
1301#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1302
ab3c759a
CML
1303#define _VLV_PLL_DW8_CH0 0x8040
1304#define _VLV_PLL_DW8_CH1 0x8060
1305#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1306
ab3c759a
CML
1307#define VLV_PLL_DW9_BCAST 0xc044
1308#define _VLV_PLL_DW9_CH0 0x8044
1309#define _VLV_PLL_DW9_CH1 0x8064
1310#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1311
ab3c759a
CML
1312#define _VLV_PLL_DW10_CH0 0x8048
1313#define _VLV_PLL_DW10_CH1 0x8068
1314#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1315
ab3c759a
CML
1316#define _VLV_PLL_DW11_CH0 0x804c
1317#define _VLV_PLL_DW11_CH1 0x806c
1318#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1319
ab3c759a
CML
1320/* Spec for ref block start counts at DW10 */
1321#define VLV_REF_DW13 0x80ac
598fac6b 1322
ab3c759a 1323#define VLV_CMN_DW0 0x8100
dc96e9b8 1324
598fac6b
DV
1325/*
1326 * Per DDI channel DPIO regs
1327 */
1328
ab3c759a
CML
1329#define _VLV_PCS_DW0_CH0 0x8200
1330#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1331#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1332#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1333#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1334#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1335#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1336
97fd4d5c
VS
1337#define _VLV_PCS01_DW0_CH0 0x200
1338#define _VLV_PCS23_DW0_CH0 0x400
1339#define _VLV_PCS01_DW0_CH1 0x2600
1340#define _VLV_PCS23_DW0_CH1 0x2800
1341#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1342#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1343
ab3c759a
CML
1344#define _VLV_PCS_DW1_CH0 0x8204
1345#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1346#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1347#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1348#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1349#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1350#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1351#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1352
97fd4d5c
VS
1353#define _VLV_PCS01_DW1_CH0 0x204
1354#define _VLV_PCS23_DW1_CH0 0x404
1355#define _VLV_PCS01_DW1_CH1 0x2604
1356#define _VLV_PCS23_DW1_CH1 0x2804
1357#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1358#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1359
ab3c759a
CML
1360#define _VLV_PCS_DW8_CH0 0x8220
1361#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1362#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1363#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1364#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1365
1366#define _VLV_PCS01_DW8_CH0 0x0220
1367#define _VLV_PCS23_DW8_CH0 0x0420
1368#define _VLV_PCS01_DW8_CH1 0x2620
1369#define _VLV_PCS23_DW8_CH1 0x2820
1370#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1371#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1372
1373#define _VLV_PCS_DW9_CH0 0x8224
1374#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1375#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1376#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1377#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1378#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1379#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1380#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1381#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1382
a02ef3c7
VS
1383#define _VLV_PCS01_DW9_CH0 0x224
1384#define _VLV_PCS23_DW9_CH0 0x424
1385#define _VLV_PCS01_DW9_CH1 0x2624
1386#define _VLV_PCS23_DW9_CH1 0x2824
1387#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1388#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1389
9d556c99
CML
1390#define _CHV_PCS_DW10_CH0 0x8228
1391#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1392#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1393#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1394#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1395#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1396#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1397#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1398#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1399#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1400#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1401
1966e59e
VS
1402#define _VLV_PCS01_DW10_CH0 0x0228
1403#define _VLV_PCS23_DW10_CH0 0x0428
1404#define _VLV_PCS01_DW10_CH1 0x2628
1405#define _VLV_PCS23_DW10_CH1 0x2828
1406#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1407#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1408
ab3c759a
CML
1409#define _VLV_PCS_DW11_CH0 0x822c
1410#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1411#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1412#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1413#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1414#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1415#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1416
570e2a74
VS
1417#define _VLV_PCS01_DW11_CH0 0x022c
1418#define _VLV_PCS23_DW11_CH0 0x042c
1419#define _VLV_PCS01_DW11_CH1 0x262c
1420#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1421#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1422#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1423
2e523e98
VS
1424#define _VLV_PCS01_DW12_CH0 0x0230
1425#define _VLV_PCS23_DW12_CH0 0x0430
1426#define _VLV_PCS01_DW12_CH1 0x2630
1427#define _VLV_PCS23_DW12_CH1 0x2830
1428#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1429#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1430
ab3c759a
CML
1431#define _VLV_PCS_DW12_CH0 0x8230
1432#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1433#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1434#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1435#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1436#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1437#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1438#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1439
1440#define _VLV_PCS_DW14_CH0 0x8238
1441#define _VLV_PCS_DW14_CH1 0x8438
1442#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1443
1444#define _VLV_PCS_DW23_CH0 0x825c
1445#define _VLV_PCS_DW23_CH1 0x845c
1446#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1447
1448#define _VLV_TX_DW2_CH0 0x8288
1449#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1450#define DPIO_SWING_MARGIN000_SHIFT 16
1451#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1452#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1453#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1454
1455#define _VLV_TX_DW3_CH0 0x828c
1456#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1457/* The following bit for CHV phy */
5ee8ee86 1458#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1459#define DPIO_SWING_MARGIN101_SHIFT 16
1460#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1461#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1462
1463#define _VLV_TX_DW4_CH0 0x8290
1464#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1465#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1466#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1467#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1468#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1469#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1470
1471#define _VLV_TX3_DW4_CH0 0x690
1472#define _VLV_TX3_DW4_CH1 0x2a90
1473#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1474
1475#define _VLV_TX_DW5_CH0 0x8294
1476#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1477#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1478#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1479
1480#define _VLV_TX_DW11_CH0 0x82ac
1481#define _VLV_TX_DW11_CH1 0x84ac
1482#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1483
1484#define _VLV_TX_DW14_CH0 0x82b8
1485#define _VLV_TX_DW14_CH1 0x84b8
1486#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1487
9d556c99
CML
1488/* CHV dpPhy registers */
1489#define _CHV_PLL_DW0_CH0 0x8000
1490#define _CHV_PLL_DW0_CH1 0x8180
1491#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1492
1493#define _CHV_PLL_DW1_CH0 0x8004
1494#define _CHV_PLL_DW1_CH1 0x8184
1495#define DPIO_CHV_N_DIV_SHIFT 8
1496#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1497#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1498
1499#define _CHV_PLL_DW2_CH0 0x8008
1500#define _CHV_PLL_DW2_CH1 0x8188
1501#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1502
1503#define _CHV_PLL_DW3_CH0 0x800c
1504#define _CHV_PLL_DW3_CH1 0x818c
1505#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1506#define DPIO_CHV_FIRST_MOD (0 << 8)
1507#define DPIO_CHV_SECOND_MOD (1 << 8)
1508#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1509#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1510#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1511
1512#define _CHV_PLL_DW6_CH0 0x8018
1513#define _CHV_PLL_DW6_CH1 0x8198
1514#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1515#define DPIO_CHV_INT_COEFF_SHIFT 8
1516#define DPIO_CHV_PROP_COEFF_SHIFT 0
1517#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1518
d3eee4ba
VP
1519#define _CHV_PLL_DW8_CH0 0x8020
1520#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1521#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1522#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1523#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1524
1525#define _CHV_PLL_DW9_CH0 0x8024
1526#define _CHV_PLL_DW9_CH1 0x81A4
1527#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1528#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1529#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1530#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1531
6669e39f
VS
1532#define _CHV_CMN_DW0_CH0 0x8100
1533#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1534#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1535#define DPIO_ALLDL_POWERDOWN (1 << 1)
1536#define DPIO_ANYDL_POWERDOWN (1 << 0)
1537
b9e5ac3c
VS
1538#define _CHV_CMN_DW5_CH0 0x8114
1539#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1540#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1541#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1542#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1543#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1544#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1545#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1546#define CHV_BUFLEFTENA1_MASK (3 << 22)
1547
9d556c99
CML
1548#define _CHV_CMN_DW13_CH0 0x8134
1549#define _CHV_CMN_DW0_CH1 0x8080
1550#define DPIO_CHV_S1_DIV_SHIFT 21
1551#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1552#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1553#define DPIO_CHV_K_DIV_SHIFT 4
1554#define DPIO_PLL_FREQLOCK (1 << 1)
1555#define DPIO_PLL_LOCK (1 << 0)
1556#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1557
1558#define _CHV_CMN_DW14_CH0 0x8138
1559#define _CHV_CMN_DW1_CH1 0x8084
1560#define DPIO_AFC_RECAL (1 << 14)
1561#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1562#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1563#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1564#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1565#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1566#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1567#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1568#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1569#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1570#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1571
9197c88b
VS
1572#define _CHV_CMN_DW19_CH0 0x814c
1573#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1574#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1575#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1576#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1577#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1578
9197c88b
VS
1579#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1580
e0fce78f
VS
1581#define CHV_CMN_DW28 0x8170
1582#define DPIO_CL1POWERDOWNEN (1 << 23)
1583#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1584#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1585#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1586#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1587#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1588
9d556c99 1589#define CHV_CMN_DW30 0x8178
3e288786 1590#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1591#define DPIO_LRC_BYPASS (1 << 3)
1592
1593#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1594 (lane) * 0x200 + (offset))
1595
f72df8db
VS
1596#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1597#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1598#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1599#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1600#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1601#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1602#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1603#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1604#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1605#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1606#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1607#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1608#define DPIO_FRC_LATENCY_SHFIT 8
1609#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1610#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1611
1612/* BXT PHY registers */
ed37892e
ACO
1613#define _BXT_PHY0_BASE 0x6C000
1614#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1615#define _BXT_PHY2_BASE 0x163000
1616#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1617 _BXT_PHY1_BASE, \
1618 _BXT_PHY2_BASE)
ed37892e
ACO
1619
1620#define _BXT_PHY(phy, reg) \
1621 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1622
1623#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1624 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1625 (reg_ch1) - _BXT_PHY0_BASE))
1626#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1627 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1628
f0f59a00 1629#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1630#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1631
e93da0a0
ID
1632#define _BXT_PHY_CTL_DDI_A 0x64C00
1633#define _BXT_PHY_CTL_DDI_B 0x64C10
1634#define _BXT_PHY_CTL_DDI_C 0x64C20
1635#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1636#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1637#define BXT_PHY_LANE_ENABLED (1 << 8)
1638#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1639 _BXT_PHY_CTL_DDI_B)
1640
5c6706e5
VK
1641#define _PHY_CTL_FAMILY_EDP 0x64C80
1642#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1643#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1644#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1645#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1646 _PHY_CTL_FAMILY_EDP, \
1647 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1648
dfb82408
S
1649/* BXT PHY PLL registers */
1650#define _PORT_PLL_A 0x46074
1651#define _PORT_PLL_B 0x46078
1652#define _PORT_PLL_C 0x4607c
1653#define PORT_PLL_ENABLE (1 << 31)
1654#define PORT_PLL_LOCK (1 << 30)
1655#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1656#define PORT_PLL_POWER_ENABLE (1 << 26)
1657#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1658#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1659
1660#define _PORT_PLL_EBB_0_A 0x162034
1661#define _PORT_PLL_EBB_0_B 0x6C034
1662#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1663#define PORT_PLL_P1_SHIFT 13
1664#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1665#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1666#define PORT_PLL_P2_SHIFT 8
1667#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1668#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1669#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1670 _PORT_PLL_EBB_0_B, \
1671 _PORT_PLL_EBB_0_C)
dfb82408
S
1672
1673#define _PORT_PLL_EBB_4_A 0x162038
1674#define _PORT_PLL_EBB_4_B 0x6C038
1675#define _PORT_PLL_EBB_4_C 0x6C344
1676#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1677#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1678#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1679 _PORT_PLL_EBB_4_B, \
1680 _PORT_PLL_EBB_4_C)
dfb82408
S
1681
1682#define _PORT_PLL_0_A 0x162100
1683#define _PORT_PLL_0_B 0x6C100
1684#define _PORT_PLL_0_C 0x6C380
1685/* PORT_PLL_0_A */
1686#define PORT_PLL_M2_MASK 0xFF
1687/* PORT_PLL_1_A */
aa610dcb
ID
1688#define PORT_PLL_N_SHIFT 8
1689#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1690#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1691/* PORT_PLL_2_A */
1692#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1693/* PORT_PLL_3_A */
1694#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1695/* PORT_PLL_6_A */
1696#define PORT_PLL_PROP_COEFF_MASK 0xF
1697#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1698#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1699#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1700#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1701/* PORT_PLL_8_A */
1702#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1703/* PORT_PLL_9_A */
05712c15
ID
1704#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1705#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1706/* PORT_PLL_10_A */
5ee8ee86 1707#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1708#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1709#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1710#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1711#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1712 _PORT_PLL_0_B, \
1713 _PORT_PLL_0_C)
1714#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1715 (idx) * 4)
dfb82408 1716
5c6706e5
VK
1717/* BXT PHY common lane registers */
1718#define _PORT_CL1CM_DW0_A 0x162000
1719#define _PORT_CL1CM_DW0_BC 0x6C000
1720#define PHY_POWER_GOOD (1 << 16)
b61e7996 1721#define PHY_RESERVED (1 << 7)
ed37892e 1722#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1723
d72e84cc
MK
1724#define _PORT_CL1CM_DW9_A 0x162024
1725#define _PORT_CL1CM_DW9_BC 0x6C024
1726#define IREF0RC_OFFSET_SHIFT 8
1727#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1728#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1729
d72e84cc
MK
1730#define _PORT_CL1CM_DW10_A 0x162028
1731#define _PORT_CL1CM_DW10_BC 0x6C028
1732#define IREF1RC_OFFSET_SHIFT 8
1733#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1734#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1735
1736#define _PORT_CL1CM_DW28_A 0x162070
1737#define _PORT_CL1CM_DW28_BC 0x6C070
1738#define OCL1_POWER_DOWN_EN (1 << 23)
1739#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1740#define SUS_CLK_CONFIG 0x3
1741#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1742
1743#define _PORT_CL1CM_DW30_A 0x162078
1744#define _PORT_CL1CM_DW30_BC 0x6C078
1745#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1746#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1747
1748/*
1749 * CNL/ICL Port/COMBO-PHY Registers
1750 */
4e53840f
LDM
1751#define _ICL_COMBOPHY_A 0x162000
1752#define _ICL_COMBOPHY_B 0x6C000
0e933162 1753#define _EHL_COMBOPHY_C 0x160000
dc867bc7 1754#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
0e933162
MR
1755 _ICL_COMBOPHY_B, \
1756 _EHL_COMBOPHY_C)
4e53840f 1757
d72e84cc 1758/* CNL/ICL Port CL_DW registers */
dc867bc7 1759#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
4e53840f
LDM
1760 4 * (dw))
1761
1762#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
dc867bc7 1763#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
d72e84cc
MK
1764#define CL_POWER_DOWN_ENABLE (1 << 4)
1765#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1766
dc867bc7 1767#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
166869b3
MC
1768#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1769#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1770#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1771#define PWR_UP_ALL_LANES (0x0 << 4)
1772#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1773#define PWR_DOWN_LN_3_2 (0xc << 4)
1774#define PWR_DOWN_LN_3 (0x8 << 4)
1775#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1776#define PWR_DOWN_LN_1_0 (0x3 << 4)
166869b3
MC
1777#define PWR_DOWN_LN_3_1 (0xa << 4)
1778#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1779#define PWR_DOWN_LN_MASK (0xf << 4)
1780#define PWR_DOWN_LN_SHIFT 4
1781
dc867bc7 1782#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
67ca07e7 1783#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1784
d72e84cc 1785/* CNL/ICL Port COMP_DW registers */
4e53840f 1786#define _ICL_PORT_COMP 0x100
dc867bc7 1787#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
4e53840f
LDM
1788 _ICL_PORT_COMP + 4 * (dw))
1789
d72e84cc 1790#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
dc867bc7 1791#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
d72e84cc 1792#define COMP_INIT (1 << 31)
5c6706e5 1793
d72e84cc 1794#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
dc867bc7 1795#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
4e53840f 1796
d72e84cc 1797#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
dc867bc7 1798#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
d72e84cc
MK
1799#define PROCESS_INFO_DOT_0 (0 << 26)
1800#define PROCESS_INFO_DOT_1 (1 << 26)
1801#define PROCESS_INFO_DOT_4 (2 << 26)
1802#define PROCESS_INFO_MASK (7 << 26)
1803#define PROCESS_INFO_SHIFT 26
1804#define VOLTAGE_INFO_0_85V (0 << 24)
1805#define VOLTAGE_INFO_0_95V (1 << 24)
1806#define VOLTAGE_INFO_1_05V (2 << 24)
1807#define VOLTAGE_INFO_MASK (3 << 24)
1808#define VOLTAGE_INFO_SHIFT 24
1809
dc867bc7 1810#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
4361ccac
ID
1811#define IREFGEN (1 << 24)
1812
d72e84cc 1813#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
dc867bc7 1814#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
d72e84cc
MK
1815
1816#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
dc867bc7 1817#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
5c6706e5 1818
d72e84cc 1819/* CNL/ICL Port PCS registers */
04416108
RV
1820#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1821#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1822#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1823#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1824#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1825#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1826#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1827#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1828#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1829#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
dc867bc7 1830#define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
04416108
RV
1831 _CNL_PORT_PCS_DW1_GRP_AE, \
1832 _CNL_PORT_PCS_DW1_GRP_B, \
1833 _CNL_PORT_PCS_DW1_GRP_C, \
1834 _CNL_PORT_PCS_DW1_GRP_D, \
1835 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1836 _CNL_PORT_PCS_DW1_GRP_F))
dc867bc7 1837#define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
04416108
RV
1838 _CNL_PORT_PCS_DW1_LN0_AE, \
1839 _CNL_PORT_PCS_DW1_LN0_B, \
1840 _CNL_PORT_PCS_DW1_LN0_C, \
1841 _CNL_PORT_PCS_DW1_LN0_D, \
1842 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1843 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1844
4e53840f
LDM
1845#define _ICL_PORT_PCS_AUX 0x300
1846#define _ICL_PORT_PCS_GRP 0x600
1847#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
dc867bc7 1848#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
4e53840f 1849 _ICL_PORT_PCS_AUX + 4 * (dw))
dc867bc7 1850#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
4e53840f 1851 _ICL_PORT_PCS_GRP + 4 * (dw))
dc867bc7 1852#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
4e53840f 1853 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
dc867bc7
MR
1854#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1855#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1856#define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
04416108 1857#define COMMON_KEEPER_EN (1 << 26)
6a7bafe8
VK
1858#define LATENCY_OPTIM_MASK (0x3 << 2)
1859#define LATENCY_OPTIM_VAL(x) ((x) << 2)
04416108 1860
d72e84cc 1861/* CNL/ICL Port TX registers */
4635b573
MK
1862#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1863#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1864#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1865#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1866#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1867#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1868#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1869#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1870#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1871#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
b14c06ec 1872#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
4635b573
MK
1873 _CNL_PORT_TX_AE_GRP_OFFSET, \
1874 _CNL_PORT_TX_B_GRP_OFFSET, \
1875 _CNL_PORT_TX_B_GRP_OFFSET, \
1876 _CNL_PORT_TX_D_GRP_OFFSET, \
1877 _CNL_PORT_TX_AE_GRP_OFFSET, \
1878 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1879 4 * (dw))
b14c06ec 1880#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
4635b573
MK
1881 _CNL_PORT_TX_AE_LN0_OFFSET, \
1882 _CNL_PORT_TX_B_LN0_OFFSET, \
1883 _CNL_PORT_TX_B_LN0_OFFSET, \
1884 _CNL_PORT_TX_D_LN0_OFFSET, \
1885 _CNL_PORT_TX_AE_LN0_OFFSET, \
1886 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1887 4 * (dw))
4635b573 1888
4e53840f
LDM
1889#define _ICL_PORT_TX_AUX 0x380
1890#define _ICL_PORT_TX_GRP 0x680
1891#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1892
dc867bc7 1893#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
4e53840f 1894 _ICL_PORT_TX_AUX + 4 * (dw))
dc867bc7 1895#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
4e53840f 1896 _ICL_PORT_TX_GRP + 4 * (dw))
dc867bc7 1897#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
4e53840f
LDM
1898 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1899
1900#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1901#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
dc867bc7
MR
1902#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1903#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
1904#define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
7487508e 1905#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1906#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1907#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1908#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1909#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1910#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1911#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1912#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1913
04416108
RV
1914#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1915#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
b14c06ec
AS
1916#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1917#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
9194e42a 1918#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
9e8789ec 1919 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1920 _CNL_PORT_TX_DW4_LN0_AE)))
dc867bc7
MR
1921#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
1922#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
1923#define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
1924#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
04416108
RV
1925#define LOADGEN_SELECT (1 << 31)
1926#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1927#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1928#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1929#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1930#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1931#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1932
4e53840f
LDM
1933#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1934#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
dc867bc7
MR
1935#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
1936#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
1937#define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
04416108 1938#define TX_TRAINING_EN (1 << 31)
5bb975de 1939#define TAP2_DISABLE (1 << 30)
04416108
RV
1940#define TAP3_DISABLE (1 << 29)
1941#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1942#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1943#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1944#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1945
b14c06ec
AS
1946#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1947#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
dc867bc7
MR
1948#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
1949#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
1950#define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
1951#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
04416108 1952#define N_SCALAR(x) ((x) << 24)
1f588aeb 1953#define N_SCALAR_MASK (0x7F << 24)
04416108 1954
683d672c
JRS
1955#define _ICL_DPHY_CHKN_REG 0x194
1956#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
1957#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
1958
f21e8b80
JRS
1959#define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
1960 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
c92f47b5 1961
a38bb309
MN
1962#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1963#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1964#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1965#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1966#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1967#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1968#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1969#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
f21e8b80
JRS
1970#define MG_TX1_LINK_PARAMS(ln, tc_port) \
1971 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1972 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1973 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
a38bb309
MN
1974
1975#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1976#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1977#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1978#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1979#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1980#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1981#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1982#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
f21e8b80
JRS
1983#define MG_TX2_LINK_PARAMS(ln, tc_port) \
1984 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1985 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1986 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
a38bb309
MN
1987#define CRI_USE_FS32 (1 << 5)
1988
1989#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1990#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1991#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1992#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1993#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1994#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1995#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1996#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
f21e8b80
JRS
1997#define MG_TX1_PISO_READLOAD(ln, tc_port) \
1998 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1999 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2000 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
a38bb309
MN
2001
2002#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2003#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2004#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2005#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2006#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2007#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2008#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2009#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
f21e8b80
JRS
2010#define MG_TX2_PISO_READLOAD(ln, tc_port) \
2011 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2012 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2013 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
a38bb309
MN
2014#define CRI_CALCINIT (1 << 1)
2015
2016#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2017#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2018#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2019#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2020#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2021#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2022#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2023#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
f21e8b80
JRS
2024#define MG_TX1_SWINGCTRL(ln, tc_port) \
2025 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2026 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2027 MG_TX_SWINGCTRL_TX1LN1_PORT1)
a38bb309
MN
2028
2029#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2030#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2031#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2032#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2033#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2034#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2035#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2036#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
f21e8b80
JRS
2037#define MG_TX2_SWINGCTRL(ln, tc_port) \
2038 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2039 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2040 MG_TX_SWINGCTRL_TX2LN1_PORT1)
a38bb309
MN
2041#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2042#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2043
2044#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2045#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2046#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2047#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2048#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2049#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2050#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2051#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
f21e8b80
JRS
2052#define MG_TX1_DRVCTRL(ln, tc_port) \
2053 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2054 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2055 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
a38bb309
MN
2056
2057#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2058#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2059#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2060#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2061#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2062#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2063#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2064#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
f21e8b80
JRS
2065#define MG_TX2_DRVCTRL(ln, tc_port) \
2066 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2067 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2068 MG_TX_DRVCTRL_TX2LN1_PORT1)
a38bb309
MN
2069#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2070#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2071#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2072#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2073#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2074#define CRI_LOADGEN_SEL(x) ((x) << 12)
2075#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2076
2077#define MG_CLKHUB_LN0_PORT1 0x16839C
2078#define MG_CLKHUB_LN1_PORT1 0x16879C
2079#define MG_CLKHUB_LN0_PORT2 0x16939C
2080#define MG_CLKHUB_LN1_PORT2 0x16979C
2081#define MG_CLKHUB_LN0_PORT3 0x16A39C
2082#define MG_CLKHUB_LN1_PORT3 0x16A79C
2083#define MG_CLKHUB_LN0_PORT4 0x16B39C
2084#define MG_CLKHUB_LN1_PORT4 0x16B79C
f21e8b80
JRS
2085#define MG_CLKHUB(ln, tc_port) \
2086 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2087 MG_CLKHUB_LN0_PORT2, \
2088 MG_CLKHUB_LN1_PORT1)
a38bb309
MN
2089#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2090
2091#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2092#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2093#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2094#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2095#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2096#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2097#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2098#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
f21e8b80
JRS
2099#define MG_TX1_DCC(ln, tc_port) \
2100 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2101 MG_TX_DCC_TX1LN0_PORT2, \
2102 MG_TX_DCC_TX1LN1_PORT1)
a38bb309
MN
2103#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2104#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2105#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2106#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2107#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2108#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2109#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2110#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
f21e8b80
JRS
2111#define MG_TX2_DCC(ln, tc_port) \
2112 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2113 MG_TX_DCC_TX2LN0_PORT2, \
2114 MG_TX_DCC_TX2LN1_PORT1)
a38bb309
MN
2115#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2116#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2117#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2118
340a44be
PZ
2119#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2120#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2121#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2122#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2123#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2124#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2125#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2126#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
f21e8b80
JRS
2127#define MG_DP_MODE(ln, tc_port) \
2128 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2129 MG_DP_MODE_LN0_ACU_PORT2, \
2130 MG_DP_MODE_LN1_ACU_PORT1)
340a44be
PZ
2131#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2132#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2133#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2134#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2135#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2136#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2137#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2138
2139#define MG_MISC_SUS0_PORT1 0x168814
2140#define MG_MISC_SUS0_PORT2 0x169814
2141#define MG_MISC_SUS0_PORT3 0x16A814
2142#define MG_MISC_SUS0_PORT4 0x16B814
2143#define MG_MISC_SUS0(tc_port) \
2144 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2145#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2146#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2147#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2148#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2149#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2150#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2151#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2152#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2153
842d4166
ACO
2154/* The spec defines this only for BXT PHY0, but lets assume that this
2155 * would exist for PHY1 too if it had a second channel.
2156 */
2157#define _PORT_CL2CM_DW6_A 0x162358
2158#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2159#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2160#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2161
a6576a8d 2162#define FIA1_BASE 0x163000
0caf6257
AS
2163#define FIA2_BASE 0x16E000
2164#define FIA3_BASE 0x16F000
2165#define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2166#define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
a6576a8d 2167
a2bc69a1 2168/* ICL PHY DFLEX registers */
31d9ae9d
JRS
2169#define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2170#define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2171#define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2172#define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2173#define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2174#define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2175#define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
a2bc69a1 2176
5c6706e5
VK
2177/* BXT PHY Ref registers */
2178#define _PORT_REF_DW3_A 0x16218C
2179#define _PORT_REF_DW3_BC 0x6C18C
2180#define GRC_DONE (1 << 22)
ed37892e 2181#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2182
2183#define _PORT_REF_DW6_A 0x162198
2184#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2185#define GRC_CODE_SHIFT 24
2186#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2187#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2188#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2189#define GRC_CODE_SLOW_SHIFT 8
2190#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2191#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2192#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2193
2194#define _PORT_REF_DW8_A 0x1621A0
2195#define _PORT_REF_DW8_BC 0x6C1A0
2196#define GRC_DIS (1 << 15)
2197#define GRC_RDY_OVRD (1 << 1)
ed37892e 2198#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2199
dfb82408 2200/* BXT PHY PCS registers */
96fb9f9b
VK
2201#define _PORT_PCS_DW10_LN01_A 0x162428
2202#define _PORT_PCS_DW10_LN01_B 0x6C428
2203#define _PORT_PCS_DW10_LN01_C 0x6C828
2204#define _PORT_PCS_DW10_GRP_A 0x162C28
2205#define _PORT_PCS_DW10_GRP_B 0x6CC28
2206#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2207#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2208 _PORT_PCS_DW10_LN01_B, \
2209 _PORT_PCS_DW10_LN01_C)
2210#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2211 _PORT_PCS_DW10_GRP_B, \
2212 _PORT_PCS_DW10_GRP_C)
2213
96fb9f9b
VK
2214#define TX2_SWING_CALC_INIT (1 << 31)
2215#define TX1_SWING_CALC_INIT (1 << 30)
2216
dfb82408
S
2217#define _PORT_PCS_DW12_LN01_A 0x162430
2218#define _PORT_PCS_DW12_LN01_B 0x6C430
2219#define _PORT_PCS_DW12_LN01_C 0x6C830
2220#define _PORT_PCS_DW12_LN23_A 0x162630
2221#define _PORT_PCS_DW12_LN23_B 0x6C630
2222#define _PORT_PCS_DW12_LN23_C 0x6CA30
2223#define _PORT_PCS_DW12_GRP_A 0x162c30
2224#define _PORT_PCS_DW12_GRP_B 0x6CC30
2225#define _PORT_PCS_DW12_GRP_C 0x6CE30
2226#define LANESTAGGER_STRAP_OVRD (1 << 6)
2227#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2228#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2229 _PORT_PCS_DW12_LN01_B, \
2230 _PORT_PCS_DW12_LN01_C)
2231#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2232 _PORT_PCS_DW12_LN23_B, \
2233 _PORT_PCS_DW12_LN23_C)
2234#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2235 _PORT_PCS_DW12_GRP_B, \
2236 _PORT_PCS_DW12_GRP_C)
dfb82408 2237
5c6706e5
VK
2238/* BXT PHY TX registers */
2239#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2240 ((lane) & 1) * 0x80)
2241
96fb9f9b
VK
2242#define _PORT_TX_DW2_LN0_A 0x162508
2243#define _PORT_TX_DW2_LN0_B 0x6C508
2244#define _PORT_TX_DW2_LN0_C 0x6C908
2245#define _PORT_TX_DW2_GRP_A 0x162D08
2246#define _PORT_TX_DW2_GRP_B 0x6CD08
2247#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2248#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2249 _PORT_TX_DW2_LN0_B, \
2250 _PORT_TX_DW2_LN0_C)
2251#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2252 _PORT_TX_DW2_GRP_B, \
2253 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2254#define MARGIN_000_SHIFT 16
2255#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2256#define UNIQ_TRANS_SCALE_SHIFT 8
2257#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2258
2259#define _PORT_TX_DW3_LN0_A 0x16250C
2260#define _PORT_TX_DW3_LN0_B 0x6C50C
2261#define _PORT_TX_DW3_LN0_C 0x6C90C
2262#define _PORT_TX_DW3_GRP_A 0x162D0C
2263#define _PORT_TX_DW3_GRP_B 0x6CD0C
2264#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2265#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2266 _PORT_TX_DW3_LN0_B, \
2267 _PORT_TX_DW3_LN0_C)
2268#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2269 _PORT_TX_DW3_GRP_B, \
2270 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2271#define SCALE_DCOMP_METHOD (1 << 26)
2272#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2273
2274#define _PORT_TX_DW4_LN0_A 0x162510
2275#define _PORT_TX_DW4_LN0_B 0x6C510
2276#define _PORT_TX_DW4_LN0_C 0x6C910
2277#define _PORT_TX_DW4_GRP_A 0x162D10
2278#define _PORT_TX_DW4_GRP_B 0x6CD10
2279#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2280#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2281 _PORT_TX_DW4_LN0_B, \
2282 _PORT_TX_DW4_LN0_C)
2283#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2284 _PORT_TX_DW4_GRP_B, \
2285 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2286#define DEEMPH_SHIFT 24
2287#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2288
51b3ee35
ACO
2289#define _PORT_TX_DW5_LN0_A 0x162514
2290#define _PORT_TX_DW5_LN0_B 0x6C514
2291#define _PORT_TX_DW5_LN0_C 0x6C914
2292#define _PORT_TX_DW5_GRP_A 0x162D14
2293#define _PORT_TX_DW5_GRP_B 0x6CD14
2294#define _PORT_TX_DW5_GRP_C 0x6CF14
2295#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2296 _PORT_TX_DW5_LN0_B, \
2297 _PORT_TX_DW5_LN0_C)
2298#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2299 _PORT_TX_DW5_GRP_B, \
2300 _PORT_TX_DW5_GRP_C)
2301#define DCC_DELAY_RANGE_1 (1 << 9)
2302#define DCC_DELAY_RANGE_2 (1 << 8)
2303
5c6706e5
VK
2304#define _PORT_TX_DW14_LN0_A 0x162538
2305#define _PORT_TX_DW14_LN0_B 0x6C538
2306#define _PORT_TX_DW14_LN0_C 0x6C938
2307#define LATENCY_OPTIM_SHIFT 30
2308#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2309#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2310 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2311 _PORT_TX_DW14_LN0_C) + \
2312 _BXT_LANE_OFFSET(lane))
5c6706e5 2313
f8896f5d 2314/* UAIMI scratch pad register 1 */
f0f59a00 2315#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2316/* SKL VccIO mask */
2317#define SKL_VCCIO_MASK 0x1
2318/* SKL balance leg register */
f0f59a00 2319#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2320/* I_boost values */
5ee8ee86
PZ
2321#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2322#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2323/* Balance leg disable bits */
2324#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2325#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2326
585fb111 2327/*
de151cf6 2328 * Fence registers
eecf613a
VS
2329 * [0-7] @ 0x2000 gen2,gen3
2330 * [8-15] @ 0x3000 945,g33,pnv
2331 *
2332 * [0-15] @ 0x3000 gen4,gen5
2333 *
2334 * [0-15] @ 0x100000 gen6,vlv,chv
2335 * [0-31] @ 0x100000 gen7+
585fb111 2336 */
f0f59a00 2337#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2338#define I830_FENCE_START_MASK 0x07f80000
2339#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2340#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2341#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2342#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2343#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2344#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2345#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2346
2347#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2348#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2349
f0f59a00
VS
2350#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2351#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2352#define I965_FENCE_PITCH_SHIFT 2
2353#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2354#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2355#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2356
f0f59a00
VS
2357#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2358#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2359#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2360#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2361
2b6b3a09 2362
f691e2f4 2363/* control register for cpu gtt access */
f0f59a00 2364#define TILECTL _MMIO(0x101000)
f691e2f4 2365#define TILECTL_SWZCTL (1 << 0)
e3a29055 2366#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2367#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2368#define TILECTL_BACKSNOOP_DIS (1 << 3)
2369
de151cf6
JB
2370/*
2371 * Instruction and interrupt control regs
2372 */
f0f59a00 2373#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2374#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2375#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2376#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2377#define PRB0_BASE (0x2030 - 0x30)
2378#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2379#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2380#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2381#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2382#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2383#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2384#define RENDER_RING_BASE 0x02000
2385#define BSD_RING_BASE 0x04000
2386#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2387#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2388#define GEN11_BSD_RING_BASE 0x1c0000
2389#define GEN11_BSD2_RING_BASE 0x1c4000
2390#define GEN11_BSD3_RING_BASE 0x1d0000
2391#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2392#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2393#define GEN11_VEBOX_RING_BASE 0x1c8000
2394#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2395#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2396#define RING_TAIL(base) _MMIO((base) + 0x30)
2397#define RING_HEAD(base) _MMIO((base) + 0x34)
2398#define RING_START(base) _MMIO((base) + 0x38)
2399#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2400#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2401#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2402#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2403#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2404#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2405#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2406#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2407#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2408#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2409#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2410#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2411#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2412#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2413#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2414#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2415#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2416#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2417#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2418#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2419#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2420#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2421#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
5ce5f61b
MK
2422#define RESET_CTL_CAT_ERROR REG_BIT(2)
2423#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2424#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2425
39e78234 2426#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2427
f0f59a00 2428#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2429#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2430#define GEN7_WR_WATERMARK _MMIO(0x4028)
2431#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2432#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2433#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2434#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2435#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2436#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2437/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2438#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2439#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2440#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2441#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2442
f0f59a00 2443#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2444#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2445#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2446#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2447#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6 2448#define GEN8_RING_FAULT_REG _MMIO(0x4094)
91b59cd9 2449#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
b03ec3d6 2450#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2451#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2452#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2453#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2454#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2455#define DONE_REG _MMIO(0x40b0)
2456#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2457#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2458#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
b41e63d8 2459#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
f0f59a00
VS
2460#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2461#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2462#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2463#define RING_ACTHD(base) _MMIO((base) + 0x74)
2464#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2465#define RING_NOPID(base) _MMIO((base) + 0x94)
2466#define RING_IMR(base) _MMIO((base) + 0xa8)
2467#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2468#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2469#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2470#define TAIL_ADDR 0x001FFFF8
2471#define HEAD_WRAP_COUNT 0xFFE00000
2472#define HEAD_WRAP_ONE 0x00200000
2473#define HEAD_ADDR 0x001FFFFC
2474#define RING_NR_PAGES 0x001FF000
2475#define RING_REPORT_MASK 0x00000006
2476#define RING_REPORT_64K 0x00000002
2477#define RING_REPORT_128K 0x00000004
2478#define RING_NO_REPORT 0x00000000
2479#define RING_VALID_MASK 0x00000001
2480#define RING_VALID 0x00000001
2481#define RING_INVALID 0x00000000
5ee8ee86
PZ
2482#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2483#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2484#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2485
74b2089a
MW
2486/* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2487#define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2488#define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2489
5ee8ee86 2490#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
1e2b7f49
JH
2491#define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2492#define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2493#define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2494#define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2495#define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
5380d0b7
JH
2496#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2497#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2498#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2499#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
1e2b7f49
JH
2500#define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2501#define RING_FORCE_TO_NONPRIV_MASK_VALID \
2502 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2503 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
33136b06
AS
2504#define RING_MAX_NONPRIV_SLOTS 12
2505
f0f59a00 2506#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2507
4ba9c1f7 2508#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2509#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2510
9a6330cf
MA
2511#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2512#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
85f04aa5 2513#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
9a6330cf 2514
c0b730d5 2515#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2516#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2517#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2518#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2519
8168bd48 2520#if 0
f0f59a00
VS
2521#define PRB0_TAIL _MMIO(0x2030)
2522#define PRB0_HEAD _MMIO(0x2034)
2523#define PRB0_START _MMIO(0x2038)
2524#define PRB0_CTL _MMIO(0x203c)
2525#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2526#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2527#define PRB1_START _MMIO(0x2048) /* 915+ only */
2528#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2529#endif
f0f59a00
VS
2530#define IPEIR_I965 _MMIO(0x2064)
2531#define IPEHR_I965 _MMIO(0x2068)
2532#define GEN7_SC_INSTDONE _MMIO(0x7100)
2533#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2534#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2535#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2536#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2537#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2538#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2539#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2540#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2541#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2542#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2543#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2544#define RING_IPEIR(base) _MMIO((base) + 0x64)
2545#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2546/*
2547 * On GEN4, only the render ring INSTDONE exists and has a different
2548 * layout than the GEN7+ version.
bd93a50e 2549 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2550 */
5ee8ee86
PZ
2551#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2552#define RING_INSTPS(base) _MMIO((base) + 0x70)
2553#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2554#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2555#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2556#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2557#define INSTPS _MMIO(0x2070) /* 965+ only */
2558#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2559#define ACTHD_I965 _MMIO(0x2074)
2560#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2561#define HWS_ADDRESS_MASK 0xfffff000
2562#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2563#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2564#define PWRCTX_EN (1 << 0)
baba6e57
DCS
2565#define IPEIR(base) _MMIO((base) + 0x88)
2566#define IPEHR(base) _MMIO((base) + 0x8c)
f0f59a00
VS
2567#define GEN2_INSTDONE _MMIO(0x2090)
2568#define NOPID _MMIO(0x2094)
2569#define HWSTAM _MMIO(0x2098)
baba6e57 2570#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
5ee8ee86 2571#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2572#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2573#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2574#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2575#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2576#define RING_BBADDR(base) _MMIO((base) + 0x140)
2577#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2578#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2579#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2580#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2581#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2582
2583#define ERROR_GEN6 _MMIO(0x40a0)
2584#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2585#define ERR_INT_POISON (1 << 31)
2586#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2587#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2588#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2589#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2590#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2591#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2592#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2593#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2594#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2595
f0f59a00
VS
2596#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2597#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
91b59cd9
LDM
2598#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2599#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
5a3f58df
OM
2600#define FAULT_VA_HIGH_BITS (0xf << 0)
2601#define FAULT_GTT_SEL (1 << 4)
6c826f34 2602
f0f59a00 2603#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2604#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2605
8ac3e1bb
MK
2606#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2607#define CLAIM_ER_CLR (1 << 31)
2608#define CLAIM_ER_OVERFLOW (1 << 16)
2609#define CLAIM_ER_CTR_MASK 0xffff
2610
f0f59a00 2611#define DERRMR _MMIO(0x44050)
4e0bbc31 2612/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2613#define DERRMR_PIPEA_SCANLINE (1 << 0)
2614#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2615#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2616#define DERRMR_PIPEA_VBLANK (1 << 3)
2617#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2618#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2619#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2620#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2621#define DERRMR_PIPEB_VBLANK (1 << 11)
2622#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2623/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2624#define DERRMR_PIPEC_SCANLINE (1 << 14)
2625#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2626#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2627#define DERRMR_PIPEC_VBLANK (1 << 21)
2628#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2629
0f3b6849 2630
de6e2eaf
EA
2631/* GM45+ chicken bits -- debug workaround bits that may be required
2632 * for various sorts of correct behavior. The top 16 bits of each are
2633 * the enables for writing to the corresponding low bit.
2634 */
f0f59a00 2635#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2636#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2637#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2638
2639#define FF_SLICE_CHICKEN _MMIO(0x2088)
2640#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2641
de6e2eaf
EA
2642/* Disables pipelining of read flushes past the SF-WIZ interface.
2643 * Required on all Ironlake steppings according to the B-Spec, but the
2644 * particular danger of not doing so is not specified.
2645 */
2646# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2647#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2648#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2649#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2650#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2651#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2652#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2653#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2654
f0f59a00 2655#define MI_MODE _MMIO(0x209c)
71cf39b1 2656# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2657# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2658# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2659# define MODE_IDLE (1 << 9)
9991ae78 2660# define STOP_RING (1 << 8)
71cf39b1 2661
f0f59a00
VS
2662#define GEN6_GT_MODE _MMIO(0x20d0)
2663#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2664#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2665#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2666#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2667#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2668#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2669#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2670#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2671#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2672
a8ab5ed5
TG
2673/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2674#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2675#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 2676#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 2677
b1e429fe
TG
2678/* WaClearTdlStateAckDirtyBits */
2679#define GEN8_STATE_ACK _MMIO(0x20F0)
2680#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2681#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2682#define GEN9_STATE_ACK_TDL0 (1 << 12)
2683#define GEN9_STATE_ACK_TDL1 (1 << 13)
2684#define GEN9_STATE_ACK_TDL2 (1 << 14)
2685#define GEN9_STATE_ACK_TDL3 (1 << 15)
2686#define GEN9_SUBSLICE_TDL_ACK_BITS \
2687 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2688 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2689
f0f59a00
VS
2690#define GFX_MODE _MMIO(0x2520)
2691#define GFX_MODE_GEN7 _MMIO(0x229c)
dbc65183 2692#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
5ee8ee86
PZ
2693#define GFX_RUN_LIST_ENABLE (1 << 15)
2694#define GFX_INTERRUPT_STEERING (1 << 14)
2695#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2696#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2697#define GFX_REPLAY_MODE (1 << 11)
2698#define GFX_PSMI_GRANULARITY (1 << 10)
2699#define GFX_PPGTT_ENABLE (1 << 9)
2700#define GEN8_GFX_PPGTT_48B (1 << 7)
2701
2702#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2703#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2704#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2705#define GFX_FORWARD_VBLANK_COND (2 << 5)
2706
2707#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2708
f0f59a00
VS
2709#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2710#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2711#define SCPD0 _MMIO(0x209c) /* 915+ only */
7d423af9 2712#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
9d9523d8
PZ
2713#define GEN2_IER _MMIO(0x20a0)
2714#define GEN2_IIR _MMIO(0x20a4)
2715#define GEN2_IMR _MMIO(0x20a8)
2716#define GEN2_ISR _MMIO(0x20ac)
f0f59a00 2717#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2718#define GINT_DIS (1 << 22)
2719#define GCFG_DIS (1 << 8)
f0f59a00
VS
2720#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2721#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2722#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2723#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2724#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2725#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2726#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2727#define VLV_PCBR_ADDR_SHIFT 12
2728
5ee8ee86 2729#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2730#define EIR _MMIO(0x20b0)
2731#define EMR _MMIO(0x20b4)
2732#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2733#define GM45_ERROR_PAGE_TABLE (1 << 5)
2734#define GM45_ERROR_MEM_PRIV (1 << 4)
2735#define I915_ERROR_PAGE_TABLE (1 << 4)
2736#define GM45_ERROR_CP_PRIV (1 << 3)
2737#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2738#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2739#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2740#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2741#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2742 will not assert AGPBUSY# and will only
2743 be delivered when out of C3. */
5ee8ee86
PZ
2744#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2745#define INSTPM_TLB_INVALIDATE (1 << 9)
2746#define INSTPM_SYNC_FLUSH (1 << 5)
baba6e57 2747#define ACTHD(base) _MMIO((base) + 0xc8)
f0f59a00 2748#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2749#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2750#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2751#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2752#define FW_BLC _MMIO(0x20d8)
2753#define FW_BLC2 _MMIO(0x20dc)
2754#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2755#define FW_BLC_SELF_EN_MASK (1 << 31)
2756#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2757#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2758#define MM_BURST_LENGTH 0x00700000
2759#define MM_FIFO_WATERMARK 0x0001F000
2760#define LM_BURST_LENGTH 0x00000700
2761#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2762#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2763
78005497
MK
2764#define MBUS_ABOX_CTL _MMIO(0x45038)
2765#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2766#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2767#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2768#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2769#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2770#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2771#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2772#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2773
2774#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2775#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2776#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2777 _PIPEB_MBUS_DBOX_CTL)
2778#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2779#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2780#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2781#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2782#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2783#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2784
2785#define MBUS_UBOX_CTL _MMIO(0x4503C)
2786#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2787#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2788
45503ded
KP
2789/* Make render/texture TLB fetches lower priorty than associated data
2790 * fetches. This is not turned on by default
2791 */
2792#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2793
2794/* Isoch request wait on GTT enable (Display A/B/C streams).
2795 * Make isoch requests stall on the TLB update. May cause
2796 * display underruns (test mode only)
2797 */
2798#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2799
2800/* Block grant count for isoch requests when block count is
2801 * set to a finite value.
2802 */
2803#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2804#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2805#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2806#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2807#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2808
2809/* Enable render writes to complete in C2/C3/C4 power states.
2810 * If this isn't enabled, render writes are prevented in low
2811 * power states. That seems bad to me.
2812 */
2813#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2814
2815/* This acknowledges an async flip immediately instead
2816 * of waiting for 2TLB fetches.
2817 */
2818#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2819
2820/* Enables non-sequential data reads through arbiter
2821 */
0206e353 2822#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2823
2824/* Disable FSB snooping of cacheable write cycles from binner/render
2825 * command stream
2826 */
2827#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2828
2829/* Arbiter time slice for non-isoch streams */
2830#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2831#define MI_ARB_TIME_SLICE_1 (0 << 5)
2832#define MI_ARB_TIME_SLICE_2 (1 << 5)
2833#define MI_ARB_TIME_SLICE_4 (2 << 5)
2834#define MI_ARB_TIME_SLICE_6 (3 << 5)
2835#define MI_ARB_TIME_SLICE_8 (4 << 5)
2836#define MI_ARB_TIME_SLICE_10 (5 << 5)
2837#define MI_ARB_TIME_SLICE_14 (6 << 5)
2838#define MI_ARB_TIME_SLICE_16 (7 << 5)
2839
2840/* Low priority grace period page size */
2841#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2842#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2843
2844/* Disable display A/B trickle feed */
2845#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2846
2847/* Set display plane priority */
2848#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2849#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2850
f0f59a00 2851#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2852#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2853#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2854
f0f59a00 2855#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2856#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2857#define CM0_IZ_OPT_DISABLE (1 << 6)
2858#define CM0_ZR_OPT_DISABLE (1 << 5)
2859#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2860#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2861#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2862#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2863#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2864#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2865#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2866#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2867#define ECOSKPD _MMIO(0x21d0)
9ce9bdb0 2868#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
5ee8ee86
PZ
2869#define ECO_GATING_CX_ONLY (1 << 3)
2870#define ECO_FLIP_DONE (1 << 0)
585fb111 2871
f0f59a00 2872#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2873#define RC_OP_FLUSH_ENABLE (1 << 0)
2874#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2875#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2876#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2877#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2878#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2879
f0f59a00 2880#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2881#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2882#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2883
f0f59a00 2884#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2885#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2886#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2887#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2888
19f81df2
RB
2889#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2890#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2891
0b904c89
TN
2892#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2893#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2894
693d11c3 2895/* Fuse readout registers for GT */
b8ec759e
LL
2896#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2897#define HSW_F1_EU_DIS_SHIFT 16
2898#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2899#define HSW_F1_EU_DIS_10EUS 0
2900#define HSW_F1_EU_DIS_8EUS 1
2901#define HSW_F1_EU_DIS_6EUS 2
2902
f0f59a00 2903#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2904#define CHV_FGT_DISABLE_SS0 (1 << 10)
2905#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2906#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2907#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2908#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2909#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2910#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2911#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2912#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2913#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2914
f0f59a00 2915#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2916#define GEN8_F2_SS_DIS_SHIFT 21
2917#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2918#define GEN8_F2_S_ENA_SHIFT 25
2919#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2920
2921#define GEN9_F2_SS_DIS_SHIFT 20
2922#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2923
4e9767bc
BW
2924#define GEN10_F2_S_ENA_SHIFT 22
2925#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2926#define GEN10_F2_SS_DIS_SHIFT 18
2927#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2928
fe864b76
YZ
2929#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2930#define GEN10_L3BANK_PAIR_COUNT 4
2931#define GEN10_L3BANK_MASK 0x0F
2932
f0f59a00 2933#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2934#define GEN8_EU_DIS0_S0_MASK 0xffffff
2935#define GEN8_EU_DIS0_S1_SHIFT 24
2936#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2937
f0f59a00 2938#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2939#define GEN8_EU_DIS1_S1_MASK 0xffff
2940#define GEN8_EU_DIS1_S2_SHIFT 16
2941#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2942
f0f59a00 2943#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2944#define GEN8_EU_DIS2_S2_MASK 0xff
2945
5ee8ee86 2946#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2947
4e9767bc
BW
2948#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2949#define GEN10_EU_DIS_SS_MASK 0xff
2950
26376a7e
OM
2951#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2952#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2953#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
547fcf9b 2954#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
26376a7e 2955
8b5eb5e2
KG
2956#define GEN11_EU_DISABLE _MMIO(0x9134)
2957#define GEN11_EU_DIS_MASK 0xFF
2958
2959#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2960#define GEN11_GT_S_ENA_MASK 0xFF
2961
2962#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2963
601734f7
DCS
2964#define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
2965
f0f59a00 2966#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2967#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2968#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2969#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2970#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2971
cc609d5d
BW
2972/* On modern GEN architectures interrupt control consists of two sets
2973 * of registers. The first set pertains to the ring generating the
2974 * interrupt. The second control is for the functional block generating the
2975 * interrupt. These are PM, GT, DE, etc.
2976 *
2977 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2978 * GT interrupt bits, so we don't need to duplicate the defines.
2979 *
2980 * These defines should cover us well from SNB->HSW with minor exceptions
2981 * it can also work on ILK.
2982 */
2983#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2984#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2985#define GT_BLT_USER_INTERRUPT (1 << 22)
2986#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2987#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2988#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2989#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2990#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2991#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2992#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2993#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2994#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2995#define GT_RENDER_USER_INTERRUPT (1 << 0)
2996
12638c57
BW
2997#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2998#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2999
772c2a51 3000#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 3001 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 3002 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 3003
cc609d5d 3004/* These are all the "old" interrupts */
5ee8ee86
PZ
3005#define ILK_BSD_USER_INTERRUPT (1 << 5)
3006
3007#define I915_PM_INTERRUPT (1 << 31)
3008#define I915_ISP_INTERRUPT (1 << 22)
3009#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3010#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3011#define I915_MIPIC_INTERRUPT (1 << 19)
3012#define I915_MIPIA_INTERRUPT (1 << 18)
3013#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3014#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3015#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3016#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
3017#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3018#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3019#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3020#define I915_HWB_OOM_INTERRUPT (1 << 13)
3021#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3022#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3023#define I915_MISC_INTERRUPT (1 << 11)
3024#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3025#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3026#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3027#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3028#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3029#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3030#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3031#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3032#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3033#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3034#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3035#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3036#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3037#define I915_DEBUG_INTERRUPT (1 << 2)
3038#define I915_WINVALID_INTERRUPT (1 << 1)
3039#define I915_USER_INTERRUPT (1 << 1)
3040#define I915_ASLE_INTERRUPT (1 << 0)
3041#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 3042
eef57324
JA
3043#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3044#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3045
d5d8c3a1 3046/* DisplayPort Audio w/ LPE */
9db13e5f
TI
3047#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3048#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3049
d5d8c3a1
PLB
3050#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3051#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3052#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3053#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3054 _VLV_AUD_PORT_EN_B_DBG, \
3055 _VLV_AUD_PORT_EN_C_DBG, \
3056 _VLV_AUD_PORT_EN_D_DBG)
3057#define VLV_AMP_MUTE (1 << 1)
3058
f0f59a00 3059#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 3060
f0f59a00 3061#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 3062#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 3063#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
3064#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3065#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3066#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3067#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 3068#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
3069#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3070#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3071#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3072#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3073#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3074#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3075#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3076#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 3077
585fb111
JB
3078/*
3079 * Framebuffer compression (915+ only)
3080 */
3081
f0f59a00
VS
3082#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3083#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3084#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3085#define FBC_CTL_EN (1 << 31)
3086#define FBC_CTL_PERIODIC (1 << 30)
585fb111 3087#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
3088#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3089#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 3090#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 3091#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 3092#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 3093#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 3094#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3095#define FBC_STAT_COMPRESSING (1 << 31)
3096#define FBC_STAT_COMPRESSED (1 << 30)
3097#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3098#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3099#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3100#define FBC_CTL_FENCE_DBL (0 << 4)
3101#define FBC_CTL_IDLE_IMM (0 << 2)
3102#define FBC_CTL_IDLE_FULL (1 << 2)
3103#define FBC_CTL_IDLE_LINE (2 << 2)
3104#define FBC_CTL_IDLE_DEBUG (3 << 2)
3105#define FBC_CTL_CPU_FENCE (1 << 1)
3106#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3107#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3108#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3109
3110#define FBC_LL_SIZE (1536)
3111
44fff99f 3112#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3113#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3114
74dff282 3115/* Framebuffer compression for GM45+ */
f0f59a00
VS
3116#define DPFC_CB_BASE _MMIO(0x3200)
3117#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3118#define DPFC_CTL_EN (1 << 31)
3119#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3120#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3121#define DPFC_CTL_FENCE_EN (1 << 29)
3122#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3123#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3124#define DPFC_SR_EN (1 << 10)
3125#define DPFC_CTL_LIMIT_1X (0 << 6)
3126#define DPFC_CTL_LIMIT_2X (1 << 6)
3127#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3128#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3129#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3130#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3131#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3132#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3133#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3134#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3135#define DPFC_INVAL_SEG_SHIFT (16)
3136#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3137#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3138#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3139#define DPFC_STATUS2 _MMIO(0x3214)
3140#define DPFC_FENCE_YOFF _MMIO(0x3218)
3141#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3142#define DPFC_HT_MODIFY (1 << 31)
74dff282 3143
b52eb4dc 3144/* Framebuffer compression for Ironlake */
f0f59a00
VS
3145#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3146#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3147#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3148/* The bit 28-8 is reserved */
3149#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3150#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3151#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3152#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3153#define IVB_FBC_STATUS2 _MMIO(0x43214)
3154#define IVB_FBC_COMP_SEG_MASK 0x7ff
3155#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3156#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3157#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86 3158#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
cc49abc2 3159#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
5ee8ee86 3160#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3161#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3162#define ILK_FBC_RT_VALID (1 << 0)
3163#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3164
f0f59a00 3165#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3166#define ILK_FBCQ_DIS (1 << 22)
3167#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3168
b52eb4dc 3169
9c04f015
YL
3170/*
3171 * Framebuffer compression for Sandybridge
3172 *
3173 * The following two registers are of type GTTMMADR
3174 */
f0f59a00 3175#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3176#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3177#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3178
abe959c7 3179/* Framebuffer compression for Ivybridge */
f0f59a00 3180#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3181
f0f59a00 3182#define IPS_CTL _MMIO(0x43408)
42db64ef 3183#define IPS_ENABLE (1 << 31)
9c04f015 3184
f0f59a00 3185#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3186#define FBC_REND_NUKE (1 << 2)
3187#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3188
585fb111
JB
3189/*
3190 * GPIO regs
3191 */
dce88879
LDM
3192#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3193 4 * (gpio))
3194
585fb111
JB
3195# define GPIO_CLOCK_DIR_MASK (1 << 0)
3196# define GPIO_CLOCK_DIR_IN (0 << 1)
3197# define GPIO_CLOCK_DIR_OUT (1 << 1)
3198# define GPIO_CLOCK_VAL_MASK (1 << 2)
3199# define GPIO_CLOCK_VAL_OUT (1 << 3)
3200# define GPIO_CLOCK_VAL_IN (1 << 4)
3201# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3202# define GPIO_DATA_DIR_MASK (1 << 8)
3203# define GPIO_DATA_DIR_IN (0 << 9)
3204# define GPIO_DATA_DIR_OUT (1 << 9)
3205# define GPIO_DATA_VAL_MASK (1 << 10)
3206# define GPIO_DATA_VAL_OUT (1 << 11)
3207# define GPIO_DATA_VAL_IN (1 << 12)
3208# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3209
f0f59a00 3210#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3211#define GMBUS_AKSV_SELECT (1 << 11)
3212#define GMBUS_RATE_100KHZ (0 << 8)
3213#define GMBUS_RATE_50KHZ (1 << 8)
3214#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3215#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3216#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3217#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
4e3f12d8 3218
f0f59a00 3219#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3220#define GMBUS_SW_CLR_INT (1 << 31)
3221#define GMBUS_SW_RDY (1 << 30)
3222#define GMBUS_ENT (1 << 29) /* enable timeout */
3223#define GMBUS_CYCLE_NONE (0 << 25)
3224#define GMBUS_CYCLE_WAIT (1 << 25)
3225#define GMBUS_CYCLE_INDEX (2 << 25)
3226#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3227#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3228#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3229#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3230#define GMBUS_SLAVE_INDEX_SHIFT 8
3231#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3232#define GMBUS_SLAVE_READ (1 << 0)
3233#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3234#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3235#define GMBUS_INUSE (1 << 15)
3236#define GMBUS_HW_WAIT_PHASE (1 << 14)
3237#define GMBUS_STALL_TIMEOUT (1 << 13)
3238#define GMBUS_INT (1 << 12)
3239#define GMBUS_HW_RDY (1 << 11)
3240#define GMBUS_SATOER (1 << 10)
3241#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3242#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3243#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3244#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3245#define GMBUS_NAK_EN (1 << 3)
3246#define GMBUS_IDLE_EN (1 << 2)
3247#define GMBUS_HW_WAIT_EN (1 << 1)
3248#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3249#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3250#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3251
585fb111
JB
3252/*
3253 * Clock control & power management
3254 */
ed5eb1b7
JN
3255#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3256#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3257#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 3258#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3259
f0f59a00
VS
3260#define VGA0 _MMIO(0x6000)
3261#define VGA1 _MMIO(0x6004)
3262#define VGA_PD _MMIO(0x6010)
585fb111
JB
3263#define VGA0_PD_P2_DIV_4 (1 << 7)
3264#define VGA0_PD_P1_DIV_2 (1 << 5)
3265#define VGA0_PD_P1_SHIFT 0
3266#define VGA0_PD_P1_MASK (0x1f << 0)
3267#define VGA1_PD_P2_DIV_4 (1 << 15)
3268#define VGA1_PD_P1_DIV_2 (1 << 13)
3269#define VGA1_PD_P1_SHIFT 8
3270#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3271#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3272#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3273#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3274#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3275#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3276#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3277#define DPLL_VGA_MODE_DIS (1 << 28)
3278#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3279#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3280#define DPLL_MODE_MASK (3 << 26)
3281#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3282#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3283#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3284#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3285#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3286#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3287#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3288#define DPLL_LOCK_VLV (1 << 15)
3289#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3290#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3291#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3292#define DPLL_PORTC_READY_MASK (0xf << 4)
3293#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3294
585fb111 3295#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3296
3297/* Additional CHV pll/phy registers */
f0f59a00 3298#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3299#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3300#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3301#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3302#define PHY_LDO_DELAY_0NS 0x0
3303#define PHY_LDO_DELAY_200NS 0x1
3304#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3305#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3306#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3307#define PHY_CH_SU_PSR 0x1
3308#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3309#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3310#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3311#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3312#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3313#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3314#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3315
585fb111
JB
3316/*
3317 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3318 * this field (only one bit may be set).
3319 */
3320#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3321#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3322#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3323/* i830, required in DVO non-gang */
3324#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3325#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3326#define PLL_REF_INPUT_DREFCLK (0 << 13)
3327#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3328#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3329#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3330#define PLL_REF_INPUT_MASK (3 << 13)
3331#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3332/* Ironlake */
b9055052
ZW
3333# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3334# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3335# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3336# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3337# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3338
585fb111
JB
3339/*
3340 * Parallel to Serial Load Pulse phase selection.
3341 * Selects the phase for the 10X DPLL clock for the PCIe
3342 * digital display port. The range is 4 to 13; 10 or more
3343 * is just a flip delay. The default is 6
3344 */
3345#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3346#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3347/*
3348 * SDVO multiplier for 945G/GM. Not used on 965.
3349 */
3350#define SDVO_MULTIPLIER_MASK 0x000000ff
3351#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3352#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3353
ed5eb1b7
JN
3354#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3355#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3356#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 3357#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3358
585fb111
JB
3359/*
3360 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3361 *
3362 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3363 */
3364#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3365#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3366/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3367#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3368#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3369/*
3370 * SDVO/UDI pixel multiplier.
3371 *
3372 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3373 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3374 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3375 * dummy bytes in the datastream at an increased clock rate, with both sides of
3376 * the link knowing how many bytes are fill.
3377 *
3378 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3379 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3380 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3381 * through an SDVO command.
3382 *
3383 * This register field has values of multiplication factor minus 1, with
3384 * a maximum multiplier of 5 for SDVO.
3385 */
3386#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3387#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3388/*
3389 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3390 * This best be set to the default value (3) or the CRT won't work. No,
3391 * I don't entirely understand what this does...
3392 */
3393#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3394#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3395
19ab4ed3
VS
3396#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3397
f0f59a00
VS
3398#define _FPA0 0x6040
3399#define _FPA1 0x6044
3400#define _FPB0 0x6048
3401#define _FPB1 0x604c
3402#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3403#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3404#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3405#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3406#define FP_N_DIV_SHIFT 16
3407#define FP_M1_DIV_MASK 0x00003f00
3408#define FP_M1_DIV_SHIFT 8
3409#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3410#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3411#define FP_M2_DIV_SHIFT 0
f0f59a00 3412#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3413#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3414#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3415#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3416#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3417#define DPLLB_TEST_N_BYPASS (1 << 19)
3418#define DPLLB_TEST_M_BYPASS (1 << 18)
3419#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3420#define DPLLA_TEST_N_BYPASS (1 << 3)
3421#define DPLLA_TEST_M_BYPASS (1 << 2)
3422#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3423#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3424#define DSTATE_GFX_RESET_I830 (1 << 6)
3425#define DSTATE_PLL_D3_OFF (1 << 3)
3426#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3427#define DSTATE_DOT_CLOCK_GATING (1 << 0)
ed5eb1b7 3428#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
652c393a
JB
3429# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3430# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3431# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3432# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3433# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3434# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3435# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3436# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3437# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3438# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3439# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3440# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3441# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3442# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3443# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3444# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3445# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3446# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3447# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3448# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3449# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3450# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3451# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3452# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3453# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3454# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3455# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3456# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3457# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3458/*
652c393a
JB
3459 * This bit must be set on the 830 to prevent hangs when turning off the
3460 * overlay scaler.
3461 */
3462# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3463# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3464# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3465# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3466# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3467
f0f59a00 3468#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3469# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3470# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3471# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3472# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3473# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3474# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3475# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3476# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3477# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3478/* This bit must be unset on 855,865 */
652c393a
JB
3479# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3480# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3481# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3482# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3483/* This bit must be set on 855,865. */
652c393a
JB
3484# define SV_CLOCK_GATE_DISABLE (1 << 0)
3485# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3486# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3487# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3488# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3489# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3490# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3491# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3492# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3493# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3494# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3495# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3496# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3497# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3498# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3499# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3500# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3501# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3502
3503# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3504/* This bit must always be set on 965G/965GM */
652c393a
JB
3505# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3506# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3507# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3508# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3509# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3510# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3511/* This bit must always be set on 965G */
652c393a
JB
3512# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3513# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3514# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3515# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3516# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3517# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3518# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3519# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3520# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3521# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3522# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3523# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3524# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3525# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3526# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3527# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3528# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3529# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3530# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3531
f0f59a00 3532#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3533#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3534#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3535#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3536
f0f59a00 3537#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3538#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3539
f0f59a00
VS
3540#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3541#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3542
f0f59a00 3543#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3544#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3545
f0f59a00 3546#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3547
f0f59a00 3548#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3549#define CDCLK_FREQ_SHIFT 4
3550#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3551#define CZCLK_FREQ_MASK 0xf
1e69cd74 3552
f0f59a00 3553#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3554#define PFI_CREDIT_63 (9 << 28) /* chv only */
3555#define PFI_CREDIT_31 (8 << 28) /* chv only */
3556#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3557#define PFI_CREDIT_RESEND (1 << 27)
3558#define VGA_FAST_MODE_DISABLE (1 << 14)
3559
f0f59a00 3560#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3561
585fb111
JB
3562/*
3563 * Palette regs
3564 */
74c1e826
JN
3565#define _PALETTE_A 0xa000
3566#define _PALETTE_B 0xa800
3567#define _CHV_PALETTE_C 0xc000
8efd0698
SS
3568#define PALETTE_RED_MASK REG_GENMASK(23, 16)
3569#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3570#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
ed5eb1b7 3571#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
74c1e826
JN
3572 _PICK((pipe), _PALETTE_A, \
3573 _PALETTE_B, _CHV_PALETTE_C) + \
3574 (i) * 4)
585fb111 3575
673a394b
EA
3576/* MCH MMIO space */
3577
3578/*
3579 * MCHBAR mirror.
3580 *
3581 * This mirrors the MCHBAR MMIO space whose location is determined by
3582 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3583 * every way. It is not accessible from the CP register read instructions.
3584 *
515b2392
PZ
3585 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3586 * just read.
673a394b
EA
3587 */
3588#define MCHBAR_MIRROR_BASE 0x10000
3589
1398261a
YL
3590#define MCHBAR_MIRROR_BASE_SNB 0x140000
3591
f0f59a00
VS
3592#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3593#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3594#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3595#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3596#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3597
3ebecd07 3598/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3599#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3600
646b4269 3601/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3602#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3603#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3604#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3605#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3606#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3607#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3608#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3609#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3610#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3611
646b4269 3612/* Pineview MCH register contains DDR3 setting */
f0f59a00 3613#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3614#define CSHRDDR3CTL_DDR3 (1 << 2)
3615
646b4269 3616/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3617#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3618#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3619
646b4269 3620/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3621#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3622#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3623#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3624#define MAD_DIMM_ECC_MASK (0x3 << 24)
3625#define MAD_DIMM_ECC_OFF (0x0 << 24)
3626#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3627#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3628#define MAD_DIMM_ECC_ON (0x3 << 24)
3629#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3630#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3631#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3632#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3633#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3634#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3635#define MAD_DIMM_A_SELECT (0x1 << 16)
3636/* DIMM sizes are in multiples of 256mb. */
3637#define MAD_DIMM_B_SIZE_SHIFT 8
3638#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3639#define MAD_DIMM_A_SIZE_SHIFT 0
3640#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3641
646b4269 3642/* snb MCH registers for priority tuning */
f0f59a00 3643#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3644#define MCH_SSKPD_WM0_MASK 0x3f
3645#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3646
f0f59a00 3647#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3648
b11248df 3649/* Clocking configuration register */
f0f59a00 3650#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3651#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3652#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3653#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3654#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3655#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3656#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3657#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3658/*
3659 * Note that on at least on ELK the below value is reported for both
3660 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3661 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3662 */
3663#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3664#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3665#define CLKCFG_MEM_533 (1 << 4)
3666#define CLKCFG_MEM_667 (2 << 4)
3667#define CLKCFG_MEM_800 (3 << 4)
3668#define CLKCFG_MEM_MASK (7 << 4)
3669
f0f59a00
VS
3670#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3671#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3672
f0f59a00 3673#define TSC1 _MMIO(0x11001)
5ee8ee86 3674#define TSE (1 << 0)
f0f59a00
VS
3675#define TR1 _MMIO(0x11006)
3676#define TSFS _MMIO(0x11020)
7648fa99
JB
3677#define TSFS_SLOPE_MASK 0x0000ff00
3678#define TSFS_SLOPE_SHIFT 8
3679#define TSFS_INTR_MASK 0x000000ff
3680
f0f59a00
VS
3681#define CRSTANDVID _MMIO(0x11100)
3682#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3683#define PXVFREQ_PX_MASK 0x7f000000
3684#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3685#define VIDFREQ_BASE _MMIO(0x11110)
3686#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3687#define VIDFREQ2 _MMIO(0x11114)
3688#define VIDFREQ3 _MMIO(0x11118)
3689#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3690#define VIDFREQ_P0_MASK 0x1f000000
3691#define VIDFREQ_P0_SHIFT 24
3692#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3693#define VIDFREQ_P0_CSCLK_SHIFT 20
3694#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3695#define VIDFREQ_P0_CRCLK_SHIFT 16
3696#define VIDFREQ_P1_MASK 0x00001f00
3697#define VIDFREQ_P1_SHIFT 8
3698#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3699#define VIDFREQ_P1_CSCLK_SHIFT 4
3700#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3701#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3702#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3703#define INTTOEXT_MAP3_SHIFT 24
3704#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3705#define INTTOEXT_MAP2_SHIFT 16
3706#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3707#define INTTOEXT_MAP1_SHIFT 8
3708#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3709#define INTTOEXT_MAP0_SHIFT 0
3710#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3711#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3712#define MEMCTL_CMD_MASK 0xe000
3713#define MEMCTL_CMD_SHIFT 13
3714#define MEMCTL_CMD_RCLK_OFF 0
3715#define MEMCTL_CMD_RCLK_ON 1
3716#define MEMCTL_CMD_CHFREQ 2
3717#define MEMCTL_CMD_CHVID 3
3718#define MEMCTL_CMD_VMMOFF 4
3719#define MEMCTL_CMD_VMMON 5
5ee8ee86 3720#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3721 when command complete */
3722#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3723#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3724#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3725#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3726#define MEMIHYST _MMIO(0x1117c)
3727#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3728#define MEMINT_RSEXIT_EN (1 << 8)
3729#define MEMINT_CX_SUPR_EN (1 << 7)
3730#define MEMINT_CONT_BUSY_EN (1 << 6)
3731#define MEMINT_AVG_BUSY_EN (1 << 5)
3732#define MEMINT_EVAL_CHG_EN (1 << 4)
3733#define MEMINT_MON_IDLE_EN (1 << 3)
3734#define MEMINT_UP_EVAL_EN (1 << 2)
3735#define MEMINT_DOWN_EVAL_EN (1 << 1)
3736#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3737#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3738#define MEM_RSEXIT_MASK 0xc000
3739#define MEM_RSEXIT_SHIFT 14
3740#define MEM_CONT_BUSY_MASK 0x3000
3741#define MEM_CONT_BUSY_SHIFT 12
3742#define MEM_AVG_BUSY_MASK 0x0c00
3743#define MEM_AVG_BUSY_SHIFT 10
3744#define MEM_EVAL_CHG_MASK 0x0300
3745#define MEM_EVAL_BUSY_SHIFT 8
3746#define MEM_MON_IDLE_MASK 0x00c0
3747#define MEM_MON_IDLE_SHIFT 6
3748#define MEM_UP_EVAL_MASK 0x0030
3749#define MEM_UP_EVAL_SHIFT 4
3750#define MEM_DOWN_EVAL_MASK 0x000c
3751#define MEM_DOWN_EVAL_SHIFT 2
3752#define MEM_SW_CMD_MASK 0x0003
3753#define MEM_INT_STEER_GFX 0
3754#define MEM_INT_STEER_CMR 1
3755#define MEM_INT_STEER_SMI 2
3756#define MEM_INT_STEER_SCI 3
f0f59a00 3757#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3758#define MEMINT_RSEXIT (1 << 7)
3759#define MEMINT_CONT_BUSY (1 << 6)
3760#define MEMINT_AVG_BUSY (1 << 5)
3761#define MEMINT_EVAL_CHG (1 << 4)
3762#define MEMINT_MON_IDLE (1 << 3)
3763#define MEMINT_UP_EVAL (1 << 2)
3764#define MEMINT_DOWN_EVAL (1 << 1)
3765#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3766#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3767#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3768#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3769#define MEMMODE_BOOST_FREQ_SHIFT 24
3770#define MEMMODE_IDLE_MODE_MASK 0x00030000
3771#define MEMMODE_IDLE_MODE_SHIFT 16
3772#define MEMMODE_IDLE_MODE_EVAL 0
3773#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3774#define MEMMODE_HWIDLE_EN (1 << 15)
3775#define MEMMODE_SWMODE_EN (1 << 14)
3776#define MEMMODE_RCLK_GATE (1 << 13)
3777#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3778#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3779#define MEMMODE_FSTART_SHIFT 8
3780#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3781#define MEMMODE_FMAX_SHIFT 4
3782#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3783#define RCBMAXAVG _MMIO(0x1119c)
3784#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3785#define SWMEMCMD_RENDER_OFF (0 << 13)
3786#define SWMEMCMD_RENDER_ON (1 << 13)
3787#define SWMEMCMD_SWFREQ (2 << 13)
3788#define SWMEMCMD_TARVID (3 << 13)
3789#define SWMEMCMD_VRM_OFF (4 << 13)
3790#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3791#define CMDSTS (1 << 12)
3792#define SFCAVM (1 << 11)
f97108d1
JB
3793#define SWFREQ_MASK 0x0380 /* P0-7 */
3794#define SWFREQ_SHIFT 7
3795#define TARVID_MASK 0x001f
f0f59a00
VS
3796#define MEMSTAT_CTG _MMIO(0x111a0)
3797#define RCBMINAVG _MMIO(0x111a0)
3798#define RCUPEI _MMIO(0x111b0)
3799#define RCDNEI _MMIO(0x111b4)
3800#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3801#define RS1EN (1 << 31)
3802#define RS2EN (1 << 30)
3803#define RS3EN (1 << 29)
3804#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3805#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3806#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3807#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3808#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3809#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3810#define RSX_STATUS_MASK (7 << 20)
3811#define RSX_STATUS_ON (0 << 20)
3812#define RSX_STATUS_RC1 (1 << 20)
3813#define RSX_STATUS_RC1E (2 << 20)
3814#define RSX_STATUS_RS1 (3 << 20)
3815#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3816#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3817#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3818#define RSX_STATUS_RSVD2 (7 << 20)
3819#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3820#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3821#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3822#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3823#define RS1CONTSAV_MASK (3 << 14)
3824#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3825#define RS1CONTSAV_RSVD (1 << 14)
3826#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3827#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3828#define NORMSLEXLAT_MASK (3 << 12)
3829#define SLOW_RS123 (0 << 12)
3830#define SLOW_RS23 (1 << 12)
3831#define SLOW_RS3 (2 << 12)
3832#define NORMAL_RS123 (3 << 12)
3833#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3834#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3835#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3836#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3837#define RS_CSTATE_MASK (3 << 4)
3838#define RS_CSTATE_C367_RS1 (0 << 4)
3839#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3840#define RS_CSTATE_RSVD (2 << 4)
3841#define RS_CSTATE_C367_RS2 (3 << 4)
3842#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3843#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3844#define VIDCTL _MMIO(0x111c0)
3845#define VIDSTS _MMIO(0x111c8)
3846#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3847#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3848#define MEMSTAT_VID_MASK 0x7f00
3849#define MEMSTAT_VID_SHIFT 8
3850#define MEMSTAT_PSTATE_MASK 0x00f8
3851#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3852#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3853#define MEMSTAT_SRC_CTL_MASK 0x0003
3854#define MEMSTAT_SRC_CTL_CORE 0
3855#define MEMSTAT_SRC_CTL_TRB 1
3856#define MEMSTAT_SRC_CTL_THM 2
3857#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3858#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3859#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3860#define PMMISC _MMIO(0x11214)
5ee8ee86 3861#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3862#define SDEW _MMIO(0x1124c)
3863#define CSIEW0 _MMIO(0x11250)
3864#define CSIEW1 _MMIO(0x11254)
3865#define CSIEW2 _MMIO(0x11258)
3866#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3867#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3868#define MCHAFE _MMIO(0x112c0)
3869#define CSIEC _MMIO(0x112e0)
3870#define DMIEC _MMIO(0x112e4)
3871#define DDREC _MMIO(0x112e8)
3872#define PEG0EC _MMIO(0x112ec)
3873#define PEG1EC _MMIO(0x112f0)
3874#define GFXEC _MMIO(0x112f4)
3875#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3876#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3877#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3878#define ECR_GPFE (1 << 31)
3879#define ECR_IMONE (1 << 30)
7648fa99 3880#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3881#define OGW0 _MMIO(0x11608)
3882#define OGW1 _MMIO(0x1160c)
3883#define EG0 _MMIO(0x11610)
3884#define EG1 _MMIO(0x11614)
3885#define EG2 _MMIO(0x11618)
3886#define EG3 _MMIO(0x1161c)
3887#define EG4 _MMIO(0x11620)
3888#define EG5 _MMIO(0x11624)
3889#define EG6 _MMIO(0x11628)
3890#define EG7 _MMIO(0x1162c)
3891#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3892#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3893#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3894#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3895#define CSIPLL0 _MMIO(0x12c10)
3896#define DDRMPLL1 _MMIO(0X12c20)
3897#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3898
f0f59a00 3899#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3900#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3901
f0f59a00
VS
3902#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3903#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3904#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3905#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3906#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3907
8a292d01
VS
3908/*
3909 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3910 * 8300) freezing up around GPU hangs. Looks as if even
3911 * scheduling/timer interrupts start misbehaving if the RPS
3912 * EI/thresholds are "bad", leading to a very sluggish or even
3913 * frozen machine.
3914 */
3915#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3916#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3917#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3918#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3919 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3920 INTERVAL_0_833_US(us) : \
3921 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3922 INTERVAL_1_28_US(us))
3923
52530cba
AG
3924#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3925#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3926#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3927#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3928 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3929 INTERVAL_0_833_TO_US(interval) : \
3930 INTERVAL_1_33_TO_US(interval)) : \
3931 INTERVAL_1_28_TO_US(interval))
3932
aa40d6bb
ZN
3933/*
3934 * Logical Context regs
3935 */
baba6e57 3936#define CCID(base) _MMIO((base) + 0x180)
ec62ed3e
CW
3937#define CCID_EN BIT(0)
3938#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3939#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3940/*
3941 * Notes on SNB/IVB/VLV context size:
3942 * - Power context is saved elsewhere (LLC or stolen)
3943 * - Ring/execlist context is saved on SNB, not on IVB
3944 * - Extended context size already includes render context size
3945 * - We always need to follow the extended context size.
3946 * SNB BSpec has comments indicating that we should use the
3947 * render context size instead if execlists are disabled, but
3948 * based on empirical testing that's just nonsense.
3949 * - Pipelined/VF state is saved on SNB/IVB respectively
3950 * - GT1 size just indicates how much of render context
3951 * doesn't need saving on GT1
3952 */
f0f59a00 3953#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3954#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3955#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3956#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3957#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3958#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3959#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3960 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3961 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3962#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3963#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3964#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3965#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3966#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3967#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3968#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3969#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3970 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3971
c01fc532
ZW
3972enum {
3973 INTEL_ADVANCED_CONTEXT = 0,
3974 INTEL_LEGACY_32B_CONTEXT,
3975 INTEL_ADVANCED_AD_CONTEXT,
3976 INTEL_LEGACY_64B_CONTEXT
3977};
3978
2355cf08
MK
3979enum {
3980 FAULT_AND_HANG = 0,
3981 FAULT_AND_HALT, /* Debug only */
3982 FAULT_AND_STREAM,
3983 FAULT_AND_CONTINUE /* Unsupported */
3984};
3985
5ee8ee86
PZ
3986#define GEN8_CTX_VALID (1 << 0)
3987#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3988#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3989#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3990#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3991#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3992
2355cf08
MK
3993#define GEN8_CTX_ID_SHIFT 32
3994#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3995#define GEN11_SW_CTX_ID_SHIFT 37
3996#define GEN11_SW_CTX_ID_WIDTH 11
3997#define GEN11_ENGINE_CLASS_SHIFT 61
3998#define GEN11_ENGINE_CLASS_WIDTH 3
3999#define GEN11_ENGINE_INSTANCE_SHIFT 48
4000#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 4001
f0f59a00
VS
4002#define CHV_CLK_CTL1 _MMIO(0x101100)
4003#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
4004#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4005
585fb111
JB
4006/*
4007 * Overlay regs
4008 */
4009
f0f59a00
VS
4010#define OVADD _MMIO(0x30000)
4011#define DOVSTA _MMIO(0x30008)
5ee8ee86 4012#define OC_BUF (0x3 << 20)
f0f59a00
VS
4013#define OGAMC5 _MMIO(0x30010)
4014#define OGAMC4 _MMIO(0x30014)
4015#define OGAMC3 _MMIO(0x30018)
4016#define OGAMC2 _MMIO(0x3001c)
4017#define OGAMC1 _MMIO(0x30020)
4018#define OGAMC0 _MMIO(0x30024)
585fb111 4019
d965e7ac
ID
4020/*
4021 * GEN9 clock gating regs
4022 */
4023#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 4024#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
4025#define PWM2_GATING_DIS (1 << 14)
4026#define PWM1_GATING_DIS (1 << 13)
4027
6481d5ed
VS
4028#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4029#define BXT_GMBUS_GATING_DIS (1 << 14)
4030
ed69cd40
ID
4031#define _CLKGATE_DIS_PSL_A 0x46520
4032#define _CLKGATE_DIS_PSL_B 0x46524
4033#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
4034#define DUPS1_GATING_DIS (1 << 15)
4035#define DUPS2_GATING_DIS (1 << 19)
4036#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
4037#define DPF_GATING_DIS (1 << 10)
4038#define DPF_RAM_GATING_DIS (1 << 9)
4039#define DPFR_GATING_DIS (1 << 8)
4040
4041#define CLKGATE_DIS_PSL(pipe) \
4042 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4043
90007bca
RV
4044/*
4045 * GEN10 clock gating regs
4046 */
4047#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4048#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 4049#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 4050#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 4051
a4713c5a
RV
4052#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4053#define GWUNIT_CLKGATE_DIS (1 << 16)
4054
01ab0f92
RA
4055#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4056#define VFUNIT_CLKGATE_DIS (1 << 20)
4057
5ba700c7
OM
4058#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4059#define CGPSF_CLKGATE_DIS (1 << 3)
4060
585fb111
JB
4061/*
4062 * Display engine regs
4063 */
4064
8bf1e9f1 4065/* Pipe A CRC regs */
a57c774a 4066#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 4067#define PIPE_CRC_ENABLE (1 << 31)
207a815d
VS
4068/* skl+ source selection */
4069#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4070#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4071#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4072#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4073#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4074#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4075#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4076#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
b4437a41 4077/* ivb+ source selection */
8bf1e9f1
SH
4078#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4079#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4080#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 4081/* ilk+ source selection */
5a6b5c84
DV
4082#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4083#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4084#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4085/* embedded DP port on the north display block, reserved on ivb */
4086#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4087#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
4088/* vlv source selection */
4089#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4090#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4091#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4092/* with DP port the pipe source is invalid */
4093#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4094#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4095#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4096/* gen3+ source selection */
4097#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4098#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4099#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4100/* with DP/TV port the pipe source is invalid */
4101#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4102#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4103#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4104#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4105#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4106/* gen2 doesn't have source selection bits */
52f843f6 4107#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4108
5a6b5c84
DV
4109#define _PIPE_CRC_RES_1_A_IVB 0x60064
4110#define _PIPE_CRC_RES_2_A_IVB 0x60068
4111#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4112#define _PIPE_CRC_RES_4_A_IVB 0x60070
4113#define _PIPE_CRC_RES_5_A_IVB 0x60074
4114
a57c774a
AK
4115#define _PIPE_CRC_RES_RED_A 0x60060
4116#define _PIPE_CRC_RES_GREEN_A 0x60064
4117#define _PIPE_CRC_RES_BLUE_A 0x60068
4118#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4119#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4120
4121/* Pipe B CRC regs */
5a6b5c84
DV
4122#define _PIPE_CRC_RES_1_B_IVB 0x61064
4123#define _PIPE_CRC_RES_2_B_IVB 0x61068
4124#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4125#define _PIPE_CRC_RES_4_B_IVB 0x61070
4126#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4127
f0f59a00
VS
4128#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4129#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4130#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4131#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4132#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4133#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4134
4135#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4136#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4137#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4138#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4139#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4140
585fb111 4141/* Pipe A timing regs */
a57c774a
AK
4142#define _HTOTAL_A 0x60000
4143#define _HBLANK_A 0x60004
4144#define _HSYNC_A 0x60008
4145#define _VTOTAL_A 0x6000c
4146#define _VBLANK_A 0x60010
4147#define _VSYNC_A 0x60014
4148#define _PIPEASRC 0x6001c
4149#define _BCLRPAT_A 0x60020
4150#define _VSYNCSHIFT_A 0x60028
ebb69c95 4151#define _PIPE_MULT_A 0x6002c
585fb111
JB
4152
4153/* Pipe B timing regs */
a57c774a
AK
4154#define _HTOTAL_B 0x61000
4155#define _HBLANK_B 0x61004
4156#define _HSYNC_B 0x61008
4157#define _VTOTAL_B 0x6100c
4158#define _VBLANK_B 0x61010
4159#define _VSYNC_B 0x61014
4160#define _PIPEBSRC 0x6101c
4161#define _BCLRPAT_B 0x61020
4162#define _VSYNCSHIFT_B 0x61028
ebb69c95 4163#define _PIPE_MULT_B 0x6102c
a57c774a 4164
7b56caf3
MC
4165/* DSI 0 timing regs */
4166#define _HTOTAL_DSI0 0x6b000
4167#define _HSYNC_DSI0 0x6b008
4168#define _VTOTAL_DSI0 0x6b00c
4169#define _VSYNC_DSI0 0x6b014
4170#define _VSYNCSHIFT_DSI0 0x6b028
4171
4172/* DSI 1 timing regs */
4173#define _HTOTAL_DSI1 0x6b800
4174#define _HSYNC_DSI1 0x6b808
4175#define _VTOTAL_DSI1 0x6b80c
4176#define _VSYNC_DSI1 0x6b814
4177#define _VSYNCSHIFT_DSI1 0x6b828
4178
a57c774a
AK
4179#define TRANSCODER_A_OFFSET 0x60000
4180#define TRANSCODER_B_OFFSET 0x61000
4181#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4182#define CHV_TRANSCODER_C_OFFSET 0x63000
f1f1d4fa 4183#define TRANSCODER_D_OFFSET 0x63000
a57c774a 4184#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4185#define TRANSCODER_DSI0_OFFSET 0x6b000
4186#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4187
f0f59a00
VS
4188#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4189#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4190#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4191#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4192#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4193#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4194#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4195#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4196#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4197#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4198
4ab4fa10
JRS
4199/*
4200 * HSW+ eDP PSR registers
4201 *
4202 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4203 * instance of it
4204 */
4205#define _HSW_EDP_PSR_BASE 0x64800
4206#define _SRD_CTL_A 0x60800
4207#define _SRD_CTL_EDP 0x6f800
4208#define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4209#define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
5ee8ee86
PZ
4210#define EDP_PSR_ENABLE (1 << 31)
4211#define BDW_PSR_SINGLE_FRAME (1 << 30)
4212#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4213#define EDP_PSR_LINK_STANDBY (1 << 27)
4214#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4215#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4216#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4217#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4218#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4219#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4220#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4221#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4222#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4223#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4224#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4225#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4226#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4227#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
8a9a5608 4228#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
5ee8ee86
PZ
4229#define EDP_PSR_TP1_TIME_500us (0 << 4)
4230#define EDP_PSR_TP1_TIME_100us (1 << 4)
4231#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4232#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4233#define EDP_PSR_IDLE_FRAME_SHIFT 0
4234
8241cfbe
JRS
4235/*
4236 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4237 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4238 * it was for TRANSCODER_EDP)
4239 */
fc340442
DV
4240#define EDP_PSR_IMR _MMIO(0x64834)
4241#define EDP_PSR_IIR _MMIO(0x64838)
8241cfbe
JRS
4242#define _PSR_IMR_A 0x60814
4243#define _PSR_IIR_A 0x60818
4244#define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4245#define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
2f3b8712
JRS
4246#define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4247 0 : ((trans) - TRANSCODER_A + 1) * 8)
4248#define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4249#define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4250#define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4251#define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
fc340442 4252
4ab4fa10
JRS
4253#define _SRD_AUX_CTL_A 0x60810
4254#define _SRD_AUX_CTL_EDP 0x6f810
4255#define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
d544e918
DP
4256#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4257#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4258#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4259#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4260#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4261
4ab4fa10
JRS
4262#define _SRD_AUX_DATA_A 0x60814
4263#define _SRD_AUX_DATA_EDP 0x6f814
4264#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
2b28bb1b 4265
4ab4fa10
JRS
4266#define _SRD_STATUS_A 0x60840
4267#define _SRD_STATUS_EDP 0x6f840
4268#define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
5ee8ee86 4269#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4270#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4271#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4272#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4273#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4274#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4275#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4276#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4277#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4278#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4279#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4280#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4281#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4282#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4283#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4284#define EDP_PSR_STATUS_COUNT_SHIFT 16
4285#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4286#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4287#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4288#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4289#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4290#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4291#define EDP_PSR_STATUS_IDLE_MASK 0xf
4292
4ab4fa10
JRS
4293#define _SRD_PERF_CNT_A 0x60844
4294#define _SRD_PERF_CNT_EDP 0x6f844
4295#define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
e91fd8c6 4296#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4297
4ab4fa10
JRS
4298/* PSR_MASK on SKL+ */
4299#define _SRD_DEBUG_A 0x60860
4300#define _SRD_DEBUG_EDP 0x6f860
4301#define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
5ee8ee86
PZ
4302#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4303#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4304#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4305#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4306#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4307#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4308
4ab4fa10
JRS
4309#define _PSR2_CTL_A 0x60900
4310#define _PSR2_CTL_EDP 0x6f900
4311#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
5ee8ee86
PZ
4312#define EDP_PSR2_ENABLE (1 << 31)
4313#define EDP_SU_TRACK_ENABLE (1 << 30)
4314#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4315#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4316#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4317#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4318#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4319#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4320#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4321#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4322#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4323#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4324#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4325#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4326#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4327#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4328
bc18b4df
JRS
4329#define _PSR_EVENT_TRANS_A 0x60848
4330#define _PSR_EVENT_TRANS_B 0x61848
4331#define _PSR_EVENT_TRANS_C 0x62848
4332#define _PSR_EVENT_TRANS_D 0x63848
4ab4fa10
JRS
4333#define _PSR_EVENT_TRANS_EDP 0x6f848
4334#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
bc18b4df
JRS
4335#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4336#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4337#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4338#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4339#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4340#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4341#define PSR_EVENT_MEMORY_UP (1 << 10)
4342#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4343#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4344#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4345#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4346#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4347#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4348#define PSR_EVENT_VBI_ENABLE (1 << 2)
4349#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4350#define PSR_EVENT_PSR_DISABLE (1 << 0)
4351
4ab4fa10
JRS
4352#define _PSR2_STATUS_A 0x60940
4353#define _PSR2_STATUS_EDP 0x6f940
4354#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
5ee8ee86 4355#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4356#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4357
4ab4fa10
JRS
4358#define _PSR2_SU_STATUS_A 0x60914
4359#define _PSR2_SU_STATUS_EDP 0x6f914
4360#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4361#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
cc8853f5
JRS
4362#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4363#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4364#define PSR2_SU_STATUS_FRAMES 8
4365
585fb111 4366/* VGA port control */
f0f59a00
VS
4367#define ADPA _MMIO(0x61100)
4368#define PCH_ADPA _MMIO(0xe1100)
4369#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4370
5ee8ee86 4371#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4372#define ADPA_DAC_DISABLE 0
6102a8ee 4373#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4374#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4375#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4376#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4377#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4378#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4379#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4380#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4381#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4382#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4383#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4384#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4385#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4386#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4387#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4388#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4389#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4390#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4391#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4392#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4393#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4394#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4395#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4396#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4397#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4398#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4399#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4400#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4401#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4402#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4403#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4404#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4405#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4406#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4407#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4408#define ADPA_DPMS_MASK (~(3 << 10))
4409#define ADPA_DPMS_ON (0 << 10)
4410#define ADPA_DPMS_SUSPEND (1 << 10)
4411#define ADPA_DPMS_STANDBY (2 << 10)
4412#define ADPA_DPMS_OFF (3 << 10)
585fb111 4413
939fe4d7 4414
585fb111 4415/* Hotplug control (945+ only) */
ed5eb1b7 4416#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
4417#define PORTB_HOTPLUG_INT_EN (1 << 29)
4418#define PORTC_HOTPLUG_INT_EN (1 << 28)
4419#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4420#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4421#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4422#define TV_HOTPLUG_INT_EN (1 << 18)
4423#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4424#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4425 PORTC_HOTPLUG_INT_EN | \
4426 PORTD_HOTPLUG_INT_EN | \
4427 SDVOC_HOTPLUG_INT_EN | \
4428 SDVOB_HOTPLUG_INT_EN | \
4429 CRT_HOTPLUG_INT_EN)
585fb111 4430#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4431#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4432/* must use period 64 on GM45 according to docs */
4433#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4434#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4435#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4436#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4437#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4438#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4439#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4440#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4441#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4442#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4443#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4444#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4445
ed5eb1b7 4446#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
0ce99f74 4447/*
0780cd36 4448 * HDMI/DP bits are g4x+
0ce99f74
DV
4449 *
4450 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4451 * Please check the detailed lore in the commit message for for experimental
4452 * evidence.
4453 */
0780cd36
VS
4454/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4455#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4456#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4457#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4458/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4459#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4460#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4461#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4462#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4463#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4464#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4465#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4466#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4467#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4468#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4469#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4470#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4471/* CRT/TV common between gen3+ */
585fb111
JB
4472#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4473#define TV_HOTPLUG_INT_STATUS (1 << 10)
4474#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4475#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4476#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4477#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4478#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4479#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4480#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4481#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4482
084b612e
CW
4483/* SDVO is different across gen3/4 */
4484#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4485#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4486/*
4487 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4488 * since reality corrobates that they're the same as on gen3. But keep these
4489 * bits here (and the comment!) to help any other lost wanderers back onto the
4490 * right tracks.
4491 */
084b612e
CW
4492#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4493#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4494#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4495#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4496#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4497 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4498 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4499 PORTB_HOTPLUG_INT_STATUS | \
4500 PORTC_HOTPLUG_INT_STATUS | \
4501 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4502
4503#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4504 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4505 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4506 PORTB_HOTPLUG_INT_STATUS | \
4507 PORTC_HOTPLUG_INT_STATUS | \
4508 PORTD_HOTPLUG_INT_STATUS)
585fb111 4509
c20cd312
PZ
4510/* SDVO and HDMI port control.
4511 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4512#define _GEN3_SDVOB 0x61140
4513#define _GEN3_SDVOC 0x61160
4514#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4515#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4516#define GEN4_HDMIB GEN3_SDVOB
4517#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4518#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4519#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4520#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4521#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4522#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4523#define PCH_HDMIC _MMIO(0xe1150)
4524#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4525
f0f59a00 4526#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4527#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 4528#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 4529#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4530#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4531#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4532#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4533#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4534
c20cd312
PZ
4535/* Gen 3 SDVO bits: */
4536#define SDVO_ENABLE (1 << 31)
76203467 4537#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4538#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4539#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4540#define SDVO_STALL_SELECT (1 << 29)
4541#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4542/*
585fb111 4543 * 915G/GM SDVO pixel multiplier.
585fb111 4544 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4545 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4546 */
c20cd312 4547#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4548#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4549#define SDVO_PHASE_SELECT_MASK (15 << 19)
4550#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4551#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4552#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4553#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4554#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4555#define SDVO_DETECTED (1 << 2)
585fb111 4556/* Bits to be preserved when writing */
c20cd312
PZ
4557#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4558 SDVO_INTERRUPT_ENABLE)
4559#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4560
4561/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4562#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4563#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4564#define SDVO_ENCODING_SDVO (0 << 10)
4565#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4566#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4567#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4568#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
dd6090f8 4569#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
c20cd312
PZ
4570/* VSYNC/HSYNC bits new with 965, default is to be set */
4571#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4572#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4573
4574/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4575#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4576#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4577
4578/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4579#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4580#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4581#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4582
44f37d1f 4583/* CHV SDVO/HDMI bits: */
76203467 4584#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4585#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4586#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4587
585fb111
JB
4588
4589/* DVO port control */
f0f59a00
VS
4590#define _DVOA 0x61120
4591#define DVOA _MMIO(_DVOA)
4592#define _DVOB 0x61140
4593#define DVOB _MMIO(_DVOB)
4594#define _DVOC 0x61160
4595#define DVOC _MMIO(_DVOC)
585fb111 4596#define DVO_ENABLE (1 << 31)
b45a2588
VS
4597#define DVO_PIPE_SEL_SHIFT 30
4598#define DVO_PIPE_SEL_MASK (1 << 30)
4599#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4600#define DVO_PIPE_STALL_UNUSED (0 << 28)
4601#define DVO_PIPE_STALL (1 << 28)
4602#define DVO_PIPE_STALL_TV (2 << 28)
4603#define DVO_PIPE_STALL_MASK (3 << 28)
4604#define DVO_USE_VGA_SYNC (1 << 15)
4605#define DVO_DATA_ORDER_I740 (0 << 14)
4606#define DVO_DATA_ORDER_FP (1 << 14)
4607#define DVO_VSYNC_DISABLE (1 << 11)
4608#define DVO_HSYNC_DISABLE (1 << 10)
4609#define DVO_VSYNC_TRISTATE (1 << 9)
4610#define DVO_HSYNC_TRISTATE (1 << 8)
4611#define DVO_BORDER_ENABLE (1 << 7)
4612#define DVO_DATA_ORDER_GBRG (1 << 6)
4613#define DVO_DATA_ORDER_RGGB (0 << 6)
4614#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4615#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4616#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4617#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4618#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4619#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4620#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4621#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4622#define DVOA_SRCDIM _MMIO(0x61124)
4623#define DVOB_SRCDIM _MMIO(0x61144)
4624#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4625#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4626#define DVO_SRCDIM_VERTICAL_SHIFT 0
4627
4628/* LVDS port control */
f0f59a00 4629#define LVDS _MMIO(0x61180)
585fb111
JB
4630/*
4631 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4632 * the DPLL semantics change when the LVDS is assigned to that pipe.
4633 */
4634#define LVDS_PORT_EN (1 << 31)
4635/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4636#define LVDS_PIPE_SEL_SHIFT 30
4637#define LVDS_PIPE_SEL_MASK (1 << 30)
4638#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4639#define LVDS_PIPE_SEL_SHIFT_CPT 29
4640#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4641#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4642/* LVDS dithering flag on 965/g4x platform */
4643#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4644/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4645#define LVDS_VSYNC_POLARITY (1 << 21)
4646#define LVDS_HSYNC_POLARITY (1 << 20)
4647
a3e17eb8
ZY
4648/* Enable border for unscaled (or aspect-scaled) display */
4649#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4650/*
4651 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4652 * pixel.
4653 */
4654#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4655#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4656#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4657/*
4658 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4659 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4660 * on.
4661 */
4662#define LVDS_A3_POWER_MASK (3 << 6)
4663#define LVDS_A3_POWER_DOWN (0 << 6)
4664#define LVDS_A3_POWER_UP (3 << 6)
4665/*
4666 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4667 * is set.
4668 */
4669#define LVDS_CLKB_POWER_MASK (3 << 4)
4670#define LVDS_CLKB_POWER_DOWN (0 << 4)
4671#define LVDS_CLKB_POWER_UP (3 << 4)
4672/*
4673 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4674 * setting for whether we are in dual-channel mode. The B3 pair will
4675 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4676 */
4677#define LVDS_B0B3_POWER_MASK (3 << 2)
4678#define LVDS_B0B3_POWER_DOWN (0 << 2)
4679#define LVDS_B0B3_POWER_UP (3 << 2)
4680
3c17fe4b 4681/* Video Data Island Packet control */
f0f59a00 4682#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4683/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4684 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4685 * of the infoframe structure specified by CEA-861. */
4686#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4687#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 4688#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 4689#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4690/* Pre HSW: */
3c17fe4b 4691#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4692#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4693#define VIDEO_DIP_PORT_MASK (3 << 29)
5cb3c1a1 4694#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
3c17fe4b
DH
4695#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4696#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5cb3c1a1 4697#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
3c17fe4b
DH
4698#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4699#define VIDEO_DIP_SELECT_AVI (0 << 19)
4700#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5cb3c1a1 4701#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
3c17fe4b 4702#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4703#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4704#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4705#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4706#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4707#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4708/* HSW and later: */
44b42ebf 4709#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
a670be33
DP
4710#define PSR_VSC_BIT_7_SET (1 << 27)
4711#define VSC_SELECT_MASK (0x3 << 25)
4712#define VSC_SELECT_SHIFT 25
4713#define VSC_DIP_HW_HEA_DATA (0 << 25)
4714#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4715#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4716#define VSC_DIP_SW_HEA_DATA (3 << 25)
4717#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4718#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4719#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4720#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4721#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4722#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4723#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4724
585fb111 4725/* Panel power sequencing */
44cb734c
ID
4726#define PPS_BASE 0x61200
4727#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4728#define PCH_PPS_BASE 0xC7200
4729
4730#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4731 PPS_BASE + (reg) + \
4732 (pps_idx) * 0x100)
4733
4734#define _PP_STATUS 0x61200
4735#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
09b434d4 4736#define PP_ON REG_BIT(31)
f4ff2120
MC
4737
4738#define _PP_CONTROL_1 0xc7204
4739#define _PP_CONTROL_2 0xc7304
4740#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4741 _PP_CONTROL_2)
09b434d4 4742#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
09b434d4
JN
4743#define VDD_OVERRIDE_FORCE REG_BIT(3)
4744#define BACKLIGHT_ENABLE REG_BIT(2)
4745#define PWR_DOWN_ON_RESET REG_BIT(1)
4746#define PWR_STATE_TARGET REG_BIT(0)
585fb111
JB
4747/*
4748 * Indicates that all dependencies of the panel are on:
4749 *
4750 * - PLL enabled
4751 * - pipe enabled
4752 * - LVDS/DVOB/DVOC on
4753 */
09b434d4
JN
4754#define PP_READY REG_BIT(30)
4755#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
baa09e7d
JN
4756#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4757#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4758#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
09b434d4
JN
4759#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4760#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
baa09e7d
JN
4761#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4762#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4763#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4764#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4765#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4766#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4767#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4768#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4769#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
44cb734c
ID
4770
4771#define _PP_CONTROL 0x61204
4772#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
09b434d4 4773#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
baa09e7d 4774#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
09b434d4 4775#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
09b434d4
JN
4776#define EDP_FORCE_VDD REG_BIT(3)
4777#define EDP_BLC_ENABLE REG_BIT(2)
4778#define PANEL_POWER_RESET REG_BIT(1)
4779#define PANEL_POWER_ON REG_BIT(0)
44cb734c
ID
4780
4781#define _PP_ON_DELAYS 0x61208
4782#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
09b434d4 4783#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
baa09e7d
JN
4784#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4785#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4786#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4787#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4788#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
09b434d4 4789#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
09b434d4 4790#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
44cb734c
ID
4791
4792#define _PP_OFF_DELAYS 0x6120C
4793#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
09b434d4 4794#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
09b434d4 4795#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
44cb734c
ID
4796
4797#define _PP_DIVISOR 0x61210
4798#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
09b434d4 4799#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
09b434d4 4800#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
585fb111
JB
4801
4802/* Panel fitting */
ed5eb1b7 4803#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
585fb111
JB
4804#define PFIT_ENABLE (1 << 31)
4805#define PFIT_PIPE_MASK (3 << 29)
4806#define PFIT_PIPE_SHIFT 29
4807#define VERT_INTERP_DISABLE (0 << 10)
4808#define VERT_INTERP_BILINEAR (1 << 10)
4809#define VERT_INTERP_MASK (3 << 10)
4810#define VERT_AUTO_SCALE (1 << 9)
4811#define HORIZ_INTERP_DISABLE (0 << 6)
4812#define HORIZ_INTERP_BILINEAR (1 << 6)
4813#define HORIZ_INTERP_MASK (3 << 6)
4814#define HORIZ_AUTO_SCALE (1 << 5)
4815#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4816#define PFIT_FILTER_FUZZY (0 << 24)
4817#define PFIT_SCALING_AUTO (0 << 26)
4818#define PFIT_SCALING_PROGRAMMED (1 << 26)
4819#define PFIT_SCALING_PILLAR (2 << 26)
4820#define PFIT_SCALING_LETTER (3 << 26)
ed5eb1b7 4821#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
3fbe18d6
ZY
4822/* Pre-965 */
4823#define PFIT_VERT_SCALE_SHIFT 20
4824#define PFIT_VERT_SCALE_MASK 0xfff00000
4825#define PFIT_HORIZ_SCALE_SHIFT 4
4826#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4827/* 965+ */
4828#define PFIT_VERT_SCALE_SHIFT_965 16
4829#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4830#define PFIT_HORIZ_SCALE_SHIFT_965 0
4831#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4832
ed5eb1b7 4833#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 4834
ed5eb1b7
JN
4835#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4836#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
f0f59a00
VS
4837#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4838 _VLV_BLC_PWM_CTL2_B)
07bf139b 4839
ed5eb1b7
JN
4840#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4841#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
f0f59a00
VS
4842#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4843 _VLV_BLC_PWM_CTL_B)
07bf139b 4844
ed5eb1b7
JN
4845#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4846#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
f0f59a00
VS
4847#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4848 _VLV_BLC_HIST_CTL_B)
07bf139b 4849
585fb111 4850/* Backlight control */
ed5eb1b7 4851#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
7cf41601
DV
4852#define BLM_PWM_ENABLE (1 << 31)
4853#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4854#define BLM_PIPE_SELECT (1 << 29)
4855#define BLM_PIPE_SELECT_IVB (3 << 29)
4856#define BLM_PIPE_A (0 << 29)
4857#define BLM_PIPE_B (1 << 29)
4858#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4859#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4860#define BLM_TRANSCODER_B BLM_PIPE_B
4861#define BLM_TRANSCODER_C BLM_PIPE_C
4862#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4863#define BLM_PIPE(pipe) ((pipe) << 29)
4864#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4865#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4866#define BLM_PHASE_IN_ENABLE (1 << 25)
4867#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4868#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4869#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4870#define BLM_PHASE_IN_COUNT_SHIFT (8)
4871#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4872#define BLM_PHASE_IN_INCR_SHIFT (0)
4873#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
ed5eb1b7 4874#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
ba3820ad
TI
4875/*
4876 * This is the most significant 15 bits of the number of backlight cycles in a
4877 * complete cycle of the modulated backlight control.
4878 *
4879 * The actual value is this field multiplied by two.
4880 */
7cf41601
DV
4881#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4882#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4883#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4884/*
4885 * This is the number of cycles out of the backlight modulation cycle for which
4886 * the backlight is on.
4887 *
4888 * This field must be no greater than the number of cycles in the complete
4889 * backlight modulation cycle.
4890 */
4891#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4892#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4893#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4894#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4895
ed5eb1b7 4896#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
2059ac3b 4897#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4898
7cf41601
DV
4899/* New registers for PCH-split platforms. Safe where new bits show up, the
4900 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4901#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4902#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4903
f0f59a00 4904#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4905
7cf41601
DV
4906/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4907 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4908#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4909#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4910#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4911#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4912#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4913
f0f59a00 4914#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4915#define UTIL_PIN_ENABLE (1 << 31)
4916
022e4e52
SK
4917#define UTIL_PIN_PIPE(x) ((x) << 29)
4918#define UTIL_PIN_PIPE_MASK (3 << 29)
4919#define UTIL_PIN_MODE_PWM (1 << 24)
4920#define UTIL_PIN_MODE_MASK (0xf << 24)
4921#define UTIL_PIN_POLARITY (1 << 22)
4922
0fb890c0 4923/* BXT backlight register definition. */
022e4e52 4924#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4925#define BXT_BLC_PWM_ENABLE (1 << 31)
4926#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4927#define _BXT_BLC_PWM_FREQ1 0xC8254
4928#define _BXT_BLC_PWM_DUTY1 0xC8258
4929
4930#define _BXT_BLC_PWM_CTL2 0xC8350
4931#define _BXT_BLC_PWM_FREQ2 0xC8354
4932#define _BXT_BLC_PWM_DUTY2 0xC8358
4933
f0f59a00 4934#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4935 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4936#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4937 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4938#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4939 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4940
f0f59a00 4941#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4942#define PCH_GTC_ENABLE (1 << 31)
4943
585fb111 4944/* TV port control */
f0f59a00 4945#define TV_CTL _MMIO(0x68000)
646b4269 4946/* Enables the TV encoder */
585fb111 4947# define TV_ENC_ENABLE (1 << 31)
646b4269 4948/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4949# define TV_ENC_PIPE_SEL_SHIFT 30
4950# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4951# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4952/* Outputs composite video (DAC A only) */
585fb111 4953# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4954/* Outputs SVideo video (DAC B/C) */
585fb111 4955# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4956/* Outputs Component video (DAC A/B/C) */
585fb111 4957# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4958/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4959# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4960# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4961/* Enables slow sync generation (945GM only) */
585fb111 4962# define TV_SLOW_SYNC (1 << 20)
646b4269 4963/* Selects 4x oversampling for 480i and 576p */
585fb111 4964# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4965/* Selects 2x oversampling for 720p and 1080i */
585fb111 4966# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4967/* Selects no oversampling for 1080p */
585fb111 4968# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4969/* Selects 8x oversampling */
585fb111 4970# define TV_OVERSAMPLE_8X (3 << 18)
e3bb355c 4971# define TV_OVERSAMPLE_MASK (3 << 18)
646b4269 4972/* Selects progressive mode rather than interlaced */
585fb111 4973# define TV_PROGRESSIVE (1 << 17)
646b4269 4974/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4975# define TV_PAL_BURST (1 << 16)
646b4269 4976/* Field for setting delay of Y compared to C */
585fb111 4977# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4978/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4979# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4980/*
585fb111
JB
4981 * Enables a fix for the 915GM only.
4982 *
4983 * Not sure what it does.
4984 */
4985# define TV_ENC_C0_FIX (1 << 10)
646b4269 4986/* Bits that must be preserved by software */
d2d9f232 4987# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4988# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4989/* Read-only state that reports all features enabled */
585fb111 4990# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4991/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4992# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4993/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4994# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4995/* Normal operation */
585fb111 4996# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4997/* Encoder test pattern 1 - combo pattern */
585fb111 4998# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4999/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 5000# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 5001/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 5002# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 5003/* Encoder test pattern 4 - random noise */
585fb111 5004# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 5005/* Encoder test pattern 5 - linear color ramps */
585fb111 5006# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 5007/*
585fb111
JB
5008 * This test mode forces the DACs to 50% of full output.
5009 *
5010 * This is used for load detection in combination with TVDAC_SENSE_MASK
5011 */
5012# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5013# define TV_TEST_MODE_MASK (7 << 0)
5014
f0f59a00 5015#define TV_DAC _MMIO(0x68004)
b8ed2a4f 5016# define TV_DAC_SAVE 0x00ffff00
646b4269 5017/*
585fb111
JB
5018 * Reports that DAC state change logic has reported change (RO).
5019 *
5020 * This gets cleared when TV_DAC_STATE_EN is cleared
5021*/
5022# define TVDAC_STATE_CHG (1 << 31)
5023# define TVDAC_SENSE_MASK (7 << 28)
646b4269 5024/* Reports that DAC A voltage is above the detect threshold */
585fb111 5025# define TVDAC_A_SENSE (1 << 30)
646b4269 5026/* Reports that DAC B voltage is above the detect threshold */
585fb111 5027# define TVDAC_B_SENSE (1 << 29)
646b4269 5028/* Reports that DAC C voltage is above the detect threshold */
585fb111 5029# define TVDAC_C_SENSE (1 << 28)
646b4269 5030/*
585fb111
JB
5031 * Enables DAC state detection logic, for load-based TV detection.
5032 *
5033 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5034 * to off, for load detection to work.
5035 */
5036# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 5037/* Sets the DAC A sense value to high */
585fb111 5038# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 5039/* Sets the DAC B sense value to high */
585fb111 5040# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 5041/* Sets the DAC C sense value to high */
585fb111 5042# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 5043/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 5044# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 5045/* Sets the slew rate. Must be preserved in software */
585fb111
JB
5046# define ENC_TVDAC_SLEW_FAST (1 << 6)
5047# define DAC_A_1_3_V (0 << 4)
5048# define DAC_A_1_1_V (1 << 4)
5049# define DAC_A_0_7_V (2 << 4)
cb66c692 5050# define DAC_A_MASK (3 << 4)
585fb111
JB
5051# define DAC_B_1_3_V (0 << 2)
5052# define DAC_B_1_1_V (1 << 2)
5053# define DAC_B_0_7_V (2 << 2)
cb66c692 5054# define DAC_B_MASK (3 << 2)
585fb111
JB
5055# define DAC_C_1_3_V (0 << 0)
5056# define DAC_C_1_1_V (1 << 0)
5057# define DAC_C_0_7_V (2 << 0)
cb66c692 5058# define DAC_C_MASK (3 << 0)
585fb111 5059
646b4269 5060/*
585fb111
JB
5061 * CSC coefficients are stored in a floating point format with 9 bits of
5062 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5063 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5064 * -1 (0x3) being the only legal negative value.
5065 */
f0f59a00 5066#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
5067# define TV_RY_MASK 0x07ff0000
5068# define TV_RY_SHIFT 16
5069# define TV_GY_MASK 0x00000fff
5070# define TV_GY_SHIFT 0
5071
f0f59a00 5072#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
5073# define TV_BY_MASK 0x07ff0000
5074# define TV_BY_SHIFT 16
646b4269 5075/*
585fb111
JB
5076 * Y attenuation for component video.
5077 *
5078 * Stored in 1.9 fixed point.
5079 */
5080# define TV_AY_MASK 0x000003ff
5081# define TV_AY_SHIFT 0
5082
f0f59a00 5083#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5084# define TV_RU_MASK 0x07ff0000
5085# define TV_RU_SHIFT 16
5086# define TV_GU_MASK 0x000007ff
5087# define TV_GU_SHIFT 0
5088
f0f59a00 5089#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5090# define TV_BU_MASK 0x07ff0000
5091# define TV_BU_SHIFT 16
646b4269 5092/*
585fb111
JB
5093 * U attenuation for component video.
5094 *
5095 * Stored in 1.9 fixed point.
5096 */
5097# define TV_AU_MASK 0x000003ff
5098# define TV_AU_SHIFT 0
5099
f0f59a00 5100#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5101# define TV_RV_MASK 0x0fff0000
5102# define TV_RV_SHIFT 16
5103# define TV_GV_MASK 0x000007ff
5104# define TV_GV_SHIFT 0
5105
f0f59a00 5106#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5107# define TV_BV_MASK 0x07ff0000
5108# define TV_BV_SHIFT 16
646b4269 5109/*
585fb111
JB
5110 * V attenuation for component video.
5111 *
5112 * Stored in 1.9 fixed point.
5113 */
5114# define TV_AV_MASK 0x000007ff
5115# define TV_AV_SHIFT 0
5116
f0f59a00 5117#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5118/* 2s-complement brightness adjustment */
585fb111
JB
5119# define TV_BRIGHTNESS_MASK 0xff000000
5120# define TV_BRIGHTNESS_SHIFT 24
646b4269 5121/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5122# define TV_CONTRAST_MASK 0x00ff0000
5123# define TV_CONTRAST_SHIFT 16
646b4269 5124/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5125# define TV_SATURATION_MASK 0x0000ff00
5126# define TV_SATURATION_SHIFT 8
646b4269 5127/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5128# define TV_HUE_MASK 0x000000ff
5129# define TV_HUE_SHIFT 0
5130
f0f59a00 5131#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5132/* Controls the DAC level for black */
585fb111
JB
5133# define TV_BLACK_LEVEL_MASK 0x01ff0000
5134# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5135/* Controls the DAC level for blanking */
585fb111
JB
5136# define TV_BLANK_LEVEL_MASK 0x000001ff
5137# define TV_BLANK_LEVEL_SHIFT 0
5138
f0f59a00 5139#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5140/* Number of pixels in the hsync. */
585fb111
JB
5141# define TV_HSYNC_END_MASK 0x1fff0000
5142# define TV_HSYNC_END_SHIFT 16
646b4269 5143/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5144# define TV_HTOTAL_MASK 0x00001fff
5145# define TV_HTOTAL_SHIFT 0
5146
f0f59a00 5147#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5148/* Enables the colorburst (needed for non-component color) */
585fb111 5149# define TV_BURST_ENA (1 << 31)
646b4269 5150/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5151# define TV_HBURST_START_SHIFT 16
5152# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5153/* Length of the colorburst */
585fb111
JB
5154# define TV_HBURST_LEN_SHIFT 0
5155# define TV_HBURST_LEN_MASK 0x0001fff
5156
f0f59a00 5157#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5158/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5159# define TV_HBLANK_END_SHIFT 16
5160# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5161/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5162# define TV_HBLANK_START_SHIFT 0
5163# define TV_HBLANK_START_MASK 0x0001fff
5164
f0f59a00 5165#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5166/* XXX */
585fb111
JB
5167# define TV_NBR_END_SHIFT 16
5168# define TV_NBR_END_MASK 0x07ff0000
646b4269 5169/* XXX */
585fb111
JB
5170# define TV_VI_END_F1_SHIFT 8
5171# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5172/* XXX */
585fb111
JB
5173# define TV_VI_END_F2_SHIFT 0
5174# define TV_VI_END_F2_MASK 0x0000003f
5175
f0f59a00 5176#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5177/* Length of vsync, in half lines */
585fb111
JB
5178# define TV_VSYNC_LEN_MASK 0x07ff0000
5179# define TV_VSYNC_LEN_SHIFT 16
646b4269 5180/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5181 * number of half lines.
5182 */
5183# define TV_VSYNC_START_F1_MASK 0x00007f00
5184# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5185/*
585fb111
JB
5186 * Offset of the start of vsync in field 2, measured in one less than the
5187 * number of half lines.
5188 */
5189# define TV_VSYNC_START_F2_MASK 0x0000007f
5190# define TV_VSYNC_START_F2_SHIFT 0
5191
f0f59a00 5192#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5193/* Enables generation of the equalization signal */
585fb111 5194# define TV_EQUAL_ENA (1 << 31)
646b4269 5195/* Length of vsync, in half lines */
585fb111
JB
5196# define TV_VEQ_LEN_MASK 0x007f0000
5197# define TV_VEQ_LEN_SHIFT 16
646b4269 5198/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5199 * the number of half lines.
5200 */
5201# define TV_VEQ_START_F1_MASK 0x0007f00
5202# define TV_VEQ_START_F1_SHIFT 8
646b4269 5203/*
585fb111
JB
5204 * Offset of the start of equalization in field 2, measured in one less than
5205 * the number of half lines.
5206 */
5207# define TV_VEQ_START_F2_MASK 0x000007f
5208# define TV_VEQ_START_F2_SHIFT 0
5209
f0f59a00 5210#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5211/*
585fb111
JB
5212 * Offset to start of vertical colorburst, measured in one less than the
5213 * number of lines from vertical start.
5214 */
5215# define TV_VBURST_START_F1_MASK 0x003f0000
5216# define TV_VBURST_START_F1_SHIFT 16
646b4269 5217/*
585fb111
JB
5218 * Offset to the end of vertical colorburst, measured in one less than the
5219 * number of lines from the start of NBR.
5220 */
5221# define TV_VBURST_END_F1_MASK 0x000000ff
5222# define TV_VBURST_END_F1_SHIFT 0
5223
f0f59a00 5224#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5225/*
585fb111
JB
5226 * Offset to start of vertical colorburst, measured in one less than the
5227 * number of lines from vertical start.
5228 */
5229# define TV_VBURST_START_F2_MASK 0x003f0000
5230# define TV_VBURST_START_F2_SHIFT 16
646b4269 5231/*
585fb111
JB
5232 * Offset to the end of vertical colorburst, measured in one less than the
5233 * number of lines from the start of NBR.
5234 */
5235# define TV_VBURST_END_F2_MASK 0x000000ff
5236# define TV_VBURST_END_F2_SHIFT 0
5237
f0f59a00 5238#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5239/*
585fb111
JB
5240 * Offset to start of vertical colorburst, measured in one less than the
5241 * number of lines from vertical start.
5242 */
5243# define TV_VBURST_START_F3_MASK 0x003f0000
5244# define TV_VBURST_START_F3_SHIFT 16
646b4269 5245/*
585fb111
JB
5246 * Offset to the end of vertical colorburst, measured in one less than the
5247 * number of lines from the start of NBR.
5248 */
5249# define TV_VBURST_END_F3_MASK 0x000000ff
5250# define TV_VBURST_END_F3_SHIFT 0
5251
f0f59a00 5252#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5253/*
585fb111
JB
5254 * Offset to start of vertical colorburst, measured in one less than the
5255 * number of lines from vertical start.
5256 */
5257# define TV_VBURST_START_F4_MASK 0x003f0000
5258# define TV_VBURST_START_F4_SHIFT 16
646b4269 5259/*
585fb111
JB
5260 * Offset to the end of vertical colorburst, measured in one less than the
5261 * number of lines from the start of NBR.
5262 */
5263# define TV_VBURST_END_F4_MASK 0x000000ff
5264# define TV_VBURST_END_F4_SHIFT 0
5265
f0f59a00 5266#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5267/* Turns on the first subcarrier phase generation DDA */
585fb111 5268# define TV_SC_DDA1_EN (1 << 31)
646b4269 5269/* Turns on the first subcarrier phase generation DDA */
585fb111 5270# define TV_SC_DDA2_EN (1 << 30)
646b4269 5271/* Turns on the first subcarrier phase generation DDA */
585fb111 5272# define TV_SC_DDA3_EN (1 << 29)
646b4269 5273/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5274# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5275/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5276# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5277/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5278# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5279/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5280# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5281/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5282# define TV_BURST_LEVEL_MASK 0x00ff0000
5283# define TV_BURST_LEVEL_SHIFT 16
646b4269 5284/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5285# define TV_SCDDA1_INC_MASK 0x00000fff
5286# define TV_SCDDA1_INC_SHIFT 0
5287
f0f59a00 5288#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5289/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5290# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5291# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5292/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5293# define TV_SCDDA2_INC_MASK 0x00007fff
5294# define TV_SCDDA2_INC_SHIFT 0
5295
f0f59a00 5296#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5297/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5298# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5299# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5300/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5301# define TV_SCDDA3_INC_MASK 0x00007fff
5302# define TV_SCDDA3_INC_SHIFT 0
5303
f0f59a00 5304#define TV_WIN_POS _MMIO(0x68070)
646b4269 5305/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5306# define TV_XPOS_MASK 0x1fff0000
5307# define TV_XPOS_SHIFT 16
646b4269 5308/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5309# define TV_YPOS_MASK 0x00000fff
5310# define TV_YPOS_SHIFT 0
5311
f0f59a00 5312#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5313/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5314# define TV_XSIZE_MASK 0x1fff0000
5315# define TV_XSIZE_SHIFT 16
646b4269 5316/*
585fb111
JB
5317 * Vertical size of the display window, measured in pixels.
5318 *
5319 * Must be even for interlaced modes.
5320 */
5321# define TV_YSIZE_MASK 0x00000fff
5322# define TV_YSIZE_SHIFT 0
5323
f0f59a00 5324#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5325/*
585fb111
JB
5326 * Enables automatic scaling calculation.
5327 *
5328 * If set, the rest of the registers are ignored, and the calculated values can
5329 * be read back from the register.
5330 */
5331# define TV_AUTO_SCALE (1 << 31)
646b4269 5332/*
585fb111
JB
5333 * Disables the vertical filter.
5334 *
5335 * This is required on modes more than 1024 pixels wide */
5336# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5337/* Enables adaptive vertical filtering */
585fb111
JB
5338# define TV_VADAPT (1 << 28)
5339# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5340/* Selects the least adaptive vertical filtering mode */
585fb111 5341# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5342/* Selects the moderately adaptive vertical filtering mode */
585fb111 5343# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5344/* Selects the most adaptive vertical filtering mode */
585fb111 5345# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5346/*
585fb111
JB
5347 * Sets the horizontal scaling factor.
5348 *
5349 * This should be the fractional part of the horizontal scaling factor divided
5350 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5351 *
5352 * (src width - 1) / ((oversample * dest width) - 1)
5353 */
5354# define TV_HSCALE_FRAC_MASK 0x00003fff
5355# define TV_HSCALE_FRAC_SHIFT 0
5356
f0f59a00 5357#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5358/*
585fb111
JB
5359 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5360 *
5361 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5362 */
5363# define TV_VSCALE_INT_MASK 0x00038000
5364# define TV_VSCALE_INT_SHIFT 15
646b4269 5365/*
585fb111
JB
5366 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5367 *
5368 * \sa TV_VSCALE_INT_MASK
5369 */
5370# define TV_VSCALE_FRAC_MASK 0x00007fff
5371# define TV_VSCALE_FRAC_SHIFT 0
5372
f0f59a00 5373#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5374/*
585fb111
JB
5375 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5376 *
5377 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5378 *
5379 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5380 */
5381# define TV_VSCALE_IP_INT_MASK 0x00038000
5382# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5383/*
585fb111
JB
5384 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5385 *
5386 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5387 *
5388 * \sa TV_VSCALE_IP_INT_MASK
5389 */
5390# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5391# define TV_VSCALE_IP_FRAC_SHIFT 0
5392
f0f59a00 5393#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5394# define TV_CC_ENABLE (1 << 31)
646b4269 5395/*
585fb111
JB
5396 * Specifies which field to send the CC data in.
5397 *
5398 * CC data is usually sent in field 0.
5399 */
5400# define TV_CC_FID_MASK (1 << 27)
5401# define TV_CC_FID_SHIFT 27
646b4269 5402/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5403# define TV_CC_HOFF_MASK 0x03ff0000
5404# define TV_CC_HOFF_SHIFT 16
646b4269 5405/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5406# define TV_CC_LINE_MASK 0x0000003f
5407# define TV_CC_LINE_SHIFT 0
5408
f0f59a00 5409#define TV_CC_DATA _MMIO(0x68094)
585fb111 5410# define TV_CC_RDY (1 << 31)
646b4269 5411/* Second word of CC data to be transmitted. */
585fb111
JB
5412# define TV_CC_DATA_2_MASK 0x007f0000
5413# define TV_CC_DATA_2_SHIFT 16
646b4269 5414/* First word of CC data to be transmitted. */
585fb111
JB
5415# define TV_CC_DATA_1_MASK 0x0000007f
5416# define TV_CC_DATA_1_SHIFT 0
5417
f0f59a00
VS
5418#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5419#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5420#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5421#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5422
040d87f1 5423/* Display Port */
f0f59a00
VS
5424#define DP_A _MMIO(0x64000) /* eDP */
5425#define DP_B _MMIO(0x64100)
5426#define DP_C _MMIO(0x64200)
5427#define DP_D _MMIO(0x64300)
040d87f1 5428
f0f59a00
VS
5429#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5430#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5431#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5432
040d87f1 5433#define DP_PORT_EN (1 << 31)
59b74c49
VS
5434#define DP_PIPE_SEL_SHIFT 30
5435#define DP_PIPE_SEL_MASK (1 << 30)
5436#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5437#define DP_PIPE_SEL_SHIFT_IVB 29
5438#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5439#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5440#define DP_PIPE_SEL_SHIFT_CHV 16
5441#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5442#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5443
040d87f1
KP
5444/* Link training mode - select a suitable mode for each stage */
5445#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5446#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5447#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5448#define DP_LINK_TRAIN_OFF (3 << 28)
5449#define DP_LINK_TRAIN_MASK (3 << 28)
5450#define DP_LINK_TRAIN_SHIFT 28
5451
8db9d77b
ZW
5452/* CPT Link training mode */
5453#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5454#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5455#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5456#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5457#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5458#define DP_LINK_TRAIN_SHIFT_CPT 8
5459
040d87f1
KP
5460/* Signal voltages. These are mostly controlled by the other end */
5461#define DP_VOLTAGE_0_4 (0 << 25)
5462#define DP_VOLTAGE_0_6 (1 << 25)
5463#define DP_VOLTAGE_0_8 (2 << 25)
5464#define DP_VOLTAGE_1_2 (3 << 25)
5465#define DP_VOLTAGE_MASK (7 << 25)
5466#define DP_VOLTAGE_SHIFT 25
5467
5468/* Signal pre-emphasis levels, like voltages, the other end tells us what
5469 * they want
5470 */
5471#define DP_PRE_EMPHASIS_0 (0 << 22)
5472#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5473#define DP_PRE_EMPHASIS_6 (2 << 22)
5474#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5475#define DP_PRE_EMPHASIS_MASK (7 << 22)
5476#define DP_PRE_EMPHASIS_SHIFT 22
5477
5478/* How many wires to use. I guess 3 was too hard */
17aa6be9 5479#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5480#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5481#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5482
5483/* Mystic DPCD version 1.1 special mode */
5484#define DP_ENHANCED_FRAMING (1 << 18)
5485
32f9d658
ZW
5486/* eDP */
5487#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5488#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5489#define DP_PLL_FREQ_MASK (3 << 16)
5490
646b4269 5491/* locked once port is enabled */
040d87f1
KP
5492#define DP_PORT_REVERSAL (1 << 15)
5493
32f9d658
ZW
5494/* eDP */
5495#define DP_PLL_ENABLE (1 << 14)
5496
646b4269 5497/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5498#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5499
5500#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5501#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5502
646b4269 5503/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5504#define DP_COLOR_RANGE_16_235 (1 << 8)
5505
646b4269 5506/* Turn on the audio link */
040d87f1
KP
5507#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5508
646b4269 5509/* vs and hs sync polarity */
040d87f1
KP
5510#define DP_SYNC_VS_HIGH (1 << 4)
5511#define DP_SYNC_HS_HIGH (1 << 3)
5512
646b4269 5513/* A fantasy */
040d87f1
KP
5514#define DP_DETECTED (1 << 2)
5515
646b4269 5516/* The aux channel provides a way to talk to the
040d87f1
KP
5517 * signal sink for DDC etc. Max packet size supported
5518 * is 20 bytes in each direction, hence the 5 fixed
5519 * data registers
5520 */
ed5eb1b7
JN
5521#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5522#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5523#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5524#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5525#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5526#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
5527
5528#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5529#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5530#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5531#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5532#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5533#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
5534
5535#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5536#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5537#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5538#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5539#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5540#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
5541
5542#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5543#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5544#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5545#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5546#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5547#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
5548
5549#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5550#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5551#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5552#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5553#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5554#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
5555
5556#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5557#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5558#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5559#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5560#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5561#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
a324fcac 5562
bdabdb63
VS
5563#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5564#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5565
5566#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5567#define DP_AUX_CH_CTL_DONE (1 << 30)
5568#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5569#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5570#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5571#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5572#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5573#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5574#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5575#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5576#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5577#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5578#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5579#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5580#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5581#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5582#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5583#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5584#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5585#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5586#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5587#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5588#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5589#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5590#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5591#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5592#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5593#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5594
5595/*
5596 * Computing GMCH M and N values for the Display Port link
5597 *
5598 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5599 *
5600 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5601 *
5602 * The GMCH value is used internally
5603 *
5604 * bytes_per_pixel is the number of bytes coming out of the plane,
5605 * which is after the LUTs, so we want the bytes for our color format.
5606 * For our current usage, this is always 3, one byte for R, G and B.
5607 */
e3b95f1e
DV
5608#define _PIPEA_DATA_M_G4X 0x70050
5609#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5610
5611/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5612#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5613#define TU_SIZE_SHIFT 25
a65851af 5614#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5615
a65851af
VS
5616#define DATA_LINK_M_N_MASK (0xffffff)
5617#define DATA_LINK_N_MAX (0x800000)
040d87f1 5618
e3b95f1e
DV
5619#define _PIPEA_DATA_N_G4X 0x70054
5620#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5621#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5622
5623/*
5624 * Computing Link M and N values for the Display Port link
5625 *
5626 * Link M / N = pixel_clock / ls_clk
5627 *
5628 * (the DP spec calls pixel_clock the 'strm_clk')
5629 *
5630 * The Link value is transmitted in the Main Stream
5631 * Attributes and VB-ID.
5632 */
5633
e3b95f1e
DV
5634#define _PIPEA_LINK_M_G4X 0x70060
5635#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5636#define PIPEA_DP_LINK_M_MASK (0xffffff)
5637
e3b95f1e
DV
5638#define _PIPEA_LINK_N_G4X 0x70064
5639#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5640#define PIPEA_DP_LINK_N_MASK (0xffffff)
5641
f0f59a00
VS
5642#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5643#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5644#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5645#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5646
585fb111
JB
5647/* Display & cursor control */
5648
5649/* Pipe A */
a57c774a 5650#define _PIPEADSL 0x70000
837ba00f
PZ
5651#define DSL_LINEMASK_GEN2 0x00000fff
5652#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5653#define _PIPEACONF 0x70008
5ee8ee86 5654#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5655#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5656#define PIPECONF_DOUBLE_WIDE (1 << 30)
5657#define I965_PIPECONF_ACTIVE (1 << 30)
5658#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5659#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5660#define PIPECONF_SINGLE_WIDE 0
5661#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5662#define PIPECONF_PIPE_LOCKED (1 << 25)
5ee8ee86 5663#define PIPECONF_FORCE_BORDER (1 << 25)
9d5441de
VS
5664#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5665#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5666#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5667#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5668#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5669#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5670#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5671#define PIPECONF_GAMMA_MODE_SHIFT 24
59df7b17 5672#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5673#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5674/* Note that pre-gen3 does not support interlaced display directly. Panel
5675 * fitting must be disabled on pre-ilk for interlaced. */
5676#define PIPECONF_PROGRESSIVE (0 << 21)
5677#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5678#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5679#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5680#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5681/* Ironlake and later have a complete new set of values for interlaced. PFIT
5682 * means panel fitter required, PF means progressive fetch, DBL means power
5683 * saving pixel doubling. */
5684#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5685#define PIPECONF_INTERLACED_ILK (3 << 21)
5686#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5687#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5688#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5689#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5690#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5691#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5692#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
d1844606
VS
5693#define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
5694#define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
5695#define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
5696#define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
ac0f01ce 5697#define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
dfd07d72 5698#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5699#define PIPECONF_8BPC (0 << 5)
5700#define PIPECONF_10BPC (1 << 5)
5701#define PIPECONF_6BPC (2 << 5)
5702#define PIPECONF_12BPC (3 << 5)
5703#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5704#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5705#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5706#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5707#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5708#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5709#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5710#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5711#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5712#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5713#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5714#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5715#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5716#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5717#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5718#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5719#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5720#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5721#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5722#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5723#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5724#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5725#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5726#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5727#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5728#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5729#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5730#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5731#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5732#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5733#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5734#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5735#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5736#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5737#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5738#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5739#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5740#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5741#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5742#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5743#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5744#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5745#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5746#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5747#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5748#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5749#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5750#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5751#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5752#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5753#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5754#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5755#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5756
755e9019
ID
5757#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5758#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5759
84fd4f4e
RB
5760#define PIPE_A_OFFSET 0x70000
5761#define PIPE_B_OFFSET 0x71000
5762#define PIPE_C_OFFSET 0x72000
f1f1d4fa 5763#define PIPE_D_OFFSET 0x73000
84fd4f4e 5764#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5765/*
5766 * There's actually no pipe EDP. Some pipe registers have
5767 * simply shifted from the pipe to the transcoder, while
5768 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5769 * to access such registers in transcoder EDP.
5770 */
5771#define PIPE_EDP_OFFSET 0x7f000
5772
372610f3
MC
5773/* ICL DSI 0 and 1 */
5774#define PIPE_DSI0_OFFSET 0x7b000
5775#define PIPE_DSI1_OFFSET 0x7b800
5776
f0f59a00
VS
5777#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5778#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5779#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5780#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5781#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5782
e262568e
VS
5783#define _PIPEAGCMAX 0x70010
5784#define _PIPEBGCMAX 0x71010
8efd0698 5785#define PIPEGCMAX_RGB_MASK REG_GENMASK(15, 0)
e262568e
VS
5786#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5787
756f85cf
PZ
5788#define _PIPE_MISC_A 0x70030
5789#define _PIPE_MISC_B 0x71030
b10d1173
VS
5790#define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
5791#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
09b25812 5792#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
5ee8ee86
PZ
5793#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5794#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5795#define PIPEMISC_DITHER_8_BPC (0 << 5)
5796#define PIPEMISC_DITHER_10_BPC (1 << 5)
5797#define PIPEMISC_DITHER_6_BPC (2 << 5)
5798#define PIPEMISC_DITHER_12_BPC (3 << 5)
5799#define PIPEMISC_DITHER_ENABLE (1 << 4)
5800#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5801#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5802#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5803
c0550305
MR
5804/* Skylake+ pipe bottom (background) color */
5805#define _SKL_BOTTOM_COLOR_A 0x70034
5806#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5807#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5808#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5809
f0f59a00 5810#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5811#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5812#define PIPEB_HLINE_INT_EN (1 << 28)
5813#define PIPEB_VBLANK_INT_EN (1 << 27)
5814#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5815#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5816#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5817#define PIPE_PSR_INT_EN (1 << 22)
5818#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5819#define PIPEA_HLINE_INT_EN (1 << 20)
5820#define PIPEA_VBLANK_INT_EN (1 << 19)
5821#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5822#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5823#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5824#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5825#define PIPEC_HLINE_INT_EN (1 << 12)
5826#define PIPEC_VBLANK_INT_EN (1 << 11)
5827#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5828#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5829#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5830
f0f59a00 5831#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5832#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5833#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5834#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5835#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5836#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5837#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5838#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5839#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5840#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5841#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5842#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5843#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5844#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5845#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5846#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5847#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5848#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5849#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5850#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5851#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5852#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5853#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5854#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5855#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5856#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5857#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5858#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5859#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5860
ed5eb1b7 5861#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
5862#define DSPARB_CSTART_MASK (0x7f << 7)
5863#define DSPARB_CSTART_SHIFT 7
5864#define DSPARB_BSTART_MASK (0x7f)
5865#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5866#define DSPARB_BEND_SHIFT 9 /* on 855 */
5867#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5868#define DSPARB_SPRITEA_SHIFT_VLV 0
5869#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5870#define DSPARB_SPRITEB_SHIFT_VLV 8
5871#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5872#define DSPARB_SPRITEC_SHIFT_VLV 16
5873#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5874#define DSPARB_SPRITED_SHIFT_VLV 24
5875#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5876#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5877#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5878#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5879#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5880#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5881#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5882#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5883#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5884#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5885#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5886#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5887#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5888#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5889#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5890#define DSPARB_SPRITEE_SHIFT_VLV 0
5891#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5892#define DSPARB_SPRITEF_SHIFT_VLV 8
5893#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5894
0a560674 5895/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 5896#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 5897#define DSPFW_SR_SHIFT 23
5ee8ee86 5898#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5899#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5900#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5901#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5902#define DSPFW_PLANEB_MASK (0x7f << 8)
5903#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5904#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5905#define DSPFW_PLANEA_MASK (0x7f << 0)
5906#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5907#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 5908#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5909#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5910#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5911#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5912#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5913#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5914#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5915#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5916#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5917#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5918#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5919#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5920#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5921#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5922#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5923#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
5924#define DSPFW_HPLL_SR_EN (1 << 31)
5925#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5926#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5927#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5928#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5929#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5930#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5931#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5932
5933/* vlv/chv */
f0f59a00 5934#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5935#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5936#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5937#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5938#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5939#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5940#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5941#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5942#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5943#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5944#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5945#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5946#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5947#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5948#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5949#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5950#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5951#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5952#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5953#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5954#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5955#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5956#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5957#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5958#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5959#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5960#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5961#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5962#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5963#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5964#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5965#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5966#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5967#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5968#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5969#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5970#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5971#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5972#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5973#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5974#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5975#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5976#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5977#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5978#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5979#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5980#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5981
5982/* vlv/chv high order bits */
f0f59a00 5983#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5984#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5985#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5986#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5987#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5988#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5989#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5990#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5991#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5992#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5993#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5994#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5995#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5996#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5997#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5998#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5999#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 6000#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 6001#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 6002#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 6003#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 6004#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 6005#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 6006#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 6007#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 6008#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 6009#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 6010#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 6011#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 6012#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 6013#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 6014#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 6015#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 6016#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 6017#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 6018#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 6019#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 6020#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 6021#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 6022#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 6023#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 6024#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 6025
12a3c055 6026/* drain latency register values*/
f0f59a00 6027#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 6028#define DDL_CURSOR_SHIFT 24
5ee8ee86 6029#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 6030#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
6031#define DDL_PRECISION_HIGH (1 << 7)
6032#define DDL_PRECISION_LOW (0 << 7)
0948c265 6033#define DRAIN_LATENCY_MASK 0x7f
12a3c055 6034
f0f59a00 6035#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
6036#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6037#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 6038
c231775c 6039#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 6040#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 6041
7662c8bd 6042/* FIFO watermark sizes etc */
0e442c60 6043#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
6044#define I915_FIFO_LINE_SIZE 64
6045#define I830_FIFO_LINE_SIZE 32
0e442c60 6046
ceb04246 6047#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 6048#define G4X_FIFO_SIZE 127
1b07e04e
ZY
6049#define I965_FIFO_SIZE 512
6050#define I945_FIFO_SIZE 127
7662c8bd 6051#define I915_FIFO_SIZE 95
dff33cfc 6052#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 6053#define I830_FIFO_SIZE 95
0e442c60 6054
ceb04246 6055#define VALLEYVIEW_MAX_WM 0xff
0e442c60 6056#define G4X_MAX_WM 0x3f
7662c8bd
SL
6057#define I915_MAX_WM 0x3f
6058
f2b115e6
AJ
6059#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6060#define PINEVIEW_FIFO_LINE_SIZE 64
6061#define PINEVIEW_MAX_WM 0x1ff
6062#define PINEVIEW_DFT_WM 0x3f
6063#define PINEVIEW_DFT_HPLLOFF_WM 0
6064#define PINEVIEW_GUARD_WM 10
6065#define PINEVIEW_CURSOR_FIFO 64
6066#define PINEVIEW_CURSOR_MAX_WM 0x3f
6067#define PINEVIEW_CURSOR_DFT_WM 0
6068#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 6069
ceb04246 6070#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
6071#define I965_CURSOR_FIFO 64
6072#define I965_CURSOR_MAX_WM 32
6073#define I965_CURSOR_DFT_WM 8
7f8a8569 6074
fae1267d 6075/* Watermark register definitions for SKL */
086f8e84
VS
6076#define _CUR_WM_A_0 0x70140
6077#define _CUR_WM_B_0 0x71140
6078#define _PLANE_WM_1_A_0 0x70240
6079#define _PLANE_WM_1_B_0 0x71240
6080#define _PLANE_WM_2_A_0 0x70340
6081#define _PLANE_WM_2_B_0 0x71340
6082#define _PLANE_WM_TRANS_1_A_0 0x70268
6083#define _PLANE_WM_TRANS_1_B_0 0x71268
6084#define _PLANE_WM_TRANS_2_A_0 0x70368
6085#define _PLANE_WM_TRANS_2_B_0 0x71368
6086#define _CUR_WM_TRANS_A_0 0x70168
6087#define _CUR_WM_TRANS_B_0 0x71168
fae1267d 6088#define PLANE_WM_EN (1 << 31)
2ed8e1f5 6089#define PLANE_WM_IGNORE_LINES (1 << 30)
fae1267d
PB
6090#define PLANE_WM_LINES_SHIFT 14
6091#define PLANE_WM_LINES_MASK 0x1f
c7e716b8 6092#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
fae1267d 6093
086f8e84 6094#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
6095#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6096#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 6097
086f8e84
VS
6098#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6099#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
6100#define _PLANE_WM_BASE(pipe, plane) \
6101 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6102#define PLANE_WM(pipe, plane, level) \
f0f59a00 6103 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 6104#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 6105 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 6106#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 6107 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 6108#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6109 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6110
7f8a8569 6111/* define the Watermark register on Ironlake */
f0f59a00 6112#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6113#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6114#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6115#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6116#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6117#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6118
f0f59a00
VS
6119#define WM0_PIPEB_ILK _MMIO(0x45104)
6120#define WM0_PIPEC_IVB _MMIO(0x45200)
6121#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6122#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6123#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6124#define WM1_LP_LATENCY_MASK (0x7f << 24)
6125#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6126#define WM1_LP_FBC_SHIFT 20
416f4727 6127#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6128#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6129#define WM1_LP_SR_SHIFT 8
1996d624 6130#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6131#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6132#define WM2_LP_EN (1 << 31)
f0f59a00 6133#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6134#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6135#define WM1S_LP_ILK _MMIO(0x45120)
6136#define WM2S_LP_IVB _MMIO(0x45124)
6137#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6138#define WM1S_LP_EN (1 << 31)
7f8a8569 6139
cca32e9a
PZ
6140#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6141 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6142 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6143
7f8a8569 6144/* Memory latency timer register */
f0f59a00 6145#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6146#define MLTR_WM1_SHIFT 0
6147#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6148/* the unit of memory self-refresh latency time is 0.5us */
6149#define ILK_SRLT_MASK 0x3f
6150
1398261a
YL
6151
6152/* the address where we get all kinds of latency value */
f0f59a00 6153#define SSKPD _MMIO(0x5d10)
1398261a
YL
6154#define SSKPD_WM_MASK 0x3f
6155#define SSKPD_WM0_SHIFT 0
6156#define SSKPD_WM1_SHIFT 8
6157#define SSKPD_WM2_SHIFT 16
6158#define SSKPD_WM3_SHIFT 24
6159
585fb111
JB
6160/*
6161 * The two pipe frame counter registers are not synchronized, so
6162 * reading a stable value is somewhat tricky. The following code
6163 * should work:
6164 *
6165 * do {
6166 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6167 * PIPE_FRAME_HIGH_SHIFT;
6168 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6169 * PIPE_FRAME_LOW_SHIFT);
6170 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6171 * PIPE_FRAME_HIGH_SHIFT);
6172 * } while (high1 != high2);
6173 * frame = (high1 << 8) | low1;
6174 */
25a2e2d0 6175#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6176#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6177#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6178#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6179#define PIPE_FRAME_LOW_MASK 0xff000000
6180#define PIPE_FRAME_LOW_SHIFT 24
6181#define PIPE_PIXEL_MASK 0x00ffffff
6182#define PIPE_PIXEL_SHIFT 0
9880b7a5 6183/* GM45+ just has to be different */
fd8f507c
VS
6184#define _PIPEA_FRMCOUNT_G4X 0x70040
6185#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6186#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6187#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6188
6189/* Cursor A & B regs */
5efb3e28 6190#define _CURACNTR 0x70080
14b60391
JB
6191/* Old style CUR*CNTR flags (desktop 8xx) */
6192#define CURSOR_ENABLE 0x80000000
6193#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6194#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6195#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6196#define CURSOR_FORMAT_SHIFT 24
6197#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6198#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6199#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6200#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6201#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6202#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6203/* New style CUR*CNTR flags */
b99b9ec1
VS
6204#define MCURSOR_MODE 0x27
6205#define MCURSOR_MODE_DISABLE 0x00
6206#define MCURSOR_MODE_128_32B_AX 0x02
6207#define MCURSOR_MODE_256_32B_AX 0x03
6208#define MCURSOR_MODE_64_32B_AX 0x07
6209#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6210#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6211#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6212#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6213#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6214#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6215#define MCURSOR_GAMMA_ENABLE (1 << 26)
8271b2ef 6216#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
5ee8ee86 6217#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6218#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6219#define _CURABASE 0x70084
6220#define _CURAPOS 0x70088
585fb111
JB
6221#define CURSOR_POS_MASK 0x007FF
6222#define CURSOR_POS_SIGN 0x8000
6223#define CURSOR_X_SHIFT 0
6224#define CURSOR_Y_SHIFT 16
024faac7
VS
6225#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6226#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6227#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6228#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6229#define _CURBCNTR 0x700c0
6230#define _CURBBASE 0x700c4
6231#define _CURBPOS 0x700c8
585fb111 6232
65a21cd6
JB
6233#define _CURBCNTR_IVB 0x71080
6234#define _CURBBASE_IVB 0x71084
6235#define _CURBPOS_IVB 0x71088
6236
5efb3e28
VS
6237#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6238#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6239#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6240#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6241#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6242
5efb3e28
VS
6243#define CURSOR_A_OFFSET 0x70080
6244#define CURSOR_B_OFFSET 0x700c0
6245#define CHV_CURSOR_C_OFFSET 0x700e0
6246#define IVB_CURSOR_B_OFFSET 0x71080
6247#define IVB_CURSOR_C_OFFSET 0x72080
6ea3cee6 6248#define TGL_CURSOR_D_OFFSET 0x73080
65a21cd6 6249
585fb111 6250/* Display A control */
a57c774a 6251#define _DSPACNTR 0x70180
5ee8ee86 6252#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6253#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6254#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6255#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6256#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6257#define DISPPLANE_YUV422 (0x0 << 26)
6258#define DISPPLANE_8BPP (0x2 << 26)
6259#define DISPPLANE_BGRA555 (0x3 << 26)
6260#define DISPPLANE_BGRX555 (0x4 << 26)
6261#define DISPPLANE_BGRX565 (0x5 << 26)
6262#define DISPPLANE_BGRX888 (0x6 << 26)
6263#define DISPPLANE_BGRA888 (0x7 << 26)
6264#define DISPPLANE_RGBX101010 (0x8 << 26)
6265#define DISPPLANE_RGBA101010 (0x9 << 26)
6266#define DISPPLANE_BGRX101010 (0xa << 26)
6267#define DISPPLANE_RGBX161616 (0xc << 26)
6268#define DISPPLANE_RGBX888 (0xe << 26)
6269#define DISPPLANE_RGBA888 (0xf << 26)
6270#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6271#define DISPPLANE_STEREO_DISABLE 0
8271b2ef 6272#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
b24e7179 6273#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6274#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6275#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6276#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6277#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6278#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6279#define DISPPLANE_NO_LINE_DOUBLE 0
6280#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6281#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6282#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6283#define DISPPLANE_ROTATE_180 (1 << 15)
6284#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6285#define DISPPLANE_TILED (1 << 10)
6286#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6287#define _DSPAADDR 0x70184
6288#define _DSPASTRIDE 0x70188
6289#define _DSPAPOS 0x7018C /* reserved */
6290#define _DSPASIZE 0x70190
6291#define _DSPASURF 0x7019C /* 965+ only */
6292#define _DSPATILEOFF 0x701A4 /* 965+ only */
6293#define _DSPAOFFSET 0x701A4 /* HSW */
6294#define _DSPASURFLIVE 0x701AC
94e15723 6295#define _DSPAGAMC 0x701E0
a57c774a 6296
f0f59a00
VS
6297#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6298#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6299#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6300#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6301#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6302#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6303#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6304#define DSPLINOFF(plane) DSPADDR(plane)
6305#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6306#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
94e15723 6307#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
5eddb70b 6308
c14b0485
VS
6309/* CHV pipe B blender and primary plane */
6310#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6311#define CHV_BLEND_LEGACY (0 << 30)
6312#define CHV_BLEND_ANDROID (1 << 30)
6313#define CHV_BLEND_MPO (2 << 30)
6314#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6315#define _CHV_CANVAS_A 0x60a04
6316#define _PRIMPOS_A 0x60a08
6317#define _PRIMSIZE_A 0x60a0c
6318#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6319#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6320
f0f59a00
VS
6321#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6322#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6323#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6324#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6325#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6326
446f2545
AR
6327/* Display/Sprite base address macros */
6328#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6329#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6330#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6331
85fa792b
VS
6332/*
6333 * VBIOS flags
6334 * gen2:
6335 * [00:06] alm,mgm
6336 * [10:16] all
6337 * [30:32] alm,mgm
6338 * gen3+:
6339 * [00:0f] all
6340 * [10:1f] all
6341 * [30:32] all
6342 */
ed5eb1b7
JN
6343#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6344#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6345#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 6346#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6347
6348/* Pipe B */
ed5eb1b7
JN
6349#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6350#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6351#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
6352#define _PIPEBFRAMEHIGH 0x71040
6353#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
6354#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6355#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 6356
585fb111
JB
6357
6358/* Display B control */
ed5eb1b7 6359#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
5ee8ee86 6360#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6361#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6362#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6363#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
ed5eb1b7
JN
6364#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6365#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6366#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6367#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6368#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6369#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6370#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6371#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 6372
372610f3
MC
6373/* ICL DSI 0 and 1 */
6374#define _PIPEDSI0CONF 0x7b008
6375#define _PIPEDSI1CONF 0x7b808
6376
b840d907
JB
6377/* Sprite A control */
6378#define _DVSACNTR 0x72180
5ee8ee86
PZ
6379#define DVS_ENABLE (1 << 31)
6380#define DVS_GAMMA_ENABLE (1 << 30)
6381#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6382#define DVS_PIXFORMAT_MASK (3 << 25)
6383#define DVS_FORMAT_YUV422 (0 << 25)
6384#define DVS_FORMAT_RGBX101010 (1 << 25)
6385#define DVS_FORMAT_RGBX888 (2 << 25)
6386#define DVS_FORMAT_RGBX161616 (3 << 25)
6387#define DVS_PIPE_CSC_ENABLE (1 << 24)
6388#define DVS_SOURCE_KEY (1 << 22)
6389#define DVS_RGB_ORDER_XBGR (1 << 20)
6390#define DVS_YUV_FORMAT_BT709 (1 << 18)
6391#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6392#define DVS_YUV_ORDER_YUYV (0 << 16)
6393#define DVS_YUV_ORDER_UYVY (1 << 16)
6394#define DVS_YUV_ORDER_YVYU (2 << 16)
6395#define DVS_YUV_ORDER_VYUY (3 << 16)
6396#define DVS_ROTATE_180 (1 << 15)
6397#define DVS_DEST_KEY (1 << 2)
6398#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6399#define DVS_TILED (1 << 10)
b840d907
JB
6400#define _DVSALINOFF 0x72184
6401#define _DVSASTRIDE 0x72188
6402#define _DVSAPOS 0x7218c
6403#define _DVSASIZE 0x72190
6404#define _DVSAKEYVAL 0x72194
6405#define _DVSAKEYMSK 0x72198
6406#define _DVSASURF 0x7219c
6407#define _DVSAKEYMAXVAL 0x721a0
6408#define _DVSATILEOFF 0x721a4
6409#define _DVSASURFLIVE 0x721ac
94e15723 6410#define _DVSAGAMC_G4X 0x721e0 /* g4x */
b840d907 6411#define _DVSASCALE 0x72204
5ee8ee86
PZ
6412#define DVS_SCALE_ENABLE (1 << 31)
6413#define DVS_FILTER_MASK (3 << 29)
6414#define DVS_FILTER_MEDIUM (0 << 29)
6415#define DVS_FILTER_ENHANCING (1 << 29)
6416#define DVS_FILTER_SOFTENING (2 << 29)
6417#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6418#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
94e15723
VS
6419#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6420#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
b840d907
JB
6421
6422#define _DVSBCNTR 0x73180
6423#define _DVSBLINOFF 0x73184
6424#define _DVSBSTRIDE 0x73188
6425#define _DVSBPOS 0x7318c
6426#define _DVSBSIZE 0x73190
6427#define _DVSBKEYVAL 0x73194
6428#define _DVSBKEYMSK 0x73198
6429#define _DVSBSURF 0x7319c
6430#define _DVSBKEYMAXVAL 0x731a0
6431#define _DVSBTILEOFF 0x731a4
6432#define _DVSBSURFLIVE 0x731ac
94e15723 6433#define _DVSBGAMC_G4X 0x731e0 /* g4x */
b840d907 6434#define _DVSBSCALE 0x73204
94e15723
VS
6435#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6436#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
b840d907 6437
f0f59a00
VS
6438#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6439#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6440#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6441#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6442#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6443#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6444#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6445#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6446#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6447#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6448#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6449#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
94e15723
VS
6450#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6451#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6452#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
b840d907
JB
6453
6454#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6455#define SPRITE_ENABLE (1 << 31)
6456#define SPRITE_GAMMA_ENABLE (1 << 30)
6457#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6458#define SPRITE_PIXFORMAT_MASK (7 << 25)
6459#define SPRITE_FORMAT_YUV422 (0 << 25)
6460#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6461#define SPRITE_FORMAT_RGBX888 (2 << 25)
6462#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6463#define SPRITE_FORMAT_YUV444 (4 << 25)
6464#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6465#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6466#define SPRITE_SOURCE_KEY (1 << 22)
6467#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6468#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6469#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6470#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6471#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6472#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6473#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6474#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6475#define SPRITE_ROTATE_180 (1 << 15)
6476#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
423ee8e9 6477#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
5ee8ee86
PZ
6478#define SPRITE_TILED (1 << 10)
6479#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6480#define _SPRA_LINOFF 0x70284
6481#define _SPRA_STRIDE 0x70288
6482#define _SPRA_POS 0x7028c
6483#define _SPRA_SIZE 0x70290
6484#define _SPRA_KEYVAL 0x70294
6485#define _SPRA_KEYMSK 0x70298
6486#define _SPRA_SURF 0x7029c
6487#define _SPRA_KEYMAX 0x702a0
6488#define _SPRA_TILEOFF 0x702a4
c54173a8 6489#define _SPRA_OFFSET 0x702a4
32ae46bf 6490#define _SPRA_SURFLIVE 0x702ac
b840d907 6491#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6492#define SPRITE_SCALE_ENABLE (1 << 31)
6493#define SPRITE_FILTER_MASK (3 << 29)
6494#define SPRITE_FILTER_MEDIUM (0 << 29)
6495#define SPRITE_FILTER_ENHANCING (1 << 29)
6496#define SPRITE_FILTER_SOFTENING (2 << 29)
6497#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6498#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907 6499#define _SPRA_GAMC 0x70400
94e15723
VS
6500#define _SPRA_GAMC16 0x70440
6501#define _SPRA_GAMC17 0x7044c
b840d907
JB
6502
6503#define _SPRB_CTL 0x71280
6504#define _SPRB_LINOFF 0x71284
6505#define _SPRB_STRIDE 0x71288
6506#define _SPRB_POS 0x7128c
6507#define _SPRB_SIZE 0x71290
6508#define _SPRB_KEYVAL 0x71294
6509#define _SPRB_KEYMSK 0x71298
6510#define _SPRB_SURF 0x7129c
6511#define _SPRB_KEYMAX 0x712a0
6512#define _SPRB_TILEOFF 0x712a4
c54173a8 6513#define _SPRB_OFFSET 0x712a4
32ae46bf 6514#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6515#define _SPRB_SCALE 0x71304
6516#define _SPRB_GAMC 0x71400
94e15723
VS
6517#define _SPRB_GAMC16 0x71440
6518#define _SPRB_GAMC17 0x7144c
b840d907 6519
f0f59a00
VS
6520#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6521#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6522#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6523#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6524#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6525#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6526#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6527#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6528#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6529#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6530#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6531#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
94e15723
VS
6532#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6533#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6534#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
f0f59a00 6535#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6536
921c3b67 6537#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6538#define SP_ENABLE (1 << 31)
6539#define SP_GAMMA_ENABLE (1 << 30)
6540#define SP_PIXFORMAT_MASK (0xf << 26)
6541#define SP_FORMAT_YUV422 (0 << 26)
6542#define SP_FORMAT_BGR565 (5 << 26)
6543#define SP_FORMAT_BGRX8888 (6 << 26)
6544#define SP_FORMAT_BGRA8888 (7 << 26)
6545#define SP_FORMAT_RGBX1010102 (8 << 26)
6546#define SP_FORMAT_RGBA1010102 (9 << 26)
6547#define SP_FORMAT_RGBX8888 (0xe << 26)
6548#define SP_FORMAT_RGBA8888 (0xf << 26)
6549#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6550#define SP_SOURCE_KEY (1 << 22)
6551#define SP_YUV_FORMAT_BT709 (1 << 18)
6552#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6553#define SP_YUV_ORDER_YUYV (0 << 16)
6554#define SP_YUV_ORDER_UYVY (1 << 16)
6555#define SP_YUV_ORDER_YVYU (2 << 16)
6556#define SP_YUV_ORDER_VYUY (3 << 16)
6557#define SP_ROTATE_180 (1 << 15)
6558#define SP_TILED (1 << 10)
6559#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6560#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6561#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6562#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6563#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6564#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6565#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6566#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6567#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6568#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6569#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6570#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6571#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6572#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6573#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6574#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6575#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6576#define SP_SH_COS(x) (x) /* u3.7 */
94e15723 6577#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
921c3b67
VS
6578
6579#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6580#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6581#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6582#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6583#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6584#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6585#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6586#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6587#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6588#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6589#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6590#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6591#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
94e15723 6592#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
7f1f3851 6593
94e15723
VS
6594#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6595 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
83c04a62 6596#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
94e15723 6597 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
83c04a62
VS
6598
6599#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6600#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6601#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6602#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6603#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6604#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6605#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6606#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6607#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6608#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6609#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6610#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6611#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
94e15723 6612#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
7f1f3851 6613
6ca2aeb2
VS
6614/*
6615 * CHV pipe B sprite CSC
6616 *
6617 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6618 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6619 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6620 */
83c04a62
VS
6621#define _MMIO_CHV_SPCSC(plane_id, reg) \
6622 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6623
6624#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6625#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6626#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6627#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6628#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6629
83c04a62
VS
6630#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6631#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6632#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6633#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6634#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6635#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6636#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6637
83c04a62
VS
6638#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6639#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6640#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6641#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6642#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6643
83c04a62
VS
6644#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6645#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6646#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6647#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6648#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6649
70d21f0e
DL
6650/* Skylake plane registers */
6651
6652#define _PLANE_CTL_1_A 0x70180
6653#define _PLANE_CTL_2_A 0x70280
6654#define _PLANE_CTL_3_A 0x70380
6655#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6656#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6657#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6658/*
6659 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6660 * expanded to include bit 23 as well. However, the shift-24 based values
6661 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6662 */
70d21f0e 6663#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6664#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6665#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6666#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
e1312211 6667#define PLANE_CTL_FORMAT_P010 (3 << 24)
5ee8ee86 6668#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
e1312211 6669#define PLANE_CTL_FORMAT_P012 (5 << 24)
5ee8ee86 6670#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
e1312211 6671#define PLANE_CTL_FORMAT_P016 (7 << 24)
5ee8ee86
PZ
6672#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6673#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6674#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6675#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6676#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
696fa001
SS
6677#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6678#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6679#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6680#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6681#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6682#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
dc2a41b4 6683#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6684#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6685#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6686#define PLANE_CTL_ORDER_BGRX (0 << 20)
6687#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6688#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6689#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6690#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6691#define PLANE_CTL_YUV422_YUYV (0 << 16)
6692#define PLANE_CTL_YUV422_UYVY (1 << 16)
6693#define PLANE_CTL_YUV422_YVYU (2 << 16)
6694#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6695#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6696#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6697#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6698#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6699#define PLANE_CTL_TILED_LINEAR (0 << 10)
6700#define PLANE_CTL_TILED_X (1 << 10)
6701#define PLANE_CTL_TILED_Y (4 << 10)
6702#define PLANE_CTL_TILED_YF (5 << 10)
6703#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6704#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6705#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6706#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6707#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6708#define PLANE_CTL_ROTATE_MASK 0x3
6709#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6710#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6711#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6712#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6713#define _PLANE_STRIDE_1_A 0x70188
6714#define _PLANE_STRIDE_2_A 0x70288
6715#define _PLANE_STRIDE_3_A 0x70388
6716#define _PLANE_POS_1_A 0x7018c
6717#define _PLANE_POS_2_A 0x7028c
6718#define _PLANE_POS_3_A 0x7038c
6719#define _PLANE_SIZE_1_A 0x70190
6720#define _PLANE_SIZE_2_A 0x70290
6721#define _PLANE_SIZE_3_A 0x70390
6722#define _PLANE_SURF_1_A 0x7019c
6723#define _PLANE_SURF_2_A 0x7029c
6724#define _PLANE_SURF_3_A 0x7039c
6725#define _PLANE_OFFSET_1_A 0x701a4
6726#define _PLANE_OFFSET_2_A 0x702a4
6727#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6728#define _PLANE_KEYVAL_1_A 0x70194
6729#define _PLANE_KEYVAL_2_A 0x70294
6730#define _PLANE_KEYMSK_1_A 0x70198
6731#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6732#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6733#define _PLANE_KEYMAX_1_A 0x701a0
6734#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6735#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
2e2adb05
VS
6736#define _PLANE_AUX_DIST_1_A 0x701c0
6737#define _PLANE_AUX_DIST_2_A 0x702c0
6738#define _PLANE_AUX_OFFSET_1_A 0x701c4
6739#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6740#define _PLANE_CUS_CTL_1_A 0x701c8
6741#define _PLANE_CUS_CTL_2_A 0x702c8
6742#define PLANE_CUS_ENABLE (1 << 31)
6743#define PLANE_CUS_PLANE_6 (0 << 30)
6744#define PLANE_CUS_PLANE_7 (1 << 30)
6745#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6746#define PLANE_CUS_HPHASE_0 (0 << 16)
6747#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6748#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6749#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6750#define PLANE_CUS_VPHASE_0 (0 << 12)
6751#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6752#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6753#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6754#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6755#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6756#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6757#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6a255da7 6758#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
077ef1f0 6759#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6760#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6761#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6762#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6763#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6764#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6765#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6766#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6767#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6768#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6769#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6770#define _PLANE_BUF_CFG_1_A 0x7027c
6771#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6772#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6773#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6774
6a255da7
US
6775/* Input CSC Register Definitions */
6776#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6777#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6778
6779#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6780#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6781
6782#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6783 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6784 _PLANE_INPUT_CSC_RY_GY_1_B)
6785#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6786 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6787 _PLANE_INPUT_CSC_RY_GY_2_B)
6788
6789#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6790 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6791 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6792
6793#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6794#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6795
6796#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6797#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6798
6799#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6800 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6801 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6802#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6803 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6804 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6805#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6806 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6807 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6808
6809#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6810#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6811
6812#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6813#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6814
6815#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6816 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6817 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6818#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6819 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6820 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6821#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6822 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6823 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6824
70d21f0e
DL
6825#define _PLANE_CTL_1_B 0x71180
6826#define _PLANE_CTL_2_B 0x71280
6827#define _PLANE_CTL_3_B 0x71380
6828#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6829#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6830#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6831#define PLANE_CTL(pipe, plane) \
f0f59a00 6832 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6833
6834#define _PLANE_STRIDE_1_B 0x71188
6835#define _PLANE_STRIDE_2_B 0x71288
6836#define _PLANE_STRIDE_3_B 0x71388
6837#define _PLANE_STRIDE_1(pipe) \
6838 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6839#define _PLANE_STRIDE_2(pipe) \
6840 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6841#define _PLANE_STRIDE_3(pipe) \
6842 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6843#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6844 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6845
6846#define _PLANE_POS_1_B 0x7118c
6847#define _PLANE_POS_2_B 0x7128c
6848#define _PLANE_POS_3_B 0x7138c
6849#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6850#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6851#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6852#define PLANE_POS(pipe, plane) \
f0f59a00 6853 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6854
6855#define _PLANE_SIZE_1_B 0x71190
6856#define _PLANE_SIZE_2_B 0x71290
6857#define _PLANE_SIZE_3_B 0x71390
6858#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6859#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6860#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6861#define PLANE_SIZE(pipe, plane) \
f0f59a00 6862 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6863
6864#define _PLANE_SURF_1_B 0x7119c
6865#define _PLANE_SURF_2_B 0x7129c
6866#define _PLANE_SURF_3_B 0x7139c
6867#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6868#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6869#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6870#define PLANE_SURF(pipe, plane) \
f0f59a00 6871 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6872
6873#define _PLANE_OFFSET_1_B 0x711a4
6874#define _PLANE_OFFSET_2_B 0x712a4
6875#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6876#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6877#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6878 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6879
dc2a41b4
DL
6880#define _PLANE_KEYVAL_1_B 0x71194
6881#define _PLANE_KEYVAL_2_B 0x71294
6882#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6883#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6884#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6885 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6886
6887#define _PLANE_KEYMSK_1_B 0x71198
6888#define _PLANE_KEYMSK_2_B 0x71298
6889#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6890#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6891#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6892 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6893
6894#define _PLANE_KEYMAX_1_B 0x711a0
6895#define _PLANE_KEYMAX_2_B 0x712a0
6896#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6897#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6898#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6899 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6900
8211bd5b
DL
6901#define _PLANE_BUF_CFG_1_B 0x7127c
6902#define _PLANE_BUF_CFG_2_B 0x7137c
d7e449a8 6903#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
37cde11b 6904#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6905#define _PLANE_BUF_CFG_1(pipe) \
6906 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6907#define _PLANE_BUF_CFG_2(pipe) \
6908 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6909#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6910 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6911
2cd601c6
CK
6912#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6913#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6914#define _PLANE_NV12_BUF_CFG_1(pipe) \
6915 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6916#define _PLANE_NV12_BUF_CFG_2(pipe) \
6917 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6918#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6919 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6920
2e2adb05
VS
6921#define _PLANE_AUX_DIST_1_B 0x711c0
6922#define _PLANE_AUX_DIST_2_B 0x712c0
6923#define _PLANE_AUX_DIST_1(pipe) \
6924 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6925#define _PLANE_AUX_DIST_2(pipe) \
6926 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6927#define PLANE_AUX_DIST(pipe, plane) \
6928 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6929
6930#define _PLANE_AUX_OFFSET_1_B 0x711c4
6931#define _PLANE_AUX_OFFSET_2_B 0x712c4
6932#define _PLANE_AUX_OFFSET_1(pipe) \
6933 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6934#define _PLANE_AUX_OFFSET_2(pipe) \
6935 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6936#define PLANE_AUX_OFFSET(pipe, plane) \
6937 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6938
cb2458ba
ML
6939#define _PLANE_CUS_CTL_1_B 0x711c8
6940#define _PLANE_CUS_CTL_2_B 0x712c8
6941#define _PLANE_CUS_CTL_1(pipe) \
6942 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6943#define _PLANE_CUS_CTL_2(pipe) \
6944 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6945#define PLANE_CUS_CTL(pipe, plane) \
6946 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6947
47f9ea8b
ACO
6948#define _PLANE_COLOR_CTL_1_B 0x711CC
6949#define _PLANE_COLOR_CTL_2_B 0x712CC
6950#define _PLANE_COLOR_CTL_3_B 0x713CC
6951#define _PLANE_COLOR_CTL_1(pipe) \
6952 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6953#define _PLANE_COLOR_CTL_2(pipe) \
6954 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6955#define PLANE_COLOR_CTL(pipe, plane) \
6956 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6957
6958#/* SKL new cursor registers */
8211bd5b
DL
6959#define _CUR_BUF_CFG_A 0x7017c
6960#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6961#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6962
585fb111 6963/* VBIOS regs */
f0f59a00 6964#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6965# define VGA_DISP_DISABLE (1 << 31)
6966# define VGA_2X_MODE (1 << 30)
6967# define VGA_PIPE_B_SELECT (1 << 29)
6968
f0f59a00 6969#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6970
f2b115e6 6971/* Ironlake */
b9055052 6972
f0f59a00 6973#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6974
f0f59a00 6975#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6976#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6977#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6978#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6979#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6980#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6981#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6982#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6983#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6984#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6985#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6986
6987/* refresh rate hardware control */
f0f59a00 6988#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6989#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6990#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6991
f0f59a00 6992#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6993#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6994#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6995#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6996#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6997#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6998#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6999
f0f59a00 7000#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
7001# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7002# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7003
f0f59a00 7004#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
7005# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7006
f0f59a00 7007#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 7008#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
7009#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7010#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7011
7012
a57c774a 7013#define _PIPEA_DATA_M1 0x60030
5eddb70b 7014#define PIPE_DATA_M1_OFFSET 0
a57c774a 7015#define _PIPEA_DATA_N1 0x60034
5eddb70b 7016#define PIPE_DATA_N1_OFFSET 0
b9055052 7017
a57c774a 7018#define _PIPEA_DATA_M2 0x60038
5eddb70b 7019#define PIPE_DATA_M2_OFFSET 0
a57c774a 7020#define _PIPEA_DATA_N2 0x6003c
5eddb70b 7021#define PIPE_DATA_N2_OFFSET 0
b9055052 7022
a57c774a 7023#define _PIPEA_LINK_M1 0x60040
5eddb70b 7024#define PIPE_LINK_M1_OFFSET 0
a57c774a 7025#define _PIPEA_LINK_N1 0x60044
5eddb70b 7026#define PIPE_LINK_N1_OFFSET 0
b9055052 7027
a57c774a 7028#define _PIPEA_LINK_M2 0x60048
5eddb70b 7029#define PIPE_LINK_M2_OFFSET 0
a57c774a 7030#define _PIPEA_LINK_N2 0x6004c
5eddb70b 7031#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
7032
7033/* PIPEB timing regs are same start from 0x61000 */
7034
a57c774a
AK
7035#define _PIPEB_DATA_M1 0x61030
7036#define _PIPEB_DATA_N1 0x61034
7037#define _PIPEB_DATA_M2 0x61038
7038#define _PIPEB_DATA_N2 0x6103c
7039#define _PIPEB_LINK_M1 0x61040
7040#define _PIPEB_LINK_N1 0x61044
7041#define _PIPEB_LINK_M2 0x61048
7042#define _PIPEB_LINK_N2 0x6104c
7043
f0f59a00
VS
7044#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7045#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7046#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7047#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7048#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7049#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7050#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7051#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
7052
7053/* CPU panel fitter */
9db4a9c7
JB
7054/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7055#define _PFA_CTL_1 0x68080
7056#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
7057#define PF_ENABLE (1 << 31)
7058#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7059#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7060#define PF_FILTER_MASK (3 << 23)
7061#define PF_FILTER_PROGRAMMED (0 << 23)
7062#define PF_FILTER_MED_3x3 (1 << 23)
7063#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7064#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
7065#define _PFA_WIN_SZ 0x68074
7066#define _PFB_WIN_SZ 0x68874
7067#define _PFA_WIN_POS 0x68070
7068#define _PFB_WIN_POS 0x68870
7069#define _PFA_VSCALE 0x68084
7070#define _PFB_VSCALE 0x68884
7071#define _PFA_HSCALE 0x68090
7072#define _PFB_HSCALE 0x68890
7073
f0f59a00
VS
7074#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7075#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7076#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7077#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7078#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 7079
bd2e244f
JB
7080#define _PSA_CTL 0x68180
7081#define _PSB_CTL 0x68980
5ee8ee86 7082#define PS_ENABLE (1 << 31)
bd2e244f
JB
7083#define _PSA_WIN_SZ 0x68174
7084#define _PSB_WIN_SZ 0x68974
7085#define _PSA_WIN_POS 0x68170
7086#define _PSB_WIN_POS 0x68970
7087
f0f59a00
VS
7088#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7089#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7090#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 7091
1c9a2d4a
CK
7092/*
7093 * Skylake scalers
7094 */
7095#define _PS_1A_CTRL 0x68180
7096#define _PS_2A_CTRL 0x68280
7097#define _PS_1B_CTRL 0x68980
7098#define _PS_2B_CTRL 0x68A80
7099#define _PS_1C_CTRL 0x69180
7100#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
7101#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7102#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7103#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
7104#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7105#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 7106#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 7107#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 7108#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
7109#define PS_FILTER_MASK (3 << 23)
7110#define PS_FILTER_MEDIUM (0 << 23)
7111#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7112#define PS_FILTER_BILINEAR (3 << 23)
7113#define PS_VERT3TAP (1 << 21)
7114#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7115#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7116#define PS_PWRUP_PROGRESS (1 << 17)
7117#define PS_V_FILTER_BYPASS (1 << 8)
7118#define PS_VADAPT_EN (1 << 7)
7119#define PS_VADAPT_MODE_MASK (3 << 5)
7120#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7121#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7122#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
7123#define PS_PLANE_Y_SEL_MASK (7 << 5)
7124#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
7125
7126#define _PS_PWR_GATE_1A 0x68160
7127#define _PS_PWR_GATE_2A 0x68260
7128#define _PS_PWR_GATE_1B 0x68960
7129#define _PS_PWR_GATE_2B 0x68A60
7130#define _PS_PWR_GATE_1C 0x69160
7131#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7132#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7133#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7134#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7135#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7136#define PS_PWR_GATE_SLPEN_8 0
7137#define PS_PWR_GATE_SLPEN_16 1
7138#define PS_PWR_GATE_SLPEN_24 2
7139#define PS_PWR_GATE_SLPEN_32 3
7140
7141#define _PS_WIN_POS_1A 0x68170
7142#define _PS_WIN_POS_2A 0x68270
7143#define _PS_WIN_POS_1B 0x68970
7144#define _PS_WIN_POS_2B 0x68A70
7145#define _PS_WIN_POS_1C 0x69170
7146
7147#define _PS_WIN_SZ_1A 0x68174
7148#define _PS_WIN_SZ_2A 0x68274
7149#define _PS_WIN_SZ_1B 0x68974
7150#define _PS_WIN_SZ_2B 0x68A74
7151#define _PS_WIN_SZ_1C 0x69174
7152
7153#define _PS_VSCALE_1A 0x68184
7154#define _PS_VSCALE_2A 0x68284
7155#define _PS_VSCALE_1B 0x68984
7156#define _PS_VSCALE_2B 0x68A84
7157#define _PS_VSCALE_1C 0x69184
7158
7159#define _PS_HSCALE_1A 0x68190
7160#define _PS_HSCALE_2A 0x68290
7161#define _PS_HSCALE_1B 0x68990
7162#define _PS_HSCALE_2B 0x68A90
7163#define _PS_HSCALE_1C 0x69190
7164
7165#define _PS_VPHASE_1A 0x68188
7166#define _PS_VPHASE_2A 0x68288
7167#define _PS_VPHASE_1B 0x68988
7168#define _PS_VPHASE_2B 0x68A88
7169#define _PS_VPHASE_1C 0x69188
0a59952b
VS
7170#define PS_Y_PHASE(x) ((x) << 16)
7171#define PS_UV_RGB_PHASE(x) ((x) << 0)
7172#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7173#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7174
7175#define _PS_HPHASE_1A 0x68194
7176#define _PS_HPHASE_2A 0x68294
7177#define _PS_HPHASE_1B 0x68994
7178#define _PS_HPHASE_2B 0x68A94
7179#define _PS_HPHASE_1C 0x69194
7180
7181#define _PS_ECC_STAT_1A 0x681D0
7182#define _PS_ECC_STAT_2A 0x682D0
7183#define _PS_ECC_STAT_1B 0x689D0
7184#define _PS_ECC_STAT_2B 0x68AD0
7185#define _PS_ECC_STAT_1C 0x691D0
7186
e67005e5 7187#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7188#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7189 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7190 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7191#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7192 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7193 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7194#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7195 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7196 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7197#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7198 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7199 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7200#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7201 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7202 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7203#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7204 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7205 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7206#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7207 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7208 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7209#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7210 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7211 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7212#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7213 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7214 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7215
b9055052 7216/* legacy palette */
9db4a9c7
JB
7217#define _LGC_PALETTE_A 0x4a000
7218#define _LGC_PALETTE_B 0x4a800
1af22383
SS
7219#define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7220#define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7221#define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
f0f59a00 7222#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7223
514462ca
VS
7224/* ilk/snb precision palette */
7225#define _PREC_PALETTE_A 0x4b000
7226#define _PREC_PALETTE_B 0x4c000
6b97b118
SS
7227#define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7228#define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7229#define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
514462ca
VS
7230#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7231
7232#define _PREC_PIPEAGCMAX 0x4d000
7233#define _PREC_PIPEBGCMAX 0x4d010
7234#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7235
42db64ef
PZ
7236#define _GAMMA_MODE_A 0x4a480
7237#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7238#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
13717cef
US
7239#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7240#define POST_CSC_GAMMA_ENABLE (1 << 30)
5bda1aca 7241#define GAMMA_MODE_MODE_MASK (3 << 0)
13717cef
US
7242#define GAMMA_MODE_MODE_8BIT (0 << 0)
7243#define GAMMA_MODE_MODE_10BIT (1 << 0)
7244#define GAMMA_MODE_MODE_12BIT (2 << 0)
377c70ed
US
7245#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7246#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
42db64ef 7247
8337206d 7248/* DMC/CSR */
f0f59a00 7249#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7250#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7251#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7252#define CSR_SSP_BASE _MMIO(0x8F074)
7253#define CSR_HTP_SKL _MMIO(0x8F004)
7254#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7255#define CSR_LAST_WRITE_VALUE 0xc003b400
7256/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7257#define CSR_MMIO_START_RANGE 0x80000
7258#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7259#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7260#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7261#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
5d571068
JRS
7262#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7263#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
8337206d 7264
b9055052
ZW
7265/* interrupts */
7266#define DE_MASTER_IRQ_CONTROL (1 << 31)
7267#define DE_SPRITEB_FLIP_DONE (1 << 29)
7268#define DE_SPRITEA_FLIP_DONE (1 << 28)
7269#define DE_PLANEB_FLIP_DONE (1 << 27)
7270#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7271#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7272#define DE_PCU_EVENT (1 << 25)
7273#define DE_GTT_FAULT (1 << 24)
7274#define DE_POISON (1 << 23)
7275#define DE_PERFORM_COUNTER (1 << 22)
7276#define DE_PCH_EVENT (1 << 21)
7277#define DE_AUX_CHANNEL_A (1 << 20)
7278#define DE_DP_A_HOTPLUG (1 << 19)
7279#define DE_GSE (1 << 18)
7280#define DE_PIPEB_VBLANK (1 << 15)
7281#define DE_PIPEB_EVEN_FIELD (1 << 14)
7282#define DE_PIPEB_ODD_FIELD (1 << 13)
7283#define DE_PIPEB_LINE_COMPARE (1 << 12)
7284#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7285#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7286#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7287#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7288#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7289#define DE_PIPEA_EVEN_FIELD (1 << 6)
7290#define DE_PIPEA_ODD_FIELD (1 << 5)
7291#define DE_PIPEA_LINE_COMPARE (1 << 4)
7292#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7293#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7294#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7295#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7296#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7297
b1f14ad0 7298/* More Ivybridge lolz */
5ee8ee86
PZ
7299#define DE_ERR_INT_IVB (1 << 30)
7300#define DE_GSE_IVB (1 << 29)
7301#define DE_PCH_EVENT_IVB (1 << 28)
7302#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7303#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7304#define DE_EDP_PSR_INT_HSW (1 << 19)
7305#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7306#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7307#define DE_PIPEC_VBLANK_IVB (1 << 10)
7308#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7309#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7310#define DE_PIPEB_VBLANK_IVB (1 << 5)
7311#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7312#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7313#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7314#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7315#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7316
f0f59a00 7317#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7318#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7319
f0f59a00
VS
7320#define DEISR _MMIO(0x44000)
7321#define DEIMR _MMIO(0x44004)
7322#define DEIIR _MMIO(0x44008)
7323#define DEIER _MMIO(0x4400c)
b9055052 7324
f0f59a00
VS
7325#define GTISR _MMIO(0x44010)
7326#define GTIMR _MMIO(0x44014)
7327#define GTIIR _MMIO(0x44018)
7328#define GTIER _MMIO(0x4401c)
b9055052 7329
f0f59a00 7330#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7331#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7332#define GEN8_PCU_IRQ (1 << 30)
7333#define GEN8_DE_PCH_IRQ (1 << 23)
7334#define GEN8_DE_MISC_IRQ (1 << 22)
7335#define GEN8_DE_PORT_IRQ (1 << 20)
7336#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7337#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7338#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7339#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7340#define GEN8_GT_VECS_IRQ (1 << 6)
7341#define GEN8_GT_GUC_IRQ (1 << 5)
7342#define GEN8_GT_PM_IRQ (1 << 4)
8a68d464
CW
7343#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7344#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
5ee8ee86
PZ
7345#define GEN8_GT_BCS_IRQ (1 << 1)
7346#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7347
f0f59a00
VS
7348#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7349#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7350#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7351#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7352
abd58f01 7353#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7354#define GEN8_BCS_IRQ_SHIFT 16
8a68d464
CW
7355#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7356#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
abd58f01 7357#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7358#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7359
f0f59a00
VS
7360#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7361#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7362#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7363#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7364#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7365#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7366#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7367#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7368#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7369#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7370#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7371#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7372#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7373#define GEN8_PIPE_VSYNC (1 << 1)
7374#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7375#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7376#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7377#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7378#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7379#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7380#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7381#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7382#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7383#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7384#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7385#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7386 (GEN8_PIPE_CURSOR_FAULT | \
7387 GEN8_PIPE_SPRITE_FAULT | \
7388 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7389#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7390 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7391 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7392 GEN9_PIPE_PLANE3_FAULT | \
7393 GEN9_PIPE_PLANE2_FAULT | \
7394 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7395
f0f59a00
VS
7396#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7397#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7398#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7399#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7400#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7401#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7402#define GEN9_AUX_CHANNEL_D (1 << 27)
7403#define GEN9_AUX_CHANNEL_C (1 << 26)
7404#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7405#define BXT_DE_PORT_HP_DDIC (1 << 5)
7406#define BXT_DE_PORT_HP_DDIB (1 << 4)
7407#define BXT_DE_PORT_HP_DDIA (1 << 3)
7408#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7409 BXT_DE_PORT_HP_DDIB | \
7410 BXT_DE_PORT_HP_DDIC)
7411#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7412#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7413#define GEN8_AUX_CHANNEL_A (1 << 0)
55523360
LDM
7414#define TGL_DE_PORT_AUX_DDIC (1 << 2)
7415#define TGL_DE_PORT_AUX_DDIB (1 << 1)
7416#define TGL_DE_PORT_AUX_DDIA (1 << 0)
abd58f01 7417
f0f59a00
VS
7418#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7419#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7420#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7421#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7422#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7423#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7424
f0f59a00
VS
7425#define GEN8_PCU_ISR _MMIO(0x444e0)
7426#define GEN8_PCU_IMR _MMIO(0x444e4)
7427#define GEN8_PCU_IIR _MMIO(0x444e8)
7428#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7429
df0d28c1
DP
7430#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7431#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7432#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7433#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7434#define GEN11_GU_MISC_GSE (1 << 27)
7435
a6358dda
TU
7436#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7437#define GEN11_MASTER_IRQ (1 << 31)
7438#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7439#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7440#define GEN11_DISPLAY_IRQ (1 << 16)
7441#define GEN11_GT_DW_IRQ(x) (1 << (x))
7442#define GEN11_GT_DW1_IRQ (1 << 1)
7443#define GEN11_GT_DW0_IRQ (1 << 0)
7444
7445#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7446#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7447#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7448#define GEN11_DE_PCH_IRQ (1 << 23)
7449#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7450#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7451#define GEN11_DE_PORT_IRQ (1 << 20)
7452#define GEN11_DE_PIPE_C (1 << 18)
7453#define GEN11_DE_PIPE_B (1 << 17)
7454#define GEN11_DE_PIPE_A (1 << 16)
7455
121e758e
DP
7456#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7457#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7458#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7459#define GEN11_DE_HPD_IER _MMIO(0x4447c)
48ef15d3
JRS
7460#define GEN12_TC6_HOTPLUG (1 << 21)
7461#define GEN12_TC5_HOTPLUG (1 << 20)
121e758e
DP
7462#define GEN11_TC4_HOTPLUG (1 << 19)
7463#define GEN11_TC3_HOTPLUG (1 << 18)
7464#define GEN11_TC2_HOTPLUG (1 << 17)
7465#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7466#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
48ef15d3
JRS
7467#define GEN11_DE_TC_HOTPLUG_MASK (GEN12_TC6_HOTPLUG | \
7468 GEN12_TC5_HOTPLUG | \
7469 GEN11_TC4_HOTPLUG | \
121e758e
DP
7470 GEN11_TC3_HOTPLUG | \
7471 GEN11_TC2_HOTPLUG | \
7472 GEN11_TC1_HOTPLUG)
48ef15d3
JRS
7473#define GEN12_TBT6_HOTPLUG (1 << 5)
7474#define GEN12_TBT5_HOTPLUG (1 << 4)
b796b971
DP
7475#define GEN11_TBT4_HOTPLUG (1 << 3)
7476#define GEN11_TBT3_HOTPLUG (1 << 2)
7477#define GEN11_TBT2_HOTPLUG (1 << 1)
7478#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7479#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
48ef15d3
JRS
7480#define GEN11_DE_TBT_HOTPLUG_MASK (GEN12_TBT6_HOTPLUG | \
7481 GEN12_TBT5_HOTPLUG | \
7482 GEN11_TBT4_HOTPLUG | \
b796b971
DP
7483 GEN11_TBT3_HOTPLUG | \
7484 GEN11_TBT2_HOTPLUG | \
7485 GEN11_TBT1_HOTPLUG)
7486
7487#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7488#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7489#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7490#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7491#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7492#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7493
a6358dda
TU
7494#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7495#define GEN11_CSME (31)
7496#define GEN11_GUNIT (28)
7497#define GEN11_GUC (25)
7498#define GEN11_WDPERF (20)
7499#define GEN11_KCR (19)
7500#define GEN11_GTPM (16)
7501#define GEN11_BCS (15)
7502#define GEN11_RCS0 (0)
7503
7504#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7505#define GEN11_VECS(x) (31 - (x))
7506#define GEN11_VCS(x) (x)
7507
9e8789ec 7508#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7509
7510#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7511#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7512#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7513#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7514#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7515#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
3d7b3039
DCS
7516/* irq instances for OTHER_CLASS */
7517#define OTHER_GUC_INSTANCE 0
7518#define OTHER_GTPM_INSTANCE 1
a6358dda 7519
9e8789ec 7520#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7521
7522#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7523#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7524
9e8789ec 7525#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7526
7527#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7528#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7529#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7530#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7531#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7532#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7533
7534#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7535#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7536#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7537#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7538#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7539#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7540#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7541#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7542#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7543
54c52a84
OM
7544#define ENGINE1_MASK REG_GENMASK(31, 16)
7545#define ENGINE0_MASK REG_GENMASK(15, 0)
7546
f0f59a00 7547#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7548/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7549#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7550#define ILK_DPARB_GATE (1 << 22)
7551#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7552#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7553#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7554#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7555#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7556#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7557#define ILK_HDCP_DISABLE (1 << 25)
7558#define ILK_eDP_A_DISABLE (1 << 24)
7559#define HSW_CDCLK_LIMIT (1 << 24)
7560#define ILK_DESKTOP (1 << 23)
b16c7ed9 7561#define HSW_CPU_SSC_ENABLE (1 << 21)
231e54f6 7562
86761789
VS
7563#define FUSE_STRAP3 _MMIO(0x42020)
7564#define HSW_REF_CLK_SELECT (1 << 1)
7565
f0f59a00 7566#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7567#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7568#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7569#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7570#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7571#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7572
f0f59a00 7573#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7574# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7575# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7576
f0f59a00 7577#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7578#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7579#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7580#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7581#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7582
17e0adf0
MK
7583#define CHICKEN_PAR2_1 _MMIO(0x42090)
7584#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7585
f4f4b59b 7586#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7587#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7588#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7589#define GLK_CL1_PWR_DOWN (1 << 11)
7590#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7591
5654a162
PP
7592#define CHICKEN_MISC_4 _MMIO(0x4208c)
7593#define FBC_STRIDE_OVERRIDE (1 << 13)
7594#define FBC_STRIDE_MASK 0x1FFF
7595
fe4ab3ce
BW
7596#define _CHICKEN_PIPESL_1_A 0x420b0
7597#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7598#define HSW_FBCQ_DIS (1 << 22)
7599#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7600#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7601
8f19b401
ID
7602#define CHICKEN_TRANS_A _MMIO(0x420c0)
7603#define CHICKEN_TRANS_B _MMIO(0x420c4)
7604#define CHICKEN_TRANS_C _MMIO(0x420c8)
7605#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
5ee8ee86
PZ
7606#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7607#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7608#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7609#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7610#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7611#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7612#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7613
f0f59a00 7614#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7615#define DISP_FBC_MEMORY_WAKE (1 << 31)
7616#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7617#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7618#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7619#define DISP_DATA_PARTITION_5_6 (1 << 6)
7620#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7621#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7622#define DBUF_CTL_S1 _MMIO(0x45008)
7623#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7624#define DBUF_POWER_REQUEST (1 << 31)
7625#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7626#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7627#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7628#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7629#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7630#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7631
590e8ff0 7632#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7633#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7634#define MASK_WAKEMEM (1 << 13)
7635#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7636
f0f59a00 7637#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7638#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7639#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7640#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7641#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7642#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7643#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7644#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7645#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
7ff0fca4 7646#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
a9419e84 7647
186a277e
PZ
7648#define SKL_DSSM _MMIO(0x51004)
7649#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7650#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7651#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7652#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7653#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7654
a78536e7 7655#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7656#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7657
f0f59a00 7658#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7659#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7660#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7661
2c8580e4 7662#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7663#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7664#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7665#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7666#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7667#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7668#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7669#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7670#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7671
e4e0c058 7672/* GEN7 chicken */
f0f59a00 7673#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7674 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7675 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7676
7677#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7678 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7679 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7680 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7681 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7682
cbe3e1d1
TU
7683#define GEN8_L3CNTLREG _MMIO(0x7034)
7684 #define GEN8_ERRDETBCTRL (1 << 9)
7685
b1f88820
OM
7686#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7687 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
1c757497 7688 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE (1 << 9)
d71de14d 7689
f0f59a00 7690#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7691# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7692# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7693
f0f59a00 7694#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7695#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7696
ab062639 7697#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7698#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7699
0c7d2aed
RS
7700#define GEN7_SARCHKMD _MMIO(0xB000)
7701#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7702#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7703
f0f59a00 7704#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7705#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7706
f0f59a00 7707#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7708/*
7709 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7710 * Using the formula in BSpec leads to a hang, while the formula here works
7711 * fine and matches the formulas for all other platforms. A BSpec change
7712 * request has been filed to clarify this.
7713 */
36579cb6
ID
7714#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7715#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7716#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7717
f0f59a00 7718#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7719#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7720#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7721#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7722#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7723
f0f59a00 7724#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7725#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7726#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7727#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7728
f0f59a00 7729#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7730#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7731
b83a309a
TU
7732#define GEN11_SCRATCH2 _MMIO(0xb140)
7733#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7734
f0f59a00 7735#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7736#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7737#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7738#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7739
63801f21 7740/* GEN8 chicken */
f0f59a00 7741#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7742#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7743#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7744#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7745#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7746#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7747#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7748#define HDC_FORCE_NON_COHERENT (1 << 4)
7749#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7750
3669ab61
AS
7751#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7752
38a39a7b 7753/* GEN9 chicken */
f0f59a00 7754#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7755#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7756
0c79f9cb
MT
7757#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7758#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7759
db099c8f 7760/* WaCatErrorRejectionIssue */
f0f59a00 7761#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7762#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7763
f0f59a00 7764#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7765#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7766
f0f59a00 7767#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7768#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7769
e16a3750 7770/*GEN11 chicken */
26eeea15
AS
7771#define _PIPEA_CHICKEN 0x70038
7772#define _PIPEB_CHICKEN 0x71038
7773#define _PIPEC_CHICKEN 0x72038
7774#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7775 _PIPEB_CHICKEN)
7776#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7777#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
e16a3750 7778
b9055052
ZW
7779/* PCH */
7780
dce88879
LDM
7781#define PCH_DISPLAY_BASE 0xc0000u
7782
23e81d69 7783/* south display engine interrupt: IBX */
776ad806
JB
7784#define SDE_AUDIO_POWER_D (1 << 27)
7785#define SDE_AUDIO_POWER_C (1 << 26)
7786#define SDE_AUDIO_POWER_B (1 << 25)
7787#define SDE_AUDIO_POWER_SHIFT (25)
7788#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7789#define SDE_GMBUS (1 << 24)
7790#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7791#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7792#define SDE_AUDIO_HDCP_MASK (3 << 22)
7793#define SDE_AUDIO_TRANSB (1 << 21)
7794#define SDE_AUDIO_TRANSA (1 << 20)
7795#define SDE_AUDIO_TRANS_MASK (3 << 20)
7796#define SDE_POISON (1 << 19)
7797/* 18 reserved */
7798#define SDE_FDI_RXB (1 << 17)
7799#define SDE_FDI_RXA (1 << 16)
7800#define SDE_FDI_MASK (3 << 16)
7801#define SDE_AUXD (1 << 15)
7802#define SDE_AUXC (1 << 14)
7803#define SDE_AUXB (1 << 13)
7804#define SDE_AUX_MASK (7 << 13)
7805/* 12 reserved */
b9055052
ZW
7806#define SDE_CRT_HOTPLUG (1 << 11)
7807#define SDE_PORTD_HOTPLUG (1 << 10)
7808#define SDE_PORTC_HOTPLUG (1 << 9)
7809#define SDE_PORTB_HOTPLUG (1 << 8)
7810#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7811#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7812 SDE_SDVOB_HOTPLUG | \
7813 SDE_PORTB_HOTPLUG | \
7814 SDE_PORTC_HOTPLUG | \
7815 SDE_PORTD_HOTPLUG)
776ad806
JB
7816#define SDE_TRANSB_CRC_DONE (1 << 5)
7817#define SDE_TRANSB_CRC_ERR (1 << 4)
7818#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7819#define SDE_TRANSA_CRC_DONE (1 << 2)
7820#define SDE_TRANSA_CRC_ERR (1 << 1)
7821#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7822#define SDE_TRANS_MASK (0x3f)
23e81d69 7823
31604222 7824/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7825#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7826#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7827#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7828#define SDE_AUDIO_POWER_SHIFT_CPT 29
7829#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7830#define SDE_AUXD_CPT (1 << 27)
7831#define SDE_AUXC_CPT (1 << 26)
7832#define SDE_AUXB_CPT (1 << 25)
7833#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7834#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7835#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7836#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7837#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7838#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7839#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7840#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7841#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7842 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7843 SDE_PORTD_HOTPLUG_CPT | \
7844 SDE_PORTC_HOTPLUG_CPT | \
7845 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7846#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7847 SDE_PORTD_HOTPLUG_CPT | \
7848 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7849 SDE_PORTB_HOTPLUG_CPT | \
7850 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7851#define SDE_GMBUS_CPT (1 << 17)
8664281b 7852#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7853#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7854#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7855#define SDE_FDI_RXC_CPT (1 << 8)
7856#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7857#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7858#define SDE_FDI_RXB_CPT (1 << 4)
7859#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7860#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7861#define SDE_FDI_RXA_CPT (1 << 0)
7862#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7863 SDE_AUDIO_CP_REQ_B_CPT | \
7864 SDE_AUDIO_CP_REQ_A_CPT)
7865#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7866 SDE_AUDIO_CP_CHG_B_CPT | \
7867 SDE_AUDIO_CP_CHG_A_CPT)
7868#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7869 SDE_FDI_RXB_CPT | \
7870 SDE_FDI_RXA_CPT)
b9055052 7871
52dfdba0 7872/* south display engine interrupt: ICP/TGP */
31604222 7873#define SDE_GMBUS_ICP (1 << 23)
b9fcddab
PZ
7874#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7875#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
b32821c0
LDM
7876#define SDE_DDI_MASK_ICP (SDE_DDI_HOTPLUG_ICP(PORT_B) | \
7877 SDE_DDI_HOTPLUG_ICP(PORT_A))
7878#define SDE_TC_MASK_ICP (SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
7879 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
7880 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
7881 SDE_TC_HOTPLUG_ICP(PORT_TC1))
7882#define SDE_DDI_MASK_TGP (SDE_DDI_HOTPLUG_ICP(PORT_C) | \
7883 SDE_DDI_HOTPLUG_ICP(PORT_B) | \
7884 SDE_DDI_HOTPLUG_ICP(PORT_A))
7885#define SDE_TC_MASK_TGP (SDE_TC_HOTPLUG_ICP(PORT_TC6) | \
7886 SDE_TC_HOTPLUG_ICP(PORT_TC5) | \
7887 SDE_TC_HOTPLUG_ICP(PORT_TC4) | \
7888 SDE_TC_HOTPLUG_ICP(PORT_TC3) | \
7889 SDE_TC_HOTPLUG_ICP(PORT_TC2) | \
7890 SDE_TC_HOTPLUG_ICP(PORT_TC1))
31604222 7891
f0f59a00
VS
7892#define SDEISR _MMIO(0xc4000)
7893#define SDEIMR _MMIO(0xc4004)
7894#define SDEIIR _MMIO(0xc4008)
7895#define SDEIER _MMIO(0xc400c)
b9055052 7896
f0f59a00 7897#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7898#define SERR_INT_POISON (1 << 31)
7899#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7900
b9055052 7901/* digital port hotplug */
f0f59a00 7902#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7903#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7904#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7905#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7906#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7907#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7908#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7909#define PORTD_HOTPLUG_ENABLE (1 << 20)
7910#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7911#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7912#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7913#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7914#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7915#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7916#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7917#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7918#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7919#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7920#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7921#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7922#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7923#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7924#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7925#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7926#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7927#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7928#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7929#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7930#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7931#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7932#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7933#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7934#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7935#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7936#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7937#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7938#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7939#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7940#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7941#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7942 BXT_DDIB_HPD_INVERT | \
7943 BXT_DDIC_HPD_INVERT)
b9055052 7944
f0f59a00 7945#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7946#define PORTE_HOTPLUG_ENABLE (1 << 4)
7947#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7948#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7949#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7950#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7951
31604222
AS
7952/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7953 * functionality covered in PCH_PORT_HOTPLUG is split into
7954 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7955 */
7956
ed3126fa
LDM
7957#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7958#define SHOTPLUG_CTL_DDI_HPD_ENABLE(port) (0x8 << (4 * (port)))
7959#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(port) (0x3 << (4 * (port)))
7960#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(port) (0x0 << (4 * (port)))
7961#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(port) (0x1 << (4 * (port)))
7962#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(port) (0x2 << (4 * (port)))
7963#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(port) (0x3 << (4 * (port)))
31604222
AS
7964
7965#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7966#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7967/* Icelake DSC Rate Control Range Parameter Registers */
7968#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7969#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7970#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7971#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7972#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7973#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7974#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7975#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7976#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7977#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7978#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7979#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7980#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7981 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7982 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7983#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7984 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7985 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7986#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7987 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7988 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7989#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7990 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7991 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7992#define RC_BPG_OFFSET_SHIFT 10
7993#define RC_MAX_QP_SHIFT 5
7994#define RC_MIN_QP_SHIFT 0
7995
7996#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7997#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7998#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7999#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
8000#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
8001#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
8002#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
8003#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
8004#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
8005#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
8006#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
8007#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
8008#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8009 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
8010 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
8011#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8012 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8013 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8014#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8015 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8016 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8017#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8018 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8019 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8020
8021#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8022#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8023#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8024#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8025#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8026#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8027#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8028#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8029#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8030#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8031#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8032#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8033#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8034 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8035 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8036#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8037 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8038 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8039#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8040 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8041 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8042#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8043 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8044 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8045
8046#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8047#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8048#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8049#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8050#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8051#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8052#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8053#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8054#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8055#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8056#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8057#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8058#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8059 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8060 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8061#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8062 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8063 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8064#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8065 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8066 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8067#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8068 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8069 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8070
31604222
AS
8071#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8072#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8073
ed3126fa
LDM
8074#define ICP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8075 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
52dfdba0
LDM
8076#define ICP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC4) | \
8077 ICP_TC_HPD_ENABLE(PORT_TC3) | \
8078 ICP_TC_HPD_ENABLE(PORT_TC2) | \
8079 ICP_TC_HPD_ENABLE(PORT_TC1))
ed3126fa
LDM
8080#define TGP_DDI_HPD_ENABLE_MASK (SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_C) | \
8081 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_B) | \
8082 SHOTPLUG_CTL_DDI_HPD_ENABLE(PORT_A))
52dfdba0
LDM
8083#define TGP_TC_HPD_ENABLE_MASK (ICP_TC_HPD_ENABLE(PORT_TC6) | \
8084 ICP_TC_HPD_ENABLE(PORT_TC5) | \
8085 ICP_TC_HPD_ENABLE_MASK)
8086
9db4a9c7
JB
8087#define _PCH_DPLL_A 0xc6014
8088#define _PCH_DPLL_B 0xc6018
9e8789ec 8089#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 8090
9db4a9c7 8091#define _PCH_FPA0 0xc6040
5ee8ee86 8092#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
8093#define _PCH_FPA1 0xc6044
8094#define _PCH_FPB0 0xc6048
8095#define _PCH_FPB1 0xc604c
9e8789ec
PZ
8096#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8097#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 8098
f0f59a00 8099#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 8100
f0f59a00 8101#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 8102#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
8103#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8104#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8105#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8106#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8107#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8108#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8109#define DREF_SSC_SOURCE_MASK (3 << 11)
8110#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8111#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8112#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8113#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8114#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8115#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8116#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8117#define DREF_SSC4_DOWNSPREAD (0 << 6)
8118#define DREF_SSC4_CENTERSPREAD (1 << 6)
8119#define DREF_SSC1_DISABLE (0 << 1)
8120#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
8121#define DREF_SSC4_DISABLE (0)
8122#define DREF_SSC4_ENABLE (1)
8123
f0f59a00 8124#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 8125#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 8126#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 8127#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 8128#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 8129#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
8130#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8131#define CNP_RAWCLK_DIV(div) ((div) << 16)
8132#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 8133#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 8134#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 8135
f0f59a00 8136#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 8137
f0f59a00
VS
8138#define PCH_SSC4_PARMS _MMIO(0xc6210)
8139#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 8140
f0f59a00 8141#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 8142#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 8143#define TRANS_DPLLA_SEL(pipe) 0
68d97538 8144#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 8145
b9055052
ZW
8146/* transcoder */
8147
275f01b2
DV
8148#define _PCH_TRANS_HTOTAL_A 0xe0000
8149#define TRANS_HTOTAL_SHIFT 16
8150#define TRANS_HACTIVE_SHIFT 0
8151#define _PCH_TRANS_HBLANK_A 0xe0004
8152#define TRANS_HBLANK_END_SHIFT 16
8153#define TRANS_HBLANK_START_SHIFT 0
8154#define _PCH_TRANS_HSYNC_A 0xe0008
8155#define TRANS_HSYNC_END_SHIFT 16
8156#define TRANS_HSYNC_START_SHIFT 0
8157#define _PCH_TRANS_VTOTAL_A 0xe000c
8158#define TRANS_VTOTAL_SHIFT 16
8159#define TRANS_VACTIVE_SHIFT 0
8160#define _PCH_TRANS_VBLANK_A 0xe0010
8161#define TRANS_VBLANK_END_SHIFT 16
8162#define TRANS_VBLANK_START_SHIFT 0
8163#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 8164#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
8165#define TRANS_VSYNC_START_SHIFT 0
8166#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 8167
e3b95f1e
DV
8168#define _PCH_TRANSA_DATA_M1 0xe0030
8169#define _PCH_TRANSA_DATA_N1 0xe0034
8170#define _PCH_TRANSA_DATA_M2 0xe0038
8171#define _PCH_TRANSA_DATA_N2 0xe003c
8172#define _PCH_TRANSA_LINK_M1 0xe0040
8173#define _PCH_TRANSA_LINK_N1 0xe0044
8174#define _PCH_TRANSA_LINK_M2 0xe0048
8175#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 8176
2dcbc34d 8177/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
8178#define _VIDEO_DIP_CTL_A 0xe0200
8179#define _VIDEO_DIP_DATA_A 0xe0208
8180#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
8181#define GCP_COLOR_INDICATION (1 << 2)
8182#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8183#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
8184
8185#define _VIDEO_DIP_CTL_B 0xe1200
8186#define _VIDEO_DIP_DATA_B 0xe1208
8187#define _VIDEO_DIP_GCP_B 0xe1210
8188
f0f59a00
VS
8189#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8190#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8191#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 8192
2dcbc34d 8193/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
8194#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8195#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8196#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 8197
086f8e84
VS
8198#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8199#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8200#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 8201
086f8e84
VS
8202#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8203#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8204#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 8205
90b107c8 8206#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 8207 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 8208 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 8209#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 8210 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 8211 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 8212#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 8213 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 8214 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 8215
8c5f5f7c 8216/* Haswell DIP controls */
f0f59a00 8217
086f8e84
VS
8218#define _HSW_VIDEO_DIP_CTL_A 0x60200
8219#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8220#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8221#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8222#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8223#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
44b42ebf 8224#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
086f8e84
VS
8225#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8226#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8227#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8228#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8229#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8230#define _HSW_VIDEO_DIP_GCP_A 0x60210
8231
8232#define _HSW_VIDEO_DIP_CTL_B 0x61200
8233#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8234#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8235#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8236#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8237#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
44b42ebf 8238#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
086f8e84
VS
8239#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8240#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8241#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8242#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8243#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8244#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8245
7af2be6d
AS
8246/* Icelake PPS_DATA and _ECC DIP Registers.
8247 * These are available for transcoders B,C and eDP.
8248 * Adding the _A so as to reuse the _MMIO_TRANS2
8249 * definition, with which it offsets to the right location.
8250 */
8251
8252#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8253#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8254#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8255#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8256
f0f59a00 8257#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
5cb3c1a1 8258#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
f0f59a00
VS
8259#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8260#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8261#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
5cb3c1a1 8262#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
f0f59a00 8263#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
44b42ebf 8264#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
7af2be6d
AS
8265#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8266#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8267
8268#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8269#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8270#define _HSW_STEREO_3D_CTL_B 0x71020
8271
8272#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8273
275f01b2
DV
8274#define _PCH_TRANS_HTOTAL_B 0xe1000
8275#define _PCH_TRANS_HBLANK_B 0xe1004
8276#define _PCH_TRANS_HSYNC_B 0xe1008
8277#define _PCH_TRANS_VTOTAL_B 0xe100c
8278#define _PCH_TRANS_VBLANK_B 0xe1010
8279#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8280#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8281
f0f59a00
VS
8282#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8283#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8284#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8285#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8286#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8287#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8288#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8289
e3b95f1e
DV
8290#define _PCH_TRANSB_DATA_M1 0xe1030
8291#define _PCH_TRANSB_DATA_N1 0xe1034
8292#define _PCH_TRANSB_DATA_M2 0xe1038
8293#define _PCH_TRANSB_DATA_N2 0xe103c
8294#define _PCH_TRANSB_LINK_M1 0xe1040
8295#define _PCH_TRANSB_LINK_N1 0xe1044
8296#define _PCH_TRANSB_LINK_M2 0xe1048
8297#define _PCH_TRANSB_LINK_N2 0xe104c
8298
f0f59a00
VS
8299#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8300#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8301#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8302#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8303#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8304#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8305#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8306#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8307
ab9412ba
DV
8308#define _PCH_TRANSACONF 0xf0008
8309#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8310#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8311#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8312#define TRANS_DISABLE (0 << 31)
8313#define TRANS_ENABLE (1 << 31)
8314#define TRANS_STATE_MASK (1 << 30)
8315#define TRANS_STATE_DISABLE (0 << 30)
8316#define TRANS_STATE_ENABLE (1 << 30)
8317#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8318#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8319#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8320#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8321#define TRANS_INTERLACE_MASK (7 << 21)
8322#define TRANS_PROGRESSIVE (0 << 21)
8323#define TRANS_INTERLACED (3 << 21)
8324#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8325#define TRANS_8BPC (0 << 5)
8326#define TRANS_10BPC (1 << 5)
8327#define TRANS_6BPC (2 << 5)
8328#define TRANS_12BPC (3 << 5)
b9055052 8329
ce40141f
DV
8330#define _TRANSA_CHICKEN1 0xf0060
8331#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8332#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8333#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8334#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8335#define _TRANSA_CHICKEN2 0xf0064
8336#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8337#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8338#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8339#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8340#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8341#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8342#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8343
f0f59a00 8344#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8345#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8346#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8347#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8348#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8349#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8350#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8351#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8352#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8353#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8354#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8355#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8356#define LPT_PWM_GRANULARITY (1 << 5)
8357#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8358
f0f59a00
VS
8359#define _FDI_RXA_CHICKEN 0xc200c
8360#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8361#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8362#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8363#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8364
f0f59a00 8365#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8366#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8367#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8368#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8369#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8370#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8371#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8372
b9055052 8373/* CPU: FDI_TX */
f0f59a00
VS
8374#define _FDI_TXA_CTL 0x60100
8375#define _FDI_TXB_CTL 0x61100
8376#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8377#define FDI_TX_DISABLE (0 << 31)
8378#define FDI_TX_ENABLE (1 << 31)
8379#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8380#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8381#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8382#define FDI_LINK_TRAIN_NONE (3 << 28)
8383#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8384#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8385#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8386#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8387#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8388#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8389#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8390#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8391/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8392 SNB has different settings. */
8393/* SNB A-stepping */
5ee8ee86
PZ
8394#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8395#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8396#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8397#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8398/* SNB B-stepping */
5ee8ee86
PZ
8399#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8400#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8401#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8402#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8403#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8404#define FDI_DP_PORT_WIDTH_SHIFT 19
8405#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8406#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8407#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8408/* Ironlake: hardwired to 1 */
5ee8ee86 8409#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8410
8411/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8412#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8413#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8414#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8415#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8416
b9055052 8417/* both Tx and Rx */
5ee8ee86
PZ
8418#define FDI_COMPOSITE_SYNC (1 << 11)
8419#define FDI_LINK_TRAIN_AUTO (1 << 10)
8420#define FDI_SCRAMBLING_ENABLE (0 << 7)
8421#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8422
8423/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8424#define _FDI_RXA_CTL 0xf000c
8425#define _FDI_RXB_CTL 0xf100c
f0f59a00 8426#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8427#define FDI_RX_ENABLE (1 << 31)
b9055052 8428/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8429#define FDI_FS_ERRC_ENABLE (1 << 27)
8430#define FDI_FE_ERRC_ENABLE (1 << 26)
8431#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8432#define FDI_8BPC (0 << 16)
8433#define FDI_10BPC (1 << 16)
8434#define FDI_6BPC (2 << 16)
8435#define FDI_12BPC (3 << 16)
8436#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8437#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8438#define FDI_RX_PLL_ENABLE (1 << 13)
8439#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8440#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8441#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8442#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8443#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8444#define FDI_PCDCLK (1 << 4)
8db9d77b 8445/* CPT */
5ee8ee86
PZ
8446#define FDI_AUTO_TRAINING (1 << 10)
8447#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8448#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8449#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8450#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8451#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8452
04945641
PZ
8453#define _FDI_RXA_MISC 0xf0010
8454#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8455#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8456#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8457#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8458#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8459#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8460#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8461#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8462#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8463
f0f59a00
VS
8464#define _FDI_RXA_TUSIZE1 0xf0030
8465#define _FDI_RXA_TUSIZE2 0xf0038
8466#define _FDI_RXB_TUSIZE1 0xf1030
8467#define _FDI_RXB_TUSIZE2 0xf1038
8468#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8469#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8470
8471/* FDI_RX interrupt register format */
5ee8ee86
PZ
8472#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8473#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8474#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8475#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8476#define FDI_RX_FS_CODE_ERR (1 << 6)
8477#define FDI_RX_FE_CODE_ERR (1 << 5)
8478#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8479#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8480#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8481#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8482#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8483
f0f59a00
VS
8484#define _FDI_RXA_IIR 0xf0014
8485#define _FDI_RXA_IMR 0xf0018
8486#define _FDI_RXB_IIR 0xf1014
8487#define _FDI_RXB_IMR 0xf1018
8488#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8489#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8490
f0f59a00
VS
8491#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8492#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8493
f0f59a00 8494#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8495#define LVDS_DETECTED (1 << 1)
8496
f0f59a00
VS
8497#define _PCH_DP_B 0xe4100
8498#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8499#define _PCH_DPB_AUX_CH_CTL 0xe4110
8500#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8501#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8502#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8503#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8504#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8505
f0f59a00
VS
8506#define _PCH_DP_C 0xe4200
8507#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8508#define _PCH_DPC_AUX_CH_CTL 0xe4210
8509#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8510#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8511#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8512#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8513#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8514
f0f59a00
VS
8515#define _PCH_DP_D 0xe4300
8516#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8517#define _PCH_DPD_AUX_CH_CTL 0xe4310
8518#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8519#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8520#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8521#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8522#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8523
bdabdb63
VS
8524#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8525#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8526
8db9d77b 8527/* CPT */
086f8e84
VS
8528#define _TRANS_DP_CTL_A 0xe0300
8529#define _TRANS_DP_CTL_B 0xe1300
8530#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8531#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8532#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8533#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8534#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8535#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8536#define TRANS_DP_AUDIO_ONLY (1 << 26)
8537#define TRANS_DP_ENH_FRAMING (1 << 18)
8538#define TRANS_DP_8BPC (0 << 9)
8539#define TRANS_DP_10BPC (1 << 9)
8540#define TRANS_DP_6BPC (2 << 9)
8541#define TRANS_DP_12BPC (3 << 9)
8542#define TRANS_DP_BPC_MASK (3 << 9)
8543#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8544#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8545#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8546#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8547#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8548
8549/* SNB eDP training params */
8550/* SNB A-stepping */
5ee8ee86
PZ
8551#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8552#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8553#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8554#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8555/* SNB B-stepping */
5ee8ee86
PZ
8556#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8557#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8558#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8559#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8560#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8561#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8562
1a2eb460 8563/* IVB */
5ee8ee86
PZ
8564#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8565#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8566#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8567#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8568#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8569#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8570#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8571
8572/* legacy values */
5ee8ee86
PZ
8573#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8574#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8575#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8576#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8577#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8578
5ee8ee86 8579#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8580
f0f59a00 8581#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8582
274008e8
SAK
8583#define RC6_LOCATION _MMIO(0xD40)
8584#define RC6_CTX_IN_DRAM (1 << 0)
8585#define RC6_CTX_BASE _MMIO(0xD48)
8586#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8587#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8588#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8589#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8590#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8591#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8592#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8593#define FORCEWAKE _MMIO(0xA18C)
8594#define FORCEWAKE_VLV _MMIO(0x1300b0)
8595#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8596#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8597#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8598#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8599#define FORCEWAKE_ACK _MMIO(0x130090)
8600#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8601#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8602#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8603#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8604
f0f59a00 8605#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8606#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8607#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8608#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8609#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8610#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8611#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8612#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8613#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8614#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8615#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8616#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8617#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8618#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8619#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8620#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8621#define FORCEWAKE_KERNEL BIT(0)
8622#define FORCEWAKE_USER BIT(1)
8623#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8624#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8625#define ECOBUS _MMIO(0xa180)
5ee8ee86 8626#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8627#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8628#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8629#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8630#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8631
5d869230
MT
8632#define POWERGATE_ENABLE _MMIO(0xa210)
8633#define VDN_HCP_POWERGATE_ENABLE(n) BIT(((n) * 2) + 3)
8634#define VDN_MFX_POWERGATE_ENABLE(n) BIT(((n) * 2) + 4)
8635
f0f59a00 8636#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8637#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8638#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8639#define GT_FIFO_SBDROPERR (1 << 6)
8640#define GT_FIFO_BLOBDROPERR (1 << 5)
8641#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8642#define GT_FIFO_DROPERR (1 << 3)
8643#define GT_FIFO_OVFERR (1 << 2)
8644#define GT_FIFO_IAWRERR (1 << 1)
8645#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8646
f0f59a00 8647#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8648#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8649#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8650#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8651#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8652
f0f59a00 8653#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8654#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8655#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8656#define EDRAM_ENABLED 0x1
c02e85a0
MK
8657#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8658#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8659#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8660
f0f59a00 8661#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8662# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8663# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8664# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8665# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8666
f0f59a00 8667#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8668# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8669# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8670# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8671# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8672# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8673# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8674
f0f59a00 8675#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8676# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8677
f0f59a00 8678#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8679#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8680#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8681
f0f59a00
VS
8682#define GEN6_RCGCTL1 _MMIO(0x9410)
8683#define GEN6_RCGCTL2 _MMIO(0x9414)
8684#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8685
f0f59a00 8686#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8687#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8688#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8689#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8690
f0f59a00
VS
8691#define GEN6_GFXPAUSE _MMIO(0xA000)
8692#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8693#define GEN6_TURBO_DISABLE (1 << 31)
8694#define GEN6_FREQUENCY(x) ((x) << 25)
8695#define HSW_FREQUENCY(x) ((x) << 24)
8696#define GEN9_FREQUENCY(x) ((x) << 23)
8697#define GEN6_OFFSET(x) ((x) << 19)
8698#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8699#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8700#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8701#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8702#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8703#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8704#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8705#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8706#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8707#define GEN7_RC_CTL_TO_MODE (1 << 28)
8708#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8709#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8710#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8711#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8712#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8713#define GEN6_CAGF_SHIFT 8
f82855d3 8714#define HSW_CAGF_SHIFT 7
de43ae9d 8715#define GEN9_CAGF_SHIFT 23
ccab5c82 8716#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8717#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8718#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8719#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8720#define GEN6_RP_MEDIA_TURBO (1 << 11)
8721#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8722#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8723#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8724#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8725#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8726#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8727#define GEN6_RP_ENABLE (1 << 7)
8728#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8729#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8730#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8731#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8732#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8733#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8734#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8735#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8736#define GEN6_RP_EI_MASK 0xffffff
8737#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8738#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8739#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8740#define GEN6_RP_PREV_UP _MMIO(0xA058)
8741#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8742#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8743#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8744#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8745#define GEN6_RP_UP_EI _MMIO(0xA068)
8746#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8747#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8748#define GEN6_RPDEUHWTC _MMIO(0xA080)
8749#define GEN6_RPDEUC _MMIO(0xA084)
8750#define GEN6_RPDEUCSW _MMIO(0xA088)
8751#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8752#define RC_SW_TARGET_STATE_SHIFT 16
8753#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8754#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8755#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8756#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8757#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8758#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8759#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8760#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8761#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8762#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8763#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8764#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8765#define VLV_RCEDATA _MMIO(0xA0BC)
8766#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8767#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8768#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8769#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8770#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8771#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8772#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8773#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8774#define GEN9_PG_ENABLE _MMIO(0xA210)
2ea74141
MK
8775#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8776#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8777#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
fc619841
ID
8778#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8779#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8780#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8781
f0f59a00 8782#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8783#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8784#define PIXEL_OVERLAP_CNT_SHIFT 30
8785
f0f59a00
VS
8786#define GEN6_PMISR _MMIO(0x44020)
8787#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8788#define GEN6_PMIIR _MMIO(0x44028)
8789#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8790#define GEN6_PM_MBOX_EVENT (1 << 25)
8791#define GEN6_PM_THERMAL_EVENT (1 << 24)
917dc6b5
MK
8792
8793/*
8794 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8795 * registers. Shifting is handled on accessing the imr and ier.
8796 */
5ee8ee86
PZ
8797#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8798#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8799#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8800#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8801#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8802#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8803 GEN6_PM_RP_UP_THRESHOLD | \
8804 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8805 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8806 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8807
f0f59a00 8808#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8809#define GEN7_GT_SCRATCH_REG_NUM 8
8810
f0f59a00 8811#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8812#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8813#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8814
f0f59a00
VS
8815#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8816#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8817#define VLV_COUNT_RANGE_HIGH (1 << 15)
8818#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8819#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8820#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8821#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8822#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8823#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8824#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8825
f0f59a00
VS
8826#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8827#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8828#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8829#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8830
f0f59a00 8831#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8832#define GEN6_PCODE_READY (1 << 31)
87660502
L
8833#define GEN6_PCODE_ERROR_MASK 0xFF
8834#define GEN6_PCODE_SUCCESS 0x0
8835#define GEN6_PCODE_ILLEGAL_CMD 0x1
8836#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8837#define GEN6_PCODE_TIMEOUT 0x3
8838#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8839#define GEN7_PCODE_TIMEOUT 0x2
8840#define GEN7_PCODE_ILLEGAL_DATA 0x3
8841#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8842#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8843#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8844#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8845#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8846#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8847#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8848#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8849#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8850#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8851#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8852#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8853#define SKL_PCODE_CDCLK_CONTROL 0x7
8854#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8855#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8856#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8857#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8858#define GEN6_READ_OC_PARAMS 0xc
c457d9cf
VS
8859#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8860#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8861#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
515b2392
PZ
8862#define GEN6_PCODE_READ_D_COMP 0x10
8863#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8864#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8865#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8866 /* See also IPS_CTL */
8867#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8868#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8869#define GEN9_PCODE_SAGV_CONTROL 0x21
8870#define GEN9_SAGV_DISABLE 0x0
8871#define GEN9_SAGV_IS_DISABLED 0x1
8872#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8873#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8874#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8875#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8876#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8877
f0f59a00 8878#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8879#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8880#define GEN6_RCn_MASK 7
8881#define GEN6_RC0 0
8882#define GEN6_RC3 2
8883#define GEN6_RC6 3
8884#define GEN6_RC7 4
8885
f0f59a00 8886#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8887#define GEN8_LSLICESTAT_MASK 0x7
8888
f0f59a00
VS
8889#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8890#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8891#define CHV_SS_PG_ENABLE (1 << 1)
8892#define CHV_EU08_PG_ENABLE (1 << 9)
8893#define CHV_EU19_PG_ENABLE (1 << 17)
8894#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8895
f0f59a00
VS
8896#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8897#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8898#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8899
5ee8ee86 8900#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8901#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8902 ((slice) % 3) * 0x4)
7f992aba 8903#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8904#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8905#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8906
5ee8ee86 8907#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8908#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8909 ((slice) % 3) * 0x8)
5ee8ee86 8910#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8911#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8912 ((slice) % 3) * 0x8)
7f992aba
JM
8913#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8914#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8915#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8916#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8917#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8918#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8919#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8920#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8921
f0f59a00 8922#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8923#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8924#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8925#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8926#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8927
5bcebe76
OM
8928#define GEN8_GARBCNTL _MMIO(0xB004)
8929#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8930#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8931#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8932#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8933
8934#define GEN11_GLBLINVL _MMIO(0xB404)
8935#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8936#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8937
d65dc3e4
OM
8938#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8939#define DFR_DISABLE (1 << 9)
8940
f4a35714
OM
8941#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8942#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8943#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8944#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8945
6b967dc3
OM
8946#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8947#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8948#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8949
f57f9371 8950#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
397049a0 8951#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
f57f9371 8952
e3689190 8953/* IVYBRIDGE DPF */
f0f59a00 8954#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8955#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8956#define GEN7_PARITY_ERROR_VALID (1 << 13)
8957#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8958#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8959#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8960 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8961#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8962 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8963#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8964 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8965#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8966
f0f59a00 8967#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8968#define GEN7_L3LOG_SIZE 0x80
8969
f0f59a00
VS
8970#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8971#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8972#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8973#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8974#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8975#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8976
f0f59a00 8977#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8978#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8979#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8980
f0f59a00 8981#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8982#define FLOW_CONTROL_ENABLE (1 << 15)
8983#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8984#define STALL_DOP_GATING_DISABLE (1 << 5)
8985#define THROTTLE_12_5 (7 << 2)
8986#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8987
f0f59a00
VS
8988#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8989#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8990#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8991#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8992#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8993
f0f59a00 8994#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8995#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8996
f0f59a00 8997#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8998#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8999
f0f59a00 9000#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
9001#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9002#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9003#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9004#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9005#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 9006
f0f59a00 9007#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
9008#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9009#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9010#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 9011
c46f111f 9012/* Audio */
ed5eb1b7 9013#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
c46f111f
JN
9014#define INTEL_AUDIO_DEVCL 0x808629FB
9015#define INTEL_AUDIO_DEVBLC 0x80862801
9016#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 9017
f0f59a00 9018#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
9019#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9020#define G4X_ELDV_DEVCTG (1 << 14)
9021#define G4X_ELD_ADDR_MASK (0xf << 5)
9022#define G4X_ELD_ACK (1 << 4)
f0f59a00 9023#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 9024
c46f111f
JN
9025#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9026#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
9027#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9028 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
9029#define _IBX_AUD_CNTL_ST_A 0xE20B4
9030#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
9031#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9032 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
9033#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9034#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9035#define IBX_ELD_ACK (1 << 4)
f0f59a00 9036#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
9037#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9038#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 9039
c46f111f
JN
9040#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9041#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 9042#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
9043#define _CPT_AUD_CNTL_ST_A 0xE50B4
9044#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
9045#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9046#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 9047
c46f111f
JN
9048#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9049#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 9050#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
9051#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9052#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
9053#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9054#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 9055
ae662d31
EA
9056/* These are the 4 32-bit write offset registers for each stream
9057 * output buffer. It determines the offset from the
9058 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9059 */
f0f59a00 9060#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 9061
c46f111f
JN
9062#define _IBX_AUD_CONFIG_A 0xe2000
9063#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 9064#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
9065#define _CPT_AUD_CONFIG_A 0xe5000
9066#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 9067#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
9068#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9069#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 9070#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 9071
b6daa025
WF
9072#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9073#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9074#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 9075#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 9076#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 9077#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
9078#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9079#define AUD_CONFIG_N(n) \
9080 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9081 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 9082#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
9083#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9084#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9085#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9086#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9087#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9088#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9089#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9090#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9091#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9092#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9093#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
9094#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9095
9a78b6cc 9096/* HSW Audio */
c46f111f
JN
9097#define _HSW_AUD_CONFIG_A 0x65000
9098#define _HSW_AUD_CONFIG_B 0x65100
3904fb78 9099#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
9100
9101#define _HSW_AUD_MISC_CTRL_A 0x65010
9102#define _HSW_AUD_MISC_CTRL_B 0x65110
3904fb78 9103#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 9104
6014ac12
LY
9105#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9106#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
3904fb78 9107#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
6014ac12
LY
9108#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9109#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9110#define AUD_CONFIG_M_MASK 0xfffff
9111
c46f111f
JN
9112#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9113#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
3904fb78 9114#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
9115
9116/* Audio Digital Converter */
c46f111f
JN
9117#define _HSW_AUD_DIG_CNVT_1 0x65080
9118#define _HSW_AUD_DIG_CNVT_2 0x65180
3904fb78 9119#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
9120#define DIP_PORT_SEL_MASK 0x3
9121
9122#define _HSW_AUD_EDID_DATA_A 0x65050
9123#define _HSW_AUD_EDID_DATA_B 0x65150
3904fb78 9124#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 9125
f0f59a00
VS
9126#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9127#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
9128#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9129#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9130#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9131#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 9132
f0f59a00 9133#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
9134#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9135
87c16945 9136#define AUD_FREQ_CNTRL _MMIO(0x65900)
1580d3cd
KV
9137#define AUD_PIN_BUF_CTL _MMIO(0x48414)
9138#define AUD_PIN_BUF_ENABLE REG_BIT(31)
87c16945 9139
9c3a16c8 9140/*
75e39688
ID
9141 * HSW - ICL power wells
9142 *
9143 * Platforms have up to 3 power well control register sets, each set
9144 * controlling up to 16 power wells via a request/status HW flag tuple:
9145 * - main (HSW_PWR_WELL_CTL[1-4])
9146 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9147 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9148 * Each control register set consists of up to 4 registers used by different
9149 * sources that can request a power well to be enabled:
9150 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9151 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9152 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9153 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 9154 */
75e39688
ID
9155#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9156#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9157#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9158#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9159#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9160#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9161
9162/* HSW/BDW power well */
9163#define HSW_PW_CTL_IDX_GLOBAL 15
9164
9165/* SKL/BXT/GLK/CNL power wells */
9166#define SKL_PW_CTL_IDX_PW_2 15
9167#define SKL_PW_CTL_IDX_PW_1 14
9168#define CNL_PW_CTL_IDX_AUX_F 12
9169#define CNL_PW_CTL_IDX_AUX_D 11
9170#define GLK_PW_CTL_IDX_AUX_C 10
9171#define GLK_PW_CTL_IDX_AUX_B 9
9172#define GLK_PW_CTL_IDX_AUX_A 8
9173#define CNL_PW_CTL_IDX_DDI_F 6
9174#define SKL_PW_CTL_IDX_DDI_D 4
9175#define SKL_PW_CTL_IDX_DDI_C 3
9176#define SKL_PW_CTL_IDX_DDI_B 2
9177#define SKL_PW_CTL_IDX_DDI_A_E 1
9178#define GLK_PW_CTL_IDX_DDI_A 1
9179#define SKL_PW_CTL_IDX_MISC_IO 0
9180
656409bb 9181/* ICL/TGL - power wells */
1db27a72 9182#define TGL_PW_CTL_IDX_PW_5 4
75e39688
ID
9183#define ICL_PW_CTL_IDX_PW_4 3
9184#define ICL_PW_CTL_IDX_PW_3 2
9185#define ICL_PW_CTL_IDX_PW_2 1
9186#define ICL_PW_CTL_IDX_PW_1 0
9187
9188#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9189#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9190#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
656409bb
ID
9191#define TGL_PW_CTL_IDX_AUX_TBT6 14
9192#define TGL_PW_CTL_IDX_AUX_TBT5 13
9193#define TGL_PW_CTL_IDX_AUX_TBT4 12
75e39688 9194#define ICL_PW_CTL_IDX_AUX_TBT4 11
656409bb 9195#define TGL_PW_CTL_IDX_AUX_TBT3 11
75e39688 9196#define ICL_PW_CTL_IDX_AUX_TBT3 10
656409bb 9197#define TGL_PW_CTL_IDX_AUX_TBT2 10
75e39688 9198#define ICL_PW_CTL_IDX_AUX_TBT2 9
656409bb 9199#define TGL_PW_CTL_IDX_AUX_TBT1 9
75e39688 9200#define ICL_PW_CTL_IDX_AUX_TBT1 8
656409bb
ID
9201#define TGL_PW_CTL_IDX_AUX_TC6 8
9202#define TGL_PW_CTL_IDX_AUX_TC5 7
9203#define TGL_PW_CTL_IDX_AUX_TC4 6
75e39688 9204#define ICL_PW_CTL_IDX_AUX_F 5
656409bb 9205#define TGL_PW_CTL_IDX_AUX_TC3 5
75e39688 9206#define ICL_PW_CTL_IDX_AUX_E 4
656409bb 9207#define TGL_PW_CTL_IDX_AUX_TC2 4
75e39688 9208#define ICL_PW_CTL_IDX_AUX_D 3
656409bb 9209#define TGL_PW_CTL_IDX_AUX_TC1 3
75e39688
ID
9210#define ICL_PW_CTL_IDX_AUX_C 2
9211#define ICL_PW_CTL_IDX_AUX_B 1
9212#define ICL_PW_CTL_IDX_AUX_A 0
9213
9214#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9215#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9216#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
656409bb
ID
9217#define TGL_PW_CTL_IDX_DDI_TC6 8
9218#define TGL_PW_CTL_IDX_DDI_TC5 7
9219#define TGL_PW_CTL_IDX_DDI_TC4 6
75e39688 9220#define ICL_PW_CTL_IDX_DDI_F 5
656409bb 9221#define TGL_PW_CTL_IDX_DDI_TC3 5
75e39688 9222#define ICL_PW_CTL_IDX_DDI_E 4
656409bb 9223#define TGL_PW_CTL_IDX_DDI_TC2 4
75e39688 9224#define ICL_PW_CTL_IDX_DDI_D 3
656409bb 9225#define TGL_PW_CTL_IDX_DDI_TC1 3
75e39688
ID
9226#define ICL_PW_CTL_IDX_DDI_C 2
9227#define ICL_PW_CTL_IDX_DDI_B 1
9228#define ICL_PW_CTL_IDX_DDI_A 0
9229
9230/* HSW - power well misc debug registers */
f0f59a00 9231#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
9232#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9233#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9234#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 9235#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 9236
94dd5138 9237/* SKL Fuse Status */
b2891eb2
ID
9238enum skl_power_gate {
9239 SKL_PG0,
9240 SKL_PG1,
9241 SKL_PG2,
1a260e11
ID
9242 ICL_PG3,
9243 ICL_PG4,
b2891eb2
ID
9244};
9245
f0f59a00 9246#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 9247#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
9248/*
9249 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9250 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9251 */
9252#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9253 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9254/*
9255 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9256 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9257 */
9258#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9259 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9260#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9261
75e39688 9262#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
9263#define _CNL_AUX_ANAOVRD1_B 0x162250
9264#define _CNL_AUX_ANAOVRD1_C 0x162210
9265#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 9266#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 9267#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
9268 _CNL_AUX_ANAOVRD1_B, \
9269 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
9270 _CNL_AUX_ANAOVRD1_D, \
9271 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
9272#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9273#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 9274
ffd7e32d
LDM
9275#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9276#define _ICL_AUX_ANAOVRD1_A 0x162398
9277#define _ICL_AUX_ANAOVRD1_B 0x6C398
deea06b4 9278#define _TGL_AUX_ANAOVRD1_C 0x160398
ffd7e32d
LDM
9279#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9280 _ICL_AUX_ANAOVRD1_A, \
deea06b4
LDM
9281 _ICL_AUX_ANAOVRD1_B, \
9282 _TGL_AUX_ANAOVRD1_C))
ffd7e32d
LDM
9283#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9284#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9285
ee5e5e7a 9286/* HDCP Key Registers */
2834d9df 9287#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9288#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9289#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9290#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9291#define HDCP_KEY_STATUS _MMIO(0x66c04)
9292#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9293#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9294#define HDCP_FUSE_DONE BIT(5)
9295#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9296#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9297#define HDCP_AKSV_LO _MMIO(0x66c10)
9298#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9299
9300/* HDCP Repeater Registers */
2834d9df 9301#define HDCP_REP_CTL _MMIO(0x66d00)
69205931
R
9302#define HDCP_TRANSA_REP_PRESENT BIT(31)
9303#define HDCP_TRANSB_REP_PRESENT BIT(30)
9304#define HDCP_TRANSC_REP_PRESENT BIT(29)
9305#define HDCP_TRANSD_REP_PRESENT BIT(28)
2834d9df
R
9306#define HDCP_DDIB_REP_PRESENT BIT(30)
9307#define HDCP_DDIA_REP_PRESENT BIT(29)
9308#define HDCP_DDIC_REP_PRESENT BIT(28)
9309#define HDCP_DDID_REP_PRESENT BIT(27)
9310#define HDCP_DDIF_REP_PRESENT BIT(26)
9311#define HDCP_DDIE_REP_PRESENT BIT(25)
69205931
R
9312#define HDCP_TRANSA_SHA1_M0 (1 << 20)
9313#define HDCP_TRANSB_SHA1_M0 (2 << 20)
9314#define HDCP_TRANSC_SHA1_M0 (3 << 20)
9315#define HDCP_TRANSD_SHA1_M0 (4 << 20)
ee5e5e7a
SP
9316#define HDCP_DDIB_SHA1_M0 (1 << 20)
9317#define HDCP_DDIA_SHA1_M0 (2 << 20)
9318#define HDCP_DDIC_SHA1_M0 (3 << 20)
9319#define HDCP_DDID_SHA1_M0 (4 << 20)
9320#define HDCP_DDIF_SHA1_M0 (5 << 20)
9321#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9322#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9323#define HDCP_SHA1_READY BIT(17)
9324#define HDCP_SHA1_COMPLETE BIT(18)
9325#define HDCP_SHA1_V_MATCH BIT(19)
9326#define HDCP_SHA1_TEXT_32 (1 << 1)
9327#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9328#define HDCP_SHA1_TEXT_24 (4 << 1)
9329#define HDCP_SHA1_TEXT_16 (5 << 1)
9330#define HDCP_SHA1_TEXT_8 (6 << 1)
9331#define HDCP_SHA1_TEXT_0 (7 << 1)
9332#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9333#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9334#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9335#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9336#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9337#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9338#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9339
9340/* HDCP Auth Registers */
9341#define _PORTA_HDCP_AUTHENC 0x66800
9342#define _PORTB_HDCP_AUTHENC 0x66500
9343#define _PORTC_HDCP_AUTHENC 0x66600
9344#define _PORTD_HDCP_AUTHENC 0x66700
9345#define _PORTE_HDCP_AUTHENC 0x66A00
9346#define _PORTF_HDCP_AUTHENC 0x66900
9347#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9348 _PORTA_HDCP_AUTHENC, \
9349 _PORTB_HDCP_AUTHENC, \
9350 _PORTC_HDCP_AUTHENC, \
9351 _PORTD_HDCP_AUTHENC, \
9352 _PORTE_HDCP_AUTHENC, \
9e8789ec 9353 _PORTF_HDCP_AUTHENC) + (x))
2834d9df 9354#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
69205931
R
9355#define _TRANSA_HDCP_CONF 0x66400
9356#define _TRANSB_HDCP_CONF 0x66500
9357#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9358 _TRANSB_HDCP_CONF)
9359#define HDCP_CONF(dev_priv, trans, port) \
9360 (INTEL_GEN(dev_priv) >= 12 ? \
9361 TRANS_HDCP_CONF(trans) : \
9362 PORT_HDCP_CONF(port))
9363
2834d9df
R
9364#define HDCP_CONF_CAPTURE_AN BIT(0)
9365#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9366#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
69205931
R
9367#define _TRANSA_HDCP_ANINIT 0x66404
9368#define _TRANSB_HDCP_ANINIT 0x66504
9369#define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9370 _TRANSA_HDCP_ANINIT, \
9371 _TRANSB_HDCP_ANINIT)
9372#define HDCP_ANINIT(dev_priv, trans, port) \
9373 (INTEL_GEN(dev_priv) >= 12 ? \
9374 TRANS_HDCP_ANINIT(trans) : \
9375 PORT_HDCP_ANINIT(port))
9376
2834d9df 9377#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
69205931
R
9378#define _TRANSA_HDCP_ANLO 0x66408
9379#define _TRANSB_HDCP_ANLO 0x66508
9380#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9381 _TRANSB_HDCP_ANLO)
9382#define HDCP_ANLO(dev_priv, trans, port) \
9383 (INTEL_GEN(dev_priv) >= 12 ? \
9384 TRANS_HDCP_ANLO(trans) : \
9385 PORT_HDCP_ANLO(port))
9386
2834d9df 9387#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
69205931
R
9388#define _TRANSA_HDCP_ANHI 0x6640C
9389#define _TRANSB_HDCP_ANHI 0x6650C
9390#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9391 _TRANSB_HDCP_ANHI)
9392#define HDCP_ANHI(dev_priv, trans, port) \
9393 (INTEL_GEN(dev_priv) >= 12 ? \
9394 TRANS_HDCP_ANHI(trans) : \
9395 PORT_HDCP_ANHI(port))
9396
2834d9df 9397#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
69205931
R
9398#define _TRANSA_HDCP_BKSVLO 0x66410
9399#define _TRANSB_HDCP_BKSVLO 0x66510
9400#define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9401 _TRANSA_HDCP_BKSVLO, \
9402 _TRANSB_HDCP_BKSVLO)
9403#define HDCP_BKSVLO(dev_priv, trans, port) \
9404 (INTEL_GEN(dev_priv) >= 12 ? \
9405 TRANS_HDCP_BKSVLO(trans) : \
9406 PORT_HDCP_BKSVLO(port))
9407
2834d9df 9408#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
69205931
R
9409#define _TRANSA_HDCP_BKSVHI 0x66414
9410#define _TRANSB_HDCP_BKSVHI 0x66514
9411#define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9412 _TRANSA_HDCP_BKSVHI, \
9413 _TRANSB_HDCP_BKSVHI)
9414#define HDCP_BKSVHI(dev_priv, trans, port) \
9415 (INTEL_GEN(dev_priv) >= 12 ? \
9416 TRANS_HDCP_BKSVHI(trans) : \
9417 PORT_HDCP_BKSVHI(port))
9418
2834d9df 9419#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
69205931
R
9420#define _TRANSA_HDCP_RPRIME 0x66418
9421#define _TRANSB_HDCP_RPRIME 0x66518
9422#define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9423 _TRANSA_HDCP_RPRIME, \
9424 _TRANSB_HDCP_RPRIME)
9425#define HDCP_RPRIME(dev_priv, trans, port) \
9426 (INTEL_GEN(dev_priv) >= 12 ? \
9427 TRANS_HDCP_RPRIME(trans) : \
9428 PORT_HDCP_RPRIME(port))
9429
2834d9df 9430#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
69205931
R
9431#define _TRANSA_HDCP_STATUS 0x6641C
9432#define _TRANSB_HDCP_STATUS 0x6651C
9433#define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9434 _TRANSA_HDCP_STATUS, \
9435 _TRANSB_HDCP_STATUS)
9436#define HDCP_STATUS(dev_priv, trans, port) \
9437 (INTEL_GEN(dev_priv) >= 12 ? \
9438 TRANS_HDCP_STATUS(trans) : \
9439 PORT_HDCP_STATUS(port))
9440
ee5e5e7a
SP
9441#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9442#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9443#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9444#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9445#define HDCP_STATUS_AUTH BIT(21)
9446#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9447#define HDCP_STATUS_RI_MATCH BIT(19)
9448#define HDCP_STATUS_R0_READY BIT(18)
9449#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9450#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9451#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9452
3ab0a6ed
R
9453/* HDCP2.2 Registers */
9454#define _PORTA_HDCP2_BASE 0x66800
9455#define _PORTB_HDCP2_BASE 0x66500
9456#define _PORTC_HDCP2_BASE 0x66600
9457#define _PORTD_HDCP2_BASE 0x66700
9458#define _PORTE_HDCP2_BASE 0x66A00
9459#define _PORTF_HDCP2_BASE 0x66900
9460#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9461 _PORTA_HDCP2_BASE, \
9462 _PORTB_HDCP2_BASE, \
9463 _PORTC_HDCP2_BASE, \
9464 _PORTD_HDCP2_BASE, \
9465 _PORTE_HDCP2_BASE, \
9466 _PORTF_HDCP2_BASE) + (x))
69205931
R
9467#define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
9468#define _TRANSA_HDCP2_AUTH 0x66498
9469#define _TRANSB_HDCP2_AUTH 0x66598
9470#define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
9471 _TRANSB_HDCP2_AUTH)
3ab0a6ed
R
9472#define AUTH_LINK_AUTHENTICATED BIT(31)
9473#define AUTH_LINK_TYPE BIT(30)
9474#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9475#define AUTH_CLR_KEYS BIT(18)
69205931
R
9476#define HDCP2_AUTH(dev_priv, trans, port) \
9477 (INTEL_GEN(dev_priv) >= 12 ? \
9478 TRANS_HDCP2_AUTH(trans) : \
9479 PORT_HDCP2_AUTH(port))
9480
9481#define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
9482#define _TRANSA_HDCP2_CTL 0x664B0
9483#define _TRANSB_HDCP2_CTL 0x665B0
9484#define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
9485 _TRANSB_HDCP2_CTL)
3ab0a6ed 9486#define CTL_LINK_ENCRYPTION_REQ BIT(31)
69205931
R
9487#define HDCP2_CTL(dev_priv, trans, port) \
9488 (INTEL_GEN(dev_priv) >= 12 ? \
9489 TRANS_HDCP2_CTL(trans) : \
9490 PORT_HDCP2_CTL(port))
9491
9492#define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
9493#define _TRANSA_HDCP2_STATUS 0x664B4
9494#define _TRANSB_HDCP2_STATUS 0x665B4
9495#define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
9496 _TRANSA_HDCP2_STATUS, \
9497 _TRANSB_HDCP2_STATUS)
3ab0a6ed
R
9498#define LINK_TYPE_STATUS BIT(22)
9499#define LINK_AUTH_STATUS BIT(21)
9500#define LINK_ENCRYPTION_STATUS BIT(20)
69205931
R
9501#define HDCP2_STATUS(dev_priv, trans, port) \
9502 (INTEL_GEN(dev_priv) >= 12 ? \
9503 TRANS_HDCP2_STATUS(trans) : \
9504 PORT_HDCP2_STATUS(port))
3ab0a6ed 9505
e7e104c3 9506/* Per-pipe DDI Function Control */
086f8e84
VS
9507#define _TRANS_DDI_FUNC_CTL_A 0x60400
9508#define _TRANS_DDI_FUNC_CTL_B 0x61400
9509#define _TRANS_DDI_FUNC_CTL_C 0x62400
f1f1d4fa 9510#define _TRANS_DDI_FUNC_CTL_D 0x63400
086f8e84 9511#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9512#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9513#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9514#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9515
5ee8ee86 9516#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9517/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
26804afd 9518#define TRANS_DDI_PORT_SHIFT 28
df16b636
MK
9519#define TGL_TRANS_DDI_PORT_SHIFT 27
9520#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9521#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9522#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9523#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
9749a5b6 9524#define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
1cdd8705 9525#define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
5ee8ee86
PZ
9526#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9527#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9528#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9529#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9530#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9531#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9532#define TRANS_DDI_BPC_MASK (7 << 20)
9533#define TRANS_DDI_BPC_8 (0 << 20)
9534#define TRANS_DDI_BPC_10 (1 << 20)
9535#define TRANS_DDI_BPC_6 (2 << 20)
9536#define TRANS_DDI_BPC_12 (3 << 20)
9537#define TRANS_DDI_PVSYNC (1 << 17)
9538#define TRANS_DDI_PHSYNC (1 << 16)
9539#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9540#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9541#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9542#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9543#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9544#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9545#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9546#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9547#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9548#define TRANS_DDI_BFI_ENABLE (1 << 4)
9549#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9550#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9551#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9552 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9553 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9554
49edbd49
MC
9555#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9556#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9557#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9558#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9559#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9560#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9561#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9562 _TRANS_DDI_FUNC_CTL2_A)
9563#define PORT_SYNC_MODE_ENABLE (1 << 4)
7264aebb 9564#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
49edbd49
MC
9565#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9566#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9567
0e87f667 9568/* DisplayPort Transport Control */
086f8e84
VS
9569#define _DP_TP_CTL_A 0x64040
9570#define _DP_TP_CTL_B 0x64140
4444df6e 9571#define _TGL_DP_TP_CTL_A 0x60540
f0f59a00 9572#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
4444df6e 9573#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
5ee8ee86 9574#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 9575#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
9576#define DP_TP_CTL_MODE_SST (0 << 27)
9577#define DP_TP_CTL_MODE_MST (1 << 27)
9578#define DP_TP_CTL_FORCE_ACT (1 << 25)
9579#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9580#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9581#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9582#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9583#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9584#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9585#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9586#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9587#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9588#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9589
e411b2c1 9590/* DisplayPort Transport Status */
086f8e84
VS
9591#define _DP_TP_STATUS_A 0x64044
9592#define _DP_TP_STATUS_B 0x64144
4444df6e 9593#define _TGL_DP_TP_STATUS_A 0x60544
f0f59a00 9594#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
4444df6e 9595#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
5c44b938 9596#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
9597#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9598#define DP_TP_STATUS_ACT_SENT (1 << 24)
9599#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9600#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9601#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9602#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9603#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9604
03f896a1 9605/* DDI Buffer Control */
086f8e84
VS
9606#define _DDI_BUF_CTL_A 0x64000
9607#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9608#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9609#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9610#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9611#define DDI_BUF_EMP_MASK (0xf << 24)
9612#define DDI_BUF_PORT_REVERSAL (1 << 16)
9613#define DDI_BUF_IS_IDLE (1 << 7)
9614#define DDI_A_4_LANES (1 << 4)
17aa6be9 9615#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9616#define DDI_PORT_WIDTH_MASK (7 << 1)
9617#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9618#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9619
bb879a44 9620/* DDI Buffer Translations */
086f8e84
VS
9621#define _DDI_BUF_TRANS_A 0x64E00
9622#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9623#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9624#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9625#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9626
7501a4d8
ED
9627/* Sideband Interface (SBI) is programmed indirectly, via
9628 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9629 * which contains the payload */
f0f59a00
VS
9630#define SBI_ADDR _MMIO(0xC6000)
9631#define SBI_DATA _MMIO(0xC6004)
9632#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9633#define SBI_CTL_DEST_ICLK (0x0 << 16)
9634#define SBI_CTL_DEST_MPHY (0x1 << 16)
9635#define SBI_CTL_OP_IORD (0x2 << 8)
9636#define SBI_CTL_OP_IOWR (0x3 << 8)
9637#define SBI_CTL_OP_CRRD (0x6 << 8)
9638#define SBI_CTL_OP_CRWR (0x7 << 8)
9639#define SBI_RESPONSE_FAIL (0x1 << 1)
9640#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9641#define SBI_BUSY (0x1 << 0)
9642#define SBI_READY (0x0 << 0)
52f025ef 9643
ccf1c867 9644/* SBI offsets */
f7be2c21 9645#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9646#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9647#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9648#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9649#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9650#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9651#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9652#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9653#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9654#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9655#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9656#define SBI_SSCCTL 0x020c
ccf1c867 9657#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9658#define SBI_SSCCTL_PATHALT (1 << 3)
9659#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9660#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9661#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9662#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9663#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9664#define SBI_DBUFF0 0x2a00
2fa86a1f 9665#define SBI_GEN0 0x1f00
5ee8ee86 9666#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9667
52f025ef 9668/* LPT PIXCLK_GATE */
f0f59a00 9669#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9670#define PIXCLK_GATE_UNGATE (1 << 0)
9671#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9672
e93ea06a 9673/* SPLL */
f0f59a00 9674#define SPLL_CTL _MMIO(0x46020)
5ee8ee86 9675#define SPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
9676#define SPLL_REF_BCLK (0 << 28)
9677#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9678#define SPLL_REF_NON_SSC_HSW (2 << 28)
9679#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9680#define SPLL_REF_LCPLL (3 << 28)
9681#define SPLL_REF_MASK (3 << 28)
9682#define SPLL_FREQ_810MHz (0 << 26)
9683#define SPLL_FREQ_1350MHz (1 << 26)
9684#define SPLL_FREQ_2700MHz (2 << 26)
9685#define SPLL_FREQ_MASK (3 << 26)
e93ea06a 9686
4dffc404 9687/* WRPLL */
086f8e84
VS
9688#define _WRPLL_CTL1 0x46040
9689#define _WRPLL_CTL2 0x46060
f0f59a00 9690#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86 9691#define WRPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
9692#define WRPLL_REF_BCLK (0 << 28)
9693#define WRPLL_REF_PCH_SSC (1 << 28)
9694#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9695#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9696#define WRPLL_REF_LCPLL (3 << 28)
9697#define WRPLL_REF_MASK (3 << 28)
ef4d084f 9698/* WRPLL divider programming */
5ee8ee86 9699#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9700#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9701#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9702#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9703#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9704#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9705#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9706#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9707
fec9181c 9708/* Port clock selection */
086f8e84
VS
9709#define _PORT_CLK_SEL_A 0x46100
9710#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9711#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9712#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9713#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9714#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9715#define PORT_CLK_SEL_SPLL (3 << 29)
9716#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9717#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9718#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9719#define PORT_CLK_SEL_NONE (7 << 29)
9720#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9721
78b60ce7
PZ
9722/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9723#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9724#define DDI_CLK_SEL_NONE (0x0 << 28)
9725#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9726#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9727#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9728#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9729#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9730#define DDI_CLK_SEL_MASK (0xF << 28)
9731
bb523fc0 9732/* Transcoder clock selection */
086f8e84
VS
9733#define _TRANS_CLK_SEL_A 0x46140
9734#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9735#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9736/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9737#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9738#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
df16b636
MK
9739#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9740#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9741
fec9181c 9742
7f1052a8
VS
9743#define CDCLK_FREQ _MMIO(0x46200)
9744
086f8e84
VS
9745#define _TRANSA_MSA_MISC 0x60410
9746#define _TRANSB_MSA_MISC 0x61410
9747#define _TRANSC_MSA_MISC 0x62410
9748#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9749#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9750
5ee8ee86 9751#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17 9752#define TRANS_MSA_SAMPLING_444 (2 << 1)
646d3dc8
VS
9753#define TRANS_MSA_CLRSP_YCBCR (1 << 3)
9754#define TRANS_MSA_YCBCR_BT709 (1 << 4)
5ee8ee86
PZ
9755#define TRANS_MSA_6_BPC (0 << 5)
9756#define TRANS_MSA_8_BPC (1 << 5)
9757#define TRANS_MSA_10_BPC (2 << 5)
9758#define TRANS_MSA_12_BPC (3 << 5)
9759#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9760#define TRANS_MSA_CEA_RANGE (1 << 3)
ec4401d3 9761#define TRANS_MSA_USE_VSC_SDP (1 << 14)
dae84799 9762
90e8d31c 9763/* LCPLL Control */
f0f59a00 9764#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9765#define LCPLL_PLL_DISABLE (1 << 31)
9766#define LCPLL_PLL_LOCK (1 << 30)
4a95e36f
VS
9767#define LCPLL_REF_NON_SSC (0 << 28)
9768#define LCPLL_REF_BCLK (2 << 28)
9769#define LCPLL_REF_PCH_SSC (3 << 28)
9770#define LCPLL_REF_MASK (3 << 28)
5ee8ee86
PZ
9771#define LCPLL_CLK_FREQ_MASK (3 << 26)
9772#define LCPLL_CLK_FREQ_450 (0 << 26)
9773#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9774#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9775#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9776#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9777#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9778#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9779#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9780#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9781#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9782
326ac39b
S
9783/*
9784 * SKL Clocks
9785 */
9786
9787/* CDCLK_CTL */
f0f59a00 9788#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9789#define CDCLK_FREQ_SEL_MASK (3 << 26)
9790#define CDCLK_FREQ_450_432 (0 << 26)
9791#define CDCLK_FREQ_540 (1 << 26)
9792#define CDCLK_FREQ_337_308 (2 << 26)
9793#define CDCLK_FREQ_675_617 (3 << 26)
9794#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9795#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9796#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9797#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9798#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9799#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9800#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9801#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
385ba629 9802#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
186a277e 9803#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
385ba629
MR
9804#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
9805#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
186a277e 9806#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9807#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9808
326ac39b 9809/* LCPLL_CTL */
f0f59a00
VS
9810#define LCPLL1_CTL _MMIO(0x46010)
9811#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9812#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9813
9814/* DPLL control1 */
f0f59a00 9815#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9816#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9817#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9818#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9819#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9820#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9821#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9822#define DPLL_CTRL1_LINK_RATE_2700 0
9823#define DPLL_CTRL1_LINK_RATE_1350 1
9824#define DPLL_CTRL1_LINK_RATE_810 2
9825#define DPLL_CTRL1_LINK_RATE_1620 3
9826#define DPLL_CTRL1_LINK_RATE_1080 4
9827#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9828
9829/* DPLL control2 */
f0f59a00 9830#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9831#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9832#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9833#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9834#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9835#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9836
9837/* DPLL Status */
f0f59a00 9838#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9839#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9840
9841/* DPLL cfg */
086f8e84
VS
9842#define _DPLL1_CFGCR1 0x6C040
9843#define _DPLL2_CFGCR1 0x6C048
9844#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9845#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9846#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9847#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9848#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9849
086f8e84
VS
9850#define _DPLL1_CFGCR2 0x6C044
9851#define _DPLL2_CFGCR2 0x6C04C
9852#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9853#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9854#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9855#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9856#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9857#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9858#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9859#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9860#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9861#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9862#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9863#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9864#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9865#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9866#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9867#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9868#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9869
da3b891b 9870#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9871#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9872
555e38d2
RV
9873/*
9874 * CNL Clocks
9875 */
9876#define DPCLKA_CFGCR0 _MMIO(0x6C200)
376faf8a 9877#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9878 (port) + 10))
376faf8a 9879#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9880 (port) * 2)
376faf8a
RV
9881#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9882#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9883
befa372b
MR
9884#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
9885#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
aaf70b90
MK
9886#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < PORT_TC4 ? \
9887 (tc_port) + 12 : \
9888 (tc_port) - PORT_TC4 + 21))
befa372b
MR
9889#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
9890#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9891#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9892
a927c927
RV
9893/* CNL PLL */
9894#define DPLL0_ENABLE 0x46010
9895#define DPLL1_ENABLE 0x46014
9896#define PLL_ENABLE (1 << 31)
9897#define PLL_LOCK (1 << 30)
9898#define PLL_POWER_ENABLE (1 << 27)
9899#define PLL_POWER_STATE (1 << 26)
9900#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9901
1fa11ee2
PZ
9902#define TBT_PLL_ENABLE _MMIO(0x46020)
9903
78b60ce7
PZ
9904#define _MG_PLL1_ENABLE 0x46030
9905#define _MG_PLL2_ENABLE 0x46034
9906#define _MG_PLL3_ENABLE 0x46038
9907#define _MG_PLL4_ENABLE 0x4603C
9908/* Bits are the same as DPLL0_ENABLE */
584fca11 9909#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
9910 _MG_PLL2_ENABLE)
9911
9912#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9913#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9914#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9915#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9916#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9917#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
584fca11
LDM
9918#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9919 _MG_REFCLKIN_CTL_PORT1, \
9920 _MG_REFCLKIN_CTL_PORT2)
78b60ce7
PZ
9921
9922#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9923#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9924#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9925#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9926#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9927#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9928#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9929#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
584fca11
LDM
9930#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9931 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9932 _MG_CLKTOP2_CORECLKCTL1_PORT2)
78b60ce7
PZ
9933
9934#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9935#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9936#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9937#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9938#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9939#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9940#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9941#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9942#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9943#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9944#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9945#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9946#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9947#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9948#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9949#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
584fca11
LDM
9950#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9951 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9952 _MG_CLKTOP2_HSCLKCTL_PORT2)
78b60ce7
PZ
9953
9954#define _MG_PLL_DIV0_PORT1 0x168A00
9955#define _MG_PLL_DIV0_PORT2 0x169A00
9956#define _MG_PLL_DIV0_PORT3 0x16AA00
9957#define _MG_PLL_DIV0_PORT4 0x16BA00
9958#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9959#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9960#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9961#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9962#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7 9963#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
584fca11
LDM
9964#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9965 _MG_PLL_DIV0_PORT2)
78b60ce7
PZ
9966
9967#define _MG_PLL_DIV1_PORT1 0x168A04
9968#define _MG_PLL_DIV1_PORT2 0x169A04
9969#define _MG_PLL_DIV1_PORT3 0x16AA04
9970#define _MG_PLL_DIV1_PORT4 0x16BA04
9971#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9972#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9973#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9974#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9975#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9976#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9977#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7 9978#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
584fca11
LDM
9979#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9980 _MG_PLL_DIV1_PORT2)
78b60ce7
PZ
9981
9982#define _MG_PLL_LF_PORT1 0x168A08
9983#define _MG_PLL_LF_PORT2 0x169A08
9984#define _MG_PLL_LF_PORT3 0x16AA08
9985#define _MG_PLL_LF_PORT4 0x16BA08
9986#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9987#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9988#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9989#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9990#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9991#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
584fca11
LDM
9992#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9993 _MG_PLL_LF_PORT2)
78b60ce7
PZ
9994
9995#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9996#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9997#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9998#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9999#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10000#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10001#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10002#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10003#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10004#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
584fca11
LDM
10005#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10006 _MG_PLL_FRAC_LOCK_PORT1, \
10007 _MG_PLL_FRAC_LOCK_PORT2)
78b60ce7
PZ
10008
10009#define _MG_PLL_SSC_PORT1 0x168A10
10010#define _MG_PLL_SSC_PORT2 0x169A10
10011#define _MG_PLL_SSC_PORT3 0x16AA10
10012#define _MG_PLL_SSC_PORT4 0x16BA10
10013#define MG_PLL_SSC_EN (1 << 28)
10014#define MG_PLL_SSC_TYPE(x) ((x) << 26)
10015#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10016#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10017#define MG_PLL_SSC_FLLEN (1 << 9)
10018#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
584fca11
LDM
10019#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10020 _MG_PLL_SSC_PORT2)
78b60ce7
PZ
10021
10022#define _MG_PLL_BIAS_PORT1 0x168A14
10023#define _MG_PLL_BIAS_PORT2 0x169A14
10024#define _MG_PLL_BIAS_PORT3 0x16AA14
10025#define _MG_PLL_BIAS_PORT4 0x16BA14
10026#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 10027#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 10028#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 10029#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 10030#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 10031#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
10032#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10033#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 10034#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 10035#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 10036#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 10037#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 10038#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
584fca11
LDM
10039#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10040 _MG_PLL_BIAS_PORT2)
78b60ce7
PZ
10041
10042#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10043#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10044#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10045#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10046#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10047#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10048#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10049#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10050#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
584fca11
LDM
10051#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10052 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10053 _MG_PLL_TDC_COLDST_BIAS_PORT2)
78b60ce7 10054
a927c927
RV
10055#define _CNL_DPLL0_CFGCR0 0x6C000
10056#define _CNL_DPLL1_CFGCR0 0x6C080
10057#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10058#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 10059#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
10060#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10061#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10062#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10063#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10064#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10065#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10066#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10067#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10068#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10069#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 10070#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
10071#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10072#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10073#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10074
10075#define _CNL_DPLL0_CFGCR1 0x6C004
10076#define _CNL_DPLL1_CFGCR1 0x6C084
10077#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 10078#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 10079#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 10080#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
10081#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10082#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 10083#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
10084#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10085#define DPLL_CFGCR1_KDIV_1 (1 << 6)
10086#define DPLL_CFGCR1_KDIV_2 (2 << 6)
2ee7fd1e 10087#define DPLL_CFGCR1_KDIV_3 (4 << 6)
a927c927 10088#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 10089#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
10090#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10091#define DPLL_CFGCR1_PDIV_2 (1 << 2)
10092#define DPLL_CFGCR1_PDIV_3 (2 << 2)
10093#define DPLL_CFGCR1_PDIV_5 (4 << 2)
10094#define DPLL_CFGCR1_PDIV_7 (8 << 2)
10095#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 10096#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a1c5f151 10097#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
a927c927
RV
10098#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10099
78b60ce7
PZ
10100#define _ICL_DPLL0_CFGCR0 0x164000
10101#define _ICL_DPLL1_CFGCR0 0x164080
10102#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10103 _ICL_DPLL1_CFGCR0)
10104
10105#define _ICL_DPLL0_CFGCR1 0x164004
10106#define _ICL_DPLL1_CFGCR1 0x164084
10107#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10108 _ICL_DPLL1_CFGCR1)
10109
36ca5335
LDM
10110#define _TGL_DPLL0_CFGCR0 0x164284
10111#define _TGL_DPLL1_CFGCR0 0x16428C
10112/* TODO: add DPLL4 */
10113#define _TGL_TBTPLL_CFGCR0 0x16429C
10114#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10115 _TGL_DPLL1_CFGCR0, \
10116 _TGL_TBTPLL_CFGCR0)
10117
10118#define _TGL_DPLL0_CFGCR1 0x164288
10119#define _TGL_DPLL1_CFGCR1 0x164290
10120/* TODO: add DPLL4 */
10121#define _TGL_TBTPLL_CFGCR1 0x1642A0
10122#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10123 _TGL_DPLL1_CFGCR1, \
10124 _TGL_TBTPLL_CFGCR1)
10125
f15a4eb1
VK
10126#define _DKL_PHY1_BASE 0x168000
10127#define _DKL_PHY2_BASE 0x169000
10128#define _DKL_PHY3_BASE 0x16A000
10129#define _DKL_PHY4_BASE 0x16B000
10130#define _DKL_PHY5_BASE 0x16C000
10131#define _DKL_PHY6_BASE 0x16D000
10132
10133/* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10134#define _DKL_PLL_DIV0 0x200
10135#define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10136#define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10137#define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10138#define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10139#define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10140#define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10141#define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10142#define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10143#define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10144#define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10145 _DKL_PHY2_BASE) + \
10146 _DKL_PLL_DIV0)
10147
10148#define _DKL_PLL_DIV1 0x204
10149#define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10150#define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10151#define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10152#define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10153#define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10154 _DKL_PHY2_BASE) + \
10155 _DKL_PLL_DIV1)
10156
10157#define _DKL_PLL_SSC 0x210
10158#define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10159#define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10160#define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10161#define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10162#define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10163#define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10164#define DKL_PLL_SSC_EN (1 << 9)
10165#define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10166 _DKL_PHY2_BASE) + \
10167 _DKL_PLL_SSC)
10168
10169#define _DKL_PLL_BIAS 0x214
10170#define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10171#define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10172#define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10173#define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10174#define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10175 _DKL_PHY2_BASE) + \
10176 _DKL_PLL_BIAS)
10177
10178#define _DKL_PLL_TDC_COLDST_BIAS 0x218
10179#define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10180#define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10181#define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10182#define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10183#define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10184 _DKL_PHY1_BASE, \
10185 _DKL_PHY2_BASE) + \
10186 _DKL_PLL_TDC_COLDST_BIAS)
10187
10188#define _DKL_REFCLKIN_CTL 0x12C
10189/* Bits are the same as MG_REFCLKIN_CTL */
10190#define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10191 _DKL_PHY1_BASE, \
10192 _DKL_PHY2_BASE) + \
10193 _DKL_REFCLKIN_CTL)
10194
10195#define _DKL_CLKTOP2_HSCLKCTL 0xD4
10196/* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10197#define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10198 _DKL_PHY1_BASE, \
10199 _DKL_PHY2_BASE) + \
10200 _DKL_CLKTOP2_HSCLKCTL)
10201
10202#define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10203/* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10204#define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10205 _DKL_PHY1_BASE, \
10206 _DKL_PHY2_BASE) + \
10207 _DKL_CLKTOP2_CORECLKCTL1)
10208
10209#define _DKL_TX_DPCNTL0 0x2C0
10210#define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10211#define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10212#define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10213#define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10214#define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10215#define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10216#define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10217 _DKL_PHY1_BASE, \
10218 _DKL_PHY2_BASE) + \
10219 _DKL_TX_DPCNTL0)
10220
10221#define _DKL_TX_DPCNTL1 0x2C4
10222/* Bits are the same as DKL_TX_DPCNTRL0 */
10223#define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10224 _DKL_PHY1_BASE, \
10225 _DKL_PHY2_BASE) + \
10226 _DKL_TX_DPCNTL1)
10227
10228#define _DKL_TX_DPCNTL2 0x2C8
10229#define DKL_TX_DP20BITMODE (1 << 2)
10230#define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10231 _DKL_PHY1_BASE, \
10232 _DKL_PHY2_BASE) + \
10233 _DKL_TX_DPCNTL2)
10234
10235#define _DKL_TX_FW_CALIB 0x2F8
10236#define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10237#define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10238 _DKL_PHY1_BASE, \
10239 _DKL_PHY2_BASE) + \
10240 _DKL_TX_FW_CALIB)
10241
10242#define _DKL_TX_DW17 0xDC4
10243#define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10244 _DKL_PHY1_BASE, \
10245 _DKL_PHY2_BASE) + \
10246 _DKL_TX_DW17)
10247
10248#define _DKL_TX_DW18 0xDC8
10249#define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10250 _DKL_PHY1_BASE, \
10251 _DKL_PHY2_BASE) + \
10252 _DKL_TX_DW18)
10253
10254#define _DKL_DP_MODE 0xA0
f15a4eb1
VK
10255#define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10256 _DKL_PHY1_BASE, \
10257 _DKL_PHY2_BASE) + \
10258 _DKL_DP_MODE)
10259
10260#define _DKL_CMN_UC_DW27 0x36C
10261#define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10262#define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10263 _DKL_PHY1_BASE, \
10264 _DKL_PHY2_BASE) + \
10265 _DKL_CMN_UC_DW27)
10266
10267/*
10268 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10269 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10270 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10271 * bits that point the 4KB window into the full PHY register space.
10272 */
10273#define _HIP_INDEX_REG0 0x1010A0
10274#define _HIP_INDEX_REG1 0x1010A4
10275#define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10276 : _HIP_INDEX_REG1)
10277#define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10278#define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10279
f8437dd1 10280/* BXT display engine PLL */
f0f59a00 10281#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
10282#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10283#define BXT_DE_PLL_RATIO_MASK 0xff
10284
f0f59a00 10285#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
10286#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10287#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
10288#define CNL_CDCLK_PLL_RATIO(x) (x)
10289#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 10290
664326f8 10291/* GEN9 DC */
f0f59a00 10292#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 10293#define DC_STATE_DISABLE 0
5ee8ee86
PZ
10294#define DC_STATE_EN_UPTO_DC5 (1 << 0)
10295#define DC_STATE_EN_DC9 (1 << 3)
10296#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
10297#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10298
f0f59a00 10299#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
10300#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10301#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 10302
cbfa59d4
MK
10303#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10304#define BXT_REQ_DATA_MASK 0x3F
10305#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10306#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10307#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10308
10309#define BXT_D_CR_DRP0_DUNIT8 0x1000
10310#define BXT_D_CR_DRP0_DUNIT9 0x1200
10311#define BXT_D_CR_DRP0_DUNIT_START 8
10312#define BXT_D_CR_DRP0_DUNIT_END 11
10313#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10314 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10315 BXT_D_CR_DRP0_DUNIT9))
10316#define BXT_DRAM_RANK_MASK 0x3
10317#define BXT_DRAM_RANK_SINGLE 0x1
10318#define BXT_DRAM_RANK_DUAL 0x3
10319#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10320#define BXT_DRAM_WIDTH_SHIFT 4
10321#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10322#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10323#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10324#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10325#define BXT_DRAM_SIZE_MASK (0x7 << 6)
10326#define BXT_DRAM_SIZE_SHIFT 6
8860343c
VS
10327#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10328#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10329#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10330#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10331#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
b185a352
VS
10332#define BXT_DRAM_TYPE_MASK (0x7 << 22)
10333#define BXT_DRAM_TYPE_SHIFT 22
10334#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10335#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10336#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10337#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
cbfa59d4 10338
5771caf8
MK
10339#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10340#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10341#define SKL_REQ_DATA_MASK (0xF << 0)
10342
b185a352
VS
10343#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10344#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10345#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10346#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10347#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10348#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10349
5771caf8
MK
10350#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10351#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10352#define SKL_DRAM_S_SHIFT 16
10353#define SKL_DRAM_SIZE_MASK 0x3F
10354#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10355#define SKL_DRAM_WIDTH_SHIFT 8
10356#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10357#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10358#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10359#define SKL_DRAM_RANK_MASK (0x1 << 10)
10360#define SKL_DRAM_RANK_SHIFT 10
6d9c1e92
VS
10361#define SKL_DRAM_RANK_1 (0x0 << 10)
10362#define SKL_DRAM_RANK_2 (0x1 << 10)
10363#define SKL_DRAM_RANK_MASK (0x1 << 10)
10364#define CNL_DRAM_SIZE_MASK 0x7F
10365#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10366#define CNL_DRAM_WIDTH_SHIFT 7
10367#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10368#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10369#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10370#define CNL_DRAM_RANK_MASK (0x3 << 9)
10371#define CNL_DRAM_RANK_SHIFT 9
10372#define CNL_DRAM_RANK_1 (0x0 << 9)
10373#define CNL_DRAM_RANK_2 (0x1 << 9)
10374#define CNL_DRAM_RANK_3 (0x2 << 9)
10375#define CNL_DRAM_RANK_4 (0x3 << 9)
5771caf8 10376
9ccd5aeb
PZ
10377/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10378 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
10379#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10380#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
10381#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10382#define D_COMP_COMP_FORCE (1 << 8)
10383#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 10384
69e94b7e 10385/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
10386#define _PIPE_WM_LINETIME_A 0x45270
10387#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 10388#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
10389#define PIPE_WM_LINETIME_MASK (0x1ff)
10390#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
10391#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10392#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
10393
10394/* SFUSE_STRAP */
f0f59a00 10395#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
10396#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10397#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10398#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10399#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10400#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10401#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10402#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10403#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 10404
f0f59a00 10405#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
10406#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10407
f0f59a00 10408#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
10409#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10410#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10411#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 10412
86d3efce
VS
10413/* pipe CSC */
10414#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10415#define _PIPE_A_CSC_COEFF_BY 0x49014
10416#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10417#define _PIPE_A_CSC_COEFF_BU 0x4901c
10418#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10419#define _PIPE_A_CSC_COEFF_BV 0x49024
255fcfbc 10420
86d3efce 10421#define _PIPE_A_CSC_MODE 0x49028
af28cc4c
VS
10422#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
10423#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
10424#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
10425#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
10426#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
255fcfbc 10427
86d3efce
VS
10428#define _PIPE_A_CSC_PREOFF_HI 0x49030
10429#define _PIPE_A_CSC_PREOFF_ME 0x49034
10430#define _PIPE_A_CSC_PREOFF_LO 0x49038
10431#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10432#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10433#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10434
10435#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10436#define _PIPE_B_CSC_COEFF_BY 0x49114
10437#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10438#define _PIPE_B_CSC_COEFF_BU 0x4911c
10439#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10440#define _PIPE_B_CSC_COEFF_BV 0x49124
10441#define _PIPE_B_CSC_MODE 0x49128
10442#define _PIPE_B_CSC_PREOFF_HI 0x49130
10443#define _PIPE_B_CSC_PREOFF_ME 0x49134
10444#define _PIPE_B_CSC_PREOFF_LO 0x49138
10445#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10446#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10447#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10448
f0f59a00
VS
10449#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10450#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10451#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10452#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10453#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10454#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10455#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10456#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10457#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10458#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10459#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10460#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10461#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 10462
a91de580
US
10463/* Pipe Output CSC */
10464#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10465#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10466#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10467#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10468#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10469#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10470#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10471#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10472#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10473#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10474#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10475#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10476
10477#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10478#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10479#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10480#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10481#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10482#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10483#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10484#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10485#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10486#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10487#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10488#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10489
10490#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10491 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10492 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10493#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10494 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10495 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10496#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10497 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10498 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10499#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10500 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10501 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10502#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10503 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10504 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10505#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10506 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10507 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10508#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10509 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10510 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10511#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10512 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10513 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10514#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10515 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10516 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10517#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10518 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10519 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10520#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10521 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10522 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10523#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10524 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10525 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10526
82cf435b
LL
10527/* pipe degamma/gamma LUTs on IVB+ */
10528#define _PAL_PREC_INDEX_A 0x4A400
10529#define _PAL_PREC_INDEX_B 0x4AC00
10530#define _PAL_PREC_INDEX_C 0x4B400
10531#define PAL_PREC_10_12_BIT (0 << 31)
10532#define PAL_PREC_SPLIT_MODE (1 << 31)
10533#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 10534#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
5bda1aca 10535#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
82cf435b
LL
10536#define _PAL_PREC_DATA_A 0x4A404
10537#define _PAL_PREC_DATA_B 0x4AC04
10538#define _PAL_PREC_DATA_C 0x4B404
10539#define _PAL_PREC_GC_MAX_A 0x4A410
10540#define _PAL_PREC_GC_MAX_B 0x4AC10
10541#define _PAL_PREC_GC_MAX_C 0x4B410
4bb6a9d5
SS
10542#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10543#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10544#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
82cf435b
LL
10545#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10546#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10547#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
10548#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10549#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10550#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
10551
10552#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10553#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10554#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10555#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
502da13a 10556#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
82cf435b 10557
9751bafc
ACO
10558#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10559#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10560#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10561#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10562#define _PRE_CSC_GAMC_DATA_A 0x4A488
10563#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10564#define _PRE_CSC_GAMC_DATA_C 0x4B488
10565
10566#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10567#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10568
377c70ed
US
10569/* ICL Multi segmented gamma */
10570#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10571#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10572#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10573#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10574
10575#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10576#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10577
10578#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10579 _PAL_PREC_MULTI_SEG_INDEX_A, \
10580 _PAL_PREC_MULTI_SEG_INDEX_B)
10581#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10582 _PAL_PREC_MULTI_SEG_DATA_A, \
10583 _PAL_PREC_MULTI_SEG_DATA_B)
10584
29dc3739
LL
10585/* pipe CSC & degamma/gamma LUTs on CHV */
10586#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10587#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10588#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10589#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10590#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10591#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10592#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10593#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10594#define CGM_PIPE_MODE_GAMMA (1 << 2)
10595#define CGM_PIPE_MODE_CSC (1 << 1)
10596#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
4d154d33
SS
10597#define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
10598#define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
10599#define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
29dc3739
LL
10600
10601#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10602#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10603#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10604#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10605#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10606#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10607#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10608#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10609
10610#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10611#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10612#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10613#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10614#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10615#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10616#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10617#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10618
e7d7cad0
JN
10619/* MIPI DSI registers */
10620
0ad4dc88 10621#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 10622#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 10623
292272ee
MC
10624/* Gen11 DSI */
10625#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10626 dsi0, dsi1)
10627
bcc65700
D
10628#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10629#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10630#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10631#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10632
27efd256
MC
10633#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10634#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10635#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10636 _ICL_DSI_ESC_CLK_DIV0, \
10637 _ICL_DSI_ESC_CLK_DIV1)
10638#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10639#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10640#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10641 _ICL_DPHY_ESC_CLK_DIV0, \
10642 _ICL_DPHY_ESC_CLK_DIV1)
10643#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10644#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10645#define ICL_ESC_CLK_DIV_MASK 0x1ff
10646#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 10647#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 10648
aec0246f
US
10649/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10650#define GEN4_TIMESTAMP _MMIO(0x2358)
10651#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10652#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10653
dab91783
LL
10654#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10655#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10656#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10657#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10658#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10659
aec0246f
US
10660#define _PIPE_FRMTMSTMP_A 0x70048
10661#define PIPE_FRMTMSTMP(pipe) \
10662 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10663
11b8e4f5
SS
10664/* BXT MIPI clock controls */
10665#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10666
f0f59a00 10667#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
10668#define BXT_MIPI1_DIV_SHIFT 26
10669#define BXT_MIPI2_DIV_SHIFT 10
10670#define BXT_MIPI_DIV_SHIFT(port) \
10671 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10672 BXT_MIPI2_DIV_SHIFT)
782d25ca 10673
11b8e4f5 10674/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
10675#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10676#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
10677#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10678 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10679 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
10680#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10681#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
10682#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10683 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
10684 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10685#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 10686 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
10687/* RX upper control divider to select actual RX clock output from 8x */
10688#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10689#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10690#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10691 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10692 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10693#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10694#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10695#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10696 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10697 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10698#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10699 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10700/* 8/3X divider to select the actual 8/3X clock output from 8x */
10701#define BXT_MIPI1_8X_BY3_SHIFT 19
10702#define BXT_MIPI2_8X_BY3_SHIFT 3
10703#define BXT_MIPI_8X_BY3_SHIFT(port) \
10704 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10705 BXT_MIPI2_8X_BY3_SHIFT)
10706#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10707#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10708#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10709 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10710 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10711#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10712 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10713/* RX lower control divider to select actual RX clock output from 8x */
10714#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10715#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10716#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10717 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10718 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10719#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10720#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10721#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10722 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10723 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10724#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10725 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10726
10727#define RX_DIVIDER_BIT_1_2 0x3
10728#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10729
d2e08c0f
SS
10730/* BXT MIPI mode configure */
10731#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10732#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10733#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10734 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10735
10736#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10737#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10738#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10739 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10740
10741#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10742#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10743#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10744 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10745
f0f59a00 10746#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10747#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10748#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10749#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10750#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10751#define BXT_DSIC_16X_BY2 (1 << 10)
10752#define BXT_DSIC_16X_BY3 (2 << 10)
10753#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10754#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10755#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10756#define BXT_DSIA_16X_BY2 (1 << 8)
10757#define BXT_DSIA_16X_BY3 (2 << 8)
10758#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10759#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10760#define BXT_DSI_FREQ_SEL_SHIFT 8
10761#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10762
10763#define BXT_DSI_PLL_RATIO_MAX 0x7D
10764#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10765#define GLK_DSI_PLL_RATIO_MAX 0x6F
10766#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10767#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10768#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10769
f0f59a00 10770#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10771#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10772#define BXT_DSI_PLL_LOCKED (1 << 30)
10773
3230bf14 10774#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10775#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10776#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10777
10778 /* BXT port control */
10779#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10780#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10781#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10782
21652f3b
MC
10783/* ICL DSI MODE control */
10784#define _ICL_DSI_IO_MODECTL_0 0x6B094
10785#define _ICL_DSI_IO_MODECTL_1 0x6B894
10786#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10787 _ICL_DSI_IO_MODECTL_0, \
10788 _ICL_DSI_IO_MODECTL_1)
10789#define COMBO_PHY_MODE_DSI (1 << 0)
10790
8b1b558d
AS
10791/* Display Stream Splitter Control */
10792#define DSS_CTL1 _MMIO(0x67400)
10793#define SPLITTER_ENABLE (1 << 31)
10794#define JOINER_ENABLE (1 << 30)
10795#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10796#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10797#define OVERLAP_PIXELS_MASK (0xf << 16)
10798#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10799#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10800#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10801#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10802
10803#define DSS_CTL2 _MMIO(0x67404)
10804#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10805#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10806#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10807#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10808
18cde299
AS
10809#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10810#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10811#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10812 _ICL_PIPE_DSS_CTL1_PB, \
10813 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10814#define BIG_JOINER_ENABLE (1 << 29)
10815#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10816#define VGA_CENTERING_ENABLE (1 << 27)
10817
18cde299
AS
10818#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10819#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10820#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10821 _ICL_PIPE_DSS_CTL2_PB, \
10822 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10823
1881a423
US
10824#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10825#define STAP_SELECT (1 << 0)
10826
10827#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10828#define HS_IO_CTRL_SELECT (1 << 0)
10829
e7d7cad0 10830#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10831#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10832#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10833#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10834#define DUAL_LINK_MODE_MASK (1 << 26)
10835#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10836#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10837#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10838#define FLOPPED_HSTX (1 << 23)
10839#define DE_INVERT (1 << 19) /* XXX */
10840#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10841#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10842#define AFE_LATCHOUT (1 << 17)
10843#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10844#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10845#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10846#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10847#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10848#define CSB_SHIFT 9
10849#define CSB_MASK (3 << 9)
10850#define CSB_20MHZ (0 << 9)
10851#define CSB_10MHZ (1 << 9)
10852#define CSB_40MHZ (2 << 9)
10853#define BANDGAP_MASK (1 << 8)
10854#define BANDGAP_PNW_CIRCUIT (0 << 8)
10855#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10856#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10857#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10858#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10859#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10860#define TEARING_EFFECT_MASK (3 << 2)
10861#define TEARING_EFFECT_OFF (0 << 2)
10862#define TEARING_EFFECT_DSI (1 << 2)
10863#define TEARING_EFFECT_GPIO (2 << 2)
10864#define LANE_CONFIGURATION_SHIFT 0
10865#define LANE_CONFIGURATION_MASK (3 << 0)
10866#define LANE_CONFIGURATION_4LANE (0 << 0)
10867#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10868#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10869
10870#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10871#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10872#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10873#define TEARING_EFFECT_DELAY_SHIFT 0
10874#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10875
10876/* XXX: all bits reserved */
4ad83e94 10877#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10878
10879/* MIPI DSI Controller and D-PHY registers */
10880
4ad83e94 10881#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10882#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10883#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10884#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10885#define ULPS_STATE_MASK (3 << 1)
10886#define ULPS_STATE_ENTER (2 << 1)
10887#define ULPS_STATE_EXIT (1 << 1)
10888#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10889#define DEVICE_READY (1 << 0)
10890
4ad83e94 10891#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10892#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10893#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10894#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10895#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10896#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10897#define TEARING_EFFECT (1 << 31)
10898#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10899#define GEN_READ_DATA_AVAIL (1 << 29)
10900#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10901#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10902#define RX_PROT_VIOLATION (1 << 26)
10903#define RX_INVALID_TX_LENGTH (1 << 25)
10904#define ACK_WITH_NO_ERROR (1 << 24)
10905#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10906#define LP_RX_TIMEOUT (1 << 22)
10907#define HS_TX_TIMEOUT (1 << 21)
10908#define DPI_FIFO_UNDERRUN (1 << 20)
10909#define LOW_CONTENTION (1 << 19)
10910#define HIGH_CONTENTION (1 << 18)
10911#define TXDSI_VC_ID_INVALID (1 << 17)
10912#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10913#define TXCHECKSUM_ERROR (1 << 15)
10914#define TXECC_MULTIBIT_ERROR (1 << 14)
10915#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10916#define TXFALSE_CONTROL_ERROR (1 << 12)
10917#define RXDSI_VC_ID_INVALID (1 << 11)
10918#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10919#define RXCHECKSUM_ERROR (1 << 9)
10920#define RXECC_MULTIBIT_ERROR (1 << 8)
10921#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10922#define RXFALSE_CONTROL_ERROR (1 << 6)
10923#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10924#define RX_LP_TX_SYNC_ERROR (1 << 4)
10925#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10926#define RXEOT_SYNC_ERROR (1 << 2)
10927#define RXSOT_SYNC_ERROR (1 << 1)
10928#define RXSOT_ERROR (1 << 0)
10929
4ad83e94 10930#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10931#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10932#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10933#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10934#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10935#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10936#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10937#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10938#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10939#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10940#define VID_MODE_FORMAT_MASK (0xf << 7)
10941#define VID_MODE_NOT_SUPPORTED (0 << 7)
10942#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10943#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10944#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10945#define VID_MODE_FORMAT_RGB888 (4 << 7)
10946#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10947#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10948#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10949#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10950#define DATA_LANES_PRG_REG_SHIFT 0
10951#define DATA_LANES_PRG_REG_MASK (7 << 0)
10952
4ad83e94 10953#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10954#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10955#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10956#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10957
4ad83e94 10958#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10959#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10960#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10961#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10962
4ad83e94 10963#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10964#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10965#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10966#define TURN_AROUND_TIMEOUT_MASK 0x3f
10967
4ad83e94 10968#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10969#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10970#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10971#define DEVICE_RESET_TIMER_MASK 0xffff
10972
4ad83e94 10973#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10974#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10975#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10976#define VERTICAL_ADDRESS_SHIFT 16
10977#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10978#define HORIZONTAL_ADDRESS_SHIFT 0
10979#define HORIZONTAL_ADDRESS_MASK 0xffff
10980
4ad83e94 10981#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10982#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10983#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10984#define DBI_FIFO_EMPTY_HALF (0 << 0)
10985#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10986#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10987
10988/* regs below are bits 15:0 */
4ad83e94 10989#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10990#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10991#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10992
4ad83e94 10993#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10994#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10995#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10996
4ad83e94 10997#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10998#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10999#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 11000
4ad83e94 11001#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 11002#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 11003#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 11004
4ad83e94 11005#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 11006#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 11007#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 11008
4ad83e94 11009#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 11010#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 11011#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 11012
4ad83e94 11013#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 11014#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 11015#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 11016
4ad83e94 11017#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 11018#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 11019#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 11020
3230bf14
JN
11021/* regs above are bits 15:0 */
11022
4ad83e94 11023#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 11024#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 11025#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
11026#define DPI_LP_MODE (1 << 6)
11027#define BACKLIGHT_OFF (1 << 5)
11028#define BACKLIGHT_ON (1 << 4)
11029#define COLOR_MODE_OFF (1 << 3)
11030#define COLOR_MODE_ON (1 << 2)
11031#define TURN_ON (1 << 1)
11032#define SHUTDOWN (1 << 0)
11033
4ad83e94 11034#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 11035#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 11036#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
11037#define COMMAND_BYTE_SHIFT 0
11038#define COMMAND_BYTE_MASK (0x3f << 0)
11039
4ad83e94 11040#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 11041#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 11042#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
11043#define MASTER_INIT_TIMER_SHIFT 0
11044#define MASTER_INIT_TIMER_MASK (0xffff << 0)
11045
4ad83e94 11046#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 11047#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 11048#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 11049 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
11050#define MAX_RETURN_PKT_SIZE_SHIFT 0
11051#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11052
4ad83e94 11053#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 11054#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 11055#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
11056#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11057#define DISABLE_VIDEO_BTA (1 << 3)
11058#define IP_TG_CONFIG (1 << 2)
11059#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11060#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11061#define VIDEO_MODE_BURST (3 << 0)
11062
4ad83e94 11063#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 11064#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 11065#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
11066#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11067#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
11068#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11069#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11070#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11071#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11072#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11073#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11074#define CLOCKSTOP (1 << 1)
11075#define EOT_DISABLE (1 << 0)
11076
4ad83e94 11077#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 11078#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 11079#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
11080#define LP_BYTECLK_SHIFT 0
11081#define LP_BYTECLK_MASK (0xffff << 0)
11082
b426f985
D
11083#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11084#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11085#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11086
11087#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11088#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11089#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11090
3230bf14 11091/* bits 31:0 */
4ad83e94 11092#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 11093#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 11094#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
11095
11096/* bits 31:0 */
4ad83e94 11097#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 11098#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 11099#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 11100
4ad83e94 11101#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 11102#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 11103#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 11104#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 11105#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 11106#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
11107#define LONG_PACKET_WORD_COUNT_SHIFT 8
11108#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11109#define SHORT_PACKET_PARAM_SHIFT 8
11110#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11111#define VIRTUAL_CHANNEL_SHIFT 6
11112#define VIRTUAL_CHANNEL_MASK (3 << 6)
11113#define DATA_TYPE_SHIFT 0
395b2913 11114#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
11115/* data type values, see include/video/mipi_display.h */
11116
4ad83e94 11117#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 11118#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 11119#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
11120#define DPI_FIFO_EMPTY (1 << 28)
11121#define DBI_FIFO_EMPTY (1 << 27)
11122#define LP_CTRL_FIFO_EMPTY (1 << 26)
11123#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11124#define LP_CTRL_FIFO_FULL (1 << 24)
11125#define HS_CTRL_FIFO_EMPTY (1 << 18)
11126#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11127#define HS_CTRL_FIFO_FULL (1 << 16)
11128#define LP_DATA_FIFO_EMPTY (1 << 10)
11129#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11130#define LP_DATA_FIFO_FULL (1 << 8)
11131#define HS_DATA_FIFO_EMPTY (1 << 2)
11132#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11133#define HS_DATA_FIFO_FULL (1 << 0)
11134
4ad83e94 11135#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 11136#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 11137#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
11138#define DBI_HS_LP_MODE_MASK (1 << 0)
11139#define DBI_LP_MODE (1 << 0)
11140#define DBI_HS_MODE (0 << 0)
11141
4ad83e94 11142#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 11143#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 11144#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
11145#define EXIT_ZERO_COUNT_SHIFT 24
11146#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11147#define TRAIL_COUNT_SHIFT 16
11148#define TRAIL_COUNT_MASK (0x1f << 16)
11149#define CLK_ZERO_COUNT_SHIFT 8
11150#define CLK_ZERO_COUNT_MASK (0xff << 8)
11151#define PREPARE_COUNT_SHIFT 0
11152#define PREPARE_COUNT_MASK (0x3f << 0)
11153
146cdf3f
MC
11154#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11155#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11156#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11157 _ICL_DSI_T_INIT_MASTER_0,\
11158 _ICL_DSI_T_INIT_MASTER_1)
11159
33868a91
MC
11160#define _DPHY_CLK_TIMING_PARAM_0 0x162180
11161#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11162#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11163 _DPHY_CLK_TIMING_PARAM_0,\
11164 _DPHY_CLK_TIMING_PARAM_1)
11165#define _DSI_CLK_TIMING_PARAM_0 0x6b080
11166#define _DSI_CLK_TIMING_PARAM_1 0x6b880
11167#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11168 _DSI_CLK_TIMING_PARAM_0,\
11169 _DSI_CLK_TIMING_PARAM_1)
11170#define CLK_PREPARE_OVERRIDE (1 << 31)
11171#define CLK_PREPARE(x) ((x) << 28)
11172#define CLK_PREPARE_MASK (0x7 << 28)
11173#define CLK_PREPARE_SHIFT 28
11174#define CLK_ZERO_OVERRIDE (1 << 27)
11175#define CLK_ZERO(x) ((x) << 20)
11176#define CLK_ZERO_MASK (0xf << 20)
11177#define CLK_ZERO_SHIFT 20
11178#define CLK_PRE_OVERRIDE (1 << 19)
11179#define CLK_PRE(x) ((x) << 16)
11180#define CLK_PRE_MASK (0x3 << 16)
11181#define CLK_PRE_SHIFT 16
11182#define CLK_POST_OVERRIDE (1 << 15)
11183#define CLK_POST(x) ((x) << 8)
11184#define CLK_POST_MASK (0x7 << 8)
11185#define CLK_POST_SHIFT 8
11186#define CLK_TRAIL_OVERRIDE (1 << 7)
11187#define CLK_TRAIL(x) ((x) << 0)
11188#define CLK_TRAIL_MASK (0xf << 0)
11189#define CLK_TRAIL_SHIFT 0
11190
11191#define _DPHY_DATA_TIMING_PARAM_0 0x162184
11192#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11193#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11194 _DPHY_DATA_TIMING_PARAM_0,\
11195 _DPHY_DATA_TIMING_PARAM_1)
11196#define _DSI_DATA_TIMING_PARAM_0 0x6B084
11197#define _DSI_DATA_TIMING_PARAM_1 0x6B884
11198#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11199 _DSI_DATA_TIMING_PARAM_0,\
11200 _DSI_DATA_TIMING_PARAM_1)
11201#define HS_PREPARE_OVERRIDE (1 << 31)
11202#define HS_PREPARE(x) ((x) << 24)
11203#define HS_PREPARE_MASK (0x7 << 24)
11204#define HS_PREPARE_SHIFT 24
11205#define HS_ZERO_OVERRIDE (1 << 23)
11206#define HS_ZERO(x) ((x) << 16)
11207#define HS_ZERO_MASK (0xf << 16)
11208#define HS_ZERO_SHIFT 16
11209#define HS_TRAIL_OVERRIDE (1 << 15)
11210#define HS_TRAIL(x) ((x) << 8)
11211#define HS_TRAIL_MASK (0x7 << 8)
11212#define HS_TRAIL_SHIFT 8
11213#define HS_EXIT_OVERRIDE (1 << 7)
11214#define HS_EXIT(x) ((x) << 0)
11215#define HS_EXIT_MASK (0x7 << 0)
11216#define HS_EXIT_SHIFT 0
11217
35c37ade
MC
11218#define _DPHY_TA_TIMING_PARAM_0 0x162188
11219#define _DPHY_TA_TIMING_PARAM_1 0x6c188
11220#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11221 _DPHY_TA_TIMING_PARAM_0,\
11222 _DPHY_TA_TIMING_PARAM_1)
11223#define _DSI_TA_TIMING_PARAM_0 0x6b098
11224#define _DSI_TA_TIMING_PARAM_1 0x6b898
11225#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11226 _DSI_TA_TIMING_PARAM_0,\
11227 _DSI_TA_TIMING_PARAM_1)
11228#define TA_SURE_OVERRIDE (1 << 31)
11229#define TA_SURE(x) ((x) << 16)
11230#define TA_SURE_MASK (0x1f << 16)
11231#define TA_SURE_SHIFT 16
11232#define TA_GO_OVERRIDE (1 << 15)
11233#define TA_GO(x) ((x) << 8)
11234#define TA_GO_MASK (0xf << 8)
11235#define TA_GO_SHIFT 8
11236#define TA_GET_OVERRIDE (1 << 7)
11237#define TA_GET(x) ((x) << 0)
11238#define TA_GET_MASK (0xf << 0)
11239#define TA_GET_SHIFT 0
11240
5ffce254
MC
11241/* DSI transcoder configuration */
11242#define _DSI_TRANS_FUNC_CONF_0 0x6b030
11243#define _DSI_TRANS_FUNC_CONF_1 0x6b830
11244#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
11245 _DSI_TRANS_FUNC_CONF_0,\
11246 _DSI_TRANS_FUNC_CONF_1)
11247#define OP_MODE_MASK (0x3 << 28)
11248#define OP_MODE_SHIFT 28
11249#define CMD_MODE_NO_GATE (0x0 << 28)
11250#define CMD_MODE_TE_GATE (0x1 << 28)
11251#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
11252#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
11253#define LINK_READY (1 << 20)
11254#define PIX_FMT_MASK (0x3 << 16)
11255#define PIX_FMT_SHIFT 16
11256#define PIX_FMT_RGB565 (0x0 << 16)
11257#define PIX_FMT_RGB666_PACKED (0x1 << 16)
11258#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
11259#define PIX_FMT_RGB888 (0x3 << 16)
11260#define PIX_FMT_RGB101010 (0x4 << 16)
11261#define PIX_FMT_RGB121212 (0x5 << 16)
11262#define PIX_FMT_COMPRESSED (0x6 << 16)
11263#define BGR_TRANSMISSION (1 << 15)
11264#define PIX_VIRT_CHAN(x) ((x) << 12)
11265#define PIX_VIRT_CHAN_MASK (0x3 << 12)
11266#define PIX_VIRT_CHAN_SHIFT 12
11267#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
11268#define PIX_BUF_THRESHOLD_SHIFT 10
11269#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
11270#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
11271#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
11272#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
11273#define CONTINUOUS_CLK_MASK (0x3 << 8)
11274#define CONTINUOUS_CLK_SHIFT 8
11275#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
11276#define CLK_HS_OR_LP (0x2 << 8)
11277#define CLK_HS_CONTINUOUS (0x3 << 8)
11278#define LINK_CALIBRATION_MASK (0x3 << 4)
11279#define LINK_CALIBRATION_SHIFT 4
11280#define CALIBRATION_DISABLED (0x0 << 4)
11281#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
11282#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
32d38e6c 11283#define BLANKING_PACKET_ENABLE (1 << 2)
5ffce254
MC
11284#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
11285#define EOTP_DISABLED (1 << 0)
11286
60230aac
MC
11287#define _DSI_CMD_RXCTL_0 0x6b0d4
11288#define _DSI_CMD_RXCTL_1 0x6b8d4
11289#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
11290 _DSI_CMD_RXCTL_0,\
11291 _DSI_CMD_RXCTL_1)
11292#define READ_UNLOADS_DW (1 << 16)
11293#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
11294#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
11295#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11296#define RECEIVED_RESET_TRIGGER (1 << 12)
11297#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11298#define RECEIVED_CRC_WAS_LOST (1 << 10)
11299#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11300#define NUMBER_RX_PLOAD_DW_SHIFT 0
11301
11302#define _DSI_CMD_TXCTL_0 0x6b0d0
11303#define _DSI_CMD_TXCTL_1 0x6b8d0
11304#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11305 _DSI_CMD_TXCTL_0,\
11306 _DSI_CMD_TXCTL_1)
11307#define KEEP_LINK_IN_HS (1 << 24)
11308#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11309#define FREE_HEADER_CREDIT_SHIFT 0x8
11310#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11311#define FREE_PLOAD_CREDIT_SHIFT 0
11312#define MAX_HEADER_CREDIT 0x10
11313#define MAX_PLOAD_CREDIT 0x40
11314
808517e2
MC
11315#define _DSI_CMD_TXHDR_0 0x6b100
11316#define _DSI_CMD_TXHDR_1 0x6b900
11317#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11318 _DSI_CMD_TXHDR_0,\
11319 _DSI_CMD_TXHDR_1)
11320#define PAYLOAD_PRESENT (1 << 31)
11321#define LP_DATA_TRANSFER (1 << 30)
11322#define VBLANK_FENCE (1 << 29)
11323#define PARAM_WC_MASK (0xffff << 8)
11324#define PARAM_WC_LOWER_SHIFT 8
11325#define PARAM_WC_UPPER_SHIFT 16
11326#define VC_MASK (0x3 << 6)
11327#define VC_SHIFT 6
11328#define DT_MASK (0x3f << 0)
11329#define DT_SHIFT 0
11330
11331#define _DSI_CMD_TXPYLD_0 0x6b104
11332#define _DSI_CMD_TXPYLD_1 0x6b904
11333#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11334 _DSI_CMD_TXPYLD_0,\
11335 _DSI_CMD_TXPYLD_1)
11336
60230aac
MC
11337#define _DSI_LP_MSG_0 0x6b0d8
11338#define _DSI_LP_MSG_1 0x6b8d8
11339#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11340 _DSI_LP_MSG_0,\
11341 _DSI_LP_MSG_1)
11342#define LPTX_IN_PROGRESS (1 << 17)
11343#define LINK_IN_ULPS (1 << 16)
11344#define LINK_ULPS_TYPE_LP11 (1 << 8)
11345#define LINK_ENTER_ULPS (1 << 0)
11346
8bffd204
MC
11347/* DSI timeout registers */
11348#define _DSI_HSTX_TO_0 0x6b044
11349#define _DSI_HSTX_TO_1 0x6b844
11350#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11351 _DSI_HSTX_TO_0,\
11352 _DSI_HSTX_TO_1)
11353#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11354#define HSTX_TIMEOUT_VALUE_SHIFT 16
11355#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11356#define HSTX_TIMED_OUT (1 << 0)
11357
11358#define _DSI_LPRX_HOST_TO_0 0x6b048
11359#define _DSI_LPRX_HOST_TO_1 0x6b848
11360#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11361 _DSI_LPRX_HOST_TO_0,\
11362 _DSI_LPRX_HOST_TO_1)
11363#define LPRX_TIMED_OUT (1 << 16)
11364#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11365#define LPRX_TIMEOUT_VALUE_SHIFT 0
11366#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11367
11368#define _DSI_PWAIT_TO_0 0x6b040
11369#define _DSI_PWAIT_TO_1 0x6b840
11370#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11371 _DSI_PWAIT_TO_0,\
11372 _DSI_PWAIT_TO_1)
11373#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11374#define PRESET_TIMEOUT_VALUE_SHIFT 16
11375#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11376#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11377#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11378#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11379
11380#define _DSI_TA_TO_0 0x6b04c
11381#define _DSI_TA_TO_1 0x6b84c
11382#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11383 _DSI_TA_TO_0,\
11384 _DSI_TA_TO_1)
11385#define TA_TIMED_OUT (1 << 16)
11386#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11387#define TA_TIMEOUT_VALUE_SHIFT 0
11388#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11389
3230bf14 11390/* bits 31:0 */
4ad83e94 11391#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 11392#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
11393#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
11394
11395#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11396#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11397#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
11398#define LP_HS_SSW_CNT_SHIFT 16
11399#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11400#define HS_LP_PWR_SW_CNT_SHIFT 0
11401#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11402
4ad83e94 11403#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 11404#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 11405#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
11406#define STOP_STATE_STALL_COUNTER_SHIFT 0
11407#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11408
4ad83e94 11409#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 11410#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 11411#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 11412#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 11413#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 11414#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
11415#define RX_CONTENTION_DETECTED (1 << 0)
11416
11417/* XXX: only pipe A ?!? */
4ad83e94 11418#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
11419#define DBI_TYPEC_ENABLE (1 << 31)
11420#define DBI_TYPEC_WIP (1 << 30)
11421#define DBI_TYPEC_OPTION_SHIFT 28
11422#define DBI_TYPEC_OPTION_MASK (3 << 28)
11423#define DBI_TYPEC_FREQ_SHIFT 24
11424#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11425#define DBI_TYPEC_OVERRIDE (1 << 8)
11426#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11427#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11428
11429
11430/* MIPI adapter registers */
11431
4ad83e94 11432#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 11433#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 11434#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
11435#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11436#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11437#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11438#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11439#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11440#define READ_REQUEST_PRIORITY_SHIFT 3
11441#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11442#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11443#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11444#define RGB_FLIP_TO_BGR (1 << 2)
11445
6b93e9c8 11446#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 11447#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 11448#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
11449#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11450#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11451#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11452#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11453#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11454#define GLK_LP_WAKE (1 << 22)
11455#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11456#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11457#define GLK_FIREWALL_ENABLE (1 << 16)
11458#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11459#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11460#define BXT_DSC_ENABLE (1 << 3)
11461#define BXT_RGB_FLIP (1 << 2)
11462#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11463#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 11464
4ad83e94 11465#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 11466#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 11467#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
11468#define DATA_MEM_ADDRESS_SHIFT 5
11469#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11470#define DATA_VALID (1 << 0)
11471
4ad83e94 11472#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 11473#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 11474#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
11475#define DATA_LENGTH_SHIFT 0
11476#define DATA_LENGTH_MASK (0xfffff << 0)
11477
4ad83e94 11478#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 11479#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 11480#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
11481#define COMMAND_MEM_ADDRESS_SHIFT 5
11482#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11483#define AUTO_PWG_ENABLE (1 << 2)
11484#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11485#define COMMAND_VALID (1 << 0)
11486
4ad83e94 11487#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 11488#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 11489#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
11490#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11491#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11492
4ad83e94 11493#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 11494#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 11495#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 11496
4ad83e94 11497#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 11498#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 11499#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
11500#define READ_DATA_VALID(n) (1 << (n))
11501
3bbaba0c 11502/* MOCS (Memory Object Control State) registers */
f0f59a00 11503#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 11504
f0f59a00
VS
11505#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11506#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11507#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11508#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11509#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
11510/* Media decoder 2 MOCS registers */
11511#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 11512
73f4e8a3
OM
11513#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11514#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11515#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11516#define PMFLUSHDONE_LNEBLK (1 << 22)
11517
a7a7a0e6
MT
11518#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11519
d5165ebd
TG
11520/* gamt regs */
11521#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11522#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11523#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11524#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11525#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11526
93564044
VS
11527#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11528#define MMCD_PCLA (1 << 31)
11529#define MMCD_HOTSPOT_EN (1 << 27)
11530
ad186f3f
PZ
11531#define _ICL_PHY_MISC_A 0x64C00
11532#define _ICL_PHY_MISC_B 0x64C04
11533#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11534 _ICL_PHY_MISC_B)
bdeb18db 11535#define ICL_PHY_MISC_MUX_DDID (1 << 28)
ad186f3f
PZ
11536#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11537
2efbb2f0 11538/* Icelake Display Stream Compression Registers */
6f15a7de
AS
11539#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11540#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
11541#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11542#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11543#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11544#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11545#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11546 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11547 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11548#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11549 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11550 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11551#define DSC_VBR_ENABLE (1 << 19)
11552#define DSC_422_ENABLE (1 << 18)
11553#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11554#define DSC_BLOCK_PREDICTION (1 << 16)
11555#define DSC_LINE_BUF_DEPTH_SHIFT 12
11556#define DSC_BPC_SHIFT 8
11557#define DSC_VER_MIN_SHIFT 4
11558#define DSC_VER_MAJ (0x1 << 0)
11559
6f15a7de
AS
11560#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11561#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
11562#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11563#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11564#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11565#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11566#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11567 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11568 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11569#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11570 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11571 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11572#define DSC_BPP(bpp) ((bpp) << 0)
11573
6f15a7de
AS
11574#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11575#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
11576#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11577#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11578#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11579#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11580#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11581 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11582 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11583#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11584 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11585 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11586#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11587#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11588
6f15a7de
AS
11589#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11590#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
11591#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11592#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11593#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11594#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11595#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11596 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11597 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11598#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11599 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11600 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11601#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11602#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11603
6f15a7de
AS
11604#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11605#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
11606#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11607#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11608#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11609#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11610#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11611 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11612 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11613#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11614 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
11615 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11616#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11617#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11618
6f15a7de
AS
11619#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11620#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
11621#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11622#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11623#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11624#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11625#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11626 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11627 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11628#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11629 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 11630 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 11631#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
11632#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11633
6f15a7de
AS
11634#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11635#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
11636#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11637#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11638#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11639#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11640#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11641 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11642 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11643#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11644 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11645 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
11646#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11647#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
11648#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11649#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11650
6f15a7de
AS
11651#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11652#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
11653#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11654#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11655#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11656#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11657#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11658 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11659 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11660#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11661 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11662 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11663#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11664#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11665
6f15a7de
AS
11666#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11667#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
11668#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11669#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11670#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11671#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11672#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11673 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11674 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11675#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11676 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11677 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11678#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11679#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11680
6f15a7de
AS
11681#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11682#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
11683#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11684#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11685#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11686#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11687#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11688 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11689 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11690#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11691 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11692 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11693#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11694#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11695
6f15a7de
AS
11696#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11697#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11698#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11699#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11700#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11701#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11702#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11703 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11704 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11705#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11706 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11707 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11708#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11709#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11710#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11711#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11712
6f15a7de
AS
11713#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11714#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11715#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11716#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11717#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11718#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11719#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11720 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11721 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11722#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11723 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11724 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11725
6f15a7de
AS
11726#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11727#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11728#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11729#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11730#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11731#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11732#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11733 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11734 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11735#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11736 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11737 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11738
6f15a7de
AS
11739#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11740#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11741#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11742#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11743#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11744#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11745#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11746 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11747 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11748#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11749 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11750 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11751
6f15a7de
AS
11752#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11753#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11754#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11755#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11756#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11757#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11758#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11759 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11760 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11761#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11762 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11763 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11764
6f15a7de
AS
11765#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11766#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11767#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11768#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11769#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11770#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11771#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11772 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11773 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11774#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11775 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11776 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11777
6f15a7de
AS
11778#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11779#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11780#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11781#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11782#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11783#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11784#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11785 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11786 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11787#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11788 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11789 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11790#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11791#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11792#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11793
dbda5111
AS
11794/* Icelake Rate Control Buffer Threshold Registers */
11795#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11796#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11797#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11798#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11799#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11800#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11801#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11802#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11803#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11804#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11805#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11806#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11807#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11808 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11809 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11810#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11811 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11812 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11813#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11814 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11815 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11816#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11817 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11818 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11819
11820#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11821#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11822#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11823#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11824#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11825#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11826#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11827#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11828#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11829#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11830#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11831#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11832#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11833 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11834 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11835#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11836 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11837 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11838#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11839 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11840 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11841#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11842 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11843 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11844
0caf6257
AS
11845#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
11846#define MODULAR_FIA_MASK (1 << 4)
31d9ae9d
JRS
11847#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
11848#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
11849#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
11850#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
11851#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
b9fcddab 11852
0caf6257 11853#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
31d9ae9d 11854#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
39d1e234 11855
0caf6257 11856#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
31d9ae9d 11857#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
39d1e234 11858
3b51be4e
CT
11859#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
11860#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
11861#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
11862#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
11863
a6e58d9a
AM
11864/* This register controls the Display State Buffer (DSB) engines. */
11865#define _DSBSL_INSTANCE_BASE 0x70B00
11866#define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
11867 (pipe) * 0x1000 + (id) * 100)
1abf329a
AM
11868#define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
11869#define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
a6e58d9a 11870#define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
f7619c47 11871#define DSB_ENABLE (1 << 31)
a6e58d9a
AM
11872#define DSB_STATUS (1 << 0)
11873
585fb111 11874#endif /* _I915_REG_H_ */