]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: kill duplicated/unneeded register defines
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
33 */
34#define INTEL_GMCH_CTRL 0x52
28d52043 35#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
36#define INTEL_GMCH_ENABLED 0x4
37#define INTEL_GMCH_MEM_MASK 0x1
38#define INTEL_GMCH_MEM_64M 0x1
39#define INTEL_GMCH_MEM_128M 0
40
241fa85b 41#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
42#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
46#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
47#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
48
49#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
50#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
51#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
52#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
53#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
54#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
55#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
56#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111 57
14bc490b
ZW
58#define SNB_GMCH_CTRL 0x50
59#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
60#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
61#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
62#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
63#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
64#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
65#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
66#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
67#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
68#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
69#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
70#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
71#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
72#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
73#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
74#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
75#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
76
585fb111
JB
77/* PCI config space */
78
79#define HPLLCC 0xc0 /* 855 only */
652c393a 80#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
81#define GC_CLOCK_133_200 (0 << 0)
82#define GC_CLOCK_100_200 (1 << 0)
83#define GC_CLOCK_100_133 (2 << 0)
84#define GC_CLOCK_166_250 (3 << 0)
f97108d1 85#define GCFGC2 0xda
585fb111
JB
86#define GCFGC 0xf0 /* 915+ only */
87#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
88#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
89#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
90#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
91#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
92#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
93#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
94#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
95#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
96#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
97#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
98#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
99#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
100#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
101#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
102#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
103#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
104#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
105#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
106#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
107#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
108#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
109#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 110#define LBB 0xf4
eeccdcac
KG
111
112/* Graphics reset regs */
0573ed4a
KG
113#define I965_GDRST 0xc0 /* PCI config register */
114#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
115#define GRDOM_FULL (0<<2)
116#define GRDOM_RENDER (1<<2)
117#define GRDOM_MEDIA (3<<2)
585fb111
JB
118
119/* VGA stuff */
120
121#define VGA_ST01_MDA 0x3ba
122#define VGA_ST01_CGA 0x3da
123
124#define VGA_MSR_WRITE 0x3c2
125#define VGA_MSR_READ 0x3cc
126#define VGA_MSR_MEM_EN (1<<1)
127#define VGA_MSR_CGA_MODE (1<<0)
128
129#define VGA_SR_INDEX 0x3c4
130#define VGA_SR_DATA 0x3c5
131
132#define VGA_AR_INDEX 0x3c0
133#define VGA_AR_VID_EN (1<<5)
134#define VGA_AR_DATA_WRITE 0x3c0
135#define VGA_AR_DATA_READ 0x3c1
136
137#define VGA_GR_INDEX 0x3ce
138#define VGA_GR_DATA 0x3cf
139/* GR05 */
140#define VGA_GR_MEM_READ_MODE_SHIFT 3
141#define VGA_GR_MEM_READ_MODE_PLANE 1
142/* GR06 */
143#define VGA_GR_MEM_MODE_MASK 0xc
144#define VGA_GR_MEM_MODE_SHIFT 2
145#define VGA_GR_MEM_A0000_AFFFF 0
146#define VGA_GR_MEM_A0000_BFFFF 1
147#define VGA_GR_MEM_B0000_B7FFF 2
148#define VGA_GR_MEM_B0000_BFFFF 3
149
150#define VGA_DACMASK 0x3c6
151#define VGA_DACRX 0x3c7
152#define VGA_DACWX 0x3c8
153#define VGA_DACDATA 0x3c9
154
155#define VGA_CR_INDEX_MDA 0x3b4
156#define VGA_CR_DATA_MDA 0x3b5
157#define VGA_CR_INDEX_CGA 0x3d4
158#define VGA_CR_DATA_CGA 0x3d5
159
160/*
161 * Memory interface instructions used by the kernel
162 */
163#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
164
165#define MI_NOOP MI_INSTR(0, 0)
166#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
167#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 168#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
169#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
170#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
171#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
172#define MI_FLUSH MI_INSTR(0x04, 0)
173#define MI_READ_FLUSH (1 << 0)
174#define MI_EXE_FLUSH (1 << 1)
175#define MI_NO_WRITE_FLUSH (1 << 2)
176#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
177#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 178#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
179#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
180#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
181#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
182#define MI_OVERLAY_CONTINUE (0x0<<21)
183#define MI_OVERLAY_ON (0x1<<21)
184#define MI_OVERLAY_OFF (0x2<<21)
585fb111 185#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 186#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 187#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 188#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
189#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
190#define MI_MM_SPACE_GTT (1<<8)
191#define MI_MM_SPACE_PHYSICAL (0<<8)
192#define MI_SAVE_EXT_STATE_EN (1<<3)
193#define MI_RESTORE_EXT_STATE_EN (1<<2)
194#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
195#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
196#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
197#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
198#define MI_STORE_DWORD_INDEX_SHIFT 2
199#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
881f47b6 200#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
585fb111
JB
201#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
202#define MI_BATCH_NON_SECURE (1)
203#define MI_BATCH_NON_SECURE_I965 (1<<8)
204#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
585fb111
JB
205/*
206 * 3D instructions used by the kernel
207 */
208#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
209
210#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
211#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
212#define SC_UPDATE_SCISSOR (0x1<<1)
213#define SC_ENABLE_MASK (0x1<<0)
214#define SC_ENABLE (0x1<<0)
215#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
216#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
217#define SCI_YMIN_MASK (0xffff<<16)
218#define SCI_XMIN_MASK (0xffff<<0)
219#define SCI_YMAX_MASK (0xffff<<16)
220#define SCI_XMAX_MASK (0xffff<<0)
221#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
222#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
223#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
224#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
225#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
226#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
227#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
228#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
229#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
230#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
231#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
232#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
233#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
234#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
235#define BLT_DEPTH_8 (0<<24)
236#define BLT_DEPTH_16_565 (1<<24)
237#define BLT_DEPTH_16_1555 (2<<24)
238#define BLT_DEPTH_32 (3<<24)
239#define BLT_ROP_GXCOPY (0xcc<<16)
240#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
241#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
242#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
243#define ASYNC_FLIP (1<<22)
244#define DISPLAY_PLANE_A (0<<20)
245#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
246#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
247#define PIPE_CONTROL_QW_WRITE (1<<14)
248#define PIPE_CONTROL_DEPTH_STALL (1<<13)
249#define PIPE_CONTROL_WC_FLUSH (1<<12)
250#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
251#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
252#define PIPE_CONTROL_ISP_DIS (1<<9)
253#define PIPE_CONTROL_NOTIFY (1<<8)
254#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
255#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111
JB
256
257/*
de151cf6 258 * Fence registers
585fb111 259 */
de151cf6 260#define FENCE_REG_830_0 0x2000
dc529a4f 261#define FENCE_REG_945_8 0x3000
de151cf6
JB
262#define I830_FENCE_START_MASK 0x07f80000
263#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 264#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
265#define I830_FENCE_PITCH_SHIFT 4
266#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 267#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 268#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 269#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
270
271#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 272#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 273
de151cf6
JB
274#define FENCE_REG_965_0 0x03000
275#define I965_FENCE_PITCH_SHIFT 2
276#define I965_FENCE_TILING_Y_SHIFT 1
277#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 278#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 279
4e901fdc
EA
280#define FENCE_REG_SANDYBRIDGE_0 0x100000
281#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
282
de151cf6
JB
283/*
284 * Instruction and interrupt control regs
285 */
63eeaf38 286#define PGTBL_ER 0x02024
585fb111
JB
287#define PRB0_TAIL 0x02030
288#define PRB0_HEAD 0x02034
289#define PRB0_START 0x02038
290#define PRB0_CTL 0x0203c
291#define TAIL_ADDR 0x001FFFF8
292#define HEAD_WRAP_COUNT 0xFFE00000
293#define HEAD_WRAP_ONE 0x00200000
294#define HEAD_ADDR 0x001FFFFC
295#define RING_NR_PAGES 0x001FF000
296#define RING_REPORT_MASK 0x00000006
297#define RING_REPORT_64K 0x00000002
298#define RING_REPORT_128K 0x00000004
299#define RING_NO_REPORT 0x00000000
300#define RING_VALID_MASK 0x00000001
301#define RING_VALID 0x00000001
302#define RING_INVALID 0x00000000
4b60e5cb
CW
303#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
304#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
585fb111
JB
305#define PRB1_TAIL 0x02040 /* 915+ only */
306#define PRB1_HEAD 0x02044 /* 915+ only */
307#define PRB1_START 0x02048 /* 915+ only */
308#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
309#define IPEIR_I965 0x02064
310#define IPEHR_I965 0x02068
311#define INSTDONE_I965 0x0206c
312#define INSTPS 0x02070 /* 965+ only */
313#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
314#define ACTHD_I965 0x02074
315#define HWS_PGA 0x02080
f6e450a6 316#define HWS_PGA_GEN6 0x04080
585fb111
JB
317#define HWS_ADDRESS_MASK 0xfffff000
318#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
319#define PWRCTXA 0x2088 /* 965GM+ only */
320#define PWRCTX_EN (1<<0)
585fb111 321#define IPEIR 0x02088
63eeaf38
JB
322#define IPEHR 0x0208c
323#define INSTDONE 0x02090
585fb111
JB
324#define NOPID 0x02094
325#define HWSTAM 0x02098
71cf39b1
EA
326
327#define MI_MODE 0x0209c
328# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 329# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 330
585fb111
JB
331#define SCPD0 0x0209c /* 915+ only */
332#define IER 0x020a0
333#define IIR 0x020a4
334#define IMR 0x020a8
335#define ISR 0x020ac
336#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
337#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
338#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 339#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
340#define I915_HWB_OOM_INTERRUPT (1<<13)
341#define I915_SYNC_STATUS_INTERRUPT (1<<12)
342#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
343#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
344#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
345#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
346#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
347#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
348#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
349#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
350#define I915_DEBUG_INTERRUPT (1<<2)
351#define I915_USER_INTERRUPT (1<<1)
352#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 353#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
354#define EIR 0x020b0
355#define EMR 0x020b4
356#define ESR 0x020b8
63eeaf38
JB
357#define GM45_ERROR_PAGE_TABLE (1<<5)
358#define GM45_ERROR_MEM_PRIV (1<<4)
359#define I915_ERROR_PAGE_TABLE (1<<4)
360#define GM45_ERROR_CP_PRIV (1<<3)
361#define I915_ERROR_MEMORY_REFRESH (1<<1)
362#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 363#define INSTPM 0x020c0
ee980b80 364#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
365#define ACTHD 0x020c8
366#define FW_BLC 0x020d8
7662c8bd 367#define FW_BLC2 0x020dc
585fb111 368#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
369#define FW_BLC_SELF_EN_MASK (1<<31)
370#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
371#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
372#define MM_BURST_LENGTH 0x00700000
373#define MM_FIFO_WATERMARK 0x0001F000
374#define LM_BURST_LENGTH 0x00000700
375#define LM_FIFO_WATERMARK 0x0000001F
585fb111 376#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
377#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
378
379/* Make render/texture TLB fetches lower priorty than associated data
380 * fetches. This is not turned on by default
381 */
382#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
383
384/* Isoch request wait on GTT enable (Display A/B/C streams).
385 * Make isoch requests stall on the TLB update. May cause
386 * display underruns (test mode only)
387 */
388#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
389
390/* Block grant count for isoch requests when block count is
391 * set to a finite value.
392 */
393#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
394#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
395#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
396#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
397#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
398
399/* Enable render writes to complete in C2/C3/C4 power states.
400 * If this isn't enabled, render writes are prevented in low
401 * power states. That seems bad to me.
402 */
403#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
404
405/* This acknowledges an async flip immediately instead
406 * of waiting for 2TLB fetches.
407 */
408#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
409
410/* Enables non-sequential data reads through arbiter
411 */
412#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
413
414/* Disable FSB snooping of cacheable write cycles from binner/render
415 * command stream
416 */
417#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
418
419/* Arbiter time slice for non-isoch streams */
420#define MI_ARB_TIME_SLICE_MASK (7 << 5)
421#define MI_ARB_TIME_SLICE_1 (0 << 5)
422#define MI_ARB_TIME_SLICE_2 (1 << 5)
423#define MI_ARB_TIME_SLICE_4 (2 << 5)
424#define MI_ARB_TIME_SLICE_6 (3 << 5)
425#define MI_ARB_TIME_SLICE_8 (4 << 5)
426#define MI_ARB_TIME_SLICE_10 (5 << 5)
427#define MI_ARB_TIME_SLICE_14 (6 << 5)
428#define MI_ARB_TIME_SLICE_16 (7 << 5)
429
430/* Low priority grace period page size */
431#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
432#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
433
434/* Disable display A/B trickle feed */
435#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
436
437/* Set display plane priority */
438#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
439#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
440
585fb111
JB
441#define CACHE_MODE_0 0x02120 /* 915+ only */
442#define CM0_MASK_SHIFT 16
443#define CM0_IZ_OPT_DISABLE (1<<6)
444#define CM0_ZR_OPT_DISABLE (1<<5)
445#define CM0_DEPTH_EVICT_DISABLE (1<<4)
446#define CM0_COLOR_EVICT_DISABLE (1<<3)
447#define CM0_DEPTH_WRITE_DISABLE (1<<1)
448#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 449#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 450#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
451#define ECOSKPD 0x021d0
452#define ECO_GATING_CX_ONLY (1<<3)
453#define ECO_FLIP_DONE (1<<0)
585fb111 454
a1786bd2
ZW
455/* GEN6 interrupt control */
456#define GEN6_RENDER_HWSTAM 0x2098
457#define GEN6_RENDER_IMR 0x20a8
458#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
459#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 460#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
461#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
462#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
463#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
464#define GEN6_RENDER_SYNC_STATUS (1 << 2)
465#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
466#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
467
468#define GEN6_BLITTER_HWSTAM 0x22098
469#define GEN6_BLITTER_IMR 0x220a8
470#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
471#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
472#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
473#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
d1b851fc
ZN
474/*
475 * BSD (bit stream decoder instruction and interrupt control register defines
476 * (G4X and Ironlake only)
477 */
478
479#define BSD_RING_TAIL 0x04030
480#define BSD_RING_HEAD 0x04034
481#define BSD_RING_START 0x04038
482#define BSD_RING_CTL 0x0403c
483#define BSD_RING_ACTHD 0x04074
484#define BSD_HWS_PGA 0x04080
de151cf6 485
881f47b6
XH
486/*
487 * video command stream instruction and interrupt control register defines
488 * for GEN6
489 */
490#define GEN6_BSD_RING_TAIL 0x12030
491#define GEN6_BSD_RING_HEAD 0x12034
492#define GEN6_BSD_RING_START 0x12038
493#define GEN6_BSD_RING_CTL 0x1203c
494#define GEN6_BSD_RING_ACTHD 0x12074
495#define GEN6_BSD_HWS_PGA 0x14080
496
497#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
498#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
499#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
500#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
501#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
502
503#define GEN6_BSD_IMR 0x120a8
504#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
505
506#define GEN6_BSD_RNCID 0x12198
507
585fb111
JB
508/*
509 * Framebuffer compression (915+ only)
510 */
511
512#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
513#define FBC_LL_BASE 0x03204 /* 4k page aligned */
514#define FBC_CONTROL 0x03208
515#define FBC_CTL_EN (1<<31)
516#define FBC_CTL_PERIODIC (1<<30)
517#define FBC_CTL_INTERVAL_SHIFT (16)
518#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 519#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
520#define FBC_CTL_STRIDE_SHIFT (5)
521#define FBC_CTL_FENCENO (1<<0)
522#define FBC_COMMAND 0x0320c
523#define FBC_CMD_COMPRESS (1<<0)
524#define FBC_STATUS 0x03210
525#define FBC_STAT_COMPRESSING (1<<31)
526#define FBC_STAT_COMPRESSED (1<<30)
527#define FBC_STAT_MODIFIED (1<<29)
528#define FBC_STAT_CURRENT_LINE (1<<0)
529#define FBC_CONTROL2 0x03214
530#define FBC_CTL_FENCE_DBL (0<<4)
531#define FBC_CTL_IDLE_IMM (0<<2)
532#define FBC_CTL_IDLE_FULL (1<<2)
533#define FBC_CTL_IDLE_LINE (2<<2)
534#define FBC_CTL_IDLE_DEBUG (3<<2)
535#define FBC_CTL_CPU_FENCE (1<<1)
536#define FBC_CTL_PLANEA (0<<0)
537#define FBC_CTL_PLANEB (1<<0)
538#define FBC_FENCE_OFF 0x0321b
80824003 539#define FBC_TAG 0x03300
585fb111
JB
540
541#define FBC_LL_SIZE (1536)
542
74dff282
JB
543/* Framebuffer compression for GM45+ */
544#define DPFC_CB_BASE 0x3200
545#define DPFC_CONTROL 0x3208
546#define DPFC_CTL_EN (1<<31)
547#define DPFC_CTL_PLANEA (0<<30)
548#define DPFC_CTL_PLANEB (1<<30)
549#define DPFC_CTL_FENCE_EN (1<<29)
550#define DPFC_SR_EN (1<<10)
551#define DPFC_CTL_LIMIT_1X (0<<6)
552#define DPFC_CTL_LIMIT_2X (1<<6)
553#define DPFC_CTL_LIMIT_4X (2<<6)
554#define DPFC_RECOMP_CTL 0x320c
555#define DPFC_RECOMP_STALL_EN (1<<27)
556#define DPFC_RECOMP_STALL_WM_SHIFT (16)
557#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
558#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
559#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
560#define DPFC_STATUS 0x3210
561#define DPFC_INVAL_SEG_SHIFT (16)
562#define DPFC_INVAL_SEG_MASK (0x07ff0000)
563#define DPFC_COMP_SEG_SHIFT (0)
564#define DPFC_COMP_SEG_MASK (0x000003ff)
565#define DPFC_STATUS2 0x3214
566#define DPFC_FENCE_YOFF 0x3218
567#define DPFC_CHICKEN 0x3224
568#define DPFC_HT_MODIFY (1<<31)
569
b52eb4dc
ZY
570/* Framebuffer compression for Ironlake */
571#define ILK_DPFC_CB_BASE 0x43200
572#define ILK_DPFC_CONTROL 0x43208
573/* The bit 28-8 is reserved */
574#define DPFC_RESERVED (0x1FFFFF00)
575#define ILK_DPFC_RECOMP_CTL 0x4320c
576#define ILK_DPFC_STATUS 0x43210
577#define ILK_DPFC_FENCE_YOFF 0x43218
578#define ILK_DPFC_CHICKEN 0x43224
579#define ILK_FBC_RT_BASE 0x2128
580#define ILK_FBC_RT_VALID (1<<0)
581
582#define ILK_DISPLAY_CHICKEN1 0x42000
583#define ILK_FBCQ_DIS (1<<22)
584
585fb111
JB
585/*
586 * GPIO regs
587 */
588#define GPIOA 0x5010
589#define GPIOB 0x5014
590#define GPIOC 0x5018
591#define GPIOD 0x501c
592#define GPIOE 0x5020
593#define GPIOF 0x5024
594#define GPIOG 0x5028
595#define GPIOH 0x502c
596# define GPIO_CLOCK_DIR_MASK (1 << 0)
597# define GPIO_CLOCK_DIR_IN (0 << 1)
598# define GPIO_CLOCK_DIR_OUT (1 << 1)
599# define GPIO_CLOCK_VAL_MASK (1 << 2)
600# define GPIO_CLOCK_VAL_OUT (1 << 3)
601# define GPIO_CLOCK_VAL_IN (1 << 4)
602# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
603# define GPIO_DATA_DIR_MASK (1 << 8)
604# define GPIO_DATA_DIR_IN (0 << 9)
605# define GPIO_DATA_DIR_OUT (1 << 9)
606# define GPIO_DATA_VAL_MASK (1 << 10)
607# define GPIO_DATA_VAL_OUT (1 << 11)
608# define GPIO_DATA_VAL_IN (1 << 12)
609# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
610
f899fc64
CW
611#define GMBUS0 0x5100 /* clock/port select */
612#define GMBUS_RATE_100KHZ (0<<8)
613#define GMBUS_RATE_50KHZ (1<<8)
614#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
615#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
616#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
617#define GMBUS_PORT_DISABLED 0
618#define GMBUS_PORT_SSC 1
619#define GMBUS_PORT_VGADDC 2
620#define GMBUS_PORT_PANEL 3
621#define GMBUS_PORT_DPC 4 /* HDMIC */
622#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
623 /* 6 reserved */
624#define GMBUS_PORT_DPD 7 /* HDMID */
625#define GMBUS_NUM_PORTS 8
626#define GMBUS1 0x5104 /* command/status */
627#define GMBUS_SW_CLR_INT (1<<31)
628#define GMBUS_SW_RDY (1<<30)
629#define GMBUS_ENT (1<<29) /* enable timeout */
630#define GMBUS_CYCLE_NONE (0<<25)
631#define GMBUS_CYCLE_WAIT (1<<25)
632#define GMBUS_CYCLE_INDEX (2<<25)
633#define GMBUS_CYCLE_STOP (4<<25)
634#define GMBUS_BYTE_COUNT_SHIFT 16
635#define GMBUS_SLAVE_INDEX_SHIFT 8
636#define GMBUS_SLAVE_ADDR_SHIFT 1
637#define GMBUS_SLAVE_READ (1<<0)
638#define GMBUS_SLAVE_WRITE (0<<0)
639#define GMBUS2 0x5108 /* status */
640#define GMBUS_INUSE (1<<15)
641#define GMBUS_HW_WAIT_PHASE (1<<14)
642#define GMBUS_STALL_TIMEOUT (1<<13)
643#define GMBUS_INT (1<<12)
644#define GMBUS_HW_RDY (1<<11)
645#define GMBUS_SATOER (1<<10)
646#define GMBUS_ACTIVE (1<<9)
647#define GMBUS3 0x510c /* data buffer bytes 3-0 */
648#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
649#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
650#define GMBUS_NAK_EN (1<<3)
651#define GMBUS_IDLE_EN (1<<2)
652#define GMBUS_HW_WAIT_EN (1<<1)
653#define GMBUS_HW_RDY_EN (1<<0)
654#define GMBUS5 0x5120 /* byte index */
655#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 656
585fb111
JB
657/*
658 * Clock control & power management
659 */
660
661#define VGA0 0x6000
662#define VGA1 0x6004
663#define VGA_PD 0x6010
664#define VGA0_PD_P2_DIV_4 (1 << 7)
665#define VGA0_PD_P1_DIV_2 (1 << 5)
666#define VGA0_PD_P1_SHIFT 0
667#define VGA0_PD_P1_MASK (0x1f << 0)
668#define VGA1_PD_P2_DIV_4 (1 << 15)
669#define VGA1_PD_P1_DIV_2 (1 << 13)
670#define VGA1_PD_P1_SHIFT 8
671#define VGA1_PD_P1_MASK (0x1f << 8)
672#define DPLL_A 0x06014
673#define DPLL_B 0x06018
5eddb70b 674#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
675#define DPLL_VCO_ENABLE (1 << 31)
676#define DPLL_DVO_HIGH_SPEED (1 << 30)
677#define DPLL_SYNCLOCK_ENABLE (1 << 29)
678#define DPLL_VGA_MODE_DIS (1 << 28)
679#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
680#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
681#define DPLL_MODE_MASK (3 << 26)
682#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
683#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
684#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
685#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
686#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
687#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 688#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 689
585fb111
JB
690#define SRX_INDEX 0x3c4
691#define SRX_DATA 0x3c5
692#define SR01 1
693#define SR01_SCREEN_OFF (1<<5)
694
695#define PPCR 0x61204
696#define PPCR_ON (1<<0)
697
698#define DVOB 0x61140
699#define DVOB_ON (1<<31)
700#define DVOC 0x61160
701#define DVOC_ON (1<<31)
702#define LVDS 0x61180
703#define LVDS_ON (1<<31)
704
705#define ADPA 0x61100
706#define ADPA_DPMS_MASK (~(3<<10))
707#define ADPA_DPMS_ON (0<<10)
708#define ADPA_DPMS_SUSPEND (1<<10)
709#define ADPA_DPMS_STANDBY (2<<10)
710#define ADPA_DPMS_OFF (3<<10)
711
585fb111
JB
712/* Scratch pad debug 0 reg:
713 */
714#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
715/*
716 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
717 * this field (only one bit may be set).
718 */
719#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
720#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 721#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
722/* i830, required in DVO non-gang */
723#define PLL_P2_DIVIDE_BY_4 (1 << 23)
724#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
725#define PLL_REF_INPUT_DREFCLK (0 << 13)
726#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
727#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
728#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
729#define PLL_REF_INPUT_MASK (3 << 13)
730#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 731/* Ironlake */
b9055052
ZW
732# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
733# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
734# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
735# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
736# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
737
585fb111
JB
738/*
739 * Parallel to Serial Load Pulse phase selection.
740 * Selects the phase for the 10X DPLL clock for the PCIe
741 * digital display port. The range is 4 to 13; 10 or more
742 * is just a flip delay. The default is 6
743 */
744#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
745#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
746/*
747 * SDVO multiplier for 945G/GM. Not used on 965.
748 */
749#define SDVO_MULTIPLIER_MASK 0x000000ff
750#define SDVO_MULTIPLIER_SHIFT_HIRES 4
751#define SDVO_MULTIPLIER_SHIFT_VGA 0
752#define DPLL_A_MD 0x0601c /* 965+ only */
753/*
754 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
755 *
756 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
757 */
758#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
759#define DPLL_MD_UDI_DIVIDER_SHIFT 24
760/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
761#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
762#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
763/*
764 * SDVO/UDI pixel multiplier.
765 *
766 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
767 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
768 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
769 * dummy bytes in the datastream at an increased clock rate, with both sides of
770 * the link knowing how many bytes are fill.
771 *
772 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
773 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
774 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
775 * through an SDVO command.
776 *
777 * This register field has values of multiplication factor minus 1, with
778 * a maximum multiplier of 5 for SDVO.
779 */
780#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
781#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
782/*
783 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
784 * This best be set to the default value (3) or the CRT won't work. No,
785 * I don't entirely understand what this does...
786 */
787#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
788#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
789#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 790#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
791#define FPA0 0x06040
792#define FPA1 0x06044
793#define FPB0 0x06048
794#define FPB1 0x0604c
5eddb70b
CW
795#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
796#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 797#define FP_N_DIV_MASK 0x003f0000
f2b115e6 798#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
799#define FP_N_DIV_SHIFT 16
800#define FP_M1_DIV_MASK 0x00003f00
801#define FP_M1_DIV_SHIFT 8
802#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 803#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
804#define FP_M2_DIV_SHIFT 0
805#define DPLL_TEST 0x606c
806#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
807#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
808#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
809#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
810#define DPLLB_TEST_N_BYPASS (1 << 19)
811#define DPLLB_TEST_M_BYPASS (1 << 18)
812#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
813#define DPLLA_TEST_N_BYPASS (1 << 3)
814#define DPLLA_TEST_M_BYPASS (1 << 2)
815#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
816#define D_STATE 0x6104
652c393a
JB
817#define DSTATE_PLL_D3_OFF (1<<3)
818#define DSTATE_GFX_CLOCK_GATING (1<<1)
819#define DSTATE_DOT_CLOCK_GATING (1<<0)
820#define DSPCLK_GATE_D 0x6200
821# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
822# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
823# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
824# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
825# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
826# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
827# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
828# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
829# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
830# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
831# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
832# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
833# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
834# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
835# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
836# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
837# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
838# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
839# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
840# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
841# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
842# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
843# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
844# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
845# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
846# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
847# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
848# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
849/**
850 * This bit must be set on the 830 to prevent hangs when turning off the
851 * overlay scaler.
852 */
853# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
854# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
855# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
856# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
857# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
858
859#define RENCLK_GATE_D1 0x6204
860# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
861# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
862# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
863# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
864# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
865# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
866# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
867# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
868# define MAG_CLOCK_GATE_DISABLE (1 << 5)
869/** This bit must be unset on 855,865 */
870# define MECI_CLOCK_GATE_DISABLE (1 << 4)
871# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
872# define MEC_CLOCK_GATE_DISABLE (1 << 2)
873# define MECO_CLOCK_GATE_DISABLE (1 << 1)
874/** This bit must be set on 855,865. */
875# define SV_CLOCK_GATE_DISABLE (1 << 0)
876# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
877# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
878# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
879# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
880# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
881# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
882# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
883# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
884# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
885# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
886# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
887# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
888# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
889# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
890# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
891# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
892# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
893
894# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
895/** This bit must always be set on 965G/965GM */
896# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
897# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
898# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
899# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
900# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
901# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
902/** This bit must always be set on 965G */
903# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
904# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
905# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
906# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
907# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
908# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
909# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
910# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
911# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
912# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
913# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
914# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
915# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
916# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
917# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
918# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
919# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
920# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
921# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
922
923#define RENCLK_GATE_D2 0x6208
924#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
925#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
926#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
927#define RAMCLK_GATE_D 0x6210 /* CRL only */
928#define DEUC 0x6214 /* CRL only */
585fb111
JB
929
930/*
931 * Palette regs
932 */
933
934#define PALETTE_A 0x0a000
935#define PALETTE_B 0x0a800
936
673a394b
EA
937/* MCH MMIO space */
938
939/*
940 * MCHBAR mirror.
941 *
942 * This mirrors the MCHBAR MMIO space whose location is determined by
943 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
944 * every way. It is not accessible from the CP register read instructions.
945 *
946 */
947#define MCHBAR_MIRROR_BASE 0x10000
948
949/** 915-945 and GM965 MCH register controlling DRAM channel access */
950#define DCC 0x10200
951#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
952#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
953#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
954#define DCC_ADDRESSING_MODE_MASK (3 << 0)
955#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 956#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 957
95534263
LP
958/** Pineview MCH register contains DDR3 setting */
959#define CSHRDDR3CTL 0x101a8
960#define CSHRDDR3CTL_DDR3 (1 << 2)
961
673a394b
EA
962/** 965 MCH register controlling DRAM channel configuration */
963#define C0DRB3 0x10206
964#define C1DRB3 0x10606
965
b11248df
KP
966/* Clocking configuration register */
967#define CLKCFG 0x10c00
7662c8bd 968#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
969#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
970#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
971#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
972#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
973#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 974/* Note, below two are guess */
b11248df 975#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 976#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 977#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
978#define CLKCFG_MEM_533 (1 << 4)
979#define CLKCFG_MEM_667 (2 << 4)
980#define CLKCFG_MEM_800 (3 << 4)
981#define CLKCFG_MEM_MASK (7 << 4)
982
ea056c14
JB
983#define TSC1 0x11001
984#define TSE (1<<0)
7648fa99
JB
985#define TR1 0x11006
986#define TSFS 0x11020
987#define TSFS_SLOPE_MASK 0x0000ff00
988#define TSFS_SLOPE_SHIFT 8
989#define TSFS_INTR_MASK 0x000000ff
990
f97108d1
JB
991#define CRSTANDVID 0x11100
992#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
993#define PXVFREQ_PX_MASK 0x7f000000
994#define PXVFREQ_PX_SHIFT 24
995#define VIDFREQ_BASE 0x11110
996#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
997#define VIDFREQ2 0x11114
998#define VIDFREQ3 0x11118
999#define VIDFREQ4 0x1111c
1000#define VIDFREQ_P0_MASK 0x1f000000
1001#define VIDFREQ_P0_SHIFT 24
1002#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1003#define VIDFREQ_P0_CSCLK_SHIFT 20
1004#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1005#define VIDFREQ_P0_CRCLK_SHIFT 16
1006#define VIDFREQ_P1_MASK 0x00001f00
1007#define VIDFREQ_P1_SHIFT 8
1008#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1009#define VIDFREQ_P1_CSCLK_SHIFT 4
1010#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1011#define INTTOEXT_BASE_ILK 0x11300
1012#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1013#define INTTOEXT_MAP3_SHIFT 24
1014#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1015#define INTTOEXT_MAP2_SHIFT 16
1016#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1017#define INTTOEXT_MAP1_SHIFT 8
1018#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1019#define INTTOEXT_MAP0_SHIFT 0
1020#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1021#define MEMSWCTL 0x11170 /* Ironlake only */
1022#define MEMCTL_CMD_MASK 0xe000
1023#define MEMCTL_CMD_SHIFT 13
1024#define MEMCTL_CMD_RCLK_OFF 0
1025#define MEMCTL_CMD_RCLK_ON 1
1026#define MEMCTL_CMD_CHFREQ 2
1027#define MEMCTL_CMD_CHVID 3
1028#define MEMCTL_CMD_VMMOFF 4
1029#define MEMCTL_CMD_VMMON 5
1030#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1031 when command complete */
1032#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1033#define MEMCTL_FREQ_SHIFT 8
1034#define MEMCTL_SFCAVM (1<<7)
1035#define MEMCTL_TGT_VID_MASK 0x007f
1036#define MEMIHYST 0x1117c
1037#define MEMINTREN 0x11180 /* 16 bits */
1038#define MEMINT_RSEXIT_EN (1<<8)
1039#define MEMINT_CX_SUPR_EN (1<<7)
1040#define MEMINT_CONT_BUSY_EN (1<<6)
1041#define MEMINT_AVG_BUSY_EN (1<<5)
1042#define MEMINT_EVAL_CHG_EN (1<<4)
1043#define MEMINT_MON_IDLE_EN (1<<3)
1044#define MEMINT_UP_EVAL_EN (1<<2)
1045#define MEMINT_DOWN_EVAL_EN (1<<1)
1046#define MEMINT_SW_CMD_EN (1<<0)
1047#define MEMINTRSTR 0x11182 /* 16 bits */
1048#define MEM_RSEXIT_MASK 0xc000
1049#define MEM_RSEXIT_SHIFT 14
1050#define MEM_CONT_BUSY_MASK 0x3000
1051#define MEM_CONT_BUSY_SHIFT 12
1052#define MEM_AVG_BUSY_MASK 0x0c00
1053#define MEM_AVG_BUSY_SHIFT 10
1054#define MEM_EVAL_CHG_MASK 0x0300
1055#define MEM_EVAL_BUSY_SHIFT 8
1056#define MEM_MON_IDLE_MASK 0x00c0
1057#define MEM_MON_IDLE_SHIFT 6
1058#define MEM_UP_EVAL_MASK 0x0030
1059#define MEM_UP_EVAL_SHIFT 4
1060#define MEM_DOWN_EVAL_MASK 0x000c
1061#define MEM_DOWN_EVAL_SHIFT 2
1062#define MEM_SW_CMD_MASK 0x0003
1063#define MEM_INT_STEER_GFX 0
1064#define MEM_INT_STEER_CMR 1
1065#define MEM_INT_STEER_SMI 2
1066#define MEM_INT_STEER_SCI 3
1067#define MEMINTRSTS 0x11184
1068#define MEMINT_RSEXIT (1<<7)
1069#define MEMINT_CONT_BUSY (1<<6)
1070#define MEMINT_AVG_BUSY (1<<5)
1071#define MEMINT_EVAL_CHG (1<<4)
1072#define MEMINT_MON_IDLE (1<<3)
1073#define MEMINT_UP_EVAL (1<<2)
1074#define MEMINT_DOWN_EVAL (1<<1)
1075#define MEMINT_SW_CMD (1<<0)
1076#define MEMMODECTL 0x11190
1077#define MEMMODE_BOOST_EN (1<<31)
1078#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1079#define MEMMODE_BOOST_FREQ_SHIFT 24
1080#define MEMMODE_IDLE_MODE_MASK 0x00030000
1081#define MEMMODE_IDLE_MODE_SHIFT 16
1082#define MEMMODE_IDLE_MODE_EVAL 0
1083#define MEMMODE_IDLE_MODE_CONT 1
1084#define MEMMODE_HWIDLE_EN (1<<15)
1085#define MEMMODE_SWMODE_EN (1<<14)
1086#define MEMMODE_RCLK_GATE (1<<13)
1087#define MEMMODE_HW_UPDATE (1<<12)
1088#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1089#define MEMMODE_FSTART_SHIFT 8
1090#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1091#define MEMMODE_FMAX_SHIFT 4
1092#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1093#define RCBMAXAVG 0x1119c
1094#define MEMSWCTL2 0x1119e /* Cantiga only */
1095#define SWMEMCMD_RENDER_OFF (0 << 13)
1096#define SWMEMCMD_RENDER_ON (1 << 13)
1097#define SWMEMCMD_SWFREQ (2 << 13)
1098#define SWMEMCMD_TARVID (3 << 13)
1099#define SWMEMCMD_VRM_OFF (4 << 13)
1100#define SWMEMCMD_VRM_ON (5 << 13)
1101#define CMDSTS (1<<12)
1102#define SFCAVM (1<<11)
1103#define SWFREQ_MASK 0x0380 /* P0-7 */
1104#define SWFREQ_SHIFT 7
1105#define TARVID_MASK 0x001f
1106#define MEMSTAT_CTG 0x111a0
1107#define RCBMINAVG 0x111a0
1108#define RCUPEI 0x111b0
1109#define RCDNEI 0x111b4
b5b72e89 1110#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1111#define RCX_SW_EXIT (1<<23)
1112#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1113#define VIDCTL 0x111c0
1114#define VIDSTS 0x111c8
1115#define VIDSTART 0x111cc /* 8 bits */
1116#define MEMSTAT_ILK 0x111f8
1117#define MEMSTAT_VID_MASK 0x7f00
1118#define MEMSTAT_VID_SHIFT 8
1119#define MEMSTAT_PSTATE_MASK 0x00f8
1120#define MEMSTAT_PSTATE_SHIFT 3
1121#define MEMSTAT_MON_ACTV (1<<2)
1122#define MEMSTAT_SRC_CTL_MASK 0x0003
1123#define MEMSTAT_SRC_CTL_CORE 0
1124#define MEMSTAT_SRC_CTL_TRB 1
1125#define MEMSTAT_SRC_CTL_THM 2
1126#define MEMSTAT_SRC_CTL_STDBY 3
1127#define RCPREVBSYTUPAVG 0x113b8
1128#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1129#define PMMISC 0x11214
1130#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1131#define SDEW 0x1124c
1132#define CSIEW0 0x11250
1133#define CSIEW1 0x11254
1134#define CSIEW2 0x11258
1135#define PEW 0x1125c
1136#define DEW 0x11270
1137#define MCHAFE 0x112c0
1138#define CSIEC 0x112e0
1139#define DMIEC 0x112e4
1140#define DDREC 0x112e8
1141#define PEG0EC 0x112ec
1142#define PEG1EC 0x112f0
1143#define GFXEC 0x112f4
1144#define RPPREVBSYTUPAVG 0x113b8
1145#define RPPREVBSYTDNAVG 0x113bc
1146#define ECR 0x11600
1147#define ECR_GPFE (1<<31)
1148#define ECR_IMONE (1<<30)
1149#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1150#define OGW0 0x11608
1151#define OGW1 0x1160c
1152#define EG0 0x11610
1153#define EG1 0x11614
1154#define EG2 0x11618
1155#define EG3 0x1161c
1156#define EG4 0x11620
1157#define EG5 0x11624
1158#define EG6 0x11628
1159#define EG7 0x1162c
1160#define PXW 0x11664
1161#define PXWL 0x11680
1162#define LCFUSE02 0x116c0
1163#define LCFUSE_HIV_MASK 0x000000ff
1164#define CSIPLL0 0x12c10
1165#define DDRMPLL1 0X12c20
7d57382e
EA
1166#define PEG_BAND_GAP_DATA 0x14d68
1167
aa40d6bb
ZN
1168/*
1169 * Logical Context regs
1170 */
1171#define CCID 0x2180
1172#define CCID_EN (1<<0)
585fb111
JB
1173/*
1174 * Overlay regs
1175 */
1176
1177#define OVADD 0x30000
1178#define DOVSTA 0x30008
1179#define OC_BUF (0x3<<20)
1180#define OGAMC5 0x30010
1181#define OGAMC4 0x30014
1182#define OGAMC3 0x30018
1183#define OGAMC2 0x3001c
1184#define OGAMC1 0x30020
1185#define OGAMC0 0x30024
1186
1187/*
1188 * Display engine regs
1189 */
1190
1191/* Pipe A timing regs */
1192#define HTOTAL_A 0x60000
1193#define HBLANK_A 0x60004
1194#define HSYNC_A 0x60008
1195#define VTOTAL_A 0x6000c
1196#define VBLANK_A 0x60010
1197#define VSYNC_A 0x60014
1198#define PIPEASRC 0x6001c
1199#define BCLRPAT_A 0x60020
1200
1201/* Pipe B timing regs */
1202#define HTOTAL_B 0x61000
1203#define HBLANK_B 0x61004
1204#define HSYNC_B 0x61008
1205#define VTOTAL_B 0x6100c
1206#define VBLANK_B 0x61010
1207#define VSYNC_B 0x61014
1208#define PIPEBSRC 0x6101c
1209#define BCLRPAT_B 0x61020
1210
5eddb70b
CW
1211#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1212#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1213#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1214#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1215#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1216#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1217#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1218#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1219
585fb111
JB
1220/* VGA port control */
1221#define ADPA 0x61100
1222#define ADPA_DAC_ENABLE (1<<31)
1223#define ADPA_DAC_DISABLE 0
1224#define ADPA_PIPE_SELECT_MASK (1<<30)
1225#define ADPA_PIPE_A_SELECT 0
1226#define ADPA_PIPE_B_SELECT (1<<30)
1227#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1228#define ADPA_SETS_HVPOLARITY 0
1229#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1230#define ADPA_VSYNC_CNTL_ENABLE 0
1231#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1232#define ADPA_HSYNC_CNTL_ENABLE 0
1233#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1234#define ADPA_VSYNC_ACTIVE_LOW 0
1235#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1236#define ADPA_HSYNC_ACTIVE_LOW 0
1237#define ADPA_DPMS_MASK (~(3<<10))
1238#define ADPA_DPMS_ON (0<<10)
1239#define ADPA_DPMS_SUSPEND (1<<10)
1240#define ADPA_DPMS_STANDBY (2<<10)
1241#define ADPA_DPMS_OFF (3<<10)
1242
1243/* Hotplug control (945+ only) */
1244#define PORT_HOTPLUG_EN 0x61110
7d57382e 1245#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1246#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1247#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1248#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1249#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1250#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1251#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1252#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1253#define TV_HOTPLUG_INT_EN (1 << 18)
1254#define CRT_HOTPLUG_INT_EN (1 << 9)
1255#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1256#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1257/* must use period 64 on GM45 according to docs */
1258#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1259#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1260#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1261#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1262#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1263#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1264#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1265#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1266#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1267#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1268#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1269#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1270
1271#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1272#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1273#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1274#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1275#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1276#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1277#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1278#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1279#define TV_HOTPLUG_INT_STATUS (1 << 10)
1280#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1281#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1282#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1283#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1284#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1285#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1286
1287/* SDVO port control */
1288#define SDVOB 0x61140
1289#define SDVOC 0x61160
1290#define SDVO_ENABLE (1 << 31)
1291#define SDVO_PIPE_B_SELECT (1 << 30)
1292#define SDVO_STALL_SELECT (1 << 29)
1293#define SDVO_INTERRUPT_ENABLE (1 << 26)
1294/**
1295 * 915G/GM SDVO pixel multiplier.
1296 *
1297 * Programmed value is multiplier - 1, up to 5x.
1298 *
1299 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1300 */
1301#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1302#define SDVO_PORT_MULTIPLY_SHIFT 23
1303#define SDVO_PHASE_SELECT_MASK (15 << 19)
1304#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1305#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1306#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1307#define SDVO_ENCODING_SDVO (0x0 << 10)
1308#define SDVO_ENCODING_HDMI (0x2 << 10)
1309/** Requird for HDMI operation */
1310#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1311#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1312#define SDVO_AUDIO_ENABLE (1 << 6)
1313/** New with 965, default is to be set */
1314#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1315/** New with 965, default is to be set */
1316#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1317#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1318#define SDVO_DETECTED (1 << 2)
1319/* Bits to be preserved when writing */
1320#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1321#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1322
1323/* DVO port control */
1324#define DVOA 0x61120
1325#define DVOB 0x61140
1326#define DVOC 0x61160
1327#define DVO_ENABLE (1 << 31)
1328#define DVO_PIPE_B_SELECT (1 << 30)
1329#define DVO_PIPE_STALL_UNUSED (0 << 28)
1330#define DVO_PIPE_STALL (1 << 28)
1331#define DVO_PIPE_STALL_TV (2 << 28)
1332#define DVO_PIPE_STALL_MASK (3 << 28)
1333#define DVO_USE_VGA_SYNC (1 << 15)
1334#define DVO_DATA_ORDER_I740 (0 << 14)
1335#define DVO_DATA_ORDER_FP (1 << 14)
1336#define DVO_VSYNC_DISABLE (1 << 11)
1337#define DVO_HSYNC_DISABLE (1 << 10)
1338#define DVO_VSYNC_TRISTATE (1 << 9)
1339#define DVO_HSYNC_TRISTATE (1 << 8)
1340#define DVO_BORDER_ENABLE (1 << 7)
1341#define DVO_DATA_ORDER_GBRG (1 << 6)
1342#define DVO_DATA_ORDER_RGGB (0 << 6)
1343#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1344#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1345#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1346#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1347#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1348#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1349#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1350#define DVO_PRESERVE_MASK (0x7<<24)
1351#define DVOA_SRCDIM 0x61124
1352#define DVOB_SRCDIM 0x61144
1353#define DVOC_SRCDIM 0x61164
1354#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1355#define DVO_SRCDIM_VERTICAL_SHIFT 0
1356
1357/* LVDS port control */
1358#define LVDS 0x61180
1359/*
1360 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1361 * the DPLL semantics change when the LVDS is assigned to that pipe.
1362 */
1363#define LVDS_PORT_EN (1 << 31)
1364/* Selects pipe B for LVDS data. Must be set on pre-965. */
1365#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1366/* LVDS dithering flag on 965/g4x platform */
1367#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1368/* Enable border for unscaled (or aspect-scaled) display */
1369#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1370/*
1371 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1372 * pixel.
1373 */
1374#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1375#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1376#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1377/*
1378 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1379 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1380 * on.
1381 */
1382#define LVDS_A3_POWER_MASK (3 << 6)
1383#define LVDS_A3_POWER_DOWN (0 << 6)
1384#define LVDS_A3_POWER_UP (3 << 6)
1385/*
1386 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1387 * is set.
1388 */
1389#define LVDS_CLKB_POWER_MASK (3 << 4)
1390#define LVDS_CLKB_POWER_DOWN (0 << 4)
1391#define LVDS_CLKB_POWER_UP (3 << 4)
1392/*
1393 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1394 * setting for whether we are in dual-channel mode. The B3 pair will
1395 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1396 */
1397#define LVDS_B0B3_POWER_MASK (3 << 2)
1398#define LVDS_B0B3_POWER_DOWN (0 << 2)
1399#define LVDS_B0B3_POWER_UP (3 << 2)
1400
1401/* Panel power sequencing */
1402#define PP_STATUS 0x61200
1403#define PP_ON (1 << 31)
1404/*
1405 * Indicates that all dependencies of the panel are on:
1406 *
1407 * - PLL enabled
1408 * - pipe enabled
1409 * - LVDS/DVOB/DVOC on
1410 */
1411#define PP_READY (1 << 30)
1412#define PP_SEQUENCE_NONE (0 << 28)
1413#define PP_SEQUENCE_ON (1 << 28)
1414#define PP_SEQUENCE_OFF (2 << 28)
1415#define PP_SEQUENCE_MASK 0x30000000
1416#define PP_CONTROL 0x61204
1417#define POWER_TARGET_ON (1 << 0)
1418#define PP_ON_DELAYS 0x61208
1419#define PP_OFF_DELAYS 0x6120c
1420#define PP_DIVISOR 0x61210
1421
1422/* Panel fitting */
1423#define PFIT_CONTROL 0x61230
1424#define PFIT_ENABLE (1 << 31)
1425#define PFIT_PIPE_MASK (3 << 29)
1426#define PFIT_PIPE_SHIFT 29
1427#define VERT_INTERP_DISABLE (0 << 10)
1428#define VERT_INTERP_BILINEAR (1 << 10)
1429#define VERT_INTERP_MASK (3 << 10)
1430#define VERT_AUTO_SCALE (1 << 9)
1431#define HORIZ_INTERP_DISABLE (0 << 6)
1432#define HORIZ_INTERP_BILINEAR (1 << 6)
1433#define HORIZ_INTERP_MASK (3 << 6)
1434#define HORIZ_AUTO_SCALE (1 << 5)
1435#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1436#define PFIT_FILTER_FUZZY (0 << 24)
1437#define PFIT_SCALING_AUTO (0 << 26)
1438#define PFIT_SCALING_PROGRAMMED (1 << 26)
1439#define PFIT_SCALING_PILLAR (2 << 26)
1440#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1441#define PFIT_PGM_RATIOS 0x61234
1442#define PFIT_VERT_SCALE_MASK 0xfff00000
1443#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1444/* Pre-965 */
1445#define PFIT_VERT_SCALE_SHIFT 20
1446#define PFIT_VERT_SCALE_MASK 0xfff00000
1447#define PFIT_HORIZ_SCALE_SHIFT 4
1448#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1449/* 965+ */
1450#define PFIT_VERT_SCALE_SHIFT_965 16
1451#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1452#define PFIT_HORIZ_SCALE_SHIFT_965 0
1453#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1454
585fb111
JB
1455#define PFIT_AUTO_RATIOS 0x61238
1456
1457/* Backlight control */
1458#define BLC_PWM_CTL 0x61254
1459#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1460#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1461#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1462/*
1463 * This is the most significant 15 bits of the number of backlight cycles in a
1464 * complete cycle of the modulated backlight control.
1465 *
1466 * The actual value is this field multiplied by two.
1467 */
1468#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1469#define BLM_LEGACY_MODE (1 << 16)
1470/*
1471 * This is the number of cycles out of the backlight modulation cycle for which
1472 * the backlight is on.
1473 *
1474 * This field must be no greater than the number of cycles in the complete
1475 * backlight modulation cycle.
1476 */
1477#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1478#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1479
0eb96d6e
JB
1480#define BLC_HIST_CTL 0x61260
1481
585fb111
JB
1482/* TV port control */
1483#define TV_CTL 0x68000
1484/** Enables the TV encoder */
1485# define TV_ENC_ENABLE (1 << 31)
1486/** Sources the TV encoder input from pipe B instead of A. */
1487# define TV_ENC_PIPEB_SELECT (1 << 30)
1488/** Outputs composite video (DAC A only) */
1489# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1490/** Outputs SVideo video (DAC B/C) */
1491# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1492/** Outputs Component video (DAC A/B/C) */
1493# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1494/** Outputs Composite and SVideo (DAC A/B/C) */
1495# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1496# define TV_TRILEVEL_SYNC (1 << 21)
1497/** Enables slow sync generation (945GM only) */
1498# define TV_SLOW_SYNC (1 << 20)
1499/** Selects 4x oversampling for 480i and 576p */
1500# define TV_OVERSAMPLE_4X (0 << 18)
1501/** Selects 2x oversampling for 720p and 1080i */
1502# define TV_OVERSAMPLE_2X (1 << 18)
1503/** Selects no oversampling for 1080p */
1504# define TV_OVERSAMPLE_NONE (2 << 18)
1505/** Selects 8x oversampling */
1506# define TV_OVERSAMPLE_8X (3 << 18)
1507/** Selects progressive mode rather than interlaced */
1508# define TV_PROGRESSIVE (1 << 17)
1509/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1510# define TV_PAL_BURST (1 << 16)
1511/** Field for setting delay of Y compared to C */
1512# define TV_YC_SKEW_MASK (7 << 12)
1513/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1514# define TV_ENC_SDP_FIX (1 << 11)
1515/**
1516 * Enables a fix for the 915GM only.
1517 *
1518 * Not sure what it does.
1519 */
1520# define TV_ENC_C0_FIX (1 << 10)
1521/** Bits that must be preserved by software */
d2d9f232 1522# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1523# define TV_FUSE_STATE_MASK (3 << 4)
1524/** Read-only state that reports all features enabled */
1525# define TV_FUSE_STATE_ENABLED (0 << 4)
1526/** Read-only state that reports that Macrovision is disabled in hardware*/
1527# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1528/** Read-only state that reports that TV-out is disabled in hardware. */
1529# define TV_FUSE_STATE_DISABLED (2 << 4)
1530/** Normal operation */
1531# define TV_TEST_MODE_NORMAL (0 << 0)
1532/** Encoder test pattern 1 - combo pattern */
1533# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1534/** Encoder test pattern 2 - full screen vertical 75% color bars */
1535# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1536/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1537# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1538/** Encoder test pattern 4 - random noise */
1539# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1540/** Encoder test pattern 5 - linear color ramps */
1541# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1542/**
1543 * This test mode forces the DACs to 50% of full output.
1544 *
1545 * This is used for load detection in combination with TVDAC_SENSE_MASK
1546 */
1547# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1548# define TV_TEST_MODE_MASK (7 << 0)
1549
1550#define TV_DAC 0x68004
b8ed2a4f 1551# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1552/**
1553 * Reports that DAC state change logic has reported change (RO).
1554 *
1555 * This gets cleared when TV_DAC_STATE_EN is cleared
1556*/
1557# define TVDAC_STATE_CHG (1 << 31)
1558# define TVDAC_SENSE_MASK (7 << 28)
1559/** Reports that DAC A voltage is above the detect threshold */
1560# define TVDAC_A_SENSE (1 << 30)
1561/** Reports that DAC B voltage is above the detect threshold */
1562# define TVDAC_B_SENSE (1 << 29)
1563/** Reports that DAC C voltage is above the detect threshold */
1564# define TVDAC_C_SENSE (1 << 28)
1565/**
1566 * Enables DAC state detection logic, for load-based TV detection.
1567 *
1568 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1569 * to off, for load detection to work.
1570 */
1571# define TVDAC_STATE_CHG_EN (1 << 27)
1572/** Sets the DAC A sense value to high */
1573# define TVDAC_A_SENSE_CTL (1 << 26)
1574/** Sets the DAC B sense value to high */
1575# define TVDAC_B_SENSE_CTL (1 << 25)
1576/** Sets the DAC C sense value to high */
1577# define TVDAC_C_SENSE_CTL (1 << 24)
1578/** Overrides the ENC_ENABLE and DAC voltage levels */
1579# define DAC_CTL_OVERRIDE (1 << 7)
1580/** Sets the slew rate. Must be preserved in software */
1581# define ENC_TVDAC_SLEW_FAST (1 << 6)
1582# define DAC_A_1_3_V (0 << 4)
1583# define DAC_A_1_1_V (1 << 4)
1584# define DAC_A_0_7_V (2 << 4)
cb66c692 1585# define DAC_A_MASK (3 << 4)
585fb111
JB
1586# define DAC_B_1_3_V (0 << 2)
1587# define DAC_B_1_1_V (1 << 2)
1588# define DAC_B_0_7_V (2 << 2)
cb66c692 1589# define DAC_B_MASK (3 << 2)
585fb111
JB
1590# define DAC_C_1_3_V (0 << 0)
1591# define DAC_C_1_1_V (1 << 0)
1592# define DAC_C_0_7_V (2 << 0)
cb66c692 1593# define DAC_C_MASK (3 << 0)
585fb111
JB
1594
1595/**
1596 * CSC coefficients are stored in a floating point format with 9 bits of
1597 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1598 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1599 * -1 (0x3) being the only legal negative value.
1600 */
1601#define TV_CSC_Y 0x68010
1602# define TV_RY_MASK 0x07ff0000
1603# define TV_RY_SHIFT 16
1604# define TV_GY_MASK 0x00000fff
1605# define TV_GY_SHIFT 0
1606
1607#define TV_CSC_Y2 0x68014
1608# define TV_BY_MASK 0x07ff0000
1609# define TV_BY_SHIFT 16
1610/**
1611 * Y attenuation for component video.
1612 *
1613 * Stored in 1.9 fixed point.
1614 */
1615# define TV_AY_MASK 0x000003ff
1616# define TV_AY_SHIFT 0
1617
1618#define TV_CSC_U 0x68018
1619# define TV_RU_MASK 0x07ff0000
1620# define TV_RU_SHIFT 16
1621# define TV_GU_MASK 0x000007ff
1622# define TV_GU_SHIFT 0
1623
1624#define TV_CSC_U2 0x6801c
1625# define TV_BU_MASK 0x07ff0000
1626# define TV_BU_SHIFT 16
1627/**
1628 * U attenuation for component video.
1629 *
1630 * Stored in 1.9 fixed point.
1631 */
1632# define TV_AU_MASK 0x000003ff
1633# define TV_AU_SHIFT 0
1634
1635#define TV_CSC_V 0x68020
1636# define TV_RV_MASK 0x0fff0000
1637# define TV_RV_SHIFT 16
1638# define TV_GV_MASK 0x000007ff
1639# define TV_GV_SHIFT 0
1640
1641#define TV_CSC_V2 0x68024
1642# define TV_BV_MASK 0x07ff0000
1643# define TV_BV_SHIFT 16
1644/**
1645 * V attenuation for component video.
1646 *
1647 * Stored in 1.9 fixed point.
1648 */
1649# define TV_AV_MASK 0x000007ff
1650# define TV_AV_SHIFT 0
1651
1652#define TV_CLR_KNOBS 0x68028
1653/** 2s-complement brightness adjustment */
1654# define TV_BRIGHTNESS_MASK 0xff000000
1655# define TV_BRIGHTNESS_SHIFT 24
1656/** Contrast adjustment, as a 2.6 unsigned floating point number */
1657# define TV_CONTRAST_MASK 0x00ff0000
1658# define TV_CONTRAST_SHIFT 16
1659/** Saturation adjustment, as a 2.6 unsigned floating point number */
1660# define TV_SATURATION_MASK 0x0000ff00
1661# define TV_SATURATION_SHIFT 8
1662/** Hue adjustment, as an integer phase angle in degrees */
1663# define TV_HUE_MASK 0x000000ff
1664# define TV_HUE_SHIFT 0
1665
1666#define TV_CLR_LEVEL 0x6802c
1667/** Controls the DAC level for black */
1668# define TV_BLACK_LEVEL_MASK 0x01ff0000
1669# define TV_BLACK_LEVEL_SHIFT 16
1670/** Controls the DAC level for blanking */
1671# define TV_BLANK_LEVEL_MASK 0x000001ff
1672# define TV_BLANK_LEVEL_SHIFT 0
1673
1674#define TV_H_CTL_1 0x68030
1675/** Number of pixels in the hsync. */
1676# define TV_HSYNC_END_MASK 0x1fff0000
1677# define TV_HSYNC_END_SHIFT 16
1678/** Total number of pixels minus one in the line (display and blanking). */
1679# define TV_HTOTAL_MASK 0x00001fff
1680# define TV_HTOTAL_SHIFT 0
1681
1682#define TV_H_CTL_2 0x68034
1683/** Enables the colorburst (needed for non-component color) */
1684# define TV_BURST_ENA (1 << 31)
1685/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1686# define TV_HBURST_START_SHIFT 16
1687# define TV_HBURST_START_MASK 0x1fff0000
1688/** Length of the colorburst */
1689# define TV_HBURST_LEN_SHIFT 0
1690# define TV_HBURST_LEN_MASK 0x0001fff
1691
1692#define TV_H_CTL_3 0x68038
1693/** End of hblank, measured in pixels minus one from start of hsync */
1694# define TV_HBLANK_END_SHIFT 16
1695# define TV_HBLANK_END_MASK 0x1fff0000
1696/** Start of hblank, measured in pixels minus one from start of hsync */
1697# define TV_HBLANK_START_SHIFT 0
1698# define TV_HBLANK_START_MASK 0x0001fff
1699
1700#define TV_V_CTL_1 0x6803c
1701/** XXX */
1702# define TV_NBR_END_SHIFT 16
1703# define TV_NBR_END_MASK 0x07ff0000
1704/** XXX */
1705# define TV_VI_END_F1_SHIFT 8
1706# define TV_VI_END_F1_MASK 0x00003f00
1707/** XXX */
1708# define TV_VI_END_F2_SHIFT 0
1709# define TV_VI_END_F2_MASK 0x0000003f
1710
1711#define TV_V_CTL_2 0x68040
1712/** Length of vsync, in half lines */
1713# define TV_VSYNC_LEN_MASK 0x07ff0000
1714# define TV_VSYNC_LEN_SHIFT 16
1715/** Offset of the start of vsync in field 1, measured in one less than the
1716 * number of half lines.
1717 */
1718# define TV_VSYNC_START_F1_MASK 0x00007f00
1719# define TV_VSYNC_START_F1_SHIFT 8
1720/**
1721 * Offset of the start of vsync in field 2, measured in one less than the
1722 * number of half lines.
1723 */
1724# define TV_VSYNC_START_F2_MASK 0x0000007f
1725# define TV_VSYNC_START_F2_SHIFT 0
1726
1727#define TV_V_CTL_3 0x68044
1728/** Enables generation of the equalization signal */
1729# define TV_EQUAL_ENA (1 << 31)
1730/** Length of vsync, in half lines */
1731# define TV_VEQ_LEN_MASK 0x007f0000
1732# define TV_VEQ_LEN_SHIFT 16
1733/** Offset of the start of equalization in field 1, measured in one less than
1734 * the number of half lines.
1735 */
1736# define TV_VEQ_START_F1_MASK 0x0007f00
1737# define TV_VEQ_START_F1_SHIFT 8
1738/**
1739 * Offset of the start of equalization in field 2, measured in one less than
1740 * the number of half lines.
1741 */
1742# define TV_VEQ_START_F2_MASK 0x000007f
1743# define TV_VEQ_START_F2_SHIFT 0
1744
1745#define TV_V_CTL_4 0x68048
1746/**
1747 * Offset to start of vertical colorburst, measured in one less than the
1748 * number of lines from vertical start.
1749 */
1750# define TV_VBURST_START_F1_MASK 0x003f0000
1751# define TV_VBURST_START_F1_SHIFT 16
1752/**
1753 * Offset to the end of vertical colorburst, measured in one less than the
1754 * number of lines from the start of NBR.
1755 */
1756# define TV_VBURST_END_F1_MASK 0x000000ff
1757# define TV_VBURST_END_F1_SHIFT 0
1758
1759#define TV_V_CTL_5 0x6804c
1760/**
1761 * Offset to start of vertical colorburst, measured in one less than the
1762 * number of lines from vertical start.
1763 */
1764# define TV_VBURST_START_F2_MASK 0x003f0000
1765# define TV_VBURST_START_F2_SHIFT 16
1766/**
1767 * Offset to the end of vertical colorburst, measured in one less than the
1768 * number of lines from the start of NBR.
1769 */
1770# define TV_VBURST_END_F2_MASK 0x000000ff
1771# define TV_VBURST_END_F2_SHIFT 0
1772
1773#define TV_V_CTL_6 0x68050
1774/**
1775 * Offset to start of vertical colorburst, measured in one less than the
1776 * number of lines from vertical start.
1777 */
1778# define TV_VBURST_START_F3_MASK 0x003f0000
1779# define TV_VBURST_START_F3_SHIFT 16
1780/**
1781 * Offset to the end of vertical colorburst, measured in one less than the
1782 * number of lines from the start of NBR.
1783 */
1784# define TV_VBURST_END_F3_MASK 0x000000ff
1785# define TV_VBURST_END_F3_SHIFT 0
1786
1787#define TV_V_CTL_7 0x68054
1788/**
1789 * Offset to start of vertical colorburst, measured in one less than the
1790 * number of lines from vertical start.
1791 */
1792# define TV_VBURST_START_F4_MASK 0x003f0000
1793# define TV_VBURST_START_F4_SHIFT 16
1794/**
1795 * Offset to the end of vertical colorburst, measured in one less than the
1796 * number of lines from the start of NBR.
1797 */
1798# define TV_VBURST_END_F4_MASK 0x000000ff
1799# define TV_VBURST_END_F4_SHIFT 0
1800
1801#define TV_SC_CTL_1 0x68060
1802/** Turns on the first subcarrier phase generation DDA */
1803# define TV_SC_DDA1_EN (1 << 31)
1804/** Turns on the first subcarrier phase generation DDA */
1805# define TV_SC_DDA2_EN (1 << 30)
1806/** Turns on the first subcarrier phase generation DDA */
1807# define TV_SC_DDA3_EN (1 << 29)
1808/** Sets the subcarrier DDA to reset frequency every other field */
1809# define TV_SC_RESET_EVERY_2 (0 << 24)
1810/** Sets the subcarrier DDA to reset frequency every fourth field */
1811# define TV_SC_RESET_EVERY_4 (1 << 24)
1812/** Sets the subcarrier DDA to reset frequency every eighth field */
1813# define TV_SC_RESET_EVERY_8 (2 << 24)
1814/** Sets the subcarrier DDA to never reset the frequency */
1815# define TV_SC_RESET_NEVER (3 << 24)
1816/** Sets the peak amplitude of the colorburst.*/
1817# define TV_BURST_LEVEL_MASK 0x00ff0000
1818# define TV_BURST_LEVEL_SHIFT 16
1819/** Sets the increment of the first subcarrier phase generation DDA */
1820# define TV_SCDDA1_INC_MASK 0x00000fff
1821# define TV_SCDDA1_INC_SHIFT 0
1822
1823#define TV_SC_CTL_2 0x68064
1824/** Sets the rollover for the second subcarrier phase generation DDA */
1825# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1826# define TV_SCDDA2_SIZE_SHIFT 16
1827/** Sets the increent of the second subcarrier phase generation DDA */
1828# define TV_SCDDA2_INC_MASK 0x00007fff
1829# define TV_SCDDA2_INC_SHIFT 0
1830
1831#define TV_SC_CTL_3 0x68068
1832/** Sets the rollover for the third subcarrier phase generation DDA */
1833# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1834# define TV_SCDDA3_SIZE_SHIFT 16
1835/** Sets the increent of the third subcarrier phase generation DDA */
1836# define TV_SCDDA3_INC_MASK 0x00007fff
1837# define TV_SCDDA3_INC_SHIFT 0
1838
1839#define TV_WIN_POS 0x68070
1840/** X coordinate of the display from the start of horizontal active */
1841# define TV_XPOS_MASK 0x1fff0000
1842# define TV_XPOS_SHIFT 16
1843/** Y coordinate of the display from the start of vertical active (NBR) */
1844# define TV_YPOS_MASK 0x00000fff
1845# define TV_YPOS_SHIFT 0
1846
1847#define TV_WIN_SIZE 0x68074
1848/** Horizontal size of the display window, measured in pixels*/
1849# define TV_XSIZE_MASK 0x1fff0000
1850# define TV_XSIZE_SHIFT 16
1851/**
1852 * Vertical size of the display window, measured in pixels.
1853 *
1854 * Must be even for interlaced modes.
1855 */
1856# define TV_YSIZE_MASK 0x00000fff
1857# define TV_YSIZE_SHIFT 0
1858
1859#define TV_FILTER_CTL_1 0x68080
1860/**
1861 * Enables automatic scaling calculation.
1862 *
1863 * If set, the rest of the registers are ignored, and the calculated values can
1864 * be read back from the register.
1865 */
1866# define TV_AUTO_SCALE (1 << 31)
1867/**
1868 * Disables the vertical filter.
1869 *
1870 * This is required on modes more than 1024 pixels wide */
1871# define TV_V_FILTER_BYPASS (1 << 29)
1872/** Enables adaptive vertical filtering */
1873# define TV_VADAPT (1 << 28)
1874# define TV_VADAPT_MODE_MASK (3 << 26)
1875/** Selects the least adaptive vertical filtering mode */
1876# define TV_VADAPT_MODE_LEAST (0 << 26)
1877/** Selects the moderately adaptive vertical filtering mode */
1878# define TV_VADAPT_MODE_MODERATE (1 << 26)
1879/** Selects the most adaptive vertical filtering mode */
1880# define TV_VADAPT_MODE_MOST (3 << 26)
1881/**
1882 * Sets the horizontal scaling factor.
1883 *
1884 * This should be the fractional part of the horizontal scaling factor divided
1885 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1886 *
1887 * (src width - 1) / ((oversample * dest width) - 1)
1888 */
1889# define TV_HSCALE_FRAC_MASK 0x00003fff
1890# define TV_HSCALE_FRAC_SHIFT 0
1891
1892#define TV_FILTER_CTL_2 0x68084
1893/**
1894 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1895 *
1896 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1897 */
1898# define TV_VSCALE_INT_MASK 0x00038000
1899# define TV_VSCALE_INT_SHIFT 15
1900/**
1901 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1902 *
1903 * \sa TV_VSCALE_INT_MASK
1904 */
1905# define TV_VSCALE_FRAC_MASK 0x00007fff
1906# define TV_VSCALE_FRAC_SHIFT 0
1907
1908#define TV_FILTER_CTL_3 0x68088
1909/**
1910 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1911 *
1912 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1913 *
1914 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1915 */
1916# define TV_VSCALE_IP_INT_MASK 0x00038000
1917# define TV_VSCALE_IP_INT_SHIFT 15
1918/**
1919 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1920 *
1921 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1922 *
1923 * \sa TV_VSCALE_IP_INT_MASK
1924 */
1925# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1926# define TV_VSCALE_IP_FRAC_SHIFT 0
1927
1928#define TV_CC_CONTROL 0x68090
1929# define TV_CC_ENABLE (1 << 31)
1930/**
1931 * Specifies which field to send the CC data in.
1932 *
1933 * CC data is usually sent in field 0.
1934 */
1935# define TV_CC_FID_MASK (1 << 27)
1936# define TV_CC_FID_SHIFT 27
1937/** Sets the horizontal position of the CC data. Usually 135. */
1938# define TV_CC_HOFF_MASK 0x03ff0000
1939# define TV_CC_HOFF_SHIFT 16
1940/** Sets the vertical position of the CC data. Usually 21 */
1941# define TV_CC_LINE_MASK 0x0000003f
1942# define TV_CC_LINE_SHIFT 0
1943
1944#define TV_CC_DATA 0x68094
1945# define TV_CC_RDY (1 << 31)
1946/** Second word of CC data to be transmitted. */
1947# define TV_CC_DATA_2_MASK 0x007f0000
1948# define TV_CC_DATA_2_SHIFT 16
1949/** First word of CC data to be transmitted. */
1950# define TV_CC_DATA_1_MASK 0x0000007f
1951# define TV_CC_DATA_1_SHIFT 0
1952
1953#define TV_H_LUMA_0 0x68100
1954#define TV_H_LUMA_59 0x681ec
1955#define TV_H_CHROMA_0 0x68200
1956#define TV_H_CHROMA_59 0x682ec
1957#define TV_V_LUMA_0 0x68300
1958#define TV_V_LUMA_42 0x683a8
1959#define TV_V_CHROMA_0 0x68400
1960#define TV_V_CHROMA_42 0x684a8
1961
040d87f1 1962/* Display Port */
32f9d658 1963#define DP_A 0x64000 /* eDP */
040d87f1
KP
1964#define DP_B 0x64100
1965#define DP_C 0x64200
1966#define DP_D 0x64300
1967
1968#define DP_PORT_EN (1 << 31)
1969#define DP_PIPEB_SELECT (1 << 30)
1970
1971/* Link training mode - select a suitable mode for each stage */
1972#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1973#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1974#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1975#define DP_LINK_TRAIN_OFF (3 << 28)
1976#define DP_LINK_TRAIN_MASK (3 << 28)
1977#define DP_LINK_TRAIN_SHIFT 28
1978
8db9d77b
ZW
1979/* CPT Link training mode */
1980#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1981#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1982#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1983#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1984#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1985#define DP_LINK_TRAIN_SHIFT_CPT 8
1986
040d87f1
KP
1987/* Signal voltages. These are mostly controlled by the other end */
1988#define DP_VOLTAGE_0_4 (0 << 25)
1989#define DP_VOLTAGE_0_6 (1 << 25)
1990#define DP_VOLTAGE_0_8 (2 << 25)
1991#define DP_VOLTAGE_1_2 (3 << 25)
1992#define DP_VOLTAGE_MASK (7 << 25)
1993#define DP_VOLTAGE_SHIFT 25
1994
1995/* Signal pre-emphasis levels, like voltages, the other end tells us what
1996 * they want
1997 */
1998#define DP_PRE_EMPHASIS_0 (0 << 22)
1999#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2000#define DP_PRE_EMPHASIS_6 (2 << 22)
2001#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2002#define DP_PRE_EMPHASIS_MASK (7 << 22)
2003#define DP_PRE_EMPHASIS_SHIFT 22
2004
2005/* How many wires to use. I guess 3 was too hard */
2006#define DP_PORT_WIDTH_1 (0 << 19)
2007#define DP_PORT_WIDTH_2 (1 << 19)
2008#define DP_PORT_WIDTH_4 (3 << 19)
2009#define DP_PORT_WIDTH_MASK (7 << 19)
2010
2011/* Mystic DPCD version 1.1 special mode */
2012#define DP_ENHANCED_FRAMING (1 << 18)
2013
32f9d658
ZW
2014/* eDP */
2015#define DP_PLL_FREQ_270MHZ (0 << 16)
2016#define DP_PLL_FREQ_160MHZ (1 << 16)
2017#define DP_PLL_FREQ_MASK (3 << 16)
2018
040d87f1
KP
2019/** locked once port is enabled */
2020#define DP_PORT_REVERSAL (1 << 15)
2021
32f9d658
ZW
2022/* eDP */
2023#define DP_PLL_ENABLE (1 << 14)
2024
040d87f1
KP
2025/** sends the clock on lane 15 of the PEG for debug */
2026#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2027
2028#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2029#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2030
2031/** limit RGB values to avoid confusing TVs */
2032#define DP_COLOR_RANGE_16_235 (1 << 8)
2033
2034/** Turn on the audio link */
2035#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2036
2037/** vs and hs sync polarity */
2038#define DP_SYNC_VS_HIGH (1 << 4)
2039#define DP_SYNC_HS_HIGH (1 << 3)
2040
2041/** A fantasy */
2042#define DP_DETECTED (1 << 2)
2043
2044/** The aux channel provides a way to talk to the
2045 * signal sink for DDC etc. Max packet size supported
2046 * is 20 bytes in each direction, hence the 5 fixed
2047 * data registers
2048 */
32f9d658
ZW
2049#define DPA_AUX_CH_CTL 0x64010
2050#define DPA_AUX_CH_DATA1 0x64014
2051#define DPA_AUX_CH_DATA2 0x64018
2052#define DPA_AUX_CH_DATA3 0x6401c
2053#define DPA_AUX_CH_DATA4 0x64020
2054#define DPA_AUX_CH_DATA5 0x64024
2055
040d87f1
KP
2056#define DPB_AUX_CH_CTL 0x64110
2057#define DPB_AUX_CH_DATA1 0x64114
2058#define DPB_AUX_CH_DATA2 0x64118
2059#define DPB_AUX_CH_DATA3 0x6411c
2060#define DPB_AUX_CH_DATA4 0x64120
2061#define DPB_AUX_CH_DATA5 0x64124
2062
2063#define DPC_AUX_CH_CTL 0x64210
2064#define DPC_AUX_CH_DATA1 0x64214
2065#define DPC_AUX_CH_DATA2 0x64218
2066#define DPC_AUX_CH_DATA3 0x6421c
2067#define DPC_AUX_CH_DATA4 0x64220
2068#define DPC_AUX_CH_DATA5 0x64224
2069
2070#define DPD_AUX_CH_CTL 0x64310
2071#define DPD_AUX_CH_DATA1 0x64314
2072#define DPD_AUX_CH_DATA2 0x64318
2073#define DPD_AUX_CH_DATA3 0x6431c
2074#define DPD_AUX_CH_DATA4 0x64320
2075#define DPD_AUX_CH_DATA5 0x64324
2076
2077#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2078#define DP_AUX_CH_CTL_DONE (1 << 30)
2079#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2080#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2081#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2082#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2083#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2084#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2085#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2086#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2087#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2088#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2089#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2090#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2091#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2092#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2093#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2094#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2095#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2096#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2097#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2098
2099/*
2100 * Computing GMCH M and N values for the Display Port link
2101 *
2102 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2103 *
2104 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2105 *
2106 * The GMCH value is used internally
2107 *
2108 * bytes_per_pixel is the number of bytes coming out of the plane,
2109 * which is after the LUTs, so we want the bytes for our color format.
2110 * For our current usage, this is always 3, one byte for R, G and B.
2111 */
2112#define PIPEA_GMCH_DATA_M 0x70050
2113#define PIPEB_GMCH_DATA_M 0x71050
2114
2115/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2116#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2117#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2118
2119#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2120
2121#define PIPEA_GMCH_DATA_N 0x70054
2122#define PIPEB_GMCH_DATA_N 0x71054
2123#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2124
2125/*
2126 * Computing Link M and N values for the Display Port link
2127 *
2128 * Link M / N = pixel_clock / ls_clk
2129 *
2130 * (the DP spec calls pixel_clock the 'strm_clk')
2131 *
2132 * The Link value is transmitted in the Main Stream
2133 * Attributes and VB-ID.
2134 */
2135
2136#define PIPEA_DP_LINK_M 0x70060
2137#define PIPEB_DP_LINK_M 0x71060
2138#define PIPEA_DP_LINK_M_MASK (0xffffff)
2139
2140#define PIPEA_DP_LINK_N 0x70064
2141#define PIPEB_DP_LINK_N 0x71064
2142#define PIPEA_DP_LINK_N_MASK (0xffffff)
2143
585fb111
JB
2144/* Display & cursor control */
2145
2146/* Pipe A */
2147#define PIPEADSL 0x70000
9d0498a2 2148#define DSL_LINEMASK 0x00000fff
585fb111 2149#define PIPEACONF 0x70008
5eddb70b
CW
2150#define PIPECONF_ENABLE (1<<31)
2151#define PIPECONF_DISABLE 0
2152#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2153#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2154#define PIPECONF_SINGLE_WIDE 0
2155#define PIPECONF_PIPE_UNLOCKED 0
2156#define PIPECONF_PIPE_LOCKED (1<<25)
2157#define PIPECONF_PALETTE 0
2158#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2159#define PIPECONF_FORCE_BORDER (1<<25)
2160#define PIPECONF_PROGRESSIVE (0 << 21)
2161#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2162#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2163#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2164#define PIPECONF_BPP_MASK (0x000000e0)
2165#define PIPECONF_BPP_8 (0<<5)
2166#define PIPECONF_BPP_10 (1<<5)
2167#define PIPECONF_BPP_6 (2<<5)
2168#define PIPECONF_BPP_12 (3<<5)
2169#define PIPECONF_DITHER_EN (1<<4)
2170#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2171#define PIPECONF_DITHER_TYPE_SP (0<<2)
2172#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2173#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2174#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2175#define PIPEASTAT 0x70024
2176#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2177#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2178#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2179#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2180#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2181#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2182#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2183#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2184#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2185#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2186#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2187#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2188#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2189#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2190#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2191#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2192#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2193#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2194#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2195#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2196#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2197#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2198#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2199#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2200#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2201#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2202#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2203#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2204#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
2205#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2206#define PIPE_8BPC (0 << 5)
2207#define PIPE_10BPC (1 << 5)
2208#define PIPE_6BPC (2 << 5)
2209#define PIPE_12BPC (3 << 5)
585fb111 2210
5eddb70b
CW
2211#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
2212
585fb111
JB
2213#define DSPARB 0x70030
2214#define DSPARB_CSTART_MASK (0x7f << 7)
2215#define DSPARB_CSTART_SHIFT 7
2216#define DSPARB_BSTART_MASK (0x7f)
2217#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2218#define DSPARB_BEND_SHIFT 9 /* on 855 */
2219#define DSPARB_AEND_SHIFT 0
2220
2221#define DSPFW1 0x70034
0e442c60 2222#define DSPFW_SR_SHIFT 23
d4294342 2223#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2224#define DSPFW_CURSORB_SHIFT 16
d4294342 2225#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2226#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2227#define DSPFW_PLANEB_MASK (0x7f<<8)
2228#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2229#define DSPFW2 0x70038
0e442c60 2230#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2231#define DSPFW_CURSORA_SHIFT 8
d4294342 2232#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2233#define DSPFW3 0x7003c
0e442c60
JB
2234#define DSPFW_HPLL_SR_EN (1<<31)
2235#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2236#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2237#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2238#define DSPFW_HPLL_CURSOR_SHIFT 16
2239#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2240#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2241
2242/* FIFO watermark sizes etc */
0e442c60 2243#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2244#define I915_FIFO_LINE_SIZE 64
2245#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2246
2247#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2248#define I965_FIFO_SIZE 512
2249#define I945_FIFO_SIZE 127
7662c8bd 2250#define I915_FIFO_SIZE 95
dff33cfc 2251#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2252#define I830_FIFO_SIZE 95
0e442c60
JB
2253
2254#define G4X_MAX_WM 0x3f
7662c8bd
SL
2255#define I915_MAX_WM 0x3f
2256
f2b115e6
AJ
2257#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2258#define PINEVIEW_FIFO_LINE_SIZE 64
2259#define PINEVIEW_MAX_WM 0x1ff
2260#define PINEVIEW_DFT_WM 0x3f
2261#define PINEVIEW_DFT_HPLLOFF_WM 0
2262#define PINEVIEW_GUARD_WM 10
2263#define PINEVIEW_CURSOR_FIFO 64
2264#define PINEVIEW_CURSOR_MAX_WM 0x3f
2265#define PINEVIEW_CURSOR_DFT_WM 0
2266#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2267
4fe5e611
ZY
2268#define I965_CURSOR_FIFO 64
2269#define I965_CURSOR_MAX_WM 32
2270#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2271
2272/* define the Watermark register on Ironlake */
2273#define WM0_PIPEA_ILK 0x45100
2274#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2275#define WM0_PIPE_PLANE_SHIFT 16
2276#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2277#define WM0_PIPE_SPRITE_SHIFT 8
2278#define WM0_PIPE_CURSOR_MASK (0x1f)
2279
2280#define WM0_PIPEB_ILK 0x45104
2281#define WM1_LP_ILK 0x45108
2282#define WM1_LP_SR_EN (1<<31)
2283#define WM1_LP_LATENCY_SHIFT 24
2284#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2285#define WM1_LP_FBC_MASK (0xf<<20)
2286#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2287#define WM1_LP_SR_MASK (0x1ff<<8)
2288#define WM1_LP_SR_SHIFT 8
2289#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2290#define WM2_LP_ILK 0x4510c
2291#define WM2_LP_EN (1<<31)
2292#define WM3_LP_ILK 0x45110
2293#define WM3_LP_EN (1<<31)
2294#define WM1S_LP_ILK 0x45120
2295#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2296
2297/* Memory latency timer register */
2298#define MLTR_ILK 0x11222
2299/* the unit of memory self-refresh latency time is 0.5us */
2300#define ILK_SRLT_MASK 0x3f
2301
2302/* define the fifo size on Ironlake */
2303#define ILK_DISPLAY_FIFO 128
2304#define ILK_DISPLAY_MAXWM 64
2305#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2306#define ILK_CURSOR_FIFO 32
2307#define ILK_CURSOR_MAXWM 16
2308#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2309
2310#define ILK_DISPLAY_SR_FIFO 512
2311#define ILK_DISPLAY_MAX_SRWM 0x1ff
2312#define ILK_DISPLAY_DFT_SRWM 0x3f
2313#define ILK_CURSOR_SR_FIFO 64
2314#define ILK_CURSOR_MAX_SRWM 0x3f
2315#define ILK_CURSOR_DFT_SRWM 8
2316
2317#define ILK_FIFO_LINE_SIZE 64
2318
585fb111
JB
2319/*
2320 * The two pipe frame counter registers are not synchronized, so
2321 * reading a stable value is somewhat tricky. The following code
2322 * should work:
2323 *
2324 * do {
2325 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2326 * PIPE_FRAME_HIGH_SHIFT;
2327 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2328 * PIPE_FRAME_LOW_SHIFT);
2329 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2330 * PIPE_FRAME_HIGH_SHIFT);
2331 * } while (high1 != high2);
2332 * frame = (high1 << 8) | low1;
2333 */
2334#define PIPEAFRAMEHIGH 0x70040
2335#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2336#define PIPE_FRAME_HIGH_SHIFT 0
2337#define PIPEAFRAMEPIXEL 0x70044
2338#define PIPE_FRAME_LOW_MASK 0xff000000
2339#define PIPE_FRAME_LOW_SHIFT 24
2340#define PIPE_PIXEL_MASK 0x00ffffff
2341#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2342/* GM45+ just has to be different */
2343#define PIPEA_FRMCOUNT_GM45 0x70040
2344#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2345
2346/* Cursor A & B regs */
2347#define CURACNTR 0x70080
14b60391
JB
2348/* Old style CUR*CNTR flags (desktop 8xx) */
2349#define CURSOR_ENABLE 0x80000000
2350#define CURSOR_GAMMA_ENABLE 0x40000000
2351#define CURSOR_STRIDE_MASK 0x30000000
2352#define CURSOR_FORMAT_SHIFT 24
2353#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2354#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2355#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2356#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2357#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2358#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2359/* New style CUR*CNTR flags */
2360#define CURSOR_MODE 0x27
585fb111
JB
2361#define CURSOR_MODE_DISABLE 0x00
2362#define CURSOR_MODE_64_32B_AX 0x07
2363#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2364#define MCURSOR_PIPE_SELECT (1 << 28)
2365#define MCURSOR_PIPE_A 0x00
2366#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2367#define MCURSOR_GAMMA_ENABLE (1 << 26)
2368#define CURABASE 0x70084
2369#define CURAPOS 0x70088
2370#define CURSOR_POS_MASK 0x007FF
2371#define CURSOR_POS_SIGN 0x8000
2372#define CURSOR_X_SHIFT 0
2373#define CURSOR_Y_SHIFT 16
14b60391 2374#define CURSIZE 0x700a0
585fb111
JB
2375#define CURBCNTR 0x700c0
2376#define CURBBASE 0x700c4
2377#define CURBPOS 0x700c8
2378
2379/* Display A control */
2380#define DSPACNTR 0x70180
2381#define DISPLAY_PLANE_ENABLE (1<<31)
2382#define DISPLAY_PLANE_DISABLE 0
2383#define DISPPLANE_GAMMA_ENABLE (1<<30)
2384#define DISPPLANE_GAMMA_DISABLE 0
2385#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2386#define DISPPLANE_8BPP (0x2<<26)
2387#define DISPPLANE_15_16BPP (0x4<<26)
2388#define DISPPLANE_16BPP (0x5<<26)
2389#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2390#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2391#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2392#define DISPPLANE_STEREO_ENABLE (1<<25)
2393#define DISPPLANE_STEREO_DISABLE 0
2394#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2395#define DISPPLANE_SEL_PIPE_A 0
2396#define DISPPLANE_SEL_PIPE_B (1<<24)
2397#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2398#define DISPPLANE_SRC_KEY_DISABLE 0
2399#define DISPPLANE_LINE_DOUBLE (1<<20)
2400#define DISPPLANE_NO_LINE_DOUBLE 0
2401#define DISPPLANE_STEREO_POLARITY_FIRST 0
2402#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2403#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2404#define DISPPLANE_TILED (1<<10)
585fb111
JB
2405#define DSPAADDR 0x70184
2406#define DSPASTRIDE 0x70188
2407#define DSPAPOS 0x7018C /* reserved */
2408#define DSPASIZE 0x70190
2409#define DSPASURF 0x7019C /* 965+ only */
2410#define DSPATILEOFF 0x701A4 /* 965+ only */
2411
5eddb70b
CW
2412#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2413#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2414#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2415#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2416#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2417#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2418#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2419
585fb111
JB
2420/* VBIOS flags */
2421#define SWF00 0x71410
2422#define SWF01 0x71414
2423#define SWF02 0x71418
2424#define SWF03 0x7141c
2425#define SWF04 0x71420
2426#define SWF05 0x71424
2427#define SWF06 0x71428
2428#define SWF10 0x70410
2429#define SWF11 0x70414
2430#define SWF14 0x71420
2431#define SWF30 0x72414
2432#define SWF31 0x72418
2433#define SWF32 0x7241c
2434
2435/* Pipe B */
2436#define PIPEBDSL 0x71000
2437#define PIPEBCONF 0x71008
2438#define PIPEBSTAT 0x71024
2439#define PIPEBFRAMEHIGH 0x71040
2440#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2441#define PIPEB_FRMCOUNT_GM45 0x71040
2442#define PIPEB_FLIPCOUNT_GM45 0x71044
2443
585fb111
JB
2444
2445/* Display B control */
2446#define DSPBCNTR 0x71180
2447#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2448#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2449#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2450#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2451#define DSPBADDR 0x71184
2452#define DSPBSTRIDE 0x71188
2453#define DSPBPOS 0x7118C
2454#define DSPBSIZE 0x71190
2455#define DSPBSURF 0x7119C
2456#define DSPBTILEOFF 0x711A4
2457
2458/* VBIOS regs */
2459#define VGACNTRL 0x71400
2460# define VGA_DISP_DISABLE (1 << 31)
2461# define VGA_2X_MODE (1 << 30)
2462# define VGA_PIPE_B_SELECT (1 << 29)
2463
f2b115e6 2464/* Ironlake */
b9055052
ZW
2465
2466#define CPU_VGACNTRL 0x41000
2467
2468#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2469#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2470#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2471#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2472#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2473#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2474#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2475#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2476#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2477
2478/* refresh rate hardware control */
2479#define RR_HW_CTL 0x45300
2480#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2481#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2482
2483#define FDI_PLL_BIOS_0 0x46000
021357ac 2484#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2485#define FDI_PLL_BIOS_1 0x46004
2486#define FDI_PLL_BIOS_2 0x46008
2487#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2488#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2489#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2490
8956c8bb
EA
2491#define PCH_DSPCLK_GATE_D 0x42020
2492# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2493# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2494
2495#define PCH_3DCGDIS0 0x46020
2496# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2497# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2498
b9055052
ZW
2499#define FDI_PLL_FREQ_CTL 0x46030
2500#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2501#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2502#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2503
2504
2505#define PIPEA_DATA_M1 0x60030
2506#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2507#define TU_SIZE_MASK 0x7e000000
5eddb70b 2508#define PIPE_DATA_M1_OFFSET 0
b9055052 2509#define PIPEA_DATA_N1 0x60034
5eddb70b 2510#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2511
2512#define PIPEA_DATA_M2 0x60038
5eddb70b 2513#define PIPE_DATA_M2_OFFSET 0
b9055052 2514#define PIPEA_DATA_N2 0x6003c
5eddb70b 2515#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2516
2517#define PIPEA_LINK_M1 0x60040
5eddb70b 2518#define PIPE_LINK_M1_OFFSET 0
b9055052 2519#define PIPEA_LINK_N1 0x60044
5eddb70b 2520#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2521
2522#define PIPEA_LINK_M2 0x60048
5eddb70b 2523#define PIPE_LINK_M2_OFFSET 0
b9055052 2524#define PIPEA_LINK_N2 0x6004c
5eddb70b 2525#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2526
2527/* PIPEB timing regs are same start from 0x61000 */
2528
2529#define PIPEB_DATA_M1 0x61030
b9055052 2530#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2531
2532#define PIPEB_DATA_M2 0x61038
b9055052 2533#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2534
2535#define PIPEB_LINK_M1 0x61040
b9055052 2536#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2537
2538#define PIPEB_LINK_M2 0x61048
b9055052 2539#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2540
2541#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2542#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2543#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2544#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2545#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2546#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2547#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2548#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2549
2550/* CPU panel fitter */
2551#define PFA_CTL_1 0x68080
2552#define PFB_CTL_1 0x68880
2553#define PF_ENABLE (1<<31)
b1f60b70
ZW
2554#define PF_FILTER_MASK (3<<23)
2555#define PF_FILTER_PROGRAMMED (0<<23)
2556#define PF_FILTER_MED_3x3 (1<<23)
2557#define PF_FILTER_EDGE_ENHANCE (2<<23)
2558#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2559#define PFA_WIN_SZ 0x68074
2560#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2561#define PFA_WIN_POS 0x68070
2562#define PFB_WIN_POS 0x68870
b9055052
ZW
2563
2564/* legacy palette */
2565#define LGC_PALETTE_A 0x4a000
2566#define LGC_PALETTE_B 0x4a800
2567
2568/* interrupts */
2569#define DE_MASTER_IRQ_CONTROL (1 << 31)
2570#define DE_SPRITEB_FLIP_DONE (1 << 29)
2571#define DE_SPRITEA_FLIP_DONE (1 << 28)
2572#define DE_PLANEB_FLIP_DONE (1 << 27)
2573#define DE_PLANEA_FLIP_DONE (1 << 26)
2574#define DE_PCU_EVENT (1 << 25)
2575#define DE_GTT_FAULT (1 << 24)
2576#define DE_POISON (1 << 23)
2577#define DE_PERFORM_COUNTER (1 << 22)
2578#define DE_PCH_EVENT (1 << 21)
2579#define DE_AUX_CHANNEL_A (1 << 20)
2580#define DE_DP_A_HOTPLUG (1 << 19)
2581#define DE_GSE (1 << 18)
2582#define DE_PIPEB_VBLANK (1 << 15)
2583#define DE_PIPEB_EVEN_FIELD (1 << 14)
2584#define DE_PIPEB_ODD_FIELD (1 << 13)
2585#define DE_PIPEB_LINE_COMPARE (1 << 12)
2586#define DE_PIPEB_VSYNC (1 << 11)
2587#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2588#define DE_PIPEA_VBLANK (1 << 7)
2589#define DE_PIPEA_EVEN_FIELD (1 << 6)
2590#define DE_PIPEA_ODD_FIELD (1 << 5)
2591#define DE_PIPEA_LINE_COMPARE (1 << 4)
2592#define DE_PIPEA_VSYNC (1 << 3)
2593#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2594
2595#define DEISR 0x44000
2596#define DEIMR 0x44004
2597#define DEIIR 0x44008
2598#define DEIER 0x4400c
2599
2600/* GT interrupt */
e552eb70 2601#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2602#define GT_SYNC_STATUS (1 << 2)
2603#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2604#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2605#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
b9055052
ZW
2606
2607#define GTISR 0x44010
2608#define GTIMR 0x44014
2609#define GTIIR 0x44018
2610#define GTIER 0x4401c
2611
7f8a8569
ZW
2612#define ILK_DISPLAY_CHICKEN2 0x42004
2613#define ILK_DPARB_GATE (1<<22)
2614#define ILK_VSDPFD_FULL (1<<21)
2615#define ILK_DSPCLK_GATE 0x42020
2616#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2617/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2618#define ILK_CLK_FBC (1<<7)
2619#define ILK_DPFC_DIS1 (1<<8)
2620#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2621
553bd149
ZW
2622#define DISP_ARB_CTL 0x45000
2623#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2624#define DISP_FBC_WM_DIS (1<<15)
553bd149 2625
b9055052
ZW
2626/* PCH */
2627
2628/* south display engine interrupt */
2629#define SDE_CRT_HOTPLUG (1 << 11)
2630#define SDE_PORTD_HOTPLUG (1 << 10)
2631#define SDE_PORTC_HOTPLUG (1 << 9)
2632#define SDE_PORTB_HOTPLUG (1 << 8)
2633#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2634#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2635/* CPT */
2636#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2637#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2638#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2639#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
b9055052
ZW
2640
2641#define SDEISR 0xc4000
2642#define SDEIMR 0xc4004
2643#define SDEIIR 0xc4008
2644#define SDEIER 0xc400c
2645
2646/* digital port hotplug */
2647#define PCH_PORT_HOTPLUG 0xc4030
2648#define PORTD_HOTPLUG_ENABLE (1 << 20)
2649#define PORTD_PULSE_DURATION_2ms (0)
2650#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2651#define PORTD_PULSE_DURATION_6ms (2 << 18)
2652#define PORTD_PULSE_DURATION_100ms (3 << 18)
2653#define PORTD_HOTPLUG_NO_DETECT (0)
2654#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2655#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2656#define PORTC_HOTPLUG_ENABLE (1 << 12)
2657#define PORTC_PULSE_DURATION_2ms (0)
2658#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2659#define PORTC_PULSE_DURATION_6ms (2 << 10)
2660#define PORTC_PULSE_DURATION_100ms (3 << 10)
2661#define PORTC_HOTPLUG_NO_DETECT (0)
2662#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2663#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2664#define PORTB_HOTPLUG_ENABLE (1 << 4)
2665#define PORTB_PULSE_DURATION_2ms (0)
2666#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2667#define PORTB_PULSE_DURATION_6ms (2 << 2)
2668#define PORTB_PULSE_DURATION_100ms (3 << 2)
2669#define PORTB_HOTPLUG_NO_DETECT (0)
2670#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2671#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2672
2673#define PCH_GPIOA 0xc5010
2674#define PCH_GPIOB 0xc5014
2675#define PCH_GPIOC 0xc5018
2676#define PCH_GPIOD 0xc501c
2677#define PCH_GPIOE 0xc5020
2678#define PCH_GPIOF 0xc5024
2679
f0217c42
EA
2680#define PCH_GMBUS0 0xc5100
2681#define PCH_GMBUS1 0xc5104
2682#define PCH_GMBUS2 0xc5108
2683#define PCH_GMBUS3 0xc510c
2684#define PCH_GMBUS4 0xc5110
2685#define PCH_GMBUS5 0xc5120
2686
b9055052
ZW
2687#define PCH_DPLL_A 0xc6014
2688#define PCH_DPLL_B 0xc6018
5eddb70b 2689#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2690
2691#define PCH_FPA0 0xc6040
2692#define PCH_FPA1 0xc6044
2693#define PCH_FPB0 0xc6048
2694#define PCH_FPB1 0xc604c
5eddb70b
CW
2695#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2696#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2697
2698#define PCH_DPLL_TEST 0xc606c
2699
2700#define PCH_DREF_CONTROL 0xC6200
2701#define DREF_CONTROL_MASK 0x7fc3
2702#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2703#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2704#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2705#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2706#define DREF_SSC_SOURCE_DISABLE (0<<11)
2707#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2708#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2709#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2710#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2711#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2712#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2713#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2714#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2715#define DREF_SSC4_DOWNSPREAD (0<<6)
2716#define DREF_SSC4_CENTERSPREAD (1<<6)
2717#define DREF_SSC1_DISABLE (0<<1)
2718#define DREF_SSC1_ENABLE (1<<1)
2719#define DREF_SSC4_DISABLE (0)
2720#define DREF_SSC4_ENABLE (1)
2721
2722#define PCH_RAWCLK_FREQ 0xc6204
2723#define FDL_TP1_TIMER_SHIFT 12
2724#define FDL_TP1_TIMER_MASK (3<<12)
2725#define FDL_TP2_TIMER_SHIFT 10
2726#define FDL_TP2_TIMER_MASK (3<<10)
2727#define RAWCLK_FREQ_MASK 0x3ff
2728
2729#define PCH_DPLL_TMR_CFG 0xc6208
2730
2731#define PCH_SSC4_PARMS 0xc6210
2732#define PCH_SSC4_AUX_PARMS 0xc6214
2733
8db9d77b
ZW
2734#define PCH_DPLL_SEL 0xc7000
2735#define TRANSA_DPLL_ENABLE (1<<3)
2736#define TRANSA_DPLLB_SEL (1<<0)
2737#define TRANSA_DPLLA_SEL 0
2738#define TRANSB_DPLL_ENABLE (1<<7)
2739#define TRANSB_DPLLB_SEL (1<<4)
2740#define TRANSB_DPLLA_SEL (0)
2741#define TRANSC_DPLL_ENABLE (1<<11)
2742#define TRANSC_DPLLB_SEL (1<<8)
2743#define TRANSC_DPLLA_SEL (0)
2744
b9055052
ZW
2745/* transcoder */
2746
2747#define TRANS_HTOTAL_A 0xe0000
2748#define TRANS_HTOTAL_SHIFT 16
2749#define TRANS_HACTIVE_SHIFT 0
2750#define TRANS_HBLANK_A 0xe0004
2751#define TRANS_HBLANK_END_SHIFT 16
2752#define TRANS_HBLANK_START_SHIFT 0
2753#define TRANS_HSYNC_A 0xe0008
2754#define TRANS_HSYNC_END_SHIFT 16
2755#define TRANS_HSYNC_START_SHIFT 0
2756#define TRANS_VTOTAL_A 0xe000c
2757#define TRANS_VTOTAL_SHIFT 16
2758#define TRANS_VACTIVE_SHIFT 0
2759#define TRANS_VBLANK_A 0xe0010
2760#define TRANS_VBLANK_END_SHIFT 16
2761#define TRANS_VBLANK_START_SHIFT 0
2762#define TRANS_VSYNC_A 0xe0014
2763#define TRANS_VSYNC_END_SHIFT 16
2764#define TRANS_VSYNC_START_SHIFT 0
2765
2766#define TRANSA_DATA_M1 0xe0030
2767#define TRANSA_DATA_N1 0xe0034
2768#define TRANSA_DATA_M2 0xe0038
2769#define TRANSA_DATA_N2 0xe003c
2770#define TRANSA_DP_LINK_M1 0xe0040
2771#define TRANSA_DP_LINK_N1 0xe0044
2772#define TRANSA_DP_LINK_M2 0xe0048
2773#define TRANSA_DP_LINK_N2 0xe004c
2774
2775#define TRANS_HTOTAL_B 0xe1000
2776#define TRANS_HBLANK_B 0xe1004
2777#define TRANS_HSYNC_B 0xe1008
2778#define TRANS_VTOTAL_B 0xe100c
2779#define TRANS_VBLANK_B 0xe1010
2780#define TRANS_VSYNC_B 0xe1014
2781
5eddb70b
CW
2782#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2783#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2784#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2785#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2786#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2787#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2788
b9055052
ZW
2789#define TRANSB_DATA_M1 0xe1030
2790#define TRANSB_DATA_N1 0xe1034
2791#define TRANSB_DATA_M2 0xe1038
2792#define TRANSB_DATA_N2 0xe103c
2793#define TRANSB_DP_LINK_M1 0xe1040
2794#define TRANSB_DP_LINK_N1 0xe1044
2795#define TRANSB_DP_LINK_M2 0xe1048
2796#define TRANSB_DP_LINK_N2 0xe104c
2797
2798#define TRANSACONF 0xf0008
2799#define TRANSBCONF 0xf1008
5eddb70b 2800#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2801#define TRANS_DISABLE (0<<31)
2802#define TRANS_ENABLE (1<<31)
2803#define TRANS_STATE_MASK (1<<30)
2804#define TRANS_STATE_DISABLE (0<<30)
2805#define TRANS_STATE_ENABLE (1<<30)
2806#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2807#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2808#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2809#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2810#define TRANS_DP_AUDIO_ONLY (1<<26)
2811#define TRANS_DP_VIDEO_AUDIO (0<<26)
2812#define TRANS_PROGRESSIVE (0<<21)
2813#define TRANS_8BPC (0<<5)
2814#define TRANS_10BPC (1<<5)
2815#define TRANS_6BPC (2<<5)
2816#define TRANS_12BPC (3<<5)
2817
2818#define FDI_RXA_CHICKEN 0xc200c
2819#define FDI_RXB_CHICKEN 0xc2010
2820#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2821
2822/* CPU: FDI_TX */
2823#define FDI_TXA_CTL 0x60100
2824#define FDI_TXB_CTL 0x61100
5eddb70b 2825#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2826#define FDI_TX_DISABLE (0<<31)
2827#define FDI_TX_ENABLE (1<<31)
2828#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2829#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2830#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2831#define FDI_LINK_TRAIN_NONE (3<<28)
2832#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2833#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2834#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2835#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2836#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2837#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2838#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2839#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2840/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2841 SNB has different settings. */
2842/* SNB A-stepping */
2843#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2844#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2845#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2846#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2847/* SNB B-stepping */
2848#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2849#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2850#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2851#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2852#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2853#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2854#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2855#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2856#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2857#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2858/* Ironlake: hardwired to 1 */
b9055052
ZW
2859#define FDI_TX_PLL_ENABLE (1<<14)
2860/* both Tx and Rx */
2861#define FDI_SCRAMBLING_ENABLE (0<<7)
2862#define FDI_SCRAMBLING_DISABLE (1<<7)
2863
2864/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2865#define FDI_RXA_CTL 0xf000c
2866#define FDI_RXB_CTL 0xf100c
5eddb70b 2867#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2868#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2869/* train, dp width same as FDI_TX */
2870#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2871#define FDI_8BPC (0<<16)
2872#define FDI_10BPC (1<<16)
2873#define FDI_6BPC (2<<16)
2874#define FDI_12BPC (3<<16)
2875#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2876#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2877#define FDI_RX_PLL_ENABLE (1<<13)
2878#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2879#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2880#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2881#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2882#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2883#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2884/* CPT */
2885#define FDI_AUTO_TRAINING (1<<10)
2886#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2887#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2888#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2889#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2890#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2891
2892#define FDI_RXA_MISC 0xf0010
2893#define FDI_RXB_MISC 0xf1010
2894#define FDI_RXA_TUSIZE1 0xf0030
2895#define FDI_RXA_TUSIZE2 0xf0038
2896#define FDI_RXB_TUSIZE1 0xf1030
2897#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2898#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2899#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2900#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2901
2902/* FDI_RX interrupt register format */
2903#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2904#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2905#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2906#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2907#define FDI_RX_FS_CODE_ERR (1<<6)
2908#define FDI_RX_FE_CODE_ERR (1<<5)
2909#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2910#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2911#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2912#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2913#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2914
2915#define FDI_RXA_IIR 0xf0014
2916#define FDI_RXA_IMR 0xf0018
2917#define FDI_RXB_IIR 0xf1014
2918#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2919#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2920#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2921
2922#define FDI_PLL_CTL_1 0xfe000
2923#define FDI_PLL_CTL_2 0xfe004
2924
2925/* CRT */
2926#define PCH_ADPA 0xe1100
2927#define ADPA_TRANS_SELECT_MASK (1<<30)
2928#define ADPA_TRANS_A_SELECT 0
2929#define ADPA_TRANS_B_SELECT (1<<30)
2930#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2931#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2932#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2933#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2934#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2935#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2936#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2937#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2938#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2939#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2940#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2941#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2942#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2943#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2944#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2945#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2946#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2947#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2948#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2949
2950/* or SDVOB */
2951#define HDMIB 0xe1140
2952#define PORT_ENABLE (1 << 31)
2953#define TRANSCODER_A (0)
2954#define TRANSCODER_B (1 << 30)
2955#define COLOR_FORMAT_8bpc (0)
2956#define COLOR_FORMAT_12bpc (3 << 26)
2957#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2958#define SDVO_ENCODING (0)
2959#define TMDS_ENCODING (2 << 10)
2960#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2961/* CPT */
2962#define HDMI_MODE_SELECT (1 << 9)
2963#define DVI_MODE_SELECT (0)
b9055052
ZW
2964#define SDVOB_BORDER_ENABLE (1 << 7)
2965#define AUDIO_ENABLE (1 << 6)
2966#define VSYNC_ACTIVE_HIGH (1 << 4)
2967#define HSYNC_ACTIVE_HIGH (1 << 3)
2968#define PORT_DETECTED (1 << 2)
2969
461ed3ca
ZY
2970/* PCH SDVOB multiplex with HDMIB */
2971#define PCH_SDVOB HDMIB
2972
b9055052
ZW
2973#define HDMIC 0xe1150
2974#define HDMID 0xe1160
2975
2976#define PCH_LVDS 0xe1180
2977#define LVDS_DETECTED (1 << 1)
2978
2979#define BLC_PWM_CPU_CTL2 0x48250
2980#define PWM_ENABLE (1 << 31)
2981#define PWM_PIPE_A (0 << 29)
2982#define PWM_PIPE_B (1 << 29)
2983#define BLC_PWM_CPU_CTL 0x48254
2984
2985#define BLC_PWM_PCH_CTL1 0xc8250
2986#define PWM_PCH_ENABLE (1 << 31)
2987#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2988#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2989#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2990#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2991
2992#define BLC_PWM_PCH_CTL2 0xc8254
2993
2994#define PCH_PP_STATUS 0xc7200
2995#define PCH_PP_CONTROL 0xc7204
4a655f04 2996#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
2997#define EDP_FORCE_VDD (1 << 3)
2998#define EDP_BLC_ENABLE (1 << 2)
2999#define PANEL_POWER_RESET (1 << 1)
3000#define PANEL_POWER_OFF (0 << 0)
3001#define PANEL_POWER_ON (1 << 0)
3002#define PCH_PP_ON_DELAYS 0xc7208
3003#define EDP_PANEL (1 << 30)
3004#define PCH_PP_OFF_DELAYS 0xc720c
3005#define PCH_PP_DIVISOR 0xc7210
3006
5eb08b69
ZW
3007#define PCH_DP_B 0xe4100
3008#define PCH_DPB_AUX_CH_CTL 0xe4110
3009#define PCH_DPB_AUX_CH_DATA1 0xe4114
3010#define PCH_DPB_AUX_CH_DATA2 0xe4118
3011#define PCH_DPB_AUX_CH_DATA3 0xe411c
3012#define PCH_DPB_AUX_CH_DATA4 0xe4120
3013#define PCH_DPB_AUX_CH_DATA5 0xe4124
3014
3015#define PCH_DP_C 0xe4200
3016#define PCH_DPC_AUX_CH_CTL 0xe4210
3017#define PCH_DPC_AUX_CH_DATA1 0xe4214
3018#define PCH_DPC_AUX_CH_DATA2 0xe4218
3019#define PCH_DPC_AUX_CH_DATA3 0xe421c
3020#define PCH_DPC_AUX_CH_DATA4 0xe4220
3021#define PCH_DPC_AUX_CH_DATA5 0xe4224
3022
3023#define PCH_DP_D 0xe4300
3024#define PCH_DPD_AUX_CH_CTL 0xe4310
3025#define PCH_DPD_AUX_CH_DATA1 0xe4314
3026#define PCH_DPD_AUX_CH_DATA2 0xe4318
3027#define PCH_DPD_AUX_CH_DATA3 0xe431c
3028#define PCH_DPD_AUX_CH_DATA4 0xe4320
3029#define PCH_DPD_AUX_CH_DATA5 0xe4324
3030
8db9d77b
ZW
3031/* CPT */
3032#define PORT_TRANS_A_SEL_CPT 0
3033#define PORT_TRANS_B_SEL_CPT (1<<29)
3034#define PORT_TRANS_C_SEL_CPT (2<<29)
3035#define PORT_TRANS_SEL_MASK (3<<29)
3036
3037#define TRANS_DP_CTL_A 0xe0300
3038#define TRANS_DP_CTL_B 0xe1300
3039#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3040#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3041#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3042#define TRANS_DP_PORT_SEL_B (0<<29)
3043#define TRANS_DP_PORT_SEL_C (1<<29)
3044#define TRANS_DP_PORT_SEL_D (2<<29)
3045#define TRANS_DP_PORT_SEL_MASK (3<<29)
3046#define TRANS_DP_AUDIO_ONLY (1<<26)
3047#define TRANS_DP_ENH_FRAMING (1<<18)
3048#define TRANS_DP_8BPC (0<<9)
3049#define TRANS_DP_10BPC (1<<9)
3050#define TRANS_DP_6BPC (2<<9)
3051#define TRANS_DP_12BPC (3<<9)
3052#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3053#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3054#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3055#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3056#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3057
3058/* SNB eDP training params */
3059/* SNB A-stepping */
3060#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3061#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3062#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3063#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3064/* SNB B-stepping */
3065#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3066#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3067#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3068#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3069#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3070
585fb111 3071#endif /* _I915_REG_H_ */