]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: add VBT address and size fields to ASLE mailbox struct
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
f0f59a00
VS
28typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
5eddb70b 51#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 52#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 53#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
54#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 57#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 58#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
2d401b17
VS
59#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
f0f59a00 61#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
e7d7cad0
JN
62#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
f0f59a00 64#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
2b139522 65
98533251
DL
66#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
6b26c86d 79
585fb111
JB
80/* PCI config space */
81
1b1d2716
VS
82#define HPLLCC 0xc0 /* 85x only */
83#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
84#define GC_CLOCK_133_200 (0 << 0)
85#define GC_CLOCK_100_200 (1 << 0)
86#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
87#define GC_CLOCK_133_266 (3 << 0)
88#define GC_CLOCK_133_200_2 (4 << 0)
89#define GC_CLOCK_133_266_2 (5 << 0)
90#define GC_CLOCK_166_266 (6 << 0)
91#define GC_CLOCK_166_250 (7 << 0)
92
f97108d1 93#define GCFGC2 0xda
585fb111
JB
94#define GCFGC 0xf0 /* 915+ only */
95#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
96#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
97#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
98#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
99#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
100#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
101#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
102#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
103#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 104#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
105#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
106#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
107#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
108#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
109#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
110#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
111#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
112#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
113#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
114#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
115#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
116#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
117#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
118#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
119#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
120#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
121#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
122#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
123#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 124#define GCDGMBUS 0xcc
7f1bdbcb
DV
125#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
126
eeccdcac
KG
127
128/* Graphics reset regs */
59ea9054 129#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
130#define GRDOM_FULL (0<<2)
131#define GRDOM_RENDER (1<<2)
132#define GRDOM_MEDIA (3<<2)
8a5c2ae7 133#define GRDOM_MASK (3<<2)
73bbf6bd 134#define GRDOM_RESET_STATUS (1<<1)
5ccce180 135#define GRDOM_RESET_ENABLE (1<<0)
585fb111 136
f0f59a00 137#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
138#define ILK_GRDOM_FULL (0<<1)
139#define ILK_GRDOM_RENDER (1<<1)
140#define ILK_GRDOM_MEDIA (3<<1)
141#define ILK_GRDOM_MASK (3<<1)
142#define ILK_GRDOM_RESET_ENABLE (1<<0)
143
f0f59a00 144#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
145#define GEN6_MBC_SNPCR_SHIFT 21
146#define GEN6_MBC_SNPCR_MASK (3<<21)
147#define GEN6_MBC_SNPCR_MAX (0<<21)
148#define GEN6_MBC_SNPCR_MED (1<<21)
149#define GEN6_MBC_SNPCR_LOW (2<<21)
150#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
151
f0f59a00
VS
152#define VLV_G3DCTL _MMIO(0x9024)
153#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 154
f0f59a00 155#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
156#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
157#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
158#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
159#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
160#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
161
f0f59a00 162#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
163#define GEN6_GRDOM_FULL (1 << 0)
164#define GEN6_GRDOM_RENDER (1 << 1)
165#define GEN6_GRDOM_MEDIA (1 << 2)
166#define GEN6_GRDOM_BLT (1 << 3)
167
f0f59a00
VS
168#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
169#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
170#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
5eb719cd
DV
171#define PP_DIR_DCLV_2G 0xffffffff
172
f0f59a00
VS
173#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
174#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
94e409c1 175
f0f59a00 176#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
177#define GEN8_RPCS_ENABLE (1 << 31)
178#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
179#define GEN8_RPCS_S_CNT_SHIFT 15
180#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
181#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
182#define GEN8_RPCS_SS_CNT_SHIFT 8
183#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
184#define GEN8_RPCS_EU_MAX_SHIFT 4
185#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
186#define GEN8_RPCS_EU_MIN_SHIFT 0
187#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
188
f0f59a00 189#define GAM_ECOCHK _MMIO(0x4090)
81e231af 190#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 191#define ECOCHK_SNB_BIT (1<<10)
6381b550 192#define ECOCHK_DIS_TLB (1<<8)
e3dff585 193#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
194#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
195#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
196#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
197#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
198#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
199#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
200#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 201
f0f59a00 202#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 203#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
204#define ECOBITS_PPGTT_CACHE64B (3<<8)
205#define ECOBITS_PPGTT_CACHE4B (0<<8)
206
f0f59a00 207#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
208#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
209
f0f59a00 210#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
211#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
212#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
213#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
214#define GEN6_STOLEN_RESERVED_1M (0 << 4)
215#define GEN6_STOLEN_RESERVED_512K (1 << 4)
216#define GEN6_STOLEN_RESERVED_256K (2 << 4)
217#define GEN6_STOLEN_RESERVED_128K (3 << 4)
218#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
219#define GEN7_STOLEN_RESERVED_1M (0 << 5)
220#define GEN7_STOLEN_RESERVED_256K (1 << 5)
221#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
222#define GEN8_STOLEN_RESERVED_1M (0 << 7)
223#define GEN8_STOLEN_RESERVED_2M (1 << 7)
224#define GEN8_STOLEN_RESERVED_4M (2 << 7)
225#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 226
585fb111
JB
227/* VGA stuff */
228
229#define VGA_ST01_MDA 0x3ba
230#define VGA_ST01_CGA 0x3da
231
f0f59a00 232#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
233#define VGA_MSR_WRITE 0x3c2
234#define VGA_MSR_READ 0x3cc
235#define VGA_MSR_MEM_EN (1<<1)
236#define VGA_MSR_CGA_MODE (1<<0)
237
5434fd92 238#define VGA_SR_INDEX 0x3c4
f930ddd0 239#define SR01 1
5434fd92 240#define VGA_SR_DATA 0x3c5
585fb111
JB
241
242#define VGA_AR_INDEX 0x3c0
243#define VGA_AR_VID_EN (1<<5)
244#define VGA_AR_DATA_WRITE 0x3c0
245#define VGA_AR_DATA_READ 0x3c1
246
247#define VGA_GR_INDEX 0x3ce
248#define VGA_GR_DATA 0x3cf
249/* GR05 */
250#define VGA_GR_MEM_READ_MODE_SHIFT 3
251#define VGA_GR_MEM_READ_MODE_PLANE 1
252/* GR06 */
253#define VGA_GR_MEM_MODE_MASK 0xc
254#define VGA_GR_MEM_MODE_SHIFT 2
255#define VGA_GR_MEM_A0000_AFFFF 0
256#define VGA_GR_MEM_A0000_BFFFF 1
257#define VGA_GR_MEM_B0000_B7FFF 2
258#define VGA_GR_MEM_B0000_BFFFF 3
259
260#define VGA_DACMASK 0x3c6
261#define VGA_DACRX 0x3c7
262#define VGA_DACWX 0x3c8
263#define VGA_DACDATA 0x3c9
264
265#define VGA_CR_INDEX_MDA 0x3b4
266#define VGA_CR_DATA_MDA 0x3b5
267#define VGA_CR_INDEX_CGA 0x3d4
268#define VGA_CR_DATA_CGA 0x3d5
269
351e3db2
BV
270/*
271 * Instruction field definitions used by the command parser
272 */
273#define INSTR_CLIENT_SHIFT 29
274#define INSTR_CLIENT_MASK 0xE0000000
275#define INSTR_MI_CLIENT 0x0
276#define INSTR_BC_CLIENT 0x2
277#define INSTR_RC_CLIENT 0x3
278#define INSTR_SUBCLIENT_SHIFT 27
279#define INSTR_SUBCLIENT_MASK 0x18000000
280#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
281#define INSTR_26_TO_24_MASK 0x7000000
282#define INSTR_26_TO_24_SHIFT 24
351e3db2 283
585fb111
JB
284/*
285 * Memory interface instructions used by the kernel
286 */
287#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
288/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
289#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
290
291#define MI_NOOP MI_INSTR(0, 0)
292#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
293#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 294#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
295#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
296#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
297#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
298#define MI_FLUSH MI_INSTR(0x04, 0)
299#define MI_READ_FLUSH (1 << 0)
300#define MI_EXE_FLUSH (1 << 1)
301#define MI_NO_WRITE_FLUSH (1 << 2)
302#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
303#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 304#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
305#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
306#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
307#define MI_ARB_ENABLE (1<<0)
308#define MI_ARB_DISABLE (0<<0)
585fb111 309#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
310#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
311#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 312#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 313#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
314#define MI_OVERLAY_CONTINUE (0x0<<21)
315#define MI_OVERLAY_ON (0x1<<21)
316#define MI_OVERLAY_OFF (0x2<<21)
585fb111 317#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 318#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 319#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 320#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
321/* IVB has funny definitions for which plane to flip. */
322#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
323#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
324#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
325#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
326#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
327#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
328/* SKL ones */
329#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
330#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
331#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
332#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
333#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
334#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
335#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
336#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
337#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 338#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
339#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
340#define MI_SEMAPHORE_UPDATE (1<<21)
341#define MI_SEMAPHORE_COMPARE (1<<20)
342#define MI_SEMAPHORE_REGISTER (1<<18)
343#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
344#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
345#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
346#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
347#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
348#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
349#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
350#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
351#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
352#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
353#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
354#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
355#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
356#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
357#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
358#define MI_MM_SPACE_GTT (1<<8)
359#define MI_MM_SPACE_PHYSICAL (0<<8)
360#define MI_SAVE_EXT_STATE_EN (1<<3)
361#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 362#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 363#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
364#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
365#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
366#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
367#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
368#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
369#define MI_SEMAPHORE_POLL (1<<15)
370#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 371#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
372#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
373#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
374#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
375#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
376#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
377/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
378 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
379 * simply ignores the register load under certain conditions.
380 * - One can actually load arbitrary many arbitrary registers: Simply issue x
381 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
382 */
7ec55f46 383#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 384#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
385#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
386#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 387#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 388#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
389#define MI_FLUSH_DW_STORE_INDEX (1<<21)
390#define MI_INVALIDATE_TLB (1<<18)
391#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 392#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 393#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
394#define MI_INVALIDATE_BSD (1<<7)
395#define MI_FLUSH_DW_USE_GTT (1<<2)
396#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
397#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
398#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 399#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
400#define MI_BATCH_NON_SECURE (1)
401/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 402#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 403#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 404#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 405#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 406#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 407#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 408#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 409
f0f59a00
VS
410#define MI_PREDICATE_SRC0 _MMIO(0x2400)
411#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
412#define MI_PREDICATE_SRC1 _MMIO(0x2408)
413#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 414
f0f59a00 415#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
416#define LOWER_SLICE_ENABLED (1<<0)
417#define LOWER_SLICE_DISABLED (0<<0)
418
585fb111
JB
419/*
420 * 3D instructions used by the kernel
421 */
422#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
423
424#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
425#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
426#define SC_UPDATE_SCISSOR (0x1<<1)
427#define SC_ENABLE_MASK (0x1<<0)
428#define SC_ENABLE (0x1<<0)
429#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
430#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
431#define SCI_YMIN_MASK (0xffff<<16)
432#define SCI_XMIN_MASK (0xffff<<0)
433#define SCI_YMAX_MASK (0xffff<<16)
434#define SCI_XMAX_MASK (0xffff<<0)
435#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
436#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
437#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
438#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
439#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
440#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
441#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
442#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
443#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
444
445#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
446#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
447#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
448#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
449#define BLT_WRITE_A (2<<20)
450#define BLT_WRITE_RGB (1<<20)
451#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
452#define BLT_DEPTH_8 (0<<24)
453#define BLT_DEPTH_16_565 (1<<24)
454#define BLT_DEPTH_16_1555 (2<<24)
455#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
456#define BLT_ROP_SRC_COPY (0xcc<<16)
457#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
458#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
459#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
460#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
461#define ASYNC_FLIP (1<<22)
462#define DISPLAY_PLANE_A (0<<20)
463#define DISPLAY_PLANE_B (1<<20)
68d97538 464#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 465#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 466#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 467#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 468#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 469#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 470#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 471#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 472#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 473#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
474#define PIPE_CONTROL_DEPTH_STALL (1<<13)
475#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 476#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
477#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
478#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
479#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
480#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 481#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 482#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
483#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
484#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
485#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 486#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 487#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 488#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 489
3a6fa984
BV
490/*
491 * Commands used only by the command parser
492 */
493#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
494#define MI_ARB_CHECK MI_INSTR(0x05, 0)
495#define MI_RS_CONTROL MI_INSTR(0x06, 0)
496#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
497#define MI_PREDICATE MI_INSTR(0x0C, 0)
498#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
499#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 500#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
501#define MI_URB_CLEAR MI_INSTR(0x19, 0)
502#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
503#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
504#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
505#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
506#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
507#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
508#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
509#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
510#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
511
512#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
513#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
514#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
515#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
516#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
517#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
518#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
519 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
520#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
521 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
522#define GFX_OP_3DSTATE_SO_DECL_LIST \
523 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
524
525#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
526 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
527#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
528 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
529#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
530 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
531#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
532 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
533#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
534 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
535
536#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
537
538#define COLOR_BLT ((0x2<<29)|(0x40<<22))
539#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 540
5947de9b
BV
541/*
542 * Registers used only by the command parser
543 */
f0f59a00
VS
544#define BCS_SWCTRL _MMIO(0x22200)
545
546#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
547#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
548#define HS_INVOCATION_COUNT _MMIO(0x2300)
549#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
550#define DS_INVOCATION_COUNT _MMIO(0x2308)
551#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
552#define IA_VERTICES_COUNT _MMIO(0x2310)
553#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
554#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
555#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
556#define VS_INVOCATION_COUNT _MMIO(0x2320)
557#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
558#define GS_INVOCATION_COUNT _MMIO(0x2328)
559#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
560#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
561#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
562#define CL_INVOCATION_COUNT _MMIO(0x2338)
563#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
564#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
565#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
566#define PS_INVOCATION_COUNT _MMIO(0x2348)
567#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
568#define PS_DEPTH_COUNT _MMIO(0x2350)
569#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
570
571/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
572#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
573#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 574
f0f59a00
VS
575#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
576#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 577
f0f59a00
VS
578#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
579#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
580#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
581#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
582#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
583#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 584
f0f59a00
VS
585#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
586#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
587#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 588
f0f59a00 589#define OACONTROL _MMIO(0x2360)
180b813c 590
220375aa
BV
591#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
592#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 593#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 594
dc96e9b8
CW
595/*
596 * Reset registers
597 */
f0f59a00 598#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
599#define DEBUG_RESET_FULL (1<<7)
600#define DEBUG_RESET_RENDER (1<<8)
601#define DEBUG_RESET_DISPLAY (1<<9)
602
57f350b6 603/*
5a09ae9f
JN
604 * IOSF sideband
605 */
f0f59a00 606#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
607#define IOSF_DEVFN_SHIFT 24
608#define IOSF_OPCODE_SHIFT 16
609#define IOSF_PORT_SHIFT 8
610#define IOSF_BYTE_ENABLES_SHIFT 4
611#define IOSF_BAR_SHIFT 1
612#define IOSF_SB_BUSY (1<<0)
f3419158 613#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
614#define IOSF_PORT_PUNIT 0x4
615#define IOSF_PORT_NC 0x11
616#define IOSF_PORT_DPIO 0x12
a09caddd 617#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
618#define IOSF_PORT_GPIO_NC 0x13
619#define IOSF_PORT_CCK 0x14
620#define IOSF_PORT_CCU 0xA9
621#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 622#define IOSF_PORT_FLISDSI 0x1B
f0f59a00
VS
623#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
624#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 625
30a970c6
JB
626/* See configdb bunit SB addr map */
627#define BUNIT_REG_BISOC 0x11
628
30a970c6 629#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
630#define DSPFREQSTAT_SHIFT_CHV 24
631#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
632#define DSPFREQGUAR_SHIFT_CHV 8
633#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
634#define DSPFREQSTAT_SHIFT 30
635#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
636#define DSPFREQGUAR_SHIFT 14
637#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
638#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
639#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
640#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
641#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
642#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
643#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
644#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
645#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
646#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
647#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
648#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
649#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
650#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
651#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
652#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
653
654/* See the PUNIT HAS v0.8 for the below bits */
655enum punit_power_well {
cd02ac52 656 /* These numbers are fixed and must match the position of the pw bits */
a30180a5
ID
657 PUNIT_POWER_WELL_RENDER = 0,
658 PUNIT_POWER_WELL_MEDIA = 1,
659 PUNIT_POWER_WELL_DISP2D = 3,
660 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
661 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
662 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
663 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
664 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
665 PUNIT_POWER_WELL_DPIO_RX0 = 10,
666 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 667 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5 668
cd02ac52 669 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 670 PUNIT_POWER_WELL_ALWAYS_ON,
a30180a5
ID
671};
672
94dd5138 673enum skl_disp_power_wells {
cd02ac52 674 /* These numbers are fixed and must match the position of the pw bits */
94dd5138
S
675 SKL_DISP_PW_MISC_IO,
676 SKL_DISP_PW_DDI_A_E,
677 SKL_DISP_PW_DDI_B,
678 SKL_DISP_PW_DDI_C,
679 SKL_DISP_PW_DDI_D,
680 SKL_DISP_PW_1 = 14,
681 SKL_DISP_PW_2,
56fcfd63 682
cd02ac52 683 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 684 SKL_DISP_PW_ALWAYS_ON,
9f836f90 685 SKL_DISP_PW_DC_OFF,
94dd5138
S
686};
687
688#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
689#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
690
02f4c9e0
CML
691#define PUNIT_REG_PWRGT_CTRL 0x60
692#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
693#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
694#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
695#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
696#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
697#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 698
5a09ae9f
JN
699#define PUNIT_REG_GPU_LFM 0xd3
700#define PUNIT_REG_GPU_FREQ_REQ 0xd4
701#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 702#define GPLLENABLE (1<<4)
e8474409 703#define GENFREQSTATUS (1<<0)
5a09ae9f 704#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 705#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
706
707#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
708#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
709
095acd5f
D
710#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
711#define FB_GFX_FREQ_FUSE_MASK 0xff
712#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
713#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
714#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
715
716#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
717#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
718
fc1ac8de
VS
719#define PUNIT_REG_DDR_SETUP2 0x139
720#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
721#define FORCE_DDR_LOW_FREQ (1 << 1)
722#define FORCE_DDR_HIGH_FREQ (1 << 0)
723
2b6b3a09
D
724#define PUNIT_GPU_STATUS_REG 0xdb
725#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
726#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
727#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
728#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
729
730#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
731#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
732#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
733
5a09ae9f
JN
734#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
735#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
736#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
737#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
738#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
739#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
740#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
741#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
742#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
743#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
744
3ef62342
D
745#define VLV_TURBO_SOC_OVERRIDE 0x04
746#define VLV_OVERRIDE_EN 1
747#define VLV_SOC_TDP_EN (1 << 1)
748#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
749#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
750
31685c25 751#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 752
be4fc046 753/* vlv2 north clock has */
24eb2d59
CML
754#define CCK_FUSE_REG 0x8
755#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 756#define CCK_REG_DSI_PLL_FUSE 0x44
757#define CCK_REG_DSI_PLL_CONTROL 0x48
758#define DSI_PLL_VCO_EN (1 << 31)
759#define DSI_PLL_LDO_GATE (1 << 30)
760#define DSI_PLL_P1_POST_DIV_SHIFT 17
761#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
762#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
763#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
764#define DSI_PLL_MUX_MASK (3 << 9)
765#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
766#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
767#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
768#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
769#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
770#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
771#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
772#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
773#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
774#define DSI_PLL_LOCK (1 << 0)
775#define CCK_REG_DSI_PLL_DIVIDER 0x4c
776#define DSI_PLL_LFSR (1 << 31)
777#define DSI_PLL_FRACTION_EN (1 << 30)
778#define DSI_PLL_FRAC_COUNTER_SHIFT 27
779#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
780#define DSI_PLL_USYNC_CNT_SHIFT 18
781#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
782#define DSI_PLL_N1_DIV_SHIFT 16
783#define DSI_PLL_N1_DIV_MASK (3 << 16)
784#define DSI_PLL_M1_DIV_SHIFT 0
785#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 786#define CCK_CZ_CLOCK_CONTROL 0x62
30a970c6 787#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
87d5d259
VK
788#define CCK_TRUNK_FORCE_ON (1 << 17)
789#define CCK_TRUNK_FORCE_OFF (1 << 16)
790#define CCK_FREQUENCY_STATUS (0x1f << 8)
791#define CCK_FREQUENCY_STATUS_SHIFT 8
792#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 793
0e767189
VS
794/**
795 * DOC: DPIO
796 *
eee21566 797 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
798 * ports. DPIO is the name given to such a display PHY. These PHYs
799 * don't follow the standard programming model using direct MMIO
800 * registers, and instead their registers must be accessed trough IOSF
801 * sideband. VLV has one such PHY for driving ports B and C, and CHV
802 * adds another PHY for driving port D. Each PHY responds to specific
803 * IOSF-SB port.
804 *
805 * Each display PHY is made up of one or two channels. Each channel
806 * houses a common lane part which contains the PLL and other common
807 * logic. CH0 common lane also contains the IOSF-SB logic for the
808 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
809 * must be running when any DPIO registers are accessed.
810 *
811 * In addition to having their own registers, the PHYs are also
812 * controlled through some dedicated signals from the display
813 * controller. These include PLL reference clock enable, PLL enable,
814 * and CRI clock selection, for example.
815 *
816 * Eeach channel also has two splines (also called data lanes), and
817 * each spline is made up of one Physical Access Coding Sub-Layer
818 * (PCS) block and two TX lanes. So each channel has two PCS blocks
819 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
820 * data/clock pairs depending on the output type.
821 *
822 * Additionally the PHY also contains an AUX lane with AUX blocks
823 * for each channel. This is used for DP AUX communication, but
824 * this fact isn't really relevant for the driver since AUX is
825 * controlled from the display controller side. No DPIO registers
826 * need to be accessed during AUX communication,
827 *
eee21566 828 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 829 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
830 *
831 * For dual channel PHY (VLV/CHV):
832 *
833 * pipe A == CMN/PLL/REF CH0
54d9d493 834 *
0e767189
VS
835 * pipe B == CMN/PLL/REF CH1
836 *
837 * port B == PCS/TX CH0
838 *
839 * port C == PCS/TX CH1
840 *
841 * This is especially important when we cross the streams
842 * ie. drive port B with pipe B, or port C with pipe A.
843 *
844 * For single channel PHY (CHV):
845 *
846 * pipe C == CMN/PLL/REF CH0
847 *
848 * port D == PCS/TX CH0
849 *
eee21566
ID
850 * On BXT the entire PHY channel corresponds to the port. That means
851 * the PLL is also now associated with the port rather than the pipe,
852 * and so the clock needs to be routed to the appropriate transcoder.
853 * Port A PLL is directly connected to transcoder EDP and port B/C
854 * PLLs can be routed to any transcoder A/B/C.
855 *
856 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
857 * digital port D (CHV) or port A (BXT).
0e767189
VS
858 */
859/*
eee21566 860 * Dual channel PHY (VLV/CHV/BXT)
0e767189
VS
861 * ---------------------------------
862 * | CH0 | CH1 |
863 * | CMN/PLL/REF | CMN/PLL/REF |
864 * |---------------|---------------| Display PHY
865 * | PCS01 | PCS23 | PCS01 | PCS23 |
866 * |-------|-------|-------|-------|
867 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
868 * ---------------------------------
869 * | DDI0 | DDI1 | DP/HDMI ports
870 * ---------------------------------
598fac6b 871 *
eee21566 872 * Single channel PHY (CHV/BXT)
0e767189
VS
873 * -----------------
874 * | CH0 |
875 * | CMN/PLL/REF |
876 * |---------------| Display PHY
877 * | PCS01 | PCS23 |
878 * |-------|-------|
879 * |TX0|TX1|TX2|TX3|
880 * -----------------
881 * | DDI2 | DP/HDMI port
882 * -----------------
57f350b6 883 */
5a09ae9f 884#define DPIO_DEVFN 0
5a09ae9f 885
f0f59a00 886#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
887#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
888#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
889#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 890#define DPIO_CMNRST (1<<0)
57f350b6 891
e4607fcf
CML
892#define DPIO_PHY(pipe) ((pipe) >> 1)
893#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
894
598fac6b
DV
895/*
896 * Per pipe/PLL DPIO regs
897 */
ab3c759a 898#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 899#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
900#define DPIO_POST_DIV_DAC 0
901#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
902#define DPIO_POST_DIV_LVDS1 2
903#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
904#define DPIO_K_SHIFT (24) /* 4 bits */
905#define DPIO_P1_SHIFT (21) /* 3 bits */
906#define DPIO_P2_SHIFT (16) /* 5 bits */
907#define DPIO_N_SHIFT (12) /* 4 bits */
908#define DPIO_ENABLE_CALIBRATION (1<<11)
909#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
910#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
911#define _VLV_PLL_DW3_CH1 0x802c
912#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 913
ab3c759a 914#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
915#define DPIO_REFSEL_OVERRIDE 27
916#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
917#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
918#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 919#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
920#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
921#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
922#define _VLV_PLL_DW5_CH1 0x8034
923#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 924
ab3c759a
CML
925#define _VLV_PLL_DW7_CH0 0x801c
926#define _VLV_PLL_DW7_CH1 0x803c
927#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 928
ab3c759a
CML
929#define _VLV_PLL_DW8_CH0 0x8040
930#define _VLV_PLL_DW8_CH1 0x8060
931#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 932
ab3c759a
CML
933#define VLV_PLL_DW9_BCAST 0xc044
934#define _VLV_PLL_DW9_CH0 0x8044
935#define _VLV_PLL_DW9_CH1 0x8064
936#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 937
ab3c759a
CML
938#define _VLV_PLL_DW10_CH0 0x8048
939#define _VLV_PLL_DW10_CH1 0x8068
940#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 941
ab3c759a
CML
942#define _VLV_PLL_DW11_CH0 0x804c
943#define _VLV_PLL_DW11_CH1 0x806c
944#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 945
ab3c759a
CML
946/* Spec for ref block start counts at DW10 */
947#define VLV_REF_DW13 0x80ac
598fac6b 948
ab3c759a 949#define VLV_CMN_DW0 0x8100
dc96e9b8 950
598fac6b
DV
951/*
952 * Per DDI channel DPIO regs
953 */
954
ab3c759a
CML
955#define _VLV_PCS_DW0_CH0 0x8200
956#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
957#define DPIO_PCS_TX_LANE2_RESET (1<<16)
958#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
959#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
960#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 961#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 962
97fd4d5c
VS
963#define _VLV_PCS01_DW0_CH0 0x200
964#define _VLV_PCS23_DW0_CH0 0x400
965#define _VLV_PCS01_DW0_CH1 0x2600
966#define _VLV_PCS23_DW0_CH1 0x2800
967#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
968#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
969
ab3c759a
CML
970#define _VLV_PCS_DW1_CH0 0x8204
971#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 972#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
973#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
974#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
975#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
976#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
977#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
978
97fd4d5c
VS
979#define _VLV_PCS01_DW1_CH0 0x204
980#define _VLV_PCS23_DW1_CH0 0x404
981#define _VLV_PCS01_DW1_CH1 0x2604
982#define _VLV_PCS23_DW1_CH1 0x2804
983#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
984#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
985
ab3c759a
CML
986#define _VLV_PCS_DW8_CH0 0x8220
987#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
988#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
989#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
990#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
991
992#define _VLV_PCS01_DW8_CH0 0x0220
993#define _VLV_PCS23_DW8_CH0 0x0420
994#define _VLV_PCS01_DW8_CH1 0x2620
995#define _VLV_PCS23_DW8_CH1 0x2820
996#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
997#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
998
999#define _VLV_PCS_DW9_CH0 0x8224
1000#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1001#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1002#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1003#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1004#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1005#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1006#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1007#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1008
a02ef3c7
VS
1009#define _VLV_PCS01_DW9_CH0 0x224
1010#define _VLV_PCS23_DW9_CH0 0x424
1011#define _VLV_PCS01_DW9_CH1 0x2624
1012#define _VLV_PCS23_DW9_CH1 0x2824
1013#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1014#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1015
9d556c99
CML
1016#define _CHV_PCS_DW10_CH0 0x8228
1017#define _CHV_PCS_DW10_CH1 0x8428
1018#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1019#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1020#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1021#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1022#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1023#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1024#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1025#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1026#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1027
1966e59e
VS
1028#define _VLV_PCS01_DW10_CH0 0x0228
1029#define _VLV_PCS23_DW10_CH0 0x0428
1030#define _VLV_PCS01_DW10_CH1 0x2628
1031#define _VLV_PCS23_DW10_CH1 0x2828
1032#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1033#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1034
ab3c759a
CML
1035#define _VLV_PCS_DW11_CH0 0x822c
1036#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1037#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1038#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1039#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1040#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1041#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1042
570e2a74
VS
1043#define _VLV_PCS01_DW11_CH0 0x022c
1044#define _VLV_PCS23_DW11_CH0 0x042c
1045#define _VLV_PCS01_DW11_CH1 0x262c
1046#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1047#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1048#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1049
2e523e98
VS
1050#define _VLV_PCS01_DW12_CH0 0x0230
1051#define _VLV_PCS23_DW12_CH0 0x0430
1052#define _VLV_PCS01_DW12_CH1 0x2630
1053#define _VLV_PCS23_DW12_CH1 0x2830
1054#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1055#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1056
ab3c759a
CML
1057#define _VLV_PCS_DW12_CH0 0x8230
1058#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1059#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1060#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1061#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1062#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1063#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1064#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1065
1066#define _VLV_PCS_DW14_CH0 0x8238
1067#define _VLV_PCS_DW14_CH1 0x8438
1068#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1069
1070#define _VLV_PCS_DW23_CH0 0x825c
1071#define _VLV_PCS_DW23_CH1 0x845c
1072#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1073
1074#define _VLV_TX_DW2_CH0 0x8288
1075#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1076#define DPIO_SWING_MARGIN000_SHIFT 16
1077#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1078#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1079#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1080
1081#define _VLV_TX_DW3_CH0 0x828c
1082#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1083/* The following bit for CHV phy */
1084#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1085#define DPIO_SWING_MARGIN101_SHIFT 16
1086#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1087#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1088
1089#define _VLV_TX_DW4_CH0 0x8290
1090#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1091#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1092#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1093#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1094#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1095#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1096
1097#define _VLV_TX3_DW4_CH0 0x690
1098#define _VLV_TX3_DW4_CH1 0x2a90
1099#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1100
1101#define _VLV_TX_DW5_CH0 0x8294
1102#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1103#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1104#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1105
1106#define _VLV_TX_DW11_CH0 0x82ac
1107#define _VLV_TX_DW11_CH1 0x84ac
1108#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1109
1110#define _VLV_TX_DW14_CH0 0x82b8
1111#define _VLV_TX_DW14_CH1 0x84b8
1112#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1113
9d556c99
CML
1114/* CHV dpPhy registers */
1115#define _CHV_PLL_DW0_CH0 0x8000
1116#define _CHV_PLL_DW0_CH1 0x8180
1117#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1118
1119#define _CHV_PLL_DW1_CH0 0x8004
1120#define _CHV_PLL_DW1_CH1 0x8184
1121#define DPIO_CHV_N_DIV_SHIFT 8
1122#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1123#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1124
1125#define _CHV_PLL_DW2_CH0 0x8008
1126#define _CHV_PLL_DW2_CH1 0x8188
1127#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1128
1129#define _CHV_PLL_DW3_CH0 0x800c
1130#define _CHV_PLL_DW3_CH1 0x818c
1131#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1132#define DPIO_CHV_FIRST_MOD (0 << 8)
1133#define DPIO_CHV_SECOND_MOD (1 << 8)
1134#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1135#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1136#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1137
1138#define _CHV_PLL_DW6_CH0 0x8018
1139#define _CHV_PLL_DW6_CH1 0x8198
1140#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1141#define DPIO_CHV_INT_COEFF_SHIFT 8
1142#define DPIO_CHV_PROP_COEFF_SHIFT 0
1143#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1144
d3eee4ba
VP
1145#define _CHV_PLL_DW8_CH0 0x8020
1146#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1147#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1148#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1149#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1150
1151#define _CHV_PLL_DW9_CH0 0x8024
1152#define _CHV_PLL_DW9_CH1 0x81A4
1153#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1154#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1155#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1156#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1157
6669e39f
VS
1158#define _CHV_CMN_DW0_CH0 0x8100
1159#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1160#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1161#define DPIO_ALLDL_POWERDOWN (1 << 1)
1162#define DPIO_ANYDL_POWERDOWN (1 << 0)
1163
b9e5ac3c
VS
1164#define _CHV_CMN_DW5_CH0 0x8114
1165#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1166#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1167#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1168#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1169#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1170#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1171#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1172#define CHV_BUFLEFTENA1_MASK (3 << 22)
1173
9d556c99
CML
1174#define _CHV_CMN_DW13_CH0 0x8134
1175#define _CHV_CMN_DW0_CH1 0x8080
1176#define DPIO_CHV_S1_DIV_SHIFT 21
1177#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1178#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1179#define DPIO_CHV_K_DIV_SHIFT 4
1180#define DPIO_PLL_FREQLOCK (1 << 1)
1181#define DPIO_PLL_LOCK (1 << 0)
1182#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1183
1184#define _CHV_CMN_DW14_CH0 0x8138
1185#define _CHV_CMN_DW1_CH1 0x8084
1186#define DPIO_AFC_RECAL (1 << 14)
1187#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1188#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1189#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1190#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1191#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1192#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1193#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1194#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1195#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1196#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1197
9197c88b
VS
1198#define _CHV_CMN_DW19_CH0 0x814c
1199#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1200#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1201#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1202#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1203#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1204
9197c88b
VS
1205#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1206
e0fce78f
VS
1207#define CHV_CMN_DW28 0x8170
1208#define DPIO_CL1POWERDOWNEN (1 << 23)
1209#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1210#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1211#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1212#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1213#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1214
9d556c99 1215#define CHV_CMN_DW30 0x8178
3e288786 1216#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1217#define DPIO_LRC_BYPASS (1 << 3)
1218
1219#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1220 (lane) * 0x200 + (offset))
1221
f72df8db
VS
1222#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1223#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1224#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1225#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1226#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1227#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1228#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1229#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1230#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1231#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1232#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1233#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1234#define DPIO_FRC_LATENCY_SHFIT 8
1235#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1236#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1237
1238/* BXT PHY registers */
f0f59a00 1239#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
5c6706e5 1240
f0f59a00 1241#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
5c6706e5
VK
1242#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1243
1244#define _PHY_CTL_FAMILY_EDP 0x64C80
1245#define _PHY_CTL_FAMILY_DDI 0x64C90
1246#define COMMON_RESET_DIS (1 << 31)
1247#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1248 _PHY_CTL_FAMILY_EDP)
1249
dfb82408
S
1250/* BXT PHY PLL registers */
1251#define _PORT_PLL_A 0x46074
1252#define _PORT_PLL_B 0x46078
1253#define _PORT_PLL_C 0x4607c
1254#define PORT_PLL_ENABLE (1 << 31)
1255#define PORT_PLL_LOCK (1 << 30)
1256#define PORT_PLL_REF_SEL (1 << 27)
f0f59a00 1257#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1258
1259#define _PORT_PLL_EBB_0_A 0x162034
1260#define _PORT_PLL_EBB_0_B 0x6C034
1261#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1262#define PORT_PLL_P1_SHIFT 13
1263#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1264#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1265#define PORT_PLL_P2_SHIFT 8
1266#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1267#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
f0f59a00 1268#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
dfb82408
S
1269 _PORT_PLL_EBB_0_B, \
1270 _PORT_PLL_EBB_0_C)
1271
1272#define _PORT_PLL_EBB_4_A 0x162038
1273#define _PORT_PLL_EBB_4_B 0x6C038
1274#define _PORT_PLL_EBB_4_C 0x6C344
1275#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1276#define PORT_PLL_RECALIBRATE (1 << 14)
f0f59a00 1277#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
dfb82408
S
1278 _PORT_PLL_EBB_4_B, \
1279 _PORT_PLL_EBB_4_C)
1280
1281#define _PORT_PLL_0_A 0x162100
1282#define _PORT_PLL_0_B 0x6C100
1283#define _PORT_PLL_0_C 0x6C380
1284/* PORT_PLL_0_A */
1285#define PORT_PLL_M2_MASK 0xFF
1286/* PORT_PLL_1_A */
aa610dcb
ID
1287#define PORT_PLL_N_SHIFT 8
1288#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1289#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1290/* PORT_PLL_2_A */
1291#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1292/* PORT_PLL_3_A */
1293#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1294/* PORT_PLL_6_A */
1295#define PORT_PLL_PROP_COEFF_MASK 0xF
1296#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1297#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1298#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1299#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1300/* PORT_PLL_8_A */
1301#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1302/* PORT_PLL_9_A */
05712c15
ID
1303#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1304#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1305/* PORT_PLL_10_A */
1306#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1307#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1308#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1309#define PORT_PLL_DCO_AMP(x) ((x)<<10)
dfb82408
S
1310#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1311 _PORT_PLL_0_B, \
1312 _PORT_PLL_0_C)
f0f59a00 1313#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
dfb82408 1314
5c6706e5
VK
1315/* BXT PHY common lane registers */
1316#define _PORT_CL1CM_DW0_A 0x162000
1317#define _PORT_CL1CM_DW0_BC 0x6C000
1318#define PHY_POWER_GOOD (1 << 16)
1319#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1320 _PORT_CL1CM_DW0_A)
1321
1322#define _PORT_CL1CM_DW9_A 0x162024
1323#define _PORT_CL1CM_DW9_BC 0x6C024
1324#define IREF0RC_OFFSET_SHIFT 8
1325#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1326#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1327 _PORT_CL1CM_DW9_A)
1328
1329#define _PORT_CL1CM_DW10_A 0x162028
1330#define _PORT_CL1CM_DW10_BC 0x6C028
1331#define IREF1RC_OFFSET_SHIFT 8
1332#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1333#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1334 _PORT_CL1CM_DW10_A)
1335
1336#define _PORT_CL1CM_DW28_A 0x162070
1337#define _PORT_CL1CM_DW28_BC 0x6C070
1338#define OCL1_POWER_DOWN_EN (1 << 23)
1339#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1340#define SUS_CLK_CONFIG 0x3
1341#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1342 _PORT_CL1CM_DW28_A)
1343
1344#define _PORT_CL1CM_DW30_A 0x162078
1345#define _PORT_CL1CM_DW30_BC 0x6C078
1346#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1347#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1348 _PORT_CL1CM_DW30_A)
1349
1350/* Defined for PHY0 only */
f0f59a00 1351#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
5c6706e5
VK
1352#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1353
1354/* BXT PHY Ref registers */
1355#define _PORT_REF_DW3_A 0x16218C
1356#define _PORT_REF_DW3_BC 0x6C18C
1357#define GRC_DONE (1 << 22)
1358#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1359 _PORT_REF_DW3_A)
1360
1361#define _PORT_REF_DW6_A 0x162198
1362#define _PORT_REF_DW6_BC 0x6C198
1363/*
1364 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1365 * after testing.
1366 */
1367#define GRC_CODE_SHIFT 23
1368#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1369#define GRC_CODE_FAST_SHIFT 16
1370#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1371#define GRC_CODE_SLOW_SHIFT 8
1372#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1373#define GRC_CODE_NOM_MASK 0xFF
1374#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1375 _PORT_REF_DW6_A)
1376
1377#define _PORT_REF_DW8_A 0x1621A0
1378#define _PORT_REF_DW8_BC 0x6C1A0
1379#define GRC_DIS (1 << 15)
1380#define GRC_RDY_OVRD (1 << 1)
1381#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1382 _PORT_REF_DW8_A)
1383
dfb82408 1384/* BXT PHY PCS registers */
96fb9f9b
VK
1385#define _PORT_PCS_DW10_LN01_A 0x162428
1386#define _PORT_PCS_DW10_LN01_B 0x6C428
1387#define _PORT_PCS_DW10_LN01_C 0x6C828
1388#define _PORT_PCS_DW10_GRP_A 0x162C28
1389#define _PORT_PCS_DW10_GRP_B 0x6CC28
1390#define _PORT_PCS_DW10_GRP_C 0x6CE28
f0f59a00 1391#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
96fb9f9b
VK
1392 _PORT_PCS_DW10_LN01_B, \
1393 _PORT_PCS_DW10_LN01_C)
f0f59a00 1394#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
96fb9f9b
VK
1395 _PORT_PCS_DW10_GRP_B, \
1396 _PORT_PCS_DW10_GRP_C)
1397#define TX2_SWING_CALC_INIT (1 << 31)
1398#define TX1_SWING_CALC_INIT (1 << 30)
1399
dfb82408
S
1400#define _PORT_PCS_DW12_LN01_A 0x162430
1401#define _PORT_PCS_DW12_LN01_B 0x6C430
1402#define _PORT_PCS_DW12_LN01_C 0x6C830
1403#define _PORT_PCS_DW12_LN23_A 0x162630
1404#define _PORT_PCS_DW12_LN23_B 0x6C630
1405#define _PORT_PCS_DW12_LN23_C 0x6CA30
1406#define _PORT_PCS_DW12_GRP_A 0x162c30
1407#define _PORT_PCS_DW12_GRP_B 0x6CC30
1408#define _PORT_PCS_DW12_GRP_C 0x6CE30
1409#define LANESTAGGER_STRAP_OVRD (1 << 6)
1410#define LANE_STAGGER_MASK 0x1F
f0f59a00 1411#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
dfb82408
S
1412 _PORT_PCS_DW12_LN01_B, \
1413 _PORT_PCS_DW12_LN01_C)
f0f59a00 1414#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
dfb82408
S
1415 _PORT_PCS_DW12_LN23_B, \
1416 _PORT_PCS_DW12_LN23_C)
f0f59a00 1417#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
dfb82408
S
1418 _PORT_PCS_DW12_GRP_B, \
1419 _PORT_PCS_DW12_GRP_C)
1420
5c6706e5
VK
1421/* BXT PHY TX registers */
1422#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1423 ((lane) & 1) * 0x80)
1424
96fb9f9b
VK
1425#define _PORT_TX_DW2_LN0_A 0x162508
1426#define _PORT_TX_DW2_LN0_B 0x6C508
1427#define _PORT_TX_DW2_LN0_C 0x6C908
1428#define _PORT_TX_DW2_GRP_A 0x162D08
1429#define _PORT_TX_DW2_GRP_B 0x6CD08
1430#define _PORT_TX_DW2_GRP_C 0x6CF08
f0f59a00 1431#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
96fb9f9b
VK
1432 _PORT_TX_DW2_GRP_B, \
1433 _PORT_TX_DW2_GRP_C)
f0f59a00 1434#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
96fb9f9b
VK
1435 _PORT_TX_DW2_LN0_B, \
1436 _PORT_TX_DW2_LN0_C)
1437#define MARGIN_000_SHIFT 16
1438#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1439#define UNIQ_TRANS_SCALE_SHIFT 8
1440#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1441
1442#define _PORT_TX_DW3_LN0_A 0x16250C
1443#define _PORT_TX_DW3_LN0_B 0x6C50C
1444#define _PORT_TX_DW3_LN0_C 0x6C90C
1445#define _PORT_TX_DW3_GRP_A 0x162D0C
1446#define _PORT_TX_DW3_GRP_B 0x6CD0C
1447#define _PORT_TX_DW3_GRP_C 0x6CF0C
f0f59a00 1448#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
96fb9f9b
VK
1449 _PORT_TX_DW3_GRP_B, \
1450 _PORT_TX_DW3_GRP_C)
f0f59a00 1451#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
96fb9f9b
VK
1452 _PORT_TX_DW3_LN0_B, \
1453 _PORT_TX_DW3_LN0_C)
9c58a049
SJ
1454#define SCALE_DCOMP_METHOD (1 << 26)
1455#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1456
1457#define _PORT_TX_DW4_LN0_A 0x162510
1458#define _PORT_TX_DW4_LN0_B 0x6C510
1459#define _PORT_TX_DW4_LN0_C 0x6C910
1460#define _PORT_TX_DW4_GRP_A 0x162D10
1461#define _PORT_TX_DW4_GRP_B 0x6CD10
1462#define _PORT_TX_DW4_GRP_C 0x6CF10
f0f59a00 1463#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
96fb9f9b
VK
1464 _PORT_TX_DW4_LN0_B, \
1465 _PORT_TX_DW4_LN0_C)
f0f59a00 1466#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
96fb9f9b
VK
1467 _PORT_TX_DW4_GRP_B, \
1468 _PORT_TX_DW4_GRP_C)
1469#define DEEMPH_SHIFT 24
1470#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1471
5c6706e5
VK
1472#define _PORT_TX_DW14_LN0_A 0x162538
1473#define _PORT_TX_DW14_LN0_B 0x6C538
1474#define _PORT_TX_DW14_LN0_C 0x6C938
1475#define LATENCY_OPTIM_SHIFT 30
1476#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
f0f59a00 1477#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
5c6706e5
VK
1478 _PORT_TX_DW14_LN0_B, \
1479 _PORT_TX_DW14_LN0_C) + \
1480 _BXT_LANE_OFFSET(lane))
1481
f8896f5d 1482/* UAIMI scratch pad register 1 */
f0f59a00 1483#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
1484/* SKL VccIO mask */
1485#define SKL_VCCIO_MASK 0x1
1486/* SKL balance leg register */
f0f59a00 1487#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
1488/* I_boost values */
1489#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1490#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1491/* Balance leg disable bits */
1492#define BALANCE_LEG_DISABLE_SHIFT 23
1493
585fb111 1494/*
de151cf6 1495 * Fence registers
eecf613a
VS
1496 * [0-7] @ 0x2000 gen2,gen3
1497 * [8-15] @ 0x3000 945,g33,pnv
1498 *
1499 * [0-15] @ 0x3000 gen4,gen5
1500 *
1501 * [0-15] @ 0x100000 gen6,vlv,chv
1502 * [0-31] @ 0x100000 gen7+
585fb111 1503 */
f0f59a00 1504#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1505#define I830_FENCE_START_MASK 0x07f80000
1506#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1507#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1508#define I830_FENCE_PITCH_SHIFT 4
1509#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1510#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1511#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1512#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1513
1514#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1515#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1516
f0f59a00
VS
1517#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1518#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
1519#define I965_FENCE_PITCH_SHIFT 2
1520#define I965_FENCE_TILING_Y_SHIFT 1
1521#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1522#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1523
f0f59a00
VS
1524#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1525#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 1526#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1527#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1528
2b6b3a09 1529
f691e2f4 1530/* control register for cpu gtt access */
f0f59a00 1531#define TILECTL _MMIO(0x101000)
f691e2f4 1532#define TILECTL_SWZCTL (1 << 0)
e3a29055 1533#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1534#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1535#define TILECTL_BACKSNOOP_DIS (1 << 3)
1536
de151cf6
JB
1537/*
1538 * Instruction and interrupt control regs
1539 */
f0f59a00 1540#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
1541#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1542#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
1543#define PGTBL_ER _MMIO(0x02024)
1544#define PRB0_BASE (0x2030-0x30)
1545#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1546#define PRB2_BASE (0x2050-0x30) /* gen3 */
1547#define SRB0_BASE (0x2100-0x30) /* gen2 */
1548#define SRB1_BASE (0x2110-0x30) /* gen2 */
1549#define SRB2_BASE (0x2120-0x30) /* 830 */
1550#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1551#define RENDER_RING_BASE 0x02000
1552#define BSD_RING_BASE 0x04000
1553#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1554#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1555#define VEBOX_RING_BASE 0x1a000
549f7365 1556#define BLT_RING_BASE 0x22000
f0f59a00
VS
1557#define RING_TAIL(base) _MMIO((base)+0x30)
1558#define RING_HEAD(base) _MMIO((base)+0x34)
1559#define RING_START(base) _MMIO((base)+0x38)
1560#define RING_CTL(base) _MMIO((base)+0x3c)
1561#define RING_SYNC_0(base) _MMIO((base)+0x40)
1562#define RING_SYNC_1(base) _MMIO((base)+0x44)
1563#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
1564#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1565#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1566#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1567#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1568#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1569#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1570#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1571#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1572#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1573#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1574#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1575#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
1576#define GEN6_NOSYNC INVALID_MMIO_REG
1577#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1578#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1579#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1580#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1581#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
1582#define RESET_CTL_REQUEST_RESET (1 << 0)
1583#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1584
f0f59a00 1585#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 1586#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
1587#define GEN7_WR_WATERMARK _MMIO(0x4028)
1588#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1589#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
1590#define ARB_MODE_SWIZZLE_SNB (1<<4)
1591#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
1592#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1593#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 1594/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 1595#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 1596#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
1597#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1598#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 1599
f0f59a00 1600#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 1601#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1602#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00
VS
1603#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1604#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
828c7908 1605#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
1606#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1607#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 1608#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
1609#define DONE_REG _MMIO(0x40b0)
1610#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1611#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1612#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1613#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1614#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1615#define RING_ACTHD(base) _MMIO((base)+0x74)
1616#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1617#define RING_NOPID(base) _MMIO((base)+0x94)
1618#define RING_IMR(base) _MMIO((base)+0xa8)
1619#define RING_HWSTAM(base) _MMIO((base)+0x98)
1620#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1621#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
1622#define TAIL_ADDR 0x001FFFF8
1623#define HEAD_WRAP_COUNT 0xFFE00000
1624#define HEAD_WRAP_ONE 0x00200000
1625#define HEAD_ADDR 0x001FFFFC
1626#define RING_NR_PAGES 0x001FF000
1627#define RING_REPORT_MASK 0x00000006
1628#define RING_REPORT_64K 0x00000002
1629#define RING_REPORT_128K 0x00000004
1630#define RING_NO_REPORT 0x00000000
1631#define RING_VALID_MASK 0x00000001
1632#define RING_VALID 0x00000001
1633#define RING_INVALID 0x00000000
4b60e5cb
CW
1634#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1635#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1636#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 1637
f0f59a00 1638#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 1639
8168bd48 1640#if 0
f0f59a00
VS
1641#define PRB0_TAIL _MMIO(0x2030)
1642#define PRB0_HEAD _MMIO(0x2034)
1643#define PRB0_START _MMIO(0x2038)
1644#define PRB0_CTL _MMIO(0x203c)
1645#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1646#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1647#define PRB1_START _MMIO(0x2048) /* 915+ only */
1648#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 1649#endif
f0f59a00
VS
1650#define IPEIR_I965 _MMIO(0x2064)
1651#define IPEHR_I965 _MMIO(0x2068)
1652#define GEN7_SC_INSTDONE _MMIO(0x7100)
1653#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1654#define GEN7_ROW_INSTDONE _MMIO(0xe164)
d53bd484 1655#define I915_NUM_INSTDONE_REG 4
f0f59a00
VS
1656#define RING_IPEIR(base) _MMIO((base)+0x64)
1657#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
1658/*
1659 * On GEN4, only the render ring INSTDONE exists and has a different
1660 * layout than the GEN7+ version.
bd93a50e 1661 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 1662 */
f0f59a00
VS
1663#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1664#define RING_INSTPS(base) _MMIO((base)+0x70)
1665#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1666#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1667#define RING_INSTPM(base) _MMIO((base)+0xc0)
1668#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1669#define INSTPS _MMIO(0x2070) /* 965+ only */
1670#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1671#define ACTHD_I965 _MMIO(0x2074)
1672#define HWS_PGA _MMIO(0x2080)
585fb111
JB
1673#define HWS_ADDRESS_MASK 0xfffff000
1674#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 1675#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 1676#define PWRCTX_EN (1<<0)
f0f59a00
VS
1677#define IPEIR _MMIO(0x2088)
1678#define IPEHR _MMIO(0x208c)
1679#define GEN2_INSTDONE _MMIO(0x2090)
1680#define NOPID _MMIO(0x2094)
1681#define HWSTAM _MMIO(0x2098)
1682#define DMA_FADD_I8XX _MMIO(0x20d0)
1683#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 1684#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
1685#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1686#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1687#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1688#define RING_BBADDR(base) _MMIO((base)+0x140)
1689#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1690#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1691#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1692#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1693#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
1694
1695#define ERROR_GEN6 _MMIO(0x40a0)
1696#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 1697#define ERR_INT_POISON (1<<31)
8664281b 1698#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1699#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1700#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1701#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1702#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1703#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 1704#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 1705#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 1706#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 1707
f0f59a00
VS
1708#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1709#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 1710
f0f59a00 1711#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
1712#define FPGA_DBG_RM_NOCLAIM (1<<31)
1713
f0f59a00 1714#define DERRMR _MMIO(0x44050)
4e0bbc31 1715/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1716#define DERRMR_PIPEA_SCANLINE (1<<0)
1717#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1718#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1719#define DERRMR_PIPEA_VBLANK (1<<3)
1720#define DERRMR_PIPEA_HBLANK (1<<5)
1721#define DERRMR_PIPEB_SCANLINE (1<<8)
1722#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1723#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1724#define DERRMR_PIPEB_VBLANK (1<<11)
1725#define DERRMR_PIPEB_HBLANK (1<<13)
1726/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1727#define DERRMR_PIPEC_SCANLINE (1<<14)
1728#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1729#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1730#define DERRMR_PIPEC_VBLANK (1<<21)
1731#define DERRMR_PIPEC_HBLANK (1<<22)
1732
0f3b6849 1733
de6e2eaf
EA
1734/* GM45+ chicken bits -- debug workaround bits that may be required
1735 * for various sorts of correct behavior. The top 16 bits of each are
1736 * the enables for writing to the corresponding low bit.
1737 */
f0f59a00 1738#define _3D_CHICKEN _MMIO(0x2084)
4283908e 1739#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 1740#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
1741/* Disables pipelining of read flushes past the SF-WIZ interface.
1742 * Required on all Ironlake steppings according to the B-Spec, but the
1743 * particular danger of not doing so is not specified.
1744 */
1745# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 1746#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 1747#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1748#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1749#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1750#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1751
f0f59a00 1752#define MI_MODE _MMIO(0x209c)
71cf39b1 1753# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1754# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1755# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1756# define MODE_IDLE (1 << 9)
9991ae78 1757# define STOP_RING (1 << 8)
71cf39b1 1758
f0f59a00
VS
1759#define GEN6_GT_MODE _MMIO(0x20d0)
1760#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
1761#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1762#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1763#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1764#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1765#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1766#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
1767#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1768#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 1769
f0f59a00
VS
1770#define GFX_MODE _MMIO(0x2520)
1771#define GFX_MODE_GEN7 _MMIO(0x229c)
1772#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
1ec14ad3 1773#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 1774#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 1775#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1776#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1777#define GFX_REPLAY_MODE (1<<11)
1778#define GFX_PSMI_GRANULARITY (1<<10)
1779#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 1780#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 1781
4df001d3
DG
1782#define GFX_FORWARD_VBLANK_MASK (3<<5)
1783#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1784#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1785#define GFX_FORWARD_VBLANK_COND (2<<5)
1786
a7e806de 1787#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1788#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1789
f0f59a00
VS
1790#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1791#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1792#define SCPD0 _MMIO(0x209c) /* 915+ only */
1793#define IER _MMIO(0x20a0)
1794#define IIR _MMIO(0x20a4)
1795#define IMR _MMIO(0x20a8)
1796#define ISR _MMIO(0x20ac)
1797#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 1798#define GINT_DIS (1<<22)
2d809570 1799#define GCFG_DIS (1<<8)
f0f59a00
VS
1800#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1801#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1802#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1803#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1804#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1805#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1806#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
1807#define VLV_PCBR_ADDR_SHIFT 12
1808
90a72f87 1809#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
1810#define EIR _MMIO(0x20b0)
1811#define EMR _MMIO(0x20b4)
1812#define ESR _MMIO(0x20b8)
63eeaf38
JB
1813#define GM45_ERROR_PAGE_TABLE (1<<5)
1814#define GM45_ERROR_MEM_PRIV (1<<4)
1815#define I915_ERROR_PAGE_TABLE (1<<4)
1816#define GM45_ERROR_CP_PRIV (1<<3)
1817#define I915_ERROR_MEMORY_REFRESH (1<<1)
1818#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 1819#define INSTPM _MMIO(0x20c0)
ee980b80 1820#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1821#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1822 will not assert AGPBUSY# and will only
1823 be delivered when out of C3. */
84f9f938 1824#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1825#define INSTPM_TLB_INVALIDATE (1<<9)
1826#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
1827#define ACTHD _MMIO(0x20c8)
1828#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
1829#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1830#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1831#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
1832#define FW_BLC _MMIO(0x20d8)
1833#define FW_BLC2 _MMIO(0x20dc)
1834#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
1835#define FW_BLC_SELF_EN_MASK (1<<31)
1836#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1837#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1838#define MM_BURST_LENGTH 0x00700000
1839#define MM_FIFO_WATERMARK 0x0001F000
1840#define LM_BURST_LENGTH 0x00000700
1841#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 1842#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
1843
1844/* Make render/texture TLB fetches lower priorty than associated data
1845 * fetches. This is not turned on by default
1846 */
1847#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1848
1849/* Isoch request wait on GTT enable (Display A/B/C streams).
1850 * Make isoch requests stall on the TLB update. May cause
1851 * display underruns (test mode only)
1852 */
1853#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1854
1855/* Block grant count for isoch requests when block count is
1856 * set to a finite value.
1857 */
1858#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1859#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1860#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1861#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1862#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1863
1864/* Enable render writes to complete in C2/C3/C4 power states.
1865 * If this isn't enabled, render writes are prevented in low
1866 * power states. That seems bad to me.
1867 */
1868#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1869
1870/* This acknowledges an async flip immediately instead
1871 * of waiting for 2TLB fetches.
1872 */
1873#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1874
1875/* Enables non-sequential data reads through arbiter
1876 */
0206e353 1877#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1878
1879/* Disable FSB snooping of cacheable write cycles from binner/render
1880 * command stream
1881 */
1882#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1883
1884/* Arbiter time slice for non-isoch streams */
1885#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1886#define MI_ARB_TIME_SLICE_1 (0 << 5)
1887#define MI_ARB_TIME_SLICE_2 (1 << 5)
1888#define MI_ARB_TIME_SLICE_4 (2 << 5)
1889#define MI_ARB_TIME_SLICE_6 (3 << 5)
1890#define MI_ARB_TIME_SLICE_8 (4 << 5)
1891#define MI_ARB_TIME_SLICE_10 (5 << 5)
1892#define MI_ARB_TIME_SLICE_14 (6 << 5)
1893#define MI_ARB_TIME_SLICE_16 (7 << 5)
1894
1895/* Low priority grace period page size */
1896#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1897#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1898
1899/* Disable display A/B trickle feed */
1900#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1901
1902/* Set display plane priority */
1903#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1904#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1905
f0f59a00 1906#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
1907#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1908#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1909
f0f59a00 1910#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 1911#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1912#define CM0_IZ_OPT_DISABLE (1<<6)
1913#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1914#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1915#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1916#define CM0_COLOR_EVICT_DISABLE (1<<3)
1917#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1918#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
1919#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1920#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 1921#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 1922#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
1923#define ECO_GATING_CX_ONLY (1<<3)
1924#define ECO_FLIP_DONE (1<<0)
585fb111 1925
f0f59a00 1926#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 1927#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1928#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 1929#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
1930#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1931#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1932#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1933
f0f59a00 1934#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
1935#define GEN6_BLITTER_LOCK_SHIFT 16
1936#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1937
f0f59a00 1938#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 1939#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1940#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1941#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1942
693d11c3 1943/* Fuse readout registers for GT */
f0f59a00 1944#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1945#define CHV_FGT_DISABLE_SS0 (1 << 10)
1946#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1947#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1948#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1949#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1950#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1951#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1952#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1953#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1954#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1955
f0f59a00 1956#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
1957#define GEN8_F2_SS_DIS_SHIFT 21
1958#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
1959#define GEN8_F2_S_ENA_SHIFT 25
1960#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1961
1962#define GEN9_F2_SS_DIS_SHIFT 20
1963#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1964
f0f59a00 1965#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
1966#define GEN8_EU_DIS0_S0_MASK 0xffffff
1967#define GEN8_EU_DIS0_S1_SHIFT 24
1968#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1969
f0f59a00 1970#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
1971#define GEN8_EU_DIS1_S1_MASK 0xffff
1972#define GEN8_EU_DIS1_S2_SHIFT 16
1973#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1974
f0f59a00 1975#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
1976#define GEN8_EU_DIS2_S2_MASK 0xff
1977
f0f59a00 1978#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 1979
f0f59a00 1980#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
1981#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1982#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1983#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1984#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1985
cc609d5d
BW
1986/* On modern GEN architectures interrupt control consists of two sets
1987 * of registers. The first set pertains to the ring generating the
1988 * interrupt. The second control is for the functional block generating the
1989 * interrupt. These are PM, GT, DE, etc.
1990 *
1991 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1992 * GT interrupt bits, so we don't need to duplicate the defines.
1993 *
1994 * These defines should cover us well from SNB->HSW with minor exceptions
1995 * it can also work on ILK.
1996 */
1997#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1998#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1999#define GT_BLT_USER_INTERRUPT (1 << 22)
2000#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2001#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2002#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2003#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2004#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2005#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2006#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2007#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2008#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2009#define GT_RENDER_USER_INTERRUPT (1 << 0)
2010
12638c57
BW
2011#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2012#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2013
35a85ac6
BW
2014#define GT_PARITY_ERROR(dev) \
2015 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 2016 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2017
cc609d5d
BW
2018/* These are all the "old" interrupts */
2019#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2020
2021#define I915_PM_INTERRUPT (1<<31)
2022#define I915_ISP_INTERRUPT (1<<22)
2023#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2024#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2025#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2026#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2027#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2028#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2029#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2030#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2031#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2032#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2033#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2034#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2035#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2036#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2037#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2038#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2039#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2040#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2041#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2042#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2043#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2044#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2045#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2046#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2047#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2048#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2049#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2050#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2051#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2052#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2053#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2054#define I915_USER_INTERRUPT (1<<1)
2055#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2056#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2057
f0f59a00 2058#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2059
f0f59a00 2060#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2061#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2062#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2063#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2064#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2065#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2066#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2067#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2068#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2069#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2070#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2071#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2072#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2073#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2074#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2075#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2076
585fb111
JB
2077/*
2078 * Framebuffer compression (915+ only)
2079 */
2080
f0f59a00
VS
2081#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2082#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2083#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2084#define FBC_CTL_EN (1<<31)
2085#define FBC_CTL_PERIODIC (1<<30)
2086#define FBC_CTL_INTERVAL_SHIFT (16)
2087#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2088#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2089#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2090#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2091#define FBC_COMMAND _MMIO(0x320c)
585fb111 2092#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2093#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2094#define FBC_STAT_COMPRESSING (1<<31)
2095#define FBC_STAT_COMPRESSED (1<<30)
2096#define FBC_STAT_MODIFIED (1<<29)
82f34496 2097#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2098#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2099#define FBC_CTL_FENCE_DBL (0<<4)
2100#define FBC_CTL_IDLE_IMM (0<<2)
2101#define FBC_CTL_IDLE_FULL (1<<2)
2102#define FBC_CTL_IDLE_LINE (2<<2)
2103#define FBC_CTL_IDLE_DEBUG (3<<2)
2104#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2105#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2106#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2107#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111 2108
f0f59a00 2109#define FBC_STATUS2 _MMIO(0x43214)
31b9df10
PZ
2110#define FBC_COMPRESSION_MASK 0x7ff
2111
585fb111
JB
2112#define FBC_LL_SIZE (1536)
2113
74dff282 2114/* Framebuffer compression for GM45+ */
f0f59a00
VS
2115#define DPFC_CB_BASE _MMIO(0x3200)
2116#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2117#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2118#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2119#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2120#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2121#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2122#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2123#define DPFC_SR_EN (1<<10)
2124#define DPFC_CTL_LIMIT_1X (0<<6)
2125#define DPFC_CTL_LIMIT_2X (1<<6)
2126#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2127#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2128#define DPFC_RECOMP_STALL_EN (1<<27)
2129#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2130#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2131#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2132#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2133#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2134#define DPFC_INVAL_SEG_SHIFT (16)
2135#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2136#define DPFC_COMP_SEG_SHIFT (0)
2137#define DPFC_COMP_SEG_MASK (0x000003ff)
f0f59a00
VS
2138#define DPFC_STATUS2 _MMIO(0x3214)
2139#define DPFC_FENCE_YOFF _MMIO(0x3218)
2140#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2141#define DPFC_HT_MODIFY (1<<31)
2142
b52eb4dc 2143/* Framebuffer compression for Ironlake */
f0f59a00
VS
2144#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2145#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2146#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2147/* The bit 28-8 is reserved */
2148#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2149#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2150#define ILK_DPFC_STATUS _MMIO(0x43210)
2151#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2152#define ILK_DPFC_CHICKEN _MMIO(0x43224)
2153#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2154#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2155#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2156
f0f59a00 2157#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2158#define ILK_FBCQ_DIS (1<<22)
0206e353 2159#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2160
b52eb4dc 2161
9c04f015
YL
2162/*
2163 * Framebuffer compression for Sandybridge
2164 *
2165 * The following two registers are of type GTTMMADR
2166 */
f0f59a00 2167#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2168#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2169#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2170
abe959c7 2171/* Framebuffer compression for Ivybridge */
f0f59a00 2172#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2173
f0f59a00 2174#define IPS_CTL _MMIO(0x43408)
42db64ef 2175#define IPS_ENABLE (1 << 31)
9c04f015 2176
f0f59a00 2177#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2178#define FBC_REND_NUKE (1<<2)
2179#define FBC_REND_CACHE_CLEAN (1<<1)
2180
585fb111
JB
2181/*
2182 * GPIO regs
2183 */
f0f59a00
VS
2184#define GPIOA _MMIO(0x5010)
2185#define GPIOB _MMIO(0x5014)
2186#define GPIOC _MMIO(0x5018)
2187#define GPIOD _MMIO(0x501c)
2188#define GPIOE _MMIO(0x5020)
2189#define GPIOF _MMIO(0x5024)
2190#define GPIOG _MMIO(0x5028)
2191#define GPIOH _MMIO(0x502c)
585fb111
JB
2192# define GPIO_CLOCK_DIR_MASK (1 << 0)
2193# define GPIO_CLOCK_DIR_IN (0 << 1)
2194# define GPIO_CLOCK_DIR_OUT (1 << 1)
2195# define GPIO_CLOCK_VAL_MASK (1 << 2)
2196# define GPIO_CLOCK_VAL_OUT (1 << 3)
2197# define GPIO_CLOCK_VAL_IN (1 << 4)
2198# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2199# define GPIO_DATA_DIR_MASK (1 << 8)
2200# define GPIO_DATA_DIR_IN (0 << 9)
2201# define GPIO_DATA_DIR_OUT (1 << 9)
2202# define GPIO_DATA_VAL_MASK (1 << 10)
2203# define GPIO_DATA_VAL_OUT (1 << 11)
2204# define GPIO_DATA_VAL_IN (1 << 12)
2205# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2206
f0f59a00 2207#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2208#define GMBUS_RATE_100KHZ (0<<8)
2209#define GMBUS_RATE_50KHZ (1<<8)
2210#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2211#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2212#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2213#define GMBUS_PIN_DISABLED 0
2214#define GMBUS_PIN_SSC 1
2215#define GMBUS_PIN_VGADDC 2
2216#define GMBUS_PIN_PANEL 3
2217#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2218#define GMBUS_PIN_DPC 4 /* HDMIC */
2219#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2220#define GMBUS_PIN_DPD 6 /* HDMID */
2221#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2222#define GMBUS_PIN_1_BXT 1
2223#define GMBUS_PIN_2_BXT 2
2224#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2225#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 2226#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2227#define GMBUS_SW_CLR_INT (1<<31)
2228#define GMBUS_SW_RDY (1<<30)
2229#define GMBUS_ENT (1<<29) /* enable timeout */
2230#define GMBUS_CYCLE_NONE (0<<25)
2231#define GMBUS_CYCLE_WAIT (1<<25)
2232#define GMBUS_CYCLE_INDEX (2<<25)
2233#define GMBUS_CYCLE_STOP (4<<25)
2234#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2235#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2236#define GMBUS_SLAVE_INDEX_SHIFT 8
2237#define GMBUS_SLAVE_ADDR_SHIFT 1
2238#define GMBUS_SLAVE_READ (1<<0)
2239#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2240#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2241#define GMBUS_INUSE (1<<15)
2242#define GMBUS_HW_WAIT_PHASE (1<<14)
2243#define GMBUS_STALL_TIMEOUT (1<<13)
2244#define GMBUS_INT (1<<12)
2245#define GMBUS_HW_RDY (1<<11)
2246#define GMBUS_SATOER (1<<10)
2247#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2248#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2249#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2250#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2251#define GMBUS_NAK_EN (1<<3)
2252#define GMBUS_IDLE_EN (1<<2)
2253#define GMBUS_HW_WAIT_EN (1<<1)
2254#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2255#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2256#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2257
585fb111
JB
2258/*
2259 * Clock control & power management
2260 */
2d401b17
VS
2261#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2262#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2263#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2264#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2265
f0f59a00
VS
2266#define VGA0 _MMIO(0x6000)
2267#define VGA1 _MMIO(0x6004)
2268#define VGA_PD _MMIO(0x6010)
585fb111
JB
2269#define VGA0_PD_P2_DIV_4 (1 << 7)
2270#define VGA0_PD_P1_DIV_2 (1 << 5)
2271#define VGA0_PD_P1_SHIFT 0
2272#define VGA0_PD_P1_MASK (0x1f << 0)
2273#define VGA1_PD_P2_DIV_4 (1 << 15)
2274#define VGA1_PD_P1_DIV_2 (1 << 13)
2275#define VGA1_PD_P1_SHIFT 8
2276#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2277#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2278#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2279#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2280#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2281#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2282#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2283#define DPLL_VGA_MODE_DIS (1 << 28)
2284#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2285#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2286#define DPLL_MODE_MASK (3 << 26)
2287#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2288#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2289#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2290#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2291#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2292#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2293#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2294#define DPLL_LOCK_VLV (1<<15)
598fac6b 2295#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2296#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2297#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2298#define DPLL_PORTC_READY_MASK (0xf << 4)
2299#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2300
585fb111 2301#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2302
2303/* Additional CHV pll/phy registers */
f0f59a00 2304#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2305#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2306#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2307#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2308#define PHY_LDO_DELAY_0NS 0x0
2309#define PHY_LDO_DELAY_200NS 0x1
2310#define PHY_LDO_DELAY_600NS 0x2
2311#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2312#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2313#define PHY_CH_SU_PSR 0x1
2314#define PHY_CH_DEEP_PSR 0x7
2315#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2316#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2317#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 2318#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2319#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2320#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2321
585fb111
JB
2322/*
2323 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2324 * this field (only one bit may be set).
2325 */
2326#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2327#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2328#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2329/* i830, required in DVO non-gang */
2330#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2331#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2332#define PLL_REF_INPUT_DREFCLK (0 << 13)
2333#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2334#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2335#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2336#define PLL_REF_INPUT_MASK (3 << 13)
2337#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2338/* Ironlake */
b9055052
ZW
2339# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2340# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2341# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2342# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2343# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2344
585fb111
JB
2345/*
2346 * Parallel to Serial Load Pulse phase selection.
2347 * Selects the phase for the 10X DPLL clock for the PCIe
2348 * digital display port. The range is 4 to 13; 10 or more
2349 * is just a flip delay. The default is 6
2350 */
2351#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2352#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2353/*
2354 * SDVO multiplier for 945G/GM. Not used on 965.
2355 */
2356#define SDVO_MULTIPLIER_MASK 0x000000ff
2357#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2358#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2359
2d401b17
VS
2360#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2361#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2362#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 2363#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2364
585fb111
JB
2365/*
2366 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2367 *
2368 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2369 */
2370#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2371#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2372/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2373#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2374#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2375/*
2376 * SDVO/UDI pixel multiplier.
2377 *
2378 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2379 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2380 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2381 * dummy bytes in the datastream at an increased clock rate, with both sides of
2382 * the link knowing how many bytes are fill.
2383 *
2384 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2385 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2386 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2387 * through an SDVO command.
2388 *
2389 * This register field has values of multiplication factor minus 1, with
2390 * a maximum multiplier of 5 for SDVO.
2391 */
2392#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2393#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2394/*
2395 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2396 * This best be set to the default value (3) or the CRT won't work. No,
2397 * I don't entirely understand what this does...
2398 */
2399#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2400#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2401
f0f59a00
VS
2402#define _FPA0 0x6040
2403#define _FPA1 0x6044
2404#define _FPB0 0x6048
2405#define _FPB1 0x604c
2406#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2407#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 2408#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2409#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2410#define FP_N_DIV_SHIFT 16
2411#define FP_M1_DIV_MASK 0x00003f00
2412#define FP_M1_DIV_SHIFT 8
2413#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2414#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 2415#define FP_M2_DIV_SHIFT 0
f0f59a00 2416#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
2417#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2418#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2419#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2420#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2421#define DPLLB_TEST_N_BYPASS (1 << 19)
2422#define DPLLB_TEST_M_BYPASS (1 << 18)
2423#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2424#define DPLLA_TEST_N_BYPASS (1 << 3)
2425#define DPLLA_TEST_M_BYPASS (1 << 2)
2426#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 2427#define D_STATE _MMIO(0x6104)
dc96e9b8 2428#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2429#define DSTATE_PLL_D3_OFF (1<<3)
2430#define DSTATE_GFX_CLOCK_GATING (1<<1)
2431#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 2432#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2433# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2434# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2435# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2436# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2437# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2438# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2439# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2440# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2441# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2442# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2443# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2444# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2445# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2446# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2447# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2448# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2449# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2450# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2451# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2452# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2453# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2454# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2455# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2456# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2457# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2458# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2459# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2460# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2461/*
652c393a
JB
2462 * This bit must be set on the 830 to prevent hangs when turning off the
2463 * overlay scaler.
2464 */
2465# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2466# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2467# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2468# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2469# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2470
f0f59a00 2471#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
2472# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2473# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2474# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2475# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2476# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2477# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2478# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2479# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2480# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2481/* This bit must be unset on 855,865 */
652c393a
JB
2482# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2483# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2484# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2485# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2486/* This bit must be set on 855,865. */
652c393a
JB
2487# define SV_CLOCK_GATE_DISABLE (1 << 0)
2488# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2489# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2490# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2491# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2492# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2493# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2494# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2495# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2496# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2497# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2498# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2499# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2500# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2501# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2502# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2503# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2504# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2505
2506# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2507/* This bit must always be set on 965G/965GM */
652c393a
JB
2508# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2509# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2510# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2511# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2512# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2513# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2514/* This bit must always be set on 965G */
652c393a
JB
2515# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2516# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2517# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2518# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2519# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2520# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2521# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2522# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2523# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2524# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2525# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2526# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2527# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2528# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2529# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2530# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2531# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2532# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2533# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2534
f0f59a00 2535#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
2536#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2537#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2538#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 2539
f0f59a00 2540#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
2541#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2542
f0f59a00
VS
2543#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2544#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 2545
f0f59a00 2546#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2547#define FW_CSPWRDWNEN (1<<15)
2548
f0f59a00 2549#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 2550
f0f59a00 2551#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
2552#define CDCLK_FREQ_SHIFT 4
2553#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2554#define CZCLK_FREQ_MASK 0xf
1e69cd74 2555
f0f59a00 2556#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
2557#define PFI_CREDIT_63 (9 << 28) /* chv only */
2558#define PFI_CREDIT_31 (8 << 28) /* chv only */
2559#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2560#define PFI_CREDIT_RESEND (1 << 27)
2561#define VGA_FAST_MODE_DISABLE (1 << 14)
2562
f0f59a00 2563#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 2564
585fb111
JB
2565/*
2566 * Palette regs
2567 */
a57c774a
AK
2568#define PALETTE_A_OFFSET 0xa000
2569#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2570#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
2571#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2572 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 2573
673a394b
EA
2574/* MCH MMIO space */
2575
2576/*
2577 * MCHBAR mirror.
2578 *
2579 * This mirrors the MCHBAR MMIO space whose location is determined by
2580 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2581 * every way. It is not accessible from the CP register read instructions.
2582 *
515b2392
PZ
2583 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2584 * just read.
673a394b
EA
2585 */
2586#define MCHBAR_MIRROR_BASE 0x10000
2587
1398261a
YL
2588#define MCHBAR_MIRROR_BASE_SNB 0x140000
2589
f0f59a00
VS
2590#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2591#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
2592#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2593#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2594
3ebecd07 2595/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 2596#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2597
646b4269 2598/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 2599#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
2600#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2601#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2602#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2603#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2604#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2605#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 2606#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 2607#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2608
646b4269 2609/* Pineview MCH register contains DDR3 setting */
f0f59a00 2610#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
2611#define CSHRDDR3CTL_DDR3 (1 << 2)
2612
646b4269 2613/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
2614#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2615#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 2616
646b4269 2617/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
2618#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2619#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2620#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
2621#define MAD_DIMM_ECC_MASK (0x3 << 24)
2622#define MAD_DIMM_ECC_OFF (0x0 << 24)
2623#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2624#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2625#define MAD_DIMM_ECC_ON (0x3 << 24)
2626#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2627#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2628#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2629#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2630#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2631#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2632#define MAD_DIMM_A_SELECT (0x1 << 16)
2633/* DIMM sizes are in multiples of 256mb. */
2634#define MAD_DIMM_B_SIZE_SHIFT 8
2635#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2636#define MAD_DIMM_A_SIZE_SHIFT 0
2637#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2638
646b4269 2639/* snb MCH registers for priority tuning */
f0f59a00 2640#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
2641#define MCH_SSKPD_WM0_MASK 0x3f
2642#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2643
f0f59a00 2644#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 2645
b11248df 2646/* Clocking configuration register */
f0f59a00 2647#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 2648#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2649#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2650#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2651#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2652#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2653#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2654/* Note, below two are guess */
b11248df 2655#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2656#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2657#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2658#define CLKCFG_MEM_533 (1 << 4)
2659#define CLKCFG_MEM_667 (2 << 4)
2660#define CLKCFG_MEM_800 (3 << 4)
2661#define CLKCFG_MEM_MASK (7 << 4)
2662
f0f59a00
VS
2663#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2664#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 2665
f0f59a00 2666#define TSC1 _MMIO(0x11001)
ea056c14 2667#define TSE (1<<0)
f0f59a00
VS
2668#define TR1 _MMIO(0x11006)
2669#define TSFS _MMIO(0x11020)
7648fa99
JB
2670#define TSFS_SLOPE_MASK 0x0000ff00
2671#define TSFS_SLOPE_SHIFT 8
2672#define TSFS_INTR_MASK 0x000000ff
2673
f0f59a00
VS
2674#define CRSTANDVID _MMIO(0x11100)
2675#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
2676#define PXVFREQ_PX_MASK 0x7f000000
2677#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
2678#define VIDFREQ_BASE _MMIO(0x11110)
2679#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2680#define VIDFREQ2 _MMIO(0x11114)
2681#define VIDFREQ3 _MMIO(0x11118)
2682#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
2683#define VIDFREQ_P0_MASK 0x1f000000
2684#define VIDFREQ_P0_SHIFT 24
2685#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2686#define VIDFREQ_P0_CSCLK_SHIFT 20
2687#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2688#define VIDFREQ_P0_CRCLK_SHIFT 16
2689#define VIDFREQ_P1_MASK 0x00001f00
2690#define VIDFREQ_P1_SHIFT 8
2691#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2692#define VIDFREQ_P1_CSCLK_SHIFT 4
2693#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
2694#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2695#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
2696#define INTTOEXT_MAP3_SHIFT 24
2697#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2698#define INTTOEXT_MAP2_SHIFT 16
2699#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2700#define INTTOEXT_MAP1_SHIFT 8
2701#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2702#define INTTOEXT_MAP0_SHIFT 0
2703#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 2704#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
2705#define MEMCTL_CMD_MASK 0xe000
2706#define MEMCTL_CMD_SHIFT 13
2707#define MEMCTL_CMD_RCLK_OFF 0
2708#define MEMCTL_CMD_RCLK_ON 1
2709#define MEMCTL_CMD_CHFREQ 2
2710#define MEMCTL_CMD_CHVID 3
2711#define MEMCTL_CMD_VMMOFF 4
2712#define MEMCTL_CMD_VMMON 5
2713#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2714 when command complete */
2715#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2716#define MEMCTL_FREQ_SHIFT 8
2717#define MEMCTL_SFCAVM (1<<7)
2718#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
2719#define MEMIHYST _MMIO(0x1117c)
2720#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
2721#define MEMINT_RSEXIT_EN (1<<8)
2722#define MEMINT_CX_SUPR_EN (1<<7)
2723#define MEMINT_CONT_BUSY_EN (1<<6)
2724#define MEMINT_AVG_BUSY_EN (1<<5)
2725#define MEMINT_EVAL_CHG_EN (1<<4)
2726#define MEMINT_MON_IDLE_EN (1<<3)
2727#define MEMINT_UP_EVAL_EN (1<<2)
2728#define MEMINT_DOWN_EVAL_EN (1<<1)
2729#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 2730#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
2731#define MEM_RSEXIT_MASK 0xc000
2732#define MEM_RSEXIT_SHIFT 14
2733#define MEM_CONT_BUSY_MASK 0x3000
2734#define MEM_CONT_BUSY_SHIFT 12
2735#define MEM_AVG_BUSY_MASK 0x0c00
2736#define MEM_AVG_BUSY_SHIFT 10
2737#define MEM_EVAL_CHG_MASK 0x0300
2738#define MEM_EVAL_BUSY_SHIFT 8
2739#define MEM_MON_IDLE_MASK 0x00c0
2740#define MEM_MON_IDLE_SHIFT 6
2741#define MEM_UP_EVAL_MASK 0x0030
2742#define MEM_UP_EVAL_SHIFT 4
2743#define MEM_DOWN_EVAL_MASK 0x000c
2744#define MEM_DOWN_EVAL_SHIFT 2
2745#define MEM_SW_CMD_MASK 0x0003
2746#define MEM_INT_STEER_GFX 0
2747#define MEM_INT_STEER_CMR 1
2748#define MEM_INT_STEER_SMI 2
2749#define MEM_INT_STEER_SCI 3
f0f59a00 2750#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
2751#define MEMINT_RSEXIT (1<<7)
2752#define MEMINT_CONT_BUSY (1<<6)
2753#define MEMINT_AVG_BUSY (1<<5)
2754#define MEMINT_EVAL_CHG (1<<4)
2755#define MEMINT_MON_IDLE (1<<3)
2756#define MEMINT_UP_EVAL (1<<2)
2757#define MEMINT_DOWN_EVAL (1<<1)
2758#define MEMINT_SW_CMD (1<<0)
f0f59a00 2759#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
2760#define MEMMODE_BOOST_EN (1<<31)
2761#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2762#define MEMMODE_BOOST_FREQ_SHIFT 24
2763#define MEMMODE_IDLE_MODE_MASK 0x00030000
2764#define MEMMODE_IDLE_MODE_SHIFT 16
2765#define MEMMODE_IDLE_MODE_EVAL 0
2766#define MEMMODE_IDLE_MODE_CONT 1
2767#define MEMMODE_HWIDLE_EN (1<<15)
2768#define MEMMODE_SWMODE_EN (1<<14)
2769#define MEMMODE_RCLK_GATE (1<<13)
2770#define MEMMODE_HW_UPDATE (1<<12)
2771#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2772#define MEMMODE_FSTART_SHIFT 8
2773#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2774#define MEMMODE_FMAX_SHIFT 4
2775#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
2776#define RCBMAXAVG _MMIO(0x1119c)
2777#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
2778#define SWMEMCMD_RENDER_OFF (0 << 13)
2779#define SWMEMCMD_RENDER_ON (1 << 13)
2780#define SWMEMCMD_SWFREQ (2 << 13)
2781#define SWMEMCMD_TARVID (3 << 13)
2782#define SWMEMCMD_VRM_OFF (4 << 13)
2783#define SWMEMCMD_VRM_ON (5 << 13)
2784#define CMDSTS (1<<12)
2785#define SFCAVM (1<<11)
2786#define SWFREQ_MASK 0x0380 /* P0-7 */
2787#define SWFREQ_SHIFT 7
2788#define TARVID_MASK 0x001f
f0f59a00
VS
2789#define MEMSTAT_CTG _MMIO(0x111a0)
2790#define RCBMINAVG _MMIO(0x111a0)
2791#define RCUPEI _MMIO(0x111b0)
2792#define RCDNEI _MMIO(0x111b4)
2793#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
2794#define RS1EN (1<<31)
2795#define RS2EN (1<<30)
2796#define RS3EN (1<<29)
2797#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2798#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2799#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2800#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2801#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2802#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2803#define RSX_STATUS_MASK (7<<20)
2804#define RSX_STATUS_ON (0<<20)
2805#define RSX_STATUS_RC1 (1<<20)
2806#define RSX_STATUS_RC1E (2<<20)
2807#define RSX_STATUS_RS1 (3<<20)
2808#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2809#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2810#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2811#define RSX_STATUS_RSVD2 (7<<20)
2812#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2813#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2814#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2815#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2816#define RS1CONTSAV_MASK (3<<14)
2817#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2818#define RS1CONTSAV_RSVD (1<<14)
2819#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2820#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2821#define NORMSLEXLAT_MASK (3<<12)
2822#define SLOW_RS123 (0<<12)
2823#define SLOW_RS23 (1<<12)
2824#define SLOW_RS3 (2<<12)
2825#define NORMAL_RS123 (3<<12)
2826#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2827#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2828#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2829#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2830#define RS_CSTATE_MASK (3<<4)
2831#define RS_CSTATE_C367_RS1 (0<<4)
2832#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2833#define RS_CSTATE_RSVD (2<<4)
2834#define RS_CSTATE_C367_RS2 (3<<4)
2835#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2836#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
2837#define VIDCTL _MMIO(0x111c0)
2838#define VIDSTS _MMIO(0x111c8)
2839#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2840#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
2841#define MEMSTAT_VID_MASK 0x7f00
2842#define MEMSTAT_VID_SHIFT 8
2843#define MEMSTAT_PSTATE_MASK 0x00f8
2844#define MEMSTAT_PSTATE_SHIFT 3
2845#define MEMSTAT_MON_ACTV (1<<2)
2846#define MEMSTAT_SRC_CTL_MASK 0x0003
2847#define MEMSTAT_SRC_CTL_CORE 0
2848#define MEMSTAT_SRC_CTL_TRB 1
2849#define MEMSTAT_SRC_CTL_THM 2
2850#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
2851#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2852#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2853#define PMMISC _MMIO(0x11214)
ea056c14 2854#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
2855#define SDEW _MMIO(0x1124c)
2856#define CSIEW0 _MMIO(0x11250)
2857#define CSIEW1 _MMIO(0x11254)
2858#define CSIEW2 _MMIO(0x11258)
2859#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2860#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2861#define MCHAFE _MMIO(0x112c0)
2862#define CSIEC _MMIO(0x112e0)
2863#define DMIEC _MMIO(0x112e4)
2864#define DDREC _MMIO(0x112e8)
2865#define PEG0EC _MMIO(0x112ec)
2866#define PEG1EC _MMIO(0x112f0)
2867#define GFXEC _MMIO(0x112f4)
2868#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2869#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2870#define ECR _MMIO(0x11600)
7648fa99
JB
2871#define ECR_GPFE (1<<31)
2872#define ECR_IMONE (1<<30)
2873#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
2874#define OGW0 _MMIO(0x11608)
2875#define OGW1 _MMIO(0x1160c)
2876#define EG0 _MMIO(0x11610)
2877#define EG1 _MMIO(0x11614)
2878#define EG2 _MMIO(0x11618)
2879#define EG3 _MMIO(0x1161c)
2880#define EG4 _MMIO(0x11620)
2881#define EG5 _MMIO(0x11624)
2882#define EG6 _MMIO(0x11628)
2883#define EG7 _MMIO(0x1162c)
2884#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2885#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2886#define LCFUSE02 _MMIO(0x116c0)
7648fa99 2887#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
2888#define CSIPLL0 _MMIO(0x12c10)
2889#define DDRMPLL1 _MMIO(0X12c20)
2890#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 2891
f0f59a00 2892#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 2893#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2894
f0f59a00
VS
2895#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2896#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2897#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2898#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2899#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 2900
de43ae9d
AG
2901#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2902#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 2903#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
de43ae9d 2904#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
26148bd3
AG
2905 (IS_BROXTON(dev_priv) ? \
2906 INTERVAL_0_833_US(us) : \
2907 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
2908 INTERVAL_1_28_US(us))
2909
aa40d6bb
ZN
2910/*
2911 * Logical Context regs
2912 */
f0f59a00 2913#define CCID _MMIO(0x2180)
aa40d6bb 2914#define CCID_EN (1<<0)
e8016055
VS
2915/*
2916 * Notes on SNB/IVB/VLV context size:
2917 * - Power context is saved elsewhere (LLC or stolen)
2918 * - Ring/execlist context is saved on SNB, not on IVB
2919 * - Extended context size already includes render context size
2920 * - We always need to follow the extended context size.
2921 * SNB BSpec has comments indicating that we should use the
2922 * render context size instead if execlists are disabled, but
2923 * based on empirical testing that's just nonsense.
2924 * - Pipelined/VF state is saved on SNB/IVB respectively
2925 * - GT1 size just indicates how much of render context
2926 * doesn't need saving on GT1
2927 */
f0f59a00 2928#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
2929#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2930#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2931#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2932#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2933#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 2934#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2935 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2936 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 2937#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
2938#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2939#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2940#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2941#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2942#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2943#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 2944#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2945 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2946/* Haswell does have the CXT_SIZE register however it does not appear to be
2947 * valid. Now, docs explain in dwords what is in the context object. The full
2948 * size is 70720 bytes, however, the power context and execlist context will
2949 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
2950 * on HSW) - so the final size, including the extra state required for the
2951 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
2952 */
2953#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2954/* Same as Haswell, but 72064 bytes now. */
2955#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2956
f0f59a00
VS
2957#define CHV_CLK_CTL1 _MMIO(0x101100)
2958#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
2959#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2960
585fb111
JB
2961/*
2962 * Overlay regs
2963 */
2964
f0f59a00
VS
2965#define OVADD _MMIO(0x30000)
2966#define DOVSTA _MMIO(0x30008)
585fb111 2967#define OC_BUF (0x3<<20)
f0f59a00
VS
2968#define OGAMC5 _MMIO(0x30010)
2969#define OGAMC4 _MMIO(0x30014)
2970#define OGAMC3 _MMIO(0x30018)
2971#define OGAMC2 _MMIO(0x3001c)
2972#define OGAMC1 _MMIO(0x30020)
2973#define OGAMC0 _MMIO(0x30024)
585fb111 2974
d965e7ac
ID
2975/*
2976 * GEN9 clock gating regs
2977 */
2978#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
2979#define PWM2_GATING_DIS (1 << 14)
2980#define PWM1_GATING_DIS (1 << 13)
2981
585fb111
JB
2982/*
2983 * Display engine regs
2984 */
2985
8bf1e9f1 2986/* Pipe A CRC regs */
a57c774a 2987#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2988#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2989/* ivb+ source selection */
8bf1e9f1
SH
2990#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2991#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2992#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2993/* ilk+ source selection */
5a6b5c84
DV
2994#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2995#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2996#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2997/* embedded DP port on the north display block, reserved on ivb */
2998#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2999#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3000/* vlv source selection */
3001#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3002#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3003#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3004/* with DP port the pipe source is invalid */
3005#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3006#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3007#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3008/* gen3+ source selection */
3009#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3010#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3011#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3012/* with DP/TV port the pipe source is invalid */
3013#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3014#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3015#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3016#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3017#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3018/* gen2 doesn't have source selection bits */
52f843f6 3019#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3020
5a6b5c84
DV
3021#define _PIPE_CRC_RES_1_A_IVB 0x60064
3022#define _PIPE_CRC_RES_2_A_IVB 0x60068
3023#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3024#define _PIPE_CRC_RES_4_A_IVB 0x60070
3025#define _PIPE_CRC_RES_5_A_IVB 0x60074
3026
a57c774a
AK
3027#define _PIPE_CRC_RES_RED_A 0x60060
3028#define _PIPE_CRC_RES_GREEN_A 0x60064
3029#define _PIPE_CRC_RES_BLUE_A 0x60068
3030#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3031#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3032
3033/* Pipe B CRC regs */
5a6b5c84
DV
3034#define _PIPE_CRC_RES_1_B_IVB 0x61064
3035#define _PIPE_CRC_RES_2_B_IVB 0x61068
3036#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3037#define _PIPE_CRC_RES_4_B_IVB 0x61070
3038#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3039
f0f59a00
VS
3040#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3041#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3042#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3043#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3044#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3045#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3046
3047#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3048#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3049#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3050#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3051#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3052
585fb111 3053/* Pipe A timing regs */
a57c774a
AK
3054#define _HTOTAL_A 0x60000
3055#define _HBLANK_A 0x60004
3056#define _HSYNC_A 0x60008
3057#define _VTOTAL_A 0x6000c
3058#define _VBLANK_A 0x60010
3059#define _VSYNC_A 0x60014
3060#define _PIPEASRC 0x6001c
3061#define _BCLRPAT_A 0x60020
3062#define _VSYNCSHIFT_A 0x60028
ebb69c95 3063#define _PIPE_MULT_A 0x6002c
585fb111
JB
3064
3065/* Pipe B timing regs */
a57c774a
AK
3066#define _HTOTAL_B 0x61000
3067#define _HBLANK_B 0x61004
3068#define _HSYNC_B 0x61008
3069#define _VTOTAL_B 0x6100c
3070#define _VBLANK_B 0x61010
3071#define _VSYNC_B 0x61014
3072#define _PIPEBSRC 0x6101c
3073#define _BCLRPAT_B 0x61020
3074#define _VSYNCSHIFT_B 0x61028
ebb69c95 3075#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3076
3077#define TRANSCODER_A_OFFSET 0x60000
3078#define TRANSCODER_B_OFFSET 0x61000
3079#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3080#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3081#define TRANSCODER_EDP_OFFSET 0x6f000
3082
f0f59a00 3083#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3084 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3085 dev_priv->info.display_mmio_offset)
a57c774a 3086
f0f59a00
VS
3087#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3088#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3089#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3090#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3091#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3092#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3093#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3094#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3095#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3096#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3097
c8f7df58
RV
3098/* VLV eDP PSR registers */
3099#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3100#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3101#define VLV_EDP_PSR_ENABLE (1<<0)
3102#define VLV_EDP_PSR_RESET (1<<1)
3103#define VLV_EDP_PSR_MODE_MASK (7<<2)
3104#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3105#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3106#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3107#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3108#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3109#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3110#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3111#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3112#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3113
3114#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3115#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3116#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3117#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3118#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3119#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3120
3121#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3122#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3123#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3124#define VLV_EDP_PSR_CURR_STATE_MASK 7
3125#define VLV_EDP_PSR_DISABLED (0<<0)
3126#define VLV_EDP_PSR_INACTIVE (1<<0)
3127#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3128#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3129#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3130#define VLV_EDP_PSR_EXIT (5<<0)
3131#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3132#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3133
ed8546ac 3134/* HSW+ eDP PSR registers */
443a389f
VS
3135#define HSW_EDP_PSR_BASE 0x64800
3136#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3137#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3138#define EDP_PSR_ENABLE (1<<31)
82c56254 3139#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3140#define EDP_PSR_LINK_STANDBY (1<<27)
3141#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3142#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3143#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3144#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3145#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3146#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3147#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3148#define EDP_PSR_TP1_TP2_SEL (0<<11)
3149#define EDP_PSR_TP1_TP3_SEL (1<<11)
3150#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3151#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3152#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3153#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3154#define EDP_PSR_TP1_TIME_500us (0<<4)
3155#define EDP_PSR_TP1_TIME_100us (1<<4)
3156#define EDP_PSR_TP1_TIME_2500us (2<<4)
3157#define EDP_PSR_TP1_TIME_0us (3<<4)
3158#define EDP_PSR_IDLE_FRAME_SHIFT 0
3159
f0f59a00
VS
3160#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3161#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3162
f0f59a00 3163#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3164#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3165#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3166#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3167#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3168#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3169#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3170#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3171#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3172#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3173#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3174#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3175#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3176#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3177#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3178#define EDP_PSR_STATUS_COUNT_SHIFT 16
3179#define EDP_PSR_STATUS_COUNT_MASK 0xf
3180#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3181#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3182#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3183#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3184#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3185#define EDP_PSR_STATUS_IDLE_MASK 0xf
3186
f0f59a00 3187#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3188#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3189
f0f59a00 3190#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
2b28bb1b
RV
3191#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3192#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3193#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3194
f0f59a00 3195#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3196#define EDP_PSR2_ENABLE (1<<31)
3197#define EDP_SU_TRACK_ENABLE (1<<30)
3198#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3199#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3200#define EDP_PSR2_TP2_TIME_500 (0<<8)
3201#define EDP_PSR2_TP2_TIME_100 (1<<8)
3202#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3203#define EDP_PSR2_TP2_TIME_50 (3<<8)
3204#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3205#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3206#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3207#define EDP_PSR2_IDLE_MASK 0xf
3208
585fb111 3209/* VGA port control */
f0f59a00
VS
3210#define ADPA _MMIO(0x61100)
3211#define PCH_ADPA _MMIO(0xe1100)
3212#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3213
585fb111
JB
3214#define ADPA_DAC_ENABLE (1<<31)
3215#define ADPA_DAC_DISABLE 0
3216#define ADPA_PIPE_SELECT_MASK (1<<30)
3217#define ADPA_PIPE_A_SELECT 0
3218#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3219#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3220/* CPT uses bits 29:30 for pch transcoder select */
3221#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3222#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3223#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3224#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3225#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3226#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3227#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3228#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3229#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3230#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3231#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3232#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3233#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3234#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3235#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3236#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3237#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3238#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3239#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3240#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3241#define ADPA_SETS_HVPOLARITY 0
60222c0c 3242#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3243#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3244#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3245#define ADPA_HSYNC_CNTL_ENABLE 0
3246#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3247#define ADPA_VSYNC_ACTIVE_LOW 0
3248#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3249#define ADPA_HSYNC_ACTIVE_LOW 0
3250#define ADPA_DPMS_MASK (~(3<<10))
3251#define ADPA_DPMS_ON (0<<10)
3252#define ADPA_DPMS_SUSPEND (1<<10)
3253#define ADPA_DPMS_STANDBY (2<<10)
3254#define ADPA_DPMS_OFF (3<<10)
3255
939fe4d7 3256
585fb111 3257/* Hotplug control (945+ only) */
f0f59a00 3258#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3259#define PORTB_HOTPLUG_INT_EN (1 << 29)
3260#define PORTC_HOTPLUG_INT_EN (1 << 28)
3261#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3262#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3263#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3264#define TV_HOTPLUG_INT_EN (1 << 18)
3265#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3266#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3267 PORTC_HOTPLUG_INT_EN | \
3268 PORTD_HOTPLUG_INT_EN | \
3269 SDVOC_HOTPLUG_INT_EN | \
3270 SDVOB_HOTPLUG_INT_EN | \
3271 CRT_HOTPLUG_INT_EN)
585fb111 3272#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3273#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3274/* must use period 64 on GM45 according to docs */
3275#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3276#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3277#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3278#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3279#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3280#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3281#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3282#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3283#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3284#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3285#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3286#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3287
f0f59a00 3288#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
3289/*
3290 * HDMI/DP bits are gen4+
3291 *
3292 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3293 * Please check the detailed lore in the commit message for for experimental
3294 * evidence.
3295 */
232a6ee9
TP
3296#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3297#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3298#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3299/* VLV DP/HDMI bits again match Bspec */
3300#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3301#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3302#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 3303#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3304#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3305#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3306#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3307#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3308#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3309#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3310#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3311#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3312/* CRT/TV common between gen3+ */
585fb111
JB
3313#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3314#define TV_HOTPLUG_INT_STATUS (1 << 10)
3315#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3316#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3317#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3318#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3319#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3320#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3321#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3322#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3323
084b612e
CW
3324/* SDVO is different across gen3/4 */
3325#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3326#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3327/*
3328 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3329 * since reality corrobates that they're the same as on gen3. But keep these
3330 * bits here (and the comment!) to help any other lost wanderers back onto the
3331 * right tracks.
3332 */
084b612e
CW
3333#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3334#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3335#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3336#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3337#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3338 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3339 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3340 PORTB_HOTPLUG_INT_STATUS | \
3341 PORTC_HOTPLUG_INT_STATUS | \
3342 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3343
3344#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3345 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3346 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3347 PORTB_HOTPLUG_INT_STATUS | \
3348 PORTC_HOTPLUG_INT_STATUS | \
3349 PORTD_HOTPLUG_INT_STATUS)
585fb111 3350
c20cd312
PZ
3351/* SDVO and HDMI port control.
3352 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
3353#define _GEN3_SDVOB 0x61140
3354#define _GEN3_SDVOC 0x61160
3355#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3356#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
3357#define GEN4_HDMIB GEN3_SDVOB
3358#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
3359#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3360#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3361#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3362#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 3363#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
3364#define PCH_HDMIC _MMIO(0xe1150)
3365#define PCH_HDMID _MMIO(0xe1160)
c20cd312 3366
f0f59a00 3367#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 3368#define DC_BALANCE_RESET (1 << 25)
f0f59a00 3369#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 3370#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3371#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3372#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3373#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3374#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3375
c20cd312
PZ
3376/* Gen 3 SDVO bits: */
3377#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3378#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3379#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3380#define SDVO_PIPE_B_SELECT (1 << 30)
3381#define SDVO_STALL_SELECT (1 << 29)
3382#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3383/*
585fb111 3384 * 915G/GM SDVO pixel multiplier.
585fb111 3385 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3386 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3387 */
c20cd312 3388#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3389#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3390#define SDVO_PHASE_SELECT_MASK (15 << 19)
3391#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3392#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3393#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3394#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3395#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3396#define SDVO_DETECTED (1 << 2)
585fb111 3397/* Bits to be preserved when writing */
c20cd312
PZ
3398#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3399 SDVO_INTERRUPT_ENABLE)
3400#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3401
3402/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3403#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3404#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3405#define SDVO_ENCODING_SDVO (0 << 10)
3406#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3407#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3408#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3409#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3410#define SDVO_AUDIO_ENABLE (1 << 6)
3411/* VSYNC/HSYNC bits new with 965, default is to be set */
3412#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3413#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3414
3415/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3416#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3417#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3418
3419/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3420#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3421#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3422
44f37d1f
CML
3423/* CHV SDVO/HDMI bits: */
3424#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3425#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3426
585fb111
JB
3427
3428/* DVO port control */
f0f59a00
VS
3429#define _DVOA 0x61120
3430#define DVOA _MMIO(_DVOA)
3431#define _DVOB 0x61140
3432#define DVOB _MMIO(_DVOB)
3433#define _DVOC 0x61160
3434#define DVOC _MMIO(_DVOC)
585fb111
JB
3435#define DVO_ENABLE (1 << 31)
3436#define DVO_PIPE_B_SELECT (1 << 30)
3437#define DVO_PIPE_STALL_UNUSED (0 << 28)
3438#define DVO_PIPE_STALL (1 << 28)
3439#define DVO_PIPE_STALL_TV (2 << 28)
3440#define DVO_PIPE_STALL_MASK (3 << 28)
3441#define DVO_USE_VGA_SYNC (1 << 15)
3442#define DVO_DATA_ORDER_I740 (0 << 14)
3443#define DVO_DATA_ORDER_FP (1 << 14)
3444#define DVO_VSYNC_DISABLE (1 << 11)
3445#define DVO_HSYNC_DISABLE (1 << 10)
3446#define DVO_VSYNC_TRISTATE (1 << 9)
3447#define DVO_HSYNC_TRISTATE (1 << 8)
3448#define DVO_BORDER_ENABLE (1 << 7)
3449#define DVO_DATA_ORDER_GBRG (1 << 6)
3450#define DVO_DATA_ORDER_RGGB (0 << 6)
3451#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3452#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3453#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3454#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3455#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3456#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3457#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3458#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
3459#define DVOA_SRCDIM _MMIO(0x61124)
3460#define DVOB_SRCDIM _MMIO(0x61144)
3461#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
3462#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3463#define DVO_SRCDIM_VERTICAL_SHIFT 0
3464
3465/* LVDS port control */
f0f59a00 3466#define LVDS _MMIO(0x61180)
585fb111
JB
3467/*
3468 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3469 * the DPLL semantics change when the LVDS is assigned to that pipe.
3470 */
3471#define LVDS_PORT_EN (1 << 31)
3472/* Selects pipe B for LVDS data. Must be set on pre-965. */
3473#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3474#define LVDS_PIPE_MASK (1 << 30)
1519b995 3475#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3476/* LVDS dithering flag on 965/g4x platform */
3477#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3478/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3479#define LVDS_VSYNC_POLARITY (1 << 21)
3480#define LVDS_HSYNC_POLARITY (1 << 20)
3481
a3e17eb8
ZY
3482/* Enable border for unscaled (or aspect-scaled) display */
3483#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3484/*
3485 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3486 * pixel.
3487 */
3488#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3489#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3490#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3491/*
3492 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3493 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3494 * on.
3495 */
3496#define LVDS_A3_POWER_MASK (3 << 6)
3497#define LVDS_A3_POWER_DOWN (0 << 6)
3498#define LVDS_A3_POWER_UP (3 << 6)
3499/*
3500 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3501 * is set.
3502 */
3503#define LVDS_CLKB_POWER_MASK (3 << 4)
3504#define LVDS_CLKB_POWER_DOWN (0 << 4)
3505#define LVDS_CLKB_POWER_UP (3 << 4)
3506/*
3507 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3508 * setting for whether we are in dual-channel mode. The B3 pair will
3509 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3510 */
3511#define LVDS_B0B3_POWER_MASK (3 << 2)
3512#define LVDS_B0B3_POWER_DOWN (0 << 2)
3513#define LVDS_B0B3_POWER_UP (3 << 2)
3514
3c17fe4b 3515/* Video Data Island Packet control */
f0f59a00 3516#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 3517/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3518 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3519 * of the infoframe structure specified by CEA-861. */
3520#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3521#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 3522#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 3523/* Pre HSW: */
3c17fe4b 3524#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3525#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3526#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3527#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3528#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3529#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3530#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3531#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3532#define VIDEO_DIP_SELECT_AVI (0 << 19)
3533#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3534#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3535#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3536#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3537#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3538#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3539#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3540/* HSW and later: */
0dd87d20
PZ
3541#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3542#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3543#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3544#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3545#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3546#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3547
585fb111 3548/* Panel power sequencing */
f0f59a00 3549#define PP_STATUS _MMIO(0x61200)
585fb111
JB
3550#define PP_ON (1 << 31)
3551/*
3552 * Indicates that all dependencies of the panel are on:
3553 *
3554 * - PLL enabled
3555 * - pipe enabled
3556 * - LVDS/DVOB/DVOC on
3557 */
3558#define PP_READY (1 << 30)
3559#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3560#define PP_SEQUENCE_POWER_UP (1 << 28)
3561#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3562#define PP_SEQUENCE_MASK (3 << 28)
3563#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3564#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3565#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3566#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3567#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3568#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3569#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3570#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3571#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3572#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3573#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3574#define PP_SEQUENCE_STATE_RESET (0xf << 0)
f0f59a00 3575#define PP_CONTROL _MMIO(0x61204)
585fb111 3576#define POWER_TARGET_ON (1 << 0)
f0f59a00
VS
3577#define PP_ON_DELAYS _MMIO(0x61208)
3578#define PP_OFF_DELAYS _MMIO(0x6120c)
3579#define PP_DIVISOR _MMIO(0x61210)
585fb111
JB
3580
3581/* Panel fitting */
f0f59a00 3582#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3583#define PFIT_ENABLE (1 << 31)
3584#define PFIT_PIPE_MASK (3 << 29)
3585#define PFIT_PIPE_SHIFT 29
3586#define VERT_INTERP_DISABLE (0 << 10)
3587#define VERT_INTERP_BILINEAR (1 << 10)
3588#define VERT_INTERP_MASK (3 << 10)
3589#define VERT_AUTO_SCALE (1 << 9)
3590#define HORIZ_INTERP_DISABLE (0 << 6)
3591#define HORIZ_INTERP_BILINEAR (1 << 6)
3592#define HORIZ_INTERP_MASK (3 << 6)
3593#define HORIZ_AUTO_SCALE (1 << 5)
3594#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3595#define PFIT_FILTER_FUZZY (0 << 24)
3596#define PFIT_SCALING_AUTO (0 << 26)
3597#define PFIT_SCALING_PROGRAMMED (1 << 26)
3598#define PFIT_SCALING_PILLAR (2 << 26)
3599#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 3600#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3601/* Pre-965 */
3602#define PFIT_VERT_SCALE_SHIFT 20
3603#define PFIT_VERT_SCALE_MASK 0xfff00000
3604#define PFIT_HORIZ_SCALE_SHIFT 4
3605#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3606/* 965+ */
3607#define PFIT_VERT_SCALE_SHIFT_965 16
3608#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3609#define PFIT_HORIZ_SCALE_SHIFT_965 0
3610#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3611
f0f59a00 3612#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3613
5c969aa7
DL
3614#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3615#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
3616#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3617 _VLV_BLC_PWM_CTL2_B)
07bf139b 3618
5c969aa7
DL
3619#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3620#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
3621#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3622 _VLV_BLC_PWM_CTL_B)
07bf139b 3623
5c969aa7
DL
3624#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3625#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
3626#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3627 _VLV_BLC_HIST_CTL_B)
07bf139b 3628
585fb111 3629/* Backlight control */
f0f59a00 3630#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3631#define BLM_PWM_ENABLE (1 << 31)
3632#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3633#define BLM_PIPE_SELECT (1 << 29)
3634#define BLM_PIPE_SELECT_IVB (3 << 29)
3635#define BLM_PIPE_A (0 << 29)
3636#define BLM_PIPE_B (1 << 29)
3637#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3638#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3639#define BLM_TRANSCODER_B BLM_PIPE_B
3640#define BLM_TRANSCODER_C BLM_PIPE_C
3641#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3642#define BLM_PIPE(pipe) ((pipe) << 29)
3643#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3644#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3645#define BLM_PHASE_IN_ENABLE (1 << 25)
3646#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3647#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3648#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3649#define BLM_PHASE_IN_COUNT_SHIFT (8)
3650#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3651#define BLM_PHASE_IN_INCR_SHIFT (0)
3652#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 3653#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3654/*
3655 * This is the most significant 15 bits of the number of backlight cycles in a
3656 * complete cycle of the modulated backlight control.
3657 *
3658 * The actual value is this field multiplied by two.
3659 */
7cf41601
DV
3660#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3661#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3662#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3663/*
3664 * This is the number of cycles out of the backlight modulation cycle for which
3665 * the backlight is on.
3666 *
3667 * This field must be no greater than the number of cycles in the complete
3668 * backlight modulation cycle.
3669 */
3670#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3671#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3672#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3673#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3674
f0f59a00 3675#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 3676#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 3677
7cf41601
DV
3678/* New registers for PCH-split platforms. Safe where new bits show up, the
3679 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
3680#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3681#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 3682
f0f59a00 3683#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 3684
7cf41601
DV
3685/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3686 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 3687#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 3688#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3689#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3690#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 3691#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 3692
f0f59a00 3693#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
3694#define UTIL_PIN_ENABLE (1 << 31)
3695
022e4e52
SK
3696#define UTIL_PIN_PIPE(x) ((x) << 29)
3697#define UTIL_PIN_PIPE_MASK (3 << 29)
3698#define UTIL_PIN_MODE_PWM (1 << 24)
3699#define UTIL_PIN_MODE_MASK (0xf << 24)
3700#define UTIL_PIN_POLARITY (1 << 22)
3701
0fb890c0 3702/* BXT backlight register definition. */
022e4e52 3703#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
3704#define BXT_BLC_PWM_ENABLE (1 << 31)
3705#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
3706#define _BXT_BLC_PWM_FREQ1 0xC8254
3707#define _BXT_BLC_PWM_DUTY1 0xC8258
3708
3709#define _BXT_BLC_PWM_CTL2 0xC8350
3710#define _BXT_BLC_PWM_FREQ2 0xC8354
3711#define _BXT_BLC_PWM_DUTY2 0xC8358
3712
f0f59a00 3713#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 3714 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 3715#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 3716 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 3717#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 3718 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 3719
f0f59a00 3720#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
3721#define PCH_GTC_ENABLE (1 << 31)
3722
585fb111 3723/* TV port control */
f0f59a00 3724#define TV_CTL _MMIO(0x68000)
646b4269 3725/* Enables the TV encoder */
585fb111 3726# define TV_ENC_ENABLE (1 << 31)
646b4269 3727/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3728# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3729/* Outputs composite video (DAC A only) */
585fb111 3730# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3731/* Outputs SVideo video (DAC B/C) */
585fb111 3732# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3733/* Outputs Component video (DAC A/B/C) */
585fb111 3734# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3735/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3736# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3737# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3738/* Enables slow sync generation (945GM only) */
585fb111 3739# define TV_SLOW_SYNC (1 << 20)
646b4269 3740/* Selects 4x oversampling for 480i and 576p */
585fb111 3741# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3742/* Selects 2x oversampling for 720p and 1080i */
585fb111 3743# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3744/* Selects no oversampling for 1080p */
585fb111 3745# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3746/* Selects 8x oversampling */
585fb111 3747# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3748/* Selects progressive mode rather than interlaced */
585fb111 3749# define TV_PROGRESSIVE (1 << 17)
646b4269 3750/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3751# define TV_PAL_BURST (1 << 16)
646b4269 3752/* Field for setting delay of Y compared to C */
585fb111 3753# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3754/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3755# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3756/*
585fb111
JB
3757 * Enables a fix for the 915GM only.
3758 *
3759 * Not sure what it does.
3760 */
3761# define TV_ENC_C0_FIX (1 << 10)
646b4269 3762/* Bits that must be preserved by software */
d2d9f232 3763# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3764# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3765/* Read-only state that reports all features enabled */
585fb111 3766# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3767/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3768# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3769/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3770# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3771/* Normal operation */
585fb111 3772# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3773/* Encoder test pattern 1 - combo pattern */
585fb111 3774# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3775/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3776# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3777/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3778# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3779/* Encoder test pattern 4 - random noise */
585fb111 3780# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3781/* Encoder test pattern 5 - linear color ramps */
585fb111 3782# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3783/*
585fb111
JB
3784 * This test mode forces the DACs to 50% of full output.
3785 *
3786 * This is used for load detection in combination with TVDAC_SENSE_MASK
3787 */
3788# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3789# define TV_TEST_MODE_MASK (7 << 0)
3790
f0f59a00 3791#define TV_DAC _MMIO(0x68004)
b8ed2a4f 3792# define TV_DAC_SAVE 0x00ffff00
646b4269 3793/*
585fb111
JB
3794 * Reports that DAC state change logic has reported change (RO).
3795 *
3796 * This gets cleared when TV_DAC_STATE_EN is cleared
3797*/
3798# define TVDAC_STATE_CHG (1 << 31)
3799# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3800/* Reports that DAC A voltage is above the detect threshold */
585fb111 3801# define TVDAC_A_SENSE (1 << 30)
646b4269 3802/* Reports that DAC B voltage is above the detect threshold */
585fb111 3803# define TVDAC_B_SENSE (1 << 29)
646b4269 3804/* Reports that DAC C voltage is above the detect threshold */
585fb111 3805# define TVDAC_C_SENSE (1 << 28)
646b4269 3806/*
585fb111
JB
3807 * Enables DAC state detection logic, for load-based TV detection.
3808 *
3809 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3810 * to off, for load detection to work.
3811 */
3812# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3813/* Sets the DAC A sense value to high */
585fb111 3814# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3815/* Sets the DAC B sense value to high */
585fb111 3816# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3817/* Sets the DAC C sense value to high */
585fb111 3818# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3819/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3820# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3821/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3822# define ENC_TVDAC_SLEW_FAST (1 << 6)
3823# define DAC_A_1_3_V (0 << 4)
3824# define DAC_A_1_1_V (1 << 4)
3825# define DAC_A_0_7_V (2 << 4)
cb66c692 3826# define DAC_A_MASK (3 << 4)
585fb111
JB
3827# define DAC_B_1_3_V (0 << 2)
3828# define DAC_B_1_1_V (1 << 2)
3829# define DAC_B_0_7_V (2 << 2)
cb66c692 3830# define DAC_B_MASK (3 << 2)
585fb111
JB
3831# define DAC_C_1_3_V (0 << 0)
3832# define DAC_C_1_1_V (1 << 0)
3833# define DAC_C_0_7_V (2 << 0)
cb66c692 3834# define DAC_C_MASK (3 << 0)
585fb111 3835
646b4269 3836/*
585fb111
JB
3837 * CSC coefficients are stored in a floating point format with 9 bits of
3838 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3839 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3840 * -1 (0x3) being the only legal negative value.
3841 */
f0f59a00 3842#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
3843# define TV_RY_MASK 0x07ff0000
3844# define TV_RY_SHIFT 16
3845# define TV_GY_MASK 0x00000fff
3846# define TV_GY_SHIFT 0
3847
f0f59a00 3848#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
3849# define TV_BY_MASK 0x07ff0000
3850# define TV_BY_SHIFT 16
646b4269 3851/*
585fb111
JB
3852 * Y attenuation for component video.
3853 *
3854 * Stored in 1.9 fixed point.
3855 */
3856# define TV_AY_MASK 0x000003ff
3857# define TV_AY_SHIFT 0
3858
f0f59a00 3859#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
3860# define TV_RU_MASK 0x07ff0000
3861# define TV_RU_SHIFT 16
3862# define TV_GU_MASK 0x000007ff
3863# define TV_GU_SHIFT 0
3864
f0f59a00 3865#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
3866# define TV_BU_MASK 0x07ff0000
3867# define TV_BU_SHIFT 16
646b4269 3868/*
585fb111
JB
3869 * U attenuation for component video.
3870 *
3871 * Stored in 1.9 fixed point.
3872 */
3873# define TV_AU_MASK 0x000003ff
3874# define TV_AU_SHIFT 0
3875
f0f59a00 3876#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
3877# define TV_RV_MASK 0x0fff0000
3878# define TV_RV_SHIFT 16
3879# define TV_GV_MASK 0x000007ff
3880# define TV_GV_SHIFT 0
3881
f0f59a00 3882#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
3883# define TV_BV_MASK 0x07ff0000
3884# define TV_BV_SHIFT 16
646b4269 3885/*
585fb111
JB
3886 * V attenuation for component video.
3887 *
3888 * Stored in 1.9 fixed point.
3889 */
3890# define TV_AV_MASK 0x000007ff
3891# define TV_AV_SHIFT 0
3892
f0f59a00 3893#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 3894/* 2s-complement brightness adjustment */
585fb111
JB
3895# define TV_BRIGHTNESS_MASK 0xff000000
3896# define TV_BRIGHTNESS_SHIFT 24
646b4269 3897/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3898# define TV_CONTRAST_MASK 0x00ff0000
3899# define TV_CONTRAST_SHIFT 16
646b4269 3900/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3901# define TV_SATURATION_MASK 0x0000ff00
3902# define TV_SATURATION_SHIFT 8
646b4269 3903/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3904# define TV_HUE_MASK 0x000000ff
3905# define TV_HUE_SHIFT 0
3906
f0f59a00 3907#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 3908/* Controls the DAC level for black */
585fb111
JB
3909# define TV_BLACK_LEVEL_MASK 0x01ff0000
3910# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3911/* Controls the DAC level for blanking */
585fb111
JB
3912# define TV_BLANK_LEVEL_MASK 0x000001ff
3913# define TV_BLANK_LEVEL_SHIFT 0
3914
f0f59a00 3915#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 3916/* Number of pixels in the hsync. */
585fb111
JB
3917# define TV_HSYNC_END_MASK 0x1fff0000
3918# define TV_HSYNC_END_SHIFT 16
646b4269 3919/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3920# define TV_HTOTAL_MASK 0x00001fff
3921# define TV_HTOTAL_SHIFT 0
3922
f0f59a00 3923#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 3924/* Enables the colorburst (needed for non-component color) */
585fb111 3925# define TV_BURST_ENA (1 << 31)
646b4269 3926/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3927# define TV_HBURST_START_SHIFT 16
3928# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3929/* Length of the colorburst */
585fb111
JB
3930# define TV_HBURST_LEN_SHIFT 0
3931# define TV_HBURST_LEN_MASK 0x0001fff
3932
f0f59a00 3933#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 3934/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3935# define TV_HBLANK_END_SHIFT 16
3936# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3937/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3938# define TV_HBLANK_START_SHIFT 0
3939# define TV_HBLANK_START_MASK 0x0001fff
3940
f0f59a00 3941#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 3942/* XXX */
585fb111
JB
3943# define TV_NBR_END_SHIFT 16
3944# define TV_NBR_END_MASK 0x07ff0000
646b4269 3945/* XXX */
585fb111
JB
3946# define TV_VI_END_F1_SHIFT 8
3947# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3948/* XXX */
585fb111
JB
3949# define TV_VI_END_F2_SHIFT 0
3950# define TV_VI_END_F2_MASK 0x0000003f
3951
f0f59a00 3952#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 3953/* Length of vsync, in half lines */
585fb111
JB
3954# define TV_VSYNC_LEN_MASK 0x07ff0000
3955# define TV_VSYNC_LEN_SHIFT 16
646b4269 3956/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3957 * number of half lines.
3958 */
3959# define TV_VSYNC_START_F1_MASK 0x00007f00
3960# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3961/*
585fb111
JB
3962 * Offset of the start of vsync in field 2, measured in one less than the
3963 * number of half lines.
3964 */
3965# define TV_VSYNC_START_F2_MASK 0x0000007f
3966# define TV_VSYNC_START_F2_SHIFT 0
3967
f0f59a00 3968#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 3969/* Enables generation of the equalization signal */
585fb111 3970# define TV_EQUAL_ENA (1 << 31)
646b4269 3971/* Length of vsync, in half lines */
585fb111
JB
3972# define TV_VEQ_LEN_MASK 0x007f0000
3973# define TV_VEQ_LEN_SHIFT 16
646b4269 3974/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3975 * the number of half lines.
3976 */
3977# define TV_VEQ_START_F1_MASK 0x0007f00
3978# define TV_VEQ_START_F1_SHIFT 8
646b4269 3979/*
585fb111
JB
3980 * Offset of the start of equalization in field 2, measured in one less than
3981 * the number of half lines.
3982 */
3983# define TV_VEQ_START_F2_MASK 0x000007f
3984# define TV_VEQ_START_F2_SHIFT 0
3985
f0f59a00 3986#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 3987/*
585fb111
JB
3988 * Offset to start of vertical colorburst, measured in one less than the
3989 * number of lines from vertical start.
3990 */
3991# define TV_VBURST_START_F1_MASK 0x003f0000
3992# define TV_VBURST_START_F1_SHIFT 16
646b4269 3993/*
585fb111
JB
3994 * Offset to the end of vertical colorburst, measured in one less than the
3995 * number of lines from the start of NBR.
3996 */
3997# define TV_VBURST_END_F1_MASK 0x000000ff
3998# define TV_VBURST_END_F1_SHIFT 0
3999
f0f59a00 4000#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4001/*
585fb111
JB
4002 * Offset to start of vertical colorburst, measured in one less than the
4003 * number of lines from vertical start.
4004 */
4005# define TV_VBURST_START_F2_MASK 0x003f0000
4006# define TV_VBURST_START_F2_SHIFT 16
646b4269 4007/*
585fb111
JB
4008 * Offset to the end of vertical colorburst, measured in one less than the
4009 * number of lines from the start of NBR.
4010 */
4011# define TV_VBURST_END_F2_MASK 0x000000ff
4012# define TV_VBURST_END_F2_SHIFT 0
4013
f0f59a00 4014#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4015/*
585fb111
JB
4016 * Offset to start of vertical colorburst, measured in one less than the
4017 * number of lines from vertical start.
4018 */
4019# define TV_VBURST_START_F3_MASK 0x003f0000
4020# define TV_VBURST_START_F3_SHIFT 16
646b4269 4021/*
585fb111
JB
4022 * Offset to the end of vertical colorburst, measured in one less than the
4023 * number of lines from the start of NBR.
4024 */
4025# define TV_VBURST_END_F3_MASK 0x000000ff
4026# define TV_VBURST_END_F3_SHIFT 0
4027
f0f59a00 4028#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4029/*
585fb111
JB
4030 * Offset to start of vertical colorburst, measured in one less than the
4031 * number of lines from vertical start.
4032 */
4033# define TV_VBURST_START_F4_MASK 0x003f0000
4034# define TV_VBURST_START_F4_SHIFT 16
646b4269 4035/*
585fb111
JB
4036 * Offset to the end of vertical colorburst, measured in one less than the
4037 * number of lines from the start of NBR.
4038 */
4039# define TV_VBURST_END_F4_MASK 0x000000ff
4040# define TV_VBURST_END_F4_SHIFT 0
4041
f0f59a00 4042#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4043/* Turns on the first subcarrier phase generation DDA */
585fb111 4044# define TV_SC_DDA1_EN (1 << 31)
646b4269 4045/* Turns on the first subcarrier phase generation DDA */
585fb111 4046# define TV_SC_DDA2_EN (1 << 30)
646b4269 4047/* Turns on the first subcarrier phase generation DDA */
585fb111 4048# define TV_SC_DDA3_EN (1 << 29)
646b4269 4049/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4050# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4051/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4052# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4053/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4054# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4055/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4056# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4057/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4058# define TV_BURST_LEVEL_MASK 0x00ff0000
4059# define TV_BURST_LEVEL_SHIFT 16
646b4269 4060/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4061# define TV_SCDDA1_INC_MASK 0x00000fff
4062# define TV_SCDDA1_INC_SHIFT 0
4063
f0f59a00 4064#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4065/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4066# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4067# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4068/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4069# define TV_SCDDA2_INC_MASK 0x00007fff
4070# define TV_SCDDA2_INC_SHIFT 0
4071
f0f59a00 4072#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4073/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4074# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4075# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4076/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4077# define TV_SCDDA3_INC_MASK 0x00007fff
4078# define TV_SCDDA3_INC_SHIFT 0
4079
f0f59a00 4080#define TV_WIN_POS _MMIO(0x68070)
646b4269 4081/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4082# define TV_XPOS_MASK 0x1fff0000
4083# define TV_XPOS_SHIFT 16
646b4269 4084/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4085# define TV_YPOS_MASK 0x00000fff
4086# define TV_YPOS_SHIFT 0
4087
f0f59a00 4088#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4089/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4090# define TV_XSIZE_MASK 0x1fff0000
4091# define TV_XSIZE_SHIFT 16
646b4269 4092/*
585fb111
JB
4093 * Vertical size of the display window, measured in pixels.
4094 *
4095 * Must be even for interlaced modes.
4096 */
4097# define TV_YSIZE_MASK 0x00000fff
4098# define TV_YSIZE_SHIFT 0
4099
f0f59a00 4100#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4101/*
585fb111
JB
4102 * Enables automatic scaling calculation.
4103 *
4104 * If set, the rest of the registers are ignored, and the calculated values can
4105 * be read back from the register.
4106 */
4107# define TV_AUTO_SCALE (1 << 31)
646b4269 4108/*
585fb111
JB
4109 * Disables the vertical filter.
4110 *
4111 * This is required on modes more than 1024 pixels wide */
4112# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4113/* Enables adaptive vertical filtering */
585fb111
JB
4114# define TV_VADAPT (1 << 28)
4115# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4116/* Selects the least adaptive vertical filtering mode */
585fb111 4117# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4118/* Selects the moderately adaptive vertical filtering mode */
585fb111 4119# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4120/* Selects the most adaptive vertical filtering mode */
585fb111 4121# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4122/*
585fb111
JB
4123 * Sets the horizontal scaling factor.
4124 *
4125 * This should be the fractional part of the horizontal scaling factor divided
4126 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4127 *
4128 * (src width - 1) / ((oversample * dest width) - 1)
4129 */
4130# define TV_HSCALE_FRAC_MASK 0x00003fff
4131# define TV_HSCALE_FRAC_SHIFT 0
4132
f0f59a00 4133#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4134/*
585fb111
JB
4135 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4136 *
4137 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4138 */
4139# define TV_VSCALE_INT_MASK 0x00038000
4140# define TV_VSCALE_INT_SHIFT 15
646b4269 4141/*
585fb111
JB
4142 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4143 *
4144 * \sa TV_VSCALE_INT_MASK
4145 */
4146# define TV_VSCALE_FRAC_MASK 0x00007fff
4147# define TV_VSCALE_FRAC_SHIFT 0
4148
f0f59a00 4149#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4150/*
585fb111
JB
4151 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4152 *
4153 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4154 *
4155 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4156 */
4157# define TV_VSCALE_IP_INT_MASK 0x00038000
4158# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4159/*
585fb111
JB
4160 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4161 *
4162 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4163 *
4164 * \sa TV_VSCALE_IP_INT_MASK
4165 */
4166# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4167# define TV_VSCALE_IP_FRAC_SHIFT 0
4168
f0f59a00 4169#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4170# define TV_CC_ENABLE (1 << 31)
646b4269 4171/*
585fb111
JB
4172 * Specifies which field to send the CC data in.
4173 *
4174 * CC data is usually sent in field 0.
4175 */
4176# define TV_CC_FID_MASK (1 << 27)
4177# define TV_CC_FID_SHIFT 27
646b4269 4178/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4179# define TV_CC_HOFF_MASK 0x03ff0000
4180# define TV_CC_HOFF_SHIFT 16
646b4269 4181/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4182# define TV_CC_LINE_MASK 0x0000003f
4183# define TV_CC_LINE_SHIFT 0
4184
f0f59a00 4185#define TV_CC_DATA _MMIO(0x68094)
585fb111 4186# define TV_CC_RDY (1 << 31)
646b4269 4187/* Second word of CC data to be transmitted. */
585fb111
JB
4188# define TV_CC_DATA_2_MASK 0x007f0000
4189# define TV_CC_DATA_2_SHIFT 16
646b4269 4190/* First word of CC data to be transmitted. */
585fb111
JB
4191# define TV_CC_DATA_1_MASK 0x0000007f
4192# define TV_CC_DATA_1_SHIFT 0
4193
f0f59a00
VS
4194#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4195#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4196#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4197#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4198
040d87f1 4199/* Display Port */
f0f59a00
VS
4200#define DP_A _MMIO(0x64000) /* eDP */
4201#define DP_B _MMIO(0x64100)
4202#define DP_C _MMIO(0x64200)
4203#define DP_D _MMIO(0x64300)
040d87f1 4204
f0f59a00
VS
4205#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4206#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4207#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4208
040d87f1
KP
4209#define DP_PORT_EN (1 << 31)
4210#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4211#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4212#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4213#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4214
040d87f1
KP
4215/* Link training mode - select a suitable mode for each stage */
4216#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4217#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4218#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4219#define DP_LINK_TRAIN_OFF (3 << 28)
4220#define DP_LINK_TRAIN_MASK (3 << 28)
4221#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4222#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4223#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4224
8db9d77b
ZW
4225/* CPT Link training mode */
4226#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4227#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4228#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4229#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4230#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4231#define DP_LINK_TRAIN_SHIFT_CPT 8
4232
040d87f1
KP
4233/* Signal voltages. These are mostly controlled by the other end */
4234#define DP_VOLTAGE_0_4 (0 << 25)
4235#define DP_VOLTAGE_0_6 (1 << 25)
4236#define DP_VOLTAGE_0_8 (2 << 25)
4237#define DP_VOLTAGE_1_2 (3 << 25)
4238#define DP_VOLTAGE_MASK (7 << 25)
4239#define DP_VOLTAGE_SHIFT 25
4240
4241/* Signal pre-emphasis levels, like voltages, the other end tells us what
4242 * they want
4243 */
4244#define DP_PRE_EMPHASIS_0 (0 << 22)
4245#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4246#define DP_PRE_EMPHASIS_6 (2 << 22)
4247#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4248#define DP_PRE_EMPHASIS_MASK (7 << 22)
4249#define DP_PRE_EMPHASIS_SHIFT 22
4250
4251/* How many wires to use. I guess 3 was too hard */
17aa6be9 4252#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4253#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4254#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4255
4256/* Mystic DPCD version 1.1 special mode */
4257#define DP_ENHANCED_FRAMING (1 << 18)
4258
32f9d658
ZW
4259/* eDP */
4260#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 4261#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
4262#define DP_PLL_FREQ_MASK (3 << 16)
4263
646b4269 4264/* locked once port is enabled */
040d87f1
KP
4265#define DP_PORT_REVERSAL (1 << 15)
4266
32f9d658
ZW
4267/* eDP */
4268#define DP_PLL_ENABLE (1 << 14)
4269
646b4269 4270/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4271#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4272
4273#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4274#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4275
646b4269 4276/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4277#define DP_COLOR_RANGE_16_235 (1 << 8)
4278
646b4269 4279/* Turn on the audio link */
040d87f1
KP
4280#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4281
646b4269 4282/* vs and hs sync polarity */
040d87f1
KP
4283#define DP_SYNC_VS_HIGH (1 << 4)
4284#define DP_SYNC_HS_HIGH (1 << 3)
4285
646b4269 4286/* A fantasy */
040d87f1
KP
4287#define DP_DETECTED (1 << 2)
4288
646b4269 4289/* The aux channel provides a way to talk to the
040d87f1
KP
4290 * signal sink for DDC etc. Max packet size supported
4291 * is 20 bytes in each direction, hence the 5 fixed
4292 * data registers
4293 */
da00bdcf
VS
4294#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4295#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4296#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4297#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4298#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4299#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4300
4301#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4302#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4303#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4304#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4305#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4306#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4307
4308#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4309#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4310#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4311#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4312#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4313#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4314
4315#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4316#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4317#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4318#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4319#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4320#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 4321
f0f59a00
VS
4322#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4323#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
4324
4325#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4326#define DP_AUX_CH_CTL_DONE (1 << 30)
4327#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4328#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4329#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4330#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4331#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4332#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4333#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4334#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4335#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4336#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4337#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4338#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4339#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4340#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4341#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4342#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4343#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4344#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4345#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4346#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4347#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4348#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 4349#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 4350#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4351#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4352
4353/*
4354 * Computing GMCH M and N values for the Display Port link
4355 *
4356 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4357 *
4358 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4359 *
4360 * The GMCH value is used internally
4361 *
4362 * bytes_per_pixel is the number of bytes coming out of the plane,
4363 * which is after the LUTs, so we want the bytes for our color format.
4364 * For our current usage, this is always 3, one byte for R, G and B.
4365 */
e3b95f1e
DV
4366#define _PIPEA_DATA_M_G4X 0x70050
4367#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4368
4369/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4370#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4371#define TU_SIZE_SHIFT 25
a65851af 4372#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4373
a65851af
VS
4374#define DATA_LINK_M_N_MASK (0xffffff)
4375#define DATA_LINK_N_MAX (0x800000)
040d87f1 4376
e3b95f1e
DV
4377#define _PIPEA_DATA_N_G4X 0x70054
4378#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4379#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4380
4381/*
4382 * Computing Link M and N values for the Display Port link
4383 *
4384 * Link M / N = pixel_clock / ls_clk
4385 *
4386 * (the DP spec calls pixel_clock the 'strm_clk')
4387 *
4388 * The Link value is transmitted in the Main Stream
4389 * Attributes and VB-ID.
4390 */
4391
e3b95f1e
DV
4392#define _PIPEA_LINK_M_G4X 0x70060
4393#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4394#define PIPEA_DP_LINK_M_MASK (0xffffff)
4395
e3b95f1e
DV
4396#define _PIPEA_LINK_N_G4X 0x70064
4397#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4398#define PIPEA_DP_LINK_N_MASK (0xffffff)
4399
f0f59a00
VS
4400#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4401#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4402#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4403#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4404
585fb111
JB
4405/* Display & cursor control */
4406
4407/* Pipe A */
a57c774a 4408#define _PIPEADSL 0x70000
837ba00f
PZ
4409#define DSL_LINEMASK_GEN2 0x00000fff
4410#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4411#define _PIPEACONF 0x70008
5eddb70b
CW
4412#define PIPECONF_ENABLE (1<<31)
4413#define PIPECONF_DISABLE 0
4414#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4415#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4416#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4417#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4418#define PIPECONF_SINGLE_WIDE 0
4419#define PIPECONF_PIPE_UNLOCKED 0
4420#define PIPECONF_PIPE_LOCKED (1<<25)
4421#define PIPECONF_PALETTE 0
4422#define PIPECONF_GAMMA (1<<24)
585fb111 4423#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4424#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4425#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4426/* Note that pre-gen3 does not support interlaced display directly. Panel
4427 * fitting must be disabled on pre-ilk for interlaced. */
4428#define PIPECONF_PROGRESSIVE (0 << 21)
4429#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4430#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4431#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4432#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4433/* Ironlake and later have a complete new set of values for interlaced. PFIT
4434 * means panel fitter required, PF means progressive fetch, DBL means power
4435 * saving pixel doubling. */
4436#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4437#define PIPECONF_INTERLACED_ILK (3 << 21)
4438#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4439#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4440#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4441#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4442#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4443#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4444#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4445#define PIPECONF_BPC_MASK (0x7 << 5)
4446#define PIPECONF_8BPC (0<<5)
4447#define PIPECONF_10BPC (1<<5)
4448#define PIPECONF_6BPC (2<<5)
4449#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4450#define PIPECONF_DITHER_EN (1<<4)
4451#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4452#define PIPECONF_DITHER_TYPE_SP (0<<2)
4453#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4454#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4455#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4456#define _PIPEASTAT 0x70024
585fb111 4457#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4458#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4459#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4460#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4461#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4462#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4463#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4464#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4465#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4466#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4467#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4468#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4469#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4470#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4471#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4472#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4473#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4474#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4475#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4476#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4477#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4478#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4479#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4480#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4481#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4482#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4483#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4484#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4485#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4486#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4487#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4488#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4489#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4490#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4491#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4492#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4493#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4494#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4495#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4496#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4497#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4498#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4499#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4500#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4501#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4502#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4503
755e9019
ID
4504#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4505#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4506
84fd4f4e
RB
4507#define PIPE_A_OFFSET 0x70000
4508#define PIPE_B_OFFSET 0x71000
4509#define PIPE_C_OFFSET 0x72000
4510#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4511/*
4512 * There's actually no pipe EDP. Some pipe registers have
4513 * simply shifted from the pipe to the transcoder, while
4514 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4515 * to access such registers in transcoder EDP.
4516 */
4517#define PIPE_EDP_OFFSET 0x7f000
4518
f0f59a00 4519#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
4520 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4521 dev_priv->info.display_mmio_offset)
a57c774a 4522
f0f59a00
VS
4523#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4524#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4525#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4526#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4527#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 4528
756f85cf
PZ
4529#define _PIPE_MISC_A 0x70030
4530#define _PIPE_MISC_B 0x71030
4531#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4532#define PIPEMISC_DITHER_8_BPC (0<<5)
4533#define PIPEMISC_DITHER_10_BPC (1<<5)
4534#define PIPEMISC_DITHER_6_BPC (2<<5)
4535#define PIPEMISC_DITHER_12_BPC (3<<5)
4536#define PIPEMISC_DITHER_ENABLE (1<<4)
4537#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4538#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 4539#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4540
f0f59a00 4541#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 4542#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4543#define PIPEB_HLINE_INT_EN (1<<28)
4544#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4545#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4546#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4547#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4548#define PIPE_PSR_INT_EN (1<<22)
7983117f 4549#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4550#define PIPEA_HLINE_INT_EN (1<<20)
4551#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4552#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4553#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4554#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4555#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4556#define PIPEC_HLINE_INT_EN (1<<12)
4557#define PIPEC_VBLANK_INT_EN (1<<11)
4558#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4559#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4560#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4561
f0f59a00 4562#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
4563#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4564#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4565#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4566#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4567#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4568#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4569#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4570#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4571#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4572#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4573#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4574#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4575#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4576#define DPINVGTT_EN_MASK_CHV 0xfff0000
4577#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4578#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4579#define PLANEC_INVALID_GTT_STATUS (1<<9)
4580#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4581#define CURSORB_INVALID_GTT_STATUS (1<<7)
4582#define CURSORA_INVALID_GTT_STATUS (1<<6)
4583#define SPRITED_INVALID_GTT_STATUS (1<<5)
4584#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4585#define PLANEB_INVALID_GTT_STATUS (1<<3)
4586#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4587#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4588#define PLANEA_INVALID_GTT_STATUS (1<<0)
4589#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4590#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4591
f0f59a00 4592#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4593#define DSPARB_CSTART_MASK (0x7f << 7)
4594#define DSPARB_CSTART_SHIFT 7
4595#define DSPARB_BSTART_MASK (0x7f)
4596#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4597#define DSPARB_BEND_SHIFT 9 /* on 855 */
4598#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4599#define DSPARB_SPRITEA_SHIFT_VLV 0
4600#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4601#define DSPARB_SPRITEB_SHIFT_VLV 8
4602#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4603#define DSPARB_SPRITEC_SHIFT_VLV 16
4604#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4605#define DSPARB_SPRITED_SHIFT_VLV 24
4606#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 4607#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4608#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4609#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4610#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4611#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4612#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4613#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4614#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4615#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4616#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4617#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4618#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4619#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 4620#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4621#define DSPARB_SPRITEE_SHIFT_VLV 0
4622#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4623#define DSPARB_SPRITEF_SHIFT_VLV 8
4624#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4625
0a560674 4626/* pnv/gen4/g4x/vlv/chv */
f0f59a00 4627#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4628#define DSPFW_SR_SHIFT 23
4629#define DSPFW_SR_MASK (0x1ff<<23)
4630#define DSPFW_CURSORB_SHIFT 16
4631#define DSPFW_CURSORB_MASK (0x3f<<16)
4632#define DSPFW_PLANEB_SHIFT 8
4633#define DSPFW_PLANEB_MASK (0x7f<<8)
4634#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4635#define DSPFW_PLANEA_SHIFT 0
4636#define DSPFW_PLANEA_MASK (0x7f<<0)
4637#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 4638#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4639#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4640#define DSPFW_FBC_SR_SHIFT 28
4641#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4642#define DSPFW_FBC_HPLL_SR_SHIFT 24
4643#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4644#define DSPFW_SPRITEB_SHIFT (16)
4645#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4646#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4647#define DSPFW_CURSORA_SHIFT 8
4648#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4649#define DSPFW_PLANEC_OLD_SHIFT 0
4650#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4651#define DSPFW_SPRITEA_SHIFT 0
4652#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4653#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 4654#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4655#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4656#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4657#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4658#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4659#define DSPFW_HPLL_CURSOR_SHIFT 16
4660#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4661#define DSPFW_HPLL_SR_SHIFT 0
4662#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4663
4664/* vlv/chv */
f0f59a00 4665#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
4666#define DSPFW_SPRITEB_WM1_SHIFT 16
4667#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4668#define DSPFW_CURSORA_WM1_SHIFT 8
4669#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4670#define DSPFW_SPRITEA_WM1_SHIFT 0
4671#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 4672#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
4673#define DSPFW_PLANEB_WM1_SHIFT 24
4674#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4675#define DSPFW_PLANEA_WM1_SHIFT 16
4676#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4677#define DSPFW_CURSORB_WM1_SHIFT 8
4678#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4679#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4680#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 4681#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
4682#define DSPFW_SR_WM1_SHIFT 0
4683#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
4684#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4685#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
4686#define DSPFW_SPRITED_WM1_SHIFT 24
4687#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4688#define DSPFW_SPRITED_SHIFT 16
15665979 4689#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4690#define DSPFW_SPRITEC_WM1_SHIFT 8
4691#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4692#define DSPFW_SPRITEC_SHIFT 0
15665979 4693#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 4694#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
4695#define DSPFW_SPRITEF_WM1_SHIFT 24
4696#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4697#define DSPFW_SPRITEF_SHIFT 16
15665979 4698#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4699#define DSPFW_SPRITEE_WM1_SHIFT 8
4700#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4701#define DSPFW_SPRITEE_SHIFT 0
15665979 4702#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 4703#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
4704#define DSPFW_PLANEC_WM1_SHIFT 24
4705#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4706#define DSPFW_PLANEC_SHIFT 16
15665979 4707#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4708#define DSPFW_CURSORC_WM1_SHIFT 8
4709#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4710#define DSPFW_CURSORC_SHIFT 0
4711#define DSPFW_CURSORC_MASK (0x3f<<0)
4712
4713/* vlv/chv high order bits */
f0f59a00 4714#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 4715#define DSPFW_SR_HI_SHIFT 24
ae80152d 4716#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4717#define DSPFW_SPRITEF_HI_SHIFT 23
4718#define DSPFW_SPRITEF_HI_MASK (1<<23)
4719#define DSPFW_SPRITEE_HI_SHIFT 22
4720#define DSPFW_SPRITEE_HI_MASK (1<<22)
4721#define DSPFW_PLANEC_HI_SHIFT 21
4722#define DSPFW_PLANEC_HI_MASK (1<<21)
4723#define DSPFW_SPRITED_HI_SHIFT 20
4724#define DSPFW_SPRITED_HI_MASK (1<<20)
4725#define DSPFW_SPRITEC_HI_SHIFT 16
4726#define DSPFW_SPRITEC_HI_MASK (1<<16)
4727#define DSPFW_PLANEB_HI_SHIFT 12
4728#define DSPFW_PLANEB_HI_MASK (1<<12)
4729#define DSPFW_SPRITEB_HI_SHIFT 8
4730#define DSPFW_SPRITEB_HI_MASK (1<<8)
4731#define DSPFW_SPRITEA_HI_SHIFT 4
4732#define DSPFW_SPRITEA_HI_MASK (1<<4)
4733#define DSPFW_PLANEA_HI_SHIFT 0
4734#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 4735#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 4736#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4737#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4738#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4739#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4740#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4741#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4742#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4743#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4744#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4745#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4746#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4747#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4748#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4749#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4750#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4751#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4752#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4753#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4754#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4755#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4756
12a3c055 4757/* drain latency register values*/
f0f59a00 4758#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4759#define DDL_CURSOR_SHIFT 24
01e184cc 4760#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4761#define DDL_PLANE_SHIFT 0
341c526f
VS
4762#define DDL_PRECISION_HIGH (1<<7)
4763#define DDL_PRECISION_LOW (0<<7)
0948c265 4764#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4765
f0f59a00 4766#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 4767#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 4768#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 4769
7662c8bd 4770/* FIFO watermark sizes etc */
0e442c60 4771#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4772#define I915_FIFO_LINE_SIZE 64
4773#define I830_FIFO_LINE_SIZE 32
0e442c60 4774
ceb04246 4775#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4776#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4777#define I965_FIFO_SIZE 512
4778#define I945_FIFO_SIZE 127
7662c8bd 4779#define I915_FIFO_SIZE 95
dff33cfc 4780#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4781#define I830_FIFO_SIZE 95
0e442c60 4782
ceb04246 4783#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4784#define G4X_MAX_WM 0x3f
7662c8bd
SL
4785#define I915_MAX_WM 0x3f
4786
f2b115e6
AJ
4787#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4788#define PINEVIEW_FIFO_LINE_SIZE 64
4789#define PINEVIEW_MAX_WM 0x1ff
4790#define PINEVIEW_DFT_WM 0x3f
4791#define PINEVIEW_DFT_HPLLOFF_WM 0
4792#define PINEVIEW_GUARD_WM 10
4793#define PINEVIEW_CURSOR_FIFO 64
4794#define PINEVIEW_CURSOR_MAX_WM 0x3f
4795#define PINEVIEW_CURSOR_DFT_WM 0
4796#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4797
ceb04246 4798#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4799#define I965_CURSOR_FIFO 64
4800#define I965_CURSOR_MAX_WM 32
4801#define I965_CURSOR_DFT_WM 8
7f8a8569 4802
fae1267d 4803/* Watermark register definitions for SKL */
086f8e84
VS
4804#define _CUR_WM_A_0 0x70140
4805#define _CUR_WM_B_0 0x71140
4806#define _PLANE_WM_1_A_0 0x70240
4807#define _PLANE_WM_1_B_0 0x71240
4808#define _PLANE_WM_2_A_0 0x70340
4809#define _PLANE_WM_2_B_0 0x71340
4810#define _PLANE_WM_TRANS_1_A_0 0x70268
4811#define _PLANE_WM_TRANS_1_B_0 0x71268
4812#define _PLANE_WM_TRANS_2_A_0 0x70368
4813#define _PLANE_WM_TRANS_2_B_0 0x71368
4814#define _CUR_WM_TRANS_A_0 0x70168
4815#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
4816#define PLANE_WM_EN (1 << 31)
4817#define PLANE_WM_LINES_SHIFT 14
4818#define PLANE_WM_LINES_MASK 0x1f
4819#define PLANE_WM_BLOCKS_MASK 0x3ff
4820
086f8e84 4821#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
4822#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4823#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 4824
086f8e84
VS
4825#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4826#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
4827#define _PLANE_WM_BASE(pipe, plane) \
4828 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4829#define PLANE_WM(pipe, plane, level) \
f0f59a00 4830 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 4831#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 4832 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 4833#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 4834 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 4835#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 4836 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 4837
7f8a8569 4838/* define the Watermark register on Ironlake */
f0f59a00 4839#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 4840#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4841#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4842#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4843#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4844#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 4845
f0f59a00
VS
4846#define WM0_PIPEB_ILK _MMIO(0x45104)
4847#define WM0_PIPEC_IVB _MMIO(0x45200)
4848#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
4849#define WM1_LP_SR_EN (1<<31)
4850#define WM1_LP_LATENCY_SHIFT 24
4851#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4852#define WM1_LP_FBC_MASK (0xf<<20)
4853#define WM1_LP_FBC_SHIFT 20
416f4727 4854#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4855#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4856#define WM1_LP_SR_SHIFT 8
1996d624 4857#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 4858#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 4859#define WM2_LP_EN (1<<31)
f0f59a00 4860#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 4861#define WM3_LP_EN (1<<31)
f0f59a00
VS
4862#define WM1S_LP_ILK _MMIO(0x45120)
4863#define WM2S_LP_IVB _MMIO(0x45124)
4864#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 4865#define WM1S_LP_EN (1<<31)
7f8a8569 4866
cca32e9a
PZ
4867#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4868 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4869 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4870
7f8a8569 4871/* Memory latency timer register */
f0f59a00 4872#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
4873#define MLTR_WM1_SHIFT 0
4874#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4875/* the unit of memory self-refresh latency time is 0.5us */
4876#define ILK_SRLT_MASK 0x3f
4877
1398261a
YL
4878
4879/* the address where we get all kinds of latency value */
f0f59a00 4880#define SSKPD _MMIO(0x5d10)
1398261a
YL
4881#define SSKPD_WM_MASK 0x3f
4882#define SSKPD_WM0_SHIFT 0
4883#define SSKPD_WM1_SHIFT 8
4884#define SSKPD_WM2_SHIFT 16
4885#define SSKPD_WM3_SHIFT 24
4886
585fb111
JB
4887/*
4888 * The two pipe frame counter registers are not synchronized, so
4889 * reading a stable value is somewhat tricky. The following code
4890 * should work:
4891 *
4892 * do {
4893 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4894 * PIPE_FRAME_HIGH_SHIFT;
4895 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4896 * PIPE_FRAME_LOW_SHIFT);
4897 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4898 * PIPE_FRAME_HIGH_SHIFT);
4899 * } while (high1 != high2);
4900 * frame = (high1 << 8) | low1;
4901 */
25a2e2d0 4902#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4903#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4904#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4905#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4906#define PIPE_FRAME_LOW_MASK 0xff000000
4907#define PIPE_FRAME_LOW_SHIFT 24
4908#define PIPE_PIXEL_MASK 0x00ffffff
4909#define PIPE_PIXEL_SHIFT 0
9880b7a5 4910/* GM45+ just has to be different */
fd8f507c
VS
4911#define _PIPEA_FRMCOUNT_G4X 0x70040
4912#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
4913#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4914#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
4915
4916/* Cursor A & B regs */
5efb3e28 4917#define _CURACNTR 0x70080
14b60391
JB
4918/* Old style CUR*CNTR flags (desktop 8xx) */
4919#define CURSOR_ENABLE 0x80000000
4920#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4921#define CURSOR_STRIDE_SHIFT 28
4922#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4923#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4924#define CURSOR_FORMAT_SHIFT 24
4925#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4926#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4927#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4928#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4929#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4930#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4931/* New style CUR*CNTR flags */
4932#define CURSOR_MODE 0x27
585fb111 4933#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4934#define CURSOR_MODE_128_32B_AX 0x02
4935#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4936#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4937#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4938#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4939#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4940#define MCURSOR_PIPE_SELECT (1 << 28)
4941#define MCURSOR_PIPE_A 0x00
4942#define MCURSOR_PIPE_B (1 << 28)
585fb111 4943#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4944#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4945#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4946#define _CURABASE 0x70084
4947#define _CURAPOS 0x70088
585fb111
JB
4948#define CURSOR_POS_MASK 0x007FF
4949#define CURSOR_POS_SIGN 0x8000
4950#define CURSOR_X_SHIFT 0
4951#define CURSOR_Y_SHIFT 16
f0f59a00 4952#define CURSIZE _MMIO(0x700a0)
5efb3e28
VS
4953#define _CURBCNTR 0x700c0
4954#define _CURBBASE 0x700c4
4955#define _CURBPOS 0x700c8
585fb111 4956
65a21cd6
JB
4957#define _CURBCNTR_IVB 0x71080
4958#define _CURBBASE_IVB 0x71084
4959#define _CURBPOS_IVB 0x71088
4960
f0f59a00 4961#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
4962 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4963 dev_priv->info.display_mmio_offset)
4964
4965#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4966#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4967#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4968
5efb3e28
VS
4969#define CURSOR_A_OFFSET 0x70080
4970#define CURSOR_B_OFFSET 0x700c0
4971#define CHV_CURSOR_C_OFFSET 0x700e0
4972#define IVB_CURSOR_B_OFFSET 0x71080
4973#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4974
585fb111 4975/* Display A control */
a57c774a 4976#define _DSPACNTR 0x70180
585fb111
JB
4977#define DISPLAY_PLANE_ENABLE (1<<31)
4978#define DISPLAY_PLANE_DISABLE 0
4979#define DISPPLANE_GAMMA_ENABLE (1<<30)
4980#define DISPPLANE_GAMMA_DISABLE 0
4981#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4982#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4983#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4984#define DISPPLANE_BGRA555 (0x3<<26)
4985#define DISPPLANE_BGRX555 (0x4<<26)
4986#define DISPPLANE_BGRX565 (0x5<<26)
4987#define DISPPLANE_BGRX888 (0x6<<26)
4988#define DISPPLANE_BGRA888 (0x7<<26)
4989#define DISPPLANE_RGBX101010 (0x8<<26)
4990#define DISPPLANE_RGBA101010 (0x9<<26)
4991#define DISPPLANE_BGRX101010 (0xa<<26)
4992#define DISPPLANE_RGBX161616 (0xc<<26)
4993#define DISPPLANE_RGBX888 (0xe<<26)
4994#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4995#define DISPPLANE_STEREO_ENABLE (1<<25)
4996#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4997#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4998#define DISPPLANE_SEL_PIPE_SHIFT 24
4999#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 5000#define DISPPLANE_SEL_PIPE_A 0
b24e7179 5001#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5002#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5003#define DISPPLANE_SRC_KEY_DISABLE 0
5004#define DISPPLANE_LINE_DOUBLE (1<<20)
5005#define DISPPLANE_NO_LINE_DOUBLE 0
5006#define DISPPLANE_STEREO_POLARITY_FIRST 0
5007#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5008#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5009#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5010#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5011#define DISPPLANE_TILED (1<<10)
c14b0485 5012#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5013#define _DSPAADDR 0x70184
5014#define _DSPASTRIDE 0x70188
5015#define _DSPAPOS 0x7018C /* reserved */
5016#define _DSPASIZE 0x70190
5017#define _DSPASURF 0x7019C /* 965+ only */
5018#define _DSPATILEOFF 0x701A4 /* 965+ only */
5019#define _DSPAOFFSET 0x701A4 /* HSW */
5020#define _DSPASURFLIVE 0x701AC
5021
f0f59a00
VS
5022#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5023#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5024#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5025#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5026#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5027#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5028#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5029#define DSPLINOFF(plane) DSPADDR(plane)
5030#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5031#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5032
c14b0485
VS
5033/* CHV pipe B blender and primary plane */
5034#define _CHV_BLEND_A 0x60a00
5035#define CHV_BLEND_LEGACY (0<<30)
5036#define CHV_BLEND_ANDROID (1<<30)
5037#define CHV_BLEND_MPO (2<<30)
5038#define CHV_BLEND_MASK (3<<30)
5039#define _CHV_CANVAS_A 0x60a04
5040#define _PRIMPOS_A 0x60a08
5041#define _PRIMSIZE_A 0x60a0c
5042#define _PRIMCNSTALPHA_A 0x60a10
5043#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5044
f0f59a00
VS
5045#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5046#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5047#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5048#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5049#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5050
446f2545
AR
5051/* Display/Sprite base address macros */
5052#define DISP_BASEADDR_MASK (0xfffff000)
5053#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5054#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5055
85fa792b
VS
5056/*
5057 * VBIOS flags
5058 * gen2:
5059 * [00:06] alm,mgm
5060 * [10:16] all
5061 * [30:32] alm,mgm
5062 * gen3+:
5063 * [00:0f] all
5064 * [10:1f] all
5065 * [30:32] all
5066 */
f0f59a00
VS
5067#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5068#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5069#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5070#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5071
5072/* Pipe B */
5c969aa7
DL
5073#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5074#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5075#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5076#define _PIPEBFRAMEHIGH 0x71040
5077#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5078#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5079#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5080
585fb111
JB
5081
5082/* Display B control */
5c969aa7 5083#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5084#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5085#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5086#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5087#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5088#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5089#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5090#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5091#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5092#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5093#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5094#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5095#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5096
b840d907
JB
5097/* Sprite A control */
5098#define _DVSACNTR 0x72180
5099#define DVS_ENABLE (1<<31)
5100#define DVS_GAMMA_ENABLE (1<<30)
5101#define DVS_PIXFORMAT_MASK (3<<25)
5102#define DVS_FORMAT_YUV422 (0<<25)
5103#define DVS_FORMAT_RGBX101010 (1<<25)
5104#define DVS_FORMAT_RGBX888 (2<<25)
5105#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5106#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5107#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5108#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5109#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5110#define DVS_YUV_ORDER_YUYV (0<<16)
5111#define DVS_YUV_ORDER_UYVY (1<<16)
5112#define DVS_YUV_ORDER_YVYU (2<<16)
5113#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5114#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5115#define DVS_DEST_KEY (1<<2)
5116#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5117#define DVS_TILED (1<<10)
5118#define _DVSALINOFF 0x72184
5119#define _DVSASTRIDE 0x72188
5120#define _DVSAPOS 0x7218c
5121#define _DVSASIZE 0x72190
5122#define _DVSAKEYVAL 0x72194
5123#define _DVSAKEYMSK 0x72198
5124#define _DVSASURF 0x7219c
5125#define _DVSAKEYMAXVAL 0x721a0
5126#define _DVSATILEOFF 0x721a4
5127#define _DVSASURFLIVE 0x721ac
5128#define _DVSASCALE 0x72204
5129#define DVS_SCALE_ENABLE (1<<31)
5130#define DVS_FILTER_MASK (3<<29)
5131#define DVS_FILTER_MEDIUM (0<<29)
5132#define DVS_FILTER_ENHANCING (1<<29)
5133#define DVS_FILTER_SOFTENING (2<<29)
5134#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5135#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5136#define _DVSAGAMC 0x72300
5137
5138#define _DVSBCNTR 0x73180
5139#define _DVSBLINOFF 0x73184
5140#define _DVSBSTRIDE 0x73188
5141#define _DVSBPOS 0x7318c
5142#define _DVSBSIZE 0x73190
5143#define _DVSBKEYVAL 0x73194
5144#define _DVSBKEYMSK 0x73198
5145#define _DVSBSURF 0x7319c
5146#define _DVSBKEYMAXVAL 0x731a0
5147#define _DVSBTILEOFF 0x731a4
5148#define _DVSBSURFLIVE 0x731ac
5149#define _DVSBSCALE 0x73204
5150#define _DVSBGAMC 0x73300
5151
f0f59a00
VS
5152#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5153#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5154#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5155#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5156#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5157#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5158#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5159#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5160#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5161#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5162#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5163#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5164
5165#define _SPRA_CTL 0x70280
5166#define SPRITE_ENABLE (1<<31)
5167#define SPRITE_GAMMA_ENABLE (1<<30)
5168#define SPRITE_PIXFORMAT_MASK (7<<25)
5169#define SPRITE_FORMAT_YUV422 (0<<25)
5170#define SPRITE_FORMAT_RGBX101010 (1<<25)
5171#define SPRITE_FORMAT_RGBX888 (2<<25)
5172#define SPRITE_FORMAT_RGBX161616 (3<<25)
5173#define SPRITE_FORMAT_YUV444 (4<<25)
5174#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5175#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5176#define SPRITE_SOURCE_KEY (1<<22)
5177#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5178#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5179#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5180#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5181#define SPRITE_YUV_ORDER_YUYV (0<<16)
5182#define SPRITE_YUV_ORDER_UYVY (1<<16)
5183#define SPRITE_YUV_ORDER_YVYU (2<<16)
5184#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5185#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5186#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5187#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5188#define SPRITE_TILED (1<<10)
5189#define SPRITE_DEST_KEY (1<<2)
5190#define _SPRA_LINOFF 0x70284
5191#define _SPRA_STRIDE 0x70288
5192#define _SPRA_POS 0x7028c
5193#define _SPRA_SIZE 0x70290
5194#define _SPRA_KEYVAL 0x70294
5195#define _SPRA_KEYMSK 0x70298
5196#define _SPRA_SURF 0x7029c
5197#define _SPRA_KEYMAX 0x702a0
5198#define _SPRA_TILEOFF 0x702a4
c54173a8 5199#define _SPRA_OFFSET 0x702a4
32ae46bf 5200#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5201#define _SPRA_SCALE 0x70304
5202#define SPRITE_SCALE_ENABLE (1<<31)
5203#define SPRITE_FILTER_MASK (3<<29)
5204#define SPRITE_FILTER_MEDIUM (0<<29)
5205#define SPRITE_FILTER_ENHANCING (1<<29)
5206#define SPRITE_FILTER_SOFTENING (2<<29)
5207#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5208#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5209#define _SPRA_GAMC 0x70400
5210
5211#define _SPRB_CTL 0x71280
5212#define _SPRB_LINOFF 0x71284
5213#define _SPRB_STRIDE 0x71288
5214#define _SPRB_POS 0x7128c
5215#define _SPRB_SIZE 0x71290
5216#define _SPRB_KEYVAL 0x71294
5217#define _SPRB_KEYMSK 0x71298
5218#define _SPRB_SURF 0x7129c
5219#define _SPRB_KEYMAX 0x712a0
5220#define _SPRB_TILEOFF 0x712a4
c54173a8 5221#define _SPRB_OFFSET 0x712a4
32ae46bf 5222#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5223#define _SPRB_SCALE 0x71304
5224#define _SPRB_GAMC 0x71400
5225
f0f59a00
VS
5226#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5227#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5228#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5229#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5230#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5231#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5232#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5233#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5234#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5235#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5236#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5237#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5238#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5239#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5240
921c3b67 5241#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5242#define SP_ENABLE (1<<31)
4ea67bc7 5243#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5244#define SP_PIXFORMAT_MASK (0xf<<26)
5245#define SP_FORMAT_YUV422 (0<<26)
5246#define SP_FORMAT_BGR565 (5<<26)
5247#define SP_FORMAT_BGRX8888 (6<<26)
5248#define SP_FORMAT_BGRA8888 (7<<26)
5249#define SP_FORMAT_RGBX1010102 (8<<26)
5250#define SP_FORMAT_RGBA1010102 (9<<26)
5251#define SP_FORMAT_RGBX8888 (0xe<<26)
5252#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5253#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5254#define SP_SOURCE_KEY (1<<22)
5255#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5256#define SP_YUV_ORDER_YUYV (0<<16)
5257#define SP_YUV_ORDER_UYVY (1<<16)
5258#define SP_YUV_ORDER_YVYU (2<<16)
5259#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5260#define SP_ROTATE_180 (1<<15)
7f1f3851 5261#define SP_TILED (1<<10)
c14b0485 5262#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5263#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5264#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5265#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5266#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5267#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5268#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5269#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5270#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5271#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5272#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5273#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5274#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5275
5276#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5277#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5278#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5279#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5280#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5281#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5282#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5283#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5284#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5285#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5286#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5287#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 5288
f0f59a00
VS
5289#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5290#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5291#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5292#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5293#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5294#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5295#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5296#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5297#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5298#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5299#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5300#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
7f1f3851 5301
6ca2aeb2
VS
5302/*
5303 * CHV pipe B sprite CSC
5304 *
5305 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5306 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5307 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5308 */
f0f59a00
VS
5309#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5310#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5311#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
6ca2aeb2
VS
5312#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5313#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5314
f0f59a00
VS
5315#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5316#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5317#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5318#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5319#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
6ca2aeb2
VS
5320#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5321#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5322
f0f59a00
VS
5323#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5324#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5325#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
6ca2aeb2
VS
5326#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5327#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5328
f0f59a00
VS
5329#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5330#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5331#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
6ca2aeb2
VS
5332#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5333#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5334
70d21f0e
DL
5335/* Skylake plane registers */
5336
5337#define _PLANE_CTL_1_A 0x70180
5338#define _PLANE_CTL_2_A 0x70280
5339#define _PLANE_CTL_3_A 0x70380
5340#define PLANE_CTL_ENABLE (1 << 31)
5341#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5342#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5343#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5344#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5345#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5346#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5347#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5348#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5349#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5350#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5351#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5352#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5353#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5354#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5355#define PLANE_CTL_ORDER_BGRX (0 << 20)
5356#define PLANE_CTL_ORDER_RGBX (1 << 20)
5357#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5358#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5359#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5360#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5361#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5362#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5363#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5364#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5365#define PLANE_CTL_TILED_MASK (0x7 << 10)
5366#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5367#define PLANE_CTL_TILED_X ( 1 << 10)
5368#define PLANE_CTL_TILED_Y ( 4 << 10)
5369#define PLANE_CTL_TILED_YF ( 5 << 10)
5370#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5371#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5372#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5373#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5374#define PLANE_CTL_ROTATE_MASK 0x3
5375#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5376#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5377#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5378#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5379#define _PLANE_STRIDE_1_A 0x70188
5380#define _PLANE_STRIDE_2_A 0x70288
5381#define _PLANE_STRIDE_3_A 0x70388
5382#define _PLANE_POS_1_A 0x7018c
5383#define _PLANE_POS_2_A 0x7028c
5384#define _PLANE_POS_3_A 0x7038c
5385#define _PLANE_SIZE_1_A 0x70190
5386#define _PLANE_SIZE_2_A 0x70290
5387#define _PLANE_SIZE_3_A 0x70390
5388#define _PLANE_SURF_1_A 0x7019c
5389#define _PLANE_SURF_2_A 0x7029c
5390#define _PLANE_SURF_3_A 0x7039c
5391#define _PLANE_OFFSET_1_A 0x701a4
5392#define _PLANE_OFFSET_2_A 0x702a4
5393#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5394#define _PLANE_KEYVAL_1_A 0x70194
5395#define _PLANE_KEYVAL_2_A 0x70294
5396#define _PLANE_KEYMSK_1_A 0x70198
5397#define _PLANE_KEYMSK_2_A 0x70298
5398#define _PLANE_KEYMAX_1_A 0x701a0
5399#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5400#define _PLANE_BUF_CFG_1_A 0x7027c
5401#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5402#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5403#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5404
5405#define _PLANE_CTL_1_B 0x71180
5406#define _PLANE_CTL_2_B 0x71280
5407#define _PLANE_CTL_3_B 0x71380
5408#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5409#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5410#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5411#define PLANE_CTL(pipe, plane) \
f0f59a00 5412 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
5413
5414#define _PLANE_STRIDE_1_B 0x71188
5415#define _PLANE_STRIDE_2_B 0x71288
5416#define _PLANE_STRIDE_3_B 0x71388
5417#define _PLANE_STRIDE_1(pipe) \
5418 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5419#define _PLANE_STRIDE_2(pipe) \
5420 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5421#define _PLANE_STRIDE_3(pipe) \
5422 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5423#define PLANE_STRIDE(pipe, plane) \
f0f59a00 5424 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
5425
5426#define _PLANE_POS_1_B 0x7118c
5427#define _PLANE_POS_2_B 0x7128c
5428#define _PLANE_POS_3_B 0x7138c
5429#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5430#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5431#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5432#define PLANE_POS(pipe, plane) \
f0f59a00 5433 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
5434
5435#define _PLANE_SIZE_1_B 0x71190
5436#define _PLANE_SIZE_2_B 0x71290
5437#define _PLANE_SIZE_3_B 0x71390
5438#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5439#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5440#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5441#define PLANE_SIZE(pipe, plane) \
f0f59a00 5442 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
5443
5444#define _PLANE_SURF_1_B 0x7119c
5445#define _PLANE_SURF_2_B 0x7129c
5446#define _PLANE_SURF_3_B 0x7139c
5447#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5448#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5449#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5450#define PLANE_SURF(pipe, plane) \
f0f59a00 5451 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
5452
5453#define _PLANE_OFFSET_1_B 0x711a4
5454#define _PLANE_OFFSET_2_B 0x712a4
5455#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5456#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5457#define PLANE_OFFSET(pipe, plane) \
f0f59a00 5458 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 5459
dc2a41b4
DL
5460#define _PLANE_KEYVAL_1_B 0x71194
5461#define _PLANE_KEYVAL_2_B 0x71294
5462#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5463#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5464#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 5465 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
5466
5467#define _PLANE_KEYMSK_1_B 0x71198
5468#define _PLANE_KEYMSK_2_B 0x71298
5469#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5470#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5471#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 5472 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
5473
5474#define _PLANE_KEYMAX_1_B 0x711a0
5475#define _PLANE_KEYMAX_2_B 0x712a0
5476#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5477#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5478#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 5479 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 5480
8211bd5b
DL
5481#define _PLANE_BUF_CFG_1_B 0x7127c
5482#define _PLANE_BUF_CFG_2_B 0x7137c
5483#define _PLANE_BUF_CFG_1(pipe) \
5484 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5485#define _PLANE_BUF_CFG_2(pipe) \
5486 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5487#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 5488 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 5489
2cd601c6
CK
5490#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5491#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5492#define _PLANE_NV12_BUF_CFG_1(pipe) \
5493 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5494#define _PLANE_NV12_BUF_CFG_2(pipe) \
5495 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5496#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 5497 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 5498
8211bd5b
DL
5499/* SKL new cursor registers */
5500#define _CUR_BUF_CFG_A 0x7017c
5501#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 5502#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 5503
585fb111 5504/* VBIOS regs */
f0f59a00 5505#define VGACNTRL _MMIO(0x71400)
585fb111
JB
5506# define VGA_DISP_DISABLE (1 << 31)
5507# define VGA_2X_MODE (1 << 30)
5508# define VGA_PIPE_B_SELECT (1 << 29)
5509
f0f59a00 5510#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 5511
f2b115e6 5512/* Ironlake */
b9055052 5513
f0f59a00 5514#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 5515
f0f59a00 5516#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
5517#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5518#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5519#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5520#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5521#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5522#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5523#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5524#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5525#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5526#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5527
5528/* refresh rate hardware control */
f0f59a00 5529#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
5530#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5531#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5532
f0f59a00 5533#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 5534#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
5535#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5536#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5537#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5538#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5539#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 5540
f0f59a00 5541#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
5542# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5543# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5544
f0f59a00 5545#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
5546# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5547
f0f59a00 5548#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
5549#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5550#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5551#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5552
5553
a57c774a 5554#define _PIPEA_DATA_M1 0x60030
5eddb70b 5555#define PIPE_DATA_M1_OFFSET 0
a57c774a 5556#define _PIPEA_DATA_N1 0x60034
5eddb70b 5557#define PIPE_DATA_N1_OFFSET 0
b9055052 5558
a57c774a 5559#define _PIPEA_DATA_M2 0x60038
5eddb70b 5560#define PIPE_DATA_M2_OFFSET 0
a57c774a 5561#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5562#define PIPE_DATA_N2_OFFSET 0
b9055052 5563
a57c774a 5564#define _PIPEA_LINK_M1 0x60040
5eddb70b 5565#define PIPE_LINK_M1_OFFSET 0
a57c774a 5566#define _PIPEA_LINK_N1 0x60044
5eddb70b 5567#define PIPE_LINK_N1_OFFSET 0
b9055052 5568
a57c774a 5569#define _PIPEA_LINK_M2 0x60048
5eddb70b 5570#define PIPE_LINK_M2_OFFSET 0
a57c774a 5571#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5572#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5573
5574/* PIPEB timing regs are same start from 0x61000 */
5575
a57c774a
AK
5576#define _PIPEB_DATA_M1 0x61030
5577#define _PIPEB_DATA_N1 0x61034
5578#define _PIPEB_DATA_M2 0x61038
5579#define _PIPEB_DATA_N2 0x6103c
5580#define _PIPEB_LINK_M1 0x61040
5581#define _PIPEB_LINK_N1 0x61044
5582#define _PIPEB_LINK_M2 0x61048
5583#define _PIPEB_LINK_N2 0x6104c
5584
f0f59a00
VS
5585#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5586#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5587#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5588#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5589#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5590#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5591#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5592#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5593
5594/* CPU panel fitter */
9db4a9c7
JB
5595/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5596#define _PFA_CTL_1 0x68080
5597#define _PFB_CTL_1 0x68880
b9055052 5598#define PF_ENABLE (1<<31)
13888d78
PZ
5599#define PF_PIPE_SEL_MASK_IVB (3<<29)
5600#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5601#define PF_FILTER_MASK (3<<23)
5602#define PF_FILTER_PROGRAMMED (0<<23)
5603#define PF_FILTER_MED_3x3 (1<<23)
5604#define PF_FILTER_EDGE_ENHANCE (2<<23)
5605#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5606#define _PFA_WIN_SZ 0x68074
5607#define _PFB_WIN_SZ 0x68874
5608#define _PFA_WIN_POS 0x68070
5609#define _PFB_WIN_POS 0x68870
5610#define _PFA_VSCALE 0x68084
5611#define _PFB_VSCALE 0x68884
5612#define _PFA_HSCALE 0x68090
5613#define _PFB_HSCALE 0x68890
5614
f0f59a00
VS
5615#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5616#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5617#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5618#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5619#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5620
bd2e244f
JB
5621#define _PSA_CTL 0x68180
5622#define _PSB_CTL 0x68980
5623#define PS_ENABLE (1<<31)
5624#define _PSA_WIN_SZ 0x68174
5625#define _PSB_WIN_SZ 0x68974
5626#define _PSA_WIN_POS 0x68170
5627#define _PSB_WIN_POS 0x68970
5628
f0f59a00
VS
5629#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5630#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5631#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 5632
1c9a2d4a
CK
5633/*
5634 * Skylake scalers
5635 */
5636#define _PS_1A_CTRL 0x68180
5637#define _PS_2A_CTRL 0x68280
5638#define _PS_1B_CTRL 0x68980
5639#define _PS_2B_CTRL 0x68A80
5640#define _PS_1C_CTRL 0x69180
5641#define PS_SCALER_EN (1 << 31)
5642#define PS_SCALER_MODE_MASK (3 << 28)
5643#define PS_SCALER_MODE_DYN (0 << 28)
5644#define PS_SCALER_MODE_HQ (1 << 28)
5645#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 5646#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
5647#define PS_FILTER_MASK (3 << 23)
5648#define PS_FILTER_MEDIUM (0 << 23)
5649#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5650#define PS_FILTER_BILINEAR (3 << 23)
5651#define PS_VERT3TAP (1 << 21)
5652#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5653#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5654#define PS_PWRUP_PROGRESS (1 << 17)
5655#define PS_V_FILTER_BYPASS (1 << 8)
5656#define PS_VADAPT_EN (1 << 7)
5657#define PS_VADAPT_MODE_MASK (3 << 5)
5658#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5659#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5660#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5661
5662#define _PS_PWR_GATE_1A 0x68160
5663#define _PS_PWR_GATE_2A 0x68260
5664#define _PS_PWR_GATE_1B 0x68960
5665#define _PS_PWR_GATE_2B 0x68A60
5666#define _PS_PWR_GATE_1C 0x69160
5667#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5668#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5669#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5670#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5671#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5672#define PS_PWR_GATE_SLPEN_8 0
5673#define PS_PWR_GATE_SLPEN_16 1
5674#define PS_PWR_GATE_SLPEN_24 2
5675#define PS_PWR_GATE_SLPEN_32 3
5676
5677#define _PS_WIN_POS_1A 0x68170
5678#define _PS_WIN_POS_2A 0x68270
5679#define _PS_WIN_POS_1B 0x68970
5680#define _PS_WIN_POS_2B 0x68A70
5681#define _PS_WIN_POS_1C 0x69170
5682
5683#define _PS_WIN_SZ_1A 0x68174
5684#define _PS_WIN_SZ_2A 0x68274
5685#define _PS_WIN_SZ_1B 0x68974
5686#define _PS_WIN_SZ_2B 0x68A74
5687#define _PS_WIN_SZ_1C 0x69174
5688
5689#define _PS_VSCALE_1A 0x68184
5690#define _PS_VSCALE_2A 0x68284
5691#define _PS_VSCALE_1B 0x68984
5692#define _PS_VSCALE_2B 0x68A84
5693#define _PS_VSCALE_1C 0x69184
5694
5695#define _PS_HSCALE_1A 0x68190
5696#define _PS_HSCALE_2A 0x68290
5697#define _PS_HSCALE_1B 0x68990
5698#define _PS_HSCALE_2B 0x68A90
5699#define _PS_HSCALE_1C 0x69190
5700
5701#define _PS_VPHASE_1A 0x68188
5702#define _PS_VPHASE_2A 0x68288
5703#define _PS_VPHASE_1B 0x68988
5704#define _PS_VPHASE_2B 0x68A88
5705#define _PS_VPHASE_1C 0x69188
5706
5707#define _PS_HPHASE_1A 0x68194
5708#define _PS_HPHASE_2A 0x68294
5709#define _PS_HPHASE_1B 0x68994
5710#define _PS_HPHASE_2B 0x68A94
5711#define _PS_HPHASE_1C 0x69194
5712
5713#define _PS_ECC_STAT_1A 0x681D0
5714#define _PS_ECC_STAT_2A 0x682D0
5715#define _PS_ECC_STAT_1B 0x689D0
5716#define _PS_ECC_STAT_2B 0x68AD0
5717#define _PS_ECC_STAT_1C 0x691D0
5718
5719#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 5720#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5721 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5722 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 5723#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5724 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5725 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 5726#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5727 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5728 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 5729#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5730 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5731 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 5732#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5733 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5734 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 5735#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5736 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5737 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 5738#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5739 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5740 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 5741#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5742 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5743 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 5744#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 5745 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 5746 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 5747
b9055052 5748/* legacy palette */
9db4a9c7
JB
5749#define _LGC_PALETTE_A 0x4a000
5750#define _LGC_PALETTE_B 0x4a800
f0f59a00 5751#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 5752
42db64ef
PZ
5753#define _GAMMA_MODE_A 0x4a480
5754#define _GAMMA_MODE_B 0x4ac80
f0f59a00 5755#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 5756#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5757#define GAMMA_MODE_MODE_8BIT (0 << 0)
5758#define GAMMA_MODE_MODE_10BIT (1 << 0)
5759#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5760#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5761
8337206d 5762/* DMC/CSR */
f0f59a00 5763#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
5764#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5765#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
5766#define CSR_SSP_BASE _MMIO(0x8F074)
5767#define CSR_HTP_SKL _MMIO(0x8F004)
5768#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
5769#define CSR_LAST_WRITE_VALUE 0xc003b400
5770/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5771#define CSR_MMIO_START_RANGE 0x80000
5772#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
5773#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5774#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5775#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 5776
b9055052
ZW
5777/* interrupts */
5778#define DE_MASTER_IRQ_CONTROL (1 << 31)
5779#define DE_SPRITEB_FLIP_DONE (1 << 29)
5780#define DE_SPRITEA_FLIP_DONE (1 << 28)
5781#define DE_PLANEB_FLIP_DONE (1 << 27)
5782#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5783#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5784#define DE_PCU_EVENT (1 << 25)
5785#define DE_GTT_FAULT (1 << 24)
5786#define DE_POISON (1 << 23)
5787#define DE_PERFORM_COUNTER (1 << 22)
5788#define DE_PCH_EVENT (1 << 21)
5789#define DE_AUX_CHANNEL_A (1 << 20)
5790#define DE_DP_A_HOTPLUG (1 << 19)
5791#define DE_GSE (1 << 18)
5792#define DE_PIPEB_VBLANK (1 << 15)
5793#define DE_PIPEB_EVEN_FIELD (1 << 14)
5794#define DE_PIPEB_ODD_FIELD (1 << 13)
5795#define DE_PIPEB_LINE_COMPARE (1 << 12)
5796#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5797#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5798#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5799#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5800#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5801#define DE_PIPEA_EVEN_FIELD (1 << 6)
5802#define DE_PIPEA_ODD_FIELD (1 << 5)
5803#define DE_PIPEA_LINE_COMPARE (1 << 4)
5804#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5805#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5806#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5807#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5808#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5809
b1f14ad0 5810/* More Ivybridge lolz */
8664281b 5811#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5812#define DE_GSE_IVB (1<<29)
5813#define DE_PCH_EVENT_IVB (1<<28)
5814#define DE_DP_A_HOTPLUG_IVB (1<<27)
5815#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5816#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5817#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5818#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5819#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5820#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5821#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5822#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5823#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5824#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5825#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 5826#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 5827
f0f59a00 5828#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
5829#define MASTER_INTERRUPT_ENABLE (1<<31)
5830
f0f59a00
VS
5831#define DEISR _MMIO(0x44000)
5832#define DEIMR _MMIO(0x44004)
5833#define DEIIR _MMIO(0x44008)
5834#define DEIER _MMIO(0x4400c)
b9055052 5835
f0f59a00
VS
5836#define GTISR _MMIO(0x44010)
5837#define GTIMR _MMIO(0x44014)
5838#define GTIIR _MMIO(0x44018)
5839#define GTIER _MMIO(0x4401c)
b9055052 5840
f0f59a00 5841#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
5842#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5843#define GEN8_PCU_IRQ (1<<30)
5844#define GEN8_DE_PCH_IRQ (1<<23)
5845#define GEN8_DE_MISC_IRQ (1<<22)
5846#define GEN8_DE_PORT_IRQ (1<<20)
5847#define GEN8_DE_PIPE_C_IRQ (1<<18)
5848#define GEN8_DE_PIPE_B_IRQ (1<<17)
5849#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 5850#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 5851#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5852#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5853#define GEN8_GT_VCS2_IRQ (1<<3)
5854#define GEN8_GT_VCS1_IRQ (1<<2)
5855#define GEN8_GT_BCS_IRQ (1<<1)
5856#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 5857
f0f59a00
VS
5858#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5859#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5860#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5861#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 5862
abd58f01 5863#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 5864#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 5865#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 5866#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 5867#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 5868#define GEN8_WD_IRQ_SHIFT 16
abd58f01 5869
f0f59a00
VS
5870#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5871#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5872#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5873#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 5874#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5875#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5876#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5877#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5878#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5879#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5880#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5881#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5882#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5883#define GEN8_PIPE_VSYNC (1 << 1)
5884#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5885#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5886#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5887#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5888#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5889#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5890#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5891#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5892#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5893#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 5894#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
5895#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5896 (GEN8_PIPE_CURSOR_FAULT | \
5897 GEN8_PIPE_SPRITE_FAULT | \
5898 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5899#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5900 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5901 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5902 GEN9_PIPE_PLANE3_FAULT | \
5903 GEN9_PIPE_PLANE2_FAULT | \
5904 GEN9_PIPE_PLANE1_FAULT)
abd58f01 5905
f0f59a00
VS
5906#define GEN8_DE_PORT_ISR _MMIO(0x44440)
5907#define GEN8_DE_PORT_IMR _MMIO(0x44444)
5908#define GEN8_DE_PORT_IIR _MMIO(0x44448)
5909#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
5910#define GEN9_AUX_CHANNEL_D (1 << 27)
5911#define GEN9_AUX_CHANNEL_C (1 << 26)
5912#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5913#define BXT_DE_PORT_HP_DDIC (1 << 5)
5914#define BXT_DE_PORT_HP_DDIB (1 << 4)
5915#define BXT_DE_PORT_HP_DDIA (1 << 3)
5916#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5917 BXT_DE_PORT_HP_DDIB | \
5918 BXT_DE_PORT_HP_DDIC)
5919#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5920#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5921#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 5922
f0f59a00
VS
5923#define GEN8_DE_MISC_ISR _MMIO(0x44460)
5924#define GEN8_DE_MISC_IMR _MMIO(0x44464)
5925#define GEN8_DE_MISC_IIR _MMIO(0x44468)
5926#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
5927#define GEN8_DE_MISC_GSE (1 << 27)
5928
f0f59a00
VS
5929#define GEN8_PCU_ISR _MMIO(0x444e0)
5930#define GEN8_PCU_IMR _MMIO(0x444e4)
5931#define GEN8_PCU_IIR _MMIO(0x444e8)
5932#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 5933
f0f59a00 5934#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
5935/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5936#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5937#define ILK_DPARB_GATE (1<<22)
5938#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 5939#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
5940#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5941#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5942#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5943#define ILK_HDCP_DISABLE (1 << 25)
5944#define ILK_eDP_A_DISABLE (1 << 24)
5945#define HSW_CDCLK_LIMIT (1 << 24)
5946#define ILK_DESKTOP (1 << 23)
231e54f6 5947
f0f59a00 5948#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
5949#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5950#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5951#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5952#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5953#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5954
f0f59a00 5955#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
5956# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5957# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5958
f0f59a00 5959#define CHICKEN_PAR1_1 _MMIO(0x42080)
fe4ab3ce 5960#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5961#define FORCE_ARB_IDLE_PLANES (1 << 14)
5962
fe4ab3ce
BW
5963#define _CHICKEN_PIPESL_1_A 0x420b0
5964#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5965#define HSW_FBCQ_DIS (1 << 22)
5966#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 5967#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 5968
f0f59a00 5969#define DISP_ARB_CTL _MMIO(0x45000)
553bd149 5970#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5971#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 5972#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 5973#define DISP_DATA_PARTITION_5_6 (1<<6)
f0f59a00 5974#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
5975#define DBUF_POWER_REQUEST (1<<31)
5976#define DBUF_POWER_STATE (1<<30)
f0f59a00 5977#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
5978#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5979#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 5980#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 5981#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5982
f0f59a00 5983#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
5984#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5985#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5986#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5987#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5988#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5989
f0f59a00 5990#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26
DL
5991#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5992
e4e0c058 5993/* GEN7 chicken */
f0f59a00 5994#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 5995# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5996# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 5997#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
a75f3628 5998# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5999
f0f59a00 6000#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6001# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6002# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 6003
f0f59a00 6004#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
6005#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6006
f0f59a00 6007#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
6008#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6009
f0f59a00 6010#define GEN8_L3SQCREG1 _MMIO(0xB100)
51ce4db1
RV
6011#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
6012
f0f59a00 6013#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 6014#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 6015#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
6016#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6017#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 6018
f0f59a00 6019#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
6020#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6021
f0f59a00 6022#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
6023#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6024
f0f59a00 6025#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 6026#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 6027#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 6028
63801f21 6029/* GEN8 chicken */
f0f59a00 6030#define HDC_CHICKEN0 _MMIO(0x7300)
2a0ee94f 6031#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 6032#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
6033#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6034#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6035#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 6036#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 6037
38a39a7b 6038/* GEN9 chicken */
f0f59a00 6039#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
6040#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6041
db099c8f 6042/* WaCatErrorRejectionIssue */
f0f59a00 6043#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
6044#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6045
f0f59a00 6046#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
6047#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6048
f0f59a00 6049#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
6050#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6051
b9055052
ZW
6052/* PCH */
6053
23e81d69 6054/* south display engine interrupt: IBX */
776ad806
JB
6055#define SDE_AUDIO_POWER_D (1 << 27)
6056#define SDE_AUDIO_POWER_C (1 << 26)
6057#define SDE_AUDIO_POWER_B (1 << 25)
6058#define SDE_AUDIO_POWER_SHIFT (25)
6059#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6060#define SDE_GMBUS (1 << 24)
6061#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6062#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6063#define SDE_AUDIO_HDCP_MASK (3 << 22)
6064#define SDE_AUDIO_TRANSB (1 << 21)
6065#define SDE_AUDIO_TRANSA (1 << 20)
6066#define SDE_AUDIO_TRANS_MASK (3 << 20)
6067#define SDE_POISON (1 << 19)
6068/* 18 reserved */
6069#define SDE_FDI_RXB (1 << 17)
6070#define SDE_FDI_RXA (1 << 16)
6071#define SDE_FDI_MASK (3 << 16)
6072#define SDE_AUXD (1 << 15)
6073#define SDE_AUXC (1 << 14)
6074#define SDE_AUXB (1 << 13)
6075#define SDE_AUX_MASK (7 << 13)
6076/* 12 reserved */
b9055052
ZW
6077#define SDE_CRT_HOTPLUG (1 << 11)
6078#define SDE_PORTD_HOTPLUG (1 << 10)
6079#define SDE_PORTC_HOTPLUG (1 << 9)
6080#define SDE_PORTB_HOTPLUG (1 << 8)
6081#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6082#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6083 SDE_SDVOB_HOTPLUG | \
6084 SDE_PORTB_HOTPLUG | \
6085 SDE_PORTC_HOTPLUG | \
6086 SDE_PORTD_HOTPLUG)
776ad806
JB
6087#define SDE_TRANSB_CRC_DONE (1 << 5)
6088#define SDE_TRANSB_CRC_ERR (1 << 4)
6089#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6090#define SDE_TRANSA_CRC_DONE (1 << 2)
6091#define SDE_TRANSA_CRC_ERR (1 << 1)
6092#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6093#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6094
6095/* south display engine interrupt: CPT/PPT */
6096#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6097#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6098#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6099#define SDE_AUDIO_POWER_SHIFT_CPT 29
6100#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6101#define SDE_AUXD_CPT (1 << 27)
6102#define SDE_AUXC_CPT (1 << 26)
6103#define SDE_AUXB_CPT (1 << 25)
6104#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6105#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6106#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6107#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6108#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6109#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6110#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6111#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6112#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6113 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6114 SDE_PORTD_HOTPLUG_CPT | \
6115 SDE_PORTC_HOTPLUG_CPT | \
6116 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6117#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6118 SDE_PORTD_HOTPLUG_CPT | \
6119 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6120 SDE_PORTB_HOTPLUG_CPT | \
6121 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6122#define SDE_GMBUS_CPT (1 << 17)
8664281b 6123#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6124#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6125#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6126#define SDE_FDI_RXC_CPT (1 << 8)
6127#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6128#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6129#define SDE_FDI_RXB_CPT (1 << 4)
6130#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6131#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6132#define SDE_FDI_RXA_CPT (1 << 0)
6133#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6134 SDE_AUDIO_CP_REQ_B_CPT | \
6135 SDE_AUDIO_CP_REQ_A_CPT)
6136#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6137 SDE_AUDIO_CP_CHG_B_CPT | \
6138 SDE_AUDIO_CP_CHG_A_CPT)
6139#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6140 SDE_FDI_RXB_CPT | \
6141 SDE_FDI_RXA_CPT)
b9055052 6142
f0f59a00
VS
6143#define SDEISR _MMIO(0xc4000)
6144#define SDEIMR _MMIO(0xc4004)
6145#define SDEIIR _MMIO(0xc4008)
6146#define SDEIER _MMIO(0xc400c)
b9055052 6147
f0f59a00 6148#define SERR_INT _MMIO(0xc4040)
de032bf4 6149#define SERR_INT_POISON (1<<31)
8664281b
PZ
6150#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6151#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6152#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 6153#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 6154
b9055052 6155/* digital port hotplug */
f0f59a00 6156#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06
VS
6157#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6158#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6159#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6160#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6161#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6162#define PORTD_HOTPLUG_ENABLE (1 << 20)
6163#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6164#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6165#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6166#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6167#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6168#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6169#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6170#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6171#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3
VS
6172#define PORTC_HOTPLUG_ENABLE (1 << 12)
6173#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6174#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6175#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6176#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6177#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6178#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6179#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6180#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6181#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3
VS
6182#define PORTB_HOTPLUG_ENABLE (1 << 4)
6183#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6184#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6185#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6186#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6187#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6188#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
6189#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6190#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6191#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6192
f0f59a00 6193#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
6194#define PORTE_HOTPLUG_ENABLE (1 << 4)
6195#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
6196#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6197#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6198#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6199
f0f59a00
VS
6200#define PCH_GPIOA _MMIO(0xc5010)
6201#define PCH_GPIOB _MMIO(0xc5014)
6202#define PCH_GPIOC _MMIO(0xc5018)
6203#define PCH_GPIOD _MMIO(0xc501c)
6204#define PCH_GPIOE _MMIO(0xc5020)
6205#define PCH_GPIOF _MMIO(0xc5024)
b9055052 6206
f0f59a00
VS
6207#define PCH_GMBUS0 _MMIO(0xc5100)
6208#define PCH_GMBUS1 _MMIO(0xc5104)
6209#define PCH_GMBUS2 _MMIO(0xc5108)
6210#define PCH_GMBUS3 _MMIO(0xc510c)
6211#define PCH_GMBUS4 _MMIO(0xc5110)
6212#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 6213
9db4a9c7
JB
6214#define _PCH_DPLL_A 0xc6014
6215#define _PCH_DPLL_B 0xc6018
f0f59a00 6216#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6217
9db4a9c7 6218#define _PCH_FPA0 0xc6040
c1858123 6219#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6220#define _PCH_FPA1 0xc6044
6221#define _PCH_FPB0 0xc6048
6222#define _PCH_FPB1 0xc604c
f0f59a00
VS
6223#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6224#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 6225
f0f59a00 6226#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 6227
f0f59a00 6228#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
6229#define DREF_CONTROL_MASK 0x7fc3
6230#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6231#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6232#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6233#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6234#define DREF_SSC_SOURCE_DISABLE (0<<11)
6235#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6236#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6237#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6238#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6239#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6240#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6241#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6242#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6243#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6244#define DREF_SSC4_DOWNSPREAD (0<<6)
6245#define DREF_SSC4_CENTERSPREAD (1<<6)
6246#define DREF_SSC1_DISABLE (0<<1)
6247#define DREF_SSC1_ENABLE (1<<1)
6248#define DREF_SSC4_DISABLE (0)
6249#define DREF_SSC4_ENABLE (1)
6250
f0f59a00 6251#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
6252#define FDL_TP1_TIMER_SHIFT 12
6253#define FDL_TP1_TIMER_MASK (3<<12)
6254#define FDL_TP2_TIMER_SHIFT 10
6255#define FDL_TP2_TIMER_MASK (3<<10)
6256#define RAWCLK_FREQ_MASK 0x3ff
6257
f0f59a00 6258#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 6259
f0f59a00
VS
6260#define PCH_SSC4_PARMS _MMIO(0xc6210)
6261#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 6262
f0f59a00 6263#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 6264#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 6265#define TRANS_DPLLA_SEL(pipe) 0
68d97538 6266#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 6267
b9055052
ZW
6268/* transcoder */
6269
275f01b2
DV
6270#define _PCH_TRANS_HTOTAL_A 0xe0000
6271#define TRANS_HTOTAL_SHIFT 16
6272#define TRANS_HACTIVE_SHIFT 0
6273#define _PCH_TRANS_HBLANK_A 0xe0004
6274#define TRANS_HBLANK_END_SHIFT 16
6275#define TRANS_HBLANK_START_SHIFT 0
6276#define _PCH_TRANS_HSYNC_A 0xe0008
6277#define TRANS_HSYNC_END_SHIFT 16
6278#define TRANS_HSYNC_START_SHIFT 0
6279#define _PCH_TRANS_VTOTAL_A 0xe000c
6280#define TRANS_VTOTAL_SHIFT 16
6281#define TRANS_VACTIVE_SHIFT 0
6282#define _PCH_TRANS_VBLANK_A 0xe0010
6283#define TRANS_VBLANK_END_SHIFT 16
6284#define TRANS_VBLANK_START_SHIFT 0
6285#define _PCH_TRANS_VSYNC_A 0xe0014
6286#define TRANS_VSYNC_END_SHIFT 16
6287#define TRANS_VSYNC_START_SHIFT 0
6288#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6289
e3b95f1e
DV
6290#define _PCH_TRANSA_DATA_M1 0xe0030
6291#define _PCH_TRANSA_DATA_N1 0xe0034
6292#define _PCH_TRANSA_DATA_M2 0xe0038
6293#define _PCH_TRANSA_DATA_N2 0xe003c
6294#define _PCH_TRANSA_LINK_M1 0xe0040
6295#define _PCH_TRANSA_LINK_N1 0xe0044
6296#define _PCH_TRANSA_LINK_M2 0xe0048
6297#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6298
2dcbc34d 6299/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6300#define _VIDEO_DIP_CTL_A 0xe0200
6301#define _VIDEO_DIP_DATA_A 0xe0208
6302#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6303#define GCP_COLOR_INDICATION (1 << 2)
6304#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6305#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6306
6307#define _VIDEO_DIP_CTL_B 0xe1200
6308#define _VIDEO_DIP_DATA_B 0xe1208
6309#define _VIDEO_DIP_GCP_B 0xe1210
6310
f0f59a00
VS
6311#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6312#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6313#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 6314
2dcbc34d 6315/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
6316#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6317#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6318#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6319
086f8e84
VS
6320#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6321#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6322#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6323
086f8e84
VS
6324#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6325#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6326#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 6327
90b107c8 6328#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 6329 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 6330 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 6331#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 6332 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 6333 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 6334#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 6335 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 6336 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6337
8c5f5f7c 6338/* Haswell DIP controls */
f0f59a00 6339
086f8e84
VS
6340#define _HSW_VIDEO_DIP_CTL_A 0x60200
6341#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6342#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6343#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6344#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6345#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6346#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6347#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6348#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6349#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6350#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6351#define _HSW_VIDEO_DIP_GCP_A 0x60210
6352
6353#define _HSW_VIDEO_DIP_CTL_B 0x61200
6354#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6355#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6356#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6357#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6358#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6359#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6360#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6361#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6362#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6363#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6364#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 6365
f0f59a00
VS
6366#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6367#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6368#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6369#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6370#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6371#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6372
6373#define _HSW_STEREO_3D_CTL_A 0x70020
6374#define S3D_ENABLE (1<<31)
6375#define _HSW_STEREO_3D_CTL_B 0x71020
6376
6377#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 6378
275f01b2
DV
6379#define _PCH_TRANS_HTOTAL_B 0xe1000
6380#define _PCH_TRANS_HBLANK_B 0xe1004
6381#define _PCH_TRANS_HSYNC_B 0xe1008
6382#define _PCH_TRANS_VTOTAL_B 0xe100c
6383#define _PCH_TRANS_VBLANK_B 0xe1010
6384#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 6385#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 6386
f0f59a00
VS
6387#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6388#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6389#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6390#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6391#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6392#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6393#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6394
e3b95f1e
DV
6395#define _PCH_TRANSB_DATA_M1 0xe1030
6396#define _PCH_TRANSB_DATA_N1 0xe1034
6397#define _PCH_TRANSB_DATA_M2 0xe1038
6398#define _PCH_TRANSB_DATA_N2 0xe103c
6399#define _PCH_TRANSB_LINK_M1 0xe1040
6400#define _PCH_TRANSB_LINK_N1 0xe1044
6401#define _PCH_TRANSB_LINK_M2 0xe1048
6402#define _PCH_TRANSB_LINK_N2 0xe104c
6403
f0f59a00
VS
6404#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6405#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6406#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6407#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6408#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6409#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6410#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6411#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6412
ab9412ba
DV
6413#define _PCH_TRANSACONF 0xf0008
6414#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
6415#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6416#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
6417#define TRANS_DISABLE (0<<31)
6418#define TRANS_ENABLE (1<<31)
6419#define TRANS_STATE_MASK (1<<30)
6420#define TRANS_STATE_DISABLE (0<<30)
6421#define TRANS_STATE_ENABLE (1<<30)
6422#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6423#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6424#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6425#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6426#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6427#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6428#define TRANS_INTERLACED (3<<21)
7c26e5c6 6429#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6430#define TRANS_8BPC (0<<5)
6431#define TRANS_10BPC (1<<5)
6432#define TRANS_6BPC (2<<5)
6433#define TRANS_12BPC (3<<5)
6434
ce40141f
DV
6435#define _TRANSA_CHICKEN1 0xf0060
6436#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 6437#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6438#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6439#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6440#define _TRANSA_CHICKEN2 0xf0064
6441#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 6442#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6443#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6444#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6445#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6446#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6447#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6448
f0f59a00 6449#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
6450#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6451#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6452#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6453#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6454#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 6455#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 6456#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
6457#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6458#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 6459#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 6460#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6461
f0f59a00
VS
6462#define _FDI_RXA_CHICKEN 0xc200c
6463#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6464#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6465#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 6466#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6467
f0f59a00 6468#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 6469#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6470#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6471#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6472#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6473
b9055052 6474/* CPU: FDI_TX */
f0f59a00
VS
6475#define _FDI_TXA_CTL 0x60100
6476#define _FDI_TXB_CTL 0x61100
6477#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6478#define FDI_TX_DISABLE (0<<31)
6479#define FDI_TX_ENABLE (1<<31)
6480#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6481#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6482#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6483#define FDI_LINK_TRAIN_NONE (3<<28)
6484#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6485#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6486#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6487#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6488#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6489#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6490#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6491#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6492/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6493 SNB has different settings. */
6494/* SNB A-stepping */
6495#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6496#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6497#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6498#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6499/* SNB B-stepping */
6500#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6501#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6502#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6503#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6504#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6505#define FDI_DP_PORT_WIDTH_SHIFT 19
6506#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6507#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6508#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6509/* Ironlake: hardwired to 1 */
b9055052 6510#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6511
6512/* Ivybridge has different bits for lolz */
6513#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6514#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6515#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6516#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6517
b9055052 6518/* both Tx and Rx */
c4f9c4c2 6519#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6520#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6521#define FDI_SCRAMBLING_ENABLE (0<<7)
6522#define FDI_SCRAMBLING_DISABLE (1<<7)
6523
6524/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6525#define _FDI_RXA_CTL 0xf000c
6526#define _FDI_RXB_CTL 0xf100c
f0f59a00 6527#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6528#define FDI_RX_ENABLE (1<<31)
b9055052 6529/* train, dp width same as FDI_TX */
357555c0
JB
6530#define FDI_FS_ERRC_ENABLE (1<<27)
6531#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6532#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6533#define FDI_8BPC (0<<16)
6534#define FDI_10BPC (1<<16)
6535#define FDI_6BPC (2<<16)
6536#define FDI_12BPC (3<<16)
3e68320e 6537#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6538#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6539#define FDI_RX_PLL_ENABLE (1<<13)
6540#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6541#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6542#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6543#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6544#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6545#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6546/* CPT */
6547#define FDI_AUTO_TRAINING (1<<10)
6548#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6549#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6550#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6551#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6552#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6553
04945641
PZ
6554#define _FDI_RXA_MISC 0xf0010
6555#define _FDI_RXB_MISC 0xf1010
6556#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6557#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6558#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6559#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6560#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6561#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6562#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 6563#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 6564
f0f59a00
VS
6565#define _FDI_RXA_TUSIZE1 0xf0030
6566#define _FDI_RXA_TUSIZE2 0xf0038
6567#define _FDI_RXB_TUSIZE1 0xf1030
6568#define _FDI_RXB_TUSIZE2 0xf1038
6569#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6570#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6571
6572/* FDI_RX interrupt register format */
6573#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6574#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6575#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6576#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6577#define FDI_RX_FS_CODE_ERR (1<<6)
6578#define FDI_RX_FE_CODE_ERR (1<<5)
6579#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6580#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6581#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6582#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6583#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6584
f0f59a00
VS
6585#define _FDI_RXA_IIR 0xf0014
6586#define _FDI_RXA_IMR 0xf0018
6587#define _FDI_RXB_IIR 0xf1014
6588#define _FDI_RXB_IMR 0xf1018
6589#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6590#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 6591
f0f59a00
VS
6592#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6593#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 6594
f0f59a00 6595#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
6596#define LVDS_DETECTED (1 << 1)
6597
98364379 6598/* vlv has 2 sets of panel control regs. */
f0f59a00
VS
6599#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6600#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6601#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6602#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f0f59a00
VS
6603#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6604#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6605
6606#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6607#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6608#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6609#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6610#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
6611
6612#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6613#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6614#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6615#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6616#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
6617
6618#define _PCH_PP_STATUS 0xc7200
6619#define _PCH_PP_CONTROL 0xc7204
4a655f04 6620#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6621#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6622#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6623#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6624#define EDP_FORCE_VDD (1 << 3)
6625#define EDP_BLC_ENABLE (1 << 2)
6626#define PANEL_POWER_RESET (1 << 1)
6627#define PANEL_POWER_OFF (0 << 0)
6628#define PANEL_POWER_ON (1 << 0)
f0f59a00 6629#define _PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6630#define PANEL_PORT_SELECT_MASK (3 << 30)
6631#define PANEL_PORT_SELECT_LVDS (0 << 30)
6632#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6633#define PANEL_PORT_SELECT_DPC (2 << 30)
6634#define PANEL_PORT_SELECT_DPD (3 << 30)
6635#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6636#define PANEL_POWER_UP_DELAY_SHIFT 16
6637#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6638#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6639
f0f59a00 6640#define _PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6641#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6642#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6643#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6644#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6645
f0f59a00 6646#define _PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6647#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6648#define PP_REFERENCE_DIVIDER_SHIFT 8
6649#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6650#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6651
f0f59a00
VS
6652#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6653#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6654#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6655#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6656#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6657
b0a08bec
VK
6658/* BXT PPS changes - 2nd set of PPS registers */
6659#define _BXT_PP_STATUS2 0xc7300
6660#define _BXT_PP_CONTROL2 0xc7304
6661#define _BXT_PP_ON_DELAYS2 0xc7308
6662#define _BXT_PP_OFF_DELAYS2 0xc730c
6663
f0f59a00
VS
6664#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6665#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6666#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6667#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
b0a08bec 6668
f0f59a00
VS
6669#define _PCH_DP_B 0xe4100
6670#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
6671#define _PCH_DPB_AUX_CH_CTL 0xe4110
6672#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6673#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6674#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6675#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6676#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 6677
f0f59a00
VS
6678#define _PCH_DP_C 0xe4200
6679#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
6680#define _PCH_DPC_AUX_CH_CTL 0xe4210
6681#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6682#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6683#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6684#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6685#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 6686
f0f59a00
VS
6687#define _PCH_DP_D 0xe4300
6688#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
6689#define _PCH_DPD_AUX_CH_CTL 0xe4310
6690#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6691#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6692#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6693#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6694#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6695
f0f59a00
VS
6696#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6697#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 6698
8db9d77b
ZW
6699/* CPT */
6700#define PORT_TRANS_A_SEL_CPT 0
6701#define PORT_TRANS_B_SEL_CPT (1<<29)
6702#define PORT_TRANS_C_SEL_CPT (2<<29)
6703#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6704#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6705#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6706#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6707#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6708#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 6709
086f8e84
VS
6710#define _TRANS_DP_CTL_A 0xe0300
6711#define _TRANS_DP_CTL_B 0xe1300
6712#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 6713#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
6714#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6715#define TRANS_DP_PORT_SEL_B (0<<29)
6716#define TRANS_DP_PORT_SEL_C (1<<29)
6717#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6718#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6719#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6720#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6721#define TRANS_DP_AUDIO_ONLY (1<<26)
6722#define TRANS_DP_ENH_FRAMING (1<<18)
6723#define TRANS_DP_8BPC (0<<9)
6724#define TRANS_DP_10BPC (1<<9)
6725#define TRANS_DP_6BPC (2<<9)
6726#define TRANS_DP_12BPC (3<<9)
220cad3c 6727#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6728#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6729#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6730#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6731#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6732#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6733
6734/* SNB eDP training params */
6735/* SNB A-stepping */
6736#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6737#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6738#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6739#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6740/* SNB B-stepping */
3c5a62b5
YL
6741#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6742#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6743#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6744#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6745#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6746#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6747
1a2eb460
KP
6748/* IVB */
6749#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6750#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6751#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6752#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6753#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6754#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6755#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6756
6757/* legacy values */
6758#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6759#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6760#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6761#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6762#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6763
6764#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6765
f0f59a00 6766#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 6767
f0f59a00
VS
6768#define FORCEWAKE _MMIO(0xA18C)
6769#define FORCEWAKE_VLV _MMIO(0x1300b0)
6770#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6771#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6772#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6773#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6774#define FORCEWAKE_ACK _MMIO(0x130090)
6775#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
6776#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6777#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6778#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6779
f0f59a00 6780#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
6781#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6782#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6783#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6784#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
6785#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6786#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6787#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6788#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6789#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6790#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6791#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
c5836c27
CW
6792#define FORCEWAKE_KERNEL 0x1
6793#define FORCEWAKE_USER 0x2
f0f59a00
VS
6794#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6795#define ECOBUS _MMIO(0xa180)
8d715f00 6796#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 6797#define VLV_SPAREG2H _MMIO(0xA194)
8fd26859 6798
f0f59a00 6799#define GTFIFODBG _MMIO(0x120000)
90f256b5
VS
6800#define GT_FIFO_SBDROPERR (1<<6)
6801#define GT_FIFO_BLOBDROPERR (1<<5)
6802#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6803#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6804#define GT_FIFO_OVFERR (1<<2)
6805#define GT_FIFO_IAWRERR (1<<1)
6806#define GT_FIFO_IARDERR (1<<0)
6807
f0f59a00 6808#define GTFIFOCTL _MMIO(0x120008)
46520e2b 6809#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6810#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6811#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6812#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6813
f0f59a00 6814#define HSW_IDICR _MMIO(0x9008)
05e21cc4 6815#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
f0f59a00 6816#define HSW_EDRAM_PRESENT _MMIO(0x120010)
2db59d53 6817#define EDRAM_ENABLED 0x1
05e21cc4 6818
f0f59a00 6819#define GEN6_UCGCTL1 _MMIO(0x9400)
e4443e45 6820# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6821# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6822# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6823
f0f59a00 6824#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 6825# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6826# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6827# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6828# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6829# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6830# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6831
f0f59a00 6832#define GEN6_UCGCTL3 _MMIO(0x9408)
9e72b46c 6833
f0f59a00 6834#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46
JB
6835#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6836
f0f59a00
VS
6837#define GEN6_RCGCTL1 _MMIO(0x9410)
6838#define GEN6_RCGCTL2 _MMIO(0x9414)
6839#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 6840
f0f59a00 6841#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 6842#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6843#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6844#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6845
f0f59a00
VS
6846#define GEN6_GFXPAUSE _MMIO(0xA000)
6847#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
6848#define GEN6_TURBO_DISABLE (1<<31)
6849#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6850#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6851#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6852#define GEN6_OFFSET(x) ((x)<<19)
6853#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
6854#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6855#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
6856#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6857#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6858#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6859#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6860#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6861#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6862#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6863#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6864#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
6865#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6866#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6867#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 6868#define GEN6_CAGF_SHIFT 8
f82855d3 6869#define HSW_CAGF_SHIFT 7
de43ae9d 6870#define GEN9_CAGF_SHIFT 23
ccab5c82 6871#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6872#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6873#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 6874#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 6875#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6876#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6877#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6878#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6879#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6880#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6881#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6882#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6883#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6884#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6885#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6886#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6887#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
6888#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
6889#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
6890#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
ccab5c82 6891#define GEN6_CURICONT_MASK 0xffffff
f0f59a00 6892#define GEN6_RP_CUR_UP _MMIO(0xA054)
ccab5c82 6893#define GEN6_CURBSYTAVG_MASK 0xffffff
f0f59a00
VS
6894#define GEN6_RP_PREV_UP _MMIO(0xA058)
6895#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
ccab5c82 6896#define GEN6_CURIAVG_MASK 0xffffff
f0f59a00
VS
6897#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
6898#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
6899#define GEN6_RP_UP_EI _MMIO(0xA068)
6900#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
6901#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
6902#define GEN6_RPDEUHWTC _MMIO(0xA080)
6903#define GEN6_RPDEUC _MMIO(0xA084)
6904#define GEN6_RPDEUCSW _MMIO(0xA088)
6905#define GEN6_RC_STATE _MMIO(0xA094)
6906#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
6907#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
6908#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
6909#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
6910#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
6911#define GEN6_RC_SLEEP _MMIO(0xA0B0)
6912#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
6913#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
6914#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
6915#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
6916#define VLV_RCEDATA _MMIO(0xA0BC)
6917#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
6918#define GEN6_PMINTRMSK _MMIO(0xA168)
baccd458 6919#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
f0f59a00
VS
6920#define VLV_PWRDWNUPCTL _MMIO(0xA294)
6921#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
6922#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
6923#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
6924#define GEN9_RENDER_PG_ENABLE (1<<0)
6925#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6926
f0f59a00 6927#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
6928#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6929#define PIXEL_OVERLAP_CNT_SHIFT 30
6930
f0f59a00
VS
6931#define GEN6_PMISR _MMIO(0x44020)
6932#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
6933#define GEN6_PMIIR _MMIO(0x44028)
6934#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
6935#define GEN6_PM_MBOX_EVENT (1<<25)
6936#define GEN6_PM_THERMAL_EVENT (1<<24)
6937#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6938#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6939#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6940#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6941#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6942#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6943 GEN6_PM_RP_DOWN_THRESHOLD | \
6944 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6945
f0f59a00 6946#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
6947#define GEN7_GT_SCRATCH_REG_NUM 8
6948
f0f59a00 6949#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
6950#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6951#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6952
f0f59a00
VS
6953#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
6954#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 6955#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6956#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6957#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6958#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6959#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
6960#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
6961#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
6962#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 6963
f0f59a00
VS
6964#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
6965#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
6966#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
6967#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 6968
f0f59a00 6969#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 6970#define GEN6_PCODE_READY (1<<31)
31643d54
BW
6971#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6972#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
6973#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6974#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 6975#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
6976#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6977#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6978#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6979#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6980#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
6981#define SKL_PCODE_CDCLK_CONTROL 0x7
6982#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6983#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
6984#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6985#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6986#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
6987#define GEN6_PCODE_READ_D_COMP 0x10
6988#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 6989#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6990#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6991#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
f0f59a00 6992#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 6993#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6994#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 6995#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 6996
f0f59a00 6997#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
6998#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6999#define GEN6_RCn_MASK 7
7000#define GEN6_RC0 0
7001#define GEN6_RC3 2
7002#define GEN6_RC6 3
7003#define GEN6_RC7 4
7004
f0f59a00 7005#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
7006#define GEN8_LSLICESTAT_MASK 0x7
7007
f0f59a00
VS
7008#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7009#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
7010#define CHV_SS_PG_ENABLE (1<<1)
7011#define CHV_EU08_PG_ENABLE (1<<9)
7012#define CHV_EU19_PG_ENABLE (1<<17)
7013#define CHV_EU210_PG_ENABLE (1<<25)
7014
f0f59a00
VS
7015#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7016#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
7017#define CHV_EU311_PG_ENABLE (1<<1)
7018
f0f59a00 7019#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7f992aba 7020#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 7021#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 7022
f0f59a00
VS
7023#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7024#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7f992aba
JM
7025#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7026#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7027#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7028#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7029#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7030#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7031#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7032#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7033
f0f59a00 7034#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
7035#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7036#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7037#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7038#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7039
f0f59a00 7040#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
7041#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7042
e3689190 7043/* IVYBRIDGE DPF */
f0f59a00 7044#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7045#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7046#define GEN7_PARITY_ERROR_VALID (1<<13)
7047#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7048#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7049#define GEN7_PARITY_ERROR_ROW(reg) \
7050 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7051#define GEN7_PARITY_ERROR_BANK(reg) \
7052 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7053#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7054 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7055#define GEN7_L3CDERRST1_ENABLE (1<<7)
7056
f0f59a00 7057#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7058#define GEN7_L3LOG_SIZE 0x80
7059
f0f59a00
VS
7060#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7061#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 7062#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7063#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7064#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7065#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7066
f0f59a00 7067#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 7068#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7069#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7070
f0f59a00 7071#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
c8966e10 7072#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7073#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7074
f0f59a00
VS
7075#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7076#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976
JB
7077#define DOP_CLOCK_GATING_DISABLE (1<<0)
7078
f0f59a00 7079#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
7080#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7081
f0f59a00 7082#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
7083#define GEN8_ST_PO_DISABLE (1<<13)
7084
f0f59a00 7085#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 7086#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7087#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7088#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7089#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7090
f0f59a00 7091#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
cac23df4
NH
7092#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7093
c46f111f 7094/* Audio */
f0f59a00 7095#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7096#define INTEL_AUDIO_DEVCL 0x808629FB
7097#define INTEL_AUDIO_DEVBLC 0x80862801
7098#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 7099
f0f59a00 7100#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
7101#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7102#define G4X_ELDV_DEVCTG (1 << 14)
7103#define G4X_ELD_ADDR_MASK (0xf << 5)
7104#define G4X_ELD_ACK (1 << 4)
f0f59a00 7105#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 7106
c46f111f
JN
7107#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7108#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
7109#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7110 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
7111#define _IBX_AUD_CNTL_ST_A 0xE20B4
7112#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
7113#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7114 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
7115#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7116#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7117#define IBX_ELD_ACK (1 << 4)
f0f59a00 7118#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
7119#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7120#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7121
c46f111f
JN
7122#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7123#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 7124#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
7125#define _CPT_AUD_CNTL_ST_A 0xE50B4
7126#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
7127#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7128#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 7129
c46f111f
JN
7130#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7131#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 7132#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
7133#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7134#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
7135#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7136#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 7137
ae662d31
EA
7138/* These are the 4 32-bit write offset registers for each stream
7139 * output buffer. It determines the offset from the
7140 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7141 */
f0f59a00 7142#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 7143
c46f111f
JN
7144#define _IBX_AUD_CONFIG_A 0xe2000
7145#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 7146#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
7147#define _CPT_AUD_CONFIG_A 0xe5000
7148#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 7149#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
7150#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7151#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 7152#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 7153
b6daa025
WF
7154#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7155#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7156#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7157#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7158#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7159#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 7160#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7161#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7162#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7163#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7164#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7165#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7166#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7167#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7168#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7169#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7170#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7171#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7172#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7173
9a78b6cc 7174/* HSW Audio */
c46f111f
JN
7175#define _HSW_AUD_CONFIG_A 0x65000
7176#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 7177#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
7178
7179#define _HSW_AUD_MISC_CTRL_A 0x65010
7180#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 7181#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f
JN
7182
7183#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7184#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 7185#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7186
7187/* Audio Digital Converter */
c46f111f
JN
7188#define _HSW_AUD_DIG_CNVT_1 0x65080
7189#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 7190#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
7191#define DIP_PORT_SEL_MASK 0x3
7192
7193#define _HSW_AUD_EDID_DATA_A 0x65050
7194#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 7195#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 7196
f0f59a00
VS
7197#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7198#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
7199#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7200#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7201#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7202#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7203
f0f59a00 7204#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
7205#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7206
9eb3a752 7207/* HSW Power Wells */
f0f59a00
VS
7208#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7209#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7210#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7211#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
6aedd1f5
PZ
7212#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7213#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
f0f59a00 7214#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
7215#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7216#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 7217#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 7218#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 7219
94dd5138 7220/* SKL Fuse Status */
f0f59a00 7221#define SKL_FUSE_STATUS _MMIO(0x42000)
94dd5138
S
7222#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7223#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7224#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7225#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7226
e7e104c3 7227/* Per-pipe DDI Function Control */
086f8e84
VS
7228#define _TRANS_DDI_FUNC_CTL_A 0x60400
7229#define _TRANS_DDI_FUNC_CTL_B 0x61400
7230#define _TRANS_DDI_FUNC_CTL_C 0x62400
7231#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 7232#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 7233
ad80a810 7234#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7235/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7236#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7237#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7238#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7239#define TRANS_DDI_PORT_NONE (0<<28)
7240#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7241#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7242#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7243#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7244#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7245#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7246#define TRANS_DDI_BPC_MASK (7<<20)
7247#define TRANS_DDI_BPC_8 (0<<20)
7248#define TRANS_DDI_BPC_10 (1<<20)
7249#define TRANS_DDI_BPC_6 (2<<20)
7250#define TRANS_DDI_BPC_12 (3<<20)
7251#define TRANS_DDI_PVSYNC (1<<17)
7252#define TRANS_DDI_PHSYNC (1<<16)
7253#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7254#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7255#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7256#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7257#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7258#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7259#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7260
0e87f667 7261/* DisplayPort Transport Control */
086f8e84
VS
7262#define _DP_TP_CTL_A 0x64040
7263#define _DP_TP_CTL_B 0x64140
f0f59a00 7264#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
7265#define DP_TP_CTL_ENABLE (1<<31)
7266#define DP_TP_CTL_MODE_SST (0<<27)
7267#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7268#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7269#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7270#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7271#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7272#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7273#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7274#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7275#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7276#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7277#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7278
e411b2c1 7279/* DisplayPort Transport Status */
086f8e84
VS
7280#define _DP_TP_STATUS_A 0x64044
7281#define _DP_TP_STATUS_B 0x64144
f0f59a00 7282#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
7283#define DP_TP_STATUS_IDLE_DONE (1<<25)
7284#define DP_TP_STATUS_ACT_SENT (1<<24)
7285#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7286#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7287#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7288#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7289#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7290
03f896a1 7291/* DDI Buffer Control */
086f8e84
VS
7292#define _DDI_BUF_CTL_A 0x64000
7293#define _DDI_BUF_CTL_B 0x64100
f0f59a00 7294#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 7295#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7296#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7297#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7298#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7299#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7300#define DDI_A_4_LANES (1<<4)
17aa6be9 7301#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7302#define DDI_PORT_WIDTH_MASK (7 << 1)
7303#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7304#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7305
bb879a44 7306/* DDI Buffer Translations */
086f8e84
VS
7307#define _DDI_BUF_TRANS_A 0x64E00
7308#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00
VS
7309#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7310#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 7311
7501a4d8
ED
7312/* Sideband Interface (SBI) is programmed indirectly, via
7313 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7314 * which contains the payload */
f0f59a00
VS
7315#define SBI_ADDR _MMIO(0xC6000)
7316#define SBI_DATA _MMIO(0xC6004)
7317#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
7318#define SBI_CTL_DEST_ICLK (0x0<<16)
7319#define SBI_CTL_DEST_MPHY (0x1<<16)
7320#define SBI_CTL_OP_IORD (0x2<<8)
7321#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7322#define SBI_CTL_OP_CRRD (0x6<<8)
7323#define SBI_CTL_OP_CRWR (0x7<<8)
7324#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7325#define SBI_RESPONSE_SUCCESS (0x0<<1)
7326#define SBI_BUSY (0x1<<0)
7327#define SBI_READY (0x0<<0)
52f025ef 7328
ccf1c867 7329/* SBI offsets */
f7be2c21 7330#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 7331#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
7332#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7333#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7334#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7335#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7336#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7337#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 7338#define SBI_SSCDITHPHASE 0x0204
5e49cea6 7339#define SBI_SSCCTL 0x020c
ccf1c867 7340#define SBI_SSCCTL6 0x060C
dde86e2d 7341#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7342#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
7343#define SBI_SSCAUXDIV6 0x0610
7344#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7345#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7346#define SBI_GEN0 0x1f00
7347#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7348
52f025ef 7349/* LPT PIXCLK_GATE */
f0f59a00 7350#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
7351#define PIXCLK_GATE_UNGATE (1<<0)
7352#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7353
e93ea06a 7354/* SPLL */
f0f59a00 7355#define SPLL_CTL _MMIO(0x46020)
e93ea06a 7356#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7357#define SPLL_PLL_SSC (1<<28)
7358#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7359#define SPLL_PLL_LCPLL (3<<28)
7360#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7361#define SPLL_PLL_FREQ_810MHz (0<<26)
7362#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7363#define SPLL_PLL_FREQ_2700MHz (2<<26)
7364#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7365
4dffc404 7366/* WRPLL */
086f8e84
VS
7367#define _WRPLL_CTL1 0x46040
7368#define _WRPLL_CTL2 0x46060
f0f59a00 7369#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 7370#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7371#define WRPLL_PLL_SSC (1<<28)
7372#define WRPLL_PLL_NON_SSC (2<<28)
7373#define WRPLL_PLL_LCPLL (3<<28)
7374#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7375/* WRPLL divider programming */
5e49cea6 7376#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7377#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7378#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7379#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7380#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7381#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7382#define WRPLL_DIVIDER_FB_SHIFT 16
7383#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7384
fec9181c 7385/* Port clock selection */
086f8e84
VS
7386#define _PORT_CLK_SEL_A 0x46100
7387#define _PORT_CLK_SEL_B 0x46104
f0f59a00 7388#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
7389#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7390#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7391#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7392#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7393#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7394#define PORT_CLK_SEL_WRPLL1 (4<<29)
7395#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7396#define PORT_CLK_SEL_NONE (7<<29)
11578553 7397#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7398
bb523fc0 7399/* Transcoder clock selection */
086f8e84
VS
7400#define _TRANS_CLK_SEL_A 0x46140
7401#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 7402#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
7403/* For each transcoder, we need to select the corresponding port clock */
7404#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 7405#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 7406
086f8e84
VS
7407#define _TRANSA_MSA_MISC 0x60410
7408#define _TRANSB_MSA_MISC 0x61410
7409#define _TRANSC_MSA_MISC 0x62410
7410#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 7411#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 7412
c9809791
PZ
7413#define TRANS_MSA_SYNC_CLK (1<<0)
7414#define TRANS_MSA_6_BPC (0<<5)
7415#define TRANS_MSA_8_BPC (1<<5)
7416#define TRANS_MSA_10_BPC (2<<5)
7417#define TRANS_MSA_12_BPC (3<<5)
7418#define TRANS_MSA_16_BPC (4<<5)
dae84799 7419
90e8d31c 7420/* LCPLL Control */
f0f59a00 7421#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
7422#define LCPLL_PLL_DISABLE (1<<31)
7423#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7424#define LCPLL_CLK_FREQ_MASK (3<<26)
7425#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7426#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7427#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7428#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7429#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7430#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7431#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7432#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7433#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7434#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7435
326ac39b
S
7436/*
7437 * SKL Clocks
7438 */
7439
7440/* CDCLK_CTL */
f0f59a00 7441#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
7442#define CDCLK_FREQ_SEL_MASK (3<<26)
7443#define CDCLK_FREQ_450_432 (0<<26)
7444#define CDCLK_FREQ_540 (1<<26)
7445#define CDCLK_FREQ_337_308 (2<<26)
7446#define CDCLK_FREQ_675_617 (3<<26)
7447#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7448
f8437dd1
VK
7449#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7450#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7451#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7452#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7453#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7454#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7455
326ac39b 7456/* LCPLL_CTL */
f0f59a00
VS
7457#define LCPLL1_CTL _MMIO(0x46010)
7458#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
7459#define LCPLL_PLL_ENABLE (1<<31)
7460
7461/* DPLL control1 */
f0f59a00 7462#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
7463#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7464#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7465#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7466#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7467#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7468#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7469#define DPLL_CTRL1_LINK_RATE_2700 0
7470#define DPLL_CTRL1_LINK_RATE_1350 1
7471#define DPLL_CTRL1_LINK_RATE_810 2
7472#define DPLL_CTRL1_LINK_RATE_1620 3
7473#define DPLL_CTRL1_LINK_RATE_1080 4
7474#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7475
7476/* DPLL control2 */
f0f59a00 7477#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 7478#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 7479#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7480#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 7481#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
7482#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7483
7484/* DPLL Status */
f0f59a00 7485#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
7486#define DPLL_LOCK(id) (1<<((id)*8))
7487
7488/* DPLL cfg */
086f8e84
VS
7489#define _DPLL1_CFGCR1 0x6C040
7490#define _DPLL2_CFGCR1 0x6C048
7491#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
7492#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7493#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 7494#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
7495#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7496
086f8e84
VS
7497#define _DPLL1_CFGCR2 0x6C044
7498#define _DPLL2_CFGCR2 0x6C04C
7499#define _DPLL3_CFGCR2 0x6C054
326ac39b 7500#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
7501#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7502#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 7503#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 7504#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
7505#define DPLL_CFGCR2_KDIV_5 (0<<5)
7506#define DPLL_CFGCR2_KDIV_2 (1<<5)
7507#define DPLL_CFGCR2_KDIV_3 (2<<5)
7508#define DPLL_CFGCR2_KDIV_1 (3<<5)
7509#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 7510#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
7511#define DPLL_CFGCR2_PDIV_1 (0<<2)
7512#define DPLL_CFGCR2_PDIV_2 (1<<2)
7513#define DPLL_CFGCR2_PDIV_3 (2<<2)
7514#define DPLL_CFGCR2_PDIV_7 (4<<2)
7515#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7516
f0f59a00
VS
7517#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR2)
7518#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 7519
f8437dd1 7520/* BXT display engine PLL */
f0f59a00 7521#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
7522#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7523#define BXT_DE_PLL_RATIO_MASK 0xff
7524
f0f59a00 7525#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
7526#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7527#define BXT_DE_PLL_LOCK (1 << 30)
7528
664326f8 7529/* GEN9 DC */
f0f59a00 7530#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 7531#define DC_STATE_DISABLE 0
664326f8
SK
7532#define DC_STATE_EN_UPTO_DC5 (1<<0)
7533#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7534#define DC_STATE_EN_UPTO_DC6 (2<<0)
7535#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7536
f0f59a00 7537#define DC_STATE_DEBUG _MMIO(0x45520)
6b457d31
SK
7538#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7539
9ccd5aeb
PZ
7540/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7541 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
7542#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7543#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
7544#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7545#define D_COMP_COMP_FORCE (1<<8)
7546#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7547
69e94b7e 7548/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
7549#define _PIPE_WM_LINETIME_A 0x45270
7550#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 7551#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
7552#define PIPE_WM_LINETIME_MASK (0x1ff)
7553#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7554#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7555#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7556
7557/* SFUSE_STRAP */
f0f59a00 7558#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6
DL
7559#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7560#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 7561#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
7562#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7563#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7564#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7565
f0f59a00 7566#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
7567#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7568
f0f59a00 7569#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
7570#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7571#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7572#define WM_DBG_DISALLOW_SPRITE (1<<2)
7573
86d3efce
VS
7574/* pipe CSC */
7575#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7576#define _PIPE_A_CSC_COEFF_BY 0x49014
7577#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7578#define _PIPE_A_CSC_COEFF_BU 0x4901c
7579#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7580#define _PIPE_A_CSC_COEFF_BV 0x49024
7581#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7582#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7583#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7584#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7585#define _PIPE_A_CSC_PREOFF_HI 0x49030
7586#define _PIPE_A_CSC_PREOFF_ME 0x49034
7587#define _PIPE_A_CSC_PREOFF_LO 0x49038
7588#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7589#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7590#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7591
7592#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7593#define _PIPE_B_CSC_COEFF_BY 0x49114
7594#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7595#define _PIPE_B_CSC_COEFF_BU 0x4911c
7596#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7597#define _PIPE_B_CSC_COEFF_BV 0x49124
7598#define _PIPE_B_CSC_MODE 0x49128
7599#define _PIPE_B_CSC_PREOFF_HI 0x49130
7600#define _PIPE_B_CSC_PREOFF_ME 0x49134
7601#define _PIPE_B_CSC_PREOFF_LO 0x49138
7602#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7603#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7604#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7605
f0f59a00
VS
7606#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7607#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7608#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7609#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7610#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7611#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7612#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7613#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7614#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7615#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7616#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7617#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7618#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 7619
e7d7cad0
JN
7620/* MIPI DSI registers */
7621
7622#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
f0f59a00 7623#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 7624
11b8e4f5
SS
7625/* BXT MIPI clock controls */
7626#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7627
f0f59a00 7628#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
7629#define BXT_MIPI1_DIV_SHIFT 26
7630#define BXT_MIPI2_DIV_SHIFT 10
7631#define BXT_MIPI_DIV_SHIFT(port) \
7632 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7633 BXT_MIPI2_DIV_SHIFT)
7634/* Var clock divider to generate TX source. Result must be < 39.5 M */
7635#define BXT_MIPI1_ESCLK_VAR_DIV_MASK (0x3F << 26)
7636#define BXT_MIPI2_ESCLK_VAR_DIV_MASK (0x3F << 10)
7637#define BXT_MIPI_ESCLK_VAR_DIV_MASK(port) \
7638 _MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
7639 BXT_MIPI2_ESCLK_VAR_DIV_MASK)
7640
7641#define BXT_MIPI_ESCLK_VAR_DIV(port, val) \
7642 (val << BXT_MIPI_DIV_SHIFT(port))
7643/* TX control divider to select actual TX clock output from (8x/var) */
7644#define BXT_MIPI1_TX_ESCLK_SHIFT 21
7645#define BXT_MIPI2_TX_ESCLK_SHIFT 5
7646#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7647 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7648 BXT_MIPI2_TX_ESCLK_SHIFT)
7649#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (3 << 21)
7650#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (3 << 5)
7651#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7652 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7653 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7654#define BXT_MIPI_TX_ESCLK_8XDIV_BY2(port) \
7655 (0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7656#define BXT_MIPI_TX_ESCLK_8XDIV_BY4(port) \
7657 (0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7658#define BXT_MIPI_TX_ESCLK_8XDIV_BY8(port) \
7659 (0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7660/* RX control divider to select actual RX clock output from 8x*/
7661#define BXT_MIPI1_RX_ESCLK_SHIFT 19
7662#define BXT_MIPI2_RX_ESCLK_SHIFT 3
7663#define BXT_MIPI_RX_ESCLK_SHIFT(port) \
7664 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
7665 BXT_MIPI2_RX_ESCLK_SHIFT)
7666#define BXT_MIPI1_RX_ESCLK_FIXDIV_MASK (3 << 19)
7667#define BXT_MIPI2_RX_ESCLK_FIXDIV_MASK (3 << 3)
7668#define BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port) \
7669 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7670#define BXT_MIPI_RX_ESCLK_8X_BY2(port) \
7671 (1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7672#define BXT_MIPI_RX_ESCLK_8X_BY3(port) \
7673 (2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7674#define BXT_MIPI_RX_ESCLK_8X_BY4(port) \
7675 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7676/* BXT-A WA: Always prog DPHY dividers to 00 */
7677#define BXT_MIPI1_DPHY_DIV_SHIFT 16
7678#define BXT_MIPI2_DPHY_DIV_SHIFT 0
7679#define BXT_MIPI_DPHY_DIV_SHIFT(port) \
7680 _MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
7681 BXT_MIPI2_DPHY_DIV_SHIFT)
7682#define BXT_MIPI_1_DPHY_DIVIDER_MASK (3 << 16)
7683#define BXT_MIPI_2_DPHY_DIVIDER_MASK (3 << 0)
7684#define BXT_MIPI_DPHY_DIVIDER_MASK(port) \
7685 (3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
7686
d2e08c0f
SS
7687/* BXT MIPI mode configure */
7688#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7689#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 7690#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7691 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7692
7693#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7694#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 7695#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7696 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7697
7698#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7699#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 7700#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7701 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7702
f0f59a00 7703#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
7704#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7705#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7706#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7707#define BXT_DSIC_16X_BY2 (1 << 10)
7708#define BXT_DSIC_16X_BY3 (2 << 10)
7709#define BXT_DSIC_16X_BY4 (3 << 10)
7710#define BXT_DSIA_16X_BY2 (1 << 8)
7711#define BXT_DSIA_16X_BY3 (2 << 8)
7712#define BXT_DSIA_16X_BY4 (3 << 8)
7713#define BXT_DSI_FREQ_SEL_SHIFT 8
7714#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7715
7716#define BXT_DSI_PLL_RATIO_MAX 0x7D
7717#define BXT_DSI_PLL_RATIO_MIN 0x22
7718#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 7719#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 7720
f0f59a00 7721#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
7722#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7723#define BXT_DSI_PLL_LOCKED (1 << 30)
7724
3230bf14 7725#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 7726#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 7727#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
7728
7729 /* BXT port control */
7730#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7731#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 7732#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 7733
e7d7cad0 7734#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7735#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7736#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7737#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7738#define DUAL_LINK_MODE_MASK (1 << 26)
7739#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7740#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7741#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7742#define FLOPPED_HSTX (1 << 23)
7743#define DE_INVERT (1 << 19) /* XXX */
7744#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7745#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7746#define AFE_LATCHOUT (1 << 17)
7747#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7748#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7749#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7750#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7751#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7752#define CSB_SHIFT 9
7753#define CSB_MASK (3 << 9)
7754#define CSB_20MHZ (0 << 9)
7755#define CSB_10MHZ (1 << 9)
7756#define CSB_40MHZ (2 << 9)
7757#define BANDGAP_MASK (1 << 8)
7758#define BANDGAP_PNW_CIRCUIT (0 << 8)
7759#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7760#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7761#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7762#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7763#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7764#define TEARING_EFFECT_MASK (3 << 2)
7765#define TEARING_EFFECT_OFF (0 << 2)
7766#define TEARING_EFFECT_DSI (1 << 2)
7767#define TEARING_EFFECT_GPIO (2 << 2)
7768#define LANE_CONFIGURATION_SHIFT 0
7769#define LANE_CONFIGURATION_MASK (3 << 0)
7770#define LANE_CONFIGURATION_4LANE (0 << 0)
7771#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7772#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7773
7774#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 7775#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 7776#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7777#define TEARING_EFFECT_DELAY_SHIFT 0
7778#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7779
7780/* XXX: all bits reserved */
4ad83e94 7781#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7782
7783/* MIPI DSI Controller and D-PHY registers */
7784
4ad83e94 7785#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 7786#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 7787#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
7788#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7789#define ULPS_STATE_MASK (3 << 1)
7790#define ULPS_STATE_ENTER (2 << 1)
7791#define ULPS_STATE_EXIT (1 << 1)
7792#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7793#define DEVICE_READY (1 << 0)
7794
4ad83e94 7795#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 7796#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 7797#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 7798#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 7799#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 7800#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
7801#define TEARING_EFFECT (1 << 31)
7802#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7803#define GEN_READ_DATA_AVAIL (1 << 29)
7804#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7805#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7806#define RX_PROT_VIOLATION (1 << 26)
7807#define RX_INVALID_TX_LENGTH (1 << 25)
7808#define ACK_WITH_NO_ERROR (1 << 24)
7809#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7810#define LP_RX_TIMEOUT (1 << 22)
7811#define HS_TX_TIMEOUT (1 << 21)
7812#define DPI_FIFO_UNDERRUN (1 << 20)
7813#define LOW_CONTENTION (1 << 19)
7814#define HIGH_CONTENTION (1 << 18)
7815#define TXDSI_VC_ID_INVALID (1 << 17)
7816#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7817#define TXCHECKSUM_ERROR (1 << 15)
7818#define TXECC_MULTIBIT_ERROR (1 << 14)
7819#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7820#define TXFALSE_CONTROL_ERROR (1 << 12)
7821#define RXDSI_VC_ID_INVALID (1 << 11)
7822#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7823#define RXCHECKSUM_ERROR (1 << 9)
7824#define RXECC_MULTIBIT_ERROR (1 << 8)
7825#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7826#define RXFALSE_CONTROL_ERROR (1 << 6)
7827#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7828#define RX_LP_TX_SYNC_ERROR (1 << 4)
7829#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7830#define RXEOT_SYNC_ERROR (1 << 2)
7831#define RXSOT_SYNC_ERROR (1 << 1)
7832#define RXSOT_ERROR (1 << 0)
7833
4ad83e94 7834#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 7835#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 7836#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7837#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7838#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7839#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7840#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7841#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7842#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7843#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7844#define VID_MODE_FORMAT_MASK (0xf << 7)
7845#define VID_MODE_NOT_SUPPORTED (0 << 7)
7846#define VID_MODE_FORMAT_RGB565 (1 << 7)
7847#define VID_MODE_FORMAT_RGB666 (2 << 7)
7848#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7849#define VID_MODE_FORMAT_RGB888 (4 << 7)
7850#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7851#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7852#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7853#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7854#define DATA_LANES_PRG_REG_SHIFT 0
7855#define DATA_LANES_PRG_REG_MASK (7 << 0)
7856
4ad83e94 7857#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 7858#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 7859#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7860#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7861
4ad83e94 7862#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 7863#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 7864#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7865#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7866
4ad83e94 7867#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 7868#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 7869#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7870#define TURN_AROUND_TIMEOUT_MASK 0x3f
7871
4ad83e94 7872#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 7873#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 7874#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7875#define DEVICE_RESET_TIMER_MASK 0xffff
7876
4ad83e94 7877#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 7878#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 7879#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7880#define VERTICAL_ADDRESS_SHIFT 16
7881#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7882#define HORIZONTAL_ADDRESS_SHIFT 0
7883#define HORIZONTAL_ADDRESS_MASK 0xffff
7884
4ad83e94 7885#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 7886#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 7887#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7888#define DBI_FIFO_EMPTY_HALF (0 << 0)
7889#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7890#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7891
7892/* regs below are bits 15:0 */
4ad83e94 7893#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 7894#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 7895#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7896
4ad83e94 7897#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 7898#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 7899#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 7900
4ad83e94 7901#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 7902#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 7903#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 7904
4ad83e94 7905#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 7906#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 7907#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7908
4ad83e94 7909#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 7910#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 7911#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7912
4ad83e94 7913#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 7914#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 7915#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 7916
4ad83e94 7917#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 7918#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 7919#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 7920
4ad83e94 7921#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 7922#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 7923#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7924
3230bf14
JN
7925/* regs above are bits 15:0 */
7926
4ad83e94 7927#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 7928#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 7929#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
7930#define DPI_LP_MODE (1 << 6)
7931#define BACKLIGHT_OFF (1 << 5)
7932#define BACKLIGHT_ON (1 << 4)
7933#define COLOR_MODE_OFF (1 << 3)
7934#define COLOR_MODE_ON (1 << 2)
7935#define TURN_ON (1 << 1)
7936#define SHUTDOWN (1 << 0)
7937
4ad83e94 7938#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 7939#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 7940#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
7941#define COMMAND_BYTE_SHIFT 0
7942#define COMMAND_BYTE_MASK (0x3f << 0)
7943
4ad83e94 7944#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 7945#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 7946#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
7947#define MASTER_INIT_TIMER_SHIFT 0
7948#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7949
4ad83e94 7950#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 7951#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 7952#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 7953 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7954#define MAX_RETURN_PKT_SIZE_SHIFT 0
7955#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7956
4ad83e94 7957#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 7958#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 7959#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7960#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7961#define DISABLE_VIDEO_BTA (1 << 3)
7962#define IP_TG_CONFIG (1 << 2)
7963#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7964#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7965#define VIDEO_MODE_BURST (3 << 0)
7966
4ad83e94 7967#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 7968#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 7969#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
3230bf14
JN
7970#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7971#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7972#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7973#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7974#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7975#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7976#define CLOCKSTOP (1 << 1)
7977#define EOT_DISABLE (1 << 0)
7978
4ad83e94 7979#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 7980#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 7981#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
7982#define LP_BYTECLK_SHIFT 0
7983#define LP_BYTECLK_MASK (0xffff << 0)
7984
7985/* bits 31:0 */
4ad83e94 7986#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 7987#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 7988#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
7989
7990/* bits 31:0 */
4ad83e94 7991#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 7992#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 7993#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 7994
4ad83e94 7995#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 7996#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 7997#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 7998#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 7999#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 8000#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
8001#define LONG_PACKET_WORD_COUNT_SHIFT 8
8002#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8003#define SHORT_PACKET_PARAM_SHIFT 8
8004#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8005#define VIRTUAL_CHANNEL_SHIFT 6
8006#define VIRTUAL_CHANNEL_MASK (3 << 6)
8007#define DATA_TYPE_SHIFT 0
395b2913 8008#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
8009/* data type values, see include/video/mipi_display.h */
8010
4ad83e94 8011#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 8012#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 8013#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
8014#define DPI_FIFO_EMPTY (1 << 28)
8015#define DBI_FIFO_EMPTY (1 << 27)
8016#define LP_CTRL_FIFO_EMPTY (1 << 26)
8017#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8018#define LP_CTRL_FIFO_FULL (1 << 24)
8019#define HS_CTRL_FIFO_EMPTY (1 << 18)
8020#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8021#define HS_CTRL_FIFO_FULL (1 << 16)
8022#define LP_DATA_FIFO_EMPTY (1 << 10)
8023#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8024#define LP_DATA_FIFO_FULL (1 << 8)
8025#define HS_DATA_FIFO_EMPTY (1 << 2)
8026#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8027#define HS_DATA_FIFO_FULL (1 << 0)
8028
4ad83e94 8029#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 8030#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 8031#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
8032#define DBI_HS_LP_MODE_MASK (1 << 0)
8033#define DBI_LP_MODE (1 << 0)
8034#define DBI_HS_MODE (0 << 0)
8035
4ad83e94 8036#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 8037#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 8038#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
8039#define EXIT_ZERO_COUNT_SHIFT 24
8040#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8041#define TRAIL_COUNT_SHIFT 16
8042#define TRAIL_COUNT_MASK (0x1f << 16)
8043#define CLK_ZERO_COUNT_SHIFT 8
8044#define CLK_ZERO_COUNT_MASK (0xff << 8)
8045#define PREPARE_COUNT_SHIFT 0
8046#define PREPARE_COUNT_MASK (0x3f << 0)
8047
8048/* bits 31:0 */
4ad83e94 8049#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 8050#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
8051#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8052
8053#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8054#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8055#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
8056#define LP_HS_SSW_CNT_SHIFT 16
8057#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8058#define HS_LP_PWR_SW_CNT_SHIFT 0
8059#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8060
4ad83e94 8061#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 8062#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 8063#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
8064#define STOP_STATE_STALL_COUNTER_SHIFT 0
8065#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8066
4ad83e94 8067#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 8068#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 8069#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 8070#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 8071#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 8072#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
8073#define RX_CONTENTION_DETECTED (1 << 0)
8074
8075/* XXX: only pipe A ?!? */
4ad83e94 8076#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
8077#define DBI_TYPEC_ENABLE (1 << 31)
8078#define DBI_TYPEC_WIP (1 << 30)
8079#define DBI_TYPEC_OPTION_SHIFT 28
8080#define DBI_TYPEC_OPTION_MASK (3 << 28)
8081#define DBI_TYPEC_FREQ_SHIFT 24
8082#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8083#define DBI_TYPEC_OVERRIDE (1 << 8)
8084#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8085#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8086
8087
8088/* MIPI adapter registers */
8089
4ad83e94 8090#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 8091#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 8092#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
8093#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8094#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8095#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8096#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8097#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8098#define READ_REQUEST_PRIORITY_SHIFT 3
8099#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8100#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8101#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8102#define RGB_FLIP_TO_BGR (1 << 2)
8103
d2e08c0f
SS
8104#define BXT_PIPE_SELECT_MASK (7 << 7)
8105#define BXT_PIPE_SELECT_C (2 << 7)
8106#define BXT_PIPE_SELECT_B (1 << 7)
8107#define BXT_PIPE_SELECT_A (0 << 7)
8108
4ad83e94 8109#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 8110#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 8111#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
8112#define DATA_MEM_ADDRESS_SHIFT 5
8113#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8114#define DATA_VALID (1 << 0)
8115
4ad83e94 8116#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 8117#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 8118#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
8119#define DATA_LENGTH_SHIFT 0
8120#define DATA_LENGTH_MASK (0xfffff << 0)
8121
4ad83e94 8122#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 8123#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 8124#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
8125#define COMMAND_MEM_ADDRESS_SHIFT 5
8126#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8127#define AUTO_PWG_ENABLE (1 << 2)
8128#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8129#define COMMAND_VALID (1 << 0)
8130
4ad83e94 8131#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 8132#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 8133#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
8134#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8135#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8136
4ad83e94 8137#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 8138#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 8139#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 8140
4ad83e94 8141#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 8142#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 8143#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
8144#define READ_DATA_VALID(n) (1 << (n))
8145
a57c774a 8146/* For UMS only (deprecated): */
5c969aa7
DL
8147#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8148#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 8149
3bbaba0c 8150/* MOCS (Memory Object Control State) registers */
f0f59a00 8151#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 8152
f0f59a00
VS
8153#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8154#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8155#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8156#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8157#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 8158
585fb111 8159#endif /* _I915_REG_H_ */