]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915/vlv: add doc names to sideband file
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
652c393a 39#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
40#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
f97108d1 44#define GCFGC2 0xda
585fb111
JB
45#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
49#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 55#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
56#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 75#define LBB 0xf4
eeccdcac
KG
76
77/* Graphics reset regs */
0573ed4a
KG
78#define I965_GDRST 0xc0 /* PCI config register */
79#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
80#define GRDOM_FULL (0<<2)
81#define GRDOM_RENDER (1<<2)
82#define GRDOM_MEDIA (3<<2)
8a5c2ae7 83#define GRDOM_MASK (3<<2)
5ccce180 84#define GRDOM_RESET_ENABLE (1<<0)
585fb111 85
07b7ddd9
JB
86#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
87#define GEN6_MBC_SNPCR_SHIFT 21
88#define GEN6_MBC_SNPCR_MASK (3<<21)
89#define GEN6_MBC_SNPCR_MAX (0<<21)
90#define GEN6_MBC_SNPCR_MED (1<<21)
91#define GEN6_MBC_SNPCR_LOW (2<<21)
92#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
93
5eb719cd
DV
94#define GEN6_MBCTL 0x0907c
95#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
96#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
97#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
98#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
99#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
100
cff458c2
EA
101#define GEN6_GDRST 0x941c
102#define GEN6_GRDOM_FULL (1 << 0)
103#define GEN6_GRDOM_RENDER (1 << 1)
104#define GEN6_GRDOM_MEDIA (1 << 2)
105#define GEN6_GRDOM_BLT (1 << 3)
106
5eb719cd
DV
107#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
108#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
109#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
110#define PP_DIR_DCLV_2G 0xffffffff
111
112#define GAM_ECOCHK 0x4090
113#define ECOCHK_SNB_BIT (1<<10)
e3dff585 114#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
115#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
116#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
117#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
118#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
119#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
120#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
121#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 122
48ecfa10 123#define GAC_ECO_BITS 0x14090
3b9d7888 124#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
125#define ECOBITS_PPGTT_CACHE64B (3<<8)
126#define ECOBITS_PPGTT_CACHE4B (0<<8)
127
be901a5a
DV
128#define GAB_CTL 0x24000
129#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
130
585fb111
JB
131/* VGA stuff */
132
133#define VGA_ST01_MDA 0x3ba
134#define VGA_ST01_CGA 0x3da
135
136#define VGA_MSR_WRITE 0x3c2
137#define VGA_MSR_READ 0x3cc
138#define VGA_MSR_MEM_EN (1<<1)
139#define VGA_MSR_CGA_MODE (1<<0)
140
5434fd92 141#define VGA_SR_INDEX 0x3c4
f930ddd0 142#define SR01 1
5434fd92 143#define VGA_SR_DATA 0x3c5
585fb111
JB
144
145#define VGA_AR_INDEX 0x3c0
146#define VGA_AR_VID_EN (1<<5)
147#define VGA_AR_DATA_WRITE 0x3c0
148#define VGA_AR_DATA_READ 0x3c1
149
150#define VGA_GR_INDEX 0x3ce
151#define VGA_GR_DATA 0x3cf
152/* GR05 */
153#define VGA_GR_MEM_READ_MODE_SHIFT 3
154#define VGA_GR_MEM_READ_MODE_PLANE 1
155/* GR06 */
156#define VGA_GR_MEM_MODE_MASK 0xc
157#define VGA_GR_MEM_MODE_SHIFT 2
158#define VGA_GR_MEM_A0000_AFFFF 0
159#define VGA_GR_MEM_A0000_BFFFF 1
160#define VGA_GR_MEM_B0000_B7FFF 2
161#define VGA_GR_MEM_B0000_BFFFF 3
162
163#define VGA_DACMASK 0x3c6
164#define VGA_DACRX 0x3c7
165#define VGA_DACWX 0x3c8
166#define VGA_DACDATA 0x3c9
167
168#define VGA_CR_INDEX_MDA 0x3b4
169#define VGA_CR_DATA_MDA 0x3b5
170#define VGA_CR_INDEX_CGA 0x3d4
171#define VGA_CR_DATA_CGA 0x3d5
172
173/*
174 * Memory interface instructions used by the kernel
175 */
176#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
177
178#define MI_NOOP MI_INSTR(0, 0)
179#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
180#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 181#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
182#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
183#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
184#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
185#define MI_FLUSH MI_INSTR(0x04, 0)
186#define MI_READ_FLUSH (1 << 0)
187#define MI_EXE_FLUSH (1 << 1)
188#define MI_NO_WRITE_FLUSH (1 << 2)
189#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
190#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 191#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 192#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
193#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
194#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 195#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 196#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
197#define MI_OVERLAY_CONTINUE (0x0<<21)
198#define MI_OVERLAY_ON (0x1<<21)
199#define MI_OVERLAY_OFF (0x2<<21)
585fb111 200#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 201#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 202#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 203#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
204/* IVB has funny definitions for which plane to flip. */
205#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
206#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
207#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
208#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
209#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
210#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
211#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
212#define MI_ARB_ENABLE (1<<0)
213#define MI_ARB_DISABLE (0<<0)
cb05d8de 214
aa40d6bb
ZN
215#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
216#define MI_MM_SPACE_GTT (1<<8)
217#define MI_MM_SPACE_PHYSICAL (0<<8)
218#define MI_SAVE_EXT_STATE_EN (1<<3)
219#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 220#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 221#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
222#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
223#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
224#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
225#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
226/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
227 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
228 * simply ignores the register load under certain conditions.
229 * - One can actually load arbitrary many arbitrary registers: Simply issue x
230 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
231 */
232#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 233#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
71a77e07 234#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
235#define MI_FLUSH_DW_STORE_INDEX (1<<21)
236#define MI_INVALIDATE_TLB (1<<18)
237#define MI_FLUSH_DW_OP_STOREDW (1<<14)
238#define MI_INVALIDATE_BSD (1<<7)
239#define MI_FLUSH_DW_USE_GTT (1<<2)
240#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 241#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
242#define MI_BATCH_NON_SECURE (1)
243/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
244#define MI_BATCH_NON_SECURE_I965 (1<<8)
245#define MI_BATCH_PPGTT_HSW (1<<8)
246#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 247#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 248#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
249#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
250#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
251#define MI_SEMAPHORE_UPDATE (1<<21)
252#define MI_SEMAPHORE_COMPARE (1<<20)
253#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
254#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
255#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
256#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
257#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
258#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
259#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
260#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
261#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
262#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
263#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
264#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
265#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
266#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
9435373e
RV
267
268#define MI_PREDICATE_RESULT_2 (0x2214)
269#define LOWER_SLICE_ENABLED (1<<0)
270#define LOWER_SLICE_DISABLED (0<<0)
271
585fb111
JB
272/*
273 * 3D instructions used by the kernel
274 */
275#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
276
277#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
278#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279#define SC_UPDATE_SCISSOR (0x1<<1)
280#define SC_ENABLE_MASK (0x1<<0)
281#define SC_ENABLE (0x1<<0)
282#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
283#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
284#define SCI_YMIN_MASK (0xffff<<16)
285#define SCI_XMIN_MASK (0xffff<<0)
286#define SCI_YMAX_MASK (0xffff<<16)
287#define SCI_XMAX_MASK (0xffff<<0)
288#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
289#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
290#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
291#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
292#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
293#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
294#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
295#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
296#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
297#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
298#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
299#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
300#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
301#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
302#define BLT_DEPTH_8 (0<<24)
303#define BLT_DEPTH_16_565 (1<<24)
304#define BLT_DEPTH_16_1555 (2<<24)
305#define BLT_DEPTH_32 (3<<24)
306#define BLT_ROP_GXCOPY (0xcc<<16)
307#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
308#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
309#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
310#define ASYNC_FLIP (1<<22)
311#define DISPLAY_PLANE_A (0<<20)
312#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 313#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 314#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 315#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 316#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
317#define PIPE_CONTROL_QW_WRITE (1<<14)
318#define PIPE_CONTROL_DEPTH_STALL (1<<13)
319#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 320#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
321#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
322#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
323#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
324#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
325#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
326#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
327#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 328#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 329#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 330#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 331
dc96e9b8
CW
332
333/*
334 * Reset registers
335 */
336#define DEBUG_RESET_I830 0x6070
337#define DEBUG_RESET_FULL (1<<7)
338#define DEBUG_RESET_RENDER (1<<8)
339#define DEBUG_RESET_DISPLAY (1<<9)
340
57f350b6 341/*
5a09ae9f
JN
342 * IOSF sideband
343 */
344#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
345#define IOSF_DEVFN_SHIFT 24
346#define IOSF_OPCODE_SHIFT 16
347#define IOSF_PORT_SHIFT 8
348#define IOSF_BYTE_ENABLES_SHIFT 4
349#define IOSF_BAR_SHIFT 1
350#define IOSF_SB_BUSY (1<<0)
351#define IOSF_PORT_PUNIT 0x4
352#define IOSF_PORT_NC 0x11
353#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
354#define IOSF_PORT_GPIO_NC 0x13
355#define IOSF_PORT_CCK 0x14
356#define IOSF_PORT_CCU 0xA9
357#define IOSF_PORT_GPS_CORE 0x48
5a09ae9f
JN
358#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
359#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
360
361#define PUNIT_OPCODE_REG_READ 6
362#define PUNIT_OPCODE_REG_WRITE 7
363
02f4c9e0
CML
364#define PUNIT_REG_PWRGT_CTRL 0x60
365#define PUNIT_REG_PWRGT_STATUS 0x61
366#define PUNIT_CLK_GATE 1
367#define PUNIT_PWR_RESET 2
368#define PUNIT_PWR_GATE 3
369#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
370#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
371#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
372
5a09ae9f
JN
373#define PUNIT_REG_GPU_LFM 0xd3
374#define PUNIT_REG_GPU_FREQ_REQ 0xd4
375#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 376#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
377#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
378
379#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
380#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
381
382#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
383#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
384#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
385#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
386#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
387#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
388#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
389#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
390#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
391#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
392
be4fc046 393/* vlv2 north clock has */
24eb2d59
CML
394#define CCK_FUSE_REG 0x8
395#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 396#define CCK_REG_DSI_PLL_FUSE 0x44
397#define CCK_REG_DSI_PLL_CONTROL 0x48
398#define DSI_PLL_VCO_EN (1 << 31)
399#define DSI_PLL_LDO_GATE (1 << 30)
400#define DSI_PLL_P1_POST_DIV_SHIFT 17
401#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
402#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
403#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
404#define DSI_PLL_MUX_MASK (3 << 9)
405#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
406#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
407#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
408#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
409#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
410#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
411#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
412#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
413#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
414#define DSI_PLL_LOCK (1 << 0)
415#define CCK_REG_DSI_PLL_DIVIDER 0x4c
416#define DSI_PLL_LFSR (1 << 31)
417#define DSI_PLL_FRACTION_EN (1 << 30)
418#define DSI_PLL_FRAC_COUNTER_SHIFT 27
419#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
420#define DSI_PLL_USYNC_CNT_SHIFT 18
421#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
422#define DSI_PLL_N1_DIV_SHIFT 16
423#define DSI_PLL_N1_DIV_MASK (3 << 16)
424#define DSI_PLL_M1_DIV_SHIFT 0
425#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
426
5a09ae9f
JN
427/*
428 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
429 *
430 * DPIO is VLV only.
598fac6b
DV
431 *
432 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 433 */
5a09ae9f
JN
434#define DPIO_DEVFN 0
435#define DPIO_OPCODE_REG_WRITE 1
436#define DPIO_OPCODE_REG_READ 0
437
54d9d493 438#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
439#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
440#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
441#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 442#define DPIO_CMNRST (1<<0)
57f350b6 443
598fac6b
DV
444#define _DPIO_TX3_SWING_CTL4_A 0x690
445#define _DPIO_TX3_SWING_CTL4_B 0x2a90
446#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
447 _DPIO_TX3_SWING_CTL4_B)
448
449/*
450 * Per pipe/PLL DPIO regs
451 */
57f350b6
JB
452#define _DPIO_DIV_A 0x800c
453#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
454#define DPIO_POST_DIV_DAC 0
455#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
456#define DPIO_POST_DIV_LVDS1 2
457#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
458#define DPIO_K_SHIFT (24) /* 4 bits */
459#define DPIO_P1_SHIFT (21) /* 3 bits */
460#define DPIO_P2_SHIFT (16) /* 5 bits */
461#define DPIO_N_SHIFT (12) /* 4 bits */
462#define DPIO_ENABLE_CALIBRATION (1<<11)
463#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
464#define DPIO_M2DIV_MASK 0xff
465#define _DPIO_DIV_B 0x802c
466#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
467
468#define _DPIO_REFSFR_A 0x8014
469#define DPIO_REFSEL_OVERRIDE 27
470#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
471#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
472#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 473#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
474#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
475#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
476#define _DPIO_REFSFR_B 0x8034
477#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
478
479#define _DPIO_CORE_CLK_A 0x801c
480#define _DPIO_CORE_CLK_B 0x803c
481#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
482
598fac6b
DV
483#define _DPIO_IREF_CTL_A 0x8040
484#define _DPIO_IREF_CTL_B 0x8060
485#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
486
487#define DPIO_IREF_BCAST 0xc044
488#define _DPIO_IREF_A 0x8044
489#define _DPIO_IREF_B 0x8064
490#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
491
492#define _DPIO_PLL_CML_A 0x804c
493#define _DPIO_PLL_CML_B 0x806c
494#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
495
4abb2c39
VS
496#define _DPIO_LPF_COEFF_A 0x8048
497#define _DPIO_LPF_COEFF_B 0x8068
498#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
57f350b6 499
598fac6b
DV
500#define DPIO_CALIBRATION 0x80ac
501
57f350b6 502#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 503
598fac6b
DV
504/*
505 * Per DDI channel DPIO regs
506 */
507
508#define _DPIO_PCS_TX_0 0x8200
509#define _DPIO_PCS_TX_1 0x8400
510#define DPIO_PCS_TX_LANE2_RESET (1<<16)
511#define DPIO_PCS_TX_LANE1_RESET (1<<7)
512#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
513
514#define _DPIO_PCS_CLK_0 0x8204
515#define _DPIO_PCS_CLK_1 0x8404
516#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
517#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
518#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
519#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
520#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
521
522#define _DPIO_PCS_CTL_OVR1_A 0x8224
523#define _DPIO_PCS_CTL_OVR1_B 0x8424
524#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
525 _DPIO_PCS_CTL_OVR1_B)
526
527#define _DPIO_PCS_STAGGER0_A 0x822c
528#define _DPIO_PCS_STAGGER0_B 0x842c
529#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
530 _DPIO_PCS_STAGGER0_B)
531
532#define _DPIO_PCS_STAGGER1_A 0x8230
533#define _DPIO_PCS_STAGGER1_B 0x8430
534#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
535 _DPIO_PCS_STAGGER1_B)
536
537#define _DPIO_PCS_CLOCKBUF0_A 0x8238
538#define _DPIO_PCS_CLOCKBUF0_B 0x8438
539#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
540 _DPIO_PCS_CLOCKBUF0_B)
541
542#define _DPIO_PCS_CLOCKBUF8_A 0x825c
543#define _DPIO_PCS_CLOCKBUF8_B 0x845c
544#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
545 _DPIO_PCS_CLOCKBUF8_B)
546
547#define _DPIO_TX_SWING_CTL2_A 0x8288
548#define _DPIO_TX_SWING_CTL2_B 0x8488
549#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
550 _DPIO_TX_SWING_CTL2_B)
551
552#define _DPIO_TX_SWING_CTL3_A 0x828c
553#define _DPIO_TX_SWING_CTL3_B 0x848c
554#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
555 _DPIO_TX_SWING_CTL3_B)
556
557#define _DPIO_TX_SWING_CTL4_A 0x8290
558#define _DPIO_TX_SWING_CTL4_B 0x8490
559#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
560 _DPIO_TX_SWING_CTL4_B)
561
562#define _DPIO_TX_OCALINIT_0 0x8294
563#define _DPIO_TX_OCALINIT_1 0x8494
564#define DPIO_TX_OCALINIT_EN (1<<31)
565#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
566 _DPIO_TX_OCALINIT_1)
567
568#define _DPIO_TX_CTL_0 0x82ac
569#define _DPIO_TX_CTL_1 0x84ac
570#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
571
572#define _DPIO_TX_LANE_0 0x82b8
573#define _DPIO_TX_LANE_1 0x84b8
574#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
575
576#define _DPIO_DATA_CHANNEL1 0x8220
577#define _DPIO_DATA_CHANNEL2 0x8420
578#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
579
580#define _DPIO_PORT0_PCS0 0x0220
581#define _DPIO_PORT0_PCS1 0x0420
582#define _DPIO_PORT1_PCS2 0x2620
583#define _DPIO_PORT1_PCS3 0x2820
584#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
585#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
586#define DPIO_DATA_CHANNEL1 0x8220
587#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 588
585fb111 589/*
de151cf6 590 * Fence registers
585fb111 591 */
de151cf6 592#define FENCE_REG_830_0 0x2000
dc529a4f 593#define FENCE_REG_945_8 0x3000
de151cf6
JB
594#define I830_FENCE_START_MASK 0x07f80000
595#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 596#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
597#define I830_FENCE_PITCH_SHIFT 4
598#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 599#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 600#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 601#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
602
603#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 604#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 605
de151cf6
JB
606#define FENCE_REG_965_0 0x03000
607#define I965_FENCE_PITCH_SHIFT 2
608#define I965_FENCE_TILING_Y_SHIFT 1
609#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 610#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 611
4e901fdc
EA
612#define FENCE_REG_SANDYBRIDGE_0 0x100000
613#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 614#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 615
f691e2f4
DV
616/* control register for cpu gtt access */
617#define TILECTL 0x101000
618#define TILECTL_SWZCTL (1 << 0)
619#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
620#define TILECTL_BACKSNOOP_DIS (1 << 3)
621
de151cf6
JB
622/*
623 * Instruction and interrupt control regs
624 */
63eeaf38 625#define PGTBL_ER 0x02024
333e9fe9
DV
626#define RENDER_RING_BASE 0x02000
627#define BSD_RING_BASE 0x04000
628#define GEN6_BSD_RING_BASE 0x12000
1950de14 629#define VEBOX_RING_BASE 0x1a000
549f7365 630#define BLT_RING_BASE 0x22000
3d281d8c
DV
631#define RING_TAIL(base) ((base)+0x30)
632#define RING_HEAD(base) ((base)+0x34)
633#define RING_START(base) ((base)+0x38)
634#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
635#define RING_SYNC_0(base) ((base)+0x40)
636#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
637#define RING_SYNC_2(base) ((base)+0x48)
638#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
639#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
640#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
641#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
642#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
643#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
644#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
645#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
646#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
647#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
648#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
649#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 650#define GEN6_NOSYNC 0
8fd26859 651#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
652#define RING_HWS_PGA(base) ((base)+0x80)
653#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
654#define ARB_MODE 0x04030
655#define ARB_MODE_SWIZZLE_SNB (1<<4)
656#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 657#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
658#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
659#define DONE_REG 0x40b0
4593010b
EA
660#define BSD_HWS_PGA_GEN7 (0x04180)
661#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 662#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 663#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 664#define RING_NOPID(base) ((base)+0x94)
0f46832f 665#define RING_IMR(base) ((base)+0xa8)
c0c7babc 666#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
667#define TAIL_ADDR 0x001FFFF8
668#define HEAD_WRAP_COUNT 0xFFE00000
669#define HEAD_WRAP_ONE 0x00200000
670#define HEAD_ADDR 0x001FFFFC
671#define RING_NR_PAGES 0x001FF000
672#define RING_REPORT_MASK 0x00000006
673#define RING_REPORT_64K 0x00000002
674#define RING_REPORT_128K 0x00000004
675#define RING_NO_REPORT 0x00000000
676#define RING_VALID_MASK 0x00000001
677#define RING_VALID 0x00000001
678#define RING_INVALID 0x00000000
4b60e5cb
CW
679#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
680#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 681#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
682#if 0
683#define PRB0_TAIL 0x02030
684#define PRB0_HEAD 0x02034
685#define PRB0_START 0x02038
686#define PRB0_CTL 0x0203c
585fb111
JB
687#define PRB1_TAIL 0x02040 /* 915+ only */
688#define PRB1_HEAD 0x02044 /* 915+ only */
689#define PRB1_START 0x02048 /* 915+ only */
690#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 691#endif
63eeaf38
JB
692#define IPEIR_I965 0x02064
693#define IPEHR_I965 0x02068
694#define INSTDONE_I965 0x0206c
d53bd484
BW
695#define GEN7_INSTDONE_1 0x0206c
696#define GEN7_SC_INSTDONE 0x07100
697#define GEN7_SAMPLER_INSTDONE 0x0e160
698#define GEN7_ROW_INSTDONE 0x0e164
699#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
700#define RING_IPEIR(base) ((base)+0x64)
701#define RING_IPEHR(base) ((base)+0x68)
702#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
703#define RING_INSTPS(base) ((base)+0x70)
704#define RING_DMA_FADD(base) ((base)+0x78)
705#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
706#define INSTPS 0x02070 /* 965+ only */
707#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
708#define ACTHD_I965 0x02074
709#define HWS_PGA 0x02080
710#define HWS_ADDRESS_MASK 0xfffff000
711#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
712#define PWRCTXA 0x2088 /* 965GM+ only */
713#define PWRCTX_EN (1<<0)
585fb111 714#define IPEIR 0x02088
63eeaf38
JB
715#define IPEHR 0x0208c
716#define INSTDONE 0x02090
585fb111
JB
717#define NOPID 0x02094
718#define HWSTAM 0x02098
9d2f41fa 719#define DMA_FADD_I8XX 0x020d0
71cf39b1 720
f406839f 721#define ERROR_GEN6 0x040a0
71e172e8 722#define GEN7_ERR_INT 0x44040
de032bf4 723#define ERR_INT_POISON (1<<31)
8664281b
PZ
724#define ERR_INT_MMIO_UNCLAIMED (1<<13)
725#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
726#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
727#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 728#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 729
3f1e109a
PZ
730#define FPGA_DBG 0x42300
731#define FPGA_DBG_RM_NOCLAIM (1<<31)
732
0f3b6849 733#define DERRMR 0x44050
ffe74d75
CW
734#define DERRMR_PIPEA_SCANLINE (1<<0)
735#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
736#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
737#define DERRMR_PIPEA_VBLANK (1<<3)
738#define DERRMR_PIPEA_HBLANK (1<<5)
739#define DERRMR_PIPEB_SCANLINE (1<<8)
740#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
741#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
742#define DERRMR_PIPEB_VBLANK (1<<11)
743#define DERRMR_PIPEB_HBLANK (1<<13)
744/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
745#define DERRMR_PIPEC_SCANLINE (1<<14)
746#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
747#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
748#define DERRMR_PIPEC_VBLANK (1<<21)
749#define DERRMR_PIPEC_HBLANK (1<<22)
750
0f3b6849 751
de6e2eaf
EA
752/* GM45+ chicken bits -- debug workaround bits that may be required
753 * for various sorts of correct behavior. The top 16 bits of each are
754 * the enables for writing to the corresponding low bit.
755 */
756#define _3D_CHICKEN 0x02084
4283908e 757#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
758#define _3D_CHICKEN2 0x0208c
759/* Disables pipelining of read flushes past the SF-WIZ interface.
760 * Required on all Ironlake steppings according to the B-Spec, but the
761 * particular danger of not doing so is not specified.
762 */
763# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
764#define _3D_CHICKEN3 0x02090
87f8020e 765#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 766#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 767
71cf39b1
EA
768#define MI_MODE 0x0209c
769# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 770# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 771# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 772
f8f2ac9a 773#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
774#define GEN6_GT_MODE_HI (1 << 9)
775#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 776
1ec14ad3 777#define GFX_MODE 0x02520
b095cd0a 778#define GFX_MODE_GEN7 0x0229c
5eb719cd 779#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
780#define GFX_RUN_LIST_ENABLE (1<<15)
781#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
782#define GFX_SURFACE_FAULT_ENABLE (1<<12)
783#define GFX_REPLAY_MODE (1<<11)
784#define GFX_PSMI_GRANULARITY (1<<10)
785#define GFX_PPGTT_ENABLE (1<<9)
786
a7e806de
DV
787#define VLV_DISPLAY_BASE 0x180000
788
585fb111
JB
789#define SCPD0 0x0209c /* 915+ only */
790#define IER 0x020a0
791#define IIR 0x020a4
792#define IMR 0x020a8
793#define ISR 0x020ac
07ec7ec5 794#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 795#define GCFG_DIS (1<<8)
ff763010
VS
796#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
797#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
798#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
799#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
800#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 801#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 802#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
803#define EIR 0x020b0
804#define EMR 0x020b4
805#define ESR 0x020b8
63eeaf38
JB
806#define GM45_ERROR_PAGE_TABLE (1<<5)
807#define GM45_ERROR_MEM_PRIV (1<<4)
808#define I915_ERROR_PAGE_TABLE (1<<4)
809#define GM45_ERROR_CP_PRIV (1<<3)
810#define I915_ERROR_MEMORY_REFRESH (1<<1)
811#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 812#define INSTPM 0x020c0
ee980b80 813#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
814#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
815 will not assert AGPBUSY# and will only
816 be delivered when out of C3. */
84f9f938 817#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
818#define INSTPM_TLB_INVALIDATE (1<<9)
819#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
820#define ACTHD 0x020c8
821#define FW_BLC 0x020d8
8692d00e 822#define FW_BLC2 0x020dc
585fb111 823#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
824#define FW_BLC_SELF_EN_MASK (1<<31)
825#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
826#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
827#define MM_BURST_LENGTH 0x00700000
828#define MM_FIFO_WATERMARK 0x0001F000
829#define LM_BURST_LENGTH 0x00000700
830#define LM_FIFO_WATERMARK 0x0000001F
585fb111 831#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
832
833/* Make render/texture TLB fetches lower priorty than associated data
834 * fetches. This is not turned on by default
835 */
836#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
837
838/* Isoch request wait on GTT enable (Display A/B/C streams).
839 * Make isoch requests stall on the TLB update. May cause
840 * display underruns (test mode only)
841 */
842#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
843
844/* Block grant count for isoch requests when block count is
845 * set to a finite value.
846 */
847#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
848#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
849#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
850#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
851#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
852
853/* Enable render writes to complete in C2/C3/C4 power states.
854 * If this isn't enabled, render writes are prevented in low
855 * power states. That seems bad to me.
856 */
857#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
858
859/* This acknowledges an async flip immediately instead
860 * of waiting for 2TLB fetches.
861 */
862#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
863
864/* Enables non-sequential data reads through arbiter
865 */
0206e353 866#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
867
868/* Disable FSB snooping of cacheable write cycles from binner/render
869 * command stream
870 */
871#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
872
873/* Arbiter time slice for non-isoch streams */
874#define MI_ARB_TIME_SLICE_MASK (7 << 5)
875#define MI_ARB_TIME_SLICE_1 (0 << 5)
876#define MI_ARB_TIME_SLICE_2 (1 << 5)
877#define MI_ARB_TIME_SLICE_4 (2 << 5)
878#define MI_ARB_TIME_SLICE_6 (3 << 5)
879#define MI_ARB_TIME_SLICE_8 (4 << 5)
880#define MI_ARB_TIME_SLICE_10 (5 << 5)
881#define MI_ARB_TIME_SLICE_14 (6 << 5)
882#define MI_ARB_TIME_SLICE_16 (7 << 5)
883
884/* Low priority grace period page size */
885#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
886#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
887
888/* Disable display A/B trickle feed */
889#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
890
891/* Set display plane priority */
892#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
893#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
894
585fb111 895#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 896#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
897#define CM0_IZ_OPT_DISABLE (1<<6)
898#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 899#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
900#define CM0_DEPTH_EVICT_DISABLE (1<<4)
901#define CM0_COLOR_EVICT_DISABLE (1<<3)
902#define CM0_DEPTH_WRITE_DISABLE (1<<1)
903#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 904#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 905#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
906#define GFX_FLSH_CNTL_GEN6 0x101008
907#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
908#define ECOSKPD 0x021d0
909#define ECO_GATING_CX_ONLY (1<<3)
910#define ECO_FLIP_DONE (1<<0)
585fb111 911
fb046853
JB
912#define CACHE_MODE_1 0x7004 /* IVB+ */
913#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
914
4efe0708
JB
915#define GEN6_BLITTER_ECOSKPD 0x221d0
916#define GEN6_BLITTER_LOCK_SHIFT 16
917#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
918
881f47b6 919#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
920#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
921#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
922#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
923#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 924
cc609d5d
BW
925/* On modern GEN architectures interrupt control consists of two sets
926 * of registers. The first set pertains to the ring generating the
927 * interrupt. The second control is for the functional block generating the
928 * interrupt. These are PM, GT, DE, etc.
929 *
930 * Luckily *knocks on wood* all the ring interrupt bits match up with the
931 * GT interrupt bits, so we don't need to duplicate the defines.
932 *
933 * These defines should cover us well from SNB->HSW with minor exceptions
934 * it can also work on ILK.
935 */
936#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
937#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
938#define GT_BLT_USER_INTERRUPT (1 << 22)
939#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
940#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 941#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
942#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
943#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
944#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
945#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
946#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
947#define GT_RENDER_USER_INTERRUPT (1 << 0)
948
12638c57
BW
949#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
950#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
951
35a85ac6
BW
952#define GT_PARITY_ERROR(dev) \
953 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 954 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 955
cc609d5d
BW
956/* These are all the "old" interrupts */
957#define ILK_BSD_USER_INTERRUPT (1<<5)
958#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
959#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
960#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
961#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
962#define I915_HWB_OOM_INTERRUPT (1<<13)
963#define I915_SYNC_STATUS_INTERRUPT (1<<12)
964#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
965#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
966#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
967#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
968#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
969#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
970#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
971#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
972#define I915_DEBUG_INTERRUPT (1<<2)
973#define I915_USER_INTERRUPT (1<<1)
974#define I915_ASLE_INTERRUPT (1<<0)
975#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
976
977#define GEN6_BSD_RNCID 0x12198
978
a1e969e0
BW
979#define GEN7_FF_THREAD_MODE 0x20a0
980#define GEN7_FF_SCHED_MASK 0x0077070
981#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
982#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
983#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
984#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 985#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
986#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
987#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
988#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
989#define GEN7_FF_VS_SCHED_HW (0x0<<12)
990#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
991#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
992#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
993#define GEN7_FF_DS_SCHED_HW (0x0<<4)
994
585fb111
JB
995/*
996 * Framebuffer compression (915+ only)
997 */
998
999#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1000#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1001#define FBC_CONTROL 0x03208
1002#define FBC_CTL_EN (1<<31)
1003#define FBC_CTL_PERIODIC (1<<30)
1004#define FBC_CTL_INTERVAL_SHIFT (16)
1005#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1006#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
1007#define FBC_CTL_STRIDE_SHIFT (5)
1008#define FBC_CTL_FENCENO (1<<0)
1009#define FBC_COMMAND 0x0320c
1010#define FBC_CMD_COMPRESS (1<<0)
1011#define FBC_STATUS 0x03210
1012#define FBC_STAT_COMPRESSING (1<<31)
1013#define FBC_STAT_COMPRESSED (1<<30)
1014#define FBC_STAT_MODIFIED (1<<29)
1015#define FBC_STAT_CURRENT_LINE (1<<0)
1016#define FBC_CONTROL2 0x03214
1017#define FBC_CTL_FENCE_DBL (0<<4)
1018#define FBC_CTL_IDLE_IMM (0<<2)
1019#define FBC_CTL_IDLE_FULL (1<<2)
1020#define FBC_CTL_IDLE_LINE (2<<2)
1021#define FBC_CTL_IDLE_DEBUG (3<<2)
1022#define FBC_CTL_CPU_FENCE (1<<1)
1023#define FBC_CTL_PLANEA (0<<0)
1024#define FBC_CTL_PLANEB (1<<0)
1025#define FBC_FENCE_OFF 0x0321b
80824003 1026#define FBC_TAG 0x03300
585fb111
JB
1027
1028#define FBC_LL_SIZE (1536)
1029
74dff282
JB
1030/* Framebuffer compression for GM45+ */
1031#define DPFC_CB_BASE 0x3200
1032#define DPFC_CONTROL 0x3208
1033#define DPFC_CTL_EN (1<<31)
1034#define DPFC_CTL_PLANEA (0<<30)
1035#define DPFC_CTL_PLANEB (1<<30)
abe959c7 1036#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 1037#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1038#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1039#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1040#define DPFC_SR_EN (1<<10)
1041#define DPFC_CTL_LIMIT_1X (0<<6)
1042#define DPFC_CTL_LIMIT_2X (1<<6)
1043#define DPFC_CTL_LIMIT_4X (2<<6)
1044#define DPFC_RECOMP_CTL 0x320c
1045#define DPFC_RECOMP_STALL_EN (1<<27)
1046#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1047#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1048#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1049#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1050#define DPFC_STATUS 0x3210
1051#define DPFC_INVAL_SEG_SHIFT (16)
1052#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1053#define DPFC_COMP_SEG_SHIFT (0)
1054#define DPFC_COMP_SEG_MASK (0x000003ff)
1055#define DPFC_STATUS2 0x3214
1056#define DPFC_FENCE_YOFF 0x3218
1057#define DPFC_CHICKEN 0x3224
1058#define DPFC_HT_MODIFY (1<<31)
1059
b52eb4dc
ZY
1060/* Framebuffer compression for Ironlake */
1061#define ILK_DPFC_CB_BASE 0x43200
1062#define ILK_DPFC_CONTROL 0x43208
1063/* The bit 28-8 is reserved */
1064#define DPFC_RESERVED (0x1FFFFF00)
1065#define ILK_DPFC_RECOMP_CTL 0x4320c
1066#define ILK_DPFC_STATUS 0x43210
1067#define ILK_DPFC_FENCE_YOFF 0x43218
1068#define ILK_DPFC_CHICKEN 0x43224
1069#define ILK_FBC_RT_BASE 0x2128
1070#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1071#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1072
1073#define ILK_DISPLAY_CHICKEN1 0x42000
1074#define ILK_FBCQ_DIS (1<<22)
0206e353 1075#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1076
b52eb4dc 1077
9c04f015
YL
1078/*
1079 * Framebuffer compression for Sandybridge
1080 *
1081 * The following two registers are of type GTTMMADR
1082 */
1083#define SNB_DPFC_CTL_SA 0x100100
1084#define SNB_CPU_FENCE_ENABLE (1<<29)
1085#define DPFC_CPU_FENCE_OFFSET 0x100104
1086
abe959c7
RV
1087/* Framebuffer compression for Ivybridge */
1088#define IVB_FBC_RT_BASE 0x7020
1089
42db64ef
PZ
1090#define IPS_CTL 0x43408
1091#define IPS_ENABLE (1 << 31)
9c04f015 1092
fd3da6c9
RV
1093#define MSG_FBC_REND_STATE 0x50380
1094#define FBC_REND_NUKE (1<<2)
1095#define FBC_REND_CACHE_CLEAN (1<<1)
1096
28554164
RV
1097#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1098#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1099#define HSW_BYPASS_FBC_QUEUE (1<<22)
1100#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1101 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1102 _HSW_PIPE_SLICE_CHICKEN_1_B)
1103
d89f2071
RV
1104#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1105#define HSW_DPFC_GATING_DISABLE (1<<23)
1106
585fb111
JB
1107/*
1108 * GPIO regs
1109 */
1110#define GPIOA 0x5010
1111#define GPIOB 0x5014
1112#define GPIOC 0x5018
1113#define GPIOD 0x501c
1114#define GPIOE 0x5020
1115#define GPIOF 0x5024
1116#define GPIOG 0x5028
1117#define GPIOH 0x502c
1118# define GPIO_CLOCK_DIR_MASK (1 << 0)
1119# define GPIO_CLOCK_DIR_IN (0 << 1)
1120# define GPIO_CLOCK_DIR_OUT (1 << 1)
1121# define GPIO_CLOCK_VAL_MASK (1 << 2)
1122# define GPIO_CLOCK_VAL_OUT (1 << 3)
1123# define GPIO_CLOCK_VAL_IN (1 << 4)
1124# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1125# define GPIO_DATA_DIR_MASK (1 << 8)
1126# define GPIO_DATA_DIR_IN (0 << 9)
1127# define GPIO_DATA_DIR_OUT (1 << 9)
1128# define GPIO_DATA_VAL_MASK (1 << 10)
1129# define GPIO_DATA_VAL_OUT (1 << 11)
1130# define GPIO_DATA_VAL_IN (1 << 12)
1131# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1132
f899fc64
CW
1133#define GMBUS0 0x5100 /* clock/port select */
1134#define GMBUS_RATE_100KHZ (0<<8)
1135#define GMBUS_RATE_50KHZ (1<<8)
1136#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1137#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1138#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1139#define GMBUS_PORT_DISABLED 0
1140#define GMBUS_PORT_SSC 1
1141#define GMBUS_PORT_VGADDC 2
1142#define GMBUS_PORT_PANEL 3
1143#define GMBUS_PORT_DPC 4 /* HDMIC */
1144#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1145#define GMBUS_PORT_DPD 6 /* HDMID */
1146#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1147#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1148#define GMBUS1 0x5104 /* command/status */
1149#define GMBUS_SW_CLR_INT (1<<31)
1150#define GMBUS_SW_RDY (1<<30)
1151#define GMBUS_ENT (1<<29) /* enable timeout */
1152#define GMBUS_CYCLE_NONE (0<<25)
1153#define GMBUS_CYCLE_WAIT (1<<25)
1154#define GMBUS_CYCLE_INDEX (2<<25)
1155#define GMBUS_CYCLE_STOP (4<<25)
1156#define GMBUS_BYTE_COUNT_SHIFT 16
1157#define GMBUS_SLAVE_INDEX_SHIFT 8
1158#define GMBUS_SLAVE_ADDR_SHIFT 1
1159#define GMBUS_SLAVE_READ (1<<0)
1160#define GMBUS_SLAVE_WRITE (0<<0)
1161#define GMBUS2 0x5108 /* status */
1162#define GMBUS_INUSE (1<<15)
1163#define GMBUS_HW_WAIT_PHASE (1<<14)
1164#define GMBUS_STALL_TIMEOUT (1<<13)
1165#define GMBUS_INT (1<<12)
1166#define GMBUS_HW_RDY (1<<11)
1167#define GMBUS_SATOER (1<<10)
1168#define GMBUS_ACTIVE (1<<9)
1169#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1170#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1171#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1172#define GMBUS_NAK_EN (1<<3)
1173#define GMBUS_IDLE_EN (1<<2)
1174#define GMBUS_HW_WAIT_EN (1<<1)
1175#define GMBUS_HW_RDY_EN (1<<0)
1176#define GMBUS5 0x5120 /* byte index */
1177#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1178
585fb111
JB
1179/*
1180 * Clock control & power management
1181 */
1182
1183#define VGA0 0x6000
1184#define VGA1 0x6004
1185#define VGA_PD 0x6010
1186#define VGA0_PD_P2_DIV_4 (1 << 7)
1187#define VGA0_PD_P1_DIV_2 (1 << 5)
1188#define VGA0_PD_P1_SHIFT 0
1189#define VGA0_PD_P1_MASK (0x1f << 0)
1190#define VGA1_PD_P2_DIV_4 (1 << 15)
1191#define VGA1_PD_P1_DIV_2 (1 << 13)
1192#define VGA1_PD_P1_SHIFT 8
1193#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1194#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1195#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1196#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1197#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1198#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1199#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1200#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1201#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1202#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1203#define DPLL_VGA_MODE_DIS (1 << 28)
1204#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1205#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1206#define DPLL_MODE_MASK (3 << 26)
1207#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1208#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1209#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1210#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1211#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1212#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1213#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1214#define DPLL_LOCK_VLV (1<<15)
598fac6b 1215#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1216#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1217#define DPLL_PORTC_READY_MASK (0xf << 4)
1218#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1219
585fb111
JB
1220#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1221/*
1222 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1223 * this field (only one bit may be set).
1224 */
1225#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1226#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1227#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1228/* i830, required in DVO non-gang */
1229#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1230#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1231#define PLL_REF_INPUT_DREFCLK (0 << 13)
1232#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1233#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1234#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1235#define PLL_REF_INPUT_MASK (3 << 13)
1236#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1237/* Ironlake */
b9055052
ZW
1238# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1239# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1240# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1241# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1242# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1243
585fb111
JB
1244/*
1245 * Parallel to Serial Load Pulse phase selection.
1246 * Selects the phase for the 10X DPLL clock for the PCIe
1247 * digital display port. The range is 4 to 13; 10 or more
1248 * is just a flip delay. The default is 6
1249 */
1250#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1251#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1252/*
1253 * SDVO multiplier for 945G/GM. Not used on 965.
1254 */
1255#define SDVO_MULTIPLIER_MASK 0x000000ff
1256#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1257#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1258#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1259/*
1260 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1261 *
1262 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1263 */
1264#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1265#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1266/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1267#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1268#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1269/*
1270 * SDVO/UDI pixel multiplier.
1271 *
1272 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1273 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1274 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1275 * dummy bytes in the datastream at an increased clock rate, with both sides of
1276 * the link knowing how many bytes are fill.
1277 *
1278 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1279 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1280 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1281 * through an SDVO command.
1282 *
1283 * This register field has values of multiplication factor minus 1, with
1284 * a maximum multiplier of 5 for SDVO.
1285 */
1286#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1287#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1288/*
1289 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1290 * This best be set to the default value (3) or the CRT won't work. No,
1291 * I don't entirely understand what this does...
1292 */
1293#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1294#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1295#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1296#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1297
9db4a9c7
JB
1298#define _FPA0 0x06040
1299#define _FPA1 0x06044
1300#define _FPB0 0x06048
1301#define _FPB1 0x0604c
1302#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1303#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1304#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1305#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1306#define FP_N_DIV_SHIFT 16
1307#define FP_M1_DIV_MASK 0x00003f00
1308#define FP_M1_DIV_SHIFT 8
1309#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1310#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1311#define FP_M2_DIV_SHIFT 0
1312#define DPLL_TEST 0x606c
1313#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1314#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1315#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1316#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1317#define DPLLB_TEST_N_BYPASS (1 << 19)
1318#define DPLLB_TEST_M_BYPASS (1 << 18)
1319#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1320#define DPLLA_TEST_N_BYPASS (1 << 3)
1321#define DPLLA_TEST_M_BYPASS (1 << 2)
1322#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1323#define D_STATE 0x6104
dc96e9b8 1324#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1325#define DSTATE_PLL_D3_OFF (1<<3)
1326#define DSTATE_GFX_CLOCK_GATING (1<<1)
1327#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1328#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1329# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1330# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1331# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1332# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1333# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1334# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1335# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1336# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1337# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1338# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1339# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1340# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1341# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1342# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1343# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1344# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1345# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1346# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1347# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1348# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1349# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1350# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1351# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1352# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1353# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1354# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1355# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1356# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1357/**
1358 * This bit must be set on the 830 to prevent hangs when turning off the
1359 * overlay scaler.
1360 */
1361# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1362# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1363# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1364# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1365# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1366
1367#define RENCLK_GATE_D1 0x6204
1368# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1369# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1370# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1371# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1372# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1373# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1374# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1375# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1376# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1377/** This bit must be unset on 855,865 */
1378# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1379# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1380# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1381# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1382/** This bit must be set on 855,865. */
1383# define SV_CLOCK_GATE_DISABLE (1 << 0)
1384# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1385# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1386# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1387# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1388# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1389# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1390# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1391# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1392# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1393# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1394# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1395# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1396# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1397# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1398# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1399# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1400# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1401
1402# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1403/** This bit must always be set on 965G/965GM */
1404# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1405# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1406# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1407# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1408# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1409# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1410/** This bit must always be set on 965G */
1411# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1412# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1413# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1414# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1415# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1416# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1417# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1418# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1419# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1420# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1421# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1422# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1423# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1424# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1425# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1426# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1427# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1428# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1429# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1430
1431#define RENCLK_GATE_D2 0x6208
1432#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1433#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1434#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1435#define RAMCLK_GATE_D 0x6210 /* CRL only */
1436#define DEUC 0x6214 /* CRL only */
585fb111 1437
d88b2270 1438#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1439#define FW_CSPWRDWNEN (1<<15)
1440
e0d8d59b
VS
1441#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1442
24eb2d59
CML
1443#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1444#define CDCLK_FREQ_SHIFT 4
1445#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1446#define CZCLK_FREQ_MASK 0xf
1447#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1448
585fb111
JB
1449/*
1450 * Palette regs
1451 */
1452
4b059985
VS
1453#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1454#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1455#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1456
673a394b
EA
1457/* MCH MMIO space */
1458
1459/*
1460 * MCHBAR mirror.
1461 *
1462 * This mirrors the MCHBAR MMIO space whose location is determined by
1463 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1464 * every way. It is not accessible from the CP register read instructions.
1465 *
515b2392
PZ
1466 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1467 * just read.
673a394b
EA
1468 */
1469#define MCHBAR_MIRROR_BASE 0x10000
1470
1398261a
YL
1471#define MCHBAR_MIRROR_BASE_SNB 0x140000
1472
3ebecd07
CW
1473/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1474#define DCLK 0x5e04
1475
673a394b
EA
1476/** 915-945 and GM965 MCH register controlling DRAM channel access */
1477#define DCC 0x10200
1478#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1479#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1480#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1481#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1482#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1483#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1484
95534263
LP
1485/** Pineview MCH register contains DDR3 setting */
1486#define CSHRDDR3CTL 0x101a8
1487#define CSHRDDR3CTL_DDR3 (1 << 2)
1488
673a394b
EA
1489/** 965 MCH register controlling DRAM channel configuration */
1490#define C0DRB3 0x10206
1491#define C1DRB3 0x10606
1492
f691e2f4
DV
1493/** snb MCH registers for reading the DRAM channel configuration */
1494#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1495#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1496#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1497#define MAD_DIMM_ECC_MASK (0x3 << 24)
1498#define MAD_DIMM_ECC_OFF (0x0 << 24)
1499#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1500#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1501#define MAD_DIMM_ECC_ON (0x3 << 24)
1502#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1503#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1504#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1505#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1506#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1507#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1508#define MAD_DIMM_A_SELECT (0x1 << 16)
1509/* DIMM sizes are in multiples of 256mb. */
1510#define MAD_DIMM_B_SIZE_SHIFT 8
1511#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1512#define MAD_DIMM_A_SIZE_SHIFT 0
1513#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1514
1d7aaa0c
DV
1515/** snb MCH registers for priority tuning */
1516#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1517#define MCH_SSKPD_WM0_MASK 0x3f
1518#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1519
ec013e7f
JB
1520#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1521
b11248df
KP
1522/* Clocking configuration register */
1523#define CLKCFG 0x10c00
7662c8bd 1524#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1525#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1526#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1527#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1528#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1529#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1530/* Note, below two are guess */
b11248df 1531#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1532#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1533#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1534#define CLKCFG_MEM_533 (1 << 4)
1535#define CLKCFG_MEM_667 (2 << 4)
1536#define CLKCFG_MEM_800 (3 << 4)
1537#define CLKCFG_MEM_MASK (7 << 4)
1538
ea056c14
JB
1539#define TSC1 0x11001
1540#define TSE (1<<0)
7648fa99
JB
1541#define TR1 0x11006
1542#define TSFS 0x11020
1543#define TSFS_SLOPE_MASK 0x0000ff00
1544#define TSFS_SLOPE_SHIFT 8
1545#define TSFS_INTR_MASK 0x000000ff
1546
f97108d1
JB
1547#define CRSTANDVID 0x11100
1548#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1549#define PXVFREQ_PX_MASK 0x7f000000
1550#define PXVFREQ_PX_SHIFT 24
1551#define VIDFREQ_BASE 0x11110
1552#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1553#define VIDFREQ2 0x11114
1554#define VIDFREQ3 0x11118
1555#define VIDFREQ4 0x1111c
1556#define VIDFREQ_P0_MASK 0x1f000000
1557#define VIDFREQ_P0_SHIFT 24
1558#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1559#define VIDFREQ_P0_CSCLK_SHIFT 20
1560#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1561#define VIDFREQ_P0_CRCLK_SHIFT 16
1562#define VIDFREQ_P1_MASK 0x00001f00
1563#define VIDFREQ_P1_SHIFT 8
1564#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1565#define VIDFREQ_P1_CSCLK_SHIFT 4
1566#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1567#define INTTOEXT_BASE_ILK 0x11300
1568#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1569#define INTTOEXT_MAP3_SHIFT 24
1570#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1571#define INTTOEXT_MAP2_SHIFT 16
1572#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1573#define INTTOEXT_MAP1_SHIFT 8
1574#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1575#define INTTOEXT_MAP0_SHIFT 0
1576#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1577#define MEMSWCTL 0x11170 /* Ironlake only */
1578#define MEMCTL_CMD_MASK 0xe000
1579#define MEMCTL_CMD_SHIFT 13
1580#define MEMCTL_CMD_RCLK_OFF 0
1581#define MEMCTL_CMD_RCLK_ON 1
1582#define MEMCTL_CMD_CHFREQ 2
1583#define MEMCTL_CMD_CHVID 3
1584#define MEMCTL_CMD_VMMOFF 4
1585#define MEMCTL_CMD_VMMON 5
1586#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1587 when command complete */
1588#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1589#define MEMCTL_FREQ_SHIFT 8
1590#define MEMCTL_SFCAVM (1<<7)
1591#define MEMCTL_TGT_VID_MASK 0x007f
1592#define MEMIHYST 0x1117c
1593#define MEMINTREN 0x11180 /* 16 bits */
1594#define MEMINT_RSEXIT_EN (1<<8)
1595#define MEMINT_CX_SUPR_EN (1<<7)
1596#define MEMINT_CONT_BUSY_EN (1<<6)
1597#define MEMINT_AVG_BUSY_EN (1<<5)
1598#define MEMINT_EVAL_CHG_EN (1<<4)
1599#define MEMINT_MON_IDLE_EN (1<<3)
1600#define MEMINT_UP_EVAL_EN (1<<2)
1601#define MEMINT_DOWN_EVAL_EN (1<<1)
1602#define MEMINT_SW_CMD_EN (1<<0)
1603#define MEMINTRSTR 0x11182 /* 16 bits */
1604#define MEM_RSEXIT_MASK 0xc000
1605#define MEM_RSEXIT_SHIFT 14
1606#define MEM_CONT_BUSY_MASK 0x3000
1607#define MEM_CONT_BUSY_SHIFT 12
1608#define MEM_AVG_BUSY_MASK 0x0c00
1609#define MEM_AVG_BUSY_SHIFT 10
1610#define MEM_EVAL_CHG_MASK 0x0300
1611#define MEM_EVAL_BUSY_SHIFT 8
1612#define MEM_MON_IDLE_MASK 0x00c0
1613#define MEM_MON_IDLE_SHIFT 6
1614#define MEM_UP_EVAL_MASK 0x0030
1615#define MEM_UP_EVAL_SHIFT 4
1616#define MEM_DOWN_EVAL_MASK 0x000c
1617#define MEM_DOWN_EVAL_SHIFT 2
1618#define MEM_SW_CMD_MASK 0x0003
1619#define MEM_INT_STEER_GFX 0
1620#define MEM_INT_STEER_CMR 1
1621#define MEM_INT_STEER_SMI 2
1622#define MEM_INT_STEER_SCI 3
1623#define MEMINTRSTS 0x11184
1624#define MEMINT_RSEXIT (1<<7)
1625#define MEMINT_CONT_BUSY (1<<6)
1626#define MEMINT_AVG_BUSY (1<<5)
1627#define MEMINT_EVAL_CHG (1<<4)
1628#define MEMINT_MON_IDLE (1<<3)
1629#define MEMINT_UP_EVAL (1<<2)
1630#define MEMINT_DOWN_EVAL (1<<1)
1631#define MEMINT_SW_CMD (1<<0)
1632#define MEMMODECTL 0x11190
1633#define MEMMODE_BOOST_EN (1<<31)
1634#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1635#define MEMMODE_BOOST_FREQ_SHIFT 24
1636#define MEMMODE_IDLE_MODE_MASK 0x00030000
1637#define MEMMODE_IDLE_MODE_SHIFT 16
1638#define MEMMODE_IDLE_MODE_EVAL 0
1639#define MEMMODE_IDLE_MODE_CONT 1
1640#define MEMMODE_HWIDLE_EN (1<<15)
1641#define MEMMODE_SWMODE_EN (1<<14)
1642#define MEMMODE_RCLK_GATE (1<<13)
1643#define MEMMODE_HW_UPDATE (1<<12)
1644#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1645#define MEMMODE_FSTART_SHIFT 8
1646#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1647#define MEMMODE_FMAX_SHIFT 4
1648#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1649#define RCBMAXAVG 0x1119c
1650#define MEMSWCTL2 0x1119e /* Cantiga only */
1651#define SWMEMCMD_RENDER_OFF (0 << 13)
1652#define SWMEMCMD_RENDER_ON (1 << 13)
1653#define SWMEMCMD_SWFREQ (2 << 13)
1654#define SWMEMCMD_TARVID (3 << 13)
1655#define SWMEMCMD_VRM_OFF (4 << 13)
1656#define SWMEMCMD_VRM_ON (5 << 13)
1657#define CMDSTS (1<<12)
1658#define SFCAVM (1<<11)
1659#define SWFREQ_MASK 0x0380 /* P0-7 */
1660#define SWFREQ_SHIFT 7
1661#define TARVID_MASK 0x001f
1662#define MEMSTAT_CTG 0x111a0
1663#define RCBMINAVG 0x111a0
1664#define RCUPEI 0x111b0
1665#define RCDNEI 0x111b4
88271da3
JB
1666#define RSTDBYCTL 0x111b8
1667#define RS1EN (1<<31)
1668#define RS2EN (1<<30)
1669#define RS3EN (1<<29)
1670#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1671#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1672#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1673#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1674#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1675#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1676#define RSX_STATUS_MASK (7<<20)
1677#define RSX_STATUS_ON (0<<20)
1678#define RSX_STATUS_RC1 (1<<20)
1679#define RSX_STATUS_RC1E (2<<20)
1680#define RSX_STATUS_RS1 (3<<20)
1681#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1682#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1683#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1684#define RSX_STATUS_RSVD2 (7<<20)
1685#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1686#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1687#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1688#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1689#define RS1CONTSAV_MASK (3<<14)
1690#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1691#define RS1CONTSAV_RSVD (1<<14)
1692#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1693#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1694#define NORMSLEXLAT_MASK (3<<12)
1695#define SLOW_RS123 (0<<12)
1696#define SLOW_RS23 (1<<12)
1697#define SLOW_RS3 (2<<12)
1698#define NORMAL_RS123 (3<<12)
1699#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1700#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1701#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1702#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1703#define RS_CSTATE_MASK (3<<4)
1704#define RS_CSTATE_C367_RS1 (0<<4)
1705#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1706#define RS_CSTATE_RSVD (2<<4)
1707#define RS_CSTATE_C367_RS2 (3<<4)
1708#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1709#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1710#define VIDCTL 0x111c0
1711#define VIDSTS 0x111c8
1712#define VIDSTART 0x111cc /* 8 bits */
1713#define MEMSTAT_ILK 0x111f8
1714#define MEMSTAT_VID_MASK 0x7f00
1715#define MEMSTAT_VID_SHIFT 8
1716#define MEMSTAT_PSTATE_MASK 0x00f8
1717#define MEMSTAT_PSTATE_SHIFT 3
1718#define MEMSTAT_MON_ACTV (1<<2)
1719#define MEMSTAT_SRC_CTL_MASK 0x0003
1720#define MEMSTAT_SRC_CTL_CORE 0
1721#define MEMSTAT_SRC_CTL_TRB 1
1722#define MEMSTAT_SRC_CTL_THM 2
1723#define MEMSTAT_SRC_CTL_STDBY 3
1724#define RCPREVBSYTUPAVG 0x113b8
1725#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1726#define PMMISC 0x11214
1727#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1728#define SDEW 0x1124c
1729#define CSIEW0 0x11250
1730#define CSIEW1 0x11254
1731#define CSIEW2 0x11258
1732#define PEW 0x1125c
1733#define DEW 0x11270
1734#define MCHAFE 0x112c0
1735#define CSIEC 0x112e0
1736#define DMIEC 0x112e4
1737#define DDREC 0x112e8
1738#define PEG0EC 0x112ec
1739#define PEG1EC 0x112f0
1740#define GFXEC 0x112f4
1741#define RPPREVBSYTUPAVG 0x113b8
1742#define RPPREVBSYTDNAVG 0x113bc
1743#define ECR 0x11600
1744#define ECR_GPFE (1<<31)
1745#define ECR_IMONE (1<<30)
1746#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1747#define OGW0 0x11608
1748#define OGW1 0x1160c
1749#define EG0 0x11610
1750#define EG1 0x11614
1751#define EG2 0x11618
1752#define EG3 0x1161c
1753#define EG4 0x11620
1754#define EG5 0x11624
1755#define EG6 0x11628
1756#define EG7 0x1162c
1757#define PXW 0x11664
1758#define PXWL 0x11680
1759#define LCFUSE02 0x116c0
1760#define LCFUSE_HIV_MASK 0x000000ff
1761#define CSIPLL0 0x12c10
1762#define DDRMPLL1 0X12c20
7d57382e
EA
1763#define PEG_BAND_GAP_DATA 0x14d68
1764
c4de7b0f
CW
1765#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1766#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1767#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1768
3b8d8d91
JB
1769#define GEN6_GT_PERF_STATUS 0x145948
1770#define GEN6_RP_STATE_LIMITS 0x145994
1771#define GEN6_RP_STATE_CAP 0x145998
1772
aa40d6bb
ZN
1773/*
1774 * Logical Context regs
1775 */
1776#define CCID 0x2180
1777#define CCID_EN (1<<0)
e8016055
VS
1778/*
1779 * Notes on SNB/IVB/VLV context size:
1780 * - Power context is saved elsewhere (LLC or stolen)
1781 * - Ring/execlist context is saved on SNB, not on IVB
1782 * - Extended context size already includes render context size
1783 * - We always need to follow the extended context size.
1784 * SNB BSpec has comments indicating that we should use the
1785 * render context size instead if execlists are disabled, but
1786 * based on empirical testing that's just nonsense.
1787 * - Pipelined/VF state is saved on SNB/IVB respectively
1788 * - GT1 size just indicates how much of render context
1789 * doesn't need saving on GT1
1790 */
fe1cc68f
BW
1791#define CXT_SIZE 0x21a0
1792#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1793#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1794#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1795#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1796#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1797#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1798 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1799 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1800#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1801#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1802#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1803#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1804#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1805#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1806#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1807#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1808 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1809/* Haswell does have the CXT_SIZE register however it does not appear to be
1810 * valid. Now, docs explain in dwords what is in the context object. The full
1811 * size is 70720 bytes, however, the power context and execlist context will
1812 * never be saved (power context is stored elsewhere, and execlists don't work
1813 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1814 */
1815#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
fe1cc68f 1816
e454a05d
JB
1817#define VLV_CLK_CTL2 0x101104
1818#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1819
585fb111
JB
1820/*
1821 * Overlay regs
1822 */
1823
1824#define OVADD 0x30000
1825#define DOVSTA 0x30008
1826#define OC_BUF (0x3<<20)
1827#define OGAMC5 0x30010
1828#define OGAMC4 0x30014
1829#define OGAMC3 0x30018
1830#define OGAMC2 0x3001c
1831#define OGAMC1 0x30020
1832#define OGAMC0 0x30024
1833
1834/*
1835 * Display engine regs
1836 */
1837
1838/* Pipe A timing regs */
4e8e7eb7
VS
1839#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1840#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1841#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1842#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1843#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1844#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1845#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1846#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1847#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1848
1849/* Pipe B timing regs */
4e8e7eb7
VS
1850#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1851#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1852#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1853#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1854#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1855#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1856#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1857#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1858#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1859
9db4a9c7 1860
fe2b8f9d
PZ
1861#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1862#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1863#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1864#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1865#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1866#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1867#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1868#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1869
2b28bb1b 1870/* HSW eDP PSR registers */
18b5992c
BW
1871#define EDP_PSR_BASE(dev) 0x64800
1872#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
1873#define EDP_PSR_ENABLE (1<<31)
1874#define EDP_PSR_LINK_DISABLE (0<<27)
1875#define EDP_PSR_LINK_STANDBY (1<<27)
1876#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1877#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1878#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1879#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1880#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1881#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1882#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1883#define EDP_PSR_TP1_TP2_SEL (0<<11)
1884#define EDP_PSR_TP1_TP3_SEL (1<<11)
1885#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1886#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1887#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1888#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1889#define EDP_PSR_TP1_TIME_500us (0<<4)
1890#define EDP_PSR_TP1_TIME_100us (1<<4)
1891#define EDP_PSR_TP1_TIME_2500us (2<<4)
1892#define EDP_PSR_TP1_TIME_0us (3<<4)
1893#define EDP_PSR_IDLE_FRAME_SHIFT 0
1894
18b5992c
BW
1895#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1896#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 1897#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 1898#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 1899#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
1900#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
1901#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
1902#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 1903
18b5992c 1904#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 1905#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
1906#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1907#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1908#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1909#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1910#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1911#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1912#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1913#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1914#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1915#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1916#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
1917#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
1918#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
1919#define EDP_PSR_STATUS_COUNT_SHIFT 16
1920#define EDP_PSR_STATUS_COUNT_MASK 0xf
1921#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
1922#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
1923#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
1924#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
1925#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
1926#define EDP_PSR_STATUS_IDLE_MASK 0xf
1927
18b5992c 1928#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 1929#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 1930
18b5992c 1931#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
1932#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
1933#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
1934#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
1935
585fb111
JB
1936/* VGA port control */
1937#define ADPA 0x61100
ebc0fd88 1938#define PCH_ADPA 0xe1100
540a8950 1939#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1940
585fb111
JB
1941#define ADPA_DAC_ENABLE (1<<31)
1942#define ADPA_DAC_DISABLE 0
1943#define ADPA_PIPE_SELECT_MASK (1<<30)
1944#define ADPA_PIPE_A_SELECT 0
1945#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1946#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1947/* CPT uses bits 29:30 for pch transcoder select */
1948#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1949#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1950#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1951#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1952#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1953#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1954#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1955#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1956#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1957#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1958#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1959#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1960#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1961#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1962#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1963#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1964#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1965#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1966#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1967#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1968#define ADPA_SETS_HVPOLARITY 0
60222c0c 1969#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1970#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1971#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1972#define ADPA_HSYNC_CNTL_ENABLE 0
1973#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1974#define ADPA_VSYNC_ACTIVE_LOW 0
1975#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1976#define ADPA_HSYNC_ACTIVE_LOW 0
1977#define ADPA_DPMS_MASK (~(3<<10))
1978#define ADPA_DPMS_ON (0<<10)
1979#define ADPA_DPMS_SUSPEND (1<<10)
1980#define ADPA_DPMS_STANDBY (2<<10)
1981#define ADPA_DPMS_OFF (3<<10)
1982
939fe4d7 1983
585fb111 1984/* Hotplug control (945+ only) */
67d62c57 1985#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1986#define PORTB_HOTPLUG_INT_EN (1 << 29)
1987#define PORTC_HOTPLUG_INT_EN (1 << 28)
1988#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1989#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1990#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1991#define TV_HOTPLUG_INT_EN (1 << 18)
1992#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1993#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1994 PORTC_HOTPLUG_INT_EN | \
1995 PORTD_HOTPLUG_INT_EN | \
1996 SDVOC_HOTPLUG_INT_EN | \
1997 SDVOB_HOTPLUG_INT_EN | \
1998 CRT_HOTPLUG_INT_EN)
585fb111 1999#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2000#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2001/* must use period 64 on GM45 according to docs */
2002#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2003#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2004#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2005#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2006#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2007#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2008#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2009#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2010#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2011#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2012#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2013#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2014
67d62c57 2015#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
0ce99f74
DV
2016/*
2017 * HDMI/DP bits are gen4+
2018 *
2019 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2020 * Please check the detailed lore in the commit message for for experimental
2021 * evidence.
2022 */
2023#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
26739f12 2024#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
0ce99f74 2025#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
26739f12
DV
2026#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2027#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2028#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2029/* CRT/TV common between gen3+ */
585fb111
JB
2030#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2031#define TV_HOTPLUG_INT_STATUS (1 << 10)
2032#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2033#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2034#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2035#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
2036/* SDVO is different across gen3/4 */
2037#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2038#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2039/*
2040 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2041 * since reality corrobates that they're the same as on gen3. But keep these
2042 * bits here (and the comment!) to help any other lost wanderers back onto the
2043 * right tracks.
2044 */
084b612e
CW
2045#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2046#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2047#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2048#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2049#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2050 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2051 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2052 PORTB_HOTPLUG_INT_STATUS | \
2053 PORTC_HOTPLUG_INT_STATUS | \
2054 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2055
2056#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2057 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2058 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2059 PORTB_HOTPLUG_INT_STATUS | \
2060 PORTC_HOTPLUG_INT_STATUS | \
2061 PORTD_HOTPLUG_INT_STATUS)
585fb111 2062
c20cd312
PZ
2063/* SDVO and HDMI port control.
2064 * The same register may be used for SDVO or HDMI */
2065#define GEN3_SDVOB 0x61140
2066#define GEN3_SDVOC 0x61160
2067#define GEN4_HDMIB GEN3_SDVOB
2068#define GEN4_HDMIC GEN3_SDVOC
2069#define PCH_SDVOB 0xe1140
2070#define PCH_HDMIB PCH_SDVOB
2071#define PCH_HDMIC 0xe1150
2072#define PCH_HDMID 0xe1160
2073
2074/* Gen 3 SDVO bits: */
2075#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2076#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2077#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2078#define SDVO_PIPE_B_SELECT (1 << 30)
2079#define SDVO_STALL_SELECT (1 << 29)
2080#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2081/**
2082 * 915G/GM SDVO pixel multiplier.
585fb111 2083 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2084 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2085 */
c20cd312 2086#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2087#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2088#define SDVO_PHASE_SELECT_MASK (15 << 19)
2089#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2090#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2091#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2092#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2093#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2094#define SDVO_DETECTED (1 << 2)
585fb111 2095/* Bits to be preserved when writing */
c20cd312
PZ
2096#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2097 SDVO_INTERRUPT_ENABLE)
2098#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2099
2100/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2101#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2102#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2103#define SDVO_ENCODING_SDVO (0 << 10)
2104#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2105#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2106#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2107#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2108#define SDVO_AUDIO_ENABLE (1 << 6)
2109/* VSYNC/HSYNC bits new with 965, default is to be set */
2110#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2111#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2112
2113/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2114#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2115#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2116
2117/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2118#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2119#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2120
585fb111
JB
2121
2122/* DVO port control */
2123#define DVOA 0x61120
2124#define DVOB 0x61140
2125#define DVOC 0x61160
2126#define DVO_ENABLE (1 << 31)
2127#define DVO_PIPE_B_SELECT (1 << 30)
2128#define DVO_PIPE_STALL_UNUSED (0 << 28)
2129#define DVO_PIPE_STALL (1 << 28)
2130#define DVO_PIPE_STALL_TV (2 << 28)
2131#define DVO_PIPE_STALL_MASK (3 << 28)
2132#define DVO_USE_VGA_SYNC (1 << 15)
2133#define DVO_DATA_ORDER_I740 (0 << 14)
2134#define DVO_DATA_ORDER_FP (1 << 14)
2135#define DVO_VSYNC_DISABLE (1 << 11)
2136#define DVO_HSYNC_DISABLE (1 << 10)
2137#define DVO_VSYNC_TRISTATE (1 << 9)
2138#define DVO_HSYNC_TRISTATE (1 << 8)
2139#define DVO_BORDER_ENABLE (1 << 7)
2140#define DVO_DATA_ORDER_GBRG (1 << 6)
2141#define DVO_DATA_ORDER_RGGB (0 << 6)
2142#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2143#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2144#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2145#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2146#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2147#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2148#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2149#define DVO_PRESERVE_MASK (0x7<<24)
2150#define DVOA_SRCDIM 0x61124
2151#define DVOB_SRCDIM 0x61144
2152#define DVOC_SRCDIM 0x61164
2153#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2154#define DVO_SRCDIM_VERTICAL_SHIFT 0
2155
2156/* LVDS port control */
2157#define LVDS 0x61180
2158/*
2159 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2160 * the DPLL semantics change when the LVDS is assigned to that pipe.
2161 */
2162#define LVDS_PORT_EN (1 << 31)
2163/* Selects pipe B for LVDS data. Must be set on pre-965. */
2164#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2165#define LVDS_PIPE_MASK (1 << 30)
1519b995 2166#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2167/* LVDS dithering flag on 965/g4x platform */
2168#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2169/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2170#define LVDS_VSYNC_POLARITY (1 << 21)
2171#define LVDS_HSYNC_POLARITY (1 << 20)
2172
a3e17eb8
ZY
2173/* Enable border for unscaled (or aspect-scaled) display */
2174#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2175/*
2176 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2177 * pixel.
2178 */
2179#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2180#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2181#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2182/*
2183 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2184 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2185 * on.
2186 */
2187#define LVDS_A3_POWER_MASK (3 << 6)
2188#define LVDS_A3_POWER_DOWN (0 << 6)
2189#define LVDS_A3_POWER_UP (3 << 6)
2190/*
2191 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2192 * is set.
2193 */
2194#define LVDS_CLKB_POWER_MASK (3 << 4)
2195#define LVDS_CLKB_POWER_DOWN (0 << 4)
2196#define LVDS_CLKB_POWER_UP (3 << 4)
2197/*
2198 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2199 * setting for whether we are in dual-channel mode. The B3 pair will
2200 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2201 */
2202#define LVDS_B0B3_POWER_MASK (3 << 2)
2203#define LVDS_B0B3_POWER_DOWN (0 << 2)
2204#define LVDS_B0B3_POWER_UP (3 << 2)
2205
3c17fe4b
DH
2206/* Video Data Island Packet control */
2207#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2208/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2209 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2210 * of the infoframe structure specified by CEA-861. */
2211#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2212#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2213#define VIDEO_DIP_CTL 0x61170
2da8af54 2214/* Pre HSW: */
3c17fe4b
DH
2215#define VIDEO_DIP_ENABLE (1 << 31)
2216#define VIDEO_DIP_PORT_B (1 << 29)
2217#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2218#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2219#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2220#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2221#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2222#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2223#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2224#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2225#define VIDEO_DIP_SELECT_AVI (0 << 19)
2226#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2227#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2228#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2229#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2230#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2231#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2232#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2233/* HSW and later: */
0dd87d20
PZ
2234#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2235#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2236#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2237#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2238#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2239#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2240
585fb111
JB
2241/* Panel power sequencing */
2242#define PP_STATUS 0x61200
2243#define PP_ON (1 << 31)
2244/*
2245 * Indicates that all dependencies of the panel are on:
2246 *
2247 * - PLL enabled
2248 * - pipe enabled
2249 * - LVDS/DVOB/DVOC on
2250 */
2251#define PP_READY (1 << 30)
2252#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2253#define PP_SEQUENCE_POWER_UP (1 << 28)
2254#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2255#define PP_SEQUENCE_MASK (3 << 28)
2256#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2257#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2258#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2259#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2260#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2261#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2262#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2263#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2264#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2265#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2266#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2267#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2268#define PP_CONTROL 0x61204
2269#define POWER_TARGET_ON (1 << 0)
2270#define PP_ON_DELAYS 0x61208
2271#define PP_OFF_DELAYS 0x6120c
2272#define PP_DIVISOR 0x61210
2273
2274/* Panel fitting */
7e470abf 2275#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2276#define PFIT_ENABLE (1 << 31)
2277#define PFIT_PIPE_MASK (3 << 29)
2278#define PFIT_PIPE_SHIFT 29
2279#define VERT_INTERP_DISABLE (0 << 10)
2280#define VERT_INTERP_BILINEAR (1 << 10)
2281#define VERT_INTERP_MASK (3 << 10)
2282#define VERT_AUTO_SCALE (1 << 9)
2283#define HORIZ_INTERP_DISABLE (0 << 6)
2284#define HORIZ_INTERP_BILINEAR (1 << 6)
2285#define HORIZ_INTERP_MASK (3 << 6)
2286#define HORIZ_AUTO_SCALE (1 << 5)
2287#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2288#define PFIT_FILTER_FUZZY (0 << 24)
2289#define PFIT_SCALING_AUTO (0 << 26)
2290#define PFIT_SCALING_PROGRAMMED (1 << 26)
2291#define PFIT_SCALING_PILLAR (2 << 26)
2292#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2293#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2294/* Pre-965 */
2295#define PFIT_VERT_SCALE_SHIFT 20
2296#define PFIT_VERT_SCALE_MASK 0xfff00000
2297#define PFIT_HORIZ_SCALE_SHIFT 4
2298#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2299/* 965+ */
2300#define PFIT_VERT_SCALE_SHIFT_965 16
2301#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2302#define PFIT_HORIZ_SCALE_SHIFT_965 0
2303#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2304
7e470abf 2305#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2306
2307/* Backlight control */
12569ad6 2308#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2309#define BLM_PWM_ENABLE (1 << 31)
2310#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2311#define BLM_PIPE_SELECT (1 << 29)
2312#define BLM_PIPE_SELECT_IVB (3 << 29)
2313#define BLM_PIPE_A (0 << 29)
2314#define BLM_PIPE_B (1 << 29)
2315#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2316#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2317#define BLM_TRANSCODER_B BLM_PIPE_B
2318#define BLM_TRANSCODER_C BLM_PIPE_C
2319#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2320#define BLM_PIPE(pipe) ((pipe) << 29)
2321#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2322#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2323#define BLM_PHASE_IN_ENABLE (1 << 25)
2324#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2325#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2326#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2327#define BLM_PHASE_IN_COUNT_SHIFT (8)
2328#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2329#define BLM_PHASE_IN_INCR_SHIFT (0)
2330#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2331#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2332/*
2333 * This is the most significant 15 bits of the number of backlight cycles in a
2334 * complete cycle of the modulated backlight control.
2335 *
2336 * The actual value is this field multiplied by two.
2337 */
7cf41601
DV
2338#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2339#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2340#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2341/*
2342 * This is the number of cycles out of the backlight modulation cycle for which
2343 * the backlight is on.
2344 *
2345 * This field must be no greater than the number of cycles in the complete
2346 * backlight modulation cycle.
2347 */
2348#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2349#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2350#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2351#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2352
12569ad6 2353#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2354
7cf41601
DV
2355/* New registers for PCH-split platforms. Safe where new bits show up, the
2356 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2357#define BLC_PWM_CPU_CTL2 0x48250
2358#define BLC_PWM_CPU_CTL 0x48254
2359
be256dc7
PZ
2360#define HSW_BLC_PWM2_CTL 0x48350
2361
7cf41601
DV
2362/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2363 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2364#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2365#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2366#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2367#define BLM_PCH_POLARITY (1 << 29)
2368#define BLC_PWM_PCH_CTL2 0xc8254
2369
be256dc7
PZ
2370#define UTIL_PIN_CTL 0x48400
2371#define UTIL_PIN_ENABLE (1 << 31)
2372
2373#define PCH_GTC_CTL 0xe7000
2374#define PCH_GTC_ENABLE (1 << 31)
2375
585fb111
JB
2376/* TV port control */
2377#define TV_CTL 0x68000
2378/** Enables the TV encoder */
2379# define TV_ENC_ENABLE (1 << 31)
2380/** Sources the TV encoder input from pipe B instead of A. */
2381# define TV_ENC_PIPEB_SELECT (1 << 30)
2382/** Outputs composite video (DAC A only) */
2383# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2384/** Outputs SVideo video (DAC B/C) */
2385# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2386/** Outputs Component video (DAC A/B/C) */
2387# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2388/** Outputs Composite and SVideo (DAC A/B/C) */
2389# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2390# define TV_TRILEVEL_SYNC (1 << 21)
2391/** Enables slow sync generation (945GM only) */
2392# define TV_SLOW_SYNC (1 << 20)
2393/** Selects 4x oversampling for 480i and 576p */
2394# define TV_OVERSAMPLE_4X (0 << 18)
2395/** Selects 2x oversampling for 720p and 1080i */
2396# define TV_OVERSAMPLE_2X (1 << 18)
2397/** Selects no oversampling for 1080p */
2398# define TV_OVERSAMPLE_NONE (2 << 18)
2399/** Selects 8x oversampling */
2400# define TV_OVERSAMPLE_8X (3 << 18)
2401/** Selects progressive mode rather than interlaced */
2402# define TV_PROGRESSIVE (1 << 17)
2403/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2404# define TV_PAL_BURST (1 << 16)
2405/** Field for setting delay of Y compared to C */
2406# define TV_YC_SKEW_MASK (7 << 12)
2407/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2408# define TV_ENC_SDP_FIX (1 << 11)
2409/**
2410 * Enables a fix for the 915GM only.
2411 *
2412 * Not sure what it does.
2413 */
2414# define TV_ENC_C0_FIX (1 << 10)
2415/** Bits that must be preserved by software */
d2d9f232 2416# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2417# define TV_FUSE_STATE_MASK (3 << 4)
2418/** Read-only state that reports all features enabled */
2419# define TV_FUSE_STATE_ENABLED (0 << 4)
2420/** Read-only state that reports that Macrovision is disabled in hardware*/
2421# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2422/** Read-only state that reports that TV-out is disabled in hardware. */
2423# define TV_FUSE_STATE_DISABLED (2 << 4)
2424/** Normal operation */
2425# define TV_TEST_MODE_NORMAL (0 << 0)
2426/** Encoder test pattern 1 - combo pattern */
2427# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2428/** Encoder test pattern 2 - full screen vertical 75% color bars */
2429# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2430/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2431# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2432/** Encoder test pattern 4 - random noise */
2433# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2434/** Encoder test pattern 5 - linear color ramps */
2435# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2436/**
2437 * This test mode forces the DACs to 50% of full output.
2438 *
2439 * This is used for load detection in combination with TVDAC_SENSE_MASK
2440 */
2441# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2442# define TV_TEST_MODE_MASK (7 << 0)
2443
2444#define TV_DAC 0x68004
b8ed2a4f 2445# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2446/**
2447 * Reports that DAC state change logic has reported change (RO).
2448 *
2449 * This gets cleared when TV_DAC_STATE_EN is cleared
2450*/
2451# define TVDAC_STATE_CHG (1 << 31)
2452# define TVDAC_SENSE_MASK (7 << 28)
2453/** Reports that DAC A voltage is above the detect threshold */
2454# define TVDAC_A_SENSE (1 << 30)
2455/** Reports that DAC B voltage is above the detect threshold */
2456# define TVDAC_B_SENSE (1 << 29)
2457/** Reports that DAC C voltage is above the detect threshold */
2458# define TVDAC_C_SENSE (1 << 28)
2459/**
2460 * Enables DAC state detection logic, for load-based TV detection.
2461 *
2462 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2463 * to off, for load detection to work.
2464 */
2465# define TVDAC_STATE_CHG_EN (1 << 27)
2466/** Sets the DAC A sense value to high */
2467# define TVDAC_A_SENSE_CTL (1 << 26)
2468/** Sets the DAC B sense value to high */
2469# define TVDAC_B_SENSE_CTL (1 << 25)
2470/** Sets the DAC C sense value to high */
2471# define TVDAC_C_SENSE_CTL (1 << 24)
2472/** Overrides the ENC_ENABLE and DAC voltage levels */
2473# define DAC_CTL_OVERRIDE (1 << 7)
2474/** Sets the slew rate. Must be preserved in software */
2475# define ENC_TVDAC_SLEW_FAST (1 << 6)
2476# define DAC_A_1_3_V (0 << 4)
2477# define DAC_A_1_1_V (1 << 4)
2478# define DAC_A_0_7_V (2 << 4)
cb66c692 2479# define DAC_A_MASK (3 << 4)
585fb111
JB
2480# define DAC_B_1_3_V (0 << 2)
2481# define DAC_B_1_1_V (1 << 2)
2482# define DAC_B_0_7_V (2 << 2)
cb66c692 2483# define DAC_B_MASK (3 << 2)
585fb111
JB
2484# define DAC_C_1_3_V (0 << 0)
2485# define DAC_C_1_1_V (1 << 0)
2486# define DAC_C_0_7_V (2 << 0)
cb66c692 2487# define DAC_C_MASK (3 << 0)
585fb111
JB
2488
2489/**
2490 * CSC coefficients are stored in a floating point format with 9 bits of
2491 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2492 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2493 * -1 (0x3) being the only legal negative value.
2494 */
2495#define TV_CSC_Y 0x68010
2496# define TV_RY_MASK 0x07ff0000
2497# define TV_RY_SHIFT 16
2498# define TV_GY_MASK 0x00000fff
2499# define TV_GY_SHIFT 0
2500
2501#define TV_CSC_Y2 0x68014
2502# define TV_BY_MASK 0x07ff0000
2503# define TV_BY_SHIFT 16
2504/**
2505 * Y attenuation for component video.
2506 *
2507 * Stored in 1.9 fixed point.
2508 */
2509# define TV_AY_MASK 0x000003ff
2510# define TV_AY_SHIFT 0
2511
2512#define TV_CSC_U 0x68018
2513# define TV_RU_MASK 0x07ff0000
2514# define TV_RU_SHIFT 16
2515# define TV_GU_MASK 0x000007ff
2516# define TV_GU_SHIFT 0
2517
2518#define TV_CSC_U2 0x6801c
2519# define TV_BU_MASK 0x07ff0000
2520# define TV_BU_SHIFT 16
2521/**
2522 * U attenuation for component video.
2523 *
2524 * Stored in 1.9 fixed point.
2525 */
2526# define TV_AU_MASK 0x000003ff
2527# define TV_AU_SHIFT 0
2528
2529#define TV_CSC_V 0x68020
2530# define TV_RV_MASK 0x0fff0000
2531# define TV_RV_SHIFT 16
2532# define TV_GV_MASK 0x000007ff
2533# define TV_GV_SHIFT 0
2534
2535#define TV_CSC_V2 0x68024
2536# define TV_BV_MASK 0x07ff0000
2537# define TV_BV_SHIFT 16
2538/**
2539 * V attenuation for component video.
2540 *
2541 * Stored in 1.9 fixed point.
2542 */
2543# define TV_AV_MASK 0x000007ff
2544# define TV_AV_SHIFT 0
2545
2546#define TV_CLR_KNOBS 0x68028
2547/** 2s-complement brightness adjustment */
2548# define TV_BRIGHTNESS_MASK 0xff000000
2549# define TV_BRIGHTNESS_SHIFT 24
2550/** Contrast adjustment, as a 2.6 unsigned floating point number */
2551# define TV_CONTRAST_MASK 0x00ff0000
2552# define TV_CONTRAST_SHIFT 16
2553/** Saturation adjustment, as a 2.6 unsigned floating point number */
2554# define TV_SATURATION_MASK 0x0000ff00
2555# define TV_SATURATION_SHIFT 8
2556/** Hue adjustment, as an integer phase angle in degrees */
2557# define TV_HUE_MASK 0x000000ff
2558# define TV_HUE_SHIFT 0
2559
2560#define TV_CLR_LEVEL 0x6802c
2561/** Controls the DAC level for black */
2562# define TV_BLACK_LEVEL_MASK 0x01ff0000
2563# define TV_BLACK_LEVEL_SHIFT 16
2564/** Controls the DAC level for blanking */
2565# define TV_BLANK_LEVEL_MASK 0x000001ff
2566# define TV_BLANK_LEVEL_SHIFT 0
2567
2568#define TV_H_CTL_1 0x68030
2569/** Number of pixels in the hsync. */
2570# define TV_HSYNC_END_MASK 0x1fff0000
2571# define TV_HSYNC_END_SHIFT 16
2572/** Total number of pixels minus one in the line (display and blanking). */
2573# define TV_HTOTAL_MASK 0x00001fff
2574# define TV_HTOTAL_SHIFT 0
2575
2576#define TV_H_CTL_2 0x68034
2577/** Enables the colorburst (needed for non-component color) */
2578# define TV_BURST_ENA (1 << 31)
2579/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2580# define TV_HBURST_START_SHIFT 16
2581# define TV_HBURST_START_MASK 0x1fff0000
2582/** Length of the colorburst */
2583# define TV_HBURST_LEN_SHIFT 0
2584# define TV_HBURST_LEN_MASK 0x0001fff
2585
2586#define TV_H_CTL_3 0x68038
2587/** End of hblank, measured in pixels minus one from start of hsync */
2588# define TV_HBLANK_END_SHIFT 16
2589# define TV_HBLANK_END_MASK 0x1fff0000
2590/** Start of hblank, measured in pixels minus one from start of hsync */
2591# define TV_HBLANK_START_SHIFT 0
2592# define TV_HBLANK_START_MASK 0x0001fff
2593
2594#define TV_V_CTL_1 0x6803c
2595/** XXX */
2596# define TV_NBR_END_SHIFT 16
2597# define TV_NBR_END_MASK 0x07ff0000
2598/** XXX */
2599# define TV_VI_END_F1_SHIFT 8
2600# define TV_VI_END_F1_MASK 0x00003f00
2601/** XXX */
2602# define TV_VI_END_F2_SHIFT 0
2603# define TV_VI_END_F2_MASK 0x0000003f
2604
2605#define TV_V_CTL_2 0x68040
2606/** Length of vsync, in half lines */
2607# define TV_VSYNC_LEN_MASK 0x07ff0000
2608# define TV_VSYNC_LEN_SHIFT 16
2609/** Offset of the start of vsync in field 1, measured in one less than the
2610 * number of half lines.
2611 */
2612# define TV_VSYNC_START_F1_MASK 0x00007f00
2613# define TV_VSYNC_START_F1_SHIFT 8
2614/**
2615 * Offset of the start of vsync in field 2, measured in one less than the
2616 * number of half lines.
2617 */
2618# define TV_VSYNC_START_F2_MASK 0x0000007f
2619# define TV_VSYNC_START_F2_SHIFT 0
2620
2621#define TV_V_CTL_3 0x68044
2622/** Enables generation of the equalization signal */
2623# define TV_EQUAL_ENA (1 << 31)
2624/** Length of vsync, in half lines */
2625# define TV_VEQ_LEN_MASK 0x007f0000
2626# define TV_VEQ_LEN_SHIFT 16
2627/** Offset of the start of equalization in field 1, measured in one less than
2628 * the number of half lines.
2629 */
2630# define TV_VEQ_START_F1_MASK 0x0007f00
2631# define TV_VEQ_START_F1_SHIFT 8
2632/**
2633 * Offset of the start of equalization in field 2, measured in one less than
2634 * the number of half lines.
2635 */
2636# define TV_VEQ_START_F2_MASK 0x000007f
2637# define TV_VEQ_START_F2_SHIFT 0
2638
2639#define TV_V_CTL_4 0x68048
2640/**
2641 * Offset to start of vertical colorburst, measured in one less than the
2642 * number of lines from vertical start.
2643 */
2644# define TV_VBURST_START_F1_MASK 0x003f0000
2645# define TV_VBURST_START_F1_SHIFT 16
2646/**
2647 * Offset to the end of vertical colorburst, measured in one less than the
2648 * number of lines from the start of NBR.
2649 */
2650# define TV_VBURST_END_F1_MASK 0x000000ff
2651# define TV_VBURST_END_F1_SHIFT 0
2652
2653#define TV_V_CTL_5 0x6804c
2654/**
2655 * Offset to start of vertical colorburst, measured in one less than the
2656 * number of lines from vertical start.
2657 */
2658# define TV_VBURST_START_F2_MASK 0x003f0000
2659# define TV_VBURST_START_F2_SHIFT 16
2660/**
2661 * Offset to the end of vertical colorburst, measured in one less than the
2662 * number of lines from the start of NBR.
2663 */
2664# define TV_VBURST_END_F2_MASK 0x000000ff
2665# define TV_VBURST_END_F2_SHIFT 0
2666
2667#define TV_V_CTL_6 0x68050
2668/**
2669 * Offset to start of vertical colorburst, measured in one less than the
2670 * number of lines from vertical start.
2671 */
2672# define TV_VBURST_START_F3_MASK 0x003f0000
2673# define TV_VBURST_START_F3_SHIFT 16
2674/**
2675 * Offset to the end of vertical colorburst, measured in one less than the
2676 * number of lines from the start of NBR.
2677 */
2678# define TV_VBURST_END_F3_MASK 0x000000ff
2679# define TV_VBURST_END_F3_SHIFT 0
2680
2681#define TV_V_CTL_7 0x68054
2682/**
2683 * Offset to start of vertical colorburst, measured in one less than the
2684 * number of lines from vertical start.
2685 */
2686# define TV_VBURST_START_F4_MASK 0x003f0000
2687# define TV_VBURST_START_F4_SHIFT 16
2688/**
2689 * Offset to the end of vertical colorburst, measured in one less than the
2690 * number of lines from the start of NBR.
2691 */
2692# define TV_VBURST_END_F4_MASK 0x000000ff
2693# define TV_VBURST_END_F4_SHIFT 0
2694
2695#define TV_SC_CTL_1 0x68060
2696/** Turns on the first subcarrier phase generation DDA */
2697# define TV_SC_DDA1_EN (1 << 31)
2698/** Turns on the first subcarrier phase generation DDA */
2699# define TV_SC_DDA2_EN (1 << 30)
2700/** Turns on the first subcarrier phase generation DDA */
2701# define TV_SC_DDA3_EN (1 << 29)
2702/** Sets the subcarrier DDA to reset frequency every other field */
2703# define TV_SC_RESET_EVERY_2 (0 << 24)
2704/** Sets the subcarrier DDA to reset frequency every fourth field */
2705# define TV_SC_RESET_EVERY_4 (1 << 24)
2706/** Sets the subcarrier DDA to reset frequency every eighth field */
2707# define TV_SC_RESET_EVERY_8 (2 << 24)
2708/** Sets the subcarrier DDA to never reset the frequency */
2709# define TV_SC_RESET_NEVER (3 << 24)
2710/** Sets the peak amplitude of the colorburst.*/
2711# define TV_BURST_LEVEL_MASK 0x00ff0000
2712# define TV_BURST_LEVEL_SHIFT 16
2713/** Sets the increment of the first subcarrier phase generation DDA */
2714# define TV_SCDDA1_INC_MASK 0x00000fff
2715# define TV_SCDDA1_INC_SHIFT 0
2716
2717#define TV_SC_CTL_2 0x68064
2718/** Sets the rollover for the second subcarrier phase generation DDA */
2719# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2720# define TV_SCDDA2_SIZE_SHIFT 16
2721/** Sets the increent of the second subcarrier phase generation DDA */
2722# define TV_SCDDA2_INC_MASK 0x00007fff
2723# define TV_SCDDA2_INC_SHIFT 0
2724
2725#define TV_SC_CTL_3 0x68068
2726/** Sets the rollover for the third subcarrier phase generation DDA */
2727# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2728# define TV_SCDDA3_SIZE_SHIFT 16
2729/** Sets the increent of the third subcarrier phase generation DDA */
2730# define TV_SCDDA3_INC_MASK 0x00007fff
2731# define TV_SCDDA3_INC_SHIFT 0
2732
2733#define TV_WIN_POS 0x68070
2734/** X coordinate of the display from the start of horizontal active */
2735# define TV_XPOS_MASK 0x1fff0000
2736# define TV_XPOS_SHIFT 16
2737/** Y coordinate of the display from the start of vertical active (NBR) */
2738# define TV_YPOS_MASK 0x00000fff
2739# define TV_YPOS_SHIFT 0
2740
2741#define TV_WIN_SIZE 0x68074
2742/** Horizontal size of the display window, measured in pixels*/
2743# define TV_XSIZE_MASK 0x1fff0000
2744# define TV_XSIZE_SHIFT 16
2745/**
2746 * Vertical size of the display window, measured in pixels.
2747 *
2748 * Must be even for interlaced modes.
2749 */
2750# define TV_YSIZE_MASK 0x00000fff
2751# define TV_YSIZE_SHIFT 0
2752
2753#define TV_FILTER_CTL_1 0x68080
2754/**
2755 * Enables automatic scaling calculation.
2756 *
2757 * If set, the rest of the registers are ignored, and the calculated values can
2758 * be read back from the register.
2759 */
2760# define TV_AUTO_SCALE (1 << 31)
2761/**
2762 * Disables the vertical filter.
2763 *
2764 * This is required on modes more than 1024 pixels wide */
2765# define TV_V_FILTER_BYPASS (1 << 29)
2766/** Enables adaptive vertical filtering */
2767# define TV_VADAPT (1 << 28)
2768# define TV_VADAPT_MODE_MASK (3 << 26)
2769/** Selects the least adaptive vertical filtering mode */
2770# define TV_VADAPT_MODE_LEAST (0 << 26)
2771/** Selects the moderately adaptive vertical filtering mode */
2772# define TV_VADAPT_MODE_MODERATE (1 << 26)
2773/** Selects the most adaptive vertical filtering mode */
2774# define TV_VADAPT_MODE_MOST (3 << 26)
2775/**
2776 * Sets the horizontal scaling factor.
2777 *
2778 * This should be the fractional part of the horizontal scaling factor divided
2779 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2780 *
2781 * (src width - 1) / ((oversample * dest width) - 1)
2782 */
2783# define TV_HSCALE_FRAC_MASK 0x00003fff
2784# define TV_HSCALE_FRAC_SHIFT 0
2785
2786#define TV_FILTER_CTL_2 0x68084
2787/**
2788 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2789 *
2790 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2791 */
2792# define TV_VSCALE_INT_MASK 0x00038000
2793# define TV_VSCALE_INT_SHIFT 15
2794/**
2795 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2796 *
2797 * \sa TV_VSCALE_INT_MASK
2798 */
2799# define TV_VSCALE_FRAC_MASK 0x00007fff
2800# define TV_VSCALE_FRAC_SHIFT 0
2801
2802#define TV_FILTER_CTL_3 0x68088
2803/**
2804 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2805 *
2806 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2807 *
2808 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2809 */
2810# define TV_VSCALE_IP_INT_MASK 0x00038000
2811# define TV_VSCALE_IP_INT_SHIFT 15
2812/**
2813 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2814 *
2815 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2816 *
2817 * \sa TV_VSCALE_IP_INT_MASK
2818 */
2819# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2820# define TV_VSCALE_IP_FRAC_SHIFT 0
2821
2822#define TV_CC_CONTROL 0x68090
2823# define TV_CC_ENABLE (1 << 31)
2824/**
2825 * Specifies which field to send the CC data in.
2826 *
2827 * CC data is usually sent in field 0.
2828 */
2829# define TV_CC_FID_MASK (1 << 27)
2830# define TV_CC_FID_SHIFT 27
2831/** Sets the horizontal position of the CC data. Usually 135. */
2832# define TV_CC_HOFF_MASK 0x03ff0000
2833# define TV_CC_HOFF_SHIFT 16
2834/** Sets the vertical position of the CC data. Usually 21 */
2835# define TV_CC_LINE_MASK 0x0000003f
2836# define TV_CC_LINE_SHIFT 0
2837
2838#define TV_CC_DATA 0x68094
2839# define TV_CC_RDY (1 << 31)
2840/** Second word of CC data to be transmitted. */
2841# define TV_CC_DATA_2_MASK 0x007f0000
2842# define TV_CC_DATA_2_SHIFT 16
2843/** First word of CC data to be transmitted. */
2844# define TV_CC_DATA_1_MASK 0x0000007f
2845# define TV_CC_DATA_1_SHIFT 0
2846
2847#define TV_H_LUMA_0 0x68100
2848#define TV_H_LUMA_59 0x681ec
2849#define TV_H_CHROMA_0 0x68200
2850#define TV_H_CHROMA_59 0x682ec
2851#define TV_V_LUMA_0 0x68300
2852#define TV_V_LUMA_42 0x683a8
2853#define TV_V_CHROMA_0 0x68400
2854#define TV_V_CHROMA_42 0x684a8
2855
040d87f1 2856/* Display Port */
32f9d658 2857#define DP_A 0x64000 /* eDP */
040d87f1
KP
2858#define DP_B 0x64100
2859#define DP_C 0x64200
2860#define DP_D 0x64300
2861
2862#define DP_PORT_EN (1 << 31)
2863#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2864#define DP_PIPE_MASK (1 << 30)
2865
040d87f1
KP
2866/* Link training mode - select a suitable mode for each stage */
2867#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2868#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2869#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2870#define DP_LINK_TRAIN_OFF (3 << 28)
2871#define DP_LINK_TRAIN_MASK (3 << 28)
2872#define DP_LINK_TRAIN_SHIFT 28
2873
8db9d77b
ZW
2874/* CPT Link training mode */
2875#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2876#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2877#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2878#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2879#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2880#define DP_LINK_TRAIN_SHIFT_CPT 8
2881
040d87f1
KP
2882/* Signal voltages. These are mostly controlled by the other end */
2883#define DP_VOLTAGE_0_4 (0 << 25)
2884#define DP_VOLTAGE_0_6 (1 << 25)
2885#define DP_VOLTAGE_0_8 (2 << 25)
2886#define DP_VOLTAGE_1_2 (3 << 25)
2887#define DP_VOLTAGE_MASK (7 << 25)
2888#define DP_VOLTAGE_SHIFT 25
2889
2890/* Signal pre-emphasis levels, like voltages, the other end tells us what
2891 * they want
2892 */
2893#define DP_PRE_EMPHASIS_0 (0 << 22)
2894#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2895#define DP_PRE_EMPHASIS_6 (2 << 22)
2896#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2897#define DP_PRE_EMPHASIS_MASK (7 << 22)
2898#define DP_PRE_EMPHASIS_SHIFT 22
2899
2900/* How many wires to use. I guess 3 was too hard */
17aa6be9 2901#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
2902#define DP_PORT_WIDTH_MASK (7 << 19)
2903
2904/* Mystic DPCD version 1.1 special mode */
2905#define DP_ENHANCED_FRAMING (1 << 18)
2906
32f9d658
ZW
2907/* eDP */
2908#define DP_PLL_FREQ_270MHZ (0 << 16)
2909#define DP_PLL_FREQ_160MHZ (1 << 16)
2910#define DP_PLL_FREQ_MASK (3 << 16)
2911
040d87f1
KP
2912/** locked once port is enabled */
2913#define DP_PORT_REVERSAL (1 << 15)
2914
32f9d658
ZW
2915/* eDP */
2916#define DP_PLL_ENABLE (1 << 14)
2917
040d87f1
KP
2918/** sends the clock on lane 15 of the PEG for debug */
2919#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2920
2921#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2922#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2923
2924/** limit RGB values to avoid confusing TVs */
2925#define DP_COLOR_RANGE_16_235 (1 << 8)
2926
2927/** Turn on the audio link */
2928#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2929
2930/** vs and hs sync polarity */
2931#define DP_SYNC_VS_HIGH (1 << 4)
2932#define DP_SYNC_HS_HIGH (1 << 3)
2933
2934/** A fantasy */
2935#define DP_DETECTED (1 << 2)
2936
2937/** The aux channel provides a way to talk to the
2938 * signal sink for DDC etc. Max packet size supported
2939 * is 20 bytes in each direction, hence the 5 fixed
2940 * data registers
2941 */
32f9d658
ZW
2942#define DPA_AUX_CH_CTL 0x64010
2943#define DPA_AUX_CH_DATA1 0x64014
2944#define DPA_AUX_CH_DATA2 0x64018
2945#define DPA_AUX_CH_DATA3 0x6401c
2946#define DPA_AUX_CH_DATA4 0x64020
2947#define DPA_AUX_CH_DATA5 0x64024
2948
040d87f1
KP
2949#define DPB_AUX_CH_CTL 0x64110
2950#define DPB_AUX_CH_DATA1 0x64114
2951#define DPB_AUX_CH_DATA2 0x64118
2952#define DPB_AUX_CH_DATA3 0x6411c
2953#define DPB_AUX_CH_DATA4 0x64120
2954#define DPB_AUX_CH_DATA5 0x64124
2955
2956#define DPC_AUX_CH_CTL 0x64210
2957#define DPC_AUX_CH_DATA1 0x64214
2958#define DPC_AUX_CH_DATA2 0x64218
2959#define DPC_AUX_CH_DATA3 0x6421c
2960#define DPC_AUX_CH_DATA4 0x64220
2961#define DPC_AUX_CH_DATA5 0x64224
2962
2963#define DPD_AUX_CH_CTL 0x64310
2964#define DPD_AUX_CH_DATA1 0x64314
2965#define DPD_AUX_CH_DATA2 0x64318
2966#define DPD_AUX_CH_DATA3 0x6431c
2967#define DPD_AUX_CH_DATA4 0x64320
2968#define DPD_AUX_CH_DATA5 0x64324
2969
2970#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2971#define DP_AUX_CH_CTL_DONE (1 << 30)
2972#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2973#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2974#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2975#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2976#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2977#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2978#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2979#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2980#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2981#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2982#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2983#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2984#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2985#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2986#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2987#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2988#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2989#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2990#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2991
2992/*
2993 * Computing GMCH M and N values for the Display Port link
2994 *
2995 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2996 *
2997 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2998 *
2999 * The GMCH value is used internally
3000 *
3001 * bytes_per_pixel is the number of bytes coming out of the plane,
3002 * which is after the LUTs, so we want the bytes for our color format.
3003 * For our current usage, this is always 3, one byte for R, G and B.
3004 */
e3b95f1e
DV
3005#define _PIPEA_DATA_M_G4X 0x70050
3006#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3007
3008/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3009#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3010#define TU_SIZE_SHIFT 25
a65851af 3011#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3012
a65851af
VS
3013#define DATA_LINK_M_N_MASK (0xffffff)
3014#define DATA_LINK_N_MAX (0x800000)
040d87f1 3015
e3b95f1e
DV
3016#define _PIPEA_DATA_N_G4X 0x70054
3017#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3018#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3019
3020/*
3021 * Computing Link M and N values for the Display Port link
3022 *
3023 * Link M / N = pixel_clock / ls_clk
3024 *
3025 * (the DP spec calls pixel_clock the 'strm_clk')
3026 *
3027 * The Link value is transmitted in the Main Stream
3028 * Attributes and VB-ID.
3029 */
3030
e3b95f1e
DV
3031#define _PIPEA_LINK_M_G4X 0x70060
3032#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3033#define PIPEA_DP_LINK_M_MASK (0xffffff)
3034
e3b95f1e
DV
3035#define _PIPEA_LINK_N_G4X 0x70064
3036#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3037#define PIPEA_DP_LINK_N_MASK (0xffffff)
3038
e3b95f1e
DV
3039#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3040#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3041#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3042#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3043
585fb111
JB
3044/* Display & cursor control */
3045
3046/* Pipe A */
0c3870ee 3047#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
3048#define DSL_LINEMASK_GEN2 0x00000fff
3049#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 3050#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
3051#define PIPECONF_ENABLE (1<<31)
3052#define PIPECONF_DISABLE 0
3053#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3054#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3055#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3056#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3057#define PIPECONF_SINGLE_WIDE 0
3058#define PIPECONF_PIPE_UNLOCKED 0
3059#define PIPECONF_PIPE_LOCKED (1<<25)
3060#define PIPECONF_PALETTE 0
3061#define PIPECONF_GAMMA (1<<24)
585fb111 3062#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3063#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3064#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3065/* Note that pre-gen3 does not support interlaced display directly. Panel
3066 * fitting must be disabled on pre-ilk for interlaced. */
3067#define PIPECONF_PROGRESSIVE (0 << 21)
3068#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3069#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3070#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3071#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3072/* Ironlake and later have a complete new set of values for interlaced. PFIT
3073 * means panel fitter required, PF means progressive fetch, DBL means power
3074 * saving pixel doubling. */
3075#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3076#define PIPECONF_INTERLACED_ILK (3 << 21)
3077#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3078#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3079#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3080#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3081#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3082#define PIPECONF_BPC_MASK (0x7 << 5)
3083#define PIPECONF_8BPC (0<<5)
3084#define PIPECONF_10BPC (1<<5)
3085#define PIPECONF_6BPC (2<<5)
3086#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3087#define PIPECONF_DITHER_EN (1<<4)
3088#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3089#define PIPECONF_DITHER_TYPE_SP (0<<2)
3090#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3091#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3092#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 3093#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 3094#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 3095#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3096#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3097#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3098#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3099#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3100#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3101#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3102#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3103#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3104#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3105#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3106#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3107#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3108#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3109#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3110#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3111#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3112#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3113#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3114#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3115#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3116#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3117#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3118#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3119#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3120#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3121#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3122#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3123#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3124#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3125#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3126#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3127#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3128#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3129#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3130
9db4a9c7 3131#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3132#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3133#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3134#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3135#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3136#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3137
b41fbda1 3138#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3139#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3140#define PIPEB_HLINE_INT_EN (1<<28)
3141#define PIPEB_VBLANK_INT_EN (1<<27)
3142#define SPRITED_FLIPDONE_INT_EN (1<<26)
3143#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3144#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3145#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3146#define PIPEA_HLINE_INT_EN (1<<20)
3147#define PIPEA_VBLANK_INT_EN (1<<19)
3148#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3149#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3150#define PLANEA_FLIPDONE_INT_EN (1<<16)
3151
b41fbda1 3152#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3153#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3154#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3155#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3156#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3157#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3158#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3159#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3160#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3161#define DPINVGTT_EN_MASK 0xff0000
3162#define CURSORB_INVALID_GTT_STATUS (1<<7)
3163#define CURSORA_INVALID_GTT_STATUS (1<<6)
3164#define SPRITED_INVALID_GTT_STATUS (1<<5)
3165#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3166#define PLANEB_INVALID_GTT_STATUS (1<<3)
3167#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3168#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3169#define PLANEA_INVALID_GTT_STATUS (1<<0)
3170#define DPINVGTT_STATUS_MASK 0xff
3171
585fb111
JB
3172#define DSPARB 0x70030
3173#define DSPARB_CSTART_MASK (0x7f << 7)
3174#define DSPARB_CSTART_SHIFT 7
3175#define DSPARB_BSTART_MASK (0x7f)
3176#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3177#define DSPARB_BEND_SHIFT 9 /* on 855 */
3178#define DSPARB_AEND_SHIFT 0
3179
90f7da3f 3180#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3181#define DSPFW_SR_SHIFT 23
0206e353 3182#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3183#define DSPFW_CURSORB_SHIFT 16
d4294342 3184#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3185#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3186#define DSPFW_PLANEB_MASK (0x7f<<8)
3187#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3188#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3189#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3190#define DSPFW_CURSORA_SHIFT 8
d4294342 3191#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3192#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3193#define DSPFW_HPLL_SR_EN (1<<31)
3194#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3195#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3196#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3197#define DSPFW_HPLL_CURSOR_SHIFT 16
3198#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3199#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3200#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3201#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3202
12a3c055
GB
3203/* drain latency register values*/
3204#define DRAIN_LATENCY_PRECISION_32 32
3205#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3206#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3207#define DDL_CURSORA_PRECISION_32 (1<<31)
3208#define DDL_CURSORA_PRECISION_16 (0<<31)
3209#define DDL_CURSORA_SHIFT 24
3210#define DDL_PLANEA_PRECISION_32 (1<<7)
3211#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3212#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3213#define DDL_CURSORB_PRECISION_32 (1<<31)
3214#define DDL_CURSORB_PRECISION_16 (0<<31)
3215#define DDL_CURSORB_SHIFT 24
3216#define DDL_PLANEB_PRECISION_32 (1<<7)
3217#define DDL_PLANEB_PRECISION_16 (0<<7)
3218
7662c8bd 3219/* FIFO watermark sizes etc */
0e442c60 3220#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3221#define I915_FIFO_LINE_SIZE 64
3222#define I830_FIFO_LINE_SIZE 32
0e442c60 3223
ceb04246 3224#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3225#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3226#define I965_FIFO_SIZE 512
3227#define I945_FIFO_SIZE 127
7662c8bd 3228#define I915_FIFO_SIZE 95
dff33cfc 3229#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3230#define I830_FIFO_SIZE 95
0e442c60 3231
ceb04246 3232#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3233#define G4X_MAX_WM 0x3f
7662c8bd
SL
3234#define I915_MAX_WM 0x3f
3235
f2b115e6
AJ
3236#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3237#define PINEVIEW_FIFO_LINE_SIZE 64
3238#define PINEVIEW_MAX_WM 0x1ff
3239#define PINEVIEW_DFT_WM 0x3f
3240#define PINEVIEW_DFT_HPLLOFF_WM 0
3241#define PINEVIEW_GUARD_WM 10
3242#define PINEVIEW_CURSOR_FIFO 64
3243#define PINEVIEW_CURSOR_MAX_WM 0x3f
3244#define PINEVIEW_CURSOR_DFT_WM 0
3245#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3246
ceb04246 3247#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3248#define I965_CURSOR_FIFO 64
3249#define I965_CURSOR_MAX_WM 32
3250#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3251
3252/* define the Watermark register on Ironlake */
3253#define WM0_PIPEA_ILK 0x45100
3254#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3255#define WM0_PIPE_PLANE_SHIFT 16
3256#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3257#define WM0_PIPE_SPRITE_SHIFT 8
3258#define WM0_PIPE_CURSOR_MASK (0x1f)
3259
3260#define WM0_PIPEB_ILK 0x45104
d6c892df 3261#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3262#define WM1_LP_ILK 0x45108
3263#define WM1_LP_SR_EN (1<<31)
3264#define WM1_LP_LATENCY_SHIFT 24
3265#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3266#define WM1_LP_FBC_MASK (0xf<<20)
3267#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
3268#define WM1_LP_SR_MASK (0x1ff<<8)
3269#define WM1_LP_SR_SHIFT 8
3270#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
3271#define WM2_LP_ILK 0x4510c
3272#define WM2_LP_EN (1<<31)
3273#define WM3_LP_ILK 0x45110
3274#define WM3_LP_EN (1<<31)
3275#define WM1S_LP_ILK 0x45120
b840d907
JB
3276#define WM2S_LP_IVB 0x45124
3277#define WM3S_LP_IVB 0x45128
dd8849c8 3278#define WM1S_LP_EN (1<<31)
7f8a8569 3279
cca32e9a
PZ
3280#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3281 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3282 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3283
7f8a8569
ZW
3284/* Memory latency timer register */
3285#define MLTR_ILK 0x11222
b79d4990
JB
3286#define MLTR_WM1_SHIFT 0
3287#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3288/* the unit of memory self-refresh latency time is 0.5us */
3289#define ILK_SRLT_MASK 0x3f
3290
3291/* define the fifo size on Ironlake */
3292#define ILK_DISPLAY_FIFO 128
3293#define ILK_DISPLAY_MAXWM 64
3294#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3295#define ILK_CURSOR_FIFO 32
3296#define ILK_CURSOR_MAXWM 16
3297#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3298
3299#define ILK_DISPLAY_SR_FIFO 512
3300#define ILK_DISPLAY_MAX_SRWM 0x1ff
3301#define ILK_DISPLAY_DFT_SRWM 0x3f
3302#define ILK_CURSOR_SR_FIFO 64
3303#define ILK_CURSOR_MAX_SRWM 0x3f
3304#define ILK_CURSOR_DFT_SRWM 8
3305
3306#define ILK_FIFO_LINE_SIZE 64
3307
1398261a
YL
3308/* define the WM info on Sandybridge */
3309#define SNB_DISPLAY_FIFO 128
3310#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3311#define SNB_DISPLAY_DFTWM 8
3312#define SNB_CURSOR_FIFO 32
3313#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3314#define SNB_CURSOR_DFTWM 8
3315
3316#define SNB_DISPLAY_SR_FIFO 512
3317#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3318#define SNB_DISPLAY_DFT_SRWM 0x3f
3319#define SNB_CURSOR_SR_FIFO 64
3320#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3321#define SNB_CURSOR_DFT_SRWM 8
3322
3323#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3324
3325#define SNB_FIFO_LINE_SIZE 64
3326
3327
3328/* the address where we get all kinds of latency value */
3329#define SSKPD 0x5d10
3330#define SSKPD_WM_MASK 0x3f
3331#define SSKPD_WM0_SHIFT 0
3332#define SSKPD_WM1_SHIFT 8
3333#define SSKPD_WM2_SHIFT 16
3334#define SSKPD_WM3_SHIFT 24
3335
585fb111
JB
3336/*
3337 * The two pipe frame counter registers are not synchronized, so
3338 * reading a stable value is somewhat tricky. The following code
3339 * should work:
3340 *
3341 * do {
3342 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3343 * PIPE_FRAME_HIGH_SHIFT;
3344 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3345 * PIPE_FRAME_LOW_SHIFT);
3346 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3347 * PIPE_FRAME_HIGH_SHIFT);
3348 * } while (high1 != high2);
3349 * frame = (high1 << 8) | low1;
3350 */
0c3870ee 3351#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
3352#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3353#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 3354#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
3355#define PIPE_FRAME_LOW_MASK 0xff000000
3356#define PIPE_FRAME_LOW_SHIFT 24
3357#define PIPE_PIXEL_MASK 0x00ffffff
3358#define PIPE_PIXEL_SHIFT 0
9880b7a5 3359/* GM45+ just has to be different */
9db4a9c7
JB
3360#define _PIPEA_FRMCOUNT_GM45 0x70040
3361#define _PIPEA_FLIPCOUNT_GM45 0x70044
3362#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3363
3364/* Cursor A & B regs */
9dc33f31 3365#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3366/* Old style CUR*CNTR flags (desktop 8xx) */
3367#define CURSOR_ENABLE 0x80000000
3368#define CURSOR_GAMMA_ENABLE 0x40000000
3369#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3370#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3371#define CURSOR_FORMAT_SHIFT 24
3372#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3373#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3374#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3375#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3376#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3377#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3378/* New style CUR*CNTR flags */
3379#define CURSOR_MODE 0x27
585fb111
JB
3380#define CURSOR_MODE_DISABLE 0x00
3381#define CURSOR_MODE_64_32B_AX 0x07
3382#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3383#define MCURSOR_PIPE_SELECT (1 << 28)
3384#define MCURSOR_PIPE_A 0x00
3385#define MCURSOR_PIPE_B (1 << 28)
585fb111 3386#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3387#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
9dc33f31
VS
3388#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3389#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3390#define CURSOR_POS_MASK 0x007FF
3391#define CURSOR_POS_SIGN 0x8000
3392#define CURSOR_X_SHIFT 0
3393#define CURSOR_Y_SHIFT 16
14b60391 3394#define CURSIZE 0x700a0
9dc33f31
VS
3395#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3396#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3397#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3398
65a21cd6
JB
3399#define _CURBCNTR_IVB 0x71080
3400#define _CURBBASE_IVB 0x71084
3401#define _CURBPOS_IVB 0x71088
3402
9db4a9c7
JB
3403#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3404#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3405#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3406
65a21cd6
JB
3407#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3408#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3409#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3410
585fb111 3411/* Display A control */
895abf0c 3412#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3413#define DISPLAY_PLANE_ENABLE (1<<31)
3414#define DISPLAY_PLANE_DISABLE 0
3415#define DISPPLANE_GAMMA_ENABLE (1<<30)
3416#define DISPPLANE_GAMMA_DISABLE 0
3417#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3418#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3419#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3420#define DISPPLANE_BGRA555 (0x3<<26)
3421#define DISPPLANE_BGRX555 (0x4<<26)
3422#define DISPPLANE_BGRX565 (0x5<<26)
3423#define DISPPLANE_BGRX888 (0x6<<26)
3424#define DISPPLANE_BGRA888 (0x7<<26)
3425#define DISPPLANE_RGBX101010 (0x8<<26)
3426#define DISPPLANE_RGBA101010 (0x9<<26)
3427#define DISPPLANE_BGRX101010 (0xa<<26)
3428#define DISPPLANE_RGBX161616 (0xc<<26)
3429#define DISPPLANE_RGBX888 (0xe<<26)
3430#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3431#define DISPPLANE_STEREO_ENABLE (1<<25)
3432#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3433#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3434#define DISPPLANE_SEL_PIPE_SHIFT 24
3435#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3436#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3437#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3438#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3439#define DISPPLANE_SRC_KEY_DISABLE 0
3440#define DISPPLANE_LINE_DOUBLE (1<<20)
3441#define DISPPLANE_NO_LINE_DOUBLE 0
3442#define DISPPLANE_STEREO_POLARITY_FIRST 0
3443#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3444#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3445#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3446#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3447#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3448#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3449#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3450#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3451#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3452#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3453#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3454
3455#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3456#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3457#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3458#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3459#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3460#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3461#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3462#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3463#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3464#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3465
446f2545
AR
3466/* Display/Sprite base address macros */
3467#define DISP_BASEADDR_MASK (0xfffff000)
3468#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3469#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3470#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3471 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3472
585fb111 3473/* VBIOS flags */
80a75f7c
VS
3474#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3475#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3476#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3477#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3478#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3479#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3480#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3481#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3482#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3483#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3484#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3485#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3486#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3487
3488/* Pipe B */
0c3870ee
VS
3489#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3490#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3491#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3492#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3493#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3494#define _PIPEB_FRMCOUNT_GM45 0x71040
3495#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3496
585fb111
JB
3497
3498/* Display B control */
895abf0c 3499#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3500#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3501#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3502#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3503#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3504#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3505#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3506#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3507#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3508#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3509#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3510#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3511#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3512
b840d907
JB
3513/* Sprite A control */
3514#define _DVSACNTR 0x72180
3515#define DVS_ENABLE (1<<31)
3516#define DVS_GAMMA_ENABLE (1<<30)
3517#define DVS_PIXFORMAT_MASK (3<<25)
3518#define DVS_FORMAT_YUV422 (0<<25)
3519#define DVS_FORMAT_RGBX101010 (1<<25)
3520#define DVS_FORMAT_RGBX888 (2<<25)
3521#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3522#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3523#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3524#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3525#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3526#define DVS_YUV_ORDER_YUYV (0<<16)
3527#define DVS_YUV_ORDER_UYVY (1<<16)
3528#define DVS_YUV_ORDER_YVYU (2<<16)
3529#define DVS_YUV_ORDER_VYUY (3<<16)
3530#define DVS_DEST_KEY (1<<2)
3531#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3532#define DVS_TILED (1<<10)
3533#define _DVSALINOFF 0x72184
3534#define _DVSASTRIDE 0x72188
3535#define _DVSAPOS 0x7218c
3536#define _DVSASIZE 0x72190
3537#define _DVSAKEYVAL 0x72194
3538#define _DVSAKEYMSK 0x72198
3539#define _DVSASURF 0x7219c
3540#define _DVSAKEYMAXVAL 0x721a0
3541#define _DVSATILEOFF 0x721a4
3542#define _DVSASURFLIVE 0x721ac
3543#define _DVSASCALE 0x72204
3544#define DVS_SCALE_ENABLE (1<<31)
3545#define DVS_FILTER_MASK (3<<29)
3546#define DVS_FILTER_MEDIUM (0<<29)
3547#define DVS_FILTER_ENHANCING (1<<29)
3548#define DVS_FILTER_SOFTENING (2<<29)
3549#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3550#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3551#define _DVSAGAMC 0x72300
3552
3553#define _DVSBCNTR 0x73180
3554#define _DVSBLINOFF 0x73184
3555#define _DVSBSTRIDE 0x73188
3556#define _DVSBPOS 0x7318c
3557#define _DVSBSIZE 0x73190
3558#define _DVSBKEYVAL 0x73194
3559#define _DVSBKEYMSK 0x73198
3560#define _DVSBSURF 0x7319c
3561#define _DVSBKEYMAXVAL 0x731a0
3562#define _DVSBTILEOFF 0x731a4
3563#define _DVSBSURFLIVE 0x731ac
3564#define _DVSBSCALE 0x73204
3565#define _DVSBGAMC 0x73300
3566
3567#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3568#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3569#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3570#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3571#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3572#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3573#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3574#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3575#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3576#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3577#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3578#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3579
3580#define _SPRA_CTL 0x70280
3581#define SPRITE_ENABLE (1<<31)
3582#define SPRITE_GAMMA_ENABLE (1<<30)
3583#define SPRITE_PIXFORMAT_MASK (7<<25)
3584#define SPRITE_FORMAT_YUV422 (0<<25)
3585#define SPRITE_FORMAT_RGBX101010 (1<<25)
3586#define SPRITE_FORMAT_RGBX888 (2<<25)
3587#define SPRITE_FORMAT_RGBX161616 (3<<25)
3588#define SPRITE_FORMAT_YUV444 (4<<25)
3589#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3590#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3591#define SPRITE_SOURCE_KEY (1<<22)
3592#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3593#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3594#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3595#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3596#define SPRITE_YUV_ORDER_YUYV (0<<16)
3597#define SPRITE_YUV_ORDER_UYVY (1<<16)
3598#define SPRITE_YUV_ORDER_YVYU (2<<16)
3599#define SPRITE_YUV_ORDER_VYUY (3<<16)
3600#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3601#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3602#define SPRITE_TILED (1<<10)
3603#define SPRITE_DEST_KEY (1<<2)
3604#define _SPRA_LINOFF 0x70284
3605#define _SPRA_STRIDE 0x70288
3606#define _SPRA_POS 0x7028c
3607#define _SPRA_SIZE 0x70290
3608#define _SPRA_KEYVAL 0x70294
3609#define _SPRA_KEYMSK 0x70298
3610#define _SPRA_SURF 0x7029c
3611#define _SPRA_KEYMAX 0x702a0
3612#define _SPRA_TILEOFF 0x702a4
c54173a8 3613#define _SPRA_OFFSET 0x702a4
32ae46bf 3614#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3615#define _SPRA_SCALE 0x70304
3616#define SPRITE_SCALE_ENABLE (1<<31)
3617#define SPRITE_FILTER_MASK (3<<29)
3618#define SPRITE_FILTER_MEDIUM (0<<29)
3619#define SPRITE_FILTER_ENHANCING (1<<29)
3620#define SPRITE_FILTER_SOFTENING (2<<29)
3621#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3622#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3623#define _SPRA_GAMC 0x70400
3624
3625#define _SPRB_CTL 0x71280
3626#define _SPRB_LINOFF 0x71284
3627#define _SPRB_STRIDE 0x71288
3628#define _SPRB_POS 0x7128c
3629#define _SPRB_SIZE 0x71290
3630#define _SPRB_KEYVAL 0x71294
3631#define _SPRB_KEYMSK 0x71298
3632#define _SPRB_SURF 0x7129c
3633#define _SPRB_KEYMAX 0x712a0
3634#define _SPRB_TILEOFF 0x712a4
c54173a8 3635#define _SPRB_OFFSET 0x712a4
32ae46bf 3636#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3637#define _SPRB_SCALE 0x71304
3638#define _SPRB_GAMC 0x71400
3639
3640#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3641#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3642#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3643#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3644#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3645#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3646#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3647#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3648#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3649#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3650#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3651#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3652#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3653#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3654
921c3b67 3655#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851
JB
3656#define SP_ENABLE (1<<31)
3657#define SP_GEAMMA_ENABLE (1<<30)
3658#define SP_PIXFORMAT_MASK (0xf<<26)
3659#define SP_FORMAT_YUV422 (0<<26)
3660#define SP_FORMAT_BGR565 (5<<26)
3661#define SP_FORMAT_BGRX8888 (6<<26)
3662#define SP_FORMAT_BGRA8888 (7<<26)
3663#define SP_FORMAT_RGBX1010102 (8<<26)
3664#define SP_FORMAT_RGBA1010102 (9<<26)
3665#define SP_FORMAT_RGBX8888 (0xe<<26)
3666#define SP_FORMAT_RGBA8888 (0xf<<26)
3667#define SP_SOURCE_KEY (1<<22)
3668#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3669#define SP_YUV_ORDER_YUYV (0<<16)
3670#define SP_YUV_ORDER_UYVY (1<<16)
3671#define SP_YUV_ORDER_YVYU (2<<16)
3672#define SP_YUV_ORDER_VYUY (3<<16)
3673#define SP_TILED (1<<10)
921c3b67
VS
3674#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3675#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3676#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3677#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3678#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3679#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3680#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3681#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3682#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3683#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3684#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3685
3686#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3687#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3688#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3689#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3690#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3691#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3692#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3693#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3694#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3695#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3696#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3697#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3698
3699#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3700#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3701#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3702#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3703#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3704#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3705#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3706#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3707#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3708#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3709#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3710#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3711
585fb111
JB
3712/* VBIOS regs */
3713#define VGACNTRL 0x71400
3714# define VGA_DISP_DISABLE (1 << 31)
3715# define VGA_2X_MODE (1 << 30)
3716# define VGA_PIPE_B_SELECT (1 << 29)
3717
766aa1c4
VS
3718#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3719
f2b115e6 3720/* Ironlake */
b9055052
ZW
3721
3722#define CPU_VGACNTRL 0x41000
3723
3724#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3725#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3726#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3727#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3728#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3729#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3730#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3731#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3732#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3733
3734/* refresh rate hardware control */
3735#define RR_HW_CTL 0x45300
3736#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3737#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3738
3739#define FDI_PLL_BIOS_0 0x46000
021357ac 3740#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3741#define FDI_PLL_BIOS_1 0x46004
3742#define FDI_PLL_BIOS_2 0x46008
3743#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3744#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3745#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3746
8956c8bb
EA
3747#define PCH_3DCGDIS0 0x46020
3748# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3749# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3750
06f37751
EA
3751#define PCH_3DCGDIS1 0x46024
3752# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3753
b9055052
ZW
3754#define FDI_PLL_FREQ_CTL 0x46030
3755#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3756#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3757#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3758
3759
aab17139 3760#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3761#define PIPE_DATA_M1_OFFSET 0
aab17139 3762#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3763#define PIPE_DATA_N1_OFFSET 0
b9055052 3764
aab17139 3765#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3766#define PIPE_DATA_M2_OFFSET 0
aab17139 3767#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3768#define PIPE_DATA_N2_OFFSET 0
b9055052 3769
aab17139 3770#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3771#define PIPE_LINK_M1_OFFSET 0
aab17139 3772#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3773#define PIPE_LINK_N1_OFFSET 0
b9055052 3774
aab17139 3775#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3776#define PIPE_LINK_M2_OFFSET 0
aab17139 3777#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3778#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3779
3780/* PIPEB timing regs are same start from 0x61000 */
3781
aab17139
VS
3782#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3783#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3784
aab17139
VS
3785#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3786#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3787
aab17139
VS
3788#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3789#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3790
aab17139
VS
3791#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3792#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3793
afe2fcf5
PZ
3794#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3795#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3796#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3797#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3798#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3799#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3800#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3801#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3802
3803/* CPU panel fitter */
9db4a9c7
JB
3804/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3805#define _PFA_CTL_1 0x68080
3806#define _PFB_CTL_1 0x68880
b9055052 3807#define PF_ENABLE (1<<31)
13888d78
PZ
3808#define PF_PIPE_SEL_MASK_IVB (3<<29)
3809#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3810#define PF_FILTER_MASK (3<<23)
3811#define PF_FILTER_PROGRAMMED (0<<23)
3812#define PF_FILTER_MED_3x3 (1<<23)
3813#define PF_FILTER_EDGE_ENHANCE (2<<23)
3814#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3815#define _PFA_WIN_SZ 0x68074
3816#define _PFB_WIN_SZ 0x68874
3817#define _PFA_WIN_POS 0x68070
3818#define _PFB_WIN_POS 0x68870
3819#define _PFA_VSCALE 0x68084
3820#define _PFB_VSCALE 0x68884
3821#define _PFA_HSCALE 0x68090
3822#define _PFB_HSCALE 0x68890
3823
3824#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3825#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3826#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3827#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3828#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3829
3830/* legacy palette */
9db4a9c7
JB
3831#define _LGC_PALETTE_A 0x4a000
3832#define _LGC_PALETTE_B 0x4a800
3833#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3834
42db64ef
PZ
3835#define _GAMMA_MODE_A 0x4a480
3836#define _GAMMA_MODE_B 0x4ac80
3837#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3838#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3839#define GAMMA_MODE_MODE_8BIT (0 << 0)
3840#define GAMMA_MODE_MODE_10BIT (1 << 0)
3841#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3842#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3843
b9055052
ZW
3844/* interrupts */
3845#define DE_MASTER_IRQ_CONTROL (1 << 31)
3846#define DE_SPRITEB_FLIP_DONE (1 << 29)
3847#define DE_SPRITEA_FLIP_DONE (1 << 28)
3848#define DE_PLANEB_FLIP_DONE (1 << 27)
3849#define DE_PLANEA_FLIP_DONE (1 << 26)
3850#define DE_PCU_EVENT (1 << 25)
3851#define DE_GTT_FAULT (1 << 24)
3852#define DE_POISON (1 << 23)
3853#define DE_PERFORM_COUNTER (1 << 22)
3854#define DE_PCH_EVENT (1 << 21)
3855#define DE_AUX_CHANNEL_A (1 << 20)
3856#define DE_DP_A_HOTPLUG (1 << 19)
3857#define DE_GSE (1 << 18)
3858#define DE_PIPEB_VBLANK (1 << 15)
3859#define DE_PIPEB_EVEN_FIELD (1 << 14)
3860#define DE_PIPEB_ODD_FIELD (1 << 13)
3861#define DE_PIPEB_LINE_COMPARE (1 << 12)
3862#define DE_PIPEB_VSYNC (1 << 11)
3863#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3864#define DE_PIPEA_VBLANK (1 << 7)
3865#define DE_PIPEA_EVEN_FIELD (1 << 6)
3866#define DE_PIPEA_ODD_FIELD (1 << 5)
3867#define DE_PIPEA_LINE_COMPARE (1 << 4)
3868#define DE_PIPEA_VSYNC (1 << 3)
3869#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3870
b1f14ad0 3871/* More Ivybridge lolz */
8664281b 3872#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3873#define DE_GSE_IVB (1<<29)
3874#define DE_PCH_EVENT_IVB (1<<28)
3875#define DE_DP_A_HOTPLUG_IVB (1<<27)
3876#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3877#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3878#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3879#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3880#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3881#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3882#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3883#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3884#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3885#define DE_PIPEA_VBLANK_IVB (1<<0)
3886
b518421f
PZ
3887#define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
3888#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3889
7eea1ddf
JB
3890#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3891#define MASTER_INTERRUPT_ENABLE (1<<31)
3892
b9055052
ZW
3893#define DEISR 0x44000
3894#define DEIMR 0x44004
3895#define DEIIR 0x44008
3896#define DEIER 0x4400c
3897
b9055052
ZW
3898#define GTISR 0x44010
3899#define GTIMR 0x44014
3900#define GTIIR 0x44018
3901#define GTIER 0x4401c
3902
7f8a8569 3903#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3904/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3905#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3906#define ILK_DPARB_GATE (1<<22)
3907#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3908#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3909#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3910#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3911#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3912#define ILK_HDCP_DISABLE (1<<25)
3913#define ILK_eDP_A_DISABLE (1<<24)
3914#define ILK_DESKTOP (1<<23)
231e54f6
DL
3915
3916#define ILK_DSPCLK_GATE_D 0x42020
3917#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3918#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3919#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3920#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3921#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3922
116ac8d2
EA
3923#define IVB_CHICKEN3 0x4200c
3924# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3925# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3926
90a88643
PZ
3927#define CHICKEN_PAR1_1 0x42080
3928#define FORCE_ARB_IDLE_PLANES (1 << 14)
3929
553bd149
ZW
3930#define DISP_ARB_CTL 0x45000
3931#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3932#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3933#define GEN7_MSG_CTL 0x45010
3934#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3935#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3936
e4e0c058 3937/* GEN7 chicken */
d71de14d
KG
3938#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3939# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3940
e4e0c058
ED
3941#define GEN7_L3CNTLREG1 0xB01C
3942#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3943#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3944
3945#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3946#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3947
61939d97
JB
3948#define GEN7_L3SQCREG4 0xb034
3949#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3950
db099c8f
ED
3951/* WaCatErrorRejectionIssue */
3952#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3953#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3954
79f689aa
PZ
3955#define HSW_FUSE_STRAP 0x42014
3956#define HSW_CDCLK_LIMIT (1 << 24)
3957
b9055052
ZW
3958/* PCH */
3959
23e81d69 3960/* south display engine interrupt: IBX */
776ad806
JB
3961#define SDE_AUDIO_POWER_D (1 << 27)
3962#define SDE_AUDIO_POWER_C (1 << 26)
3963#define SDE_AUDIO_POWER_B (1 << 25)
3964#define SDE_AUDIO_POWER_SHIFT (25)
3965#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3966#define SDE_GMBUS (1 << 24)
3967#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3968#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3969#define SDE_AUDIO_HDCP_MASK (3 << 22)
3970#define SDE_AUDIO_TRANSB (1 << 21)
3971#define SDE_AUDIO_TRANSA (1 << 20)
3972#define SDE_AUDIO_TRANS_MASK (3 << 20)
3973#define SDE_POISON (1 << 19)
3974/* 18 reserved */
3975#define SDE_FDI_RXB (1 << 17)
3976#define SDE_FDI_RXA (1 << 16)
3977#define SDE_FDI_MASK (3 << 16)
3978#define SDE_AUXD (1 << 15)
3979#define SDE_AUXC (1 << 14)
3980#define SDE_AUXB (1 << 13)
3981#define SDE_AUX_MASK (7 << 13)
3982/* 12 reserved */
b9055052
ZW
3983#define SDE_CRT_HOTPLUG (1 << 11)
3984#define SDE_PORTD_HOTPLUG (1 << 10)
3985#define SDE_PORTC_HOTPLUG (1 << 9)
3986#define SDE_PORTB_HOTPLUG (1 << 8)
3987#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3988#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3989 SDE_SDVOB_HOTPLUG | \
3990 SDE_PORTB_HOTPLUG | \
3991 SDE_PORTC_HOTPLUG | \
3992 SDE_PORTD_HOTPLUG)
776ad806
JB
3993#define SDE_TRANSB_CRC_DONE (1 << 5)
3994#define SDE_TRANSB_CRC_ERR (1 << 4)
3995#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3996#define SDE_TRANSA_CRC_DONE (1 << 2)
3997#define SDE_TRANSA_CRC_ERR (1 << 1)
3998#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3999#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4000
4001/* south display engine interrupt: CPT/PPT */
4002#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4003#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4004#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4005#define SDE_AUDIO_POWER_SHIFT_CPT 29
4006#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4007#define SDE_AUXD_CPT (1 << 27)
4008#define SDE_AUXC_CPT (1 << 26)
4009#define SDE_AUXB_CPT (1 << 25)
4010#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4011#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4012#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4013#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4014#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4015#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4016#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4017 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4018 SDE_PORTD_HOTPLUG_CPT | \
4019 SDE_PORTC_HOTPLUG_CPT | \
4020 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4021#define SDE_GMBUS_CPT (1 << 17)
8664281b 4022#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4023#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4024#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4025#define SDE_FDI_RXC_CPT (1 << 8)
4026#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4027#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4028#define SDE_FDI_RXB_CPT (1 << 4)
4029#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4030#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4031#define SDE_FDI_RXA_CPT (1 << 0)
4032#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4033 SDE_AUDIO_CP_REQ_B_CPT | \
4034 SDE_AUDIO_CP_REQ_A_CPT)
4035#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4036 SDE_AUDIO_CP_CHG_B_CPT | \
4037 SDE_AUDIO_CP_CHG_A_CPT)
4038#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4039 SDE_FDI_RXB_CPT | \
4040 SDE_FDI_RXA_CPT)
b9055052
ZW
4041
4042#define SDEISR 0xc4000
4043#define SDEIMR 0xc4004
4044#define SDEIIR 0xc4008
4045#define SDEIER 0xc400c
4046
8664281b 4047#define SERR_INT 0xc4040
de032bf4 4048#define SERR_INT_POISON (1<<31)
8664281b
PZ
4049#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4050#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4051#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4052#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4053
b9055052 4054/* digital port hotplug */
7fe0b973 4055#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4056#define PORTD_HOTPLUG_ENABLE (1 << 20)
4057#define PORTD_PULSE_DURATION_2ms (0)
4058#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4059#define PORTD_PULSE_DURATION_6ms (2 << 18)
4060#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4061#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4062#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4063#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4064#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4065#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4066#define PORTC_HOTPLUG_ENABLE (1 << 12)
4067#define PORTC_PULSE_DURATION_2ms (0)
4068#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4069#define PORTC_PULSE_DURATION_6ms (2 << 10)
4070#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4071#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4072#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4073#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4074#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4075#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4076#define PORTB_HOTPLUG_ENABLE (1 << 4)
4077#define PORTB_PULSE_DURATION_2ms (0)
4078#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4079#define PORTB_PULSE_DURATION_6ms (2 << 2)
4080#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4081#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4082#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4083#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4084#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4085#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4086
4087#define PCH_GPIOA 0xc5010
4088#define PCH_GPIOB 0xc5014
4089#define PCH_GPIOC 0xc5018
4090#define PCH_GPIOD 0xc501c
4091#define PCH_GPIOE 0xc5020
4092#define PCH_GPIOF 0xc5024
4093
f0217c42
EA
4094#define PCH_GMBUS0 0xc5100
4095#define PCH_GMBUS1 0xc5104
4096#define PCH_GMBUS2 0xc5108
4097#define PCH_GMBUS3 0xc510c
4098#define PCH_GMBUS4 0xc5110
4099#define PCH_GMBUS5 0xc5120
4100
9db4a9c7
JB
4101#define _PCH_DPLL_A 0xc6014
4102#define _PCH_DPLL_B 0xc6018
e9a632a5 4103#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4104
9db4a9c7 4105#define _PCH_FPA0 0xc6040
c1858123 4106#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4107#define _PCH_FPA1 0xc6044
4108#define _PCH_FPB0 0xc6048
4109#define _PCH_FPB1 0xc604c
e9a632a5
DV
4110#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4111#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4112
4113#define PCH_DPLL_TEST 0xc606c
4114
4115#define PCH_DREF_CONTROL 0xC6200
4116#define DREF_CONTROL_MASK 0x7fc3
4117#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4118#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4119#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4120#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4121#define DREF_SSC_SOURCE_DISABLE (0<<11)
4122#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4123#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4124#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4125#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4126#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4127#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4128#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4129#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4130#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4131#define DREF_SSC4_DOWNSPREAD (0<<6)
4132#define DREF_SSC4_CENTERSPREAD (1<<6)
4133#define DREF_SSC1_DISABLE (0<<1)
4134#define DREF_SSC1_ENABLE (1<<1)
4135#define DREF_SSC4_DISABLE (0)
4136#define DREF_SSC4_ENABLE (1)
4137
4138#define PCH_RAWCLK_FREQ 0xc6204
4139#define FDL_TP1_TIMER_SHIFT 12
4140#define FDL_TP1_TIMER_MASK (3<<12)
4141#define FDL_TP2_TIMER_SHIFT 10
4142#define FDL_TP2_TIMER_MASK (3<<10)
4143#define RAWCLK_FREQ_MASK 0x3ff
4144
4145#define PCH_DPLL_TMR_CFG 0xc6208
4146
4147#define PCH_SSC4_PARMS 0xc6210
4148#define PCH_SSC4_AUX_PARMS 0xc6214
4149
8db9d77b 4150#define PCH_DPLL_SEL 0xc7000
11887397
DV
4151#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4152#define TRANS_DPLLA_SEL(pipe) 0
4153#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4154
b9055052
ZW
4155/* transcoder */
4156
275f01b2
DV
4157#define _PCH_TRANS_HTOTAL_A 0xe0000
4158#define TRANS_HTOTAL_SHIFT 16
4159#define TRANS_HACTIVE_SHIFT 0
4160#define _PCH_TRANS_HBLANK_A 0xe0004
4161#define TRANS_HBLANK_END_SHIFT 16
4162#define TRANS_HBLANK_START_SHIFT 0
4163#define _PCH_TRANS_HSYNC_A 0xe0008
4164#define TRANS_HSYNC_END_SHIFT 16
4165#define TRANS_HSYNC_START_SHIFT 0
4166#define _PCH_TRANS_VTOTAL_A 0xe000c
4167#define TRANS_VTOTAL_SHIFT 16
4168#define TRANS_VACTIVE_SHIFT 0
4169#define _PCH_TRANS_VBLANK_A 0xe0010
4170#define TRANS_VBLANK_END_SHIFT 16
4171#define TRANS_VBLANK_START_SHIFT 0
4172#define _PCH_TRANS_VSYNC_A 0xe0014
4173#define TRANS_VSYNC_END_SHIFT 16
4174#define TRANS_VSYNC_START_SHIFT 0
4175#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4176
e3b95f1e
DV
4177#define _PCH_TRANSA_DATA_M1 0xe0030
4178#define _PCH_TRANSA_DATA_N1 0xe0034
4179#define _PCH_TRANSA_DATA_M2 0xe0038
4180#define _PCH_TRANSA_DATA_N2 0xe003c
4181#define _PCH_TRANSA_LINK_M1 0xe0040
4182#define _PCH_TRANSA_LINK_N1 0xe0044
4183#define _PCH_TRANSA_LINK_M2 0xe0048
4184#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4185
b055c8f3
JB
4186/* Per-transcoder DIP controls */
4187
4188#define _VIDEO_DIP_CTL_A 0xe0200
4189#define _VIDEO_DIP_DATA_A 0xe0208
4190#define _VIDEO_DIP_GCP_A 0xe0210
4191
4192#define _VIDEO_DIP_CTL_B 0xe1200
4193#define _VIDEO_DIP_DATA_B 0xe1208
4194#define _VIDEO_DIP_GCP_B 0xe1210
4195
4196#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4197#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4198#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4199
b906487c
VS
4200#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4201#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4202#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4203
b906487c
VS
4204#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4205#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4206#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4207
4208#define VLV_TVIDEO_DIP_CTL(pipe) \
4209 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4210#define VLV_TVIDEO_DIP_DATA(pipe) \
4211 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4212#define VLV_TVIDEO_DIP_GCP(pipe) \
4213 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4214
8c5f5f7c
ED
4215/* Haswell DIP controls */
4216#define HSW_VIDEO_DIP_CTL_A 0x60200
4217#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4218#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4219#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4220#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4221#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4222#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4223#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4224#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4225#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4226#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4227#define HSW_VIDEO_DIP_GCP_A 0x60210
4228
4229#define HSW_VIDEO_DIP_CTL_B 0x61200
4230#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4231#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4232#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4233#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4234#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4235#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4236#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4237#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4238#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4239#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4240#define HSW_VIDEO_DIP_GCP_B 0x61210
4241
7d9bcebe
RV
4242#define HSW_TVIDEO_DIP_CTL(trans) \
4243 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4244#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4245 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
c8bb75af
LD
4246#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4247 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
7d9bcebe
RV
4248#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4249 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4250#define HSW_TVIDEO_DIP_GCP(trans) \
4251 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4252#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4253 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4254
3f51e471
RV
4255#define HSW_STEREO_3D_CTL_A 0x70020
4256#define S3D_ENABLE (1<<31)
4257#define HSW_STEREO_3D_CTL_B 0x71020
4258
4259#define HSW_STEREO_3D_CTL(trans) \
4260 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4261
275f01b2
DV
4262#define _PCH_TRANS_HTOTAL_B 0xe1000
4263#define _PCH_TRANS_HBLANK_B 0xe1004
4264#define _PCH_TRANS_HSYNC_B 0xe1008
4265#define _PCH_TRANS_VTOTAL_B 0xe100c
4266#define _PCH_TRANS_VBLANK_B 0xe1010
4267#define _PCH_TRANS_VSYNC_B 0xe1014
4268#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4269
4270#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4271#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4272#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4273#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4274#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4275#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4276#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4277 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4278
e3b95f1e
DV
4279#define _PCH_TRANSB_DATA_M1 0xe1030
4280#define _PCH_TRANSB_DATA_N1 0xe1034
4281#define _PCH_TRANSB_DATA_M2 0xe1038
4282#define _PCH_TRANSB_DATA_N2 0xe103c
4283#define _PCH_TRANSB_LINK_M1 0xe1040
4284#define _PCH_TRANSB_LINK_N1 0xe1044
4285#define _PCH_TRANSB_LINK_M2 0xe1048
4286#define _PCH_TRANSB_LINK_N2 0xe104c
4287
4288#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4289#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4290#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4291#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4292#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4293#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4294#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4295#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4296
ab9412ba
DV
4297#define _PCH_TRANSACONF 0xf0008
4298#define _PCH_TRANSBCONF 0xf1008
4299#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4300#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4301#define TRANS_DISABLE (0<<31)
4302#define TRANS_ENABLE (1<<31)
4303#define TRANS_STATE_MASK (1<<30)
4304#define TRANS_STATE_DISABLE (0<<30)
4305#define TRANS_STATE_ENABLE (1<<30)
4306#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4307#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4308#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4309#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4310#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4311#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4312#define TRANS_INTERLACED (3<<21)
7c26e5c6 4313#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4314#define TRANS_8BPC (0<<5)
4315#define TRANS_10BPC (1<<5)
4316#define TRANS_6BPC (2<<5)
4317#define TRANS_12BPC (3<<5)
4318
ce40141f
DV
4319#define _TRANSA_CHICKEN1 0xf0060
4320#define _TRANSB_CHICKEN1 0xf1060
4321#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4322#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4323#define _TRANSA_CHICKEN2 0xf0064
4324#define _TRANSB_CHICKEN2 0xf1064
4325#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4326#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4327#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4328#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4329#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4330#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4331
291427f5
JB
4332#define SOUTH_CHICKEN1 0xc2000
4333#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4334#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4335#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4336#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4337#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4338#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4339#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4340#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4341#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4342
9db4a9c7
JB
4343#define _FDI_RXA_CHICKEN 0xc200c
4344#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4345#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4346#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4347#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4348
382b0936
JB
4349#define SOUTH_DSPCLK_GATE_D 0xc2020
4350#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 4351#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4352
b9055052 4353/* CPU: FDI_TX */
9db4a9c7
JB
4354#define _FDI_TXA_CTL 0x60100
4355#define _FDI_TXB_CTL 0x61100
4356#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4357#define FDI_TX_DISABLE (0<<31)
4358#define FDI_TX_ENABLE (1<<31)
4359#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4360#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4361#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4362#define FDI_LINK_TRAIN_NONE (3<<28)
4363#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4364#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4365#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4366#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4367#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4368#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4369#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4370#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4371/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4372 SNB has different settings. */
4373/* SNB A-stepping */
4374#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4375#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4376#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4377#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4378/* SNB B-stepping */
4379#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4380#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4381#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4382#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4383#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4384#define FDI_DP_PORT_WIDTH_SHIFT 19
4385#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4386#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4387#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4388/* Ironlake: hardwired to 1 */
b9055052 4389#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4390
4391/* Ivybridge has different bits for lolz */
4392#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4393#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4394#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4395#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4396
b9055052 4397/* both Tx and Rx */
c4f9c4c2 4398#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4399#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4400#define FDI_SCRAMBLING_ENABLE (0<<7)
4401#define FDI_SCRAMBLING_DISABLE (1<<7)
4402
4403/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4404#define _FDI_RXA_CTL 0xf000c
4405#define _FDI_RXB_CTL 0xf100c
4406#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4407#define FDI_RX_ENABLE (1<<31)
b9055052 4408/* train, dp width same as FDI_TX */
357555c0
JB
4409#define FDI_FS_ERRC_ENABLE (1<<27)
4410#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4411#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4412#define FDI_8BPC (0<<16)
4413#define FDI_10BPC (1<<16)
4414#define FDI_6BPC (2<<16)
4415#define FDI_12BPC (3<<16)
3e68320e 4416#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4417#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4418#define FDI_RX_PLL_ENABLE (1<<13)
4419#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4420#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4421#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4422#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4423#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4424#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4425/* CPT */
4426#define FDI_AUTO_TRAINING (1<<10)
4427#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4428#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4429#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4430#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4431#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4432
04945641
PZ
4433#define _FDI_RXA_MISC 0xf0010
4434#define _FDI_RXB_MISC 0xf1010
4435#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4436#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4437#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4438#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4439#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4440#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4441#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4442#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4443
9db4a9c7
JB
4444#define _FDI_RXA_TUSIZE1 0xf0030
4445#define _FDI_RXA_TUSIZE2 0xf0038
4446#define _FDI_RXB_TUSIZE1 0xf1030
4447#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4448#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4449#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4450
4451/* FDI_RX interrupt register format */
4452#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4453#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4454#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4455#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4456#define FDI_RX_FS_CODE_ERR (1<<6)
4457#define FDI_RX_FE_CODE_ERR (1<<5)
4458#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4459#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4460#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4461#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4462#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4463
9db4a9c7
JB
4464#define _FDI_RXA_IIR 0xf0014
4465#define _FDI_RXA_IMR 0xf0018
4466#define _FDI_RXB_IIR 0xf1014
4467#define _FDI_RXB_IMR 0xf1018
4468#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4469#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4470
4471#define FDI_PLL_CTL_1 0xfe000
4472#define FDI_PLL_CTL_2 0xfe004
4473
b9055052
ZW
4474#define PCH_LVDS 0xe1180
4475#define LVDS_DETECTED (1 << 1)
4476
98364379 4477/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4478#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4479#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4480#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4481#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4482#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4483#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4484#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4485
4486#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4487#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4488#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4489#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4490#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4491
453c5420
JB
4492#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4493#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4494#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4495 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4496#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4497 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4498#define VLV_PIPE_PP_DIVISOR(pipe) \
4499 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4500
b9055052
ZW
4501#define PCH_PP_STATUS 0xc7200
4502#define PCH_PP_CONTROL 0xc7204
4a655f04 4503#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4504#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4505#define EDP_FORCE_VDD (1 << 3)
4506#define EDP_BLC_ENABLE (1 << 2)
4507#define PANEL_POWER_RESET (1 << 1)
4508#define PANEL_POWER_OFF (0 << 0)
4509#define PANEL_POWER_ON (1 << 0)
4510#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4511#define PANEL_PORT_SELECT_MASK (3 << 30)
4512#define PANEL_PORT_SELECT_LVDS (0 << 30)
4513#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4514#define PANEL_PORT_SELECT_DPC (2 << 30)
4515#define PANEL_PORT_SELECT_DPD (3 << 30)
4516#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4517#define PANEL_POWER_UP_DELAY_SHIFT 16
4518#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4519#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4520
b9055052 4521#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4522#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4523#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4524#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4525#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4526
b9055052 4527#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4528#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4529#define PP_REFERENCE_DIVIDER_SHIFT 8
4530#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4531#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4532
5eb08b69
ZW
4533#define PCH_DP_B 0xe4100
4534#define PCH_DPB_AUX_CH_CTL 0xe4110
4535#define PCH_DPB_AUX_CH_DATA1 0xe4114
4536#define PCH_DPB_AUX_CH_DATA2 0xe4118
4537#define PCH_DPB_AUX_CH_DATA3 0xe411c
4538#define PCH_DPB_AUX_CH_DATA4 0xe4120
4539#define PCH_DPB_AUX_CH_DATA5 0xe4124
4540
4541#define PCH_DP_C 0xe4200
4542#define PCH_DPC_AUX_CH_CTL 0xe4210
4543#define PCH_DPC_AUX_CH_DATA1 0xe4214
4544#define PCH_DPC_AUX_CH_DATA2 0xe4218
4545#define PCH_DPC_AUX_CH_DATA3 0xe421c
4546#define PCH_DPC_AUX_CH_DATA4 0xe4220
4547#define PCH_DPC_AUX_CH_DATA5 0xe4224
4548
4549#define PCH_DP_D 0xe4300
4550#define PCH_DPD_AUX_CH_CTL 0xe4310
4551#define PCH_DPD_AUX_CH_DATA1 0xe4314
4552#define PCH_DPD_AUX_CH_DATA2 0xe4318
4553#define PCH_DPD_AUX_CH_DATA3 0xe431c
4554#define PCH_DPD_AUX_CH_DATA4 0xe4320
4555#define PCH_DPD_AUX_CH_DATA5 0xe4324
4556
8db9d77b
ZW
4557/* CPT */
4558#define PORT_TRANS_A_SEL_CPT 0
4559#define PORT_TRANS_B_SEL_CPT (1<<29)
4560#define PORT_TRANS_C_SEL_CPT (2<<29)
4561#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4562#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4563#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4564#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4565
4566#define TRANS_DP_CTL_A 0xe0300
4567#define TRANS_DP_CTL_B 0xe1300
4568#define TRANS_DP_CTL_C 0xe2300
23670b32 4569#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4570#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4571#define TRANS_DP_PORT_SEL_B (0<<29)
4572#define TRANS_DP_PORT_SEL_C (1<<29)
4573#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4574#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4575#define TRANS_DP_PORT_SEL_MASK (3<<29)
4576#define TRANS_DP_AUDIO_ONLY (1<<26)
4577#define TRANS_DP_ENH_FRAMING (1<<18)
4578#define TRANS_DP_8BPC (0<<9)
4579#define TRANS_DP_10BPC (1<<9)
4580#define TRANS_DP_6BPC (2<<9)
4581#define TRANS_DP_12BPC (3<<9)
220cad3c 4582#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4583#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4584#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4585#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4586#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4587#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4588
4589/* SNB eDP training params */
4590/* SNB A-stepping */
4591#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4592#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4593#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4594#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4595/* SNB B-stepping */
3c5a62b5
YL
4596#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4597#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4598#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4599#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4600#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4601#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4602
1a2eb460
KP
4603/* IVB */
4604#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4605#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4606#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4607#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4608#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4609#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4610#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4611
4612/* legacy values */
4613#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4614#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4615#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4616#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4617#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4618
4619#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4620
cae5852d 4621#define FORCEWAKE 0xA18C
575155a9
JB
4622#define FORCEWAKE_VLV 0x1300b0
4623#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4624#define FORCEWAKE_MEDIA_VLV 0x1300b8
4625#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4626#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4627#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4628#define VLV_GTLC_WAKE_CTRL 0x130090
4629#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4630#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4631#define FORCEWAKE_KERNEL 0x1
4632#define FORCEWAKE_USER 0x2
8d715f00
KP
4633#define FORCEWAKE_MT_ACK 0x130040
4634#define ECOBUS 0xa180
4635#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4636
dd202c6d
BW
4637#define GTFIFODBG 0x120000
4638#define GT_FIFO_CPU_ERROR_MASK 7
4639#define GT_FIFO_OVFERR (1<<2)
4640#define GT_FIFO_IAWRERR (1<<1)
4641#define GT_FIFO_IARDERR (1<<0)
4642
91355834 4643#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4644#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4645
05e21cc4
BW
4646#define HSW_IDICR 0x9008
4647#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4648#define HSW_EDRAM_PRESENT 0x120010
4649
80e829fa
DV
4650#define GEN6_UCGCTL1 0x9400
4651# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4652# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4653
406478dc 4654#define GEN6_UCGCTL2 0x9404
0f846f81 4655# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4656# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4657# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4658# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4659# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4660
e3f33d46
JB
4661#define GEN7_UCGCTL4 0x940c
4662#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4663
3b8d8d91 4664#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4665#define GEN6_TURBO_DISABLE (1<<31)
4666#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4667#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4668#define GEN6_OFFSET(x) ((x)<<19)
4669#define GEN6_AGGRESSIVE_TURBO (0<<15)
4670#define GEN6_RC_VIDEO_FREQ 0xA00C
4671#define GEN6_RC_CONTROL 0xA090
4672#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4673#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4674#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4675#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4676#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4677#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4678#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4679#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4680#define GEN6_RP_DOWN_TIMEOUT 0xA010
4681#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4682#define GEN6_RPSTAT1 0xA01C
ccab5c82 4683#define GEN6_CAGF_SHIFT 8
f82855d3 4684#define HSW_CAGF_SHIFT 7
ccab5c82 4685#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4686#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4687#define GEN6_RP_CONTROL 0xA024
4688#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4689#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4690#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4691#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4692#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4693#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4694#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4695#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4696#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4697#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4698#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 4699#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4700#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4701#define GEN6_RP_UP_THRESHOLD 0xA02C
4702#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4703#define GEN6_RP_CUR_UP_EI 0xA050
4704#define GEN6_CURICONT_MASK 0xffffff
4705#define GEN6_RP_CUR_UP 0xA054
4706#define GEN6_CURBSYTAVG_MASK 0xffffff
4707#define GEN6_RP_PREV_UP 0xA058
4708#define GEN6_RP_CUR_DOWN_EI 0xA05C
4709#define GEN6_CURIAVG_MASK 0xffffff
4710#define GEN6_RP_CUR_DOWN 0xA060
4711#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4712#define GEN6_RP_UP_EI 0xA068
4713#define GEN6_RP_DOWN_EI 0xA06C
4714#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4715#define GEN6_RC_STATE 0xA094
4716#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4717#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4718#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4719#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4720#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4721#define GEN6_RC_SLEEP 0xA0B0
4722#define GEN6_RC1e_THRESHOLD 0xA0B4
4723#define GEN6_RC6_THRESHOLD 0xA0B8
4724#define GEN6_RC6p_THRESHOLD 0xA0BC
4725#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4726#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4727
4728#define GEN6_PMISR 0x44020
4912d041 4729#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4730#define GEN6_PMIIR 0x44028
4731#define GEN6_PMIER 0x4402C
4732#define GEN6_PM_MBOX_EVENT (1<<25)
4733#define GEN6_PM_THERMAL_EVENT (1<<24)
4734#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4735#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4736#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4737#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4738#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4739#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4740 GEN6_PM_RP_DOWN_THRESHOLD | \
4741 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4742
cce66a28 4743#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
4744#define VLV_COUNTER_CONTROL 0x138104
4745#define VLV_COUNT_RANGE_HIGH (1<<15)
4746#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4747#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28
BW
4748#define GEN6_GT_GFX_RC6 0x138108
4749#define GEN6_GT_GFX_RC6p 0x13810C
4750#define GEN6_GT_GFX_RC6pp 0x138110
4751
8fd26859
CW
4752#define GEN6_PCODE_MAILBOX 0x138124
4753#define GEN6_PCODE_READY (1<<31)
a6044e23 4754#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4755#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4756#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4757#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4758#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
4759#define GEN6_PCODE_READ_D_COMP 0x10
4760#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
4761#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4762#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4763#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4764#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4765#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4766
4d85529d
BW
4767#define GEN6_GT_CORE_STATUS 0x138060
4768#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4769#define GEN6_RCn_MASK 7
4770#define GEN6_RC0 0
4771#define GEN6_RC3 2
4772#define GEN6_RC6 3
4773#define GEN6_RC7 4
4774
e3689190
BW
4775#define GEN7_MISCCPCTL (0x9424)
4776#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4777
4778/* IVYBRIDGE DPF */
4779#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 4780#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
4781#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4782#define GEN7_PARITY_ERROR_VALID (1<<13)
4783#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4784#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4785#define GEN7_PARITY_ERROR_ROW(reg) \
4786 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4787#define GEN7_PARITY_ERROR_BANK(reg) \
4788 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4789#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4790 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4791#define GEN7_L3CDERRST1_ENABLE (1<<7)
4792
b9524a1e 4793#define GEN7_L3LOG_BASE 0xB070
35a85ac6 4794#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
4795#define GEN7_L3LOG_SIZE 0x80
4796
12f3382b
JB
4797#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4798#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4799#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4800#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4801
8ab43976
JB
4802#define GEN7_ROW_CHICKEN2 0xe4f4
4803#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4804#define DOP_CLOCK_GATING_DISABLE (1<<0)
4805
f4ba9f81 4806#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4807#define INTEL_AUDIO_DEVCL 0x808629FB
4808#define INTEL_AUDIO_DEVBLC 0x80862801
4809#define INTEL_AUDIO_DEVCTG 0x80862802
4810
4811#define G4X_AUD_CNTL_ST 0x620B4
4812#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4813#define G4X_ELDV_DEVCTG (1 << 14)
4814#define G4X_ELD_ADDR (0xf << 5)
4815#define G4X_ELD_ACK (1 << 4)
4816#define G4X_HDMIW_HDMIEDID 0x6210C
4817
1202b4c6 4818#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4819#define IBX_HDMIW_HDMIEDID_B 0xE2150
4820#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4821 IBX_HDMIW_HDMIEDID_A, \
4822 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4823#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4824#define IBX_AUD_CNTL_ST_B 0xE21B4
4825#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4826 IBX_AUD_CNTL_ST_A, \
4827 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4828#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4829#define IBX_ELD_ADDRESS (0x1f << 5)
4830#define IBX_ELD_ACK (1 << 4)
4831#define IBX_AUD_CNTL_ST2 0xE20C0
4832#define IBX_ELD_VALIDB (1 << 0)
4833#define IBX_CP_READYB (1 << 1)
4834
4835#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4836#define CPT_HDMIW_HDMIEDID_B 0xE5150
4837#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4838 CPT_HDMIW_HDMIEDID_A, \
4839 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4840#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4841#define CPT_AUD_CNTL_ST_B 0xE51B4
4842#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4843 CPT_AUD_CNTL_ST_A, \
4844 CPT_AUD_CNTL_ST_B)
1202b4c6 4845#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4846
ae662d31
EA
4847/* These are the 4 32-bit write offset registers for each stream
4848 * output buffer. It determines the offset from the
4849 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4850 */
4851#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4852
b6daa025 4853#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4854#define IBX_AUD_CONFIG_B 0xe2100
4855#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4856 IBX_AUD_CONFIG_A, \
4857 IBX_AUD_CONFIG_B)
b6daa025 4858#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4859#define CPT_AUD_CONFIG_B 0xe5100
4860#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4861 CPT_AUD_CONFIG_A, \
4862 CPT_AUD_CONFIG_B)
b6daa025
WF
4863#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4864#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4865#define AUD_CONFIG_UPPER_N_SHIFT 20
4866#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4867#define AUD_CONFIG_LOWER_N_SHIFT 4
4868#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4869#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4870#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4871#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4872
9a78b6cc
WX
4873/* HSW Audio */
4874#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4875#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4876#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4877 HSW_AUD_CONFIG_A, \
4878 HSW_AUD_CONFIG_B)
4879
4880#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4881#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4882#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4883 HSW_AUD_MISC_CTRL_A, \
4884 HSW_AUD_MISC_CTRL_B)
4885
4886#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4887#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4888#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4889 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4890 HSW_AUD_DIP_ELD_CTRL_ST_B)
4891
4892/* Audio Digital Converter */
4893#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4894#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4895#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4896 HSW_AUD_DIG_CNVT_1, \
4897 HSW_AUD_DIG_CNVT_2)
9b138a83 4898#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4899
4900#define HSW_AUD_EDID_DATA_A 0x65050
4901#define HSW_AUD_EDID_DATA_B 0x65150
4902#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4903 HSW_AUD_EDID_DATA_A, \
4904 HSW_AUD_EDID_DATA_B)
4905
4906#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4907#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4908#define AUDIO_INACTIVE_C (1<<11)
4909#define AUDIO_INACTIVE_B (1<<7)
4910#define AUDIO_INACTIVE_A (1<<3)
4911#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4912#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4913#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4914#define AUDIO_ELD_VALID_A (1<<0)
4915#define AUDIO_ELD_VALID_B (1<<4)
4916#define AUDIO_ELD_VALID_C (1<<8)
4917#define AUDIO_CP_READY_A (1<<1)
4918#define AUDIO_CP_READY_B (1<<5)
4919#define AUDIO_CP_READY_C (1<<9)
4920
9eb3a752 4921/* HSW Power Wells */
fa42e23c
PZ
4922#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4923#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4924#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4925#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
4926#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
4927#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 4928#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4929#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4930#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4931#define HSW_PWR_WELL_FORCE_ON (1<<19)
4932#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4933
e7e104c3 4934/* Per-pipe DDI Function Control */
ad80a810
PZ
4935#define TRANS_DDI_FUNC_CTL_A 0x60400
4936#define TRANS_DDI_FUNC_CTL_B 0x61400
4937#define TRANS_DDI_FUNC_CTL_C 0x62400
4938#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4939#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4940 TRANS_DDI_FUNC_CTL_B)
4941#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4942/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4943#define TRANS_DDI_PORT_MASK (7<<28)
4944#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4945#define TRANS_DDI_PORT_NONE (0<<28)
4946#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4947#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4948#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4949#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4950#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4951#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4952#define TRANS_DDI_BPC_MASK (7<<20)
4953#define TRANS_DDI_BPC_8 (0<<20)
4954#define TRANS_DDI_BPC_10 (1<<20)
4955#define TRANS_DDI_BPC_6 (2<<20)
4956#define TRANS_DDI_BPC_12 (3<<20)
4957#define TRANS_DDI_PVSYNC (1<<17)
4958#define TRANS_DDI_PHSYNC (1<<16)
4959#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4960#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4961#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4962#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4963#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4964#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 4965
0e87f667
ED
4966/* DisplayPort Transport Control */
4967#define DP_TP_CTL_A 0x64040
4968#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4969#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4970#define DP_TP_CTL_ENABLE (1<<31)
4971#define DP_TP_CTL_MODE_SST (0<<27)
4972#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4973#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4974#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4975#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4976#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4977#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4978#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4979#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4980#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4981#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4982
e411b2c1
ED
4983/* DisplayPort Transport Status */
4984#define DP_TP_STATUS_A 0x64044
4985#define DP_TP_STATUS_B 0x64144
5e49cea6 4986#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4987#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4988#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4989
03f896a1
ED
4990/* DDI Buffer Control */
4991#define DDI_BUF_CTL_A 0x64000
4992#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4993#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4994#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4995#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4996#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4997#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4998#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4999#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5000#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5001#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5002#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
5003#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5004#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5005#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5006#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5007#define DDI_A_4_LANES (1<<4)
17aa6be9 5008#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5009#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5010
bb879a44
ED
5011/* DDI Buffer Translations */
5012#define DDI_BUF_TRANS_A 0x64E00
5013#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5014#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5015
7501a4d8
ED
5016/* Sideband Interface (SBI) is programmed indirectly, via
5017 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5018 * which contains the payload */
5e49cea6
PZ
5019#define SBI_ADDR 0xC6000
5020#define SBI_DATA 0xC6004
7501a4d8 5021#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5022#define SBI_CTL_DEST_ICLK (0x0<<16)
5023#define SBI_CTL_DEST_MPHY (0x1<<16)
5024#define SBI_CTL_OP_IORD (0x2<<8)
5025#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5026#define SBI_CTL_OP_CRRD (0x6<<8)
5027#define SBI_CTL_OP_CRWR (0x7<<8)
5028#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5029#define SBI_RESPONSE_SUCCESS (0x0<<1)
5030#define SBI_BUSY (0x1<<0)
5031#define SBI_READY (0x0<<0)
52f025ef 5032
ccf1c867 5033/* SBI offsets */
5e49cea6 5034#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5035#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5036#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5037#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5038#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5039#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5040#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5041#define SBI_SSCCTL 0x020c
ccf1c867 5042#define SBI_SSCCTL6 0x060C
dde86e2d 5043#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5044#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5045#define SBI_SSCAUXDIV6 0x0610
5046#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5047#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5048#define SBI_GEN0 0x1f00
5049#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5050
52f025ef 5051/* LPT PIXCLK_GATE */
5e49cea6 5052#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5053#define PIXCLK_GATE_UNGATE (1<<0)
5054#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5055
e93ea06a 5056/* SPLL */
5e49cea6 5057#define SPLL_CTL 0x46020
e93ea06a 5058#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5059#define SPLL_PLL_SSC (1<<28)
5060#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
5061#define SPLL_PLL_FREQ_810MHz (0<<26)
5062#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 5063
4dffc404 5064/* WRPLL */
5e49cea6
PZ
5065#define WRPLL_CTL1 0x46040
5066#define WRPLL_CTL2 0x46060
5067#define WRPLL_PLL_ENABLE (1<<31)
5068#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5069#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5070#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5071/* WRPLL divider programming */
5e49cea6
PZ
5072#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5073#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5074#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 5075
fec9181c
ED
5076/* Port clock selection */
5077#define PORT_CLK_SEL_A 0x46100
5078#define PORT_CLK_SEL_B 0x46104
5e49cea6 5079#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5080#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5081#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5082#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5083#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5084#define PORT_CLK_SEL_WRPLL1 (4<<29)
5085#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5086#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 5087
bb523fc0
PZ
5088/* Transcoder clock selection */
5089#define TRANS_CLK_SEL_A 0x46140
5090#define TRANS_CLK_SEL_B 0x46144
5091#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5092/* For each transcoder, we need to select the corresponding port clock */
5093#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5094#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5095
c9809791
PZ
5096#define _TRANSA_MSA_MISC 0x60410
5097#define _TRANSB_MSA_MISC 0x61410
5098#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5099 _TRANSB_MSA_MISC)
5100#define TRANS_MSA_SYNC_CLK (1<<0)
5101#define TRANS_MSA_6_BPC (0<<5)
5102#define TRANS_MSA_8_BPC (1<<5)
5103#define TRANS_MSA_10_BPC (2<<5)
5104#define TRANS_MSA_12_BPC (3<<5)
5105#define TRANS_MSA_16_BPC (4<<5)
dae84799 5106
90e8d31c 5107/* LCPLL Control */
5e49cea6 5108#define LCPLL_CTL 0x130040
90e8d31c
ED
5109#define LCPLL_PLL_DISABLE (1<<31)
5110#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5111#define LCPLL_CLK_FREQ_MASK (3<<26)
5112#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 5113#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5114#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5115#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5116#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5117#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5118
5119#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5120#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5121#define D_COMP_COMP_FORCE (1<<8)
5122#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5123
69e94b7e
ED
5124/* Pipe WM_LINETIME - watermark line time */
5125#define PIPE_WM_LINETIME_A 0x45270
5126#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5127#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5128 PIPE_WM_LINETIME_B)
5129#define PIPE_WM_LINETIME_MASK (0x1ff)
5130#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5131#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5132#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5133
5134/* SFUSE_STRAP */
5e49cea6 5135#define SFUSE_STRAP 0xc2014
96d6e350
ED
5136#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5137#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5138#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5139
801bcfff
PZ
5140#define WM_MISC 0x45260
5141#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5142
1544d9d5
ED
5143#define WM_DBG 0x45280
5144#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5145#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5146#define WM_DBG_DISALLOW_SPRITE (1<<2)
5147
86d3efce
VS
5148/* pipe CSC */
5149#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5150#define _PIPE_A_CSC_COEFF_BY 0x49014
5151#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5152#define _PIPE_A_CSC_COEFF_BU 0x4901c
5153#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5154#define _PIPE_A_CSC_COEFF_BV 0x49024
5155#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5156#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5157#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5158#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5159#define _PIPE_A_CSC_PREOFF_HI 0x49030
5160#define _PIPE_A_CSC_PREOFF_ME 0x49034
5161#define _PIPE_A_CSC_PREOFF_LO 0x49038
5162#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5163#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5164#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5165
5166#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5167#define _PIPE_B_CSC_COEFF_BY 0x49114
5168#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5169#define _PIPE_B_CSC_COEFF_BU 0x4911c
5170#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5171#define _PIPE_B_CSC_COEFF_BV 0x49124
5172#define _PIPE_B_CSC_MODE 0x49128
5173#define _PIPE_B_CSC_PREOFF_HI 0x49130
5174#define _PIPE_B_CSC_PREOFF_ME 0x49134
5175#define _PIPE_B_CSC_PREOFF_LO 0x49138
5176#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5177#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5178#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5179
86d3efce
VS
5180#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5181#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5182#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5183#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5184#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5185#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5186#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5187#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5188#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5189#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5190#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5191#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5192#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5193
3230bf14
JN
5194/* VLV MIPI registers */
5195
5196#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5197#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5198#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5199#define DPI_ENABLE (1 << 31) /* A + B */
5200#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5201#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5202#define DUAL_LINK_MODE_MASK (1 << 26)
5203#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5204#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5205#define DITHERING_ENABLE (1 << 25) /* A + B */
5206#define FLOPPED_HSTX (1 << 23)
5207#define DE_INVERT (1 << 19) /* XXX */
5208#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5209#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5210#define AFE_LATCHOUT (1 << 17)
5211#define LP_OUTPUT_HOLD (1 << 16)
5212#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5213#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5214#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5215#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5216#define CSB_SHIFT 9
5217#define CSB_MASK (3 << 9)
5218#define CSB_20MHZ (0 << 9)
5219#define CSB_10MHZ (1 << 9)
5220#define CSB_40MHZ (2 << 9)
5221#define BANDGAP_MASK (1 << 8)
5222#define BANDGAP_PNW_CIRCUIT (0 << 8)
5223#define BANDGAP_LNC_CIRCUIT (1 << 8)
5224#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5225#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5226#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5227#define TEARING_EFFECT_SHIFT 2 /* A + B */
5228#define TEARING_EFFECT_MASK (3 << 2)
5229#define TEARING_EFFECT_OFF (0 << 2)
5230#define TEARING_EFFECT_DSI (1 << 2)
5231#define TEARING_EFFECT_GPIO (2 << 2)
5232#define LANE_CONFIGURATION_SHIFT 0
5233#define LANE_CONFIGURATION_MASK (3 << 0)
5234#define LANE_CONFIGURATION_4LANE (0 << 0)
5235#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5236#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5237
5238#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5239#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5240#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5241#define TEARING_EFFECT_DELAY_SHIFT 0
5242#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5243
5244/* XXX: all bits reserved */
5245#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5246
5247/* MIPI DSI Controller and D-PHY registers */
5248
5249#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5250#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5251#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5252#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5253#define ULPS_STATE_MASK (3 << 1)
5254#define ULPS_STATE_ENTER (2 << 1)
5255#define ULPS_STATE_EXIT (1 << 1)
5256#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5257#define DEVICE_READY (1 << 0)
5258
5259#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5260#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5261#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5262#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5263#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5264#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5265#define TEARING_EFFECT (1 << 31)
5266#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5267#define GEN_READ_DATA_AVAIL (1 << 29)
5268#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5269#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5270#define RX_PROT_VIOLATION (1 << 26)
5271#define RX_INVALID_TX_LENGTH (1 << 25)
5272#define ACK_WITH_NO_ERROR (1 << 24)
5273#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5274#define LP_RX_TIMEOUT (1 << 22)
5275#define HS_TX_TIMEOUT (1 << 21)
5276#define DPI_FIFO_UNDERRUN (1 << 20)
5277#define LOW_CONTENTION (1 << 19)
5278#define HIGH_CONTENTION (1 << 18)
5279#define TXDSI_VC_ID_INVALID (1 << 17)
5280#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5281#define TXCHECKSUM_ERROR (1 << 15)
5282#define TXECC_MULTIBIT_ERROR (1 << 14)
5283#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5284#define TXFALSE_CONTROL_ERROR (1 << 12)
5285#define RXDSI_VC_ID_INVALID (1 << 11)
5286#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5287#define RXCHECKSUM_ERROR (1 << 9)
5288#define RXECC_MULTIBIT_ERROR (1 << 8)
5289#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5290#define RXFALSE_CONTROL_ERROR (1 << 6)
5291#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5292#define RX_LP_TX_SYNC_ERROR (1 << 4)
5293#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5294#define RXEOT_SYNC_ERROR (1 << 2)
5295#define RXSOT_SYNC_ERROR (1 << 1)
5296#define RXSOT_ERROR (1 << 0)
5297
5298#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5299#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5300#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5301#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5302#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5303#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5304#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5305#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5306#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5307#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5308#define VID_MODE_FORMAT_MASK (0xf << 7)
5309#define VID_MODE_NOT_SUPPORTED (0 << 7)
5310#define VID_MODE_FORMAT_RGB565 (1 << 7)
5311#define VID_MODE_FORMAT_RGB666 (2 << 7)
5312#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5313#define VID_MODE_FORMAT_RGB888 (4 << 7)
5314#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5315#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5316#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5317#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5318#define DATA_LANES_PRG_REG_SHIFT 0
5319#define DATA_LANES_PRG_REG_MASK (7 << 0)
5320
5321#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5322#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5323#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5324#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5325
5326#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5327#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5328#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5329#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5330
5331#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5332#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5333#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5334#define TURN_AROUND_TIMEOUT_MASK 0x3f
5335
5336#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5337#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5338#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5339#define DEVICE_RESET_TIMER_MASK 0xffff
5340
5341#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5342#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5343#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5344#define VERTICAL_ADDRESS_SHIFT 16
5345#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5346#define HORIZONTAL_ADDRESS_SHIFT 0
5347#define HORIZONTAL_ADDRESS_MASK 0xffff
5348
5349#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5350#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5351#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5352#define DBI_FIFO_EMPTY_HALF (0 << 0)
5353#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5354#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5355
5356/* regs below are bits 15:0 */
5357#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5358#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5359#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5360
5361#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5362#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5363#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5364
5365#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5366#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5367#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5368
5369#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5370#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5371#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5372
5373#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5374#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5375#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5376
5377#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5378#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5379#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5380
5381#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5382#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5383#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5384
5385#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5386#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5387#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5388/* regs above are bits 15:0 */
5389
5390#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5391#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5392#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5393#define DPI_LP_MODE (1 << 6)
5394#define BACKLIGHT_OFF (1 << 5)
5395#define BACKLIGHT_ON (1 << 4)
5396#define COLOR_MODE_OFF (1 << 3)
5397#define COLOR_MODE_ON (1 << 2)
5398#define TURN_ON (1 << 1)
5399#define SHUTDOWN (1 << 0)
5400
5401#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5402#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5403#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5404#define COMMAND_BYTE_SHIFT 0
5405#define COMMAND_BYTE_MASK (0x3f << 0)
5406
5407#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5408#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5409#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5410#define MASTER_INIT_TIMER_SHIFT 0
5411#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5412
5413#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5414#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5415#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5416#define MAX_RETURN_PKT_SIZE_SHIFT 0
5417#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5418
5419#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5420#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5421#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5422#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5423#define DISABLE_VIDEO_BTA (1 << 3)
5424#define IP_TG_CONFIG (1 << 2)
5425#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5426#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5427#define VIDEO_MODE_BURST (3 << 0)
5428
5429#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5430#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5431#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5432#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5433#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5434#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5435#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5436#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5437#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5438#define CLOCKSTOP (1 << 1)
5439#define EOT_DISABLE (1 << 0)
5440
5441#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5442#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5443#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5444#define LP_BYTECLK_SHIFT 0
5445#define LP_BYTECLK_MASK (0xffff << 0)
5446
5447/* bits 31:0 */
5448#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5449#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5450#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5451
5452/* bits 31:0 */
5453#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5454#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5455#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5456
5457#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5458#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5459#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5460#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5461#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5462#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5463#define LONG_PACKET_WORD_COUNT_SHIFT 8
5464#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5465#define SHORT_PACKET_PARAM_SHIFT 8
5466#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5467#define VIRTUAL_CHANNEL_SHIFT 6
5468#define VIRTUAL_CHANNEL_MASK (3 << 6)
5469#define DATA_TYPE_SHIFT 0
5470#define DATA_TYPE_MASK (3f << 0)
5471/* data type values, see include/video/mipi_display.h */
5472
5473#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5474#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5475#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5476#define DPI_FIFO_EMPTY (1 << 28)
5477#define DBI_FIFO_EMPTY (1 << 27)
5478#define LP_CTRL_FIFO_EMPTY (1 << 26)
5479#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5480#define LP_CTRL_FIFO_FULL (1 << 24)
5481#define HS_CTRL_FIFO_EMPTY (1 << 18)
5482#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5483#define HS_CTRL_FIFO_FULL (1 << 16)
5484#define LP_DATA_FIFO_EMPTY (1 << 10)
5485#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5486#define LP_DATA_FIFO_FULL (1 << 8)
5487#define HS_DATA_FIFO_EMPTY (1 << 2)
5488#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5489#define HS_DATA_FIFO_FULL (1 << 0)
5490
5491#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5492#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5493#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5494#define DBI_HS_LP_MODE_MASK (1 << 0)
5495#define DBI_LP_MODE (1 << 0)
5496#define DBI_HS_MODE (0 << 0)
5497
5498#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5499#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5500#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5501#define EXIT_ZERO_COUNT_SHIFT 24
5502#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5503#define TRAIL_COUNT_SHIFT 16
5504#define TRAIL_COUNT_MASK (0x1f << 16)
5505#define CLK_ZERO_COUNT_SHIFT 8
5506#define CLK_ZERO_COUNT_MASK (0xff << 8)
5507#define PREPARE_COUNT_SHIFT 0
5508#define PREPARE_COUNT_MASK (0x3f << 0)
5509
5510/* bits 31:0 */
5511#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5512#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5513#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5514
5515#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5516#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5517#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5518#define LP_HS_SSW_CNT_SHIFT 16
5519#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5520#define HS_LP_PWR_SW_CNT_SHIFT 0
5521#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5522
5523#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5524#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5525#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5526#define STOP_STATE_STALL_COUNTER_SHIFT 0
5527#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5528
5529#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5530#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5531#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5532#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5533#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5534#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5535#define RX_CONTENTION_DETECTED (1 << 0)
5536
5537/* XXX: only pipe A ?!? */
5538#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5539#define DBI_TYPEC_ENABLE (1 << 31)
5540#define DBI_TYPEC_WIP (1 << 30)
5541#define DBI_TYPEC_OPTION_SHIFT 28
5542#define DBI_TYPEC_OPTION_MASK (3 << 28)
5543#define DBI_TYPEC_FREQ_SHIFT 24
5544#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5545#define DBI_TYPEC_OVERRIDE (1 << 8)
5546#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5547#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5548
5549
5550/* MIPI adapter registers */
5551
5552#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5553#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5554#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5555#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5556#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5557#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5558#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5559#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5560#define READ_REQUEST_PRIORITY_SHIFT 3
5561#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5562#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5563#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5564#define RGB_FLIP_TO_BGR (1 << 2)
5565
5566#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5567#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5568#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5569#define DATA_MEM_ADDRESS_SHIFT 5
5570#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5571#define DATA_VALID (1 << 0)
5572
5573#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5574#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5575#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5576#define DATA_LENGTH_SHIFT 0
5577#define DATA_LENGTH_MASK (0xfffff << 0)
5578
5579#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5580#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5581#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5582#define COMMAND_MEM_ADDRESS_SHIFT 5
5583#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5584#define AUTO_PWG_ENABLE (1 << 2)
5585#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5586#define COMMAND_VALID (1 << 0)
5587
5588#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5589#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5590#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5591#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5592#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5593
5594#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5595#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5596#define MIPI_READ_DATA_RETURN(pipe, n) \
5597 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5598
5599#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5600#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5601#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5602#define READ_DATA_VALID(n) (1 << (n))
5603
585fb111 5604#endif /* _I915_REG_H_ */