]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Wake-up wait_request() from elapsed hang-check (v2)
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
28d52043 33#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
34#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
241fa85b 39#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
40#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
49#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111 55
14bc490b
ZW
56#define SNB_GMCH_CTRL 0x50
57#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
58#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
59#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
60#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
61#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
62#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
63#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
64#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
65#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
66#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
67#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
68#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
69#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
70#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
71#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
72#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
73#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
74
585fb111
JB
75/* PCI config space */
76
77#define HPLLCC 0xc0 /* 855 only */
652c393a 78#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
79#define GC_CLOCK_133_200 (0 << 0)
80#define GC_CLOCK_100_200 (1 << 0)
81#define GC_CLOCK_100_133 (2 << 0)
82#define GC_CLOCK_166_250 (3 << 0)
f97108d1 83#define GCFGC2 0xda
585fb111
JB
84#define GCFGC 0xf0 /* 915+ only */
85#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
86#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
87#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
88#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
89#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
90#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
91#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
92#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
93#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
94#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
95#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
96#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
97#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
98#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
99#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
100#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
101#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
102#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
103#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
104#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
105#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
106#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
107#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 108#define LBB 0xf4
11ed50ec
BG
109#define GDRST 0xc0
110#define GDRST_FULL (0<<2)
111#define GDRST_RENDER (1<<2)
112#define GDRST_MEDIA (3<<2)
585fb111
JB
113
114/* VGA stuff */
115
116#define VGA_ST01_MDA 0x3ba
117#define VGA_ST01_CGA 0x3da
118
119#define VGA_MSR_WRITE 0x3c2
120#define VGA_MSR_READ 0x3cc
121#define VGA_MSR_MEM_EN (1<<1)
122#define VGA_MSR_CGA_MODE (1<<0)
123
124#define VGA_SR_INDEX 0x3c4
125#define VGA_SR_DATA 0x3c5
126
127#define VGA_AR_INDEX 0x3c0
128#define VGA_AR_VID_EN (1<<5)
129#define VGA_AR_DATA_WRITE 0x3c0
130#define VGA_AR_DATA_READ 0x3c1
131
132#define VGA_GR_INDEX 0x3ce
133#define VGA_GR_DATA 0x3cf
134/* GR05 */
135#define VGA_GR_MEM_READ_MODE_SHIFT 3
136#define VGA_GR_MEM_READ_MODE_PLANE 1
137/* GR06 */
138#define VGA_GR_MEM_MODE_MASK 0xc
139#define VGA_GR_MEM_MODE_SHIFT 2
140#define VGA_GR_MEM_A0000_AFFFF 0
141#define VGA_GR_MEM_A0000_BFFFF 1
142#define VGA_GR_MEM_B0000_B7FFF 2
143#define VGA_GR_MEM_B0000_BFFFF 3
144
145#define VGA_DACMASK 0x3c6
146#define VGA_DACRX 0x3c7
147#define VGA_DACWX 0x3c8
148#define VGA_DACDATA 0x3c9
149
150#define VGA_CR_INDEX_MDA 0x3b4
151#define VGA_CR_DATA_MDA 0x3b5
152#define VGA_CR_INDEX_CGA 0x3d4
153#define VGA_CR_DATA_CGA 0x3d5
154
155/*
156 * Memory interface instructions used by the kernel
157 */
158#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
159
160#define MI_NOOP MI_INSTR(0, 0)
161#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
162#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 163#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
164#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
165#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
166#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
167#define MI_FLUSH MI_INSTR(0x04, 0)
168#define MI_READ_FLUSH (1 << 0)
169#define MI_EXE_FLUSH (1 << 1)
170#define MI_NO_WRITE_FLUSH (1 << 2)
171#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
172#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
173#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
174#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
175#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
176#define MI_OVERLAY_CONTINUE (0x0<<21)
177#define MI_OVERLAY_ON (0x1<<21)
178#define MI_OVERLAY_OFF (0x2<<21)
585fb111 179#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 180#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 181#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 182#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
585fb111
JB
183#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
184#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
185#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
186#define MI_STORE_DWORD_INDEX_SHIFT 2
187#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
192
193/*
194 * 3D instructions used by the kernel
195 */
196#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
197
198#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
199#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
200#define SC_UPDATE_SCISSOR (0x1<<1)
201#define SC_ENABLE_MASK (0x1<<0)
202#define SC_ENABLE (0x1<<0)
203#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
204#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
205#define SCI_YMIN_MASK (0xffff<<16)
206#define SCI_XMIN_MASK (0xffff<<0)
207#define SCI_YMAX_MASK (0xffff<<16)
208#define SCI_XMAX_MASK (0xffff<<0)
209#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
210#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
211#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
212#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
213#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
214#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
215#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
216#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
217#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
218#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
219#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
220#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
221#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
222#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
223#define BLT_DEPTH_8 (0<<24)
224#define BLT_DEPTH_16_565 (1<<24)
225#define BLT_DEPTH_16_1555 (2<<24)
226#define BLT_DEPTH_32 (3<<24)
227#define BLT_ROP_GXCOPY (0xcc<<16)
228#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
229#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
230#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
231#define ASYNC_FLIP (1<<22)
232#define DISPLAY_PLANE_A (0<<20)
233#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
234#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
235#define PIPE_CONTROL_QW_WRITE (1<<14)
236#define PIPE_CONTROL_DEPTH_STALL (1<<13)
237#define PIPE_CONTROL_WC_FLUSH (1<<12)
238#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
239#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
240#define PIPE_CONTROL_ISP_DIS (1<<9)
241#define PIPE_CONTROL_NOTIFY (1<<8)
242#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
243#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111
JB
244
245/*
de151cf6 246 * Fence registers
585fb111 247 */
de151cf6 248#define FENCE_REG_830_0 0x2000
dc529a4f 249#define FENCE_REG_945_8 0x3000
de151cf6
JB
250#define I830_FENCE_START_MASK 0x07f80000
251#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 252#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
253#define I830_FENCE_PITCH_SHIFT 4
254#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 255#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 256#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 257#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
258
259#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 260#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 261
de151cf6
JB
262#define FENCE_REG_965_0 0x03000
263#define I965_FENCE_PITCH_SHIFT 2
264#define I965_FENCE_TILING_Y_SHIFT 1
265#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 266#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 267
4e901fdc
EA
268#define FENCE_REG_SANDYBRIDGE_0 0x100000
269#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
270
de151cf6
JB
271/*
272 * Instruction and interrupt control regs
273 */
63eeaf38 274#define PGTBL_ER 0x02024
585fb111
JB
275#define PRB0_TAIL 0x02030
276#define PRB0_HEAD 0x02034
277#define PRB0_START 0x02038
278#define PRB0_CTL 0x0203c
279#define TAIL_ADDR 0x001FFFF8
280#define HEAD_WRAP_COUNT 0xFFE00000
281#define HEAD_WRAP_ONE 0x00200000
282#define HEAD_ADDR 0x001FFFFC
283#define RING_NR_PAGES 0x001FF000
284#define RING_REPORT_MASK 0x00000006
285#define RING_REPORT_64K 0x00000002
286#define RING_REPORT_128K 0x00000004
287#define RING_NO_REPORT 0x00000000
288#define RING_VALID_MASK 0x00000001
289#define RING_VALID 0x00000001
290#define RING_INVALID 0x00000000
291#define PRB1_TAIL 0x02040 /* 915+ only */
292#define PRB1_HEAD 0x02044 /* 915+ only */
293#define PRB1_START 0x02048 /* 915+ only */
294#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
295#define IPEIR_I965 0x02064
296#define IPEHR_I965 0x02068
297#define INSTDONE_I965 0x0206c
298#define INSTPS 0x02070 /* 965+ only */
299#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
300#define ACTHD_I965 0x02074
301#define HWS_PGA 0x02080
f6e450a6 302#define HWS_PGA_GEN6 0x04080
585fb111
JB
303#define HWS_ADDRESS_MASK 0xfffff000
304#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
305#define PWRCTXA 0x2088 /* 965GM+ only */
306#define PWRCTX_EN (1<<0)
585fb111 307#define IPEIR 0x02088
63eeaf38
JB
308#define IPEHR 0x0208c
309#define INSTDONE 0x02090
585fb111
JB
310#define NOPID 0x02094
311#define HWSTAM 0x02098
71cf39b1
EA
312
313#define MI_MODE 0x0209c
314# define VS_TIMER_DISPATCH (1 << 6)
315
585fb111
JB
316#define SCPD0 0x0209c /* 915+ only */
317#define IER 0x020a0
318#define IIR 0x020a4
319#define IMR 0x020a8
320#define ISR 0x020ac
321#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
322#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
323#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 324#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
325#define I915_HWB_OOM_INTERRUPT (1<<13)
326#define I915_SYNC_STATUS_INTERRUPT (1<<12)
327#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
328#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
329#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
330#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
331#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
332#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
333#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
334#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
335#define I915_DEBUG_INTERRUPT (1<<2)
336#define I915_USER_INTERRUPT (1<<1)
337#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 338#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
339#define EIR 0x020b0
340#define EMR 0x020b4
341#define ESR 0x020b8
63eeaf38
JB
342#define GM45_ERROR_PAGE_TABLE (1<<5)
343#define GM45_ERROR_MEM_PRIV (1<<4)
344#define I915_ERROR_PAGE_TABLE (1<<4)
345#define GM45_ERROR_CP_PRIV (1<<3)
346#define I915_ERROR_MEMORY_REFRESH (1<<1)
347#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 348#define INSTPM 0x020c0
ee980b80 349#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
350#define ACTHD 0x020c8
351#define FW_BLC 0x020d8
7662c8bd 352#define FW_BLC2 0x020dc
585fb111 353#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
354#define FW_BLC_SELF_EN_MASK (1<<31)
355#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
356#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
357#define MM_BURST_LENGTH 0x00700000
358#define MM_FIFO_WATERMARK 0x0001F000
359#define LM_BURST_LENGTH 0x00000700
360#define LM_FIFO_WATERMARK 0x0000001F
585fb111 361#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
362#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
363
364/* Make render/texture TLB fetches lower priorty than associated data
365 * fetches. This is not turned on by default
366 */
367#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
368
369/* Isoch request wait on GTT enable (Display A/B/C streams).
370 * Make isoch requests stall on the TLB update. May cause
371 * display underruns (test mode only)
372 */
373#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
374
375/* Block grant count for isoch requests when block count is
376 * set to a finite value.
377 */
378#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
379#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
380#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
381#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
382#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
383
384/* Enable render writes to complete in C2/C3/C4 power states.
385 * If this isn't enabled, render writes are prevented in low
386 * power states. That seems bad to me.
387 */
388#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
389
390/* This acknowledges an async flip immediately instead
391 * of waiting for 2TLB fetches.
392 */
393#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
394
395/* Enables non-sequential data reads through arbiter
396 */
397#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
398
399/* Disable FSB snooping of cacheable write cycles from binner/render
400 * command stream
401 */
402#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
403
404/* Arbiter time slice for non-isoch streams */
405#define MI_ARB_TIME_SLICE_MASK (7 << 5)
406#define MI_ARB_TIME_SLICE_1 (0 << 5)
407#define MI_ARB_TIME_SLICE_2 (1 << 5)
408#define MI_ARB_TIME_SLICE_4 (2 << 5)
409#define MI_ARB_TIME_SLICE_6 (3 << 5)
410#define MI_ARB_TIME_SLICE_8 (4 << 5)
411#define MI_ARB_TIME_SLICE_10 (5 << 5)
412#define MI_ARB_TIME_SLICE_14 (6 << 5)
413#define MI_ARB_TIME_SLICE_16 (7 << 5)
414
415/* Low priority grace period page size */
416#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
417#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
418
419/* Disable display A/B trickle feed */
420#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
421
422/* Set display plane priority */
423#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
424#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
425
585fb111
JB
426#define CACHE_MODE_0 0x02120 /* 915+ only */
427#define CM0_MASK_SHIFT 16
428#define CM0_IZ_OPT_DISABLE (1<<6)
429#define CM0_ZR_OPT_DISABLE (1<<5)
430#define CM0_DEPTH_EVICT_DISABLE (1<<4)
431#define CM0_COLOR_EVICT_DISABLE (1<<3)
432#define CM0_DEPTH_WRITE_DISABLE (1<<1)
433#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 434#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 435#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
436#define ECOSKPD 0x021d0
437#define ECO_GATING_CX_ONLY (1<<3)
438#define ECO_FLIP_DONE (1<<0)
585fb111 439
a1786bd2
ZW
440/* GEN6 interrupt control */
441#define GEN6_RENDER_HWSTAM 0x2098
442#define GEN6_RENDER_IMR 0x20a8
443#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
444#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 445#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
446#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
447#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
448#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
449#define GEN6_RENDER_SYNC_STATUS (1 << 2)
450#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
451#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
452
453#define GEN6_BLITTER_HWSTAM 0x22098
454#define GEN6_BLITTER_IMR 0x220a8
455#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
456#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
457#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
458#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
d1b851fc
ZN
459/*
460 * BSD (bit stream decoder instruction and interrupt control register defines
461 * (G4X and Ironlake only)
462 */
463
464#define BSD_RING_TAIL 0x04030
465#define BSD_RING_HEAD 0x04034
466#define BSD_RING_START 0x04038
467#define BSD_RING_CTL 0x0403c
468#define BSD_RING_ACTHD 0x04074
469#define BSD_HWS_PGA 0x04080
de151cf6 470
585fb111
JB
471/*
472 * Framebuffer compression (915+ only)
473 */
474
475#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
476#define FBC_LL_BASE 0x03204 /* 4k page aligned */
477#define FBC_CONTROL 0x03208
478#define FBC_CTL_EN (1<<31)
479#define FBC_CTL_PERIODIC (1<<30)
480#define FBC_CTL_INTERVAL_SHIFT (16)
481#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 482#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
483#define FBC_CTL_STRIDE_SHIFT (5)
484#define FBC_CTL_FENCENO (1<<0)
485#define FBC_COMMAND 0x0320c
486#define FBC_CMD_COMPRESS (1<<0)
487#define FBC_STATUS 0x03210
488#define FBC_STAT_COMPRESSING (1<<31)
489#define FBC_STAT_COMPRESSED (1<<30)
490#define FBC_STAT_MODIFIED (1<<29)
491#define FBC_STAT_CURRENT_LINE (1<<0)
492#define FBC_CONTROL2 0x03214
493#define FBC_CTL_FENCE_DBL (0<<4)
494#define FBC_CTL_IDLE_IMM (0<<2)
495#define FBC_CTL_IDLE_FULL (1<<2)
496#define FBC_CTL_IDLE_LINE (2<<2)
497#define FBC_CTL_IDLE_DEBUG (3<<2)
498#define FBC_CTL_CPU_FENCE (1<<1)
499#define FBC_CTL_PLANEA (0<<0)
500#define FBC_CTL_PLANEB (1<<0)
501#define FBC_FENCE_OFF 0x0321b
80824003 502#define FBC_TAG 0x03300
585fb111
JB
503
504#define FBC_LL_SIZE (1536)
505
74dff282
JB
506/* Framebuffer compression for GM45+ */
507#define DPFC_CB_BASE 0x3200
508#define DPFC_CONTROL 0x3208
509#define DPFC_CTL_EN (1<<31)
510#define DPFC_CTL_PLANEA (0<<30)
511#define DPFC_CTL_PLANEB (1<<30)
512#define DPFC_CTL_FENCE_EN (1<<29)
513#define DPFC_SR_EN (1<<10)
514#define DPFC_CTL_LIMIT_1X (0<<6)
515#define DPFC_CTL_LIMIT_2X (1<<6)
516#define DPFC_CTL_LIMIT_4X (2<<6)
517#define DPFC_RECOMP_CTL 0x320c
518#define DPFC_RECOMP_STALL_EN (1<<27)
519#define DPFC_RECOMP_STALL_WM_SHIFT (16)
520#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
521#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
522#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
523#define DPFC_STATUS 0x3210
524#define DPFC_INVAL_SEG_SHIFT (16)
525#define DPFC_INVAL_SEG_MASK (0x07ff0000)
526#define DPFC_COMP_SEG_SHIFT (0)
527#define DPFC_COMP_SEG_MASK (0x000003ff)
528#define DPFC_STATUS2 0x3214
529#define DPFC_FENCE_YOFF 0x3218
530#define DPFC_CHICKEN 0x3224
531#define DPFC_HT_MODIFY (1<<31)
532
b52eb4dc
ZY
533/* Framebuffer compression for Ironlake */
534#define ILK_DPFC_CB_BASE 0x43200
535#define ILK_DPFC_CONTROL 0x43208
536/* The bit 28-8 is reserved */
537#define DPFC_RESERVED (0x1FFFFF00)
538#define ILK_DPFC_RECOMP_CTL 0x4320c
539#define ILK_DPFC_STATUS 0x43210
540#define ILK_DPFC_FENCE_YOFF 0x43218
541#define ILK_DPFC_CHICKEN 0x43224
542#define ILK_FBC_RT_BASE 0x2128
543#define ILK_FBC_RT_VALID (1<<0)
544
545#define ILK_DISPLAY_CHICKEN1 0x42000
546#define ILK_FBCQ_DIS (1<<22)
547
585fb111
JB
548/*
549 * GPIO regs
550 */
551#define GPIOA 0x5010
552#define GPIOB 0x5014
553#define GPIOC 0x5018
554#define GPIOD 0x501c
555#define GPIOE 0x5020
556#define GPIOF 0x5024
557#define GPIOG 0x5028
558#define GPIOH 0x502c
559# define GPIO_CLOCK_DIR_MASK (1 << 0)
560# define GPIO_CLOCK_DIR_IN (0 << 1)
561# define GPIO_CLOCK_DIR_OUT (1 << 1)
562# define GPIO_CLOCK_VAL_MASK (1 << 2)
563# define GPIO_CLOCK_VAL_OUT (1 << 3)
564# define GPIO_CLOCK_VAL_IN (1 << 4)
565# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
566# define GPIO_DATA_DIR_MASK (1 << 8)
567# define GPIO_DATA_DIR_IN (0 << 9)
568# define GPIO_DATA_DIR_OUT (1 << 9)
569# define GPIO_DATA_VAL_MASK (1 << 10)
570# define GPIO_DATA_VAL_OUT (1 << 11)
571# define GPIO_DATA_VAL_IN (1 << 12)
572# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
573
f0217c42
EA
574#define GMBUS0 0x5100
575#define GMBUS1 0x5104
576#define GMBUS2 0x5108
577#define GMBUS3 0x510c
578#define GMBUS4 0x5110
579#define GMBUS5 0x5120
580
585fb111
JB
581/*
582 * Clock control & power management
583 */
584
585#define VGA0 0x6000
586#define VGA1 0x6004
587#define VGA_PD 0x6010
588#define VGA0_PD_P2_DIV_4 (1 << 7)
589#define VGA0_PD_P1_DIV_2 (1 << 5)
590#define VGA0_PD_P1_SHIFT 0
591#define VGA0_PD_P1_MASK (0x1f << 0)
592#define VGA1_PD_P2_DIV_4 (1 << 15)
593#define VGA1_PD_P1_DIV_2 (1 << 13)
594#define VGA1_PD_P1_SHIFT 8
595#define VGA1_PD_P1_MASK (0x1f << 8)
596#define DPLL_A 0x06014
597#define DPLL_B 0x06018
598#define DPLL_VCO_ENABLE (1 << 31)
599#define DPLL_DVO_HIGH_SPEED (1 << 30)
600#define DPLL_SYNCLOCK_ENABLE (1 << 29)
601#define DPLL_VGA_MODE_DIS (1 << 28)
602#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
603#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
604#define DPLL_MODE_MASK (3 << 26)
605#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
606#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
607#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
608#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
609#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
610#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 611#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 612
585fb111
JB
613#define SRX_INDEX 0x3c4
614#define SRX_DATA 0x3c5
615#define SR01 1
616#define SR01_SCREEN_OFF (1<<5)
617
618#define PPCR 0x61204
619#define PPCR_ON (1<<0)
620
621#define DVOB 0x61140
622#define DVOB_ON (1<<31)
623#define DVOC 0x61160
624#define DVOC_ON (1<<31)
625#define LVDS 0x61180
626#define LVDS_ON (1<<31)
627
628#define ADPA 0x61100
629#define ADPA_DPMS_MASK (~(3<<10))
630#define ADPA_DPMS_ON (0<<10)
631#define ADPA_DPMS_SUSPEND (1<<10)
632#define ADPA_DPMS_STANDBY (2<<10)
633#define ADPA_DPMS_OFF (3<<10)
634
635#define RING_TAIL 0x00
636#define TAIL_ADDR 0x001FFFF8
637#define RING_HEAD 0x04
638#define HEAD_WRAP_COUNT 0xFFE00000
639#define HEAD_WRAP_ONE 0x00200000
640#define HEAD_ADDR 0x001FFFFC
641#define RING_START 0x08
642#define START_ADDR 0xFFFFF000
643#define RING_LEN 0x0C
644#define RING_NR_PAGES 0x001FF000
645#define RING_REPORT_MASK 0x00000006
646#define RING_REPORT_64K 0x00000002
647#define RING_REPORT_128K 0x00000004
648#define RING_NO_REPORT 0x00000000
649#define RING_VALID_MASK 0x00000001
650#define RING_VALID 0x00000001
651#define RING_INVALID 0x00000000
652
653/* Scratch pad debug 0 reg:
654 */
655#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
656/*
657 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
658 * this field (only one bit may be set).
659 */
660#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
661#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 662#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
663/* i830, required in DVO non-gang */
664#define PLL_P2_DIVIDE_BY_4 (1 << 23)
665#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
666#define PLL_REF_INPUT_DREFCLK (0 << 13)
667#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
668#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
669#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
670#define PLL_REF_INPUT_MASK (3 << 13)
671#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 672/* Ironlake */
b9055052
ZW
673# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
674# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
675# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
676# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
677# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
678
585fb111
JB
679/*
680 * Parallel to Serial Load Pulse phase selection.
681 * Selects the phase for the 10X DPLL clock for the PCIe
682 * digital display port. The range is 4 to 13; 10 or more
683 * is just a flip delay. The default is 6
684 */
685#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
686#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
687/*
688 * SDVO multiplier for 945G/GM. Not used on 965.
689 */
690#define SDVO_MULTIPLIER_MASK 0x000000ff
691#define SDVO_MULTIPLIER_SHIFT_HIRES 4
692#define SDVO_MULTIPLIER_SHIFT_VGA 0
693#define DPLL_A_MD 0x0601c /* 965+ only */
694/*
695 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
696 *
697 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
698 */
699#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
700#define DPLL_MD_UDI_DIVIDER_SHIFT 24
701/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
702#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
703#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
704/*
705 * SDVO/UDI pixel multiplier.
706 *
707 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
708 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
709 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
710 * dummy bytes in the datastream at an increased clock rate, with both sides of
711 * the link knowing how many bytes are fill.
712 *
713 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
714 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
715 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
716 * through an SDVO command.
717 *
718 * This register field has values of multiplication factor minus 1, with
719 * a maximum multiplier of 5 for SDVO.
720 */
721#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
722#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
723/*
724 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
725 * This best be set to the default value (3) or the CRT won't work. No,
726 * I don't entirely understand what this does...
727 */
728#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
729#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
730#define DPLL_B_MD 0x06020 /* 965+ only */
731#define FPA0 0x06040
732#define FPA1 0x06044
733#define FPB0 0x06048
734#define FPB1 0x0604c
735#define FP_N_DIV_MASK 0x003f0000
f2b115e6 736#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
737#define FP_N_DIV_SHIFT 16
738#define FP_M1_DIV_MASK 0x00003f00
739#define FP_M1_DIV_SHIFT 8
740#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 741#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
742#define FP_M2_DIV_SHIFT 0
743#define DPLL_TEST 0x606c
744#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
745#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
746#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
747#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
748#define DPLLB_TEST_N_BYPASS (1 << 19)
749#define DPLLB_TEST_M_BYPASS (1 << 18)
750#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
751#define DPLLA_TEST_N_BYPASS (1 << 3)
752#define DPLLA_TEST_M_BYPASS (1 << 2)
753#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
754#define D_STATE 0x6104
652c393a
JB
755#define DSTATE_PLL_D3_OFF (1<<3)
756#define DSTATE_GFX_CLOCK_GATING (1<<1)
757#define DSTATE_DOT_CLOCK_GATING (1<<0)
758#define DSPCLK_GATE_D 0x6200
759# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
760# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
761# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
762# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
763# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
764# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
765# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
766# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
767# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
768# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
769# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
770# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
771# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
772# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
773# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
774# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
775# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
776# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
777# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
778# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
779# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
780# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
781# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
782# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
783# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
784# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
785# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
786# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
787/**
788 * This bit must be set on the 830 to prevent hangs when turning off the
789 * overlay scaler.
790 */
791# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
792# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
793# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
794# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
795# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
796
797#define RENCLK_GATE_D1 0x6204
798# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
799# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
800# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
801# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
802# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
803# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
804# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
805# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
806# define MAG_CLOCK_GATE_DISABLE (1 << 5)
807/** This bit must be unset on 855,865 */
808# define MECI_CLOCK_GATE_DISABLE (1 << 4)
809# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
810# define MEC_CLOCK_GATE_DISABLE (1 << 2)
811# define MECO_CLOCK_GATE_DISABLE (1 << 1)
812/** This bit must be set on 855,865. */
813# define SV_CLOCK_GATE_DISABLE (1 << 0)
814# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
815# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
816# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
817# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
818# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
819# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
820# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
821# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
822# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
823# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
824# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
825# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
826# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
827# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
828# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
829# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
830# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
831
832# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
833/** This bit must always be set on 965G/965GM */
834# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
835# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
836# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
837# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
838# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
839# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
840/** This bit must always be set on 965G */
841# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
842# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
843# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
844# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
845# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
846# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
847# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
848# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
849# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
850# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
851# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
852# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
853# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
854# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
855# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
856# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
857# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
858# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
859# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
860
861#define RENCLK_GATE_D2 0x6208
862#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
863#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
864#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
865#define RAMCLK_GATE_D 0x6210 /* CRL only */
866#define DEUC 0x6214 /* CRL only */
585fb111
JB
867
868/*
869 * Palette regs
870 */
871
872#define PALETTE_A 0x0a000
873#define PALETTE_B 0x0a800
874
673a394b
EA
875/* MCH MMIO space */
876
877/*
878 * MCHBAR mirror.
879 *
880 * This mirrors the MCHBAR MMIO space whose location is determined by
881 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
882 * every way. It is not accessible from the CP register read instructions.
883 *
884 */
885#define MCHBAR_MIRROR_BASE 0x10000
886
887/** 915-945 and GM965 MCH register controlling DRAM channel access */
888#define DCC 0x10200
889#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
890#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
891#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
892#define DCC_ADDRESSING_MODE_MASK (3 << 0)
893#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 894#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 895
95534263
LP
896/** Pineview MCH register contains DDR3 setting */
897#define CSHRDDR3CTL 0x101a8
898#define CSHRDDR3CTL_DDR3 (1 << 2)
899
673a394b
EA
900/** 965 MCH register controlling DRAM channel configuration */
901#define C0DRB3 0x10206
902#define C1DRB3 0x10606
903
b11248df
KP
904/* Clocking configuration register */
905#define CLKCFG 0x10c00
7662c8bd 906#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
907#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
908#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
909#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
910#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
911#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 912/* Note, below two are guess */
b11248df 913#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 914#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 915#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
916#define CLKCFG_MEM_533 (1 << 4)
917#define CLKCFG_MEM_667 (2 << 4)
918#define CLKCFG_MEM_800 (3 << 4)
919#define CLKCFG_MEM_MASK (7 << 4)
920
7648fa99
JB
921#define TR1 0x11006
922#define TSFS 0x11020
923#define TSFS_SLOPE_MASK 0x0000ff00
924#define TSFS_SLOPE_SHIFT 8
925#define TSFS_INTR_MASK 0x000000ff
926
f97108d1
JB
927#define CRSTANDVID 0x11100
928#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
929#define PXVFREQ_PX_MASK 0x7f000000
930#define PXVFREQ_PX_SHIFT 24
931#define VIDFREQ_BASE 0x11110
932#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
933#define VIDFREQ2 0x11114
934#define VIDFREQ3 0x11118
935#define VIDFREQ4 0x1111c
936#define VIDFREQ_P0_MASK 0x1f000000
937#define VIDFREQ_P0_SHIFT 24
938#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
939#define VIDFREQ_P0_CSCLK_SHIFT 20
940#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
941#define VIDFREQ_P0_CRCLK_SHIFT 16
942#define VIDFREQ_P1_MASK 0x00001f00
943#define VIDFREQ_P1_SHIFT 8
944#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
945#define VIDFREQ_P1_CSCLK_SHIFT 4
946#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
947#define INTTOEXT_BASE_ILK 0x11300
948#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
949#define INTTOEXT_MAP3_SHIFT 24
950#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
951#define INTTOEXT_MAP2_SHIFT 16
952#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
953#define INTTOEXT_MAP1_SHIFT 8
954#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
955#define INTTOEXT_MAP0_SHIFT 0
956#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
957#define MEMSWCTL 0x11170 /* Ironlake only */
958#define MEMCTL_CMD_MASK 0xe000
959#define MEMCTL_CMD_SHIFT 13
960#define MEMCTL_CMD_RCLK_OFF 0
961#define MEMCTL_CMD_RCLK_ON 1
962#define MEMCTL_CMD_CHFREQ 2
963#define MEMCTL_CMD_CHVID 3
964#define MEMCTL_CMD_VMMOFF 4
965#define MEMCTL_CMD_VMMON 5
966#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
967 when command complete */
968#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
969#define MEMCTL_FREQ_SHIFT 8
970#define MEMCTL_SFCAVM (1<<7)
971#define MEMCTL_TGT_VID_MASK 0x007f
972#define MEMIHYST 0x1117c
973#define MEMINTREN 0x11180 /* 16 bits */
974#define MEMINT_RSEXIT_EN (1<<8)
975#define MEMINT_CX_SUPR_EN (1<<7)
976#define MEMINT_CONT_BUSY_EN (1<<6)
977#define MEMINT_AVG_BUSY_EN (1<<5)
978#define MEMINT_EVAL_CHG_EN (1<<4)
979#define MEMINT_MON_IDLE_EN (1<<3)
980#define MEMINT_UP_EVAL_EN (1<<2)
981#define MEMINT_DOWN_EVAL_EN (1<<1)
982#define MEMINT_SW_CMD_EN (1<<0)
983#define MEMINTRSTR 0x11182 /* 16 bits */
984#define MEM_RSEXIT_MASK 0xc000
985#define MEM_RSEXIT_SHIFT 14
986#define MEM_CONT_BUSY_MASK 0x3000
987#define MEM_CONT_BUSY_SHIFT 12
988#define MEM_AVG_BUSY_MASK 0x0c00
989#define MEM_AVG_BUSY_SHIFT 10
990#define MEM_EVAL_CHG_MASK 0x0300
991#define MEM_EVAL_BUSY_SHIFT 8
992#define MEM_MON_IDLE_MASK 0x00c0
993#define MEM_MON_IDLE_SHIFT 6
994#define MEM_UP_EVAL_MASK 0x0030
995#define MEM_UP_EVAL_SHIFT 4
996#define MEM_DOWN_EVAL_MASK 0x000c
997#define MEM_DOWN_EVAL_SHIFT 2
998#define MEM_SW_CMD_MASK 0x0003
999#define MEM_INT_STEER_GFX 0
1000#define MEM_INT_STEER_CMR 1
1001#define MEM_INT_STEER_SMI 2
1002#define MEM_INT_STEER_SCI 3
1003#define MEMINTRSTS 0x11184
1004#define MEMINT_RSEXIT (1<<7)
1005#define MEMINT_CONT_BUSY (1<<6)
1006#define MEMINT_AVG_BUSY (1<<5)
1007#define MEMINT_EVAL_CHG (1<<4)
1008#define MEMINT_MON_IDLE (1<<3)
1009#define MEMINT_UP_EVAL (1<<2)
1010#define MEMINT_DOWN_EVAL (1<<1)
1011#define MEMINT_SW_CMD (1<<0)
1012#define MEMMODECTL 0x11190
1013#define MEMMODE_BOOST_EN (1<<31)
1014#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1015#define MEMMODE_BOOST_FREQ_SHIFT 24
1016#define MEMMODE_IDLE_MODE_MASK 0x00030000
1017#define MEMMODE_IDLE_MODE_SHIFT 16
1018#define MEMMODE_IDLE_MODE_EVAL 0
1019#define MEMMODE_IDLE_MODE_CONT 1
1020#define MEMMODE_HWIDLE_EN (1<<15)
1021#define MEMMODE_SWMODE_EN (1<<14)
1022#define MEMMODE_RCLK_GATE (1<<13)
1023#define MEMMODE_HW_UPDATE (1<<12)
1024#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1025#define MEMMODE_FSTART_SHIFT 8
1026#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1027#define MEMMODE_FMAX_SHIFT 4
1028#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1029#define RCBMAXAVG 0x1119c
1030#define MEMSWCTL2 0x1119e /* Cantiga only */
1031#define SWMEMCMD_RENDER_OFF (0 << 13)
1032#define SWMEMCMD_RENDER_ON (1 << 13)
1033#define SWMEMCMD_SWFREQ (2 << 13)
1034#define SWMEMCMD_TARVID (3 << 13)
1035#define SWMEMCMD_VRM_OFF (4 << 13)
1036#define SWMEMCMD_VRM_ON (5 << 13)
1037#define CMDSTS (1<<12)
1038#define SFCAVM (1<<11)
1039#define SWFREQ_MASK 0x0380 /* P0-7 */
1040#define SWFREQ_SHIFT 7
1041#define TARVID_MASK 0x001f
1042#define MEMSTAT_CTG 0x111a0
1043#define RCBMINAVG 0x111a0
1044#define RCUPEI 0x111b0
1045#define RCDNEI 0x111b4
b5b72e89 1046#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1047#define RCX_SW_EXIT (1<<23)
1048#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1049#define VIDCTL 0x111c0
1050#define VIDSTS 0x111c8
1051#define VIDSTART 0x111cc /* 8 bits */
1052#define MEMSTAT_ILK 0x111f8
1053#define MEMSTAT_VID_MASK 0x7f00
1054#define MEMSTAT_VID_SHIFT 8
1055#define MEMSTAT_PSTATE_MASK 0x00f8
1056#define MEMSTAT_PSTATE_SHIFT 3
1057#define MEMSTAT_MON_ACTV (1<<2)
1058#define MEMSTAT_SRC_CTL_MASK 0x0003
1059#define MEMSTAT_SRC_CTL_CORE 0
1060#define MEMSTAT_SRC_CTL_TRB 1
1061#define MEMSTAT_SRC_CTL_THM 2
1062#define MEMSTAT_SRC_CTL_STDBY 3
1063#define RCPREVBSYTUPAVG 0x113b8
1064#define RCPREVBSYTDNAVG 0x113bc
7648fa99
JB
1065#define SDEW 0x1124c
1066#define CSIEW0 0x11250
1067#define CSIEW1 0x11254
1068#define CSIEW2 0x11258
1069#define PEW 0x1125c
1070#define DEW 0x11270
1071#define MCHAFE 0x112c0
1072#define CSIEC 0x112e0
1073#define DMIEC 0x112e4
1074#define DDREC 0x112e8
1075#define PEG0EC 0x112ec
1076#define PEG1EC 0x112f0
1077#define GFXEC 0x112f4
1078#define RPPREVBSYTUPAVG 0x113b8
1079#define RPPREVBSYTDNAVG 0x113bc
1080#define ECR 0x11600
1081#define ECR_GPFE (1<<31)
1082#define ECR_IMONE (1<<30)
1083#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1084#define OGW0 0x11608
1085#define OGW1 0x1160c
1086#define EG0 0x11610
1087#define EG1 0x11614
1088#define EG2 0x11618
1089#define EG3 0x1161c
1090#define EG4 0x11620
1091#define EG5 0x11624
1092#define EG6 0x11628
1093#define EG7 0x1162c
1094#define PXW 0x11664
1095#define PXWL 0x11680
1096#define LCFUSE02 0x116c0
1097#define LCFUSE_HIV_MASK 0x000000ff
1098#define CSIPLL0 0x12c10
1099#define DDRMPLL1 0X12c20
7d57382e
EA
1100#define PEG_BAND_GAP_DATA 0x14d68
1101
585fb111
JB
1102/*
1103 * Overlay regs
1104 */
1105
1106#define OVADD 0x30000
1107#define DOVSTA 0x30008
1108#define OC_BUF (0x3<<20)
1109#define OGAMC5 0x30010
1110#define OGAMC4 0x30014
1111#define OGAMC3 0x30018
1112#define OGAMC2 0x3001c
1113#define OGAMC1 0x30020
1114#define OGAMC0 0x30024
1115
1116/*
1117 * Display engine regs
1118 */
1119
1120/* Pipe A timing regs */
1121#define HTOTAL_A 0x60000
1122#define HBLANK_A 0x60004
1123#define HSYNC_A 0x60008
1124#define VTOTAL_A 0x6000c
1125#define VBLANK_A 0x60010
1126#define VSYNC_A 0x60014
1127#define PIPEASRC 0x6001c
1128#define BCLRPAT_A 0x60020
1129
1130/* Pipe B timing regs */
1131#define HTOTAL_B 0x61000
1132#define HBLANK_B 0x61004
1133#define HSYNC_B 0x61008
1134#define VTOTAL_B 0x6100c
1135#define VBLANK_B 0x61010
1136#define VSYNC_B 0x61014
1137#define PIPEBSRC 0x6101c
1138#define BCLRPAT_B 0x61020
1139
1140/* VGA port control */
1141#define ADPA 0x61100
1142#define ADPA_DAC_ENABLE (1<<31)
1143#define ADPA_DAC_DISABLE 0
1144#define ADPA_PIPE_SELECT_MASK (1<<30)
1145#define ADPA_PIPE_A_SELECT 0
1146#define ADPA_PIPE_B_SELECT (1<<30)
1147#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1148#define ADPA_SETS_HVPOLARITY 0
1149#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1150#define ADPA_VSYNC_CNTL_ENABLE 0
1151#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1152#define ADPA_HSYNC_CNTL_ENABLE 0
1153#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1154#define ADPA_VSYNC_ACTIVE_LOW 0
1155#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1156#define ADPA_HSYNC_ACTIVE_LOW 0
1157#define ADPA_DPMS_MASK (~(3<<10))
1158#define ADPA_DPMS_ON (0<<10)
1159#define ADPA_DPMS_SUSPEND (1<<10)
1160#define ADPA_DPMS_STANDBY (2<<10)
1161#define ADPA_DPMS_OFF (3<<10)
1162
1163/* Hotplug control (945+ only) */
1164#define PORT_HOTPLUG_EN 0x61110
7d57382e 1165#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1166#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1167#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1168#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1169#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1170#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1171#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1172#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1173#define TV_HOTPLUG_INT_EN (1 << 18)
1174#define CRT_HOTPLUG_INT_EN (1 << 9)
1175#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1176#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1177/* must use period 64 on GM45 according to docs */
1178#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1179#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1180#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1181#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1182#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1183#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1184#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1185#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1186#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1187#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1188#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1189#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1190
1191#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1192#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1193#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1194#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1195#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1196#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1197#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1198#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1199#define TV_HOTPLUG_INT_STATUS (1 << 10)
1200#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1201#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1202#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1203#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1204#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1205#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1206
1207/* SDVO port control */
1208#define SDVOB 0x61140
1209#define SDVOC 0x61160
1210#define SDVO_ENABLE (1 << 31)
1211#define SDVO_PIPE_B_SELECT (1 << 30)
1212#define SDVO_STALL_SELECT (1 << 29)
1213#define SDVO_INTERRUPT_ENABLE (1 << 26)
1214/**
1215 * 915G/GM SDVO pixel multiplier.
1216 *
1217 * Programmed value is multiplier - 1, up to 5x.
1218 *
1219 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1220 */
1221#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1222#define SDVO_PORT_MULTIPLY_SHIFT 23
1223#define SDVO_PHASE_SELECT_MASK (15 << 19)
1224#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1225#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1226#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1227#define SDVO_ENCODING_SDVO (0x0 << 10)
1228#define SDVO_ENCODING_HDMI (0x2 << 10)
1229/** Requird for HDMI operation */
1230#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1231#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1232#define SDVO_AUDIO_ENABLE (1 << 6)
1233/** New with 965, default is to be set */
1234#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1235/** New with 965, default is to be set */
1236#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1237#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1238#define SDVO_DETECTED (1 << 2)
1239/* Bits to be preserved when writing */
1240#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1241#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1242
1243/* DVO port control */
1244#define DVOA 0x61120
1245#define DVOB 0x61140
1246#define DVOC 0x61160
1247#define DVO_ENABLE (1 << 31)
1248#define DVO_PIPE_B_SELECT (1 << 30)
1249#define DVO_PIPE_STALL_UNUSED (0 << 28)
1250#define DVO_PIPE_STALL (1 << 28)
1251#define DVO_PIPE_STALL_TV (2 << 28)
1252#define DVO_PIPE_STALL_MASK (3 << 28)
1253#define DVO_USE_VGA_SYNC (1 << 15)
1254#define DVO_DATA_ORDER_I740 (0 << 14)
1255#define DVO_DATA_ORDER_FP (1 << 14)
1256#define DVO_VSYNC_DISABLE (1 << 11)
1257#define DVO_HSYNC_DISABLE (1 << 10)
1258#define DVO_VSYNC_TRISTATE (1 << 9)
1259#define DVO_HSYNC_TRISTATE (1 << 8)
1260#define DVO_BORDER_ENABLE (1 << 7)
1261#define DVO_DATA_ORDER_GBRG (1 << 6)
1262#define DVO_DATA_ORDER_RGGB (0 << 6)
1263#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1264#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1265#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1266#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1267#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1268#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1269#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1270#define DVO_PRESERVE_MASK (0x7<<24)
1271#define DVOA_SRCDIM 0x61124
1272#define DVOB_SRCDIM 0x61144
1273#define DVOC_SRCDIM 0x61164
1274#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1275#define DVO_SRCDIM_VERTICAL_SHIFT 0
1276
1277/* LVDS port control */
1278#define LVDS 0x61180
1279/*
1280 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1281 * the DPLL semantics change when the LVDS is assigned to that pipe.
1282 */
1283#define LVDS_PORT_EN (1 << 31)
1284/* Selects pipe B for LVDS data. Must be set on pre-965. */
1285#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1286/* LVDS dithering flag on 965/g4x platform */
1287#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1288/* Enable border for unscaled (or aspect-scaled) display */
1289#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1290/*
1291 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1292 * pixel.
1293 */
1294#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1295#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1296#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1297/*
1298 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1299 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1300 * on.
1301 */
1302#define LVDS_A3_POWER_MASK (3 << 6)
1303#define LVDS_A3_POWER_DOWN (0 << 6)
1304#define LVDS_A3_POWER_UP (3 << 6)
1305/*
1306 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1307 * is set.
1308 */
1309#define LVDS_CLKB_POWER_MASK (3 << 4)
1310#define LVDS_CLKB_POWER_DOWN (0 << 4)
1311#define LVDS_CLKB_POWER_UP (3 << 4)
1312/*
1313 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1314 * setting for whether we are in dual-channel mode. The B3 pair will
1315 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1316 */
1317#define LVDS_B0B3_POWER_MASK (3 << 2)
1318#define LVDS_B0B3_POWER_DOWN (0 << 2)
1319#define LVDS_B0B3_POWER_UP (3 << 2)
1320
1321/* Panel power sequencing */
1322#define PP_STATUS 0x61200
1323#define PP_ON (1 << 31)
1324/*
1325 * Indicates that all dependencies of the panel are on:
1326 *
1327 * - PLL enabled
1328 * - pipe enabled
1329 * - LVDS/DVOB/DVOC on
1330 */
1331#define PP_READY (1 << 30)
1332#define PP_SEQUENCE_NONE (0 << 28)
1333#define PP_SEQUENCE_ON (1 << 28)
1334#define PP_SEQUENCE_OFF (2 << 28)
1335#define PP_SEQUENCE_MASK 0x30000000
1336#define PP_CONTROL 0x61204
1337#define POWER_TARGET_ON (1 << 0)
1338#define PP_ON_DELAYS 0x61208
1339#define PP_OFF_DELAYS 0x6120c
1340#define PP_DIVISOR 0x61210
1341
1342/* Panel fitting */
1343#define PFIT_CONTROL 0x61230
1344#define PFIT_ENABLE (1 << 31)
1345#define PFIT_PIPE_MASK (3 << 29)
1346#define PFIT_PIPE_SHIFT 29
1347#define VERT_INTERP_DISABLE (0 << 10)
1348#define VERT_INTERP_BILINEAR (1 << 10)
1349#define VERT_INTERP_MASK (3 << 10)
1350#define VERT_AUTO_SCALE (1 << 9)
1351#define HORIZ_INTERP_DISABLE (0 << 6)
1352#define HORIZ_INTERP_BILINEAR (1 << 6)
1353#define HORIZ_INTERP_MASK (3 << 6)
1354#define HORIZ_AUTO_SCALE (1 << 5)
1355#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1356#define PFIT_FILTER_FUZZY (0 << 24)
1357#define PFIT_SCALING_AUTO (0 << 26)
1358#define PFIT_SCALING_PROGRAMMED (1 << 26)
1359#define PFIT_SCALING_PILLAR (2 << 26)
1360#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1361#define PFIT_PGM_RATIOS 0x61234
1362#define PFIT_VERT_SCALE_MASK 0xfff00000
1363#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1364/* Pre-965 */
1365#define PFIT_VERT_SCALE_SHIFT 20
1366#define PFIT_VERT_SCALE_MASK 0xfff00000
1367#define PFIT_HORIZ_SCALE_SHIFT 4
1368#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1369/* 965+ */
1370#define PFIT_VERT_SCALE_SHIFT_965 16
1371#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1372#define PFIT_HORIZ_SCALE_SHIFT_965 0
1373#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1374
585fb111
JB
1375#define PFIT_AUTO_RATIOS 0x61238
1376
1377/* Backlight control */
1378#define BLC_PWM_CTL 0x61254
1379#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1380#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1381#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1382/*
1383 * This is the most significant 15 bits of the number of backlight cycles in a
1384 * complete cycle of the modulated backlight control.
1385 *
1386 * The actual value is this field multiplied by two.
1387 */
1388#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1389#define BLM_LEGACY_MODE (1 << 16)
1390/*
1391 * This is the number of cycles out of the backlight modulation cycle for which
1392 * the backlight is on.
1393 *
1394 * This field must be no greater than the number of cycles in the complete
1395 * backlight modulation cycle.
1396 */
1397#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1398#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1399
0eb96d6e
JB
1400#define BLC_HIST_CTL 0x61260
1401
585fb111
JB
1402/* TV port control */
1403#define TV_CTL 0x68000
1404/** Enables the TV encoder */
1405# define TV_ENC_ENABLE (1 << 31)
1406/** Sources the TV encoder input from pipe B instead of A. */
1407# define TV_ENC_PIPEB_SELECT (1 << 30)
1408/** Outputs composite video (DAC A only) */
1409# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1410/** Outputs SVideo video (DAC B/C) */
1411# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1412/** Outputs Component video (DAC A/B/C) */
1413# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1414/** Outputs Composite and SVideo (DAC A/B/C) */
1415# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1416# define TV_TRILEVEL_SYNC (1 << 21)
1417/** Enables slow sync generation (945GM only) */
1418# define TV_SLOW_SYNC (1 << 20)
1419/** Selects 4x oversampling for 480i and 576p */
1420# define TV_OVERSAMPLE_4X (0 << 18)
1421/** Selects 2x oversampling for 720p and 1080i */
1422# define TV_OVERSAMPLE_2X (1 << 18)
1423/** Selects no oversampling for 1080p */
1424# define TV_OVERSAMPLE_NONE (2 << 18)
1425/** Selects 8x oversampling */
1426# define TV_OVERSAMPLE_8X (3 << 18)
1427/** Selects progressive mode rather than interlaced */
1428# define TV_PROGRESSIVE (1 << 17)
1429/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1430# define TV_PAL_BURST (1 << 16)
1431/** Field for setting delay of Y compared to C */
1432# define TV_YC_SKEW_MASK (7 << 12)
1433/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1434# define TV_ENC_SDP_FIX (1 << 11)
1435/**
1436 * Enables a fix for the 915GM only.
1437 *
1438 * Not sure what it does.
1439 */
1440# define TV_ENC_C0_FIX (1 << 10)
1441/** Bits that must be preserved by software */
d2d9f232 1442# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1443# define TV_FUSE_STATE_MASK (3 << 4)
1444/** Read-only state that reports all features enabled */
1445# define TV_FUSE_STATE_ENABLED (0 << 4)
1446/** Read-only state that reports that Macrovision is disabled in hardware*/
1447# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1448/** Read-only state that reports that TV-out is disabled in hardware. */
1449# define TV_FUSE_STATE_DISABLED (2 << 4)
1450/** Normal operation */
1451# define TV_TEST_MODE_NORMAL (0 << 0)
1452/** Encoder test pattern 1 - combo pattern */
1453# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1454/** Encoder test pattern 2 - full screen vertical 75% color bars */
1455# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1456/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1457# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1458/** Encoder test pattern 4 - random noise */
1459# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1460/** Encoder test pattern 5 - linear color ramps */
1461# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1462/**
1463 * This test mode forces the DACs to 50% of full output.
1464 *
1465 * This is used for load detection in combination with TVDAC_SENSE_MASK
1466 */
1467# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1468# define TV_TEST_MODE_MASK (7 << 0)
1469
1470#define TV_DAC 0x68004
1471/**
1472 * Reports that DAC state change logic has reported change (RO).
1473 *
1474 * This gets cleared when TV_DAC_STATE_EN is cleared
1475*/
1476# define TVDAC_STATE_CHG (1 << 31)
1477# define TVDAC_SENSE_MASK (7 << 28)
1478/** Reports that DAC A voltage is above the detect threshold */
1479# define TVDAC_A_SENSE (1 << 30)
1480/** Reports that DAC B voltage is above the detect threshold */
1481# define TVDAC_B_SENSE (1 << 29)
1482/** Reports that DAC C voltage is above the detect threshold */
1483# define TVDAC_C_SENSE (1 << 28)
1484/**
1485 * Enables DAC state detection logic, for load-based TV detection.
1486 *
1487 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1488 * to off, for load detection to work.
1489 */
1490# define TVDAC_STATE_CHG_EN (1 << 27)
1491/** Sets the DAC A sense value to high */
1492# define TVDAC_A_SENSE_CTL (1 << 26)
1493/** Sets the DAC B sense value to high */
1494# define TVDAC_B_SENSE_CTL (1 << 25)
1495/** Sets the DAC C sense value to high */
1496# define TVDAC_C_SENSE_CTL (1 << 24)
1497/** Overrides the ENC_ENABLE and DAC voltage levels */
1498# define DAC_CTL_OVERRIDE (1 << 7)
1499/** Sets the slew rate. Must be preserved in software */
1500# define ENC_TVDAC_SLEW_FAST (1 << 6)
1501# define DAC_A_1_3_V (0 << 4)
1502# define DAC_A_1_1_V (1 << 4)
1503# define DAC_A_0_7_V (2 << 4)
cb66c692 1504# define DAC_A_MASK (3 << 4)
585fb111
JB
1505# define DAC_B_1_3_V (0 << 2)
1506# define DAC_B_1_1_V (1 << 2)
1507# define DAC_B_0_7_V (2 << 2)
cb66c692 1508# define DAC_B_MASK (3 << 2)
585fb111
JB
1509# define DAC_C_1_3_V (0 << 0)
1510# define DAC_C_1_1_V (1 << 0)
1511# define DAC_C_0_7_V (2 << 0)
cb66c692 1512# define DAC_C_MASK (3 << 0)
585fb111
JB
1513
1514/**
1515 * CSC coefficients are stored in a floating point format with 9 bits of
1516 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1517 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1518 * -1 (0x3) being the only legal negative value.
1519 */
1520#define TV_CSC_Y 0x68010
1521# define TV_RY_MASK 0x07ff0000
1522# define TV_RY_SHIFT 16
1523# define TV_GY_MASK 0x00000fff
1524# define TV_GY_SHIFT 0
1525
1526#define TV_CSC_Y2 0x68014
1527# define TV_BY_MASK 0x07ff0000
1528# define TV_BY_SHIFT 16
1529/**
1530 * Y attenuation for component video.
1531 *
1532 * Stored in 1.9 fixed point.
1533 */
1534# define TV_AY_MASK 0x000003ff
1535# define TV_AY_SHIFT 0
1536
1537#define TV_CSC_U 0x68018
1538# define TV_RU_MASK 0x07ff0000
1539# define TV_RU_SHIFT 16
1540# define TV_GU_MASK 0x000007ff
1541# define TV_GU_SHIFT 0
1542
1543#define TV_CSC_U2 0x6801c
1544# define TV_BU_MASK 0x07ff0000
1545# define TV_BU_SHIFT 16
1546/**
1547 * U attenuation for component video.
1548 *
1549 * Stored in 1.9 fixed point.
1550 */
1551# define TV_AU_MASK 0x000003ff
1552# define TV_AU_SHIFT 0
1553
1554#define TV_CSC_V 0x68020
1555# define TV_RV_MASK 0x0fff0000
1556# define TV_RV_SHIFT 16
1557# define TV_GV_MASK 0x000007ff
1558# define TV_GV_SHIFT 0
1559
1560#define TV_CSC_V2 0x68024
1561# define TV_BV_MASK 0x07ff0000
1562# define TV_BV_SHIFT 16
1563/**
1564 * V attenuation for component video.
1565 *
1566 * Stored in 1.9 fixed point.
1567 */
1568# define TV_AV_MASK 0x000007ff
1569# define TV_AV_SHIFT 0
1570
1571#define TV_CLR_KNOBS 0x68028
1572/** 2s-complement brightness adjustment */
1573# define TV_BRIGHTNESS_MASK 0xff000000
1574# define TV_BRIGHTNESS_SHIFT 24
1575/** Contrast adjustment, as a 2.6 unsigned floating point number */
1576# define TV_CONTRAST_MASK 0x00ff0000
1577# define TV_CONTRAST_SHIFT 16
1578/** Saturation adjustment, as a 2.6 unsigned floating point number */
1579# define TV_SATURATION_MASK 0x0000ff00
1580# define TV_SATURATION_SHIFT 8
1581/** Hue adjustment, as an integer phase angle in degrees */
1582# define TV_HUE_MASK 0x000000ff
1583# define TV_HUE_SHIFT 0
1584
1585#define TV_CLR_LEVEL 0x6802c
1586/** Controls the DAC level for black */
1587# define TV_BLACK_LEVEL_MASK 0x01ff0000
1588# define TV_BLACK_LEVEL_SHIFT 16
1589/** Controls the DAC level for blanking */
1590# define TV_BLANK_LEVEL_MASK 0x000001ff
1591# define TV_BLANK_LEVEL_SHIFT 0
1592
1593#define TV_H_CTL_1 0x68030
1594/** Number of pixels in the hsync. */
1595# define TV_HSYNC_END_MASK 0x1fff0000
1596# define TV_HSYNC_END_SHIFT 16
1597/** Total number of pixels minus one in the line (display and blanking). */
1598# define TV_HTOTAL_MASK 0x00001fff
1599# define TV_HTOTAL_SHIFT 0
1600
1601#define TV_H_CTL_2 0x68034
1602/** Enables the colorburst (needed for non-component color) */
1603# define TV_BURST_ENA (1 << 31)
1604/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1605# define TV_HBURST_START_SHIFT 16
1606# define TV_HBURST_START_MASK 0x1fff0000
1607/** Length of the colorburst */
1608# define TV_HBURST_LEN_SHIFT 0
1609# define TV_HBURST_LEN_MASK 0x0001fff
1610
1611#define TV_H_CTL_3 0x68038
1612/** End of hblank, measured in pixels minus one from start of hsync */
1613# define TV_HBLANK_END_SHIFT 16
1614# define TV_HBLANK_END_MASK 0x1fff0000
1615/** Start of hblank, measured in pixels minus one from start of hsync */
1616# define TV_HBLANK_START_SHIFT 0
1617# define TV_HBLANK_START_MASK 0x0001fff
1618
1619#define TV_V_CTL_1 0x6803c
1620/** XXX */
1621# define TV_NBR_END_SHIFT 16
1622# define TV_NBR_END_MASK 0x07ff0000
1623/** XXX */
1624# define TV_VI_END_F1_SHIFT 8
1625# define TV_VI_END_F1_MASK 0x00003f00
1626/** XXX */
1627# define TV_VI_END_F2_SHIFT 0
1628# define TV_VI_END_F2_MASK 0x0000003f
1629
1630#define TV_V_CTL_2 0x68040
1631/** Length of vsync, in half lines */
1632# define TV_VSYNC_LEN_MASK 0x07ff0000
1633# define TV_VSYNC_LEN_SHIFT 16
1634/** Offset of the start of vsync in field 1, measured in one less than the
1635 * number of half lines.
1636 */
1637# define TV_VSYNC_START_F1_MASK 0x00007f00
1638# define TV_VSYNC_START_F1_SHIFT 8
1639/**
1640 * Offset of the start of vsync in field 2, measured in one less than the
1641 * number of half lines.
1642 */
1643# define TV_VSYNC_START_F2_MASK 0x0000007f
1644# define TV_VSYNC_START_F2_SHIFT 0
1645
1646#define TV_V_CTL_3 0x68044
1647/** Enables generation of the equalization signal */
1648# define TV_EQUAL_ENA (1 << 31)
1649/** Length of vsync, in half lines */
1650# define TV_VEQ_LEN_MASK 0x007f0000
1651# define TV_VEQ_LEN_SHIFT 16
1652/** Offset of the start of equalization in field 1, measured in one less than
1653 * the number of half lines.
1654 */
1655# define TV_VEQ_START_F1_MASK 0x0007f00
1656# define TV_VEQ_START_F1_SHIFT 8
1657/**
1658 * Offset of the start of equalization in field 2, measured in one less than
1659 * the number of half lines.
1660 */
1661# define TV_VEQ_START_F2_MASK 0x000007f
1662# define TV_VEQ_START_F2_SHIFT 0
1663
1664#define TV_V_CTL_4 0x68048
1665/**
1666 * Offset to start of vertical colorburst, measured in one less than the
1667 * number of lines from vertical start.
1668 */
1669# define TV_VBURST_START_F1_MASK 0x003f0000
1670# define TV_VBURST_START_F1_SHIFT 16
1671/**
1672 * Offset to the end of vertical colorburst, measured in one less than the
1673 * number of lines from the start of NBR.
1674 */
1675# define TV_VBURST_END_F1_MASK 0x000000ff
1676# define TV_VBURST_END_F1_SHIFT 0
1677
1678#define TV_V_CTL_5 0x6804c
1679/**
1680 * Offset to start of vertical colorburst, measured in one less than the
1681 * number of lines from vertical start.
1682 */
1683# define TV_VBURST_START_F2_MASK 0x003f0000
1684# define TV_VBURST_START_F2_SHIFT 16
1685/**
1686 * Offset to the end of vertical colorburst, measured in one less than the
1687 * number of lines from the start of NBR.
1688 */
1689# define TV_VBURST_END_F2_MASK 0x000000ff
1690# define TV_VBURST_END_F2_SHIFT 0
1691
1692#define TV_V_CTL_6 0x68050
1693/**
1694 * Offset to start of vertical colorburst, measured in one less than the
1695 * number of lines from vertical start.
1696 */
1697# define TV_VBURST_START_F3_MASK 0x003f0000
1698# define TV_VBURST_START_F3_SHIFT 16
1699/**
1700 * Offset to the end of vertical colorburst, measured in one less than the
1701 * number of lines from the start of NBR.
1702 */
1703# define TV_VBURST_END_F3_MASK 0x000000ff
1704# define TV_VBURST_END_F3_SHIFT 0
1705
1706#define TV_V_CTL_7 0x68054
1707/**
1708 * Offset to start of vertical colorburst, measured in one less than the
1709 * number of lines from vertical start.
1710 */
1711# define TV_VBURST_START_F4_MASK 0x003f0000
1712# define TV_VBURST_START_F4_SHIFT 16
1713/**
1714 * Offset to the end of vertical colorburst, measured in one less than the
1715 * number of lines from the start of NBR.
1716 */
1717# define TV_VBURST_END_F4_MASK 0x000000ff
1718# define TV_VBURST_END_F4_SHIFT 0
1719
1720#define TV_SC_CTL_1 0x68060
1721/** Turns on the first subcarrier phase generation DDA */
1722# define TV_SC_DDA1_EN (1 << 31)
1723/** Turns on the first subcarrier phase generation DDA */
1724# define TV_SC_DDA2_EN (1 << 30)
1725/** Turns on the first subcarrier phase generation DDA */
1726# define TV_SC_DDA3_EN (1 << 29)
1727/** Sets the subcarrier DDA to reset frequency every other field */
1728# define TV_SC_RESET_EVERY_2 (0 << 24)
1729/** Sets the subcarrier DDA to reset frequency every fourth field */
1730# define TV_SC_RESET_EVERY_4 (1 << 24)
1731/** Sets the subcarrier DDA to reset frequency every eighth field */
1732# define TV_SC_RESET_EVERY_8 (2 << 24)
1733/** Sets the subcarrier DDA to never reset the frequency */
1734# define TV_SC_RESET_NEVER (3 << 24)
1735/** Sets the peak amplitude of the colorburst.*/
1736# define TV_BURST_LEVEL_MASK 0x00ff0000
1737# define TV_BURST_LEVEL_SHIFT 16
1738/** Sets the increment of the first subcarrier phase generation DDA */
1739# define TV_SCDDA1_INC_MASK 0x00000fff
1740# define TV_SCDDA1_INC_SHIFT 0
1741
1742#define TV_SC_CTL_2 0x68064
1743/** Sets the rollover for the second subcarrier phase generation DDA */
1744# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1745# define TV_SCDDA2_SIZE_SHIFT 16
1746/** Sets the increent of the second subcarrier phase generation DDA */
1747# define TV_SCDDA2_INC_MASK 0x00007fff
1748# define TV_SCDDA2_INC_SHIFT 0
1749
1750#define TV_SC_CTL_3 0x68068
1751/** Sets the rollover for the third subcarrier phase generation DDA */
1752# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1753# define TV_SCDDA3_SIZE_SHIFT 16
1754/** Sets the increent of the third subcarrier phase generation DDA */
1755# define TV_SCDDA3_INC_MASK 0x00007fff
1756# define TV_SCDDA3_INC_SHIFT 0
1757
1758#define TV_WIN_POS 0x68070
1759/** X coordinate of the display from the start of horizontal active */
1760# define TV_XPOS_MASK 0x1fff0000
1761# define TV_XPOS_SHIFT 16
1762/** Y coordinate of the display from the start of vertical active (NBR) */
1763# define TV_YPOS_MASK 0x00000fff
1764# define TV_YPOS_SHIFT 0
1765
1766#define TV_WIN_SIZE 0x68074
1767/** Horizontal size of the display window, measured in pixels*/
1768# define TV_XSIZE_MASK 0x1fff0000
1769# define TV_XSIZE_SHIFT 16
1770/**
1771 * Vertical size of the display window, measured in pixels.
1772 *
1773 * Must be even for interlaced modes.
1774 */
1775# define TV_YSIZE_MASK 0x00000fff
1776# define TV_YSIZE_SHIFT 0
1777
1778#define TV_FILTER_CTL_1 0x68080
1779/**
1780 * Enables automatic scaling calculation.
1781 *
1782 * If set, the rest of the registers are ignored, and the calculated values can
1783 * be read back from the register.
1784 */
1785# define TV_AUTO_SCALE (1 << 31)
1786/**
1787 * Disables the vertical filter.
1788 *
1789 * This is required on modes more than 1024 pixels wide */
1790# define TV_V_FILTER_BYPASS (1 << 29)
1791/** Enables adaptive vertical filtering */
1792# define TV_VADAPT (1 << 28)
1793# define TV_VADAPT_MODE_MASK (3 << 26)
1794/** Selects the least adaptive vertical filtering mode */
1795# define TV_VADAPT_MODE_LEAST (0 << 26)
1796/** Selects the moderately adaptive vertical filtering mode */
1797# define TV_VADAPT_MODE_MODERATE (1 << 26)
1798/** Selects the most adaptive vertical filtering mode */
1799# define TV_VADAPT_MODE_MOST (3 << 26)
1800/**
1801 * Sets the horizontal scaling factor.
1802 *
1803 * This should be the fractional part of the horizontal scaling factor divided
1804 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1805 *
1806 * (src width - 1) / ((oversample * dest width) - 1)
1807 */
1808# define TV_HSCALE_FRAC_MASK 0x00003fff
1809# define TV_HSCALE_FRAC_SHIFT 0
1810
1811#define TV_FILTER_CTL_2 0x68084
1812/**
1813 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1814 *
1815 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1816 */
1817# define TV_VSCALE_INT_MASK 0x00038000
1818# define TV_VSCALE_INT_SHIFT 15
1819/**
1820 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1821 *
1822 * \sa TV_VSCALE_INT_MASK
1823 */
1824# define TV_VSCALE_FRAC_MASK 0x00007fff
1825# define TV_VSCALE_FRAC_SHIFT 0
1826
1827#define TV_FILTER_CTL_3 0x68088
1828/**
1829 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1830 *
1831 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1832 *
1833 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1834 */
1835# define TV_VSCALE_IP_INT_MASK 0x00038000
1836# define TV_VSCALE_IP_INT_SHIFT 15
1837/**
1838 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1839 *
1840 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1841 *
1842 * \sa TV_VSCALE_IP_INT_MASK
1843 */
1844# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1845# define TV_VSCALE_IP_FRAC_SHIFT 0
1846
1847#define TV_CC_CONTROL 0x68090
1848# define TV_CC_ENABLE (1 << 31)
1849/**
1850 * Specifies which field to send the CC data in.
1851 *
1852 * CC data is usually sent in field 0.
1853 */
1854# define TV_CC_FID_MASK (1 << 27)
1855# define TV_CC_FID_SHIFT 27
1856/** Sets the horizontal position of the CC data. Usually 135. */
1857# define TV_CC_HOFF_MASK 0x03ff0000
1858# define TV_CC_HOFF_SHIFT 16
1859/** Sets the vertical position of the CC data. Usually 21 */
1860# define TV_CC_LINE_MASK 0x0000003f
1861# define TV_CC_LINE_SHIFT 0
1862
1863#define TV_CC_DATA 0x68094
1864# define TV_CC_RDY (1 << 31)
1865/** Second word of CC data to be transmitted. */
1866# define TV_CC_DATA_2_MASK 0x007f0000
1867# define TV_CC_DATA_2_SHIFT 16
1868/** First word of CC data to be transmitted. */
1869# define TV_CC_DATA_1_MASK 0x0000007f
1870# define TV_CC_DATA_1_SHIFT 0
1871
1872#define TV_H_LUMA_0 0x68100
1873#define TV_H_LUMA_59 0x681ec
1874#define TV_H_CHROMA_0 0x68200
1875#define TV_H_CHROMA_59 0x682ec
1876#define TV_V_LUMA_0 0x68300
1877#define TV_V_LUMA_42 0x683a8
1878#define TV_V_CHROMA_0 0x68400
1879#define TV_V_CHROMA_42 0x684a8
1880
040d87f1 1881/* Display Port */
32f9d658 1882#define DP_A 0x64000 /* eDP */
040d87f1
KP
1883#define DP_B 0x64100
1884#define DP_C 0x64200
1885#define DP_D 0x64300
1886
1887#define DP_PORT_EN (1 << 31)
1888#define DP_PIPEB_SELECT (1 << 30)
1889
1890/* Link training mode - select a suitable mode for each stage */
1891#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1892#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1893#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1894#define DP_LINK_TRAIN_OFF (3 << 28)
1895#define DP_LINK_TRAIN_MASK (3 << 28)
1896#define DP_LINK_TRAIN_SHIFT 28
1897
8db9d77b
ZW
1898/* CPT Link training mode */
1899#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1900#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1901#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1902#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1903#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1904#define DP_LINK_TRAIN_SHIFT_CPT 8
1905
040d87f1
KP
1906/* Signal voltages. These are mostly controlled by the other end */
1907#define DP_VOLTAGE_0_4 (0 << 25)
1908#define DP_VOLTAGE_0_6 (1 << 25)
1909#define DP_VOLTAGE_0_8 (2 << 25)
1910#define DP_VOLTAGE_1_2 (3 << 25)
1911#define DP_VOLTAGE_MASK (7 << 25)
1912#define DP_VOLTAGE_SHIFT 25
1913
1914/* Signal pre-emphasis levels, like voltages, the other end tells us what
1915 * they want
1916 */
1917#define DP_PRE_EMPHASIS_0 (0 << 22)
1918#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1919#define DP_PRE_EMPHASIS_6 (2 << 22)
1920#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1921#define DP_PRE_EMPHASIS_MASK (7 << 22)
1922#define DP_PRE_EMPHASIS_SHIFT 22
1923
1924/* How many wires to use. I guess 3 was too hard */
1925#define DP_PORT_WIDTH_1 (0 << 19)
1926#define DP_PORT_WIDTH_2 (1 << 19)
1927#define DP_PORT_WIDTH_4 (3 << 19)
1928#define DP_PORT_WIDTH_MASK (7 << 19)
1929
1930/* Mystic DPCD version 1.1 special mode */
1931#define DP_ENHANCED_FRAMING (1 << 18)
1932
32f9d658
ZW
1933/* eDP */
1934#define DP_PLL_FREQ_270MHZ (0 << 16)
1935#define DP_PLL_FREQ_160MHZ (1 << 16)
1936#define DP_PLL_FREQ_MASK (3 << 16)
1937
040d87f1
KP
1938/** locked once port is enabled */
1939#define DP_PORT_REVERSAL (1 << 15)
1940
32f9d658
ZW
1941/* eDP */
1942#define DP_PLL_ENABLE (1 << 14)
1943
040d87f1
KP
1944/** sends the clock on lane 15 of the PEG for debug */
1945#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1946
1947#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 1948#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
1949
1950/** limit RGB values to avoid confusing TVs */
1951#define DP_COLOR_RANGE_16_235 (1 << 8)
1952
1953/** Turn on the audio link */
1954#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1955
1956/** vs and hs sync polarity */
1957#define DP_SYNC_VS_HIGH (1 << 4)
1958#define DP_SYNC_HS_HIGH (1 << 3)
1959
1960/** A fantasy */
1961#define DP_DETECTED (1 << 2)
1962
1963/** The aux channel provides a way to talk to the
1964 * signal sink for DDC etc. Max packet size supported
1965 * is 20 bytes in each direction, hence the 5 fixed
1966 * data registers
1967 */
32f9d658
ZW
1968#define DPA_AUX_CH_CTL 0x64010
1969#define DPA_AUX_CH_DATA1 0x64014
1970#define DPA_AUX_CH_DATA2 0x64018
1971#define DPA_AUX_CH_DATA3 0x6401c
1972#define DPA_AUX_CH_DATA4 0x64020
1973#define DPA_AUX_CH_DATA5 0x64024
1974
040d87f1
KP
1975#define DPB_AUX_CH_CTL 0x64110
1976#define DPB_AUX_CH_DATA1 0x64114
1977#define DPB_AUX_CH_DATA2 0x64118
1978#define DPB_AUX_CH_DATA3 0x6411c
1979#define DPB_AUX_CH_DATA4 0x64120
1980#define DPB_AUX_CH_DATA5 0x64124
1981
1982#define DPC_AUX_CH_CTL 0x64210
1983#define DPC_AUX_CH_DATA1 0x64214
1984#define DPC_AUX_CH_DATA2 0x64218
1985#define DPC_AUX_CH_DATA3 0x6421c
1986#define DPC_AUX_CH_DATA4 0x64220
1987#define DPC_AUX_CH_DATA5 0x64224
1988
1989#define DPD_AUX_CH_CTL 0x64310
1990#define DPD_AUX_CH_DATA1 0x64314
1991#define DPD_AUX_CH_DATA2 0x64318
1992#define DPD_AUX_CH_DATA3 0x6431c
1993#define DPD_AUX_CH_DATA4 0x64320
1994#define DPD_AUX_CH_DATA5 0x64324
1995
1996#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1997#define DP_AUX_CH_CTL_DONE (1 << 30)
1998#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1999#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2000#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2001#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2002#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2003#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2004#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2005#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2006#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2007#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2008#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2009#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2010#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2011#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2012#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2013#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2014#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2015#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2016#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2017
2018/*
2019 * Computing GMCH M and N values for the Display Port link
2020 *
2021 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2022 *
2023 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2024 *
2025 * The GMCH value is used internally
2026 *
2027 * bytes_per_pixel is the number of bytes coming out of the plane,
2028 * which is after the LUTs, so we want the bytes for our color format.
2029 * For our current usage, this is always 3, one byte for R, G and B.
2030 */
2031#define PIPEA_GMCH_DATA_M 0x70050
2032#define PIPEB_GMCH_DATA_M 0x71050
2033
2034/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2035#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2036#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2037
2038#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2039
2040#define PIPEA_GMCH_DATA_N 0x70054
2041#define PIPEB_GMCH_DATA_N 0x71054
2042#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2043
2044/*
2045 * Computing Link M and N values for the Display Port link
2046 *
2047 * Link M / N = pixel_clock / ls_clk
2048 *
2049 * (the DP spec calls pixel_clock the 'strm_clk')
2050 *
2051 * The Link value is transmitted in the Main Stream
2052 * Attributes and VB-ID.
2053 */
2054
2055#define PIPEA_DP_LINK_M 0x70060
2056#define PIPEB_DP_LINK_M 0x71060
2057#define PIPEA_DP_LINK_M_MASK (0xffffff)
2058
2059#define PIPEA_DP_LINK_N 0x70064
2060#define PIPEB_DP_LINK_N 0x71064
2061#define PIPEA_DP_LINK_N_MASK (0xffffff)
2062
585fb111
JB
2063/* Display & cursor control */
2064
898822ce 2065/* dithering flag on Ironlake */
0a31a448
AJ
2066#define PIPE_ENABLE_DITHER (1 << 4)
2067#define PIPE_DITHER_TYPE_MASK (3 << 2)
2068#define PIPE_DITHER_TYPE_SPATIAL (0 << 2)
2069#define PIPE_DITHER_TYPE_ST01 (1 << 2)
585fb111
JB
2070/* Pipe A */
2071#define PIPEADSL 0x70000
2072#define PIPEACONF 0x70008
2073#define PIPEACONF_ENABLE (1<<31)
2074#define PIPEACONF_DISABLE 0
2075#define PIPEACONF_DOUBLE_WIDE (1<<30)
2076#define I965_PIPECONF_ACTIVE (1<<30)
2077#define PIPEACONF_SINGLE_WIDE 0
2078#define PIPEACONF_PIPE_UNLOCKED 0
2079#define PIPEACONF_PIPE_LOCKED (1<<25)
2080#define PIPEACONF_PALETTE 0
2081#define PIPEACONF_GAMMA (1<<24)
2082#define PIPECONF_FORCE_BORDER (1<<25)
2083#define PIPECONF_PROGRESSIVE (0 << 21)
2084#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2085#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2086#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
585fb111
JB
2087#define PIPEASTAT 0x70024
2088#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2089#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2090#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2091#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2092#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2093#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2094#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2095#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2096#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2097#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2098#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2099#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2100#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2101#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2102#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2103#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2104#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2105#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2106#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2107#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2108#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2109#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2110#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2111#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2112#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2113#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2114#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2115#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2116#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
2117#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2118#define PIPE_8BPC (0 << 5)
2119#define PIPE_10BPC (1 << 5)
2120#define PIPE_6BPC (2 << 5)
2121#define PIPE_12BPC (3 << 5)
585fb111
JB
2122
2123#define DSPARB 0x70030
2124#define DSPARB_CSTART_MASK (0x7f << 7)
2125#define DSPARB_CSTART_SHIFT 7
2126#define DSPARB_BSTART_MASK (0x7f)
2127#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2128#define DSPARB_BEND_SHIFT 9 /* on 855 */
2129#define DSPARB_AEND_SHIFT 0
2130
2131#define DSPFW1 0x70034
0e442c60 2132#define DSPFW_SR_SHIFT 23
d4294342 2133#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2134#define DSPFW_CURSORB_SHIFT 16
d4294342 2135#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2136#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2137#define DSPFW_PLANEB_MASK (0x7f<<8)
2138#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2139#define DSPFW2 0x70038
0e442c60 2140#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2141#define DSPFW_CURSORA_SHIFT 8
d4294342 2142#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2143#define DSPFW3 0x7003c
0e442c60
JB
2144#define DSPFW_HPLL_SR_EN (1<<31)
2145#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2146#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2147#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2148#define DSPFW_HPLL_CURSOR_SHIFT 16
2149#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2150#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2151
2152/* FIFO watermark sizes etc */
0e442c60 2153#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2154#define I915_FIFO_LINE_SIZE 64
2155#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2156
2157#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2158#define I965_FIFO_SIZE 512
2159#define I945_FIFO_SIZE 127
7662c8bd 2160#define I915_FIFO_SIZE 95
dff33cfc 2161#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2162#define I830_FIFO_SIZE 95
0e442c60
JB
2163
2164#define G4X_MAX_WM 0x3f
7662c8bd
SL
2165#define I915_MAX_WM 0x3f
2166
f2b115e6
AJ
2167#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2168#define PINEVIEW_FIFO_LINE_SIZE 64
2169#define PINEVIEW_MAX_WM 0x1ff
2170#define PINEVIEW_DFT_WM 0x3f
2171#define PINEVIEW_DFT_HPLLOFF_WM 0
2172#define PINEVIEW_GUARD_WM 10
2173#define PINEVIEW_CURSOR_FIFO 64
2174#define PINEVIEW_CURSOR_MAX_WM 0x3f
2175#define PINEVIEW_CURSOR_DFT_WM 0
2176#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2177
4fe5e611
ZY
2178#define I965_CURSOR_FIFO 64
2179#define I965_CURSOR_MAX_WM 32
2180#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2181
2182/* define the Watermark register on Ironlake */
2183#define WM0_PIPEA_ILK 0x45100
2184#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2185#define WM0_PIPE_PLANE_SHIFT 16
2186#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2187#define WM0_PIPE_SPRITE_SHIFT 8
2188#define WM0_PIPE_CURSOR_MASK (0x1f)
2189
2190#define WM0_PIPEB_ILK 0x45104
2191#define WM1_LP_ILK 0x45108
2192#define WM1_LP_SR_EN (1<<31)
2193#define WM1_LP_LATENCY_SHIFT 24
2194#define WM1_LP_LATENCY_MASK (0x7f<<24)
2195#define WM1_LP_SR_MASK (0x1ff<<8)
2196#define WM1_LP_SR_SHIFT 8
2197#define WM1_LP_CURSOR_MASK (0x3f)
2198
2199/* Memory latency timer register */
2200#define MLTR_ILK 0x11222
2201/* the unit of memory self-refresh latency time is 0.5us */
2202#define ILK_SRLT_MASK 0x3f
2203
2204/* define the fifo size on Ironlake */
2205#define ILK_DISPLAY_FIFO 128
2206#define ILK_DISPLAY_MAXWM 64
2207#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2208#define ILK_CURSOR_FIFO 32
2209#define ILK_CURSOR_MAXWM 16
2210#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2211
2212#define ILK_DISPLAY_SR_FIFO 512
2213#define ILK_DISPLAY_MAX_SRWM 0x1ff
2214#define ILK_DISPLAY_DFT_SRWM 0x3f
2215#define ILK_CURSOR_SR_FIFO 64
2216#define ILK_CURSOR_MAX_SRWM 0x3f
2217#define ILK_CURSOR_DFT_SRWM 8
2218
2219#define ILK_FIFO_LINE_SIZE 64
2220
585fb111
JB
2221/*
2222 * The two pipe frame counter registers are not synchronized, so
2223 * reading a stable value is somewhat tricky. The following code
2224 * should work:
2225 *
2226 * do {
2227 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2228 * PIPE_FRAME_HIGH_SHIFT;
2229 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2230 * PIPE_FRAME_LOW_SHIFT);
2231 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2232 * PIPE_FRAME_HIGH_SHIFT);
2233 * } while (high1 != high2);
2234 * frame = (high1 << 8) | low1;
2235 */
2236#define PIPEAFRAMEHIGH 0x70040
2237#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2238#define PIPE_FRAME_HIGH_SHIFT 0
2239#define PIPEAFRAMEPIXEL 0x70044
2240#define PIPE_FRAME_LOW_MASK 0xff000000
2241#define PIPE_FRAME_LOW_SHIFT 24
2242#define PIPE_PIXEL_MASK 0x00ffffff
2243#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2244/* GM45+ just has to be different */
2245#define PIPEA_FRMCOUNT_GM45 0x70040
2246#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2247
2248/* Cursor A & B regs */
2249#define CURACNTR 0x70080
14b60391
JB
2250/* Old style CUR*CNTR flags (desktop 8xx) */
2251#define CURSOR_ENABLE 0x80000000
2252#define CURSOR_GAMMA_ENABLE 0x40000000
2253#define CURSOR_STRIDE_MASK 0x30000000
2254#define CURSOR_FORMAT_SHIFT 24
2255#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2256#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2257#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2258#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2259#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2260#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2261/* New style CUR*CNTR flags */
2262#define CURSOR_MODE 0x27
585fb111
JB
2263#define CURSOR_MODE_DISABLE 0x00
2264#define CURSOR_MODE_64_32B_AX 0x07
2265#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2266#define MCURSOR_PIPE_SELECT (1 << 28)
2267#define MCURSOR_PIPE_A 0x00
2268#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2269#define MCURSOR_GAMMA_ENABLE (1 << 26)
2270#define CURABASE 0x70084
2271#define CURAPOS 0x70088
2272#define CURSOR_POS_MASK 0x007FF
2273#define CURSOR_POS_SIGN 0x8000
2274#define CURSOR_X_SHIFT 0
2275#define CURSOR_Y_SHIFT 16
14b60391 2276#define CURSIZE 0x700a0
585fb111
JB
2277#define CURBCNTR 0x700c0
2278#define CURBBASE 0x700c4
2279#define CURBPOS 0x700c8
2280
2281/* Display A control */
2282#define DSPACNTR 0x70180
2283#define DISPLAY_PLANE_ENABLE (1<<31)
2284#define DISPLAY_PLANE_DISABLE 0
2285#define DISPPLANE_GAMMA_ENABLE (1<<30)
2286#define DISPPLANE_GAMMA_DISABLE 0
2287#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2288#define DISPPLANE_8BPP (0x2<<26)
2289#define DISPPLANE_15_16BPP (0x4<<26)
2290#define DISPPLANE_16BPP (0x5<<26)
2291#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2292#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2293#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2294#define DISPPLANE_STEREO_ENABLE (1<<25)
2295#define DISPPLANE_STEREO_DISABLE 0
2296#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2297#define DISPPLANE_SEL_PIPE_A 0
2298#define DISPPLANE_SEL_PIPE_B (1<<24)
2299#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2300#define DISPPLANE_SRC_KEY_DISABLE 0
2301#define DISPPLANE_LINE_DOUBLE (1<<20)
2302#define DISPPLANE_NO_LINE_DOUBLE 0
2303#define DISPPLANE_STEREO_POLARITY_FIRST 0
2304#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2305#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2306#define DISPPLANE_TILED (1<<10)
585fb111
JB
2307#define DSPAADDR 0x70184
2308#define DSPASTRIDE 0x70188
2309#define DSPAPOS 0x7018C /* reserved */
2310#define DSPASIZE 0x70190
2311#define DSPASURF 0x7019C /* 965+ only */
2312#define DSPATILEOFF 0x701A4 /* 965+ only */
2313
2314/* VBIOS flags */
2315#define SWF00 0x71410
2316#define SWF01 0x71414
2317#define SWF02 0x71418
2318#define SWF03 0x7141c
2319#define SWF04 0x71420
2320#define SWF05 0x71424
2321#define SWF06 0x71428
2322#define SWF10 0x70410
2323#define SWF11 0x70414
2324#define SWF14 0x71420
2325#define SWF30 0x72414
2326#define SWF31 0x72418
2327#define SWF32 0x7241c
2328
2329/* Pipe B */
2330#define PIPEBDSL 0x71000
2331#define PIPEBCONF 0x71008
2332#define PIPEBSTAT 0x71024
2333#define PIPEBFRAMEHIGH 0x71040
2334#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2335#define PIPEB_FRMCOUNT_GM45 0x71040
2336#define PIPEB_FLIPCOUNT_GM45 0x71044
2337
585fb111
JB
2338
2339/* Display B control */
2340#define DSPBCNTR 0x71180
2341#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2342#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2343#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2344#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2345#define DSPBADDR 0x71184
2346#define DSPBSTRIDE 0x71188
2347#define DSPBPOS 0x7118C
2348#define DSPBSIZE 0x71190
2349#define DSPBSURF 0x7119C
2350#define DSPBTILEOFF 0x711A4
2351
2352/* VBIOS regs */
2353#define VGACNTRL 0x71400
2354# define VGA_DISP_DISABLE (1 << 31)
2355# define VGA_2X_MODE (1 << 30)
2356# define VGA_PIPE_B_SELECT (1 << 29)
2357
f2b115e6 2358/* Ironlake */
b9055052
ZW
2359
2360#define CPU_VGACNTRL 0x41000
2361
2362#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2363#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2364#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2365#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2366#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2367#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2368#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2369#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2370#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2371
2372/* refresh rate hardware control */
2373#define RR_HW_CTL 0x45300
2374#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2375#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2376
2377#define FDI_PLL_BIOS_0 0x46000
2378#define FDI_PLL_BIOS_1 0x46004
2379#define FDI_PLL_BIOS_2 0x46008
2380#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2381#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2382#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2383
8956c8bb
EA
2384#define PCH_DSPCLK_GATE_D 0x42020
2385# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2386# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2387
2388#define PCH_3DCGDIS0 0x46020
2389# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2390# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2391
b9055052
ZW
2392#define FDI_PLL_FREQ_CTL 0x46030
2393#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2394#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2395#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2396
2397
2398#define PIPEA_DATA_M1 0x60030
2399#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2400#define TU_SIZE_MASK 0x7e000000
2401#define PIPEA_DATA_M1_OFFSET 0
2402#define PIPEA_DATA_N1 0x60034
2403#define PIPEA_DATA_N1_OFFSET 0
2404
2405#define PIPEA_DATA_M2 0x60038
2406#define PIPEA_DATA_M2_OFFSET 0
2407#define PIPEA_DATA_N2 0x6003c
2408#define PIPEA_DATA_N2_OFFSET 0
2409
2410#define PIPEA_LINK_M1 0x60040
2411#define PIPEA_LINK_M1_OFFSET 0
2412#define PIPEA_LINK_N1 0x60044
2413#define PIPEA_LINK_N1_OFFSET 0
2414
2415#define PIPEA_LINK_M2 0x60048
2416#define PIPEA_LINK_M2_OFFSET 0
2417#define PIPEA_LINK_N2 0x6004c
2418#define PIPEA_LINK_N2_OFFSET 0
2419
2420/* PIPEB timing regs are same start from 0x61000 */
2421
2422#define PIPEB_DATA_M1 0x61030
2423#define PIPEB_DATA_M1_OFFSET 0
2424#define PIPEB_DATA_N1 0x61034
2425#define PIPEB_DATA_N1_OFFSET 0
2426
2427#define PIPEB_DATA_M2 0x61038
2428#define PIPEB_DATA_M2_OFFSET 0
2429#define PIPEB_DATA_N2 0x6103c
2430#define PIPEB_DATA_N2_OFFSET 0
2431
2432#define PIPEB_LINK_M1 0x61040
2433#define PIPEB_LINK_M1_OFFSET 0
2434#define PIPEB_LINK_N1 0x61044
2435#define PIPEB_LINK_N1_OFFSET 0
2436
2437#define PIPEB_LINK_M2 0x61048
2438#define PIPEB_LINK_M2_OFFSET 0
2439#define PIPEB_LINK_N2 0x6104c
2440#define PIPEB_LINK_N2_OFFSET 0
2441
2442/* CPU panel fitter */
2443#define PFA_CTL_1 0x68080
2444#define PFB_CTL_1 0x68880
2445#define PF_ENABLE (1<<31)
b1f60b70
ZW
2446#define PF_FILTER_MASK (3<<23)
2447#define PF_FILTER_PROGRAMMED (0<<23)
2448#define PF_FILTER_MED_3x3 (1<<23)
2449#define PF_FILTER_EDGE_ENHANCE (2<<23)
2450#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2451#define PFA_WIN_SZ 0x68074
2452#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2453#define PFA_WIN_POS 0x68070
2454#define PFB_WIN_POS 0x68870
b9055052
ZW
2455
2456/* legacy palette */
2457#define LGC_PALETTE_A 0x4a000
2458#define LGC_PALETTE_B 0x4a800
2459
2460/* interrupts */
2461#define DE_MASTER_IRQ_CONTROL (1 << 31)
2462#define DE_SPRITEB_FLIP_DONE (1 << 29)
2463#define DE_SPRITEA_FLIP_DONE (1 << 28)
2464#define DE_PLANEB_FLIP_DONE (1 << 27)
2465#define DE_PLANEA_FLIP_DONE (1 << 26)
2466#define DE_PCU_EVENT (1 << 25)
2467#define DE_GTT_FAULT (1 << 24)
2468#define DE_POISON (1 << 23)
2469#define DE_PERFORM_COUNTER (1 << 22)
2470#define DE_PCH_EVENT (1 << 21)
2471#define DE_AUX_CHANNEL_A (1 << 20)
2472#define DE_DP_A_HOTPLUG (1 << 19)
2473#define DE_GSE (1 << 18)
2474#define DE_PIPEB_VBLANK (1 << 15)
2475#define DE_PIPEB_EVEN_FIELD (1 << 14)
2476#define DE_PIPEB_ODD_FIELD (1 << 13)
2477#define DE_PIPEB_LINE_COMPARE (1 << 12)
2478#define DE_PIPEB_VSYNC (1 << 11)
2479#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2480#define DE_PIPEA_VBLANK (1 << 7)
2481#define DE_PIPEA_EVEN_FIELD (1 << 6)
2482#define DE_PIPEA_ODD_FIELD (1 << 5)
2483#define DE_PIPEA_LINE_COMPARE (1 << 4)
2484#define DE_PIPEA_VSYNC (1 << 3)
2485#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2486
2487#define DEISR 0x44000
2488#define DEIMR 0x44004
2489#define DEIIR 0x44008
2490#define DEIER 0x4400c
2491
2492/* GT interrupt */
e552eb70 2493#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2494#define GT_SYNC_STATUS (1 << 2)
2495#define GT_USER_INTERRUPT (1 << 0)
d1b851fc
ZN
2496#define GT_BSD_USER_INTERRUPT (1 << 5)
2497
b9055052
ZW
2498
2499#define GTISR 0x44010
2500#define GTIMR 0x44014
2501#define GTIIR 0x44018
2502#define GTIER 0x4401c
2503
7f8a8569
ZW
2504#define ILK_DISPLAY_CHICKEN2 0x42004
2505#define ILK_DPARB_GATE (1<<22)
2506#define ILK_VSDPFD_FULL (1<<21)
2507#define ILK_DSPCLK_GATE 0x42020
2508#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2509/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2510#define ILK_CLK_FBC (1<<7)
2511#define ILK_DPFC_DIS1 (1<<8)
2512#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2513
553bd149
ZW
2514#define DISP_ARB_CTL 0x45000
2515#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2516#define DISP_FBC_WM_DIS (1<<15)
553bd149 2517
b9055052
ZW
2518/* PCH */
2519
2520/* south display engine interrupt */
2521#define SDE_CRT_HOTPLUG (1 << 11)
2522#define SDE_PORTD_HOTPLUG (1 << 10)
2523#define SDE_PORTC_HOTPLUG (1 << 9)
2524#define SDE_PORTB_HOTPLUG (1 << 8)
2525#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2526#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2527/* CPT */
2528#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2529#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2530#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2531#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
b9055052
ZW
2532
2533#define SDEISR 0xc4000
2534#define SDEIMR 0xc4004
2535#define SDEIIR 0xc4008
2536#define SDEIER 0xc400c
2537
2538/* digital port hotplug */
2539#define PCH_PORT_HOTPLUG 0xc4030
2540#define PORTD_HOTPLUG_ENABLE (1 << 20)
2541#define PORTD_PULSE_DURATION_2ms (0)
2542#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2543#define PORTD_PULSE_DURATION_6ms (2 << 18)
2544#define PORTD_PULSE_DURATION_100ms (3 << 18)
2545#define PORTD_HOTPLUG_NO_DETECT (0)
2546#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2547#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2548#define PORTC_HOTPLUG_ENABLE (1 << 12)
2549#define PORTC_PULSE_DURATION_2ms (0)
2550#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2551#define PORTC_PULSE_DURATION_6ms (2 << 10)
2552#define PORTC_PULSE_DURATION_100ms (3 << 10)
2553#define PORTC_HOTPLUG_NO_DETECT (0)
2554#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2555#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2556#define PORTB_HOTPLUG_ENABLE (1 << 4)
2557#define PORTB_PULSE_DURATION_2ms (0)
2558#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2559#define PORTB_PULSE_DURATION_6ms (2 << 2)
2560#define PORTB_PULSE_DURATION_100ms (3 << 2)
2561#define PORTB_HOTPLUG_NO_DETECT (0)
2562#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2563#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2564
2565#define PCH_GPIOA 0xc5010
2566#define PCH_GPIOB 0xc5014
2567#define PCH_GPIOC 0xc5018
2568#define PCH_GPIOD 0xc501c
2569#define PCH_GPIOE 0xc5020
2570#define PCH_GPIOF 0xc5024
2571
f0217c42
EA
2572#define PCH_GMBUS0 0xc5100
2573#define PCH_GMBUS1 0xc5104
2574#define PCH_GMBUS2 0xc5108
2575#define PCH_GMBUS3 0xc510c
2576#define PCH_GMBUS4 0xc5110
2577#define PCH_GMBUS5 0xc5120
2578
b9055052
ZW
2579#define PCH_DPLL_A 0xc6014
2580#define PCH_DPLL_B 0xc6018
2581
2582#define PCH_FPA0 0xc6040
2583#define PCH_FPA1 0xc6044
2584#define PCH_FPB0 0xc6048
2585#define PCH_FPB1 0xc604c
2586
2587#define PCH_DPLL_TEST 0xc606c
2588
2589#define PCH_DREF_CONTROL 0xC6200
2590#define DREF_CONTROL_MASK 0x7fc3
2591#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2592#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2593#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2594#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2595#define DREF_SSC_SOURCE_DISABLE (0<<11)
2596#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2597#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2598#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2599#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2600#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2601#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2602#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2603#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2604#define DREF_SSC4_DOWNSPREAD (0<<6)
2605#define DREF_SSC4_CENTERSPREAD (1<<6)
2606#define DREF_SSC1_DISABLE (0<<1)
2607#define DREF_SSC1_ENABLE (1<<1)
2608#define DREF_SSC4_DISABLE (0)
2609#define DREF_SSC4_ENABLE (1)
2610
2611#define PCH_RAWCLK_FREQ 0xc6204
2612#define FDL_TP1_TIMER_SHIFT 12
2613#define FDL_TP1_TIMER_MASK (3<<12)
2614#define FDL_TP2_TIMER_SHIFT 10
2615#define FDL_TP2_TIMER_MASK (3<<10)
2616#define RAWCLK_FREQ_MASK 0x3ff
2617
2618#define PCH_DPLL_TMR_CFG 0xc6208
2619
2620#define PCH_SSC4_PARMS 0xc6210
2621#define PCH_SSC4_AUX_PARMS 0xc6214
2622
8db9d77b
ZW
2623#define PCH_DPLL_SEL 0xc7000
2624#define TRANSA_DPLL_ENABLE (1<<3)
2625#define TRANSA_DPLLB_SEL (1<<0)
2626#define TRANSA_DPLLA_SEL 0
2627#define TRANSB_DPLL_ENABLE (1<<7)
2628#define TRANSB_DPLLB_SEL (1<<4)
2629#define TRANSB_DPLLA_SEL (0)
2630#define TRANSC_DPLL_ENABLE (1<<11)
2631#define TRANSC_DPLLB_SEL (1<<8)
2632#define TRANSC_DPLLA_SEL (0)
2633
b9055052
ZW
2634/* transcoder */
2635
2636#define TRANS_HTOTAL_A 0xe0000
2637#define TRANS_HTOTAL_SHIFT 16
2638#define TRANS_HACTIVE_SHIFT 0
2639#define TRANS_HBLANK_A 0xe0004
2640#define TRANS_HBLANK_END_SHIFT 16
2641#define TRANS_HBLANK_START_SHIFT 0
2642#define TRANS_HSYNC_A 0xe0008
2643#define TRANS_HSYNC_END_SHIFT 16
2644#define TRANS_HSYNC_START_SHIFT 0
2645#define TRANS_VTOTAL_A 0xe000c
2646#define TRANS_VTOTAL_SHIFT 16
2647#define TRANS_VACTIVE_SHIFT 0
2648#define TRANS_VBLANK_A 0xe0010
2649#define TRANS_VBLANK_END_SHIFT 16
2650#define TRANS_VBLANK_START_SHIFT 0
2651#define TRANS_VSYNC_A 0xe0014
2652#define TRANS_VSYNC_END_SHIFT 16
2653#define TRANS_VSYNC_START_SHIFT 0
2654
2655#define TRANSA_DATA_M1 0xe0030
2656#define TRANSA_DATA_N1 0xe0034
2657#define TRANSA_DATA_M2 0xe0038
2658#define TRANSA_DATA_N2 0xe003c
2659#define TRANSA_DP_LINK_M1 0xe0040
2660#define TRANSA_DP_LINK_N1 0xe0044
2661#define TRANSA_DP_LINK_M2 0xe0048
2662#define TRANSA_DP_LINK_N2 0xe004c
2663
2664#define TRANS_HTOTAL_B 0xe1000
2665#define TRANS_HBLANK_B 0xe1004
2666#define TRANS_HSYNC_B 0xe1008
2667#define TRANS_VTOTAL_B 0xe100c
2668#define TRANS_VBLANK_B 0xe1010
2669#define TRANS_VSYNC_B 0xe1014
2670
2671#define TRANSB_DATA_M1 0xe1030
2672#define TRANSB_DATA_N1 0xe1034
2673#define TRANSB_DATA_M2 0xe1038
2674#define TRANSB_DATA_N2 0xe103c
2675#define TRANSB_DP_LINK_M1 0xe1040
2676#define TRANSB_DP_LINK_N1 0xe1044
2677#define TRANSB_DP_LINK_M2 0xe1048
2678#define TRANSB_DP_LINK_N2 0xe104c
2679
2680#define TRANSACONF 0xf0008
2681#define TRANSBCONF 0xf1008
2682#define TRANS_DISABLE (0<<31)
2683#define TRANS_ENABLE (1<<31)
2684#define TRANS_STATE_MASK (1<<30)
2685#define TRANS_STATE_DISABLE (0<<30)
2686#define TRANS_STATE_ENABLE (1<<30)
2687#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2688#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2689#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2690#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2691#define TRANS_DP_AUDIO_ONLY (1<<26)
2692#define TRANS_DP_VIDEO_AUDIO (0<<26)
2693#define TRANS_PROGRESSIVE (0<<21)
2694#define TRANS_8BPC (0<<5)
2695#define TRANS_10BPC (1<<5)
2696#define TRANS_6BPC (2<<5)
2697#define TRANS_12BPC (3<<5)
2698
2699#define FDI_RXA_CHICKEN 0xc200c
2700#define FDI_RXB_CHICKEN 0xc2010
2701#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2702
2703/* CPU: FDI_TX */
2704#define FDI_TXA_CTL 0x60100
2705#define FDI_TXB_CTL 0x61100
2706#define FDI_TX_DISABLE (0<<31)
2707#define FDI_TX_ENABLE (1<<31)
2708#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2709#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2710#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2711#define FDI_LINK_TRAIN_NONE (3<<28)
2712#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2713#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2714#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2715#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2716#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2717#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2718#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2719#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2720/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2721 SNB has different settings. */
2722/* SNB A-stepping */
2723#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2724#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2725#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2726#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2727/* SNB B-stepping */
2728#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2729#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2730#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2731#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2732#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2733#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2734#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2735#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2736#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2737#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2738/* Ironlake: hardwired to 1 */
b9055052
ZW
2739#define FDI_TX_PLL_ENABLE (1<<14)
2740/* both Tx and Rx */
2741#define FDI_SCRAMBLING_ENABLE (0<<7)
2742#define FDI_SCRAMBLING_DISABLE (1<<7)
2743
2744/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2745#define FDI_RXA_CTL 0xf000c
2746#define FDI_RXB_CTL 0xf100c
2747#define FDI_RX_ENABLE (1<<31)
2748#define FDI_RX_DISABLE (0<<31)
2749/* train, dp width same as FDI_TX */
2750#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2751#define FDI_8BPC (0<<16)
2752#define FDI_10BPC (1<<16)
2753#define FDI_6BPC (2<<16)
2754#define FDI_12BPC (3<<16)
2755#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2756#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2757#define FDI_RX_PLL_ENABLE (1<<13)
2758#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2759#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2760#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2761#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2762#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2763#define FDI_SEL_RAWCLK (0<<4)
2764#define FDI_SEL_PCDCLK (1<<4)
8db9d77b
ZW
2765/* CPT */
2766#define FDI_AUTO_TRAINING (1<<10)
2767#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2768#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2769#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2770#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2771#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2772
2773#define FDI_RXA_MISC 0xf0010
2774#define FDI_RXB_MISC 0xf1010
2775#define FDI_RXA_TUSIZE1 0xf0030
2776#define FDI_RXA_TUSIZE2 0xf0038
2777#define FDI_RXB_TUSIZE1 0xf1030
2778#define FDI_RXB_TUSIZE2 0xf1038
2779
2780/* FDI_RX interrupt register format */
2781#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2782#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2783#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2784#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2785#define FDI_RX_FS_CODE_ERR (1<<6)
2786#define FDI_RX_FE_CODE_ERR (1<<5)
2787#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2788#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2789#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2790#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2791#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2792
2793#define FDI_RXA_IIR 0xf0014
2794#define FDI_RXA_IMR 0xf0018
2795#define FDI_RXB_IIR 0xf1014
2796#define FDI_RXB_IMR 0xf1018
2797
2798#define FDI_PLL_CTL_1 0xfe000
2799#define FDI_PLL_CTL_2 0xfe004
2800
2801/* CRT */
2802#define PCH_ADPA 0xe1100
2803#define ADPA_TRANS_SELECT_MASK (1<<30)
2804#define ADPA_TRANS_A_SELECT 0
2805#define ADPA_TRANS_B_SELECT (1<<30)
2806#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2807#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2808#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2809#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2810#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2811#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2812#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2813#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2814#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2815#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2816#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2817#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2818#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2819#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2820#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2821#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2822#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2823#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2824#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2825
2826/* or SDVOB */
2827#define HDMIB 0xe1140
2828#define PORT_ENABLE (1 << 31)
2829#define TRANSCODER_A (0)
2830#define TRANSCODER_B (1 << 30)
2831#define COLOR_FORMAT_8bpc (0)
2832#define COLOR_FORMAT_12bpc (3 << 26)
2833#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2834#define SDVO_ENCODING (0)
2835#define TMDS_ENCODING (2 << 10)
2836#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2837/* CPT */
2838#define HDMI_MODE_SELECT (1 << 9)
2839#define DVI_MODE_SELECT (0)
b9055052
ZW
2840#define SDVOB_BORDER_ENABLE (1 << 7)
2841#define AUDIO_ENABLE (1 << 6)
2842#define VSYNC_ACTIVE_HIGH (1 << 4)
2843#define HSYNC_ACTIVE_HIGH (1 << 3)
2844#define PORT_DETECTED (1 << 2)
2845
461ed3ca
ZY
2846/* PCH SDVOB multiplex with HDMIB */
2847#define PCH_SDVOB HDMIB
2848
b9055052
ZW
2849#define HDMIC 0xe1150
2850#define HDMID 0xe1160
2851
2852#define PCH_LVDS 0xe1180
2853#define LVDS_DETECTED (1 << 1)
2854
2855#define BLC_PWM_CPU_CTL2 0x48250
2856#define PWM_ENABLE (1 << 31)
2857#define PWM_PIPE_A (0 << 29)
2858#define PWM_PIPE_B (1 << 29)
2859#define BLC_PWM_CPU_CTL 0x48254
2860
2861#define BLC_PWM_PCH_CTL1 0xc8250
2862#define PWM_PCH_ENABLE (1 << 31)
2863#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2864#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2865#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2866#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2867
2868#define BLC_PWM_PCH_CTL2 0xc8254
2869
2870#define PCH_PP_STATUS 0xc7200
2871#define PCH_PP_CONTROL 0xc7204
4a655f04 2872#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
2873#define EDP_FORCE_VDD (1 << 3)
2874#define EDP_BLC_ENABLE (1 << 2)
2875#define PANEL_POWER_RESET (1 << 1)
2876#define PANEL_POWER_OFF (0 << 0)
2877#define PANEL_POWER_ON (1 << 0)
2878#define PCH_PP_ON_DELAYS 0xc7208
2879#define EDP_PANEL (1 << 30)
2880#define PCH_PP_OFF_DELAYS 0xc720c
2881#define PCH_PP_DIVISOR 0xc7210
2882
5eb08b69
ZW
2883#define PCH_DP_B 0xe4100
2884#define PCH_DPB_AUX_CH_CTL 0xe4110
2885#define PCH_DPB_AUX_CH_DATA1 0xe4114
2886#define PCH_DPB_AUX_CH_DATA2 0xe4118
2887#define PCH_DPB_AUX_CH_DATA3 0xe411c
2888#define PCH_DPB_AUX_CH_DATA4 0xe4120
2889#define PCH_DPB_AUX_CH_DATA5 0xe4124
2890
2891#define PCH_DP_C 0xe4200
2892#define PCH_DPC_AUX_CH_CTL 0xe4210
2893#define PCH_DPC_AUX_CH_DATA1 0xe4214
2894#define PCH_DPC_AUX_CH_DATA2 0xe4218
2895#define PCH_DPC_AUX_CH_DATA3 0xe421c
2896#define PCH_DPC_AUX_CH_DATA4 0xe4220
2897#define PCH_DPC_AUX_CH_DATA5 0xe4224
2898
2899#define PCH_DP_D 0xe4300
2900#define PCH_DPD_AUX_CH_CTL 0xe4310
2901#define PCH_DPD_AUX_CH_DATA1 0xe4314
2902#define PCH_DPD_AUX_CH_DATA2 0xe4318
2903#define PCH_DPD_AUX_CH_DATA3 0xe431c
2904#define PCH_DPD_AUX_CH_DATA4 0xe4320
2905#define PCH_DPD_AUX_CH_DATA5 0xe4324
2906
8db9d77b
ZW
2907/* CPT */
2908#define PORT_TRANS_A_SEL_CPT 0
2909#define PORT_TRANS_B_SEL_CPT (1<<29)
2910#define PORT_TRANS_C_SEL_CPT (2<<29)
2911#define PORT_TRANS_SEL_MASK (3<<29)
2912
2913#define TRANS_DP_CTL_A 0xe0300
2914#define TRANS_DP_CTL_B 0xe1300
2915#define TRANS_DP_CTL_C 0xe2300
2916#define TRANS_DP_OUTPUT_ENABLE (1<<31)
2917#define TRANS_DP_PORT_SEL_B (0<<29)
2918#define TRANS_DP_PORT_SEL_C (1<<29)
2919#define TRANS_DP_PORT_SEL_D (2<<29)
2920#define TRANS_DP_PORT_SEL_MASK (3<<29)
2921#define TRANS_DP_AUDIO_ONLY (1<<26)
2922#define TRANS_DP_ENH_FRAMING (1<<18)
2923#define TRANS_DP_8BPC (0<<9)
2924#define TRANS_DP_10BPC (1<<9)
2925#define TRANS_DP_6BPC (2<<9)
2926#define TRANS_DP_12BPC (3<<9)
2927#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
2928#define TRANS_DP_VSYNC_ACTIVE_LOW 0
2929#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
2930#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 2931#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
2932
2933/* SNB eDP training params */
2934/* SNB A-stepping */
2935#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2936#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2937#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2938#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2939/* SNB B-stepping */
2940#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2941#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2942#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2943#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2944#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
2945
585fb111 2946#endif /* _I915_REG_H_ */