]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Enable register whitelist checks
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
652c393a 39#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
40#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
f97108d1 44#define GCFGC2 0xda
585fb111
JB
45#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
49#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 55#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
56#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
75#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
eeccdcac
KG
77
78/* Graphics reset regs */
0573ed4a
KG
79#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
81#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
8a5c2ae7 84#define GRDOM_MASK (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
5eb719cd
DV
108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
94e409c1
BW
113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
5eb719cd
DV
116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
e3dff585 118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 126
48ecfa10 127#define GAC_ECO_BITS 0x14090
3b9d7888 128#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
be901a5a
DV
132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
585fb111
JB
135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
5434fd92 145#define VGA_SR_INDEX 0x3c4
f930ddd0 146#define SR01 1
5434fd92 147#define VGA_SR_DATA 0x3c5
585fb111
JB
148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
351e3db2
BV
177/*
178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
585fb111
JB
189/*
190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
193
194#define MI_NOOP MI_INSTR(0, 0)
195#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
196#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 197#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
198#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
199#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
200#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
201#define MI_FLUSH MI_INSTR(0x04, 0)
202#define MI_READ_FLUSH (1 << 0)
203#define MI_EXE_FLUSH (1 << 1)
204#define MI_NO_WRITE_FLUSH (1 << 2)
205#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
206#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 207#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
208#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
209#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
210#define MI_ARB_ENABLE (1<<0)
211#define MI_ARB_DISABLE (0<<0)
585fb111 212#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
213#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
214#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 215#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
216#define MI_OVERLAY_CONTINUE (0x0<<21)
217#define MI_OVERLAY_ON (0x1<<21)
218#define MI_OVERLAY_OFF (0x2<<21)
585fb111 219#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 220#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 221#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 222#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
223/* IVB has funny definitions for which plane to flip. */
224#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
225#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
226#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
227#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
228#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
0e79284d
BW
230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
235#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
236#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
237#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
238#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
239#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
240#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
241#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
242#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
243#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
244#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
245#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
246#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
247#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
248#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
249#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
250#define MI_MM_SPACE_GTT (1<<8)
251#define MI_MM_SPACE_PHYSICAL (0<<8)
252#define MI_SAVE_EXT_STATE_EN (1<<3)
253#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 254#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 255#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
256#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
257#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
258#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
259#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
260/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
261 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
262 * simply ignores the register load under certain conditions.
263 * - One can actually load arbitrary many arbitrary registers: Simply issue x
264 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
265 */
266#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 267#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
0e79284d 268#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 269#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
270#define MI_FLUSH_DW_STORE_INDEX (1<<21)
271#define MI_INVALIDATE_TLB (1<<18)
272#define MI_FLUSH_DW_OP_STOREDW (1<<14)
273#define MI_INVALIDATE_BSD (1<<7)
274#define MI_FLUSH_DW_USE_GTT (1<<2)
275#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 276#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
277#define MI_BATCH_NON_SECURE (1)
278/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 279#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 280#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 281#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 282#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 283#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 284#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 285
9435373e
RV
286
287#define MI_PREDICATE_RESULT_2 (0x2214)
288#define LOWER_SLICE_ENABLED (1<<0)
289#define LOWER_SLICE_DISABLED (0<<0)
290
585fb111
JB
291/*
292 * 3D instructions used by the kernel
293 */
294#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
295
296#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
297#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
298#define SC_UPDATE_SCISSOR (0x1<<1)
299#define SC_ENABLE_MASK (0x1<<0)
300#define SC_ENABLE (0x1<<0)
301#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
302#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
303#define SCI_YMIN_MASK (0xffff<<16)
304#define SCI_XMIN_MASK (0xffff<<0)
305#define SCI_YMAX_MASK (0xffff<<16)
306#define SCI_XMAX_MASK (0xffff<<0)
307#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
308#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
309#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
310#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
311#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
312#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
313#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
314#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
315#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
316#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
317#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
318#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
319#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
320#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
321#define BLT_DEPTH_8 (0<<24)
322#define BLT_DEPTH_16_565 (1<<24)
323#define BLT_DEPTH_16_1555 (2<<24)
324#define BLT_DEPTH_32 (3<<24)
325#define BLT_ROP_GXCOPY (0xcc<<16)
326#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
327#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
328#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
329#define ASYNC_FLIP (1<<22)
330#define DISPLAY_PLANE_A (0<<20)
331#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 332#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 333#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 334#define PIPE_CONTROL_MMIO_WRITE (1<<23)
8d315287 335#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 336#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
337#define PIPE_CONTROL_QW_WRITE (1<<14)
338#define PIPE_CONTROL_DEPTH_STALL (1<<13)
339#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 340#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
341#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
342#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
343#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
344#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
345#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
346#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
347#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 348#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 349#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 350#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 351
3a6fa984
BV
352/*
353 * Commands used only by the command parser
354 */
355#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
356#define MI_ARB_CHECK MI_INSTR(0x05, 0)
357#define MI_RS_CONTROL MI_INSTR(0x06, 0)
358#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
359#define MI_PREDICATE MI_INSTR(0x0C, 0)
360#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
361#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 362#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
363#define MI_URB_CLEAR MI_INSTR(0x19, 0)
364#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
365#define MI_CLFLUSH MI_INSTR(0x27, 0)
366#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
367#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
368#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
369#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
370#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
371#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
372
373#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
374#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
375#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
376#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
377#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
378#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
379#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
380 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
381#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
382 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
383#define GFX_OP_3DSTATE_SO_DECL_LIST \
384 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
385
386#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
387 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
388#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
389 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
390#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
391 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
392#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
393 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
394#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
395 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
396
397#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
398
399#define COLOR_BLT ((0x2<<29)|(0x40<<22))
400#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 401
5947de9b
BV
402/*
403 * Registers used only by the command parser
404 */
405#define BCS_SWCTRL 0x22200
406
407#define HS_INVOCATION_COUNT 0x2300
408#define DS_INVOCATION_COUNT 0x2308
409#define IA_VERTICES_COUNT 0x2310
410#define IA_PRIMITIVES_COUNT 0x2318
411#define VS_INVOCATION_COUNT 0x2320
412#define GS_INVOCATION_COUNT 0x2328
413#define GS_PRIMITIVES_COUNT 0x2330
414#define CL_INVOCATION_COUNT 0x2338
415#define CL_PRIMITIVES_COUNT 0x2340
416#define PS_INVOCATION_COUNT 0x2348
417#define PS_DEPTH_COUNT 0x2350
418
419/* There are the 4 64-bit counter registers, one for each stream output */
420#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
421
220375aa
BV
422#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
423#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
424#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
425 _GEN7_PIPEA_DE_LOAD_SL, \
426 _GEN7_PIPEB_DE_LOAD_SL)
427
dc96e9b8
CW
428/*
429 * Reset registers
430 */
431#define DEBUG_RESET_I830 0x6070
432#define DEBUG_RESET_FULL (1<<7)
433#define DEBUG_RESET_RENDER (1<<8)
434#define DEBUG_RESET_DISPLAY (1<<9)
435
57f350b6 436/*
5a09ae9f
JN
437 * IOSF sideband
438 */
439#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
440#define IOSF_DEVFN_SHIFT 24
441#define IOSF_OPCODE_SHIFT 16
442#define IOSF_PORT_SHIFT 8
443#define IOSF_BYTE_ENABLES_SHIFT 4
444#define IOSF_BAR_SHIFT 1
445#define IOSF_SB_BUSY (1<<0)
f3419158 446#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
447#define IOSF_PORT_PUNIT 0x4
448#define IOSF_PORT_NC 0x11
449#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
450#define IOSF_PORT_GPIO_NC 0x13
451#define IOSF_PORT_CCK 0x14
452#define IOSF_PORT_CCU 0xA9
453#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 454#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
455#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
456#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
457
30a970c6
JB
458/* See configdb bunit SB addr map */
459#define BUNIT_REG_BISOC 0x11
460
5a09ae9f
JN
461#define PUNIT_OPCODE_REG_READ 6
462#define PUNIT_OPCODE_REG_WRITE 7
463
30a970c6
JB
464#define PUNIT_REG_DSPFREQ 0x36
465#define DSPFREQSTAT_SHIFT 30
466#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
467#define DSPFREQGUAR_SHIFT 14
468#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
469
470/* See the PUNIT HAS v0.8 for the below bits */
471enum punit_power_well {
472 PUNIT_POWER_WELL_RENDER = 0,
473 PUNIT_POWER_WELL_MEDIA = 1,
474 PUNIT_POWER_WELL_DISP2D = 3,
475 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
476 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
477 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
478 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
479 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
480 PUNIT_POWER_WELL_DPIO_RX0 = 10,
481 PUNIT_POWER_WELL_DPIO_RX1 = 11,
482
483 PUNIT_POWER_WELL_NUM,
484};
485
02f4c9e0
CML
486#define PUNIT_REG_PWRGT_CTRL 0x60
487#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
488#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
489#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
490#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
491#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
492#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 493
5a09ae9f
JN
494#define PUNIT_REG_GPU_LFM 0xd3
495#define PUNIT_REG_GPU_FREQ_REQ 0xd4
496#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 497#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
498#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
499
500#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
501#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
502
503#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
504#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
505#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
506#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
507#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
508#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
509#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
510#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
511#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
512#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
513
be4fc046 514/* vlv2 north clock has */
24eb2d59
CML
515#define CCK_FUSE_REG 0x8
516#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 517#define CCK_REG_DSI_PLL_FUSE 0x44
518#define CCK_REG_DSI_PLL_CONTROL 0x48
519#define DSI_PLL_VCO_EN (1 << 31)
520#define DSI_PLL_LDO_GATE (1 << 30)
521#define DSI_PLL_P1_POST_DIV_SHIFT 17
522#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
523#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
524#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
525#define DSI_PLL_MUX_MASK (3 << 9)
526#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
527#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
528#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
529#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
530#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
531#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
532#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
533#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
534#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
535#define DSI_PLL_LOCK (1 << 0)
536#define CCK_REG_DSI_PLL_DIVIDER 0x4c
537#define DSI_PLL_LFSR (1 << 31)
538#define DSI_PLL_FRACTION_EN (1 << 30)
539#define DSI_PLL_FRAC_COUNTER_SHIFT 27
540#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
541#define DSI_PLL_USYNC_CNT_SHIFT 18
542#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
543#define DSI_PLL_N1_DIV_SHIFT 16
544#define DSI_PLL_N1_DIV_MASK (3 << 16)
545#define DSI_PLL_M1_DIV_SHIFT 0
546#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 547#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
be4fc046 548
5a09ae9f
JN
549/*
550 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
551 *
552 * DPIO is VLV only.
598fac6b
DV
553 *
554 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 555 */
5a09ae9f
JN
556#define DPIO_DEVFN 0
557#define DPIO_OPCODE_REG_WRITE 1
558#define DPIO_OPCODE_REG_READ 0
559
54d9d493 560#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
561#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
562#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
563#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 564#define DPIO_CMNRST (1<<0)
57f350b6 565
e4607fcf
CML
566#define DPIO_PHY(pipe) ((pipe) >> 1)
567#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
568
598fac6b
DV
569/*
570 * Per pipe/PLL DPIO regs
571 */
ab3c759a 572#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 573#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
574#define DPIO_POST_DIV_DAC 0
575#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
576#define DPIO_POST_DIV_LVDS1 2
577#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
578#define DPIO_K_SHIFT (24) /* 4 bits */
579#define DPIO_P1_SHIFT (21) /* 3 bits */
580#define DPIO_P2_SHIFT (16) /* 5 bits */
581#define DPIO_N_SHIFT (12) /* 4 bits */
582#define DPIO_ENABLE_CALIBRATION (1<<11)
583#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
584#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
585#define _VLV_PLL_DW3_CH1 0x802c
586#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 587
ab3c759a 588#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
589#define DPIO_REFSEL_OVERRIDE 27
590#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
591#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
592#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 593#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
594#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
595#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
596#define _VLV_PLL_DW5_CH1 0x8034
597#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 598
ab3c759a
CML
599#define _VLV_PLL_DW7_CH0 0x801c
600#define _VLV_PLL_DW7_CH1 0x803c
601#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 602
ab3c759a
CML
603#define _VLV_PLL_DW8_CH0 0x8040
604#define _VLV_PLL_DW8_CH1 0x8060
605#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 606
ab3c759a
CML
607#define VLV_PLL_DW9_BCAST 0xc044
608#define _VLV_PLL_DW9_CH0 0x8044
609#define _VLV_PLL_DW9_CH1 0x8064
610#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 611
ab3c759a
CML
612#define _VLV_PLL_DW10_CH0 0x8048
613#define _VLV_PLL_DW10_CH1 0x8068
614#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 615
ab3c759a
CML
616#define _VLV_PLL_DW11_CH0 0x804c
617#define _VLV_PLL_DW11_CH1 0x806c
618#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 619
ab3c759a
CML
620/* Spec for ref block start counts at DW10 */
621#define VLV_REF_DW13 0x80ac
598fac6b 622
ab3c759a 623#define VLV_CMN_DW0 0x8100
dc96e9b8 624
598fac6b
DV
625/*
626 * Per DDI channel DPIO regs
627 */
628
ab3c759a
CML
629#define _VLV_PCS_DW0_CH0 0x8200
630#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
631#define DPIO_PCS_TX_LANE2_RESET (1<<16)
632#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 633#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 634
ab3c759a
CML
635#define _VLV_PCS_DW1_CH0 0x8204
636#define _VLV_PCS_DW1_CH1 0x8404
598fac6b
DV
637#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
638#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
639#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
640#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
641#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
642
643#define _VLV_PCS_DW8_CH0 0x8220
644#define _VLV_PCS_DW8_CH1 0x8420
645#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
646
647#define _VLV_PCS01_DW8_CH0 0x0220
648#define _VLV_PCS23_DW8_CH0 0x0420
649#define _VLV_PCS01_DW8_CH1 0x2620
650#define _VLV_PCS23_DW8_CH1 0x2820
651#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
652#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
653
654#define _VLV_PCS_DW9_CH0 0x8224
655#define _VLV_PCS_DW9_CH1 0x8424
656#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
657
658#define _VLV_PCS_DW11_CH0 0x822c
659#define _VLV_PCS_DW11_CH1 0x842c
660#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
661
662#define _VLV_PCS_DW12_CH0 0x8230
663#define _VLV_PCS_DW12_CH1 0x8430
664#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
665
666#define _VLV_PCS_DW14_CH0 0x8238
667#define _VLV_PCS_DW14_CH1 0x8438
668#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
669
670#define _VLV_PCS_DW23_CH0 0x825c
671#define _VLV_PCS_DW23_CH1 0x845c
672#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
673
674#define _VLV_TX_DW2_CH0 0x8288
675#define _VLV_TX_DW2_CH1 0x8488
676#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
677
678#define _VLV_TX_DW3_CH0 0x828c
679#define _VLV_TX_DW3_CH1 0x848c
680#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
681
682#define _VLV_TX_DW4_CH0 0x8290
683#define _VLV_TX_DW4_CH1 0x8490
684#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
685
686#define _VLV_TX3_DW4_CH0 0x690
687#define _VLV_TX3_DW4_CH1 0x2a90
688#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
689
690#define _VLV_TX_DW5_CH0 0x8294
691#define _VLV_TX_DW5_CH1 0x8494
598fac6b 692#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
693#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
694
695#define _VLV_TX_DW11_CH0 0x82ac
696#define _VLV_TX_DW11_CH1 0x84ac
697#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
698
699#define _VLV_TX_DW14_CH0 0x82b8
700#define _VLV_TX_DW14_CH1 0x84b8
701#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 702
585fb111 703/*
de151cf6 704 * Fence registers
585fb111 705 */
de151cf6 706#define FENCE_REG_830_0 0x2000
dc529a4f 707#define FENCE_REG_945_8 0x3000
de151cf6
JB
708#define I830_FENCE_START_MASK 0x07f80000
709#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 710#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
711#define I830_FENCE_PITCH_SHIFT 4
712#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 713#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 714#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 715#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
716
717#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 718#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 719
de151cf6
JB
720#define FENCE_REG_965_0 0x03000
721#define I965_FENCE_PITCH_SHIFT 2
722#define I965_FENCE_TILING_Y_SHIFT 1
723#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 724#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 725
4e901fdc
EA
726#define FENCE_REG_SANDYBRIDGE_0 0x100000
727#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 728#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 729
f691e2f4
DV
730/* control register for cpu gtt access */
731#define TILECTL 0x101000
732#define TILECTL_SWZCTL (1 << 0)
733#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
734#define TILECTL_BACKSNOOP_DIS (1 << 3)
735
de151cf6
JB
736/*
737 * Instruction and interrupt control regs
738 */
63eeaf38 739#define PGTBL_ER 0x02024
333e9fe9
DV
740#define RENDER_RING_BASE 0x02000
741#define BSD_RING_BASE 0x04000
742#define GEN6_BSD_RING_BASE 0x12000
1950de14 743#define VEBOX_RING_BASE 0x1a000
549f7365 744#define BLT_RING_BASE 0x22000
3d281d8c
DV
745#define RING_TAIL(base) ((base)+0x30)
746#define RING_HEAD(base) ((base)+0x34)
747#define RING_START(base) ((base)+0x38)
748#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
749#define RING_SYNC_0(base) ((base)+0x40)
750#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
751#define RING_SYNC_2(base) ((base)+0x48)
752#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
753#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
754#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
755#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
756#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
757#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
758#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
759#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
760#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
761#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
762#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
763#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 764#define GEN6_NOSYNC 0
8fd26859 765#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
766#define RING_HWS_PGA(base) ((base)+0x80)
767#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
768#define ARB_MODE 0x04030
769#define ARB_MODE_SWIZZLE_SNB (1<<4)
770#define ARB_MODE_SWIZZLE_IVB (1<<5)
31a5336e 771#define GAMTARBMODE 0x04a08
4afe8d33 772#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 773#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 774#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 775#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
776#define RING_FAULT_GTTSEL_MASK (1<<11)
777#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
778#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
779#define RING_FAULT_VALID (1<<0)
33f3f518 780#define DONE_REG 0x40b0
fbe5d36e 781#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
782#define BSD_HWS_PGA_GEN7 (0x04180)
783#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 784#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 785#define RING_ACTHD(base) ((base)+0x74)
50877445 786#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 787#define RING_NOPID(base) ((base)+0x94)
0f46832f 788#define RING_IMR(base) ((base)+0xa8)
c0c7babc 789#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
790#define TAIL_ADDR 0x001FFFF8
791#define HEAD_WRAP_COUNT 0xFFE00000
792#define HEAD_WRAP_ONE 0x00200000
793#define HEAD_ADDR 0x001FFFFC
794#define RING_NR_PAGES 0x001FF000
795#define RING_REPORT_MASK 0x00000006
796#define RING_REPORT_64K 0x00000002
797#define RING_REPORT_128K 0x00000004
798#define RING_NO_REPORT 0x00000000
799#define RING_VALID_MASK 0x00000001
800#define RING_VALID 0x00000001
801#define RING_INVALID 0x00000000
4b60e5cb
CW
802#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
803#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 804#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
805#if 0
806#define PRB0_TAIL 0x02030
807#define PRB0_HEAD 0x02034
808#define PRB0_START 0x02038
809#define PRB0_CTL 0x0203c
585fb111
JB
810#define PRB1_TAIL 0x02040 /* 915+ only */
811#define PRB1_HEAD 0x02044 /* 915+ only */
812#define PRB1_START 0x02048 /* 915+ only */
813#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 814#endif
63eeaf38
JB
815#define IPEIR_I965 0x02064
816#define IPEHR_I965 0x02068
817#define INSTDONE_I965 0x0206c
d53bd484
BW
818#define GEN7_INSTDONE_1 0x0206c
819#define GEN7_SC_INSTDONE 0x07100
820#define GEN7_SAMPLER_INSTDONE 0x0e160
821#define GEN7_ROW_INSTDONE 0x0e164
822#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
823#define RING_IPEIR(base) ((base)+0x64)
824#define RING_IPEHR(base) ((base)+0x68)
825#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
826#define RING_INSTPS(base) ((base)+0x70)
827#define RING_DMA_FADD(base) ((base)+0x78)
828#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 829#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
830#define INSTPS 0x02070 /* 965+ only */
831#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
832#define ACTHD_I965 0x02074
833#define HWS_PGA 0x02080
834#define HWS_ADDRESS_MASK 0xfffff000
835#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
836#define PWRCTXA 0x2088 /* 965GM+ only */
837#define PWRCTX_EN (1<<0)
585fb111 838#define IPEIR 0x02088
63eeaf38
JB
839#define IPEHR 0x0208c
840#define INSTDONE 0x02090
585fb111
JB
841#define NOPID 0x02094
842#define HWSTAM 0x02098
9d2f41fa 843#define DMA_FADD_I8XX 0x020d0
94e39e28 844#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
845#define RING_BBADDR(base) ((base)+0x140)
846#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 847
f406839f 848#define ERROR_GEN6 0x040a0
71e172e8 849#define GEN7_ERR_INT 0x44040
de032bf4 850#define ERR_INT_POISON (1<<31)
8664281b 851#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 852#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 853#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 854#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 855#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 856#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 857#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 858#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 859#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 860
3f1e109a
PZ
861#define FPGA_DBG 0x42300
862#define FPGA_DBG_RM_NOCLAIM (1<<31)
863
0f3b6849 864#define DERRMR 0x44050
4e0bbc31 865/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
866#define DERRMR_PIPEA_SCANLINE (1<<0)
867#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
868#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
869#define DERRMR_PIPEA_VBLANK (1<<3)
870#define DERRMR_PIPEA_HBLANK (1<<5)
871#define DERRMR_PIPEB_SCANLINE (1<<8)
872#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
873#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
874#define DERRMR_PIPEB_VBLANK (1<<11)
875#define DERRMR_PIPEB_HBLANK (1<<13)
876/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
877#define DERRMR_PIPEC_SCANLINE (1<<14)
878#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
879#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
880#define DERRMR_PIPEC_VBLANK (1<<21)
881#define DERRMR_PIPEC_HBLANK (1<<22)
882
0f3b6849 883
de6e2eaf
EA
884/* GM45+ chicken bits -- debug workaround bits that may be required
885 * for various sorts of correct behavior. The top 16 bits of each are
886 * the enables for writing to the corresponding low bit.
887 */
888#define _3D_CHICKEN 0x02084
4283908e 889#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
890#define _3D_CHICKEN2 0x0208c
891/* Disables pipelining of read flushes past the SF-WIZ interface.
892 * Required on all Ironlake steppings according to the B-Spec, but the
893 * particular danger of not doing so is not specified.
894 */
895# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
896#define _3D_CHICKEN3 0x02090
87f8020e 897#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 898#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
899#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
900#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 901
71cf39b1
EA
902#define MI_MODE 0x0209c
903# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 904# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 905# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 906# define MODE_IDLE (1 << 9)
71cf39b1 907
f8f2ac9a 908#define GEN6_GT_MODE 0x20d0
a607c1a4 909#define GEN7_GT_MODE 0x7008
8d85d272
VS
910#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
911#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
912#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
913#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
914#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 915#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 916
1ec14ad3 917#define GFX_MODE 0x02520
b095cd0a 918#define GFX_MODE_GEN7 0x0229c
5eb719cd 919#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 920#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 921#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
922#define GFX_SURFACE_FAULT_ENABLE (1<<12)
923#define GFX_REPLAY_MODE (1<<11)
924#define GFX_PSMI_GRANULARITY (1<<10)
925#define GFX_PPGTT_ENABLE (1<<9)
926
a7e806de
DV
927#define VLV_DISPLAY_BASE 0x180000
928
585fb111
JB
929#define SCPD0 0x0209c /* 915+ only */
930#define IER 0x020a0
931#define IIR 0x020a4
932#define IMR 0x020a8
933#define ISR 0x020ac
07ec7ec5 934#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 935#define GCFG_DIS (1<<8)
ff763010
VS
936#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
937#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
938#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
939#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
940#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 941#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 942#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
943#define EIR 0x020b0
944#define EMR 0x020b4
945#define ESR 0x020b8
63eeaf38
JB
946#define GM45_ERROR_PAGE_TABLE (1<<5)
947#define GM45_ERROR_MEM_PRIV (1<<4)
948#define I915_ERROR_PAGE_TABLE (1<<4)
949#define GM45_ERROR_CP_PRIV (1<<3)
950#define I915_ERROR_MEMORY_REFRESH (1<<1)
951#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 952#define INSTPM 0x020c0
ee980b80 953#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
954#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
955 will not assert AGPBUSY# and will only
956 be delivered when out of C3. */
84f9f938 957#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
958#define INSTPM_TLB_INVALIDATE (1<<9)
959#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
960#define ACTHD 0x020c8
961#define FW_BLC 0x020d8
8692d00e 962#define FW_BLC2 0x020dc
585fb111 963#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
964#define FW_BLC_SELF_EN_MASK (1<<31)
965#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
966#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
967#define MM_BURST_LENGTH 0x00700000
968#define MM_FIFO_WATERMARK 0x0001F000
969#define LM_BURST_LENGTH 0x00000700
970#define LM_FIFO_WATERMARK 0x0000001F
585fb111 971#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
972
973/* Make render/texture TLB fetches lower priorty than associated data
974 * fetches. This is not turned on by default
975 */
976#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
977
978/* Isoch request wait on GTT enable (Display A/B/C streams).
979 * Make isoch requests stall on the TLB update. May cause
980 * display underruns (test mode only)
981 */
982#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
983
984/* Block grant count for isoch requests when block count is
985 * set to a finite value.
986 */
987#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
988#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
989#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
990#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
991#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
992
993/* Enable render writes to complete in C2/C3/C4 power states.
994 * If this isn't enabled, render writes are prevented in low
995 * power states. That seems bad to me.
996 */
997#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
998
999/* This acknowledges an async flip immediately instead
1000 * of waiting for 2TLB fetches.
1001 */
1002#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1003
1004/* Enables non-sequential data reads through arbiter
1005 */
0206e353 1006#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1007
1008/* Disable FSB snooping of cacheable write cycles from binner/render
1009 * command stream
1010 */
1011#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1012
1013/* Arbiter time slice for non-isoch streams */
1014#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1015#define MI_ARB_TIME_SLICE_1 (0 << 5)
1016#define MI_ARB_TIME_SLICE_2 (1 << 5)
1017#define MI_ARB_TIME_SLICE_4 (2 << 5)
1018#define MI_ARB_TIME_SLICE_6 (3 << 5)
1019#define MI_ARB_TIME_SLICE_8 (4 << 5)
1020#define MI_ARB_TIME_SLICE_10 (5 << 5)
1021#define MI_ARB_TIME_SLICE_14 (6 << 5)
1022#define MI_ARB_TIME_SLICE_16 (7 << 5)
1023
1024/* Low priority grace period page size */
1025#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1026#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1027
1028/* Disable display A/B trickle feed */
1029#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1030
1031/* Set display plane priority */
1032#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1033#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1034
585fb111 1035#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1036#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1037#define CM0_IZ_OPT_DISABLE (1<<6)
1038#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1039#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1040#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1041#define CM0_COLOR_EVICT_DISABLE (1<<3)
1042#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1043#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1044#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1045#define GFX_FLSH_CNTL_GEN6 0x101008
1046#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1047#define ECOSKPD 0x021d0
1048#define ECO_GATING_CX_ONLY (1<<3)
1049#define ECO_FLIP_DONE (1<<0)
585fb111 1050
fe27c606
CW
1051#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1052#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1053#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1054#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1055#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1056
4efe0708
JB
1057#define GEN6_BLITTER_ECOSKPD 0x221d0
1058#define GEN6_BLITTER_LOCK_SHIFT 16
1059#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1060
295e8bb7
VS
1061#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1062#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1063
881f47b6 1064#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1065#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1066#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1067#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1068#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1069
cc609d5d
BW
1070/* On modern GEN architectures interrupt control consists of two sets
1071 * of registers. The first set pertains to the ring generating the
1072 * interrupt. The second control is for the functional block generating the
1073 * interrupt. These are PM, GT, DE, etc.
1074 *
1075 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1076 * GT interrupt bits, so we don't need to duplicate the defines.
1077 *
1078 * These defines should cover us well from SNB->HSW with minor exceptions
1079 * it can also work on ILK.
1080 */
1081#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1082#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1083#define GT_BLT_USER_INTERRUPT (1 << 22)
1084#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1085#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1086#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1087#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1088#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1089#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1090#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1091#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1092#define GT_RENDER_USER_INTERRUPT (1 << 0)
1093
12638c57
BW
1094#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1095#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1096
35a85ac6
BW
1097#define GT_PARITY_ERROR(dev) \
1098 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1099 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1100
cc609d5d
BW
1101/* These are all the "old" interrupts */
1102#define ILK_BSD_USER_INTERRUPT (1<<5)
1103#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1104#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1105#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1106#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1107#define I915_HWB_OOM_INTERRUPT (1<<13)
1108#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1109#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1110#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1111#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1112#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1113#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1114#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1115#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1116#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1117#define I915_DEBUG_INTERRUPT (1<<2)
1118#define I915_USER_INTERRUPT (1<<1)
1119#define I915_ASLE_INTERRUPT (1<<0)
1120#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
1121
1122#define GEN6_BSD_RNCID 0x12198
1123
a1e969e0
BW
1124#define GEN7_FF_THREAD_MODE 0x20a0
1125#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1126#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1127#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1128#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1129#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1130#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1131#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1132#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1133#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1134#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1135#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1136#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1137#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1138#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1139#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1140
585fb111
JB
1141/*
1142 * Framebuffer compression (915+ only)
1143 */
1144
1145#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1146#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1147#define FBC_CONTROL 0x03208
1148#define FBC_CTL_EN (1<<31)
1149#define FBC_CTL_PERIODIC (1<<30)
1150#define FBC_CTL_INTERVAL_SHIFT (16)
1151#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1152#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1153#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1154#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1155#define FBC_COMMAND 0x0320c
1156#define FBC_CMD_COMPRESS (1<<0)
1157#define FBC_STATUS 0x03210
1158#define FBC_STAT_COMPRESSING (1<<31)
1159#define FBC_STAT_COMPRESSED (1<<30)
1160#define FBC_STAT_MODIFIED (1<<29)
82f34496 1161#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1162#define FBC_CONTROL2 0x03214
1163#define FBC_CTL_FENCE_DBL (0<<4)
1164#define FBC_CTL_IDLE_IMM (0<<2)
1165#define FBC_CTL_IDLE_FULL (1<<2)
1166#define FBC_CTL_IDLE_LINE (2<<2)
1167#define FBC_CTL_IDLE_DEBUG (3<<2)
1168#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1169#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1170#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1171#define FBC_TAG 0x03300
585fb111
JB
1172
1173#define FBC_LL_SIZE (1536)
1174
74dff282
JB
1175/* Framebuffer compression for GM45+ */
1176#define DPFC_CB_BASE 0x3200
1177#define DPFC_CONTROL 0x3208
1178#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1179#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1180#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1181#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1182#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1183#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1184#define DPFC_SR_EN (1<<10)
1185#define DPFC_CTL_LIMIT_1X (0<<6)
1186#define DPFC_CTL_LIMIT_2X (1<<6)
1187#define DPFC_CTL_LIMIT_4X (2<<6)
1188#define DPFC_RECOMP_CTL 0x320c
1189#define DPFC_RECOMP_STALL_EN (1<<27)
1190#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1191#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1192#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1193#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1194#define DPFC_STATUS 0x3210
1195#define DPFC_INVAL_SEG_SHIFT (16)
1196#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1197#define DPFC_COMP_SEG_SHIFT (0)
1198#define DPFC_COMP_SEG_MASK (0x000003ff)
1199#define DPFC_STATUS2 0x3214
1200#define DPFC_FENCE_YOFF 0x3218
1201#define DPFC_CHICKEN 0x3224
1202#define DPFC_HT_MODIFY (1<<31)
1203
b52eb4dc
ZY
1204/* Framebuffer compression for Ironlake */
1205#define ILK_DPFC_CB_BASE 0x43200
1206#define ILK_DPFC_CONTROL 0x43208
1207/* The bit 28-8 is reserved */
1208#define DPFC_RESERVED (0x1FFFFF00)
1209#define ILK_DPFC_RECOMP_CTL 0x4320c
1210#define ILK_DPFC_STATUS 0x43210
1211#define ILK_DPFC_FENCE_YOFF 0x43218
1212#define ILK_DPFC_CHICKEN 0x43224
1213#define ILK_FBC_RT_BASE 0x2128
1214#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1215#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1216
1217#define ILK_DISPLAY_CHICKEN1 0x42000
1218#define ILK_FBCQ_DIS (1<<22)
0206e353 1219#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1220
b52eb4dc 1221
9c04f015
YL
1222/*
1223 * Framebuffer compression for Sandybridge
1224 *
1225 * The following two registers are of type GTTMMADR
1226 */
1227#define SNB_DPFC_CTL_SA 0x100100
1228#define SNB_CPU_FENCE_ENABLE (1<<29)
1229#define DPFC_CPU_FENCE_OFFSET 0x100104
1230
abe959c7
RV
1231/* Framebuffer compression for Ivybridge */
1232#define IVB_FBC_RT_BASE 0x7020
1233
42db64ef
PZ
1234#define IPS_CTL 0x43408
1235#define IPS_ENABLE (1 << 31)
9c04f015 1236
fd3da6c9
RV
1237#define MSG_FBC_REND_STATE 0x50380
1238#define FBC_REND_NUKE (1<<2)
1239#define FBC_REND_CACHE_CLEAN (1<<1)
1240
585fb111
JB
1241/*
1242 * GPIO regs
1243 */
1244#define GPIOA 0x5010
1245#define GPIOB 0x5014
1246#define GPIOC 0x5018
1247#define GPIOD 0x501c
1248#define GPIOE 0x5020
1249#define GPIOF 0x5024
1250#define GPIOG 0x5028
1251#define GPIOH 0x502c
1252# define GPIO_CLOCK_DIR_MASK (1 << 0)
1253# define GPIO_CLOCK_DIR_IN (0 << 1)
1254# define GPIO_CLOCK_DIR_OUT (1 << 1)
1255# define GPIO_CLOCK_VAL_MASK (1 << 2)
1256# define GPIO_CLOCK_VAL_OUT (1 << 3)
1257# define GPIO_CLOCK_VAL_IN (1 << 4)
1258# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1259# define GPIO_DATA_DIR_MASK (1 << 8)
1260# define GPIO_DATA_DIR_IN (0 << 9)
1261# define GPIO_DATA_DIR_OUT (1 << 9)
1262# define GPIO_DATA_VAL_MASK (1 << 10)
1263# define GPIO_DATA_VAL_OUT (1 << 11)
1264# define GPIO_DATA_VAL_IN (1 << 12)
1265# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1266
f899fc64
CW
1267#define GMBUS0 0x5100 /* clock/port select */
1268#define GMBUS_RATE_100KHZ (0<<8)
1269#define GMBUS_RATE_50KHZ (1<<8)
1270#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1271#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1272#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1273#define GMBUS_PORT_DISABLED 0
1274#define GMBUS_PORT_SSC 1
1275#define GMBUS_PORT_VGADDC 2
1276#define GMBUS_PORT_PANEL 3
1277#define GMBUS_PORT_DPC 4 /* HDMIC */
1278#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1279#define GMBUS_PORT_DPD 6 /* HDMID */
1280#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1281#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1282#define GMBUS1 0x5104 /* command/status */
1283#define GMBUS_SW_CLR_INT (1<<31)
1284#define GMBUS_SW_RDY (1<<30)
1285#define GMBUS_ENT (1<<29) /* enable timeout */
1286#define GMBUS_CYCLE_NONE (0<<25)
1287#define GMBUS_CYCLE_WAIT (1<<25)
1288#define GMBUS_CYCLE_INDEX (2<<25)
1289#define GMBUS_CYCLE_STOP (4<<25)
1290#define GMBUS_BYTE_COUNT_SHIFT 16
1291#define GMBUS_SLAVE_INDEX_SHIFT 8
1292#define GMBUS_SLAVE_ADDR_SHIFT 1
1293#define GMBUS_SLAVE_READ (1<<0)
1294#define GMBUS_SLAVE_WRITE (0<<0)
1295#define GMBUS2 0x5108 /* status */
1296#define GMBUS_INUSE (1<<15)
1297#define GMBUS_HW_WAIT_PHASE (1<<14)
1298#define GMBUS_STALL_TIMEOUT (1<<13)
1299#define GMBUS_INT (1<<12)
1300#define GMBUS_HW_RDY (1<<11)
1301#define GMBUS_SATOER (1<<10)
1302#define GMBUS_ACTIVE (1<<9)
1303#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1304#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1305#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1306#define GMBUS_NAK_EN (1<<3)
1307#define GMBUS_IDLE_EN (1<<2)
1308#define GMBUS_HW_WAIT_EN (1<<1)
1309#define GMBUS_HW_RDY_EN (1<<0)
1310#define GMBUS5 0x5120 /* byte index */
1311#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1312
585fb111
JB
1313/*
1314 * Clock control & power management
1315 */
a57c774a
AK
1316#define DPLL_A_OFFSET 0x6014
1317#define DPLL_B_OFFSET 0x6018
5c969aa7
DL
1318#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1319 dev_priv->info.display_mmio_offset)
585fb111
JB
1320
1321#define VGA0 0x6000
1322#define VGA1 0x6004
1323#define VGA_PD 0x6010
1324#define VGA0_PD_P2_DIV_4 (1 << 7)
1325#define VGA0_PD_P1_DIV_2 (1 << 5)
1326#define VGA0_PD_P1_SHIFT 0
1327#define VGA0_PD_P1_MASK (0x1f << 0)
1328#define VGA1_PD_P2_DIV_4 (1 << 15)
1329#define VGA1_PD_P1_DIV_2 (1 << 13)
1330#define VGA1_PD_P1_SHIFT 8
1331#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1332#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1333#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1334#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1335#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1336#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1337#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1338#define DPLL_VGA_MODE_DIS (1 << 28)
1339#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1340#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1341#define DPLL_MODE_MASK (3 << 26)
1342#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1343#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1344#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1345#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1346#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1347#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1348#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1349#define DPLL_LOCK_VLV (1<<15)
598fac6b 1350#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1351#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1352#define DPLL_PORTC_READY_MASK (0xf << 4)
1353#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1354
585fb111
JB
1355#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1356/*
1357 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1358 * this field (only one bit may be set).
1359 */
1360#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1361#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1362#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1363/* i830, required in DVO non-gang */
1364#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1365#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1366#define PLL_REF_INPUT_DREFCLK (0 << 13)
1367#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1368#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1369#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1370#define PLL_REF_INPUT_MASK (3 << 13)
1371#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1372/* Ironlake */
b9055052
ZW
1373# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1374# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1375# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1376# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1377# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1378
585fb111
JB
1379/*
1380 * Parallel to Serial Load Pulse phase selection.
1381 * Selects the phase for the 10X DPLL clock for the PCIe
1382 * digital display port. The range is 4 to 13; 10 or more
1383 * is just a flip delay. The default is 6
1384 */
1385#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1386#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1387/*
1388 * SDVO multiplier for 945G/GM. Not used on 965.
1389 */
1390#define SDVO_MULTIPLIER_MASK 0x000000ff
1391#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1392#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a
AK
1393
1394#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1395#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
5c969aa7
DL
1396#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1397 dev_priv->info.display_mmio_offset)
a57c774a 1398
585fb111
JB
1399/*
1400 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1401 *
1402 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1403 */
1404#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1405#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1406/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1407#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1408#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1409/*
1410 * SDVO/UDI pixel multiplier.
1411 *
1412 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1413 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1414 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1415 * dummy bytes in the datastream at an increased clock rate, with both sides of
1416 * the link knowing how many bytes are fill.
1417 *
1418 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1419 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1420 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1421 * through an SDVO command.
1422 *
1423 * This register field has values of multiplication factor minus 1, with
1424 * a maximum multiplier of 5 for SDVO.
1425 */
1426#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1427#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1428/*
1429 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1430 * This best be set to the default value (3) or the CRT won't work. No,
1431 * I don't entirely understand what this does...
1432 */
1433#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1434#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1435
9db4a9c7
JB
1436#define _FPA0 0x06040
1437#define _FPA1 0x06044
1438#define _FPB0 0x06048
1439#define _FPB1 0x0604c
1440#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1441#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1442#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1443#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1444#define FP_N_DIV_SHIFT 16
1445#define FP_M1_DIV_MASK 0x00003f00
1446#define FP_M1_DIV_SHIFT 8
1447#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1448#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1449#define FP_M2_DIV_SHIFT 0
1450#define DPLL_TEST 0x606c
1451#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1452#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1453#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1454#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1455#define DPLLB_TEST_N_BYPASS (1 << 19)
1456#define DPLLB_TEST_M_BYPASS (1 << 18)
1457#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1458#define DPLLA_TEST_N_BYPASS (1 << 3)
1459#define DPLLA_TEST_M_BYPASS (1 << 2)
1460#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1461#define D_STATE 0x6104
dc96e9b8 1462#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1463#define DSTATE_PLL_D3_OFF (1<<3)
1464#define DSTATE_GFX_CLOCK_GATING (1<<1)
1465#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1466#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1467# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1468# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1469# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1470# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1471# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1472# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1473# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1474# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1475# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1476# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1477# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1478# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1479# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1480# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1481# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1482# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1483# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1484# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1485# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1486# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1487# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1488# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1489# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1490# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1491# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1492# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1493# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1494# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1495/**
1496 * This bit must be set on the 830 to prevent hangs when turning off the
1497 * overlay scaler.
1498 */
1499# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1500# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1501# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1502# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1503# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1504
1505#define RENCLK_GATE_D1 0x6204
1506# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1507# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1508# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1509# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1510# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1511# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1512# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1513# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1514# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1515/** This bit must be unset on 855,865 */
1516# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1517# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1518# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1519# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1520/** This bit must be set on 855,865. */
1521# define SV_CLOCK_GATE_DISABLE (1 << 0)
1522# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1523# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1524# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1525# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1526# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1527# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1528# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1529# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1530# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1531# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1532# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1533# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1534# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1535# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1536# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1537# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1538# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1539
1540# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1541/** This bit must always be set on 965G/965GM */
1542# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1543# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1544# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1545# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1546# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1547# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1548/** This bit must always be set on 965G */
1549# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1550# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1551# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1552# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1553# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1554# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1555# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1556# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1557# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1558# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1559# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1560# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1561# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1562# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1563# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1564# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1565# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1566# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1567# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1568
1569#define RENCLK_GATE_D2 0x6208
1570#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1571#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1572#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1573#define RAMCLK_GATE_D 0x6210 /* CRL only */
1574#define DEUC 0x6214 /* CRL only */
585fb111 1575
d88b2270 1576#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1577#define FW_CSPWRDWNEN (1<<15)
1578
e0d8d59b
VS
1579#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1580
24eb2d59
CML
1581#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1582#define CDCLK_FREQ_SHIFT 4
1583#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1584#define CZCLK_FREQ_MASK 0xf
1585#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1586
585fb111
JB
1587/*
1588 * Palette regs
1589 */
a57c774a
AK
1590#define PALETTE_A_OFFSET 0xa000
1591#define PALETTE_B_OFFSET 0xa800
5c969aa7
DL
1592#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1593 dev_priv->info.display_mmio_offset)
585fb111 1594
673a394b
EA
1595/* MCH MMIO space */
1596
1597/*
1598 * MCHBAR mirror.
1599 *
1600 * This mirrors the MCHBAR MMIO space whose location is determined by
1601 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1602 * every way. It is not accessible from the CP register read instructions.
1603 *
515b2392
PZ
1604 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1605 * just read.
673a394b
EA
1606 */
1607#define MCHBAR_MIRROR_BASE 0x10000
1608
1398261a
YL
1609#define MCHBAR_MIRROR_BASE_SNB 0x140000
1610
3ebecd07 1611/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1612#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1613
673a394b
EA
1614/** 915-945 and GM965 MCH register controlling DRAM channel access */
1615#define DCC 0x10200
1616#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1617#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1618#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1619#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1620#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1621#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1622
95534263
LP
1623/** Pineview MCH register contains DDR3 setting */
1624#define CSHRDDR3CTL 0x101a8
1625#define CSHRDDR3CTL_DDR3 (1 << 2)
1626
673a394b
EA
1627/** 965 MCH register controlling DRAM channel configuration */
1628#define C0DRB3 0x10206
1629#define C1DRB3 0x10606
1630
f691e2f4
DV
1631/** snb MCH registers for reading the DRAM channel configuration */
1632#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1633#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1634#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1635#define MAD_DIMM_ECC_MASK (0x3 << 24)
1636#define MAD_DIMM_ECC_OFF (0x0 << 24)
1637#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1638#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1639#define MAD_DIMM_ECC_ON (0x3 << 24)
1640#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1641#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1642#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1643#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1644#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1645#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1646#define MAD_DIMM_A_SELECT (0x1 << 16)
1647/* DIMM sizes are in multiples of 256mb. */
1648#define MAD_DIMM_B_SIZE_SHIFT 8
1649#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1650#define MAD_DIMM_A_SIZE_SHIFT 0
1651#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1652
1d7aaa0c
DV
1653/** snb MCH registers for priority tuning */
1654#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1655#define MCH_SSKPD_WM0_MASK 0x3f
1656#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1657
ec013e7f
JB
1658#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1659
b11248df
KP
1660/* Clocking configuration register */
1661#define CLKCFG 0x10c00
7662c8bd 1662#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1663#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1664#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1665#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1666#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1667#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1668/* Note, below two are guess */
b11248df 1669#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1670#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1671#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1672#define CLKCFG_MEM_533 (1 << 4)
1673#define CLKCFG_MEM_667 (2 << 4)
1674#define CLKCFG_MEM_800 (3 << 4)
1675#define CLKCFG_MEM_MASK (7 << 4)
1676
ea056c14
JB
1677#define TSC1 0x11001
1678#define TSE (1<<0)
7648fa99
JB
1679#define TR1 0x11006
1680#define TSFS 0x11020
1681#define TSFS_SLOPE_MASK 0x0000ff00
1682#define TSFS_SLOPE_SHIFT 8
1683#define TSFS_INTR_MASK 0x000000ff
1684
f97108d1
JB
1685#define CRSTANDVID 0x11100
1686#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1687#define PXVFREQ_PX_MASK 0x7f000000
1688#define PXVFREQ_PX_SHIFT 24
1689#define VIDFREQ_BASE 0x11110
1690#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1691#define VIDFREQ2 0x11114
1692#define VIDFREQ3 0x11118
1693#define VIDFREQ4 0x1111c
1694#define VIDFREQ_P0_MASK 0x1f000000
1695#define VIDFREQ_P0_SHIFT 24
1696#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1697#define VIDFREQ_P0_CSCLK_SHIFT 20
1698#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1699#define VIDFREQ_P0_CRCLK_SHIFT 16
1700#define VIDFREQ_P1_MASK 0x00001f00
1701#define VIDFREQ_P1_SHIFT 8
1702#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1703#define VIDFREQ_P1_CSCLK_SHIFT 4
1704#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1705#define INTTOEXT_BASE_ILK 0x11300
1706#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1707#define INTTOEXT_MAP3_SHIFT 24
1708#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1709#define INTTOEXT_MAP2_SHIFT 16
1710#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1711#define INTTOEXT_MAP1_SHIFT 8
1712#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1713#define INTTOEXT_MAP0_SHIFT 0
1714#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1715#define MEMSWCTL 0x11170 /* Ironlake only */
1716#define MEMCTL_CMD_MASK 0xe000
1717#define MEMCTL_CMD_SHIFT 13
1718#define MEMCTL_CMD_RCLK_OFF 0
1719#define MEMCTL_CMD_RCLK_ON 1
1720#define MEMCTL_CMD_CHFREQ 2
1721#define MEMCTL_CMD_CHVID 3
1722#define MEMCTL_CMD_VMMOFF 4
1723#define MEMCTL_CMD_VMMON 5
1724#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1725 when command complete */
1726#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1727#define MEMCTL_FREQ_SHIFT 8
1728#define MEMCTL_SFCAVM (1<<7)
1729#define MEMCTL_TGT_VID_MASK 0x007f
1730#define MEMIHYST 0x1117c
1731#define MEMINTREN 0x11180 /* 16 bits */
1732#define MEMINT_RSEXIT_EN (1<<8)
1733#define MEMINT_CX_SUPR_EN (1<<7)
1734#define MEMINT_CONT_BUSY_EN (1<<6)
1735#define MEMINT_AVG_BUSY_EN (1<<5)
1736#define MEMINT_EVAL_CHG_EN (1<<4)
1737#define MEMINT_MON_IDLE_EN (1<<3)
1738#define MEMINT_UP_EVAL_EN (1<<2)
1739#define MEMINT_DOWN_EVAL_EN (1<<1)
1740#define MEMINT_SW_CMD_EN (1<<0)
1741#define MEMINTRSTR 0x11182 /* 16 bits */
1742#define MEM_RSEXIT_MASK 0xc000
1743#define MEM_RSEXIT_SHIFT 14
1744#define MEM_CONT_BUSY_MASK 0x3000
1745#define MEM_CONT_BUSY_SHIFT 12
1746#define MEM_AVG_BUSY_MASK 0x0c00
1747#define MEM_AVG_BUSY_SHIFT 10
1748#define MEM_EVAL_CHG_MASK 0x0300
1749#define MEM_EVAL_BUSY_SHIFT 8
1750#define MEM_MON_IDLE_MASK 0x00c0
1751#define MEM_MON_IDLE_SHIFT 6
1752#define MEM_UP_EVAL_MASK 0x0030
1753#define MEM_UP_EVAL_SHIFT 4
1754#define MEM_DOWN_EVAL_MASK 0x000c
1755#define MEM_DOWN_EVAL_SHIFT 2
1756#define MEM_SW_CMD_MASK 0x0003
1757#define MEM_INT_STEER_GFX 0
1758#define MEM_INT_STEER_CMR 1
1759#define MEM_INT_STEER_SMI 2
1760#define MEM_INT_STEER_SCI 3
1761#define MEMINTRSTS 0x11184
1762#define MEMINT_RSEXIT (1<<7)
1763#define MEMINT_CONT_BUSY (1<<6)
1764#define MEMINT_AVG_BUSY (1<<5)
1765#define MEMINT_EVAL_CHG (1<<4)
1766#define MEMINT_MON_IDLE (1<<3)
1767#define MEMINT_UP_EVAL (1<<2)
1768#define MEMINT_DOWN_EVAL (1<<1)
1769#define MEMINT_SW_CMD (1<<0)
1770#define MEMMODECTL 0x11190
1771#define MEMMODE_BOOST_EN (1<<31)
1772#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1773#define MEMMODE_BOOST_FREQ_SHIFT 24
1774#define MEMMODE_IDLE_MODE_MASK 0x00030000
1775#define MEMMODE_IDLE_MODE_SHIFT 16
1776#define MEMMODE_IDLE_MODE_EVAL 0
1777#define MEMMODE_IDLE_MODE_CONT 1
1778#define MEMMODE_HWIDLE_EN (1<<15)
1779#define MEMMODE_SWMODE_EN (1<<14)
1780#define MEMMODE_RCLK_GATE (1<<13)
1781#define MEMMODE_HW_UPDATE (1<<12)
1782#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1783#define MEMMODE_FSTART_SHIFT 8
1784#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1785#define MEMMODE_FMAX_SHIFT 4
1786#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1787#define RCBMAXAVG 0x1119c
1788#define MEMSWCTL2 0x1119e /* Cantiga only */
1789#define SWMEMCMD_RENDER_OFF (0 << 13)
1790#define SWMEMCMD_RENDER_ON (1 << 13)
1791#define SWMEMCMD_SWFREQ (2 << 13)
1792#define SWMEMCMD_TARVID (3 << 13)
1793#define SWMEMCMD_VRM_OFF (4 << 13)
1794#define SWMEMCMD_VRM_ON (5 << 13)
1795#define CMDSTS (1<<12)
1796#define SFCAVM (1<<11)
1797#define SWFREQ_MASK 0x0380 /* P0-7 */
1798#define SWFREQ_SHIFT 7
1799#define TARVID_MASK 0x001f
1800#define MEMSTAT_CTG 0x111a0
1801#define RCBMINAVG 0x111a0
1802#define RCUPEI 0x111b0
1803#define RCDNEI 0x111b4
88271da3
JB
1804#define RSTDBYCTL 0x111b8
1805#define RS1EN (1<<31)
1806#define RS2EN (1<<30)
1807#define RS3EN (1<<29)
1808#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1809#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1810#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1811#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1812#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1813#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1814#define RSX_STATUS_MASK (7<<20)
1815#define RSX_STATUS_ON (0<<20)
1816#define RSX_STATUS_RC1 (1<<20)
1817#define RSX_STATUS_RC1E (2<<20)
1818#define RSX_STATUS_RS1 (3<<20)
1819#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1820#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1821#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1822#define RSX_STATUS_RSVD2 (7<<20)
1823#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1824#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1825#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1826#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1827#define RS1CONTSAV_MASK (3<<14)
1828#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1829#define RS1CONTSAV_RSVD (1<<14)
1830#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1831#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1832#define NORMSLEXLAT_MASK (3<<12)
1833#define SLOW_RS123 (0<<12)
1834#define SLOW_RS23 (1<<12)
1835#define SLOW_RS3 (2<<12)
1836#define NORMAL_RS123 (3<<12)
1837#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1838#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1839#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1840#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1841#define RS_CSTATE_MASK (3<<4)
1842#define RS_CSTATE_C367_RS1 (0<<4)
1843#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1844#define RS_CSTATE_RSVD (2<<4)
1845#define RS_CSTATE_C367_RS2 (3<<4)
1846#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1847#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1848#define VIDCTL 0x111c0
1849#define VIDSTS 0x111c8
1850#define VIDSTART 0x111cc /* 8 bits */
1851#define MEMSTAT_ILK 0x111f8
1852#define MEMSTAT_VID_MASK 0x7f00
1853#define MEMSTAT_VID_SHIFT 8
1854#define MEMSTAT_PSTATE_MASK 0x00f8
1855#define MEMSTAT_PSTATE_SHIFT 3
1856#define MEMSTAT_MON_ACTV (1<<2)
1857#define MEMSTAT_SRC_CTL_MASK 0x0003
1858#define MEMSTAT_SRC_CTL_CORE 0
1859#define MEMSTAT_SRC_CTL_TRB 1
1860#define MEMSTAT_SRC_CTL_THM 2
1861#define MEMSTAT_SRC_CTL_STDBY 3
1862#define RCPREVBSYTUPAVG 0x113b8
1863#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1864#define PMMISC 0x11214
1865#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1866#define SDEW 0x1124c
1867#define CSIEW0 0x11250
1868#define CSIEW1 0x11254
1869#define CSIEW2 0x11258
1870#define PEW 0x1125c
1871#define DEW 0x11270
1872#define MCHAFE 0x112c0
1873#define CSIEC 0x112e0
1874#define DMIEC 0x112e4
1875#define DDREC 0x112e8
1876#define PEG0EC 0x112ec
1877#define PEG1EC 0x112f0
1878#define GFXEC 0x112f4
1879#define RPPREVBSYTUPAVG 0x113b8
1880#define RPPREVBSYTDNAVG 0x113bc
1881#define ECR 0x11600
1882#define ECR_GPFE (1<<31)
1883#define ECR_IMONE (1<<30)
1884#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1885#define OGW0 0x11608
1886#define OGW1 0x1160c
1887#define EG0 0x11610
1888#define EG1 0x11614
1889#define EG2 0x11618
1890#define EG3 0x1161c
1891#define EG4 0x11620
1892#define EG5 0x11624
1893#define EG6 0x11628
1894#define EG7 0x1162c
1895#define PXW 0x11664
1896#define PXWL 0x11680
1897#define LCFUSE02 0x116c0
1898#define LCFUSE_HIV_MASK 0x000000ff
1899#define CSIPLL0 0x12c10
1900#define DDRMPLL1 0X12c20
7d57382e
EA
1901#define PEG_BAND_GAP_DATA 0x14d68
1902
c4de7b0f
CW
1903#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1904#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1905#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1906
153b4b95
BW
1907#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1908#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1909#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 1910
aa40d6bb
ZN
1911/*
1912 * Logical Context regs
1913 */
1914#define CCID 0x2180
1915#define CCID_EN (1<<0)
e8016055
VS
1916/*
1917 * Notes on SNB/IVB/VLV context size:
1918 * - Power context is saved elsewhere (LLC or stolen)
1919 * - Ring/execlist context is saved on SNB, not on IVB
1920 * - Extended context size already includes render context size
1921 * - We always need to follow the extended context size.
1922 * SNB BSpec has comments indicating that we should use the
1923 * render context size instead if execlists are disabled, but
1924 * based on empirical testing that's just nonsense.
1925 * - Pipelined/VF state is saved on SNB/IVB respectively
1926 * - GT1 size just indicates how much of render context
1927 * doesn't need saving on GT1
1928 */
fe1cc68f
BW
1929#define CXT_SIZE 0x21a0
1930#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1931#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1932#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1933#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1934#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1935#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1936 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1937 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1938#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1939#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1940#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1941#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1942#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1943#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1944#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1945#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1946 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1947/* Haswell does have the CXT_SIZE register however it does not appear to be
1948 * valid. Now, docs explain in dwords what is in the context object. The full
1949 * size is 70720 bytes, however, the power context and execlist context will
1950 * never be saved (power context is stored elsewhere, and execlists don't work
1951 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1952 */
1953#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
1954/* Same as Haswell, but 72064 bytes now. */
1955#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1956
fe1cc68f 1957
e454a05d
JB
1958#define VLV_CLK_CTL2 0x101104
1959#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1960
585fb111
JB
1961/*
1962 * Overlay regs
1963 */
1964
1965#define OVADD 0x30000
1966#define DOVSTA 0x30008
1967#define OC_BUF (0x3<<20)
1968#define OGAMC5 0x30010
1969#define OGAMC4 0x30014
1970#define OGAMC3 0x30018
1971#define OGAMC2 0x3001c
1972#define OGAMC1 0x30020
1973#define OGAMC0 0x30024
1974
1975/*
1976 * Display engine regs
1977 */
1978
8bf1e9f1 1979/* Pipe A CRC regs */
a57c774a 1980#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 1981#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 1982/* ivb+ source selection */
8bf1e9f1
SH
1983#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1984#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1985#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 1986/* ilk+ source selection */
5a6b5c84
DV
1987#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1988#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1989#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1990/* embedded DP port on the north display block, reserved on ivb */
1991#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1992#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
1993/* vlv source selection */
1994#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1995#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1996#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1997/* with DP port the pipe source is invalid */
1998#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1999#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2000#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2001/* gen3+ source selection */
2002#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2003#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2004#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2005/* with DP/TV port the pipe source is invalid */
2006#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2007#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2008#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2009#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2010#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2011/* gen2 doesn't have source selection bits */
52f843f6 2012#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2013
5a6b5c84
DV
2014#define _PIPE_CRC_RES_1_A_IVB 0x60064
2015#define _PIPE_CRC_RES_2_A_IVB 0x60068
2016#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2017#define _PIPE_CRC_RES_4_A_IVB 0x60070
2018#define _PIPE_CRC_RES_5_A_IVB 0x60074
2019
a57c774a
AK
2020#define _PIPE_CRC_RES_RED_A 0x60060
2021#define _PIPE_CRC_RES_GREEN_A 0x60064
2022#define _PIPE_CRC_RES_BLUE_A 0x60068
2023#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2024#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2025
2026/* Pipe B CRC regs */
5a6b5c84
DV
2027#define _PIPE_CRC_RES_1_B_IVB 0x61064
2028#define _PIPE_CRC_RES_2_B_IVB 0x61068
2029#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2030#define _PIPE_CRC_RES_4_B_IVB 0x61070
2031#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2032
a57c774a 2033#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2034#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2035 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2036#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2037 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2038#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2039 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2040#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2041 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2042#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2043 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2044
0b5c5ed0 2045#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2046 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2047#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2048 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2049#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2050 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2051#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2052 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2053#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2054 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2055
585fb111 2056/* Pipe A timing regs */
a57c774a
AK
2057#define _HTOTAL_A 0x60000
2058#define _HBLANK_A 0x60004
2059#define _HSYNC_A 0x60008
2060#define _VTOTAL_A 0x6000c
2061#define _VBLANK_A 0x60010
2062#define _VSYNC_A 0x60014
2063#define _PIPEASRC 0x6001c
2064#define _BCLRPAT_A 0x60020
2065#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2066
2067/* Pipe B timing regs */
a57c774a
AK
2068#define _HTOTAL_B 0x61000
2069#define _HBLANK_B 0x61004
2070#define _HSYNC_B 0x61008
2071#define _VTOTAL_B 0x6100c
2072#define _VBLANK_B 0x61010
2073#define _VSYNC_B 0x61014
2074#define _PIPEBSRC 0x6101c
2075#define _BCLRPAT_B 0x61020
2076#define _VSYNCSHIFT_B 0x61028
2077
2078#define TRANSCODER_A_OFFSET 0x60000
2079#define TRANSCODER_B_OFFSET 0x61000
2080#define TRANSCODER_C_OFFSET 0x62000
2081#define TRANSCODER_EDP_OFFSET 0x6f000
2082
5c969aa7
DL
2083#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2084 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2085 dev_priv->info.display_mmio_offset)
a57c774a
AK
2086
2087#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2088#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2089#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2090#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2091#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2092#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2093#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2094#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2095#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2096
ed8546ac
BW
2097/* HSW+ eDP PSR registers */
2098#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2099#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
2100#define EDP_PSR_ENABLE (1<<31)
2101#define EDP_PSR_LINK_DISABLE (0<<27)
2102#define EDP_PSR_LINK_STANDBY (1<<27)
2103#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2104#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2105#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2106#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2107#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2108#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2109#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2110#define EDP_PSR_TP1_TP2_SEL (0<<11)
2111#define EDP_PSR_TP1_TP3_SEL (1<<11)
2112#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2113#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2114#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2115#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2116#define EDP_PSR_TP1_TIME_500us (0<<4)
2117#define EDP_PSR_TP1_TIME_100us (1<<4)
2118#define EDP_PSR_TP1_TIME_2500us (2<<4)
2119#define EDP_PSR_TP1_TIME_0us (3<<4)
2120#define EDP_PSR_IDLE_FRAME_SHIFT 0
2121
18b5992c
BW
2122#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2123#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2124#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2125#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2126#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2127#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2128#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2129#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2130
18b5992c 2131#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2132#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2133#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2134#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2135#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2136#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2137#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2138#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2139#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2140#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2141#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2142#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2143#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2144#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2145#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2146#define EDP_PSR_STATUS_COUNT_SHIFT 16
2147#define EDP_PSR_STATUS_COUNT_MASK 0xf
2148#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2149#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2150#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2151#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2152#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2153#define EDP_PSR_STATUS_IDLE_MASK 0xf
2154
18b5992c 2155#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2156#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2157
18b5992c 2158#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2159#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2160#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2161#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2162
585fb111
JB
2163/* VGA port control */
2164#define ADPA 0x61100
ebc0fd88 2165#define PCH_ADPA 0xe1100
540a8950 2166#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2167
585fb111
JB
2168#define ADPA_DAC_ENABLE (1<<31)
2169#define ADPA_DAC_DISABLE 0
2170#define ADPA_PIPE_SELECT_MASK (1<<30)
2171#define ADPA_PIPE_A_SELECT 0
2172#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2173#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2174/* CPT uses bits 29:30 for pch transcoder select */
2175#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2176#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2177#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2178#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2179#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2180#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2181#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2182#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2183#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2184#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2185#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2186#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2187#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2188#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2189#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2190#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2191#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2192#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2193#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2194#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2195#define ADPA_SETS_HVPOLARITY 0
60222c0c 2196#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2197#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2198#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2199#define ADPA_HSYNC_CNTL_ENABLE 0
2200#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2201#define ADPA_VSYNC_ACTIVE_LOW 0
2202#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2203#define ADPA_HSYNC_ACTIVE_LOW 0
2204#define ADPA_DPMS_MASK (~(3<<10))
2205#define ADPA_DPMS_ON (0<<10)
2206#define ADPA_DPMS_SUSPEND (1<<10)
2207#define ADPA_DPMS_STANDBY (2<<10)
2208#define ADPA_DPMS_OFF (3<<10)
2209
939fe4d7 2210
585fb111 2211/* Hotplug control (945+ only) */
5c969aa7 2212#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2213#define PORTB_HOTPLUG_INT_EN (1 << 29)
2214#define PORTC_HOTPLUG_INT_EN (1 << 28)
2215#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2216#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2217#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2218#define TV_HOTPLUG_INT_EN (1 << 18)
2219#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2220#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2221 PORTC_HOTPLUG_INT_EN | \
2222 PORTD_HOTPLUG_INT_EN | \
2223 SDVOC_HOTPLUG_INT_EN | \
2224 SDVOB_HOTPLUG_INT_EN | \
2225 CRT_HOTPLUG_INT_EN)
585fb111 2226#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2227#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2228/* must use period 64 on GM45 according to docs */
2229#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2230#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2231#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2232#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2233#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2234#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2235#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2236#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2237#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2238#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2239#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2240#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2241
5c969aa7 2242#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2243/*
2244 * HDMI/DP bits are gen4+
2245 *
2246 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2247 * Please check the detailed lore in the commit message for for experimental
2248 * evidence.
2249 */
232a6ee9
TP
2250#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2251#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2252#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2253/* VLV DP/HDMI bits again match Bspec */
2254#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2255#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2256#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12
DV
2257#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2258#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2259#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2260/* CRT/TV common between gen3+ */
585fb111
JB
2261#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2262#define TV_HOTPLUG_INT_STATUS (1 << 10)
2263#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2264#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2265#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2266#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2267#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2268#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2269#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2270#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2271
084b612e
CW
2272/* SDVO is different across gen3/4 */
2273#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2274#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2275/*
2276 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2277 * since reality corrobates that they're the same as on gen3. But keep these
2278 * bits here (and the comment!) to help any other lost wanderers back onto the
2279 * right tracks.
2280 */
084b612e
CW
2281#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2282#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2283#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2284#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2285#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2286 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2287 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2288 PORTB_HOTPLUG_INT_STATUS | \
2289 PORTC_HOTPLUG_INT_STATUS | \
2290 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2291
2292#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2293 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2294 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2295 PORTB_HOTPLUG_INT_STATUS | \
2296 PORTC_HOTPLUG_INT_STATUS | \
2297 PORTD_HOTPLUG_INT_STATUS)
585fb111 2298
c20cd312
PZ
2299/* SDVO and HDMI port control.
2300 * The same register may be used for SDVO or HDMI */
2301#define GEN3_SDVOB 0x61140
2302#define GEN3_SDVOC 0x61160
2303#define GEN4_HDMIB GEN3_SDVOB
2304#define GEN4_HDMIC GEN3_SDVOC
2305#define PCH_SDVOB 0xe1140
2306#define PCH_HDMIB PCH_SDVOB
2307#define PCH_HDMIC 0xe1150
2308#define PCH_HDMID 0xe1160
2309
84093603
DV
2310#define PORT_DFT_I9XX 0x61150
2311#define DC_BALANCE_RESET (1 << 25)
2312#define PORT_DFT2_G4X 0x61154
2313#define DC_BALANCE_RESET_VLV (1 << 31)
2314#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2315#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2316#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2317
c20cd312
PZ
2318/* Gen 3 SDVO bits: */
2319#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2320#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2321#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2322#define SDVO_PIPE_B_SELECT (1 << 30)
2323#define SDVO_STALL_SELECT (1 << 29)
2324#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2325/**
2326 * 915G/GM SDVO pixel multiplier.
585fb111 2327 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2328 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2329 */
c20cd312 2330#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2331#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2332#define SDVO_PHASE_SELECT_MASK (15 << 19)
2333#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2334#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2335#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2336#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2337#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2338#define SDVO_DETECTED (1 << 2)
585fb111 2339/* Bits to be preserved when writing */
c20cd312
PZ
2340#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2341 SDVO_INTERRUPT_ENABLE)
2342#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2343
2344/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2345#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2346#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2347#define SDVO_ENCODING_SDVO (0 << 10)
2348#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2349#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2350#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2351#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2352#define SDVO_AUDIO_ENABLE (1 << 6)
2353/* VSYNC/HSYNC bits new with 965, default is to be set */
2354#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2355#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2356
2357/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2358#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2359#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2360
2361/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2362#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2363#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2364
585fb111
JB
2365
2366/* DVO port control */
2367#define DVOA 0x61120
2368#define DVOB 0x61140
2369#define DVOC 0x61160
2370#define DVO_ENABLE (1 << 31)
2371#define DVO_PIPE_B_SELECT (1 << 30)
2372#define DVO_PIPE_STALL_UNUSED (0 << 28)
2373#define DVO_PIPE_STALL (1 << 28)
2374#define DVO_PIPE_STALL_TV (2 << 28)
2375#define DVO_PIPE_STALL_MASK (3 << 28)
2376#define DVO_USE_VGA_SYNC (1 << 15)
2377#define DVO_DATA_ORDER_I740 (0 << 14)
2378#define DVO_DATA_ORDER_FP (1 << 14)
2379#define DVO_VSYNC_DISABLE (1 << 11)
2380#define DVO_HSYNC_DISABLE (1 << 10)
2381#define DVO_VSYNC_TRISTATE (1 << 9)
2382#define DVO_HSYNC_TRISTATE (1 << 8)
2383#define DVO_BORDER_ENABLE (1 << 7)
2384#define DVO_DATA_ORDER_GBRG (1 << 6)
2385#define DVO_DATA_ORDER_RGGB (0 << 6)
2386#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2387#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2388#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2389#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2390#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2391#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2392#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2393#define DVO_PRESERVE_MASK (0x7<<24)
2394#define DVOA_SRCDIM 0x61124
2395#define DVOB_SRCDIM 0x61144
2396#define DVOC_SRCDIM 0x61164
2397#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2398#define DVO_SRCDIM_VERTICAL_SHIFT 0
2399
2400/* LVDS port control */
2401#define LVDS 0x61180
2402/*
2403 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2404 * the DPLL semantics change when the LVDS is assigned to that pipe.
2405 */
2406#define LVDS_PORT_EN (1 << 31)
2407/* Selects pipe B for LVDS data. Must be set on pre-965. */
2408#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2409#define LVDS_PIPE_MASK (1 << 30)
1519b995 2410#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2411/* LVDS dithering flag on 965/g4x platform */
2412#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2413/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2414#define LVDS_VSYNC_POLARITY (1 << 21)
2415#define LVDS_HSYNC_POLARITY (1 << 20)
2416
a3e17eb8
ZY
2417/* Enable border for unscaled (or aspect-scaled) display */
2418#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2419/*
2420 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2421 * pixel.
2422 */
2423#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2424#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2425#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2426/*
2427 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2428 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2429 * on.
2430 */
2431#define LVDS_A3_POWER_MASK (3 << 6)
2432#define LVDS_A3_POWER_DOWN (0 << 6)
2433#define LVDS_A3_POWER_UP (3 << 6)
2434/*
2435 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2436 * is set.
2437 */
2438#define LVDS_CLKB_POWER_MASK (3 << 4)
2439#define LVDS_CLKB_POWER_DOWN (0 << 4)
2440#define LVDS_CLKB_POWER_UP (3 << 4)
2441/*
2442 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2443 * setting for whether we are in dual-channel mode. The B3 pair will
2444 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2445 */
2446#define LVDS_B0B3_POWER_MASK (3 << 2)
2447#define LVDS_B0B3_POWER_DOWN (0 << 2)
2448#define LVDS_B0B3_POWER_UP (3 << 2)
2449
3c17fe4b
DH
2450/* Video Data Island Packet control */
2451#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2452/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2453 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2454 * of the infoframe structure specified by CEA-861. */
2455#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2456#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2457#define VIDEO_DIP_CTL 0x61170
2da8af54 2458/* Pre HSW: */
3c17fe4b 2459#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2460#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2461#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2462#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2463#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2464#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2465#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2466#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2467#define VIDEO_DIP_SELECT_AVI (0 << 19)
2468#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2469#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2470#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2471#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2472#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2473#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2474#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2475/* HSW and later: */
0dd87d20
PZ
2476#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2477#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2478#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2479#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2480#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2481#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2482
585fb111
JB
2483/* Panel power sequencing */
2484#define PP_STATUS 0x61200
2485#define PP_ON (1 << 31)
2486/*
2487 * Indicates that all dependencies of the panel are on:
2488 *
2489 * - PLL enabled
2490 * - pipe enabled
2491 * - LVDS/DVOB/DVOC on
2492 */
2493#define PP_READY (1 << 30)
2494#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2495#define PP_SEQUENCE_POWER_UP (1 << 28)
2496#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2497#define PP_SEQUENCE_MASK (3 << 28)
2498#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2499#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2500#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2501#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2502#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2503#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2504#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2505#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2506#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2507#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2508#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2509#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2510#define PP_CONTROL 0x61204
2511#define POWER_TARGET_ON (1 << 0)
2512#define PP_ON_DELAYS 0x61208
2513#define PP_OFF_DELAYS 0x6120c
2514#define PP_DIVISOR 0x61210
2515
2516/* Panel fitting */
5c969aa7 2517#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2518#define PFIT_ENABLE (1 << 31)
2519#define PFIT_PIPE_MASK (3 << 29)
2520#define PFIT_PIPE_SHIFT 29
2521#define VERT_INTERP_DISABLE (0 << 10)
2522#define VERT_INTERP_BILINEAR (1 << 10)
2523#define VERT_INTERP_MASK (3 << 10)
2524#define VERT_AUTO_SCALE (1 << 9)
2525#define HORIZ_INTERP_DISABLE (0 << 6)
2526#define HORIZ_INTERP_BILINEAR (1 << 6)
2527#define HORIZ_INTERP_MASK (3 << 6)
2528#define HORIZ_AUTO_SCALE (1 << 5)
2529#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2530#define PFIT_FILTER_FUZZY (0 << 24)
2531#define PFIT_SCALING_AUTO (0 << 26)
2532#define PFIT_SCALING_PROGRAMMED (1 << 26)
2533#define PFIT_SCALING_PILLAR (2 << 26)
2534#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2535#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2536/* Pre-965 */
2537#define PFIT_VERT_SCALE_SHIFT 20
2538#define PFIT_VERT_SCALE_MASK 0xfff00000
2539#define PFIT_HORIZ_SCALE_SHIFT 4
2540#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2541/* 965+ */
2542#define PFIT_VERT_SCALE_SHIFT_965 16
2543#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2544#define PFIT_HORIZ_SCALE_SHIFT_965 0
2545#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2546
5c969aa7 2547#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2548
5c969aa7
DL
2549#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2550#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2551#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2552 _VLV_BLC_PWM_CTL2_B)
2553
5c969aa7
DL
2554#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2555#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2556#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2557 _VLV_BLC_PWM_CTL_B)
2558
5c969aa7
DL
2559#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2560#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2561#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2562 _VLV_BLC_HIST_CTL_B)
2563
585fb111 2564/* Backlight control */
5c969aa7 2565#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2566#define BLM_PWM_ENABLE (1 << 31)
2567#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2568#define BLM_PIPE_SELECT (1 << 29)
2569#define BLM_PIPE_SELECT_IVB (3 << 29)
2570#define BLM_PIPE_A (0 << 29)
2571#define BLM_PIPE_B (1 << 29)
2572#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2573#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2574#define BLM_TRANSCODER_B BLM_PIPE_B
2575#define BLM_TRANSCODER_C BLM_PIPE_C
2576#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2577#define BLM_PIPE(pipe) ((pipe) << 29)
2578#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2579#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2580#define BLM_PHASE_IN_ENABLE (1 << 25)
2581#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2582#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2583#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2584#define BLM_PHASE_IN_COUNT_SHIFT (8)
2585#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2586#define BLM_PHASE_IN_INCR_SHIFT (0)
2587#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2588#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2589/*
2590 * This is the most significant 15 bits of the number of backlight cycles in a
2591 * complete cycle of the modulated backlight control.
2592 *
2593 * The actual value is this field multiplied by two.
2594 */
7cf41601
DV
2595#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2596#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2597#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2598/*
2599 * This is the number of cycles out of the backlight modulation cycle for which
2600 * the backlight is on.
2601 *
2602 * This field must be no greater than the number of cycles in the complete
2603 * backlight modulation cycle.
2604 */
2605#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2606#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2607#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2608#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2609
5c969aa7 2610#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2611
7cf41601
DV
2612/* New registers for PCH-split platforms. Safe where new bits show up, the
2613 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2614#define BLC_PWM_CPU_CTL2 0x48250
2615#define BLC_PWM_CPU_CTL 0x48254
2616
be256dc7
PZ
2617#define HSW_BLC_PWM2_CTL 0x48350
2618
7cf41601
DV
2619/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2620 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2621#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2622#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2623#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2624#define BLM_PCH_POLARITY (1 << 29)
2625#define BLC_PWM_PCH_CTL2 0xc8254
2626
be256dc7
PZ
2627#define UTIL_PIN_CTL 0x48400
2628#define UTIL_PIN_ENABLE (1 << 31)
2629
2630#define PCH_GTC_CTL 0xe7000
2631#define PCH_GTC_ENABLE (1 << 31)
2632
585fb111
JB
2633/* TV port control */
2634#define TV_CTL 0x68000
2635/** Enables the TV encoder */
2636# define TV_ENC_ENABLE (1 << 31)
2637/** Sources the TV encoder input from pipe B instead of A. */
2638# define TV_ENC_PIPEB_SELECT (1 << 30)
2639/** Outputs composite video (DAC A only) */
2640# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2641/** Outputs SVideo video (DAC B/C) */
2642# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2643/** Outputs Component video (DAC A/B/C) */
2644# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2645/** Outputs Composite and SVideo (DAC A/B/C) */
2646# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2647# define TV_TRILEVEL_SYNC (1 << 21)
2648/** Enables slow sync generation (945GM only) */
2649# define TV_SLOW_SYNC (1 << 20)
2650/** Selects 4x oversampling for 480i and 576p */
2651# define TV_OVERSAMPLE_4X (0 << 18)
2652/** Selects 2x oversampling for 720p and 1080i */
2653# define TV_OVERSAMPLE_2X (1 << 18)
2654/** Selects no oversampling for 1080p */
2655# define TV_OVERSAMPLE_NONE (2 << 18)
2656/** Selects 8x oversampling */
2657# define TV_OVERSAMPLE_8X (3 << 18)
2658/** Selects progressive mode rather than interlaced */
2659# define TV_PROGRESSIVE (1 << 17)
2660/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2661# define TV_PAL_BURST (1 << 16)
2662/** Field for setting delay of Y compared to C */
2663# define TV_YC_SKEW_MASK (7 << 12)
2664/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2665# define TV_ENC_SDP_FIX (1 << 11)
2666/**
2667 * Enables a fix for the 915GM only.
2668 *
2669 * Not sure what it does.
2670 */
2671# define TV_ENC_C0_FIX (1 << 10)
2672/** Bits that must be preserved by software */
d2d9f232 2673# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2674# define TV_FUSE_STATE_MASK (3 << 4)
2675/** Read-only state that reports all features enabled */
2676# define TV_FUSE_STATE_ENABLED (0 << 4)
2677/** Read-only state that reports that Macrovision is disabled in hardware*/
2678# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2679/** Read-only state that reports that TV-out is disabled in hardware. */
2680# define TV_FUSE_STATE_DISABLED (2 << 4)
2681/** Normal operation */
2682# define TV_TEST_MODE_NORMAL (0 << 0)
2683/** Encoder test pattern 1 - combo pattern */
2684# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2685/** Encoder test pattern 2 - full screen vertical 75% color bars */
2686# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2687/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2688# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2689/** Encoder test pattern 4 - random noise */
2690# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2691/** Encoder test pattern 5 - linear color ramps */
2692# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2693/**
2694 * This test mode forces the DACs to 50% of full output.
2695 *
2696 * This is used for load detection in combination with TVDAC_SENSE_MASK
2697 */
2698# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2699# define TV_TEST_MODE_MASK (7 << 0)
2700
2701#define TV_DAC 0x68004
b8ed2a4f 2702# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2703/**
2704 * Reports that DAC state change logic has reported change (RO).
2705 *
2706 * This gets cleared when TV_DAC_STATE_EN is cleared
2707*/
2708# define TVDAC_STATE_CHG (1 << 31)
2709# define TVDAC_SENSE_MASK (7 << 28)
2710/** Reports that DAC A voltage is above the detect threshold */
2711# define TVDAC_A_SENSE (1 << 30)
2712/** Reports that DAC B voltage is above the detect threshold */
2713# define TVDAC_B_SENSE (1 << 29)
2714/** Reports that DAC C voltage is above the detect threshold */
2715# define TVDAC_C_SENSE (1 << 28)
2716/**
2717 * Enables DAC state detection logic, for load-based TV detection.
2718 *
2719 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2720 * to off, for load detection to work.
2721 */
2722# define TVDAC_STATE_CHG_EN (1 << 27)
2723/** Sets the DAC A sense value to high */
2724# define TVDAC_A_SENSE_CTL (1 << 26)
2725/** Sets the DAC B sense value to high */
2726# define TVDAC_B_SENSE_CTL (1 << 25)
2727/** Sets the DAC C sense value to high */
2728# define TVDAC_C_SENSE_CTL (1 << 24)
2729/** Overrides the ENC_ENABLE and DAC voltage levels */
2730# define DAC_CTL_OVERRIDE (1 << 7)
2731/** Sets the slew rate. Must be preserved in software */
2732# define ENC_TVDAC_SLEW_FAST (1 << 6)
2733# define DAC_A_1_3_V (0 << 4)
2734# define DAC_A_1_1_V (1 << 4)
2735# define DAC_A_0_7_V (2 << 4)
cb66c692 2736# define DAC_A_MASK (3 << 4)
585fb111
JB
2737# define DAC_B_1_3_V (0 << 2)
2738# define DAC_B_1_1_V (1 << 2)
2739# define DAC_B_0_7_V (2 << 2)
cb66c692 2740# define DAC_B_MASK (3 << 2)
585fb111
JB
2741# define DAC_C_1_3_V (0 << 0)
2742# define DAC_C_1_1_V (1 << 0)
2743# define DAC_C_0_7_V (2 << 0)
cb66c692 2744# define DAC_C_MASK (3 << 0)
585fb111
JB
2745
2746/**
2747 * CSC coefficients are stored in a floating point format with 9 bits of
2748 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2749 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2750 * -1 (0x3) being the only legal negative value.
2751 */
2752#define TV_CSC_Y 0x68010
2753# define TV_RY_MASK 0x07ff0000
2754# define TV_RY_SHIFT 16
2755# define TV_GY_MASK 0x00000fff
2756# define TV_GY_SHIFT 0
2757
2758#define TV_CSC_Y2 0x68014
2759# define TV_BY_MASK 0x07ff0000
2760# define TV_BY_SHIFT 16
2761/**
2762 * Y attenuation for component video.
2763 *
2764 * Stored in 1.9 fixed point.
2765 */
2766# define TV_AY_MASK 0x000003ff
2767# define TV_AY_SHIFT 0
2768
2769#define TV_CSC_U 0x68018
2770# define TV_RU_MASK 0x07ff0000
2771# define TV_RU_SHIFT 16
2772# define TV_GU_MASK 0x000007ff
2773# define TV_GU_SHIFT 0
2774
2775#define TV_CSC_U2 0x6801c
2776# define TV_BU_MASK 0x07ff0000
2777# define TV_BU_SHIFT 16
2778/**
2779 * U attenuation for component video.
2780 *
2781 * Stored in 1.9 fixed point.
2782 */
2783# define TV_AU_MASK 0x000003ff
2784# define TV_AU_SHIFT 0
2785
2786#define TV_CSC_V 0x68020
2787# define TV_RV_MASK 0x0fff0000
2788# define TV_RV_SHIFT 16
2789# define TV_GV_MASK 0x000007ff
2790# define TV_GV_SHIFT 0
2791
2792#define TV_CSC_V2 0x68024
2793# define TV_BV_MASK 0x07ff0000
2794# define TV_BV_SHIFT 16
2795/**
2796 * V attenuation for component video.
2797 *
2798 * Stored in 1.9 fixed point.
2799 */
2800# define TV_AV_MASK 0x000007ff
2801# define TV_AV_SHIFT 0
2802
2803#define TV_CLR_KNOBS 0x68028
2804/** 2s-complement brightness adjustment */
2805# define TV_BRIGHTNESS_MASK 0xff000000
2806# define TV_BRIGHTNESS_SHIFT 24
2807/** Contrast adjustment, as a 2.6 unsigned floating point number */
2808# define TV_CONTRAST_MASK 0x00ff0000
2809# define TV_CONTRAST_SHIFT 16
2810/** Saturation adjustment, as a 2.6 unsigned floating point number */
2811# define TV_SATURATION_MASK 0x0000ff00
2812# define TV_SATURATION_SHIFT 8
2813/** Hue adjustment, as an integer phase angle in degrees */
2814# define TV_HUE_MASK 0x000000ff
2815# define TV_HUE_SHIFT 0
2816
2817#define TV_CLR_LEVEL 0x6802c
2818/** Controls the DAC level for black */
2819# define TV_BLACK_LEVEL_MASK 0x01ff0000
2820# define TV_BLACK_LEVEL_SHIFT 16
2821/** Controls the DAC level for blanking */
2822# define TV_BLANK_LEVEL_MASK 0x000001ff
2823# define TV_BLANK_LEVEL_SHIFT 0
2824
2825#define TV_H_CTL_1 0x68030
2826/** Number of pixels in the hsync. */
2827# define TV_HSYNC_END_MASK 0x1fff0000
2828# define TV_HSYNC_END_SHIFT 16
2829/** Total number of pixels minus one in the line (display and blanking). */
2830# define TV_HTOTAL_MASK 0x00001fff
2831# define TV_HTOTAL_SHIFT 0
2832
2833#define TV_H_CTL_2 0x68034
2834/** Enables the colorburst (needed for non-component color) */
2835# define TV_BURST_ENA (1 << 31)
2836/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2837# define TV_HBURST_START_SHIFT 16
2838# define TV_HBURST_START_MASK 0x1fff0000
2839/** Length of the colorburst */
2840# define TV_HBURST_LEN_SHIFT 0
2841# define TV_HBURST_LEN_MASK 0x0001fff
2842
2843#define TV_H_CTL_3 0x68038
2844/** End of hblank, measured in pixels minus one from start of hsync */
2845# define TV_HBLANK_END_SHIFT 16
2846# define TV_HBLANK_END_MASK 0x1fff0000
2847/** Start of hblank, measured in pixels minus one from start of hsync */
2848# define TV_HBLANK_START_SHIFT 0
2849# define TV_HBLANK_START_MASK 0x0001fff
2850
2851#define TV_V_CTL_1 0x6803c
2852/** XXX */
2853# define TV_NBR_END_SHIFT 16
2854# define TV_NBR_END_MASK 0x07ff0000
2855/** XXX */
2856# define TV_VI_END_F1_SHIFT 8
2857# define TV_VI_END_F1_MASK 0x00003f00
2858/** XXX */
2859# define TV_VI_END_F2_SHIFT 0
2860# define TV_VI_END_F2_MASK 0x0000003f
2861
2862#define TV_V_CTL_2 0x68040
2863/** Length of vsync, in half lines */
2864# define TV_VSYNC_LEN_MASK 0x07ff0000
2865# define TV_VSYNC_LEN_SHIFT 16
2866/** Offset of the start of vsync in field 1, measured in one less than the
2867 * number of half lines.
2868 */
2869# define TV_VSYNC_START_F1_MASK 0x00007f00
2870# define TV_VSYNC_START_F1_SHIFT 8
2871/**
2872 * Offset of the start of vsync in field 2, measured in one less than the
2873 * number of half lines.
2874 */
2875# define TV_VSYNC_START_F2_MASK 0x0000007f
2876# define TV_VSYNC_START_F2_SHIFT 0
2877
2878#define TV_V_CTL_3 0x68044
2879/** Enables generation of the equalization signal */
2880# define TV_EQUAL_ENA (1 << 31)
2881/** Length of vsync, in half lines */
2882# define TV_VEQ_LEN_MASK 0x007f0000
2883# define TV_VEQ_LEN_SHIFT 16
2884/** Offset of the start of equalization in field 1, measured in one less than
2885 * the number of half lines.
2886 */
2887# define TV_VEQ_START_F1_MASK 0x0007f00
2888# define TV_VEQ_START_F1_SHIFT 8
2889/**
2890 * Offset of the start of equalization in field 2, measured in one less than
2891 * the number of half lines.
2892 */
2893# define TV_VEQ_START_F2_MASK 0x000007f
2894# define TV_VEQ_START_F2_SHIFT 0
2895
2896#define TV_V_CTL_4 0x68048
2897/**
2898 * Offset to start of vertical colorburst, measured in one less than the
2899 * number of lines from vertical start.
2900 */
2901# define TV_VBURST_START_F1_MASK 0x003f0000
2902# define TV_VBURST_START_F1_SHIFT 16
2903/**
2904 * Offset to the end of vertical colorburst, measured in one less than the
2905 * number of lines from the start of NBR.
2906 */
2907# define TV_VBURST_END_F1_MASK 0x000000ff
2908# define TV_VBURST_END_F1_SHIFT 0
2909
2910#define TV_V_CTL_5 0x6804c
2911/**
2912 * Offset to start of vertical colorburst, measured in one less than the
2913 * number of lines from vertical start.
2914 */
2915# define TV_VBURST_START_F2_MASK 0x003f0000
2916# define TV_VBURST_START_F2_SHIFT 16
2917/**
2918 * Offset to the end of vertical colorburst, measured in one less than the
2919 * number of lines from the start of NBR.
2920 */
2921# define TV_VBURST_END_F2_MASK 0x000000ff
2922# define TV_VBURST_END_F2_SHIFT 0
2923
2924#define TV_V_CTL_6 0x68050
2925/**
2926 * Offset to start of vertical colorburst, measured in one less than the
2927 * number of lines from vertical start.
2928 */
2929# define TV_VBURST_START_F3_MASK 0x003f0000
2930# define TV_VBURST_START_F3_SHIFT 16
2931/**
2932 * Offset to the end of vertical colorburst, measured in one less than the
2933 * number of lines from the start of NBR.
2934 */
2935# define TV_VBURST_END_F3_MASK 0x000000ff
2936# define TV_VBURST_END_F3_SHIFT 0
2937
2938#define TV_V_CTL_7 0x68054
2939/**
2940 * Offset to start of vertical colorburst, measured in one less than the
2941 * number of lines from vertical start.
2942 */
2943# define TV_VBURST_START_F4_MASK 0x003f0000
2944# define TV_VBURST_START_F4_SHIFT 16
2945/**
2946 * Offset to the end of vertical colorburst, measured in one less than the
2947 * number of lines from the start of NBR.
2948 */
2949# define TV_VBURST_END_F4_MASK 0x000000ff
2950# define TV_VBURST_END_F4_SHIFT 0
2951
2952#define TV_SC_CTL_1 0x68060
2953/** Turns on the first subcarrier phase generation DDA */
2954# define TV_SC_DDA1_EN (1 << 31)
2955/** Turns on the first subcarrier phase generation DDA */
2956# define TV_SC_DDA2_EN (1 << 30)
2957/** Turns on the first subcarrier phase generation DDA */
2958# define TV_SC_DDA3_EN (1 << 29)
2959/** Sets the subcarrier DDA to reset frequency every other field */
2960# define TV_SC_RESET_EVERY_2 (0 << 24)
2961/** Sets the subcarrier DDA to reset frequency every fourth field */
2962# define TV_SC_RESET_EVERY_4 (1 << 24)
2963/** Sets the subcarrier DDA to reset frequency every eighth field */
2964# define TV_SC_RESET_EVERY_8 (2 << 24)
2965/** Sets the subcarrier DDA to never reset the frequency */
2966# define TV_SC_RESET_NEVER (3 << 24)
2967/** Sets the peak amplitude of the colorburst.*/
2968# define TV_BURST_LEVEL_MASK 0x00ff0000
2969# define TV_BURST_LEVEL_SHIFT 16
2970/** Sets the increment of the first subcarrier phase generation DDA */
2971# define TV_SCDDA1_INC_MASK 0x00000fff
2972# define TV_SCDDA1_INC_SHIFT 0
2973
2974#define TV_SC_CTL_2 0x68064
2975/** Sets the rollover for the second subcarrier phase generation DDA */
2976# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2977# define TV_SCDDA2_SIZE_SHIFT 16
2978/** Sets the increent of the second subcarrier phase generation DDA */
2979# define TV_SCDDA2_INC_MASK 0x00007fff
2980# define TV_SCDDA2_INC_SHIFT 0
2981
2982#define TV_SC_CTL_3 0x68068
2983/** Sets the rollover for the third subcarrier phase generation DDA */
2984# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2985# define TV_SCDDA3_SIZE_SHIFT 16
2986/** Sets the increent of the third subcarrier phase generation DDA */
2987# define TV_SCDDA3_INC_MASK 0x00007fff
2988# define TV_SCDDA3_INC_SHIFT 0
2989
2990#define TV_WIN_POS 0x68070
2991/** X coordinate of the display from the start of horizontal active */
2992# define TV_XPOS_MASK 0x1fff0000
2993# define TV_XPOS_SHIFT 16
2994/** Y coordinate of the display from the start of vertical active (NBR) */
2995# define TV_YPOS_MASK 0x00000fff
2996# define TV_YPOS_SHIFT 0
2997
2998#define TV_WIN_SIZE 0x68074
2999/** Horizontal size of the display window, measured in pixels*/
3000# define TV_XSIZE_MASK 0x1fff0000
3001# define TV_XSIZE_SHIFT 16
3002/**
3003 * Vertical size of the display window, measured in pixels.
3004 *
3005 * Must be even for interlaced modes.
3006 */
3007# define TV_YSIZE_MASK 0x00000fff
3008# define TV_YSIZE_SHIFT 0
3009
3010#define TV_FILTER_CTL_1 0x68080
3011/**
3012 * Enables automatic scaling calculation.
3013 *
3014 * If set, the rest of the registers are ignored, and the calculated values can
3015 * be read back from the register.
3016 */
3017# define TV_AUTO_SCALE (1 << 31)
3018/**
3019 * Disables the vertical filter.
3020 *
3021 * This is required on modes more than 1024 pixels wide */
3022# define TV_V_FILTER_BYPASS (1 << 29)
3023/** Enables adaptive vertical filtering */
3024# define TV_VADAPT (1 << 28)
3025# define TV_VADAPT_MODE_MASK (3 << 26)
3026/** Selects the least adaptive vertical filtering mode */
3027# define TV_VADAPT_MODE_LEAST (0 << 26)
3028/** Selects the moderately adaptive vertical filtering mode */
3029# define TV_VADAPT_MODE_MODERATE (1 << 26)
3030/** Selects the most adaptive vertical filtering mode */
3031# define TV_VADAPT_MODE_MOST (3 << 26)
3032/**
3033 * Sets the horizontal scaling factor.
3034 *
3035 * This should be the fractional part of the horizontal scaling factor divided
3036 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3037 *
3038 * (src width - 1) / ((oversample * dest width) - 1)
3039 */
3040# define TV_HSCALE_FRAC_MASK 0x00003fff
3041# define TV_HSCALE_FRAC_SHIFT 0
3042
3043#define TV_FILTER_CTL_2 0x68084
3044/**
3045 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3046 *
3047 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3048 */
3049# define TV_VSCALE_INT_MASK 0x00038000
3050# define TV_VSCALE_INT_SHIFT 15
3051/**
3052 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3053 *
3054 * \sa TV_VSCALE_INT_MASK
3055 */
3056# define TV_VSCALE_FRAC_MASK 0x00007fff
3057# define TV_VSCALE_FRAC_SHIFT 0
3058
3059#define TV_FILTER_CTL_3 0x68088
3060/**
3061 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3062 *
3063 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3064 *
3065 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3066 */
3067# define TV_VSCALE_IP_INT_MASK 0x00038000
3068# define TV_VSCALE_IP_INT_SHIFT 15
3069/**
3070 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3071 *
3072 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3073 *
3074 * \sa TV_VSCALE_IP_INT_MASK
3075 */
3076# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3077# define TV_VSCALE_IP_FRAC_SHIFT 0
3078
3079#define TV_CC_CONTROL 0x68090
3080# define TV_CC_ENABLE (1 << 31)
3081/**
3082 * Specifies which field to send the CC data in.
3083 *
3084 * CC data is usually sent in field 0.
3085 */
3086# define TV_CC_FID_MASK (1 << 27)
3087# define TV_CC_FID_SHIFT 27
3088/** Sets the horizontal position of the CC data. Usually 135. */
3089# define TV_CC_HOFF_MASK 0x03ff0000
3090# define TV_CC_HOFF_SHIFT 16
3091/** Sets the vertical position of the CC data. Usually 21 */
3092# define TV_CC_LINE_MASK 0x0000003f
3093# define TV_CC_LINE_SHIFT 0
3094
3095#define TV_CC_DATA 0x68094
3096# define TV_CC_RDY (1 << 31)
3097/** Second word of CC data to be transmitted. */
3098# define TV_CC_DATA_2_MASK 0x007f0000
3099# define TV_CC_DATA_2_SHIFT 16
3100/** First word of CC data to be transmitted. */
3101# define TV_CC_DATA_1_MASK 0x0000007f
3102# define TV_CC_DATA_1_SHIFT 0
3103
3104#define TV_H_LUMA_0 0x68100
3105#define TV_H_LUMA_59 0x681ec
3106#define TV_H_CHROMA_0 0x68200
3107#define TV_H_CHROMA_59 0x682ec
3108#define TV_V_LUMA_0 0x68300
3109#define TV_V_LUMA_42 0x683a8
3110#define TV_V_CHROMA_0 0x68400
3111#define TV_V_CHROMA_42 0x684a8
3112
040d87f1 3113/* Display Port */
32f9d658 3114#define DP_A 0x64000 /* eDP */
040d87f1
KP
3115#define DP_B 0x64100
3116#define DP_C 0x64200
3117#define DP_D 0x64300
3118
3119#define DP_PORT_EN (1 << 31)
3120#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
3121#define DP_PIPE_MASK (1 << 30)
3122
040d87f1
KP
3123/* Link training mode - select a suitable mode for each stage */
3124#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3125#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3126#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3127#define DP_LINK_TRAIN_OFF (3 << 28)
3128#define DP_LINK_TRAIN_MASK (3 << 28)
3129#define DP_LINK_TRAIN_SHIFT 28
3130
8db9d77b
ZW
3131/* CPT Link training mode */
3132#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3133#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3134#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3135#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3136#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3137#define DP_LINK_TRAIN_SHIFT_CPT 8
3138
040d87f1
KP
3139/* Signal voltages. These are mostly controlled by the other end */
3140#define DP_VOLTAGE_0_4 (0 << 25)
3141#define DP_VOLTAGE_0_6 (1 << 25)
3142#define DP_VOLTAGE_0_8 (2 << 25)
3143#define DP_VOLTAGE_1_2 (3 << 25)
3144#define DP_VOLTAGE_MASK (7 << 25)
3145#define DP_VOLTAGE_SHIFT 25
3146
3147/* Signal pre-emphasis levels, like voltages, the other end tells us what
3148 * they want
3149 */
3150#define DP_PRE_EMPHASIS_0 (0 << 22)
3151#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3152#define DP_PRE_EMPHASIS_6 (2 << 22)
3153#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3154#define DP_PRE_EMPHASIS_MASK (7 << 22)
3155#define DP_PRE_EMPHASIS_SHIFT 22
3156
3157/* How many wires to use. I guess 3 was too hard */
17aa6be9 3158#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3159#define DP_PORT_WIDTH_MASK (7 << 19)
3160
3161/* Mystic DPCD version 1.1 special mode */
3162#define DP_ENHANCED_FRAMING (1 << 18)
3163
32f9d658
ZW
3164/* eDP */
3165#define DP_PLL_FREQ_270MHZ (0 << 16)
3166#define DP_PLL_FREQ_160MHZ (1 << 16)
3167#define DP_PLL_FREQ_MASK (3 << 16)
3168
040d87f1
KP
3169/** locked once port is enabled */
3170#define DP_PORT_REVERSAL (1 << 15)
3171
32f9d658
ZW
3172/* eDP */
3173#define DP_PLL_ENABLE (1 << 14)
3174
040d87f1
KP
3175/** sends the clock on lane 15 of the PEG for debug */
3176#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3177
3178#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3179#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
3180
3181/** limit RGB values to avoid confusing TVs */
3182#define DP_COLOR_RANGE_16_235 (1 << 8)
3183
3184/** Turn on the audio link */
3185#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3186
3187/** vs and hs sync polarity */
3188#define DP_SYNC_VS_HIGH (1 << 4)
3189#define DP_SYNC_HS_HIGH (1 << 3)
3190
3191/** A fantasy */
3192#define DP_DETECTED (1 << 2)
3193
3194/** The aux channel provides a way to talk to the
3195 * signal sink for DDC etc. Max packet size supported
3196 * is 20 bytes in each direction, hence the 5 fixed
3197 * data registers
3198 */
32f9d658
ZW
3199#define DPA_AUX_CH_CTL 0x64010
3200#define DPA_AUX_CH_DATA1 0x64014
3201#define DPA_AUX_CH_DATA2 0x64018
3202#define DPA_AUX_CH_DATA3 0x6401c
3203#define DPA_AUX_CH_DATA4 0x64020
3204#define DPA_AUX_CH_DATA5 0x64024
3205
040d87f1
KP
3206#define DPB_AUX_CH_CTL 0x64110
3207#define DPB_AUX_CH_DATA1 0x64114
3208#define DPB_AUX_CH_DATA2 0x64118
3209#define DPB_AUX_CH_DATA3 0x6411c
3210#define DPB_AUX_CH_DATA4 0x64120
3211#define DPB_AUX_CH_DATA5 0x64124
3212
3213#define DPC_AUX_CH_CTL 0x64210
3214#define DPC_AUX_CH_DATA1 0x64214
3215#define DPC_AUX_CH_DATA2 0x64218
3216#define DPC_AUX_CH_DATA3 0x6421c
3217#define DPC_AUX_CH_DATA4 0x64220
3218#define DPC_AUX_CH_DATA5 0x64224
3219
3220#define DPD_AUX_CH_CTL 0x64310
3221#define DPD_AUX_CH_DATA1 0x64314
3222#define DPD_AUX_CH_DATA2 0x64318
3223#define DPD_AUX_CH_DATA3 0x6431c
3224#define DPD_AUX_CH_DATA4 0x64320
3225#define DPD_AUX_CH_DATA5 0x64324
3226
3227#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3228#define DP_AUX_CH_CTL_DONE (1 << 30)
3229#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3230#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3231#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3232#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3233#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3234#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3235#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3236#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3237#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3238#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3239#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3240#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3241#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3242#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3243#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3244#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3245#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3246#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3247#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3248
3249/*
3250 * Computing GMCH M and N values for the Display Port link
3251 *
3252 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3253 *
3254 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3255 *
3256 * The GMCH value is used internally
3257 *
3258 * bytes_per_pixel is the number of bytes coming out of the plane,
3259 * which is after the LUTs, so we want the bytes for our color format.
3260 * For our current usage, this is always 3, one byte for R, G and B.
3261 */
e3b95f1e
DV
3262#define _PIPEA_DATA_M_G4X 0x70050
3263#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3264
3265/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3266#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3267#define TU_SIZE_SHIFT 25
a65851af 3268#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3269
a65851af
VS
3270#define DATA_LINK_M_N_MASK (0xffffff)
3271#define DATA_LINK_N_MAX (0x800000)
040d87f1 3272
e3b95f1e
DV
3273#define _PIPEA_DATA_N_G4X 0x70054
3274#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3275#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3276
3277/*
3278 * Computing Link M and N values for the Display Port link
3279 *
3280 * Link M / N = pixel_clock / ls_clk
3281 *
3282 * (the DP spec calls pixel_clock the 'strm_clk')
3283 *
3284 * The Link value is transmitted in the Main Stream
3285 * Attributes and VB-ID.
3286 */
3287
e3b95f1e
DV
3288#define _PIPEA_LINK_M_G4X 0x70060
3289#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3290#define PIPEA_DP_LINK_M_MASK (0xffffff)
3291
e3b95f1e
DV
3292#define _PIPEA_LINK_N_G4X 0x70064
3293#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3294#define PIPEA_DP_LINK_N_MASK (0xffffff)
3295
e3b95f1e
DV
3296#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3297#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3298#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3299#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3300
585fb111
JB
3301/* Display & cursor control */
3302
3303/* Pipe A */
a57c774a 3304#define _PIPEADSL 0x70000
837ba00f
PZ
3305#define DSL_LINEMASK_GEN2 0x00000fff
3306#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3307#define _PIPEACONF 0x70008
5eddb70b
CW
3308#define PIPECONF_ENABLE (1<<31)
3309#define PIPECONF_DISABLE 0
3310#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3311#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3312#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3313#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3314#define PIPECONF_SINGLE_WIDE 0
3315#define PIPECONF_PIPE_UNLOCKED 0
3316#define PIPECONF_PIPE_LOCKED (1<<25)
3317#define PIPECONF_PALETTE 0
3318#define PIPECONF_GAMMA (1<<24)
585fb111 3319#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3320#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3321#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3322/* Note that pre-gen3 does not support interlaced display directly. Panel
3323 * fitting must be disabled on pre-ilk for interlaced. */
3324#define PIPECONF_PROGRESSIVE (0 << 21)
3325#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3326#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3327#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3328#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3329/* Ironlake and later have a complete new set of values for interlaced. PFIT
3330 * means panel fitter required, PF means progressive fetch, DBL means power
3331 * saving pixel doubling. */
3332#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3333#define PIPECONF_INTERLACED_ILK (3 << 21)
3334#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3335#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3336#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3337#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3338#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3339#define PIPECONF_BPC_MASK (0x7 << 5)
3340#define PIPECONF_8BPC (0<<5)
3341#define PIPECONF_10BPC (1<<5)
3342#define PIPECONF_6BPC (2<<5)
3343#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3344#define PIPECONF_DITHER_EN (1<<4)
3345#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3346#define PIPECONF_DITHER_TYPE_SP (0<<2)
3347#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3348#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3349#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3350#define _PIPEASTAT 0x70024
585fb111 3351#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3352#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3353#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3354#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3355#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3356#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3357#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3358#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3359#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3360#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3361#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3362#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3363#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3364#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3365#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
585fb111
JB
3366#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3367#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3368#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3369#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3370#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3371#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3372#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3373#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3374#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3375#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3376#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3377#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3378#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3379#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3380#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3381#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3382#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
585fb111
JB
3383#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3384#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3385#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
585fb111
JB
3386#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3387#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3388#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3389#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3390
755e9019
ID
3391#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3392#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3393
a57c774a
AK
3394#define PIPE_A_OFFSET 0x70000
3395#define PIPE_B_OFFSET 0x71000
3396#define PIPE_C_OFFSET 0x72000
3397/*
3398 * There's actually no pipe EDP. Some pipe registers have
3399 * simply shifted from the pipe to the transcoder, while
3400 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3401 * to access such registers in transcoder EDP.
3402 */
3403#define PIPE_EDP_OFFSET 0x7f000
3404
5c969aa7
DL
3405#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3406 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3407 dev_priv->info.display_mmio_offset)
a57c774a
AK
3408
3409#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3410#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3411#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3412#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3413#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3414
756f85cf
PZ
3415#define _PIPE_MISC_A 0x70030
3416#define _PIPE_MISC_B 0x71030
3417#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3418#define PIPEMISC_DITHER_8_BPC (0<<5)
3419#define PIPEMISC_DITHER_10_BPC (1<<5)
3420#define PIPEMISC_DITHER_6_BPC (2<<5)
3421#define PIPEMISC_DITHER_12_BPC (3<<5)
3422#define PIPEMISC_DITHER_ENABLE (1<<4)
3423#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3424#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3425#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3426
b41fbda1 3427#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3428#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3429#define PIPEB_HLINE_INT_EN (1<<28)
3430#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3431#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3432#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3433#define PLANEB_FLIP_DONE_INT_EN (1<<24)
7983117f 3434#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3435#define PIPEA_HLINE_INT_EN (1<<20)
3436#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3437#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3438#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7
JB
3439#define PLANEA_FLIPDONE_INT_EN (1<<16)
3440
b41fbda1 3441#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3442#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3443#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3444#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3445#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3446#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3447#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3448#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3449#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3450#define DPINVGTT_EN_MASK 0xff0000
3451#define CURSORB_INVALID_GTT_STATUS (1<<7)
3452#define CURSORA_INVALID_GTT_STATUS (1<<6)
3453#define SPRITED_INVALID_GTT_STATUS (1<<5)
3454#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3455#define PLANEB_INVALID_GTT_STATUS (1<<3)
3456#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3457#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3458#define PLANEA_INVALID_GTT_STATUS (1<<0)
3459#define DPINVGTT_STATUS_MASK 0xff
3460
585fb111
JB
3461#define DSPARB 0x70030
3462#define DSPARB_CSTART_MASK (0x7f << 7)
3463#define DSPARB_CSTART_SHIFT 7
3464#define DSPARB_BSTART_MASK (0x7f)
3465#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3466#define DSPARB_BEND_SHIFT 9 /* on 855 */
3467#define DSPARB_AEND_SHIFT 0
3468
5c969aa7 3469#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3470#define DSPFW_SR_SHIFT 23
0206e353 3471#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3472#define DSPFW_CURSORB_SHIFT 16
d4294342 3473#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3474#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3475#define DSPFW_PLANEB_MASK (0x7f<<8)
3476#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3477#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3478#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3479#define DSPFW_CURSORA_SHIFT 8
d4294342 3480#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3481#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3482#define DSPFW_HPLL_SR_EN (1<<31)
3483#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3484#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3485#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3486#define DSPFW_HPLL_CURSOR_SHIFT 16
3487#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3488#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3489#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3490#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3491
12a3c055
GB
3492/* drain latency register values*/
3493#define DRAIN_LATENCY_PRECISION_32 32
3494#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3495#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3496#define DDL_CURSORA_PRECISION_32 (1<<31)
3497#define DDL_CURSORA_PRECISION_16 (0<<31)
3498#define DDL_CURSORA_SHIFT 24
3499#define DDL_PLANEA_PRECISION_32 (1<<7)
3500#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3501#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3502#define DDL_CURSORB_PRECISION_32 (1<<31)
3503#define DDL_CURSORB_PRECISION_16 (0<<31)
3504#define DDL_CURSORB_SHIFT 24
3505#define DDL_PLANEB_PRECISION_32 (1<<7)
3506#define DDL_PLANEB_PRECISION_16 (0<<7)
3507
7662c8bd 3508/* FIFO watermark sizes etc */
0e442c60 3509#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3510#define I915_FIFO_LINE_SIZE 64
3511#define I830_FIFO_LINE_SIZE 32
0e442c60 3512
ceb04246 3513#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3514#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3515#define I965_FIFO_SIZE 512
3516#define I945_FIFO_SIZE 127
7662c8bd 3517#define I915_FIFO_SIZE 95
dff33cfc 3518#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3519#define I830_FIFO_SIZE 95
0e442c60 3520
ceb04246 3521#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3522#define G4X_MAX_WM 0x3f
7662c8bd
SL
3523#define I915_MAX_WM 0x3f
3524
f2b115e6
AJ
3525#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3526#define PINEVIEW_FIFO_LINE_SIZE 64
3527#define PINEVIEW_MAX_WM 0x1ff
3528#define PINEVIEW_DFT_WM 0x3f
3529#define PINEVIEW_DFT_HPLLOFF_WM 0
3530#define PINEVIEW_GUARD_WM 10
3531#define PINEVIEW_CURSOR_FIFO 64
3532#define PINEVIEW_CURSOR_MAX_WM 0x3f
3533#define PINEVIEW_CURSOR_DFT_WM 0
3534#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3535
ceb04246 3536#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3537#define I965_CURSOR_FIFO 64
3538#define I965_CURSOR_MAX_WM 32
3539#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3540
3541/* define the Watermark register on Ironlake */
3542#define WM0_PIPEA_ILK 0x45100
1996d624 3543#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3544#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3545#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3546#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3547#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3548
3549#define WM0_PIPEB_ILK 0x45104
d6c892df 3550#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3551#define WM1_LP_ILK 0x45108
3552#define WM1_LP_SR_EN (1<<31)
3553#define WM1_LP_LATENCY_SHIFT 24
3554#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3555#define WM1_LP_FBC_MASK (0xf<<20)
3556#define WM1_LP_FBC_SHIFT 20
416f4727 3557#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3558#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3559#define WM1_LP_SR_SHIFT 8
1996d624 3560#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3561#define WM2_LP_ILK 0x4510c
3562#define WM2_LP_EN (1<<31)
3563#define WM3_LP_ILK 0x45110
3564#define WM3_LP_EN (1<<31)
3565#define WM1S_LP_ILK 0x45120
b840d907
JB
3566#define WM2S_LP_IVB 0x45124
3567#define WM3S_LP_IVB 0x45128
dd8849c8 3568#define WM1S_LP_EN (1<<31)
7f8a8569 3569
cca32e9a
PZ
3570#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3571 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3572 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3573
7f8a8569
ZW
3574/* Memory latency timer register */
3575#define MLTR_ILK 0x11222
b79d4990
JB
3576#define MLTR_WM1_SHIFT 0
3577#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3578/* the unit of memory self-refresh latency time is 0.5us */
3579#define ILK_SRLT_MASK 0x3f
3580
1398261a
YL
3581
3582/* the address where we get all kinds of latency value */
3583#define SSKPD 0x5d10
3584#define SSKPD_WM_MASK 0x3f
3585#define SSKPD_WM0_SHIFT 0
3586#define SSKPD_WM1_SHIFT 8
3587#define SSKPD_WM2_SHIFT 16
3588#define SSKPD_WM3_SHIFT 24
3589
585fb111
JB
3590/*
3591 * The two pipe frame counter registers are not synchronized, so
3592 * reading a stable value is somewhat tricky. The following code
3593 * should work:
3594 *
3595 * do {
3596 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3597 * PIPE_FRAME_HIGH_SHIFT;
3598 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3599 * PIPE_FRAME_LOW_SHIFT);
3600 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3601 * PIPE_FRAME_HIGH_SHIFT);
3602 * } while (high1 != high2);
3603 * frame = (high1 << 8) | low1;
3604 */
25a2e2d0 3605#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3606#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3607#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3608#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3609#define PIPE_FRAME_LOW_MASK 0xff000000
3610#define PIPE_FRAME_LOW_SHIFT 24
3611#define PIPE_PIXEL_MASK 0x00ffffff
3612#define PIPE_PIXEL_SHIFT 0
9880b7a5 3613/* GM45+ just has to be different */
5c969aa7
DL
3614#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70040)
3615#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x70044)
9db4a9c7 3616#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3617
3618/* Cursor A & B regs */
5c969aa7 3619#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
14b60391
JB
3620/* Old style CUR*CNTR flags (desktop 8xx) */
3621#define CURSOR_ENABLE 0x80000000
3622#define CURSOR_GAMMA_ENABLE 0x40000000
3623#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3624#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3625#define CURSOR_FORMAT_SHIFT 24
3626#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3627#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3628#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3629#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3630#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3631#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3632/* New style CUR*CNTR flags */
3633#define CURSOR_MODE 0x27
585fb111 3634#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
3635#define CURSOR_MODE_128_32B_AX 0x02
3636#define CURSOR_MODE_256_32B_AX 0x03
585fb111 3637#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
3638#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3639#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 3640#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3641#define MCURSOR_PIPE_SELECT (1 << 28)
3642#define MCURSOR_PIPE_A 0x00
3643#define MCURSOR_PIPE_B (1 << 28)
585fb111 3644#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3645#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5c969aa7
DL
3646#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3647#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
585fb111
JB
3648#define CURSOR_POS_MASK 0x007FF
3649#define CURSOR_POS_SIGN 0x8000
3650#define CURSOR_X_SHIFT 0
3651#define CURSOR_Y_SHIFT 16
14b60391 3652#define CURSIZE 0x700a0
5c969aa7
DL
3653#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3654#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3655#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
585fb111 3656
65a21cd6
JB
3657#define _CURBCNTR_IVB 0x71080
3658#define _CURBBASE_IVB 0x71084
3659#define _CURBPOS_IVB 0x71088
3660
9db4a9c7
JB
3661#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3662#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3663#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3664
65a21cd6
JB
3665#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3666#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3667#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3668
585fb111 3669/* Display A control */
a57c774a 3670#define _DSPACNTR 0x70180
585fb111
JB
3671#define DISPLAY_PLANE_ENABLE (1<<31)
3672#define DISPLAY_PLANE_DISABLE 0
3673#define DISPPLANE_GAMMA_ENABLE (1<<30)
3674#define DISPPLANE_GAMMA_DISABLE 0
3675#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3676#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3677#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3678#define DISPPLANE_BGRA555 (0x3<<26)
3679#define DISPPLANE_BGRX555 (0x4<<26)
3680#define DISPPLANE_BGRX565 (0x5<<26)
3681#define DISPPLANE_BGRX888 (0x6<<26)
3682#define DISPPLANE_BGRA888 (0x7<<26)
3683#define DISPPLANE_RGBX101010 (0x8<<26)
3684#define DISPPLANE_RGBA101010 (0x9<<26)
3685#define DISPPLANE_BGRX101010 (0xa<<26)
3686#define DISPPLANE_RGBX161616 (0xc<<26)
3687#define DISPPLANE_RGBX888 (0xe<<26)
3688#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3689#define DISPPLANE_STEREO_ENABLE (1<<25)
3690#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3691#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3692#define DISPPLANE_SEL_PIPE_SHIFT 24
3693#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3694#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3695#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3696#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3697#define DISPPLANE_SRC_KEY_DISABLE 0
3698#define DISPPLANE_LINE_DOUBLE (1<<20)
3699#define DISPPLANE_NO_LINE_DOUBLE 0
3700#define DISPPLANE_STEREO_POLARITY_FIRST 0
3701#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3702#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3703#define DISPPLANE_TILED (1<<10)
a57c774a
AK
3704#define _DSPAADDR 0x70184
3705#define _DSPASTRIDE 0x70188
3706#define _DSPAPOS 0x7018C /* reserved */
3707#define _DSPASIZE 0x70190
3708#define _DSPASURF 0x7019C /* 965+ only */
3709#define _DSPATILEOFF 0x701A4 /* 965+ only */
3710#define _DSPAOFFSET 0x701A4 /* HSW */
3711#define _DSPASURFLIVE 0x701AC
3712
3713#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3714#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3715#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3716#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3717#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3718#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3719#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 3720#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
3721#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3722#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 3723
446f2545
AR
3724/* Display/Sprite base address macros */
3725#define DISP_BASEADDR_MASK (0xfffff000)
3726#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3727#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 3728
585fb111 3729/* VBIOS flags */
5c969aa7
DL
3730#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3731#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3732#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3733#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3734#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3735#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3736#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3737#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3738#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3739#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3740#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3741#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3742#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
3743
3744/* Pipe B */
5c969aa7
DL
3745#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3746#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3747#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
3748#define _PIPEBFRAMEHIGH 0x71040
3749#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
3750#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3751#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 3752
585fb111
JB
3753
3754/* Display B control */
5c969aa7 3755#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
3756#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3757#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3758#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3759#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
3760#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3761#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3762#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3763#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3764#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3765#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3766#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3767#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 3768
b840d907
JB
3769/* Sprite A control */
3770#define _DVSACNTR 0x72180
3771#define DVS_ENABLE (1<<31)
3772#define DVS_GAMMA_ENABLE (1<<30)
3773#define DVS_PIXFORMAT_MASK (3<<25)
3774#define DVS_FORMAT_YUV422 (0<<25)
3775#define DVS_FORMAT_RGBX101010 (1<<25)
3776#define DVS_FORMAT_RGBX888 (2<<25)
3777#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3778#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3779#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3780#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3781#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3782#define DVS_YUV_ORDER_YUYV (0<<16)
3783#define DVS_YUV_ORDER_UYVY (1<<16)
3784#define DVS_YUV_ORDER_YVYU (2<<16)
3785#define DVS_YUV_ORDER_VYUY (3<<16)
3786#define DVS_DEST_KEY (1<<2)
3787#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3788#define DVS_TILED (1<<10)
3789#define _DVSALINOFF 0x72184
3790#define _DVSASTRIDE 0x72188
3791#define _DVSAPOS 0x7218c
3792#define _DVSASIZE 0x72190
3793#define _DVSAKEYVAL 0x72194
3794#define _DVSAKEYMSK 0x72198
3795#define _DVSASURF 0x7219c
3796#define _DVSAKEYMAXVAL 0x721a0
3797#define _DVSATILEOFF 0x721a4
3798#define _DVSASURFLIVE 0x721ac
3799#define _DVSASCALE 0x72204
3800#define DVS_SCALE_ENABLE (1<<31)
3801#define DVS_FILTER_MASK (3<<29)
3802#define DVS_FILTER_MEDIUM (0<<29)
3803#define DVS_FILTER_ENHANCING (1<<29)
3804#define DVS_FILTER_SOFTENING (2<<29)
3805#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3806#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3807#define _DVSAGAMC 0x72300
3808
3809#define _DVSBCNTR 0x73180
3810#define _DVSBLINOFF 0x73184
3811#define _DVSBSTRIDE 0x73188
3812#define _DVSBPOS 0x7318c
3813#define _DVSBSIZE 0x73190
3814#define _DVSBKEYVAL 0x73194
3815#define _DVSBKEYMSK 0x73198
3816#define _DVSBSURF 0x7319c
3817#define _DVSBKEYMAXVAL 0x731a0
3818#define _DVSBTILEOFF 0x731a4
3819#define _DVSBSURFLIVE 0x731ac
3820#define _DVSBSCALE 0x73204
3821#define _DVSBGAMC 0x73300
3822
3823#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3824#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3825#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3826#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3827#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3828#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3829#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3830#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3831#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3832#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3833#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3834#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3835
3836#define _SPRA_CTL 0x70280
3837#define SPRITE_ENABLE (1<<31)
3838#define SPRITE_GAMMA_ENABLE (1<<30)
3839#define SPRITE_PIXFORMAT_MASK (7<<25)
3840#define SPRITE_FORMAT_YUV422 (0<<25)
3841#define SPRITE_FORMAT_RGBX101010 (1<<25)
3842#define SPRITE_FORMAT_RGBX888 (2<<25)
3843#define SPRITE_FORMAT_RGBX161616 (3<<25)
3844#define SPRITE_FORMAT_YUV444 (4<<25)
3845#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3846#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3847#define SPRITE_SOURCE_KEY (1<<22)
3848#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3849#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3850#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3851#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3852#define SPRITE_YUV_ORDER_YUYV (0<<16)
3853#define SPRITE_YUV_ORDER_UYVY (1<<16)
3854#define SPRITE_YUV_ORDER_YVYU (2<<16)
3855#define SPRITE_YUV_ORDER_VYUY (3<<16)
3856#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3857#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3858#define SPRITE_TILED (1<<10)
3859#define SPRITE_DEST_KEY (1<<2)
3860#define _SPRA_LINOFF 0x70284
3861#define _SPRA_STRIDE 0x70288
3862#define _SPRA_POS 0x7028c
3863#define _SPRA_SIZE 0x70290
3864#define _SPRA_KEYVAL 0x70294
3865#define _SPRA_KEYMSK 0x70298
3866#define _SPRA_SURF 0x7029c
3867#define _SPRA_KEYMAX 0x702a0
3868#define _SPRA_TILEOFF 0x702a4
c54173a8 3869#define _SPRA_OFFSET 0x702a4
32ae46bf 3870#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3871#define _SPRA_SCALE 0x70304
3872#define SPRITE_SCALE_ENABLE (1<<31)
3873#define SPRITE_FILTER_MASK (3<<29)
3874#define SPRITE_FILTER_MEDIUM (0<<29)
3875#define SPRITE_FILTER_ENHANCING (1<<29)
3876#define SPRITE_FILTER_SOFTENING (2<<29)
3877#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3878#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3879#define _SPRA_GAMC 0x70400
3880
3881#define _SPRB_CTL 0x71280
3882#define _SPRB_LINOFF 0x71284
3883#define _SPRB_STRIDE 0x71288
3884#define _SPRB_POS 0x7128c
3885#define _SPRB_SIZE 0x71290
3886#define _SPRB_KEYVAL 0x71294
3887#define _SPRB_KEYMSK 0x71298
3888#define _SPRB_SURF 0x7129c
3889#define _SPRB_KEYMAX 0x712a0
3890#define _SPRB_TILEOFF 0x712a4
c54173a8 3891#define _SPRB_OFFSET 0x712a4
32ae46bf 3892#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3893#define _SPRB_SCALE 0x71304
3894#define _SPRB_GAMC 0x71400
3895
3896#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3897#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3898#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3899#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3900#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3901#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3902#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3903#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3904#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3905#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3906#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3907#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3908#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3909#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3910
921c3b67 3911#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 3912#define SP_ENABLE (1<<31)
4ea67bc7 3913#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
3914#define SP_PIXFORMAT_MASK (0xf<<26)
3915#define SP_FORMAT_YUV422 (0<<26)
3916#define SP_FORMAT_BGR565 (5<<26)
3917#define SP_FORMAT_BGRX8888 (6<<26)
3918#define SP_FORMAT_BGRA8888 (7<<26)
3919#define SP_FORMAT_RGBX1010102 (8<<26)
3920#define SP_FORMAT_RGBA1010102 (9<<26)
3921#define SP_FORMAT_RGBX8888 (0xe<<26)
3922#define SP_FORMAT_RGBA8888 (0xf<<26)
3923#define SP_SOURCE_KEY (1<<22)
3924#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3925#define SP_YUV_ORDER_YUYV (0<<16)
3926#define SP_YUV_ORDER_UYVY (1<<16)
3927#define SP_YUV_ORDER_YVYU (2<<16)
3928#define SP_YUV_ORDER_VYUY (3<<16)
3929#define SP_TILED (1<<10)
921c3b67
VS
3930#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3931#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3932#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3933#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3934#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3935#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3936#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3937#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3938#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3939#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3940#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3941
3942#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3943#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3944#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3945#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3946#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3947#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3948#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3949#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3950#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3951#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3952#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3953#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3954
3955#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3956#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3957#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3958#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3959#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3960#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3961#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3962#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3963#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3964#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3965#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3966#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3967
585fb111
JB
3968/* VBIOS regs */
3969#define VGACNTRL 0x71400
3970# define VGA_DISP_DISABLE (1 << 31)
3971# define VGA_2X_MODE (1 << 30)
3972# define VGA_PIPE_B_SELECT (1 << 29)
3973
766aa1c4
VS
3974#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3975
f2b115e6 3976/* Ironlake */
b9055052
ZW
3977
3978#define CPU_VGACNTRL 0x41000
3979
3980#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3981#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3982#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3983#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3984#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3985#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3986#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3987#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3988#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3989
3990/* refresh rate hardware control */
3991#define RR_HW_CTL 0x45300
3992#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3993#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3994
3995#define FDI_PLL_BIOS_0 0x46000
021357ac 3996#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3997#define FDI_PLL_BIOS_1 0x46004
3998#define FDI_PLL_BIOS_2 0x46008
3999#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4000#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4001#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4002
8956c8bb
EA
4003#define PCH_3DCGDIS0 0x46020
4004# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4005# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4006
06f37751
EA
4007#define PCH_3DCGDIS1 0x46024
4008# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4009
b9055052
ZW
4010#define FDI_PLL_FREQ_CTL 0x46030
4011#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4012#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4013#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4014
4015
a57c774a 4016#define _PIPEA_DATA_M1 0x60030
5eddb70b 4017#define PIPE_DATA_M1_OFFSET 0
a57c774a 4018#define _PIPEA_DATA_N1 0x60034
5eddb70b 4019#define PIPE_DATA_N1_OFFSET 0
b9055052 4020
a57c774a 4021#define _PIPEA_DATA_M2 0x60038
5eddb70b 4022#define PIPE_DATA_M2_OFFSET 0
a57c774a 4023#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4024#define PIPE_DATA_N2_OFFSET 0
b9055052 4025
a57c774a 4026#define _PIPEA_LINK_M1 0x60040
5eddb70b 4027#define PIPE_LINK_M1_OFFSET 0
a57c774a 4028#define _PIPEA_LINK_N1 0x60044
5eddb70b 4029#define PIPE_LINK_N1_OFFSET 0
b9055052 4030
a57c774a 4031#define _PIPEA_LINK_M2 0x60048
5eddb70b 4032#define PIPE_LINK_M2_OFFSET 0
a57c774a 4033#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4034#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4035
4036/* PIPEB timing regs are same start from 0x61000 */
4037
a57c774a
AK
4038#define _PIPEB_DATA_M1 0x61030
4039#define _PIPEB_DATA_N1 0x61034
4040#define _PIPEB_DATA_M2 0x61038
4041#define _PIPEB_DATA_N2 0x6103c
4042#define _PIPEB_LINK_M1 0x61040
4043#define _PIPEB_LINK_N1 0x61044
4044#define _PIPEB_LINK_M2 0x61048
4045#define _PIPEB_LINK_N2 0x6104c
4046
4047#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4048#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4049#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4050#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4051#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4052#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4053#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4054#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4055
4056/* CPU panel fitter */
9db4a9c7
JB
4057/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4058#define _PFA_CTL_1 0x68080
4059#define _PFB_CTL_1 0x68880
b9055052 4060#define PF_ENABLE (1<<31)
13888d78
PZ
4061#define PF_PIPE_SEL_MASK_IVB (3<<29)
4062#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4063#define PF_FILTER_MASK (3<<23)
4064#define PF_FILTER_PROGRAMMED (0<<23)
4065#define PF_FILTER_MED_3x3 (1<<23)
4066#define PF_FILTER_EDGE_ENHANCE (2<<23)
4067#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4068#define _PFA_WIN_SZ 0x68074
4069#define _PFB_WIN_SZ 0x68874
4070#define _PFA_WIN_POS 0x68070
4071#define _PFB_WIN_POS 0x68870
4072#define _PFA_VSCALE 0x68084
4073#define _PFB_VSCALE 0x68884
4074#define _PFA_HSCALE 0x68090
4075#define _PFB_HSCALE 0x68890
4076
4077#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4078#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4079#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4080#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4081#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4082
4083/* legacy palette */
9db4a9c7
JB
4084#define _LGC_PALETTE_A 0x4a000
4085#define _LGC_PALETTE_B 0x4a800
4086#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4087
42db64ef
PZ
4088#define _GAMMA_MODE_A 0x4a480
4089#define _GAMMA_MODE_B 0x4ac80
4090#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4091#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4092#define GAMMA_MODE_MODE_8BIT (0 << 0)
4093#define GAMMA_MODE_MODE_10BIT (1 << 0)
4094#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4095#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4096
b9055052
ZW
4097/* interrupts */
4098#define DE_MASTER_IRQ_CONTROL (1 << 31)
4099#define DE_SPRITEB_FLIP_DONE (1 << 29)
4100#define DE_SPRITEA_FLIP_DONE (1 << 28)
4101#define DE_PLANEB_FLIP_DONE (1 << 27)
4102#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4103#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4104#define DE_PCU_EVENT (1 << 25)
4105#define DE_GTT_FAULT (1 << 24)
4106#define DE_POISON (1 << 23)
4107#define DE_PERFORM_COUNTER (1 << 22)
4108#define DE_PCH_EVENT (1 << 21)
4109#define DE_AUX_CHANNEL_A (1 << 20)
4110#define DE_DP_A_HOTPLUG (1 << 19)
4111#define DE_GSE (1 << 18)
4112#define DE_PIPEB_VBLANK (1 << 15)
4113#define DE_PIPEB_EVEN_FIELD (1 << 14)
4114#define DE_PIPEB_ODD_FIELD (1 << 13)
4115#define DE_PIPEB_LINE_COMPARE (1 << 12)
4116#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4117#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4118#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4119#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4120#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4121#define DE_PIPEA_EVEN_FIELD (1 << 6)
4122#define DE_PIPEA_ODD_FIELD (1 << 5)
4123#define DE_PIPEA_LINE_COMPARE (1 << 4)
4124#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4125#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4126#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4127#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4128#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4129
b1f14ad0 4130/* More Ivybridge lolz */
8664281b 4131#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4132#define DE_GSE_IVB (1<<29)
4133#define DE_PCH_EVENT_IVB (1<<28)
4134#define DE_DP_A_HOTPLUG_IVB (1<<27)
4135#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4136#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4137#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4138#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4139#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4140#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4141#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4142#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4143#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4144#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4145#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4146#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4147
7eea1ddf
JB
4148#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4149#define MASTER_INTERRUPT_ENABLE (1<<31)
4150
b9055052
ZW
4151#define DEISR 0x44000
4152#define DEIMR 0x44004
4153#define DEIIR 0x44008
4154#define DEIER 0x4400c
4155
b9055052
ZW
4156#define GTISR 0x44010
4157#define GTIMR 0x44014
4158#define GTIIR 0x44018
4159#define GTIER 0x4401c
4160
abd58f01
BW
4161#define GEN8_MASTER_IRQ 0x44200
4162#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4163#define GEN8_PCU_IRQ (1<<30)
4164#define GEN8_DE_PCH_IRQ (1<<23)
4165#define GEN8_DE_MISC_IRQ (1<<22)
4166#define GEN8_DE_PORT_IRQ (1<<20)
4167#define GEN8_DE_PIPE_C_IRQ (1<<18)
4168#define GEN8_DE_PIPE_B_IRQ (1<<17)
4169#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4170#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01
BW
4171#define GEN8_GT_VECS_IRQ (1<<6)
4172#define GEN8_GT_VCS2_IRQ (1<<3)
4173#define GEN8_GT_VCS1_IRQ (1<<2)
4174#define GEN8_GT_BCS_IRQ (1<<1)
4175#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4176
4177#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4178#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4179#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4180#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4181
4182#define GEN8_BCS_IRQ_SHIFT 16
4183#define GEN8_RCS_IRQ_SHIFT 0
4184#define GEN8_VCS2_IRQ_SHIFT 16
4185#define GEN8_VCS1_IRQ_SHIFT 0
4186#define GEN8_VECS_IRQ_SHIFT 0
4187
4188#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4189#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4190#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4191#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4192#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4193#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4194#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4195#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4196#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4197#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4198#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4199#define GEN8_PIPE_FLIP_DONE (1 << 4)
4200#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4201#define GEN8_PIPE_VSYNC (1 << 1)
4202#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4203#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4204 (GEN8_PIPE_CURSOR_FAULT | \
4205 GEN8_PIPE_SPRITE_FAULT | \
4206 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4207
4208#define GEN8_DE_PORT_ISR 0x44440
4209#define GEN8_DE_PORT_IMR 0x44444
4210#define GEN8_DE_PORT_IIR 0x44448
4211#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4212#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4213#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4214
4215#define GEN8_DE_MISC_ISR 0x44460
4216#define GEN8_DE_MISC_IMR 0x44464
4217#define GEN8_DE_MISC_IIR 0x44468
4218#define GEN8_DE_MISC_IER 0x4446c
4219#define GEN8_DE_MISC_GSE (1 << 27)
4220
4221#define GEN8_PCU_ISR 0x444e0
4222#define GEN8_PCU_IMR 0x444e4
4223#define GEN8_PCU_IIR 0x444e8
4224#define GEN8_PCU_IER 0x444ec
4225
7f8a8569 4226#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4227/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4228#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4229#define ILK_DPARB_GATE (1<<22)
4230#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4231#define FUSE_STRAP 0x42014
4232#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4233#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4234#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4235#define ILK_HDCP_DISABLE (1 << 25)
4236#define ILK_eDP_A_DISABLE (1 << 24)
4237#define HSW_CDCLK_LIMIT (1 << 24)
4238#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4239
4240#define ILK_DSPCLK_GATE_D 0x42020
4241#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4242#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4243#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4244#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4245#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4246
116ac8d2
EA
4247#define IVB_CHICKEN3 0x4200c
4248# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4249# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4250
90a88643 4251#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4252#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4253#define FORCE_ARB_IDLE_PLANES (1 << 14)
4254
fe4ab3ce
BW
4255#define _CHICKEN_PIPESL_1_A 0x420b0
4256#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4257#define HSW_FBCQ_DIS (1 << 22)
4258#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4259#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4260
553bd149
ZW
4261#define DISP_ARB_CTL 0x45000
4262#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4263#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4264#define DISP_ARB_CTL2 0x45004
4265#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4266#define GEN7_MSG_CTL 0x45010
4267#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4268#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4269#define HSW_NDE_RSTWRN_OPT 0x46408
4270#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4271
e4e0c058 4272/* GEN7 chicken */
d71de14d
KG
4273#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4274# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4275#define COMMON_SLICE_CHICKEN2 0x7014
4276# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4277
031994ee
VS
4278#define GEN7_L3SQCREG1 0xB010
4279#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4280
e4e0c058 4281#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4282#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4283#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4284
4285#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4286#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4287
61939d97
JB
4288#define GEN7_L3SQCREG4 0xb034
4289#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4290
63801f21
BW
4291/* GEN8 chicken */
4292#define HDC_CHICKEN0 0x7300
4293#define HDC_FORCE_NON_COHERENT (1<<4)
4294
db099c8f
ED
4295/* WaCatErrorRejectionIssue */
4296#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4297#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4298
f3fc4884
FJ
4299#define HSW_SCRATCH1 0xb038
4300#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4301
b9055052
ZW
4302/* PCH */
4303
23e81d69 4304/* south display engine interrupt: IBX */
776ad806
JB
4305#define SDE_AUDIO_POWER_D (1 << 27)
4306#define SDE_AUDIO_POWER_C (1 << 26)
4307#define SDE_AUDIO_POWER_B (1 << 25)
4308#define SDE_AUDIO_POWER_SHIFT (25)
4309#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4310#define SDE_GMBUS (1 << 24)
4311#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4312#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4313#define SDE_AUDIO_HDCP_MASK (3 << 22)
4314#define SDE_AUDIO_TRANSB (1 << 21)
4315#define SDE_AUDIO_TRANSA (1 << 20)
4316#define SDE_AUDIO_TRANS_MASK (3 << 20)
4317#define SDE_POISON (1 << 19)
4318/* 18 reserved */
4319#define SDE_FDI_RXB (1 << 17)
4320#define SDE_FDI_RXA (1 << 16)
4321#define SDE_FDI_MASK (3 << 16)
4322#define SDE_AUXD (1 << 15)
4323#define SDE_AUXC (1 << 14)
4324#define SDE_AUXB (1 << 13)
4325#define SDE_AUX_MASK (7 << 13)
4326/* 12 reserved */
b9055052
ZW
4327#define SDE_CRT_HOTPLUG (1 << 11)
4328#define SDE_PORTD_HOTPLUG (1 << 10)
4329#define SDE_PORTC_HOTPLUG (1 << 9)
4330#define SDE_PORTB_HOTPLUG (1 << 8)
4331#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4332#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4333 SDE_SDVOB_HOTPLUG | \
4334 SDE_PORTB_HOTPLUG | \
4335 SDE_PORTC_HOTPLUG | \
4336 SDE_PORTD_HOTPLUG)
776ad806
JB
4337#define SDE_TRANSB_CRC_DONE (1 << 5)
4338#define SDE_TRANSB_CRC_ERR (1 << 4)
4339#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4340#define SDE_TRANSA_CRC_DONE (1 << 2)
4341#define SDE_TRANSA_CRC_ERR (1 << 1)
4342#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4343#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4344
4345/* south display engine interrupt: CPT/PPT */
4346#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4347#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4348#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4349#define SDE_AUDIO_POWER_SHIFT_CPT 29
4350#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4351#define SDE_AUXD_CPT (1 << 27)
4352#define SDE_AUXC_CPT (1 << 26)
4353#define SDE_AUXB_CPT (1 << 25)
4354#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4355#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4356#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4357#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4358#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4359#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4360#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4361 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4362 SDE_PORTD_HOTPLUG_CPT | \
4363 SDE_PORTC_HOTPLUG_CPT | \
4364 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4365#define SDE_GMBUS_CPT (1 << 17)
8664281b 4366#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4367#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4368#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4369#define SDE_FDI_RXC_CPT (1 << 8)
4370#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4371#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4372#define SDE_FDI_RXB_CPT (1 << 4)
4373#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4374#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4375#define SDE_FDI_RXA_CPT (1 << 0)
4376#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4377 SDE_AUDIO_CP_REQ_B_CPT | \
4378 SDE_AUDIO_CP_REQ_A_CPT)
4379#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4380 SDE_AUDIO_CP_CHG_B_CPT | \
4381 SDE_AUDIO_CP_CHG_A_CPT)
4382#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4383 SDE_FDI_RXB_CPT | \
4384 SDE_FDI_RXA_CPT)
b9055052
ZW
4385
4386#define SDEISR 0xc4000
4387#define SDEIMR 0xc4004
4388#define SDEIIR 0xc4008
4389#define SDEIER 0xc400c
4390
8664281b 4391#define SERR_INT 0xc4040
de032bf4 4392#define SERR_INT_POISON (1<<31)
8664281b
PZ
4393#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4394#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4395#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4396#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4397
b9055052 4398/* digital port hotplug */
7fe0b973 4399#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4400#define PORTD_HOTPLUG_ENABLE (1 << 20)
4401#define PORTD_PULSE_DURATION_2ms (0)
4402#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4403#define PORTD_PULSE_DURATION_6ms (2 << 18)
4404#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4405#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4406#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4407#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4408#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4409#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4410#define PORTC_HOTPLUG_ENABLE (1 << 12)
4411#define PORTC_PULSE_DURATION_2ms (0)
4412#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4413#define PORTC_PULSE_DURATION_6ms (2 << 10)
4414#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4415#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4416#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4417#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4418#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4419#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4420#define PORTB_HOTPLUG_ENABLE (1 << 4)
4421#define PORTB_PULSE_DURATION_2ms (0)
4422#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4423#define PORTB_PULSE_DURATION_6ms (2 << 2)
4424#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4425#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4426#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4427#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4428#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4429#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4430
4431#define PCH_GPIOA 0xc5010
4432#define PCH_GPIOB 0xc5014
4433#define PCH_GPIOC 0xc5018
4434#define PCH_GPIOD 0xc501c
4435#define PCH_GPIOE 0xc5020
4436#define PCH_GPIOF 0xc5024
4437
f0217c42
EA
4438#define PCH_GMBUS0 0xc5100
4439#define PCH_GMBUS1 0xc5104
4440#define PCH_GMBUS2 0xc5108
4441#define PCH_GMBUS3 0xc510c
4442#define PCH_GMBUS4 0xc5110
4443#define PCH_GMBUS5 0xc5120
4444
9db4a9c7
JB
4445#define _PCH_DPLL_A 0xc6014
4446#define _PCH_DPLL_B 0xc6018
e9a632a5 4447#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4448
9db4a9c7 4449#define _PCH_FPA0 0xc6040
c1858123 4450#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4451#define _PCH_FPA1 0xc6044
4452#define _PCH_FPB0 0xc6048
4453#define _PCH_FPB1 0xc604c
e9a632a5
DV
4454#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4455#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4456
4457#define PCH_DPLL_TEST 0xc606c
4458
4459#define PCH_DREF_CONTROL 0xC6200
4460#define DREF_CONTROL_MASK 0x7fc3
4461#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4462#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4463#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4464#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4465#define DREF_SSC_SOURCE_DISABLE (0<<11)
4466#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4467#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4468#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4469#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4470#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4471#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4472#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4473#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4474#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4475#define DREF_SSC4_DOWNSPREAD (0<<6)
4476#define DREF_SSC4_CENTERSPREAD (1<<6)
4477#define DREF_SSC1_DISABLE (0<<1)
4478#define DREF_SSC1_ENABLE (1<<1)
4479#define DREF_SSC4_DISABLE (0)
4480#define DREF_SSC4_ENABLE (1)
4481
4482#define PCH_RAWCLK_FREQ 0xc6204
4483#define FDL_TP1_TIMER_SHIFT 12
4484#define FDL_TP1_TIMER_MASK (3<<12)
4485#define FDL_TP2_TIMER_SHIFT 10
4486#define FDL_TP2_TIMER_MASK (3<<10)
4487#define RAWCLK_FREQ_MASK 0x3ff
4488
4489#define PCH_DPLL_TMR_CFG 0xc6208
4490
4491#define PCH_SSC4_PARMS 0xc6210
4492#define PCH_SSC4_AUX_PARMS 0xc6214
4493
8db9d77b 4494#define PCH_DPLL_SEL 0xc7000
11887397
DV
4495#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4496#define TRANS_DPLLA_SEL(pipe) 0
4497#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4498
b9055052
ZW
4499/* transcoder */
4500
275f01b2
DV
4501#define _PCH_TRANS_HTOTAL_A 0xe0000
4502#define TRANS_HTOTAL_SHIFT 16
4503#define TRANS_HACTIVE_SHIFT 0
4504#define _PCH_TRANS_HBLANK_A 0xe0004
4505#define TRANS_HBLANK_END_SHIFT 16
4506#define TRANS_HBLANK_START_SHIFT 0
4507#define _PCH_TRANS_HSYNC_A 0xe0008
4508#define TRANS_HSYNC_END_SHIFT 16
4509#define TRANS_HSYNC_START_SHIFT 0
4510#define _PCH_TRANS_VTOTAL_A 0xe000c
4511#define TRANS_VTOTAL_SHIFT 16
4512#define TRANS_VACTIVE_SHIFT 0
4513#define _PCH_TRANS_VBLANK_A 0xe0010
4514#define TRANS_VBLANK_END_SHIFT 16
4515#define TRANS_VBLANK_START_SHIFT 0
4516#define _PCH_TRANS_VSYNC_A 0xe0014
4517#define TRANS_VSYNC_END_SHIFT 16
4518#define TRANS_VSYNC_START_SHIFT 0
4519#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4520
e3b95f1e
DV
4521#define _PCH_TRANSA_DATA_M1 0xe0030
4522#define _PCH_TRANSA_DATA_N1 0xe0034
4523#define _PCH_TRANSA_DATA_M2 0xe0038
4524#define _PCH_TRANSA_DATA_N2 0xe003c
4525#define _PCH_TRANSA_LINK_M1 0xe0040
4526#define _PCH_TRANSA_LINK_N1 0xe0044
4527#define _PCH_TRANSA_LINK_M2 0xe0048
4528#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4529
b055c8f3
JB
4530/* Per-transcoder DIP controls */
4531
4532#define _VIDEO_DIP_CTL_A 0xe0200
4533#define _VIDEO_DIP_DATA_A 0xe0208
4534#define _VIDEO_DIP_GCP_A 0xe0210
4535
4536#define _VIDEO_DIP_CTL_B 0xe1200
4537#define _VIDEO_DIP_DATA_B 0xe1208
4538#define _VIDEO_DIP_GCP_B 0xe1210
4539
4540#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4541#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4542#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4543
b906487c
VS
4544#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4545#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4546#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4547
b906487c
VS
4548#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4549#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4550#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4551
4552#define VLV_TVIDEO_DIP_CTL(pipe) \
4553 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4554#define VLV_TVIDEO_DIP_DATA(pipe) \
4555 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4556#define VLV_TVIDEO_DIP_GCP(pipe) \
4557 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4558
8c5f5f7c
ED
4559/* Haswell DIP controls */
4560#define HSW_VIDEO_DIP_CTL_A 0x60200
4561#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4562#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4563#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4564#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4565#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4566#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4567#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4568#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4569#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4570#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4571#define HSW_VIDEO_DIP_GCP_A 0x60210
4572
4573#define HSW_VIDEO_DIP_CTL_B 0x61200
4574#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4575#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4576#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4577#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4578#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4579#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4580#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4581#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4582#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4583#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4584#define HSW_VIDEO_DIP_GCP_B 0x61210
4585
7d9bcebe 4586#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 4587 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 4588#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 4589 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 4590#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 4591 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 4592#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 4593 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 4594#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 4595 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 4596#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 4597 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 4598
3f51e471
RV
4599#define HSW_STEREO_3D_CTL_A 0x70020
4600#define S3D_ENABLE (1<<31)
4601#define HSW_STEREO_3D_CTL_B 0x71020
4602
4603#define HSW_STEREO_3D_CTL(trans) \
a57c774a 4604 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 4605
275f01b2
DV
4606#define _PCH_TRANS_HTOTAL_B 0xe1000
4607#define _PCH_TRANS_HBLANK_B 0xe1004
4608#define _PCH_TRANS_HSYNC_B 0xe1008
4609#define _PCH_TRANS_VTOTAL_B 0xe100c
4610#define _PCH_TRANS_VBLANK_B 0xe1010
4611#define _PCH_TRANS_VSYNC_B 0xe1014
4612#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4613
4614#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4615#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4616#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4617#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4618#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4619#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4620#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4621 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4622
e3b95f1e
DV
4623#define _PCH_TRANSB_DATA_M1 0xe1030
4624#define _PCH_TRANSB_DATA_N1 0xe1034
4625#define _PCH_TRANSB_DATA_M2 0xe1038
4626#define _PCH_TRANSB_DATA_N2 0xe103c
4627#define _PCH_TRANSB_LINK_M1 0xe1040
4628#define _PCH_TRANSB_LINK_N1 0xe1044
4629#define _PCH_TRANSB_LINK_M2 0xe1048
4630#define _PCH_TRANSB_LINK_N2 0xe104c
4631
4632#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4633#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4634#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4635#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4636#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4637#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4638#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4639#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4640
ab9412ba
DV
4641#define _PCH_TRANSACONF 0xf0008
4642#define _PCH_TRANSBCONF 0xf1008
4643#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4644#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4645#define TRANS_DISABLE (0<<31)
4646#define TRANS_ENABLE (1<<31)
4647#define TRANS_STATE_MASK (1<<30)
4648#define TRANS_STATE_DISABLE (0<<30)
4649#define TRANS_STATE_ENABLE (1<<30)
4650#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4651#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4652#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4653#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4654#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4655#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4656#define TRANS_INTERLACED (3<<21)
7c26e5c6 4657#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4658#define TRANS_8BPC (0<<5)
4659#define TRANS_10BPC (1<<5)
4660#define TRANS_6BPC (2<<5)
4661#define TRANS_12BPC (3<<5)
4662
ce40141f
DV
4663#define _TRANSA_CHICKEN1 0xf0060
4664#define _TRANSB_CHICKEN1 0xf1060
4665#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4666#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4667#define _TRANSA_CHICKEN2 0xf0064
4668#define _TRANSB_CHICKEN2 0xf1064
4669#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4670#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4671#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4672#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4673#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4674#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4675
291427f5
JB
4676#define SOUTH_CHICKEN1 0xc2000
4677#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4678#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4679#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4680#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4681#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4682#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4683#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4684#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4685#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4686
9db4a9c7
JB
4687#define _FDI_RXA_CHICKEN 0xc200c
4688#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4689#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4690#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4691#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4692
382b0936 4693#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 4694#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 4695#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 4696#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 4697#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4698
b9055052 4699/* CPU: FDI_TX */
9db4a9c7
JB
4700#define _FDI_TXA_CTL 0x60100
4701#define _FDI_TXB_CTL 0x61100
4702#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4703#define FDI_TX_DISABLE (0<<31)
4704#define FDI_TX_ENABLE (1<<31)
4705#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4706#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4707#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4708#define FDI_LINK_TRAIN_NONE (3<<28)
4709#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4710#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4711#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4712#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4713#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4714#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4715#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4716#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4717/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4718 SNB has different settings. */
4719/* SNB A-stepping */
4720#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4721#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4722#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4723#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4724/* SNB B-stepping */
4725#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4726#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4727#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4728#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4729#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4730#define FDI_DP_PORT_WIDTH_SHIFT 19
4731#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4732#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4733#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4734/* Ironlake: hardwired to 1 */
b9055052 4735#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4736
4737/* Ivybridge has different bits for lolz */
4738#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4739#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4740#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4741#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4742
b9055052 4743/* both Tx and Rx */
c4f9c4c2 4744#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4745#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4746#define FDI_SCRAMBLING_ENABLE (0<<7)
4747#define FDI_SCRAMBLING_DISABLE (1<<7)
4748
4749/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4750#define _FDI_RXA_CTL 0xf000c
4751#define _FDI_RXB_CTL 0xf100c
4752#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4753#define FDI_RX_ENABLE (1<<31)
b9055052 4754/* train, dp width same as FDI_TX */
357555c0
JB
4755#define FDI_FS_ERRC_ENABLE (1<<27)
4756#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4757#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4758#define FDI_8BPC (0<<16)
4759#define FDI_10BPC (1<<16)
4760#define FDI_6BPC (2<<16)
4761#define FDI_12BPC (3<<16)
3e68320e 4762#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4763#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4764#define FDI_RX_PLL_ENABLE (1<<13)
4765#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4766#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4767#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4768#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4769#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4770#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4771/* CPT */
4772#define FDI_AUTO_TRAINING (1<<10)
4773#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4774#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4775#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4776#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4777#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4778
04945641
PZ
4779#define _FDI_RXA_MISC 0xf0010
4780#define _FDI_RXB_MISC 0xf1010
4781#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4782#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4783#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4784#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4785#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4786#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4787#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4788#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4789
9db4a9c7
JB
4790#define _FDI_RXA_TUSIZE1 0xf0030
4791#define _FDI_RXA_TUSIZE2 0xf0038
4792#define _FDI_RXB_TUSIZE1 0xf1030
4793#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4794#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4795#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4796
4797/* FDI_RX interrupt register format */
4798#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4799#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4800#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4801#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4802#define FDI_RX_FS_CODE_ERR (1<<6)
4803#define FDI_RX_FE_CODE_ERR (1<<5)
4804#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4805#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4806#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4807#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4808#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4809
9db4a9c7
JB
4810#define _FDI_RXA_IIR 0xf0014
4811#define _FDI_RXA_IMR 0xf0018
4812#define _FDI_RXB_IIR 0xf1014
4813#define _FDI_RXB_IMR 0xf1018
4814#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4815#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4816
4817#define FDI_PLL_CTL_1 0xfe000
4818#define FDI_PLL_CTL_2 0xfe004
4819
b9055052
ZW
4820#define PCH_LVDS 0xe1180
4821#define LVDS_DETECTED (1 << 1)
4822
98364379 4823/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4824#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4825#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4826#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4827#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4828#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4829#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4830#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4831
4832#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4833#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4834#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4835#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4836#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4837
453c5420
JB
4838#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4839#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4840#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4841 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4842#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4843 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4844#define VLV_PIPE_PP_DIVISOR(pipe) \
4845 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4846
b9055052
ZW
4847#define PCH_PP_STATUS 0xc7200
4848#define PCH_PP_CONTROL 0xc7204
4a655f04 4849#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4850#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4851#define EDP_FORCE_VDD (1 << 3)
4852#define EDP_BLC_ENABLE (1 << 2)
4853#define PANEL_POWER_RESET (1 << 1)
4854#define PANEL_POWER_OFF (0 << 0)
4855#define PANEL_POWER_ON (1 << 0)
4856#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4857#define PANEL_PORT_SELECT_MASK (3 << 30)
4858#define PANEL_PORT_SELECT_LVDS (0 << 30)
4859#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4860#define PANEL_PORT_SELECT_DPC (2 << 30)
4861#define PANEL_PORT_SELECT_DPD (3 << 30)
4862#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4863#define PANEL_POWER_UP_DELAY_SHIFT 16
4864#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4865#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4866
b9055052 4867#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4868#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4869#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4870#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4871#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4872
b9055052 4873#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4874#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4875#define PP_REFERENCE_DIVIDER_SHIFT 8
4876#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4877#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4878
5eb08b69
ZW
4879#define PCH_DP_B 0xe4100
4880#define PCH_DPB_AUX_CH_CTL 0xe4110
4881#define PCH_DPB_AUX_CH_DATA1 0xe4114
4882#define PCH_DPB_AUX_CH_DATA2 0xe4118
4883#define PCH_DPB_AUX_CH_DATA3 0xe411c
4884#define PCH_DPB_AUX_CH_DATA4 0xe4120
4885#define PCH_DPB_AUX_CH_DATA5 0xe4124
4886
4887#define PCH_DP_C 0xe4200
4888#define PCH_DPC_AUX_CH_CTL 0xe4210
4889#define PCH_DPC_AUX_CH_DATA1 0xe4214
4890#define PCH_DPC_AUX_CH_DATA2 0xe4218
4891#define PCH_DPC_AUX_CH_DATA3 0xe421c
4892#define PCH_DPC_AUX_CH_DATA4 0xe4220
4893#define PCH_DPC_AUX_CH_DATA5 0xe4224
4894
4895#define PCH_DP_D 0xe4300
4896#define PCH_DPD_AUX_CH_CTL 0xe4310
4897#define PCH_DPD_AUX_CH_DATA1 0xe4314
4898#define PCH_DPD_AUX_CH_DATA2 0xe4318
4899#define PCH_DPD_AUX_CH_DATA3 0xe431c
4900#define PCH_DPD_AUX_CH_DATA4 0xe4320
4901#define PCH_DPD_AUX_CH_DATA5 0xe4324
4902
8db9d77b
ZW
4903/* CPT */
4904#define PORT_TRANS_A_SEL_CPT 0
4905#define PORT_TRANS_B_SEL_CPT (1<<29)
4906#define PORT_TRANS_C_SEL_CPT (2<<29)
4907#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4908#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4909#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4910#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4911
4912#define TRANS_DP_CTL_A 0xe0300
4913#define TRANS_DP_CTL_B 0xe1300
4914#define TRANS_DP_CTL_C 0xe2300
23670b32 4915#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4916#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4917#define TRANS_DP_PORT_SEL_B (0<<29)
4918#define TRANS_DP_PORT_SEL_C (1<<29)
4919#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4920#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4921#define TRANS_DP_PORT_SEL_MASK (3<<29)
4922#define TRANS_DP_AUDIO_ONLY (1<<26)
4923#define TRANS_DP_ENH_FRAMING (1<<18)
4924#define TRANS_DP_8BPC (0<<9)
4925#define TRANS_DP_10BPC (1<<9)
4926#define TRANS_DP_6BPC (2<<9)
4927#define TRANS_DP_12BPC (3<<9)
220cad3c 4928#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4929#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4930#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4931#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4932#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4933#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4934
4935/* SNB eDP training params */
4936/* SNB A-stepping */
4937#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4938#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4939#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4940#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4941/* SNB B-stepping */
3c5a62b5
YL
4942#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4943#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4944#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4945#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4946#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4947#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4948
1a2eb460
KP
4949/* IVB */
4950#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4951#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4952#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4953#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4954#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4955#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4956#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4957
4958/* legacy values */
4959#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4960#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4961#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4962#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4963#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4964
4965#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4966
cae5852d 4967#define FORCEWAKE 0xA18C
575155a9
JB
4968#define FORCEWAKE_VLV 0x1300b0
4969#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4970#define FORCEWAKE_MEDIA_VLV 0x1300b8
4971#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4972#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4973#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4974#define VLV_GTLC_WAKE_CTRL 0x130090
4975#define VLV_GTLC_PW_STATUS 0x130094
669ab5aa
D
4976#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4977#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
8d715f00 4978#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4979#define FORCEWAKE_KERNEL 0x1
4980#define FORCEWAKE_USER 0x2
8d715f00
KP
4981#define FORCEWAKE_MT_ACK 0x130040
4982#define ECOBUS 0xa180
4983#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4984
dd202c6d 4985#define GTFIFODBG 0x120000
90f256b5
VS
4986#define GT_FIFO_SBDROPERR (1<<6)
4987#define GT_FIFO_BLOBDROPERR (1<<5)
4988#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4989#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
4990#define GT_FIFO_OVFERR (1<<2)
4991#define GT_FIFO_IAWRERR (1<<1)
4992#define GT_FIFO_IARDERR (1<<0)
4993
46520e2b
VS
4994#define GTFIFOCTL 0x120008
4995#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 4996#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4997
05e21cc4
BW
4998#define HSW_IDICR 0x9008
4999#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5000#define HSW_EDRAM_PRESENT 0x120010
5001
80e829fa
DV
5002#define GEN6_UCGCTL1 0x9400
5003# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5004# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5005
406478dc 5006#define GEN6_UCGCTL2 0x9404
0f846f81 5007# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5008# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5009# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5010# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5011# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5012
e3f33d46
JB
5013#define GEN7_UCGCTL4 0x940c
5014#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5015
4f1ca9e9
VS
5016#define GEN8_UCGCTL6 0x9430
5017#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5018
3b8d8d91 5019#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5020#define GEN6_TURBO_DISABLE (1<<31)
5021#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5022#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5023#define GEN6_OFFSET(x) ((x)<<19)
5024#define GEN6_AGGRESSIVE_TURBO (0<<15)
5025#define GEN6_RC_VIDEO_FREQ 0xA00C
5026#define GEN6_RC_CONTROL 0xA090
5027#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5028#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5029#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5030#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5031#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5032#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5033#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5034#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5035#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5036#define GEN6_RP_DOWN_TIMEOUT 0xA010
5037#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5038#define GEN6_RPSTAT1 0xA01C
ccab5c82 5039#define GEN6_CAGF_SHIFT 8
f82855d3 5040#define HSW_CAGF_SHIFT 7
ccab5c82 5041#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5042#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5043#define GEN6_RP_CONTROL 0xA024
5044#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5045#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5046#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5047#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5048#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5049#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5050#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5051#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5052#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5053#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5054#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5055#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5056#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5057#define GEN6_RP_UP_THRESHOLD 0xA02C
5058#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5059#define GEN6_RP_CUR_UP_EI 0xA050
5060#define GEN6_CURICONT_MASK 0xffffff
5061#define GEN6_RP_CUR_UP 0xA054
5062#define GEN6_CURBSYTAVG_MASK 0xffffff
5063#define GEN6_RP_PREV_UP 0xA058
5064#define GEN6_RP_CUR_DOWN_EI 0xA05C
5065#define GEN6_CURIAVG_MASK 0xffffff
5066#define GEN6_RP_CUR_DOWN 0xA060
5067#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5068#define GEN6_RP_UP_EI 0xA068
5069#define GEN6_RP_DOWN_EI 0xA06C
5070#define GEN6_RP_IDLE_HYSTERSIS 0xA070
5071#define GEN6_RC_STATE 0xA094
5072#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5073#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5074#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5075#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5076#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5077#define GEN6_RC_SLEEP 0xA0B0
5078#define GEN6_RC1e_THRESHOLD 0xA0B4
5079#define GEN6_RC6_THRESHOLD 0xA0B8
5080#define GEN6_RC6p_THRESHOLD 0xA0BC
5081#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5082#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
5083
5084#define GEN6_PMISR 0x44020
4912d041 5085#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5086#define GEN6_PMIIR 0x44028
5087#define GEN6_PMIER 0x4402C
5088#define GEN6_PM_MBOX_EVENT (1<<25)
5089#define GEN6_PM_THERMAL_EVENT (1<<24)
5090#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5091#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5092#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5093#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5094#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5095#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5096 GEN6_PM_RP_DOWN_THRESHOLD | \
5097 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5098
76c3552f
D
5099#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5100#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5101#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5102
cce66a28 5103#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5104#define VLV_COUNTER_CONTROL 0x138104
5105#define VLV_COUNT_RANGE_HIGH (1<<15)
5106#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5107#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28
BW
5108#define GEN6_GT_GFX_RC6 0x138108
5109#define GEN6_GT_GFX_RC6p 0x13810C
5110#define GEN6_GT_GFX_RC6pp 0x138110
5111
8fd26859
CW
5112#define GEN6_PCODE_MAILBOX 0x138124
5113#define GEN6_PCODE_READY (1<<31)
a6044e23 5114#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5115#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5116#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5117#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5118#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5119#define GEN6_PCODE_READ_D_COMP 0x10
5120#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5121#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5122#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5123#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5124#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5125#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5126#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5127
4d85529d
BW
5128#define GEN6_GT_CORE_STATUS 0x138060
5129#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5130#define GEN6_RCn_MASK 7
5131#define GEN6_RC0 0
5132#define GEN6_RC3 2
5133#define GEN6_RC6 3
5134#define GEN6_RC7 4
5135
e3689190
BW
5136#define GEN7_MISCCPCTL (0x9424)
5137#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5138
5139/* IVYBRIDGE DPF */
5140#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5141#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5142#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5143#define GEN7_PARITY_ERROR_VALID (1<<13)
5144#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5145#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5146#define GEN7_PARITY_ERROR_ROW(reg) \
5147 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5148#define GEN7_PARITY_ERROR_BANK(reg) \
5149 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5150#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5151 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5152#define GEN7_L3CDERRST1_ENABLE (1<<7)
5153
b9524a1e 5154#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5155#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5156#define GEN7_L3LOG_SIZE 0x80
5157
12f3382b
JB
5158#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5159#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5160#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5161#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5162#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5163
c8966e10
KG
5164#define GEN8_ROW_CHICKEN 0xe4f0
5165#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5166#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5167
8ab43976
JB
5168#define GEN7_ROW_CHICKEN2 0xe4f4
5169#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5170#define DOP_CLOCK_GATING_DISABLE (1<<0)
5171
f3fc4884
FJ
5172#define HSW_ROW_CHICKEN3 0xe49c
5173#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5174
fd392b60
BW
5175#define HALF_SLICE_CHICKEN3 0xe184
5176#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5177#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5178
5c969aa7 5179#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5180#define INTEL_AUDIO_DEVCL 0x808629FB
5181#define INTEL_AUDIO_DEVBLC 0x80862801
5182#define INTEL_AUDIO_DEVCTG 0x80862802
5183
5184#define G4X_AUD_CNTL_ST 0x620B4
5185#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5186#define G4X_ELDV_DEVCTG (1 << 14)
5187#define G4X_ELD_ADDR (0xf << 5)
5188#define G4X_ELD_ACK (1 << 4)
5189#define G4X_HDMIW_HDMIEDID 0x6210C
5190
1202b4c6 5191#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5192#define IBX_HDMIW_HDMIEDID_B 0xE2150
5193#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5194 IBX_HDMIW_HDMIEDID_A, \
5195 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5196#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5197#define IBX_AUD_CNTL_ST_B 0xE21B4
5198#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5199 IBX_AUD_CNTL_ST_A, \
5200 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5201#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5202#define IBX_ELD_ADDRESS (0x1f << 5)
5203#define IBX_ELD_ACK (1 << 4)
5204#define IBX_AUD_CNTL_ST2 0xE20C0
5205#define IBX_ELD_VALIDB (1 << 0)
5206#define IBX_CP_READYB (1 << 1)
5207
5208#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5209#define CPT_HDMIW_HDMIEDID_B 0xE5150
5210#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5211 CPT_HDMIW_HDMIEDID_A, \
5212 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5213#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5214#define CPT_AUD_CNTL_ST_B 0xE51B4
5215#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5216 CPT_AUD_CNTL_ST_A, \
5217 CPT_AUD_CNTL_ST_B)
1202b4c6 5218#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5219
9ca2fe73
ML
5220#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5221#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5222#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5223 VLV_HDMIW_HDMIEDID_A, \
5224 VLV_HDMIW_HDMIEDID_B)
5225#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5226#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5227#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5228 VLV_AUD_CNTL_ST_A, \
5229 VLV_AUD_CNTL_ST_B)
5230#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5231
ae662d31
EA
5232/* These are the 4 32-bit write offset registers for each stream
5233 * output buffer. It determines the offset from the
5234 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5235 */
5236#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5237
b6daa025 5238#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5239#define IBX_AUD_CONFIG_B 0xe2100
5240#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5241 IBX_AUD_CONFIG_A, \
5242 IBX_AUD_CONFIG_B)
b6daa025 5243#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5244#define CPT_AUD_CONFIG_B 0xe5100
5245#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5246 CPT_AUD_CONFIG_A, \
5247 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5248#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5249#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5250#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5251 VLV_AUD_CONFIG_A, \
5252 VLV_AUD_CONFIG_B)
5253
b6daa025
WF
5254#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5255#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5256#define AUD_CONFIG_UPPER_N_SHIFT 20
5257#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5258#define AUD_CONFIG_LOWER_N_SHIFT 4
5259#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5260#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5261#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5262#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5263#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5264#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5265#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5266#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5267#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5268#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5269#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5270#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5271#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5272#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5273
9a78b6cc
WX
5274/* HSW Audio */
5275#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5276#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5277#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5278 HSW_AUD_CONFIG_A, \
5279 HSW_AUD_CONFIG_B)
5280
5281#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5282#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5283#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5284 HSW_AUD_MISC_CTRL_A, \
5285 HSW_AUD_MISC_CTRL_B)
5286
5287#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5288#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5289#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5290 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5291 HSW_AUD_DIP_ELD_CTRL_ST_B)
5292
5293/* Audio Digital Converter */
5294#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5295#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5296#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5297 HSW_AUD_DIG_CNVT_1, \
5298 HSW_AUD_DIG_CNVT_2)
9b138a83 5299#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5300
5301#define HSW_AUD_EDID_DATA_A 0x65050
5302#define HSW_AUD_EDID_DATA_B 0x65150
5303#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5304 HSW_AUD_EDID_DATA_A, \
5305 HSW_AUD_EDID_DATA_B)
5306
5307#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5308#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5309#define AUDIO_INACTIVE_C (1<<11)
5310#define AUDIO_INACTIVE_B (1<<7)
5311#define AUDIO_INACTIVE_A (1<<3)
5312#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5313#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5314#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5315#define AUDIO_ELD_VALID_A (1<<0)
5316#define AUDIO_ELD_VALID_B (1<<4)
5317#define AUDIO_ELD_VALID_C (1<<8)
5318#define AUDIO_CP_READY_A (1<<1)
5319#define AUDIO_CP_READY_B (1<<5)
5320#define AUDIO_CP_READY_C (1<<9)
5321
9eb3a752 5322/* HSW Power Wells */
fa42e23c
PZ
5323#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5324#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5325#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5326#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5327#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5328#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5329#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5330#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5331#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5332#define HSW_PWR_WELL_FORCE_ON (1<<19)
5333#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5334
e7e104c3 5335/* Per-pipe DDI Function Control */
ad80a810
PZ
5336#define TRANS_DDI_FUNC_CTL_A 0x60400
5337#define TRANS_DDI_FUNC_CTL_B 0x61400
5338#define TRANS_DDI_FUNC_CTL_C 0x62400
5339#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5340#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5341
ad80a810 5342#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5343/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5344#define TRANS_DDI_PORT_MASK (7<<28)
5345#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5346#define TRANS_DDI_PORT_NONE (0<<28)
5347#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5348#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5349#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5350#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5351#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5352#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5353#define TRANS_DDI_BPC_MASK (7<<20)
5354#define TRANS_DDI_BPC_8 (0<<20)
5355#define TRANS_DDI_BPC_10 (1<<20)
5356#define TRANS_DDI_BPC_6 (2<<20)
5357#define TRANS_DDI_BPC_12 (3<<20)
5358#define TRANS_DDI_PVSYNC (1<<17)
5359#define TRANS_DDI_PHSYNC (1<<16)
5360#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5361#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5362#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5363#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5364#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5365#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5366
0e87f667
ED
5367/* DisplayPort Transport Control */
5368#define DP_TP_CTL_A 0x64040
5369#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5370#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5371#define DP_TP_CTL_ENABLE (1<<31)
5372#define DP_TP_CTL_MODE_SST (0<<27)
5373#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5374#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5375#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5376#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5377#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5378#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5379#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5380#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5381#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5382#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5383
e411b2c1
ED
5384/* DisplayPort Transport Status */
5385#define DP_TP_STATUS_A 0x64044
5386#define DP_TP_STATUS_B 0x64144
5e49cea6 5387#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5388#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5389#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5390
03f896a1
ED
5391/* DDI Buffer Control */
5392#define DDI_BUF_CTL_A 0x64000
5393#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5394#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5395#define DDI_BUF_CTL_ENABLE (1<<31)
8f93f4f1 5396/* Haswell */
03f896a1 5397#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5398#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5399#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5400#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5401#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5402#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5403#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5404#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6 5405#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
8f93f4f1
PZ
5406/* Broadwell */
5407#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5408#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5409#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5410#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5411#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5412#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5413#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5414#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5415#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5e49cea6 5416#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5417#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5418#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5419#define DDI_A_4_LANES (1<<4)
17aa6be9 5420#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5421#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5422
bb879a44
ED
5423/* DDI Buffer Translations */
5424#define DDI_BUF_TRANS_A 0x64E00
5425#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5426#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5427
7501a4d8
ED
5428/* Sideband Interface (SBI) is programmed indirectly, via
5429 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5430 * which contains the payload */
5e49cea6
PZ
5431#define SBI_ADDR 0xC6000
5432#define SBI_DATA 0xC6004
7501a4d8 5433#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5434#define SBI_CTL_DEST_ICLK (0x0<<16)
5435#define SBI_CTL_DEST_MPHY (0x1<<16)
5436#define SBI_CTL_OP_IORD (0x2<<8)
5437#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5438#define SBI_CTL_OP_CRRD (0x6<<8)
5439#define SBI_CTL_OP_CRWR (0x7<<8)
5440#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5441#define SBI_RESPONSE_SUCCESS (0x0<<1)
5442#define SBI_BUSY (0x1<<0)
5443#define SBI_READY (0x0<<0)
52f025ef 5444
ccf1c867 5445/* SBI offsets */
5e49cea6 5446#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5447#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5448#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5449#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5450#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5451#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5452#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5453#define SBI_SSCCTL 0x020c
ccf1c867 5454#define SBI_SSCCTL6 0x060C
dde86e2d 5455#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5456#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5457#define SBI_SSCAUXDIV6 0x0610
5458#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5459#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5460#define SBI_GEN0 0x1f00
5461#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5462
52f025ef 5463/* LPT PIXCLK_GATE */
5e49cea6 5464#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5465#define PIXCLK_GATE_UNGATE (1<<0)
5466#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5467
e93ea06a 5468/* SPLL */
5e49cea6 5469#define SPLL_CTL 0x46020
e93ea06a 5470#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5471#define SPLL_PLL_SSC (1<<28)
5472#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5473#define SPLL_PLL_LCPLL (3<<28)
5474#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5475#define SPLL_PLL_FREQ_810MHz (0<<26)
5476#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5477#define SPLL_PLL_FREQ_2700MHz (2<<26)
5478#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5479
4dffc404 5480/* WRPLL */
5e49cea6
PZ
5481#define WRPLL_CTL1 0x46040
5482#define WRPLL_CTL2 0x46060
5483#define WRPLL_PLL_ENABLE (1<<31)
5484#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5485#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5486#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5487/* WRPLL divider programming */
5e49cea6 5488#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5489#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5490#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5491#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5492#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5493#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5494#define WRPLL_DIVIDER_FB_SHIFT 16
5495#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5496
fec9181c
ED
5497/* Port clock selection */
5498#define PORT_CLK_SEL_A 0x46100
5499#define PORT_CLK_SEL_B 0x46104
5e49cea6 5500#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5501#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5502#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5503#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5504#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5505#define PORT_CLK_SEL_WRPLL1 (4<<29)
5506#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5507#define PORT_CLK_SEL_NONE (7<<29)
11578553 5508#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5509
bb523fc0
PZ
5510/* Transcoder clock selection */
5511#define TRANS_CLK_SEL_A 0x46140
5512#define TRANS_CLK_SEL_B 0x46144
5513#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5514/* For each transcoder, we need to select the corresponding port clock */
5515#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5516#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5517
a57c774a
AK
5518#define TRANSA_MSA_MISC 0x60410
5519#define TRANSB_MSA_MISC 0x61410
5520#define TRANSC_MSA_MISC 0x62410
5521#define TRANS_EDP_MSA_MISC 0x6f410
5522#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5523
c9809791
PZ
5524#define TRANS_MSA_SYNC_CLK (1<<0)
5525#define TRANS_MSA_6_BPC (0<<5)
5526#define TRANS_MSA_8_BPC (1<<5)
5527#define TRANS_MSA_10_BPC (2<<5)
5528#define TRANS_MSA_12_BPC (3<<5)
5529#define TRANS_MSA_16_BPC (4<<5)
dae84799 5530
90e8d31c 5531/* LCPLL Control */
5e49cea6 5532#define LCPLL_CTL 0x130040
90e8d31c
ED
5533#define LCPLL_PLL_DISABLE (1<<31)
5534#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5535#define LCPLL_CLK_FREQ_MASK (3<<26)
5536#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5537#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5538#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5539#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5540#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5541#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5542#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5543#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5544#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5545
5546#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5547#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5548#define D_COMP_COMP_FORCE (1<<8)
5549#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5550
69e94b7e
ED
5551/* Pipe WM_LINETIME - watermark line time */
5552#define PIPE_WM_LINETIME_A 0x45270
5553#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5554#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5555 PIPE_WM_LINETIME_B)
5556#define PIPE_WM_LINETIME_MASK (0x1ff)
5557#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5558#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5559#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5560
5561/* SFUSE_STRAP */
5e49cea6 5562#define SFUSE_STRAP 0xc2014
658ac4c6
DL
5563#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5564#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
5565#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5566#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5567#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5568
801bcfff
PZ
5569#define WM_MISC 0x45260
5570#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5571
1544d9d5
ED
5572#define WM_DBG 0x45280
5573#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5574#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5575#define WM_DBG_DISALLOW_SPRITE (1<<2)
5576
86d3efce
VS
5577/* pipe CSC */
5578#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5579#define _PIPE_A_CSC_COEFF_BY 0x49014
5580#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5581#define _PIPE_A_CSC_COEFF_BU 0x4901c
5582#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5583#define _PIPE_A_CSC_COEFF_BV 0x49024
5584#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5585#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5586#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5587#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5588#define _PIPE_A_CSC_PREOFF_HI 0x49030
5589#define _PIPE_A_CSC_PREOFF_ME 0x49034
5590#define _PIPE_A_CSC_PREOFF_LO 0x49038
5591#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5592#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5593#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5594
5595#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5596#define _PIPE_B_CSC_COEFF_BY 0x49114
5597#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5598#define _PIPE_B_CSC_COEFF_BU 0x4911c
5599#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5600#define _PIPE_B_CSC_COEFF_BV 0x49124
5601#define _PIPE_B_CSC_MODE 0x49128
5602#define _PIPE_B_CSC_PREOFF_HI 0x49130
5603#define _PIPE_B_CSC_PREOFF_ME 0x49134
5604#define _PIPE_B_CSC_PREOFF_LO 0x49138
5605#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5606#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5607#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5608
86d3efce
VS
5609#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5610#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5611#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5612#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5613#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5614#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5615#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5616#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5617#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5618#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5619#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5620#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5621#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5622
3230bf14
JN
5623/* VLV MIPI registers */
5624
5625#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5626#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5627#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5628#define DPI_ENABLE (1 << 31) /* A + B */
5629#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5630#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5631#define DUAL_LINK_MODE_MASK (1 << 26)
5632#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5633#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5634#define DITHERING_ENABLE (1 << 25) /* A + B */
5635#define FLOPPED_HSTX (1 << 23)
5636#define DE_INVERT (1 << 19) /* XXX */
5637#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5638#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5639#define AFE_LATCHOUT (1 << 17)
5640#define LP_OUTPUT_HOLD (1 << 16)
5641#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5642#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5643#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5644#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5645#define CSB_SHIFT 9
5646#define CSB_MASK (3 << 9)
5647#define CSB_20MHZ (0 << 9)
5648#define CSB_10MHZ (1 << 9)
5649#define CSB_40MHZ (2 << 9)
5650#define BANDGAP_MASK (1 << 8)
5651#define BANDGAP_PNW_CIRCUIT (0 << 8)
5652#define BANDGAP_LNC_CIRCUIT (1 << 8)
5653#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5654#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5655#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5656#define TEARING_EFFECT_SHIFT 2 /* A + B */
5657#define TEARING_EFFECT_MASK (3 << 2)
5658#define TEARING_EFFECT_OFF (0 << 2)
5659#define TEARING_EFFECT_DSI (1 << 2)
5660#define TEARING_EFFECT_GPIO (2 << 2)
5661#define LANE_CONFIGURATION_SHIFT 0
5662#define LANE_CONFIGURATION_MASK (3 << 0)
5663#define LANE_CONFIGURATION_4LANE (0 << 0)
5664#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5665#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5666
5667#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5668#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5669#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5670#define TEARING_EFFECT_DELAY_SHIFT 0
5671#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5672
5673/* XXX: all bits reserved */
5674#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5675
5676/* MIPI DSI Controller and D-PHY registers */
5677
5678#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5679#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5680#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5681#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5682#define ULPS_STATE_MASK (3 << 1)
5683#define ULPS_STATE_ENTER (2 << 1)
5684#define ULPS_STATE_EXIT (1 << 1)
5685#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5686#define DEVICE_READY (1 << 0)
5687
5688#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5689#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5690#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5691#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5692#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5693#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5694#define TEARING_EFFECT (1 << 31)
5695#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5696#define GEN_READ_DATA_AVAIL (1 << 29)
5697#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5698#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5699#define RX_PROT_VIOLATION (1 << 26)
5700#define RX_INVALID_TX_LENGTH (1 << 25)
5701#define ACK_WITH_NO_ERROR (1 << 24)
5702#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5703#define LP_RX_TIMEOUT (1 << 22)
5704#define HS_TX_TIMEOUT (1 << 21)
5705#define DPI_FIFO_UNDERRUN (1 << 20)
5706#define LOW_CONTENTION (1 << 19)
5707#define HIGH_CONTENTION (1 << 18)
5708#define TXDSI_VC_ID_INVALID (1 << 17)
5709#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5710#define TXCHECKSUM_ERROR (1 << 15)
5711#define TXECC_MULTIBIT_ERROR (1 << 14)
5712#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5713#define TXFALSE_CONTROL_ERROR (1 << 12)
5714#define RXDSI_VC_ID_INVALID (1 << 11)
5715#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5716#define RXCHECKSUM_ERROR (1 << 9)
5717#define RXECC_MULTIBIT_ERROR (1 << 8)
5718#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5719#define RXFALSE_CONTROL_ERROR (1 << 6)
5720#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5721#define RX_LP_TX_SYNC_ERROR (1 << 4)
5722#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5723#define RXEOT_SYNC_ERROR (1 << 2)
5724#define RXSOT_SYNC_ERROR (1 << 1)
5725#define RXSOT_ERROR (1 << 0)
5726
5727#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5728#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5729#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5730#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5731#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5732#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5733#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5734#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5735#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5736#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5737#define VID_MODE_FORMAT_MASK (0xf << 7)
5738#define VID_MODE_NOT_SUPPORTED (0 << 7)
5739#define VID_MODE_FORMAT_RGB565 (1 << 7)
5740#define VID_MODE_FORMAT_RGB666 (2 << 7)
5741#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5742#define VID_MODE_FORMAT_RGB888 (4 << 7)
5743#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5744#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5745#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5746#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5747#define DATA_LANES_PRG_REG_SHIFT 0
5748#define DATA_LANES_PRG_REG_MASK (7 << 0)
5749
5750#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5751#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5752#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5753#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5754
5755#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5756#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5757#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5758#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5759
5760#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5761#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5762#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5763#define TURN_AROUND_TIMEOUT_MASK 0x3f
5764
5765#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5766#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5767#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5768#define DEVICE_RESET_TIMER_MASK 0xffff
5769
5770#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5771#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5772#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5773#define VERTICAL_ADDRESS_SHIFT 16
5774#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5775#define HORIZONTAL_ADDRESS_SHIFT 0
5776#define HORIZONTAL_ADDRESS_MASK 0xffff
5777
5778#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5779#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5780#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5781#define DBI_FIFO_EMPTY_HALF (0 << 0)
5782#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5783#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5784
5785/* regs below are bits 15:0 */
5786#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5787#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5788#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5789
5790#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5791#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5792#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5793
5794#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5795#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5796#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5797
5798#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5799#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5800#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5801
5802#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5803#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5804#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5805
5806#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5807#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5808#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5809
5810#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5811#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5812#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5813
5814#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5815#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5816#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5817/* regs above are bits 15:0 */
5818
5819#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5820#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5821#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5822#define DPI_LP_MODE (1 << 6)
5823#define BACKLIGHT_OFF (1 << 5)
5824#define BACKLIGHT_ON (1 << 4)
5825#define COLOR_MODE_OFF (1 << 3)
5826#define COLOR_MODE_ON (1 << 2)
5827#define TURN_ON (1 << 1)
5828#define SHUTDOWN (1 << 0)
5829
5830#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5831#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5832#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5833#define COMMAND_BYTE_SHIFT 0
5834#define COMMAND_BYTE_MASK (0x3f << 0)
5835
5836#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5837#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5838#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5839#define MASTER_INIT_TIMER_SHIFT 0
5840#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5841
5842#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5843#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5844#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5845#define MAX_RETURN_PKT_SIZE_SHIFT 0
5846#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5847
5848#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5849#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5850#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5851#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5852#define DISABLE_VIDEO_BTA (1 << 3)
5853#define IP_TG_CONFIG (1 << 2)
5854#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5855#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5856#define VIDEO_MODE_BURST (3 << 0)
5857
5858#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5859#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5860#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5861#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5862#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5863#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5864#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5865#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5866#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5867#define CLOCKSTOP (1 << 1)
5868#define EOT_DISABLE (1 << 0)
5869
5870#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5871#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5872#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5873#define LP_BYTECLK_SHIFT 0
5874#define LP_BYTECLK_MASK (0xffff << 0)
5875
5876/* bits 31:0 */
5877#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5878#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5879#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5880
5881/* bits 31:0 */
5882#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5883#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5884#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5885
5886#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5887#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5888#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5889#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5890#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5891#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5892#define LONG_PACKET_WORD_COUNT_SHIFT 8
5893#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5894#define SHORT_PACKET_PARAM_SHIFT 8
5895#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5896#define VIRTUAL_CHANNEL_SHIFT 6
5897#define VIRTUAL_CHANNEL_MASK (3 << 6)
5898#define DATA_TYPE_SHIFT 0
5899#define DATA_TYPE_MASK (3f << 0)
5900/* data type values, see include/video/mipi_display.h */
5901
5902#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5903#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5904#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5905#define DPI_FIFO_EMPTY (1 << 28)
5906#define DBI_FIFO_EMPTY (1 << 27)
5907#define LP_CTRL_FIFO_EMPTY (1 << 26)
5908#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5909#define LP_CTRL_FIFO_FULL (1 << 24)
5910#define HS_CTRL_FIFO_EMPTY (1 << 18)
5911#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5912#define HS_CTRL_FIFO_FULL (1 << 16)
5913#define LP_DATA_FIFO_EMPTY (1 << 10)
5914#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5915#define LP_DATA_FIFO_FULL (1 << 8)
5916#define HS_DATA_FIFO_EMPTY (1 << 2)
5917#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5918#define HS_DATA_FIFO_FULL (1 << 0)
5919
5920#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5921#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5922#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5923#define DBI_HS_LP_MODE_MASK (1 << 0)
5924#define DBI_LP_MODE (1 << 0)
5925#define DBI_HS_MODE (0 << 0)
5926
5927#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5928#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5929#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5930#define EXIT_ZERO_COUNT_SHIFT 24
5931#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5932#define TRAIL_COUNT_SHIFT 16
5933#define TRAIL_COUNT_MASK (0x1f << 16)
5934#define CLK_ZERO_COUNT_SHIFT 8
5935#define CLK_ZERO_COUNT_MASK (0xff << 8)
5936#define PREPARE_COUNT_SHIFT 0
5937#define PREPARE_COUNT_MASK (0x3f << 0)
5938
5939/* bits 31:0 */
5940#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5941#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5942#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5943
5944#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5945#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5946#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5947#define LP_HS_SSW_CNT_SHIFT 16
5948#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5949#define HS_LP_PWR_SW_CNT_SHIFT 0
5950#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5951
5952#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5953#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5954#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5955#define STOP_STATE_STALL_COUNTER_SHIFT 0
5956#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5957
5958#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5959#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5960#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5961#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5962#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5963#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5964#define RX_CONTENTION_DETECTED (1 << 0)
5965
5966/* XXX: only pipe A ?!? */
5967#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5968#define DBI_TYPEC_ENABLE (1 << 31)
5969#define DBI_TYPEC_WIP (1 << 30)
5970#define DBI_TYPEC_OPTION_SHIFT 28
5971#define DBI_TYPEC_OPTION_MASK (3 << 28)
5972#define DBI_TYPEC_FREQ_SHIFT 24
5973#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5974#define DBI_TYPEC_OVERRIDE (1 << 8)
5975#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5976#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5977
5978
5979/* MIPI adapter registers */
5980
5981#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5982#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5983#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5984#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5985#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5986#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5987#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5988#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5989#define READ_REQUEST_PRIORITY_SHIFT 3
5990#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5991#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5992#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5993#define RGB_FLIP_TO_BGR (1 << 2)
5994
5995#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5996#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5997#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5998#define DATA_MEM_ADDRESS_SHIFT 5
5999#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6000#define DATA_VALID (1 << 0)
6001
6002#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6003#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6004#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6005#define DATA_LENGTH_SHIFT 0
6006#define DATA_LENGTH_MASK (0xfffff << 0)
6007
6008#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6009#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6010#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6011#define COMMAND_MEM_ADDRESS_SHIFT 5
6012#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6013#define AUTO_PWG_ENABLE (1 << 2)
6014#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6015#define COMMAND_VALID (1 << 0)
6016
6017#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6018#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6019#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6020#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6021#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6022
6023#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6024#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6025#define MIPI_READ_DATA_RETURN(pipe, n) \
6026 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6027
6028#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6029#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6030#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6031#define READ_DATA_VALID(n) (1 << (n))
6032
a57c774a 6033/* For UMS only (deprecated): */
5c969aa7
DL
6034#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6035#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6036#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6037#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6038#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6039#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
a57c774a 6040
585fb111 6041#endif /* _I915_REG_H_ */