]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: kill superflous IS_I855 macro
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
28d52043 33#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
34#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
241fa85b 39#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
40#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
49#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111
JB
55
56/* PCI config space */
57
58#define HPLLCC 0xc0 /* 855 only */
652c393a 59#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
60#define GC_CLOCK_133_200 (0 << 0)
61#define GC_CLOCK_100_200 (1 << 0)
62#define GC_CLOCK_100_133 (2 << 0)
63#define GC_CLOCK_166_250 (3 << 0)
64#define GCFGC 0xf0 /* 915+ only */
65#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
66#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
67#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
68#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
69#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
70#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
71#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
72#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
73#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
74#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
75#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
76#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
77#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
78#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
79#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
80#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
81#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
82#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
83#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
84#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
85#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
86#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
87#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 88#define LBB 0xf4
11ed50ec
BG
89#define GDRST 0xc0
90#define GDRST_FULL (0<<2)
91#define GDRST_RENDER (1<<2)
92#define GDRST_MEDIA (3<<2)
585fb111
JB
93
94/* VGA stuff */
95
96#define VGA_ST01_MDA 0x3ba
97#define VGA_ST01_CGA 0x3da
98
99#define VGA_MSR_WRITE 0x3c2
100#define VGA_MSR_READ 0x3cc
101#define VGA_MSR_MEM_EN (1<<1)
102#define VGA_MSR_CGA_MODE (1<<0)
103
104#define VGA_SR_INDEX 0x3c4
105#define VGA_SR_DATA 0x3c5
106
107#define VGA_AR_INDEX 0x3c0
108#define VGA_AR_VID_EN (1<<5)
109#define VGA_AR_DATA_WRITE 0x3c0
110#define VGA_AR_DATA_READ 0x3c1
111
112#define VGA_GR_INDEX 0x3ce
113#define VGA_GR_DATA 0x3cf
114/* GR05 */
115#define VGA_GR_MEM_READ_MODE_SHIFT 3
116#define VGA_GR_MEM_READ_MODE_PLANE 1
117/* GR06 */
118#define VGA_GR_MEM_MODE_MASK 0xc
119#define VGA_GR_MEM_MODE_SHIFT 2
120#define VGA_GR_MEM_A0000_AFFFF 0
121#define VGA_GR_MEM_A0000_BFFFF 1
122#define VGA_GR_MEM_B0000_B7FFF 2
123#define VGA_GR_MEM_B0000_BFFFF 3
124
125#define VGA_DACMASK 0x3c6
126#define VGA_DACRX 0x3c7
127#define VGA_DACWX 0x3c8
128#define VGA_DACDATA 0x3c9
129
130#define VGA_CR_INDEX_MDA 0x3b4
131#define VGA_CR_DATA_MDA 0x3b5
132#define VGA_CR_INDEX_CGA 0x3d4
133#define VGA_CR_DATA_CGA 0x3d5
134
135/*
136 * Memory interface instructions used by the kernel
137 */
138#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
139
140#define MI_NOOP MI_INSTR(0, 0)
141#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
142#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
143#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
144#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
145#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
146#define MI_FLUSH MI_INSTR(0x04, 0)
147#define MI_READ_FLUSH (1 << 0)
148#define MI_EXE_FLUSH (1 << 1)
149#define MI_NO_WRITE_FLUSH (1 << 2)
150#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
151#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
152#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
153#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
154#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
155#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
156#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
157#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
158#define MI_STORE_DWORD_INDEX_SHIFT 2
159#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
160#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
161#define MI_BATCH_NON_SECURE (1)
162#define MI_BATCH_NON_SECURE_I965 (1<<8)
163#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
164
165/*
166 * 3D instructions used by the kernel
167 */
168#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
169
170#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
171#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
172#define SC_UPDATE_SCISSOR (0x1<<1)
173#define SC_ENABLE_MASK (0x1<<0)
174#define SC_ENABLE (0x1<<0)
175#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
176#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
177#define SCI_YMIN_MASK (0xffff<<16)
178#define SCI_XMIN_MASK (0xffff<<0)
179#define SCI_YMAX_MASK (0xffff<<16)
180#define SCI_XMAX_MASK (0xffff<<0)
181#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
182#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
183#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
184#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
185#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
186#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
187#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
188#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
189#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
190#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
191#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
192#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
193#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
194#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
195#define BLT_DEPTH_8 (0<<24)
196#define BLT_DEPTH_16_565 (1<<24)
197#define BLT_DEPTH_16_1555 (2<<24)
198#define BLT_DEPTH_32 (3<<24)
199#define BLT_ROP_GXCOPY (0xcc<<16)
200#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
201#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
202#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
203#define ASYNC_FLIP (1<<22)
204#define DISPLAY_PLANE_A (0<<20)
205#define DISPLAY_PLANE_B (1<<20)
206
207/*
de151cf6 208 * Fence registers
585fb111 209 */
de151cf6 210#define FENCE_REG_830_0 0x2000
dc529a4f 211#define FENCE_REG_945_8 0x3000
de151cf6
JB
212#define I830_FENCE_START_MASK 0x07f80000
213#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 214#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
215#define I830_FENCE_PITCH_SHIFT 4
216#define I830_FENCE_REG_VALID (1<<0)
e76a16de
EA
217#define I915_FENCE_MAX_PITCH_VAL 0x10
218#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 219#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
220
221#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 222#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 223
de151cf6
JB
224#define FENCE_REG_965_0 0x03000
225#define I965_FENCE_PITCH_SHIFT 2
226#define I965_FENCE_TILING_Y_SHIFT 1
227#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 228#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6
JB
229
230/*
231 * Instruction and interrupt control regs
232 */
63eeaf38 233#define PGTBL_ER 0x02024
585fb111
JB
234#define PRB0_TAIL 0x02030
235#define PRB0_HEAD 0x02034
236#define PRB0_START 0x02038
237#define PRB0_CTL 0x0203c
238#define TAIL_ADDR 0x001FFFF8
239#define HEAD_WRAP_COUNT 0xFFE00000
240#define HEAD_WRAP_ONE 0x00200000
241#define HEAD_ADDR 0x001FFFFC
242#define RING_NR_PAGES 0x001FF000
243#define RING_REPORT_MASK 0x00000006
244#define RING_REPORT_64K 0x00000002
245#define RING_REPORT_128K 0x00000004
246#define RING_NO_REPORT 0x00000000
247#define RING_VALID_MASK 0x00000001
248#define RING_VALID 0x00000001
249#define RING_INVALID 0x00000000
250#define PRB1_TAIL 0x02040 /* 915+ only */
251#define PRB1_HEAD 0x02044 /* 915+ only */
252#define PRB1_START 0x02048 /* 915+ only */
253#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
254#define IPEIR_I965 0x02064
255#define IPEHR_I965 0x02068
256#define INSTDONE_I965 0x0206c
257#define INSTPS 0x02070 /* 965+ only */
258#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
259#define ACTHD_I965 0x02074
260#define HWS_PGA 0x02080
261#define HWS_ADDRESS_MASK 0xfffff000
262#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
263#define PWRCTXA 0x2088 /* 965GM+ only */
264#define PWRCTX_EN (1<<0)
585fb111 265#define IPEIR 0x02088
63eeaf38
JB
266#define IPEHR 0x0208c
267#define INSTDONE 0x02090
585fb111
JB
268#define NOPID 0x02094
269#define HWSTAM 0x02098
270#define SCPD0 0x0209c /* 915+ only */
271#define IER 0x020a0
272#define IIR 0x020a4
273#define IMR 0x020a8
274#define ISR 0x020ac
275#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
276#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
277#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
278#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
279#define I915_HWB_OOM_INTERRUPT (1<<13)
280#define I915_SYNC_STATUS_INTERRUPT (1<<12)
281#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
282#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
283#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
284#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
285#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
286#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
287#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
288#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
289#define I915_DEBUG_INTERRUPT (1<<2)
290#define I915_USER_INTERRUPT (1<<1)
291#define I915_ASLE_INTERRUPT (1<<0)
292#define EIR 0x020b0
293#define EMR 0x020b4
294#define ESR 0x020b8
63eeaf38
JB
295#define GM45_ERROR_PAGE_TABLE (1<<5)
296#define GM45_ERROR_MEM_PRIV (1<<4)
297#define I915_ERROR_PAGE_TABLE (1<<4)
298#define GM45_ERROR_CP_PRIV (1<<3)
299#define I915_ERROR_MEMORY_REFRESH (1<<1)
300#define I915_ERROR_INSTRUCTION (1<<0)
585fb111
JB
301#define INSTPM 0x020c0
302#define ACTHD 0x020c8
303#define FW_BLC 0x020d8
7662c8bd 304#define FW_BLC2 0x020dc
585fb111 305#define FW_BLC_SELF 0x020e0 /* 915+ only */
7662c8bd
SL
306#define FW_BLC_SELF_EN (1<<15)
307#define MM_BURST_LENGTH 0x00700000
308#define MM_FIFO_WATERMARK 0x0001F000
309#define LM_BURST_LENGTH 0x00000700
310#define LM_FIFO_WATERMARK 0x0000001F
585fb111
JB
311#define MI_ARB_STATE 0x020e4 /* 915+ only */
312#define CACHE_MODE_0 0x02120 /* 915+ only */
313#define CM0_MASK_SHIFT 16
314#define CM0_IZ_OPT_DISABLE (1<<6)
315#define CM0_ZR_OPT_DISABLE (1<<5)
316#define CM0_DEPTH_EVICT_DISABLE (1<<4)
317#define CM0_COLOR_EVICT_DISABLE (1<<3)
318#define CM0_DEPTH_WRITE_DISABLE (1<<1)
319#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
320#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
321
de151cf6 322
585fb111
JB
323/*
324 * Framebuffer compression (915+ only)
325 */
326
327#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
328#define FBC_LL_BASE 0x03204 /* 4k page aligned */
329#define FBC_CONTROL 0x03208
330#define FBC_CTL_EN (1<<31)
331#define FBC_CTL_PERIODIC (1<<30)
332#define FBC_CTL_INTERVAL_SHIFT (16)
333#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
334#define FBC_CTL_STRIDE_SHIFT (5)
335#define FBC_CTL_FENCENO (1<<0)
336#define FBC_COMMAND 0x0320c
337#define FBC_CMD_COMPRESS (1<<0)
338#define FBC_STATUS 0x03210
339#define FBC_STAT_COMPRESSING (1<<31)
340#define FBC_STAT_COMPRESSED (1<<30)
341#define FBC_STAT_MODIFIED (1<<29)
342#define FBC_STAT_CURRENT_LINE (1<<0)
343#define FBC_CONTROL2 0x03214
344#define FBC_CTL_FENCE_DBL (0<<4)
345#define FBC_CTL_IDLE_IMM (0<<2)
346#define FBC_CTL_IDLE_FULL (1<<2)
347#define FBC_CTL_IDLE_LINE (2<<2)
348#define FBC_CTL_IDLE_DEBUG (3<<2)
349#define FBC_CTL_CPU_FENCE (1<<1)
350#define FBC_CTL_PLANEA (0<<0)
351#define FBC_CTL_PLANEB (1<<0)
352#define FBC_FENCE_OFF 0x0321b
80824003 353#define FBC_TAG 0x03300
585fb111
JB
354
355#define FBC_LL_SIZE (1536)
356
74dff282
JB
357/* Framebuffer compression for GM45+ */
358#define DPFC_CB_BASE 0x3200
359#define DPFC_CONTROL 0x3208
360#define DPFC_CTL_EN (1<<31)
361#define DPFC_CTL_PLANEA (0<<30)
362#define DPFC_CTL_PLANEB (1<<30)
363#define DPFC_CTL_FENCE_EN (1<<29)
364#define DPFC_SR_EN (1<<10)
365#define DPFC_CTL_LIMIT_1X (0<<6)
366#define DPFC_CTL_LIMIT_2X (1<<6)
367#define DPFC_CTL_LIMIT_4X (2<<6)
368#define DPFC_RECOMP_CTL 0x320c
369#define DPFC_RECOMP_STALL_EN (1<<27)
370#define DPFC_RECOMP_STALL_WM_SHIFT (16)
371#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
372#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
373#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
374#define DPFC_STATUS 0x3210
375#define DPFC_INVAL_SEG_SHIFT (16)
376#define DPFC_INVAL_SEG_MASK (0x07ff0000)
377#define DPFC_COMP_SEG_SHIFT (0)
378#define DPFC_COMP_SEG_MASK (0x000003ff)
379#define DPFC_STATUS2 0x3214
380#define DPFC_FENCE_YOFF 0x3218
381#define DPFC_CHICKEN 0x3224
382#define DPFC_HT_MODIFY (1<<31)
383
585fb111
JB
384/*
385 * GPIO regs
386 */
387#define GPIOA 0x5010
388#define GPIOB 0x5014
389#define GPIOC 0x5018
390#define GPIOD 0x501c
391#define GPIOE 0x5020
392#define GPIOF 0x5024
393#define GPIOG 0x5028
394#define GPIOH 0x502c
395# define GPIO_CLOCK_DIR_MASK (1 << 0)
396# define GPIO_CLOCK_DIR_IN (0 << 1)
397# define GPIO_CLOCK_DIR_OUT (1 << 1)
398# define GPIO_CLOCK_VAL_MASK (1 << 2)
399# define GPIO_CLOCK_VAL_OUT (1 << 3)
400# define GPIO_CLOCK_VAL_IN (1 << 4)
401# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
402# define GPIO_DATA_DIR_MASK (1 << 8)
403# define GPIO_DATA_DIR_IN (0 << 9)
404# define GPIO_DATA_DIR_OUT (1 << 9)
405# define GPIO_DATA_VAL_MASK (1 << 10)
406# define GPIO_DATA_VAL_OUT (1 << 11)
407# define GPIO_DATA_VAL_IN (1 << 12)
408# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
409
410/*
411 * Clock control & power management
412 */
413
414#define VGA0 0x6000
415#define VGA1 0x6004
416#define VGA_PD 0x6010
417#define VGA0_PD_P2_DIV_4 (1 << 7)
418#define VGA0_PD_P1_DIV_2 (1 << 5)
419#define VGA0_PD_P1_SHIFT 0
420#define VGA0_PD_P1_MASK (0x1f << 0)
421#define VGA1_PD_P2_DIV_4 (1 << 15)
422#define VGA1_PD_P1_DIV_2 (1 << 13)
423#define VGA1_PD_P1_SHIFT 8
424#define VGA1_PD_P1_MASK (0x1f << 8)
425#define DPLL_A 0x06014
426#define DPLL_B 0x06018
427#define DPLL_VCO_ENABLE (1 << 31)
428#define DPLL_DVO_HIGH_SPEED (1 << 30)
429#define DPLL_SYNCLOCK_ENABLE (1 << 29)
430#define DPLL_VGA_MODE_DIS (1 << 28)
431#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
432#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
433#define DPLL_MODE_MASK (3 << 26)
434#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
435#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
436#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
437#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
438#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
439#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2177832f 440#define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
585fb111
JB
441
442#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
443#define I915_CRC_ERROR_ENABLE (1UL<<29)
444#define I915_CRC_DONE_ENABLE (1UL<<28)
445#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
446#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
447#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
448#define I915_DPST_EVENT_ENABLE (1UL<<23)
449#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
450#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
451#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
452#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
453#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
454#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
455#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
456#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
457#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
458#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
459#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
460#define I915_DPST_EVENT_STATUS (1UL<<7)
461#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
462#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
463#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
464#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
465#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
466#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
467
468#define SRX_INDEX 0x3c4
469#define SRX_DATA 0x3c5
470#define SR01 1
471#define SR01_SCREEN_OFF (1<<5)
472
473#define PPCR 0x61204
474#define PPCR_ON (1<<0)
475
476#define DVOB 0x61140
477#define DVOB_ON (1<<31)
478#define DVOC 0x61160
479#define DVOC_ON (1<<31)
480#define LVDS 0x61180
481#define LVDS_ON (1<<31)
482
483#define ADPA 0x61100
484#define ADPA_DPMS_MASK (~(3<<10))
485#define ADPA_DPMS_ON (0<<10)
486#define ADPA_DPMS_SUSPEND (1<<10)
487#define ADPA_DPMS_STANDBY (2<<10)
488#define ADPA_DPMS_OFF (3<<10)
489
490#define RING_TAIL 0x00
491#define TAIL_ADDR 0x001FFFF8
492#define RING_HEAD 0x04
493#define HEAD_WRAP_COUNT 0xFFE00000
494#define HEAD_WRAP_ONE 0x00200000
495#define HEAD_ADDR 0x001FFFFC
496#define RING_START 0x08
497#define START_ADDR 0xFFFFF000
498#define RING_LEN 0x0C
499#define RING_NR_PAGES 0x001FF000
500#define RING_REPORT_MASK 0x00000006
501#define RING_REPORT_64K 0x00000002
502#define RING_REPORT_128K 0x00000004
503#define RING_NO_REPORT 0x00000000
504#define RING_VALID_MASK 0x00000001
505#define RING_VALID 0x00000001
506#define RING_INVALID 0x00000000
507
508/* Scratch pad debug 0 reg:
509 */
510#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
511/*
512 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
513 * this field (only one bit may be set).
514 */
515#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
516#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2177832f 517#define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
585fb111
JB
518/* i830, required in DVO non-gang */
519#define PLL_P2_DIVIDE_BY_4 (1 << 23)
520#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
521#define PLL_REF_INPUT_DREFCLK (0 << 13)
522#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
523#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
524#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
525#define PLL_REF_INPUT_MASK (3 << 13)
526#define PLL_LOAD_PULSE_PHASE_SHIFT 9
b9055052
ZW
527/* IGDNG */
528# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
529# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
530# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
531# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
532# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
533
585fb111
JB
534/*
535 * Parallel to Serial Load Pulse phase selection.
536 * Selects the phase for the 10X DPLL clock for the PCIe
537 * digital display port. The range is 4 to 13; 10 or more
538 * is just a flip delay. The default is 6
539 */
540#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
541#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
542/*
543 * SDVO multiplier for 945G/GM. Not used on 965.
544 */
545#define SDVO_MULTIPLIER_MASK 0x000000ff
546#define SDVO_MULTIPLIER_SHIFT_HIRES 4
547#define SDVO_MULTIPLIER_SHIFT_VGA 0
548#define DPLL_A_MD 0x0601c /* 965+ only */
549/*
550 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
551 *
552 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
553 */
554#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
555#define DPLL_MD_UDI_DIVIDER_SHIFT 24
556/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
557#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
558#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
559/*
560 * SDVO/UDI pixel multiplier.
561 *
562 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
563 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
564 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
565 * dummy bytes in the datastream at an increased clock rate, with both sides of
566 * the link knowing how many bytes are fill.
567 *
568 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
569 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
570 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
571 * through an SDVO command.
572 *
573 * This register field has values of multiplication factor minus 1, with
574 * a maximum multiplier of 5 for SDVO.
575 */
576#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
577#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
578/*
579 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
580 * This best be set to the default value (3) or the CRT won't work. No,
581 * I don't entirely understand what this does...
582 */
583#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
584#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
585#define DPLL_B_MD 0x06020 /* 965+ only */
586#define FPA0 0x06040
587#define FPA1 0x06044
588#define FPB0 0x06048
589#define FPB1 0x0604c
590#define FP_N_DIV_MASK 0x003f0000
2177832f 591#define FP_N_IGD_DIV_MASK 0x00ff0000
585fb111
JB
592#define FP_N_DIV_SHIFT 16
593#define FP_M1_DIV_MASK 0x00003f00
594#define FP_M1_DIV_SHIFT 8
595#define FP_M2_DIV_MASK 0x0000003f
2177832f 596#define FP_M2_IGD_DIV_MASK 0x000000ff
585fb111
JB
597#define FP_M2_DIV_SHIFT 0
598#define DPLL_TEST 0x606c
599#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
600#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
601#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
602#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
603#define DPLLB_TEST_N_BYPASS (1 << 19)
604#define DPLLB_TEST_M_BYPASS (1 << 18)
605#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
606#define DPLLA_TEST_N_BYPASS (1 << 3)
607#define DPLLA_TEST_M_BYPASS (1 << 2)
608#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
609#define D_STATE 0x6104
652c393a
JB
610#define DSTATE_PLL_D3_OFF (1<<3)
611#define DSTATE_GFX_CLOCK_GATING (1<<1)
612#define DSTATE_DOT_CLOCK_GATING (1<<0)
613#define DSPCLK_GATE_D 0x6200
614# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
615# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
616# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
617# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
618# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
619# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
620# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
621# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
622# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
623# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
624# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
625# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
626# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
627# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
628# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
629# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
630# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
631# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
632# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
633# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
634# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
635# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
636# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
637# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
638# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
639# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
640# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
641# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
642/**
643 * This bit must be set on the 830 to prevent hangs when turning off the
644 * overlay scaler.
645 */
646# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
647# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
648# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
649# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
650# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
651
652#define RENCLK_GATE_D1 0x6204
653# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
654# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
655# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
656# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
657# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
658# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
659# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
660# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
661# define MAG_CLOCK_GATE_DISABLE (1 << 5)
662/** This bit must be unset on 855,865 */
663# define MECI_CLOCK_GATE_DISABLE (1 << 4)
664# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
665# define MEC_CLOCK_GATE_DISABLE (1 << 2)
666# define MECO_CLOCK_GATE_DISABLE (1 << 1)
667/** This bit must be set on 855,865. */
668# define SV_CLOCK_GATE_DISABLE (1 << 0)
669# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
670# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
671# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
672# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
673# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
674# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
675# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
676# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
677# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
678# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
679# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
680# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
681# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
682# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
683# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
684# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
685# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
686
687# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
688/** This bit must always be set on 965G/965GM */
689# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
690# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
691# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
692# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
693# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
694# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
695/** This bit must always be set on 965G */
696# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
697# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
698# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
699# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
700# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
701# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
702# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
703# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
704# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
705# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
706# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
707# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
708# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
709# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
710# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
711# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
712# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
713# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
714# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
715
716#define RENCLK_GATE_D2 0x6208
717#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
718#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
719#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
720#define RAMCLK_GATE_D 0x6210 /* CRL only */
721#define DEUC 0x6214 /* CRL only */
585fb111
JB
722
723/*
724 * Palette regs
725 */
726
727#define PALETTE_A 0x0a000
728#define PALETTE_B 0x0a800
729
673a394b
EA
730/* MCH MMIO space */
731
732/*
733 * MCHBAR mirror.
734 *
735 * This mirrors the MCHBAR MMIO space whose location is determined by
736 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
737 * every way. It is not accessible from the CP register read instructions.
738 *
739 */
740#define MCHBAR_MIRROR_BASE 0x10000
741
742/** 915-945 and GM965 MCH register controlling DRAM channel access */
743#define DCC 0x10200
744#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
745#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
746#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
747#define DCC_ADDRESSING_MODE_MASK (3 << 0)
748#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 749#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b
EA
750
751/** 965 MCH register controlling DRAM channel configuration */
752#define C0DRB3 0x10206
753#define C1DRB3 0x10606
754
b11248df
KP
755/* Clocking configuration register */
756#define CLKCFG 0x10c00
7662c8bd 757#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
758#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
759#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
760#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
761#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
762#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 763/* Note, below two are guess */
b11248df 764#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 765#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 766#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
767#define CLKCFG_MEM_533 (1 << 4)
768#define CLKCFG_MEM_667 (2 << 4)
769#define CLKCFG_MEM_800 (3 << 4)
770#define CLKCFG_MEM_MASK (7 << 4)
771
881ee988
KP
772/** GM965 GM45 render standby register */
773#define MCHBAR_RENDER_STANDBY 0x111B8
97f5ab66
JB
774#define RCX_SW_EXIT (1<<23)
775#define RSX_STATUS_MASK 0x00700000
7d57382e
EA
776#define PEG_BAND_GAP_DATA 0x14d68
777
585fb111
JB
778/*
779 * Overlay regs
780 */
781
782#define OVADD 0x30000
783#define DOVSTA 0x30008
784#define OC_BUF (0x3<<20)
785#define OGAMC5 0x30010
786#define OGAMC4 0x30014
787#define OGAMC3 0x30018
788#define OGAMC2 0x3001c
789#define OGAMC1 0x30020
790#define OGAMC0 0x30024
791
792/*
793 * Display engine regs
794 */
795
796/* Pipe A timing regs */
797#define HTOTAL_A 0x60000
798#define HBLANK_A 0x60004
799#define HSYNC_A 0x60008
800#define VTOTAL_A 0x6000c
801#define VBLANK_A 0x60010
802#define VSYNC_A 0x60014
803#define PIPEASRC 0x6001c
804#define BCLRPAT_A 0x60020
805
806/* Pipe B timing regs */
807#define HTOTAL_B 0x61000
808#define HBLANK_B 0x61004
809#define HSYNC_B 0x61008
810#define VTOTAL_B 0x6100c
811#define VBLANK_B 0x61010
812#define VSYNC_B 0x61014
813#define PIPEBSRC 0x6101c
814#define BCLRPAT_B 0x61020
815
816/* VGA port control */
817#define ADPA 0x61100
818#define ADPA_DAC_ENABLE (1<<31)
819#define ADPA_DAC_DISABLE 0
820#define ADPA_PIPE_SELECT_MASK (1<<30)
821#define ADPA_PIPE_A_SELECT 0
822#define ADPA_PIPE_B_SELECT (1<<30)
823#define ADPA_USE_VGA_HVPOLARITY (1<<15)
824#define ADPA_SETS_HVPOLARITY 0
825#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
826#define ADPA_VSYNC_CNTL_ENABLE 0
827#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
828#define ADPA_HSYNC_CNTL_ENABLE 0
829#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
830#define ADPA_VSYNC_ACTIVE_LOW 0
831#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
832#define ADPA_HSYNC_ACTIVE_LOW 0
833#define ADPA_DPMS_MASK (~(3<<10))
834#define ADPA_DPMS_ON (0<<10)
835#define ADPA_DPMS_SUSPEND (1<<10)
836#define ADPA_DPMS_STANDBY (2<<10)
837#define ADPA_DPMS_OFF (3<<10)
838
839/* Hotplug control (945+ only) */
840#define PORT_HOTPLUG_EN 0x61110
7d57382e 841#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 842#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 843#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 844#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 845#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 846#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
847#define SDVOB_HOTPLUG_INT_EN (1 << 26)
848#define SDVOC_HOTPLUG_INT_EN (1 << 25)
849#define TV_HOTPLUG_INT_EN (1 << 18)
04302965 850#define CRT_EOS_INT_EN (1 << 10)
585fb111
JB
851#define CRT_HOTPLUG_INT_EN (1 << 9)
852#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
853#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
854/* must use period 64 on GM45 according to docs */
855#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
856#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
857#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
858#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
859#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
860#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
861#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
862#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
863#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
864#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
865#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
866#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
867#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
5ca58282
JB
868#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
869#define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
870 HDMIC_HOTPLUG_INT_EN | \
871 HDMID_HOTPLUG_INT_EN | \
872 SDVOB_HOTPLUG_INT_EN | \
873 SDVOC_HOTPLUG_INT_EN | \
874 TV_HOTPLUG_INT_EN | \
875 CRT_HOTPLUG_INT_EN)
771cb081 876
585fb111
JB
877
878#define PORT_HOTPLUG_STAT 0x61114
7d57382e 879#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 880#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 881#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 882#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 883#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 884#define DPD_HOTPLUG_INT_STATUS (1 << 27)
04302965 885#define CRT_EOS_INT_STATUS (1 << 12)
585fb111
JB
886#define CRT_HOTPLUG_INT_STATUS (1 << 11)
887#define TV_HOTPLUG_INT_STATUS (1 << 10)
888#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
889#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
890#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
891#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
892#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
893#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
894
895/* SDVO port control */
896#define SDVOB 0x61140
897#define SDVOC 0x61160
898#define SDVO_ENABLE (1 << 31)
899#define SDVO_PIPE_B_SELECT (1 << 30)
900#define SDVO_STALL_SELECT (1 << 29)
901#define SDVO_INTERRUPT_ENABLE (1 << 26)
902/**
903 * 915G/GM SDVO pixel multiplier.
904 *
905 * Programmed value is multiplier - 1, up to 5x.
906 *
907 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
908 */
909#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
910#define SDVO_PORT_MULTIPLY_SHIFT 23
911#define SDVO_PHASE_SELECT_MASK (15 << 19)
912#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
913#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
914#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
915#define SDVO_ENCODING_SDVO (0x0 << 10)
916#define SDVO_ENCODING_HDMI (0x2 << 10)
917/** Requird for HDMI operation */
918#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 919#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
920#define SDVO_AUDIO_ENABLE (1 << 6)
921/** New with 965, default is to be set */
922#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
923/** New with 965, default is to be set */
924#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
925#define SDVOB_PCIE_CONCURRENCY (1 << 3)
926#define SDVO_DETECTED (1 << 2)
927/* Bits to be preserved when writing */
928#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
929#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
930
931/* DVO port control */
932#define DVOA 0x61120
933#define DVOB 0x61140
934#define DVOC 0x61160
935#define DVO_ENABLE (1 << 31)
936#define DVO_PIPE_B_SELECT (1 << 30)
937#define DVO_PIPE_STALL_UNUSED (0 << 28)
938#define DVO_PIPE_STALL (1 << 28)
939#define DVO_PIPE_STALL_TV (2 << 28)
940#define DVO_PIPE_STALL_MASK (3 << 28)
941#define DVO_USE_VGA_SYNC (1 << 15)
942#define DVO_DATA_ORDER_I740 (0 << 14)
943#define DVO_DATA_ORDER_FP (1 << 14)
944#define DVO_VSYNC_DISABLE (1 << 11)
945#define DVO_HSYNC_DISABLE (1 << 10)
946#define DVO_VSYNC_TRISTATE (1 << 9)
947#define DVO_HSYNC_TRISTATE (1 << 8)
948#define DVO_BORDER_ENABLE (1 << 7)
949#define DVO_DATA_ORDER_GBRG (1 << 6)
950#define DVO_DATA_ORDER_RGGB (0 << 6)
951#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
952#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
953#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
954#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
955#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
956#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
957#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
958#define DVO_PRESERVE_MASK (0x7<<24)
959#define DVOA_SRCDIM 0x61124
960#define DVOB_SRCDIM 0x61144
961#define DVOC_SRCDIM 0x61164
962#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
963#define DVO_SRCDIM_VERTICAL_SHIFT 0
964
965/* LVDS port control */
966#define LVDS 0x61180
967/*
968 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
969 * the DPLL semantics change when the LVDS is assigned to that pipe.
970 */
971#define LVDS_PORT_EN (1 << 31)
972/* Selects pipe B for LVDS data. Must be set on pre-965. */
973#define LVDS_PIPEB_SELECT (1 << 30)
a3e17eb8
ZY
974/* Enable border for unscaled (or aspect-scaled) display */
975#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
976/*
977 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
978 * pixel.
979 */
980#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
981#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
982#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
983/*
984 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
985 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
986 * on.
987 */
988#define LVDS_A3_POWER_MASK (3 << 6)
989#define LVDS_A3_POWER_DOWN (0 << 6)
990#define LVDS_A3_POWER_UP (3 << 6)
991/*
992 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
993 * is set.
994 */
995#define LVDS_CLKB_POWER_MASK (3 << 4)
996#define LVDS_CLKB_POWER_DOWN (0 << 4)
997#define LVDS_CLKB_POWER_UP (3 << 4)
998/*
999 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1000 * setting for whether we are in dual-channel mode. The B3 pair will
1001 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1002 */
1003#define LVDS_B0B3_POWER_MASK (3 << 2)
1004#define LVDS_B0B3_POWER_DOWN (0 << 2)
1005#define LVDS_B0B3_POWER_UP (3 << 2)
1006
1007/* Panel power sequencing */
1008#define PP_STATUS 0x61200
1009#define PP_ON (1 << 31)
1010/*
1011 * Indicates that all dependencies of the panel are on:
1012 *
1013 * - PLL enabled
1014 * - pipe enabled
1015 * - LVDS/DVOB/DVOC on
1016 */
1017#define PP_READY (1 << 30)
1018#define PP_SEQUENCE_NONE (0 << 28)
1019#define PP_SEQUENCE_ON (1 << 28)
1020#define PP_SEQUENCE_OFF (2 << 28)
1021#define PP_SEQUENCE_MASK 0x30000000
1022#define PP_CONTROL 0x61204
1023#define POWER_TARGET_ON (1 << 0)
1024#define PP_ON_DELAYS 0x61208
1025#define PP_OFF_DELAYS 0x6120c
1026#define PP_DIVISOR 0x61210
1027
1028/* Panel fitting */
1029#define PFIT_CONTROL 0x61230
1030#define PFIT_ENABLE (1 << 31)
1031#define PFIT_PIPE_MASK (3 << 29)
1032#define PFIT_PIPE_SHIFT 29
1033#define VERT_INTERP_DISABLE (0 << 10)
1034#define VERT_INTERP_BILINEAR (1 << 10)
1035#define VERT_INTERP_MASK (3 << 10)
1036#define VERT_AUTO_SCALE (1 << 9)
1037#define HORIZ_INTERP_DISABLE (0 << 6)
1038#define HORIZ_INTERP_BILINEAR (1 << 6)
1039#define HORIZ_INTERP_MASK (3 << 6)
1040#define HORIZ_AUTO_SCALE (1 << 5)
1041#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1042#define PFIT_FILTER_FUZZY (0 << 24)
1043#define PFIT_SCALING_AUTO (0 << 26)
1044#define PFIT_SCALING_PROGRAMMED (1 << 26)
1045#define PFIT_SCALING_PILLAR (2 << 26)
1046#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1047#define PFIT_PGM_RATIOS 0x61234
1048#define PFIT_VERT_SCALE_MASK 0xfff00000
1049#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1050/* Pre-965 */
1051#define PFIT_VERT_SCALE_SHIFT 20
1052#define PFIT_VERT_SCALE_MASK 0xfff00000
1053#define PFIT_HORIZ_SCALE_SHIFT 4
1054#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1055/* 965+ */
1056#define PFIT_VERT_SCALE_SHIFT_965 16
1057#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1058#define PFIT_HORIZ_SCALE_SHIFT_965 0
1059#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1060
585fb111
JB
1061#define PFIT_AUTO_RATIOS 0x61238
1062
1063/* Backlight control */
1064#define BLC_PWM_CTL 0x61254
1065#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1066#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1067#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1068/*
1069 * This is the most significant 15 bits of the number of backlight cycles in a
1070 * complete cycle of the modulated backlight control.
1071 *
1072 * The actual value is this field multiplied by two.
1073 */
1074#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1075#define BLM_LEGACY_MODE (1 << 16)
1076/*
1077 * This is the number of cycles out of the backlight modulation cycle for which
1078 * the backlight is on.
1079 *
1080 * This field must be no greater than the number of cycles in the complete
1081 * backlight modulation cycle.
1082 */
1083#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1084#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1085
0eb96d6e
JB
1086#define BLC_HIST_CTL 0x61260
1087
585fb111
JB
1088/* TV port control */
1089#define TV_CTL 0x68000
1090/** Enables the TV encoder */
1091# define TV_ENC_ENABLE (1 << 31)
1092/** Sources the TV encoder input from pipe B instead of A. */
1093# define TV_ENC_PIPEB_SELECT (1 << 30)
1094/** Outputs composite video (DAC A only) */
1095# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1096/** Outputs SVideo video (DAC B/C) */
1097# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1098/** Outputs Component video (DAC A/B/C) */
1099# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1100/** Outputs Composite and SVideo (DAC A/B/C) */
1101# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1102# define TV_TRILEVEL_SYNC (1 << 21)
1103/** Enables slow sync generation (945GM only) */
1104# define TV_SLOW_SYNC (1 << 20)
1105/** Selects 4x oversampling for 480i and 576p */
1106# define TV_OVERSAMPLE_4X (0 << 18)
1107/** Selects 2x oversampling for 720p and 1080i */
1108# define TV_OVERSAMPLE_2X (1 << 18)
1109/** Selects no oversampling for 1080p */
1110# define TV_OVERSAMPLE_NONE (2 << 18)
1111/** Selects 8x oversampling */
1112# define TV_OVERSAMPLE_8X (3 << 18)
1113/** Selects progressive mode rather than interlaced */
1114# define TV_PROGRESSIVE (1 << 17)
1115/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1116# define TV_PAL_BURST (1 << 16)
1117/** Field for setting delay of Y compared to C */
1118# define TV_YC_SKEW_MASK (7 << 12)
1119/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1120# define TV_ENC_SDP_FIX (1 << 11)
1121/**
1122 * Enables a fix for the 915GM only.
1123 *
1124 * Not sure what it does.
1125 */
1126# define TV_ENC_C0_FIX (1 << 10)
1127/** Bits that must be preserved by software */
d2d9f232 1128# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1129# define TV_FUSE_STATE_MASK (3 << 4)
1130/** Read-only state that reports all features enabled */
1131# define TV_FUSE_STATE_ENABLED (0 << 4)
1132/** Read-only state that reports that Macrovision is disabled in hardware*/
1133# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1134/** Read-only state that reports that TV-out is disabled in hardware. */
1135# define TV_FUSE_STATE_DISABLED (2 << 4)
1136/** Normal operation */
1137# define TV_TEST_MODE_NORMAL (0 << 0)
1138/** Encoder test pattern 1 - combo pattern */
1139# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1140/** Encoder test pattern 2 - full screen vertical 75% color bars */
1141# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1142/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1143# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1144/** Encoder test pattern 4 - random noise */
1145# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1146/** Encoder test pattern 5 - linear color ramps */
1147# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1148/**
1149 * This test mode forces the DACs to 50% of full output.
1150 *
1151 * This is used for load detection in combination with TVDAC_SENSE_MASK
1152 */
1153# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1154# define TV_TEST_MODE_MASK (7 << 0)
1155
1156#define TV_DAC 0x68004
1157/**
1158 * Reports that DAC state change logic has reported change (RO).
1159 *
1160 * This gets cleared when TV_DAC_STATE_EN is cleared
1161*/
1162# define TVDAC_STATE_CHG (1 << 31)
1163# define TVDAC_SENSE_MASK (7 << 28)
1164/** Reports that DAC A voltage is above the detect threshold */
1165# define TVDAC_A_SENSE (1 << 30)
1166/** Reports that DAC B voltage is above the detect threshold */
1167# define TVDAC_B_SENSE (1 << 29)
1168/** Reports that DAC C voltage is above the detect threshold */
1169# define TVDAC_C_SENSE (1 << 28)
1170/**
1171 * Enables DAC state detection logic, for load-based TV detection.
1172 *
1173 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1174 * to off, for load detection to work.
1175 */
1176# define TVDAC_STATE_CHG_EN (1 << 27)
1177/** Sets the DAC A sense value to high */
1178# define TVDAC_A_SENSE_CTL (1 << 26)
1179/** Sets the DAC B sense value to high */
1180# define TVDAC_B_SENSE_CTL (1 << 25)
1181/** Sets the DAC C sense value to high */
1182# define TVDAC_C_SENSE_CTL (1 << 24)
1183/** Overrides the ENC_ENABLE and DAC voltage levels */
1184# define DAC_CTL_OVERRIDE (1 << 7)
1185/** Sets the slew rate. Must be preserved in software */
1186# define ENC_TVDAC_SLEW_FAST (1 << 6)
1187# define DAC_A_1_3_V (0 << 4)
1188# define DAC_A_1_1_V (1 << 4)
1189# define DAC_A_0_7_V (2 << 4)
cb66c692 1190# define DAC_A_MASK (3 << 4)
585fb111
JB
1191# define DAC_B_1_3_V (0 << 2)
1192# define DAC_B_1_1_V (1 << 2)
1193# define DAC_B_0_7_V (2 << 2)
cb66c692 1194# define DAC_B_MASK (3 << 2)
585fb111
JB
1195# define DAC_C_1_3_V (0 << 0)
1196# define DAC_C_1_1_V (1 << 0)
1197# define DAC_C_0_7_V (2 << 0)
cb66c692 1198# define DAC_C_MASK (3 << 0)
585fb111
JB
1199
1200/**
1201 * CSC coefficients are stored in a floating point format with 9 bits of
1202 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1203 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1204 * -1 (0x3) being the only legal negative value.
1205 */
1206#define TV_CSC_Y 0x68010
1207# define TV_RY_MASK 0x07ff0000
1208# define TV_RY_SHIFT 16
1209# define TV_GY_MASK 0x00000fff
1210# define TV_GY_SHIFT 0
1211
1212#define TV_CSC_Y2 0x68014
1213# define TV_BY_MASK 0x07ff0000
1214# define TV_BY_SHIFT 16
1215/**
1216 * Y attenuation for component video.
1217 *
1218 * Stored in 1.9 fixed point.
1219 */
1220# define TV_AY_MASK 0x000003ff
1221# define TV_AY_SHIFT 0
1222
1223#define TV_CSC_U 0x68018
1224# define TV_RU_MASK 0x07ff0000
1225# define TV_RU_SHIFT 16
1226# define TV_GU_MASK 0x000007ff
1227# define TV_GU_SHIFT 0
1228
1229#define TV_CSC_U2 0x6801c
1230# define TV_BU_MASK 0x07ff0000
1231# define TV_BU_SHIFT 16
1232/**
1233 * U attenuation for component video.
1234 *
1235 * Stored in 1.9 fixed point.
1236 */
1237# define TV_AU_MASK 0x000003ff
1238# define TV_AU_SHIFT 0
1239
1240#define TV_CSC_V 0x68020
1241# define TV_RV_MASK 0x0fff0000
1242# define TV_RV_SHIFT 16
1243# define TV_GV_MASK 0x000007ff
1244# define TV_GV_SHIFT 0
1245
1246#define TV_CSC_V2 0x68024
1247# define TV_BV_MASK 0x07ff0000
1248# define TV_BV_SHIFT 16
1249/**
1250 * V attenuation for component video.
1251 *
1252 * Stored in 1.9 fixed point.
1253 */
1254# define TV_AV_MASK 0x000007ff
1255# define TV_AV_SHIFT 0
1256
1257#define TV_CLR_KNOBS 0x68028
1258/** 2s-complement brightness adjustment */
1259# define TV_BRIGHTNESS_MASK 0xff000000
1260# define TV_BRIGHTNESS_SHIFT 24
1261/** Contrast adjustment, as a 2.6 unsigned floating point number */
1262# define TV_CONTRAST_MASK 0x00ff0000
1263# define TV_CONTRAST_SHIFT 16
1264/** Saturation adjustment, as a 2.6 unsigned floating point number */
1265# define TV_SATURATION_MASK 0x0000ff00
1266# define TV_SATURATION_SHIFT 8
1267/** Hue adjustment, as an integer phase angle in degrees */
1268# define TV_HUE_MASK 0x000000ff
1269# define TV_HUE_SHIFT 0
1270
1271#define TV_CLR_LEVEL 0x6802c
1272/** Controls the DAC level for black */
1273# define TV_BLACK_LEVEL_MASK 0x01ff0000
1274# define TV_BLACK_LEVEL_SHIFT 16
1275/** Controls the DAC level for blanking */
1276# define TV_BLANK_LEVEL_MASK 0x000001ff
1277# define TV_BLANK_LEVEL_SHIFT 0
1278
1279#define TV_H_CTL_1 0x68030
1280/** Number of pixels in the hsync. */
1281# define TV_HSYNC_END_MASK 0x1fff0000
1282# define TV_HSYNC_END_SHIFT 16
1283/** Total number of pixels minus one in the line (display and blanking). */
1284# define TV_HTOTAL_MASK 0x00001fff
1285# define TV_HTOTAL_SHIFT 0
1286
1287#define TV_H_CTL_2 0x68034
1288/** Enables the colorburst (needed for non-component color) */
1289# define TV_BURST_ENA (1 << 31)
1290/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1291# define TV_HBURST_START_SHIFT 16
1292# define TV_HBURST_START_MASK 0x1fff0000
1293/** Length of the colorburst */
1294# define TV_HBURST_LEN_SHIFT 0
1295# define TV_HBURST_LEN_MASK 0x0001fff
1296
1297#define TV_H_CTL_3 0x68038
1298/** End of hblank, measured in pixels minus one from start of hsync */
1299# define TV_HBLANK_END_SHIFT 16
1300# define TV_HBLANK_END_MASK 0x1fff0000
1301/** Start of hblank, measured in pixels minus one from start of hsync */
1302# define TV_HBLANK_START_SHIFT 0
1303# define TV_HBLANK_START_MASK 0x0001fff
1304
1305#define TV_V_CTL_1 0x6803c
1306/** XXX */
1307# define TV_NBR_END_SHIFT 16
1308# define TV_NBR_END_MASK 0x07ff0000
1309/** XXX */
1310# define TV_VI_END_F1_SHIFT 8
1311# define TV_VI_END_F1_MASK 0x00003f00
1312/** XXX */
1313# define TV_VI_END_F2_SHIFT 0
1314# define TV_VI_END_F2_MASK 0x0000003f
1315
1316#define TV_V_CTL_2 0x68040
1317/** Length of vsync, in half lines */
1318# define TV_VSYNC_LEN_MASK 0x07ff0000
1319# define TV_VSYNC_LEN_SHIFT 16
1320/** Offset of the start of vsync in field 1, measured in one less than the
1321 * number of half lines.
1322 */
1323# define TV_VSYNC_START_F1_MASK 0x00007f00
1324# define TV_VSYNC_START_F1_SHIFT 8
1325/**
1326 * Offset of the start of vsync in field 2, measured in one less than the
1327 * number of half lines.
1328 */
1329# define TV_VSYNC_START_F2_MASK 0x0000007f
1330# define TV_VSYNC_START_F2_SHIFT 0
1331
1332#define TV_V_CTL_3 0x68044
1333/** Enables generation of the equalization signal */
1334# define TV_EQUAL_ENA (1 << 31)
1335/** Length of vsync, in half lines */
1336# define TV_VEQ_LEN_MASK 0x007f0000
1337# define TV_VEQ_LEN_SHIFT 16
1338/** Offset of the start of equalization in field 1, measured in one less than
1339 * the number of half lines.
1340 */
1341# define TV_VEQ_START_F1_MASK 0x0007f00
1342# define TV_VEQ_START_F1_SHIFT 8
1343/**
1344 * Offset of the start of equalization in field 2, measured in one less than
1345 * the number of half lines.
1346 */
1347# define TV_VEQ_START_F2_MASK 0x000007f
1348# define TV_VEQ_START_F2_SHIFT 0
1349
1350#define TV_V_CTL_4 0x68048
1351/**
1352 * Offset to start of vertical colorburst, measured in one less than the
1353 * number of lines from vertical start.
1354 */
1355# define TV_VBURST_START_F1_MASK 0x003f0000
1356# define TV_VBURST_START_F1_SHIFT 16
1357/**
1358 * Offset to the end of vertical colorburst, measured in one less than the
1359 * number of lines from the start of NBR.
1360 */
1361# define TV_VBURST_END_F1_MASK 0x000000ff
1362# define TV_VBURST_END_F1_SHIFT 0
1363
1364#define TV_V_CTL_5 0x6804c
1365/**
1366 * Offset to start of vertical colorburst, measured in one less than the
1367 * number of lines from vertical start.
1368 */
1369# define TV_VBURST_START_F2_MASK 0x003f0000
1370# define TV_VBURST_START_F2_SHIFT 16
1371/**
1372 * Offset to the end of vertical colorburst, measured in one less than the
1373 * number of lines from the start of NBR.
1374 */
1375# define TV_VBURST_END_F2_MASK 0x000000ff
1376# define TV_VBURST_END_F2_SHIFT 0
1377
1378#define TV_V_CTL_6 0x68050
1379/**
1380 * Offset to start of vertical colorburst, measured in one less than the
1381 * number of lines from vertical start.
1382 */
1383# define TV_VBURST_START_F3_MASK 0x003f0000
1384# define TV_VBURST_START_F3_SHIFT 16
1385/**
1386 * Offset to the end of vertical colorburst, measured in one less than the
1387 * number of lines from the start of NBR.
1388 */
1389# define TV_VBURST_END_F3_MASK 0x000000ff
1390# define TV_VBURST_END_F3_SHIFT 0
1391
1392#define TV_V_CTL_7 0x68054
1393/**
1394 * Offset to start of vertical colorburst, measured in one less than the
1395 * number of lines from vertical start.
1396 */
1397# define TV_VBURST_START_F4_MASK 0x003f0000
1398# define TV_VBURST_START_F4_SHIFT 16
1399/**
1400 * Offset to the end of vertical colorburst, measured in one less than the
1401 * number of lines from the start of NBR.
1402 */
1403# define TV_VBURST_END_F4_MASK 0x000000ff
1404# define TV_VBURST_END_F4_SHIFT 0
1405
1406#define TV_SC_CTL_1 0x68060
1407/** Turns on the first subcarrier phase generation DDA */
1408# define TV_SC_DDA1_EN (1 << 31)
1409/** Turns on the first subcarrier phase generation DDA */
1410# define TV_SC_DDA2_EN (1 << 30)
1411/** Turns on the first subcarrier phase generation DDA */
1412# define TV_SC_DDA3_EN (1 << 29)
1413/** Sets the subcarrier DDA to reset frequency every other field */
1414# define TV_SC_RESET_EVERY_2 (0 << 24)
1415/** Sets the subcarrier DDA to reset frequency every fourth field */
1416# define TV_SC_RESET_EVERY_4 (1 << 24)
1417/** Sets the subcarrier DDA to reset frequency every eighth field */
1418# define TV_SC_RESET_EVERY_8 (2 << 24)
1419/** Sets the subcarrier DDA to never reset the frequency */
1420# define TV_SC_RESET_NEVER (3 << 24)
1421/** Sets the peak amplitude of the colorburst.*/
1422# define TV_BURST_LEVEL_MASK 0x00ff0000
1423# define TV_BURST_LEVEL_SHIFT 16
1424/** Sets the increment of the first subcarrier phase generation DDA */
1425# define TV_SCDDA1_INC_MASK 0x00000fff
1426# define TV_SCDDA1_INC_SHIFT 0
1427
1428#define TV_SC_CTL_2 0x68064
1429/** Sets the rollover for the second subcarrier phase generation DDA */
1430# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1431# define TV_SCDDA2_SIZE_SHIFT 16
1432/** Sets the increent of the second subcarrier phase generation DDA */
1433# define TV_SCDDA2_INC_MASK 0x00007fff
1434# define TV_SCDDA2_INC_SHIFT 0
1435
1436#define TV_SC_CTL_3 0x68068
1437/** Sets the rollover for the third subcarrier phase generation DDA */
1438# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1439# define TV_SCDDA3_SIZE_SHIFT 16
1440/** Sets the increent of the third subcarrier phase generation DDA */
1441# define TV_SCDDA3_INC_MASK 0x00007fff
1442# define TV_SCDDA3_INC_SHIFT 0
1443
1444#define TV_WIN_POS 0x68070
1445/** X coordinate of the display from the start of horizontal active */
1446# define TV_XPOS_MASK 0x1fff0000
1447# define TV_XPOS_SHIFT 16
1448/** Y coordinate of the display from the start of vertical active (NBR) */
1449# define TV_YPOS_MASK 0x00000fff
1450# define TV_YPOS_SHIFT 0
1451
1452#define TV_WIN_SIZE 0x68074
1453/** Horizontal size of the display window, measured in pixels*/
1454# define TV_XSIZE_MASK 0x1fff0000
1455# define TV_XSIZE_SHIFT 16
1456/**
1457 * Vertical size of the display window, measured in pixels.
1458 *
1459 * Must be even for interlaced modes.
1460 */
1461# define TV_YSIZE_MASK 0x00000fff
1462# define TV_YSIZE_SHIFT 0
1463
1464#define TV_FILTER_CTL_1 0x68080
1465/**
1466 * Enables automatic scaling calculation.
1467 *
1468 * If set, the rest of the registers are ignored, and the calculated values can
1469 * be read back from the register.
1470 */
1471# define TV_AUTO_SCALE (1 << 31)
1472/**
1473 * Disables the vertical filter.
1474 *
1475 * This is required on modes more than 1024 pixels wide */
1476# define TV_V_FILTER_BYPASS (1 << 29)
1477/** Enables adaptive vertical filtering */
1478# define TV_VADAPT (1 << 28)
1479# define TV_VADAPT_MODE_MASK (3 << 26)
1480/** Selects the least adaptive vertical filtering mode */
1481# define TV_VADAPT_MODE_LEAST (0 << 26)
1482/** Selects the moderately adaptive vertical filtering mode */
1483# define TV_VADAPT_MODE_MODERATE (1 << 26)
1484/** Selects the most adaptive vertical filtering mode */
1485# define TV_VADAPT_MODE_MOST (3 << 26)
1486/**
1487 * Sets the horizontal scaling factor.
1488 *
1489 * This should be the fractional part of the horizontal scaling factor divided
1490 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1491 *
1492 * (src width - 1) / ((oversample * dest width) - 1)
1493 */
1494# define TV_HSCALE_FRAC_MASK 0x00003fff
1495# define TV_HSCALE_FRAC_SHIFT 0
1496
1497#define TV_FILTER_CTL_2 0x68084
1498/**
1499 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1500 *
1501 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1502 */
1503# define TV_VSCALE_INT_MASK 0x00038000
1504# define TV_VSCALE_INT_SHIFT 15
1505/**
1506 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1507 *
1508 * \sa TV_VSCALE_INT_MASK
1509 */
1510# define TV_VSCALE_FRAC_MASK 0x00007fff
1511# define TV_VSCALE_FRAC_SHIFT 0
1512
1513#define TV_FILTER_CTL_3 0x68088
1514/**
1515 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1516 *
1517 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1518 *
1519 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1520 */
1521# define TV_VSCALE_IP_INT_MASK 0x00038000
1522# define TV_VSCALE_IP_INT_SHIFT 15
1523/**
1524 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1525 *
1526 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1527 *
1528 * \sa TV_VSCALE_IP_INT_MASK
1529 */
1530# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1531# define TV_VSCALE_IP_FRAC_SHIFT 0
1532
1533#define TV_CC_CONTROL 0x68090
1534# define TV_CC_ENABLE (1 << 31)
1535/**
1536 * Specifies which field to send the CC data in.
1537 *
1538 * CC data is usually sent in field 0.
1539 */
1540# define TV_CC_FID_MASK (1 << 27)
1541# define TV_CC_FID_SHIFT 27
1542/** Sets the horizontal position of the CC data. Usually 135. */
1543# define TV_CC_HOFF_MASK 0x03ff0000
1544# define TV_CC_HOFF_SHIFT 16
1545/** Sets the vertical position of the CC data. Usually 21 */
1546# define TV_CC_LINE_MASK 0x0000003f
1547# define TV_CC_LINE_SHIFT 0
1548
1549#define TV_CC_DATA 0x68094
1550# define TV_CC_RDY (1 << 31)
1551/** Second word of CC data to be transmitted. */
1552# define TV_CC_DATA_2_MASK 0x007f0000
1553# define TV_CC_DATA_2_SHIFT 16
1554/** First word of CC data to be transmitted. */
1555# define TV_CC_DATA_1_MASK 0x0000007f
1556# define TV_CC_DATA_1_SHIFT 0
1557
1558#define TV_H_LUMA_0 0x68100
1559#define TV_H_LUMA_59 0x681ec
1560#define TV_H_CHROMA_0 0x68200
1561#define TV_H_CHROMA_59 0x682ec
1562#define TV_V_LUMA_0 0x68300
1563#define TV_V_LUMA_42 0x683a8
1564#define TV_V_CHROMA_0 0x68400
1565#define TV_V_CHROMA_42 0x684a8
1566
040d87f1 1567/* Display Port */
32f9d658 1568#define DP_A 0x64000 /* eDP */
040d87f1
KP
1569#define DP_B 0x64100
1570#define DP_C 0x64200
1571#define DP_D 0x64300
1572
1573#define DP_PORT_EN (1 << 31)
1574#define DP_PIPEB_SELECT (1 << 30)
1575
1576/* Link training mode - select a suitable mode for each stage */
1577#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1578#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1579#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1580#define DP_LINK_TRAIN_OFF (3 << 28)
1581#define DP_LINK_TRAIN_MASK (3 << 28)
1582#define DP_LINK_TRAIN_SHIFT 28
1583
1584/* Signal voltages. These are mostly controlled by the other end */
1585#define DP_VOLTAGE_0_4 (0 << 25)
1586#define DP_VOLTAGE_0_6 (1 << 25)
1587#define DP_VOLTAGE_0_8 (2 << 25)
1588#define DP_VOLTAGE_1_2 (3 << 25)
1589#define DP_VOLTAGE_MASK (7 << 25)
1590#define DP_VOLTAGE_SHIFT 25
1591
1592/* Signal pre-emphasis levels, like voltages, the other end tells us what
1593 * they want
1594 */
1595#define DP_PRE_EMPHASIS_0 (0 << 22)
1596#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1597#define DP_PRE_EMPHASIS_6 (2 << 22)
1598#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1599#define DP_PRE_EMPHASIS_MASK (7 << 22)
1600#define DP_PRE_EMPHASIS_SHIFT 22
1601
1602/* How many wires to use. I guess 3 was too hard */
1603#define DP_PORT_WIDTH_1 (0 << 19)
1604#define DP_PORT_WIDTH_2 (1 << 19)
1605#define DP_PORT_WIDTH_4 (3 << 19)
1606#define DP_PORT_WIDTH_MASK (7 << 19)
1607
1608/* Mystic DPCD version 1.1 special mode */
1609#define DP_ENHANCED_FRAMING (1 << 18)
1610
32f9d658
ZW
1611/* eDP */
1612#define DP_PLL_FREQ_270MHZ (0 << 16)
1613#define DP_PLL_FREQ_160MHZ (1 << 16)
1614#define DP_PLL_FREQ_MASK (3 << 16)
1615
040d87f1
KP
1616/** locked once port is enabled */
1617#define DP_PORT_REVERSAL (1 << 15)
1618
32f9d658
ZW
1619/* eDP */
1620#define DP_PLL_ENABLE (1 << 14)
1621
040d87f1
KP
1622/** sends the clock on lane 15 of the PEG for debug */
1623#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1624
1625#define DP_SCRAMBLING_DISABLE (1 << 12)
5eb08b69 1626#define DP_SCRAMBLING_DISABLE_IGDNG (1 << 7)
040d87f1
KP
1627
1628/** limit RGB values to avoid confusing TVs */
1629#define DP_COLOR_RANGE_16_235 (1 << 8)
1630
1631/** Turn on the audio link */
1632#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1633
1634/** vs and hs sync polarity */
1635#define DP_SYNC_VS_HIGH (1 << 4)
1636#define DP_SYNC_HS_HIGH (1 << 3)
1637
1638/** A fantasy */
1639#define DP_DETECTED (1 << 2)
1640
1641/** The aux channel provides a way to talk to the
1642 * signal sink for DDC etc. Max packet size supported
1643 * is 20 bytes in each direction, hence the 5 fixed
1644 * data registers
1645 */
32f9d658
ZW
1646#define DPA_AUX_CH_CTL 0x64010
1647#define DPA_AUX_CH_DATA1 0x64014
1648#define DPA_AUX_CH_DATA2 0x64018
1649#define DPA_AUX_CH_DATA3 0x6401c
1650#define DPA_AUX_CH_DATA4 0x64020
1651#define DPA_AUX_CH_DATA5 0x64024
1652
040d87f1
KP
1653#define DPB_AUX_CH_CTL 0x64110
1654#define DPB_AUX_CH_DATA1 0x64114
1655#define DPB_AUX_CH_DATA2 0x64118
1656#define DPB_AUX_CH_DATA3 0x6411c
1657#define DPB_AUX_CH_DATA4 0x64120
1658#define DPB_AUX_CH_DATA5 0x64124
1659
1660#define DPC_AUX_CH_CTL 0x64210
1661#define DPC_AUX_CH_DATA1 0x64214
1662#define DPC_AUX_CH_DATA2 0x64218
1663#define DPC_AUX_CH_DATA3 0x6421c
1664#define DPC_AUX_CH_DATA4 0x64220
1665#define DPC_AUX_CH_DATA5 0x64224
1666
1667#define DPD_AUX_CH_CTL 0x64310
1668#define DPD_AUX_CH_DATA1 0x64314
1669#define DPD_AUX_CH_DATA2 0x64318
1670#define DPD_AUX_CH_DATA3 0x6431c
1671#define DPD_AUX_CH_DATA4 0x64320
1672#define DPD_AUX_CH_DATA5 0x64324
1673
1674#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1675#define DP_AUX_CH_CTL_DONE (1 << 30)
1676#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1677#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1678#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1679#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1680#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1681#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1682#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1683#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1684#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1685#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1686#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1687#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1688#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1689#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1690#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1691#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1692#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1693#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1694#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1695
1696/*
1697 * Computing GMCH M and N values for the Display Port link
1698 *
1699 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1700 *
1701 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1702 *
1703 * The GMCH value is used internally
1704 *
1705 * bytes_per_pixel is the number of bytes coming out of the plane,
1706 * which is after the LUTs, so we want the bytes for our color format.
1707 * For our current usage, this is always 3, one byte for R, G and B.
1708 */
1709#define PIPEA_GMCH_DATA_M 0x70050
1710#define PIPEB_GMCH_DATA_M 0x71050
1711
1712/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1713#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1714#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1715
1716#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1717
1718#define PIPEA_GMCH_DATA_N 0x70054
1719#define PIPEB_GMCH_DATA_N 0x71054
1720#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1721
1722/*
1723 * Computing Link M and N values for the Display Port link
1724 *
1725 * Link M / N = pixel_clock / ls_clk
1726 *
1727 * (the DP spec calls pixel_clock the 'strm_clk')
1728 *
1729 * The Link value is transmitted in the Main Stream
1730 * Attributes and VB-ID.
1731 */
1732
1733#define PIPEA_DP_LINK_M 0x70060
1734#define PIPEB_DP_LINK_M 0x71060
1735#define PIPEA_DP_LINK_M_MASK (0xffffff)
1736
1737#define PIPEA_DP_LINK_N 0x70064
1738#define PIPEB_DP_LINK_N 0x71064
1739#define PIPEA_DP_LINK_N_MASK (0xffffff)
1740
585fb111
JB
1741/* Display & cursor control */
1742
1743/* Pipe A */
1744#define PIPEADSL 0x70000
1745#define PIPEACONF 0x70008
1746#define PIPEACONF_ENABLE (1<<31)
1747#define PIPEACONF_DISABLE 0
1748#define PIPEACONF_DOUBLE_WIDE (1<<30)
1749#define I965_PIPECONF_ACTIVE (1<<30)
1750#define PIPEACONF_SINGLE_WIDE 0
1751#define PIPEACONF_PIPE_UNLOCKED 0
1752#define PIPEACONF_PIPE_LOCKED (1<<25)
1753#define PIPEACONF_PALETTE 0
1754#define PIPEACONF_GAMMA (1<<24)
1755#define PIPECONF_FORCE_BORDER (1<<25)
1756#define PIPECONF_PROGRESSIVE (0 << 21)
1757#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1758#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 1759#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
585fb111
JB
1760#define PIPEASTAT 0x70024
1761#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1762#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1763#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1764#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1765#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1766#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1767#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1768#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1769#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1770#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1771#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1772#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1773#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1774#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1775#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1776#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1777#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1778#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1779#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1780#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1781#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1782#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1783#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1784#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1785#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1786#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1787#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1788#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1789#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
1790#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
1791#define PIPE_8BPC (0 << 5)
1792#define PIPE_10BPC (1 << 5)
1793#define PIPE_6BPC (2 << 5)
1794#define PIPE_12BPC (3 << 5)
585fb111
JB
1795
1796#define DSPARB 0x70030
1797#define DSPARB_CSTART_MASK (0x7f << 7)
1798#define DSPARB_CSTART_SHIFT 7
1799#define DSPARB_BSTART_MASK (0x7f)
1800#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
1801#define DSPARB_BEND_SHIFT 9 /* on 855 */
1802#define DSPARB_AEND_SHIFT 0
1803
1804#define DSPFW1 0x70034
0e442c60
JB
1805#define DSPFW_SR_SHIFT 23
1806#define DSPFW_CURSORB_SHIFT 16
1807#define DSPFW_PLANEB_SHIFT 8
7662c8bd 1808#define DSPFW2 0x70038
0e442c60
JB
1809#define DSPFW_CURSORA_MASK 0x00003f00
1810#define DSPFW_CURSORA_SHIFT 16
7662c8bd 1811#define DSPFW3 0x7003c
0e442c60
JB
1812#define DSPFW_HPLL_SR_EN (1<<31)
1813#define DSPFW_CURSOR_SR_SHIFT 24
7662c8bd
SL
1814#define IGD_SELF_REFRESH_EN (1<<30)
1815
1816/* FIFO watermark sizes etc */
0e442c60 1817#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
1818#define I915_FIFO_LINE_SIZE 64
1819#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
1820
1821#define G4X_FIFO_SIZE 127
7662c8bd
SL
1822#define I945_FIFO_SIZE 127 /* 945 & 965 */
1823#define I915_FIFO_SIZE 95
dff33cfc 1824#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 1825#define I830_FIFO_SIZE 95
0e442c60
JB
1826
1827#define G4X_MAX_WM 0x3f
7662c8bd
SL
1828#define I915_MAX_WM 0x3f
1829
1830#define IGD_DISPLAY_FIFO 512 /* in 64byte unit */
1831#define IGD_FIFO_LINE_SIZE 64
1832#define IGD_MAX_WM 0x1ff
1833#define IGD_DFT_WM 0x3f
1834#define IGD_DFT_HPLLOFF_WM 0
1835#define IGD_GUARD_WM 10
1836#define IGD_CURSOR_FIFO 64
1837#define IGD_CURSOR_MAX_WM 0x3f
1838#define IGD_CURSOR_DFT_WM 0
1839#define IGD_CURSOR_GUARD_WM 5
1840
585fb111
JB
1841/*
1842 * The two pipe frame counter registers are not synchronized, so
1843 * reading a stable value is somewhat tricky. The following code
1844 * should work:
1845 *
1846 * do {
1847 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1848 * PIPE_FRAME_HIGH_SHIFT;
1849 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1850 * PIPE_FRAME_LOW_SHIFT);
1851 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1852 * PIPE_FRAME_HIGH_SHIFT);
1853 * } while (high1 != high2);
1854 * frame = (high1 << 8) | low1;
1855 */
1856#define PIPEAFRAMEHIGH 0x70040
1857#define PIPE_FRAME_HIGH_MASK 0x0000ffff
1858#define PIPE_FRAME_HIGH_SHIFT 0
1859#define PIPEAFRAMEPIXEL 0x70044
1860#define PIPE_FRAME_LOW_MASK 0xff000000
1861#define PIPE_FRAME_LOW_SHIFT 24
1862#define PIPE_PIXEL_MASK 0x00ffffff
1863#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
1864/* GM45+ just has to be different */
1865#define PIPEA_FRMCOUNT_GM45 0x70040
1866#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
1867
1868/* Cursor A & B regs */
1869#define CURACNTR 0x70080
14b60391
JB
1870/* Old style CUR*CNTR flags (desktop 8xx) */
1871#define CURSOR_ENABLE 0x80000000
1872#define CURSOR_GAMMA_ENABLE 0x40000000
1873#define CURSOR_STRIDE_MASK 0x30000000
1874#define CURSOR_FORMAT_SHIFT 24
1875#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
1876#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
1877#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
1878#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
1879#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
1880#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
1881/* New style CUR*CNTR flags */
1882#define CURSOR_MODE 0x27
585fb111
JB
1883#define CURSOR_MODE_DISABLE 0x00
1884#define CURSOR_MODE_64_32B_AX 0x07
1885#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
1886#define MCURSOR_PIPE_SELECT (1 << 28)
1887#define MCURSOR_PIPE_A 0x00
1888#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
1889#define MCURSOR_GAMMA_ENABLE (1 << 26)
1890#define CURABASE 0x70084
1891#define CURAPOS 0x70088
1892#define CURSOR_POS_MASK 0x007FF
1893#define CURSOR_POS_SIGN 0x8000
1894#define CURSOR_X_SHIFT 0
1895#define CURSOR_Y_SHIFT 16
14b60391 1896#define CURSIZE 0x700a0
585fb111
JB
1897#define CURBCNTR 0x700c0
1898#define CURBBASE 0x700c4
1899#define CURBPOS 0x700c8
1900
1901/* Display A control */
1902#define DSPACNTR 0x70180
1903#define DISPLAY_PLANE_ENABLE (1<<31)
1904#define DISPLAY_PLANE_DISABLE 0
1905#define DISPPLANE_GAMMA_ENABLE (1<<30)
1906#define DISPPLANE_GAMMA_DISABLE 0
1907#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1908#define DISPPLANE_8BPP (0x2<<26)
1909#define DISPPLANE_15_16BPP (0x4<<26)
1910#define DISPPLANE_16BPP (0x5<<26)
1911#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1912#define DISPPLANE_32BPP (0x7<<26)
1913#define DISPPLANE_STEREO_ENABLE (1<<25)
1914#define DISPPLANE_STEREO_DISABLE 0
1915#define DISPPLANE_SEL_PIPE_MASK (1<<24)
1916#define DISPPLANE_SEL_PIPE_A 0
1917#define DISPPLANE_SEL_PIPE_B (1<<24)
1918#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1919#define DISPPLANE_SRC_KEY_DISABLE 0
1920#define DISPPLANE_LINE_DOUBLE (1<<20)
1921#define DISPPLANE_NO_LINE_DOUBLE 0
1922#define DISPPLANE_STEREO_POLARITY_FIRST 0
1923#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
553bd149 1924#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* IGDNG */
f544847f 1925#define DISPPLANE_TILED (1<<10)
585fb111
JB
1926#define DSPAADDR 0x70184
1927#define DSPASTRIDE 0x70188
1928#define DSPAPOS 0x7018C /* reserved */
1929#define DSPASIZE 0x70190
1930#define DSPASURF 0x7019C /* 965+ only */
1931#define DSPATILEOFF 0x701A4 /* 965+ only */
1932
1933/* VBIOS flags */
1934#define SWF00 0x71410
1935#define SWF01 0x71414
1936#define SWF02 0x71418
1937#define SWF03 0x7141c
1938#define SWF04 0x71420
1939#define SWF05 0x71424
1940#define SWF06 0x71428
1941#define SWF10 0x70410
1942#define SWF11 0x70414
1943#define SWF14 0x71420
1944#define SWF30 0x72414
1945#define SWF31 0x72418
1946#define SWF32 0x7241c
1947
1948/* Pipe B */
1949#define PIPEBDSL 0x71000
1950#define PIPEBCONF 0x71008
1951#define PIPEBSTAT 0x71024
1952#define PIPEBFRAMEHIGH 0x71040
1953#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
1954#define PIPEB_FRMCOUNT_GM45 0x71040
1955#define PIPEB_FLIPCOUNT_GM45 0x71044
1956
585fb111
JB
1957
1958/* Display B control */
1959#define DSPBCNTR 0x71180
1960#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1961#define DISPPLANE_ALPHA_TRANS_DISABLE 0
1962#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1963#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1964#define DSPBADDR 0x71184
1965#define DSPBSTRIDE 0x71188
1966#define DSPBPOS 0x7118C
1967#define DSPBSIZE 0x71190
1968#define DSPBSURF 0x7119C
1969#define DSPBTILEOFF 0x711A4
1970
1971/* VBIOS regs */
1972#define VGACNTRL 0x71400
1973# define VGA_DISP_DISABLE (1 << 31)
1974# define VGA_2X_MODE (1 << 30)
1975# define VGA_PIPE_B_SELECT (1 << 29)
1976
b9055052
ZW
1977/* IGDNG */
1978
1979#define CPU_VGACNTRL 0x41000
1980
1981#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
1982#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
1983#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
1984#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
1985#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
1986#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
1987#define DIGITAL_PORTA_NO_DETECT (0 << 0)
1988#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
1989#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
1990
1991/* refresh rate hardware control */
1992#define RR_HW_CTL 0x45300
1993#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
1994#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
1995
1996#define FDI_PLL_BIOS_0 0x46000
1997#define FDI_PLL_BIOS_1 0x46004
1998#define FDI_PLL_BIOS_2 0x46008
1999#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2000#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2001#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2002
2003#define FDI_PLL_FREQ_CTL 0x46030
2004#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2005#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2006#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2007
2008
2009#define PIPEA_DATA_M1 0x60030
2010#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2011#define TU_SIZE_MASK 0x7e000000
2012#define PIPEA_DATA_M1_OFFSET 0
2013#define PIPEA_DATA_N1 0x60034
2014#define PIPEA_DATA_N1_OFFSET 0
2015
2016#define PIPEA_DATA_M2 0x60038
2017#define PIPEA_DATA_M2_OFFSET 0
2018#define PIPEA_DATA_N2 0x6003c
2019#define PIPEA_DATA_N2_OFFSET 0
2020
2021#define PIPEA_LINK_M1 0x60040
2022#define PIPEA_LINK_M1_OFFSET 0
2023#define PIPEA_LINK_N1 0x60044
2024#define PIPEA_LINK_N1_OFFSET 0
2025
2026#define PIPEA_LINK_M2 0x60048
2027#define PIPEA_LINK_M2_OFFSET 0
2028#define PIPEA_LINK_N2 0x6004c
2029#define PIPEA_LINK_N2_OFFSET 0
2030
2031/* PIPEB timing regs are same start from 0x61000 */
2032
2033#define PIPEB_DATA_M1 0x61030
2034#define PIPEB_DATA_M1_OFFSET 0
2035#define PIPEB_DATA_N1 0x61034
2036#define PIPEB_DATA_N1_OFFSET 0
2037
2038#define PIPEB_DATA_M2 0x61038
2039#define PIPEB_DATA_M2_OFFSET 0
2040#define PIPEB_DATA_N2 0x6103c
2041#define PIPEB_DATA_N2_OFFSET 0
2042
2043#define PIPEB_LINK_M1 0x61040
2044#define PIPEB_LINK_M1_OFFSET 0
2045#define PIPEB_LINK_N1 0x61044
2046#define PIPEB_LINK_N1_OFFSET 0
2047
2048#define PIPEB_LINK_M2 0x61048
2049#define PIPEB_LINK_M2_OFFSET 0
2050#define PIPEB_LINK_N2 0x6104c
2051#define PIPEB_LINK_N2_OFFSET 0
2052
2053/* CPU panel fitter */
2054#define PFA_CTL_1 0x68080
2055#define PFB_CTL_1 0x68880
2056#define PF_ENABLE (1<<31)
b1f60b70
ZW
2057#define PF_FILTER_MASK (3<<23)
2058#define PF_FILTER_PROGRAMMED (0<<23)
2059#define PF_FILTER_MED_3x3 (1<<23)
2060#define PF_FILTER_EDGE_ENHANCE (2<<23)
2061#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2062#define PFA_WIN_SZ 0x68074
2063#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2064#define PFA_WIN_POS 0x68070
2065#define PFB_WIN_POS 0x68870
b9055052
ZW
2066
2067/* legacy palette */
2068#define LGC_PALETTE_A 0x4a000
2069#define LGC_PALETTE_B 0x4a800
2070
2071/* interrupts */
2072#define DE_MASTER_IRQ_CONTROL (1 << 31)
2073#define DE_SPRITEB_FLIP_DONE (1 << 29)
2074#define DE_SPRITEA_FLIP_DONE (1 << 28)
2075#define DE_PLANEB_FLIP_DONE (1 << 27)
2076#define DE_PLANEA_FLIP_DONE (1 << 26)
2077#define DE_PCU_EVENT (1 << 25)
2078#define DE_GTT_FAULT (1 << 24)
2079#define DE_POISON (1 << 23)
2080#define DE_PERFORM_COUNTER (1 << 22)
2081#define DE_PCH_EVENT (1 << 21)
2082#define DE_AUX_CHANNEL_A (1 << 20)
2083#define DE_DP_A_HOTPLUG (1 << 19)
2084#define DE_GSE (1 << 18)
2085#define DE_PIPEB_VBLANK (1 << 15)
2086#define DE_PIPEB_EVEN_FIELD (1 << 14)
2087#define DE_PIPEB_ODD_FIELD (1 << 13)
2088#define DE_PIPEB_LINE_COMPARE (1 << 12)
2089#define DE_PIPEB_VSYNC (1 << 11)
2090#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2091#define DE_PIPEA_VBLANK (1 << 7)
2092#define DE_PIPEA_EVEN_FIELD (1 << 6)
2093#define DE_PIPEA_ODD_FIELD (1 << 5)
2094#define DE_PIPEA_LINE_COMPARE (1 << 4)
2095#define DE_PIPEA_VSYNC (1 << 3)
2096#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2097
2098#define DEISR 0x44000
2099#define DEIMR 0x44004
2100#define DEIIR 0x44008
2101#define DEIER 0x4400c
2102
2103/* GT interrupt */
2104#define GT_SYNC_STATUS (1 << 2)
2105#define GT_USER_INTERRUPT (1 << 0)
2106
2107#define GTISR 0x44010
2108#define GTIMR 0x44014
2109#define GTIIR 0x44018
2110#define GTIER 0x4401c
2111
553bd149
ZW
2112#define DISP_ARB_CTL 0x45000
2113#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2114
b9055052
ZW
2115/* PCH */
2116
2117/* south display engine interrupt */
2118#define SDE_CRT_HOTPLUG (1 << 11)
2119#define SDE_PORTD_HOTPLUG (1 << 10)
2120#define SDE_PORTC_HOTPLUG (1 << 9)
2121#define SDE_PORTB_HOTPLUG (1 << 8)
2122#define SDE_SDVOB_HOTPLUG (1 << 6)
2123
2124#define SDEISR 0xc4000
2125#define SDEIMR 0xc4004
2126#define SDEIIR 0xc4008
2127#define SDEIER 0xc400c
2128
2129/* digital port hotplug */
2130#define PCH_PORT_HOTPLUG 0xc4030
2131#define PORTD_HOTPLUG_ENABLE (1 << 20)
2132#define PORTD_PULSE_DURATION_2ms (0)
2133#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2134#define PORTD_PULSE_DURATION_6ms (2 << 18)
2135#define PORTD_PULSE_DURATION_100ms (3 << 18)
2136#define PORTD_HOTPLUG_NO_DETECT (0)
2137#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2138#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2139#define PORTC_HOTPLUG_ENABLE (1 << 12)
2140#define PORTC_PULSE_DURATION_2ms (0)
2141#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2142#define PORTC_PULSE_DURATION_6ms (2 << 10)
2143#define PORTC_PULSE_DURATION_100ms (3 << 10)
2144#define PORTC_HOTPLUG_NO_DETECT (0)
2145#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2146#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2147#define PORTB_HOTPLUG_ENABLE (1 << 4)
2148#define PORTB_PULSE_DURATION_2ms (0)
2149#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2150#define PORTB_PULSE_DURATION_6ms (2 << 2)
2151#define PORTB_PULSE_DURATION_100ms (3 << 2)
2152#define PORTB_HOTPLUG_NO_DETECT (0)
2153#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2154#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2155
2156#define PCH_GPIOA 0xc5010
2157#define PCH_GPIOB 0xc5014
2158#define PCH_GPIOC 0xc5018
2159#define PCH_GPIOD 0xc501c
2160#define PCH_GPIOE 0xc5020
2161#define PCH_GPIOF 0xc5024
2162
2163#define PCH_DPLL_A 0xc6014
2164#define PCH_DPLL_B 0xc6018
2165
2166#define PCH_FPA0 0xc6040
2167#define PCH_FPA1 0xc6044
2168#define PCH_FPB0 0xc6048
2169#define PCH_FPB1 0xc604c
2170
2171#define PCH_DPLL_TEST 0xc606c
2172
2173#define PCH_DREF_CONTROL 0xC6200
2174#define DREF_CONTROL_MASK 0x7fc3
2175#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2176#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2177#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2178#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2179#define DREF_SSC_SOURCE_DISABLE (0<<11)
2180#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2181#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2182#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2183#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2184#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2185#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2186#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2187#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2188#define DREF_SSC4_DOWNSPREAD (0<<6)
2189#define DREF_SSC4_CENTERSPREAD (1<<6)
2190#define DREF_SSC1_DISABLE (0<<1)
2191#define DREF_SSC1_ENABLE (1<<1)
2192#define DREF_SSC4_DISABLE (0)
2193#define DREF_SSC4_ENABLE (1)
2194
2195#define PCH_RAWCLK_FREQ 0xc6204
2196#define FDL_TP1_TIMER_SHIFT 12
2197#define FDL_TP1_TIMER_MASK (3<<12)
2198#define FDL_TP2_TIMER_SHIFT 10
2199#define FDL_TP2_TIMER_MASK (3<<10)
2200#define RAWCLK_FREQ_MASK 0x3ff
2201
2202#define PCH_DPLL_TMR_CFG 0xc6208
2203
2204#define PCH_SSC4_PARMS 0xc6210
2205#define PCH_SSC4_AUX_PARMS 0xc6214
2206
2207/* transcoder */
2208
2209#define TRANS_HTOTAL_A 0xe0000
2210#define TRANS_HTOTAL_SHIFT 16
2211#define TRANS_HACTIVE_SHIFT 0
2212#define TRANS_HBLANK_A 0xe0004
2213#define TRANS_HBLANK_END_SHIFT 16
2214#define TRANS_HBLANK_START_SHIFT 0
2215#define TRANS_HSYNC_A 0xe0008
2216#define TRANS_HSYNC_END_SHIFT 16
2217#define TRANS_HSYNC_START_SHIFT 0
2218#define TRANS_VTOTAL_A 0xe000c
2219#define TRANS_VTOTAL_SHIFT 16
2220#define TRANS_VACTIVE_SHIFT 0
2221#define TRANS_VBLANK_A 0xe0010
2222#define TRANS_VBLANK_END_SHIFT 16
2223#define TRANS_VBLANK_START_SHIFT 0
2224#define TRANS_VSYNC_A 0xe0014
2225#define TRANS_VSYNC_END_SHIFT 16
2226#define TRANS_VSYNC_START_SHIFT 0
2227
2228#define TRANSA_DATA_M1 0xe0030
2229#define TRANSA_DATA_N1 0xe0034
2230#define TRANSA_DATA_M2 0xe0038
2231#define TRANSA_DATA_N2 0xe003c
2232#define TRANSA_DP_LINK_M1 0xe0040
2233#define TRANSA_DP_LINK_N1 0xe0044
2234#define TRANSA_DP_LINK_M2 0xe0048
2235#define TRANSA_DP_LINK_N2 0xe004c
2236
2237#define TRANS_HTOTAL_B 0xe1000
2238#define TRANS_HBLANK_B 0xe1004
2239#define TRANS_HSYNC_B 0xe1008
2240#define TRANS_VTOTAL_B 0xe100c
2241#define TRANS_VBLANK_B 0xe1010
2242#define TRANS_VSYNC_B 0xe1014
2243
2244#define TRANSB_DATA_M1 0xe1030
2245#define TRANSB_DATA_N1 0xe1034
2246#define TRANSB_DATA_M2 0xe1038
2247#define TRANSB_DATA_N2 0xe103c
2248#define TRANSB_DP_LINK_M1 0xe1040
2249#define TRANSB_DP_LINK_N1 0xe1044
2250#define TRANSB_DP_LINK_M2 0xe1048
2251#define TRANSB_DP_LINK_N2 0xe104c
2252
2253#define TRANSACONF 0xf0008
2254#define TRANSBCONF 0xf1008
2255#define TRANS_DISABLE (0<<31)
2256#define TRANS_ENABLE (1<<31)
2257#define TRANS_STATE_MASK (1<<30)
2258#define TRANS_STATE_DISABLE (0<<30)
2259#define TRANS_STATE_ENABLE (1<<30)
2260#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2261#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2262#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2263#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2264#define TRANS_DP_AUDIO_ONLY (1<<26)
2265#define TRANS_DP_VIDEO_AUDIO (0<<26)
2266#define TRANS_PROGRESSIVE (0<<21)
2267#define TRANS_8BPC (0<<5)
2268#define TRANS_10BPC (1<<5)
2269#define TRANS_6BPC (2<<5)
2270#define TRANS_12BPC (3<<5)
2271
2272#define FDI_RXA_CHICKEN 0xc200c
2273#define FDI_RXB_CHICKEN 0xc2010
2274#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2275
2276/* CPU: FDI_TX */
2277#define FDI_TXA_CTL 0x60100
2278#define FDI_TXB_CTL 0x61100
2279#define FDI_TX_DISABLE (0<<31)
2280#define FDI_TX_ENABLE (1<<31)
2281#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2282#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2283#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2284#define FDI_LINK_TRAIN_NONE (3<<28)
2285#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2286#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2287#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2288#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2289#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2290#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2291#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2292#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2293#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2294#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2295#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2296#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2297#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2298/* IGDNG: hardwired to 1 */
2299#define FDI_TX_PLL_ENABLE (1<<14)
2300/* both Tx and Rx */
2301#define FDI_SCRAMBLING_ENABLE (0<<7)
2302#define FDI_SCRAMBLING_DISABLE (1<<7)
2303
2304/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2305#define FDI_RXA_CTL 0xf000c
2306#define FDI_RXB_CTL 0xf100c
2307#define FDI_RX_ENABLE (1<<31)
2308#define FDI_RX_DISABLE (0<<31)
2309/* train, dp width same as FDI_TX */
2310#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2311#define FDI_8BPC (0<<16)
2312#define FDI_10BPC (1<<16)
2313#define FDI_6BPC (2<<16)
2314#define FDI_12BPC (3<<16)
2315#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2316#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2317#define FDI_RX_PLL_ENABLE (1<<13)
2318#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2319#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2320#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2321#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2322#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2323#define FDI_SEL_RAWCLK (0<<4)
2324#define FDI_SEL_PCDCLK (1<<4)
2325
2326#define FDI_RXA_MISC 0xf0010
2327#define FDI_RXB_MISC 0xf1010
2328#define FDI_RXA_TUSIZE1 0xf0030
2329#define FDI_RXA_TUSIZE2 0xf0038
2330#define FDI_RXB_TUSIZE1 0xf1030
2331#define FDI_RXB_TUSIZE2 0xf1038
2332
2333/* FDI_RX interrupt register format */
2334#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2335#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2336#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2337#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2338#define FDI_RX_FS_CODE_ERR (1<<6)
2339#define FDI_RX_FE_CODE_ERR (1<<5)
2340#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2341#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2342#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2343#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2344#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2345
2346#define FDI_RXA_IIR 0xf0014
2347#define FDI_RXA_IMR 0xf0018
2348#define FDI_RXB_IIR 0xf1014
2349#define FDI_RXB_IMR 0xf1018
2350
2351#define FDI_PLL_CTL_1 0xfe000
2352#define FDI_PLL_CTL_2 0xfe004
2353
2354/* CRT */
2355#define PCH_ADPA 0xe1100
2356#define ADPA_TRANS_SELECT_MASK (1<<30)
2357#define ADPA_TRANS_A_SELECT 0
2358#define ADPA_TRANS_B_SELECT (1<<30)
2359#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2360#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2361#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2362#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2363#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2364#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2365#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2366#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2367#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2368#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2369#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2370#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2371#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2372#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2373#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2374#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2375#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2376#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2377#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2378
2379/* or SDVOB */
2380#define HDMIB 0xe1140
2381#define PORT_ENABLE (1 << 31)
2382#define TRANSCODER_A (0)
2383#define TRANSCODER_B (1 << 30)
2384#define COLOR_FORMAT_8bpc (0)
2385#define COLOR_FORMAT_12bpc (3 << 26)
2386#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2387#define SDVO_ENCODING (0)
2388#define TMDS_ENCODING (2 << 10)
2389#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2390#define SDVOB_BORDER_ENABLE (1 << 7)
2391#define AUDIO_ENABLE (1 << 6)
2392#define VSYNC_ACTIVE_HIGH (1 << 4)
2393#define HSYNC_ACTIVE_HIGH (1 << 3)
2394#define PORT_DETECTED (1 << 2)
2395
2396#define HDMIC 0xe1150
2397#define HDMID 0xe1160
2398
2399#define PCH_LVDS 0xe1180
2400#define LVDS_DETECTED (1 << 1)
2401
2402#define BLC_PWM_CPU_CTL2 0x48250
2403#define PWM_ENABLE (1 << 31)
2404#define PWM_PIPE_A (0 << 29)
2405#define PWM_PIPE_B (1 << 29)
2406#define BLC_PWM_CPU_CTL 0x48254
2407
2408#define BLC_PWM_PCH_CTL1 0xc8250
2409#define PWM_PCH_ENABLE (1 << 31)
2410#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2411#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2412#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2413#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2414
2415#define BLC_PWM_PCH_CTL2 0xc8254
2416
2417#define PCH_PP_STATUS 0xc7200
2418#define PCH_PP_CONTROL 0xc7204
2419#define EDP_FORCE_VDD (1 << 3)
2420#define EDP_BLC_ENABLE (1 << 2)
2421#define PANEL_POWER_RESET (1 << 1)
2422#define PANEL_POWER_OFF (0 << 0)
2423#define PANEL_POWER_ON (1 << 0)
2424#define PCH_PP_ON_DELAYS 0xc7208
2425#define EDP_PANEL (1 << 30)
2426#define PCH_PP_OFF_DELAYS 0xc720c
2427#define PCH_PP_DIVISOR 0xc7210
2428
5eb08b69
ZW
2429#define PCH_DP_B 0xe4100
2430#define PCH_DPB_AUX_CH_CTL 0xe4110
2431#define PCH_DPB_AUX_CH_DATA1 0xe4114
2432#define PCH_DPB_AUX_CH_DATA2 0xe4118
2433#define PCH_DPB_AUX_CH_DATA3 0xe411c
2434#define PCH_DPB_AUX_CH_DATA4 0xe4120
2435#define PCH_DPB_AUX_CH_DATA5 0xe4124
2436
2437#define PCH_DP_C 0xe4200
2438#define PCH_DPC_AUX_CH_CTL 0xe4210
2439#define PCH_DPC_AUX_CH_DATA1 0xe4214
2440#define PCH_DPC_AUX_CH_DATA2 0xe4218
2441#define PCH_DPC_AUX_CH_DATA3 0xe421c
2442#define PCH_DPC_AUX_CH_DATA4 0xe4220
2443#define PCH_DPC_AUX_CH_DATA5 0xe4224
2444
2445#define PCH_DP_D 0xe4300
2446#define PCH_DPD_AUX_CH_CTL 0xe4310
2447#define PCH_DPD_AUX_CH_DATA1 0xe4314
2448#define PCH_DPD_AUX_CH_DATA2 0xe4318
2449#define PCH_DPD_AUX_CH_DATA3 0xe431c
2450#define PCH_DPD_AUX_CH_DATA4 0xe4320
2451#define PCH_DPD_AUX_CH_DATA5 0xe4324
2452
585fb111 2453#endif /* _I915_REG_H_ */