]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_reg.h
drm/i915: Fix watermark calculation in self-refresh mode
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
585fb111
JB
28/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
28d52043 33#define INTEL_GMCH_VGA_DISABLE (1 << 1)
585fb111
JB
34#define INTEL_GMCH_ENABLED 0x4
35#define INTEL_GMCH_MEM_MASK 0x1
36#define INTEL_GMCH_MEM_64M 0x1
37#define INTEL_GMCH_MEM_128M 0
38
241fa85b 39#define INTEL_GMCH_GMS_MASK (0xf << 4)
585fb111
JB
40#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
45#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
46
47#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
48#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
241fa85b
EA
49#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
50#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
51#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
52#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
53#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
54#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
585fb111 55
14bc490b
ZW
56#define SNB_GMCH_CTRL 0x50
57#define SNB_GMCH_GMS_STOLEN_MASK 0xF8
58#define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
59#define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
60#define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
61#define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
62#define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
63#define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
64#define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
65#define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
66#define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
67#define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
68#define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
69#define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
70#define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
71#define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
72#define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
73#define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
74
585fb111
JB
75/* PCI config space */
76
77#define HPLLCC 0xc0 /* 855 only */
652c393a 78#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
79#define GC_CLOCK_133_200 (0 << 0)
80#define GC_CLOCK_100_200 (1 << 0)
81#define GC_CLOCK_100_133 (2 << 0)
82#define GC_CLOCK_166_250 (3 << 0)
f97108d1 83#define GCFGC2 0xda
585fb111
JB
84#define GCFGC 0xf0 /* 915+ only */
85#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
86#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
87#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
88#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
89#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
90#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
91#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
92#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
93#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
94#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
95#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
96#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
97#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
98#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
99#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
100#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
101#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
102#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
103#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
104#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
105#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
106#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
107#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 108#define LBB 0xf4
11ed50ec
BG
109#define GDRST 0xc0
110#define GDRST_FULL (0<<2)
111#define GDRST_RENDER (1<<2)
112#define GDRST_MEDIA (3<<2)
585fb111
JB
113
114/* VGA stuff */
115
116#define VGA_ST01_MDA 0x3ba
117#define VGA_ST01_CGA 0x3da
118
119#define VGA_MSR_WRITE 0x3c2
120#define VGA_MSR_READ 0x3cc
121#define VGA_MSR_MEM_EN (1<<1)
122#define VGA_MSR_CGA_MODE (1<<0)
123
124#define VGA_SR_INDEX 0x3c4
125#define VGA_SR_DATA 0x3c5
126
127#define VGA_AR_INDEX 0x3c0
128#define VGA_AR_VID_EN (1<<5)
129#define VGA_AR_DATA_WRITE 0x3c0
130#define VGA_AR_DATA_READ 0x3c1
131
132#define VGA_GR_INDEX 0x3ce
133#define VGA_GR_DATA 0x3cf
134/* GR05 */
135#define VGA_GR_MEM_READ_MODE_SHIFT 3
136#define VGA_GR_MEM_READ_MODE_PLANE 1
137/* GR06 */
138#define VGA_GR_MEM_MODE_MASK 0xc
139#define VGA_GR_MEM_MODE_SHIFT 2
140#define VGA_GR_MEM_A0000_AFFFF 0
141#define VGA_GR_MEM_A0000_BFFFF 1
142#define VGA_GR_MEM_B0000_B7FFF 2
143#define VGA_GR_MEM_B0000_BFFFF 3
144
145#define VGA_DACMASK 0x3c6
146#define VGA_DACRX 0x3c7
147#define VGA_DACWX 0x3c8
148#define VGA_DACDATA 0x3c9
149
150#define VGA_CR_INDEX_MDA 0x3b4
151#define VGA_CR_DATA_MDA 0x3b5
152#define VGA_CR_INDEX_CGA 0x3d4
153#define VGA_CR_DATA_CGA 0x3d5
154
155/*
156 * Memory interface instructions used by the kernel
157 */
158#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
159
160#define MI_NOOP MI_INSTR(0, 0)
161#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
162#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 163#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
164#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
165#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
166#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
167#define MI_FLUSH MI_INSTR(0x04, 0)
168#define MI_READ_FLUSH (1 << 0)
169#define MI_EXE_FLUSH (1 << 1)
170#define MI_NO_WRITE_FLUSH (1 << 2)
171#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
172#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
173#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
174#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
175#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
176#define MI_OVERLAY_CONTINUE (0x0<<21)
177#define MI_OVERLAY_ON (0x1<<21)
178#define MI_OVERLAY_OFF (0x2<<21)
585fb111 179#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 180#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 181#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 182#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
585fb111
JB
183#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
184#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
185#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
186#define MI_STORE_DWORD_INDEX_SHIFT 2
187#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
192
193/*
194 * 3D instructions used by the kernel
195 */
196#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
197
198#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
199#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
200#define SC_UPDATE_SCISSOR (0x1<<1)
201#define SC_ENABLE_MASK (0x1<<0)
202#define SC_ENABLE (0x1<<0)
203#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
204#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
205#define SCI_YMIN_MASK (0xffff<<16)
206#define SCI_XMIN_MASK (0xffff<<0)
207#define SCI_YMAX_MASK (0xffff<<16)
208#define SCI_XMAX_MASK (0xffff<<0)
209#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
210#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
211#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
212#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
213#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
214#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
215#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
216#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
217#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
218#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
219#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
220#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
221#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
222#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
223#define BLT_DEPTH_8 (0<<24)
224#define BLT_DEPTH_16_565 (1<<24)
225#define BLT_DEPTH_16_1555 (2<<24)
226#define BLT_DEPTH_32 (3<<24)
227#define BLT_ROP_GXCOPY (0xcc<<16)
228#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
229#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
230#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
231#define ASYNC_FLIP (1<<22)
232#define DISPLAY_PLANE_A (0<<20)
233#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
234#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
235#define PIPE_CONTROL_QW_WRITE (1<<14)
236#define PIPE_CONTROL_DEPTH_STALL (1<<13)
237#define PIPE_CONTROL_WC_FLUSH (1<<12)
238#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
239#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
240#define PIPE_CONTROL_ISP_DIS (1<<9)
241#define PIPE_CONTROL_NOTIFY (1<<8)
242#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
243#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111
JB
244
245/*
de151cf6 246 * Fence registers
585fb111 247 */
de151cf6 248#define FENCE_REG_830_0 0x2000
dc529a4f 249#define FENCE_REG_945_8 0x3000
de151cf6
JB
250#define I830_FENCE_START_MASK 0x07f80000
251#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 252#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
253#define I830_FENCE_PITCH_SHIFT 4
254#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 255#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 256#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 257#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
258
259#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 260#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 261
de151cf6
JB
262#define FENCE_REG_965_0 0x03000
263#define I965_FENCE_PITCH_SHIFT 2
264#define I965_FENCE_TILING_Y_SHIFT 1
265#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 266#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 267
4e901fdc
EA
268#define FENCE_REG_SANDYBRIDGE_0 0x100000
269#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
270
de151cf6
JB
271/*
272 * Instruction and interrupt control regs
273 */
63eeaf38 274#define PGTBL_ER 0x02024
585fb111
JB
275#define PRB0_TAIL 0x02030
276#define PRB0_HEAD 0x02034
277#define PRB0_START 0x02038
278#define PRB0_CTL 0x0203c
279#define TAIL_ADDR 0x001FFFF8
280#define HEAD_WRAP_COUNT 0xFFE00000
281#define HEAD_WRAP_ONE 0x00200000
282#define HEAD_ADDR 0x001FFFFC
283#define RING_NR_PAGES 0x001FF000
284#define RING_REPORT_MASK 0x00000006
285#define RING_REPORT_64K 0x00000002
286#define RING_REPORT_128K 0x00000004
287#define RING_NO_REPORT 0x00000000
288#define RING_VALID_MASK 0x00000001
289#define RING_VALID 0x00000001
290#define RING_INVALID 0x00000000
291#define PRB1_TAIL 0x02040 /* 915+ only */
292#define PRB1_HEAD 0x02044 /* 915+ only */
293#define PRB1_START 0x02048 /* 915+ only */
294#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
295#define IPEIR_I965 0x02064
296#define IPEHR_I965 0x02068
297#define INSTDONE_I965 0x0206c
298#define INSTPS 0x02070 /* 965+ only */
299#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
300#define ACTHD_I965 0x02074
301#define HWS_PGA 0x02080
f6e450a6 302#define HWS_PGA_GEN6 0x04080
585fb111
JB
303#define HWS_ADDRESS_MASK 0xfffff000
304#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
305#define PWRCTXA 0x2088 /* 965GM+ only */
306#define PWRCTX_EN (1<<0)
585fb111 307#define IPEIR 0x02088
63eeaf38
JB
308#define IPEHR 0x0208c
309#define INSTDONE 0x02090
585fb111
JB
310#define NOPID 0x02094
311#define HWSTAM 0x02098
71cf39b1
EA
312
313#define MI_MODE 0x0209c
314# define VS_TIMER_DISPATCH (1 << 6)
315
585fb111
JB
316#define SCPD0 0x0209c /* 915+ only */
317#define IER 0x020a0
318#define IIR 0x020a4
319#define IMR 0x020a8
320#define ISR 0x020ac
321#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
322#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
323#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 324#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
325#define I915_HWB_OOM_INTERRUPT (1<<13)
326#define I915_SYNC_STATUS_INTERRUPT (1<<12)
327#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
328#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
329#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
330#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
331#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
332#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
333#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
334#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
335#define I915_DEBUG_INTERRUPT (1<<2)
336#define I915_USER_INTERRUPT (1<<1)
337#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 338#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
339#define EIR 0x020b0
340#define EMR 0x020b4
341#define ESR 0x020b8
63eeaf38
JB
342#define GM45_ERROR_PAGE_TABLE (1<<5)
343#define GM45_ERROR_MEM_PRIV (1<<4)
344#define I915_ERROR_PAGE_TABLE (1<<4)
345#define GM45_ERROR_CP_PRIV (1<<3)
346#define I915_ERROR_MEMORY_REFRESH (1<<1)
347#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 348#define INSTPM 0x020c0
ee980b80 349#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
350#define ACTHD 0x020c8
351#define FW_BLC 0x020d8
7662c8bd 352#define FW_BLC2 0x020dc
585fb111 353#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
354#define FW_BLC_SELF_EN_MASK (1<<31)
355#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
356#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
357#define MM_BURST_LENGTH 0x00700000
358#define MM_FIFO_WATERMARK 0x0001F000
359#define LM_BURST_LENGTH 0x00000700
360#define LM_FIFO_WATERMARK 0x0000001F
585fb111 361#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
362#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
363
364/* Make render/texture TLB fetches lower priorty than associated data
365 * fetches. This is not turned on by default
366 */
367#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
368
369/* Isoch request wait on GTT enable (Display A/B/C streams).
370 * Make isoch requests stall on the TLB update. May cause
371 * display underruns (test mode only)
372 */
373#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
374
375/* Block grant count for isoch requests when block count is
376 * set to a finite value.
377 */
378#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
379#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
380#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
381#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
382#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
383
384/* Enable render writes to complete in C2/C3/C4 power states.
385 * If this isn't enabled, render writes are prevented in low
386 * power states. That seems bad to me.
387 */
388#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
389
390/* This acknowledges an async flip immediately instead
391 * of waiting for 2TLB fetches.
392 */
393#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
394
395/* Enables non-sequential data reads through arbiter
396 */
397#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
398
399/* Disable FSB snooping of cacheable write cycles from binner/render
400 * command stream
401 */
402#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
403
404/* Arbiter time slice for non-isoch streams */
405#define MI_ARB_TIME_SLICE_MASK (7 << 5)
406#define MI_ARB_TIME_SLICE_1 (0 << 5)
407#define MI_ARB_TIME_SLICE_2 (1 << 5)
408#define MI_ARB_TIME_SLICE_4 (2 << 5)
409#define MI_ARB_TIME_SLICE_6 (3 << 5)
410#define MI_ARB_TIME_SLICE_8 (4 << 5)
411#define MI_ARB_TIME_SLICE_10 (5 << 5)
412#define MI_ARB_TIME_SLICE_14 (6 << 5)
413#define MI_ARB_TIME_SLICE_16 (7 << 5)
414
415/* Low priority grace period page size */
416#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
417#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
418
419/* Disable display A/B trickle feed */
420#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
421
422/* Set display plane priority */
423#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
424#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
425
585fb111
JB
426#define CACHE_MODE_0 0x02120 /* 915+ only */
427#define CM0_MASK_SHIFT 16
428#define CM0_IZ_OPT_DISABLE (1<<6)
429#define CM0_ZR_OPT_DISABLE (1<<5)
430#define CM0_DEPTH_EVICT_DISABLE (1<<4)
431#define CM0_COLOR_EVICT_DISABLE (1<<3)
432#define CM0_DEPTH_WRITE_DISABLE (1<<1)
433#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 434#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 435#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
436#define ECOSKPD 0x021d0
437#define ECO_GATING_CX_ONLY (1<<3)
438#define ECO_FLIP_DONE (1<<0)
585fb111 439
a1786bd2
ZW
440/* GEN6 interrupt control */
441#define GEN6_RENDER_HWSTAM 0x2098
442#define GEN6_RENDER_IMR 0x20a8
443#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
444#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
445#define GEN6_RENDER TIMEOUT_COUNTER_EXPIRED (1 << 6)
446#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
447#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
448#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
449#define GEN6_RENDER_SYNC_STATUS (1 << 2)
450#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
451#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
452
453#define GEN6_BLITTER_HWSTAM 0x22098
454#define GEN6_BLITTER_IMR 0x220a8
455#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
456#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
457#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
458#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
d1b851fc
ZN
459/*
460 * BSD (bit stream decoder instruction and interrupt control register defines
461 * (G4X and Ironlake only)
462 */
463
464#define BSD_RING_TAIL 0x04030
465#define BSD_RING_HEAD 0x04034
466#define BSD_RING_START 0x04038
467#define BSD_RING_CTL 0x0403c
468#define BSD_RING_ACTHD 0x04074
469#define BSD_HWS_PGA 0x04080
de151cf6 470
585fb111
JB
471/*
472 * Framebuffer compression (915+ only)
473 */
474
475#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
476#define FBC_LL_BASE 0x03204 /* 4k page aligned */
477#define FBC_CONTROL 0x03208
478#define FBC_CTL_EN (1<<31)
479#define FBC_CTL_PERIODIC (1<<30)
480#define FBC_CTL_INTERVAL_SHIFT (16)
481#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 482#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
483#define FBC_CTL_STRIDE_SHIFT (5)
484#define FBC_CTL_FENCENO (1<<0)
485#define FBC_COMMAND 0x0320c
486#define FBC_CMD_COMPRESS (1<<0)
487#define FBC_STATUS 0x03210
488#define FBC_STAT_COMPRESSING (1<<31)
489#define FBC_STAT_COMPRESSED (1<<30)
490#define FBC_STAT_MODIFIED (1<<29)
491#define FBC_STAT_CURRENT_LINE (1<<0)
492#define FBC_CONTROL2 0x03214
493#define FBC_CTL_FENCE_DBL (0<<4)
494#define FBC_CTL_IDLE_IMM (0<<2)
495#define FBC_CTL_IDLE_FULL (1<<2)
496#define FBC_CTL_IDLE_LINE (2<<2)
497#define FBC_CTL_IDLE_DEBUG (3<<2)
498#define FBC_CTL_CPU_FENCE (1<<1)
499#define FBC_CTL_PLANEA (0<<0)
500#define FBC_CTL_PLANEB (1<<0)
501#define FBC_FENCE_OFF 0x0321b
80824003 502#define FBC_TAG 0x03300
585fb111
JB
503
504#define FBC_LL_SIZE (1536)
505
74dff282
JB
506/* Framebuffer compression for GM45+ */
507#define DPFC_CB_BASE 0x3200
508#define DPFC_CONTROL 0x3208
509#define DPFC_CTL_EN (1<<31)
510#define DPFC_CTL_PLANEA (0<<30)
511#define DPFC_CTL_PLANEB (1<<30)
512#define DPFC_CTL_FENCE_EN (1<<29)
513#define DPFC_SR_EN (1<<10)
514#define DPFC_CTL_LIMIT_1X (0<<6)
515#define DPFC_CTL_LIMIT_2X (1<<6)
516#define DPFC_CTL_LIMIT_4X (2<<6)
517#define DPFC_RECOMP_CTL 0x320c
518#define DPFC_RECOMP_STALL_EN (1<<27)
519#define DPFC_RECOMP_STALL_WM_SHIFT (16)
520#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
521#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
522#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
523#define DPFC_STATUS 0x3210
524#define DPFC_INVAL_SEG_SHIFT (16)
525#define DPFC_INVAL_SEG_MASK (0x07ff0000)
526#define DPFC_COMP_SEG_SHIFT (0)
527#define DPFC_COMP_SEG_MASK (0x000003ff)
528#define DPFC_STATUS2 0x3214
529#define DPFC_FENCE_YOFF 0x3218
530#define DPFC_CHICKEN 0x3224
531#define DPFC_HT_MODIFY (1<<31)
532
585fb111
JB
533/*
534 * GPIO regs
535 */
536#define GPIOA 0x5010
537#define GPIOB 0x5014
538#define GPIOC 0x5018
539#define GPIOD 0x501c
540#define GPIOE 0x5020
541#define GPIOF 0x5024
542#define GPIOG 0x5028
543#define GPIOH 0x502c
544# define GPIO_CLOCK_DIR_MASK (1 << 0)
545# define GPIO_CLOCK_DIR_IN (0 << 1)
546# define GPIO_CLOCK_DIR_OUT (1 << 1)
547# define GPIO_CLOCK_VAL_MASK (1 << 2)
548# define GPIO_CLOCK_VAL_OUT (1 << 3)
549# define GPIO_CLOCK_VAL_IN (1 << 4)
550# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
551# define GPIO_DATA_DIR_MASK (1 << 8)
552# define GPIO_DATA_DIR_IN (0 << 9)
553# define GPIO_DATA_DIR_OUT (1 << 9)
554# define GPIO_DATA_VAL_MASK (1 << 10)
555# define GPIO_DATA_VAL_OUT (1 << 11)
556# define GPIO_DATA_VAL_IN (1 << 12)
557# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
558
f0217c42
EA
559#define GMBUS0 0x5100
560#define GMBUS1 0x5104
561#define GMBUS2 0x5108
562#define GMBUS3 0x510c
563#define GMBUS4 0x5110
564#define GMBUS5 0x5120
565
585fb111
JB
566/*
567 * Clock control & power management
568 */
569
570#define VGA0 0x6000
571#define VGA1 0x6004
572#define VGA_PD 0x6010
573#define VGA0_PD_P2_DIV_4 (1 << 7)
574#define VGA0_PD_P1_DIV_2 (1 << 5)
575#define VGA0_PD_P1_SHIFT 0
576#define VGA0_PD_P1_MASK (0x1f << 0)
577#define VGA1_PD_P2_DIV_4 (1 << 15)
578#define VGA1_PD_P1_DIV_2 (1 << 13)
579#define VGA1_PD_P1_SHIFT 8
580#define VGA1_PD_P1_MASK (0x1f << 8)
581#define DPLL_A 0x06014
582#define DPLL_B 0x06018
583#define DPLL_VCO_ENABLE (1 << 31)
584#define DPLL_DVO_HIGH_SPEED (1 << 30)
585#define DPLL_SYNCLOCK_ENABLE (1 << 29)
586#define DPLL_VGA_MODE_DIS (1 << 28)
587#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
588#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
589#define DPLL_MODE_MASK (3 << 26)
590#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
591#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
592#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
593#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
594#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
595#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 596#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 597
585fb111
JB
598#define SRX_INDEX 0x3c4
599#define SRX_DATA 0x3c5
600#define SR01 1
601#define SR01_SCREEN_OFF (1<<5)
602
603#define PPCR 0x61204
604#define PPCR_ON (1<<0)
605
606#define DVOB 0x61140
607#define DVOB_ON (1<<31)
608#define DVOC 0x61160
609#define DVOC_ON (1<<31)
610#define LVDS 0x61180
611#define LVDS_ON (1<<31)
612
613#define ADPA 0x61100
614#define ADPA_DPMS_MASK (~(3<<10))
615#define ADPA_DPMS_ON (0<<10)
616#define ADPA_DPMS_SUSPEND (1<<10)
617#define ADPA_DPMS_STANDBY (2<<10)
618#define ADPA_DPMS_OFF (3<<10)
619
620#define RING_TAIL 0x00
621#define TAIL_ADDR 0x001FFFF8
622#define RING_HEAD 0x04
623#define HEAD_WRAP_COUNT 0xFFE00000
624#define HEAD_WRAP_ONE 0x00200000
625#define HEAD_ADDR 0x001FFFFC
626#define RING_START 0x08
627#define START_ADDR 0xFFFFF000
628#define RING_LEN 0x0C
629#define RING_NR_PAGES 0x001FF000
630#define RING_REPORT_MASK 0x00000006
631#define RING_REPORT_64K 0x00000002
632#define RING_REPORT_128K 0x00000004
633#define RING_NO_REPORT 0x00000000
634#define RING_VALID_MASK 0x00000001
635#define RING_VALID 0x00000001
636#define RING_INVALID 0x00000000
637
638/* Scratch pad debug 0 reg:
639 */
640#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
641/*
642 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
643 * this field (only one bit may be set).
644 */
645#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
646#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 647#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
648/* i830, required in DVO non-gang */
649#define PLL_P2_DIVIDE_BY_4 (1 << 23)
650#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
651#define PLL_REF_INPUT_DREFCLK (0 << 13)
652#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
653#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
654#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
655#define PLL_REF_INPUT_MASK (3 << 13)
656#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 657/* Ironlake */
b9055052
ZW
658# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
659# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
660# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
661# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
662# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
663
585fb111
JB
664/*
665 * Parallel to Serial Load Pulse phase selection.
666 * Selects the phase for the 10X DPLL clock for the PCIe
667 * digital display port. The range is 4 to 13; 10 or more
668 * is just a flip delay. The default is 6
669 */
670#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
671#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
672/*
673 * SDVO multiplier for 945G/GM. Not used on 965.
674 */
675#define SDVO_MULTIPLIER_MASK 0x000000ff
676#define SDVO_MULTIPLIER_SHIFT_HIRES 4
677#define SDVO_MULTIPLIER_SHIFT_VGA 0
678#define DPLL_A_MD 0x0601c /* 965+ only */
679/*
680 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
681 *
682 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
683 */
684#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
685#define DPLL_MD_UDI_DIVIDER_SHIFT 24
686/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
687#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
688#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
689/*
690 * SDVO/UDI pixel multiplier.
691 *
692 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
693 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
694 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
695 * dummy bytes in the datastream at an increased clock rate, with both sides of
696 * the link knowing how many bytes are fill.
697 *
698 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
699 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
700 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
701 * through an SDVO command.
702 *
703 * This register field has values of multiplication factor minus 1, with
704 * a maximum multiplier of 5 for SDVO.
705 */
706#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
707#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
708/*
709 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
710 * This best be set to the default value (3) or the CRT won't work. No,
711 * I don't entirely understand what this does...
712 */
713#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
714#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
715#define DPLL_B_MD 0x06020 /* 965+ only */
716#define FPA0 0x06040
717#define FPA1 0x06044
718#define FPB0 0x06048
719#define FPB1 0x0604c
720#define FP_N_DIV_MASK 0x003f0000
f2b115e6 721#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
722#define FP_N_DIV_SHIFT 16
723#define FP_M1_DIV_MASK 0x00003f00
724#define FP_M1_DIV_SHIFT 8
725#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 726#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
727#define FP_M2_DIV_SHIFT 0
728#define DPLL_TEST 0x606c
729#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
730#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
731#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
732#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
733#define DPLLB_TEST_N_BYPASS (1 << 19)
734#define DPLLB_TEST_M_BYPASS (1 << 18)
735#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
736#define DPLLA_TEST_N_BYPASS (1 << 3)
737#define DPLLA_TEST_M_BYPASS (1 << 2)
738#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
739#define D_STATE 0x6104
652c393a
JB
740#define DSTATE_PLL_D3_OFF (1<<3)
741#define DSTATE_GFX_CLOCK_GATING (1<<1)
742#define DSTATE_DOT_CLOCK_GATING (1<<0)
743#define DSPCLK_GATE_D 0x6200
744# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
745# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
746# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
747# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
748# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
749# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
750# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
751# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
752# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
753# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
754# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
755# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
756# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
757# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
758# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
759# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
760# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
761# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
762# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
763# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
764# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
765# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
766# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
767# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
768# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
769# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
770# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
771# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
772/**
773 * This bit must be set on the 830 to prevent hangs when turning off the
774 * overlay scaler.
775 */
776# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
777# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
778# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
779# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
780# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
781
782#define RENCLK_GATE_D1 0x6204
783# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
784# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
785# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
786# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
787# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
788# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
789# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
790# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
791# define MAG_CLOCK_GATE_DISABLE (1 << 5)
792/** This bit must be unset on 855,865 */
793# define MECI_CLOCK_GATE_DISABLE (1 << 4)
794# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
795# define MEC_CLOCK_GATE_DISABLE (1 << 2)
796# define MECO_CLOCK_GATE_DISABLE (1 << 1)
797/** This bit must be set on 855,865. */
798# define SV_CLOCK_GATE_DISABLE (1 << 0)
799# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
800# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
801# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
802# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
803# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
804# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
805# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
806# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
807# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
808# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
809# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
810# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
811# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
812# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
813# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
814# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
815# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
816
817# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
818/** This bit must always be set on 965G/965GM */
819# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
820# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
821# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
822# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
823# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
824# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
825/** This bit must always be set on 965G */
826# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
827# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
828# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
829# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
830# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
831# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
832# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
833# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
834# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
835# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
836# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
837# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
838# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
839# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
840# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
841# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
842# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
843# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
844# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
845
846#define RENCLK_GATE_D2 0x6208
847#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
848#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
849#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
850#define RAMCLK_GATE_D 0x6210 /* CRL only */
851#define DEUC 0x6214 /* CRL only */
585fb111
JB
852
853/*
854 * Palette regs
855 */
856
857#define PALETTE_A 0x0a000
858#define PALETTE_B 0x0a800
859
673a394b
EA
860/* MCH MMIO space */
861
862/*
863 * MCHBAR mirror.
864 *
865 * This mirrors the MCHBAR MMIO space whose location is determined by
866 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
867 * every way. It is not accessible from the CP register read instructions.
868 *
869 */
870#define MCHBAR_MIRROR_BASE 0x10000
871
872/** 915-945 and GM965 MCH register controlling DRAM channel access */
873#define DCC 0x10200
874#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
875#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
876#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
877#define DCC_ADDRESSING_MODE_MASK (3 << 0)
878#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 879#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 880
95534263
LP
881/** Pineview MCH register contains DDR3 setting */
882#define CSHRDDR3CTL 0x101a8
883#define CSHRDDR3CTL_DDR3 (1 << 2)
884
673a394b
EA
885/** 965 MCH register controlling DRAM channel configuration */
886#define C0DRB3 0x10206
887#define C1DRB3 0x10606
888
b11248df
KP
889/* Clocking configuration register */
890#define CLKCFG 0x10c00
7662c8bd 891#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
892#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
893#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
894#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
895#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
896#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 897/* Note, below two are guess */
b11248df 898#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 899#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 900#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
901#define CLKCFG_MEM_533 (1 << 4)
902#define CLKCFG_MEM_667 (2 << 4)
903#define CLKCFG_MEM_800 (3 << 4)
904#define CLKCFG_MEM_MASK (7 << 4)
905
7648fa99
JB
906#define TR1 0x11006
907#define TSFS 0x11020
908#define TSFS_SLOPE_MASK 0x0000ff00
909#define TSFS_SLOPE_SHIFT 8
910#define TSFS_INTR_MASK 0x000000ff
911
f97108d1
JB
912#define CRSTANDVID 0x11100
913#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
914#define PXVFREQ_PX_MASK 0x7f000000
915#define PXVFREQ_PX_SHIFT 24
916#define VIDFREQ_BASE 0x11110
917#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
918#define VIDFREQ2 0x11114
919#define VIDFREQ3 0x11118
920#define VIDFREQ4 0x1111c
921#define VIDFREQ_P0_MASK 0x1f000000
922#define VIDFREQ_P0_SHIFT 24
923#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
924#define VIDFREQ_P0_CSCLK_SHIFT 20
925#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
926#define VIDFREQ_P0_CRCLK_SHIFT 16
927#define VIDFREQ_P1_MASK 0x00001f00
928#define VIDFREQ_P1_SHIFT 8
929#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
930#define VIDFREQ_P1_CSCLK_SHIFT 4
931#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
932#define INTTOEXT_BASE_ILK 0x11300
933#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
934#define INTTOEXT_MAP3_SHIFT 24
935#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
936#define INTTOEXT_MAP2_SHIFT 16
937#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
938#define INTTOEXT_MAP1_SHIFT 8
939#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
940#define INTTOEXT_MAP0_SHIFT 0
941#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
942#define MEMSWCTL 0x11170 /* Ironlake only */
943#define MEMCTL_CMD_MASK 0xe000
944#define MEMCTL_CMD_SHIFT 13
945#define MEMCTL_CMD_RCLK_OFF 0
946#define MEMCTL_CMD_RCLK_ON 1
947#define MEMCTL_CMD_CHFREQ 2
948#define MEMCTL_CMD_CHVID 3
949#define MEMCTL_CMD_VMMOFF 4
950#define MEMCTL_CMD_VMMON 5
951#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
952 when command complete */
953#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
954#define MEMCTL_FREQ_SHIFT 8
955#define MEMCTL_SFCAVM (1<<7)
956#define MEMCTL_TGT_VID_MASK 0x007f
957#define MEMIHYST 0x1117c
958#define MEMINTREN 0x11180 /* 16 bits */
959#define MEMINT_RSEXIT_EN (1<<8)
960#define MEMINT_CX_SUPR_EN (1<<7)
961#define MEMINT_CONT_BUSY_EN (1<<6)
962#define MEMINT_AVG_BUSY_EN (1<<5)
963#define MEMINT_EVAL_CHG_EN (1<<4)
964#define MEMINT_MON_IDLE_EN (1<<3)
965#define MEMINT_UP_EVAL_EN (1<<2)
966#define MEMINT_DOWN_EVAL_EN (1<<1)
967#define MEMINT_SW_CMD_EN (1<<0)
968#define MEMINTRSTR 0x11182 /* 16 bits */
969#define MEM_RSEXIT_MASK 0xc000
970#define MEM_RSEXIT_SHIFT 14
971#define MEM_CONT_BUSY_MASK 0x3000
972#define MEM_CONT_BUSY_SHIFT 12
973#define MEM_AVG_BUSY_MASK 0x0c00
974#define MEM_AVG_BUSY_SHIFT 10
975#define MEM_EVAL_CHG_MASK 0x0300
976#define MEM_EVAL_BUSY_SHIFT 8
977#define MEM_MON_IDLE_MASK 0x00c0
978#define MEM_MON_IDLE_SHIFT 6
979#define MEM_UP_EVAL_MASK 0x0030
980#define MEM_UP_EVAL_SHIFT 4
981#define MEM_DOWN_EVAL_MASK 0x000c
982#define MEM_DOWN_EVAL_SHIFT 2
983#define MEM_SW_CMD_MASK 0x0003
984#define MEM_INT_STEER_GFX 0
985#define MEM_INT_STEER_CMR 1
986#define MEM_INT_STEER_SMI 2
987#define MEM_INT_STEER_SCI 3
988#define MEMINTRSTS 0x11184
989#define MEMINT_RSEXIT (1<<7)
990#define MEMINT_CONT_BUSY (1<<6)
991#define MEMINT_AVG_BUSY (1<<5)
992#define MEMINT_EVAL_CHG (1<<4)
993#define MEMINT_MON_IDLE (1<<3)
994#define MEMINT_UP_EVAL (1<<2)
995#define MEMINT_DOWN_EVAL (1<<1)
996#define MEMINT_SW_CMD (1<<0)
997#define MEMMODECTL 0x11190
998#define MEMMODE_BOOST_EN (1<<31)
999#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1000#define MEMMODE_BOOST_FREQ_SHIFT 24
1001#define MEMMODE_IDLE_MODE_MASK 0x00030000
1002#define MEMMODE_IDLE_MODE_SHIFT 16
1003#define MEMMODE_IDLE_MODE_EVAL 0
1004#define MEMMODE_IDLE_MODE_CONT 1
1005#define MEMMODE_HWIDLE_EN (1<<15)
1006#define MEMMODE_SWMODE_EN (1<<14)
1007#define MEMMODE_RCLK_GATE (1<<13)
1008#define MEMMODE_HW_UPDATE (1<<12)
1009#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1010#define MEMMODE_FSTART_SHIFT 8
1011#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1012#define MEMMODE_FMAX_SHIFT 4
1013#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1014#define RCBMAXAVG 0x1119c
1015#define MEMSWCTL2 0x1119e /* Cantiga only */
1016#define SWMEMCMD_RENDER_OFF (0 << 13)
1017#define SWMEMCMD_RENDER_ON (1 << 13)
1018#define SWMEMCMD_SWFREQ (2 << 13)
1019#define SWMEMCMD_TARVID (3 << 13)
1020#define SWMEMCMD_VRM_OFF (4 << 13)
1021#define SWMEMCMD_VRM_ON (5 << 13)
1022#define CMDSTS (1<<12)
1023#define SFCAVM (1<<11)
1024#define SWFREQ_MASK 0x0380 /* P0-7 */
1025#define SWFREQ_SHIFT 7
1026#define TARVID_MASK 0x001f
1027#define MEMSTAT_CTG 0x111a0
1028#define RCBMINAVG 0x111a0
1029#define RCUPEI 0x111b0
1030#define RCDNEI 0x111b4
b5b72e89 1031#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1032#define RCX_SW_EXIT (1<<23)
1033#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1034#define VIDCTL 0x111c0
1035#define VIDSTS 0x111c8
1036#define VIDSTART 0x111cc /* 8 bits */
1037#define MEMSTAT_ILK 0x111f8
1038#define MEMSTAT_VID_MASK 0x7f00
1039#define MEMSTAT_VID_SHIFT 8
1040#define MEMSTAT_PSTATE_MASK 0x00f8
1041#define MEMSTAT_PSTATE_SHIFT 3
1042#define MEMSTAT_MON_ACTV (1<<2)
1043#define MEMSTAT_SRC_CTL_MASK 0x0003
1044#define MEMSTAT_SRC_CTL_CORE 0
1045#define MEMSTAT_SRC_CTL_TRB 1
1046#define MEMSTAT_SRC_CTL_THM 2
1047#define MEMSTAT_SRC_CTL_STDBY 3
1048#define RCPREVBSYTUPAVG 0x113b8
1049#define RCPREVBSYTDNAVG 0x113bc
7648fa99
JB
1050#define SDEW 0x1124c
1051#define CSIEW0 0x11250
1052#define CSIEW1 0x11254
1053#define CSIEW2 0x11258
1054#define PEW 0x1125c
1055#define DEW 0x11270
1056#define MCHAFE 0x112c0
1057#define CSIEC 0x112e0
1058#define DMIEC 0x112e4
1059#define DDREC 0x112e8
1060#define PEG0EC 0x112ec
1061#define PEG1EC 0x112f0
1062#define GFXEC 0x112f4
1063#define RPPREVBSYTUPAVG 0x113b8
1064#define RPPREVBSYTDNAVG 0x113bc
1065#define ECR 0x11600
1066#define ECR_GPFE (1<<31)
1067#define ECR_IMONE (1<<30)
1068#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1069#define OGW0 0x11608
1070#define OGW1 0x1160c
1071#define EG0 0x11610
1072#define EG1 0x11614
1073#define EG2 0x11618
1074#define EG3 0x1161c
1075#define EG4 0x11620
1076#define EG5 0x11624
1077#define EG6 0x11628
1078#define EG7 0x1162c
1079#define PXW 0x11664
1080#define PXWL 0x11680
1081#define LCFUSE02 0x116c0
1082#define LCFUSE_HIV_MASK 0x000000ff
1083#define CSIPLL0 0x12c10
1084#define DDRMPLL1 0X12c20
7d57382e
EA
1085#define PEG_BAND_GAP_DATA 0x14d68
1086
585fb111
JB
1087/*
1088 * Overlay regs
1089 */
1090
1091#define OVADD 0x30000
1092#define DOVSTA 0x30008
1093#define OC_BUF (0x3<<20)
1094#define OGAMC5 0x30010
1095#define OGAMC4 0x30014
1096#define OGAMC3 0x30018
1097#define OGAMC2 0x3001c
1098#define OGAMC1 0x30020
1099#define OGAMC0 0x30024
1100
1101/*
1102 * Display engine regs
1103 */
1104
1105/* Pipe A timing regs */
1106#define HTOTAL_A 0x60000
1107#define HBLANK_A 0x60004
1108#define HSYNC_A 0x60008
1109#define VTOTAL_A 0x6000c
1110#define VBLANK_A 0x60010
1111#define VSYNC_A 0x60014
1112#define PIPEASRC 0x6001c
1113#define BCLRPAT_A 0x60020
1114
1115/* Pipe B timing regs */
1116#define HTOTAL_B 0x61000
1117#define HBLANK_B 0x61004
1118#define HSYNC_B 0x61008
1119#define VTOTAL_B 0x6100c
1120#define VBLANK_B 0x61010
1121#define VSYNC_B 0x61014
1122#define PIPEBSRC 0x6101c
1123#define BCLRPAT_B 0x61020
1124
1125/* VGA port control */
1126#define ADPA 0x61100
1127#define ADPA_DAC_ENABLE (1<<31)
1128#define ADPA_DAC_DISABLE 0
1129#define ADPA_PIPE_SELECT_MASK (1<<30)
1130#define ADPA_PIPE_A_SELECT 0
1131#define ADPA_PIPE_B_SELECT (1<<30)
1132#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1133#define ADPA_SETS_HVPOLARITY 0
1134#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1135#define ADPA_VSYNC_CNTL_ENABLE 0
1136#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1137#define ADPA_HSYNC_CNTL_ENABLE 0
1138#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1139#define ADPA_VSYNC_ACTIVE_LOW 0
1140#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1141#define ADPA_HSYNC_ACTIVE_LOW 0
1142#define ADPA_DPMS_MASK (~(3<<10))
1143#define ADPA_DPMS_ON (0<<10)
1144#define ADPA_DPMS_SUSPEND (1<<10)
1145#define ADPA_DPMS_STANDBY (2<<10)
1146#define ADPA_DPMS_OFF (3<<10)
1147
1148/* Hotplug control (945+ only) */
1149#define PORT_HOTPLUG_EN 0x61110
7d57382e 1150#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1151#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1152#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1153#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1154#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1155#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1156#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1157#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1158#define TV_HOTPLUG_INT_EN (1 << 18)
1159#define CRT_HOTPLUG_INT_EN (1 << 9)
1160#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1161#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1162/* must use period 64 on GM45 according to docs */
1163#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1164#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1165#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1166#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1167#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1168#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1169#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1170#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1171#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1172#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1173#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1174#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1175
1176#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1177#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1178#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1179#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1180#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1181#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1182#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1183#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1184#define TV_HOTPLUG_INT_STATUS (1 << 10)
1185#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1186#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1187#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1188#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1189#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1190#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1191
1192/* SDVO port control */
1193#define SDVOB 0x61140
1194#define SDVOC 0x61160
1195#define SDVO_ENABLE (1 << 31)
1196#define SDVO_PIPE_B_SELECT (1 << 30)
1197#define SDVO_STALL_SELECT (1 << 29)
1198#define SDVO_INTERRUPT_ENABLE (1 << 26)
1199/**
1200 * 915G/GM SDVO pixel multiplier.
1201 *
1202 * Programmed value is multiplier - 1, up to 5x.
1203 *
1204 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1205 */
1206#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1207#define SDVO_PORT_MULTIPLY_SHIFT 23
1208#define SDVO_PHASE_SELECT_MASK (15 << 19)
1209#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1210#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1211#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1212#define SDVO_ENCODING_SDVO (0x0 << 10)
1213#define SDVO_ENCODING_HDMI (0x2 << 10)
1214/** Requird for HDMI operation */
1215#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1216#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1217#define SDVO_AUDIO_ENABLE (1 << 6)
1218/** New with 965, default is to be set */
1219#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1220/** New with 965, default is to be set */
1221#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1222#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1223#define SDVO_DETECTED (1 << 2)
1224/* Bits to be preserved when writing */
1225#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1226#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1227
1228/* DVO port control */
1229#define DVOA 0x61120
1230#define DVOB 0x61140
1231#define DVOC 0x61160
1232#define DVO_ENABLE (1 << 31)
1233#define DVO_PIPE_B_SELECT (1 << 30)
1234#define DVO_PIPE_STALL_UNUSED (0 << 28)
1235#define DVO_PIPE_STALL (1 << 28)
1236#define DVO_PIPE_STALL_TV (2 << 28)
1237#define DVO_PIPE_STALL_MASK (3 << 28)
1238#define DVO_USE_VGA_SYNC (1 << 15)
1239#define DVO_DATA_ORDER_I740 (0 << 14)
1240#define DVO_DATA_ORDER_FP (1 << 14)
1241#define DVO_VSYNC_DISABLE (1 << 11)
1242#define DVO_HSYNC_DISABLE (1 << 10)
1243#define DVO_VSYNC_TRISTATE (1 << 9)
1244#define DVO_HSYNC_TRISTATE (1 << 8)
1245#define DVO_BORDER_ENABLE (1 << 7)
1246#define DVO_DATA_ORDER_GBRG (1 << 6)
1247#define DVO_DATA_ORDER_RGGB (0 << 6)
1248#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1249#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1250#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1251#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1252#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1253#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1254#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1255#define DVO_PRESERVE_MASK (0x7<<24)
1256#define DVOA_SRCDIM 0x61124
1257#define DVOB_SRCDIM 0x61144
1258#define DVOC_SRCDIM 0x61164
1259#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1260#define DVO_SRCDIM_VERTICAL_SHIFT 0
1261
1262/* LVDS port control */
1263#define LVDS 0x61180
1264/*
1265 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1266 * the DPLL semantics change when the LVDS is assigned to that pipe.
1267 */
1268#define LVDS_PORT_EN (1 << 31)
1269/* Selects pipe B for LVDS data. Must be set on pre-965. */
1270#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1271/* LVDS dithering flag on 965/g4x platform */
1272#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1273/* Enable border for unscaled (or aspect-scaled) display */
1274#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1275/*
1276 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1277 * pixel.
1278 */
1279#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1280#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1281#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1282/*
1283 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1284 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1285 * on.
1286 */
1287#define LVDS_A3_POWER_MASK (3 << 6)
1288#define LVDS_A3_POWER_DOWN (0 << 6)
1289#define LVDS_A3_POWER_UP (3 << 6)
1290/*
1291 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1292 * is set.
1293 */
1294#define LVDS_CLKB_POWER_MASK (3 << 4)
1295#define LVDS_CLKB_POWER_DOWN (0 << 4)
1296#define LVDS_CLKB_POWER_UP (3 << 4)
1297/*
1298 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1299 * setting for whether we are in dual-channel mode. The B3 pair will
1300 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1301 */
1302#define LVDS_B0B3_POWER_MASK (3 << 2)
1303#define LVDS_B0B3_POWER_DOWN (0 << 2)
1304#define LVDS_B0B3_POWER_UP (3 << 2)
1305
1306/* Panel power sequencing */
1307#define PP_STATUS 0x61200
1308#define PP_ON (1 << 31)
1309/*
1310 * Indicates that all dependencies of the panel are on:
1311 *
1312 * - PLL enabled
1313 * - pipe enabled
1314 * - LVDS/DVOB/DVOC on
1315 */
1316#define PP_READY (1 << 30)
1317#define PP_SEQUENCE_NONE (0 << 28)
1318#define PP_SEQUENCE_ON (1 << 28)
1319#define PP_SEQUENCE_OFF (2 << 28)
1320#define PP_SEQUENCE_MASK 0x30000000
1321#define PP_CONTROL 0x61204
1322#define POWER_TARGET_ON (1 << 0)
1323#define PP_ON_DELAYS 0x61208
1324#define PP_OFF_DELAYS 0x6120c
1325#define PP_DIVISOR 0x61210
1326
1327/* Panel fitting */
1328#define PFIT_CONTROL 0x61230
1329#define PFIT_ENABLE (1 << 31)
1330#define PFIT_PIPE_MASK (3 << 29)
1331#define PFIT_PIPE_SHIFT 29
1332#define VERT_INTERP_DISABLE (0 << 10)
1333#define VERT_INTERP_BILINEAR (1 << 10)
1334#define VERT_INTERP_MASK (3 << 10)
1335#define VERT_AUTO_SCALE (1 << 9)
1336#define HORIZ_INTERP_DISABLE (0 << 6)
1337#define HORIZ_INTERP_BILINEAR (1 << 6)
1338#define HORIZ_INTERP_MASK (3 << 6)
1339#define HORIZ_AUTO_SCALE (1 << 5)
1340#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1341#define PFIT_FILTER_FUZZY (0 << 24)
1342#define PFIT_SCALING_AUTO (0 << 26)
1343#define PFIT_SCALING_PROGRAMMED (1 << 26)
1344#define PFIT_SCALING_PILLAR (2 << 26)
1345#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1346#define PFIT_PGM_RATIOS 0x61234
1347#define PFIT_VERT_SCALE_MASK 0xfff00000
1348#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1349/* Pre-965 */
1350#define PFIT_VERT_SCALE_SHIFT 20
1351#define PFIT_VERT_SCALE_MASK 0xfff00000
1352#define PFIT_HORIZ_SCALE_SHIFT 4
1353#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1354/* 965+ */
1355#define PFIT_VERT_SCALE_SHIFT_965 16
1356#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1357#define PFIT_HORIZ_SCALE_SHIFT_965 0
1358#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1359
585fb111
JB
1360#define PFIT_AUTO_RATIOS 0x61238
1361
1362/* Backlight control */
1363#define BLC_PWM_CTL 0x61254
1364#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1365#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1366#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1367/*
1368 * This is the most significant 15 bits of the number of backlight cycles in a
1369 * complete cycle of the modulated backlight control.
1370 *
1371 * The actual value is this field multiplied by two.
1372 */
1373#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1374#define BLM_LEGACY_MODE (1 << 16)
1375/*
1376 * This is the number of cycles out of the backlight modulation cycle for which
1377 * the backlight is on.
1378 *
1379 * This field must be no greater than the number of cycles in the complete
1380 * backlight modulation cycle.
1381 */
1382#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1383#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1384
0eb96d6e
JB
1385#define BLC_HIST_CTL 0x61260
1386
585fb111
JB
1387/* TV port control */
1388#define TV_CTL 0x68000
1389/** Enables the TV encoder */
1390# define TV_ENC_ENABLE (1 << 31)
1391/** Sources the TV encoder input from pipe B instead of A. */
1392# define TV_ENC_PIPEB_SELECT (1 << 30)
1393/** Outputs composite video (DAC A only) */
1394# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1395/** Outputs SVideo video (DAC B/C) */
1396# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1397/** Outputs Component video (DAC A/B/C) */
1398# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1399/** Outputs Composite and SVideo (DAC A/B/C) */
1400# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1401# define TV_TRILEVEL_SYNC (1 << 21)
1402/** Enables slow sync generation (945GM only) */
1403# define TV_SLOW_SYNC (1 << 20)
1404/** Selects 4x oversampling for 480i and 576p */
1405# define TV_OVERSAMPLE_4X (0 << 18)
1406/** Selects 2x oversampling for 720p and 1080i */
1407# define TV_OVERSAMPLE_2X (1 << 18)
1408/** Selects no oversampling for 1080p */
1409# define TV_OVERSAMPLE_NONE (2 << 18)
1410/** Selects 8x oversampling */
1411# define TV_OVERSAMPLE_8X (3 << 18)
1412/** Selects progressive mode rather than interlaced */
1413# define TV_PROGRESSIVE (1 << 17)
1414/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1415# define TV_PAL_BURST (1 << 16)
1416/** Field for setting delay of Y compared to C */
1417# define TV_YC_SKEW_MASK (7 << 12)
1418/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1419# define TV_ENC_SDP_FIX (1 << 11)
1420/**
1421 * Enables a fix for the 915GM only.
1422 *
1423 * Not sure what it does.
1424 */
1425# define TV_ENC_C0_FIX (1 << 10)
1426/** Bits that must be preserved by software */
d2d9f232 1427# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1428# define TV_FUSE_STATE_MASK (3 << 4)
1429/** Read-only state that reports all features enabled */
1430# define TV_FUSE_STATE_ENABLED (0 << 4)
1431/** Read-only state that reports that Macrovision is disabled in hardware*/
1432# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1433/** Read-only state that reports that TV-out is disabled in hardware. */
1434# define TV_FUSE_STATE_DISABLED (2 << 4)
1435/** Normal operation */
1436# define TV_TEST_MODE_NORMAL (0 << 0)
1437/** Encoder test pattern 1 - combo pattern */
1438# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1439/** Encoder test pattern 2 - full screen vertical 75% color bars */
1440# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1441/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1442# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1443/** Encoder test pattern 4 - random noise */
1444# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1445/** Encoder test pattern 5 - linear color ramps */
1446# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1447/**
1448 * This test mode forces the DACs to 50% of full output.
1449 *
1450 * This is used for load detection in combination with TVDAC_SENSE_MASK
1451 */
1452# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1453# define TV_TEST_MODE_MASK (7 << 0)
1454
1455#define TV_DAC 0x68004
1456/**
1457 * Reports that DAC state change logic has reported change (RO).
1458 *
1459 * This gets cleared when TV_DAC_STATE_EN is cleared
1460*/
1461# define TVDAC_STATE_CHG (1 << 31)
1462# define TVDAC_SENSE_MASK (7 << 28)
1463/** Reports that DAC A voltage is above the detect threshold */
1464# define TVDAC_A_SENSE (1 << 30)
1465/** Reports that DAC B voltage is above the detect threshold */
1466# define TVDAC_B_SENSE (1 << 29)
1467/** Reports that DAC C voltage is above the detect threshold */
1468# define TVDAC_C_SENSE (1 << 28)
1469/**
1470 * Enables DAC state detection logic, for load-based TV detection.
1471 *
1472 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1473 * to off, for load detection to work.
1474 */
1475# define TVDAC_STATE_CHG_EN (1 << 27)
1476/** Sets the DAC A sense value to high */
1477# define TVDAC_A_SENSE_CTL (1 << 26)
1478/** Sets the DAC B sense value to high */
1479# define TVDAC_B_SENSE_CTL (1 << 25)
1480/** Sets the DAC C sense value to high */
1481# define TVDAC_C_SENSE_CTL (1 << 24)
1482/** Overrides the ENC_ENABLE and DAC voltage levels */
1483# define DAC_CTL_OVERRIDE (1 << 7)
1484/** Sets the slew rate. Must be preserved in software */
1485# define ENC_TVDAC_SLEW_FAST (1 << 6)
1486# define DAC_A_1_3_V (0 << 4)
1487# define DAC_A_1_1_V (1 << 4)
1488# define DAC_A_0_7_V (2 << 4)
cb66c692 1489# define DAC_A_MASK (3 << 4)
585fb111
JB
1490# define DAC_B_1_3_V (0 << 2)
1491# define DAC_B_1_1_V (1 << 2)
1492# define DAC_B_0_7_V (2 << 2)
cb66c692 1493# define DAC_B_MASK (3 << 2)
585fb111
JB
1494# define DAC_C_1_3_V (0 << 0)
1495# define DAC_C_1_1_V (1 << 0)
1496# define DAC_C_0_7_V (2 << 0)
cb66c692 1497# define DAC_C_MASK (3 << 0)
585fb111
JB
1498
1499/**
1500 * CSC coefficients are stored in a floating point format with 9 bits of
1501 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1502 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1503 * -1 (0x3) being the only legal negative value.
1504 */
1505#define TV_CSC_Y 0x68010
1506# define TV_RY_MASK 0x07ff0000
1507# define TV_RY_SHIFT 16
1508# define TV_GY_MASK 0x00000fff
1509# define TV_GY_SHIFT 0
1510
1511#define TV_CSC_Y2 0x68014
1512# define TV_BY_MASK 0x07ff0000
1513# define TV_BY_SHIFT 16
1514/**
1515 * Y attenuation for component video.
1516 *
1517 * Stored in 1.9 fixed point.
1518 */
1519# define TV_AY_MASK 0x000003ff
1520# define TV_AY_SHIFT 0
1521
1522#define TV_CSC_U 0x68018
1523# define TV_RU_MASK 0x07ff0000
1524# define TV_RU_SHIFT 16
1525# define TV_GU_MASK 0x000007ff
1526# define TV_GU_SHIFT 0
1527
1528#define TV_CSC_U2 0x6801c
1529# define TV_BU_MASK 0x07ff0000
1530# define TV_BU_SHIFT 16
1531/**
1532 * U attenuation for component video.
1533 *
1534 * Stored in 1.9 fixed point.
1535 */
1536# define TV_AU_MASK 0x000003ff
1537# define TV_AU_SHIFT 0
1538
1539#define TV_CSC_V 0x68020
1540# define TV_RV_MASK 0x0fff0000
1541# define TV_RV_SHIFT 16
1542# define TV_GV_MASK 0x000007ff
1543# define TV_GV_SHIFT 0
1544
1545#define TV_CSC_V2 0x68024
1546# define TV_BV_MASK 0x07ff0000
1547# define TV_BV_SHIFT 16
1548/**
1549 * V attenuation for component video.
1550 *
1551 * Stored in 1.9 fixed point.
1552 */
1553# define TV_AV_MASK 0x000007ff
1554# define TV_AV_SHIFT 0
1555
1556#define TV_CLR_KNOBS 0x68028
1557/** 2s-complement brightness adjustment */
1558# define TV_BRIGHTNESS_MASK 0xff000000
1559# define TV_BRIGHTNESS_SHIFT 24
1560/** Contrast adjustment, as a 2.6 unsigned floating point number */
1561# define TV_CONTRAST_MASK 0x00ff0000
1562# define TV_CONTRAST_SHIFT 16
1563/** Saturation adjustment, as a 2.6 unsigned floating point number */
1564# define TV_SATURATION_MASK 0x0000ff00
1565# define TV_SATURATION_SHIFT 8
1566/** Hue adjustment, as an integer phase angle in degrees */
1567# define TV_HUE_MASK 0x000000ff
1568# define TV_HUE_SHIFT 0
1569
1570#define TV_CLR_LEVEL 0x6802c
1571/** Controls the DAC level for black */
1572# define TV_BLACK_LEVEL_MASK 0x01ff0000
1573# define TV_BLACK_LEVEL_SHIFT 16
1574/** Controls the DAC level for blanking */
1575# define TV_BLANK_LEVEL_MASK 0x000001ff
1576# define TV_BLANK_LEVEL_SHIFT 0
1577
1578#define TV_H_CTL_1 0x68030
1579/** Number of pixels in the hsync. */
1580# define TV_HSYNC_END_MASK 0x1fff0000
1581# define TV_HSYNC_END_SHIFT 16
1582/** Total number of pixels minus one in the line (display and blanking). */
1583# define TV_HTOTAL_MASK 0x00001fff
1584# define TV_HTOTAL_SHIFT 0
1585
1586#define TV_H_CTL_2 0x68034
1587/** Enables the colorburst (needed for non-component color) */
1588# define TV_BURST_ENA (1 << 31)
1589/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1590# define TV_HBURST_START_SHIFT 16
1591# define TV_HBURST_START_MASK 0x1fff0000
1592/** Length of the colorburst */
1593# define TV_HBURST_LEN_SHIFT 0
1594# define TV_HBURST_LEN_MASK 0x0001fff
1595
1596#define TV_H_CTL_3 0x68038
1597/** End of hblank, measured in pixels minus one from start of hsync */
1598# define TV_HBLANK_END_SHIFT 16
1599# define TV_HBLANK_END_MASK 0x1fff0000
1600/** Start of hblank, measured in pixels minus one from start of hsync */
1601# define TV_HBLANK_START_SHIFT 0
1602# define TV_HBLANK_START_MASK 0x0001fff
1603
1604#define TV_V_CTL_1 0x6803c
1605/** XXX */
1606# define TV_NBR_END_SHIFT 16
1607# define TV_NBR_END_MASK 0x07ff0000
1608/** XXX */
1609# define TV_VI_END_F1_SHIFT 8
1610# define TV_VI_END_F1_MASK 0x00003f00
1611/** XXX */
1612# define TV_VI_END_F2_SHIFT 0
1613# define TV_VI_END_F2_MASK 0x0000003f
1614
1615#define TV_V_CTL_2 0x68040
1616/** Length of vsync, in half lines */
1617# define TV_VSYNC_LEN_MASK 0x07ff0000
1618# define TV_VSYNC_LEN_SHIFT 16
1619/** Offset of the start of vsync in field 1, measured in one less than the
1620 * number of half lines.
1621 */
1622# define TV_VSYNC_START_F1_MASK 0x00007f00
1623# define TV_VSYNC_START_F1_SHIFT 8
1624/**
1625 * Offset of the start of vsync in field 2, measured in one less than the
1626 * number of half lines.
1627 */
1628# define TV_VSYNC_START_F2_MASK 0x0000007f
1629# define TV_VSYNC_START_F2_SHIFT 0
1630
1631#define TV_V_CTL_3 0x68044
1632/** Enables generation of the equalization signal */
1633# define TV_EQUAL_ENA (1 << 31)
1634/** Length of vsync, in half lines */
1635# define TV_VEQ_LEN_MASK 0x007f0000
1636# define TV_VEQ_LEN_SHIFT 16
1637/** Offset of the start of equalization in field 1, measured in one less than
1638 * the number of half lines.
1639 */
1640# define TV_VEQ_START_F1_MASK 0x0007f00
1641# define TV_VEQ_START_F1_SHIFT 8
1642/**
1643 * Offset of the start of equalization in field 2, measured in one less than
1644 * the number of half lines.
1645 */
1646# define TV_VEQ_START_F2_MASK 0x000007f
1647# define TV_VEQ_START_F2_SHIFT 0
1648
1649#define TV_V_CTL_4 0x68048
1650/**
1651 * Offset to start of vertical colorburst, measured in one less than the
1652 * number of lines from vertical start.
1653 */
1654# define TV_VBURST_START_F1_MASK 0x003f0000
1655# define TV_VBURST_START_F1_SHIFT 16
1656/**
1657 * Offset to the end of vertical colorburst, measured in one less than the
1658 * number of lines from the start of NBR.
1659 */
1660# define TV_VBURST_END_F1_MASK 0x000000ff
1661# define TV_VBURST_END_F1_SHIFT 0
1662
1663#define TV_V_CTL_5 0x6804c
1664/**
1665 * Offset to start of vertical colorburst, measured in one less than the
1666 * number of lines from vertical start.
1667 */
1668# define TV_VBURST_START_F2_MASK 0x003f0000
1669# define TV_VBURST_START_F2_SHIFT 16
1670/**
1671 * Offset to the end of vertical colorburst, measured in one less than the
1672 * number of lines from the start of NBR.
1673 */
1674# define TV_VBURST_END_F2_MASK 0x000000ff
1675# define TV_VBURST_END_F2_SHIFT 0
1676
1677#define TV_V_CTL_6 0x68050
1678/**
1679 * Offset to start of vertical colorburst, measured in one less than the
1680 * number of lines from vertical start.
1681 */
1682# define TV_VBURST_START_F3_MASK 0x003f0000
1683# define TV_VBURST_START_F3_SHIFT 16
1684/**
1685 * Offset to the end of vertical colorburst, measured in one less than the
1686 * number of lines from the start of NBR.
1687 */
1688# define TV_VBURST_END_F3_MASK 0x000000ff
1689# define TV_VBURST_END_F3_SHIFT 0
1690
1691#define TV_V_CTL_7 0x68054
1692/**
1693 * Offset to start of vertical colorburst, measured in one less than the
1694 * number of lines from vertical start.
1695 */
1696# define TV_VBURST_START_F4_MASK 0x003f0000
1697# define TV_VBURST_START_F4_SHIFT 16
1698/**
1699 * Offset to the end of vertical colorburst, measured in one less than the
1700 * number of lines from the start of NBR.
1701 */
1702# define TV_VBURST_END_F4_MASK 0x000000ff
1703# define TV_VBURST_END_F4_SHIFT 0
1704
1705#define TV_SC_CTL_1 0x68060
1706/** Turns on the first subcarrier phase generation DDA */
1707# define TV_SC_DDA1_EN (1 << 31)
1708/** Turns on the first subcarrier phase generation DDA */
1709# define TV_SC_DDA2_EN (1 << 30)
1710/** Turns on the first subcarrier phase generation DDA */
1711# define TV_SC_DDA3_EN (1 << 29)
1712/** Sets the subcarrier DDA to reset frequency every other field */
1713# define TV_SC_RESET_EVERY_2 (0 << 24)
1714/** Sets the subcarrier DDA to reset frequency every fourth field */
1715# define TV_SC_RESET_EVERY_4 (1 << 24)
1716/** Sets the subcarrier DDA to reset frequency every eighth field */
1717# define TV_SC_RESET_EVERY_8 (2 << 24)
1718/** Sets the subcarrier DDA to never reset the frequency */
1719# define TV_SC_RESET_NEVER (3 << 24)
1720/** Sets the peak amplitude of the colorburst.*/
1721# define TV_BURST_LEVEL_MASK 0x00ff0000
1722# define TV_BURST_LEVEL_SHIFT 16
1723/** Sets the increment of the first subcarrier phase generation DDA */
1724# define TV_SCDDA1_INC_MASK 0x00000fff
1725# define TV_SCDDA1_INC_SHIFT 0
1726
1727#define TV_SC_CTL_2 0x68064
1728/** Sets the rollover for the second subcarrier phase generation DDA */
1729# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1730# define TV_SCDDA2_SIZE_SHIFT 16
1731/** Sets the increent of the second subcarrier phase generation DDA */
1732# define TV_SCDDA2_INC_MASK 0x00007fff
1733# define TV_SCDDA2_INC_SHIFT 0
1734
1735#define TV_SC_CTL_3 0x68068
1736/** Sets the rollover for the third subcarrier phase generation DDA */
1737# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1738# define TV_SCDDA3_SIZE_SHIFT 16
1739/** Sets the increent of the third subcarrier phase generation DDA */
1740# define TV_SCDDA3_INC_MASK 0x00007fff
1741# define TV_SCDDA3_INC_SHIFT 0
1742
1743#define TV_WIN_POS 0x68070
1744/** X coordinate of the display from the start of horizontal active */
1745# define TV_XPOS_MASK 0x1fff0000
1746# define TV_XPOS_SHIFT 16
1747/** Y coordinate of the display from the start of vertical active (NBR) */
1748# define TV_YPOS_MASK 0x00000fff
1749# define TV_YPOS_SHIFT 0
1750
1751#define TV_WIN_SIZE 0x68074
1752/** Horizontal size of the display window, measured in pixels*/
1753# define TV_XSIZE_MASK 0x1fff0000
1754# define TV_XSIZE_SHIFT 16
1755/**
1756 * Vertical size of the display window, measured in pixels.
1757 *
1758 * Must be even for interlaced modes.
1759 */
1760# define TV_YSIZE_MASK 0x00000fff
1761# define TV_YSIZE_SHIFT 0
1762
1763#define TV_FILTER_CTL_1 0x68080
1764/**
1765 * Enables automatic scaling calculation.
1766 *
1767 * If set, the rest of the registers are ignored, and the calculated values can
1768 * be read back from the register.
1769 */
1770# define TV_AUTO_SCALE (1 << 31)
1771/**
1772 * Disables the vertical filter.
1773 *
1774 * This is required on modes more than 1024 pixels wide */
1775# define TV_V_FILTER_BYPASS (1 << 29)
1776/** Enables adaptive vertical filtering */
1777# define TV_VADAPT (1 << 28)
1778# define TV_VADAPT_MODE_MASK (3 << 26)
1779/** Selects the least adaptive vertical filtering mode */
1780# define TV_VADAPT_MODE_LEAST (0 << 26)
1781/** Selects the moderately adaptive vertical filtering mode */
1782# define TV_VADAPT_MODE_MODERATE (1 << 26)
1783/** Selects the most adaptive vertical filtering mode */
1784# define TV_VADAPT_MODE_MOST (3 << 26)
1785/**
1786 * Sets the horizontal scaling factor.
1787 *
1788 * This should be the fractional part of the horizontal scaling factor divided
1789 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1790 *
1791 * (src width - 1) / ((oversample * dest width) - 1)
1792 */
1793# define TV_HSCALE_FRAC_MASK 0x00003fff
1794# define TV_HSCALE_FRAC_SHIFT 0
1795
1796#define TV_FILTER_CTL_2 0x68084
1797/**
1798 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1799 *
1800 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1801 */
1802# define TV_VSCALE_INT_MASK 0x00038000
1803# define TV_VSCALE_INT_SHIFT 15
1804/**
1805 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1806 *
1807 * \sa TV_VSCALE_INT_MASK
1808 */
1809# define TV_VSCALE_FRAC_MASK 0x00007fff
1810# define TV_VSCALE_FRAC_SHIFT 0
1811
1812#define TV_FILTER_CTL_3 0x68088
1813/**
1814 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1815 *
1816 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1817 *
1818 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1819 */
1820# define TV_VSCALE_IP_INT_MASK 0x00038000
1821# define TV_VSCALE_IP_INT_SHIFT 15
1822/**
1823 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1824 *
1825 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1826 *
1827 * \sa TV_VSCALE_IP_INT_MASK
1828 */
1829# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1830# define TV_VSCALE_IP_FRAC_SHIFT 0
1831
1832#define TV_CC_CONTROL 0x68090
1833# define TV_CC_ENABLE (1 << 31)
1834/**
1835 * Specifies which field to send the CC data in.
1836 *
1837 * CC data is usually sent in field 0.
1838 */
1839# define TV_CC_FID_MASK (1 << 27)
1840# define TV_CC_FID_SHIFT 27
1841/** Sets the horizontal position of the CC data. Usually 135. */
1842# define TV_CC_HOFF_MASK 0x03ff0000
1843# define TV_CC_HOFF_SHIFT 16
1844/** Sets the vertical position of the CC data. Usually 21 */
1845# define TV_CC_LINE_MASK 0x0000003f
1846# define TV_CC_LINE_SHIFT 0
1847
1848#define TV_CC_DATA 0x68094
1849# define TV_CC_RDY (1 << 31)
1850/** Second word of CC data to be transmitted. */
1851# define TV_CC_DATA_2_MASK 0x007f0000
1852# define TV_CC_DATA_2_SHIFT 16
1853/** First word of CC data to be transmitted. */
1854# define TV_CC_DATA_1_MASK 0x0000007f
1855# define TV_CC_DATA_1_SHIFT 0
1856
1857#define TV_H_LUMA_0 0x68100
1858#define TV_H_LUMA_59 0x681ec
1859#define TV_H_CHROMA_0 0x68200
1860#define TV_H_CHROMA_59 0x682ec
1861#define TV_V_LUMA_0 0x68300
1862#define TV_V_LUMA_42 0x683a8
1863#define TV_V_CHROMA_0 0x68400
1864#define TV_V_CHROMA_42 0x684a8
1865
040d87f1 1866/* Display Port */
32f9d658 1867#define DP_A 0x64000 /* eDP */
040d87f1
KP
1868#define DP_B 0x64100
1869#define DP_C 0x64200
1870#define DP_D 0x64300
1871
1872#define DP_PORT_EN (1 << 31)
1873#define DP_PIPEB_SELECT (1 << 30)
1874
1875/* Link training mode - select a suitable mode for each stage */
1876#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1877#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1878#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1879#define DP_LINK_TRAIN_OFF (3 << 28)
1880#define DP_LINK_TRAIN_MASK (3 << 28)
1881#define DP_LINK_TRAIN_SHIFT 28
1882
8db9d77b
ZW
1883/* CPT Link training mode */
1884#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1885#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1886#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1887#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1888#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1889#define DP_LINK_TRAIN_SHIFT_CPT 8
1890
040d87f1
KP
1891/* Signal voltages. These are mostly controlled by the other end */
1892#define DP_VOLTAGE_0_4 (0 << 25)
1893#define DP_VOLTAGE_0_6 (1 << 25)
1894#define DP_VOLTAGE_0_8 (2 << 25)
1895#define DP_VOLTAGE_1_2 (3 << 25)
1896#define DP_VOLTAGE_MASK (7 << 25)
1897#define DP_VOLTAGE_SHIFT 25
1898
1899/* Signal pre-emphasis levels, like voltages, the other end tells us what
1900 * they want
1901 */
1902#define DP_PRE_EMPHASIS_0 (0 << 22)
1903#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1904#define DP_PRE_EMPHASIS_6 (2 << 22)
1905#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1906#define DP_PRE_EMPHASIS_MASK (7 << 22)
1907#define DP_PRE_EMPHASIS_SHIFT 22
1908
1909/* How many wires to use. I guess 3 was too hard */
1910#define DP_PORT_WIDTH_1 (0 << 19)
1911#define DP_PORT_WIDTH_2 (1 << 19)
1912#define DP_PORT_WIDTH_4 (3 << 19)
1913#define DP_PORT_WIDTH_MASK (7 << 19)
1914
1915/* Mystic DPCD version 1.1 special mode */
1916#define DP_ENHANCED_FRAMING (1 << 18)
1917
32f9d658
ZW
1918/* eDP */
1919#define DP_PLL_FREQ_270MHZ (0 << 16)
1920#define DP_PLL_FREQ_160MHZ (1 << 16)
1921#define DP_PLL_FREQ_MASK (3 << 16)
1922
040d87f1
KP
1923/** locked once port is enabled */
1924#define DP_PORT_REVERSAL (1 << 15)
1925
32f9d658
ZW
1926/* eDP */
1927#define DP_PLL_ENABLE (1 << 14)
1928
040d87f1
KP
1929/** sends the clock on lane 15 of the PEG for debug */
1930#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1931
1932#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 1933#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
1934
1935/** limit RGB values to avoid confusing TVs */
1936#define DP_COLOR_RANGE_16_235 (1 << 8)
1937
1938/** Turn on the audio link */
1939#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1940
1941/** vs and hs sync polarity */
1942#define DP_SYNC_VS_HIGH (1 << 4)
1943#define DP_SYNC_HS_HIGH (1 << 3)
1944
1945/** A fantasy */
1946#define DP_DETECTED (1 << 2)
1947
1948/** The aux channel provides a way to talk to the
1949 * signal sink for DDC etc. Max packet size supported
1950 * is 20 bytes in each direction, hence the 5 fixed
1951 * data registers
1952 */
32f9d658
ZW
1953#define DPA_AUX_CH_CTL 0x64010
1954#define DPA_AUX_CH_DATA1 0x64014
1955#define DPA_AUX_CH_DATA2 0x64018
1956#define DPA_AUX_CH_DATA3 0x6401c
1957#define DPA_AUX_CH_DATA4 0x64020
1958#define DPA_AUX_CH_DATA5 0x64024
1959
040d87f1
KP
1960#define DPB_AUX_CH_CTL 0x64110
1961#define DPB_AUX_CH_DATA1 0x64114
1962#define DPB_AUX_CH_DATA2 0x64118
1963#define DPB_AUX_CH_DATA3 0x6411c
1964#define DPB_AUX_CH_DATA4 0x64120
1965#define DPB_AUX_CH_DATA5 0x64124
1966
1967#define DPC_AUX_CH_CTL 0x64210
1968#define DPC_AUX_CH_DATA1 0x64214
1969#define DPC_AUX_CH_DATA2 0x64218
1970#define DPC_AUX_CH_DATA3 0x6421c
1971#define DPC_AUX_CH_DATA4 0x64220
1972#define DPC_AUX_CH_DATA5 0x64224
1973
1974#define DPD_AUX_CH_CTL 0x64310
1975#define DPD_AUX_CH_DATA1 0x64314
1976#define DPD_AUX_CH_DATA2 0x64318
1977#define DPD_AUX_CH_DATA3 0x6431c
1978#define DPD_AUX_CH_DATA4 0x64320
1979#define DPD_AUX_CH_DATA5 0x64324
1980
1981#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1982#define DP_AUX_CH_CTL_DONE (1 << 30)
1983#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1984#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1985#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1986#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1987#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1988#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1989#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1990#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1991#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1992#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1993#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1994#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1995#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1996#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1997#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1998#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1999#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2000#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2001#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2002
2003/*
2004 * Computing GMCH M and N values for the Display Port link
2005 *
2006 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2007 *
2008 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2009 *
2010 * The GMCH value is used internally
2011 *
2012 * bytes_per_pixel is the number of bytes coming out of the plane,
2013 * which is after the LUTs, so we want the bytes for our color format.
2014 * For our current usage, this is always 3, one byte for R, G and B.
2015 */
2016#define PIPEA_GMCH_DATA_M 0x70050
2017#define PIPEB_GMCH_DATA_M 0x71050
2018
2019/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2020#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2021#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2022
2023#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2024
2025#define PIPEA_GMCH_DATA_N 0x70054
2026#define PIPEB_GMCH_DATA_N 0x71054
2027#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2028
2029/*
2030 * Computing Link M and N values for the Display Port link
2031 *
2032 * Link M / N = pixel_clock / ls_clk
2033 *
2034 * (the DP spec calls pixel_clock the 'strm_clk')
2035 *
2036 * The Link value is transmitted in the Main Stream
2037 * Attributes and VB-ID.
2038 */
2039
2040#define PIPEA_DP_LINK_M 0x70060
2041#define PIPEB_DP_LINK_M 0x71060
2042#define PIPEA_DP_LINK_M_MASK (0xffffff)
2043
2044#define PIPEA_DP_LINK_N 0x70064
2045#define PIPEB_DP_LINK_N 0x71064
2046#define PIPEA_DP_LINK_N_MASK (0xffffff)
2047
585fb111
JB
2048/* Display & cursor control */
2049
898822ce 2050/* dithering flag on Ironlake */
0a31a448
AJ
2051#define PIPE_ENABLE_DITHER (1 << 4)
2052#define PIPE_DITHER_TYPE_MASK (3 << 2)
2053#define PIPE_DITHER_TYPE_SPATIAL (0 << 2)
2054#define PIPE_DITHER_TYPE_ST01 (1 << 2)
585fb111
JB
2055/* Pipe A */
2056#define PIPEADSL 0x70000
2057#define PIPEACONF 0x70008
2058#define PIPEACONF_ENABLE (1<<31)
2059#define PIPEACONF_DISABLE 0
2060#define PIPEACONF_DOUBLE_WIDE (1<<30)
2061#define I965_PIPECONF_ACTIVE (1<<30)
2062#define PIPEACONF_SINGLE_WIDE 0
2063#define PIPEACONF_PIPE_UNLOCKED 0
2064#define PIPEACONF_PIPE_LOCKED (1<<25)
2065#define PIPEACONF_PALETTE 0
2066#define PIPEACONF_GAMMA (1<<24)
2067#define PIPECONF_FORCE_BORDER (1<<25)
2068#define PIPECONF_PROGRESSIVE (0 << 21)
2069#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2070#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2071#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
585fb111
JB
2072#define PIPEASTAT 0x70024
2073#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2074#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2075#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2076#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2077#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2078#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2079#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2080#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2081#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2082#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2083#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2084#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2085#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2086#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2087#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2088#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2089#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2090#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2091#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2092#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2093#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2094#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2095#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2096#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2097#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2098#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2099#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2100#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2101#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58a27471
ZW
2102#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2103#define PIPE_8BPC (0 << 5)
2104#define PIPE_10BPC (1 << 5)
2105#define PIPE_6BPC (2 << 5)
2106#define PIPE_12BPC (3 << 5)
585fb111
JB
2107
2108#define DSPARB 0x70030
2109#define DSPARB_CSTART_MASK (0x7f << 7)
2110#define DSPARB_CSTART_SHIFT 7
2111#define DSPARB_BSTART_MASK (0x7f)
2112#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2113#define DSPARB_BEND_SHIFT 9 /* on 855 */
2114#define DSPARB_AEND_SHIFT 0
2115
2116#define DSPFW1 0x70034
0e442c60 2117#define DSPFW_SR_SHIFT 23
d4294342 2118#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2119#define DSPFW_CURSORB_SHIFT 16
d4294342 2120#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2121#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2122#define DSPFW_PLANEB_MASK (0x7f<<8)
2123#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2124#define DSPFW2 0x70038
0e442c60 2125#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2126#define DSPFW_CURSORA_SHIFT 8
d4294342 2127#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2128#define DSPFW3 0x7003c
0e442c60
JB
2129#define DSPFW_HPLL_SR_EN (1<<31)
2130#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2131#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2132#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2133#define DSPFW_HPLL_CURSOR_SHIFT 16
2134#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2135#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2136
2137/* FIFO watermark sizes etc */
0e442c60 2138#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2139#define I915_FIFO_LINE_SIZE 64
2140#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2141
2142#define G4X_FIFO_SIZE 127
7662c8bd
SL
2143#define I945_FIFO_SIZE 127 /* 945 & 965 */
2144#define I915_FIFO_SIZE 95
dff33cfc 2145#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2146#define I830_FIFO_SIZE 95
0e442c60
JB
2147
2148#define G4X_MAX_WM 0x3f
7662c8bd
SL
2149#define I915_MAX_WM 0x3f
2150
f2b115e6
AJ
2151#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2152#define PINEVIEW_FIFO_LINE_SIZE 64
2153#define PINEVIEW_MAX_WM 0x1ff
2154#define PINEVIEW_DFT_WM 0x3f
2155#define PINEVIEW_DFT_HPLLOFF_WM 0
2156#define PINEVIEW_GUARD_WM 10
2157#define PINEVIEW_CURSOR_FIFO 64
2158#define PINEVIEW_CURSOR_MAX_WM 0x3f
2159#define PINEVIEW_CURSOR_DFT_WM 0
2160#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2161
7f8a8569
ZW
2162
2163/* define the Watermark register on Ironlake */
2164#define WM0_PIPEA_ILK 0x45100
2165#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2166#define WM0_PIPE_PLANE_SHIFT 16
2167#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2168#define WM0_PIPE_SPRITE_SHIFT 8
2169#define WM0_PIPE_CURSOR_MASK (0x1f)
2170
2171#define WM0_PIPEB_ILK 0x45104
2172#define WM1_LP_ILK 0x45108
2173#define WM1_LP_SR_EN (1<<31)
2174#define WM1_LP_LATENCY_SHIFT 24
2175#define WM1_LP_LATENCY_MASK (0x7f<<24)
2176#define WM1_LP_SR_MASK (0x1ff<<8)
2177#define WM1_LP_SR_SHIFT 8
2178#define WM1_LP_CURSOR_MASK (0x3f)
2179
2180/* Memory latency timer register */
2181#define MLTR_ILK 0x11222
2182/* the unit of memory self-refresh latency time is 0.5us */
2183#define ILK_SRLT_MASK 0x3f
2184
2185/* define the fifo size on Ironlake */
2186#define ILK_DISPLAY_FIFO 128
2187#define ILK_DISPLAY_MAXWM 64
2188#define ILK_DISPLAY_DFTWM 8
2189
2190#define ILK_DISPLAY_SR_FIFO 512
2191#define ILK_DISPLAY_MAX_SRWM 0x1ff
2192#define ILK_DISPLAY_DFT_SRWM 0x3f
2193#define ILK_CURSOR_SR_FIFO 64
2194#define ILK_CURSOR_MAX_SRWM 0x3f
2195#define ILK_CURSOR_DFT_SRWM 8
2196
2197#define ILK_FIFO_LINE_SIZE 64
2198
585fb111
JB
2199/*
2200 * The two pipe frame counter registers are not synchronized, so
2201 * reading a stable value is somewhat tricky. The following code
2202 * should work:
2203 *
2204 * do {
2205 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2206 * PIPE_FRAME_HIGH_SHIFT;
2207 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2208 * PIPE_FRAME_LOW_SHIFT);
2209 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2210 * PIPE_FRAME_HIGH_SHIFT);
2211 * } while (high1 != high2);
2212 * frame = (high1 << 8) | low1;
2213 */
2214#define PIPEAFRAMEHIGH 0x70040
2215#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2216#define PIPE_FRAME_HIGH_SHIFT 0
2217#define PIPEAFRAMEPIXEL 0x70044
2218#define PIPE_FRAME_LOW_MASK 0xff000000
2219#define PIPE_FRAME_LOW_SHIFT 24
2220#define PIPE_PIXEL_MASK 0x00ffffff
2221#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2222/* GM45+ just has to be different */
2223#define PIPEA_FRMCOUNT_GM45 0x70040
2224#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2225
2226/* Cursor A & B regs */
2227#define CURACNTR 0x70080
14b60391
JB
2228/* Old style CUR*CNTR flags (desktop 8xx) */
2229#define CURSOR_ENABLE 0x80000000
2230#define CURSOR_GAMMA_ENABLE 0x40000000
2231#define CURSOR_STRIDE_MASK 0x30000000
2232#define CURSOR_FORMAT_SHIFT 24
2233#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2234#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2235#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2236#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2237#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2238#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2239/* New style CUR*CNTR flags */
2240#define CURSOR_MODE 0x27
585fb111
JB
2241#define CURSOR_MODE_DISABLE 0x00
2242#define CURSOR_MODE_64_32B_AX 0x07
2243#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2244#define MCURSOR_PIPE_SELECT (1 << 28)
2245#define MCURSOR_PIPE_A 0x00
2246#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2247#define MCURSOR_GAMMA_ENABLE (1 << 26)
2248#define CURABASE 0x70084
2249#define CURAPOS 0x70088
2250#define CURSOR_POS_MASK 0x007FF
2251#define CURSOR_POS_SIGN 0x8000
2252#define CURSOR_X_SHIFT 0
2253#define CURSOR_Y_SHIFT 16
14b60391 2254#define CURSIZE 0x700a0
585fb111
JB
2255#define CURBCNTR 0x700c0
2256#define CURBBASE 0x700c4
2257#define CURBPOS 0x700c8
2258
2259/* Display A control */
2260#define DSPACNTR 0x70180
2261#define DISPLAY_PLANE_ENABLE (1<<31)
2262#define DISPLAY_PLANE_DISABLE 0
2263#define DISPPLANE_GAMMA_ENABLE (1<<30)
2264#define DISPPLANE_GAMMA_DISABLE 0
2265#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2266#define DISPPLANE_8BPP (0x2<<26)
2267#define DISPPLANE_15_16BPP (0x4<<26)
2268#define DISPPLANE_16BPP (0x5<<26)
2269#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2270#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2271#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2272#define DISPPLANE_STEREO_ENABLE (1<<25)
2273#define DISPPLANE_STEREO_DISABLE 0
2274#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2275#define DISPPLANE_SEL_PIPE_A 0
2276#define DISPPLANE_SEL_PIPE_B (1<<24)
2277#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2278#define DISPPLANE_SRC_KEY_DISABLE 0
2279#define DISPPLANE_LINE_DOUBLE (1<<20)
2280#define DISPPLANE_NO_LINE_DOUBLE 0
2281#define DISPPLANE_STEREO_POLARITY_FIRST 0
2282#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2283#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2284#define DISPPLANE_TILED (1<<10)
585fb111
JB
2285#define DSPAADDR 0x70184
2286#define DSPASTRIDE 0x70188
2287#define DSPAPOS 0x7018C /* reserved */
2288#define DSPASIZE 0x70190
2289#define DSPASURF 0x7019C /* 965+ only */
2290#define DSPATILEOFF 0x701A4 /* 965+ only */
2291
2292/* VBIOS flags */
2293#define SWF00 0x71410
2294#define SWF01 0x71414
2295#define SWF02 0x71418
2296#define SWF03 0x7141c
2297#define SWF04 0x71420
2298#define SWF05 0x71424
2299#define SWF06 0x71428
2300#define SWF10 0x70410
2301#define SWF11 0x70414
2302#define SWF14 0x71420
2303#define SWF30 0x72414
2304#define SWF31 0x72418
2305#define SWF32 0x7241c
2306
2307/* Pipe B */
2308#define PIPEBDSL 0x71000
2309#define PIPEBCONF 0x71008
2310#define PIPEBSTAT 0x71024
2311#define PIPEBFRAMEHIGH 0x71040
2312#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2313#define PIPEB_FRMCOUNT_GM45 0x71040
2314#define PIPEB_FLIPCOUNT_GM45 0x71044
2315
585fb111
JB
2316
2317/* Display B control */
2318#define DSPBCNTR 0x71180
2319#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2320#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2321#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2322#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2323#define DSPBADDR 0x71184
2324#define DSPBSTRIDE 0x71188
2325#define DSPBPOS 0x7118C
2326#define DSPBSIZE 0x71190
2327#define DSPBSURF 0x7119C
2328#define DSPBTILEOFF 0x711A4
2329
2330/* VBIOS regs */
2331#define VGACNTRL 0x71400
2332# define VGA_DISP_DISABLE (1 << 31)
2333# define VGA_2X_MODE (1 << 30)
2334# define VGA_PIPE_B_SELECT (1 << 29)
2335
f2b115e6 2336/* Ironlake */
b9055052
ZW
2337
2338#define CPU_VGACNTRL 0x41000
2339
2340#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2341#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2342#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2343#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2344#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2345#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2346#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2347#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2348#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2349
2350/* refresh rate hardware control */
2351#define RR_HW_CTL 0x45300
2352#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2353#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2354
2355#define FDI_PLL_BIOS_0 0x46000
2356#define FDI_PLL_BIOS_1 0x46004
2357#define FDI_PLL_BIOS_2 0x46008
2358#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2359#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2360#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2361
8956c8bb
EA
2362#define PCH_DSPCLK_GATE_D 0x42020
2363# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2364# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2365
2366#define PCH_3DCGDIS0 0x46020
2367# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2368# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2369
b9055052
ZW
2370#define FDI_PLL_FREQ_CTL 0x46030
2371#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2372#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2373#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2374
2375
2376#define PIPEA_DATA_M1 0x60030
2377#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2378#define TU_SIZE_MASK 0x7e000000
2379#define PIPEA_DATA_M1_OFFSET 0
2380#define PIPEA_DATA_N1 0x60034
2381#define PIPEA_DATA_N1_OFFSET 0
2382
2383#define PIPEA_DATA_M2 0x60038
2384#define PIPEA_DATA_M2_OFFSET 0
2385#define PIPEA_DATA_N2 0x6003c
2386#define PIPEA_DATA_N2_OFFSET 0
2387
2388#define PIPEA_LINK_M1 0x60040
2389#define PIPEA_LINK_M1_OFFSET 0
2390#define PIPEA_LINK_N1 0x60044
2391#define PIPEA_LINK_N1_OFFSET 0
2392
2393#define PIPEA_LINK_M2 0x60048
2394#define PIPEA_LINK_M2_OFFSET 0
2395#define PIPEA_LINK_N2 0x6004c
2396#define PIPEA_LINK_N2_OFFSET 0
2397
2398/* PIPEB timing regs are same start from 0x61000 */
2399
2400#define PIPEB_DATA_M1 0x61030
2401#define PIPEB_DATA_M1_OFFSET 0
2402#define PIPEB_DATA_N1 0x61034
2403#define PIPEB_DATA_N1_OFFSET 0
2404
2405#define PIPEB_DATA_M2 0x61038
2406#define PIPEB_DATA_M2_OFFSET 0
2407#define PIPEB_DATA_N2 0x6103c
2408#define PIPEB_DATA_N2_OFFSET 0
2409
2410#define PIPEB_LINK_M1 0x61040
2411#define PIPEB_LINK_M1_OFFSET 0
2412#define PIPEB_LINK_N1 0x61044
2413#define PIPEB_LINK_N1_OFFSET 0
2414
2415#define PIPEB_LINK_M2 0x61048
2416#define PIPEB_LINK_M2_OFFSET 0
2417#define PIPEB_LINK_N2 0x6104c
2418#define PIPEB_LINK_N2_OFFSET 0
2419
2420/* CPU panel fitter */
2421#define PFA_CTL_1 0x68080
2422#define PFB_CTL_1 0x68880
2423#define PF_ENABLE (1<<31)
b1f60b70
ZW
2424#define PF_FILTER_MASK (3<<23)
2425#define PF_FILTER_PROGRAMMED (0<<23)
2426#define PF_FILTER_MED_3x3 (1<<23)
2427#define PF_FILTER_EDGE_ENHANCE (2<<23)
2428#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2429#define PFA_WIN_SZ 0x68074
2430#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2431#define PFA_WIN_POS 0x68070
2432#define PFB_WIN_POS 0x68870
b9055052
ZW
2433
2434/* legacy palette */
2435#define LGC_PALETTE_A 0x4a000
2436#define LGC_PALETTE_B 0x4a800
2437
2438/* interrupts */
2439#define DE_MASTER_IRQ_CONTROL (1 << 31)
2440#define DE_SPRITEB_FLIP_DONE (1 << 29)
2441#define DE_SPRITEA_FLIP_DONE (1 << 28)
2442#define DE_PLANEB_FLIP_DONE (1 << 27)
2443#define DE_PLANEA_FLIP_DONE (1 << 26)
2444#define DE_PCU_EVENT (1 << 25)
2445#define DE_GTT_FAULT (1 << 24)
2446#define DE_POISON (1 << 23)
2447#define DE_PERFORM_COUNTER (1 << 22)
2448#define DE_PCH_EVENT (1 << 21)
2449#define DE_AUX_CHANNEL_A (1 << 20)
2450#define DE_DP_A_HOTPLUG (1 << 19)
2451#define DE_GSE (1 << 18)
2452#define DE_PIPEB_VBLANK (1 << 15)
2453#define DE_PIPEB_EVEN_FIELD (1 << 14)
2454#define DE_PIPEB_ODD_FIELD (1 << 13)
2455#define DE_PIPEB_LINE_COMPARE (1 << 12)
2456#define DE_PIPEB_VSYNC (1 << 11)
2457#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2458#define DE_PIPEA_VBLANK (1 << 7)
2459#define DE_PIPEA_EVEN_FIELD (1 << 6)
2460#define DE_PIPEA_ODD_FIELD (1 << 5)
2461#define DE_PIPEA_LINE_COMPARE (1 << 4)
2462#define DE_PIPEA_VSYNC (1 << 3)
2463#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2464
2465#define DEISR 0x44000
2466#define DEIMR 0x44004
2467#define DEIIR 0x44008
2468#define DEIER 0x4400c
2469
2470/* GT interrupt */
e552eb70 2471#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2472#define GT_SYNC_STATUS (1 << 2)
2473#define GT_USER_INTERRUPT (1 << 0)
d1b851fc
ZN
2474#define GT_BSD_USER_INTERRUPT (1 << 5)
2475
b9055052
ZW
2476
2477#define GTISR 0x44010
2478#define GTIMR 0x44014
2479#define GTIIR 0x44018
2480#define GTIER 0x4401c
2481
7f8a8569
ZW
2482#define ILK_DISPLAY_CHICKEN2 0x42004
2483#define ILK_DPARB_GATE (1<<22)
2484#define ILK_VSDPFD_FULL (1<<21)
2485#define ILK_DSPCLK_GATE 0x42020
2486#define ILK_DPARB_CLK_GATE (1<<5)
2487
553bd149
ZW
2488#define DISP_ARB_CTL 0x45000
2489#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2490#define DISP_FBC_WM_DIS (1<<15)
553bd149 2491
b9055052
ZW
2492/* PCH */
2493
2494/* south display engine interrupt */
2495#define SDE_CRT_HOTPLUG (1 << 11)
2496#define SDE_PORTD_HOTPLUG (1 << 10)
2497#define SDE_PORTC_HOTPLUG (1 << 9)
2498#define SDE_PORTB_HOTPLUG (1 << 8)
2499#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2500#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2501/* CPT */
2502#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2503#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2504#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2505#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
b9055052
ZW
2506
2507#define SDEISR 0xc4000
2508#define SDEIMR 0xc4004
2509#define SDEIIR 0xc4008
2510#define SDEIER 0xc400c
2511
2512/* digital port hotplug */
2513#define PCH_PORT_HOTPLUG 0xc4030
2514#define PORTD_HOTPLUG_ENABLE (1 << 20)
2515#define PORTD_PULSE_DURATION_2ms (0)
2516#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2517#define PORTD_PULSE_DURATION_6ms (2 << 18)
2518#define PORTD_PULSE_DURATION_100ms (3 << 18)
2519#define PORTD_HOTPLUG_NO_DETECT (0)
2520#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2521#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2522#define PORTC_HOTPLUG_ENABLE (1 << 12)
2523#define PORTC_PULSE_DURATION_2ms (0)
2524#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2525#define PORTC_PULSE_DURATION_6ms (2 << 10)
2526#define PORTC_PULSE_DURATION_100ms (3 << 10)
2527#define PORTC_HOTPLUG_NO_DETECT (0)
2528#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2529#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2530#define PORTB_HOTPLUG_ENABLE (1 << 4)
2531#define PORTB_PULSE_DURATION_2ms (0)
2532#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2533#define PORTB_PULSE_DURATION_6ms (2 << 2)
2534#define PORTB_PULSE_DURATION_100ms (3 << 2)
2535#define PORTB_HOTPLUG_NO_DETECT (0)
2536#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2537#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2538
2539#define PCH_GPIOA 0xc5010
2540#define PCH_GPIOB 0xc5014
2541#define PCH_GPIOC 0xc5018
2542#define PCH_GPIOD 0xc501c
2543#define PCH_GPIOE 0xc5020
2544#define PCH_GPIOF 0xc5024
2545
f0217c42
EA
2546#define PCH_GMBUS0 0xc5100
2547#define PCH_GMBUS1 0xc5104
2548#define PCH_GMBUS2 0xc5108
2549#define PCH_GMBUS3 0xc510c
2550#define PCH_GMBUS4 0xc5110
2551#define PCH_GMBUS5 0xc5120
2552
b9055052
ZW
2553#define PCH_DPLL_A 0xc6014
2554#define PCH_DPLL_B 0xc6018
2555
2556#define PCH_FPA0 0xc6040
2557#define PCH_FPA1 0xc6044
2558#define PCH_FPB0 0xc6048
2559#define PCH_FPB1 0xc604c
2560
2561#define PCH_DPLL_TEST 0xc606c
2562
2563#define PCH_DREF_CONTROL 0xC6200
2564#define DREF_CONTROL_MASK 0x7fc3
2565#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2566#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2567#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2568#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2569#define DREF_SSC_SOURCE_DISABLE (0<<11)
2570#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2571#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2572#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2573#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2574#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2575#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2576#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2577#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2578#define DREF_SSC4_DOWNSPREAD (0<<6)
2579#define DREF_SSC4_CENTERSPREAD (1<<6)
2580#define DREF_SSC1_DISABLE (0<<1)
2581#define DREF_SSC1_ENABLE (1<<1)
2582#define DREF_SSC4_DISABLE (0)
2583#define DREF_SSC4_ENABLE (1)
2584
2585#define PCH_RAWCLK_FREQ 0xc6204
2586#define FDL_TP1_TIMER_SHIFT 12
2587#define FDL_TP1_TIMER_MASK (3<<12)
2588#define FDL_TP2_TIMER_SHIFT 10
2589#define FDL_TP2_TIMER_MASK (3<<10)
2590#define RAWCLK_FREQ_MASK 0x3ff
2591
2592#define PCH_DPLL_TMR_CFG 0xc6208
2593
2594#define PCH_SSC4_PARMS 0xc6210
2595#define PCH_SSC4_AUX_PARMS 0xc6214
2596
8db9d77b
ZW
2597#define PCH_DPLL_SEL 0xc7000
2598#define TRANSA_DPLL_ENABLE (1<<3)
2599#define TRANSA_DPLLB_SEL (1<<0)
2600#define TRANSA_DPLLA_SEL 0
2601#define TRANSB_DPLL_ENABLE (1<<7)
2602#define TRANSB_DPLLB_SEL (1<<4)
2603#define TRANSB_DPLLA_SEL (0)
2604#define TRANSC_DPLL_ENABLE (1<<11)
2605#define TRANSC_DPLLB_SEL (1<<8)
2606#define TRANSC_DPLLA_SEL (0)
2607
b9055052
ZW
2608/* transcoder */
2609
2610#define TRANS_HTOTAL_A 0xe0000
2611#define TRANS_HTOTAL_SHIFT 16
2612#define TRANS_HACTIVE_SHIFT 0
2613#define TRANS_HBLANK_A 0xe0004
2614#define TRANS_HBLANK_END_SHIFT 16
2615#define TRANS_HBLANK_START_SHIFT 0
2616#define TRANS_HSYNC_A 0xe0008
2617#define TRANS_HSYNC_END_SHIFT 16
2618#define TRANS_HSYNC_START_SHIFT 0
2619#define TRANS_VTOTAL_A 0xe000c
2620#define TRANS_VTOTAL_SHIFT 16
2621#define TRANS_VACTIVE_SHIFT 0
2622#define TRANS_VBLANK_A 0xe0010
2623#define TRANS_VBLANK_END_SHIFT 16
2624#define TRANS_VBLANK_START_SHIFT 0
2625#define TRANS_VSYNC_A 0xe0014
2626#define TRANS_VSYNC_END_SHIFT 16
2627#define TRANS_VSYNC_START_SHIFT 0
2628
2629#define TRANSA_DATA_M1 0xe0030
2630#define TRANSA_DATA_N1 0xe0034
2631#define TRANSA_DATA_M2 0xe0038
2632#define TRANSA_DATA_N2 0xe003c
2633#define TRANSA_DP_LINK_M1 0xe0040
2634#define TRANSA_DP_LINK_N1 0xe0044
2635#define TRANSA_DP_LINK_M2 0xe0048
2636#define TRANSA_DP_LINK_N2 0xe004c
2637
2638#define TRANS_HTOTAL_B 0xe1000
2639#define TRANS_HBLANK_B 0xe1004
2640#define TRANS_HSYNC_B 0xe1008
2641#define TRANS_VTOTAL_B 0xe100c
2642#define TRANS_VBLANK_B 0xe1010
2643#define TRANS_VSYNC_B 0xe1014
2644
2645#define TRANSB_DATA_M1 0xe1030
2646#define TRANSB_DATA_N1 0xe1034
2647#define TRANSB_DATA_M2 0xe1038
2648#define TRANSB_DATA_N2 0xe103c
2649#define TRANSB_DP_LINK_M1 0xe1040
2650#define TRANSB_DP_LINK_N1 0xe1044
2651#define TRANSB_DP_LINK_M2 0xe1048
2652#define TRANSB_DP_LINK_N2 0xe104c
2653
2654#define TRANSACONF 0xf0008
2655#define TRANSBCONF 0xf1008
2656#define TRANS_DISABLE (0<<31)
2657#define TRANS_ENABLE (1<<31)
2658#define TRANS_STATE_MASK (1<<30)
2659#define TRANS_STATE_DISABLE (0<<30)
2660#define TRANS_STATE_ENABLE (1<<30)
2661#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2662#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2663#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2664#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2665#define TRANS_DP_AUDIO_ONLY (1<<26)
2666#define TRANS_DP_VIDEO_AUDIO (0<<26)
2667#define TRANS_PROGRESSIVE (0<<21)
2668#define TRANS_8BPC (0<<5)
2669#define TRANS_10BPC (1<<5)
2670#define TRANS_6BPC (2<<5)
2671#define TRANS_12BPC (3<<5)
2672
2673#define FDI_RXA_CHICKEN 0xc200c
2674#define FDI_RXB_CHICKEN 0xc2010
2675#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2676
2677/* CPU: FDI_TX */
2678#define FDI_TXA_CTL 0x60100
2679#define FDI_TXB_CTL 0x61100
2680#define FDI_TX_DISABLE (0<<31)
2681#define FDI_TX_ENABLE (1<<31)
2682#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2683#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2684#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2685#define FDI_LINK_TRAIN_NONE (3<<28)
2686#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2687#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2688#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2689#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2690#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2691#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2692#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2693#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2694/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2695 SNB has different settings. */
2696/* SNB A-stepping */
2697#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2698#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2699#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2700#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2701/* SNB B-stepping */
2702#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2703#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2704#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2705#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2706#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2707#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2708#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2709#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2710#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2711#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2712/* Ironlake: hardwired to 1 */
b9055052
ZW
2713#define FDI_TX_PLL_ENABLE (1<<14)
2714/* both Tx and Rx */
2715#define FDI_SCRAMBLING_ENABLE (0<<7)
2716#define FDI_SCRAMBLING_DISABLE (1<<7)
2717
2718/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2719#define FDI_RXA_CTL 0xf000c
2720#define FDI_RXB_CTL 0xf100c
2721#define FDI_RX_ENABLE (1<<31)
2722#define FDI_RX_DISABLE (0<<31)
2723/* train, dp width same as FDI_TX */
2724#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2725#define FDI_8BPC (0<<16)
2726#define FDI_10BPC (1<<16)
2727#define FDI_6BPC (2<<16)
2728#define FDI_12BPC (3<<16)
2729#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2730#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2731#define FDI_RX_PLL_ENABLE (1<<13)
2732#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2733#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2734#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2735#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2736#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2737#define FDI_SEL_RAWCLK (0<<4)
2738#define FDI_SEL_PCDCLK (1<<4)
8db9d77b
ZW
2739/* CPT */
2740#define FDI_AUTO_TRAINING (1<<10)
2741#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2742#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2743#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2744#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2745#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2746
2747#define FDI_RXA_MISC 0xf0010
2748#define FDI_RXB_MISC 0xf1010
2749#define FDI_RXA_TUSIZE1 0xf0030
2750#define FDI_RXA_TUSIZE2 0xf0038
2751#define FDI_RXB_TUSIZE1 0xf1030
2752#define FDI_RXB_TUSIZE2 0xf1038
2753
2754/* FDI_RX interrupt register format */
2755#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2756#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2757#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2758#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2759#define FDI_RX_FS_CODE_ERR (1<<6)
2760#define FDI_RX_FE_CODE_ERR (1<<5)
2761#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2762#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2763#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2764#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2765#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2766
2767#define FDI_RXA_IIR 0xf0014
2768#define FDI_RXA_IMR 0xf0018
2769#define FDI_RXB_IIR 0xf1014
2770#define FDI_RXB_IMR 0xf1018
2771
2772#define FDI_PLL_CTL_1 0xfe000
2773#define FDI_PLL_CTL_2 0xfe004
2774
2775/* CRT */
2776#define PCH_ADPA 0xe1100
2777#define ADPA_TRANS_SELECT_MASK (1<<30)
2778#define ADPA_TRANS_A_SELECT 0
2779#define ADPA_TRANS_B_SELECT (1<<30)
2780#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2781#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2782#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2783#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2784#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2785#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2786#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2787#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2788#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2789#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2790#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2791#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2792#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2793#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2794#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2795#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2796#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2797#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2798#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2799
2800/* or SDVOB */
2801#define HDMIB 0xe1140
2802#define PORT_ENABLE (1 << 31)
2803#define TRANSCODER_A (0)
2804#define TRANSCODER_B (1 << 30)
2805#define COLOR_FORMAT_8bpc (0)
2806#define COLOR_FORMAT_12bpc (3 << 26)
2807#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2808#define SDVO_ENCODING (0)
2809#define TMDS_ENCODING (2 << 10)
2810#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2811/* CPT */
2812#define HDMI_MODE_SELECT (1 << 9)
2813#define DVI_MODE_SELECT (0)
b9055052
ZW
2814#define SDVOB_BORDER_ENABLE (1 << 7)
2815#define AUDIO_ENABLE (1 << 6)
2816#define VSYNC_ACTIVE_HIGH (1 << 4)
2817#define HSYNC_ACTIVE_HIGH (1 << 3)
2818#define PORT_DETECTED (1 << 2)
2819
461ed3ca
ZY
2820/* PCH SDVOB multiplex with HDMIB */
2821#define PCH_SDVOB HDMIB
2822
b9055052
ZW
2823#define HDMIC 0xe1150
2824#define HDMID 0xe1160
2825
2826#define PCH_LVDS 0xe1180
2827#define LVDS_DETECTED (1 << 1)
2828
2829#define BLC_PWM_CPU_CTL2 0x48250
2830#define PWM_ENABLE (1 << 31)
2831#define PWM_PIPE_A (0 << 29)
2832#define PWM_PIPE_B (1 << 29)
2833#define BLC_PWM_CPU_CTL 0x48254
2834
2835#define BLC_PWM_PCH_CTL1 0xc8250
2836#define PWM_PCH_ENABLE (1 << 31)
2837#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2838#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2839#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2840#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2841
2842#define BLC_PWM_PCH_CTL2 0xc8254
2843
2844#define PCH_PP_STATUS 0xc7200
2845#define PCH_PP_CONTROL 0xc7204
2846#define EDP_FORCE_VDD (1 << 3)
2847#define EDP_BLC_ENABLE (1 << 2)
2848#define PANEL_POWER_RESET (1 << 1)
2849#define PANEL_POWER_OFF (0 << 0)
2850#define PANEL_POWER_ON (1 << 0)
2851#define PCH_PP_ON_DELAYS 0xc7208
2852#define EDP_PANEL (1 << 30)
2853#define PCH_PP_OFF_DELAYS 0xc720c
2854#define PCH_PP_DIVISOR 0xc7210
2855
5eb08b69
ZW
2856#define PCH_DP_B 0xe4100
2857#define PCH_DPB_AUX_CH_CTL 0xe4110
2858#define PCH_DPB_AUX_CH_DATA1 0xe4114
2859#define PCH_DPB_AUX_CH_DATA2 0xe4118
2860#define PCH_DPB_AUX_CH_DATA3 0xe411c
2861#define PCH_DPB_AUX_CH_DATA4 0xe4120
2862#define PCH_DPB_AUX_CH_DATA5 0xe4124
2863
2864#define PCH_DP_C 0xe4200
2865#define PCH_DPC_AUX_CH_CTL 0xe4210
2866#define PCH_DPC_AUX_CH_DATA1 0xe4214
2867#define PCH_DPC_AUX_CH_DATA2 0xe4218
2868#define PCH_DPC_AUX_CH_DATA3 0xe421c
2869#define PCH_DPC_AUX_CH_DATA4 0xe4220
2870#define PCH_DPC_AUX_CH_DATA5 0xe4224
2871
2872#define PCH_DP_D 0xe4300
2873#define PCH_DPD_AUX_CH_CTL 0xe4310
2874#define PCH_DPD_AUX_CH_DATA1 0xe4314
2875#define PCH_DPD_AUX_CH_DATA2 0xe4318
2876#define PCH_DPD_AUX_CH_DATA3 0xe431c
2877#define PCH_DPD_AUX_CH_DATA4 0xe4320
2878#define PCH_DPD_AUX_CH_DATA5 0xe4324
2879
8db9d77b
ZW
2880/* CPT */
2881#define PORT_TRANS_A_SEL_CPT 0
2882#define PORT_TRANS_B_SEL_CPT (1<<29)
2883#define PORT_TRANS_C_SEL_CPT (2<<29)
2884#define PORT_TRANS_SEL_MASK (3<<29)
2885
2886#define TRANS_DP_CTL_A 0xe0300
2887#define TRANS_DP_CTL_B 0xe1300
2888#define TRANS_DP_CTL_C 0xe2300
2889#define TRANS_DP_OUTPUT_ENABLE (1<<31)
2890#define TRANS_DP_PORT_SEL_B (0<<29)
2891#define TRANS_DP_PORT_SEL_C (1<<29)
2892#define TRANS_DP_PORT_SEL_D (2<<29)
2893#define TRANS_DP_PORT_SEL_MASK (3<<29)
2894#define TRANS_DP_AUDIO_ONLY (1<<26)
2895#define TRANS_DP_ENH_FRAMING (1<<18)
2896#define TRANS_DP_8BPC (0<<9)
2897#define TRANS_DP_10BPC (1<<9)
2898#define TRANS_DP_6BPC (2<<9)
2899#define TRANS_DP_12BPC (3<<9)
2900#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
2901#define TRANS_DP_VSYNC_ACTIVE_LOW 0
2902#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
2903#define TRANS_DP_HSYNC_ACTIVE_LOW 0
2904
2905/* SNB eDP training params */
2906/* SNB A-stepping */
2907#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2908#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2909#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2910#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2911/* SNB B-stepping */
2912#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2913#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2914#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2915#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2916#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
2917
585fb111 2918#endif /* _I915_REG_H_ */