]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_crt.c
drm: i915: Rely on the default ->best_encoder() behavior where appropriate
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_crt.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
8ca4013d 27#include <linux/dmi.h>
79e53945 28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
760285e7 30#include <drm/drmP.h>
c6f95f27 31#include <drm/drm_atomic_helper.h>
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
79e53945 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
79e53945
JB
37#include "i915_drv.h"
38
e7dbb2f2
KP
39/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
c9a1c4cd
CW
47struct intel_crt {
48 struct intel_encoder base;
637f44d2
AJ
49 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
e7dbb2f2 52 bool force_hotplug_required;
f0f59a00 53 i915_reg_t adpa_reg;
c9a1c4cd
CW
54};
55
eebe6f0b 56static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
c9a1c4cd 57{
eebe6f0b 58 return container_of(encoder, struct intel_crt, base);
c9a1c4cd
CW
59}
60
eebe6f0b 61static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
79e53945 62{
eebe6f0b 63 return intel_encoder_to_crt(intel_attached_encoder(connector));
540a8950
DV
64}
65
e403fc94
DV
66static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
79e53945 68{
e403fc94 69 struct drm_device *dev = encoder->base.dev;
79e53945 70 struct drm_i915_private *dev_priv = dev->dev_private;
e403fc94 71 struct intel_crt *crt = intel_encoder_to_crt(encoder);
6d129bea 72 enum intel_display_power_domain power_domain;
e403fc94 73 u32 tmp;
1c8fdda1 74 bool ret;
e403fc94 75
6d129bea 76 power_domain = intel_display_port_power_domain(encoder);
1c8fdda1 77 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
6d129bea
ID
78 return false;
79
1c8fdda1
ID
80 ret = false;
81
e403fc94
DV
82 tmp = I915_READ(crt->adpa_reg);
83
84 if (!(tmp & ADPA_DAC_ENABLE))
1c8fdda1 85 goto out;
e403fc94
DV
86
87 if (HAS_PCH_CPT(dev))
88 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
1c8fdda1
ID
92 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
e403fc94
DV
97}
98
6801c18c 99static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
045ac3b5
JB
100{
101 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
6801c18c
VS
117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
5cec258b 121 struct intel_crtc_state *pipe_config)
6801c18c 122{
2d112de7 123 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
18442d08 124
e3b247da 125 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
126}
127
6801c18c 128static void hsw_crt_get_config(struct intel_encoder *encoder,
5cec258b 129 struct intel_crtc_state *pipe_config)
6801c18c 130{
8802e5b6
VS
131 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
132
6801c18c
VS
133 intel_ddi_get_config(encoder, pipe_config);
134
2d112de7 135 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
6801c18c
VS
136 DRM_MODE_FLAG_NHSYNC |
137 DRM_MODE_FLAG_PVSYNC |
138 DRM_MODE_FLAG_NVSYNC);
2d112de7 139 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
8802e5b6
VS
140
141 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
6801c18c
VS
142}
143
b2cabb0e
DV
144/* Note: The caller is required to filter out dpms modes not supported by the
145 * platform. */
146static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
df0323c4 147{
b2cabb0e 148 struct drm_device *dev = encoder->base.dev;
df0323c4 149 struct drm_i915_private *dev_priv = dev->dev_private;
b2cabb0e 150 struct intel_crt *crt = intel_encoder_to_crt(encoder);
894ed1ec 151 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 152 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
894ed1ec
DV
153 u32 adpa;
154
155 if (INTEL_INFO(dev)->gen >= 5)
156 adpa = ADPA_HOTPLUG_BITS;
157 else
158 adpa = 0;
df0323c4 159
894ed1ec
DV
160 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
161 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
163 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
164
165 /* For CPT allow 3 pipe config, for others just use A or B */
166 if (HAS_PCH_LPT(dev))
167 ; /* Those bits don't exist here */
168 else if (HAS_PCH_CPT(dev))
169 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
170 else if (crtc->pipe == 0)
171 adpa |= ADPA_PIPE_A_SELECT;
172 else
173 adpa |= ADPA_PIPE_B_SELECT;
174
175 if (!HAS_PCH_SPLIT(dev))
176 I915_WRITE(BCLRPAT(crtc->pipe), 0);
79e53945 177
0206e353 178 switch (mode) {
79e53945 179 case DRM_MODE_DPMS_ON:
894ed1ec 180 adpa |= ADPA_DAC_ENABLE;
79e53945
JB
181 break;
182 case DRM_MODE_DPMS_STANDBY:
894ed1ec 183 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
79e53945
JB
184 break;
185 case DRM_MODE_DPMS_SUSPEND:
894ed1ec 186 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
187 break;
188 case DRM_MODE_DPMS_OFF:
894ed1ec 189 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
79e53945
JB
190 break;
191 }
192
894ed1ec 193 I915_WRITE(crt->adpa_reg, adpa);
df0323c4 194}
2c07245f 195
637f44d2
AJ
196static void intel_disable_crt(struct intel_encoder *encoder)
197{
198 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
199}
200
1ea56e26
VS
201static void pch_disable_crt(struct intel_encoder *encoder)
202{
203}
204
205static void pch_post_disable_crt(struct intel_encoder *encoder)
206{
207 intel_disable_crt(encoder);
208}
abfdc1e3 209
637f44d2
AJ
210static void intel_enable_crt(struct intel_encoder *encoder)
211{
7bb4afb4 212 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_ON);
637f44d2
AJ
213}
214
c19de8eb
DL
215static enum drm_mode_status
216intel_crt_mode_valid(struct drm_connector *connector,
217 struct drm_display_mode *mode)
79e53945 218{
6bcdcd9e 219 struct drm_device *dev = connector->dev;
f8700b34 220 int max_dotclk = to_i915(dev)->max_dotclk_freq;
debded84 221 int max_clock;
6bcdcd9e 222
79e53945
JB
223 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
224 return MODE_NO_DBLESCAN;
225
6bcdcd9e
ZY
226 if (mode->clock < 25000)
227 return MODE_CLOCK_LOW;
228
debded84
VS
229 if (HAS_PCH_LPT(dev))
230 max_clock = 180000;
231 else if (IS_VALLEYVIEW(dev))
232 /*
233 * 270 MHz due to current DPLL limits,
234 * DAC limit supposedly 355 MHz.
235 */
236 max_clock = 270000;
237 else if (IS_GEN3(dev) || IS_GEN4(dev))
6bcdcd9e 238 max_clock = 400000;
debded84
VS
239 else
240 max_clock = 350000;
6bcdcd9e
ZY
241 if (mode->clock > max_clock)
242 return MODE_CLOCK_HIGH;
79e53945 243
f8700b34
MK
244 if (mode->clock > max_dotclk)
245 return MODE_CLOCK_HIGH;
246
d4b1931c
PZ
247 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
248 if (HAS_PCH_LPT(dev) &&
249 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
250 return MODE_CLOCK_HIGH;
251
79e53945
JB
252 return MODE_OK;
253}
254
5bfe2ac0 255static bool intel_crt_compute_config(struct intel_encoder *encoder,
5cec258b 256 struct intel_crtc_state *pipe_config)
79e53945 257{
5bfe2ac0
DV
258 struct drm_device *dev = encoder->base.dev;
259
260 if (HAS_PCH_SPLIT(dev))
261 pipe_config->has_pch_encoder = true;
262
2a7aceec 263 /* LPT FDI RX only supports 8bpc. */
f58a1acc
DV
264 if (HAS_PCH_LPT(dev)) {
265 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
266 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
267 return false;
268 }
269
2a7aceec 270 pipe_config->pipe_bpp = 24;
f58a1acc 271 }
2a7aceec 272
8f7abfd8 273 /* FDI must always be 2.7 GHz */
daedf20a 274 if (HAS_DDI(dev))
8f7abfd8 275 pipe_config->port_clock = 135000 * 2;
00490c22 276
79e53945
JB
277 return true;
278}
279
f2b115e6 280static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
2c07245f
ZW
281{
282 struct drm_device *dev = connector->dev;
e7dbb2f2 283 struct intel_crt *crt = intel_attached_crt(connector);
2c07245f 284 struct drm_i915_private *dev_priv = dev->dev_private;
e7dbb2f2 285 u32 adpa;
2c07245f
ZW
286 bool ret;
287
e7dbb2f2
KP
288 /* The first time through, trigger an explicit detection cycle */
289 if (crt->force_hotplug_required) {
290 bool turn_off_dac = HAS_PCH_SPLIT(dev);
291 u32 save_adpa;
67941da2 292
e7dbb2f2
KP
293 crt->force_hotplug_required = 0;
294
ca54b810 295 save_adpa = adpa = I915_READ(crt->adpa_reg);
e7dbb2f2
KP
296 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
297
298 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
299 if (turn_off_dac)
300 adpa &= ~ADPA_DAC_ENABLE;
301
ca54b810 302 I915_WRITE(crt->adpa_reg, adpa);
e7dbb2f2 303
ca54b810 304 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
e7dbb2f2
KP
305 1000))
306 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
307
308 if (turn_off_dac) {
ca54b810
VS
309 I915_WRITE(crt->adpa_reg, save_adpa);
310 POSTING_READ(crt->adpa_reg);
e7dbb2f2 311 }
a4a6b901
ZW
312 }
313
2c07245f 314 /* Check the status to see if both blue and green are on now */
ca54b810 315 adpa = I915_READ(crt->adpa_reg);
e7dbb2f2 316 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
2c07245f
ZW
317 ret = true;
318 else
319 ret = false;
e7dbb2f2 320 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
2c07245f 321
2c07245f 322 return ret;
79e53945
JB
323}
324
7d2c24e8
JB
325static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
326{
327 struct drm_device *dev = connector->dev;
ca54b810 328 struct intel_crt *crt = intel_attached_crt(connector);
7d2c24e8
JB
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 u32 adpa;
331 bool ret;
332 u32 save_adpa;
333
ca54b810 334 save_adpa = adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
335 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
336
337 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
338
ca54b810 339 I915_WRITE(crt->adpa_reg, adpa);
7d2c24e8 340
ca54b810 341 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
7d2c24e8
JB
342 1000)) {
343 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
ca54b810 344 I915_WRITE(crt->adpa_reg, save_adpa);
7d2c24e8
JB
345 }
346
347 /* Check the status to see if both blue and green are on now */
ca54b810 348 adpa = I915_READ(crt->adpa_reg);
7d2c24e8
JB
349 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
350 ret = true;
351 else
352 ret = false;
353
354 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
355
7d2c24e8
JB
356 return ret;
357}
358
79e53945
JB
359/**
360 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
361 *
362 * Not for i915G/i915GM
363 *
364 * \return true if CRT is connected.
365 * \return false if CRT is disconnected.
366 */
367static bool intel_crt_detect_hotplug(struct drm_connector *connector)
368{
369 struct drm_device *dev = connector->dev;
370 struct drm_i915_private *dev_priv = dev->dev_private;
0706f17c 371 u32 stat;
7a772c49 372 bool ret = false;
771cb081 373 int i, tries = 0;
2c07245f 374
bad720ff 375 if (HAS_PCH_SPLIT(dev))
f2b115e6 376 return intel_ironlake_crt_detect_hotplug(connector);
2c07245f 377
7d2c24e8
JB
378 if (IS_VALLEYVIEW(dev))
379 return valleyview_crt_detect_hotplug(connector);
380
771cb081
ZY
381 /*
382 * On 4 series desktop, CRT detect sequence need to be done twice
383 * to get a reliable result.
384 */
79e53945 385
771cb081
ZY
386 if (IS_G4X(dev) && !IS_GM45(dev))
387 tries = 2;
388 else
389 tries = 1;
771cb081 390
771cb081 391 for (i = 0; i < tries ; i++) {
771cb081 392 /* turn on the FORCE_DETECT */
0706f17c
EE
393 i915_hotplug_interrupt_update(dev_priv,
394 CRT_HOTPLUG_FORCE_DETECT,
395 CRT_HOTPLUG_FORCE_DETECT);
771cb081 396 /* wait for FORCE_DETECT to go off */
913d8d11
CW
397 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
398 CRT_HOTPLUG_FORCE_DETECT) == 0,
481b6af3 399 1000))
79077319 400 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
771cb081 401 }
79e53945 402
7a772c49
AJ
403 stat = I915_READ(PORT_HOTPLUG_STAT);
404 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
405 ret = true;
406
407 /* clear the interrupt we just generated, if any */
408 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
79e53945 409
0706f17c 410 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
7a772c49
AJ
411
412 return ret;
79e53945
JB
413}
414
f1a2f5b7
JN
415static struct edid *intel_crt_get_edid(struct drm_connector *connector,
416 struct i2c_adapter *i2c)
417{
418 struct edid *edid;
419
420 edid = drm_get_edid(connector, i2c);
421
422 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
423 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
424 intel_gmbus_force_bit(i2c, true);
425 edid = drm_get_edid(connector, i2c);
426 intel_gmbus_force_bit(i2c, false);
427 }
428
429 return edid;
430}
431
432/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
433static int intel_crt_ddc_get_modes(struct drm_connector *connector,
434 struct i2c_adapter *adapter)
435{
436 struct edid *edid;
ebda95a9 437 int ret;
f1a2f5b7
JN
438
439 edid = intel_crt_get_edid(connector, adapter);
440 if (!edid)
441 return 0;
442
ebda95a9
JN
443 ret = intel_connector_update_modes(connector, edid);
444 kfree(edid);
445
446 return ret;
f1a2f5b7
JN
447}
448
f5afcd3d 449static bool intel_crt_detect_ddc(struct drm_connector *connector)
79e53945 450{
f5afcd3d 451 struct intel_crt *crt = intel_attached_crt(connector);
c9a1c4cd 452 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
a2bd1f54
DV
453 struct edid *edid;
454 struct i2c_adapter *i2c;
79e53945 455
a2bd1f54 456 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
79e53945 457
41aa3448 458 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 459 edid = intel_crt_get_edid(connector, i2c);
a2bd1f54
DV
460
461 if (edid) {
462 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
f5afcd3d 463
f5afcd3d
DM
464 /*
465 * This may be a DVI-I connector with a shared DDC
466 * link between analog and digital outputs, so we
467 * have to check the EDID input spec of the attached device.
468 */
f5afcd3d
DM
469 if (!is_digital) {
470 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
471 return true;
472 }
a2bd1f54
DV
473
474 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
475 } else {
476 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
6ec3d0c0
CW
477 }
478
a2bd1f54
DV
479 kfree(edid);
480
6ec3d0c0 481 return false;
79e53945
JB
482}
483
e4a5d54f 484static enum drm_connector_status
c8ecb2f1 485intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
e4a5d54f 486{
7173188d 487 struct drm_device *dev = crt->base.base.dev;
e4a5d54f 488 struct drm_i915_private *dev_priv = dev->dev_private;
e4a5d54f
ML
489 uint32_t save_bclrpat;
490 uint32_t save_vtotal;
491 uint32_t vtotal, vactive;
492 uint32_t vsample;
493 uint32_t vblank, vblank_start, vblank_end;
494 uint32_t dsl;
f0f59a00
VS
495 i915_reg_t bclrpat_reg, vtotal_reg,
496 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
e4a5d54f
ML
497 uint8_t st00;
498 enum drm_connector_status status;
499
6ec3d0c0
CW
500 DRM_DEBUG_KMS("starting load-detect on CRT\n");
501
9db4a9c7
JB
502 bclrpat_reg = BCLRPAT(pipe);
503 vtotal_reg = VTOTAL(pipe);
504 vblank_reg = VBLANK(pipe);
505 vsync_reg = VSYNC(pipe);
506 pipeconf_reg = PIPECONF(pipe);
507 pipe_dsl_reg = PIPEDSL(pipe);
e4a5d54f
ML
508
509 save_bclrpat = I915_READ(bclrpat_reg);
510 save_vtotal = I915_READ(vtotal_reg);
511 vblank = I915_READ(vblank_reg);
512
513 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
514 vactive = (save_vtotal & 0x7ff) + 1;
515
516 vblank_start = (vblank & 0xfff) + 1;
517 vblank_end = ((vblank >> 16) & 0xfff) + 1;
518
519 /* Set the border color to purple. */
520 I915_WRITE(bclrpat_reg, 0x500050);
521
a6c45cf0 522 if (!IS_GEN2(dev)) {
e4a5d54f
ML
523 uint32_t pipeconf = I915_READ(pipeconf_reg);
524 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
19c55da1 525 POSTING_READ(pipeconf_reg);
e4a5d54f
ML
526 /* Wait for next Vblank to substitue
527 * border color for Color info */
9d0498a2 528 intel_wait_for_vblank(dev, pipe);
f0f59a00 529 st00 = I915_READ8(_VGA_MSR_WRITE);
e4a5d54f
ML
530 status = ((st00 & (1 << 4)) != 0) ?
531 connector_status_connected :
532 connector_status_disconnected;
533
534 I915_WRITE(pipeconf_reg, pipeconf);
535 } else {
536 bool restore_vblank = false;
537 int count, detect;
538
539 /*
540 * If there isn't any border, add some.
541 * Yes, this will flicker
542 */
543 if (vblank_start <= vactive && vblank_end >= vtotal) {
544 uint32_t vsync = I915_READ(vsync_reg);
545 uint32_t vsync_start = (vsync & 0xffff) + 1;
546
547 vblank_start = vsync_start;
548 I915_WRITE(vblank_reg,
549 (vblank_start - 1) |
550 ((vblank_end - 1) << 16));
551 restore_vblank = true;
552 }
553 /* sample in the vertical border, selecting the larger one */
554 if (vblank_start - vactive >= vtotal - vblank_end)
555 vsample = (vblank_start + vactive) >> 1;
556 else
557 vsample = (vtotal + vblank_end) >> 1;
558
559 /*
560 * Wait for the border to be displayed
561 */
562 while (I915_READ(pipe_dsl_reg) >= vactive)
563 ;
564 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
565 ;
566 /*
567 * Watch ST00 for an entire scanline
568 */
569 detect = 0;
570 count = 0;
571 do {
572 count++;
573 /* Read the ST00 VGA status register */
f0f59a00 574 st00 = I915_READ8(_VGA_MSR_WRITE);
e4a5d54f
ML
575 if (st00 & (1 << 4))
576 detect++;
577 } while ((I915_READ(pipe_dsl_reg) == dsl));
578
579 /* restore vblank if necessary */
580 if (restore_vblank)
581 I915_WRITE(vblank_reg, vblank);
582 /*
583 * If more than 3/4 of the scanline detected a monitor,
584 * then it is assumed to be present. This works even on i830,
585 * where there isn't any way to force the border color across
586 * the screen
587 */
588 status = detect * 4 > count * 3 ?
589 connector_status_connected :
590 connector_status_disconnected;
591 }
592
593 /* Restore previous settings */
594 I915_WRITE(bclrpat_reg, save_bclrpat);
595
596 return status;
597}
598
7b334fcb 599static enum drm_connector_status
930a9e28 600intel_crt_detect(struct drm_connector *connector, bool force)
79e53945
JB
601{
602 struct drm_device *dev = connector->dev;
c19a0df2 603 struct drm_i915_private *dev_priv = dev->dev_private;
c9a1c4cd 604 struct intel_crt *crt = intel_attached_crt(connector);
671dedd2
ID
605 struct intel_encoder *intel_encoder = &crt->base;
606 enum intel_display_power_domain power_domain;
e4a5d54f 607 enum drm_connector_status status;
e95c8438 608 struct intel_load_detect_pipe tmp;
51fd371b 609 struct drm_modeset_acquire_ctx ctx;
79e53945 610
164c8598 611 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
c23cc417 612 connector->base.id, connector->name,
164c8598
CW
613 force);
614
671dedd2
ID
615 power_domain = intel_display_port_power_domain(intel_encoder);
616 intel_display_power_get(dev_priv, power_domain);
617
a6c45cf0 618 if (I915_HAS_HOTPLUG(dev)) {
aaa37730
DV
619 /* We can not rely on the HPD pin always being correctly wired
620 * up, for example many KVM do not pass it through, and so
621 * only trust an assertion that the monitor is connected.
622 */
6ec3d0c0
CW
623 if (intel_crt_detect_hotplug(connector)) {
624 DRM_DEBUG_KMS("CRT detected via hotplug\n");
c19a0df2
PZ
625 status = connector_status_connected;
626 goto out;
aaa37730 627 } else
e7dbb2f2 628 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
79e53945
JB
629 }
630
c19a0df2
PZ
631 if (intel_crt_detect_ddc(connector)) {
632 status = connector_status_connected;
633 goto out;
634 }
79e53945 635
aaa37730
DV
636 /* Load detection is broken on HPD capable machines. Whoever wants a
637 * broken monitor (without edid) to work behind a broken kvm (that fails
638 * to have the right resistors for HP detection) needs to fix this up.
639 * For now just bail out. */
5bedeb2d 640 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
c19a0df2
PZ
641 status = connector_status_disconnected;
642 goto out;
643 }
aaa37730 644
c19a0df2
PZ
645 if (!force) {
646 status = connector->status;
647 goto out;
648 }
7b334fcb 649
208bf9fd
VS
650 drm_modeset_acquire_init(&ctx, 0);
651
e4a5d54f 652 /* for pre-945g platforms use load detect */
51fd371b 653 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
e95c8438
DV
654 if (intel_crt_detect_ddc(connector))
655 status = connector_status_connected;
5bedeb2d 656 else if (INTEL_INFO(dev)->gen < 4)
c8ecb2f1
ML
657 status = intel_crt_load_detect(crt,
658 to_intel_crtc(connector->state->crtc)->pipe);
32fff610
ML
659 else if (i915.load_detect_test)
660 status = connector_status_disconnected;
5bedeb2d
DV
661 else
662 status = connector_status_unknown;
49172fee 663 intel_release_load_detect_pipe(connector, &tmp, &ctx);
e95c8438
DV
664 } else
665 status = connector_status_unknown;
e4a5d54f 666
208bf9fd
VS
667 drm_modeset_drop_locks(&ctx);
668 drm_modeset_acquire_fini(&ctx);
669
c19a0df2 670out:
671dedd2 671 intel_display_power_put(dev_priv, power_domain);
e4a5d54f 672 return status;
79e53945
JB
673}
674
675static void intel_crt_destroy(struct drm_connector *connector)
676{
79e53945
JB
677 drm_connector_cleanup(connector);
678 kfree(connector);
679}
680
681static int intel_crt_get_modes(struct drm_connector *connector)
682{
8e4d36b9 683 struct drm_device *dev = connector->dev;
f899fc64 684 struct drm_i915_private *dev_priv = dev->dev_private;
671dedd2
ID
685 struct intel_crt *crt = intel_attached_crt(connector);
686 struct intel_encoder *intel_encoder = &crt->base;
687 enum intel_display_power_domain power_domain;
890f3359 688 int ret;
3bd7d909 689 struct i2c_adapter *i2c;
8e4d36b9 690
671dedd2
ID
691 power_domain = intel_display_port_power_domain(intel_encoder);
692 intel_display_power_get(dev_priv, power_domain);
693
41aa3448 694 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
f1a2f5b7 695 ret = intel_crt_ddc_get_modes(connector, i2c);
8e4d36b9 696 if (ret || !IS_G4X(dev))
671dedd2 697 goto out;
8e4d36b9 698
8e4d36b9 699 /* Try to probe digital port for output in DVI-I -> VGA mode. */
988c7015 700 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
671dedd2
ID
701 ret = intel_crt_ddc_get_modes(connector, i2c);
702
703out:
704 intel_display_power_put(dev_priv, power_domain);
705
706 return ret;
79e53945
JB
707}
708
709static int intel_crt_set_property(struct drm_connector *connector,
710 struct drm_property *property,
711 uint64_t value)
712{
79e53945
JB
713 return 0;
714}
715
f3269058
CW
716static void intel_crt_reset(struct drm_connector *connector)
717{
718 struct drm_device *dev = connector->dev;
2e938892 719 struct drm_i915_private *dev_priv = dev->dev_private;
f3269058
CW
720 struct intel_crt *crt = intel_attached_crt(connector);
721
10603caa 722 if (INTEL_INFO(dev)->gen >= 5) {
2e938892
DV
723 u32 adpa;
724
ca54b810 725 adpa = I915_READ(crt->adpa_reg);
2e938892
DV
726 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
727 adpa |= ADPA_HOTPLUG_BITS;
ca54b810
VS
728 I915_WRITE(crt->adpa_reg, adpa);
729 POSTING_READ(crt->adpa_reg);
2e938892 730
0039a4b3 731 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
f3269058 732 crt->force_hotplug_required = 1;
2e938892
DV
733 }
734
f3269058
CW
735}
736
79e53945
JB
737/*
738 * Routines for controlling stuff on the analog port
739 */
740
79e53945 741static const struct drm_connector_funcs intel_crt_connector_funcs = {
f3269058 742 .reset = intel_crt_reset,
4d688a2a 743 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
744 .detect = intel_crt_detect,
745 .fill_modes = drm_helper_probe_single_connector_modes,
746 .destroy = intel_crt_destroy,
747 .set_property = intel_crt_set_property,
c6f95f27 748 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 749 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
2545e4a6 750 .atomic_get_property = intel_connector_atomic_get_property,
79e53945
JB
751};
752
753static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
754 .mode_valid = intel_crt_mode_valid,
755 .get_modes = intel_crt_get_modes,
79e53945
JB
756};
757
79e53945 758static const struct drm_encoder_funcs intel_crt_enc_funcs = {
ea5b213a 759 .destroy = intel_encoder_destroy,
79e53945
JB
760};
761
bbe1c274 762static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
8ca4013d 763{
bc0daf48 764 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
8ca4013d
DL
765 return 1;
766}
767
768static const struct dmi_system_id intel_no_crt[] = {
769 {
770 .callback = intel_no_crt_dmi_callback,
771 .ident = "ACER ZGB",
772 .matches = {
773 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
774 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
775 },
776 },
10b6ee4a
GC
777 {
778 .callback = intel_no_crt_dmi_callback,
779 .ident = "DELL XPS 8700",
780 .matches = {
781 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
782 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
783 },
784 },
8ca4013d
DL
785 { }
786};
787
79e53945
JB
788void intel_crt_init(struct drm_device *dev)
789{
790 struct drm_connector *connector;
c9a1c4cd 791 struct intel_crt *crt;
454c1ca8 792 struct intel_connector *intel_connector;
db545019 793 struct drm_i915_private *dev_priv = dev->dev_private;
6c03a6bd
VS
794 i915_reg_t adpa_reg;
795 u32 adpa;
79e53945 796
8ca4013d
DL
797 /* Skip machines without VGA that falsely report hotplug events */
798 if (dmi_check_system(intel_no_crt))
799 return;
800
6c03a6bd
VS
801 if (HAS_PCH_SPLIT(dev))
802 adpa_reg = PCH_ADPA;
803 else if (IS_VALLEYVIEW(dev))
804 adpa_reg = VLV_ADPA;
805 else
806 adpa_reg = ADPA;
807
808 adpa = I915_READ(adpa_reg);
809 if ((adpa & ADPA_DAC_ENABLE) == 0) {
810 /*
811 * On some machines (some IVB at least) CRT can be
812 * fused off, but there's no known fuse bit to
813 * indicate that. On these machine the ADPA register
814 * works normally, except the DAC enable bit won't
815 * take. So the only way to tell is attempt to enable
816 * it and see what happens.
817 */
818 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
819 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
820 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
821 return;
822 I915_WRITE(adpa_reg, adpa);
823 }
824
c9a1c4cd
CW
825 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
826 if (!crt)
79e53945
JB
827 return;
828
9bdbd0b9 829 intel_connector = intel_connector_alloc();
454c1ca8 830 if (!intel_connector) {
c9a1c4cd 831 kfree(crt);
454c1ca8
ZW
832 return;
833 }
834
835 connector = &intel_connector->base;
637f44d2 836 crt->connector = intel_connector;
454c1ca8 837 drm_connector_init(dev, &intel_connector->base,
79e53945
JB
838 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
839
c9a1c4cd 840 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
580d8ed5 841 DRM_MODE_ENCODER_DAC, "CRT");
79e53945 842
c9a1c4cd 843 intel_connector_attach_encoder(intel_connector, &crt->base);
79e53945 844
c9a1c4cd 845 crt->base.type = INTEL_OUTPUT_ANALOG;
301ea74a 846 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
d63fa0dc 847 if (IS_I830(dev))
59c859d6
ED
848 crt->base.crtc_mask = (1 << 0);
849 else
0826874a 850 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
59c859d6 851
dbb02575
DV
852 if (IS_GEN2(dev))
853 connector->interlace_allowed = 0;
854 else
855 connector->interlace_allowed = 1;
79e53945
JB
856 connector->doublescan_allowed = 0;
857
6c03a6bd 858 crt->adpa_reg = adpa_reg;
540a8950 859
5bfe2ac0 860 crt->base.compute_config = intel_crt_compute_config;
92966a37 861 if (HAS_PCH_SPLIT(dev)) {
1ea56e26
VS
862 crt->base.disable = pch_disable_crt;
863 crt->base.post_disable = pch_post_disable_crt;
864 } else {
865 crt->base.disable = intel_disable_crt;
866 }
2124604b 867 crt->base.enable = intel_enable_crt;
1d843f9d
EE
868 if (I915_HAS_HOTPLUG(dev))
869 crt->base.hpd_pin = HPD_CRT;
a2985791
VS
870 if (HAS_DDI(dev)) {
871 crt->base.get_config = hsw_crt_get_config;
4eda01b2 872 crt->base.get_hw_state = intel_ddi_get_hw_state;
a2985791
VS
873 } else {
874 crt->base.get_config = intel_crt_get_config;
4eda01b2 875 crt->base.get_hw_state = intel_crt_get_hw_state;
a2985791 876 }
e403fc94 877 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 878 intel_connector->unregister = intel_connector_unregister;
df0323c4 879
79e53945
JB
880 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
881
34ea3d38 882 drm_connector_register(connector);
b01f2c3a 883
821450c6
EE
884 if (!I915_HAS_HOTPLUG(dev))
885 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
eb1f8e4f 886
e7dbb2f2
KP
887 /*
888 * Configure the automatic hotplug detection stuff
889 */
890 crt->force_hotplug_required = 0;
e7dbb2f2 891
68d18ad7 892 /*
3e68320e
DL
893 * TODO: find a proper way to discover whether we need to set the the
894 * polarity and link reversal bits or not, instead of relying on the
895 * BIOS.
68d18ad7 896 */
3e68320e
DL
897 if (HAS_PCH_LPT(dev)) {
898 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
899 FDI_RX_LINK_REVERSAL_OVERRIDE;
900
eede3b53 901 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
3e68320e 902 }
754970ee
DV
903
904 intel_crt_reset(connector);
79e53945 905}