]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Use DEBUG_KMS for the self-refresh watermarks
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
b24e7179
JB
1061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
040484af
JB
1084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
ea0760cf
JB
1162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
63d7bbe9
JB
1191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
b24e7179
JB
1193{
1194 int reg;
1195 u32 val;
63d7bbe9 1196 bool cur_state;
b24e7179
JB
1197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
63d7bbe9
JB
1200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
b24e7179 1204}
63d7bbe9
JB
1205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
b24e7179
JB
1207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
1228 /* Need to check both planes against the pipe */
1229 for (i = 0; i < 2; i++) {
1230 reg = DSPCNTR(i);
1231 val = I915_READ(reg);
1232 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1233 DISPPLANE_SEL_PIPE_SHIFT;
1234 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1235 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1236 i, pipe ? 'B' : 'A');
1237 }
1238}
1239
92f2584a
JB
1240static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1241{
1242 u32 val;
1243 bool enabled;
1244
1245 val = I915_READ(PCH_DREF_CONTROL);
1246 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1247 DREF_SUPERSPREAD_SOURCE_MASK));
1248 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1249}
1250
1251static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1252 enum pipe pipe)
1253{
1254 int reg;
1255 u32 val;
1256 bool enabled;
1257
1258 reg = TRANSCONF(pipe);
1259 val = I915_READ(reg);
1260 enabled = !!(val & TRANS_ENABLE);
1261 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1262}
1263
63d7bbe9
JB
1264/**
1265 * intel_enable_pll - enable a PLL
1266 * @dev_priv: i915 private structure
1267 * @pipe: pipe PLL to enable
1268 *
1269 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1270 * make sure the PLL reg is writable first though, since the panel write
1271 * protect mechanism may be enabled.
1272 *
1273 * Note! This is for pre-ILK only.
1274 */
1275static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1276{
1277 int reg;
1278 u32 val;
1279
1280 /* No really, not for ILK+ */
1281 BUG_ON(dev_priv->info->gen >= 5);
1282
1283 /* PLL is protected by panel, make sure we can write it */
1284 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1285 assert_panel_unlocked(dev_priv, pipe);
1286
1287 reg = DPLL(pipe);
1288 val = I915_READ(reg);
1289 val |= DPLL_VCO_ENABLE;
1290
1291 /* We do this three times for luck */
1292 I915_WRITE(reg, val);
1293 POSTING_READ(reg);
1294 udelay(150); /* wait for warmup */
1295 I915_WRITE(reg, val);
1296 POSTING_READ(reg);
1297 udelay(150); /* wait for warmup */
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300 udelay(150); /* wait for warmup */
1301}
1302
1303/**
1304 * intel_disable_pll - disable a PLL
1305 * @dev_priv: i915 private structure
1306 * @pipe: pipe PLL to disable
1307 *
1308 * Disable the PLL for @pipe, making sure the pipe is off first.
1309 *
1310 * Note! This is for pre-ILK only.
1311 */
1312static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1313{
1314 int reg;
1315 u32 val;
1316
1317 /* Don't disable pipe A or pipe A PLLs if needed */
1318 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1319 return;
1320
1321 /* Make sure the pipe isn't still relying on us */
1322 assert_pipe_disabled(dev_priv, pipe);
1323
1324 reg = DPLL(pipe);
1325 val = I915_READ(reg);
1326 val &= ~DPLL_VCO_ENABLE;
1327 I915_WRITE(reg, val);
1328 POSTING_READ(reg);
1329}
1330
92f2584a
JB
1331/**
1332 * intel_enable_pch_pll - enable PCH PLL
1333 * @dev_priv: i915 private structure
1334 * @pipe: pipe PLL to enable
1335 *
1336 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1337 * drives the transcoder clock.
1338 */
1339static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /* PCH only available on ILK+ */
1346 BUG_ON(dev_priv->info->gen < 5);
1347
1348 /* PCH refclock must be enabled first */
1349 assert_pch_refclk_enabled(dev_priv);
1350
1351 reg = PCH_DPLL(pipe);
1352 val = I915_READ(reg);
1353 val |= DPLL_VCO_ENABLE;
1354 I915_WRITE(reg, val);
1355 POSTING_READ(reg);
1356 udelay(200);
1357}
1358
1359static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
1362 int reg;
1363 u32 val;
1364
1365 /* PCH only available on ILK+ */
1366 BUG_ON(dev_priv->info->gen < 5);
1367
1368 /* Make sure transcoder isn't still depending on us */
1369 assert_transcoder_disabled(dev_priv, pipe);
1370
1371 reg = PCH_DPLL(pipe);
1372 val = I915_READ(reg);
1373 val &= ~DPLL_VCO_ENABLE;
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(200);
1377}
1378
040484af
JB
1379static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1380 enum pipe pipe)
1381{
1382 int reg;
1383 u32 val;
1384
1385 /* PCH only available on ILK+ */
1386 BUG_ON(dev_priv->info->gen < 5);
1387
1388 /* Make sure PCH DPLL is enabled */
1389 assert_pch_pll_enabled(dev_priv, pipe);
1390
1391 /* FDI must be feeding us bits for PCH ports */
1392 assert_fdi_tx_enabled(dev_priv, pipe);
1393 assert_fdi_rx_enabled(dev_priv, pipe);
1394
1395 reg = TRANSCONF(pipe);
1396 val = I915_READ(reg);
1397 /*
1398 * make the BPC in transcoder be consistent with
1399 * that in pipeconf reg.
1400 */
1401 val &= ~PIPE_BPC_MASK;
1402 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1403 I915_WRITE(reg, val | TRANS_ENABLE);
1404 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1405 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1406}
1407
1408static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1409 enum pipe pipe)
1410{
1411 int reg;
1412 u32 val;
1413
1414 /* FDI relies on the transcoder */
1415 assert_fdi_tx_disabled(dev_priv, pipe);
1416 assert_fdi_rx_disabled(dev_priv, pipe);
1417
1418 reg = TRANSCONF(pipe);
1419 val = I915_READ(reg);
1420 val &= ~TRANS_ENABLE;
1421 I915_WRITE(reg, val);
1422 /* wait for PCH transcoder off, transcoder state */
1423 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1424 DRM_ERROR("failed to disable transcoder\n");
1425}
1426
b24e7179 1427/**
309cfea8 1428 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1429 * @dev_priv: i915 private structure
1430 * @pipe: pipe to enable
040484af 1431 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1432 *
1433 * Enable @pipe, making sure that various hardware specific requirements
1434 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1435 *
1436 * @pipe should be %PIPE_A or %PIPE_B.
1437 *
1438 * Will wait until the pipe is actually running (i.e. first vblank) before
1439 * returning.
1440 */
040484af
JB
1441static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1442 bool pch_port)
b24e7179
JB
1443{
1444 int reg;
1445 u32 val;
1446
1447 /*
1448 * A pipe without a PLL won't actually be able to drive bits from
1449 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1450 * need the check.
1451 */
1452 if (!HAS_PCH_SPLIT(dev_priv->dev))
1453 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1454 else {
1455 if (pch_port) {
1456 /* if driving the PCH, we need FDI enabled */
1457 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1458 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1459 }
1460 /* FIXME: assert CPU port conditions for SNB+ */
1461 }
b24e7179
JB
1462
1463 reg = PIPECONF(pipe);
1464 val = I915_READ(reg);
1465 val |= PIPECONF_ENABLE;
1466 I915_WRITE(reg, val);
1467 POSTING_READ(reg);
1468 intel_wait_for_vblank(dev_priv->dev, pipe);
1469}
1470
1471/**
309cfea8 1472 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1473 * @dev_priv: i915 private structure
1474 * @pipe: pipe to disable
1475 *
1476 * Disable @pipe, making sure that various hardware specific requirements
1477 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1478 *
1479 * @pipe should be %PIPE_A or %PIPE_B.
1480 *
1481 * Will wait until the pipe has shut down before returning.
1482 */
1483static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1484 enum pipe pipe)
1485{
1486 int reg;
1487 u32 val;
1488
1489 /*
1490 * Make sure planes won't keep trying to pump pixels to us,
1491 * or we might hang the display.
1492 */
1493 assert_planes_disabled(dev_priv, pipe);
1494
1495 /* Don't disable pipe A or pipe A PLLs if needed */
1496 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1497 return;
1498
1499 reg = PIPECONF(pipe);
1500 val = I915_READ(reg);
1501 val &= ~PIPECONF_ENABLE;
1502 I915_WRITE(reg, val);
1503 POSTING_READ(reg);
1504 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1505}
1506
1507/**
1508 * intel_enable_plane - enable a display plane on a given pipe
1509 * @dev_priv: i915 private structure
1510 * @plane: plane to enable
1511 * @pipe: pipe being fed
1512 *
1513 * Enable @plane on @pipe, making sure that @pipe is running first.
1514 */
1515static void intel_enable_plane(struct drm_i915_private *dev_priv,
1516 enum plane plane, enum pipe pipe)
1517{
1518 int reg;
1519 u32 val;
1520
1521 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1522 assert_pipe_enabled(dev_priv, pipe);
1523
1524 reg = DSPCNTR(plane);
1525 val = I915_READ(reg);
1526 val |= DISPLAY_PLANE_ENABLE;
1527 I915_WRITE(reg, val);
1528 POSTING_READ(reg);
1529 intel_wait_for_vblank(dev_priv->dev, pipe);
1530}
1531
1532/*
1533 * Plane regs are double buffered, going from enabled->disabled needs a
1534 * trigger in order to latch. The display address reg provides this.
1535 */
1536static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1537 enum plane plane)
1538{
1539 u32 reg = DSPADDR(plane);
1540 I915_WRITE(reg, I915_READ(reg));
1541}
1542
1543/**
1544 * intel_disable_plane - disable a display plane
1545 * @dev_priv: i915 private structure
1546 * @plane: plane to disable
1547 * @pipe: pipe consuming the data
1548 *
1549 * Disable @plane; should be an independent operation.
1550 */
1551static void intel_disable_plane(struct drm_i915_private *dev_priv,
1552 enum plane plane, enum pipe pipe)
1553{
1554 int reg;
1555 u32 val;
1556
1557 reg = DSPCNTR(plane);
1558 val = I915_READ(reg);
1559 val &= ~DISPLAY_PLANE_ENABLE;
1560 I915_WRITE(reg, val);
1561 POSTING_READ(reg);
1562 intel_flush_display_plane(dev_priv, plane);
1563 intel_wait_for_vblank(dev_priv->dev, pipe);
1564}
1565
80824003
JB
1566static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1567{
1568 struct drm_device *dev = crtc->dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 struct drm_framebuffer *fb = crtc->fb;
1571 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1572 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1574 int plane, i;
1575 u32 fbc_ctl, fbc_ctl2;
1576
bed4a673 1577 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1578 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1579 intel_crtc->plane == dev_priv->cfb_plane &&
1580 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1581 return;
1582
1583 i8xx_disable_fbc(dev);
1584
80824003
JB
1585 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1586
1587 if (fb->pitch < dev_priv->cfb_pitch)
1588 dev_priv->cfb_pitch = fb->pitch;
1589
1590 /* FBC_CTL wants 64B units */
1591 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1592 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1593 dev_priv->cfb_plane = intel_crtc->plane;
1594 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1595
1596 /* Clear old tags */
1597 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1598 I915_WRITE(FBC_TAG + (i * 4), 0);
1599
1600 /* Set it up... */
1601 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1602 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1603 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1604 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1605 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1606
1607 /* enable it... */
1608 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1609 if (IS_I945GM(dev))
49677901 1610 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1611 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1612 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1613 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1614 fbc_ctl |= dev_priv->cfb_fence;
1615 I915_WRITE(FBC_CONTROL, fbc_ctl);
1616
28c97730 1617 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1618 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1619}
1620
1621void i8xx_disable_fbc(struct drm_device *dev)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 u32 fbc_ctl;
1625
1626 /* Disable compression */
1627 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1628 if ((fbc_ctl & FBC_CTL_EN) == 0)
1629 return;
1630
80824003
JB
1631 fbc_ctl &= ~FBC_CTL_EN;
1632 I915_WRITE(FBC_CONTROL, fbc_ctl);
1633
1634 /* Wait for compressing bit to clear */
481b6af3 1635 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1636 DRM_DEBUG_KMS("FBC idle timed out\n");
1637 return;
9517a92f 1638 }
80824003 1639
28c97730 1640 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1641}
1642
ee5382ae 1643static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1644{
80824003
JB
1645 struct drm_i915_private *dev_priv = dev->dev_private;
1646
1647 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1648}
1649
74dff282
JB
1650static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1651{
1652 struct drm_device *dev = crtc->dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct drm_framebuffer *fb = crtc->fb;
1655 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1656 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1658 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1659 unsigned long stall_watermark = 200;
1660 u32 dpfc_ctl;
1661
bed4a673
CW
1662 dpfc_ctl = I915_READ(DPFC_CONTROL);
1663 if (dpfc_ctl & DPFC_CTL_EN) {
1664 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1665 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1666 dev_priv->cfb_plane == intel_crtc->plane &&
1667 dev_priv->cfb_y == crtc->y)
1668 return;
1669
1670 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1671 POSTING_READ(DPFC_CONTROL);
1672 intel_wait_for_vblank(dev, intel_crtc->pipe);
1673 }
1674
74dff282 1675 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1676 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1677 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1678 dev_priv->cfb_y = crtc->y;
74dff282
JB
1679
1680 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1681 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1682 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1683 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1684 } else {
1685 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1686 }
1687
74dff282
JB
1688 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1689 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1690 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1691 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1692
1693 /* enable it... */
1694 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1695
28c97730 1696 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1697}
1698
1699void g4x_disable_fbc(struct drm_device *dev)
1700{
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 u32 dpfc_ctl;
1703
1704 /* Disable compression */
1705 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1706 if (dpfc_ctl & DPFC_CTL_EN) {
1707 dpfc_ctl &= ~DPFC_CTL_EN;
1708 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1709
bed4a673
CW
1710 DRM_DEBUG_KMS("disabled FBC\n");
1711 }
74dff282
JB
1712}
1713
ee5382ae 1714static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1715{
74dff282
JB
1716 struct drm_i915_private *dev_priv = dev->dev_private;
1717
1718 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1719}
1720
4efe0708
JB
1721static void sandybridge_blit_fbc_update(struct drm_device *dev)
1722{
1723 struct drm_i915_private *dev_priv = dev->dev_private;
1724 u32 blt_ecoskpd;
1725
1726 /* Make sure blitter notifies FBC of writes */
1727 __gen6_force_wake_get(dev_priv);
1728 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1729 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1730 GEN6_BLITTER_LOCK_SHIFT;
1731 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1732 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1733 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1734 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1735 GEN6_BLITTER_LOCK_SHIFT);
1736 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1737 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1738 __gen6_force_wake_put(dev_priv);
1739}
1740
b52eb4dc
ZY
1741static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1742{
1743 struct drm_device *dev = crtc->dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 struct drm_framebuffer *fb = crtc->fb;
1746 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1747 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1749 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1750 unsigned long stall_watermark = 200;
1751 u32 dpfc_ctl;
1752
bed4a673
CW
1753 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1754 if (dpfc_ctl & DPFC_CTL_EN) {
1755 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1756 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1757 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1758 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1759 dev_priv->cfb_y == crtc->y)
1760 return;
1761
1762 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1763 POSTING_READ(ILK_DPFC_CONTROL);
1764 intel_wait_for_vblank(dev, intel_crtc->pipe);
1765 }
1766
b52eb4dc 1767 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1768 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1769 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1770 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1771 dev_priv->cfb_y = crtc->y;
b52eb4dc 1772
b52eb4dc
ZY
1773 dpfc_ctl &= DPFC_RESERVED;
1774 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1775 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1776 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1777 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1778 } else {
1779 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1780 }
1781
b52eb4dc
ZY
1782 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1783 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1784 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1785 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1786 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1787 /* enable it... */
bed4a673 1788 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1789
9c04f015
YL
1790 if (IS_GEN6(dev)) {
1791 I915_WRITE(SNB_DPFC_CTL_SA,
1792 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1793 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
4efe0708 1794 sandybridge_blit_fbc_update(dev);
9c04f015
YL
1795 }
1796
b52eb4dc
ZY
1797 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1798}
1799
1800void ironlake_disable_fbc(struct drm_device *dev)
1801{
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 u32 dpfc_ctl;
1804
1805 /* Disable compression */
1806 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1807 if (dpfc_ctl & DPFC_CTL_EN) {
1808 dpfc_ctl &= ~DPFC_CTL_EN;
1809 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1810
bed4a673
CW
1811 DRM_DEBUG_KMS("disabled FBC\n");
1812 }
b52eb4dc
ZY
1813}
1814
1815static bool ironlake_fbc_enabled(struct drm_device *dev)
1816{
1817 struct drm_i915_private *dev_priv = dev->dev_private;
1818
1819 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1820}
1821
ee5382ae
AJ
1822bool intel_fbc_enabled(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825
1826 if (!dev_priv->display.fbc_enabled)
1827 return false;
1828
1829 return dev_priv->display.fbc_enabled(dev);
1830}
1831
1832void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1833{
1834 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1835
1836 if (!dev_priv->display.enable_fbc)
1837 return;
1838
1839 dev_priv->display.enable_fbc(crtc, interval);
1840}
1841
1842void intel_disable_fbc(struct drm_device *dev)
1843{
1844 struct drm_i915_private *dev_priv = dev->dev_private;
1845
1846 if (!dev_priv->display.disable_fbc)
1847 return;
1848
1849 dev_priv->display.disable_fbc(dev);
1850}
1851
80824003
JB
1852/**
1853 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1854 * @dev: the drm_device
80824003
JB
1855 *
1856 * Set up the framebuffer compression hardware at mode set time. We
1857 * enable it if possible:
1858 * - plane A only (on pre-965)
1859 * - no pixel mulitply/line duplication
1860 * - no alpha buffer discard
1861 * - no dual wide
1862 * - framebuffer <= 2048 in width, 1536 in height
1863 *
1864 * We can't assume that any compression will take place (worst case),
1865 * so the compressed buffer has to be the same size as the uncompressed
1866 * one. It also must reside (along with the line length buffer) in
1867 * stolen memory.
1868 *
1869 * We need to enable/disable FBC on a global basis.
1870 */
bed4a673 1871static void intel_update_fbc(struct drm_device *dev)
80824003 1872{
80824003 1873 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1874 struct drm_crtc *crtc = NULL, *tmp_crtc;
1875 struct intel_crtc *intel_crtc;
1876 struct drm_framebuffer *fb;
80824003 1877 struct intel_framebuffer *intel_fb;
05394f39 1878 struct drm_i915_gem_object *obj;
9c928d16
JB
1879
1880 DRM_DEBUG_KMS("\n");
80824003
JB
1881
1882 if (!i915_powersave)
1883 return;
1884
ee5382ae 1885 if (!I915_HAS_FBC(dev))
e70236a8
JB
1886 return;
1887
80824003
JB
1888 /*
1889 * If FBC is already on, we just have to verify that we can
1890 * keep it that way...
1891 * Need to disable if:
9c928d16 1892 * - more than one pipe is active
80824003
JB
1893 * - changing FBC params (stride, fence, mode)
1894 * - new fb is too large to fit in compressed buffer
1895 * - going to an unsupported config (interlace, pixel multiply, etc.)
1896 */
9c928d16 1897 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
d210246a 1898 if (tmp_crtc->enabled && tmp_crtc->fb) {
bed4a673
CW
1899 if (crtc) {
1900 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1901 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1902 goto out_disable;
1903 }
1904 crtc = tmp_crtc;
1905 }
9c928d16 1906 }
bed4a673
CW
1907
1908 if (!crtc || crtc->fb == NULL) {
1909 DRM_DEBUG_KMS("no output, disabling\n");
1910 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1911 goto out_disable;
1912 }
bed4a673
CW
1913
1914 intel_crtc = to_intel_crtc(crtc);
1915 fb = crtc->fb;
1916 intel_fb = to_intel_framebuffer(fb);
05394f39 1917 obj = intel_fb->obj;
bed4a673 1918
05394f39 1919 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1920 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1921 "compression\n");
b5e50c3f 1922 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1923 goto out_disable;
1924 }
bed4a673
CW
1925 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1926 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1927 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1928 "disabling\n");
b5e50c3f 1929 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1930 goto out_disable;
1931 }
bed4a673
CW
1932 if ((crtc->mode.hdisplay > 2048) ||
1933 (crtc->mode.vdisplay > 1536)) {
28c97730 1934 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1935 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1936 goto out_disable;
1937 }
bed4a673 1938 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1939 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1940 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1941 goto out_disable;
1942 }
05394f39 1943 if (obj->tiling_mode != I915_TILING_X) {
28c97730 1944 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1945 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1946 goto out_disable;
1947 }
1948
c924b934
JW
1949 /* If the kernel debugger is active, always disable compression */
1950 if (in_dbg_master())
1951 goto out_disable;
1952
bed4a673 1953 intel_enable_fbc(crtc, 500);
80824003
JB
1954 return;
1955
1956out_disable:
80824003 1957 /* Multiple disables should be harmless */
a939406f
CW
1958 if (intel_fbc_enabled(dev)) {
1959 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1960 intel_disable_fbc(dev);
a939406f 1961 }
80824003
JB
1962}
1963
127bd2ac 1964int
48b956c5 1965intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1966 struct drm_i915_gem_object *obj,
919926ae 1967 struct intel_ring_buffer *pipelined)
6b95a207 1968{
6b95a207
KH
1969 u32 alignment;
1970 int ret;
1971
05394f39 1972 switch (obj->tiling_mode) {
6b95a207 1973 case I915_TILING_NONE:
534843da
CW
1974 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1975 alignment = 128 * 1024;
a6c45cf0 1976 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1977 alignment = 4 * 1024;
1978 else
1979 alignment = 64 * 1024;
6b95a207
KH
1980 break;
1981 case I915_TILING_X:
1982 /* pin() will align the object as required by fence */
1983 alignment = 0;
1984 break;
1985 case I915_TILING_Y:
1986 /* FIXME: Is this true? */
1987 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1988 return -EINVAL;
1989 default:
1990 BUG();
1991 }
1992
75e9e915 1993 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 1994 if (ret)
6b95a207
KH
1995 return ret;
1996
48b956c5
CW
1997 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1998 if (ret)
1999 goto err_unpin;
7213342d 2000
6b95a207
KH
2001 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2002 * fence, whereas 965+ only requires a fence if using
2003 * framebuffer compression. For simplicity, we always install
2004 * a fence as the cost is not that onerous.
2005 */
05394f39 2006 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 2007 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
2008 if (ret)
2009 goto err_unpin;
6b95a207
KH
2010 }
2011
2012 return 0;
48b956c5
CW
2013
2014err_unpin:
2015 i915_gem_object_unpin(obj);
2016 return ret;
6b95a207
KH
2017}
2018
81255565
JB
2019/* Assume fb object is pinned & idle & fenced and just update base pointers */
2020static int
2021intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 2022 int x, int y, enum mode_set_atomic state)
81255565
JB
2023{
2024 struct drm_device *dev = crtc->dev;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2027 struct intel_framebuffer *intel_fb;
05394f39 2028 struct drm_i915_gem_object *obj;
81255565
JB
2029 int plane = intel_crtc->plane;
2030 unsigned long Start, Offset;
81255565 2031 u32 dspcntr;
5eddb70b 2032 u32 reg;
81255565
JB
2033
2034 switch (plane) {
2035 case 0:
2036 case 1:
2037 break;
2038 default:
2039 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2040 return -EINVAL;
2041 }
2042
2043 intel_fb = to_intel_framebuffer(fb);
2044 obj = intel_fb->obj;
81255565 2045
5eddb70b
CW
2046 reg = DSPCNTR(plane);
2047 dspcntr = I915_READ(reg);
81255565
JB
2048 /* Mask out pixel format bits in case we change it */
2049 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2050 switch (fb->bits_per_pixel) {
2051 case 8:
2052 dspcntr |= DISPPLANE_8BPP;
2053 break;
2054 case 16:
2055 if (fb->depth == 15)
2056 dspcntr |= DISPPLANE_15_16BPP;
2057 else
2058 dspcntr |= DISPPLANE_16BPP;
2059 break;
2060 case 24:
2061 case 32:
2062 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2063 break;
2064 default:
2065 DRM_ERROR("Unknown color depth\n");
2066 return -EINVAL;
2067 }
a6c45cf0 2068 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2069 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2070 dspcntr |= DISPPLANE_TILED;
2071 else
2072 dspcntr &= ~DISPPLANE_TILED;
2073 }
2074
4e6cfefc 2075 if (HAS_PCH_SPLIT(dev))
81255565
JB
2076 /* must disable */
2077 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2078
5eddb70b 2079 I915_WRITE(reg, dspcntr);
81255565 2080
05394f39 2081 Start = obj->gtt_offset;
81255565
JB
2082 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2083
4e6cfefc
CW
2084 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2085 Start, Offset, x, y, fb->pitch);
5eddb70b 2086 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 2087 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
2088 I915_WRITE(DSPSURF(plane), Start);
2089 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2090 I915_WRITE(DSPADDR(plane), Offset);
2091 } else
2092 I915_WRITE(DSPADDR(plane), Start + Offset);
2093 POSTING_READ(reg);
81255565 2094
bed4a673 2095 intel_update_fbc(dev);
3dec0095 2096 intel_increase_pllclock(crtc);
81255565
JB
2097
2098 return 0;
2099}
2100
5c3b82e2 2101static int
3c4fdcfb
KH
2102intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2103 struct drm_framebuffer *old_fb)
79e53945
JB
2104{
2105 struct drm_device *dev = crtc->dev;
79e53945
JB
2106 struct drm_i915_master_private *master_priv;
2107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 2108 int ret;
79e53945
JB
2109
2110 /* no fb bound */
2111 if (!crtc->fb) {
28c97730 2112 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
2113 return 0;
2114 }
2115
265db958 2116 switch (intel_crtc->plane) {
5c3b82e2
CW
2117 case 0:
2118 case 1:
2119 break;
2120 default:
5c3b82e2 2121 return -EINVAL;
79e53945
JB
2122 }
2123
5c3b82e2 2124 mutex_lock(&dev->struct_mutex);
265db958
CW
2125 ret = intel_pin_and_fence_fb_obj(dev,
2126 to_intel_framebuffer(crtc->fb)->obj,
919926ae 2127 NULL);
5c3b82e2
CW
2128 if (ret != 0) {
2129 mutex_unlock(&dev->struct_mutex);
2130 return ret;
2131 }
79e53945 2132
265db958 2133 if (old_fb) {
e6c3a2a6 2134 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 2135 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 2136
e6c3a2a6 2137 wait_event(dev_priv->pending_flip_queue,
05394f39 2138 atomic_read(&obj->pending_flip) == 0);
85345517
CW
2139
2140 /* Big Hammer, we also need to ensure that any pending
2141 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2142 * current scanout is retired before unpinning the old
2143 * framebuffer.
2144 */
05394f39 2145 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
2146 if (ret) {
2147 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2148 mutex_unlock(&dev->struct_mutex);
2149 return ret;
2150 }
265db958
CW
2151 }
2152
21c74a8e
JW
2153 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2154 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 2155 if (ret) {
265db958 2156 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 2157 mutex_unlock(&dev->struct_mutex);
4e6cfefc 2158 return ret;
79e53945 2159 }
3c4fdcfb 2160
b7f1de28
CW
2161 if (old_fb) {
2162 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 2163 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2164 }
652c393a 2165
5c3b82e2 2166 mutex_unlock(&dev->struct_mutex);
79e53945
JB
2167
2168 if (!dev->primary->master)
5c3b82e2 2169 return 0;
79e53945
JB
2170
2171 master_priv = dev->primary->master->driver_priv;
2172 if (!master_priv->sarea_priv)
5c3b82e2 2173 return 0;
79e53945 2174
265db958 2175 if (intel_crtc->pipe) {
79e53945
JB
2176 master_priv->sarea_priv->pipeB_x = x;
2177 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
2178 } else {
2179 master_priv->sarea_priv->pipeA_x = x;
2180 master_priv->sarea_priv->pipeA_y = y;
79e53945 2181 }
5c3b82e2
CW
2182
2183 return 0;
79e53945
JB
2184}
2185
5eddb70b 2186static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
2187{
2188 struct drm_device *dev = crtc->dev;
2189 struct drm_i915_private *dev_priv = dev->dev_private;
2190 u32 dpa_ctl;
2191
28c97730 2192 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
2193 dpa_ctl = I915_READ(DP_A);
2194 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2195
2196 if (clock < 200000) {
2197 u32 temp;
2198 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2199 /* workaround for 160Mhz:
2200 1) program 0x4600c bits 15:0 = 0x8124
2201 2) program 0x46010 bit 0 = 1
2202 3) program 0x46034 bit 24 = 1
2203 4) program 0x64000 bit 14 = 1
2204 */
2205 temp = I915_READ(0x4600c);
2206 temp &= 0xffff0000;
2207 I915_WRITE(0x4600c, temp | 0x8124);
2208
2209 temp = I915_READ(0x46010);
2210 I915_WRITE(0x46010, temp | 1);
2211
2212 temp = I915_READ(0x46034);
2213 I915_WRITE(0x46034, temp | (1 << 24));
2214 } else {
2215 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2216 }
2217 I915_WRITE(DP_A, dpa_ctl);
2218
5eddb70b 2219 POSTING_READ(DP_A);
32f9d658
ZW
2220 udelay(500);
2221}
2222
5e84e1a4
ZW
2223static void intel_fdi_normal_train(struct drm_crtc *crtc)
2224{
2225 struct drm_device *dev = crtc->dev;
2226 struct drm_i915_private *dev_priv = dev->dev_private;
2227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2228 int pipe = intel_crtc->pipe;
2229 u32 reg, temp;
2230
2231 /* enable normal train */
2232 reg = FDI_TX_CTL(pipe);
2233 temp = I915_READ(reg);
2234 temp &= ~FDI_LINK_TRAIN_NONE;
2235 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2236 I915_WRITE(reg, temp);
2237
2238 reg = FDI_RX_CTL(pipe);
2239 temp = I915_READ(reg);
2240 if (HAS_PCH_CPT(dev)) {
2241 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2242 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2243 } else {
2244 temp &= ~FDI_LINK_TRAIN_NONE;
2245 temp |= FDI_LINK_TRAIN_NONE;
2246 }
2247 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2248
2249 /* wait one idle pattern time */
2250 POSTING_READ(reg);
2251 udelay(1000);
2252}
2253
8db9d77b
ZW
2254/* The FDI link training functions for ILK/Ibexpeak. */
2255static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2256{
2257 struct drm_device *dev = crtc->dev;
2258 struct drm_i915_private *dev_priv = dev->dev_private;
2259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2260 int pipe = intel_crtc->pipe;
0fc932b8 2261 int plane = intel_crtc->plane;
5eddb70b 2262 u32 reg, temp, tries;
8db9d77b 2263
0fc932b8
JB
2264 /* FDI needs bits from pipe & plane first */
2265 assert_pipe_enabled(dev_priv, pipe);
2266 assert_plane_enabled(dev_priv, plane);
2267
e1a44743
AJ
2268 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2269 for train result */
5eddb70b
CW
2270 reg = FDI_RX_IMR(pipe);
2271 temp = I915_READ(reg);
e1a44743
AJ
2272 temp &= ~FDI_RX_SYMBOL_LOCK;
2273 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2274 I915_WRITE(reg, temp);
2275 I915_READ(reg);
e1a44743
AJ
2276 udelay(150);
2277
8db9d77b 2278 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2279 reg = FDI_TX_CTL(pipe);
2280 temp = I915_READ(reg);
77ffb597
AJ
2281 temp &= ~(7 << 19);
2282 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2283 temp &= ~FDI_LINK_TRAIN_NONE;
2284 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2285 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2286
5eddb70b
CW
2287 reg = FDI_RX_CTL(pipe);
2288 temp = I915_READ(reg);
8db9d77b
ZW
2289 temp &= ~FDI_LINK_TRAIN_NONE;
2290 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2291 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2292
2293 POSTING_READ(reg);
8db9d77b
ZW
2294 udelay(150);
2295
5b2adf89 2296 /* Ironlake workaround, enable clock pointer after FDI enable*/
6f06ce18
JB
2297 if (HAS_PCH_IBX(dev)) {
2298 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2299 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2300 FDI_RX_PHASE_SYNC_POINTER_EN);
2301 }
5b2adf89 2302
5eddb70b 2303 reg = FDI_RX_IIR(pipe);
e1a44743 2304 for (tries = 0; tries < 5; tries++) {
5eddb70b 2305 temp = I915_READ(reg);
8db9d77b
ZW
2306 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2307
2308 if ((temp & FDI_RX_BIT_LOCK)) {
2309 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2310 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2311 break;
2312 }
8db9d77b 2313 }
e1a44743 2314 if (tries == 5)
5eddb70b 2315 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2316
2317 /* Train 2 */
5eddb70b
CW
2318 reg = FDI_TX_CTL(pipe);
2319 temp = I915_READ(reg);
8db9d77b
ZW
2320 temp &= ~FDI_LINK_TRAIN_NONE;
2321 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2322 I915_WRITE(reg, temp);
8db9d77b 2323
5eddb70b
CW
2324 reg = FDI_RX_CTL(pipe);
2325 temp = I915_READ(reg);
8db9d77b
ZW
2326 temp &= ~FDI_LINK_TRAIN_NONE;
2327 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2328 I915_WRITE(reg, temp);
8db9d77b 2329
5eddb70b
CW
2330 POSTING_READ(reg);
2331 udelay(150);
8db9d77b 2332
5eddb70b 2333 reg = FDI_RX_IIR(pipe);
e1a44743 2334 for (tries = 0; tries < 5; tries++) {
5eddb70b 2335 temp = I915_READ(reg);
8db9d77b
ZW
2336 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2337
2338 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2339 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2340 DRM_DEBUG_KMS("FDI train 2 done.\n");
2341 break;
2342 }
8db9d77b 2343 }
e1a44743 2344 if (tries == 5)
5eddb70b 2345 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2346
2347 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2348
8db9d77b
ZW
2349}
2350
311bd68e 2351static const int snb_b_fdi_train_param [] = {
8db9d77b
ZW
2352 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2353 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2354 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2355 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2356};
2357
2358/* The FDI link training functions for SNB/Cougarpoint. */
2359static void gen6_fdi_link_train(struct drm_crtc *crtc)
2360{
2361 struct drm_device *dev = crtc->dev;
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2364 int pipe = intel_crtc->pipe;
5eddb70b 2365 u32 reg, temp, i;
8db9d77b 2366
e1a44743
AJ
2367 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2368 for train result */
5eddb70b
CW
2369 reg = FDI_RX_IMR(pipe);
2370 temp = I915_READ(reg);
e1a44743
AJ
2371 temp &= ~FDI_RX_SYMBOL_LOCK;
2372 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2373 I915_WRITE(reg, temp);
2374
2375 POSTING_READ(reg);
e1a44743
AJ
2376 udelay(150);
2377
8db9d77b 2378 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2379 reg = FDI_TX_CTL(pipe);
2380 temp = I915_READ(reg);
77ffb597
AJ
2381 temp &= ~(7 << 19);
2382 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_1;
2385 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2386 /* SNB-B */
2387 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2388 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2389
5eddb70b
CW
2390 reg = FDI_RX_CTL(pipe);
2391 temp = I915_READ(reg);
8db9d77b
ZW
2392 if (HAS_PCH_CPT(dev)) {
2393 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2394 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2395 } else {
2396 temp &= ~FDI_LINK_TRAIN_NONE;
2397 temp |= FDI_LINK_TRAIN_PATTERN_1;
2398 }
5eddb70b
CW
2399 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2400
2401 POSTING_READ(reg);
8db9d77b
ZW
2402 udelay(150);
2403
8db9d77b 2404 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2405 reg = FDI_TX_CTL(pipe);
2406 temp = I915_READ(reg);
8db9d77b
ZW
2407 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2408 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2409 I915_WRITE(reg, temp);
2410
2411 POSTING_READ(reg);
8db9d77b
ZW
2412 udelay(500);
2413
5eddb70b
CW
2414 reg = FDI_RX_IIR(pipe);
2415 temp = I915_READ(reg);
8db9d77b
ZW
2416 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2417
2418 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 2419 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2420 DRM_DEBUG_KMS("FDI train 1 done.\n");
2421 break;
2422 }
2423 }
2424 if (i == 4)
5eddb70b 2425 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2426
2427 /* Train 2 */
5eddb70b
CW
2428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
8db9d77b
ZW
2430 temp &= ~FDI_LINK_TRAIN_NONE;
2431 temp |= FDI_LINK_TRAIN_PATTERN_2;
2432 if (IS_GEN6(dev)) {
2433 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2434 /* SNB-B */
2435 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2436 }
5eddb70b 2437 I915_WRITE(reg, temp);
8db9d77b 2438
5eddb70b
CW
2439 reg = FDI_RX_CTL(pipe);
2440 temp = I915_READ(reg);
8db9d77b
ZW
2441 if (HAS_PCH_CPT(dev)) {
2442 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2443 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2444 } else {
2445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_2;
2447 }
5eddb70b
CW
2448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
8db9d77b
ZW
2451 udelay(150);
2452
2453 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
8db9d77b
ZW
2456 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2457 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
8db9d77b
ZW
2461 udelay(500);
2462
5eddb70b
CW
2463 reg = FDI_RX_IIR(pipe);
2464 temp = I915_READ(reg);
8db9d77b
ZW
2465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2466
2467 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2468 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2469 DRM_DEBUG_KMS("FDI train 2 done.\n");
2470 break;
2471 }
2472 }
2473 if (i == 4)
5eddb70b 2474 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2475
2476 DRM_DEBUG_KMS("FDI train done.\n");
2477}
2478
0e23b99d 2479static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
2480{
2481 struct drm_device *dev = crtc->dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2484 int pipe = intel_crtc->pipe;
5eddb70b 2485 u32 reg, temp;
79e53945 2486
c64e311e 2487 /* Write the TU size bits so error detection works */
5eddb70b
CW
2488 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2489 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 2490
c98e9dcf 2491 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2492 reg = FDI_RX_CTL(pipe);
2493 temp = I915_READ(reg);
2494 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 2495 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
2496 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2497 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2498
2499 POSTING_READ(reg);
c98e9dcf
JB
2500 udelay(200);
2501
2502 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2503 temp = I915_READ(reg);
2504 I915_WRITE(reg, temp | FDI_PCDCLK);
2505
2506 POSTING_READ(reg);
c98e9dcf
JB
2507 udelay(200);
2508
2509 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
2510 reg = FDI_TX_CTL(pipe);
2511 temp = I915_READ(reg);
c98e9dcf 2512 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
2513 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2514
2515 POSTING_READ(reg);
c98e9dcf 2516 udelay(100);
6be4a607 2517 }
0e23b99d
JB
2518}
2519
0fc932b8
JB
2520static void ironlake_fdi_disable(struct drm_crtc *crtc)
2521{
2522 struct drm_device *dev = crtc->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525 int pipe = intel_crtc->pipe;
2526 u32 reg, temp;
2527
2528 /* disable CPU FDI tx and PCH FDI rx */
2529 reg = FDI_TX_CTL(pipe);
2530 temp = I915_READ(reg);
2531 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2532 POSTING_READ(reg);
2533
2534 reg = FDI_RX_CTL(pipe);
2535 temp = I915_READ(reg);
2536 temp &= ~(0x7 << 16);
2537 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2538 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2539
2540 POSTING_READ(reg);
2541 udelay(100);
2542
2543 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2544 if (HAS_PCH_IBX(dev)) {
2545 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
2546 I915_WRITE(FDI_RX_CHICKEN(pipe),
2547 I915_READ(FDI_RX_CHICKEN(pipe) &
6f06ce18
JB
2548 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2549 }
0fc932b8
JB
2550
2551 /* still set train pattern 1 */
2552 reg = FDI_TX_CTL(pipe);
2553 temp = I915_READ(reg);
2554 temp &= ~FDI_LINK_TRAIN_NONE;
2555 temp |= FDI_LINK_TRAIN_PATTERN_1;
2556 I915_WRITE(reg, temp);
2557
2558 reg = FDI_RX_CTL(pipe);
2559 temp = I915_READ(reg);
2560 if (HAS_PCH_CPT(dev)) {
2561 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2562 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2563 } else {
2564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_1;
2566 }
2567 /* BPC in FDI rx is consistent with that in PIPECONF */
2568 temp &= ~(0x07 << 16);
2569 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2570 I915_WRITE(reg, temp);
2571
2572 POSTING_READ(reg);
2573 udelay(100);
2574}
2575
6b383a7f
CW
2576/*
2577 * When we disable a pipe, we need to clear any pending scanline wait events
2578 * to avoid hanging the ring, which we assume we are waiting on.
2579 */
2580static void intel_clear_scanline_wait(struct drm_device *dev)
2581{
2582 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2583 struct intel_ring_buffer *ring;
6b383a7f
CW
2584 u32 tmp;
2585
2586 if (IS_GEN2(dev))
2587 /* Can't break the hang on i8xx */
2588 return;
2589
1ec14ad3 2590 ring = LP_RING(dev_priv);
8168bd48
CW
2591 tmp = I915_READ_CTL(ring);
2592 if (tmp & RING_WAIT)
2593 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2594}
2595
e6c3a2a6
CW
2596static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2597{
05394f39 2598 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2599 struct drm_i915_private *dev_priv;
2600
2601 if (crtc->fb == NULL)
2602 return;
2603
05394f39 2604 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2605 dev_priv = crtc->dev->dev_private;
2606 wait_event(dev_priv->pending_flip_queue,
05394f39 2607 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2608}
2609
040484af
JB
2610static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2611{
2612 struct drm_device *dev = crtc->dev;
2613 struct drm_mode_config *mode_config = &dev->mode_config;
2614 struct intel_encoder *encoder;
2615
2616 /*
2617 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2618 * must be driven by its own crtc; no sharing is possible.
2619 */
2620 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2621 if (encoder->base.crtc != crtc)
2622 continue;
2623
2624 switch (encoder->type) {
2625 case INTEL_OUTPUT_EDP:
2626 if (!intel_encoder_is_pch_edp(&encoder->base))
2627 return false;
2628 continue;
2629 }
2630 }
2631
2632 return true;
2633}
2634
f67a559d
JB
2635/*
2636 * Enable PCH resources required for PCH ports:
2637 * - PCH PLLs
2638 * - FDI training & RX/TX
2639 * - update transcoder timings
2640 * - DP transcoding bits
2641 * - transcoder
2642 */
2643static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
2644{
2645 struct drm_device *dev = crtc->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2648 int pipe = intel_crtc->pipe;
5eddb70b 2649 u32 reg, temp;
2c07245f 2650
c98e9dcf
JB
2651 /* For PCH output, training FDI link */
2652 if (IS_GEN6(dev))
2653 gen6_fdi_link_train(crtc);
2654 else
2655 ironlake_fdi_link_train(crtc);
2c07245f 2656
92f2584a 2657 intel_enable_pch_pll(dev_priv, pipe);
8db9d77b 2658
c98e9dcf
JB
2659 if (HAS_PCH_CPT(dev)) {
2660 /* Be sure PCH DPLL SEL is set */
2661 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2662 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2663 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2664 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2665 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2666 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2667 }
5eddb70b 2668
d9b6cb56
JB
2669 /* set transcoder timing, panel must allow it */
2670 assert_panel_unlocked(dev_priv, pipe);
5eddb70b
CW
2671 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2672 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2673 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2674
5eddb70b
CW
2675 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2676 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2677 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2678
5e84e1a4
ZW
2679 intel_fdi_normal_train(crtc);
2680
c98e9dcf
JB
2681 /* For PCH DP, enable TRANS_DP_CTL */
2682 if (HAS_PCH_CPT(dev) &&
2683 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2684 reg = TRANS_DP_CTL(pipe);
2685 temp = I915_READ(reg);
2686 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2687 TRANS_DP_SYNC_MASK |
2688 TRANS_DP_BPC_MASK);
5eddb70b
CW
2689 temp |= (TRANS_DP_OUTPUT_ENABLE |
2690 TRANS_DP_ENH_FRAMING);
220cad3c 2691 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2692
2693 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2694 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2695 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2696 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2697
2698 switch (intel_trans_dp_port_sel(crtc)) {
2699 case PCH_DP_B:
5eddb70b 2700 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2701 break;
2702 case PCH_DP_C:
5eddb70b 2703 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2704 break;
2705 case PCH_DP_D:
5eddb70b 2706 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2707 break;
2708 default:
2709 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2710 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2711 break;
32f9d658 2712 }
2c07245f 2713
5eddb70b 2714 I915_WRITE(reg, temp);
6be4a607 2715 }
b52eb4dc 2716
040484af 2717 intel_enable_transcoder(dev_priv, pipe);
f67a559d
JB
2718}
2719
2720static void ironlake_crtc_enable(struct drm_crtc *crtc)
2721{
2722 struct drm_device *dev = crtc->dev;
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2725 int pipe = intel_crtc->pipe;
2726 int plane = intel_crtc->plane;
2727 u32 temp;
2728 bool is_pch_port;
2729
2730 if (intel_crtc->active)
2731 return;
2732
2733 intel_crtc->active = true;
2734 intel_update_watermarks(dev);
2735
2736 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2737 temp = I915_READ(PCH_LVDS);
2738 if ((temp & LVDS_PORT_EN) == 0)
2739 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2740 }
2741
2742 is_pch_port = intel_crtc_driving_pch(crtc);
2743
2744 if (is_pch_port)
2745 ironlake_fdi_enable(crtc);
2746 else
2747 ironlake_fdi_disable(crtc);
2748
2749 /* Enable panel fitting for LVDS */
2750 if (dev_priv->pch_pf_size &&
2751 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2752 /* Force use of hard-coded filter coefficients
2753 * as some pre-programmed values are broken,
2754 * e.g. x201.
2755 */
2756 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2757 PF_ENABLE | PF_FILTER_MED_3x3);
2758 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2759 dev_priv->pch_pf_pos);
2760 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2761 dev_priv->pch_pf_size);
2762 }
2763
2764 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2765 intel_enable_plane(dev_priv, plane, pipe);
2766
2767 if (is_pch_port)
2768 ironlake_pch_enable(crtc);
c98e9dcf 2769
6be4a607 2770 intel_crtc_load_lut(crtc);
bed4a673 2771 intel_update_fbc(dev);
6b383a7f 2772 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2773}
2774
2775static void ironlake_crtc_disable(struct drm_crtc *crtc)
2776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2780 int pipe = intel_crtc->pipe;
2781 int plane = intel_crtc->plane;
5eddb70b 2782 u32 reg, temp;
b52eb4dc 2783
f7abfe8b
CW
2784 if (!intel_crtc->active)
2785 return;
2786
e6c3a2a6 2787 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2788 drm_vblank_off(dev, pipe);
6b383a7f 2789 intel_crtc_update_cursor(crtc, false);
5eddb70b 2790
b24e7179 2791 intel_disable_plane(dev_priv, plane, pipe);
913d8d11 2792
6be4a607
JB
2793 if (dev_priv->cfb_plane == plane &&
2794 dev_priv->display.disable_fbc)
2795 dev_priv->display.disable_fbc(dev);
2c07245f 2796
b24e7179 2797 intel_disable_pipe(dev_priv, pipe);
32f9d658 2798
6be4a607
JB
2799 /* Disable PF */
2800 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2801 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2802
0fc932b8 2803 ironlake_fdi_disable(crtc);
2c07245f 2804
6be4a607
JB
2805 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2806 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2807 if (temp & LVDS_PORT_EN) {
2808 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2809 POSTING_READ(PCH_LVDS);
2810 udelay(100);
2811 }
6be4a607 2812 }
249c0e64 2813
040484af 2814 intel_disable_transcoder(dev_priv, pipe);
913d8d11 2815
6be4a607
JB
2816 if (HAS_PCH_CPT(dev)) {
2817 /* disable TRANS_DP_CTL */
5eddb70b
CW
2818 reg = TRANS_DP_CTL(pipe);
2819 temp = I915_READ(reg);
2820 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2821 I915_WRITE(reg, temp);
6be4a607
JB
2822
2823 /* disable DPLL_SEL */
2824 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2825 if (pipe == 0)
6be4a607
JB
2826 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2827 else
2828 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2829 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2830 }
e3421a18 2831
6be4a607 2832 /* disable PCH DPLL */
92f2584a 2833 intel_disable_pch_pll(dev_priv, pipe);
8db9d77b 2834
6be4a607 2835 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2836 reg = FDI_RX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2839
6be4a607 2840 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2841 reg = FDI_TX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2844
2845 POSTING_READ(reg);
6be4a607 2846 udelay(100);
8db9d77b 2847
5eddb70b
CW
2848 reg = FDI_RX_CTL(pipe);
2849 temp = I915_READ(reg);
2850 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2851
6be4a607 2852 /* Wait for the clocks to turn off. */
5eddb70b 2853 POSTING_READ(reg);
6be4a607 2854 udelay(100);
6b383a7f 2855
f7abfe8b 2856 intel_crtc->active = false;
6b383a7f
CW
2857 intel_update_watermarks(dev);
2858 intel_update_fbc(dev);
2859 intel_clear_scanline_wait(dev);
6be4a607 2860}
1b3c7a47 2861
6be4a607
JB
2862static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2863{
2864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2865 int pipe = intel_crtc->pipe;
2866 int plane = intel_crtc->plane;
8db9d77b 2867
6be4a607
JB
2868 /* XXX: When our outputs are all unaware of DPMS modes other than off
2869 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2870 */
2871 switch (mode) {
2872 case DRM_MODE_DPMS_ON:
2873 case DRM_MODE_DPMS_STANDBY:
2874 case DRM_MODE_DPMS_SUSPEND:
2875 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2876 ironlake_crtc_enable(crtc);
2877 break;
1b3c7a47 2878
6be4a607
JB
2879 case DRM_MODE_DPMS_OFF:
2880 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2881 ironlake_crtc_disable(crtc);
2c07245f
ZW
2882 break;
2883 }
2884}
2885
02e792fb
DV
2886static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2887{
02e792fb 2888 if (!enable && intel_crtc->overlay) {
23f09ce3 2889 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2890
23f09ce3
CW
2891 mutex_lock(&dev->struct_mutex);
2892 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2893 mutex_unlock(&dev->struct_mutex);
02e792fb 2894 }
02e792fb 2895
5dcdbcb0
CW
2896 /* Let userspace switch the overlay on again. In most cases userspace
2897 * has to recompute where to put it anyway.
2898 */
02e792fb
DV
2899}
2900
0b8765c6 2901static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2902{
2903 struct drm_device *dev = crtc->dev;
79e53945
JB
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2906 int pipe = intel_crtc->pipe;
80824003 2907 int plane = intel_crtc->plane;
79e53945 2908
f7abfe8b
CW
2909 if (intel_crtc->active)
2910 return;
2911
2912 intel_crtc->active = true;
6b383a7f
CW
2913 intel_update_watermarks(dev);
2914
63d7bbe9 2915 intel_enable_pll(dev_priv, pipe);
040484af 2916 intel_enable_pipe(dev_priv, pipe, false);
b24e7179 2917 intel_enable_plane(dev_priv, plane, pipe);
79e53945 2918
0b8765c6 2919 intel_crtc_load_lut(crtc);
bed4a673 2920 intel_update_fbc(dev);
79e53945 2921
0b8765c6
JB
2922 /* Give the overlay scaler a chance to enable if it's on this pipe */
2923 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2924 intel_crtc_update_cursor(crtc, true);
0b8765c6 2925}
79e53945 2926
0b8765c6
JB
2927static void i9xx_crtc_disable(struct drm_crtc *crtc)
2928{
2929 struct drm_device *dev = crtc->dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
2931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2932 int pipe = intel_crtc->pipe;
2933 int plane = intel_crtc->plane;
b690e96c 2934
f7abfe8b
CW
2935 if (!intel_crtc->active)
2936 return;
2937
0b8765c6 2938 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
2939 intel_crtc_wait_for_pending_flips(crtc);
2940 drm_vblank_off(dev, pipe);
0b8765c6 2941 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 2942 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
2943
2944 if (dev_priv->cfb_plane == plane &&
2945 dev_priv->display.disable_fbc)
2946 dev_priv->display.disable_fbc(dev);
79e53945 2947
b24e7179 2948 intel_disable_plane(dev_priv, plane, pipe);
b24e7179 2949 intel_disable_pipe(dev_priv, pipe);
63d7bbe9 2950 intel_disable_pll(dev_priv, pipe);
0b8765c6 2951
f7abfe8b 2952 intel_crtc->active = false;
6b383a7f
CW
2953 intel_update_fbc(dev);
2954 intel_update_watermarks(dev);
2955 intel_clear_scanline_wait(dev);
0b8765c6
JB
2956}
2957
2958static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2959{
2960 /* XXX: When our outputs are all unaware of DPMS modes other than off
2961 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2962 */
2963 switch (mode) {
2964 case DRM_MODE_DPMS_ON:
2965 case DRM_MODE_DPMS_STANDBY:
2966 case DRM_MODE_DPMS_SUSPEND:
2967 i9xx_crtc_enable(crtc);
2968 break;
2969 case DRM_MODE_DPMS_OFF:
2970 i9xx_crtc_disable(crtc);
79e53945
JB
2971 break;
2972 }
2c07245f
ZW
2973}
2974
2975/**
2976 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2977 */
2978static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2979{
2980 struct drm_device *dev = crtc->dev;
e70236a8 2981 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2982 struct drm_i915_master_private *master_priv;
2983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2984 int pipe = intel_crtc->pipe;
2985 bool enabled;
2986
032d2a0d
CW
2987 if (intel_crtc->dpms_mode == mode)
2988 return;
2989
65655d4a 2990 intel_crtc->dpms_mode = mode;
debcaddc 2991
e70236a8 2992 dev_priv->display.dpms(crtc, mode);
79e53945
JB
2993
2994 if (!dev->primary->master)
2995 return;
2996
2997 master_priv = dev->primary->master->driver_priv;
2998 if (!master_priv->sarea_priv)
2999 return;
3000
3001 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3002
3003 switch (pipe) {
3004 case 0:
3005 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3006 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3007 break;
3008 case 1:
3009 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3010 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3011 break;
3012 default:
3013 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
3014 break;
3015 }
79e53945
JB
3016}
3017
cdd59983
CW
3018static void intel_crtc_disable(struct drm_crtc *crtc)
3019{
3020 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3021 struct drm_device *dev = crtc->dev;
3022
3023 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3024
3025 if (crtc->fb) {
3026 mutex_lock(&dev->struct_mutex);
3027 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3028 mutex_unlock(&dev->struct_mutex);
3029 }
3030}
3031
7e7d76c3
JB
3032/* Prepare for a mode set.
3033 *
3034 * Note we could be a lot smarter here. We need to figure out which outputs
3035 * will be enabled, which disabled (in short, how the config will changes)
3036 * and perform the minimum necessary steps to accomplish that, e.g. updating
3037 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3038 * panel fitting is in the proper state, etc.
3039 */
3040static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 3041{
7e7d76c3 3042 i9xx_crtc_disable(crtc);
79e53945
JB
3043}
3044
7e7d76c3 3045static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 3046{
7e7d76c3 3047 i9xx_crtc_enable(crtc);
7e7d76c3
JB
3048}
3049
3050static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3051{
7e7d76c3 3052 ironlake_crtc_disable(crtc);
7e7d76c3
JB
3053}
3054
3055static void ironlake_crtc_commit(struct drm_crtc *crtc)
3056{
7e7d76c3 3057 ironlake_crtc_enable(crtc);
79e53945
JB
3058}
3059
3060void intel_encoder_prepare (struct drm_encoder *encoder)
3061{
3062 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3063 /* lvds has its own version of prepare see intel_lvds_prepare */
3064 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3065}
3066
3067void intel_encoder_commit (struct drm_encoder *encoder)
3068{
3069 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3070 /* lvds has its own version of commit see intel_lvds_commit */
3071 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3072}
3073
ea5b213a
CW
3074void intel_encoder_destroy(struct drm_encoder *encoder)
3075{
4ef69c7a 3076 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 3077
ea5b213a
CW
3078 drm_encoder_cleanup(encoder);
3079 kfree(intel_encoder);
3080}
3081
79e53945
JB
3082static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3083 struct drm_display_mode *mode,
3084 struct drm_display_mode *adjusted_mode)
3085{
2c07245f 3086 struct drm_device *dev = crtc->dev;
89749350 3087
bad720ff 3088 if (HAS_PCH_SPLIT(dev)) {
2c07245f 3089 /* FDI link clock is fixed at 2.7G */
2377b741
JB
3090 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3091 return false;
2c07245f 3092 }
89749350
CW
3093
3094 /* XXX some encoders set the crtcinfo, others don't.
3095 * Obviously we need some form of conflict resolution here...
3096 */
3097 if (adjusted_mode->crtc_htotal == 0)
3098 drm_mode_set_crtcinfo(adjusted_mode, 0);
3099
79e53945
JB
3100 return true;
3101}
3102
e70236a8
JB
3103static int i945_get_display_clock_speed(struct drm_device *dev)
3104{
3105 return 400000;
3106}
79e53945 3107
e70236a8 3108static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 3109{
e70236a8
JB
3110 return 333000;
3111}
79e53945 3112
e70236a8
JB
3113static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3114{
3115 return 200000;
3116}
79e53945 3117
e70236a8
JB
3118static int i915gm_get_display_clock_speed(struct drm_device *dev)
3119{
3120 u16 gcfgc = 0;
79e53945 3121
e70236a8
JB
3122 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3123
3124 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
3125 return 133000;
3126 else {
3127 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3128 case GC_DISPLAY_CLOCK_333_MHZ:
3129 return 333000;
3130 default:
3131 case GC_DISPLAY_CLOCK_190_200_MHZ:
3132 return 190000;
79e53945 3133 }
e70236a8
JB
3134 }
3135}
3136
3137static int i865_get_display_clock_speed(struct drm_device *dev)
3138{
3139 return 266000;
3140}
3141
3142static int i855_get_display_clock_speed(struct drm_device *dev)
3143{
3144 u16 hpllcc = 0;
3145 /* Assume that the hardware is in the high speed state. This
3146 * should be the default.
3147 */
3148 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3149 case GC_CLOCK_133_200:
3150 case GC_CLOCK_100_200:
3151 return 200000;
3152 case GC_CLOCK_166_250:
3153 return 250000;
3154 case GC_CLOCK_100_133:
79e53945 3155 return 133000;
e70236a8 3156 }
79e53945 3157
e70236a8
JB
3158 /* Shouldn't happen */
3159 return 0;
3160}
79e53945 3161
e70236a8
JB
3162static int i830_get_display_clock_speed(struct drm_device *dev)
3163{
3164 return 133000;
79e53945
JB
3165}
3166
2c07245f
ZW
3167struct fdi_m_n {
3168 u32 tu;
3169 u32 gmch_m;
3170 u32 gmch_n;
3171 u32 link_m;
3172 u32 link_n;
3173};
3174
3175static void
3176fdi_reduce_ratio(u32 *num, u32 *den)
3177{
3178 while (*num > 0xffffff || *den > 0xffffff) {
3179 *num >>= 1;
3180 *den >>= 1;
3181 }
3182}
3183
2c07245f 3184static void
f2b115e6
AJ
3185ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3186 int link_clock, struct fdi_m_n *m_n)
2c07245f 3187{
2c07245f
ZW
3188 m_n->tu = 64; /* default size */
3189
22ed1113
CW
3190 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3191 m_n->gmch_m = bits_per_pixel * pixel_clock;
3192 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
3193 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3194
22ed1113
CW
3195 m_n->link_m = pixel_clock;
3196 m_n->link_n = link_clock;
2c07245f
ZW
3197 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3198}
3199
3200
7662c8bd
SL
3201struct intel_watermark_params {
3202 unsigned long fifo_size;
3203 unsigned long max_wm;
3204 unsigned long default_wm;
3205 unsigned long guard_size;
3206 unsigned long cacheline_size;
3207};
3208
f2b115e6 3209/* Pineview has different values for various configs */
d210246a 3210static const struct intel_watermark_params pineview_display_wm = {
f2b115e6
AJ
3211 PINEVIEW_DISPLAY_FIFO,
3212 PINEVIEW_MAX_WM,
3213 PINEVIEW_DFT_WM,
3214 PINEVIEW_GUARD_WM,
3215 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3216};
d210246a 3217static const struct intel_watermark_params pineview_display_hplloff_wm = {
f2b115e6
AJ
3218 PINEVIEW_DISPLAY_FIFO,
3219 PINEVIEW_MAX_WM,
3220 PINEVIEW_DFT_HPLLOFF_WM,
3221 PINEVIEW_GUARD_WM,
3222 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3223};
d210246a 3224static const struct intel_watermark_params pineview_cursor_wm = {
f2b115e6
AJ
3225 PINEVIEW_CURSOR_FIFO,
3226 PINEVIEW_CURSOR_MAX_WM,
3227 PINEVIEW_CURSOR_DFT_WM,
3228 PINEVIEW_CURSOR_GUARD_WM,
3229 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 3230};
d210246a 3231static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
f2b115e6
AJ
3232 PINEVIEW_CURSOR_FIFO,
3233 PINEVIEW_CURSOR_MAX_WM,
3234 PINEVIEW_CURSOR_DFT_WM,
3235 PINEVIEW_CURSOR_GUARD_WM,
3236 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3237};
d210246a 3238static const struct intel_watermark_params g4x_wm_info = {
0e442c60
JB
3239 G4X_FIFO_SIZE,
3240 G4X_MAX_WM,
3241 G4X_MAX_WM,
3242 2,
3243 G4X_FIFO_LINE_SIZE,
3244};
d210246a 3245static const struct intel_watermark_params g4x_cursor_wm_info = {
4fe5e611
ZY
3246 I965_CURSOR_FIFO,
3247 I965_CURSOR_MAX_WM,
3248 I965_CURSOR_DFT_WM,
3249 2,
3250 G4X_FIFO_LINE_SIZE,
3251};
d210246a 3252static const struct intel_watermark_params i965_cursor_wm_info = {
4fe5e611
ZY
3253 I965_CURSOR_FIFO,
3254 I965_CURSOR_MAX_WM,
3255 I965_CURSOR_DFT_WM,
3256 2,
3257 I915_FIFO_LINE_SIZE,
3258};
d210246a 3259static const struct intel_watermark_params i945_wm_info = {
dff33cfc 3260 I945_FIFO_SIZE,
7662c8bd
SL
3261 I915_MAX_WM,
3262 1,
dff33cfc
JB
3263 2,
3264 I915_FIFO_LINE_SIZE
7662c8bd 3265};
d210246a 3266static const struct intel_watermark_params i915_wm_info = {
dff33cfc 3267 I915_FIFO_SIZE,
7662c8bd
SL
3268 I915_MAX_WM,
3269 1,
dff33cfc 3270 2,
7662c8bd
SL
3271 I915_FIFO_LINE_SIZE
3272};
d210246a 3273static const struct intel_watermark_params i855_wm_info = {
7662c8bd
SL
3274 I855GM_FIFO_SIZE,
3275 I915_MAX_WM,
3276 1,
dff33cfc 3277 2,
7662c8bd
SL
3278 I830_FIFO_LINE_SIZE
3279};
d210246a 3280static const struct intel_watermark_params i830_wm_info = {
7662c8bd
SL
3281 I830_FIFO_SIZE,
3282 I915_MAX_WM,
3283 1,
dff33cfc 3284 2,
7662c8bd
SL
3285 I830_FIFO_LINE_SIZE
3286};
3287
d210246a 3288static const struct intel_watermark_params ironlake_display_wm_info = {
7f8a8569
ZW
3289 ILK_DISPLAY_FIFO,
3290 ILK_DISPLAY_MAXWM,
3291 ILK_DISPLAY_DFTWM,
3292 2,
3293 ILK_FIFO_LINE_SIZE
3294};
d210246a 3295static const struct intel_watermark_params ironlake_cursor_wm_info = {
c936f44d
ZY
3296 ILK_CURSOR_FIFO,
3297 ILK_CURSOR_MAXWM,
3298 ILK_CURSOR_DFTWM,
3299 2,
3300 ILK_FIFO_LINE_SIZE
3301};
d210246a 3302static const struct intel_watermark_params ironlake_display_srwm_info = {
7f8a8569
ZW
3303 ILK_DISPLAY_SR_FIFO,
3304 ILK_DISPLAY_MAX_SRWM,
3305 ILK_DISPLAY_DFT_SRWM,
3306 2,
3307 ILK_FIFO_LINE_SIZE
3308};
d210246a 3309static const struct intel_watermark_params ironlake_cursor_srwm_info = {
7f8a8569
ZW
3310 ILK_CURSOR_SR_FIFO,
3311 ILK_CURSOR_MAX_SRWM,
3312 ILK_CURSOR_DFT_SRWM,
3313 2,
3314 ILK_FIFO_LINE_SIZE
3315};
3316
d210246a 3317static const struct intel_watermark_params sandybridge_display_wm_info = {
1398261a
YL
3318 SNB_DISPLAY_FIFO,
3319 SNB_DISPLAY_MAXWM,
3320 SNB_DISPLAY_DFTWM,
3321 2,
3322 SNB_FIFO_LINE_SIZE
3323};
d210246a 3324static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1398261a
YL
3325 SNB_CURSOR_FIFO,
3326 SNB_CURSOR_MAXWM,
3327 SNB_CURSOR_DFTWM,
3328 2,
3329 SNB_FIFO_LINE_SIZE
3330};
d210246a 3331static const struct intel_watermark_params sandybridge_display_srwm_info = {
1398261a
YL
3332 SNB_DISPLAY_SR_FIFO,
3333 SNB_DISPLAY_MAX_SRWM,
3334 SNB_DISPLAY_DFT_SRWM,
3335 2,
3336 SNB_FIFO_LINE_SIZE
3337};
d210246a 3338static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1398261a
YL
3339 SNB_CURSOR_SR_FIFO,
3340 SNB_CURSOR_MAX_SRWM,
3341 SNB_CURSOR_DFT_SRWM,
3342 2,
3343 SNB_FIFO_LINE_SIZE
3344};
3345
3346
dff33cfc
JB
3347/**
3348 * intel_calculate_wm - calculate watermark level
3349 * @clock_in_khz: pixel clock
3350 * @wm: chip FIFO params
3351 * @pixel_size: display pixel size
3352 * @latency_ns: memory latency for the platform
3353 *
3354 * Calculate the watermark level (the level at which the display plane will
3355 * start fetching from memory again). Each chip has a different display
3356 * FIFO size and allocation, so the caller needs to figure that out and pass
3357 * in the correct intel_watermark_params structure.
3358 *
3359 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3360 * on the pixel size. When it reaches the watermark level, it'll start
3361 * fetching FIFO line sized based chunks from memory until the FIFO fills
3362 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3363 * will occur, and a display engine hang could result.
3364 */
7662c8bd 3365static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
d210246a
CW
3366 const struct intel_watermark_params *wm,
3367 int fifo_size,
7662c8bd
SL
3368 int pixel_size,
3369 unsigned long latency_ns)
3370{
390c4dd4 3371 long entries_required, wm_size;
dff33cfc 3372
d660467c
JB
3373 /*
3374 * Note: we need to make sure we don't overflow for various clock &
3375 * latency values.
3376 * clocks go from a few thousand to several hundred thousand.
3377 * latency is usually a few thousand
3378 */
3379 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3380 1000;
8de9b311 3381 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 3382
28c97730 3383 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc 3384
d210246a 3385 wm_size = fifo_size - (entries_required + wm->guard_size);
dff33cfc 3386
28c97730 3387 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 3388
390c4dd4
JB
3389 /* Don't promote wm_size to unsigned... */
3390 if (wm_size > (long)wm->max_wm)
7662c8bd 3391 wm_size = wm->max_wm;
c3add4b6 3392 if (wm_size <= 0)
7662c8bd
SL
3393 wm_size = wm->default_wm;
3394 return wm_size;
3395}
3396
3397struct cxsr_latency {
3398 int is_desktop;
95534263 3399 int is_ddr3;
7662c8bd
SL
3400 unsigned long fsb_freq;
3401 unsigned long mem_freq;
3402 unsigned long display_sr;
3403 unsigned long display_hpll_disable;
3404 unsigned long cursor_sr;
3405 unsigned long cursor_hpll_disable;
3406};
3407
403c89ff 3408static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
3409 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3410 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3411 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3412 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3413 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
3414
3415 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3416 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3417 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3418 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3419 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
3420
3421 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3422 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3423 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3424 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3425 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
3426
3427 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3428 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3429 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3430 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3431 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
3432
3433 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3434 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3435 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3436 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3437 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
3438
3439 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3440 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3441 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3442 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3443 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
3444};
3445
403c89ff
CW
3446static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3447 int is_ddr3,
3448 int fsb,
3449 int mem)
7662c8bd 3450{
403c89ff 3451 const struct cxsr_latency *latency;
7662c8bd 3452 int i;
7662c8bd
SL
3453
3454 if (fsb == 0 || mem == 0)
3455 return NULL;
3456
3457 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3458 latency = &cxsr_latency_table[i];
3459 if (is_desktop == latency->is_desktop &&
95534263 3460 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3461 fsb == latency->fsb_freq && mem == latency->mem_freq)
3462 return latency;
7662c8bd 3463 }
decbbcda 3464
28c97730 3465 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3466
3467 return NULL;
7662c8bd
SL
3468}
3469
f2b115e6 3470static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3471{
3472 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3473
3474 /* deactivate cxsr */
3e33d94d 3475 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3476}
3477
bcc24fb4
JB
3478/*
3479 * Latency for FIFO fetches is dependent on several factors:
3480 * - memory configuration (speed, channels)
3481 * - chipset
3482 * - current MCH state
3483 * It can be fairly high in some situations, so here we assume a fairly
3484 * pessimal value. It's a tradeoff between extra memory fetches (if we
3485 * set this value too high, the FIFO will fetch frequently to stay full)
3486 * and power consumption (set it too low to save power and we might see
3487 * FIFO underruns and display "flicker").
3488 *
3489 * A value of 5us seems to be a good balance; safe for very low end
3490 * platforms but not overly aggressive on lower latency configs.
3491 */
69e302a9 3492static const int latency_ns = 5000;
7662c8bd 3493
e70236a8 3494static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3495{
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497 uint32_t dsparb = I915_READ(DSPARB);
3498 int size;
3499
8de9b311
CW
3500 size = dsparb & 0x7f;
3501 if (plane)
3502 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3503
28c97730 3504 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3505 plane ? "B" : "A", size);
dff33cfc
JB
3506
3507 return size;
3508}
7662c8bd 3509
e70236a8
JB
3510static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3511{
3512 struct drm_i915_private *dev_priv = dev->dev_private;
3513 uint32_t dsparb = I915_READ(DSPARB);
3514 int size;
3515
8de9b311
CW
3516 size = dsparb & 0x1ff;
3517 if (plane)
3518 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3519 size >>= 1; /* Convert to cachelines */
dff33cfc 3520
28c97730 3521 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3522 plane ? "B" : "A", size);
dff33cfc
JB
3523
3524 return size;
3525}
7662c8bd 3526
e70236a8
JB
3527static int i845_get_fifo_size(struct drm_device *dev, int plane)
3528{
3529 struct drm_i915_private *dev_priv = dev->dev_private;
3530 uint32_t dsparb = I915_READ(DSPARB);
3531 int size;
3532
3533 size = dsparb & 0x7f;
3534 size >>= 2; /* Convert to cachelines */
3535
28c97730 3536 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3537 plane ? "B" : "A",
3538 size);
e70236a8
JB
3539
3540 return size;
3541}
3542
3543static int i830_get_fifo_size(struct drm_device *dev, int plane)
3544{
3545 struct drm_i915_private *dev_priv = dev->dev_private;
3546 uint32_t dsparb = I915_READ(DSPARB);
3547 int size;
3548
3549 size = dsparb & 0x7f;
3550 size >>= 1; /* Convert to cachelines */
3551
28c97730 3552 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3553 plane ? "B" : "A", size);
e70236a8
JB
3554
3555 return size;
3556}
3557
d210246a
CW
3558static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3559{
3560 struct drm_crtc *crtc, *enabled = NULL;
3561
3562 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3563 if (crtc->enabled && crtc->fb) {
3564 if (enabled)
3565 return NULL;
3566 enabled = crtc;
3567 }
3568 }
3569
3570 return enabled;
3571}
3572
3573static void pineview_update_wm(struct drm_device *dev)
d4294342
ZY
3574{
3575 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3576 struct drm_crtc *crtc;
403c89ff 3577 const struct cxsr_latency *latency;
d4294342
ZY
3578 u32 reg;
3579 unsigned long wm;
d4294342 3580
403c89ff 3581 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3582 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3583 if (!latency) {
3584 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3585 pineview_disable_cxsr(dev);
3586 return;
3587 }
3588
d210246a
CW
3589 crtc = single_enabled_crtc(dev);
3590 if (crtc) {
3591 int clock = crtc->mode.clock;
3592 int pixel_size = crtc->fb->bits_per_pixel / 8;
d4294342
ZY
3593
3594 /* Display SR */
d210246a
CW
3595 wm = intel_calculate_wm(clock, &pineview_display_wm,
3596 pineview_display_wm.fifo_size,
d4294342
ZY
3597 pixel_size, latency->display_sr);
3598 reg = I915_READ(DSPFW1);
3599 reg &= ~DSPFW_SR_MASK;
3600 reg |= wm << DSPFW_SR_SHIFT;
3601 I915_WRITE(DSPFW1, reg);
3602 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3603
3604 /* cursor SR */
d210246a
CW
3605 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3606 pineview_display_wm.fifo_size,
d4294342
ZY
3607 pixel_size, latency->cursor_sr);
3608 reg = I915_READ(DSPFW3);
3609 reg &= ~DSPFW_CURSOR_SR_MASK;
3610 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3611 I915_WRITE(DSPFW3, reg);
3612
3613 /* Display HPLL off SR */
d210246a
CW
3614 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3615 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3616 pixel_size, latency->display_hpll_disable);
3617 reg = I915_READ(DSPFW3);
3618 reg &= ~DSPFW_HPLL_SR_MASK;
3619 reg |= wm & DSPFW_HPLL_SR_MASK;
3620 I915_WRITE(DSPFW3, reg);
3621
3622 /* cursor HPLL off SR */
d210246a
CW
3623 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3624 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3625 pixel_size, latency->cursor_hpll_disable);
3626 reg = I915_READ(DSPFW3);
3627 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3628 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3629 I915_WRITE(DSPFW3, reg);
3630 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3631
3632 /* activate cxsr */
3e33d94d
CW
3633 I915_WRITE(DSPFW3,
3634 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3635 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3636 } else {
3637 pineview_disable_cxsr(dev);
3638 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3639 }
3640}
3641
417ae147
CW
3642static bool g4x_compute_wm0(struct drm_device *dev,
3643 int plane,
3644 const struct intel_watermark_params *display,
3645 int display_latency_ns,
3646 const struct intel_watermark_params *cursor,
3647 int cursor_latency_ns,
3648 int *plane_wm,
3649 int *cursor_wm)
3650{
3651 struct drm_crtc *crtc;
3652 int htotal, hdisplay, clock, pixel_size;
3653 int line_time_us, line_count;
3654 int entries, tlb_miss;
3655
3656 crtc = intel_get_crtc_for_plane(dev, plane);
3657 if (crtc->fb == NULL || !crtc->enabled)
3658 return false;
3659
3660 htotal = crtc->mode.htotal;
3661 hdisplay = crtc->mode.hdisplay;
3662 clock = crtc->mode.clock;
3663 pixel_size = crtc->fb->bits_per_pixel / 8;
3664
3665 /* Use the small buffer method to calculate plane watermark */
3666 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3667 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3668 if (tlb_miss > 0)
3669 entries += tlb_miss;
3670 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3671 *plane_wm = entries + display->guard_size;
3672 if (*plane_wm > (int)display->max_wm)
3673 *plane_wm = display->max_wm;
3674
3675 /* Use the large buffer method to calculate cursor watermark */
3676 line_time_us = ((htotal * 1000) / clock);
3677 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3678 entries = line_count * 64 * pixel_size;
3679 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3680 if (tlb_miss > 0)
3681 entries += tlb_miss;
3682 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3683 *cursor_wm = entries + cursor->guard_size;
3684 if (*cursor_wm > (int)cursor->max_wm)
3685 *cursor_wm = (int)cursor->max_wm;
3686
3687 return true;
3688}
3689
3690/*
3691 * Check the wm result.
3692 *
3693 * If any calculated watermark values is larger than the maximum value that
3694 * can be programmed into the associated watermark register, that watermark
3695 * must be disabled.
3696 */
3697static bool g4x_check_srwm(struct drm_device *dev,
3698 int display_wm, int cursor_wm,
3699 const struct intel_watermark_params *display,
3700 const struct intel_watermark_params *cursor)
652c393a 3701{
417ae147
CW
3702 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3703 display_wm, cursor_wm);
652c393a 3704
417ae147
CW
3705 if (display_wm > display->max_wm) {
3706 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3707 display_wm, display->max_wm);
3708 return false;
3709 }
0e442c60 3710
417ae147
CW
3711 if (cursor_wm > cursor->max_wm) {
3712 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3713 cursor_wm, cursor->max_wm);
3714 return false;
3715 }
0e442c60 3716
417ae147
CW
3717 if (!(display_wm || cursor_wm)) {
3718 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3719 return false;
3720 }
0e442c60 3721
417ae147
CW
3722 return true;
3723}
0e442c60 3724
417ae147 3725static bool g4x_compute_srwm(struct drm_device *dev,
d210246a
CW
3726 int plane,
3727 int latency_ns,
417ae147
CW
3728 const struct intel_watermark_params *display,
3729 const struct intel_watermark_params *cursor,
3730 int *display_wm, int *cursor_wm)
3731{
d210246a
CW
3732 struct drm_crtc *crtc;
3733 int hdisplay, htotal, pixel_size, clock;
417ae147
CW
3734 unsigned long line_time_us;
3735 int line_count, line_size;
3736 int small, large;
3737 int entries;
0e442c60 3738
417ae147
CW
3739 if (!latency_ns) {
3740 *display_wm = *cursor_wm = 0;
3741 return false;
3742 }
0e442c60 3743
d210246a
CW
3744 crtc = intel_get_crtc_for_plane(dev, plane);
3745 hdisplay = crtc->mode.hdisplay;
3746 htotal = crtc->mode.htotal;
3747 clock = crtc->mode.clock;
3748 pixel_size = crtc->fb->bits_per_pixel / 8;
3749
417ae147
CW
3750 line_time_us = (htotal * 1000) / clock;
3751 line_count = (latency_ns / line_time_us + 1000) / 1000;
3752 line_size = hdisplay * pixel_size;
0e442c60 3753
417ae147
CW
3754 /* Use the minimum of the small and large buffer method for primary */
3755 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3756 large = line_count * line_size;
0e442c60 3757
417ae147
CW
3758 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3759 *display_wm = entries + display->guard_size;
4fe5e611 3760
417ae147
CW
3761 /* calculate the self-refresh watermark for display cursor */
3762 entries = line_count * pixel_size * 64;
3763 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3764 *cursor_wm = entries + cursor->guard_size;
4fe5e611 3765
417ae147
CW
3766 return g4x_check_srwm(dev,
3767 *display_wm, *cursor_wm,
3768 display, cursor);
3769}
4fe5e611 3770
d210246a
CW
3771static inline bool single_plane_enabled(unsigned int mask)
3772{
3773 return mask && (mask & -mask) == 0;
3774}
3775
3776static void g4x_update_wm(struct drm_device *dev)
417ae147
CW
3777{
3778 static const int sr_latency_ns = 12000;
3779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
d210246a
CW
3781 int plane_sr, cursor_sr;
3782 unsigned int enabled = 0;
417ae147
CW
3783
3784 if (g4x_compute_wm0(dev, 0,
3785 &g4x_wm_info, latency_ns,
3786 &g4x_cursor_wm_info, latency_ns,
3787 &planea_wm, &cursora_wm))
d210246a 3788 enabled |= 1;
417ae147
CW
3789
3790 if (g4x_compute_wm0(dev, 1,
3791 &g4x_wm_info, latency_ns,
3792 &g4x_cursor_wm_info, latency_ns,
3793 &planeb_wm, &cursorb_wm))
d210246a 3794 enabled |= 2;
417ae147
CW
3795
3796 plane_sr = cursor_sr = 0;
d210246a
CW
3797 if (single_plane_enabled(enabled) &&
3798 g4x_compute_srwm(dev, ffs(enabled) - 1,
3799 sr_latency_ns,
417ae147
CW
3800 &g4x_wm_info,
3801 &g4x_cursor_wm_info,
3802 &plane_sr, &cursor_sr))
0e442c60 3803 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
417ae147
CW
3804 else
3805 I915_WRITE(FW_BLC_SELF,
3806 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
0e442c60 3807
308977ac
CW
3808 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3809 planea_wm, cursora_wm,
3810 planeb_wm, cursorb_wm,
3811 plane_sr, cursor_sr);
0e442c60 3812
417ae147
CW
3813 I915_WRITE(DSPFW1,
3814 (plane_sr << DSPFW_SR_SHIFT) |
0e442c60 3815 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
417ae147
CW
3816 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3817 planea_wm);
3818 I915_WRITE(DSPFW2,
3819 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
0e442c60
JB
3820 (cursora_wm << DSPFW_CURSORA_SHIFT));
3821 /* HPLL off in SR has some issues on G4x... disable it */
417ae147
CW
3822 I915_WRITE(DSPFW3,
3823 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
0e442c60 3824 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3825}
3826
d210246a 3827static void i965_update_wm(struct drm_device *dev)
7662c8bd
SL
3828{
3829 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
3830 struct drm_crtc *crtc;
3831 int srwm = 1;
4fe5e611 3832 int cursor_sr = 16;
1dc7546d
JB
3833
3834 /* Calc sr entries for one plane configs */
d210246a
CW
3835 crtc = single_enabled_crtc(dev);
3836 if (crtc) {
1dc7546d 3837 /* self-refresh has much higher latency */
69e302a9 3838 static const int sr_latency_ns = 12000;
d210246a
CW
3839 int clock = crtc->mode.clock;
3840 int htotal = crtc->mode.htotal;
3841 int hdisplay = crtc->mode.hdisplay;
3842 int pixel_size = crtc->fb->bits_per_pixel / 8;
3843 unsigned long line_time_us;
3844 int entries;
1dc7546d 3845
d210246a 3846 line_time_us = ((htotal * 1000) / clock);
1dc7546d
JB
3847
3848 /* Use ns/us then divide to preserve precision */
d210246a
CW
3849 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3850 pixel_size * hdisplay;
3851 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
d210246a 3852 srwm = I965_FIFO_SIZE - entries;
1dc7546d
JB
3853 if (srwm < 0)
3854 srwm = 1;
1b07e04e 3855 srwm &= 0x1ff;
308977ac
CW
3856 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3857 entries, srwm);
4fe5e611 3858
d210246a 3859 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3860 pixel_size * 64;
d210246a 3861 entries = DIV_ROUND_UP(entries,
8de9b311 3862 i965_cursor_wm_info.cacheline_size);
4fe5e611 3863 cursor_sr = i965_cursor_wm_info.fifo_size -
d210246a 3864 (entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3865
3866 if (cursor_sr > i965_cursor_wm_info.max_wm)
3867 cursor_sr = i965_cursor_wm_info.max_wm;
3868
3869 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3870 "cursor %d\n", srwm, cursor_sr);
3871
a6c45cf0 3872 if (IS_CRESTLINE(dev))
adcdbc66 3873 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3874 } else {
3875 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3876 if (IS_CRESTLINE(dev))
adcdbc66
JB
3877 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3878 & ~FW_BLC_SELF_EN);
1dc7546d 3879 }
7662c8bd 3880
1dc7546d
JB
3881 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3882 srwm);
7662c8bd
SL
3883
3884 /* 965 has limitations... */
417ae147
CW
3885 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3886 (8 << 16) | (8 << 8) | (8 << 0));
7662c8bd 3887 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3888 /* update cursor SR watermark */
3889 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3890}
3891
d210246a 3892static void i9xx_update_wm(struct drm_device *dev)
7662c8bd
SL
3893{
3894 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3895 const struct intel_watermark_params *wm_info;
dff33cfc
JB
3896 uint32_t fwater_lo;
3897 uint32_t fwater_hi;
d210246a
CW
3898 int cwm, srwm = 1;
3899 int fifo_size;
dff33cfc 3900 int planea_wm, planeb_wm;
d210246a 3901 struct drm_crtc *crtc, *enabled = NULL;
7662c8bd 3902
72557b4f 3903 if (IS_I945GM(dev))
d210246a 3904 wm_info = &i945_wm_info;
a6c45cf0 3905 else if (!IS_GEN2(dev))
d210246a 3906 wm_info = &i915_wm_info;
7662c8bd 3907 else
d210246a
CW
3908 wm_info = &i855_wm_info;
3909
3910 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3911 crtc = intel_get_crtc_for_plane(dev, 0);
3912 if (crtc->enabled && crtc->fb) {
3913 planea_wm = intel_calculate_wm(crtc->mode.clock,
3914 wm_info, fifo_size,
3915 crtc->fb->bits_per_pixel / 8,
3916 latency_ns);
3917 enabled = crtc;
3918 } else
3919 planea_wm = fifo_size - wm_info->guard_size;
3920
3921 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3922 crtc = intel_get_crtc_for_plane(dev, 1);
3923 if (crtc->enabled && crtc->fb) {
3924 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3925 wm_info, fifo_size,
3926 crtc->fb->bits_per_pixel / 8,
3927 latency_ns);
3928 if (enabled == NULL)
3929 enabled = crtc;
3930 else
3931 enabled = NULL;
3932 } else
3933 planeb_wm = fifo_size - wm_info->guard_size;
7662c8bd 3934
28c97730 3935 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3936
3937 /*
3938 * Overlay gets an aggressive default since video jitter is bad.
3939 */
3940 cwm = 2;
3941
18b2190c
AL
3942 /* Play safe and disable self-refresh before adjusting watermarks. */
3943 if (IS_I945G(dev) || IS_I945GM(dev))
3944 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3945 else if (IS_I915GM(dev))
3946 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3947
dff33cfc 3948 /* Calc sr entries for one plane configs */
d210246a 3949 if (HAS_FW_BLC(dev) && enabled) {
dff33cfc 3950 /* self-refresh has much higher latency */
69e302a9 3951 static const int sr_latency_ns = 6000;
d210246a
CW
3952 int clock = enabled->mode.clock;
3953 int htotal = enabled->mode.htotal;
3954 int hdisplay = enabled->mode.hdisplay;
3955 int pixel_size = enabled->fb->bits_per_pixel / 8;
3956 unsigned long line_time_us;
3957 int entries;
dff33cfc 3958
d210246a 3959 line_time_us = (htotal * 1000) / clock;
dff33cfc
JB
3960
3961 /* Use ns/us then divide to preserve precision */
d210246a
CW
3962 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3963 pixel_size * hdisplay;
3964 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3965 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3966 srwm = wm_info->fifo_size - entries;
dff33cfc
JB
3967 if (srwm < 0)
3968 srwm = 1;
ee980b80
LP
3969
3970 if (IS_I945G(dev) || IS_I945GM(dev))
18b2190c
AL
3971 I915_WRITE(FW_BLC_SELF,
3972 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3973 else if (IS_I915GM(dev))
ee980b80 3974 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
7662c8bd
SL
3975 }
3976
28c97730 3977 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 3978 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3979
dff33cfc
JB
3980 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3981 fwater_hi = (cwm & 0x1f);
3982
3983 /* Set request length to 8 cachelines per fetch */
3984 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3985 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3986
3987 I915_WRITE(FW_BLC, fwater_lo);
3988 I915_WRITE(FW_BLC2, fwater_hi);
18b2190c 3989
d210246a
CW
3990 if (HAS_FW_BLC(dev)) {
3991 if (enabled) {
3992 if (IS_I945G(dev) || IS_I945GM(dev))
3993 I915_WRITE(FW_BLC_SELF,
3994 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
3995 else if (IS_I915GM(dev))
3996 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3997 DRM_DEBUG_KMS("memory self refresh enabled\n");
3998 } else
3999 DRM_DEBUG_KMS("memory self refresh disabled\n");
4000 }
7662c8bd
SL
4001}
4002
d210246a 4003static void i830_update_wm(struct drm_device *dev)
7662c8bd
SL
4004{
4005 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4006 struct drm_crtc *crtc;
4007 uint32_t fwater_lo;
dff33cfc 4008 int planea_wm;
7662c8bd 4009
d210246a
CW
4010 crtc = single_enabled_crtc(dev);
4011 if (crtc == NULL)
4012 return;
7662c8bd 4013
d210246a
CW
4014 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4015 dev_priv->display.get_fifo_size(dev, 0),
4016 crtc->fb->bits_per_pixel / 8,
4017 latency_ns);
4018 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
f3601326
JB
4019 fwater_lo |= (3<<8) | planea_wm;
4020
28c97730 4021 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
4022
4023 I915_WRITE(FW_BLC, fwater_lo);
4024}
4025
7f8a8569 4026#define ILK_LP0_PLANE_LATENCY 700
c936f44d 4027#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 4028
4ed765f9
CW
4029static bool ironlake_compute_wm0(struct drm_device *dev,
4030 int pipe,
1398261a 4031 const struct intel_watermark_params *display,
a0fa62d3 4032 int display_latency_ns,
1398261a 4033 const struct intel_watermark_params *cursor,
a0fa62d3 4034 int cursor_latency_ns,
4ed765f9
CW
4035 int *plane_wm,
4036 int *cursor_wm)
7f8a8569 4037{
c936f44d 4038 struct drm_crtc *crtc;
db66e37d
CW
4039 int htotal, hdisplay, clock, pixel_size;
4040 int line_time_us, line_count;
4041 int entries, tlb_miss;
c936f44d 4042
4ed765f9
CW
4043 crtc = intel_get_crtc_for_pipe(dev, pipe);
4044 if (crtc->fb == NULL || !crtc->enabled)
4045 return false;
7f8a8569 4046
4ed765f9
CW
4047 htotal = crtc->mode.htotal;
4048 hdisplay = crtc->mode.hdisplay;
4049 clock = crtc->mode.clock;
4050 pixel_size = crtc->fb->bits_per_pixel / 8;
4051
4052 /* Use the small buffer method to calculate plane watermark */
a0fa62d3 4053 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
db66e37d
CW
4054 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4055 if (tlb_miss > 0)
4056 entries += tlb_miss;
1398261a
YL
4057 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4058 *plane_wm = entries + display->guard_size;
4059 if (*plane_wm > (int)display->max_wm)
4060 *plane_wm = display->max_wm;
4ed765f9
CW
4061
4062 /* Use the large buffer method to calculate cursor watermark */
4063 line_time_us = ((htotal * 1000) / clock);
a0fa62d3 4064 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4ed765f9 4065 entries = line_count * 64 * pixel_size;
db66e37d
CW
4066 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4067 if (tlb_miss > 0)
4068 entries += tlb_miss;
1398261a
YL
4069 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4070 *cursor_wm = entries + cursor->guard_size;
4071 if (*cursor_wm > (int)cursor->max_wm)
4072 *cursor_wm = (int)cursor->max_wm;
7f8a8569 4073
4ed765f9
CW
4074 return true;
4075}
c936f44d 4076
1398261a
YL
4077/*
4078 * Check the wm result.
4079 *
4080 * If any calculated watermark values is larger than the maximum value that
4081 * can be programmed into the associated watermark register, that watermark
4082 * must be disabled.
1398261a 4083 */
b79d4990
JB
4084static bool ironlake_check_srwm(struct drm_device *dev, int level,
4085 int fbc_wm, int display_wm, int cursor_wm,
4086 const struct intel_watermark_params *display,
4087 const struct intel_watermark_params *cursor)
1398261a
YL
4088{
4089 struct drm_i915_private *dev_priv = dev->dev_private;
4090
4091 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4092 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4093
4094 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4095 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4096 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
4097
4098 /* fbc has it's own way to disable FBC WM */
4099 I915_WRITE(DISP_ARB_CTL,
4100 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4101 return false;
4102 }
4103
b79d4990 4104 if (display_wm > display->max_wm) {
1398261a 4105 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4106 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
4107 return false;
4108 }
4109
b79d4990 4110 if (cursor_wm > cursor->max_wm) {
1398261a 4111 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4112 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
4113 return false;
4114 }
4115
4116 if (!(fbc_wm || display_wm || cursor_wm)) {
4117 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4118 return false;
4119 }
4120
4121 return true;
4122}
4123
4124/*
4125 * Compute watermark values of WM[1-3],
4126 */
d210246a
CW
4127static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4128 int latency_ns,
b79d4990
JB
4129 const struct intel_watermark_params *display,
4130 const struct intel_watermark_params *cursor,
4131 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a 4132{
d210246a 4133 struct drm_crtc *crtc;
1398261a 4134 unsigned long line_time_us;
d210246a 4135 int hdisplay, htotal, pixel_size, clock;
b79d4990 4136 int line_count, line_size;
1398261a
YL
4137 int small, large;
4138 int entries;
1398261a
YL
4139
4140 if (!latency_ns) {
4141 *fbc_wm = *display_wm = *cursor_wm = 0;
4142 return false;
4143 }
4144
d210246a
CW
4145 crtc = intel_get_crtc_for_plane(dev, plane);
4146 hdisplay = crtc->mode.hdisplay;
4147 htotal = crtc->mode.htotal;
4148 clock = crtc->mode.clock;
4149 pixel_size = crtc->fb->bits_per_pixel / 8;
4150
1398261a
YL
4151 line_time_us = (htotal * 1000) / clock;
4152 line_count = (latency_ns / line_time_us + 1000) / 1000;
4153 line_size = hdisplay * pixel_size;
4154
4155 /* Use the minimum of the small and large buffer method for primary */
4156 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4157 large = line_count * line_size;
4158
b79d4990
JB
4159 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4160 *display_wm = entries + display->guard_size;
1398261a
YL
4161
4162 /*
b79d4990 4163 * Spec says:
1398261a
YL
4164 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4165 */
4166 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4167
4168 /* calculate the self-refresh watermark for display cursor */
4169 entries = line_count * pixel_size * 64;
b79d4990
JB
4170 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4171 *cursor_wm = entries + cursor->guard_size;
1398261a 4172
b79d4990
JB
4173 return ironlake_check_srwm(dev, level,
4174 *fbc_wm, *display_wm, *cursor_wm,
4175 display, cursor);
4176}
4177
d210246a 4178static void ironlake_update_wm(struct drm_device *dev)
b79d4990
JB
4179{
4180 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4181 int fbc_wm, plane_wm, cursor_wm;
4182 unsigned int enabled;
b79d4990
JB
4183
4184 enabled = 0;
4185 if (ironlake_compute_wm0(dev, 0,
4186 &ironlake_display_wm_info,
4187 ILK_LP0_PLANE_LATENCY,
4188 &ironlake_cursor_wm_info,
4189 ILK_LP0_CURSOR_LATENCY,
4190 &plane_wm, &cursor_wm)) {
4191 I915_WRITE(WM0_PIPEA_ILK,
4192 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4193 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4194 " plane %d, " "cursor: %d\n",
4195 plane_wm, cursor_wm);
d210246a 4196 enabled |= 1;
b79d4990
JB
4197 }
4198
4199 if (ironlake_compute_wm0(dev, 1,
4200 &ironlake_display_wm_info,
4201 ILK_LP0_PLANE_LATENCY,
4202 &ironlake_cursor_wm_info,
4203 ILK_LP0_CURSOR_LATENCY,
4204 &plane_wm, &cursor_wm)) {
4205 I915_WRITE(WM0_PIPEB_ILK,
4206 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4207 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4208 " plane %d, cursor: %d\n",
4209 plane_wm, cursor_wm);
d210246a 4210 enabled |= 2;
b79d4990
JB
4211 }
4212
4213 /*
4214 * Calculate and update the self-refresh watermark only when one
4215 * display plane is used.
4216 */
4217 I915_WRITE(WM3_LP_ILK, 0);
4218 I915_WRITE(WM2_LP_ILK, 0);
4219 I915_WRITE(WM1_LP_ILK, 0);
4220
d210246a 4221 if (!single_plane_enabled(enabled))
b79d4990 4222 return;
d210246a 4223 enabled = ffs(enabled) - 1;
b79d4990
JB
4224
4225 /* WM1 */
d210246a
CW
4226 if (!ironlake_compute_srwm(dev, 1, enabled,
4227 ILK_READ_WM1_LATENCY() * 500,
b79d4990
JB
4228 &ironlake_display_srwm_info,
4229 &ironlake_cursor_srwm_info,
4230 &fbc_wm, &plane_wm, &cursor_wm))
4231 return;
4232
4233 I915_WRITE(WM1_LP_ILK,
4234 WM1_LP_SR_EN |
4235 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4236 (fbc_wm << WM1_LP_FBC_SHIFT) |
4237 (plane_wm << WM1_LP_SR_SHIFT) |
4238 cursor_wm);
4239
4240 /* WM2 */
d210246a
CW
4241 if (!ironlake_compute_srwm(dev, 2, enabled,
4242 ILK_READ_WM2_LATENCY() * 500,
b79d4990
JB
4243 &ironlake_display_srwm_info,
4244 &ironlake_cursor_srwm_info,
4245 &fbc_wm, &plane_wm, &cursor_wm))
4246 return;
4247
4248 I915_WRITE(WM2_LP_ILK,
4249 WM2_LP_EN |
4250 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4251 (fbc_wm << WM1_LP_FBC_SHIFT) |
4252 (plane_wm << WM1_LP_SR_SHIFT) |
4253 cursor_wm);
4254
4255 /*
4256 * WM3 is unsupported on ILK, probably because we don't have latency
4257 * data for that power state
4258 */
1398261a
YL
4259}
4260
d210246a 4261static void sandybridge_update_wm(struct drm_device *dev)
1398261a
YL
4262{
4263 struct drm_i915_private *dev_priv = dev->dev_private;
a0fa62d3 4264 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
d210246a
CW
4265 int fbc_wm, plane_wm, cursor_wm;
4266 unsigned int enabled;
1398261a
YL
4267
4268 enabled = 0;
4269 if (ironlake_compute_wm0(dev, 0,
4270 &sandybridge_display_wm_info, latency,
4271 &sandybridge_cursor_wm_info, latency,
4272 &plane_wm, &cursor_wm)) {
4273 I915_WRITE(WM0_PIPEA_ILK,
4274 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4275 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4276 " plane %d, " "cursor: %d\n",
4277 plane_wm, cursor_wm);
d210246a 4278 enabled |= 1;
1398261a
YL
4279 }
4280
4281 if (ironlake_compute_wm0(dev, 1,
4282 &sandybridge_display_wm_info, latency,
4283 &sandybridge_cursor_wm_info, latency,
4284 &plane_wm, &cursor_wm)) {
4285 I915_WRITE(WM0_PIPEB_ILK,
4286 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4287 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4288 " plane %d, cursor: %d\n",
4289 plane_wm, cursor_wm);
d210246a 4290 enabled |= 2;
1398261a
YL
4291 }
4292
4293 /*
4294 * Calculate and update the self-refresh watermark only when one
4295 * display plane is used.
4296 *
4297 * SNB support 3 levels of watermark.
4298 *
4299 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4300 * and disabled in the descending order
4301 *
4302 */
4303 I915_WRITE(WM3_LP_ILK, 0);
4304 I915_WRITE(WM2_LP_ILK, 0);
4305 I915_WRITE(WM1_LP_ILK, 0);
4306
d210246a 4307 if (!single_plane_enabled(enabled))
1398261a 4308 return;
d210246a 4309 enabled = ffs(enabled) - 1;
1398261a
YL
4310
4311 /* WM1 */
d210246a
CW
4312 if (!ironlake_compute_srwm(dev, 1, enabled,
4313 SNB_READ_WM1_LATENCY() * 500,
b79d4990
JB
4314 &sandybridge_display_srwm_info,
4315 &sandybridge_cursor_srwm_info,
4316 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4317 return;
4318
4319 I915_WRITE(WM1_LP_ILK,
4320 WM1_LP_SR_EN |
4321 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4322 (fbc_wm << WM1_LP_FBC_SHIFT) |
4323 (plane_wm << WM1_LP_SR_SHIFT) |
4324 cursor_wm);
4325
4326 /* WM2 */
d210246a
CW
4327 if (!ironlake_compute_srwm(dev, 2, enabled,
4328 SNB_READ_WM2_LATENCY() * 500,
b79d4990
JB
4329 &sandybridge_display_srwm_info,
4330 &sandybridge_cursor_srwm_info,
4331 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4332 return;
4333
4334 I915_WRITE(WM2_LP_ILK,
4335 WM2_LP_EN |
4336 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4337 (fbc_wm << WM1_LP_FBC_SHIFT) |
4338 (plane_wm << WM1_LP_SR_SHIFT) |
4339 cursor_wm);
4340
4341 /* WM3 */
d210246a
CW
4342 if (!ironlake_compute_srwm(dev, 3, enabled,
4343 SNB_READ_WM3_LATENCY() * 500,
b79d4990
JB
4344 &sandybridge_display_srwm_info,
4345 &sandybridge_cursor_srwm_info,
4346 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4347 return;
4348
4349 I915_WRITE(WM3_LP_ILK,
4350 WM3_LP_EN |
4351 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4352 (fbc_wm << WM1_LP_FBC_SHIFT) |
4353 (plane_wm << WM1_LP_SR_SHIFT) |
4354 cursor_wm);
4355}
4356
7662c8bd
SL
4357/**
4358 * intel_update_watermarks - update FIFO watermark values based on current modes
4359 *
4360 * Calculate watermark values for the various WM regs based on current mode
4361 * and plane configuration.
4362 *
4363 * There are several cases to deal with here:
4364 * - normal (i.e. non-self-refresh)
4365 * - self-refresh (SR) mode
4366 * - lines are large relative to FIFO size (buffer can hold up to 2)
4367 * - lines are small relative to FIFO size (buffer can hold more than 2
4368 * lines), so need to account for TLB latency
4369 *
4370 * The normal calculation is:
4371 * watermark = dotclock * bytes per pixel * latency
4372 * where latency is platform & configuration dependent (we assume pessimal
4373 * values here).
4374 *
4375 * The SR calculation is:
4376 * watermark = (trunc(latency/line time)+1) * surface width *
4377 * bytes per pixel
4378 * where
4379 * line time = htotal / dotclock
fa143215 4380 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
4381 * and latency is assumed to be high, as above.
4382 *
4383 * The final value programmed to the register should always be rounded up,
4384 * and include an extra 2 entries to account for clock crossings.
4385 *
4386 * We don't use the sprite, so we can ignore that. And on Crestline we have
4387 * to set the non-SR watermarks to 8.
5eddb70b 4388 */
7662c8bd
SL
4389static void intel_update_watermarks(struct drm_device *dev)
4390{
e70236a8 4391 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 4392
d210246a
CW
4393 if (dev_priv->display.update_wm)
4394 dev_priv->display.update_wm(dev);
7662c8bd
SL
4395}
4396
a7615030
CW
4397static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4398{
4399 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4400}
4401
5c3b82e2
CW
4402static int intel_crtc_mode_set(struct drm_crtc *crtc,
4403 struct drm_display_mode *mode,
4404 struct drm_display_mode *adjusted_mode,
4405 int x, int y,
4406 struct drm_framebuffer *old_fb)
79e53945
JB
4407{
4408 struct drm_device *dev = crtc->dev;
4409 struct drm_i915_private *dev_priv = dev->dev_private;
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4411 int pipe = intel_crtc->pipe;
80824003 4412 int plane = intel_crtc->plane;
5eddb70b 4413 u32 fp_reg, dpll_reg;
c751ce4f 4414 int refclk, num_connectors = 0;
652c393a 4415 intel_clock_t clock, reduced_clock;
5eddb70b 4416 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 4417 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 4418 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 4419 struct intel_encoder *has_edp_encoder = NULL;
79e53945 4420 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 4421 struct intel_encoder *encoder;
d4906093 4422 const intel_limit_t *limit;
5c3b82e2 4423 int ret;
2c07245f 4424 struct fdi_m_n m_n = {0};
5eddb70b 4425 u32 reg, temp;
aa9b500d 4426 u32 lvds_sync = 0;
5eb08b69 4427 int target_clock;
79e53945
JB
4428
4429 drm_vblank_pre_modeset(dev, pipe);
4430
5eddb70b
CW
4431 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4432 if (encoder->base.crtc != crtc)
79e53945
JB
4433 continue;
4434
5eddb70b 4435 switch (encoder->type) {
79e53945
JB
4436 case INTEL_OUTPUT_LVDS:
4437 is_lvds = true;
4438 break;
4439 case INTEL_OUTPUT_SDVO:
7d57382e 4440 case INTEL_OUTPUT_HDMI:
79e53945 4441 is_sdvo = true;
5eddb70b 4442 if (encoder->needs_tv_clock)
e2f0ba97 4443 is_tv = true;
79e53945
JB
4444 break;
4445 case INTEL_OUTPUT_DVO:
4446 is_dvo = true;
4447 break;
4448 case INTEL_OUTPUT_TVOUT:
4449 is_tv = true;
4450 break;
4451 case INTEL_OUTPUT_ANALOG:
4452 is_crt = true;
4453 break;
a4fc5ed6
KP
4454 case INTEL_OUTPUT_DISPLAYPORT:
4455 is_dp = true;
4456 break;
32f9d658 4457 case INTEL_OUTPUT_EDP:
5eddb70b 4458 has_edp_encoder = encoder;
32f9d658 4459 break;
79e53945 4460 }
43565a06 4461
c751ce4f 4462 num_connectors++;
79e53945
JB
4463 }
4464
a7615030 4465 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
43565a06 4466 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 4467 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 4468 refclk / 1000);
a6c45cf0 4469 } else if (!IS_GEN2(dev)) {
79e53945 4470 refclk = 96000;
1cb1b75e
JB
4471 if (HAS_PCH_SPLIT(dev) &&
4472 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 4473 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
4474 } else {
4475 refclk = 48000;
4476 }
4477
d4906093
ML
4478 /*
4479 * Returns a set of divisors for the desired target clock with the given
4480 * refclk, or FALSE. The returned values represent the clock equation:
4481 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4482 */
1b894b59 4483 limit = intel_limit(crtc, refclk);
d4906093 4484 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
4485 if (!ok) {
4486 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 4487 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4488 return -EINVAL;
79e53945
JB
4489 }
4490
cda4b7d3 4491 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 4492 intel_crtc_update_cursor(crtc, true);
cda4b7d3 4493
ddc9003c
ZY
4494 if (is_lvds && dev_priv->lvds_downclock_avail) {
4495 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
4496 dev_priv->lvds_downclock,
4497 refclk,
4498 &reduced_clock);
18f9ed12
ZY
4499 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4500 /*
4501 * If the different P is found, it means that we can't
4502 * switch the display clock by using the FP0/FP1.
4503 * In such case we will disable the LVDS downclock
4504 * feature.
4505 */
4506 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 4507 "LVDS clock/downclock\n");
18f9ed12
ZY
4508 has_reduced_clock = 0;
4509 }
652c393a 4510 }
7026d4ac
ZW
4511 /* SDVO TV has fixed PLL values depend on its clock range,
4512 this mirrors vbios setting. */
4513 if (is_sdvo && is_tv) {
4514 if (adjusted_mode->clock >= 100000
5eddb70b 4515 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
4516 clock.p1 = 2;
4517 clock.p2 = 10;
4518 clock.n = 3;
4519 clock.m1 = 16;
4520 clock.m2 = 8;
4521 } else if (adjusted_mode->clock >= 140500
5eddb70b 4522 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
4523 clock.p1 = 1;
4524 clock.p2 = 10;
4525 clock.n = 6;
4526 clock.m1 = 12;
4527 clock.m2 = 8;
4528 }
4529 }
4530
2c07245f 4531 /* FDI link */
bad720ff 4532 if (HAS_PCH_SPLIT(dev)) {
49078f7d 4533 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 4534 int lane = 0, link_bw, bpp;
5c5313c8 4535 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 4536 according to current link config */
858bc21f 4537 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 4538 target_clock = mode->clock;
8e647a27
CW
4539 intel_edp_link_config(has_edp_encoder,
4540 &lane, &link_bw);
32f9d658 4541 } else {
5c5313c8 4542 /* [e]DP over FDI requires target mode clock
32f9d658 4543 instead of link clock */
5c5313c8 4544 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
4545 target_clock = mode->clock;
4546 else
4547 target_clock = adjusted_mode->clock;
021357ac
CW
4548
4549 /* FDI is a binary signal running at ~2.7GHz, encoding
4550 * each output octet as 10 bits. The actual frequency
4551 * is stored as a divider into a 100MHz clock, and the
4552 * mode pixel clock is stored in units of 1KHz.
4553 * Hence the bw of each lane in terms of the mode signal
4554 * is:
4555 */
4556 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 4557 }
58a27471
ZW
4558
4559 /* determine panel color depth */
5eddb70b 4560 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
4561 temp &= ~PIPE_BPC_MASK;
4562 if (is_lvds) {
e5a95eb7 4563 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 4564 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
4565 temp |= PIPE_8BPC;
4566 else
4567 temp |= PIPE_6BPC;
1d850362 4568 } else if (has_edp_encoder) {
5ceb0f9b 4569 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
4570 case 8:
4571 temp |= PIPE_8BPC;
4572 break;
4573 case 10:
4574 temp |= PIPE_10BPC;
4575 break;
4576 case 6:
4577 temp |= PIPE_6BPC;
4578 break;
4579 case 12:
4580 temp |= PIPE_12BPC;
4581 break;
4582 }
e5a95eb7
ZY
4583 } else
4584 temp |= PIPE_8BPC;
5eddb70b 4585 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4586
4587 switch (temp & PIPE_BPC_MASK) {
4588 case PIPE_8BPC:
4589 bpp = 24;
4590 break;
4591 case PIPE_10BPC:
4592 bpp = 30;
4593 break;
4594 case PIPE_6BPC:
4595 bpp = 18;
4596 break;
4597 case PIPE_12BPC:
4598 bpp = 36;
4599 break;
4600 default:
4601 DRM_ERROR("unknown pipe bpc value\n");
4602 bpp = 24;
4603 }
4604
77ffb597
AJ
4605 if (!lane) {
4606 /*
4607 * Account for spread spectrum to avoid
4608 * oversubscribing the link. Max center spread
4609 * is 2.5%; use 5% for safety's sake.
4610 */
4611 u32 bps = target_clock * bpp * 21 / 20;
4612 lane = bps / (link_bw * 8) + 1;
4613 }
4614
4615 intel_crtc->fdi_lanes = lane;
4616
49078f7d
CW
4617 if (pixel_multiplier > 1)
4618 link_bw *= pixel_multiplier;
f2b115e6 4619 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4620 }
2c07245f 4621
c038e51e
ZW
4622 /* Ironlake: try to setup display ref clock before DPLL
4623 * enabling. This is only under driver's control after
4624 * PCH B stepping, previous chipset stepping should be
4625 * ignoring this setting.
4626 */
bad720ff 4627 if (HAS_PCH_SPLIT(dev)) {
633f2ea2
CW
4628 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4629
c038e51e 4630 temp = I915_READ(PCH_DREF_CONTROL);
633f2ea2
CW
4631
4632 /* First clear the current state for output switching */
4633 temp &= ~DREF_SSC1_ENABLE;
4634 temp &= ~DREF_SSC4_ENABLE;
4635 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
c038e51e 4636 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
c038e51e 4637 temp &= ~DREF_SSC_SOURCE_MASK;
633f2ea2 4638 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
c038e51e 4639 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4640
5eddb70b 4641 POSTING_READ(PCH_DREF_CONTROL);
c038e51e
ZW
4642 udelay(200);
4643
633f2ea2
CW
4644 if ((is_lvds || has_edp_encoder) &&
4645 intel_panel_use_ssc(dev_priv)) {
4646 temp |= DREF_SSC_SOURCE_ENABLE;
4647 if (has_edp_encoder) {
4648 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4649 /* Enable CPU source on CPU attached eDP */
7f823282 4650 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
633f2ea2
CW
4651 } else {
4652 /* Enable SSC on PCH eDP if needed */
7f823282
JB
4653 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4654 }
633f2ea2 4655 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4656 }
633f2ea2
CW
4657 if (!dev_priv->display_clock_mode)
4658 temp |= DREF_SSC1_ENABLE;
4659 } else {
4660 if (dev_priv->display_clock_mode)
4661 temp |= DREF_NONSPREAD_CK505_ENABLE;
4662 else
4663 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4664 if (has_edp_encoder &&
4665 !intel_encoder_is_pch_edp(&has_edp_encoder->base))
4666 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
c038e51e 4667 }
633f2ea2
CW
4668
4669 I915_WRITE(PCH_DREF_CONTROL, temp);
4670 POSTING_READ(PCH_DREF_CONTROL);
4671 udelay(200);
c038e51e
ZW
4672 }
4673
f2b115e6 4674 if (IS_PINEVIEW(dev)) {
2177832f 4675 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4676 if (has_reduced_clock)
4677 fp2 = (1 << reduced_clock.n) << 16 |
4678 reduced_clock.m1 << 8 | reduced_clock.m2;
4679 } else {
2177832f 4680 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4681 if (has_reduced_clock)
4682 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4683 reduced_clock.m2;
4684 }
79e53945 4685
c1858123
CW
4686 /* Enable autotuning of the PLL clock (if permissible) */
4687 if (HAS_PCH_SPLIT(dev)) {
4688 int factor = 21;
4689
4690 if (is_lvds) {
a7615030 4691 if ((intel_panel_use_ssc(dev_priv) &&
c1858123
CW
4692 dev_priv->lvds_ssc_freq == 100) ||
4693 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4694 factor = 25;
4695 } else if (is_sdvo && is_tv)
4696 factor = 20;
4697
4698 if (clock.m1 < factor * clock.n)
4699 fp |= FP_CB_TUNE;
4700 }
4701
5eddb70b 4702 dpll = 0;
bad720ff 4703 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4704 dpll = DPLL_VGA_MODE_DIS;
4705
a6c45cf0 4706 if (!IS_GEN2(dev)) {
79e53945
JB
4707 if (is_lvds)
4708 dpll |= DPLLB_MODE_LVDS;
4709 else
4710 dpll |= DPLLB_MODE_DAC_SERIAL;
4711 if (is_sdvo) {
6c9547ff
CW
4712 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4713 if (pixel_multiplier > 1) {
4714 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4715 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4716 else if (HAS_PCH_SPLIT(dev))
4717 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4718 }
79e53945 4719 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4720 }
83240120 4721 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4722 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4723
4724 /* compute bitmask from p1 value */
f2b115e6
AJ
4725 if (IS_PINEVIEW(dev))
4726 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4727 else {
2177832f 4728 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4729 /* also FPA1 */
bad720ff 4730 if (HAS_PCH_SPLIT(dev))
2c07245f 4731 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4732 if (IS_G4X(dev) && has_reduced_clock)
4733 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4734 }
79e53945
JB
4735 switch (clock.p2) {
4736 case 5:
4737 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4738 break;
4739 case 7:
4740 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4741 break;
4742 case 10:
4743 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4744 break;
4745 case 14:
4746 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4747 break;
4748 }
a6c45cf0 4749 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4750 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4751 } else {
4752 if (is_lvds) {
4753 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4754 } else {
4755 if (clock.p1 == 2)
4756 dpll |= PLL_P1_DIVIDE_BY_TWO;
4757 else
4758 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4759 if (clock.p2 == 4)
4760 dpll |= PLL_P2_DIVIDE_BY_4;
4761 }
4762 }
4763
43565a06
KH
4764 if (is_sdvo && is_tv)
4765 dpll |= PLL_REF_INPUT_TVCLKINBC;
4766 else if (is_tv)
79e53945 4767 /* XXX: just matching BIOS for now */
43565a06 4768 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4769 dpll |= 3;
a7615030 4770 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 4771 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4772 else
4773 dpll |= PLL_REF_INPUT_DREFCLK;
4774
4775 /* setup pipeconf */
5eddb70b 4776 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4777
4778 /* Set up the display plane register */
4779 dspcntr = DISPPLANE_GAMMA_ENABLE;
4780
f2b115e6 4781 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4782 enable color space conversion */
bad720ff 4783 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4784 if (pipe == 0)
80824003 4785 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4786 else
4787 dspcntr |= DISPPLANE_SEL_PIPE_B;
4788 }
79e53945 4789
a6c45cf0 4790 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4791 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4792 * core speed.
4793 *
4794 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4795 * pipe == 0 check?
4796 */
e70236a8
JB
4797 if (mode->clock >
4798 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4799 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4800 else
5eddb70b 4801 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4802 }
4803
b24e7179 4804 if (!HAS_PCH_SPLIT(dev))
65993d64 4805 dpll |= DPLL_VCO_ENABLE;
8d86dc6a 4806
28c97730 4807 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4808 drm_mode_debug_printmodeline(mode);
4809
f2b115e6 4810 /* assign to Ironlake registers */
bad720ff 4811 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4812 fp_reg = PCH_FP0(pipe);
4813 dpll_reg = PCH_DPLL(pipe);
4814 } else {
4815 fp_reg = FP0(pipe);
4816 dpll_reg = DPLL(pipe);
2c07245f 4817 }
79e53945 4818
5c5313c8
JB
4819 /* PCH eDP needs FDI, but CPU eDP does not */
4820 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4821 I915_WRITE(fp_reg, fp);
4822 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4823
4824 POSTING_READ(dpll_reg);
79e53945
JB
4825 udelay(150);
4826 }
4827
8db9d77b
ZW
4828 /* enable transcoder DPLL */
4829 if (HAS_PCH_CPT(dev)) {
4830 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4831 if (pipe == 0)
4832 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4833 else
5eddb70b 4834 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4835 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4836
4837 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4838 udelay(150);
4839 }
4840
79e53945
JB
4841 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4842 * This is an exception to the general rule that mode_set doesn't turn
4843 * things on.
4844 */
4845 if (is_lvds) {
5eddb70b 4846 reg = LVDS;
bad720ff 4847 if (HAS_PCH_SPLIT(dev))
5eddb70b 4848 reg = PCH_LVDS;
541998a1 4849
5eddb70b
CW
4850 temp = I915_READ(reg);
4851 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4852 if (pipe == 1) {
4853 if (HAS_PCH_CPT(dev))
5eddb70b 4854 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4855 else
5eddb70b 4856 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4857 } else {
4858 if (HAS_PCH_CPT(dev))
5eddb70b 4859 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4860 else
5eddb70b 4861 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4862 }
a3e17eb8 4863 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4864 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4865 /* Set the B0-B3 data pairs corresponding to whether we're going to
4866 * set the DPLLs for dual-channel mode or not.
4867 */
4868 if (clock.p2 == 7)
5eddb70b 4869 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4870 else
5eddb70b 4871 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4872
4873 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4874 * appropriately here, but we need to look more thoroughly into how
4875 * panels behave in the two modes.
4876 */
434ed097 4877 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4878 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4879 if (dev_priv->lvds_dither)
5eddb70b 4880 temp |= LVDS_ENABLE_DITHER;
434ed097 4881 else
5eddb70b 4882 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4883 }
aa9b500d
BF
4884 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4885 lvds_sync |= LVDS_HSYNC_POLARITY;
4886 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4887 lvds_sync |= LVDS_VSYNC_POLARITY;
4888 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4889 != lvds_sync) {
4890 char flags[2] = "-+";
4891 DRM_INFO("Changing LVDS panel from "
4892 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4893 flags[!(temp & LVDS_HSYNC_POLARITY)],
4894 flags[!(temp & LVDS_VSYNC_POLARITY)],
4895 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4896 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4897 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4898 temp |= lvds_sync;
4899 }
5eddb70b 4900 I915_WRITE(reg, temp);
79e53945 4901 }
434ed097
JB
4902
4903 /* set the dithering flag and clear for anything other than a panel. */
4904 if (HAS_PCH_SPLIT(dev)) {
4905 pipeconf &= ~PIPECONF_DITHER_EN;
4906 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4907 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4908 pipeconf |= PIPECONF_DITHER_EN;
4909 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4910 }
4911 }
4912
5c5313c8 4913 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 4914 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 4915 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
4916 /* For non-DP output, clear any trans DP clock recovery setting.*/
4917 if (pipe == 0) {
4918 I915_WRITE(TRANSA_DATA_M1, 0);
4919 I915_WRITE(TRANSA_DATA_N1, 0);
4920 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4921 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4922 } else {
4923 I915_WRITE(TRANSB_DATA_M1, 0);
4924 I915_WRITE(TRANSB_DATA_N1, 0);
4925 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4926 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4927 }
4928 }
79e53945 4929
5c5313c8 4930 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 4931 I915_WRITE(dpll_reg, dpll);
5eddb70b 4932
32f9d658 4933 /* Wait for the clocks to stabilize. */
5eddb70b 4934 POSTING_READ(dpll_reg);
32f9d658
ZW
4935 udelay(150);
4936
a6c45cf0 4937 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 4938 temp = 0;
bb66c512 4939 if (is_sdvo) {
5eddb70b
CW
4940 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4941 if (temp > 1)
4942 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 4943 else
5eddb70b
CW
4944 temp = 0;
4945 }
4946 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 4947 } else {
a589b9f4
CW
4948 /* The pixel multiplier can only be updated once the
4949 * DPLL is enabled and the clocks are stable.
4950 *
4951 * So write it again.
4952 */
32f9d658
ZW
4953 I915_WRITE(dpll_reg, dpll);
4954 }
79e53945 4955 }
79e53945 4956
5eddb70b 4957 intel_crtc->lowfreq_avail = false;
652c393a
JB
4958 if (is_lvds && has_reduced_clock && i915_powersave) {
4959 I915_WRITE(fp_reg + 4, fp2);
4960 intel_crtc->lowfreq_avail = true;
4961 if (HAS_PIPE_CXSR(dev)) {
28c97730 4962 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4963 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4964 }
4965 } else {
4966 I915_WRITE(fp_reg + 4, fp);
652c393a 4967 if (HAS_PIPE_CXSR(dev)) {
28c97730 4968 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4969 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4970 }
4971 }
4972
734b4157
KH
4973 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4974 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4975 /* the chip adds 2 halflines automatically */
4976 adjusted_mode->crtc_vdisplay -= 1;
4977 adjusted_mode->crtc_vtotal -= 1;
4978 adjusted_mode->crtc_vblank_start -= 1;
4979 adjusted_mode->crtc_vblank_end -= 1;
4980 adjusted_mode->crtc_vsync_end -= 1;
4981 adjusted_mode->crtc_vsync_start -= 1;
4982 } else
4983 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4984
5eddb70b
CW
4985 I915_WRITE(HTOTAL(pipe),
4986 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 4987 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
4988 I915_WRITE(HBLANK(pipe),
4989 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 4990 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
4991 I915_WRITE(HSYNC(pipe),
4992 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 4993 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
4994
4995 I915_WRITE(VTOTAL(pipe),
4996 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 4997 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
4998 I915_WRITE(VBLANK(pipe),
4999 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 5000 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
5001 I915_WRITE(VSYNC(pipe),
5002 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 5003 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
5004
5005 /* pipesrc and dspsize control the size that is scaled from,
5006 * which should always be the user's requested size.
79e53945 5007 */
bad720ff 5008 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5009 I915_WRITE(DSPSIZE(plane),
5010 ((mode->vdisplay - 1) << 16) |
5011 (mode->hdisplay - 1));
5012 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5013 }
5eddb70b
CW
5014 I915_WRITE(PIPESRC(pipe),
5015 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 5016
bad720ff 5017 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5018 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5019 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5020 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5021 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 5022
5c5313c8 5023 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 5024 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 5025 }
2c07245f
ZW
5026 }
5027
5eddb70b
CW
5028 I915_WRITE(PIPECONF(pipe), pipeconf);
5029 POSTING_READ(PIPECONF(pipe));
b24e7179 5030 if (!HAS_PCH_SPLIT(dev))
040484af 5031 intel_enable_pipe(dev_priv, pipe, false);
79e53945 5032
9d0498a2 5033 intel_wait_for_vblank(dev, pipe);
79e53945 5034
f00a3ddf 5035 if (IS_GEN5(dev)) {
553bd149
ZW
5036 /* enable address swizzle for tiling buffer */
5037 temp = I915_READ(DISP_ARB_CTL);
5038 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5039 }
5040
5eddb70b 5041 I915_WRITE(DSPCNTR(plane), dspcntr);
b24e7179
JB
5042 POSTING_READ(DSPCNTR(plane));
5043 if (!HAS_PCH_SPLIT(dev))
5044 intel_enable_plane(dev_priv, plane, pipe);
79e53945 5045
5c3b82e2 5046 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
5047
5048 intel_update_watermarks(dev);
5049
79e53945 5050 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 5051
1f803ee5 5052 return ret;
79e53945
JB
5053}
5054
5055/** Loads the palette/gamma unit for the CRTC with the prepared values */
5056void intel_crtc_load_lut(struct drm_crtc *crtc)
5057{
5058 struct drm_device *dev = crtc->dev;
5059 struct drm_i915_private *dev_priv = dev->dev_private;
5060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5061 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
5062 int i;
5063
5064 /* The clocks have to be on to load the palette. */
5065 if (!crtc->enabled)
5066 return;
5067
f2b115e6 5068 /* use legacy palette for Ironlake */
bad720ff 5069 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
5070 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
5071 LGC_PALETTE_B;
5072
79e53945
JB
5073 for (i = 0; i < 256; i++) {
5074 I915_WRITE(palreg + 4 * i,
5075 (intel_crtc->lut_r[i] << 16) |
5076 (intel_crtc->lut_g[i] << 8) |
5077 intel_crtc->lut_b[i]);
5078 }
5079}
5080
560b85bb
CW
5081static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5086 bool visible = base != 0;
5087 u32 cntl;
5088
5089 if (intel_crtc->cursor_visible == visible)
5090 return;
5091
5092 cntl = I915_READ(CURACNTR);
5093 if (visible) {
5094 /* On these chipsets we can only modify the base whilst
5095 * the cursor is disabled.
5096 */
5097 I915_WRITE(CURABASE, base);
5098
5099 cntl &= ~(CURSOR_FORMAT_MASK);
5100 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5101 cntl |= CURSOR_ENABLE |
5102 CURSOR_GAMMA_ENABLE |
5103 CURSOR_FORMAT_ARGB;
5104 } else
5105 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5106 I915_WRITE(CURACNTR, cntl);
5107
5108 intel_crtc->cursor_visible = visible;
5109}
5110
5111static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5112{
5113 struct drm_device *dev = crtc->dev;
5114 struct drm_i915_private *dev_priv = dev->dev_private;
5115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5116 int pipe = intel_crtc->pipe;
5117 bool visible = base != 0;
5118
5119 if (intel_crtc->cursor_visible != visible) {
5120 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
5121 if (base) {
5122 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5123 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5124 cntl |= pipe << 28; /* Connect to correct pipe */
5125 } else {
5126 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5127 cntl |= CURSOR_MODE_DISABLE;
5128 }
5129 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
5130
5131 intel_crtc->cursor_visible = visible;
5132 }
5133 /* and commit changes on next vblank */
5134 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
5135}
5136
cda4b7d3 5137/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
5138static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5139 bool on)
cda4b7d3
CW
5140{
5141 struct drm_device *dev = crtc->dev;
5142 struct drm_i915_private *dev_priv = dev->dev_private;
5143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5144 int pipe = intel_crtc->pipe;
5145 int x = intel_crtc->cursor_x;
5146 int y = intel_crtc->cursor_y;
560b85bb 5147 u32 base, pos;
cda4b7d3
CW
5148 bool visible;
5149
5150 pos = 0;
5151
6b383a7f 5152 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
5153 base = intel_crtc->cursor_addr;
5154 if (x > (int) crtc->fb->width)
5155 base = 0;
5156
5157 if (y > (int) crtc->fb->height)
5158 base = 0;
5159 } else
5160 base = 0;
5161
5162 if (x < 0) {
5163 if (x + intel_crtc->cursor_width < 0)
5164 base = 0;
5165
5166 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5167 x = -x;
5168 }
5169 pos |= x << CURSOR_X_SHIFT;
5170
5171 if (y < 0) {
5172 if (y + intel_crtc->cursor_height < 0)
5173 base = 0;
5174
5175 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5176 y = -y;
5177 }
5178 pos |= y << CURSOR_Y_SHIFT;
5179
5180 visible = base != 0;
560b85bb 5181 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
5182 return;
5183
5184 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
5185 if (IS_845G(dev) || IS_I865G(dev))
5186 i845_update_cursor(crtc, base);
5187 else
5188 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
5189
5190 if (visible)
5191 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5192}
5193
79e53945 5194static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 5195 struct drm_file *file,
79e53945
JB
5196 uint32_t handle,
5197 uint32_t width, uint32_t height)
5198{
5199 struct drm_device *dev = crtc->dev;
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 5202 struct drm_i915_gem_object *obj;
cda4b7d3 5203 uint32_t addr;
3f8bc370 5204 int ret;
79e53945 5205
28c97730 5206 DRM_DEBUG_KMS("\n");
79e53945
JB
5207
5208 /* if we want to turn off the cursor ignore width and height */
5209 if (!handle) {
28c97730 5210 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 5211 addr = 0;
05394f39 5212 obj = NULL;
5004417d 5213 mutex_lock(&dev->struct_mutex);
3f8bc370 5214 goto finish;
79e53945
JB
5215 }
5216
5217 /* Currently we only support 64x64 cursors */
5218 if (width != 64 || height != 64) {
5219 DRM_ERROR("we currently only support 64x64 cursors\n");
5220 return -EINVAL;
5221 }
5222
05394f39
CW
5223 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5224 if (!obj)
79e53945
JB
5225 return -ENOENT;
5226
05394f39 5227 if (obj->base.size < width * height * 4) {
79e53945 5228 DRM_ERROR("buffer is to small\n");
34b8686e
DA
5229 ret = -ENOMEM;
5230 goto fail;
79e53945
JB
5231 }
5232
71acb5eb 5233 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 5234 mutex_lock(&dev->struct_mutex);
b295d1b6 5235 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
5236 if (obj->tiling_mode) {
5237 DRM_ERROR("cursor cannot be tiled\n");
5238 ret = -EINVAL;
5239 goto fail_locked;
5240 }
5241
05394f39 5242 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
5243 if (ret) {
5244 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 5245 goto fail_locked;
71acb5eb 5246 }
e7b526bb 5247
05394f39 5248 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
5249 if (ret) {
5250 DRM_ERROR("failed to move cursor bo into the GTT\n");
5251 goto fail_unpin;
5252 }
5253
d9e86c0e
CW
5254 ret = i915_gem_object_put_fence(obj);
5255 if (ret) {
5256 DRM_ERROR("failed to move cursor bo into the GTT\n");
5257 goto fail_unpin;
5258 }
5259
05394f39 5260 addr = obj->gtt_offset;
71acb5eb 5261 } else {
6eeefaf3 5262 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 5263 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
5264 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5265 align);
71acb5eb
DA
5266 if (ret) {
5267 DRM_ERROR("failed to attach phys object\n");
7f9872e0 5268 goto fail_locked;
71acb5eb 5269 }
05394f39 5270 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
5271 }
5272
a6c45cf0 5273 if (IS_GEN2(dev))
14b60391
JB
5274 I915_WRITE(CURSIZE, (height << 12) | width);
5275
3f8bc370 5276 finish:
3f8bc370 5277 if (intel_crtc->cursor_bo) {
b295d1b6 5278 if (dev_priv->info->cursor_needs_physical) {
05394f39 5279 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
5280 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5281 } else
5282 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 5283 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 5284 }
80824003 5285
7f9872e0 5286 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
5287
5288 intel_crtc->cursor_addr = addr;
05394f39 5289 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
5290 intel_crtc->cursor_width = width;
5291 intel_crtc->cursor_height = height;
5292
6b383a7f 5293 intel_crtc_update_cursor(crtc, true);
3f8bc370 5294
79e53945 5295 return 0;
e7b526bb 5296fail_unpin:
05394f39 5297 i915_gem_object_unpin(obj);
7f9872e0 5298fail_locked:
34b8686e 5299 mutex_unlock(&dev->struct_mutex);
bc9025bd 5300fail:
05394f39 5301 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 5302 return ret;
79e53945
JB
5303}
5304
5305static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5306{
79e53945 5307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5308
cda4b7d3
CW
5309 intel_crtc->cursor_x = x;
5310 intel_crtc->cursor_y = y;
652c393a 5311
6b383a7f 5312 intel_crtc_update_cursor(crtc, true);
79e53945
JB
5313
5314 return 0;
5315}
5316
5317/** Sets the color ramps on behalf of RandR */
5318void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5319 u16 blue, int regno)
5320{
5321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5322
5323 intel_crtc->lut_r[regno] = red >> 8;
5324 intel_crtc->lut_g[regno] = green >> 8;
5325 intel_crtc->lut_b[regno] = blue >> 8;
5326}
5327
b8c00ac5
DA
5328void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5329 u16 *blue, int regno)
5330{
5331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5332
5333 *red = intel_crtc->lut_r[regno] << 8;
5334 *green = intel_crtc->lut_g[regno] << 8;
5335 *blue = intel_crtc->lut_b[regno] << 8;
5336}
5337
79e53945 5338static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 5339 u16 *blue, uint32_t start, uint32_t size)
79e53945 5340{
7203425a 5341 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 5342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5343
7203425a 5344 for (i = start; i < end; i++) {
79e53945
JB
5345 intel_crtc->lut_r[i] = red[i] >> 8;
5346 intel_crtc->lut_g[i] = green[i] >> 8;
5347 intel_crtc->lut_b[i] = blue[i] >> 8;
5348 }
5349
5350 intel_crtc_load_lut(crtc);
5351}
5352
5353/**
5354 * Get a pipe with a simple mode set on it for doing load-based monitor
5355 * detection.
5356 *
5357 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 5358 * its requirements. The pipe will be connected to no other encoders.
79e53945 5359 *
c751ce4f 5360 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
5361 * configured for it. In the future, it could choose to temporarily disable
5362 * some outputs to free up a pipe for its use.
5363 *
5364 * \return crtc, or NULL if no pipes are available.
5365 */
5366
5367/* VESA 640x480x72Hz mode to set on the pipe */
5368static struct drm_display_mode load_detect_mode = {
5369 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5370 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5371};
5372
21d40d37 5373struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 5374 struct drm_connector *connector,
79e53945
JB
5375 struct drm_display_mode *mode,
5376 int *dpms_mode)
5377{
5378 struct intel_crtc *intel_crtc;
5379 struct drm_crtc *possible_crtc;
5380 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 5381 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5382 struct drm_crtc *crtc = NULL;
5383 struct drm_device *dev = encoder->dev;
5384 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5385 struct drm_crtc_helper_funcs *crtc_funcs;
5386 int i = -1;
5387
5388 /*
5389 * Algorithm gets a little messy:
5390 * - if the connector already has an assigned crtc, use it (but make
5391 * sure it's on first)
5392 * - try to find the first unused crtc that can drive this connector,
5393 * and use that if we find one
5394 * - if there are no unused crtcs available, try to use the first
5395 * one we found that supports the connector
5396 */
5397
5398 /* See if we already have a CRTC for this connector */
5399 if (encoder->crtc) {
5400 crtc = encoder->crtc;
5401 /* Make sure the crtc and connector are running */
5402 intel_crtc = to_intel_crtc(crtc);
5403 *dpms_mode = intel_crtc->dpms_mode;
5404 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5405 crtc_funcs = crtc->helper_private;
5406 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5407 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5408 }
5409 return crtc;
5410 }
5411
5412 /* Find an unused one (if possible) */
5413 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5414 i++;
5415 if (!(encoder->possible_crtcs & (1 << i)))
5416 continue;
5417 if (!possible_crtc->enabled) {
5418 crtc = possible_crtc;
5419 break;
5420 }
5421 if (!supported_crtc)
5422 supported_crtc = possible_crtc;
5423 }
5424
5425 /*
5426 * If we didn't find an unused CRTC, don't use any.
5427 */
5428 if (!crtc) {
5429 return NULL;
5430 }
5431
5432 encoder->crtc = crtc;
c1c43977 5433 connector->encoder = encoder;
21d40d37 5434 intel_encoder->load_detect_temp = true;
79e53945
JB
5435
5436 intel_crtc = to_intel_crtc(crtc);
5437 *dpms_mode = intel_crtc->dpms_mode;
5438
5439 if (!crtc->enabled) {
5440 if (!mode)
5441 mode = &load_detect_mode;
3c4fdcfb 5442 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
5443 } else {
5444 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5445 crtc_funcs = crtc->helper_private;
5446 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5447 }
5448
5449 /* Add this connector to the crtc */
5450 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5451 encoder_funcs->commit(encoder);
5452 }
5453 /* let the connector get through one full cycle before testing */
9d0498a2 5454 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
5455
5456 return crtc;
5457}
5458
c1c43977
ZW
5459void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5460 struct drm_connector *connector, int dpms_mode)
79e53945 5461{
4ef69c7a 5462 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5463 struct drm_device *dev = encoder->dev;
5464 struct drm_crtc *crtc = encoder->crtc;
5465 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5466 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5467
21d40d37 5468 if (intel_encoder->load_detect_temp) {
79e53945 5469 encoder->crtc = NULL;
c1c43977 5470 connector->encoder = NULL;
21d40d37 5471 intel_encoder->load_detect_temp = false;
79e53945
JB
5472 crtc->enabled = drm_helper_crtc_in_use(crtc);
5473 drm_helper_disable_unused_functions(dev);
5474 }
5475
c751ce4f 5476 /* Switch crtc and encoder back off if necessary */
79e53945
JB
5477 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5478 if (encoder->crtc == crtc)
5479 encoder_funcs->dpms(encoder, dpms_mode);
5480 crtc_funcs->dpms(crtc, dpms_mode);
5481 }
5482}
5483
5484/* Returns the clock of the currently programmed mode of the given pipe. */
5485static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5486{
5487 struct drm_i915_private *dev_priv = dev->dev_private;
5488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5489 int pipe = intel_crtc->pipe;
5490 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5491 u32 fp;
5492 intel_clock_t clock;
5493
5494 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5495 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5496 else
5497 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5498
5499 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
5500 if (IS_PINEVIEW(dev)) {
5501 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5502 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
5503 } else {
5504 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5505 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5506 }
5507
a6c45cf0 5508 if (!IS_GEN2(dev)) {
f2b115e6
AJ
5509 if (IS_PINEVIEW(dev))
5510 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5511 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
5512 else
5513 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
5514 DPLL_FPA01_P1_POST_DIV_SHIFT);
5515
5516 switch (dpll & DPLL_MODE_MASK) {
5517 case DPLLB_MODE_DAC_SERIAL:
5518 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5519 5 : 10;
5520 break;
5521 case DPLLB_MODE_LVDS:
5522 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5523 7 : 14;
5524 break;
5525 default:
28c97730 5526 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
5527 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5528 return 0;
5529 }
5530
5531 /* XXX: Handle the 100Mhz refclk */
2177832f 5532 intel_clock(dev, 96000, &clock);
79e53945
JB
5533 } else {
5534 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5535
5536 if (is_lvds) {
5537 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5538 DPLL_FPA01_P1_POST_DIV_SHIFT);
5539 clock.p2 = 14;
5540
5541 if ((dpll & PLL_REF_INPUT_MASK) ==
5542 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5543 /* XXX: might not be 66MHz */
2177832f 5544 intel_clock(dev, 66000, &clock);
79e53945 5545 } else
2177832f 5546 intel_clock(dev, 48000, &clock);
79e53945
JB
5547 } else {
5548 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5549 clock.p1 = 2;
5550 else {
5551 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5552 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5553 }
5554 if (dpll & PLL_P2_DIVIDE_BY_4)
5555 clock.p2 = 4;
5556 else
5557 clock.p2 = 2;
5558
2177832f 5559 intel_clock(dev, 48000, &clock);
79e53945
JB
5560 }
5561 }
5562
5563 /* XXX: It would be nice to validate the clocks, but we can't reuse
5564 * i830PllIsValid() because it relies on the xf86_config connector
5565 * configuration being accurate, which it isn't necessarily.
5566 */
5567
5568 return clock.dot;
5569}
5570
5571/** Returns the currently programmed mode of the given pipe. */
5572struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5573 struct drm_crtc *crtc)
5574{
5575 struct drm_i915_private *dev_priv = dev->dev_private;
5576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5577 int pipe = intel_crtc->pipe;
5578 struct drm_display_mode *mode;
5579 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5580 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5581 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5582 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5583
5584 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5585 if (!mode)
5586 return NULL;
5587
5588 mode->clock = intel_crtc_clock_get(dev, crtc);
5589 mode->hdisplay = (htot & 0xffff) + 1;
5590 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5591 mode->hsync_start = (hsync & 0xffff) + 1;
5592 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5593 mode->vdisplay = (vtot & 0xffff) + 1;
5594 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5595 mode->vsync_start = (vsync & 0xffff) + 1;
5596 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5597
5598 drm_mode_set_name(mode);
5599 drm_mode_set_crtcinfo(mode, 0);
5600
5601 return mode;
5602}
5603
652c393a
JB
5604#define GPU_IDLE_TIMEOUT 500 /* ms */
5605
5606/* When this timer fires, we've been idle for awhile */
5607static void intel_gpu_idle_timer(unsigned long arg)
5608{
5609 struct drm_device *dev = (struct drm_device *)arg;
5610 drm_i915_private_t *dev_priv = dev->dev_private;
5611
ff7ea4c0
CW
5612 if (!list_empty(&dev_priv->mm.active_list)) {
5613 /* Still processing requests, so just re-arm the timer. */
5614 mod_timer(&dev_priv->idle_timer, jiffies +
5615 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5616 return;
5617 }
652c393a 5618
ff7ea4c0 5619 dev_priv->busy = false;
01dfba93 5620 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5621}
5622
652c393a
JB
5623#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5624
5625static void intel_crtc_idle_timer(unsigned long arg)
5626{
5627 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5628 struct drm_crtc *crtc = &intel_crtc->base;
5629 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5630 struct intel_framebuffer *intel_fb;
652c393a 5631
ff7ea4c0
CW
5632 intel_fb = to_intel_framebuffer(crtc->fb);
5633 if (intel_fb && intel_fb->obj->active) {
5634 /* The framebuffer is still being accessed by the GPU. */
5635 mod_timer(&intel_crtc->idle_timer, jiffies +
5636 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5637 return;
5638 }
652c393a 5639
ff7ea4c0 5640 intel_crtc->busy = false;
01dfba93 5641 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5642}
5643
3dec0095 5644static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5645{
5646 struct drm_device *dev = crtc->dev;
5647 drm_i915_private_t *dev_priv = dev->dev_private;
5648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5649 int pipe = intel_crtc->pipe;
dbdc6479
JB
5650 int dpll_reg = DPLL(pipe);
5651 int dpll;
652c393a 5652
bad720ff 5653 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5654 return;
5655
5656 if (!dev_priv->lvds_downclock_avail)
5657 return;
5658
dbdc6479 5659 dpll = I915_READ(dpll_reg);
652c393a 5660 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5661 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5662
5663 /* Unlock panel regs */
dbdc6479
JB
5664 I915_WRITE(PP_CONTROL,
5665 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
652c393a
JB
5666
5667 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5668 I915_WRITE(dpll_reg, dpll);
dbdc6479 5669 POSTING_READ(dpll_reg);
9d0498a2 5670 intel_wait_for_vblank(dev, pipe);
dbdc6479 5671
652c393a
JB
5672 dpll = I915_READ(dpll_reg);
5673 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5674 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5675
5676 /* ...and lock them again */
5677 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5678 }
5679
5680 /* Schedule downclock */
3dec0095
DV
5681 mod_timer(&intel_crtc->idle_timer, jiffies +
5682 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5683}
5684
5685static void intel_decrease_pllclock(struct drm_crtc *crtc)
5686{
5687 struct drm_device *dev = crtc->dev;
5688 drm_i915_private_t *dev_priv = dev->dev_private;
5689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5690 int pipe = intel_crtc->pipe;
5691 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5692 int dpll = I915_READ(dpll_reg);
5693
bad720ff 5694 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5695 return;
5696
5697 if (!dev_priv->lvds_downclock_avail)
5698 return;
5699
5700 /*
5701 * Since this is called by a timer, we should never get here in
5702 * the manual case.
5703 */
5704 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5705 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5706
5707 /* Unlock panel regs */
4a655f04
JB
5708 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5709 PANEL_UNLOCK_REGS);
652c393a
JB
5710
5711 dpll |= DISPLAY_RATE_SELECT_FPA1;
5712 I915_WRITE(dpll_reg, dpll);
5713 dpll = I915_READ(dpll_reg);
9d0498a2 5714 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5715 dpll = I915_READ(dpll_reg);
5716 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5717 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5718
5719 /* ...and lock them again */
5720 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5721 }
5722
5723}
5724
5725/**
5726 * intel_idle_update - adjust clocks for idleness
5727 * @work: work struct
5728 *
5729 * Either the GPU or display (or both) went idle. Check the busy status
5730 * here and adjust the CRTC and GPU clocks as necessary.
5731 */
5732static void intel_idle_update(struct work_struct *work)
5733{
5734 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5735 idle_work);
5736 struct drm_device *dev = dev_priv->dev;
5737 struct drm_crtc *crtc;
5738 struct intel_crtc *intel_crtc;
5739
5740 if (!i915_powersave)
5741 return;
5742
5743 mutex_lock(&dev->struct_mutex);
5744
7648fa99
JB
5745 i915_update_gfx_val(dev_priv);
5746
652c393a
JB
5747 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5748 /* Skip inactive CRTCs */
5749 if (!crtc->fb)
5750 continue;
5751
5752 intel_crtc = to_intel_crtc(crtc);
5753 if (!intel_crtc->busy)
5754 intel_decrease_pllclock(crtc);
5755 }
5756
45ac22c8 5757
652c393a
JB
5758 mutex_unlock(&dev->struct_mutex);
5759}
5760
5761/**
5762 * intel_mark_busy - mark the GPU and possibly the display busy
5763 * @dev: drm device
5764 * @obj: object we're operating on
5765 *
5766 * Callers can use this function to indicate that the GPU is busy processing
5767 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5768 * buffer), we'll also mark the display as busy, so we know to increase its
5769 * clock frequency.
5770 */
05394f39 5771void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5772{
5773 drm_i915_private_t *dev_priv = dev->dev_private;
5774 struct drm_crtc *crtc = NULL;
5775 struct intel_framebuffer *intel_fb;
5776 struct intel_crtc *intel_crtc;
5777
5e17ee74
ZW
5778 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5779 return;
5780
18b2190c 5781 if (!dev_priv->busy)
28cf798f 5782 dev_priv->busy = true;
18b2190c 5783 else
28cf798f
CW
5784 mod_timer(&dev_priv->idle_timer, jiffies +
5785 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5786
5787 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5788 if (!crtc->fb)
5789 continue;
5790
5791 intel_crtc = to_intel_crtc(crtc);
5792 intel_fb = to_intel_framebuffer(crtc->fb);
5793 if (intel_fb->obj == obj) {
5794 if (!intel_crtc->busy) {
5795 /* Non-busy -> busy, upclock */
3dec0095 5796 intel_increase_pllclock(crtc);
652c393a
JB
5797 intel_crtc->busy = true;
5798 } else {
5799 /* Busy -> busy, put off timer */
5800 mod_timer(&intel_crtc->idle_timer, jiffies +
5801 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5802 }
5803 }
5804 }
5805}
5806
79e53945
JB
5807static void intel_crtc_destroy(struct drm_crtc *crtc)
5808{
5809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5810 struct drm_device *dev = crtc->dev;
5811 struct intel_unpin_work *work;
5812 unsigned long flags;
5813
5814 spin_lock_irqsave(&dev->event_lock, flags);
5815 work = intel_crtc->unpin_work;
5816 intel_crtc->unpin_work = NULL;
5817 spin_unlock_irqrestore(&dev->event_lock, flags);
5818
5819 if (work) {
5820 cancel_work_sync(&work->work);
5821 kfree(work);
5822 }
79e53945
JB
5823
5824 drm_crtc_cleanup(crtc);
67e77c5a 5825
79e53945
JB
5826 kfree(intel_crtc);
5827}
5828
6b95a207
KH
5829static void intel_unpin_work_fn(struct work_struct *__work)
5830{
5831 struct intel_unpin_work *work =
5832 container_of(__work, struct intel_unpin_work, work);
5833
5834 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5835 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5836 drm_gem_object_unreference(&work->pending_flip_obj->base);
5837 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5838
6b95a207
KH
5839 mutex_unlock(&work->dev->struct_mutex);
5840 kfree(work);
5841}
5842
1afe3e9d 5843static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5844 struct drm_crtc *crtc)
6b95a207
KH
5845{
5846 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5848 struct intel_unpin_work *work;
05394f39 5849 struct drm_i915_gem_object *obj;
6b95a207 5850 struct drm_pending_vblank_event *e;
49b14a5c 5851 struct timeval tnow, tvbl;
6b95a207
KH
5852 unsigned long flags;
5853
5854 /* Ignore early vblank irqs */
5855 if (intel_crtc == NULL)
5856 return;
5857
49b14a5c
MK
5858 do_gettimeofday(&tnow);
5859
6b95a207
KH
5860 spin_lock_irqsave(&dev->event_lock, flags);
5861 work = intel_crtc->unpin_work;
5862 if (work == NULL || !work->pending) {
5863 spin_unlock_irqrestore(&dev->event_lock, flags);
5864 return;
5865 }
5866
5867 intel_crtc->unpin_work = NULL;
6b95a207
KH
5868
5869 if (work->event) {
5870 e = work->event;
49b14a5c 5871 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5872
5873 /* Called before vblank count and timestamps have
5874 * been updated for the vblank interval of flip
5875 * completion? Need to increment vblank count and
5876 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5877 * to account for this. We assume this happened if we
5878 * get called over 0.9 frame durations after the last
5879 * timestamped vblank.
5880 *
5881 * This calculation can not be used with vrefresh rates
5882 * below 5Hz (10Hz to be on the safe side) without
5883 * promoting to 64 integers.
0af7e4df 5884 */
49b14a5c
MK
5885 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5886 9 * crtc->framedur_ns) {
0af7e4df 5887 e->event.sequence++;
49b14a5c
MK
5888 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5889 crtc->framedur_ns);
0af7e4df
MK
5890 }
5891
49b14a5c
MK
5892 e->event.tv_sec = tvbl.tv_sec;
5893 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5894
6b95a207
KH
5895 list_add_tail(&e->base.link,
5896 &e->base.file_priv->event_list);
5897 wake_up_interruptible(&e->base.file_priv->event_wait);
5898 }
5899
0af7e4df
MK
5900 drm_vblank_put(dev, intel_crtc->pipe);
5901
6b95a207
KH
5902 spin_unlock_irqrestore(&dev->event_lock, flags);
5903
05394f39 5904 obj = work->old_fb_obj;
d9e86c0e 5905
e59f2bac 5906 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
5907 &obj->pending_flip.counter);
5908 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 5909 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 5910
6b95a207 5911 schedule_work(&work->work);
e5510fac
JB
5912
5913 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5914}
5915
1afe3e9d
JB
5916void intel_finish_page_flip(struct drm_device *dev, int pipe)
5917{
5918 drm_i915_private_t *dev_priv = dev->dev_private;
5919 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5920
49b14a5c 5921 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5922}
5923
5924void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5925{
5926 drm_i915_private_t *dev_priv = dev->dev_private;
5927 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5928
49b14a5c 5929 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5930}
5931
6b95a207
KH
5932void intel_prepare_page_flip(struct drm_device *dev, int plane)
5933{
5934 drm_i915_private_t *dev_priv = dev->dev_private;
5935 struct intel_crtc *intel_crtc =
5936 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5937 unsigned long flags;
5938
5939 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5940 if (intel_crtc->unpin_work) {
4e5359cd
SF
5941 if ((++intel_crtc->unpin_work->pending) > 1)
5942 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5943 } else {
5944 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5945 }
6b95a207
KH
5946 spin_unlock_irqrestore(&dev->event_lock, flags);
5947}
5948
5949static int intel_crtc_page_flip(struct drm_crtc *crtc,
5950 struct drm_framebuffer *fb,
5951 struct drm_pending_vblank_event *event)
5952{
5953 struct drm_device *dev = crtc->dev;
5954 struct drm_i915_private *dev_priv = dev->dev_private;
5955 struct intel_framebuffer *intel_fb;
05394f39 5956 struct drm_i915_gem_object *obj;
6b95a207
KH
5957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5958 struct intel_unpin_work *work;
be9a3dbf 5959 unsigned long flags, offset;
52e68630 5960 int pipe = intel_crtc->pipe;
20f0cd55 5961 u32 pf, pipesrc;
52e68630 5962 int ret;
6b95a207
KH
5963
5964 work = kzalloc(sizeof *work, GFP_KERNEL);
5965 if (work == NULL)
5966 return -ENOMEM;
5967
6b95a207
KH
5968 work->event = event;
5969 work->dev = crtc->dev;
5970 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5971 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5972 INIT_WORK(&work->work, intel_unpin_work_fn);
5973
5974 /* We borrow the event spin lock for protecting unpin_work */
5975 spin_lock_irqsave(&dev->event_lock, flags);
5976 if (intel_crtc->unpin_work) {
5977 spin_unlock_irqrestore(&dev->event_lock, flags);
5978 kfree(work);
468f0b44
CW
5979
5980 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5981 return -EBUSY;
5982 }
5983 intel_crtc->unpin_work = work;
5984 spin_unlock_irqrestore(&dev->event_lock, flags);
5985
5986 intel_fb = to_intel_framebuffer(fb);
5987 obj = intel_fb->obj;
5988
468f0b44 5989 mutex_lock(&dev->struct_mutex);
1ec14ad3 5990 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
5991 if (ret)
5992 goto cleanup_work;
6b95a207 5993
75dfca80 5994 /* Reference the objects for the scheduled work. */
05394f39
CW
5995 drm_gem_object_reference(&work->old_fb_obj->base);
5996 drm_gem_object_reference(&obj->base);
6b95a207
KH
5997
5998 crtc->fb = fb;
96b099fd
CW
5999
6000 ret = drm_vblank_get(dev, intel_crtc->pipe);
6001 if (ret)
6002 goto cleanup_objs;
6003
c7f9f9a8
CW
6004 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6005 u32 flip_mask;
48b956c5 6006
c7f9f9a8
CW
6007 /* Can't queue multiple flips, so wait for the previous
6008 * one to finish before executing the next.
6009 */
e1f99ce6
CW
6010 ret = BEGIN_LP_RING(2);
6011 if (ret)
6012 goto cleanup_objs;
6013
c7f9f9a8
CW
6014 if (intel_crtc->plane)
6015 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6016 else
6017 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6018 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6019 OUT_RING(MI_NOOP);
6146b3d6
DV
6020 ADVANCE_LP_RING();
6021 }
83f7fd05 6022
e1f99ce6 6023 work->pending_flip_obj = obj;
e1f99ce6 6024
4e5359cd
SF
6025 work->enable_stall_check = true;
6026
be9a3dbf 6027 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 6028 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 6029
e1f99ce6
CW
6030 ret = BEGIN_LP_RING(4);
6031 if (ret)
6032 goto cleanup_objs;
6033
6034 /* Block clients from rendering to the new back buffer until
6035 * the flip occurs and the object is no longer visible.
6036 */
05394f39 6037 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
6038
6039 switch (INTEL_INFO(dev)->gen) {
52e68630 6040 case 2:
1afe3e9d
JB
6041 OUT_RING(MI_DISPLAY_FLIP |
6042 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6043 OUT_RING(fb->pitch);
05394f39 6044 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
6045 OUT_RING(MI_NOOP);
6046 break;
6047
6048 case 3:
1afe3e9d
JB
6049 OUT_RING(MI_DISPLAY_FLIP_I915 |
6050 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6051 OUT_RING(fb->pitch);
05394f39 6052 OUT_RING(obj->gtt_offset + offset);
22fd0fab 6053 OUT_RING(MI_NOOP);
52e68630
CW
6054 break;
6055
6056 case 4:
6057 case 5:
6058 /* i965+ uses the linear or tiled offsets from the
6059 * Display Registers (which do not change across a page-flip)
6060 * so we need only reprogram the base address.
6061 */
69d0b96c
DV
6062 OUT_RING(MI_DISPLAY_FLIP |
6063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6064 OUT_RING(fb->pitch);
05394f39 6065 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
6066
6067 /* XXX Enabling the panel-fitter across page-flip is so far
6068 * untested on non-native modes, so ignore it for now.
6069 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6070 */
6071 pf = 0;
6072 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6073 OUT_RING(pf | pipesrc);
6074 break;
6075
6076 case 6:
6077 OUT_RING(MI_DISPLAY_FLIP |
6078 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
6079 OUT_RING(fb->pitch | obj->tiling_mode);
6080 OUT_RING(obj->gtt_offset);
52e68630
CW
6081
6082 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6083 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6084 OUT_RING(pf | pipesrc);
6085 break;
22fd0fab 6086 }
6b95a207
KH
6087 ADVANCE_LP_RING();
6088
6089 mutex_unlock(&dev->struct_mutex);
6090
e5510fac
JB
6091 trace_i915_flip_request(intel_crtc->plane, obj);
6092
6b95a207 6093 return 0;
96b099fd
CW
6094
6095cleanup_objs:
05394f39
CW
6096 drm_gem_object_unreference(&work->old_fb_obj->base);
6097 drm_gem_object_unreference(&obj->base);
96b099fd
CW
6098cleanup_work:
6099 mutex_unlock(&dev->struct_mutex);
6100
6101 spin_lock_irqsave(&dev->event_lock, flags);
6102 intel_crtc->unpin_work = NULL;
6103 spin_unlock_irqrestore(&dev->event_lock, flags);
6104
6105 kfree(work);
6106
6107 return ret;
6b95a207
KH
6108}
6109
5d1d0cc8
CW
6110static void intel_crtc_reset(struct drm_crtc *crtc)
6111{
6112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6113
6114 /* Reset flags back to the 'unknown' status so that they
6115 * will be correctly set on the initial modeset.
6116 */
6117 intel_crtc->cursor_addr = 0;
6118 intel_crtc->dpms_mode = -1;
6119 intel_crtc->active = true; /* force the pipe off on setup_init_config */
6120}
6121
7e7d76c3 6122static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
6123 .dpms = intel_crtc_dpms,
6124 .mode_fixup = intel_crtc_mode_fixup,
6125 .mode_set = intel_crtc_mode_set,
6126 .mode_set_base = intel_pipe_set_base,
81255565 6127 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 6128 .load_lut = intel_crtc_load_lut,
cdd59983 6129 .disable = intel_crtc_disable,
79e53945
JB
6130};
6131
6132static const struct drm_crtc_funcs intel_crtc_funcs = {
5d1d0cc8 6133 .reset = intel_crtc_reset,
79e53945
JB
6134 .cursor_set = intel_crtc_cursor_set,
6135 .cursor_move = intel_crtc_cursor_move,
6136 .gamma_set = intel_crtc_gamma_set,
6137 .set_config = drm_crtc_helper_set_config,
6138 .destroy = intel_crtc_destroy,
6b95a207 6139 .page_flip = intel_crtc_page_flip,
79e53945
JB
6140};
6141
47f1c6c9
CW
6142static void intel_sanitize_modesetting(struct drm_device *dev,
6143 int pipe, int plane)
6144{
6145 struct drm_i915_private *dev_priv = dev->dev_private;
6146 u32 reg, val;
6147
6148 if (HAS_PCH_SPLIT(dev))
6149 return;
6150
6151 /* Who knows what state these registers were left in by the BIOS or
6152 * grub?
6153 *
6154 * If we leave the registers in a conflicting state (e.g. with the
6155 * display plane reading from the other pipe than the one we intend
6156 * to use) then when we attempt to teardown the active mode, we will
6157 * not disable the pipes and planes in the correct order -- leaving
6158 * a plane reading from a disabled pipe and possibly leading to
6159 * undefined behaviour.
6160 */
6161
6162 reg = DSPCNTR(plane);
6163 val = I915_READ(reg);
6164
6165 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6166 return;
6167 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6168 return;
6169
6170 /* This display plane is active and attached to the other CPU pipe. */
6171 pipe = !pipe;
6172
6173 /* Disable the plane and wait for it to stop reading from the pipe. */
b24e7179
JB
6174 intel_disable_plane(dev_priv, plane, pipe);
6175 intel_disable_pipe(dev_priv, pipe);
47f1c6c9 6176}
79e53945 6177
b358d0a6 6178static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 6179{
22fd0fab 6180 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
6181 struct intel_crtc *intel_crtc;
6182 int i;
6183
6184 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6185 if (intel_crtc == NULL)
6186 return;
6187
6188 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6189
6190 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
6191 for (i = 0; i < 256; i++) {
6192 intel_crtc->lut_r[i] = i;
6193 intel_crtc->lut_g[i] = i;
6194 intel_crtc->lut_b[i] = i;
6195 }
6196
80824003
JB
6197 /* Swap pipes & planes for FBC on pre-965 */
6198 intel_crtc->pipe = pipe;
6199 intel_crtc->plane = pipe;
e2e767ab 6200 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 6201 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 6202 intel_crtc->plane = !pipe;
80824003
JB
6203 }
6204
22fd0fab
JB
6205 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6206 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6207 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6208 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6209
5d1d0cc8 6210 intel_crtc_reset(&intel_crtc->base);
7e7d76c3
JB
6211
6212 if (HAS_PCH_SPLIT(dev)) {
6213 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6214 intel_helper_funcs.commit = ironlake_crtc_commit;
6215 } else {
6216 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6217 intel_helper_funcs.commit = i9xx_crtc_commit;
6218 }
6219
79e53945
JB
6220 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6221
652c393a
JB
6222 intel_crtc->busy = false;
6223
6224 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6225 (unsigned long)intel_crtc);
47f1c6c9
CW
6226
6227 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
6228}
6229
08d7b3d1 6230int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 6231 struct drm_file *file)
08d7b3d1
CW
6232{
6233 drm_i915_private_t *dev_priv = dev->dev_private;
6234 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
6235 struct drm_mode_object *drmmode_obj;
6236 struct intel_crtc *crtc;
08d7b3d1
CW
6237
6238 if (!dev_priv) {
6239 DRM_ERROR("called with no initialization\n");
6240 return -EINVAL;
6241 }
6242
c05422d5
DV
6243 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6244 DRM_MODE_OBJECT_CRTC);
08d7b3d1 6245
c05422d5 6246 if (!drmmode_obj) {
08d7b3d1
CW
6247 DRM_ERROR("no such CRTC id\n");
6248 return -EINVAL;
6249 }
6250
c05422d5
DV
6251 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6252 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 6253
c05422d5 6254 return 0;
08d7b3d1
CW
6255}
6256
c5e4df33 6257static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 6258{
4ef69c7a 6259 struct intel_encoder *encoder;
79e53945 6260 int index_mask = 0;
79e53945
JB
6261 int entry = 0;
6262
4ef69c7a
CW
6263 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6264 if (type_mask & encoder->clone_mask)
79e53945
JB
6265 index_mask |= (1 << entry);
6266 entry++;
6267 }
4ef69c7a 6268
79e53945
JB
6269 return index_mask;
6270}
6271
4d302442
CW
6272static bool has_edp_a(struct drm_device *dev)
6273{
6274 struct drm_i915_private *dev_priv = dev->dev_private;
6275
6276 if (!IS_MOBILE(dev))
6277 return false;
6278
6279 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6280 return false;
6281
6282 if (IS_GEN5(dev) &&
6283 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6284 return false;
6285
6286 return true;
6287}
6288
79e53945
JB
6289static void intel_setup_outputs(struct drm_device *dev)
6290{
725e30ad 6291 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 6292 struct intel_encoder *encoder;
cb0953d7 6293 bool dpd_is_edp = false;
c5d1b51d 6294 bool has_lvds = false;
79e53945 6295
541998a1 6296 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
6297 has_lvds = intel_lvds_init(dev);
6298 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6299 /* disable the panel fitter on everything but LVDS */
6300 I915_WRITE(PFIT_CONTROL, 0);
6301 }
79e53945 6302
bad720ff 6303 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 6304 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 6305
4d302442 6306 if (has_edp_a(dev))
32f9d658
ZW
6307 intel_dp_init(dev, DP_A);
6308
cb0953d7
AJ
6309 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6310 intel_dp_init(dev, PCH_DP_D);
6311 }
6312
6313 intel_crt_init(dev);
6314
6315 if (HAS_PCH_SPLIT(dev)) {
6316 int found;
6317
30ad48b7 6318 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
6319 /* PCH SDVOB multiplex with HDMIB */
6320 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
6321 if (!found)
6322 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
6323 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6324 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
6325 }
6326
6327 if (I915_READ(HDMIC) & PORT_DETECTED)
6328 intel_hdmi_init(dev, HDMIC);
6329
6330 if (I915_READ(HDMID) & PORT_DETECTED)
6331 intel_hdmi_init(dev, HDMID);
6332
5eb08b69
ZW
6333 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6334 intel_dp_init(dev, PCH_DP_C);
6335
cb0953d7 6336 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
6337 intel_dp_init(dev, PCH_DP_D);
6338
103a196f 6339 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 6340 bool found = false;
7d57382e 6341
725e30ad 6342 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 6343 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 6344 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
6345 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6346 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 6347 intel_hdmi_init(dev, SDVOB);
b01f2c3a 6348 }
27185ae1 6349
b01f2c3a
JB
6350 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6351 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 6352 intel_dp_init(dev, DP_B);
b01f2c3a 6353 }
725e30ad 6354 }
13520b05
KH
6355
6356 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 6357
b01f2c3a
JB
6358 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6359 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 6360 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 6361 }
27185ae1
ML
6362
6363 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6364
b01f2c3a
JB
6365 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6366 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 6367 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
6368 }
6369 if (SUPPORTS_INTEGRATED_DP(dev)) {
6370 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 6371 intel_dp_init(dev, DP_C);
b01f2c3a 6372 }
725e30ad 6373 }
27185ae1 6374
b01f2c3a
JB
6375 if (SUPPORTS_INTEGRATED_DP(dev) &&
6376 (I915_READ(DP_D) & DP_DETECTED)) {
6377 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 6378 intel_dp_init(dev, DP_D);
b01f2c3a 6379 }
bad720ff 6380 } else if (IS_GEN2(dev))
79e53945
JB
6381 intel_dvo_init(dev);
6382
103a196f 6383 if (SUPPORTS_TV(dev))
79e53945
JB
6384 intel_tv_init(dev);
6385
4ef69c7a
CW
6386 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6387 encoder->base.possible_crtcs = encoder->crtc_mask;
6388 encoder->base.possible_clones =
6389 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 6390 }
47356eb6
CW
6391
6392 intel_panel_setup_backlight(dev);
79e53945
JB
6393}
6394
6395static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6396{
6397 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
6398
6399 drm_framebuffer_cleanup(fb);
05394f39 6400 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
6401
6402 kfree(intel_fb);
6403}
6404
6405static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 6406 struct drm_file *file,
79e53945
JB
6407 unsigned int *handle)
6408{
6409 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 6410 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 6411
05394f39 6412 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
6413}
6414
6415static const struct drm_framebuffer_funcs intel_fb_funcs = {
6416 .destroy = intel_user_framebuffer_destroy,
6417 .create_handle = intel_user_framebuffer_create_handle,
6418};
6419
38651674
DA
6420int intel_framebuffer_init(struct drm_device *dev,
6421 struct intel_framebuffer *intel_fb,
6422 struct drm_mode_fb_cmd *mode_cmd,
05394f39 6423 struct drm_i915_gem_object *obj)
79e53945 6424{
79e53945
JB
6425 int ret;
6426
05394f39 6427 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
6428 return -EINVAL;
6429
6430 if (mode_cmd->pitch & 63)
6431 return -EINVAL;
6432
6433 switch (mode_cmd->bpp) {
6434 case 8:
6435 case 16:
6436 case 24:
6437 case 32:
6438 break;
6439 default:
6440 return -EINVAL;
6441 }
6442
79e53945
JB
6443 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6444 if (ret) {
6445 DRM_ERROR("framebuffer init failed %d\n", ret);
6446 return ret;
6447 }
6448
6449 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 6450 intel_fb->obj = obj;
79e53945
JB
6451 return 0;
6452}
6453
79e53945
JB
6454static struct drm_framebuffer *
6455intel_user_framebuffer_create(struct drm_device *dev,
6456 struct drm_file *filp,
6457 struct drm_mode_fb_cmd *mode_cmd)
6458{
05394f39 6459 struct drm_i915_gem_object *obj;
38651674 6460 struct intel_framebuffer *intel_fb;
79e53945
JB
6461 int ret;
6462
05394f39 6463 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 6464 if (!obj)
cce13ff7 6465 return ERR_PTR(-ENOENT);
79e53945 6466
38651674
DA
6467 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6468 if (!intel_fb)
cce13ff7 6469 return ERR_PTR(-ENOMEM);
38651674 6470
05394f39 6471 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 6472 if (ret) {
05394f39 6473 drm_gem_object_unreference_unlocked(&obj->base);
38651674 6474 kfree(intel_fb);
cce13ff7 6475 return ERR_PTR(ret);
79e53945
JB
6476 }
6477
38651674 6478 return &intel_fb->base;
79e53945
JB
6479}
6480
79e53945 6481static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 6482 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 6483 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
6484};
6485
05394f39 6486static struct drm_i915_gem_object *
aa40d6bb 6487intel_alloc_context_page(struct drm_device *dev)
9ea8d059 6488{
05394f39 6489 struct drm_i915_gem_object *ctx;
9ea8d059
CW
6490 int ret;
6491
aa40d6bb
ZN
6492 ctx = i915_gem_alloc_object(dev, 4096);
6493 if (!ctx) {
9ea8d059
CW
6494 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6495 return NULL;
6496 }
6497
6498 mutex_lock(&dev->struct_mutex);
75e9e915 6499 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
6500 if (ret) {
6501 DRM_ERROR("failed to pin power context: %d\n", ret);
6502 goto err_unref;
6503 }
6504
aa40d6bb 6505 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
6506 if (ret) {
6507 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6508 goto err_unpin;
6509 }
6510 mutex_unlock(&dev->struct_mutex);
6511
aa40d6bb 6512 return ctx;
9ea8d059
CW
6513
6514err_unpin:
aa40d6bb 6515 i915_gem_object_unpin(ctx);
9ea8d059 6516err_unref:
05394f39 6517 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
6518 mutex_unlock(&dev->struct_mutex);
6519 return NULL;
6520}
6521
7648fa99
JB
6522bool ironlake_set_drps(struct drm_device *dev, u8 val)
6523{
6524 struct drm_i915_private *dev_priv = dev->dev_private;
6525 u16 rgvswctl;
6526
6527 rgvswctl = I915_READ16(MEMSWCTL);
6528 if (rgvswctl & MEMCTL_CMD_STS) {
6529 DRM_DEBUG("gpu busy, RCS change rejected\n");
6530 return false; /* still busy with another command */
6531 }
6532
6533 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6534 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6535 I915_WRITE16(MEMSWCTL, rgvswctl);
6536 POSTING_READ16(MEMSWCTL);
6537
6538 rgvswctl |= MEMCTL_CMD_STS;
6539 I915_WRITE16(MEMSWCTL, rgvswctl);
6540
6541 return true;
6542}
6543
f97108d1
JB
6544void ironlake_enable_drps(struct drm_device *dev)
6545{
6546 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6547 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 6548 u8 fmax, fmin, fstart, vstart;
f97108d1 6549
ea056c14
JB
6550 /* Enable temp reporting */
6551 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6552 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6553
f97108d1
JB
6554 /* 100ms RC evaluation intervals */
6555 I915_WRITE(RCUPEI, 100000);
6556 I915_WRITE(RCDNEI, 100000);
6557
6558 /* Set max/min thresholds to 90ms and 80ms respectively */
6559 I915_WRITE(RCBMAXAVG, 90000);
6560 I915_WRITE(RCBMINAVG, 80000);
6561
6562 I915_WRITE(MEMIHYST, 1);
6563
6564 /* Set up min, max, and cur for interrupt handling */
6565 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6566 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6567 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6568 MEMMODE_FSTART_SHIFT;
7648fa99 6569
f97108d1
JB
6570 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6571 PXVFREQ_PX_SHIFT;
6572
80dbf4b7 6573 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
6574 dev_priv->fstart = fstart;
6575
80dbf4b7 6576 dev_priv->max_delay = fstart;
f97108d1
JB
6577 dev_priv->min_delay = fmin;
6578 dev_priv->cur_delay = fstart;
6579
80dbf4b7
JB
6580 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6581 fmax, fmin, fstart);
7648fa99 6582
f97108d1
JB
6583 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6584
6585 /*
6586 * Interrupts will be enabled in ironlake_irq_postinstall
6587 */
6588
6589 I915_WRITE(VIDSTART, vstart);
6590 POSTING_READ(VIDSTART);
6591
6592 rgvmodectl |= MEMMODE_SWMODE_EN;
6593 I915_WRITE(MEMMODECTL, rgvmodectl);
6594
481b6af3 6595 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6596 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6597 msleep(1);
6598
7648fa99 6599 ironlake_set_drps(dev, fstart);
f97108d1 6600
7648fa99
JB
6601 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6602 I915_READ(0x112e0);
6603 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6604 dev_priv->last_count2 = I915_READ(0x112f4);
6605 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6606}
6607
6608void ironlake_disable_drps(struct drm_device *dev)
6609{
6610 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6611 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6612
6613 /* Ack interrupts, disable EFC interrupt */
6614 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6615 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6616 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6617 I915_WRITE(DEIIR, DE_PCU_EVENT);
6618 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6619
6620 /* Go back to the starting frequency */
7648fa99 6621 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6622 msleep(1);
6623 rgvswctl |= MEMCTL_CMD_STS;
6624 I915_WRITE(MEMSWCTL, rgvswctl);
6625 msleep(1);
6626
6627}
6628
3b8d8d91
JB
6629void gen6_set_rps(struct drm_device *dev, u8 val)
6630{
6631 struct drm_i915_private *dev_priv = dev->dev_private;
6632 u32 swreq;
6633
6634 swreq = (val & 0x3ff) << 25;
6635 I915_WRITE(GEN6_RPNSWREQ, swreq);
6636}
6637
6638void gen6_disable_rps(struct drm_device *dev)
6639{
6640 struct drm_i915_private *dev_priv = dev->dev_private;
6641
6642 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6643 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6644 I915_WRITE(GEN6_PMIER, 0);
6645 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6646}
6647
7648fa99
JB
6648static unsigned long intel_pxfreq(u32 vidfreq)
6649{
6650 unsigned long freq;
6651 int div = (vidfreq & 0x3f0000) >> 16;
6652 int post = (vidfreq & 0x3000) >> 12;
6653 int pre = (vidfreq & 0x7);
6654
6655 if (!pre)
6656 return 0;
6657
6658 freq = ((div * 133333) / ((1<<post) * pre));
6659
6660 return freq;
6661}
6662
6663void intel_init_emon(struct drm_device *dev)
6664{
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666 u32 lcfuse;
6667 u8 pxw[16];
6668 int i;
6669
6670 /* Disable to program */
6671 I915_WRITE(ECR, 0);
6672 POSTING_READ(ECR);
6673
6674 /* Program energy weights for various events */
6675 I915_WRITE(SDEW, 0x15040d00);
6676 I915_WRITE(CSIEW0, 0x007f0000);
6677 I915_WRITE(CSIEW1, 0x1e220004);
6678 I915_WRITE(CSIEW2, 0x04000004);
6679
6680 for (i = 0; i < 5; i++)
6681 I915_WRITE(PEW + (i * 4), 0);
6682 for (i = 0; i < 3; i++)
6683 I915_WRITE(DEW + (i * 4), 0);
6684
6685 /* Program P-state weights to account for frequency power adjustment */
6686 for (i = 0; i < 16; i++) {
6687 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6688 unsigned long freq = intel_pxfreq(pxvidfreq);
6689 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6690 PXVFREQ_PX_SHIFT;
6691 unsigned long val;
6692
6693 val = vid * vid;
6694 val *= (freq / 1000);
6695 val *= 255;
6696 val /= (127*127*900);
6697 if (val > 0xff)
6698 DRM_ERROR("bad pxval: %ld\n", val);
6699 pxw[i] = val;
6700 }
6701 /* Render standby states get 0 weight */
6702 pxw[14] = 0;
6703 pxw[15] = 0;
6704
6705 for (i = 0; i < 4; i++) {
6706 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6707 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6708 I915_WRITE(PXW + (i * 4), val);
6709 }
6710
6711 /* Adjust magic regs to magic values (more experimental results) */
6712 I915_WRITE(OGW0, 0);
6713 I915_WRITE(OGW1, 0);
6714 I915_WRITE(EG0, 0x00007f00);
6715 I915_WRITE(EG1, 0x0000000e);
6716 I915_WRITE(EG2, 0x000e0000);
6717 I915_WRITE(EG3, 0x68000300);
6718 I915_WRITE(EG4, 0x42000000);
6719 I915_WRITE(EG5, 0x00140031);
6720 I915_WRITE(EG6, 0);
6721 I915_WRITE(EG7, 0);
6722
6723 for (i = 0; i < 8; i++)
6724 I915_WRITE(PXWL + (i * 4), 0);
6725
6726 /* Enable PMON + select events */
6727 I915_WRITE(ECR, 0x80000019);
6728
6729 lcfuse = I915_READ(LCFUSE02);
6730
6731 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6732}
6733
3b8d8d91 6734void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6735{
a6044e23
JB
6736 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6737 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6738 u32 pcu_mbox;
6739 int cur_freq, min_freq, max_freq;
8fd26859
CW
6740 int i;
6741
6742 /* Here begins a magic sequence of register writes to enable
6743 * auto-downclocking.
6744 *
6745 * Perhaps there might be some value in exposing these to
6746 * userspace...
6747 */
6748 I915_WRITE(GEN6_RC_STATE, 0);
6749 __gen6_force_wake_get(dev_priv);
6750
3b8d8d91 6751 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6752 I915_WRITE(GEN6_RC_CONTROL, 0);
6753
6754 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6755 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6756 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6757 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6758 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6759
6760 for (i = 0; i < I915_NUM_RINGS; i++)
6761 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6762
6763 I915_WRITE(GEN6_RC_SLEEP, 0);
6764 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6765 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6766 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6767 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6768
6769 I915_WRITE(GEN6_RC_CONTROL,
6770 GEN6_RC_CTL_RC6p_ENABLE |
6771 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6772 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6773 GEN6_RC_CTL_HW_ENABLE);
6774
3b8d8d91 6775 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6776 GEN6_FREQUENCY(10) |
6777 GEN6_OFFSET(0) |
6778 GEN6_AGGRESSIVE_TURBO);
6779 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6780 GEN6_FREQUENCY(12));
6781
6782 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6783 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6784 18 << 24 |
6785 6 << 16);
ccab5c82
JB
6786 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6787 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
8fd26859 6788 I915_WRITE(GEN6_RP_UP_EI, 100000);
ccab5c82 6789 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
8fd26859
CW
6790 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6791 I915_WRITE(GEN6_RP_CONTROL,
6792 GEN6_RP_MEDIA_TURBO |
6793 GEN6_RP_USE_NORMAL_FREQ |
6794 GEN6_RP_MEDIA_IS_GFX |
6795 GEN6_RP_ENABLE |
ccab5c82
JB
6796 GEN6_RP_UP_BUSY_AVG |
6797 GEN6_RP_DOWN_IDLE_CONT);
8fd26859
CW
6798
6799 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6800 500))
6801 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6802
6803 I915_WRITE(GEN6_PCODE_DATA, 0);
6804 I915_WRITE(GEN6_PCODE_MAILBOX,
6805 GEN6_PCODE_READY |
6806 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6807 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6808 500))
6809 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6810
a6044e23
JB
6811 min_freq = (rp_state_cap & 0xff0000) >> 16;
6812 max_freq = rp_state_cap & 0xff;
6813 cur_freq = (gt_perf_status & 0xff00) >> 8;
6814
6815 /* Check for overclock support */
6816 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6817 500))
6818 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6819 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6820 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6821 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6822 500))
6823 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6824 if (pcu_mbox & (1<<31)) { /* OC supported */
6825 max_freq = pcu_mbox & 0xff;
6826 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6827 }
6828
6829 /* In units of 100MHz */
6830 dev_priv->max_delay = max_freq;
6831 dev_priv->min_delay = min_freq;
6832 dev_priv->cur_delay = cur_freq;
6833
8fd26859
CW
6834 /* requires MSI enabled */
6835 I915_WRITE(GEN6_PMIER,
6836 GEN6_PM_MBOX_EVENT |
6837 GEN6_PM_THERMAL_EVENT |
6838 GEN6_PM_RP_DOWN_TIMEOUT |
6839 GEN6_PM_RP_UP_THRESHOLD |
6840 GEN6_PM_RP_DOWN_THRESHOLD |
6841 GEN6_PM_RP_UP_EI_EXPIRED |
6842 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6843 I915_WRITE(GEN6_PMIMR, 0);
6844 /* enable all PM interrupts */
6845 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6846
6847 __gen6_force_wake_put(dev_priv);
6848}
6849
0cdab21f 6850void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6851{
6852 struct drm_i915_private *dev_priv = dev->dev_private;
6853
6854 /*
6855 * Disable clock gating reported to work incorrectly according to the
6856 * specs, but enable as much else as we can.
6857 */
bad720ff 6858 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6859 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6860
f00a3ddf 6861 if (IS_GEN5(dev)) {
8956c8bb 6862 /* Required for FBC */
1ffa325b
JB
6863 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6864 DPFCRUNIT_CLOCK_GATE_DISABLE |
6865 DPFDUNIT_CLOCK_GATE_DISABLE;
8956c8bb
EA
6866 /* Required for CxSR */
6867 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6868
6869 I915_WRITE(PCH_3DCGDIS0,
6870 MARIUNIT_CLOCK_GATE_DISABLE |
6871 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6872 I915_WRITE(PCH_3DCGDIS1,
6873 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6874 }
6875
6876 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6877
382b0936
JB
6878 /*
6879 * On Ibex Peak and Cougar Point, we need to disable clock
6880 * gating for the panel power sequencer or it will fail to
6881 * start up when no ports are active.
6882 */
6883 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6884
7f8a8569
ZW
6885 /*
6886 * According to the spec the following bits should be set in
6887 * order to enable memory self-refresh
6888 * The bit 22/21 of 0x42004
6889 * The bit 5 of 0x42020
6890 * The bit 15 of 0x45000
6891 */
f00a3ddf 6892 if (IS_GEN5(dev)) {
7f8a8569
ZW
6893 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6894 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6895 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6896 I915_WRITE(ILK_DSPCLK_GATE,
6897 (I915_READ(ILK_DSPCLK_GATE) |
6898 ILK_DPARB_CLK_GATE));
6899 I915_WRITE(DISP_ARB_CTL,
6900 (I915_READ(DISP_ARB_CTL) |
6901 DISP_FBC_WM_DIS));
1398261a
YL
6902 I915_WRITE(WM3_LP_ILK, 0);
6903 I915_WRITE(WM2_LP_ILK, 0);
6904 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 6905 }
b52eb4dc
ZY
6906 /*
6907 * Based on the document from hardware guys the following bits
6908 * should be set unconditionally in order to enable FBC.
6909 * The bit 22 of 0x42000
6910 * The bit 22 of 0x42004
6911 * The bit 7,8,9 of 0x42020.
6912 */
6913 if (IS_IRONLAKE_M(dev)) {
6914 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6915 I915_READ(ILK_DISPLAY_CHICKEN1) |
6916 ILK_FBCQ_DIS);
6917 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6918 I915_READ(ILK_DISPLAY_CHICKEN2) |
6919 ILK_DPARB_GATE);
6920 I915_WRITE(ILK_DSPCLK_GATE,
6921 I915_READ(ILK_DSPCLK_GATE) |
6922 ILK_DPFC_DIS1 |
6923 ILK_DPFC_DIS2 |
6924 ILK_CLK_FBC);
6925 }
de6e2eaf 6926
67e92af0
EA
6927 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6928 I915_READ(ILK_DISPLAY_CHICKEN2) |
6929 ILK_ELPIN_409_SELECT);
6930
de6e2eaf
EA
6931 if (IS_GEN5(dev)) {
6932 I915_WRITE(_3D_CHICKEN2,
6933 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6934 _3D_CHICKEN2_WM_READ_PIPELINED);
6935 }
8fd26859 6936
1398261a
YL
6937 if (IS_GEN6(dev)) {
6938 I915_WRITE(WM3_LP_ILK, 0);
6939 I915_WRITE(WM2_LP_ILK, 0);
6940 I915_WRITE(WM1_LP_ILK, 0);
6941
6942 /*
6943 * According to the spec the following bits should be
6944 * set in order to enable memory self-refresh and fbc:
6945 * The bit21 and bit22 of 0x42000
6946 * The bit21 and bit22 of 0x42004
6947 * The bit5 and bit7 of 0x42020
6948 * The bit14 of 0x70180
6949 * The bit14 of 0x71180
6950 */
6951 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6952 I915_READ(ILK_DISPLAY_CHICKEN1) |
6953 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6954 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6955 I915_READ(ILK_DISPLAY_CHICKEN2) |
6956 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6957 I915_WRITE(ILK_DSPCLK_GATE,
6958 I915_READ(ILK_DSPCLK_GATE) |
6959 ILK_DPARB_CLK_GATE |
6960 ILK_DPFD_CLK_GATE);
6961
6962 I915_WRITE(DSPACNTR,
6963 I915_READ(DSPACNTR) |
6964 DISPPLANE_TRICKLE_FEED_DISABLE);
6965 I915_WRITE(DSPBCNTR,
6966 I915_READ(DSPBCNTR) |
6967 DISPPLANE_TRICKLE_FEED_DISABLE);
6968 }
c03342fa 6969 } else if (IS_G4X(dev)) {
652c393a
JB
6970 uint32_t dspclk_gate;
6971 I915_WRITE(RENCLK_GATE_D1, 0);
6972 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6973 GS_UNIT_CLOCK_GATE_DISABLE |
6974 CL_UNIT_CLOCK_GATE_DISABLE);
6975 I915_WRITE(RAMCLK_GATE_D, 0);
6976 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6977 OVRUNIT_CLOCK_GATE_DISABLE |
6978 OVCUNIT_CLOCK_GATE_DISABLE;
6979 if (IS_GM45(dev))
6980 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6981 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 6982 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
6983 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6984 I915_WRITE(RENCLK_GATE_D2, 0);
6985 I915_WRITE(DSPCLK_GATE_D, 0);
6986 I915_WRITE(RAMCLK_GATE_D, 0);
6987 I915_WRITE16(DEUC, 0);
a6c45cf0 6988 } else if (IS_BROADWATER(dev)) {
652c393a
JB
6989 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6990 I965_RCC_CLOCK_GATE_DISABLE |
6991 I965_RCPB_CLOCK_GATE_DISABLE |
6992 I965_ISC_CLOCK_GATE_DISABLE |
6993 I965_FBC_CLOCK_GATE_DISABLE);
6994 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 6995 } else if (IS_GEN3(dev)) {
652c393a
JB
6996 u32 dstate = I915_READ(D_STATE);
6997
6998 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6999 DSTATE_DOT_CLOCK_GATING;
7000 I915_WRITE(D_STATE, dstate);
f0f8a9ce 7001 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
7002 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7003 } else if (IS_I830(dev)) {
7004 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7005 }
7006}
7007
0cdab21f
CW
7008void intel_disable_clock_gating(struct drm_device *dev)
7009{
7010 struct drm_i915_private *dev_priv = dev->dev_private;
7011
7012 if (dev_priv->renderctx) {
7013 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7014
7015 I915_WRITE(CCID, 0);
7016 POSTING_READ(CCID);
7017
7018 i915_gem_object_unpin(obj);
7019 drm_gem_object_unreference(&obj->base);
7020 dev_priv->renderctx = NULL;
7021 }
7022
7023 if (dev_priv->pwrctx) {
7024 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7025
7026 I915_WRITE(PWRCTXA, 0);
7027 POSTING_READ(PWRCTXA);
7028
7029 i915_gem_object_unpin(obj);
7030 drm_gem_object_unreference(&obj->base);
7031 dev_priv->pwrctx = NULL;
7032 }
7033}
7034
d5bb081b
JB
7035static void ironlake_disable_rc6(struct drm_device *dev)
7036{
7037 struct drm_i915_private *dev_priv = dev->dev_private;
7038
7039 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7040 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7041 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7042 10);
7043 POSTING_READ(CCID);
7044 I915_WRITE(PWRCTXA, 0);
7045 POSTING_READ(PWRCTXA);
7046 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7047 POSTING_READ(RSTDBYCTL);
7048 i915_gem_object_unpin(dev_priv->renderctx);
7049 drm_gem_object_unreference(&dev_priv->renderctx->base);
7050 dev_priv->renderctx = NULL;
7051 i915_gem_object_unpin(dev_priv->pwrctx);
7052 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7053 dev_priv->pwrctx = NULL;
7054}
7055
7056void ironlake_enable_rc6(struct drm_device *dev)
7057{
7058 struct drm_i915_private *dev_priv = dev->dev_private;
7059 int ret;
7060
7061 /*
7062 * GPU can automatically power down the render unit if given a page
7063 * to save state.
7064 */
7065 ret = BEGIN_LP_RING(6);
7066 if (ret) {
7067 ironlake_disable_rc6(dev);
7068 return;
7069 }
7070 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7071 OUT_RING(MI_SET_CONTEXT);
7072 OUT_RING(dev_priv->renderctx->gtt_offset |
7073 MI_MM_SPACE_GTT |
7074 MI_SAVE_EXT_STATE_EN |
7075 MI_RESTORE_EXT_STATE_EN |
7076 MI_RESTORE_INHIBIT);
7077 OUT_RING(MI_SUSPEND_FLUSH);
7078 OUT_RING(MI_NOOP);
7079 OUT_RING(MI_FLUSH);
7080 ADVANCE_LP_RING();
7081
7082 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7083 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7084}
7085
e70236a8
JB
7086/* Set up chip specific display functions */
7087static void intel_init_display(struct drm_device *dev)
7088{
7089 struct drm_i915_private *dev_priv = dev->dev_private;
7090
7091 /* We always want a DPMS function */
bad720ff 7092 if (HAS_PCH_SPLIT(dev))
f2b115e6 7093 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
7094 else
7095 dev_priv->display.dpms = i9xx_crtc_dpms;
7096
ee5382ae 7097 if (I915_HAS_FBC(dev)) {
9c04f015 7098 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
7099 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7100 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7101 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7102 } else if (IS_GM45(dev)) {
74dff282
JB
7103 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7104 dev_priv->display.enable_fbc = g4x_enable_fbc;
7105 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 7106 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
7107 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7108 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7109 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7110 }
74dff282 7111 /* 855GM needs testing */
e70236a8
JB
7112 }
7113
7114 /* Returns the core display clock speed */
f2b115e6 7115 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
7116 dev_priv->display.get_display_clock_speed =
7117 i945_get_display_clock_speed;
7118 else if (IS_I915G(dev))
7119 dev_priv->display.get_display_clock_speed =
7120 i915_get_display_clock_speed;
f2b115e6 7121 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
7122 dev_priv->display.get_display_clock_speed =
7123 i9xx_misc_get_display_clock_speed;
7124 else if (IS_I915GM(dev))
7125 dev_priv->display.get_display_clock_speed =
7126 i915gm_get_display_clock_speed;
7127 else if (IS_I865G(dev))
7128 dev_priv->display.get_display_clock_speed =
7129 i865_get_display_clock_speed;
f0f8a9ce 7130 else if (IS_I85X(dev))
e70236a8
JB
7131 dev_priv->display.get_display_clock_speed =
7132 i855_get_display_clock_speed;
7133 else /* 852, 830 */
7134 dev_priv->display.get_display_clock_speed =
7135 i830_get_display_clock_speed;
7136
7137 /* For FIFO watermark updates */
7f8a8569 7138 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 7139 if (IS_GEN5(dev)) {
7f8a8569
ZW
7140 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7141 dev_priv->display.update_wm = ironlake_update_wm;
7142 else {
7143 DRM_DEBUG_KMS("Failed to get proper latency. "
7144 "Disable CxSR\n");
7145 dev_priv->display.update_wm = NULL;
1398261a
YL
7146 }
7147 } else if (IS_GEN6(dev)) {
7148 if (SNB_READ_WM0_LATENCY()) {
7149 dev_priv->display.update_wm = sandybridge_update_wm;
7150 } else {
7151 DRM_DEBUG_KMS("Failed to read display plane latency. "
7152 "Disable CxSR\n");
7153 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
7154 }
7155 } else
7156 dev_priv->display.update_wm = NULL;
7157 } else if (IS_PINEVIEW(dev)) {
d4294342 7158 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 7159 dev_priv->is_ddr3,
d4294342
ZY
7160 dev_priv->fsb_freq,
7161 dev_priv->mem_freq)) {
7162 DRM_INFO("failed to find known CxSR latency "
95534263 7163 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 7164 "disabling CxSR\n",
95534263 7165 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
7166 dev_priv->fsb_freq, dev_priv->mem_freq);
7167 /* Disable CxSR and never update its watermark again */
7168 pineview_disable_cxsr(dev);
7169 dev_priv->display.update_wm = NULL;
7170 } else
7171 dev_priv->display.update_wm = pineview_update_wm;
7172 } else if (IS_G4X(dev))
e70236a8 7173 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 7174 else if (IS_GEN4(dev))
e70236a8 7175 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 7176 else if (IS_GEN3(dev)) {
e70236a8
JB
7177 dev_priv->display.update_wm = i9xx_update_wm;
7178 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
7179 } else if (IS_I85X(dev)) {
7180 dev_priv->display.update_wm = i9xx_update_wm;
7181 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 7182 } else {
8f4695ed
AJ
7183 dev_priv->display.update_wm = i830_update_wm;
7184 if (IS_845G(dev))
e70236a8
JB
7185 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7186 else
7187 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
7188 }
7189}
7190
b690e96c
JB
7191/*
7192 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7193 * resume, or other times. This quirk makes sure that's the case for
7194 * affected systems.
7195 */
7196static void quirk_pipea_force (struct drm_device *dev)
7197{
7198 struct drm_i915_private *dev_priv = dev->dev_private;
7199
7200 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7201 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7202}
7203
7204struct intel_quirk {
7205 int device;
7206 int subsystem_vendor;
7207 int subsystem_device;
7208 void (*hook)(struct drm_device *dev);
7209};
7210
7211struct intel_quirk intel_quirks[] = {
7212 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7213 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7214 /* HP Mini needs pipe A force quirk (LP: #322104) */
7215 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7216
7217 /* Thinkpad R31 needs pipe A force quirk */
7218 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7219 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7220 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7221
7222 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7223 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7224 /* ThinkPad X40 needs pipe A force quirk */
7225
7226 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7227 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7228
7229 /* 855 & before need to leave pipe A & dpll A up */
7230 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7231 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7232};
7233
7234static void intel_init_quirks(struct drm_device *dev)
7235{
7236 struct pci_dev *d = dev->pdev;
7237 int i;
7238
7239 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7240 struct intel_quirk *q = &intel_quirks[i];
7241
7242 if (d->device == q->device &&
7243 (d->subsystem_vendor == q->subsystem_vendor ||
7244 q->subsystem_vendor == PCI_ANY_ID) &&
7245 (d->subsystem_device == q->subsystem_device ||
7246 q->subsystem_device == PCI_ANY_ID))
7247 q->hook(dev);
7248 }
7249}
7250
9cce37f4
JB
7251/* Disable the VGA plane that we never use */
7252static void i915_disable_vga(struct drm_device *dev)
7253{
7254 struct drm_i915_private *dev_priv = dev->dev_private;
7255 u8 sr1;
7256 u32 vga_reg;
7257
7258 if (HAS_PCH_SPLIT(dev))
7259 vga_reg = CPU_VGACNTRL;
7260 else
7261 vga_reg = VGACNTRL;
7262
7263 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7264 outb(1, VGA_SR_INDEX);
7265 sr1 = inb(VGA_SR_DATA);
7266 outb(sr1 | 1<<5, VGA_SR_DATA);
7267 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7268 udelay(300);
7269
7270 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7271 POSTING_READ(vga_reg);
7272}
7273
79e53945
JB
7274void intel_modeset_init(struct drm_device *dev)
7275{
652c393a 7276 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
7277 int i;
7278
7279 drm_mode_config_init(dev);
7280
7281 dev->mode_config.min_width = 0;
7282 dev->mode_config.min_height = 0;
7283
7284 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7285
b690e96c
JB
7286 intel_init_quirks(dev);
7287
e70236a8
JB
7288 intel_init_display(dev);
7289
a6c45cf0
CW
7290 if (IS_GEN2(dev)) {
7291 dev->mode_config.max_width = 2048;
7292 dev->mode_config.max_height = 2048;
7293 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
7294 dev->mode_config.max_width = 4096;
7295 dev->mode_config.max_height = 4096;
79e53945 7296 } else {
a6c45cf0
CW
7297 dev->mode_config.max_width = 8192;
7298 dev->mode_config.max_height = 8192;
79e53945 7299 }
35c3047a 7300 dev->mode_config.fb_base = dev->agp->base;
79e53945 7301
a6c45cf0 7302 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 7303 dev_priv->num_pipe = 2;
79e53945 7304 else
a3524f1b 7305 dev_priv->num_pipe = 1;
28c97730 7306 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 7307 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 7308
a3524f1b 7309 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
7310 intel_crtc_init(dev, i);
7311 }
7312
7313 intel_setup_outputs(dev);
652c393a 7314
0cdab21f 7315 intel_enable_clock_gating(dev);
652c393a 7316
9cce37f4
JB
7317 /* Just disable it once at startup */
7318 i915_disable_vga(dev);
7319
7648fa99 7320 if (IS_IRONLAKE_M(dev)) {
f97108d1 7321 ironlake_enable_drps(dev);
7648fa99
JB
7322 intel_init_emon(dev);
7323 }
f97108d1 7324
3b8d8d91
JB
7325 if (IS_GEN6(dev))
7326 gen6_enable_rps(dev_priv);
7327
d5bb081b
JB
7328 if (IS_IRONLAKE_M(dev)) {
7329 dev_priv->renderctx = intel_alloc_context_page(dev);
7330 if (!dev_priv->renderctx)
7331 goto skip_rc6;
7332 dev_priv->pwrctx = intel_alloc_context_page(dev);
7333 if (!dev_priv->pwrctx) {
7334 i915_gem_object_unpin(dev_priv->renderctx);
7335 drm_gem_object_unreference(&dev_priv->renderctx->base);
7336 dev_priv->renderctx = NULL;
7337 goto skip_rc6;
7338 }
7339 ironlake_enable_rc6(dev);
7340 }
7341
7342skip_rc6:
652c393a
JB
7343 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7344 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7345 (unsigned long)dev);
02e792fb
DV
7346
7347 intel_setup_overlay(dev);
79e53945
JB
7348}
7349
7350void intel_modeset_cleanup(struct drm_device *dev)
7351{
652c393a
JB
7352 struct drm_i915_private *dev_priv = dev->dev_private;
7353 struct drm_crtc *crtc;
7354 struct intel_crtc *intel_crtc;
7355
f87ea761 7356 drm_kms_helper_poll_fini(dev);
652c393a
JB
7357 mutex_lock(&dev->struct_mutex);
7358
723bfd70
JB
7359 intel_unregister_dsm_handler();
7360
7361
652c393a
JB
7362 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7363 /* Skip inactive CRTCs */
7364 if (!crtc->fb)
7365 continue;
7366
7367 intel_crtc = to_intel_crtc(crtc);
3dec0095 7368 intel_increase_pllclock(crtc);
652c393a
JB
7369 }
7370
e70236a8
JB
7371 if (dev_priv->display.disable_fbc)
7372 dev_priv->display.disable_fbc(dev);
7373
f97108d1
JB
7374 if (IS_IRONLAKE_M(dev))
7375 ironlake_disable_drps(dev);
3b8d8d91
JB
7376 if (IS_GEN6(dev))
7377 gen6_disable_rps(dev);
f97108d1 7378
d5bb081b
JB
7379 if (IS_IRONLAKE_M(dev))
7380 ironlake_disable_rc6(dev);
0cdab21f 7381
69341a5e
KH
7382 mutex_unlock(&dev->struct_mutex);
7383
6c0d9350
DV
7384 /* Disable the irq before mode object teardown, for the irq might
7385 * enqueue unpin/hotplug work. */
7386 drm_irq_uninstall(dev);
7387 cancel_work_sync(&dev_priv->hotplug_work);
7388
3dec0095
DV
7389 /* Shut off idle work before the crtcs get freed. */
7390 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7391 intel_crtc = to_intel_crtc(crtc);
7392 del_timer_sync(&intel_crtc->idle_timer);
7393 }
7394 del_timer_sync(&dev_priv->idle_timer);
7395 cancel_work_sync(&dev_priv->idle_work);
7396
79e53945
JB
7397 drm_mode_config_cleanup(dev);
7398}
7399
f1c79df3
ZW
7400/*
7401 * Return which encoder is currently attached for connector.
7402 */
df0e9248 7403struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 7404{
df0e9248
CW
7405 return &intel_attached_encoder(connector)->base;
7406}
f1c79df3 7407
df0e9248
CW
7408void intel_connector_attach_encoder(struct intel_connector *connector,
7409 struct intel_encoder *encoder)
7410{
7411 connector->encoder = encoder;
7412 drm_mode_connector_attach_encoder(&connector->base,
7413 &encoder->base);
79e53945 7414}
28d52043
DA
7415
7416/*
7417 * set vga decode state - true == enable VGA decode
7418 */
7419int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7420{
7421 struct drm_i915_private *dev_priv = dev->dev_private;
7422 u16 gmch_ctrl;
7423
7424 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7425 if (state)
7426 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7427 else
7428 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7429 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7430 return 0;
7431}
c4a1d9e4
CW
7432
7433#ifdef CONFIG_DEBUG_FS
7434#include <linux/seq_file.h>
7435
7436struct intel_display_error_state {
7437 struct intel_cursor_error_state {
7438 u32 control;
7439 u32 position;
7440 u32 base;
7441 u32 size;
7442 } cursor[2];
7443
7444 struct intel_pipe_error_state {
7445 u32 conf;
7446 u32 source;
7447
7448 u32 htotal;
7449 u32 hblank;
7450 u32 hsync;
7451 u32 vtotal;
7452 u32 vblank;
7453 u32 vsync;
7454 } pipe[2];
7455
7456 struct intel_plane_error_state {
7457 u32 control;
7458 u32 stride;
7459 u32 size;
7460 u32 pos;
7461 u32 addr;
7462 u32 surface;
7463 u32 tile_offset;
7464 } plane[2];
7465};
7466
7467struct intel_display_error_state *
7468intel_display_capture_error_state(struct drm_device *dev)
7469{
7470 drm_i915_private_t *dev_priv = dev->dev_private;
7471 struct intel_display_error_state *error;
7472 int i;
7473
7474 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7475 if (error == NULL)
7476 return NULL;
7477
7478 for (i = 0; i < 2; i++) {
7479 error->cursor[i].control = I915_READ(CURCNTR(i));
7480 error->cursor[i].position = I915_READ(CURPOS(i));
7481 error->cursor[i].base = I915_READ(CURBASE(i));
7482
7483 error->plane[i].control = I915_READ(DSPCNTR(i));
7484 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7485 error->plane[i].size = I915_READ(DSPSIZE(i));
7486 error->plane[i].pos= I915_READ(DSPPOS(i));
7487 error->plane[i].addr = I915_READ(DSPADDR(i));
7488 if (INTEL_INFO(dev)->gen >= 4) {
7489 error->plane[i].surface = I915_READ(DSPSURF(i));
7490 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7491 }
7492
7493 error->pipe[i].conf = I915_READ(PIPECONF(i));
7494 error->pipe[i].source = I915_READ(PIPESRC(i));
7495 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7496 error->pipe[i].hblank = I915_READ(HBLANK(i));
7497 error->pipe[i].hsync = I915_READ(HSYNC(i));
7498 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7499 error->pipe[i].vblank = I915_READ(VBLANK(i));
7500 error->pipe[i].vsync = I915_READ(VSYNC(i));
7501 }
7502
7503 return error;
7504}
7505
7506void
7507intel_display_print_error_state(struct seq_file *m,
7508 struct drm_device *dev,
7509 struct intel_display_error_state *error)
7510{
7511 int i;
7512
7513 for (i = 0; i < 2; i++) {
7514 seq_printf(m, "Pipe [%d]:\n", i);
7515 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7516 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7517 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7518 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7519 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7520 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7521 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7522 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7523
7524 seq_printf(m, "Plane [%d]:\n", i);
7525 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7526 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7527 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7528 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7529 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7530 if (INTEL_INFO(dev)->gen >= 4) {
7531 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7532 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7533 }
7534
7535 seq_printf(m, "Cursor [%d]:\n", i);
7536 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7537 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7538 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7539 }
7540}
7541#endif