]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Trivial sparse fixes
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
b24e7179
JB
1061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
040484af
JB
1084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
ea0760cf
JB
1162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
63d7bbe9
JB
1191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
b24e7179
JB
1193{
1194 int reg;
1195 u32 val;
63d7bbe9 1196 bool cur_state;
b24e7179
JB
1197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
63d7bbe9
JB
1200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
b24e7179 1204}
63d7bbe9
JB
1205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
b24e7179
JB
1207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
1228 /* Need to check both planes against the pipe */
1229 for (i = 0; i < 2; i++) {
1230 reg = DSPCNTR(i);
1231 val = I915_READ(reg);
1232 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1233 DISPPLANE_SEL_PIPE_SHIFT;
1234 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1235 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1236 i, pipe ? 'B' : 'A');
1237 }
1238}
1239
92f2584a
JB
1240static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1241{
1242 u32 val;
1243 bool enabled;
1244
1245 val = I915_READ(PCH_DREF_CONTROL);
1246 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1247 DREF_SUPERSPREAD_SOURCE_MASK));
1248 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1249}
1250
1251static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1252 enum pipe pipe)
1253{
1254 int reg;
1255 u32 val;
1256 bool enabled;
1257
1258 reg = TRANSCONF(pipe);
1259 val = I915_READ(reg);
1260 enabled = !!(val & TRANS_ENABLE);
1261 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1262}
1263
63d7bbe9
JB
1264/**
1265 * intel_enable_pll - enable a PLL
1266 * @dev_priv: i915 private structure
1267 * @pipe: pipe PLL to enable
1268 *
1269 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1270 * make sure the PLL reg is writable first though, since the panel write
1271 * protect mechanism may be enabled.
1272 *
1273 * Note! This is for pre-ILK only.
1274 */
1275static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1276{
1277 int reg;
1278 u32 val;
1279
1280 /* No really, not for ILK+ */
1281 BUG_ON(dev_priv->info->gen >= 5);
1282
1283 /* PLL is protected by panel, make sure we can write it */
1284 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1285 assert_panel_unlocked(dev_priv, pipe);
1286
1287 reg = DPLL(pipe);
1288 val = I915_READ(reg);
1289 val |= DPLL_VCO_ENABLE;
1290
1291 /* We do this three times for luck */
1292 I915_WRITE(reg, val);
1293 POSTING_READ(reg);
1294 udelay(150); /* wait for warmup */
1295 I915_WRITE(reg, val);
1296 POSTING_READ(reg);
1297 udelay(150); /* wait for warmup */
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300 udelay(150); /* wait for warmup */
1301}
1302
1303/**
1304 * intel_disable_pll - disable a PLL
1305 * @dev_priv: i915 private structure
1306 * @pipe: pipe PLL to disable
1307 *
1308 * Disable the PLL for @pipe, making sure the pipe is off first.
1309 *
1310 * Note! This is for pre-ILK only.
1311 */
1312static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1313{
1314 int reg;
1315 u32 val;
1316
1317 /* Don't disable pipe A or pipe A PLLs if needed */
1318 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1319 return;
1320
1321 /* Make sure the pipe isn't still relying on us */
1322 assert_pipe_disabled(dev_priv, pipe);
1323
1324 reg = DPLL(pipe);
1325 val = I915_READ(reg);
1326 val &= ~DPLL_VCO_ENABLE;
1327 I915_WRITE(reg, val);
1328 POSTING_READ(reg);
1329}
1330
92f2584a
JB
1331/**
1332 * intel_enable_pch_pll - enable PCH PLL
1333 * @dev_priv: i915 private structure
1334 * @pipe: pipe PLL to enable
1335 *
1336 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1337 * drives the transcoder clock.
1338 */
1339static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /* PCH only available on ILK+ */
1346 BUG_ON(dev_priv->info->gen < 5);
1347
1348 /* PCH refclock must be enabled first */
1349 assert_pch_refclk_enabled(dev_priv);
1350
1351 reg = PCH_DPLL(pipe);
1352 val = I915_READ(reg);
1353 val |= DPLL_VCO_ENABLE;
1354 I915_WRITE(reg, val);
1355 POSTING_READ(reg);
1356 udelay(200);
1357}
1358
1359static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
1362 int reg;
1363 u32 val;
1364
1365 /* PCH only available on ILK+ */
1366 BUG_ON(dev_priv->info->gen < 5);
1367
1368 /* Make sure transcoder isn't still depending on us */
1369 assert_transcoder_disabled(dev_priv, pipe);
1370
1371 reg = PCH_DPLL(pipe);
1372 val = I915_READ(reg);
1373 val &= ~DPLL_VCO_ENABLE;
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(200);
1377}
1378
040484af
JB
1379static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1380 enum pipe pipe)
1381{
1382 int reg;
1383 u32 val;
1384
1385 /* PCH only available on ILK+ */
1386 BUG_ON(dev_priv->info->gen < 5);
1387
1388 /* Make sure PCH DPLL is enabled */
1389 assert_pch_pll_enabled(dev_priv, pipe);
1390
1391 /* FDI must be feeding us bits for PCH ports */
1392 assert_fdi_tx_enabled(dev_priv, pipe);
1393 assert_fdi_rx_enabled(dev_priv, pipe);
1394
1395 reg = TRANSCONF(pipe);
1396 val = I915_READ(reg);
1397 /*
1398 * make the BPC in transcoder be consistent with
1399 * that in pipeconf reg.
1400 */
1401 val &= ~PIPE_BPC_MASK;
1402 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1403 I915_WRITE(reg, val | TRANS_ENABLE);
1404 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1405 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1406}
1407
1408static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1409 enum pipe pipe)
1410{
1411 int reg;
1412 u32 val;
1413
1414 /* FDI relies on the transcoder */
1415 assert_fdi_tx_disabled(dev_priv, pipe);
1416 assert_fdi_rx_disabled(dev_priv, pipe);
1417
1418 reg = TRANSCONF(pipe);
1419 val = I915_READ(reg);
1420 val &= ~TRANS_ENABLE;
1421 I915_WRITE(reg, val);
1422 /* wait for PCH transcoder off, transcoder state */
1423 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1424 DRM_ERROR("failed to disable transcoder\n");
1425}
1426
b24e7179
JB
1427/**
1428 * intel_enable_pipe - enable a pipe, assertiing requirements
1429 * @dev_priv: i915 private structure
1430 * @pipe: pipe to enable
040484af 1431 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1432 *
1433 * Enable @pipe, making sure that various hardware specific requirements
1434 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1435 *
1436 * @pipe should be %PIPE_A or %PIPE_B.
1437 *
1438 * Will wait until the pipe is actually running (i.e. first vblank) before
1439 * returning.
1440 */
040484af
JB
1441static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1442 bool pch_port)
b24e7179
JB
1443{
1444 int reg;
1445 u32 val;
1446
1447 /*
1448 * A pipe without a PLL won't actually be able to drive bits from
1449 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1450 * need the check.
1451 */
1452 if (!HAS_PCH_SPLIT(dev_priv->dev))
1453 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1454 else {
1455 if (pch_port) {
1456 /* if driving the PCH, we need FDI enabled */
1457 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1458 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1459 }
1460 /* FIXME: assert CPU port conditions for SNB+ */
1461 }
b24e7179
JB
1462
1463 reg = PIPECONF(pipe);
1464 val = I915_READ(reg);
1465 val |= PIPECONF_ENABLE;
1466 I915_WRITE(reg, val);
1467 POSTING_READ(reg);
1468 intel_wait_for_vblank(dev_priv->dev, pipe);
1469}
1470
1471/**
1472 * intel_disable_pipe - disable a pipe, assertiing requirements
1473 * @dev_priv: i915 private structure
1474 * @pipe: pipe to disable
1475 *
1476 * Disable @pipe, making sure that various hardware specific requirements
1477 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1478 *
1479 * @pipe should be %PIPE_A or %PIPE_B.
1480 *
1481 * Will wait until the pipe has shut down before returning.
1482 */
1483static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1484 enum pipe pipe)
1485{
1486 int reg;
1487 u32 val;
1488
1489 /*
1490 * Make sure planes won't keep trying to pump pixels to us,
1491 * or we might hang the display.
1492 */
1493 assert_planes_disabled(dev_priv, pipe);
1494
1495 /* Don't disable pipe A or pipe A PLLs if needed */
1496 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1497 return;
1498
1499 reg = PIPECONF(pipe);
1500 val = I915_READ(reg);
1501 val &= ~PIPECONF_ENABLE;
1502 I915_WRITE(reg, val);
1503 POSTING_READ(reg);
1504 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1505}
1506
1507/**
1508 * intel_enable_plane - enable a display plane on a given pipe
1509 * @dev_priv: i915 private structure
1510 * @plane: plane to enable
1511 * @pipe: pipe being fed
1512 *
1513 * Enable @plane on @pipe, making sure that @pipe is running first.
1514 */
1515static void intel_enable_plane(struct drm_i915_private *dev_priv,
1516 enum plane plane, enum pipe pipe)
1517{
1518 int reg;
1519 u32 val;
1520
1521 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1522 assert_pipe_enabled(dev_priv, pipe);
1523
1524 reg = DSPCNTR(plane);
1525 val = I915_READ(reg);
1526 val |= DISPLAY_PLANE_ENABLE;
1527 I915_WRITE(reg, val);
1528 POSTING_READ(reg);
1529 intel_wait_for_vblank(dev_priv->dev, pipe);
1530}
1531
1532/*
1533 * Plane regs are double buffered, going from enabled->disabled needs a
1534 * trigger in order to latch. The display address reg provides this.
1535 */
1536static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1537 enum plane plane)
1538{
1539 u32 reg = DSPADDR(plane);
1540 I915_WRITE(reg, I915_READ(reg));
1541}
1542
1543/**
1544 * intel_disable_plane - disable a display plane
1545 * @dev_priv: i915 private structure
1546 * @plane: plane to disable
1547 * @pipe: pipe consuming the data
1548 *
1549 * Disable @plane; should be an independent operation.
1550 */
1551static void intel_disable_plane(struct drm_i915_private *dev_priv,
1552 enum plane plane, enum pipe pipe)
1553{
1554 int reg;
1555 u32 val;
1556
1557 reg = DSPCNTR(plane);
1558 val = I915_READ(reg);
1559 val &= ~DISPLAY_PLANE_ENABLE;
1560 I915_WRITE(reg, val);
1561 POSTING_READ(reg);
1562 intel_flush_display_plane(dev_priv, plane);
1563 intel_wait_for_vblank(dev_priv->dev, pipe);
1564}
1565
80824003
JB
1566static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1567{
1568 struct drm_device *dev = crtc->dev;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 struct drm_framebuffer *fb = crtc->fb;
1571 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1572 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1574 int plane, i;
1575 u32 fbc_ctl, fbc_ctl2;
1576
bed4a673 1577 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1578 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1579 intel_crtc->plane == dev_priv->cfb_plane &&
1580 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1581 return;
1582
1583 i8xx_disable_fbc(dev);
1584
80824003
JB
1585 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1586
1587 if (fb->pitch < dev_priv->cfb_pitch)
1588 dev_priv->cfb_pitch = fb->pitch;
1589
1590 /* FBC_CTL wants 64B units */
1591 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1592 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1593 dev_priv->cfb_plane = intel_crtc->plane;
1594 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1595
1596 /* Clear old tags */
1597 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1598 I915_WRITE(FBC_TAG + (i * 4), 0);
1599
1600 /* Set it up... */
1601 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1602 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1603 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1604 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1605 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1606
1607 /* enable it... */
1608 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1609 if (IS_I945GM(dev))
49677901 1610 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1611 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1612 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1613 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1614 fbc_ctl |= dev_priv->cfb_fence;
1615 I915_WRITE(FBC_CONTROL, fbc_ctl);
1616
28c97730 1617 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1618 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1619}
1620
1621void i8xx_disable_fbc(struct drm_device *dev)
1622{
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 u32 fbc_ctl;
1625
1626 /* Disable compression */
1627 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1628 if ((fbc_ctl & FBC_CTL_EN) == 0)
1629 return;
1630
80824003
JB
1631 fbc_ctl &= ~FBC_CTL_EN;
1632 I915_WRITE(FBC_CONTROL, fbc_ctl);
1633
1634 /* Wait for compressing bit to clear */
481b6af3 1635 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1636 DRM_DEBUG_KMS("FBC idle timed out\n");
1637 return;
9517a92f 1638 }
80824003 1639
28c97730 1640 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1641}
1642
ee5382ae 1643static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1644{
80824003
JB
1645 struct drm_i915_private *dev_priv = dev->dev_private;
1646
1647 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1648}
1649
74dff282
JB
1650static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1651{
1652 struct drm_device *dev = crtc->dev;
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct drm_framebuffer *fb = crtc->fb;
1655 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1656 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1658 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1659 unsigned long stall_watermark = 200;
1660 u32 dpfc_ctl;
1661
bed4a673
CW
1662 dpfc_ctl = I915_READ(DPFC_CONTROL);
1663 if (dpfc_ctl & DPFC_CTL_EN) {
1664 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1665 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1666 dev_priv->cfb_plane == intel_crtc->plane &&
1667 dev_priv->cfb_y == crtc->y)
1668 return;
1669
1670 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1671 POSTING_READ(DPFC_CONTROL);
1672 intel_wait_for_vblank(dev, intel_crtc->pipe);
1673 }
1674
74dff282 1675 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1676 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1677 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1678 dev_priv->cfb_y = crtc->y;
74dff282
JB
1679
1680 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1681 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1682 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1683 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1684 } else {
1685 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1686 }
1687
74dff282
JB
1688 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1689 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1690 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1691 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1692
1693 /* enable it... */
1694 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1695
28c97730 1696 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1697}
1698
1699void g4x_disable_fbc(struct drm_device *dev)
1700{
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 u32 dpfc_ctl;
1703
1704 /* Disable compression */
1705 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1706 if (dpfc_ctl & DPFC_CTL_EN) {
1707 dpfc_ctl &= ~DPFC_CTL_EN;
1708 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1709
bed4a673
CW
1710 DRM_DEBUG_KMS("disabled FBC\n");
1711 }
74dff282
JB
1712}
1713
ee5382ae 1714static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1715{
74dff282
JB
1716 struct drm_i915_private *dev_priv = dev->dev_private;
1717
1718 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1719}
1720
b52eb4dc
ZY
1721static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1722{
1723 struct drm_device *dev = crtc->dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 struct drm_framebuffer *fb = crtc->fb;
1726 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1727 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1729 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1730 unsigned long stall_watermark = 200;
1731 u32 dpfc_ctl;
1732
bed4a673
CW
1733 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1734 if (dpfc_ctl & DPFC_CTL_EN) {
1735 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1736 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1737 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1738 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1739 dev_priv->cfb_y == crtc->y)
1740 return;
1741
1742 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1743 POSTING_READ(ILK_DPFC_CONTROL);
1744 intel_wait_for_vblank(dev, intel_crtc->pipe);
1745 }
1746
b52eb4dc 1747 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1748 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1749 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1750 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1751 dev_priv->cfb_y = crtc->y;
b52eb4dc 1752
b52eb4dc
ZY
1753 dpfc_ctl &= DPFC_RESERVED;
1754 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1755 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1756 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1757 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1758 } else {
1759 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1760 }
1761
b52eb4dc
ZY
1762 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1763 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1764 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1765 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1766 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1767 /* enable it... */
bed4a673 1768 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1769
9c04f015
YL
1770 if (IS_GEN6(dev)) {
1771 I915_WRITE(SNB_DPFC_CTL_SA,
1772 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1773 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1774 }
1775
b52eb4dc
ZY
1776 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1777}
1778
1779void ironlake_disable_fbc(struct drm_device *dev)
1780{
1781 struct drm_i915_private *dev_priv = dev->dev_private;
1782 u32 dpfc_ctl;
1783
1784 /* Disable compression */
1785 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1786 if (dpfc_ctl & DPFC_CTL_EN) {
1787 dpfc_ctl &= ~DPFC_CTL_EN;
1788 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1789
bed4a673
CW
1790 DRM_DEBUG_KMS("disabled FBC\n");
1791 }
b52eb4dc
ZY
1792}
1793
1794static bool ironlake_fbc_enabled(struct drm_device *dev)
1795{
1796 struct drm_i915_private *dev_priv = dev->dev_private;
1797
1798 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1799}
1800
ee5382ae
AJ
1801bool intel_fbc_enabled(struct drm_device *dev)
1802{
1803 struct drm_i915_private *dev_priv = dev->dev_private;
1804
1805 if (!dev_priv->display.fbc_enabled)
1806 return false;
1807
1808 return dev_priv->display.fbc_enabled(dev);
1809}
1810
1811void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1812{
1813 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1814
1815 if (!dev_priv->display.enable_fbc)
1816 return;
1817
1818 dev_priv->display.enable_fbc(crtc, interval);
1819}
1820
1821void intel_disable_fbc(struct drm_device *dev)
1822{
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824
1825 if (!dev_priv->display.disable_fbc)
1826 return;
1827
1828 dev_priv->display.disable_fbc(dev);
1829}
1830
80824003
JB
1831/**
1832 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1833 * @dev: the drm_device
80824003
JB
1834 *
1835 * Set up the framebuffer compression hardware at mode set time. We
1836 * enable it if possible:
1837 * - plane A only (on pre-965)
1838 * - no pixel mulitply/line duplication
1839 * - no alpha buffer discard
1840 * - no dual wide
1841 * - framebuffer <= 2048 in width, 1536 in height
1842 *
1843 * We can't assume that any compression will take place (worst case),
1844 * so the compressed buffer has to be the same size as the uncompressed
1845 * one. It also must reside (along with the line length buffer) in
1846 * stolen memory.
1847 *
1848 * We need to enable/disable FBC on a global basis.
1849 */
bed4a673 1850static void intel_update_fbc(struct drm_device *dev)
80824003 1851{
80824003 1852 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1853 struct drm_crtc *crtc = NULL, *tmp_crtc;
1854 struct intel_crtc *intel_crtc;
1855 struct drm_framebuffer *fb;
80824003 1856 struct intel_framebuffer *intel_fb;
05394f39 1857 struct drm_i915_gem_object *obj;
9c928d16
JB
1858
1859 DRM_DEBUG_KMS("\n");
80824003
JB
1860
1861 if (!i915_powersave)
1862 return;
1863
ee5382ae 1864 if (!I915_HAS_FBC(dev))
e70236a8
JB
1865 return;
1866
80824003
JB
1867 /*
1868 * If FBC is already on, we just have to verify that we can
1869 * keep it that way...
1870 * Need to disable if:
9c928d16 1871 * - more than one pipe is active
80824003
JB
1872 * - changing FBC params (stride, fence, mode)
1873 * - new fb is too large to fit in compressed buffer
1874 * - going to an unsupported config (interlace, pixel multiply, etc.)
1875 */
9c928d16 1876 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
bed4a673
CW
1877 if (tmp_crtc->enabled) {
1878 if (crtc) {
1879 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1880 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1881 goto out_disable;
1882 }
1883 crtc = tmp_crtc;
1884 }
9c928d16 1885 }
bed4a673
CW
1886
1887 if (!crtc || crtc->fb == NULL) {
1888 DRM_DEBUG_KMS("no output, disabling\n");
1889 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1890 goto out_disable;
1891 }
bed4a673
CW
1892
1893 intel_crtc = to_intel_crtc(crtc);
1894 fb = crtc->fb;
1895 intel_fb = to_intel_framebuffer(fb);
05394f39 1896 obj = intel_fb->obj;
bed4a673 1897
05394f39 1898 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1899 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1900 "compression\n");
b5e50c3f 1901 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1902 goto out_disable;
1903 }
bed4a673
CW
1904 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1905 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1906 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1907 "disabling\n");
b5e50c3f 1908 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1909 goto out_disable;
1910 }
bed4a673
CW
1911 if ((crtc->mode.hdisplay > 2048) ||
1912 (crtc->mode.vdisplay > 1536)) {
28c97730 1913 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1914 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1915 goto out_disable;
1916 }
bed4a673 1917 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1918 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1919 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1920 goto out_disable;
1921 }
05394f39 1922 if (obj->tiling_mode != I915_TILING_X) {
28c97730 1923 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1924 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1925 goto out_disable;
1926 }
1927
c924b934
JW
1928 /* If the kernel debugger is active, always disable compression */
1929 if (in_dbg_master())
1930 goto out_disable;
1931
bed4a673 1932 intel_enable_fbc(crtc, 500);
80824003
JB
1933 return;
1934
1935out_disable:
80824003 1936 /* Multiple disables should be harmless */
a939406f
CW
1937 if (intel_fbc_enabled(dev)) {
1938 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1939 intel_disable_fbc(dev);
a939406f 1940 }
80824003
JB
1941}
1942
127bd2ac 1943int
48b956c5 1944intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1945 struct drm_i915_gem_object *obj,
919926ae 1946 struct intel_ring_buffer *pipelined)
6b95a207 1947{
6b95a207
KH
1948 u32 alignment;
1949 int ret;
1950
05394f39 1951 switch (obj->tiling_mode) {
6b95a207 1952 case I915_TILING_NONE:
534843da
CW
1953 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1954 alignment = 128 * 1024;
a6c45cf0 1955 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1956 alignment = 4 * 1024;
1957 else
1958 alignment = 64 * 1024;
6b95a207
KH
1959 break;
1960 case I915_TILING_X:
1961 /* pin() will align the object as required by fence */
1962 alignment = 0;
1963 break;
1964 case I915_TILING_Y:
1965 /* FIXME: Is this true? */
1966 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1967 return -EINVAL;
1968 default:
1969 BUG();
1970 }
1971
75e9e915 1972 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 1973 if (ret)
6b95a207
KH
1974 return ret;
1975
48b956c5
CW
1976 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1977 if (ret)
1978 goto err_unpin;
7213342d 1979
6b95a207
KH
1980 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1981 * fence, whereas 965+ only requires a fence if using
1982 * framebuffer compression. For simplicity, we always install
1983 * a fence as the cost is not that onerous.
1984 */
05394f39 1985 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 1986 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
1987 if (ret)
1988 goto err_unpin;
6b95a207
KH
1989 }
1990
1991 return 0;
48b956c5
CW
1992
1993err_unpin:
1994 i915_gem_object_unpin(obj);
1995 return ret;
6b95a207
KH
1996}
1997
81255565
JB
1998/* Assume fb object is pinned & idle & fenced and just update base pointers */
1999static int
2000intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 2001 int x, int y, enum mode_set_atomic state)
81255565
JB
2002{
2003 struct drm_device *dev = crtc->dev;
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2006 struct intel_framebuffer *intel_fb;
05394f39 2007 struct drm_i915_gem_object *obj;
81255565
JB
2008 int plane = intel_crtc->plane;
2009 unsigned long Start, Offset;
81255565 2010 u32 dspcntr;
5eddb70b 2011 u32 reg;
81255565
JB
2012
2013 switch (plane) {
2014 case 0:
2015 case 1:
2016 break;
2017 default:
2018 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2019 return -EINVAL;
2020 }
2021
2022 intel_fb = to_intel_framebuffer(fb);
2023 obj = intel_fb->obj;
81255565 2024
5eddb70b
CW
2025 reg = DSPCNTR(plane);
2026 dspcntr = I915_READ(reg);
81255565
JB
2027 /* Mask out pixel format bits in case we change it */
2028 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2029 switch (fb->bits_per_pixel) {
2030 case 8:
2031 dspcntr |= DISPPLANE_8BPP;
2032 break;
2033 case 16:
2034 if (fb->depth == 15)
2035 dspcntr |= DISPPLANE_15_16BPP;
2036 else
2037 dspcntr |= DISPPLANE_16BPP;
2038 break;
2039 case 24:
2040 case 32:
2041 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2042 break;
2043 default:
2044 DRM_ERROR("Unknown color depth\n");
2045 return -EINVAL;
2046 }
a6c45cf0 2047 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2048 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2049 dspcntr |= DISPPLANE_TILED;
2050 else
2051 dspcntr &= ~DISPPLANE_TILED;
2052 }
2053
4e6cfefc 2054 if (HAS_PCH_SPLIT(dev))
81255565
JB
2055 /* must disable */
2056 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2057
5eddb70b 2058 I915_WRITE(reg, dspcntr);
81255565 2059
05394f39 2060 Start = obj->gtt_offset;
81255565
JB
2061 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2062
4e6cfefc
CW
2063 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2064 Start, Offset, x, y, fb->pitch);
5eddb70b 2065 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 2066 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
2067 I915_WRITE(DSPSURF(plane), Start);
2068 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2069 I915_WRITE(DSPADDR(plane), Offset);
2070 } else
2071 I915_WRITE(DSPADDR(plane), Start + Offset);
2072 POSTING_READ(reg);
81255565 2073
bed4a673 2074 intel_update_fbc(dev);
3dec0095 2075 intel_increase_pllclock(crtc);
81255565
JB
2076
2077 return 0;
2078}
2079
5c3b82e2 2080static int
3c4fdcfb
KH
2081intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2082 struct drm_framebuffer *old_fb)
79e53945
JB
2083{
2084 struct drm_device *dev = crtc->dev;
79e53945
JB
2085 struct drm_i915_master_private *master_priv;
2086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 2087 int ret;
79e53945
JB
2088
2089 /* no fb bound */
2090 if (!crtc->fb) {
28c97730 2091 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
2092 return 0;
2093 }
2094
265db958 2095 switch (intel_crtc->plane) {
5c3b82e2
CW
2096 case 0:
2097 case 1:
2098 break;
2099 default:
5c3b82e2 2100 return -EINVAL;
79e53945
JB
2101 }
2102
5c3b82e2 2103 mutex_lock(&dev->struct_mutex);
265db958
CW
2104 ret = intel_pin_and_fence_fb_obj(dev,
2105 to_intel_framebuffer(crtc->fb)->obj,
919926ae 2106 NULL);
5c3b82e2
CW
2107 if (ret != 0) {
2108 mutex_unlock(&dev->struct_mutex);
2109 return ret;
2110 }
79e53945 2111
265db958 2112 if (old_fb) {
e6c3a2a6 2113 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 2114 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 2115
e6c3a2a6 2116 wait_event(dev_priv->pending_flip_queue,
05394f39 2117 atomic_read(&obj->pending_flip) == 0);
85345517
CW
2118
2119 /* Big Hammer, we also need to ensure that any pending
2120 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2121 * current scanout is retired before unpinning the old
2122 * framebuffer.
2123 */
05394f39 2124 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
2125 if (ret) {
2126 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2127 mutex_unlock(&dev->struct_mutex);
2128 return ret;
2129 }
265db958
CW
2130 }
2131
21c74a8e
JW
2132 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2133 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 2134 if (ret) {
265db958 2135 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 2136 mutex_unlock(&dev->struct_mutex);
4e6cfefc 2137 return ret;
79e53945 2138 }
3c4fdcfb 2139
b7f1de28
CW
2140 if (old_fb) {
2141 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 2142 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2143 }
652c393a 2144
5c3b82e2 2145 mutex_unlock(&dev->struct_mutex);
79e53945
JB
2146
2147 if (!dev->primary->master)
5c3b82e2 2148 return 0;
79e53945
JB
2149
2150 master_priv = dev->primary->master->driver_priv;
2151 if (!master_priv->sarea_priv)
5c3b82e2 2152 return 0;
79e53945 2153
265db958 2154 if (intel_crtc->pipe) {
79e53945
JB
2155 master_priv->sarea_priv->pipeB_x = x;
2156 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
2157 } else {
2158 master_priv->sarea_priv->pipeA_x = x;
2159 master_priv->sarea_priv->pipeA_y = y;
79e53945 2160 }
5c3b82e2
CW
2161
2162 return 0;
79e53945
JB
2163}
2164
5eddb70b 2165static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
2166{
2167 struct drm_device *dev = crtc->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 u32 dpa_ctl;
2170
28c97730 2171 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
2172 dpa_ctl = I915_READ(DP_A);
2173 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2174
2175 if (clock < 200000) {
2176 u32 temp;
2177 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2178 /* workaround for 160Mhz:
2179 1) program 0x4600c bits 15:0 = 0x8124
2180 2) program 0x46010 bit 0 = 1
2181 3) program 0x46034 bit 24 = 1
2182 4) program 0x64000 bit 14 = 1
2183 */
2184 temp = I915_READ(0x4600c);
2185 temp &= 0xffff0000;
2186 I915_WRITE(0x4600c, temp | 0x8124);
2187
2188 temp = I915_READ(0x46010);
2189 I915_WRITE(0x46010, temp | 1);
2190
2191 temp = I915_READ(0x46034);
2192 I915_WRITE(0x46034, temp | (1 << 24));
2193 } else {
2194 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2195 }
2196 I915_WRITE(DP_A, dpa_ctl);
2197
5eddb70b 2198 POSTING_READ(DP_A);
32f9d658
ZW
2199 udelay(500);
2200}
2201
5e84e1a4
ZW
2202static void intel_fdi_normal_train(struct drm_crtc *crtc)
2203{
2204 struct drm_device *dev = crtc->dev;
2205 struct drm_i915_private *dev_priv = dev->dev_private;
2206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2207 int pipe = intel_crtc->pipe;
2208 u32 reg, temp;
2209
2210 /* enable normal train */
2211 reg = FDI_TX_CTL(pipe);
2212 temp = I915_READ(reg);
2213 temp &= ~FDI_LINK_TRAIN_NONE;
2214 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2215 I915_WRITE(reg, temp);
2216
2217 reg = FDI_RX_CTL(pipe);
2218 temp = I915_READ(reg);
2219 if (HAS_PCH_CPT(dev)) {
2220 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2221 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2222 } else {
2223 temp &= ~FDI_LINK_TRAIN_NONE;
2224 temp |= FDI_LINK_TRAIN_NONE;
2225 }
2226 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2227
2228 /* wait one idle pattern time */
2229 POSTING_READ(reg);
2230 udelay(1000);
2231}
2232
8db9d77b
ZW
2233/* The FDI link training functions for ILK/Ibexpeak. */
2234static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2235{
2236 struct drm_device *dev = crtc->dev;
2237 struct drm_i915_private *dev_priv = dev->dev_private;
2238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2239 int pipe = intel_crtc->pipe;
0fc932b8 2240 int plane = intel_crtc->plane;
5eddb70b 2241 u32 reg, temp, tries;
8db9d77b 2242
0fc932b8
JB
2243 /* FDI needs bits from pipe & plane first */
2244 assert_pipe_enabled(dev_priv, pipe);
2245 assert_plane_enabled(dev_priv, plane);
2246
e1a44743
AJ
2247 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2248 for train result */
5eddb70b
CW
2249 reg = FDI_RX_IMR(pipe);
2250 temp = I915_READ(reg);
e1a44743
AJ
2251 temp &= ~FDI_RX_SYMBOL_LOCK;
2252 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2253 I915_WRITE(reg, temp);
2254 I915_READ(reg);
e1a44743
AJ
2255 udelay(150);
2256
8db9d77b 2257 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2258 reg = FDI_TX_CTL(pipe);
2259 temp = I915_READ(reg);
77ffb597
AJ
2260 temp &= ~(7 << 19);
2261 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2262 temp &= ~FDI_LINK_TRAIN_NONE;
2263 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2264 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2265
5eddb70b
CW
2266 reg = FDI_RX_CTL(pipe);
2267 temp = I915_READ(reg);
8db9d77b
ZW
2268 temp &= ~FDI_LINK_TRAIN_NONE;
2269 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2270 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2271
2272 POSTING_READ(reg);
8db9d77b
ZW
2273 udelay(150);
2274
5b2adf89 2275 /* Ironlake workaround, enable clock pointer after FDI enable*/
6f06ce18
JB
2276 if (HAS_PCH_IBX(dev)) {
2277 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2278 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2279 FDI_RX_PHASE_SYNC_POINTER_EN);
2280 }
5b2adf89 2281
5eddb70b 2282 reg = FDI_RX_IIR(pipe);
e1a44743 2283 for (tries = 0; tries < 5; tries++) {
5eddb70b 2284 temp = I915_READ(reg);
8db9d77b
ZW
2285 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2286
2287 if ((temp & FDI_RX_BIT_LOCK)) {
2288 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2289 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2290 break;
2291 }
8db9d77b 2292 }
e1a44743 2293 if (tries == 5)
5eddb70b 2294 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2295
2296 /* Train 2 */
5eddb70b
CW
2297 reg = FDI_TX_CTL(pipe);
2298 temp = I915_READ(reg);
8db9d77b
ZW
2299 temp &= ~FDI_LINK_TRAIN_NONE;
2300 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2301 I915_WRITE(reg, temp);
8db9d77b 2302
5eddb70b
CW
2303 reg = FDI_RX_CTL(pipe);
2304 temp = I915_READ(reg);
8db9d77b
ZW
2305 temp &= ~FDI_LINK_TRAIN_NONE;
2306 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2307 I915_WRITE(reg, temp);
8db9d77b 2308
5eddb70b
CW
2309 POSTING_READ(reg);
2310 udelay(150);
8db9d77b 2311
5eddb70b 2312 reg = FDI_RX_IIR(pipe);
e1a44743 2313 for (tries = 0; tries < 5; tries++) {
5eddb70b 2314 temp = I915_READ(reg);
8db9d77b
ZW
2315 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2316
2317 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2318 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2319 DRM_DEBUG_KMS("FDI train 2 done.\n");
2320 break;
2321 }
8db9d77b 2322 }
e1a44743 2323 if (tries == 5)
5eddb70b 2324 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2325
2326 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2327
8db9d77b
ZW
2328}
2329
311bd68e 2330static const int snb_b_fdi_train_param [] = {
8db9d77b
ZW
2331 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2332 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2333 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2334 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2335};
2336
2337/* The FDI link training functions for SNB/Cougarpoint. */
2338static void gen6_fdi_link_train(struct drm_crtc *crtc)
2339{
2340 struct drm_device *dev = crtc->dev;
2341 struct drm_i915_private *dev_priv = dev->dev_private;
2342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2343 int pipe = intel_crtc->pipe;
5eddb70b 2344 u32 reg, temp, i;
8db9d77b 2345
e1a44743
AJ
2346 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2347 for train result */
5eddb70b
CW
2348 reg = FDI_RX_IMR(pipe);
2349 temp = I915_READ(reg);
e1a44743
AJ
2350 temp &= ~FDI_RX_SYMBOL_LOCK;
2351 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2352 I915_WRITE(reg, temp);
2353
2354 POSTING_READ(reg);
e1a44743
AJ
2355 udelay(150);
2356
8db9d77b 2357 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2358 reg = FDI_TX_CTL(pipe);
2359 temp = I915_READ(reg);
77ffb597
AJ
2360 temp &= ~(7 << 19);
2361 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2362 temp &= ~FDI_LINK_TRAIN_NONE;
2363 temp |= FDI_LINK_TRAIN_PATTERN_1;
2364 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2365 /* SNB-B */
2366 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2367 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2368
5eddb70b
CW
2369 reg = FDI_RX_CTL(pipe);
2370 temp = I915_READ(reg);
8db9d77b
ZW
2371 if (HAS_PCH_CPT(dev)) {
2372 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2373 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2374 } else {
2375 temp &= ~FDI_LINK_TRAIN_NONE;
2376 temp |= FDI_LINK_TRAIN_PATTERN_1;
2377 }
5eddb70b
CW
2378 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2379
2380 POSTING_READ(reg);
8db9d77b
ZW
2381 udelay(150);
2382
8db9d77b 2383 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2384 reg = FDI_TX_CTL(pipe);
2385 temp = I915_READ(reg);
8db9d77b
ZW
2386 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2387 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2388 I915_WRITE(reg, temp);
2389
2390 POSTING_READ(reg);
8db9d77b
ZW
2391 udelay(500);
2392
5eddb70b
CW
2393 reg = FDI_RX_IIR(pipe);
2394 temp = I915_READ(reg);
8db9d77b
ZW
2395 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2396
2397 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 2398 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2399 DRM_DEBUG_KMS("FDI train 1 done.\n");
2400 break;
2401 }
2402 }
2403 if (i == 4)
5eddb70b 2404 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2405
2406 /* Train 2 */
5eddb70b
CW
2407 reg = FDI_TX_CTL(pipe);
2408 temp = I915_READ(reg);
8db9d77b
ZW
2409 temp &= ~FDI_LINK_TRAIN_NONE;
2410 temp |= FDI_LINK_TRAIN_PATTERN_2;
2411 if (IS_GEN6(dev)) {
2412 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2413 /* SNB-B */
2414 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2415 }
5eddb70b 2416 I915_WRITE(reg, temp);
8db9d77b 2417
5eddb70b
CW
2418 reg = FDI_RX_CTL(pipe);
2419 temp = I915_READ(reg);
8db9d77b
ZW
2420 if (HAS_PCH_CPT(dev)) {
2421 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2422 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2423 } else {
2424 temp &= ~FDI_LINK_TRAIN_NONE;
2425 temp |= FDI_LINK_TRAIN_PATTERN_2;
2426 }
5eddb70b
CW
2427 I915_WRITE(reg, temp);
2428
2429 POSTING_READ(reg);
8db9d77b
ZW
2430 udelay(150);
2431
2432 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2433 reg = FDI_TX_CTL(pipe);
2434 temp = I915_READ(reg);
8db9d77b
ZW
2435 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2436 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2437 I915_WRITE(reg, temp);
2438
2439 POSTING_READ(reg);
8db9d77b
ZW
2440 udelay(500);
2441
5eddb70b
CW
2442 reg = FDI_RX_IIR(pipe);
2443 temp = I915_READ(reg);
8db9d77b
ZW
2444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2445
2446 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2447 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2448 DRM_DEBUG_KMS("FDI train 2 done.\n");
2449 break;
2450 }
2451 }
2452 if (i == 4)
5eddb70b 2453 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2454
2455 DRM_DEBUG_KMS("FDI train done.\n");
2456}
2457
0e23b99d 2458static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
2459{
2460 struct drm_device *dev = crtc->dev;
2461 struct drm_i915_private *dev_priv = dev->dev_private;
2462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2463 int pipe = intel_crtc->pipe;
5eddb70b 2464 u32 reg, temp;
79e53945 2465
c64e311e 2466 /* Write the TU size bits so error detection works */
5eddb70b
CW
2467 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2468 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 2469
c98e9dcf 2470 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
2473 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 2474 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
2475 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2476 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2477
2478 POSTING_READ(reg);
c98e9dcf
JB
2479 udelay(200);
2480
2481 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2482 temp = I915_READ(reg);
2483 I915_WRITE(reg, temp | FDI_PCDCLK);
2484
2485 POSTING_READ(reg);
c98e9dcf
JB
2486 udelay(200);
2487
2488 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
2489 reg = FDI_TX_CTL(pipe);
2490 temp = I915_READ(reg);
c98e9dcf 2491 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
2492 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2493
2494 POSTING_READ(reg);
c98e9dcf 2495 udelay(100);
6be4a607 2496 }
0e23b99d
JB
2497}
2498
0fc932b8
JB
2499static void ironlake_fdi_disable(struct drm_crtc *crtc)
2500{
2501 struct drm_device *dev = crtc->dev;
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2504 int pipe = intel_crtc->pipe;
2505 u32 reg, temp;
2506
2507 /* disable CPU FDI tx and PCH FDI rx */
2508 reg = FDI_TX_CTL(pipe);
2509 temp = I915_READ(reg);
2510 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2511 POSTING_READ(reg);
2512
2513 reg = FDI_RX_CTL(pipe);
2514 temp = I915_READ(reg);
2515 temp &= ~(0x7 << 16);
2516 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2517 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2518
2519 POSTING_READ(reg);
2520 udelay(100);
2521
2522 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2523 if (HAS_PCH_IBX(dev)) {
2524 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
2525 I915_WRITE(FDI_RX_CHICKEN(pipe),
2526 I915_READ(FDI_RX_CHICKEN(pipe) &
6f06ce18
JB
2527 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2528 }
0fc932b8
JB
2529
2530 /* still set train pattern 1 */
2531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
2533 temp &= ~FDI_LINK_TRAIN_NONE;
2534 temp |= FDI_LINK_TRAIN_PATTERN_1;
2535 I915_WRITE(reg, temp);
2536
2537 reg = FDI_RX_CTL(pipe);
2538 temp = I915_READ(reg);
2539 if (HAS_PCH_CPT(dev)) {
2540 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2542 } else {
2543 temp &= ~FDI_LINK_TRAIN_NONE;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1;
2545 }
2546 /* BPC in FDI rx is consistent with that in PIPECONF */
2547 temp &= ~(0x07 << 16);
2548 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2549 I915_WRITE(reg, temp);
2550
2551 POSTING_READ(reg);
2552 udelay(100);
2553}
2554
6b383a7f
CW
2555/*
2556 * When we disable a pipe, we need to clear any pending scanline wait events
2557 * to avoid hanging the ring, which we assume we are waiting on.
2558 */
2559static void intel_clear_scanline_wait(struct drm_device *dev)
2560{
2561 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2562 struct intel_ring_buffer *ring;
6b383a7f
CW
2563 u32 tmp;
2564
2565 if (IS_GEN2(dev))
2566 /* Can't break the hang on i8xx */
2567 return;
2568
1ec14ad3 2569 ring = LP_RING(dev_priv);
8168bd48
CW
2570 tmp = I915_READ_CTL(ring);
2571 if (tmp & RING_WAIT)
2572 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2573}
2574
e6c3a2a6
CW
2575static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2576{
05394f39 2577 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2578 struct drm_i915_private *dev_priv;
2579
2580 if (crtc->fb == NULL)
2581 return;
2582
05394f39 2583 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2584 dev_priv = crtc->dev->dev_private;
2585 wait_event(dev_priv->pending_flip_queue,
05394f39 2586 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2587}
2588
040484af
JB
2589static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2590{
2591 struct drm_device *dev = crtc->dev;
2592 struct drm_mode_config *mode_config = &dev->mode_config;
2593 struct intel_encoder *encoder;
2594
2595 /*
2596 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2597 * must be driven by its own crtc; no sharing is possible.
2598 */
2599 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2600 if (encoder->base.crtc != crtc)
2601 continue;
2602
2603 switch (encoder->type) {
2604 case INTEL_OUTPUT_EDP:
2605 if (!intel_encoder_is_pch_edp(&encoder->base))
2606 return false;
2607 continue;
2608 }
2609 }
2610
2611 return true;
2612}
2613
f67a559d
JB
2614/*
2615 * Enable PCH resources required for PCH ports:
2616 * - PCH PLLs
2617 * - FDI training & RX/TX
2618 * - update transcoder timings
2619 * - DP transcoding bits
2620 * - transcoder
2621 */
2622static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
2623{
2624 struct drm_device *dev = crtc->dev;
2625 struct drm_i915_private *dev_priv = dev->dev_private;
2626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2627 int pipe = intel_crtc->pipe;
5eddb70b 2628 u32 reg, temp;
2c07245f 2629
c98e9dcf
JB
2630 /* For PCH output, training FDI link */
2631 if (IS_GEN6(dev))
2632 gen6_fdi_link_train(crtc);
2633 else
2634 ironlake_fdi_link_train(crtc);
2c07245f 2635
92f2584a 2636 intel_enable_pch_pll(dev_priv, pipe);
8db9d77b 2637
c98e9dcf
JB
2638 if (HAS_PCH_CPT(dev)) {
2639 /* Be sure PCH DPLL SEL is set */
2640 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2641 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2642 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2643 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2644 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2645 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2646 }
5eddb70b 2647
d9b6cb56
JB
2648 /* set transcoder timing, panel must allow it */
2649 assert_panel_unlocked(dev_priv, pipe);
5eddb70b
CW
2650 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2651 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2652 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2653
5eddb70b
CW
2654 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2655 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2656 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2657
5e84e1a4
ZW
2658 intel_fdi_normal_train(crtc);
2659
c98e9dcf
JB
2660 /* For PCH DP, enable TRANS_DP_CTL */
2661 if (HAS_PCH_CPT(dev) &&
2662 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2663 reg = TRANS_DP_CTL(pipe);
2664 temp = I915_READ(reg);
2665 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2666 TRANS_DP_SYNC_MASK |
2667 TRANS_DP_BPC_MASK);
5eddb70b
CW
2668 temp |= (TRANS_DP_OUTPUT_ENABLE |
2669 TRANS_DP_ENH_FRAMING);
220cad3c 2670 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2671
2672 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2673 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2674 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2675 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2676
2677 switch (intel_trans_dp_port_sel(crtc)) {
2678 case PCH_DP_B:
5eddb70b 2679 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2680 break;
2681 case PCH_DP_C:
5eddb70b 2682 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2683 break;
2684 case PCH_DP_D:
5eddb70b 2685 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2686 break;
2687 default:
2688 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2689 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2690 break;
32f9d658 2691 }
2c07245f 2692
5eddb70b 2693 I915_WRITE(reg, temp);
6be4a607 2694 }
b52eb4dc 2695
040484af 2696 intel_enable_transcoder(dev_priv, pipe);
f67a559d
JB
2697}
2698
2699static void ironlake_crtc_enable(struct drm_crtc *crtc)
2700{
2701 struct drm_device *dev = crtc->dev;
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2704 int pipe = intel_crtc->pipe;
2705 int plane = intel_crtc->plane;
2706 u32 temp;
2707 bool is_pch_port;
2708
2709 if (intel_crtc->active)
2710 return;
2711
2712 intel_crtc->active = true;
2713 intel_update_watermarks(dev);
2714
2715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2716 temp = I915_READ(PCH_LVDS);
2717 if ((temp & LVDS_PORT_EN) == 0)
2718 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2719 }
2720
2721 is_pch_port = intel_crtc_driving_pch(crtc);
2722
2723 if (is_pch_port)
2724 ironlake_fdi_enable(crtc);
2725 else
2726 ironlake_fdi_disable(crtc);
2727
2728 /* Enable panel fitting for LVDS */
2729 if (dev_priv->pch_pf_size &&
2730 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2731 /* Force use of hard-coded filter coefficients
2732 * as some pre-programmed values are broken,
2733 * e.g. x201.
2734 */
2735 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2736 PF_ENABLE | PF_FILTER_MED_3x3);
2737 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2738 dev_priv->pch_pf_pos);
2739 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2740 dev_priv->pch_pf_size);
2741 }
2742
2743 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2744 intel_enable_plane(dev_priv, plane, pipe);
2745
2746 if (is_pch_port)
2747 ironlake_pch_enable(crtc);
c98e9dcf 2748
6be4a607 2749 intel_crtc_load_lut(crtc);
bed4a673 2750 intel_update_fbc(dev);
6b383a7f 2751 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2752}
2753
2754static void ironlake_crtc_disable(struct drm_crtc *crtc)
2755{
2756 struct drm_device *dev = crtc->dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2759 int pipe = intel_crtc->pipe;
2760 int plane = intel_crtc->plane;
5eddb70b 2761 u32 reg, temp;
b52eb4dc 2762
f7abfe8b
CW
2763 if (!intel_crtc->active)
2764 return;
2765
e6c3a2a6 2766 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2767 drm_vblank_off(dev, pipe);
6b383a7f 2768 intel_crtc_update_cursor(crtc, false);
5eddb70b 2769
b24e7179 2770 intel_disable_plane(dev_priv, plane, pipe);
913d8d11 2771
6be4a607
JB
2772 if (dev_priv->cfb_plane == plane &&
2773 dev_priv->display.disable_fbc)
2774 dev_priv->display.disable_fbc(dev);
2c07245f 2775
b24e7179 2776 intel_disable_pipe(dev_priv, pipe);
32f9d658 2777
6be4a607
JB
2778 /* Disable PF */
2779 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2780 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2781
0fc932b8 2782 ironlake_fdi_disable(crtc);
2c07245f 2783
6be4a607
JB
2784 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2785 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2786 if (temp & LVDS_PORT_EN) {
2787 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2788 POSTING_READ(PCH_LVDS);
2789 udelay(100);
2790 }
6be4a607 2791 }
249c0e64 2792
040484af 2793 intel_disable_transcoder(dev_priv, pipe);
913d8d11 2794
6be4a607
JB
2795 if (HAS_PCH_CPT(dev)) {
2796 /* disable TRANS_DP_CTL */
5eddb70b
CW
2797 reg = TRANS_DP_CTL(pipe);
2798 temp = I915_READ(reg);
2799 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2800 I915_WRITE(reg, temp);
6be4a607
JB
2801
2802 /* disable DPLL_SEL */
2803 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2804 if (pipe == 0)
6be4a607
JB
2805 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2806 else
2807 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2808 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2809 }
e3421a18 2810
6be4a607 2811 /* disable PCH DPLL */
92f2584a 2812 intel_disable_pch_pll(dev_priv, pipe);
8db9d77b 2813
6be4a607 2814 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2815 reg = FDI_RX_CTL(pipe);
2816 temp = I915_READ(reg);
2817 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2818
6be4a607 2819 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2820 reg = FDI_TX_CTL(pipe);
2821 temp = I915_READ(reg);
2822 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2823
2824 POSTING_READ(reg);
6be4a607 2825 udelay(100);
8db9d77b 2826
5eddb70b
CW
2827 reg = FDI_RX_CTL(pipe);
2828 temp = I915_READ(reg);
2829 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2830
6be4a607 2831 /* Wait for the clocks to turn off. */
5eddb70b 2832 POSTING_READ(reg);
6be4a607 2833 udelay(100);
6b383a7f 2834
f7abfe8b 2835 intel_crtc->active = false;
6b383a7f
CW
2836 intel_update_watermarks(dev);
2837 intel_update_fbc(dev);
2838 intel_clear_scanline_wait(dev);
6be4a607 2839}
1b3c7a47 2840
6be4a607
JB
2841static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2842{
2843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2844 int pipe = intel_crtc->pipe;
2845 int plane = intel_crtc->plane;
8db9d77b 2846
6be4a607
JB
2847 /* XXX: When our outputs are all unaware of DPMS modes other than off
2848 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2849 */
2850 switch (mode) {
2851 case DRM_MODE_DPMS_ON:
2852 case DRM_MODE_DPMS_STANDBY:
2853 case DRM_MODE_DPMS_SUSPEND:
2854 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2855 ironlake_crtc_enable(crtc);
2856 break;
1b3c7a47 2857
6be4a607
JB
2858 case DRM_MODE_DPMS_OFF:
2859 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2860 ironlake_crtc_disable(crtc);
2c07245f
ZW
2861 break;
2862 }
2863}
2864
02e792fb
DV
2865static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2866{
02e792fb 2867 if (!enable && intel_crtc->overlay) {
23f09ce3 2868 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2869
23f09ce3
CW
2870 mutex_lock(&dev->struct_mutex);
2871 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2872 mutex_unlock(&dev->struct_mutex);
02e792fb 2873 }
02e792fb 2874
5dcdbcb0
CW
2875 /* Let userspace switch the overlay on again. In most cases userspace
2876 * has to recompute where to put it anyway.
2877 */
02e792fb
DV
2878}
2879
0b8765c6 2880static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2881{
2882 struct drm_device *dev = crtc->dev;
79e53945
JB
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2885 int pipe = intel_crtc->pipe;
80824003 2886 int plane = intel_crtc->plane;
79e53945 2887
f7abfe8b
CW
2888 if (intel_crtc->active)
2889 return;
2890
2891 intel_crtc->active = true;
6b383a7f
CW
2892 intel_update_watermarks(dev);
2893
63d7bbe9 2894 intel_enable_pll(dev_priv, pipe);
040484af 2895 intel_enable_pipe(dev_priv, pipe, false);
b24e7179 2896 intel_enable_plane(dev_priv, plane, pipe);
79e53945 2897
0b8765c6 2898 intel_crtc_load_lut(crtc);
bed4a673 2899 intel_update_fbc(dev);
79e53945 2900
0b8765c6
JB
2901 /* Give the overlay scaler a chance to enable if it's on this pipe */
2902 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2903 intel_crtc_update_cursor(crtc, true);
0b8765c6 2904}
79e53945 2905
0b8765c6
JB
2906static void i9xx_crtc_disable(struct drm_crtc *crtc)
2907{
2908 struct drm_device *dev = crtc->dev;
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2911 int pipe = intel_crtc->pipe;
2912 int plane = intel_crtc->plane;
b690e96c 2913
f7abfe8b
CW
2914 if (!intel_crtc->active)
2915 return;
2916
0b8765c6 2917 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
2918 intel_crtc_wait_for_pending_flips(crtc);
2919 drm_vblank_off(dev, pipe);
0b8765c6 2920 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 2921 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
2922
2923 if (dev_priv->cfb_plane == plane &&
2924 dev_priv->display.disable_fbc)
2925 dev_priv->display.disable_fbc(dev);
79e53945 2926
b24e7179 2927 intel_disable_plane(dev_priv, plane, pipe);
b24e7179 2928 intel_disable_pipe(dev_priv, pipe);
63d7bbe9 2929 intel_disable_pll(dev_priv, pipe);
0b8765c6 2930
f7abfe8b 2931 intel_crtc->active = false;
6b383a7f
CW
2932 intel_update_fbc(dev);
2933 intel_update_watermarks(dev);
2934 intel_clear_scanline_wait(dev);
0b8765c6
JB
2935}
2936
2937static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2938{
2939 /* XXX: When our outputs are all unaware of DPMS modes other than off
2940 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2941 */
2942 switch (mode) {
2943 case DRM_MODE_DPMS_ON:
2944 case DRM_MODE_DPMS_STANDBY:
2945 case DRM_MODE_DPMS_SUSPEND:
2946 i9xx_crtc_enable(crtc);
2947 break;
2948 case DRM_MODE_DPMS_OFF:
2949 i9xx_crtc_disable(crtc);
79e53945
JB
2950 break;
2951 }
2c07245f
ZW
2952}
2953
2954/**
2955 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2956 */
2957static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2958{
2959 struct drm_device *dev = crtc->dev;
e70236a8 2960 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2961 struct drm_i915_master_private *master_priv;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
2964 bool enabled;
2965
032d2a0d
CW
2966 if (intel_crtc->dpms_mode == mode)
2967 return;
2968
65655d4a 2969 intel_crtc->dpms_mode = mode;
debcaddc 2970
e70236a8 2971 dev_priv->display.dpms(crtc, mode);
79e53945
JB
2972
2973 if (!dev->primary->master)
2974 return;
2975
2976 master_priv = dev->primary->master->driver_priv;
2977 if (!master_priv->sarea_priv)
2978 return;
2979
2980 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2981
2982 switch (pipe) {
2983 case 0:
2984 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2985 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2986 break;
2987 case 1:
2988 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2989 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2990 break;
2991 default:
2992 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2993 break;
2994 }
79e53945
JB
2995}
2996
cdd59983
CW
2997static void intel_crtc_disable(struct drm_crtc *crtc)
2998{
2999 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3000 struct drm_device *dev = crtc->dev;
3001
3002 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3003
3004 if (crtc->fb) {
3005 mutex_lock(&dev->struct_mutex);
3006 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3007 mutex_unlock(&dev->struct_mutex);
3008 }
3009}
3010
7e7d76c3
JB
3011/* Prepare for a mode set.
3012 *
3013 * Note we could be a lot smarter here. We need to figure out which outputs
3014 * will be enabled, which disabled (in short, how the config will changes)
3015 * and perform the minimum necessary steps to accomplish that, e.g. updating
3016 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3017 * panel fitting is in the proper state, etc.
3018 */
3019static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 3020{
7e7d76c3 3021 i9xx_crtc_disable(crtc);
79e53945
JB
3022}
3023
7e7d76c3 3024static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 3025{
7e7d76c3 3026 i9xx_crtc_enable(crtc);
7e7d76c3
JB
3027}
3028
3029static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3030{
7e7d76c3 3031 ironlake_crtc_disable(crtc);
7e7d76c3
JB
3032}
3033
3034static void ironlake_crtc_commit(struct drm_crtc *crtc)
3035{
7e7d76c3 3036 ironlake_crtc_enable(crtc);
79e53945
JB
3037}
3038
3039void intel_encoder_prepare (struct drm_encoder *encoder)
3040{
3041 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3042 /* lvds has its own version of prepare see intel_lvds_prepare */
3043 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3044}
3045
3046void intel_encoder_commit (struct drm_encoder *encoder)
3047{
3048 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3049 /* lvds has its own version of commit see intel_lvds_commit */
3050 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3051}
3052
ea5b213a
CW
3053void intel_encoder_destroy(struct drm_encoder *encoder)
3054{
4ef69c7a 3055 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 3056
ea5b213a
CW
3057 drm_encoder_cleanup(encoder);
3058 kfree(intel_encoder);
3059}
3060
79e53945
JB
3061static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3062 struct drm_display_mode *mode,
3063 struct drm_display_mode *adjusted_mode)
3064{
2c07245f 3065 struct drm_device *dev = crtc->dev;
89749350 3066
bad720ff 3067 if (HAS_PCH_SPLIT(dev)) {
2c07245f 3068 /* FDI link clock is fixed at 2.7G */
2377b741
JB
3069 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3070 return false;
2c07245f 3071 }
89749350
CW
3072
3073 /* XXX some encoders set the crtcinfo, others don't.
3074 * Obviously we need some form of conflict resolution here...
3075 */
3076 if (adjusted_mode->crtc_htotal == 0)
3077 drm_mode_set_crtcinfo(adjusted_mode, 0);
3078
79e53945
JB
3079 return true;
3080}
3081
e70236a8
JB
3082static int i945_get_display_clock_speed(struct drm_device *dev)
3083{
3084 return 400000;
3085}
79e53945 3086
e70236a8 3087static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 3088{
e70236a8
JB
3089 return 333000;
3090}
79e53945 3091
e70236a8
JB
3092static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3093{
3094 return 200000;
3095}
79e53945 3096
e70236a8
JB
3097static int i915gm_get_display_clock_speed(struct drm_device *dev)
3098{
3099 u16 gcfgc = 0;
79e53945 3100
e70236a8
JB
3101 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3102
3103 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
3104 return 133000;
3105 else {
3106 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3107 case GC_DISPLAY_CLOCK_333_MHZ:
3108 return 333000;
3109 default:
3110 case GC_DISPLAY_CLOCK_190_200_MHZ:
3111 return 190000;
79e53945 3112 }
e70236a8
JB
3113 }
3114}
3115
3116static int i865_get_display_clock_speed(struct drm_device *dev)
3117{
3118 return 266000;
3119}
3120
3121static int i855_get_display_clock_speed(struct drm_device *dev)
3122{
3123 u16 hpllcc = 0;
3124 /* Assume that the hardware is in the high speed state. This
3125 * should be the default.
3126 */
3127 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3128 case GC_CLOCK_133_200:
3129 case GC_CLOCK_100_200:
3130 return 200000;
3131 case GC_CLOCK_166_250:
3132 return 250000;
3133 case GC_CLOCK_100_133:
79e53945 3134 return 133000;
e70236a8 3135 }
79e53945 3136
e70236a8
JB
3137 /* Shouldn't happen */
3138 return 0;
3139}
79e53945 3140
e70236a8
JB
3141static int i830_get_display_clock_speed(struct drm_device *dev)
3142{
3143 return 133000;
79e53945
JB
3144}
3145
2c07245f
ZW
3146struct fdi_m_n {
3147 u32 tu;
3148 u32 gmch_m;
3149 u32 gmch_n;
3150 u32 link_m;
3151 u32 link_n;
3152};
3153
3154static void
3155fdi_reduce_ratio(u32 *num, u32 *den)
3156{
3157 while (*num > 0xffffff || *den > 0xffffff) {
3158 *num >>= 1;
3159 *den >>= 1;
3160 }
3161}
3162
2c07245f 3163static void
f2b115e6
AJ
3164ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3165 int link_clock, struct fdi_m_n *m_n)
2c07245f 3166{
2c07245f
ZW
3167 m_n->tu = 64; /* default size */
3168
22ed1113
CW
3169 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3170 m_n->gmch_m = bits_per_pixel * pixel_clock;
3171 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
3172 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3173
22ed1113
CW
3174 m_n->link_m = pixel_clock;
3175 m_n->link_n = link_clock;
2c07245f
ZW
3176 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3177}
3178
3179
7662c8bd
SL
3180struct intel_watermark_params {
3181 unsigned long fifo_size;
3182 unsigned long max_wm;
3183 unsigned long default_wm;
3184 unsigned long guard_size;
3185 unsigned long cacheline_size;
3186};
3187
f2b115e6
AJ
3188/* Pineview has different values for various configs */
3189static struct intel_watermark_params pineview_display_wm = {
3190 PINEVIEW_DISPLAY_FIFO,
3191 PINEVIEW_MAX_WM,
3192 PINEVIEW_DFT_WM,
3193 PINEVIEW_GUARD_WM,
3194 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3195};
f2b115e6
AJ
3196static struct intel_watermark_params pineview_display_hplloff_wm = {
3197 PINEVIEW_DISPLAY_FIFO,
3198 PINEVIEW_MAX_WM,
3199 PINEVIEW_DFT_HPLLOFF_WM,
3200 PINEVIEW_GUARD_WM,
3201 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3202};
f2b115e6
AJ
3203static struct intel_watermark_params pineview_cursor_wm = {
3204 PINEVIEW_CURSOR_FIFO,
3205 PINEVIEW_CURSOR_MAX_WM,
3206 PINEVIEW_CURSOR_DFT_WM,
3207 PINEVIEW_CURSOR_GUARD_WM,
3208 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 3209};
f2b115e6
AJ
3210static struct intel_watermark_params pineview_cursor_hplloff_wm = {
3211 PINEVIEW_CURSOR_FIFO,
3212 PINEVIEW_CURSOR_MAX_WM,
3213 PINEVIEW_CURSOR_DFT_WM,
3214 PINEVIEW_CURSOR_GUARD_WM,
3215 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3216};
0e442c60
JB
3217static struct intel_watermark_params g4x_wm_info = {
3218 G4X_FIFO_SIZE,
3219 G4X_MAX_WM,
3220 G4X_MAX_WM,
3221 2,
3222 G4X_FIFO_LINE_SIZE,
3223};
4fe5e611
ZY
3224static struct intel_watermark_params g4x_cursor_wm_info = {
3225 I965_CURSOR_FIFO,
3226 I965_CURSOR_MAX_WM,
3227 I965_CURSOR_DFT_WM,
3228 2,
3229 G4X_FIFO_LINE_SIZE,
3230};
3231static struct intel_watermark_params i965_cursor_wm_info = {
3232 I965_CURSOR_FIFO,
3233 I965_CURSOR_MAX_WM,
3234 I965_CURSOR_DFT_WM,
3235 2,
3236 I915_FIFO_LINE_SIZE,
3237};
7662c8bd 3238static struct intel_watermark_params i945_wm_info = {
dff33cfc 3239 I945_FIFO_SIZE,
7662c8bd
SL
3240 I915_MAX_WM,
3241 1,
dff33cfc
JB
3242 2,
3243 I915_FIFO_LINE_SIZE
7662c8bd
SL
3244};
3245static struct intel_watermark_params i915_wm_info = {
dff33cfc 3246 I915_FIFO_SIZE,
7662c8bd
SL
3247 I915_MAX_WM,
3248 1,
dff33cfc 3249 2,
7662c8bd
SL
3250 I915_FIFO_LINE_SIZE
3251};
3252static struct intel_watermark_params i855_wm_info = {
3253 I855GM_FIFO_SIZE,
3254 I915_MAX_WM,
3255 1,
dff33cfc 3256 2,
7662c8bd
SL
3257 I830_FIFO_LINE_SIZE
3258};
3259static struct intel_watermark_params i830_wm_info = {
3260 I830_FIFO_SIZE,
3261 I915_MAX_WM,
3262 1,
dff33cfc 3263 2,
7662c8bd
SL
3264 I830_FIFO_LINE_SIZE
3265};
3266
7f8a8569
ZW
3267static struct intel_watermark_params ironlake_display_wm_info = {
3268 ILK_DISPLAY_FIFO,
3269 ILK_DISPLAY_MAXWM,
3270 ILK_DISPLAY_DFTWM,
3271 2,
3272 ILK_FIFO_LINE_SIZE
3273};
3274
c936f44d
ZY
3275static struct intel_watermark_params ironlake_cursor_wm_info = {
3276 ILK_CURSOR_FIFO,
3277 ILK_CURSOR_MAXWM,
3278 ILK_CURSOR_DFTWM,
3279 2,
3280 ILK_FIFO_LINE_SIZE
3281};
3282
7f8a8569
ZW
3283static struct intel_watermark_params ironlake_display_srwm_info = {
3284 ILK_DISPLAY_SR_FIFO,
3285 ILK_DISPLAY_MAX_SRWM,
3286 ILK_DISPLAY_DFT_SRWM,
3287 2,
3288 ILK_FIFO_LINE_SIZE
3289};
3290
3291static struct intel_watermark_params ironlake_cursor_srwm_info = {
3292 ILK_CURSOR_SR_FIFO,
3293 ILK_CURSOR_MAX_SRWM,
3294 ILK_CURSOR_DFT_SRWM,
3295 2,
3296 ILK_FIFO_LINE_SIZE
3297};
3298
1398261a
YL
3299static struct intel_watermark_params sandybridge_display_wm_info = {
3300 SNB_DISPLAY_FIFO,
3301 SNB_DISPLAY_MAXWM,
3302 SNB_DISPLAY_DFTWM,
3303 2,
3304 SNB_FIFO_LINE_SIZE
3305};
3306
3307static struct intel_watermark_params sandybridge_cursor_wm_info = {
3308 SNB_CURSOR_FIFO,
3309 SNB_CURSOR_MAXWM,
3310 SNB_CURSOR_DFTWM,
3311 2,
3312 SNB_FIFO_LINE_SIZE
3313};
3314
3315static struct intel_watermark_params sandybridge_display_srwm_info = {
3316 SNB_DISPLAY_SR_FIFO,
3317 SNB_DISPLAY_MAX_SRWM,
3318 SNB_DISPLAY_DFT_SRWM,
3319 2,
3320 SNB_FIFO_LINE_SIZE
3321};
3322
3323static struct intel_watermark_params sandybridge_cursor_srwm_info = {
3324 SNB_CURSOR_SR_FIFO,
3325 SNB_CURSOR_MAX_SRWM,
3326 SNB_CURSOR_DFT_SRWM,
3327 2,
3328 SNB_FIFO_LINE_SIZE
3329};
3330
3331
dff33cfc
JB
3332/**
3333 * intel_calculate_wm - calculate watermark level
3334 * @clock_in_khz: pixel clock
3335 * @wm: chip FIFO params
3336 * @pixel_size: display pixel size
3337 * @latency_ns: memory latency for the platform
3338 *
3339 * Calculate the watermark level (the level at which the display plane will
3340 * start fetching from memory again). Each chip has a different display
3341 * FIFO size and allocation, so the caller needs to figure that out and pass
3342 * in the correct intel_watermark_params structure.
3343 *
3344 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3345 * on the pixel size. When it reaches the watermark level, it'll start
3346 * fetching FIFO line sized based chunks from memory until the FIFO fills
3347 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3348 * will occur, and a display engine hang could result.
3349 */
7662c8bd
SL
3350static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
3351 struct intel_watermark_params *wm,
3352 int pixel_size,
3353 unsigned long latency_ns)
3354{
390c4dd4 3355 long entries_required, wm_size;
dff33cfc 3356
d660467c
JB
3357 /*
3358 * Note: we need to make sure we don't overflow for various clock &
3359 * latency values.
3360 * clocks go from a few thousand to several hundred thousand.
3361 * latency is usually a few thousand
3362 */
3363 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3364 1000;
8de9b311 3365 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 3366
28c97730 3367 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
3368
3369 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
3370
28c97730 3371 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 3372
390c4dd4
JB
3373 /* Don't promote wm_size to unsigned... */
3374 if (wm_size > (long)wm->max_wm)
7662c8bd 3375 wm_size = wm->max_wm;
c3add4b6 3376 if (wm_size <= 0)
7662c8bd
SL
3377 wm_size = wm->default_wm;
3378 return wm_size;
3379}
3380
3381struct cxsr_latency {
3382 int is_desktop;
95534263 3383 int is_ddr3;
7662c8bd
SL
3384 unsigned long fsb_freq;
3385 unsigned long mem_freq;
3386 unsigned long display_sr;
3387 unsigned long display_hpll_disable;
3388 unsigned long cursor_sr;
3389 unsigned long cursor_hpll_disable;
3390};
3391
403c89ff 3392static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
3393 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3394 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3395 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3396 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3397 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
3398
3399 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3400 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3401 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3402 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3403 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
3404
3405 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3406 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3407 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3408 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3409 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
3410
3411 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3412 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3413 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3414 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3415 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
3416
3417 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3418 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3419 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3420 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3421 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
3422
3423 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3424 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3425 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3426 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3427 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
3428};
3429
403c89ff
CW
3430static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3431 int is_ddr3,
3432 int fsb,
3433 int mem)
7662c8bd 3434{
403c89ff 3435 const struct cxsr_latency *latency;
7662c8bd 3436 int i;
7662c8bd
SL
3437
3438 if (fsb == 0 || mem == 0)
3439 return NULL;
3440
3441 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3442 latency = &cxsr_latency_table[i];
3443 if (is_desktop == latency->is_desktop &&
95534263 3444 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3445 fsb == latency->fsb_freq && mem == latency->mem_freq)
3446 return latency;
7662c8bd 3447 }
decbbcda 3448
28c97730 3449 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3450
3451 return NULL;
7662c8bd
SL
3452}
3453
f2b115e6 3454static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3455{
3456 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3457
3458 /* deactivate cxsr */
3e33d94d 3459 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3460}
3461
bcc24fb4
JB
3462/*
3463 * Latency for FIFO fetches is dependent on several factors:
3464 * - memory configuration (speed, channels)
3465 * - chipset
3466 * - current MCH state
3467 * It can be fairly high in some situations, so here we assume a fairly
3468 * pessimal value. It's a tradeoff between extra memory fetches (if we
3469 * set this value too high, the FIFO will fetch frequently to stay full)
3470 * and power consumption (set it too low to save power and we might see
3471 * FIFO underruns and display "flicker").
3472 *
3473 * A value of 5us seems to be a good balance; safe for very low end
3474 * platforms but not overly aggressive on lower latency configs.
3475 */
69e302a9 3476static const int latency_ns = 5000;
7662c8bd 3477
e70236a8 3478static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3479{
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481 uint32_t dsparb = I915_READ(DSPARB);
3482 int size;
3483
8de9b311
CW
3484 size = dsparb & 0x7f;
3485 if (plane)
3486 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3487
28c97730 3488 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3489 plane ? "B" : "A", size);
dff33cfc
JB
3490
3491 return size;
3492}
7662c8bd 3493
e70236a8
JB
3494static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3495{
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497 uint32_t dsparb = I915_READ(DSPARB);
3498 int size;
3499
8de9b311
CW
3500 size = dsparb & 0x1ff;
3501 if (plane)
3502 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3503 size >>= 1; /* Convert to cachelines */
dff33cfc 3504
28c97730 3505 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3506 plane ? "B" : "A", size);
dff33cfc
JB
3507
3508 return size;
3509}
7662c8bd 3510
e70236a8
JB
3511static int i845_get_fifo_size(struct drm_device *dev, int plane)
3512{
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514 uint32_t dsparb = I915_READ(DSPARB);
3515 int size;
3516
3517 size = dsparb & 0x7f;
3518 size >>= 2; /* Convert to cachelines */
3519
28c97730 3520 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3521 plane ? "B" : "A",
3522 size);
e70236a8
JB
3523
3524 return size;
3525}
3526
3527static int i830_get_fifo_size(struct drm_device *dev, int plane)
3528{
3529 struct drm_i915_private *dev_priv = dev->dev_private;
3530 uint32_t dsparb = I915_READ(DSPARB);
3531 int size;
3532
3533 size = dsparb & 0x7f;
3534 size >>= 1; /* Convert to cachelines */
3535
28c97730 3536 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3537 plane ? "B" : "A", size);
e70236a8
JB
3538
3539 return size;
3540}
3541
d4294342 3542static void pineview_update_wm(struct drm_device *dev, int planea_clock,
5eddb70b
CW
3543 int planeb_clock, int sr_hdisplay, int unused,
3544 int pixel_size)
d4294342
ZY
3545{
3546 struct drm_i915_private *dev_priv = dev->dev_private;
403c89ff 3547 const struct cxsr_latency *latency;
d4294342
ZY
3548 u32 reg;
3549 unsigned long wm;
d4294342
ZY
3550 int sr_clock;
3551
403c89ff 3552 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3553 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3554 if (!latency) {
3555 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3556 pineview_disable_cxsr(dev);
3557 return;
3558 }
3559
3560 if (!planea_clock || !planeb_clock) {
3561 sr_clock = planea_clock ? planea_clock : planeb_clock;
3562
3563 /* Display SR */
3564 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3565 pixel_size, latency->display_sr);
3566 reg = I915_READ(DSPFW1);
3567 reg &= ~DSPFW_SR_MASK;
3568 reg |= wm << DSPFW_SR_SHIFT;
3569 I915_WRITE(DSPFW1, reg);
3570 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3571
3572 /* cursor SR */
3573 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3574 pixel_size, latency->cursor_sr);
3575 reg = I915_READ(DSPFW3);
3576 reg &= ~DSPFW_CURSOR_SR_MASK;
3577 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3578 I915_WRITE(DSPFW3, reg);
3579
3580 /* Display HPLL off SR */
3581 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3582 pixel_size, latency->display_hpll_disable);
3583 reg = I915_READ(DSPFW3);
3584 reg &= ~DSPFW_HPLL_SR_MASK;
3585 reg |= wm & DSPFW_HPLL_SR_MASK;
3586 I915_WRITE(DSPFW3, reg);
3587
3588 /* cursor HPLL off SR */
3589 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3590 pixel_size, latency->cursor_hpll_disable);
3591 reg = I915_READ(DSPFW3);
3592 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3593 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3594 I915_WRITE(DSPFW3, reg);
3595 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3596
3597 /* activate cxsr */
3e33d94d
CW
3598 I915_WRITE(DSPFW3,
3599 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3600 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3601 } else {
3602 pineview_disable_cxsr(dev);
3603 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3604 }
3605}
3606
0e442c60 3607static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3608 int planeb_clock, int sr_hdisplay, int sr_htotal,
3609 int pixel_size)
652c393a
JB
3610{
3611 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
3612 int total_size, cacheline_size;
3613 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3614 struct intel_watermark_params planea_params, planeb_params;
3615 unsigned long line_time_us;
3616 int sr_clock, sr_entries = 0, entries_required;
652c393a 3617
0e442c60
JB
3618 /* Create copies of the base settings for each pipe */
3619 planea_params = planeb_params = g4x_wm_info;
3620
3621 /* Grab a couple of global values before we overwrite them */
3622 total_size = planea_params.fifo_size;
3623 cacheline_size = planea_params.cacheline_size;
3624
3625 /*
3626 * Note: we need to make sure we don't overflow for various clock &
3627 * latency values.
3628 * clocks go from a few thousand to several hundred thousand.
3629 * latency is usually a few thousand
3630 */
3631 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3632 1000;
8de9b311 3633 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3634 planea_wm = entries_required + planea_params.guard_size;
3635
3636 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3637 1000;
8de9b311 3638 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3639 planeb_wm = entries_required + planeb_params.guard_size;
3640
3641 cursora_wm = cursorb_wm = 16;
3642 cursor_sr = 32;
3643
3644 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3645
3646 /* Calc sr entries for one plane configs */
3647 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3648 /* self-refresh has much higher latency */
69e302a9 3649 static const int sr_latency_ns = 12000;
0e442c60
JB
3650
3651 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3652 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
3653
3654 /* Use ns/us then divide to preserve precision */
fa143215 3655 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3656 pixel_size * sr_hdisplay;
8de9b311 3657 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
4fe5e611
ZY
3658
3659 entries_required = (((sr_latency_ns / line_time_us) +
3660 1000) / 1000) * pixel_size * 64;
8de9b311 3661 entries_required = DIV_ROUND_UP(entries_required,
5eddb70b 3662 g4x_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3663 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3664
3665 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3666 cursor_sr = g4x_cursor_wm_info.max_wm;
3667 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3668 "cursor %d\n", sr_entries, cursor_sr);
3669
0e442c60 3670 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3671 } else {
3672 /* Turn off self refresh if both pipes are enabled */
3673 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
5eddb70b 3674 & ~FW_BLC_SELF_EN);
0e442c60
JB
3675 }
3676
3677 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3678 planea_wm, planeb_wm, sr_entries);
3679
3680 planea_wm &= 0x3f;
3681 planeb_wm &= 0x3f;
3682
3683 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3684 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3685 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3686 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3687 (cursora_wm << DSPFW_CURSORA_SHIFT));
3688 /* HPLL off in SR has some issues on G4x... disable it */
3689 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3690 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3691}
3692
1dc7546d 3693static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3694 int planeb_clock, int sr_hdisplay, int sr_htotal,
3695 int pixel_size)
7662c8bd
SL
3696{
3697 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
3698 unsigned long line_time_us;
3699 int sr_clock, sr_entries, srwm = 1;
4fe5e611 3700 int cursor_sr = 16;
1dc7546d
JB
3701
3702 /* Calc sr entries for one plane configs */
3703 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3704 /* self-refresh has much higher latency */
69e302a9 3705 static const int sr_latency_ns = 12000;
1dc7546d
JB
3706
3707 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3708 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
3709
3710 /* Use ns/us then divide to preserve precision */
fa143215 3711 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3712 pixel_size * sr_hdisplay;
8de9b311 3713 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
1dc7546d 3714 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 3715 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
3716 if (srwm < 0)
3717 srwm = 1;
1b07e04e 3718 srwm &= 0x1ff;
4fe5e611
ZY
3719
3720 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3721 pixel_size * 64;
8de9b311
CW
3722 sr_entries = DIV_ROUND_UP(sr_entries,
3723 i965_cursor_wm_info.cacheline_size);
4fe5e611 3724 cursor_sr = i965_cursor_wm_info.fifo_size -
5eddb70b 3725 (sr_entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3726
3727 if (cursor_sr > i965_cursor_wm_info.max_wm)
3728 cursor_sr = i965_cursor_wm_info.max_wm;
3729
3730 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3731 "cursor %d\n", srwm, cursor_sr);
3732
a6c45cf0 3733 if (IS_CRESTLINE(dev))
adcdbc66 3734 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3735 } else {
3736 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3737 if (IS_CRESTLINE(dev))
adcdbc66
JB
3738 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3739 & ~FW_BLC_SELF_EN);
1dc7546d 3740 }
7662c8bd 3741
1dc7546d
JB
3742 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3743 srwm);
7662c8bd
SL
3744
3745 /* 965 has limitations... */
1dc7546d
JB
3746 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3747 (8 << 0));
7662c8bd 3748 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3749 /* update cursor SR watermark */
3750 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3751}
3752
3753static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3754 int planeb_clock, int sr_hdisplay, int sr_htotal,
3755 int pixel_size)
7662c8bd
SL
3756{
3757 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3758 uint32_t fwater_lo;
3759 uint32_t fwater_hi;
3760 int total_size, cacheline_size, cwm, srwm = 1;
3761 int planea_wm, planeb_wm;
3762 struct intel_watermark_params planea_params, planeb_params;
7662c8bd 3763 unsigned long line_time_us;
18b2190c 3764 int sr_clock, sr_entries = 0, sr_enabled = 0;
7662c8bd 3765
dff33cfc 3766 /* Create copies of the base settings for each pipe */
a6c45cf0 3767 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
dff33cfc 3768 planea_params = planeb_params = i945_wm_info;
a6c45cf0 3769 else if (!IS_GEN2(dev))
dff33cfc 3770 planea_params = planeb_params = i915_wm_info;
7662c8bd 3771 else
dff33cfc 3772 planea_params = planeb_params = i855_wm_info;
7662c8bd 3773
dff33cfc
JB
3774 /* Grab a couple of global values before we overwrite them */
3775 total_size = planea_params.fifo_size;
3776 cacheline_size = planea_params.cacheline_size;
7662c8bd 3777
dff33cfc 3778 /* Update per-plane FIFO sizes */
e70236a8
JB
3779 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3780 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3781
dff33cfc
JB
3782 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3783 pixel_size, latency_ns);
3784 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3785 pixel_size, latency_ns);
28c97730 3786 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3787
3788 /*
3789 * Overlay gets an aggressive default since video jitter is bad.
3790 */
3791 cwm = 2;
3792
18b2190c
AL
3793 /* Play safe and disable self-refresh before adjusting watermarks. */
3794 if (IS_I945G(dev) || IS_I945GM(dev))
3795 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3796 else if (IS_I915GM(dev))
3797 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3798
dff33cfc 3799 /* Calc sr entries for one plane configs */
652c393a
JB
3800 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3801 (!planea_clock || !planeb_clock)) {
dff33cfc 3802 /* self-refresh has much higher latency */
69e302a9 3803 static const int sr_latency_ns = 6000;
dff33cfc 3804
7662c8bd 3805 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3806 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3807
3808 /* Use ns/us then divide to preserve precision */
fa143215 3809 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3810 pixel_size * sr_hdisplay;
8de9b311 3811 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
28c97730 3812 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3813 srwm = total_size - sr_entries;
3814 if (srwm < 0)
3815 srwm = 1;
ee980b80
LP
3816
3817 if (IS_I945G(dev) || IS_I945GM(dev))
18b2190c
AL
3818 I915_WRITE(FW_BLC_SELF,
3819 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3820 else if (IS_I915GM(dev))
ee980b80 3821 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
18b2190c
AL
3822
3823 sr_enabled = 1;
7662c8bd
SL
3824 }
3825
28c97730 3826 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 3827 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3828
dff33cfc
JB
3829 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3830 fwater_hi = (cwm & 0x1f);
3831
3832 /* Set request length to 8 cachelines per fetch */
3833 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3834 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3835
3836 I915_WRITE(FW_BLC, fwater_lo);
3837 I915_WRITE(FW_BLC2, fwater_hi);
18b2190c
AL
3838
3839 if (sr_enabled) {
3840 if (IS_I945G(dev) || IS_I945GM(dev))
3841 I915_WRITE(FW_BLC_SELF,
3842 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
3843 else if (IS_I915GM(dev))
3844 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3845 DRM_DEBUG_KMS("memory self refresh enabled\n");
3846 } else
3847 DRM_DEBUG_KMS("memory self refresh disabled\n");
7662c8bd
SL
3848}
3849
e70236a8 3850static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3851 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3852{
3853 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3854 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3855 int planea_wm;
7662c8bd 3856
e70236a8 3857 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3858
dff33cfc
JB
3859 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3860 pixel_size, latency_ns);
f3601326
JB
3861 fwater_lo |= (3<<8) | planea_wm;
3862
28c97730 3863 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3864
3865 I915_WRITE(FW_BLC, fwater_lo);
3866}
3867
7f8a8569 3868#define ILK_LP0_PLANE_LATENCY 700
c936f44d 3869#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 3870
4ed765f9
CW
3871static bool ironlake_compute_wm0(struct drm_device *dev,
3872 int pipe,
1398261a 3873 const struct intel_watermark_params *display,
a0fa62d3 3874 int display_latency_ns,
1398261a 3875 const struct intel_watermark_params *cursor,
a0fa62d3 3876 int cursor_latency_ns,
4ed765f9
CW
3877 int *plane_wm,
3878 int *cursor_wm)
7f8a8569 3879{
c936f44d 3880 struct drm_crtc *crtc;
db66e37d
CW
3881 int htotal, hdisplay, clock, pixel_size;
3882 int line_time_us, line_count;
3883 int entries, tlb_miss;
c936f44d 3884
4ed765f9
CW
3885 crtc = intel_get_crtc_for_pipe(dev, pipe);
3886 if (crtc->fb == NULL || !crtc->enabled)
3887 return false;
7f8a8569 3888
4ed765f9
CW
3889 htotal = crtc->mode.htotal;
3890 hdisplay = crtc->mode.hdisplay;
3891 clock = crtc->mode.clock;
3892 pixel_size = crtc->fb->bits_per_pixel / 8;
3893
3894 /* Use the small buffer method to calculate plane watermark */
a0fa62d3 3895 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
db66e37d
CW
3896 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3897 if (tlb_miss > 0)
3898 entries += tlb_miss;
1398261a
YL
3899 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3900 *plane_wm = entries + display->guard_size;
3901 if (*plane_wm > (int)display->max_wm)
3902 *plane_wm = display->max_wm;
4ed765f9
CW
3903
3904 /* Use the large buffer method to calculate cursor watermark */
3905 line_time_us = ((htotal * 1000) / clock);
a0fa62d3 3906 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4ed765f9 3907 entries = line_count * 64 * pixel_size;
db66e37d
CW
3908 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3909 if (tlb_miss > 0)
3910 entries += tlb_miss;
1398261a
YL
3911 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3912 *cursor_wm = entries + cursor->guard_size;
3913 if (*cursor_wm > (int)cursor->max_wm)
3914 *cursor_wm = (int)cursor->max_wm;
7f8a8569 3915
4ed765f9
CW
3916 return true;
3917}
c936f44d 3918
1398261a
YL
3919/*
3920 * Check the wm result.
3921 *
3922 * If any calculated watermark values is larger than the maximum value that
3923 * can be programmed into the associated watermark register, that watermark
3924 * must be disabled.
1398261a 3925 */
b79d4990
JB
3926static bool ironlake_check_srwm(struct drm_device *dev, int level,
3927 int fbc_wm, int display_wm, int cursor_wm,
3928 const struct intel_watermark_params *display,
3929 const struct intel_watermark_params *cursor)
1398261a
YL
3930{
3931 struct drm_i915_private *dev_priv = dev->dev_private;
3932
3933 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3934 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3935
3936 if (fbc_wm > SNB_FBC_MAX_SRWM) {
3937 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3938 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
3939
3940 /* fbc has it's own way to disable FBC WM */
3941 I915_WRITE(DISP_ARB_CTL,
3942 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
3943 return false;
3944 }
3945
b79d4990 3946 if (display_wm > display->max_wm) {
1398261a 3947 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3948 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
3949 return false;
3950 }
3951
b79d4990 3952 if (cursor_wm > cursor->max_wm) {
1398261a 3953 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3954 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
3955 return false;
3956 }
3957
3958 if (!(fbc_wm || display_wm || cursor_wm)) {
3959 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
3960 return false;
3961 }
3962
3963 return true;
3964}
3965
3966/*
3967 * Compute watermark values of WM[1-3],
3968 */
b79d4990
JB
3969static bool ironlake_compute_srwm(struct drm_device *dev, int level,
3970 int hdisplay, int htotal,
3971 int pixel_size, int clock, int latency_ns,
3972 const struct intel_watermark_params *display,
3973 const struct intel_watermark_params *cursor,
3974 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a
YL
3975{
3976
3977 unsigned long line_time_us;
b79d4990 3978 int line_count, line_size;
1398261a
YL
3979 int small, large;
3980 int entries;
1398261a
YL
3981
3982 if (!latency_ns) {
3983 *fbc_wm = *display_wm = *cursor_wm = 0;
3984 return false;
3985 }
3986
3987 line_time_us = (htotal * 1000) / clock;
3988 line_count = (latency_ns / line_time_us + 1000) / 1000;
3989 line_size = hdisplay * pixel_size;
3990
3991 /* Use the minimum of the small and large buffer method for primary */
3992 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3993 large = line_count * line_size;
3994
b79d4990
JB
3995 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3996 *display_wm = entries + display->guard_size;
1398261a
YL
3997
3998 /*
b79d4990 3999 * Spec says:
1398261a
YL
4000 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4001 */
4002 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4003
4004 /* calculate the self-refresh watermark for display cursor */
4005 entries = line_count * pixel_size * 64;
b79d4990
JB
4006 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4007 *cursor_wm = entries + cursor->guard_size;
1398261a 4008
b79d4990
JB
4009 return ironlake_check_srwm(dev, level,
4010 *fbc_wm, *display_wm, *cursor_wm,
4011 display, cursor);
4012}
4013
4014static void ironlake_update_wm(struct drm_device *dev,
4015 int planea_clock, int planeb_clock,
4016 int hdisplay, int htotal,
4017 int pixel_size)
4018{
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 int fbc_wm, plane_wm, cursor_wm, enabled;
4021 int clock;
4022
4023 enabled = 0;
4024 if (ironlake_compute_wm0(dev, 0,
4025 &ironlake_display_wm_info,
4026 ILK_LP0_PLANE_LATENCY,
4027 &ironlake_cursor_wm_info,
4028 ILK_LP0_CURSOR_LATENCY,
4029 &plane_wm, &cursor_wm)) {
4030 I915_WRITE(WM0_PIPEA_ILK,
4031 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4032 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4033 " plane %d, " "cursor: %d\n",
4034 plane_wm, cursor_wm);
4035 enabled++;
4036 }
4037
4038 if (ironlake_compute_wm0(dev, 1,
4039 &ironlake_display_wm_info,
4040 ILK_LP0_PLANE_LATENCY,
4041 &ironlake_cursor_wm_info,
4042 ILK_LP0_CURSOR_LATENCY,
4043 &plane_wm, &cursor_wm)) {
4044 I915_WRITE(WM0_PIPEB_ILK,
4045 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4046 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4047 " plane %d, cursor: %d\n",
4048 plane_wm, cursor_wm);
4049 enabled++;
4050 }
4051
4052 /*
4053 * Calculate and update the self-refresh watermark only when one
4054 * display plane is used.
4055 */
4056 I915_WRITE(WM3_LP_ILK, 0);
4057 I915_WRITE(WM2_LP_ILK, 0);
4058 I915_WRITE(WM1_LP_ILK, 0);
4059
4060 if (enabled != 1)
4061 return;
4062
4063 clock = planea_clock ? planea_clock : planeb_clock;
4064
4065 /* WM1 */
4066 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
4067 clock, ILK_READ_WM1_LATENCY() * 500,
4068 &ironlake_display_srwm_info,
4069 &ironlake_cursor_srwm_info,
4070 &fbc_wm, &plane_wm, &cursor_wm))
4071 return;
4072
4073 I915_WRITE(WM1_LP_ILK,
4074 WM1_LP_SR_EN |
4075 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4076 (fbc_wm << WM1_LP_FBC_SHIFT) |
4077 (plane_wm << WM1_LP_SR_SHIFT) |
4078 cursor_wm);
4079
4080 /* WM2 */
4081 if (!ironlake_compute_srwm(dev, 2, hdisplay, htotal, pixel_size,
4082 clock, ILK_READ_WM2_LATENCY() * 500,
4083 &ironlake_display_srwm_info,
4084 &ironlake_cursor_srwm_info,
4085 &fbc_wm, &plane_wm, &cursor_wm))
4086 return;
4087
4088 I915_WRITE(WM2_LP_ILK,
4089 WM2_LP_EN |
4090 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4091 (fbc_wm << WM1_LP_FBC_SHIFT) |
4092 (plane_wm << WM1_LP_SR_SHIFT) |
4093 cursor_wm);
4094
4095 /*
4096 * WM3 is unsupported on ILK, probably because we don't have latency
4097 * data for that power state
4098 */
1398261a
YL
4099}
4100
4101static void sandybridge_update_wm(struct drm_device *dev,
4102 int planea_clock, int planeb_clock,
4103 int hdisplay, int htotal,
4104 int pixel_size)
4105{
4106 struct drm_i915_private *dev_priv = dev->dev_private;
a0fa62d3 4107 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1398261a
YL
4108 int fbc_wm, plane_wm, cursor_wm, enabled;
4109 int clock;
4110
4111 enabled = 0;
4112 if (ironlake_compute_wm0(dev, 0,
4113 &sandybridge_display_wm_info, latency,
4114 &sandybridge_cursor_wm_info, latency,
4115 &plane_wm, &cursor_wm)) {
4116 I915_WRITE(WM0_PIPEA_ILK,
4117 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4118 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4119 " plane %d, " "cursor: %d\n",
4120 plane_wm, cursor_wm);
4121 enabled++;
4122 }
4123
4124 if (ironlake_compute_wm0(dev, 1,
4125 &sandybridge_display_wm_info, latency,
4126 &sandybridge_cursor_wm_info, latency,
4127 &plane_wm, &cursor_wm)) {
4128 I915_WRITE(WM0_PIPEB_ILK,
4129 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4130 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4131 " plane %d, cursor: %d\n",
4132 plane_wm, cursor_wm);
4133 enabled++;
4134 }
4135
4136 /*
4137 * Calculate and update the self-refresh watermark only when one
4138 * display plane is used.
4139 *
4140 * SNB support 3 levels of watermark.
4141 *
4142 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4143 * and disabled in the descending order
4144 *
4145 */
4146 I915_WRITE(WM3_LP_ILK, 0);
4147 I915_WRITE(WM2_LP_ILK, 0);
4148 I915_WRITE(WM1_LP_ILK, 0);
4149
4150 if (enabled != 1)
4151 return;
4152
4153 clock = planea_clock ? planea_clock : planeb_clock;
4154
4155 /* WM1 */
b79d4990
JB
4156 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
4157 clock, SNB_READ_WM1_LATENCY() * 500,
4158 &sandybridge_display_srwm_info,
4159 &sandybridge_cursor_srwm_info,
4160 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4161 return;
4162
4163 I915_WRITE(WM1_LP_ILK,
4164 WM1_LP_SR_EN |
4165 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4166 (fbc_wm << WM1_LP_FBC_SHIFT) |
4167 (plane_wm << WM1_LP_SR_SHIFT) |
4168 cursor_wm);
4169
4170 /* WM2 */
b79d4990
JB
4171 if (!ironlake_compute_srwm(dev, 2,
4172 hdisplay, htotal, pixel_size,
4173 clock, SNB_READ_WM2_LATENCY() * 500,
4174 &sandybridge_display_srwm_info,
4175 &sandybridge_cursor_srwm_info,
4176 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4177 return;
4178
4179 I915_WRITE(WM2_LP_ILK,
4180 WM2_LP_EN |
4181 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4182 (fbc_wm << WM1_LP_FBC_SHIFT) |
4183 (plane_wm << WM1_LP_SR_SHIFT) |
4184 cursor_wm);
4185
4186 /* WM3 */
b79d4990
JB
4187 if (!ironlake_compute_srwm(dev, 3,
4188 hdisplay, htotal, pixel_size,
4189 clock, SNB_READ_WM3_LATENCY() * 500,
4190 &sandybridge_display_srwm_info,
4191 &sandybridge_cursor_srwm_info,
4192 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4193 return;
4194
4195 I915_WRITE(WM3_LP_ILK,
4196 WM3_LP_EN |
4197 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4198 (fbc_wm << WM1_LP_FBC_SHIFT) |
4199 (plane_wm << WM1_LP_SR_SHIFT) |
4200 cursor_wm);
4201}
4202
7662c8bd
SL
4203/**
4204 * intel_update_watermarks - update FIFO watermark values based on current modes
4205 *
4206 * Calculate watermark values for the various WM regs based on current mode
4207 * and plane configuration.
4208 *
4209 * There are several cases to deal with here:
4210 * - normal (i.e. non-self-refresh)
4211 * - self-refresh (SR) mode
4212 * - lines are large relative to FIFO size (buffer can hold up to 2)
4213 * - lines are small relative to FIFO size (buffer can hold more than 2
4214 * lines), so need to account for TLB latency
4215 *
4216 * The normal calculation is:
4217 * watermark = dotclock * bytes per pixel * latency
4218 * where latency is platform & configuration dependent (we assume pessimal
4219 * values here).
4220 *
4221 * The SR calculation is:
4222 * watermark = (trunc(latency/line time)+1) * surface width *
4223 * bytes per pixel
4224 * where
4225 * line time = htotal / dotclock
fa143215 4226 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
4227 * and latency is assumed to be high, as above.
4228 *
4229 * The final value programmed to the register should always be rounded up,
4230 * and include an extra 2 entries to account for clock crossings.
4231 *
4232 * We don't use the sprite, so we can ignore that. And on Crestline we have
4233 * to set the non-SR watermarks to 8.
5eddb70b 4234 */
7662c8bd
SL
4235static void intel_update_watermarks(struct drm_device *dev)
4236{
e70236a8 4237 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 4238 struct drm_crtc *crtc;
7662c8bd
SL
4239 int sr_hdisplay = 0;
4240 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
4241 int enabled = 0, pixel_size = 0;
fa143215 4242 int sr_htotal = 0;
7662c8bd 4243
c03342fa
ZW
4244 if (!dev_priv->display.update_wm)
4245 return;
4246
7662c8bd
SL
4247 /* Get the clock config from both planes */
4248 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc 4249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f7abfe8b 4250 if (intel_crtc->active) {
7662c8bd
SL
4251 enabled++;
4252 if (intel_crtc->plane == 0) {
28c97730 4253 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
5eddb70b 4254 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
4255 planea_clock = crtc->mode.clock;
4256 } else {
28c97730 4257 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
5eddb70b 4258 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
4259 planeb_clock = crtc->mode.clock;
4260 }
4261 sr_hdisplay = crtc->mode.hdisplay;
4262 sr_clock = crtc->mode.clock;
fa143215 4263 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
4264 if (crtc->fb)
4265 pixel_size = crtc->fb->bits_per_pixel / 8;
4266 else
4267 pixel_size = 4; /* by default */
4268 }
4269 }
4270
4271 if (enabled <= 0)
4272 return;
4273
e70236a8 4274 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 4275 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
4276}
4277
a7615030
CW
4278static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4279{
4280 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4281}
4282
5c3b82e2
CW
4283static int intel_crtc_mode_set(struct drm_crtc *crtc,
4284 struct drm_display_mode *mode,
4285 struct drm_display_mode *adjusted_mode,
4286 int x, int y,
4287 struct drm_framebuffer *old_fb)
79e53945
JB
4288{
4289 struct drm_device *dev = crtc->dev;
4290 struct drm_i915_private *dev_priv = dev->dev_private;
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 int pipe = intel_crtc->pipe;
80824003 4293 int plane = intel_crtc->plane;
5eddb70b 4294 u32 fp_reg, dpll_reg;
c751ce4f 4295 int refclk, num_connectors = 0;
652c393a 4296 intel_clock_t clock, reduced_clock;
5eddb70b 4297 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 4298 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 4299 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 4300 struct intel_encoder *has_edp_encoder = NULL;
79e53945 4301 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 4302 struct intel_encoder *encoder;
d4906093 4303 const intel_limit_t *limit;
5c3b82e2 4304 int ret;
2c07245f 4305 struct fdi_m_n m_n = {0};
5eddb70b 4306 u32 reg, temp;
5eb08b69 4307 int target_clock;
79e53945
JB
4308
4309 drm_vblank_pre_modeset(dev, pipe);
4310
5eddb70b
CW
4311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4312 if (encoder->base.crtc != crtc)
79e53945
JB
4313 continue;
4314
5eddb70b 4315 switch (encoder->type) {
79e53945
JB
4316 case INTEL_OUTPUT_LVDS:
4317 is_lvds = true;
4318 break;
4319 case INTEL_OUTPUT_SDVO:
7d57382e 4320 case INTEL_OUTPUT_HDMI:
79e53945 4321 is_sdvo = true;
5eddb70b 4322 if (encoder->needs_tv_clock)
e2f0ba97 4323 is_tv = true;
79e53945
JB
4324 break;
4325 case INTEL_OUTPUT_DVO:
4326 is_dvo = true;
4327 break;
4328 case INTEL_OUTPUT_TVOUT:
4329 is_tv = true;
4330 break;
4331 case INTEL_OUTPUT_ANALOG:
4332 is_crt = true;
4333 break;
a4fc5ed6
KP
4334 case INTEL_OUTPUT_DISPLAYPORT:
4335 is_dp = true;
4336 break;
32f9d658 4337 case INTEL_OUTPUT_EDP:
5eddb70b 4338 has_edp_encoder = encoder;
32f9d658 4339 break;
79e53945 4340 }
43565a06 4341
c751ce4f 4342 num_connectors++;
79e53945
JB
4343 }
4344
a7615030 4345 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
43565a06 4346 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 4347 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 4348 refclk / 1000);
a6c45cf0 4349 } else if (!IS_GEN2(dev)) {
79e53945 4350 refclk = 96000;
1cb1b75e
JB
4351 if (HAS_PCH_SPLIT(dev) &&
4352 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 4353 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
4354 } else {
4355 refclk = 48000;
4356 }
4357
d4906093
ML
4358 /*
4359 * Returns a set of divisors for the desired target clock with the given
4360 * refclk, or FALSE. The returned values represent the clock equation:
4361 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4362 */
1b894b59 4363 limit = intel_limit(crtc, refclk);
d4906093 4364 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
4365 if (!ok) {
4366 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 4367 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4368 return -EINVAL;
79e53945
JB
4369 }
4370
cda4b7d3 4371 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 4372 intel_crtc_update_cursor(crtc, true);
cda4b7d3 4373
ddc9003c
ZY
4374 if (is_lvds && dev_priv->lvds_downclock_avail) {
4375 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
4376 dev_priv->lvds_downclock,
4377 refclk,
4378 &reduced_clock);
18f9ed12
ZY
4379 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4380 /*
4381 * If the different P is found, it means that we can't
4382 * switch the display clock by using the FP0/FP1.
4383 * In such case we will disable the LVDS downclock
4384 * feature.
4385 */
4386 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 4387 "LVDS clock/downclock\n");
18f9ed12
ZY
4388 has_reduced_clock = 0;
4389 }
652c393a 4390 }
7026d4ac
ZW
4391 /* SDVO TV has fixed PLL values depend on its clock range,
4392 this mirrors vbios setting. */
4393 if (is_sdvo && is_tv) {
4394 if (adjusted_mode->clock >= 100000
5eddb70b 4395 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
4396 clock.p1 = 2;
4397 clock.p2 = 10;
4398 clock.n = 3;
4399 clock.m1 = 16;
4400 clock.m2 = 8;
4401 } else if (adjusted_mode->clock >= 140500
5eddb70b 4402 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
4403 clock.p1 = 1;
4404 clock.p2 = 10;
4405 clock.n = 6;
4406 clock.m1 = 12;
4407 clock.m2 = 8;
4408 }
4409 }
4410
2c07245f 4411 /* FDI link */
bad720ff 4412 if (HAS_PCH_SPLIT(dev)) {
49078f7d 4413 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 4414 int lane = 0, link_bw, bpp;
5c5313c8 4415 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 4416 according to current link config */
858bc21f 4417 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 4418 target_clock = mode->clock;
8e647a27
CW
4419 intel_edp_link_config(has_edp_encoder,
4420 &lane, &link_bw);
32f9d658 4421 } else {
5c5313c8 4422 /* [e]DP over FDI requires target mode clock
32f9d658 4423 instead of link clock */
5c5313c8 4424 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
4425 target_clock = mode->clock;
4426 else
4427 target_clock = adjusted_mode->clock;
021357ac
CW
4428
4429 /* FDI is a binary signal running at ~2.7GHz, encoding
4430 * each output octet as 10 bits. The actual frequency
4431 * is stored as a divider into a 100MHz clock, and the
4432 * mode pixel clock is stored in units of 1KHz.
4433 * Hence the bw of each lane in terms of the mode signal
4434 * is:
4435 */
4436 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 4437 }
58a27471
ZW
4438
4439 /* determine panel color depth */
5eddb70b 4440 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
4441 temp &= ~PIPE_BPC_MASK;
4442 if (is_lvds) {
e5a95eb7 4443 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 4444 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
4445 temp |= PIPE_8BPC;
4446 else
4447 temp |= PIPE_6BPC;
1d850362 4448 } else if (has_edp_encoder) {
5ceb0f9b 4449 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
4450 case 8:
4451 temp |= PIPE_8BPC;
4452 break;
4453 case 10:
4454 temp |= PIPE_10BPC;
4455 break;
4456 case 6:
4457 temp |= PIPE_6BPC;
4458 break;
4459 case 12:
4460 temp |= PIPE_12BPC;
4461 break;
4462 }
e5a95eb7
ZY
4463 } else
4464 temp |= PIPE_8BPC;
5eddb70b 4465 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4466
4467 switch (temp & PIPE_BPC_MASK) {
4468 case PIPE_8BPC:
4469 bpp = 24;
4470 break;
4471 case PIPE_10BPC:
4472 bpp = 30;
4473 break;
4474 case PIPE_6BPC:
4475 bpp = 18;
4476 break;
4477 case PIPE_12BPC:
4478 bpp = 36;
4479 break;
4480 default:
4481 DRM_ERROR("unknown pipe bpc value\n");
4482 bpp = 24;
4483 }
4484
77ffb597
AJ
4485 if (!lane) {
4486 /*
4487 * Account for spread spectrum to avoid
4488 * oversubscribing the link. Max center spread
4489 * is 2.5%; use 5% for safety's sake.
4490 */
4491 u32 bps = target_clock * bpp * 21 / 20;
4492 lane = bps / (link_bw * 8) + 1;
4493 }
4494
4495 intel_crtc->fdi_lanes = lane;
4496
49078f7d
CW
4497 if (pixel_multiplier > 1)
4498 link_bw *= pixel_multiplier;
f2b115e6 4499 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4500 }
2c07245f 4501
c038e51e
ZW
4502 /* Ironlake: try to setup display ref clock before DPLL
4503 * enabling. This is only under driver's control after
4504 * PCH B stepping, previous chipset stepping should be
4505 * ignoring this setting.
4506 */
bad720ff 4507 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
4508 temp = I915_READ(PCH_DREF_CONTROL);
4509 /* Always enable nonspread source */
4510 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4511 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
c038e51e
ZW
4512 temp &= ~DREF_SSC_SOURCE_MASK;
4513 temp |= DREF_SSC_SOURCE_ENABLE;
4514 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4515
5eddb70b 4516 POSTING_READ(PCH_DREF_CONTROL);
c038e51e
ZW
4517 udelay(200);
4518
8e647a27 4519 if (has_edp_encoder) {
a7615030 4520 if (intel_panel_use_ssc(dev_priv)) {
c038e51e
ZW
4521 temp |= DREF_SSC1_ENABLE;
4522 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4523
5eddb70b 4524 POSTING_READ(PCH_DREF_CONTROL);
c038e51e 4525 udelay(200);
7f823282
JB
4526 }
4527 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4528
4529 /* Enable CPU source on CPU attached eDP */
4530 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a7615030 4531 if (intel_panel_use_ssc(dev_priv))
7f823282
JB
4532 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4533 else
4534 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
c038e51e 4535 } else {
7f823282 4536 /* Enable SSC on PCH eDP if needed */
a7615030 4537 if (intel_panel_use_ssc(dev_priv)) {
7f823282
JB
4538 DRM_ERROR("enabling SSC on PCH\n");
4539 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4540 }
c038e51e 4541 }
5eddb70b 4542 I915_WRITE(PCH_DREF_CONTROL, temp);
7f823282
JB
4543 POSTING_READ(PCH_DREF_CONTROL);
4544 udelay(200);
c038e51e
ZW
4545 }
4546 }
4547
f2b115e6 4548 if (IS_PINEVIEW(dev)) {
2177832f 4549 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4550 if (has_reduced_clock)
4551 fp2 = (1 << reduced_clock.n) << 16 |
4552 reduced_clock.m1 << 8 | reduced_clock.m2;
4553 } else {
2177832f 4554 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4555 if (has_reduced_clock)
4556 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4557 reduced_clock.m2;
4558 }
79e53945 4559
c1858123
CW
4560 /* Enable autotuning of the PLL clock (if permissible) */
4561 if (HAS_PCH_SPLIT(dev)) {
4562 int factor = 21;
4563
4564 if (is_lvds) {
a7615030 4565 if ((intel_panel_use_ssc(dev_priv) &&
c1858123
CW
4566 dev_priv->lvds_ssc_freq == 100) ||
4567 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4568 factor = 25;
4569 } else if (is_sdvo && is_tv)
4570 factor = 20;
4571
4572 if (clock.m1 < factor * clock.n)
4573 fp |= FP_CB_TUNE;
4574 }
4575
5eddb70b 4576 dpll = 0;
bad720ff 4577 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4578 dpll = DPLL_VGA_MODE_DIS;
4579
a6c45cf0 4580 if (!IS_GEN2(dev)) {
79e53945
JB
4581 if (is_lvds)
4582 dpll |= DPLLB_MODE_LVDS;
4583 else
4584 dpll |= DPLLB_MODE_DAC_SERIAL;
4585 if (is_sdvo) {
6c9547ff
CW
4586 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4587 if (pixel_multiplier > 1) {
4588 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4589 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4590 else if (HAS_PCH_SPLIT(dev))
4591 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4592 }
79e53945 4593 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4594 }
83240120 4595 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4596 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4597
4598 /* compute bitmask from p1 value */
f2b115e6
AJ
4599 if (IS_PINEVIEW(dev))
4600 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4601 else {
2177832f 4602 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4603 /* also FPA1 */
bad720ff 4604 if (HAS_PCH_SPLIT(dev))
2c07245f 4605 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4606 if (IS_G4X(dev) && has_reduced_clock)
4607 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4608 }
79e53945
JB
4609 switch (clock.p2) {
4610 case 5:
4611 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4612 break;
4613 case 7:
4614 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4615 break;
4616 case 10:
4617 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4618 break;
4619 case 14:
4620 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4621 break;
4622 }
a6c45cf0 4623 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4624 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4625 } else {
4626 if (is_lvds) {
4627 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4628 } else {
4629 if (clock.p1 == 2)
4630 dpll |= PLL_P1_DIVIDE_BY_TWO;
4631 else
4632 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4633 if (clock.p2 == 4)
4634 dpll |= PLL_P2_DIVIDE_BY_4;
4635 }
4636 }
4637
43565a06
KH
4638 if (is_sdvo && is_tv)
4639 dpll |= PLL_REF_INPUT_TVCLKINBC;
4640 else if (is_tv)
79e53945 4641 /* XXX: just matching BIOS for now */
43565a06 4642 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4643 dpll |= 3;
a7615030 4644 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 4645 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4646 else
4647 dpll |= PLL_REF_INPUT_DREFCLK;
4648
4649 /* setup pipeconf */
5eddb70b 4650 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4651
4652 /* Set up the display plane register */
4653 dspcntr = DISPPLANE_GAMMA_ENABLE;
4654
f2b115e6 4655 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4656 enable color space conversion */
bad720ff 4657 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4658 if (pipe == 0)
80824003 4659 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4660 else
4661 dspcntr |= DISPPLANE_SEL_PIPE_B;
4662 }
79e53945 4663
a6c45cf0 4664 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4665 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4666 * core speed.
4667 *
4668 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4669 * pipe == 0 check?
4670 */
e70236a8
JB
4671 if (mode->clock >
4672 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4673 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4674 else
5eddb70b 4675 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4676 }
4677
b24e7179 4678 if (!HAS_PCH_SPLIT(dev))
65993d64 4679 dpll |= DPLL_VCO_ENABLE;
8d86dc6a 4680
28c97730 4681 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4682 drm_mode_debug_printmodeline(mode);
4683
f2b115e6 4684 /* assign to Ironlake registers */
bad720ff 4685 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4686 fp_reg = PCH_FP0(pipe);
4687 dpll_reg = PCH_DPLL(pipe);
4688 } else {
4689 fp_reg = FP0(pipe);
4690 dpll_reg = DPLL(pipe);
2c07245f 4691 }
79e53945 4692
5c5313c8
JB
4693 /* PCH eDP needs FDI, but CPU eDP does not */
4694 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4695 I915_WRITE(fp_reg, fp);
4696 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4697
4698 POSTING_READ(dpll_reg);
79e53945
JB
4699 udelay(150);
4700 }
4701
8db9d77b
ZW
4702 /* enable transcoder DPLL */
4703 if (HAS_PCH_CPT(dev)) {
4704 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4705 if (pipe == 0)
4706 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4707 else
5eddb70b 4708 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4709 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4710
4711 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4712 udelay(150);
4713 }
4714
79e53945
JB
4715 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4716 * This is an exception to the general rule that mode_set doesn't turn
4717 * things on.
4718 */
4719 if (is_lvds) {
5eddb70b 4720 reg = LVDS;
bad720ff 4721 if (HAS_PCH_SPLIT(dev))
5eddb70b 4722 reg = PCH_LVDS;
541998a1 4723
5eddb70b
CW
4724 temp = I915_READ(reg);
4725 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4726 if (pipe == 1) {
4727 if (HAS_PCH_CPT(dev))
5eddb70b 4728 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4729 else
5eddb70b 4730 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4731 } else {
4732 if (HAS_PCH_CPT(dev))
5eddb70b 4733 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4734 else
5eddb70b 4735 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4736 }
a3e17eb8 4737 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4738 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4739 /* Set the B0-B3 data pairs corresponding to whether we're going to
4740 * set the DPLLs for dual-channel mode or not.
4741 */
4742 if (clock.p2 == 7)
5eddb70b 4743 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4744 else
5eddb70b 4745 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4746
4747 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4748 * appropriately here, but we need to look more thoroughly into how
4749 * panels behave in the two modes.
4750 */
434ed097 4751 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4752 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4753 if (dev_priv->lvds_dither)
5eddb70b 4754 temp |= LVDS_ENABLE_DITHER;
434ed097 4755 else
5eddb70b 4756 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4757 }
5eddb70b 4758 I915_WRITE(reg, temp);
79e53945 4759 }
434ed097
JB
4760
4761 /* set the dithering flag and clear for anything other than a panel. */
4762 if (HAS_PCH_SPLIT(dev)) {
4763 pipeconf &= ~PIPECONF_DITHER_EN;
4764 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4765 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4766 pipeconf |= PIPECONF_DITHER_EN;
4767 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4768 }
4769 }
4770
5c5313c8 4771 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 4772 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 4773 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
4774 /* For non-DP output, clear any trans DP clock recovery setting.*/
4775 if (pipe == 0) {
4776 I915_WRITE(TRANSA_DATA_M1, 0);
4777 I915_WRITE(TRANSA_DATA_N1, 0);
4778 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4779 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4780 } else {
4781 I915_WRITE(TRANSB_DATA_M1, 0);
4782 I915_WRITE(TRANSB_DATA_N1, 0);
4783 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4784 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4785 }
4786 }
79e53945 4787
5c5313c8 4788 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 4789 I915_WRITE(dpll_reg, dpll);
5eddb70b 4790
32f9d658 4791 /* Wait for the clocks to stabilize. */
5eddb70b 4792 POSTING_READ(dpll_reg);
32f9d658
ZW
4793 udelay(150);
4794
a6c45cf0 4795 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 4796 temp = 0;
bb66c512 4797 if (is_sdvo) {
5eddb70b
CW
4798 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4799 if (temp > 1)
4800 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 4801 else
5eddb70b
CW
4802 temp = 0;
4803 }
4804 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 4805 } else {
a589b9f4
CW
4806 /* The pixel multiplier can only be updated once the
4807 * DPLL is enabled and the clocks are stable.
4808 *
4809 * So write it again.
4810 */
32f9d658
ZW
4811 I915_WRITE(dpll_reg, dpll);
4812 }
79e53945 4813 }
79e53945 4814
5eddb70b 4815 intel_crtc->lowfreq_avail = false;
652c393a
JB
4816 if (is_lvds && has_reduced_clock && i915_powersave) {
4817 I915_WRITE(fp_reg + 4, fp2);
4818 intel_crtc->lowfreq_avail = true;
4819 if (HAS_PIPE_CXSR(dev)) {
28c97730 4820 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4821 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4822 }
4823 } else {
4824 I915_WRITE(fp_reg + 4, fp);
652c393a 4825 if (HAS_PIPE_CXSR(dev)) {
28c97730 4826 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4827 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4828 }
4829 }
4830
734b4157
KH
4831 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4832 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4833 /* the chip adds 2 halflines automatically */
4834 adjusted_mode->crtc_vdisplay -= 1;
4835 adjusted_mode->crtc_vtotal -= 1;
4836 adjusted_mode->crtc_vblank_start -= 1;
4837 adjusted_mode->crtc_vblank_end -= 1;
4838 adjusted_mode->crtc_vsync_end -= 1;
4839 adjusted_mode->crtc_vsync_start -= 1;
4840 } else
4841 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4842
5eddb70b
CW
4843 I915_WRITE(HTOTAL(pipe),
4844 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 4845 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
4846 I915_WRITE(HBLANK(pipe),
4847 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 4848 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
4849 I915_WRITE(HSYNC(pipe),
4850 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 4851 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
4852
4853 I915_WRITE(VTOTAL(pipe),
4854 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 4855 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
4856 I915_WRITE(VBLANK(pipe),
4857 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 4858 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
4859 I915_WRITE(VSYNC(pipe),
4860 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 4861 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
4862
4863 /* pipesrc and dspsize control the size that is scaled from,
4864 * which should always be the user's requested size.
79e53945 4865 */
bad720ff 4866 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4867 I915_WRITE(DSPSIZE(plane),
4868 ((mode->vdisplay - 1) << 16) |
4869 (mode->hdisplay - 1));
4870 I915_WRITE(DSPPOS(plane), 0);
2c07245f 4871 }
5eddb70b
CW
4872 I915_WRITE(PIPESRC(pipe),
4873 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 4874
bad720ff 4875 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4876 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4877 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4878 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4879 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 4880
5c5313c8 4881 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 4882 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 4883 }
2c07245f
ZW
4884 }
4885
5eddb70b
CW
4886 I915_WRITE(PIPECONF(pipe), pipeconf);
4887 POSTING_READ(PIPECONF(pipe));
b24e7179 4888 if (!HAS_PCH_SPLIT(dev))
040484af 4889 intel_enable_pipe(dev_priv, pipe, false);
79e53945 4890
9d0498a2 4891 intel_wait_for_vblank(dev, pipe);
79e53945 4892
f00a3ddf 4893 if (IS_GEN5(dev)) {
553bd149
ZW
4894 /* enable address swizzle for tiling buffer */
4895 temp = I915_READ(DISP_ARB_CTL);
4896 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4897 }
4898
5eddb70b 4899 I915_WRITE(DSPCNTR(plane), dspcntr);
b24e7179
JB
4900 POSTING_READ(DSPCNTR(plane));
4901 if (!HAS_PCH_SPLIT(dev))
4902 intel_enable_plane(dev_priv, plane, pipe);
79e53945 4903
5c3b82e2 4904 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
4905
4906 intel_update_watermarks(dev);
4907
79e53945 4908 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4909
1f803ee5 4910 return ret;
79e53945
JB
4911}
4912
4913/** Loads the palette/gamma unit for the CRTC with the prepared values */
4914void intel_crtc_load_lut(struct drm_crtc *crtc)
4915{
4916 struct drm_device *dev = crtc->dev;
4917 struct drm_i915_private *dev_priv = dev->dev_private;
4918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4919 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4920 int i;
4921
4922 /* The clocks have to be on to load the palette. */
4923 if (!crtc->enabled)
4924 return;
4925
f2b115e6 4926 /* use legacy palette for Ironlake */
bad720ff 4927 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
4928 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4929 LGC_PALETTE_B;
4930
79e53945
JB
4931 for (i = 0; i < 256; i++) {
4932 I915_WRITE(palreg + 4 * i,
4933 (intel_crtc->lut_r[i] << 16) |
4934 (intel_crtc->lut_g[i] << 8) |
4935 intel_crtc->lut_b[i]);
4936 }
4937}
4938
560b85bb
CW
4939static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4940{
4941 struct drm_device *dev = crtc->dev;
4942 struct drm_i915_private *dev_priv = dev->dev_private;
4943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4944 bool visible = base != 0;
4945 u32 cntl;
4946
4947 if (intel_crtc->cursor_visible == visible)
4948 return;
4949
4950 cntl = I915_READ(CURACNTR);
4951 if (visible) {
4952 /* On these chipsets we can only modify the base whilst
4953 * the cursor is disabled.
4954 */
4955 I915_WRITE(CURABASE, base);
4956
4957 cntl &= ~(CURSOR_FORMAT_MASK);
4958 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4959 cntl |= CURSOR_ENABLE |
4960 CURSOR_GAMMA_ENABLE |
4961 CURSOR_FORMAT_ARGB;
4962 } else
4963 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4964 I915_WRITE(CURACNTR, cntl);
4965
4966 intel_crtc->cursor_visible = visible;
4967}
4968
4969static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4970{
4971 struct drm_device *dev = crtc->dev;
4972 struct drm_i915_private *dev_priv = dev->dev_private;
4973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4974 int pipe = intel_crtc->pipe;
4975 bool visible = base != 0;
4976
4977 if (intel_crtc->cursor_visible != visible) {
4978 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4979 if (base) {
4980 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4981 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4982 cntl |= pipe << 28; /* Connect to correct pipe */
4983 } else {
4984 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4985 cntl |= CURSOR_MODE_DISABLE;
4986 }
4987 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4988
4989 intel_crtc->cursor_visible = visible;
4990 }
4991 /* and commit changes on next vblank */
4992 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4993}
4994
cda4b7d3 4995/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
4996static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4997 bool on)
cda4b7d3
CW
4998{
4999 struct drm_device *dev = crtc->dev;
5000 struct drm_i915_private *dev_priv = dev->dev_private;
5001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5002 int pipe = intel_crtc->pipe;
5003 int x = intel_crtc->cursor_x;
5004 int y = intel_crtc->cursor_y;
560b85bb 5005 u32 base, pos;
cda4b7d3
CW
5006 bool visible;
5007
5008 pos = 0;
5009
6b383a7f 5010 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
5011 base = intel_crtc->cursor_addr;
5012 if (x > (int) crtc->fb->width)
5013 base = 0;
5014
5015 if (y > (int) crtc->fb->height)
5016 base = 0;
5017 } else
5018 base = 0;
5019
5020 if (x < 0) {
5021 if (x + intel_crtc->cursor_width < 0)
5022 base = 0;
5023
5024 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5025 x = -x;
5026 }
5027 pos |= x << CURSOR_X_SHIFT;
5028
5029 if (y < 0) {
5030 if (y + intel_crtc->cursor_height < 0)
5031 base = 0;
5032
5033 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5034 y = -y;
5035 }
5036 pos |= y << CURSOR_Y_SHIFT;
5037
5038 visible = base != 0;
560b85bb 5039 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
5040 return;
5041
5042 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
5043 if (IS_845G(dev) || IS_I865G(dev))
5044 i845_update_cursor(crtc, base);
5045 else
5046 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
5047
5048 if (visible)
5049 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5050}
5051
79e53945 5052static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 5053 struct drm_file *file,
79e53945
JB
5054 uint32_t handle,
5055 uint32_t width, uint32_t height)
5056{
5057 struct drm_device *dev = crtc->dev;
5058 struct drm_i915_private *dev_priv = dev->dev_private;
5059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 5060 struct drm_i915_gem_object *obj;
cda4b7d3 5061 uint32_t addr;
3f8bc370 5062 int ret;
79e53945 5063
28c97730 5064 DRM_DEBUG_KMS("\n");
79e53945
JB
5065
5066 /* if we want to turn off the cursor ignore width and height */
5067 if (!handle) {
28c97730 5068 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 5069 addr = 0;
05394f39 5070 obj = NULL;
5004417d 5071 mutex_lock(&dev->struct_mutex);
3f8bc370 5072 goto finish;
79e53945
JB
5073 }
5074
5075 /* Currently we only support 64x64 cursors */
5076 if (width != 64 || height != 64) {
5077 DRM_ERROR("we currently only support 64x64 cursors\n");
5078 return -EINVAL;
5079 }
5080
05394f39
CW
5081 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5082 if (!obj)
79e53945
JB
5083 return -ENOENT;
5084
05394f39 5085 if (obj->base.size < width * height * 4) {
79e53945 5086 DRM_ERROR("buffer is to small\n");
34b8686e
DA
5087 ret = -ENOMEM;
5088 goto fail;
79e53945
JB
5089 }
5090
71acb5eb 5091 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 5092 mutex_lock(&dev->struct_mutex);
b295d1b6 5093 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
5094 if (obj->tiling_mode) {
5095 DRM_ERROR("cursor cannot be tiled\n");
5096 ret = -EINVAL;
5097 goto fail_locked;
5098 }
5099
05394f39 5100 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
5101 if (ret) {
5102 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 5103 goto fail_locked;
71acb5eb 5104 }
e7b526bb 5105
05394f39 5106 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
5107 if (ret) {
5108 DRM_ERROR("failed to move cursor bo into the GTT\n");
5109 goto fail_unpin;
5110 }
5111
d9e86c0e
CW
5112 ret = i915_gem_object_put_fence(obj);
5113 if (ret) {
5114 DRM_ERROR("failed to move cursor bo into the GTT\n");
5115 goto fail_unpin;
5116 }
5117
05394f39 5118 addr = obj->gtt_offset;
71acb5eb 5119 } else {
6eeefaf3 5120 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 5121 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
5122 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5123 align);
71acb5eb
DA
5124 if (ret) {
5125 DRM_ERROR("failed to attach phys object\n");
7f9872e0 5126 goto fail_locked;
71acb5eb 5127 }
05394f39 5128 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
5129 }
5130
a6c45cf0 5131 if (IS_GEN2(dev))
14b60391
JB
5132 I915_WRITE(CURSIZE, (height << 12) | width);
5133
3f8bc370 5134 finish:
3f8bc370 5135 if (intel_crtc->cursor_bo) {
b295d1b6 5136 if (dev_priv->info->cursor_needs_physical) {
05394f39 5137 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
5138 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5139 } else
5140 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 5141 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 5142 }
80824003 5143
7f9872e0 5144 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
5145
5146 intel_crtc->cursor_addr = addr;
05394f39 5147 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
5148 intel_crtc->cursor_width = width;
5149 intel_crtc->cursor_height = height;
5150
6b383a7f 5151 intel_crtc_update_cursor(crtc, true);
3f8bc370 5152
79e53945 5153 return 0;
e7b526bb 5154fail_unpin:
05394f39 5155 i915_gem_object_unpin(obj);
7f9872e0 5156fail_locked:
34b8686e 5157 mutex_unlock(&dev->struct_mutex);
bc9025bd 5158fail:
05394f39 5159 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 5160 return ret;
79e53945
JB
5161}
5162
5163static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5164{
79e53945 5165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5166
cda4b7d3
CW
5167 intel_crtc->cursor_x = x;
5168 intel_crtc->cursor_y = y;
652c393a 5169
6b383a7f 5170 intel_crtc_update_cursor(crtc, true);
79e53945
JB
5171
5172 return 0;
5173}
5174
5175/** Sets the color ramps on behalf of RandR */
5176void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5177 u16 blue, int regno)
5178{
5179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5180
5181 intel_crtc->lut_r[regno] = red >> 8;
5182 intel_crtc->lut_g[regno] = green >> 8;
5183 intel_crtc->lut_b[regno] = blue >> 8;
5184}
5185
b8c00ac5
DA
5186void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5187 u16 *blue, int regno)
5188{
5189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5190
5191 *red = intel_crtc->lut_r[regno] << 8;
5192 *green = intel_crtc->lut_g[regno] << 8;
5193 *blue = intel_crtc->lut_b[regno] << 8;
5194}
5195
79e53945 5196static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 5197 u16 *blue, uint32_t start, uint32_t size)
79e53945 5198{
7203425a 5199 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 5200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5201
7203425a 5202 for (i = start; i < end; i++) {
79e53945
JB
5203 intel_crtc->lut_r[i] = red[i] >> 8;
5204 intel_crtc->lut_g[i] = green[i] >> 8;
5205 intel_crtc->lut_b[i] = blue[i] >> 8;
5206 }
5207
5208 intel_crtc_load_lut(crtc);
5209}
5210
5211/**
5212 * Get a pipe with a simple mode set on it for doing load-based monitor
5213 * detection.
5214 *
5215 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 5216 * its requirements. The pipe will be connected to no other encoders.
79e53945 5217 *
c751ce4f 5218 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
5219 * configured for it. In the future, it could choose to temporarily disable
5220 * some outputs to free up a pipe for its use.
5221 *
5222 * \return crtc, or NULL if no pipes are available.
5223 */
5224
5225/* VESA 640x480x72Hz mode to set on the pipe */
5226static struct drm_display_mode load_detect_mode = {
5227 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5228 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5229};
5230
21d40d37 5231struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 5232 struct drm_connector *connector,
79e53945
JB
5233 struct drm_display_mode *mode,
5234 int *dpms_mode)
5235{
5236 struct intel_crtc *intel_crtc;
5237 struct drm_crtc *possible_crtc;
5238 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 5239 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5240 struct drm_crtc *crtc = NULL;
5241 struct drm_device *dev = encoder->dev;
5242 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5243 struct drm_crtc_helper_funcs *crtc_funcs;
5244 int i = -1;
5245
5246 /*
5247 * Algorithm gets a little messy:
5248 * - if the connector already has an assigned crtc, use it (but make
5249 * sure it's on first)
5250 * - try to find the first unused crtc that can drive this connector,
5251 * and use that if we find one
5252 * - if there are no unused crtcs available, try to use the first
5253 * one we found that supports the connector
5254 */
5255
5256 /* See if we already have a CRTC for this connector */
5257 if (encoder->crtc) {
5258 crtc = encoder->crtc;
5259 /* Make sure the crtc and connector are running */
5260 intel_crtc = to_intel_crtc(crtc);
5261 *dpms_mode = intel_crtc->dpms_mode;
5262 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5263 crtc_funcs = crtc->helper_private;
5264 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5265 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5266 }
5267 return crtc;
5268 }
5269
5270 /* Find an unused one (if possible) */
5271 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5272 i++;
5273 if (!(encoder->possible_crtcs & (1 << i)))
5274 continue;
5275 if (!possible_crtc->enabled) {
5276 crtc = possible_crtc;
5277 break;
5278 }
5279 if (!supported_crtc)
5280 supported_crtc = possible_crtc;
5281 }
5282
5283 /*
5284 * If we didn't find an unused CRTC, don't use any.
5285 */
5286 if (!crtc) {
5287 return NULL;
5288 }
5289
5290 encoder->crtc = crtc;
c1c43977 5291 connector->encoder = encoder;
21d40d37 5292 intel_encoder->load_detect_temp = true;
79e53945
JB
5293
5294 intel_crtc = to_intel_crtc(crtc);
5295 *dpms_mode = intel_crtc->dpms_mode;
5296
5297 if (!crtc->enabled) {
5298 if (!mode)
5299 mode = &load_detect_mode;
3c4fdcfb 5300 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
5301 } else {
5302 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5303 crtc_funcs = crtc->helper_private;
5304 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5305 }
5306
5307 /* Add this connector to the crtc */
5308 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5309 encoder_funcs->commit(encoder);
5310 }
5311 /* let the connector get through one full cycle before testing */
9d0498a2 5312 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
5313
5314 return crtc;
5315}
5316
c1c43977
ZW
5317void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5318 struct drm_connector *connector, int dpms_mode)
79e53945 5319{
4ef69c7a 5320 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5321 struct drm_device *dev = encoder->dev;
5322 struct drm_crtc *crtc = encoder->crtc;
5323 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5324 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5325
21d40d37 5326 if (intel_encoder->load_detect_temp) {
79e53945 5327 encoder->crtc = NULL;
c1c43977 5328 connector->encoder = NULL;
21d40d37 5329 intel_encoder->load_detect_temp = false;
79e53945
JB
5330 crtc->enabled = drm_helper_crtc_in_use(crtc);
5331 drm_helper_disable_unused_functions(dev);
5332 }
5333
c751ce4f 5334 /* Switch crtc and encoder back off if necessary */
79e53945
JB
5335 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5336 if (encoder->crtc == crtc)
5337 encoder_funcs->dpms(encoder, dpms_mode);
5338 crtc_funcs->dpms(crtc, dpms_mode);
5339 }
5340}
5341
5342/* Returns the clock of the currently programmed mode of the given pipe. */
5343static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5344{
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5347 int pipe = intel_crtc->pipe;
5348 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5349 u32 fp;
5350 intel_clock_t clock;
5351
5352 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5353 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5354 else
5355 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5356
5357 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
5358 if (IS_PINEVIEW(dev)) {
5359 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5360 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
5361 } else {
5362 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5363 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5364 }
5365
a6c45cf0 5366 if (!IS_GEN2(dev)) {
f2b115e6
AJ
5367 if (IS_PINEVIEW(dev))
5368 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5369 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
5370 else
5371 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
5372 DPLL_FPA01_P1_POST_DIV_SHIFT);
5373
5374 switch (dpll & DPLL_MODE_MASK) {
5375 case DPLLB_MODE_DAC_SERIAL:
5376 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5377 5 : 10;
5378 break;
5379 case DPLLB_MODE_LVDS:
5380 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5381 7 : 14;
5382 break;
5383 default:
28c97730 5384 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
5385 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5386 return 0;
5387 }
5388
5389 /* XXX: Handle the 100Mhz refclk */
2177832f 5390 intel_clock(dev, 96000, &clock);
79e53945
JB
5391 } else {
5392 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5393
5394 if (is_lvds) {
5395 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5396 DPLL_FPA01_P1_POST_DIV_SHIFT);
5397 clock.p2 = 14;
5398
5399 if ((dpll & PLL_REF_INPUT_MASK) ==
5400 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5401 /* XXX: might not be 66MHz */
2177832f 5402 intel_clock(dev, 66000, &clock);
79e53945 5403 } else
2177832f 5404 intel_clock(dev, 48000, &clock);
79e53945
JB
5405 } else {
5406 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5407 clock.p1 = 2;
5408 else {
5409 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5410 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5411 }
5412 if (dpll & PLL_P2_DIVIDE_BY_4)
5413 clock.p2 = 4;
5414 else
5415 clock.p2 = 2;
5416
2177832f 5417 intel_clock(dev, 48000, &clock);
79e53945
JB
5418 }
5419 }
5420
5421 /* XXX: It would be nice to validate the clocks, but we can't reuse
5422 * i830PllIsValid() because it relies on the xf86_config connector
5423 * configuration being accurate, which it isn't necessarily.
5424 */
5425
5426 return clock.dot;
5427}
5428
5429/** Returns the currently programmed mode of the given pipe. */
5430struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5431 struct drm_crtc *crtc)
5432{
5433 struct drm_i915_private *dev_priv = dev->dev_private;
5434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5435 int pipe = intel_crtc->pipe;
5436 struct drm_display_mode *mode;
5437 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5438 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5439 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5440 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5441
5442 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5443 if (!mode)
5444 return NULL;
5445
5446 mode->clock = intel_crtc_clock_get(dev, crtc);
5447 mode->hdisplay = (htot & 0xffff) + 1;
5448 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5449 mode->hsync_start = (hsync & 0xffff) + 1;
5450 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5451 mode->vdisplay = (vtot & 0xffff) + 1;
5452 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5453 mode->vsync_start = (vsync & 0xffff) + 1;
5454 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5455
5456 drm_mode_set_name(mode);
5457 drm_mode_set_crtcinfo(mode, 0);
5458
5459 return mode;
5460}
5461
652c393a
JB
5462#define GPU_IDLE_TIMEOUT 500 /* ms */
5463
5464/* When this timer fires, we've been idle for awhile */
5465static void intel_gpu_idle_timer(unsigned long arg)
5466{
5467 struct drm_device *dev = (struct drm_device *)arg;
5468 drm_i915_private_t *dev_priv = dev->dev_private;
5469
ff7ea4c0
CW
5470 if (!list_empty(&dev_priv->mm.active_list)) {
5471 /* Still processing requests, so just re-arm the timer. */
5472 mod_timer(&dev_priv->idle_timer, jiffies +
5473 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5474 return;
5475 }
652c393a 5476
ff7ea4c0 5477 dev_priv->busy = false;
01dfba93 5478 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5479}
5480
652c393a
JB
5481#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5482
5483static void intel_crtc_idle_timer(unsigned long arg)
5484{
5485 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5486 struct drm_crtc *crtc = &intel_crtc->base;
5487 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5488 struct intel_framebuffer *intel_fb;
652c393a 5489
ff7ea4c0
CW
5490 intel_fb = to_intel_framebuffer(crtc->fb);
5491 if (intel_fb && intel_fb->obj->active) {
5492 /* The framebuffer is still being accessed by the GPU. */
5493 mod_timer(&intel_crtc->idle_timer, jiffies +
5494 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5495 return;
5496 }
652c393a 5497
ff7ea4c0 5498 intel_crtc->busy = false;
01dfba93 5499 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5500}
5501
3dec0095 5502static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5503{
5504 struct drm_device *dev = crtc->dev;
5505 drm_i915_private_t *dev_priv = dev->dev_private;
5506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5507 int pipe = intel_crtc->pipe;
dbdc6479
JB
5508 int dpll_reg = DPLL(pipe);
5509 int dpll;
652c393a 5510
bad720ff 5511 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5512 return;
5513
5514 if (!dev_priv->lvds_downclock_avail)
5515 return;
5516
dbdc6479 5517 dpll = I915_READ(dpll_reg);
652c393a 5518 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5519 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5520
5521 /* Unlock panel regs */
dbdc6479
JB
5522 I915_WRITE(PP_CONTROL,
5523 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
652c393a
JB
5524
5525 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5526 I915_WRITE(dpll_reg, dpll);
dbdc6479 5527 POSTING_READ(dpll_reg);
9d0498a2 5528 intel_wait_for_vblank(dev, pipe);
dbdc6479 5529
652c393a
JB
5530 dpll = I915_READ(dpll_reg);
5531 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5532 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5533
5534 /* ...and lock them again */
5535 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5536 }
5537
5538 /* Schedule downclock */
3dec0095
DV
5539 mod_timer(&intel_crtc->idle_timer, jiffies +
5540 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5541}
5542
5543static void intel_decrease_pllclock(struct drm_crtc *crtc)
5544{
5545 struct drm_device *dev = crtc->dev;
5546 drm_i915_private_t *dev_priv = dev->dev_private;
5547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5548 int pipe = intel_crtc->pipe;
5549 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5550 int dpll = I915_READ(dpll_reg);
5551
bad720ff 5552 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5553 return;
5554
5555 if (!dev_priv->lvds_downclock_avail)
5556 return;
5557
5558 /*
5559 * Since this is called by a timer, we should never get here in
5560 * the manual case.
5561 */
5562 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5563 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5564
5565 /* Unlock panel regs */
4a655f04
JB
5566 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5567 PANEL_UNLOCK_REGS);
652c393a
JB
5568
5569 dpll |= DISPLAY_RATE_SELECT_FPA1;
5570 I915_WRITE(dpll_reg, dpll);
5571 dpll = I915_READ(dpll_reg);
9d0498a2 5572 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5573 dpll = I915_READ(dpll_reg);
5574 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5575 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5576
5577 /* ...and lock them again */
5578 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5579 }
5580
5581}
5582
5583/**
5584 * intel_idle_update - adjust clocks for idleness
5585 * @work: work struct
5586 *
5587 * Either the GPU or display (or both) went idle. Check the busy status
5588 * here and adjust the CRTC and GPU clocks as necessary.
5589 */
5590static void intel_idle_update(struct work_struct *work)
5591{
5592 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5593 idle_work);
5594 struct drm_device *dev = dev_priv->dev;
5595 struct drm_crtc *crtc;
5596 struct intel_crtc *intel_crtc;
5597
5598 if (!i915_powersave)
5599 return;
5600
5601 mutex_lock(&dev->struct_mutex);
5602
7648fa99
JB
5603 i915_update_gfx_val(dev_priv);
5604
652c393a
JB
5605 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5606 /* Skip inactive CRTCs */
5607 if (!crtc->fb)
5608 continue;
5609
5610 intel_crtc = to_intel_crtc(crtc);
5611 if (!intel_crtc->busy)
5612 intel_decrease_pllclock(crtc);
5613 }
5614
45ac22c8 5615
652c393a
JB
5616 mutex_unlock(&dev->struct_mutex);
5617}
5618
5619/**
5620 * intel_mark_busy - mark the GPU and possibly the display busy
5621 * @dev: drm device
5622 * @obj: object we're operating on
5623 *
5624 * Callers can use this function to indicate that the GPU is busy processing
5625 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5626 * buffer), we'll also mark the display as busy, so we know to increase its
5627 * clock frequency.
5628 */
05394f39 5629void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5630{
5631 drm_i915_private_t *dev_priv = dev->dev_private;
5632 struct drm_crtc *crtc = NULL;
5633 struct intel_framebuffer *intel_fb;
5634 struct intel_crtc *intel_crtc;
5635
5e17ee74
ZW
5636 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5637 return;
5638
18b2190c 5639 if (!dev_priv->busy)
28cf798f 5640 dev_priv->busy = true;
18b2190c 5641 else
28cf798f
CW
5642 mod_timer(&dev_priv->idle_timer, jiffies +
5643 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5644
5645 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5646 if (!crtc->fb)
5647 continue;
5648
5649 intel_crtc = to_intel_crtc(crtc);
5650 intel_fb = to_intel_framebuffer(crtc->fb);
5651 if (intel_fb->obj == obj) {
5652 if (!intel_crtc->busy) {
5653 /* Non-busy -> busy, upclock */
3dec0095 5654 intel_increase_pllclock(crtc);
652c393a
JB
5655 intel_crtc->busy = true;
5656 } else {
5657 /* Busy -> busy, put off timer */
5658 mod_timer(&intel_crtc->idle_timer, jiffies +
5659 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5660 }
5661 }
5662 }
5663}
5664
79e53945
JB
5665static void intel_crtc_destroy(struct drm_crtc *crtc)
5666{
5667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5668 struct drm_device *dev = crtc->dev;
5669 struct intel_unpin_work *work;
5670 unsigned long flags;
5671
5672 spin_lock_irqsave(&dev->event_lock, flags);
5673 work = intel_crtc->unpin_work;
5674 intel_crtc->unpin_work = NULL;
5675 spin_unlock_irqrestore(&dev->event_lock, flags);
5676
5677 if (work) {
5678 cancel_work_sync(&work->work);
5679 kfree(work);
5680 }
79e53945
JB
5681
5682 drm_crtc_cleanup(crtc);
67e77c5a 5683
79e53945
JB
5684 kfree(intel_crtc);
5685}
5686
6b95a207
KH
5687static void intel_unpin_work_fn(struct work_struct *__work)
5688{
5689 struct intel_unpin_work *work =
5690 container_of(__work, struct intel_unpin_work, work);
5691
5692 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5693 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5694 drm_gem_object_unreference(&work->pending_flip_obj->base);
5695 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5696
6b95a207
KH
5697 mutex_unlock(&work->dev->struct_mutex);
5698 kfree(work);
5699}
5700
1afe3e9d 5701static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5702 struct drm_crtc *crtc)
6b95a207
KH
5703{
5704 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5706 struct intel_unpin_work *work;
05394f39 5707 struct drm_i915_gem_object *obj;
6b95a207 5708 struct drm_pending_vblank_event *e;
49b14a5c 5709 struct timeval tnow, tvbl;
6b95a207
KH
5710 unsigned long flags;
5711
5712 /* Ignore early vblank irqs */
5713 if (intel_crtc == NULL)
5714 return;
5715
49b14a5c
MK
5716 do_gettimeofday(&tnow);
5717
6b95a207
KH
5718 spin_lock_irqsave(&dev->event_lock, flags);
5719 work = intel_crtc->unpin_work;
5720 if (work == NULL || !work->pending) {
5721 spin_unlock_irqrestore(&dev->event_lock, flags);
5722 return;
5723 }
5724
5725 intel_crtc->unpin_work = NULL;
6b95a207
KH
5726
5727 if (work->event) {
5728 e = work->event;
49b14a5c 5729 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5730
5731 /* Called before vblank count and timestamps have
5732 * been updated for the vblank interval of flip
5733 * completion? Need to increment vblank count and
5734 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5735 * to account for this. We assume this happened if we
5736 * get called over 0.9 frame durations after the last
5737 * timestamped vblank.
5738 *
5739 * This calculation can not be used with vrefresh rates
5740 * below 5Hz (10Hz to be on the safe side) without
5741 * promoting to 64 integers.
0af7e4df 5742 */
49b14a5c
MK
5743 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5744 9 * crtc->framedur_ns) {
0af7e4df 5745 e->event.sequence++;
49b14a5c
MK
5746 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5747 crtc->framedur_ns);
0af7e4df
MK
5748 }
5749
49b14a5c
MK
5750 e->event.tv_sec = tvbl.tv_sec;
5751 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5752
6b95a207
KH
5753 list_add_tail(&e->base.link,
5754 &e->base.file_priv->event_list);
5755 wake_up_interruptible(&e->base.file_priv->event_wait);
5756 }
5757
0af7e4df
MK
5758 drm_vblank_put(dev, intel_crtc->pipe);
5759
6b95a207
KH
5760 spin_unlock_irqrestore(&dev->event_lock, flags);
5761
05394f39 5762 obj = work->old_fb_obj;
d9e86c0e 5763
e59f2bac 5764 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
5765 &obj->pending_flip.counter);
5766 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 5767 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 5768
6b95a207 5769 schedule_work(&work->work);
e5510fac
JB
5770
5771 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5772}
5773
1afe3e9d
JB
5774void intel_finish_page_flip(struct drm_device *dev, int pipe)
5775{
5776 drm_i915_private_t *dev_priv = dev->dev_private;
5777 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5778
49b14a5c 5779 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5780}
5781
5782void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5783{
5784 drm_i915_private_t *dev_priv = dev->dev_private;
5785 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5786
49b14a5c 5787 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5788}
5789
6b95a207
KH
5790void intel_prepare_page_flip(struct drm_device *dev, int plane)
5791{
5792 drm_i915_private_t *dev_priv = dev->dev_private;
5793 struct intel_crtc *intel_crtc =
5794 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5795 unsigned long flags;
5796
5797 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5798 if (intel_crtc->unpin_work) {
4e5359cd
SF
5799 if ((++intel_crtc->unpin_work->pending) > 1)
5800 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5801 } else {
5802 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5803 }
6b95a207
KH
5804 spin_unlock_irqrestore(&dev->event_lock, flags);
5805}
5806
5807static int intel_crtc_page_flip(struct drm_crtc *crtc,
5808 struct drm_framebuffer *fb,
5809 struct drm_pending_vblank_event *event)
5810{
5811 struct drm_device *dev = crtc->dev;
5812 struct drm_i915_private *dev_priv = dev->dev_private;
5813 struct intel_framebuffer *intel_fb;
05394f39 5814 struct drm_i915_gem_object *obj;
6b95a207
KH
5815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5816 struct intel_unpin_work *work;
be9a3dbf 5817 unsigned long flags, offset;
52e68630 5818 int pipe = intel_crtc->pipe;
20f0cd55 5819 u32 pf, pipesrc;
52e68630 5820 int ret;
6b95a207
KH
5821
5822 work = kzalloc(sizeof *work, GFP_KERNEL);
5823 if (work == NULL)
5824 return -ENOMEM;
5825
6b95a207
KH
5826 work->event = event;
5827 work->dev = crtc->dev;
5828 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5829 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5830 INIT_WORK(&work->work, intel_unpin_work_fn);
5831
5832 /* We borrow the event spin lock for protecting unpin_work */
5833 spin_lock_irqsave(&dev->event_lock, flags);
5834 if (intel_crtc->unpin_work) {
5835 spin_unlock_irqrestore(&dev->event_lock, flags);
5836 kfree(work);
468f0b44
CW
5837
5838 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5839 return -EBUSY;
5840 }
5841 intel_crtc->unpin_work = work;
5842 spin_unlock_irqrestore(&dev->event_lock, flags);
5843
5844 intel_fb = to_intel_framebuffer(fb);
5845 obj = intel_fb->obj;
5846
468f0b44 5847 mutex_lock(&dev->struct_mutex);
1ec14ad3 5848 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
5849 if (ret)
5850 goto cleanup_work;
6b95a207 5851
75dfca80 5852 /* Reference the objects for the scheduled work. */
05394f39
CW
5853 drm_gem_object_reference(&work->old_fb_obj->base);
5854 drm_gem_object_reference(&obj->base);
6b95a207
KH
5855
5856 crtc->fb = fb;
96b099fd
CW
5857
5858 ret = drm_vblank_get(dev, intel_crtc->pipe);
5859 if (ret)
5860 goto cleanup_objs;
5861
c7f9f9a8
CW
5862 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5863 u32 flip_mask;
48b956c5 5864
c7f9f9a8
CW
5865 /* Can't queue multiple flips, so wait for the previous
5866 * one to finish before executing the next.
5867 */
e1f99ce6
CW
5868 ret = BEGIN_LP_RING(2);
5869 if (ret)
5870 goto cleanup_objs;
5871
c7f9f9a8
CW
5872 if (intel_crtc->plane)
5873 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5874 else
5875 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5876 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5877 OUT_RING(MI_NOOP);
6146b3d6
DV
5878 ADVANCE_LP_RING();
5879 }
83f7fd05 5880
e1f99ce6 5881 work->pending_flip_obj = obj;
e1f99ce6 5882
4e5359cd
SF
5883 work->enable_stall_check = true;
5884
be9a3dbf 5885 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 5886 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 5887
e1f99ce6
CW
5888 ret = BEGIN_LP_RING(4);
5889 if (ret)
5890 goto cleanup_objs;
5891
5892 /* Block clients from rendering to the new back buffer until
5893 * the flip occurs and the object is no longer visible.
5894 */
05394f39 5895 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
5896
5897 switch (INTEL_INFO(dev)->gen) {
52e68630 5898 case 2:
1afe3e9d
JB
5899 OUT_RING(MI_DISPLAY_FLIP |
5900 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5901 OUT_RING(fb->pitch);
05394f39 5902 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
5903 OUT_RING(MI_NOOP);
5904 break;
5905
5906 case 3:
1afe3e9d
JB
5907 OUT_RING(MI_DISPLAY_FLIP_I915 |
5908 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5909 OUT_RING(fb->pitch);
05394f39 5910 OUT_RING(obj->gtt_offset + offset);
22fd0fab 5911 OUT_RING(MI_NOOP);
52e68630
CW
5912 break;
5913
5914 case 4:
5915 case 5:
5916 /* i965+ uses the linear or tiled offsets from the
5917 * Display Registers (which do not change across a page-flip)
5918 * so we need only reprogram the base address.
5919 */
69d0b96c
DV
5920 OUT_RING(MI_DISPLAY_FLIP |
5921 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5922 OUT_RING(fb->pitch);
05394f39 5923 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
5924
5925 /* XXX Enabling the panel-fitter across page-flip is so far
5926 * untested on non-native modes, so ignore it for now.
5927 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5928 */
5929 pf = 0;
5930 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5931 OUT_RING(pf | pipesrc);
5932 break;
5933
5934 case 6:
5935 OUT_RING(MI_DISPLAY_FLIP |
5936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
5937 OUT_RING(fb->pitch | obj->tiling_mode);
5938 OUT_RING(obj->gtt_offset);
52e68630
CW
5939
5940 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5941 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5942 OUT_RING(pf | pipesrc);
5943 break;
22fd0fab 5944 }
6b95a207
KH
5945 ADVANCE_LP_RING();
5946
5947 mutex_unlock(&dev->struct_mutex);
5948
e5510fac
JB
5949 trace_i915_flip_request(intel_crtc->plane, obj);
5950
6b95a207 5951 return 0;
96b099fd
CW
5952
5953cleanup_objs:
05394f39
CW
5954 drm_gem_object_unreference(&work->old_fb_obj->base);
5955 drm_gem_object_unreference(&obj->base);
96b099fd
CW
5956cleanup_work:
5957 mutex_unlock(&dev->struct_mutex);
5958
5959 spin_lock_irqsave(&dev->event_lock, flags);
5960 intel_crtc->unpin_work = NULL;
5961 spin_unlock_irqrestore(&dev->event_lock, flags);
5962
5963 kfree(work);
5964
5965 return ret;
6b95a207
KH
5966}
5967
7e7d76c3 5968static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
5969 .dpms = intel_crtc_dpms,
5970 .mode_fixup = intel_crtc_mode_fixup,
5971 .mode_set = intel_crtc_mode_set,
5972 .mode_set_base = intel_pipe_set_base,
81255565 5973 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 5974 .load_lut = intel_crtc_load_lut,
cdd59983 5975 .disable = intel_crtc_disable,
79e53945
JB
5976};
5977
5978static const struct drm_crtc_funcs intel_crtc_funcs = {
5979 .cursor_set = intel_crtc_cursor_set,
5980 .cursor_move = intel_crtc_cursor_move,
5981 .gamma_set = intel_crtc_gamma_set,
5982 .set_config = drm_crtc_helper_set_config,
5983 .destroy = intel_crtc_destroy,
6b95a207 5984 .page_flip = intel_crtc_page_flip,
79e53945
JB
5985};
5986
47f1c6c9
CW
5987static void intel_sanitize_modesetting(struct drm_device *dev,
5988 int pipe, int plane)
5989{
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991 u32 reg, val;
5992
5993 if (HAS_PCH_SPLIT(dev))
5994 return;
5995
5996 /* Who knows what state these registers were left in by the BIOS or
5997 * grub?
5998 *
5999 * If we leave the registers in a conflicting state (e.g. with the
6000 * display plane reading from the other pipe than the one we intend
6001 * to use) then when we attempt to teardown the active mode, we will
6002 * not disable the pipes and planes in the correct order -- leaving
6003 * a plane reading from a disabled pipe and possibly leading to
6004 * undefined behaviour.
6005 */
6006
6007 reg = DSPCNTR(plane);
6008 val = I915_READ(reg);
6009
6010 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6011 return;
6012 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6013 return;
6014
6015 /* This display plane is active and attached to the other CPU pipe. */
6016 pipe = !pipe;
6017
6018 /* Disable the plane and wait for it to stop reading from the pipe. */
b24e7179
JB
6019 intel_disable_plane(dev_priv, plane, pipe);
6020 intel_disable_pipe(dev_priv, pipe);
47f1c6c9 6021}
79e53945 6022
b358d0a6 6023static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 6024{
22fd0fab 6025 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
6026 struct intel_crtc *intel_crtc;
6027 int i;
6028
6029 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6030 if (intel_crtc == NULL)
6031 return;
6032
6033 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6034
6035 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
6036 for (i = 0; i < 256; i++) {
6037 intel_crtc->lut_r[i] = i;
6038 intel_crtc->lut_g[i] = i;
6039 intel_crtc->lut_b[i] = i;
6040 }
6041
80824003
JB
6042 /* Swap pipes & planes for FBC on pre-965 */
6043 intel_crtc->pipe = pipe;
6044 intel_crtc->plane = pipe;
e2e767ab 6045 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 6046 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 6047 intel_crtc->plane = !pipe;
80824003
JB
6048 }
6049
22fd0fab
JB
6050 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6051 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6052 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6053 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6054
79e53945 6055 intel_crtc->cursor_addr = 0;
032d2a0d 6056 intel_crtc->dpms_mode = -1;
e65d9305 6057 intel_crtc->active = true; /* force the pipe off on setup_init_config */
7e7d76c3
JB
6058
6059 if (HAS_PCH_SPLIT(dev)) {
6060 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6061 intel_helper_funcs.commit = ironlake_crtc_commit;
6062 } else {
6063 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6064 intel_helper_funcs.commit = i9xx_crtc_commit;
6065 }
6066
79e53945
JB
6067 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6068
652c393a
JB
6069 intel_crtc->busy = false;
6070
6071 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6072 (unsigned long)intel_crtc);
47f1c6c9
CW
6073
6074 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
6075}
6076
08d7b3d1 6077int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 6078 struct drm_file *file)
08d7b3d1
CW
6079{
6080 drm_i915_private_t *dev_priv = dev->dev_private;
6081 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
6082 struct drm_mode_object *drmmode_obj;
6083 struct intel_crtc *crtc;
08d7b3d1
CW
6084
6085 if (!dev_priv) {
6086 DRM_ERROR("called with no initialization\n");
6087 return -EINVAL;
6088 }
6089
c05422d5
DV
6090 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6091 DRM_MODE_OBJECT_CRTC);
08d7b3d1 6092
c05422d5 6093 if (!drmmode_obj) {
08d7b3d1
CW
6094 DRM_ERROR("no such CRTC id\n");
6095 return -EINVAL;
6096 }
6097
c05422d5
DV
6098 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6099 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 6100
c05422d5 6101 return 0;
08d7b3d1
CW
6102}
6103
c5e4df33 6104static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 6105{
4ef69c7a 6106 struct intel_encoder *encoder;
79e53945 6107 int index_mask = 0;
79e53945
JB
6108 int entry = 0;
6109
4ef69c7a
CW
6110 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6111 if (type_mask & encoder->clone_mask)
79e53945
JB
6112 index_mask |= (1 << entry);
6113 entry++;
6114 }
4ef69c7a 6115
79e53945
JB
6116 return index_mask;
6117}
6118
4d302442
CW
6119static bool has_edp_a(struct drm_device *dev)
6120{
6121 struct drm_i915_private *dev_priv = dev->dev_private;
6122
6123 if (!IS_MOBILE(dev))
6124 return false;
6125
6126 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6127 return false;
6128
6129 if (IS_GEN5(dev) &&
6130 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6131 return false;
6132
6133 return true;
6134}
6135
79e53945
JB
6136static void intel_setup_outputs(struct drm_device *dev)
6137{
725e30ad 6138 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 6139 struct intel_encoder *encoder;
cb0953d7 6140 bool dpd_is_edp = false;
c5d1b51d 6141 bool has_lvds = false;
79e53945 6142
541998a1 6143 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
6144 has_lvds = intel_lvds_init(dev);
6145 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6146 /* disable the panel fitter on everything but LVDS */
6147 I915_WRITE(PFIT_CONTROL, 0);
6148 }
79e53945 6149
bad720ff 6150 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 6151 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 6152
4d302442 6153 if (has_edp_a(dev))
32f9d658
ZW
6154 intel_dp_init(dev, DP_A);
6155
cb0953d7
AJ
6156 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6157 intel_dp_init(dev, PCH_DP_D);
6158 }
6159
6160 intel_crt_init(dev);
6161
6162 if (HAS_PCH_SPLIT(dev)) {
6163 int found;
6164
30ad48b7 6165 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
6166 /* PCH SDVOB multiplex with HDMIB */
6167 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
6168 if (!found)
6169 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
6170 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6171 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
6172 }
6173
6174 if (I915_READ(HDMIC) & PORT_DETECTED)
6175 intel_hdmi_init(dev, HDMIC);
6176
6177 if (I915_READ(HDMID) & PORT_DETECTED)
6178 intel_hdmi_init(dev, HDMID);
6179
5eb08b69
ZW
6180 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6181 intel_dp_init(dev, PCH_DP_C);
6182
cb0953d7 6183 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
6184 intel_dp_init(dev, PCH_DP_D);
6185
103a196f 6186 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 6187 bool found = false;
7d57382e 6188
725e30ad 6189 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 6190 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 6191 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
6192 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6193 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 6194 intel_hdmi_init(dev, SDVOB);
b01f2c3a 6195 }
27185ae1 6196
b01f2c3a
JB
6197 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6198 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 6199 intel_dp_init(dev, DP_B);
b01f2c3a 6200 }
725e30ad 6201 }
13520b05
KH
6202
6203 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 6204
b01f2c3a
JB
6205 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6206 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 6207 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 6208 }
27185ae1
ML
6209
6210 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6211
b01f2c3a
JB
6212 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6213 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 6214 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
6215 }
6216 if (SUPPORTS_INTEGRATED_DP(dev)) {
6217 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 6218 intel_dp_init(dev, DP_C);
b01f2c3a 6219 }
725e30ad 6220 }
27185ae1 6221
b01f2c3a
JB
6222 if (SUPPORTS_INTEGRATED_DP(dev) &&
6223 (I915_READ(DP_D) & DP_DETECTED)) {
6224 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 6225 intel_dp_init(dev, DP_D);
b01f2c3a 6226 }
bad720ff 6227 } else if (IS_GEN2(dev))
79e53945
JB
6228 intel_dvo_init(dev);
6229
103a196f 6230 if (SUPPORTS_TV(dev))
79e53945
JB
6231 intel_tv_init(dev);
6232
4ef69c7a
CW
6233 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6234 encoder->base.possible_crtcs = encoder->crtc_mask;
6235 encoder->base.possible_clones =
6236 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 6237 }
47356eb6
CW
6238
6239 intel_panel_setup_backlight(dev);
79e53945
JB
6240}
6241
6242static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6243{
6244 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
6245
6246 drm_framebuffer_cleanup(fb);
05394f39 6247 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
6248
6249 kfree(intel_fb);
6250}
6251
6252static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 6253 struct drm_file *file,
79e53945
JB
6254 unsigned int *handle)
6255{
6256 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 6257 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 6258
05394f39 6259 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
6260}
6261
6262static const struct drm_framebuffer_funcs intel_fb_funcs = {
6263 .destroy = intel_user_framebuffer_destroy,
6264 .create_handle = intel_user_framebuffer_create_handle,
6265};
6266
38651674
DA
6267int intel_framebuffer_init(struct drm_device *dev,
6268 struct intel_framebuffer *intel_fb,
6269 struct drm_mode_fb_cmd *mode_cmd,
05394f39 6270 struct drm_i915_gem_object *obj)
79e53945 6271{
79e53945
JB
6272 int ret;
6273
05394f39 6274 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
6275 return -EINVAL;
6276
6277 if (mode_cmd->pitch & 63)
6278 return -EINVAL;
6279
6280 switch (mode_cmd->bpp) {
6281 case 8:
6282 case 16:
6283 case 24:
6284 case 32:
6285 break;
6286 default:
6287 return -EINVAL;
6288 }
6289
79e53945
JB
6290 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6291 if (ret) {
6292 DRM_ERROR("framebuffer init failed %d\n", ret);
6293 return ret;
6294 }
6295
6296 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 6297 intel_fb->obj = obj;
79e53945
JB
6298 return 0;
6299}
6300
79e53945
JB
6301static struct drm_framebuffer *
6302intel_user_framebuffer_create(struct drm_device *dev,
6303 struct drm_file *filp,
6304 struct drm_mode_fb_cmd *mode_cmd)
6305{
05394f39 6306 struct drm_i915_gem_object *obj;
38651674 6307 struct intel_framebuffer *intel_fb;
79e53945
JB
6308 int ret;
6309
05394f39 6310 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 6311 if (!obj)
cce13ff7 6312 return ERR_PTR(-ENOENT);
79e53945 6313
38651674
DA
6314 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6315 if (!intel_fb)
cce13ff7 6316 return ERR_PTR(-ENOMEM);
38651674 6317
05394f39 6318 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 6319 if (ret) {
05394f39 6320 drm_gem_object_unreference_unlocked(&obj->base);
38651674 6321 kfree(intel_fb);
cce13ff7 6322 return ERR_PTR(ret);
79e53945
JB
6323 }
6324
38651674 6325 return &intel_fb->base;
79e53945
JB
6326}
6327
79e53945 6328static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 6329 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 6330 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
6331};
6332
05394f39 6333static struct drm_i915_gem_object *
aa40d6bb 6334intel_alloc_context_page(struct drm_device *dev)
9ea8d059 6335{
05394f39 6336 struct drm_i915_gem_object *ctx;
9ea8d059
CW
6337 int ret;
6338
aa40d6bb
ZN
6339 ctx = i915_gem_alloc_object(dev, 4096);
6340 if (!ctx) {
9ea8d059
CW
6341 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6342 return NULL;
6343 }
6344
6345 mutex_lock(&dev->struct_mutex);
75e9e915 6346 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
6347 if (ret) {
6348 DRM_ERROR("failed to pin power context: %d\n", ret);
6349 goto err_unref;
6350 }
6351
aa40d6bb 6352 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
6353 if (ret) {
6354 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6355 goto err_unpin;
6356 }
6357 mutex_unlock(&dev->struct_mutex);
6358
aa40d6bb 6359 return ctx;
9ea8d059
CW
6360
6361err_unpin:
aa40d6bb 6362 i915_gem_object_unpin(ctx);
9ea8d059 6363err_unref:
05394f39 6364 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
6365 mutex_unlock(&dev->struct_mutex);
6366 return NULL;
6367}
6368
7648fa99
JB
6369bool ironlake_set_drps(struct drm_device *dev, u8 val)
6370{
6371 struct drm_i915_private *dev_priv = dev->dev_private;
6372 u16 rgvswctl;
6373
6374 rgvswctl = I915_READ16(MEMSWCTL);
6375 if (rgvswctl & MEMCTL_CMD_STS) {
6376 DRM_DEBUG("gpu busy, RCS change rejected\n");
6377 return false; /* still busy with another command */
6378 }
6379
6380 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6381 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6382 I915_WRITE16(MEMSWCTL, rgvswctl);
6383 POSTING_READ16(MEMSWCTL);
6384
6385 rgvswctl |= MEMCTL_CMD_STS;
6386 I915_WRITE16(MEMSWCTL, rgvswctl);
6387
6388 return true;
6389}
6390
f97108d1
JB
6391void ironlake_enable_drps(struct drm_device *dev)
6392{
6393 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6394 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 6395 u8 fmax, fmin, fstart, vstart;
f97108d1 6396
ea056c14
JB
6397 /* Enable temp reporting */
6398 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6399 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6400
f97108d1
JB
6401 /* 100ms RC evaluation intervals */
6402 I915_WRITE(RCUPEI, 100000);
6403 I915_WRITE(RCDNEI, 100000);
6404
6405 /* Set max/min thresholds to 90ms and 80ms respectively */
6406 I915_WRITE(RCBMAXAVG, 90000);
6407 I915_WRITE(RCBMINAVG, 80000);
6408
6409 I915_WRITE(MEMIHYST, 1);
6410
6411 /* Set up min, max, and cur for interrupt handling */
6412 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6413 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6414 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6415 MEMMODE_FSTART_SHIFT;
7648fa99 6416
f97108d1
JB
6417 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6418 PXVFREQ_PX_SHIFT;
6419
80dbf4b7 6420 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
6421 dev_priv->fstart = fstart;
6422
80dbf4b7 6423 dev_priv->max_delay = fstart;
f97108d1
JB
6424 dev_priv->min_delay = fmin;
6425 dev_priv->cur_delay = fstart;
6426
80dbf4b7
JB
6427 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6428 fmax, fmin, fstart);
7648fa99 6429
f97108d1
JB
6430 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6431
6432 /*
6433 * Interrupts will be enabled in ironlake_irq_postinstall
6434 */
6435
6436 I915_WRITE(VIDSTART, vstart);
6437 POSTING_READ(VIDSTART);
6438
6439 rgvmodectl |= MEMMODE_SWMODE_EN;
6440 I915_WRITE(MEMMODECTL, rgvmodectl);
6441
481b6af3 6442 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6443 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6444 msleep(1);
6445
7648fa99 6446 ironlake_set_drps(dev, fstart);
f97108d1 6447
7648fa99
JB
6448 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6449 I915_READ(0x112e0);
6450 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6451 dev_priv->last_count2 = I915_READ(0x112f4);
6452 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6453}
6454
6455void ironlake_disable_drps(struct drm_device *dev)
6456{
6457 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6458 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6459
6460 /* Ack interrupts, disable EFC interrupt */
6461 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6462 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6463 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6464 I915_WRITE(DEIIR, DE_PCU_EVENT);
6465 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6466
6467 /* Go back to the starting frequency */
7648fa99 6468 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6469 msleep(1);
6470 rgvswctl |= MEMCTL_CMD_STS;
6471 I915_WRITE(MEMSWCTL, rgvswctl);
6472 msleep(1);
6473
6474}
6475
3b8d8d91
JB
6476void gen6_set_rps(struct drm_device *dev, u8 val)
6477{
6478 struct drm_i915_private *dev_priv = dev->dev_private;
6479 u32 swreq;
6480
6481 swreq = (val & 0x3ff) << 25;
6482 I915_WRITE(GEN6_RPNSWREQ, swreq);
6483}
6484
6485void gen6_disable_rps(struct drm_device *dev)
6486{
6487 struct drm_i915_private *dev_priv = dev->dev_private;
6488
6489 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6490 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6491 I915_WRITE(GEN6_PMIER, 0);
6492 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6493}
6494
7648fa99
JB
6495static unsigned long intel_pxfreq(u32 vidfreq)
6496{
6497 unsigned long freq;
6498 int div = (vidfreq & 0x3f0000) >> 16;
6499 int post = (vidfreq & 0x3000) >> 12;
6500 int pre = (vidfreq & 0x7);
6501
6502 if (!pre)
6503 return 0;
6504
6505 freq = ((div * 133333) / ((1<<post) * pre));
6506
6507 return freq;
6508}
6509
6510void intel_init_emon(struct drm_device *dev)
6511{
6512 struct drm_i915_private *dev_priv = dev->dev_private;
6513 u32 lcfuse;
6514 u8 pxw[16];
6515 int i;
6516
6517 /* Disable to program */
6518 I915_WRITE(ECR, 0);
6519 POSTING_READ(ECR);
6520
6521 /* Program energy weights for various events */
6522 I915_WRITE(SDEW, 0x15040d00);
6523 I915_WRITE(CSIEW0, 0x007f0000);
6524 I915_WRITE(CSIEW1, 0x1e220004);
6525 I915_WRITE(CSIEW2, 0x04000004);
6526
6527 for (i = 0; i < 5; i++)
6528 I915_WRITE(PEW + (i * 4), 0);
6529 for (i = 0; i < 3; i++)
6530 I915_WRITE(DEW + (i * 4), 0);
6531
6532 /* Program P-state weights to account for frequency power adjustment */
6533 for (i = 0; i < 16; i++) {
6534 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6535 unsigned long freq = intel_pxfreq(pxvidfreq);
6536 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6537 PXVFREQ_PX_SHIFT;
6538 unsigned long val;
6539
6540 val = vid * vid;
6541 val *= (freq / 1000);
6542 val *= 255;
6543 val /= (127*127*900);
6544 if (val > 0xff)
6545 DRM_ERROR("bad pxval: %ld\n", val);
6546 pxw[i] = val;
6547 }
6548 /* Render standby states get 0 weight */
6549 pxw[14] = 0;
6550 pxw[15] = 0;
6551
6552 for (i = 0; i < 4; i++) {
6553 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6554 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6555 I915_WRITE(PXW + (i * 4), val);
6556 }
6557
6558 /* Adjust magic regs to magic values (more experimental results) */
6559 I915_WRITE(OGW0, 0);
6560 I915_WRITE(OGW1, 0);
6561 I915_WRITE(EG0, 0x00007f00);
6562 I915_WRITE(EG1, 0x0000000e);
6563 I915_WRITE(EG2, 0x000e0000);
6564 I915_WRITE(EG3, 0x68000300);
6565 I915_WRITE(EG4, 0x42000000);
6566 I915_WRITE(EG5, 0x00140031);
6567 I915_WRITE(EG6, 0);
6568 I915_WRITE(EG7, 0);
6569
6570 for (i = 0; i < 8; i++)
6571 I915_WRITE(PXWL + (i * 4), 0);
6572
6573 /* Enable PMON + select events */
6574 I915_WRITE(ECR, 0x80000019);
6575
6576 lcfuse = I915_READ(LCFUSE02);
6577
6578 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6579}
6580
3b8d8d91 6581void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6582{
a6044e23
JB
6583 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6584 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6585 u32 pcu_mbox;
6586 int cur_freq, min_freq, max_freq;
8fd26859
CW
6587 int i;
6588
6589 /* Here begins a magic sequence of register writes to enable
6590 * auto-downclocking.
6591 *
6592 * Perhaps there might be some value in exposing these to
6593 * userspace...
6594 */
6595 I915_WRITE(GEN6_RC_STATE, 0);
6596 __gen6_force_wake_get(dev_priv);
6597
3b8d8d91 6598 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6599 I915_WRITE(GEN6_RC_CONTROL, 0);
6600
6601 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6602 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6603 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6604 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6605 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6606
6607 for (i = 0; i < I915_NUM_RINGS; i++)
6608 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6609
6610 I915_WRITE(GEN6_RC_SLEEP, 0);
6611 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6612 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6613 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6614 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6615
6616 I915_WRITE(GEN6_RC_CONTROL,
6617 GEN6_RC_CTL_RC6p_ENABLE |
6618 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6619 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6620 GEN6_RC_CTL_HW_ENABLE);
6621
3b8d8d91 6622 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6623 GEN6_FREQUENCY(10) |
6624 GEN6_OFFSET(0) |
6625 GEN6_AGGRESSIVE_TURBO);
6626 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6627 GEN6_FREQUENCY(12));
6628
6629 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6630 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6631 18 << 24 |
6632 6 << 16);
6633 I915_WRITE(GEN6_RP_UP_THRESHOLD, 90000);
6634 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 100000);
6635 I915_WRITE(GEN6_RP_UP_EI, 100000);
6636 I915_WRITE(GEN6_RP_DOWN_EI, 300000);
6637 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6638 I915_WRITE(GEN6_RP_CONTROL,
6639 GEN6_RP_MEDIA_TURBO |
6640 GEN6_RP_USE_NORMAL_FREQ |
6641 GEN6_RP_MEDIA_IS_GFX |
6642 GEN6_RP_ENABLE |
6643 GEN6_RP_UP_BUSY_MAX |
6644 GEN6_RP_DOWN_BUSY_MIN);
6645
6646 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6647 500))
6648 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6649
6650 I915_WRITE(GEN6_PCODE_DATA, 0);
6651 I915_WRITE(GEN6_PCODE_MAILBOX,
6652 GEN6_PCODE_READY |
6653 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6654 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6655 500))
6656 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6657
a6044e23
JB
6658 min_freq = (rp_state_cap & 0xff0000) >> 16;
6659 max_freq = rp_state_cap & 0xff;
6660 cur_freq = (gt_perf_status & 0xff00) >> 8;
6661
6662 /* Check for overclock support */
6663 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6664 500))
6665 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6666 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6667 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6668 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6669 500))
6670 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6671 if (pcu_mbox & (1<<31)) { /* OC supported */
6672 max_freq = pcu_mbox & 0xff;
6673 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6674 }
6675
6676 /* In units of 100MHz */
6677 dev_priv->max_delay = max_freq;
6678 dev_priv->min_delay = min_freq;
6679 dev_priv->cur_delay = cur_freq;
6680
8fd26859
CW
6681 /* requires MSI enabled */
6682 I915_WRITE(GEN6_PMIER,
6683 GEN6_PM_MBOX_EVENT |
6684 GEN6_PM_THERMAL_EVENT |
6685 GEN6_PM_RP_DOWN_TIMEOUT |
6686 GEN6_PM_RP_UP_THRESHOLD |
6687 GEN6_PM_RP_DOWN_THRESHOLD |
6688 GEN6_PM_RP_UP_EI_EXPIRED |
6689 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6690 I915_WRITE(GEN6_PMIMR, 0);
6691 /* enable all PM interrupts */
6692 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6693
6694 __gen6_force_wake_put(dev_priv);
6695}
6696
0cdab21f 6697void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6698{
6699 struct drm_i915_private *dev_priv = dev->dev_private;
6700
6701 /*
6702 * Disable clock gating reported to work incorrectly according to the
6703 * specs, but enable as much else as we can.
6704 */
bad720ff 6705 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6706 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6707
f00a3ddf 6708 if (IS_GEN5(dev)) {
8956c8bb
EA
6709 /* Required for FBC */
6710 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
6711 /* Required for CxSR */
6712 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6713
6714 I915_WRITE(PCH_3DCGDIS0,
6715 MARIUNIT_CLOCK_GATE_DISABLE |
6716 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6717 I915_WRITE(PCH_3DCGDIS1,
6718 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6719 }
6720
6721 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6722
382b0936
JB
6723 /*
6724 * On Ibex Peak and Cougar Point, we need to disable clock
6725 * gating for the panel power sequencer or it will fail to
6726 * start up when no ports are active.
6727 */
6728 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6729
7f8a8569
ZW
6730 /*
6731 * According to the spec the following bits should be set in
6732 * order to enable memory self-refresh
6733 * The bit 22/21 of 0x42004
6734 * The bit 5 of 0x42020
6735 * The bit 15 of 0x45000
6736 */
f00a3ddf 6737 if (IS_GEN5(dev)) {
7f8a8569
ZW
6738 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6739 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6740 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6741 I915_WRITE(ILK_DSPCLK_GATE,
6742 (I915_READ(ILK_DSPCLK_GATE) |
6743 ILK_DPARB_CLK_GATE));
6744 I915_WRITE(DISP_ARB_CTL,
6745 (I915_READ(DISP_ARB_CTL) |
6746 DISP_FBC_WM_DIS));
1398261a
YL
6747 I915_WRITE(WM3_LP_ILK, 0);
6748 I915_WRITE(WM2_LP_ILK, 0);
6749 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 6750 }
b52eb4dc
ZY
6751 /*
6752 * Based on the document from hardware guys the following bits
6753 * should be set unconditionally in order to enable FBC.
6754 * The bit 22 of 0x42000
6755 * The bit 22 of 0x42004
6756 * The bit 7,8,9 of 0x42020.
6757 */
6758 if (IS_IRONLAKE_M(dev)) {
6759 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6760 I915_READ(ILK_DISPLAY_CHICKEN1) |
6761 ILK_FBCQ_DIS);
6762 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6763 I915_READ(ILK_DISPLAY_CHICKEN2) |
6764 ILK_DPARB_GATE);
6765 I915_WRITE(ILK_DSPCLK_GATE,
6766 I915_READ(ILK_DSPCLK_GATE) |
6767 ILK_DPFC_DIS1 |
6768 ILK_DPFC_DIS2 |
6769 ILK_CLK_FBC);
6770 }
de6e2eaf 6771
67e92af0
EA
6772 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6773 I915_READ(ILK_DISPLAY_CHICKEN2) |
6774 ILK_ELPIN_409_SELECT);
6775
de6e2eaf
EA
6776 if (IS_GEN5(dev)) {
6777 I915_WRITE(_3D_CHICKEN2,
6778 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6779 _3D_CHICKEN2_WM_READ_PIPELINED);
6780 }
8fd26859 6781
1398261a
YL
6782 if (IS_GEN6(dev)) {
6783 I915_WRITE(WM3_LP_ILK, 0);
6784 I915_WRITE(WM2_LP_ILK, 0);
6785 I915_WRITE(WM1_LP_ILK, 0);
6786
6787 /*
6788 * According to the spec the following bits should be
6789 * set in order to enable memory self-refresh and fbc:
6790 * The bit21 and bit22 of 0x42000
6791 * The bit21 and bit22 of 0x42004
6792 * The bit5 and bit7 of 0x42020
6793 * The bit14 of 0x70180
6794 * The bit14 of 0x71180
6795 */
6796 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6797 I915_READ(ILK_DISPLAY_CHICKEN1) |
6798 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6799 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6800 I915_READ(ILK_DISPLAY_CHICKEN2) |
6801 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6802 I915_WRITE(ILK_DSPCLK_GATE,
6803 I915_READ(ILK_DSPCLK_GATE) |
6804 ILK_DPARB_CLK_GATE |
6805 ILK_DPFD_CLK_GATE);
6806
6807 I915_WRITE(DSPACNTR,
6808 I915_READ(DSPACNTR) |
6809 DISPPLANE_TRICKLE_FEED_DISABLE);
6810 I915_WRITE(DSPBCNTR,
6811 I915_READ(DSPBCNTR) |
6812 DISPPLANE_TRICKLE_FEED_DISABLE);
6813 }
c03342fa 6814 } else if (IS_G4X(dev)) {
652c393a
JB
6815 uint32_t dspclk_gate;
6816 I915_WRITE(RENCLK_GATE_D1, 0);
6817 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6818 GS_UNIT_CLOCK_GATE_DISABLE |
6819 CL_UNIT_CLOCK_GATE_DISABLE);
6820 I915_WRITE(RAMCLK_GATE_D, 0);
6821 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6822 OVRUNIT_CLOCK_GATE_DISABLE |
6823 OVCUNIT_CLOCK_GATE_DISABLE;
6824 if (IS_GM45(dev))
6825 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6826 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 6827 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
6828 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6829 I915_WRITE(RENCLK_GATE_D2, 0);
6830 I915_WRITE(DSPCLK_GATE_D, 0);
6831 I915_WRITE(RAMCLK_GATE_D, 0);
6832 I915_WRITE16(DEUC, 0);
a6c45cf0 6833 } else if (IS_BROADWATER(dev)) {
652c393a
JB
6834 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6835 I965_RCC_CLOCK_GATE_DISABLE |
6836 I965_RCPB_CLOCK_GATE_DISABLE |
6837 I965_ISC_CLOCK_GATE_DISABLE |
6838 I965_FBC_CLOCK_GATE_DISABLE);
6839 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 6840 } else if (IS_GEN3(dev)) {
652c393a
JB
6841 u32 dstate = I915_READ(D_STATE);
6842
6843 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6844 DSTATE_DOT_CLOCK_GATING;
6845 I915_WRITE(D_STATE, dstate);
f0f8a9ce 6846 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
6847 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
6848 } else if (IS_I830(dev)) {
6849 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6850 }
6851}
6852
0cdab21f
CW
6853void intel_disable_clock_gating(struct drm_device *dev)
6854{
6855 struct drm_i915_private *dev_priv = dev->dev_private;
6856
6857 if (dev_priv->renderctx) {
6858 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6859
6860 I915_WRITE(CCID, 0);
6861 POSTING_READ(CCID);
6862
6863 i915_gem_object_unpin(obj);
6864 drm_gem_object_unreference(&obj->base);
6865 dev_priv->renderctx = NULL;
6866 }
6867
6868 if (dev_priv->pwrctx) {
6869 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6870
6871 I915_WRITE(PWRCTXA, 0);
6872 POSTING_READ(PWRCTXA);
6873
6874 i915_gem_object_unpin(obj);
6875 drm_gem_object_unreference(&obj->base);
6876 dev_priv->pwrctx = NULL;
6877 }
6878}
6879
d5bb081b
JB
6880static void ironlake_disable_rc6(struct drm_device *dev)
6881{
6882 struct drm_i915_private *dev_priv = dev->dev_private;
6883
6884 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
6885 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
6886 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
6887 10);
6888 POSTING_READ(CCID);
6889 I915_WRITE(PWRCTXA, 0);
6890 POSTING_READ(PWRCTXA);
6891 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
6892 POSTING_READ(RSTDBYCTL);
6893 i915_gem_object_unpin(dev_priv->renderctx);
6894 drm_gem_object_unreference(&dev_priv->renderctx->base);
6895 dev_priv->renderctx = NULL;
6896 i915_gem_object_unpin(dev_priv->pwrctx);
6897 drm_gem_object_unreference(&dev_priv->pwrctx->base);
6898 dev_priv->pwrctx = NULL;
6899}
6900
6901void ironlake_enable_rc6(struct drm_device *dev)
6902{
6903 struct drm_i915_private *dev_priv = dev->dev_private;
6904 int ret;
6905
6906 /*
6907 * GPU can automatically power down the render unit if given a page
6908 * to save state.
6909 */
6910 ret = BEGIN_LP_RING(6);
6911 if (ret) {
6912 ironlake_disable_rc6(dev);
6913 return;
6914 }
6915 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
6916 OUT_RING(MI_SET_CONTEXT);
6917 OUT_RING(dev_priv->renderctx->gtt_offset |
6918 MI_MM_SPACE_GTT |
6919 MI_SAVE_EXT_STATE_EN |
6920 MI_RESTORE_EXT_STATE_EN |
6921 MI_RESTORE_INHIBIT);
6922 OUT_RING(MI_SUSPEND_FLUSH);
6923 OUT_RING(MI_NOOP);
6924 OUT_RING(MI_FLUSH);
6925 ADVANCE_LP_RING();
6926
6927 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
6928 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
6929}
6930
e70236a8
JB
6931/* Set up chip specific display functions */
6932static void intel_init_display(struct drm_device *dev)
6933{
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935
6936 /* We always want a DPMS function */
bad720ff 6937 if (HAS_PCH_SPLIT(dev))
f2b115e6 6938 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
6939 else
6940 dev_priv->display.dpms = i9xx_crtc_dpms;
6941
ee5382ae 6942 if (I915_HAS_FBC(dev)) {
9c04f015 6943 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
6944 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6945 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6946 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6947 } else if (IS_GM45(dev)) {
74dff282
JB
6948 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6949 dev_priv->display.enable_fbc = g4x_enable_fbc;
6950 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 6951 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
6952 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6953 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6954 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6955 }
74dff282 6956 /* 855GM needs testing */
e70236a8
JB
6957 }
6958
6959 /* Returns the core display clock speed */
f2b115e6 6960 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
6961 dev_priv->display.get_display_clock_speed =
6962 i945_get_display_clock_speed;
6963 else if (IS_I915G(dev))
6964 dev_priv->display.get_display_clock_speed =
6965 i915_get_display_clock_speed;
f2b115e6 6966 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
6967 dev_priv->display.get_display_clock_speed =
6968 i9xx_misc_get_display_clock_speed;
6969 else if (IS_I915GM(dev))
6970 dev_priv->display.get_display_clock_speed =
6971 i915gm_get_display_clock_speed;
6972 else if (IS_I865G(dev))
6973 dev_priv->display.get_display_clock_speed =
6974 i865_get_display_clock_speed;
f0f8a9ce 6975 else if (IS_I85X(dev))
e70236a8
JB
6976 dev_priv->display.get_display_clock_speed =
6977 i855_get_display_clock_speed;
6978 else /* 852, 830 */
6979 dev_priv->display.get_display_clock_speed =
6980 i830_get_display_clock_speed;
6981
6982 /* For FIFO watermark updates */
7f8a8569 6983 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 6984 if (IS_GEN5(dev)) {
7f8a8569
ZW
6985 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6986 dev_priv->display.update_wm = ironlake_update_wm;
6987 else {
6988 DRM_DEBUG_KMS("Failed to get proper latency. "
6989 "Disable CxSR\n");
6990 dev_priv->display.update_wm = NULL;
1398261a
YL
6991 }
6992 } else if (IS_GEN6(dev)) {
6993 if (SNB_READ_WM0_LATENCY()) {
6994 dev_priv->display.update_wm = sandybridge_update_wm;
6995 } else {
6996 DRM_DEBUG_KMS("Failed to read display plane latency. "
6997 "Disable CxSR\n");
6998 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
6999 }
7000 } else
7001 dev_priv->display.update_wm = NULL;
7002 } else if (IS_PINEVIEW(dev)) {
d4294342 7003 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 7004 dev_priv->is_ddr3,
d4294342
ZY
7005 dev_priv->fsb_freq,
7006 dev_priv->mem_freq)) {
7007 DRM_INFO("failed to find known CxSR latency "
95534263 7008 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 7009 "disabling CxSR\n",
95534263 7010 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
7011 dev_priv->fsb_freq, dev_priv->mem_freq);
7012 /* Disable CxSR and never update its watermark again */
7013 pineview_disable_cxsr(dev);
7014 dev_priv->display.update_wm = NULL;
7015 } else
7016 dev_priv->display.update_wm = pineview_update_wm;
7017 } else if (IS_G4X(dev))
e70236a8 7018 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 7019 else if (IS_GEN4(dev))
e70236a8 7020 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 7021 else if (IS_GEN3(dev)) {
e70236a8
JB
7022 dev_priv->display.update_wm = i9xx_update_wm;
7023 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
7024 } else if (IS_I85X(dev)) {
7025 dev_priv->display.update_wm = i9xx_update_wm;
7026 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 7027 } else {
8f4695ed
AJ
7028 dev_priv->display.update_wm = i830_update_wm;
7029 if (IS_845G(dev))
e70236a8
JB
7030 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7031 else
7032 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
7033 }
7034}
7035
b690e96c
JB
7036/*
7037 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7038 * resume, or other times. This quirk makes sure that's the case for
7039 * affected systems.
7040 */
7041static void quirk_pipea_force (struct drm_device *dev)
7042{
7043 struct drm_i915_private *dev_priv = dev->dev_private;
7044
7045 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7046 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7047}
7048
7049struct intel_quirk {
7050 int device;
7051 int subsystem_vendor;
7052 int subsystem_device;
7053 void (*hook)(struct drm_device *dev);
7054};
7055
7056struct intel_quirk intel_quirks[] = {
7057 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7058 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7059 /* HP Mini needs pipe A force quirk (LP: #322104) */
7060 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7061
7062 /* Thinkpad R31 needs pipe A force quirk */
7063 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7064 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7065 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7066
7067 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7068 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7069 /* ThinkPad X40 needs pipe A force quirk */
7070
7071 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7072 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7073
7074 /* 855 & before need to leave pipe A & dpll A up */
7075 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7076 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7077};
7078
7079static void intel_init_quirks(struct drm_device *dev)
7080{
7081 struct pci_dev *d = dev->pdev;
7082 int i;
7083
7084 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7085 struct intel_quirk *q = &intel_quirks[i];
7086
7087 if (d->device == q->device &&
7088 (d->subsystem_vendor == q->subsystem_vendor ||
7089 q->subsystem_vendor == PCI_ANY_ID) &&
7090 (d->subsystem_device == q->subsystem_device ||
7091 q->subsystem_device == PCI_ANY_ID))
7092 q->hook(dev);
7093 }
7094}
7095
9cce37f4
JB
7096/* Disable the VGA plane that we never use */
7097static void i915_disable_vga(struct drm_device *dev)
7098{
7099 struct drm_i915_private *dev_priv = dev->dev_private;
7100 u8 sr1;
7101 u32 vga_reg;
7102
7103 if (HAS_PCH_SPLIT(dev))
7104 vga_reg = CPU_VGACNTRL;
7105 else
7106 vga_reg = VGACNTRL;
7107
7108 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7109 outb(1, VGA_SR_INDEX);
7110 sr1 = inb(VGA_SR_DATA);
7111 outb(sr1 | 1<<5, VGA_SR_DATA);
7112 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7113 udelay(300);
7114
7115 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7116 POSTING_READ(vga_reg);
7117}
7118
79e53945
JB
7119void intel_modeset_init(struct drm_device *dev)
7120{
652c393a 7121 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
7122 int i;
7123
7124 drm_mode_config_init(dev);
7125
7126 dev->mode_config.min_width = 0;
7127 dev->mode_config.min_height = 0;
7128
7129 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7130
b690e96c
JB
7131 intel_init_quirks(dev);
7132
e70236a8
JB
7133 intel_init_display(dev);
7134
a6c45cf0
CW
7135 if (IS_GEN2(dev)) {
7136 dev->mode_config.max_width = 2048;
7137 dev->mode_config.max_height = 2048;
7138 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
7139 dev->mode_config.max_width = 4096;
7140 dev->mode_config.max_height = 4096;
79e53945 7141 } else {
a6c45cf0
CW
7142 dev->mode_config.max_width = 8192;
7143 dev->mode_config.max_height = 8192;
79e53945 7144 }
35c3047a 7145 dev->mode_config.fb_base = dev->agp->base;
79e53945 7146
a6c45cf0 7147 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 7148 dev_priv->num_pipe = 2;
79e53945 7149 else
a3524f1b 7150 dev_priv->num_pipe = 1;
28c97730 7151 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 7152 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 7153
a3524f1b 7154 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
7155 intel_crtc_init(dev, i);
7156 }
7157
7158 intel_setup_outputs(dev);
652c393a 7159
0cdab21f 7160 intel_enable_clock_gating(dev);
652c393a 7161
9cce37f4
JB
7162 /* Just disable it once at startup */
7163 i915_disable_vga(dev);
7164
7648fa99 7165 if (IS_IRONLAKE_M(dev)) {
f97108d1 7166 ironlake_enable_drps(dev);
7648fa99
JB
7167 intel_init_emon(dev);
7168 }
f97108d1 7169
3b8d8d91
JB
7170 if (IS_GEN6(dev))
7171 gen6_enable_rps(dev_priv);
7172
d5bb081b
JB
7173 if (IS_IRONLAKE_M(dev)) {
7174 dev_priv->renderctx = intel_alloc_context_page(dev);
7175 if (!dev_priv->renderctx)
7176 goto skip_rc6;
7177 dev_priv->pwrctx = intel_alloc_context_page(dev);
7178 if (!dev_priv->pwrctx) {
7179 i915_gem_object_unpin(dev_priv->renderctx);
7180 drm_gem_object_unreference(&dev_priv->renderctx->base);
7181 dev_priv->renderctx = NULL;
7182 goto skip_rc6;
7183 }
7184 ironlake_enable_rc6(dev);
7185 }
7186
7187skip_rc6:
652c393a
JB
7188 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7189 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7190 (unsigned long)dev);
02e792fb
DV
7191
7192 intel_setup_overlay(dev);
79e53945
JB
7193}
7194
7195void intel_modeset_cleanup(struct drm_device *dev)
7196{
652c393a
JB
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 struct drm_crtc *crtc;
7199 struct intel_crtc *intel_crtc;
7200
f87ea761 7201 drm_kms_helper_poll_fini(dev);
652c393a
JB
7202 mutex_lock(&dev->struct_mutex);
7203
723bfd70
JB
7204 intel_unregister_dsm_handler();
7205
7206
652c393a
JB
7207 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7208 /* Skip inactive CRTCs */
7209 if (!crtc->fb)
7210 continue;
7211
7212 intel_crtc = to_intel_crtc(crtc);
3dec0095 7213 intel_increase_pllclock(crtc);
652c393a
JB
7214 }
7215
e70236a8
JB
7216 if (dev_priv->display.disable_fbc)
7217 dev_priv->display.disable_fbc(dev);
7218
f97108d1
JB
7219 if (IS_IRONLAKE_M(dev))
7220 ironlake_disable_drps(dev);
3b8d8d91
JB
7221 if (IS_GEN6(dev))
7222 gen6_disable_rps(dev);
f97108d1 7223
d5bb081b
JB
7224 if (IS_IRONLAKE_M(dev))
7225 ironlake_disable_rc6(dev);
0cdab21f 7226
69341a5e
KH
7227 mutex_unlock(&dev->struct_mutex);
7228
6c0d9350
DV
7229 /* Disable the irq before mode object teardown, for the irq might
7230 * enqueue unpin/hotplug work. */
7231 drm_irq_uninstall(dev);
7232 cancel_work_sync(&dev_priv->hotplug_work);
7233
3dec0095
DV
7234 /* Shut off idle work before the crtcs get freed. */
7235 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7236 intel_crtc = to_intel_crtc(crtc);
7237 del_timer_sync(&intel_crtc->idle_timer);
7238 }
7239 del_timer_sync(&dev_priv->idle_timer);
7240 cancel_work_sync(&dev_priv->idle_work);
7241
79e53945
JB
7242 drm_mode_config_cleanup(dev);
7243}
7244
f1c79df3
ZW
7245/*
7246 * Return which encoder is currently attached for connector.
7247 */
df0e9248 7248struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 7249{
df0e9248
CW
7250 return &intel_attached_encoder(connector)->base;
7251}
f1c79df3 7252
df0e9248
CW
7253void intel_connector_attach_encoder(struct intel_connector *connector,
7254 struct intel_encoder *encoder)
7255{
7256 connector->encoder = encoder;
7257 drm_mode_connector_attach_encoder(&connector->base,
7258 &encoder->base);
79e53945 7259}
28d52043
DA
7260
7261/*
7262 * set vga decode state - true == enable VGA decode
7263 */
7264int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7265{
7266 struct drm_i915_private *dev_priv = dev->dev_private;
7267 u16 gmch_ctrl;
7268
7269 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7270 if (state)
7271 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7272 else
7273 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7274 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7275 return 0;
7276}
c4a1d9e4
CW
7277
7278#ifdef CONFIG_DEBUG_FS
7279#include <linux/seq_file.h>
7280
7281struct intel_display_error_state {
7282 struct intel_cursor_error_state {
7283 u32 control;
7284 u32 position;
7285 u32 base;
7286 u32 size;
7287 } cursor[2];
7288
7289 struct intel_pipe_error_state {
7290 u32 conf;
7291 u32 source;
7292
7293 u32 htotal;
7294 u32 hblank;
7295 u32 hsync;
7296 u32 vtotal;
7297 u32 vblank;
7298 u32 vsync;
7299 } pipe[2];
7300
7301 struct intel_plane_error_state {
7302 u32 control;
7303 u32 stride;
7304 u32 size;
7305 u32 pos;
7306 u32 addr;
7307 u32 surface;
7308 u32 tile_offset;
7309 } plane[2];
7310};
7311
7312struct intel_display_error_state *
7313intel_display_capture_error_state(struct drm_device *dev)
7314{
7315 drm_i915_private_t *dev_priv = dev->dev_private;
7316 struct intel_display_error_state *error;
7317 int i;
7318
7319 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7320 if (error == NULL)
7321 return NULL;
7322
7323 for (i = 0; i < 2; i++) {
7324 error->cursor[i].control = I915_READ(CURCNTR(i));
7325 error->cursor[i].position = I915_READ(CURPOS(i));
7326 error->cursor[i].base = I915_READ(CURBASE(i));
7327
7328 error->plane[i].control = I915_READ(DSPCNTR(i));
7329 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7330 error->plane[i].size = I915_READ(DSPSIZE(i));
7331 error->plane[i].pos= I915_READ(DSPPOS(i));
7332 error->plane[i].addr = I915_READ(DSPADDR(i));
7333 if (INTEL_INFO(dev)->gen >= 4) {
7334 error->plane[i].surface = I915_READ(DSPSURF(i));
7335 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7336 }
7337
7338 error->pipe[i].conf = I915_READ(PIPECONF(i));
7339 error->pipe[i].source = I915_READ(PIPESRC(i));
7340 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7341 error->pipe[i].hblank = I915_READ(HBLANK(i));
7342 error->pipe[i].hsync = I915_READ(HSYNC(i));
7343 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7344 error->pipe[i].vblank = I915_READ(VBLANK(i));
7345 error->pipe[i].vsync = I915_READ(VSYNC(i));
7346 }
7347
7348 return error;
7349}
7350
7351void
7352intel_display_print_error_state(struct seq_file *m,
7353 struct drm_device *dev,
7354 struct intel_display_error_state *error)
7355{
7356 int i;
7357
7358 for (i = 0; i < 2; i++) {
7359 seq_printf(m, "Pipe [%d]:\n", i);
7360 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7361 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7362 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7363 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7364 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7365 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7366 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7367 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7368
7369 seq_printf(m, "Plane [%d]:\n", i);
7370 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7371 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7372 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7373 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7374 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7375 if (INTEL_INFO(dev)->gen >= 4) {
7376 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7377 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7378 }
7379
7380 seq_printf(m, "Cursor [%d]:\n", i);
7381 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7382 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7383 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7384 }
7385}
7386#endif