]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Replace DRM_DEBUG with DRM_DEBUG_DRIVER
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
79e53945
JB
31#include "drmP.h"
32#include "intel_drv.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
a4fc5ed6 35#include "intel_dp.h"
79e53945
JB
36
37#include "drm_crtc_helper.h"
38
32f9d658
ZW
39#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
40
79e53945 41bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 42static void intel_update_watermarks(struct drm_device *dev);
652c393a 43static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
79e53945
JB
44
45typedef struct {
46 /* given values */
47 int n;
48 int m1, m2;
49 int p1, p2;
50 /* derived values */
51 int dot;
52 int vco;
53 int m;
54 int p;
55} intel_clock_t;
56
57typedef struct {
58 int min, max;
59} intel_range_t;
60
61typedef struct {
62 int dot_limit;
63 int p2_slow, p2_fast;
64} intel_p2_t;
65
66#define INTEL_P2_NUM 2
d4906093
ML
67typedef struct intel_limit intel_limit_t;
68struct intel_limit {
79e53945
JB
69 intel_range_t dot, vco, n, m, m1, m2, p, p1;
70 intel_p2_t p2;
d4906093
ML
71 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
72 int, int, intel_clock_t *);
652c393a
JB
73 bool (* find_reduced_pll)(const intel_limit_t *, struct drm_crtc *,
74 int, int, intel_clock_t *);
d4906093 75};
79e53945
JB
76
77#define I8XX_DOT_MIN 25000
78#define I8XX_DOT_MAX 350000
79#define I8XX_VCO_MIN 930000
80#define I8XX_VCO_MAX 1400000
81#define I8XX_N_MIN 3
82#define I8XX_N_MAX 16
83#define I8XX_M_MIN 96
84#define I8XX_M_MAX 140
85#define I8XX_M1_MIN 18
86#define I8XX_M1_MAX 26
87#define I8XX_M2_MIN 6
88#define I8XX_M2_MAX 16
89#define I8XX_P_MIN 4
90#define I8XX_P_MAX 128
91#define I8XX_P1_MIN 2
92#define I8XX_P1_MAX 33
93#define I8XX_P1_LVDS_MIN 1
94#define I8XX_P1_LVDS_MAX 6
95#define I8XX_P2_SLOW 4
96#define I8XX_P2_FAST 2
97#define I8XX_P2_LVDS_SLOW 14
0c2e3952 98#define I8XX_P2_LVDS_FAST 7
79e53945
JB
99#define I8XX_P2_SLOW_LIMIT 165000
100
101#define I9XX_DOT_MIN 20000
102#define I9XX_DOT_MAX 400000
103#define I9XX_VCO_MIN 1400000
104#define I9XX_VCO_MAX 2800000
2177832f
SL
105#define IGD_VCO_MIN 1700000
106#define IGD_VCO_MAX 3500000
f3cade5c
KH
107#define I9XX_N_MIN 1
108#define I9XX_N_MAX 6
2177832f
SL
109/* IGD's Ncounter is a ring counter */
110#define IGD_N_MIN 3
111#define IGD_N_MAX 6
79e53945
JB
112#define I9XX_M_MIN 70
113#define I9XX_M_MAX 120
2177832f
SL
114#define IGD_M_MIN 2
115#define IGD_M_MAX 256
79e53945 116#define I9XX_M1_MIN 10
f3cade5c 117#define I9XX_M1_MAX 22
79e53945
JB
118#define I9XX_M2_MIN 5
119#define I9XX_M2_MAX 9
2177832f
SL
120/* IGD M1 is reserved, and must be 0 */
121#define IGD_M1_MIN 0
122#define IGD_M1_MAX 0
123#define IGD_M2_MIN 0
124#define IGD_M2_MAX 254
79e53945
JB
125#define I9XX_P_SDVO_DAC_MIN 5
126#define I9XX_P_SDVO_DAC_MAX 80
127#define I9XX_P_LVDS_MIN 7
128#define I9XX_P_LVDS_MAX 98
2177832f
SL
129#define IGD_P_LVDS_MIN 7
130#define IGD_P_LVDS_MAX 112
79e53945
JB
131#define I9XX_P1_MIN 1
132#define I9XX_P1_MAX 8
133#define I9XX_P2_SDVO_DAC_SLOW 10
134#define I9XX_P2_SDVO_DAC_FAST 5
135#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
136#define I9XX_P2_LVDS_SLOW 14
137#define I9XX_P2_LVDS_FAST 7
138#define I9XX_P2_LVDS_SLOW_LIMIT 112000
139
044c7c41
ML
140/*The parameter is for SDVO on G4x platform*/
141#define G4X_DOT_SDVO_MIN 25000
142#define G4X_DOT_SDVO_MAX 270000
143#define G4X_VCO_MIN 1750000
144#define G4X_VCO_MAX 3500000
145#define G4X_N_SDVO_MIN 1
146#define G4X_N_SDVO_MAX 4
147#define G4X_M_SDVO_MIN 104
148#define G4X_M_SDVO_MAX 138
149#define G4X_M1_SDVO_MIN 17
150#define G4X_M1_SDVO_MAX 23
151#define G4X_M2_SDVO_MIN 5
152#define G4X_M2_SDVO_MAX 11
153#define G4X_P_SDVO_MIN 10
154#define G4X_P_SDVO_MAX 30
155#define G4X_P1_SDVO_MIN 1
156#define G4X_P1_SDVO_MAX 3
157#define G4X_P2_SDVO_SLOW 10
158#define G4X_P2_SDVO_FAST 10
159#define G4X_P2_SDVO_LIMIT 270000
160
161/*The parameter is for HDMI_DAC on G4x platform*/
162#define G4X_DOT_HDMI_DAC_MIN 22000
163#define G4X_DOT_HDMI_DAC_MAX 400000
164#define G4X_N_HDMI_DAC_MIN 1
165#define G4X_N_HDMI_DAC_MAX 4
166#define G4X_M_HDMI_DAC_MIN 104
167#define G4X_M_HDMI_DAC_MAX 138
168#define G4X_M1_HDMI_DAC_MIN 16
169#define G4X_M1_HDMI_DAC_MAX 23
170#define G4X_M2_HDMI_DAC_MIN 5
171#define G4X_M2_HDMI_DAC_MAX 11
172#define G4X_P_HDMI_DAC_MIN 5
173#define G4X_P_HDMI_DAC_MAX 80
174#define G4X_P1_HDMI_DAC_MIN 1
175#define G4X_P1_HDMI_DAC_MAX 8
176#define G4X_P2_HDMI_DAC_SLOW 10
177#define G4X_P2_HDMI_DAC_FAST 5
178#define G4X_P2_HDMI_DAC_LIMIT 165000
179
180/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
181#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
182#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
183#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
184#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
185#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
186#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
187#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
188#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
189#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
190#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
191#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
192#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
193#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
194#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
195#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
196#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
197#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
198
199/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
200#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
201#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
202#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
203#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
204#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
205#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
206#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
207#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
208#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
209#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
210#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
211#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
212#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
213#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
214#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
215#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
216#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
217
a4fc5ed6
KP
218/*The parameter is for DISPLAY PORT on G4x platform*/
219#define G4X_DOT_DISPLAY_PORT_MIN 161670
220#define G4X_DOT_DISPLAY_PORT_MAX 227000
221#define G4X_N_DISPLAY_PORT_MIN 1
222#define G4X_N_DISPLAY_PORT_MAX 2
223#define G4X_M_DISPLAY_PORT_MIN 97
224#define G4X_M_DISPLAY_PORT_MAX 108
225#define G4X_M1_DISPLAY_PORT_MIN 0x10
226#define G4X_M1_DISPLAY_PORT_MAX 0x12
227#define G4X_M2_DISPLAY_PORT_MIN 0x05
228#define G4X_M2_DISPLAY_PORT_MAX 0x06
229#define G4X_P_DISPLAY_PORT_MIN 10
230#define G4X_P_DISPLAY_PORT_MAX 20
231#define G4X_P1_DISPLAY_PORT_MIN 1
232#define G4X_P1_DISPLAY_PORT_MAX 2
233#define G4X_P2_DISPLAY_PORT_SLOW 10
234#define G4X_P2_DISPLAY_PORT_FAST 10
235#define G4X_P2_DISPLAY_PORT_LIMIT 0
236
2c07245f
ZW
237/* IGDNG */
238/* as we calculate clock using (register_value + 2) for
239 N/M1/M2, so here the range value for them is (actual_value-2).
240 */
241#define IGDNG_DOT_MIN 25000
242#define IGDNG_DOT_MAX 350000
243#define IGDNG_VCO_MIN 1760000
244#define IGDNG_VCO_MAX 3510000
245#define IGDNG_N_MIN 1
246#define IGDNG_N_MAX 5
247#define IGDNG_M_MIN 79
248#define IGDNG_M_MAX 118
249#define IGDNG_M1_MIN 12
250#define IGDNG_M1_MAX 23
251#define IGDNG_M2_MIN 5
252#define IGDNG_M2_MAX 9
253#define IGDNG_P_SDVO_DAC_MIN 5
254#define IGDNG_P_SDVO_DAC_MAX 80
255#define IGDNG_P_LVDS_MIN 28
256#define IGDNG_P_LVDS_MAX 112
257#define IGDNG_P1_MIN 1
258#define IGDNG_P1_MAX 8
259#define IGDNG_P2_SDVO_DAC_SLOW 10
260#define IGDNG_P2_SDVO_DAC_FAST 5
261#define IGDNG_P2_LVDS_SLOW 14 /* single channel */
262#define IGDNG_P2_LVDS_FAST 7 /* double channel */
263#define IGDNG_P2_DOT_LIMIT 225000 /* 225Mhz */
264
d4906093
ML
265static bool
266intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
267 int target, int refclk, intel_clock_t *best_clock);
268static bool
652c393a
JB
269intel_find_best_reduced_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
270 int target, int refclk, intel_clock_t *best_clock);
271static bool
d4906093
ML
272intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
273 int target, int refclk, intel_clock_t *best_clock);
2c07245f
ZW
274static bool
275intel_igdng_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
276 int target, int refclk, intel_clock_t *best_clock);
79e53945 277
a4fc5ed6
KP
278static bool
279intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
280 int target, int refclk, intel_clock_t *best_clock);
5eb08b69
ZW
281static bool
282intel_find_pll_igdng_dp(const intel_limit_t *, struct drm_crtc *crtc,
283 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 284
e4b36699 285static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
286 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
287 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
288 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
289 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
290 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
291 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
292 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
293 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
294 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
295 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 296 .find_pll = intel_find_best_PLL,
652c393a 297 .find_reduced_pll = intel_find_best_reduced_PLL,
e4b36699
KP
298};
299
300static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
301 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
302 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
303 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
304 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
305 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
306 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
307 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
308 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
309 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
310 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 311 .find_pll = intel_find_best_PLL,
652c393a 312 .find_reduced_pll = intel_find_best_reduced_PLL,
e4b36699
KP
313};
314
315static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
316 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
317 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
318 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
319 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
320 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
321 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
322 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
323 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
324 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
325 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 326 .find_pll = intel_find_best_PLL,
652c393a 327 .find_reduced_pll = intel_find_best_reduced_PLL,
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
331 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
332 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
333 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
334 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
335 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
336 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
337 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
338 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
339 /* The single-channel range is 25-112Mhz, and dual-channel
340 * is 80-224Mhz. Prefer single channel as much as possible.
341 */
342 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
343 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 344 .find_pll = intel_find_best_PLL,
652c393a 345 .find_reduced_pll = intel_find_best_reduced_PLL,
e4b36699
KP
346};
347
044c7c41 348 /* below parameter and function is for G4X Chipset Family*/
e4b36699 349static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
350 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
351 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
352 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
353 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
354 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
355 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
356 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
357 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
358 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
359 .p2_slow = G4X_P2_SDVO_SLOW,
360 .p2_fast = G4X_P2_SDVO_FAST
361 },
d4906093 362 .find_pll = intel_g4x_find_best_PLL,
652c393a 363 .find_reduced_pll = intel_g4x_find_best_PLL,
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
367 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
368 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
369 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
370 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
371 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
372 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
373 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
374 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
375 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
376 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
377 .p2_fast = G4X_P2_HDMI_DAC_FAST
378 },
d4906093 379 .find_pll = intel_g4x_find_best_PLL,
652c393a 380 .find_reduced_pll = intel_g4x_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
384 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
385 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
386 .vco = { .min = G4X_VCO_MIN,
387 .max = G4X_VCO_MAX },
388 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
389 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
390 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
391 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
392 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
393 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
394 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
395 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
396 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
397 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
398 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
399 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
400 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
401 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
402 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
403 },
d4906093 404 .find_pll = intel_g4x_find_best_PLL,
652c393a 405 .find_reduced_pll = intel_g4x_find_best_PLL,
e4b36699
KP
406};
407
408static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
409 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
410 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
411 .vco = { .min = G4X_VCO_MIN,
412 .max = G4X_VCO_MAX },
413 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
414 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
415 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
416 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
417 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
418 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
419 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
420 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
421 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
422 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
423 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
424 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
425 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
426 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
427 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
428 },
d4906093 429 .find_pll = intel_g4x_find_best_PLL,
652c393a 430 .find_reduced_pll = intel_g4x_find_best_PLL,
e4b36699
KP
431};
432
433static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
434 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
435 .max = G4X_DOT_DISPLAY_PORT_MAX },
436 .vco = { .min = G4X_VCO_MIN,
437 .max = G4X_VCO_MAX},
438 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
439 .max = G4X_N_DISPLAY_PORT_MAX },
440 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
441 .max = G4X_M_DISPLAY_PORT_MAX },
442 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
443 .max = G4X_M1_DISPLAY_PORT_MAX },
444 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
445 .max = G4X_M2_DISPLAY_PORT_MAX },
446 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
447 .max = G4X_P_DISPLAY_PORT_MAX },
448 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
449 .max = G4X_P1_DISPLAY_PORT_MAX},
450 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
451 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
452 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
453 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
454};
455
456static const intel_limit_t intel_limits_igd_sdvo = {
2177832f
SL
457 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
458 .vco = { .min = IGD_VCO_MIN, .max = IGD_VCO_MAX },
459 .n = { .min = IGD_N_MIN, .max = IGD_N_MAX },
460 .m = { .min = IGD_M_MIN, .max = IGD_M_MAX },
461 .m1 = { .min = IGD_M1_MIN, .max = IGD_M1_MAX },
462 .m2 = { .min = IGD_M2_MIN, .max = IGD_M2_MAX },
463 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
464 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
465 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
466 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 467 .find_pll = intel_find_best_PLL,
652c393a 468 .find_reduced_pll = intel_find_best_reduced_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_igd_lvds = {
2177832f
SL
472 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
473 .vco = { .min = IGD_VCO_MIN, .max = IGD_VCO_MAX },
474 .n = { .min = IGD_N_MIN, .max = IGD_N_MAX },
475 .m = { .min = IGD_M_MIN, .max = IGD_M_MAX },
476 .m1 = { .min = IGD_M1_MIN, .max = IGD_M1_MAX },
477 .m2 = { .min = IGD_M2_MIN, .max = IGD_M2_MAX },
478 .p = { .min = IGD_P_LVDS_MIN, .max = IGD_P_LVDS_MAX },
479 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
480 /* IGD only supports single-channel mode. */
481 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
482 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 483 .find_pll = intel_find_best_PLL,
652c393a 484 .find_reduced_pll = intel_find_best_reduced_PLL,
e4b36699
KP
485};
486
487static const intel_limit_t intel_limits_igdng_sdvo = {
2c07245f
ZW
488 .dot = { .min = IGDNG_DOT_MIN, .max = IGDNG_DOT_MAX },
489 .vco = { .min = IGDNG_VCO_MIN, .max = IGDNG_VCO_MAX },
490 .n = { .min = IGDNG_N_MIN, .max = IGDNG_N_MAX },
491 .m = { .min = IGDNG_M_MIN, .max = IGDNG_M_MAX },
492 .m1 = { .min = IGDNG_M1_MIN, .max = IGDNG_M1_MAX },
493 .m2 = { .min = IGDNG_M2_MIN, .max = IGDNG_M2_MAX },
494 .p = { .min = IGDNG_P_SDVO_DAC_MIN, .max = IGDNG_P_SDVO_DAC_MAX },
495 .p1 = { .min = IGDNG_P1_MIN, .max = IGDNG_P1_MAX },
496 .p2 = { .dot_limit = IGDNG_P2_DOT_LIMIT,
497 .p2_slow = IGDNG_P2_SDVO_DAC_SLOW,
498 .p2_fast = IGDNG_P2_SDVO_DAC_FAST },
499 .find_pll = intel_igdng_find_best_PLL,
e4b36699
KP
500};
501
502static const intel_limit_t intel_limits_igdng_lvds = {
2c07245f
ZW
503 .dot = { .min = IGDNG_DOT_MIN, .max = IGDNG_DOT_MAX },
504 .vco = { .min = IGDNG_VCO_MIN, .max = IGDNG_VCO_MAX },
505 .n = { .min = IGDNG_N_MIN, .max = IGDNG_N_MAX },
506 .m = { .min = IGDNG_M_MIN, .max = IGDNG_M_MAX },
507 .m1 = { .min = IGDNG_M1_MIN, .max = IGDNG_M1_MAX },
508 .m2 = { .min = IGDNG_M2_MIN, .max = IGDNG_M2_MAX },
509 .p = { .min = IGDNG_P_LVDS_MIN, .max = IGDNG_P_LVDS_MAX },
510 .p1 = { .min = IGDNG_P1_MIN, .max = IGDNG_P1_MAX },
511 .p2 = { .dot_limit = IGDNG_P2_DOT_LIMIT,
512 .p2_slow = IGDNG_P2_LVDS_SLOW,
513 .p2_fast = IGDNG_P2_LVDS_FAST },
514 .find_pll = intel_igdng_find_best_PLL,
79e53945
JB
515};
516
2c07245f
ZW
517static const intel_limit_t *intel_igdng_limit(struct drm_crtc *crtc)
518{
519 const intel_limit_t *limit;
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 521 limit = &intel_limits_igdng_lvds;
2c07245f 522 else
e4b36699 523 limit = &intel_limits_igdng_sdvo;
2c07245f
ZW
524
525 return limit;
526}
527
044c7c41
ML
528static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
529{
530 struct drm_device *dev = crtc->dev;
531 struct drm_i915_private *dev_priv = dev->dev_private;
532 const intel_limit_t *limit;
533
534 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
535 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
536 LVDS_CLKB_POWER_UP)
537 /* LVDS with dual channel */
e4b36699 538 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
539 else
540 /* LVDS with dual channel */
e4b36699 541 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
542 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
543 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 544 limit = &intel_limits_g4x_hdmi;
044c7c41 545 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 546 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 547 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 548 limit = &intel_limits_g4x_display_port;
044c7c41 549 } else /* The option is for other outputs */
e4b36699 550 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
551
552 return limit;
553}
554
79e53945
JB
555static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
556{
557 struct drm_device *dev = crtc->dev;
558 const intel_limit_t *limit;
559
2c07245f
ZW
560 if (IS_IGDNG(dev))
561 limit = intel_igdng_limit(crtc);
562 else if (IS_G4X(dev)) {
044c7c41 563 limit = intel_g4x_limit(crtc);
2177832f 564 } else if (IS_I9XX(dev) && !IS_IGD(dev)) {
79e53945 565 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 566 limit = &intel_limits_i9xx_lvds;
79e53945 567 else
e4b36699 568 limit = &intel_limits_i9xx_sdvo;
2177832f
SL
569 } else if (IS_IGD(dev)) {
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 571 limit = &intel_limits_igd_lvds;
2177832f 572 else
e4b36699 573 limit = &intel_limits_igd_sdvo;
79e53945
JB
574 } else {
575 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 576 limit = &intel_limits_i8xx_lvds;
79e53945 577 else
e4b36699 578 limit = &intel_limits_i8xx_dvo;
79e53945
JB
579 }
580 return limit;
581}
582
2177832f
SL
583/* m1 is reserved as 0 in IGD, n is a ring counter */
584static void igd_clock(int refclk, intel_clock_t *clock)
79e53945 585{
2177832f
SL
586 clock->m = clock->m2 + 2;
587 clock->p = clock->p1 * clock->p2;
588 clock->vco = refclk * clock->m / clock->n;
589 clock->dot = clock->vco / clock->p;
590}
591
592static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
593{
594 if (IS_IGD(dev)) {
595 igd_clock(refclk, clock);
596 return;
597 }
79e53945
JB
598 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
599 clock->p = clock->p1 * clock->p2;
600 clock->vco = refclk * clock->m / (clock->n + 2);
601 clock->dot = clock->vco / clock->p;
602}
603
79e53945
JB
604/**
605 * Returns whether any output on the specified pipe is of the specified type
606 */
607bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
608{
609 struct drm_device *dev = crtc->dev;
610 struct drm_mode_config *mode_config = &dev->mode_config;
611 struct drm_connector *l_entry;
612
613 list_for_each_entry(l_entry, &mode_config->connector_list, head) {
614 if (l_entry->encoder &&
615 l_entry->encoder->crtc == crtc) {
616 struct intel_output *intel_output = to_intel_output(l_entry);
617 if (intel_output->type == type)
618 return true;
619 }
620 }
621 return false;
622}
623
32f9d658
ZW
624struct drm_connector *
625intel_pipe_get_output (struct drm_crtc *crtc)
626{
627 struct drm_device *dev = crtc->dev;
628 struct drm_mode_config *mode_config = &dev->mode_config;
629 struct drm_connector *l_entry, *ret = NULL;
630
631 list_for_each_entry(l_entry, &mode_config->connector_list, head) {
632 if (l_entry->encoder &&
633 l_entry->encoder->crtc == crtc) {
634 ret = l_entry;
635 break;
636 }
637 }
638 return ret;
639}
640
7c04d1d9 641#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
642/**
643 * Returns whether the given set of divisors are valid for a given refclk with
644 * the given connectors.
645 */
646
647static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
648{
649 const intel_limit_t *limit = intel_limit (crtc);
2177832f 650 struct drm_device *dev = crtc->dev;
79e53945
JB
651
652 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
653 INTELPllInvalid ("p1 out of range\n");
654 if (clock->p < limit->p.min || limit->p.max < clock->p)
655 INTELPllInvalid ("p out of range\n");
656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
657 INTELPllInvalid ("m2 out of range\n");
658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
659 INTELPllInvalid ("m1 out of range\n");
2177832f 660 if (clock->m1 <= clock->m2 && !IS_IGD(dev))
79e53945
JB
661 INTELPllInvalid ("m1 <= m2\n");
662 if (clock->m < limit->m.min || limit->m.max < clock->m)
663 INTELPllInvalid ("m out of range\n");
664 if (clock->n < limit->n.min || limit->n.max < clock->n)
665 INTELPllInvalid ("n out of range\n");
666 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
667 INTELPllInvalid ("vco out of range\n");
668 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
669 * connector, etc., rather than just a single range.
670 */
671 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
672 INTELPllInvalid ("dot out of range\n");
673
674 return true;
675}
676
d4906093
ML
677static bool
678intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *best_clock)
680
79e53945
JB
681{
682 struct drm_device *dev = crtc->dev;
683 struct drm_i915_private *dev_priv = dev->dev_private;
684 intel_clock_t clock;
79e53945
JB
685 int err = target;
686
bc5e5718 687 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 688 (I915_READ(LVDS)) != 0) {
79e53945
JB
689 /*
690 * For LVDS, if the panel is on, just rely on its current
691 * settings for dual-channel. We haven't figured out how to
692 * reliably set up different single/dual channel state, if we
693 * even can.
694 */
695 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
696 LVDS_CLKB_POWER_UP)
697 clock.p2 = limit->p2.p2_fast;
698 else
699 clock.p2 = limit->p2.p2_slow;
700 } else {
701 if (target < limit->p2.dot_limit)
702 clock.p2 = limit->p2.p2_slow;
703 else
704 clock.p2 = limit->p2.p2_fast;
705 }
706
707 memset (best_clock, 0, sizeof (*best_clock));
708
652c393a
JB
709 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
711 clock.m1++) {
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
714 /* m1 is always 0 in IGD */
715 if (clock.m2 >= clock.m1 && !IS_IGD(dev))
716 break;
717 for (clock.n = limit->n.min;
718 clock.n <= limit->n.max; clock.n++) {
79e53945
JB
719 int this_err;
720
2177832f 721 intel_clock(dev, refclk, &clock);
79e53945
JB
722
723 if (!intel_PLL_is_valid(crtc, &clock))
724 continue;
725
726 this_err = abs(clock.dot - target);
727 if (this_err < err) {
728 *best_clock = clock;
729 err = this_err;
730 }
731 }
732 }
733 }
734 }
735
736 return (err != target);
737}
738
652c393a
JB
739
740static bool
741intel_find_best_reduced_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
742 int target, int refclk, intel_clock_t *best_clock)
743
744{
745 struct drm_device *dev = crtc->dev;
746 intel_clock_t clock;
747 int err = target;
748 bool found = false;
749
750 memcpy(&clock, best_clock, sizeof(intel_clock_t));
751
752 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
753 for (clock.m2 = limit->m2.min; clock.m2 <= limit->m2.max; clock.m2++) {
754 /* m1 is always 0 in IGD */
755 if (clock.m2 >= clock.m1 && !IS_IGD(dev))
756 break;
757 for (clock.n = limit->n.min; clock.n <= limit->n.max;
758 clock.n++) {
759 int this_err;
760
761 intel_clock(dev, refclk, &clock);
762
763 if (!intel_PLL_is_valid(crtc, &clock))
764 continue;
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 found = true;
771 }
772 }
773 }
774 }
775
776 return found;
777}
778
d4906093
ML
779static bool
780intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
781 int target, int refclk, intel_clock_t *best_clock)
782{
783 struct drm_device *dev = crtc->dev;
784 struct drm_i915_private *dev_priv = dev->dev_private;
785 intel_clock_t clock;
786 int max_n;
787 bool found;
788 /* approximately equals target * 0.00488 */
789 int err_most = (target >> 8) + (target >> 10);
790 found = false;
791
792 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
793 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
794 LVDS_CLKB_POWER_UP)
795 clock.p2 = limit->p2.p2_fast;
796 else
797 clock.p2 = limit->p2.p2_slow;
798 } else {
799 if (target < limit->p2.dot_limit)
800 clock.p2 = limit->p2.p2_slow;
801 else
802 clock.p2 = limit->p2.p2_fast;
803 }
804
805 memset(best_clock, 0, sizeof(*best_clock));
806 max_n = limit->n.max;
807 /* based on hardware requriment prefer smaller n to precision */
808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
652c393a 809 /* based on hardware requirment prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
2177832f 818 intel_clock(dev, refclk, &clock);
d4906093
ML
819 if (!intel_PLL_is_valid(crtc, &clock))
820 continue;
821 this_err = abs(clock.dot - target) ;
822 if (this_err < err_most) {
823 *best_clock = clock;
824 err_most = this_err;
825 max_n = clock.n;
826 found = true;
827 }
828 }
829 }
830 }
831 }
2c07245f
ZW
832 return found;
833}
834
5eb08b69
ZW
835static bool
836intel_find_pll_igdng_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
837 int target, int refclk, intel_clock_t *best_clock)
838{
839 struct drm_device *dev = crtc->dev;
840 intel_clock_t clock;
841 if (target < 200000) {
842 clock.n = 1;
843 clock.p1 = 2;
844 clock.p2 = 10;
845 clock.m1 = 12;
846 clock.m2 = 9;
847 } else {
848 clock.n = 2;
849 clock.p1 = 1;
850 clock.p2 = 10;
851 clock.m1 = 14;
852 clock.m2 = 8;
853 }
854 intel_clock(dev, refclk, &clock);
855 memcpy(best_clock, &clock, sizeof(intel_clock_t));
856 return true;
857}
858
2c07245f
ZW
859static bool
860intel_igdng_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
861 int target, int refclk, intel_clock_t *best_clock)
862{
863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 intel_clock_t clock;
2c07245f 866 int err_most = 47;
4bfe6b68 867 int err_min = 10000;
2c07245f 868
32f9d658
ZW
869 /* eDP has only 2 clock choice, no n/m/p setting */
870 if (HAS_eDP)
871 return true;
872
5eb08b69
ZW
873 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
874 return intel_find_pll_igdng_dp(limit, crtc, target,
875 refclk, best_clock);
876
2c07245f 877 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b09aea7f 878 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
2c07245f
ZW
879 LVDS_CLKB_POWER_UP)
880 clock.p2 = limit->p2.p2_fast;
881 else
882 clock.p2 = limit->p2.p2_slow;
883 } else {
884 if (target < limit->p2.dot_limit)
885 clock.p2 = limit->p2.p2_slow;
886 else
887 clock.p2 = limit->p2.p2_fast;
888 }
889
890 memset(best_clock, 0, sizeof(*best_clock));
652c393a
JB
891 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
892 /* based on hardware requriment prefer smaller n to precision */
4bfe6b68 893 for (clock.n = limit->n.min; clock.n <= limit->n.max; clock.n++) {
652c393a
JB
894 /* based on hardware requirment prefere larger m1,m2 */
895 for (clock.m1 = limit->m1.max;
896 clock.m1 >= limit->m1.min; clock.m1--) {
897 for (clock.m2 = limit->m2.max;
898 clock.m2 >= limit->m2.min; clock.m2--) {
2c07245f 899 int this_err;
d4906093 900
2c07245f
ZW
901 intel_clock(dev, refclk, &clock);
902 if (!intel_PLL_is_valid(crtc, &clock))
903 continue;
904 this_err = abs((10000 - (target*10000/clock.dot)));
905 if (this_err < err_most) {
906 *best_clock = clock;
2c07245f
ZW
907 /* found on first matching */
908 goto out;
4bfe6b68
ZW
909 } else if (this_err < err_min) {
910 *best_clock = clock;
911 err_min = this_err;
2c07245f
ZW
912 }
913 }
914 }
915 }
916 }
917out:
4bfe6b68 918 return true;
d4906093
ML
919}
920
a4fc5ed6
KP
921/* DisplayPort has only two frequencies, 162MHz and 270MHz */
922static bool
923intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
924 int target, int refclk, intel_clock_t *best_clock)
925{
926 intel_clock_t clock;
927 if (target < 200000) {
a4fc5ed6
KP
928 clock.p1 = 2;
929 clock.p2 = 10;
b3d25495
KP
930 clock.n = 2;
931 clock.m1 = 23;
932 clock.m2 = 8;
a4fc5ed6 933 } else {
a4fc5ed6
KP
934 clock.p1 = 1;
935 clock.p2 = 10;
b3d25495
KP
936 clock.n = 1;
937 clock.m1 = 14;
938 clock.m2 = 2;
a4fc5ed6 939 }
b3d25495
KP
940 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
941 clock.p = (clock.p1 * clock.p2);
942 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
fe798b97 943 clock.vco = 0;
a4fc5ed6
KP
944 memcpy(best_clock, &clock, sizeof(intel_clock_t));
945 return true;
946}
947
79e53945
JB
948void
949intel_wait_for_vblank(struct drm_device *dev)
950{
951 /* Wait for 20ms, i.e. one cycle at 50hz. */
580982d3 952 mdelay(20);
79e53945
JB
953}
954
80824003
JB
955/* Parameters have changed, update FBC info */
956static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
957{
958 struct drm_device *dev = crtc->dev;
959 struct drm_i915_private *dev_priv = dev->dev_private;
960 struct drm_framebuffer *fb = crtc->fb;
961 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
962 struct drm_i915_gem_object *obj_priv = intel_fb->obj->driver_private;
963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
964 int plane, i;
965 u32 fbc_ctl, fbc_ctl2;
966
967 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
968
969 if (fb->pitch < dev_priv->cfb_pitch)
970 dev_priv->cfb_pitch = fb->pitch;
971
972 /* FBC_CTL wants 64B units */
973 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
974 dev_priv->cfb_fence = obj_priv->fence_reg;
975 dev_priv->cfb_plane = intel_crtc->plane;
976 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
977
978 /* Clear old tags */
979 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
980 I915_WRITE(FBC_TAG + (i * 4), 0);
981
982 /* Set it up... */
983 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
984 if (obj_priv->tiling_mode != I915_TILING_NONE)
985 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
986 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
987 I915_WRITE(FBC_FENCE_OFF, crtc->y);
988
989 /* enable it... */
990 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
991 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
992 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
993 if (obj_priv->tiling_mode != I915_TILING_NONE)
994 fbc_ctl |= dev_priv->cfb_fence;
995 I915_WRITE(FBC_CONTROL, fbc_ctl);
996
997 DRM_DEBUG("enabled FBC, pitch %ld, yoff %d, plane %d, ",
998 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
999}
1000
1001void i8xx_disable_fbc(struct drm_device *dev)
1002{
1003 struct drm_i915_private *dev_priv = dev->dev_private;
1004 u32 fbc_ctl;
1005
c1a1cdc1
JB
1006 if (!I915_HAS_FBC(dev))
1007 return;
1008
80824003
JB
1009 /* Disable compression */
1010 fbc_ctl = I915_READ(FBC_CONTROL);
1011 fbc_ctl &= ~FBC_CTL_EN;
1012 I915_WRITE(FBC_CONTROL, fbc_ctl);
1013
1014 /* Wait for compressing bit to clear */
1015 while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING)
1016 ; /* nothing */
1017
1018 intel_wait_for_vblank(dev);
1019
1020 DRM_DEBUG("disabled FBC\n");
1021}
1022
1023static bool i8xx_fbc_enabled(struct drm_crtc *crtc)
1024{
1025 struct drm_device *dev = crtc->dev;
1026 struct drm_i915_private *dev_priv = dev->dev_private;
1027
1028 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1029}
1030
74dff282
JB
1031static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1032{
1033 struct drm_device *dev = crtc->dev;
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 struct drm_framebuffer *fb = crtc->fb;
1036 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1037 struct drm_i915_gem_object *obj_priv = intel_fb->obj->driver_private;
1038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1039 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1040 DPFC_CTL_PLANEB);
1041 unsigned long stall_watermark = 200;
1042 u32 dpfc_ctl;
1043
1044 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1045 dev_priv->cfb_fence = obj_priv->fence_reg;
1046 dev_priv->cfb_plane = intel_crtc->plane;
1047
1048 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1049 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1050 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1051 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1052 } else {
1053 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1054 }
1055
1056 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1057 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1058 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1059 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1060 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1061
1062 /* enable it... */
1063 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1064
1065 DRM_DEBUG("enabled fbc on plane %d\n", intel_crtc->plane);
1066}
1067
1068void g4x_disable_fbc(struct drm_device *dev)
1069{
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 u32 dpfc_ctl;
1072
1073 /* Disable compression */
1074 dpfc_ctl = I915_READ(DPFC_CONTROL);
1075 dpfc_ctl &= ~DPFC_CTL_EN;
1076 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1077 intel_wait_for_vblank(dev);
1078
1079 DRM_DEBUG("disabled FBC\n");
1080}
1081
1082static bool g4x_fbc_enabled(struct drm_crtc *crtc)
1083{
1084 struct drm_device *dev = crtc->dev;
1085 struct drm_i915_private *dev_priv = dev->dev_private;
1086
1087 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1088}
1089
80824003
JB
1090/**
1091 * intel_update_fbc - enable/disable FBC as needed
1092 * @crtc: CRTC to point the compressor at
1093 * @mode: mode in use
1094 *
1095 * Set up the framebuffer compression hardware at mode set time. We
1096 * enable it if possible:
1097 * - plane A only (on pre-965)
1098 * - no pixel mulitply/line duplication
1099 * - no alpha buffer discard
1100 * - no dual wide
1101 * - framebuffer <= 2048 in width, 1536 in height
1102 *
1103 * We can't assume that any compression will take place (worst case),
1104 * so the compressed buffer has to be the same size as the uncompressed
1105 * one. It also must reside (along with the line length buffer) in
1106 * stolen memory.
1107 *
1108 * We need to enable/disable FBC on a global basis.
1109 */
1110static void intel_update_fbc(struct drm_crtc *crtc,
1111 struct drm_display_mode *mode)
1112{
1113 struct drm_device *dev = crtc->dev;
1114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 struct drm_framebuffer *fb = crtc->fb;
1116 struct intel_framebuffer *intel_fb;
1117 struct drm_i915_gem_object *obj_priv;
1118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1119 int plane = intel_crtc->plane;
1120
1121 if (!i915_powersave)
1122 return;
1123
e70236a8
JB
1124 if (!dev_priv->display.fbc_enabled ||
1125 !dev_priv->display.enable_fbc ||
1126 !dev_priv->display.disable_fbc)
1127 return;
1128
80824003
JB
1129 if (!crtc->fb)
1130 return;
1131
1132 intel_fb = to_intel_framebuffer(fb);
1133 obj_priv = intel_fb->obj->driver_private;
1134
1135 /*
1136 * If FBC is already on, we just have to verify that we can
1137 * keep it that way...
1138 * Need to disable if:
1139 * - changing FBC params (stride, fence, mode)
1140 * - new fb is too large to fit in compressed buffer
1141 * - going to an unsupported config (interlace, pixel multiply, etc.)
1142 */
1143 if (intel_fb->obj->size > dev_priv->cfb_size) {
1144 DRM_DEBUG("framebuffer too large, disabling compression\n");
1145 goto out_disable;
1146 }
1147 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1148 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
1149 DRM_DEBUG("mode incompatible with compression, disabling\n");
1150 goto out_disable;
1151 }
1152 if ((mode->hdisplay > 2048) ||
1153 (mode->vdisplay > 1536)) {
1154 DRM_DEBUG("mode too large for compression, disabling\n");
1155 goto out_disable;
1156 }
74dff282 1157 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
80824003
JB
1158 DRM_DEBUG("plane not 0, disabling compression\n");
1159 goto out_disable;
1160 }
1161 if (obj_priv->tiling_mode != I915_TILING_X) {
1162 DRM_DEBUG("framebuffer not tiled, disabling compression\n");
1163 goto out_disable;
1164 }
1165
e70236a8 1166 if (dev_priv->display.fbc_enabled(crtc)) {
80824003
JB
1167 /* We can re-enable it in this case, but need to update pitch */
1168 if (fb->pitch > dev_priv->cfb_pitch)
e70236a8 1169 dev_priv->display.disable_fbc(dev);
80824003 1170 if (obj_priv->fence_reg != dev_priv->cfb_fence)
e70236a8 1171 dev_priv->display.disable_fbc(dev);
80824003 1172 if (plane != dev_priv->cfb_plane)
e70236a8 1173 dev_priv->display.disable_fbc(dev);
80824003
JB
1174 }
1175
e70236a8 1176 if (!dev_priv->display.fbc_enabled(crtc)) {
80824003 1177 /* Now try to turn it back on if possible */
e70236a8 1178 dev_priv->display.enable_fbc(crtc, 500);
80824003
JB
1179 }
1180
1181 return;
1182
1183out_disable:
1184 DRM_DEBUG("unsupported config, disabling FBC\n");
1185 /* Multiple disables should be harmless */
e70236a8
JB
1186 if (dev_priv->display.fbc_enabled(crtc))
1187 dev_priv->display.disable_fbc(dev);
80824003
JB
1188}
1189
5c3b82e2 1190static int
3c4fdcfb
KH
1191intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1192 struct drm_framebuffer *old_fb)
79e53945
JB
1193{
1194 struct drm_device *dev = crtc->dev;
1195 struct drm_i915_private *dev_priv = dev->dev_private;
1196 struct drm_i915_master_private *master_priv;
1197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1198 struct intel_framebuffer *intel_fb;
1199 struct drm_i915_gem_object *obj_priv;
1200 struct drm_gem_object *obj;
1201 int pipe = intel_crtc->pipe;
80824003 1202 int plane = intel_crtc->plane;
79e53945 1203 unsigned long Start, Offset;
80824003
JB
1204 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1205 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1206 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1207 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1208 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
3c4fdcfb 1209 u32 dspcntr, alignment;
5c3b82e2 1210 int ret;
79e53945
JB
1211
1212 /* no fb bound */
1213 if (!crtc->fb) {
1214 DRM_DEBUG("No FB bound\n");
5c3b82e2
CW
1215 return 0;
1216 }
1217
80824003 1218 switch (plane) {
5c3b82e2
CW
1219 case 0:
1220 case 1:
1221 break;
1222 default:
80824003 1223 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
5c3b82e2 1224 return -EINVAL;
79e53945
JB
1225 }
1226
1227 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945
JB
1228 obj = intel_fb->obj;
1229 obj_priv = obj->driver_private;
1230
3c4fdcfb
KH
1231 switch (obj_priv->tiling_mode) {
1232 case I915_TILING_NONE:
1233 alignment = 64 * 1024;
1234 break;
1235 case I915_TILING_X:
2ebed176
CW
1236 /* pin() will align the object as required by fence */
1237 alignment = 0;
3c4fdcfb
KH
1238 break;
1239 case I915_TILING_Y:
1240 /* FIXME: Is this true? */
1241 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
5c3b82e2 1242 return -EINVAL;
3c4fdcfb
KH
1243 default:
1244 BUG();
1245 }
1246
5c3b82e2 1247 mutex_lock(&dev->struct_mutex);
8c4b8c3f 1248 ret = i915_gem_object_pin(obj, alignment);
5c3b82e2
CW
1249 if (ret != 0) {
1250 mutex_unlock(&dev->struct_mutex);
1251 return ret;
1252 }
79e53945 1253
8c4b8c3f 1254 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
5c3b82e2 1255 if (ret != 0) {
8c4b8c3f 1256 i915_gem_object_unpin(obj);
5c3b82e2
CW
1257 mutex_unlock(&dev->struct_mutex);
1258 return ret;
1259 }
79e53945 1260
0d9c7789
CW
1261 /* Install a fence for tiled scan-out. Pre-i965 always needs a fence,
1262 * whereas 965+ only requires a fence if using framebuffer compression.
1263 * For simplicity, we always install a fence as the cost is not that onerous.
1264 */
1265 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
8c4b8c3f
CW
1266 obj_priv->tiling_mode != I915_TILING_NONE) {
1267 ret = i915_gem_object_get_fence_reg(obj);
1268 if (ret != 0) {
1269 i915_gem_object_unpin(obj);
1270 mutex_unlock(&dev->struct_mutex);
1271 return ret;
1272 }
1273 }
1274
79e53945 1275 dspcntr = I915_READ(dspcntr_reg);
712531bf
JB
1276 /* Mask out pixel format bits in case we change it */
1277 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
79e53945
JB
1278 switch (crtc->fb->bits_per_pixel) {
1279 case 8:
1280 dspcntr |= DISPPLANE_8BPP;
1281 break;
1282 case 16:
1283 if (crtc->fb->depth == 15)
1284 dspcntr |= DISPPLANE_15_16BPP;
1285 else
1286 dspcntr |= DISPPLANE_16BPP;
1287 break;
1288 case 24:
1289 case 32:
1290 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1291 break;
1292 default:
1293 DRM_ERROR("Unknown color depth\n");
8c4b8c3f 1294 i915_gem_object_unpin(obj);
5c3b82e2
CW
1295 mutex_unlock(&dev->struct_mutex);
1296 return -EINVAL;
79e53945 1297 }
f544847f
JB
1298 if (IS_I965G(dev)) {
1299 if (obj_priv->tiling_mode != I915_TILING_NONE)
1300 dspcntr |= DISPPLANE_TILED;
1301 else
1302 dspcntr &= ~DISPPLANE_TILED;
1303 }
1304
553bd149
ZW
1305 if (IS_IGDNG(dev))
1306 /* must disable */
1307 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1308
79e53945
JB
1309 I915_WRITE(dspcntr_reg, dspcntr);
1310
5c3b82e2
CW
1311 Start = obj_priv->gtt_offset;
1312 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1313
79e53945 1314 DRM_DEBUG("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
5c3b82e2 1315 I915_WRITE(dspstride, crtc->fb->pitch);
79e53945
JB
1316 if (IS_I965G(dev)) {
1317 I915_WRITE(dspbase, Offset);
1318 I915_READ(dspbase);
1319 I915_WRITE(dspsurf, Start);
1320 I915_READ(dspsurf);
f544847f 1321 I915_WRITE(dsptileoff, (y << 16) | x);
79e53945
JB
1322 } else {
1323 I915_WRITE(dspbase, Start + Offset);
1324 I915_READ(dspbase);
1325 }
1326
74dff282 1327 if ((IS_I965G(dev) || plane == 0))
edb81956
JB
1328 intel_update_fbc(crtc, &crtc->mode);
1329
3c4fdcfb
KH
1330 intel_wait_for_vblank(dev);
1331
1332 if (old_fb) {
1333 intel_fb = to_intel_framebuffer(old_fb);
652c393a 1334 obj_priv = intel_fb->obj->driver_private;
3c4fdcfb
KH
1335 i915_gem_object_unpin(intel_fb->obj);
1336 }
652c393a
JB
1337 intel_increase_pllclock(crtc, true);
1338
5c3b82e2 1339 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1340
1341 if (!dev->primary->master)
5c3b82e2 1342 return 0;
79e53945
JB
1343
1344 master_priv = dev->primary->master->driver_priv;
1345 if (!master_priv->sarea_priv)
5c3b82e2 1346 return 0;
79e53945 1347
5c3b82e2 1348 if (pipe) {
79e53945
JB
1349 master_priv->sarea_priv->pipeB_x = x;
1350 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1351 } else {
1352 master_priv->sarea_priv->pipeA_x = x;
1353 master_priv->sarea_priv->pipeA_y = y;
79e53945 1354 }
5c3b82e2
CW
1355
1356 return 0;
79e53945
JB
1357}
1358
24f119c7
ZW
1359/* Disable the VGA plane that we never use */
1360static void i915_disable_vga (struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363 u8 sr1;
1364 u32 vga_reg;
1365
1366 if (IS_IGDNG(dev))
1367 vga_reg = CPU_VGACNTRL;
1368 else
1369 vga_reg = VGACNTRL;
1370
1371 if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
1372 return;
1373
1374 I915_WRITE8(VGA_SR_INDEX, 1);
1375 sr1 = I915_READ8(VGA_SR_DATA);
1376 I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
1377 udelay(100);
1378
1379 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
1380}
1381
32f9d658
ZW
1382static void igdng_disable_pll_edp (struct drm_crtc *crtc)
1383{
1384 struct drm_device *dev = crtc->dev;
1385 struct drm_i915_private *dev_priv = dev->dev_private;
1386 u32 dpa_ctl;
1387
1388 DRM_DEBUG("\n");
1389 dpa_ctl = I915_READ(DP_A);
1390 dpa_ctl &= ~DP_PLL_ENABLE;
1391 I915_WRITE(DP_A, dpa_ctl);
1392}
1393
1394static void igdng_enable_pll_edp (struct drm_crtc *crtc)
1395{
1396 struct drm_device *dev = crtc->dev;
1397 struct drm_i915_private *dev_priv = dev->dev_private;
1398 u32 dpa_ctl;
1399
1400 dpa_ctl = I915_READ(DP_A);
1401 dpa_ctl |= DP_PLL_ENABLE;
1402 I915_WRITE(DP_A, dpa_ctl);
1403 udelay(200);
1404}
1405
1406
1407static void igdng_set_pll_edp (struct drm_crtc *crtc, int clock)
1408{
1409 struct drm_device *dev = crtc->dev;
1410 struct drm_i915_private *dev_priv = dev->dev_private;
1411 u32 dpa_ctl;
1412
1413 DRM_DEBUG("eDP PLL enable for clock %d\n", clock);
1414 dpa_ctl = I915_READ(DP_A);
1415 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1416
1417 if (clock < 200000) {
1418 u32 temp;
1419 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1420 /* workaround for 160Mhz:
1421 1) program 0x4600c bits 15:0 = 0x8124
1422 2) program 0x46010 bit 0 = 1
1423 3) program 0x46034 bit 24 = 1
1424 4) program 0x64000 bit 14 = 1
1425 */
1426 temp = I915_READ(0x4600c);
1427 temp &= 0xffff0000;
1428 I915_WRITE(0x4600c, temp | 0x8124);
1429
1430 temp = I915_READ(0x46010);
1431 I915_WRITE(0x46010, temp | 1);
1432
1433 temp = I915_READ(0x46034);
1434 I915_WRITE(0x46034, temp | (1 << 24));
1435 } else {
1436 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1437 }
1438 I915_WRITE(DP_A, dpa_ctl);
1439
1440 udelay(500);
1441}
1442
2c07245f
ZW
1443static void igdng_crtc_dpms(struct drm_crtc *crtc, int mode)
1444{
1445 struct drm_device *dev = crtc->dev;
1446 struct drm_i915_private *dev_priv = dev->dev_private;
1447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1448 int pipe = intel_crtc->pipe;
7662c8bd 1449 int plane = intel_crtc->plane;
2c07245f
ZW
1450 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1451 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1452 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1453 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1454 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1455 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1456 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1457 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1458 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1459 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
249c0e64 1460 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
8dd81a38 1461 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
2c07245f
ZW
1462 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1463 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1464 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1465 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1466 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1467 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1468 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1469 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1470 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1471 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1472 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1473 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
1474 u32 temp;
249c0e64 1475 int tries = 5, j, n;
79e53945 1476
2c07245f
ZW
1477 /* XXX: When our outputs are all unaware of DPMS modes other than off
1478 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1479 */
1480 switch (mode) {
1481 case DRM_MODE_DPMS_ON:
1482 case DRM_MODE_DPMS_STANDBY:
1483 case DRM_MODE_DPMS_SUSPEND:
1484 DRM_DEBUG("crtc %d dpms on\n", pipe);
32f9d658
ZW
1485 if (HAS_eDP) {
1486 /* enable eDP PLL */
1487 igdng_enable_pll_edp(crtc);
1488 } else {
1489 /* enable PCH DPLL */
1490 temp = I915_READ(pch_dpll_reg);
1491 if ((temp & DPLL_VCO_ENABLE) == 0) {
1492 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1493 I915_READ(pch_dpll_reg);
1494 }
2c07245f 1495
32f9d658
ZW
1496 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1497 temp = I915_READ(fdi_rx_reg);
1498 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE |
1499 FDI_SEL_PCDCLK |
1500 FDI_DP_PORT_WIDTH_X4); /* default 4 lanes */
1501 I915_READ(fdi_rx_reg);
1502 udelay(200);
1503
1504 /* Enable CPU FDI TX PLL, always on for IGDNG */
1505 temp = I915_READ(fdi_tx_reg);
1506 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1507 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1508 I915_READ(fdi_tx_reg);
1509 udelay(100);
1510 }
2c07245f
ZW
1511 }
1512
8dd81a38
ZW
1513 /* Enable panel fitting for LVDS */
1514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1515 temp = I915_READ(pf_ctl_reg);
b1f60b70 1516 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
8dd81a38
ZW
1517
1518 /* currently full aspect */
1519 I915_WRITE(pf_win_pos, 0);
1520
1521 I915_WRITE(pf_win_size,
1522 (dev_priv->panel_fixed_mode->hdisplay << 16) |
1523 (dev_priv->panel_fixed_mode->vdisplay));
1524 }
1525
2c07245f
ZW
1526 /* Enable CPU pipe */
1527 temp = I915_READ(pipeconf_reg);
1528 if ((temp & PIPEACONF_ENABLE) == 0) {
1529 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1530 I915_READ(pipeconf_reg);
1531 udelay(100);
1532 }
1533
1534 /* configure and enable CPU plane */
1535 temp = I915_READ(dspcntr_reg);
1536 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1537 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1538 /* Flush the plane changes */
1539 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1540 }
1541
32f9d658
ZW
1542 if (!HAS_eDP) {
1543 /* enable CPU FDI TX and PCH FDI RX */
1544 temp = I915_READ(fdi_tx_reg);
1545 temp |= FDI_TX_ENABLE;
1546 temp |= FDI_DP_PORT_WIDTH_X4; /* default */
1547 temp &= ~FDI_LINK_TRAIN_NONE;
1548 temp |= FDI_LINK_TRAIN_PATTERN_1;
1549 I915_WRITE(fdi_tx_reg, temp);
1550 I915_READ(fdi_tx_reg);
2c07245f 1551
32f9d658
ZW
1552 temp = I915_READ(fdi_rx_reg);
1553 temp &= ~FDI_LINK_TRAIN_NONE;
1554 temp |= FDI_LINK_TRAIN_PATTERN_1;
1555 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1556 I915_READ(fdi_rx_reg);
2c07245f 1557
32f9d658 1558 udelay(150);
2c07245f 1559
32f9d658
ZW
1560 /* Train FDI. */
1561 /* umask FDI RX Interrupt symbol_lock and bit_lock bit
1562 for train result */
1563 temp = I915_READ(fdi_rx_imr_reg);
1564 temp &= ~FDI_RX_SYMBOL_LOCK;
1565 temp &= ~FDI_RX_BIT_LOCK;
1566 I915_WRITE(fdi_rx_imr_reg, temp);
1567 I915_READ(fdi_rx_imr_reg);
1568 udelay(150);
2c07245f 1569
32f9d658
ZW
1570 temp = I915_READ(fdi_rx_iir_reg);
1571 DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
2c07245f 1572
32f9d658
ZW
1573 if ((temp & FDI_RX_BIT_LOCK) == 0) {
1574 for (j = 0; j < tries; j++) {
1575 temp = I915_READ(fdi_rx_iir_reg);
1576 DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
1577 if (temp & FDI_RX_BIT_LOCK)
1578 break;
1579 udelay(200);
1580 }
1581 if (j != tries)
1582 I915_WRITE(fdi_rx_iir_reg,
1583 temp | FDI_RX_BIT_LOCK);
1584 else
1585 DRM_DEBUG("train 1 fail\n");
1586 } else {
2c07245f
ZW
1587 I915_WRITE(fdi_rx_iir_reg,
1588 temp | FDI_RX_BIT_LOCK);
32f9d658
ZW
1589 DRM_DEBUG("train 1 ok 2!\n");
1590 }
1591 temp = I915_READ(fdi_tx_reg);
1592 temp &= ~FDI_LINK_TRAIN_NONE;
1593 temp |= FDI_LINK_TRAIN_PATTERN_2;
1594 I915_WRITE(fdi_tx_reg, temp);
1595
1596 temp = I915_READ(fdi_rx_reg);
1597 temp &= ~FDI_LINK_TRAIN_NONE;
1598 temp |= FDI_LINK_TRAIN_PATTERN_2;
1599 I915_WRITE(fdi_rx_reg, temp);
2c07245f 1600
32f9d658 1601 udelay(150);
2c07245f 1602
32f9d658
ZW
1603 temp = I915_READ(fdi_rx_iir_reg);
1604 DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
2c07245f 1605
32f9d658
ZW
1606 if ((temp & FDI_RX_SYMBOL_LOCK) == 0) {
1607 for (j = 0; j < tries; j++) {
1608 temp = I915_READ(fdi_rx_iir_reg);
1609 DRM_DEBUG("FDI_RX_IIR 0x%x\n", temp);
1610 if (temp & FDI_RX_SYMBOL_LOCK)
1611 break;
1612 udelay(200);
1613 }
1614 if (j != tries) {
1615 I915_WRITE(fdi_rx_iir_reg,
1616 temp | FDI_RX_SYMBOL_LOCK);
1617 DRM_DEBUG("train 2 ok 1!\n");
1618 } else
1619 DRM_DEBUG("train 2 fail\n");
1620 } else {
2c07245f
ZW
1621 I915_WRITE(fdi_rx_iir_reg,
1622 temp | FDI_RX_SYMBOL_LOCK);
32f9d658
ZW
1623 DRM_DEBUG("train 2 ok 2!\n");
1624 }
1625 DRM_DEBUG("train done\n");
2c07245f 1626
32f9d658
ZW
1627 /* set transcoder timing */
1628 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1629 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1630 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2c07245f 1631
32f9d658
ZW
1632 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1633 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1634 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2c07245f 1635
32f9d658
ZW
1636 /* enable PCH transcoder */
1637 temp = I915_READ(transconf_reg);
1638 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
1639 I915_READ(transconf_reg);
2c07245f 1640
32f9d658
ZW
1641 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
1642 ;
2c07245f 1643
32f9d658 1644 /* enable normal */
2c07245f 1645
32f9d658
ZW
1646 temp = I915_READ(fdi_tx_reg);
1647 temp &= ~FDI_LINK_TRAIN_NONE;
1648 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1649 FDI_TX_ENHANCE_FRAME_ENABLE);
1650 I915_READ(fdi_tx_reg);
2c07245f 1651
32f9d658
ZW
1652 temp = I915_READ(fdi_rx_reg);
1653 temp &= ~FDI_LINK_TRAIN_NONE;
1654 I915_WRITE(fdi_rx_reg, temp | FDI_LINK_TRAIN_NONE |
1655 FDI_RX_ENHANCE_FRAME_ENABLE);
1656 I915_READ(fdi_rx_reg);
2c07245f 1657
32f9d658
ZW
1658 /* wait one idle pattern time */
1659 udelay(100);
1660
1661 }
2c07245f
ZW
1662
1663 intel_crtc_load_lut(crtc);
1664
1665 break;
1666 case DRM_MODE_DPMS_OFF:
1667 DRM_DEBUG("crtc %d dpms off\n", pipe);
1668
24f119c7 1669 i915_disable_vga(dev);
2c07245f
ZW
1670
1671 /* Disable display plane */
1672 temp = I915_READ(dspcntr_reg);
1673 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
1674 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
1675 /* Flush the plane changes */
1676 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1677 I915_READ(dspbase_reg);
1678 }
1679
1680 /* disable cpu pipe, disable after all planes disabled */
1681 temp = I915_READ(pipeconf_reg);
1682 if ((temp & PIPEACONF_ENABLE) != 0) {
1683 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
1684 I915_READ(pipeconf_reg);
249c0e64 1685 n = 0;
2c07245f 1686 /* wait for cpu pipe off, pipe state */
249c0e64
ZW
1687 while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
1688 n++;
1689 if (n < 60) {
1690 udelay(500);
1691 continue;
1692 } else {
1693 DRM_DEBUG("pipe %d off delay\n", pipe);
1694 break;
1695 }
1696 }
2c07245f
ZW
1697 } else
1698 DRM_DEBUG("crtc %d is disabled\n", pipe);
1699
32f9d658
ZW
1700 if (HAS_eDP) {
1701 igdng_disable_pll_edp(crtc);
1702 }
1703
2c07245f
ZW
1704 /* disable CPU FDI tx and PCH FDI rx */
1705 temp = I915_READ(fdi_tx_reg);
1706 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
1707 I915_READ(fdi_tx_reg);
1708
1709 temp = I915_READ(fdi_rx_reg);
1710 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
1711 I915_READ(fdi_rx_reg);
1712
249c0e64
ZW
1713 udelay(100);
1714
2c07245f
ZW
1715 /* still set train pattern 1 */
1716 temp = I915_READ(fdi_tx_reg);
1717 temp &= ~FDI_LINK_TRAIN_NONE;
1718 temp |= FDI_LINK_TRAIN_PATTERN_1;
1719 I915_WRITE(fdi_tx_reg, temp);
1720
1721 temp = I915_READ(fdi_rx_reg);
1722 temp &= ~FDI_LINK_TRAIN_NONE;
1723 temp |= FDI_LINK_TRAIN_PATTERN_1;
1724 I915_WRITE(fdi_rx_reg, temp);
1725
249c0e64
ZW
1726 udelay(100);
1727
2c07245f
ZW
1728 /* disable PCH transcoder */
1729 temp = I915_READ(transconf_reg);
1730 if ((temp & TRANS_ENABLE) != 0) {
1731 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
1732 I915_READ(transconf_reg);
249c0e64 1733 n = 0;
2c07245f 1734 /* wait for PCH transcoder off, transcoder state */
249c0e64
ZW
1735 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
1736 n++;
1737 if (n < 60) {
1738 udelay(500);
1739 continue;
1740 } else {
1741 DRM_DEBUG("transcoder %d off delay\n", pipe);
1742 break;
1743 }
1744 }
2c07245f
ZW
1745 }
1746
1747 /* disable PCH DPLL */
1748 temp = I915_READ(pch_dpll_reg);
1749 if ((temp & DPLL_VCO_ENABLE) != 0) {
1750 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
1751 I915_READ(pch_dpll_reg);
1752 }
1753
1754 temp = I915_READ(fdi_rx_reg);
1755 if ((temp & FDI_RX_PLL_ENABLE) != 0) {
1756 temp &= ~FDI_SEL_PCDCLK;
1757 temp &= ~FDI_RX_PLL_ENABLE;
1758 I915_WRITE(fdi_rx_reg, temp);
1759 I915_READ(fdi_rx_reg);
1760 }
1761
249c0e64
ZW
1762 /* Disable CPU FDI TX PLL */
1763 temp = I915_READ(fdi_tx_reg);
1764 if ((temp & FDI_TX_PLL_ENABLE) != 0) {
1765 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
1766 I915_READ(fdi_tx_reg);
1767 udelay(100);
1768 }
1769
1770 /* Disable PF */
1771 temp = I915_READ(pf_ctl_reg);
1772 if ((temp & PF_ENABLE) != 0) {
1773 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
1774 I915_READ(pf_ctl_reg);
1775 }
1776 I915_WRITE(pf_win_size, 0);
1777
2c07245f
ZW
1778 /* Wait for the clocks to turn off. */
1779 udelay(150);
1780 break;
1781 }
1782}
1783
02e792fb
DV
1784static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
1785{
1786 struct intel_overlay *overlay;
03f77ea5 1787 int ret;
02e792fb
DV
1788
1789 if (!enable && intel_crtc->overlay) {
1790 overlay = intel_crtc->overlay;
1791 mutex_lock(&overlay->dev->struct_mutex);
03f77ea5
DV
1792 for (;;) {
1793 ret = intel_overlay_switch_off(overlay);
1794 if (ret == 0)
1795 break;
1796
1797 ret = intel_overlay_recover_from_interrupt(overlay, 0);
1798 if (ret != 0) {
1799 /* overlay doesn't react anymore. Usually
1800 * results in a black screen and an unkillable
1801 * X server. */
1802 BUG();
1803 overlay->hw_wedged = HW_WEDGED;
1804 break;
1805 }
1806 }
02e792fb
DV
1807 mutex_unlock(&overlay->dev->struct_mutex);
1808 }
1809 /* Let userspace switch the overlay on again. In most cases userspace
1810 * has to recompute where to put it anyway. */
1811
1812 return;
1813}
1814
2c07245f 1815static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
79e53945
JB
1816{
1817 struct drm_device *dev = crtc->dev;
79e53945
JB
1818 struct drm_i915_private *dev_priv = dev->dev_private;
1819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1820 int pipe = intel_crtc->pipe;
80824003 1821 int plane = intel_crtc->plane;
79e53945 1822 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
80824003
JB
1823 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1824 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
79e53945
JB
1825 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1826 u32 temp;
79e53945
JB
1827
1828 /* XXX: When our outputs are all unaware of DPMS modes other than off
1829 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1830 */
1831 switch (mode) {
1832 case DRM_MODE_DPMS_ON:
1833 case DRM_MODE_DPMS_STANDBY:
1834 case DRM_MODE_DPMS_SUSPEND:
629598da
JB
1835 intel_update_watermarks(dev);
1836
79e53945
JB
1837 /* Enable the DPLL */
1838 temp = I915_READ(dpll_reg);
1839 if ((temp & DPLL_VCO_ENABLE) == 0) {
1840 I915_WRITE(dpll_reg, temp);
1841 I915_READ(dpll_reg);
1842 /* Wait for the clocks to stabilize. */
1843 udelay(150);
1844 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
1845 I915_READ(dpll_reg);
1846 /* Wait for the clocks to stabilize. */
1847 udelay(150);
1848 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
1849 I915_READ(dpll_reg);
1850 /* Wait for the clocks to stabilize. */
1851 udelay(150);
1852 }
1853
1854 /* Enable the pipe */
1855 temp = I915_READ(pipeconf_reg);
1856 if ((temp & PIPEACONF_ENABLE) == 0)
1857 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1858
1859 /* Enable the plane */
1860 temp = I915_READ(dspcntr_reg);
1861 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1862 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1863 /* Flush the plane changes */
1864 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1865 }
1866
1867 intel_crtc_load_lut(crtc);
1868
74dff282
JB
1869 if ((IS_I965G(dev) || plane == 0))
1870 intel_update_fbc(crtc, &crtc->mode);
80824003 1871
79e53945 1872 /* Give the overlay scaler a chance to enable if it's on this pipe */
02e792fb 1873 intel_crtc_dpms_overlay(intel_crtc, true);
79e53945
JB
1874 break;
1875 case DRM_MODE_DPMS_OFF:
7662c8bd 1876 intel_update_watermarks(dev);
02e792fb 1877
79e53945 1878 /* Give the overlay scaler a chance to disable if it's on this pipe */
02e792fb 1879 intel_crtc_dpms_overlay(intel_crtc, false);
79e53945 1880
e70236a8
JB
1881 if (dev_priv->cfb_plane == plane &&
1882 dev_priv->display.disable_fbc)
1883 dev_priv->display.disable_fbc(dev);
80824003 1884
79e53945 1885 /* Disable the VGA plane that we never use */
24f119c7 1886 i915_disable_vga(dev);
79e53945
JB
1887
1888 /* Disable display plane */
1889 temp = I915_READ(dspcntr_reg);
1890 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
1891 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
1892 /* Flush the plane changes */
1893 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1894 I915_READ(dspbase_reg);
1895 }
1896
1897 if (!IS_I9XX(dev)) {
1898 /* Wait for vblank for the disable to take effect */
1899 intel_wait_for_vblank(dev);
1900 }
1901
1902 /* Next, disable display pipes */
1903 temp = I915_READ(pipeconf_reg);
1904 if ((temp & PIPEACONF_ENABLE) != 0) {
1905 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
1906 I915_READ(pipeconf_reg);
1907 }
1908
1909 /* Wait for vblank for the disable to take effect. */
1910 intel_wait_for_vblank(dev);
1911
1912 temp = I915_READ(dpll_reg);
1913 if ((temp & DPLL_VCO_ENABLE) != 0) {
1914 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
1915 I915_READ(dpll_reg);
1916 }
1917
1918 /* Wait for the clocks to turn off. */
1919 udelay(150);
1920 break;
1921 }
2c07245f
ZW
1922}
1923
1924/**
1925 * Sets the power management mode of the pipe and plane.
1926 *
1927 * This code should probably grow support for turning the cursor off and back
1928 * on appropriately at the same time as we're turning the pipe off/on.
1929 */
1930static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
1931{
1932 struct drm_device *dev = crtc->dev;
e70236a8 1933 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
1934 struct drm_i915_master_private *master_priv;
1935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1936 int pipe = intel_crtc->pipe;
1937 bool enabled;
1938
e70236a8 1939 dev_priv->display.dpms(crtc, mode);
79e53945 1940
65655d4a
DV
1941 intel_crtc->dpms_mode = mode;
1942
79e53945
JB
1943 if (!dev->primary->master)
1944 return;
1945
1946 master_priv = dev->primary->master->driver_priv;
1947 if (!master_priv->sarea_priv)
1948 return;
1949
1950 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
1951
1952 switch (pipe) {
1953 case 0:
1954 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
1955 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
1956 break;
1957 case 1:
1958 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
1959 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
1960 break;
1961 default:
1962 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
1963 break;
1964 }
79e53945
JB
1965}
1966
1967static void intel_crtc_prepare (struct drm_crtc *crtc)
1968{
1969 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
1970 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
1971}
1972
1973static void intel_crtc_commit (struct drm_crtc *crtc)
1974{
1975 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
1976 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
1977}
1978
1979void intel_encoder_prepare (struct drm_encoder *encoder)
1980{
1981 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1982 /* lvds has its own version of prepare see intel_lvds_prepare */
1983 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
1984}
1985
1986void intel_encoder_commit (struct drm_encoder *encoder)
1987{
1988 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
1989 /* lvds has its own version of commit see intel_lvds_commit */
1990 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
1991}
1992
1993static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
1994 struct drm_display_mode *mode,
1995 struct drm_display_mode *adjusted_mode)
1996{
2c07245f
ZW
1997 struct drm_device *dev = crtc->dev;
1998 if (IS_IGDNG(dev)) {
1999 /* FDI link clock is fixed at 2.7G */
2000 if (mode->clock * 3 > 27000 * 4)
2001 return MODE_CLOCK_HIGH;
2002 }
79e53945
JB
2003 return true;
2004}
2005
e70236a8
JB
2006static int i945_get_display_clock_speed(struct drm_device *dev)
2007{
2008 return 400000;
2009}
79e53945 2010
e70236a8 2011static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2012{
e70236a8
JB
2013 return 333000;
2014}
79e53945 2015
e70236a8
JB
2016static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2017{
2018 return 200000;
2019}
79e53945 2020
e70236a8
JB
2021static int i915gm_get_display_clock_speed(struct drm_device *dev)
2022{
2023 u16 gcfgc = 0;
79e53945 2024
e70236a8
JB
2025 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2026
2027 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2028 return 133000;
2029 else {
2030 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2031 case GC_DISPLAY_CLOCK_333_MHZ:
2032 return 333000;
2033 default:
2034 case GC_DISPLAY_CLOCK_190_200_MHZ:
2035 return 190000;
79e53945 2036 }
e70236a8
JB
2037 }
2038}
2039
2040static int i865_get_display_clock_speed(struct drm_device *dev)
2041{
2042 return 266000;
2043}
2044
2045static int i855_get_display_clock_speed(struct drm_device *dev)
2046{
2047 u16 hpllcc = 0;
2048 /* Assume that the hardware is in the high speed state. This
2049 * should be the default.
2050 */
2051 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2052 case GC_CLOCK_133_200:
2053 case GC_CLOCK_100_200:
2054 return 200000;
2055 case GC_CLOCK_166_250:
2056 return 250000;
2057 case GC_CLOCK_100_133:
79e53945 2058 return 133000;
e70236a8 2059 }
79e53945 2060
e70236a8
JB
2061 /* Shouldn't happen */
2062 return 0;
2063}
79e53945 2064
e70236a8
JB
2065static int i830_get_display_clock_speed(struct drm_device *dev)
2066{
2067 return 133000;
79e53945
JB
2068}
2069
79e53945
JB
2070/**
2071 * Return the pipe currently connected to the panel fitter,
2072 * or -1 if the panel fitter is not present or not in use
2073 */
02e792fb 2074int intel_panel_fitter_pipe (struct drm_device *dev)
79e53945
JB
2075{
2076 struct drm_i915_private *dev_priv = dev->dev_private;
2077 u32 pfit_control;
2078
2079 /* i830 doesn't have a panel fitter */
2080 if (IS_I830(dev))
2081 return -1;
2082
2083 pfit_control = I915_READ(PFIT_CONTROL);
2084
2085 /* See if the panel fitter is in use */
2086 if ((pfit_control & PFIT_ENABLE) == 0)
2087 return -1;
2088
2089 /* 965 can place panel fitter on either pipe */
2090 if (IS_I965G(dev))
2091 return (pfit_control >> 29) & 0x3;
2092
2093 /* older chips can only use pipe 1 */
2094 return 1;
2095}
2096
2c07245f
ZW
2097struct fdi_m_n {
2098 u32 tu;
2099 u32 gmch_m;
2100 u32 gmch_n;
2101 u32 link_m;
2102 u32 link_n;
2103};
2104
2105static void
2106fdi_reduce_ratio(u32 *num, u32 *den)
2107{
2108 while (*num > 0xffffff || *den > 0xffffff) {
2109 *num >>= 1;
2110 *den >>= 1;
2111 }
2112}
2113
2114#define DATA_N 0x800000
2115#define LINK_N 0x80000
2116
2117static void
58a27471 2118igdng_compute_m_n(int bits_per_pixel, int nlanes,
2c07245f
ZW
2119 int pixel_clock, int link_clock,
2120 struct fdi_m_n *m_n)
2121{
2122 u64 temp;
2123
2124 m_n->tu = 64; /* default size */
2125
2126 temp = (u64) DATA_N * pixel_clock;
2127 temp = div_u64(temp, link_clock);
58a27471
ZW
2128 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2129 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2c07245f
ZW
2130 m_n->gmch_n = DATA_N;
2131 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2132
2133 temp = (u64) LINK_N * pixel_clock;
2134 m_n->link_m = div_u64(temp, link_clock);
2135 m_n->link_n = LINK_N;
2136 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2137}
2138
2139
7662c8bd
SL
2140struct intel_watermark_params {
2141 unsigned long fifo_size;
2142 unsigned long max_wm;
2143 unsigned long default_wm;
2144 unsigned long guard_size;
2145 unsigned long cacheline_size;
2146};
2147
2148/* IGD has different values for various configs */
2149static struct intel_watermark_params igd_display_wm = {
2150 IGD_DISPLAY_FIFO,
2151 IGD_MAX_WM,
2152 IGD_DFT_WM,
2153 IGD_GUARD_WM,
2154 IGD_FIFO_LINE_SIZE
2155};
2156static struct intel_watermark_params igd_display_hplloff_wm = {
2157 IGD_DISPLAY_FIFO,
2158 IGD_MAX_WM,
2159 IGD_DFT_HPLLOFF_WM,
2160 IGD_GUARD_WM,
2161 IGD_FIFO_LINE_SIZE
2162};
2163static struct intel_watermark_params igd_cursor_wm = {
2164 IGD_CURSOR_FIFO,
2165 IGD_CURSOR_MAX_WM,
2166 IGD_CURSOR_DFT_WM,
2167 IGD_CURSOR_GUARD_WM,
2168 IGD_FIFO_LINE_SIZE,
2169};
2170static struct intel_watermark_params igd_cursor_hplloff_wm = {
2171 IGD_CURSOR_FIFO,
2172 IGD_CURSOR_MAX_WM,
2173 IGD_CURSOR_DFT_WM,
2174 IGD_CURSOR_GUARD_WM,
2175 IGD_FIFO_LINE_SIZE
2176};
0e442c60
JB
2177static struct intel_watermark_params g4x_wm_info = {
2178 G4X_FIFO_SIZE,
2179 G4X_MAX_WM,
2180 G4X_MAX_WM,
2181 2,
2182 G4X_FIFO_LINE_SIZE,
2183};
7662c8bd 2184static struct intel_watermark_params i945_wm_info = {
dff33cfc 2185 I945_FIFO_SIZE,
7662c8bd
SL
2186 I915_MAX_WM,
2187 1,
dff33cfc
JB
2188 2,
2189 I915_FIFO_LINE_SIZE
7662c8bd
SL
2190};
2191static struct intel_watermark_params i915_wm_info = {
dff33cfc 2192 I915_FIFO_SIZE,
7662c8bd
SL
2193 I915_MAX_WM,
2194 1,
dff33cfc 2195 2,
7662c8bd
SL
2196 I915_FIFO_LINE_SIZE
2197};
2198static struct intel_watermark_params i855_wm_info = {
2199 I855GM_FIFO_SIZE,
2200 I915_MAX_WM,
2201 1,
dff33cfc 2202 2,
7662c8bd
SL
2203 I830_FIFO_LINE_SIZE
2204};
2205static struct intel_watermark_params i830_wm_info = {
2206 I830_FIFO_SIZE,
2207 I915_MAX_WM,
2208 1,
dff33cfc 2209 2,
7662c8bd
SL
2210 I830_FIFO_LINE_SIZE
2211};
2212
dff33cfc
JB
2213/**
2214 * intel_calculate_wm - calculate watermark level
2215 * @clock_in_khz: pixel clock
2216 * @wm: chip FIFO params
2217 * @pixel_size: display pixel size
2218 * @latency_ns: memory latency for the platform
2219 *
2220 * Calculate the watermark level (the level at which the display plane will
2221 * start fetching from memory again). Each chip has a different display
2222 * FIFO size and allocation, so the caller needs to figure that out and pass
2223 * in the correct intel_watermark_params structure.
2224 *
2225 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2226 * on the pixel size. When it reaches the watermark level, it'll start
2227 * fetching FIFO line sized based chunks from memory until the FIFO fills
2228 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2229 * will occur, and a display engine hang could result.
2230 */
7662c8bd
SL
2231static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2232 struct intel_watermark_params *wm,
2233 int pixel_size,
2234 unsigned long latency_ns)
2235{
390c4dd4 2236 long entries_required, wm_size;
dff33cfc 2237
d660467c
JB
2238 /*
2239 * Note: we need to make sure we don't overflow for various clock &
2240 * latency values.
2241 * clocks go from a few thousand to several hundred thousand.
2242 * latency is usually a few thousand
2243 */
2244 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2245 1000;
dff33cfc 2246 entries_required /= wm->cacheline_size;
7662c8bd 2247
dff33cfc
JB
2248 DRM_DEBUG("FIFO entries required for mode: %d\n", entries_required);
2249
2250 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2251
2252 DRM_DEBUG("FIFO watermark level: %d\n", wm_size);
7662c8bd 2253
390c4dd4
JB
2254 /* Don't promote wm_size to unsigned... */
2255 if (wm_size > (long)wm->max_wm)
7662c8bd 2256 wm_size = wm->max_wm;
390c4dd4 2257 if (wm_size <= 0)
7662c8bd
SL
2258 wm_size = wm->default_wm;
2259 return wm_size;
2260}
2261
2262struct cxsr_latency {
2263 int is_desktop;
2264 unsigned long fsb_freq;
2265 unsigned long mem_freq;
2266 unsigned long display_sr;
2267 unsigned long display_hpll_disable;
2268 unsigned long cursor_sr;
2269 unsigned long cursor_hpll_disable;
2270};
2271
2272static struct cxsr_latency cxsr_latency_table[] = {
2273 {1, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2274 {1, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2275 {1, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2276
2277 {1, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2278 {1, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2279 {1, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2280
2281 {1, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2282 {1, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2283 {1, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2284
2285 {0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2286 {0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2287 {0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2288
2289 {0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2290 {0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2291 {0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2292
2293 {0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2294 {0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2295 {0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2296};
2297
2298static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int fsb,
2299 int mem)
2300{
2301 int i;
2302 struct cxsr_latency *latency;
2303
2304 if (fsb == 0 || mem == 0)
2305 return NULL;
2306
2307 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2308 latency = &cxsr_latency_table[i];
2309 if (is_desktop == latency->is_desktop &&
decbbcda
JSR
2310 fsb == latency->fsb_freq && mem == latency->mem_freq)
2311 return latency;
7662c8bd 2312 }
decbbcda
JSR
2313
2314 DRM_DEBUG("Unknown FSB/MEM found, disable CxSR\n");
2315
2316 return NULL;
7662c8bd
SL
2317}
2318
2319static void igd_disable_cxsr(struct drm_device *dev)
2320{
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 u32 reg;
2323
2324 /* deactivate cxsr */
2325 reg = I915_READ(DSPFW3);
2326 reg &= ~(IGD_SELF_REFRESH_EN);
2327 I915_WRITE(DSPFW3, reg);
2328 DRM_INFO("Big FIFO is disabled\n");
2329}
2330
2331static void igd_enable_cxsr(struct drm_device *dev, unsigned long clock,
2332 int pixel_size)
2333{
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 u32 reg;
2336 unsigned long wm;
2337 struct cxsr_latency *latency;
2338
2339 latency = intel_get_cxsr_latency(IS_IGDG(dev), dev_priv->fsb_freq,
2340 dev_priv->mem_freq);
2341 if (!latency) {
2342 DRM_DEBUG("Unknown FSB/MEM found, disable CxSR\n");
2343 igd_disable_cxsr(dev);
2344 return;
2345 }
2346
2347 /* Display SR */
2348 wm = intel_calculate_wm(clock, &igd_display_wm, pixel_size,
2349 latency->display_sr);
2350 reg = I915_READ(DSPFW1);
2351 reg &= 0x7fffff;
2352 reg |= wm << 23;
2353 I915_WRITE(DSPFW1, reg);
2354 DRM_DEBUG("DSPFW1 register is %x\n", reg);
2355
2356 /* cursor SR */
2357 wm = intel_calculate_wm(clock, &igd_cursor_wm, pixel_size,
2358 latency->cursor_sr);
2359 reg = I915_READ(DSPFW3);
2360 reg &= ~(0x3f << 24);
2361 reg |= (wm & 0x3f) << 24;
2362 I915_WRITE(DSPFW3, reg);
2363
2364 /* Display HPLL off SR */
2365 wm = intel_calculate_wm(clock, &igd_display_hplloff_wm,
2366 latency->display_hpll_disable, I915_FIFO_LINE_SIZE);
2367 reg = I915_READ(DSPFW3);
2368 reg &= 0xfffffe00;
2369 reg |= wm & 0x1ff;
2370 I915_WRITE(DSPFW3, reg);
2371
2372 /* cursor HPLL off SR */
2373 wm = intel_calculate_wm(clock, &igd_cursor_hplloff_wm, pixel_size,
2374 latency->cursor_hpll_disable);
2375 reg = I915_READ(DSPFW3);
2376 reg &= ~(0x3f << 16);
2377 reg |= (wm & 0x3f) << 16;
2378 I915_WRITE(DSPFW3, reg);
2379 DRM_DEBUG("DSPFW3 register is %x\n", reg);
2380
2381 /* activate cxsr */
2382 reg = I915_READ(DSPFW3);
2383 reg |= IGD_SELF_REFRESH_EN;
2384 I915_WRITE(DSPFW3, reg);
2385
2386 DRM_INFO("Big FIFO is enabled\n");
2387
2388 return;
2389}
2390
bcc24fb4
JB
2391/*
2392 * Latency for FIFO fetches is dependent on several factors:
2393 * - memory configuration (speed, channels)
2394 * - chipset
2395 * - current MCH state
2396 * It can be fairly high in some situations, so here we assume a fairly
2397 * pessimal value. It's a tradeoff between extra memory fetches (if we
2398 * set this value too high, the FIFO will fetch frequently to stay full)
2399 * and power consumption (set it too low to save power and we might see
2400 * FIFO underruns and display "flicker").
2401 *
2402 * A value of 5us seems to be a good balance; safe for very low end
2403 * platforms but not overly aggressive on lower latency configs.
2404 */
2405const static int latency_ns = 5000;
7662c8bd 2406
e70236a8 2407static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
2408{
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 uint32_t dsparb = I915_READ(DSPARB);
2411 int size;
2412
e70236a8 2413 if (plane == 0)
f3601326 2414 size = dsparb & 0x7f;
e70236a8
JB
2415 else
2416 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
2417 (dsparb & 0x7f);
dff33cfc
JB
2418
2419 DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
2420 size);
2421
2422 return size;
2423}
7662c8bd 2424
e70236a8
JB
2425static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2426{
2427 struct drm_i915_private *dev_priv = dev->dev_private;
2428 uint32_t dsparb = I915_READ(DSPARB);
2429 int size;
2430
2431 if (plane == 0)
2432 size = dsparb & 0x1ff;
2433 else
2434 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
2435 (dsparb & 0x1ff);
2436 size >>= 1; /* Convert to cachelines */
dff33cfc
JB
2437
2438 DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
2439 size);
2440
2441 return size;
2442}
7662c8bd 2443
e70236a8
JB
2444static int i845_get_fifo_size(struct drm_device *dev, int plane)
2445{
2446 struct drm_i915_private *dev_priv = dev->dev_private;
2447 uint32_t dsparb = I915_READ(DSPARB);
2448 int size;
2449
2450 size = dsparb & 0x7f;
2451 size >>= 2; /* Convert to cachelines */
2452
2453 DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
2454 size);
2455
2456 return size;
2457}
2458
2459static int i830_get_fifo_size(struct drm_device *dev, int plane)
2460{
2461 struct drm_i915_private *dev_priv = dev->dev_private;
2462 uint32_t dsparb = I915_READ(DSPARB);
2463 int size;
2464
2465 size = dsparb & 0x7f;
2466 size >>= 1; /* Convert to cachelines */
2467
2468 DRM_DEBUG("FIFO size - (0x%08x) %s: %d\n", dsparb, plane ? "B" : "A",
2469 size);
2470
2471 return size;
2472}
2473
0e442c60
JB
2474static void g4x_update_wm(struct drm_device *dev, int planea_clock,
2475 int planeb_clock, int sr_hdisplay, int pixel_size)
652c393a
JB
2476{
2477 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
2478 int total_size, cacheline_size;
2479 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
2480 struct intel_watermark_params planea_params, planeb_params;
2481 unsigned long line_time_us;
2482 int sr_clock, sr_entries = 0, entries_required;
652c393a 2483
0e442c60
JB
2484 /* Create copies of the base settings for each pipe */
2485 planea_params = planeb_params = g4x_wm_info;
2486
2487 /* Grab a couple of global values before we overwrite them */
2488 total_size = planea_params.fifo_size;
2489 cacheline_size = planea_params.cacheline_size;
2490
2491 /*
2492 * Note: we need to make sure we don't overflow for various clock &
2493 * latency values.
2494 * clocks go from a few thousand to several hundred thousand.
2495 * latency is usually a few thousand
2496 */
2497 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
2498 1000;
2499 entries_required /= G4X_FIFO_LINE_SIZE;
2500 planea_wm = entries_required + planea_params.guard_size;
2501
2502 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
2503 1000;
2504 entries_required /= G4X_FIFO_LINE_SIZE;
2505 planeb_wm = entries_required + planeb_params.guard_size;
2506
2507 cursora_wm = cursorb_wm = 16;
2508 cursor_sr = 32;
2509
2510 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2511
2512 /* Calc sr entries for one plane configs */
2513 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2514 /* self-refresh has much higher latency */
2515 const static int sr_latency_ns = 12000;
2516
2517 sr_clock = planea_clock ? planea_clock : planeb_clock;
2518 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2519
2520 /* Use ns/us then divide to preserve precision */
2521 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2522 pixel_size * sr_hdisplay) / 1000;
2523 sr_entries = roundup(sr_entries / cacheline_size, 1);
2524 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2525 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
2526 }
2527
2528 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
2529 planea_wm, planeb_wm, sr_entries);
2530
2531 planea_wm &= 0x3f;
2532 planeb_wm &= 0x3f;
2533
2534 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
2535 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
2536 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
2537 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
2538 (cursora_wm << DSPFW_CURSORA_SHIFT));
2539 /* HPLL off in SR has some issues on G4x... disable it */
2540 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
2541 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
2542}
2543
e70236a8
JB
2544static void i965_update_wm(struct drm_device *dev, int unused, int unused2,
2545 int unused3, int unused4)
7662c8bd
SL
2546{
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548
2549 DRM_DEBUG("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR 8\n");
2550
2551 /* 965 has limitations... */
2552 I915_WRITE(DSPFW1, (8 << 16) | (8 << 8) | (8 << 0));
2553 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
2554}
2555
2556static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
2557 int planeb_clock, int sr_hdisplay, int pixel_size)
2558{
2559 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
2560 uint32_t fwater_lo;
2561 uint32_t fwater_hi;
2562 int total_size, cacheline_size, cwm, srwm = 1;
2563 int planea_wm, planeb_wm;
2564 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
2565 unsigned long line_time_us;
2566 int sr_clock, sr_entries = 0;
2567
dff33cfc 2568 /* Create copies of the base settings for each pipe */
7662c8bd 2569 if (IS_I965GM(dev) || IS_I945GM(dev))
dff33cfc 2570 planea_params = planeb_params = i945_wm_info;
7662c8bd 2571 else if (IS_I9XX(dev))
dff33cfc 2572 planea_params = planeb_params = i915_wm_info;
7662c8bd 2573 else
dff33cfc 2574 planea_params = planeb_params = i855_wm_info;
7662c8bd 2575
dff33cfc
JB
2576 /* Grab a couple of global values before we overwrite them */
2577 total_size = planea_params.fifo_size;
2578 cacheline_size = planea_params.cacheline_size;
7662c8bd 2579
dff33cfc 2580 /* Update per-plane FIFO sizes */
e70236a8
JB
2581 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
2582 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 2583
dff33cfc
JB
2584 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
2585 pixel_size, latency_ns);
2586 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
2587 pixel_size, latency_ns);
2588 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
2589
2590 /*
2591 * Overlay gets an aggressive default since video jitter is bad.
2592 */
2593 cwm = 2;
2594
dff33cfc 2595 /* Calc sr entries for one plane configs */
652c393a
JB
2596 if (HAS_FW_BLC(dev) && sr_hdisplay &&
2597 (!planea_clock || !planeb_clock)) {
dff33cfc
JB
2598 /* self-refresh has much higher latency */
2599 const static int sr_latency_ns = 6000;
2600
7662c8bd 2601 sr_clock = planea_clock ? planea_clock : planeb_clock;
dff33cfc
JB
2602 line_time_us = ((sr_hdisplay * 1000) / sr_clock);
2603
2604 /* Use ns/us then divide to preserve precision */
2605 sr_entries = (((sr_latency_ns / line_time_us) + 1) *
2606 pixel_size * sr_hdisplay) / 1000;
2607 sr_entries = roundup(sr_entries / cacheline_size, 1);
2608 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2609 srwm = total_size - sr_entries;
2610 if (srwm < 0)
2611 srwm = 1;
652c393a 2612 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN | (srwm & 0x3f));
7662c8bd
SL
2613 }
2614
2615 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
dff33cfc 2616 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 2617
dff33cfc
JB
2618 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2619 fwater_hi = (cwm & 0x1f);
2620
2621 /* Set request length to 8 cachelines per fetch */
2622 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2623 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
2624
2625 I915_WRITE(FW_BLC, fwater_lo);
2626 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
2627}
2628
e70236a8
JB
2629static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
2630 int unused2, int pixel_size)
7662c8bd
SL
2631{
2632 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 2633 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 2634 int planea_wm;
7662c8bd 2635
e70236a8 2636 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 2637
dff33cfc
JB
2638 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
2639 pixel_size, latency_ns);
f3601326
JB
2640 fwater_lo |= (3<<8) | planea_wm;
2641
2642 DRM_DEBUG("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
2643
2644 I915_WRITE(FW_BLC, fwater_lo);
2645}
2646
2647/**
2648 * intel_update_watermarks - update FIFO watermark values based on current modes
2649 *
2650 * Calculate watermark values for the various WM regs based on current mode
2651 * and plane configuration.
2652 *
2653 * There are several cases to deal with here:
2654 * - normal (i.e. non-self-refresh)
2655 * - self-refresh (SR) mode
2656 * - lines are large relative to FIFO size (buffer can hold up to 2)
2657 * - lines are small relative to FIFO size (buffer can hold more than 2
2658 * lines), so need to account for TLB latency
2659 *
2660 * The normal calculation is:
2661 * watermark = dotclock * bytes per pixel * latency
2662 * where latency is platform & configuration dependent (we assume pessimal
2663 * values here).
2664 *
2665 * The SR calculation is:
2666 * watermark = (trunc(latency/line time)+1) * surface width *
2667 * bytes per pixel
2668 * where
2669 * line time = htotal / dotclock
2670 * and latency is assumed to be high, as above.
2671 *
2672 * The final value programmed to the register should always be rounded up,
2673 * and include an extra 2 entries to account for clock crossings.
2674 *
2675 * We don't use the sprite, so we can ignore that. And on Crestline we have
2676 * to set the non-SR watermarks to 8.
2677 */
2678static void intel_update_watermarks(struct drm_device *dev)
2679{
e70236a8 2680 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
2681 struct drm_crtc *crtc;
2682 struct intel_crtc *intel_crtc;
2683 int sr_hdisplay = 0;
2684 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
2685 int enabled = 0, pixel_size = 0;
2686
c03342fa
ZW
2687 if (!dev_priv->display.update_wm)
2688 return;
2689
7662c8bd
SL
2690 /* Get the clock config from both planes */
2691 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2692 intel_crtc = to_intel_crtc(crtc);
2693 if (crtc->enabled) {
2694 enabled++;
2695 if (intel_crtc->plane == 0) {
2696 DRM_DEBUG("plane A (pipe %d) clock: %d\n",
2697 intel_crtc->pipe, crtc->mode.clock);
2698 planea_clock = crtc->mode.clock;
2699 } else {
2700 DRM_DEBUG("plane B (pipe %d) clock: %d\n",
2701 intel_crtc->pipe, crtc->mode.clock);
2702 planeb_clock = crtc->mode.clock;
2703 }
2704 sr_hdisplay = crtc->mode.hdisplay;
2705 sr_clock = crtc->mode.clock;
2706 if (crtc->fb)
2707 pixel_size = crtc->fb->bits_per_pixel / 8;
2708 else
2709 pixel_size = 4; /* by default */
2710 }
2711 }
2712
2713 if (enabled <= 0)
2714 return;
2715
dff33cfc 2716 /* Single plane configs can enable self refresh */
7662c8bd
SL
2717 if (enabled == 1 && IS_IGD(dev))
2718 igd_enable_cxsr(dev, sr_clock, pixel_size);
2719 else if (IS_IGD(dev))
2720 igd_disable_cxsr(dev);
2721
e70236a8
JB
2722 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
2723 sr_hdisplay, pixel_size);
7662c8bd
SL
2724}
2725
5c3b82e2
CW
2726static int intel_crtc_mode_set(struct drm_crtc *crtc,
2727 struct drm_display_mode *mode,
2728 struct drm_display_mode *adjusted_mode,
2729 int x, int y,
2730 struct drm_framebuffer *old_fb)
79e53945
JB
2731{
2732 struct drm_device *dev = crtc->dev;
2733 struct drm_i915_private *dev_priv = dev->dev_private;
2734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2735 int pipe = intel_crtc->pipe;
80824003 2736 int plane = intel_crtc->plane;
79e53945
JB
2737 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
2738 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2739 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
80824003 2740 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
79e53945
JB
2741 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2742 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
2743 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
2744 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
2745 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
2746 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
2747 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
80824003
JB
2748 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
2749 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
79e53945 2750 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
43565a06 2751 int refclk, num_outputs = 0;
652c393a
JB
2752 intel_clock_t clock, reduced_clock;
2753 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
2754 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 2755 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
32f9d658 2756 bool is_edp = false;
79e53945
JB
2757 struct drm_mode_config *mode_config = &dev->mode_config;
2758 struct drm_connector *connector;
d4906093 2759 const intel_limit_t *limit;
5c3b82e2 2760 int ret;
2c07245f
ZW
2761 struct fdi_m_n m_n = {0};
2762 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
2763 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
2764 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
2765 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
2766 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
2767 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2768 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
541998a1 2769 int lvds_reg = LVDS;
2c07245f
ZW
2770 u32 temp;
2771 int sdvo_pixel_multiply;
5eb08b69 2772 int target_clock;
79e53945
JB
2773
2774 drm_vblank_pre_modeset(dev, pipe);
2775
2776 list_for_each_entry(connector, &mode_config->connector_list, head) {
2777 struct intel_output *intel_output = to_intel_output(connector);
2778
2779 if (!connector->encoder || connector->encoder->crtc != crtc)
2780 continue;
2781
2782 switch (intel_output->type) {
2783 case INTEL_OUTPUT_LVDS:
2784 is_lvds = true;
2785 break;
2786 case INTEL_OUTPUT_SDVO:
7d57382e 2787 case INTEL_OUTPUT_HDMI:
79e53945 2788 is_sdvo = true;
e2f0ba97
JB
2789 if (intel_output->needs_tv_clock)
2790 is_tv = true;
79e53945
JB
2791 break;
2792 case INTEL_OUTPUT_DVO:
2793 is_dvo = true;
2794 break;
2795 case INTEL_OUTPUT_TVOUT:
2796 is_tv = true;
2797 break;
2798 case INTEL_OUTPUT_ANALOG:
2799 is_crt = true;
2800 break;
a4fc5ed6
KP
2801 case INTEL_OUTPUT_DISPLAYPORT:
2802 is_dp = true;
2803 break;
32f9d658
ZW
2804 case INTEL_OUTPUT_EDP:
2805 is_edp = true;
2806 break;
79e53945 2807 }
43565a06
KH
2808
2809 num_outputs++;
79e53945
JB
2810 }
2811
43565a06
KH
2812 if (is_lvds && dev_priv->lvds_use_ssc && num_outputs < 2) {
2813 refclk = dev_priv->lvds_ssc_freq * 1000;
2814 DRM_DEBUG("using SSC reference clock of %d MHz\n", refclk / 1000);
2815 } else if (IS_I9XX(dev)) {
79e53945 2816 refclk = 96000;
2c07245f
ZW
2817 if (IS_IGDNG(dev))
2818 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
2819 } else {
2820 refclk = 48000;
2821 }
a4fc5ed6 2822
79e53945 2823
d4906093
ML
2824 /*
2825 * Returns a set of divisors for the desired target clock with the given
2826 * refclk, or FALSE. The returned values represent the clock equation:
2827 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
2828 */
2829 limit = intel_limit(crtc);
2830 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
2831 if (!ok) {
2832 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 2833 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 2834 return -EINVAL;
79e53945
JB
2835 }
2836
652c393a
JB
2837 if (limit->find_reduced_pll && dev_priv->lvds_downclock_avail) {
2838 memcpy(&reduced_clock, &clock, sizeof(intel_clock_t));
2839 has_reduced_clock = limit->find_reduced_pll(limit, crtc,
2840 (adjusted_mode->clock*3/4),
2841 refclk,
2842 &reduced_clock);
2843 }
2844
7026d4ac
ZW
2845 /* SDVO TV has fixed PLL values depend on its clock range,
2846 this mirrors vbios setting. */
2847 if (is_sdvo && is_tv) {
2848 if (adjusted_mode->clock >= 100000
2849 && adjusted_mode->clock < 140500) {
2850 clock.p1 = 2;
2851 clock.p2 = 10;
2852 clock.n = 3;
2853 clock.m1 = 16;
2854 clock.m2 = 8;
2855 } else if (adjusted_mode->clock >= 140500
2856 && adjusted_mode->clock <= 200000) {
2857 clock.p1 = 1;
2858 clock.p2 = 10;
2859 clock.n = 6;
2860 clock.m1 = 12;
2861 clock.m2 = 8;
2862 }
2863 }
2864
2c07245f 2865 /* FDI link */
5eb08b69 2866 if (IS_IGDNG(dev)) {
58a27471 2867 int lane, link_bw, bpp;
32f9d658
ZW
2868 /* eDP doesn't require FDI link, so just set DP M/N
2869 according to current link config */
2870 if (is_edp) {
2871 struct drm_connector *edp;
5eb08b69 2872 target_clock = mode->clock;
32f9d658
ZW
2873 edp = intel_pipe_get_output(crtc);
2874 intel_edp_link_config(to_intel_output(edp),
2875 &lane, &link_bw);
2876 } else {
2877 /* DP over FDI requires target mode clock
2878 instead of link clock */
2879 if (is_dp)
2880 target_clock = mode->clock;
2881 else
2882 target_clock = adjusted_mode->clock;
2883 lane = 4;
2884 link_bw = 270000;
2885 }
58a27471
ZW
2886
2887 /* determine panel color depth */
2888 temp = I915_READ(pipeconf_reg);
2889
2890 switch (temp & PIPE_BPC_MASK) {
2891 case PIPE_8BPC:
2892 bpp = 24;
2893 break;
2894 case PIPE_10BPC:
2895 bpp = 30;
2896 break;
2897 case PIPE_6BPC:
2898 bpp = 18;
2899 break;
2900 case PIPE_12BPC:
2901 bpp = 36;
2902 break;
2903 default:
2904 DRM_ERROR("unknown pipe bpc value\n");
2905 bpp = 24;
2906 }
2907
2908 igdng_compute_m_n(bpp, lane, target_clock,
32f9d658 2909 link_bw, &m_n);
5eb08b69 2910 }
2c07245f 2911
c038e51e
ZW
2912 /* Ironlake: try to setup display ref clock before DPLL
2913 * enabling. This is only under driver's control after
2914 * PCH B stepping, previous chipset stepping should be
2915 * ignoring this setting.
2916 */
2917 if (IS_IGDNG(dev)) {
2918 temp = I915_READ(PCH_DREF_CONTROL);
2919 /* Always enable nonspread source */
2920 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
2921 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
2922 I915_WRITE(PCH_DREF_CONTROL, temp);
2923 POSTING_READ(PCH_DREF_CONTROL);
2924
2925 temp &= ~DREF_SSC_SOURCE_MASK;
2926 temp |= DREF_SSC_SOURCE_ENABLE;
2927 I915_WRITE(PCH_DREF_CONTROL, temp);
2928 POSTING_READ(PCH_DREF_CONTROL);
2929
2930 udelay(200);
2931
2932 if (is_edp) {
2933 if (dev_priv->lvds_use_ssc) {
2934 temp |= DREF_SSC1_ENABLE;
2935 I915_WRITE(PCH_DREF_CONTROL, temp);
2936 POSTING_READ(PCH_DREF_CONTROL);
2937
2938 udelay(200);
2939
2940 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
2941 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
2942 I915_WRITE(PCH_DREF_CONTROL, temp);
2943 POSTING_READ(PCH_DREF_CONTROL);
2944 } else {
2945 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
2946 I915_WRITE(PCH_DREF_CONTROL, temp);
2947 POSTING_READ(PCH_DREF_CONTROL);
2948 }
2949 }
2950 }
2951
652c393a 2952 if (IS_IGD(dev)) {
2177832f 2953 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
2954 if (has_reduced_clock)
2955 fp2 = (1 << reduced_clock.n) << 16 |
2956 reduced_clock.m1 << 8 | reduced_clock.m2;
2957 } else {
2177832f 2958 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
2959 if (has_reduced_clock)
2960 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
2961 reduced_clock.m2;
2962 }
79e53945 2963
2c07245f
ZW
2964 if (!IS_IGDNG(dev))
2965 dpll = DPLL_VGA_MODE_DIS;
2966
79e53945
JB
2967 if (IS_I9XX(dev)) {
2968 if (is_lvds)
2969 dpll |= DPLLB_MODE_LVDS;
2970 else
2971 dpll |= DPLLB_MODE_DAC_SERIAL;
2972 if (is_sdvo) {
2973 dpll |= DPLL_DVO_HIGH_SPEED;
2c07245f 2974 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
942642a4 2975 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
79e53945 2976 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
2c07245f
ZW
2977 else if (IS_IGDNG(dev))
2978 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
79e53945 2979 }
a4fc5ed6
KP
2980 if (is_dp)
2981 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
2982
2983 /* compute bitmask from p1 value */
2177832f
SL
2984 if (IS_IGD(dev))
2985 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_IGD;
2c07245f 2986 else {
2177832f 2987 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f
ZW
2988 /* also FPA1 */
2989 if (IS_IGDNG(dev))
2990 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
2991 if (IS_G4X(dev) && has_reduced_clock)
2992 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 2993 }
79e53945
JB
2994 switch (clock.p2) {
2995 case 5:
2996 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
2997 break;
2998 case 7:
2999 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3000 break;
3001 case 10:
3002 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3003 break;
3004 case 14:
3005 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3006 break;
3007 }
2c07245f 3008 if (IS_I965G(dev) && !IS_IGDNG(dev))
79e53945
JB
3009 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3010 } else {
3011 if (is_lvds) {
3012 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3013 } else {
3014 if (clock.p1 == 2)
3015 dpll |= PLL_P1_DIVIDE_BY_TWO;
3016 else
3017 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3018 if (clock.p2 == 4)
3019 dpll |= PLL_P2_DIVIDE_BY_4;
3020 }
3021 }
3022
43565a06
KH
3023 if (is_sdvo && is_tv)
3024 dpll |= PLL_REF_INPUT_TVCLKINBC;
3025 else if (is_tv)
79e53945 3026 /* XXX: just matching BIOS for now */
43565a06 3027 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 3028 dpll |= 3;
43565a06
KH
3029 else if (is_lvds && dev_priv->lvds_use_ssc && num_outputs < 2)
3030 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
3031 else
3032 dpll |= PLL_REF_INPUT_DREFCLK;
3033
3034 /* setup pipeconf */
3035 pipeconf = I915_READ(pipeconf_reg);
3036
3037 /* Set up the display plane register */
3038 dspcntr = DISPPLANE_GAMMA_ENABLE;
3039
2c07245f
ZW
3040 /* IGDNG's plane is forced to pipe, bit 24 is to
3041 enable color space conversion */
3042 if (!IS_IGDNG(dev)) {
3043 if (pipe == 0)
80824003 3044 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
3045 else
3046 dspcntr |= DISPPLANE_SEL_PIPE_B;
3047 }
79e53945
JB
3048
3049 if (pipe == 0 && !IS_I965G(dev)) {
3050 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3051 * core speed.
3052 *
3053 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3054 * pipe == 0 check?
3055 */
e70236a8
JB
3056 if (mode->clock >
3057 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
79e53945
JB
3058 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3059 else
3060 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3061 }
3062
3063 dspcntr |= DISPLAY_PLANE_ENABLE;
3064 pipeconf |= PIPEACONF_ENABLE;
3065 dpll |= DPLL_VCO_ENABLE;
3066
3067
3068 /* Disable the panel fitter if it was on our pipe */
2c07245f 3069 if (!IS_IGDNG(dev) && intel_panel_fitter_pipe(dev) == pipe)
79e53945
JB
3070 I915_WRITE(PFIT_CONTROL, 0);
3071
3072 DRM_DEBUG("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
3073 drm_mode_debug_printmodeline(mode);
3074
2c07245f
ZW
3075 /* assign to IGDNG registers */
3076 if (IS_IGDNG(dev)) {
3077 fp_reg = pch_fp_reg;
3078 dpll_reg = pch_dpll_reg;
3079 }
79e53945 3080
32f9d658
ZW
3081 if (is_edp) {
3082 igdng_disable_pll_edp(crtc);
3083 } else if ((dpll & DPLL_VCO_ENABLE)) {
79e53945
JB
3084 I915_WRITE(fp_reg, fp);
3085 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3086 I915_READ(dpll_reg);
3087 udelay(150);
3088 }
3089
3090 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3091 * This is an exception to the general rule that mode_set doesn't turn
3092 * things on.
3093 */
3094 if (is_lvds) {
541998a1 3095 u32 lvds;
79e53945 3096
541998a1
ZW
3097 if (IS_IGDNG(dev))
3098 lvds_reg = PCH_LVDS;
3099
3100 lvds = I915_READ(lvds_reg);
79e53945 3101 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP | LVDS_PIPEB_SELECT;
a3e17eb8
ZY
3102 /* set the corresponsding LVDS_BORDER bit */
3103 lvds |= dev_priv->lvds_border_bits;
79e53945
JB
3104 /* Set the B0-B3 data pairs corresponding to whether we're going to
3105 * set the DPLLs for dual-channel mode or not.
3106 */
3107 if (clock.p2 == 7)
3108 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3109 else
3110 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3111
3112 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3113 * appropriately here, but we need to look more thoroughly into how
3114 * panels behave in the two modes.
3115 */
3116
541998a1
ZW
3117 I915_WRITE(lvds_reg, lvds);
3118 I915_READ(lvds_reg);
79e53945 3119 }
a4fc5ed6
KP
3120 if (is_dp)
3121 intel_dp_set_m_n(crtc, mode, adjusted_mode);
79e53945 3122
32f9d658
ZW
3123 if (!is_edp) {
3124 I915_WRITE(fp_reg, fp);
79e53945 3125 I915_WRITE(dpll_reg, dpll);
32f9d658
ZW
3126 I915_READ(dpll_reg);
3127 /* Wait for the clocks to stabilize. */
3128 udelay(150);
3129
3130 if (IS_I965G(dev) && !IS_IGDNG(dev)) {
bb66c512
ZY
3131 if (is_sdvo) {
3132 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3133 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
32f9d658 3134 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
bb66c512
ZY
3135 } else
3136 I915_WRITE(dpll_md_reg, 0);
32f9d658
ZW
3137 } else {
3138 /* write it again -- the BIOS does, after all */
3139 I915_WRITE(dpll_reg, dpll);
3140 }
3141 I915_READ(dpll_reg);
3142 /* Wait for the clocks to stabilize. */
3143 udelay(150);
79e53945 3144 }
79e53945 3145
652c393a
JB
3146 if (is_lvds && has_reduced_clock && i915_powersave) {
3147 I915_WRITE(fp_reg + 4, fp2);
3148 intel_crtc->lowfreq_avail = true;
3149 if (HAS_PIPE_CXSR(dev)) {
3150 DRM_DEBUG("enabling CxSR downclocking\n");
3151 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
3152 }
3153 } else {
3154 I915_WRITE(fp_reg + 4, fp);
3155 intel_crtc->lowfreq_avail = false;
3156 if (HAS_PIPE_CXSR(dev)) {
3157 DRM_DEBUG("disabling CxSR downclocking\n");
3158 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3159 }
3160 }
3161
79e53945
JB
3162 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
3163 ((adjusted_mode->crtc_htotal - 1) << 16));
3164 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
3165 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3166 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
3167 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3168 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
3169 ((adjusted_mode->crtc_vtotal - 1) << 16));
3170 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
3171 ((adjusted_mode->crtc_vblank_end - 1) << 16));
3172 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
3173 ((adjusted_mode->crtc_vsync_end - 1) << 16));
3174 /* pipesrc and dspsize control the size that is scaled from, which should
3175 * always be the user's requested size.
3176 */
2c07245f
ZW
3177 if (!IS_IGDNG(dev)) {
3178 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
3179 (mode->hdisplay - 1));
3180 I915_WRITE(dsppos_reg, 0);
3181 }
79e53945 3182 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f
ZW
3183
3184 if (IS_IGDNG(dev)) {
3185 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
3186 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
3187 I915_WRITE(link_m1_reg, m_n.link_m);
3188 I915_WRITE(link_n1_reg, m_n.link_n);
3189
32f9d658
ZW
3190 if (is_edp) {
3191 igdng_set_pll_edp(crtc, adjusted_mode->clock);
3192 } else {
3193 /* enable FDI RX PLL too */
3194 temp = I915_READ(fdi_rx_reg);
3195 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
3196 udelay(200);
3197 }
2c07245f
ZW
3198 }
3199
79e53945
JB
3200 I915_WRITE(pipeconf_reg, pipeconf);
3201 I915_READ(pipeconf_reg);
3202
3203 intel_wait_for_vblank(dev);
3204
553bd149
ZW
3205 if (IS_IGDNG(dev)) {
3206 /* enable address swizzle for tiling buffer */
3207 temp = I915_READ(DISP_ARB_CTL);
3208 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
3209 }
3210
79e53945
JB
3211 I915_WRITE(dspcntr_reg, dspcntr);
3212
3213 /* Flush the plane changes */
5c3b82e2 3214 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd 3215
74dff282
JB
3216 if ((IS_I965G(dev) || plane == 0))
3217 intel_update_fbc(crtc, &crtc->mode);
e70236a8 3218
7662c8bd
SL
3219 intel_update_watermarks(dev);
3220
79e53945 3221 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3222
1f803ee5 3223 return ret;
79e53945
JB
3224}
3225
3226/** Loads the palette/gamma unit for the CRTC with the prepared values */
3227void intel_crtc_load_lut(struct drm_crtc *crtc)
3228{
3229 struct drm_device *dev = crtc->dev;
3230 struct drm_i915_private *dev_priv = dev->dev_private;
3231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3232 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
3233 int i;
3234
3235 /* The clocks have to be on to load the palette. */
3236 if (!crtc->enabled)
3237 return;
3238
2c07245f
ZW
3239 /* use legacy palette for IGDNG */
3240 if (IS_IGDNG(dev))
3241 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
3242 LGC_PALETTE_B;
3243
79e53945
JB
3244 for (i = 0; i < 256; i++) {
3245 I915_WRITE(palreg + 4 * i,
3246 (intel_crtc->lut_r[i] << 16) |
3247 (intel_crtc->lut_g[i] << 8) |
3248 intel_crtc->lut_b[i]);
3249 }
3250}
3251
3252static int intel_crtc_cursor_set(struct drm_crtc *crtc,
3253 struct drm_file *file_priv,
3254 uint32_t handle,
3255 uint32_t width, uint32_t height)
3256{
3257 struct drm_device *dev = crtc->dev;
3258 struct drm_i915_private *dev_priv = dev->dev_private;
3259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3260 struct drm_gem_object *bo;
3261 struct drm_i915_gem_object *obj_priv;
3262 int pipe = intel_crtc->pipe;
3263 uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
3264 uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
14b60391 3265 uint32_t temp = I915_READ(control);
79e53945 3266 size_t addr;
3f8bc370 3267 int ret;
79e53945
JB
3268
3269 DRM_DEBUG("\n");
3270
3271 /* if we want to turn off the cursor ignore width and height */
3272 if (!handle) {
3273 DRM_DEBUG("cursor off\n");
14b60391
JB
3274 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3275 temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
3276 temp |= CURSOR_MODE_DISABLE;
3277 } else {
3278 temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
3279 }
3f8bc370
KH
3280 addr = 0;
3281 bo = NULL;
5004417d 3282 mutex_lock(&dev->struct_mutex);
3f8bc370 3283 goto finish;
79e53945
JB
3284 }
3285
3286 /* Currently we only support 64x64 cursors */
3287 if (width != 64 || height != 64) {
3288 DRM_ERROR("we currently only support 64x64 cursors\n");
3289 return -EINVAL;
3290 }
3291
3292 bo = drm_gem_object_lookup(dev, file_priv, handle);
3293 if (!bo)
3294 return -ENOENT;
3295
3296 obj_priv = bo->driver_private;
3297
3298 if (bo->size < width * height * 4) {
3299 DRM_ERROR("buffer is to small\n");
34b8686e
DA
3300 ret = -ENOMEM;
3301 goto fail;
79e53945
JB
3302 }
3303
71acb5eb 3304 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 3305 mutex_lock(&dev->struct_mutex);
71acb5eb
DA
3306 if (!dev_priv->cursor_needs_physical) {
3307 ret = i915_gem_object_pin(bo, PAGE_SIZE);
3308 if (ret) {
3309 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 3310 goto fail_locked;
71acb5eb 3311 }
79e53945 3312 addr = obj_priv->gtt_offset;
71acb5eb
DA
3313 } else {
3314 ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
3315 if (ret) {
3316 DRM_ERROR("failed to attach phys object\n");
7f9872e0 3317 goto fail_locked;
71acb5eb
DA
3318 }
3319 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
3320 }
3321
14b60391
JB
3322 if (!IS_I9XX(dev))
3323 I915_WRITE(CURSIZE, (height << 12) | width);
3324
3325 /* Hooray for CUR*CNTR differences */
3326 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3327 temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
3328 temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
3329 temp |= (pipe << 28); /* Connect to correct pipe */
3330 } else {
3331 temp &= ~(CURSOR_FORMAT_MASK);
3332 temp |= CURSOR_ENABLE;
3333 temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
3334 }
79e53945 3335
3f8bc370 3336 finish:
79e53945
JB
3337 I915_WRITE(control, temp);
3338 I915_WRITE(base, addr);
3339
3f8bc370 3340 if (intel_crtc->cursor_bo) {
71acb5eb
DA
3341 if (dev_priv->cursor_needs_physical) {
3342 if (intel_crtc->cursor_bo != bo)
3343 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
3344 } else
3345 i915_gem_object_unpin(intel_crtc->cursor_bo);
3f8bc370
KH
3346 drm_gem_object_unreference(intel_crtc->cursor_bo);
3347 }
80824003 3348
7f9872e0 3349 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
3350
3351 intel_crtc->cursor_addr = addr;
3352 intel_crtc->cursor_bo = bo;
3353
79e53945 3354 return 0;
34b8686e
DA
3355fail:
3356 mutex_lock(&dev->struct_mutex);
7f9872e0 3357fail_locked:
34b8686e
DA
3358 drm_gem_object_unreference(bo);
3359 mutex_unlock(&dev->struct_mutex);
3360 return ret;
79e53945
JB
3361}
3362
3363static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
3364{
3365 struct drm_device *dev = crtc->dev;
3366 struct drm_i915_private *dev_priv = dev->dev_private;
3367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 3368 struct intel_framebuffer *intel_fb;
79e53945
JB
3369 int pipe = intel_crtc->pipe;
3370 uint32_t temp = 0;
3371 uint32_t adder;
3372
652c393a
JB
3373 if (crtc->fb) {
3374 intel_fb = to_intel_framebuffer(crtc->fb);
3375 intel_mark_busy(dev, intel_fb->obj);
3376 }
3377
79e53945 3378 if (x < 0) {
2245fda8 3379 temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
79e53945
JB
3380 x = -x;
3381 }
3382 if (y < 0) {
2245fda8 3383 temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
79e53945
JB
3384 y = -y;
3385 }
3386
2245fda8
KP
3387 temp |= x << CURSOR_X_SHIFT;
3388 temp |= y << CURSOR_Y_SHIFT;
79e53945
JB
3389
3390 adder = intel_crtc->cursor_addr;
3391 I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
3392 I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
3393
3394 return 0;
3395}
3396
3397/** Sets the color ramps on behalf of RandR */
3398void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
3399 u16 blue, int regno)
3400{
3401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3402
3403 intel_crtc->lut_r[regno] = red >> 8;
3404 intel_crtc->lut_g[regno] = green >> 8;
3405 intel_crtc->lut_b[regno] = blue >> 8;
3406}
3407
b8c00ac5
DA
3408void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
3409 u16 *blue, int regno)
3410{
3411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3412
3413 *red = intel_crtc->lut_r[regno] << 8;
3414 *green = intel_crtc->lut_g[regno] << 8;
3415 *blue = intel_crtc->lut_b[regno] << 8;
3416}
3417
79e53945
JB
3418static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
3419 u16 *blue, uint32_t size)
3420{
3421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3422 int i;
3423
3424 if (size != 256)
3425 return;
3426
3427 for (i = 0; i < 256; i++) {
3428 intel_crtc->lut_r[i] = red[i] >> 8;
3429 intel_crtc->lut_g[i] = green[i] >> 8;
3430 intel_crtc->lut_b[i] = blue[i] >> 8;
3431 }
3432
3433 intel_crtc_load_lut(crtc);
3434}
3435
3436/**
3437 * Get a pipe with a simple mode set on it for doing load-based monitor
3438 * detection.
3439 *
3440 * It will be up to the load-detect code to adjust the pipe as appropriate for
3441 * its requirements. The pipe will be connected to no other outputs.
3442 *
3443 * Currently this code will only succeed if there is a pipe with no outputs
3444 * configured for it. In the future, it could choose to temporarily disable
3445 * some outputs to free up a pipe for its use.
3446 *
3447 * \return crtc, or NULL if no pipes are available.
3448 */
3449
3450/* VESA 640x480x72Hz mode to set on the pipe */
3451static struct drm_display_mode load_detect_mode = {
3452 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
3453 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
3454};
3455
3456struct drm_crtc *intel_get_load_detect_pipe(struct intel_output *intel_output,
3457 struct drm_display_mode *mode,
3458 int *dpms_mode)
3459{
3460 struct intel_crtc *intel_crtc;
3461 struct drm_crtc *possible_crtc;
3462 struct drm_crtc *supported_crtc =NULL;
3463 struct drm_encoder *encoder = &intel_output->enc;
3464 struct drm_crtc *crtc = NULL;
3465 struct drm_device *dev = encoder->dev;
3466 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3467 struct drm_crtc_helper_funcs *crtc_funcs;
3468 int i = -1;
3469
3470 /*
3471 * Algorithm gets a little messy:
3472 * - if the connector already has an assigned crtc, use it (but make
3473 * sure it's on first)
3474 * - try to find the first unused crtc that can drive this connector,
3475 * and use that if we find one
3476 * - if there are no unused crtcs available, try to use the first
3477 * one we found that supports the connector
3478 */
3479
3480 /* See if we already have a CRTC for this connector */
3481 if (encoder->crtc) {
3482 crtc = encoder->crtc;
3483 /* Make sure the crtc and connector are running */
3484 intel_crtc = to_intel_crtc(crtc);
3485 *dpms_mode = intel_crtc->dpms_mode;
3486 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
3487 crtc_funcs = crtc->helper_private;
3488 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
3489 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3490 }
3491 return crtc;
3492 }
3493
3494 /* Find an unused one (if possible) */
3495 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
3496 i++;
3497 if (!(encoder->possible_crtcs & (1 << i)))
3498 continue;
3499 if (!possible_crtc->enabled) {
3500 crtc = possible_crtc;
3501 break;
3502 }
3503 if (!supported_crtc)
3504 supported_crtc = possible_crtc;
3505 }
3506
3507 /*
3508 * If we didn't find an unused CRTC, don't use any.
3509 */
3510 if (!crtc) {
3511 return NULL;
3512 }
3513
3514 encoder->crtc = crtc;
03d60699 3515 intel_output->base.encoder = encoder;
79e53945
JB
3516 intel_output->load_detect_temp = true;
3517
3518 intel_crtc = to_intel_crtc(crtc);
3519 *dpms_mode = intel_crtc->dpms_mode;
3520
3521 if (!crtc->enabled) {
3522 if (!mode)
3523 mode = &load_detect_mode;
3c4fdcfb 3524 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
3525 } else {
3526 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
3527 crtc_funcs = crtc->helper_private;
3528 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
3529 }
3530
3531 /* Add this connector to the crtc */
3532 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
3533 encoder_funcs->commit(encoder);
3534 }
3535 /* let the connector get through one full cycle before testing */
3536 intel_wait_for_vblank(dev);
3537
3538 return crtc;
3539}
3540
3541void intel_release_load_detect_pipe(struct intel_output *intel_output, int dpms_mode)
3542{
3543 struct drm_encoder *encoder = &intel_output->enc;
3544 struct drm_device *dev = encoder->dev;
3545 struct drm_crtc *crtc = encoder->crtc;
3546 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3547 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3548
3549 if (intel_output->load_detect_temp) {
3550 encoder->crtc = NULL;
03d60699 3551 intel_output->base.encoder = NULL;
79e53945
JB
3552 intel_output->load_detect_temp = false;
3553 crtc->enabled = drm_helper_crtc_in_use(crtc);
3554 drm_helper_disable_unused_functions(dev);
3555 }
3556
3557 /* Switch crtc and output back off if necessary */
3558 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
3559 if (encoder->crtc == crtc)
3560 encoder_funcs->dpms(encoder, dpms_mode);
3561 crtc_funcs->dpms(crtc, dpms_mode);
3562 }
3563}
3564
3565/* Returns the clock of the currently programmed mode of the given pipe. */
3566static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
3567{
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3570 int pipe = intel_crtc->pipe;
3571 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
3572 u32 fp;
3573 intel_clock_t clock;
3574
3575 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
3576 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
3577 else
3578 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
3579
3580 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
2177832f
SL
3581 if (IS_IGD(dev)) {
3582 clock.n = ffs((fp & FP_N_IGD_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
3583 clock.m2 = (fp & FP_M2_IGD_DIV_MASK) >> FP_M2_DIV_SHIFT;
3584 } else {
3585 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
3586 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
3587 }
3588
79e53945 3589 if (IS_I9XX(dev)) {
2177832f
SL
3590 if (IS_IGD(dev))
3591 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_IGD) >>
3592 DPLL_FPA01_P1_POST_DIV_SHIFT_IGD);
3593 else
3594 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
3595 DPLL_FPA01_P1_POST_DIV_SHIFT);
3596
3597 switch (dpll & DPLL_MODE_MASK) {
3598 case DPLLB_MODE_DAC_SERIAL:
3599 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
3600 5 : 10;
3601 break;
3602 case DPLLB_MODE_LVDS:
3603 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
3604 7 : 14;
3605 break;
3606 default:
3607 DRM_DEBUG("Unknown DPLL mode %08x in programmed "
3608 "mode\n", (int)(dpll & DPLL_MODE_MASK));
3609 return 0;
3610 }
3611
3612 /* XXX: Handle the 100Mhz refclk */
2177832f 3613 intel_clock(dev, 96000, &clock);
79e53945
JB
3614 } else {
3615 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
3616
3617 if (is_lvds) {
3618 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
3619 DPLL_FPA01_P1_POST_DIV_SHIFT);
3620 clock.p2 = 14;
3621
3622 if ((dpll & PLL_REF_INPUT_MASK) ==
3623 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
3624 /* XXX: might not be 66MHz */
2177832f 3625 intel_clock(dev, 66000, &clock);
79e53945 3626 } else
2177832f 3627 intel_clock(dev, 48000, &clock);
79e53945
JB
3628 } else {
3629 if (dpll & PLL_P1_DIVIDE_BY_TWO)
3630 clock.p1 = 2;
3631 else {
3632 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
3633 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
3634 }
3635 if (dpll & PLL_P2_DIVIDE_BY_4)
3636 clock.p2 = 4;
3637 else
3638 clock.p2 = 2;
3639
2177832f 3640 intel_clock(dev, 48000, &clock);
79e53945
JB
3641 }
3642 }
3643
3644 /* XXX: It would be nice to validate the clocks, but we can't reuse
3645 * i830PllIsValid() because it relies on the xf86_config connector
3646 * configuration being accurate, which it isn't necessarily.
3647 */
3648
3649 return clock.dot;
3650}
3651
3652/** Returns the currently programmed mode of the given pipe. */
3653struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
3654 struct drm_crtc *crtc)
3655{
3656 struct drm_i915_private *dev_priv = dev->dev_private;
3657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3658 int pipe = intel_crtc->pipe;
3659 struct drm_display_mode *mode;
3660 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
3661 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
3662 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
3663 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
3664
3665 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
3666 if (!mode)
3667 return NULL;
3668
3669 mode->clock = intel_crtc_clock_get(dev, crtc);
3670 mode->hdisplay = (htot & 0xffff) + 1;
3671 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
3672 mode->hsync_start = (hsync & 0xffff) + 1;
3673 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
3674 mode->vdisplay = (vtot & 0xffff) + 1;
3675 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
3676 mode->vsync_start = (vsync & 0xffff) + 1;
3677 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
3678
3679 drm_mode_set_name(mode);
3680 drm_mode_set_crtcinfo(mode, 0);
3681
3682 return mode;
3683}
3684
652c393a
JB
3685#define GPU_IDLE_TIMEOUT 500 /* ms */
3686
3687/* When this timer fires, we've been idle for awhile */
3688static void intel_gpu_idle_timer(unsigned long arg)
3689{
3690 struct drm_device *dev = (struct drm_device *)arg;
3691 drm_i915_private_t *dev_priv = dev->dev_private;
3692
44d98a61 3693 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
3694
3695 dev_priv->busy = false;
3696
01dfba93 3697 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
3698}
3699
3700void intel_increase_renderclock(struct drm_device *dev, bool schedule)
3701{
3702 drm_i915_private_t *dev_priv = dev->dev_private;
3703
3704 if (IS_IGDNG(dev))
3705 return;
3706
3707 if (!dev_priv->render_reclock_avail) {
44d98a61 3708 DRM_DEBUG_DRIVER("not reclocking render clock\n");
652c393a
JB
3709 return;
3710 }
3711
3712 /* Restore render clock frequency to original value */
3713 if (IS_G4X(dev) || IS_I9XX(dev))
3714 pci_write_config_word(dev->pdev, GCFGC, dev_priv->orig_clock);
3715 else if (IS_I85X(dev))
3716 pci_write_config_word(dev->pdev, HPLLCC, dev_priv->orig_clock);
44d98a61 3717 DRM_DEBUG_DRIVER("increasing render clock frequency\n");
652c393a
JB
3718
3719 /* Schedule downclock */
3720 if (schedule)
3721 mod_timer(&dev_priv->idle_timer, jiffies +
3722 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
3723}
3724
3725void intel_decrease_renderclock(struct drm_device *dev)
3726{
3727 drm_i915_private_t *dev_priv = dev->dev_private;
3728
3729 if (IS_IGDNG(dev))
3730 return;
3731
3732 if (!dev_priv->render_reclock_avail) {
44d98a61 3733 DRM_DEBUG_DRIVER("not reclocking render clock\n");
652c393a
JB
3734 return;
3735 }
3736
3737 if (IS_G4X(dev)) {
3738 u16 gcfgc;
3739
3740 /* Adjust render clock... */
3741 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3742
3743 /* Down to minimum... */
3744 gcfgc &= ~GM45_GC_RENDER_CLOCK_MASK;
3745 gcfgc |= GM45_GC_RENDER_CLOCK_266_MHZ;
3746
3747 pci_write_config_word(dev->pdev, GCFGC, gcfgc);
3748 } else if (IS_I965G(dev)) {
3749 u16 gcfgc;
3750
3751 /* Adjust render clock... */
3752 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3753
3754 /* Down to minimum... */
3755 gcfgc &= ~I965_GC_RENDER_CLOCK_MASK;
3756 gcfgc |= I965_GC_RENDER_CLOCK_267_MHZ;
3757
3758 pci_write_config_word(dev->pdev, GCFGC, gcfgc);
3759 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
3760 u16 gcfgc;
3761
3762 /* Adjust render clock... */
3763 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3764
3765 /* Down to minimum... */
3766 gcfgc &= ~I945_GC_RENDER_CLOCK_MASK;
3767 gcfgc |= I945_GC_RENDER_CLOCK_166_MHZ;
3768
3769 pci_write_config_word(dev->pdev, GCFGC, gcfgc);
3770 } else if (IS_I915G(dev)) {
3771 u16 gcfgc;
3772
3773 /* Adjust render clock... */
3774 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3775
3776 /* Down to minimum... */
3777 gcfgc &= ~I915_GC_RENDER_CLOCK_MASK;
3778 gcfgc |= I915_GC_RENDER_CLOCK_166_MHZ;
3779
3780 pci_write_config_word(dev->pdev, GCFGC, gcfgc);
3781 } else if (IS_I85X(dev)) {
3782 u16 hpllcc;
3783
3784 /* Adjust render clock... */
3785 pci_read_config_word(dev->pdev, HPLLCC, &hpllcc);
3786
3787 /* Up to maximum... */
3788 hpllcc &= ~GC_CLOCK_CONTROL_MASK;
3789 hpllcc |= GC_CLOCK_133_200;
3790
3791 pci_write_config_word(dev->pdev, HPLLCC, hpllcc);
3792 }
44d98a61 3793 DRM_DEBUG_DRIVER("decreasing render clock frequency\n");
652c393a
JB
3794}
3795
3796/* Note that no increase function is needed for this - increase_renderclock()
3797 * will also rewrite these bits
3798 */
3799void intel_decrease_displayclock(struct drm_device *dev)
3800{
3801 if (IS_IGDNG(dev))
3802 return;
3803
3804 if (IS_I945G(dev) || IS_I945GM(dev) || IS_I915G(dev) ||
3805 IS_I915GM(dev)) {
3806 u16 gcfgc;
3807
3808 /* Adjust render clock... */
3809 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3810
3811 /* Down to minimum... */
3812 gcfgc &= ~0xf0;
3813 gcfgc |= 0x80;
3814
3815 pci_write_config_word(dev->pdev, GCFGC, gcfgc);
3816 }
3817}
3818
3819#define CRTC_IDLE_TIMEOUT 1000 /* ms */
3820
3821static void intel_crtc_idle_timer(unsigned long arg)
3822{
3823 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
3824 struct drm_crtc *crtc = &intel_crtc->base;
3825 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
3826
44d98a61 3827 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
3828
3829 intel_crtc->busy = false;
3830
01dfba93 3831 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
3832}
3833
3834static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
3835{
3836 struct drm_device *dev = crtc->dev;
3837 drm_i915_private_t *dev_priv = dev->dev_private;
3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3839 int pipe = intel_crtc->pipe;
3840 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3841 int dpll = I915_READ(dpll_reg);
3842
3843 if (IS_IGDNG(dev))
3844 return;
3845
3846 if (!dev_priv->lvds_downclock_avail)
3847 return;
3848
3849 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 3850 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
3851
3852 /* Unlock panel regs */
3853 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
3854
3855 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
3856 I915_WRITE(dpll_reg, dpll);
3857 dpll = I915_READ(dpll_reg);
3858 intel_wait_for_vblank(dev);
3859 dpll = I915_READ(dpll_reg);
3860 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 3861 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
3862
3863 /* ...and lock them again */
3864 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
3865 }
3866
3867 /* Schedule downclock */
3868 if (schedule)
3869 mod_timer(&intel_crtc->idle_timer, jiffies +
3870 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
3871}
3872
3873static void intel_decrease_pllclock(struct drm_crtc *crtc)
3874{
3875 struct drm_device *dev = crtc->dev;
3876 drm_i915_private_t *dev_priv = dev->dev_private;
3877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3878 int pipe = intel_crtc->pipe;
3879 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3880 int dpll = I915_READ(dpll_reg);
3881
3882 if (IS_IGDNG(dev))
3883 return;
3884
3885 if (!dev_priv->lvds_downclock_avail)
3886 return;
3887
3888 /*
3889 * Since this is called by a timer, we should never get here in
3890 * the manual case.
3891 */
3892 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 3893 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
3894
3895 /* Unlock panel regs */
3896 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
3897
3898 dpll |= DISPLAY_RATE_SELECT_FPA1;
3899 I915_WRITE(dpll_reg, dpll);
3900 dpll = I915_READ(dpll_reg);
3901 intel_wait_for_vblank(dev);
3902 dpll = I915_READ(dpll_reg);
3903 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 3904 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
3905
3906 /* ...and lock them again */
3907 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
3908 }
3909
3910}
3911
3912/**
3913 * intel_idle_update - adjust clocks for idleness
3914 * @work: work struct
3915 *
3916 * Either the GPU or display (or both) went idle. Check the busy status
3917 * here and adjust the CRTC and GPU clocks as necessary.
3918 */
3919static void intel_idle_update(struct work_struct *work)
3920{
3921 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3922 idle_work);
3923 struct drm_device *dev = dev_priv->dev;
3924 struct drm_crtc *crtc;
3925 struct intel_crtc *intel_crtc;
3926
3927 if (!i915_powersave)
3928 return;
3929
3930 mutex_lock(&dev->struct_mutex);
3931
3932 /* GPU isn't processing, downclock it. */
3933 if (!dev_priv->busy) {
3934 intel_decrease_renderclock(dev);
3935 intel_decrease_displayclock(dev);
3936 }
3937
3938 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3939 /* Skip inactive CRTCs */
3940 if (!crtc->fb)
3941 continue;
3942
3943 intel_crtc = to_intel_crtc(crtc);
3944 if (!intel_crtc->busy)
3945 intel_decrease_pllclock(crtc);
3946 }
3947
3948 mutex_unlock(&dev->struct_mutex);
3949}
3950
3951/**
3952 * intel_mark_busy - mark the GPU and possibly the display busy
3953 * @dev: drm device
3954 * @obj: object we're operating on
3955 *
3956 * Callers can use this function to indicate that the GPU is busy processing
3957 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
3958 * buffer), we'll also mark the display as busy, so we know to increase its
3959 * clock frequency.
3960 */
3961void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
3962{
3963 drm_i915_private_t *dev_priv = dev->dev_private;
3964 struct drm_crtc *crtc = NULL;
3965 struct intel_framebuffer *intel_fb;
3966 struct intel_crtc *intel_crtc;
3967
5e17ee74
ZW
3968 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3969 return;
3970
652c393a
JB
3971 dev_priv->busy = true;
3972 intel_increase_renderclock(dev, true);
3973
3974 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3975 if (!crtc->fb)
3976 continue;
3977
3978 intel_crtc = to_intel_crtc(crtc);
3979 intel_fb = to_intel_framebuffer(crtc->fb);
3980 if (intel_fb->obj == obj) {
3981 if (!intel_crtc->busy) {
3982 /* Non-busy -> busy, upclock */
3983 intel_increase_pllclock(crtc, true);
3984 intel_crtc->busy = true;
3985 } else {
3986 /* Busy -> busy, put off timer */
3987 mod_timer(&intel_crtc->idle_timer, jiffies +
3988 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
3989 }
3990 }
3991 }
3992}
3993
79e53945
JB
3994static void intel_crtc_destroy(struct drm_crtc *crtc)
3995{
3996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3997
3998 drm_crtc_cleanup(crtc);
3999 kfree(intel_crtc);
4000}
4001
4002static const struct drm_crtc_helper_funcs intel_helper_funcs = {
4003 .dpms = intel_crtc_dpms,
4004 .mode_fixup = intel_crtc_mode_fixup,
4005 .mode_set = intel_crtc_mode_set,
4006 .mode_set_base = intel_pipe_set_base,
4007 .prepare = intel_crtc_prepare,
4008 .commit = intel_crtc_commit,
068143d3 4009 .load_lut = intel_crtc_load_lut,
79e53945
JB
4010};
4011
4012static const struct drm_crtc_funcs intel_crtc_funcs = {
4013 .cursor_set = intel_crtc_cursor_set,
4014 .cursor_move = intel_crtc_cursor_move,
4015 .gamma_set = intel_crtc_gamma_set,
4016 .set_config = drm_crtc_helper_set_config,
4017 .destroy = intel_crtc_destroy,
4018};
4019
4020
b358d0a6 4021static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945
JB
4022{
4023 struct intel_crtc *intel_crtc;
4024 int i;
4025
4026 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
4027 if (intel_crtc == NULL)
4028 return;
4029
4030 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
4031
4032 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
4033 intel_crtc->pipe = pipe;
7662c8bd 4034 intel_crtc->plane = pipe;
79e53945
JB
4035 for (i = 0; i < 256; i++) {
4036 intel_crtc->lut_r[i] = i;
4037 intel_crtc->lut_g[i] = i;
4038 intel_crtc->lut_b[i] = i;
4039 }
4040
80824003
JB
4041 /* Swap pipes & planes for FBC on pre-965 */
4042 intel_crtc->pipe = pipe;
4043 intel_crtc->plane = pipe;
4044 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
4045 DRM_DEBUG("swapping pipes & planes for FBC\n");
4046 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
4047 }
4048
79e53945
JB
4049 intel_crtc->cursor_addr = 0;
4050 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4051 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
4052
652c393a
JB
4053 intel_crtc->busy = false;
4054
4055 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
4056 (unsigned long)intel_crtc);
79e53945
JB
4057}
4058
08d7b3d1
CW
4059int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
4060 struct drm_file *file_priv)
4061{
4062 drm_i915_private_t *dev_priv = dev->dev_private;
4063 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
4064 struct drm_mode_object *drmmode_obj;
4065 struct intel_crtc *crtc;
08d7b3d1
CW
4066
4067 if (!dev_priv) {
4068 DRM_ERROR("called with no initialization\n");
4069 return -EINVAL;
4070 }
4071
c05422d5
DV
4072 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
4073 DRM_MODE_OBJECT_CRTC);
08d7b3d1 4074
c05422d5 4075 if (!drmmode_obj) {
08d7b3d1
CW
4076 DRM_ERROR("no such CRTC id\n");
4077 return -EINVAL;
4078 }
4079
c05422d5
DV
4080 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
4081 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 4082
c05422d5 4083 return 0;
08d7b3d1
CW
4084}
4085
79e53945
JB
4086struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
4087{
4088 struct drm_crtc *crtc = NULL;
4089
4090 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4092 if (intel_crtc->pipe == pipe)
4093 break;
4094 }
4095 return crtc;
4096}
4097
b358d0a6 4098static int intel_connector_clones(struct drm_device *dev, int type_mask)
79e53945
JB
4099{
4100 int index_mask = 0;
4101 struct drm_connector *connector;
4102 int entry = 0;
4103
4104 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4105 struct intel_output *intel_output = to_intel_output(connector);
f8aed700 4106 if (type_mask & intel_output->clone_mask)
79e53945
JB
4107 index_mask |= (1 << entry);
4108 entry++;
4109 }
4110 return index_mask;
4111}
4112
4113
4114static void intel_setup_outputs(struct drm_device *dev)
4115{
725e30ad 4116 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
4117 struct drm_connector *connector;
4118
4119 intel_crt_init(dev);
4120
4121 /* Set up integrated LVDS */
541998a1 4122 if (IS_MOBILE(dev) && !IS_I830(dev))
79e53945
JB
4123 intel_lvds_init(dev);
4124
2c07245f 4125 if (IS_IGDNG(dev)) {
30ad48b7
ZW
4126 int found;
4127
32f9d658
ZW
4128 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
4129 intel_dp_init(dev, DP_A);
4130
30ad48b7
ZW
4131 if (I915_READ(HDMIB) & PORT_DETECTED) {
4132 /* check SDVOB */
4133 /* found = intel_sdvo_init(dev, HDMIB); */
4134 found = 0;
4135 if (!found)
4136 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
4137 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
4138 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
4139 }
4140
4141 if (I915_READ(HDMIC) & PORT_DETECTED)
4142 intel_hdmi_init(dev, HDMIC);
4143
4144 if (I915_READ(HDMID) & PORT_DETECTED)
4145 intel_hdmi_init(dev, HDMID);
4146
5eb08b69
ZW
4147 if (I915_READ(PCH_DP_C) & DP_DETECTED)
4148 intel_dp_init(dev, PCH_DP_C);
4149
4150 if (I915_READ(PCH_DP_D) & DP_DETECTED)
4151 intel_dp_init(dev, PCH_DP_D);
4152
2c07245f 4153 } else if (IS_I9XX(dev)) {
27185ae1 4154 bool found = false;
7d57382e 4155
725e30ad
EA
4156 if (I915_READ(SDVOB) & SDVO_DETECTED) {
4157 found = intel_sdvo_init(dev, SDVOB);
4158 if (!found && SUPPORTS_INTEGRATED_HDMI(dev))
4159 intel_hdmi_init(dev, SDVOB);
27185ae1 4160
a4fc5ed6
KP
4161 if (!found && SUPPORTS_INTEGRATED_DP(dev))
4162 intel_dp_init(dev, DP_B);
725e30ad 4163 }
13520b05
KH
4164
4165 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 4166
27185ae1 4167 if (I915_READ(SDVOB) & SDVO_DETECTED)
725e30ad 4168 found = intel_sdvo_init(dev, SDVOC);
27185ae1
ML
4169
4170 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
4171
4172 if (SUPPORTS_INTEGRATED_HDMI(dev))
725e30ad 4173 intel_hdmi_init(dev, SDVOC);
27185ae1 4174 if (SUPPORTS_INTEGRATED_DP(dev))
a4fc5ed6 4175 intel_dp_init(dev, DP_C);
725e30ad 4176 }
27185ae1 4177
a4fc5ed6
KP
4178 if (SUPPORTS_INTEGRATED_DP(dev) && (I915_READ(DP_D) & DP_DETECTED))
4179 intel_dp_init(dev, DP_D);
79e53945
JB
4180 } else
4181 intel_dvo_init(dev);
4182
2c07245f 4183 if (IS_I9XX(dev) && IS_MOBILE(dev) && !IS_IGDNG(dev))
79e53945
JB
4184 intel_tv_init(dev);
4185
4186 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4187 struct intel_output *intel_output = to_intel_output(connector);
4188 struct drm_encoder *encoder = &intel_output->enc;
79e53945 4189
f8aed700
ML
4190 encoder->possible_crtcs = intel_output->crtc_mask;
4191 encoder->possible_clones = intel_connector_clones(dev,
4192 intel_output->clone_mask);
79e53945
JB
4193 }
4194}
4195
4196static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
4197{
4198 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
4199 struct drm_device *dev = fb->dev;
4200
4201 if (fb->fbdev)
4202 intelfb_remove(dev, fb);
4203
4204 drm_framebuffer_cleanup(fb);
4205 mutex_lock(&dev->struct_mutex);
4206 drm_gem_object_unreference(intel_fb->obj);
4207 mutex_unlock(&dev->struct_mutex);
4208
4209 kfree(intel_fb);
4210}
4211
4212static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
4213 struct drm_file *file_priv,
4214 unsigned int *handle)
4215{
4216 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
4217 struct drm_gem_object *object = intel_fb->obj;
4218
4219 return drm_gem_handle_create(file_priv, object, handle);
4220}
4221
4222static const struct drm_framebuffer_funcs intel_fb_funcs = {
4223 .destroy = intel_user_framebuffer_destroy,
4224 .create_handle = intel_user_framebuffer_create_handle,
4225};
4226
4227int intel_framebuffer_create(struct drm_device *dev,
4228 struct drm_mode_fb_cmd *mode_cmd,
4229 struct drm_framebuffer **fb,
4230 struct drm_gem_object *obj)
4231{
4232 struct intel_framebuffer *intel_fb;
4233 int ret;
4234
4235 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
4236 if (!intel_fb)
4237 return -ENOMEM;
4238
4239 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
4240 if (ret) {
4241 DRM_ERROR("framebuffer init failed %d\n", ret);
4242 return ret;
4243 }
4244
4245 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
4246
4247 intel_fb->obj = obj;
4248
4249 *fb = &intel_fb->base;
4250
4251 return 0;
4252}
4253
4254
4255static struct drm_framebuffer *
4256intel_user_framebuffer_create(struct drm_device *dev,
4257 struct drm_file *filp,
4258 struct drm_mode_fb_cmd *mode_cmd)
4259{
4260 struct drm_gem_object *obj;
4261 struct drm_framebuffer *fb;
4262 int ret;
4263
4264 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
4265 if (!obj)
4266 return NULL;
4267
4268 ret = intel_framebuffer_create(dev, mode_cmd, &fb, obj);
4269 if (ret) {
496818f0 4270 mutex_lock(&dev->struct_mutex);
79e53945 4271 drm_gem_object_unreference(obj);
496818f0 4272 mutex_unlock(&dev->struct_mutex);
79e53945
JB
4273 return NULL;
4274 }
4275
4276 return fb;
4277}
4278
79e53945 4279static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945
JB
4280 .fb_create = intel_user_framebuffer_create,
4281 .fb_changed = intelfb_probe,
4282};
4283
652c393a
JB
4284void intel_init_clock_gating(struct drm_device *dev)
4285{
4286 struct drm_i915_private *dev_priv = dev->dev_private;
4287
4288 /*
4289 * Disable clock gating reported to work incorrectly according to the
4290 * specs, but enable as much else as we can.
4291 */
c03342fa
ZW
4292 if (IS_IGDNG(dev)) {
4293 return;
4294 } else if (IS_G4X(dev)) {
652c393a
JB
4295 uint32_t dspclk_gate;
4296 I915_WRITE(RENCLK_GATE_D1, 0);
4297 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
4298 GS_UNIT_CLOCK_GATE_DISABLE |
4299 CL_UNIT_CLOCK_GATE_DISABLE);
4300 I915_WRITE(RAMCLK_GATE_D, 0);
4301 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
4302 OVRUNIT_CLOCK_GATE_DISABLE |
4303 OVCUNIT_CLOCK_GATE_DISABLE;
4304 if (IS_GM45(dev))
4305 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
4306 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4307 } else if (IS_I965GM(dev)) {
4308 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
4309 I915_WRITE(RENCLK_GATE_D2, 0);
4310 I915_WRITE(DSPCLK_GATE_D, 0);
4311 I915_WRITE(RAMCLK_GATE_D, 0);
4312 I915_WRITE16(DEUC, 0);
4313 } else if (IS_I965G(dev)) {
4314 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
4315 I965_RCC_CLOCK_GATE_DISABLE |
4316 I965_RCPB_CLOCK_GATE_DISABLE |
4317 I965_ISC_CLOCK_GATE_DISABLE |
4318 I965_FBC_CLOCK_GATE_DISABLE);
4319 I915_WRITE(RENCLK_GATE_D2, 0);
4320 } else if (IS_I9XX(dev)) {
4321 u32 dstate = I915_READ(D_STATE);
4322
4323 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
4324 DSTATE_DOT_CLOCK_GATING;
4325 I915_WRITE(D_STATE, dstate);
f0f8a9ce 4326 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
4327 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
4328 } else if (IS_I830(dev)) {
4329 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
4330 }
97f5ab66
JB
4331
4332 /*
4333 * GPU can automatically power down the render unit if given a page
4334 * to save state.
4335 */
4336 if (I915_HAS_RC6(dev)) {
4337 struct drm_gem_object *pwrctx;
4338 struct drm_i915_gem_object *obj_priv;
4339 int ret;
4340
4341 pwrctx = drm_gem_object_alloc(dev, 4096);
4342 if (!pwrctx) {
4343 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
4344 goto out;
4345 }
4346
4347 ret = i915_gem_object_pin(pwrctx, 4096);
4348 if (ret) {
4349 DRM_ERROR("failed to pin power context: %d\n", ret);
4350 drm_gem_object_unreference(pwrctx);
4351 goto out;
4352 }
4353
4354 i915_gem_object_set_to_gtt_domain(pwrctx, 1);
4355
4356 obj_priv = pwrctx->driver_private;
4357
4358 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
4359 I915_WRITE(MCHBAR_RENDER_STANDBY,
4360 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
4361
4362 dev_priv->pwrctx = pwrctx;
4363 }
4364
4365out:
4366 return;
652c393a
JB
4367}
4368
e70236a8
JB
4369/* Set up chip specific display functions */
4370static void intel_init_display(struct drm_device *dev)
4371{
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373
4374 /* We always want a DPMS function */
4375 if (IS_IGDNG(dev))
4376 dev_priv->display.dpms = igdng_crtc_dpms;
4377 else
4378 dev_priv->display.dpms = i9xx_crtc_dpms;
4379
4380 /* Only mobile has FBC, leave pointers NULL for other chips */
4381 if (IS_MOBILE(dev)) {
74dff282
JB
4382 if (IS_GM45(dev)) {
4383 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
4384 dev_priv->display.enable_fbc = g4x_enable_fbc;
4385 dev_priv->display.disable_fbc = g4x_disable_fbc;
4386 } else if (IS_I965GM(dev) || IS_I945GM(dev) || IS_I915GM(dev)) {
e70236a8
JB
4387 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
4388 dev_priv->display.enable_fbc = i8xx_enable_fbc;
4389 dev_priv->display.disable_fbc = i8xx_disable_fbc;
4390 }
74dff282 4391 /* 855GM needs testing */
e70236a8
JB
4392 }
4393
4394 /* Returns the core display clock speed */
4395 if (IS_I945G(dev))
4396 dev_priv->display.get_display_clock_speed =
4397 i945_get_display_clock_speed;
4398 else if (IS_I915G(dev))
4399 dev_priv->display.get_display_clock_speed =
4400 i915_get_display_clock_speed;
4401 else if (IS_I945GM(dev) || IS_845G(dev) || IS_IGDGM(dev))
4402 dev_priv->display.get_display_clock_speed =
4403 i9xx_misc_get_display_clock_speed;
4404 else if (IS_I915GM(dev))
4405 dev_priv->display.get_display_clock_speed =
4406 i915gm_get_display_clock_speed;
4407 else if (IS_I865G(dev))
4408 dev_priv->display.get_display_clock_speed =
4409 i865_get_display_clock_speed;
f0f8a9ce 4410 else if (IS_I85X(dev))
e70236a8
JB
4411 dev_priv->display.get_display_clock_speed =
4412 i855_get_display_clock_speed;
4413 else /* 852, 830 */
4414 dev_priv->display.get_display_clock_speed =
4415 i830_get_display_clock_speed;
4416
4417 /* For FIFO watermark updates */
c03342fa
ZW
4418 if (IS_IGDNG(dev))
4419 dev_priv->display.update_wm = NULL;
4420 else if (IS_G4X(dev))
e70236a8
JB
4421 dev_priv->display.update_wm = g4x_update_wm;
4422 else if (IS_I965G(dev))
4423 dev_priv->display.update_wm = i965_update_wm;
4424 else if (IS_I9XX(dev) || IS_MOBILE(dev)) {
4425 dev_priv->display.update_wm = i9xx_update_wm;
4426 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
4427 } else {
4428 if (IS_I85X(dev))
4429 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
4430 else if (IS_845G(dev))
4431 dev_priv->display.get_fifo_size = i845_get_fifo_size;
4432 else
4433 dev_priv->display.get_fifo_size = i830_get_fifo_size;
4434 dev_priv->display.update_wm = i830_update_wm;
4435 }
4436}
4437
79e53945
JB
4438void intel_modeset_init(struct drm_device *dev)
4439{
652c393a 4440 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
4441 int num_pipe;
4442 int i;
4443
4444 drm_mode_config_init(dev);
4445
4446 dev->mode_config.min_width = 0;
4447 dev->mode_config.min_height = 0;
4448
4449 dev->mode_config.funcs = (void *)&intel_mode_funcs;
4450
e70236a8
JB
4451 intel_init_display(dev);
4452
79e53945
JB
4453 if (IS_I965G(dev)) {
4454 dev->mode_config.max_width = 8192;
4455 dev->mode_config.max_height = 8192;
5e4d6fa7
KP
4456 } else if (IS_I9XX(dev)) {
4457 dev->mode_config.max_width = 4096;
4458 dev->mode_config.max_height = 4096;
79e53945
JB
4459 } else {
4460 dev->mode_config.max_width = 2048;
4461 dev->mode_config.max_height = 2048;
4462 }
4463
4464 /* set memory base */
4465 if (IS_I9XX(dev))
4466 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
4467 else
4468 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
4469
4470 if (IS_MOBILE(dev) || IS_I9XX(dev))
4471 num_pipe = 2;
4472 else
4473 num_pipe = 1;
4474 DRM_DEBUG("%d display pipe%s available.\n",
4475 num_pipe, num_pipe > 1 ? "s" : "");
4476
652c393a
JB
4477 if (IS_I85X(dev))
4478 pci_read_config_word(dev->pdev, HPLLCC, &dev_priv->orig_clock);
4479 else if (IS_I9XX(dev) || IS_G4X(dev))
4480 pci_read_config_word(dev->pdev, GCFGC, &dev_priv->orig_clock);
4481
79e53945
JB
4482 for (i = 0; i < num_pipe; i++) {
4483 intel_crtc_init(dev, i);
4484 }
4485
4486 intel_setup_outputs(dev);
652c393a
JB
4487
4488 intel_init_clock_gating(dev);
4489
4490 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
4491 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
4492 (unsigned long)dev);
02e792fb
DV
4493
4494 intel_setup_overlay(dev);
79e53945
JB
4495}
4496
4497void intel_modeset_cleanup(struct drm_device *dev)
4498{
652c393a
JB
4499 struct drm_i915_private *dev_priv = dev->dev_private;
4500 struct drm_crtc *crtc;
4501 struct intel_crtc *intel_crtc;
4502
4503 mutex_lock(&dev->struct_mutex);
4504
4505 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4506 /* Skip inactive CRTCs */
4507 if (!crtc->fb)
4508 continue;
4509
4510 intel_crtc = to_intel_crtc(crtc);
4511 intel_increase_pllclock(crtc, false);
4512 del_timer_sync(&intel_crtc->idle_timer);
4513 }
4514
4515 intel_increase_renderclock(dev, false);
4516 del_timer_sync(&dev_priv->idle_timer);
4517
4518 mutex_unlock(&dev->struct_mutex);
4519
e70236a8
JB
4520 if (dev_priv->display.disable_fbc)
4521 dev_priv->display.disable_fbc(dev);
4522
97f5ab66
JB
4523 if (dev_priv->pwrctx) {
4524 i915_gem_object_unpin(dev_priv->pwrctx);
4525 drm_gem_object_unreference(dev_priv->pwrctx);
4526 }
4527
79e53945
JB
4528 drm_mode_config_cleanup(dev);
4529}
4530
4531
4532/* current intel driver doesn't take advantage of encoders
4533 always give back the encoder for the connector
4534*/
4535struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
4536{
4537 struct intel_output *intel_output = to_intel_output(connector);
4538
4539 return &intel_output->enc;
4540}
28d52043
DA
4541
4542/*
4543 * set vga decode state - true == enable VGA decode
4544 */
4545int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
4546{
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 u16 gmch_ctrl;
4549
4550 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
4551 if (state)
4552 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
4553 else
4554 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
4555 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
4556 return 0;
4557}