]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
Merge branch 'drm-fixes-4.10' of git://people.freedesktop.org/~agd5f/linux into drm...
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
5d723d7a 37#include "intel_frontbuffer.h"
760285e7 38#include <drm/i915_drm.h>
79e53945 39#include "i915_drv.h"
db18b6a6 40#include "intel_dsi.h"
e5510fac 41#include "i915_trace.h"
319c1d42 42#include <drm/drm_atomic.h>
c196e1d6 43#include <drm/drm_atomic_helper.h>
760285e7
DH
44#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
465c120c
MR
46#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
c0f372b3 48#include <linux/dma_remapping.h>
fd8e058a 49#include <linux/reservation.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
65edccce
VS
118static void skl_init_scalers(struct drm_i915_private *dev_priv,
119 struct intel_crtc *crtc,
120 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
121static void skylake_pfit_enable(struct intel_crtc *crtc);
122static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
123static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 124static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 125static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 126static int ilk_max_pixel_rate(struct drm_atomic_state *state);
324513c0 127static int bxt_calc_cdclk(int max_pixclk);
e7457a9a 128
d4906093 129struct intel_limit {
4c5def93
ACO
130 struct {
131 int min, max;
132 } dot, vco, n, m, m1, m2, p, p1;
133
134 struct {
135 int dot_limit;
136 int p2_slow, p2_fast;
137 } p2;
d4906093 138};
79e53945 139
bfa7df01
VS
140/* returns HPLL frequency in kHz */
141static int valleyview_get_vco(struct drm_i915_private *dev_priv)
142{
143 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
144
145 /* Obtain SKU information */
146 mutex_lock(&dev_priv->sb_lock);
147 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
148 CCK_FUSE_HPLL_FREQ_MASK;
149 mutex_unlock(&dev_priv->sb_lock);
150
151 return vco_freq[hpll_freq] * 1000;
152}
153
c30fec65
VS
154int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
155 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
156{
157 u32 val;
158 int divider;
159
bfa7df01
VS
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
c30fec65
VS
170 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
171}
172
173static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
174 const char *name, u32 reg)
175{
176 if (dev_priv->hpll_freq == 0)
177 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
178
179 return vlv_get_cck_clock(dev_priv, name, reg,
180 dev_priv->hpll_freq);
bfa7df01
VS
181}
182
e7dc33f3
VS
183static int
184intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 185{
e7dc33f3
VS
186 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
187}
d2acd215 188
e7dc33f3
VS
189static int
190intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
191{
19ab4ed3 192 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
193 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
194 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
195}
196
e7dc33f3
VS
197static int
198intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 199{
79e50a4f
JN
200 uint32_t clkcfg;
201
e7dc33f3 202 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
203 clkcfg = I915_READ(CLKCFG);
204 switch (clkcfg & CLKCFG_FSB_MASK) {
205 case CLKCFG_FSB_400:
e7dc33f3 206 return 100000;
79e50a4f 207 case CLKCFG_FSB_533:
e7dc33f3 208 return 133333;
79e50a4f 209 case CLKCFG_FSB_667:
e7dc33f3 210 return 166667;
79e50a4f 211 case CLKCFG_FSB_800:
e7dc33f3 212 return 200000;
79e50a4f 213 case CLKCFG_FSB_1067:
e7dc33f3 214 return 266667;
79e50a4f 215 case CLKCFG_FSB_1333:
e7dc33f3 216 return 333333;
79e50a4f
JN
217 /* these two are just a guess; one of them might be right */
218 case CLKCFG_FSB_1600:
219 case CLKCFG_FSB_1600_ALT:
e7dc33f3 220 return 400000;
79e50a4f 221 default:
e7dc33f3 222 return 133333;
79e50a4f
JN
223 }
224}
225
19ab4ed3 226void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
227{
228 if (HAS_PCH_SPLIT(dev_priv))
229 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
230 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
231 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
232 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
233 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
234 else
235 return; /* no rawclk on other platforms, or no need to know it */
236
237 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
238}
239
bfa7df01
VS
240static void intel_update_czclk(struct drm_i915_private *dev_priv)
241{
666a4537 242 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
243 return;
244
245 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
246 CCK_CZ_CLOCK_CONTROL);
247
248 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
249}
250
021357ac 251static inline u32 /* units of 100MHz */
21a727b3
VS
252intel_fdi_link_freq(struct drm_i915_private *dev_priv,
253 const struct intel_crtc_state *pipe_config)
021357ac 254{
21a727b3
VS
255 if (HAS_DDI(dev_priv))
256 return pipe_config->port_clock; /* SPLL */
257 else if (IS_GEN5(dev_priv))
258 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 259 else
21a727b3 260 return 270000;
021357ac
CW
261}
262
1b6f4958 263static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 264 .dot = { .min = 25000, .max = 350000 },
9c333719 265 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 266 .n = { .min = 2, .max = 16 },
0206e353
AJ
267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
274};
275
1b6f4958 276static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 277 .dot = { .min = 25000, .max = 350000 },
9c333719 278 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 279 .n = { .min = 2, .max = 16 },
5d536e28
DV
280 .m = { .min = 96, .max = 140 },
281 .m1 = { .min = 18, .max = 26 },
282 .m2 = { .min = 6, .max = 16 },
283 .p = { .min = 4, .max = 128 },
284 .p1 = { .min = 2, .max = 33 },
285 .p2 = { .dot_limit = 165000,
286 .p2_slow = 4, .p2_fast = 4 },
287};
288
1b6f4958 289static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 290 .dot = { .min = 25000, .max = 350000 },
9c333719 291 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 292 .n = { .min = 2, .max = 16 },
0206e353
AJ
293 .m = { .min = 96, .max = 140 },
294 .m1 = { .min = 18, .max = 26 },
295 .m2 = { .min = 6, .max = 16 },
296 .p = { .min = 4, .max = 128 },
297 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
298 .p2 = { .dot_limit = 165000,
299 .p2_slow = 14, .p2_fast = 7 },
e4b36699 300};
273e27ca 301
1b6f4958 302static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
303 .dot = { .min = 20000, .max = 400000 },
304 .vco = { .min = 1400000, .max = 2800000 },
305 .n = { .min = 1, .max = 6 },
306 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
307 .m1 = { .min = 8, .max = 18 },
308 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
311 .p2 = { .dot_limit = 200000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
1b6f4958 315static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
316 .dot = { .min = 20000, .max = 400000 },
317 .vco = { .min = 1400000, .max = 2800000 },
318 .n = { .min = 1, .max = 6 },
319 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
320 .m1 = { .min = 8, .max = 18 },
321 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
322 .p = { .min = 7, .max = 98 },
323 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
324 .p2 = { .dot_limit = 112000,
325 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
326};
327
273e27ca 328
1b6f4958 329static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 1750000, .max = 3500000},
332 .n = { .min = 1, .max = 4 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 1, .max = 3},
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 10,
340 .p2_fast = 10
044c7c41 341 },
e4b36699
KP
342};
343
1b6f4958 344static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
345 .dot = { .min = 22000, .max = 400000 },
346 .vco = { .min = 1750000, .max = 3500000},
347 .n = { .min = 1, .max = 4 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 16, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 5, .max = 80 },
352 .p1 = { .min = 1, .max = 8},
353 .p2 = { .dot_limit = 165000,
354 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
355};
356
1b6f4958 357static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
358 .dot = { .min = 20000, .max = 115000 },
359 .vco = { .min = 1750000, .max = 3500000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 104, .max = 138 },
362 .m1 = { .min = 17, .max = 23 },
363 .m2 = { .min = 5, .max = 11 },
364 .p = { .min = 28, .max = 112 },
365 .p1 = { .min = 2, .max = 8 },
366 .p2 = { .dot_limit = 0,
367 .p2_slow = 14, .p2_fast = 14
044c7c41 368 },
e4b36699
KP
369};
370
1b6f4958 371static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
372 .dot = { .min = 80000, .max = 224000 },
373 .vco = { .min = 1750000, .max = 3500000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 104, .max = 138 },
376 .m1 = { .min = 17, .max = 23 },
377 .m2 = { .min = 5, .max = 11 },
378 .p = { .min = 14, .max = 42 },
379 .p1 = { .min = 2, .max = 6 },
380 .p2 = { .dot_limit = 0,
381 .p2_slow = 7, .p2_fast = 7
044c7c41 382 },
e4b36699
KP
383};
384
1b6f4958 385static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
386 .dot = { .min = 20000, .max = 400000},
387 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 388 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
389 .n = { .min = 3, .max = 6 },
390 .m = { .min = 2, .max = 256 },
273e27ca 391 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
392 .m1 = { .min = 0, .max = 0 },
393 .m2 = { .min = 0, .max = 254 },
394 .p = { .min = 5, .max = 80 },
395 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
396 .p2 = { .dot_limit = 200000,
397 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
398};
399
1b6f4958 400static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
401 .dot = { .min = 20000, .max = 400000 },
402 .vco = { .min = 1700000, .max = 3500000 },
403 .n = { .min = 3, .max = 6 },
404 .m = { .min = 2, .max = 256 },
405 .m1 = { .min = 0, .max = 0 },
406 .m2 = { .min = 0, .max = 254 },
407 .p = { .min = 7, .max = 112 },
408 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
409 .p2 = { .dot_limit = 112000,
410 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
411};
412
273e27ca
EA
413/* Ironlake / Sandybridge
414 *
415 * We calculate clock using (register_value + 2) for N/M1/M2, so here
416 * the range value for them is (actual_value - 2).
417 */
1b6f4958 418static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 5 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 5, .max = 80 },
426 .p1 = { .min = 1, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
429};
430
1b6f4958 431static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 3 },
435 .m = { .min = 79, .max = 118 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
439 .p1 = { .min = 2, .max = 8 },
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
1b6f4958 444static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 127 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 56 },
452 .p1 = { .min = 2, .max = 8 },
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
455};
456
273e27ca 457/* LVDS 100mhz refclk limits. */
1b6f4958 458static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
459 .dot = { .min = 25000, .max = 350000 },
460 .vco = { .min = 1760000, .max = 3510000 },
461 .n = { .min = 1, .max = 2 },
462 .m = { .min = 79, .max = 126 },
463 .m1 = { .min = 12, .max = 22 },
464 .m2 = { .min = 5, .max = 9 },
465 .p = { .min = 28, .max = 112 },
0206e353 466 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
467 .p2 = { .dot_limit = 225000,
468 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
469};
470
1b6f4958 471static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
472 .dot = { .min = 25000, .max = 350000 },
473 .vco = { .min = 1760000, .max = 3510000 },
474 .n = { .min = 1, .max = 3 },
475 .m = { .min = 79, .max = 126 },
476 .m1 = { .min = 12, .max = 22 },
477 .m2 = { .min = 5, .max = 9 },
478 .p = { .min = 14, .max = 42 },
0206e353 479 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
480 .p2 = { .dot_limit = 225000,
481 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
482};
483
1b6f4958 484static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
485 /*
486 * These are the data rate limits (measured in fast clocks)
487 * since those are the strictest limits we have. The fast
488 * clock and actual rate limits are more relaxed, so checking
489 * them would make no difference.
490 */
491 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 492 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 493 .n = { .min = 1, .max = 7 },
a0c4da24
JB
494 .m1 = { .min = 2, .max = 3 },
495 .m2 = { .min = 11, .max = 156 },
b99ab663 496 .p1 = { .min = 2, .max = 3 },
5fdc9c49 497 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
498};
499
1b6f4958 500static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
501 /*
502 * These are the data rate limits (measured in fast clocks)
503 * since those are the strictest limits we have. The fast
504 * clock and actual rate limits are more relaxed, so checking
505 * them would make no difference.
506 */
507 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 508 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
509 .n = { .min = 1, .max = 1 },
510 .m1 = { .min = 2, .max = 2 },
511 .m2 = { .min = 24 << 22, .max = 175 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 14 },
514};
515
1b6f4958 516static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
517 /* FIXME: find real dot limits */
518 .dot = { .min = 0, .max = INT_MAX },
e6292556 519 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
520 .n = { .min = 1, .max = 1 },
521 .m1 = { .min = 2, .max = 2 },
522 /* FIXME: find real m2 limits */
523 .m2 = { .min = 2 << 22, .max = 255 << 22 },
524 .p1 = { .min = 2, .max = 4 },
525 .p2 = { .p2_slow = 1, .p2_fast = 20 },
526};
527
cdba954e
ACO
528static bool
529needs_modeset(struct drm_crtc_state *state)
530{
fc596660 531 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
532}
533
dccbea3b
ID
534/*
535 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
536 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
537 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
538 * The helpers' return value is the rate of the clock that is fed to the
539 * display engine's pipe which can be the above fast dot clock rate or a
540 * divided-down version of it.
541 */
f2b115e6 542/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 543static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 544{
2177832f
SL
545 clock->m = clock->m2 + 2;
546 clock->p = clock->p1 * clock->p2;
ed5ca77e 547 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 548 return 0;
fb03ac01
VS
549 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
550 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
551
552 return clock->dot;
2177832f
SL
553}
554
7429e9d4
DV
555static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
556{
557 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
558}
559
9e2c8475 560static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 561{
7429e9d4 562 clock->m = i9xx_dpll_compute_m(clock);
79e53945 563 clock->p = clock->p1 * clock->p2;
ed5ca77e 564 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 565 return 0;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
568
569 return clock->dot;
79e53945
JB
570}
571
9e2c8475 572static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
573{
574 clock->m = clock->m1 * clock->m2;
575 clock->p = clock->p1 * clock->p2;
576 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 577 return 0;
589eca67
ID
578 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
579 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
580
581 return clock->dot / 5;
589eca67
ID
582}
583
9e2c8475 584int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
585{
586 clock->m = clock->m1 * clock->m2;
587 clock->p = clock->p1 * clock->p2;
588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
ef9348c8
CML
590 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
591 clock->n << 22);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
593
594 return clock->dot / 5;
ef9348c8
CML
595}
596
7c04d1d9 597#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
598/**
599 * Returns whether the given set of divisors are valid for a given refclk with
600 * the given connectors.
601 */
602
e2d214ae 603static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
1b6f4958 604 const struct intel_limit *limit,
9e2c8475 605 const struct dpll *clock)
79e53945 606{
f01b7962
VS
607 if (clock->n < limit->n.min || limit->n.max < clock->n)
608 INTELPllInvalid("n out of range\n");
79e53945 609 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 610 INTELPllInvalid("p1 out of range\n");
79e53945 611 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 612 INTELPllInvalid("m2 out of range\n");
79e53945 613 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 614 INTELPllInvalid("m1 out of range\n");
f01b7962 615
e2d214ae
TU
616 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
617 !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
f01b7962
VS
618 if (clock->m1 <= clock->m2)
619 INTELPllInvalid("m1 <= m2\n");
620
e2d214ae
TU
621 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
622 !IS_BROXTON(dev_priv)) {
f01b7962
VS
623 if (clock->p < limit->p.min || limit->p.max < clock->p)
624 INTELPllInvalid("p out of range\n");
625 if (clock->m < limit->m.min || limit->m.max < clock->m)
626 INTELPllInvalid("m out of range\n");
627 }
628
79e53945 629 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 630 INTELPllInvalid("vco out of range\n");
79e53945
JB
631 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
632 * connector, etc., rather than just a single range.
633 */
634 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 635 INTELPllInvalid("dot out of range\n");
79e53945
JB
636
637 return true;
638}
639
3b1429d9 640static int
1b6f4958 641i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
642 const struct intel_crtc_state *crtc_state,
643 int target)
79e53945 644{
3b1429d9 645 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 646
2d84d2b3 647 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 648 /*
a210b028
DV
649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
79e53945 652 */
1974cad0 653 if (intel_is_dual_link_lvds(dev))
3b1429d9 654 return limit->p2.p2_fast;
79e53945 655 else
3b1429d9 656 return limit->p2.p2_slow;
79e53945
JB
657 } else {
658 if (target < limit->p2.dot_limit)
3b1429d9 659 return limit->p2.p2_slow;
79e53945 660 else
3b1429d9 661 return limit->p2.p2_fast;
79e53945 662 }
3b1429d9
VS
663}
664
70e8aa21
ACO
665/*
666 * Returns a set of divisors for the desired target clock with the given
667 * refclk, or FALSE. The returned values represent the clock equation:
668 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
669 *
670 * Target and reference clocks are specified in kHz.
671 *
672 * If match_clock is provided, then best_clock P divider must match the P
673 * divider from @match_clock used for LVDS downclocking.
674 */
3b1429d9 675static bool
1b6f4958 676i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 677 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
678 int target, int refclk, struct dpll *match_clock,
679 struct dpll *best_clock)
3b1429d9
VS
680{
681 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 682 struct dpll clock;
3b1429d9 683 int err = target;
79e53945 684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
3b1429d9
VS
687 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
688
42158660
ZY
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 693 if (clock.m2 >= clock.m1)
42158660
ZY
694 break;
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
dccbea3b 701 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
702 if (!intel_PLL_is_valid(to_i915(dev),
703 limit,
ac58c3f0
DV
704 &clock))
705 continue;
706 if (match_clock &&
707 clock.p != match_clock->p)
708 continue;
709
710 this_err = abs(clock.dot - target);
711 if (this_err < err) {
712 *best_clock = clock;
713 err = this_err;
714 }
715 }
716 }
717 }
718 }
719
720 return (err != target);
721}
722
70e8aa21
ACO
723/*
724 * Returns a set of divisors for the desired target clock with the given
725 * refclk, or FALSE. The returned values represent the clock equation:
726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
727 *
728 * Target and reference clocks are specified in kHz.
729 *
730 * If match_clock is provided, then best_clock P divider must match the P
731 * divider from @match_clock used for LVDS downclocking.
732 */
ac58c3f0 733static bool
1b6f4958 734pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 735 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
736 int target, int refclk, struct dpll *match_clock,
737 struct dpll *best_clock)
79e53945 738{
3b1429d9 739 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 740 struct dpll clock;
79e53945
JB
741 int err = target;
742
0206e353 743 memset(best_clock, 0, sizeof(*best_clock));
79e53945 744
3b1429d9
VS
745 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
746
42158660
ZY
747 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
748 clock.m1++) {
749 for (clock.m2 = limit->m2.min;
750 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
751 for (clock.n = limit->n.min;
752 clock.n <= limit->n.max; clock.n++) {
753 for (clock.p1 = limit->p1.min;
754 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
755 int this_err;
756
dccbea3b 757 pnv_calc_dpll_params(refclk, &clock);
e2d214ae
TU
758 if (!intel_PLL_is_valid(to_i915(dev),
759 limit,
1b894b59 760 &clock))
79e53945 761 continue;
cec2f356
SP
762 if (match_clock &&
763 clock.p != match_clock->p)
764 continue;
79e53945
JB
765
766 this_err = abs(clock.dot - target);
767 if (this_err < err) {
768 *best_clock = clock;
769 err = this_err;
770 }
771 }
772 }
773 }
774 }
775
776 return (err != target);
777}
778
997c030c
ACO
779/*
780 * Returns a set of divisors for the desired target clock with the given
781 * refclk, or FALSE. The returned values represent the clock equation:
782 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
783 *
784 * Target and reference clocks are specified in kHz.
785 *
786 * If match_clock is provided, then best_clock P divider must match the P
787 * divider from @match_clock used for LVDS downclocking.
997c030c 788 */
d4906093 789static bool
1b6f4958 790g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 791 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
792 int target, int refclk, struct dpll *match_clock,
793 struct dpll *best_clock)
d4906093 794{
3b1429d9 795 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 796 struct dpll clock;
d4906093 797 int max_n;
3b1429d9 798 bool found = false;
6ba770dc
AJ
799 /* approximately equals target * 0.00585 */
800 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
801
802 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
803
804 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
805
d4906093 806 max_n = limit->n.max;
f77f13e2 807 /* based on hardware requirement, prefer smaller n to precision */
d4906093 808 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 809 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
810 for (clock.m1 = limit->m1.max;
811 clock.m1 >= limit->m1.min; clock.m1--) {
812 for (clock.m2 = limit->m2.max;
813 clock.m2 >= limit->m2.min; clock.m2--) {
814 for (clock.p1 = limit->p1.max;
815 clock.p1 >= limit->p1.min; clock.p1--) {
816 int this_err;
817
dccbea3b 818 i9xx_calc_dpll_params(refclk, &clock);
e2d214ae
TU
819 if (!intel_PLL_is_valid(to_i915(dev),
820 limit,
1b894b59 821 &clock))
d4906093 822 continue;
1b894b59
CW
823
824 this_err = abs(clock.dot - target);
d4906093
ML
825 if (this_err < err_most) {
826 *best_clock = clock;
827 err_most = this_err;
828 max_n = clock.n;
829 found = true;
830 }
831 }
832 }
833 }
834 }
2c07245f
ZW
835 return found;
836}
837
d5dd62bd
ID
838/*
839 * Check if the calculated PLL configuration is more optimal compared to the
840 * best configuration and error found so far. Return the calculated error.
841 */
842static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
843 const struct dpll *calculated_clock,
844 const struct dpll *best_clock,
d5dd62bd
ID
845 unsigned int best_error_ppm,
846 unsigned int *error_ppm)
847{
9ca3ba01
ID
848 /*
849 * For CHV ignore the error and consider only the P value.
850 * Prefer a bigger P value based on HW requirements.
851 */
920a14b2 852 if (IS_CHERRYVIEW(to_i915(dev))) {
9ca3ba01
ID
853 *error_ppm = 0;
854
855 return calculated_clock->p > best_clock->p;
856 }
857
24be4e46
ID
858 if (WARN_ON_ONCE(!target_freq))
859 return false;
860
d5dd62bd
ID
861 *error_ppm = div_u64(1000000ULL *
862 abs(target_freq - calculated_clock->dot),
863 target_freq);
864 /*
865 * Prefer a better P value over a better (smaller) error if the error
866 * is small. Ensure this preference for future configurations too by
867 * setting the error to 0.
868 */
869 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
870 *error_ppm = 0;
871
872 return true;
873 }
874
875 return *error_ppm + 10 < best_error_ppm;
876}
877
65b3d6a9
ACO
878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
a0c4da24 883static bool
1b6f4958 884vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 885 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
a0c4da24 888{
a93e255f 889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 890 struct drm_device *dev = crtc->base.dev;
9e2c8475 891 struct dpll clock;
69e4f900 892 unsigned int bestppm = 1000000;
27e639bf
VS
893 /* min update 19.2 MHz */
894 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 895 bool found = false;
a0c4da24 896
6b4bf1c4
VS
897 target *= 5; /* fast clock */
898
899 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
900
901 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 902 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 903 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 904 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 905 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 906 clock.p = clock.p1 * clock.p2;
a0c4da24 907 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 908 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 909 unsigned int ppm;
69e4f900 910
6b4bf1c4
VS
911 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
912 refclk * clock.m1);
913
dccbea3b 914 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 915
e2d214ae
TU
916 if (!intel_PLL_is_valid(to_i915(dev),
917 limit,
f01b7962 918 &clock))
43b0ac53
VS
919 continue;
920
d5dd62bd
ID
921 if (!vlv_PLL_is_optimal(dev, target,
922 &clock,
923 best_clock,
924 bestppm, &ppm))
925 continue;
6b4bf1c4 926
d5dd62bd
ID
927 *best_clock = clock;
928 bestppm = ppm;
929 found = true;
a0c4da24
JB
930 }
931 }
932 }
933 }
a0c4da24 934
49e497ef 935 return found;
a0c4da24 936}
a4fc5ed6 937
65b3d6a9
ACO
938/*
939 * Returns a set of divisors for the desired target clock with the given
940 * refclk, or FALSE. The returned values represent the clock equation:
941 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
942 */
ef9348c8 943static bool
1b6f4958 944chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 945 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
946 int target, int refclk, struct dpll *match_clock,
947 struct dpll *best_clock)
ef9348c8 948{
a93e255f 949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 950 struct drm_device *dev = crtc->base.dev;
9ca3ba01 951 unsigned int best_error_ppm;
9e2c8475 952 struct dpll clock;
ef9348c8
CML
953 uint64_t m2;
954 int found = false;
955
956 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 957 best_error_ppm = 1000000;
ef9348c8
CML
958
959 /*
960 * Based on hardware doc, the n always set to 1, and m1 always
961 * set to 2. If requires to support 200Mhz refclk, we need to
962 * revisit this because n may not 1 anymore.
963 */
964 clock.n = 1, clock.m1 = 2;
965 target *= 5; /* fast clock */
966
967 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
968 for (clock.p2 = limit->p2.p2_fast;
969 clock.p2 >= limit->p2.p2_slow;
970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 971 unsigned int error_ppm;
ef9348c8
CML
972
973 clock.p = clock.p1 * clock.p2;
974
975 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
976 clock.n) << 22, refclk * clock.m1);
977
978 if (m2 > INT_MAX/clock.m1)
979 continue;
980
981 clock.m2 = m2;
982
dccbea3b 983 chv_calc_dpll_params(refclk, &clock);
ef9348c8 984
e2d214ae 985 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
ef9348c8
CML
986 continue;
987
9ca3ba01
ID
988 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
989 best_error_ppm, &error_ppm))
990 continue;
991
992 *best_clock = clock;
993 best_error_ppm = error_ppm;
994 found = true;
ef9348c8
CML
995 }
996 }
997
998 return found;
999}
1000
5ab7b0b7 1001bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1002 struct dpll *best_clock)
5ab7b0b7 1003{
65b3d6a9 1004 int refclk = 100000;
1b6f4958 1005 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1006
65b3d6a9 1007 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1008 target_clock, refclk, NULL, best_clock);
1009}
1010
525b9311 1011bool intel_crtc_active(struct intel_crtc *crtc)
20ddf665 1012{
20ddf665
VS
1013 /* Be paranoid as we can arrive here with only partial
1014 * state retrieved from the hardware during setup.
1015 *
241bfc38 1016 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1017 * as Haswell has gained clock readout/fastboot support.
1018 *
66e514c1 1019 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1020 * properly reconstruct framebuffers.
c3d1f436
MR
1021 *
1022 * FIXME: The intel_crtc->active here should be switched to
1023 * crtc->state->active once we have proper CRTC states wired up
1024 * for atomic.
20ddf665 1025 */
525b9311
VS
1026 return crtc->active && crtc->base.primary->state->fb &&
1027 crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1028}
1029
a5c961d1
PZ
1030enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1031 enum pipe pipe)
1032{
98187836 1033 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
a5c961d1 1034
e2af48c6 1035 return crtc->config->cpu_transcoder;
a5c961d1
PZ
1036}
1037
6315b5d3 1038static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
fbf49ea2 1039{
f0f59a00 1040 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1041 u32 line1, line2;
1042 u32 line_mask;
1043
5db94019 1044 if (IS_GEN2(dev_priv))
fbf49ea2
VS
1045 line_mask = DSL_LINEMASK_GEN2;
1046 else
1047 line_mask = DSL_LINEMASK_GEN3;
1048
1049 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1050 msleep(5);
fbf49ea2
VS
1051 line2 = I915_READ(reg) & line_mask;
1052
1053 return line1 == line2;
1054}
1055
ab7ad7f6
KP
1056/*
1057 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1058 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1059 *
1060 * After disabling a pipe, we can't wait for vblank in the usual way,
1061 * spinning on the vblank interrupt status bit, since we won't actually
1062 * see an interrupt when the pipe is disabled.
1063 *
ab7ad7f6
KP
1064 * On Gen4 and above:
1065 * wait for the pipe register state bit to turn off
1066 *
1067 * Otherwise:
1068 * wait for the display line value to settle (it usually
1069 * ends up stopping at the start of the next frame).
58e10eb9 1070 *
9d0498a2 1071 */
575f7ab7 1072static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1073{
6315b5d3 1074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 1075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1076 enum pipe pipe = crtc->pipe;
ab7ad7f6 1077
6315b5d3 1078 if (INTEL_GEN(dev_priv) >= 4) {
f0f59a00 1079 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1080
1081 /* Wait for the Pipe State to go off */
b8511f53
CW
1082 if (intel_wait_for_register(dev_priv,
1083 reg, I965_PIPECONF_ACTIVE, 0,
1084 100))
284637d9 1085 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1086 } else {
ab7ad7f6 1087 /* Wait for the display line to settle */
6315b5d3 1088 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
284637d9 1089 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1090 }
79e53945
JB
1091}
1092
b24e7179 1093/* Only for pre-ILK configs */
55607e8a
DV
1094void assert_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state)
b24e7179 1096{
b24e7179
JB
1097 u32 val;
1098 bool cur_state;
1099
649636ef 1100 val = I915_READ(DPLL(pipe));
b24e7179 1101 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1102 I915_STATE_WARN(cur_state != state,
b24e7179 1103 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1104 onoff(state), onoff(cur_state));
b24e7179 1105}
b24e7179 1106
23538ef1 1107/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1108void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1109{
1110 u32 val;
1111 bool cur_state;
1112
a580516d 1113 mutex_lock(&dev_priv->sb_lock);
23538ef1 1114 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1115 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1116
1117 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1118 I915_STATE_WARN(cur_state != state,
23538ef1 1119 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1120 onoff(state), onoff(cur_state));
23538ef1 1121}
23538ef1 1122
040484af
JB
1123static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
1125{
040484af 1126 bool cur_state;
ad80a810
PZ
1127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
040484af 1129
2d1fe073 1130 if (HAS_DDI(dev_priv)) {
affa9354 1131 /* DDI does not have a specific FDI_TX register */
649636ef 1132 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1133 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1134 } else {
649636ef 1135 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1136 cur_state = !!(val & FDI_TX_ENABLE);
1137 }
e2c719b7 1138 I915_STATE_WARN(cur_state != state,
040484af 1139 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1140 onoff(state), onoff(cur_state));
040484af
JB
1141}
1142#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1143#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1144
1145static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1146 enum pipe pipe, bool state)
1147{
040484af
JB
1148 u32 val;
1149 bool cur_state;
1150
649636ef 1151 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1152 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1153 I915_STATE_WARN(cur_state != state,
040484af 1154 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1155 onoff(state), onoff(cur_state));
040484af
JB
1156}
1157#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1158#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1159
1160static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1161 enum pipe pipe)
1162{
040484af
JB
1163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
7e22dbbb 1166 if (IS_GEN5(dev_priv))
040484af
JB
1167 return;
1168
bf507ef7 1169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1170 if (HAS_DDI(dev_priv))
bf507ef7
ED
1171 return;
1172
649636ef 1173 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1174 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1175}
1176
55607e8a
DV
1177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
040484af 1179{
040484af 1180 u32 val;
55607e8a 1181 bool cur_state;
040484af 1182
649636ef 1183 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1184 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1185 I915_STATE_WARN(cur_state != state,
55607e8a 1186 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1187 onoff(state), onoff(cur_state));
040484af
JB
1188}
1189
4f8036a2 1190void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
ea0760cf 1191{
f0f59a00 1192 i915_reg_t pp_reg;
ea0760cf
JB
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
0de3b485 1195 bool locked = true;
ea0760cf 1196
4f8036a2 1197 if (WARN_ON(HAS_DDI(dev_priv)))
bedd4dba
JN
1198 return;
1199
4f8036a2 1200 if (HAS_PCH_SPLIT(dev_priv)) {
bedd4dba
JN
1201 u32 port_sel;
1202
44cb734c
ID
1203 pp_reg = PP_CONTROL(0);
1204 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
bedd4dba
JN
1205
1206 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1207 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1208 panel_pipe = PIPE_B;
1209 /* XXX: else fix for eDP */
4f8036a2 1210 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bedd4dba 1211 /* presumably write lock depends on pipe, not port select */
44cb734c 1212 pp_reg = PP_CONTROL(pipe);
bedd4dba 1213 panel_pipe = pipe;
ea0760cf 1214 } else {
44cb734c 1215 pp_reg = PP_CONTROL(0);
bedd4dba
JN
1216 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1217 panel_pipe = PIPE_B;
ea0760cf
JB
1218 }
1219
1220 val = I915_READ(pp_reg);
1221 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1222 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1223 locked = false;
1224
e2c719b7 1225 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1226 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1227 pipe_name(pipe));
ea0760cf
JB
1228}
1229
93ce0ba6
JN
1230static void assert_cursor(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, bool state)
1232{
93ce0ba6
JN
1233 bool cur_state;
1234
50a0bc90 1235 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 1236 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1237 else
5efb3e28 1238 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1239
e2c719b7 1240 I915_STATE_WARN(cur_state != state,
93ce0ba6 1241 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1242 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1243}
1244#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1245#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1246
b840d907
JB
1247void assert_pipe(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
b24e7179 1249{
63d7bbe9 1250 bool cur_state;
702e7a56
PZ
1251 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1252 pipe);
4feed0eb 1253 enum intel_display_power_domain power_domain;
b24e7179 1254
b6b5d049
VS
1255 /* if we need the pipe quirk it must be always on */
1256 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1257 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1258 state = true;
1259
4feed0eb
ID
1260 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1261 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1262 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1263 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1264
1265 intel_display_power_put(dev_priv, power_domain);
1266 } else {
1267 cur_state = false;
69310161
PZ
1268 }
1269
e2c719b7 1270 I915_STATE_WARN(cur_state != state,
63d7bbe9 1271 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1272 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1273}
1274
931872fc
CW
1275static void assert_plane(struct drm_i915_private *dev_priv,
1276 enum plane plane, bool state)
b24e7179 1277{
b24e7179 1278 u32 val;
931872fc 1279 bool cur_state;
b24e7179 1280
649636ef 1281 val = I915_READ(DSPCNTR(plane));
931872fc 1282 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
931872fc 1284 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1286}
1287
931872fc
CW
1288#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1289#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1290
b24e7179
JB
1291static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
649636ef 1294 int i;
b24e7179 1295
653e1026 1296 /* Primary planes are fixed to pipes on gen4+ */
6315b5d3 1297 if (INTEL_GEN(dev_priv) >= 4) {
649636ef 1298 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1299 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1300 "plane %c assertion failure, should be disabled but not\n",
1301 plane_name(pipe));
19ec1358 1302 return;
28c05794 1303 }
19ec1358 1304
b24e7179 1305 /* Need to check both planes against the pipe */
055e393f 1306 for_each_pipe(dev_priv, i) {
649636ef
VS
1307 u32 val = I915_READ(DSPCNTR(i));
1308 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1309 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1310 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1311 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1312 plane_name(i), pipe_name(pipe));
b24e7179
JB
1313 }
1314}
1315
19332d7a
JB
1316static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
649636ef 1319 int sprite;
19332d7a 1320
6315b5d3 1321 if (INTEL_GEN(dev_priv) >= 9) {
3bdcfc0c 1322 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1323 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1324 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1325 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1326 sprite, pipe_name(pipe));
1327 }
920a14b2 1328 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3bdcfc0c 1329 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1330 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1331 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1332 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1333 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef 1334 }
6315b5d3 1335 } else if (INTEL_GEN(dev_priv) >= 7) {
649636ef 1336 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1337 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1338 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1339 plane_name(pipe), pipe_name(pipe));
6315b5d3 1340 } else if (INTEL_GEN(dev_priv) >= 5) {
649636ef 1341 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1342 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1344 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1345 }
1346}
1347
08c71e5e
VS
1348static void assert_vblank_disabled(struct drm_crtc *crtc)
1349{
e2c719b7 1350 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1351 drm_crtc_vblank_put(crtc);
1352}
1353
7abd4b35
ACO
1354void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
92f2584a 1356{
92f2584a
JB
1357 u32 val;
1358 bool enabled;
1359
649636ef 1360 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1361 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1362 I915_STATE_WARN(enabled,
9db4a9c7
JB
1363 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1364 pipe_name(pipe));
92f2584a
JB
1365}
1366
4e634389
KP
1367static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1369{
1370 if ((val & DP_PORT_EN) == 0)
1371 return false;
1372
2d1fe073 1373 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1374 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
2d1fe073 1377 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
f0575e92
KP
1380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
1519b995
KP
1387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
dc0fa718 1390 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1391 return false;
1392
2d1fe073 1393 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1395 return false;
2d1fe073 1396 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
1519b995 1399 } else {
dc0fa718 1400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
2d1fe073 1412 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
2d1fe073 1427 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
291906f1 1437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1438 enum pipe pipe, i915_reg_t reg,
1439 u32 port_sel)
291906f1 1440{
47a05eca 1441 u32 val = I915_READ(reg);
e2c719b7 1442 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1443 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1444 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1445
2d1fe073 1446 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1447 && (val & DP_PIPEB_SELECT),
de9a35ab 1448 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1449}
1450
1451static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1452 enum pipe pipe, i915_reg_t reg)
291906f1 1453{
47a05eca 1454 u32 val = I915_READ(reg);
e2c719b7 1455 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1456 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1457 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1458
2d1fe073 1459 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1460 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1461 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1462}
1463
1464static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
1466{
291906f1 1467 u32 val;
291906f1 1468
f0575e92
KP
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1472
649636ef 1473 val = I915_READ(PCH_ADPA);
e2c719b7 1474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1475 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1476 pipe_name(pipe));
291906f1 1477
649636ef 1478 val = I915_READ(PCH_LVDS);
e2c719b7 1479 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1480 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1481 pipe_name(pipe));
291906f1 1482
e2debe91
PZ
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1486}
1487
cd2d34d9
VS
1488static void _vlv_enable_pll(struct intel_crtc *crtc,
1489 const struct intel_crtc_state *pipe_config)
1490{
1491 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1492 enum pipe pipe = crtc->pipe;
1493
1494 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1495 POSTING_READ(DPLL(pipe));
1496 udelay(150);
1497
2c30b43b
CW
1498 if (intel_wait_for_register(dev_priv,
1499 DPLL(pipe),
1500 DPLL_LOCK_VLV,
1501 DPLL_LOCK_VLV,
1502 1))
cd2d34d9
VS
1503 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1504}
1505
d288f65f 1506static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1507 const struct intel_crtc_state *pipe_config)
87442f73 1508{
cd2d34d9 1509 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1510 enum pipe pipe = crtc->pipe;
87442f73 1511
8bd3f301 1512 assert_pipe_disabled(dev_priv, pipe);
87442f73 1513
87442f73 1514 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1515 assert_panel_unlocked(dev_priv, pipe);
87442f73 1516
cd2d34d9
VS
1517 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1518 _vlv_enable_pll(crtc, pipe_config);
426115cf 1519
8bd3f301
VS
1520 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1521 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1522}
1523
cd2d34d9
VS
1524
1525static void _chv_enable_pll(struct intel_crtc *crtc,
1526 const struct intel_crtc_state *pipe_config)
9d556c99 1527{
cd2d34d9 1528 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1529 enum pipe pipe = crtc->pipe;
9d556c99 1530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1531 u32 tmp;
1532
a580516d 1533 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1534
1535 /* Enable back the 10bit clock to display controller */
1536 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1537 tmp |= DPIO_DCLKP_EN;
1538 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1539
54433e91
VS
1540 mutex_unlock(&dev_priv->sb_lock);
1541
9d556c99
CML
1542 /*
1543 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1544 */
1545 udelay(1);
1546
1547 /* Enable PLL */
d288f65f 1548 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1549
1550 /* Check PLL is locked */
6b18826a
CW
1551 if (intel_wait_for_register(dev_priv,
1552 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1553 1))
9d556c99 1554 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1555}
1556
1557static void chv_enable_pll(struct intel_crtc *crtc,
1558 const struct intel_crtc_state *pipe_config)
1559{
1560 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1561 enum pipe pipe = crtc->pipe;
1562
1563 assert_pipe_disabled(dev_priv, pipe);
1564
1565 /* PLL is protected by panel, make sure we can write it */
1566 assert_panel_unlocked(dev_priv, pipe);
1567
1568 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1569 _chv_enable_pll(crtc, pipe_config);
9d556c99 1570
c231775c
VS
1571 if (pipe != PIPE_A) {
1572 /*
1573 * WaPixelRepeatModeFixForC0:chv
1574 *
1575 * DPLLCMD is AWOL. Use chicken bits to propagate
1576 * the value from DPLLBMD to either pipe B or C.
1577 */
1578 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1579 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1580 I915_WRITE(CBR4_VLV, 0);
1581 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1582
1583 /*
1584 * DPLLB VGA mode also seems to cause problems.
1585 * We should always have it disabled.
1586 */
1587 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1588 } else {
1589 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1590 POSTING_READ(DPLL_MD(pipe));
1591 }
9d556c99
CML
1592}
1593
6315b5d3 1594static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1c4e0274
VS
1595{
1596 struct intel_crtc *crtc;
1597 int count = 0;
1598
6315b5d3 1599 for_each_intel_crtc(&dev_priv->drm, crtc) {
3538b9df 1600 count += crtc->base.state->active &&
2d84d2b3
VS
1601 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1602 }
1c4e0274
VS
1603
1604 return count;
1605}
1606
66e3d5c0 1607static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1608{
6315b5d3 1609 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
f0f59a00 1610 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1611 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1612
66e3d5c0 1613 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1614
63d7bbe9 1615 /* PLL is protected by panel, make sure we can write it */
50a0bc90 1616 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
66e3d5c0 1617 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1618
1c4e0274 1619 /* Enable DVO 2x clock on both PLLs if necessary */
6315b5d3 1620 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1c4e0274
VS
1621 /*
1622 * It appears to be important that we don't enable this
1623 * for the current pipe before otherwise configuring the
1624 * PLL. No idea how this should be handled if multiple
1625 * DVO outputs are enabled simultaneosly.
1626 */
1627 dpll |= DPLL_DVO_2X_MODE;
1628 I915_WRITE(DPLL(!crtc->pipe),
1629 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1630 }
66e3d5c0 1631
c2b63374
VS
1632 /*
1633 * Apparently we need to have VGA mode enabled prior to changing
1634 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1635 * dividers, even though the register value does change.
1636 */
1637 I915_WRITE(reg, 0);
1638
8e7a65aa
VS
1639 I915_WRITE(reg, dpll);
1640
66e3d5c0
DV
1641 /* Wait for the clocks to stabilize. */
1642 POSTING_READ(reg);
1643 udelay(150);
1644
6315b5d3 1645 if (INTEL_GEN(dev_priv) >= 4) {
66e3d5c0 1646 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1647 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1648 } else {
1649 /* The pixel multiplier can only be updated once the
1650 * DPLL is enabled and the clocks are stable.
1651 *
1652 * So write it again.
1653 */
1654 I915_WRITE(reg, dpll);
1655 }
63d7bbe9
JB
1656
1657 /* We do this three times for luck */
66e3d5c0 1658 I915_WRITE(reg, dpll);
63d7bbe9
JB
1659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
66e3d5c0 1661 I915_WRITE(reg, dpll);
63d7bbe9
JB
1662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
66e3d5c0 1664 I915_WRITE(reg, dpll);
63d7bbe9
JB
1665 POSTING_READ(reg);
1666 udelay(150); /* wait for warmup */
1667}
1668
1669/**
50b44a44 1670 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1671 * @dev_priv: i915 private structure
1672 * @pipe: pipe PLL to disable
1673 *
1674 * Disable the PLL for @pipe, making sure the pipe is off first.
1675 *
1676 * Note! This is for pre-ILK only.
1677 */
1c4e0274 1678static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
6315b5d3 1680 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1c4e0274
VS
1681 enum pipe pipe = crtc->pipe;
1682
1683 /* Disable DVO 2x clock on both PLLs if necessary */
50a0bc90 1684 if (IS_I830(dev_priv) &&
2d84d2b3 1685 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
6315b5d3 1686 !intel_num_dvo_pipes(dev_priv)) {
1c4e0274
VS
1687 I915_WRITE(DPLL(PIPE_B),
1688 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1689 I915_WRITE(DPLL(PIPE_A),
1690 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1691 }
1692
b6b5d049
VS
1693 /* Don't disable pipe or pipe PLLs if needed */
1694 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1695 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1696 return;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
b8afb911 1701 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1702 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1703}
1704
f6071166
JB
1705static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1706{
b8afb911 1707 u32 val;
f6071166
JB
1708
1709 /* Make sure the pipe isn't still relying on us */
1710 assert_pipe_disabled(dev_priv, pipe);
1711
03ed5cbf
VS
1712 val = DPLL_INTEGRATED_REF_CLK_VLV |
1713 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1714 if (pipe != PIPE_A)
1715 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1716
f6071166
JB
1717 I915_WRITE(DPLL(pipe), val);
1718 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1719}
1720
1721static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
d752048d 1723 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1724 u32 val;
1725
a11b0703
VS
1726 /* Make sure the pipe isn't still relying on us */
1727 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1728
60bfe44f
VS
1729 val = DPLL_SSC_REF_CLK_CHV |
1730 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1731 if (pipe != PIPE_A)
1732 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1733
a11b0703
VS
1734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
d752048d 1736
a580516d 1737 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1738
1739 /* Disable 10bit clock to display controller */
1740 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1741 val &= ~DPIO_DCLKP_EN;
1742 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1743
a580516d 1744 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1745}
1746
e4607fcf 1747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1748 struct intel_digital_port *dport,
1749 unsigned int expected_mask)
89b667f8
JB
1750{
1751 u32 port_mask;
f0f59a00 1752 i915_reg_t dpll_reg;
89b667f8 1753
e4607fcf
CML
1754 switch (dport->port) {
1755 case PORT_B:
89b667f8 1756 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1757 dpll_reg = DPLL(0);
e4607fcf
CML
1758 break;
1759 case PORT_C:
89b667f8 1760 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1761 dpll_reg = DPLL(0);
9b6de0a1 1762 expected_mask <<= 4;
00fc31b7
CML
1763 break;
1764 case PORT_D:
1765 port_mask = DPLL_PORTD_READY_MASK;
1766 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1767 break;
1768 default:
1769 BUG();
1770 }
89b667f8 1771
370004d3
CW
1772 if (intel_wait_for_register(dev_priv,
1773 dpll_reg, port_mask, expected_mask,
1774 1000))
9b6de0a1
VS
1775 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1776 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1777}
1778
b8a4f404
PZ
1779static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1780 enum pipe pipe)
040484af 1781{
98187836
VS
1782 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1783 pipe);
f0f59a00
VS
1784 i915_reg_t reg;
1785 uint32_t val, pipeconf_val;
040484af 1786
040484af 1787 /* Make sure PCH DPLL is enabled */
8106ddbd 1788 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1789
1790 /* FDI must be feeding us bits for PCH ports */
1791 assert_fdi_tx_enabled(dev_priv, pipe);
1792 assert_fdi_rx_enabled(dev_priv, pipe);
1793
6e266956 1794 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1795 /* Workaround: Set the timing override bit before enabling the
1796 * pch transcoder. */
1797 reg = TRANS_CHICKEN2(pipe);
1798 val = I915_READ(reg);
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(reg, val);
59c859d6 1801 }
23670b32 1802
ab9412ba 1803 reg = PCH_TRANSCONF(pipe);
040484af 1804 val = I915_READ(reg);
5f7f726d 1805 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1806
2d1fe073 1807 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1808 /*
c5de7c6f
VS
1809 * Make the BPC in transcoder be consistent with
1810 * that in pipeconf reg. For HDMI we must use 8bpc
1811 * here for both 8bpc and 12bpc.
e9bcff5c 1812 */
dfd07d72 1813 val &= ~PIPECONF_BPC_MASK;
2d84d2b3 1814 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
c5de7c6f
VS
1815 val |= PIPECONF_8BPC;
1816 else
1817 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1818 }
5f7f726d
PZ
1819
1820 val &= ~TRANS_INTERLACE_MASK;
1821 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1822 if (HAS_PCH_IBX(dev_priv) &&
2d84d2b3 1823 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1824 val |= TRANS_LEGACY_INTERLACED_ILK;
1825 else
1826 val |= TRANS_INTERLACED;
5f7f726d
PZ
1827 else
1828 val |= TRANS_PROGRESSIVE;
1829
040484af 1830 I915_WRITE(reg, val | TRANS_ENABLE);
650fbd84
CW
1831 if (intel_wait_for_register(dev_priv,
1832 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1833 100))
4bb6f1f3 1834 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1835}
1836
8fb033d7 1837static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1838 enum transcoder cpu_transcoder)
040484af 1839{
8fb033d7 1840 u32 val, pipeconf_val;
8fb033d7 1841
8fb033d7 1842 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1843 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1844 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1845
223a6fdf 1846 /* Workaround: set timing override bit. */
36c0d0cf 1847 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1848 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1849 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1850
25f3ef11 1851 val = TRANS_ENABLE;
937bb610 1852 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1853
9a76b1c6
PZ
1854 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1855 PIPECONF_INTERLACED_ILK)
a35f2679 1856 val |= TRANS_INTERLACED;
8fb033d7
PZ
1857 else
1858 val |= TRANS_PROGRESSIVE;
1859
ab9412ba 1860 I915_WRITE(LPT_TRANSCONF, val);
d9f96244
CW
1861 if (intel_wait_for_register(dev_priv,
1862 LPT_TRANSCONF,
1863 TRANS_STATE_ENABLE,
1864 TRANS_STATE_ENABLE,
1865 100))
937bb610 1866 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1867}
1868
b8a4f404
PZ
1869static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1870 enum pipe pipe)
040484af 1871{
f0f59a00
VS
1872 i915_reg_t reg;
1873 uint32_t val;
040484af
JB
1874
1875 /* FDI relies on the transcoder */
1876 assert_fdi_tx_disabled(dev_priv, pipe);
1877 assert_fdi_rx_disabled(dev_priv, pipe);
1878
291906f1
JB
1879 /* Ports must be off as well */
1880 assert_pch_ports_disabled(dev_priv, pipe);
1881
ab9412ba 1882 reg = PCH_TRANSCONF(pipe);
040484af
JB
1883 val = I915_READ(reg);
1884 val &= ~TRANS_ENABLE;
1885 I915_WRITE(reg, val);
1886 /* wait for PCH transcoder off, transcoder state */
a7d04662
CW
1887 if (intel_wait_for_register(dev_priv,
1888 reg, TRANS_STATE_ENABLE, 0,
1889 50))
4bb6f1f3 1890 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1891
6e266956 1892 if (HAS_PCH_CPT(dev_priv)) {
23670b32
DV
1893 /* Workaround: Clear the timing override chicken bit again. */
1894 reg = TRANS_CHICKEN2(pipe);
1895 val = I915_READ(reg);
1896 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1897 I915_WRITE(reg, val);
1898 }
040484af
JB
1899}
1900
b7076546 1901void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1902{
8fb033d7
PZ
1903 u32 val;
1904
ab9412ba 1905 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1906 val &= ~TRANS_ENABLE;
ab9412ba 1907 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1908 /* wait for PCH transcoder off, transcoder state */
dfdb4749
CW
1909 if (intel_wait_for_register(dev_priv,
1910 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1911 50))
8a52fd9f 1912 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1913
1914 /* Workaround: clear timing override bit. */
36c0d0cf 1915 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1917 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1918}
1919
65f2130c
VS
1920enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1921{
1922 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1923
1924 WARN_ON(!crtc->config->has_pch_encoder);
1925
1926 if (HAS_PCH_LPT(dev_priv))
1927 return TRANSCODER_A;
1928 else
1929 return (enum transcoder) crtc->pipe;
1930}
1931
b24e7179 1932/**
309cfea8 1933 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1934 * @crtc: crtc responsible for the pipe
b24e7179 1935 *
0372264a 1936 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1937 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1938 */
e1fdc473 1939static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1940{
0372264a 1941 struct drm_device *dev = crtc->base.dev;
fac5e23e 1942 struct drm_i915_private *dev_priv = to_i915(dev);
0372264a 1943 enum pipe pipe = crtc->pipe;
1a70a728 1944 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 1945 i915_reg_t reg;
b24e7179
JB
1946 u32 val;
1947
9e2ee2dd
VS
1948 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1949
58c6eaa2 1950 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1951 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1952 assert_sprites_disabled(dev_priv, pipe);
1953
b24e7179
JB
1954 /*
1955 * A pipe without a PLL won't actually be able to drive bits from
1956 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1957 * need the check.
1958 */
09fa8bb9 1959 if (HAS_GMCH_DISPLAY(dev_priv)) {
d7edc4e5 1960 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
23538ef1
JN
1961 assert_dsi_pll_enabled(dev_priv);
1962 else
1963 assert_pll_enabled(dev_priv, pipe);
09fa8bb9 1964 } else {
6e3c9717 1965 if (crtc->config->has_pch_encoder) {
040484af 1966 /* if driving the PCH, we need FDI enabled */
65f2130c
VS
1967 assert_fdi_rx_pll_enabled(dev_priv,
1968 (enum pipe) intel_crtc_pch_transcoder(crtc));
1a240d4d
DV
1969 assert_fdi_tx_pll_enabled(dev_priv,
1970 (enum pipe) cpu_transcoder);
040484af
JB
1971 }
1972 /* FIXME: assert CPU port conditions for SNB+ */
1973 }
b24e7179 1974
702e7a56 1975 reg = PIPECONF(cpu_transcoder);
b24e7179 1976 val = I915_READ(reg);
7ad25d48 1977 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1978 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1979 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1980 return;
7ad25d48 1981 }
00d70b15
CW
1982
1983 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1984 POSTING_READ(reg);
b7792d8b
VS
1985
1986 /*
1987 * Until the pipe starts DSL will read as 0, which would cause
1988 * an apparent vblank timestamp jump, which messes up also the
1989 * frame count when it's derived from the timestamps. So let's
1990 * wait for the pipe to start properly before we call
1991 * drm_crtc_vblank_on()
1992 */
1993 if (dev->max_vblank_count == 0 &&
1994 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1995 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
1996}
1997
1998/**
309cfea8 1999 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2000 * @crtc: crtc whose pipes is to be disabled
b24e7179 2001 *
575f7ab7
VS
2002 * Disable the pipe of @crtc, making sure that various hardware
2003 * specific requirements are met, if applicable, e.g. plane
2004 * disabled, panel fitter off, etc.
b24e7179
JB
2005 *
2006 * Will wait until the pipe has shut down before returning.
2007 */
575f7ab7 2008static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2009{
fac5e23e 2010 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6e3c9717 2011 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2012 enum pipe pipe = crtc->pipe;
f0f59a00 2013 i915_reg_t reg;
b24e7179
JB
2014 u32 val;
2015
9e2ee2dd
VS
2016 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2017
b24e7179
JB
2018 /*
2019 * Make sure planes won't keep trying to pump pixels to us,
2020 * or we might hang the display.
2021 */
2022 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2023 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2024 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2025
702e7a56 2026 reg = PIPECONF(cpu_transcoder);
b24e7179 2027 val = I915_READ(reg);
00d70b15
CW
2028 if ((val & PIPECONF_ENABLE) == 0)
2029 return;
2030
67adc644
VS
2031 /*
2032 * Double wide has implications for planes
2033 * so best keep it disabled when not needed.
2034 */
6e3c9717 2035 if (crtc->config->double_wide)
67adc644
VS
2036 val &= ~PIPECONF_DOUBLE_WIDE;
2037
2038 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2039 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2040 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2041 val &= ~PIPECONF_ENABLE;
2042
2043 I915_WRITE(reg, val);
2044 if ((val & PIPECONF_ENABLE) == 0)
2045 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2046}
2047
832be82f
VS
2048static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2049{
2050 return IS_GEN2(dev_priv) ? 2048 : 4096;
2051}
2052
27ba3910
VS
2053static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2054 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2055{
2056 switch (fb_modifier) {
2057 case DRM_FORMAT_MOD_NONE:
2058 return cpp;
2059 case I915_FORMAT_MOD_X_TILED:
2060 if (IS_GEN2(dev_priv))
2061 return 128;
2062 else
2063 return 512;
2064 case I915_FORMAT_MOD_Y_TILED:
2065 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2066 return 128;
2067 else
2068 return 512;
2069 case I915_FORMAT_MOD_Yf_TILED:
2070 switch (cpp) {
2071 case 1:
2072 return 64;
2073 case 2:
2074 case 4:
2075 return 128;
2076 case 8:
2077 case 16:
2078 return 256;
2079 default:
2080 MISSING_CASE(cpp);
2081 return cpp;
2082 }
2083 break;
2084 default:
2085 MISSING_CASE(fb_modifier);
2086 return cpp;
2087 }
2088}
2089
832be82f
VS
2090unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2091 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2092{
832be82f
VS
2093 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2094 return 1;
2095 else
2096 return intel_tile_size(dev_priv) /
27ba3910 2097 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2098}
2099
8d0deca8
VS
2100/* Return the tile dimensions in pixel units */
2101static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2102 unsigned int *tile_width,
2103 unsigned int *tile_height,
2104 uint64_t fb_modifier,
2105 unsigned int cpp)
2106{
2107 unsigned int tile_width_bytes =
2108 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2109
2110 *tile_width = tile_width_bytes / cpp;
2111 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2112}
2113
6761dd31
TU
2114unsigned int
2115intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2116 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2117{
832be82f
VS
2118 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2119 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2120
2121 return ALIGN(height, tile_height);
a57ce0b2
JB
2122}
2123
1663b9d6
VS
2124unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2125{
2126 unsigned int size = 0;
2127 int i;
2128
2129 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2130 size += rot_info->plane[i].width * rot_info->plane[i].height;
2131
2132 return size;
2133}
2134
75c82a53 2135static void
3465c580
VS
2136intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2137 const struct drm_framebuffer *fb,
2138 unsigned int rotation)
f64b98cd 2139{
bd2ef25d 2140 if (drm_rotation_90_or_270(rotation)) {
2d7a215f
VS
2141 *view = i915_ggtt_view_rotated;
2142 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2143 } else {
2144 *view = i915_ggtt_view_normal;
2145 }
2146}
50470bb0 2147
603525d7 2148static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2149{
2150 if (INTEL_INFO(dev_priv)->gen >= 9)
2151 return 256 * 1024;
985b8bb4 2152 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2153 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2154 return 128 * 1024;
2155 else if (INTEL_INFO(dev_priv)->gen >= 4)
2156 return 4 * 1024;
2157 else
44c5905e 2158 return 0;
4e9a86b6
VS
2159}
2160
603525d7
VS
2161static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2162 uint64_t fb_modifier)
2163{
2164 switch (fb_modifier) {
2165 case DRM_FORMAT_MOD_NONE:
2166 return intel_linear_alignment(dev_priv);
2167 case I915_FORMAT_MOD_X_TILED:
2168 if (INTEL_INFO(dev_priv)->gen >= 9)
2169 return 256 * 1024;
2170 return 0;
2171 case I915_FORMAT_MOD_Y_TILED:
2172 case I915_FORMAT_MOD_Yf_TILED:
2173 return 1 * 1024 * 1024;
2174 default:
2175 MISSING_CASE(fb_modifier);
2176 return 0;
2177 }
2178}
2179
058d88c4
CW
2180struct i915_vma *
2181intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
6b95a207 2182{
850c4cdc 2183 struct drm_device *dev = fb->dev;
fac5e23e 2184 struct drm_i915_private *dev_priv = to_i915(dev);
850c4cdc 2185 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2186 struct i915_ggtt_view view;
058d88c4 2187 struct i915_vma *vma;
6b95a207 2188 u32 alignment;
6b95a207 2189
ebcdd39e
MR
2190 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2191
bae781b2 2192 alignment = intel_surf_alignment(dev_priv, fb->modifier);
6b95a207 2193
3465c580 2194 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2195
693db184
CW
2196 /* Note that the w/a also requires 64 PTE of padding following the
2197 * bo. We currently fill all unused PTE with the shadow page and so
2198 * we should always have valid PTE following the scanout preventing
2199 * the VT-d warning.
2200 */
48f112fe 2201 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
693db184
CW
2202 alignment = 256 * 1024;
2203
d6dd6843
PZ
2204 /*
2205 * Global gtt pte registers are special registers which actually forward
2206 * writes to a chunk of system memory. Which means that there is no risk
2207 * that the register values disappear as soon as we call
2208 * intel_runtime_pm_put(), so it is correct to wrap only the
2209 * pin/unpin/fence and not more.
2210 */
2211 intel_runtime_pm_get(dev_priv);
2212
058d88c4 2213 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
49ef5294
CW
2214 if (IS_ERR(vma))
2215 goto err;
6b95a207 2216
05a20d09 2217 if (i915_vma_is_map_and_fenceable(vma)) {
49ef5294
CW
2218 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2219 * fence, whereas 965+ only requires a fence if using
2220 * framebuffer compression. For simplicity, we always, when
2221 * possible, install a fence as the cost is not that onerous.
2222 *
2223 * If we fail to fence the tiled scanout, then either the
2224 * modeset will reject the change (which is highly unlikely as
2225 * the affected systems, all but one, do not have unmappable
2226 * space) or we will not be able to enable full powersaving
2227 * techniques (also likely not to apply due to various limits
2228 * FBC and the like impose on the size of the buffer, which
2229 * presumably we violated anyway with this unmappable buffer).
2230 * Anyway, it is presumably better to stumble onwards with
2231 * something and try to run the system in a "less than optimal"
2232 * mode that matches the user configuration.
2233 */
2234 if (i915_vma_get_fence(vma) == 0)
2235 i915_vma_pin_fence(vma);
9807216f 2236 }
6b95a207 2237
49ef5294 2238err:
d6dd6843 2239 intel_runtime_pm_put(dev_priv);
058d88c4 2240 return vma;
6b95a207
KH
2241}
2242
fb4b8ce1 2243void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2244{
82bc3b2d 2245 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2246 struct i915_ggtt_view view;
058d88c4 2247 struct i915_vma *vma;
82bc3b2d 2248
ebcdd39e
MR
2249 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2250
3465c580 2251 intel_fill_fb_ggtt_view(&view, fb, rotation);
05a20d09 2252 vma = i915_gem_object_to_ggtt(obj, &view);
f64b98cd 2253
49ef5294 2254 i915_vma_unpin_fence(vma);
058d88c4 2255 i915_gem_object_unpin_from_display_plane(vma);
1690e1eb
CW
2256}
2257
ef78ec94
VS
2258static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2259 unsigned int rotation)
2260{
bd2ef25d 2261 if (drm_rotation_90_or_270(rotation))
ef78ec94
VS
2262 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2263 else
2264 return fb->pitches[plane];
2265}
2266
6687c906
VS
2267/*
2268 * Convert the x/y offsets into a linear offset.
2269 * Only valid with 0/180 degree rotation, which is fine since linear
2270 * offset is only used with linear buffers on pre-hsw and tiled buffers
2271 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2272 */
2273u32 intel_fb_xy_to_linear(int x, int y,
2949056c
VS
2274 const struct intel_plane_state *state,
2275 int plane)
6687c906 2276{
2949056c 2277 const struct drm_framebuffer *fb = state->base.fb;
6687c906
VS
2278 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2279 unsigned int pitch = fb->pitches[plane];
2280
2281 return y * pitch + x * cpp;
2282}
2283
2284/*
2285 * Add the x/y offsets derived from fb->offsets[] to the user
2286 * specified plane src x/y offsets. The resulting x/y offsets
2287 * specify the start of scanout from the beginning of the gtt mapping.
2288 */
2289void intel_add_fb_offsets(int *x, int *y,
2949056c
VS
2290 const struct intel_plane_state *state,
2291 int plane)
6687c906
VS
2292
2293{
2949056c
VS
2294 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2295 unsigned int rotation = state->base.rotation;
6687c906 2296
bd2ef25d 2297 if (drm_rotation_90_or_270(rotation)) {
6687c906
VS
2298 *x += intel_fb->rotated[plane].x;
2299 *y += intel_fb->rotated[plane].y;
2300 } else {
2301 *x += intel_fb->normal[plane].x;
2302 *y += intel_fb->normal[plane].y;
2303 }
2304}
2305
29cf9491 2306/*
29cf9491
VS
2307 * Input tile dimensions and pitch must already be
2308 * rotated to match x and y, and in pixel units.
2309 */
66a2d927
VS
2310static u32 _intel_adjust_tile_offset(int *x, int *y,
2311 unsigned int tile_width,
2312 unsigned int tile_height,
2313 unsigned int tile_size,
2314 unsigned int pitch_tiles,
2315 u32 old_offset,
2316 u32 new_offset)
29cf9491 2317{
b9b24038 2318 unsigned int pitch_pixels = pitch_tiles * tile_width;
29cf9491
VS
2319 unsigned int tiles;
2320
2321 WARN_ON(old_offset & (tile_size - 1));
2322 WARN_ON(new_offset & (tile_size - 1));
2323 WARN_ON(new_offset > old_offset);
2324
2325 tiles = (old_offset - new_offset) / tile_size;
2326
2327 *y += tiles / pitch_tiles * tile_height;
2328 *x += tiles % pitch_tiles * tile_width;
2329
b9b24038
VS
2330 /* minimize x in case it got needlessly big */
2331 *y += *x / pitch_pixels * tile_height;
2332 *x %= pitch_pixels;
2333
29cf9491
VS
2334 return new_offset;
2335}
2336
66a2d927
VS
2337/*
2338 * Adjust the tile offset by moving the difference into
2339 * the x/y offsets.
2340 */
2341static u32 intel_adjust_tile_offset(int *x, int *y,
2342 const struct intel_plane_state *state, int plane,
2343 u32 old_offset, u32 new_offset)
2344{
2345 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2346 const struct drm_framebuffer *fb = state->base.fb;
2347 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2348 unsigned int rotation = state->base.rotation;
2349 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2350
2351 WARN_ON(new_offset > old_offset);
2352
bae781b2 2353 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
66a2d927
VS
2354 unsigned int tile_size, tile_width, tile_height;
2355 unsigned int pitch_tiles;
2356
2357 tile_size = intel_tile_size(dev_priv);
2358 intel_tile_dims(dev_priv, &tile_width, &tile_height,
bae781b2 2359 fb->modifier, cpp);
66a2d927 2360
bd2ef25d 2361 if (drm_rotation_90_or_270(rotation)) {
66a2d927
VS
2362 pitch_tiles = pitch / tile_height;
2363 swap(tile_width, tile_height);
2364 } else {
2365 pitch_tiles = pitch / (tile_width * cpp);
2366 }
2367
2368 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2369 tile_size, pitch_tiles,
2370 old_offset, new_offset);
2371 } else {
2372 old_offset += *y * pitch + *x * cpp;
2373
2374 *y = (old_offset - new_offset) / pitch;
2375 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2376 }
2377
2378 return new_offset;
2379}
2380
8d0deca8
VS
2381/*
2382 * Computes the linear offset to the base tile and adjusts
2383 * x, y. bytes per pixel is assumed to be a power-of-two.
2384 *
2385 * In the 90/270 rotated case, x and y are assumed
2386 * to be already rotated to match the rotated GTT view, and
2387 * pitch is the tile_height aligned framebuffer height.
6687c906
VS
2388 *
2389 * This function is used when computing the derived information
2390 * under intel_framebuffer, so using any of that information
2391 * here is not allowed. Anything under drm_framebuffer can be
2392 * used. This is why the user has to pass in the pitch since it
2393 * is specified in the rotated orientation.
8d0deca8 2394 */
6687c906
VS
2395static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2396 int *x, int *y,
2397 const struct drm_framebuffer *fb, int plane,
2398 unsigned int pitch,
2399 unsigned int rotation,
2400 u32 alignment)
c2c75131 2401{
bae781b2 2402 uint64_t fb_modifier = fb->modifier;
4f2d9934 2403 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
6687c906 2404 u32 offset, offset_aligned;
29cf9491 2405
29cf9491
VS
2406 if (alignment)
2407 alignment--;
2408
b5c65338 2409 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2410 unsigned int tile_size, tile_width, tile_height;
2411 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2412
d843310d 2413 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2414 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2415 fb_modifier, cpp);
2416
bd2ef25d 2417 if (drm_rotation_90_or_270(rotation)) {
8d0deca8
VS
2418 pitch_tiles = pitch / tile_height;
2419 swap(tile_width, tile_height);
2420 } else {
2421 pitch_tiles = pitch / (tile_width * cpp);
2422 }
d843310d
VS
2423
2424 tile_rows = *y / tile_height;
2425 *y %= tile_height;
c2c75131 2426
8d0deca8
VS
2427 tiles = *x / tile_width;
2428 *x %= tile_width;
bc752862 2429
29cf9491
VS
2430 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2431 offset_aligned = offset & ~alignment;
bc752862 2432
66a2d927
VS
2433 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2434 tile_size, pitch_tiles,
2435 offset, offset_aligned);
29cf9491 2436 } else {
bc752862 2437 offset = *y * pitch + *x * cpp;
29cf9491
VS
2438 offset_aligned = offset & ~alignment;
2439
4e9a86b6
VS
2440 *y = (offset & alignment) / pitch;
2441 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2442 }
29cf9491
VS
2443
2444 return offset_aligned;
c2c75131
DV
2445}
2446
6687c906 2447u32 intel_compute_tile_offset(int *x, int *y,
2949056c
VS
2448 const struct intel_plane_state *state,
2449 int plane)
6687c906 2450{
2949056c
VS
2451 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2452 const struct drm_framebuffer *fb = state->base.fb;
2453 unsigned int rotation = state->base.rotation;
ef78ec94 2454 int pitch = intel_fb_pitch(fb, plane, rotation);
8d970654
VS
2455 u32 alignment;
2456
2457 /* AUX_DIST needs only 4K alignment */
2458 if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
2459 alignment = 4096;
2460 else
bae781b2 2461 alignment = intel_surf_alignment(dev_priv, fb->modifier);
6687c906
VS
2462
2463 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2464 rotation, alignment);
2465}
2466
2467/* Convert the fb->offset[] linear offset into x/y offsets */
2468static void intel_fb_offset_to_xy(int *x, int *y,
2469 const struct drm_framebuffer *fb, int plane)
2470{
2471 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2472 unsigned int pitch = fb->pitches[plane];
2473 u32 linear_offset = fb->offsets[plane];
2474
2475 *y = linear_offset / pitch;
2476 *x = linear_offset % pitch / cpp;
2477}
2478
72618ebf
VS
2479static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2480{
2481 switch (fb_modifier) {
2482 case I915_FORMAT_MOD_X_TILED:
2483 return I915_TILING_X;
2484 case I915_FORMAT_MOD_Y_TILED:
2485 return I915_TILING_Y;
2486 default:
2487 return I915_TILING_NONE;
2488 }
2489}
2490
6687c906
VS
2491static int
2492intel_fill_fb_info(struct drm_i915_private *dev_priv,
2493 struct drm_framebuffer *fb)
2494{
2495 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2496 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2497 u32 gtt_offset_rotated = 0;
2498 unsigned int max_size = 0;
2499 uint32_t format = fb->pixel_format;
2500 int i, num_planes = drm_format_num_planes(format);
2501 unsigned int tile_size = intel_tile_size(dev_priv);
2502
2503 for (i = 0; i < num_planes; i++) {
2504 unsigned int width, height;
2505 unsigned int cpp, size;
2506 u32 offset;
2507 int x, y;
2508
2509 cpp = drm_format_plane_cpp(format, i);
2510 width = drm_format_plane_width(fb->width, format, i);
2511 height = drm_format_plane_height(fb->height, format, i);
2512
2513 intel_fb_offset_to_xy(&x, &y, fb, i);
2514
60d5f2a4
VS
2515 /*
2516 * The fence (if used) is aligned to the start of the object
2517 * so having the framebuffer wrap around across the edge of the
2518 * fenced region doesn't really work. We have no API to configure
2519 * the fence start offset within the object (nor could we probably
2520 * on gen2/3). So it's just easier if we just require that the
2521 * fb layout agrees with the fence layout. We already check that the
2522 * fb stride matches the fence stride elsewhere.
2523 */
2524 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2525 (x + width) * cpp > fb->pitches[i]) {
2526 DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
2527 i, fb->offsets[i]);
2528 return -EINVAL;
2529 }
2530
6687c906
VS
2531 /*
2532 * First pixel of the framebuffer from
2533 * the start of the normal gtt mapping.
2534 */
2535 intel_fb->normal[i].x = x;
2536 intel_fb->normal[i].y = y;
2537
2538 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2539 fb, 0, fb->pitches[i],
cc926387 2540 DRM_ROTATE_0, tile_size);
6687c906
VS
2541 offset /= tile_size;
2542
bae781b2 2543 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
6687c906
VS
2544 unsigned int tile_width, tile_height;
2545 unsigned int pitch_tiles;
2546 struct drm_rect r;
2547
2548 intel_tile_dims(dev_priv, &tile_width, &tile_height,
bae781b2 2549 fb->modifier, cpp);
6687c906
VS
2550
2551 rot_info->plane[i].offset = offset;
2552 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2553 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2554 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2555
2556 intel_fb->rotated[i].pitch =
2557 rot_info->plane[i].height * tile_height;
2558
2559 /* how many tiles does this plane need */
2560 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2561 /*
2562 * If the plane isn't horizontally tile aligned,
2563 * we need one more tile.
2564 */
2565 if (x != 0)
2566 size++;
2567
2568 /* rotate the x/y offsets to match the GTT view */
2569 r.x1 = x;
2570 r.y1 = y;
2571 r.x2 = x + width;
2572 r.y2 = y + height;
2573 drm_rect_rotate(&r,
2574 rot_info->plane[i].width * tile_width,
2575 rot_info->plane[i].height * tile_height,
cc926387 2576 DRM_ROTATE_270);
6687c906
VS
2577 x = r.x1;
2578 y = r.y1;
2579
2580 /* rotate the tile dimensions to match the GTT view */
2581 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2582 swap(tile_width, tile_height);
2583
2584 /*
2585 * We only keep the x/y offsets, so push all of the
2586 * gtt offset into the x/y offsets.
2587 */
66a2d927
VS
2588 _intel_adjust_tile_offset(&x, &y, tile_size,
2589 tile_width, tile_height, pitch_tiles,
2590 gtt_offset_rotated * tile_size, 0);
6687c906
VS
2591
2592 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2593
2594 /*
2595 * First pixel of the framebuffer from
2596 * the start of the rotated gtt mapping.
2597 */
2598 intel_fb->rotated[i].x = x;
2599 intel_fb->rotated[i].y = y;
2600 } else {
2601 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2602 x * cpp, tile_size);
2603 }
2604
2605 /* how many tiles in total needed in the bo */
2606 max_size = max(max_size, offset + size);
2607 }
2608
2609 if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
2610 DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
2611 max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
2612 return -EINVAL;
2613 }
2614
2615 return 0;
2616}
2617
b35d63fa 2618static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2619{
2620 switch (format) {
2621 case DISPPLANE_8BPP:
2622 return DRM_FORMAT_C8;
2623 case DISPPLANE_BGRX555:
2624 return DRM_FORMAT_XRGB1555;
2625 case DISPPLANE_BGRX565:
2626 return DRM_FORMAT_RGB565;
2627 default:
2628 case DISPPLANE_BGRX888:
2629 return DRM_FORMAT_XRGB8888;
2630 case DISPPLANE_RGBX888:
2631 return DRM_FORMAT_XBGR8888;
2632 case DISPPLANE_BGRX101010:
2633 return DRM_FORMAT_XRGB2101010;
2634 case DISPPLANE_RGBX101010:
2635 return DRM_FORMAT_XBGR2101010;
2636 }
2637}
2638
bc8d7dff
DL
2639static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2640{
2641 switch (format) {
2642 case PLANE_CTL_FORMAT_RGB_565:
2643 return DRM_FORMAT_RGB565;
2644 default:
2645 case PLANE_CTL_FORMAT_XRGB_8888:
2646 if (rgb_order) {
2647 if (alpha)
2648 return DRM_FORMAT_ABGR8888;
2649 else
2650 return DRM_FORMAT_XBGR8888;
2651 } else {
2652 if (alpha)
2653 return DRM_FORMAT_ARGB8888;
2654 else
2655 return DRM_FORMAT_XRGB8888;
2656 }
2657 case PLANE_CTL_FORMAT_XRGB_2101010:
2658 if (rgb_order)
2659 return DRM_FORMAT_XBGR2101010;
2660 else
2661 return DRM_FORMAT_XRGB2101010;
2662 }
2663}
2664
5724dbd1 2665static bool
f6936e29
DV
2666intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2667 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2668{
2669 struct drm_device *dev = crtc->base.dev;
3badb49f 2670 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2671 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2672 struct drm_i915_gem_object *obj = NULL;
2673 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2674 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2675 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2676 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2677 PAGE_SIZE);
2678
2679 size_aligned -= base_aligned;
46f297fb 2680
ff2652ea
CW
2681 if (plane_config->size == 0)
2682 return false;
2683
3badb49f
PZ
2684 /* If the FB is too big, just don't use it since fbdev is not very
2685 * important and we should probably use that space with FBC or other
2686 * features. */
72e96d64 2687 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2688 return false;
2689
12c83d99
TU
2690 mutex_lock(&dev->struct_mutex);
2691
f37b5c2b
DV
2692 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2693 base_aligned,
2694 base_aligned,
2695 size_aligned);
12c83d99
TU
2696 if (!obj) {
2697 mutex_unlock(&dev->struct_mutex);
484b41dd 2698 return false;
12c83d99 2699 }
46f297fb 2700
3e510a8e
CW
2701 if (plane_config->tiling == I915_TILING_X)
2702 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
46f297fb 2703
6bf129df
DL
2704 mode_cmd.pixel_format = fb->pixel_format;
2705 mode_cmd.width = fb->width;
2706 mode_cmd.height = fb->height;
2707 mode_cmd.pitches[0] = fb->pitches[0];
bae781b2 2708 mode_cmd.modifier[0] = fb->modifier;
18c5247e 2709 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2710
6bf129df 2711 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2712 &mode_cmd, obj)) {
46f297fb
JB
2713 DRM_DEBUG_KMS("intel fb init failed\n");
2714 goto out_unref_obj;
2715 }
12c83d99 2716
46f297fb 2717 mutex_unlock(&dev->struct_mutex);
484b41dd 2718
f6936e29 2719 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2720 return true;
46f297fb
JB
2721
2722out_unref_obj:
f8c417cd 2723 i915_gem_object_put(obj);
46f297fb 2724 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2725 return false;
2726}
2727
5a21b665
DV
2728/* Update plane->state->fb to match plane->fb after driver-internal updates */
2729static void
2730update_state_fb(struct drm_plane *plane)
2731{
2732 if (plane->fb == plane->state->fb)
2733 return;
2734
2735 if (plane->state->fb)
2736 drm_framebuffer_unreference(plane->state->fb);
2737 plane->state->fb = plane->fb;
2738 if (plane->state->fb)
2739 drm_framebuffer_reference(plane->state->fb);
2740}
2741
5724dbd1 2742static void
f6936e29
DV
2743intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2744 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2745{
2746 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 2747 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd
JB
2748 struct drm_crtc *c;
2749 struct intel_crtc *i;
2ff8fde1 2750 struct drm_i915_gem_object *obj;
88595ac9 2751 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2752 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2753 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2754 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2755 struct intel_plane_state *intel_state =
2756 to_intel_plane_state(plane_state);
88595ac9 2757 struct drm_framebuffer *fb;
484b41dd 2758
2d14030b 2759 if (!plane_config->fb)
484b41dd
JB
2760 return;
2761
f6936e29 2762 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2763 fb = &plane_config->fb->base;
2764 goto valid_fb;
f55548b5 2765 }
484b41dd 2766
2d14030b 2767 kfree(plane_config->fb);
484b41dd
JB
2768
2769 /*
2770 * Failed to alloc the obj, check to see if we should share
2771 * an fb with another CRTC instead
2772 */
70e1e0ec 2773 for_each_crtc(dev, c) {
484b41dd
JB
2774 i = to_intel_crtc(c);
2775
2776 if (c == &intel_crtc->base)
2777 continue;
2778
2ff8fde1
MR
2779 if (!i->active)
2780 continue;
2781
88595ac9
DV
2782 fb = c->primary->fb;
2783 if (!fb)
484b41dd
JB
2784 continue;
2785
88595ac9 2786 obj = intel_fb_obj(fb);
058d88c4 2787 if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
88595ac9
DV
2788 drm_framebuffer_reference(fb);
2789 goto valid_fb;
484b41dd
JB
2790 }
2791 }
88595ac9 2792
200757f5
MR
2793 /*
2794 * We've failed to reconstruct the BIOS FB. Current display state
2795 * indicates that the primary plane is visible, but has a NULL FB,
2796 * which will lead to problems later if we don't fix it up. The
2797 * simplest solution is to just disable the primary plane now and
2798 * pretend the BIOS never had it enabled.
2799 */
936e71e3 2800 to_intel_plane_state(plane_state)->base.visible = false;
200757f5 2801 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2802 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2803 intel_plane->disable_plane(primary, &intel_crtc->base);
2804
88595ac9
DV
2805 return;
2806
2807valid_fb:
f44e2659
VS
2808 plane_state->src_x = 0;
2809 plane_state->src_y = 0;
be5651f2
ML
2810 plane_state->src_w = fb->width << 16;
2811 plane_state->src_h = fb->height << 16;
2812
f44e2659
VS
2813 plane_state->crtc_x = 0;
2814 plane_state->crtc_y = 0;
be5651f2
ML
2815 plane_state->crtc_w = fb->width;
2816 plane_state->crtc_h = fb->height;
2817
1638d30c
RC
2818 intel_state->base.src = drm_plane_state_src(plane_state);
2819 intel_state->base.dst = drm_plane_state_dest(plane_state);
0a8d8a86 2820
88595ac9 2821 obj = intel_fb_obj(fb);
3e510a8e 2822 if (i915_gem_object_is_tiled(obj))
88595ac9
DV
2823 dev_priv->preserve_bios_swizzle = true;
2824
be5651f2
ML
2825 drm_framebuffer_reference(fb);
2826 primary->fb = primary->state->fb = fb;
36750f28 2827 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2828 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
faf5bf0a
CW
2829 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2830 &obj->frontbuffer_bits);
46f297fb
JB
2831}
2832
b63a16f6
VS
2833static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2834 unsigned int rotation)
2835{
2836 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
2837
bae781b2 2838 switch (fb->modifier) {
b63a16f6
VS
2839 case DRM_FORMAT_MOD_NONE:
2840 case I915_FORMAT_MOD_X_TILED:
2841 switch (cpp) {
2842 case 8:
2843 return 4096;
2844 case 4:
2845 case 2:
2846 case 1:
2847 return 8192;
2848 default:
2849 MISSING_CASE(cpp);
2850 break;
2851 }
2852 break;
2853 case I915_FORMAT_MOD_Y_TILED:
2854 case I915_FORMAT_MOD_Yf_TILED:
2855 switch (cpp) {
2856 case 8:
2857 return 2048;
2858 case 4:
2859 return 4096;
2860 case 2:
2861 case 1:
2862 return 8192;
2863 default:
2864 MISSING_CASE(cpp);
2865 break;
2866 }
2867 break;
2868 default:
bae781b2 2869 MISSING_CASE(fb->modifier);
b63a16f6
VS
2870 }
2871
2872 return 2048;
2873}
2874
2875static int skl_check_main_surface(struct intel_plane_state *plane_state)
2876{
2877 const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
2878 const struct drm_framebuffer *fb = plane_state->base.fb;
2879 unsigned int rotation = plane_state->base.rotation;
cc926387
DV
2880 int x = plane_state->base.src.x1 >> 16;
2881 int y = plane_state->base.src.y1 >> 16;
2882 int w = drm_rect_width(&plane_state->base.src) >> 16;
2883 int h = drm_rect_height(&plane_state->base.src) >> 16;
b63a16f6
VS
2884 int max_width = skl_max_plane_width(fb, 0, rotation);
2885 int max_height = 4096;
8d970654 2886 u32 alignment, offset, aux_offset = plane_state->aux.offset;
b63a16f6
VS
2887
2888 if (w > max_width || h > max_height) {
2889 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2890 w, h, max_width, max_height);
2891 return -EINVAL;
2892 }
2893
2894 intel_add_fb_offsets(&x, &y, plane_state, 0);
2895 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2896
bae781b2 2897 alignment = intel_surf_alignment(dev_priv, fb->modifier);
b63a16f6 2898
8d970654
VS
2899 /*
2900 * AUX surface offset is specified as the distance from the
2901 * main surface offset, and it must be non-negative. Make
2902 * sure that is what we will get.
2903 */
2904 if (offset > aux_offset)
2905 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2906 offset, aux_offset & ~(alignment - 1));
2907
b63a16f6
VS
2908 /*
2909 * When using an X-tiled surface, the plane blows up
2910 * if the x offset + width exceed the stride.
2911 *
2912 * TODO: linear and Y-tiled seem fine, Yf untested,
2913 */
bae781b2 2914 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
b63a16f6
VS
2915 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2916
2917 while ((x + w) * cpp > fb->pitches[0]) {
2918 if (offset == 0) {
2919 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2920 return -EINVAL;
2921 }
2922
2923 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2924 offset, offset - alignment);
2925 }
2926 }
2927
2928 plane_state->main.offset = offset;
2929 plane_state->main.x = x;
2930 plane_state->main.y = y;
2931
2932 return 0;
2933}
2934
8d970654
VS
2935static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2936{
2937 const struct drm_framebuffer *fb = plane_state->base.fb;
2938 unsigned int rotation = plane_state->base.rotation;
2939 int max_width = skl_max_plane_width(fb, 1, rotation);
2940 int max_height = 4096;
cc926387
DV
2941 int x = plane_state->base.src.x1 >> 17;
2942 int y = plane_state->base.src.y1 >> 17;
2943 int w = drm_rect_width(&plane_state->base.src) >> 17;
2944 int h = drm_rect_height(&plane_state->base.src) >> 17;
8d970654
VS
2945 u32 offset;
2946
2947 intel_add_fb_offsets(&x, &y, plane_state, 1);
2948 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2949
2950 /* FIXME not quite sure how/if these apply to the chroma plane */
2951 if (w > max_width || h > max_height) {
2952 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2953 w, h, max_width, max_height);
2954 return -EINVAL;
2955 }
2956
2957 plane_state->aux.offset = offset;
2958 plane_state->aux.x = x;
2959 plane_state->aux.y = y;
2960
2961 return 0;
2962}
2963
b63a16f6
VS
2964int skl_check_plane_surface(struct intel_plane_state *plane_state)
2965{
2966 const struct drm_framebuffer *fb = plane_state->base.fb;
2967 unsigned int rotation = plane_state->base.rotation;
2968 int ret;
2969
2970 /* Rotate src coordinates to match rotated GTT view */
bd2ef25d 2971 if (drm_rotation_90_or_270(rotation))
cc926387 2972 drm_rect_rotate(&plane_state->base.src,
da064b47
VS
2973 fb->width << 16, fb->height << 16,
2974 DRM_ROTATE_270);
b63a16f6 2975
8d970654
VS
2976 /*
2977 * Handle the AUX surface first since
2978 * the main surface setup depends on it.
2979 */
2980 if (fb->pixel_format == DRM_FORMAT_NV12) {
2981 ret = skl_check_nv12_aux_surface(plane_state);
2982 if (ret)
2983 return ret;
2984 } else {
2985 plane_state->aux.offset = ~0xfff;
2986 plane_state->aux.x = 0;
2987 plane_state->aux.y = 0;
2988 }
2989
b63a16f6
VS
2990 ret = skl_check_main_surface(plane_state);
2991 if (ret)
2992 return ret;
2993
2994 return 0;
2995}
2996
a8d201af
ML
2997static void i9xx_update_primary_plane(struct drm_plane *primary,
2998 const struct intel_crtc_state *crtc_state,
2999 const struct intel_plane_state *plane_state)
81255565 3000{
6315b5d3 3001 struct drm_i915_private *dev_priv = to_i915(primary->dev);
a8d201af
ML
3002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3003 struct drm_framebuffer *fb = plane_state->base.fb;
81255565 3004 int plane = intel_crtc->plane;
54ea9da8 3005 u32 linear_offset;
81255565 3006 u32 dspcntr;
f0f59a00 3007 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3008 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3009 int x = plane_state->base.src.x1 >> 16;
3010 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3011
f45651ba
VS
3012 dspcntr = DISPPLANE_GAMMA_ENABLE;
3013
fdd508a6 3014 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3015
6315b5d3 3016 if (INTEL_GEN(dev_priv) < 4) {
f45651ba
VS
3017 if (intel_crtc->pipe == PIPE_B)
3018 dspcntr |= DISPPLANE_SEL_PIPE_B;
3019
3020 /* pipesrc and dspsize control the size that is scaled from,
3021 * which should always be the user's requested size.
3022 */
3023 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
3024 ((crtc_state->pipe_src_h - 1) << 16) |
3025 (crtc_state->pipe_src_w - 1));
f45651ba 3026 I915_WRITE(DSPPOS(plane), 0);
920a14b2 3027 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
c14b0485 3028 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
3029 ((crtc_state->pipe_src_h - 1) << 16) |
3030 (crtc_state->pipe_src_w - 1));
c14b0485
VS
3031 I915_WRITE(PRIMPOS(plane), 0);
3032 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 3033 }
81255565 3034
57779d06
VS
3035 switch (fb->pixel_format) {
3036 case DRM_FORMAT_C8:
81255565
JB
3037 dspcntr |= DISPPLANE_8BPP;
3038 break;
57779d06 3039 case DRM_FORMAT_XRGB1555:
57779d06 3040 dspcntr |= DISPPLANE_BGRX555;
81255565 3041 break;
57779d06
VS
3042 case DRM_FORMAT_RGB565:
3043 dspcntr |= DISPPLANE_BGRX565;
3044 break;
3045 case DRM_FORMAT_XRGB8888:
57779d06
VS
3046 dspcntr |= DISPPLANE_BGRX888;
3047 break;
3048 case DRM_FORMAT_XBGR8888:
57779d06
VS
3049 dspcntr |= DISPPLANE_RGBX888;
3050 break;
3051 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3052 dspcntr |= DISPPLANE_BGRX101010;
3053 break;
3054 case DRM_FORMAT_XBGR2101010:
57779d06 3055 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
3056 break;
3057 default:
baba133a 3058 BUG();
81255565 3059 }
57779d06 3060
72618ebf 3061 if (INTEL_GEN(dev_priv) >= 4 &&
bae781b2 3062 fb->modifier == I915_FORMAT_MOD_X_TILED)
f45651ba 3063 dspcntr |= DISPPLANE_TILED;
81255565 3064
df0cd455
VS
3065 if (rotation & DRM_ROTATE_180)
3066 dspcntr |= DISPPLANE_ROTATE_180;
3067
4ea7be2b
VS
3068 if (rotation & DRM_REFLECT_X)
3069 dspcntr |= DISPPLANE_MIRROR;
3070
9beb5fea 3071 if (IS_G4X(dev_priv))
de1aa629
VS
3072 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3073
2949056c 3074 intel_add_fb_offsets(&x, &y, plane_state, 0);
81255565 3075
6315b5d3 3076 if (INTEL_GEN(dev_priv) >= 4)
c2c75131 3077 intel_crtc->dspaddr_offset =
2949056c 3078 intel_compute_tile_offset(&x, &y, plane_state, 0);
e506a0c6 3079
f22aa143 3080 if (rotation & DRM_ROTATE_180) {
df0cd455
VS
3081 x += crtc_state->pipe_src_w - 1;
3082 y += crtc_state->pipe_src_h - 1;
4ea7be2b
VS
3083 } else if (rotation & DRM_REFLECT_X) {
3084 x += crtc_state->pipe_src_w - 1;
48404c1e
SJ
3085 }
3086
2949056c 3087 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3088
6315b5d3 3089 if (INTEL_GEN(dev_priv) < 4)
6687c906
VS
3090 intel_crtc->dspaddr_offset = linear_offset;
3091
2db3366b
PZ
3092 intel_crtc->adjusted_x = x;
3093 intel_crtc->adjusted_y = y;
3094
48404c1e
SJ
3095 I915_WRITE(reg, dspcntr);
3096
01f2c773 3097 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
6315b5d3 3098 if (INTEL_GEN(dev_priv) >= 4) {
85ba7b7d 3099 I915_WRITE(DSPSURF(plane),
6687c906
VS
3100 intel_fb_gtt_offset(fb, rotation) +
3101 intel_crtc->dspaddr_offset);
5eddb70b 3102 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 3103 I915_WRITE(DSPLINOFF(plane), linear_offset);
bfb81049
VS
3104 } else {
3105 I915_WRITE(DSPADDR(plane),
3106 intel_fb_gtt_offset(fb, rotation) +
3107 intel_crtc->dspaddr_offset);
3108 }
5eddb70b 3109 POSTING_READ(reg);
17638cd6
JB
3110}
3111
a8d201af
ML
3112static void i9xx_disable_primary_plane(struct drm_plane *primary,
3113 struct drm_crtc *crtc)
17638cd6
JB
3114{
3115 struct drm_device *dev = crtc->dev;
fac5e23e 3116 struct drm_i915_private *dev_priv = to_i915(dev);
17638cd6 3117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 3118 int plane = intel_crtc->plane;
f45651ba 3119
a8d201af
ML
3120 I915_WRITE(DSPCNTR(plane), 0);
3121 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 3122 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
3123 else
3124 I915_WRITE(DSPADDR(plane), 0);
3125 POSTING_READ(DSPCNTR(plane));
3126}
c9ba6fad 3127
a8d201af
ML
3128static void ironlake_update_primary_plane(struct drm_plane *primary,
3129 const struct intel_crtc_state *crtc_state,
3130 const struct intel_plane_state *plane_state)
3131{
3132 struct drm_device *dev = primary->dev;
fac5e23e 3133 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3135 struct drm_framebuffer *fb = plane_state->base.fb;
a8d201af 3136 int plane = intel_crtc->plane;
54ea9da8 3137 u32 linear_offset;
a8d201af
ML
3138 u32 dspcntr;
3139 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 3140 unsigned int rotation = plane_state->base.rotation;
936e71e3
VS
3141 int x = plane_state->base.src.x1 >> 16;
3142 int y = plane_state->base.src.y1 >> 16;
c9ba6fad 3143
f45651ba 3144 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 3145 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba 3146
8652744b 3147 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f45651ba 3148 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 3149
57779d06
VS
3150 switch (fb->pixel_format) {
3151 case DRM_FORMAT_C8:
17638cd6
JB
3152 dspcntr |= DISPPLANE_8BPP;
3153 break;
57779d06
VS
3154 case DRM_FORMAT_RGB565:
3155 dspcntr |= DISPPLANE_BGRX565;
17638cd6 3156 break;
57779d06 3157 case DRM_FORMAT_XRGB8888:
57779d06
VS
3158 dspcntr |= DISPPLANE_BGRX888;
3159 break;
3160 case DRM_FORMAT_XBGR8888:
57779d06
VS
3161 dspcntr |= DISPPLANE_RGBX888;
3162 break;
3163 case DRM_FORMAT_XRGB2101010:
57779d06
VS
3164 dspcntr |= DISPPLANE_BGRX101010;
3165 break;
3166 case DRM_FORMAT_XBGR2101010:
57779d06 3167 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
3168 break;
3169 default:
baba133a 3170 BUG();
17638cd6
JB
3171 }
3172
bae781b2 3173 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
17638cd6 3174 dspcntr |= DISPPLANE_TILED;
17638cd6 3175
df0cd455
VS
3176 if (rotation & DRM_ROTATE_180)
3177 dspcntr |= DISPPLANE_ROTATE_180;
3178
8652744b 3179 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
1f5d76db 3180 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 3181
2949056c 3182 intel_add_fb_offsets(&x, &y, plane_state, 0);
6687c906 3183
c2c75131 3184 intel_crtc->dspaddr_offset =
2949056c 3185 intel_compute_tile_offset(&x, &y, plane_state, 0);
6687c906 3186
df0cd455
VS
3187 /* HSW+ does this automagically in hardware */
3188 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
3189 rotation & DRM_ROTATE_180) {
3190 x += crtc_state->pipe_src_w - 1;
3191 y += crtc_state->pipe_src_h - 1;
48404c1e
SJ
3192 }
3193
2949056c 3194 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
6687c906 3195
2db3366b
PZ
3196 intel_crtc->adjusted_x = x;
3197 intel_crtc->adjusted_y = y;
3198
48404c1e 3199 I915_WRITE(reg, dspcntr);
17638cd6 3200
01f2c773 3201 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d 3202 I915_WRITE(DSPSURF(plane),
6687c906
VS
3203 intel_fb_gtt_offset(fb, rotation) +
3204 intel_crtc->dspaddr_offset);
8652744b 3205 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
bc1c91eb
DL
3206 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
3207 } else {
3208 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
3209 I915_WRITE(DSPLINOFF(plane), linear_offset);
3210 }
17638cd6 3211 POSTING_READ(reg);
17638cd6
JB
3212}
3213
7b49f948
VS
3214u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3215 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3216{
7b49f948 3217 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3218 return 64;
7b49f948
VS
3219 } else {
3220 int cpp = drm_format_plane_cpp(pixel_format, 0);
3221
27ba3910 3222 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3223 }
3224}
3225
6687c906
VS
3226u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
3227 unsigned int rotation)
121920fa 3228{
6687c906 3229 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ce7f1728 3230 struct i915_ggtt_view view;
058d88c4 3231 struct i915_vma *vma;
121920fa 3232
6687c906 3233 intel_fill_fb_ggtt_view(&view, fb, rotation);
dedf278c 3234
058d88c4
CW
3235 vma = i915_gem_object_to_ggtt(obj, &view);
3236 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
3237 view.type))
3238 return -1;
3239
bde13ebd 3240 return i915_ggtt_offset(vma);
121920fa
TU
3241}
3242
e435d6e5
ML
3243static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3244{
3245 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 3246 struct drm_i915_private *dev_priv = to_i915(dev);
e435d6e5
ML
3247
3248 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3249 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3250 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3251}
3252
a1b2278e
CK
3253/*
3254 * This function detaches (aka. unbinds) unused scalers in hardware
3255 */
0583236e 3256static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3257{
a1b2278e
CK
3258 struct intel_crtc_scaler_state *scaler_state;
3259 int i;
3260
a1b2278e
CK
3261 scaler_state = &intel_crtc->config->scaler_state;
3262
3263 /* loop through and disable scalers that aren't in use */
3264 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3265 if (!scaler_state->scalers[i].in_use)
3266 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3267 }
3268}
3269
d2196774
VS
3270u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3271 unsigned int rotation)
3272{
3273 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
3274 u32 stride = intel_fb_pitch(fb, plane, rotation);
3275
3276 /*
3277 * The stride is either expressed as a multiple of 64 bytes chunks for
3278 * linear buffers or in number of tiles for tiled buffers.
3279 */
bd2ef25d 3280 if (drm_rotation_90_or_270(rotation)) {
d2196774
VS
3281 int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
3282
bae781b2 3283 stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
d2196774 3284 } else {
bae781b2 3285 stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
d2196774
VS
3286 fb->pixel_format);
3287 }
3288
3289 return stride;
3290}
3291
6156a456 3292u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3293{
6156a456 3294 switch (pixel_format) {
d161cf7a 3295 case DRM_FORMAT_C8:
c34ce3d1 3296 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3297 case DRM_FORMAT_RGB565:
c34ce3d1 3298 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3299 case DRM_FORMAT_XBGR8888:
c34ce3d1 3300 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3301 case DRM_FORMAT_XRGB8888:
c34ce3d1 3302 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3303 /*
3304 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3305 * to be already pre-multiplied. We need to add a knob (or a different
3306 * DRM_FORMAT) for user-space to configure that.
3307 */
f75fb42a 3308 case DRM_FORMAT_ABGR8888:
c34ce3d1 3309 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3310 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3311 case DRM_FORMAT_ARGB8888:
c34ce3d1 3312 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3313 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3314 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3315 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3316 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3317 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3318 case DRM_FORMAT_YUYV:
c34ce3d1 3319 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3320 case DRM_FORMAT_YVYU:
c34ce3d1 3321 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3322 case DRM_FORMAT_UYVY:
c34ce3d1 3323 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3324 case DRM_FORMAT_VYUY:
c34ce3d1 3325 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3326 default:
4249eeef 3327 MISSING_CASE(pixel_format);
70d21f0e 3328 }
8cfcba41 3329
c34ce3d1 3330 return 0;
6156a456 3331}
70d21f0e 3332
6156a456
CK
3333u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3334{
6156a456 3335 switch (fb_modifier) {
30af77c4 3336 case DRM_FORMAT_MOD_NONE:
70d21f0e 3337 break;
30af77c4 3338 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3339 return PLANE_CTL_TILED_X;
b321803d 3340 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3341 return PLANE_CTL_TILED_Y;
b321803d 3342 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3343 return PLANE_CTL_TILED_YF;
70d21f0e 3344 default:
6156a456 3345 MISSING_CASE(fb_modifier);
70d21f0e 3346 }
8cfcba41 3347
c34ce3d1 3348 return 0;
6156a456 3349}
70d21f0e 3350
6156a456
CK
3351u32 skl_plane_ctl_rotation(unsigned int rotation)
3352{
3b7a5119 3353 switch (rotation) {
31ad61e4 3354 case DRM_ROTATE_0:
6156a456 3355 break;
1e8df167
SJ
3356 /*
3357 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3358 * while i915 HW rotation is clockwise, thats why this swapping.
3359 */
31ad61e4 3360 case DRM_ROTATE_90:
1e8df167 3361 return PLANE_CTL_ROTATE_270;
31ad61e4 3362 case DRM_ROTATE_180:
c34ce3d1 3363 return PLANE_CTL_ROTATE_180;
31ad61e4 3364 case DRM_ROTATE_270:
1e8df167 3365 return PLANE_CTL_ROTATE_90;
6156a456
CK
3366 default:
3367 MISSING_CASE(rotation);
3368 }
3369
c34ce3d1 3370 return 0;
6156a456
CK
3371}
3372
a8d201af
ML
3373static void skylake_update_primary_plane(struct drm_plane *plane,
3374 const struct intel_crtc_state *crtc_state,
3375 const struct intel_plane_state *plane_state)
6156a456 3376{
a8d201af 3377 struct drm_device *dev = plane->dev;
fac5e23e 3378 struct drm_i915_private *dev_priv = to_i915(dev);
a8d201af
ML
3379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3380 struct drm_framebuffer *fb = plane_state->base.fb;
6156a456 3381 int pipe = intel_crtc->pipe;
d2196774 3382 u32 plane_ctl;
a8d201af 3383 unsigned int rotation = plane_state->base.rotation;
d2196774 3384 u32 stride = skl_plane_stride(fb, 0, rotation);
b63a16f6 3385 u32 surf_addr = plane_state->main.offset;
a8d201af 3386 int scaler_id = plane_state->scaler_id;
b63a16f6
VS
3387 int src_x = plane_state->main.x;
3388 int src_y = plane_state->main.y;
936e71e3
VS
3389 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3390 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3391 int dst_x = plane_state->base.dst.x1;
3392 int dst_y = plane_state->base.dst.y1;
3393 int dst_w = drm_rect_width(&plane_state->base.dst);
3394 int dst_h = drm_rect_height(&plane_state->base.dst);
70d21f0e 3395
6156a456
CK
3396 plane_ctl = PLANE_CTL_ENABLE |
3397 PLANE_CTL_PIPE_GAMMA_ENABLE |
3398 PLANE_CTL_PIPE_CSC_ENABLE;
3399
3400 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
bae781b2 3401 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
6156a456 3402 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3403 plane_ctl |= skl_plane_ctl_rotation(rotation);
3404
6687c906
VS
3405 /* Sizes are 0 based */
3406 src_w--;
3407 src_h--;
3408 dst_w--;
3409 dst_h--;
3410
4c0b8a8b
PZ
3411 intel_crtc->dspaddr_offset = surf_addr;
3412
6687c906
VS
3413 intel_crtc->adjusted_x = src_x;
3414 intel_crtc->adjusted_y = src_y;
2db3366b 3415
70d21f0e 3416 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
6687c906 3417 I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
ef78ec94 3418 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6687c906 3419 I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
6156a456
CK
3420
3421 if (scaler_id >= 0) {
3422 uint32_t ps_ctrl = 0;
3423
3424 WARN_ON(!dst_w || !dst_h);
3425 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3426 crtc_state->scaler_state.scalers[scaler_id].mode;
3427 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3428 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3429 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3430 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3431 I915_WRITE(PLANE_POS(pipe, 0), 0);
3432 } else {
3433 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3434 }
3435
6687c906
VS
3436 I915_WRITE(PLANE_SURF(pipe, 0),
3437 intel_fb_gtt_offset(fb, rotation) + surf_addr);
70d21f0e
DL
3438
3439 POSTING_READ(PLANE_SURF(pipe, 0));
3440}
3441
a8d201af
ML
3442static void skylake_disable_primary_plane(struct drm_plane *primary,
3443 struct drm_crtc *crtc)
17638cd6
JB
3444{
3445 struct drm_device *dev = crtc->dev;
fac5e23e 3446 struct drm_i915_private *dev_priv = to_i915(dev);
62e0fb88
L
3447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3448 int pipe = intel_crtc->pipe;
3449
a8d201af
ML
3450 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3451 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3452 POSTING_READ(PLANE_SURF(pipe, 0));
3453}
29b9bde6 3454
a8d201af
ML
3455/* Assume fb object is pinned & idle & fenced and just update base pointers */
3456static int
3457intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3458 int x, int y, enum mode_set_atomic state)
3459{
3460 /* Support for kgdboc is disabled, this needs a major rework. */
3461 DRM_ERROR("legacy panic handler not supported any more.\n");
3462
3463 return -ENODEV;
81255565
JB
3464}
3465
5a21b665
DV
3466static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3467{
3468 struct intel_crtc *crtc;
3469
91c8a326 3470 for_each_intel_crtc(&dev_priv->drm, crtc)
5a21b665
DV
3471 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3472}
3473
7514747d
VS
3474static void intel_update_primary_planes(struct drm_device *dev)
3475{
7514747d 3476 struct drm_crtc *crtc;
96a02917 3477
70e1e0ec 3478 for_each_crtc(dev, crtc) {
11c22da6 3479 struct intel_plane *plane = to_intel_plane(crtc->primary);
73974893
ML
3480 struct intel_plane_state *plane_state =
3481 to_intel_plane_state(plane->base.state);
11c22da6 3482
936e71e3 3483 if (plane_state->base.visible)
a8d201af
ML
3484 plane->update_plane(&plane->base,
3485 to_intel_crtc_state(crtc->state),
3486 plane_state);
73974893
ML
3487 }
3488}
3489
3490static int
3491__intel_display_resume(struct drm_device *dev,
3492 struct drm_atomic_state *state)
3493{
3494 struct drm_crtc_state *crtc_state;
3495 struct drm_crtc *crtc;
3496 int i, ret;
11c22da6 3497
73974893 3498 intel_modeset_setup_hw_state(dev);
29b74b7f 3499 i915_redisable_vga(to_i915(dev));
73974893
ML
3500
3501 if (!state)
3502 return 0;
3503
3504 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3505 /*
3506 * Force recalculation even if we restore
3507 * current state. With fast modeset this may not result
3508 * in a modeset when the state is compatible.
3509 */
3510 crtc_state->mode_changed = true;
96a02917 3511 }
73974893
ML
3512
3513 /* ignore any reset values/BIOS leftovers in the WM registers */
3514 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3515
3516 ret = drm_atomic_commit(state);
3517
3518 WARN_ON(ret == -EDEADLK);
3519 return ret;
96a02917
VS
3520}
3521
4ac2ba2f
VS
3522static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3523{
ae98104b
VS
3524 return intel_has_gpu_reset(dev_priv) &&
3525 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
4ac2ba2f
VS
3526}
3527
c033666a 3528void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d 3529{
73974893
ML
3530 struct drm_device *dev = &dev_priv->drm;
3531 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3532 struct drm_atomic_state *state;
3533 int ret;
3534
73974893
ML
3535 /*
3536 * Need mode_config.mutex so that we don't
3537 * trample ongoing ->detect() and whatnot.
3538 */
3539 mutex_lock(&dev->mode_config.mutex);
3540 drm_modeset_acquire_init(ctx, 0);
3541 while (1) {
3542 ret = drm_modeset_lock_all_ctx(dev, ctx);
3543 if (ret != -EDEADLK)
3544 break;
3545
3546 drm_modeset_backoff(ctx);
3547 }
3548
3549 /* reset doesn't touch the display, but flips might get nuked anyway, */
522a63de 3550 if (!i915.force_reset_modeset_test &&
4ac2ba2f 3551 !gpu_reset_clobbers_display(dev_priv))
7514747d
VS
3552 return;
3553
f98ce92f
VS
3554 /*
3555 * Disabling the crtcs gracefully seems nicer. Also the
3556 * g33 docs say we should at least disable all the planes.
3557 */
73974893
ML
3558 state = drm_atomic_helper_duplicate_state(dev, ctx);
3559 if (IS_ERR(state)) {
3560 ret = PTR_ERR(state);
3561 state = NULL;
3562 DRM_ERROR("Duplicating state failed with %i\n", ret);
3563 goto err;
3564 }
3565
3566 ret = drm_atomic_helper_disable_all(dev, ctx);
3567 if (ret) {
3568 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3569 goto err;
3570 }
3571
3572 dev_priv->modeset_restore_state = state;
3573 state->acquire_ctx = ctx;
3574 return;
3575
3576err:
0853695c 3577 drm_atomic_state_put(state);
7514747d
VS
3578}
3579
c033666a 3580void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3581{
73974893
ML
3582 struct drm_device *dev = &dev_priv->drm;
3583 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3584 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3585 int ret;
3586
5a21b665
DV
3587 /*
3588 * Flips in the rings will be nuked by the reset,
3589 * so complete all pending flips so that user space
3590 * will get its events and not get stuck.
3591 */
3592 intel_complete_page_flips(dev_priv);
3593
73974893
ML
3594 dev_priv->modeset_restore_state = NULL;
3595
7514747d 3596 /* reset doesn't touch the display */
4ac2ba2f 3597 if (!gpu_reset_clobbers_display(dev_priv)) {
522a63de
ML
3598 if (!state) {
3599 /*
3600 * Flips in the rings have been nuked by the reset,
3601 * so update the base address of all primary
3602 * planes to the the last fb to make sure we're
3603 * showing the correct fb after a reset.
3604 *
3605 * FIXME: Atomic will make this obsolete since we won't schedule
3606 * CS-based flips (which might get lost in gpu resets) any more.
3607 */
3608 intel_update_primary_planes(dev);
3609 } else {
3610 ret = __intel_display_resume(dev, state);
3611 if (ret)
3612 DRM_ERROR("Restoring old state failed with %i\n", ret);
3613 }
73974893
ML
3614 } else {
3615 /*
3616 * The display has been reset as well,
3617 * so need a full re-initialization.
3618 */
3619 intel_runtime_pm_disable_interrupts(dev_priv);
3620 intel_runtime_pm_enable_interrupts(dev_priv);
7514747d 3621
51f59205 3622 intel_pps_unlock_regs_wa(dev_priv);
73974893 3623 intel_modeset_init_hw(dev);
7514747d 3624
73974893
ML
3625 spin_lock_irq(&dev_priv->irq_lock);
3626 if (dev_priv->display.hpd_irq_setup)
3627 dev_priv->display.hpd_irq_setup(dev_priv);
3628 spin_unlock_irq(&dev_priv->irq_lock);
7514747d 3629
73974893
ML
3630 ret = __intel_display_resume(dev, state);
3631 if (ret)
3632 DRM_ERROR("Restoring old state failed with %i\n", ret);
7514747d 3633
73974893
ML
3634 intel_hpd_init(dev_priv);
3635 }
7514747d 3636
0853695c
CW
3637 if (state)
3638 drm_atomic_state_put(state);
73974893
ML
3639 drm_modeset_drop_locks(ctx);
3640 drm_modeset_acquire_fini(ctx);
3641 mutex_unlock(&dev->mode_config.mutex);
7514747d
VS
3642}
3643
8af29b0c
CW
3644static bool abort_flip_on_reset(struct intel_crtc *crtc)
3645{
3646 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3647
3648 if (i915_reset_in_progress(error))
3649 return true;
3650
3651 if (crtc->reset_count != i915_reset_count(error))
3652 return true;
3653
3654 return false;
3655}
3656
7d5e3799
CW
3657static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3658{
5a21b665
DV
3659 struct drm_device *dev = crtc->dev;
3660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5a21b665
DV
3661 bool pending;
3662
8af29b0c 3663 if (abort_flip_on_reset(intel_crtc))
5a21b665
DV
3664 return false;
3665
3666 spin_lock_irq(&dev->event_lock);
3667 pending = to_intel_crtc(crtc)->flip_work != NULL;
3668 spin_unlock_irq(&dev->event_lock);
3669
3670 return pending;
7d5e3799
CW
3671}
3672
bfd16b2a
ML
3673static void intel_update_pipe_config(struct intel_crtc *crtc,
3674 struct intel_crtc_state *old_crtc_state)
e30e8f75 3675{
6315b5d3 3676 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
bfd16b2a
ML
3677 struct intel_crtc_state *pipe_config =
3678 to_intel_crtc_state(crtc->base.state);
e30e8f75 3679
bfd16b2a
ML
3680 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3681 crtc->base.mode = crtc->base.state->mode;
3682
3683 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3684 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3685 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3686
3687 /*
3688 * Update pipe size and adjust fitter if needed: the reason for this is
3689 * that in compute_mode_changes we check the native mode (not the pfit
3690 * mode) to see if we can flip rather than do a full mode set. In the
3691 * fastboot case, we'll flip, but if we don't update the pipesrc and
3692 * pfit state, we'll end up with a big fb scanned out into the wrong
3693 * sized surface.
e30e8f75
GP
3694 */
3695
e30e8f75 3696 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3697 ((pipe_config->pipe_src_w - 1) << 16) |
3698 (pipe_config->pipe_src_h - 1));
3699
3700 /* on skylake this is done by detaching scalers */
6315b5d3 3701 if (INTEL_GEN(dev_priv) >= 9) {
bfd16b2a
ML
3702 skl_detach_scalers(crtc);
3703
3704 if (pipe_config->pch_pfit.enabled)
3705 skylake_pfit_enable(crtc);
6e266956 3706 } else if (HAS_PCH_SPLIT(dev_priv)) {
bfd16b2a
ML
3707 if (pipe_config->pch_pfit.enabled)
3708 ironlake_pfit_enable(crtc);
3709 else if (old_crtc_state->pch_pfit.enabled)
3710 ironlake_pfit_disable(crtc, true);
e30e8f75 3711 }
e30e8f75
GP
3712}
3713
5e84e1a4
ZW
3714static void intel_fdi_normal_train(struct drm_crtc *crtc)
3715{
3716 struct drm_device *dev = crtc->dev;
fac5e23e 3717 struct drm_i915_private *dev_priv = to_i915(dev);
5e84e1a4
ZW
3718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3719 int pipe = intel_crtc->pipe;
f0f59a00
VS
3720 i915_reg_t reg;
3721 u32 temp;
5e84e1a4
ZW
3722
3723 /* enable normal train */
3724 reg = FDI_TX_CTL(pipe);
3725 temp = I915_READ(reg);
fd6b8f43 3726 if (IS_IVYBRIDGE(dev_priv)) {
357555c0
JB
3727 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3728 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3729 } else {
3730 temp &= ~FDI_LINK_TRAIN_NONE;
3731 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3732 }
5e84e1a4
ZW
3733 I915_WRITE(reg, temp);
3734
3735 reg = FDI_RX_CTL(pipe);
3736 temp = I915_READ(reg);
6e266956 3737 if (HAS_PCH_CPT(dev_priv)) {
5e84e1a4
ZW
3738 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3739 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3740 } else {
3741 temp &= ~FDI_LINK_TRAIN_NONE;
3742 temp |= FDI_LINK_TRAIN_NONE;
3743 }
3744 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3745
3746 /* wait one idle pattern time */
3747 POSTING_READ(reg);
3748 udelay(1000);
357555c0
JB
3749
3750 /* IVB wants error correction enabled */
fd6b8f43 3751 if (IS_IVYBRIDGE(dev_priv))
357555c0
JB
3752 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3753 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3754}
3755
8db9d77b
ZW
3756/* The FDI link training functions for ILK/Ibexpeak. */
3757static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
fac5e23e 3760 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 int pipe = intel_crtc->pipe;
f0f59a00
VS
3763 i915_reg_t reg;
3764 u32 temp, tries;
8db9d77b 3765
1c8562f6 3766 /* FDI needs bits from pipe first */
0fc932b8 3767 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3768
e1a44743
AJ
3769 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3770 for train result */
5eddb70b
CW
3771 reg = FDI_RX_IMR(pipe);
3772 temp = I915_READ(reg);
e1a44743
AJ
3773 temp &= ~FDI_RX_SYMBOL_LOCK;
3774 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3775 I915_WRITE(reg, temp);
3776 I915_READ(reg);
e1a44743
AJ
3777 udelay(150);
3778
8db9d77b 3779 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
627eb5a3 3782 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3783 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3784 temp &= ~FDI_LINK_TRAIN_NONE;
3785 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3786 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3787
5eddb70b
CW
3788 reg = FDI_RX_CTL(pipe);
3789 temp = I915_READ(reg);
8db9d77b
ZW
3790 temp &= ~FDI_LINK_TRAIN_NONE;
3791 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3792 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3793
3794 POSTING_READ(reg);
8db9d77b
ZW
3795 udelay(150);
3796
5b2adf89 3797 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3799 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3800 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3801
5eddb70b 3802 reg = FDI_RX_IIR(pipe);
e1a44743 3803 for (tries = 0; tries < 5; tries++) {
5eddb70b 3804 temp = I915_READ(reg);
8db9d77b
ZW
3805 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3806
3807 if ((temp & FDI_RX_BIT_LOCK)) {
3808 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3809 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3810 break;
3811 }
8db9d77b 3812 }
e1a44743 3813 if (tries == 5)
5eddb70b 3814 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3815
3816 /* Train 2 */
5eddb70b
CW
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
8db9d77b
ZW
3819 temp &= ~FDI_LINK_TRAIN_NONE;
3820 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3821 I915_WRITE(reg, temp);
8db9d77b 3822
5eddb70b
CW
3823 reg = FDI_RX_CTL(pipe);
3824 temp = I915_READ(reg);
8db9d77b
ZW
3825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3827 I915_WRITE(reg, temp);
8db9d77b 3828
5eddb70b
CW
3829 POSTING_READ(reg);
3830 udelay(150);
8db9d77b 3831
5eddb70b 3832 reg = FDI_RX_IIR(pipe);
e1a44743 3833 for (tries = 0; tries < 5; tries++) {
5eddb70b 3834 temp = I915_READ(reg);
8db9d77b
ZW
3835 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3836
3837 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3838 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3839 DRM_DEBUG_KMS("FDI train 2 done.\n");
3840 break;
3841 }
8db9d77b 3842 }
e1a44743 3843 if (tries == 5)
5eddb70b 3844 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3845
3846 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3847
8db9d77b
ZW
3848}
3849
0206e353 3850static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3851 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3852 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3853 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3854 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3855};
3856
3857/* The FDI link training functions for SNB/Cougarpoint. */
3858static void gen6_fdi_link_train(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
fac5e23e 3861 struct drm_i915_private *dev_priv = to_i915(dev);
8db9d77b
ZW
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3863 int pipe = intel_crtc->pipe;
f0f59a00
VS
3864 i915_reg_t reg;
3865 u32 temp, i, retry;
8db9d77b 3866
e1a44743
AJ
3867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3868 for train result */
5eddb70b
CW
3869 reg = FDI_RX_IMR(pipe);
3870 temp = I915_READ(reg);
e1a44743
AJ
3871 temp &= ~FDI_RX_SYMBOL_LOCK;
3872 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3873 I915_WRITE(reg, temp);
3874
3875 POSTING_READ(reg);
e1a44743
AJ
3876 udelay(150);
3877
8db9d77b 3878 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3879 reg = FDI_TX_CTL(pipe);
3880 temp = I915_READ(reg);
627eb5a3 3881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3883 temp &= ~FDI_LINK_TRAIN_NONE;
3884 temp |= FDI_LINK_TRAIN_PATTERN_1;
3885 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3886 /* SNB-B */
3887 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3888 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3889
d74cf324
DV
3890 I915_WRITE(FDI_RX_MISC(pipe),
3891 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3892
5eddb70b
CW
3893 reg = FDI_RX_CTL(pipe);
3894 temp = I915_READ(reg);
6e266956 3895 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3896 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3897 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3898 } else {
3899 temp &= ~FDI_LINK_TRAIN_NONE;
3900 temp |= FDI_LINK_TRAIN_PATTERN_1;
3901 }
5eddb70b
CW
3902 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3903
3904 POSTING_READ(reg);
8db9d77b
ZW
3905 udelay(150);
3906
0206e353 3907 for (i = 0; i < 4; i++) {
5eddb70b
CW
3908 reg = FDI_TX_CTL(pipe);
3909 temp = I915_READ(reg);
8db9d77b
ZW
3910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3911 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3912 I915_WRITE(reg, temp);
3913
3914 POSTING_READ(reg);
8db9d77b
ZW
3915 udelay(500);
3916
fa37d39e
SP
3917 for (retry = 0; retry < 5; retry++) {
3918 reg = FDI_RX_IIR(pipe);
3919 temp = I915_READ(reg);
3920 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3921 if (temp & FDI_RX_BIT_LOCK) {
3922 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3923 DRM_DEBUG_KMS("FDI train 1 done.\n");
3924 break;
3925 }
3926 udelay(50);
8db9d77b 3927 }
fa37d39e
SP
3928 if (retry < 5)
3929 break;
8db9d77b
ZW
3930 }
3931 if (i == 4)
5eddb70b 3932 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3933
3934 /* Train 2 */
5eddb70b
CW
3935 reg = FDI_TX_CTL(pipe);
3936 temp = I915_READ(reg);
8db9d77b
ZW
3937 temp &= ~FDI_LINK_TRAIN_NONE;
3938 temp |= FDI_LINK_TRAIN_PATTERN_2;
5db94019 3939 if (IS_GEN6(dev_priv)) {
8db9d77b
ZW
3940 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3941 /* SNB-B */
3942 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3943 }
5eddb70b 3944 I915_WRITE(reg, temp);
8db9d77b 3945
5eddb70b
CW
3946 reg = FDI_RX_CTL(pipe);
3947 temp = I915_READ(reg);
6e266956 3948 if (HAS_PCH_CPT(dev_priv)) {
8db9d77b
ZW
3949 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3950 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3951 } else {
3952 temp &= ~FDI_LINK_TRAIN_NONE;
3953 temp |= FDI_LINK_TRAIN_PATTERN_2;
3954 }
5eddb70b
CW
3955 I915_WRITE(reg, temp);
3956
3957 POSTING_READ(reg);
8db9d77b
ZW
3958 udelay(150);
3959
0206e353 3960 for (i = 0; i < 4; i++) {
5eddb70b
CW
3961 reg = FDI_TX_CTL(pipe);
3962 temp = I915_READ(reg);
8db9d77b
ZW
3963 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3964 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3965 I915_WRITE(reg, temp);
3966
3967 POSTING_READ(reg);
8db9d77b
ZW
3968 udelay(500);
3969
fa37d39e
SP
3970 for (retry = 0; retry < 5; retry++) {
3971 reg = FDI_RX_IIR(pipe);
3972 temp = I915_READ(reg);
3973 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3974 if (temp & FDI_RX_SYMBOL_LOCK) {
3975 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3976 DRM_DEBUG_KMS("FDI train 2 done.\n");
3977 break;
3978 }
3979 udelay(50);
8db9d77b 3980 }
fa37d39e
SP
3981 if (retry < 5)
3982 break;
8db9d77b
ZW
3983 }
3984 if (i == 4)
5eddb70b 3985 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3986
3987 DRM_DEBUG_KMS("FDI train done.\n");
3988}
3989
357555c0
JB
3990/* Manual link training for Ivy Bridge A0 parts */
3991static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3992{
3993 struct drm_device *dev = crtc->dev;
fac5e23e 3994 struct drm_i915_private *dev_priv = to_i915(dev);
357555c0
JB
3995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3996 int pipe = intel_crtc->pipe;
f0f59a00
VS
3997 i915_reg_t reg;
3998 u32 temp, i, j;
357555c0
JB
3999
4000 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4001 for train result */
4002 reg = FDI_RX_IMR(pipe);
4003 temp = I915_READ(reg);
4004 temp &= ~FDI_RX_SYMBOL_LOCK;
4005 temp &= ~FDI_RX_BIT_LOCK;
4006 I915_WRITE(reg, temp);
4007
4008 POSTING_READ(reg);
4009 udelay(150);
4010
01a415fd
DV
4011 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4012 I915_READ(FDI_RX_IIR(pipe)));
4013
139ccd3f
JB
4014 /* Try each vswing and preemphasis setting twice before moving on */
4015 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4016 /* disable first in case we need to retry */
4017 reg = FDI_TX_CTL(pipe);
4018 temp = I915_READ(reg);
4019 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4020 temp &= ~FDI_TX_ENABLE;
4021 I915_WRITE(reg, temp);
357555c0 4022
139ccd3f
JB
4023 reg = FDI_RX_CTL(pipe);
4024 temp = I915_READ(reg);
4025 temp &= ~FDI_LINK_TRAIN_AUTO;
4026 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4027 temp &= ~FDI_RX_ENABLE;
4028 I915_WRITE(reg, temp);
357555c0 4029
139ccd3f 4030 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
4031 reg = FDI_TX_CTL(pipe);
4032 temp = I915_READ(reg);
139ccd3f 4033 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 4034 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 4035 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 4036 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
4037 temp |= snb_b_fdi_train_param[j/2];
4038 temp |= FDI_COMPOSITE_SYNC;
4039 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 4040
139ccd3f
JB
4041 I915_WRITE(FDI_RX_MISC(pipe),
4042 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 4043
139ccd3f 4044 reg = FDI_RX_CTL(pipe);
357555c0 4045 temp = I915_READ(reg);
139ccd3f
JB
4046 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4047 temp |= FDI_COMPOSITE_SYNC;
4048 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 4049
139ccd3f
JB
4050 POSTING_READ(reg);
4051 udelay(1); /* should be 0.5us */
357555c0 4052
139ccd3f
JB
4053 for (i = 0; i < 4; i++) {
4054 reg = FDI_RX_IIR(pipe);
4055 temp = I915_READ(reg);
4056 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4057
139ccd3f
JB
4058 if (temp & FDI_RX_BIT_LOCK ||
4059 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4060 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4061 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4062 i);
4063 break;
4064 }
4065 udelay(1); /* should be 0.5us */
4066 }
4067 if (i == 4) {
4068 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4069 continue;
4070 }
357555c0 4071
139ccd3f 4072 /* Train 2 */
357555c0
JB
4073 reg = FDI_TX_CTL(pipe);
4074 temp = I915_READ(reg);
139ccd3f
JB
4075 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4076 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4077 I915_WRITE(reg, temp);
4078
4079 reg = FDI_RX_CTL(pipe);
4080 temp = I915_READ(reg);
4081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4082 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
4083 I915_WRITE(reg, temp);
4084
4085 POSTING_READ(reg);
139ccd3f 4086 udelay(2); /* should be 1.5us */
357555c0 4087
139ccd3f
JB
4088 for (i = 0; i < 4; i++) {
4089 reg = FDI_RX_IIR(pipe);
4090 temp = I915_READ(reg);
4091 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 4092
139ccd3f
JB
4093 if (temp & FDI_RX_SYMBOL_LOCK ||
4094 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4095 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4096 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4097 i);
4098 goto train_done;
4099 }
4100 udelay(2); /* should be 1.5us */
357555c0 4101 }
139ccd3f
JB
4102 if (i == 4)
4103 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 4104 }
357555c0 4105
139ccd3f 4106train_done:
357555c0
JB
4107 DRM_DEBUG_KMS("FDI train done.\n");
4108}
4109
88cefb6c 4110static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 4111{
88cefb6c 4112 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4113 struct drm_i915_private *dev_priv = to_i915(dev);
2c07245f 4114 int pipe = intel_crtc->pipe;
f0f59a00
VS
4115 i915_reg_t reg;
4116 u32 temp;
c64e311e 4117
c98e9dcf 4118 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
4119 reg = FDI_RX_CTL(pipe);
4120 temp = I915_READ(reg);
627eb5a3 4121 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 4122 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 4123 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
4124 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4125
4126 POSTING_READ(reg);
c98e9dcf
JB
4127 udelay(200);
4128
4129 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
4130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp | FDI_PCDCLK);
4132
4133 POSTING_READ(reg);
c98e9dcf
JB
4134 udelay(200);
4135
20749730
PZ
4136 /* Enable CPU FDI TX PLL, always on for Ironlake */
4137 reg = FDI_TX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4140 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 4141
20749730
PZ
4142 POSTING_READ(reg);
4143 udelay(100);
6be4a607 4144 }
0e23b99d
JB
4145}
4146
88cefb6c
DV
4147static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4148{
4149 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4150 struct drm_i915_private *dev_priv = to_i915(dev);
88cefb6c 4151 int pipe = intel_crtc->pipe;
f0f59a00
VS
4152 i915_reg_t reg;
4153 u32 temp;
88cefb6c
DV
4154
4155 /* Switch from PCDclk to Rawclk */
4156 reg = FDI_RX_CTL(pipe);
4157 temp = I915_READ(reg);
4158 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4159
4160 /* Disable CPU FDI TX PLL */
4161 reg = FDI_TX_CTL(pipe);
4162 temp = I915_READ(reg);
4163 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4164
4165 POSTING_READ(reg);
4166 udelay(100);
4167
4168 reg = FDI_RX_CTL(pipe);
4169 temp = I915_READ(reg);
4170 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4171
4172 /* Wait for the clocks to turn off. */
4173 POSTING_READ(reg);
4174 udelay(100);
4175}
4176
0fc932b8
JB
4177static void ironlake_fdi_disable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
fac5e23e 4180 struct drm_i915_private *dev_priv = to_i915(dev);
0fc932b8
JB
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
f0f59a00
VS
4183 i915_reg_t reg;
4184 u32 temp;
0fc932b8
JB
4185
4186 /* disable CPU FDI tx and PCH FDI rx */
4187 reg = FDI_TX_CTL(pipe);
4188 temp = I915_READ(reg);
4189 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4190 POSTING_READ(reg);
4191
4192 reg = FDI_RX_CTL(pipe);
4193 temp = I915_READ(reg);
4194 temp &= ~(0x7 << 16);
dfd07d72 4195 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4196 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4197
4198 POSTING_READ(reg);
4199 udelay(100);
4200
4201 /* Ironlake workaround, disable clock pointer after downing FDI */
6e266956 4202 if (HAS_PCH_IBX(dev_priv))
6f06ce18 4203 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
4204
4205 /* still set train pattern 1 */
4206 reg = FDI_TX_CTL(pipe);
4207 temp = I915_READ(reg);
4208 temp &= ~FDI_LINK_TRAIN_NONE;
4209 temp |= FDI_LINK_TRAIN_PATTERN_1;
4210 I915_WRITE(reg, temp);
4211
4212 reg = FDI_RX_CTL(pipe);
4213 temp = I915_READ(reg);
6e266956 4214 if (HAS_PCH_CPT(dev_priv)) {
0fc932b8
JB
4215 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4216 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4217 } else {
4218 temp &= ~FDI_LINK_TRAIN_NONE;
4219 temp |= FDI_LINK_TRAIN_PATTERN_1;
4220 }
4221 /* BPC in FDI rx is consistent with that in PIPECONF */
4222 temp &= ~(0x07 << 16);
dfd07d72 4223 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
4224 I915_WRITE(reg, temp);
4225
4226 POSTING_READ(reg);
4227 udelay(100);
4228}
4229
5dce5b93
CW
4230bool intel_has_pending_fb_unpin(struct drm_device *dev)
4231{
0f0f74bc 4232 struct drm_i915_private *dev_priv = to_i915(dev);
5dce5b93
CW
4233 struct intel_crtc *crtc;
4234
4235 /* Note that we don't need to be called with mode_config.lock here
4236 * as our list of CRTC objects is static for the lifetime of the
4237 * device and so cannot disappear as we iterate. Similarly, we can
4238 * happily treat the predicates as racy, atomic checks as userspace
4239 * cannot claim and pin a new fb without at least acquring the
4240 * struct_mutex and so serialising with us.
4241 */
d3fcc808 4242 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
4243 if (atomic_read(&crtc->unpin_work_count) == 0)
4244 continue;
4245
5a21b665 4246 if (crtc->flip_work)
0f0f74bc 4247 intel_wait_for_vblank(dev_priv, crtc->pipe);
5dce5b93
CW
4248
4249 return true;
4250 }
4251
4252 return false;
4253}
4254
5a21b665 4255static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
4256{
4257 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
4258 struct intel_flip_work *work = intel_crtc->flip_work;
4259
4260 intel_crtc->flip_work = NULL;
d6bbafa1
CW
4261
4262 if (work->event)
560ce1dc 4263 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
4264
4265 drm_crtc_vblank_put(&intel_crtc->base);
4266
5a21b665 4267 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 4268 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
4269
4270 trace_i915_flip_complete(intel_crtc->plane,
4271 work->pending_flip_obj);
d6bbafa1
CW
4272}
4273
5008e874 4274static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 4275{
0f91128d 4276 struct drm_device *dev = crtc->dev;
fac5e23e 4277 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874 4278 long ret;
e6c3a2a6 4279
2c10d571 4280 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
4281
4282 ret = wait_event_interruptible_timeout(
4283 dev_priv->pending_flip_queue,
4284 !intel_crtc_has_pending_flip(crtc),
4285 60*HZ);
4286
4287 if (ret < 0)
4288 return ret;
4289
5a21b665
DV
4290 if (ret == 0) {
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 struct intel_flip_work *work;
4293
4294 spin_lock_irq(&dev->event_lock);
4295 work = intel_crtc->flip_work;
4296 if (work && !is_mmio_work(work)) {
4297 WARN_ONCE(1, "Removing stuck page flip\n");
4298 page_flip_completed(intel_crtc);
4299 }
4300 spin_unlock_irq(&dev->event_lock);
4301 }
5bb61643 4302
5008e874 4303 return 0;
e6c3a2a6
CW
4304}
4305
b7076546 4306void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
060f02d8
VS
4307{
4308 u32 temp;
4309
4310 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4311
4312 mutex_lock(&dev_priv->sb_lock);
4313
4314 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4315 temp |= SBI_SSCCTL_DISABLE;
4316 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4317
4318 mutex_unlock(&dev_priv->sb_lock);
4319}
4320
e615efe4
ED
4321/* Program iCLKIP clock to the desired frequency */
4322static void lpt_program_iclkip(struct drm_crtc *crtc)
4323{
64b46a06 4324 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 4325 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4326 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4327 u32 temp;
4328
060f02d8 4329 lpt_disable_iclkip(dev_priv);
e615efe4 4330
64b46a06
VS
4331 /* The iCLK virtual clock root frequency is in MHz,
4332 * but the adjusted_mode->crtc_clock in in KHz. To get the
4333 * divisors, it is necessary to divide one by another, so we
4334 * convert the virtual clock precision to KHz here for higher
4335 * precision.
4336 */
4337 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
4338 u32 iclk_virtual_root_freq = 172800 * 1000;
4339 u32 iclk_pi_range = 64;
64b46a06 4340 u32 desired_divisor;
e615efe4 4341
64b46a06
VS
4342 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4343 clock << auxdiv);
4344 divsel = (desired_divisor / iclk_pi_range) - 2;
4345 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 4346
64b46a06
VS
4347 /*
4348 * Near 20MHz is a corner case which is
4349 * out of range for the 7-bit divisor
4350 */
4351 if (divsel <= 0x7f)
4352 break;
e615efe4
ED
4353 }
4354
4355 /* This should not happen with any sane values */
4356 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4357 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4358 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4359 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4360
4361 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4362 clock,
e615efe4
ED
4363 auxdiv,
4364 divsel,
4365 phasedir,
4366 phaseinc);
4367
060f02d8
VS
4368 mutex_lock(&dev_priv->sb_lock);
4369
e615efe4 4370 /* Program SSCDIVINTPHASE6 */
988d6ee8 4371 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4372 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4373 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4374 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4375 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4376 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4377 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4378 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4379
4380 /* Program SSCAUXDIV */
988d6ee8 4381 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4382 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4383 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4384 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4385
4386 /* Enable modulator and associated divider */
988d6ee8 4387 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4388 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4389 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4390
060f02d8
VS
4391 mutex_unlock(&dev_priv->sb_lock);
4392
e615efe4
ED
4393 /* Wait for initialization time */
4394 udelay(24);
4395
4396 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4397}
4398
8802e5b6
VS
4399int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4400{
4401 u32 divsel, phaseinc, auxdiv;
4402 u32 iclk_virtual_root_freq = 172800 * 1000;
4403 u32 iclk_pi_range = 64;
4404 u32 desired_divisor;
4405 u32 temp;
4406
4407 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4408 return 0;
4409
4410 mutex_lock(&dev_priv->sb_lock);
4411
4412 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4413 if (temp & SBI_SSCCTL_DISABLE) {
4414 mutex_unlock(&dev_priv->sb_lock);
4415 return 0;
4416 }
4417
4418 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4419 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4420 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4421 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4422 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4423
4424 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4425 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4426 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4427
4428 mutex_unlock(&dev_priv->sb_lock);
4429
4430 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4431
4432 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4433 desired_divisor << auxdiv);
4434}
4435
275f01b2
DV
4436static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4437 enum pipe pch_transcoder)
4438{
4439 struct drm_device *dev = crtc->base.dev;
fac5e23e 4440 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 4441 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4442
4443 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4444 I915_READ(HTOTAL(cpu_transcoder)));
4445 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4446 I915_READ(HBLANK(cpu_transcoder)));
4447 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4448 I915_READ(HSYNC(cpu_transcoder)));
4449
4450 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4451 I915_READ(VTOTAL(cpu_transcoder)));
4452 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4453 I915_READ(VBLANK(cpu_transcoder)));
4454 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4455 I915_READ(VSYNC(cpu_transcoder)));
4456 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4457 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4458}
4459
003632d9 4460static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78 4461{
fac5e23e 4462 struct drm_i915_private *dev_priv = to_i915(dev);
1fbc0d78
DV
4463 uint32_t temp;
4464
4465 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4466 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4467 return;
4468
4469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4470 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4471
003632d9
ACO
4472 temp &= ~FDI_BC_BIFURCATION_SELECT;
4473 if (enable)
4474 temp |= FDI_BC_BIFURCATION_SELECT;
4475
4476 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4477 I915_WRITE(SOUTH_CHICKEN1, temp);
4478 POSTING_READ(SOUTH_CHICKEN1);
4479}
4480
4481static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4482{
4483 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4484
4485 switch (intel_crtc->pipe) {
4486 case PIPE_A:
4487 break;
4488 case PIPE_B:
6e3c9717 4489 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4490 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4491 else
003632d9 4492 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4493
4494 break;
4495 case PIPE_C:
003632d9 4496 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4497
4498 break;
4499 default:
4500 BUG();
4501 }
4502}
4503
c48b5305
VS
4504/* Return which DP Port should be selected for Transcoder DP control */
4505static enum port
4506intel_trans_dp_port_sel(struct drm_crtc *crtc)
4507{
4508 struct drm_device *dev = crtc->dev;
4509 struct intel_encoder *encoder;
4510
4511 for_each_encoder_on_crtc(dev, crtc, encoder) {
cca0502b 4512 if (encoder->type == INTEL_OUTPUT_DP ||
c48b5305
VS
4513 encoder->type == INTEL_OUTPUT_EDP)
4514 return enc_to_dig_port(&encoder->base)->port;
4515 }
4516
4517 return -1;
4518}
4519
f67a559d
JB
4520/*
4521 * Enable PCH resources required for PCH ports:
4522 * - PCH PLLs
4523 * - FDI training & RX/TX
4524 * - update transcoder timings
4525 * - DP transcoding bits
4526 * - transcoder
4527 */
4528static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4529{
4530 struct drm_device *dev = crtc->dev;
fac5e23e 4531 struct drm_i915_private *dev_priv = to_i915(dev);
0e23b99d
JB
4532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4533 int pipe = intel_crtc->pipe;
f0f59a00 4534 u32 temp;
2c07245f 4535
ab9412ba 4536 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4537
fd6b8f43 4538 if (IS_IVYBRIDGE(dev_priv))
1fbc0d78
DV
4539 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4540
cd986abb
DV
4541 /* Write the TU size bits before fdi link training, so that error
4542 * detection works. */
4543 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4544 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4545
c98e9dcf 4546 /* For PCH output, training FDI link */
674cf967 4547 dev_priv->display.fdi_link_train(crtc);
2c07245f 4548
3ad8a208
DV
4549 /* We need to program the right clock selection before writing the pixel
4550 * mutliplier into the DPLL. */
6e266956 4551 if (HAS_PCH_CPT(dev_priv)) {
ee7b9f93 4552 u32 sel;
4b645f14 4553
c98e9dcf 4554 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4555 temp |= TRANS_DPLL_ENABLE(pipe);
4556 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4557 if (intel_crtc->config->shared_dpll ==
4558 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4559 temp |= sel;
4560 else
4561 temp &= ~sel;
c98e9dcf 4562 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4563 }
5eddb70b 4564
3ad8a208
DV
4565 /* XXX: pch pll's can be enabled any time before we enable the PCH
4566 * transcoder, and we actually should do this to not upset any PCH
4567 * transcoder that already use the clock when we share it.
4568 *
4569 * Note that enable_shared_dpll tries to do the right thing, but
4570 * get_shared_dpll unconditionally resets the pll - we need that to have
4571 * the right LVDS enable sequence. */
85b3894f 4572 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4573
d9b6cb56
JB
4574 /* set transcoder timing, panel must allow it */
4575 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4576 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4577
303b81e0 4578 intel_fdi_normal_train(crtc);
5e84e1a4 4579
c98e9dcf 4580 /* For PCH DP, enable TRANS_DP_CTL */
6e266956
TU
4581 if (HAS_PCH_CPT(dev_priv) &&
4582 intel_crtc_has_dp_encoder(intel_crtc->config)) {
9c4edaee
VS
4583 const struct drm_display_mode *adjusted_mode =
4584 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4585 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4586 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4587 temp = I915_READ(reg);
4588 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4589 TRANS_DP_SYNC_MASK |
4590 TRANS_DP_BPC_MASK);
e3ef4479 4591 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4592 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4593
9c4edaee 4594 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4595 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4596 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4597 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4598
4599 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4600 case PORT_B:
5eddb70b 4601 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4602 break;
c48b5305 4603 case PORT_C:
5eddb70b 4604 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4605 break;
c48b5305 4606 case PORT_D:
5eddb70b 4607 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4608 break;
4609 default:
e95d41e1 4610 BUG();
32f9d658 4611 }
2c07245f 4612
5eddb70b 4613 I915_WRITE(reg, temp);
6be4a607 4614 }
b52eb4dc 4615
b8a4f404 4616 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4617}
4618
1507e5bd
PZ
4619static void lpt_pch_enable(struct drm_crtc *crtc)
4620{
4621 struct drm_device *dev = crtc->dev;
fac5e23e 4622 struct drm_i915_private *dev_priv = to_i915(dev);
1507e5bd 4623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4624 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4625
ab9412ba 4626 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4627
8c52b5e8 4628 lpt_program_iclkip(crtc);
1507e5bd 4629
0540e488 4630 /* Set transcoder timing. */
275f01b2 4631 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4632
937bb610 4633 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4634}
4635
a1520318 4636static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57 4637{
fac5e23e 4638 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 4639 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4640 u32 temp;
4641
4642 temp = I915_READ(dslreg);
4643 udelay(500);
4644 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4645 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4646 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4647 }
4648}
4649
86adf9d7
ML
4650static int
4651skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4652 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4653 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4654{
86adf9d7
ML
4655 struct intel_crtc_scaler_state *scaler_state =
4656 &crtc_state->scaler_state;
4657 struct intel_crtc *intel_crtc =
4658 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4659 int need_scaling;
6156a456 4660
bd2ef25d 4661 need_scaling = drm_rotation_90_or_270(rotation) ?
6156a456
CK
4662 (src_h != dst_w || src_w != dst_h):
4663 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4664
4665 /*
4666 * if plane is being disabled or scaler is no more required or force detach
4667 * - free scaler binded to this plane/crtc
4668 * - in order to do this, update crtc->scaler_usage
4669 *
4670 * Here scaler state in crtc_state is set free so that
4671 * scaler can be assigned to other user. Actual register
4672 * update to free the scaler is done in plane/panel-fit programming.
4673 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4674 */
86adf9d7 4675 if (force_detach || !need_scaling) {
a1b2278e 4676 if (*scaler_id >= 0) {
86adf9d7 4677 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4678 scaler_state->scalers[*scaler_id].in_use = 0;
4679
86adf9d7
ML
4680 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4681 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4682 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4683 scaler_state->scaler_users);
4684 *scaler_id = -1;
4685 }
4686 return 0;
4687 }
4688
4689 /* range checks */
4690 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4691 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4692
4693 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4694 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4695 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4696 "size is out of scaler range\n",
86adf9d7 4697 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4698 return -EINVAL;
4699 }
4700
86adf9d7
ML
4701 /* mark this plane as a scaler user in crtc_state */
4702 scaler_state->scaler_users |= (1 << scaler_user);
4703 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4704 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4705 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4706 scaler_state->scaler_users);
4707
4708 return 0;
4709}
4710
4711/**
4712 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4713 *
4714 * @state: crtc's scaler state
86adf9d7
ML
4715 *
4716 * Return
4717 * 0 - scaler_usage updated successfully
4718 * error - requested scaling cannot be supported or other error condition
4719 */
e435d6e5 4720int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7 4721{
7c5f93b0 4722 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4723
e435d6e5 4724 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
31ad61e4 4725 &state->scaler_state.scaler_id, DRM_ROTATE_0,
86adf9d7 4726 state->pipe_src_w, state->pipe_src_h,
aad941d5 4727 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4728}
4729
4730/**
4731 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4732 *
4733 * @state: crtc's scaler state
86adf9d7
ML
4734 * @plane_state: atomic plane state to update
4735 *
4736 * Return
4737 * 0 - scaler_usage updated successfully
4738 * error - requested scaling cannot be supported or other error condition
4739 */
da20eabd
ML
4740static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4741 struct intel_plane_state *plane_state)
86adf9d7
ML
4742{
4743
da20eabd
ML
4744 struct intel_plane *intel_plane =
4745 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4746 struct drm_framebuffer *fb = plane_state->base.fb;
4747 int ret;
4748
936e71e3 4749 bool force_detach = !fb || !plane_state->base.visible;
86adf9d7 4750
86adf9d7
ML
4751 ret = skl_update_scaler(crtc_state, force_detach,
4752 drm_plane_index(&intel_plane->base),
4753 &plane_state->scaler_id,
4754 plane_state->base.rotation,
936e71e3
VS
4755 drm_rect_width(&plane_state->base.src) >> 16,
4756 drm_rect_height(&plane_state->base.src) >> 16,
4757 drm_rect_width(&plane_state->base.dst),
4758 drm_rect_height(&plane_state->base.dst));
86adf9d7
ML
4759
4760 if (ret || plane_state->scaler_id < 0)
4761 return ret;
4762
a1b2278e 4763 /* check colorkey */
818ed961 4764 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4765 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4766 intel_plane->base.base.id,
4767 intel_plane->base.name);
a1b2278e
CK
4768 return -EINVAL;
4769 }
4770
4771 /* Check src format */
86adf9d7
ML
4772 switch (fb->pixel_format) {
4773 case DRM_FORMAT_RGB565:
4774 case DRM_FORMAT_XBGR8888:
4775 case DRM_FORMAT_XRGB8888:
4776 case DRM_FORMAT_ABGR8888:
4777 case DRM_FORMAT_ARGB8888:
4778 case DRM_FORMAT_XRGB2101010:
4779 case DRM_FORMAT_XBGR2101010:
4780 case DRM_FORMAT_YUYV:
4781 case DRM_FORMAT_YVYU:
4782 case DRM_FORMAT_UYVY:
4783 case DRM_FORMAT_VYUY:
4784 break;
4785 default:
72660ce0
VS
4786 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4787 intel_plane->base.base.id, intel_plane->base.name,
4788 fb->base.id, fb->pixel_format);
86adf9d7 4789 return -EINVAL;
a1b2278e
CK
4790 }
4791
a1b2278e
CK
4792 return 0;
4793}
4794
e435d6e5
ML
4795static void skylake_scaler_disable(struct intel_crtc *crtc)
4796{
4797 int i;
4798
4799 for (i = 0; i < crtc->num_scalers; i++)
4800 skl_detach_scaler(crtc, i);
4801}
4802
4803static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4804{
4805 struct drm_device *dev = crtc->base.dev;
fac5e23e 4806 struct drm_i915_private *dev_priv = to_i915(dev);
bd2e244f 4807 int pipe = crtc->pipe;
a1b2278e
CK
4808 struct intel_crtc_scaler_state *scaler_state =
4809 &crtc->config->scaler_state;
4810
4811 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4812
6e3c9717 4813 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4814 int id;
4815
4816 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4817 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4818 return;
4819 }
4820
4821 id = scaler_state->scaler_id;
4822 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4823 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4824 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4825 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4826
4827 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4828 }
4829}
4830
b074cec8
JB
4831static void ironlake_pfit_enable(struct intel_crtc *crtc)
4832{
4833 struct drm_device *dev = crtc->base.dev;
fac5e23e 4834 struct drm_i915_private *dev_priv = to_i915(dev);
b074cec8
JB
4835 int pipe = crtc->pipe;
4836
6e3c9717 4837 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4838 /* Force use of hard-coded filter coefficients
4839 * as some pre-programmed values are broken,
4840 * e.g. x201.
4841 */
fd6b8f43 4842 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
b074cec8
JB
4843 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4844 PF_PIPE_SEL_IVB(pipe));
4845 else
4846 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4847 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4848 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4849 }
4850}
4851
20bc8673 4852void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4853{
cea165c3 4854 struct drm_device *dev = crtc->base.dev;
fac5e23e 4855 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4856
6e3c9717 4857 if (!crtc->config->ips_enabled)
d77e4531
PZ
4858 return;
4859
307e4498
ML
4860 /*
4861 * We can only enable IPS after we enable a plane and wait for a vblank
4862 * This function is called from post_plane_update, which is run after
4863 * a vblank wait.
4864 */
cea165c3 4865
d77e4531 4866 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4867 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4868 mutex_lock(&dev_priv->rps.hw_lock);
4869 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4870 mutex_unlock(&dev_priv->rps.hw_lock);
4871 /* Quoting Art Runyan: "its not safe to expect any particular
4872 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4873 * mailbox." Moreover, the mailbox may return a bogus state,
4874 * so we need to just enable it and continue on.
2a114cc1
BW
4875 */
4876 } else {
4877 I915_WRITE(IPS_CTL, IPS_ENABLE);
4878 /* The bit only becomes 1 in the next vblank, so this wait here
4879 * is essentially intel_wait_for_vblank. If we don't have this
4880 * and don't wait for vblanks until the end of crtc_enable, then
4881 * the HW state readout code will complain that the expected
4882 * IPS_CTL value is not the one we read. */
2ec9ba3c
CW
4883 if (intel_wait_for_register(dev_priv,
4884 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4885 50))
2a114cc1
BW
4886 DRM_ERROR("Timed out waiting for IPS enable\n");
4887 }
d77e4531
PZ
4888}
4889
20bc8673 4890void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4891{
4892 struct drm_device *dev = crtc->base.dev;
fac5e23e 4893 struct drm_i915_private *dev_priv = to_i915(dev);
d77e4531 4894
6e3c9717 4895 if (!crtc->config->ips_enabled)
d77e4531
PZ
4896 return;
4897
4898 assert_plane_enabled(dev_priv, crtc->plane);
8652744b 4899 if (IS_BROADWELL(dev_priv)) {
2a114cc1
BW
4900 mutex_lock(&dev_priv->rps.hw_lock);
4901 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4902 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130 4903 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
b85c1ecf
CW
4904 if (intel_wait_for_register(dev_priv,
4905 IPS_CTL, IPS_ENABLE, 0,
4906 42))
23d0b130 4907 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4908 } else {
2a114cc1 4909 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4910 POSTING_READ(IPS_CTL);
4911 }
d77e4531
PZ
4912
4913 /* We need to wait for a vblank before we can disable the plane. */
0f0f74bc 4914 intel_wait_for_vblank(dev_priv, crtc->pipe);
d77e4531
PZ
4915}
4916
7cac945f 4917static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4918{
7cac945f 4919 if (intel_crtc->overlay) {
d3eedb1a 4920 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4921 struct drm_i915_private *dev_priv = to_i915(dev);
d3eedb1a
VS
4922
4923 mutex_lock(&dev->struct_mutex);
4924 dev_priv->mm.interruptible = false;
4925 (void) intel_overlay_switch_off(intel_crtc->overlay);
4926 dev_priv->mm.interruptible = true;
4927 mutex_unlock(&dev->struct_mutex);
4928 }
4929
4930 /* Let userspace switch the overlay on again. In most cases userspace
4931 * has to recompute where to put it anyway.
4932 */
4933}
4934
87d4300a
ML
4935/**
4936 * intel_post_enable_primary - Perform operations after enabling primary plane
4937 * @crtc: the CRTC whose primary plane was just enabled
4938 *
4939 * Performs potentially sleeping operations that must be done after the primary
4940 * plane is enabled, such as updating FBC and IPS. Note that this may be
4941 * called due to an explicit primary plane update, or due to an implicit
4942 * re-enable that is caused when a sprite plane is updated to no longer
4943 * completely hide the primary plane.
4944 */
4945static void
4946intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4947{
4948 struct drm_device *dev = crtc->dev;
fac5e23e 4949 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4951 int pipe = intel_crtc->pipe;
a5c4d7bc 4952
87d4300a
ML
4953 /*
4954 * FIXME IPS should be fine as long as one plane is
4955 * enabled, but in practice it seems to have problems
4956 * when going from primary only to sprite only and vice
4957 * versa.
4958 */
a5c4d7bc
VS
4959 hsw_enable_ips(intel_crtc);
4960
f99d7069 4961 /*
87d4300a
ML
4962 * Gen2 reports pipe underruns whenever all planes are disabled.
4963 * So don't enable underrun reporting before at least some planes
4964 * are enabled.
4965 * FIXME: Need to fix the logic to work when we turn off all planes
4966 * but leave the pipe running.
f99d7069 4967 */
5db94019 4968 if (IS_GEN2(dev_priv))
87d4300a
ML
4969 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4970
aca7b684
VS
4971 /* Underruns don't always raise interrupts, so check manually. */
4972 intel_check_cpu_fifo_underruns(dev_priv);
4973 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4974}
4975
2622a081 4976/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4977static void
4978intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4979{
4980 struct drm_device *dev = crtc->dev;
fac5e23e 4981 struct drm_i915_private *dev_priv = to_i915(dev);
a5c4d7bc
VS
4982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4983 int pipe = intel_crtc->pipe;
a5c4d7bc 4984
87d4300a
ML
4985 /*
4986 * Gen2 reports pipe underruns whenever all planes are disabled.
4987 * So diasble underrun reporting before all the planes get disabled.
4988 * FIXME: Need to fix the logic to work when we turn off all planes
4989 * but leave the pipe running.
4990 */
5db94019 4991 if (IS_GEN2(dev_priv))
87d4300a 4992 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4993
2622a081
VS
4994 /*
4995 * FIXME IPS should be fine as long as one plane is
4996 * enabled, but in practice it seems to have problems
4997 * when going from primary only to sprite only and vice
4998 * versa.
4999 */
5000 hsw_disable_ips(intel_crtc);
5001}
5002
5003/* FIXME get rid of this and use pre_plane_update */
5004static void
5005intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
5006{
5007 struct drm_device *dev = crtc->dev;
fac5e23e 5008 struct drm_i915_private *dev_priv = to_i915(dev);
2622a081
VS
5009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5010 int pipe = intel_crtc->pipe;
5011
5012 intel_pre_disable_primary(crtc);
5013
87d4300a
ML
5014 /*
5015 * Vblank time updates from the shadow to live plane control register
5016 * are blocked if the memory self-refresh mode is active at that
5017 * moment. So to make sure the plane gets truly disabled, disable
5018 * first the self-refresh mode. The self-refresh enable bit in turn
5019 * will be checked/applied by the HW only at the next frame start
5020 * event which is after the vblank start event, so we need to have a
5021 * wait-for-vblank between disabling the plane and the pipe.
5022 */
49cff963 5023 if (HAS_GMCH_DISPLAY(dev_priv)) {
87d4300a 5024 intel_set_memory_cxsr(dev_priv, false);
262cd2e1 5025 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5026 intel_wait_for_vblank(dev_priv, pipe);
262cd2e1 5027 }
87d4300a
ML
5028}
5029
5a21b665
DV
5030static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5031{
5032 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5033 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5034 struct intel_crtc_state *pipe_config =
5035 to_intel_crtc_state(crtc->base.state);
5a21b665
DV
5036 struct drm_plane *primary = crtc->base.primary;
5037 struct drm_plane_state *old_pri_state =
5038 drm_atomic_get_existing_plane_state(old_state, primary);
5039
5748b6a1 5040 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5a21b665
DV
5041
5042 crtc->wm.cxsr_allowed = true;
5043
5044 if (pipe_config->update_wm_post && pipe_config->base.active)
432081bc 5045 intel_update_watermarks(crtc);
5a21b665
DV
5046
5047 if (old_pri_state) {
5048 struct intel_plane_state *primary_state =
5049 to_intel_plane_state(primary->state);
5050 struct intel_plane_state *old_primary_state =
5051 to_intel_plane_state(old_pri_state);
5052
5053 intel_fbc_post_update(crtc);
5054
936e71e3 5055 if (primary_state->base.visible &&
5a21b665 5056 (needs_modeset(&pipe_config->base) ||
936e71e3 5057 !old_primary_state->base.visible))
5a21b665
DV
5058 intel_post_enable_primary(&crtc->base);
5059 }
5060}
5061
5c74cd73 5062static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 5063{
5c74cd73 5064 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 5065 struct drm_device *dev = crtc->base.dev;
fac5e23e 5066 struct drm_i915_private *dev_priv = to_i915(dev);
ab1d3a0e
ML
5067 struct intel_crtc_state *pipe_config =
5068 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
5069 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5070 struct drm_plane *primary = crtc->base.primary;
5071 struct drm_plane_state *old_pri_state =
5072 drm_atomic_get_existing_plane_state(old_state, primary);
5073 bool modeset = needs_modeset(&pipe_config->base);
ccf010fb
ML
5074 struct intel_atomic_state *old_intel_state =
5075 to_intel_atomic_state(old_state);
ac21b225 5076
5c74cd73
ML
5077 if (old_pri_state) {
5078 struct intel_plane_state *primary_state =
5079 to_intel_plane_state(primary->state);
5080 struct intel_plane_state *old_primary_state =
5081 to_intel_plane_state(old_pri_state);
5082
faf68d92 5083 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 5084
936e71e3
VS
5085 if (old_primary_state->base.visible &&
5086 (modeset || !primary_state->base.visible))
5c74cd73
ML
5087 intel_pre_disable_primary(&crtc->base);
5088 }
852eb00d 5089
49cff963 5090 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
852eb00d 5091 crtc->wm.cxsr_allowed = false;
2dfd178d 5092
2622a081
VS
5093 /*
5094 * Vblank time updates from the shadow to live plane control register
5095 * are blocked if the memory self-refresh mode is active at that
5096 * moment. So to make sure the plane gets truly disabled, disable
5097 * first the self-refresh mode. The self-refresh enable bit in turn
5098 * will be checked/applied by the HW only at the next frame start
5099 * event which is after the vblank start event, so we need to have a
5100 * wait-for-vblank between disabling the plane and the pipe.
5101 */
5102 if (old_crtc_state->base.active) {
2dfd178d 5103 intel_set_memory_cxsr(dev_priv, false);
2622a081 5104 dev_priv->wm.vlv.cxsr = false;
0f0f74bc 5105 intel_wait_for_vblank(dev_priv, crtc->pipe);
2622a081 5106 }
852eb00d 5107 }
92826fcd 5108
ed4a6a7c
MR
5109 /*
5110 * IVB workaround: must disable low power watermarks for at least
5111 * one frame before enabling scaling. LP watermarks can be re-enabled
5112 * when scaling is disabled.
5113 *
5114 * WaCxSRDisabledForSpriteScaling:ivb
5115 */
5116 if (pipe_config->disable_lp_wm) {
5117 ilk_disable_lp_wm(dev);
0f0f74bc 5118 intel_wait_for_vblank(dev_priv, crtc->pipe);
ed4a6a7c
MR
5119 }
5120
5121 /*
5122 * If we're doing a modeset, we're done. No need to do any pre-vblank
5123 * watermark programming here.
5124 */
5125 if (needs_modeset(&pipe_config->base))
5126 return;
5127
5128 /*
5129 * For platforms that support atomic watermarks, program the
5130 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5131 * will be the intermediate values that are safe for both pre- and
5132 * post- vblank; when vblank happens, the 'active' values will be set
5133 * to the final 'target' values and we'll do this again to get the
5134 * optimal watermarks. For gen9+ platforms, the values we program here
5135 * will be the final target values which will get automatically latched
5136 * at vblank time; no further programming will be necessary.
5137 *
5138 * If a platform hasn't been transitioned to atomic watermarks yet,
5139 * we'll continue to update watermarks the old way, if flags tell
5140 * us to.
5141 */
5142 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5143 dev_priv->display.initial_watermarks(old_intel_state,
5144 pipe_config);
caed361d 5145 else if (pipe_config->update_wm_pre)
432081bc 5146 intel_update_watermarks(crtc);
ac21b225
ML
5147}
5148
d032ffa0 5149static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
5150{
5151 struct drm_device *dev = crtc->dev;
5152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 5153 struct drm_plane *p;
87d4300a
ML
5154 int pipe = intel_crtc->pipe;
5155
7cac945f 5156 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 5157
d032ffa0
ML
5158 drm_for_each_plane_mask(p, dev, plane_mask)
5159 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 5160
f99d7069
DV
5161 /*
5162 * FIXME: Once we grow proper nuclear flip support out of this we need
5163 * to compute the mask of flip planes precisely. For the time being
5164 * consider this a flip to a NULL plane.
5165 */
5748b6a1 5166 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
5167}
5168
fb1c98b1 5169static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
fd6bbda9 5170 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5171 struct drm_atomic_state *old_state)
5172{
5173 struct drm_connector_state *old_conn_state;
5174 struct drm_connector *conn;
5175 int i;
5176
5177 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5178 struct drm_connector_state *conn_state = conn->state;
5179 struct intel_encoder *encoder =
5180 to_intel_encoder(conn_state->best_encoder);
5181
5182 if (conn_state->crtc != crtc)
5183 continue;
5184
5185 if (encoder->pre_pll_enable)
fd6bbda9 5186 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5187 }
5188}
5189
5190static void intel_encoders_pre_enable(struct drm_crtc *crtc,
fd6bbda9 5191 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5192 struct drm_atomic_state *old_state)
5193{
5194 struct drm_connector_state *old_conn_state;
5195 struct drm_connector *conn;
5196 int i;
5197
5198 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5199 struct drm_connector_state *conn_state = conn->state;
5200 struct intel_encoder *encoder =
5201 to_intel_encoder(conn_state->best_encoder);
5202
5203 if (conn_state->crtc != crtc)
5204 continue;
5205
5206 if (encoder->pre_enable)
fd6bbda9 5207 encoder->pre_enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5208 }
5209}
5210
5211static void intel_encoders_enable(struct drm_crtc *crtc,
fd6bbda9 5212 struct intel_crtc_state *crtc_state,
fb1c98b1
ML
5213 struct drm_atomic_state *old_state)
5214{
5215 struct drm_connector_state *old_conn_state;
5216 struct drm_connector *conn;
5217 int i;
5218
5219 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5220 struct drm_connector_state *conn_state = conn->state;
5221 struct intel_encoder *encoder =
5222 to_intel_encoder(conn_state->best_encoder);
5223
5224 if (conn_state->crtc != crtc)
5225 continue;
5226
fd6bbda9 5227 encoder->enable(encoder, crtc_state, conn_state);
fb1c98b1
ML
5228 intel_opregion_notify_encoder(encoder, true);
5229 }
5230}
5231
5232static void intel_encoders_disable(struct drm_crtc *crtc,
fd6bbda9 5233 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5234 struct drm_atomic_state *old_state)
5235{
5236 struct drm_connector_state *old_conn_state;
5237 struct drm_connector *conn;
5238 int i;
5239
5240 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5241 struct intel_encoder *encoder =
5242 to_intel_encoder(old_conn_state->best_encoder);
5243
5244 if (old_conn_state->crtc != crtc)
5245 continue;
5246
5247 intel_opregion_notify_encoder(encoder, false);
fd6bbda9 5248 encoder->disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5249 }
5250}
5251
5252static void intel_encoders_post_disable(struct drm_crtc *crtc,
fd6bbda9 5253 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5254 struct drm_atomic_state *old_state)
5255{
5256 struct drm_connector_state *old_conn_state;
5257 struct drm_connector *conn;
5258 int i;
5259
5260 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5261 struct intel_encoder *encoder =
5262 to_intel_encoder(old_conn_state->best_encoder);
5263
5264 if (old_conn_state->crtc != crtc)
5265 continue;
5266
5267 if (encoder->post_disable)
fd6bbda9 5268 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5269 }
5270}
5271
5272static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
fd6bbda9 5273 struct intel_crtc_state *old_crtc_state,
fb1c98b1
ML
5274 struct drm_atomic_state *old_state)
5275{
5276 struct drm_connector_state *old_conn_state;
5277 struct drm_connector *conn;
5278 int i;
5279
5280 for_each_connector_in_state(old_state, conn, old_conn_state, i) {
5281 struct intel_encoder *encoder =
5282 to_intel_encoder(old_conn_state->best_encoder);
5283
5284 if (old_conn_state->crtc != crtc)
5285 continue;
5286
5287 if (encoder->post_pll_disable)
fd6bbda9 5288 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
fb1c98b1
ML
5289 }
5290}
5291
4a806558
ML
5292static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5293 struct drm_atomic_state *old_state)
f67a559d 5294{
4a806558 5295 struct drm_crtc *crtc = pipe_config->base.crtc;
f67a559d 5296 struct drm_device *dev = crtc->dev;
fac5e23e 5297 struct drm_i915_private *dev_priv = to_i915(dev);
f67a559d
JB
5298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5299 int pipe = intel_crtc->pipe;
ccf010fb
ML
5300 struct intel_atomic_state *old_intel_state =
5301 to_intel_atomic_state(old_state);
f67a559d 5302
53d9f4e9 5303 if (WARN_ON(intel_crtc->active))
f67a559d
JB
5304 return;
5305
b2c0593a
VS
5306 /*
5307 * Sometimes spurious CPU pipe underruns happen during FDI
5308 * training, at least with VGA+HDMI cloning. Suppress them.
5309 *
5310 * On ILK we get an occasional spurious CPU pipe underruns
5311 * between eDP port A enable and vdd enable. Also PCH port
5312 * enable seems to result in the occasional CPU pipe underrun.
5313 *
5314 * Spurious PCH underruns also occur during PCH enabling.
5315 */
5316 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5317 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
5318 if (intel_crtc->config->has_pch_encoder)
5319 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5320
6e3c9717 5321 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
5322 intel_prepare_shared_dpll(intel_crtc);
5323
37a5650b 5324 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5325 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
5326
5327 intel_set_pipe_timings(intel_crtc);
bc58be60 5328 intel_set_pipe_src_size(intel_crtc);
29407aab 5329
6e3c9717 5330 if (intel_crtc->config->has_pch_encoder) {
29407aab 5331 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5332 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5333 }
5334
5335 ironlake_set_pipeconf(crtc);
5336
f67a559d 5337 intel_crtc->active = true;
8664281b 5338
fd6bbda9 5339 intel_encoders_pre_enable(crtc, pipe_config, old_state);
f67a559d 5340
6e3c9717 5341 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5342 /* Note: FDI PLL enabling _must_ be done before we enable the
5343 * cpu pipes, hence this is separate from all the other fdi/pch
5344 * enabling. */
88cefb6c 5345 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5346 } else {
5347 assert_fdi_tx_disabled(dev_priv, pipe);
5348 assert_fdi_rx_disabled(dev_priv, pipe);
5349 }
f67a559d 5350
b074cec8 5351 ironlake_pfit_enable(intel_crtc);
f67a559d 5352
9c54c0dd
JB
5353 /*
5354 * On ILK+ LUT must be loaded before the pipe is running but with
5355 * clocks enabled
5356 */
b95c5321 5357 intel_color_load_luts(&pipe_config->base);
9c54c0dd 5358
1d5bf5d9 5359 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb 5360 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
e1fdc473 5361 intel_enable_pipe(intel_crtc);
f67a559d 5362
6e3c9717 5363 if (intel_crtc->config->has_pch_encoder)
f67a559d 5364 ironlake_pch_enable(crtc);
c98e9dcf 5365
f9b61ff6
DV
5366 assert_vblank_disabled(crtc);
5367 drm_crtc_vblank_on(crtc);
5368
fd6bbda9 5369 intel_encoders_enable(crtc, pipe_config, old_state);
61b77ddd 5370
6e266956 5371 if (HAS_PCH_CPT(dev_priv))
a1520318 5372 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5373
5374 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5375 if (intel_crtc->config->has_pch_encoder)
0f0f74bc 5376 intel_wait_for_vblank(dev_priv, pipe);
b2c0593a 5377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 5378 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5379}
5380
42db64ef
PZ
5381/* IPS only exists on ULT machines and is tied to pipe A. */
5382static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5383{
50a0bc90 5384 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
42db64ef
PZ
5385}
5386
4a806558
ML
5387static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5388 struct drm_atomic_state *old_state)
4f771f10 5389{
4a806558 5390 struct drm_crtc *crtc = pipe_config->base.crtc;
6315b5d3 5391 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
4f771f10 5392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
99d736a2 5393 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 5394 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ccf010fb
ML
5395 struct intel_atomic_state *old_intel_state =
5396 to_intel_atomic_state(old_state);
4f771f10 5397
53d9f4e9 5398 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5399 return;
5400
81b088ca
VS
5401 if (intel_crtc->config->has_pch_encoder)
5402 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5403 false);
5404
fd6bbda9 5405 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
95a7a2ae 5406
8106ddbd 5407 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
5408 intel_enable_shared_dpll(intel_crtc);
5409
37a5650b 5410 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 5411 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 5412
d7edc4e5 5413 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5414 intel_set_pipe_timings(intel_crtc);
5415
bc58be60 5416 intel_set_pipe_src_size(intel_crtc);
229fca97 5417
4d1de975
JN
5418 if (cpu_transcoder != TRANSCODER_EDP &&
5419 !transcoder_is_dsi(cpu_transcoder)) {
5420 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 5421 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5422 }
5423
6e3c9717 5424 if (intel_crtc->config->has_pch_encoder) {
229fca97 5425 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5426 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5427 }
5428
d7edc4e5 5429 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975
JN
5430 haswell_set_pipeconf(crtc);
5431
391bf048 5432 haswell_set_pipemisc(crtc);
229fca97 5433
b95c5321 5434 intel_color_set_csc(&pipe_config->base);
229fca97 5435
4f771f10 5436 intel_crtc->active = true;
8664281b 5437
6b698516
DV
5438 if (intel_crtc->config->has_pch_encoder)
5439 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5440 else
5441 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5442
fd6bbda9 5443 intel_encoders_pre_enable(crtc, pipe_config, old_state);
4f771f10 5444
d2d65408 5445 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5446 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5447
d7edc4e5 5448 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5449 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5450
6315b5d3 5451 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5452 skylake_pfit_enable(intel_crtc);
ff6d9f55 5453 else
1c132b44 5454 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5455
5456 /*
5457 * On ILK+ LUT must be loaded before the pipe is running but with
5458 * clocks enabled
5459 */
b95c5321 5460 intel_color_load_luts(&pipe_config->base);
4f771f10 5461
1f544388 5462 intel_ddi_set_pipe_settings(crtc);
d7edc4e5 5463 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5464 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5465
1d5bf5d9 5466 if (dev_priv->display.initial_watermarks != NULL)
ccf010fb
ML
5467 dev_priv->display.initial_watermarks(old_intel_state,
5468 pipe_config);
1d5bf5d9 5469 else
432081bc 5470 intel_update_watermarks(intel_crtc);
4d1de975
JN
5471
5472 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5473 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5474 intel_enable_pipe(intel_crtc);
42db64ef 5475
6e3c9717 5476 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5477 lpt_pch_enable(crtc);
4f771f10 5478
0037071d 5479 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
0e32b39c
DA
5480 intel_ddi_set_vc_payload_alloc(crtc, true);
5481
f9b61ff6
DV
5482 assert_vblank_disabled(crtc);
5483 drm_crtc_vblank_on(crtc);
5484
fd6bbda9 5485 intel_encoders_enable(crtc, pipe_config, old_state);
4f771f10 5486
6b698516 5487 if (intel_crtc->config->has_pch_encoder) {
0f0f74bc
VS
5488 intel_wait_for_vblank(dev_priv, pipe);
5489 intel_wait_for_vblank(dev_priv, pipe);
6b698516 5490 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5491 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5492 true);
6b698516 5493 }
d2d65408 5494
e4916946
PZ
5495 /* If we change the relative order between pipe/planes enabling, we need
5496 * to change the workaround. */
99d736a2 5497 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
772c2a51 5498 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
0f0f74bc
VS
5499 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5500 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
99d736a2 5501 }
4f771f10
PZ
5502}
5503
bfd16b2a 5504static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5505{
5506 struct drm_device *dev = crtc->base.dev;
fac5e23e 5507 struct drm_i915_private *dev_priv = to_i915(dev);
3f8dce3a
DV
5508 int pipe = crtc->pipe;
5509
5510 /* To avoid upsetting the power well on haswell only disable the pfit if
5511 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5512 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5513 I915_WRITE(PF_CTL(pipe), 0);
5514 I915_WRITE(PF_WIN_POS(pipe), 0);
5515 I915_WRITE(PF_WIN_SZ(pipe), 0);
5516 }
5517}
5518
4a806558
ML
5519static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5520 struct drm_atomic_state *old_state)
6be4a607 5521{
4a806558 5522 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6be4a607 5523 struct drm_device *dev = crtc->dev;
fac5e23e 5524 struct drm_i915_private *dev_priv = to_i915(dev);
6be4a607
JB
5525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5526 int pipe = intel_crtc->pipe;
b52eb4dc 5527
b2c0593a
VS
5528 /*
5529 * Sometimes spurious CPU pipe underruns happen when the
5530 * pipe is already disabled, but FDI RX/TX is still enabled.
5531 * Happens at least with VGA+HDMI cloning. Suppress them.
5532 */
5533 if (intel_crtc->config->has_pch_encoder) {
5534 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 5535 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 5536 }
37ca8d4c 5537
fd6bbda9 5538 intel_encoders_disable(crtc, old_crtc_state, old_state);
ea9d758d 5539
f9b61ff6
DV
5540 drm_crtc_vblank_off(crtc);
5541 assert_vblank_disabled(crtc);
5542
575f7ab7 5543 intel_disable_pipe(intel_crtc);
32f9d658 5544
bfd16b2a 5545 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5546
b2c0593a 5547 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
5548 ironlake_fdi_disable(crtc);
5549
fd6bbda9 5550 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
2c07245f 5551
6e3c9717 5552 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5553 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5554
6e266956 5555 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00
VS
5556 i915_reg_t reg;
5557 u32 temp;
5558
d925c59a
DV
5559 /* disable TRANS_DP_CTL */
5560 reg = TRANS_DP_CTL(pipe);
5561 temp = I915_READ(reg);
5562 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5563 TRANS_DP_PORT_SEL_MASK);
5564 temp |= TRANS_DP_PORT_SEL_NONE;
5565 I915_WRITE(reg, temp);
5566
5567 /* disable DPLL_SEL */
5568 temp = I915_READ(PCH_DPLL_SEL);
11887397 5569 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5570 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5571 }
e3421a18 5572
d925c59a
DV
5573 ironlake_fdi_pll_disable(intel_crtc);
5574 }
81b088ca 5575
b2c0593a 5576 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5577 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5578}
1b3c7a47 5579
4a806558
ML
5580static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5581 struct drm_atomic_state *old_state)
ee7b9f93 5582{
4a806558 5583 struct drm_crtc *crtc = old_crtc_state->base.crtc;
6315b5d3 5584 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee7b9f93 5585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 5586 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5587
d2d65408
VS
5588 if (intel_crtc->config->has_pch_encoder)
5589 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5590 false);
5591
fd6bbda9 5592 intel_encoders_disable(crtc, old_crtc_state, old_state);
4f771f10 5593
f9b61ff6
DV
5594 drm_crtc_vblank_off(crtc);
5595 assert_vblank_disabled(crtc);
5596
4d1de975 5597 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
d7edc4e5 5598 if (!transcoder_is_dsi(cpu_transcoder))
4d1de975 5599 intel_disable_pipe(intel_crtc);
4f771f10 5600
0037071d 5601 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
a4bf214f
VS
5602 intel_ddi_set_vc_payload_alloc(crtc, false);
5603
d7edc4e5 5604 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5605 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5606
6315b5d3 5607 if (INTEL_GEN(dev_priv) >= 9)
e435d6e5 5608 skylake_scaler_disable(intel_crtc);
ff6d9f55 5609 else
bfd16b2a 5610 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5611
d7edc4e5 5612 if (!transcoder_is_dsi(cpu_transcoder))
7d4aefd0 5613 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5614
fd6bbda9 5615 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
81b088ca 5616
b7076546 5617 if (old_crtc_state->has_pch_encoder)
81b088ca
VS
5618 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5619 true);
4f771f10
PZ
5620}
5621
2dd24552
JB
5622static void i9xx_pfit_enable(struct intel_crtc *crtc)
5623{
5624 struct drm_device *dev = crtc->base.dev;
fac5e23e 5625 struct drm_i915_private *dev_priv = to_i915(dev);
6e3c9717 5626 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5627
681a8504 5628 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5629 return;
5630
2dd24552 5631 /*
c0b03411
DV
5632 * The panel fitter should only be adjusted whilst the pipe is disabled,
5633 * according to register description and PRM.
2dd24552 5634 */
c0b03411
DV
5635 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5636 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5637
b074cec8
JB
5638 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5639 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5640
5641 /* Border color in case we don't scale up to the full screen. Black by
5642 * default, change to something else for debugging. */
5643 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5644}
5645
d05410f9
DA
5646static enum intel_display_power_domain port_to_power_domain(enum port port)
5647{
5648 switch (port) {
5649 case PORT_A:
6331a704 5650 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5651 case PORT_B:
6331a704 5652 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5653 case PORT_C:
6331a704 5654 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5655 case PORT_D:
6331a704 5656 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5657 case PORT_E:
6331a704 5658 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5659 default:
b9fec167 5660 MISSING_CASE(port);
d05410f9
DA
5661 return POWER_DOMAIN_PORT_OTHER;
5662 }
5663}
5664
25f78f58
VS
5665static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5666{
5667 switch (port) {
5668 case PORT_A:
5669 return POWER_DOMAIN_AUX_A;
5670 case PORT_B:
5671 return POWER_DOMAIN_AUX_B;
5672 case PORT_C:
5673 return POWER_DOMAIN_AUX_C;
5674 case PORT_D:
5675 return POWER_DOMAIN_AUX_D;
5676 case PORT_E:
5677 /* FIXME: Check VBT for actual wiring of PORT E */
5678 return POWER_DOMAIN_AUX_D;
5679 default:
b9fec167 5680 MISSING_CASE(port);
25f78f58
VS
5681 return POWER_DOMAIN_AUX_A;
5682 }
5683}
5684
319be8ae
ID
5685enum intel_display_power_domain
5686intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5687{
4f8036a2 5688 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
319be8ae
ID
5689 struct intel_digital_port *intel_dig_port;
5690
5691 switch (intel_encoder->type) {
5692 case INTEL_OUTPUT_UNKNOWN:
5693 /* Only DDI platforms should ever use this output type */
4f8036a2 5694 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5695 case INTEL_OUTPUT_DP:
319be8ae
ID
5696 case INTEL_OUTPUT_HDMI:
5697 case INTEL_OUTPUT_EDP:
5698 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5699 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5700 case INTEL_OUTPUT_DP_MST:
5701 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5702 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5703 case INTEL_OUTPUT_ANALOG:
5704 return POWER_DOMAIN_PORT_CRT;
5705 case INTEL_OUTPUT_DSI:
5706 return POWER_DOMAIN_PORT_DSI;
5707 default:
5708 return POWER_DOMAIN_PORT_OTHER;
5709 }
5710}
5711
25f78f58
VS
5712enum intel_display_power_domain
5713intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5714{
4f8036a2 5715 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
25f78f58
VS
5716 struct intel_digital_port *intel_dig_port;
5717
5718 switch (intel_encoder->type) {
5719 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5720 case INTEL_OUTPUT_HDMI:
5721 /*
5722 * Only DDI platforms should ever use these output types.
5723 * We can get here after the HDMI detect code has already set
5724 * the type of the shared encoder. Since we can't be sure
5725 * what's the status of the given connectors, play safe and
5726 * run the DP detection too.
5727 */
4f8036a2 5728 WARN_ON_ONCE(!HAS_DDI(dev_priv));
cca0502b 5729 case INTEL_OUTPUT_DP:
25f78f58
VS
5730 case INTEL_OUTPUT_EDP:
5731 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5732 return port_to_aux_power_domain(intel_dig_port->port);
5733 case INTEL_OUTPUT_DP_MST:
5734 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5735 return port_to_aux_power_domain(intel_dig_port->port);
5736 default:
b9fec167 5737 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5738 return POWER_DOMAIN_AUX_A;
5739 }
5740}
5741
74bff5f9
ML
5742static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5743 struct intel_crtc_state *crtc_state)
77d22dca 5744{
319be8ae 5745 struct drm_device *dev = crtc->dev;
74bff5f9 5746 struct drm_encoder *encoder;
319be8ae
ID
5747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5748 enum pipe pipe = intel_crtc->pipe;
77d22dca 5749 unsigned long mask;
74bff5f9 5750 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5751
74bff5f9 5752 if (!crtc_state->base.active)
292b990e
ML
5753 return 0;
5754
77d22dca
ID
5755 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5756 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5757 if (crtc_state->pch_pfit.enabled ||
5758 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5759 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5760
74bff5f9
ML
5761 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5762 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5763
319be8ae 5764 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5765 }
319be8ae 5766
15e7ec29
ML
5767 if (crtc_state->shared_dpll)
5768 mask |= BIT(POWER_DOMAIN_PLLS);
5769
77d22dca
ID
5770 return mask;
5771}
5772
74bff5f9
ML
5773static unsigned long
5774modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5775 struct intel_crtc_state *crtc_state)
77d22dca 5776{
fac5e23e 5777 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292b990e
ML
5778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5779 enum intel_display_power_domain domain;
5a21b665 5780 unsigned long domains, new_domains, old_domains;
77d22dca 5781
292b990e 5782 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5783 intel_crtc->enabled_power_domains = new_domains =
5784 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5785
5a21b665 5786 domains = new_domains & ~old_domains;
292b990e
ML
5787
5788 for_each_power_domain(domain, domains)
5789 intel_display_power_get(dev_priv, domain);
5790
5a21b665 5791 return old_domains & ~new_domains;
292b990e
ML
5792}
5793
5794static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5795 unsigned long domains)
5796{
5797 enum intel_display_power_domain domain;
5798
5799 for_each_power_domain(domain, domains)
5800 intel_display_power_put(dev_priv, domain);
5801}
77d22dca 5802
adafdc6f
MK
5803static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5804{
5805 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5806
5807 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5808 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5809 return max_cdclk_freq;
5810 else if (IS_CHERRYVIEW(dev_priv))
5811 return max_cdclk_freq*95/100;
5812 else if (INTEL_INFO(dev_priv)->gen < 4)
5813 return 2*max_cdclk_freq*90/100;
5814 else
5815 return max_cdclk_freq*90/100;
5816}
5817
b2045352
VS
5818static int skl_calc_cdclk(int max_pixclk, int vco);
5819
4c75b940 5820static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5821{
0853723b 5822 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
560a7ae4 5823 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5824 int max_cdclk, vco;
5825
5826 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5827 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5828
b2045352
VS
5829 /*
5830 * Use the lower (vco 8640) cdclk values as a
5831 * first guess. skl_calc_cdclk() will correct it
5832 * if the preferred vco is 8100 instead.
5833 */
560a7ae4 5834 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5835 max_cdclk = 617143;
560a7ae4 5836 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5837 max_cdclk = 540000;
560a7ae4 5838 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5839 max_cdclk = 432000;
560a7ae4 5840 else
487ed2e4 5841 max_cdclk = 308571;
b2045352
VS
5842
5843 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
e2d214ae 5844 } else if (IS_BROXTON(dev_priv)) {
281c114f 5845 dev_priv->max_cdclk_freq = 624000;
8652744b 5846 } else if (IS_BROADWELL(dev_priv)) {
560a7ae4
DL
5847 /*
5848 * FIXME with extra cooling we can allow
5849 * 540 MHz for ULX and 675 Mhz for ULT.
5850 * How can we know if extra cooling is
5851 * available? PCI ID, VTB, something else?
5852 */
5853 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5854 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5855 else if (IS_BDW_ULX(dev_priv))
560a7ae4 5856 dev_priv->max_cdclk_freq = 450000;
50a0bc90 5857 else if (IS_BDW_ULT(dev_priv))
560a7ae4
DL
5858 dev_priv->max_cdclk_freq = 540000;
5859 else
5860 dev_priv->max_cdclk_freq = 675000;
920a14b2 5861 } else if (IS_CHERRYVIEW(dev_priv)) {
0904deaf 5862 dev_priv->max_cdclk_freq = 320000;
11a914c2 5863 } else if (IS_VALLEYVIEW(dev_priv)) {
560a7ae4
DL
5864 dev_priv->max_cdclk_freq = 400000;
5865 } else {
5866 /* otherwise assume cdclk is fixed */
5867 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5868 }
5869
adafdc6f
MK
5870 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5871
560a7ae4
DL
5872 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5873 dev_priv->max_cdclk_freq);
adafdc6f
MK
5874
5875 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5876 dev_priv->max_dotclk_freq);
560a7ae4
DL
5877}
5878
4c75b940 5879static void intel_update_cdclk(struct drm_i915_private *dev_priv)
560a7ae4 5880{
1353c4fb 5881 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
2f2a121a 5882
83d7c81f 5883 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5884 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5885 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5886 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5887 else
5888 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5889 dev_priv->cdclk_freq);
560a7ae4
DL
5890
5891 /*
b5d99ff9
VS
5892 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5893 * Programmng [sic] note: bit[9:2] should be programmed to the number
5894 * of cdclk that generates 4MHz reference clock freq which is used to
5895 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5896 */
b5d99ff9 5897 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5898 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5899}
5900
92891e45
VS
5901/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5902static int skl_cdclk_decimal(int cdclk)
5903{
5904 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5905}
5906
5f199dfa
VS
5907static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5908{
5909 int ratio;
5910
5911 if (cdclk == dev_priv->cdclk_pll.ref)
5912 return 0;
5913
5914 switch (cdclk) {
5915 default:
5916 MISSING_CASE(cdclk);
5917 case 144000:
5918 case 288000:
5919 case 384000:
5920 case 576000:
5921 ratio = 60;
5922 break;
5923 case 624000:
5924 ratio = 65;
5925 break;
5926 }
5927
5928 return dev_priv->cdclk_pll.ref * ratio;
5929}
5930
2b73001e
VS
5931static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5932{
5933 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5934
5935 /* Timeout 200us */
95cac283
CW
5936 if (intel_wait_for_register(dev_priv,
5937 BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
5938 1))
2b73001e 5939 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5940
5941 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5942}
5943
5f199dfa 5944static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5945{
5f199dfa 5946 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5947 u32 val;
5948
5949 val = I915_READ(BXT_DE_PLL_CTL);
5950 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5951 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5952 I915_WRITE(BXT_DE_PLL_CTL, val);
5953
5954 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5955
5956 /* Timeout 200us */
e084e1b9
CW
5957 if (intel_wait_for_register(dev_priv,
5958 BXT_DE_PLL_ENABLE,
5959 BXT_DE_PLL_LOCK,
5960 BXT_DE_PLL_LOCK,
5961 1))
2b73001e 5962 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5963
5f199dfa 5964 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5965}
5966
324513c0 5967static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5968{
5f199dfa
VS
5969 u32 val, divider;
5970 int vco, ret;
f8437dd1 5971
5f199dfa
VS
5972 vco = bxt_de_pll_vco(dev_priv, cdclk);
5973
5974 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5975
5976 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5977 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5978 case 8:
f8437dd1 5979 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 5980 break;
5f199dfa 5981 case 4:
f8437dd1 5982 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 5983 break;
5f199dfa 5984 case 3:
f8437dd1 5985 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 5986 break;
5f199dfa 5987 case 2:
f8437dd1 5988 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
5989 break;
5990 default:
5f199dfa
VS
5991 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5992 WARN_ON(vco != 0);
f8437dd1 5993
5f199dfa
VS
5994 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5995 break;
f8437dd1
VK
5996 }
5997
f8437dd1 5998 /* Inform power controller of upcoming frequency change */
5f199dfa 5999 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
6000 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
6001 0x80000000);
6002 mutex_unlock(&dev_priv->rps.hw_lock);
6003
6004 if (ret) {
6005 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 6006 ret, cdclk);
f8437dd1
VK
6007 return;
6008 }
6009
5f199dfa
VS
6010 if (dev_priv->cdclk_pll.vco != 0 &&
6011 dev_priv->cdclk_pll.vco != vco)
2b73001e 6012 bxt_de_pll_disable(dev_priv);
f8437dd1 6013
5f199dfa
VS
6014 if (dev_priv->cdclk_pll.vco != vco)
6015 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 6016
5f199dfa
VS
6017 val = divider | skl_cdclk_decimal(cdclk);
6018 /*
6019 * FIXME if only the cd2x divider needs changing, it could be done
6020 * without shutting off the pipe (if only one pipe is active).
6021 */
6022 val |= BXT_CDCLK_CD2X_PIPE_NONE;
6023 /*
6024 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6025 * enable otherwise.
6026 */
6027 if (cdclk >= 500000)
6028 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6029 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
6030
6031 mutex_lock(&dev_priv->rps.hw_lock);
6032 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 6033 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
6034 mutex_unlock(&dev_priv->rps.hw_lock);
6035
6036 if (ret) {
6037 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 6038 ret, cdclk);
f8437dd1
VK
6039 return;
6040 }
6041
4c75b940 6042 intel_update_cdclk(dev_priv);
f8437dd1
VK
6043}
6044
d66a2194 6045static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6046{
d66a2194
ID
6047 u32 cdctl, expected;
6048
4c75b940 6049 intel_update_cdclk(dev_priv);
f8437dd1 6050
d66a2194
ID
6051 if (dev_priv->cdclk_pll.vco == 0 ||
6052 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
6053 goto sanitize;
6054
6055 /* DPLL okay; verify the cdclock
6056 *
6057 * Some BIOS versions leave an incorrect decimal frequency value and
6058 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
6059 * so sanitize this register.
6060 */
6061 cdctl = I915_READ(CDCLK_CTL);
6062 /*
6063 * Let's ignore the pipe field, since BIOS could have configured the
6064 * dividers both synching to an active pipe, or asynchronously
6065 * (PIPE_NONE).
6066 */
6067 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
6068
6069 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
6070 skl_cdclk_decimal(dev_priv->cdclk_freq);
6071 /*
6072 * Disable SSA Precharge when CD clock frequency < 500 MHz,
6073 * enable otherwise.
6074 */
6075 if (dev_priv->cdclk_freq >= 500000)
6076 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
6077
6078 if (cdctl == expected)
6079 /* All well; nothing to sanitize */
6080 return;
6081
6082sanitize:
6083 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
6084
6085 /* force cdclk programming */
6086 dev_priv->cdclk_freq = 0;
6087
6088 /* force full PLL disable + enable */
6089 dev_priv->cdclk_pll.vco = -1;
6090}
6091
324513c0 6092void bxt_init_cdclk(struct drm_i915_private *dev_priv)
d66a2194
ID
6093{
6094 bxt_sanitize_cdclk(dev_priv);
6095
6096 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 6097 return;
c2e001ef 6098
f8437dd1
VK
6099 /*
6100 * FIXME:
6101 * - The initial CDCLK needs to be read from VBT.
6102 * Need to make this change after VBT has changes for BXT.
f8437dd1 6103 */
324513c0 6104 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
f8437dd1
VK
6105}
6106
324513c0 6107void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 6108{
324513c0 6109 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
6110}
6111
a8ca4934
VS
6112static int skl_calc_cdclk(int max_pixclk, int vco)
6113{
63911d72 6114 if (vco == 8640000) {
a8ca4934 6115 if (max_pixclk > 540000)
487ed2e4 6116 return 617143;
a8ca4934
VS
6117 else if (max_pixclk > 432000)
6118 return 540000;
487ed2e4 6119 else if (max_pixclk > 308571)
a8ca4934
VS
6120 return 432000;
6121 else
487ed2e4 6122 return 308571;
a8ca4934 6123 } else {
a8ca4934
VS
6124 if (max_pixclk > 540000)
6125 return 675000;
6126 else if (max_pixclk > 450000)
6127 return 540000;
6128 else if (max_pixclk > 337500)
6129 return 450000;
6130 else
6131 return 337500;
6132 }
6133}
6134
ea61791e
VS
6135static void
6136skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 6137{
ea61791e 6138 u32 val;
5d96d8af 6139
709e05c3 6140 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 6141 dev_priv->cdclk_pll.vco = 0;
709e05c3 6142
ea61791e 6143 val = I915_READ(LCPLL1_CTL);
1c3f7700 6144 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 6145 return;
5d96d8af 6146
1c3f7700
ID
6147 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
6148 return;
9f7eb31a 6149
ea61791e
VS
6150 val = I915_READ(DPLL_CTRL1);
6151
1c3f7700
ID
6152 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
6153 DPLL_CTRL1_SSC(SKL_DPLL0) |
6154 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
6155 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
6156 return;
9f7eb31a 6157
ea61791e
VS
6158 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
6159 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
6160 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
6161 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
6162 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 6163 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
6164 break;
6165 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
6166 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 6167 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
6168 break;
6169 default:
6170 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
6171 break;
6172 }
5d96d8af
DL
6173}
6174
b2045352
VS
6175void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
6176{
6177 bool changed = dev_priv->skl_preferred_vco_freq != vco;
6178
6179 dev_priv->skl_preferred_vco_freq = vco;
6180
6181 if (changed)
4c75b940 6182 intel_update_max_cdclk(dev_priv);
b2045352
VS
6183}
6184
5d96d8af 6185static void
3861fc60 6186skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 6187{
a8ca4934 6188 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
6189 u32 val;
6190
63911d72 6191 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 6192
5d96d8af 6193 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 6194 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
6195 I915_WRITE(CDCLK_CTL, val);
6196 POSTING_READ(CDCLK_CTL);
6197
6198 /*
6199 * We always enable DPLL0 with the lowest link rate possible, but still
6200 * taking into account the VCO required to operate the eDP panel at the
6201 * desired frequency. The usual DP link rates operate with a VCO of
6202 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
6203 * The modeset code is responsible for the selection of the exact link
6204 * rate later on, with the constraint of choosing a frequency that
a8ca4934 6205 * works with vco.
5d96d8af
DL
6206 */
6207 val = I915_READ(DPLL_CTRL1);
6208
6209 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
6210 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
6211 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 6212 if (vco == 8640000)
5d96d8af
DL
6213 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
6214 SKL_DPLL0);
6215 else
6216 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
6217 SKL_DPLL0);
6218
6219 I915_WRITE(DPLL_CTRL1, val);
6220 POSTING_READ(DPLL_CTRL1);
6221
6222 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
6223
e24ca054
CW
6224 if (intel_wait_for_register(dev_priv,
6225 LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
6226 5))
5d96d8af 6227 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 6228
63911d72 6229 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
6230
6231 /* We'll want to keep using the current vco from now on. */
6232 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
6233}
6234
430e05de
VS
6235static void
6236skl_dpll0_disable(struct drm_i915_private *dev_priv)
6237{
6238 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
8ad32a05
CW
6239 if (intel_wait_for_register(dev_priv,
6240 LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
6241 1))
430e05de 6242 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 6243
63911d72 6244 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
6245}
6246
1cd593e0 6247static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af
DL
6248{
6249 u32 freq_select, pcu_ack;
2c7d0602 6250 int ret;
5d96d8af 6251
1cd593e0
VS
6252 WARN_ON((cdclk == 24000) != (vco == 0));
6253
63911d72 6254 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af 6255
2c7d0602
ID
6256 mutex_lock(&dev_priv->rps.hw_lock);
6257 ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
6258 SKL_CDCLK_PREPARE_FOR_CHANGE,
6259 SKL_CDCLK_READY_FOR_CHANGE,
6260 SKL_CDCLK_READY_FOR_CHANGE, 3);
6261 mutex_unlock(&dev_priv->rps.hw_lock);
6262 if (ret) {
6263 DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
6264 ret);
5d96d8af
DL
6265 return;
6266 }
6267
6268 /* set CDCLK_CTL */
9ef56154 6269 switch (cdclk) {
5d96d8af
DL
6270 case 450000:
6271 case 432000:
6272 freq_select = CDCLK_FREQ_450_432;
6273 pcu_ack = 1;
6274 break;
6275 case 540000:
6276 freq_select = CDCLK_FREQ_540;
6277 pcu_ack = 2;
6278 break;
487ed2e4 6279 case 308571:
5d96d8af
DL
6280 case 337500:
6281 default:
6282 freq_select = CDCLK_FREQ_337_308;
6283 pcu_ack = 0;
6284 break;
487ed2e4 6285 case 617143:
5d96d8af
DL
6286 case 675000:
6287 freq_select = CDCLK_FREQ_675_617;
6288 pcu_ack = 3;
6289 break;
6290 }
6291
63911d72
VS
6292 if (dev_priv->cdclk_pll.vco != 0 &&
6293 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6294 skl_dpll0_disable(dev_priv);
6295
63911d72 6296 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
6297 skl_dpll0_enable(dev_priv, vco);
6298
9ef56154 6299 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
6300 POSTING_READ(CDCLK_CTL);
6301
6302 /* inform PCU of the change */
6303 mutex_lock(&dev_priv->rps.hw_lock);
6304 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
6305 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4 6306
4c75b940 6307 intel_update_cdclk(dev_priv);
5d96d8af
DL
6308}
6309
9f7eb31a
VS
6310static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
6311
5d96d8af
DL
6312void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
6313{
709e05c3 6314 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
6315}
6316
6317void skl_init_cdclk(struct drm_i915_private *dev_priv)
6318{
9f7eb31a
VS
6319 int cdclk, vco;
6320
6321 skl_sanitize_cdclk(dev_priv);
5d96d8af 6322
63911d72 6323 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
6324 /*
6325 * Use the current vco as our initial
6326 * guess as to what the preferred vco is.
6327 */
6328 if (dev_priv->skl_preferred_vco_freq == 0)
6329 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 6330 dev_priv->cdclk_pll.vco);
70c2c184 6331 return;
1cd593e0 6332 }
5d96d8af 6333
70c2c184
VS
6334 vco = dev_priv->skl_preferred_vco_freq;
6335 if (vco == 0)
63911d72 6336 vco = 8100000;
70c2c184 6337 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 6338
70c2c184 6339 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
6340}
6341
9f7eb31a 6342static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 6343{
09492498 6344 uint32_t cdctl, expected;
c73666f3 6345
f1b391a5
SK
6346 /*
6347 * check if the pre-os intialized the display
6348 * There is SWF18 scratchpad register defined which is set by the
6349 * pre-os which can be used by the OS drivers to check the status
6350 */
6351 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
6352 goto sanitize;
6353
4c75b940 6354 intel_update_cdclk(dev_priv);
c73666f3 6355 /* Is PLL enabled and locked ? */
1c3f7700
ID
6356 if (dev_priv->cdclk_pll.vco == 0 ||
6357 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
6358 goto sanitize;
6359
6360 /* DPLL okay; verify the cdclock
6361 *
6362 * Noticed in some instances that the freq selection is correct but
6363 * decimal part is programmed wrong from BIOS where pre-os does not
6364 * enable display. Verify the same as well.
6365 */
09492498
VS
6366 cdctl = I915_READ(CDCLK_CTL);
6367 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
6368 skl_cdclk_decimal(dev_priv->cdclk_freq);
6369 if (cdctl == expected)
c73666f3 6370 /* All well; nothing to sanitize */
9f7eb31a 6371 return;
c89e39f3 6372
9f7eb31a
VS
6373sanitize:
6374 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 6375
9f7eb31a
VS
6376 /* force cdclk programming */
6377 dev_priv->cdclk_freq = 0;
6378 /* force full PLL disable + enable */
63911d72 6379 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
6380}
6381
30a970c6
JB
6382/* Adjust CDclk dividers to allow high res or save power if possible */
6383static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
6384{
fac5e23e 6385 struct drm_i915_private *dev_priv = to_i915(dev);
30a970c6
JB
6386 u32 val, cmd;
6387
1353c4fb 6388 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6389 != dev_priv->cdclk_freq);
d60c4473 6390
dfcab17e 6391 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 6392 cmd = 2;
dfcab17e 6393 else if (cdclk == 266667)
30a970c6
JB
6394 cmd = 1;
6395 else
6396 cmd = 0;
6397
6398 mutex_lock(&dev_priv->rps.hw_lock);
6399 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6400 val &= ~DSPFREQGUAR_MASK;
6401 val |= (cmd << DSPFREQGUAR_SHIFT);
6402 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6403 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6404 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6405 50)) {
6406 DRM_ERROR("timed out waiting for CDclk change\n");
6407 }
6408 mutex_unlock(&dev_priv->rps.hw_lock);
6409
54433e91
VS
6410 mutex_lock(&dev_priv->sb_lock);
6411
dfcab17e 6412 if (cdclk == 400000) {
6bcda4f0 6413 u32 divider;
30a970c6 6414
6bcda4f0 6415 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6416
30a970c6
JB
6417 /* adjust cdclk divider */
6418 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6419 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6420 val |= divider;
6421 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6422
6423 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6424 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6425 50))
6426 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6427 }
6428
30a970c6
JB
6429 /* adjust self-refresh exit latency value */
6430 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6431 val &= ~0x7f;
6432
6433 /*
6434 * For high bandwidth configs, we set a higher latency in the bunit
6435 * so that the core display fetch happens in time to avoid underruns.
6436 */
dfcab17e 6437 if (cdclk == 400000)
30a970c6
JB
6438 val |= 4500 / 250; /* 4.5 usec */
6439 else
6440 val |= 3000 / 250; /* 3.0 usec */
6441 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6442
a580516d 6443 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6444
4c75b940 6445 intel_update_cdclk(dev_priv);
30a970c6
JB
6446}
6447
383c5a6a
VS
6448static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6449{
fac5e23e 6450 struct drm_i915_private *dev_priv = to_i915(dev);
383c5a6a
VS
6451 u32 val, cmd;
6452
1353c4fb 6453 WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
164dfd28 6454 != dev_priv->cdclk_freq);
383c5a6a
VS
6455
6456 switch (cdclk) {
383c5a6a
VS
6457 case 333333:
6458 case 320000:
383c5a6a 6459 case 266667:
383c5a6a 6460 case 200000:
383c5a6a
VS
6461 break;
6462 default:
5f77eeb0 6463 MISSING_CASE(cdclk);
383c5a6a
VS
6464 return;
6465 }
6466
9d0d3fda
VS
6467 /*
6468 * Specs are full of misinformation, but testing on actual
6469 * hardware has shown that we just need to write the desired
6470 * CCK divider into the Punit register.
6471 */
6472 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6473
383c5a6a
VS
6474 mutex_lock(&dev_priv->rps.hw_lock);
6475 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6476 val &= ~DSPFREQGUAR_MASK_CHV;
6477 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6478 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6479 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6480 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6481 50)) {
6482 DRM_ERROR("timed out waiting for CDclk change\n");
6483 }
6484 mutex_unlock(&dev_priv->rps.hw_lock);
6485
4c75b940 6486 intel_update_cdclk(dev_priv);
383c5a6a
VS
6487}
6488
30a970c6
JB
6489static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6490 int max_pixclk)
6491{
6bcda4f0 6492 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6493 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6494
30a970c6
JB
6495 /*
6496 * Really only a few cases to deal with, as only 4 CDclks are supported:
6497 * 200MHz
6498 * 267MHz
29dc7ef3 6499 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6500 * 400MHz (VLV only)
6501 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6502 * of the lower bin and adjust if needed.
e37c67a1
VS
6503 *
6504 * We seem to get an unstable or solid color picture at 200MHz.
6505 * Not sure what's wrong. For now use 200MHz only when all pipes
6506 * are off.
30a970c6 6507 */
6cca3195
VS
6508 if (!IS_CHERRYVIEW(dev_priv) &&
6509 max_pixclk > freq_320*limit/100)
dfcab17e 6510 return 400000;
6cca3195 6511 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6512 return freq_320;
e37c67a1 6513 else if (max_pixclk > 0)
dfcab17e 6514 return 266667;
e37c67a1
VS
6515 else
6516 return 200000;
30a970c6
JB
6517}
6518
324513c0 6519static int bxt_calc_cdclk(int max_pixclk)
f8437dd1 6520{
760e1477 6521 if (max_pixclk > 576000)
f8437dd1 6522 return 624000;
760e1477 6523 else if (max_pixclk > 384000)
f8437dd1 6524 return 576000;
760e1477 6525 else if (max_pixclk > 288000)
f8437dd1 6526 return 384000;
760e1477 6527 else if (max_pixclk > 144000)
f8437dd1
VK
6528 return 288000;
6529 else
6530 return 144000;
6531}
6532
e8788cbc 6533/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6534static int intel_mode_max_pixclk(struct drm_device *dev,
6535 struct drm_atomic_state *state)
30a970c6 6536{
565602d7 6537 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 6538 struct drm_i915_private *dev_priv = to_i915(dev);
565602d7
ML
6539 struct drm_crtc *crtc;
6540 struct drm_crtc_state *crtc_state;
6541 unsigned max_pixclk = 0, i;
6542 enum pipe pipe;
30a970c6 6543
565602d7
ML
6544 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6545 sizeof(intel_state->min_pixclk));
304603f4 6546
565602d7
ML
6547 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6548 int pixclk = 0;
6549
6550 if (crtc_state->enable)
6551 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6552
565602d7 6553 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6554 }
6555
565602d7
ML
6556 for_each_pipe(dev_priv, pipe)
6557 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6558
30a970c6
JB
6559 return max_pixclk;
6560}
6561
27c329ed 6562static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6563{
27c329ed 6564 struct drm_device *dev = state->dev;
fac5e23e 6565 struct drm_i915_private *dev_priv = to_i915(dev);
27c329ed 6566 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6567 struct intel_atomic_state *intel_state =
6568 to_intel_atomic_state(state);
30a970c6 6569
1a617b77 6570 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6571 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6572
1a617b77
ML
6573 if (!intel_state->active_crtcs)
6574 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6575
27c329ed
ML
6576 return 0;
6577}
304603f4 6578
324513c0 6579static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
27c329ed 6580{
4e5ca60f 6581 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6582 struct intel_atomic_state *intel_state =
6583 to_intel_atomic_state(state);
85a96e7a 6584
1a617b77 6585 intel_state->cdclk = intel_state->dev_cdclk =
324513c0 6586 bxt_calc_cdclk(max_pixclk);
85a96e7a 6587
1a617b77 6588 if (!intel_state->active_crtcs)
324513c0 6589 intel_state->dev_cdclk = bxt_calc_cdclk(0);
1a617b77 6590
27c329ed 6591 return 0;
30a970c6
JB
6592}
6593
1e69cd74
VS
6594static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6595{
6596 unsigned int credits, default_credits;
6597
6598 if (IS_CHERRYVIEW(dev_priv))
6599 default_credits = PFI_CREDIT(12);
6600 else
6601 default_credits = PFI_CREDIT(8);
6602
bfa7df01 6603 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6604 /* CHV suggested value is 31 or 63 */
6605 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6606 credits = PFI_CREDIT_63;
1e69cd74
VS
6607 else
6608 credits = PFI_CREDIT(15);
6609 } else {
6610 credits = default_credits;
6611 }
6612
6613 /*
6614 * WA - write default credits before re-programming
6615 * FIXME: should we also set the resend bit here?
6616 */
6617 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6618 default_credits);
6619
6620 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6621 credits | PFI_CREDIT_RESEND);
6622
6623 /*
6624 * FIXME is this guaranteed to clear
6625 * immediately or should we poll for it?
6626 */
6627 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6628}
6629
27c329ed 6630static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6631{
a821fc46 6632 struct drm_device *dev = old_state->dev;
fac5e23e 6633 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77
ML
6634 struct intel_atomic_state *old_intel_state =
6635 to_intel_atomic_state(old_state);
6636 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6637
27c329ed
ML
6638 /*
6639 * FIXME: We can end up here with all power domains off, yet
6640 * with a CDCLK frequency other than the minimum. To account
6641 * for this take the PIPE-A power domain, which covers the HW
6642 * blocks needed for the following programming. This can be
6643 * removed once it's guaranteed that we get here either with
6644 * the minimum CDCLK set, or the required power domains
6645 * enabled.
6646 */
6647 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6648
920a14b2 6649 if (IS_CHERRYVIEW(dev_priv))
27c329ed
ML
6650 cherryview_set_cdclk(dev, req_cdclk);
6651 else
6652 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6653
27c329ed 6654 vlv_program_pfi_credits(dev_priv);
1e69cd74 6655
27c329ed 6656 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6657}
6658
4a806558
ML
6659static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
6660 struct drm_atomic_state *old_state)
89b667f8 6661{
4a806558 6662 struct drm_crtc *crtc = pipe_config->base.crtc;
89b667f8 6663 struct drm_device *dev = crtc->dev;
a72e4c9f 6664 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8 6665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
89b667f8 6666 int pipe = intel_crtc->pipe;
89b667f8 6667
53d9f4e9 6668 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6669 return;
6670
37a5650b 6671 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6672 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6673
6674 intel_set_pipe_timings(intel_crtc);
bc58be60 6675 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6676
920a14b2 6677 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
fac5e23e 6678 struct drm_i915_private *dev_priv = to_i915(dev);
c14b0485
VS
6679
6680 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6681 I915_WRITE(CHV_CANVAS(pipe), 0);
6682 }
6683
5b18e57c
DV
6684 i9xx_set_pipeconf(intel_crtc);
6685
89b667f8 6686 intel_crtc->active = true;
89b667f8 6687
a72e4c9f 6688 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6689
fd6bbda9 6690 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
89b667f8 6691
920a14b2 6692 if (IS_CHERRYVIEW(dev_priv)) {
cd2d34d9
VS
6693 chv_prepare_pll(intel_crtc, intel_crtc->config);
6694 chv_enable_pll(intel_crtc, intel_crtc->config);
6695 } else {
6696 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6697 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6698 }
89b667f8 6699
fd6bbda9 6700 intel_encoders_pre_enable(crtc, pipe_config, old_state);
89b667f8 6701
2dd24552
JB
6702 i9xx_pfit_enable(intel_crtc);
6703
b95c5321 6704 intel_color_load_luts(&pipe_config->base);
63cbb074 6705
432081bc 6706 intel_update_watermarks(intel_crtc);
e1fdc473 6707 intel_enable_pipe(intel_crtc);
be6a6f8e 6708
4b3a9526
VS
6709 assert_vblank_disabled(crtc);
6710 drm_crtc_vblank_on(crtc);
6711
fd6bbda9 6712 intel_encoders_enable(crtc, pipe_config, old_state);
89b667f8
JB
6713}
6714
f13c2ef3
DV
6715static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6716{
6717 struct drm_device *dev = crtc->base.dev;
fac5e23e 6718 struct drm_i915_private *dev_priv = to_i915(dev);
f13c2ef3 6719
6e3c9717
ACO
6720 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6721 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6722}
6723
4a806558
ML
6724static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
6725 struct drm_atomic_state *old_state)
79e53945 6726{
4a806558 6727 struct drm_crtc *crtc = pipe_config->base.crtc;
79e53945 6728 struct drm_device *dev = crtc->dev;
a72e4c9f 6729 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cd2d34d9 6731 enum pipe pipe = intel_crtc->pipe;
79e53945 6732
53d9f4e9 6733 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6734 return;
6735
f13c2ef3
DV
6736 i9xx_set_pll_dividers(intel_crtc);
6737
37a5650b 6738 if (intel_crtc_has_dp_encoder(intel_crtc->config))
fe3cd48d 6739 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6740
6741 intel_set_pipe_timings(intel_crtc);
bc58be60 6742 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6743
5b18e57c
DV
6744 i9xx_set_pipeconf(intel_crtc);
6745
f7abfe8b 6746 intel_crtc->active = true;
6b383a7f 6747
5db94019 6748 if (!IS_GEN2(dev_priv))
a72e4c9f 6749 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6750
fd6bbda9 6751 intel_encoders_pre_enable(crtc, pipe_config, old_state);
9d6d9f19 6752
f6736a1a
DV
6753 i9xx_enable_pll(intel_crtc);
6754
2dd24552
JB
6755 i9xx_pfit_enable(intel_crtc);
6756
b95c5321 6757 intel_color_load_luts(&pipe_config->base);
63cbb074 6758
432081bc 6759 intel_update_watermarks(intel_crtc);
e1fdc473 6760 intel_enable_pipe(intel_crtc);
be6a6f8e 6761
4b3a9526
VS
6762 assert_vblank_disabled(crtc);
6763 drm_crtc_vblank_on(crtc);
6764
fd6bbda9 6765 intel_encoders_enable(crtc, pipe_config, old_state);
0b8765c6 6766}
79e53945 6767
87476d63
DV
6768static void i9xx_pfit_disable(struct intel_crtc *crtc)
6769{
6770 struct drm_device *dev = crtc->base.dev;
fac5e23e 6771 struct drm_i915_private *dev_priv = to_i915(dev);
87476d63 6772
6e3c9717 6773 if (!crtc->config->gmch_pfit.control)
328d8e82 6774 return;
87476d63 6775
328d8e82 6776 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6777
328d8e82
DV
6778 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6779 I915_READ(PFIT_CONTROL));
6780 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6781}
6782
4a806558
ML
6783static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
6784 struct drm_atomic_state *old_state)
0b8765c6 6785{
4a806558 6786 struct drm_crtc *crtc = old_crtc_state->base.crtc;
0b8765c6 6787 struct drm_device *dev = crtc->dev;
fac5e23e 6788 struct drm_i915_private *dev_priv = to_i915(dev);
0b8765c6
JB
6789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6790 int pipe = intel_crtc->pipe;
ef9c3aee 6791
6304cd91
VS
6792 /*
6793 * On gen2 planes are double buffered but the pipe isn't, so we must
6794 * wait for planes to fully turn off before disabling the pipe.
6795 */
5db94019 6796 if (IS_GEN2(dev_priv))
0f0f74bc 6797 intel_wait_for_vblank(dev_priv, pipe);
6304cd91 6798
fd6bbda9 6799 intel_encoders_disable(crtc, old_crtc_state, old_state);
4b3a9526 6800
f9b61ff6
DV
6801 drm_crtc_vblank_off(crtc);
6802 assert_vblank_disabled(crtc);
6803
575f7ab7 6804 intel_disable_pipe(intel_crtc);
24a1f16d 6805
87476d63 6806 i9xx_pfit_disable(intel_crtc);
24a1f16d 6807
fd6bbda9 6808 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
89b667f8 6809
d7edc4e5 6810 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
920a14b2 6811 if (IS_CHERRYVIEW(dev_priv))
076ed3b2 6812 chv_disable_pll(dev_priv, pipe);
11a914c2 6813 else if (IS_VALLEYVIEW(dev_priv))
076ed3b2
CML
6814 vlv_disable_pll(dev_priv, pipe);
6815 else
1c4e0274 6816 i9xx_disable_pll(intel_crtc);
076ed3b2 6817 }
0b8765c6 6818
fd6bbda9 6819 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
d6db995f 6820
5db94019 6821 if (!IS_GEN2(dev_priv))
a72e4c9f 6822 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6823}
6824
b17d48e2
ML
6825static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6826{
842e0307 6827 struct intel_encoder *encoder;
b17d48e2
ML
6828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6829 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6830 enum intel_display_power_domain domain;
6831 unsigned long domains;
4a806558
ML
6832 struct drm_atomic_state *state;
6833 struct intel_crtc_state *crtc_state;
6834 int ret;
b17d48e2
ML
6835
6836 if (!intel_crtc->active)
6837 return;
6838
936e71e3 6839 if (to_intel_plane_state(crtc->primary->state)->base.visible) {
5a21b665 6840 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6841
2622a081 6842 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6843
6844 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
936e71e3 6845 to_intel_plane_state(crtc->primary->state)->base.visible = false;
a539205a
ML
6846 }
6847
4a806558
ML
6848 state = drm_atomic_state_alloc(crtc->dev);
6849 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
6850
6851 /* Everything's already locked, -EDEADLK can't happen. */
6852 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
6853 ret = drm_atomic_add_affected_connectors(state, crtc);
6854
6855 WARN_ON(IS_ERR(crtc_state) || ret);
6856
6857 dev_priv->display.crtc_disable(crtc_state, state);
6858
0853695c 6859 drm_atomic_state_put(state);
842e0307 6860
78108b7c
VS
6861 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6862 crtc->base.id, crtc->name);
842e0307
ML
6863
6864 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6865 crtc->state->active = false;
37d9078b 6866 intel_crtc->active = false;
842e0307
ML
6867 crtc->enabled = false;
6868 crtc->state->connector_mask = 0;
6869 crtc->state->encoder_mask = 0;
6870
6871 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6872 encoder->base.crtc = NULL;
6873
58f9c0bc 6874 intel_fbc_disable(intel_crtc);
432081bc 6875 intel_update_watermarks(intel_crtc);
1f7457b1 6876 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6877
6878 domains = intel_crtc->enabled_power_domains;
6879 for_each_power_domain(domain, domains)
6880 intel_display_power_put(dev_priv, domain);
6881 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6882
6883 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6884 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6885}
6886
6b72d486
ML
6887/*
6888 * turn all crtc's off, but do not adjust state
6889 * This has to be paired with a call to intel_modeset_setup_hw_state.
6890 */
70e0bd74 6891int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6892{
e2c8b870 6893 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6894 struct drm_atomic_state *state;
e2c8b870 6895 int ret;
70e0bd74 6896
e2c8b870
ML
6897 state = drm_atomic_helper_suspend(dev);
6898 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6899 if (ret)
6900 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6901 else
6902 dev_priv->modeset_restore_state = state;
70e0bd74 6903 return ret;
ee7b9f93
JB
6904}
6905
ea5b213a 6906void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6907{
4ef69c7a 6908 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6909
ea5b213a
CW
6910 drm_encoder_cleanup(encoder);
6911 kfree(intel_encoder);
7e7d76c3
JB
6912}
6913
0a91ca29
DV
6914/* Cross check the actual hw state with our own modeset state tracking (and it's
6915 * internal consistency). */
5a21b665 6916static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6917{
5a21b665 6918 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6919
6920 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6921 connector->base.base.id,
6922 connector->base.name);
6923
0a91ca29 6924 if (connector->get_hw_state(connector)) {
e85376cb 6925 struct intel_encoder *encoder = connector->encoder;
5a21b665 6926 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6927
35dd3c64
ML
6928 I915_STATE_WARN(!crtc,
6929 "connector enabled without attached crtc\n");
0a91ca29 6930
35dd3c64
ML
6931 if (!crtc)
6932 return;
6933
6934 I915_STATE_WARN(!crtc->state->active,
6935 "connector is active, but attached crtc isn't\n");
6936
e85376cb 6937 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6938 return;
6939
e85376cb 6940 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6941 "atomic encoder doesn't match attached encoder\n");
6942
e85376cb 6943 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6944 "attached encoder crtc differs from connector crtc\n");
6945 } else {
4d688a2a
ML
6946 I915_STATE_WARN(crtc && crtc->state->active,
6947 "attached crtc is active, but connector isn't\n");
5a21b665 6948 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6949 "best encoder set without crtc!\n");
0a91ca29 6950 }
79e53945
JB
6951}
6952
08d9bc92
ACO
6953int intel_connector_init(struct intel_connector *connector)
6954{
5350a031 6955 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6956
5350a031 6957 if (!connector->base.state)
08d9bc92
ACO
6958 return -ENOMEM;
6959
08d9bc92
ACO
6960 return 0;
6961}
6962
6963struct intel_connector *intel_connector_alloc(void)
6964{
6965 struct intel_connector *connector;
6966
6967 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6968 if (!connector)
6969 return NULL;
6970
6971 if (intel_connector_init(connector) < 0) {
6972 kfree(connector);
6973 return NULL;
6974 }
6975
6976 return connector;
6977}
6978
f0947c37
DV
6979/* Simple connector->get_hw_state implementation for encoders that support only
6980 * one connector and no cloning and hence the encoder state determines the state
6981 * of the connector. */
6982bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6983{
24929352 6984 enum pipe pipe = 0;
f0947c37 6985 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6986
f0947c37 6987 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6988}
6989
6d293983 6990static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6991{
6d293983
ACO
6992 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6993 return crtc_state->fdi_lanes;
d272ddfa
VS
6994
6995 return 0;
6996}
6997
6d293983 6998static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6999 struct intel_crtc_state *pipe_config)
1857e1da 7000{
8652744b 7001 struct drm_i915_private *dev_priv = to_i915(dev);
6d293983
ACO
7002 struct drm_atomic_state *state = pipe_config->base.state;
7003 struct intel_crtc *other_crtc;
7004 struct intel_crtc_state *other_crtc_state;
7005
1857e1da
DV
7006 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
7007 pipe_name(pipe), pipe_config->fdi_lanes);
7008 if (pipe_config->fdi_lanes > 4) {
7009 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
7010 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7011 return -EINVAL;
1857e1da
DV
7012 }
7013
8652744b 7014 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1857e1da
DV
7015 if (pipe_config->fdi_lanes > 2) {
7016 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
7017 pipe_config->fdi_lanes);
6d293983 7018 return -EINVAL;
1857e1da 7019 } else {
6d293983 7020 return 0;
1857e1da
DV
7021 }
7022 }
7023
b7f05d4a 7024 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6d293983 7025 return 0;
1857e1da
DV
7026
7027 /* Ivybridge 3 pipe is really complicated */
7028 switch (pipe) {
7029 case PIPE_A:
6d293983 7030 return 0;
1857e1da 7031 case PIPE_B:
6d293983
ACO
7032 if (pipe_config->fdi_lanes <= 2)
7033 return 0;
7034
b91eb5cc 7035 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6d293983
ACO
7036 other_crtc_state =
7037 intel_atomic_get_crtc_state(state, other_crtc);
7038 if (IS_ERR(other_crtc_state))
7039 return PTR_ERR(other_crtc_state);
7040
7041 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
7042 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
7043 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7044 return -EINVAL;
1857e1da 7045 }
6d293983 7046 return 0;
1857e1da 7047 case PIPE_C:
251cc67c
VS
7048 if (pipe_config->fdi_lanes > 2) {
7049 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
7050 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 7051 return -EINVAL;
251cc67c 7052 }
6d293983 7053
b91eb5cc 7054 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6d293983
ACO
7055 other_crtc_state =
7056 intel_atomic_get_crtc_state(state, other_crtc);
7057 if (IS_ERR(other_crtc_state))
7058 return PTR_ERR(other_crtc_state);
7059
7060 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 7061 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 7062 return -EINVAL;
1857e1da 7063 }
6d293983 7064 return 0;
1857e1da
DV
7065 default:
7066 BUG();
7067 }
7068}
7069
e29c22c0
DV
7070#define RETRY 1
7071static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 7072 struct intel_crtc_state *pipe_config)
877d48d5 7073{
1857e1da 7074 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 7075 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
7076 int lane, link_bw, fdi_dotclock, ret;
7077 bool needs_recompute = false;
877d48d5 7078
e29c22c0 7079retry:
877d48d5
DV
7080 /* FDI is a binary signal running at ~2.7GHz, encoding
7081 * each output octet as 10 bits. The actual frequency
7082 * is stored as a divider into a 100MHz clock, and the
7083 * mode pixel clock is stored in units of 1KHz.
7084 * Hence the bw of each lane in terms of the mode signal
7085 * is:
7086 */
21a727b3 7087 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 7088
241bfc38 7089 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 7090
2bd89a07 7091 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
7092 pipe_config->pipe_bpp);
7093
7094 pipe_config->fdi_lanes = lane;
7095
2bd89a07 7096 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 7097 link_bw, &pipe_config->fdi_m_n);
1857e1da 7098
e3b247da 7099 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 7100 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
7101 pipe_config->pipe_bpp -= 2*3;
7102 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
7103 pipe_config->pipe_bpp);
7104 needs_recompute = true;
7105 pipe_config->bw_constrained = true;
7106
7107 goto retry;
7108 }
7109
7110 if (needs_recompute)
7111 return RETRY;
7112
6d293983 7113 return ret;
877d48d5
DV
7114}
7115
8cfb3407
VS
7116static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
7117 struct intel_crtc_state *pipe_config)
7118{
7119 if (pipe_config->pipe_bpp > 24)
7120 return false;
7121
7122 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 7123 if (IS_HASWELL(dev_priv))
8cfb3407
VS
7124 return true;
7125
7126 /*
b432e5cf
VS
7127 * We compare against max which means we must take
7128 * the increased cdclk requirement into account when
7129 * calculating the new cdclk.
7130 *
7131 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
7132 */
7133 return ilk_pipe_pixel_rate(pipe_config) <=
7134 dev_priv->max_cdclk_freq * 95 / 100;
7135}
7136
42db64ef 7137static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 7138 struct intel_crtc_state *pipe_config)
42db64ef 7139{
8cfb3407 7140 struct drm_device *dev = crtc->base.dev;
fac5e23e 7141 struct drm_i915_private *dev_priv = to_i915(dev);
8cfb3407 7142
d330a953 7143 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
7144 hsw_crtc_supports_ips(crtc) &&
7145 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
7146}
7147
39acb4aa
VS
7148static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
7149{
7150 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7151
7152 /* GDG double wide on either pipe, otherwise pipe A only */
7153 return INTEL_INFO(dev_priv)->gen < 4 &&
7154 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
7155}
7156
a43f6e0f 7157static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 7158 struct intel_crtc_state *pipe_config)
79e53945 7159{
a43f6e0f 7160 struct drm_device *dev = crtc->base.dev;
fac5e23e 7161 struct drm_i915_private *dev_priv = to_i915(dev);
7c5f93b0 7162 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 7163 int clock_limit = dev_priv->max_dotclk_freq;
89749350 7164
6315b5d3 7165 if (INTEL_GEN(dev_priv) < 4) {
f3261156 7166 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
7167
7168 /*
39acb4aa 7169 * Enable double wide mode when the dot clock
cf532bb2 7170 * is > 90% of the (display) core speed.
cf532bb2 7171 */
39acb4aa
VS
7172 if (intel_crtc_supports_double_wide(crtc) &&
7173 adjusted_mode->crtc_clock > clock_limit) {
f3261156 7174 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 7175 pipe_config->double_wide = true;
ad3a4479 7176 }
f3261156 7177 }
ad3a4479 7178
f3261156
VS
7179 if (adjusted_mode->crtc_clock > clock_limit) {
7180 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
7181 adjusted_mode->crtc_clock, clock_limit,
7182 yesno(pipe_config->double_wide));
7183 return -EINVAL;
2c07245f 7184 }
89749350 7185
1d1d0e27
VS
7186 /*
7187 * Pipe horizontal size must be even in:
7188 * - DVO ganged mode
7189 * - LVDS dual channel mode
7190 * - Double wide pipe
7191 */
2d84d2b3 7192 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
7193 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
7194 pipe_config->pipe_src_w &= ~1;
7195
8693a824
DL
7196 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
7197 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42 7198 */
9beb5fea 7199 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
aad941d5 7200 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 7201 return -EINVAL;
44f46b42 7202
50a0bc90 7203 if (HAS_IPS(dev_priv))
a43f6e0f
DV
7204 hsw_compute_ips_config(crtc, pipe_config);
7205
877d48d5 7206 if (pipe_config->has_pch_encoder)
a43f6e0f 7207 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 7208
cf5a15be 7209 return 0;
79e53945
JB
7210}
7211
1353c4fb 7212static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7213{
1353c4fb 7214 u32 cdctl;
1652d19e 7215
ea61791e 7216 skl_dpll0_update(dev_priv);
1652d19e 7217
63911d72 7218 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 7219 return dev_priv->cdclk_pll.ref;
1652d19e 7220
ea61791e 7221 cdctl = I915_READ(CDCLK_CTL);
1652d19e 7222
63911d72 7223 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
7224 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7225 case CDCLK_FREQ_450_432:
7226 return 432000;
7227 case CDCLK_FREQ_337_308:
487ed2e4 7228 return 308571;
ea61791e
VS
7229 case CDCLK_FREQ_540:
7230 return 540000;
1652d19e 7231 case CDCLK_FREQ_675_617:
487ed2e4 7232 return 617143;
1652d19e 7233 default:
ea61791e 7234 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7235 }
7236 } else {
1652d19e
VS
7237 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
7238 case CDCLK_FREQ_450_432:
7239 return 450000;
7240 case CDCLK_FREQ_337_308:
7241 return 337500;
ea61791e
VS
7242 case CDCLK_FREQ_540:
7243 return 540000;
1652d19e
VS
7244 case CDCLK_FREQ_675_617:
7245 return 675000;
7246 default:
ea61791e 7247 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
7248 }
7249 }
7250
709e05c3 7251 return dev_priv->cdclk_pll.ref;
1652d19e
VS
7252}
7253
83d7c81f
VS
7254static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
7255{
7256 u32 val;
7257
7258 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 7259 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
7260
7261 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 7262 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 7263 return;
83d7c81f 7264
1c3f7700
ID
7265 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
7266 return;
83d7c81f
VS
7267
7268 val = I915_READ(BXT_DE_PLL_CTL);
7269 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
7270 dev_priv->cdclk_pll.ref;
7271}
7272
1353c4fb 7273static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
acd3f3d3 7274{
f5986242
VS
7275 u32 divider;
7276 int div, vco;
acd3f3d3 7277
83d7c81f
VS
7278 bxt_de_pll_update(dev_priv);
7279
f5986242
VS
7280 vco = dev_priv->cdclk_pll.vco;
7281 if (vco == 0)
7282 return dev_priv->cdclk_pll.ref;
acd3f3d3 7283
f5986242 7284 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 7285
f5986242 7286 switch (divider) {
acd3f3d3 7287 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
7288 div = 2;
7289 break;
acd3f3d3 7290 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
7291 div = 3;
7292 break;
acd3f3d3 7293 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
7294 div = 4;
7295 break;
acd3f3d3 7296 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
7297 div = 8;
7298 break;
7299 default:
7300 MISSING_CASE(divider);
7301 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
7302 }
7303
f5986242 7304 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
7305}
7306
1353c4fb 7307static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7308{
1652d19e
VS
7309 uint32_t lcpll = I915_READ(LCPLL_CTL);
7310 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7311
7312 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7313 return 800000;
7314 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7315 return 450000;
7316 else if (freq == LCPLL_CLK_FREQ_450)
7317 return 450000;
7318 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
7319 return 540000;
7320 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
7321 return 337500;
7322 else
7323 return 675000;
7324}
7325
1353c4fb 7326static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
1652d19e 7327{
1652d19e
VS
7328 uint32_t lcpll = I915_READ(LCPLL_CTL);
7329 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
7330
7331 if (lcpll & LCPLL_CD_SOURCE_FCLK)
7332 return 800000;
7333 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
7334 return 450000;
7335 else if (freq == LCPLL_CLK_FREQ_450)
7336 return 450000;
50a0bc90 7337 else if (IS_HSW_ULT(dev_priv))
1652d19e
VS
7338 return 337500;
7339 else
7340 return 540000;
79e53945
JB
7341}
7342
1353c4fb 7343static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
25eb05fc 7344{
1353c4fb 7345 return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
bfa7df01 7346 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
7347}
7348
1353c4fb 7349static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
b37a6434
VS
7350{
7351 return 450000;
7352}
7353
1353c4fb 7354static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7355{
7356 return 400000;
7357}
79e53945 7358
1353c4fb 7359static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
79e53945 7360{
e907f170 7361 return 333333;
e70236a8 7362}
79e53945 7363
1353c4fb 7364static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8
JB
7365{
7366 return 200000;
7367}
79e53945 7368
1353c4fb 7369static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
257a7ffc 7370{
1353c4fb 7371 struct pci_dev *pdev = dev_priv->drm.pdev;
257a7ffc
DV
7372 u16 gcfgc = 0;
7373
52a05c30 7374 pci_read_config_word(pdev, GCFGC, &gcfgc);
257a7ffc
DV
7375
7376 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7377 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 7378 return 266667;
257a7ffc 7379 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 7380 return 333333;
257a7ffc 7381 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 7382 return 444444;
257a7ffc
DV
7383 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
7384 return 200000;
7385 default:
7386 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
7387 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 7388 return 133333;
257a7ffc 7389 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 7390 return 166667;
257a7ffc
DV
7391 }
7392}
7393
1353c4fb 7394static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7395{
1353c4fb 7396 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7397 u16 gcfgc = 0;
79e53945 7398
52a05c30 7399 pci_read_config_word(pdev, GCFGC, &gcfgc);
e70236a8
JB
7400
7401 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 7402 return 133333;
e70236a8
JB
7403 else {
7404 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
7405 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 7406 return 333333;
e70236a8
JB
7407 default:
7408 case GC_DISPLAY_CLOCK_190_200_MHZ:
7409 return 190000;
79e53945 7410 }
e70236a8
JB
7411 }
7412}
7413
1353c4fb 7414static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7415{
e907f170 7416 return 266667;
e70236a8
JB
7417}
7418
1353c4fb 7419static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7420{
1353c4fb 7421 struct pci_dev *pdev = dev_priv->drm.pdev;
e70236a8 7422 u16 hpllcc = 0;
1b1d2716 7423
65cd2b3f
VS
7424 /*
7425 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7426 * encoding is different :(
7427 * FIXME is this the right way to detect 852GM/852GMV?
7428 */
52a05c30 7429 if (pdev->revision == 0x1)
65cd2b3f
VS
7430 return 133333;
7431
52a05c30 7432 pci_bus_read_config_word(pdev->bus,
1b1d2716
VS
7433 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7434
e70236a8
JB
7435 /* Assume that the hardware is in the high speed state. This
7436 * should be the default.
7437 */
7438 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7439 case GC_CLOCK_133_200:
1b1d2716 7440 case GC_CLOCK_133_200_2:
e70236a8
JB
7441 case GC_CLOCK_100_200:
7442 return 200000;
7443 case GC_CLOCK_166_250:
7444 return 250000;
7445 case GC_CLOCK_100_133:
e907f170 7446 return 133333;
1b1d2716
VS
7447 case GC_CLOCK_133_266:
7448 case GC_CLOCK_133_266_2:
7449 case GC_CLOCK_166_266:
7450 return 266667;
e70236a8 7451 }
79e53945 7452
e70236a8
JB
7453 /* Shouldn't happen */
7454 return 0;
7455}
79e53945 7456
1353c4fb 7457static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
e70236a8 7458{
e907f170 7459 return 133333;
79e53945
JB
7460}
7461
1353c4fb 7462static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
34edce2f 7463{
34edce2f
VS
7464 static const unsigned int blb_vco[8] = {
7465 [0] = 3200000,
7466 [1] = 4000000,
7467 [2] = 5333333,
7468 [3] = 4800000,
7469 [4] = 6400000,
7470 };
7471 static const unsigned int pnv_vco[8] = {
7472 [0] = 3200000,
7473 [1] = 4000000,
7474 [2] = 5333333,
7475 [3] = 4800000,
7476 [4] = 2666667,
7477 };
7478 static const unsigned int cl_vco[8] = {
7479 [0] = 3200000,
7480 [1] = 4000000,
7481 [2] = 5333333,
7482 [3] = 6400000,
7483 [4] = 3333333,
7484 [5] = 3566667,
7485 [6] = 4266667,
7486 };
7487 static const unsigned int elk_vco[8] = {
7488 [0] = 3200000,
7489 [1] = 4000000,
7490 [2] = 5333333,
7491 [3] = 4800000,
7492 };
7493 static const unsigned int ctg_vco[8] = {
7494 [0] = 3200000,
7495 [1] = 4000000,
7496 [2] = 5333333,
7497 [3] = 6400000,
7498 [4] = 2666667,
7499 [5] = 4266667,
7500 };
7501 const unsigned int *vco_table;
7502 unsigned int vco;
7503 uint8_t tmp = 0;
7504
7505 /* FIXME other chipsets? */
50a0bc90 7506 if (IS_GM45(dev_priv))
34edce2f 7507 vco_table = ctg_vco;
9beb5fea 7508 else if (IS_G4X(dev_priv))
34edce2f 7509 vco_table = elk_vco;
1353c4fb 7510 else if (IS_CRESTLINE(dev_priv))
34edce2f 7511 vco_table = cl_vco;
1353c4fb 7512 else if (IS_PINEVIEW(dev_priv))
34edce2f 7513 vco_table = pnv_vco;
1353c4fb 7514 else if (IS_G33(dev_priv))
34edce2f
VS
7515 vco_table = blb_vco;
7516 else
7517 return 0;
7518
1353c4fb 7519 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
34edce2f
VS
7520
7521 vco = vco_table[tmp & 0x7];
7522 if (vco == 0)
7523 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7524 else
7525 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7526
7527 return vco;
7528}
7529
1353c4fb 7530static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7531{
1353c4fb
VS
7532 struct pci_dev *pdev = dev_priv->drm.pdev;
7533 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7534 uint16_t tmp = 0;
7535
52a05c30 7536 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7537
7538 cdclk_sel = (tmp >> 12) & 0x1;
7539
7540 switch (vco) {
7541 case 2666667:
7542 case 4000000:
7543 case 5333333:
7544 return cdclk_sel ? 333333 : 222222;
7545 case 3200000:
7546 return cdclk_sel ? 320000 : 228571;
7547 default:
7548 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7549 return 222222;
7550 }
7551}
7552
1353c4fb 7553static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7554{
1353c4fb 7555 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7556 static const uint8_t div_3200[] = { 16, 10, 8 };
7557 static const uint8_t div_4000[] = { 20, 12, 10 };
7558 static const uint8_t div_5333[] = { 24, 16, 14 };
7559 const uint8_t *div_table;
1353c4fb 7560 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7561 uint16_t tmp = 0;
7562
52a05c30 7563 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7564
7565 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7566
7567 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7568 goto fail;
7569
7570 switch (vco) {
7571 case 3200000:
7572 div_table = div_3200;
7573 break;
7574 case 4000000:
7575 div_table = div_4000;
7576 break;
7577 case 5333333:
7578 div_table = div_5333;
7579 break;
7580 default:
7581 goto fail;
7582 }
7583
7584 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7585
caf4e252 7586fail:
34edce2f
VS
7587 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7588 return 200000;
7589}
7590
1353c4fb 7591static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
34edce2f 7592{
1353c4fb 7593 struct pci_dev *pdev = dev_priv->drm.pdev;
34edce2f
VS
7594 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7595 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7596 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7597 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7598 const uint8_t *div_table;
1353c4fb 7599 unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
34edce2f
VS
7600 uint16_t tmp = 0;
7601
52a05c30 7602 pci_read_config_word(pdev, GCFGC, &tmp);
34edce2f
VS
7603
7604 cdclk_sel = (tmp >> 4) & 0x7;
7605
7606 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7607 goto fail;
7608
7609 switch (vco) {
7610 case 3200000:
7611 div_table = div_3200;
7612 break;
7613 case 4000000:
7614 div_table = div_4000;
7615 break;
7616 case 4800000:
7617 div_table = div_4800;
7618 break;
7619 case 5333333:
7620 div_table = div_5333;
7621 break;
7622 default:
7623 goto fail;
7624 }
7625
7626 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7627
caf4e252 7628fail:
34edce2f
VS
7629 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7630 return 190476;
7631}
7632
2c07245f 7633static void
a65851af 7634intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7635{
a65851af
VS
7636 while (*num > DATA_LINK_M_N_MASK ||
7637 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7638 *num >>= 1;
7639 *den >>= 1;
7640 }
7641}
7642
a65851af
VS
7643static void compute_m_n(unsigned int m, unsigned int n,
7644 uint32_t *ret_m, uint32_t *ret_n)
7645{
7646 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7647 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7648 intel_reduce_m_n_ratio(ret_m, ret_n);
7649}
7650
e69d0bc1
DV
7651void
7652intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7653 int pixel_clock, int link_clock,
7654 struct intel_link_m_n *m_n)
2c07245f 7655{
e69d0bc1 7656 m_n->tu = 64;
a65851af
VS
7657
7658 compute_m_n(bits_per_pixel * pixel_clock,
7659 link_clock * nlanes * 8,
7660 &m_n->gmch_m, &m_n->gmch_n);
7661
7662 compute_m_n(pixel_clock, link_clock,
7663 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7664}
7665
a7615030
CW
7666static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7667{
d330a953
JN
7668 if (i915.panel_use_ssc >= 0)
7669 return i915.panel_use_ssc != 0;
41aa3448 7670 return dev_priv->vbt.lvds_use_ssc
435793df 7671 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7672}
7673
7429e9d4 7674static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7675{
7df00d7a 7676 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7677}
f47709a9 7678
7429e9d4
DV
7679static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7680{
7681 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7682}
7683
f47709a9 7684static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7685 struct intel_crtc_state *crtc_state,
9e2c8475 7686 struct dpll *reduced_clock)
a7516a05 7687{
9b1e14f4 7688 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
a7516a05
JB
7689 u32 fp, fp2 = 0;
7690
9b1e14f4 7691 if (IS_PINEVIEW(dev_priv)) {
190f68c5 7692 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7693 if (reduced_clock)
7429e9d4 7694 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7695 } else {
190f68c5 7696 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7697 if (reduced_clock)
7429e9d4 7698 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7699 }
7700
190f68c5 7701 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7702
f47709a9 7703 crtc->lowfreq_avail = false;
2d84d2b3 7704 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7705 reduced_clock) {
190f68c5 7706 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7707 crtc->lowfreq_avail = true;
a7516a05 7708 } else {
190f68c5 7709 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7710 }
7711}
7712
5e69f97f
CML
7713static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7714 pipe)
89b667f8
JB
7715{
7716 u32 reg_val;
7717
7718 /*
7719 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7720 * and set it to a reasonable value instead.
7721 */
ab3c759a 7722 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7723 reg_val &= 0xffffff00;
7724 reg_val |= 0x00000030;
ab3c759a 7725 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7726
ab3c759a 7727 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7728 reg_val &= 0x8cffffff;
7729 reg_val = 0x8c000000;
ab3c759a 7730 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7731
ab3c759a 7732 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7733 reg_val &= 0xffffff00;
ab3c759a 7734 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7735
ab3c759a 7736 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7737 reg_val &= 0x00ffffff;
7738 reg_val |= 0xb0000000;
ab3c759a 7739 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7740}
7741
b551842d
DV
7742static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7743 struct intel_link_m_n *m_n)
7744{
7745 struct drm_device *dev = crtc->base.dev;
fac5e23e 7746 struct drm_i915_private *dev_priv = to_i915(dev);
b551842d
DV
7747 int pipe = crtc->pipe;
7748
e3b95f1e
DV
7749 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7750 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7751 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7752 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7753}
7754
7755static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7756 struct intel_link_m_n *m_n,
7757 struct intel_link_m_n *m2_n2)
b551842d 7758{
6315b5d3 7759 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b551842d 7760 int pipe = crtc->pipe;
6e3c9717 7761 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d 7762
6315b5d3 7763 if (INTEL_GEN(dev_priv) >= 5) {
b551842d
DV
7764 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7765 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7766 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7767 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7768 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7769 * for gen < 8) and if DRRS is supported (to make sure the
7770 * registers are not unnecessarily accessed).
7771 */
920a14b2
TU
7772 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
7773 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
f769cd24
VK
7774 I915_WRITE(PIPE_DATA_M2(transcoder),
7775 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7776 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7777 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7778 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7779 }
b551842d 7780 } else {
e3b95f1e
DV
7781 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7782 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7783 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7784 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7785 }
7786}
7787
fe3cd48d 7788void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7789{
fe3cd48d
R
7790 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7791
7792 if (m_n == M1_N1) {
7793 dp_m_n = &crtc->config->dp_m_n;
7794 dp_m2_n2 = &crtc->config->dp_m2_n2;
7795 } else if (m_n == M2_N2) {
7796
7797 /*
7798 * M2_N2 registers are not supported. Hence m2_n2 divider value
7799 * needs to be programmed into M1_N1.
7800 */
7801 dp_m_n = &crtc->config->dp_m2_n2;
7802 } else {
7803 DRM_ERROR("Unsupported divider value\n");
7804 return;
7805 }
7806
6e3c9717
ACO
7807 if (crtc->config->has_pch_encoder)
7808 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7809 else
fe3cd48d 7810 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7811}
7812
251ac862
DV
7813static void vlv_compute_dpll(struct intel_crtc *crtc,
7814 struct intel_crtc_state *pipe_config)
bdd4b6a6 7815{
03ed5cbf 7816 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7817 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7818 if (crtc->pipe != PIPE_A)
7819 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7820
cd2d34d9 7821 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7822 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7823 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7824 DPLL_EXT_BUFFER_ENABLE_VLV;
7825
03ed5cbf
VS
7826 pipe_config->dpll_hw_state.dpll_md =
7827 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7828}
bdd4b6a6 7829
03ed5cbf
VS
7830static void chv_compute_dpll(struct intel_crtc *crtc,
7831 struct intel_crtc_state *pipe_config)
7832{
7833 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7834 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7835 if (crtc->pipe != PIPE_A)
7836 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7837
cd2d34d9 7838 /* DPLL not used with DSI, but still need the rest set up */
d7edc4e5 7839 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
cd2d34d9
VS
7840 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7841
03ed5cbf
VS
7842 pipe_config->dpll_hw_state.dpll_md =
7843 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7844}
7845
d288f65f 7846static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7847 const struct intel_crtc_state *pipe_config)
a0c4da24 7848{
f47709a9 7849 struct drm_device *dev = crtc->base.dev;
fac5e23e 7850 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7851 enum pipe pipe = crtc->pipe;
bdd4b6a6 7852 u32 mdiv;
a0c4da24 7853 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7854 u32 coreclk, reg_val;
a0c4da24 7855
cd2d34d9
VS
7856 /* Enable Refclk */
7857 I915_WRITE(DPLL(pipe),
7858 pipe_config->dpll_hw_state.dpll &
7859 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7860
7861 /* No need to actually set up the DPLL with DSI */
7862 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7863 return;
7864
a580516d 7865 mutex_lock(&dev_priv->sb_lock);
09153000 7866
d288f65f
VS
7867 bestn = pipe_config->dpll.n;
7868 bestm1 = pipe_config->dpll.m1;
7869 bestm2 = pipe_config->dpll.m2;
7870 bestp1 = pipe_config->dpll.p1;
7871 bestp2 = pipe_config->dpll.p2;
a0c4da24 7872
89b667f8
JB
7873 /* See eDP HDMI DPIO driver vbios notes doc */
7874
7875 /* PLL B needs special handling */
bdd4b6a6 7876 if (pipe == PIPE_B)
5e69f97f 7877 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7878
7879 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7880 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7881
7882 /* Disable target IRef on PLL */
ab3c759a 7883 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7884 reg_val &= 0x00ffffff;
ab3c759a 7885 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7886
7887 /* Disable fast lock */
ab3c759a 7888 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7889
7890 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7891 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7892 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7893 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7894 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7895
7896 /*
7897 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7898 * but we don't support that).
7899 * Note: don't use the DAC post divider as it seems unstable.
7900 */
7901 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7902 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7903
a0c4da24 7904 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7905 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7906
89b667f8 7907 /* Set HBR and RBR LPF coefficients */
d288f65f 7908 if (pipe_config->port_clock == 162000 ||
2d84d2b3
VS
7909 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
7910 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
ab3c759a 7911 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7912 0x009f0003);
89b667f8 7913 else
ab3c759a 7914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7915 0x00d0000f);
7916
37a5650b 7917 if (intel_crtc_has_dp_encoder(pipe_config)) {
89b667f8 7918 /* Use SSC source */
bdd4b6a6 7919 if (pipe == PIPE_A)
ab3c759a 7920 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7921 0x0df40000);
7922 else
ab3c759a 7923 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7924 0x0df70000);
7925 } else { /* HDMI or VGA */
7926 /* Use bend source */
bdd4b6a6 7927 if (pipe == PIPE_A)
ab3c759a 7928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7929 0x0df70000);
7930 else
ab3c759a 7931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7932 0x0df40000);
7933 }
a0c4da24 7934
ab3c759a 7935 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7936 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
2210ce7f 7937 if (intel_crtc_has_dp_encoder(crtc->config))
89b667f8 7938 coreclk |= 0x01000000;
ab3c759a 7939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7940
ab3c759a 7941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7942 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7943}
7944
d288f65f 7945static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7946 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7947{
7948 struct drm_device *dev = crtc->base.dev;
fac5e23e 7949 struct drm_i915_private *dev_priv = to_i915(dev);
cd2d34d9 7950 enum pipe pipe = crtc->pipe;
9d556c99 7951 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7952 u32 loopfilter, tribuf_calcntr;
9d556c99 7953 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7954 u32 dpio_val;
9cbe40c1 7955 int vco;
9d556c99 7956
cd2d34d9
VS
7957 /* Enable Refclk and SSC */
7958 I915_WRITE(DPLL(pipe),
7959 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7960
7961 /* No need to actually set up the DPLL with DSI */
7962 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7963 return;
7964
d288f65f
VS
7965 bestn = pipe_config->dpll.n;
7966 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7967 bestm1 = pipe_config->dpll.m1;
7968 bestm2 = pipe_config->dpll.m2 >> 22;
7969 bestp1 = pipe_config->dpll.p1;
7970 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7971 vco = pipe_config->dpll.vco;
a945ce7e 7972 dpio_val = 0;
9cbe40c1 7973 loopfilter = 0;
9d556c99 7974
a580516d 7975 mutex_lock(&dev_priv->sb_lock);
9d556c99 7976
9d556c99
CML
7977 /* p1 and p2 divider */
7978 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7979 5 << DPIO_CHV_S1_DIV_SHIFT |
7980 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7981 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7982 1 << DPIO_CHV_K_DIV_SHIFT);
7983
7984 /* Feedback post-divider - m2 */
7985 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7986
7987 /* Feedback refclk divider - n and m1 */
7988 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7989 DPIO_CHV_M1_DIV_BY_2 |
7990 1 << DPIO_CHV_N_DIV_SHIFT);
7991
7992 /* M2 fraction division */
25a25dfc 7993 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7994
7995 /* M2 fraction division enable */
a945ce7e
VP
7996 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7997 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7998 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7999 if (bestm2_frac)
8000 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
8001 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 8002
de3a0fde
VP
8003 /* Program digital lock detect threshold */
8004 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
8005 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
8006 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
8007 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
8008 if (!bestm2_frac)
8009 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
8010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
8011
9d556c99 8012 /* Loop filter */
9cbe40c1
VP
8013 if (vco == 5400000) {
8014 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
8015 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
8016 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
8017 tribuf_calcntr = 0x9;
8018 } else if (vco <= 6200000) {
8019 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
8020 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
8021 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8022 tribuf_calcntr = 0x9;
8023 } else if (vco <= 6480000) {
8024 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8025 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8026 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8027 tribuf_calcntr = 0x8;
8028 } else {
8029 /* Not supported. Apply the same limits as in the max case */
8030 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
8031 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
8032 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
8033 tribuf_calcntr = 0;
8034 }
9d556c99
CML
8035 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
8036
968040b2 8037 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
8038 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
8039 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
8040 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
8041
9d556c99
CML
8042 /* AFC Recal */
8043 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
8044 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
8045 DPIO_AFC_RECAL);
8046
a580516d 8047 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
8048}
8049
d288f65f
VS
8050/**
8051 * vlv_force_pll_on - forcibly enable just the PLL
8052 * @dev_priv: i915 private structure
8053 * @pipe: pipe PLL to enable
8054 * @dpll: PLL configuration
8055 *
8056 * Enable the PLL for @pipe using the supplied @dpll config. To be used
8057 * in cases where we need the PLL enabled even when @pipe is not going to
8058 * be enabled.
8059 */
30ad9814 8060int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 8061 const struct dpll *dpll)
d288f65f 8062{
b91eb5cc 8063 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
3f36b937
TU
8064 struct intel_crtc_state *pipe_config;
8065
8066 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8067 if (!pipe_config)
8068 return -ENOMEM;
8069
8070 pipe_config->base.crtc = &crtc->base;
8071 pipe_config->pixel_multiplier = 1;
8072 pipe_config->dpll = *dpll;
d288f65f 8073
30ad9814 8074 if (IS_CHERRYVIEW(dev_priv)) {
3f36b937
TU
8075 chv_compute_dpll(crtc, pipe_config);
8076 chv_prepare_pll(crtc, pipe_config);
8077 chv_enable_pll(crtc, pipe_config);
d288f65f 8078 } else {
3f36b937
TU
8079 vlv_compute_dpll(crtc, pipe_config);
8080 vlv_prepare_pll(crtc, pipe_config);
8081 vlv_enable_pll(crtc, pipe_config);
d288f65f 8082 }
3f36b937
TU
8083
8084 kfree(pipe_config);
8085
8086 return 0;
d288f65f
VS
8087}
8088
8089/**
8090 * vlv_force_pll_off - forcibly disable just the PLL
8091 * @dev_priv: i915 private structure
8092 * @pipe: pipe PLL to disable
8093 *
8094 * Disable the PLL for @pipe. To be used in cases where we need
8095 * the PLL enabled even when @pipe is not going to be enabled.
8096 */
30ad9814 8097void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
d288f65f 8098{
30ad9814
VS
8099 if (IS_CHERRYVIEW(dev_priv))
8100 chv_disable_pll(dev_priv, pipe);
d288f65f 8101 else
30ad9814 8102 vlv_disable_pll(dev_priv, pipe);
d288f65f
VS
8103}
8104
251ac862
DV
8105static void i9xx_compute_dpll(struct intel_crtc *crtc,
8106 struct intel_crtc_state *crtc_state,
9e2c8475 8107 struct dpll *reduced_clock)
eb1cbe48 8108{
9b1e14f4 8109 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb1cbe48 8110 u32 dpll;
190f68c5 8111 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8112
190f68c5 8113 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8114
eb1cbe48
DV
8115 dpll = DPLL_VGA_MODE_DIS;
8116
2d84d2b3 8117 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
8118 dpll |= DPLLB_MODE_LVDS;
8119 else
8120 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 8121
50a0bc90 8122 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
190f68c5 8123 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 8124 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 8125 }
198a037f 8126
3d6e9ee0
VS
8127 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8128 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 8129 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 8130
37a5650b 8131 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 8132 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
8133
8134 /* compute bitmask from p1 value */
9b1e14f4 8135 if (IS_PINEVIEW(dev_priv))
eb1cbe48
DV
8136 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
8137 else {
8138 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
9beb5fea 8139 if (IS_G4X(dev_priv) && reduced_clock)
eb1cbe48
DV
8140 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8141 }
8142 switch (clock->p2) {
8143 case 5:
8144 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8145 break;
8146 case 7:
8147 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8148 break;
8149 case 10:
8150 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8151 break;
8152 case 14:
8153 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8154 break;
8155 }
9b1e14f4 8156 if (INTEL_GEN(dev_priv) >= 4)
eb1cbe48
DV
8157 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
8158
190f68c5 8159 if (crtc_state->sdvo_tv_clock)
eb1cbe48 8160 dpll |= PLL_REF_INPUT_TVCLKINBC;
2d84d2b3 8161 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8162 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8163 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8164 else
8165 dpll |= PLL_REF_INPUT_DREFCLK;
8166
8167 dpll |= DPLL_VCO_ENABLE;
190f68c5 8168 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 8169
9b1e14f4 8170 if (INTEL_GEN(dev_priv) >= 4) {
190f68c5 8171 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 8172 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 8173 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
8174 }
8175}
8176
251ac862
DV
8177static void i8xx_compute_dpll(struct intel_crtc *crtc,
8178 struct intel_crtc_state *crtc_state,
9e2c8475 8179 struct dpll *reduced_clock)
eb1cbe48 8180{
f47709a9 8181 struct drm_device *dev = crtc->base.dev;
fac5e23e 8182 struct drm_i915_private *dev_priv = to_i915(dev);
eb1cbe48 8183 u32 dpll;
190f68c5 8184 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 8185
190f68c5 8186 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 8187
eb1cbe48
DV
8188 dpll = DPLL_VGA_MODE_DIS;
8189
2d84d2b3 8190 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
8191 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8192 } else {
8193 if (clock->p1 == 2)
8194 dpll |= PLL_P1_DIVIDE_BY_TWO;
8195 else
8196 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8197 if (clock->p2 == 4)
8198 dpll |= PLL_P2_DIVIDE_BY_4;
8199 }
8200
50a0bc90
TU
8201 if (!IS_I830(dev_priv) &&
8202 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
8203 dpll |= DPLL_DVO_2X_MODE;
8204
2d84d2b3 8205 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 8206 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
8207 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8208 else
8209 dpll |= PLL_REF_INPUT_DREFCLK;
8210
8211 dpll |= DPLL_VCO_ENABLE;
190f68c5 8212 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
8213}
8214
8a654f3b 8215static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c 8216{
6315b5d3 8217 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
b0e77b9c 8218 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8219 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 8220 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
8221 uint32_t crtc_vtotal, crtc_vblank_end;
8222 int vsyncshift = 0;
4d8a62ea
DV
8223
8224 /* We need to be careful not to changed the adjusted mode, for otherwise
8225 * the hw state checker will get angry at the mismatch. */
8226 crtc_vtotal = adjusted_mode->crtc_vtotal;
8227 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 8228
609aeaca 8229 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 8230 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
8231 crtc_vtotal -= 1;
8232 crtc_vblank_end -= 1;
609aeaca 8233
2d84d2b3 8234 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
609aeaca
VS
8235 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
8236 else
8237 vsyncshift = adjusted_mode->crtc_hsync_start -
8238 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
8239 if (vsyncshift < 0)
8240 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
8241 }
8242
6315b5d3 8243 if (INTEL_GEN(dev_priv) > 3)
fe2b8f9d 8244 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 8245
fe2b8f9d 8246 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
8247 (adjusted_mode->crtc_hdisplay - 1) |
8248 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 8249 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
8250 (adjusted_mode->crtc_hblank_start - 1) |
8251 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 8252 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
8253 (adjusted_mode->crtc_hsync_start - 1) |
8254 ((adjusted_mode->crtc_hsync_end - 1) << 16));
8255
fe2b8f9d 8256 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 8257 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 8258 ((crtc_vtotal - 1) << 16));
fe2b8f9d 8259 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 8260 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 8261 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 8262 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
8263 (adjusted_mode->crtc_vsync_start - 1) |
8264 ((adjusted_mode->crtc_vsync_end - 1) << 16));
8265
b5e508d4
PZ
8266 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
8267 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
8268 * documented on the DDI_FUNC_CTL register description, EDP Input Select
8269 * bits. */
772c2a51 8270 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
b5e508d4
PZ
8271 (pipe == PIPE_B || pipe == PIPE_C))
8272 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
8273
bc58be60
JN
8274}
8275
8276static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
8277{
8278 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 8279 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60
JN
8280 enum pipe pipe = intel_crtc->pipe;
8281
b0e77b9c
PZ
8282 /* pipesrc controls the size that is scaled from, which should
8283 * always be the user's requested size.
8284 */
8285 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
8286 ((intel_crtc->config->pipe_src_w - 1) << 16) |
8287 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
8288}
8289
1bd1bd80 8290static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 8291 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
8292{
8293 struct drm_device *dev = crtc->base.dev;
fac5e23e 8294 struct drm_i915_private *dev_priv = to_i915(dev);
1bd1bd80
DV
8295 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
8296 uint32_t tmp;
8297
8298 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
8299 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
8300 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8301 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
8302 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
8303 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8304 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
8305 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
8306 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8307
8308 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
8309 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
8310 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8311 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
8312 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
8313 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 8314 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
8315 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
8316 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
8317
8318 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
8319 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
8320 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
8321 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 8322 }
bc58be60
JN
8323}
8324
8325static void intel_get_pipe_src_size(struct intel_crtc *crtc,
8326 struct intel_crtc_state *pipe_config)
8327{
8328 struct drm_device *dev = crtc->base.dev;
fac5e23e 8329 struct drm_i915_private *dev_priv = to_i915(dev);
bc58be60 8330 u32 tmp;
1bd1bd80
DV
8331
8332 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
8333 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
8334 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
8335
2d112de7
ACO
8336 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
8337 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
8338}
8339
f6a83288 8340void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 8341 struct intel_crtc_state *pipe_config)
babea61d 8342{
2d112de7
ACO
8343 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
8344 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
8345 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
8346 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 8347
2d112de7
ACO
8348 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
8349 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
8350 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
8351 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 8352
2d112de7 8353 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 8354 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 8355
2d112de7
ACO
8356 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
8357 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
8358
8359 mode->hsync = drm_mode_hsync(mode);
8360 mode->vrefresh = drm_mode_vrefresh(mode);
8361 drm_mode_set_name(mode);
babea61d
JB
8362}
8363
84b046f3
DV
8364static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
8365{
6315b5d3 8366 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
84b046f3
DV
8367 uint32_t pipeconf;
8368
9f11a9e4 8369 pipeconf = 0;
84b046f3 8370
b6b5d049
VS
8371 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
8372 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8373 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 8374
6e3c9717 8375 if (intel_crtc->config->double_wide)
cf532bb2 8376 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 8377
ff9ce46e 8378 /* only g4x and later have fancy bpc/dither controls */
9beb5fea
TU
8379 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8380 IS_CHERRYVIEW(dev_priv)) {
ff9ce46e 8381 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 8382 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 8383 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 8384 PIPECONF_DITHER_TYPE_SP;
84b046f3 8385
6e3c9717 8386 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
8387 case 18:
8388 pipeconf |= PIPECONF_6BPC;
8389 break;
8390 case 24:
8391 pipeconf |= PIPECONF_8BPC;
8392 break;
8393 case 30:
8394 pipeconf |= PIPECONF_10BPC;
8395 break;
8396 default:
8397 /* Case prevented by intel_choose_pipe_bpp_dither. */
8398 BUG();
84b046f3
DV
8399 }
8400 }
8401
56b857a5 8402 if (HAS_PIPE_CXSR(dev_priv)) {
84b046f3
DV
8403 if (intel_crtc->lowfreq_avail) {
8404 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
8405 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
8406 } else {
8407 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
8408 }
8409 }
8410
6e3c9717 8411 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6315b5d3 8412 if (INTEL_GEN(dev_priv) < 4 ||
2d84d2b3 8413 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
efc2cfff
VS
8414 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8415 else
8416 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8417 } else
84b046f3
DV
8418 pipeconf |= PIPECONF_PROGRESSIVE;
8419
920a14b2 8420 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8421 intel_crtc->config->limited_color_range)
9f11a9e4 8422 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8423
84b046f3
DV
8424 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8425 POSTING_READ(PIPECONF(intel_crtc->pipe));
8426}
8427
81c97f52
ACO
8428static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
8429 struct intel_crtc_state *crtc_state)
8430{
8431 struct drm_device *dev = crtc->base.dev;
fac5e23e 8432 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8433 const struct intel_limit *limit;
81c97f52
ACO
8434 int refclk = 48000;
8435
8436 memset(&crtc_state->dpll_hw_state, 0,
8437 sizeof(crtc_state->dpll_hw_state));
8438
2d84d2b3 8439 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
81c97f52
ACO
8440 if (intel_panel_use_ssc(dev_priv)) {
8441 refclk = dev_priv->vbt.lvds_ssc_freq;
8442 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8443 }
8444
8445 limit = &intel_limits_i8xx_lvds;
2d84d2b3 8446 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
81c97f52
ACO
8447 limit = &intel_limits_i8xx_dvo;
8448 } else {
8449 limit = &intel_limits_i8xx_dac;
8450 }
8451
8452 if (!crtc_state->clock_set &&
8453 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8454 refclk, NULL, &crtc_state->dpll)) {
8455 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8456 return -EINVAL;
8457 }
8458
8459 i8xx_compute_dpll(crtc, crtc_state, NULL);
8460
8461 return 0;
8462}
8463
19ec6693
ACO
8464static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
8465 struct intel_crtc_state *crtc_state)
8466{
8467 struct drm_device *dev = crtc->base.dev;
fac5e23e 8468 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8469 const struct intel_limit *limit;
19ec6693
ACO
8470 int refclk = 96000;
8471
8472 memset(&crtc_state->dpll_hw_state, 0,
8473 sizeof(crtc_state->dpll_hw_state));
8474
2d84d2b3 8475 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
19ec6693
ACO
8476 if (intel_panel_use_ssc(dev_priv)) {
8477 refclk = dev_priv->vbt.lvds_ssc_freq;
8478 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8479 }
8480
8481 if (intel_is_dual_link_lvds(dev))
8482 limit = &intel_limits_g4x_dual_channel_lvds;
8483 else
8484 limit = &intel_limits_g4x_single_channel_lvds;
2d84d2b3
VS
8485 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
8486 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
19ec6693 8487 limit = &intel_limits_g4x_hdmi;
2d84d2b3 8488 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
19ec6693
ACO
8489 limit = &intel_limits_g4x_sdvo;
8490 } else {
8491 /* The option is for other outputs */
8492 limit = &intel_limits_i9xx_sdvo;
8493 }
8494
8495 if (!crtc_state->clock_set &&
8496 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8497 refclk, NULL, &crtc_state->dpll)) {
8498 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8499 return -EINVAL;
8500 }
8501
8502 i9xx_compute_dpll(crtc, crtc_state, NULL);
8503
8504 return 0;
8505}
8506
70e8aa21
ACO
8507static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8508 struct intel_crtc_state *crtc_state)
8509{
8510 struct drm_device *dev = crtc->base.dev;
fac5e23e 8511 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8512 const struct intel_limit *limit;
70e8aa21
ACO
8513 int refclk = 96000;
8514
8515 memset(&crtc_state->dpll_hw_state, 0,
8516 sizeof(crtc_state->dpll_hw_state));
8517
2d84d2b3 8518 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8519 if (intel_panel_use_ssc(dev_priv)) {
8520 refclk = dev_priv->vbt.lvds_ssc_freq;
8521 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8522 }
8523
8524 limit = &intel_limits_pineview_lvds;
8525 } else {
8526 limit = &intel_limits_pineview_sdvo;
8527 }
8528
8529 if (!crtc_state->clock_set &&
8530 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8531 refclk, NULL, &crtc_state->dpll)) {
8532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8533 return -EINVAL;
8534 }
8535
8536 i9xx_compute_dpll(crtc, crtc_state, NULL);
8537
8538 return 0;
8539}
8540
190f68c5
ACO
8541static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8542 struct intel_crtc_state *crtc_state)
79e53945 8543{
c7653199 8544 struct drm_device *dev = crtc->base.dev;
fac5e23e 8545 struct drm_i915_private *dev_priv = to_i915(dev);
1b6f4958 8546 const struct intel_limit *limit;
81c97f52 8547 int refclk = 96000;
79e53945 8548
dd3cd74a
ACO
8549 memset(&crtc_state->dpll_hw_state, 0,
8550 sizeof(crtc_state->dpll_hw_state));
8551
2d84d2b3 8552 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
70e8aa21
ACO
8553 if (intel_panel_use_ssc(dev_priv)) {
8554 refclk = dev_priv->vbt.lvds_ssc_freq;
8555 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8556 }
43565a06 8557
70e8aa21
ACO
8558 limit = &intel_limits_i9xx_lvds;
8559 } else {
8560 limit = &intel_limits_i9xx_sdvo;
81c97f52 8561 }
79e53945 8562
70e8aa21
ACO
8563 if (!crtc_state->clock_set &&
8564 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8565 refclk, NULL, &crtc_state->dpll)) {
8566 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8567 return -EINVAL;
f47709a9 8568 }
7026d4ac 8569
81c97f52 8570 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8571
c8f7a0db 8572 return 0;
f564048e
EA
8573}
8574
65b3d6a9
ACO
8575static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8576 struct intel_crtc_state *crtc_state)
8577{
8578 int refclk = 100000;
1b6f4958 8579 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8580
8581 memset(&crtc_state->dpll_hw_state, 0,
8582 sizeof(crtc_state->dpll_hw_state));
8583
65b3d6a9
ACO
8584 if (!crtc_state->clock_set &&
8585 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8586 refclk, NULL, &crtc_state->dpll)) {
8587 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8588 return -EINVAL;
8589 }
8590
8591 chv_compute_dpll(crtc, crtc_state);
8592
8593 return 0;
8594}
8595
8596static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8597 struct intel_crtc_state *crtc_state)
8598{
8599 int refclk = 100000;
1b6f4958 8600 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8601
8602 memset(&crtc_state->dpll_hw_state, 0,
8603 sizeof(crtc_state->dpll_hw_state));
8604
65b3d6a9
ACO
8605 if (!crtc_state->clock_set &&
8606 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8607 refclk, NULL, &crtc_state->dpll)) {
8608 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8609 return -EINVAL;
8610 }
8611
8612 vlv_compute_dpll(crtc, crtc_state);
8613
8614 return 0;
8615}
8616
2fa2fe9a 8617static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8618 struct intel_crtc_state *pipe_config)
2fa2fe9a 8619{
6315b5d3 8620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2fa2fe9a
DV
8621 uint32_t tmp;
8622
50a0bc90
TU
8623 if (INTEL_GEN(dev_priv) <= 3 &&
8624 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
dc9e7dec
VS
8625 return;
8626
2fa2fe9a 8627 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8628 if (!(tmp & PFIT_ENABLE))
8629 return;
2fa2fe9a 8630
06922821 8631 /* Check whether the pfit is attached to our pipe. */
6315b5d3 8632 if (INTEL_GEN(dev_priv) < 4) {
2fa2fe9a
DV
8633 if (crtc->pipe != PIPE_B)
8634 return;
2fa2fe9a
DV
8635 } else {
8636 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8637 return;
8638 }
8639
06922821 8640 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8641 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8642}
8643
acbec814 8644static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8645 struct intel_crtc_state *pipe_config)
acbec814
JB
8646{
8647 struct drm_device *dev = crtc->base.dev;
fac5e23e 8648 struct drm_i915_private *dev_priv = to_i915(dev);
acbec814 8649 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8650 struct dpll clock;
acbec814 8651 u32 mdiv;
662c6ecb 8652 int refclk = 100000;
acbec814 8653
b521973b
VS
8654 /* In case of DSI, DPLL will not be used */
8655 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8656 return;
8657
a580516d 8658 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8659 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8660 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8661
8662 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8663 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8664 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8665 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8666 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8667
dccbea3b 8668 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8669}
8670
5724dbd1
DL
8671static void
8672i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8673 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8674{
8675 struct drm_device *dev = crtc->base.dev;
fac5e23e 8676 struct drm_i915_private *dev_priv = to_i915(dev);
1ad292b5
JB
8677 u32 val, base, offset;
8678 int pipe = crtc->pipe, plane = crtc->plane;
8679 int fourcc, pixel_format;
6761dd31 8680 unsigned int aligned_height;
b113d5ee 8681 struct drm_framebuffer *fb;
1b842c89 8682 struct intel_framebuffer *intel_fb;
1ad292b5 8683
42a7b088
DL
8684 val = I915_READ(DSPCNTR(plane));
8685 if (!(val & DISPLAY_PLANE_ENABLE))
8686 return;
8687
d9806c9f 8688 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8689 if (!intel_fb) {
1ad292b5
JB
8690 DRM_DEBUG_KMS("failed to alloc fb\n");
8691 return;
8692 }
8693
1b842c89
DL
8694 fb = &intel_fb->base;
8695
6315b5d3 8696 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 8697 if (val & DISPPLANE_TILED) {
49af449b 8698 plane_config->tiling = I915_TILING_X;
bae781b2 8699 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
8700 }
8701 }
1ad292b5
JB
8702
8703 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8704 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8705 fb->pixel_format = fourcc;
8706 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5 8707
6315b5d3 8708 if (INTEL_GEN(dev_priv) >= 4) {
49af449b 8709 if (plane_config->tiling)
1ad292b5
JB
8710 offset = I915_READ(DSPTILEOFF(plane));
8711 else
8712 offset = I915_READ(DSPLINOFF(plane));
8713 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8714 } else {
8715 base = I915_READ(DSPADDR(plane));
8716 }
8717 plane_config->base = base;
8718
8719 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8720 fb->width = ((val >> 16) & 0xfff) + 1;
8721 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8722
8723 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8724 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8725
b113d5ee 8726 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb 8727 fb->pixel_format,
bae781b2 8728 fb->modifier);
1ad292b5 8729
f37b5c2b 8730 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8731
2844a921
DL
8732 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8733 pipe_name(pipe), plane, fb->width, fb->height,
8734 fb->bits_per_pixel, base, fb->pitches[0],
8735 plane_config->size);
1ad292b5 8736
2d14030b 8737 plane_config->fb = intel_fb;
1ad292b5
JB
8738}
8739
70b23a98 8740static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8741 struct intel_crtc_state *pipe_config)
70b23a98
VS
8742{
8743 struct drm_device *dev = crtc->base.dev;
fac5e23e 8744 struct drm_i915_private *dev_priv = to_i915(dev);
70b23a98
VS
8745 int pipe = pipe_config->cpu_transcoder;
8746 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8747 struct dpll clock;
0d7b6b11 8748 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8749 int refclk = 100000;
8750
b521973b
VS
8751 /* In case of DSI, DPLL will not be used */
8752 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8753 return;
8754
a580516d 8755 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8756 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8757 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8758 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8759 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8760 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8761 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8762
8763 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8764 clock.m2 = (pll_dw0 & 0xff) << 22;
8765 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8766 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8767 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8768 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8769 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8770
dccbea3b 8771 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8772}
8773
0e8ffe1b 8774static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8775 struct intel_crtc_state *pipe_config)
0e8ffe1b 8776{
6315b5d3 8777 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e 8778 enum intel_display_power_domain power_domain;
0e8ffe1b 8779 uint32_t tmp;
1729050e 8780 bool ret;
0e8ffe1b 8781
1729050e
ID
8782 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8783 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8784 return false;
8785
e143a21c 8786 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8787 pipe_config->shared_dpll = NULL;
eccb140b 8788
1729050e
ID
8789 ret = false;
8790
0e8ffe1b
DV
8791 tmp = I915_READ(PIPECONF(crtc->pipe));
8792 if (!(tmp & PIPECONF_ENABLE))
1729050e 8793 goto out;
0e8ffe1b 8794
9beb5fea
TU
8795 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
8796 IS_CHERRYVIEW(dev_priv)) {
42571aef
VS
8797 switch (tmp & PIPECONF_BPC_MASK) {
8798 case PIPECONF_6BPC:
8799 pipe_config->pipe_bpp = 18;
8800 break;
8801 case PIPECONF_8BPC:
8802 pipe_config->pipe_bpp = 24;
8803 break;
8804 case PIPECONF_10BPC:
8805 pipe_config->pipe_bpp = 30;
8806 break;
8807 default:
8808 break;
8809 }
8810 }
8811
920a14b2 8812 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
666a4537 8813 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8814 pipe_config->limited_color_range = true;
8815
6315b5d3 8816 if (INTEL_GEN(dev_priv) < 4)
282740f7
VS
8817 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8818
1bd1bd80 8819 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8820 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8821
2fa2fe9a
DV
8822 i9xx_get_pfit_config(crtc, pipe_config);
8823
6315b5d3 8824 if (INTEL_GEN(dev_priv) >= 4) {
c231775c 8825 /* No way to read it out on pipes B and C */
920a14b2 8826 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
c231775c
VS
8827 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8828 else
8829 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8830 pipe_config->pixel_multiplier =
8831 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8832 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8833 pipe_config->dpll_hw_state.dpll_md = tmp;
50a0bc90
TU
8834 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
8835 IS_G33(dev_priv)) {
6c49f241
DV
8836 tmp = I915_READ(DPLL(crtc->pipe));
8837 pipe_config->pixel_multiplier =
8838 ((tmp & SDVO_MULTIPLIER_MASK)
8839 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8840 } else {
8841 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8842 * port and will be fixed up in the encoder->get_config
8843 * function. */
8844 pipe_config->pixel_multiplier = 1;
8845 }
8bcc2795 8846 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
920a14b2 8847 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
1c4e0274
VS
8848 /*
8849 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8850 * on 830. Filter it out here so that we don't
8851 * report errors due to that.
8852 */
50a0bc90 8853 if (IS_I830(dev_priv))
1c4e0274
VS
8854 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8855
8bcc2795
DV
8856 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8857 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8858 } else {
8859 /* Mask out read-only status bits. */
8860 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8861 DPLL_PORTC_READY_MASK |
8862 DPLL_PORTB_READY_MASK);
8bcc2795 8863 }
6c49f241 8864
920a14b2 8865 if (IS_CHERRYVIEW(dev_priv))
70b23a98 8866 chv_crtc_clock_get(crtc, pipe_config);
11a914c2 8867 else if (IS_VALLEYVIEW(dev_priv))
acbec814
JB
8868 vlv_crtc_clock_get(crtc, pipe_config);
8869 else
8870 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8871
0f64614d
VS
8872 /*
8873 * Normally the dotclock is filled in by the encoder .get_config()
8874 * but in case the pipe is enabled w/o any ports we need a sane
8875 * default.
8876 */
8877 pipe_config->base.adjusted_mode.crtc_clock =
8878 pipe_config->port_clock / pipe_config->pixel_multiplier;
8879
1729050e
ID
8880 ret = true;
8881
8882out:
8883 intel_display_power_put(dev_priv, power_domain);
8884
8885 return ret;
0e8ffe1b
DV
8886}
8887
dde86e2d 8888static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67 8889{
fac5e23e 8890 struct drm_i915_private *dev_priv = to_i915(dev);
13d83a67 8891 struct intel_encoder *encoder;
1c1a24d2 8892 int i;
74cfd7ac 8893 u32 val, final;
13d83a67 8894 bool has_lvds = false;
199e5d79 8895 bool has_cpu_edp = false;
199e5d79 8896 bool has_panel = false;
99eb6a01
KP
8897 bool has_ck505 = false;
8898 bool can_ssc = false;
1c1a24d2 8899 bool using_ssc_source = false;
13d83a67
JB
8900
8901 /* We need to take the global config into account */
b2784e15 8902 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8903 switch (encoder->type) {
8904 case INTEL_OUTPUT_LVDS:
8905 has_panel = true;
8906 has_lvds = true;
8907 break;
8908 case INTEL_OUTPUT_EDP:
8909 has_panel = true;
2de6905f 8910 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8911 has_cpu_edp = true;
8912 break;
6847d71b
PZ
8913 default:
8914 break;
13d83a67
JB
8915 }
8916 }
8917
6e266956 8918 if (HAS_PCH_IBX(dev_priv)) {
41aa3448 8919 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8920 can_ssc = has_ck505;
8921 } else {
8922 has_ck505 = false;
8923 can_ssc = true;
8924 }
8925
1c1a24d2
L
8926 /* Check if any DPLLs are using the SSC source */
8927 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8928 u32 temp = I915_READ(PCH_DPLL(i));
8929
8930 if (!(temp & DPLL_VCO_ENABLE))
8931 continue;
8932
8933 if ((temp & PLL_REF_INPUT_MASK) ==
8934 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8935 using_ssc_source = true;
8936 break;
8937 }
8938 }
8939
8940 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8941 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8942
8943 /* Ironlake: try to setup display ref clock before DPLL
8944 * enabling. This is only under driver's control after
8945 * PCH B stepping, previous chipset stepping should be
8946 * ignoring this setting.
8947 */
74cfd7ac
CW
8948 val = I915_READ(PCH_DREF_CONTROL);
8949
8950 /* As we must carefully and slowly disable/enable each source in turn,
8951 * compute the final state we want first and check if we need to
8952 * make any changes at all.
8953 */
8954 final = val;
8955 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8956 if (has_ck505)
8957 final |= DREF_NONSPREAD_CK505_ENABLE;
8958 else
8959 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8960
8c07eb68 8961 final &= ~DREF_SSC_SOURCE_MASK;
74cfd7ac 8962 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8c07eb68 8963 final &= ~DREF_SSC1_ENABLE;
74cfd7ac
CW
8964
8965 if (has_panel) {
8966 final |= DREF_SSC_SOURCE_ENABLE;
8967
8968 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8969 final |= DREF_SSC1_ENABLE;
8970
8971 if (has_cpu_edp) {
8972 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8973 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8974 else
8975 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8976 } else
8977 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
1c1a24d2
L
8978 } else if (using_ssc_source) {
8979 final |= DREF_SSC_SOURCE_ENABLE;
8980 final |= DREF_SSC1_ENABLE;
74cfd7ac
CW
8981 }
8982
8983 if (final == val)
8984 return;
8985
13d83a67 8986 /* Always enable nonspread source */
74cfd7ac 8987 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8988
99eb6a01 8989 if (has_ck505)
74cfd7ac 8990 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8991 else
74cfd7ac 8992 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8993
199e5d79 8994 if (has_panel) {
74cfd7ac
CW
8995 val &= ~DREF_SSC_SOURCE_MASK;
8996 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8997
199e5d79 8998 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8999 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9000 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 9001 val |= DREF_SSC1_ENABLE;
e77166b5 9002 } else
74cfd7ac 9003 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
9004
9005 /* Get SSC going before enabling the outputs */
74cfd7ac 9006 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9007 POSTING_READ(PCH_DREF_CONTROL);
9008 udelay(200);
9009
74cfd7ac 9010 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
9011
9012 /* Enable CPU source on CPU attached eDP */
199e5d79 9013 if (has_cpu_edp) {
99eb6a01 9014 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 9015 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 9016 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 9017 } else
74cfd7ac 9018 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 9019 } else
74cfd7ac 9020 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9021
74cfd7ac 9022 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9023 POSTING_READ(PCH_DREF_CONTROL);
9024 udelay(200);
9025 } else {
1c1a24d2 9026 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 9027
74cfd7ac 9028 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
9029
9030 /* Turn off CPU output */
74cfd7ac 9031 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 9032
74cfd7ac 9033 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
9034 POSTING_READ(PCH_DREF_CONTROL);
9035 udelay(200);
9036
1c1a24d2
L
9037 if (!using_ssc_source) {
9038 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 9039
1c1a24d2
L
9040 /* Turn off the SSC source */
9041 val &= ~DREF_SSC_SOURCE_MASK;
9042 val |= DREF_SSC_SOURCE_DISABLE;
f165d283 9043
1c1a24d2
L
9044 /* Turn off SSC1 */
9045 val &= ~DREF_SSC1_ENABLE;
9046
9047 I915_WRITE(PCH_DREF_CONTROL, val);
9048 POSTING_READ(PCH_DREF_CONTROL);
9049 udelay(200);
9050 }
13d83a67 9051 }
74cfd7ac
CW
9052
9053 BUG_ON(val != final);
13d83a67
JB
9054}
9055
f31f2d55 9056static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 9057{
f31f2d55 9058 uint32_t tmp;
dde86e2d 9059
0ff066a9
PZ
9060 tmp = I915_READ(SOUTH_CHICKEN2);
9061 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
9062 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9063
cf3598c2
ID
9064 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
9065 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
0ff066a9 9066 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 9067
0ff066a9
PZ
9068 tmp = I915_READ(SOUTH_CHICKEN2);
9069 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
9070 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 9071
cf3598c2
ID
9072 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
9073 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
0ff066a9 9074 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
9075}
9076
9077/* WaMPhyProgramming:hsw */
9078static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
9079{
9080 uint32_t tmp;
dde86e2d
PZ
9081
9082 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
9083 tmp &= ~(0xFF << 24);
9084 tmp |= (0x12 << 24);
9085 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
9086
dde86e2d
PZ
9087 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
9088 tmp |= (1 << 11);
9089 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
9090
9091 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
9092 tmp |= (1 << 11);
9093 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
9094
dde86e2d
PZ
9095 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
9096 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9097 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
9098
9099 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
9100 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
9101 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
9102
0ff066a9
PZ
9103 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
9104 tmp &= ~(7 << 13);
9105 tmp |= (5 << 13);
9106 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 9107
0ff066a9
PZ
9108 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
9109 tmp &= ~(7 << 13);
9110 tmp |= (5 << 13);
9111 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
9112
9113 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
9114 tmp &= ~0xFF;
9115 tmp |= 0x1C;
9116 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
9117
9118 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
9119 tmp &= ~0xFF;
9120 tmp |= 0x1C;
9121 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
9122
9123 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
9124 tmp &= ~(0xFF << 16);
9125 tmp |= (0x1C << 16);
9126 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
9127
9128 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
9129 tmp &= ~(0xFF << 16);
9130 tmp |= (0x1C << 16);
9131 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
9132
0ff066a9
PZ
9133 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
9134 tmp |= (1 << 27);
9135 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 9136
0ff066a9
PZ
9137 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
9138 tmp |= (1 << 27);
9139 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 9140
0ff066a9
PZ
9141 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
9142 tmp &= ~(0xF << 28);
9143 tmp |= (4 << 28);
9144 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 9145
0ff066a9
PZ
9146 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
9147 tmp &= ~(0xF << 28);
9148 tmp |= (4 << 28);
9149 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
9150}
9151
2fa86a1f
PZ
9152/* Implements 3 different sequences from BSpec chapter "Display iCLK
9153 * Programming" based on the parameters passed:
9154 * - Sequence to enable CLKOUT_DP
9155 * - Sequence to enable CLKOUT_DP without spread
9156 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
9157 */
9158static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
9159 bool with_fdi)
f31f2d55 9160{
fac5e23e 9161 struct drm_i915_private *dev_priv = to_i915(dev);
2fa86a1f
PZ
9162 uint32_t reg, tmp;
9163
9164 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
9165 with_spread = true;
4f8036a2
TU
9166 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
9167 with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 9168 with_fdi = false;
f31f2d55 9169
a580516d 9170 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
9171
9172 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9173 tmp &= ~SBI_SSCCTL_DISABLE;
9174 tmp |= SBI_SSCCTL_PATHALT;
9175 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9176
9177 udelay(24);
9178
2fa86a1f
PZ
9179 if (with_spread) {
9180 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9181 tmp &= ~SBI_SSCCTL_PATHALT;
9182 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 9183
2fa86a1f
PZ
9184 if (with_fdi) {
9185 lpt_reset_fdi_mphy(dev_priv);
9186 lpt_program_fdi_mphy(dev_priv);
9187 }
9188 }
dde86e2d 9189
4f8036a2 9190 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
9191 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9192 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9193 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 9194
a580516d 9195 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
9196}
9197
47701c3b
PZ
9198/* Sequence to disable CLKOUT_DP */
9199static void lpt_disable_clkout_dp(struct drm_device *dev)
9200{
fac5e23e 9201 struct drm_i915_private *dev_priv = to_i915(dev);
47701c3b
PZ
9202 uint32_t reg, tmp;
9203
a580516d 9204 mutex_lock(&dev_priv->sb_lock);
47701c3b 9205
4f8036a2 9206 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
9207 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
9208 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
9209 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
9210
9211 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
9212 if (!(tmp & SBI_SSCCTL_DISABLE)) {
9213 if (!(tmp & SBI_SSCCTL_PATHALT)) {
9214 tmp |= SBI_SSCCTL_PATHALT;
9215 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9216 udelay(32);
9217 }
9218 tmp |= SBI_SSCCTL_DISABLE;
9219 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
9220 }
9221
a580516d 9222 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
9223}
9224
f7be2c21
VS
9225#define BEND_IDX(steps) ((50 + (steps)) / 5)
9226
9227static const uint16_t sscdivintphase[] = {
9228 [BEND_IDX( 50)] = 0x3B23,
9229 [BEND_IDX( 45)] = 0x3B23,
9230 [BEND_IDX( 40)] = 0x3C23,
9231 [BEND_IDX( 35)] = 0x3C23,
9232 [BEND_IDX( 30)] = 0x3D23,
9233 [BEND_IDX( 25)] = 0x3D23,
9234 [BEND_IDX( 20)] = 0x3E23,
9235 [BEND_IDX( 15)] = 0x3E23,
9236 [BEND_IDX( 10)] = 0x3F23,
9237 [BEND_IDX( 5)] = 0x3F23,
9238 [BEND_IDX( 0)] = 0x0025,
9239 [BEND_IDX( -5)] = 0x0025,
9240 [BEND_IDX(-10)] = 0x0125,
9241 [BEND_IDX(-15)] = 0x0125,
9242 [BEND_IDX(-20)] = 0x0225,
9243 [BEND_IDX(-25)] = 0x0225,
9244 [BEND_IDX(-30)] = 0x0325,
9245 [BEND_IDX(-35)] = 0x0325,
9246 [BEND_IDX(-40)] = 0x0425,
9247 [BEND_IDX(-45)] = 0x0425,
9248 [BEND_IDX(-50)] = 0x0525,
9249};
9250
9251/*
9252 * Bend CLKOUT_DP
9253 * steps -50 to 50 inclusive, in steps of 5
9254 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
9255 * change in clock period = -(steps / 10) * 5.787 ps
9256 */
9257static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
9258{
9259 uint32_t tmp;
9260 int idx = BEND_IDX(steps);
9261
9262 if (WARN_ON(steps % 5 != 0))
9263 return;
9264
9265 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
9266 return;
9267
9268 mutex_lock(&dev_priv->sb_lock);
9269
9270 if (steps % 10 != 0)
9271 tmp = 0xAAAAAAAB;
9272 else
9273 tmp = 0x00000000;
9274 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
9275
9276 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
9277 tmp &= 0xffff0000;
9278 tmp |= sscdivintphase[idx];
9279 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
9280
9281 mutex_unlock(&dev_priv->sb_lock);
9282}
9283
9284#undef BEND_IDX
9285
bf8fa3d3
PZ
9286static void lpt_init_pch_refclk(struct drm_device *dev)
9287{
bf8fa3d3
PZ
9288 struct intel_encoder *encoder;
9289 bool has_vga = false;
9290
b2784e15 9291 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
9292 switch (encoder->type) {
9293 case INTEL_OUTPUT_ANALOG:
9294 has_vga = true;
9295 break;
6847d71b
PZ
9296 default:
9297 break;
bf8fa3d3
PZ
9298 }
9299 }
9300
f7be2c21
VS
9301 if (has_vga) {
9302 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 9303 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 9304 } else {
47701c3b 9305 lpt_disable_clkout_dp(dev);
f7be2c21 9306 }
bf8fa3d3
PZ
9307}
9308
dde86e2d
PZ
9309/*
9310 * Initialize reference clocks when the driver loads
9311 */
9312void intel_init_pch_refclk(struct drm_device *dev)
9313{
6e266956
TU
9314 struct drm_i915_private *dev_priv = to_i915(dev);
9315
9316 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
dde86e2d 9317 ironlake_init_pch_refclk(dev);
6e266956 9318 else if (HAS_PCH_LPT(dev_priv))
dde86e2d
PZ
9319 lpt_init_pch_refclk(dev);
9320}
9321
6ff93609 9322static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 9323{
fac5e23e 9324 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
79e53945
JB
9325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9326 int pipe = intel_crtc->pipe;
c8203565
PZ
9327 uint32_t val;
9328
78114071 9329 val = 0;
c8203565 9330
6e3c9717 9331 switch (intel_crtc->config->pipe_bpp) {
c8203565 9332 case 18:
dfd07d72 9333 val |= PIPECONF_6BPC;
c8203565
PZ
9334 break;
9335 case 24:
dfd07d72 9336 val |= PIPECONF_8BPC;
c8203565
PZ
9337 break;
9338 case 30:
dfd07d72 9339 val |= PIPECONF_10BPC;
c8203565
PZ
9340 break;
9341 case 36:
dfd07d72 9342 val |= PIPECONF_12BPC;
c8203565
PZ
9343 break;
9344 default:
cc769b62
PZ
9345 /* Case prevented by intel_choose_pipe_bpp_dither. */
9346 BUG();
c8203565
PZ
9347 }
9348
6e3c9717 9349 if (intel_crtc->config->dither)
c8203565
PZ
9350 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9351
6e3c9717 9352 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
9353 val |= PIPECONF_INTERLACED_ILK;
9354 else
9355 val |= PIPECONF_PROGRESSIVE;
9356
6e3c9717 9357 if (intel_crtc->config->limited_color_range)
3685a8f3 9358 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 9359
c8203565
PZ
9360 I915_WRITE(PIPECONF(pipe), val);
9361 POSTING_READ(PIPECONF(pipe));
9362}
9363
6ff93609 9364static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 9365{
fac5e23e 9366 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
ee2b0b38 9367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9368 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 9369 u32 val = 0;
ee2b0b38 9370
391bf048 9371 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
9372 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
9373
6e3c9717 9374 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
9375 val |= PIPECONF_INTERLACED_ILK;
9376 else
9377 val |= PIPECONF_PROGRESSIVE;
9378
702e7a56
PZ
9379 I915_WRITE(PIPECONF(cpu_transcoder), val);
9380 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
9381}
9382
391bf048
JN
9383static void haswell_set_pipemisc(struct drm_crtc *crtc)
9384{
fac5e23e 9385 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
391bf048 9386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 9387
391bf048
JN
9388 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
9389 u32 val = 0;
756f85cf 9390
6e3c9717 9391 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
9392 case 18:
9393 val |= PIPEMISC_DITHER_6_BPC;
9394 break;
9395 case 24:
9396 val |= PIPEMISC_DITHER_8_BPC;
9397 break;
9398 case 30:
9399 val |= PIPEMISC_DITHER_10_BPC;
9400 break;
9401 case 36:
9402 val |= PIPEMISC_DITHER_12_BPC;
9403 break;
9404 default:
9405 /* Case prevented by pipe_config_set_bpp. */
9406 BUG();
9407 }
9408
6e3c9717 9409 if (intel_crtc->config->dither)
756f85cf
PZ
9410 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
9411
391bf048 9412 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 9413 }
ee2b0b38
PZ
9414}
9415
d4b1931c
PZ
9416int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
9417{
9418 /*
9419 * Account for spread spectrum to avoid
9420 * oversubscribing the link. Max center spread
9421 * is 2.5%; use 5% for safety's sake.
9422 */
9423 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 9424 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
9425}
9426
7429e9d4 9427static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 9428{
7429e9d4 9429 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
9430}
9431
b75ca6f6
ACO
9432static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
9433 struct intel_crtc_state *crtc_state,
9e2c8475 9434 struct dpll *reduced_clock)
79e53945 9435{
de13a2e3 9436 struct drm_crtc *crtc = &intel_crtc->base;
79e53945 9437 struct drm_device *dev = crtc->dev;
fac5e23e 9438 struct drm_i915_private *dev_priv = to_i915(dev);
b75ca6f6 9439 u32 dpll, fp, fp2;
3d6e9ee0 9440 int factor;
79e53945 9441
c1858123 9442 /* Enable autotuning of the PLL clock (if permissible) */
8febb297 9443 factor = 21;
3d6e9ee0 9444 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8febb297 9445 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9446 dev_priv->vbt.lvds_ssc_freq == 100000) ||
6e266956 9447 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8febb297 9448 factor = 25;
190f68c5 9449 } else if (crtc_state->sdvo_tv_clock)
8febb297 9450 factor = 20;
c1858123 9451
b75ca6f6
ACO
9452 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
9453
190f68c5 9454 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
9455 fp |= FP_CB_TUNE;
9456
9457 if (reduced_clock) {
9458 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 9459
b75ca6f6
ACO
9460 if (reduced_clock->m < factor * reduced_clock->n)
9461 fp2 |= FP_CB_TUNE;
9462 } else {
9463 fp2 = fp;
9464 }
9a7c7890 9465
5eddb70b 9466 dpll = 0;
2c07245f 9467
3d6e9ee0 9468 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
a07d6787
EA
9469 dpll |= DPLLB_MODE_LVDS;
9470 else
9471 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9472
190f68c5 9473 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9474 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f 9475
3d6e9ee0
VS
9476 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
9477 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
4a33e48d 9478 dpll |= DPLL_SDVO_HIGH_SPEED;
3d6e9ee0 9479
37a5650b 9480 if (intel_crtc_has_dp_encoder(crtc_state))
4a33e48d 9481 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9482
7d7f8633
VS
9483 /*
9484 * The high speed IO clock is only really required for
9485 * SDVO/HDMI/DP, but we also enable it for CRT to make it
9486 * possible to share the DPLL between CRT and HDMI. Enabling
9487 * the clock needlessly does no real harm, except use up a
9488 * bit of power potentially.
9489 *
9490 * We'll limit this to IVB with 3 pipes, since it has only two
9491 * DPLLs and so DPLL sharing is the only way to get three pipes
9492 * driving PCH ports at the same time. On SNB we could do this,
9493 * and potentially avoid enabling the second DPLL, but it's not
9494 * clear if it''s a win or loss power wise. No point in doing
9495 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
9496 */
9497 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
9498 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
9499 dpll |= DPLL_SDVO_HIGH_SPEED;
9500
a07d6787 9501 /* compute bitmask from p1 value */
190f68c5 9502 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9503 /* also FPA1 */
190f68c5 9504 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9505
190f68c5 9506 switch (crtc_state->dpll.p2) {
a07d6787
EA
9507 case 5:
9508 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9509 break;
9510 case 7:
9511 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9512 break;
9513 case 10:
9514 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9515 break;
9516 case 14:
9517 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9518 break;
79e53945
JB
9519 }
9520
3d6e9ee0
VS
9521 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9522 intel_panel_use_ssc(dev_priv))
43565a06 9523 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9524 else
9525 dpll |= PLL_REF_INPUT_DREFCLK;
9526
b75ca6f6
ACO
9527 dpll |= DPLL_VCO_ENABLE;
9528
9529 crtc_state->dpll_hw_state.dpll = dpll;
9530 crtc_state->dpll_hw_state.fp0 = fp;
9531 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9532}
9533
190f68c5
ACO
9534static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9535 struct intel_crtc_state *crtc_state)
de13a2e3 9536{
997c030c 9537 struct drm_device *dev = crtc->base.dev;
fac5e23e 9538 struct drm_i915_private *dev_priv = to_i915(dev);
9e2c8475 9539 struct dpll reduced_clock;
7ed9f894 9540 bool has_reduced_clock = false;
e2b78267 9541 struct intel_shared_dpll *pll;
1b6f4958 9542 const struct intel_limit *limit;
997c030c 9543 int refclk = 120000;
de13a2e3 9544
dd3cd74a
ACO
9545 memset(&crtc_state->dpll_hw_state, 0,
9546 sizeof(crtc_state->dpll_hw_state));
9547
ded220e2
ACO
9548 crtc->lowfreq_avail = false;
9549
9550 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9551 if (!crtc_state->has_pch_encoder)
9552 return 0;
79e53945 9553
2d84d2b3 9554 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
997c030c
ACO
9555 if (intel_panel_use_ssc(dev_priv)) {
9556 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9557 dev_priv->vbt.lvds_ssc_freq);
9558 refclk = dev_priv->vbt.lvds_ssc_freq;
9559 }
9560
9561 if (intel_is_dual_link_lvds(dev)) {
9562 if (refclk == 100000)
9563 limit = &intel_limits_ironlake_dual_lvds_100m;
9564 else
9565 limit = &intel_limits_ironlake_dual_lvds;
9566 } else {
9567 if (refclk == 100000)
9568 limit = &intel_limits_ironlake_single_lvds_100m;
9569 else
9570 limit = &intel_limits_ironlake_single_lvds;
9571 }
9572 } else {
9573 limit = &intel_limits_ironlake_dac;
9574 }
9575
364ee29d 9576 if (!crtc_state->clock_set &&
997c030c
ACO
9577 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9578 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9579 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9580 return -EINVAL;
f47709a9 9581 }
79e53945 9582
b75ca6f6
ACO
9583 ironlake_compute_dpll(crtc, crtc_state,
9584 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9585
ded220e2
ACO
9586 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9587 if (pll == NULL) {
9588 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9589 pipe_name(crtc->pipe));
9590 return -EINVAL;
3fb37703 9591 }
79e53945 9592
2d84d2b3 9593 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ded220e2 9594 has_reduced_clock)
c7653199 9595 crtc->lowfreq_avail = true;
e2b78267 9596
c8f7a0db 9597 return 0;
79e53945
JB
9598}
9599
eb14cb74
VS
9600static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9601 struct intel_link_m_n *m_n)
9602{
9603 struct drm_device *dev = crtc->base.dev;
fac5e23e 9604 struct drm_i915_private *dev_priv = to_i915(dev);
eb14cb74
VS
9605 enum pipe pipe = crtc->pipe;
9606
9607 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9608 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9609 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9610 & ~TU_SIZE_MASK;
9611 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9612 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9613 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9614}
9615
9616static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9617 enum transcoder transcoder,
b95af8be
VK
9618 struct intel_link_m_n *m_n,
9619 struct intel_link_m_n *m2_n2)
72419203 9620{
6315b5d3 9621 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
eb14cb74 9622 enum pipe pipe = crtc->pipe;
72419203 9623
6315b5d3 9624 if (INTEL_GEN(dev_priv) >= 5) {
eb14cb74
VS
9625 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9626 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9627 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9628 & ~TU_SIZE_MASK;
9629 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9630 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9631 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9632 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9633 * gen < 8) and if DRRS is supported (to make sure the
9634 * registers are not unnecessarily read).
9635 */
6315b5d3 9636 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
6e3c9717 9637 crtc->config->has_drrs) {
b95af8be
VK
9638 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9639 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9640 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9641 & ~TU_SIZE_MASK;
9642 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9643 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9644 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9645 }
eb14cb74
VS
9646 } else {
9647 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9648 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9649 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9650 & ~TU_SIZE_MASK;
9651 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9652 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9653 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9654 }
9655}
9656
9657void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9658 struct intel_crtc_state *pipe_config)
eb14cb74 9659{
681a8504 9660 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9661 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9662 else
9663 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9664 &pipe_config->dp_m_n,
9665 &pipe_config->dp_m2_n2);
eb14cb74 9666}
72419203 9667
eb14cb74 9668static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9669 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9670{
9671 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9672 &pipe_config->fdi_m_n, NULL);
72419203
DV
9673}
9674
bd2e244f 9675static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9676 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9677{
9678 struct drm_device *dev = crtc->base.dev;
fac5e23e 9679 struct drm_i915_private *dev_priv = to_i915(dev);
a1b2278e
CK
9680 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9681 uint32_t ps_ctrl = 0;
9682 int id = -1;
9683 int i;
bd2e244f 9684
a1b2278e
CK
9685 /* find scaler attached to this pipe */
9686 for (i = 0; i < crtc->num_scalers; i++) {
9687 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9688 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9689 id = i;
9690 pipe_config->pch_pfit.enabled = true;
9691 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9692 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9693 break;
9694 }
9695 }
bd2e244f 9696
a1b2278e
CK
9697 scaler_state->scaler_id = id;
9698 if (id >= 0) {
9699 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9700 } else {
9701 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9702 }
9703}
9704
5724dbd1
DL
9705static void
9706skylake_get_initial_plane_config(struct intel_crtc *crtc,
9707 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9708{
9709 struct drm_device *dev = crtc->base.dev;
fac5e23e 9710 struct drm_i915_private *dev_priv = to_i915(dev);
40f46283 9711 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9712 int pipe = crtc->pipe;
9713 int fourcc, pixel_format;
6761dd31 9714 unsigned int aligned_height;
bc8d7dff 9715 struct drm_framebuffer *fb;
1b842c89 9716 struct intel_framebuffer *intel_fb;
bc8d7dff 9717
d9806c9f 9718 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9719 if (!intel_fb) {
bc8d7dff
DL
9720 DRM_DEBUG_KMS("failed to alloc fb\n");
9721 return;
9722 }
9723
1b842c89
DL
9724 fb = &intel_fb->base;
9725
bc8d7dff 9726 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9727 if (!(val & PLANE_CTL_ENABLE))
9728 goto error;
9729
bc8d7dff
DL
9730 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9731 fourcc = skl_format_to_fourcc(pixel_format,
9732 val & PLANE_CTL_ORDER_RGBX,
9733 val & PLANE_CTL_ALPHA_MASK);
9734 fb->pixel_format = fourcc;
9735 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9736
40f46283
DL
9737 tiling = val & PLANE_CTL_TILED_MASK;
9738 switch (tiling) {
9739 case PLANE_CTL_TILED_LINEAR:
bae781b2 9740 fb->modifier = DRM_FORMAT_MOD_NONE;
40f46283
DL
9741 break;
9742 case PLANE_CTL_TILED_X:
9743 plane_config->tiling = I915_TILING_X;
bae781b2 9744 fb->modifier = I915_FORMAT_MOD_X_TILED;
40f46283
DL
9745 break;
9746 case PLANE_CTL_TILED_Y:
bae781b2 9747 fb->modifier = I915_FORMAT_MOD_Y_TILED;
40f46283
DL
9748 break;
9749 case PLANE_CTL_TILED_YF:
bae781b2 9750 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
40f46283
DL
9751 break;
9752 default:
9753 MISSING_CASE(tiling);
9754 goto error;
9755 }
9756
bc8d7dff
DL
9757 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9758 plane_config->base = base;
9759
9760 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9761
9762 val = I915_READ(PLANE_SIZE(pipe, 0));
9763 fb->height = ((val >> 16) & 0xfff) + 1;
9764 fb->width = ((val >> 0) & 0x1fff) + 1;
9765
9766 val = I915_READ(PLANE_STRIDE(pipe, 0));
bae781b2 9767 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
40f46283 9768 fb->pixel_format);
bc8d7dff
DL
9769 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9770
9771 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb 9772 fb->pixel_format,
bae781b2 9773 fb->modifier);
bc8d7dff 9774
f37b5c2b 9775 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9776
9777 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9778 pipe_name(pipe), fb->width, fb->height,
9779 fb->bits_per_pixel, base, fb->pitches[0],
9780 plane_config->size);
9781
2d14030b 9782 plane_config->fb = intel_fb;
bc8d7dff
DL
9783 return;
9784
9785error:
d1a3a036 9786 kfree(intel_fb);
bc8d7dff
DL
9787}
9788
2fa2fe9a 9789static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9790 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9791{
9792 struct drm_device *dev = crtc->base.dev;
fac5e23e 9793 struct drm_i915_private *dev_priv = to_i915(dev);
2fa2fe9a
DV
9794 uint32_t tmp;
9795
9796 tmp = I915_READ(PF_CTL(crtc->pipe));
9797
9798 if (tmp & PF_ENABLE) {
fd4daa9c 9799 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9800 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9801 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9802
9803 /* We currently do not free assignements of panel fitters on
9804 * ivb/hsw (since we don't use the higher upscaling modes which
9805 * differentiates them) so just WARN about this case for now. */
5db94019 9806 if (IS_GEN7(dev_priv)) {
cb8b2a30
DV
9807 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9808 PF_PIPE_SEL_IVB(crtc->pipe));
9809 }
2fa2fe9a 9810 }
79e53945
JB
9811}
9812
5724dbd1
DL
9813static void
9814ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9815 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9816{
9817 struct drm_device *dev = crtc->base.dev;
fac5e23e 9818 struct drm_i915_private *dev_priv = to_i915(dev);
4c6baa59 9819 u32 val, base, offset;
aeee5a49 9820 int pipe = crtc->pipe;
4c6baa59 9821 int fourcc, pixel_format;
6761dd31 9822 unsigned int aligned_height;
b113d5ee 9823 struct drm_framebuffer *fb;
1b842c89 9824 struct intel_framebuffer *intel_fb;
4c6baa59 9825
42a7b088
DL
9826 val = I915_READ(DSPCNTR(pipe));
9827 if (!(val & DISPLAY_PLANE_ENABLE))
9828 return;
9829
d9806c9f 9830 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9831 if (!intel_fb) {
4c6baa59
JB
9832 DRM_DEBUG_KMS("failed to alloc fb\n");
9833 return;
9834 }
9835
1b842c89
DL
9836 fb = &intel_fb->base;
9837
6315b5d3 9838 if (INTEL_GEN(dev_priv) >= 4) {
18c5247e 9839 if (val & DISPPLANE_TILED) {
49af449b 9840 plane_config->tiling = I915_TILING_X;
bae781b2 9841 fb->modifier = I915_FORMAT_MOD_X_TILED;
18c5247e
DV
9842 }
9843 }
4c6baa59
JB
9844
9845 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9846 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9847 fb->pixel_format = fourcc;
9848 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9849
aeee5a49 9850 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8652744b 9851 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
aeee5a49 9852 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9853 } else {
49af449b 9854 if (plane_config->tiling)
aeee5a49 9855 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9856 else
aeee5a49 9857 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9858 }
9859 plane_config->base = base;
9860
9861 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9862 fb->width = ((val >> 16) & 0xfff) + 1;
9863 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9864
9865 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9866 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9867
b113d5ee 9868 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb 9869 fb->pixel_format,
bae781b2 9870 fb->modifier);
4c6baa59 9871
f37b5c2b 9872 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9873
2844a921
DL
9874 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9875 pipe_name(pipe), fb->width, fb->height,
9876 fb->bits_per_pixel, base, fb->pitches[0],
9877 plane_config->size);
b113d5ee 9878
2d14030b 9879 plane_config->fb = intel_fb;
4c6baa59
JB
9880}
9881
0e8ffe1b 9882static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9883 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9884{
9885 struct drm_device *dev = crtc->base.dev;
fac5e23e 9886 struct drm_i915_private *dev_priv = to_i915(dev);
1729050e 9887 enum intel_display_power_domain power_domain;
0e8ffe1b 9888 uint32_t tmp;
1729050e 9889 bool ret;
0e8ffe1b 9890
1729050e
ID
9891 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9892 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9893 return false;
9894
e143a21c 9895 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9896 pipe_config->shared_dpll = NULL;
eccb140b 9897
1729050e 9898 ret = false;
0e8ffe1b
DV
9899 tmp = I915_READ(PIPECONF(crtc->pipe));
9900 if (!(tmp & PIPECONF_ENABLE))
1729050e 9901 goto out;
0e8ffe1b 9902
42571aef
VS
9903 switch (tmp & PIPECONF_BPC_MASK) {
9904 case PIPECONF_6BPC:
9905 pipe_config->pipe_bpp = 18;
9906 break;
9907 case PIPECONF_8BPC:
9908 pipe_config->pipe_bpp = 24;
9909 break;
9910 case PIPECONF_10BPC:
9911 pipe_config->pipe_bpp = 30;
9912 break;
9913 case PIPECONF_12BPC:
9914 pipe_config->pipe_bpp = 36;
9915 break;
9916 default:
9917 break;
9918 }
9919
b5a9fa09
DV
9920 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9921 pipe_config->limited_color_range = true;
9922
ab9412ba 9923 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9924 struct intel_shared_dpll *pll;
8106ddbd 9925 enum intel_dpll_id pll_id;
66e985c0 9926
88adfff1
DV
9927 pipe_config->has_pch_encoder = true;
9928
627eb5a3
DV
9929 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9930 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9931 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9932
9933 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9934
2d1fe073 9935 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9936 /*
9937 * The pipe->pch transcoder and pch transcoder->pll
9938 * mapping is fixed.
9939 */
8106ddbd 9940 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9941 } else {
9942 tmp = I915_READ(PCH_DPLL_SEL);
9943 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9944 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9945 else
8106ddbd 9946 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9947 }
66e985c0 9948
8106ddbd
ACO
9949 pipe_config->shared_dpll =
9950 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9951 pll = pipe_config->shared_dpll;
66e985c0 9952
2edd6443
ACO
9953 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9954 &pipe_config->dpll_hw_state));
c93f54cf
DV
9955
9956 tmp = pipe_config->dpll_hw_state.dpll;
9957 pipe_config->pixel_multiplier =
9958 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9959 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9960
9961 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9962 } else {
9963 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9964 }
9965
1bd1bd80 9966 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9967 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9968
2fa2fe9a
DV
9969 ironlake_get_pfit_config(crtc, pipe_config);
9970
1729050e
ID
9971 ret = true;
9972
9973out:
9974 intel_display_power_put(dev_priv, power_domain);
9975
9976 return ret;
0e8ffe1b
DV
9977}
9978
be256dc7
PZ
9979static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9980{
91c8a326 9981 struct drm_device *dev = &dev_priv->drm;
be256dc7 9982 struct intel_crtc *crtc;
be256dc7 9983
d3fcc808 9984 for_each_intel_crtc(dev, crtc)
e2c719b7 9985 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9986 pipe_name(crtc->pipe));
9987
e2c719b7
RC
9988 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9989 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9990 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9991 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
44cb734c 9992 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
e2c719b7 9993 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9994 "CPU PWM1 enabled\n");
772c2a51 9995 if (IS_HASWELL(dev_priv))
e2c719b7 9996 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9997 "CPU PWM2 enabled\n");
e2c719b7 9998 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9999 "PCH PWM1 enabled\n");
e2c719b7 10000 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 10001 "Utility pin enabled\n");
e2c719b7 10002 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 10003
9926ada1
PZ
10004 /*
10005 * In theory we can still leave IRQs enabled, as long as only the HPD
10006 * interrupts remain enabled. We used to check for that, but since it's
10007 * gen-specific and since we only disable LCPLL after we fully disable
10008 * the interrupts, the check below should be enough.
10009 */
e2c719b7 10010 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
10011}
10012
9ccd5aeb
PZ
10013static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
10014{
772c2a51 10015 if (IS_HASWELL(dev_priv))
9ccd5aeb
PZ
10016 return I915_READ(D_COMP_HSW);
10017 else
10018 return I915_READ(D_COMP_BDW);
10019}
10020
3c4c9b81
PZ
10021static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
10022{
772c2a51 10023 if (IS_HASWELL(dev_priv)) {
3c4c9b81
PZ
10024 mutex_lock(&dev_priv->rps.hw_lock);
10025 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
10026 val))
79cf219a 10027 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
3c4c9b81
PZ
10028 mutex_unlock(&dev_priv->rps.hw_lock);
10029 } else {
9ccd5aeb
PZ
10030 I915_WRITE(D_COMP_BDW, val);
10031 POSTING_READ(D_COMP_BDW);
3c4c9b81 10032 }
be256dc7
PZ
10033}
10034
10035/*
10036 * This function implements pieces of two sequences from BSpec:
10037 * - Sequence for display software to disable LCPLL
10038 * - Sequence for display software to allow package C8+
10039 * The steps implemented here are just the steps that actually touch the LCPLL
10040 * register. Callers should take care of disabling all the display engine
10041 * functions, doing the mode unset, fixing interrupts, etc.
10042 */
6ff58d53
PZ
10043static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
10044 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
10045{
10046 uint32_t val;
10047
10048 assert_can_disable_lcpll(dev_priv);
10049
10050 val = I915_READ(LCPLL_CTL);
10051
10052 if (switch_to_fclk) {
10053 val |= LCPLL_CD_SOURCE_FCLK;
10054 I915_WRITE(LCPLL_CTL, val);
10055
f53dd63f
ID
10056 if (wait_for_us(I915_READ(LCPLL_CTL) &
10057 LCPLL_CD_SOURCE_FCLK_DONE, 1))
be256dc7
PZ
10058 DRM_ERROR("Switching to FCLK failed\n");
10059
10060 val = I915_READ(LCPLL_CTL);
10061 }
10062
10063 val |= LCPLL_PLL_DISABLE;
10064 I915_WRITE(LCPLL_CTL, val);
10065 POSTING_READ(LCPLL_CTL);
10066
24d8441d 10067 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
be256dc7
PZ
10068 DRM_ERROR("LCPLL still locked\n");
10069
9ccd5aeb 10070 val = hsw_read_dcomp(dev_priv);
be256dc7 10071 val |= D_COMP_COMP_DISABLE;
3c4c9b81 10072 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10073 ndelay(100);
10074
9ccd5aeb
PZ
10075 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
10076 1))
be256dc7
PZ
10077 DRM_ERROR("D_COMP RCOMP still in progress\n");
10078
10079 if (allow_power_down) {
10080 val = I915_READ(LCPLL_CTL);
10081 val |= LCPLL_POWER_DOWN_ALLOW;
10082 I915_WRITE(LCPLL_CTL, val);
10083 POSTING_READ(LCPLL_CTL);
10084 }
10085}
10086
10087/*
10088 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
10089 * source.
10090 */
6ff58d53 10091static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
10092{
10093 uint32_t val;
10094
10095 val = I915_READ(LCPLL_CTL);
10096
10097 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
10098 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
10099 return;
10100
a8a8bd54
PZ
10101 /*
10102 * Make sure we're not on PC8 state before disabling PC8, otherwise
10103 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 10104 */
59bad947 10105 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 10106
be256dc7
PZ
10107 if (val & LCPLL_POWER_DOWN_ALLOW) {
10108 val &= ~LCPLL_POWER_DOWN_ALLOW;
10109 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 10110 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
10111 }
10112
9ccd5aeb 10113 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
10114 val |= D_COMP_COMP_FORCE;
10115 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 10116 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
10117
10118 val = I915_READ(LCPLL_CTL);
10119 val &= ~LCPLL_PLL_DISABLE;
10120 I915_WRITE(LCPLL_CTL, val);
10121
93220c08
CW
10122 if (intel_wait_for_register(dev_priv,
10123 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
10124 5))
be256dc7
PZ
10125 DRM_ERROR("LCPLL not locked yet\n");
10126
10127 if (val & LCPLL_CD_SOURCE_FCLK) {
10128 val = I915_READ(LCPLL_CTL);
10129 val &= ~LCPLL_CD_SOURCE_FCLK;
10130 I915_WRITE(LCPLL_CTL, val);
10131
f53dd63f
ID
10132 if (wait_for_us((I915_READ(LCPLL_CTL) &
10133 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
be256dc7
PZ
10134 DRM_ERROR("Switching back to LCPLL failed\n");
10135 }
215733fa 10136
59bad947 10137 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4c75b940 10138 intel_update_cdclk(dev_priv);
be256dc7
PZ
10139}
10140
765dab67
PZ
10141/*
10142 * Package states C8 and deeper are really deep PC states that can only be
10143 * reached when all the devices on the system allow it, so even if the graphics
10144 * device allows PC8+, it doesn't mean the system will actually get to these
10145 * states. Our driver only allows PC8+ when going into runtime PM.
10146 *
10147 * The requirements for PC8+ are that all the outputs are disabled, the power
10148 * well is disabled and most interrupts are disabled, and these are also
10149 * requirements for runtime PM. When these conditions are met, we manually do
10150 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
10151 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
10152 * hang the machine.
10153 *
10154 * When we really reach PC8 or deeper states (not just when we allow it) we lose
10155 * the state of some registers, so when we come back from PC8+ we need to
10156 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
10157 * need to take care of the registers kept by RC6. Notice that this happens even
10158 * if we don't put the device in PCI D3 state (which is what currently happens
10159 * because of the runtime PM support).
10160 *
10161 * For more, read "Display Sequences for Package C8" on the hardware
10162 * documentation.
10163 */
a14cb6fc 10164void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10165{
91c8a326 10166 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10167 uint32_t val;
10168
c67a470b
PZ
10169 DRM_DEBUG_KMS("Enabling package C8+\n");
10170
4f8036a2 10171 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10172 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10173 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
10174 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10175 }
10176
10177 lpt_disable_clkout_dp(dev);
c67a470b
PZ
10178 hsw_disable_lcpll(dev_priv, true, true);
10179}
10180
a14cb6fc 10181void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b 10182{
91c8a326 10183 struct drm_device *dev = &dev_priv->drm;
c67a470b
PZ
10184 uint32_t val;
10185
c67a470b
PZ
10186 DRM_DEBUG_KMS("Disabling package C8+\n");
10187
10188 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
10189 lpt_init_pch_refclk(dev);
10190
4f8036a2 10191 if (HAS_PCH_LPT_LP(dev_priv)) {
c67a470b
PZ
10192 val = I915_READ(SOUTH_DSPCLK_GATE_D);
10193 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
10194 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
10195 }
c67a470b
PZ
10196}
10197
324513c0 10198static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 10199{
a821fc46 10200 struct drm_device *dev = old_state->dev;
1a617b77
ML
10201 struct intel_atomic_state *old_intel_state =
10202 to_intel_atomic_state(old_state);
10203 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 10204
324513c0 10205 bxt_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
10206}
10207
b30ce9e0
DP
10208static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
10209 int pixel_rate)
10210{
9c754024
DP
10211 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
10212
b30ce9e0 10213 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9c754024 10214 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b30ce9e0
DP
10215 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
10216
10217 /* BSpec says "Do not use DisplayPort with CDCLK less than
10218 * 432 MHz, audio enabled, port width x4, and link rate
10219 * HBR2 (5.4 GHz), or else there may be audio corruption or
10220 * screen corruption."
10221 */
10222 if (intel_crtc_has_dp_encoder(crtc_state) &&
10223 crtc_state->has_audio &&
10224 crtc_state->port_clock >= 540000 &&
10225 crtc_state->lane_count == 4)
10226 pixel_rate = max(432000, pixel_rate);
10227
10228 return pixel_rate;
10229}
10230
b432e5cf 10231/* compute the max rate for new configuration */
27c329ed 10232static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 10233{
565602d7 10234 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 10235 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
10236 struct drm_crtc *crtc;
10237 struct drm_crtc_state *cstate;
27c329ed 10238 struct intel_crtc_state *crtc_state;
565602d7
ML
10239 unsigned max_pixel_rate = 0, i;
10240 enum pipe pipe;
b432e5cf 10241
565602d7
ML
10242 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
10243 sizeof(intel_state->min_pixclk));
27c329ed 10244
565602d7
ML
10245 for_each_crtc_in_state(state, crtc, cstate, i) {
10246 int pixel_rate;
27c329ed 10247
565602d7
ML
10248 crtc_state = to_intel_crtc_state(cstate);
10249 if (!crtc_state->base.enable) {
10250 intel_state->min_pixclk[i] = 0;
b432e5cf 10251 continue;
565602d7 10252 }
b432e5cf 10253
27c329ed 10254 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf 10255
9c754024 10256 if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
b30ce9e0
DP
10257 pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
10258 pixel_rate);
b432e5cf 10259
565602d7 10260 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
10261 }
10262
565602d7
ML
10263 for_each_pipe(dev_priv, pipe)
10264 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
10265
b432e5cf
VS
10266 return max_pixel_rate;
10267}
10268
10269static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
10270{
fac5e23e 10271 struct drm_i915_private *dev_priv = to_i915(dev);
b432e5cf
VS
10272 uint32_t val, data;
10273 int ret;
10274
10275 if (WARN((I915_READ(LCPLL_CTL) &
10276 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
10277 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
10278 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
10279 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
10280 "trying to change cdclk frequency with cdclk not enabled\n"))
10281 return;
10282
10283 mutex_lock(&dev_priv->rps.hw_lock);
10284 ret = sandybridge_pcode_write(dev_priv,
10285 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
10286 mutex_unlock(&dev_priv->rps.hw_lock);
10287 if (ret) {
10288 DRM_ERROR("failed to inform pcode about cdclk change\n");
10289 return;
10290 }
10291
10292 val = I915_READ(LCPLL_CTL);
10293 val |= LCPLL_CD_SOURCE_FCLK;
10294 I915_WRITE(LCPLL_CTL, val);
10295
5ba00178
TU
10296 if (wait_for_us(I915_READ(LCPLL_CTL) &
10297 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
10298 DRM_ERROR("Switching to FCLK failed\n");
10299
10300 val = I915_READ(LCPLL_CTL);
10301 val &= ~LCPLL_CLK_FREQ_MASK;
10302
10303 switch (cdclk) {
10304 case 450000:
10305 val |= LCPLL_CLK_FREQ_450;
10306 data = 0;
10307 break;
10308 case 540000:
10309 val |= LCPLL_CLK_FREQ_54O_BDW;
10310 data = 1;
10311 break;
10312 case 337500:
10313 val |= LCPLL_CLK_FREQ_337_5_BDW;
10314 data = 2;
10315 break;
10316 case 675000:
10317 val |= LCPLL_CLK_FREQ_675_BDW;
10318 data = 3;
10319 break;
10320 default:
10321 WARN(1, "invalid cdclk frequency\n");
10322 return;
10323 }
10324
10325 I915_WRITE(LCPLL_CTL, val);
10326
10327 val = I915_READ(LCPLL_CTL);
10328 val &= ~LCPLL_CD_SOURCE_FCLK;
10329 I915_WRITE(LCPLL_CTL, val);
10330
5ba00178
TU
10331 if (wait_for_us((I915_READ(LCPLL_CTL) &
10332 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
10333 DRM_ERROR("Switching back to LCPLL failed\n");
10334
10335 mutex_lock(&dev_priv->rps.hw_lock);
10336 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
10337 mutex_unlock(&dev_priv->rps.hw_lock);
10338
7f1052a8
VS
10339 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
10340
4c75b940 10341 intel_update_cdclk(dev_priv);
b432e5cf
VS
10342
10343 WARN(cdclk != dev_priv->cdclk_freq,
10344 "cdclk requested %d kHz but got %d kHz\n",
10345 cdclk, dev_priv->cdclk_freq);
10346}
10347
587c7914
VS
10348static int broadwell_calc_cdclk(int max_pixclk)
10349{
10350 if (max_pixclk > 540000)
10351 return 675000;
10352 else if (max_pixclk > 450000)
10353 return 540000;
10354 else if (max_pixclk > 337500)
10355 return 450000;
10356 else
10357 return 337500;
10358}
10359
27c329ed 10360static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 10361{
27c329ed 10362 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 10363 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 10364 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
10365 int cdclk;
10366
10367 /*
10368 * FIXME should also account for plane ratio
10369 * once 64bpp pixel formats are supported.
10370 */
587c7914 10371 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 10372
b432e5cf 10373 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
10374 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10375 cdclk, dev_priv->max_cdclk_freq);
10376 return -EINVAL;
b432e5cf
VS
10377 }
10378
1a617b77
ML
10379 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10380 if (!intel_state->active_crtcs)
587c7914 10381 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
10382
10383 return 0;
10384}
10385
27c329ed 10386static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 10387{
27c329ed 10388 struct drm_device *dev = old_state->dev;
1a617b77
ML
10389 struct intel_atomic_state *old_intel_state =
10390 to_intel_atomic_state(old_state);
10391 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 10392
27c329ed 10393 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
10394}
10395
c89e39f3
CT
10396static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
10397{
10398 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
10399 struct drm_i915_private *dev_priv = to_i915(state->dev);
10400 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 10401 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
10402 int cdclk;
10403
10404 /*
10405 * FIXME should also account for plane ratio
10406 * once 64bpp pixel formats are supported.
10407 */
a8ca4934 10408 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
10409
10410 /*
10411 * FIXME move the cdclk caclulation to
10412 * compute_config() so we can fail gracegully.
10413 */
10414 if (cdclk > dev_priv->max_cdclk_freq) {
10415 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
10416 cdclk, dev_priv->max_cdclk_freq);
10417 cdclk = dev_priv->max_cdclk_freq;
10418 }
10419
10420 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
10421 if (!intel_state->active_crtcs)
a8ca4934 10422 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
10423
10424 return 0;
10425}
10426
10427static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
10428{
1cd593e0
VS
10429 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
10430 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
10431 unsigned int req_cdclk = intel_state->dev_cdclk;
10432 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 10433
1cd593e0 10434 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
10435}
10436
190f68c5
ACO
10437static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
10438 struct intel_crtc_state *crtc_state)
09b4ddf9 10439{
d7edc4e5 10440 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
af3997b5
MK
10441 if (!intel_ddi_pll_select(crtc, crtc_state))
10442 return -EINVAL;
10443 }
716c2e55 10444
c7653199 10445 crtc->lowfreq_avail = false;
644cef34 10446
c8f7a0db 10447 return 0;
79e53945
JB
10448}
10449
3760b59c
S
10450static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
10451 enum port port,
10452 struct intel_crtc_state *pipe_config)
10453{
8106ddbd
ACO
10454 enum intel_dpll_id id;
10455
3760b59c
S
10456 switch (port) {
10457 case PORT_A:
08250c4b 10458 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
10459 break;
10460 case PORT_B:
08250c4b 10461 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
10462 break;
10463 case PORT_C:
08250c4b 10464 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
10465 break;
10466 default:
10467 DRM_ERROR("Incorrect port type\n");
8106ddbd 10468 return;
3760b59c 10469 }
8106ddbd
ACO
10470
10471 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
10472}
10473
96b7dfb7
S
10474static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
10475 enum port port,
5cec258b 10476 struct intel_crtc_state *pipe_config)
96b7dfb7 10477{
8106ddbd 10478 enum intel_dpll_id id;
a3c988ea 10479 u32 temp;
96b7dfb7
S
10480
10481 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
c856052a 10482 id = temp >> (port * 3 + 1);
96b7dfb7 10483
c856052a 10484 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8106ddbd 10485 return;
8106ddbd
ACO
10486
10487 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
10488}
10489
7d2c8175
DL
10490static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
10491 enum port port,
5cec258b 10492 struct intel_crtc_state *pipe_config)
7d2c8175 10493{
8106ddbd 10494 enum intel_dpll_id id;
c856052a 10495 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8106ddbd 10496
c856052a 10497 switch (ddi_pll_sel) {
7d2c8175 10498 case PORT_CLK_SEL_WRPLL1:
8106ddbd 10499 id = DPLL_ID_WRPLL1;
7d2c8175
DL
10500 break;
10501 case PORT_CLK_SEL_WRPLL2:
8106ddbd 10502 id = DPLL_ID_WRPLL2;
7d2c8175 10503 break;
00490c22 10504 case PORT_CLK_SEL_SPLL:
8106ddbd 10505 id = DPLL_ID_SPLL;
79bd23da 10506 break;
9d16da65
ACO
10507 case PORT_CLK_SEL_LCPLL_810:
10508 id = DPLL_ID_LCPLL_810;
10509 break;
10510 case PORT_CLK_SEL_LCPLL_1350:
10511 id = DPLL_ID_LCPLL_1350;
10512 break;
10513 case PORT_CLK_SEL_LCPLL_2700:
10514 id = DPLL_ID_LCPLL_2700;
10515 break;
8106ddbd 10516 default:
c856052a 10517 MISSING_CASE(ddi_pll_sel);
8106ddbd
ACO
10518 /* fall through */
10519 case PORT_CLK_SEL_NONE:
8106ddbd 10520 return;
7d2c8175 10521 }
8106ddbd
ACO
10522
10523 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10524}
10525
cf30429e
JN
10526static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10527 struct intel_crtc_state *pipe_config,
10528 unsigned long *power_domain_mask)
10529{
10530 struct drm_device *dev = crtc->base.dev;
fac5e23e 10531 struct drm_i915_private *dev_priv = to_i915(dev);
cf30429e
JN
10532 enum intel_display_power_domain power_domain;
10533 u32 tmp;
10534
d9a7bc67
ID
10535 /*
10536 * The pipe->transcoder mapping is fixed with the exception of the eDP
10537 * transcoder handled below.
10538 */
cf30429e
JN
10539 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10540
10541 /*
10542 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10543 * consistency and less surprising code; it's in always on power).
10544 */
10545 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10546 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10547 enum pipe trans_edp_pipe;
10548 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10549 default:
10550 WARN(1, "unknown pipe linked to edp transcoder\n");
10551 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10552 case TRANS_DDI_EDP_INPUT_A_ON:
10553 trans_edp_pipe = PIPE_A;
10554 break;
10555 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10556 trans_edp_pipe = PIPE_B;
10557 break;
10558 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10559 trans_edp_pipe = PIPE_C;
10560 break;
10561 }
10562
10563 if (trans_edp_pipe == crtc->pipe)
10564 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10565 }
10566
10567 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10568 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10569 return false;
10570 *power_domain_mask |= BIT(power_domain);
10571
10572 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10573
10574 return tmp & PIPECONF_ENABLE;
10575}
10576
4d1de975
JN
10577static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10578 struct intel_crtc_state *pipe_config,
10579 unsigned long *power_domain_mask)
10580{
10581 struct drm_device *dev = crtc->base.dev;
fac5e23e 10582 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975
JN
10583 enum intel_display_power_domain power_domain;
10584 enum port port;
10585 enum transcoder cpu_transcoder;
10586 u32 tmp;
10587
4d1de975
JN
10588 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10589 if (port == PORT_A)
10590 cpu_transcoder = TRANSCODER_DSI_A;
10591 else
10592 cpu_transcoder = TRANSCODER_DSI_C;
10593
10594 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10595 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10596 continue;
10597 *power_domain_mask |= BIT(power_domain);
10598
db18b6a6
ID
10599 /*
10600 * The PLL needs to be enabled with a valid divider
10601 * configuration, otherwise accessing DSI registers will hang
10602 * the machine. See BSpec North Display Engine
10603 * registers/MIPI[BXT]. We can break out here early, since we
10604 * need the same DSI PLL to be enabled for both DSI ports.
10605 */
10606 if (!intel_dsi_pll_is_enabled(dev_priv))
10607 break;
10608
4d1de975
JN
10609 /* XXX: this works for video mode only */
10610 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10611 if (!(tmp & DPI_ENABLE))
10612 continue;
10613
10614 tmp = I915_READ(MIPI_CTRL(port));
10615 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10616 continue;
10617
10618 pipe_config->cpu_transcoder = cpu_transcoder;
4d1de975
JN
10619 break;
10620 }
10621
d7edc4e5 10622 return transcoder_is_dsi(pipe_config->cpu_transcoder);
4d1de975
JN
10623}
10624
26804afd 10625static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10626 struct intel_crtc_state *pipe_config)
26804afd 10627{
6315b5d3 10628 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d452c5b6 10629 struct intel_shared_dpll *pll;
26804afd
DV
10630 enum port port;
10631 uint32_t tmp;
10632
10633 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10634
10635 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10636
0853723b 10637 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
96b7dfb7 10638 skylake_get_ddi_pll(dev_priv, port, pipe_config);
e2d214ae 10639 else if (IS_BROXTON(dev_priv))
3760b59c 10640 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10641 else
10642 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10643
8106ddbd
ACO
10644 pll = pipe_config->shared_dpll;
10645 if (pll) {
2edd6443
ACO
10646 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10647 &pipe_config->dpll_hw_state));
d452c5b6
DV
10648 }
10649
26804afd
DV
10650 /*
10651 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10652 * DDI E. So just check whether this pipe is wired to DDI E and whether
10653 * the PCH transcoder is on.
10654 */
6315b5d3 10655 if (INTEL_GEN(dev_priv) < 9 &&
ca370455 10656 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10657 pipe_config->has_pch_encoder = true;
10658
10659 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10660 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10661 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10662
10663 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10664 }
10665}
10666
0e8ffe1b 10667static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10668 struct intel_crtc_state *pipe_config)
0e8ffe1b 10669{
6315b5d3 10670 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1729050e
ID
10671 enum intel_display_power_domain power_domain;
10672 unsigned long power_domain_mask;
cf30429e 10673 bool active;
0e8ffe1b 10674
1729050e
ID
10675 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10676 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10677 return false;
1729050e
ID
10678 power_domain_mask = BIT(power_domain);
10679
8106ddbd 10680 pipe_config->shared_dpll = NULL;
c0d43d62 10681
cf30429e 10682 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10683
d7edc4e5
VS
10684 if (IS_BROXTON(dev_priv) &&
10685 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
10686 WARN_ON(active);
10687 active = true;
4d1de975
JN
10688 }
10689
cf30429e 10690 if (!active)
1729050e 10691 goto out;
0e8ffe1b 10692
d7edc4e5 10693 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
4d1de975
JN
10694 haswell_get_ddi_port_state(crtc, pipe_config);
10695 intel_get_pipe_timings(crtc, pipe_config);
10696 }
627eb5a3 10697
bc58be60 10698 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10699
05dc698c
LL
10700 pipe_config->gamma_mode =
10701 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10702
6315b5d3 10703 if (INTEL_GEN(dev_priv) >= 9) {
65edccce 10704 skl_init_scalers(dev_priv, crtc, pipe_config);
a1b2278e 10705
af99ceda
CK
10706 pipe_config->scaler_state.scaler_id = -1;
10707 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10708 }
10709
1729050e
ID
10710 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10711 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10712 power_domain_mask |= BIT(power_domain);
6315b5d3 10713 if (INTEL_GEN(dev_priv) >= 9)
bd2e244f 10714 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10715 else
1c132b44 10716 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10717 }
88adfff1 10718
772c2a51 10719 if (IS_HASWELL(dev_priv))
e59150dc
JB
10720 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10721 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10722
4d1de975
JN
10723 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10724 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10725 pipe_config->pixel_multiplier =
10726 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10727 } else {
10728 pipe_config->pixel_multiplier = 1;
10729 }
6c49f241 10730
1729050e
ID
10731out:
10732 for_each_power_domain(power_domain, power_domain_mask)
10733 intel_display_power_put(dev_priv, power_domain);
10734
cf30429e 10735 return active;
0e8ffe1b
DV
10736}
10737
55a08b3f
ML
10738static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10739 const struct intel_plane_state *plane_state)
560b85bb
CW
10740{
10741 struct drm_device *dev = crtc->dev;
fac5e23e 10742 struct drm_i915_private *dev_priv = to_i915(dev);
560b85bb 10743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10744 uint32_t cntl = 0, size = 0;
560b85bb 10745
936e71e3 10746 if (plane_state && plane_state->base.visible) {
55a08b3f
ML
10747 unsigned int width = plane_state->base.crtc_w;
10748 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10749 unsigned int stride = roundup_pow_of_two(width) * 4;
10750
10751 switch (stride) {
10752 default:
10753 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10754 width, stride);
10755 stride = 256;
10756 /* fallthrough */
10757 case 256:
10758 case 512:
10759 case 1024:
10760 case 2048:
10761 break;
4b0e333e
CW
10762 }
10763
dc41c154
VS
10764 cntl |= CURSOR_ENABLE |
10765 CURSOR_GAMMA_ENABLE |
10766 CURSOR_FORMAT_ARGB |
10767 CURSOR_STRIDE(stride);
10768
10769 size = (height << 12) | width;
4b0e333e 10770 }
560b85bb 10771
dc41c154
VS
10772 if (intel_crtc->cursor_cntl != 0 &&
10773 (intel_crtc->cursor_base != base ||
10774 intel_crtc->cursor_size != size ||
10775 intel_crtc->cursor_cntl != cntl)) {
10776 /* On these chipsets we can only modify the base/size/stride
10777 * whilst the cursor is disabled.
10778 */
0b87c24e
VS
10779 I915_WRITE(CURCNTR(PIPE_A), 0);
10780 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10781 intel_crtc->cursor_cntl = 0;
4b0e333e 10782 }
560b85bb 10783
99d1f387 10784 if (intel_crtc->cursor_base != base) {
0b87c24e 10785 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10786 intel_crtc->cursor_base = base;
10787 }
4726e0b0 10788
dc41c154
VS
10789 if (intel_crtc->cursor_size != size) {
10790 I915_WRITE(CURSIZE, size);
10791 intel_crtc->cursor_size = size;
4b0e333e 10792 }
560b85bb 10793
4b0e333e 10794 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10795 I915_WRITE(CURCNTR(PIPE_A), cntl);
10796 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10797 intel_crtc->cursor_cntl = cntl;
560b85bb 10798 }
560b85bb
CW
10799}
10800
55a08b3f
ML
10801static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10802 const struct intel_plane_state *plane_state)
65a21cd6
JB
10803{
10804 struct drm_device *dev = crtc->dev;
fac5e23e 10805 struct drm_i915_private *dev_priv = to_i915(dev);
65a21cd6
JB
10806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10807 int pipe = intel_crtc->pipe;
663f3122 10808 uint32_t cntl = 0;
4b0e333e 10809
936e71e3 10810 if (plane_state && plane_state->base.visible) {
4b0e333e 10811 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10812 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10813 case 64:
10814 cntl |= CURSOR_MODE_64_ARGB_AX;
10815 break;
10816 case 128:
10817 cntl |= CURSOR_MODE_128_ARGB_AX;
10818 break;
10819 case 256:
10820 cntl |= CURSOR_MODE_256_ARGB_AX;
10821 break;
10822 default:
55a08b3f 10823 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10824 return;
65a21cd6 10825 }
4b0e333e 10826 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10827
4f8036a2 10828 if (HAS_DDI(dev_priv))
47bf17a7 10829 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10830
f22aa143 10831 if (plane_state->base.rotation & DRM_ROTATE_180)
55a08b3f
ML
10832 cntl |= CURSOR_ROTATE_180;
10833 }
4398ad45 10834
4b0e333e
CW
10835 if (intel_crtc->cursor_cntl != cntl) {
10836 I915_WRITE(CURCNTR(pipe), cntl);
10837 POSTING_READ(CURCNTR(pipe));
10838 intel_crtc->cursor_cntl = cntl;
65a21cd6 10839 }
4b0e333e 10840
65a21cd6 10841 /* and commit changes on next vblank */
5efb3e28
VS
10842 I915_WRITE(CURBASE(pipe), base);
10843 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10844
10845 intel_crtc->cursor_base = base;
65a21cd6
JB
10846}
10847
cda4b7d3 10848/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10849static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10850 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10851{
10852 struct drm_device *dev = crtc->dev;
fac5e23e 10853 struct drm_i915_private *dev_priv = to_i915(dev);
cda4b7d3
CW
10854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10855 int pipe = intel_crtc->pipe;
55a08b3f
ML
10856 u32 base = intel_crtc->cursor_addr;
10857 u32 pos = 0;
cda4b7d3 10858
55a08b3f
ML
10859 if (plane_state) {
10860 int x = plane_state->base.crtc_x;
10861 int y = plane_state->base.crtc_y;
cda4b7d3 10862
55a08b3f
ML
10863 if (x < 0) {
10864 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10865 x = -x;
10866 }
10867 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10868
55a08b3f
ML
10869 if (y < 0) {
10870 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10871 y = -y;
10872 }
10873 pos |= y << CURSOR_Y_SHIFT;
10874
10875 /* ILK+ do this automagically */
49cff963 10876 if (HAS_GMCH_DISPLAY(dev_priv) &&
f22aa143 10877 plane_state->base.rotation & DRM_ROTATE_180) {
55a08b3f
ML
10878 base += (plane_state->base.crtc_h *
10879 plane_state->base.crtc_w - 1) * 4;
10880 }
cda4b7d3 10881 }
cda4b7d3 10882
5efb3e28
VS
10883 I915_WRITE(CURPOS(pipe), pos);
10884
50a0bc90 10885 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
55a08b3f 10886 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10887 else
55a08b3f 10888 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10889}
10890
50a0bc90 10891static bool cursor_size_ok(struct drm_i915_private *dev_priv,
dc41c154
VS
10892 uint32_t width, uint32_t height)
10893{
10894 if (width == 0 || height == 0)
10895 return false;
10896
10897 /*
10898 * 845g/865g are special in that they are only limited by
10899 * the width of their cursors, the height is arbitrary up to
10900 * the precision of the register. Everything else requires
10901 * square cursors, limited to a few power-of-two sizes.
10902 */
50a0bc90 10903 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
dc41c154
VS
10904 if ((width & 63) != 0)
10905 return false;
10906
50a0bc90 10907 if (width > (IS_845G(dev_priv) ? 64 : 512))
dc41c154
VS
10908 return false;
10909
10910 if (height > 1023)
10911 return false;
10912 } else {
10913 switch (width | height) {
10914 case 256:
10915 case 128:
50a0bc90 10916 if (IS_GEN2(dev_priv))
dc41c154
VS
10917 return false;
10918 case 64:
10919 break;
10920 default:
10921 return false;
10922 }
10923 }
10924
10925 return true;
10926}
10927
79e53945
JB
10928/* VESA 640x480x72Hz mode to set on the pipe */
10929static struct drm_display_mode load_detect_mode = {
10930 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10931 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10932};
10933
a8bb6818
DV
10934struct drm_framebuffer *
10935__intel_framebuffer_create(struct drm_device *dev,
10936 struct drm_mode_fb_cmd2 *mode_cmd,
10937 struct drm_i915_gem_object *obj)
d2dff872
CW
10938{
10939 struct intel_framebuffer *intel_fb;
10940 int ret;
10941
10942 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10943 if (!intel_fb)
d2dff872 10944 return ERR_PTR(-ENOMEM);
d2dff872
CW
10945
10946 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10947 if (ret)
10948 goto err;
d2dff872
CW
10949
10950 return &intel_fb->base;
dcb1394e 10951
dd4916c5 10952err:
dd4916c5 10953 kfree(intel_fb);
dd4916c5 10954 return ERR_PTR(ret);
d2dff872
CW
10955}
10956
b5ea642a 10957static struct drm_framebuffer *
a8bb6818
DV
10958intel_framebuffer_create(struct drm_device *dev,
10959 struct drm_mode_fb_cmd2 *mode_cmd,
10960 struct drm_i915_gem_object *obj)
10961{
10962 struct drm_framebuffer *fb;
10963 int ret;
10964
10965 ret = i915_mutex_lock_interruptible(dev);
10966 if (ret)
10967 return ERR_PTR(ret);
10968 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10969 mutex_unlock(&dev->struct_mutex);
10970
10971 return fb;
10972}
10973
d2dff872
CW
10974static u32
10975intel_framebuffer_pitch_for_width(int width, int bpp)
10976{
10977 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10978 return ALIGN(pitch, 64);
10979}
10980
10981static u32
10982intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10983{
10984 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10985 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10986}
10987
10988static struct drm_framebuffer *
10989intel_framebuffer_create_for_mode(struct drm_device *dev,
10990 struct drm_display_mode *mode,
10991 int depth, int bpp)
10992{
dcb1394e 10993 struct drm_framebuffer *fb;
d2dff872 10994 struct drm_i915_gem_object *obj;
0fed39bd 10995 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 10996
d37cd8a8 10997 obj = i915_gem_object_create(dev,
d2dff872 10998 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
10999 if (IS_ERR(obj))
11000 return ERR_CAST(obj);
d2dff872
CW
11001
11002 mode_cmd.width = mode->hdisplay;
11003 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
11004 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
11005 bpp);
5ca0c34a 11006 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 11007
dcb1394e
LW
11008 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
11009 if (IS_ERR(fb))
f0cd5182 11010 i915_gem_object_put(obj);
dcb1394e
LW
11011
11012 return fb;
d2dff872
CW
11013}
11014
11015static struct drm_framebuffer *
11016mode_fits_in_fbdev(struct drm_device *dev,
11017 struct drm_display_mode *mode)
11018{
0695726e 11019#ifdef CONFIG_DRM_FBDEV_EMULATION
fac5e23e 11020 struct drm_i915_private *dev_priv = to_i915(dev);
d2dff872
CW
11021 struct drm_i915_gem_object *obj;
11022 struct drm_framebuffer *fb;
11023
4c0e5528 11024 if (!dev_priv->fbdev)
d2dff872
CW
11025 return NULL;
11026
4c0e5528 11027 if (!dev_priv->fbdev->fb)
d2dff872
CW
11028 return NULL;
11029
4c0e5528
DV
11030 obj = dev_priv->fbdev->fb->obj;
11031 BUG_ON(!obj);
11032
8bcd4553 11033 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
11034 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
11035 fb->bits_per_pixel))
d2dff872
CW
11036 return NULL;
11037
01f2c773 11038 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
11039 return NULL;
11040
edde3617 11041 drm_framebuffer_reference(fb);
d2dff872 11042 return fb;
4520f53a
DV
11043#else
11044 return NULL;
11045#endif
d2dff872
CW
11046}
11047
d3a40d1b
ACO
11048static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
11049 struct drm_crtc *crtc,
11050 struct drm_display_mode *mode,
11051 struct drm_framebuffer *fb,
11052 int x, int y)
11053{
11054 struct drm_plane_state *plane_state;
11055 int hdisplay, vdisplay;
11056 int ret;
11057
11058 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
11059 if (IS_ERR(plane_state))
11060 return PTR_ERR(plane_state);
11061
11062 if (mode)
11063 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11064 else
11065 hdisplay = vdisplay = 0;
11066
11067 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
11068 if (ret)
11069 return ret;
11070 drm_atomic_set_fb_for_plane(plane_state, fb);
11071 plane_state->crtc_x = 0;
11072 plane_state->crtc_y = 0;
11073 plane_state->crtc_w = hdisplay;
11074 plane_state->crtc_h = vdisplay;
11075 plane_state->src_x = x << 16;
11076 plane_state->src_y = y << 16;
11077 plane_state->src_w = hdisplay << 16;
11078 plane_state->src_h = vdisplay << 16;
11079
11080 return 0;
11081}
11082
d2434ab7 11083bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 11084 struct drm_display_mode *mode,
51fd371b
RC
11085 struct intel_load_detect_pipe *old,
11086 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
11087{
11088 struct intel_crtc *intel_crtc;
d2434ab7
DV
11089 struct intel_encoder *intel_encoder =
11090 intel_attached_encoder(connector);
79e53945 11091 struct drm_crtc *possible_crtc;
4ef69c7a 11092 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
11093 struct drm_crtc *crtc = NULL;
11094 struct drm_device *dev = encoder->dev;
0f0f74bc 11095 struct drm_i915_private *dev_priv = to_i915(dev);
94352cf9 11096 struct drm_framebuffer *fb;
51fd371b 11097 struct drm_mode_config *config = &dev->mode_config;
edde3617 11098 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 11099 struct drm_connector_state *connector_state;
4be07317 11100 struct intel_crtc_state *crtc_state;
51fd371b 11101 int ret, i = -1;
79e53945 11102
d2dff872 11103 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11104 connector->base.id, connector->name,
8e329a03 11105 encoder->base.id, encoder->name);
d2dff872 11106
edde3617
ML
11107 old->restore_state = NULL;
11108
51fd371b
RC
11109retry:
11110 ret = drm_modeset_lock(&config->connection_mutex, ctx);
11111 if (ret)
ad3c558f 11112 goto fail;
6e9f798d 11113
79e53945
JB
11114 /*
11115 * Algorithm gets a little messy:
7a5e4805 11116 *
79e53945
JB
11117 * - if the connector already has an assigned crtc, use it (but make
11118 * sure it's on first)
7a5e4805 11119 *
79e53945
JB
11120 * - try to find the first unused crtc that can drive this connector,
11121 * and use that if we find one
79e53945
JB
11122 */
11123
11124 /* See if we already have a CRTC for this connector */
edde3617
ML
11125 if (connector->state->crtc) {
11126 crtc = connector->state->crtc;
8261b191 11127
51fd371b 11128 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 11129 if (ret)
ad3c558f 11130 goto fail;
8261b191
CW
11131
11132 /* Make sure the crtc and connector are running */
edde3617 11133 goto found;
79e53945
JB
11134 }
11135
11136 /* Find an unused one (if possible) */
70e1e0ec 11137 for_each_crtc(dev, possible_crtc) {
79e53945
JB
11138 i++;
11139 if (!(encoder->possible_crtcs & (1 << i)))
11140 continue;
edde3617
ML
11141
11142 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
11143 if (ret)
11144 goto fail;
11145
11146 if (possible_crtc->state->enable) {
11147 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 11148 continue;
edde3617 11149 }
a459249c
VS
11150
11151 crtc = possible_crtc;
11152 break;
79e53945
JB
11153 }
11154
11155 /*
11156 * If we didn't find an unused CRTC, don't use any.
11157 */
11158 if (!crtc) {
7173188d 11159 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 11160 goto fail;
79e53945
JB
11161 }
11162
edde3617
ML
11163found:
11164 intel_crtc = to_intel_crtc(crtc);
11165
4d02e2de
DV
11166 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
11167 if (ret)
ad3c558f 11168 goto fail;
79e53945 11169
83a57153 11170 state = drm_atomic_state_alloc(dev);
edde3617
ML
11171 restore_state = drm_atomic_state_alloc(dev);
11172 if (!state || !restore_state) {
11173 ret = -ENOMEM;
11174 goto fail;
11175 }
83a57153
ACO
11176
11177 state->acquire_ctx = ctx;
edde3617 11178 restore_state->acquire_ctx = ctx;
83a57153 11179
944b0c76
ACO
11180 connector_state = drm_atomic_get_connector_state(state, connector);
11181 if (IS_ERR(connector_state)) {
11182 ret = PTR_ERR(connector_state);
11183 goto fail;
11184 }
11185
edde3617
ML
11186 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
11187 if (ret)
11188 goto fail;
944b0c76 11189
4be07317
ACO
11190 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
11191 if (IS_ERR(crtc_state)) {
11192 ret = PTR_ERR(crtc_state);
11193 goto fail;
11194 }
11195
49d6fa21 11196 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 11197
6492711d
CW
11198 if (!mode)
11199 mode = &load_detect_mode;
79e53945 11200
d2dff872
CW
11201 /* We need a framebuffer large enough to accommodate all accesses
11202 * that the plane may generate whilst we perform load detection.
11203 * We can not rely on the fbcon either being present (we get called
11204 * during its initialisation to detect all boot displays, or it may
11205 * not even exist) or that it is large enough to satisfy the
11206 * requested mode.
11207 */
94352cf9
DV
11208 fb = mode_fits_in_fbdev(dev, mode);
11209 if (fb == NULL) {
d2dff872 11210 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 11211 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
11212 } else
11213 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 11214 if (IS_ERR(fb)) {
d2dff872 11215 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 11216 goto fail;
79e53945 11217 }
79e53945 11218
d3a40d1b
ACO
11219 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
11220 if (ret)
11221 goto fail;
11222
edde3617
ML
11223 drm_framebuffer_unreference(fb);
11224
11225 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
11226 if (ret)
11227 goto fail;
11228
11229 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
11230 if (!ret)
11231 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
11232 if (!ret)
11233 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
11234 if (ret) {
11235 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
11236 goto fail;
11237 }
8c7b5ccb 11238
3ba86073
ML
11239 ret = drm_atomic_commit(state);
11240 if (ret) {
6492711d 11241 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 11242 goto fail;
79e53945 11243 }
edde3617
ML
11244
11245 old->restore_state = restore_state;
7173188d 11246
79e53945 11247 /* let the connector get through one full cycle before testing */
0f0f74bc 11248 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
7173188d 11249 return true;
412b61d8 11250
ad3c558f 11251fail:
7fb71c8f
CW
11252 if (state) {
11253 drm_atomic_state_put(state);
11254 state = NULL;
11255 }
11256 if (restore_state) {
11257 drm_atomic_state_put(restore_state);
11258 restore_state = NULL;
11259 }
83a57153 11260
51fd371b
RC
11261 if (ret == -EDEADLK) {
11262 drm_modeset_backoff(ctx);
11263 goto retry;
11264 }
11265
412b61d8 11266 return false;
79e53945
JB
11267}
11268
d2434ab7 11269void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
11270 struct intel_load_detect_pipe *old,
11271 struct drm_modeset_acquire_ctx *ctx)
79e53945 11272{
d2434ab7
DV
11273 struct intel_encoder *intel_encoder =
11274 intel_attached_encoder(connector);
4ef69c7a 11275 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 11276 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 11277 int ret;
79e53945 11278
d2dff872 11279 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 11280 connector->base.id, connector->name,
8e329a03 11281 encoder->base.id, encoder->name);
d2dff872 11282
edde3617 11283 if (!state)
0622a53c 11284 return;
79e53945 11285
edde3617 11286 ret = drm_atomic_commit(state);
0853695c 11287 if (ret)
edde3617 11288 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
0853695c 11289 drm_atomic_state_put(state);
79e53945
JB
11290}
11291
da4a1efa 11292static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 11293 const struct intel_crtc_state *pipe_config)
da4a1efa 11294{
fac5e23e 11295 struct drm_i915_private *dev_priv = to_i915(dev);
da4a1efa
VS
11296 u32 dpll = pipe_config->dpll_hw_state.dpll;
11297
11298 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 11299 return dev_priv->vbt.lvds_ssc_freq;
6e266956 11300 else if (HAS_PCH_SPLIT(dev_priv))
da4a1efa 11301 return 120000;
5db94019 11302 else if (!IS_GEN2(dev_priv))
da4a1efa
VS
11303 return 96000;
11304 else
11305 return 48000;
11306}
11307
79e53945 11308/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 11309static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 11310 struct intel_crtc_state *pipe_config)
79e53945 11311{
f1f644dc 11312 struct drm_device *dev = crtc->base.dev;
fac5e23e 11313 struct drm_i915_private *dev_priv = to_i915(dev);
f1f644dc 11314 int pipe = pipe_config->cpu_transcoder;
293623f7 11315 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 11316 u32 fp;
9e2c8475 11317 struct dpll clock;
dccbea3b 11318 int port_clock;
da4a1efa 11319 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
11320
11321 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 11322 fp = pipe_config->dpll_hw_state.fp0;
79e53945 11323 else
293623f7 11324 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
11325
11326 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9b1e14f4 11327 if (IS_PINEVIEW(dev_priv)) {
f2b115e6
AJ
11328 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
11329 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
11330 } else {
11331 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
11332 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
11333 }
11334
5db94019 11335 if (!IS_GEN2(dev_priv)) {
9b1e14f4 11336 if (IS_PINEVIEW(dev_priv))
f2b115e6
AJ
11337 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
11338 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
11339 else
11340 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
11341 DPLL_FPA01_P1_POST_DIV_SHIFT);
11342
11343 switch (dpll & DPLL_MODE_MASK) {
11344 case DPLLB_MODE_DAC_SERIAL:
11345 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
11346 5 : 10;
11347 break;
11348 case DPLLB_MODE_LVDS:
11349 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
11350 7 : 14;
11351 break;
11352 default:
28c97730 11353 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 11354 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 11355 return;
79e53945
JB
11356 }
11357
9b1e14f4 11358 if (IS_PINEVIEW(dev_priv))
dccbea3b 11359 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 11360 else
dccbea3b 11361 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 11362 } else {
50a0bc90 11363 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
b1c560d1 11364 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
11365
11366 if (is_lvds) {
11367 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
11368 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
11369
11370 if (lvds & LVDS_CLKB_POWER_UP)
11371 clock.p2 = 7;
11372 else
11373 clock.p2 = 14;
79e53945
JB
11374 } else {
11375 if (dpll & PLL_P1_DIVIDE_BY_TWO)
11376 clock.p1 = 2;
11377 else {
11378 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
11379 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
11380 }
11381 if (dpll & PLL_P2_DIVIDE_BY_4)
11382 clock.p2 = 4;
11383 else
11384 clock.p2 = 2;
79e53945 11385 }
da4a1efa 11386
dccbea3b 11387 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
11388 }
11389
18442d08
VS
11390 /*
11391 * This value includes pixel_multiplier. We will use
241bfc38 11392 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
11393 * encoder's get_config() function.
11394 */
dccbea3b 11395 pipe_config->port_clock = port_clock;
f1f644dc
JB
11396}
11397
6878da05
VS
11398int intel_dotclock_calculate(int link_freq,
11399 const struct intel_link_m_n *m_n)
f1f644dc 11400{
f1f644dc
JB
11401 /*
11402 * The calculation for the data clock is:
1041a02f 11403 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 11404 * But we want to avoid losing precison if possible, so:
1041a02f 11405 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
11406 *
11407 * and the link clock is simpler:
1041a02f 11408 * link_clock = (m * link_clock) / n
f1f644dc
JB
11409 */
11410
6878da05
VS
11411 if (!m_n->link_n)
11412 return 0;
f1f644dc 11413
6878da05
VS
11414 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
11415}
f1f644dc 11416
18442d08 11417static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 11418 struct intel_crtc_state *pipe_config)
6878da05 11419{
e3b247da 11420 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 11421
18442d08
VS
11422 /* read out port_clock from the DPLL */
11423 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 11424
f1f644dc 11425 /*
e3b247da
VS
11426 * In case there is an active pipe without active ports,
11427 * we may need some idea for the dotclock anyway.
11428 * Calculate one based on the FDI configuration.
79e53945 11429 */
2d112de7 11430 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 11431 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 11432 &pipe_config->fdi_m_n);
79e53945
JB
11433}
11434
11435/** Returns the currently programmed mode of the given pipe. */
11436struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
11437 struct drm_crtc *crtc)
11438{
fac5e23e 11439 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 11440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 11441 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 11442 struct drm_display_mode *mode;
3f36b937 11443 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
11444 int htot = I915_READ(HTOTAL(cpu_transcoder));
11445 int hsync = I915_READ(HSYNC(cpu_transcoder));
11446 int vtot = I915_READ(VTOTAL(cpu_transcoder));
11447 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 11448 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
11449
11450 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
11451 if (!mode)
11452 return NULL;
11453
3f36b937
TU
11454 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
11455 if (!pipe_config) {
11456 kfree(mode);
11457 return NULL;
11458 }
11459
f1f644dc
JB
11460 /*
11461 * Construct a pipe_config sufficient for getting the clock info
11462 * back out of crtc_clock_get.
11463 *
11464 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
11465 * to use a real value here instead.
11466 */
3f36b937
TU
11467 pipe_config->cpu_transcoder = (enum transcoder) pipe;
11468 pipe_config->pixel_multiplier = 1;
11469 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
11470 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
11471 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
11472 i9xx_crtc_clock_get(intel_crtc, pipe_config);
11473
11474 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
11475 mode->hdisplay = (htot & 0xffff) + 1;
11476 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
11477 mode->hsync_start = (hsync & 0xffff) + 1;
11478 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
11479 mode->vdisplay = (vtot & 0xffff) + 1;
11480 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
11481 mode->vsync_start = (vsync & 0xffff) + 1;
11482 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
11483
11484 drm_mode_set_name(mode);
79e53945 11485
3f36b937
TU
11486 kfree(pipe_config);
11487
79e53945
JB
11488 return mode;
11489}
11490
11491static void intel_crtc_destroy(struct drm_crtc *crtc)
11492{
11493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11494 struct drm_device *dev = crtc->dev;
51cbaf01 11495 struct intel_flip_work *work;
67e77c5a 11496
5e2d7afc 11497 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11498 work = intel_crtc->flip_work;
11499 intel_crtc->flip_work = NULL;
11500 spin_unlock_irq(&dev->event_lock);
67e77c5a 11501
5a21b665 11502 if (work) {
51cbaf01
ML
11503 cancel_work_sync(&work->mmio_work);
11504 cancel_work_sync(&work->unpin_work);
5a21b665 11505 kfree(work);
67e77c5a 11506 }
79e53945
JB
11507
11508 drm_crtc_cleanup(crtc);
67e77c5a 11509
79e53945
JB
11510 kfree(intel_crtc);
11511}
11512
6b95a207
KH
11513static void intel_unpin_work_fn(struct work_struct *__work)
11514{
51cbaf01
ML
11515 struct intel_flip_work *work =
11516 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11517 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11518 struct drm_device *dev = crtc->base.dev;
11519 struct drm_plane *primary = crtc->base.primary;
03f476e1 11520
5a21b665
DV
11521 if (is_mmio_work(work))
11522 flush_work(&work->mmio_work);
03f476e1 11523
5a21b665
DV
11524 mutex_lock(&dev->struct_mutex);
11525 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
f8c417cd 11526 i915_gem_object_put(work->pending_flip_obj);
5a21b665 11527 mutex_unlock(&dev->struct_mutex);
143f73b3 11528
e8a261ea
CW
11529 i915_gem_request_put(work->flip_queued_req);
11530
5748b6a1
CW
11531 intel_frontbuffer_flip_complete(to_i915(dev),
11532 to_intel_plane(primary)->frontbuffer_bit);
5a21b665
DV
11533 intel_fbc_post_update(crtc);
11534 drm_framebuffer_unreference(work->old_fb);
143f73b3 11535
5a21b665
DV
11536 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11537 atomic_dec(&crtc->unpin_work_count);
a6747b73 11538
5a21b665
DV
11539 kfree(work);
11540}
d9e86c0e 11541
5a21b665
DV
11542/* Is 'a' after or equal to 'b'? */
11543static bool g4x_flip_count_after_eq(u32 a, u32 b)
11544{
11545 return !((a - b) & 0x80000000);
11546}
143f73b3 11547
5a21b665
DV
11548static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11549 struct intel_flip_work *work)
11550{
11551 struct drm_device *dev = crtc->base.dev;
fac5e23e 11552 struct drm_i915_private *dev_priv = to_i915(dev);
143f73b3 11553
8af29b0c 11554 if (abort_flip_on_reset(crtc))
5a21b665 11555 return true;
143f73b3 11556
5a21b665
DV
11557 /*
11558 * The relevant registers doen't exist on pre-ctg.
11559 * As the flip done interrupt doesn't trigger for mmio
11560 * flips on gmch platforms, a flip count check isn't
11561 * really needed there. But since ctg has the registers,
11562 * include it in the check anyway.
11563 */
9beb5fea 11564 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
5a21b665 11565 return true;
b4a98e57 11566
5a21b665
DV
11567 /*
11568 * BDW signals flip done immediately if the plane
11569 * is disabled, even if the plane enable is already
11570 * armed to occur at the next vblank :(
11571 */
f99d7069 11572
5a21b665
DV
11573 /*
11574 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11575 * used the same base address. In that case the mmio flip might
11576 * have completed, but the CS hasn't even executed the flip yet.
11577 *
11578 * A flip count check isn't enough as the CS might have updated
11579 * the base address just after start of vblank, but before we
11580 * managed to process the interrupt. This means we'd complete the
11581 * CS flip too soon.
11582 *
11583 * Combining both checks should get us a good enough result. It may
11584 * still happen that the CS flip has been executed, but has not
11585 * yet actually completed. But in case the base address is the same
11586 * anyway, we don't really care.
11587 */
11588 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11589 crtc->flip_work->gtt_offset &&
11590 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11591 crtc->flip_work->flip_count);
11592}
b4a98e57 11593
5a21b665
DV
11594static bool
11595__pageflip_finished_mmio(struct intel_crtc *crtc,
11596 struct intel_flip_work *work)
11597{
11598 /*
11599 * MMIO work completes when vblank is different from
11600 * flip_queued_vblank.
11601 *
11602 * Reset counter value doesn't matter, this is handled by
11603 * i915_wait_request finishing early, so no need to handle
11604 * reset here.
11605 */
11606 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11607}
11608
51cbaf01
ML
11609
11610static bool pageflip_finished(struct intel_crtc *crtc,
11611 struct intel_flip_work *work)
11612{
11613 if (!atomic_read(&work->pending))
11614 return false;
11615
11616 smp_rmb();
11617
5a21b665
DV
11618 if (is_mmio_work(work))
11619 return __pageflip_finished_mmio(crtc, work);
11620 else
11621 return __pageflip_finished_cs(crtc, work);
11622}
11623
11624void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11625{
91c8a326 11626 struct drm_device *dev = &dev_priv->drm;
98187836 11627 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
11628 struct intel_flip_work *work;
11629 unsigned long flags;
11630
11631 /* Ignore early vblank irqs */
11632 if (!crtc)
11633 return;
11634
51cbaf01 11635 /*
5a21b665
DV
11636 * This is called both by irq handlers and the reset code (to complete
11637 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11638 */
5a21b665 11639 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11640 work = crtc->flip_work;
5a21b665
DV
11641
11642 if (work != NULL &&
11643 !is_mmio_work(work) &&
e2af48c6
VS
11644 pageflip_finished(crtc, work))
11645 page_flip_completed(crtc);
5a21b665
DV
11646
11647 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11648}
11649
51cbaf01 11650void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11651{
91c8a326 11652 struct drm_device *dev = &dev_priv->drm;
98187836 11653 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
51cbaf01 11654 struct intel_flip_work *work;
6b95a207
KH
11655 unsigned long flags;
11656
5251f04e
ML
11657 /* Ignore early vblank irqs */
11658 if (!crtc)
11659 return;
f326038a
DV
11660
11661 /*
11662 * This is called both by irq handlers and the reset code (to complete
11663 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11664 */
6b95a207 11665 spin_lock_irqsave(&dev->event_lock, flags);
e2af48c6 11666 work = crtc->flip_work;
5251f04e 11667
5a21b665
DV
11668 if (work != NULL &&
11669 is_mmio_work(work) &&
e2af48c6
VS
11670 pageflip_finished(crtc, work))
11671 page_flip_completed(crtc);
5251f04e 11672
6b95a207
KH
11673 spin_unlock_irqrestore(&dev->event_lock, flags);
11674}
11675
5a21b665
DV
11676static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11677 struct intel_flip_work *work)
84c33a64 11678{
5a21b665 11679 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11680
5a21b665
DV
11681 /* Ensure that the work item is consistent when activating it ... */
11682 smp_mb__before_atomic();
11683 atomic_set(&work->pending, 1);
11684}
a6747b73 11685
5a21b665
DV
11686static int intel_gen2_queue_flip(struct drm_device *dev,
11687 struct drm_crtc *crtc,
11688 struct drm_framebuffer *fb,
11689 struct drm_i915_gem_object *obj,
11690 struct drm_i915_gem_request *req,
11691 uint32_t flags)
11692{
7e37f889 11693 struct intel_ring *ring = req->ring;
5a21b665
DV
11694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11695 u32 flip_mask;
11696 int ret;
143f73b3 11697
5a21b665
DV
11698 ret = intel_ring_begin(req, 6);
11699 if (ret)
11700 return ret;
143f73b3 11701
5a21b665
DV
11702 /* Can't queue multiple flips, so wait for the previous
11703 * one to finish before executing the next.
11704 */
11705 if (intel_crtc->plane)
11706 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11707 else
11708 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11709 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11710 intel_ring_emit(ring, MI_NOOP);
11711 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11712 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11713 intel_ring_emit(ring, fb->pitches[0]);
11714 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11715 intel_ring_emit(ring, 0); /* aux display base address, unused */
143f73b3 11716
5a21b665
DV
11717 return 0;
11718}
84c33a64 11719
5a21b665
DV
11720static int intel_gen3_queue_flip(struct drm_device *dev,
11721 struct drm_crtc *crtc,
11722 struct drm_framebuffer *fb,
11723 struct drm_i915_gem_object *obj,
11724 struct drm_i915_gem_request *req,
11725 uint32_t flags)
11726{
7e37f889 11727 struct intel_ring *ring = req->ring;
5a21b665
DV
11728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11729 u32 flip_mask;
11730 int ret;
d55dbd06 11731
5a21b665
DV
11732 ret = intel_ring_begin(req, 6);
11733 if (ret)
11734 return ret;
d55dbd06 11735
5a21b665
DV
11736 if (intel_crtc->plane)
11737 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11738 else
11739 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
b5321f30
CW
11740 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11741 intel_ring_emit(ring, MI_NOOP);
11742 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5a21b665 11743 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11744 intel_ring_emit(ring, fb->pitches[0]);
11745 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11746 intel_ring_emit(ring, MI_NOOP);
fd8e058a 11747
5a21b665
DV
11748 return 0;
11749}
84c33a64 11750
5a21b665
DV
11751static int intel_gen4_queue_flip(struct drm_device *dev,
11752 struct drm_crtc *crtc,
11753 struct drm_framebuffer *fb,
11754 struct drm_i915_gem_object *obj,
11755 struct drm_i915_gem_request *req,
11756 uint32_t flags)
11757{
7e37f889 11758 struct intel_ring *ring = req->ring;
fac5e23e 11759 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11761 uint32_t pf, pipesrc;
11762 int ret;
143f73b3 11763
5a21b665
DV
11764 ret = intel_ring_begin(req, 4);
11765 if (ret)
11766 return ret;
143f73b3 11767
5a21b665
DV
11768 /* i965+ uses the linear or tiled offsets from the
11769 * Display Registers (which do not change across a page-flip)
11770 * so we need only reprogram the base address.
11771 */
b5321f30 11772 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11773 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
b5321f30
CW
11774 intel_ring_emit(ring, fb->pitches[0]);
11775 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
bae781b2 11776 intel_fb_modifier_to_tiling(fb->modifier));
5a21b665
DV
11777
11778 /* XXX Enabling the panel-fitter across page-flip is so far
11779 * untested on non-native modes, so ignore it for now.
11780 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11781 */
11782 pf = 0;
11783 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11784 intel_ring_emit(ring, pf | pipesrc);
143f73b3 11785
5a21b665 11786 return 0;
8c9f3aaf
JB
11787}
11788
5a21b665
DV
11789static int intel_gen6_queue_flip(struct drm_device *dev,
11790 struct drm_crtc *crtc,
11791 struct drm_framebuffer *fb,
11792 struct drm_i915_gem_object *obj,
11793 struct drm_i915_gem_request *req,
11794 uint32_t flags)
da20eabd 11795{
7e37f889 11796 struct intel_ring *ring = req->ring;
fac5e23e 11797 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11799 uint32_t pf, pipesrc;
11800 int ret;
d21fbe87 11801
5a21b665
DV
11802 ret = intel_ring_begin(req, 4);
11803 if (ret)
11804 return ret;
92826fcd 11805
b5321f30 11806 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5a21b665 11807 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
72618ebf 11808 intel_ring_emit(ring, fb->pitches[0] |
bae781b2 11809 intel_fb_modifier_to_tiling(fb->modifier));
b5321f30 11810 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
92826fcd 11811
5a21b665
DV
11812 /* Contrary to the suggestions in the documentation,
11813 * "Enable Panel Fitter" does not seem to be required when page
11814 * flipping with a non-native mode, and worse causes a normal
11815 * modeset to fail.
11816 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11817 */
11818 pf = 0;
11819 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
b5321f30 11820 intel_ring_emit(ring, pf | pipesrc);
7809e5ae 11821
5a21b665 11822 return 0;
7809e5ae
MR
11823}
11824
5a21b665
DV
11825static int intel_gen7_queue_flip(struct drm_device *dev,
11826 struct drm_crtc *crtc,
11827 struct drm_framebuffer *fb,
11828 struct drm_i915_gem_object *obj,
11829 struct drm_i915_gem_request *req,
11830 uint32_t flags)
d21fbe87 11831{
5db94019 11832 struct drm_i915_private *dev_priv = to_i915(dev);
7e37f889 11833 struct intel_ring *ring = req->ring;
5a21b665
DV
11834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11835 uint32_t plane_bit = 0;
11836 int len, ret;
d21fbe87 11837
5a21b665
DV
11838 switch (intel_crtc->plane) {
11839 case PLANE_A:
11840 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11841 break;
11842 case PLANE_B:
11843 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11844 break;
11845 case PLANE_C:
11846 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11847 break;
11848 default:
11849 WARN_ONCE(1, "unknown plane in flip command\n");
11850 return -ENODEV;
11851 }
11852
11853 len = 4;
b5321f30 11854 if (req->engine->id == RCS) {
5a21b665
DV
11855 len += 6;
11856 /*
11857 * On Gen 8, SRM is now taking an extra dword to accommodate
11858 * 48bits addresses, and we need a NOOP for the batch size to
11859 * stay even.
11860 */
5db94019 11861 if (IS_GEN8(dev_priv))
5a21b665
DV
11862 len += 2;
11863 }
11864
11865 /*
11866 * BSpec MI_DISPLAY_FLIP for IVB:
11867 * "The full packet must be contained within the same cache line."
11868 *
11869 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11870 * cacheline, if we ever start emitting more commands before
11871 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11872 * then do the cacheline alignment, and finally emit the
11873 * MI_DISPLAY_FLIP.
11874 */
11875 ret = intel_ring_cacheline_align(req);
11876 if (ret)
11877 return ret;
11878
11879 ret = intel_ring_begin(req, len);
11880 if (ret)
11881 return ret;
11882
11883 /* Unmask the flip-done completion message. Note that the bspec says that
11884 * we should do this for both the BCS and RCS, and that we must not unmask
11885 * more than one flip event at any time (or ensure that one flip message
11886 * can be sent by waiting for flip-done prior to queueing new flips).
11887 * Experimentation says that BCS works despite DERRMR masking all
11888 * flip-done completion events and that unmasking all planes at once
11889 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11890 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11891 */
b5321f30
CW
11892 if (req->engine->id == RCS) {
11893 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11894 intel_ring_emit_reg(ring, DERRMR);
11895 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
5a21b665
DV
11896 DERRMR_PIPEB_PRI_FLIP_DONE |
11897 DERRMR_PIPEC_PRI_FLIP_DONE));
5db94019 11898 if (IS_GEN8(dev_priv))
b5321f30 11899 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
5a21b665
DV
11900 MI_SRM_LRM_GLOBAL_GTT);
11901 else
b5321f30 11902 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
5a21b665 11903 MI_SRM_LRM_GLOBAL_GTT);
b5321f30 11904 intel_ring_emit_reg(ring, DERRMR);
bde13ebd
CW
11905 intel_ring_emit(ring,
11906 i915_ggtt_offset(req->engine->scratch) + 256);
5db94019 11907 if (IS_GEN8(dev_priv)) {
b5321f30
CW
11908 intel_ring_emit(ring, 0);
11909 intel_ring_emit(ring, MI_NOOP);
5a21b665
DV
11910 }
11911 }
11912
b5321f30 11913 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
72618ebf 11914 intel_ring_emit(ring, fb->pitches[0] |
bae781b2 11915 intel_fb_modifier_to_tiling(fb->modifier));
b5321f30
CW
11916 intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
11917 intel_ring_emit(ring, (MI_NOOP));
5a21b665
DV
11918
11919 return 0;
11920}
11921
11922static bool use_mmio_flip(struct intel_engine_cs *engine,
11923 struct drm_i915_gem_object *obj)
11924{
11925 /*
11926 * This is not being used for older platforms, because
11927 * non-availability of flip done interrupt forces us to use
11928 * CS flips. Older platforms derive flip done using some clever
11929 * tricks involving the flip_pending status bits and vblank irqs.
11930 * So using MMIO flips there would disrupt this mechanism.
11931 */
11932
11933 if (engine == NULL)
11934 return true;
11935
11936 if (INTEL_GEN(engine->i915) < 5)
11937 return false;
11938
11939 if (i915.use_mmio_flip < 0)
11940 return false;
11941 else if (i915.use_mmio_flip > 0)
11942 return true;
11943 else if (i915.enable_execlists)
11944 return true;
c37efb99 11945
d07f0e59 11946 return engine != i915_gem_object_last_write_engine(obj);
5a21b665
DV
11947}
11948
11949static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11950 unsigned int rotation,
11951 struct intel_flip_work *work)
11952{
11953 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11954 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
11955 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11956 const enum pipe pipe = intel_crtc->pipe;
d2196774 11957 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
5a21b665
DV
11958
11959 ctl = I915_READ(PLANE_CTL(pipe, 0));
11960 ctl &= ~PLANE_CTL_TILED_MASK;
bae781b2 11961 switch (fb->modifier) {
5a21b665
DV
11962 case DRM_FORMAT_MOD_NONE:
11963 break;
11964 case I915_FORMAT_MOD_X_TILED:
11965 ctl |= PLANE_CTL_TILED_X;
11966 break;
11967 case I915_FORMAT_MOD_Y_TILED:
11968 ctl |= PLANE_CTL_TILED_Y;
11969 break;
11970 case I915_FORMAT_MOD_Yf_TILED:
11971 ctl |= PLANE_CTL_TILED_YF;
11972 break;
11973 default:
bae781b2 11974 MISSING_CASE(fb->modifier);
5a21b665
DV
11975 }
11976
5a21b665
DV
11977 /*
11978 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11979 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11980 */
11981 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11982 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11983
11984 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11985 POSTING_READ(PLANE_SURF(pipe, 0));
11986}
11987
11988static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11989 struct intel_flip_work *work)
11990{
11991 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 11992 struct drm_i915_private *dev_priv = to_i915(dev);
72618ebf 11993 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
5a21b665
DV
11994 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11995 u32 dspcntr;
11996
11997 dspcntr = I915_READ(reg);
11998
bae781b2 11999 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
5a21b665
DV
12000 dspcntr |= DISPPLANE_TILED;
12001 else
12002 dspcntr &= ~DISPPLANE_TILED;
12003
12004 I915_WRITE(reg, dspcntr);
12005
12006 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
12007 POSTING_READ(DSPSURF(intel_crtc->plane));
12008}
12009
12010static void intel_mmio_flip_work_func(struct work_struct *w)
12011{
12012 struct intel_flip_work *work =
12013 container_of(w, struct intel_flip_work, mmio_work);
12014 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
12015 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12016 struct intel_framebuffer *intel_fb =
12017 to_intel_framebuffer(crtc->base.primary->fb);
12018 struct drm_i915_gem_object *obj = intel_fb->obj;
12019
d07f0e59 12020 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
5a21b665
DV
12021
12022 intel_pipe_update_start(crtc);
12023
12024 if (INTEL_GEN(dev_priv) >= 9)
12025 skl_do_mmio_flip(crtc, work->rotation, work);
12026 else
12027 /* use_mmio_flip() retricts MMIO flips to ilk+ */
12028 ilk_do_mmio_flip(crtc, work);
12029
12030 intel_pipe_update_end(crtc, work);
12031}
12032
12033static int intel_default_queue_flip(struct drm_device *dev,
12034 struct drm_crtc *crtc,
12035 struct drm_framebuffer *fb,
12036 struct drm_i915_gem_object *obj,
12037 struct drm_i915_gem_request *req,
12038 uint32_t flags)
12039{
12040 return -ENODEV;
12041}
12042
12043static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
12044 struct intel_crtc *intel_crtc,
12045 struct intel_flip_work *work)
12046{
12047 u32 addr, vblank;
12048
12049 if (!atomic_read(&work->pending))
12050 return false;
12051
12052 smp_rmb();
12053
12054 vblank = intel_crtc_get_vblank_counter(intel_crtc);
12055 if (work->flip_ready_vblank == 0) {
12056 if (work->flip_queued_req &&
f69a02c9 12057 !i915_gem_request_completed(work->flip_queued_req))
5a21b665
DV
12058 return false;
12059
12060 work->flip_ready_vblank = vblank;
12061 }
12062
12063 if (vblank - work->flip_ready_vblank < 3)
12064 return false;
12065
12066 /* Potential stall - if we see that the flip has happened,
12067 * assume a missed interrupt. */
12068 if (INTEL_GEN(dev_priv) >= 4)
12069 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
12070 else
12071 addr = I915_READ(DSPADDR(intel_crtc->plane));
12072
12073 /* There is a potential issue here with a false positive after a flip
12074 * to the same address. We could address this by checking for a
12075 * non-incrementing frame counter.
12076 */
12077 return addr == work->gtt_offset;
12078}
12079
12080void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
12081{
91c8a326 12082 struct drm_device *dev = &dev_priv->drm;
98187836 12083 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
5a21b665
DV
12084 struct intel_flip_work *work;
12085
12086 WARN_ON(!in_interrupt());
12087
12088 if (crtc == NULL)
12089 return;
12090
12091 spin_lock(&dev->event_lock);
e2af48c6 12092 work = crtc->flip_work;
5a21b665
DV
12093
12094 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12095 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
5a21b665
DV
12096 WARN_ONCE(1,
12097 "Kicking stuck page flip: queued at %d, now %d\n",
e2af48c6
VS
12098 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
12099 page_flip_completed(crtc);
5a21b665
DV
12100 work = NULL;
12101 }
12102
12103 if (work != NULL && !is_mmio_work(work) &&
e2af48c6 12104 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
5a21b665
DV
12105 intel_queue_rps_boost_for_request(work->flip_queued_req);
12106 spin_unlock(&dev->event_lock);
12107}
12108
12109static int intel_crtc_page_flip(struct drm_crtc *crtc,
12110 struct drm_framebuffer *fb,
12111 struct drm_pending_vblank_event *event,
12112 uint32_t page_flip_flags)
12113{
12114 struct drm_device *dev = crtc->dev;
fac5e23e 12115 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665
DV
12116 struct drm_framebuffer *old_fb = crtc->primary->fb;
12117 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12119 struct drm_plane *primary = crtc->primary;
12120 enum pipe pipe = intel_crtc->pipe;
12121 struct intel_flip_work *work;
12122 struct intel_engine_cs *engine;
12123 bool mmio_flip;
8e637178 12124 struct drm_i915_gem_request *request;
058d88c4 12125 struct i915_vma *vma;
5a21b665
DV
12126 int ret;
12127
12128 /*
12129 * drm_mode_page_flip_ioctl() should already catch this, but double
12130 * check to be safe. In the future we may enable pageflipping from
12131 * a disabled primary plane.
12132 */
12133 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
12134 return -EBUSY;
12135
12136 /* Can't change pixel format via MI display flips. */
12137 if (fb->pixel_format != crtc->primary->fb->pixel_format)
12138 return -EINVAL;
12139
12140 /*
12141 * TILEOFF/LINOFF registers can't be changed via MI display flips.
12142 * Note that pitch changes could also affect these register.
12143 */
6315b5d3 12144 if (INTEL_GEN(dev_priv) > 3 &&
5a21b665
DV
12145 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
12146 fb->pitches[0] != crtc->primary->fb->pitches[0]))
12147 return -EINVAL;
12148
12149 if (i915_terminally_wedged(&dev_priv->gpu_error))
12150 goto out_hang;
12151
12152 work = kzalloc(sizeof(*work), GFP_KERNEL);
12153 if (work == NULL)
12154 return -ENOMEM;
12155
12156 work->event = event;
12157 work->crtc = crtc;
12158 work->old_fb = old_fb;
12159 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12160
12161 ret = drm_crtc_vblank_get(crtc);
12162 if (ret)
12163 goto free_work;
12164
12165 /* We borrow the event spin lock for protecting flip_work */
12166 spin_lock_irq(&dev->event_lock);
12167 if (intel_crtc->flip_work) {
12168 /* Before declaring the flip queue wedged, check if
12169 * the hardware completed the operation behind our backs.
12170 */
12171 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
12172 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
12173 page_flip_completed(intel_crtc);
12174 } else {
12175 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
12176 spin_unlock_irq(&dev->event_lock);
12177
12178 drm_crtc_vblank_put(crtc);
12179 kfree(work);
12180 return -EBUSY;
12181 }
12182 }
12183 intel_crtc->flip_work = work;
12184 spin_unlock_irq(&dev->event_lock);
12185
12186 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12187 flush_workqueue(dev_priv->wq);
12188
12189 /* Reference the objects for the scheduled work. */
12190 drm_framebuffer_reference(work->old_fb);
5a21b665
DV
12191
12192 crtc->primary->fb = fb;
12193 update_state_fb(crtc->primary);
faf68d92 12194
25dc556a 12195 work->pending_flip_obj = i915_gem_object_get(obj);
5a21b665
DV
12196
12197 ret = i915_mutex_lock_interruptible(dev);
12198 if (ret)
12199 goto cleanup;
12200
8af29b0c
CW
12201 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
12202 if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
5a21b665 12203 ret = -EIO;
e411072d 12204 goto unlock;
5a21b665
DV
12205 }
12206
12207 atomic_inc(&intel_crtc->unpin_work_count);
12208
9beb5fea 12209 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
5a21b665
DV
12210 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
12211
920a14b2 12212 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3b3f1650 12213 engine = dev_priv->engine[BCS];
bae781b2 12214 if (fb->modifier != old_fb->modifier)
5a21b665
DV
12215 /* vlv: DISPLAY_FLIP fails to change tiling */
12216 engine = NULL;
fd6b8f43 12217 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
3b3f1650 12218 engine = dev_priv->engine[BCS];
6315b5d3 12219 } else if (INTEL_GEN(dev_priv) >= 7) {
d07f0e59 12220 engine = i915_gem_object_last_write_engine(obj);
5a21b665 12221 if (engine == NULL || engine->id != RCS)
3b3f1650 12222 engine = dev_priv->engine[BCS];
5a21b665 12223 } else {
3b3f1650 12224 engine = dev_priv->engine[RCS];
5a21b665
DV
12225 }
12226
12227 mmio_flip = use_mmio_flip(engine, obj);
12228
058d88c4
CW
12229 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
12230 if (IS_ERR(vma)) {
12231 ret = PTR_ERR(vma);
5a21b665 12232 goto cleanup_pending;
058d88c4 12233 }
5a21b665 12234
6687c906 12235 work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
5a21b665
DV
12236 work->gtt_offset += intel_crtc->dspaddr_offset;
12237 work->rotation = crtc->primary->state->rotation;
12238
1f061316
PZ
12239 /*
12240 * There's the potential that the next frame will not be compatible with
12241 * FBC, so we want to call pre_update() before the actual page flip.
12242 * The problem is that pre_update() caches some information about the fb
12243 * object, so we want to do this only after the object is pinned. Let's
12244 * be on the safe side and do this immediately before scheduling the
12245 * flip.
12246 */
12247 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
12248 to_intel_plane_state(primary->state));
12249
5a21b665
DV
12250 if (mmio_flip) {
12251 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
6277c8d0 12252 queue_work(system_unbound_wq, &work->mmio_work);
5a21b665 12253 } else {
8e637178
CW
12254 request = i915_gem_request_alloc(engine, engine->last_context);
12255 if (IS_ERR(request)) {
12256 ret = PTR_ERR(request);
12257 goto cleanup_unpin;
12258 }
12259
a2bc4695 12260 ret = i915_gem_request_await_object(request, obj, false);
8e637178
CW
12261 if (ret)
12262 goto cleanup_request;
12263
5a21b665
DV
12264 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
12265 page_flip_flags);
12266 if (ret)
8e637178 12267 goto cleanup_request;
5a21b665
DV
12268
12269 intel_mark_page_flip_active(intel_crtc, work);
12270
8e637178 12271 work->flip_queued_req = i915_gem_request_get(request);
5a21b665
DV
12272 i915_add_request_no_flush(request);
12273 }
12274
7a9e1025 12275 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
5a21b665
DV
12276 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
12277 to_intel_plane(primary)->frontbuffer_bit);
12278 mutex_unlock(&dev->struct_mutex);
12279
5748b6a1 12280 intel_frontbuffer_flip_prepare(to_i915(dev),
5a21b665
DV
12281 to_intel_plane(primary)->frontbuffer_bit);
12282
12283 trace_i915_flip_request(intel_crtc->plane, obj);
12284
12285 return 0;
12286
8e637178
CW
12287cleanup_request:
12288 i915_add_request_no_flush(request);
5a21b665
DV
12289cleanup_unpin:
12290 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
12291cleanup_pending:
5a21b665 12292 atomic_dec(&intel_crtc->unpin_work_count);
e411072d 12293unlock:
5a21b665
DV
12294 mutex_unlock(&dev->struct_mutex);
12295cleanup:
12296 crtc->primary->fb = old_fb;
12297 update_state_fb(crtc->primary);
12298
f0cd5182 12299 i915_gem_object_put(obj);
5a21b665
DV
12300 drm_framebuffer_unreference(work->old_fb);
12301
12302 spin_lock_irq(&dev->event_lock);
12303 intel_crtc->flip_work = NULL;
12304 spin_unlock_irq(&dev->event_lock);
12305
12306 drm_crtc_vblank_put(crtc);
12307free_work:
12308 kfree(work);
12309
12310 if (ret == -EIO) {
12311 struct drm_atomic_state *state;
12312 struct drm_plane_state *plane_state;
12313
12314out_hang:
12315 state = drm_atomic_state_alloc(dev);
12316 if (!state)
12317 return -ENOMEM;
12318 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
12319
12320retry:
12321 plane_state = drm_atomic_get_plane_state(state, primary);
12322 ret = PTR_ERR_OR_ZERO(plane_state);
12323 if (!ret) {
12324 drm_atomic_set_fb_for_plane(plane_state, fb);
12325
12326 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
12327 if (!ret)
12328 ret = drm_atomic_commit(state);
12329 }
12330
12331 if (ret == -EDEADLK) {
12332 drm_modeset_backoff(state->acquire_ctx);
12333 drm_atomic_state_clear(state);
12334 goto retry;
12335 }
12336
0853695c 12337 drm_atomic_state_put(state);
5a21b665
DV
12338
12339 if (ret == 0 && event) {
12340 spin_lock_irq(&dev->event_lock);
12341 drm_crtc_send_vblank_event(crtc, event);
12342 spin_unlock_irq(&dev->event_lock);
12343 }
12344 }
12345 return ret;
12346}
12347
12348
12349/**
12350 * intel_wm_need_update - Check whether watermarks need updating
12351 * @plane: drm plane
12352 * @state: new plane state
12353 *
12354 * Check current plane state versus the new one to determine whether
12355 * watermarks need to be recalculated.
12356 *
12357 * Returns true or false.
12358 */
12359static bool intel_wm_need_update(struct drm_plane *plane,
12360 struct drm_plane_state *state)
12361{
12362 struct intel_plane_state *new = to_intel_plane_state(state);
12363 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
12364
12365 /* Update watermarks on tiling or size changes. */
936e71e3 12366 if (new->base.visible != cur->base.visible)
5a21b665
DV
12367 return true;
12368
12369 if (!cur->base.fb || !new->base.fb)
12370 return false;
12371
bae781b2 12372 if (cur->base.fb->modifier != new->base.fb->modifier ||
5a21b665 12373 cur->base.rotation != new->base.rotation ||
936e71e3
VS
12374 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
12375 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
12376 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
12377 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
5a21b665
DV
12378 return true;
12379
12380 return false;
12381}
12382
12383static bool needs_scaling(struct intel_plane_state *state)
12384{
936e71e3
VS
12385 int src_w = drm_rect_width(&state->base.src) >> 16;
12386 int src_h = drm_rect_height(&state->base.src) >> 16;
12387 int dst_w = drm_rect_width(&state->base.dst);
12388 int dst_h = drm_rect_height(&state->base.dst);
5a21b665
DV
12389
12390 return (src_w != dst_w || src_h != dst_h);
12391}
d21fbe87 12392
da20eabd
ML
12393int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
12394 struct drm_plane_state *plane_state)
12395{
ab1d3a0e 12396 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
12397 struct drm_crtc *crtc = crtc_state->crtc;
12398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12399 struct drm_plane *plane = plane_state->plane;
12400 struct drm_device *dev = crtc->dev;
ed4a6a7c 12401 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
12402 struct intel_plane_state *old_plane_state =
12403 to_intel_plane_state(plane->state);
da20eabd
ML
12404 bool mode_changed = needs_modeset(crtc_state);
12405 bool was_crtc_enabled = crtc->state->active;
12406 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
12407 bool turn_off, turn_on, visible, was_visible;
12408 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 12409 int ret;
da20eabd 12410
55b8f2a7 12411 if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
da20eabd
ML
12412 ret = skl_update_scaler_plane(
12413 to_intel_crtc_state(crtc_state),
12414 to_intel_plane_state(plane_state));
12415 if (ret)
12416 return ret;
12417 }
12418
936e71e3
VS
12419 was_visible = old_plane_state->base.visible;
12420 visible = to_intel_plane_state(plane_state)->base.visible;
da20eabd
ML
12421
12422 if (!was_crtc_enabled && WARN_ON(was_visible))
12423 was_visible = false;
12424
35c08f43
ML
12425 /*
12426 * Visibility is calculated as if the crtc was on, but
12427 * after scaler setup everything depends on it being off
12428 * when the crtc isn't active.
f818ffea
VS
12429 *
12430 * FIXME this is wrong for watermarks. Watermarks should also
12431 * be computed as if the pipe would be active. Perhaps move
12432 * per-plane wm computation to the .check_plane() hook, and
12433 * only combine the results from all planes in the current place?
35c08f43
ML
12434 */
12435 if (!is_crtc_enabled)
936e71e3 12436 to_intel_plane_state(plane_state)->base.visible = visible = false;
da20eabd
ML
12437
12438 if (!was_visible && !visible)
12439 return 0;
12440
e8861675
ML
12441 if (fb != old_plane_state->base.fb)
12442 pipe_config->fb_changed = true;
12443
da20eabd
ML
12444 turn_off = was_visible && (!visible || mode_changed);
12445 turn_on = visible && (!was_visible || mode_changed);
12446
72660ce0 12447 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
12448 intel_crtc->base.base.id,
12449 intel_crtc->base.name,
72660ce0
VS
12450 plane->base.id, plane->name,
12451 fb ? fb->base.id : -1);
da20eabd 12452
72660ce0
VS
12453 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12454 plane->base.id, plane->name,
12455 was_visible, visible,
da20eabd
ML
12456 turn_off, turn_on, mode_changed);
12457
caed361d
VS
12458 if (turn_on) {
12459 pipe_config->update_wm_pre = true;
12460
12461 /* must disable cxsr around plane enable/disable */
12462 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12463 pipe_config->disable_cxsr = true;
12464 } else if (turn_off) {
12465 pipe_config->update_wm_post = true;
92826fcd 12466
852eb00d 12467 /* must disable cxsr around plane enable/disable */
e8861675 12468 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12469 pipe_config->disable_cxsr = true;
852eb00d 12470 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12471 /* FIXME bollocks */
12472 pipe_config->update_wm_pre = true;
12473 pipe_config->update_wm_post = true;
852eb00d 12474 }
da20eabd 12475
ed4a6a7c 12476 /* Pre-gen9 platforms need two-step watermark updates */
caed361d 12477 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
6315b5d3 12478 INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12479 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12480
8be6ca85 12481 if (visible || was_visible)
cd202f69 12482 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12483
31ae71fc
ML
12484 /*
12485 * WaCxSRDisabledForSpriteScaling:ivb
12486 *
12487 * cstate->update_wm was already set above, so this flag will
12488 * take effect when we commit and program watermarks.
12489 */
fd6b8f43 12490 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
31ae71fc
ML
12491 needs_scaling(to_intel_plane_state(plane_state)) &&
12492 !needs_scaling(old_plane_state))
12493 pipe_config->disable_lp_wm = true;
d21fbe87 12494
da20eabd
ML
12495 return 0;
12496}
12497
6d3a1ce7
ML
12498static bool encoders_cloneable(const struct intel_encoder *a,
12499 const struct intel_encoder *b)
12500{
12501 /* masks could be asymmetric, so check both ways */
12502 return a == b || (a->cloneable & (1 << b->type) &&
12503 b->cloneable & (1 << a->type));
12504}
12505
12506static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12507 struct intel_crtc *crtc,
12508 struct intel_encoder *encoder)
12509{
12510 struct intel_encoder *source_encoder;
12511 struct drm_connector *connector;
12512 struct drm_connector_state *connector_state;
12513 int i;
12514
12515 for_each_connector_in_state(state, connector, connector_state, i) {
12516 if (connector_state->crtc != &crtc->base)
12517 continue;
12518
12519 source_encoder =
12520 to_intel_encoder(connector_state->best_encoder);
12521 if (!encoders_cloneable(encoder, source_encoder))
12522 return false;
12523 }
12524
12525 return true;
12526}
12527
6d3a1ce7
ML
12528static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12529 struct drm_crtc_state *crtc_state)
12530{
cf5a15be 12531 struct drm_device *dev = crtc->dev;
fac5e23e 12532 struct drm_i915_private *dev_priv = to_i915(dev);
6d3a1ce7 12533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12534 struct intel_crtc_state *pipe_config =
12535 to_intel_crtc_state(crtc_state);
6d3a1ce7 12536 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12537 int ret;
6d3a1ce7
ML
12538 bool mode_changed = needs_modeset(crtc_state);
12539
852eb00d 12540 if (mode_changed && !crtc_state->active)
caed361d 12541 pipe_config->update_wm_post = true;
eddfcbcd 12542
ad421372
ML
12543 if (mode_changed && crtc_state->enable &&
12544 dev_priv->display.crtc_compute_clock &&
8106ddbd 12545 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12546 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12547 pipe_config);
12548 if (ret)
12549 return ret;
12550 }
12551
82cf435b
LL
12552 if (crtc_state->color_mgmt_changed) {
12553 ret = intel_color_check(crtc, crtc_state);
12554 if (ret)
12555 return ret;
e7852a4b
LL
12556
12557 /*
12558 * Changing color management on Intel hardware is
12559 * handled as part of planes update.
12560 */
12561 crtc_state->planes_changed = true;
82cf435b
LL
12562 }
12563
e435d6e5 12564 ret = 0;
86c8bbbe 12565 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12566 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12567 if (ret) {
12568 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12569 return ret;
12570 }
12571 }
12572
12573 if (dev_priv->display.compute_intermediate_wm &&
12574 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12575 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12576 return 0;
12577
12578 /*
12579 * Calculate 'intermediate' watermarks that satisfy both the
12580 * old state and the new state. We can program these
12581 * immediately.
12582 */
6315b5d3 12583 ret = dev_priv->display.compute_intermediate_wm(dev,
ed4a6a7c
MR
12584 intel_crtc,
12585 pipe_config);
12586 if (ret) {
12587 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12588 return ret;
ed4a6a7c 12589 }
e3d5457c
VS
12590 } else if (dev_priv->display.compute_intermediate_wm) {
12591 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12592 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12593 }
12594
6315b5d3 12595 if (INTEL_GEN(dev_priv) >= 9) {
e435d6e5
ML
12596 if (mode_changed)
12597 ret = skl_update_scaler_crtc(pipe_config);
12598
12599 if (!ret)
12600 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12601 pipe_config);
12602 }
12603
12604 return ret;
6d3a1ce7
ML
12605}
12606
65b38e0d 12607static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12608 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12609 .atomic_begin = intel_begin_crtc_commit,
12610 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12611 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12612};
12613
d29b2f9d
ACO
12614static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12615{
12616 struct intel_connector *connector;
12617
12618 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12619 if (connector->base.state->crtc)
12620 drm_connector_unreference(&connector->base);
12621
d29b2f9d
ACO
12622 if (connector->base.encoder) {
12623 connector->base.state->best_encoder =
12624 connector->base.encoder;
12625 connector->base.state->crtc =
12626 connector->base.encoder->crtc;
8863dc7f
DV
12627
12628 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12629 } else {
12630 connector->base.state->best_encoder = NULL;
12631 connector->base.state->crtc = NULL;
12632 }
12633 }
12634}
12635
050f7aeb 12636static void
eba905b2 12637connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12638 struct intel_crtc_state *pipe_config)
050f7aeb 12639{
6a2a5c5d 12640 const struct drm_display_info *info = &connector->base.display_info;
050f7aeb
DV
12641 int bpp = pipe_config->pipe_bpp;
12642
12643 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
6a2a5c5d
VS
12644 connector->base.base.id,
12645 connector->base.name);
050f7aeb
DV
12646
12647 /* Don't use an invalid EDID bpc value */
6a2a5c5d 12648 if (info->bpc != 0 && info->bpc * 3 < bpp) {
050f7aeb 12649 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
6a2a5c5d
VS
12650 bpp, info->bpc * 3);
12651 pipe_config->pipe_bpp = info->bpc * 3;
050f7aeb
DV
12652 }
12653
196f954e 12654 /* Clamp bpp to 8 on screens without EDID 1.4 */
6a2a5c5d 12655 if (info->bpc == 0 && bpp > 24) {
196f954e
MK
12656 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12657 bpp);
12658 pipe_config->pipe_bpp = 24;
050f7aeb
DV
12659 }
12660}
12661
4e53c2e0 12662static int
050f7aeb 12663compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12664 struct intel_crtc_state *pipe_config)
4e53c2e0 12665{
9beb5fea 12666 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1486017f 12667 struct drm_atomic_state *state;
da3ced29
ACO
12668 struct drm_connector *connector;
12669 struct drm_connector_state *connector_state;
1486017f 12670 int bpp, i;
4e53c2e0 12671
9beb5fea
TU
12672 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
12673 IS_CHERRYVIEW(dev_priv)))
4e53c2e0 12674 bpp = 10*3;
9beb5fea 12675 else if (INTEL_GEN(dev_priv) >= 5)
d328c9d7
DV
12676 bpp = 12*3;
12677 else
12678 bpp = 8*3;
12679
4e53c2e0 12680
4e53c2e0
DV
12681 pipe_config->pipe_bpp = bpp;
12682
1486017f
ACO
12683 state = pipe_config->base.state;
12684
4e53c2e0 12685 /* Clamp display bpp to EDID value */
da3ced29
ACO
12686 for_each_connector_in_state(state, connector, connector_state, i) {
12687 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12688 continue;
12689
da3ced29
ACO
12690 connected_sink_compute_bpp(to_intel_connector(connector),
12691 pipe_config);
4e53c2e0
DV
12692 }
12693
12694 return bpp;
12695}
12696
644db711
DV
12697static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12698{
12699 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12700 "type: 0x%x flags: 0x%x\n",
1342830c 12701 mode->crtc_clock,
644db711
DV
12702 mode->crtc_hdisplay, mode->crtc_hsync_start,
12703 mode->crtc_hsync_end, mode->crtc_htotal,
12704 mode->crtc_vdisplay, mode->crtc_vsync_start,
12705 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12706}
12707
f6982332
TU
12708static inline void
12709intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
a4309657 12710 unsigned int lane_count, struct intel_link_m_n *m_n)
f6982332 12711{
a4309657
TU
12712 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12713 id, lane_count,
f6982332
TU
12714 m_n->gmch_m, m_n->gmch_n,
12715 m_n->link_m, m_n->link_n, m_n->tu);
12716}
12717
c0b03411 12718static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12719 struct intel_crtc_state *pipe_config,
c0b03411
DV
12720 const char *context)
12721{
6a60cd87 12722 struct drm_device *dev = crtc->base.dev;
4f8036a2 12723 struct drm_i915_private *dev_priv = to_i915(dev);
6a60cd87
CK
12724 struct drm_plane *plane;
12725 struct intel_plane *intel_plane;
12726 struct intel_plane_state *state;
12727 struct drm_framebuffer *fb;
12728
66766e4f
TU
12729 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
12730 crtc->base.base.id, crtc->base.name, context);
c0b03411 12731
2c89429e
TU
12732 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
12733 transcoder_name(pipe_config->cpu_transcoder),
c0b03411 12734 pipe_config->pipe_bpp, pipe_config->dither);
a4309657
TU
12735
12736 if (pipe_config->has_pch_encoder)
12737 intel_dump_m_n_config(pipe_config, "fdi",
12738 pipe_config->fdi_lanes,
12739 &pipe_config->fdi_m_n);
f6982332
TU
12740
12741 if (intel_crtc_has_dp_encoder(pipe_config)) {
a4309657
TU
12742 intel_dump_m_n_config(pipe_config, "dp m_n",
12743 pipe_config->lane_count, &pipe_config->dp_m_n);
d806e682
TU
12744 if (pipe_config->has_drrs)
12745 intel_dump_m_n_config(pipe_config, "dp m2_n2",
12746 pipe_config->lane_count,
12747 &pipe_config->dp_m2_n2);
f6982332 12748 }
b95af8be 12749
55072d19 12750 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
2c89429e 12751 pipe_config->has_audio, pipe_config->has_infoframe);
55072d19 12752
c0b03411 12753 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12754 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12755 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12756 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12757 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
2c89429e
TU
12758 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
12759 pipe_config->port_clock,
37327abd 12760 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
dd2f616d
TU
12761
12762 if (INTEL_GEN(dev_priv) >= 9)
12763 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12764 crtc->num_scalers,
12765 pipe_config->scaler_state.scaler_users,
12766 pipe_config->scaler_state.scaler_id);
a74f8375
TU
12767
12768 if (HAS_GMCH_DISPLAY(dev_priv))
12769 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12770 pipe_config->gmch_pfit.control,
12771 pipe_config->gmch_pfit.pgm_ratios,
12772 pipe_config->gmch_pfit.lvds_border_bits);
12773 else
12774 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
12775 pipe_config->pch_pfit.pos,
12776 pipe_config->pch_pfit.size,
08c4d7fc 12777 enableddisabled(pipe_config->pch_pfit.enabled));
a74f8375 12778
2c89429e
TU
12779 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
12780 pipe_config->ips_enabled, pipe_config->double_wide);
6a60cd87 12781
e2d214ae 12782 if (IS_BROXTON(dev_priv)) {
c856052a 12783 DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12784 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12785 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6 12786 pipe_config->dpll_hw_state.ebb0,
05712c15 12787 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12788 pipe_config->dpll_hw_state.pll0,
12789 pipe_config->dpll_hw_state.pll1,
12790 pipe_config->dpll_hw_state.pll2,
12791 pipe_config->dpll_hw_state.pll3,
12792 pipe_config->dpll_hw_state.pll6,
12793 pipe_config->dpll_hw_state.pll8,
05712c15 12794 pipe_config->dpll_hw_state.pll9,
c8453338 12795 pipe_config->dpll_hw_state.pll10,
415ff0f6 12796 pipe_config->dpll_hw_state.pcsdw12);
0853723b 12797 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
c856052a 12798 DRM_DEBUG_KMS("dpll_hw_state: "
415ff0f6 12799 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
415ff0f6
TU
12800 pipe_config->dpll_hw_state.ctrl1,
12801 pipe_config->dpll_hw_state.cfgcr1,
12802 pipe_config->dpll_hw_state.cfgcr2);
4f8036a2 12803 } else if (HAS_DDI(dev_priv)) {
c856052a 12804 DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
00490c22
ML
12805 pipe_config->dpll_hw_state.wrpll,
12806 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12807 } else {
12808 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12809 "fp0: 0x%x, fp1: 0x%x\n",
12810 pipe_config->dpll_hw_state.dpll,
12811 pipe_config->dpll_hw_state.dpll_md,
12812 pipe_config->dpll_hw_state.fp0,
12813 pipe_config->dpll_hw_state.fp1);
12814 }
12815
6a60cd87
CK
12816 DRM_DEBUG_KMS("planes on this crtc\n");
12817 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
b3c11ac2 12818 struct drm_format_name_buf format_name;
6a60cd87
CK
12819 intel_plane = to_intel_plane(plane);
12820 if (intel_plane->pipe != crtc->pipe)
12821 continue;
12822
12823 state = to_intel_plane_state(plane->state);
12824 fb = state->base.fb;
12825 if (!fb) {
1d577e02
VS
12826 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12827 plane->base.id, plane->name, state->scaler_id);
6a60cd87
CK
12828 continue;
12829 }
12830
dd2f616d
TU
12831 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
12832 plane->base.id, plane->name,
b3c11ac2
EE
12833 fb->base.id, fb->width, fb->height,
12834 drm_get_format_name(fb->pixel_format, &format_name));
dd2f616d
TU
12835 if (INTEL_GEN(dev_priv) >= 9)
12836 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12837 state->scaler_id,
12838 state->base.src.x1 >> 16,
12839 state->base.src.y1 >> 16,
12840 drm_rect_width(&state->base.src) >> 16,
12841 drm_rect_height(&state->base.src) >> 16,
12842 state->base.dst.x1, state->base.dst.y1,
12843 drm_rect_width(&state->base.dst),
12844 drm_rect_height(&state->base.dst));
6a60cd87 12845 }
c0b03411
DV
12846}
12847
5448a00d 12848static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12849{
5448a00d 12850 struct drm_device *dev = state->dev;
da3ced29 12851 struct drm_connector *connector;
00f0b378 12852 unsigned int used_ports = 0;
477321e0 12853 unsigned int used_mst_ports = 0;
00f0b378
VS
12854
12855 /*
12856 * Walk the connector list instead of the encoder
12857 * list to detect the problem on ddi platforms
12858 * where there's just one encoder per digital port.
12859 */
0bff4858
VS
12860 drm_for_each_connector(connector, dev) {
12861 struct drm_connector_state *connector_state;
12862 struct intel_encoder *encoder;
12863
12864 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12865 if (!connector_state)
12866 connector_state = connector->state;
12867
5448a00d 12868 if (!connector_state->best_encoder)
00f0b378
VS
12869 continue;
12870
5448a00d
ACO
12871 encoder = to_intel_encoder(connector_state->best_encoder);
12872
12873 WARN_ON(!connector_state->crtc);
00f0b378
VS
12874
12875 switch (encoder->type) {
12876 unsigned int port_mask;
12877 case INTEL_OUTPUT_UNKNOWN:
4f8036a2 12878 if (WARN_ON(!HAS_DDI(to_i915(dev))))
00f0b378 12879 break;
cca0502b 12880 case INTEL_OUTPUT_DP:
00f0b378
VS
12881 case INTEL_OUTPUT_HDMI:
12882 case INTEL_OUTPUT_EDP:
12883 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12884
12885 /* the same port mustn't appear more than once */
12886 if (used_ports & port_mask)
12887 return false;
12888
12889 used_ports |= port_mask;
477321e0
VS
12890 break;
12891 case INTEL_OUTPUT_DP_MST:
12892 used_mst_ports |=
12893 1 << enc_to_mst(&encoder->base)->primary->port;
12894 break;
00f0b378
VS
12895 default:
12896 break;
12897 }
12898 }
12899
477321e0
VS
12900 /* can't mix MST and SST/HDMI on the same port */
12901 if (used_ports & used_mst_ports)
12902 return false;
12903
00f0b378
VS
12904 return true;
12905}
12906
83a57153
ACO
12907static void
12908clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12909{
12910 struct drm_crtc_state tmp_state;
663a3640 12911 struct intel_crtc_scaler_state scaler_state;
4978cc93 12912 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12913 struct intel_shared_dpll *shared_dpll;
c4e2d043 12914 bool force_thru;
83a57153 12915
7546a384
ACO
12916 /* FIXME: before the switch to atomic started, a new pipe_config was
12917 * kzalloc'd. Code that depends on any field being zero should be
12918 * fixed, so that the crtc_state can be safely duplicated. For now,
12919 * only fields that are know to not cause problems are preserved. */
12920
83a57153 12921 tmp_state = crtc_state->base;
663a3640 12922 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12923 shared_dpll = crtc_state->shared_dpll;
12924 dpll_hw_state = crtc_state->dpll_hw_state;
c4e2d043 12925 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12926
83a57153 12927 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12928
83a57153 12929 crtc_state->base = tmp_state;
663a3640 12930 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12931 crtc_state->shared_dpll = shared_dpll;
12932 crtc_state->dpll_hw_state = dpll_hw_state;
c4e2d043 12933 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12934}
12935
548ee15b 12936static int
b8cecdf5 12937intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12938 struct intel_crtc_state *pipe_config)
ee7b9f93 12939{
b359283a 12940 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12941 struct intel_encoder *encoder;
da3ced29 12942 struct drm_connector *connector;
0b901879 12943 struct drm_connector_state *connector_state;
d328c9d7 12944 int base_bpp, ret = -EINVAL;
0b901879 12945 int i;
e29c22c0 12946 bool retry = true;
ee7b9f93 12947
83a57153 12948 clear_intel_crtc_state(pipe_config);
7758a113 12949
e143a21c
DV
12950 pipe_config->cpu_transcoder =
12951 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12952
2960bc9c
ID
12953 /*
12954 * Sanitize sync polarity flags based on requested ones. If neither
12955 * positive or negative polarity is requested, treat this as meaning
12956 * negative polarity.
12957 */
2d112de7 12958 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12959 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12960 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12961
2d112de7 12962 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12963 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12964 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12965
d328c9d7
DV
12966 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12967 pipe_config);
12968 if (base_bpp < 0)
4e53c2e0
DV
12969 goto fail;
12970
e41a56be
VS
12971 /*
12972 * Determine the real pipe dimensions. Note that stereo modes can
12973 * increase the actual pipe size due to the frame doubling and
12974 * insertion of additional space for blanks between the frame. This
12975 * is stored in the crtc timings. We use the requested mode to do this
12976 * computation to clearly distinguish it from the adjusted mode, which
12977 * can be changed by the connectors in the below retry loop.
12978 */
2d112de7 12979 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12980 &pipe_config->pipe_src_w,
12981 &pipe_config->pipe_src_h);
e41a56be 12982
253c84c8
VS
12983 for_each_connector_in_state(state, connector, connector_state, i) {
12984 if (connector_state->crtc != crtc)
12985 continue;
12986
12987 encoder = to_intel_encoder(connector_state->best_encoder);
12988
e25148d0
VS
12989 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
12990 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12991 goto fail;
12992 }
12993
253c84c8
VS
12994 /*
12995 * Determine output_types before calling the .compute_config()
12996 * hooks so that the hooks can use this information safely.
12997 */
12998 pipe_config->output_types |= 1 << encoder->type;
12999 }
13000
e29c22c0 13001encoder_retry:
ef1b460d 13002 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 13003 pipe_config->port_clock = 0;
ef1b460d 13004 pipe_config->pixel_multiplier = 1;
ff9a6750 13005
135c81b8 13006 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
13007 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
13008 CRTC_STEREO_DOUBLE);
135c81b8 13009
7758a113
DV
13010 /* Pass our mode to the connectors and the CRTC to give them a chance to
13011 * adjust it according to limitations or connector properties, and also
13012 * a chance to reject the mode entirely.
47f1c6c9 13013 */
da3ced29 13014 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 13015 if (connector_state->crtc != crtc)
7758a113 13016 continue;
7ae89233 13017
0b901879
ACO
13018 encoder = to_intel_encoder(connector_state->best_encoder);
13019
0a478c27 13020 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
efea6e8e 13021 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
13022 goto fail;
13023 }
ee7b9f93 13024 }
47f1c6c9 13025
ff9a6750
DV
13026 /* Set default port clock if not overwritten by the encoder. Needs to be
13027 * done afterwards in case the encoder adjusts the mode. */
13028 if (!pipe_config->port_clock)
2d112de7 13029 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 13030 * pipe_config->pixel_multiplier;
ff9a6750 13031
a43f6e0f 13032 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 13033 if (ret < 0) {
7758a113
DV
13034 DRM_DEBUG_KMS("CRTC fixup failed\n");
13035 goto fail;
ee7b9f93 13036 }
e29c22c0
DV
13037
13038 if (ret == RETRY) {
13039 if (WARN(!retry, "loop in pipe configuration computation\n")) {
13040 ret = -EINVAL;
13041 goto fail;
13042 }
13043
13044 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
13045 retry = false;
13046 goto encoder_retry;
13047 }
13048
e8fa4270
DV
13049 /* Dithering seems to not pass-through bits correctly when it should, so
13050 * only enable it on 6bpc panels. */
13051 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 13052 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 13053 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 13054
7758a113 13055fail:
548ee15b 13056 return ret;
ee7b9f93 13057}
47f1c6c9 13058
ea9d758d 13059static void
4740b0f2 13060intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 13061{
0a9ab303
ACO
13062 struct drm_crtc *crtc;
13063 struct drm_crtc_state *crtc_state;
8a75d157 13064 int i;
ea9d758d 13065
7668851f 13066 /* Double check state. */
8a75d157 13067 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 13068 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
13069
13070 /* Update hwmode for vblank functions */
13071 if (crtc->state->active)
13072 crtc->hwmode = crtc->state->adjusted_mode;
13073 else
13074 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
13075
13076 /*
13077 * Update legacy state to satisfy fbc code. This can
13078 * be removed when fbc uses the atomic state.
13079 */
13080 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
13081 struct drm_plane_state *plane_state = crtc->primary->state;
13082
13083 crtc->primary->fb = plane_state->fb;
13084 crtc->x = plane_state->src_x >> 16;
13085 crtc->y = plane_state->src_y >> 16;
13086 }
ea9d758d 13087 }
ea9d758d
DV
13088}
13089
3bd26263 13090static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 13091{
3bd26263 13092 int diff;
f1f644dc
JB
13093
13094 if (clock1 == clock2)
13095 return true;
13096
13097 if (!clock1 || !clock2)
13098 return false;
13099
13100 diff = abs(clock1 - clock2);
13101
13102 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
13103 return true;
13104
13105 return false;
13106}
13107
cfb23ed6
ML
13108static bool
13109intel_compare_m_n(unsigned int m, unsigned int n,
13110 unsigned int m2, unsigned int n2,
13111 bool exact)
13112{
13113 if (m == m2 && n == n2)
13114 return true;
13115
13116 if (exact || !m || !n || !m2 || !n2)
13117 return false;
13118
13119 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
13120
31d10b57
ML
13121 if (n > n2) {
13122 while (n > n2) {
cfb23ed6
ML
13123 m2 <<= 1;
13124 n2 <<= 1;
13125 }
31d10b57
ML
13126 } else if (n < n2) {
13127 while (n < n2) {
cfb23ed6
ML
13128 m <<= 1;
13129 n <<= 1;
13130 }
13131 }
13132
31d10b57
ML
13133 if (n != n2)
13134 return false;
13135
13136 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
13137}
13138
13139static bool
13140intel_compare_link_m_n(const struct intel_link_m_n *m_n,
13141 struct intel_link_m_n *m2_n2,
13142 bool adjust)
13143{
13144 if (m_n->tu == m2_n2->tu &&
13145 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
13146 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
13147 intel_compare_m_n(m_n->link_m, m_n->link_n,
13148 m2_n2->link_m, m2_n2->link_n, !adjust)) {
13149 if (adjust)
13150 *m2_n2 = *m_n;
13151
13152 return true;
13153 }
13154
13155 return false;
13156}
13157
0e8ffe1b 13158static bool
6315b5d3 13159intel_pipe_config_compare(struct drm_i915_private *dev_priv,
5cec258b 13160 struct intel_crtc_state *current_config,
cfb23ed6
ML
13161 struct intel_crtc_state *pipe_config,
13162 bool adjust)
0e8ffe1b 13163{
cfb23ed6
ML
13164 bool ret = true;
13165
13166#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
13167 do { \
13168 if (!adjust) \
13169 DRM_ERROR(fmt, ##__VA_ARGS__); \
13170 else \
13171 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
13172 } while (0)
13173
66e985c0
DV
13174#define PIPE_CONF_CHECK_X(name) \
13175 if (current_config->name != pipe_config->name) { \
cfb23ed6 13176 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
13177 "(expected 0x%08x, found 0x%08x)\n", \
13178 current_config->name, \
13179 pipe_config->name); \
cfb23ed6 13180 ret = false; \
66e985c0
DV
13181 }
13182
08a24034
DV
13183#define PIPE_CONF_CHECK_I(name) \
13184 if (current_config->name != pipe_config->name) { \
cfb23ed6 13185 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
13186 "(expected %i, found %i)\n", \
13187 current_config->name, \
13188 pipe_config->name); \
cfb23ed6
ML
13189 ret = false; \
13190 }
13191
8106ddbd
ACO
13192#define PIPE_CONF_CHECK_P(name) \
13193 if (current_config->name != pipe_config->name) { \
13194 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13195 "(expected %p, found %p)\n", \
13196 current_config->name, \
13197 pipe_config->name); \
13198 ret = false; \
13199 }
13200
cfb23ed6
ML
13201#define PIPE_CONF_CHECK_M_N(name) \
13202 if (!intel_compare_link_m_n(&current_config->name, \
13203 &pipe_config->name,\
13204 adjust)) { \
13205 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13206 "(expected tu %i gmch %i/%i link %i/%i, " \
13207 "found tu %i, gmch %i/%i link %i/%i)\n", \
13208 current_config->name.tu, \
13209 current_config->name.gmch_m, \
13210 current_config->name.gmch_n, \
13211 current_config->name.link_m, \
13212 current_config->name.link_n, \
13213 pipe_config->name.tu, \
13214 pipe_config->name.gmch_m, \
13215 pipe_config->name.gmch_n, \
13216 pipe_config->name.link_m, \
13217 pipe_config->name.link_n); \
13218 ret = false; \
13219 }
13220
55c561a7
DV
13221/* This is required for BDW+ where there is only one set of registers for
13222 * switching between high and low RR.
13223 * This macro can be used whenever a comparison has to be made between one
13224 * hw state and multiple sw state variables.
13225 */
cfb23ed6
ML
13226#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
13227 if (!intel_compare_link_m_n(&current_config->name, \
13228 &pipe_config->name, adjust) && \
13229 !intel_compare_link_m_n(&current_config->alt_name, \
13230 &pipe_config->name, adjust)) { \
13231 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
13232 "(expected tu %i gmch %i/%i link %i/%i, " \
13233 "or tu %i gmch %i/%i link %i/%i, " \
13234 "found tu %i, gmch %i/%i link %i/%i)\n", \
13235 current_config->name.tu, \
13236 current_config->name.gmch_m, \
13237 current_config->name.gmch_n, \
13238 current_config->name.link_m, \
13239 current_config->name.link_n, \
13240 current_config->alt_name.tu, \
13241 current_config->alt_name.gmch_m, \
13242 current_config->alt_name.gmch_n, \
13243 current_config->alt_name.link_m, \
13244 current_config->alt_name.link_n, \
13245 pipe_config->name.tu, \
13246 pipe_config->name.gmch_m, \
13247 pipe_config->name.gmch_n, \
13248 pipe_config->name.link_m, \
13249 pipe_config->name.link_n); \
13250 ret = false; \
88adfff1
DV
13251 }
13252
1bd1bd80
DV
13253#define PIPE_CONF_CHECK_FLAGS(name, mask) \
13254 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 13255 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
13256 "(expected %i, found %i)\n", \
13257 current_config->name & (mask), \
13258 pipe_config->name & (mask)); \
cfb23ed6 13259 ret = false; \
1bd1bd80
DV
13260 }
13261
5e550656
VS
13262#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
13263 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 13264 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
13265 "(expected %i, found %i)\n", \
13266 current_config->name, \
13267 pipe_config->name); \
cfb23ed6 13268 ret = false; \
5e550656
VS
13269 }
13270
bb760063
DV
13271#define PIPE_CONF_QUIRK(quirk) \
13272 ((current_config->quirks | pipe_config->quirks) & (quirk))
13273
eccb140b
DV
13274 PIPE_CONF_CHECK_I(cpu_transcoder);
13275
08a24034
DV
13276 PIPE_CONF_CHECK_I(has_pch_encoder);
13277 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 13278 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 13279
90a6b7b0 13280 PIPE_CONF_CHECK_I(lane_count);
95a7a2ae 13281 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
b95af8be 13282
6315b5d3 13283 if (INTEL_GEN(dev_priv) < 8) {
cfb23ed6
ML
13284 PIPE_CONF_CHECK_M_N(dp_m_n);
13285
cfb23ed6
ML
13286 if (current_config->has_drrs)
13287 PIPE_CONF_CHECK_M_N(dp_m2_n2);
13288 } else
13289 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 13290
253c84c8 13291 PIPE_CONF_CHECK_X(output_types);
a65347ba 13292
2d112de7
ACO
13293 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
13294 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
13295 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
13296 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
13297 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
13298 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 13299
2d112de7
ACO
13300 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
13301 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
13302 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
13303 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
13304 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
13305 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 13306
c93f54cf 13307 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 13308 PIPE_CONF_CHECK_I(has_hdmi_sink);
772c2a51 13309 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
920a14b2 13310 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
b5a9fa09 13311 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 13312 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 13313
9ed109a7
DV
13314 PIPE_CONF_CHECK_I(has_audio);
13315
2d112de7 13316 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
13317 DRM_MODE_FLAG_INTERLACE);
13318
bb760063 13319 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 13320 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13321 DRM_MODE_FLAG_PHSYNC);
2d112de7 13322 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13323 DRM_MODE_FLAG_NHSYNC);
2d112de7 13324 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 13325 DRM_MODE_FLAG_PVSYNC);
2d112de7 13326 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
13327 DRM_MODE_FLAG_NVSYNC);
13328 }
045ac3b5 13329
333b8ca8 13330 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a 13331 /* pfit ratios are autocomputed by the hw on gen4+ */
6315b5d3 13332 if (INTEL_GEN(dev_priv) < 4)
7f7d8dd6 13333 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 13334 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 13335
bfd16b2a
ML
13336 if (!adjust) {
13337 PIPE_CONF_CHECK_I(pipe_src_w);
13338 PIPE_CONF_CHECK_I(pipe_src_h);
13339
13340 PIPE_CONF_CHECK_I(pch_pfit.enabled);
13341 if (current_config->pch_pfit.enabled) {
13342 PIPE_CONF_CHECK_X(pch_pfit.pos);
13343 PIPE_CONF_CHECK_X(pch_pfit.size);
13344 }
2fa2fe9a 13345
7aefe2b5
ML
13346 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
13347 }
a1b2278e 13348
e59150dc 13349 /* BDW+ don't expose a synchronous way to read the state */
772c2a51 13350 if (IS_HASWELL(dev_priv))
e59150dc 13351 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 13352
282740f7
VS
13353 PIPE_CONF_CHECK_I(double_wide);
13354
8106ddbd 13355 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 13356 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 13357 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
13358 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
13359 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 13360 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 13361 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
13362 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
13363 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
13364 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 13365
47eacbab
VS
13366 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
13367 PIPE_CONF_CHECK_X(dsi_pll.div);
13368
9beb5fea 13369 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
42571aef
VS
13370 PIPE_CONF_CHECK_I(pipe_bpp);
13371
2d112de7 13372 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 13373 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 13374
66e985c0 13375#undef PIPE_CONF_CHECK_X
08a24034 13376#undef PIPE_CONF_CHECK_I
8106ddbd 13377#undef PIPE_CONF_CHECK_P
1bd1bd80 13378#undef PIPE_CONF_CHECK_FLAGS
5e550656 13379#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 13380#undef PIPE_CONF_QUIRK
cfb23ed6 13381#undef INTEL_ERR_OR_DBG_KMS
88adfff1 13382
cfb23ed6 13383 return ret;
0e8ffe1b
DV
13384}
13385
e3b247da
VS
13386static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
13387 const struct intel_crtc_state *pipe_config)
13388{
13389 if (pipe_config->has_pch_encoder) {
21a727b3 13390 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
13391 &pipe_config->fdi_m_n);
13392 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
13393
13394 /*
13395 * FDI already provided one idea for the dotclock.
13396 * Yell if the encoder disagrees.
13397 */
13398 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
13399 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
13400 fdi_dotclock, dotclock);
13401 }
13402}
13403
c0ead703
ML
13404static void verify_wm_state(struct drm_crtc *crtc,
13405 struct drm_crtc_state *new_state)
08db6652 13406{
6315b5d3 13407 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
08db6652 13408 struct skl_ddb_allocation hw_ddb, *sw_ddb;
3de8a14c 13409 struct skl_pipe_wm hw_wm, *sw_wm;
13410 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
13411 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
e7c84544
ML
13412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13413 const enum pipe pipe = intel_crtc->pipe;
3de8a14c 13414 int plane, level, max_level = ilk_wm_max_level(dev_priv);
08db6652 13415
6315b5d3 13416 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
08db6652
DL
13417 return;
13418
3de8a14c 13419 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
03af79e0 13420 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
3de8a14c 13421
08db6652
DL
13422 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
13423 sw_ddb = &dev_priv->wm.skl_hw.ddb;
13424
e7c84544 13425 /* planes */
8b364b41 13426 for_each_universal_plane(dev_priv, pipe, plane) {
3de8a14c 13427 hw_plane_wm = &hw_wm.planes[plane];
13428 sw_plane_wm = &sw_wm->planes[plane];
08db6652 13429
3de8a14c 13430 /* Watermarks */
13431 for (level = 0; level <= max_level; level++) {
13432 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13433 &sw_plane_wm->wm[level]))
13434 continue;
13435
13436 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13437 pipe_name(pipe), plane + 1, level,
13438 sw_plane_wm->wm[level].plane_en,
13439 sw_plane_wm->wm[level].plane_res_b,
13440 sw_plane_wm->wm[level].plane_res_l,
13441 hw_plane_wm->wm[level].plane_en,
13442 hw_plane_wm->wm[level].plane_res_b,
13443 hw_plane_wm->wm[level].plane_res_l);
13444 }
08db6652 13445
3de8a14c 13446 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13447 &sw_plane_wm->trans_wm)) {
13448 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13449 pipe_name(pipe), plane + 1,
13450 sw_plane_wm->trans_wm.plane_en,
13451 sw_plane_wm->trans_wm.plane_res_b,
13452 sw_plane_wm->trans_wm.plane_res_l,
13453 hw_plane_wm->trans_wm.plane_en,
13454 hw_plane_wm->trans_wm.plane_res_b,
13455 hw_plane_wm->trans_wm.plane_res_l);
13456 }
13457
13458 /* DDB */
13459 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
13460 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
13461
13462 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13463 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
3de8a14c 13464 pipe_name(pipe), plane + 1,
13465 sw_ddb_entry->start, sw_ddb_entry->end,
13466 hw_ddb_entry->start, hw_ddb_entry->end);
13467 }
e7c84544 13468 }
08db6652 13469
27082493
L
13470 /*
13471 * cursor
13472 * If the cursor plane isn't active, we may not have updated it's ddb
13473 * allocation. In that case since the ddb allocation will be updated
13474 * once the plane becomes visible, we can skip this check
13475 */
13476 if (intel_crtc->cursor_addr) {
3de8a14c 13477 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
13478 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
13479
13480 /* Watermarks */
13481 for (level = 0; level <= max_level; level++) {
13482 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
13483 &sw_plane_wm->wm[level]))
13484 continue;
13485
13486 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13487 pipe_name(pipe), level,
13488 sw_plane_wm->wm[level].plane_en,
13489 sw_plane_wm->wm[level].plane_res_b,
13490 sw_plane_wm->wm[level].plane_res_l,
13491 hw_plane_wm->wm[level].plane_en,
13492 hw_plane_wm->wm[level].plane_res_b,
13493 hw_plane_wm->wm[level].plane_res_l);
13494 }
13495
13496 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
13497 &sw_plane_wm->trans_wm)) {
13498 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
13499 pipe_name(pipe),
13500 sw_plane_wm->trans_wm.plane_en,
13501 sw_plane_wm->trans_wm.plane_res_b,
13502 sw_plane_wm->trans_wm.plane_res_l,
13503 hw_plane_wm->trans_wm.plane_en,
13504 hw_plane_wm->trans_wm.plane_res_b,
13505 hw_plane_wm->trans_wm.plane_res_l);
13506 }
13507
13508 /* DDB */
13509 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13510 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
27082493 13511
3de8a14c 13512 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
faccd994 13513 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
27082493 13514 pipe_name(pipe),
3de8a14c 13515 sw_ddb_entry->start, sw_ddb_entry->end,
13516 hw_ddb_entry->start, hw_ddb_entry->end);
27082493 13517 }
08db6652
DL
13518 }
13519}
13520
91d1b4bd 13521static void
677100ce
ML
13522verify_connector_state(struct drm_device *dev,
13523 struct drm_atomic_state *state,
13524 struct drm_crtc *crtc)
8af6cf88 13525{
35dd3c64 13526 struct drm_connector *connector;
677100ce
ML
13527 struct drm_connector_state *old_conn_state;
13528 int i;
8af6cf88 13529
677100ce 13530 for_each_connector_in_state(state, connector, old_conn_state, i) {
35dd3c64
ML
13531 struct drm_encoder *encoder = connector->encoder;
13532 struct drm_connector_state *state = connector->state;
ad3c558f 13533
e7c84544
ML
13534 if (state->crtc != crtc)
13535 continue;
13536
5a21b665 13537 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13538
ad3c558f 13539 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13540 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13541 }
91d1b4bd
DV
13542}
13543
13544static void
c0ead703 13545verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13546{
13547 struct intel_encoder *encoder;
13548 struct intel_connector *connector;
8af6cf88 13549
b2784e15 13550 for_each_intel_encoder(dev, encoder) {
8af6cf88 13551 bool enabled = false;
4d20cd86 13552 enum pipe pipe;
8af6cf88
DV
13553
13554 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13555 encoder->base.base.id,
8e329a03 13556 encoder->base.name);
8af6cf88 13557
3a3371ff 13558 for_each_intel_connector(dev, connector) {
4d20cd86 13559 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13560 continue;
13561 enabled = true;
ad3c558f
ML
13562
13563 I915_STATE_WARN(connector->base.state->crtc !=
13564 encoder->base.crtc,
13565 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13566 }
0e32b39c 13567
e2c719b7 13568 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13569 "encoder's enabled state mismatch "
13570 "(expected %i, found %i)\n",
13571 !!encoder->base.crtc, enabled);
7c60d198
ML
13572
13573 if (!encoder->base.crtc) {
4d20cd86 13574 bool active;
7c60d198 13575
4d20cd86
ML
13576 active = encoder->get_hw_state(encoder, &pipe);
13577 I915_STATE_WARN(active,
13578 "encoder detached but still enabled on pipe %c.\n",
13579 pipe_name(pipe));
7c60d198 13580 }
8af6cf88 13581 }
91d1b4bd
DV
13582}
13583
13584static void
c0ead703
ML
13585verify_crtc_state(struct drm_crtc *crtc,
13586 struct drm_crtc_state *old_crtc_state,
13587 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13588{
e7c84544 13589 struct drm_device *dev = crtc->dev;
fac5e23e 13590 struct drm_i915_private *dev_priv = to_i915(dev);
91d1b4bd 13591 struct intel_encoder *encoder;
e7c84544
ML
13592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13593 struct intel_crtc_state *pipe_config, *sw_config;
13594 struct drm_atomic_state *old_state;
13595 bool active;
045ac3b5 13596
e7c84544 13597 old_state = old_crtc_state->state;
ec2dc6a0 13598 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
e7c84544
ML
13599 pipe_config = to_intel_crtc_state(old_crtc_state);
13600 memset(pipe_config, 0, sizeof(*pipe_config));
13601 pipe_config->base.crtc = crtc;
13602 pipe_config->base.state = old_state;
8af6cf88 13603
78108b7c 13604 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13605
e7c84544 13606 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13607
e7c84544
ML
13608 /* hw state is inconsistent with the pipe quirk */
13609 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13610 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13611 active = new_crtc_state->active;
6c49f241 13612
e7c84544
ML
13613 I915_STATE_WARN(new_crtc_state->active != active,
13614 "crtc active state doesn't match with hw state "
13615 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13616
e7c84544
ML
13617 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13618 "transitional active state does not match atomic hw state "
13619 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13620
e7c84544
ML
13621 for_each_encoder_on_crtc(dev, crtc, encoder) {
13622 enum pipe pipe;
4d20cd86 13623
e7c84544
ML
13624 active = encoder->get_hw_state(encoder, &pipe);
13625 I915_STATE_WARN(active != new_crtc_state->active,
13626 "[ENCODER:%i] active %i with crtc active %i\n",
13627 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13628
e7c84544
ML
13629 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13630 "Encoder connected to wrong pipe %c\n",
13631 pipe_name(pipe));
4d20cd86 13632
253c84c8
VS
13633 if (active) {
13634 pipe_config->output_types |= 1 << encoder->type;
e7c84544 13635 encoder->get_config(encoder, pipe_config);
253c84c8 13636 }
e7c84544 13637 }
53d9f4e9 13638
e7c84544
ML
13639 if (!new_crtc_state->active)
13640 return;
cfb23ed6 13641
e7c84544 13642 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13643
e7c84544 13644 sw_config = to_intel_crtc_state(crtc->state);
6315b5d3 13645 if (!intel_pipe_config_compare(dev_priv, sw_config,
e7c84544
ML
13646 pipe_config, false)) {
13647 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13648 intel_dump_pipe_config(intel_crtc, pipe_config,
13649 "[hw state]");
13650 intel_dump_pipe_config(intel_crtc, sw_config,
13651 "[sw state]");
8af6cf88
DV
13652 }
13653}
13654
91d1b4bd 13655static void
c0ead703
ML
13656verify_single_dpll_state(struct drm_i915_private *dev_priv,
13657 struct intel_shared_dpll *pll,
13658 struct drm_crtc *crtc,
13659 struct drm_crtc_state *new_state)
91d1b4bd 13660{
91d1b4bd 13661 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13662 unsigned crtc_mask;
13663 bool active;
5358901f 13664
e7c84544 13665 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13666
e7c84544 13667 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13668
e7c84544 13669 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13670
e7c84544
ML
13671 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13672 I915_STATE_WARN(!pll->on && pll->active_mask,
13673 "pll in active use but not on in sw tracking\n");
13674 I915_STATE_WARN(pll->on && !pll->active_mask,
13675 "pll is on but not used by any active crtc\n");
13676 I915_STATE_WARN(pll->on != active,
13677 "pll on state mismatch (expected %i, found %i)\n",
13678 pll->on, active);
13679 }
5358901f 13680
e7c84544 13681 if (!crtc) {
2dd66ebd 13682 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13683 "more active pll users than references: %x vs %x\n",
13684 pll->active_mask, pll->config.crtc_mask);
5358901f 13685
e7c84544
ML
13686 return;
13687 }
13688
13689 crtc_mask = 1 << drm_crtc_index(crtc);
13690
13691 if (new_state->active)
13692 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13693 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13694 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13695 else
13696 I915_STATE_WARN(pll->active_mask & crtc_mask,
13697 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13698 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13699
e7c84544
ML
13700 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13701 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13702 crtc_mask, pll->config.crtc_mask);
66e985c0 13703
e7c84544
ML
13704 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13705 &dpll_hw_state,
13706 sizeof(dpll_hw_state)),
13707 "pll hw state mismatch\n");
13708}
13709
13710static void
c0ead703
ML
13711verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13712 struct drm_crtc_state *old_crtc_state,
13713 struct drm_crtc_state *new_crtc_state)
e7c84544 13714{
fac5e23e 13715 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13716 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13717 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13718
13719 if (new_state->shared_dpll)
c0ead703 13720 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13721
13722 if (old_state->shared_dpll &&
13723 old_state->shared_dpll != new_state->shared_dpll) {
13724 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13725 struct intel_shared_dpll *pll = old_state->shared_dpll;
13726
13727 I915_STATE_WARN(pll->active_mask & crtc_mask,
13728 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13729 pipe_name(drm_crtc_index(crtc)));
13730 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13731 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13732 pipe_name(drm_crtc_index(crtc)));
5358901f 13733 }
8af6cf88
DV
13734}
13735
e7c84544 13736static void
c0ead703 13737intel_modeset_verify_crtc(struct drm_crtc *crtc,
677100ce
ML
13738 struct drm_atomic_state *state,
13739 struct drm_crtc_state *old_state,
13740 struct drm_crtc_state *new_state)
e7c84544 13741{
5a21b665
DV
13742 if (!needs_modeset(new_state) &&
13743 !to_intel_crtc_state(new_state)->update_pipe)
13744 return;
13745
c0ead703 13746 verify_wm_state(crtc, new_state);
677100ce 13747 verify_connector_state(crtc->dev, state, crtc);
c0ead703
ML
13748 verify_crtc_state(crtc, old_state, new_state);
13749 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13750}
13751
13752static void
c0ead703 13753verify_disabled_dpll_state(struct drm_device *dev)
e7c84544 13754{
fac5e23e 13755 struct drm_i915_private *dev_priv = to_i915(dev);
e7c84544
ML
13756 int i;
13757
13758 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13759 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13760}
13761
13762static void
677100ce
ML
13763intel_modeset_verify_disabled(struct drm_device *dev,
13764 struct drm_atomic_state *state)
e7c84544 13765{
c0ead703 13766 verify_encoder_state(dev);
677100ce 13767 verify_connector_state(dev, state, NULL);
c0ead703 13768 verify_disabled_dpll_state(dev);
e7c84544
ML
13769}
13770
80715b2f
VS
13771static void update_scanline_offset(struct intel_crtc *crtc)
13772{
4f8036a2 13773 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
80715b2f
VS
13774
13775 /*
13776 * The scanline counter increments at the leading edge of hsync.
13777 *
13778 * On most platforms it starts counting from vtotal-1 on the
13779 * first active line. That means the scanline counter value is
13780 * always one less than what we would expect. Ie. just after
13781 * start of vblank, which also occurs at start of hsync (on the
13782 * last active line), the scanline counter will read vblank_start-1.
13783 *
13784 * On gen2 the scanline counter starts counting from 1 instead
13785 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13786 * to keep the value positive), instead of adding one.
13787 *
13788 * On HSW+ the behaviour of the scanline counter depends on the output
13789 * type. For DP ports it behaves like most other platforms, but on HDMI
13790 * there's an extra 1 line difference. So we need to add two instead of
13791 * one to the value.
13792 */
4f8036a2 13793 if (IS_GEN2(dev_priv)) {
124abe07 13794 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13795 int vtotal;
13796
124abe07
VS
13797 vtotal = adjusted_mode->crtc_vtotal;
13798 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13799 vtotal /= 2;
13800
13801 crtc->scanline_offset = vtotal - 1;
4f8036a2 13802 } else if (HAS_DDI(dev_priv) &&
2d84d2b3 13803 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13804 crtc->scanline_offset = 2;
13805 } else
13806 crtc->scanline_offset = 1;
13807}
13808
ad421372 13809static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13810{
225da59b 13811 struct drm_device *dev = state->dev;
ed6739ef 13812 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13813 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13814 struct drm_crtc *crtc;
13815 struct drm_crtc_state *crtc_state;
0a9ab303 13816 int i;
ed6739ef
ACO
13817
13818 if (!dev_priv->display.crtc_compute_clock)
ad421372 13819 return;
ed6739ef 13820
0a9ab303 13821 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13823 struct intel_shared_dpll *old_dpll =
13824 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13825
fb1a38a9 13826 if (!needs_modeset(crtc_state))
225da59b
ACO
13827 continue;
13828
8106ddbd 13829 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13830
8106ddbd 13831 if (!old_dpll)
fb1a38a9 13832 continue;
0a9ab303 13833
ad421372
ML
13834 if (!shared_dpll)
13835 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13836
8106ddbd 13837 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13838 }
ed6739ef
ACO
13839}
13840
99d736a2
ML
13841/*
13842 * This implements the workaround described in the "notes" section of the mode
13843 * set sequence documentation. When going from no pipes or single pipe to
13844 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13845 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13846 */
13847static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13848{
13849 struct drm_crtc_state *crtc_state;
13850 struct intel_crtc *intel_crtc;
13851 struct drm_crtc *crtc;
13852 struct intel_crtc_state *first_crtc_state = NULL;
13853 struct intel_crtc_state *other_crtc_state = NULL;
13854 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13855 int i;
13856
13857 /* look at all crtc's that are going to be enabled in during modeset */
13858 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13859 intel_crtc = to_intel_crtc(crtc);
13860
13861 if (!crtc_state->active || !needs_modeset(crtc_state))
13862 continue;
13863
13864 if (first_crtc_state) {
13865 other_crtc_state = to_intel_crtc_state(crtc_state);
13866 break;
13867 } else {
13868 first_crtc_state = to_intel_crtc_state(crtc_state);
13869 first_pipe = intel_crtc->pipe;
13870 }
13871 }
13872
13873 /* No workaround needed? */
13874 if (!first_crtc_state)
13875 return 0;
13876
13877 /* w/a possibly needed, check how many crtc's are already enabled. */
13878 for_each_intel_crtc(state->dev, intel_crtc) {
13879 struct intel_crtc_state *pipe_config;
13880
13881 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13882 if (IS_ERR(pipe_config))
13883 return PTR_ERR(pipe_config);
13884
13885 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13886
13887 if (!pipe_config->base.active ||
13888 needs_modeset(&pipe_config->base))
13889 continue;
13890
13891 /* 2 or more enabled crtcs means no need for w/a */
13892 if (enabled_pipe != INVALID_PIPE)
13893 return 0;
13894
13895 enabled_pipe = intel_crtc->pipe;
13896 }
13897
13898 if (enabled_pipe != INVALID_PIPE)
13899 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13900 else if (other_crtc_state)
13901 other_crtc_state->hsw_workaround_pipe = first_pipe;
13902
13903 return 0;
13904}
13905
27c329ed
ML
13906static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13907{
13908 struct drm_crtc *crtc;
13909 struct drm_crtc_state *crtc_state;
13910 int ret = 0;
13911
13912 /* add all active pipes to the state */
13913 for_each_crtc(state->dev, crtc) {
13914 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13915 if (IS_ERR(crtc_state))
13916 return PTR_ERR(crtc_state);
13917
13918 if (!crtc_state->active || needs_modeset(crtc_state))
13919 continue;
13920
13921 crtc_state->mode_changed = true;
13922
13923 ret = drm_atomic_add_affected_connectors(state, crtc);
13924 if (ret)
13925 break;
13926
13927 ret = drm_atomic_add_affected_planes(state, crtc);
13928 if (ret)
13929 break;
13930 }
13931
13932 return ret;
13933}
13934
c347a676 13935static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13936{
565602d7 13937 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 13938 struct drm_i915_private *dev_priv = to_i915(state->dev);
565602d7
ML
13939 struct drm_crtc *crtc;
13940 struct drm_crtc_state *crtc_state;
13941 int ret = 0, i;
054518dd 13942
b359283a
ML
13943 if (!check_digital_port_conflicts(state)) {
13944 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13945 return -EINVAL;
13946 }
13947
565602d7
ML
13948 intel_state->modeset = true;
13949 intel_state->active_crtcs = dev_priv->active_crtcs;
13950
13951 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13952 if (crtc_state->active)
13953 intel_state->active_crtcs |= 1 << i;
13954 else
13955 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13956
13957 if (crtc_state->active != crtc->state->active)
13958 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
13959 }
13960
054518dd
ACO
13961 /*
13962 * See if the config requires any additional preparation, e.g.
13963 * to adjust global state with pipes off. We need to do this
13964 * here so we can get the modeset_pipe updated config for the new
13965 * mode set on this crtc. For other crtcs we need to use the
13966 * adjusted_mode bits in the crtc directly.
13967 */
27c329ed 13968 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 13969 if (!intel_state->cdclk_pll_vco)
63911d72 13970 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
13971 if (!intel_state->cdclk_pll_vco)
13972 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 13973
27c329ed 13974 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
13975 if (ret < 0)
13976 return ret;
27c329ed 13977
c89e39f3 13978 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13979 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
13980 ret = intel_modeset_all_pipes(state);
13981
13982 if (ret < 0)
054518dd 13983 return ret;
e8788cbc
ML
13984
13985 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13986 intel_state->cdclk, intel_state->dev_cdclk);
14676ec6 13987 } else {
1a617b77 13988 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
14676ec6 13989 }
054518dd 13990
ad421372 13991 intel_modeset_clear_plls(state);
054518dd 13992
565602d7 13993 if (IS_HASWELL(dev_priv))
ad421372 13994 return haswell_mode_set_planes_workaround(state);
99d736a2 13995
ad421372 13996 return 0;
c347a676
ACO
13997}
13998
aa363136
MR
13999/*
14000 * Handle calculation of various watermark data at the end of the atomic check
14001 * phase. The code here should be run after the per-crtc and per-plane 'check'
14002 * handlers to ensure that all derived state has been updated.
14003 */
55994c2c 14004static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
14005{
14006 struct drm_device *dev = state->dev;
98d39494 14007 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
14008
14009 /* Is there platform-specific watermark information to calculate? */
14010 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
14011 return dev_priv->display.compute_global_watermarks(state);
14012
14013 return 0;
aa363136
MR
14014}
14015
74c090b1
ML
14016/**
14017 * intel_atomic_check - validate state object
14018 * @dev: drm device
14019 * @state: state to validate
14020 */
14021static int intel_atomic_check(struct drm_device *dev,
14022 struct drm_atomic_state *state)
c347a676 14023{
dd8b3bdb 14024 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 14025 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
14026 struct drm_crtc *crtc;
14027 struct drm_crtc_state *crtc_state;
14028 int ret, i;
61333b60 14029 bool any_ms = false;
c347a676 14030
74c090b1 14031 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
14032 if (ret)
14033 return ret;
14034
c347a676 14035 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
14036 struct intel_crtc_state *pipe_config =
14037 to_intel_crtc_state(crtc_state);
1ed51de9
DV
14038
14039 /* Catch I915_MODE_FLAG_INHERITED */
14040 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
14041 crtc_state->mode_changed = true;
cfb23ed6 14042
af4a879e 14043 if (!needs_modeset(crtc_state))
c347a676
ACO
14044 continue;
14045
af4a879e
DV
14046 if (!crtc_state->enable) {
14047 any_ms = true;
cfb23ed6 14048 continue;
af4a879e 14049 }
cfb23ed6 14050
26495481
DV
14051 /* FIXME: For only active_changed we shouldn't need to do any
14052 * state recomputation at all. */
14053
1ed51de9
DV
14054 ret = drm_atomic_add_affected_connectors(state, crtc);
14055 if (ret)
14056 return ret;
b359283a 14057
cfb23ed6 14058 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
14059 if (ret) {
14060 intel_dump_pipe_config(to_intel_crtc(crtc),
14061 pipe_config, "[failed]");
c347a676 14062 return ret;
25aa1c39 14063 }
c347a676 14064
73831236 14065 if (i915.fastboot &&
6315b5d3 14066 intel_pipe_config_compare(dev_priv,
cfb23ed6 14067 to_intel_crtc_state(crtc->state),
1ed51de9 14068 pipe_config, true)) {
26495481 14069 crtc_state->mode_changed = false;
bfd16b2a 14070 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
14071 }
14072
af4a879e 14073 if (needs_modeset(crtc_state))
26495481 14074 any_ms = true;
cfb23ed6 14075
af4a879e
DV
14076 ret = drm_atomic_add_affected_planes(state, crtc);
14077 if (ret)
14078 return ret;
61333b60 14079
26495481
DV
14080 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
14081 needs_modeset(crtc_state) ?
14082 "[modeset]" : "[fastset]");
c347a676
ACO
14083 }
14084
61333b60
ML
14085 if (any_ms) {
14086 ret = intel_modeset_checks(state);
14087
14088 if (ret)
14089 return ret;
14676ec6
VS
14090 } else {
14091 intel_state->cdclk = dev_priv->atomic_cdclk_freq;
14092 }
76305b1a 14093
dd8b3bdb 14094 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
14095 if (ret)
14096 return ret;
14097
f51be2e0 14098 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 14099 return calc_watermark_data(state);
054518dd
ACO
14100}
14101
5008e874 14102static int intel_atomic_prepare_commit(struct drm_device *dev,
d07f0e59 14103 struct drm_atomic_state *state)
5008e874 14104{
fac5e23e 14105 struct drm_i915_private *dev_priv = to_i915(dev);
5008e874
ML
14106 struct drm_crtc_state *crtc_state;
14107 struct drm_crtc *crtc;
14108 int i, ret;
14109
5a21b665
DV
14110 for_each_crtc_in_state(state, crtc, crtc_state, i) {
14111 if (state->legacy_cursor_update)
a6747b73
ML
14112 continue;
14113
5a21b665
DV
14114 ret = intel_crtc_wait_for_pending_flips(crtc);
14115 if (ret)
14116 return ret;
5008e874 14117
5a21b665
DV
14118 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
14119 flush_workqueue(dev_priv->wq);
d55dbd06
ML
14120 }
14121
f935675f
ML
14122 ret = mutex_lock_interruptible(&dev->struct_mutex);
14123 if (ret)
14124 return ret;
14125
5008e874 14126 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 14127 mutex_unlock(&dev->struct_mutex);
7580d774 14128
5008e874
ML
14129 return ret;
14130}
14131
a2991414
ML
14132u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
14133{
14134 struct drm_device *dev = crtc->base.dev;
14135
14136 if (!dev->max_vblank_count)
14137 return drm_accurate_vblank_count(&crtc->base);
14138
14139 return dev->driver->get_vblank_counter(dev, crtc->pipe);
14140}
14141
5a21b665
DV
14142static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
14143 struct drm_i915_private *dev_priv,
14144 unsigned crtc_mask)
e8861675 14145{
5a21b665
DV
14146 unsigned last_vblank_count[I915_MAX_PIPES];
14147 enum pipe pipe;
14148 int ret;
e8861675 14149
5a21b665
DV
14150 if (!crtc_mask)
14151 return;
e8861675 14152
5a21b665 14153 for_each_pipe(dev_priv, pipe) {
98187836
VS
14154 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14155 pipe);
e8861675 14156
5a21b665 14157 if (!((1 << pipe) & crtc_mask))
e8861675
ML
14158 continue;
14159
e2af48c6 14160 ret = drm_crtc_vblank_get(&crtc->base);
5a21b665
DV
14161 if (WARN_ON(ret != 0)) {
14162 crtc_mask &= ~(1 << pipe);
14163 continue;
e8861675
ML
14164 }
14165
e2af48c6 14166 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
e8861675
ML
14167 }
14168
5a21b665 14169 for_each_pipe(dev_priv, pipe) {
98187836
VS
14170 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
14171 pipe);
5a21b665 14172 long lret;
e8861675 14173
5a21b665
DV
14174 if (!((1 << pipe) & crtc_mask))
14175 continue;
d55dbd06 14176
5a21b665
DV
14177 lret = wait_event_timeout(dev->vblank[pipe].queue,
14178 last_vblank_count[pipe] !=
e2af48c6 14179 drm_crtc_vblank_count(&crtc->base),
5a21b665 14180 msecs_to_jiffies(50));
d55dbd06 14181
5a21b665 14182 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 14183
e2af48c6 14184 drm_crtc_vblank_put(&crtc->base);
d55dbd06
ML
14185 }
14186}
14187
5a21b665 14188static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 14189{
5a21b665
DV
14190 /* fb updated, need to unpin old fb */
14191 if (crtc_state->fb_changed)
14192 return true;
a6747b73 14193
5a21b665
DV
14194 /* wm changes, need vblank before final wm's */
14195 if (crtc_state->update_wm_post)
14196 return true;
a6747b73 14197
5a21b665
DV
14198 /*
14199 * cxsr is re-enabled after vblank.
14200 * This is already handled by crtc_state->update_wm_post,
14201 * but added for clarity.
14202 */
14203 if (crtc_state->disable_cxsr)
14204 return true;
a6747b73 14205
5a21b665 14206 return false;
e8861675
ML
14207}
14208
896e5bb0
L
14209static void intel_update_crtc(struct drm_crtc *crtc,
14210 struct drm_atomic_state *state,
14211 struct drm_crtc_state *old_crtc_state,
14212 unsigned int *crtc_vblank_mask)
14213{
14214 struct drm_device *dev = crtc->dev;
14215 struct drm_i915_private *dev_priv = to_i915(dev);
14216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14217 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
14218 bool modeset = needs_modeset(crtc->state);
14219
14220 if (modeset) {
14221 update_scanline_offset(intel_crtc);
14222 dev_priv->display.crtc_enable(pipe_config, state);
14223 } else {
14224 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
14225 }
14226
14227 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
14228 intel_fbc_enable(
14229 intel_crtc, pipe_config,
14230 to_intel_plane_state(crtc->primary->state));
14231 }
14232
14233 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
14234
14235 if (needs_vblank_wait(pipe_config))
14236 *crtc_vblank_mask |= drm_crtc_mask(crtc);
14237}
14238
14239static void intel_update_crtcs(struct drm_atomic_state *state,
14240 unsigned int *crtc_vblank_mask)
14241{
14242 struct drm_crtc *crtc;
14243 struct drm_crtc_state *old_crtc_state;
14244 int i;
14245
14246 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14247 if (!crtc->state->active)
14248 continue;
14249
14250 intel_update_crtc(crtc, state, old_crtc_state,
14251 crtc_vblank_mask);
14252 }
14253}
14254
27082493
L
14255static void skl_update_crtcs(struct drm_atomic_state *state,
14256 unsigned int *crtc_vblank_mask)
14257{
0f0f74bc 14258 struct drm_i915_private *dev_priv = to_i915(state->dev);
27082493
L
14259 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14260 struct drm_crtc *crtc;
ce0ba283 14261 struct intel_crtc *intel_crtc;
27082493 14262 struct drm_crtc_state *old_crtc_state;
ce0ba283 14263 struct intel_crtc_state *cstate;
27082493
L
14264 unsigned int updated = 0;
14265 bool progress;
14266 enum pipe pipe;
5eff503b
ML
14267 int i;
14268
14269 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
14270
14271 for_each_crtc_in_state(state, crtc, old_crtc_state, i)
14272 /* ignore allocations for crtc's that have been turned off. */
14273 if (crtc->state->active)
14274 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
27082493
L
14275
14276 /*
14277 * Whenever the number of active pipes changes, we need to make sure we
14278 * update the pipes in the right order so that their ddb allocations
14279 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
14280 * cause pipe underruns and other bad stuff.
14281 */
14282 do {
27082493
L
14283 progress = false;
14284
14285 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14286 bool vbl_wait = false;
14287 unsigned int cmask = drm_crtc_mask(crtc);
ce0ba283
L
14288
14289 intel_crtc = to_intel_crtc(crtc);
14290 cstate = to_intel_crtc_state(crtc->state);
14291 pipe = intel_crtc->pipe;
27082493 14292
5eff503b 14293 if (updated & cmask || !cstate->base.active)
27082493 14294 continue;
5eff503b
ML
14295
14296 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
27082493
L
14297 continue;
14298
14299 updated |= cmask;
5eff503b 14300 entries[i] = &cstate->wm.skl.ddb;
27082493
L
14301
14302 /*
14303 * If this is an already active pipe, it's DDB changed,
14304 * and this isn't the last pipe that needs updating
14305 * then we need to wait for a vblank to pass for the
14306 * new ddb allocation to take effect.
14307 */
ce0ba283 14308 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
512b5527 14309 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
27082493
L
14310 !crtc->state->active_changed &&
14311 intel_state->wm_results.dirty_pipes != updated)
14312 vbl_wait = true;
14313
14314 intel_update_crtc(crtc, state, old_crtc_state,
14315 crtc_vblank_mask);
14316
14317 if (vbl_wait)
0f0f74bc 14318 intel_wait_for_vblank(dev_priv, pipe);
27082493
L
14319
14320 progress = true;
14321 }
14322 } while (progress);
14323}
14324
94f05024 14325static void intel_atomic_commit_tail(struct drm_atomic_state *state)
a6778b3c 14326{
94f05024 14327 struct drm_device *dev = state->dev;
565602d7 14328 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14329 struct drm_i915_private *dev_priv = to_i915(dev);
29ceb0e6 14330 struct drm_crtc_state *old_crtc_state;
7580d774 14331 struct drm_crtc *crtc;
5a21b665 14332 struct intel_crtc_state *intel_cstate;
5a21b665
DV
14333 bool hw_check = intel_state->modeset;
14334 unsigned long put_domains[I915_MAX_PIPES] = {};
14335 unsigned crtc_vblank_mask = 0;
e95433c7 14336 int i;
a6778b3c 14337
ea0000f0
DV
14338 drm_atomic_helper_wait_for_dependencies(state);
14339
c3b32658 14340 if (intel_state->modeset)
5a21b665 14341 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7 14342
29ceb0e6 14343 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
14344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14345
5a21b665
DV
14346 if (needs_modeset(crtc->state) ||
14347 to_intel_crtc_state(crtc->state)->update_pipe) {
14348 hw_check = true;
14349
14350 put_domains[to_intel_crtc(crtc)->pipe] =
14351 modeset_get_crtc_power_domains(crtc,
14352 to_intel_crtc_state(crtc->state));
14353 }
14354
61333b60
ML
14355 if (!needs_modeset(crtc->state))
14356 continue;
14357
29ceb0e6 14358 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 14359
29ceb0e6
VS
14360 if (old_crtc_state->active) {
14361 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
4a806558 14362 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
eddfcbcd 14363 intel_crtc->active = false;
58f9c0bc 14364 intel_fbc_disable(intel_crtc);
eddfcbcd 14365 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
14366
14367 /*
14368 * Underruns don't always raise
14369 * interrupts, so check manually.
14370 */
14371 intel_check_cpu_fifo_underruns(dev_priv);
14372 intel_check_pch_fifo_underruns(dev_priv);
b9001114 14373
e62929b3
ML
14374 if (!crtc->state->active) {
14375 /*
14376 * Make sure we don't call initial_watermarks
14377 * for ILK-style watermark updates.
14378 */
14379 if (dev_priv->display.atomic_update_watermarks)
14380 dev_priv->display.initial_watermarks(intel_state,
14381 to_intel_crtc_state(crtc->state));
14382 else
14383 intel_update_watermarks(intel_crtc);
14384 }
a539205a 14385 }
b8cecdf5 14386 }
7758a113 14387
ea9d758d
DV
14388 /* Only after disabling all output pipelines that will be changed can we
14389 * update the the output configuration. */
4740b0f2 14390 intel_modeset_update_crtc_state(state);
f6e5b160 14391
565602d7 14392 if (intel_state->modeset) {
4740b0f2 14393 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
14394
14395 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 14396 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 14397 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 14398 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 14399
656d1b89
L
14400 /*
14401 * SKL workaround: bspec recommends we disable the SAGV when we
14402 * have more then one pipe enabled
14403 */
56feca91 14404 if (!intel_can_enable_sagv(state))
16dcdc4e 14405 intel_disable_sagv(dev_priv);
656d1b89 14406
677100ce 14407 intel_modeset_verify_disabled(dev, state);
4740b0f2 14408 }
47fab737 14409
896e5bb0 14410 /* Complete the events for pipes that have now been disabled */
29ceb0e6 14411 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a 14412 bool modeset = needs_modeset(crtc->state);
80715b2f 14413
1f7528c4
DV
14414 /* Complete events for now disable pipes here. */
14415 if (modeset && !crtc->state->active && crtc->state->event) {
14416 spin_lock_irq(&dev->event_lock);
14417 drm_crtc_send_vblank_event(crtc, crtc->state->event);
14418 spin_unlock_irq(&dev->event_lock);
14419
14420 crtc->state->event = NULL;
14421 }
177246a8
MR
14422 }
14423
896e5bb0
L
14424 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
14425 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
14426
94f05024
DV
14427 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
14428 * already, but still need the state for the delayed optimization. To
14429 * fix this:
14430 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
14431 * - schedule that vblank worker _before_ calling hw_done
14432 * - at the start of commit_tail, cancel it _synchrously
14433 * - switch over to the vblank wait helper in the core after that since
14434 * we don't need out special handling any more.
14435 */
5a21b665
DV
14436 if (!state->legacy_cursor_update)
14437 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
14438
14439 /*
14440 * Now that the vblank has passed, we can go ahead and program the
14441 * optimal watermarks on platforms that need two-step watermark
14442 * programming.
14443 *
14444 * TODO: Move this (and other cleanup) to an async worker eventually.
14445 */
14446 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14447 intel_cstate = to_intel_crtc_state(crtc->state);
14448
14449 if (dev_priv->display.optimize_watermarks)
ccf010fb
ML
14450 dev_priv->display.optimize_watermarks(intel_state,
14451 intel_cstate);
5a21b665
DV
14452 }
14453
14454 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
14455 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
14456
14457 if (put_domains[i])
14458 modeset_put_power_domains(dev_priv, put_domains[i]);
14459
677100ce 14460 intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
5a21b665
DV
14461 }
14462
56feca91 14463 if (intel_state->modeset && intel_can_enable_sagv(state))
16dcdc4e 14464 intel_enable_sagv(dev_priv);
656d1b89 14465
94f05024
DV
14466 drm_atomic_helper_commit_hw_done(state);
14467
5a21b665
DV
14468 if (intel_state->modeset)
14469 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
14470
14471 mutex_lock(&dev->struct_mutex);
14472 drm_atomic_helper_cleanup_planes(dev, state);
14473 mutex_unlock(&dev->struct_mutex);
14474
ea0000f0
DV
14475 drm_atomic_helper_commit_cleanup_done(state);
14476
0853695c 14477 drm_atomic_state_put(state);
f30da187 14478
75714940
MK
14479 /* As one of the primary mmio accessors, KMS has a high likelihood
14480 * of triggering bugs in unclaimed access. After we finish
14481 * modesetting, see if an error has been flagged, and if so
14482 * enable debugging for the next modeset - and hope we catch
14483 * the culprit.
14484 *
14485 * XXX note that we assume display power is on at this point.
14486 * This might hold true now but we need to add pm helper to check
14487 * unclaimed only when the hardware is on, as atomic commits
14488 * can happen also when the device is completely off.
14489 */
14490 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
94f05024
DV
14491}
14492
14493static void intel_atomic_commit_work(struct work_struct *work)
14494{
c004a90b
CW
14495 struct drm_atomic_state *state =
14496 container_of(work, struct drm_atomic_state, commit_work);
14497
94f05024
DV
14498 intel_atomic_commit_tail(state);
14499}
14500
c004a90b
CW
14501static int __i915_sw_fence_call
14502intel_atomic_commit_ready(struct i915_sw_fence *fence,
14503 enum i915_sw_fence_notify notify)
14504{
14505 struct intel_atomic_state *state =
14506 container_of(fence, struct intel_atomic_state, commit_ready);
14507
14508 switch (notify) {
14509 case FENCE_COMPLETE:
14510 if (state->base.commit_work.func)
14511 queue_work(system_unbound_wq, &state->base.commit_work);
14512 break;
14513
14514 case FENCE_FREE:
14515 drm_atomic_state_put(&state->base);
14516 break;
14517 }
14518
14519 return NOTIFY_DONE;
14520}
14521
6c9c1b38
DV
14522static void intel_atomic_track_fbs(struct drm_atomic_state *state)
14523{
14524 struct drm_plane_state *old_plane_state;
14525 struct drm_plane *plane;
6c9c1b38
DV
14526 int i;
14527
faf5bf0a
CW
14528 for_each_plane_in_state(state, plane, old_plane_state, i)
14529 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
14530 intel_fb_obj(plane->state->fb),
14531 to_intel_plane(plane)->frontbuffer_bit);
6c9c1b38
DV
14532}
14533
94f05024
DV
14534/**
14535 * intel_atomic_commit - commit validated state object
14536 * @dev: DRM device
14537 * @state: the top-level driver state object
14538 * @nonblock: nonblocking commit
14539 *
14540 * This function commits a top-level state object that has been validated
14541 * with drm_atomic_helper_check().
14542 *
94f05024
DV
14543 * RETURNS
14544 * Zero for success or -errno.
14545 */
14546static int intel_atomic_commit(struct drm_device *dev,
14547 struct drm_atomic_state *state,
14548 bool nonblock)
14549{
14550 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fac5e23e 14551 struct drm_i915_private *dev_priv = to_i915(dev);
94f05024
DV
14552 int ret = 0;
14553
94f05024
DV
14554 ret = drm_atomic_helper_setup_commit(state, nonblock);
14555 if (ret)
14556 return ret;
14557
c004a90b
CW
14558 drm_atomic_state_get(state);
14559 i915_sw_fence_init(&intel_state->commit_ready,
14560 intel_atomic_commit_ready);
94f05024 14561
d07f0e59 14562 ret = intel_atomic_prepare_commit(dev, state);
94f05024
DV
14563 if (ret) {
14564 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
c004a90b 14565 i915_sw_fence_commit(&intel_state->commit_ready);
94f05024
DV
14566 return ret;
14567 }
14568
14569 drm_atomic_helper_swap_state(state, true);
14570 dev_priv->wm.distrust_bios_wm = false;
94f05024 14571 intel_shared_dpll_commit(state);
6c9c1b38 14572 intel_atomic_track_fbs(state);
94f05024 14573
c3b32658
ML
14574 if (intel_state->modeset) {
14575 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
14576 sizeof(intel_state->min_pixclk));
14577 dev_priv->active_crtcs = intel_state->active_crtcs;
14578 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
14579 }
14580
0853695c 14581 drm_atomic_state_get(state);
c004a90b
CW
14582 INIT_WORK(&state->commit_work,
14583 nonblock ? intel_atomic_commit_work : NULL);
14584
14585 i915_sw_fence_commit(&intel_state->commit_ready);
14586 if (!nonblock) {
14587 i915_sw_fence_wait(&intel_state->commit_ready);
94f05024 14588 intel_atomic_commit_tail(state);
c004a90b 14589 }
75714940 14590
74c090b1 14591 return 0;
7f27126e
JB
14592}
14593
c0c36b94
CW
14594void intel_crtc_restore_mode(struct drm_crtc *crtc)
14595{
83a57153
ACO
14596 struct drm_device *dev = crtc->dev;
14597 struct drm_atomic_state *state;
e694eb02 14598 struct drm_crtc_state *crtc_state;
2bfb4627 14599 int ret;
83a57153
ACO
14600
14601 state = drm_atomic_state_alloc(dev);
14602 if (!state) {
78108b7c
VS
14603 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
14604 crtc->base.id, crtc->name);
83a57153
ACO
14605 return;
14606 }
14607
e694eb02 14608 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 14609
e694eb02
ML
14610retry:
14611 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14612 ret = PTR_ERR_OR_ZERO(crtc_state);
14613 if (!ret) {
14614 if (!crtc_state->active)
14615 goto out;
83a57153 14616
e694eb02 14617 crtc_state->mode_changed = true;
74c090b1 14618 ret = drm_atomic_commit(state);
83a57153
ACO
14619 }
14620
e694eb02
ML
14621 if (ret == -EDEADLK) {
14622 drm_atomic_state_clear(state);
14623 drm_modeset_backoff(state->acquire_ctx);
14624 goto retry;
4ed9fb37 14625 }
4be07317 14626
e694eb02 14627out:
0853695c 14628 drm_atomic_state_put(state);
c0c36b94
CW
14629}
14630
a8784875
BP
14631/*
14632 * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
14633 * drm_atomic_helper_legacy_gamma_set() directly.
14634 */
14635static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
14636 u16 *red, u16 *green, u16 *blue,
14637 uint32_t size)
14638{
14639 struct drm_device *dev = crtc->dev;
14640 struct drm_mode_config *config = &dev->mode_config;
14641 struct drm_crtc_state *state;
14642 int ret;
14643
14644 ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
14645 if (ret)
14646 return ret;
14647
14648 /*
14649 * Make sure we update the legacy properties so this works when
14650 * atomic is not enabled.
14651 */
14652
14653 state = crtc->state;
14654
14655 drm_object_property_set_value(&crtc->base,
14656 config->degamma_lut_property,
14657 (state->degamma_lut) ?
14658 state->degamma_lut->base.id : 0);
14659
14660 drm_object_property_set_value(&crtc->base,
14661 config->ctm_property,
14662 (state->ctm) ?
14663 state->ctm->base.id : 0);
14664
14665 drm_object_property_set_value(&crtc->base,
14666 config->gamma_lut_property,
14667 (state->gamma_lut) ?
14668 state->gamma_lut->base.id : 0);
14669
14670 return 0;
14671}
14672
f6e5b160 14673static const struct drm_crtc_funcs intel_crtc_funcs = {
a8784875 14674 .gamma_set = intel_atomic_legacy_gamma_set,
74c090b1 14675 .set_config = drm_atomic_helper_set_config,
82cf435b 14676 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 14677 .destroy = intel_crtc_destroy,
527b6abe 14678 .page_flip = intel_crtc_page_flip,
1356837e
MR
14679 .atomic_duplicate_state = intel_crtc_duplicate_state,
14680 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
14681};
14682
6beb8c23
MR
14683/**
14684 * intel_prepare_plane_fb - Prepare fb for usage on plane
14685 * @plane: drm plane to prepare for
14686 * @fb: framebuffer to prepare for presentation
14687 *
14688 * Prepares a framebuffer for usage on a display plane. Generally this
14689 * involves pinning the underlying object and updating the frontbuffer tracking
14690 * bits. Some older platforms need special physical address handling for
14691 * cursor planes.
14692 *
f935675f
ML
14693 * Must be called with struct_mutex held.
14694 *
6beb8c23
MR
14695 * Returns 0 on success, negative error code on failure.
14696 */
14697int
14698intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 14699 struct drm_plane_state *new_state)
465c120c 14700{
c004a90b
CW
14701 struct intel_atomic_state *intel_state =
14702 to_intel_atomic_state(new_state->state);
b7f05d4a 14703 struct drm_i915_private *dev_priv = to_i915(plane->dev);
844f9111 14704 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 14705 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 14706 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
c004a90b 14707 int ret;
465c120c 14708
1ee49399 14709 if (!obj && !old_obj)
465c120c
MR
14710 return 0;
14711
5008e874
ML
14712 if (old_obj) {
14713 struct drm_crtc_state *crtc_state =
c004a90b
CW
14714 drm_atomic_get_existing_crtc_state(new_state->state,
14715 plane->state->crtc);
5008e874
ML
14716
14717 /* Big Hammer, we also need to ensure that any pending
14718 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14719 * current scanout is retired before unpinning the old
14720 * framebuffer. Note that we rely on userspace rendering
14721 * into the buffer attached to the pipe they are waiting
14722 * on. If not, userspace generates a GPU hang with IPEHR
14723 * point to the MI_WAIT_FOR_EVENT.
14724 *
14725 * This should only fail upon a hung GPU, in which case we
14726 * can safely continue.
14727 */
c004a90b
CW
14728 if (needs_modeset(crtc_state)) {
14729 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14730 old_obj->resv, NULL,
14731 false, 0,
14732 GFP_KERNEL);
14733 if (ret < 0)
14734 return ret;
f4457ae7 14735 }
5008e874
ML
14736 }
14737
c004a90b
CW
14738 if (new_state->fence) { /* explicit fencing */
14739 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
14740 new_state->fence,
14741 I915_FENCE_TIMEOUT,
14742 GFP_KERNEL);
14743 if (ret < 0)
14744 return ret;
14745 }
14746
c37efb99
CW
14747 if (!obj)
14748 return 0;
14749
c004a90b
CW
14750 if (!new_state->fence) { /* implicit fencing */
14751 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
14752 obj->resv, NULL,
14753 false, I915_FENCE_TIMEOUT,
14754 GFP_KERNEL);
14755 if (ret < 0)
14756 return ret;
6b5e90f5
CW
14757
14758 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
c004a90b 14759 }
5a21b665 14760
c37efb99 14761 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
b7f05d4a 14762 INTEL_INFO(dev_priv)->cursor_needs_physical) {
50a0bc90 14763 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
6beb8c23 14764 ret = i915_gem_object_attach_phys(obj, align);
d07f0e59 14765 if (ret) {
6beb8c23 14766 DRM_DEBUG_KMS("failed to attach phys object\n");
d07f0e59
CW
14767 return ret;
14768 }
6beb8c23 14769 } else {
058d88c4
CW
14770 struct i915_vma *vma;
14771
14772 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
d07f0e59
CW
14773 if (IS_ERR(vma)) {
14774 DRM_DEBUG_KMS("failed to pin object\n");
14775 return PTR_ERR(vma);
14776 }
7580d774 14777 }
fdd508a6 14778
d07f0e59 14779 return 0;
6beb8c23
MR
14780}
14781
38f3ce3a
MR
14782/**
14783 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14784 * @plane: drm plane to clean up for
14785 * @fb: old framebuffer that was on plane
14786 *
14787 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14788 *
14789 * Must be called with struct_mutex held.
38f3ce3a
MR
14790 */
14791void
14792intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 14793 struct drm_plane_state *old_state)
38f3ce3a 14794{
b7f05d4a 14795 struct drm_i915_private *dev_priv = to_i915(plane->dev);
7580d774 14796 struct intel_plane_state *old_intel_state;
1ee49399
ML
14797 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14798 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14799
7580d774
ML
14800 old_intel_state = to_intel_plane_state(old_state);
14801
1ee49399 14802 if (!obj && !old_obj)
38f3ce3a
MR
14803 return;
14804
1ee49399 14805 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
b7f05d4a 14806 !INTEL_INFO(dev_priv)->cursor_needs_physical))
3465c580 14807 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
465c120c
MR
14808}
14809
6156a456
CK
14810int
14811skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14812{
14813 int max_scale;
6156a456
CK
14814 int crtc_clock, cdclk;
14815
bf8a0af0 14816 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14817 return DRM_PLANE_HELPER_NO_SCALING;
14818
6156a456 14819 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14820 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14821
54bf1ce6 14822 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14823 return DRM_PLANE_HELPER_NO_SCALING;
14824
14825 /*
14826 * skl max scale is lower of:
14827 * close to 3 but not 3, -1 is for that purpose
14828 * or
14829 * cdclk/crtc_clock
14830 */
14831 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14832
14833 return max_scale;
14834}
14835
465c120c 14836static int
3c692a41 14837intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14838 struct intel_crtc_state *crtc_state,
3c692a41
GP
14839 struct intel_plane_state *state)
14840{
b63a16f6 14841 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 14842 struct drm_crtc *crtc = state->base.crtc;
6156a456 14843 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14844 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14845 bool can_position = false;
b63a16f6 14846 int ret;
465c120c 14847
b63a16f6 14848 if (INTEL_GEN(dev_priv) >= 9) {
693bdc28
VS
14849 /* use scaler when colorkey is not required */
14850 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14851 min_scale = 1;
14852 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14853 }
d8106366 14854 can_position = true;
6156a456 14855 }
d8106366 14856
cc926387
DV
14857 ret = drm_plane_helper_check_state(&state->base,
14858 &state->clip,
14859 min_scale, max_scale,
14860 can_position, true);
b63a16f6
VS
14861 if (ret)
14862 return ret;
14863
cc926387 14864 if (!state->base.fb)
b63a16f6
VS
14865 return 0;
14866
14867 if (INTEL_GEN(dev_priv) >= 9) {
14868 ret = skl_check_plane_surface(state);
14869 if (ret)
14870 return ret;
14871 }
14872
14873 return 0;
14af293f
GP
14874}
14875
5a21b665
DV
14876static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14877 struct drm_crtc_state *old_crtc_state)
14878{
14879 struct drm_device *dev = crtc->dev;
62e0fb88 14880 struct drm_i915_private *dev_priv = to_i915(dev);
5a21b665 14881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b707aa50
L
14882 struct intel_crtc_state *intel_cstate =
14883 to_intel_crtc_state(crtc->state);
ccf010fb 14884 struct intel_crtc_state *old_intel_cstate =
5a21b665 14885 to_intel_crtc_state(old_crtc_state);
ccf010fb
ML
14886 struct intel_atomic_state *old_intel_state =
14887 to_intel_atomic_state(old_crtc_state->state);
5a21b665
DV
14888 bool modeset = needs_modeset(crtc->state);
14889
14890 /* Perform vblank evasion around commit operation */
14891 intel_pipe_update_start(intel_crtc);
14892
14893 if (modeset)
e62929b3 14894 goto out;
5a21b665
DV
14895
14896 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14897 intel_color_set_csc(crtc->state);
14898 intel_color_load_luts(crtc->state);
14899 }
14900
ccf010fb
ML
14901 if (intel_cstate->update_pipe)
14902 intel_update_pipe_config(intel_crtc, old_intel_cstate);
14903 else if (INTEL_GEN(dev_priv) >= 9)
5a21b665 14904 skl_detach_scalers(intel_crtc);
62e0fb88 14905
e62929b3 14906out:
ccf010fb
ML
14907 if (dev_priv->display.atomic_update_watermarks)
14908 dev_priv->display.atomic_update_watermarks(old_intel_state,
14909 intel_cstate);
5a21b665
DV
14910}
14911
14912static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14913 struct drm_crtc_state *old_crtc_state)
14914{
14915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14916
14917 intel_pipe_update_end(intel_crtc, NULL);
14918}
14919
cf4c7c12 14920/**
4a3b8769
MR
14921 * intel_plane_destroy - destroy a plane
14922 * @plane: plane to destroy
cf4c7c12 14923 *
4a3b8769
MR
14924 * Common destruction function for all types of planes (primary, cursor,
14925 * sprite).
cf4c7c12 14926 */
4a3b8769 14927void intel_plane_destroy(struct drm_plane *plane)
465c120c 14928{
465c120c 14929 drm_plane_cleanup(plane);
69ae561f 14930 kfree(to_intel_plane(plane));
465c120c
MR
14931}
14932
65a3fea0 14933const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14934 .update_plane = drm_atomic_helper_update_plane,
14935 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14936 .destroy = intel_plane_destroy,
c196e1d6 14937 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14938 .atomic_get_property = intel_plane_atomic_get_property,
14939 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14940 .atomic_duplicate_state = intel_plane_duplicate_state,
14941 .atomic_destroy_state = intel_plane_destroy_state,
465c120c
MR
14942};
14943
b079bd17 14944static struct intel_plane *
580503c7 14945intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
465c120c 14946{
fca0ce2a
VS
14947 struct intel_plane *primary = NULL;
14948 struct intel_plane_state *state = NULL;
465c120c 14949 const uint32_t *intel_primary_formats;
93ca7e00 14950 unsigned int supported_rotations;
45e3743a 14951 unsigned int num_formats;
fca0ce2a 14952 int ret;
465c120c
MR
14953
14954 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
b079bd17
VS
14955 if (!primary) {
14956 ret = -ENOMEM;
fca0ce2a 14957 goto fail;
b079bd17 14958 }
465c120c 14959
8e7d688b 14960 state = intel_create_plane_state(&primary->base);
b079bd17
VS
14961 if (!state) {
14962 ret = -ENOMEM;
fca0ce2a 14963 goto fail;
b079bd17
VS
14964 }
14965
8e7d688b 14966 primary->base.state = &state->base;
ea2c67bb 14967
465c120c
MR
14968 primary->can_scale = false;
14969 primary->max_downscale = 1;
580503c7 14970 if (INTEL_GEN(dev_priv) >= 9) {
6156a456 14971 primary->can_scale = true;
af99ceda 14972 state->scaler_id = -1;
6156a456 14973 }
465c120c 14974 primary->pipe = pipe;
e3c566df
VS
14975 /*
14976 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
14977 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
14978 */
14979 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
14980 primary->plane = (enum plane) !pipe;
14981 else
14982 primary->plane = (enum plane) pipe;
a9ff8714 14983 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14984 primary->check_plane = intel_check_primary_plane;
465c120c 14985
580503c7 14986 if (INTEL_GEN(dev_priv) >= 9) {
6c0fd451
DL
14987 intel_primary_formats = skl_primary_formats;
14988 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14989
14990 primary->update_plane = skylake_update_primary_plane;
14991 primary->disable_plane = skylake_disable_primary_plane;
6e266956 14992 } else if (HAS_PCH_SPLIT(dev_priv)) {
a8d201af
ML
14993 intel_primary_formats = i965_primary_formats;
14994 num_formats = ARRAY_SIZE(i965_primary_formats);
14995
14996 primary->update_plane = ironlake_update_primary_plane;
14997 primary->disable_plane = i9xx_disable_primary_plane;
580503c7 14998 } else if (INTEL_GEN(dev_priv) >= 4) {
568db4f2
DL
14999 intel_primary_formats = i965_primary_formats;
15000 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
15001
15002 primary->update_plane = i9xx_update_primary_plane;
15003 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
15004 } else {
15005 intel_primary_formats = i8xx_primary_formats;
15006 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
15007
15008 primary->update_plane = i9xx_update_primary_plane;
15009 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
15010 }
15011
580503c7
VS
15012 if (INTEL_GEN(dev_priv) >= 9)
15013 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15014 0, &intel_plane_funcs,
38573dc1
VS
15015 intel_primary_formats, num_formats,
15016 DRM_PLANE_TYPE_PRIMARY,
15017 "plane 1%c", pipe_name(pipe));
9beb5fea 15018 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
580503c7
VS
15019 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15020 0, &intel_plane_funcs,
38573dc1
VS
15021 intel_primary_formats, num_formats,
15022 DRM_PLANE_TYPE_PRIMARY,
15023 "primary %c", pipe_name(pipe));
15024 else
580503c7
VS
15025 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
15026 0, &intel_plane_funcs,
38573dc1
VS
15027 intel_primary_formats, num_formats,
15028 DRM_PLANE_TYPE_PRIMARY,
15029 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
15030 if (ret)
15031 goto fail;
48404c1e 15032
5481e27f 15033 if (INTEL_GEN(dev_priv) >= 9) {
93ca7e00
VS
15034 supported_rotations =
15035 DRM_ROTATE_0 | DRM_ROTATE_90 |
15036 DRM_ROTATE_180 | DRM_ROTATE_270;
4ea7be2b
VS
15037 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
15038 supported_rotations =
15039 DRM_ROTATE_0 | DRM_ROTATE_180 |
15040 DRM_REFLECT_X;
5481e27f 15041 } else if (INTEL_GEN(dev_priv) >= 4) {
93ca7e00
VS
15042 supported_rotations =
15043 DRM_ROTATE_0 | DRM_ROTATE_180;
15044 } else {
15045 supported_rotations = DRM_ROTATE_0;
15046 }
15047
5481e27f 15048 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15049 drm_plane_create_rotation_property(&primary->base,
15050 DRM_ROTATE_0,
15051 supported_rotations);
48404c1e 15052
ea2c67bb
MR
15053 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
15054
b079bd17 15055 return primary;
fca0ce2a
VS
15056
15057fail:
15058 kfree(state);
15059 kfree(primary);
15060
b079bd17 15061 return ERR_PTR(ret);
465c120c
MR
15062}
15063
3d7d6510 15064static int
852e787c 15065intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 15066 struct intel_crtc_state *crtc_state,
852e787c 15067 struct intel_plane_state *state)
3d7d6510 15068{
2b875c22 15069 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 15070 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 15071 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
15072 unsigned stride;
15073 int ret;
3d7d6510 15074
f8856a44
VS
15075 ret = drm_plane_helper_check_state(&state->base,
15076 &state->clip,
15077 DRM_PLANE_HELPER_NO_SCALING,
15078 DRM_PLANE_HELPER_NO_SCALING,
15079 true, true);
757f9a3e
GP
15080 if (ret)
15081 return ret;
15082
757f9a3e
GP
15083 /* if we want to turn off the cursor ignore width and height */
15084 if (!obj)
da20eabd 15085 return 0;
757f9a3e 15086
757f9a3e 15087 /* Check for which cursor types we support */
50a0bc90
TU
15088 if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
15089 state->base.crtc_h)) {
ea2c67bb
MR
15090 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
15091 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
15092 return -EINVAL;
15093 }
15094
ea2c67bb
MR
15095 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
15096 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
15097 DRM_DEBUG_KMS("buffer is too small\n");
15098 return -ENOMEM;
15099 }
15100
bae781b2 15101 if (fb->modifier != DRM_FORMAT_MOD_NONE) {
757f9a3e 15102 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 15103 return -EINVAL;
32b7eeec
MR
15104 }
15105
b29ec92c
VS
15106 /*
15107 * There's something wrong with the cursor on CHV pipe C.
15108 * If it straddles the left edge of the screen then
15109 * moving it away from the edge or disabling it often
15110 * results in a pipe underrun, and often that can lead to
15111 * dead pipe (constant underrun reported, and it scans
15112 * out just a solid color). To recover from that, the
15113 * display power well must be turned off and on again.
15114 * Refuse the put the cursor into that compromised position.
15115 */
920a14b2 15116 if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
936e71e3 15117 state->base.visible && state->base.crtc_x < 0) {
b29ec92c
VS
15118 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
15119 return -EINVAL;
15120 }
15121
da20eabd 15122 return 0;
852e787c 15123}
3d7d6510 15124
a8ad0d8e
ML
15125static void
15126intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 15127 struct drm_crtc *crtc)
a8ad0d8e 15128{
f2858021
ML
15129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15130
15131 intel_crtc->cursor_addr = 0;
55a08b3f 15132 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
15133}
15134
f4a2cf29 15135static void
55a08b3f
ML
15136intel_update_cursor_plane(struct drm_plane *plane,
15137 const struct intel_crtc_state *crtc_state,
15138 const struct intel_plane_state *state)
852e787c 15139{
55a08b3f
ML
15140 struct drm_crtc *crtc = crtc_state->base.crtc;
15141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b7f05d4a 15142 struct drm_i915_private *dev_priv = to_i915(plane->dev);
2b875c22 15143 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 15144 uint32_t addr;
852e787c 15145
f4a2cf29 15146 if (!obj)
a912f12f 15147 addr = 0;
b7f05d4a 15148 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
058d88c4 15149 addr = i915_gem_object_ggtt_offset(obj, NULL);
f4a2cf29 15150 else
a912f12f 15151 addr = obj->phys_handle->busaddr;
852e787c 15152
a912f12f 15153 intel_crtc->cursor_addr = addr;
55a08b3f 15154 intel_crtc_update_cursor(crtc, state);
852e787c
GP
15155}
15156
b079bd17 15157static struct intel_plane *
580503c7 15158intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
3d7d6510 15159{
fca0ce2a
VS
15160 struct intel_plane *cursor = NULL;
15161 struct intel_plane_state *state = NULL;
15162 int ret;
3d7d6510
MR
15163
15164 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
b079bd17
VS
15165 if (!cursor) {
15166 ret = -ENOMEM;
fca0ce2a 15167 goto fail;
b079bd17 15168 }
3d7d6510 15169
8e7d688b 15170 state = intel_create_plane_state(&cursor->base);
b079bd17
VS
15171 if (!state) {
15172 ret = -ENOMEM;
fca0ce2a 15173 goto fail;
b079bd17
VS
15174 }
15175
8e7d688b 15176 cursor->base.state = &state->base;
ea2c67bb 15177
3d7d6510
MR
15178 cursor->can_scale = false;
15179 cursor->max_downscale = 1;
15180 cursor->pipe = pipe;
15181 cursor->plane = pipe;
a9ff8714 15182 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 15183 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 15184 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 15185 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 15186
580503c7
VS
15187 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
15188 0, &intel_plane_funcs,
fca0ce2a
VS
15189 intel_cursor_formats,
15190 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
15191 DRM_PLANE_TYPE_CURSOR,
15192 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
15193 if (ret)
15194 goto fail;
4398ad45 15195
5481e27f 15196 if (INTEL_GEN(dev_priv) >= 4)
93ca7e00
VS
15197 drm_plane_create_rotation_property(&cursor->base,
15198 DRM_ROTATE_0,
15199 DRM_ROTATE_0 |
15200 DRM_ROTATE_180);
4398ad45 15201
580503c7 15202 if (INTEL_GEN(dev_priv) >= 9)
af99ceda
CK
15203 state->scaler_id = -1;
15204
ea2c67bb
MR
15205 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
15206
b079bd17 15207 return cursor;
fca0ce2a
VS
15208
15209fail:
15210 kfree(state);
15211 kfree(cursor);
15212
b079bd17 15213 return ERR_PTR(ret);
3d7d6510
MR
15214}
15215
65edccce
VS
15216static void skl_init_scalers(struct drm_i915_private *dev_priv,
15217 struct intel_crtc *crtc,
15218 struct intel_crtc_state *crtc_state)
549e2bfb 15219{
65edccce
VS
15220 struct intel_crtc_scaler_state *scaler_state =
15221 &crtc_state->scaler_state;
549e2bfb 15222 int i;
549e2bfb 15223
65edccce
VS
15224 for (i = 0; i < crtc->num_scalers; i++) {
15225 struct intel_scaler *scaler = &scaler_state->scalers[i];
15226
15227 scaler->in_use = 0;
15228 scaler->mode = PS_SCALER_MODE_DYN;
549e2bfb
CK
15229 }
15230
15231 scaler_state->scaler_id = -1;
15232}
15233
5ab0d85b 15234static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
79e53945
JB
15235{
15236 struct intel_crtc *intel_crtc;
f5de6e07 15237 struct intel_crtc_state *crtc_state = NULL;
b079bd17
VS
15238 struct intel_plane *primary = NULL;
15239 struct intel_plane *cursor = NULL;
a81d6fa0 15240 int sprite, ret;
79e53945 15241
955382f3 15242 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
b079bd17
VS
15243 if (!intel_crtc)
15244 return -ENOMEM;
79e53945 15245
f5de6e07 15246 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
b079bd17
VS
15247 if (!crtc_state) {
15248 ret = -ENOMEM;
f5de6e07 15249 goto fail;
b079bd17 15250 }
550acefd
ACO
15251 intel_crtc->config = crtc_state;
15252 intel_crtc->base.state = &crtc_state->base;
07878248 15253 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 15254
549e2bfb 15255 /* initialize shared scalers */
5ab0d85b 15256 if (INTEL_GEN(dev_priv) >= 9) {
549e2bfb
CK
15257 if (pipe == PIPE_C)
15258 intel_crtc->num_scalers = 1;
15259 else
15260 intel_crtc->num_scalers = SKL_NUM_SCALERS;
15261
65edccce 15262 skl_init_scalers(dev_priv, intel_crtc, crtc_state);
549e2bfb
CK
15263 }
15264
580503c7 15265 primary = intel_primary_plane_create(dev_priv, pipe);
b079bd17
VS
15266 if (IS_ERR(primary)) {
15267 ret = PTR_ERR(primary);
3d7d6510 15268 goto fail;
b079bd17 15269 }
3d7d6510 15270
a81d6fa0 15271 for_each_sprite(dev_priv, pipe, sprite) {
b079bd17
VS
15272 struct intel_plane *plane;
15273
580503c7 15274 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
d2b2cbce 15275 if (IS_ERR(plane)) {
b079bd17
VS
15276 ret = PTR_ERR(plane);
15277 goto fail;
15278 }
a81d6fa0
VS
15279 }
15280
580503c7 15281 cursor = intel_cursor_plane_create(dev_priv, pipe);
d2b2cbce 15282 if (IS_ERR(cursor)) {
b079bd17 15283 ret = PTR_ERR(cursor);
3d7d6510 15284 goto fail;
b079bd17 15285 }
3d7d6510 15286
5ab0d85b 15287 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
b079bd17
VS
15288 &primary->base, &cursor->base,
15289 &intel_crtc_funcs,
4d5d72b7 15290 "pipe %c", pipe_name(pipe));
3d7d6510
MR
15291 if (ret)
15292 goto fail;
79e53945 15293
80824003 15294 intel_crtc->pipe = pipe;
e3c566df 15295 intel_crtc->plane = primary->plane;
80824003 15296
4b0e333e
CW
15297 intel_crtc->cursor_base = ~0;
15298 intel_crtc->cursor_cntl = ~0;
dc41c154 15299 intel_crtc->cursor_size = ~0;
8d7849db 15300
852eb00d
VS
15301 intel_crtc->wm.cxsr_allowed = true;
15302
22fd0fab
JB
15303 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
15304 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
e2af48c6
VS
15305 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
15306 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
22fd0fab 15307
79e53945 15308 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 15309
8563b1e8
LL
15310 intel_color_init(&intel_crtc->base);
15311
87b6b101 15312 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
b079bd17
VS
15313
15314 return 0;
3d7d6510
MR
15315
15316fail:
b079bd17
VS
15317 /*
15318 * drm_mode_config_cleanup() will free up any
15319 * crtcs/planes already initialized.
15320 */
f5de6e07 15321 kfree(crtc_state);
3d7d6510 15322 kfree(intel_crtc);
b079bd17
VS
15323
15324 return ret;
79e53945
JB
15325}
15326
752aa88a
JB
15327enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
15328{
15329 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 15330 struct drm_device *dev = connector->base.dev;
752aa88a 15331
51fd371b 15332 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 15333
d3babd3f 15334 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
15335 return INVALID_PIPE;
15336
15337 return to_intel_crtc(encoder->crtc)->pipe;
15338}
15339
08d7b3d1 15340int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 15341 struct drm_file *file)
08d7b3d1 15342{
08d7b3d1 15343 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 15344 struct drm_crtc *drmmode_crtc;
c05422d5 15345 struct intel_crtc *crtc;
08d7b3d1 15346
7707e653 15347 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
71240ed2 15348 if (!drmmode_crtc)
3f2c2057 15349 return -ENOENT;
08d7b3d1 15350
7707e653 15351 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 15352 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 15353
c05422d5 15354 return 0;
08d7b3d1
CW
15355}
15356
66a9278e 15357static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 15358{
66a9278e
DV
15359 struct drm_device *dev = encoder->base.dev;
15360 struct intel_encoder *source_encoder;
79e53945 15361 int index_mask = 0;
79e53945
JB
15362 int entry = 0;
15363
b2784e15 15364 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 15365 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
15366 index_mask |= (1 << entry);
15367
79e53945
JB
15368 entry++;
15369 }
4ef69c7a 15370
79e53945
JB
15371 return index_mask;
15372}
15373
646d5772 15374static bool has_edp_a(struct drm_i915_private *dev_priv)
4d302442 15375{
646d5772 15376 if (!IS_MOBILE(dev_priv))
4d302442
CW
15377 return false;
15378
15379 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
15380 return false;
15381
5db94019 15382 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
15383 return false;
15384
15385 return true;
15386}
15387
6315b5d3 15388static bool intel_crt_present(struct drm_i915_private *dev_priv)
84b4e042 15389{
6315b5d3 15390 if (INTEL_GEN(dev_priv) >= 9)
884497ed
DL
15391 return false;
15392
50a0bc90 15393 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
84b4e042
JB
15394 return false;
15395
920a14b2 15396 if (IS_CHERRYVIEW(dev_priv))
84b4e042
JB
15397 return false;
15398
4f8036a2
TU
15399 if (HAS_PCH_LPT_H(dev_priv) &&
15400 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
65e472e4
VS
15401 return false;
15402
70ac54d0 15403 /* DDI E can't be used if DDI A requires 4 lanes */
4f8036a2 15404 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
70ac54d0
VS
15405 return false;
15406
e4abb733 15407 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
15408 return false;
15409
15410 return true;
15411}
15412
8090ba8c
ID
15413void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
15414{
15415 int pps_num;
15416 int pps_idx;
15417
15418 if (HAS_DDI(dev_priv))
15419 return;
15420 /*
15421 * This w/a is needed at least on CPT/PPT, but to be sure apply it
15422 * everywhere where registers can be write protected.
15423 */
15424 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15425 pps_num = 2;
15426 else
15427 pps_num = 1;
15428
15429 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
15430 u32 val = I915_READ(PP_CONTROL(pps_idx));
15431
15432 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
15433 I915_WRITE(PP_CONTROL(pps_idx), val);
15434 }
15435}
15436
44cb734c
ID
15437static void intel_pps_init(struct drm_i915_private *dev_priv)
15438{
15439 if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
15440 dev_priv->pps_mmio_base = PCH_PPS_BASE;
15441 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15442 dev_priv->pps_mmio_base = VLV_PPS_BASE;
15443 else
15444 dev_priv->pps_mmio_base = PPS_BASE;
8090ba8c
ID
15445
15446 intel_pps_unlock_regs_wa(dev_priv);
44cb734c
ID
15447}
15448
79e53945
JB
15449static void intel_setup_outputs(struct drm_device *dev)
15450{
fac5e23e 15451 struct drm_i915_private *dev_priv = to_i915(dev);
4ef69c7a 15452 struct intel_encoder *encoder;
cb0953d7 15453 bool dpd_is_edp = false;
79e53945 15454
44cb734c
ID
15455 intel_pps_init(dev_priv);
15456
97a824e1
ID
15457 /*
15458 * intel_edp_init_connector() depends on this completing first, to
15459 * prevent the registeration of both eDP and LVDS and the incorrect
15460 * sharing of the PPS.
15461 */
c9093354 15462 intel_lvds_init(dev);
79e53945 15463
6315b5d3 15464 if (intel_crt_present(dev_priv))
79935fca 15465 intel_crt_init(dev);
cb0953d7 15466
e2d214ae 15467 if (IS_BROXTON(dev_priv)) {
c776eb2e
VK
15468 /*
15469 * FIXME: Broxton doesn't support port detection via the
15470 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
15471 * detect the ports.
15472 */
15473 intel_ddi_init(dev, PORT_A);
15474 intel_ddi_init(dev, PORT_B);
15475 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
15476
15477 intel_dsi_init(dev);
4f8036a2 15478 } else if (HAS_DDI(dev_priv)) {
0e72a5b5
ED
15479 int found;
15480
de31facd
JB
15481 /*
15482 * Haswell uses DDI functions to detect digital outputs.
15483 * On SKL pre-D0 the strap isn't connected, so we assume
15484 * it's there.
15485 */
77179400 15486 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 15487 /* WaIgnoreDDIAStrap: skl */
0853723b 15488 if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
0e72a5b5
ED
15489 intel_ddi_init(dev, PORT_A);
15490
15491 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
15492 * register */
15493 found = I915_READ(SFUSE_STRAP);
15494
15495 if (found & SFUSE_STRAP_DDIB_DETECTED)
15496 intel_ddi_init(dev, PORT_B);
15497 if (found & SFUSE_STRAP_DDIC_DETECTED)
15498 intel_ddi_init(dev, PORT_C);
15499 if (found & SFUSE_STRAP_DDID_DETECTED)
15500 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
15501 /*
15502 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
15503 */
0853723b 15504 if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
2800e4c2
RV
15505 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
15506 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
15507 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
15508 intel_ddi_init(dev, PORT_E);
15509
6e266956 15510 } else if (HAS_PCH_SPLIT(dev_priv)) {
cb0953d7 15511 int found;
dd11bc10 15512 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
270b3042 15513
646d5772 15514 if (has_edp_a(dev_priv))
270b3042 15515 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 15516
dc0fa718 15517 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 15518 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 15519 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 15520 if (!found)
e2debe91 15521 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 15522 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 15523 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
15524 }
15525
dc0fa718 15526 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 15527 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 15528
dc0fa718 15529 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 15530 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 15531
5eb08b69 15532 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 15533 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 15534
270b3042 15535 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 15536 intel_dp_init(dev, PCH_DP_D, PORT_D);
920a14b2 15537 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
22f35042 15538 bool has_edp, has_port;
457c52d8 15539
e17ac6db
VS
15540 /*
15541 * The DP_DETECTED bit is the latched state of the DDC
15542 * SDA pin at boot. However since eDP doesn't require DDC
15543 * (no way to plug in a DP->HDMI dongle) the DDC pins for
15544 * eDP ports may have been muxed to an alternate function.
15545 * Thus we can't rely on the DP_DETECTED bit alone to detect
15546 * eDP ports. Consult the VBT as well as DP_DETECTED to
15547 * detect eDP ports.
22f35042
VS
15548 *
15549 * Sadly the straps seem to be missing sometimes even for HDMI
15550 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
15551 * and VBT for the presence of the port. Additionally we can't
15552 * trust the port type the VBT declares as we've seen at least
15553 * HDMI ports that the VBT claim are DP or eDP.
e17ac6db 15554 */
dd11bc10 15555 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
22f35042
VS
15556 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
15557 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
457c52d8 15558 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
22f35042 15559 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15560 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
585a94b8 15561
dd11bc10 15562 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
22f35042
VS
15563 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
15564 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
457c52d8 15565 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
22f35042 15566 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
e66eb81d 15567 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
19c03924 15568
920a14b2 15569 if (IS_CHERRYVIEW(dev_priv)) {
22f35042
VS
15570 /*
15571 * eDP not supported on port D,
15572 * so no need to worry about it
15573 */
15574 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
15575 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
e66eb81d 15576 intel_dp_init(dev, CHV_DP_D, PORT_D);
22f35042
VS
15577 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
15578 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
9418c1f1
VS
15579 }
15580
3cfca973 15581 intel_dsi_init(dev);
5db94019 15582 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
27185ae1 15583 bool found = false;
7d57382e 15584
e2debe91 15585 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15586 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 15587 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
9beb5fea 15588 if (!found && IS_G4X(dev_priv)) {
b01f2c3a 15589 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 15590 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 15591 }
27185ae1 15592
9beb5fea 15593 if (!found && IS_G4X(dev_priv))
ab9d7c30 15594 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 15595 }
13520b05
KH
15596
15597 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 15598
e2debe91 15599 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 15600 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 15601 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 15602 }
27185ae1 15603
e2debe91 15604 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 15605
9beb5fea 15606 if (IS_G4X(dev_priv)) {
b01f2c3a 15607 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 15608 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 15609 }
9beb5fea 15610 if (IS_G4X(dev_priv))
ab9d7c30 15611 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 15612 }
27185ae1 15613
9beb5fea 15614 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 15615 intel_dp_init(dev, DP_D, PORT_D);
5db94019 15616 } else if (IS_GEN2(dev_priv))
79e53945
JB
15617 intel_dvo_init(dev);
15618
56b857a5 15619 if (SUPPORTS_TV(dev_priv))
79e53945
JB
15620 intel_tv_init(dev);
15621
0bc12bcb 15622 intel_psr_init(dev);
7c8f8a70 15623
b2784e15 15624 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
15625 encoder->base.possible_crtcs = encoder->crtc_mask;
15626 encoder->base.possible_clones =
66a9278e 15627 intel_encoder_clones(encoder);
79e53945 15628 }
47356eb6 15629
dde86e2d 15630 intel_init_pch_refclk(dev);
270b3042
DV
15631
15632 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
15633}
15634
15635static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
15636{
60a5ca01 15637 struct drm_device *dev = fb->dev;
79e53945 15638 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 15639
ef2d633e 15640 drm_framebuffer_cleanup(fb);
60a5ca01 15641 mutex_lock(&dev->struct_mutex);
ef2d633e 15642 WARN_ON(!intel_fb->obj->framebuffer_references--);
f8c417cd 15643 i915_gem_object_put(intel_fb->obj);
60a5ca01 15644 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15645 kfree(intel_fb);
15646}
15647
15648static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 15649 struct drm_file *file,
79e53945
JB
15650 unsigned int *handle)
15651{
15652 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 15653 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 15654
cc917ab4
CW
15655 if (obj->userptr.mm) {
15656 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
15657 return -EINVAL;
15658 }
15659
05394f39 15660 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
15661}
15662
86c98588
RV
15663static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
15664 struct drm_file *file,
15665 unsigned flags, unsigned color,
15666 struct drm_clip_rect *clips,
15667 unsigned num_clips)
15668{
15669 struct drm_device *dev = fb->dev;
15670 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
15671 struct drm_i915_gem_object *obj = intel_fb->obj;
15672
15673 mutex_lock(&dev->struct_mutex);
a6a7cc4b
CW
15674 if (obj->pin_display && obj->cache_dirty)
15675 i915_gem_clflush_object(obj, true);
74b4ea1e 15676 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
15677 mutex_unlock(&dev->struct_mutex);
15678
15679 return 0;
15680}
15681
79e53945
JB
15682static const struct drm_framebuffer_funcs intel_fb_funcs = {
15683 .destroy = intel_user_framebuffer_destroy,
15684 .create_handle = intel_user_framebuffer_create_handle,
86c98588 15685 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
15686};
15687
b321803d 15688static
920a14b2
TU
15689u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
15690 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 15691{
920a14b2 15692 u32 gen = INTEL_INFO(dev_priv)->gen;
b321803d
DL
15693
15694 if (gen >= 9) {
ac484963
VS
15695 int cpp = drm_format_plane_cpp(pixel_format, 0);
15696
b321803d
DL
15697 /* "The stride in bytes must not exceed the of the size of 8K
15698 * pixels and 32K bytes."
15699 */
ac484963 15700 return min(8192 * cpp, 32768);
920a14b2
TU
15701 } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
15702 !IS_CHERRYVIEW(dev_priv)) {
b321803d
DL
15703 return 32*1024;
15704 } else if (gen >= 4) {
15705 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15706 return 16*1024;
15707 else
15708 return 32*1024;
15709 } else if (gen >= 3) {
15710 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
15711 return 8*1024;
15712 else
15713 return 16*1024;
15714 } else {
15715 /* XXX DSPC is limited to 4k tiled */
15716 return 8*1024;
15717 }
15718}
15719
b5ea642a
DV
15720static int intel_framebuffer_init(struct drm_device *dev,
15721 struct intel_framebuffer *intel_fb,
15722 struct drm_mode_fb_cmd2 *mode_cmd,
15723 struct drm_i915_gem_object *obj)
79e53945 15724{
7b49f948 15725 struct drm_i915_private *dev_priv = to_i915(dev);
c2ff7370 15726 unsigned int tiling = i915_gem_object_get_tiling(obj);
79e53945 15727 int ret;
b321803d 15728 u32 pitch_limit, stride_alignment;
b3c11ac2 15729 struct drm_format_name_buf format_name;
79e53945 15730
dd4916c5
DV
15731 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15732
2a80eada 15733 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
c2ff7370
VS
15734 /*
15735 * If there's a fence, enforce that
15736 * the fb modifier and tiling mode match.
15737 */
15738 if (tiling != I915_TILING_NONE &&
15739 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
2a80eada
DV
15740 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15741 return -EINVAL;
15742 }
15743 } else {
c2ff7370 15744 if (tiling == I915_TILING_X) {
2a80eada 15745 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
c2ff7370 15746 } else if (tiling == I915_TILING_Y) {
2a80eada
DV
15747 DRM_DEBUG("No Y tiling for legacy addfb\n");
15748 return -EINVAL;
15749 }
15750 }
15751
9a8f0a12
TU
15752 /* Passed in modifier sanity checking. */
15753 switch (mode_cmd->modifier[0]) {
15754 case I915_FORMAT_MOD_Y_TILED:
15755 case I915_FORMAT_MOD_Yf_TILED:
6315b5d3 15756 if (INTEL_GEN(dev_priv) < 9) {
9a8f0a12
TU
15757 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15758 mode_cmd->modifier[0]);
15759 return -EINVAL;
15760 }
15761 case DRM_FORMAT_MOD_NONE:
15762 case I915_FORMAT_MOD_X_TILED:
15763 break;
15764 default:
c0f40428
JB
15765 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15766 mode_cmd->modifier[0]);
57cd6508 15767 return -EINVAL;
c16ed4be 15768 }
57cd6508 15769
c2ff7370
VS
15770 /*
15771 * gen2/3 display engine uses the fence if present,
15772 * so the tiling mode must match the fb modifier exactly.
15773 */
15774 if (INTEL_INFO(dev_priv)->gen < 4 &&
15775 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
15776 DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
15777 return -EINVAL;
15778 }
15779
7b49f948
VS
15780 stride_alignment = intel_fb_stride_alignment(dev_priv,
15781 mode_cmd->modifier[0],
b321803d
DL
15782 mode_cmd->pixel_format);
15783 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15784 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15785 mode_cmd->pitches[0], stride_alignment);
57cd6508 15786 return -EINVAL;
c16ed4be 15787 }
57cd6508 15788
920a14b2 15789 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
b321803d 15790 mode_cmd->pixel_format);
a35cdaa0 15791 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
15792 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15793 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 15794 "tiled" : "linear",
a35cdaa0 15795 mode_cmd->pitches[0], pitch_limit);
5d7bd705 15796 return -EINVAL;
c16ed4be 15797 }
5d7bd705 15798
c2ff7370
VS
15799 /*
15800 * If there's a fence, enforce that
15801 * the fb pitch and fence stride match.
15802 */
15803 if (tiling != I915_TILING_NONE &&
3e510a8e 15804 mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
c16ed4be 15805 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
3e510a8e
CW
15806 mode_cmd->pitches[0],
15807 i915_gem_object_get_stride(obj));
5d7bd705 15808 return -EINVAL;
c16ed4be 15809 }
5d7bd705 15810
57779d06 15811 /* Reject formats not supported by any plane early. */
308e5bcb 15812 switch (mode_cmd->pixel_format) {
57779d06 15813 case DRM_FORMAT_C8:
04b3924d
VS
15814 case DRM_FORMAT_RGB565:
15815 case DRM_FORMAT_XRGB8888:
15816 case DRM_FORMAT_ARGB8888:
57779d06
VS
15817 break;
15818 case DRM_FORMAT_XRGB1555:
6315b5d3 15819 if (INTEL_GEN(dev_priv) > 3) {
b3c11ac2
EE
15820 DRM_DEBUG("unsupported pixel format: %s\n",
15821 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15822 return -EINVAL;
c16ed4be 15823 }
57779d06 15824 break;
57779d06 15825 case DRM_FORMAT_ABGR8888:
920a14b2 15826 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
6315b5d3 15827 INTEL_GEN(dev_priv) < 9) {
b3c11ac2
EE
15828 DRM_DEBUG("unsupported pixel format: %s\n",
15829 drm_get_format_name(mode_cmd->pixel_format, &format_name));
6c0fd451
DL
15830 return -EINVAL;
15831 }
15832 break;
15833 case DRM_FORMAT_XBGR8888:
04b3924d 15834 case DRM_FORMAT_XRGB2101010:
57779d06 15835 case DRM_FORMAT_XBGR2101010:
6315b5d3 15836 if (INTEL_GEN(dev_priv) < 4) {
b3c11ac2
EE
15837 DRM_DEBUG("unsupported pixel format: %s\n",
15838 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15839 return -EINVAL;
c16ed4be 15840 }
b5626747 15841 break;
7531208b 15842 case DRM_FORMAT_ABGR2101010:
920a14b2 15843 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
b3c11ac2
EE
15844 DRM_DEBUG("unsupported pixel format: %s\n",
15845 drm_get_format_name(mode_cmd->pixel_format, &format_name));
7531208b
DL
15846 return -EINVAL;
15847 }
15848 break;
04b3924d
VS
15849 case DRM_FORMAT_YUYV:
15850 case DRM_FORMAT_UYVY:
15851 case DRM_FORMAT_YVYU:
15852 case DRM_FORMAT_VYUY:
6315b5d3 15853 if (INTEL_GEN(dev_priv) < 5) {
b3c11ac2
EE
15854 DRM_DEBUG("unsupported pixel format: %s\n",
15855 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57779d06 15856 return -EINVAL;
c16ed4be 15857 }
57cd6508
CW
15858 break;
15859 default:
b3c11ac2
EE
15860 DRM_DEBUG("unsupported pixel format: %s\n",
15861 drm_get_format_name(mode_cmd->pixel_format, &format_name));
57cd6508
CW
15862 return -EINVAL;
15863 }
15864
90f9a336
VS
15865 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15866 if (mode_cmd->offsets[0] != 0)
15867 return -EINVAL;
15868
c7d73f6a
DV
15869 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15870 intel_fb->obj = obj;
15871
6687c906
VS
15872 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
15873 if (ret)
15874 return ret;
2d7a215f 15875
79e53945
JB
15876 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15877 if (ret) {
15878 DRM_ERROR("framebuffer init failed %d\n", ret);
15879 return ret;
15880 }
15881
0b05e1e0
VS
15882 intel_fb->obj->framebuffer_references++;
15883
79e53945
JB
15884 return 0;
15885}
15886
79e53945
JB
15887static struct drm_framebuffer *
15888intel_user_framebuffer_create(struct drm_device *dev,
15889 struct drm_file *filp,
1eb83451 15890 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15891{
dcb1394e 15892 struct drm_framebuffer *fb;
05394f39 15893 struct drm_i915_gem_object *obj;
76dc3769 15894 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15895
03ac0642
CW
15896 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
15897 if (!obj)
cce13ff7 15898 return ERR_PTR(-ENOENT);
79e53945 15899
92907cbb 15900 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e 15901 if (IS_ERR(fb))
f0cd5182 15902 i915_gem_object_put(obj);
dcb1394e
LW
15903
15904 return fb;
79e53945
JB
15905}
15906
79e53945 15907static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15908 .fb_create = intel_user_framebuffer_create,
0632fef6 15909 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15910 .atomic_check = intel_atomic_check,
15911 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15912 .atomic_state_alloc = intel_atomic_state_alloc,
15913 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15914};
15915
88212941
ID
15916/**
15917 * intel_init_display_hooks - initialize the display modesetting hooks
15918 * @dev_priv: device private
15919 */
15920void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15921{
88212941 15922 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15923 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15924 dev_priv->display.get_initial_plane_config =
15925 skylake_get_initial_plane_config;
bc8d7dff
DL
15926 dev_priv->display.crtc_compute_clock =
15927 haswell_crtc_compute_clock;
15928 dev_priv->display.crtc_enable = haswell_crtc_enable;
15929 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15930 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15931 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15932 dev_priv->display.get_initial_plane_config =
15933 ironlake_get_initial_plane_config;
797d0259
ACO
15934 dev_priv->display.crtc_compute_clock =
15935 haswell_crtc_compute_clock;
4f771f10
PZ
15936 dev_priv->display.crtc_enable = haswell_crtc_enable;
15937 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15938 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15939 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15940 dev_priv->display.get_initial_plane_config =
15941 ironlake_get_initial_plane_config;
3fb37703
ACO
15942 dev_priv->display.crtc_compute_clock =
15943 ironlake_crtc_compute_clock;
76e5a89c
DV
15944 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15945 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15946 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15947 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15948 dev_priv->display.get_initial_plane_config =
15949 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15950 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15951 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15952 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15953 } else if (IS_VALLEYVIEW(dev_priv)) {
15954 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15955 dev_priv->display.get_initial_plane_config =
15956 i9xx_get_initial_plane_config;
15957 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15958 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15959 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
15960 } else if (IS_G4X(dev_priv)) {
15961 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15962 dev_priv->display.get_initial_plane_config =
15963 i9xx_get_initial_plane_config;
15964 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15965 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15966 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
15967 } else if (IS_PINEVIEW(dev_priv)) {
15968 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15969 dev_priv->display.get_initial_plane_config =
15970 i9xx_get_initial_plane_config;
15971 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15972 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15973 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 15974 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 15975 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15976 dev_priv->display.get_initial_plane_config =
15977 i9xx_get_initial_plane_config;
d6dfee7a 15978 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15979 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15980 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
15981 } else {
15982 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15983 dev_priv->display.get_initial_plane_config =
15984 i9xx_get_initial_plane_config;
15985 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15986 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15987 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15988 }
e70236a8 15989
e70236a8 15990 /* Returns the core display clock speed */
88212941 15991 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
15992 dev_priv->display.get_display_clock_speed =
15993 skylake_get_display_clock_speed;
88212941 15994 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
15995 dev_priv->display.get_display_clock_speed =
15996 broxton_get_display_clock_speed;
88212941 15997 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
15998 dev_priv->display.get_display_clock_speed =
15999 broadwell_get_display_clock_speed;
88212941 16000 else if (IS_HASWELL(dev_priv))
1652d19e
VS
16001 dev_priv->display.get_display_clock_speed =
16002 haswell_get_display_clock_speed;
88212941 16003 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
16004 dev_priv->display.get_display_clock_speed =
16005 valleyview_get_display_clock_speed;
88212941 16006 else if (IS_GEN5(dev_priv))
b37a6434
VS
16007 dev_priv->display.get_display_clock_speed =
16008 ilk_get_display_clock_speed;
88212941
ID
16009 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
16010 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
16011 dev_priv->display.get_display_clock_speed =
16012 i945_get_display_clock_speed;
88212941 16013 else if (IS_GM45(dev_priv))
34edce2f
VS
16014 dev_priv->display.get_display_clock_speed =
16015 gm45_get_display_clock_speed;
88212941 16016 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
16017 dev_priv->display.get_display_clock_speed =
16018 i965gm_get_display_clock_speed;
88212941 16019 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
16020 dev_priv->display.get_display_clock_speed =
16021 pnv_get_display_clock_speed;
88212941 16022 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
16023 dev_priv->display.get_display_clock_speed =
16024 g33_get_display_clock_speed;
88212941 16025 else if (IS_I915G(dev_priv))
e70236a8
JB
16026 dev_priv->display.get_display_clock_speed =
16027 i915_get_display_clock_speed;
88212941 16028 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
16029 dev_priv->display.get_display_clock_speed =
16030 i9xx_misc_get_display_clock_speed;
88212941 16031 else if (IS_I915GM(dev_priv))
e70236a8
JB
16032 dev_priv->display.get_display_clock_speed =
16033 i915gm_get_display_clock_speed;
88212941 16034 else if (IS_I865G(dev_priv))
e70236a8
JB
16035 dev_priv->display.get_display_clock_speed =
16036 i865_get_display_clock_speed;
88212941 16037 else if (IS_I85X(dev_priv))
e70236a8 16038 dev_priv->display.get_display_clock_speed =
1b1d2716 16039 i85x_get_display_clock_speed;
623e01e5 16040 else { /* 830 */
88212941 16041 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
16042 dev_priv->display.get_display_clock_speed =
16043 i830_get_display_clock_speed;
623e01e5 16044 }
e70236a8 16045
88212941 16046 if (IS_GEN5(dev_priv)) {
3bb11b53 16047 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 16048 } else if (IS_GEN6(dev_priv)) {
3bb11b53 16049 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 16050 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
16051 /* FIXME: detect B0+ stepping and use auto training */
16052 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 16053 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 16054 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
16055 }
16056
16057 if (IS_BROADWELL(dev_priv)) {
16058 dev_priv->display.modeset_commit_cdclk =
16059 broadwell_modeset_commit_cdclk;
16060 dev_priv->display.modeset_calc_cdclk =
16061 broadwell_modeset_calc_cdclk;
88212941 16062 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
16063 dev_priv->display.modeset_commit_cdclk =
16064 valleyview_modeset_commit_cdclk;
16065 dev_priv->display.modeset_calc_cdclk =
16066 valleyview_modeset_calc_cdclk;
88212941 16067 } else if (IS_BROXTON(dev_priv)) {
27c329ed 16068 dev_priv->display.modeset_commit_cdclk =
324513c0 16069 bxt_modeset_commit_cdclk;
27c329ed 16070 dev_priv->display.modeset_calc_cdclk =
324513c0 16071 bxt_modeset_calc_cdclk;
c89e39f3
CT
16072 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
16073 dev_priv->display.modeset_commit_cdclk =
16074 skl_modeset_commit_cdclk;
16075 dev_priv->display.modeset_calc_cdclk =
16076 skl_modeset_calc_cdclk;
e70236a8 16077 }
5a21b665 16078
27082493
L
16079 if (dev_priv->info.gen >= 9)
16080 dev_priv->display.update_crtcs = skl_update_crtcs;
16081 else
16082 dev_priv->display.update_crtcs = intel_update_crtcs;
16083
5a21b665
DV
16084 switch (INTEL_INFO(dev_priv)->gen) {
16085 case 2:
16086 dev_priv->display.queue_flip = intel_gen2_queue_flip;
16087 break;
16088
16089 case 3:
16090 dev_priv->display.queue_flip = intel_gen3_queue_flip;
16091 break;
16092
16093 case 4:
16094 case 5:
16095 dev_priv->display.queue_flip = intel_gen4_queue_flip;
16096 break;
16097
16098 case 6:
16099 dev_priv->display.queue_flip = intel_gen6_queue_flip;
16100 break;
16101 case 7:
16102 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
16103 dev_priv->display.queue_flip = intel_gen7_queue_flip;
16104 break;
16105 case 9:
16106 /* Drop through - unsupported since execlist only. */
16107 default:
16108 /* Default just returns -ENODEV to indicate unsupported */
16109 dev_priv->display.queue_flip = intel_default_queue_flip;
16110 }
e70236a8
JB
16111}
16112
b690e96c
JB
16113/*
16114 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
16115 * resume, or other times. This quirk makes sure that's the case for
16116 * affected systems.
16117 */
0206e353 16118static void quirk_pipea_force(struct drm_device *dev)
b690e96c 16119{
fac5e23e 16120 struct drm_i915_private *dev_priv = to_i915(dev);
b690e96c
JB
16121
16122 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 16123 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
16124}
16125
b6b5d049
VS
16126static void quirk_pipeb_force(struct drm_device *dev)
16127{
fac5e23e 16128 struct drm_i915_private *dev_priv = to_i915(dev);
b6b5d049
VS
16129
16130 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
16131 DRM_INFO("applying pipe b force quirk\n");
16132}
16133
435793df
KP
16134/*
16135 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
16136 */
16137static void quirk_ssc_force_disable(struct drm_device *dev)
16138{
fac5e23e 16139 struct drm_i915_private *dev_priv = to_i915(dev);
435793df 16140 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 16141 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
16142}
16143
4dca20ef 16144/*
5a15ab5b
CE
16145 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
16146 * brightness value
4dca20ef
CE
16147 */
16148static void quirk_invert_brightness(struct drm_device *dev)
16149{
fac5e23e 16150 struct drm_i915_private *dev_priv = to_i915(dev);
4dca20ef 16151 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 16152 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
16153}
16154
9c72cc6f
SD
16155/* Some VBT's incorrectly indicate no backlight is present */
16156static void quirk_backlight_present(struct drm_device *dev)
16157{
fac5e23e 16158 struct drm_i915_private *dev_priv = to_i915(dev);
9c72cc6f
SD
16159 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
16160 DRM_INFO("applying backlight present quirk\n");
16161}
16162
b690e96c
JB
16163struct intel_quirk {
16164 int device;
16165 int subsystem_vendor;
16166 int subsystem_device;
16167 void (*hook)(struct drm_device *dev);
16168};
16169
5f85f176
EE
16170/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
16171struct intel_dmi_quirk {
16172 void (*hook)(struct drm_device *dev);
16173 const struct dmi_system_id (*dmi_id_list)[];
16174};
16175
16176static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
16177{
16178 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
16179 return 1;
16180}
16181
16182static const struct intel_dmi_quirk intel_dmi_quirks[] = {
16183 {
16184 .dmi_id_list = &(const struct dmi_system_id[]) {
16185 {
16186 .callback = intel_dmi_reverse_brightness,
16187 .ident = "NCR Corporation",
16188 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
16189 DMI_MATCH(DMI_PRODUCT_NAME, ""),
16190 },
16191 },
16192 { } /* terminating entry */
16193 },
16194 .hook = quirk_invert_brightness,
16195 },
16196};
16197
c43b5634 16198static struct intel_quirk intel_quirks[] = {
b690e96c
JB
16199 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
16200 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
16201
b690e96c
JB
16202 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
16203 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
16204
5f080c0f
VS
16205 /* 830 needs to leave pipe A & dpll A up */
16206 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
16207
b6b5d049
VS
16208 /* 830 needs to leave pipe B & dpll B up */
16209 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
16210
435793df
KP
16211 /* Lenovo U160 cannot use SSC on LVDS */
16212 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
16213
16214 /* Sony Vaio Y cannot use SSC on LVDS */
16215 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 16216
be505f64
AH
16217 /* Acer Aspire 5734Z must invert backlight brightness */
16218 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
16219
16220 /* Acer/eMachines G725 */
16221 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
16222
16223 /* Acer/eMachines e725 */
16224 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
16225
16226 /* Acer/Packard Bell NCL20 */
16227 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
16228
16229 /* Acer Aspire 4736Z */
16230 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
16231
16232 /* Acer Aspire 5336 */
16233 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
16234
16235 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
16236 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 16237
dfb3d47b
SD
16238 /* Acer C720 Chromebook (Core i3 4005U) */
16239 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
16240
b2a9601c 16241 /* Apple Macbook 2,1 (Core 2 T7400) */
16242 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
16243
1b9448b0
JN
16244 /* Apple Macbook 4,1 */
16245 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
16246
d4967d8c
SD
16247 /* Toshiba CB35 Chromebook (Celeron 2955U) */
16248 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
16249
16250 /* HP Chromebook 14 (Celeron 2955U) */
16251 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
16252
16253 /* Dell Chromebook 11 */
16254 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
16255
16256 /* Dell Chromebook 11 (2015 version) */
16257 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
16258};
16259
16260static void intel_init_quirks(struct drm_device *dev)
16261{
16262 struct pci_dev *d = dev->pdev;
16263 int i;
16264
16265 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
16266 struct intel_quirk *q = &intel_quirks[i];
16267
16268 if (d->device == q->device &&
16269 (d->subsystem_vendor == q->subsystem_vendor ||
16270 q->subsystem_vendor == PCI_ANY_ID) &&
16271 (d->subsystem_device == q->subsystem_device ||
16272 q->subsystem_device == PCI_ANY_ID))
16273 q->hook(dev);
16274 }
5f85f176
EE
16275 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
16276 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
16277 intel_dmi_quirks[i].hook(dev);
16278 }
b690e96c
JB
16279}
16280
9cce37f4 16281/* Disable the VGA plane that we never use */
29b74b7f 16282static void i915_disable_vga(struct drm_i915_private *dev_priv)
9cce37f4 16283{
52a05c30 16284 struct pci_dev *pdev = dev_priv->drm.pdev;
9cce37f4 16285 u8 sr1;
920a14b2 16286 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
9cce37f4 16287
2b37c616 16288 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
52a05c30 16289 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 16290 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
16291 sr1 = inb(VGA_SR_DATA);
16292 outb(sr1 | 1<<5, VGA_SR_DATA);
52a05c30 16293 vga_put(pdev, VGA_RSRC_LEGACY_IO);
9cce37f4
JB
16294 udelay(300);
16295
01f5a626 16296 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
16297 POSTING_READ(vga_reg);
16298}
16299
f817586c
DV
16300void intel_modeset_init_hw(struct drm_device *dev)
16301{
fac5e23e 16302 struct drm_i915_private *dev_priv = to_i915(dev);
1a617b77 16303
4c75b940 16304 intel_update_cdclk(dev_priv);
1a617b77
ML
16305
16306 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
16307
46f16e63 16308 intel_init_clock_gating(dev_priv);
f817586c
DV
16309}
16310
d93c0372
MR
16311/*
16312 * Calculate what we think the watermarks should be for the state we've read
16313 * out of the hardware and then immediately program those watermarks so that
16314 * we ensure the hardware settings match our internal state.
16315 *
16316 * We can calculate what we think WM's should be by creating a duplicate of the
16317 * current state (which was constructed during hardware readout) and running it
16318 * through the atomic check code to calculate new watermark values in the
16319 * state object.
16320 */
16321static void sanitize_watermarks(struct drm_device *dev)
16322{
16323 struct drm_i915_private *dev_priv = to_i915(dev);
16324 struct drm_atomic_state *state;
ccf010fb 16325 struct intel_atomic_state *intel_state;
d93c0372
MR
16326 struct drm_crtc *crtc;
16327 struct drm_crtc_state *cstate;
16328 struct drm_modeset_acquire_ctx ctx;
16329 int ret;
16330 int i;
16331
16332 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 16333 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
16334 return;
16335
16336 /*
16337 * We need to hold connection_mutex before calling duplicate_state so
16338 * that the connector loop is protected.
16339 */
16340 drm_modeset_acquire_init(&ctx, 0);
16341retry:
0cd1262d 16342 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
16343 if (ret == -EDEADLK) {
16344 drm_modeset_backoff(&ctx);
16345 goto retry;
16346 } else if (WARN_ON(ret)) {
0cd1262d 16347 goto fail;
d93c0372
MR
16348 }
16349
16350 state = drm_atomic_helper_duplicate_state(dev, &ctx);
16351 if (WARN_ON(IS_ERR(state)))
0cd1262d 16352 goto fail;
d93c0372 16353
ccf010fb
ML
16354 intel_state = to_intel_atomic_state(state);
16355
ed4a6a7c
MR
16356 /*
16357 * Hardware readout is the only time we don't want to calculate
16358 * intermediate watermarks (since we don't trust the current
16359 * watermarks).
16360 */
ccf010fb 16361 intel_state->skip_intermediate_wm = true;
ed4a6a7c 16362
d93c0372
MR
16363 ret = intel_atomic_check(dev, state);
16364 if (ret) {
16365 /*
16366 * If we fail here, it means that the hardware appears to be
16367 * programmed in a way that shouldn't be possible, given our
16368 * understanding of watermark requirements. This might mean a
16369 * mistake in the hardware readout code or a mistake in the
16370 * watermark calculations for a given platform. Raise a WARN
16371 * so that this is noticeable.
16372 *
16373 * If this actually happens, we'll have to just leave the
16374 * BIOS-programmed watermarks untouched and hope for the best.
16375 */
16376 WARN(true, "Could not determine valid watermarks for inherited state\n");
b9a1b717 16377 goto put_state;
d93c0372
MR
16378 }
16379
16380 /* Write calculated watermark values back */
d93c0372
MR
16381 for_each_crtc_in_state(state, crtc, cstate, i) {
16382 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
16383
ed4a6a7c 16384 cs->wm.need_postvbl_update = true;
ccf010fb 16385 dev_priv->display.optimize_watermarks(intel_state, cs);
d93c0372
MR
16386 }
16387
b9a1b717 16388put_state:
0853695c 16389 drm_atomic_state_put(state);
0cd1262d 16390fail:
d93c0372
MR
16391 drm_modeset_drop_locks(&ctx);
16392 drm_modeset_acquire_fini(&ctx);
16393}
16394
b079bd17 16395int intel_modeset_init(struct drm_device *dev)
79e53945 16396{
72e96d64
JL
16397 struct drm_i915_private *dev_priv = to_i915(dev);
16398 struct i915_ggtt *ggtt = &dev_priv->ggtt;
8cc87b75 16399 enum pipe pipe;
46f297fb 16400 struct intel_crtc *crtc;
79e53945
JB
16401
16402 drm_mode_config_init(dev);
16403
16404 dev->mode_config.min_width = 0;
16405 dev->mode_config.min_height = 0;
16406
019d96cb
DA
16407 dev->mode_config.preferred_depth = 24;
16408 dev->mode_config.prefer_shadow = 1;
16409
25bab385
TU
16410 dev->mode_config.allow_fb_modifiers = true;
16411
e6ecefaa 16412 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 16413
b690e96c
JB
16414 intel_init_quirks(dev);
16415
62d75df7 16416 intel_init_pm(dev_priv);
1fa61106 16417
b7f05d4a 16418 if (INTEL_INFO(dev_priv)->num_pipes == 0)
b079bd17 16419 return 0;
e3c74757 16420
69f92f67
LW
16421 /*
16422 * There may be no VBT; and if the BIOS enabled SSC we can
16423 * just keep using it to avoid unnecessary flicker. Whereas if the
16424 * BIOS isn't using it, don't assume it will work even if the VBT
16425 * indicates as much.
16426 */
6e266956 16427 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
69f92f67
LW
16428 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
16429 DREF_SSC1_ENABLE);
16430
16431 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
16432 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
16433 bios_lvds_use_ssc ? "en" : "dis",
16434 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
16435 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
16436 }
16437 }
16438
5db94019 16439 if (IS_GEN2(dev_priv)) {
a6c45cf0
CW
16440 dev->mode_config.max_width = 2048;
16441 dev->mode_config.max_height = 2048;
5db94019 16442 } else if (IS_GEN3(dev_priv)) {
5e4d6fa7
KP
16443 dev->mode_config.max_width = 4096;
16444 dev->mode_config.max_height = 4096;
79e53945 16445 } else {
a6c45cf0
CW
16446 dev->mode_config.max_width = 8192;
16447 dev->mode_config.max_height = 8192;
79e53945 16448 }
068be561 16449
50a0bc90
TU
16450 if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
16451 dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
dc41c154 16452 dev->mode_config.cursor_height = 1023;
5db94019 16453 } else if (IS_GEN2(dev_priv)) {
068be561
DL
16454 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
16455 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
16456 } else {
16457 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
16458 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
16459 }
16460
72e96d64 16461 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 16462
28c97730 16463 DRM_DEBUG_KMS("%d display pipe%s available.\n",
b7f05d4a
TU
16464 INTEL_INFO(dev_priv)->num_pipes,
16465 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
79e53945 16466
055e393f 16467 for_each_pipe(dev_priv, pipe) {
b079bd17
VS
16468 int ret;
16469
5ab0d85b 16470 ret = intel_crtc_init(dev_priv, pipe);
b079bd17
VS
16471 if (ret) {
16472 drm_mode_config_cleanup(dev);
16473 return ret;
16474 }
79e53945
JB
16475 }
16476
bfa7df01 16477 intel_update_czclk(dev_priv);
4c75b940 16478 intel_update_cdclk(dev_priv);
1f3dc3e3 16479 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
bfa7df01 16480
e72f9fbf 16481 intel_shared_dpll_init(dev);
ee7b9f93 16482
b2045352 16483 if (dev_priv->max_cdclk_freq == 0)
4c75b940 16484 intel_update_max_cdclk(dev_priv);
b2045352 16485
9cce37f4 16486 /* Just disable it once at startup */
29b74b7f 16487 i915_disable_vga(dev_priv);
79e53945 16488 intel_setup_outputs(dev);
11be49eb 16489
6e9f798d 16490 drm_modeset_lock_all(dev);
043e9bda 16491 intel_modeset_setup_hw_state(dev);
6e9f798d 16492 drm_modeset_unlock_all(dev);
46f297fb 16493
d3fcc808 16494 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
16495 struct intel_initial_plane_config plane_config = {};
16496
46f297fb
JB
16497 if (!crtc->active)
16498 continue;
16499
46f297fb 16500 /*
46f297fb
JB
16501 * Note that reserving the BIOS fb up front prevents us
16502 * from stuffing other stolen allocations like the ring
16503 * on top. This prevents some ugliness at boot time, and
16504 * can even allow for smooth boot transitions if the BIOS
16505 * fb is large enough for the active pipe configuration.
16506 */
eeebeac5
ML
16507 dev_priv->display.get_initial_plane_config(crtc,
16508 &plane_config);
16509
16510 /*
16511 * If the fb is shared between multiple heads, we'll
16512 * just get the first one.
16513 */
16514 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 16515 }
d93c0372
MR
16516
16517 /*
16518 * Make sure hardware watermarks really match the state we read out.
16519 * Note that we need to do this after reconstructing the BIOS fb's
16520 * since the watermark calculation done here will use pstate->fb.
16521 */
16522 sanitize_watermarks(dev);
b079bd17
VS
16523
16524 return 0;
2c7111db
CW
16525}
16526
7fad798e
DV
16527static void intel_enable_pipe_a(struct drm_device *dev)
16528{
16529 struct intel_connector *connector;
16530 struct drm_connector *crt = NULL;
16531 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 16532 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
16533
16534 /* We can't just switch on the pipe A, we need to set things up with a
16535 * proper mode and output configuration. As a gross hack, enable pipe A
16536 * by enabling the load detect pipe once. */
3a3371ff 16537 for_each_intel_connector(dev, connector) {
7fad798e
DV
16538 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
16539 crt = &connector->base;
16540 break;
16541 }
16542 }
16543
16544 if (!crt)
16545 return;
16546
208bf9fd 16547 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 16548 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
16549}
16550
fa555837
DV
16551static bool
16552intel_check_plane_mapping(struct intel_crtc *crtc)
16553{
b7f05d4a 16554 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
649636ef 16555 u32 val;
fa555837 16556
b7f05d4a 16557 if (INTEL_INFO(dev_priv)->num_pipes == 1)
fa555837
DV
16558 return true;
16559
649636ef 16560 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
16561
16562 if ((val & DISPLAY_PLANE_ENABLE) &&
16563 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
16564 return false;
16565
16566 return true;
16567}
16568
02e93c35
VS
16569static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
16570{
16571 struct drm_device *dev = crtc->base.dev;
16572 struct intel_encoder *encoder;
16573
16574 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
16575 return true;
16576
16577 return false;
16578}
16579
496b0fc3
ML
16580static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
16581{
16582 struct drm_device *dev = encoder->base.dev;
16583 struct intel_connector *connector;
16584
16585 for_each_connector_on_encoder(dev, &encoder->base, connector)
16586 return connector;
16587
16588 return NULL;
16589}
16590
a168f5b3
VS
16591static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
16592 enum transcoder pch_transcoder)
16593{
16594 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
16595 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
16596}
16597
24929352
DV
16598static void intel_sanitize_crtc(struct intel_crtc *crtc)
16599{
16600 struct drm_device *dev = crtc->base.dev;
fac5e23e 16601 struct drm_i915_private *dev_priv = to_i915(dev);
4d1de975 16602 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 16603
24929352 16604 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
16605 if (!transcoder_is_dsi(cpu_transcoder)) {
16606 i915_reg_t reg = PIPECONF(cpu_transcoder);
16607
16608 I915_WRITE(reg,
16609 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
16610 }
24929352 16611
d3eaf884 16612 /* restore vblank interrupts to correct state */
9625604c 16613 drm_crtc_vblank_reset(&crtc->base);
d297e103 16614 if (crtc->active) {
f9cd7b88
VS
16615 struct intel_plane *plane;
16616
9625604c 16617 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
16618
16619 /* Disable everything but the primary plane */
16620 for_each_intel_plane_on_crtc(dev, crtc, plane) {
16621 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
16622 continue;
16623
16624 plane->disable_plane(&plane->base, &crtc->base);
16625 }
9625604c 16626 }
d3eaf884 16627
24929352 16628 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
16629 * disable the crtc (and hence change the state) if it is wrong. Note
16630 * that gen4+ has a fixed plane -> pipe mapping. */
6315b5d3 16631 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
16632 bool plane;
16633
78108b7c
VS
16634 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
16635 crtc->base.base.id, crtc->base.name);
24929352
DV
16636
16637 /* Pipe has the wrong plane attached and the plane is active.
16638 * Temporarily change the plane mapping and disable everything
16639 * ... */
16640 plane = crtc->plane;
936e71e3 16641 to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
24929352 16642 crtc->plane = !plane;
b17d48e2 16643 intel_crtc_disable_noatomic(&crtc->base);
24929352 16644 crtc->plane = plane;
24929352 16645 }
24929352 16646
7fad798e
DV
16647 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
16648 crtc->pipe == PIPE_A && !crtc->active) {
16649 /* BIOS forgot to enable pipe A, this mostly happens after
16650 * resume. Force-enable the pipe to fix this, the update_dpms
16651 * call below we restore the pipe to the right state, but leave
16652 * the required bits on. */
16653 intel_enable_pipe_a(dev);
16654 }
16655
24929352
DV
16656 /* Adjust the state of the output pipe according to whether we
16657 * have active connectors/encoders. */
842e0307 16658 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 16659 intel_crtc_disable_noatomic(&crtc->base);
24929352 16660
49cff963 16661 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
4cc31489
DV
16662 /*
16663 * We start out with underrun reporting disabled to avoid races.
16664 * For correct bookkeeping mark this on active crtcs.
16665 *
c5ab3bc0
DV
16666 * Also on gmch platforms we dont have any hardware bits to
16667 * disable the underrun reporting. Which means we need to start
16668 * out with underrun reporting disabled also on inactive pipes,
16669 * since otherwise we'll complain about the garbage we read when
16670 * e.g. coming up after runtime pm.
16671 *
4cc31489
DV
16672 * No protection against concurrent access is required - at
16673 * worst a fifo underrun happens which also sets this to false.
16674 */
16675 crtc->cpu_fifo_underrun_disabled = true;
a168f5b3
VS
16676 /*
16677 * We track the PCH trancoder underrun reporting state
16678 * within the crtc. With crtc for pipe A housing the underrun
16679 * reporting state for PCH transcoder A, crtc for pipe B housing
16680 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
16681 * and marking underrun reporting as disabled for the non-existing
16682 * PCH transcoders B and C would prevent enabling the south
16683 * error interrupt (see cpt_can_enable_serr_int()).
16684 */
16685 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
16686 crtc->pch_fifo_underrun_disabled = true;
4cc31489 16687 }
24929352
DV
16688}
16689
16690static void intel_sanitize_encoder(struct intel_encoder *encoder)
16691{
16692 struct intel_connector *connector;
24929352
DV
16693
16694 /* We need to check both for a crtc link (meaning that the
16695 * encoder is active and trying to read from a pipe) and the
16696 * pipe itself being active. */
16697 bool has_active_crtc = encoder->base.crtc &&
16698 to_intel_crtc(encoder->base.crtc)->active;
16699
496b0fc3
ML
16700 connector = intel_encoder_find_connector(encoder);
16701 if (connector && !has_active_crtc) {
24929352
DV
16702 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
16703 encoder->base.base.id,
8e329a03 16704 encoder->base.name);
24929352
DV
16705
16706 /* Connector is active, but has no active pipe. This is
16707 * fallout from our resume register restoring. Disable
16708 * the encoder manually again. */
16709 if (encoder->base.crtc) {
fd6bbda9
ML
16710 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
16711
24929352
DV
16712 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
16713 encoder->base.base.id,
8e329a03 16714 encoder->base.name);
fd6bbda9 16715 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
a62d1497 16716 if (encoder->post_disable)
fd6bbda9 16717 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
24929352 16718 }
7f1950fb 16719 encoder->base.crtc = NULL;
24929352
DV
16720
16721 /* Inconsistent output/port/pipe state happens presumably due to
16722 * a bug in one of the get_hw_state functions. Or someplace else
16723 * in our code, like the register restore mess on resume. Clamp
16724 * things to off as a safer default. */
fd6bbda9
ML
16725
16726 connector->base.dpms = DRM_MODE_DPMS_OFF;
16727 connector->base.encoder = NULL;
24929352
DV
16728 }
16729 /* Enabled encoders without active connectors will be fixed in
16730 * the crtc fixup. */
16731}
16732
29b74b7f 16733void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
0fde901f 16734{
920a14b2 16735 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
0fde901f 16736
04098753
ID
16737 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
16738 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
29b74b7f 16739 i915_disable_vga(dev_priv);
04098753
ID
16740 }
16741}
16742
29b74b7f 16743void i915_redisable_vga(struct drm_i915_private *dev_priv)
04098753 16744{
8dc8a27c
PZ
16745 /* This function can be called both from intel_modeset_setup_hw_state or
16746 * at a very early point in our resume sequence, where the power well
16747 * structures are not yet restored. Since this function is at a very
16748 * paranoid "someone might have enabled VGA while we were not looking"
16749 * level, just check if the power well is enabled instead of trying to
16750 * follow the "don't touch the power well if we don't need it" policy
16751 * the rest of the driver uses. */
6392f847 16752 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
16753 return;
16754
29b74b7f 16755 i915_redisable_vga_power_on(dev_priv);
6392f847
ID
16756
16757 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
16758}
16759
f9cd7b88 16760static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 16761{
f9cd7b88 16762 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 16763
f9cd7b88 16764 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
16765}
16766
f9cd7b88
VS
16767/* FIXME read out full plane state for all planes */
16768static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 16769{
b26d3ea3 16770 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 16771 struct intel_plane_state *plane_state =
b26d3ea3 16772 to_intel_plane_state(primary->state);
d032ffa0 16773
936e71e3 16774 plane_state->base.visible = crtc->active &&
b26d3ea3
ML
16775 primary_get_hw_state(to_intel_plane(primary));
16776
936e71e3 16777 if (plane_state->base.visible)
b26d3ea3 16778 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
16779}
16780
30e984df 16781static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352 16782{
fac5e23e 16783 struct drm_i915_private *dev_priv = to_i915(dev);
24929352 16784 enum pipe pipe;
24929352
DV
16785 struct intel_crtc *crtc;
16786 struct intel_encoder *encoder;
16787 struct intel_connector *connector;
5358901f 16788 int i;
24929352 16789
565602d7
ML
16790 dev_priv->active_crtcs = 0;
16791
d3fcc808 16792 for_each_intel_crtc(dev, crtc) {
565602d7 16793 struct intel_crtc_state *crtc_state = crtc->config;
3b117c8f 16794
ec2dc6a0 16795 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
565602d7
ML
16796 memset(crtc_state, 0, sizeof(*crtc_state));
16797 crtc_state->base.crtc = &crtc->base;
24929352 16798
565602d7
ML
16799 crtc_state->base.active = crtc_state->base.enable =
16800 dev_priv->display.get_pipe_config(crtc, crtc_state);
16801
16802 crtc->base.enabled = crtc_state->base.enable;
16803 crtc->active = crtc_state->base.active;
16804
00b2b728 16805 if (crtc_state->base.active)
565602d7
ML
16806 dev_priv->active_crtcs |= 1 << crtc->pipe;
16807
f9cd7b88 16808 readout_plane_state(crtc);
24929352 16809
78108b7c
VS
16810 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16811 crtc->base.base.id, crtc->base.name,
08c4d7fc 16812 enableddisabled(crtc->active));
24929352
DV
16813 }
16814
5358901f
DV
16815 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16816 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16817
2edd6443
ACO
16818 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16819 &pll->config.hw_state);
3e369b76 16820 pll->config.crtc_mask = 0;
d3fcc808 16821 for_each_intel_crtc(dev, crtc) {
2dd66ebd 16822 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 16823 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 16824 }
2dd66ebd 16825 pll->active_mask = pll->config.crtc_mask;
5358901f 16826
1e6f2ddc 16827 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 16828 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
16829 }
16830
b2784e15 16831 for_each_intel_encoder(dev, encoder) {
24929352
DV
16832 pipe = 0;
16833
16834 if (encoder->get_hw_state(encoder, &pipe)) {
98187836 16835 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16836
045ac3b5 16837 encoder->base.crtc = &crtc->base;
253c84c8 16838 crtc->config->output_types |= 1 << encoder->type;
6e3c9717 16839 encoder->get_config(encoder, crtc->config);
24929352
DV
16840 } else {
16841 encoder->base.crtc = NULL;
16842 }
16843
6f2bcceb 16844 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
08c4d7fc
TU
16845 encoder->base.base.id, encoder->base.name,
16846 enableddisabled(encoder->base.crtc),
6f2bcceb 16847 pipe_name(pipe));
24929352
DV
16848 }
16849
3a3371ff 16850 for_each_intel_connector(dev, connector) {
24929352
DV
16851 if (connector->get_hw_state(connector)) {
16852 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
16853
16854 encoder = connector->encoder;
16855 connector->base.encoder = &encoder->base;
16856
16857 if (encoder->base.crtc &&
16858 encoder->base.crtc->state->active) {
16859 /*
16860 * This has to be done during hardware readout
16861 * because anything calling .crtc_disable may
16862 * rely on the connector_mask being accurate.
16863 */
16864 encoder->base.crtc->state->connector_mask |=
16865 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16866 encoder->base.crtc->state->encoder_mask |=
16867 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16868 }
16869
24929352
DV
16870 } else {
16871 connector->base.dpms = DRM_MODE_DPMS_OFF;
16872 connector->base.encoder = NULL;
16873 }
16874 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
08c4d7fc
TU
16875 connector->base.base.id, connector->base.name,
16876 enableddisabled(connector->base.encoder));
24929352 16877 }
7f4c6284
VS
16878
16879 for_each_intel_crtc(dev, crtc) {
00b2b728
VS
16880 int pixclk = 0;
16881
7f4c6284
VS
16882 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16883
16884 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16885 if (crtc->base.state->active) {
16886 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16887 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16888 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16889
16890 /*
16891 * The initial mode needs to be set in order to keep
16892 * the atomic core happy. It wants a valid mode if the
16893 * crtc's enabled, so we do the above call.
16894 *
16895 * At this point some state updated by the connectors
16896 * in their ->detect() callback has not run yet, so
16897 * no recalculation can be done yet.
16898 *
16899 * Even if we could do a recalculation and modeset
16900 * right now it would cause a double modeset if
16901 * fbdev or userspace chooses a different initial mode.
16902 *
16903 * If that happens, someone indicated they wanted a
16904 * mode change, which means it's safe to do a full
16905 * recalculation.
16906 */
16907 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832 16908
00b2b728
VS
16909 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
16910 pixclk = ilk_pipe_pixel_rate(crtc->config);
16911 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16912 pixclk = crtc->config->base.adjusted_mode.crtc_clock;
16913 else
16914 WARN_ON(dev_priv->display.modeset_calc_cdclk);
16915
16916 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16917 if (IS_BROADWELL(dev_priv) && crtc->config->ips_enabled)
16918 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
16919
9eca6832
VS
16920 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16921 update_scanline_offset(crtc);
7f4c6284 16922 }
e3b247da 16923
00b2b728
VS
16924 dev_priv->min_pixclk[crtc->pipe] = pixclk;
16925
e3b247da 16926 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16927 }
30e984df
DV
16928}
16929
043e9bda
ML
16930/* Scan out the current hw modeset state,
16931 * and sanitizes it to the current state
16932 */
16933static void
16934intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df 16935{
fac5e23e 16936 struct drm_i915_private *dev_priv = to_i915(dev);
30e984df 16937 enum pipe pipe;
30e984df
DV
16938 struct intel_crtc *crtc;
16939 struct intel_encoder *encoder;
35c95375 16940 int i;
30e984df
DV
16941
16942 intel_modeset_readout_hw_state(dev);
24929352
DV
16943
16944 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16945 for_each_intel_encoder(dev, encoder) {
24929352
DV
16946 intel_sanitize_encoder(encoder);
16947 }
16948
055e393f 16949 for_each_pipe(dev_priv, pipe) {
98187836 16950 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e2af48c6 16951
24929352 16952 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16953 intel_dump_pipe_config(crtc, crtc->config,
16954 "[setup_hw_state]");
24929352 16955 }
9a935856 16956
d29b2f9d
ACO
16957 intel_modeset_update_connector_atomic_state(dev);
16958
35c95375
DV
16959 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16960 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16961
2dd66ebd 16962 if (!pll->on || pll->active_mask)
35c95375
DV
16963 continue;
16964
16965 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16966
2edd6443 16967 pll->funcs.disable(dev_priv, pll);
35c95375
DV
16968 pll->on = false;
16969 }
16970
920a14b2 16971 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6eb1a681 16972 vlv_wm_get_hw_state(dev);
5db94019 16973 else if (IS_GEN9(dev_priv))
3078999f 16974 skl_wm_get_hw_state(dev);
6e266956 16975 else if (HAS_PCH_SPLIT(dev_priv))
243e6a44 16976 ilk_wm_get_hw_state(dev);
292b990e
ML
16977
16978 for_each_intel_crtc(dev, crtc) {
16979 unsigned long put_domains;
16980
74bff5f9 16981 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16982 if (WARN_ON(put_domains))
16983 modeset_put_power_domains(dev_priv, put_domains);
16984 }
16985 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16986
16987 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16988}
7d0bc1ea 16989
043e9bda
ML
16990void intel_display_resume(struct drm_device *dev)
16991{
e2c8b870
ML
16992 struct drm_i915_private *dev_priv = to_i915(dev);
16993 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16994 struct drm_modeset_acquire_ctx ctx;
043e9bda 16995 int ret;
f30da187 16996
e2c8b870 16997 dev_priv->modeset_restore_state = NULL;
73974893
ML
16998 if (state)
16999 state->acquire_ctx = &ctx;
043e9bda 17000
ea49c9ac
ML
17001 /*
17002 * This is a cludge because with real atomic modeset mode_config.mutex
17003 * won't be taken. Unfortunately some probed state like
17004 * audio_codec_enable is still protected by mode_config.mutex, so lock
17005 * it here for now.
17006 */
17007 mutex_lock(&dev->mode_config.mutex);
e2c8b870 17008 drm_modeset_acquire_init(&ctx, 0);
043e9bda 17009
73974893
ML
17010 while (1) {
17011 ret = drm_modeset_lock_all_ctx(dev, &ctx);
17012 if (ret != -EDEADLK)
17013 break;
043e9bda 17014
e2c8b870 17015 drm_modeset_backoff(&ctx);
e2c8b870 17016 }
043e9bda 17017
73974893
ML
17018 if (!ret)
17019 ret = __intel_display_resume(dev, state);
17020
e2c8b870
ML
17021 drm_modeset_drop_locks(&ctx);
17022 drm_modeset_acquire_fini(&ctx);
ea49c9ac 17023 mutex_unlock(&dev->mode_config.mutex);
043e9bda 17024
0853695c 17025 if (ret)
e2c8b870 17026 DRM_ERROR("Restoring old state failed with %i\n", ret);
0853695c 17027 drm_atomic_state_put(state);
2c7111db
CW
17028}
17029
17030void intel_modeset_gem_init(struct drm_device *dev)
17031{
dc97997a 17032 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 17033 struct drm_crtc *c;
2ff8fde1 17034 struct drm_i915_gem_object *obj;
484b41dd 17035
dc97997a 17036 intel_init_gt_powersave(dev_priv);
ae48434c 17037
1833b134 17038 intel_modeset_init_hw(dev);
02e792fb 17039
1ee8da6d 17040 intel_setup_overlay(dev_priv);
484b41dd
JB
17041
17042 /*
17043 * Make sure any fbs we allocated at startup are properly
17044 * pinned & fenced. When we do the allocation it's too early
17045 * for this.
17046 */
70e1e0ec 17047 for_each_crtc(dev, c) {
058d88c4
CW
17048 struct i915_vma *vma;
17049
2ff8fde1
MR
17050 obj = intel_fb_obj(c->primary->fb);
17051 if (obj == NULL)
484b41dd
JB
17052 continue;
17053
e0d6149b 17054 mutex_lock(&dev->struct_mutex);
058d88c4 17055 vma = intel_pin_and_fence_fb_obj(c->primary->fb,
3465c580 17056 c->primary->state->rotation);
e0d6149b 17057 mutex_unlock(&dev->struct_mutex);
058d88c4 17058 if (IS_ERR(vma)) {
484b41dd
JB
17059 DRM_ERROR("failed to pin boot fb on pipe %d\n",
17060 to_intel_crtc(c)->pipe);
66e514c1 17061 drm_framebuffer_unreference(c->primary->fb);
5a21b665 17062 c->primary->fb = NULL;
36750f28 17063 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 17064 update_state_fb(c->primary);
36750f28 17065 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
17066 }
17067 }
1ebaa0b9
CW
17068}
17069
17070int intel_connector_register(struct drm_connector *connector)
17071{
17072 struct intel_connector *intel_connector = to_intel_connector(connector);
17073 int ret;
17074
17075 ret = intel_backlight_device_register(intel_connector);
17076 if (ret)
17077 goto err;
17078
17079 return 0;
0962c3c9 17080
1ebaa0b9
CW
17081err:
17082 return ret;
79e53945
JB
17083}
17084
c191eca1 17085void intel_connector_unregister(struct drm_connector *connector)
4932e2c3 17086{
e63d87c0 17087 struct intel_connector *intel_connector = to_intel_connector(connector);
4932e2c3 17088
e63d87c0 17089 intel_backlight_device_unregister(intel_connector);
4932e2c3 17090 intel_panel_destroy_backlight(connector);
4932e2c3
ID
17091}
17092
79e53945
JB
17093void intel_modeset_cleanup(struct drm_device *dev)
17094{
fac5e23e 17095 struct drm_i915_private *dev_priv = to_i915(dev);
652c393a 17096
dc97997a 17097 intel_disable_gt_powersave(dev_priv);
2eb5252e 17098
fd0c0642
DV
17099 /*
17100 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 17101 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
17102 * experience fancy races otherwise.
17103 */
2aeb7d3a 17104 intel_irq_uninstall(dev_priv);
eb21b92b 17105
fd0c0642
DV
17106 /*
17107 * Due to the hpd irq storm handling the hotplug work can re-arm the
17108 * poll handlers. Hence disable polling after hpd handling is shut down.
17109 */
f87ea761 17110 drm_kms_helper_poll_fini(dev);
fd0c0642 17111
723bfd70
JB
17112 intel_unregister_dsm_handler();
17113
c937ab3e 17114 intel_fbc_global_disable(dev_priv);
69341a5e 17115
1630fe75
CW
17116 /* flush any delayed tasks or pending work */
17117 flush_scheduled_work();
17118
79e53945 17119 drm_mode_config_cleanup(dev);
4d7bb011 17120
1ee8da6d 17121 intel_cleanup_overlay(dev_priv);
ae48434c 17122
dc97997a 17123 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
17124
17125 intel_teardown_gmbus(dev);
79e53945
JB
17126}
17127
df0e9248
CW
17128void intel_connector_attach_encoder(struct intel_connector *connector,
17129 struct intel_encoder *encoder)
17130{
17131 connector->encoder = encoder;
17132 drm_mode_connector_attach_encoder(&connector->base,
17133 &encoder->base);
79e53945 17134}
28d52043
DA
17135
17136/*
17137 * set vga decode state - true == enable VGA decode
17138 */
6315b5d3 17139int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
28d52043 17140{
6315b5d3 17141 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
17142 u16 gmch_ctrl;
17143
75fa041d
CW
17144 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
17145 DRM_ERROR("failed to read control word\n");
17146 return -EIO;
17147 }
17148
c0cc8a55
CW
17149 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
17150 return 0;
17151
28d52043
DA
17152 if (state)
17153 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
17154 else
17155 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
17156
17157 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
17158 DRM_ERROR("failed to write control word\n");
17159 return -EIO;
17160 }
17161
28d52043
DA
17162 return 0;
17163}
c4a1d9e4 17164
98a2f411
CW
17165#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
17166
c4a1d9e4 17167struct intel_display_error_state {
ff57f1b0
PZ
17168
17169 u32 power_well_driver;
17170
63b66e5b
CW
17171 int num_transcoders;
17172
c4a1d9e4
CW
17173 struct intel_cursor_error_state {
17174 u32 control;
17175 u32 position;
17176 u32 base;
17177 u32 size;
52331309 17178 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
17179
17180 struct intel_pipe_error_state {
ddf9c536 17181 bool power_domain_on;
c4a1d9e4 17182 u32 source;
f301b1e1 17183 u32 stat;
52331309 17184 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
17185
17186 struct intel_plane_error_state {
17187 u32 control;
17188 u32 stride;
17189 u32 size;
17190 u32 pos;
17191 u32 addr;
17192 u32 surface;
17193 u32 tile_offset;
52331309 17194 } plane[I915_MAX_PIPES];
63b66e5b
CW
17195
17196 struct intel_transcoder_error_state {
ddf9c536 17197 bool power_domain_on;
63b66e5b
CW
17198 enum transcoder cpu_transcoder;
17199
17200 u32 conf;
17201
17202 u32 htotal;
17203 u32 hblank;
17204 u32 hsync;
17205 u32 vtotal;
17206 u32 vblank;
17207 u32 vsync;
17208 } transcoder[4];
c4a1d9e4
CW
17209};
17210
17211struct intel_display_error_state *
c033666a 17212intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 17213{
c4a1d9e4 17214 struct intel_display_error_state *error;
63b66e5b
CW
17215 int transcoders[] = {
17216 TRANSCODER_A,
17217 TRANSCODER_B,
17218 TRANSCODER_C,
17219 TRANSCODER_EDP,
17220 };
c4a1d9e4
CW
17221 int i;
17222
c033666a 17223 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
17224 return NULL;
17225
9d1cb914 17226 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
17227 if (error == NULL)
17228 return NULL;
17229
c033666a 17230 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
17231 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
17232
055e393f 17233 for_each_pipe(dev_priv, i) {
ddf9c536 17234 error->pipe[i].power_domain_on =
f458ebbc
DV
17235 __intel_display_power_is_enabled(dev_priv,
17236 POWER_DOMAIN_PIPE(i));
ddf9c536 17237 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
17238 continue;
17239
5efb3e28
VS
17240 error->cursor[i].control = I915_READ(CURCNTR(i));
17241 error->cursor[i].position = I915_READ(CURPOS(i));
17242 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
17243
17244 error->plane[i].control = I915_READ(DSPCNTR(i));
17245 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 17246 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 17247 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
17248 error->plane[i].pos = I915_READ(DSPPOS(i));
17249 }
c033666a 17250 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 17251 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 17252 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
17253 error->plane[i].surface = I915_READ(DSPSURF(i));
17254 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
17255 }
17256
c4a1d9e4 17257 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 17258
c033666a 17259 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 17260 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
17261 }
17262
4d1de975 17263 /* Note: this does not include DSI transcoders. */
c033666a 17264 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 17265 if (HAS_DDI(dev_priv))
63b66e5b
CW
17266 error->num_transcoders++; /* Account for eDP. */
17267
17268 for (i = 0; i < error->num_transcoders; i++) {
17269 enum transcoder cpu_transcoder = transcoders[i];
17270
ddf9c536 17271 error->transcoder[i].power_domain_on =
f458ebbc 17272 __intel_display_power_is_enabled(dev_priv,
38cc1daf 17273 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 17274 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
17275 continue;
17276
63b66e5b
CW
17277 error->transcoder[i].cpu_transcoder = cpu_transcoder;
17278
17279 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
17280 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
17281 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
17282 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
17283 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
17284 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
17285 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
17286 }
17287
17288 return error;
17289}
17290
edc3d884
MK
17291#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
17292
c4a1d9e4 17293void
edc3d884 17294intel_display_print_error_state(struct drm_i915_error_state_buf *m,
5f56d5f9 17295 struct drm_i915_private *dev_priv,
c4a1d9e4
CW
17296 struct intel_display_error_state *error)
17297{
17298 int i;
17299
63b66e5b
CW
17300 if (!error)
17301 return;
17302
b7f05d4a 17303 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
8652744b 17304 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
edc3d884 17305 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 17306 error->power_well_driver);
055e393f 17307 for_each_pipe(dev_priv, i) {
edc3d884 17308 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 17309 err_printf(m, " Power: %s\n",
87ad3212 17310 onoff(error->pipe[i].power_domain_on));
edc3d884 17311 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 17312 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
17313
17314 err_printf(m, "Plane [%d]:\n", i);
17315 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
17316 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
5f56d5f9 17317 if (INTEL_GEN(dev_priv) <= 3) {
edc3d884
MK
17318 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
17319 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 17320 }
772c2a51 17321 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
edc3d884 17322 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
5f56d5f9 17323 if (INTEL_GEN(dev_priv) >= 4) {
edc3d884
MK
17324 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
17325 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
17326 }
17327
edc3d884
MK
17328 err_printf(m, "Cursor [%d]:\n", i);
17329 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
17330 err_printf(m, " POS: %08x\n", error->cursor[i].position);
17331 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 17332 }
63b66e5b
CW
17333
17334 for (i = 0; i < error->num_transcoders; i++) {
da205630 17335 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 17336 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 17337 err_printf(m, " Power: %s\n",
87ad3212 17338 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
17339 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
17340 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
17341 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
17342 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
17343 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
17344 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
17345 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
17346 }
c4a1d9e4 17347}
98a2f411
CW
17348
17349#endif