]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Skip the no-op domain changes when already in CPU|GTT domains
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
b24e7179
JB
1061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
040484af
JB
1084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
ea0760cf
JB
1162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
1188 pipe ? 'B' : 'A');
1189}
1190
63d7bbe9
JB
1191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
b24e7179
JB
1193{
1194 int reg;
1195 u32 val;
63d7bbe9 1196 bool cur_state;
b24e7179
JB
1197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
63d7bbe9
JB
1200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
1203 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
b24e7179 1204}
63d7bbe9
JB
1205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
b24e7179
JB
1207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
1218 plane ? 'B' : 'A');
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
19ec1358
JB
1228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
b24e7179
JB
1232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1239 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1240 i, pipe ? 'B' : 'A');
1241 }
1242}
1243
92f2584a
JB
1244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
1265 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1266}
1267
291906f1
JB
1268static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1269 enum pipe pipe, int reg)
1270{
1271 u32 val;
1272 u32 sel_pipe;
1273
1274 val = I915_READ(reg);
1275 sel_pipe = (val & DP_PIPEB_SELECT) >> 30;
1276 WARN((val & DP_PORT_EN) && sel_pipe == pipe,
1277 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1278 reg, pipe ? 'B' : 'A');
1279}
1280
1281static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe, int reg)
1283{
1284 u32 val;
1285 u32 sel_pipe;
1286
1287 val = I915_READ(reg);
1288 sel_pipe = (val & TRANSCODER_B) >> 30;
1289 WARN((val & PORT_ENABLE) && sel_pipe == pipe,
1290 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1291 reg, pipe ? 'B' : 'A');
1292}
1293
1294static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
1297 int reg;
1298 u32 val;
1299 u32 sel_pipe;
1300
1301 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1302 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1303 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1304
1305 reg = PCH_ADPA;
1306 val = I915_READ(reg);
1307 sel_pipe = (val & ADPA_TRANS_B_SELECT) >> 30;
1308 WARN(sel_pipe == pipe && (val & ADPA_DAC_ENABLE),
1309 "PCH VGA enabled on transcoder %c, should be disabled\n",
1310 pipe ? 'B' : 'A');
1311
1312 reg = PCH_LVDS;
1313 val = I915_READ(reg);
1314 sel_pipe = (val & LVDS_PIPEB_SELECT) >> 30;
1315 WARN(sel_pipe == pipe && (val & LVDS_PORT_EN),
1316 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1317 pipe ? 'B' : 'A');
1318
1319 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1320 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1322}
1323
63d7bbe9
JB
1324/**
1325 * intel_enable_pll - enable a PLL
1326 * @dev_priv: i915 private structure
1327 * @pipe: pipe PLL to enable
1328 *
1329 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1330 * make sure the PLL reg is writable first though, since the panel write
1331 * protect mechanism may be enabled.
1332 *
1333 * Note! This is for pre-ILK only.
1334 */
1335static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1336{
1337 int reg;
1338 u32 val;
1339
1340 /* No really, not for ILK+ */
1341 BUG_ON(dev_priv->info->gen >= 5);
1342
1343 /* PLL is protected by panel, make sure we can write it */
1344 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1345 assert_panel_unlocked(dev_priv, pipe);
1346
1347 reg = DPLL(pipe);
1348 val = I915_READ(reg);
1349 val |= DPLL_VCO_ENABLE;
1350
1351 /* We do this three times for luck */
1352 I915_WRITE(reg, val);
1353 POSTING_READ(reg);
1354 udelay(150); /* wait for warmup */
1355 I915_WRITE(reg, val);
1356 POSTING_READ(reg);
1357 udelay(150); /* wait for warmup */
1358 I915_WRITE(reg, val);
1359 POSTING_READ(reg);
1360 udelay(150); /* wait for warmup */
1361}
1362
1363/**
1364 * intel_disable_pll - disable a PLL
1365 * @dev_priv: i915 private structure
1366 * @pipe: pipe PLL to disable
1367 *
1368 * Disable the PLL for @pipe, making sure the pipe is off first.
1369 *
1370 * Note! This is for pre-ILK only.
1371 */
1372static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1373{
1374 int reg;
1375 u32 val;
1376
1377 /* Don't disable pipe A or pipe A PLLs if needed */
1378 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1379 return;
1380
1381 /* Make sure the pipe isn't still relying on us */
1382 assert_pipe_disabled(dev_priv, pipe);
1383
1384 reg = DPLL(pipe);
1385 val = I915_READ(reg);
1386 val &= ~DPLL_VCO_ENABLE;
1387 I915_WRITE(reg, val);
1388 POSTING_READ(reg);
1389}
1390
92f2584a
JB
1391/**
1392 * intel_enable_pch_pll - enable PCH PLL
1393 * @dev_priv: i915 private structure
1394 * @pipe: pipe PLL to enable
1395 *
1396 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1397 * drives the transcoder clock.
1398 */
1399static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1400 enum pipe pipe)
1401{
1402 int reg;
1403 u32 val;
1404
1405 /* PCH only available on ILK+ */
1406 BUG_ON(dev_priv->info->gen < 5);
1407
1408 /* PCH refclock must be enabled first */
1409 assert_pch_refclk_enabled(dev_priv);
1410
1411 reg = PCH_DPLL(pipe);
1412 val = I915_READ(reg);
1413 val |= DPLL_VCO_ENABLE;
1414 I915_WRITE(reg, val);
1415 POSTING_READ(reg);
1416 udelay(200);
1417}
1418
1419static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1420 enum pipe pipe)
1421{
1422 int reg;
1423 u32 val;
1424
1425 /* PCH only available on ILK+ */
1426 BUG_ON(dev_priv->info->gen < 5);
1427
1428 /* Make sure transcoder isn't still depending on us */
1429 assert_transcoder_disabled(dev_priv, pipe);
1430
1431 reg = PCH_DPLL(pipe);
1432 val = I915_READ(reg);
1433 val &= ~DPLL_VCO_ENABLE;
1434 I915_WRITE(reg, val);
1435 POSTING_READ(reg);
1436 udelay(200);
1437}
1438
040484af
JB
1439static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1440 enum pipe pipe)
1441{
1442 int reg;
1443 u32 val;
1444
1445 /* PCH only available on ILK+ */
1446 BUG_ON(dev_priv->info->gen < 5);
1447
1448 /* Make sure PCH DPLL is enabled */
1449 assert_pch_pll_enabled(dev_priv, pipe);
1450
1451 /* FDI must be feeding us bits for PCH ports */
1452 assert_fdi_tx_enabled(dev_priv, pipe);
1453 assert_fdi_rx_enabled(dev_priv, pipe);
1454
1455 reg = TRANSCONF(pipe);
1456 val = I915_READ(reg);
1457 /*
1458 * make the BPC in transcoder be consistent with
1459 * that in pipeconf reg.
1460 */
1461 val &= ~PIPE_BPC_MASK;
1462 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1463 I915_WRITE(reg, val | TRANS_ENABLE);
1464 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1465 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1466}
1467
1468static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1469 enum pipe pipe)
1470{
1471 int reg;
1472 u32 val;
1473
1474 /* FDI relies on the transcoder */
1475 assert_fdi_tx_disabled(dev_priv, pipe);
1476 assert_fdi_rx_disabled(dev_priv, pipe);
1477
291906f1
JB
1478 /* Ports must be off as well */
1479 assert_pch_ports_disabled(dev_priv, pipe);
1480
040484af
JB
1481 reg = TRANSCONF(pipe);
1482 val = I915_READ(reg);
1483 val &= ~TRANS_ENABLE;
1484 I915_WRITE(reg, val);
1485 /* wait for PCH transcoder off, transcoder state */
1486 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1487 DRM_ERROR("failed to disable transcoder\n");
1488}
1489
b24e7179 1490/**
309cfea8 1491 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe to enable
040484af 1494 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1495 *
1496 * Enable @pipe, making sure that various hardware specific requirements
1497 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1498 *
1499 * @pipe should be %PIPE_A or %PIPE_B.
1500 *
1501 * Will wait until the pipe is actually running (i.e. first vblank) before
1502 * returning.
1503 */
040484af
JB
1504static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1505 bool pch_port)
b24e7179
JB
1506{
1507 int reg;
1508 u32 val;
1509
1510 /*
1511 * A pipe without a PLL won't actually be able to drive bits from
1512 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1513 * need the check.
1514 */
1515 if (!HAS_PCH_SPLIT(dev_priv->dev))
1516 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1517 else {
1518 if (pch_port) {
1519 /* if driving the PCH, we need FDI enabled */
1520 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1521 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1522 }
1523 /* FIXME: assert CPU port conditions for SNB+ */
1524 }
b24e7179
JB
1525
1526 reg = PIPECONF(pipe);
1527 val = I915_READ(reg);
1528 val |= PIPECONF_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 intel_wait_for_vblank(dev_priv->dev, pipe);
1532}
1533
1534/**
309cfea8 1535 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1536 * @dev_priv: i915 private structure
1537 * @pipe: pipe to disable
1538 *
1539 * Disable @pipe, making sure that various hardware specific requirements
1540 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1541 *
1542 * @pipe should be %PIPE_A or %PIPE_B.
1543 *
1544 * Will wait until the pipe has shut down before returning.
1545 */
1546static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1547 enum pipe pipe)
1548{
1549 int reg;
1550 u32 val;
1551
1552 /*
1553 * Make sure planes won't keep trying to pump pixels to us,
1554 * or we might hang the display.
1555 */
1556 assert_planes_disabled(dev_priv, pipe);
1557
1558 /* Don't disable pipe A or pipe A PLLs if needed */
1559 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1560 return;
1561
1562 reg = PIPECONF(pipe);
1563 val = I915_READ(reg);
1564 val &= ~PIPECONF_ENABLE;
1565 I915_WRITE(reg, val);
1566 POSTING_READ(reg);
1567 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1568}
1569
1570/**
1571 * intel_enable_plane - enable a display plane on a given pipe
1572 * @dev_priv: i915 private structure
1573 * @plane: plane to enable
1574 * @pipe: pipe being fed
1575 *
1576 * Enable @plane on @pipe, making sure that @pipe is running first.
1577 */
1578static void intel_enable_plane(struct drm_i915_private *dev_priv,
1579 enum plane plane, enum pipe pipe)
1580{
1581 int reg;
1582 u32 val;
1583
1584 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1585 assert_pipe_enabled(dev_priv, pipe);
1586
1587 reg = DSPCNTR(plane);
1588 val = I915_READ(reg);
1589 val |= DISPLAY_PLANE_ENABLE;
1590 I915_WRITE(reg, val);
1591 POSTING_READ(reg);
1592 intel_wait_for_vblank(dev_priv->dev, pipe);
1593}
1594
1595/*
1596 * Plane regs are double buffered, going from enabled->disabled needs a
1597 * trigger in order to latch. The display address reg provides this.
1598 */
1599static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1600 enum plane plane)
1601{
1602 u32 reg = DSPADDR(plane);
1603 I915_WRITE(reg, I915_READ(reg));
1604}
1605
1606/**
1607 * intel_disable_plane - disable a display plane
1608 * @dev_priv: i915 private structure
1609 * @plane: plane to disable
1610 * @pipe: pipe consuming the data
1611 *
1612 * Disable @plane; should be an independent operation.
1613 */
1614static void intel_disable_plane(struct drm_i915_private *dev_priv,
1615 enum plane plane, enum pipe pipe)
1616{
1617 int reg;
1618 u32 val;
1619
1620 reg = DSPCNTR(plane);
1621 val = I915_READ(reg);
1622 val &= ~DISPLAY_PLANE_ENABLE;
1623 I915_WRITE(reg, val);
1624 POSTING_READ(reg);
1625 intel_flush_display_plane(dev_priv, plane);
1626 intel_wait_for_vblank(dev_priv->dev, pipe);
1627}
1628
80824003
JB
1629static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1630{
1631 struct drm_device *dev = crtc->dev;
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 struct drm_framebuffer *fb = crtc->fb;
1634 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1635 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1637 int plane, i;
1638 u32 fbc_ctl, fbc_ctl2;
1639
bed4a673 1640 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1641 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1642 intel_crtc->plane == dev_priv->cfb_plane &&
1643 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1644 return;
1645
1646 i8xx_disable_fbc(dev);
1647
80824003
JB
1648 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1649
1650 if (fb->pitch < dev_priv->cfb_pitch)
1651 dev_priv->cfb_pitch = fb->pitch;
1652
1653 /* FBC_CTL wants 64B units */
1654 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1655 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1656 dev_priv->cfb_plane = intel_crtc->plane;
1657 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1658
1659 /* Clear old tags */
1660 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1661 I915_WRITE(FBC_TAG + (i * 4), 0);
1662
1663 /* Set it up... */
1664 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1665 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1666 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1667 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1668 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1669
1670 /* enable it... */
1671 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1672 if (IS_I945GM(dev))
49677901 1673 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1674 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1675 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1676 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1677 fbc_ctl |= dev_priv->cfb_fence;
1678 I915_WRITE(FBC_CONTROL, fbc_ctl);
1679
28c97730 1680 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1681 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1682}
1683
1684void i8xx_disable_fbc(struct drm_device *dev)
1685{
1686 struct drm_i915_private *dev_priv = dev->dev_private;
1687 u32 fbc_ctl;
1688
1689 /* Disable compression */
1690 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1691 if ((fbc_ctl & FBC_CTL_EN) == 0)
1692 return;
1693
80824003
JB
1694 fbc_ctl &= ~FBC_CTL_EN;
1695 I915_WRITE(FBC_CONTROL, fbc_ctl);
1696
1697 /* Wait for compressing bit to clear */
481b6af3 1698 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1699 DRM_DEBUG_KMS("FBC idle timed out\n");
1700 return;
9517a92f 1701 }
80824003 1702
28c97730 1703 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1704}
1705
ee5382ae 1706static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1707{
80824003
JB
1708 struct drm_i915_private *dev_priv = dev->dev_private;
1709
1710 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1711}
1712
74dff282
JB
1713static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1714{
1715 struct drm_device *dev = crtc->dev;
1716 struct drm_i915_private *dev_priv = dev->dev_private;
1717 struct drm_framebuffer *fb = crtc->fb;
1718 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1719 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1721 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1722 unsigned long stall_watermark = 200;
1723 u32 dpfc_ctl;
1724
bed4a673
CW
1725 dpfc_ctl = I915_READ(DPFC_CONTROL);
1726 if (dpfc_ctl & DPFC_CTL_EN) {
1727 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1728 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1729 dev_priv->cfb_plane == intel_crtc->plane &&
1730 dev_priv->cfb_y == crtc->y)
1731 return;
1732
1733 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1734 POSTING_READ(DPFC_CONTROL);
1735 intel_wait_for_vblank(dev, intel_crtc->pipe);
1736 }
1737
74dff282 1738 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1739 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1740 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1741 dev_priv->cfb_y = crtc->y;
74dff282
JB
1742
1743 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1744 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1745 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1746 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1747 } else {
1748 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1749 }
1750
74dff282
JB
1751 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1752 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1753 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1754 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1755
1756 /* enable it... */
1757 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1758
28c97730 1759 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1760}
1761
1762void g4x_disable_fbc(struct drm_device *dev)
1763{
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 u32 dpfc_ctl;
1766
1767 /* Disable compression */
1768 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1769 if (dpfc_ctl & DPFC_CTL_EN) {
1770 dpfc_ctl &= ~DPFC_CTL_EN;
1771 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1772
bed4a673
CW
1773 DRM_DEBUG_KMS("disabled FBC\n");
1774 }
74dff282
JB
1775}
1776
ee5382ae 1777static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1778{
74dff282
JB
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780
1781 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1782}
1783
4efe0708
JB
1784static void sandybridge_blit_fbc_update(struct drm_device *dev)
1785{
1786 struct drm_i915_private *dev_priv = dev->dev_private;
1787 u32 blt_ecoskpd;
1788
1789 /* Make sure blitter notifies FBC of writes */
1790 __gen6_force_wake_get(dev_priv);
1791 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1792 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1793 GEN6_BLITTER_LOCK_SHIFT;
1794 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1795 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1796 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1797 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1798 GEN6_BLITTER_LOCK_SHIFT);
1799 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1800 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1801 __gen6_force_wake_put(dev_priv);
1802}
1803
b52eb4dc
ZY
1804static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1805{
1806 struct drm_device *dev = crtc->dev;
1807 struct drm_i915_private *dev_priv = dev->dev_private;
1808 struct drm_framebuffer *fb = crtc->fb;
1809 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1810 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1812 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1813 unsigned long stall_watermark = 200;
1814 u32 dpfc_ctl;
1815
bed4a673
CW
1816 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1817 if (dpfc_ctl & DPFC_CTL_EN) {
1818 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1819 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1820 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1821 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1822 dev_priv->cfb_y == crtc->y)
1823 return;
1824
1825 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1826 POSTING_READ(ILK_DPFC_CONTROL);
1827 intel_wait_for_vblank(dev, intel_crtc->pipe);
1828 }
1829
b52eb4dc 1830 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1831 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1832 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1833 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1834 dev_priv->cfb_y = crtc->y;
b52eb4dc 1835
b52eb4dc
ZY
1836 dpfc_ctl &= DPFC_RESERVED;
1837 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1838 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1839 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1840 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1841 } else {
1842 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1843 }
1844
b52eb4dc
ZY
1845 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1846 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1847 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1848 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1849 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1850 /* enable it... */
bed4a673 1851 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1852
9c04f015
YL
1853 if (IS_GEN6(dev)) {
1854 I915_WRITE(SNB_DPFC_CTL_SA,
1855 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1856 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
4efe0708 1857 sandybridge_blit_fbc_update(dev);
9c04f015
YL
1858 }
1859
b52eb4dc
ZY
1860 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1861}
1862
1863void ironlake_disable_fbc(struct drm_device *dev)
1864{
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 u32 dpfc_ctl;
1867
1868 /* Disable compression */
1869 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1870 if (dpfc_ctl & DPFC_CTL_EN) {
1871 dpfc_ctl &= ~DPFC_CTL_EN;
1872 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1873
bed4a673
CW
1874 DRM_DEBUG_KMS("disabled FBC\n");
1875 }
b52eb4dc
ZY
1876}
1877
1878static bool ironlake_fbc_enabled(struct drm_device *dev)
1879{
1880 struct drm_i915_private *dev_priv = dev->dev_private;
1881
1882 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1883}
1884
ee5382ae
AJ
1885bool intel_fbc_enabled(struct drm_device *dev)
1886{
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888
1889 if (!dev_priv->display.fbc_enabled)
1890 return false;
1891
1892 return dev_priv->display.fbc_enabled(dev);
1893}
1894
1895void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1896{
1897 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1898
1899 if (!dev_priv->display.enable_fbc)
1900 return;
1901
1902 dev_priv->display.enable_fbc(crtc, interval);
1903}
1904
1905void intel_disable_fbc(struct drm_device *dev)
1906{
1907 struct drm_i915_private *dev_priv = dev->dev_private;
1908
1909 if (!dev_priv->display.disable_fbc)
1910 return;
1911
1912 dev_priv->display.disable_fbc(dev);
1913}
1914
80824003
JB
1915/**
1916 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1917 * @dev: the drm_device
80824003
JB
1918 *
1919 * Set up the framebuffer compression hardware at mode set time. We
1920 * enable it if possible:
1921 * - plane A only (on pre-965)
1922 * - no pixel mulitply/line duplication
1923 * - no alpha buffer discard
1924 * - no dual wide
1925 * - framebuffer <= 2048 in width, 1536 in height
1926 *
1927 * We can't assume that any compression will take place (worst case),
1928 * so the compressed buffer has to be the same size as the uncompressed
1929 * one. It also must reside (along with the line length buffer) in
1930 * stolen memory.
1931 *
1932 * We need to enable/disable FBC on a global basis.
1933 */
bed4a673 1934static void intel_update_fbc(struct drm_device *dev)
80824003 1935{
80824003 1936 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1937 struct drm_crtc *crtc = NULL, *tmp_crtc;
1938 struct intel_crtc *intel_crtc;
1939 struct drm_framebuffer *fb;
80824003 1940 struct intel_framebuffer *intel_fb;
05394f39 1941 struct drm_i915_gem_object *obj;
9c928d16
JB
1942
1943 DRM_DEBUG_KMS("\n");
80824003
JB
1944
1945 if (!i915_powersave)
1946 return;
1947
ee5382ae 1948 if (!I915_HAS_FBC(dev))
e70236a8
JB
1949 return;
1950
80824003
JB
1951 /*
1952 * If FBC is already on, we just have to verify that we can
1953 * keep it that way...
1954 * Need to disable if:
9c928d16 1955 * - more than one pipe is active
80824003
JB
1956 * - changing FBC params (stride, fence, mode)
1957 * - new fb is too large to fit in compressed buffer
1958 * - going to an unsupported config (interlace, pixel multiply, etc.)
1959 */
9c928d16 1960 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
d210246a 1961 if (tmp_crtc->enabled && tmp_crtc->fb) {
bed4a673
CW
1962 if (crtc) {
1963 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1964 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1965 goto out_disable;
1966 }
1967 crtc = tmp_crtc;
1968 }
9c928d16 1969 }
bed4a673
CW
1970
1971 if (!crtc || crtc->fb == NULL) {
1972 DRM_DEBUG_KMS("no output, disabling\n");
1973 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1974 goto out_disable;
1975 }
bed4a673
CW
1976
1977 intel_crtc = to_intel_crtc(crtc);
1978 fb = crtc->fb;
1979 intel_fb = to_intel_framebuffer(fb);
05394f39 1980 obj = intel_fb->obj;
bed4a673 1981
05394f39 1982 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1983 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1984 "compression\n");
b5e50c3f 1985 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1986 goto out_disable;
1987 }
bed4a673
CW
1988 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1989 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1990 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1991 "disabling\n");
b5e50c3f 1992 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1993 goto out_disable;
1994 }
bed4a673
CW
1995 if ((crtc->mode.hdisplay > 2048) ||
1996 (crtc->mode.vdisplay > 1536)) {
28c97730 1997 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1998 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1999 goto out_disable;
2000 }
bed4a673 2001 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 2002 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 2003 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
2004 goto out_disable;
2005 }
05394f39 2006 if (obj->tiling_mode != I915_TILING_X) {
28c97730 2007 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 2008 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
2009 goto out_disable;
2010 }
2011
c924b934
JW
2012 /* If the kernel debugger is active, always disable compression */
2013 if (in_dbg_master())
2014 goto out_disable;
2015
bed4a673 2016 intel_enable_fbc(crtc, 500);
80824003
JB
2017 return;
2018
2019out_disable:
80824003 2020 /* Multiple disables should be harmless */
a939406f
CW
2021 if (intel_fbc_enabled(dev)) {
2022 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 2023 intel_disable_fbc(dev);
a939406f 2024 }
80824003
JB
2025}
2026
127bd2ac 2027int
48b956c5 2028intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2029 struct drm_i915_gem_object *obj,
919926ae 2030 struct intel_ring_buffer *pipelined)
6b95a207 2031{
6b95a207
KH
2032 u32 alignment;
2033 int ret;
2034
05394f39 2035 switch (obj->tiling_mode) {
6b95a207 2036 case I915_TILING_NONE:
534843da
CW
2037 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2038 alignment = 128 * 1024;
a6c45cf0 2039 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2040 alignment = 4 * 1024;
2041 else
2042 alignment = 64 * 1024;
6b95a207
KH
2043 break;
2044 case I915_TILING_X:
2045 /* pin() will align the object as required by fence */
2046 alignment = 0;
2047 break;
2048 case I915_TILING_Y:
2049 /* FIXME: Is this true? */
2050 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2051 return -EINVAL;
2052 default:
2053 BUG();
2054 }
2055
75e9e915 2056 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 2057 if (ret)
6b95a207
KH
2058 return ret;
2059
48b956c5
CW
2060 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2061 if (ret)
2062 goto err_unpin;
7213342d 2063
6b95a207
KH
2064 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2065 * fence, whereas 965+ only requires a fence if using
2066 * framebuffer compression. For simplicity, we always install
2067 * a fence as the cost is not that onerous.
2068 */
05394f39 2069 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 2070 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
2071 if (ret)
2072 goto err_unpin;
6b95a207
KH
2073 }
2074
2075 return 0;
48b956c5
CW
2076
2077err_unpin:
2078 i915_gem_object_unpin(obj);
2079 return ret;
6b95a207
KH
2080}
2081
81255565
JB
2082/* Assume fb object is pinned & idle & fenced and just update base pointers */
2083static int
2084intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 2085 int x, int y, enum mode_set_atomic state)
81255565
JB
2086{
2087 struct drm_device *dev = crtc->dev;
2088 struct drm_i915_private *dev_priv = dev->dev_private;
2089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2090 struct intel_framebuffer *intel_fb;
05394f39 2091 struct drm_i915_gem_object *obj;
81255565
JB
2092 int plane = intel_crtc->plane;
2093 unsigned long Start, Offset;
81255565 2094 u32 dspcntr;
5eddb70b 2095 u32 reg;
81255565
JB
2096
2097 switch (plane) {
2098 case 0:
2099 case 1:
2100 break;
2101 default:
2102 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2103 return -EINVAL;
2104 }
2105
2106 intel_fb = to_intel_framebuffer(fb);
2107 obj = intel_fb->obj;
81255565 2108
5eddb70b
CW
2109 reg = DSPCNTR(plane);
2110 dspcntr = I915_READ(reg);
81255565
JB
2111 /* Mask out pixel format bits in case we change it */
2112 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2113 switch (fb->bits_per_pixel) {
2114 case 8:
2115 dspcntr |= DISPPLANE_8BPP;
2116 break;
2117 case 16:
2118 if (fb->depth == 15)
2119 dspcntr |= DISPPLANE_15_16BPP;
2120 else
2121 dspcntr |= DISPPLANE_16BPP;
2122 break;
2123 case 24:
2124 case 32:
2125 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2126 break;
2127 default:
2128 DRM_ERROR("Unknown color depth\n");
2129 return -EINVAL;
2130 }
a6c45cf0 2131 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2132 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2133 dspcntr |= DISPPLANE_TILED;
2134 else
2135 dspcntr &= ~DISPPLANE_TILED;
2136 }
2137
4e6cfefc 2138 if (HAS_PCH_SPLIT(dev))
81255565
JB
2139 /* must disable */
2140 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2141
5eddb70b 2142 I915_WRITE(reg, dspcntr);
81255565 2143
05394f39 2144 Start = obj->gtt_offset;
81255565
JB
2145 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2146
4e6cfefc
CW
2147 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2148 Start, Offset, x, y, fb->pitch);
5eddb70b 2149 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 2150 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
2151 I915_WRITE(DSPSURF(plane), Start);
2152 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2153 I915_WRITE(DSPADDR(plane), Offset);
2154 } else
2155 I915_WRITE(DSPADDR(plane), Start + Offset);
2156 POSTING_READ(reg);
81255565 2157
bed4a673 2158 intel_update_fbc(dev);
3dec0095 2159 intel_increase_pllclock(crtc);
81255565
JB
2160
2161 return 0;
2162}
2163
5c3b82e2 2164static int
3c4fdcfb
KH
2165intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2166 struct drm_framebuffer *old_fb)
79e53945
JB
2167{
2168 struct drm_device *dev = crtc->dev;
79e53945
JB
2169 struct drm_i915_master_private *master_priv;
2170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 2171 int ret;
79e53945
JB
2172
2173 /* no fb bound */
2174 if (!crtc->fb) {
28c97730 2175 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
2176 return 0;
2177 }
2178
265db958 2179 switch (intel_crtc->plane) {
5c3b82e2
CW
2180 case 0:
2181 case 1:
2182 break;
2183 default:
5c3b82e2 2184 return -EINVAL;
79e53945
JB
2185 }
2186
5c3b82e2 2187 mutex_lock(&dev->struct_mutex);
265db958
CW
2188 ret = intel_pin_and_fence_fb_obj(dev,
2189 to_intel_framebuffer(crtc->fb)->obj,
919926ae 2190 NULL);
5c3b82e2
CW
2191 if (ret != 0) {
2192 mutex_unlock(&dev->struct_mutex);
2193 return ret;
2194 }
79e53945 2195
265db958 2196 if (old_fb) {
e6c3a2a6 2197 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 2198 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 2199
e6c3a2a6 2200 wait_event(dev_priv->pending_flip_queue,
05394f39 2201 atomic_read(&obj->pending_flip) == 0);
85345517
CW
2202
2203 /* Big Hammer, we also need to ensure that any pending
2204 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2205 * current scanout is retired before unpinning the old
2206 * framebuffer.
2207 */
05394f39 2208 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
2209 if (ret) {
2210 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2211 mutex_unlock(&dev->struct_mutex);
2212 return ret;
2213 }
265db958
CW
2214 }
2215
21c74a8e
JW
2216 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2217 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 2218 if (ret) {
265db958 2219 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 2220 mutex_unlock(&dev->struct_mutex);
4e6cfefc 2221 return ret;
79e53945 2222 }
3c4fdcfb 2223
b7f1de28
CW
2224 if (old_fb) {
2225 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 2226 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2227 }
652c393a 2228
5c3b82e2 2229 mutex_unlock(&dev->struct_mutex);
79e53945
JB
2230
2231 if (!dev->primary->master)
5c3b82e2 2232 return 0;
79e53945
JB
2233
2234 master_priv = dev->primary->master->driver_priv;
2235 if (!master_priv->sarea_priv)
5c3b82e2 2236 return 0;
79e53945 2237
265db958 2238 if (intel_crtc->pipe) {
79e53945
JB
2239 master_priv->sarea_priv->pipeB_x = x;
2240 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
2241 } else {
2242 master_priv->sarea_priv->pipeA_x = x;
2243 master_priv->sarea_priv->pipeA_y = y;
79e53945 2244 }
5c3b82e2
CW
2245
2246 return 0;
79e53945
JB
2247}
2248
5eddb70b 2249static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
2250{
2251 struct drm_device *dev = crtc->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 u32 dpa_ctl;
2254
28c97730 2255 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
2256 dpa_ctl = I915_READ(DP_A);
2257 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2258
2259 if (clock < 200000) {
2260 u32 temp;
2261 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2262 /* workaround for 160Mhz:
2263 1) program 0x4600c bits 15:0 = 0x8124
2264 2) program 0x46010 bit 0 = 1
2265 3) program 0x46034 bit 24 = 1
2266 4) program 0x64000 bit 14 = 1
2267 */
2268 temp = I915_READ(0x4600c);
2269 temp &= 0xffff0000;
2270 I915_WRITE(0x4600c, temp | 0x8124);
2271
2272 temp = I915_READ(0x46010);
2273 I915_WRITE(0x46010, temp | 1);
2274
2275 temp = I915_READ(0x46034);
2276 I915_WRITE(0x46034, temp | (1 << 24));
2277 } else {
2278 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2279 }
2280 I915_WRITE(DP_A, dpa_ctl);
2281
5eddb70b 2282 POSTING_READ(DP_A);
32f9d658
ZW
2283 udelay(500);
2284}
2285
5e84e1a4
ZW
2286static void intel_fdi_normal_train(struct drm_crtc *crtc)
2287{
2288 struct drm_device *dev = crtc->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2291 int pipe = intel_crtc->pipe;
2292 u32 reg, temp;
2293
2294 /* enable normal train */
2295 reg = FDI_TX_CTL(pipe);
2296 temp = I915_READ(reg);
2297 temp &= ~FDI_LINK_TRAIN_NONE;
2298 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2299 I915_WRITE(reg, temp);
2300
2301 reg = FDI_RX_CTL(pipe);
2302 temp = I915_READ(reg);
2303 if (HAS_PCH_CPT(dev)) {
2304 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2305 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2306 } else {
2307 temp &= ~FDI_LINK_TRAIN_NONE;
2308 temp |= FDI_LINK_TRAIN_NONE;
2309 }
2310 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2311
2312 /* wait one idle pattern time */
2313 POSTING_READ(reg);
2314 udelay(1000);
2315}
2316
8db9d77b
ZW
2317/* The FDI link training functions for ILK/Ibexpeak. */
2318static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
0fc932b8 2324 int plane = intel_crtc->plane;
5eddb70b 2325 u32 reg, temp, tries;
8db9d77b 2326
0fc932b8
JB
2327 /* FDI needs bits from pipe & plane first */
2328 assert_pipe_enabled(dev_priv, pipe);
2329 assert_plane_enabled(dev_priv, plane);
2330
e1a44743
AJ
2331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2332 for train result */
5eddb70b
CW
2333 reg = FDI_RX_IMR(pipe);
2334 temp = I915_READ(reg);
e1a44743
AJ
2335 temp &= ~FDI_RX_SYMBOL_LOCK;
2336 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2337 I915_WRITE(reg, temp);
2338 I915_READ(reg);
e1a44743
AJ
2339 udelay(150);
2340
8db9d77b 2341 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2342 reg = FDI_TX_CTL(pipe);
2343 temp = I915_READ(reg);
77ffb597
AJ
2344 temp &= ~(7 << 19);
2345 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2348 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2349
5eddb70b
CW
2350 reg = FDI_RX_CTL(pipe);
2351 temp = I915_READ(reg);
8db9d77b
ZW
2352 temp &= ~FDI_LINK_TRAIN_NONE;
2353 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2354 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2355
2356 POSTING_READ(reg);
8db9d77b
ZW
2357 udelay(150);
2358
5b2adf89 2359 /* Ironlake workaround, enable clock pointer after FDI enable*/
6f06ce18
JB
2360 if (HAS_PCH_IBX(dev)) {
2361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2362 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2363 FDI_RX_PHASE_SYNC_POINTER_EN);
2364 }
5b2adf89 2365
5eddb70b 2366 reg = FDI_RX_IIR(pipe);
e1a44743 2367 for (tries = 0; tries < 5; tries++) {
5eddb70b 2368 temp = I915_READ(reg);
8db9d77b
ZW
2369 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2370
2371 if ((temp & FDI_RX_BIT_LOCK)) {
2372 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2373 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2374 break;
2375 }
8db9d77b 2376 }
e1a44743 2377 if (tries == 5)
5eddb70b 2378 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2379
2380 /* Train 2 */
5eddb70b
CW
2381 reg = FDI_TX_CTL(pipe);
2382 temp = I915_READ(reg);
8db9d77b
ZW
2383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2385 I915_WRITE(reg, temp);
8db9d77b 2386
5eddb70b
CW
2387 reg = FDI_RX_CTL(pipe);
2388 temp = I915_READ(reg);
8db9d77b
ZW
2389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2391 I915_WRITE(reg, temp);
8db9d77b 2392
5eddb70b
CW
2393 POSTING_READ(reg);
2394 udelay(150);
8db9d77b 2395
5eddb70b 2396 reg = FDI_RX_IIR(pipe);
e1a44743 2397 for (tries = 0; tries < 5; tries++) {
5eddb70b 2398 temp = I915_READ(reg);
8db9d77b
ZW
2399 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2400
2401 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2402 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2403 DRM_DEBUG_KMS("FDI train 2 done.\n");
2404 break;
2405 }
8db9d77b 2406 }
e1a44743 2407 if (tries == 5)
5eddb70b 2408 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2409
2410 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2411
8db9d77b
ZW
2412}
2413
311bd68e 2414static const int snb_b_fdi_train_param [] = {
8db9d77b
ZW
2415 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2416 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2417 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2418 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2419};
2420
2421/* The FDI link training functions for SNB/Cougarpoint. */
2422static void gen6_fdi_link_train(struct drm_crtc *crtc)
2423{
2424 struct drm_device *dev = crtc->dev;
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2427 int pipe = intel_crtc->pipe;
5eddb70b 2428 u32 reg, temp, i;
8db9d77b 2429
e1a44743
AJ
2430 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2431 for train result */
5eddb70b
CW
2432 reg = FDI_RX_IMR(pipe);
2433 temp = I915_READ(reg);
e1a44743
AJ
2434 temp &= ~FDI_RX_SYMBOL_LOCK;
2435 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
e1a44743
AJ
2439 udelay(150);
2440
8db9d77b 2441 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2442 reg = FDI_TX_CTL(pipe);
2443 temp = I915_READ(reg);
77ffb597
AJ
2444 temp &= ~(7 << 19);
2445 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2446 temp &= ~FDI_LINK_TRAIN_NONE;
2447 temp |= FDI_LINK_TRAIN_PATTERN_1;
2448 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2449 /* SNB-B */
2450 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2451 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2452
5eddb70b
CW
2453 reg = FDI_RX_CTL(pipe);
2454 temp = I915_READ(reg);
8db9d77b
ZW
2455 if (HAS_PCH_CPT(dev)) {
2456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2457 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2458 } else {
2459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_1;
2461 }
5eddb70b
CW
2462 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2463
2464 POSTING_READ(reg);
8db9d77b
ZW
2465 udelay(150);
2466
8db9d77b 2467 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2468 reg = FDI_TX_CTL(pipe);
2469 temp = I915_READ(reg);
8db9d77b
ZW
2470 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2471 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2472 I915_WRITE(reg, temp);
2473
2474 POSTING_READ(reg);
8db9d77b
ZW
2475 udelay(500);
2476
5eddb70b
CW
2477 reg = FDI_RX_IIR(pipe);
2478 temp = I915_READ(reg);
8db9d77b
ZW
2479 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2480
2481 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 2482 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2483 DRM_DEBUG_KMS("FDI train 1 done.\n");
2484 break;
2485 }
2486 }
2487 if (i == 4)
5eddb70b 2488 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2489
2490 /* Train 2 */
5eddb70b
CW
2491 reg = FDI_TX_CTL(pipe);
2492 temp = I915_READ(reg);
8db9d77b
ZW
2493 temp &= ~FDI_LINK_TRAIN_NONE;
2494 temp |= FDI_LINK_TRAIN_PATTERN_2;
2495 if (IS_GEN6(dev)) {
2496 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2497 /* SNB-B */
2498 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2499 }
5eddb70b 2500 I915_WRITE(reg, temp);
8db9d77b 2501
5eddb70b
CW
2502 reg = FDI_RX_CTL(pipe);
2503 temp = I915_READ(reg);
8db9d77b
ZW
2504 if (HAS_PCH_CPT(dev)) {
2505 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2506 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2507 } else {
2508 temp &= ~FDI_LINK_TRAIN_NONE;
2509 temp |= FDI_LINK_TRAIN_PATTERN_2;
2510 }
5eddb70b
CW
2511 I915_WRITE(reg, temp);
2512
2513 POSTING_READ(reg);
8db9d77b
ZW
2514 udelay(150);
2515
2516 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2517 reg = FDI_TX_CTL(pipe);
2518 temp = I915_READ(reg);
8db9d77b
ZW
2519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2520 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2521 I915_WRITE(reg, temp);
2522
2523 POSTING_READ(reg);
8db9d77b
ZW
2524 udelay(500);
2525
5eddb70b
CW
2526 reg = FDI_RX_IIR(pipe);
2527 temp = I915_READ(reg);
8db9d77b
ZW
2528 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2529
2530 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2531 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2532 DRM_DEBUG_KMS("FDI train 2 done.\n");
2533 break;
2534 }
2535 }
2536 if (i == 4)
5eddb70b 2537 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2538
2539 DRM_DEBUG_KMS("FDI train done.\n");
2540}
2541
0e23b99d 2542static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
2543{
2544 struct drm_device *dev = crtc->dev;
2545 struct drm_i915_private *dev_priv = dev->dev_private;
2546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2547 int pipe = intel_crtc->pipe;
5eddb70b 2548 u32 reg, temp;
79e53945 2549
c64e311e 2550 /* Write the TU size bits so error detection works */
5eddb70b
CW
2551 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2552 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 2553
c98e9dcf 2554 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2555 reg = FDI_RX_CTL(pipe);
2556 temp = I915_READ(reg);
2557 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 2558 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
2559 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2560 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2561
2562 POSTING_READ(reg);
c98e9dcf
JB
2563 udelay(200);
2564
2565 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2566 temp = I915_READ(reg);
2567 I915_WRITE(reg, temp | FDI_PCDCLK);
2568
2569 POSTING_READ(reg);
c98e9dcf
JB
2570 udelay(200);
2571
2572 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
2573 reg = FDI_TX_CTL(pipe);
2574 temp = I915_READ(reg);
c98e9dcf 2575 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
2576 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2577
2578 POSTING_READ(reg);
c98e9dcf 2579 udelay(100);
6be4a607 2580 }
0e23b99d
JB
2581}
2582
0fc932b8
JB
2583static void ironlake_fdi_disable(struct drm_crtc *crtc)
2584{
2585 struct drm_device *dev = crtc->dev;
2586 struct drm_i915_private *dev_priv = dev->dev_private;
2587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2588 int pipe = intel_crtc->pipe;
2589 u32 reg, temp;
2590
2591 /* disable CPU FDI tx and PCH FDI rx */
2592 reg = FDI_TX_CTL(pipe);
2593 temp = I915_READ(reg);
2594 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2595 POSTING_READ(reg);
2596
2597 reg = FDI_RX_CTL(pipe);
2598 temp = I915_READ(reg);
2599 temp &= ~(0x7 << 16);
2600 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2601 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2602
2603 POSTING_READ(reg);
2604 udelay(100);
2605
2606 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2607 if (HAS_PCH_IBX(dev)) {
2608 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
2609 I915_WRITE(FDI_RX_CHICKEN(pipe),
2610 I915_READ(FDI_RX_CHICKEN(pipe) &
6f06ce18
JB
2611 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2612 }
0fc932b8
JB
2613
2614 /* still set train pattern 1 */
2615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_NONE;
2618 temp |= FDI_LINK_TRAIN_PATTERN_1;
2619 I915_WRITE(reg, temp);
2620
2621 reg = FDI_RX_CTL(pipe);
2622 temp = I915_READ(reg);
2623 if (HAS_PCH_CPT(dev)) {
2624 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2625 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2626 } else {
2627 temp &= ~FDI_LINK_TRAIN_NONE;
2628 temp |= FDI_LINK_TRAIN_PATTERN_1;
2629 }
2630 /* BPC in FDI rx is consistent with that in PIPECONF */
2631 temp &= ~(0x07 << 16);
2632 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2633 I915_WRITE(reg, temp);
2634
2635 POSTING_READ(reg);
2636 udelay(100);
2637}
2638
6b383a7f
CW
2639/*
2640 * When we disable a pipe, we need to clear any pending scanline wait events
2641 * to avoid hanging the ring, which we assume we are waiting on.
2642 */
2643static void intel_clear_scanline_wait(struct drm_device *dev)
2644{
2645 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2646 struct intel_ring_buffer *ring;
6b383a7f
CW
2647 u32 tmp;
2648
2649 if (IS_GEN2(dev))
2650 /* Can't break the hang on i8xx */
2651 return;
2652
1ec14ad3 2653 ring = LP_RING(dev_priv);
8168bd48
CW
2654 tmp = I915_READ_CTL(ring);
2655 if (tmp & RING_WAIT)
2656 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2657}
2658
e6c3a2a6
CW
2659static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2660{
05394f39 2661 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2662 struct drm_i915_private *dev_priv;
2663
2664 if (crtc->fb == NULL)
2665 return;
2666
05394f39 2667 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2668 dev_priv = crtc->dev->dev_private;
2669 wait_event(dev_priv->pending_flip_queue,
05394f39 2670 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2671}
2672
040484af
JB
2673static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2674{
2675 struct drm_device *dev = crtc->dev;
2676 struct drm_mode_config *mode_config = &dev->mode_config;
2677 struct intel_encoder *encoder;
2678
2679 /*
2680 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2681 * must be driven by its own crtc; no sharing is possible.
2682 */
2683 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2684 if (encoder->base.crtc != crtc)
2685 continue;
2686
2687 switch (encoder->type) {
2688 case INTEL_OUTPUT_EDP:
2689 if (!intel_encoder_is_pch_edp(&encoder->base))
2690 return false;
2691 continue;
2692 }
2693 }
2694
2695 return true;
2696}
2697
f67a559d
JB
2698/*
2699 * Enable PCH resources required for PCH ports:
2700 * - PCH PLLs
2701 * - FDI training & RX/TX
2702 * - update transcoder timings
2703 * - DP transcoding bits
2704 * - transcoder
2705 */
2706static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
2707{
2708 struct drm_device *dev = crtc->dev;
2709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2711 int pipe = intel_crtc->pipe;
5eddb70b 2712 u32 reg, temp;
2c07245f 2713
c98e9dcf
JB
2714 /* For PCH output, training FDI link */
2715 if (IS_GEN6(dev))
2716 gen6_fdi_link_train(crtc);
2717 else
2718 ironlake_fdi_link_train(crtc);
2c07245f 2719
92f2584a 2720 intel_enable_pch_pll(dev_priv, pipe);
8db9d77b 2721
c98e9dcf
JB
2722 if (HAS_PCH_CPT(dev)) {
2723 /* Be sure PCH DPLL SEL is set */
2724 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2725 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2726 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2727 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2728 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2729 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2730 }
5eddb70b 2731
d9b6cb56
JB
2732 /* set transcoder timing, panel must allow it */
2733 assert_panel_unlocked(dev_priv, pipe);
5eddb70b
CW
2734 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2735 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2736 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2737
5eddb70b
CW
2738 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2739 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2740 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2741
5e84e1a4
ZW
2742 intel_fdi_normal_train(crtc);
2743
c98e9dcf
JB
2744 /* For PCH DP, enable TRANS_DP_CTL */
2745 if (HAS_PCH_CPT(dev) &&
2746 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2747 reg = TRANS_DP_CTL(pipe);
2748 temp = I915_READ(reg);
2749 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2750 TRANS_DP_SYNC_MASK |
2751 TRANS_DP_BPC_MASK);
5eddb70b
CW
2752 temp |= (TRANS_DP_OUTPUT_ENABLE |
2753 TRANS_DP_ENH_FRAMING);
220cad3c 2754 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2755
2756 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2757 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2758 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2759 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2760
2761 switch (intel_trans_dp_port_sel(crtc)) {
2762 case PCH_DP_B:
5eddb70b 2763 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2764 break;
2765 case PCH_DP_C:
5eddb70b 2766 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2767 break;
2768 case PCH_DP_D:
5eddb70b 2769 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2770 break;
2771 default:
2772 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2773 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2774 break;
32f9d658 2775 }
2c07245f 2776
5eddb70b 2777 I915_WRITE(reg, temp);
6be4a607 2778 }
b52eb4dc 2779
040484af 2780 intel_enable_transcoder(dev_priv, pipe);
f67a559d
JB
2781}
2782
2783static void ironlake_crtc_enable(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 int plane = intel_crtc->plane;
2790 u32 temp;
2791 bool is_pch_port;
2792
2793 if (intel_crtc->active)
2794 return;
2795
2796 intel_crtc->active = true;
2797 intel_update_watermarks(dev);
2798
2799 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2800 temp = I915_READ(PCH_LVDS);
2801 if ((temp & LVDS_PORT_EN) == 0)
2802 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2803 }
2804
2805 is_pch_port = intel_crtc_driving_pch(crtc);
2806
2807 if (is_pch_port)
2808 ironlake_fdi_enable(crtc);
2809 else
2810 ironlake_fdi_disable(crtc);
2811
2812 /* Enable panel fitting for LVDS */
2813 if (dev_priv->pch_pf_size &&
2814 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2815 /* Force use of hard-coded filter coefficients
2816 * as some pre-programmed values are broken,
2817 * e.g. x201.
2818 */
2819 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2820 PF_ENABLE | PF_FILTER_MED_3x3);
2821 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2822 dev_priv->pch_pf_pos);
2823 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2824 dev_priv->pch_pf_size);
2825 }
2826
2827 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2828 intel_enable_plane(dev_priv, plane, pipe);
2829
2830 if (is_pch_port)
2831 ironlake_pch_enable(crtc);
c98e9dcf 2832
6be4a607 2833 intel_crtc_load_lut(crtc);
bed4a673 2834 intel_update_fbc(dev);
6b383a7f 2835 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2836}
2837
2838static void ironlake_crtc_disable(struct drm_crtc *crtc)
2839{
2840 struct drm_device *dev = crtc->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2843 int pipe = intel_crtc->pipe;
2844 int plane = intel_crtc->plane;
5eddb70b 2845 u32 reg, temp;
b52eb4dc 2846
f7abfe8b
CW
2847 if (!intel_crtc->active)
2848 return;
2849
e6c3a2a6 2850 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2851 drm_vblank_off(dev, pipe);
6b383a7f 2852 intel_crtc_update_cursor(crtc, false);
5eddb70b 2853
b24e7179 2854 intel_disable_plane(dev_priv, plane, pipe);
913d8d11 2855
6be4a607
JB
2856 if (dev_priv->cfb_plane == plane &&
2857 dev_priv->display.disable_fbc)
2858 dev_priv->display.disable_fbc(dev);
2c07245f 2859
b24e7179 2860 intel_disable_pipe(dev_priv, pipe);
32f9d658 2861
6be4a607
JB
2862 /* Disable PF */
2863 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2864 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2865
0fc932b8 2866 ironlake_fdi_disable(crtc);
2c07245f 2867
6be4a607
JB
2868 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2869 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2870 if (temp & LVDS_PORT_EN) {
2871 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2872 POSTING_READ(PCH_LVDS);
2873 udelay(100);
2874 }
6be4a607 2875 }
249c0e64 2876
040484af 2877 intel_disable_transcoder(dev_priv, pipe);
913d8d11 2878
6be4a607
JB
2879 if (HAS_PCH_CPT(dev)) {
2880 /* disable TRANS_DP_CTL */
5eddb70b
CW
2881 reg = TRANS_DP_CTL(pipe);
2882 temp = I915_READ(reg);
2883 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
cb3543c6 2884 temp |= TRANS_DP_PORT_SEL_NONE;
5eddb70b 2885 I915_WRITE(reg, temp);
6be4a607
JB
2886
2887 /* disable DPLL_SEL */
2888 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2889 if (pipe == 0)
6be4a607
JB
2890 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2891 else
2892 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2893 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2894 }
e3421a18 2895
6be4a607 2896 /* disable PCH DPLL */
92f2584a 2897 intel_disable_pch_pll(dev_priv, pipe);
8db9d77b 2898
6be4a607 2899 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2900 reg = FDI_RX_CTL(pipe);
2901 temp = I915_READ(reg);
2902 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2903
6be4a607 2904 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2905 reg = FDI_TX_CTL(pipe);
2906 temp = I915_READ(reg);
2907 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2908
2909 POSTING_READ(reg);
6be4a607 2910 udelay(100);
8db9d77b 2911
5eddb70b
CW
2912 reg = FDI_RX_CTL(pipe);
2913 temp = I915_READ(reg);
2914 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2915
6be4a607 2916 /* Wait for the clocks to turn off. */
5eddb70b 2917 POSTING_READ(reg);
6be4a607 2918 udelay(100);
6b383a7f 2919
f7abfe8b 2920 intel_crtc->active = false;
6b383a7f
CW
2921 intel_update_watermarks(dev);
2922 intel_update_fbc(dev);
2923 intel_clear_scanline_wait(dev);
6be4a607 2924}
1b3c7a47 2925
6be4a607
JB
2926static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2927{
2928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2929 int pipe = intel_crtc->pipe;
2930 int plane = intel_crtc->plane;
8db9d77b 2931
6be4a607
JB
2932 /* XXX: When our outputs are all unaware of DPMS modes other than off
2933 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2934 */
2935 switch (mode) {
2936 case DRM_MODE_DPMS_ON:
2937 case DRM_MODE_DPMS_STANDBY:
2938 case DRM_MODE_DPMS_SUSPEND:
2939 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2940 ironlake_crtc_enable(crtc);
2941 break;
1b3c7a47 2942
6be4a607
JB
2943 case DRM_MODE_DPMS_OFF:
2944 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2945 ironlake_crtc_disable(crtc);
2c07245f
ZW
2946 break;
2947 }
2948}
2949
02e792fb
DV
2950static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2951{
02e792fb 2952 if (!enable && intel_crtc->overlay) {
23f09ce3 2953 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2954
23f09ce3
CW
2955 mutex_lock(&dev->struct_mutex);
2956 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2957 mutex_unlock(&dev->struct_mutex);
02e792fb 2958 }
02e792fb 2959
5dcdbcb0
CW
2960 /* Let userspace switch the overlay on again. In most cases userspace
2961 * has to recompute where to put it anyway.
2962 */
02e792fb
DV
2963}
2964
0b8765c6 2965static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2966{
2967 struct drm_device *dev = crtc->dev;
79e53945
JB
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2970 int pipe = intel_crtc->pipe;
80824003 2971 int plane = intel_crtc->plane;
79e53945 2972
f7abfe8b
CW
2973 if (intel_crtc->active)
2974 return;
2975
2976 intel_crtc->active = true;
6b383a7f
CW
2977 intel_update_watermarks(dev);
2978
63d7bbe9 2979 intel_enable_pll(dev_priv, pipe);
040484af 2980 intel_enable_pipe(dev_priv, pipe, false);
b24e7179 2981 intel_enable_plane(dev_priv, plane, pipe);
79e53945 2982
0b8765c6 2983 intel_crtc_load_lut(crtc);
bed4a673 2984 intel_update_fbc(dev);
79e53945 2985
0b8765c6
JB
2986 /* Give the overlay scaler a chance to enable if it's on this pipe */
2987 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2988 intel_crtc_update_cursor(crtc, true);
0b8765c6 2989}
79e53945 2990
0b8765c6
JB
2991static void i9xx_crtc_disable(struct drm_crtc *crtc)
2992{
2993 struct drm_device *dev = crtc->dev;
2994 struct drm_i915_private *dev_priv = dev->dev_private;
2995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2996 int pipe = intel_crtc->pipe;
2997 int plane = intel_crtc->plane;
b690e96c 2998
f7abfe8b
CW
2999 if (!intel_crtc->active)
3000 return;
3001
0b8765c6 3002 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
3003 intel_crtc_wait_for_pending_flips(crtc);
3004 drm_vblank_off(dev, pipe);
0b8765c6 3005 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 3006 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
3007
3008 if (dev_priv->cfb_plane == plane &&
3009 dev_priv->display.disable_fbc)
3010 dev_priv->display.disable_fbc(dev);
79e53945 3011
b24e7179 3012 intel_disable_plane(dev_priv, plane, pipe);
b24e7179 3013 intel_disable_pipe(dev_priv, pipe);
63d7bbe9 3014 intel_disable_pll(dev_priv, pipe);
0b8765c6 3015
f7abfe8b 3016 intel_crtc->active = false;
6b383a7f
CW
3017 intel_update_fbc(dev);
3018 intel_update_watermarks(dev);
3019 intel_clear_scanline_wait(dev);
0b8765c6
JB
3020}
3021
3022static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3023{
3024 /* XXX: When our outputs are all unaware of DPMS modes other than off
3025 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3026 */
3027 switch (mode) {
3028 case DRM_MODE_DPMS_ON:
3029 case DRM_MODE_DPMS_STANDBY:
3030 case DRM_MODE_DPMS_SUSPEND:
3031 i9xx_crtc_enable(crtc);
3032 break;
3033 case DRM_MODE_DPMS_OFF:
3034 i9xx_crtc_disable(crtc);
79e53945
JB
3035 break;
3036 }
2c07245f
ZW
3037}
3038
3039/**
3040 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
3041 */
3042static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3043{
3044 struct drm_device *dev = crtc->dev;
e70236a8 3045 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
3046 struct drm_i915_master_private *master_priv;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048 int pipe = intel_crtc->pipe;
3049 bool enabled;
3050
032d2a0d
CW
3051 if (intel_crtc->dpms_mode == mode)
3052 return;
3053
65655d4a 3054 intel_crtc->dpms_mode = mode;
debcaddc 3055
e70236a8 3056 dev_priv->display.dpms(crtc, mode);
79e53945
JB
3057
3058 if (!dev->primary->master)
3059 return;
3060
3061 master_priv = dev->primary->master->driver_priv;
3062 if (!master_priv->sarea_priv)
3063 return;
3064
3065 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3066
3067 switch (pipe) {
3068 case 0:
3069 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3070 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3071 break;
3072 case 1:
3073 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3074 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3075 break;
3076 default:
3077 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
3078 break;
3079 }
79e53945
JB
3080}
3081
cdd59983
CW
3082static void intel_crtc_disable(struct drm_crtc *crtc)
3083{
3084 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3085 struct drm_device *dev = crtc->dev;
3086
3087 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3088
3089 if (crtc->fb) {
3090 mutex_lock(&dev->struct_mutex);
3091 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3092 mutex_unlock(&dev->struct_mutex);
3093 }
3094}
3095
7e7d76c3
JB
3096/* Prepare for a mode set.
3097 *
3098 * Note we could be a lot smarter here. We need to figure out which outputs
3099 * will be enabled, which disabled (in short, how the config will changes)
3100 * and perform the minimum necessary steps to accomplish that, e.g. updating
3101 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3102 * panel fitting is in the proper state, etc.
3103 */
3104static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 3105{
7e7d76c3 3106 i9xx_crtc_disable(crtc);
79e53945
JB
3107}
3108
7e7d76c3 3109static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 3110{
7e7d76c3 3111 i9xx_crtc_enable(crtc);
7e7d76c3
JB
3112}
3113
3114static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3115{
7e7d76c3 3116 ironlake_crtc_disable(crtc);
7e7d76c3
JB
3117}
3118
3119static void ironlake_crtc_commit(struct drm_crtc *crtc)
3120{
7e7d76c3 3121 ironlake_crtc_enable(crtc);
79e53945
JB
3122}
3123
3124void intel_encoder_prepare (struct drm_encoder *encoder)
3125{
3126 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3127 /* lvds has its own version of prepare see intel_lvds_prepare */
3128 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3129}
3130
3131void intel_encoder_commit (struct drm_encoder *encoder)
3132{
3133 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3134 /* lvds has its own version of commit see intel_lvds_commit */
3135 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3136}
3137
ea5b213a
CW
3138void intel_encoder_destroy(struct drm_encoder *encoder)
3139{
4ef69c7a 3140 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 3141
ea5b213a
CW
3142 drm_encoder_cleanup(encoder);
3143 kfree(intel_encoder);
3144}
3145
79e53945
JB
3146static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3147 struct drm_display_mode *mode,
3148 struct drm_display_mode *adjusted_mode)
3149{
2c07245f 3150 struct drm_device *dev = crtc->dev;
89749350 3151
bad720ff 3152 if (HAS_PCH_SPLIT(dev)) {
2c07245f 3153 /* FDI link clock is fixed at 2.7G */
2377b741
JB
3154 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3155 return false;
2c07245f 3156 }
89749350
CW
3157
3158 /* XXX some encoders set the crtcinfo, others don't.
3159 * Obviously we need some form of conflict resolution here...
3160 */
3161 if (adjusted_mode->crtc_htotal == 0)
3162 drm_mode_set_crtcinfo(adjusted_mode, 0);
3163
79e53945
JB
3164 return true;
3165}
3166
e70236a8
JB
3167static int i945_get_display_clock_speed(struct drm_device *dev)
3168{
3169 return 400000;
3170}
79e53945 3171
e70236a8 3172static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 3173{
e70236a8
JB
3174 return 333000;
3175}
79e53945 3176
e70236a8
JB
3177static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3178{
3179 return 200000;
3180}
79e53945 3181
e70236a8
JB
3182static int i915gm_get_display_clock_speed(struct drm_device *dev)
3183{
3184 u16 gcfgc = 0;
79e53945 3185
e70236a8
JB
3186 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3187
3188 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
3189 return 133000;
3190 else {
3191 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3192 case GC_DISPLAY_CLOCK_333_MHZ:
3193 return 333000;
3194 default:
3195 case GC_DISPLAY_CLOCK_190_200_MHZ:
3196 return 190000;
79e53945 3197 }
e70236a8
JB
3198 }
3199}
3200
3201static int i865_get_display_clock_speed(struct drm_device *dev)
3202{
3203 return 266000;
3204}
3205
3206static int i855_get_display_clock_speed(struct drm_device *dev)
3207{
3208 u16 hpllcc = 0;
3209 /* Assume that the hardware is in the high speed state. This
3210 * should be the default.
3211 */
3212 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3213 case GC_CLOCK_133_200:
3214 case GC_CLOCK_100_200:
3215 return 200000;
3216 case GC_CLOCK_166_250:
3217 return 250000;
3218 case GC_CLOCK_100_133:
79e53945 3219 return 133000;
e70236a8 3220 }
79e53945 3221
e70236a8
JB
3222 /* Shouldn't happen */
3223 return 0;
3224}
79e53945 3225
e70236a8
JB
3226static int i830_get_display_clock_speed(struct drm_device *dev)
3227{
3228 return 133000;
79e53945
JB
3229}
3230
2c07245f
ZW
3231struct fdi_m_n {
3232 u32 tu;
3233 u32 gmch_m;
3234 u32 gmch_n;
3235 u32 link_m;
3236 u32 link_n;
3237};
3238
3239static void
3240fdi_reduce_ratio(u32 *num, u32 *den)
3241{
3242 while (*num > 0xffffff || *den > 0xffffff) {
3243 *num >>= 1;
3244 *den >>= 1;
3245 }
3246}
3247
2c07245f 3248static void
f2b115e6
AJ
3249ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3250 int link_clock, struct fdi_m_n *m_n)
2c07245f 3251{
2c07245f
ZW
3252 m_n->tu = 64; /* default size */
3253
22ed1113
CW
3254 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3255 m_n->gmch_m = bits_per_pixel * pixel_clock;
3256 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
3257 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3258
22ed1113
CW
3259 m_n->link_m = pixel_clock;
3260 m_n->link_n = link_clock;
2c07245f
ZW
3261 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3262}
3263
3264
7662c8bd
SL
3265struct intel_watermark_params {
3266 unsigned long fifo_size;
3267 unsigned long max_wm;
3268 unsigned long default_wm;
3269 unsigned long guard_size;
3270 unsigned long cacheline_size;
3271};
3272
f2b115e6 3273/* Pineview has different values for various configs */
d210246a 3274static const struct intel_watermark_params pineview_display_wm = {
f2b115e6
AJ
3275 PINEVIEW_DISPLAY_FIFO,
3276 PINEVIEW_MAX_WM,
3277 PINEVIEW_DFT_WM,
3278 PINEVIEW_GUARD_WM,
3279 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3280};
d210246a 3281static const struct intel_watermark_params pineview_display_hplloff_wm = {
f2b115e6
AJ
3282 PINEVIEW_DISPLAY_FIFO,
3283 PINEVIEW_MAX_WM,
3284 PINEVIEW_DFT_HPLLOFF_WM,
3285 PINEVIEW_GUARD_WM,
3286 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3287};
d210246a 3288static const struct intel_watermark_params pineview_cursor_wm = {
f2b115e6
AJ
3289 PINEVIEW_CURSOR_FIFO,
3290 PINEVIEW_CURSOR_MAX_WM,
3291 PINEVIEW_CURSOR_DFT_WM,
3292 PINEVIEW_CURSOR_GUARD_WM,
3293 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 3294};
d210246a 3295static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
f2b115e6
AJ
3296 PINEVIEW_CURSOR_FIFO,
3297 PINEVIEW_CURSOR_MAX_WM,
3298 PINEVIEW_CURSOR_DFT_WM,
3299 PINEVIEW_CURSOR_GUARD_WM,
3300 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3301};
d210246a 3302static const struct intel_watermark_params g4x_wm_info = {
0e442c60
JB
3303 G4X_FIFO_SIZE,
3304 G4X_MAX_WM,
3305 G4X_MAX_WM,
3306 2,
3307 G4X_FIFO_LINE_SIZE,
3308};
d210246a 3309static const struct intel_watermark_params g4x_cursor_wm_info = {
4fe5e611
ZY
3310 I965_CURSOR_FIFO,
3311 I965_CURSOR_MAX_WM,
3312 I965_CURSOR_DFT_WM,
3313 2,
3314 G4X_FIFO_LINE_SIZE,
3315};
d210246a 3316static const struct intel_watermark_params i965_cursor_wm_info = {
4fe5e611
ZY
3317 I965_CURSOR_FIFO,
3318 I965_CURSOR_MAX_WM,
3319 I965_CURSOR_DFT_WM,
3320 2,
3321 I915_FIFO_LINE_SIZE,
3322};
d210246a 3323static const struct intel_watermark_params i945_wm_info = {
dff33cfc 3324 I945_FIFO_SIZE,
7662c8bd
SL
3325 I915_MAX_WM,
3326 1,
dff33cfc
JB
3327 2,
3328 I915_FIFO_LINE_SIZE
7662c8bd 3329};
d210246a 3330static const struct intel_watermark_params i915_wm_info = {
dff33cfc 3331 I915_FIFO_SIZE,
7662c8bd
SL
3332 I915_MAX_WM,
3333 1,
dff33cfc 3334 2,
7662c8bd
SL
3335 I915_FIFO_LINE_SIZE
3336};
d210246a 3337static const struct intel_watermark_params i855_wm_info = {
7662c8bd
SL
3338 I855GM_FIFO_SIZE,
3339 I915_MAX_WM,
3340 1,
dff33cfc 3341 2,
7662c8bd
SL
3342 I830_FIFO_LINE_SIZE
3343};
d210246a 3344static const struct intel_watermark_params i830_wm_info = {
7662c8bd
SL
3345 I830_FIFO_SIZE,
3346 I915_MAX_WM,
3347 1,
dff33cfc 3348 2,
7662c8bd
SL
3349 I830_FIFO_LINE_SIZE
3350};
3351
d210246a 3352static const struct intel_watermark_params ironlake_display_wm_info = {
7f8a8569
ZW
3353 ILK_DISPLAY_FIFO,
3354 ILK_DISPLAY_MAXWM,
3355 ILK_DISPLAY_DFTWM,
3356 2,
3357 ILK_FIFO_LINE_SIZE
3358};
d210246a 3359static const struct intel_watermark_params ironlake_cursor_wm_info = {
c936f44d
ZY
3360 ILK_CURSOR_FIFO,
3361 ILK_CURSOR_MAXWM,
3362 ILK_CURSOR_DFTWM,
3363 2,
3364 ILK_FIFO_LINE_SIZE
3365};
d210246a 3366static const struct intel_watermark_params ironlake_display_srwm_info = {
7f8a8569
ZW
3367 ILK_DISPLAY_SR_FIFO,
3368 ILK_DISPLAY_MAX_SRWM,
3369 ILK_DISPLAY_DFT_SRWM,
3370 2,
3371 ILK_FIFO_LINE_SIZE
3372};
d210246a 3373static const struct intel_watermark_params ironlake_cursor_srwm_info = {
7f8a8569
ZW
3374 ILK_CURSOR_SR_FIFO,
3375 ILK_CURSOR_MAX_SRWM,
3376 ILK_CURSOR_DFT_SRWM,
3377 2,
3378 ILK_FIFO_LINE_SIZE
3379};
3380
d210246a 3381static const struct intel_watermark_params sandybridge_display_wm_info = {
1398261a
YL
3382 SNB_DISPLAY_FIFO,
3383 SNB_DISPLAY_MAXWM,
3384 SNB_DISPLAY_DFTWM,
3385 2,
3386 SNB_FIFO_LINE_SIZE
3387};
d210246a 3388static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1398261a
YL
3389 SNB_CURSOR_FIFO,
3390 SNB_CURSOR_MAXWM,
3391 SNB_CURSOR_DFTWM,
3392 2,
3393 SNB_FIFO_LINE_SIZE
3394};
d210246a 3395static const struct intel_watermark_params sandybridge_display_srwm_info = {
1398261a
YL
3396 SNB_DISPLAY_SR_FIFO,
3397 SNB_DISPLAY_MAX_SRWM,
3398 SNB_DISPLAY_DFT_SRWM,
3399 2,
3400 SNB_FIFO_LINE_SIZE
3401};
d210246a 3402static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1398261a
YL
3403 SNB_CURSOR_SR_FIFO,
3404 SNB_CURSOR_MAX_SRWM,
3405 SNB_CURSOR_DFT_SRWM,
3406 2,
3407 SNB_FIFO_LINE_SIZE
3408};
3409
3410
dff33cfc
JB
3411/**
3412 * intel_calculate_wm - calculate watermark level
3413 * @clock_in_khz: pixel clock
3414 * @wm: chip FIFO params
3415 * @pixel_size: display pixel size
3416 * @latency_ns: memory latency for the platform
3417 *
3418 * Calculate the watermark level (the level at which the display plane will
3419 * start fetching from memory again). Each chip has a different display
3420 * FIFO size and allocation, so the caller needs to figure that out and pass
3421 * in the correct intel_watermark_params structure.
3422 *
3423 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3424 * on the pixel size. When it reaches the watermark level, it'll start
3425 * fetching FIFO line sized based chunks from memory until the FIFO fills
3426 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3427 * will occur, and a display engine hang could result.
3428 */
7662c8bd 3429static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
d210246a
CW
3430 const struct intel_watermark_params *wm,
3431 int fifo_size,
7662c8bd
SL
3432 int pixel_size,
3433 unsigned long latency_ns)
3434{
390c4dd4 3435 long entries_required, wm_size;
dff33cfc 3436
d660467c
JB
3437 /*
3438 * Note: we need to make sure we don't overflow for various clock &
3439 * latency values.
3440 * clocks go from a few thousand to several hundred thousand.
3441 * latency is usually a few thousand
3442 */
3443 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3444 1000;
8de9b311 3445 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 3446
28c97730 3447 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc 3448
d210246a 3449 wm_size = fifo_size - (entries_required + wm->guard_size);
dff33cfc 3450
28c97730 3451 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 3452
390c4dd4
JB
3453 /* Don't promote wm_size to unsigned... */
3454 if (wm_size > (long)wm->max_wm)
7662c8bd 3455 wm_size = wm->max_wm;
c3add4b6 3456 if (wm_size <= 0)
7662c8bd
SL
3457 wm_size = wm->default_wm;
3458 return wm_size;
3459}
3460
3461struct cxsr_latency {
3462 int is_desktop;
95534263 3463 int is_ddr3;
7662c8bd
SL
3464 unsigned long fsb_freq;
3465 unsigned long mem_freq;
3466 unsigned long display_sr;
3467 unsigned long display_hpll_disable;
3468 unsigned long cursor_sr;
3469 unsigned long cursor_hpll_disable;
3470};
3471
403c89ff 3472static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
3473 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3474 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3475 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3476 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3477 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
3478
3479 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3480 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3481 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3482 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3483 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
3484
3485 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3486 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3487 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3488 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3489 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
3490
3491 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3492 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3493 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3494 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3495 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
3496
3497 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3498 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3499 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3500 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3501 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
3502
3503 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3504 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3505 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3506 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3507 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
3508};
3509
403c89ff
CW
3510static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3511 int is_ddr3,
3512 int fsb,
3513 int mem)
7662c8bd 3514{
403c89ff 3515 const struct cxsr_latency *latency;
7662c8bd 3516 int i;
7662c8bd
SL
3517
3518 if (fsb == 0 || mem == 0)
3519 return NULL;
3520
3521 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3522 latency = &cxsr_latency_table[i];
3523 if (is_desktop == latency->is_desktop &&
95534263 3524 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3525 fsb == latency->fsb_freq && mem == latency->mem_freq)
3526 return latency;
7662c8bd 3527 }
decbbcda 3528
28c97730 3529 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3530
3531 return NULL;
7662c8bd
SL
3532}
3533
f2b115e6 3534static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3535{
3536 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3537
3538 /* deactivate cxsr */
3e33d94d 3539 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3540}
3541
bcc24fb4
JB
3542/*
3543 * Latency for FIFO fetches is dependent on several factors:
3544 * - memory configuration (speed, channels)
3545 * - chipset
3546 * - current MCH state
3547 * It can be fairly high in some situations, so here we assume a fairly
3548 * pessimal value. It's a tradeoff between extra memory fetches (if we
3549 * set this value too high, the FIFO will fetch frequently to stay full)
3550 * and power consumption (set it too low to save power and we might see
3551 * FIFO underruns and display "flicker").
3552 *
3553 * A value of 5us seems to be a good balance; safe for very low end
3554 * platforms but not overly aggressive on lower latency configs.
3555 */
69e302a9 3556static const int latency_ns = 5000;
7662c8bd 3557
e70236a8 3558static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3559{
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 uint32_t dsparb = I915_READ(DSPARB);
3562 int size;
3563
8de9b311
CW
3564 size = dsparb & 0x7f;
3565 if (plane)
3566 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3567
28c97730 3568 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3569 plane ? "B" : "A", size);
dff33cfc
JB
3570
3571 return size;
3572}
7662c8bd 3573
e70236a8
JB
3574static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3575{
3576 struct drm_i915_private *dev_priv = dev->dev_private;
3577 uint32_t dsparb = I915_READ(DSPARB);
3578 int size;
3579
8de9b311
CW
3580 size = dsparb & 0x1ff;
3581 if (plane)
3582 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3583 size >>= 1; /* Convert to cachelines */
dff33cfc 3584
28c97730 3585 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3586 plane ? "B" : "A", size);
dff33cfc
JB
3587
3588 return size;
3589}
7662c8bd 3590
e70236a8
JB
3591static int i845_get_fifo_size(struct drm_device *dev, int plane)
3592{
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594 uint32_t dsparb = I915_READ(DSPARB);
3595 int size;
3596
3597 size = dsparb & 0x7f;
3598 size >>= 2; /* Convert to cachelines */
3599
28c97730 3600 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3601 plane ? "B" : "A",
3602 size);
e70236a8
JB
3603
3604 return size;
3605}
3606
3607static int i830_get_fifo_size(struct drm_device *dev, int plane)
3608{
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 uint32_t dsparb = I915_READ(DSPARB);
3611 int size;
3612
3613 size = dsparb & 0x7f;
3614 size >>= 1; /* Convert to cachelines */
3615
28c97730 3616 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3617 plane ? "B" : "A", size);
e70236a8
JB
3618
3619 return size;
3620}
3621
d210246a
CW
3622static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3623{
3624 struct drm_crtc *crtc, *enabled = NULL;
3625
3626 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3627 if (crtc->enabled && crtc->fb) {
3628 if (enabled)
3629 return NULL;
3630 enabled = crtc;
3631 }
3632 }
3633
3634 return enabled;
3635}
3636
3637static void pineview_update_wm(struct drm_device *dev)
d4294342
ZY
3638{
3639 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3640 struct drm_crtc *crtc;
403c89ff 3641 const struct cxsr_latency *latency;
d4294342
ZY
3642 u32 reg;
3643 unsigned long wm;
d4294342 3644
403c89ff 3645 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3646 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3647 if (!latency) {
3648 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3649 pineview_disable_cxsr(dev);
3650 return;
3651 }
3652
d210246a
CW
3653 crtc = single_enabled_crtc(dev);
3654 if (crtc) {
3655 int clock = crtc->mode.clock;
3656 int pixel_size = crtc->fb->bits_per_pixel / 8;
d4294342
ZY
3657
3658 /* Display SR */
d210246a
CW
3659 wm = intel_calculate_wm(clock, &pineview_display_wm,
3660 pineview_display_wm.fifo_size,
d4294342
ZY
3661 pixel_size, latency->display_sr);
3662 reg = I915_READ(DSPFW1);
3663 reg &= ~DSPFW_SR_MASK;
3664 reg |= wm << DSPFW_SR_SHIFT;
3665 I915_WRITE(DSPFW1, reg);
3666 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3667
3668 /* cursor SR */
d210246a
CW
3669 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3670 pineview_display_wm.fifo_size,
d4294342
ZY
3671 pixel_size, latency->cursor_sr);
3672 reg = I915_READ(DSPFW3);
3673 reg &= ~DSPFW_CURSOR_SR_MASK;
3674 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3675 I915_WRITE(DSPFW3, reg);
3676
3677 /* Display HPLL off SR */
d210246a
CW
3678 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3679 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3680 pixel_size, latency->display_hpll_disable);
3681 reg = I915_READ(DSPFW3);
3682 reg &= ~DSPFW_HPLL_SR_MASK;
3683 reg |= wm & DSPFW_HPLL_SR_MASK;
3684 I915_WRITE(DSPFW3, reg);
3685
3686 /* cursor HPLL off SR */
d210246a
CW
3687 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3688 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3689 pixel_size, latency->cursor_hpll_disable);
3690 reg = I915_READ(DSPFW3);
3691 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3692 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3693 I915_WRITE(DSPFW3, reg);
3694 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3695
3696 /* activate cxsr */
3e33d94d
CW
3697 I915_WRITE(DSPFW3,
3698 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3699 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3700 } else {
3701 pineview_disable_cxsr(dev);
3702 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3703 }
3704}
3705
417ae147
CW
3706static bool g4x_compute_wm0(struct drm_device *dev,
3707 int plane,
3708 const struct intel_watermark_params *display,
3709 int display_latency_ns,
3710 const struct intel_watermark_params *cursor,
3711 int cursor_latency_ns,
3712 int *plane_wm,
3713 int *cursor_wm)
3714{
3715 struct drm_crtc *crtc;
3716 int htotal, hdisplay, clock, pixel_size;
3717 int line_time_us, line_count;
3718 int entries, tlb_miss;
3719
3720 crtc = intel_get_crtc_for_plane(dev, plane);
3721 if (crtc->fb == NULL || !crtc->enabled)
3722 return false;
3723
3724 htotal = crtc->mode.htotal;
3725 hdisplay = crtc->mode.hdisplay;
3726 clock = crtc->mode.clock;
3727 pixel_size = crtc->fb->bits_per_pixel / 8;
3728
3729 /* Use the small buffer method to calculate plane watermark */
3730 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3731 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3732 if (tlb_miss > 0)
3733 entries += tlb_miss;
3734 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3735 *plane_wm = entries + display->guard_size;
3736 if (*plane_wm > (int)display->max_wm)
3737 *plane_wm = display->max_wm;
3738
3739 /* Use the large buffer method to calculate cursor watermark */
3740 line_time_us = ((htotal * 1000) / clock);
3741 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3742 entries = line_count * 64 * pixel_size;
3743 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3744 if (tlb_miss > 0)
3745 entries += tlb_miss;
3746 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3747 *cursor_wm = entries + cursor->guard_size;
3748 if (*cursor_wm > (int)cursor->max_wm)
3749 *cursor_wm = (int)cursor->max_wm;
3750
3751 return true;
3752}
3753
3754/*
3755 * Check the wm result.
3756 *
3757 * If any calculated watermark values is larger than the maximum value that
3758 * can be programmed into the associated watermark register, that watermark
3759 * must be disabled.
3760 */
3761static bool g4x_check_srwm(struct drm_device *dev,
3762 int display_wm, int cursor_wm,
3763 const struct intel_watermark_params *display,
3764 const struct intel_watermark_params *cursor)
652c393a 3765{
417ae147
CW
3766 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3767 display_wm, cursor_wm);
652c393a 3768
417ae147
CW
3769 if (display_wm > display->max_wm) {
3770 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3771 display_wm, display->max_wm);
3772 return false;
3773 }
0e442c60 3774
417ae147
CW
3775 if (cursor_wm > cursor->max_wm) {
3776 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3777 cursor_wm, cursor->max_wm);
3778 return false;
3779 }
0e442c60 3780
417ae147
CW
3781 if (!(display_wm || cursor_wm)) {
3782 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3783 return false;
3784 }
0e442c60 3785
417ae147
CW
3786 return true;
3787}
0e442c60 3788
417ae147 3789static bool g4x_compute_srwm(struct drm_device *dev,
d210246a
CW
3790 int plane,
3791 int latency_ns,
417ae147
CW
3792 const struct intel_watermark_params *display,
3793 const struct intel_watermark_params *cursor,
3794 int *display_wm, int *cursor_wm)
3795{
d210246a
CW
3796 struct drm_crtc *crtc;
3797 int hdisplay, htotal, pixel_size, clock;
417ae147
CW
3798 unsigned long line_time_us;
3799 int line_count, line_size;
3800 int small, large;
3801 int entries;
0e442c60 3802
417ae147
CW
3803 if (!latency_ns) {
3804 *display_wm = *cursor_wm = 0;
3805 return false;
3806 }
0e442c60 3807
d210246a
CW
3808 crtc = intel_get_crtc_for_plane(dev, plane);
3809 hdisplay = crtc->mode.hdisplay;
3810 htotal = crtc->mode.htotal;
3811 clock = crtc->mode.clock;
3812 pixel_size = crtc->fb->bits_per_pixel / 8;
3813
417ae147
CW
3814 line_time_us = (htotal * 1000) / clock;
3815 line_count = (latency_ns / line_time_us + 1000) / 1000;
3816 line_size = hdisplay * pixel_size;
0e442c60 3817
417ae147
CW
3818 /* Use the minimum of the small and large buffer method for primary */
3819 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3820 large = line_count * line_size;
0e442c60 3821
417ae147
CW
3822 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3823 *display_wm = entries + display->guard_size;
4fe5e611 3824
417ae147
CW
3825 /* calculate the self-refresh watermark for display cursor */
3826 entries = line_count * pixel_size * 64;
3827 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3828 *cursor_wm = entries + cursor->guard_size;
4fe5e611 3829
417ae147
CW
3830 return g4x_check_srwm(dev,
3831 *display_wm, *cursor_wm,
3832 display, cursor);
3833}
4fe5e611 3834
d210246a
CW
3835static inline bool single_plane_enabled(unsigned int mask)
3836{
3837 return mask && (mask & -mask) == 0;
3838}
3839
3840static void g4x_update_wm(struct drm_device *dev)
417ae147
CW
3841{
3842 static const int sr_latency_ns = 12000;
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
d210246a
CW
3845 int plane_sr, cursor_sr;
3846 unsigned int enabled = 0;
417ae147
CW
3847
3848 if (g4x_compute_wm0(dev, 0,
3849 &g4x_wm_info, latency_ns,
3850 &g4x_cursor_wm_info, latency_ns,
3851 &planea_wm, &cursora_wm))
d210246a 3852 enabled |= 1;
417ae147
CW
3853
3854 if (g4x_compute_wm0(dev, 1,
3855 &g4x_wm_info, latency_ns,
3856 &g4x_cursor_wm_info, latency_ns,
3857 &planeb_wm, &cursorb_wm))
d210246a 3858 enabled |= 2;
417ae147
CW
3859
3860 plane_sr = cursor_sr = 0;
d210246a
CW
3861 if (single_plane_enabled(enabled) &&
3862 g4x_compute_srwm(dev, ffs(enabled) - 1,
3863 sr_latency_ns,
417ae147
CW
3864 &g4x_wm_info,
3865 &g4x_cursor_wm_info,
3866 &plane_sr, &cursor_sr))
0e442c60 3867 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
417ae147
CW
3868 else
3869 I915_WRITE(FW_BLC_SELF,
3870 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
0e442c60 3871
308977ac
CW
3872 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3873 planea_wm, cursora_wm,
3874 planeb_wm, cursorb_wm,
3875 plane_sr, cursor_sr);
0e442c60 3876
417ae147
CW
3877 I915_WRITE(DSPFW1,
3878 (plane_sr << DSPFW_SR_SHIFT) |
0e442c60 3879 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
417ae147
CW
3880 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3881 planea_wm);
3882 I915_WRITE(DSPFW2,
3883 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
0e442c60
JB
3884 (cursora_wm << DSPFW_CURSORA_SHIFT));
3885 /* HPLL off in SR has some issues on G4x... disable it */
417ae147
CW
3886 I915_WRITE(DSPFW3,
3887 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
0e442c60 3888 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3889}
3890
d210246a 3891static void i965_update_wm(struct drm_device *dev)
7662c8bd
SL
3892{
3893 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
3894 struct drm_crtc *crtc;
3895 int srwm = 1;
4fe5e611 3896 int cursor_sr = 16;
1dc7546d
JB
3897
3898 /* Calc sr entries for one plane configs */
d210246a
CW
3899 crtc = single_enabled_crtc(dev);
3900 if (crtc) {
1dc7546d 3901 /* self-refresh has much higher latency */
69e302a9 3902 static const int sr_latency_ns = 12000;
d210246a
CW
3903 int clock = crtc->mode.clock;
3904 int htotal = crtc->mode.htotal;
3905 int hdisplay = crtc->mode.hdisplay;
3906 int pixel_size = crtc->fb->bits_per_pixel / 8;
3907 unsigned long line_time_us;
3908 int entries;
1dc7546d 3909
d210246a 3910 line_time_us = ((htotal * 1000) / clock);
1dc7546d
JB
3911
3912 /* Use ns/us then divide to preserve precision */
d210246a
CW
3913 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3914 pixel_size * hdisplay;
3915 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
d210246a 3916 srwm = I965_FIFO_SIZE - entries;
1dc7546d
JB
3917 if (srwm < 0)
3918 srwm = 1;
1b07e04e 3919 srwm &= 0x1ff;
308977ac
CW
3920 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3921 entries, srwm);
4fe5e611 3922
d210246a 3923 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3924 pixel_size * 64;
d210246a 3925 entries = DIV_ROUND_UP(entries,
8de9b311 3926 i965_cursor_wm_info.cacheline_size);
4fe5e611 3927 cursor_sr = i965_cursor_wm_info.fifo_size -
d210246a 3928 (entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3929
3930 if (cursor_sr > i965_cursor_wm_info.max_wm)
3931 cursor_sr = i965_cursor_wm_info.max_wm;
3932
3933 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3934 "cursor %d\n", srwm, cursor_sr);
3935
a6c45cf0 3936 if (IS_CRESTLINE(dev))
adcdbc66 3937 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3938 } else {
3939 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3940 if (IS_CRESTLINE(dev))
adcdbc66
JB
3941 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3942 & ~FW_BLC_SELF_EN);
1dc7546d 3943 }
7662c8bd 3944
1dc7546d
JB
3945 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3946 srwm);
7662c8bd
SL
3947
3948 /* 965 has limitations... */
417ae147
CW
3949 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3950 (8 << 16) | (8 << 8) | (8 << 0));
7662c8bd 3951 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3952 /* update cursor SR watermark */
3953 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3954}
3955
d210246a 3956static void i9xx_update_wm(struct drm_device *dev)
7662c8bd
SL
3957{
3958 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3959 const struct intel_watermark_params *wm_info;
dff33cfc
JB
3960 uint32_t fwater_lo;
3961 uint32_t fwater_hi;
d210246a
CW
3962 int cwm, srwm = 1;
3963 int fifo_size;
dff33cfc 3964 int planea_wm, planeb_wm;
d210246a 3965 struct drm_crtc *crtc, *enabled = NULL;
7662c8bd 3966
72557b4f 3967 if (IS_I945GM(dev))
d210246a 3968 wm_info = &i945_wm_info;
a6c45cf0 3969 else if (!IS_GEN2(dev))
d210246a 3970 wm_info = &i915_wm_info;
7662c8bd 3971 else
d210246a
CW
3972 wm_info = &i855_wm_info;
3973
3974 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3975 crtc = intel_get_crtc_for_plane(dev, 0);
3976 if (crtc->enabled && crtc->fb) {
3977 planea_wm = intel_calculate_wm(crtc->mode.clock,
3978 wm_info, fifo_size,
3979 crtc->fb->bits_per_pixel / 8,
3980 latency_ns);
3981 enabled = crtc;
3982 } else
3983 planea_wm = fifo_size - wm_info->guard_size;
3984
3985 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3986 crtc = intel_get_crtc_for_plane(dev, 1);
3987 if (crtc->enabled && crtc->fb) {
3988 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3989 wm_info, fifo_size,
3990 crtc->fb->bits_per_pixel / 8,
3991 latency_ns);
3992 if (enabled == NULL)
3993 enabled = crtc;
3994 else
3995 enabled = NULL;
3996 } else
3997 planeb_wm = fifo_size - wm_info->guard_size;
7662c8bd 3998
28c97730 3999 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
4000
4001 /*
4002 * Overlay gets an aggressive default since video jitter is bad.
4003 */
4004 cwm = 2;
4005
18b2190c
AL
4006 /* Play safe and disable self-refresh before adjusting watermarks. */
4007 if (IS_I945G(dev) || IS_I945GM(dev))
4008 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4009 else if (IS_I915GM(dev))
4010 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4011
dff33cfc 4012 /* Calc sr entries for one plane configs */
d210246a 4013 if (HAS_FW_BLC(dev) && enabled) {
dff33cfc 4014 /* self-refresh has much higher latency */
69e302a9 4015 static const int sr_latency_ns = 6000;
d210246a
CW
4016 int clock = enabled->mode.clock;
4017 int htotal = enabled->mode.htotal;
4018 int hdisplay = enabled->mode.hdisplay;
4019 int pixel_size = enabled->fb->bits_per_pixel / 8;
4020 unsigned long line_time_us;
4021 int entries;
dff33cfc 4022
d210246a 4023 line_time_us = (htotal * 1000) / clock;
dff33cfc
JB
4024
4025 /* Use ns/us then divide to preserve precision */
d210246a
CW
4026 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4027 pixel_size * hdisplay;
4028 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4029 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4030 srwm = wm_info->fifo_size - entries;
dff33cfc
JB
4031 if (srwm < 0)
4032 srwm = 1;
ee980b80
LP
4033
4034 if (IS_I945G(dev) || IS_I945GM(dev))
18b2190c
AL
4035 I915_WRITE(FW_BLC_SELF,
4036 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4037 else if (IS_I915GM(dev))
ee980b80 4038 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
7662c8bd
SL
4039 }
4040
28c97730 4041 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 4042 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 4043
dff33cfc
JB
4044 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4045 fwater_hi = (cwm & 0x1f);
4046
4047 /* Set request length to 8 cachelines per fetch */
4048 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4049 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
4050
4051 I915_WRITE(FW_BLC, fwater_lo);
4052 I915_WRITE(FW_BLC2, fwater_hi);
18b2190c 4053
d210246a
CW
4054 if (HAS_FW_BLC(dev)) {
4055 if (enabled) {
4056 if (IS_I945G(dev) || IS_I945GM(dev))
4057 I915_WRITE(FW_BLC_SELF,
4058 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4059 else if (IS_I915GM(dev))
4060 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4061 DRM_DEBUG_KMS("memory self refresh enabled\n");
4062 } else
4063 DRM_DEBUG_KMS("memory self refresh disabled\n");
4064 }
7662c8bd
SL
4065}
4066
d210246a 4067static void i830_update_wm(struct drm_device *dev)
7662c8bd
SL
4068{
4069 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4070 struct drm_crtc *crtc;
4071 uint32_t fwater_lo;
dff33cfc 4072 int planea_wm;
7662c8bd 4073
d210246a
CW
4074 crtc = single_enabled_crtc(dev);
4075 if (crtc == NULL)
4076 return;
7662c8bd 4077
d210246a
CW
4078 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4079 dev_priv->display.get_fifo_size(dev, 0),
4080 crtc->fb->bits_per_pixel / 8,
4081 latency_ns);
4082 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
f3601326
JB
4083 fwater_lo |= (3<<8) | planea_wm;
4084
28c97730 4085 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
4086
4087 I915_WRITE(FW_BLC, fwater_lo);
4088}
4089
7f8a8569 4090#define ILK_LP0_PLANE_LATENCY 700
c936f44d 4091#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 4092
4ed765f9
CW
4093static bool ironlake_compute_wm0(struct drm_device *dev,
4094 int pipe,
1398261a 4095 const struct intel_watermark_params *display,
a0fa62d3 4096 int display_latency_ns,
1398261a 4097 const struct intel_watermark_params *cursor,
a0fa62d3 4098 int cursor_latency_ns,
4ed765f9
CW
4099 int *plane_wm,
4100 int *cursor_wm)
7f8a8569 4101{
c936f44d 4102 struct drm_crtc *crtc;
db66e37d
CW
4103 int htotal, hdisplay, clock, pixel_size;
4104 int line_time_us, line_count;
4105 int entries, tlb_miss;
c936f44d 4106
4ed765f9
CW
4107 crtc = intel_get_crtc_for_pipe(dev, pipe);
4108 if (crtc->fb == NULL || !crtc->enabled)
4109 return false;
7f8a8569 4110
4ed765f9
CW
4111 htotal = crtc->mode.htotal;
4112 hdisplay = crtc->mode.hdisplay;
4113 clock = crtc->mode.clock;
4114 pixel_size = crtc->fb->bits_per_pixel / 8;
4115
4116 /* Use the small buffer method to calculate plane watermark */
a0fa62d3 4117 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
db66e37d
CW
4118 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4119 if (tlb_miss > 0)
4120 entries += tlb_miss;
1398261a
YL
4121 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4122 *plane_wm = entries + display->guard_size;
4123 if (*plane_wm > (int)display->max_wm)
4124 *plane_wm = display->max_wm;
4ed765f9
CW
4125
4126 /* Use the large buffer method to calculate cursor watermark */
4127 line_time_us = ((htotal * 1000) / clock);
a0fa62d3 4128 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4ed765f9 4129 entries = line_count * 64 * pixel_size;
db66e37d
CW
4130 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4131 if (tlb_miss > 0)
4132 entries += tlb_miss;
1398261a
YL
4133 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4134 *cursor_wm = entries + cursor->guard_size;
4135 if (*cursor_wm > (int)cursor->max_wm)
4136 *cursor_wm = (int)cursor->max_wm;
7f8a8569 4137
4ed765f9
CW
4138 return true;
4139}
c936f44d 4140
1398261a
YL
4141/*
4142 * Check the wm result.
4143 *
4144 * If any calculated watermark values is larger than the maximum value that
4145 * can be programmed into the associated watermark register, that watermark
4146 * must be disabled.
1398261a 4147 */
b79d4990
JB
4148static bool ironlake_check_srwm(struct drm_device *dev, int level,
4149 int fbc_wm, int display_wm, int cursor_wm,
4150 const struct intel_watermark_params *display,
4151 const struct intel_watermark_params *cursor)
1398261a
YL
4152{
4153 struct drm_i915_private *dev_priv = dev->dev_private;
4154
4155 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4156 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4157
4158 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4159 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4160 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
4161
4162 /* fbc has it's own way to disable FBC WM */
4163 I915_WRITE(DISP_ARB_CTL,
4164 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4165 return false;
4166 }
4167
b79d4990 4168 if (display_wm > display->max_wm) {
1398261a 4169 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4170 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
4171 return false;
4172 }
4173
b79d4990 4174 if (cursor_wm > cursor->max_wm) {
1398261a 4175 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4176 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
4177 return false;
4178 }
4179
4180 if (!(fbc_wm || display_wm || cursor_wm)) {
4181 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4182 return false;
4183 }
4184
4185 return true;
4186}
4187
4188/*
4189 * Compute watermark values of WM[1-3],
4190 */
d210246a
CW
4191static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4192 int latency_ns,
b79d4990
JB
4193 const struct intel_watermark_params *display,
4194 const struct intel_watermark_params *cursor,
4195 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a 4196{
d210246a 4197 struct drm_crtc *crtc;
1398261a 4198 unsigned long line_time_us;
d210246a 4199 int hdisplay, htotal, pixel_size, clock;
b79d4990 4200 int line_count, line_size;
1398261a
YL
4201 int small, large;
4202 int entries;
1398261a
YL
4203
4204 if (!latency_ns) {
4205 *fbc_wm = *display_wm = *cursor_wm = 0;
4206 return false;
4207 }
4208
d210246a
CW
4209 crtc = intel_get_crtc_for_plane(dev, plane);
4210 hdisplay = crtc->mode.hdisplay;
4211 htotal = crtc->mode.htotal;
4212 clock = crtc->mode.clock;
4213 pixel_size = crtc->fb->bits_per_pixel / 8;
4214
1398261a
YL
4215 line_time_us = (htotal * 1000) / clock;
4216 line_count = (latency_ns / line_time_us + 1000) / 1000;
4217 line_size = hdisplay * pixel_size;
4218
4219 /* Use the minimum of the small and large buffer method for primary */
4220 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4221 large = line_count * line_size;
4222
b79d4990
JB
4223 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4224 *display_wm = entries + display->guard_size;
1398261a
YL
4225
4226 /*
b79d4990 4227 * Spec says:
1398261a
YL
4228 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4229 */
4230 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4231
4232 /* calculate the self-refresh watermark for display cursor */
4233 entries = line_count * pixel_size * 64;
b79d4990
JB
4234 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4235 *cursor_wm = entries + cursor->guard_size;
1398261a 4236
b79d4990
JB
4237 return ironlake_check_srwm(dev, level,
4238 *fbc_wm, *display_wm, *cursor_wm,
4239 display, cursor);
4240}
4241
d210246a 4242static void ironlake_update_wm(struct drm_device *dev)
b79d4990
JB
4243{
4244 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4245 int fbc_wm, plane_wm, cursor_wm;
4246 unsigned int enabled;
b79d4990
JB
4247
4248 enabled = 0;
4249 if (ironlake_compute_wm0(dev, 0,
4250 &ironlake_display_wm_info,
4251 ILK_LP0_PLANE_LATENCY,
4252 &ironlake_cursor_wm_info,
4253 ILK_LP0_CURSOR_LATENCY,
4254 &plane_wm, &cursor_wm)) {
4255 I915_WRITE(WM0_PIPEA_ILK,
4256 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4257 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4258 " plane %d, " "cursor: %d\n",
4259 plane_wm, cursor_wm);
d210246a 4260 enabled |= 1;
b79d4990
JB
4261 }
4262
4263 if (ironlake_compute_wm0(dev, 1,
4264 &ironlake_display_wm_info,
4265 ILK_LP0_PLANE_LATENCY,
4266 &ironlake_cursor_wm_info,
4267 ILK_LP0_CURSOR_LATENCY,
4268 &plane_wm, &cursor_wm)) {
4269 I915_WRITE(WM0_PIPEB_ILK,
4270 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4271 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4272 " plane %d, cursor: %d\n",
4273 plane_wm, cursor_wm);
d210246a 4274 enabled |= 2;
b79d4990
JB
4275 }
4276
4277 /*
4278 * Calculate and update the self-refresh watermark only when one
4279 * display plane is used.
4280 */
4281 I915_WRITE(WM3_LP_ILK, 0);
4282 I915_WRITE(WM2_LP_ILK, 0);
4283 I915_WRITE(WM1_LP_ILK, 0);
4284
d210246a 4285 if (!single_plane_enabled(enabled))
b79d4990 4286 return;
d210246a 4287 enabled = ffs(enabled) - 1;
b79d4990
JB
4288
4289 /* WM1 */
d210246a
CW
4290 if (!ironlake_compute_srwm(dev, 1, enabled,
4291 ILK_READ_WM1_LATENCY() * 500,
b79d4990
JB
4292 &ironlake_display_srwm_info,
4293 &ironlake_cursor_srwm_info,
4294 &fbc_wm, &plane_wm, &cursor_wm))
4295 return;
4296
4297 I915_WRITE(WM1_LP_ILK,
4298 WM1_LP_SR_EN |
4299 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4300 (fbc_wm << WM1_LP_FBC_SHIFT) |
4301 (plane_wm << WM1_LP_SR_SHIFT) |
4302 cursor_wm);
4303
4304 /* WM2 */
d210246a
CW
4305 if (!ironlake_compute_srwm(dev, 2, enabled,
4306 ILK_READ_WM2_LATENCY() * 500,
b79d4990
JB
4307 &ironlake_display_srwm_info,
4308 &ironlake_cursor_srwm_info,
4309 &fbc_wm, &plane_wm, &cursor_wm))
4310 return;
4311
4312 I915_WRITE(WM2_LP_ILK,
4313 WM2_LP_EN |
4314 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4315 (fbc_wm << WM1_LP_FBC_SHIFT) |
4316 (plane_wm << WM1_LP_SR_SHIFT) |
4317 cursor_wm);
4318
4319 /*
4320 * WM3 is unsupported on ILK, probably because we don't have latency
4321 * data for that power state
4322 */
1398261a
YL
4323}
4324
d210246a 4325static void sandybridge_update_wm(struct drm_device *dev)
1398261a
YL
4326{
4327 struct drm_i915_private *dev_priv = dev->dev_private;
a0fa62d3 4328 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
d210246a
CW
4329 int fbc_wm, plane_wm, cursor_wm;
4330 unsigned int enabled;
1398261a
YL
4331
4332 enabled = 0;
4333 if (ironlake_compute_wm0(dev, 0,
4334 &sandybridge_display_wm_info, latency,
4335 &sandybridge_cursor_wm_info, latency,
4336 &plane_wm, &cursor_wm)) {
4337 I915_WRITE(WM0_PIPEA_ILK,
4338 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4339 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4340 " plane %d, " "cursor: %d\n",
4341 plane_wm, cursor_wm);
d210246a 4342 enabled |= 1;
1398261a
YL
4343 }
4344
4345 if (ironlake_compute_wm0(dev, 1,
4346 &sandybridge_display_wm_info, latency,
4347 &sandybridge_cursor_wm_info, latency,
4348 &plane_wm, &cursor_wm)) {
4349 I915_WRITE(WM0_PIPEB_ILK,
4350 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4351 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4352 " plane %d, cursor: %d\n",
4353 plane_wm, cursor_wm);
d210246a 4354 enabled |= 2;
1398261a
YL
4355 }
4356
4357 /*
4358 * Calculate and update the self-refresh watermark only when one
4359 * display plane is used.
4360 *
4361 * SNB support 3 levels of watermark.
4362 *
4363 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4364 * and disabled in the descending order
4365 *
4366 */
4367 I915_WRITE(WM3_LP_ILK, 0);
4368 I915_WRITE(WM2_LP_ILK, 0);
4369 I915_WRITE(WM1_LP_ILK, 0);
4370
d210246a 4371 if (!single_plane_enabled(enabled))
1398261a 4372 return;
d210246a 4373 enabled = ffs(enabled) - 1;
1398261a
YL
4374
4375 /* WM1 */
d210246a
CW
4376 if (!ironlake_compute_srwm(dev, 1, enabled,
4377 SNB_READ_WM1_LATENCY() * 500,
b79d4990
JB
4378 &sandybridge_display_srwm_info,
4379 &sandybridge_cursor_srwm_info,
4380 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4381 return;
4382
4383 I915_WRITE(WM1_LP_ILK,
4384 WM1_LP_SR_EN |
4385 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4386 (fbc_wm << WM1_LP_FBC_SHIFT) |
4387 (plane_wm << WM1_LP_SR_SHIFT) |
4388 cursor_wm);
4389
4390 /* WM2 */
d210246a
CW
4391 if (!ironlake_compute_srwm(dev, 2, enabled,
4392 SNB_READ_WM2_LATENCY() * 500,
b79d4990
JB
4393 &sandybridge_display_srwm_info,
4394 &sandybridge_cursor_srwm_info,
4395 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4396 return;
4397
4398 I915_WRITE(WM2_LP_ILK,
4399 WM2_LP_EN |
4400 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4401 (fbc_wm << WM1_LP_FBC_SHIFT) |
4402 (plane_wm << WM1_LP_SR_SHIFT) |
4403 cursor_wm);
4404
4405 /* WM3 */
d210246a
CW
4406 if (!ironlake_compute_srwm(dev, 3, enabled,
4407 SNB_READ_WM3_LATENCY() * 500,
b79d4990
JB
4408 &sandybridge_display_srwm_info,
4409 &sandybridge_cursor_srwm_info,
4410 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4411 return;
4412
4413 I915_WRITE(WM3_LP_ILK,
4414 WM3_LP_EN |
4415 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4416 (fbc_wm << WM1_LP_FBC_SHIFT) |
4417 (plane_wm << WM1_LP_SR_SHIFT) |
4418 cursor_wm);
4419}
4420
7662c8bd
SL
4421/**
4422 * intel_update_watermarks - update FIFO watermark values based on current modes
4423 *
4424 * Calculate watermark values for the various WM regs based on current mode
4425 * and plane configuration.
4426 *
4427 * There are several cases to deal with here:
4428 * - normal (i.e. non-self-refresh)
4429 * - self-refresh (SR) mode
4430 * - lines are large relative to FIFO size (buffer can hold up to 2)
4431 * - lines are small relative to FIFO size (buffer can hold more than 2
4432 * lines), so need to account for TLB latency
4433 *
4434 * The normal calculation is:
4435 * watermark = dotclock * bytes per pixel * latency
4436 * where latency is platform & configuration dependent (we assume pessimal
4437 * values here).
4438 *
4439 * The SR calculation is:
4440 * watermark = (trunc(latency/line time)+1) * surface width *
4441 * bytes per pixel
4442 * where
4443 * line time = htotal / dotclock
fa143215 4444 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
4445 * and latency is assumed to be high, as above.
4446 *
4447 * The final value programmed to the register should always be rounded up,
4448 * and include an extra 2 entries to account for clock crossings.
4449 *
4450 * We don't use the sprite, so we can ignore that. And on Crestline we have
4451 * to set the non-SR watermarks to 8.
5eddb70b 4452 */
7662c8bd
SL
4453static void intel_update_watermarks(struct drm_device *dev)
4454{
e70236a8 4455 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 4456
d210246a
CW
4457 if (dev_priv->display.update_wm)
4458 dev_priv->display.update_wm(dev);
7662c8bd
SL
4459}
4460
a7615030
CW
4461static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4462{
4463 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4464}
4465
dcbe6f2b
JB
4466static void intel_update_dref(struct drm_i915_private *dev_priv)
4467{
4468 struct drm_device *dev = dev_priv->dev;
4469 struct drm_mode_config *mode_config = &dev->mode_config;
4470 struct intel_encoder *encoder;
4471 struct drm_crtc *crtc;
4472 u32 temp;
4473 bool lvds_on = false, edp_on = false, pch_edp_on = false, other_on = false;
4474
4475 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4476 crtc = encoder->base.crtc;
4477
4478 if (!crtc || !crtc->enabled)
4479 continue;
4480
4481 switch (encoder->type) {
4482 case INTEL_OUTPUT_LVDS:
4483 lvds_on = true;
4484 break;
4485 case INTEL_OUTPUT_EDP:
4486 edp_on = true;
4487 if (!pch_edp_on)
4488 pch_edp_on = intel_encoder_is_pch_edp(&encoder->base);
4489 break;
4490 default:
4491 other_on = true;
4492 break;
4493 }
4494 }
4495
4496 /*XXX BIOS treats 16:31 as a mask for 0:15 */
4497
4498 temp = I915_READ(PCH_DREF_CONTROL);
4499
4500 /* First clear the current state for output switching */
4501 temp &= ~DREF_SSC1_ENABLE;
4502 temp &= ~DREF_SSC4_ENABLE;
4503 temp &= ~DREF_SUPERSPREAD_SOURCE_MASK;
4504 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4505 temp &= ~DREF_SSC_SOURCE_MASK;
4506 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4507 I915_WRITE(PCH_DREF_CONTROL, temp);
4508
4509 POSTING_READ(PCH_DREF_CONTROL);
4510 udelay(200);
4511
4512 if ((lvds_on || edp_on) && intel_panel_use_ssc(dev_priv)) {
4513 temp |= DREF_SSC_SOURCE_ENABLE;
4514 if (edp_on) {
4515 if (!pch_edp_on) {
4516 /* Enable CPU source on CPU attached eDP */
4517 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4518 } else {
4519 /* Enable SSC on PCH eDP if needed */
4520 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4521 }
4522 I915_WRITE(PCH_DREF_CONTROL, temp);
4523 }
4524 if (!dev_priv->display_clock_mode)
4525 temp |= DREF_SSC1_ENABLE;
4526 }
4527
4528 if (other_on && dev_priv->display_clock_mode)
4529 temp |= DREF_NONSPREAD_CK505_ENABLE;
4530 else if (other_on) {
4531 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4532 if (edp_on && !pch_edp_on)
4533 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4534 }
4535
4536 I915_WRITE(PCH_DREF_CONTROL, temp);
4537 POSTING_READ(PCH_DREF_CONTROL);
4538 udelay(200);
4539}
4540
5c3b82e2
CW
4541static int intel_crtc_mode_set(struct drm_crtc *crtc,
4542 struct drm_display_mode *mode,
4543 struct drm_display_mode *adjusted_mode,
4544 int x, int y,
4545 struct drm_framebuffer *old_fb)
79e53945
JB
4546{
4547 struct drm_device *dev = crtc->dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4550 int pipe = intel_crtc->pipe;
80824003 4551 int plane = intel_crtc->plane;
5eddb70b 4552 u32 fp_reg, dpll_reg;
c751ce4f 4553 int refclk, num_connectors = 0;
652c393a 4554 intel_clock_t clock, reduced_clock;
5eddb70b 4555 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 4556 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 4557 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 4558 struct intel_encoder *has_edp_encoder = NULL;
79e53945 4559 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 4560 struct intel_encoder *encoder;
d4906093 4561 const intel_limit_t *limit;
5c3b82e2 4562 int ret;
2c07245f 4563 struct fdi_m_n m_n = {0};
5eddb70b 4564 u32 reg, temp;
aa9b500d 4565 u32 lvds_sync = 0;
5eb08b69 4566 int target_clock;
79e53945
JB
4567
4568 drm_vblank_pre_modeset(dev, pipe);
4569
5eddb70b
CW
4570 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4571 if (encoder->base.crtc != crtc)
79e53945
JB
4572 continue;
4573
5eddb70b 4574 switch (encoder->type) {
79e53945
JB
4575 case INTEL_OUTPUT_LVDS:
4576 is_lvds = true;
4577 break;
4578 case INTEL_OUTPUT_SDVO:
7d57382e 4579 case INTEL_OUTPUT_HDMI:
79e53945 4580 is_sdvo = true;
5eddb70b 4581 if (encoder->needs_tv_clock)
e2f0ba97 4582 is_tv = true;
79e53945
JB
4583 break;
4584 case INTEL_OUTPUT_DVO:
4585 is_dvo = true;
4586 break;
4587 case INTEL_OUTPUT_TVOUT:
4588 is_tv = true;
4589 break;
4590 case INTEL_OUTPUT_ANALOG:
4591 is_crt = true;
4592 break;
a4fc5ed6
KP
4593 case INTEL_OUTPUT_DISPLAYPORT:
4594 is_dp = true;
4595 break;
32f9d658 4596 case INTEL_OUTPUT_EDP:
5eddb70b 4597 has_edp_encoder = encoder;
32f9d658 4598 break;
79e53945 4599 }
43565a06 4600
c751ce4f 4601 num_connectors++;
79e53945
JB
4602 }
4603
a7615030 4604 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
43565a06 4605 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 4606 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 4607 refclk / 1000);
a6c45cf0 4608 } else if (!IS_GEN2(dev)) {
79e53945 4609 refclk = 96000;
1cb1b75e
JB
4610 if (HAS_PCH_SPLIT(dev) &&
4611 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 4612 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
4613 } else {
4614 refclk = 48000;
4615 }
4616
d4906093
ML
4617 /*
4618 * Returns a set of divisors for the desired target clock with the given
4619 * refclk, or FALSE. The returned values represent the clock equation:
4620 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4621 */
1b894b59 4622 limit = intel_limit(crtc, refclk);
d4906093 4623 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
4624 if (!ok) {
4625 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 4626 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4627 return -EINVAL;
79e53945
JB
4628 }
4629
cda4b7d3 4630 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 4631 intel_crtc_update_cursor(crtc, true);
cda4b7d3 4632
ddc9003c
ZY
4633 if (is_lvds && dev_priv->lvds_downclock_avail) {
4634 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
4635 dev_priv->lvds_downclock,
4636 refclk,
4637 &reduced_clock);
18f9ed12
ZY
4638 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4639 /*
4640 * If the different P is found, it means that we can't
4641 * switch the display clock by using the FP0/FP1.
4642 * In such case we will disable the LVDS downclock
4643 * feature.
4644 */
4645 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 4646 "LVDS clock/downclock\n");
18f9ed12
ZY
4647 has_reduced_clock = 0;
4648 }
652c393a 4649 }
7026d4ac
ZW
4650 /* SDVO TV has fixed PLL values depend on its clock range,
4651 this mirrors vbios setting. */
4652 if (is_sdvo && is_tv) {
4653 if (adjusted_mode->clock >= 100000
5eddb70b 4654 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
4655 clock.p1 = 2;
4656 clock.p2 = 10;
4657 clock.n = 3;
4658 clock.m1 = 16;
4659 clock.m2 = 8;
4660 } else if (adjusted_mode->clock >= 140500
5eddb70b 4661 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
4662 clock.p1 = 1;
4663 clock.p2 = 10;
4664 clock.n = 6;
4665 clock.m1 = 12;
4666 clock.m2 = 8;
4667 }
4668 }
4669
2c07245f 4670 /* FDI link */
bad720ff 4671 if (HAS_PCH_SPLIT(dev)) {
49078f7d 4672 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 4673 int lane = 0, link_bw, bpp;
5c5313c8 4674 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 4675 according to current link config */
858bc21f 4676 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 4677 target_clock = mode->clock;
8e647a27
CW
4678 intel_edp_link_config(has_edp_encoder,
4679 &lane, &link_bw);
32f9d658 4680 } else {
5c5313c8 4681 /* [e]DP over FDI requires target mode clock
32f9d658 4682 instead of link clock */
5c5313c8 4683 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
4684 target_clock = mode->clock;
4685 else
4686 target_clock = adjusted_mode->clock;
021357ac
CW
4687
4688 /* FDI is a binary signal running at ~2.7GHz, encoding
4689 * each output octet as 10 bits. The actual frequency
4690 * is stored as a divider into a 100MHz clock, and the
4691 * mode pixel clock is stored in units of 1KHz.
4692 * Hence the bw of each lane in terms of the mode signal
4693 * is:
4694 */
4695 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 4696 }
58a27471
ZW
4697
4698 /* determine panel color depth */
5eddb70b 4699 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
4700 temp &= ~PIPE_BPC_MASK;
4701 if (is_lvds) {
e5a95eb7 4702 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 4703 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
4704 temp |= PIPE_8BPC;
4705 else
4706 temp |= PIPE_6BPC;
1d850362 4707 } else if (has_edp_encoder) {
5ceb0f9b 4708 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
4709 case 8:
4710 temp |= PIPE_8BPC;
4711 break;
4712 case 10:
4713 temp |= PIPE_10BPC;
4714 break;
4715 case 6:
4716 temp |= PIPE_6BPC;
4717 break;
4718 case 12:
4719 temp |= PIPE_12BPC;
4720 break;
4721 }
e5a95eb7
ZY
4722 } else
4723 temp |= PIPE_8BPC;
5eddb70b 4724 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4725
4726 switch (temp & PIPE_BPC_MASK) {
4727 case PIPE_8BPC:
4728 bpp = 24;
4729 break;
4730 case PIPE_10BPC:
4731 bpp = 30;
4732 break;
4733 case PIPE_6BPC:
4734 bpp = 18;
4735 break;
4736 case PIPE_12BPC:
4737 bpp = 36;
4738 break;
4739 default:
4740 DRM_ERROR("unknown pipe bpc value\n");
4741 bpp = 24;
4742 }
4743
77ffb597
AJ
4744 if (!lane) {
4745 /*
4746 * Account for spread spectrum to avoid
4747 * oversubscribing the link. Max center spread
4748 * is 2.5%; use 5% for safety's sake.
4749 */
4750 u32 bps = target_clock * bpp * 21 / 20;
4751 lane = bps / (link_bw * 8) + 1;
4752 }
4753
4754 intel_crtc->fdi_lanes = lane;
4755
49078f7d
CW
4756 if (pixel_multiplier > 1)
4757 link_bw *= pixel_multiplier;
f2b115e6 4758 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4759 }
2c07245f 4760
c038e51e
ZW
4761 /* Ironlake: try to setup display ref clock before DPLL
4762 * enabling. This is only under driver's control after
4763 * PCH B stepping, previous chipset stepping should be
4764 * ignoring this setting.
4765 */
dcbe6f2b
JB
4766 if (HAS_PCH_SPLIT(dev))
4767 intel_update_dref(dev_priv);
c038e51e 4768
f2b115e6 4769 if (IS_PINEVIEW(dev)) {
2177832f 4770 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4771 if (has_reduced_clock)
4772 fp2 = (1 << reduced_clock.n) << 16 |
4773 reduced_clock.m1 << 8 | reduced_clock.m2;
4774 } else {
2177832f 4775 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4776 if (has_reduced_clock)
4777 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4778 reduced_clock.m2;
4779 }
79e53945 4780
c1858123
CW
4781 /* Enable autotuning of the PLL clock (if permissible) */
4782 if (HAS_PCH_SPLIT(dev)) {
4783 int factor = 21;
4784
4785 if (is_lvds) {
a7615030 4786 if ((intel_panel_use_ssc(dev_priv) &&
c1858123
CW
4787 dev_priv->lvds_ssc_freq == 100) ||
4788 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4789 factor = 25;
4790 } else if (is_sdvo && is_tv)
4791 factor = 20;
4792
4793 if (clock.m1 < factor * clock.n)
4794 fp |= FP_CB_TUNE;
4795 }
4796
5eddb70b 4797 dpll = 0;
bad720ff 4798 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4799 dpll = DPLL_VGA_MODE_DIS;
4800
a6c45cf0 4801 if (!IS_GEN2(dev)) {
79e53945
JB
4802 if (is_lvds)
4803 dpll |= DPLLB_MODE_LVDS;
4804 else
4805 dpll |= DPLLB_MODE_DAC_SERIAL;
4806 if (is_sdvo) {
6c9547ff
CW
4807 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4808 if (pixel_multiplier > 1) {
4809 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4810 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4811 else if (HAS_PCH_SPLIT(dev))
4812 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4813 }
79e53945 4814 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4815 }
83240120 4816 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4817 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4818
4819 /* compute bitmask from p1 value */
f2b115e6
AJ
4820 if (IS_PINEVIEW(dev))
4821 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4822 else {
2177832f 4823 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4824 /* also FPA1 */
bad720ff 4825 if (HAS_PCH_SPLIT(dev))
2c07245f 4826 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4827 if (IS_G4X(dev) && has_reduced_clock)
4828 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4829 }
79e53945
JB
4830 switch (clock.p2) {
4831 case 5:
4832 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4833 break;
4834 case 7:
4835 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4836 break;
4837 case 10:
4838 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4839 break;
4840 case 14:
4841 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4842 break;
4843 }
a6c45cf0 4844 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4845 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4846 } else {
4847 if (is_lvds) {
4848 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4849 } else {
4850 if (clock.p1 == 2)
4851 dpll |= PLL_P1_DIVIDE_BY_TWO;
4852 else
4853 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4854 if (clock.p2 == 4)
4855 dpll |= PLL_P2_DIVIDE_BY_4;
4856 }
4857 }
4858
43565a06
KH
4859 if (is_sdvo && is_tv)
4860 dpll |= PLL_REF_INPUT_TVCLKINBC;
4861 else if (is_tv)
79e53945 4862 /* XXX: just matching BIOS for now */
43565a06 4863 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4864 dpll |= 3;
a7615030 4865 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 4866 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4867 else
4868 dpll |= PLL_REF_INPUT_DREFCLK;
4869
4870 /* setup pipeconf */
5eddb70b 4871 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4872
4873 /* Set up the display plane register */
4874 dspcntr = DISPPLANE_GAMMA_ENABLE;
4875
f2b115e6 4876 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4877 enable color space conversion */
bad720ff 4878 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4879 if (pipe == 0)
80824003 4880 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4881 else
4882 dspcntr |= DISPPLANE_SEL_PIPE_B;
4883 }
79e53945 4884
a6c45cf0 4885 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4886 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4887 * core speed.
4888 *
4889 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4890 * pipe == 0 check?
4891 */
e70236a8
JB
4892 if (mode->clock >
4893 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4894 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4895 else
5eddb70b 4896 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4897 }
4898
b24e7179 4899 if (!HAS_PCH_SPLIT(dev))
65993d64 4900 dpll |= DPLL_VCO_ENABLE;
8d86dc6a 4901
28c97730 4902 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4903 drm_mode_debug_printmodeline(mode);
4904
f2b115e6 4905 /* assign to Ironlake registers */
bad720ff 4906 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4907 fp_reg = PCH_FP0(pipe);
4908 dpll_reg = PCH_DPLL(pipe);
4909 } else {
4910 fp_reg = FP0(pipe);
4911 dpll_reg = DPLL(pipe);
2c07245f 4912 }
79e53945 4913
5c5313c8
JB
4914 /* PCH eDP needs FDI, but CPU eDP does not */
4915 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4916 I915_WRITE(fp_reg, fp);
4917 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4918
4919 POSTING_READ(dpll_reg);
79e53945
JB
4920 udelay(150);
4921 }
4922
8db9d77b
ZW
4923 /* enable transcoder DPLL */
4924 if (HAS_PCH_CPT(dev)) {
4925 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4926 if (pipe == 0)
4927 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4928 else
5eddb70b 4929 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4930 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4931
4932 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4933 udelay(150);
4934 }
4935
79e53945
JB
4936 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4937 * This is an exception to the general rule that mode_set doesn't turn
4938 * things on.
4939 */
4940 if (is_lvds) {
5eddb70b 4941 reg = LVDS;
bad720ff 4942 if (HAS_PCH_SPLIT(dev))
5eddb70b 4943 reg = PCH_LVDS;
541998a1 4944
5eddb70b
CW
4945 temp = I915_READ(reg);
4946 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4947 if (pipe == 1) {
4948 if (HAS_PCH_CPT(dev))
5eddb70b 4949 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4950 else
5eddb70b 4951 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4952 } else {
4953 if (HAS_PCH_CPT(dev))
5eddb70b 4954 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4955 else
5eddb70b 4956 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4957 }
a3e17eb8 4958 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4959 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4960 /* Set the B0-B3 data pairs corresponding to whether we're going to
4961 * set the DPLLs for dual-channel mode or not.
4962 */
4963 if (clock.p2 == 7)
5eddb70b 4964 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4965 else
5eddb70b 4966 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4967
4968 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4969 * appropriately here, but we need to look more thoroughly into how
4970 * panels behave in the two modes.
4971 */
434ed097 4972 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4973 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4974 if (dev_priv->lvds_dither)
5eddb70b 4975 temp |= LVDS_ENABLE_DITHER;
434ed097 4976 else
5eddb70b 4977 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4978 }
aa9b500d
BF
4979 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4980 lvds_sync |= LVDS_HSYNC_POLARITY;
4981 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4982 lvds_sync |= LVDS_VSYNC_POLARITY;
4983 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4984 != lvds_sync) {
4985 char flags[2] = "-+";
4986 DRM_INFO("Changing LVDS panel from "
4987 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4988 flags[!(temp & LVDS_HSYNC_POLARITY)],
4989 flags[!(temp & LVDS_VSYNC_POLARITY)],
4990 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4991 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4992 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4993 temp |= lvds_sync;
4994 }
5eddb70b 4995 I915_WRITE(reg, temp);
79e53945 4996 }
434ed097
JB
4997
4998 /* set the dithering flag and clear for anything other than a panel. */
4999 if (HAS_PCH_SPLIT(dev)) {
5000 pipeconf &= ~PIPECONF_DITHER_EN;
5001 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5002 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5003 pipeconf |= PIPECONF_DITHER_EN;
5004 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5005 }
5006 }
5007
5c5313c8 5008 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 5009 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 5010 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
5011 /* For non-DP output, clear any trans DP clock recovery setting.*/
5012 if (pipe == 0) {
5013 I915_WRITE(TRANSA_DATA_M1, 0);
5014 I915_WRITE(TRANSA_DATA_N1, 0);
5015 I915_WRITE(TRANSA_DP_LINK_M1, 0);
5016 I915_WRITE(TRANSA_DP_LINK_N1, 0);
5017 } else {
5018 I915_WRITE(TRANSB_DATA_M1, 0);
5019 I915_WRITE(TRANSB_DATA_N1, 0);
5020 I915_WRITE(TRANSB_DP_LINK_M1, 0);
5021 I915_WRITE(TRANSB_DP_LINK_N1, 0);
5022 }
5023 }
79e53945 5024
5c5313c8 5025 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 5026 I915_WRITE(dpll_reg, dpll);
5eddb70b 5027
32f9d658 5028 /* Wait for the clocks to stabilize. */
5eddb70b 5029 POSTING_READ(dpll_reg);
32f9d658
ZW
5030 udelay(150);
5031
a6c45cf0 5032 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 5033 temp = 0;
bb66c512 5034 if (is_sdvo) {
5eddb70b
CW
5035 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5036 if (temp > 1)
5037 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 5038 else
5eddb70b
CW
5039 temp = 0;
5040 }
5041 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 5042 } else {
a589b9f4
CW
5043 /* The pixel multiplier can only be updated once the
5044 * DPLL is enabled and the clocks are stable.
5045 *
5046 * So write it again.
5047 */
32f9d658
ZW
5048 I915_WRITE(dpll_reg, dpll);
5049 }
79e53945 5050 }
79e53945 5051
5eddb70b 5052 intel_crtc->lowfreq_avail = false;
652c393a
JB
5053 if (is_lvds && has_reduced_clock && i915_powersave) {
5054 I915_WRITE(fp_reg + 4, fp2);
5055 intel_crtc->lowfreq_avail = true;
5056 if (HAS_PIPE_CXSR(dev)) {
28c97730 5057 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
5058 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5059 }
5060 } else {
5061 I915_WRITE(fp_reg + 4, fp);
652c393a 5062 if (HAS_PIPE_CXSR(dev)) {
28c97730 5063 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
5064 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5065 }
5066 }
5067
734b4157
KH
5068 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5069 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5070 /* the chip adds 2 halflines automatically */
5071 adjusted_mode->crtc_vdisplay -= 1;
5072 adjusted_mode->crtc_vtotal -= 1;
5073 adjusted_mode->crtc_vblank_start -= 1;
5074 adjusted_mode->crtc_vblank_end -= 1;
5075 adjusted_mode->crtc_vsync_end -= 1;
5076 adjusted_mode->crtc_vsync_start -= 1;
5077 } else
5078 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5079
5eddb70b
CW
5080 I915_WRITE(HTOTAL(pipe),
5081 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 5082 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
5083 I915_WRITE(HBLANK(pipe),
5084 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 5085 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
5086 I915_WRITE(HSYNC(pipe),
5087 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 5088 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
5089
5090 I915_WRITE(VTOTAL(pipe),
5091 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 5092 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
5093 I915_WRITE(VBLANK(pipe),
5094 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 5095 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
5096 I915_WRITE(VSYNC(pipe),
5097 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 5098 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
5099
5100 /* pipesrc and dspsize control the size that is scaled from,
5101 * which should always be the user's requested size.
79e53945 5102 */
bad720ff 5103 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5104 I915_WRITE(DSPSIZE(plane),
5105 ((mode->vdisplay - 1) << 16) |
5106 (mode->hdisplay - 1));
5107 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5108 }
5eddb70b
CW
5109 I915_WRITE(PIPESRC(pipe),
5110 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 5111
bad720ff 5112 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5113 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5114 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5115 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5116 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 5117
5c5313c8 5118 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 5119 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 5120 }
2c07245f
ZW
5121 }
5122
5eddb70b
CW
5123 I915_WRITE(PIPECONF(pipe), pipeconf);
5124 POSTING_READ(PIPECONF(pipe));
b24e7179 5125 if (!HAS_PCH_SPLIT(dev))
040484af 5126 intel_enable_pipe(dev_priv, pipe, false);
79e53945 5127
9d0498a2 5128 intel_wait_for_vblank(dev, pipe);
79e53945 5129
f00a3ddf 5130 if (IS_GEN5(dev)) {
553bd149
ZW
5131 /* enable address swizzle for tiling buffer */
5132 temp = I915_READ(DISP_ARB_CTL);
5133 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5134 }
5135
5eddb70b 5136 I915_WRITE(DSPCNTR(plane), dspcntr);
b24e7179
JB
5137 POSTING_READ(DSPCNTR(plane));
5138 if (!HAS_PCH_SPLIT(dev))
5139 intel_enable_plane(dev_priv, plane, pipe);
79e53945 5140
5c3b82e2 5141 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
5142
5143 intel_update_watermarks(dev);
5144
79e53945 5145 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 5146
1f803ee5 5147 return ret;
79e53945
JB
5148}
5149
5150/** Loads the palette/gamma unit for the CRTC with the prepared values */
5151void intel_crtc_load_lut(struct drm_crtc *crtc)
5152{
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5156 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
5157 int i;
5158
5159 /* The clocks have to be on to load the palette. */
5160 if (!crtc->enabled)
5161 return;
5162
f2b115e6 5163 /* use legacy palette for Ironlake */
bad720ff 5164 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
5165 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
5166 LGC_PALETTE_B;
5167
79e53945
JB
5168 for (i = 0; i < 256; i++) {
5169 I915_WRITE(palreg + 4 * i,
5170 (intel_crtc->lut_r[i] << 16) |
5171 (intel_crtc->lut_g[i] << 8) |
5172 intel_crtc->lut_b[i]);
5173 }
5174}
5175
560b85bb
CW
5176static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5177{
5178 struct drm_device *dev = crtc->dev;
5179 struct drm_i915_private *dev_priv = dev->dev_private;
5180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5181 bool visible = base != 0;
5182 u32 cntl;
5183
5184 if (intel_crtc->cursor_visible == visible)
5185 return;
5186
5187 cntl = I915_READ(CURACNTR);
5188 if (visible) {
5189 /* On these chipsets we can only modify the base whilst
5190 * the cursor is disabled.
5191 */
5192 I915_WRITE(CURABASE, base);
5193
5194 cntl &= ~(CURSOR_FORMAT_MASK);
5195 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5196 cntl |= CURSOR_ENABLE |
5197 CURSOR_GAMMA_ENABLE |
5198 CURSOR_FORMAT_ARGB;
5199 } else
5200 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5201 I915_WRITE(CURACNTR, cntl);
5202
5203 intel_crtc->cursor_visible = visible;
5204}
5205
5206static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5207{
5208 struct drm_device *dev = crtc->dev;
5209 struct drm_i915_private *dev_priv = dev->dev_private;
5210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5211 int pipe = intel_crtc->pipe;
5212 bool visible = base != 0;
5213
5214 if (intel_crtc->cursor_visible != visible) {
5215 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
5216 if (base) {
5217 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5218 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5219 cntl |= pipe << 28; /* Connect to correct pipe */
5220 } else {
5221 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5222 cntl |= CURSOR_MODE_DISABLE;
5223 }
5224 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
5225
5226 intel_crtc->cursor_visible = visible;
5227 }
5228 /* and commit changes on next vblank */
5229 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
5230}
5231
cda4b7d3 5232/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
5233static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5234 bool on)
cda4b7d3
CW
5235{
5236 struct drm_device *dev = crtc->dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5239 int pipe = intel_crtc->pipe;
5240 int x = intel_crtc->cursor_x;
5241 int y = intel_crtc->cursor_y;
560b85bb 5242 u32 base, pos;
cda4b7d3
CW
5243 bool visible;
5244
5245 pos = 0;
5246
6b383a7f 5247 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
5248 base = intel_crtc->cursor_addr;
5249 if (x > (int) crtc->fb->width)
5250 base = 0;
5251
5252 if (y > (int) crtc->fb->height)
5253 base = 0;
5254 } else
5255 base = 0;
5256
5257 if (x < 0) {
5258 if (x + intel_crtc->cursor_width < 0)
5259 base = 0;
5260
5261 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5262 x = -x;
5263 }
5264 pos |= x << CURSOR_X_SHIFT;
5265
5266 if (y < 0) {
5267 if (y + intel_crtc->cursor_height < 0)
5268 base = 0;
5269
5270 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5271 y = -y;
5272 }
5273 pos |= y << CURSOR_Y_SHIFT;
5274
5275 visible = base != 0;
560b85bb 5276 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
5277 return;
5278
5279 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
5280 if (IS_845G(dev) || IS_I865G(dev))
5281 i845_update_cursor(crtc, base);
5282 else
5283 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
5284
5285 if (visible)
5286 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5287}
5288
79e53945 5289static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 5290 struct drm_file *file,
79e53945
JB
5291 uint32_t handle,
5292 uint32_t width, uint32_t height)
5293{
5294 struct drm_device *dev = crtc->dev;
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 5297 struct drm_i915_gem_object *obj;
cda4b7d3 5298 uint32_t addr;
3f8bc370 5299 int ret;
79e53945 5300
28c97730 5301 DRM_DEBUG_KMS("\n");
79e53945
JB
5302
5303 /* if we want to turn off the cursor ignore width and height */
5304 if (!handle) {
28c97730 5305 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 5306 addr = 0;
05394f39 5307 obj = NULL;
5004417d 5308 mutex_lock(&dev->struct_mutex);
3f8bc370 5309 goto finish;
79e53945
JB
5310 }
5311
5312 /* Currently we only support 64x64 cursors */
5313 if (width != 64 || height != 64) {
5314 DRM_ERROR("we currently only support 64x64 cursors\n");
5315 return -EINVAL;
5316 }
5317
05394f39
CW
5318 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5319 if (!obj)
79e53945
JB
5320 return -ENOENT;
5321
05394f39 5322 if (obj->base.size < width * height * 4) {
79e53945 5323 DRM_ERROR("buffer is to small\n");
34b8686e
DA
5324 ret = -ENOMEM;
5325 goto fail;
79e53945
JB
5326 }
5327
71acb5eb 5328 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 5329 mutex_lock(&dev->struct_mutex);
b295d1b6 5330 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
5331 if (obj->tiling_mode) {
5332 DRM_ERROR("cursor cannot be tiled\n");
5333 ret = -EINVAL;
5334 goto fail_locked;
5335 }
5336
05394f39 5337 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
5338 if (ret) {
5339 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 5340 goto fail_locked;
71acb5eb 5341 }
e7b526bb 5342
05394f39 5343 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
5344 if (ret) {
5345 DRM_ERROR("failed to move cursor bo into the GTT\n");
5346 goto fail_unpin;
5347 }
5348
d9e86c0e
CW
5349 ret = i915_gem_object_put_fence(obj);
5350 if (ret) {
5351 DRM_ERROR("failed to move cursor bo into the GTT\n");
5352 goto fail_unpin;
5353 }
5354
05394f39 5355 addr = obj->gtt_offset;
71acb5eb 5356 } else {
6eeefaf3 5357 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 5358 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
5359 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5360 align);
71acb5eb
DA
5361 if (ret) {
5362 DRM_ERROR("failed to attach phys object\n");
7f9872e0 5363 goto fail_locked;
71acb5eb 5364 }
05394f39 5365 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
5366 }
5367
a6c45cf0 5368 if (IS_GEN2(dev))
14b60391
JB
5369 I915_WRITE(CURSIZE, (height << 12) | width);
5370
3f8bc370 5371 finish:
3f8bc370 5372 if (intel_crtc->cursor_bo) {
b295d1b6 5373 if (dev_priv->info->cursor_needs_physical) {
05394f39 5374 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
5375 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5376 } else
5377 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 5378 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 5379 }
80824003 5380
7f9872e0 5381 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
5382
5383 intel_crtc->cursor_addr = addr;
05394f39 5384 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
5385 intel_crtc->cursor_width = width;
5386 intel_crtc->cursor_height = height;
5387
6b383a7f 5388 intel_crtc_update_cursor(crtc, true);
3f8bc370 5389
79e53945 5390 return 0;
e7b526bb 5391fail_unpin:
05394f39 5392 i915_gem_object_unpin(obj);
7f9872e0 5393fail_locked:
34b8686e 5394 mutex_unlock(&dev->struct_mutex);
bc9025bd 5395fail:
05394f39 5396 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 5397 return ret;
79e53945
JB
5398}
5399
5400static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5401{
79e53945 5402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5403
cda4b7d3
CW
5404 intel_crtc->cursor_x = x;
5405 intel_crtc->cursor_y = y;
652c393a 5406
6b383a7f 5407 intel_crtc_update_cursor(crtc, true);
79e53945
JB
5408
5409 return 0;
5410}
5411
5412/** Sets the color ramps on behalf of RandR */
5413void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5414 u16 blue, int regno)
5415{
5416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5417
5418 intel_crtc->lut_r[regno] = red >> 8;
5419 intel_crtc->lut_g[regno] = green >> 8;
5420 intel_crtc->lut_b[regno] = blue >> 8;
5421}
5422
b8c00ac5
DA
5423void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5424 u16 *blue, int regno)
5425{
5426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5427
5428 *red = intel_crtc->lut_r[regno] << 8;
5429 *green = intel_crtc->lut_g[regno] << 8;
5430 *blue = intel_crtc->lut_b[regno] << 8;
5431}
5432
79e53945 5433static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 5434 u16 *blue, uint32_t start, uint32_t size)
79e53945 5435{
7203425a 5436 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 5437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5438
7203425a 5439 for (i = start; i < end; i++) {
79e53945
JB
5440 intel_crtc->lut_r[i] = red[i] >> 8;
5441 intel_crtc->lut_g[i] = green[i] >> 8;
5442 intel_crtc->lut_b[i] = blue[i] >> 8;
5443 }
5444
5445 intel_crtc_load_lut(crtc);
5446}
5447
5448/**
5449 * Get a pipe with a simple mode set on it for doing load-based monitor
5450 * detection.
5451 *
5452 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 5453 * its requirements. The pipe will be connected to no other encoders.
79e53945 5454 *
c751ce4f 5455 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
5456 * configured for it. In the future, it could choose to temporarily disable
5457 * some outputs to free up a pipe for its use.
5458 *
5459 * \return crtc, or NULL if no pipes are available.
5460 */
5461
5462/* VESA 640x480x72Hz mode to set on the pipe */
5463static struct drm_display_mode load_detect_mode = {
5464 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5465 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5466};
5467
21d40d37 5468struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 5469 struct drm_connector *connector,
79e53945
JB
5470 struct drm_display_mode *mode,
5471 int *dpms_mode)
5472{
5473 struct intel_crtc *intel_crtc;
5474 struct drm_crtc *possible_crtc;
5475 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 5476 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5477 struct drm_crtc *crtc = NULL;
5478 struct drm_device *dev = encoder->dev;
5479 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5480 struct drm_crtc_helper_funcs *crtc_funcs;
5481 int i = -1;
5482
5483 /*
5484 * Algorithm gets a little messy:
5485 * - if the connector already has an assigned crtc, use it (but make
5486 * sure it's on first)
5487 * - try to find the first unused crtc that can drive this connector,
5488 * and use that if we find one
5489 * - if there are no unused crtcs available, try to use the first
5490 * one we found that supports the connector
5491 */
5492
5493 /* See if we already have a CRTC for this connector */
5494 if (encoder->crtc) {
5495 crtc = encoder->crtc;
5496 /* Make sure the crtc and connector are running */
5497 intel_crtc = to_intel_crtc(crtc);
5498 *dpms_mode = intel_crtc->dpms_mode;
5499 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5500 crtc_funcs = crtc->helper_private;
5501 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5502 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5503 }
5504 return crtc;
5505 }
5506
5507 /* Find an unused one (if possible) */
5508 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5509 i++;
5510 if (!(encoder->possible_crtcs & (1 << i)))
5511 continue;
5512 if (!possible_crtc->enabled) {
5513 crtc = possible_crtc;
5514 break;
5515 }
5516 if (!supported_crtc)
5517 supported_crtc = possible_crtc;
5518 }
5519
5520 /*
5521 * If we didn't find an unused CRTC, don't use any.
5522 */
5523 if (!crtc) {
5524 return NULL;
5525 }
5526
5527 encoder->crtc = crtc;
c1c43977 5528 connector->encoder = encoder;
21d40d37 5529 intel_encoder->load_detect_temp = true;
79e53945
JB
5530
5531 intel_crtc = to_intel_crtc(crtc);
5532 *dpms_mode = intel_crtc->dpms_mode;
5533
5534 if (!crtc->enabled) {
5535 if (!mode)
5536 mode = &load_detect_mode;
3c4fdcfb 5537 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
5538 } else {
5539 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5540 crtc_funcs = crtc->helper_private;
5541 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5542 }
5543
5544 /* Add this connector to the crtc */
5545 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5546 encoder_funcs->commit(encoder);
5547 }
5548 /* let the connector get through one full cycle before testing */
9d0498a2 5549 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
5550
5551 return crtc;
5552}
5553
c1c43977
ZW
5554void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5555 struct drm_connector *connector, int dpms_mode)
79e53945 5556{
4ef69c7a 5557 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5558 struct drm_device *dev = encoder->dev;
5559 struct drm_crtc *crtc = encoder->crtc;
5560 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5561 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5562
21d40d37 5563 if (intel_encoder->load_detect_temp) {
79e53945 5564 encoder->crtc = NULL;
c1c43977 5565 connector->encoder = NULL;
21d40d37 5566 intel_encoder->load_detect_temp = false;
79e53945
JB
5567 crtc->enabled = drm_helper_crtc_in_use(crtc);
5568 drm_helper_disable_unused_functions(dev);
5569 }
5570
c751ce4f 5571 /* Switch crtc and encoder back off if necessary */
79e53945
JB
5572 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5573 if (encoder->crtc == crtc)
5574 encoder_funcs->dpms(encoder, dpms_mode);
5575 crtc_funcs->dpms(crtc, dpms_mode);
5576 }
5577}
5578
5579/* Returns the clock of the currently programmed mode of the given pipe. */
5580static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5581{
5582 struct drm_i915_private *dev_priv = dev->dev_private;
5583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5584 int pipe = intel_crtc->pipe;
5585 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5586 u32 fp;
5587 intel_clock_t clock;
5588
5589 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5590 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5591 else
5592 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5593
5594 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
5595 if (IS_PINEVIEW(dev)) {
5596 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5597 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
5598 } else {
5599 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5600 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5601 }
5602
a6c45cf0 5603 if (!IS_GEN2(dev)) {
f2b115e6
AJ
5604 if (IS_PINEVIEW(dev))
5605 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5606 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
5607 else
5608 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
5609 DPLL_FPA01_P1_POST_DIV_SHIFT);
5610
5611 switch (dpll & DPLL_MODE_MASK) {
5612 case DPLLB_MODE_DAC_SERIAL:
5613 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5614 5 : 10;
5615 break;
5616 case DPLLB_MODE_LVDS:
5617 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5618 7 : 14;
5619 break;
5620 default:
28c97730 5621 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
5622 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5623 return 0;
5624 }
5625
5626 /* XXX: Handle the 100Mhz refclk */
2177832f 5627 intel_clock(dev, 96000, &clock);
79e53945
JB
5628 } else {
5629 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5630
5631 if (is_lvds) {
5632 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5633 DPLL_FPA01_P1_POST_DIV_SHIFT);
5634 clock.p2 = 14;
5635
5636 if ((dpll & PLL_REF_INPUT_MASK) ==
5637 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5638 /* XXX: might not be 66MHz */
2177832f 5639 intel_clock(dev, 66000, &clock);
79e53945 5640 } else
2177832f 5641 intel_clock(dev, 48000, &clock);
79e53945
JB
5642 } else {
5643 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5644 clock.p1 = 2;
5645 else {
5646 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5647 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5648 }
5649 if (dpll & PLL_P2_DIVIDE_BY_4)
5650 clock.p2 = 4;
5651 else
5652 clock.p2 = 2;
5653
2177832f 5654 intel_clock(dev, 48000, &clock);
79e53945
JB
5655 }
5656 }
5657
5658 /* XXX: It would be nice to validate the clocks, but we can't reuse
5659 * i830PllIsValid() because it relies on the xf86_config connector
5660 * configuration being accurate, which it isn't necessarily.
5661 */
5662
5663 return clock.dot;
5664}
5665
5666/** Returns the currently programmed mode of the given pipe. */
5667struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5668 struct drm_crtc *crtc)
5669{
5670 struct drm_i915_private *dev_priv = dev->dev_private;
5671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5672 int pipe = intel_crtc->pipe;
5673 struct drm_display_mode *mode;
5674 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5675 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5676 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5677 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5678
5679 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5680 if (!mode)
5681 return NULL;
5682
5683 mode->clock = intel_crtc_clock_get(dev, crtc);
5684 mode->hdisplay = (htot & 0xffff) + 1;
5685 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5686 mode->hsync_start = (hsync & 0xffff) + 1;
5687 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5688 mode->vdisplay = (vtot & 0xffff) + 1;
5689 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5690 mode->vsync_start = (vsync & 0xffff) + 1;
5691 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5692
5693 drm_mode_set_name(mode);
5694 drm_mode_set_crtcinfo(mode, 0);
5695
5696 return mode;
5697}
5698
652c393a
JB
5699#define GPU_IDLE_TIMEOUT 500 /* ms */
5700
5701/* When this timer fires, we've been idle for awhile */
5702static void intel_gpu_idle_timer(unsigned long arg)
5703{
5704 struct drm_device *dev = (struct drm_device *)arg;
5705 drm_i915_private_t *dev_priv = dev->dev_private;
5706
ff7ea4c0
CW
5707 if (!list_empty(&dev_priv->mm.active_list)) {
5708 /* Still processing requests, so just re-arm the timer. */
5709 mod_timer(&dev_priv->idle_timer, jiffies +
5710 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5711 return;
5712 }
652c393a 5713
ff7ea4c0 5714 dev_priv->busy = false;
01dfba93 5715 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5716}
5717
652c393a
JB
5718#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5719
5720static void intel_crtc_idle_timer(unsigned long arg)
5721{
5722 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5723 struct drm_crtc *crtc = &intel_crtc->base;
5724 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5725 struct intel_framebuffer *intel_fb;
652c393a 5726
ff7ea4c0
CW
5727 intel_fb = to_intel_framebuffer(crtc->fb);
5728 if (intel_fb && intel_fb->obj->active) {
5729 /* The framebuffer is still being accessed by the GPU. */
5730 mod_timer(&intel_crtc->idle_timer, jiffies +
5731 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5732 return;
5733 }
652c393a 5734
ff7ea4c0 5735 intel_crtc->busy = false;
01dfba93 5736 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5737}
5738
3dec0095 5739static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5740{
5741 struct drm_device *dev = crtc->dev;
5742 drm_i915_private_t *dev_priv = dev->dev_private;
5743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5744 int pipe = intel_crtc->pipe;
dbdc6479
JB
5745 int dpll_reg = DPLL(pipe);
5746 int dpll;
652c393a 5747
bad720ff 5748 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5749 return;
5750
5751 if (!dev_priv->lvds_downclock_avail)
5752 return;
5753
dbdc6479 5754 dpll = I915_READ(dpll_reg);
652c393a 5755 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5756 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5757
5758 /* Unlock panel regs */
dbdc6479
JB
5759 I915_WRITE(PP_CONTROL,
5760 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
652c393a
JB
5761
5762 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5763 I915_WRITE(dpll_reg, dpll);
dbdc6479 5764 POSTING_READ(dpll_reg);
9d0498a2 5765 intel_wait_for_vblank(dev, pipe);
dbdc6479 5766
652c393a
JB
5767 dpll = I915_READ(dpll_reg);
5768 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5769 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5770
5771 /* ...and lock them again */
5772 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5773 }
5774
5775 /* Schedule downclock */
3dec0095
DV
5776 mod_timer(&intel_crtc->idle_timer, jiffies +
5777 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5778}
5779
5780static void intel_decrease_pllclock(struct drm_crtc *crtc)
5781{
5782 struct drm_device *dev = crtc->dev;
5783 drm_i915_private_t *dev_priv = dev->dev_private;
5784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5785 int pipe = intel_crtc->pipe;
5786 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5787 int dpll = I915_READ(dpll_reg);
5788
bad720ff 5789 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5790 return;
5791
5792 if (!dev_priv->lvds_downclock_avail)
5793 return;
5794
5795 /*
5796 * Since this is called by a timer, we should never get here in
5797 * the manual case.
5798 */
5799 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5800 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5801
5802 /* Unlock panel regs */
4a655f04
JB
5803 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5804 PANEL_UNLOCK_REGS);
652c393a
JB
5805
5806 dpll |= DISPLAY_RATE_SELECT_FPA1;
5807 I915_WRITE(dpll_reg, dpll);
5808 dpll = I915_READ(dpll_reg);
9d0498a2 5809 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5810 dpll = I915_READ(dpll_reg);
5811 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5812 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5813
5814 /* ...and lock them again */
5815 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5816 }
5817
5818}
5819
5820/**
5821 * intel_idle_update - adjust clocks for idleness
5822 * @work: work struct
5823 *
5824 * Either the GPU or display (or both) went idle. Check the busy status
5825 * here and adjust the CRTC and GPU clocks as necessary.
5826 */
5827static void intel_idle_update(struct work_struct *work)
5828{
5829 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5830 idle_work);
5831 struct drm_device *dev = dev_priv->dev;
5832 struct drm_crtc *crtc;
5833 struct intel_crtc *intel_crtc;
5834
5835 if (!i915_powersave)
5836 return;
5837
5838 mutex_lock(&dev->struct_mutex);
5839
7648fa99
JB
5840 i915_update_gfx_val(dev_priv);
5841
652c393a
JB
5842 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5843 /* Skip inactive CRTCs */
5844 if (!crtc->fb)
5845 continue;
5846
5847 intel_crtc = to_intel_crtc(crtc);
5848 if (!intel_crtc->busy)
5849 intel_decrease_pllclock(crtc);
5850 }
5851
45ac22c8 5852
652c393a
JB
5853 mutex_unlock(&dev->struct_mutex);
5854}
5855
5856/**
5857 * intel_mark_busy - mark the GPU and possibly the display busy
5858 * @dev: drm device
5859 * @obj: object we're operating on
5860 *
5861 * Callers can use this function to indicate that the GPU is busy processing
5862 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5863 * buffer), we'll also mark the display as busy, so we know to increase its
5864 * clock frequency.
5865 */
05394f39 5866void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5867{
5868 drm_i915_private_t *dev_priv = dev->dev_private;
5869 struct drm_crtc *crtc = NULL;
5870 struct intel_framebuffer *intel_fb;
5871 struct intel_crtc *intel_crtc;
5872
5e17ee74
ZW
5873 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5874 return;
5875
18b2190c 5876 if (!dev_priv->busy)
28cf798f 5877 dev_priv->busy = true;
18b2190c 5878 else
28cf798f
CW
5879 mod_timer(&dev_priv->idle_timer, jiffies +
5880 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5881
5882 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5883 if (!crtc->fb)
5884 continue;
5885
5886 intel_crtc = to_intel_crtc(crtc);
5887 intel_fb = to_intel_framebuffer(crtc->fb);
5888 if (intel_fb->obj == obj) {
5889 if (!intel_crtc->busy) {
5890 /* Non-busy -> busy, upclock */
3dec0095 5891 intel_increase_pllclock(crtc);
652c393a
JB
5892 intel_crtc->busy = true;
5893 } else {
5894 /* Busy -> busy, put off timer */
5895 mod_timer(&intel_crtc->idle_timer, jiffies +
5896 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5897 }
5898 }
5899 }
5900}
5901
79e53945
JB
5902static void intel_crtc_destroy(struct drm_crtc *crtc)
5903{
5904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5905 struct drm_device *dev = crtc->dev;
5906 struct intel_unpin_work *work;
5907 unsigned long flags;
5908
5909 spin_lock_irqsave(&dev->event_lock, flags);
5910 work = intel_crtc->unpin_work;
5911 intel_crtc->unpin_work = NULL;
5912 spin_unlock_irqrestore(&dev->event_lock, flags);
5913
5914 if (work) {
5915 cancel_work_sync(&work->work);
5916 kfree(work);
5917 }
79e53945
JB
5918
5919 drm_crtc_cleanup(crtc);
67e77c5a 5920
79e53945
JB
5921 kfree(intel_crtc);
5922}
5923
6b95a207
KH
5924static void intel_unpin_work_fn(struct work_struct *__work)
5925{
5926 struct intel_unpin_work *work =
5927 container_of(__work, struct intel_unpin_work, work);
5928
5929 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5930 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5931 drm_gem_object_unreference(&work->pending_flip_obj->base);
5932 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5933
6b95a207
KH
5934 mutex_unlock(&work->dev->struct_mutex);
5935 kfree(work);
5936}
5937
1afe3e9d 5938static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5939 struct drm_crtc *crtc)
6b95a207
KH
5940{
5941 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5943 struct intel_unpin_work *work;
05394f39 5944 struct drm_i915_gem_object *obj;
6b95a207 5945 struct drm_pending_vblank_event *e;
49b14a5c 5946 struct timeval tnow, tvbl;
6b95a207
KH
5947 unsigned long flags;
5948
5949 /* Ignore early vblank irqs */
5950 if (intel_crtc == NULL)
5951 return;
5952
49b14a5c
MK
5953 do_gettimeofday(&tnow);
5954
6b95a207
KH
5955 spin_lock_irqsave(&dev->event_lock, flags);
5956 work = intel_crtc->unpin_work;
5957 if (work == NULL || !work->pending) {
5958 spin_unlock_irqrestore(&dev->event_lock, flags);
5959 return;
5960 }
5961
5962 intel_crtc->unpin_work = NULL;
6b95a207
KH
5963
5964 if (work->event) {
5965 e = work->event;
49b14a5c 5966 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5967
5968 /* Called before vblank count and timestamps have
5969 * been updated for the vblank interval of flip
5970 * completion? Need to increment vblank count and
5971 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5972 * to account for this. We assume this happened if we
5973 * get called over 0.9 frame durations after the last
5974 * timestamped vblank.
5975 *
5976 * This calculation can not be used with vrefresh rates
5977 * below 5Hz (10Hz to be on the safe side) without
5978 * promoting to 64 integers.
0af7e4df 5979 */
49b14a5c
MK
5980 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5981 9 * crtc->framedur_ns) {
0af7e4df 5982 e->event.sequence++;
49b14a5c
MK
5983 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5984 crtc->framedur_ns);
0af7e4df
MK
5985 }
5986
49b14a5c
MK
5987 e->event.tv_sec = tvbl.tv_sec;
5988 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5989
6b95a207
KH
5990 list_add_tail(&e->base.link,
5991 &e->base.file_priv->event_list);
5992 wake_up_interruptible(&e->base.file_priv->event_wait);
5993 }
5994
0af7e4df
MK
5995 drm_vblank_put(dev, intel_crtc->pipe);
5996
6b95a207
KH
5997 spin_unlock_irqrestore(&dev->event_lock, flags);
5998
05394f39 5999 obj = work->old_fb_obj;
d9e86c0e 6000
e59f2bac 6001 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
6002 &obj->pending_flip.counter);
6003 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 6004 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 6005
6b95a207 6006 schedule_work(&work->work);
e5510fac
JB
6007
6008 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
6009}
6010
1afe3e9d
JB
6011void intel_finish_page_flip(struct drm_device *dev, int pipe)
6012{
6013 drm_i915_private_t *dev_priv = dev->dev_private;
6014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6015
49b14a5c 6016 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
6017}
6018
6019void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6020{
6021 drm_i915_private_t *dev_priv = dev->dev_private;
6022 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6023
49b14a5c 6024 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
6025}
6026
6b95a207
KH
6027void intel_prepare_page_flip(struct drm_device *dev, int plane)
6028{
6029 drm_i915_private_t *dev_priv = dev->dev_private;
6030 struct intel_crtc *intel_crtc =
6031 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6032 unsigned long flags;
6033
6034 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 6035 if (intel_crtc->unpin_work) {
4e5359cd
SF
6036 if ((++intel_crtc->unpin_work->pending) > 1)
6037 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
6038 } else {
6039 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6040 }
6b95a207
KH
6041 spin_unlock_irqrestore(&dev->event_lock, flags);
6042}
6043
6044static int intel_crtc_page_flip(struct drm_crtc *crtc,
6045 struct drm_framebuffer *fb,
6046 struct drm_pending_vblank_event *event)
6047{
6048 struct drm_device *dev = crtc->dev;
6049 struct drm_i915_private *dev_priv = dev->dev_private;
6050 struct intel_framebuffer *intel_fb;
05394f39 6051 struct drm_i915_gem_object *obj;
6b95a207
KH
6052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6053 struct intel_unpin_work *work;
be9a3dbf 6054 unsigned long flags, offset;
52e68630 6055 int pipe = intel_crtc->pipe;
20f0cd55 6056 u32 pf, pipesrc;
52e68630 6057 int ret;
6b95a207
KH
6058
6059 work = kzalloc(sizeof *work, GFP_KERNEL);
6060 if (work == NULL)
6061 return -ENOMEM;
6062
6b95a207
KH
6063 work->event = event;
6064 work->dev = crtc->dev;
6065 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 6066 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
6067 INIT_WORK(&work->work, intel_unpin_work_fn);
6068
6069 /* We borrow the event spin lock for protecting unpin_work */
6070 spin_lock_irqsave(&dev->event_lock, flags);
6071 if (intel_crtc->unpin_work) {
6072 spin_unlock_irqrestore(&dev->event_lock, flags);
6073 kfree(work);
468f0b44
CW
6074
6075 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
6076 return -EBUSY;
6077 }
6078 intel_crtc->unpin_work = work;
6079 spin_unlock_irqrestore(&dev->event_lock, flags);
6080
6081 intel_fb = to_intel_framebuffer(fb);
6082 obj = intel_fb->obj;
6083
468f0b44 6084 mutex_lock(&dev->struct_mutex);
1ec14ad3 6085 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
6086 if (ret)
6087 goto cleanup_work;
6b95a207 6088
75dfca80 6089 /* Reference the objects for the scheduled work. */
05394f39
CW
6090 drm_gem_object_reference(&work->old_fb_obj->base);
6091 drm_gem_object_reference(&obj->base);
6b95a207
KH
6092
6093 crtc->fb = fb;
96b099fd
CW
6094
6095 ret = drm_vblank_get(dev, intel_crtc->pipe);
6096 if (ret)
6097 goto cleanup_objs;
6098
c7f9f9a8
CW
6099 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6100 u32 flip_mask;
48b956c5 6101
c7f9f9a8
CW
6102 /* Can't queue multiple flips, so wait for the previous
6103 * one to finish before executing the next.
6104 */
e1f99ce6
CW
6105 ret = BEGIN_LP_RING(2);
6106 if (ret)
6107 goto cleanup_objs;
6108
c7f9f9a8
CW
6109 if (intel_crtc->plane)
6110 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6111 else
6112 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6113 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6114 OUT_RING(MI_NOOP);
6146b3d6
DV
6115 ADVANCE_LP_RING();
6116 }
83f7fd05 6117
e1f99ce6 6118 work->pending_flip_obj = obj;
e1f99ce6 6119
4e5359cd
SF
6120 work->enable_stall_check = true;
6121
be9a3dbf 6122 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 6123 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 6124
e1f99ce6
CW
6125 ret = BEGIN_LP_RING(4);
6126 if (ret)
6127 goto cleanup_objs;
6128
6129 /* Block clients from rendering to the new back buffer until
6130 * the flip occurs and the object is no longer visible.
6131 */
05394f39 6132 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
6133
6134 switch (INTEL_INFO(dev)->gen) {
52e68630 6135 case 2:
1afe3e9d
JB
6136 OUT_RING(MI_DISPLAY_FLIP |
6137 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6138 OUT_RING(fb->pitch);
05394f39 6139 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
6140 OUT_RING(MI_NOOP);
6141 break;
6142
6143 case 3:
1afe3e9d
JB
6144 OUT_RING(MI_DISPLAY_FLIP_I915 |
6145 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6146 OUT_RING(fb->pitch);
05394f39 6147 OUT_RING(obj->gtt_offset + offset);
22fd0fab 6148 OUT_RING(MI_NOOP);
52e68630
CW
6149 break;
6150
6151 case 4:
6152 case 5:
6153 /* i965+ uses the linear or tiled offsets from the
6154 * Display Registers (which do not change across a page-flip)
6155 * so we need only reprogram the base address.
6156 */
69d0b96c
DV
6157 OUT_RING(MI_DISPLAY_FLIP |
6158 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6159 OUT_RING(fb->pitch);
05394f39 6160 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
6161
6162 /* XXX Enabling the panel-fitter across page-flip is so far
6163 * untested on non-native modes, so ignore it for now.
6164 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6165 */
6166 pf = 0;
6167 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6168 OUT_RING(pf | pipesrc);
6169 break;
6170
6171 case 6:
6172 OUT_RING(MI_DISPLAY_FLIP |
6173 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
6174 OUT_RING(fb->pitch | obj->tiling_mode);
6175 OUT_RING(obj->gtt_offset);
52e68630
CW
6176
6177 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6178 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
6179 OUT_RING(pf | pipesrc);
6180 break;
22fd0fab 6181 }
6b95a207
KH
6182 ADVANCE_LP_RING();
6183
6184 mutex_unlock(&dev->struct_mutex);
6185
e5510fac
JB
6186 trace_i915_flip_request(intel_crtc->plane, obj);
6187
6b95a207 6188 return 0;
96b099fd
CW
6189
6190cleanup_objs:
05394f39
CW
6191 drm_gem_object_unreference(&work->old_fb_obj->base);
6192 drm_gem_object_unreference(&obj->base);
96b099fd
CW
6193cleanup_work:
6194 mutex_unlock(&dev->struct_mutex);
6195
6196 spin_lock_irqsave(&dev->event_lock, flags);
6197 intel_crtc->unpin_work = NULL;
6198 spin_unlock_irqrestore(&dev->event_lock, flags);
6199
6200 kfree(work);
6201
6202 return ret;
6b95a207
KH
6203}
6204
5d1d0cc8
CW
6205static void intel_crtc_reset(struct drm_crtc *crtc)
6206{
6207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6208
6209 /* Reset flags back to the 'unknown' status so that they
6210 * will be correctly set on the initial modeset.
6211 */
6212 intel_crtc->cursor_addr = 0;
6213 intel_crtc->dpms_mode = -1;
6214 intel_crtc->active = true; /* force the pipe off on setup_init_config */
6215}
6216
7e7d76c3 6217static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
6218 .dpms = intel_crtc_dpms,
6219 .mode_fixup = intel_crtc_mode_fixup,
6220 .mode_set = intel_crtc_mode_set,
6221 .mode_set_base = intel_pipe_set_base,
81255565 6222 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 6223 .load_lut = intel_crtc_load_lut,
cdd59983 6224 .disable = intel_crtc_disable,
79e53945
JB
6225};
6226
6227static const struct drm_crtc_funcs intel_crtc_funcs = {
5d1d0cc8 6228 .reset = intel_crtc_reset,
79e53945
JB
6229 .cursor_set = intel_crtc_cursor_set,
6230 .cursor_move = intel_crtc_cursor_move,
6231 .gamma_set = intel_crtc_gamma_set,
6232 .set_config = drm_crtc_helper_set_config,
6233 .destroy = intel_crtc_destroy,
6b95a207 6234 .page_flip = intel_crtc_page_flip,
79e53945
JB
6235};
6236
47f1c6c9
CW
6237static void intel_sanitize_modesetting(struct drm_device *dev,
6238 int pipe, int plane)
6239{
6240 struct drm_i915_private *dev_priv = dev->dev_private;
6241 u32 reg, val;
6242
6243 if (HAS_PCH_SPLIT(dev))
6244 return;
6245
6246 /* Who knows what state these registers were left in by the BIOS or
6247 * grub?
6248 *
6249 * If we leave the registers in a conflicting state (e.g. with the
6250 * display plane reading from the other pipe than the one we intend
6251 * to use) then when we attempt to teardown the active mode, we will
6252 * not disable the pipes and planes in the correct order -- leaving
6253 * a plane reading from a disabled pipe and possibly leading to
6254 * undefined behaviour.
6255 */
6256
6257 reg = DSPCNTR(plane);
6258 val = I915_READ(reg);
6259
6260 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6261 return;
6262 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6263 return;
6264
6265 /* This display plane is active and attached to the other CPU pipe. */
6266 pipe = !pipe;
6267
6268 /* Disable the plane and wait for it to stop reading from the pipe. */
b24e7179
JB
6269 intel_disable_plane(dev_priv, plane, pipe);
6270 intel_disable_pipe(dev_priv, pipe);
47f1c6c9 6271}
79e53945 6272
b358d0a6 6273static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 6274{
22fd0fab 6275 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
6276 struct intel_crtc *intel_crtc;
6277 int i;
6278
6279 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6280 if (intel_crtc == NULL)
6281 return;
6282
6283 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6284
6285 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
6286 for (i = 0; i < 256; i++) {
6287 intel_crtc->lut_r[i] = i;
6288 intel_crtc->lut_g[i] = i;
6289 intel_crtc->lut_b[i] = i;
6290 }
6291
80824003
JB
6292 /* Swap pipes & planes for FBC on pre-965 */
6293 intel_crtc->pipe = pipe;
6294 intel_crtc->plane = pipe;
e2e767ab 6295 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 6296 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 6297 intel_crtc->plane = !pipe;
80824003
JB
6298 }
6299
22fd0fab
JB
6300 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6301 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6302 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6303 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6304
5d1d0cc8 6305 intel_crtc_reset(&intel_crtc->base);
7e7d76c3
JB
6306
6307 if (HAS_PCH_SPLIT(dev)) {
6308 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6309 intel_helper_funcs.commit = ironlake_crtc_commit;
6310 } else {
6311 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6312 intel_helper_funcs.commit = i9xx_crtc_commit;
6313 }
6314
79e53945
JB
6315 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6316
652c393a
JB
6317 intel_crtc->busy = false;
6318
6319 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6320 (unsigned long)intel_crtc);
47f1c6c9
CW
6321
6322 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
6323}
6324
08d7b3d1 6325int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 6326 struct drm_file *file)
08d7b3d1
CW
6327{
6328 drm_i915_private_t *dev_priv = dev->dev_private;
6329 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
6330 struct drm_mode_object *drmmode_obj;
6331 struct intel_crtc *crtc;
08d7b3d1
CW
6332
6333 if (!dev_priv) {
6334 DRM_ERROR("called with no initialization\n");
6335 return -EINVAL;
6336 }
6337
c05422d5
DV
6338 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6339 DRM_MODE_OBJECT_CRTC);
08d7b3d1 6340
c05422d5 6341 if (!drmmode_obj) {
08d7b3d1
CW
6342 DRM_ERROR("no such CRTC id\n");
6343 return -EINVAL;
6344 }
6345
c05422d5
DV
6346 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6347 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 6348
c05422d5 6349 return 0;
08d7b3d1
CW
6350}
6351
c5e4df33 6352static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 6353{
4ef69c7a 6354 struct intel_encoder *encoder;
79e53945 6355 int index_mask = 0;
79e53945
JB
6356 int entry = 0;
6357
4ef69c7a
CW
6358 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6359 if (type_mask & encoder->clone_mask)
79e53945
JB
6360 index_mask |= (1 << entry);
6361 entry++;
6362 }
4ef69c7a 6363
79e53945
JB
6364 return index_mask;
6365}
6366
4d302442
CW
6367static bool has_edp_a(struct drm_device *dev)
6368{
6369 struct drm_i915_private *dev_priv = dev->dev_private;
6370
6371 if (!IS_MOBILE(dev))
6372 return false;
6373
6374 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6375 return false;
6376
6377 if (IS_GEN5(dev) &&
6378 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6379 return false;
6380
6381 return true;
6382}
6383
79e53945
JB
6384static void intel_setup_outputs(struct drm_device *dev)
6385{
725e30ad 6386 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 6387 struct intel_encoder *encoder;
cb0953d7 6388 bool dpd_is_edp = false;
c5d1b51d 6389 bool has_lvds = false;
79e53945 6390
541998a1 6391 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
6392 has_lvds = intel_lvds_init(dev);
6393 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6394 /* disable the panel fitter on everything but LVDS */
6395 I915_WRITE(PFIT_CONTROL, 0);
6396 }
79e53945 6397
bad720ff 6398 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 6399 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 6400
4d302442 6401 if (has_edp_a(dev))
32f9d658
ZW
6402 intel_dp_init(dev, DP_A);
6403
cb0953d7
AJ
6404 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6405 intel_dp_init(dev, PCH_DP_D);
6406 }
6407
6408 intel_crt_init(dev);
6409
6410 if (HAS_PCH_SPLIT(dev)) {
6411 int found;
6412
30ad48b7 6413 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
6414 /* PCH SDVOB multiplex with HDMIB */
6415 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
6416 if (!found)
6417 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
6418 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6419 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
6420 }
6421
6422 if (I915_READ(HDMIC) & PORT_DETECTED)
6423 intel_hdmi_init(dev, HDMIC);
6424
6425 if (I915_READ(HDMID) & PORT_DETECTED)
6426 intel_hdmi_init(dev, HDMID);
6427
5eb08b69
ZW
6428 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6429 intel_dp_init(dev, PCH_DP_C);
6430
cb0953d7 6431 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
6432 intel_dp_init(dev, PCH_DP_D);
6433
103a196f 6434 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 6435 bool found = false;
7d57382e 6436
725e30ad 6437 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 6438 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 6439 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
6440 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6441 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 6442 intel_hdmi_init(dev, SDVOB);
b01f2c3a 6443 }
27185ae1 6444
b01f2c3a
JB
6445 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6446 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 6447 intel_dp_init(dev, DP_B);
b01f2c3a 6448 }
725e30ad 6449 }
13520b05
KH
6450
6451 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 6452
b01f2c3a
JB
6453 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6454 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 6455 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 6456 }
27185ae1
ML
6457
6458 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6459
b01f2c3a
JB
6460 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6461 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 6462 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
6463 }
6464 if (SUPPORTS_INTEGRATED_DP(dev)) {
6465 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 6466 intel_dp_init(dev, DP_C);
b01f2c3a 6467 }
725e30ad 6468 }
27185ae1 6469
b01f2c3a
JB
6470 if (SUPPORTS_INTEGRATED_DP(dev) &&
6471 (I915_READ(DP_D) & DP_DETECTED)) {
6472 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 6473 intel_dp_init(dev, DP_D);
b01f2c3a 6474 }
bad720ff 6475 } else if (IS_GEN2(dev))
79e53945
JB
6476 intel_dvo_init(dev);
6477
103a196f 6478 if (SUPPORTS_TV(dev))
79e53945
JB
6479 intel_tv_init(dev);
6480
4ef69c7a
CW
6481 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6482 encoder->base.possible_crtcs = encoder->crtc_mask;
6483 encoder->base.possible_clones =
6484 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 6485 }
47356eb6
CW
6486
6487 intel_panel_setup_backlight(dev);
79e53945
JB
6488}
6489
6490static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6491{
6492 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
6493
6494 drm_framebuffer_cleanup(fb);
05394f39 6495 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
6496
6497 kfree(intel_fb);
6498}
6499
6500static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 6501 struct drm_file *file,
79e53945
JB
6502 unsigned int *handle)
6503{
6504 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 6505 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 6506
05394f39 6507 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
6508}
6509
6510static const struct drm_framebuffer_funcs intel_fb_funcs = {
6511 .destroy = intel_user_framebuffer_destroy,
6512 .create_handle = intel_user_framebuffer_create_handle,
6513};
6514
38651674
DA
6515int intel_framebuffer_init(struct drm_device *dev,
6516 struct intel_framebuffer *intel_fb,
6517 struct drm_mode_fb_cmd *mode_cmd,
05394f39 6518 struct drm_i915_gem_object *obj)
79e53945 6519{
79e53945
JB
6520 int ret;
6521
05394f39 6522 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
6523 return -EINVAL;
6524
6525 if (mode_cmd->pitch & 63)
6526 return -EINVAL;
6527
6528 switch (mode_cmd->bpp) {
6529 case 8:
6530 case 16:
6531 case 24:
6532 case 32:
6533 break;
6534 default:
6535 return -EINVAL;
6536 }
6537
79e53945
JB
6538 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6539 if (ret) {
6540 DRM_ERROR("framebuffer init failed %d\n", ret);
6541 return ret;
6542 }
6543
6544 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 6545 intel_fb->obj = obj;
79e53945
JB
6546 return 0;
6547}
6548
79e53945
JB
6549static struct drm_framebuffer *
6550intel_user_framebuffer_create(struct drm_device *dev,
6551 struct drm_file *filp,
6552 struct drm_mode_fb_cmd *mode_cmd)
6553{
05394f39 6554 struct drm_i915_gem_object *obj;
38651674 6555 struct intel_framebuffer *intel_fb;
79e53945
JB
6556 int ret;
6557
05394f39 6558 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 6559 if (!obj)
cce13ff7 6560 return ERR_PTR(-ENOENT);
79e53945 6561
38651674
DA
6562 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6563 if (!intel_fb)
cce13ff7 6564 return ERR_PTR(-ENOMEM);
38651674 6565
05394f39 6566 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 6567 if (ret) {
05394f39 6568 drm_gem_object_unreference_unlocked(&obj->base);
38651674 6569 kfree(intel_fb);
cce13ff7 6570 return ERR_PTR(ret);
79e53945
JB
6571 }
6572
38651674 6573 return &intel_fb->base;
79e53945
JB
6574}
6575
79e53945 6576static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 6577 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 6578 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
6579};
6580
05394f39 6581static struct drm_i915_gem_object *
aa40d6bb 6582intel_alloc_context_page(struct drm_device *dev)
9ea8d059 6583{
05394f39 6584 struct drm_i915_gem_object *ctx;
9ea8d059
CW
6585 int ret;
6586
aa40d6bb
ZN
6587 ctx = i915_gem_alloc_object(dev, 4096);
6588 if (!ctx) {
9ea8d059
CW
6589 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6590 return NULL;
6591 }
6592
6593 mutex_lock(&dev->struct_mutex);
75e9e915 6594 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
6595 if (ret) {
6596 DRM_ERROR("failed to pin power context: %d\n", ret);
6597 goto err_unref;
6598 }
6599
aa40d6bb 6600 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
6601 if (ret) {
6602 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6603 goto err_unpin;
6604 }
6605 mutex_unlock(&dev->struct_mutex);
6606
aa40d6bb 6607 return ctx;
9ea8d059
CW
6608
6609err_unpin:
aa40d6bb 6610 i915_gem_object_unpin(ctx);
9ea8d059 6611err_unref:
05394f39 6612 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
6613 mutex_unlock(&dev->struct_mutex);
6614 return NULL;
6615}
6616
7648fa99
JB
6617bool ironlake_set_drps(struct drm_device *dev, u8 val)
6618{
6619 struct drm_i915_private *dev_priv = dev->dev_private;
6620 u16 rgvswctl;
6621
6622 rgvswctl = I915_READ16(MEMSWCTL);
6623 if (rgvswctl & MEMCTL_CMD_STS) {
6624 DRM_DEBUG("gpu busy, RCS change rejected\n");
6625 return false; /* still busy with another command */
6626 }
6627
6628 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6629 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6630 I915_WRITE16(MEMSWCTL, rgvswctl);
6631 POSTING_READ16(MEMSWCTL);
6632
6633 rgvswctl |= MEMCTL_CMD_STS;
6634 I915_WRITE16(MEMSWCTL, rgvswctl);
6635
6636 return true;
6637}
6638
f97108d1
JB
6639void ironlake_enable_drps(struct drm_device *dev)
6640{
6641 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6642 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 6643 u8 fmax, fmin, fstart, vstart;
f97108d1 6644
ea056c14
JB
6645 /* Enable temp reporting */
6646 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6647 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6648
f97108d1
JB
6649 /* 100ms RC evaluation intervals */
6650 I915_WRITE(RCUPEI, 100000);
6651 I915_WRITE(RCDNEI, 100000);
6652
6653 /* Set max/min thresholds to 90ms and 80ms respectively */
6654 I915_WRITE(RCBMAXAVG, 90000);
6655 I915_WRITE(RCBMINAVG, 80000);
6656
6657 I915_WRITE(MEMIHYST, 1);
6658
6659 /* Set up min, max, and cur for interrupt handling */
6660 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6661 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6662 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6663 MEMMODE_FSTART_SHIFT;
7648fa99 6664
f97108d1
JB
6665 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6666 PXVFREQ_PX_SHIFT;
6667
80dbf4b7 6668 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
6669 dev_priv->fstart = fstart;
6670
80dbf4b7 6671 dev_priv->max_delay = fstart;
f97108d1
JB
6672 dev_priv->min_delay = fmin;
6673 dev_priv->cur_delay = fstart;
6674
80dbf4b7
JB
6675 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6676 fmax, fmin, fstart);
7648fa99 6677
f97108d1
JB
6678 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6679
6680 /*
6681 * Interrupts will be enabled in ironlake_irq_postinstall
6682 */
6683
6684 I915_WRITE(VIDSTART, vstart);
6685 POSTING_READ(VIDSTART);
6686
6687 rgvmodectl |= MEMMODE_SWMODE_EN;
6688 I915_WRITE(MEMMODECTL, rgvmodectl);
6689
481b6af3 6690 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6691 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6692 msleep(1);
6693
7648fa99 6694 ironlake_set_drps(dev, fstart);
f97108d1 6695
7648fa99
JB
6696 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6697 I915_READ(0x112e0);
6698 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6699 dev_priv->last_count2 = I915_READ(0x112f4);
6700 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6701}
6702
6703void ironlake_disable_drps(struct drm_device *dev)
6704{
6705 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6706 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6707
6708 /* Ack interrupts, disable EFC interrupt */
6709 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6710 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6711 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6712 I915_WRITE(DEIIR, DE_PCU_EVENT);
6713 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6714
6715 /* Go back to the starting frequency */
7648fa99 6716 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6717 msleep(1);
6718 rgvswctl |= MEMCTL_CMD_STS;
6719 I915_WRITE(MEMSWCTL, rgvswctl);
6720 msleep(1);
6721
6722}
6723
3b8d8d91
JB
6724void gen6_set_rps(struct drm_device *dev, u8 val)
6725{
6726 struct drm_i915_private *dev_priv = dev->dev_private;
6727 u32 swreq;
6728
6729 swreq = (val & 0x3ff) << 25;
6730 I915_WRITE(GEN6_RPNSWREQ, swreq);
6731}
6732
6733void gen6_disable_rps(struct drm_device *dev)
6734{
6735 struct drm_i915_private *dev_priv = dev->dev_private;
6736
6737 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6738 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6739 I915_WRITE(GEN6_PMIER, 0);
6740 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6741}
6742
7648fa99
JB
6743static unsigned long intel_pxfreq(u32 vidfreq)
6744{
6745 unsigned long freq;
6746 int div = (vidfreq & 0x3f0000) >> 16;
6747 int post = (vidfreq & 0x3000) >> 12;
6748 int pre = (vidfreq & 0x7);
6749
6750 if (!pre)
6751 return 0;
6752
6753 freq = ((div * 133333) / ((1<<post) * pre));
6754
6755 return freq;
6756}
6757
6758void intel_init_emon(struct drm_device *dev)
6759{
6760 struct drm_i915_private *dev_priv = dev->dev_private;
6761 u32 lcfuse;
6762 u8 pxw[16];
6763 int i;
6764
6765 /* Disable to program */
6766 I915_WRITE(ECR, 0);
6767 POSTING_READ(ECR);
6768
6769 /* Program energy weights for various events */
6770 I915_WRITE(SDEW, 0x15040d00);
6771 I915_WRITE(CSIEW0, 0x007f0000);
6772 I915_WRITE(CSIEW1, 0x1e220004);
6773 I915_WRITE(CSIEW2, 0x04000004);
6774
6775 for (i = 0; i < 5; i++)
6776 I915_WRITE(PEW + (i * 4), 0);
6777 for (i = 0; i < 3; i++)
6778 I915_WRITE(DEW + (i * 4), 0);
6779
6780 /* Program P-state weights to account for frequency power adjustment */
6781 for (i = 0; i < 16; i++) {
6782 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6783 unsigned long freq = intel_pxfreq(pxvidfreq);
6784 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6785 PXVFREQ_PX_SHIFT;
6786 unsigned long val;
6787
6788 val = vid * vid;
6789 val *= (freq / 1000);
6790 val *= 255;
6791 val /= (127*127*900);
6792 if (val > 0xff)
6793 DRM_ERROR("bad pxval: %ld\n", val);
6794 pxw[i] = val;
6795 }
6796 /* Render standby states get 0 weight */
6797 pxw[14] = 0;
6798 pxw[15] = 0;
6799
6800 for (i = 0; i < 4; i++) {
6801 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6802 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6803 I915_WRITE(PXW + (i * 4), val);
6804 }
6805
6806 /* Adjust magic regs to magic values (more experimental results) */
6807 I915_WRITE(OGW0, 0);
6808 I915_WRITE(OGW1, 0);
6809 I915_WRITE(EG0, 0x00007f00);
6810 I915_WRITE(EG1, 0x0000000e);
6811 I915_WRITE(EG2, 0x000e0000);
6812 I915_WRITE(EG3, 0x68000300);
6813 I915_WRITE(EG4, 0x42000000);
6814 I915_WRITE(EG5, 0x00140031);
6815 I915_WRITE(EG6, 0);
6816 I915_WRITE(EG7, 0);
6817
6818 for (i = 0; i < 8; i++)
6819 I915_WRITE(PXWL + (i * 4), 0);
6820
6821 /* Enable PMON + select events */
6822 I915_WRITE(ECR, 0x80000019);
6823
6824 lcfuse = I915_READ(LCFUSE02);
6825
6826 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6827}
6828
3b8d8d91 6829void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6830{
a6044e23
JB
6831 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6832 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6833 u32 pcu_mbox;
6834 int cur_freq, min_freq, max_freq;
8fd26859
CW
6835 int i;
6836
6837 /* Here begins a magic sequence of register writes to enable
6838 * auto-downclocking.
6839 *
6840 * Perhaps there might be some value in exposing these to
6841 * userspace...
6842 */
6843 I915_WRITE(GEN6_RC_STATE, 0);
6844 __gen6_force_wake_get(dev_priv);
6845
3b8d8d91 6846 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6847 I915_WRITE(GEN6_RC_CONTROL, 0);
6848
6849 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6850 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6851 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6852 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6853 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6854
6855 for (i = 0; i < I915_NUM_RINGS; i++)
6856 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6857
6858 I915_WRITE(GEN6_RC_SLEEP, 0);
6859 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6860 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6861 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6862 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6863
6864 I915_WRITE(GEN6_RC_CONTROL,
6865 GEN6_RC_CTL_RC6p_ENABLE |
6866 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6867 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6868 GEN6_RC_CTL_HW_ENABLE);
6869
3b8d8d91 6870 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6871 GEN6_FREQUENCY(10) |
6872 GEN6_OFFSET(0) |
6873 GEN6_AGGRESSIVE_TURBO);
6874 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6875 GEN6_FREQUENCY(12));
6876
6877 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6878 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6879 18 << 24 |
6880 6 << 16);
ccab5c82
JB
6881 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6882 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
8fd26859 6883 I915_WRITE(GEN6_RP_UP_EI, 100000);
ccab5c82 6884 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
8fd26859
CW
6885 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6886 I915_WRITE(GEN6_RP_CONTROL,
6887 GEN6_RP_MEDIA_TURBO |
6888 GEN6_RP_USE_NORMAL_FREQ |
6889 GEN6_RP_MEDIA_IS_GFX |
6890 GEN6_RP_ENABLE |
ccab5c82
JB
6891 GEN6_RP_UP_BUSY_AVG |
6892 GEN6_RP_DOWN_IDLE_CONT);
8fd26859
CW
6893
6894 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6895 500))
6896 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6897
6898 I915_WRITE(GEN6_PCODE_DATA, 0);
6899 I915_WRITE(GEN6_PCODE_MAILBOX,
6900 GEN6_PCODE_READY |
6901 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6902 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6903 500))
6904 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6905
a6044e23
JB
6906 min_freq = (rp_state_cap & 0xff0000) >> 16;
6907 max_freq = rp_state_cap & 0xff;
6908 cur_freq = (gt_perf_status & 0xff00) >> 8;
6909
6910 /* Check for overclock support */
6911 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6912 500))
6913 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6914 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6915 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6916 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6917 500))
6918 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6919 if (pcu_mbox & (1<<31)) { /* OC supported */
6920 max_freq = pcu_mbox & 0xff;
6921 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6922 }
6923
6924 /* In units of 100MHz */
6925 dev_priv->max_delay = max_freq;
6926 dev_priv->min_delay = min_freq;
6927 dev_priv->cur_delay = cur_freq;
6928
8fd26859
CW
6929 /* requires MSI enabled */
6930 I915_WRITE(GEN6_PMIER,
6931 GEN6_PM_MBOX_EVENT |
6932 GEN6_PM_THERMAL_EVENT |
6933 GEN6_PM_RP_DOWN_TIMEOUT |
6934 GEN6_PM_RP_UP_THRESHOLD |
6935 GEN6_PM_RP_DOWN_THRESHOLD |
6936 GEN6_PM_RP_UP_EI_EXPIRED |
6937 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6938 I915_WRITE(GEN6_PMIMR, 0);
6939 /* enable all PM interrupts */
6940 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6941
6942 __gen6_force_wake_put(dev_priv);
6943}
6944
0cdab21f 6945void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6946{
6947 struct drm_i915_private *dev_priv = dev->dev_private;
6948
6949 /*
6950 * Disable clock gating reported to work incorrectly according to the
6951 * specs, but enable as much else as we can.
6952 */
bad720ff 6953 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6954 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6955
f00a3ddf 6956 if (IS_GEN5(dev)) {
8956c8bb 6957 /* Required for FBC */
1ffa325b
JB
6958 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6959 DPFCRUNIT_CLOCK_GATE_DISABLE |
6960 DPFDUNIT_CLOCK_GATE_DISABLE;
8956c8bb
EA
6961 /* Required for CxSR */
6962 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6963
6964 I915_WRITE(PCH_3DCGDIS0,
6965 MARIUNIT_CLOCK_GATE_DISABLE |
6966 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6967 I915_WRITE(PCH_3DCGDIS1,
6968 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6969 }
6970
6971 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6972
382b0936
JB
6973 /*
6974 * On Ibex Peak and Cougar Point, we need to disable clock
6975 * gating for the panel power sequencer or it will fail to
6976 * start up when no ports are active.
6977 */
6978 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6979
7f8a8569
ZW
6980 /*
6981 * According to the spec the following bits should be set in
6982 * order to enable memory self-refresh
6983 * The bit 22/21 of 0x42004
6984 * The bit 5 of 0x42020
6985 * The bit 15 of 0x45000
6986 */
f00a3ddf 6987 if (IS_GEN5(dev)) {
7f8a8569
ZW
6988 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6989 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6990 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6991 I915_WRITE(ILK_DSPCLK_GATE,
6992 (I915_READ(ILK_DSPCLK_GATE) |
6993 ILK_DPARB_CLK_GATE));
6994 I915_WRITE(DISP_ARB_CTL,
6995 (I915_READ(DISP_ARB_CTL) |
6996 DISP_FBC_WM_DIS));
1398261a
YL
6997 I915_WRITE(WM3_LP_ILK, 0);
6998 I915_WRITE(WM2_LP_ILK, 0);
6999 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 7000 }
b52eb4dc
ZY
7001 /*
7002 * Based on the document from hardware guys the following bits
7003 * should be set unconditionally in order to enable FBC.
7004 * The bit 22 of 0x42000
7005 * The bit 22 of 0x42004
7006 * The bit 7,8,9 of 0x42020.
7007 */
7008 if (IS_IRONLAKE_M(dev)) {
7009 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7010 I915_READ(ILK_DISPLAY_CHICKEN1) |
7011 ILK_FBCQ_DIS);
7012 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7013 I915_READ(ILK_DISPLAY_CHICKEN2) |
7014 ILK_DPARB_GATE);
7015 I915_WRITE(ILK_DSPCLK_GATE,
7016 I915_READ(ILK_DSPCLK_GATE) |
7017 ILK_DPFC_DIS1 |
7018 ILK_DPFC_DIS2 |
7019 ILK_CLK_FBC);
7020 }
de6e2eaf 7021
67e92af0
EA
7022 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7023 I915_READ(ILK_DISPLAY_CHICKEN2) |
7024 ILK_ELPIN_409_SELECT);
7025
de6e2eaf
EA
7026 if (IS_GEN5(dev)) {
7027 I915_WRITE(_3D_CHICKEN2,
7028 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7029 _3D_CHICKEN2_WM_READ_PIPELINED);
7030 }
8fd26859 7031
1398261a
YL
7032 if (IS_GEN6(dev)) {
7033 I915_WRITE(WM3_LP_ILK, 0);
7034 I915_WRITE(WM2_LP_ILK, 0);
7035 I915_WRITE(WM1_LP_ILK, 0);
7036
7037 /*
7038 * According to the spec the following bits should be
7039 * set in order to enable memory self-refresh and fbc:
7040 * The bit21 and bit22 of 0x42000
7041 * The bit21 and bit22 of 0x42004
7042 * The bit5 and bit7 of 0x42020
7043 * The bit14 of 0x70180
7044 * The bit14 of 0x71180
7045 */
7046 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7047 I915_READ(ILK_DISPLAY_CHICKEN1) |
7048 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7049 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7050 I915_READ(ILK_DISPLAY_CHICKEN2) |
7051 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7052 I915_WRITE(ILK_DSPCLK_GATE,
7053 I915_READ(ILK_DSPCLK_GATE) |
7054 ILK_DPARB_CLK_GATE |
7055 ILK_DPFD_CLK_GATE);
7056
7057 I915_WRITE(DSPACNTR,
7058 I915_READ(DSPACNTR) |
7059 DISPPLANE_TRICKLE_FEED_DISABLE);
7060 I915_WRITE(DSPBCNTR,
7061 I915_READ(DSPBCNTR) |
7062 DISPPLANE_TRICKLE_FEED_DISABLE);
7063 }
c03342fa 7064 } else if (IS_G4X(dev)) {
652c393a
JB
7065 uint32_t dspclk_gate;
7066 I915_WRITE(RENCLK_GATE_D1, 0);
7067 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7068 GS_UNIT_CLOCK_GATE_DISABLE |
7069 CL_UNIT_CLOCK_GATE_DISABLE);
7070 I915_WRITE(RAMCLK_GATE_D, 0);
7071 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7072 OVRUNIT_CLOCK_GATE_DISABLE |
7073 OVCUNIT_CLOCK_GATE_DISABLE;
7074 if (IS_GM45(dev))
7075 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7076 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 7077 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
7078 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7079 I915_WRITE(RENCLK_GATE_D2, 0);
7080 I915_WRITE(DSPCLK_GATE_D, 0);
7081 I915_WRITE(RAMCLK_GATE_D, 0);
7082 I915_WRITE16(DEUC, 0);
a6c45cf0 7083 } else if (IS_BROADWATER(dev)) {
652c393a
JB
7084 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7085 I965_RCC_CLOCK_GATE_DISABLE |
7086 I965_RCPB_CLOCK_GATE_DISABLE |
7087 I965_ISC_CLOCK_GATE_DISABLE |
7088 I965_FBC_CLOCK_GATE_DISABLE);
7089 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 7090 } else if (IS_GEN3(dev)) {
652c393a
JB
7091 u32 dstate = I915_READ(D_STATE);
7092
7093 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7094 DSTATE_DOT_CLOCK_GATING;
7095 I915_WRITE(D_STATE, dstate);
f0f8a9ce 7096 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
7097 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7098 } else if (IS_I830(dev)) {
7099 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7100 }
7101}
7102
0cdab21f
CW
7103void intel_disable_clock_gating(struct drm_device *dev)
7104{
7105 struct drm_i915_private *dev_priv = dev->dev_private;
7106
7107 if (dev_priv->renderctx) {
7108 struct drm_i915_gem_object *obj = dev_priv->renderctx;
7109
7110 I915_WRITE(CCID, 0);
7111 POSTING_READ(CCID);
7112
7113 i915_gem_object_unpin(obj);
7114 drm_gem_object_unreference(&obj->base);
7115 dev_priv->renderctx = NULL;
7116 }
7117
7118 if (dev_priv->pwrctx) {
7119 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
7120
7121 I915_WRITE(PWRCTXA, 0);
7122 POSTING_READ(PWRCTXA);
7123
7124 i915_gem_object_unpin(obj);
7125 drm_gem_object_unreference(&obj->base);
7126 dev_priv->pwrctx = NULL;
7127 }
7128}
7129
d5bb081b
JB
7130static void ironlake_disable_rc6(struct drm_device *dev)
7131{
7132 struct drm_i915_private *dev_priv = dev->dev_private;
7133
7134 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7135 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7136 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7137 10);
7138 POSTING_READ(CCID);
7139 I915_WRITE(PWRCTXA, 0);
7140 POSTING_READ(PWRCTXA);
7141 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7142 POSTING_READ(RSTDBYCTL);
7143 i915_gem_object_unpin(dev_priv->renderctx);
7144 drm_gem_object_unreference(&dev_priv->renderctx->base);
7145 dev_priv->renderctx = NULL;
7146 i915_gem_object_unpin(dev_priv->pwrctx);
7147 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7148 dev_priv->pwrctx = NULL;
7149}
7150
7151void ironlake_enable_rc6(struct drm_device *dev)
7152{
7153 struct drm_i915_private *dev_priv = dev->dev_private;
7154 int ret;
7155
7156 /*
7157 * GPU can automatically power down the render unit if given a page
7158 * to save state.
7159 */
7160 ret = BEGIN_LP_RING(6);
7161 if (ret) {
7162 ironlake_disable_rc6(dev);
7163 return;
7164 }
7165 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7166 OUT_RING(MI_SET_CONTEXT);
7167 OUT_RING(dev_priv->renderctx->gtt_offset |
7168 MI_MM_SPACE_GTT |
7169 MI_SAVE_EXT_STATE_EN |
7170 MI_RESTORE_EXT_STATE_EN |
7171 MI_RESTORE_INHIBIT);
7172 OUT_RING(MI_SUSPEND_FLUSH);
7173 OUT_RING(MI_NOOP);
7174 OUT_RING(MI_FLUSH);
7175 ADVANCE_LP_RING();
7176
7177 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7178 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7179}
7180
e70236a8
JB
7181/* Set up chip specific display functions */
7182static void intel_init_display(struct drm_device *dev)
7183{
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185
7186 /* We always want a DPMS function */
bad720ff 7187 if (HAS_PCH_SPLIT(dev))
f2b115e6 7188 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
7189 else
7190 dev_priv->display.dpms = i9xx_crtc_dpms;
7191
ee5382ae 7192 if (I915_HAS_FBC(dev)) {
9c04f015 7193 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
7194 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7195 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7196 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7197 } else if (IS_GM45(dev)) {
74dff282
JB
7198 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7199 dev_priv->display.enable_fbc = g4x_enable_fbc;
7200 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 7201 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
7202 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7203 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7204 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7205 }
74dff282 7206 /* 855GM needs testing */
e70236a8
JB
7207 }
7208
7209 /* Returns the core display clock speed */
f2b115e6 7210 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
7211 dev_priv->display.get_display_clock_speed =
7212 i945_get_display_clock_speed;
7213 else if (IS_I915G(dev))
7214 dev_priv->display.get_display_clock_speed =
7215 i915_get_display_clock_speed;
f2b115e6 7216 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
7217 dev_priv->display.get_display_clock_speed =
7218 i9xx_misc_get_display_clock_speed;
7219 else if (IS_I915GM(dev))
7220 dev_priv->display.get_display_clock_speed =
7221 i915gm_get_display_clock_speed;
7222 else if (IS_I865G(dev))
7223 dev_priv->display.get_display_clock_speed =
7224 i865_get_display_clock_speed;
f0f8a9ce 7225 else if (IS_I85X(dev))
e70236a8
JB
7226 dev_priv->display.get_display_clock_speed =
7227 i855_get_display_clock_speed;
7228 else /* 852, 830 */
7229 dev_priv->display.get_display_clock_speed =
7230 i830_get_display_clock_speed;
7231
7232 /* For FIFO watermark updates */
7f8a8569 7233 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 7234 if (IS_GEN5(dev)) {
7f8a8569
ZW
7235 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7236 dev_priv->display.update_wm = ironlake_update_wm;
7237 else {
7238 DRM_DEBUG_KMS("Failed to get proper latency. "
7239 "Disable CxSR\n");
7240 dev_priv->display.update_wm = NULL;
1398261a
YL
7241 }
7242 } else if (IS_GEN6(dev)) {
7243 if (SNB_READ_WM0_LATENCY()) {
7244 dev_priv->display.update_wm = sandybridge_update_wm;
7245 } else {
7246 DRM_DEBUG_KMS("Failed to read display plane latency. "
7247 "Disable CxSR\n");
7248 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
7249 }
7250 } else
7251 dev_priv->display.update_wm = NULL;
7252 } else if (IS_PINEVIEW(dev)) {
d4294342 7253 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 7254 dev_priv->is_ddr3,
d4294342
ZY
7255 dev_priv->fsb_freq,
7256 dev_priv->mem_freq)) {
7257 DRM_INFO("failed to find known CxSR latency "
95534263 7258 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 7259 "disabling CxSR\n",
95534263 7260 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
7261 dev_priv->fsb_freq, dev_priv->mem_freq);
7262 /* Disable CxSR and never update its watermark again */
7263 pineview_disable_cxsr(dev);
7264 dev_priv->display.update_wm = NULL;
7265 } else
7266 dev_priv->display.update_wm = pineview_update_wm;
7267 } else if (IS_G4X(dev))
e70236a8 7268 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 7269 else if (IS_GEN4(dev))
e70236a8 7270 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 7271 else if (IS_GEN3(dev)) {
e70236a8
JB
7272 dev_priv->display.update_wm = i9xx_update_wm;
7273 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
7274 } else if (IS_I85X(dev)) {
7275 dev_priv->display.update_wm = i9xx_update_wm;
7276 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 7277 } else {
8f4695ed
AJ
7278 dev_priv->display.update_wm = i830_update_wm;
7279 if (IS_845G(dev))
e70236a8
JB
7280 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7281 else
7282 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
7283 }
7284}
7285
b690e96c
JB
7286/*
7287 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7288 * resume, or other times. This quirk makes sure that's the case for
7289 * affected systems.
7290 */
7291static void quirk_pipea_force (struct drm_device *dev)
7292{
7293 struct drm_i915_private *dev_priv = dev->dev_private;
7294
7295 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7296 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7297}
7298
7299struct intel_quirk {
7300 int device;
7301 int subsystem_vendor;
7302 int subsystem_device;
7303 void (*hook)(struct drm_device *dev);
7304};
7305
7306struct intel_quirk intel_quirks[] = {
7307 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7308 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7309 /* HP Mini needs pipe A force quirk (LP: #322104) */
7310 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7311
7312 /* Thinkpad R31 needs pipe A force quirk */
7313 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7314 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7315 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7316
7317 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7318 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7319 /* ThinkPad X40 needs pipe A force quirk */
7320
7321 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7322 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7323
7324 /* 855 & before need to leave pipe A & dpll A up */
7325 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7326 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7327};
7328
7329static void intel_init_quirks(struct drm_device *dev)
7330{
7331 struct pci_dev *d = dev->pdev;
7332 int i;
7333
7334 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7335 struct intel_quirk *q = &intel_quirks[i];
7336
7337 if (d->device == q->device &&
7338 (d->subsystem_vendor == q->subsystem_vendor ||
7339 q->subsystem_vendor == PCI_ANY_ID) &&
7340 (d->subsystem_device == q->subsystem_device ||
7341 q->subsystem_device == PCI_ANY_ID))
7342 q->hook(dev);
7343 }
7344}
7345
9cce37f4
JB
7346/* Disable the VGA plane that we never use */
7347static void i915_disable_vga(struct drm_device *dev)
7348{
7349 struct drm_i915_private *dev_priv = dev->dev_private;
7350 u8 sr1;
7351 u32 vga_reg;
7352
7353 if (HAS_PCH_SPLIT(dev))
7354 vga_reg = CPU_VGACNTRL;
7355 else
7356 vga_reg = VGACNTRL;
7357
7358 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7359 outb(1, VGA_SR_INDEX);
7360 sr1 = inb(VGA_SR_DATA);
7361 outb(sr1 | 1<<5, VGA_SR_DATA);
7362 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7363 udelay(300);
7364
7365 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7366 POSTING_READ(vga_reg);
7367}
7368
79e53945
JB
7369void intel_modeset_init(struct drm_device *dev)
7370{
652c393a 7371 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
7372 int i;
7373
7374 drm_mode_config_init(dev);
7375
7376 dev->mode_config.min_width = 0;
7377 dev->mode_config.min_height = 0;
7378
7379 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7380
b690e96c
JB
7381 intel_init_quirks(dev);
7382
e70236a8
JB
7383 intel_init_display(dev);
7384
a6c45cf0
CW
7385 if (IS_GEN2(dev)) {
7386 dev->mode_config.max_width = 2048;
7387 dev->mode_config.max_height = 2048;
7388 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
7389 dev->mode_config.max_width = 4096;
7390 dev->mode_config.max_height = 4096;
79e53945 7391 } else {
a6c45cf0
CW
7392 dev->mode_config.max_width = 8192;
7393 dev->mode_config.max_height = 8192;
79e53945 7394 }
35c3047a 7395 dev->mode_config.fb_base = dev->agp->base;
79e53945 7396
a6c45cf0 7397 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 7398 dev_priv->num_pipe = 2;
79e53945 7399 else
a3524f1b 7400 dev_priv->num_pipe = 1;
28c97730 7401 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 7402 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 7403
a3524f1b 7404 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
7405 intel_crtc_init(dev, i);
7406 }
7407
7408 intel_setup_outputs(dev);
652c393a 7409
0cdab21f 7410 intel_enable_clock_gating(dev);
652c393a 7411
9cce37f4
JB
7412 /* Just disable it once at startup */
7413 i915_disable_vga(dev);
7414
7648fa99 7415 if (IS_IRONLAKE_M(dev)) {
f97108d1 7416 ironlake_enable_drps(dev);
7648fa99
JB
7417 intel_init_emon(dev);
7418 }
f97108d1 7419
3b8d8d91
JB
7420 if (IS_GEN6(dev))
7421 gen6_enable_rps(dev_priv);
7422
d5bb081b
JB
7423 if (IS_IRONLAKE_M(dev)) {
7424 dev_priv->renderctx = intel_alloc_context_page(dev);
7425 if (!dev_priv->renderctx)
7426 goto skip_rc6;
7427 dev_priv->pwrctx = intel_alloc_context_page(dev);
7428 if (!dev_priv->pwrctx) {
7429 i915_gem_object_unpin(dev_priv->renderctx);
7430 drm_gem_object_unreference(&dev_priv->renderctx->base);
7431 dev_priv->renderctx = NULL;
7432 goto skip_rc6;
7433 }
7434 ironlake_enable_rc6(dev);
7435 }
7436
7437skip_rc6:
652c393a
JB
7438 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7439 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7440 (unsigned long)dev);
02e792fb
DV
7441
7442 intel_setup_overlay(dev);
79e53945
JB
7443}
7444
7445void intel_modeset_cleanup(struct drm_device *dev)
7446{
652c393a
JB
7447 struct drm_i915_private *dev_priv = dev->dev_private;
7448 struct drm_crtc *crtc;
7449 struct intel_crtc *intel_crtc;
7450
f87ea761 7451 drm_kms_helper_poll_fini(dev);
652c393a
JB
7452 mutex_lock(&dev->struct_mutex);
7453
723bfd70
JB
7454 intel_unregister_dsm_handler();
7455
7456
652c393a
JB
7457 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7458 /* Skip inactive CRTCs */
7459 if (!crtc->fb)
7460 continue;
7461
7462 intel_crtc = to_intel_crtc(crtc);
3dec0095 7463 intel_increase_pllclock(crtc);
652c393a
JB
7464 }
7465
e70236a8
JB
7466 if (dev_priv->display.disable_fbc)
7467 dev_priv->display.disable_fbc(dev);
7468
f97108d1
JB
7469 if (IS_IRONLAKE_M(dev))
7470 ironlake_disable_drps(dev);
3b8d8d91
JB
7471 if (IS_GEN6(dev))
7472 gen6_disable_rps(dev);
f97108d1 7473
d5bb081b
JB
7474 if (IS_IRONLAKE_M(dev))
7475 ironlake_disable_rc6(dev);
0cdab21f 7476
69341a5e
KH
7477 mutex_unlock(&dev->struct_mutex);
7478
6c0d9350
DV
7479 /* Disable the irq before mode object teardown, for the irq might
7480 * enqueue unpin/hotplug work. */
7481 drm_irq_uninstall(dev);
7482 cancel_work_sync(&dev_priv->hotplug_work);
7483
3dec0095
DV
7484 /* Shut off idle work before the crtcs get freed. */
7485 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7486 intel_crtc = to_intel_crtc(crtc);
7487 del_timer_sync(&intel_crtc->idle_timer);
7488 }
7489 del_timer_sync(&dev_priv->idle_timer);
7490 cancel_work_sync(&dev_priv->idle_work);
7491
79e53945
JB
7492 drm_mode_config_cleanup(dev);
7493}
7494
f1c79df3
ZW
7495/*
7496 * Return which encoder is currently attached for connector.
7497 */
df0e9248 7498struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 7499{
df0e9248
CW
7500 return &intel_attached_encoder(connector)->base;
7501}
f1c79df3 7502
df0e9248
CW
7503void intel_connector_attach_encoder(struct intel_connector *connector,
7504 struct intel_encoder *encoder)
7505{
7506 connector->encoder = encoder;
7507 drm_mode_connector_attach_encoder(&connector->base,
7508 &encoder->base);
79e53945 7509}
28d52043
DA
7510
7511/*
7512 * set vga decode state - true == enable VGA decode
7513 */
7514int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7515{
7516 struct drm_i915_private *dev_priv = dev->dev_private;
7517 u16 gmch_ctrl;
7518
7519 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7520 if (state)
7521 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7522 else
7523 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7524 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7525 return 0;
7526}
c4a1d9e4
CW
7527
7528#ifdef CONFIG_DEBUG_FS
7529#include <linux/seq_file.h>
7530
7531struct intel_display_error_state {
7532 struct intel_cursor_error_state {
7533 u32 control;
7534 u32 position;
7535 u32 base;
7536 u32 size;
7537 } cursor[2];
7538
7539 struct intel_pipe_error_state {
7540 u32 conf;
7541 u32 source;
7542
7543 u32 htotal;
7544 u32 hblank;
7545 u32 hsync;
7546 u32 vtotal;
7547 u32 vblank;
7548 u32 vsync;
7549 } pipe[2];
7550
7551 struct intel_plane_error_state {
7552 u32 control;
7553 u32 stride;
7554 u32 size;
7555 u32 pos;
7556 u32 addr;
7557 u32 surface;
7558 u32 tile_offset;
7559 } plane[2];
7560};
7561
7562struct intel_display_error_state *
7563intel_display_capture_error_state(struct drm_device *dev)
7564{
7565 drm_i915_private_t *dev_priv = dev->dev_private;
7566 struct intel_display_error_state *error;
7567 int i;
7568
7569 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7570 if (error == NULL)
7571 return NULL;
7572
7573 for (i = 0; i < 2; i++) {
7574 error->cursor[i].control = I915_READ(CURCNTR(i));
7575 error->cursor[i].position = I915_READ(CURPOS(i));
7576 error->cursor[i].base = I915_READ(CURBASE(i));
7577
7578 error->plane[i].control = I915_READ(DSPCNTR(i));
7579 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7580 error->plane[i].size = I915_READ(DSPSIZE(i));
7581 error->plane[i].pos= I915_READ(DSPPOS(i));
7582 error->plane[i].addr = I915_READ(DSPADDR(i));
7583 if (INTEL_INFO(dev)->gen >= 4) {
7584 error->plane[i].surface = I915_READ(DSPSURF(i));
7585 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7586 }
7587
7588 error->pipe[i].conf = I915_READ(PIPECONF(i));
7589 error->pipe[i].source = I915_READ(PIPESRC(i));
7590 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7591 error->pipe[i].hblank = I915_READ(HBLANK(i));
7592 error->pipe[i].hsync = I915_READ(HSYNC(i));
7593 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7594 error->pipe[i].vblank = I915_READ(VBLANK(i));
7595 error->pipe[i].vsync = I915_READ(VSYNC(i));
7596 }
7597
7598 return error;
7599}
7600
7601void
7602intel_display_print_error_state(struct seq_file *m,
7603 struct drm_device *dev,
7604 struct intel_display_error_state *error)
7605{
7606 int i;
7607
7608 for (i = 0; i < 2; i++) {
7609 seq_printf(m, "Pipe [%d]:\n", i);
7610 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7611 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7612 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7613 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7614 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7615 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7616 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7617 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7618
7619 seq_printf(m, "Plane [%d]:\n", i);
7620 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7621 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7622 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7623 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7624 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7625 if (INTEL_INFO(dev)->gen >= 4) {
7626 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7627 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7628 }
7629
7630 seq_printf(m, "Cursor [%d]:\n", i);
7631 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7632 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7633 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7634 }
7635}
7636#endif