]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: support low power watermarks on Ironlake
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
80824003
JB
1061static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1062{
1063 struct drm_device *dev = crtc->dev;
1064 struct drm_i915_private *dev_priv = dev->dev_private;
1065 struct drm_framebuffer *fb = crtc->fb;
1066 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1067 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1069 int plane, i;
1070 u32 fbc_ctl, fbc_ctl2;
1071
bed4a673 1072 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1073 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1074 intel_crtc->plane == dev_priv->cfb_plane &&
1075 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1076 return;
1077
1078 i8xx_disable_fbc(dev);
1079
80824003
JB
1080 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1081
1082 if (fb->pitch < dev_priv->cfb_pitch)
1083 dev_priv->cfb_pitch = fb->pitch;
1084
1085 /* FBC_CTL wants 64B units */
1086 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1087 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1088 dev_priv->cfb_plane = intel_crtc->plane;
1089 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1090
1091 /* Clear old tags */
1092 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1093 I915_WRITE(FBC_TAG + (i * 4), 0);
1094
1095 /* Set it up... */
1096 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1097 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1098 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1099 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1100 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1101
1102 /* enable it... */
1103 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1104 if (IS_I945GM(dev))
49677901 1105 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1106 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1107 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1108 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1109 fbc_ctl |= dev_priv->cfb_fence;
1110 I915_WRITE(FBC_CONTROL, fbc_ctl);
1111
28c97730 1112 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1113 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1114}
1115
1116void i8xx_disable_fbc(struct drm_device *dev)
1117{
1118 struct drm_i915_private *dev_priv = dev->dev_private;
1119 u32 fbc_ctl;
1120
1121 /* Disable compression */
1122 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1123 if ((fbc_ctl & FBC_CTL_EN) == 0)
1124 return;
1125
80824003
JB
1126 fbc_ctl &= ~FBC_CTL_EN;
1127 I915_WRITE(FBC_CONTROL, fbc_ctl);
1128
1129 /* Wait for compressing bit to clear */
481b6af3 1130 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1131 DRM_DEBUG_KMS("FBC idle timed out\n");
1132 return;
9517a92f 1133 }
80824003 1134
28c97730 1135 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1136}
1137
ee5382ae 1138static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1139{
80824003
JB
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141
1142 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1143}
1144
74dff282
JB
1145static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1146{
1147 struct drm_device *dev = crtc->dev;
1148 struct drm_i915_private *dev_priv = dev->dev_private;
1149 struct drm_framebuffer *fb = crtc->fb;
1150 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1151 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1153 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1154 unsigned long stall_watermark = 200;
1155 u32 dpfc_ctl;
1156
bed4a673
CW
1157 dpfc_ctl = I915_READ(DPFC_CONTROL);
1158 if (dpfc_ctl & DPFC_CTL_EN) {
1159 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1160 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1161 dev_priv->cfb_plane == intel_crtc->plane &&
1162 dev_priv->cfb_y == crtc->y)
1163 return;
1164
1165 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1166 POSTING_READ(DPFC_CONTROL);
1167 intel_wait_for_vblank(dev, intel_crtc->pipe);
1168 }
1169
74dff282 1170 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1171 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1172 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1173 dev_priv->cfb_y = crtc->y;
74dff282
JB
1174
1175 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1176 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1177 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1178 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1179 } else {
1180 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1181 }
1182
74dff282
JB
1183 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1184 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1185 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1186 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1187
1188 /* enable it... */
1189 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1190
28c97730 1191 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1192}
1193
1194void g4x_disable_fbc(struct drm_device *dev)
1195{
1196 struct drm_i915_private *dev_priv = dev->dev_private;
1197 u32 dpfc_ctl;
1198
1199 /* Disable compression */
1200 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1201 if (dpfc_ctl & DPFC_CTL_EN) {
1202 dpfc_ctl &= ~DPFC_CTL_EN;
1203 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1204
bed4a673
CW
1205 DRM_DEBUG_KMS("disabled FBC\n");
1206 }
74dff282
JB
1207}
1208
ee5382ae 1209static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1210{
74dff282
JB
1211 struct drm_i915_private *dev_priv = dev->dev_private;
1212
1213 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1214}
1215
b52eb4dc
ZY
1216static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1217{
1218 struct drm_device *dev = crtc->dev;
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 struct drm_framebuffer *fb = crtc->fb;
1221 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1222 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1224 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1225 unsigned long stall_watermark = 200;
1226 u32 dpfc_ctl;
1227
bed4a673
CW
1228 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1229 if (dpfc_ctl & DPFC_CTL_EN) {
1230 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1231 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1232 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1233 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1234 dev_priv->cfb_y == crtc->y)
1235 return;
1236
1237 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1238 POSTING_READ(ILK_DPFC_CONTROL);
1239 intel_wait_for_vblank(dev, intel_crtc->pipe);
1240 }
1241
b52eb4dc 1242 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1243 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1244 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1245 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1246 dev_priv->cfb_y = crtc->y;
b52eb4dc 1247
b52eb4dc
ZY
1248 dpfc_ctl &= DPFC_RESERVED;
1249 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1250 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1251 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1252 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1253 } else {
1254 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1255 }
1256
b52eb4dc
ZY
1257 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1258 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1259 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1260 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1261 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1262 /* enable it... */
bed4a673 1263 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1264
9c04f015
YL
1265 if (IS_GEN6(dev)) {
1266 I915_WRITE(SNB_DPFC_CTL_SA,
1267 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1268 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1269 }
1270
b52eb4dc
ZY
1271 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1272}
1273
1274void ironlake_disable_fbc(struct drm_device *dev)
1275{
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 u32 dpfc_ctl;
1278
1279 /* Disable compression */
1280 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1281 if (dpfc_ctl & DPFC_CTL_EN) {
1282 dpfc_ctl &= ~DPFC_CTL_EN;
1283 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1284
bed4a673
CW
1285 DRM_DEBUG_KMS("disabled FBC\n");
1286 }
b52eb4dc
ZY
1287}
1288
1289static bool ironlake_fbc_enabled(struct drm_device *dev)
1290{
1291 struct drm_i915_private *dev_priv = dev->dev_private;
1292
1293 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1294}
1295
ee5382ae
AJ
1296bool intel_fbc_enabled(struct drm_device *dev)
1297{
1298 struct drm_i915_private *dev_priv = dev->dev_private;
1299
1300 if (!dev_priv->display.fbc_enabled)
1301 return false;
1302
1303 return dev_priv->display.fbc_enabled(dev);
1304}
1305
1306void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1307{
1308 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1309
1310 if (!dev_priv->display.enable_fbc)
1311 return;
1312
1313 dev_priv->display.enable_fbc(crtc, interval);
1314}
1315
1316void intel_disable_fbc(struct drm_device *dev)
1317{
1318 struct drm_i915_private *dev_priv = dev->dev_private;
1319
1320 if (!dev_priv->display.disable_fbc)
1321 return;
1322
1323 dev_priv->display.disable_fbc(dev);
1324}
1325
80824003
JB
1326/**
1327 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1328 * @dev: the drm_device
80824003
JB
1329 *
1330 * Set up the framebuffer compression hardware at mode set time. We
1331 * enable it if possible:
1332 * - plane A only (on pre-965)
1333 * - no pixel mulitply/line duplication
1334 * - no alpha buffer discard
1335 * - no dual wide
1336 * - framebuffer <= 2048 in width, 1536 in height
1337 *
1338 * We can't assume that any compression will take place (worst case),
1339 * so the compressed buffer has to be the same size as the uncompressed
1340 * one. It also must reside (along with the line length buffer) in
1341 * stolen memory.
1342 *
1343 * We need to enable/disable FBC on a global basis.
1344 */
bed4a673 1345static void intel_update_fbc(struct drm_device *dev)
80824003 1346{
80824003 1347 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1348 struct drm_crtc *crtc = NULL, *tmp_crtc;
1349 struct intel_crtc *intel_crtc;
1350 struct drm_framebuffer *fb;
80824003 1351 struct intel_framebuffer *intel_fb;
05394f39 1352 struct drm_i915_gem_object *obj;
9c928d16
JB
1353
1354 DRM_DEBUG_KMS("\n");
80824003
JB
1355
1356 if (!i915_powersave)
1357 return;
1358
ee5382ae 1359 if (!I915_HAS_FBC(dev))
e70236a8
JB
1360 return;
1361
80824003
JB
1362 /*
1363 * If FBC is already on, we just have to verify that we can
1364 * keep it that way...
1365 * Need to disable if:
9c928d16 1366 * - more than one pipe is active
80824003
JB
1367 * - changing FBC params (stride, fence, mode)
1368 * - new fb is too large to fit in compressed buffer
1369 * - going to an unsupported config (interlace, pixel multiply, etc.)
1370 */
9c928d16 1371 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
bed4a673
CW
1372 if (tmp_crtc->enabled) {
1373 if (crtc) {
1374 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1375 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1376 goto out_disable;
1377 }
1378 crtc = tmp_crtc;
1379 }
9c928d16 1380 }
bed4a673
CW
1381
1382 if (!crtc || crtc->fb == NULL) {
1383 DRM_DEBUG_KMS("no output, disabling\n");
1384 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1385 goto out_disable;
1386 }
bed4a673
CW
1387
1388 intel_crtc = to_intel_crtc(crtc);
1389 fb = crtc->fb;
1390 intel_fb = to_intel_framebuffer(fb);
05394f39 1391 obj = intel_fb->obj;
bed4a673 1392
05394f39 1393 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1394 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1395 "compression\n");
b5e50c3f 1396 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1397 goto out_disable;
1398 }
bed4a673
CW
1399 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1400 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1401 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1402 "disabling\n");
b5e50c3f 1403 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1404 goto out_disable;
1405 }
bed4a673
CW
1406 if ((crtc->mode.hdisplay > 2048) ||
1407 (crtc->mode.vdisplay > 1536)) {
28c97730 1408 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1409 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1410 goto out_disable;
1411 }
bed4a673 1412 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1413 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1414 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1415 goto out_disable;
1416 }
05394f39 1417 if (obj->tiling_mode != I915_TILING_X) {
28c97730 1418 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1419 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1420 goto out_disable;
1421 }
1422
c924b934
JW
1423 /* If the kernel debugger is active, always disable compression */
1424 if (in_dbg_master())
1425 goto out_disable;
1426
bed4a673 1427 intel_enable_fbc(crtc, 500);
80824003
JB
1428 return;
1429
1430out_disable:
80824003 1431 /* Multiple disables should be harmless */
a939406f
CW
1432 if (intel_fbc_enabled(dev)) {
1433 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1434 intel_disable_fbc(dev);
a939406f 1435 }
80824003
JB
1436}
1437
127bd2ac 1438int
48b956c5 1439intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1440 struct drm_i915_gem_object *obj,
919926ae 1441 struct intel_ring_buffer *pipelined)
6b95a207 1442{
6b95a207
KH
1443 u32 alignment;
1444 int ret;
1445
05394f39 1446 switch (obj->tiling_mode) {
6b95a207 1447 case I915_TILING_NONE:
534843da
CW
1448 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1449 alignment = 128 * 1024;
a6c45cf0 1450 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1451 alignment = 4 * 1024;
1452 else
1453 alignment = 64 * 1024;
6b95a207
KH
1454 break;
1455 case I915_TILING_X:
1456 /* pin() will align the object as required by fence */
1457 alignment = 0;
1458 break;
1459 case I915_TILING_Y:
1460 /* FIXME: Is this true? */
1461 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1462 return -EINVAL;
1463 default:
1464 BUG();
1465 }
1466
75e9e915 1467 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 1468 if (ret)
6b95a207
KH
1469 return ret;
1470
48b956c5
CW
1471 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1472 if (ret)
1473 goto err_unpin;
7213342d 1474
6b95a207
KH
1475 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1476 * fence, whereas 965+ only requires a fence if using
1477 * framebuffer compression. For simplicity, we always install
1478 * a fence as the cost is not that onerous.
1479 */
05394f39 1480 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 1481 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
1482 if (ret)
1483 goto err_unpin;
6b95a207
KH
1484 }
1485
1486 return 0;
48b956c5
CW
1487
1488err_unpin:
1489 i915_gem_object_unpin(obj);
1490 return ret;
6b95a207
KH
1491}
1492
81255565
JB
1493/* Assume fb object is pinned & idle & fenced and just update base pointers */
1494static int
1495intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 1496 int x, int y, enum mode_set_atomic state)
81255565
JB
1497{
1498 struct drm_device *dev = crtc->dev;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1501 struct intel_framebuffer *intel_fb;
05394f39 1502 struct drm_i915_gem_object *obj;
81255565
JB
1503 int plane = intel_crtc->plane;
1504 unsigned long Start, Offset;
81255565 1505 u32 dspcntr;
5eddb70b 1506 u32 reg;
81255565
JB
1507
1508 switch (plane) {
1509 case 0:
1510 case 1:
1511 break;
1512 default:
1513 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1514 return -EINVAL;
1515 }
1516
1517 intel_fb = to_intel_framebuffer(fb);
1518 obj = intel_fb->obj;
81255565 1519
5eddb70b
CW
1520 reg = DSPCNTR(plane);
1521 dspcntr = I915_READ(reg);
81255565
JB
1522 /* Mask out pixel format bits in case we change it */
1523 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1524 switch (fb->bits_per_pixel) {
1525 case 8:
1526 dspcntr |= DISPPLANE_8BPP;
1527 break;
1528 case 16:
1529 if (fb->depth == 15)
1530 dspcntr |= DISPPLANE_15_16BPP;
1531 else
1532 dspcntr |= DISPPLANE_16BPP;
1533 break;
1534 case 24:
1535 case 32:
1536 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1537 break;
1538 default:
1539 DRM_ERROR("Unknown color depth\n");
1540 return -EINVAL;
1541 }
a6c45cf0 1542 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 1543 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
1544 dspcntr |= DISPPLANE_TILED;
1545 else
1546 dspcntr &= ~DISPPLANE_TILED;
1547 }
1548
4e6cfefc 1549 if (HAS_PCH_SPLIT(dev))
81255565
JB
1550 /* must disable */
1551 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1552
5eddb70b 1553 I915_WRITE(reg, dspcntr);
81255565 1554
05394f39 1555 Start = obj->gtt_offset;
81255565
JB
1556 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1557
4e6cfefc
CW
1558 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1559 Start, Offset, x, y, fb->pitch);
5eddb70b 1560 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 1561 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
1562 I915_WRITE(DSPSURF(plane), Start);
1563 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1564 I915_WRITE(DSPADDR(plane), Offset);
1565 } else
1566 I915_WRITE(DSPADDR(plane), Start + Offset);
1567 POSTING_READ(reg);
81255565 1568
bed4a673 1569 intel_update_fbc(dev);
3dec0095 1570 intel_increase_pllclock(crtc);
81255565
JB
1571
1572 return 0;
1573}
1574
5c3b82e2 1575static int
3c4fdcfb
KH
1576intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1577 struct drm_framebuffer *old_fb)
79e53945
JB
1578{
1579 struct drm_device *dev = crtc->dev;
79e53945
JB
1580 struct drm_i915_master_private *master_priv;
1581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 1582 int ret;
79e53945
JB
1583
1584 /* no fb bound */
1585 if (!crtc->fb) {
28c97730 1586 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1587 return 0;
1588 }
1589
265db958 1590 switch (intel_crtc->plane) {
5c3b82e2
CW
1591 case 0:
1592 case 1:
1593 break;
1594 default:
5c3b82e2 1595 return -EINVAL;
79e53945
JB
1596 }
1597
5c3b82e2 1598 mutex_lock(&dev->struct_mutex);
265db958
CW
1599 ret = intel_pin_and_fence_fb_obj(dev,
1600 to_intel_framebuffer(crtc->fb)->obj,
919926ae 1601 NULL);
5c3b82e2
CW
1602 if (ret != 0) {
1603 mutex_unlock(&dev->struct_mutex);
1604 return ret;
1605 }
79e53945 1606
265db958 1607 if (old_fb) {
e6c3a2a6 1608 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 1609 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 1610
e6c3a2a6 1611 wait_event(dev_priv->pending_flip_queue,
05394f39 1612 atomic_read(&obj->pending_flip) == 0);
85345517
CW
1613
1614 /* Big Hammer, we also need to ensure that any pending
1615 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1616 * current scanout is retired before unpinning the old
1617 * framebuffer.
1618 */
05394f39 1619 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
1620 if (ret) {
1621 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1622 mutex_unlock(&dev->struct_mutex);
1623 return ret;
1624 }
265db958
CW
1625 }
1626
21c74a8e
JW
1627 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1628 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 1629 if (ret) {
265db958 1630 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 1631 mutex_unlock(&dev->struct_mutex);
4e6cfefc 1632 return ret;
79e53945 1633 }
3c4fdcfb 1634
b7f1de28
CW
1635 if (old_fb) {
1636 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 1637 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 1638 }
652c393a 1639
5c3b82e2 1640 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1641
1642 if (!dev->primary->master)
5c3b82e2 1643 return 0;
79e53945
JB
1644
1645 master_priv = dev->primary->master->driver_priv;
1646 if (!master_priv->sarea_priv)
5c3b82e2 1647 return 0;
79e53945 1648
265db958 1649 if (intel_crtc->pipe) {
79e53945
JB
1650 master_priv->sarea_priv->pipeB_x = x;
1651 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1652 } else {
1653 master_priv->sarea_priv->pipeA_x = x;
1654 master_priv->sarea_priv->pipeA_y = y;
79e53945 1655 }
5c3b82e2
CW
1656
1657 return 0;
79e53945
JB
1658}
1659
5eddb70b 1660static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
1661{
1662 struct drm_device *dev = crtc->dev;
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664 u32 dpa_ctl;
1665
28c97730 1666 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1667 dpa_ctl = I915_READ(DP_A);
1668 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1669
1670 if (clock < 200000) {
1671 u32 temp;
1672 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1673 /* workaround for 160Mhz:
1674 1) program 0x4600c bits 15:0 = 0x8124
1675 2) program 0x46010 bit 0 = 1
1676 3) program 0x46034 bit 24 = 1
1677 4) program 0x64000 bit 14 = 1
1678 */
1679 temp = I915_READ(0x4600c);
1680 temp &= 0xffff0000;
1681 I915_WRITE(0x4600c, temp | 0x8124);
1682
1683 temp = I915_READ(0x46010);
1684 I915_WRITE(0x46010, temp | 1);
1685
1686 temp = I915_READ(0x46034);
1687 I915_WRITE(0x46034, temp | (1 << 24));
1688 } else {
1689 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1690 }
1691 I915_WRITE(DP_A, dpa_ctl);
1692
5eddb70b 1693 POSTING_READ(DP_A);
32f9d658
ZW
1694 udelay(500);
1695}
1696
5e84e1a4
ZW
1697static void intel_fdi_normal_train(struct drm_crtc *crtc)
1698{
1699 struct drm_device *dev = crtc->dev;
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1702 int pipe = intel_crtc->pipe;
1703 u32 reg, temp;
1704
1705 /* enable normal train */
1706 reg = FDI_TX_CTL(pipe);
1707 temp = I915_READ(reg);
1708 temp &= ~FDI_LINK_TRAIN_NONE;
1709 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
1710 I915_WRITE(reg, temp);
1711
1712 reg = FDI_RX_CTL(pipe);
1713 temp = I915_READ(reg);
1714 if (HAS_PCH_CPT(dev)) {
1715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1716 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1717 } else {
1718 temp &= ~FDI_LINK_TRAIN_NONE;
1719 temp |= FDI_LINK_TRAIN_NONE;
1720 }
1721 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1722
1723 /* wait one idle pattern time */
1724 POSTING_READ(reg);
1725 udelay(1000);
1726}
1727
8db9d77b
ZW
1728/* The FDI link training functions for ILK/Ibexpeak. */
1729static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1730{
1731 struct drm_device *dev = crtc->dev;
1732 struct drm_i915_private *dev_priv = dev->dev_private;
1733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1734 int pipe = intel_crtc->pipe;
5eddb70b 1735 u32 reg, temp, tries;
8db9d77b 1736
e1a44743
AJ
1737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1738 for train result */
5eddb70b
CW
1739 reg = FDI_RX_IMR(pipe);
1740 temp = I915_READ(reg);
e1a44743
AJ
1741 temp &= ~FDI_RX_SYMBOL_LOCK;
1742 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
1743 I915_WRITE(reg, temp);
1744 I915_READ(reg);
e1a44743
AJ
1745 udelay(150);
1746
8db9d77b 1747 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
1748 reg = FDI_TX_CTL(pipe);
1749 temp = I915_READ(reg);
77ffb597
AJ
1750 temp &= ~(7 << 19);
1751 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1752 temp &= ~FDI_LINK_TRAIN_NONE;
1753 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 1754 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 1755
5eddb70b
CW
1756 reg = FDI_RX_CTL(pipe);
1757 temp = I915_READ(reg);
8db9d77b
ZW
1758 temp &= ~FDI_LINK_TRAIN_NONE;
1759 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
1760 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1761
1762 POSTING_READ(reg);
8db9d77b
ZW
1763 udelay(150);
1764
5b2adf89
JB
1765 /* Ironlake workaround, enable clock pointer after FDI enable*/
1766 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
1767
5eddb70b 1768 reg = FDI_RX_IIR(pipe);
e1a44743 1769 for (tries = 0; tries < 5; tries++) {
5eddb70b 1770 temp = I915_READ(reg);
8db9d77b
ZW
1771 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1772
1773 if ((temp & FDI_RX_BIT_LOCK)) {
1774 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 1775 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
1776 break;
1777 }
8db9d77b 1778 }
e1a44743 1779 if (tries == 5)
5eddb70b 1780 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
1781
1782 /* Train 2 */
5eddb70b
CW
1783 reg = FDI_TX_CTL(pipe);
1784 temp = I915_READ(reg);
8db9d77b
ZW
1785 temp &= ~FDI_LINK_TRAIN_NONE;
1786 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 1787 I915_WRITE(reg, temp);
8db9d77b 1788
5eddb70b
CW
1789 reg = FDI_RX_CTL(pipe);
1790 temp = I915_READ(reg);
8db9d77b
ZW
1791 temp &= ~FDI_LINK_TRAIN_NONE;
1792 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 1793 I915_WRITE(reg, temp);
8db9d77b 1794
5eddb70b
CW
1795 POSTING_READ(reg);
1796 udelay(150);
8db9d77b 1797
5eddb70b 1798 reg = FDI_RX_IIR(pipe);
e1a44743 1799 for (tries = 0; tries < 5; tries++) {
5eddb70b 1800 temp = I915_READ(reg);
8db9d77b
ZW
1801 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1802
1803 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 1804 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
1805 DRM_DEBUG_KMS("FDI train 2 done.\n");
1806 break;
1807 }
8db9d77b 1808 }
e1a44743 1809 if (tries == 5)
5eddb70b 1810 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
1811
1812 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 1813
8db9d77b
ZW
1814}
1815
5eddb70b 1816static const int const snb_b_fdi_train_param [] = {
8db9d77b
ZW
1817 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1818 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1819 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1820 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1821};
1822
1823/* The FDI link training functions for SNB/Cougarpoint. */
1824static void gen6_fdi_link_train(struct drm_crtc *crtc)
1825{
1826 struct drm_device *dev = crtc->dev;
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1829 int pipe = intel_crtc->pipe;
5eddb70b 1830 u32 reg, temp, i;
8db9d77b 1831
e1a44743
AJ
1832 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1833 for train result */
5eddb70b
CW
1834 reg = FDI_RX_IMR(pipe);
1835 temp = I915_READ(reg);
e1a44743
AJ
1836 temp &= ~FDI_RX_SYMBOL_LOCK;
1837 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
1838 I915_WRITE(reg, temp);
1839
1840 POSTING_READ(reg);
e1a44743
AJ
1841 udelay(150);
1842
8db9d77b 1843 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
1844 reg = FDI_TX_CTL(pipe);
1845 temp = I915_READ(reg);
77ffb597
AJ
1846 temp &= ~(7 << 19);
1847 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1848 temp &= ~FDI_LINK_TRAIN_NONE;
1849 temp |= FDI_LINK_TRAIN_PATTERN_1;
1850 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1851 /* SNB-B */
1852 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 1853 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 1854
5eddb70b
CW
1855 reg = FDI_RX_CTL(pipe);
1856 temp = I915_READ(reg);
8db9d77b
ZW
1857 if (HAS_PCH_CPT(dev)) {
1858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1860 } else {
1861 temp &= ~FDI_LINK_TRAIN_NONE;
1862 temp |= FDI_LINK_TRAIN_PATTERN_1;
1863 }
5eddb70b
CW
1864 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1865
1866 POSTING_READ(reg);
8db9d77b
ZW
1867 udelay(150);
1868
8db9d77b 1869 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
1870 reg = FDI_TX_CTL(pipe);
1871 temp = I915_READ(reg);
8db9d77b
ZW
1872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1873 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
1874 I915_WRITE(reg, temp);
1875
1876 POSTING_READ(reg);
8db9d77b
ZW
1877 udelay(500);
1878
5eddb70b
CW
1879 reg = FDI_RX_IIR(pipe);
1880 temp = I915_READ(reg);
8db9d77b
ZW
1881 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1882
1883 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 1884 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
1885 DRM_DEBUG_KMS("FDI train 1 done.\n");
1886 break;
1887 }
1888 }
1889 if (i == 4)
5eddb70b 1890 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
1891
1892 /* Train 2 */
5eddb70b
CW
1893 reg = FDI_TX_CTL(pipe);
1894 temp = I915_READ(reg);
8db9d77b
ZW
1895 temp &= ~FDI_LINK_TRAIN_NONE;
1896 temp |= FDI_LINK_TRAIN_PATTERN_2;
1897 if (IS_GEN6(dev)) {
1898 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1899 /* SNB-B */
1900 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1901 }
5eddb70b 1902 I915_WRITE(reg, temp);
8db9d77b 1903
5eddb70b
CW
1904 reg = FDI_RX_CTL(pipe);
1905 temp = I915_READ(reg);
8db9d77b
ZW
1906 if (HAS_PCH_CPT(dev)) {
1907 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1908 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1909 } else {
1910 temp &= ~FDI_LINK_TRAIN_NONE;
1911 temp |= FDI_LINK_TRAIN_PATTERN_2;
1912 }
5eddb70b
CW
1913 I915_WRITE(reg, temp);
1914
1915 POSTING_READ(reg);
8db9d77b
ZW
1916 udelay(150);
1917
1918 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
1919 reg = FDI_TX_CTL(pipe);
1920 temp = I915_READ(reg);
8db9d77b
ZW
1921 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1922 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
1923 I915_WRITE(reg, temp);
1924
1925 POSTING_READ(reg);
8db9d77b
ZW
1926 udelay(500);
1927
5eddb70b
CW
1928 reg = FDI_RX_IIR(pipe);
1929 temp = I915_READ(reg);
8db9d77b
ZW
1930 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1931
1932 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 1933 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
1934 DRM_DEBUG_KMS("FDI train 2 done.\n");
1935 break;
1936 }
1937 }
1938 if (i == 4)
5eddb70b 1939 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
1940
1941 DRM_DEBUG_KMS("FDI train done.\n");
1942}
1943
0e23b99d 1944static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
1945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1949 int pipe = intel_crtc->pipe;
5eddb70b 1950 u32 reg, temp;
79e53945 1951
c64e311e 1952 /* Write the TU size bits so error detection works */
5eddb70b
CW
1953 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1954 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 1955
c98e9dcf 1956 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
1957 reg = FDI_RX_CTL(pipe);
1958 temp = I915_READ(reg);
1959 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 1960 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
1961 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1962 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1963
1964 POSTING_READ(reg);
c98e9dcf
JB
1965 udelay(200);
1966
1967 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
1968 temp = I915_READ(reg);
1969 I915_WRITE(reg, temp | FDI_PCDCLK);
1970
1971 POSTING_READ(reg);
c98e9dcf
JB
1972 udelay(200);
1973
1974 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
1975 reg = FDI_TX_CTL(pipe);
1976 temp = I915_READ(reg);
c98e9dcf 1977 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
1978 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1979
1980 POSTING_READ(reg);
c98e9dcf 1981 udelay(100);
6be4a607 1982 }
0e23b99d
JB
1983}
1984
5eddb70b
CW
1985static void intel_flush_display_plane(struct drm_device *dev,
1986 int plane)
1987{
1988 struct drm_i915_private *dev_priv = dev->dev_private;
1989 u32 reg = DSPADDR(plane);
1990 I915_WRITE(reg, I915_READ(reg));
1991}
1992
6b383a7f
CW
1993/*
1994 * When we disable a pipe, we need to clear any pending scanline wait events
1995 * to avoid hanging the ring, which we assume we are waiting on.
1996 */
1997static void intel_clear_scanline_wait(struct drm_device *dev)
1998{
1999 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2000 struct intel_ring_buffer *ring;
6b383a7f
CW
2001 u32 tmp;
2002
2003 if (IS_GEN2(dev))
2004 /* Can't break the hang on i8xx */
2005 return;
2006
1ec14ad3 2007 ring = LP_RING(dev_priv);
8168bd48
CW
2008 tmp = I915_READ_CTL(ring);
2009 if (tmp & RING_WAIT)
2010 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2011}
2012
e6c3a2a6
CW
2013static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2014{
05394f39 2015 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2016 struct drm_i915_private *dev_priv;
2017
2018 if (crtc->fb == NULL)
2019 return;
2020
05394f39 2021 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2022 dev_priv = crtc->dev->dev_private;
2023 wait_event(dev_priv->pending_flip_queue,
05394f39 2024 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2025}
2026
0e23b99d
JB
2027static void ironlake_crtc_enable(struct drm_crtc *crtc)
2028{
2029 struct drm_device *dev = crtc->dev;
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2032 int pipe = intel_crtc->pipe;
2033 int plane = intel_crtc->plane;
5eddb70b 2034 u32 reg, temp;
0e23b99d 2035
f7abfe8b
CW
2036 if (intel_crtc->active)
2037 return;
2038
2039 intel_crtc->active = true;
6b383a7f
CW
2040 intel_update_watermarks(dev);
2041
0e23b99d
JB
2042 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2043 temp = I915_READ(PCH_LVDS);
5eddb70b 2044 if ((temp & LVDS_PORT_EN) == 0)
0e23b99d 2045 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
0e23b99d
JB
2046 }
2047
2048 ironlake_fdi_enable(crtc);
2c07245f 2049
6be4a607
JB
2050 /* Enable panel fitting for LVDS */
2051 if (dev_priv->pch_pf_size &&
1d850362 2052 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
6be4a607
JB
2053 /* Force use of hard-coded filter coefficients
2054 * as some pre-programmed values are broken,
2055 * e.g. x201.
2056 */
2057 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2058 PF_ENABLE | PF_FILTER_MED_3x3);
2059 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2060 dev_priv->pch_pf_pos);
2061 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2062 dev_priv->pch_pf_size);
2063 }
2c07245f 2064
6be4a607 2065 /* Enable CPU pipe */
5eddb70b
CW
2066 reg = PIPECONF(pipe);
2067 temp = I915_READ(reg);
2068 if ((temp & PIPECONF_ENABLE) == 0) {
2069 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2070 POSTING_READ(reg);
17f6766c 2071 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607 2072 }
2c07245f 2073
6be4a607 2074 /* configure and enable CPU plane */
5eddb70b
CW
2075 reg = DSPCNTR(plane);
2076 temp = I915_READ(reg);
6be4a607 2077 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
5eddb70b
CW
2078 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2079 intel_flush_display_plane(dev, plane);
6be4a607 2080 }
2c07245f 2081
c98e9dcf
JB
2082 /* For PCH output, training FDI link */
2083 if (IS_GEN6(dev))
2084 gen6_fdi_link_train(crtc);
2085 else
2086 ironlake_fdi_link_train(crtc);
2c07245f 2087
c98e9dcf 2088 /* enable PCH DPLL */
5eddb70b
CW
2089 reg = PCH_DPLL(pipe);
2090 temp = I915_READ(reg);
c98e9dcf 2091 if ((temp & DPLL_VCO_ENABLE) == 0) {
5eddb70b
CW
2092 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2093 POSTING_READ(reg);
8c4223be 2094 udelay(200);
c98e9dcf 2095 }
8db9d77b 2096
c98e9dcf
JB
2097 if (HAS_PCH_CPT(dev)) {
2098 /* Be sure PCH DPLL SEL is set */
2099 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2100 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2101 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2102 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2103 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2104 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2105 }
5eddb70b 2106
c98e9dcf 2107 /* set transcoder timing */
5eddb70b
CW
2108 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2109 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2110 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2111
5eddb70b
CW
2112 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2113 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2114 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2115
5e84e1a4
ZW
2116 intel_fdi_normal_train(crtc);
2117
c98e9dcf
JB
2118 /* For PCH DP, enable TRANS_DP_CTL */
2119 if (HAS_PCH_CPT(dev) &&
2120 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2121 reg = TRANS_DP_CTL(pipe);
2122 temp = I915_READ(reg);
2123 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2124 TRANS_DP_SYNC_MASK |
2125 TRANS_DP_BPC_MASK);
5eddb70b
CW
2126 temp |= (TRANS_DP_OUTPUT_ENABLE |
2127 TRANS_DP_ENH_FRAMING);
220cad3c 2128 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2129
2130 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2131 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2132 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2133 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2134
2135 switch (intel_trans_dp_port_sel(crtc)) {
2136 case PCH_DP_B:
5eddb70b 2137 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2138 break;
2139 case PCH_DP_C:
5eddb70b 2140 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2141 break;
2142 case PCH_DP_D:
5eddb70b 2143 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2144 break;
2145 default:
2146 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2147 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2148 break;
32f9d658 2149 }
2c07245f 2150
5eddb70b 2151 I915_WRITE(reg, temp);
6be4a607 2152 }
b52eb4dc 2153
c98e9dcf 2154 /* enable PCH transcoder */
5eddb70b
CW
2155 reg = TRANSCONF(pipe);
2156 temp = I915_READ(reg);
c98e9dcf
JB
2157 /*
2158 * make the BPC in transcoder be consistent with
2159 * that in pipeconf reg.
2160 */
2161 temp &= ~PIPE_BPC_MASK;
5eddb70b
CW
2162 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2163 I915_WRITE(reg, temp | TRANS_ENABLE);
2164 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
17f6766c 2165 DRM_ERROR("failed to enable transcoder %d\n", pipe);
c98e9dcf 2166
6be4a607 2167 intel_crtc_load_lut(crtc);
bed4a673 2168 intel_update_fbc(dev);
6b383a7f 2169 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2170}
2171
2172static void ironlake_crtc_disable(struct drm_crtc *crtc)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
2176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2177 int pipe = intel_crtc->pipe;
2178 int plane = intel_crtc->plane;
5eddb70b 2179 u32 reg, temp;
b52eb4dc 2180
f7abfe8b
CW
2181 if (!intel_crtc->active)
2182 return;
2183
e6c3a2a6 2184 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2185 drm_vblank_off(dev, pipe);
6b383a7f 2186 intel_crtc_update_cursor(crtc, false);
5eddb70b 2187
6be4a607 2188 /* Disable display plane */
5eddb70b
CW
2189 reg = DSPCNTR(plane);
2190 temp = I915_READ(reg);
2191 if (temp & DISPLAY_PLANE_ENABLE) {
2192 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2193 intel_flush_display_plane(dev, plane);
6be4a607 2194 }
913d8d11 2195
6be4a607
JB
2196 if (dev_priv->cfb_plane == plane &&
2197 dev_priv->display.disable_fbc)
2198 dev_priv->display.disable_fbc(dev);
2c07245f 2199
6be4a607 2200 /* disable cpu pipe, disable after all planes disabled */
5eddb70b
CW
2201 reg = PIPECONF(pipe);
2202 temp = I915_READ(reg);
2203 if (temp & PIPECONF_ENABLE) {
2204 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
17f6766c 2205 POSTING_READ(reg);
6be4a607 2206 /* wait for cpu pipe off, pipe state */
17f6766c 2207 intel_wait_for_pipe_off(dev, intel_crtc->pipe);
5eddb70b 2208 }
32f9d658 2209
6be4a607
JB
2210 /* Disable PF */
2211 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2212 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2213
6be4a607 2214 /* disable CPU FDI tx and PCH FDI rx */
5eddb70b
CW
2215 reg = FDI_TX_CTL(pipe);
2216 temp = I915_READ(reg);
2217 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2218 POSTING_READ(reg);
249c0e64 2219
5eddb70b
CW
2220 reg = FDI_RX_CTL(pipe);
2221 temp = I915_READ(reg);
2222 temp &= ~(0x7 << 16);
2223 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2224 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
6be4a607 2225
5eddb70b 2226 POSTING_READ(reg);
6be4a607
JB
2227 udelay(100);
2228
5b2adf89 2229 /* Ironlake workaround, disable clock pointer after downing FDI */
e07ac3a0
ZW
2230 if (HAS_PCH_IBX(dev))
2231 I915_WRITE(FDI_RX_CHICKEN(pipe),
2232 I915_READ(FDI_RX_CHICKEN(pipe) &
2233 ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
5b2adf89 2234
6be4a607 2235 /* still set train pattern 1 */
5eddb70b
CW
2236 reg = FDI_TX_CTL(pipe);
2237 temp = I915_READ(reg);
6be4a607
JB
2238 temp &= ~FDI_LINK_TRAIN_NONE;
2239 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2240 I915_WRITE(reg, temp);
6be4a607 2241
5eddb70b
CW
2242 reg = FDI_RX_CTL(pipe);
2243 temp = I915_READ(reg);
6be4a607
JB
2244 if (HAS_PCH_CPT(dev)) {
2245 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2246 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2247 } else {
2c07245f
ZW
2248 temp &= ~FDI_LINK_TRAIN_NONE;
2249 temp |= FDI_LINK_TRAIN_PATTERN_1;
6be4a607 2250 }
5eddb70b
CW
2251 /* BPC in FDI rx is consistent with that in PIPECONF */
2252 temp &= ~(0x07 << 16);
2253 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2254 I915_WRITE(reg, temp);
2c07245f 2255
5eddb70b 2256 POSTING_READ(reg);
6be4a607 2257 udelay(100);
2c07245f 2258
6be4a607
JB
2259 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2260 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2261 if (temp & LVDS_PORT_EN) {
2262 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2263 POSTING_READ(PCH_LVDS);
2264 udelay(100);
2265 }
6be4a607 2266 }
249c0e64 2267
6be4a607 2268 /* disable PCH transcoder */
5eddb70b
CW
2269 reg = TRANSCONF(plane);
2270 temp = I915_READ(reg);
2271 if (temp & TRANS_ENABLE) {
2272 I915_WRITE(reg, temp & ~TRANS_ENABLE);
6be4a607 2273 /* wait for PCH transcoder off, transcoder state */
5eddb70b 2274 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
6be4a607
JB
2275 DRM_ERROR("failed to disable transcoder\n");
2276 }
913d8d11 2277
6be4a607
JB
2278 if (HAS_PCH_CPT(dev)) {
2279 /* disable TRANS_DP_CTL */
5eddb70b
CW
2280 reg = TRANS_DP_CTL(pipe);
2281 temp = I915_READ(reg);
2282 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2283 I915_WRITE(reg, temp);
6be4a607
JB
2284
2285 /* disable DPLL_SEL */
2286 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2287 if (pipe == 0)
6be4a607
JB
2288 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2289 else
2290 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2291 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2292 }
e3421a18 2293
6be4a607 2294 /* disable PCH DPLL */
5eddb70b
CW
2295 reg = PCH_DPLL(pipe);
2296 temp = I915_READ(reg);
2297 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
8db9d77b 2298
6be4a607 2299 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2300 reg = FDI_RX_CTL(pipe);
2301 temp = I915_READ(reg);
2302 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2303
6be4a607 2304 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2305 reg = FDI_TX_CTL(pipe);
2306 temp = I915_READ(reg);
2307 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2308
2309 POSTING_READ(reg);
6be4a607 2310 udelay(100);
8db9d77b 2311
5eddb70b
CW
2312 reg = FDI_RX_CTL(pipe);
2313 temp = I915_READ(reg);
2314 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2315
6be4a607 2316 /* Wait for the clocks to turn off. */
5eddb70b 2317 POSTING_READ(reg);
6be4a607 2318 udelay(100);
6b383a7f 2319
f7abfe8b 2320 intel_crtc->active = false;
6b383a7f
CW
2321 intel_update_watermarks(dev);
2322 intel_update_fbc(dev);
2323 intel_clear_scanline_wait(dev);
6be4a607 2324}
1b3c7a47 2325
6be4a607
JB
2326static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2327{
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 int pipe = intel_crtc->pipe;
2330 int plane = intel_crtc->plane;
8db9d77b 2331
6be4a607
JB
2332 /* XXX: When our outputs are all unaware of DPMS modes other than off
2333 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2334 */
2335 switch (mode) {
2336 case DRM_MODE_DPMS_ON:
2337 case DRM_MODE_DPMS_STANDBY:
2338 case DRM_MODE_DPMS_SUSPEND:
2339 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2340 ironlake_crtc_enable(crtc);
2341 break;
1b3c7a47 2342
6be4a607
JB
2343 case DRM_MODE_DPMS_OFF:
2344 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2345 ironlake_crtc_disable(crtc);
2c07245f
ZW
2346 break;
2347 }
2348}
2349
02e792fb
DV
2350static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2351{
02e792fb 2352 if (!enable && intel_crtc->overlay) {
23f09ce3 2353 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2354
23f09ce3
CW
2355 mutex_lock(&dev->struct_mutex);
2356 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2357 mutex_unlock(&dev->struct_mutex);
02e792fb 2358 }
02e792fb 2359
5dcdbcb0
CW
2360 /* Let userspace switch the overlay on again. In most cases userspace
2361 * has to recompute where to put it anyway.
2362 */
02e792fb
DV
2363}
2364
0b8765c6 2365static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2366{
2367 struct drm_device *dev = crtc->dev;
79e53945
JB
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2370 int pipe = intel_crtc->pipe;
80824003 2371 int plane = intel_crtc->plane;
5eddb70b 2372 u32 reg, temp;
79e53945 2373
f7abfe8b
CW
2374 if (intel_crtc->active)
2375 return;
2376
2377 intel_crtc->active = true;
6b383a7f
CW
2378 intel_update_watermarks(dev);
2379
0b8765c6 2380 /* Enable the DPLL */
5eddb70b
CW
2381 reg = DPLL(pipe);
2382 temp = I915_READ(reg);
0b8765c6 2383 if ((temp & DPLL_VCO_ENABLE) == 0) {
5eddb70b
CW
2384 I915_WRITE(reg, temp);
2385
0b8765c6 2386 /* Wait for the clocks to stabilize. */
5eddb70b 2387 POSTING_READ(reg);
0b8765c6 2388 udelay(150);
5eddb70b
CW
2389
2390 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2391
0b8765c6 2392 /* Wait for the clocks to stabilize. */
5eddb70b 2393 POSTING_READ(reg);
0b8765c6 2394 udelay(150);
5eddb70b
CW
2395
2396 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2397
0b8765c6 2398 /* Wait for the clocks to stabilize. */
5eddb70b 2399 POSTING_READ(reg);
0b8765c6
JB
2400 udelay(150);
2401 }
79e53945 2402
0b8765c6 2403 /* Enable the pipe */
5eddb70b
CW
2404 reg = PIPECONF(pipe);
2405 temp = I915_READ(reg);
2406 if ((temp & PIPECONF_ENABLE) == 0)
2407 I915_WRITE(reg, temp | PIPECONF_ENABLE);
79e53945 2408
0b8765c6 2409 /* Enable the plane */
5eddb70b
CW
2410 reg = DSPCNTR(plane);
2411 temp = I915_READ(reg);
0b8765c6 2412 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
5eddb70b
CW
2413 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2414 intel_flush_display_plane(dev, plane);
0b8765c6 2415 }
79e53945 2416
0b8765c6 2417 intel_crtc_load_lut(crtc);
bed4a673 2418 intel_update_fbc(dev);
79e53945 2419
0b8765c6
JB
2420 /* Give the overlay scaler a chance to enable if it's on this pipe */
2421 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2422 intel_crtc_update_cursor(crtc, true);
0b8765c6 2423}
79e53945 2424
0b8765c6
JB
2425static void i9xx_crtc_disable(struct drm_crtc *crtc)
2426{
2427 struct drm_device *dev = crtc->dev;
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2430 int pipe = intel_crtc->pipe;
2431 int plane = intel_crtc->plane;
5eddb70b 2432 u32 reg, temp;
b690e96c 2433
f7abfe8b
CW
2434 if (!intel_crtc->active)
2435 return;
2436
0b8765c6 2437 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
2438 intel_crtc_wait_for_pending_flips(crtc);
2439 drm_vblank_off(dev, pipe);
0b8765c6 2440 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 2441 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
2442
2443 if (dev_priv->cfb_plane == plane &&
2444 dev_priv->display.disable_fbc)
2445 dev_priv->display.disable_fbc(dev);
79e53945 2446
0b8765c6 2447 /* Disable display plane */
5eddb70b
CW
2448 reg = DSPCNTR(plane);
2449 temp = I915_READ(reg);
2450 if (temp & DISPLAY_PLANE_ENABLE) {
2451 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
0b8765c6 2452 /* Flush the plane changes */
5eddb70b 2453 intel_flush_display_plane(dev, plane);
0b8765c6 2454
0b8765c6 2455 /* Wait for vblank for the disable to take effect */
a6c45cf0 2456 if (IS_GEN2(dev))
ab7ad7f6 2457 intel_wait_for_vblank(dev, pipe);
0b8765c6 2458 }
79e53945 2459
0b8765c6 2460 /* Don't disable pipe A or pipe A PLLs if needed */
5eddb70b 2461 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
6b383a7f 2462 goto done;
0b8765c6
JB
2463
2464 /* Next, disable display pipes */
5eddb70b
CW
2465 reg = PIPECONF(pipe);
2466 temp = I915_READ(reg);
2467 if (temp & PIPECONF_ENABLE) {
2468 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2469
ab7ad7f6 2470 /* Wait for the pipe to turn off */
5eddb70b 2471 POSTING_READ(reg);
ab7ad7f6 2472 intel_wait_for_pipe_off(dev, pipe);
0b8765c6
JB
2473 }
2474
5eddb70b
CW
2475 reg = DPLL(pipe);
2476 temp = I915_READ(reg);
2477 if (temp & DPLL_VCO_ENABLE) {
2478 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
0b8765c6 2479
5eddb70b
CW
2480 /* Wait for the clocks to turn off. */
2481 POSTING_READ(reg);
2482 udelay(150);
0b8765c6 2483 }
6b383a7f
CW
2484
2485done:
f7abfe8b 2486 intel_crtc->active = false;
6b383a7f
CW
2487 intel_update_fbc(dev);
2488 intel_update_watermarks(dev);
2489 intel_clear_scanline_wait(dev);
0b8765c6
JB
2490}
2491
2492static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2493{
2494 /* XXX: When our outputs are all unaware of DPMS modes other than off
2495 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2496 */
2497 switch (mode) {
2498 case DRM_MODE_DPMS_ON:
2499 case DRM_MODE_DPMS_STANDBY:
2500 case DRM_MODE_DPMS_SUSPEND:
2501 i9xx_crtc_enable(crtc);
2502 break;
2503 case DRM_MODE_DPMS_OFF:
2504 i9xx_crtc_disable(crtc);
79e53945
JB
2505 break;
2506 }
2c07245f
ZW
2507}
2508
2509/**
2510 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2511 */
2512static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2513{
2514 struct drm_device *dev = crtc->dev;
e70236a8 2515 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2516 struct drm_i915_master_private *master_priv;
2517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2518 int pipe = intel_crtc->pipe;
2519 bool enabled;
2520
032d2a0d
CW
2521 if (intel_crtc->dpms_mode == mode)
2522 return;
2523
65655d4a 2524 intel_crtc->dpms_mode = mode;
debcaddc 2525
e70236a8 2526 dev_priv->display.dpms(crtc, mode);
79e53945
JB
2527
2528 if (!dev->primary->master)
2529 return;
2530
2531 master_priv = dev->primary->master->driver_priv;
2532 if (!master_priv->sarea_priv)
2533 return;
2534
2535 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2536
2537 switch (pipe) {
2538 case 0:
2539 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2540 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2541 break;
2542 case 1:
2543 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2544 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2545 break;
2546 default:
2547 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2548 break;
2549 }
79e53945
JB
2550}
2551
cdd59983
CW
2552static void intel_crtc_disable(struct drm_crtc *crtc)
2553{
2554 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2555 struct drm_device *dev = crtc->dev;
2556
2557 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2558
2559 if (crtc->fb) {
2560 mutex_lock(&dev->struct_mutex);
2561 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2562 mutex_unlock(&dev->struct_mutex);
2563 }
2564}
2565
7e7d76c3
JB
2566/* Prepare for a mode set.
2567 *
2568 * Note we could be a lot smarter here. We need to figure out which outputs
2569 * will be enabled, which disabled (in short, how the config will changes)
2570 * and perform the minimum necessary steps to accomplish that, e.g. updating
2571 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2572 * panel fitting is in the proper state, etc.
2573 */
2574static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 2575{
7e7d76c3 2576 i9xx_crtc_disable(crtc);
79e53945
JB
2577}
2578
7e7d76c3 2579static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 2580{
7e7d76c3 2581 i9xx_crtc_enable(crtc);
7e7d76c3
JB
2582}
2583
2584static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2585{
7e7d76c3 2586 ironlake_crtc_disable(crtc);
7e7d76c3
JB
2587}
2588
2589static void ironlake_crtc_commit(struct drm_crtc *crtc)
2590{
7e7d76c3 2591 ironlake_crtc_enable(crtc);
79e53945
JB
2592}
2593
2594void intel_encoder_prepare (struct drm_encoder *encoder)
2595{
2596 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2597 /* lvds has its own version of prepare see intel_lvds_prepare */
2598 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2599}
2600
2601void intel_encoder_commit (struct drm_encoder *encoder)
2602{
2603 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2604 /* lvds has its own version of commit see intel_lvds_commit */
2605 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2606}
2607
ea5b213a
CW
2608void intel_encoder_destroy(struct drm_encoder *encoder)
2609{
4ef69c7a 2610 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 2611
ea5b213a
CW
2612 drm_encoder_cleanup(encoder);
2613 kfree(intel_encoder);
2614}
2615
79e53945
JB
2616static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2617 struct drm_display_mode *mode,
2618 struct drm_display_mode *adjusted_mode)
2619{
2c07245f 2620 struct drm_device *dev = crtc->dev;
89749350 2621
bad720ff 2622 if (HAS_PCH_SPLIT(dev)) {
2c07245f 2623 /* FDI link clock is fixed at 2.7G */
2377b741
JB
2624 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2625 return false;
2c07245f 2626 }
89749350
CW
2627
2628 /* XXX some encoders set the crtcinfo, others don't.
2629 * Obviously we need some form of conflict resolution here...
2630 */
2631 if (adjusted_mode->crtc_htotal == 0)
2632 drm_mode_set_crtcinfo(adjusted_mode, 0);
2633
79e53945
JB
2634 return true;
2635}
2636
e70236a8
JB
2637static int i945_get_display_clock_speed(struct drm_device *dev)
2638{
2639 return 400000;
2640}
79e53945 2641
e70236a8 2642static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2643{
e70236a8
JB
2644 return 333000;
2645}
79e53945 2646
e70236a8
JB
2647static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2648{
2649 return 200000;
2650}
79e53945 2651
e70236a8
JB
2652static int i915gm_get_display_clock_speed(struct drm_device *dev)
2653{
2654 u16 gcfgc = 0;
79e53945 2655
e70236a8
JB
2656 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2657
2658 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2659 return 133000;
2660 else {
2661 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2662 case GC_DISPLAY_CLOCK_333_MHZ:
2663 return 333000;
2664 default:
2665 case GC_DISPLAY_CLOCK_190_200_MHZ:
2666 return 190000;
79e53945 2667 }
e70236a8
JB
2668 }
2669}
2670
2671static int i865_get_display_clock_speed(struct drm_device *dev)
2672{
2673 return 266000;
2674}
2675
2676static int i855_get_display_clock_speed(struct drm_device *dev)
2677{
2678 u16 hpllcc = 0;
2679 /* Assume that the hardware is in the high speed state. This
2680 * should be the default.
2681 */
2682 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2683 case GC_CLOCK_133_200:
2684 case GC_CLOCK_100_200:
2685 return 200000;
2686 case GC_CLOCK_166_250:
2687 return 250000;
2688 case GC_CLOCK_100_133:
79e53945 2689 return 133000;
e70236a8 2690 }
79e53945 2691
e70236a8
JB
2692 /* Shouldn't happen */
2693 return 0;
2694}
79e53945 2695
e70236a8
JB
2696static int i830_get_display_clock_speed(struct drm_device *dev)
2697{
2698 return 133000;
79e53945
JB
2699}
2700
2c07245f
ZW
2701struct fdi_m_n {
2702 u32 tu;
2703 u32 gmch_m;
2704 u32 gmch_n;
2705 u32 link_m;
2706 u32 link_n;
2707};
2708
2709static void
2710fdi_reduce_ratio(u32 *num, u32 *den)
2711{
2712 while (*num > 0xffffff || *den > 0xffffff) {
2713 *num >>= 1;
2714 *den >>= 1;
2715 }
2716}
2717
2c07245f 2718static void
f2b115e6
AJ
2719ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2720 int link_clock, struct fdi_m_n *m_n)
2c07245f 2721{
2c07245f
ZW
2722 m_n->tu = 64; /* default size */
2723
22ed1113
CW
2724 /* BUG_ON(pixel_clock > INT_MAX / 36); */
2725 m_n->gmch_m = bits_per_pixel * pixel_clock;
2726 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
2727 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2728
22ed1113
CW
2729 m_n->link_m = pixel_clock;
2730 m_n->link_n = link_clock;
2c07245f
ZW
2731 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2732}
2733
2734
7662c8bd
SL
2735struct intel_watermark_params {
2736 unsigned long fifo_size;
2737 unsigned long max_wm;
2738 unsigned long default_wm;
2739 unsigned long guard_size;
2740 unsigned long cacheline_size;
2741};
2742
f2b115e6
AJ
2743/* Pineview has different values for various configs */
2744static struct intel_watermark_params pineview_display_wm = {
2745 PINEVIEW_DISPLAY_FIFO,
2746 PINEVIEW_MAX_WM,
2747 PINEVIEW_DFT_WM,
2748 PINEVIEW_GUARD_WM,
2749 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2750};
f2b115e6
AJ
2751static struct intel_watermark_params pineview_display_hplloff_wm = {
2752 PINEVIEW_DISPLAY_FIFO,
2753 PINEVIEW_MAX_WM,
2754 PINEVIEW_DFT_HPLLOFF_WM,
2755 PINEVIEW_GUARD_WM,
2756 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2757};
f2b115e6
AJ
2758static struct intel_watermark_params pineview_cursor_wm = {
2759 PINEVIEW_CURSOR_FIFO,
2760 PINEVIEW_CURSOR_MAX_WM,
2761 PINEVIEW_CURSOR_DFT_WM,
2762 PINEVIEW_CURSOR_GUARD_WM,
2763 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2764};
f2b115e6
AJ
2765static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2766 PINEVIEW_CURSOR_FIFO,
2767 PINEVIEW_CURSOR_MAX_WM,
2768 PINEVIEW_CURSOR_DFT_WM,
2769 PINEVIEW_CURSOR_GUARD_WM,
2770 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2771};
0e442c60
JB
2772static struct intel_watermark_params g4x_wm_info = {
2773 G4X_FIFO_SIZE,
2774 G4X_MAX_WM,
2775 G4X_MAX_WM,
2776 2,
2777 G4X_FIFO_LINE_SIZE,
2778};
4fe5e611
ZY
2779static struct intel_watermark_params g4x_cursor_wm_info = {
2780 I965_CURSOR_FIFO,
2781 I965_CURSOR_MAX_WM,
2782 I965_CURSOR_DFT_WM,
2783 2,
2784 G4X_FIFO_LINE_SIZE,
2785};
2786static struct intel_watermark_params i965_cursor_wm_info = {
2787 I965_CURSOR_FIFO,
2788 I965_CURSOR_MAX_WM,
2789 I965_CURSOR_DFT_WM,
2790 2,
2791 I915_FIFO_LINE_SIZE,
2792};
7662c8bd 2793static struct intel_watermark_params i945_wm_info = {
dff33cfc 2794 I945_FIFO_SIZE,
7662c8bd
SL
2795 I915_MAX_WM,
2796 1,
dff33cfc
JB
2797 2,
2798 I915_FIFO_LINE_SIZE
7662c8bd
SL
2799};
2800static struct intel_watermark_params i915_wm_info = {
dff33cfc 2801 I915_FIFO_SIZE,
7662c8bd
SL
2802 I915_MAX_WM,
2803 1,
dff33cfc 2804 2,
7662c8bd
SL
2805 I915_FIFO_LINE_SIZE
2806};
2807static struct intel_watermark_params i855_wm_info = {
2808 I855GM_FIFO_SIZE,
2809 I915_MAX_WM,
2810 1,
dff33cfc 2811 2,
7662c8bd
SL
2812 I830_FIFO_LINE_SIZE
2813};
2814static struct intel_watermark_params i830_wm_info = {
2815 I830_FIFO_SIZE,
2816 I915_MAX_WM,
2817 1,
dff33cfc 2818 2,
7662c8bd
SL
2819 I830_FIFO_LINE_SIZE
2820};
2821
7f8a8569
ZW
2822static struct intel_watermark_params ironlake_display_wm_info = {
2823 ILK_DISPLAY_FIFO,
2824 ILK_DISPLAY_MAXWM,
2825 ILK_DISPLAY_DFTWM,
2826 2,
2827 ILK_FIFO_LINE_SIZE
2828};
2829
c936f44d
ZY
2830static struct intel_watermark_params ironlake_cursor_wm_info = {
2831 ILK_CURSOR_FIFO,
2832 ILK_CURSOR_MAXWM,
2833 ILK_CURSOR_DFTWM,
2834 2,
2835 ILK_FIFO_LINE_SIZE
2836};
2837
7f8a8569
ZW
2838static struct intel_watermark_params ironlake_display_srwm_info = {
2839 ILK_DISPLAY_SR_FIFO,
2840 ILK_DISPLAY_MAX_SRWM,
2841 ILK_DISPLAY_DFT_SRWM,
2842 2,
2843 ILK_FIFO_LINE_SIZE
2844};
2845
2846static struct intel_watermark_params ironlake_cursor_srwm_info = {
2847 ILK_CURSOR_SR_FIFO,
2848 ILK_CURSOR_MAX_SRWM,
2849 ILK_CURSOR_DFT_SRWM,
2850 2,
2851 ILK_FIFO_LINE_SIZE
2852};
2853
1398261a
YL
2854static struct intel_watermark_params sandybridge_display_wm_info = {
2855 SNB_DISPLAY_FIFO,
2856 SNB_DISPLAY_MAXWM,
2857 SNB_DISPLAY_DFTWM,
2858 2,
2859 SNB_FIFO_LINE_SIZE
2860};
2861
2862static struct intel_watermark_params sandybridge_cursor_wm_info = {
2863 SNB_CURSOR_FIFO,
2864 SNB_CURSOR_MAXWM,
2865 SNB_CURSOR_DFTWM,
2866 2,
2867 SNB_FIFO_LINE_SIZE
2868};
2869
2870static struct intel_watermark_params sandybridge_display_srwm_info = {
2871 SNB_DISPLAY_SR_FIFO,
2872 SNB_DISPLAY_MAX_SRWM,
2873 SNB_DISPLAY_DFT_SRWM,
2874 2,
2875 SNB_FIFO_LINE_SIZE
2876};
2877
2878static struct intel_watermark_params sandybridge_cursor_srwm_info = {
2879 SNB_CURSOR_SR_FIFO,
2880 SNB_CURSOR_MAX_SRWM,
2881 SNB_CURSOR_DFT_SRWM,
2882 2,
2883 SNB_FIFO_LINE_SIZE
2884};
2885
2886
dff33cfc
JB
2887/**
2888 * intel_calculate_wm - calculate watermark level
2889 * @clock_in_khz: pixel clock
2890 * @wm: chip FIFO params
2891 * @pixel_size: display pixel size
2892 * @latency_ns: memory latency for the platform
2893 *
2894 * Calculate the watermark level (the level at which the display plane will
2895 * start fetching from memory again). Each chip has a different display
2896 * FIFO size and allocation, so the caller needs to figure that out and pass
2897 * in the correct intel_watermark_params structure.
2898 *
2899 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2900 * on the pixel size. When it reaches the watermark level, it'll start
2901 * fetching FIFO line sized based chunks from memory until the FIFO fills
2902 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2903 * will occur, and a display engine hang could result.
2904 */
7662c8bd
SL
2905static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2906 struct intel_watermark_params *wm,
2907 int pixel_size,
2908 unsigned long latency_ns)
2909{
390c4dd4 2910 long entries_required, wm_size;
dff33cfc 2911
d660467c
JB
2912 /*
2913 * Note: we need to make sure we don't overflow for various clock &
2914 * latency values.
2915 * clocks go from a few thousand to several hundred thousand.
2916 * latency is usually a few thousand
2917 */
2918 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2919 1000;
8de9b311 2920 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 2921
28c97730 2922 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2923
2924 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2925
28c97730 2926 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2927
390c4dd4
JB
2928 /* Don't promote wm_size to unsigned... */
2929 if (wm_size > (long)wm->max_wm)
7662c8bd 2930 wm_size = wm->max_wm;
c3add4b6 2931 if (wm_size <= 0)
7662c8bd
SL
2932 wm_size = wm->default_wm;
2933 return wm_size;
2934}
2935
2936struct cxsr_latency {
2937 int is_desktop;
95534263 2938 int is_ddr3;
7662c8bd
SL
2939 unsigned long fsb_freq;
2940 unsigned long mem_freq;
2941 unsigned long display_sr;
2942 unsigned long display_hpll_disable;
2943 unsigned long cursor_sr;
2944 unsigned long cursor_hpll_disable;
2945};
2946
403c89ff 2947static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
2948 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2949 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2950 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2951 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2952 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
2953
2954 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2955 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2956 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2957 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2958 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
2959
2960 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2961 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2962 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2963 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2964 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
2965
2966 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2967 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2968 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2969 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2970 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
2971
2972 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2973 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2974 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2975 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2976 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
2977
2978 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2979 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2980 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2981 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2982 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
2983};
2984
403c89ff
CW
2985static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2986 int is_ddr3,
2987 int fsb,
2988 int mem)
7662c8bd 2989{
403c89ff 2990 const struct cxsr_latency *latency;
7662c8bd 2991 int i;
7662c8bd
SL
2992
2993 if (fsb == 0 || mem == 0)
2994 return NULL;
2995
2996 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2997 latency = &cxsr_latency_table[i];
2998 if (is_desktop == latency->is_desktop &&
95534263 2999 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3000 fsb == latency->fsb_freq && mem == latency->mem_freq)
3001 return latency;
7662c8bd 3002 }
decbbcda 3003
28c97730 3004 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3005
3006 return NULL;
7662c8bd
SL
3007}
3008
f2b115e6 3009static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3010{
3011 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3012
3013 /* deactivate cxsr */
3e33d94d 3014 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3015}
3016
bcc24fb4
JB
3017/*
3018 * Latency for FIFO fetches is dependent on several factors:
3019 * - memory configuration (speed, channels)
3020 * - chipset
3021 * - current MCH state
3022 * It can be fairly high in some situations, so here we assume a fairly
3023 * pessimal value. It's a tradeoff between extra memory fetches (if we
3024 * set this value too high, the FIFO will fetch frequently to stay full)
3025 * and power consumption (set it too low to save power and we might see
3026 * FIFO underruns and display "flicker").
3027 *
3028 * A value of 5us seems to be a good balance; safe for very low end
3029 * platforms but not overly aggressive on lower latency configs.
3030 */
69e302a9 3031static const int latency_ns = 5000;
7662c8bd 3032
e70236a8 3033static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3034{
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 uint32_t dsparb = I915_READ(DSPARB);
3037 int size;
3038
8de9b311
CW
3039 size = dsparb & 0x7f;
3040 if (plane)
3041 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3042
28c97730 3043 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3044 plane ? "B" : "A", size);
dff33cfc
JB
3045
3046 return size;
3047}
7662c8bd 3048
e70236a8
JB
3049static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3050{
3051 struct drm_i915_private *dev_priv = dev->dev_private;
3052 uint32_t dsparb = I915_READ(DSPARB);
3053 int size;
3054
8de9b311
CW
3055 size = dsparb & 0x1ff;
3056 if (plane)
3057 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3058 size >>= 1; /* Convert to cachelines */
dff33cfc 3059
28c97730 3060 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3061 plane ? "B" : "A", size);
dff33cfc
JB
3062
3063 return size;
3064}
7662c8bd 3065
e70236a8
JB
3066static int i845_get_fifo_size(struct drm_device *dev, int plane)
3067{
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 uint32_t dsparb = I915_READ(DSPARB);
3070 int size;
3071
3072 size = dsparb & 0x7f;
3073 size >>= 2; /* Convert to cachelines */
3074
28c97730 3075 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3076 plane ? "B" : "A",
3077 size);
e70236a8
JB
3078
3079 return size;
3080}
3081
3082static int i830_get_fifo_size(struct drm_device *dev, int plane)
3083{
3084 struct drm_i915_private *dev_priv = dev->dev_private;
3085 uint32_t dsparb = I915_READ(DSPARB);
3086 int size;
3087
3088 size = dsparb & 0x7f;
3089 size >>= 1; /* Convert to cachelines */
3090
28c97730 3091 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3092 plane ? "B" : "A", size);
e70236a8
JB
3093
3094 return size;
3095}
3096
d4294342 3097static void pineview_update_wm(struct drm_device *dev, int planea_clock,
5eddb70b
CW
3098 int planeb_clock, int sr_hdisplay, int unused,
3099 int pixel_size)
d4294342
ZY
3100{
3101 struct drm_i915_private *dev_priv = dev->dev_private;
403c89ff 3102 const struct cxsr_latency *latency;
d4294342
ZY
3103 u32 reg;
3104 unsigned long wm;
d4294342
ZY
3105 int sr_clock;
3106
403c89ff 3107 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3108 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3109 if (!latency) {
3110 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3111 pineview_disable_cxsr(dev);
3112 return;
3113 }
3114
3115 if (!planea_clock || !planeb_clock) {
3116 sr_clock = planea_clock ? planea_clock : planeb_clock;
3117
3118 /* Display SR */
3119 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3120 pixel_size, latency->display_sr);
3121 reg = I915_READ(DSPFW1);
3122 reg &= ~DSPFW_SR_MASK;
3123 reg |= wm << DSPFW_SR_SHIFT;
3124 I915_WRITE(DSPFW1, reg);
3125 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3126
3127 /* cursor SR */
3128 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3129 pixel_size, latency->cursor_sr);
3130 reg = I915_READ(DSPFW3);
3131 reg &= ~DSPFW_CURSOR_SR_MASK;
3132 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3133 I915_WRITE(DSPFW3, reg);
3134
3135 /* Display HPLL off SR */
3136 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3137 pixel_size, latency->display_hpll_disable);
3138 reg = I915_READ(DSPFW3);
3139 reg &= ~DSPFW_HPLL_SR_MASK;
3140 reg |= wm & DSPFW_HPLL_SR_MASK;
3141 I915_WRITE(DSPFW3, reg);
3142
3143 /* cursor HPLL off SR */
3144 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3145 pixel_size, latency->cursor_hpll_disable);
3146 reg = I915_READ(DSPFW3);
3147 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3148 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3149 I915_WRITE(DSPFW3, reg);
3150 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3151
3152 /* activate cxsr */
3e33d94d
CW
3153 I915_WRITE(DSPFW3,
3154 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3155 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3156 } else {
3157 pineview_disable_cxsr(dev);
3158 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3159 }
3160}
3161
0e442c60 3162static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3163 int planeb_clock, int sr_hdisplay, int sr_htotal,
3164 int pixel_size)
652c393a
JB
3165{
3166 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
3167 int total_size, cacheline_size;
3168 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3169 struct intel_watermark_params planea_params, planeb_params;
3170 unsigned long line_time_us;
3171 int sr_clock, sr_entries = 0, entries_required;
652c393a 3172
0e442c60
JB
3173 /* Create copies of the base settings for each pipe */
3174 planea_params = planeb_params = g4x_wm_info;
3175
3176 /* Grab a couple of global values before we overwrite them */
3177 total_size = planea_params.fifo_size;
3178 cacheline_size = planea_params.cacheline_size;
3179
3180 /*
3181 * Note: we need to make sure we don't overflow for various clock &
3182 * latency values.
3183 * clocks go from a few thousand to several hundred thousand.
3184 * latency is usually a few thousand
3185 */
3186 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3187 1000;
8de9b311 3188 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3189 planea_wm = entries_required + planea_params.guard_size;
3190
3191 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3192 1000;
8de9b311 3193 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3194 planeb_wm = entries_required + planeb_params.guard_size;
3195
3196 cursora_wm = cursorb_wm = 16;
3197 cursor_sr = 32;
3198
3199 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3200
3201 /* Calc sr entries for one plane configs */
3202 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3203 /* self-refresh has much higher latency */
69e302a9 3204 static const int sr_latency_ns = 12000;
0e442c60
JB
3205
3206 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3207 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
3208
3209 /* Use ns/us then divide to preserve precision */
fa143215 3210 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3211 pixel_size * sr_hdisplay;
8de9b311 3212 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
4fe5e611
ZY
3213
3214 entries_required = (((sr_latency_ns / line_time_us) +
3215 1000) / 1000) * pixel_size * 64;
8de9b311 3216 entries_required = DIV_ROUND_UP(entries_required,
5eddb70b 3217 g4x_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3218 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3219
3220 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3221 cursor_sr = g4x_cursor_wm_info.max_wm;
3222 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3223 "cursor %d\n", sr_entries, cursor_sr);
3224
0e442c60 3225 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3226 } else {
3227 /* Turn off self refresh if both pipes are enabled */
3228 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
5eddb70b 3229 & ~FW_BLC_SELF_EN);
0e442c60
JB
3230 }
3231
3232 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3233 planea_wm, planeb_wm, sr_entries);
3234
3235 planea_wm &= 0x3f;
3236 planeb_wm &= 0x3f;
3237
3238 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3239 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3240 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3241 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3242 (cursora_wm << DSPFW_CURSORA_SHIFT));
3243 /* HPLL off in SR has some issues on G4x... disable it */
3244 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3245 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3246}
3247
1dc7546d 3248static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3249 int planeb_clock, int sr_hdisplay, int sr_htotal,
3250 int pixel_size)
7662c8bd
SL
3251{
3252 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
3253 unsigned long line_time_us;
3254 int sr_clock, sr_entries, srwm = 1;
4fe5e611 3255 int cursor_sr = 16;
1dc7546d
JB
3256
3257 /* Calc sr entries for one plane configs */
3258 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3259 /* self-refresh has much higher latency */
69e302a9 3260 static const int sr_latency_ns = 12000;
1dc7546d
JB
3261
3262 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3263 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
3264
3265 /* Use ns/us then divide to preserve precision */
fa143215 3266 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3267 pixel_size * sr_hdisplay;
8de9b311 3268 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
1dc7546d 3269 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 3270 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
3271 if (srwm < 0)
3272 srwm = 1;
1b07e04e 3273 srwm &= 0x1ff;
4fe5e611
ZY
3274
3275 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3276 pixel_size * 64;
8de9b311
CW
3277 sr_entries = DIV_ROUND_UP(sr_entries,
3278 i965_cursor_wm_info.cacheline_size);
4fe5e611 3279 cursor_sr = i965_cursor_wm_info.fifo_size -
5eddb70b 3280 (sr_entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3281
3282 if (cursor_sr > i965_cursor_wm_info.max_wm)
3283 cursor_sr = i965_cursor_wm_info.max_wm;
3284
3285 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3286 "cursor %d\n", srwm, cursor_sr);
3287
a6c45cf0 3288 if (IS_CRESTLINE(dev))
adcdbc66 3289 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3290 } else {
3291 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3292 if (IS_CRESTLINE(dev))
adcdbc66
JB
3293 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3294 & ~FW_BLC_SELF_EN);
1dc7546d 3295 }
7662c8bd 3296
1dc7546d
JB
3297 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3298 srwm);
7662c8bd
SL
3299
3300 /* 965 has limitations... */
1dc7546d
JB
3301 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3302 (8 << 0));
7662c8bd 3303 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3304 /* update cursor SR watermark */
3305 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3306}
3307
3308static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3309 int planeb_clock, int sr_hdisplay, int sr_htotal,
3310 int pixel_size)
7662c8bd
SL
3311{
3312 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3313 uint32_t fwater_lo;
3314 uint32_t fwater_hi;
3315 int total_size, cacheline_size, cwm, srwm = 1;
3316 int planea_wm, planeb_wm;
3317 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
3318 unsigned long line_time_us;
3319 int sr_clock, sr_entries = 0;
3320
dff33cfc 3321 /* Create copies of the base settings for each pipe */
a6c45cf0 3322 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
dff33cfc 3323 planea_params = planeb_params = i945_wm_info;
a6c45cf0 3324 else if (!IS_GEN2(dev))
dff33cfc 3325 planea_params = planeb_params = i915_wm_info;
7662c8bd 3326 else
dff33cfc 3327 planea_params = planeb_params = i855_wm_info;
7662c8bd 3328
dff33cfc
JB
3329 /* Grab a couple of global values before we overwrite them */
3330 total_size = planea_params.fifo_size;
3331 cacheline_size = planea_params.cacheline_size;
7662c8bd 3332
dff33cfc 3333 /* Update per-plane FIFO sizes */
e70236a8
JB
3334 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3335 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3336
dff33cfc
JB
3337 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3338 pixel_size, latency_ns);
3339 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3340 pixel_size, latency_ns);
28c97730 3341 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3342
3343 /*
3344 * Overlay gets an aggressive default since video jitter is bad.
3345 */
3346 cwm = 2;
3347
dff33cfc 3348 /* Calc sr entries for one plane configs */
652c393a
JB
3349 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3350 (!planea_clock || !planeb_clock)) {
dff33cfc 3351 /* self-refresh has much higher latency */
69e302a9 3352 static const int sr_latency_ns = 6000;
dff33cfc 3353
7662c8bd 3354 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3355 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3356
3357 /* Use ns/us then divide to preserve precision */
fa143215 3358 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3359 pixel_size * sr_hdisplay;
8de9b311 3360 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
28c97730 3361 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3362 srwm = total_size - sr_entries;
3363 if (srwm < 0)
3364 srwm = 1;
ee980b80
LP
3365
3366 if (IS_I945G(dev) || IS_I945GM(dev))
3367 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3368 else if (IS_I915GM(dev)) {
3369 /* 915M has a smaller SRWM field */
3370 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3371 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3372 }
33c5fd12
DJ
3373 } else {
3374 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
3375 if (IS_I945G(dev) || IS_I945GM(dev)) {
3376 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3377 & ~FW_BLC_SELF_EN);
3378 } else if (IS_I915GM(dev)) {
3379 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3380 }
7662c8bd
SL
3381 }
3382
28c97730 3383 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 3384 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3385
dff33cfc
JB
3386 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3387 fwater_hi = (cwm & 0x1f);
3388
3389 /* Set request length to 8 cachelines per fetch */
3390 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3391 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3392
3393 I915_WRITE(FW_BLC, fwater_lo);
3394 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
3395}
3396
e70236a8 3397static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3398 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3399{
3400 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3401 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3402 int planea_wm;
7662c8bd 3403
e70236a8 3404 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3405
dff33cfc
JB
3406 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3407 pixel_size, latency_ns);
f3601326
JB
3408 fwater_lo |= (3<<8) | planea_wm;
3409
28c97730 3410 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3411
3412 I915_WRITE(FW_BLC, fwater_lo);
3413}
3414
7f8a8569 3415#define ILK_LP0_PLANE_LATENCY 700
c936f44d 3416#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 3417
4ed765f9
CW
3418static bool ironlake_compute_wm0(struct drm_device *dev,
3419 int pipe,
1398261a
YL
3420 const struct intel_watermark_params *display,
3421 int display_latency,
3422 const struct intel_watermark_params *cursor,
3423 int cursor_latency,
4ed765f9
CW
3424 int *plane_wm,
3425 int *cursor_wm)
7f8a8569 3426{
c936f44d 3427 struct drm_crtc *crtc;
4ed765f9
CW
3428 int htotal, hdisplay, clock, pixel_size = 0;
3429 int line_time_us, line_count, entries;
c936f44d 3430
4ed765f9
CW
3431 crtc = intel_get_crtc_for_pipe(dev, pipe);
3432 if (crtc->fb == NULL || !crtc->enabled)
3433 return false;
7f8a8569 3434
4ed765f9
CW
3435 htotal = crtc->mode.htotal;
3436 hdisplay = crtc->mode.hdisplay;
3437 clock = crtc->mode.clock;
3438 pixel_size = crtc->fb->bits_per_pixel / 8;
3439
3440 /* Use the small buffer method to calculate plane watermark */
1398261a
YL
3441 entries = ((clock * pixel_size / 1000) * display_latency * 100) / 1000;
3442 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3443 *plane_wm = entries + display->guard_size;
3444 if (*plane_wm > (int)display->max_wm)
3445 *plane_wm = display->max_wm;
4ed765f9
CW
3446
3447 /* Use the large buffer method to calculate cursor watermark */
3448 line_time_us = ((htotal * 1000) / clock);
1398261a 3449 line_count = (cursor_latency * 100 / line_time_us + 1000) / 1000;
4ed765f9 3450 entries = line_count * 64 * pixel_size;
1398261a
YL
3451 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3452 *cursor_wm = entries + cursor->guard_size;
3453 if (*cursor_wm > (int)cursor->max_wm)
3454 *cursor_wm = (int)cursor->max_wm;
7f8a8569 3455
4ed765f9
CW
3456 return true;
3457}
c936f44d 3458
1398261a
YL
3459/*
3460 * Check the wm result.
3461 *
3462 * If any calculated watermark values is larger than the maximum value that
3463 * can be programmed into the associated watermark register, that watermark
3464 * must be disabled.
1398261a 3465 */
b79d4990
JB
3466static bool ironlake_check_srwm(struct drm_device *dev, int level,
3467 int fbc_wm, int display_wm, int cursor_wm,
3468 const struct intel_watermark_params *display,
3469 const struct intel_watermark_params *cursor)
1398261a
YL
3470{
3471 struct drm_i915_private *dev_priv = dev->dev_private;
3472
3473 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3474 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3475
3476 if (fbc_wm > SNB_FBC_MAX_SRWM) {
3477 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3478 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
3479
3480 /* fbc has it's own way to disable FBC WM */
3481 I915_WRITE(DISP_ARB_CTL,
3482 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
3483 return false;
3484 }
3485
b79d4990 3486 if (display_wm > display->max_wm) {
1398261a 3487 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3488 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
3489 return false;
3490 }
3491
b79d4990 3492 if (cursor_wm > cursor->max_wm) {
1398261a 3493 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3494 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
3495 return false;
3496 }
3497
3498 if (!(fbc_wm || display_wm || cursor_wm)) {
3499 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
3500 return false;
3501 }
3502
3503 return true;
3504}
3505
3506/*
3507 * Compute watermark values of WM[1-3],
3508 */
b79d4990
JB
3509static bool ironlake_compute_srwm(struct drm_device *dev, int level,
3510 int hdisplay, int htotal,
3511 int pixel_size, int clock, int latency_ns,
3512 const struct intel_watermark_params *display,
3513 const struct intel_watermark_params *cursor,
3514 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a
YL
3515{
3516
3517 unsigned long line_time_us;
b79d4990 3518 int line_count, line_size;
1398261a
YL
3519 int small, large;
3520 int entries;
1398261a
YL
3521
3522 if (!latency_ns) {
3523 *fbc_wm = *display_wm = *cursor_wm = 0;
3524 return false;
3525 }
3526
3527 line_time_us = (htotal * 1000) / clock;
3528 line_count = (latency_ns / line_time_us + 1000) / 1000;
3529 line_size = hdisplay * pixel_size;
3530
3531 /* Use the minimum of the small and large buffer method for primary */
3532 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3533 large = line_count * line_size;
3534
b79d4990
JB
3535 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3536 *display_wm = entries + display->guard_size;
1398261a
YL
3537
3538 /*
b79d4990 3539 * Spec says:
1398261a
YL
3540 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
3541 */
3542 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
3543
3544 /* calculate the self-refresh watermark for display cursor */
3545 entries = line_count * pixel_size * 64;
b79d4990
JB
3546 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3547 *cursor_wm = entries + cursor->guard_size;
1398261a 3548
b79d4990
JB
3549 return ironlake_check_srwm(dev, level,
3550 *fbc_wm, *display_wm, *cursor_wm,
3551 display, cursor);
3552}
3553
3554static void ironlake_update_wm(struct drm_device *dev,
3555 int planea_clock, int planeb_clock,
3556 int hdisplay, int htotal,
3557 int pixel_size)
3558{
3559 struct drm_i915_private *dev_priv = dev->dev_private;
3560 int fbc_wm, plane_wm, cursor_wm, enabled;
3561 int clock;
3562
3563 enabled = 0;
3564 if (ironlake_compute_wm0(dev, 0,
3565 &ironlake_display_wm_info,
3566 ILK_LP0_PLANE_LATENCY,
3567 &ironlake_cursor_wm_info,
3568 ILK_LP0_CURSOR_LATENCY,
3569 &plane_wm, &cursor_wm)) {
3570 I915_WRITE(WM0_PIPEA_ILK,
3571 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3572 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3573 " plane %d, " "cursor: %d\n",
3574 plane_wm, cursor_wm);
3575 enabled++;
3576 }
3577
3578 if (ironlake_compute_wm0(dev, 1,
3579 &ironlake_display_wm_info,
3580 ILK_LP0_PLANE_LATENCY,
3581 &ironlake_cursor_wm_info,
3582 ILK_LP0_CURSOR_LATENCY,
3583 &plane_wm, &cursor_wm)) {
3584 I915_WRITE(WM0_PIPEB_ILK,
3585 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3586 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3587 " plane %d, cursor: %d\n",
3588 plane_wm, cursor_wm);
3589 enabled++;
3590 }
3591
3592 /*
3593 * Calculate and update the self-refresh watermark only when one
3594 * display plane is used.
3595 */
3596 I915_WRITE(WM3_LP_ILK, 0);
3597 I915_WRITE(WM2_LP_ILK, 0);
3598 I915_WRITE(WM1_LP_ILK, 0);
3599
3600 if (enabled != 1)
3601 return;
3602
3603 clock = planea_clock ? planea_clock : planeb_clock;
3604
3605 /* WM1 */
3606 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
3607 clock, ILK_READ_WM1_LATENCY() * 500,
3608 &ironlake_display_srwm_info,
3609 &ironlake_cursor_srwm_info,
3610 &fbc_wm, &plane_wm, &cursor_wm))
3611 return;
3612
3613 I915_WRITE(WM1_LP_ILK,
3614 WM1_LP_SR_EN |
3615 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3616 (fbc_wm << WM1_LP_FBC_SHIFT) |
3617 (plane_wm << WM1_LP_SR_SHIFT) |
3618 cursor_wm);
3619
3620 /* WM2 */
3621 if (!ironlake_compute_srwm(dev, 2, hdisplay, htotal, pixel_size,
3622 clock, ILK_READ_WM2_LATENCY() * 500,
3623 &ironlake_display_srwm_info,
3624 &ironlake_cursor_srwm_info,
3625 &fbc_wm, &plane_wm, &cursor_wm))
3626 return;
3627
3628 I915_WRITE(WM2_LP_ILK,
3629 WM2_LP_EN |
3630 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3631 (fbc_wm << WM1_LP_FBC_SHIFT) |
3632 (plane_wm << WM1_LP_SR_SHIFT) |
3633 cursor_wm);
3634
3635 /*
3636 * WM3 is unsupported on ILK, probably because we don't have latency
3637 * data for that power state
3638 */
1398261a
YL
3639}
3640
3641static void sandybridge_update_wm(struct drm_device *dev,
3642 int planea_clock, int planeb_clock,
3643 int hdisplay, int htotal,
3644 int pixel_size)
3645{
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647 int latency = SNB_READ_WM0_LATENCY();
3648 int fbc_wm, plane_wm, cursor_wm, enabled;
3649 int clock;
3650
3651 enabled = 0;
3652 if (ironlake_compute_wm0(dev, 0,
3653 &sandybridge_display_wm_info, latency,
3654 &sandybridge_cursor_wm_info, latency,
3655 &plane_wm, &cursor_wm)) {
3656 I915_WRITE(WM0_PIPEA_ILK,
3657 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3658 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3659 " plane %d, " "cursor: %d\n",
3660 plane_wm, cursor_wm);
3661 enabled++;
3662 }
3663
3664 if (ironlake_compute_wm0(dev, 1,
3665 &sandybridge_display_wm_info, latency,
3666 &sandybridge_cursor_wm_info, latency,
3667 &plane_wm, &cursor_wm)) {
3668 I915_WRITE(WM0_PIPEB_ILK,
3669 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3670 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3671 " plane %d, cursor: %d\n",
3672 plane_wm, cursor_wm);
3673 enabled++;
3674 }
3675
3676 /*
3677 * Calculate and update the self-refresh watermark only when one
3678 * display plane is used.
3679 *
3680 * SNB support 3 levels of watermark.
3681 *
3682 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
3683 * and disabled in the descending order
3684 *
3685 */
3686 I915_WRITE(WM3_LP_ILK, 0);
3687 I915_WRITE(WM2_LP_ILK, 0);
3688 I915_WRITE(WM1_LP_ILK, 0);
3689
3690 if (enabled != 1)
3691 return;
3692
3693 clock = planea_clock ? planea_clock : planeb_clock;
3694
3695 /* WM1 */
b79d4990
JB
3696 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
3697 clock, SNB_READ_WM1_LATENCY() * 500,
3698 &sandybridge_display_srwm_info,
3699 &sandybridge_cursor_srwm_info,
3700 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
3701 return;
3702
3703 I915_WRITE(WM1_LP_ILK,
3704 WM1_LP_SR_EN |
3705 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3706 (fbc_wm << WM1_LP_FBC_SHIFT) |
3707 (plane_wm << WM1_LP_SR_SHIFT) |
3708 cursor_wm);
3709
3710 /* WM2 */
b79d4990
JB
3711 if (!ironlake_compute_srwm(dev, 2,
3712 hdisplay, htotal, pixel_size,
3713 clock, SNB_READ_WM2_LATENCY() * 500,
3714 &sandybridge_display_srwm_info,
3715 &sandybridge_cursor_srwm_info,
3716 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
3717 return;
3718
3719 I915_WRITE(WM2_LP_ILK,
3720 WM2_LP_EN |
3721 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3722 (fbc_wm << WM1_LP_FBC_SHIFT) |
3723 (plane_wm << WM1_LP_SR_SHIFT) |
3724 cursor_wm);
3725
3726 /* WM3 */
b79d4990
JB
3727 if (!ironlake_compute_srwm(dev, 3,
3728 hdisplay, htotal, pixel_size,
3729 clock, SNB_READ_WM3_LATENCY() * 500,
3730 &sandybridge_display_srwm_info,
3731 &sandybridge_cursor_srwm_info,
3732 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
3733 return;
3734
3735 I915_WRITE(WM3_LP_ILK,
3736 WM3_LP_EN |
3737 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3738 (fbc_wm << WM1_LP_FBC_SHIFT) |
3739 (plane_wm << WM1_LP_SR_SHIFT) |
3740 cursor_wm);
3741}
3742
7662c8bd
SL
3743/**
3744 * intel_update_watermarks - update FIFO watermark values based on current modes
3745 *
3746 * Calculate watermark values for the various WM regs based on current mode
3747 * and plane configuration.
3748 *
3749 * There are several cases to deal with here:
3750 * - normal (i.e. non-self-refresh)
3751 * - self-refresh (SR) mode
3752 * - lines are large relative to FIFO size (buffer can hold up to 2)
3753 * - lines are small relative to FIFO size (buffer can hold more than 2
3754 * lines), so need to account for TLB latency
3755 *
3756 * The normal calculation is:
3757 * watermark = dotclock * bytes per pixel * latency
3758 * where latency is platform & configuration dependent (we assume pessimal
3759 * values here).
3760 *
3761 * The SR calculation is:
3762 * watermark = (trunc(latency/line time)+1) * surface width *
3763 * bytes per pixel
3764 * where
3765 * line time = htotal / dotclock
fa143215 3766 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
3767 * and latency is assumed to be high, as above.
3768 *
3769 * The final value programmed to the register should always be rounded up,
3770 * and include an extra 2 entries to account for clock crossings.
3771 *
3772 * We don't use the sprite, so we can ignore that. And on Crestline we have
3773 * to set the non-SR watermarks to 8.
5eddb70b 3774 */
7662c8bd
SL
3775static void intel_update_watermarks(struct drm_device *dev)
3776{
e70236a8 3777 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 3778 struct drm_crtc *crtc;
7662c8bd
SL
3779 int sr_hdisplay = 0;
3780 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3781 int enabled = 0, pixel_size = 0;
fa143215 3782 int sr_htotal = 0;
7662c8bd 3783
c03342fa
ZW
3784 if (!dev_priv->display.update_wm)
3785 return;
3786
7662c8bd
SL
3787 /* Get the clock config from both planes */
3788 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc 3789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f7abfe8b 3790 if (intel_crtc->active) {
7662c8bd
SL
3791 enabled++;
3792 if (intel_crtc->plane == 0) {
28c97730 3793 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
5eddb70b 3794 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
3795 planea_clock = crtc->mode.clock;
3796 } else {
28c97730 3797 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
5eddb70b 3798 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
3799 planeb_clock = crtc->mode.clock;
3800 }
3801 sr_hdisplay = crtc->mode.hdisplay;
3802 sr_clock = crtc->mode.clock;
fa143215 3803 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
3804 if (crtc->fb)
3805 pixel_size = crtc->fb->bits_per_pixel / 8;
3806 else
3807 pixel_size = 4; /* by default */
3808 }
3809 }
3810
3811 if (enabled <= 0)
3812 return;
3813
e70236a8 3814 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 3815 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
3816}
3817
5c3b82e2
CW
3818static int intel_crtc_mode_set(struct drm_crtc *crtc,
3819 struct drm_display_mode *mode,
3820 struct drm_display_mode *adjusted_mode,
3821 int x, int y,
3822 struct drm_framebuffer *old_fb)
79e53945
JB
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
80824003 3828 int plane = intel_crtc->plane;
5eddb70b 3829 u32 fp_reg, dpll_reg;
c751ce4f 3830 int refclk, num_connectors = 0;
652c393a 3831 intel_clock_t clock, reduced_clock;
5eddb70b 3832 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 3833 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 3834 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 3835 struct intel_encoder *has_edp_encoder = NULL;
79e53945 3836 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 3837 struct intel_encoder *encoder;
d4906093 3838 const intel_limit_t *limit;
5c3b82e2 3839 int ret;
2c07245f 3840 struct fdi_m_n m_n = {0};
5eddb70b 3841 u32 reg, temp;
5eb08b69 3842 int target_clock;
79e53945
JB
3843
3844 drm_vblank_pre_modeset(dev, pipe);
3845
5eddb70b
CW
3846 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3847 if (encoder->base.crtc != crtc)
79e53945
JB
3848 continue;
3849
5eddb70b 3850 switch (encoder->type) {
79e53945
JB
3851 case INTEL_OUTPUT_LVDS:
3852 is_lvds = true;
3853 break;
3854 case INTEL_OUTPUT_SDVO:
7d57382e 3855 case INTEL_OUTPUT_HDMI:
79e53945 3856 is_sdvo = true;
5eddb70b 3857 if (encoder->needs_tv_clock)
e2f0ba97 3858 is_tv = true;
79e53945
JB
3859 break;
3860 case INTEL_OUTPUT_DVO:
3861 is_dvo = true;
3862 break;
3863 case INTEL_OUTPUT_TVOUT:
3864 is_tv = true;
3865 break;
3866 case INTEL_OUTPUT_ANALOG:
3867 is_crt = true;
3868 break;
a4fc5ed6
KP
3869 case INTEL_OUTPUT_DISPLAYPORT:
3870 is_dp = true;
3871 break;
32f9d658 3872 case INTEL_OUTPUT_EDP:
5eddb70b 3873 has_edp_encoder = encoder;
32f9d658 3874 break;
79e53945 3875 }
43565a06 3876
c751ce4f 3877 num_connectors++;
79e53945
JB
3878 }
3879
c751ce4f 3880 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
43565a06 3881 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 3882 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 3883 refclk / 1000);
a6c45cf0 3884 } else if (!IS_GEN2(dev)) {
79e53945 3885 refclk = 96000;
1cb1b75e
JB
3886 if (HAS_PCH_SPLIT(dev) &&
3887 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 3888 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
3889 } else {
3890 refclk = 48000;
3891 }
3892
d4906093
ML
3893 /*
3894 * Returns a set of divisors for the desired target clock with the given
3895 * refclk, or FALSE. The returned values represent the clock equation:
3896 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3897 */
1b894b59 3898 limit = intel_limit(crtc, refclk);
d4906093 3899 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
3900 if (!ok) {
3901 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 3902 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3903 return -EINVAL;
79e53945
JB
3904 }
3905
cda4b7d3 3906 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 3907 intel_crtc_update_cursor(crtc, true);
cda4b7d3 3908
ddc9003c
ZY
3909 if (is_lvds && dev_priv->lvds_downclock_avail) {
3910 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
3911 dev_priv->lvds_downclock,
3912 refclk,
3913 &reduced_clock);
18f9ed12
ZY
3914 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3915 /*
3916 * If the different P is found, it means that we can't
3917 * switch the display clock by using the FP0/FP1.
3918 * In such case we will disable the LVDS downclock
3919 * feature.
3920 */
3921 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 3922 "LVDS clock/downclock\n");
18f9ed12
ZY
3923 has_reduced_clock = 0;
3924 }
652c393a 3925 }
7026d4ac
ZW
3926 /* SDVO TV has fixed PLL values depend on its clock range,
3927 this mirrors vbios setting. */
3928 if (is_sdvo && is_tv) {
3929 if (adjusted_mode->clock >= 100000
5eddb70b 3930 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
3931 clock.p1 = 2;
3932 clock.p2 = 10;
3933 clock.n = 3;
3934 clock.m1 = 16;
3935 clock.m2 = 8;
3936 } else if (adjusted_mode->clock >= 140500
5eddb70b 3937 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
3938 clock.p1 = 1;
3939 clock.p2 = 10;
3940 clock.n = 6;
3941 clock.m1 = 12;
3942 clock.m2 = 8;
3943 }
3944 }
3945
2c07245f 3946 /* FDI link */
bad720ff 3947 if (HAS_PCH_SPLIT(dev)) {
49078f7d 3948 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 3949 int lane = 0, link_bw, bpp;
5c5313c8 3950 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 3951 according to current link config */
858bc21f 3952 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 3953 target_clock = mode->clock;
8e647a27
CW
3954 intel_edp_link_config(has_edp_encoder,
3955 &lane, &link_bw);
32f9d658 3956 } else {
5c5313c8 3957 /* [e]DP over FDI requires target mode clock
32f9d658 3958 instead of link clock */
5c5313c8 3959 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
3960 target_clock = mode->clock;
3961 else
3962 target_clock = adjusted_mode->clock;
021357ac
CW
3963
3964 /* FDI is a binary signal running at ~2.7GHz, encoding
3965 * each output octet as 10 bits. The actual frequency
3966 * is stored as a divider into a 100MHz clock, and the
3967 * mode pixel clock is stored in units of 1KHz.
3968 * Hence the bw of each lane in terms of the mode signal
3969 * is:
3970 */
3971 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 3972 }
58a27471
ZW
3973
3974 /* determine panel color depth */
5eddb70b 3975 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
3976 temp &= ~PIPE_BPC_MASK;
3977 if (is_lvds) {
e5a95eb7 3978 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 3979 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
3980 temp |= PIPE_8BPC;
3981 else
3982 temp |= PIPE_6BPC;
1d850362 3983 } else if (has_edp_encoder) {
5ceb0f9b 3984 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
3985 case 8:
3986 temp |= PIPE_8BPC;
3987 break;
3988 case 10:
3989 temp |= PIPE_10BPC;
3990 break;
3991 case 6:
3992 temp |= PIPE_6BPC;
3993 break;
3994 case 12:
3995 temp |= PIPE_12BPC;
3996 break;
3997 }
e5a95eb7
ZY
3998 } else
3999 temp |= PIPE_8BPC;
5eddb70b 4000 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4001
4002 switch (temp & PIPE_BPC_MASK) {
4003 case PIPE_8BPC:
4004 bpp = 24;
4005 break;
4006 case PIPE_10BPC:
4007 bpp = 30;
4008 break;
4009 case PIPE_6BPC:
4010 bpp = 18;
4011 break;
4012 case PIPE_12BPC:
4013 bpp = 36;
4014 break;
4015 default:
4016 DRM_ERROR("unknown pipe bpc value\n");
4017 bpp = 24;
4018 }
4019
77ffb597
AJ
4020 if (!lane) {
4021 /*
4022 * Account for spread spectrum to avoid
4023 * oversubscribing the link. Max center spread
4024 * is 2.5%; use 5% for safety's sake.
4025 */
4026 u32 bps = target_clock * bpp * 21 / 20;
4027 lane = bps / (link_bw * 8) + 1;
4028 }
4029
4030 intel_crtc->fdi_lanes = lane;
4031
49078f7d
CW
4032 if (pixel_multiplier > 1)
4033 link_bw *= pixel_multiplier;
f2b115e6 4034 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4035 }
2c07245f 4036
c038e51e
ZW
4037 /* Ironlake: try to setup display ref clock before DPLL
4038 * enabling. This is only under driver's control after
4039 * PCH B stepping, previous chipset stepping should be
4040 * ignoring this setting.
4041 */
bad720ff 4042 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
4043 temp = I915_READ(PCH_DREF_CONTROL);
4044 /* Always enable nonspread source */
4045 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4046 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
c038e51e
ZW
4047 temp &= ~DREF_SSC_SOURCE_MASK;
4048 temp |= DREF_SSC_SOURCE_ENABLE;
4049 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4050
5eddb70b 4051 POSTING_READ(PCH_DREF_CONTROL);
c038e51e
ZW
4052 udelay(200);
4053
8e647a27 4054 if (has_edp_encoder) {
c038e51e
ZW
4055 if (dev_priv->lvds_use_ssc) {
4056 temp |= DREF_SSC1_ENABLE;
4057 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4058
5eddb70b 4059 POSTING_READ(PCH_DREF_CONTROL);
c038e51e 4060 udelay(200);
7f823282
JB
4061 }
4062 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4063
4064 /* Enable CPU source on CPU attached eDP */
4065 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4066 if (dev_priv->lvds_use_ssc)
4067 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4068 else
4069 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
c038e51e 4070 } else {
7f823282
JB
4071 /* Enable SSC on PCH eDP if needed */
4072 if (dev_priv->lvds_use_ssc) {
4073 DRM_ERROR("enabling SSC on PCH\n");
4074 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4075 }
c038e51e 4076 }
5eddb70b 4077 I915_WRITE(PCH_DREF_CONTROL, temp);
7f823282
JB
4078 POSTING_READ(PCH_DREF_CONTROL);
4079 udelay(200);
c038e51e
ZW
4080 }
4081 }
4082
f2b115e6 4083 if (IS_PINEVIEW(dev)) {
2177832f 4084 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4085 if (has_reduced_clock)
4086 fp2 = (1 << reduced_clock.n) << 16 |
4087 reduced_clock.m1 << 8 | reduced_clock.m2;
4088 } else {
2177832f 4089 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4090 if (has_reduced_clock)
4091 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4092 reduced_clock.m2;
4093 }
79e53945 4094
c1858123
CW
4095 /* Enable autotuning of the PLL clock (if permissible) */
4096 if (HAS_PCH_SPLIT(dev)) {
4097 int factor = 21;
4098
4099 if (is_lvds) {
4100 if ((dev_priv->lvds_use_ssc &&
4101 dev_priv->lvds_ssc_freq == 100) ||
4102 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4103 factor = 25;
4104 } else if (is_sdvo && is_tv)
4105 factor = 20;
4106
4107 if (clock.m1 < factor * clock.n)
4108 fp |= FP_CB_TUNE;
4109 }
4110
5eddb70b 4111 dpll = 0;
bad720ff 4112 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4113 dpll = DPLL_VGA_MODE_DIS;
4114
a6c45cf0 4115 if (!IS_GEN2(dev)) {
79e53945
JB
4116 if (is_lvds)
4117 dpll |= DPLLB_MODE_LVDS;
4118 else
4119 dpll |= DPLLB_MODE_DAC_SERIAL;
4120 if (is_sdvo) {
6c9547ff
CW
4121 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4122 if (pixel_multiplier > 1) {
4123 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4124 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4125 else if (HAS_PCH_SPLIT(dev))
4126 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4127 }
79e53945 4128 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4129 }
83240120 4130 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4131 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4132
4133 /* compute bitmask from p1 value */
f2b115e6
AJ
4134 if (IS_PINEVIEW(dev))
4135 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4136 else {
2177832f 4137 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4138 /* also FPA1 */
bad720ff 4139 if (HAS_PCH_SPLIT(dev))
2c07245f 4140 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4141 if (IS_G4X(dev) && has_reduced_clock)
4142 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4143 }
79e53945
JB
4144 switch (clock.p2) {
4145 case 5:
4146 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4147 break;
4148 case 7:
4149 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4150 break;
4151 case 10:
4152 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4153 break;
4154 case 14:
4155 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4156 break;
4157 }
a6c45cf0 4158 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4159 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4160 } else {
4161 if (is_lvds) {
4162 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4163 } else {
4164 if (clock.p1 == 2)
4165 dpll |= PLL_P1_DIVIDE_BY_TWO;
4166 else
4167 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4168 if (clock.p2 == 4)
4169 dpll |= PLL_P2_DIVIDE_BY_4;
4170 }
4171 }
4172
43565a06
KH
4173 if (is_sdvo && is_tv)
4174 dpll |= PLL_REF_INPUT_TVCLKINBC;
4175 else if (is_tv)
79e53945 4176 /* XXX: just matching BIOS for now */
43565a06 4177 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4178 dpll |= 3;
c751ce4f 4179 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
43565a06 4180 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4181 else
4182 dpll |= PLL_REF_INPUT_DREFCLK;
4183
4184 /* setup pipeconf */
5eddb70b 4185 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4186
4187 /* Set up the display plane register */
4188 dspcntr = DISPPLANE_GAMMA_ENABLE;
4189
f2b115e6 4190 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4191 enable color space conversion */
bad720ff 4192 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4193 if (pipe == 0)
80824003 4194 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4195 else
4196 dspcntr |= DISPPLANE_SEL_PIPE_B;
4197 }
79e53945 4198
a6c45cf0 4199 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4200 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4201 * core speed.
4202 *
4203 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4204 * pipe == 0 check?
4205 */
e70236a8
JB
4206 if (mode->clock >
4207 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4208 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4209 else
5eddb70b 4210 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4211 }
4212
8d86dc6a 4213 dspcntr |= DISPLAY_PLANE_ENABLE;
5eddb70b 4214 pipeconf |= PIPECONF_ENABLE;
8d86dc6a
LT
4215 dpll |= DPLL_VCO_ENABLE;
4216
28c97730 4217 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4218 drm_mode_debug_printmodeline(mode);
4219
f2b115e6 4220 /* assign to Ironlake registers */
bad720ff 4221 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4222 fp_reg = PCH_FP0(pipe);
4223 dpll_reg = PCH_DPLL(pipe);
4224 } else {
4225 fp_reg = FP0(pipe);
4226 dpll_reg = DPLL(pipe);
2c07245f 4227 }
79e53945 4228
5c5313c8
JB
4229 /* PCH eDP needs FDI, but CPU eDP does not */
4230 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4231 I915_WRITE(fp_reg, fp);
4232 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4233
4234 POSTING_READ(dpll_reg);
79e53945
JB
4235 udelay(150);
4236 }
4237
8db9d77b
ZW
4238 /* enable transcoder DPLL */
4239 if (HAS_PCH_CPT(dev)) {
4240 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4241 if (pipe == 0)
4242 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4243 else
5eddb70b 4244 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4245 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4246
4247 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4248 udelay(150);
4249 }
4250
79e53945
JB
4251 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4252 * This is an exception to the general rule that mode_set doesn't turn
4253 * things on.
4254 */
4255 if (is_lvds) {
5eddb70b 4256 reg = LVDS;
bad720ff 4257 if (HAS_PCH_SPLIT(dev))
5eddb70b 4258 reg = PCH_LVDS;
541998a1 4259
5eddb70b
CW
4260 temp = I915_READ(reg);
4261 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4262 if (pipe == 1) {
4263 if (HAS_PCH_CPT(dev))
5eddb70b 4264 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4265 else
5eddb70b 4266 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4267 } else {
4268 if (HAS_PCH_CPT(dev))
5eddb70b 4269 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4270 else
5eddb70b 4271 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4272 }
a3e17eb8 4273 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4274 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4275 /* Set the B0-B3 data pairs corresponding to whether we're going to
4276 * set the DPLLs for dual-channel mode or not.
4277 */
4278 if (clock.p2 == 7)
5eddb70b 4279 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4280 else
5eddb70b 4281 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4282
4283 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4284 * appropriately here, but we need to look more thoroughly into how
4285 * panels behave in the two modes.
4286 */
434ed097 4287 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4288 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4289 if (dev_priv->lvds_dither)
5eddb70b 4290 temp |= LVDS_ENABLE_DITHER;
434ed097 4291 else
5eddb70b 4292 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4293 }
5eddb70b 4294 I915_WRITE(reg, temp);
79e53945 4295 }
434ed097
JB
4296
4297 /* set the dithering flag and clear for anything other than a panel. */
4298 if (HAS_PCH_SPLIT(dev)) {
4299 pipeconf &= ~PIPECONF_DITHER_EN;
4300 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4301 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4302 pipeconf |= PIPECONF_DITHER_EN;
4303 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4304 }
4305 }
4306
5c5313c8 4307 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 4308 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 4309 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
4310 /* For non-DP output, clear any trans DP clock recovery setting.*/
4311 if (pipe == 0) {
4312 I915_WRITE(TRANSA_DATA_M1, 0);
4313 I915_WRITE(TRANSA_DATA_N1, 0);
4314 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4315 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4316 } else {
4317 I915_WRITE(TRANSB_DATA_M1, 0);
4318 I915_WRITE(TRANSB_DATA_N1, 0);
4319 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4320 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4321 }
4322 }
79e53945 4323
5c5313c8 4324 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 4325 I915_WRITE(dpll_reg, dpll);
5eddb70b 4326
32f9d658 4327 /* Wait for the clocks to stabilize. */
5eddb70b 4328 POSTING_READ(dpll_reg);
32f9d658
ZW
4329 udelay(150);
4330
a6c45cf0 4331 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 4332 temp = 0;
bb66c512 4333 if (is_sdvo) {
5eddb70b
CW
4334 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4335 if (temp > 1)
4336 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 4337 else
5eddb70b
CW
4338 temp = 0;
4339 }
4340 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 4341 } else {
a589b9f4
CW
4342 /* The pixel multiplier can only be updated once the
4343 * DPLL is enabled and the clocks are stable.
4344 *
4345 * So write it again.
4346 */
32f9d658
ZW
4347 I915_WRITE(dpll_reg, dpll);
4348 }
79e53945 4349 }
79e53945 4350
5eddb70b 4351 intel_crtc->lowfreq_avail = false;
652c393a
JB
4352 if (is_lvds && has_reduced_clock && i915_powersave) {
4353 I915_WRITE(fp_reg + 4, fp2);
4354 intel_crtc->lowfreq_avail = true;
4355 if (HAS_PIPE_CXSR(dev)) {
28c97730 4356 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4357 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4358 }
4359 } else {
4360 I915_WRITE(fp_reg + 4, fp);
652c393a 4361 if (HAS_PIPE_CXSR(dev)) {
28c97730 4362 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4363 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4364 }
4365 }
4366
734b4157
KH
4367 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4368 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4369 /* the chip adds 2 halflines automatically */
4370 adjusted_mode->crtc_vdisplay -= 1;
4371 adjusted_mode->crtc_vtotal -= 1;
4372 adjusted_mode->crtc_vblank_start -= 1;
4373 adjusted_mode->crtc_vblank_end -= 1;
4374 adjusted_mode->crtc_vsync_end -= 1;
4375 adjusted_mode->crtc_vsync_start -= 1;
4376 } else
4377 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4378
5eddb70b
CW
4379 I915_WRITE(HTOTAL(pipe),
4380 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 4381 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
4382 I915_WRITE(HBLANK(pipe),
4383 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 4384 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
4385 I915_WRITE(HSYNC(pipe),
4386 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 4387 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
4388
4389 I915_WRITE(VTOTAL(pipe),
4390 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 4391 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
4392 I915_WRITE(VBLANK(pipe),
4393 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 4394 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
4395 I915_WRITE(VSYNC(pipe),
4396 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 4397 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
4398
4399 /* pipesrc and dspsize control the size that is scaled from,
4400 * which should always be the user's requested size.
79e53945 4401 */
bad720ff 4402 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4403 I915_WRITE(DSPSIZE(plane),
4404 ((mode->vdisplay - 1) << 16) |
4405 (mode->hdisplay - 1));
4406 I915_WRITE(DSPPOS(plane), 0);
2c07245f 4407 }
5eddb70b
CW
4408 I915_WRITE(PIPESRC(pipe),
4409 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 4410
bad720ff 4411 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4412 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4413 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4414 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4415 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 4416
5c5313c8 4417 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 4418 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 4419 }
2c07245f
ZW
4420 }
4421
5eddb70b
CW
4422 I915_WRITE(PIPECONF(pipe), pipeconf);
4423 POSTING_READ(PIPECONF(pipe));
79e53945 4424
9d0498a2 4425 intel_wait_for_vblank(dev, pipe);
79e53945 4426
f00a3ddf 4427 if (IS_GEN5(dev)) {
553bd149
ZW
4428 /* enable address swizzle for tiling buffer */
4429 temp = I915_READ(DISP_ARB_CTL);
4430 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4431 }
4432
5eddb70b 4433 I915_WRITE(DSPCNTR(plane), dspcntr);
79e53945 4434
5c3b82e2 4435 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
4436
4437 intel_update_watermarks(dev);
4438
79e53945 4439 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4440
1f803ee5 4441 return ret;
79e53945
JB
4442}
4443
4444/** Loads the palette/gamma unit for the CRTC with the prepared values */
4445void intel_crtc_load_lut(struct drm_crtc *crtc)
4446{
4447 struct drm_device *dev = crtc->dev;
4448 struct drm_i915_private *dev_priv = dev->dev_private;
4449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4450 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4451 int i;
4452
4453 /* The clocks have to be on to load the palette. */
4454 if (!crtc->enabled)
4455 return;
4456
f2b115e6 4457 /* use legacy palette for Ironlake */
bad720ff 4458 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
4459 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4460 LGC_PALETTE_B;
4461
79e53945
JB
4462 for (i = 0; i < 256; i++) {
4463 I915_WRITE(palreg + 4 * i,
4464 (intel_crtc->lut_r[i] << 16) |
4465 (intel_crtc->lut_g[i] << 8) |
4466 intel_crtc->lut_b[i]);
4467 }
4468}
4469
560b85bb
CW
4470static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4471{
4472 struct drm_device *dev = crtc->dev;
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4475 bool visible = base != 0;
4476 u32 cntl;
4477
4478 if (intel_crtc->cursor_visible == visible)
4479 return;
4480
4481 cntl = I915_READ(CURACNTR);
4482 if (visible) {
4483 /* On these chipsets we can only modify the base whilst
4484 * the cursor is disabled.
4485 */
4486 I915_WRITE(CURABASE, base);
4487
4488 cntl &= ~(CURSOR_FORMAT_MASK);
4489 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4490 cntl |= CURSOR_ENABLE |
4491 CURSOR_GAMMA_ENABLE |
4492 CURSOR_FORMAT_ARGB;
4493 } else
4494 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4495 I915_WRITE(CURACNTR, cntl);
4496
4497 intel_crtc->cursor_visible = visible;
4498}
4499
4500static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4501{
4502 struct drm_device *dev = crtc->dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4505 int pipe = intel_crtc->pipe;
4506 bool visible = base != 0;
4507
4508 if (intel_crtc->cursor_visible != visible) {
4509 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4510 if (base) {
4511 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4512 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4513 cntl |= pipe << 28; /* Connect to correct pipe */
4514 } else {
4515 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4516 cntl |= CURSOR_MODE_DISABLE;
4517 }
4518 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4519
4520 intel_crtc->cursor_visible = visible;
4521 }
4522 /* and commit changes on next vblank */
4523 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4524}
4525
cda4b7d3 4526/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
4527static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4528 bool on)
cda4b7d3
CW
4529{
4530 struct drm_device *dev = crtc->dev;
4531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4533 int pipe = intel_crtc->pipe;
4534 int x = intel_crtc->cursor_x;
4535 int y = intel_crtc->cursor_y;
560b85bb 4536 u32 base, pos;
cda4b7d3
CW
4537 bool visible;
4538
4539 pos = 0;
4540
6b383a7f 4541 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
4542 base = intel_crtc->cursor_addr;
4543 if (x > (int) crtc->fb->width)
4544 base = 0;
4545
4546 if (y > (int) crtc->fb->height)
4547 base = 0;
4548 } else
4549 base = 0;
4550
4551 if (x < 0) {
4552 if (x + intel_crtc->cursor_width < 0)
4553 base = 0;
4554
4555 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4556 x = -x;
4557 }
4558 pos |= x << CURSOR_X_SHIFT;
4559
4560 if (y < 0) {
4561 if (y + intel_crtc->cursor_height < 0)
4562 base = 0;
4563
4564 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4565 y = -y;
4566 }
4567 pos |= y << CURSOR_Y_SHIFT;
4568
4569 visible = base != 0;
560b85bb 4570 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
4571 return;
4572
4573 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
4574 if (IS_845G(dev) || IS_I865G(dev))
4575 i845_update_cursor(crtc, base);
4576 else
4577 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
4578
4579 if (visible)
4580 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4581}
4582
79e53945 4583static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 4584 struct drm_file *file,
79e53945
JB
4585 uint32_t handle,
4586 uint32_t width, uint32_t height)
4587{
4588 struct drm_device *dev = crtc->dev;
4589 struct drm_i915_private *dev_priv = dev->dev_private;
4590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 4591 struct drm_i915_gem_object *obj;
cda4b7d3 4592 uint32_t addr;
3f8bc370 4593 int ret;
79e53945 4594
28c97730 4595 DRM_DEBUG_KMS("\n");
79e53945
JB
4596
4597 /* if we want to turn off the cursor ignore width and height */
4598 if (!handle) {
28c97730 4599 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 4600 addr = 0;
05394f39 4601 obj = NULL;
5004417d 4602 mutex_lock(&dev->struct_mutex);
3f8bc370 4603 goto finish;
79e53945
JB
4604 }
4605
4606 /* Currently we only support 64x64 cursors */
4607 if (width != 64 || height != 64) {
4608 DRM_ERROR("we currently only support 64x64 cursors\n");
4609 return -EINVAL;
4610 }
4611
05394f39
CW
4612 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
4613 if (!obj)
79e53945
JB
4614 return -ENOENT;
4615
05394f39 4616 if (obj->base.size < width * height * 4) {
79e53945 4617 DRM_ERROR("buffer is to small\n");
34b8686e
DA
4618 ret = -ENOMEM;
4619 goto fail;
79e53945
JB
4620 }
4621
71acb5eb 4622 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 4623 mutex_lock(&dev->struct_mutex);
b295d1b6 4624 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
4625 if (obj->tiling_mode) {
4626 DRM_ERROR("cursor cannot be tiled\n");
4627 ret = -EINVAL;
4628 goto fail_locked;
4629 }
4630
05394f39 4631 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
4632 if (ret) {
4633 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 4634 goto fail_locked;
71acb5eb 4635 }
e7b526bb 4636
05394f39 4637 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
4638 if (ret) {
4639 DRM_ERROR("failed to move cursor bo into the GTT\n");
4640 goto fail_unpin;
4641 }
4642
d9e86c0e
CW
4643 ret = i915_gem_object_put_fence(obj);
4644 if (ret) {
4645 DRM_ERROR("failed to move cursor bo into the GTT\n");
4646 goto fail_unpin;
4647 }
4648
05394f39 4649 addr = obj->gtt_offset;
71acb5eb 4650 } else {
6eeefaf3 4651 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 4652 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
4653 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4654 align);
71acb5eb
DA
4655 if (ret) {
4656 DRM_ERROR("failed to attach phys object\n");
7f9872e0 4657 goto fail_locked;
71acb5eb 4658 }
05394f39 4659 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
4660 }
4661
a6c45cf0 4662 if (IS_GEN2(dev))
14b60391
JB
4663 I915_WRITE(CURSIZE, (height << 12) | width);
4664
3f8bc370 4665 finish:
3f8bc370 4666 if (intel_crtc->cursor_bo) {
b295d1b6 4667 if (dev_priv->info->cursor_needs_physical) {
05394f39 4668 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
4669 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4670 } else
4671 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 4672 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 4673 }
80824003 4674
7f9872e0 4675 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
4676
4677 intel_crtc->cursor_addr = addr;
05394f39 4678 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
4679 intel_crtc->cursor_width = width;
4680 intel_crtc->cursor_height = height;
4681
6b383a7f 4682 intel_crtc_update_cursor(crtc, true);
3f8bc370 4683
79e53945 4684 return 0;
e7b526bb 4685fail_unpin:
05394f39 4686 i915_gem_object_unpin(obj);
7f9872e0 4687fail_locked:
34b8686e 4688 mutex_unlock(&dev->struct_mutex);
bc9025bd 4689fail:
05394f39 4690 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 4691 return ret;
79e53945
JB
4692}
4693
4694static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4695{
79e53945 4696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4697
cda4b7d3
CW
4698 intel_crtc->cursor_x = x;
4699 intel_crtc->cursor_y = y;
652c393a 4700
6b383a7f 4701 intel_crtc_update_cursor(crtc, true);
79e53945
JB
4702
4703 return 0;
4704}
4705
4706/** Sets the color ramps on behalf of RandR */
4707void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4708 u16 blue, int regno)
4709{
4710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4711
4712 intel_crtc->lut_r[regno] = red >> 8;
4713 intel_crtc->lut_g[regno] = green >> 8;
4714 intel_crtc->lut_b[regno] = blue >> 8;
4715}
4716
b8c00ac5
DA
4717void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4718 u16 *blue, int regno)
4719{
4720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4721
4722 *red = intel_crtc->lut_r[regno] << 8;
4723 *green = intel_crtc->lut_g[regno] << 8;
4724 *blue = intel_crtc->lut_b[regno] << 8;
4725}
4726
79e53945 4727static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 4728 u16 *blue, uint32_t start, uint32_t size)
79e53945 4729{
7203425a 4730 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 4731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4732
7203425a 4733 for (i = start; i < end; i++) {
79e53945
JB
4734 intel_crtc->lut_r[i] = red[i] >> 8;
4735 intel_crtc->lut_g[i] = green[i] >> 8;
4736 intel_crtc->lut_b[i] = blue[i] >> 8;
4737 }
4738
4739 intel_crtc_load_lut(crtc);
4740}
4741
4742/**
4743 * Get a pipe with a simple mode set on it for doing load-based monitor
4744 * detection.
4745 *
4746 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 4747 * its requirements. The pipe will be connected to no other encoders.
79e53945 4748 *
c751ce4f 4749 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
4750 * configured for it. In the future, it could choose to temporarily disable
4751 * some outputs to free up a pipe for its use.
4752 *
4753 * \return crtc, or NULL if no pipes are available.
4754 */
4755
4756/* VESA 640x480x72Hz mode to set on the pipe */
4757static struct drm_display_mode load_detect_mode = {
4758 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4759 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4760};
4761
21d40d37 4762struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 4763 struct drm_connector *connector,
79e53945
JB
4764 struct drm_display_mode *mode,
4765 int *dpms_mode)
4766{
4767 struct intel_crtc *intel_crtc;
4768 struct drm_crtc *possible_crtc;
4769 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 4770 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
4771 struct drm_crtc *crtc = NULL;
4772 struct drm_device *dev = encoder->dev;
4773 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4774 struct drm_crtc_helper_funcs *crtc_funcs;
4775 int i = -1;
4776
4777 /*
4778 * Algorithm gets a little messy:
4779 * - if the connector already has an assigned crtc, use it (but make
4780 * sure it's on first)
4781 * - try to find the first unused crtc that can drive this connector,
4782 * and use that if we find one
4783 * - if there are no unused crtcs available, try to use the first
4784 * one we found that supports the connector
4785 */
4786
4787 /* See if we already have a CRTC for this connector */
4788 if (encoder->crtc) {
4789 crtc = encoder->crtc;
4790 /* Make sure the crtc and connector are running */
4791 intel_crtc = to_intel_crtc(crtc);
4792 *dpms_mode = intel_crtc->dpms_mode;
4793 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4794 crtc_funcs = crtc->helper_private;
4795 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4796 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4797 }
4798 return crtc;
4799 }
4800
4801 /* Find an unused one (if possible) */
4802 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4803 i++;
4804 if (!(encoder->possible_crtcs & (1 << i)))
4805 continue;
4806 if (!possible_crtc->enabled) {
4807 crtc = possible_crtc;
4808 break;
4809 }
4810 if (!supported_crtc)
4811 supported_crtc = possible_crtc;
4812 }
4813
4814 /*
4815 * If we didn't find an unused CRTC, don't use any.
4816 */
4817 if (!crtc) {
4818 return NULL;
4819 }
4820
4821 encoder->crtc = crtc;
c1c43977 4822 connector->encoder = encoder;
21d40d37 4823 intel_encoder->load_detect_temp = true;
79e53945
JB
4824
4825 intel_crtc = to_intel_crtc(crtc);
4826 *dpms_mode = intel_crtc->dpms_mode;
4827
4828 if (!crtc->enabled) {
4829 if (!mode)
4830 mode = &load_detect_mode;
3c4fdcfb 4831 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
4832 } else {
4833 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4834 crtc_funcs = crtc->helper_private;
4835 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4836 }
4837
4838 /* Add this connector to the crtc */
4839 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4840 encoder_funcs->commit(encoder);
4841 }
4842 /* let the connector get through one full cycle before testing */
9d0498a2 4843 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
4844
4845 return crtc;
4846}
4847
c1c43977
ZW
4848void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4849 struct drm_connector *connector, int dpms_mode)
79e53945 4850{
4ef69c7a 4851 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
4852 struct drm_device *dev = encoder->dev;
4853 struct drm_crtc *crtc = encoder->crtc;
4854 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4855 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4856
21d40d37 4857 if (intel_encoder->load_detect_temp) {
79e53945 4858 encoder->crtc = NULL;
c1c43977 4859 connector->encoder = NULL;
21d40d37 4860 intel_encoder->load_detect_temp = false;
79e53945
JB
4861 crtc->enabled = drm_helper_crtc_in_use(crtc);
4862 drm_helper_disable_unused_functions(dev);
4863 }
4864
c751ce4f 4865 /* Switch crtc and encoder back off if necessary */
79e53945
JB
4866 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4867 if (encoder->crtc == crtc)
4868 encoder_funcs->dpms(encoder, dpms_mode);
4869 crtc_funcs->dpms(crtc, dpms_mode);
4870 }
4871}
4872
4873/* Returns the clock of the currently programmed mode of the given pipe. */
4874static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4875{
4876 struct drm_i915_private *dev_priv = dev->dev_private;
4877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4878 int pipe = intel_crtc->pipe;
4879 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4880 u32 fp;
4881 intel_clock_t clock;
4882
4883 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4884 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4885 else
4886 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4887
4888 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
4889 if (IS_PINEVIEW(dev)) {
4890 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4891 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
4892 } else {
4893 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4894 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4895 }
4896
a6c45cf0 4897 if (!IS_GEN2(dev)) {
f2b115e6
AJ
4898 if (IS_PINEVIEW(dev))
4899 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4900 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
4901 else
4902 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
4903 DPLL_FPA01_P1_POST_DIV_SHIFT);
4904
4905 switch (dpll & DPLL_MODE_MASK) {
4906 case DPLLB_MODE_DAC_SERIAL:
4907 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4908 5 : 10;
4909 break;
4910 case DPLLB_MODE_LVDS:
4911 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4912 7 : 14;
4913 break;
4914 default:
28c97730 4915 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
4916 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4917 return 0;
4918 }
4919
4920 /* XXX: Handle the 100Mhz refclk */
2177832f 4921 intel_clock(dev, 96000, &clock);
79e53945
JB
4922 } else {
4923 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4924
4925 if (is_lvds) {
4926 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4927 DPLL_FPA01_P1_POST_DIV_SHIFT);
4928 clock.p2 = 14;
4929
4930 if ((dpll & PLL_REF_INPUT_MASK) ==
4931 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4932 /* XXX: might not be 66MHz */
2177832f 4933 intel_clock(dev, 66000, &clock);
79e53945 4934 } else
2177832f 4935 intel_clock(dev, 48000, &clock);
79e53945
JB
4936 } else {
4937 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4938 clock.p1 = 2;
4939 else {
4940 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4941 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4942 }
4943 if (dpll & PLL_P2_DIVIDE_BY_4)
4944 clock.p2 = 4;
4945 else
4946 clock.p2 = 2;
4947
2177832f 4948 intel_clock(dev, 48000, &clock);
79e53945
JB
4949 }
4950 }
4951
4952 /* XXX: It would be nice to validate the clocks, but we can't reuse
4953 * i830PllIsValid() because it relies on the xf86_config connector
4954 * configuration being accurate, which it isn't necessarily.
4955 */
4956
4957 return clock.dot;
4958}
4959
4960/** Returns the currently programmed mode of the given pipe. */
4961struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4962 struct drm_crtc *crtc)
4963{
4964 struct drm_i915_private *dev_priv = dev->dev_private;
4965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 int pipe = intel_crtc->pipe;
4967 struct drm_display_mode *mode;
4968 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4969 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4970 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4971 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4972
4973 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4974 if (!mode)
4975 return NULL;
4976
4977 mode->clock = intel_crtc_clock_get(dev, crtc);
4978 mode->hdisplay = (htot & 0xffff) + 1;
4979 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4980 mode->hsync_start = (hsync & 0xffff) + 1;
4981 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4982 mode->vdisplay = (vtot & 0xffff) + 1;
4983 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4984 mode->vsync_start = (vsync & 0xffff) + 1;
4985 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4986
4987 drm_mode_set_name(mode);
4988 drm_mode_set_crtcinfo(mode, 0);
4989
4990 return mode;
4991}
4992
652c393a
JB
4993#define GPU_IDLE_TIMEOUT 500 /* ms */
4994
4995/* When this timer fires, we've been idle for awhile */
4996static void intel_gpu_idle_timer(unsigned long arg)
4997{
4998 struct drm_device *dev = (struct drm_device *)arg;
4999 drm_i915_private_t *dev_priv = dev->dev_private;
5000
ff7ea4c0
CW
5001 if (!list_empty(&dev_priv->mm.active_list)) {
5002 /* Still processing requests, so just re-arm the timer. */
5003 mod_timer(&dev_priv->idle_timer, jiffies +
5004 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5005 return;
5006 }
652c393a 5007
ff7ea4c0 5008 dev_priv->busy = false;
01dfba93 5009 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5010}
5011
652c393a
JB
5012#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5013
5014static void intel_crtc_idle_timer(unsigned long arg)
5015{
5016 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5017 struct drm_crtc *crtc = &intel_crtc->base;
5018 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5019 struct intel_framebuffer *intel_fb;
652c393a 5020
ff7ea4c0
CW
5021 intel_fb = to_intel_framebuffer(crtc->fb);
5022 if (intel_fb && intel_fb->obj->active) {
5023 /* The framebuffer is still being accessed by the GPU. */
5024 mod_timer(&intel_crtc->idle_timer, jiffies +
5025 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5026 return;
5027 }
652c393a 5028
ff7ea4c0 5029 intel_crtc->busy = false;
01dfba93 5030 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5031}
5032
3dec0095 5033static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5034{
5035 struct drm_device *dev = crtc->dev;
5036 drm_i915_private_t *dev_priv = dev->dev_private;
5037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5038 int pipe = intel_crtc->pipe;
5039 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5040 int dpll = I915_READ(dpll_reg);
5041
bad720ff 5042 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5043 return;
5044
5045 if (!dev_priv->lvds_downclock_avail)
5046 return;
5047
5048 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5049 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5050
5051 /* Unlock panel regs */
4a655f04
JB
5052 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5053 PANEL_UNLOCK_REGS);
652c393a
JB
5054
5055 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5056 I915_WRITE(dpll_reg, dpll);
5057 dpll = I915_READ(dpll_reg);
9d0498a2 5058 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5059 dpll = I915_READ(dpll_reg);
5060 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5061 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5062
5063 /* ...and lock them again */
5064 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5065 }
5066
5067 /* Schedule downclock */
3dec0095
DV
5068 mod_timer(&intel_crtc->idle_timer, jiffies +
5069 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5070}
5071
5072static void intel_decrease_pllclock(struct drm_crtc *crtc)
5073{
5074 struct drm_device *dev = crtc->dev;
5075 drm_i915_private_t *dev_priv = dev->dev_private;
5076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5077 int pipe = intel_crtc->pipe;
5078 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5079 int dpll = I915_READ(dpll_reg);
5080
bad720ff 5081 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5082 return;
5083
5084 if (!dev_priv->lvds_downclock_avail)
5085 return;
5086
5087 /*
5088 * Since this is called by a timer, we should never get here in
5089 * the manual case.
5090 */
5091 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5092 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5093
5094 /* Unlock panel regs */
4a655f04
JB
5095 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5096 PANEL_UNLOCK_REGS);
652c393a
JB
5097
5098 dpll |= DISPLAY_RATE_SELECT_FPA1;
5099 I915_WRITE(dpll_reg, dpll);
5100 dpll = I915_READ(dpll_reg);
9d0498a2 5101 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5102 dpll = I915_READ(dpll_reg);
5103 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5104 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5105
5106 /* ...and lock them again */
5107 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5108 }
5109
5110}
5111
5112/**
5113 * intel_idle_update - adjust clocks for idleness
5114 * @work: work struct
5115 *
5116 * Either the GPU or display (or both) went idle. Check the busy status
5117 * here and adjust the CRTC and GPU clocks as necessary.
5118 */
5119static void intel_idle_update(struct work_struct *work)
5120{
5121 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5122 idle_work);
5123 struct drm_device *dev = dev_priv->dev;
5124 struct drm_crtc *crtc;
5125 struct intel_crtc *intel_crtc;
45ac22c8 5126 int enabled = 0;
652c393a
JB
5127
5128 if (!i915_powersave)
5129 return;
5130
5131 mutex_lock(&dev->struct_mutex);
5132
7648fa99
JB
5133 i915_update_gfx_val(dev_priv);
5134
652c393a
JB
5135 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5136 /* Skip inactive CRTCs */
5137 if (!crtc->fb)
5138 continue;
5139
45ac22c8 5140 enabled++;
652c393a
JB
5141 intel_crtc = to_intel_crtc(crtc);
5142 if (!intel_crtc->busy)
5143 intel_decrease_pllclock(crtc);
5144 }
5145
45ac22c8
LP
5146 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
5147 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
5148 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
5149 }
5150
652c393a
JB
5151 mutex_unlock(&dev->struct_mutex);
5152}
5153
5154/**
5155 * intel_mark_busy - mark the GPU and possibly the display busy
5156 * @dev: drm device
5157 * @obj: object we're operating on
5158 *
5159 * Callers can use this function to indicate that the GPU is busy processing
5160 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5161 * buffer), we'll also mark the display as busy, so we know to increase its
5162 * clock frequency.
5163 */
05394f39 5164void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5165{
5166 drm_i915_private_t *dev_priv = dev->dev_private;
5167 struct drm_crtc *crtc = NULL;
5168 struct intel_framebuffer *intel_fb;
5169 struct intel_crtc *intel_crtc;
5170
5e17ee74
ZW
5171 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5172 return;
5173
060e645a
LP
5174 if (!dev_priv->busy) {
5175 if (IS_I945G(dev) || IS_I945GM(dev)) {
5176 u32 fw_blc_self;
ee980b80 5177
060e645a
LP
5178 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5179 fw_blc_self = I915_READ(FW_BLC_SELF);
5180 fw_blc_self &= ~FW_BLC_SELF_EN;
5181 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5182 }
28cf798f 5183 dev_priv->busy = true;
060e645a 5184 } else
28cf798f
CW
5185 mod_timer(&dev_priv->idle_timer, jiffies +
5186 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5187
5188 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5189 if (!crtc->fb)
5190 continue;
5191
5192 intel_crtc = to_intel_crtc(crtc);
5193 intel_fb = to_intel_framebuffer(crtc->fb);
5194 if (intel_fb->obj == obj) {
5195 if (!intel_crtc->busy) {
060e645a
LP
5196 if (IS_I945G(dev) || IS_I945GM(dev)) {
5197 u32 fw_blc_self;
5198
5199 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5200 fw_blc_self = I915_READ(FW_BLC_SELF);
5201 fw_blc_self &= ~FW_BLC_SELF_EN;
5202 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5203 }
652c393a 5204 /* Non-busy -> busy, upclock */
3dec0095 5205 intel_increase_pllclock(crtc);
652c393a
JB
5206 intel_crtc->busy = true;
5207 } else {
5208 /* Busy -> busy, put off timer */
5209 mod_timer(&intel_crtc->idle_timer, jiffies +
5210 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5211 }
5212 }
5213 }
5214}
5215
79e53945
JB
5216static void intel_crtc_destroy(struct drm_crtc *crtc)
5217{
5218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5219 struct drm_device *dev = crtc->dev;
5220 struct intel_unpin_work *work;
5221 unsigned long flags;
5222
5223 spin_lock_irqsave(&dev->event_lock, flags);
5224 work = intel_crtc->unpin_work;
5225 intel_crtc->unpin_work = NULL;
5226 spin_unlock_irqrestore(&dev->event_lock, flags);
5227
5228 if (work) {
5229 cancel_work_sync(&work->work);
5230 kfree(work);
5231 }
79e53945
JB
5232
5233 drm_crtc_cleanup(crtc);
67e77c5a 5234
79e53945
JB
5235 kfree(intel_crtc);
5236}
5237
6b95a207
KH
5238static void intel_unpin_work_fn(struct work_struct *__work)
5239{
5240 struct intel_unpin_work *work =
5241 container_of(__work, struct intel_unpin_work, work);
5242
5243 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5244 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5245 drm_gem_object_unreference(&work->pending_flip_obj->base);
5246 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5247
6b95a207
KH
5248 mutex_unlock(&work->dev->struct_mutex);
5249 kfree(work);
5250}
5251
1afe3e9d 5252static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5253 struct drm_crtc *crtc)
6b95a207
KH
5254{
5255 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5257 struct intel_unpin_work *work;
05394f39 5258 struct drm_i915_gem_object *obj;
6b95a207 5259 struct drm_pending_vblank_event *e;
49b14a5c 5260 struct timeval tnow, tvbl;
6b95a207
KH
5261 unsigned long flags;
5262
5263 /* Ignore early vblank irqs */
5264 if (intel_crtc == NULL)
5265 return;
5266
49b14a5c
MK
5267 do_gettimeofday(&tnow);
5268
6b95a207
KH
5269 spin_lock_irqsave(&dev->event_lock, flags);
5270 work = intel_crtc->unpin_work;
5271 if (work == NULL || !work->pending) {
5272 spin_unlock_irqrestore(&dev->event_lock, flags);
5273 return;
5274 }
5275
5276 intel_crtc->unpin_work = NULL;
6b95a207
KH
5277
5278 if (work->event) {
5279 e = work->event;
49b14a5c 5280 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5281
5282 /* Called before vblank count and timestamps have
5283 * been updated for the vblank interval of flip
5284 * completion? Need to increment vblank count and
5285 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5286 * to account for this. We assume this happened if we
5287 * get called over 0.9 frame durations after the last
5288 * timestamped vblank.
5289 *
5290 * This calculation can not be used with vrefresh rates
5291 * below 5Hz (10Hz to be on the safe side) without
5292 * promoting to 64 integers.
0af7e4df 5293 */
49b14a5c
MK
5294 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5295 9 * crtc->framedur_ns) {
0af7e4df 5296 e->event.sequence++;
49b14a5c
MK
5297 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5298 crtc->framedur_ns);
0af7e4df
MK
5299 }
5300
49b14a5c
MK
5301 e->event.tv_sec = tvbl.tv_sec;
5302 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5303
6b95a207
KH
5304 list_add_tail(&e->base.link,
5305 &e->base.file_priv->event_list);
5306 wake_up_interruptible(&e->base.file_priv->event_wait);
5307 }
5308
0af7e4df
MK
5309 drm_vblank_put(dev, intel_crtc->pipe);
5310
6b95a207
KH
5311 spin_unlock_irqrestore(&dev->event_lock, flags);
5312
05394f39 5313 obj = work->old_fb_obj;
d9e86c0e 5314
e59f2bac 5315 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
5316 &obj->pending_flip.counter);
5317 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 5318 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 5319
6b95a207 5320 schedule_work(&work->work);
e5510fac
JB
5321
5322 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5323}
5324
1afe3e9d
JB
5325void intel_finish_page_flip(struct drm_device *dev, int pipe)
5326{
5327 drm_i915_private_t *dev_priv = dev->dev_private;
5328 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5329
49b14a5c 5330 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5331}
5332
5333void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5334{
5335 drm_i915_private_t *dev_priv = dev->dev_private;
5336 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5337
49b14a5c 5338 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5339}
5340
6b95a207
KH
5341void intel_prepare_page_flip(struct drm_device *dev, int plane)
5342{
5343 drm_i915_private_t *dev_priv = dev->dev_private;
5344 struct intel_crtc *intel_crtc =
5345 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5346 unsigned long flags;
5347
5348 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5349 if (intel_crtc->unpin_work) {
4e5359cd
SF
5350 if ((++intel_crtc->unpin_work->pending) > 1)
5351 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5352 } else {
5353 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5354 }
6b95a207
KH
5355 spin_unlock_irqrestore(&dev->event_lock, flags);
5356}
5357
5358static int intel_crtc_page_flip(struct drm_crtc *crtc,
5359 struct drm_framebuffer *fb,
5360 struct drm_pending_vblank_event *event)
5361{
5362 struct drm_device *dev = crtc->dev;
5363 struct drm_i915_private *dev_priv = dev->dev_private;
5364 struct intel_framebuffer *intel_fb;
05394f39 5365 struct drm_i915_gem_object *obj;
6b95a207
KH
5366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5367 struct intel_unpin_work *work;
be9a3dbf 5368 unsigned long flags, offset;
52e68630 5369 int pipe = intel_crtc->pipe;
20f0cd55 5370 u32 pf, pipesrc;
52e68630 5371 int ret;
6b95a207
KH
5372
5373 work = kzalloc(sizeof *work, GFP_KERNEL);
5374 if (work == NULL)
5375 return -ENOMEM;
5376
6b95a207
KH
5377 work->event = event;
5378 work->dev = crtc->dev;
5379 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5380 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5381 INIT_WORK(&work->work, intel_unpin_work_fn);
5382
5383 /* We borrow the event spin lock for protecting unpin_work */
5384 spin_lock_irqsave(&dev->event_lock, flags);
5385 if (intel_crtc->unpin_work) {
5386 spin_unlock_irqrestore(&dev->event_lock, flags);
5387 kfree(work);
468f0b44
CW
5388
5389 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5390 return -EBUSY;
5391 }
5392 intel_crtc->unpin_work = work;
5393 spin_unlock_irqrestore(&dev->event_lock, flags);
5394
5395 intel_fb = to_intel_framebuffer(fb);
5396 obj = intel_fb->obj;
5397
468f0b44 5398 mutex_lock(&dev->struct_mutex);
1ec14ad3 5399 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
5400 if (ret)
5401 goto cleanup_work;
6b95a207 5402
75dfca80 5403 /* Reference the objects for the scheduled work. */
05394f39
CW
5404 drm_gem_object_reference(&work->old_fb_obj->base);
5405 drm_gem_object_reference(&obj->base);
6b95a207
KH
5406
5407 crtc->fb = fb;
96b099fd
CW
5408
5409 ret = drm_vblank_get(dev, intel_crtc->pipe);
5410 if (ret)
5411 goto cleanup_objs;
5412
c7f9f9a8
CW
5413 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5414 u32 flip_mask;
48b956c5 5415
c7f9f9a8
CW
5416 /* Can't queue multiple flips, so wait for the previous
5417 * one to finish before executing the next.
5418 */
e1f99ce6
CW
5419 ret = BEGIN_LP_RING(2);
5420 if (ret)
5421 goto cleanup_objs;
5422
c7f9f9a8
CW
5423 if (intel_crtc->plane)
5424 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5425 else
5426 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5427 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5428 OUT_RING(MI_NOOP);
6146b3d6
DV
5429 ADVANCE_LP_RING();
5430 }
83f7fd05 5431
e1f99ce6 5432 work->pending_flip_obj = obj;
e1f99ce6 5433
4e5359cd
SF
5434 work->enable_stall_check = true;
5435
be9a3dbf 5436 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 5437 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 5438
e1f99ce6
CW
5439 ret = BEGIN_LP_RING(4);
5440 if (ret)
5441 goto cleanup_objs;
5442
5443 /* Block clients from rendering to the new back buffer until
5444 * the flip occurs and the object is no longer visible.
5445 */
05394f39 5446 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
5447
5448 switch (INTEL_INFO(dev)->gen) {
52e68630 5449 case 2:
1afe3e9d
JB
5450 OUT_RING(MI_DISPLAY_FLIP |
5451 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5452 OUT_RING(fb->pitch);
05394f39 5453 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
5454 OUT_RING(MI_NOOP);
5455 break;
5456
5457 case 3:
1afe3e9d
JB
5458 OUT_RING(MI_DISPLAY_FLIP_I915 |
5459 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5460 OUT_RING(fb->pitch);
05394f39 5461 OUT_RING(obj->gtt_offset + offset);
22fd0fab 5462 OUT_RING(MI_NOOP);
52e68630
CW
5463 break;
5464
5465 case 4:
5466 case 5:
5467 /* i965+ uses the linear or tiled offsets from the
5468 * Display Registers (which do not change across a page-flip)
5469 * so we need only reprogram the base address.
5470 */
69d0b96c
DV
5471 OUT_RING(MI_DISPLAY_FLIP |
5472 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5473 OUT_RING(fb->pitch);
05394f39 5474 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
5475
5476 /* XXX Enabling the panel-fitter across page-flip is so far
5477 * untested on non-native modes, so ignore it for now.
5478 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5479 */
5480 pf = 0;
5481 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5482 OUT_RING(pf | pipesrc);
5483 break;
5484
5485 case 6:
5486 OUT_RING(MI_DISPLAY_FLIP |
5487 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
5488 OUT_RING(fb->pitch | obj->tiling_mode);
5489 OUT_RING(obj->gtt_offset);
52e68630
CW
5490
5491 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5492 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5493 OUT_RING(pf | pipesrc);
5494 break;
22fd0fab 5495 }
6b95a207
KH
5496 ADVANCE_LP_RING();
5497
5498 mutex_unlock(&dev->struct_mutex);
5499
e5510fac
JB
5500 trace_i915_flip_request(intel_crtc->plane, obj);
5501
6b95a207 5502 return 0;
96b099fd
CW
5503
5504cleanup_objs:
05394f39
CW
5505 drm_gem_object_unreference(&work->old_fb_obj->base);
5506 drm_gem_object_unreference(&obj->base);
96b099fd
CW
5507cleanup_work:
5508 mutex_unlock(&dev->struct_mutex);
5509
5510 spin_lock_irqsave(&dev->event_lock, flags);
5511 intel_crtc->unpin_work = NULL;
5512 spin_unlock_irqrestore(&dev->event_lock, flags);
5513
5514 kfree(work);
5515
5516 return ret;
6b95a207
KH
5517}
5518
7e7d76c3 5519static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
5520 .dpms = intel_crtc_dpms,
5521 .mode_fixup = intel_crtc_mode_fixup,
5522 .mode_set = intel_crtc_mode_set,
5523 .mode_set_base = intel_pipe_set_base,
81255565 5524 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 5525 .load_lut = intel_crtc_load_lut,
cdd59983 5526 .disable = intel_crtc_disable,
79e53945
JB
5527};
5528
5529static const struct drm_crtc_funcs intel_crtc_funcs = {
5530 .cursor_set = intel_crtc_cursor_set,
5531 .cursor_move = intel_crtc_cursor_move,
5532 .gamma_set = intel_crtc_gamma_set,
5533 .set_config = drm_crtc_helper_set_config,
5534 .destroy = intel_crtc_destroy,
6b95a207 5535 .page_flip = intel_crtc_page_flip,
79e53945
JB
5536};
5537
47f1c6c9
CW
5538static void intel_sanitize_modesetting(struct drm_device *dev,
5539 int pipe, int plane)
5540{
5541 struct drm_i915_private *dev_priv = dev->dev_private;
5542 u32 reg, val;
5543
5544 if (HAS_PCH_SPLIT(dev))
5545 return;
5546
5547 /* Who knows what state these registers were left in by the BIOS or
5548 * grub?
5549 *
5550 * If we leave the registers in a conflicting state (e.g. with the
5551 * display plane reading from the other pipe than the one we intend
5552 * to use) then when we attempt to teardown the active mode, we will
5553 * not disable the pipes and planes in the correct order -- leaving
5554 * a plane reading from a disabled pipe and possibly leading to
5555 * undefined behaviour.
5556 */
5557
5558 reg = DSPCNTR(plane);
5559 val = I915_READ(reg);
5560
5561 if ((val & DISPLAY_PLANE_ENABLE) == 0)
5562 return;
5563 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
5564 return;
5565
5566 /* This display plane is active and attached to the other CPU pipe. */
5567 pipe = !pipe;
5568
5569 /* Disable the plane and wait for it to stop reading from the pipe. */
5570 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
5571 intel_flush_display_plane(dev, plane);
5572
5573 if (IS_GEN2(dev))
5574 intel_wait_for_vblank(dev, pipe);
5575
5576 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
5577 return;
5578
5579 /* Switch off the pipe. */
5580 reg = PIPECONF(pipe);
5581 val = I915_READ(reg);
5582 if (val & PIPECONF_ENABLE) {
5583 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
5584 intel_wait_for_pipe_off(dev, pipe);
5585 }
5586}
79e53945 5587
b358d0a6 5588static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 5589{
22fd0fab 5590 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
5591 struct intel_crtc *intel_crtc;
5592 int i;
5593
5594 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5595 if (intel_crtc == NULL)
5596 return;
5597
5598 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5599
5600 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
5601 for (i = 0; i < 256; i++) {
5602 intel_crtc->lut_r[i] = i;
5603 intel_crtc->lut_g[i] = i;
5604 intel_crtc->lut_b[i] = i;
5605 }
5606
80824003
JB
5607 /* Swap pipes & planes for FBC on pre-965 */
5608 intel_crtc->pipe = pipe;
5609 intel_crtc->plane = pipe;
e2e767ab 5610 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 5611 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 5612 intel_crtc->plane = !pipe;
80824003
JB
5613 }
5614
22fd0fab
JB
5615 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5616 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5617 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5618 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5619
79e53945 5620 intel_crtc->cursor_addr = 0;
032d2a0d 5621 intel_crtc->dpms_mode = -1;
e65d9305 5622 intel_crtc->active = true; /* force the pipe off on setup_init_config */
7e7d76c3
JB
5623
5624 if (HAS_PCH_SPLIT(dev)) {
5625 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5626 intel_helper_funcs.commit = ironlake_crtc_commit;
5627 } else {
5628 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5629 intel_helper_funcs.commit = i9xx_crtc_commit;
5630 }
5631
79e53945
JB
5632 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5633
652c393a
JB
5634 intel_crtc->busy = false;
5635
5636 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5637 (unsigned long)intel_crtc);
47f1c6c9
CW
5638
5639 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
5640}
5641
08d7b3d1 5642int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 5643 struct drm_file *file)
08d7b3d1
CW
5644{
5645 drm_i915_private_t *dev_priv = dev->dev_private;
5646 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
5647 struct drm_mode_object *drmmode_obj;
5648 struct intel_crtc *crtc;
08d7b3d1
CW
5649
5650 if (!dev_priv) {
5651 DRM_ERROR("called with no initialization\n");
5652 return -EINVAL;
5653 }
5654
c05422d5
DV
5655 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5656 DRM_MODE_OBJECT_CRTC);
08d7b3d1 5657
c05422d5 5658 if (!drmmode_obj) {
08d7b3d1
CW
5659 DRM_ERROR("no such CRTC id\n");
5660 return -EINVAL;
5661 }
5662
c05422d5
DV
5663 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5664 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 5665
c05422d5 5666 return 0;
08d7b3d1
CW
5667}
5668
c5e4df33 5669static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 5670{
4ef69c7a 5671 struct intel_encoder *encoder;
79e53945 5672 int index_mask = 0;
79e53945
JB
5673 int entry = 0;
5674
4ef69c7a
CW
5675 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5676 if (type_mask & encoder->clone_mask)
79e53945
JB
5677 index_mask |= (1 << entry);
5678 entry++;
5679 }
4ef69c7a 5680
79e53945
JB
5681 return index_mask;
5682}
5683
4d302442
CW
5684static bool has_edp_a(struct drm_device *dev)
5685{
5686 struct drm_i915_private *dev_priv = dev->dev_private;
5687
5688 if (!IS_MOBILE(dev))
5689 return false;
5690
5691 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
5692 return false;
5693
5694 if (IS_GEN5(dev) &&
5695 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
5696 return false;
5697
5698 return true;
5699}
5700
79e53945
JB
5701static void intel_setup_outputs(struct drm_device *dev)
5702{
725e30ad 5703 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 5704 struct intel_encoder *encoder;
cb0953d7 5705 bool dpd_is_edp = false;
c5d1b51d 5706 bool has_lvds = false;
79e53945 5707
541998a1 5708 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
5709 has_lvds = intel_lvds_init(dev);
5710 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
5711 /* disable the panel fitter on everything but LVDS */
5712 I915_WRITE(PFIT_CONTROL, 0);
5713 }
79e53945 5714
bad720ff 5715 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 5716 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 5717
4d302442 5718 if (has_edp_a(dev))
32f9d658
ZW
5719 intel_dp_init(dev, DP_A);
5720
cb0953d7
AJ
5721 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5722 intel_dp_init(dev, PCH_DP_D);
5723 }
5724
5725 intel_crt_init(dev);
5726
5727 if (HAS_PCH_SPLIT(dev)) {
5728 int found;
5729
30ad48b7 5730 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
5731 /* PCH SDVOB multiplex with HDMIB */
5732 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
5733 if (!found)
5734 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
5735 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5736 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
5737 }
5738
5739 if (I915_READ(HDMIC) & PORT_DETECTED)
5740 intel_hdmi_init(dev, HDMIC);
5741
5742 if (I915_READ(HDMID) & PORT_DETECTED)
5743 intel_hdmi_init(dev, HDMID);
5744
5eb08b69
ZW
5745 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5746 intel_dp_init(dev, PCH_DP_C);
5747
cb0953d7 5748 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
5749 intel_dp_init(dev, PCH_DP_D);
5750
103a196f 5751 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 5752 bool found = false;
7d57382e 5753
725e30ad 5754 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 5755 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 5756 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
5757 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5758 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 5759 intel_hdmi_init(dev, SDVOB);
b01f2c3a 5760 }
27185ae1 5761
b01f2c3a
JB
5762 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5763 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 5764 intel_dp_init(dev, DP_B);
b01f2c3a 5765 }
725e30ad 5766 }
13520b05
KH
5767
5768 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 5769
b01f2c3a
JB
5770 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5771 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 5772 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 5773 }
27185ae1
ML
5774
5775 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5776
b01f2c3a
JB
5777 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5778 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 5779 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
5780 }
5781 if (SUPPORTS_INTEGRATED_DP(dev)) {
5782 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 5783 intel_dp_init(dev, DP_C);
b01f2c3a 5784 }
725e30ad 5785 }
27185ae1 5786
b01f2c3a
JB
5787 if (SUPPORTS_INTEGRATED_DP(dev) &&
5788 (I915_READ(DP_D) & DP_DETECTED)) {
5789 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 5790 intel_dp_init(dev, DP_D);
b01f2c3a 5791 }
bad720ff 5792 } else if (IS_GEN2(dev))
79e53945
JB
5793 intel_dvo_init(dev);
5794
103a196f 5795 if (SUPPORTS_TV(dev))
79e53945
JB
5796 intel_tv_init(dev);
5797
4ef69c7a
CW
5798 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5799 encoder->base.possible_crtcs = encoder->crtc_mask;
5800 encoder->base.possible_clones =
5801 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 5802 }
47356eb6
CW
5803
5804 intel_panel_setup_backlight(dev);
79e53945
JB
5805}
5806
5807static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5808{
5809 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
5810
5811 drm_framebuffer_cleanup(fb);
05394f39 5812 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
5813
5814 kfree(intel_fb);
5815}
5816
5817static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 5818 struct drm_file *file,
79e53945
JB
5819 unsigned int *handle)
5820{
5821 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 5822 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 5823
05394f39 5824 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
5825}
5826
5827static const struct drm_framebuffer_funcs intel_fb_funcs = {
5828 .destroy = intel_user_framebuffer_destroy,
5829 .create_handle = intel_user_framebuffer_create_handle,
5830};
5831
38651674
DA
5832int intel_framebuffer_init(struct drm_device *dev,
5833 struct intel_framebuffer *intel_fb,
5834 struct drm_mode_fb_cmd *mode_cmd,
05394f39 5835 struct drm_i915_gem_object *obj)
79e53945 5836{
79e53945
JB
5837 int ret;
5838
05394f39 5839 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
5840 return -EINVAL;
5841
5842 if (mode_cmd->pitch & 63)
5843 return -EINVAL;
5844
5845 switch (mode_cmd->bpp) {
5846 case 8:
5847 case 16:
5848 case 24:
5849 case 32:
5850 break;
5851 default:
5852 return -EINVAL;
5853 }
5854
79e53945
JB
5855 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5856 if (ret) {
5857 DRM_ERROR("framebuffer init failed %d\n", ret);
5858 return ret;
5859 }
5860
5861 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 5862 intel_fb->obj = obj;
79e53945
JB
5863 return 0;
5864}
5865
79e53945
JB
5866static struct drm_framebuffer *
5867intel_user_framebuffer_create(struct drm_device *dev,
5868 struct drm_file *filp,
5869 struct drm_mode_fb_cmd *mode_cmd)
5870{
05394f39 5871 struct drm_i915_gem_object *obj;
38651674 5872 struct intel_framebuffer *intel_fb;
79e53945
JB
5873 int ret;
5874
05394f39 5875 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 5876 if (!obj)
cce13ff7 5877 return ERR_PTR(-ENOENT);
79e53945 5878
38651674
DA
5879 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5880 if (!intel_fb)
cce13ff7 5881 return ERR_PTR(-ENOMEM);
38651674 5882
05394f39 5883 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 5884 if (ret) {
05394f39 5885 drm_gem_object_unreference_unlocked(&obj->base);
38651674 5886 kfree(intel_fb);
cce13ff7 5887 return ERR_PTR(ret);
79e53945
JB
5888 }
5889
38651674 5890 return &intel_fb->base;
79e53945
JB
5891}
5892
79e53945 5893static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 5894 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 5895 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
5896};
5897
05394f39 5898static struct drm_i915_gem_object *
aa40d6bb 5899intel_alloc_context_page(struct drm_device *dev)
9ea8d059 5900{
05394f39 5901 struct drm_i915_gem_object *ctx;
9ea8d059
CW
5902 int ret;
5903
aa40d6bb
ZN
5904 ctx = i915_gem_alloc_object(dev, 4096);
5905 if (!ctx) {
9ea8d059
CW
5906 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5907 return NULL;
5908 }
5909
5910 mutex_lock(&dev->struct_mutex);
75e9e915 5911 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
5912 if (ret) {
5913 DRM_ERROR("failed to pin power context: %d\n", ret);
5914 goto err_unref;
5915 }
5916
aa40d6bb 5917 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
5918 if (ret) {
5919 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5920 goto err_unpin;
5921 }
5922 mutex_unlock(&dev->struct_mutex);
5923
aa40d6bb 5924 return ctx;
9ea8d059
CW
5925
5926err_unpin:
aa40d6bb 5927 i915_gem_object_unpin(ctx);
9ea8d059 5928err_unref:
05394f39 5929 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
5930 mutex_unlock(&dev->struct_mutex);
5931 return NULL;
5932}
5933
7648fa99
JB
5934bool ironlake_set_drps(struct drm_device *dev, u8 val)
5935{
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 u16 rgvswctl;
5938
5939 rgvswctl = I915_READ16(MEMSWCTL);
5940 if (rgvswctl & MEMCTL_CMD_STS) {
5941 DRM_DEBUG("gpu busy, RCS change rejected\n");
5942 return false; /* still busy with another command */
5943 }
5944
5945 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5946 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5947 I915_WRITE16(MEMSWCTL, rgvswctl);
5948 POSTING_READ16(MEMSWCTL);
5949
5950 rgvswctl |= MEMCTL_CMD_STS;
5951 I915_WRITE16(MEMSWCTL, rgvswctl);
5952
5953 return true;
5954}
5955
f97108d1
JB
5956void ironlake_enable_drps(struct drm_device *dev)
5957{
5958 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5959 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 5960 u8 fmax, fmin, fstart, vstart;
f97108d1 5961
ea056c14
JB
5962 /* Enable temp reporting */
5963 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5964 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5965
f97108d1
JB
5966 /* 100ms RC evaluation intervals */
5967 I915_WRITE(RCUPEI, 100000);
5968 I915_WRITE(RCDNEI, 100000);
5969
5970 /* Set max/min thresholds to 90ms and 80ms respectively */
5971 I915_WRITE(RCBMAXAVG, 90000);
5972 I915_WRITE(RCBMINAVG, 80000);
5973
5974 I915_WRITE(MEMIHYST, 1);
5975
5976 /* Set up min, max, and cur for interrupt handling */
5977 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5978 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5979 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5980 MEMMODE_FSTART_SHIFT;
7648fa99 5981
f97108d1
JB
5982 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5983 PXVFREQ_PX_SHIFT;
5984
80dbf4b7 5985 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
5986 dev_priv->fstart = fstart;
5987
80dbf4b7 5988 dev_priv->max_delay = fstart;
f97108d1
JB
5989 dev_priv->min_delay = fmin;
5990 dev_priv->cur_delay = fstart;
5991
80dbf4b7
JB
5992 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5993 fmax, fmin, fstart);
7648fa99 5994
f97108d1
JB
5995 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5996
5997 /*
5998 * Interrupts will be enabled in ironlake_irq_postinstall
5999 */
6000
6001 I915_WRITE(VIDSTART, vstart);
6002 POSTING_READ(VIDSTART);
6003
6004 rgvmodectl |= MEMMODE_SWMODE_EN;
6005 I915_WRITE(MEMMODECTL, rgvmodectl);
6006
481b6af3 6007 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6008 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6009 msleep(1);
6010
7648fa99 6011 ironlake_set_drps(dev, fstart);
f97108d1 6012
7648fa99
JB
6013 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6014 I915_READ(0x112e0);
6015 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6016 dev_priv->last_count2 = I915_READ(0x112f4);
6017 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6018}
6019
6020void ironlake_disable_drps(struct drm_device *dev)
6021{
6022 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6023 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6024
6025 /* Ack interrupts, disable EFC interrupt */
6026 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6027 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6028 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6029 I915_WRITE(DEIIR, DE_PCU_EVENT);
6030 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6031
6032 /* Go back to the starting frequency */
7648fa99 6033 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6034 msleep(1);
6035 rgvswctl |= MEMCTL_CMD_STS;
6036 I915_WRITE(MEMSWCTL, rgvswctl);
6037 msleep(1);
6038
6039}
6040
3b8d8d91
JB
6041void gen6_set_rps(struct drm_device *dev, u8 val)
6042{
6043 struct drm_i915_private *dev_priv = dev->dev_private;
6044 u32 swreq;
6045
6046 swreq = (val & 0x3ff) << 25;
6047 I915_WRITE(GEN6_RPNSWREQ, swreq);
6048}
6049
6050void gen6_disable_rps(struct drm_device *dev)
6051{
6052 struct drm_i915_private *dev_priv = dev->dev_private;
6053
6054 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6055 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6056 I915_WRITE(GEN6_PMIER, 0);
6057 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6058}
6059
7648fa99
JB
6060static unsigned long intel_pxfreq(u32 vidfreq)
6061{
6062 unsigned long freq;
6063 int div = (vidfreq & 0x3f0000) >> 16;
6064 int post = (vidfreq & 0x3000) >> 12;
6065 int pre = (vidfreq & 0x7);
6066
6067 if (!pre)
6068 return 0;
6069
6070 freq = ((div * 133333) / ((1<<post) * pre));
6071
6072 return freq;
6073}
6074
6075void intel_init_emon(struct drm_device *dev)
6076{
6077 struct drm_i915_private *dev_priv = dev->dev_private;
6078 u32 lcfuse;
6079 u8 pxw[16];
6080 int i;
6081
6082 /* Disable to program */
6083 I915_WRITE(ECR, 0);
6084 POSTING_READ(ECR);
6085
6086 /* Program energy weights for various events */
6087 I915_WRITE(SDEW, 0x15040d00);
6088 I915_WRITE(CSIEW0, 0x007f0000);
6089 I915_WRITE(CSIEW1, 0x1e220004);
6090 I915_WRITE(CSIEW2, 0x04000004);
6091
6092 for (i = 0; i < 5; i++)
6093 I915_WRITE(PEW + (i * 4), 0);
6094 for (i = 0; i < 3; i++)
6095 I915_WRITE(DEW + (i * 4), 0);
6096
6097 /* Program P-state weights to account for frequency power adjustment */
6098 for (i = 0; i < 16; i++) {
6099 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6100 unsigned long freq = intel_pxfreq(pxvidfreq);
6101 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6102 PXVFREQ_PX_SHIFT;
6103 unsigned long val;
6104
6105 val = vid * vid;
6106 val *= (freq / 1000);
6107 val *= 255;
6108 val /= (127*127*900);
6109 if (val > 0xff)
6110 DRM_ERROR("bad pxval: %ld\n", val);
6111 pxw[i] = val;
6112 }
6113 /* Render standby states get 0 weight */
6114 pxw[14] = 0;
6115 pxw[15] = 0;
6116
6117 for (i = 0; i < 4; i++) {
6118 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6119 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6120 I915_WRITE(PXW + (i * 4), val);
6121 }
6122
6123 /* Adjust magic regs to magic values (more experimental results) */
6124 I915_WRITE(OGW0, 0);
6125 I915_WRITE(OGW1, 0);
6126 I915_WRITE(EG0, 0x00007f00);
6127 I915_WRITE(EG1, 0x0000000e);
6128 I915_WRITE(EG2, 0x000e0000);
6129 I915_WRITE(EG3, 0x68000300);
6130 I915_WRITE(EG4, 0x42000000);
6131 I915_WRITE(EG5, 0x00140031);
6132 I915_WRITE(EG6, 0);
6133 I915_WRITE(EG7, 0);
6134
6135 for (i = 0; i < 8; i++)
6136 I915_WRITE(PXWL + (i * 4), 0);
6137
6138 /* Enable PMON + select events */
6139 I915_WRITE(ECR, 0x80000019);
6140
6141 lcfuse = I915_READ(LCFUSE02);
6142
6143 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6144}
6145
3b8d8d91 6146void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6147{
a6044e23
JB
6148 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6149 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6150 u32 pcu_mbox;
6151 int cur_freq, min_freq, max_freq;
8fd26859
CW
6152 int i;
6153
6154 /* Here begins a magic sequence of register writes to enable
6155 * auto-downclocking.
6156 *
6157 * Perhaps there might be some value in exposing these to
6158 * userspace...
6159 */
6160 I915_WRITE(GEN6_RC_STATE, 0);
6161 __gen6_force_wake_get(dev_priv);
6162
3b8d8d91 6163 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6164 I915_WRITE(GEN6_RC_CONTROL, 0);
6165
6166 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6167 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6168 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6169 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6170 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6171
6172 for (i = 0; i < I915_NUM_RINGS; i++)
6173 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6174
6175 I915_WRITE(GEN6_RC_SLEEP, 0);
6176 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6177 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6178 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6179 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6180
6181 I915_WRITE(GEN6_RC_CONTROL,
6182 GEN6_RC_CTL_RC6p_ENABLE |
6183 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6184 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6185 GEN6_RC_CTL_HW_ENABLE);
6186
3b8d8d91 6187 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6188 GEN6_FREQUENCY(10) |
6189 GEN6_OFFSET(0) |
6190 GEN6_AGGRESSIVE_TURBO);
6191 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6192 GEN6_FREQUENCY(12));
6193
6194 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6195 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6196 18 << 24 |
6197 6 << 16);
6198 I915_WRITE(GEN6_RP_UP_THRESHOLD, 90000);
6199 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 100000);
6200 I915_WRITE(GEN6_RP_UP_EI, 100000);
6201 I915_WRITE(GEN6_RP_DOWN_EI, 300000);
6202 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6203 I915_WRITE(GEN6_RP_CONTROL,
6204 GEN6_RP_MEDIA_TURBO |
6205 GEN6_RP_USE_NORMAL_FREQ |
6206 GEN6_RP_MEDIA_IS_GFX |
6207 GEN6_RP_ENABLE |
6208 GEN6_RP_UP_BUSY_MAX |
6209 GEN6_RP_DOWN_BUSY_MIN);
6210
6211 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6212 500))
6213 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6214
6215 I915_WRITE(GEN6_PCODE_DATA, 0);
6216 I915_WRITE(GEN6_PCODE_MAILBOX,
6217 GEN6_PCODE_READY |
6218 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6219 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6220 500))
6221 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6222
a6044e23
JB
6223 min_freq = (rp_state_cap & 0xff0000) >> 16;
6224 max_freq = rp_state_cap & 0xff;
6225 cur_freq = (gt_perf_status & 0xff00) >> 8;
6226
6227 /* Check for overclock support */
6228 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6229 500))
6230 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6231 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6232 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6233 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6234 500))
6235 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6236 if (pcu_mbox & (1<<31)) { /* OC supported */
6237 max_freq = pcu_mbox & 0xff;
6238 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6239 }
6240
6241 /* In units of 100MHz */
6242 dev_priv->max_delay = max_freq;
6243 dev_priv->min_delay = min_freq;
6244 dev_priv->cur_delay = cur_freq;
6245
8fd26859
CW
6246 /* requires MSI enabled */
6247 I915_WRITE(GEN6_PMIER,
6248 GEN6_PM_MBOX_EVENT |
6249 GEN6_PM_THERMAL_EVENT |
6250 GEN6_PM_RP_DOWN_TIMEOUT |
6251 GEN6_PM_RP_UP_THRESHOLD |
6252 GEN6_PM_RP_DOWN_THRESHOLD |
6253 GEN6_PM_RP_UP_EI_EXPIRED |
6254 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6255 I915_WRITE(GEN6_PMIMR, 0);
6256 /* enable all PM interrupts */
6257 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6258
6259 __gen6_force_wake_put(dev_priv);
6260}
6261
0cdab21f 6262void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6263{
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265
6266 /*
6267 * Disable clock gating reported to work incorrectly according to the
6268 * specs, but enable as much else as we can.
6269 */
bad720ff 6270 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6271 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6272
f00a3ddf 6273 if (IS_GEN5(dev)) {
8956c8bb
EA
6274 /* Required for FBC */
6275 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
6276 /* Required for CxSR */
6277 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6278
6279 I915_WRITE(PCH_3DCGDIS0,
6280 MARIUNIT_CLOCK_GATE_DISABLE |
6281 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6282 I915_WRITE(PCH_3DCGDIS1,
6283 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6284 }
6285
6286 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6287
382b0936
JB
6288 /*
6289 * On Ibex Peak and Cougar Point, we need to disable clock
6290 * gating for the panel power sequencer or it will fail to
6291 * start up when no ports are active.
6292 */
6293 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6294
7f8a8569
ZW
6295 /*
6296 * According to the spec the following bits should be set in
6297 * order to enable memory self-refresh
6298 * The bit 22/21 of 0x42004
6299 * The bit 5 of 0x42020
6300 * The bit 15 of 0x45000
6301 */
f00a3ddf 6302 if (IS_GEN5(dev)) {
7f8a8569
ZW
6303 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6304 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6305 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6306 I915_WRITE(ILK_DSPCLK_GATE,
6307 (I915_READ(ILK_DSPCLK_GATE) |
6308 ILK_DPARB_CLK_GATE));
6309 I915_WRITE(DISP_ARB_CTL,
6310 (I915_READ(DISP_ARB_CTL) |
6311 DISP_FBC_WM_DIS));
1398261a
YL
6312 I915_WRITE(WM3_LP_ILK, 0);
6313 I915_WRITE(WM2_LP_ILK, 0);
6314 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 6315 }
b52eb4dc
ZY
6316 /*
6317 * Based on the document from hardware guys the following bits
6318 * should be set unconditionally in order to enable FBC.
6319 * The bit 22 of 0x42000
6320 * The bit 22 of 0x42004
6321 * The bit 7,8,9 of 0x42020.
6322 */
6323 if (IS_IRONLAKE_M(dev)) {
6324 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6325 I915_READ(ILK_DISPLAY_CHICKEN1) |
6326 ILK_FBCQ_DIS);
6327 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6328 I915_READ(ILK_DISPLAY_CHICKEN2) |
6329 ILK_DPARB_GATE);
6330 I915_WRITE(ILK_DSPCLK_GATE,
6331 I915_READ(ILK_DSPCLK_GATE) |
6332 ILK_DPFC_DIS1 |
6333 ILK_DPFC_DIS2 |
6334 ILK_CLK_FBC);
6335 }
de6e2eaf 6336
67e92af0
EA
6337 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6338 I915_READ(ILK_DISPLAY_CHICKEN2) |
6339 ILK_ELPIN_409_SELECT);
6340
de6e2eaf
EA
6341 if (IS_GEN5(dev)) {
6342 I915_WRITE(_3D_CHICKEN2,
6343 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6344 _3D_CHICKEN2_WM_READ_PIPELINED);
6345 }
8fd26859 6346
1398261a
YL
6347 if (IS_GEN6(dev)) {
6348 I915_WRITE(WM3_LP_ILK, 0);
6349 I915_WRITE(WM2_LP_ILK, 0);
6350 I915_WRITE(WM1_LP_ILK, 0);
6351
6352 /*
6353 * According to the spec the following bits should be
6354 * set in order to enable memory self-refresh and fbc:
6355 * The bit21 and bit22 of 0x42000
6356 * The bit21 and bit22 of 0x42004
6357 * The bit5 and bit7 of 0x42020
6358 * The bit14 of 0x70180
6359 * The bit14 of 0x71180
6360 */
6361 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6362 I915_READ(ILK_DISPLAY_CHICKEN1) |
6363 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6364 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6365 I915_READ(ILK_DISPLAY_CHICKEN2) |
6366 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6367 I915_WRITE(ILK_DSPCLK_GATE,
6368 I915_READ(ILK_DSPCLK_GATE) |
6369 ILK_DPARB_CLK_GATE |
6370 ILK_DPFD_CLK_GATE);
6371
6372 I915_WRITE(DSPACNTR,
6373 I915_READ(DSPACNTR) |
6374 DISPPLANE_TRICKLE_FEED_DISABLE);
6375 I915_WRITE(DSPBCNTR,
6376 I915_READ(DSPBCNTR) |
6377 DISPPLANE_TRICKLE_FEED_DISABLE);
6378 }
c03342fa 6379 } else if (IS_G4X(dev)) {
652c393a
JB
6380 uint32_t dspclk_gate;
6381 I915_WRITE(RENCLK_GATE_D1, 0);
6382 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6383 GS_UNIT_CLOCK_GATE_DISABLE |
6384 CL_UNIT_CLOCK_GATE_DISABLE);
6385 I915_WRITE(RAMCLK_GATE_D, 0);
6386 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6387 OVRUNIT_CLOCK_GATE_DISABLE |
6388 OVCUNIT_CLOCK_GATE_DISABLE;
6389 if (IS_GM45(dev))
6390 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6391 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 6392 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
6393 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6394 I915_WRITE(RENCLK_GATE_D2, 0);
6395 I915_WRITE(DSPCLK_GATE_D, 0);
6396 I915_WRITE(RAMCLK_GATE_D, 0);
6397 I915_WRITE16(DEUC, 0);
a6c45cf0 6398 } else if (IS_BROADWATER(dev)) {
652c393a
JB
6399 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6400 I965_RCC_CLOCK_GATE_DISABLE |
6401 I965_RCPB_CLOCK_GATE_DISABLE |
6402 I965_ISC_CLOCK_GATE_DISABLE |
6403 I965_FBC_CLOCK_GATE_DISABLE);
6404 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 6405 } else if (IS_GEN3(dev)) {
652c393a
JB
6406 u32 dstate = I915_READ(D_STATE);
6407
6408 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6409 DSTATE_DOT_CLOCK_GATING;
6410 I915_WRITE(D_STATE, dstate);
f0f8a9ce 6411 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
6412 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
6413 } else if (IS_I830(dev)) {
6414 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6415 }
97f5ab66
JB
6416
6417 /*
6418 * GPU can automatically power down the render unit if given a page
6419 * to save state.
6420 */
c5780270 6421 if (IS_IRONLAKE_M(dev) && 0) { /* XXX causes a failure during suspend */
aa40d6bb
ZN
6422 if (dev_priv->renderctx == NULL)
6423 dev_priv->renderctx = intel_alloc_context_page(dev);
6424 if (dev_priv->renderctx) {
05394f39
CW
6425 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6426 if (BEGIN_LP_RING(4) == 0) {
6427 OUT_RING(MI_SET_CONTEXT);
6428 OUT_RING(obj->gtt_offset |
6429 MI_MM_SPACE_GTT |
6430 MI_SAVE_EXT_STATE_EN |
6431 MI_RESTORE_EXT_STATE_EN |
6432 MI_RESTORE_INHIBIT);
6433 OUT_RING(MI_NOOP);
6434 OUT_RING(MI_FLUSH);
6435 ADVANCE_LP_RING();
aa40d6bb 6436 }
bc41606a 6437 } else
aa40d6bb 6438 DRM_DEBUG_KMS("Failed to allocate render context."
bc41606a 6439 "Disable RC6\n");
aa40d6bb
ZN
6440 }
6441
3c8cdf9b 6442 if (IS_GEN4(dev) && IS_MOBILE(dev)) {
05394f39
CW
6443 if (dev_priv->pwrctx == NULL)
6444 dev_priv->pwrctx = intel_alloc_context_page(dev);
7e8b60fa 6445 if (dev_priv->pwrctx) {
05394f39
CW
6446 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6447 I915_WRITE(PWRCTXA, obj->gtt_offset | PWRCTX_EN);
9ea8d059
CW
6448 I915_WRITE(MCHBAR_RENDER_STANDBY,
6449 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
6450 }
97f5ab66 6451 }
652c393a
JB
6452}
6453
0cdab21f
CW
6454void intel_disable_clock_gating(struct drm_device *dev)
6455{
6456 struct drm_i915_private *dev_priv = dev->dev_private;
6457
6458 if (dev_priv->renderctx) {
6459 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6460
6461 I915_WRITE(CCID, 0);
6462 POSTING_READ(CCID);
6463
6464 i915_gem_object_unpin(obj);
6465 drm_gem_object_unreference(&obj->base);
6466 dev_priv->renderctx = NULL;
6467 }
6468
6469 if (dev_priv->pwrctx) {
6470 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6471
6472 I915_WRITE(PWRCTXA, 0);
6473 POSTING_READ(PWRCTXA);
6474
6475 i915_gem_object_unpin(obj);
6476 drm_gem_object_unreference(&obj->base);
6477 dev_priv->pwrctx = NULL;
6478 }
6479}
6480
e70236a8
JB
6481/* Set up chip specific display functions */
6482static void intel_init_display(struct drm_device *dev)
6483{
6484 struct drm_i915_private *dev_priv = dev->dev_private;
6485
6486 /* We always want a DPMS function */
bad720ff 6487 if (HAS_PCH_SPLIT(dev))
f2b115e6 6488 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
6489 else
6490 dev_priv->display.dpms = i9xx_crtc_dpms;
6491
ee5382ae 6492 if (I915_HAS_FBC(dev)) {
9c04f015 6493 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
6494 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6495 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6496 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6497 } else if (IS_GM45(dev)) {
74dff282
JB
6498 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6499 dev_priv->display.enable_fbc = g4x_enable_fbc;
6500 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 6501 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
6502 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6503 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6504 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6505 }
74dff282 6506 /* 855GM needs testing */
e70236a8
JB
6507 }
6508
6509 /* Returns the core display clock speed */
f2b115e6 6510 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
6511 dev_priv->display.get_display_clock_speed =
6512 i945_get_display_clock_speed;
6513 else if (IS_I915G(dev))
6514 dev_priv->display.get_display_clock_speed =
6515 i915_get_display_clock_speed;
f2b115e6 6516 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
6517 dev_priv->display.get_display_clock_speed =
6518 i9xx_misc_get_display_clock_speed;
6519 else if (IS_I915GM(dev))
6520 dev_priv->display.get_display_clock_speed =
6521 i915gm_get_display_clock_speed;
6522 else if (IS_I865G(dev))
6523 dev_priv->display.get_display_clock_speed =
6524 i865_get_display_clock_speed;
f0f8a9ce 6525 else if (IS_I85X(dev))
e70236a8
JB
6526 dev_priv->display.get_display_clock_speed =
6527 i855_get_display_clock_speed;
6528 else /* 852, 830 */
6529 dev_priv->display.get_display_clock_speed =
6530 i830_get_display_clock_speed;
6531
6532 /* For FIFO watermark updates */
7f8a8569 6533 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 6534 if (IS_GEN5(dev)) {
7f8a8569
ZW
6535 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6536 dev_priv->display.update_wm = ironlake_update_wm;
6537 else {
6538 DRM_DEBUG_KMS("Failed to get proper latency. "
6539 "Disable CxSR\n");
6540 dev_priv->display.update_wm = NULL;
1398261a
YL
6541 }
6542 } else if (IS_GEN6(dev)) {
6543 if (SNB_READ_WM0_LATENCY()) {
6544 dev_priv->display.update_wm = sandybridge_update_wm;
6545 } else {
6546 DRM_DEBUG_KMS("Failed to read display plane latency. "
6547 "Disable CxSR\n");
6548 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
6549 }
6550 } else
6551 dev_priv->display.update_wm = NULL;
6552 } else if (IS_PINEVIEW(dev)) {
d4294342 6553 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 6554 dev_priv->is_ddr3,
d4294342
ZY
6555 dev_priv->fsb_freq,
6556 dev_priv->mem_freq)) {
6557 DRM_INFO("failed to find known CxSR latency "
95534263 6558 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 6559 "disabling CxSR\n",
95534263 6560 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
6561 dev_priv->fsb_freq, dev_priv->mem_freq);
6562 /* Disable CxSR and never update its watermark again */
6563 pineview_disable_cxsr(dev);
6564 dev_priv->display.update_wm = NULL;
6565 } else
6566 dev_priv->display.update_wm = pineview_update_wm;
6567 } else if (IS_G4X(dev))
e70236a8 6568 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 6569 else if (IS_GEN4(dev))
e70236a8 6570 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 6571 else if (IS_GEN3(dev)) {
e70236a8
JB
6572 dev_priv->display.update_wm = i9xx_update_wm;
6573 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
6574 } else if (IS_I85X(dev)) {
6575 dev_priv->display.update_wm = i9xx_update_wm;
6576 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 6577 } else {
8f4695ed
AJ
6578 dev_priv->display.update_wm = i830_update_wm;
6579 if (IS_845G(dev))
e70236a8
JB
6580 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6581 else
6582 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
6583 }
6584}
6585
b690e96c
JB
6586/*
6587 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6588 * resume, or other times. This quirk makes sure that's the case for
6589 * affected systems.
6590 */
6591static void quirk_pipea_force (struct drm_device *dev)
6592{
6593 struct drm_i915_private *dev_priv = dev->dev_private;
6594
6595 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6596 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6597}
6598
6599struct intel_quirk {
6600 int device;
6601 int subsystem_vendor;
6602 int subsystem_device;
6603 void (*hook)(struct drm_device *dev);
6604};
6605
6606struct intel_quirk intel_quirks[] = {
6607 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6608 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6609 /* HP Mini needs pipe A force quirk (LP: #322104) */
6610 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6611
6612 /* Thinkpad R31 needs pipe A force quirk */
6613 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6614 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6615 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6616
6617 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6618 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6619 /* ThinkPad X40 needs pipe A force quirk */
6620
6621 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6622 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6623
6624 /* 855 & before need to leave pipe A & dpll A up */
6625 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6626 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6627};
6628
6629static void intel_init_quirks(struct drm_device *dev)
6630{
6631 struct pci_dev *d = dev->pdev;
6632 int i;
6633
6634 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6635 struct intel_quirk *q = &intel_quirks[i];
6636
6637 if (d->device == q->device &&
6638 (d->subsystem_vendor == q->subsystem_vendor ||
6639 q->subsystem_vendor == PCI_ANY_ID) &&
6640 (d->subsystem_device == q->subsystem_device ||
6641 q->subsystem_device == PCI_ANY_ID))
6642 q->hook(dev);
6643 }
6644}
6645
9cce37f4
JB
6646/* Disable the VGA plane that we never use */
6647static void i915_disable_vga(struct drm_device *dev)
6648{
6649 struct drm_i915_private *dev_priv = dev->dev_private;
6650 u8 sr1;
6651 u32 vga_reg;
6652
6653 if (HAS_PCH_SPLIT(dev))
6654 vga_reg = CPU_VGACNTRL;
6655 else
6656 vga_reg = VGACNTRL;
6657
6658 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6659 outb(1, VGA_SR_INDEX);
6660 sr1 = inb(VGA_SR_DATA);
6661 outb(sr1 | 1<<5, VGA_SR_DATA);
6662 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6663 udelay(300);
6664
6665 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6666 POSTING_READ(vga_reg);
6667}
6668
79e53945
JB
6669void intel_modeset_init(struct drm_device *dev)
6670{
652c393a 6671 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
6672 int i;
6673
6674 drm_mode_config_init(dev);
6675
6676 dev->mode_config.min_width = 0;
6677 dev->mode_config.min_height = 0;
6678
6679 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6680
b690e96c
JB
6681 intel_init_quirks(dev);
6682
e70236a8
JB
6683 intel_init_display(dev);
6684
a6c45cf0
CW
6685 if (IS_GEN2(dev)) {
6686 dev->mode_config.max_width = 2048;
6687 dev->mode_config.max_height = 2048;
6688 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
6689 dev->mode_config.max_width = 4096;
6690 dev->mode_config.max_height = 4096;
79e53945 6691 } else {
a6c45cf0
CW
6692 dev->mode_config.max_width = 8192;
6693 dev->mode_config.max_height = 8192;
79e53945 6694 }
35c3047a 6695 dev->mode_config.fb_base = dev->agp->base;
79e53945 6696
a6c45cf0 6697 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 6698 dev_priv->num_pipe = 2;
79e53945 6699 else
a3524f1b 6700 dev_priv->num_pipe = 1;
28c97730 6701 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 6702 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 6703
a3524f1b 6704 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
6705 intel_crtc_init(dev, i);
6706 }
6707
6708 intel_setup_outputs(dev);
652c393a 6709
0cdab21f 6710 intel_enable_clock_gating(dev);
652c393a 6711
9cce37f4
JB
6712 /* Just disable it once at startup */
6713 i915_disable_vga(dev);
6714
7648fa99 6715 if (IS_IRONLAKE_M(dev)) {
f97108d1 6716 ironlake_enable_drps(dev);
7648fa99
JB
6717 intel_init_emon(dev);
6718 }
f97108d1 6719
3b8d8d91
JB
6720 if (IS_GEN6(dev))
6721 gen6_enable_rps(dev_priv);
6722
652c393a
JB
6723 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6724 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6725 (unsigned long)dev);
02e792fb
DV
6726
6727 intel_setup_overlay(dev);
79e53945
JB
6728}
6729
6730void intel_modeset_cleanup(struct drm_device *dev)
6731{
652c393a
JB
6732 struct drm_i915_private *dev_priv = dev->dev_private;
6733 struct drm_crtc *crtc;
6734 struct intel_crtc *intel_crtc;
6735
f87ea761 6736 drm_kms_helper_poll_fini(dev);
652c393a
JB
6737 mutex_lock(&dev->struct_mutex);
6738
723bfd70
JB
6739 intel_unregister_dsm_handler();
6740
6741
652c393a
JB
6742 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6743 /* Skip inactive CRTCs */
6744 if (!crtc->fb)
6745 continue;
6746
6747 intel_crtc = to_intel_crtc(crtc);
3dec0095 6748 intel_increase_pllclock(crtc);
652c393a
JB
6749 }
6750
e70236a8
JB
6751 if (dev_priv->display.disable_fbc)
6752 dev_priv->display.disable_fbc(dev);
6753
f97108d1
JB
6754 if (IS_IRONLAKE_M(dev))
6755 ironlake_disable_drps(dev);
3b8d8d91
JB
6756 if (IS_GEN6(dev))
6757 gen6_disable_rps(dev);
f97108d1 6758
0cdab21f
CW
6759 intel_disable_clock_gating(dev);
6760
69341a5e
KH
6761 mutex_unlock(&dev->struct_mutex);
6762
6c0d9350
DV
6763 /* Disable the irq before mode object teardown, for the irq might
6764 * enqueue unpin/hotplug work. */
6765 drm_irq_uninstall(dev);
6766 cancel_work_sync(&dev_priv->hotplug_work);
6767
3dec0095
DV
6768 /* Shut off idle work before the crtcs get freed. */
6769 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6770 intel_crtc = to_intel_crtc(crtc);
6771 del_timer_sync(&intel_crtc->idle_timer);
6772 }
6773 del_timer_sync(&dev_priv->idle_timer);
6774 cancel_work_sync(&dev_priv->idle_work);
6775
79e53945
JB
6776 drm_mode_config_cleanup(dev);
6777}
6778
f1c79df3
ZW
6779/*
6780 * Return which encoder is currently attached for connector.
6781 */
df0e9248 6782struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 6783{
df0e9248
CW
6784 return &intel_attached_encoder(connector)->base;
6785}
f1c79df3 6786
df0e9248
CW
6787void intel_connector_attach_encoder(struct intel_connector *connector,
6788 struct intel_encoder *encoder)
6789{
6790 connector->encoder = encoder;
6791 drm_mode_connector_attach_encoder(&connector->base,
6792 &encoder->base);
79e53945 6793}
28d52043
DA
6794
6795/*
6796 * set vga decode state - true == enable VGA decode
6797 */
6798int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6799{
6800 struct drm_i915_private *dev_priv = dev->dev_private;
6801 u16 gmch_ctrl;
6802
6803 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6804 if (state)
6805 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6806 else
6807 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6808 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6809 return 0;
6810}
c4a1d9e4
CW
6811
6812#ifdef CONFIG_DEBUG_FS
6813#include <linux/seq_file.h>
6814
6815struct intel_display_error_state {
6816 struct intel_cursor_error_state {
6817 u32 control;
6818 u32 position;
6819 u32 base;
6820 u32 size;
6821 } cursor[2];
6822
6823 struct intel_pipe_error_state {
6824 u32 conf;
6825 u32 source;
6826
6827 u32 htotal;
6828 u32 hblank;
6829 u32 hsync;
6830 u32 vtotal;
6831 u32 vblank;
6832 u32 vsync;
6833 } pipe[2];
6834
6835 struct intel_plane_error_state {
6836 u32 control;
6837 u32 stride;
6838 u32 size;
6839 u32 pos;
6840 u32 addr;
6841 u32 surface;
6842 u32 tile_offset;
6843 } plane[2];
6844};
6845
6846struct intel_display_error_state *
6847intel_display_capture_error_state(struct drm_device *dev)
6848{
6849 drm_i915_private_t *dev_priv = dev->dev_private;
6850 struct intel_display_error_state *error;
6851 int i;
6852
6853 error = kmalloc(sizeof(*error), GFP_ATOMIC);
6854 if (error == NULL)
6855 return NULL;
6856
6857 for (i = 0; i < 2; i++) {
6858 error->cursor[i].control = I915_READ(CURCNTR(i));
6859 error->cursor[i].position = I915_READ(CURPOS(i));
6860 error->cursor[i].base = I915_READ(CURBASE(i));
6861
6862 error->plane[i].control = I915_READ(DSPCNTR(i));
6863 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
6864 error->plane[i].size = I915_READ(DSPSIZE(i));
6865 error->plane[i].pos= I915_READ(DSPPOS(i));
6866 error->plane[i].addr = I915_READ(DSPADDR(i));
6867 if (INTEL_INFO(dev)->gen >= 4) {
6868 error->plane[i].surface = I915_READ(DSPSURF(i));
6869 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
6870 }
6871
6872 error->pipe[i].conf = I915_READ(PIPECONF(i));
6873 error->pipe[i].source = I915_READ(PIPESRC(i));
6874 error->pipe[i].htotal = I915_READ(HTOTAL(i));
6875 error->pipe[i].hblank = I915_READ(HBLANK(i));
6876 error->pipe[i].hsync = I915_READ(HSYNC(i));
6877 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
6878 error->pipe[i].vblank = I915_READ(VBLANK(i));
6879 error->pipe[i].vsync = I915_READ(VSYNC(i));
6880 }
6881
6882 return error;
6883}
6884
6885void
6886intel_display_print_error_state(struct seq_file *m,
6887 struct drm_device *dev,
6888 struct intel_display_error_state *error)
6889{
6890 int i;
6891
6892 for (i = 0; i < 2; i++) {
6893 seq_printf(m, "Pipe [%d]:\n", i);
6894 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
6895 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
6896 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
6897 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
6898 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
6899 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
6900 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
6901 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
6902
6903 seq_printf(m, "Plane [%d]:\n", i);
6904 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
6905 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
6906 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
6907 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
6908 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
6909 if (INTEL_INFO(dev)->gen >= 4) {
6910 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
6911 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
6912 }
6913
6914 seq_printf(m, "Cursor [%d]:\n", i);
6915 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
6916 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
6917 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
6918 }
6919}
6920#endif