]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
Merge remote branch 'airlied/drm-core-next' into drm-intel-next
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
80824003
JB
1061static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1062{
1063 struct drm_device *dev = crtc->dev;
1064 struct drm_i915_private *dev_priv = dev->dev_private;
1065 struct drm_framebuffer *fb = crtc->fb;
1066 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1067 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1069 int plane, i;
1070 u32 fbc_ctl, fbc_ctl2;
1071
bed4a673 1072 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1073 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1074 intel_crtc->plane == dev_priv->cfb_plane &&
1075 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1076 return;
1077
1078 i8xx_disable_fbc(dev);
1079
80824003
JB
1080 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1081
1082 if (fb->pitch < dev_priv->cfb_pitch)
1083 dev_priv->cfb_pitch = fb->pitch;
1084
1085 /* FBC_CTL wants 64B units */
1086 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1087 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1088 dev_priv->cfb_plane = intel_crtc->plane;
1089 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1090
1091 /* Clear old tags */
1092 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1093 I915_WRITE(FBC_TAG + (i * 4), 0);
1094
1095 /* Set it up... */
1096 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1097 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1098 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1099 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1100 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1101
1102 /* enable it... */
1103 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1104 if (IS_I945GM(dev))
49677901 1105 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1106 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1107 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1108 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1109 fbc_ctl |= dev_priv->cfb_fence;
1110 I915_WRITE(FBC_CONTROL, fbc_ctl);
1111
28c97730 1112 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1113 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1114}
1115
1116void i8xx_disable_fbc(struct drm_device *dev)
1117{
1118 struct drm_i915_private *dev_priv = dev->dev_private;
1119 u32 fbc_ctl;
1120
1121 /* Disable compression */
1122 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1123 if ((fbc_ctl & FBC_CTL_EN) == 0)
1124 return;
1125
80824003
JB
1126 fbc_ctl &= ~FBC_CTL_EN;
1127 I915_WRITE(FBC_CONTROL, fbc_ctl);
1128
1129 /* Wait for compressing bit to clear */
481b6af3 1130 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1131 DRM_DEBUG_KMS("FBC idle timed out\n");
1132 return;
9517a92f 1133 }
80824003 1134
28c97730 1135 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1136}
1137
ee5382ae 1138static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1139{
80824003
JB
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141
1142 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1143}
1144
74dff282
JB
1145static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1146{
1147 struct drm_device *dev = crtc->dev;
1148 struct drm_i915_private *dev_priv = dev->dev_private;
1149 struct drm_framebuffer *fb = crtc->fb;
1150 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1151 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1153 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1154 unsigned long stall_watermark = 200;
1155 u32 dpfc_ctl;
1156
bed4a673
CW
1157 dpfc_ctl = I915_READ(DPFC_CONTROL);
1158 if (dpfc_ctl & DPFC_CTL_EN) {
1159 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1160 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1161 dev_priv->cfb_plane == intel_crtc->plane &&
1162 dev_priv->cfb_y == crtc->y)
1163 return;
1164
1165 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1166 POSTING_READ(DPFC_CONTROL);
1167 intel_wait_for_vblank(dev, intel_crtc->pipe);
1168 }
1169
74dff282 1170 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1171 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1172 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1173 dev_priv->cfb_y = crtc->y;
74dff282
JB
1174
1175 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1176 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1177 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1178 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1179 } else {
1180 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1181 }
1182
74dff282
JB
1183 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1184 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1185 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1186 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1187
1188 /* enable it... */
1189 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1190
28c97730 1191 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1192}
1193
1194void g4x_disable_fbc(struct drm_device *dev)
1195{
1196 struct drm_i915_private *dev_priv = dev->dev_private;
1197 u32 dpfc_ctl;
1198
1199 /* Disable compression */
1200 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1201 if (dpfc_ctl & DPFC_CTL_EN) {
1202 dpfc_ctl &= ~DPFC_CTL_EN;
1203 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1204
bed4a673
CW
1205 DRM_DEBUG_KMS("disabled FBC\n");
1206 }
74dff282
JB
1207}
1208
ee5382ae 1209static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1210{
74dff282
JB
1211 struct drm_i915_private *dev_priv = dev->dev_private;
1212
1213 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1214}
1215
b52eb4dc
ZY
1216static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1217{
1218 struct drm_device *dev = crtc->dev;
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 struct drm_framebuffer *fb = crtc->fb;
1221 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1222 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1224 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1225 unsigned long stall_watermark = 200;
1226 u32 dpfc_ctl;
1227
bed4a673
CW
1228 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1229 if (dpfc_ctl & DPFC_CTL_EN) {
1230 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1231 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1232 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1233 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1234 dev_priv->cfb_y == crtc->y)
1235 return;
1236
1237 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1238 POSTING_READ(ILK_DPFC_CONTROL);
1239 intel_wait_for_vblank(dev, intel_crtc->pipe);
1240 }
1241
b52eb4dc 1242 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1243 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1244 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1245 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1246 dev_priv->cfb_y = crtc->y;
b52eb4dc 1247
b52eb4dc
ZY
1248 dpfc_ctl &= DPFC_RESERVED;
1249 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1250 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1251 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1252 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1253 } else {
1254 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1255 }
1256
b52eb4dc
ZY
1257 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1258 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1259 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1260 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1261 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1262 /* enable it... */
bed4a673 1263 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1264
9c04f015
YL
1265 if (IS_GEN6(dev)) {
1266 I915_WRITE(SNB_DPFC_CTL_SA,
1267 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1268 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1269 }
1270
b52eb4dc
ZY
1271 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1272}
1273
1274void ironlake_disable_fbc(struct drm_device *dev)
1275{
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 u32 dpfc_ctl;
1278
1279 /* Disable compression */
1280 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1281 if (dpfc_ctl & DPFC_CTL_EN) {
1282 dpfc_ctl &= ~DPFC_CTL_EN;
1283 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1284
bed4a673
CW
1285 DRM_DEBUG_KMS("disabled FBC\n");
1286 }
b52eb4dc
ZY
1287}
1288
1289static bool ironlake_fbc_enabled(struct drm_device *dev)
1290{
1291 struct drm_i915_private *dev_priv = dev->dev_private;
1292
1293 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1294}
1295
ee5382ae
AJ
1296bool intel_fbc_enabled(struct drm_device *dev)
1297{
1298 struct drm_i915_private *dev_priv = dev->dev_private;
1299
1300 if (!dev_priv->display.fbc_enabled)
1301 return false;
1302
1303 return dev_priv->display.fbc_enabled(dev);
1304}
1305
1306void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1307{
1308 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1309
1310 if (!dev_priv->display.enable_fbc)
1311 return;
1312
1313 dev_priv->display.enable_fbc(crtc, interval);
1314}
1315
1316void intel_disable_fbc(struct drm_device *dev)
1317{
1318 struct drm_i915_private *dev_priv = dev->dev_private;
1319
1320 if (!dev_priv->display.disable_fbc)
1321 return;
1322
1323 dev_priv->display.disable_fbc(dev);
1324}
1325
80824003
JB
1326/**
1327 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1328 * @dev: the drm_device
80824003
JB
1329 *
1330 * Set up the framebuffer compression hardware at mode set time. We
1331 * enable it if possible:
1332 * - plane A only (on pre-965)
1333 * - no pixel mulitply/line duplication
1334 * - no alpha buffer discard
1335 * - no dual wide
1336 * - framebuffer <= 2048 in width, 1536 in height
1337 *
1338 * We can't assume that any compression will take place (worst case),
1339 * so the compressed buffer has to be the same size as the uncompressed
1340 * one. It also must reside (along with the line length buffer) in
1341 * stolen memory.
1342 *
1343 * We need to enable/disable FBC on a global basis.
1344 */
bed4a673 1345static void intel_update_fbc(struct drm_device *dev)
80824003 1346{
80824003 1347 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1348 struct drm_crtc *crtc = NULL, *tmp_crtc;
1349 struct intel_crtc *intel_crtc;
1350 struct drm_framebuffer *fb;
80824003 1351 struct intel_framebuffer *intel_fb;
05394f39 1352 struct drm_i915_gem_object *obj;
9c928d16
JB
1353
1354 DRM_DEBUG_KMS("\n");
80824003
JB
1355
1356 if (!i915_powersave)
1357 return;
1358
ee5382ae 1359 if (!I915_HAS_FBC(dev))
e70236a8
JB
1360 return;
1361
80824003
JB
1362 /*
1363 * If FBC is already on, we just have to verify that we can
1364 * keep it that way...
1365 * Need to disable if:
9c928d16 1366 * - more than one pipe is active
80824003
JB
1367 * - changing FBC params (stride, fence, mode)
1368 * - new fb is too large to fit in compressed buffer
1369 * - going to an unsupported config (interlace, pixel multiply, etc.)
1370 */
9c928d16 1371 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
bed4a673
CW
1372 if (tmp_crtc->enabled) {
1373 if (crtc) {
1374 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1375 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1376 goto out_disable;
1377 }
1378 crtc = tmp_crtc;
1379 }
9c928d16 1380 }
bed4a673
CW
1381
1382 if (!crtc || crtc->fb == NULL) {
1383 DRM_DEBUG_KMS("no output, disabling\n");
1384 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1385 goto out_disable;
1386 }
bed4a673
CW
1387
1388 intel_crtc = to_intel_crtc(crtc);
1389 fb = crtc->fb;
1390 intel_fb = to_intel_framebuffer(fb);
05394f39 1391 obj = intel_fb->obj;
bed4a673 1392
05394f39 1393 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1394 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1395 "compression\n");
b5e50c3f 1396 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1397 goto out_disable;
1398 }
bed4a673
CW
1399 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1400 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1401 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1402 "disabling\n");
b5e50c3f 1403 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1404 goto out_disable;
1405 }
bed4a673
CW
1406 if ((crtc->mode.hdisplay > 2048) ||
1407 (crtc->mode.vdisplay > 1536)) {
28c97730 1408 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1409 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1410 goto out_disable;
1411 }
bed4a673 1412 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1413 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1414 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1415 goto out_disable;
1416 }
05394f39 1417 if (obj->tiling_mode != I915_TILING_X) {
28c97730 1418 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1419 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1420 goto out_disable;
1421 }
1422
c924b934
JW
1423 /* If the kernel debugger is active, always disable compression */
1424 if (in_dbg_master())
1425 goto out_disable;
1426
bed4a673 1427 intel_enable_fbc(crtc, 500);
80824003
JB
1428 return;
1429
1430out_disable:
80824003 1431 /* Multiple disables should be harmless */
a939406f
CW
1432 if (intel_fbc_enabled(dev)) {
1433 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1434 intel_disable_fbc(dev);
a939406f 1435 }
80824003
JB
1436}
1437
127bd2ac 1438int
48b956c5 1439intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1440 struct drm_i915_gem_object *obj,
919926ae 1441 struct intel_ring_buffer *pipelined)
6b95a207 1442{
6b95a207
KH
1443 u32 alignment;
1444 int ret;
1445
05394f39 1446 switch (obj->tiling_mode) {
6b95a207 1447 case I915_TILING_NONE:
534843da
CW
1448 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1449 alignment = 128 * 1024;
a6c45cf0 1450 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1451 alignment = 4 * 1024;
1452 else
1453 alignment = 64 * 1024;
6b95a207
KH
1454 break;
1455 case I915_TILING_X:
1456 /* pin() will align the object as required by fence */
1457 alignment = 0;
1458 break;
1459 case I915_TILING_Y:
1460 /* FIXME: Is this true? */
1461 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1462 return -EINVAL;
1463 default:
1464 BUG();
1465 }
1466
75e9e915 1467 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 1468 if (ret)
6b95a207
KH
1469 return ret;
1470
48b956c5
CW
1471 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1472 if (ret)
1473 goto err_unpin;
7213342d 1474
6b95a207
KH
1475 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1476 * fence, whereas 965+ only requires a fence if using
1477 * framebuffer compression. For simplicity, we always install
1478 * a fence as the cost is not that onerous.
1479 */
05394f39 1480 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 1481 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
1482 if (ret)
1483 goto err_unpin;
6b95a207
KH
1484 }
1485
1486 return 0;
48b956c5
CW
1487
1488err_unpin:
1489 i915_gem_object_unpin(obj);
1490 return ret;
6b95a207
KH
1491}
1492
81255565
JB
1493/* Assume fb object is pinned & idle & fenced and just update base pointers */
1494static int
1495intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 1496 int x, int y, enum mode_set_atomic state)
81255565
JB
1497{
1498 struct drm_device *dev = crtc->dev;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1501 struct intel_framebuffer *intel_fb;
05394f39 1502 struct drm_i915_gem_object *obj;
81255565
JB
1503 int plane = intel_crtc->plane;
1504 unsigned long Start, Offset;
81255565 1505 u32 dspcntr;
5eddb70b 1506 u32 reg;
81255565
JB
1507
1508 switch (plane) {
1509 case 0:
1510 case 1:
1511 break;
1512 default:
1513 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1514 return -EINVAL;
1515 }
1516
1517 intel_fb = to_intel_framebuffer(fb);
1518 obj = intel_fb->obj;
81255565 1519
5eddb70b
CW
1520 reg = DSPCNTR(plane);
1521 dspcntr = I915_READ(reg);
81255565
JB
1522 /* Mask out pixel format bits in case we change it */
1523 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1524 switch (fb->bits_per_pixel) {
1525 case 8:
1526 dspcntr |= DISPPLANE_8BPP;
1527 break;
1528 case 16:
1529 if (fb->depth == 15)
1530 dspcntr |= DISPPLANE_15_16BPP;
1531 else
1532 dspcntr |= DISPPLANE_16BPP;
1533 break;
1534 case 24:
1535 case 32:
1536 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1537 break;
1538 default:
1539 DRM_ERROR("Unknown color depth\n");
1540 return -EINVAL;
1541 }
a6c45cf0 1542 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 1543 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
1544 dspcntr |= DISPPLANE_TILED;
1545 else
1546 dspcntr &= ~DISPPLANE_TILED;
1547 }
1548
4e6cfefc 1549 if (HAS_PCH_SPLIT(dev))
81255565
JB
1550 /* must disable */
1551 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1552
5eddb70b 1553 I915_WRITE(reg, dspcntr);
81255565 1554
05394f39 1555 Start = obj->gtt_offset;
81255565
JB
1556 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1557
4e6cfefc
CW
1558 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1559 Start, Offset, x, y, fb->pitch);
5eddb70b 1560 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 1561 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
1562 I915_WRITE(DSPSURF(plane), Start);
1563 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1564 I915_WRITE(DSPADDR(plane), Offset);
1565 } else
1566 I915_WRITE(DSPADDR(plane), Start + Offset);
1567 POSTING_READ(reg);
81255565 1568
bed4a673 1569 intel_update_fbc(dev);
3dec0095 1570 intel_increase_pllclock(crtc);
81255565
JB
1571
1572 return 0;
1573}
1574
5c3b82e2 1575static int
3c4fdcfb
KH
1576intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1577 struct drm_framebuffer *old_fb)
79e53945
JB
1578{
1579 struct drm_device *dev = crtc->dev;
79e53945
JB
1580 struct drm_i915_master_private *master_priv;
1581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 1582 int ret;
79e53945
JB
1583
1584 /* no fb bound */
1585 if (!crtc->fb) {
28c97730 1586 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1587 return 0;
1588 }
1589
265db958 1590 switch (intel_crtc->plane) {
5c3b82e2
CW
1591 case 0:
1592 case 1:
1593 break;
1594 default:
5c3b82e2 1595 return -EINVAL;
79e53945
JB
1596 }
1597
5c3b82e2 1598 mutex_lock(&dev->struct_mutex);
265db958
CW
1599 ret = intel_pin_and_fence_fb_obj(dev,
1600 to_intel_framebuffer(crtc->fb)->obj,
919926ae 1601 NULL);
5c3b82e2
CW
1602 if (ret != 0) {
1603 mutex_unlock(&dev->struct_mutex);
1604 return ret;
1605 }
79e53945 1606
265db958 1607 if (old_fb) {
e6c3a2a6 1608 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 1609 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 1610
e6c3a2a6 1611 wait_event(dev_priv->pending_flip_queue,
05394f39 1612 atomic_read(&obj->pending_flip) == 0);
85345517
CW
1613
1614 /* Big Hammer, we also need to ensure that any pending
1615 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1616 * current scanout is retired before unpinning the old
1617 * framebuffer.
1618 */
05394f39 1619 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
1620 if (ret) {
1621 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1622 mutex_unlock(&dev->struct_mutex);
1623 return ret;
1624 }
265db958
CW
1625 }
1626
21c74a8e
JW
1627 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1628 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 1629 if (ret) {
265db958 1630 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 1631 mutex_unlock(&dev->struct_mutex);
4e6cfefc 1632 return ret;
79e53945 1633 }
3c4fdcfb 1634
b7f1de28
CW
1635 if (old_fb) {
1636 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 1637 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 1638 }
652c393a 1639
5c3b82e2 1640 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1641
1642 if (!dev->primary->master)
5c3b82e2 1643 return 0;
79e53945
JB
1644
1645 master_priv = dev->primary->master->driver_priv;
1646 if (!master_priv->sarea_priv)
5c3b82e2 1647 return 0;
79e53945 1648
265db958 1649 if (intel_crtc->pipe) {
79e53945
JB
1650 master_priv->sarea_priv->pipeB_x = x;
1651 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1652 } else {
1653 master_priv->sarea_priv->pipeA_x = x;
1654 master_priv->sarea_priv->pipeA_y = y;
79e53945 1655 }
5c3b82e2
CW
1656
1657 return 0;
79e53945
JB
1658}
1659
5eddb70b 1660static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
1661{
1662 struct drm_device *dev = crtc->dev;
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664 u32 dpa_ctl;
1665
28c97730 1666 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1667 dpa_ctl = I915_READ(DP_A);
1668 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1669
1670 if (clock < 200000) {
1671 u32 temp;
1672 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1673 /* workaround for 160Mhz:
1674 1) program 0x4600c bits 15:0 = 0x8124
1675 2) program 0x46010 bit 0 = 1
1676 3) program 0x46034 bit 24 = 1
1677 4) program 0x64000 bit 14 = 1
1678 */
1679 temp = I915_READ(0x4600c);
1680 temp &= 0xffff0000;
1681 I915_WRITE(0x4600c, temp | 0x8124);
1682
1683 temp = I915_READ(0x46010);
1684 I915_WRITE(0x46010, temp | 1);
1685
1686 temp = I915_READ(0x46034);
1687 I915_WRITE(0x46034, temp | (1 << 24));
1688 } else {
1689 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1690 }
1691 I915_WRITE(DP_A, dpa_ctl);
1692
5eddb70b 1693 POSTING_READ(DP_A);
32f9d658
ZW
1694 udelay(500);
1695}
1696
5e84e1a4
ZW
1697static void intel_fdi_normal_train(struct drm_crtc *crtc)
1698{
1699 struct drm_device *dev = crtc->dev;
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1702 int pipe = intel_crtc->pipe;
1703 u32 reg, temp;
1704
1705 /* enable normal train */
1706 reg = FDI_TX_CTL(pipe);
1707 temp = I915_READ(reg);
1708 temp &= ~FDI_LINK_TRAIN_NONE;
1709 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
1710 I915_WRITE(reg, temp);
1711
1712 reg = FDI_RX_CTL(pipe);
1713 temp = I915_READ(reg);
1714 if (HAS_PCH_CPT(dev)) {
1715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1716 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1717 } else {
1718 temp &= ~FDI_LINK_TRAIN_NONE;
1719 temp |= FDI_LINK_TRAIN_NONE;
1720 }
1721 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1722
1723 /* wait one idle pattern time */
1724 POSTING_READ(reg);
1725 udelay(1000);
1726}
1727
8db9d77b
ZW
1728/* The FDI link training functions for ILK/Ibexpeak. */
1729static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1730{
1731 struct drm_device *dev = crtc->dev;
1732 struct drm_i915_private *dev_priv = dev->dev_private;
1733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1734 int pipe = intel_crtc->pipe;
5eddb70b 1735 u32 reg, temp, tries;
8db9d77b 1736
e1a44743
AJ
1737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1738 for train result */
5eddb70b
CW
1739 reg = FDI_RX_IMR(pipe);
1740 temp = I915_READ(reg);
e1a44743
AJ
1741 temp &= ~FDI_RX_SYMBOL_LOCK;
1742 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
1743 I915_WRITE(reg, temp);
1744 I915_READ(reg);
e1a44743
AJ
1745 udelay(150);
1746
8db9d77b 1747 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
1748 reg = FDI_TX_CTL(pipe);
1749 temp = I915_READ(reg);
77ffb597
AJ
1750 temp &= ~(7 << 19);
1751 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1752 temp &= ~FDI_LINK_TRAIN_NONE;
1753 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 1754 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 1755
5eddb70b
CW
1756 reg = FDI_RX_CTL(pipe);
1757 temp = I915_READ(reg);
8db9d77b
ZW
1758 temp &= ~FDI_LINK_TRAIN_NONE;
1759 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
1760 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1761
1762 POSTING_READ(reg);
8db9d77b
ZW
1763 udelay(150);
1764
5b2adf89
JB
1765 /* Ironlake workaround, enable clock pointer after FDI enable*/
1766 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
1767
5eddb70b 1768 reg = FDI_RX_IIR(pipe);
e1a44743 1769 for (tries = 0; tries < 5; tries++) {
5eddb70b 1770 temp = I915_READ(reg);
8db9d77b
ZW
1771 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1772
1773 if ((temp & FDI_RX_BIT_LOCK)) {
1774 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 1775 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
1776 break;
1777 }
8db9d77b 1778 }
e1a44743 1779 if (tries == 5)
5eddb70b 1780 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
1781
1782 /* Train 2 */
5eddb70b
CW
1783 reg = FDI_TX_CTL(pipe);
1784 temp = I915_READ(reg);
8db9d77b
ZW
1785 temp &= ~FDI_LINK_TRAIN_NONE;
1786 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 1787 I915_WRITE(reg, temp);
8db9d77b 1788
5eddb70b
CW
1789 reg = FDI_RX_CTL(pipe);
1790 temp = I915_READ(reg);
8db9d77b
ZW
1791 temp &= ~FDI_LINK_TRAIN_NONE;
1792 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 1793 I915_WRITE(reg, temp);
8db9d77b 1794
5eddb70b
CW
1795 POSTING_READ(reg);
1796 udelay(150);
8db9d77b 1797
5eddb70b 1798 reg = FDI_RX_IIR(pipe);
e1a44743 1799 for (tries = 0; tries < 5; tries++) {
5eddb70b 1800 temp = I915_READ(reg);
8db9d77b
ZW
1801 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1802
1803 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 1804 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
1805 DRM_DEBUG_KMS("FDI train 2 done.\n");
1806 break;
1807 }
8db9d77b 1808 }
e1a44743 1809 if (tries == 5)
5eddb70b 1810 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
1811
1812 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 1813
8db9d77b
ZW
1814}
1815
5eddb70b 1816static const int const snb_b_fdi_train_param [] = {
8db9d77b
ZW
1817 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1818 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1819 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1820 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1821};
1822
1823/* The FDI link training functions for SNB/Cougarpoint. */
1824static void gen6_fdi_link_train(struct drm_crtc *crtc)
1825{
1826 struct drm_device *dev = crtc->dev;
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1829 int pipe = intel_crtc->pipe;
5eddb70b 1830 u32 reg, temp, i;
8db9d77b 1831
e1a44743
AJ
1832 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1833 for train result */
5eddb70b
CW
1834 reg = FDI_RX_IMR(pipe);
1835 temp = I915_READ(reg);
e1a44743
AJ
1836 temp &= ~FDI_RX_SYMBOL_LOCK;
1837 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
1838 I915_WRITE(reg, temp);
1839
1840 POSTING_READ(reg);
e1a44743
AJ
1841 udelay(150);
1842
8db9d77b 1843 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
1844 reg = FDI_TX_CTL(pipe);
1845 temp = I915_READ(reg);
77ffb597
AJ
1846 temp &= ~(7 << 19);
1847 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1848 temp &= ~FDI_LINK_TRAIN_NONE;
1849 temp |= FDI_LINK_TRAIN_PATTERN_1;
1850 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1851 /* SNB-B */
1852 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 1853 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 1854
5eddb70b
CW
1855 reg = FDI_RX_CTL(pipe);
1856 temp = I915_READ(reg);
8db9d77b
ZW
1857 if (HAS_PCH_CPT(dev)) {
1858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1860 } else {
1861 temp &= ~FDI_LINK_TRAIN_NONE;
1862 temp |= FDI_LINK_TRAIN_PATTERN_1;
1863 }
5eddb70b
CW
1864 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1865
1866 POSTING_READ(reg);
8db9d77b
ZW
1867 udelay(150);
1868
8db9d77b 1869 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
1870 reg = FDI_TX_CTL(pipe);
1871 temp = I915_READ(reg);
8db9d77b
ZW
1872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1873 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
1874 I915_WRITE(reg, temp);
1875
1876 POSTING_READ(reg);
8db9d77b
ZW
1877 udelay(500);
1878
5eddb70b
CW
1879 reg = FDI_RX_IIR(pipe);
1880 temp = I915_READ(reg);
8db9d77b
ZW
1881 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1882
1883 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 1884 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
1885 DRM_DEBUG_KMS("FDI train 1 done.\n");
1886 break;
1887 }
1888 }
1889 if (i == 4)
5eddb70b 1890 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
1891
1892 /* Train 2 */
5eddb70b
CW
1893 reg = FDI_TX_CTL(pipe);
1894 temp = I915_READ(reg);
8db9d77b
ZW
1895 temp &= ~FDI_LINK_TRAIN_NONE;
1896 temp |= FDI_LINK_TRAIN_PATTERN_2;
1897 if (IS_GEN6(dev)) {
1898 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1899 /* SNB-B */
1900 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1901 }
5eddb70b 1902 I915_WRITE(reg, temp);
8db9d77b 1903
5eddb70b
CW
1904 reg = FDI_RX_CTL(pipe);
1905 temp = I915_READ(reg);
8db9d77b
ZW
1906 if (HAS_PCH_CPT(dev)) {
1907 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1908 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1909 } else {
1910 temp &= ~FDI_LINK_TRAIN_NONE;
1911 temp |= FDI_LINK_TRAIN_PATTERN_2;
1912 }
5eddb70b
CW
1913 I915_WRITE(reg, temp);
1914
1915 POSTING_READ(reg);
8db9d77b
ZW
1916 udelay(150);
1917
1918 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
1919 reg = FDI_TX_CTL(pipe);
1920 temp = I915_READ(reg);
8db9d77b
ZW
1921 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1922 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
1923 I915_WRITE(reg, temp);
1924
1925 POSTING_READ(reg);
8db9d77b
ZW
1926 udelay(500);
1927
5eddb70b
CW
1928 reg = FDI_RX_IIR(pipe);
1929 temp = I915_READ(reg);
8db9d77b
ZW
1930 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1931
1932 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 1933 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
1934 DRM_DEBUG_KMS("FDI train 2 done.\n");
1935 break;
1936 }
1937 }
1938 if (i == 4)
5eddb70b 1939 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
1940
1941 DRM_DEBUG_KMS("FDI train done.\n");
1942}
1943
0e23b99d 1944static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
1945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1949 int pipe = intel_crtc->pipe;
5eddb70b 1950 u32 reg, temp;
79e53945 1951
c64e311e 1952 /* Write the TU size bits so error detection works */
5eddb70b
CW
1953 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1954 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 1955
c98e9dcf 1956 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
1957 reg = FDI_RX_CTL(pipe);
1958 temp = I915_READ(reg);
1959 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 1960 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
1961 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1962 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1963
1964 POSTING_READ(reg);
c98e9dcf
JB
1965 udelay(200);
1966
1967 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
1968 temp = I915_READ(reg);
1969 I915_WRITE(reg, temp | FDI_PCDCLK);
1970
1971 POSTING_READ(reg);
c98e9dcf
JB
1972 udelay(200);
1973
1974 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
1975 reg = FDI_TX_CTL(pipe);
1976 temp = I915_READ(reg);
c98e9dcf 1977 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
1978 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1979
1980 POSTING_READ(reg);
c98e9dcf 1981 udelay(100);
6be4a607 1982 }
0e23b99d
JB
1983}
1984
5eddb70b
CW
1985static void intel_flush_display_plane(struct drm_device *dev,
1986 int plane)
1987{
1988 struct drm_i915_private *dev_priv = dev->dev_private;
1989 u32 reg = DSPADDR(plane);
1990 I915_WRITE(reg, I915_READ(reg));
1991}
1992
6b383a7f
CW
1993/*
1994 * When we disable a pipe, we need to clear any pending scanline wait events
1995 * to avoid hanging the ring, which we assume we are waiting on.
1996 */
1997static void intel_clear_scanline_wait(struct drm_device *dev)
1998{
1999 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2000 struct intel_ring_buffer *ring;
6b383a7f
CW
2001 u32 tmp;
2002
2003 if (IS_GEN2(dev))
2004 /* Can't break the hang on i8xx */
2005 return;
2006
1ec14ad3 2007 ring = LP_RING(dev_priv);
8168bd48
CW
2008 tmp = I915_READ_CTL(ring);
2009 if (tmp & RING_WAIT)
2010 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2011}
2012
e6c3a2a6
CW
2013static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2014{
05394f39 2015 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2016 struct drm_i915_private *dev_priv;
2017
2018 if (crtc->fb == NULL)
2019 return;
2020
05394f39 2021 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2022 dev_priv = crtc->dev->dev_private;
2023 wait_event(dev_priv->pending_flip_queue,
05394f39 2024 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2025}
2026
0e23b99d
JB
2027static void ironlake_crtc_enable(struct drm_crtc *crtc)
2028{
2029 struct drm_device *dev = crtc->dev;
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2032 int pipe = intel_crtc->pipe;
2033 int plane = intel_crtc->plane;
5eddb70b 2034 u32 reg, temp;
0e23b99d 2035
f7abfe8b
CW
2036 if (intel_crtc->active)
2037 return;
2038
2039 intel_crtc->active = true;
6b383a7f
CW
2040 intel_update_watermarks(dev);
2041
0e23b99d
JB
2042 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2043 temp = I915_READ(PCH_LVDS);
5eddb70b 2044 if ((temp & LVDS_PORT_EN) == 0)
0e23b99d 2045 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
0e23b99d
JB
2046 }
2047
2048 ironlake_fdi_enable(crtc);
2c07245f 2049
6be4a607
JB
2050 /* Enable panel fitting for LVDS */
2051 if (dev_priv->pch_pf_size &&
1d850362 2052 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
6be4a607
JB
2053 /* Force use of hard-coded filter coefficients
2054 * as some pre-programmed values are broken,
2055 * e.g. x201.
2056 */
2057 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2058 PF_ENABLE | PF_FILTER_MED_3x3);
2059 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2060 dev_priv->pch_pf_pos);
2061 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2062 dev_priv->pch_pf_size);
2063 }
2c07245f 2064
6be4a607 2065 /* Enable CPU pipe */
5eddb70b
CW
2066 reg = PIPECONF(pipe);
2067 temp = I915_READ(reg);
2068 if ((temp & PIPECONF_ENABLE) == 0) {
2069 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2070 POSTING_READ(reg);
17f6766c 2071 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607 2072 }
2c07245f 2073
6be4a607 2074 /* configure and enable CPU plane */
5eddb70b
CW
2075 reg = DSPCNTR(plane);
2076 temp = I915_READ(reg);
6be4a607 2077 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
5eddb70b
CW
2078 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2079 intel_flush_display_plane(dev, plane);
6be4a607 2080 }
2c07245f 2081
c98e9dcf
JB
2082 /* For PCH output, training FDI link */
2083 if (IS_GEN6(dev))
2084 gen6_fdi_link_train(crtc);
2085 else
2086 ironlake_fdi_link_train(crtc);
2c07245f 2087
c98e9dcf 2088 /* enable PCH DPLL */
5eddb70b
CW
2089 reg = PCH_DPLL(pipe);
2090 temp = I915_READ(reg);
c98e9dcf 2091 if ((temp & DPLL_VCO_ENABLE) == 0) {
5eddb70b
CW
2092 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2093 POSTING_READ(reg);
8c4223be 2094 udelay(200);
c98e9dcf 2095 }
8db9d77b 2096
c98e9dcf
JB
2097 if (HAS_PCH_CPT(dev)) {
2098 /* Be sure PCH DPLL SEL is set */
2099 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2100 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2101 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2102 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2103 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2104 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2105 }
5eddb70b 2106
c98e9dcf 2107 /* set transcoder timing */
5eddb70b
CW
2108 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2109 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2110 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2111
5eddb70b
CW
2112 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2113 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2114 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2115
5e84e1a4
ZW
2116 intel_fdi_normal_train(crtc);
2117
c98e9dcf
JB
2118 /* For PCH DP, enable TRANS_DP_CTL */
2119 if (HAS_PCH_CPT(dev) &&
2120 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2121 reg = TRANS_DP_CTL(pipe);
2122 temp = I915_READ(reg);
2123 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2124 TRANS_DP_SYNC_MASK |
2125 TRANS_DP_BPC_MASK);
5eddb70b
CW
2126 temp |= (TRANS_DP_OUTPUT_ENABLE |
2127 TRANS_DP_ENH_FRAMING);
220cad3c 2128 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2129
2130 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2131 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2132 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2133 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2134
2135 switch (intel_trans_dp_port_sel(crtc)) {
2136 case PCH_DP_B:
5eddb70b 2137 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2138 break;
2139 case PCH_DP_C:
5eddb70b 2140 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2141 break;
2142 case PCH_DP_D:
5eddb70b 2143 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2144 break;
2145 default:
2146 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2147 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2148 break;
32f9d658 2149 }
2c07245f 2150
5eddb70b 2151 I915_WRITE(reg, temp);
6be4a607 2152 }
b52eb4dc 2153
c98e9dcf 2154 /* enable PCH transcoder */
5eddb70b
CW
2155 reg = TRANSCONF(pipe);
2156 temp = I915_READ(reg);
c98e9dcf
JB
2157 /*
2158 * make the BPC in transcoder be consistent with
2159 * that in pipeconf reg.
2160 */
2161 temp &= ~PIPE_BPC_MASK;
5eddb70b
CW
2162 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2163 I915_WRITE(reg, temp | TRANS_ENABLE);
2164 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
17f6766c 2165 DRM_ERROR("failed to enable transcoder %d\n", pipe);
c98e9dcf 2166
6be4a607 2167 intel_crtc_load_lut(crtc);
bed4a673 2168 intel_update_fbc(dev);
6b383a7f 2169 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2170}
2171
2172static void ironlake_crtc_disable(struct drm_crtc *crtc)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
2176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2177 int pipe = intel_crtc->pipe;
2178 int plane = intel_crtc->plane;
5eddb70b 2179 u32 reg, temp;
b52eb4dc 2180
f7abfe8b
CW
2181 if (!intel_crtc->active)
2182 return;
2183
e6c3a2a6 2184 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2185 drm_vblank_off(dev, pipe);
6b383a7f 2186 intel_crtc_update_cursor(crtc, false);
5eddb70b 2187
6be4a607 2188 /* Disable display plane */
5eddb70b
CW
2189 reg = DSPCNTR(plane);
2190 temp = I915_READ(reg);
2191 if (temp & DISPLAY_PLANE_ENABLE) {
2192 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2193 intel_flush_display_plane(dev, plane);
6be4a607 2194 }
913d8d11 2195
6be4a607
JB
2196 if (dev_priv->cfb_plane == plane &&
2197 dev_priv->display.disable_fbc)
2198 dev_priv->display.disable_fbc(dev);
2c07245f 2199
6be4a607 2200 /* disable cpu pipe, disable after all planes disabled */
5eddb70b
CW
2201 reg = PIPECONF(pipe);
2202 temp = I915_READ(reg);
2203 if (temp & PIPECONF_ENABLE) {
2204 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
17f6766c 2205 POSTING_READ(reg);
6be4a607 2206 /* wait for cpu pipe off, pipe state */
17f6766c 2207 intel_wait_for_pipe_off(dev, intel_crtc->pipe);
5eddb70b 2208 }
32f9d658 2209
6be4a607
JB
2210 /* Disable PF */
2211 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2212 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2213
6be4a607 2214 /* disable CPU FDI tx and PCH FDI rx */
5eddb70b
CW
2215 reg = FDI_TX_CTL(pipe);
2216 temp = I915_READ(reg);
2217 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2218 POSTING_READ(reg);
249c0e64 2219
5eddb70b
CW
2220 reg = FDI_RX_CTL(pipe);
2221 temp = I915_READ(reg);
2222 temp &= ~(0x7 << 16);
2223 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2224 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
6be4a607 2225
5eddb70b 2226 POSTING_READ(reg);
6be4a607
JB
2227 udelay(100);
2228
5b2adf89 2229 /* Ironlake workaround, disable clock pointer after downing FDI */
e07ac3a0
ZW
2230 if (HAS_PCH_IBX(dev))
2231 I915_WRITE(FDI_RX_CHICKEN(pipe),
2232 I915_READ(FDI_RX_CHICKEN(pipe) &
2233 ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
5b2adf89 2234
6be4a607 2235 /* still set train pattern 1 */
5eddb70b
CW
2236 reg = FDI_TX_CTL(pipe);
2237 temp = I915_READ(reg);
6be4a607
JB
2238 temp &= ~FDI_LINK_TRAIN_NONE;
2239 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2240 I915_WRITE(reg, temp);
6be4a607 2241
5eddb70b
CW
2242 reg = FDI_RX_CTL(pipe);
2243 temp = I915_READ(reg);
6be4a607
JB
2244 if (HAS_PCH_CPT(dev)) {
2245 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2246 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2247 } else {
2c07245f
ZW
2248 temp &= ~FDI_LINK_TRAIN_NONE;
2249 temp |= FDI_LINK_TRAIN_PATTERN_1;
6be4a607 2250 }
5eddb70b
CW
2251 /* BPC in FDI rx is consistent with that in PIPECONF */
2252 temp &= ~(0x07 << 16);
2253 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2254 I915_WRITE(reg, temp);
2c07245f 2255
5eddb70b 2256 POSTING_READ(reg);
6be4a607 2257 udelay(100);
2c07245f 2258
6be4a607
JB
2259 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2260 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2261 if (temp & LVDS_PORT_EN) {
2262 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2263 POSTING_READ(PCH_LVDS);
2264 udelay(100);
2265 }
6be4a607 2266 }
249c0e64 2267
6be4a607 2268 /* disable PCH transcoder */
5eddb70b
CW
2269 reg = TRANSCONF(plane);
2270 temp = I915_READ(reg);
2271 if (temp & TRANS_ENABLE) {
2272 I915_WRITE(reg, temp & ~TRANS_ENABLE);
6be4a607 2273 /* wait for PCH transcoder off, transcoder state */
5eddb70b 2274 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
6be4a607
JB
2275 DRM_ERROR("failed to disable transcoder\n");
2276 }
913d8d11 2277
6be4a607
JB
2278 if (HAS_PCH_CPT(dev)) {
2279 /* disable TRANS_DP_CTL */
5eddb70b
CW
2280 reg = TRANS_DP_CTL(pipe);
2281 temp = I915_READ(reg);
2282 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2283 I915_WRITE(reg, temp);
6be4a607
JB
2284
2285 /* disable DPLL_SEL */
2286 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2287 if (pipe == 0)
6be4a607
JB
2288 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2289 else
2290 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2291 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2292 }
e3421a18 2293
6be4a607 2294 /* disable PCH DPLL */
5eddb70b
CW
2295 reg = PCH_DPLL(pipe);
2296 temp = I915_READ(reg);
2297 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
8db9d77b 2298
6be4a607 2299 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2300 reg = FDI_RX_CTL(pipe);
2301 temp = I915_READ(reg);
2302 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2303
6be4a607 2304 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2305 reg = FDI_TX_CTL(pipe);
2306 temp = I915_READ(reg);
2307 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2308
2309 POSTING_READ(reg);
6be4a607 2310 udelay(100);
8db9d77b 2311
5eddb70b
CW
2312 reg = FDI_RX_CTL(pipe);
2313 temp = I915_READ(reg);
2314 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2315
6be4a607 2316 /* Wait for the clocks to turn off. */
5eddb70b 2317 POSTING_READ(reg);
6be4a607 2318 udelay(100);
6b383a7f 2319
f7abfe8b 2320 intel_crtc->active = false;
6b383a7f
CW
2321 intel_update_watermarks(dev);
2322 intel_update_fbc(dev);
2323 intel_clear_scanline_wait(dev);
6be4a607 2324}
1b3c7a47 2325
6be4a607
JB
2326static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2327{
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 int pipe = intel_crtc->pipe;
2330 int plane = intel_crtc->plane;
8db9d77b 2331
6be4a607
JB
2332 /* XXX: When our outputs are all unaware of DPMS modes other than off
2333 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2334 */
2335 switch (mode) {
2336 case DRM_MODE_DPMS_ON:
2337 case DRM_MODE_DPMS_STANDBY:
2338 case DRM_MODE_DPMS_SUSPEND:
2339 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2340 ironlake_crtc_enable(crtc);
2341 break;
1b3c7a47 2342
6be4a607
JB
2343 case DRM_MODE_DPMS_OFF:
2344 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2345 ironlake_crtc_disable(crtc);
2c07245f
ZW
2346 break;
2347 }
2348}
2349
02e792fb
DV
2350static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2351{
02e792fb 2352 if (!enable && intel_crtc->overlay) {
23f09ce3 2353 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2354
23f09ce3
CW
2355 mutex_lock(&dev->struct_mutex);
2356 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2357 mutex_unlock(&dev->struct_mutex);
02e792fb 2358 }
02e792fb 2359
5dcdbcb0
CW
2360 /* Let userspace switch the overlay on again. In most cases userspace
2361 * has to recompute where to put it anyway.
2362 */
02e792fb
DV
2363}
2364
0b8765c6 2365static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2366{
2367 struct drm_device *dev = crtc->dev;
79e53945
JB
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2370 int pipe = intel_crtc->pipe;
80824003 2371 int plane = intel_crtc->plane;
5eddb70b 2372 u32 reg, temp;
79e53945 2373
f7abfe8b
CW
2374 if (intel_crtc->active)
2375 return;
2376
2377 intel_crtc->active = true;
6b383a7f
CW
2378 intel_update_watermarks(dev);
2379
0b8765c6 2380 /* Enable the DPLL */
5eddb70b
CW
2381 reg = DPLL(pipe);
2382 temp = I915_READ(reg);
0b8765c6 2383 if ((temp & DPLL_VCO_ENABLE) == 0) {
5eddb70b
CW
2384 I915_WRITE(reg, temp);
2385
0b8765c6 2386 /* Wait for the clocks to stabilize. */
5eddb70b 2387 POSTING_READ(reg);
0b8765c6 2388 udelay(150);
5eddb70b
CW
2389
2390 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2391
0b8765c6 2392 /* Wait for the clocks to stabilize. */
5eddb70b 2393 POSTING_READ(reg);
0b8765c6 2394 udelay(150);
5eddb70b
CW
2395
2396 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2397
0b8765c6 2398 /* Wait for the clocks to stabilize. */
5eddb70b 2399 POSTING_READ(reg);
0b8765c6
JB
2400 udelay(150);
2401 }
79e53945 2402
0b8765c6 2403 /* Enable the pipe */
5eddb70b
CW
2404 reg = PIPECONF(pipe);
2405 temp = I915_READ(reg);
2406 if ((temp & PIPECONF_ENABLE) == 0)
2407 I915_WRITE(reg, temp | PIPECONF_ENABLE);
79e53945 2408
0b8765c6 2409 /* Enable the plane */
5eddb70b
CW
2410 reg = DSPCNTR(plane);
2411 temp = I915_READ(reg);
0b8765c6 2412 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
5eddb70b
CW
2413 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2414 intel_flush_display_plane(dev, plane);
0b8765c6 2415 }
79e53945 2416
0b8765c6 2417 intel_crtc_load_lut(crtc);
bed4a673 2418 intel_update_fbc(dev);
79e53945 2419
0b8765c6
JB
2420 /* Give the overlay scaler a chance to enable if it's on this pipe */
2421 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2422 intel_crtc_update_cursor(crtc, true);
0b8765c6 2423}
79e53945 2424
0b8765c6
JB
2425static void i9xx_crtc_disable(struct drm_crtc *crtc)
2426{
2427 struct drm_device *dev = crtc->dev;
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2430 int pipe = intel_crtc->pipe;
2431 int plane = intel_crtc->plane;
5eddb70b 2432 u32 reg, temp;
b690e96c 2433
f7abfe8b
CW
2434 if (!intel_crtc->active)
2435 return;
2436
0b8765c6 2437 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
2438 intel_crtc_wait_for_pending_flips(crtc);
2439 drm_vblank_off(dev, pipe);
0b8765c6 2440 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 2441 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
2442
2443 if (dev_priv->cfb_plane == plane &&
2444 dev_priv->display.disable_fbc)
2445 dev_priv->display.disable_fbc(dev);
79e53945 2446
0b8765c6 2447 /* Disable display plane */
5eddb70b
CW
2448 reg = DSPCNTR(plane);
2449 temp = I915_READ(reg);
2450 if (temp & DISPLAY_PLANE_ENABLE) {
2451 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
0b8765c6 2452 /* Flush the plane changes */
5eddb70b 2453 intel_flush_display_plane(dev, plane);
0b8765c6 2454
0b8765c6 2455 /* Wait for vblank for the disable to take effect */
a6c45cf0 2456 if (IS_GEN2(dev))
ab7ad7f6 2457 intel_wait_for_vblank(dev, pipe);
0b8765c6 2458 }
79e53945 2459
0b8765c6 2460 /* Don't disable pipe A or pipe A PLLs if needed */
5eddb70b 2461 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
6b383a7f 2462 goto done;
0b8765c6
JB
2463
2464 /* Next, disable display pipes */
5eddb70b
CW
2465 reg = PIPECONF(pipe);
2466 temp = I915_READ(reg);
2467 if (temp & PIPECONF_ENABLE) {
2468 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2469
ab7ad7f6 2470 /* Wait for the pipe to turn off */
5eddb70b 2471 POSTING_READ(reg);
ab7ad7f6 2472 intel_wait_for_pipe_off(dev, pipe);
0b8765c6
JB
2473 }
2474
5eddb70b
CW
2475 reg = DPLL(pipe);
2476 temp = I915_READ(reg);
2477 if (temp & DPLL_VCO_ENABLE) {
2478 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
0b8765c6 2479
5eddb70b
CW
2480 /* Wait for the clocks to turn off. */
2481 POSTING_READ(reg);
2482 udelay(150);
0b8765c6 2483 }
6b383a7f
CW
2484
2485done:
f7abfe8b 2486 intel_crtc->active = false;
6b383a7f
CW
2487 intel_update_fbc(dev);
2488 intel_update_watermarks(dev);
2489 intel_clear_scanline_wait(dev);
0b8765c6
JB
2490}
2491
2492static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2493{
2494 /* XXX: When our outputs are all unaware of DPMS modes other than off
2495 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2496 */
2497 switch (mode) {
2498 case DRM_MODE_DPMS_ON:
2499 case DRM_MODE_DPMS_STANDBY:
2500 case DRM_MODE_DPMS_SUSPEND:
2501 i9xx_crtc_enable(crtc);
2502 break;
2503 case DRM_MODE_DPMS_OFF:
2504 i9xx_crtc_disable(crtc);
79e53945
JB
2505 break;
2506 }
2c07245f
ZW
2507}
2508
2509/**
2510 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2511 */
2512static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2513{
2514 struct drm_device *dev = crtc->dev;
e70236a8 2515 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2516 struct drm_i915_master_private *master_priv;
2517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2518 int pipe = intel_crtc->pipe;
2519 bool enabled;
2520
032d2a0d
CW
2521 if (intel_crtc->dpms_mode == mode)
2522 return;
2523
65655d4a 2524 intel_crtc->dpms_mode = mode;
debcaddc 2525
e70236a8 2526 dev_priv->display.dpms(crtc, mode);
79e53945
JB
2527
2528 if (!dev->primary->master)
2529 return;
2530
2531 master_priv = dev->primary->master->driver_priv;
2532 if (!master_priv->sarea_priv)
2533 return;
2534
2535 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2536
2537 switch (pipe) {
2538 case 0:
2539 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2540 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2541 break;
2542 case 1:
2543 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2544 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2545 break;
2546 default:
2547 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2548 break;
2549 }
79e53945
JB
2550}
2551
cdd59983
CW
2552static void intel_crtc_disable(struct drm_crtc *crtc)
2553{
2554 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2555 struct drm_device *dev = crtc->dev;
2556
2557 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2558
2559 if (crtc->fb) {
2560 mutex_lock(&dev->struct_mutex);
2561 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2562 mutex_unlock(&dev->struct_mutex);
2563 }
2564}
2565
7e7d76c3
JB
2566/* Prepare for a mode set.
2567 *
2568 * Note we could be a lot smarter here. We need to figure out which outputs
2569 * will be enabled, which disabled (in short, how the config will changes)
2570 * and perform the minimum necessary steps to accomplish that, e.g. updating
2571 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2572 * panel fitting is in the proper state, etc.
2573 */
2574static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 2575{
7e7d76c3 2576 i9xx_crtc_disable(crtc);
79e53945
JB
2577}
2578
7e7d76c3 2579static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 2580{
7e7d76c3 2581 i9xx_crtc_enable(crtc);
7e7d76c3
JB
2582}
2583
2584static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2585{
7e7d76c3 2586 ironlake_crtc_disable(crtc);
7e7d76c3
JB
2587}
2588
2589static void ironlake_crtc_commit(struct drm_crtc *crtc)
2590{
7e7d76c3 2591 ironlake_crtc_enable(crtc);
79e53945
JB
2592}
2593
2594void intel_encoder_prepare (struct drm_encoder *encoder)
2595{
2596 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2597 /* lvds has its own version of prepare see intel_lvds_prepare */
2598 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2599}
2600
2601void intel_encoder_commit (struct drm_encoder *encoder)
2602{
2603 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2604 /* lvds has its own version of commit see intel_lvds_commit */
2605 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2606}
2607
ea5b213a
CW
2608void intel_encoder_destroy(struct drm_encoder *encoder)
2609{
4ef69c7a 2610 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 2611
ea5b213a
CW
2612 drm_encoder_cleanup(encoder);
2613 kfree(intel_encoder);
2614}
2615
79e53945
JB
2616static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2617 struct drm_display_mode *mode,
2618 struct drm_display_mode *adjusted_mode)
2619{
2c07245f 2620 struct drm_device *dev = crtc->dev;
89749350 2621
bad720ff 2622 if (HAS_PCH_SPLIT(dev)) {
2c07245f 2623 /* FDI link clock is fixed at 2.7G */
2377b741
JB
2624 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2625 return false;
2c07245f 2626 }
89749350
CW
2627
2628 /* XXX some encoders set the crtcinfo, others don't.
2629 * Obviously we need some form of conflict resolution here...
2630 */
2631 if (adjusted_mode->crtc_htotal == 0)
2632 drm_mode_set_crtcinfo(adjusted_mode, 0);
2633
79e53945
JB
2634 return true;
2635}
2636
e70236a8
JB
2637static int i945_get_display_clock_speed(struct drm_device *dev)
2638{
2639 return 400000;
2640}
79e53945 2641
e70236a8 2642static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2643{
e70236a8
JB
2644 return 333000;
2645}
79e53945 2646
e70236a8
JB
2647static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2648{
2649 return 200000;
2650}
79e53945 2651
e70236a8
JB
2652static int i915gm_get_display_clock_speed(struct drm_device *dev)
2653{
2654 u16 gcfgc = 0;
79e53945 2655
e70236a8
JB
2656 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2657
2658 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2659 return 133000;
2660 else {
2661 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2662 case GC_DISPLAY_CLOCK_333_MHZ:
2663 return 333000;
2664 default:
2665 case GC_DISPLAY_CLOCK_190_200_MHZ:
2666 return 190000;
79e53945 2667 }
e70236a8
JB
2668 }
2669}
2670
2671static int i865_get_display_clock_speed(struct drm_device *dev)
2672{
2673 return 266000;
2674}
2675
2676static int i855_get_display_clock_speed(struct drm_device *dev)
2677{
2678 u16 hpllcc = 0;
2679 /* Assume that the hardware is in the high speed state. This
2680 * should be the default.
2681 */
2682 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2683 case GC_CLOCK_133_200:
2684 case GC_CLOCK_100_200:
2685 return 200000;
2686 case GC_CLOCK_166_250:
2687 return 250000;
2688 case GC_CLOCK_100_133:
79e53945 2689 return 133000;
e70236a8 2690 }
79e53945 2691
e70236a8
JB
2692 /* Shouldn't happen */
2693 return 0;
2694}
79e53945 2695
e70236a8
JB
2696static int i830_get_display_clock_speed(struct drm_device *dev)
2697{
2698 return 133000;
79e53945
JB
2699}
2700
2c07245f
ZW
2701struct fdi_m_n {
2702 u32 tu;
2703 u32 gmch_m;
2704 u32 gmch_n;
2705 u32 link_m;
2706 u32 link_n;
2707};
2708
2709static void
2710fdi_reduce_ratio(u32 *num, u32 *den)
2711{
2712 while (*num > 0xffffff || *den > 0xffffff) {
2713 *num >>= 1;
2714 *den >>= 1;
2715 }
2716}
2717
2c07245f 2718static void
f2b115e6
AJ
2719ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2720 int link_clock, struct fdi_m_n *m_n)
2c07245f 2721{
2c07245f
ZW
2722 m_n->tu = 64; /* default size */
2723
22ed1113
CW
2724 /* BUG_ON(pixel_clock > INT_MAX / 36); */
2725 m_n->gmch_m = bits_per_pixel * pixel_clock;
2726 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
2727 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2728
22ed1113
CW
2729 m_n->link_m = pixel_clock;
2730 m_n->link_n = link_clock;
2c07245f
ZW
2731 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2732}
2733
2734
7662c8bd
SL
2735struct intel_watermark_params {
2736 unsigned long fifo_size;
2737 unsigned long max_wm;
2738 unsigned long default_wm;
2739 unsigned long guard_size;
2740 unsigned long cacheline_size;
2741};
2742
f2b115e6
AJ
2743/* Pineview has different values for various configs */
2744static struct intel_watermark_params pineview_display_wm = {
2745 PINEVIEW_DISPLAY_FIFO,
2746 PINEVIEW_MAX_WM,
2747 PINEVIEW_DFT_WM,
2748 PINEVIEW_GUARD_WM,
2749 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2750};
f2b115e6
AJ
2751static struct intel_watermark_params pineview_display_hplloff_wm = {
2752 PINEVIEW_DISPLAY_FIFO,
2753 PINEVIEW_MAX_WM,
2754 PINEVIEW_DFT_HPLLOFF_WM,
2755 PINEVIEW_GUARD_WM,
2756 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2757};
f2b115e6
AJ
2758static struct intel_watermark_params pineview_cursor_wm = {
2759 PINEVIEW_CURSOR_FIFO,
2760 PINEVIEW_CURSOR_MAX_WM,
2761 PINEVIEW_CURSOR_DFT_WM,
2762 PINEVIEW_CURSOR_GUARD_WM,
2763 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2764};
f2b115e6
AJ
2765static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2766 PINEVIEW_CURSOR_FIFO,
2767 PINEVIEW_CURSOR_MAX_WM,
2768 PINEVIEW_CURSOR_DFT_WM,
2769 PINEVIEW_CURSOR_GUARD_WM,
2770 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2771};
0e442c60
JB
2772static struct intel_watermark_params g4x_wm_info = {
2773 G4X_FIFO_SIZE,
2774 G4X_MAX_WM,
2775 G4X_MAX_WM,
2776 2,
2777 G4X_FIFO_LINE_SIZE,
2778};
4fe5e611
ZY
2779static struct intel_watermark_params g4x_cursor_wm_info = {
2780 I965_CURSOR_FIFO,
2781 I965_CURSOR_MAX_WM,
2782 I965_CURSOR_DFT_WM,
2783 2,
2784 G4X_FIFO_LINE_SIZE,
2785};
2786static struct intel_watermark_params i965_cursor_wm_info = {
2787 I965_CURSOR_FIFO,
2788 I965_CURSOR_MAX_WM,
2789 I965_CURSOR_DFT_WM,
2790 2,
2791 I915_FIFO_LINE_SIZE,
2792};
7662c8bd 2793static struct intel_watermark_params i945_wm_info = {
dff33cfc 2794 I945_FIFO_SIZE,
7662c8bd
SL
2795 I915_MAX_WM,
2796 1,
dff33cfc
JB
2797 2,
2798 I915_FIFO_LINE_SIZE
7662c8bd
SL
2799};
2800static struct intel_watermark_params i915_wm_info = {
dff33cfc 2801 I915_FIFO_SIZE,
7662c8bd
SL
2802 I915_MAX_WM,
2803 1,
dff33cfc 2804 2,
7662c8bd
SL
2805 I915_FIFO_LINE_SIZE
2806};
2807static struct intel_watermark_params i855_wm_info = {
2808 I855GM_FIFO_SIZE,
2809 I915_MAX_WM,
2810 1,
dff33cfc 2811 2,
7662c8bd
SL
2812 I830_FIFO_LINE_SIZE
2813};
2814static struct intel_watermark_params i830_wm_info = {
2815 I830_FIFO_SIZE,
2816 I915_MAX_WM,
2817 1,
dff33cfc 2818 2,
7662c8bd
SL
2819 I830_FIFO_LINE_SIZE
2820};
2821
7f8a8569
ZW
2822static struct intel_watermark_params ironlake_display_wm_info = {
2823 ILK_DISPLAY_FIFO,
2824 ILK_DISPLAY_MAXWM,
2825 ILK_DISPLAY_DFTWM,
2826 2,
2827 ILK_FIFO_LINE_SIZE
2828};
2829
c936f44d
ZY
2830static struct intel_watermark_params ironlake_cursor_wm_info = {
2831 ILK_CURSOR_FIFO,
2832 ILK_CURSOR_MAXWM,
2833 ILK_CURSOR_DFTWM,
2834 2,
2835 ILK_FIFO_LINE_SIZE
2836};
2837
7f8a8569
ZW
2838static struct intel_watermark_params ironlake_display_srwm_info = {
2839 ILK_DISPLAY_SR_FIFO,
2840 ILK_DISPLAY_MAX_SRWM,
2841 ILK_DISPLAY_DFT_SRWM,
2842 2,
2843 ILK_FIFO_LINE_SIZE
2844};
2845
2846static struct intel_watermark_params ironlake_cursor_srwm_info = {
2847 ILK_CURSOR_SR_FIFO,
2848 ILK_CURSOR_MAX_SRWM,
2849 ILK_CURSOR_DFT_SRWM,
2850 2,
2851 ILK_FIFO_LINE_SIZE
2852};
2853
1398261a
YL
2854static struct intel_watermark_params sandybridge_display_wm_info = {
2855 SNB_DISPLAY_FIFO,
2856 SNB_DISPLAY_MAXWM,
2857 SNB_DISPLAY_DFTWM,
2858 2,
2859 SNB_FIFO_LINE_SIZE
2860};
2861
2862static struct intel_watermark_params sandybridge_cursor_wm_info = {
2863 SNB_CURSOR_FIFO,
2864 SNB_CURSOR_MAXWM,
2865 SNB_CURSOR_DFTWM,
2866 2,
2867 SNB_FIFO_LINE_SIZE
2868};
2869
2870static struct intel_watermark_params sandybridge_display_srwm_info = {
2871 SNB_DISPLAY_SR_FIFO,
2872 SNB_DISPLAY_MAX_SRWM,
2873 SNB_DISPLAY_DFT_SRWM,
2874 2,
2875 SNB_FIFO_LINE_SIZE
2876};
2877
2878static struct intel_watermark_params sandybridge_cursor_srwm_info = {
2879 SNB_CURSOR_SR_FIFO,
2880 SNB_CURSOR_MAX_SRWM,
2881 SNB_CURSOR_DFT_SRWM,
2882 2,
2883 SNB_FIFO_LINE_SIZE
2884};
2885
2886
dff33cfc
JB
2887/**
2888 * intel_calculate_wm - calculate watermark level
2889 * @clock_in_khz: pixel clock
2890 * @wm: chip FIFO params
2891 * @pixel_size: display pixel size
2892 * @latency_ns: memory latency for the platform
2893 *
2894 * Calculate the watermark level (the level at which the display plane will
2895 * start fetching from memory again). Each chip has a different display
2896 * FIFO size and allocation, so the caller needs to figure that out and pass
2897 * in the correct intel_watermark_params structure.
2898 *
2899 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2900 * on the pixel size. When it reaches the watermark level, it'll start
2901 * fetching FIFO line sized based chunks from memory until the FIFO fills
2902 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2903 * will occur, and a display engine hang could result.
2904 */
7662c8bd
SL
2905static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2906 struct intel_watermark_params *wm,
2907 int pixel_size,
2908 unsigned long latency_ns)
2909{
390c4dd4 2910 long entries_required, wm_size;
dff33cfc 2911
d660467c
JB
2912 /*
2913 * Note: we need to make sure we don't overflow for various clock &
2914 * latency values.
2915 * clocks go from a few thousand to several hundred thousand.
2916 * latency is usually a few thousand
2917 */
2918 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2919 1000;
8de9b311 2920 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 2921
28c97730 2922 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2923
2924 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2925
28c97730 2926 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2927
390c4dd4
JB
2928 /* Don't promote wm_size to unsigned... */
2929 if (wm_size > (long)wm->max_wm)
7662c8bd 2930 wm_size = wm->max_wm;
c3add4b6 2931 if (wm_size <= 0)
7662c8bd
SL
2932 wm_size = wm->default_wm;
2933 return wm_size;
2934}
2935
2936struct cxsr_latency {
2937 int is_desktop;
95534263 2938 int is_ddr3;
7662c8bd
SL
2939 unsigned long fsb_freq;
2940 unsigned long mem_freq;
2941 unsigned long display_sr;
2942 unsigned long display_hpll_disable;
2943 unsigned long cursor_sr;
2944 unsigned long cursor_hpll_disable;
2945};
2946
403c89ff 2947static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
2948 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2949 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2950 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2951 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2952 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
2953
2954 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2955 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2956 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2957 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2958 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
2959
2960 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2961 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2962 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2963 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2964 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
2965
2966 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2967 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2968 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2969 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2970 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
2971
2972 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2973 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2974 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2975 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2976 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
2977
2978 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2979 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2980 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2981 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2982 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
2983};
2984
403c89ff
CW
2985static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2986 int is_ddr3,
2987 int fsb,
2988 int mem)
7662c8bd 2989{
403c89ff 2990 const struct cxsr_latency *latency;
7662c8bd 2991 int i;
7662c8bd
SL
2992
2993 if (fsb == 0 || mem == 0)
2994 return NULL;
2995
2996 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2997 latency = &cxsr_latency_table[i];
2998 if (is_desktop == latency->is_desktop &&
95534263 2999 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3000 fsb == latency->fsb_freq && mem == latency->mem_freq)
3001 return latency;
7662c8bd 3002 }
decbbcda 3003
28c97730 3004 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3005
3006 return NULL;
7662c8bd
SL
3007}
3008
f2b115e6 3009static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3010{
3011 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3012
3013 /* deactivate cxsr */
3e33d94d 3014 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3015}
3016
bcc24fb4
JB
3017/*
3018 * Latency for FIFO fetches is dependent on several factors:
3019 * - memory configuration (speed, channels)
3020 * - chipset
3021 * - current MCH state
3022 * It can be fairly high in some situations, so here we assume a fairly
3023 * pessimal value. It's a tradeoff between extra memory fetches (if we
3024 * set this value too high, the FIFO will fetch frequently to stay full)
3025 * and power consumption (set it too low to save power and we might see
3026 * FIFO underruns and display "flicker").
3027 *
3028 * A value of 5us seems to be a good balance; safe for very low end
3029 * platforms but not overly aggressive on lower latency configs.
3030 */
69e302a9 3031static const int latency_ns = 5000;
7662c8bd 3032
e70236a8 3033static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3034{
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 uint32_t dsparb = I915_READ(DSPARB);
3037 int size;
3038
8de9b311
CW
3039 size = dsparb & 0x7f;
3040 if (plane)
3041 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3042
28c97730 3043 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3044 plane ? "B" : "A", size);
dff33cfc
JB
3045
3046 return size;
3047}
7662c8bd 3048
e70236a8
JB
3049static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3050{
3051 struct drm_i915_private *dev_priv = dev->dev_private;
3052 uint32_t dsparb = I915_READ(DSPARB);
3053 int size;
3054
8de9b311
CW
3055 size = dsparb & 0x1ff;
3056 if (plane)
3057 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3058 size >>= 1; /* Convert to cachelines */
dff33cfc 3059
28c97730 3060 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3061 plane ? "B" : "A", size);
dff33cfc
JB
3062
3063 return size;
3064}
7662c8bd 3065
e70236a8
JB
3066static int i845_get_fifo_size(struct drm_device *dev, int plane)
3067{
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 uint32_t dsparb = I915_READ(DSPARB);
3070 int size;
3071
3072 size = dsparb & 0x7f;
3073 size >>= 2; /* Convert to cachelines */
3074
28c97730 3075 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3076 plane ? "B" : "A",
3077 size);
e70236a8
JB
3078
3079 return size;
3080}
3081
3082static int i830_get_fifo_size(struct drm_device *dev, int plane)
3083{
3084 struct drm_i915_private *dev_priv = dev->dev_private;
3085 uint32_t dsparb = I915_READ(DSPARB);
3086 int size;
3087
3088 size = dsparb & 0x7f;
3089 size >>= 1; /* Convert to cachelines */
3090
28c97730 3091 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3092 plane ? "B" : "A", size);
e70236a8
JB
3093
3094 return size;
3095}
3096
d4294342 3097static void pineview_update_wm(struct drm_device *dev, int planea_clock,
5eddb70b
CW
3098 int planeb_clock, int sr_hdisplay, int unused,
3099 int pixel_size)
d4294342
ZY
3100{
3101 struct drm_i915_private *dev_priv = dev->dev_private;
403c89ff 3102 const struct cxsr_latency *latency;
d4294342
ZY
3103 u32 reg;
3104 unsigned long wm;
d4294342
ZY
3105 int sr_clock;
3106
403c89ff 3107 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3108 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3109 if (!latency) {
3110 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3111 pineview_disable_cxsr(dev);
3112 return;
3113 }
3114
3115 if (!planea_clock || !planeb_clock) {
3116 sr_clock = planea_clock ? planea_clock : planeb_clock;
3117
3118 /* Display SR */
3119 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3120 pixel_size, latency->display_sr);
3121 reg = I915_READ(DSPFW1);
3122 reg &= ~DSPFW_SR_MASK;
3123 reg |= wm << DSPFW_SR_SHIFT;
3124 I915_WRITE(DSPFW1, reg);
3125 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3126
3127 /* cursor SR */
3128 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3129 pixel_size, latency->cursor_sr);
3130 reg = I915_READ(DSPFW3);
3131 reg &= ~DSPFW_CURSOR_SR_MASK;
3132 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3133 I915_WRITE(DSPFW3, reg);
3134
3135 /* Display HPLL off SR */
3136 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3137 pixel_size, latency->display_hpll_disable);
3138 reg = I915_READ(DSPFW3);
3139 reg &= ~DSPFW_HPLL_SR_MASK;
3140 reg |= wm & DSPFW_HPLL_SR_MASK;
3141 I915_WRITE(DSPFW3, reg);
3142
3143 /* cursor HPLL off SR */
3144 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3145 pixel_size, latency->cursor_hpll_disable);
3146 reg = I915_READ(DSPFW3);
3147 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3148 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3149 I915_WRITE(DSPFW3, reg);
3150 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3151
3152 /* activate cxsr */
3e33d94d
CW
3153 I915_WRITE(DSPFW3,
3154 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3155 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3156 } else {
3157 pineview_disable_cxsr(dev);
3158 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3159 }
3160}
3161
0e442c60 3162static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3163 int planeb_clock, int sr_hdisplay, int sr_htotal,
3164 int pixel_size)
652c393a
JB
3165{
3166 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
3167 int total_size, cacheline_size;
3168 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3169 struct intel_watermark_params planea_params, planeb_params;
3170 unsigned long line_time_us;
3171 int sr_clock, sr_entries = 0, entries_required;
652c393a 3172
0e442c60
JB
3173 /* Create copies of the base settings for each pipe */
3174 planea_params = planeb_params = g4x_wm_info;
3175
3176 /* Grab a couple of global values before we overwrite them */
3177 total_size = planea_params.fifo_size;
3178 cacheline_size = planea_params.cacheline_size;
3179
3180 /*
3181 * Note: we need to make sure we don't overflow for various clock &
3182 * latency values.
3183 * clocks go from a few thousand to several hundred thousand.
3184 * latency is usually a few thousand
3185 */
3186 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3187 1000;
8de9b311 3188 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3189 planea_wm = entries_required + planea_params.guard_size;
3190
3191 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3192 1000;
8de9b311 3193 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3194 planeb_wm = entries_required + planeb_params.guard_size;
3195
3196 cursora_wm = cursorb_wm = 16;
3197 cursor_sr = 32;
3198
3199 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3200
3201 /* Calc sr entries for one plane configs */
3202 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3203 /* self-refresh has much higher latency */
69e302a9 3204 static const int sr_latency_ns = 12000;
0e442c60
JB
3205
3206 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3207 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
3208
3209 /* Use ns/us then divide to preserve precision */
fa143215 3210 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3211 pixel_size * sr_hdisplay;
8de9b311 3212 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
4fe5e611
ZY
3213
3214 entries_required = (((sr_latency_ns / line_time_us) +
3215 1000) / 1000) * pixel_size * 64;
8de9b311 3216 entries_required = DIV_ROUND_UP(entries_required,
5eddb70b 3217 g4x_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3218 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3219
3220 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3221 cursor_sr = g4x_cursor_wm_info.max_wm;
3222 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3223 "cursor %d\n", sr_entries, cursor_sr);
3224
0e442c60 3225 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3226 } else {
3227 /* Turn off self refresh if both pipes are enabled */
3228 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
5eddb70b 3229 & ~FW_BLC_SELF_EN);
0e442c60
JB
3230 }
3231
3232 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3233 planea_wm, planeb_wm, sr_entries);
3234
3235 planea_wm &= 0x3f;
3236 planeb_wm &= 0x3f;
3237
3238 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3239 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3240 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3241 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3242 (cursora_wm << DSPFW_CURSORA_SHIFT));
3243 /* HPLL off in SR has some issues on G4x... disable it */
3244 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3245 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3246}
3247
1dc7546d 3248static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3249 int planeb_clock, int sr_hdisplay, int sr_htotal,
3250 int pixel_size)
7662c8bd
SL
3251{
3252 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
3253 unsigned long line_time_us;
3254 int sr_clock, sr_entries, srwm = 1;
4fe5e611 3255 int cursor_sr = 16;
1dc7546d
JB
3256
3257 /* Calc sr entries for one plane configs */
3258 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3259 /* self-refresh has much higher latency */
69e302a9 3260 static const int sr_latency_ns = 12000;
1dc7546d
JB
3261
3262 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3263 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
3264
3265 /* Use ns/us then divide to preserve precision */
fa143215 3266 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3267 pixel_size * sr_hdisplay;
8de9b311 3268 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
1dc7546d 3269 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 3270 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
3271 if (srwm < 0)
3272 srwm = 1;
1b07e04e 3273 srwm &= 0x1ff;
4fe5e611
ZY
3274
3275 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3276 pixel_size * 64;
8de9b311
CW
3277 sr_entries = DIV_ROUND_UP(sr_entries,
3278 i965_cursor_wm_info.cacheline_size);
4fe5e611 3279 cursor_sr = i965_cursor_wm_info.fifo_size -
5eddb70b 3280 (sr_entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3281
3282 if (cursor_sr > i965_cursor_wm_info.max_wm)
3283 cursor_sr = i965_cursor_wm_info.max_wm;
3284
3285 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3286 "cursor %d\n", srwm, cursor_sr);
3287
a6c45cf0 3288 if (IS_CRESTLINE(dev))
adcdbc66 3289 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3290 } else {
3291 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3292 if (IS_CRESTLINE(dev))
adcdbc66
JB
3293 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3294 & ~FW_BLC_SELF_EN);
1dc7546d 3295 }
7662c8bd 3296
1dc7546d
JB
3297 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3298 srwm);
7662c8bd
SL
3299
3300 /* 965 has limitations... */
1dc7546d
JB
3301 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3302 (8 << 0));
7662c8bd 3303 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3304 /* update cursor SR watermark */
3305 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3306}
3307
3308static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3309 int planeb_clock, int sr_hdisplay, int sr_htotal,
3310 int pixel_size)
7662c8bd
SL
3311{
3312 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3313 uint32_t fwater_lo;
3314 uint32_t fwater_hi;
3315 int total_size, cacheline_size, cwm, srwm = 1;
3316 int planea_wm, planeb_wm;
3317 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
3318 unsigned long line_time_us;
3319 int sr_clock, sr_entries = 0;
3320
dff33cfc 3321 /* Create copies of the base settings for each pipe */
a6c45cf0 3322 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
dff33cfc 3323 planea_params = planeb_params = i945_wm_info;
a6c45cf0 3324 else if (!IS_GEN2(dev))
dff33cfc 3325 planea_params = planeb_params = i915_wm_info;
7662c8bd 3326 else
dff33cfc 3327 planea_params = planeb_params = i855_wm_info;
7662c8bd 3328
dff33cfc
JB
3329 /* Grab a couple of global values before we overwrite them */
3330 total_size = planea_params.fifo_size;
3331 cacheline_size = planea_params.cacheline_size;
7662c8bd 3332
dff33cfc 3333 /* Update per-plane FIFO sizes */
e70236a8
JB
3334 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3335 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3336
dff33cfc
JB
3337 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3338 pixel_size, latency_ns);
3339 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3340 pixel_size, latency_ns);
28c97730 3341 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3342
3343 /*
3344 * Overlay gets an aggressive default since video jitter is bad.
3345 */
3346 cwm = 2;
3347
dff33cfc 3348 /* Calc sr entries for one plane configs */
652c393a
JB
3349 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3350 (!planea_clock || !planeb_clock)) {
dff33cfc 3351 /* self-refresh has much higher latency */
69e302a9 3352 static const int sr_latency_ns = 6000;
dff33cfc 3353
7662c8bd 3354 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3355 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3356
3357 /* Use ns/us then divide to preserve precision */
fa143215 3358 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3359 pixel_size * sr_hdisplay;
8de9b311 3360 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
28c97730 3361 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3362 srwm = total_size - sr_entries;
3363 if (srwm < 0)
3364 srwm = 1;
ee980b80
LP
3365
3366 if (IS_I945G(dev) || IS_I945GM(dev))
3367 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3368 else if (IS_I915GM(dev)) {
3369 /* 915M has a smaller SRWM field */
3370 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3371 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3372 }
33c5fd12
DJ
3373 } else {
3374 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
3375 if (IS_I945G(dev) || IS_I945GM(dev)) {
3376 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3377 & ~FW_BLC_SELF_EN);
3378 } else if (IS_I915GM(dev)) {
3379 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3380 }
7662c8bd
SL
3381 }
3382
28c97730 3383 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 3384 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3385
dff33cfc
JB
3386 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3387 fwater_hi = (cwm & 0x1f);
3388
3389 /* Set request length to 8 cachelines per fetch */
3390 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3391 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3392
3393 I915_WRITE(FW_BLC, fwater_lo);
3394 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
3395}
3396
e70236a8 3397static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3398 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3399{
3400 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3401 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3402 int planea_wm;
7662c8bd 3403
e70236a8 3404 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3405
dff33cfc
JB
3406 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3407 pixel_size, latency_ns);
f3601326
JB
3408 fwater_lo |= (3<<8) | planea_wm;
3409
28c97730 3410 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3411
3412 I915_WRITE(FW_BLC, fwater_lo);
3413}
3414
7f8a8569 3415#define ILK_LP0_PLANE_LATENCY 700
c936f44d 3416#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 3417
4ed765f9
CW
3418static bool ironlake_compute_wm0(struct drm_device *dev,
3419 int pipe,
1398261a
YL
3420 const struct intel_watermark_params *display,
3421 int display_latency,
3422 const struct intel_watermark_params *cursor,
3423 int cursor_latency,
4ed765f9
CW
3424 int *plane_wm,
3425 int *cursor_wm)
7f8a8569 3426{
c936f44d 3427 struct drm_crtc *crtc;
4ed765f9
CW
3428 int htotal, hdisplay, clock, pixel_size = 0;
3429 int line_time_us, line_count, entries;
c936f44d 3430
4ed765f9
CW
3431 crtc = intel_get_crtc_for_pipe(dev, pipe);
3432 if (crtc->fb == NULL || !crtc->enabled)
3433 return false;
7f8a8569 3434
4ed765f9
CW
3435 htotal = crtc->mode.htotal;
3436 hdisplay = crtc->mode.hdisplay;
3437 clock = crtc->mode.clock;
3438 pixel_size = crtc->fb->bits_per_pixel / 8;
3439
3440 /* Use the small buffer method to calculate plane watermark */
1398261a
YL
3441 entries = ((clock * pixel_size / 1000) * display_latency * 100) / 1000;
3442 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3443 *plane_wm = entries + display->guard_size;
3444 if (*plane_wm > (int)display->max_wm)
3445 *plane_wm = display->max_wm;
4ed765f9
CW
3446
3447 /* Use the large buffer method to calculate cursor watermark */
3448 line_time_us = ((htotal * 1000) / clock);
1398261a 3449 line_count = (cursor_latency * 100 / line_time_us + 1000) / 1000;
4ed765f9 3450 entries = line_count * 64 * pixel_size;
1398261a
YL
3451 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3452 *cursor_wm = entries + cursor->guard_size;
3453 if (*cursor_wm > (int)cursor->max_wm)
3454 *cursor_wm = (int)cursor->max_wm;
7f8a8569 3455
4ed765f9
CW
3456 return true;
3457}
c936f44d 3458
4ed765f9
CW
3459static void ironlake_update_wm(struct drm_device *dev,
3460 int planea_clock, int planeb_clock,
3461 int sr_hdisplay, int sr_htotal,
3462 int pixel_size)
3463{
3464 struct drm_i915_private *dev_priv = dev->dev_private;
3465 int plane_wm, cursor_wm, enabled;
3466 int tmp;
c936f44d 3467
4ed765f9 3468 enabled = 0;
1398261a
YL
3469 if (ironlake_compute_wm0(dev, 0,
3470 &ironlake_display_wm_info,
3471 ILK_LP0_PLANE_LATENCY,
3472 &ironlake_cursor_wm_info,
3473 ILK_LP0_CURSOR_LATENCY,
3474 &plane_wm, &cursor_wm)) {
4ed765f9
CW
3475 I915_WRITE(WM0_PIPEA_ILK,
3476 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3477 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3478 " plane %d, " "cursor: %d\n",
3479 plane_wm, cursor_wm);
3480 enabled++;
3481 }
c936f44d 3482
1398261a
YL
3483 if (ironlake_compute_wm0(dev, 1,
3484 &ironlake_display_wm_info,
3485 ILK_LP0_PLANE_LATENCY,
3486 &ironlake_cursor_wm_info,
3487 ILK_LP0_CURSOR_LATENCY,
3488 &plane_wm, &cursor_wm)) {
4ed765f9
CW
3489 I915_WRITE(WM0_PIPEB_ILK,
3490 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3491 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3492 " plane %d, cursor: %d\n",
3493 plane_wm, cursor_wm);
3494 enabled++;
7f8a8569
ZW
3495 }
3496
3497 /*
3498 * Calculate and update the self-refresh watermark only when one
3499 * display plane is used.
3500 */
4ed765f9 3501 tmp = 0;
f7746f0e 3502 if (enabled == 1) {
4ed765f9
CW
3503 unsigned long line_time_us;
3504 int small, large, plane_fbc;
3505 int sr_clock, entries;
3506 int line_count, line_size;
7f8a8569
ZW
3507 /* Read the self-refresh latency. The unit is 0.5us */
3508 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3509
3510 sr_clock = planea_clock ? planea_clock : planeb_clock;
4ed765f9 3511 line_time_us = (sr_htotal * 1000) / sr_clock;
7f8a8569
ZW
3512
3513 /* Use ns/us then divide to preserve precision */
3514 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
5eddb70b 3515 / 1000;
4ed765f9 3516 line_size = sr_hdisplay * pixel_size;
7f8a8569 3517
4ed765f9
CW
3518 /* Use the minimum of the small and large buffer method for primary */
3519 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3520 large = line_count * line_size;
7f8a8569 3521
4ed765f9
CW
3522 entries = DIV_ROUND_UP(min(small, large),
3523 ironlake_display_srwm_info.cacheline_size);
7f8a8569 3524
4ed765f9
CW
3525 plane_fbc = entries * 64;
3526 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
7f8a8569 3527
4ed765f9
CW
3528 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3529 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3530 plane_wm = ironlake_display_srwm_info.max_wm;
7f8a8569 3531
4ed765f9
CW
3532 /* calculate the self-refresh watermark for display cursor */
3533 entries = line_count * pixel_size * 64;
3534 entries = DIV_ROUND_UP(entries,
3535 ironlake_cursor_srwm_info.cacheline_size);
3536
3537 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3538 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3539 cursor_wm = ironlake_cursor_srwm_info.max_wm;
3540
3541 /* configure watermark and enable self-refresh */
3542 tmp = (WM1_LP_SR_EN |
3543 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3544 (plane_fbc << WM1_LP_FBC_SHIFT) |
3545 (plane_wm << WM1_LP_SR_SHIFT) |
3546 cursor_wm);
3547 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3548 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
7f8a8569 3549 }
4ed765f9
CW
3550 I915_WRITE(WM1_LP_ILK, tmp);
3551 /* XXX setup WM2 and WM3 */
7f8a8569 3552}
4ed765f9 3553
1398261a
YL
3554/*
3555 * Check the wm result.
3556 *
3557 * If any calculated watermark values is larger than the maximum value that
3558 * can be programmed into the associated watermark register, that watermark
3559 * must be disabled.
3560 *
3561 * Also return true if all of those watermark values is 0, which is set by
3562 * sandybridge_compute_srwm, to indicate the latency is ZERO.
3563 */
3564static bool sandybridge_check_srwm(struct drm_device *dev, int level,
3565 int fbc_wm, int display_wm, int cursor_wm)
3566{
3567 struct drm_i915_private *dev_priv = dev->dev_private;
3568
3569 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3570 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3571
3572 if (fbc_wm > SNB_FBC_MAX_SRWM) {
3573 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
3574 fbc_wm, SNB_FBC_MAX_SRWM, level);
3575
3576 /* fbc has it's own way to disable FBC WM */
3577 I915_WRITE(DISP_ARB_CTL,
3578 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
3579 return false;
3580 }
3581
3582 if (display_wm > SNB_DISPLAY_MAX_SRWM) {
3583 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
3584 display_wm, SNB_DISPLAY_MAX_SRWM, level);
3585 return false;
3586 }
3587
3588 if (cursor_wm > SNB_CURSOR_MAX_SRWM) {
3589 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
3590 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
3591 return false;
3592 }
3593
3594 if (!(fbc_wm || display_wm || cursor_wm)) {
3595 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
3596 return false;
3597 }
3598
3599 return true;
3600}
3601
3602/*
3603 * Compute watermark values of WM[1-3],
3604 */
3605static bool sandybridge_compute_srwm(struct drm_device *dev, int level,
3606 int hdisplay, int htotal, int pixel_size,
3607 int clock, int latency_ns, int *fbc_wm,
3608 int *display_wm, int *cursor_wm)
3609{
3610
3611 unsigned long line_time_us;
3612 int small, large;
3613 int entries;
3614 int line_count, line_size;
3615
3616 if (!latency_ns) {
3617 *fbc_wm = *display_wm = *cursor_wm = 0;
3618 return false;
3619 }
3620
3621 line_time_us = (htotal * 1000) / clock;
3622 line_count = (latency_ns / line_time_us + 1000) / 1000;
3623 line_size = hdisplay * pixel_size;
3624
3625 /* Use the minimum of the small and large buffer method for primary */
3626 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3627 large = line_count * line_size;
3628
3629 entries = DIV_ROUND_UP(min(small, large),
3630 sandybridge_display_srwm_info.cacheline_size);
3631 *display_wm = entries + sandybridge_display_srwm_info.guard_size;
3632
3633 /*
3634 * Spec said:
3635 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
3636 */
3637 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
3638
3639 /* calculate the self-refresh watermark for display cursor */
3640 entries = line_count * pixel_size * 64;
3641 entries = DIV_ROUND_UP(entries,
3642 sandybridge_cursor_srwm_info.cacheline_size);
3643 *cursor_wm = entries + sandybridge_cursor_srwm_info.guard_size;
3644
3645 return sandybridge_check_srwm(dev, level,
3646 *fbc_wm, *display_wm, *cursor_wm);
3647}
3648
3649static void sandybridge_update_wm(struct drm_device *dev,
3650 int planea_clock, int planeb_clock,
3651 int hdisplay, int htotal,
3652 int pixel_size)
3653{
3654 struct drm_i915_private *dev_priv = dev->dev_private;
3655 int latency = SNB_READ_WM0_LATENCY();
3656 int fbc_wm, plane_wm, cursor_wm, enabled;
3657 int clock;
3658
3659 enabled = 0;
3660 if (ironlake_compute_wm0(dev, 0,
3661 &sandybridge_display_wm_info, latency,
3662 &sandybridge_cursor_wm_info, latency,
3663 &plane_wm, &cursor_wm)) {
3664 I915_WRITE(WM0_PIPEA_ILK,
3665 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3666 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3667 " plane %d, " "cursor: %d\n",
3668 plane_wm, cursor_wm);
3669 enabled++;
3670 }
3671
3672 if (ironlake_compute_wm0(dev, 1,
3673 &sandybridge_display_wm_info, latency,
3674 &sandybridge_cursor_wm_info, latency,
3675 &plane_wm, &cursor_wm)) {
3676 I915_WRITE(WM0_PIPEB_ILK,
3677 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3678 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3679 " plane %d, cursor: %d\n",
3680 plane_wm, cursor_wm);
3681 enabled++;
3682 }
3683
3684 /*
3685 * Calculate and update the self-refresh watermark only when one
3686 * display plane is used.
3687 *
3688 * SNB support 3 levels of watermark.
3689 *
3690 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
3691 * and disabled in the descending order
3692 *
3693 */
3694 I915_WRITE(WM3_LP_ILK, 0);
3695 I915_WRITE(WM2_LP_ILK, 0);
3696 I915_WRITE(WM1_LP_ILK, 0);
3697
3698 if (enabled != 1)
3699 return;
3700
3701 clock = planea_clock ? planea_clock : planeb_clock;
3702
3703 /* WM1 */
3704 if (!sandybridge_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
3705 clock, SNB_READ_WM1_LATENCY() * 500,
3706 &fbc_wm, &plane_wm, &cursor_wm))
3707 return;
3708
3709 I915_WRITE(WM1_LP_ILK,
3710 WM1_LP_SR_EN |
3711 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3712 (fbc_wm << WM1_LP_FBC_SHIFT) |
3713 (plane_wm << WM1_LP_SR_SHIFT) |
3714 cursor_wm);
3715
3716 /* WM2 */
3717 if (!sandybridge_compute_srwm(dev, 2,
3718 hdisplay, htotal, pixel_size,
3719 clock, SNB_READ_WM2_LATENCY() * 500,
3720 &fbc_wm, &plane_wm, &cursor_wm))
3721 return;
3722
3723 I915_WRITE(WM2_LP_ILK,
3724 WM2_LP_EN |
3725 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3726 (fbc_wm << WM1_LP_FBC_SHIFT) |
3727 (plane_wm << WM1_LP_SR_SHIFT) |
3728 cursor_wm);
3729
3730 /* WM3 */
3731 if (!sandybridge_compute_srwm(dev, 3,
3732 hdisplay, htotal, pixel_size,
3733 clock, SNB_READ_WM3_LATENCY() * 500,
3734 &fbc_wm, &plane_wm, &cursor_wm))
3735 return;
3736
3737 I915_WRITE(WM3_LP_ILK,
3738 WM3_LP_EN |
3739 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3740 (fbc_wm << WM1_LP_FBC_SHIFT) |
3741 (plane_wm << WM1_LP_SR_SHIFT) |
3742 cursor_wm);
3743}
3744
7662c8bd
SL
3745/**
3746 * intel_update_watermarks - update FIFO watermark values based on current modes
3747 *
3748 * Calculate watermark values for the various WM regs based on current mode
3749 * and plane configuration.
3750 *
3751 * There are several cases to deal with here:
3752 * - normal (i.e. non-self-refresh)
3753 * - self-refresh (SR) mode
3754 * - lines are large relative to FIFO size (buffer can hold up to 2)
3755 * - lines are small relative to FIFO size (buffer can hold more than 2
3756 * lines), so need to account for TLB latency
3757 *
3758 * The normal calculation is:
3759 * watermark = dotclock * bytes per pixel * latency
3760 * where latency is platform & configuration dependent (we assume pessimal
3761 * values here).
3762 *
3763 * The SR calculation is:
3764 * watermark = (trunc(latency/line time)+1) * surface width *
3765 * bytes per pixel
3766 * where
3767 * line time = htotal / dotclock
fa143215 3768 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
3769 * and latency is assumed to be high, as above.
3770 *
3771 * The final value programmed to the register should always be rounded up,
3772 * and include an extra 2 entries to account for clock crossings.
3773 *
3774 * We don't use the sprite, so we can ignore that. And on Crestline we have
3775 * to set the non-SR watermarks to 8.
5eddb70b 3776 */
7662c8bd
SL
3777static void intel_update_watermarks(struct drm_device *dev)
3778{
e70236a8 3779 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 3780 struct drm_crtc *crtc;
7662c8bd
SL
3781 int sr_hdisplay = 0;
3782 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3783 int enabled = 0, pixel_size = 0;
fa143215 3784 int sr_htotal = 0;
7662c8bd 3785
c03342fa
ZW
3786 if (!dev_priv->display.update_wm)
3787 return;
3788
7662c8bd
SL
3789 /* Get the clock config from both planes */
3790 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc 3791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f7abfe8b 3792 if (intel_crtc->active) {
7662c8bd
SL
3793 enabled++;
3794 if (intel_crtc->plane == 0) {
28c97730 3795 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
5eddb70b 3796 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
3797 planea_clock = crtc->mode.clock;
3798 } else {
28c97730 3799 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
5eddb70b 3800 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
3801 planeb_clock = crtc->mode.clock;
3802 }
3803 sr_hdisplay = crtc->mode.hdisplay;
3804 sr_clock = crtc->mode.clock;
fa143215 3805 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
3806 if (crtc->fb)
3807 pixel_size = crtc->fb->bits_per_pixel / 8;
3808 else
3809 pixel_size = 4; /* by default */
3810 }
3811 }
3812
3813 if (enabled <= 0)
3814 return;
3815
e70236a8 3816 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 3817 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
3818}
3819
5c3b82e2
CW
3820static int intel_crtc_mode_set(struct drm_crtc *crtc,
3821 struct drm_display_mode *mode,
3822 struct drm_display_mode *adjusted_mode,
3823 int x, int y,
3824 struct drm_framebuffer *old_fb)
79e53945
JB
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3829 int pipe = intel_crtc->pipe;
80824003 3830 int plane = intel_crtc->plane;
5eddb70b 3831 u32 fp_reg, dpll_reg;
c751ce4f 3832 int refclk, num_connectors = 0;
652c393a 3833 intel_clock_t clock, reduced_clock;
5eddb70b 3834 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 3835 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 3836 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 3837 struct intel_encoder *has_edp_encoder = NULL;
79e53945 3838 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 3839 struct intel_encoder *encoder;
d4906093 3840 const intel_limit_t *limit;
5c3b82e2 3841 int ret;
2c07245f 3842 struct fdi_m_n m_n = {0};
5eddb70b 3843 u32 reg, temp;
5eb08b69 3844 int target_clock;
79e53945
JB
3845
3846 drm_vblank_pre_modeset(dev, pipe);
3847
5eddb70b
CW
3848 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3849 if (encoder->base.crtc != crtc)
79e53945
JB
3850 continue;
3851
5eddb70b 3852 switch (encoder->type) {
79e53945
JB
3853 case INTEL_OUTPUT_LVDS:
3854 is_lvds = true;
3855 break;
3856 case INTEL_OUTPUT_SDVO:
7d57382e 3857 case INTEL_OUTPUT_HDMI:
79e53945 3858 is_sdvo = true;
5eddb70b 3859 if (encoder->needs_tv_clock)
e2f0ba97 3860 is_tv = true;
79e53945
JB
3861 break;
3862 case INTEL_OUTPUT_DVO:
3863 is_dvo = true;
3864 break;
3865 case INTEL_OUTPUT_TVOUT:
3866 is_tv = true;
3867 break;
3868 case INTEL_OUTPUT_ANALOG:
3869 is_crt = true;
3870 break;
a4fc5ed6
KP
3871 case INTEL_OUTPUT_DISPLAYPORT:
3872 is_dp = true;
3873 break;
32f9d658 3874 case INTEL_OUTPUT_EDP:
5eddb70b 3875 has_edp_encoder = encoder;
32f9d658 3876 break;
79e53945 3877 }
43565a06 3878
c751ce4f 3879 num_connectors++;
79e53945
JB
3880 }
3881
c751ce4f 3882 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
43565a06 3883 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 3884 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 3885 refclk / 1000);
a6c45cf0 3886 } else if (!IS_GEN2(dev)) {
79e53945 3887 refclk = 96000;
1cb1b75e
JB
3888 if (HAS_PCH_SPLIT(dev) &&
3889 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 3890 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
3891 } else {
3892 refclk = 48000;
3893 }
3894
d4906093
ML
3895 /*
3896 * Returns a set of divisors for the desired target clock with the given
3897 * refclk, or FALSE. The returned values represent the clock equation:
3898 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3899 */
1b894b59 3900 limit = intel_limit(crtc, refclk);
d4906093 3901 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
3902 if (!ok) {
3903 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 3904 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3905 return -EINVAL;
79e53945
JB
3906 }
3907
cda4b7d3 3908 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 3909 intel_crtc_update_cursor(crtc, true);
cda4b7d3 3910
ddc9003c
ZY
3911 if (is_lvds && dev_priv->lvds_downclock_avail) {
3912 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
3913 dev_priv->lvds_downclock,
3914 refclk,
3915 &reduced_clock);
18f9ed12
ZY
3916 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3917 /*
3918 * If the different P is found, it means that we can't
3919 * switch the display clock by using the FP0/FP1.
3920 * In such case we will disable the LVDS downclock
3921 * feature.
3922 */
3923 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 3924 "LVDS clock/downclock\n");
18f9ed12
ZY
3925 has_reduced_clock = 0;
3926 }
652c393a 3927 }
7026d4ac
ZW
3928 /* SDVO TV has fixed PLL values depend on its clock range,
3929 this mirrors vbios setting. */
3930 if (is_sdvo && is_tv) {
3931 if (adjusted_mode->clock >= 100000
5eddb70b 3932 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
3933 clock.p1 = 2;
3934 clock.p2 = 10;
3935 clock.n = 3;
3936 clock.m1 = 16;
3937 clock.m2 = 8;
3938 } else if (adjusted_mode->clock >= 140500
5eddb70b 3939 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
3940 clock.p1 = 1;
3941 clock.p2 = 10;
3942 clock.n = 6;
3943 clock.m1 = 12;
3944 clock.m2 = 8;
3945 }
3946 }
3947
2c07245f 3948 /* FDI link */
bad720ff 3949 if (HAS_PCH_SPLIT(dev)) {
49078f7d 3950 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 3951 int lane = 0, link_bw, bpp;
5c5313c8 3952 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 3953 according to current link config */
5c5313c8 3954 if (has_edp_encoder && !intel_encoder_is_pch_edp(&encoder->base)) {
5eb08b69 3955 target_clock = mode->clock;
8e647a27
CW
3956 intel_edp_link_config(has_edp_encoder,
3957 &lane, &link_bw);
32f9d658 3958 } else {
5c5313c8 3959 /* [e]DP over FDI requires target mode clock
32f9d658 3960 instead of link clock */
5c5313c8 3961 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
3962 target_clock = mode->clock;
3963 else
3964 target_clock = adjusted_mode->clock;
021357ac
CW
3965
3966 /* FDI is a binary signal running at ~2.7GHz, encoding
3967 * each output octet as 10 bits. The actual frequency
3968 * is stored as a divider into a 100MHz clock, and the
3969 * mode pixel clock is stored in units of 1KHz.
3970 * Hence the bw of each lane in terms of the mode signal
3971 * is:
3972 */
3973 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 3974 }
58a27471
ZW
3975
3976 /* determine panel color depth */
5eddb70b 3977 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
3978 temp &= ~PIPE_BPC_MASK;
3979 if (is_lvds) {
e5a95eb7 3980 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 3981 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
3982 temp |= PIPE_8BPC;
3983 else
3984 temp |= PIPE_6BPC;
1d850362 3985 } else if (has_edp_encoder) {
5ceb0f9b 3986 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
3987 case 8:
3988 temp |= PIPE_8BPC;
3989 break;
3990 case 10:
3991 temp |= PIPE_10BPC;
3992 break;
3993 case 6:
3994 temp |= PIPE_6BPC;
3995 break;
3996 case 12:
3997 temp |= PIPE_12BPC;
3998 break;
3999 }
e5a95eb7
ZY
4000 } else
4001 temp |= PIPE_8BPC;
5eddb70b 4002 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4003
4004 switch (temp & PIPE_BPC_MASK) {
4005 case PIPE_8BPC:
4006 bpp = 24;
4007 break;
4008 case PIPE_10BPC:
4009 bpp = 30;
4010 break;
4011 case PIPE_6BPC:
4012 bpp = 18;
4013 break;
4014 case PIPE_12BPC:
4015 bpp = 36;
4016 break;
4017 default:
4018 DRM_ERROR("unknown pipe bpc value\n");
4019 bpp = 24;
4020 }
4021
77ffb597
AJ
4022 if (!lane) {
4023 /*
4024 * Account for spread spectrum to avoid
4025 * oversubscribing the link. Max center spread
4026 * is 2.5%; use 5% for safety's sake.
4027 */
4028 u32 bps = target_clock * bpp * 21 / 20;
4029 lane = bps / (link_bw * 8) + 1;
4030 }
4031
4032 intel_crtc->fdi_lanes = lane;
4033
49078f7d
CW
4034 if (pixel_multiplier > 1)
4035 link_bw *= pixel_multiplier;
f2b115e6 4036 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4037 }
2c07245f 4038
c038e51e
ZW
4039 /* Ironlake: try to setup display ref clock before DPLL
4040 * enabling. This is only under driver's control after
4041 * PCH B stepping, previous chipset stepping should be
4042 * ignoring this setting.
4043 */
bad720ff 4044 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
4045 temp = I915_READ(PCH_DREF_CONTROL);
4046 /* Always enable nonspread source */
4047 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4048 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
c038e51e
ZW
4049 temp &= ~DREF_SSC_SOURCE_MASK;
4050 temp |= DREF_SSC_SOURCE_ENABLE;
4051 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4052
5eddb70b 4053 POSTING_READ(PCH_DREF_CONTROL);
c038e51e
ZW
4054 udelay(200);
4055
8e647a27 4056 if (has_edp_encoder) {
c038e51e
ZW
4057 if (dev_priv->lvds_use_ssc) {
4058 temp |= DREF_SSC1_ENABLE;
4059 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4060
5eddb70b 4061 POSTING_READ(PCH_DREF_CONTROL);
c038e51e 4062 udelay(200);
7f823282
JB
4063 }
4064 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4065
4066 /* Enable CPU source on CPU attached eDP */
4067 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4068 if (dev_priv->lvds_use_ssc)
4069 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4070 else
4071 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
c038e51e 4072 } else {
7f823282
JB
4073 /* Enable SSC on PCH eDP if needed */
4074 if (dev_priv->lvds_use_ssc) {
4075 DRM_ERROR("enabling SSC on PCH\n");
4076 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4077 }
c038e51e 4078 }
5eddb70b 4079 I915_WRITE(PCH_DREF_CONTROL, temp);
7f823282
JB
4080 POSTING_READ(PCH_DREF_CONTROL);
4081 udelay(200);
c038e51e
ZW
4082 }
4083 }
4084
f2b115e6 4085 if (IS_PINEVIEW(dev)) {
2177832f 4086 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4087 if (has_reduced_clock)
4088 fp2 = (1 << reduced_clock.n) << 16 |
4089 reduced_clock.m1 << 8 | reduced_clock.m2;
4090 } else {
2177832f 4091 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4092 if (has_reduced_clock)
4093 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4094 reduced_clock.m2;
4095 }
79e53945 4096
c1858123
CW
4097 /* Enable autotuning of the PLL clock (if permissible) */
4098 if (HAS_PCH_SPLIT(dev)) {
4099 int factor = 21;
4100
4101 if (is_lvds) {
4102 if ((dev_priv->lvds_use_ssc &&
4103 dev_priv->lvds_ssc_freq == 100) ||
4104 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4105 factor = 25;
4106 } else if (is_sdvo && is_tv)
4107 factor = 20;
4108
4109 if (clock.m1 < factor * clock.n)
4110 fp |= FP_CB_TUNE;
4111 }
4112
5eddb70b 4113 dpll = 0;
bad720ff 4114 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4115 dpll = DPLL_VGA_MODE_DIS;
4116
a6c45cf0 4117 if (!IS_GEN2(dev)) {
79e53945
JB
4118 if (is_lvds)
4119 dpll |= DPLLB_MODE_LVDS;
4120 else
4121 dpll |= DPLLB_MODE_DAC_SERIAL;
4122 if (is_sdvo) {
6c9547ff
CW
4123 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4124 if (pixel_multiplier > 1) {
4125 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4126 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4127 else if (HAS_PCH_SPLIT(dev))
4128 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4129 }
79e53945 4130 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4131 }
83240120 4132 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4133 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4134
4135 /* compute bitmask from p1 value */
f2b115e6
AJ
4136 if (IS_PINEVIEW(dev))
4137 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4138 else {
2177832f 4139 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4140 /* also FPA1 */
bad720ff 4141 if (HAS_PCH_SPLIT(dev))
2c07245f 4142 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4143 if (IS_G4X(dev) && has_reduced_clock)
4144 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4145 }
79e53945
JB
4146 switch (clock.p2) {
4147 case 5:
4148 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4149 break;
4150 case 7:
4151 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4152 break;
4153 case 10:
4154 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4155 break;
4156 case 14:
4157 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4158 break;
4159 }
a6c45cf0 4160 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4161 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4162 } else {
4163 if (is_lvds) {
4164 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4165 } else {
4166 if (clock.p1 == 2)
4167 dpll |= PLL_P1_DIVIDE_BY_TWO;
4168 else
4169 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4170 if (clock.p2 == 4)
4171 dpll |= PLL_P2_DIVIDE_BY_4;
4172 }
4173 }
4174
43565a06
KH
4175 if (is_sdvo && is_tv)
4176 dpll |= PLL_REF_INPUT_TVCLKINBC;
4177 else if (is_tv)
79e53945 4178 /* XXX: just matching BIOS for now */
43565a06 4179 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4180 dpll |= 3;
c751ce4f 4181 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
43565a06 4182 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4183 else
4184 dpll |= PLL_REF_INPUT_DREFCLK;
4185
4186 /* setup pipeconf */
5eddb70b 4187 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4188
4189 /* Set up the display plane register */
4190 dspcntr = DISPPLANE_GAMMA_ENABLE;
4191
f2b115e6 4192 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4193 enable color space conversion */
bad720ff 4194 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4195 if (pipe == 0)
80824003 4196 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4197 else
4198 dspcntr |= DISPPLANE_SEL_PIPE_B;
4199 }
79e53945 4200
a6c45cf0 4201 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4202 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4203 * core speed.
4204 *
4205 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4206 * pipe == 0 check?
4207 */
e70236a8
JB
4208 if (mode->clock >
4209 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4210 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4211 else
5eddb70b 4212 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4213 }
4214
8d86dc6a 4215 dspcntr |= DISPLAY_PLANE_ENABLE;
5eddb70b 4216 pipeconf |= PIPECONF_ENABLE;
8d86dc6a
LT
4217 dpll |= DPLL_VCO_ENABLE;
4218
28c97730 4219 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4220 drm_mode_debug_printmodeline(mode);
4221
f2b115e6 4222 /* assign to Ironlake registers */
bad720ff 4223 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4224 fp_reg = PCH_FP0(pipe);
4225 dpll_reg = PCH_DPLL(pipe);
4226 } else {
4227 fp_reg = FP0(pipe);
4228 dpll_reg = DPLL(pipe);
2c07245f 4229 }
79e53945 4230
5c5313c8
JB
4231 /* PCH eDP needs FDI, but CPU eDP does not */
4232 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4233 I915_WRITE(fp_reg, fp);
4234 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4235
4236 POSTING_READ(dpll_reg);
79e53945
JB
4237 udelay(150);
4238 }
4239
8db9d77b
ZW
4240 /* enable transcoder DPLL */
4241 if (HAS_PCH_CPT(dev)) {
4242 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4243 if (pipe == 0)
4244 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4245 else
5eddb70b 4246 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4247 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4248
4249 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4250 udelay(150);
4251 }
4252
79e53945
JB
4253 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4254 * This is an exception to the general rule that mode_set doesn't turn
4255 * things on.
4256 */
4257 if (is_lvds) {
5eddb70b 4258 reg = LVDS;
bad720ff 4259 if (HAS_PCH_SPLIT(dev))
5eddb70b 4260 reg = PCH_LVDS;
541998a1 4261
5eddb70b
CW
4262 temp = I915_READ(reg);
4263 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4264 if (pipe == 1) {
4265 if (HAS_PCH_CPT(dev))
5eddb70b 4266 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4267 else
5eddb70b 4268 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4269 } else {
4270 if (HAS_PCH_CPT(dev))
5eddb70b 4271 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4272 else
5eddb70b 4273 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4274 }
a3e17eb8 4275 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4276 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4277 /* Set the B0-B3 data pairs corresponding to whether we're going to
4278 * set the DPLLs for dual-channel mode or not.
4279 */
4280 if (clock.p2 == 7)
5eddb70b 4281 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4282 else
5eddb70b 4283 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4284
4285 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4286 * appropriately here, but we need to look more thoroughly into how
4287 * panels behave in the two modes.
4288 */
434ed097 4289 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4290 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4291 if (dev_priv->lvds_dither)
5eddb70b 4292 temp |= LVDS_ENABLE_DITHER;
434ed097 4293 else
5eddb70b 4294 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4295 }
5eddb70b 4296 I915_WRITE(reg, temp);
79e53945 4297 }
434ed097
JB
4298
4299 /* set the dithering flag and clear for anything other than a panel. */
4300 if (HAS_PCH_SPLIT(dev)) {
4301 pipeconf &= ~PIPECONF_DITHER_EN;
4302 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4303 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4304 pipeconf |= PIPECONF_DITHER_EN;
4305 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4306 }
4307 }
4308
5c5313c8 4309 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 4310 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 4311 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
4312 /* For non-DP output, clear any trans DP clock recovery setting.*/
4313 if (pipe == 0) {
4314 I915_WRITE(TRANSA_DATA_M1, 0);
4315 I915_WRITE(TRANSA_DATA_N1, 0);
4316 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4317 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4318 } else {
4319 I915_WRITE(TRANSB_DATA_M1, 0);
4320 I915_WRITE(TRANSB_DATA_N1, 0);
4321 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4322 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4323 }
4324 }
79e53945 4325
5c5313c8 4326 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 4327 I915_WRITE(dpll_reg, dpll);
5eddb70b 4328
32f9d658 4329 /* Wait for the clocks to stabilize. */
5eddb70b 4330 POSTING_READ(dpll_reg);
32f9d658
ZW
4331 udelay(150);
4332
a6c45cf0 4333 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 4334 temp = 0;
bb66c512 4335 if (is_sdvo) {
5eddb70b
CW
4336 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4337 if (temp > 1)
4338 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 4339 else
5eddb70b
CW
4340 temp = 0;
4341 }
4342 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 4343 } else {
a589b9f4
CW
4344 /* The pixel multiplier can only be updated once the
4345 * DPLL is enabled and the clocks are stable.
4346 *
4347 * So write it again.
4348 */
32f9d658
ZW
4349 I915_WRITE(dpll_reg, dpll);
4350 }
79e53945 4351 }
79e53945 4352
5eddb70b 4353 intel_crtc->lowfreq_avail = false;
652c393a
JB
4354 if (is_lvds && has_reduced_clock && i915_powersave) {
4355 I915_WRITE(fp_reg + 4, fp2);
4356 intel_crtc->lowfreq_avail = true;
4357 if (HAS_PIPE_CXSR(dev)) {
28c97730 4358 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4359 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4360 }
4361 } else {
4362 I915_WRITE(fp_reg + 4, fp);
652c393a 4363 if (HAS_PIPE_CXSR(dev)) {
28c97730 4364 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4365 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4366 }
4367 }
4368
734b4157
KH
4369 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4370 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4371 /* the chip adds 2 halflines automatically */
4372 adjusted_mode->crtc_vdisplay -= 1;
4373 adjusted_mode->crtc_vtotal -= 1;
4374 adjusted_mode->crtc_vblank_start -= 1;
4375 adjusted_mode->crtc_vblank_end -= 1;
4376 adjusted_mode->crtc_vsync_end -= 1;
4377 adjusted_mode->crtc_vsync_start -= 1;
4378 } else
4379 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4380
5eddb70b
CW
4381 I915_WRITE(HTOTAL(pipe),
4382 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 4383 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
4384 I915_WRITE(HBLANK(pipe),
4385 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 4386 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
4387 I915_WRITE(HSYNC(pipe),
4388 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 4389 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
4390
4391 I915_WRITE(VTOTAL(pipe),
4392 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 4393 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
4394 I915_WRITE(VBLANK(pipe),
4395 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 4396 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
4397 I915_WRITE(VSYNC(pipe),
4398 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 4399 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
4400
4401 /* pipesrc and dspsize control the size that is scaled from,
4402 * which should always be the user's requested size.
79e53945 4403 */
bad720ff 4404 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4405 I915_WRITE(DSPSIZE(plane),
4406 ((mode->vdisplay - 1) << 16) |
4407 (mode->hdisplay - 1));
4408 I915_WRITE(DSPPOS(plane), 0);
2c07245f 4409 }
5eddb70b
CW
4410 I915_WRITE(PIPESRC(pipe),
4411 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 4412
bad720ff 4413 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4414 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4415 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4416 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4417 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 4418
5c5313c8 4419 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 4420 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 4421 }
2c07245f
ZW
4422 }
4423
5eddb70b
CW
4424 I915_WRITE(PIPECONF(pipe), pipeconf);
4425 POSTING_READ(PIPECONF(pipe));
79e53945 4426
9d0498a2 4427 intel_wait_for_vblank(dev, pipe);
79e53945 4428
f00a3ddf 4429 if (IS_GEN5(dev)) {
553bd149
ZW
4430 /* enable address swizzle for tiling buffer */
4431 temp = I915_READ(DISP_ARB_CTL);
4432 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4433 }
4434
5eddb70b 4435 I915_WRITE(DSPCNTR(plane), dspcntr);
79e53945 4436
5c3b82e2 4437 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
4438
4439 intel_update_watermarks(dev);
4440
79e53945 4441 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4442
1f803ee5 4443 return ret;
79e53945
JB
4444}
4445
4446/** Loads the palette/gamma unit for the CRTC with the prepared values */
4447void intel_crtc_load_lut(struct drm_crtc *crtc)
4448{
4449 struct drm_device *dev = crtc->dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4452 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4453 int i;
4454
4455 /* The clocks have to be on to load the palette. */
4456 if (!crtc->enabled)
4457 return;
4458
f2b115e6 4459 /* use legacy palette for Ironlake */
bad720ff 4460 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
4461 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4462 LGC_PALETTE_B;
4463
79e53945
JB
4464 for (i = 0; i < 256; i++) {
4465 I915_WRITE(palreg + 4 * i,
4466 (intel_crtc->lut_r[i] << 16) |
4467 (intel_crtc->lut_g[i] << 8) |
4468 intel_crtc->lut_b[i]);
4469 }
4470}
4471
560b85bb
CW
4472static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4473{
4474 struct drm_device *dev = crtc->dev;
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4477 bool visible = base != 0;
4478 u32 cntl;
4479
4480 if (intel_crtc->cursor_visible == visible)
4481 return;
4482
4483 cntl = I915_READ(CURACNTR);
4484 if (visible) {
4485 /* On these chipsets we can only modify the base whilst
4486 * the cursor is disabled.
4487 */
4488 I915_WRITE(CURABASE, base);
4489
4490 cntl &= ~(CURSOR_FORMAT_MASK);
4491 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4492 cntl |= CURSOR_ENABLE |
4493 CURSOR_GAMMA_ENABLE |
4494 CURSOR_FORMAT_ARGB;
4495 } else
4496 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4497 I915_WRITE(CURACNTR, cntl);
4498
4499 intel_crtc->cursor_visible = visible;
4500}
4501
4502static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4503{
4504 struct drm_device *dev = crtc->dev;
4505 struct drm_i915_private *dev_priv = dev->dev_private;
4506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4507 int pipe = intel_crtc->pipe;
4508 bool visible = base != 0;
4509
4510 if (intel_crtc->cursor_visible != visible) {
4511 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4512 if (base) {
4513 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4514 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4515 cntl |= pipe << 28; /* Connect to correct pipe */
4516 } else {
4517 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4518 cntl |= CURSOR_MODE_DISABLE;
4519 }
4520 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4521
4522 intel_crtc->cursor_visible = visible;
4523 }
4524 /* and commit changes on next vblank */
4525 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4526}
4527
cda4b7d3 4528/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
4529static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4530 bool on)
cda4b7d3
CW
4531{
4532 struct drm_device *dev = crtc->dev;
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4535 int pipe = intel_crtc->pipe;
4536 int x = intel_crtc->cursor_x;
4537 int y = intel_crtc->cursor_y;
560b85bb 4538 u32 base, pos;
cda4b7d3
CW
4539 bool visible;
4540
4541 pos = 0;
4542
6b383a7f 4543 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
4544 base = intel_crtc->cursor_addr;
4545 if (x > (int) crtc->fb->width)
4546 base = 0;
4547
4548 if (y > (int) crtc->fb->height)
4549 base = 0;
4550 } else
4551 base = 0;
4552
4553 if (x < 0) {
4554 if (x + intel_crtc->cursor_width < 0)
4555 base = 0;
4556
4557 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4558 x = -x;
4559 }
4560 pos |= x << CURSOR_X_SHIFT;
4561
4562 if (y < 0) {
4563 if (y + intel_crtc->cursor_height < 0)
4564 base = 0;
4565
4566 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4567 y = -y;
4568 }
4569 pos |= y << CURSOR_Y_SHIFT;
4570
4571 visible = base != 0;
560b85bb 4572 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
4573 return;
4574
4575 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
4576 if (IS_845G(dev) || IS_I865G(dev))
4577 i845_update_cursor(crtc, base);
4578 else
4579 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
4580
4581 if (visible)
4582 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4583}
4584
79e53945 4585static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 4586 struct drm_file *file,
79e53945
JB
4587 uint32_t handle,
4588 uint32_t width, uint32_t height)
4589{
4590 struct drm_device *dev = crtc->dev;
4591 struct drm_i915_private *dev_priv = dev->dev_private;
4592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 4593 struct drm_i915_gem_object *obj;
cda4b7d3 4594 uint32_t addr;
3f8bc370 4595 int ret;
79e53945 4596
28c97730 4597 DRM_DEBUG_KMS("\n");
79e53945
JB
4598
4599 /* if we want to turn off the cursor ignore width and height */
4600 if (!handle) {
28c97730 4601 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 4602 addr = 0;
05394f39 4603 obj = NULL;
5004417d 4604 mutex_lock(&dev->struct_mutex);
3f8bc370 4605 goto finish;
79e53945
JB
4606 }
4607
4608 /* Currently we only support 64x64 cursors */
4609 if (width != 64 || height != 64) {
4610 DRM_ERROR("we currently only support 64x64 cursors\n");
4611 return -EINVAL;
4612 }
4613
05394f39
CW
4614 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
4615 if (!obj)
79e53945
JB
4616 return -ENOENT;
4617
05394f39 4618 if (obj->base.size < width * height * 4) {
79e53945 4619 DRM_ERROR("buffer is to small\n");
34b8686e
DA
4620 ret = -ENOMEM;
4621 goto fail;
79e53945
JB
4622 }
4623
71acb5eb 4624 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 4625 mutex_lock(&dev->struct_mutex);
b295d1b6 4626 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
4627 if (obj->tiling_mode) {
4628 DRM_ERROR("cursor cannot be tiled\n");
4629 ret = -EINVAL;
4630 goto fail_locked;
4631 }
4632
05394f39 4633 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
4634 if (ret) {
4635 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 4636 goto fail_locked;
71acb5eb 4637 }
e7b526bb 4638
05394f39 4639 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
4640 if (ret) {
4641 DRM_ERROR("failed to move cursor bo into the GTT\n");
4642 goto fail_unpin;
4643 }
4644
d9e86c0e
CW
4645 ret = i915_gem_object_put_fence(obj);
4646 if (ret) {
4647 DRM_ERROR("failed to move cursor bo into the GTT\n");
4648 goto fail_unpin;
4649 }
4650
05394f39 4651 addr = obj->gtt_offset;
71acb5eb 4652 } else {
6eeefaf3 4653 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 4654 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
4655 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4656 align);
71acb5eb
DA
4657 if (ret) {
4658 DRM_ERROR("failed to attach phys object\n");
7f9872e0 4659 goto fail_locked;
71acb5eb 4660 }
05394f39 4661 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
4662 }
4663
a6c45cf0 4664 if (IS_GEN2(dev))
14b60391
JB
4665 I915_WRITE(CURSIZE, (height << 12) | width);
4666
3f8bc370 4667 finish:
3f8bc370 4668 if (intel_crtc->cursor_bo) {
b295d1b6 4669 if (dev_priv->info->cursor_needs_physical) {
05394f39 4670 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
4671 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4672 } else
4673 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 4674 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 4675 }
80824003 4676
7f9872e0 4677 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
4678
4679 intel_crtc->cursor_addr = addr;
05394f39 4680 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
4681 intel_crtc->cursor_width = width;
4682 intel_crtc->cursor_height = height;
4683
6b383a7f 4684 intel_crtc_update_cursor(crtc, true);
3f8bc370 4685
79e53945 4686 return 0;
e7b526bb 4687fail_unpin:
05394f39 4688 i915_gem_object_unpin(obj);
7f9872e0 4689fail_locked:
34b8686e 4690 mutex_unlock(&dev->struct_mutex);
bc9025bd 4691fail:
05394f39 4692 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 4693 return ret;
79e53945
JB
4694}
4695
4696static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4697{
79e53945 4698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4699
cda4b7d3
CW
4700 intel_crtc->cursor_x = x;
4701 intel_crtc->cursor_y = y;
652c393a 4702
6b383a7f 4703 intel_crtc_update_cursor(crtc, true);
79e53945
JB
4704
4705 return 0;
4706}
4707
4708/** Sets the color ramps on behalf of RandR */
4709void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4710 u16 blue, int regno)
4711{
4712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4713
4714 intel_crtc->lut_r[regno] = red >> 8;
4715 intel_crtc->lut_g[regno] = green >> 8;
4716 intel_crtc->lut_b[regno] = blue >> 8;
4717}
4718
b8c00ac5
DA
4719void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4720 u16 *blue, int regno)
4721{
4722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4723
4724 *red = intel_crtc->lut_r[regno] << 8;
4725 *green = intel_crtc->lut_g[regno] << 8;
4726 *blue = intel_crtc->lut_b[regno] << 8;
4727}
4728
79e53945 4729static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 4730 u16 *blue, uint32_t start, uint32_t size)
79e53945 4731{
7203425a 4732 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4734
7203425a 4735 for (i = start; i < end; i++) {
79e53945
JB
4736 intel_crtc->lut_r[i] = red[i] >> 8;
4737 intel_crtc->lut_g[i] = green[i] >> 8;
4738 intel_crtc->lut_b[i] = blue[i] >> 8;
4739 }
4740
4741 intel_crtc_load_lut(crtc);
4742}
4743
4744/**
4745 * Get a pipe with a simple mode set on it for doing load-based monitor
4746 * detection.
4747 *
4748 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 4749 * its requirements. The pipe will be connected to no other encoders.
79e53945 4750 *
c751ce4f 4751 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
4752 * configured for it. In the future, it could choose to temporarily disable
4753 * some outputs to free up a pipe for its use.
4754 *
4755 * \return crtc, or NULL if no pipes are available.
4756 */
4757
4758/* VESA 640x480x72Hz mode to set on the pipe */
4759static struct drm_display_mode load_detect_mode = {
4760 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4761 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4762};
4763
21d40d37 4764struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 4765 struct drm_connector *connector,
79e53945
JB
4766 struct drm_display_mode *mode,
4767 int *dpms_mode)
4768{
4769 struct intel_crtc *intel_crtc;
4770 struct drm_crtc *possible_crtc;
4771 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 4772 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
4773 struct drm_crtc *crtc = NULL;
4774 struct drm_device *dev = encoder->dev;
4775 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4776 struct drm_crtc_helper_funcs *crtc_funcs;
4777 int i = -1;
4778
4779 /*
4780 * Algorithm gets a little messy:
4781 * - if the connector already has an assigned crtc, use it (but make
4782 * sure it's on first)
4783 * - try to find the first unused crtc that can drive this connector,
4784 * and use that if we find one
4785 * - if there are no unused crtcs available, try to use the first
4786 * one we found that supports the connector
4787 */
4788
4789 /* See if we already have a CRTC for this connector */
4790 if (encoder->crtc) {
4791 crtc = encoder->crtc;
4792 /* Make sure the crtc and connector are running */
4793 intel_crtc = to_intel_crtc(crtc);
4794 *dpms_mode = intel_crtc->dpms_mode;
4795 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4796 crtc_funcs = crtc->helper_private;
4797 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4798 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4799 }
4800 return crtc;
4801 }
4802
4803 /* Find an unused one (if possible) */
4804 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4805 i++;
4806 if (!(encoder->possible_crtcs & (1 << i)))
4807 continue;
4808 if (!possible_crtc->enabled) {
4809 crtc = possible_crtc;
4810 break;
4811 }
4812 if (!supported_crtc)
4813 supported_crtc = possible_crtc;
4814 }
4815
4816 /*
4817 * If we didn't find an unused CRTC, don't use any.
4818 */
4819 if (!crtc) {
4820 return NULL;
4821 }
4822
4823 encoder->crtc = crtc;
c1c43977 4824 connector->encoder = encoder;
21d40d37 4825 intel_encoder->load_detect_temp = true;
79e53945
JB
4826
4827 intel_crtc = to_intel_crtc(crtc);
4828 *dpms_mode = intel_crtc->dpms_mode;
4829
4830 if (!crtc->enabled) {
4831 if (!mode)
4832 mode = &load_detect_mode;
3c4fdcfb 4833 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
4834 } else {
4835 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4836 crtc_funcs = crtc->helper_private;
4837 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4838 }
4839
4840 /* Add this connector to the crtc */
4841 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4842 encoder_funcs->commit(encoder);
4843 }
4844 /* let the connector get through one full cycle before testing */
9d0498a2 4845 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
4846
4847 return crtc;
4848}
4849
c1c43977
ZW
4850void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4851 struct drm_connector *connector, int dpms_mode)
79e53945 4852{
4ef69c7a 4853 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
4854 struct drm_device *dev = encoder->dev;
4855 struct drm_crtc *crtc = encoder->crtc;
4856 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4857 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4858
21d40d37 4859 if (intel_encoder->load_detect_temp) {
79e53945 4860 encoder->crtc = NULL;
c1c43977 4861 connector->encoder = NULL;
21d40d37 4862 intel_encoder->load_detect_temp = false;
79e53945
JB
4863 crtc->enabled = drm_helper_crtc_in_use(crtc);
4864 drm_helper_disable_unused_functions(dev);
4865 }
4866
c751ce4f 4867 /* Switch crtc and encoder back off if necessary */
79e53945
JB
4868 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4869 if (encoder->crtc == crtc)
4870 encoder_funcs->dpms(encoder, dpms_mode);
4871 crtc_funcs->dpms(crtc, dpms_mode);
4872 }
4873}
4874
4875/* Returns the clock of the currently programmed mode of the given pipe. */
4876static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4877{
4878 struct drm_i915_private *dev_priv = dev->dev_private;
4879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4880 int pipe = intel_crtc->pipe;
4881 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4882 u32 fp;
4883 intel_clock_t clock;
4884
4885 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4886 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4887 else
4888 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4889
4890 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
4891 if (IS_PINEVIEW(dev)) {
4892 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4893 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
4894 } else {
4895 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4896 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4897 }
4898
a6c45cf0 4899 if (!IS_GEN2(dev)) {
f2b115e6
AJ
4900 if (IS_PINEVIEW(dev))
4901 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4902 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
4903 else
4904 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
4905 DPLL_FPA01_P1_POST_DIV_SHIFT);
4906
4907 switch (dpll & DPLL_MODE_MASK) {
4908 case DPLLB_MODE_DAC_SERIAL:
4909 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4910 5 : 10;
4911 break;
4912 case DPLLB_MODE_LVDS:
4913 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4914 7 : 14;
4915 break;
4916 default:
28c97730 4917 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
4918 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4919 return 0;
4920 }
4921
4922 /* XXX: Handle the 100Mhz refclk */
2177832f 4923 intel_clock(dev, 96000, &clock);
79e53945
JB
4924 } else {
4925 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4926
4927 if (is_lvds) {
4928 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4929 DPLL_FPA01_P1_POST_DIV_SHIFT);
4930 clock.p2 = 14;
4931
4932 if ((dpll & PLL_REF_INPUT_MASK) ==
4933 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4934 /* XXX: might not be 66MHz */
2177832f 4935 intel_clock(dev, 66000, &clock);
79e53945 4936 } else
2177832f 4937 intel_clock(dev, 48000, &clock);
79e53945
JB
4938 } else {
4939 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4940 clock.p1 = 2;
4941 else {
4942 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4943 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4944 }
4945 if (dpll & PLL_P2_DIVIDE_BY_4)
4946 clock.p2 = 4;
4947 else
4948 clock.p2 = 2;
4949
2177832f 4950 intel_clock(dev, 48000, &clock);
79e53945
JB
4951 }
4952 }
4953
4954 /* XXX: It would be nice to validate the clocks, but we can't reuse
4955 * i830PllIsValid() because it relies on the xf86_config connector
4956 * configuration being accurate, which it isn't necessarily.
4957 */
4958
4959 return clock.dot;
4960}
4961
4962/** Returns the currently programmed mode of the given pipe. */
4963struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4964 struct drm_crtc *crtc)
4965{
4966 struct drm_i915_private *dev_priv = dev->dev_private;
4967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4968 int pipe = intel_crtc->pipe;
4969 struct drm_display_mode *mode;
4970 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4971 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4972 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4973 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4974
4975 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4976 if (!mode)
4977 return NULL;
4978
4979 mode->clock = intel_crtc_clock_get(dev, crtc);
4980 mode->hdisplay = (htot & 0xffff) + 1;
4981 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4982 mode->hsync_start = (hsync & 0xffff) + 1;
4983 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4984 mode->vdisplay = (vtot & 0xffff) + 1;
4985 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4986 mode->vsync_start = (vsync & 0xffff) + 1;
4987 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4988
4989 drm_mode_set_name(mode);
4990 drm_mode_set_crtcinfo(mode, 0);
4991
4992 return mode;
4993}
4994
652c393a
JB
4995#define GPU_IDLE_TIMEOUT 500 /* ms */
4996
4997/* When this timer fires, we've been idle for awhile */
4998static void intel_gpu_idle_timer(unsigned long arg)
4999{
5000 struct drm_device *dev = (struct drm_device *)arg;
5001 drm_i915_private_t *dev_priv = dev->dev_private;
5002
ff7ea4c0
CW
5003 if (!list_empty(&dev_priv->mm.active_list)) {
5004 /* Still processing requests, so just re-arm the timer. */
5005 mod_timer(&dev_priv->idle_timer, jiffies +
5006 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5007 return;
5008 }
652c393a 5009
ff7ea4c0 5010 dev_priv->busy = false;
01dfba93 5011 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5012}
5013
652c393a
JB
5014#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5015
5016static void intel_crtc_idle_timer(unsigned long arg)
5017{
5018 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5019 struct drm_crtc *crtc = &intel_crtc->base;
5020 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5021 struct intel_framebuffer *intel_fb;
652c393a 5022
ff7ea4c0
CW
5023 intel_fb = to_intel_framebuffer(crtc->fb);
5024 if (intel_fb && intel_fb->obj->active) {
5025 /* The framebuffer is still being accessed by the GPU. */
5026 mod_timer(&intel_crtc->idle_timer, jiffies +
5027 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5028 return;
5029 }
652c393a 5030
ff7ea4c0 5031 intel_crtc->busy = false;
01dfba93 5032 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5033}
5034
3dec0095 5035static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5036{
5037 struct drm_device *dev = crtc->dev;
5038 drm_i915_private_t *dev_priv = dev->dev_private;
5039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5040 int pipe = intel_crtc->pipe;
5041 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5042 int dpll = I915_READ(dpll_reg);
5043
bad720ff 5044 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5045 return;
5046
5047 if (!dev_priv->lvds_downclock_avail)
5048 return;
5049
5050 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5051 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5052
5053 /* Unlock panel regs */
4a655f04
JB
5054 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5055 PANEL_UNLOCK_REGS);
652c393a
JB
5056
5057 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5058 I915_WRITE(dpll_reg, dpll);
5059 dpll = I915_READ(dpll_reg);
9d0498a2 5060 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5061 dpll = I915_READ(dpll_reg);
5062 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5063 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5064
5065 /* ...and lock them again */
5066 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5067 }
5068
5069 /* Schedule downclock */
3dec0095
DV
5070 mod_timer(&intel_crtc->idle_timer, jiffies +
5071 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5072}
5073
5074static void intel_decrease_pllclock(struct drm_crtc *crtc)
5075{
5076 struct drm_device *dev = crtc->dev;
5077 drm_i915_private_t *dev_priv = dev->dev_private;
5078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5079 int pipe = intel_crtc->pipe;
5080 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5081 int dpll = I915_READ(dpll_reg);
5082
bad720ff 5083 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5084 return;
5085
5086 if (!dev_priv->lvds_downclock_avail)
5087 return;
5088
5089 /*
5090 * Since this is called by a timer, we should never get here in
5091 * the manual case.
5092 */
5093 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5094 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5095
5096 /* Unlock panel regs */
4a655f04
JB
5097 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5098 PANEL_UNLOCK_REGS);
652c393a
JB
5099
5100 dpll |= DISPLAY_RATE_SELECT_FPA1;
5101 I915_WRITE(dpll_reg, dpll);
5102 dpll = I915_READ(dpll_reg);
9d0498a2 5103 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5104 dpll = I915_READ(dpll_reg);
5105 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5106 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5107
5108 /* ...and lock them again */
5109 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5110 }
5111
5112}
5113
5114/**
5115 * intel_idle_update - adjust clocks for idleness
5116 * @work: work struct
5117 *
5118 * Either the GPU or display (or both) went idle. Check the busy status
5119 * here and adjust the CRTC and GPU clocks as necessary.
5120 */
5121static void intel_idle_update(struct work_struct *work)
5122{
5123 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5124 idle_work);
5125 struct drm_device *dev = dev_priv->dev;
5126 struct drm_crtc *crtc;
5127 struct intel_crtc *intel_crtc;
45ac22c8 5128 int enabled = 0;
652c393a
JB
5129
5130 if (!i915_powersave)
5131 return;
5132
5133 mutex_lock(&dev->struct_mutex);
5134
7648fa99
JB
5135 i915_update_gfx_val(dev_priv);
5136
652c393a
JB
5137 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5138 /* Skip inactive CRTCs */
5139 if (!crtc->fb)
5140 continue;
5141
45ac22c8 5142 enabled++;
652c393a
JB
5143 intel_crtc = to_intel_crtc(crtc);
5144 if (!intel_crtc->busy)
5145 intel_decrease_pllclock(crtc);
5146 }
5147
45ac22c8
LP
5148 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
5149 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
5150 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
5151 }
5152
652c393a
JB
5153 mutex_unlock(&dev->struct_mutex);
5154}
5155
5156/**
5157 * intel_mark_busy - mark the GPU and possibly the display busy
5158 * @dev: drm device
5159 * @obj: object we're operating on
5160 *
5161 * Callers can use this function to indicate that the GPU is busy processing
5162 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5163 * buffer), we'll also mark the display as busy, so we know to increase its
5164 * clock frequency.
5165 */
05394f39 5166void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5167{
5168 drm_i915_private_t *dev_priv = dev->dev_private;
5169 struct drm_crtc *crtc = NULL;
5170 struct intel_framebuffer *intel_fb;
5171 struct intel_crtc *intel_crtc;
5172
5e17ee74
ZW
5173 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5174 return;
5175
060e645a
LP
5176 if (!dev_priv->busy) {
5177 if (IS_I945G(dev) || IS_I945GM(dev)) {
5178 u32 fw_blc_self;
ee980b80 5179
060e645a
LP
5180 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5181 fw_blc_self = I915_READ(FW_BLC_SELF);
5182 fw_blc_self &= ~FW_BLC_SELF_EN;
5183 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5184 }
28cf798f 5185 dev_priv->busy = true;
060e645a 5186 } else
28cf798f
CW
5187 mod_timer(&dev_priv->idle_timer, jiffies +
5188 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5189
5190 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5191 if (!crtc->fb)
5192 continue;
5193
5194 intel_crtc = to_intel_crtc(crtc);
5195 intel_fb = to_intel_framebuffer(crtc->fb);
5196 if (intel_fb->obj == obj) {
5197 if (!intel_crtc->busy) {
060e645a
LP
5198 if (IS_I945G(dev) || IS_I945GM(dev)) {
5199 u32 fw_blc_self;
5200
5201 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5202 fw_blc_self = I915_READ(FW_BLC_SELF);
5203 fw_blc_self &= ~FW_BLC_SELF_EN;
5204 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5205 }
652c393a 5206 /* Non-busy -> busy, upclock */
3dec0095 5207 intel_increase_pllclock(crtc);
652c393a
JB
5208 intel_crtc->busy = true;
5209 } else {
5210 /* Busy -> busy, put off timer */
5211 mod_timer(&intel_crtc->idle_timer, jiffies +
5212 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5213 }
5214 }
5215 }
5216}
5217
79e53945
JB
5218static void intel_crtc_destroy(struct drm_crtc *crtc)
5219{
5220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5221 struct drm_device *dev = crtc->dev;
5222 struct intel_unpin_work *work;
5223 unsigned long flags;
5224
5225 spin_lock_irqsave(&dev->event_lock, flags);
5226 work = intel_crtc->unpin_work;
5227 intel_crtc->unpin_work = NULL;
5228 spin_unlock_irqrestore(&dev->event_lock, flags);
5229
5230 if (work) {
5231 cancel_work_sync(&work->work);
5232 kfree(work);
5233 }
79e53945
JB
5234
5235 drm_crtc_cleanup(crtc);
67e77c5a 5236
79e53945
JB
5237 kfree(intel_crtc);
5238}
5239
6b95a207
KH
5240static void intel_unpin_work_fn(struct work_struct *__work)
5241{
5242 struct intel_unpin_work *work =
5243 container_of(__work, struct intel_unpin_work, work);
5244
5245 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5246 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5247 drm_gem_object_unreference(&work->pending_flip_obj->base);
5248 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5249
6b95a207
KH
5250 mutex_unlock(&work->dev->struct_mutex);
5251 kfree(work);
5252}
5253
1afe3e9d
JB
5254static void do_intel_finish_page_flip(struct drm_device *dev,
5255 struct drm_crtc *crtc)
6b95a207
KH
5256{
5257 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5259 struct intel_unpin_work *work;
05394f39 5260 struct drm_i915_gem_object *obj;
6b95a207
KH
5261 struct drm_pending_vblank_event *e;
5262 struct timeval now;
5263 unsigned long flags;
5264
5265 /* Ignore early vblank irqs */
5266 if (intel_crtc == NULL)
5267 return;
5268
5269 spin_lock_irqsave(&dev->event_lock, flags);
5270 work = intel_crtc->unpin_work;
5271 if (work == NULL || !work->pending) {
5272 spin_unlock_irqrestore(&dev->event_lock, flags);
5273 return;
5274 }
5275
5276 intel_crtc->unpin_work = NULL;
5277 drm_vblank_put(dev, intel_crtc->pipe);
5278
5279 if (work->event) {
5280 e = work->event;
5281 do_gettimeofday(&now);
5282 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5283 e->event.tv_sec = now.tv_sec;
5284 e->event.tv_usec = now.tv_usec;
5285 list_add_tail(&e->base.link,
5286 &e->base.file_priv->event_list);
5287 wake_up_interruptible(&e->base.file_priv->event_wait);
5288 }
5289
5290 spin_unlock_irqrestore(&dev->event_lock, flags);
5291
05394f39 5292 obj = work->old_fb_obj;
d9e86c0e 5293
e59f2bac 5294 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
5295 &obj->pending_flip.counter);
5296 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 5297 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 5298
6b95a207 5299 schedule_work(&work->work);
e5510fac
JB
5300
5301 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5302}
5303
1afe3e9d
JB
5304void intel_finish_page_flip(struct drm_device *dev, int pipe)
5305{
5306 drm_i915_private_t *dev_priv = dev->dev_private;
5307 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5308
5309 do_intel_finish_page_flip(dev, crtc);
5310}
5311
5312void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5313{
5314 drm_i915_private_t *dev_priv = dev->dev_private;
5315 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5316
5317 do_intel_finish_page_flip(dev, crtc);
5318}
5319
6b95a207
KH
5320void intel_prepare_page_flip(struct drm_device *dev, int plane)
5321{
5322 drm_i915_private_t *dev_priv = dev->dev_private;
5323 struct intel_crtc *intel_crtc =
5324 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5325 unsigned long flags;
5326
5327 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5328 if (intel_crtc->unpin_work) {
4e5359cd
SF
5329 if ((++intel_crtc->unpin_work->pending) > 1)
5330 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5331 } else {
5332 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5333 }
6b95a207
KH
5334 spin_unlock_irqrestore(&dev->event_lock, flags);
5335}
5336
5337static int intel_crtc_page_flip(struct drm_crtc *crtc,
5338 struct drm_framebuffer *fb,
5339 struct drm_pending_vblank_event *event)
5340{
5341 struct drm_device *dev = crtc->dev;
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct intel_framebuffer *intel_fb;
05394f39 5344 struct drm_i915_gem_object *obj;
6b95a207
KH
5345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5346 struct intel_unpin_work *work;
be9a3dbf 5347 unsigned long flags, offset;
52e68630 5348 int pipe = intel_crtc->pipe;
20f0cd55 5349 u32 pf, pipesrc;
52e68630 5350 int ret;
6b95a207
KH
5351
5352 work = kzalloc(sizeof *work, GFP_KERNEL);
5353 if (work == NULL)
5354 return -ENOMEM;
5355
6b95a207
KH
5356 work->event = event;
5357 work->dev = crtc->dev;
5358 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5359 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5360 INIT_WORK(&work->work, intel_unpin_work_fn);
5361
5362 /* We borrow the event spin lock for protecting unpin_work */
5363 spin_lock_irqsave(&dev->event_lock, flags);
5364 if (intel_crtc->unpin_work) {
5365 spin_unlock_irqrestore(&dev->event_lock, flags);
5366 kfree(work);
468f0b44
CW
5367
5368 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5369 return -EBUSY;
5370 }
5371 intel_crtc->unpin_work = work;
5372 spin_unlock_irqrestore(&dev->event_lock, flags);
5373
5374 intel_fb = to_intel_framebuffer(fb);
5375 obj = intel_fb->obj;
5376
468f0b44 5377 mutex_lock(&dev->struct_mutex);
1ec14ad3 5378 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
5379 if (ret)
5380 goto cleanup_work;
6b95a207 5381
75dfca80 5382 /* Reference the objects for the scheduled work. */
05394f39
CW
5383 drm_gem_object_reference(&work->old_fb_obj->base);
5384 drm_gem_object_reference(&obj->base);
6b95a207
KH
5385
5386 crtc->fb = fb;
96b099fd
CW
5387
5388 ret = drm_vblank_get(dev, intel_crtc->pipe);
5389 if (ret)
5390 goto cleanup_objs;
5391
c7f9f9a8
CW
5392 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5393 u32 flip_mask;
48b956c5 5394
c7f9f9a8
CW
5395 /* Can't queue multiple flips, so wait for the previous
5396 * one to finish before executing the next.
5397 */
e1f99ce6
CW
5398 ret = BEGIN_LP_RING(2);
5399 if (ret)
5400 goto cleanup_objs;
5401
c7f9f9a8
CW
5402 if (intel_crtc->plane)
5403 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5404 else
5405 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5406 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5407 OUT_RING(MI_NOOP);
6146b3d6
DV
5408 ADVANCE_LP_RING();
5409 }
83f7fd05 5410
e1f99ce6 5411 work->pending_flip_obj = obj;
e1f99ce6 5412
4e5359cd
SF
5413 work->enable_stall_check = true;
5414
be9a3dbf 5415 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 5416 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 5417
e1f99ce6
CW
5418 ret = BEGIN_LP_RING(4);
5419 if (ret)
5420 goto cleanup_objs;
5421
5422 /* Block clients from rendering to the new back buffer until
5423 * the flip occurs and the object is no longer visible.
5424 */
05394f39 5425 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
5426
5427 switch (INTEL_INFO(dev)->gen) {
52e68630 5428 case 2:
1afe3e9d
JB
5429 OUT_RING(MI_DISPLAY_FLIP |
5430 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5431 OUT_RING(fb->pitch);
05394f39 5432 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
5433 OUT_RING(MI_NOOP);
5434 break;
5435
5436 case 3:
1afe3e9d
JB
5437 OUT_RING(MI_DISPLAY_FLIP_I915 |
5438 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5439 OUT_RING(fb->pitch);
05394f39 5440 OUT_RING(obj->gtt_offset + offset);
22fd0fab 5441 OUT_RING(MI_NOOP);
52e68630
CW
5442 break;
5443
5444 case 4:
5445 case 5:
5446 /* i965+ uses the linear or tiled offsets from the
5447 * Display Registers (which do not change across a page-flip)
5448 * so we need only reprogram the base address.
5449 */
69d0b96c
DV
5450 OUT_RING(MI_DISPLAY_FLIP |
5451 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5452 OUT_RING(fb->pitch);
05394f39 5453 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
5454
5455 /* XXX Enabling the panel-fitter across page-flip is so far
5456 * untested on non-native modes, so ignore it for now.
5457 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5458 */
5459 pf = 0;
5460 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5461 OUT_RING(pf | pipesrc);
5462 break;
5463
5464 case 6:
5465 OUT_RING(MI_DISPLAY_FLIP |
5466 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
5467 OUT_RING(fb->pitch | obj->tiling_mode);
5468 OUT_RING(obj->gtt_offset);
52e68630
CW
5469
5470 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5471 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5472 OUT_RING(pf | pipesrc);
5473 break;
22fd0fab 5474 }
6b95a207
KH
5475 ADVANCE_LP_RING();
5476
5477 mutex_unlock(&dev->struct_mutex);
5478
e5510fac
JB
5479 trace_i915_flip_request(intel_crtc->plane, obj);
5480
6b95a207 5481 return 0;
96b099fd
CW
5482
5483cleanup_objs:
05394f39
CW
5484 drm_gem_object_unreference(&work->old_fb_obj->base);
5485 drm_gem_object_unreference(&obj->base);
96b099fd
CW
5486cleanup_work:
5487 mutex_unlock(&dev->struct_mutex);
5488
5489 spin_lock_irqsave(&dev->event_lock, flags);
5490 intel_crtc->unpin_work = NULL;
5491 spin_unlock_irqrestore(&dev->event_lock, flags);
5492
5493 kfree(work);
5494
5495 return ret;
6b95a207
KH
5496}
5497
7e7d76c3 5498static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
5499 .dpms = intel_crtc_dpms,
5500 .mode_fixup = intel_crtc_mode_fixup,
5501 .mode_set = intel_crtc_mode_set,
5502 .mode_set_base = intel_pipe_set_base,
81255565 5503 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 5504 .load_lut = intel_crtc_load_lut,
cdd59983 5505 .disable = intel_crtc_disable,
79e53945
JB
5506};
5507
5508static const struct drm_crtc_funcs intel_crtc_funcs = {
5509 .cursor_set = intel_crtc_cursor_set,
5510 .cursor_move = intel_crtc_cursor_move,
5511 .gamma_set = intel_crtc_gamma_set,
5512 .set_config = drm_crtc_helper_set_config,
5513 .destroy = intel_crtc_destroy,
6b95a207 5514 .page_flip = intel_crtc_page_flip,
79e53945
JB
5515};
5516
47f1c6c9
CW
5517static void intel_sanitize_modesetting(struct drm_device *dev,
5518 int pipe, int plane)
5519{
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 u32 reg, val;
5522
5523 if (HAS_PCH_SPLIT(dev))
5524 return;
5525
5526 /* Who knows what state these registers were left in by the BIOS or
5527 * grub?
5528 *
5529 * If we leave the registers in a conflicting state (e.g. with the
5530 * display plane reading from the other pipe than the one we intend
5531 * to use) then when we attempt to teardown the active mode, we will
5532 * not disable the pipes and planes in the correct order -- leaving
5533 * a plane reading from a disabled pipe and possibly leading to
5534 * undefined behaviour.
5535 */
5536
5537 reg = DSPCNTR(plane);
5538 val = I915_READ(reg);
5539
5540 if ((val & DISPLAY_PLANE_ENABLE) == 0)
5541 return;
5542 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
5543 return;
5544
5545 /* This display plane is active and attached to the other CPU pipe. */
5546 pipe = !pipe;
5547
5548 /* Disable the plane and wait for it to stop reading from the pipe. */
5549 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
5550 intel_flush_display_plane(dev, plane);
5551
5552 if (IS_GEN2(dev))
5553 intel_wait_for_vblank(dev, pipe);
5554
5555 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
5556 return;
5557
5558 /* Switch off the pipe. */
5559 reg = PIPECONF(pipe);
5560 val = I915_READ(reg);
5561 if (val & PIPECONF_ENABLE) {
5562 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
5563 intel_wait_for_pipe_off(dev, pipe);
5564 }
5565}
79e53945 5566
b358d0a6 5567static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 5568{
22fd0fab 5569 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
5570 struct intel_crtc *intel_crtc;
5571 int i;
5572
5573 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5574 if (intel_crtc == NULL)
5575 return;
5576
5577 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5578
5579 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
5580 for (i = 0; i < 256; i++) {
5581 intel_crtc->lut_r[i] = i;
5582 intel_crtc->lut_g[i] = i;
5583 intel_crtc->lut_b[i] = i;
5584 }
5585
80824003
JB
5586 /* Swap pipes & planes for FBC on pre-965 */
5587 intel_crtc->pipe = pipe;
5588 intel_crtc->plane = pipe;
e2e767ab 5589 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 5590 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 5591 intel_crtc->plane = !pipe;
80824003
JB
5592 }
5593
22fd0fab
JB
5594 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5595 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5596 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5597 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5598
79e53945 5599 intel_crtc->cursor_addr = 0;
032d2a0d 5600 intel_crtc->dpms_mode = -1;
e65d9305 5601 intel_crtc->active = true; /* force the pipe off on setup_init_config */
7e7d76c3
JB
5602
5603 if (HAS_PCH_SPLIT(dev)) {
5604 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5605 intel_helper_funcs.commit = ironlake_crtc_commit;
5606 } else {
5607 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5608 intel_helper_funcs.commit = i9xx_crtc_commit;
5609 }
5610
79e53945
JB
5611 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5612
652c393a
JB
5613 intel_crtc->busy = false;
5614
5615 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5616 (unsigned long)intel_crtc);
47f1c6c9
CW
5617
5618 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
5619}
5620
08d7b3d1 5621int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 5622 struct drm_file *file)
08d7b3d1
CW
5623{
5624 drm_i915_private_t *dev_priv = dev->dev_private;
5625 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
5626 struct drm_mode_object *drmmode_obj;
5627 struct intel_crtc *crtc;
08d7b3d1
CW
5628
5629 if (!dev_priv) {
5630 DRM_ERROR("called with no initialization\n");
5631 return -EINVAL;
5632 }
5633
c05422d5
DV
5634 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5635 DRM_MODE_OBJECT_CRTC);
08d7b3d1 5636
c05422d5 5637 if (!drmmode_obj) {
08d7b3d1
CW
5638 DRM_ERROR("no such CRTC id\n");
5639 return -EINVAL;
5640 }
5641
c05422d5
DV
5642 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5643 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 5644
c05422d5 5645 return 0;
08d7b3d1
CW
5646}
5647
c5e4df33 5648static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 5649{
4ef69c7a 5650 struct intel_encoder *encoder;
79e53945 5651 int index_mask = 0;
79e53945
JB
5652 int entry = 0;
5653
4ef69c7a
CW
5654 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5655 if (type_mask & encoder->clone_mask)
79e53945
JB
5656 index_mask |= (1 << entry);
5657 entry++;
5658 }
4ef69c7a 5659
79e53945
JB
5660 return index_mask;
5661}
5662
79e53945
JB
5663static void intel_setup_outputs(struct drm_device *dev)
5664{
725e30ad 5665 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 5666 struct intel_encoder *encoder;
cb0953d7 5667 bool dpd_is_edp = false;
c5d1b51d 5668 bool has_lvds = false;
79e53945 5669
541998a1 5670 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
5671 has_lvds = intel_lvds_init(dev);
5672 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
5673 /* disable the panel fitter on everything but LVDS */
5674 I915_WRITE(PFIT_CONTROL, 0);
5675 }
79e53945 5676
bad720ff 5677 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 5678 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 5679
32f9d658
ZW
5680 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5681 intel_dp_init(dev, DP_A);
5682
cb0953d7
AJ
5683 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5684 intel_dp_init(dev, PCH_DP_D);
5685 }
5686
5687 intel_crt_init(dev);
5688
5689 if (HAS_PCH_SPLIT(dev)) {
5690 int found;
5691
30ad48b7 5692 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
5693 /* PCH SDVOB multiplex with HDMIB */
5694 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
5695 if (!found)
5696 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
5697 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5698 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
5699 }
5700
5701 if (I915_READ(HDMIC) & PORT_DETECTED)
5702 intel_hdmi_init(dev, HDMIC);
5703
5704 if (I915_READ(HDMID) & PORT_DETECTED)
5705 intel_hdmi_init(dev, HDMID);
5706
5eb08b69
ZW
5707 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5708 intel_dp_init(dev, PCH_DP_C);
5709
cb0953d7 5710 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
5711 intel_dp_init(dev, PCH_DP_D);
5712
103a196f 5713 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 5714 bool found = false;
7d57382e 5715
725e30ad 5716 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 5717 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 5718 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
5719 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5720 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 5721 intel_hdmi_init(dev, SDVOB);
b01f2c3a 5722 }
27185ae1 5723
b01f2c3a
JB
5724 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5725 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 5726 intel_dp_init(dev, DP_B);
b01f2c3a 5727 }
725e30ad 5728 }
13520b05
KH
5729
5730 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 5731
b01f2c3a
JB
5732 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5733 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 5734 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 5735 }
27185ae1
ML
5736
5737 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5738
b01f2c3a
JB
5739 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5740 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 5741 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
5742 }
5743 if (SUPPORTS_INTEGRATED_DP(dev)) {
5744 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 5745 intel_dp_init(dev, DP_C);
b01f2c3a 5746 }
725e30ad 5747 }
27185ae1 5748
b01f2c3a
JB
5749 if (SUPPORTS_INTEGRATED_DP(dev) &&
5750 (I915_READ(DP_D) & DP_DETECTED)) {
5751 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 5752 intel_dp_init(dev, DP_D);
b01f2c3a 5753 }
bad720ff 5754 } else if (IS_GEN2(dev))
79e53945
JB
5755 intel_dvo_init(dev);
5756
103a196f 5757 if (SUPPORTS_TV(dev))
79e53945
JB
5758 intel_tv_init(dev);
5759
4ef69c7a
CW
5760 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5761 encoder->base.possible_crtcs = encoder->crtc_mask;
5762 encoder->base.possible_clones =
5763 intel_encoder_clones(dev, encoder->clone_mask);
79e53945
JB
5764 }
5765}
5766
5767static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5768{
5769 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
5770
5771 drm_framebuffer_cleanup(fb);
05394f39 5772 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
5773
5774 kfree(intel_fb);
5775}
5776
5777static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 5778 struct drm_file *file,
79e53945
JB
5779 unsigned int *handle)
5780{
5781 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 5782 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 5783
05394f39 5784 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
5785}
5786
5787static const struct drm_framebuffer_funcs intel_fb_funcs = {
5788 .destroy = intel_user_framebuffer_destroy,
5789 .create_handle = intel_user_framebuffer_create_handle,
5790};
5791
38651674
DA
5792int intel_framebuffer_init(struct drm_device *dev,
5793 struct intel_framebuffer *intel_fb,
5794 struct drm_mode_fb_cmd *mode_cmd,
05394f39 5795 struct drm_i915_gem_object *obj)
79e53945 5796{
79e53945
JB
5797 int ret;
5798
05394f39 5799 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
5800 return -EINVAL;
5801
5802 if (mode_cmd->pitch & 63)
5803 return -EINVAL;
5804
5805 switch (mode_cmd->bpp) {
5806 case 8:
5807 case 16:
5808 case 24:
5809 case 32:
5810 break;
5811 default:
5812 return -EINVAL;
5813 }
5814
79e53945
JB
5815 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5816 if (ret) {
5817 DRM_ERROR("framebuffer init failed %d\n", ret);
5818 return ret;
5819 }
5820
5821 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 5822 intel_fb->obj = obj;
79e53945
JB
5823 return 0;
5824}
5825
79e53945
JB
5826static struct drm_framebuffer *
5827intel_user_framebuffer_create(struct drm_device *dev,
5828 struct drm_file *filp,
5829 struct drm_mode_fb_cmd *mode_cmd)
5830{
05394f39 5831 struct drm_i915_gem_object *obj;
38651674 5832 struct intel_framebuffer *intel_fb;
79e53945
JB
5833 int ret;
5834
05394f39 5835 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 5836 if (!obj)
cce13ff7 5837 return ERR_PTR(-ENOENT);
79e53945 5838
38651674
DA
5839 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5840 if (!intel_fb)
cce13ff7 5841 return ERR_PTR(-ENOMEM);
38651674 5842
05394f39 5843 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 5844 if (ret) {
05394f39 5845 drm_gem_object_unreference_unlocked(&obj->base);
38651674 5846 kfree(intel_fb);
cce13ff7 5847 return ERR_PTR(ret);
79e53945
JB
5848 }
5849
38651674 5850 return &intel_fb->base;
79e53945
JB
5851}
5852
79e53945 5853static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 5854 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 5855 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
5856};
5857
05394f39 5858static struct drm_i915_gem_object *
aa40d6bb 5859intel_alloc_context_page(struct drm_device *dev)
9ea8d059 5860{
05394f39 5861 struct drm_i915_gem_object *ctx;
9ea8d059
CW
5862 int ret;
5863
aa40d6bb
ZN
5864 ctx = i915_gem_alloc_object(dev, 4096);
5865 if (!ctx) {
9ea8d059
CW
5866 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5867 return NULL;
5868 }
5869
5870 mutex_lock(&dev->struct_mutex);
75e9e915 5871 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
5872 if (ret) {
5873 DRM_ERROR("failed to pin power context: %d\n", ret);
5874 goto err_unref;
5875 }
5876
aa40d6bb 5877 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
5878 if (ret) {
5879 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5880 goto err_unpin;
5881 }
5882 mutex_unlock(&dev->struct_mutex);
5883
aa40d6bb 5884 return ctx;
9ea8d059
CW
5885
5886err_unpin:
aa40d6bb 5887 i915_gem_object_unpin(ctx);
9ea8d059 5888err_unref:
05394f39 5889 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
5890 mutex_unlock(&dev->struct_mutex);
5891 return NULL;
5892}
5893
7648fa99
JB
5894bool ironlake_set_drps(struct drm_device *dev, u8 val)
5895{
5896 struct drm_i915_private *dev_priv = dev->dev_private;
5897 u16 rgvswctl;
5898
5899 rgvswctl = I915_READ16(MEMSWCTL);
5900 if (rgvswctl & MEMCTL_CMD_STS) {
5901 DRM_DEBUG("gpu busy, RCS change rejected\n");
5902 return false; /* still busy with another command */
5903 }
5904
5905 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5906 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5907 I915_WRITE16(MEMSWCTL, rgvswctl);
5908 POSTING_READ16(MEMSWCTL);
5909
5910 rgvswctl |= MEMCTL_CMD_STS;
5911 I915_WRITE16(MEMSWCTL, rgvswctl);
5912
5913 return true;
5914}
5915
f97108d1
JB
5916void ironlake_enable_drps(struct drm_device *dev)
5917{
5918 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5919 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 5920 u8 fmax, fmin, fstart, vstart;
f97108d1 5921
ea056c14
JB
5922 /* Enable temp reporting */
5923 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5924 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5925
f97108d1
JB
5926 /* 100ms RC evaluation intervals */
5927 I915_WRITE(RCUPEI, 100000);
5928 I915_WRITE(RCDNEI, 100000);
5929
5930 /* Set max/min thresholds to 90ms and 80ms respectively */
5931 I915_WRITE(RCBMAXAVG, 90000);
5932 I915_WRITE(RCBMINAVG, 80000);
5933
5934 I915_WRITE(MEMIHYST, 1);
5935
5936 /* Set up min, max, and cur for interrupt handling */
5937 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5938 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5939 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5940 MEMMODE_FSTART_SHIFT;
7648fa99 5941
f97108d1
JB
5942 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5943 PXVFREQ_PX_SHIFT;
5944
80dbf4b7 5945 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
5946 dev_priv->fstart = fstart;
5947
80dbf4b7 5948 dev_priv->max_delay = fstart;
f97108d1
JB
5949 dev_priv->min_delay = fmin;
5950 dev_priv->cur_delay = fstart;
5951
80dbf4b7
JB
5952 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5953 fmax, fmin, fstart);
7648fa99 5954
f97108d1
JB
5955 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5956
5957 /*
5958 * Interrupts will be enabled in ironlake_irq_postinstall
5959 */
5960
5961 I915_WRITE(VIDSTART, vstart);
5962 POSTING_READ(VIDSTART);
5963
5964 rgvmodectl |= MEMMODE_SWMODE_EN;
5965 I915_WRITE(MEMMODECTL, rgvmodectl);
5966
481b6af3 5967 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 5968 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
5969 msleep(1);
5970
7648fa99 5971 ironlake_set_drps(dev, fstart);
f97108d1 5972
7648fa99
JB
5973 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5974 I915_READ(0x112e0);
5975 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5976 dev_priv->last_count2 = I915_READ(0x112f4);
5977 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
5978}
5979
5980void ironlake_disable_drps(struct drm_device *dev)
5981{
5982 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5983 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
5984
5985 /* Ack interrupts, disable EFC interrupt */
5986 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5987 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5988 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5989 I915_WRITE(DEIIR, DE_PCU_EVENT);
5990 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5991
5992 /* Go back to the starting frequency */
7648fa99 5993 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
5994 msleep(1);
5995 rgvswctl |= MEMCTL_CMD_STS;
5996 I915_WRITE(MEMSWCTL, rgvswctl);
5997 msleep(1);
5998
5999}
6000
7648fa99
JB
6001static unsigned long intel_pxfreq(u32 vidfreq)
6002{
6003 unsigned long freq;
6004 int div = (vidfreq & 0x3f0000) >> 16;
6005 int post = (vidfreq & 0x3000) >> 12;
6006 int pre = (vidfreq & 0x7);
6007
6008 if (!pre)
6009 return 0;
6010
6011 freq = ((div * 133333) / ((1<<post) * pre));
6012
6013 return freq;
6014}
6015
6016void intel_init_emon(struct drm_device *dev)
6017{
6018 struct drm_i915_private *dev_priv = dev->dev_private;
6019 u32 lcfuse;
6020 u8 pxw[16];
6021 int i;
6022
6023 /* Disable to program */
6024 I915_WRITE(ECR, 0);
6025 POSTING_READ(ECR);
6026
6027 /* Program energy weights for various events */
6028 I915_WRITE(SDEW, 0x15040d00);
6029 I915_WRITE(CSIEW0, 0x007f0000);
6030 I915_WRITE(CSIEW1, 0x1e220004);
6031 I915_WRITE(CSIEW2, 0x04000004);
6032
6033 for (i = 0; i < 5; i++)
6034 I915_WRITE(PEW + (i * 4), 0);
6035 for (i = 0; i < 3; i++)
6036 I915_WRITE(DEW + (i * 4), 0);
6037
6038 /* Program P-state weights to account for frequency power adjustment */
6039 for (i = 0; i < 16; i++) {
6040 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6041 unsigned long freq = intel_pxfreq(pxvidfreq);
6042 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6043 PXVFREQ_PX_SHIFT;
6044 unsigned long val;
6045
6046 val = vid * vid;
6047 val *= (freq / 1000);
6048 val *= 255;
6049 val /= (127*127*900);
6050 if (val > 0xff)
6051 DRM_ERROR("bad pxval: %ld\n", val);
6052 pxw[i] = val;
6053 }
6054 /* Render standby states get 0 weight */
6055 pxw[14] = 0;
6056 pxw[15] = 0;
6057
6058 for (i = 0; i < 4; i++) {
6059 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6060 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6061 I915_WRITE(PXW + (i * 4), val);
6062 }
6063
6064 /* Adjust magic regs to magic values (more experimental results) */
6065 I915_WRITE(OGW0, 0);
6066 I915_WRITE(OGW1, 0);
6067 I915_WRITE(EG0, 0x00007f00);
6068 I915_WRITE(EG1, 0x0000000e);
6069 I915_WRITE(EG2, 0x000e0000);
6070 I915_WRITE(EG3, 0x68000300);
6071 I915_WRITE(EG4, 0x42000000);
6072 I915_WRITE(EG5, 0x00140031);
6073 I915_WRITE(EG6, 0);
6074 I915_WRITE(EG7, 0);
6075
6076 for (i = 0; i < 8; i++)
6077 I915_WRITE(PXWL + (i * 4), 0);
6078
6079 /* Enable PMON + select events */
6080 I915_WRITE(ECR, 0x80000019);
6081
6082 lcfuse = I915_READ(LCFUSE02);
6083
6084 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6085}
6086
8fd26859
CW
6087static void gen6_enable_rc6(struct drm_i915_private *dev_priv)
6088{
6089 int i;
6090
6091 /* Here begins a magic sequence of register writes to enable
6092 * auto-downclocking.
6093 *
6094 * Perhaps there might be some value in exposing these to
6095 * userspace...
6096 */
6097 I915_WRITE(GEN6_RC_STATE, 0);
6098 __gen6_force_wake_get(dev_priv);
6099
6100 /* disable the counters and set determistic thresholds */
6101 I915_WRITE(GEN6_RC_CONTROL, 0);
6102
6103 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6104 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6105 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6106 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6107 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6108
6109 for (i = 0; i < I915_NUM_RINGS; i++)
6110 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6111
6112 I915_WRITE(GEN6_RC_SLEEP, 0);
6113 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6114 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6115 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6116 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6117
6118 I915_WRITE(GEN6_RC_CONTROL,
6119 GEN6_RC_CTL_RC6p_ENABLE |
6120 GEN6_RC_CTL_RC6_ENABLE |
6121 GEN6_RC_CTL_HW_ENABLE);
6122
6123 I915_WRITE(GEN6_RC_NORMAL_FREQ,
6124 GEN6_FREQUENCY(10) |
6125 GEN6_OFFSET(0) |
6126 GEN6_AGGRESSIVE_TURBO);
6127 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6128 GEN6_FREQUENCY(12));
6129
6130 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6131 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6132 18 << 24 |
6133 6 << 16);
6134 I915_WRITE(GEN6_RP_UP_THRESHOLD, 90000);
6135 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 100000);
6136 I915_WRITE(GEN6_RP_UP_EI, 100000);
6137 I915_WRITE(GEN6_RP_DOWN_EI, 300000);
6138 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6139 I915_WRITE(GEN6_RP_CONTROL,
6140 GEN6_RP_MEDIA_TURBO |
6141 GEN6_RP_USE_NORMAL_FREQ |
6142 GEN6_RP_MEDIA_IS_GFX |
6143 GEN6_RP_ENABLE |
6144 GEN6_RP_UP_BUSY_MAX |
6145 GEN6_RP_DOWN_BUSY_MIN);
6146
6147 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6148 500))
6149 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6150
6151 I915_WRITE(GEN6_PCODE_DATA, 0);
6152 I915_WRITE(GEN6_PCODE_MAILBOX,
6153 GEN6_PCODE_READY |
6154 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6155 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6156 500))
6157 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6158
6159 /* requires MSI enabled */
6160 I915_WRITE(GEN6_PMIER,
6161 GEN6_PM_MBOX_EVENT |
6162 GEN6_PM_THERMAL_EVENT |
6163 GEN6_PM_RP_DOWN_TIMEOUT |
6164 GEN6_PM_RP_UP_THRESHOLD |
6165 GEN6_PM_RP_DOWN_THRESHOLD |
6166 GEN6_PM_RP_UP_EI_EXPIRED |
6167 GEN6_PM_RP_DOWN_EI_EXPIRED);
6168
6169 __gen6_force_wake_put(dev_priv);
6170}
6171
0cdab21f 6172void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6173{
6174 struct drm_i915_private *dev_priv = dev->dev_private;
6175
6176 /*
6177 * Disable clock gating reported to work incorrectly according to the
6178 * specs, but enable as much else as we can.
6179 */
bad720ff 6180 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6181 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6182
f00a3ddf 6183 if (IS_GEN5(dev)) {
8956c8bb
EA
6184 /* Required for FBC */
6185 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
6186 /* Required for CxSR */
6187 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6188
6189 I915_WRITE(PCH_3DCGDIS0,
6190 MARIUNIT_CLOCK_GATE_DISABLE |
6191 SVSMUNIT_CLOCK_GATE_DISABLE);
6192 }
6193
6194 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6195
382b0936
JB
6196 /*
6197 * On Ibex Peak and Cougar Point, we need to disable clock
6198 * gating for the panel power sequencer or it will fail to
6199 * start up when no ports are active.
6200 */
6201 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6202
7f8a8569
ZW
6203 /*
6204 * According to the spec the following bits should be set in
6205 * order to enable memory self-refresh
6206 * The bit 22/21 of 0x42004
6207 * The bit 5 of 0x42020
6208 * The bit 15 of 0x45000
6209 */
f00a3ddf 6210 if (IS_GEN5(dev)) {
7f8a8569
ZW
6211 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6212 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6213 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6214 I915_WRITE(ILK_DSPCLK_GATE,
6215 (I915_READ(ILK_DSPCLK_GATE) |
6216 ILK_DPARB_CLK_GATE));
6217 I915_WRITE(DISP_ARB_CTL,
6218 (I915_READ(DISP_ARB_CTL) |
6219 DISP_FBC_WM_DIS));
1398261a
YL
6220 I915_WRITE(WM3_LP_ILK, 0);
6221 I915_WRITE(WM2_LP_ILK, 0);
6222 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 6223 }
b52eb4dc
ZY
6224 /*
6225 * Based on the document from hardware guys the following bits
6226 * should be set unconditionally in order to enable FBC.
6227 * The bit 22 of 0x42000
6228 * The bit 22 of 0x42004
6229 * The bit 7,8,9 of 0x42020.
6230 */
6231 if (IS_IRONLAKE_M(dev)) {
6232 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6233 I915_READ(ILK_DISPLAY_CHICKEN1) |
6234 ILK_FBCQ_DIS);
6235 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6236 I915_READ(ILK_DISPLAY_CHICKEN2) |
6237 ILK_DPARB_GATE);
6238 I915_WRITE(ILK_DSPCLK_GATE,
6239 I915_READ(ILK_DSPCLK_GATE) |
6240 ILK_DPFC_DIS1 |
6241 ILK_DPFC_DIS2 |
6242 ILK_CLK_FBC);
6243 }
de6e2eaf 6244
67e92af0
EA
6245 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6246 I915_READ(ILK_DISPLAY_CHICKEN2) |
6247 ILK_ELPIN_409_SELECT);
6248
de6e2eaf
EA
6249 if (IS_GEN5(dev)) {
6250 I915_WRITE(_3D_CHICKEN2,
6251 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6252 _3D_CHICKEN2_WM_READ_PIPELINED);
6253 }
8fd26859 6254
1398261a
YL
6255 if (IS_GEN6(dev)) {
6256 I915_WRITE(WM3_LP_ILK, 0);
6257 I915_WRITE(WM2_LP_ILK, 0);
6258 I915_WRITE(WM1_LP_ILK, 0);
6259
6260 /*
6261 * According to the spec the following bits should be
6262 * set in order to enable memory self-refresh and fbc:
6263 * The bit21 and bit22 of 0x42000
6264 * The bit21 and bit22 of 0x42004
6265 * The bit5 and bit7 of 0x42020
6266 * The bit14 of 0x70180
6267 * The bit14 of 0x71180
6268 */
6269 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6270 I915_READ(ILK_DISPLAY_CHICKEN1) |
6271 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6272 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6273 I915_READ(ILK_DISPLAY_CHICKEN2) |
6274 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6275 I915_WRITE(ILK_DSPCLK_GATE,
6276 I915_READ(ILK_DSPCLK_GATE) |
6277 ILK_DPARB_CLK_GATE |
6278 ILK_DPFD_CLK_GATE);
6279
6280 I915_WRITE(DSPACNTR,
6281 I915_READ(DSPACNTR) |
6282 DISPPLANE_TRICKLE_FEED_DISABLE);
6283 I915_WRITE(DSPBCNTR,
6284 I915_READ(DSPBCNTR) |
6285 DISPPLANE_TRICKLE_FEED_DISABLE);
6286 }
c03342fa 6287 } else if (IS_G4X(dev)) {
652c393a
JB
6288 uint32_t dspclk_gate;
6289 I915_WRITE(RENCLK_GATE_D1, 0);
6290 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6291 GS_UNIT_CLOCK_GATE_DISABLE |
6292 CL_UNIT_CLOCK_GATE_DISABLE);
6293 I915_WRITE(RAMCLK_GATE_D, 0);
6294 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6295 OVRUNIT_CLOCK_GATE_DISABLE |
6296 OVCUNIT_CLOCK_GATE_DISABLE;
6297 if (IS_GM45(dev))
6298 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6299 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 6300 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
6301 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6302 I915_WRITE(RENCLK_GATE_D2, 0);
6303 I915_WRITE(DSPCLK_GATE_D, 0);
6304 I915_WRITE(RAMCLK_GATE_D, 0);
6305 I915_WRITE16(DEUC, 0);
a6c45cf0 6306 } else if (IS_BROADWATER(dev)) {
652c393a
JB
6307 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6308 I965_RCC_CLOCK_GATE_DISABLE |
6309 I965_RCPB_CLOCK_GATE_DISABLE |
6310 I965_ISC_CLOCK_GATE_DISABLE |
6311 I965_FBC_CLOCK_GATE_DISABLE);
6312 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 6313 } else if (IS_GEN3(dev)) {
652c393a
JB
6314 u32 dstate = I915_READ(D_STATE);
6315
6316 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6317 DSTATE_DOT_CLOCK_GATING;
6318 I915_WRITE(D_STATE, dstate);
f0f8a9ce 6319 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
6320 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
6321 } else if (IS_I830(dev)) {
6322 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6323 }
97f5ab66
JB
6324
6325 /*
6326 * GPU can automatically power down the render unit if given a page
6327 * to save state.
6328 */
c5780270 6329 if (IS_IRONLAKE_M(dev) && 0) { /* XXX causes a failure during suspend */
aa40d6bb
ZN
6330 if (dev_priv->renderctx == NULL)
6331 dev_priv->renderctx = intel_alloc_context_page(dev);
6332 if (dev_priv->renderctx) {
05394f39
CW
6333 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6334 if (BEGIN_LP_RING(4) == 0) {
6335 OUT_RING(MI_SET_CONTEXT);
6336 OUT_RING(obj->gtt_offset |
6337 MI_MM_SPACE_GTT |
6338 MI_SAVE_EXT_STATE_EN |
6339 MI_RESTORE_EXT_STATE_EN |
6340 MI_RESTORE_INHIBIT);
6341 OUT_RING(MI_NOOP);
6342 OUT_RING(MI_FLUSH);
6343 ADVANCE_LP_RING();
aa40d6bb 6344 }
bc41606a 6345 } else
aa40d6bb 6346 DRM_DEBUG_KMS("Failed to allocate render context."
bc41606a 6347 "Disable RC6\n");
aa40d6bb
ZN
6348 }
6349
3c8cdf9b 6350 if (IS_GEN4(dev) && IS_MOBILE(dev)) {
05394f39
CW
6351 if (dev_priv->pwrctx == NULL)
6352 dev_priv->pwrctx = intel_alloc_context_page(dev);
7e8b60fa 6353 if (dev_priv->pwrctx) {
05394f39
CW
6354 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6355 I915_WRITE(PWRCTXA, obj->gtt_offset | PWRCTX_EN);
9ea8d059
CW
6356 I915_WRITE(MCHBAR_RENDER_STANDBY,
6357 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
6358 }
97f5ab66 6359 }
8fd26859
CW
6360
6361 if (IS_GEN6(dev))
6362 gen6_enable_rc6(dev_priv);
652c393a
JB
6363}
6364
0cdab21f
CW
6365void intel_disable_clock_gating(struct drm_device *dev)
6366{
6367 struct drm_i915_private *dev_priv = dev->dev_private;
6368
6369 if (dev_priv->renderctx) {
6370 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6371
6372 I915_WRITE(CCID, 0);
6373 POSTING_READ(CCID);
6374
6375 i915_gem_object_unpin(obj);
6376 drm_gem_object_unreference(&obj->base);
6377 dev_priv->renderctx = NULL;
6378 }
6379
6380 if (dev_priv->pwrctx) {
6381 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6382
6383 I915_WRITE(PWRCTXA, 0);
6384 POSTING_READ(PWRCTXA);
6385
6386 i915_gem_object_unpin(obj);
6387 drm_gem_object_unreference(&obj->base);
6388 dev_priv->pwrctx = NULL;
6389 }
6390}
6391
e70236a8
JB
6392/* Set up chip specific display functions */
6393static void intel_init_display(struct drm_device *dev)
6394{
6395 struct drm_i915_private *dev_priv = dev->dev_private;
6396
6397 /* We always want a DPMS function */
bad720ff 6398 if (HAS_PCH_SPLIT(dev))
f2b115e6 6399 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
6400 else
6401 dev_priv->display.dpms = i9xx_crtc_dpms;
6402
ee5382ae 6403 if (I915_HAS_FBC(dev)) {
9c04f015 6404 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
6405 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6406 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6407 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6408 } else if (IS_GM45(dev)) {
74dff282
JB
6409 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6410 dev_priv->display.enable_fbc = g4x_enable_fbc;
6411 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 6412 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
6413 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6414 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6415 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6416 }
74dff282 6417 /* 855GM needs testing */
e70236a8
JB
6418 }
6419
6420 /* Returns the core display clock speed */
f2b115e6 6421 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
6422 dev_priv->display.get_display_clock_speed =
6423 i945_get_display_clock_speed;
6424 else if (IS_I915G(dev))
6425 dev_priv->display.get_display_clock_speed =
6426 i915_get_display_clock_speed;
f2b115e6 6427 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
6428 dev_priv->display.get_display_clock_speed =
6429 i9xx_misc_get_display_clock_speed;
6430 else if (IS_I915GM(dev))
6431 dev_priv->display.get_display_clock_speed =
6432 i915gm_get_display_clock_speed;
6433 else if (IS_I865G(dev))
6434 dev_priv->display.get_display_clock_speed =
6435 i865_get_display_clock_speed;
f0f8a9ce 6436 else if (IS_I85X(dev))
e70236a8
JB
6437 dev_priv->display.get_display_clock_speed =
6438 i855_get_display_clock_speed;
6439 else /* 852, 830 */
6440 dev_priv->display.get_display_clock_speed =
6441 i830_get_display_clock_speed;
6442
6443 /* For FIFO watermark updates */
7f8a8569 6444 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 6445 if (IS_GEN5(dev)) {
7f8a8569
ZW
6446 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6447 dev_priv->display.update_wm = ironlake_update_wm;
6448 else {
6449 DRM_DEBUG_KMS("Failed to get proper latency. "
6450 "Disable CxSR\n");
6451 dev_priv->display.update_wm = NULL;
1398261a
YL
6452 }
6453 } else if (IS_GEN6(dev)) {
6454 if (SNB_READ_WM0_LATENCY()) {
6455 dev_priv->display.update_wm = sandybridge_update_wm;
6456 } else {
6457 DRM_DEBUG_KMS("Failed to read display plane latency. "
6458 "Disable CxSR\n");
6459 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
6460 }
6461 } else
6462 dev_priv->display.update_wm = NULL;
6463 } else if (IS_PINEVIEW(dev)) {
d4294342 6464 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 6465 dev_priv->is_ddr3,
d4294342
ZY
6466 dev_priv->fsb_freq,
6467 dev_priv->mem_freq)) {
6468 DRM_INFO("failed to find known CxSR latency "
95534263 6469 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 6470 "disabling CxSR\n",
95534263 6471 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
6472 dev_priv->fsb_freq, dev_priv->mem_freq);
6473 /* Disable CxSR and never update its watermark again */
6474 pineview_disable_cxsr(dev);
6475 dev_priv->display.update_wm = NULL;
6476 } else
6477 dev_priv->display.update_wm = pineview_update_wm;
6478 } else if (IS_G4X(dev))
e70236a8 6479 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 6480 else if (IS_GEN4(dev))
e70236a8 6481 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 6482 else if (IS_GEN3(dev)) {
e70236a8
JB
6483 dev_priv->display.update_wm = i9xx_update_wm;
6484 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
6485 } else if (IS_I85X(dev)) {
6486 dev_priv->display.update_wm = i9xx_update_wm;
6487 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 6488 } else {
8f4695ed
AJ
6489 dev_priv->display.update_wm = i830_update_wm;
6490 if (IS_845G(dev))
e70236a8
JB
6491 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6492 else
6493 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
6494 }
6495}
6496
b690e96c
JB
6497/*
6498 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6499 * resume, or other times. This quirk makes sure that's the case for
6500 * affected systems.
6501 */
6502static void quirk_pipea_force (struct drm_device *dev)
6503{
6504 struct drm_i915_private *dev_priv = dev->dev_private;
6505
6506 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6507 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6508}
6509
6510struct intel_quirk {
6511 int device;
6512 int subsystem_vendor;
6513 int subsystem_device;
6514 void (*hook)(struct drm_device *dev);
6515};
6516
6517struct intel_quirk intel_quirks[] = {
6518 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6519 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6520 /* HP Mini needs pipe A force quirk (LP: #322104) */
6521 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6522
6523 /* Thinkpad R31 needs pipe A force quirk */
6524 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6525 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6526 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6527
6528 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6529 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6530 /* ThinkPad X40 needs pipe A force quirk */
6531
6532 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6533 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6534
6535 /* 855 & before need to leave pipe A & dpll A up */
6536 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6537 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6538};
6539
6540static void intel_init_quirks(struct drm_device *dev)
6541{
6542 struct pci_dev *d = dev->pdev;
6543 int i;
6544
6545 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6546 struct intel_quirk *q = &intel_quirks[i];
6547
6548 if (d->device == q->device &&
6549 (d->subsystem_vendor == q->subsystem_vendor ||
6550 q->subsystem_vendor == PCI_ANY_ID) &&
6551 (d->subsystem_device == q->subsystem_device ||
6552 q->subsystem_device == PCI_ANY_ID))
6553 q->hook(dev);
6554 }
6555}
6556
9cce37f4
JB
6557/* Disable the VGA plane that we never use */
6558static void i915_disable_vga(struct drm_device *dev)
6559{
6560 struct drm_i915_private *dev_priv = dev->dev_private;
6561 u8 sr1;
6562 u32 vga_reg;
6563
6564 if (HAS_PCH_SPLIT(dev))
6565 vga_reg = CPU_VGACNTRL;
6566 else
6567 vga_reg = VGACNTRL;
6568
6569 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6570 outb(1, VGA_SR_INDEX);
6571 sr1 = inb(VGA_SR_DATA);
6572 outb(sr1 | 1<<5, VGA_SR_DATA);
6573 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6574 udelay(300);
6575
6576 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6577 POSTING_READ(vga_reg);
6578}
6579
79e53945
JB
6580void intel_modeset_init(struct drm_device *dev)
6581{
652c393a 6582 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
6583 int i;
6584
6585 drm_mode_config_init(dev);
6586
6587 dev->mode_config.min_width = 0;
6588 dev->mode_config.min_height = 0;
6589
6590 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6591
b690e96c
JB
6592 intel_init_quirks(dev);
6593
e70236a8
JB
6594 intel_init_display(dev);
6595
a6c45cf0
CW
6596 if (IS_GEN2(dev)) {
6597 dev->mode_config.max_width = 2048;
6598 dev->mode_config.max_height = 2048;
6599 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
6600 dev->mode_config.max_width = 4096;
6601 dev->mode_config.max_height = 4096;
79e53945 6602 } else {
a6c45cf0
CW
6603 dev->mode_config.max_width = 8192;
6604 dev->mode_config.max_height = 8192;
79e53945
JB
6605 }
6606
6607 /* set memory base */
a6c45cf0 6608 if (IS_GEN2(dev))
79e53945 6609 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
a6c45cf0
CW
6610 else
6611 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
79e53945 6612
a6c45cf0 6613 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 6614 dev_priv->num_pipe = 2;
79e53945 6615 else
a3524f1b 6616 dev_priv->num_pipe = 1;
28c97730 6617 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 6618 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 6619
a3524f1b 6620 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
6621 intel_crtc_init(dev, i);
6622 }
6623
6624 intel_setup_outputs(dev);
652c393a 6625
0cdab21f 6626 intel_enable_clock_gating(dev);
652c393a 6627
9cce37f4
JB
6628 /* Just disable it once at startup */
6629 i915_disable_vga(dev);
6630
7648fa99 6631 if (IS_IRONLAKE_M(dev)) {
f97108d1 6632 ironlake_enable_drps(dev);
7648fa99
JB
6633 intel_init_emon(dev);
6634 }
f97108d1 6635
652c393a
JB
6636 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6637 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6638 (unsigned long)dev);
02e792fb
DV
6639
6640 intel_setup_overlay(dev);
79e53945
JB
6641}
6642
6643void intel_modeset_cleanup(struct drm_device *dev)
6644{
652c393a
JB
6645 struct drm_i915_private *dev_priv = dev->dev_private;
6646 struct drm_crtc *crtc;
6647 struct intel_crtc *intel_crtc;
6648
f87ea761 6649 drm_kms_helper_poll_fini(dev);
652c393a
JB
6650 mutex_lock(&dev->struct_mutex);
6651
723bfd70
JB
6652 intel_unregister_dsm_handler();
6653
6654
652c393a
JB
6655 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6656 /* Skip inactive CRTCs */
6657 if (!crtc->fb)
6658 continue;
6659
6660 intel_crtc = to_intel_crtc(crtc);
3dec0095 6661 intel_increase_pllclock(crtc);
652c393a
JB
6662 }
6663
e70236a8
JB
6664 if (dev_priv->display.disable_fbc)
6665 dev_priv->display.disable_fbc(dev);
6666
f97108d1
JB
6667 if (IS_IRONLAKE_M(dev))
6668 ironlake_disable_drps(dev);
6669
0cdab21f
CW
6670 intel_disable_clock_gating(dev);
6671
69341a5e
KH
6672 mutex_unlock(&dev->struct_mutex);
6673
6c0d9350
DV
6674 /* Disable the irq before mode object teardown, for the irq might
6675 * enqueue unpin/hotplug work. */
6676 drm_irq_uninstall(dev);
6677 cancel_work_sync(&dev_priv->hotplug_work);
6678
3dec0095
DV
6679 /* Shut off idle work before the crtcs get freed. */
6680 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6681 intel_crtc = to_intel_crtc(crtc);
6682 del_timer_sync(&intel_crtc->idle_timer);
6683 }
6684 del_timer_sync(&dev_priv->idle_timer);
6685 cancel_work_sync(&dev_priv->idle_work);
6686
79e53945
JB
6687 drm_mode_config_cleanup(dev);
6688}
6689
f1c79df3
ZW
6690/*
6691 * Return which encoder is currently attached for connector.
6692 */
df0e9248 6693struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 6694{
df0e9248
CW
6695 return &intel_attached_encoder(connector)->base;
6696}
f1c79df3 6697
df0e9248
CW
6698void intel_connector_attach_encoder(struct intel_connector *connector,
6699 struct intel_encoder *encoder)
6700{
6701 connector->encoder = encoder;
6702 drm_mode_connector_attach_encoder(&connector->base,
6703 &encoder->base);
79e53945 6704}
28d52043
DA
6705
6706/*
6707 * set vga decode state - true == enable VGA decode
6708 */
6709int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6710{
6711 struct drm_i915_private *dev_priv = dev->dev_private;
6712 u16 gmch_ctrl;
6713
6714 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6715 if (state)
6716 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6717 else
6718 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6719 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6720 return 0;
6721}
c4a1d9e4
CW
6722
6723#ifdef CONFIG_DEBUG_FS
6724#include <linux/seq_file.h>
6725
6726struct intel_display_error_state {
6727 struct intel_cursor_error_state {
6728 u32 control;
6729 u32 position;
6730 u32 base;
6731 u32 size;
6732 } cursor[2];
6733
6734 struct intel_pipe_error_state {
6735 u32 conf;
6736 u32 source;
6737
6738 u32 htotal;
6739 u32 hblank;
6740 u32 hsync;
6741 u32 vtotal;
6742 u32 vblank;
6743 u32 vsync;
6744 } pipe[2];
6745
6746 struct intel_plane_error_state {
6747 u32 control;
6748 u32 stride;
6749 u32 size;
6750 u32 pos;
6751 u32 addr;
6752 u32 surface;
6753 u32 tile_offset;
6754 } plane[2];
6755};
6756
6757struct intel_display_error_state *
6758intel_display_capture_error_state(struct drm_device *dev)
6759{
6760 drm_i915_private_t *dev_priv = dev->dev_private;
6761 struct intel_display_error_state *error;
6762 int i;
6763
6764 error = kmalloc(sizeof(*error), GFP_ATOMIC);
6765 if (error == NULL)
6766 return NULL;
6767
6768 for (i = 0; i < 2; i++) {
6769 error->cursor[i].control = I915_READ(CURCNTR(i));
6770 error->cursor[i].position = I915_READ(CURPOS(i));
6771 error->cursor[i].base = I915_READ(CURBASE(i));
6772
6773 error->plane[i].control = I915_READ(DSPCNTR(i));
6774 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
6775 error->plane[i].size = I915_READ(DSPSIZE(i));
6776 error->plane[i].pos= I915_READ(DSPPOS(i));
6777 error->plane[i].addr = I915_READ(DSPADDR(i));
6778 if (INTEL_INFO(dev)->gen >= 4) {
6779 error->plane[i].surface = I915_READ(DSPSURF(i));
6780 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
6781 }
6782
6783 error->pipe[i].conf = I915_READ(PIPECONF(i));
6784 error->pipe[i].source = I915_READ(PIPESRC(i));
6785 error->pipe[i].htotal = I915_READ(HTOTAL(i));
6786 error->pipe[i].hblank = I915_READ(HBLANK(i));
6787 error->pipe[i].hsync = I915_READ(HSYNC(i));
6788 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
6789 error->pipe[i].vblank = I915_READ(VBLANK(i));
6790 error->pipe[i].vsync = I915_READ(VSYNC(i));
6791 }
6792
6793 return error;
6794}
6795
6796void
6797intel_display_print_error_state(struct seq_file *m,
6798 struct drm_device *dev,
6799 struct intel_display_error_state *error)
6800{
6801 int i;
6802
6803 for (i = 0; i < 2; i++) {
6804 seq_printf(m, "Pipe [%d]:\n", i);
6805 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
6806 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
6807 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
6808 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
6809 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
6810 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
6811 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
6812 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
6813
6814 seq_printf(m, "Plane [%d]:\n", i);
6815 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
6816 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
6817 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
6818 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
6819 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
6820 if (INTEL_INFO(dev)->gen >= 4) {
6821 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
6822 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
6823 }
6824
6825 seq_printf(m, "Cursor [%d]:\n", i);
6826 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
6827 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
6828 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
6829 }
6830}
6831#endif