]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
Revert "drm/i915: Disable SSC for outputs other than LVDS or DP"
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2 991 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 992 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
b24e7179
JB
1061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
040484af
JB
1084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
ea0760cf
JB
1162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1188 pipe_name(pipe));
ea0760cf
JB
1189}
1190
63d7bbe9
JB
1191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
b24e7179
JB
1193{
1194 int reg;
1195 u32 val;
63d7bbe9 1196 bool cur_state;
b24e7179
JB
1197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
63d7bbe9
JB
1200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1203 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179 1204}
63d7bbe9
JB
1205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
b24e7179
JB
1207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
9db4a9c7 1218 plane_name(plane));
b24e7179
JB
1219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
19ec1358
JB
1228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
b24e7179
JB
1232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1239 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1240 plane_name(i), pipe_name(pipe));
b24e7179
JB
1241 }
1242}
1243
92f2584a
JB
1244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1265 WARN(enabled,
1266 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1267 pipe_name(pipe));
92f2584a
JB
1268}
1269
291906f1
JB
1270static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1271 enum pipe pipe, int reg)
1272{
47a05eca
JB
1273 u32 val = I915_READ(reg);
1274 WARN(DP_PIPE_ENABLED(val, pipe),
291906f1 1275 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1276 reg, pipe_name(pipe));
291906f1
JB
1277}
1278
1279static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, int reg)
1281{
47a05eca
JB
1282 u32 val = I915_READ(reg);
1283 WARN(HDMI_PIPE_ENABLED(val, pipe),
291906f1 1284 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1285 reg, pipe_name(pipe));
291906f1
JB
1286}
1287
1288static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1289 enum pipe pipe)
1290{
1291 int reg;
1292 u32 val;
291906f1
JB
1293
1294 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1295 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1296 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1297
1298 reg = PCH_ADPA;
1299 val = I915_READ(reg);
47a05eca 1300 WARN(ADPA_PIPE_ENABLED(val, pipe),
291906f1 1301 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1302 pipe_name(pipe));
291906f1
JB
1303
1304 reg = PCH_LVDS;
1305 val = I915_READ(reg);
47a05eca 1306 WARN(LVDS_PIPE_ENABLED(val, pipe),
291906f1 1307 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1308 pipe_name(pipe));
291906f1
JB
1309
1310 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1311 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1312 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1313}
1314
63d7bbe9
JB
1315/**
1316 * intel_enable_pll - enable a PLL
1317 * @dev_priv: i915 private structure
1318 * @pipe: pipe PLL to enable
1319 *
1320 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1321 * make sure the PLL reg is writable first though, since the panel write
1322 * protect mechanism may be enabled.
1323 *
1324 * Note! This is for pre-ILK only.
1325 */
1326static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
1330
1331 /* No really, not for ILK+ */
1332 BUG_ON(dev_priv->info->gen >= 5);
1333
1334 /* PLL is protected by panel, make sure we can write it */
1335 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1336 assert_panel_unlocked(dev_priv, pipe);
1337
1338 reg = DPLL(pipe);
1339 val = I915_READ(reg);
1340 val |= DPLL_VCO_ENABLE;
1341
1342 /* We do this three times for luck */
1343 I915_WRITE(reg, val);
1344 POSTING_READ(reg);
1345 udelay(150); /* wait for warmup */
1346 I915_WRITE(reg, val);
1347 POSTING_READ(reg);
1348 udelay(150); /* wait for warmup */
1349 I915_WRITE(reg, val);
1350 POSTING_READ(reg);
1351 udelay(150); /* wait for warmup */
1352}
1353
1354/**
1355 * intel_disable_pll - disable a PLL
1356 * @dev_priv: i915 private structure
1357 * @pipe: pipe PLL to disable
1358 *
1359 * Disable the PLL for @pipe, making sure the pipe is off first.
1360 *
1361 * Note! This is for pre-ILK only.
1362 */
1363static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1364{
1365 int reg;
1366 u32 val;
1367
1368 /* Don't disable pipe A or pipe A PLLs if needed */
1369 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1370 return;
1371
1372 /* Make sure the pipe isn't still relying on us */
1373 assert_pipe_disabled(dev_priv, pipe);
1374
1375 reg = DPLL(pipe);
1376 val = I915_READ(reg);
1377 val &= ~DPLL_VCO_ENABLE;
1378 I915_WRITE(reg, val);
1379 POSTING_READ(reg);
1380}
1381
92f2584a
JB
1382/**
1383 * intel_enable_pch_pll - enable PCH PLL
1384 * @dev_priv: i915 private structure
1385 * @pipe: pipe PLL to enable
1386 *
1387 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1388 * drives the transcoder clock.
1389 */
1390static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
1393 int reg;
1394 u32 val;
1395
1396 /* PCH only available on ILK+ */
1397 BUG_ON(dev_priv->info->gen < 5);
1398
1399 /* PCH refclock must be enabled first */
1400 assert_pch_refclk_enabled(dev_priv);
1401
1402 reg = PCH_DPLL(pipe);
1403 val = I915_READ(reg);
1404 val |= DPLL_VCO_ENABLE;
1405 I915_WRITE(reg, val);
1406 POSTING_READ(reg);
1407 udelay(200);
1408}
1409
1410static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 /* PCH only available on ILK+ */
1417 BUG_ON(dev_priv->info->gen < 5);
1418
1419 /* Make sure transcoder isn't still depending on us */
1420 assert_transcoder_disabled(dev_priv, pipe);
1421
1422 reg = PCH_DPLL(pipe);
1423 val = I915_READ(reg);
1424 val &= ~DPLL_VCO_ENABLE;
1425 I915_WRITE(reg, val);
1426 POSTING_READ(reg);
1427 udelay(200);
1428}
1429
040484af
JB
1430static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1431 enum pipe pipe)
1432{
1433 int reg;
1434 u32 val;
1435
1436 /* PCH only available on ILK+ */
1437 BUG_ON(dev_priv->info->gen < 5);
1438
1439 /* Make sure PCH DPLL is enabled */
1440 assert_pch_pll_enabled(dev_priv, pipe);
1441
1442 /* FDI must be feeding us bits for PCH ports */
1443 assert_fdi_tx_enabled(dev_priv, pipe);
1444 assert_fdi_rx_enabled(dev_priv, pipe);
1445
1446 reg = TRANSCONF(pipe);
1447 val = I915_READ(reg);
1448 /*
1449 * make the BPC in transcoder be consistent with
1450 * that in pipeconf reg.
1451 */
1452 val &= ~PIPE_BPC_MASK;
1453 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1454 I915_WRITE(reg, val | TRANS_ENABLE);
1455 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1456 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1457}
1458
1459static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
1461{
1462 int reg;
1463 u32 val;
1464
1465 /* FDI relies on the transcoder */
1466 assert_fdi_tx_disabled(dev_priv, pipe);
1467 assert_fdi_rx_disabled(dev_priv, pipe);
1468
291906f1
JB
1469 /* Ports must be off as well */
1470 assert_pch_ports_disabled(dev_priv, pipe);
1471
040484af
JB
1472 reg = TRANSCONF(pipe);
1473 val = I915_READ(reg);
1474 val &= ~TRANS_ENABLE;
1475 I915_WRITE(reg, val);
1476 /* wait for PCH transcoder off, transcoder state */
1477 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1478 DRM_ERROR("failed to disable transcoder\n");
1479}
1480
b24e7179 1481/**
309cfea8 1482 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1483 * @dev_priv: i915 private structure
1484 * @pipe: pipe to enable
040484af 1485 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1486 *
1487 * Enable @pipe, making sure that various hardware specific requirements
1488 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1489 *
1490 * @pipe should be %PIPE_A or %PIPE_B.
1491 *
1492 * Will wait until the pipe is actually running (i.e. first vblank) before
1493 * returning.
1494 */
040484af
JB
1495static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1496 bool pch_port)
b24e7179
JB
1497{
1498 int reg;
1499 u32 val;
1500
1501 /*
1502 * A pipe without a PLL won't actually be able to drive bits from
1503 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1504 * need the check.
1505 */
1506 if (!HAS_PCH_SPLIT(dev_priv->dev))
1507 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1508 else {
1509 if (pch_port) {
1510 /* if driving the PCH, we need FDI enabled */
1511 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1512 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1513 }
1514 /* FIXME: assert CPU port conditions for SNB+ */
1515 }
b24e7179
JB
1516
1517 reg = PIPECONF(pipe);
1518 val = I915_READ(reg);
1519 val |= PIPECONF_ENABLE;
1520 I915_WRITE(reg, val);
1521 POSTING_READ(reg);
1522 intel_wait_for_vblank(dev_priv->dev, pipe);
1523}
1524
1525/**
309cfea8 1526 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1527 * @dev_priv: i915 private structure
1528 * @pipe: pipe to disable
1529 *
1530 * Disable @pipe, making sure that various hardware specific requirements
1531 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1532 *
1533 * @pipe should be %PIPE_A or %PIPE_B.
1534 *
1535 * Will wait until the pipe has shut down before returning.
1536 */
1537static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1538 enum pipe pipe)
1539{
1540 int reg;
1541 u32 val;
1542
1543 /*
1544 * Make sure planes won't keep trying to pump pixels to us,
1545 * or we might hang the display.
1546 */
1547 assert_planes_disabled(dev_priv, pipe);
1548
1549 /* Don't disable pipe A or pipe A PLLs if needed */
1550 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1551 return;
1552
1553 reg = PIPECONF(pipe);
1554 val = I915_READ(reg);
1555 val &= ~PIPECONF_ENABLE;
1556 I915_WRITE(reg, val);
1557 POSTING_READ(reg);
1558 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1559}
1560
1561/**
1562 * intel_enable_plane - enable a display plane on a given pipe
1563 * @dev_priv: i915 private structure
1564 * @plane: plane to enable
1565 * @pipe: pipe being fed
1566 *
1567 * Enable @plane on @pipe, making sure that @pipe is running first.
1568 */
1569static void intel_enable_plane(struct drm_i915_private *dev_priv,
1570 enum plane plane, enum pipe pipe)
1571{
1572 int reg;
1573 u32 val;
1574
1575 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1576 assert_pipe_enabled(dev_priv, pipe);
1577
1578 reg = DSPCNTR(plane);
1579 val = I915_READ(reg);
1580 val |= DISPLAY_PLANE_ENABLE;
1581 I915_WRITE(reg, val);
1582 POSTING_READ(reg);
1583 intel_wait_for_vblank(dev_priv->dev, pipe);
1584}
1585
1586/*
1587 * Plane regs are double buffered, going from enabled->disabled needs a
1588 * trigger in order to latch. The display address reg provides this.
1589 */
1590static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1591 enum plane plane)
1592{
1593 u32 reg = DSPADDR(plane);
1594 I915_WRITE(reg, I915_READ(reg));
1595}
1596
1597/**
1598 * intel_disable_plane - disable a display plane
1599 * @dev_priv: i915 private structure
1600 * @plane: plane to disable
1601 * @pipe: pipe consuming the data
1602 *
1603 * Disable @plane; should be an independent operation.
1604 */
1605static void intel_disable_plane(struct drm_i915_private *dev_priv,
1606 enum plane plane, enum pipe pipe)
1607{
1608 int reg;
1609 u32 val;
1610
1611 reg = DSPCNTR(plane);
1612 val = I915_READ(reg);
1613 val &= ~DISPLAY_PLANE_ENABLE;
1614 I915_WRITE(reg, val);
1615 POSTING_READ(reg);
1616 intel_flush_display_plane(dev_priv, plane);
1617 intel_wait_for_vblank(dev_priv->dev, pipe);
1618}
1619
47a05eca
JB
1620static void disable_pch_dp(struct drm_i915_private *dev_priv,
1621 enum pipe pipe, int reg)
1622{
1623 u32 val = I915_READ(reg);
1624 if (DP_PIPE_ENABLED(val, pipe))
1625 I915_WRITE(reg, val & ~DP_PORT_EN);
1626}
1627
1628static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1629 enum pipe pipe, int reg)
1630{
1631 u32 val = I915_READ(reg);
1632 if (HDMI_PIPE_ENABLED(val, pipe))
1633 I915_WRITE(reg, val & ~PORT_ENABLE);
1634}
1635
1636/* Disable any ports connected to this transcoder */
1637static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1638 enum pipe pipe)
1639{
1640 u32 reg, val;
1641
1642 val = I915_READ(PCH_PP_CONTROL);
1643 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1644
1645 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1646 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1647 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1648
1649 reg = PCH_ADPA;
1650 val = I915_READ(reg);
1651 if (ADPA_PIPE_ENABLED(val, pipe))
1652 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1653
1654 reg = PCH_LVDS;
1655 val = I915_READ(reg);
1656 if (LVDS_PIPE_ENABLED(val, pipe)) {
1657 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1658 POSTING_READ(reg);
1659 udelay(100);
1660 }
1661
1662 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1663 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1664 disable_pch_hdmi(dev_priv, pipe, HDMID);
1665}
1666
80824003
JB
1667static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1668{
1669 struct drm_device *dev = crtc->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 struct drm_framebuffer *fb = crtc->fb;
1672 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1673 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1675 int plane, i;
1676 u32 fbc_ctl, fbc_ctl2;
1677
bed4a673 1678 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1679 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1680 intel_crtc->plane == dev_priv->cfb_plane &&
1681 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1682 return;
1683
1684 i8xx_disable_fbc(dev);
1685
80824003
JB
1686 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1687
1688 if (fb->pitch < dev_priv->cfb_pitch)
1689 dev_priv->cfb_pitch = fb->pitch;
1690
1691 /* FBC_CTL wants 64B units */
1692 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1693 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1694 dev_priv->cfb_plane = intel_crtc->plane;
1695 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1696
1697 /* Clear old tags */
1698 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1699 I915_WRITE(FBC_TAG + (i * 4), 0);
1700
1701 /* Set it up... */
1702 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1703 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1704 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1705 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1706 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1707
1708 /* enable it... */
1709 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1710 if (IS_I945GM(dev))
49677901 1711 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1712 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1713 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1714 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1715 fbc_ctl |= dev_priv->cfb_fence;
1716 I915_WRITE(FBC_CONTROL, fbc_ctl);
1717
28c97730 1718 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1719 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1720}
1721
1722void i8xx_disable_fbc(struct drm_device *dev)
1723{
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 u32 fbc_ctl;
1726
1727 /* Disable compression */
1728 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1729 if ((fbc_ctl & FBC_CTL_EN) == 0)
1730 return;
1731
80824003
JB
1732 fbc_ctl &= ~FBC_CTL_EN;
1733 I915_WRITE(FBC_CONTROL, fbc_ctl);
1734
1735 /* Wait for compressing bit to clear */
481b6af3 1736 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1737 DRM_DEBUG_KMS("FBC idle timed out\n");
1738 return;
9517a92f 1739 }
80824003 1740
28c97730 1741 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1742}
1743
ee5382ae 1744static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1745{
80824003
JB
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1749}
1750
74dff282
JB
1751static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1752{
1753 struct drm_device *dev = crtc->dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct drm_framebuffer *fb = crtc->fb;
1756 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1757 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1759 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1760 unsigned long stall_watermark = 200;
1761 u32 dpfc_ctl;
1762
bed4a673
CW
1763 dpfc_ctl = I915_READ(DPFC_CONTROL);
1764 if (dpfc_ctl & DPFC_CTL_EN) {
1765 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1766 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1767 dev_priv->cfb_plane == intel_crtc->plane &&
1768 dev_priv->cfb_y == crtc->y)
1769 return;
1770
1771 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1772 POSTING_READ(DPFC_CONTROL);
1773 intel_wait_for_vblank(dev, intel_crtc->pipe);
1774 }
1775
74dff282 1776 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1777 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1778 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1779 dev_priv->cfb_y = crtc->y;
74dff282
JB
1780
1781 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1782 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1783 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1784 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1785 } else {
1786 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1787 }
1788
74dff282
JB
1789 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1790 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1791 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1792 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1793
1794 /* enable it... */
1795 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1796
28c97730 1797 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1798}
1799
1800void g4x_disable_fbc(struct drm_device *dev)
1801{
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 u32 dpfc_ctl;
1804
1805 /* Disable compression */
1806 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1807 if (dpfc_ctl & DPFC_CTL_EN) {
1808 dpfc_ctl &= ~DPFC_CTL_EN;
1809 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1810
bed4a673
CW
1811 DRM_DEBUG_KMS("disabled FBC\n");
1812 }
74dff282
JB
1813}
1814
ee5382ae 1815static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1816{
74dff282
JB
1817 struct drm_i915_private *dev_priv = dev->dev_private;
1818
1819 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1820}
1821
4efe0708
JB
1822static void sandybridge_blit_fbc_update(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 u32 blt_ecoskpd;
1826
1827 /* Make sure blitter notifies FBC of writes */
1828 __gen6_force_wake_get(dev_priv);
1829 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1830 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1831 GEN6_BLITTER_LOCK_SHIFT;
1832 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1833 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1834 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1835 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1836 GEN6_BLITTER_LOCK_SHIFT);
1837 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1838 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1839 __gen6_force_wake_put(dev_priv);
1840}
1841
b52eb4dc
ZY
1842static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1843{
1844 struct drm_device *dev = crtc->dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
1846 struct drm_framebuffer *fb = crtc->fb;
1847 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1848 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1850 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1851 unsigned long stall_watermark = 200;
1852 u32 dpfc_ctl;
1853
bed4a673
CW
1854 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1855 if (dpfc_ctl & DPFC_CTL_EN) {
1856 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1857 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1858 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1859 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1860 dev_priv->cfb_y == crtc->y)
1861 return;
1862
1863 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1864 POSTING_READ(ILK_DPFC_CONTROL);
1865 intel_wait_for_vblank(dev, intel_crtc->pipe);
1866 }
1867
b52eb4dc 1868 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1869 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1870 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1871 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1872 dev_priv->cfb_y = crtc->y;
b52eb4dc 1873
b52eb4dc
ZY
1874 dpfc_ctl &= DPFC_RESERVED;
1875 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1876 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1877 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1878 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1879 } else {
1880 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1881 }
1882
b52eb4dc
ZY
1883 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1884 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1885 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1886 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1887 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1888 /* enable it... */
bed4a673 1889 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1890
9c04f015
YL
1891 if (IS_GEN6(dev)) {
1892 I915_WRITE(SNB_DPFC_CTL_SA,
1893 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1894 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
4efe0708 1895 sandybridge_blit_fbc_update(dev);
9c04f015
YL
1896 }
1897
b52eb4dc
ZY
1898 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1899}
1900
1901void ironlake_disable_fbc(struct drm_device *dev)
1902{
1903 struct drm_i915_private *dev_priv = dev->dev_private;
1904 u32 dpfc_ctl;
1905
1906 /* Disable compression */
1907 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1908 if (dpfc_ctl & DPFC_CTL_EN) {
1909 dpfc_ctl &= ~DPFC_CTL_EN;
1910 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1911
bed4a673
CW
1912 DRM_DEBUG_KMS("disabled FBC\n");
1913 }
b52eb4dc
ZY
1914}
1915
1916static bool ironlake_fbc_enabled(struct drm_device *dev)
1917{
1918 struct drm_i915_private *dev_priv = dev->dev_private;
1919
1920 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1921}
1922
ee5382ae
AJ
1923bool intel_fbc_enabled(struct drm_device *dev)
1924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926
1927 if (!dev_priv->display.fbc_enabled)
1928 return false;
1929
1930 return dev_priv->display.fbc_enabled(dev);
1931}
1932
1933void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1934{
1935 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1936
1937 if (!dev_priv->display.enable_fbc)
1938 return;
1939
1940 dev_priv->display.enable_fbc(crtc, interval);
1941}
1942
1943void intel_disable_fbc(struct drm_device *dev)
1944{
1945 struct drm_i915_private *dev_priv = dev->dev_private;
1946
1947 if (!dev_priv->display.disable_fbc)
1948 return;
1949
1950 dev_priv->display.disable_fbc(dev);
1951}
1952
80824003
JB
1953/**
1954 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1955 * @dev: the drm_device
80824003
JB
1956 *
1957 * Set up the framebuffer compression hardware at mode set time. We
1958 * enable it if possible:
1959 * - plane A only (on pre-965)
1960 * - no pixel mulitply/line duplication
1961 * - no alpha buffer discard
1962 * - no dual wide
1963 * - framebuffer <= 2048 in width, 1536 in height
1964 *
1965 * We can't assume that any compression will take place (worst case),
1966 * so the compressed buffer has to be the same size as the uncompressed
1967 * one. It also must reside (along with the line length buffer) in
1968 * stolen memory.
1969 *
1970 * We need to enable/disable FBC on a global basis.
1971 */
bed4a673 1972static void intel_update_fbc(struct drm_device *dev)
80824003 1973{
80824003 1974 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1975 struct drm_crtc *crtc = NULL, *tmp_crtc;
1976 struct intel_crtc *intel_crtc;
1977 struct drm_framebuffer *fb;
80824003 1978 struct intel_framebuffer *intel_fb;
05394f39 1979 struct drm_i915_gem_object *obj;
9c928d16
JB
1980
1981 DRM_DEBUG_KMS("\n");
80824003
JB
1982
1983 if (!i915_powersave)
1984 return;
1985
ee5382ae 1986 if (!I915_HAS_FBC(dev))
e70236a8
JB
1987 return;
1988
80824003
JB
1989 /*
1990 * If FBC is already on, we just have to verify that we can
1991 * keep it that way...
1992 * Need to disable if:
9c928d16 1993 * - more than one pipe is active
80824003
JB
1994 * - changing FBC params (stride, fence, mode)
1995 * - new fb is too large to fit in compressed buffer
1996 * - going to an unsupported config (interlace, pixel multiply, etc.)
1997 */
9c928d16 1998 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
d210246a 1999 if (tmp_crtc->enabled && tmp_crtc->fb) {
bed4a673
CW
2000 if (crtc) {
2001 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
2002 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
2003 goto out_disable;
2004 }
2005 crtc = tmp_crtc;
2006 }
9c928d16 2007 }
bed4a673
CW
2008
2009 if (!crtc || crtc->fb == NULL) {
2010 DRM_DEBUG_KMS("no output, disabling\n");
2011 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
2012 goto out_disable;
2013 }
bed4a673
CW
2014
2015 intel_crtc = to_intel_crtc(crtc);
2016 fb = crtc->fb;
2017 intel_fb = to_intel_framebuffer(fb);
05394f39 2018 obj = intel_fb->obj;
bed4a673 2019
05394f39 2020 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 2021 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 2022 "compression\n");
b5e50c3f 2023 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
2024 goto out_disable;
2025 }
bed4a673
CW
2026 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
2027 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 2028 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 2029 "disabling\n");
b5e50c3f 2030 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
2031 goto out_disable;
2032 }
bed4a673
CW
2033 if ((crtc->mode.hdisplay > 2048) ||
2034 (crtc->mode.vdisplay > 1536)) {
28c97730 2035 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 2036 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
2037 goto out_disable;
2038 }
bed4a673 2039 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 2040 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 2041 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
2042 goto out_disable;
2043 }
05394f39 2044 if (obj->tiling_mode != I915_TILING_X) {
28c97730 2045 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 2046 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
2047 goto out_disable;
2048 }
2049
c924b934
JW
2050 /* If the kernel debugger is active, always disable compression */
2051 if (in_dbg_master())
2052 goto out_disable;
2053
bed4a673 2054 intel_enable_fbc(crtc, 500);
80824003
JB
2055 return;
2056
2057out_disable:
80824003 2058 /* Multiple disables should be harmless */
a939406f
CW
2059 if (intel_fbc_enabled(dev)) {
2060 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 2061 intel_disable_fbc(dev);
a939406f 2062 }
80824003
JB
2063}
2064
127bd2ac 2065int
48b956c5 2066intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2067 struct drm_i915_gem_object *obj,
919926ae 2068 struct intel_ring_buffer *pipelined)
6b95a207 2069{
6b95a207
KH
2070 u32 alignment;
2071 int ret;
2072
05394f39 2073 switch (obj->tiling_mode) {
6b95a207 2074 case I915_TILING_NONE:
534843da
CW
2075 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2076 alignment = 128 * 1024;
a6c45cf0 2077 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2078 alignment = 4 * 1024;
2079 else
2080 alignment = 64 * 1024;
6b95a207
KH
2081 break;
2082 case I915_TILING_X:
2083 /* pin() will align the object as required by fence */
2084 alignment = 0;
2085 break;
2086 case I915_TILING_Y:
2087 /* FIXME: Is this true? */
2088 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2089 return -EINVAL;
2090 default:
2091 BUG();
2092 }
2093
75e9e915 2094 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 2095 if (ret)
6b95a207
KH
2096 return ret;
2097
48b956c5
CW
2098 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2099 if (ret)
2100 goto err_unpin;
7213342d 2101
6b95a207
KH
2102 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2103 * fence, whereas 965+ only requires a fence if using
2104 * framebuffer compression. For simplicity, we always install
2105 * a fence as the cost is not that onerous.
2106 */
05394f39 2107 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 2108 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
2109 if (ret)
2110 goto err_unpin;
6b95a207
KH
2111 }
2112
2113 return 0;
48b956c5
CW
2114
2115err_unpin:
2116 i915_gem_object_unpin(obj);
2117 return ret;
6b95a207
KH
2118}
2119
81255565
JB
2120/* Assume fb object is pinned & idle & fenced and just update base pointers */
2121static int
2122intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 2123 int x, int y, enum mode_set_atomic state)
81255565
JB
2124{
2125 struct drm_device *dev = crtc->dev;
2126 struct drm_i915_private *dev_priv = dev->dev_private;
2127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2128 struct intel_framebuffer *intel_fb;
05394f39 2129 struct drm_i915_gem_object *obj;
81255565
JB
2130 int plane = intel_crtc->plane;
2131 unsigned long Start, Offset;
81255565 2132 u32 dspcntr;
5eddb70b 2133 u32 reg;
81255565
JB
2134
2135 switch (plane) {
2136 case 0:
2137 case 1:
2138 break;
2139 default:
2140 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2141 return -EINVAL;
2142 }
2143
2144 intel_fb = to_intel_framebuffer(fb);
2145 obj = intel_fb->obj;
81255565 2146
5eddb70b
CW
2147 reg = DSPCNTR(plane);
2148 dspcntr = I915_READ(reg);
81255565
JB
2149 /* Mask out pixel format bits in case we change it */
2150 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2151 switch (fb->bits_per_pixel) {
2152 case 8:
2153 dspcntr |= DISPPLANE_8BPP;
2154 break;
2155 case 16:
2156 if (fb->depth == 15)
2157 dspcntr |= DISPPLANE_15_16BPP;
2158 else
2159 dspcntr |= DISPPLANE_16BPP;
2160 break;
2161 case 24:
2162 case 32:
2163 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2164 break;
2165 default:
2166 DRM_ERROR("Unknown color depth\n");
2167 return -EINVAL;
2168 }
a6c45cf0 2169 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2170 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2171 dspcntr |= DISPPLANE_TILED;
2172 else
2173 dspcntr &= ~DISPPLANE_TILED;
2174 }
2175
4e6cfefc 2176 if (HAS_PCH_SPLIT(dev))
81255565
JB
2177 /* must disable */
2178 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2179
5eddb70b 2180 I915_WRITE(reg, dspcntr);
81255565 2181
05394f39 2182 Start = obj->gtt_offset;
81255565
JB
2183 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2184
4e6cfefc
CW
2185 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2186 Start, Offset, x, y, fb->pitch);
5eddb70b 2187 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 2188 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
2189 I915_WRITE(DSPSURF(plane), Start);
2190 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2191 I915_WRITE(DSPADDR(plane), Offset);
2192 } else
2193 I915_WRITE(DSPADDR(plane), Start + Offset);
2194 POSTING_READ(reg);
81255565 2195
bed4a673 2196 intel_update_fbc(dev);
3dec0095 2197 intel_increase_pllclock(crtc);
81255565
JB
2198
2199 return 0;
2200}
2201
5c3b82e2 2202static int
3c4fdcfb
KH
2203intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2204 struct drm_framebuffer *old_fb)
79e53945
JB
2205{
2206 struct drm_device *dev = crtc->dev;
79e53945
JB
2207 struct drm_i915_master_private *master_priv;
2208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 2209 int ret;
79e53945
JB
2210
2211 /* no fb bound */
2212 if (!crtc->fb) {
28c97730 2213 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
2214 return 0;
2215 }
2216
265db958 2217 switch (intel_crtc->plane) {
5c3b82e2
CW
2218 case 0:
2219 case 1:
2220 break;
2221 default:
5c3b82e2 2222 return -EINVAL;
79e53945
JB
2223 }
2224
5c3b82e2 2225 mutex_lock(&dev->struct_mutex);
265db958
CW
2226 ret = intel_pin_and_fence_fb_obj(dev,
2227 to_intel_framebuffer(crtc->fb)->obj,
919926ae 2228 NULL);
5c3b82e2
CW
2229 if (ret != 0) {
2230 mutex_unlock(&dev->struct_mutex);
2231 return ret;
2232 }
79e53945 2233
265db958 2234 if (old_fb) {
e6c3a2a6 2235 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 2236 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 2237
e6c3a2a6 2238 wait_event(dev_priv->pending_flip_queue,
01eec727 2239 atomic_read(&dev_priv->mm.wedged) ||
05394f39 2240 atomic_read(&obj->pending_flip) == 0);
85345517
CW
2241
2242 /* Big Hammer, we also need to ensure that any pending
2243 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2244 * current scanout is retired before unpinning the old
2245 * framebuffer.
01eec727
CW
2246 *
2247 * This should only fail upon a hung GPU, in which case we
2248 * can safely continue.
85345517 2249 */
05394f39 2250 ret = i915_gem_object_flush_gpu(obj, false);
01eec727 2251 (void) ret;
265db958
CW
2252 }
2253
21c74a8e
JW
2254 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2255 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 2256 if (ret) {
265db958 2257 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 2258 mutex_unlock(&dev->struct_mutex);
4e6cfefc 2259 return ret;
79e53945 2260 }
3c4fdcfb 2261
b7f1de28
CW
2262 if (old_fb) {
2263 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 2264 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2265 }
652c393a 2266
5c3b82e2 2267 mutex_unlock(&dev->struct_mutex);
79e53945
JB
2268
2269 if (!dev->primary->master)
5c3b82e2 2270 return 0;
79e53945
JB
2271
2272 master_priv = dev->primary->master->driver_priv;
2273 if (!master_priv->sarea_priv)
5c3b82e2 2274 return 0;
79e53945 2275
265db958 2276 if (intel_crtc->pipe) {
79e53945
JB
2277 master_priv->sarea_priv->pipeB_x = x;
2278 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
2279 } else {
2280 master_priv->sarea_priv->pipeA_x = x;
2281 master_priv->sarea_priv->pipeA_y = y;
79e53945 2282 }
5c3b82e2
CW
2283
2284 return 0;
79e53945
JB
2285}
2286
5eddb70b 2287static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
2288{
2289 struct drm_device *dev = crtc->dev;
2290 struct drm_i915_private *dev_priv = dev->dev_private;
2291 u32 dpa_ctl;
2292
28c97730 2293 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
2294 dpa_ctl = I915_READ(DP_A);
2295 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2296
2297 if (clock < 200000) {
2298 u32 temp;
2299 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2300 /* workaround for 160Mhz:
2301 1) program 0x4600c bits 15:0 = 0x8124
2302 2) program 0x46010 bit 0 = 1
2303 3) program 0x46034 bit 24 = 1
2304 4) program 0x64000 bit 14 = 1
2305 */
2306 temp = I915_READ(0x4600c);
2307 temp &= 0xffff0000;
2308 I915_WRITE(0x4600c, temp | 0x8124);
2309
2310 temp = I915_READ(0x46010);
2311 I915_WRITE(0x46010, temp | 1);
2312
2313 temp = I915_READ(0x46034);
2314 I915_WRITE(0x46034, temp | (1 << 24));
2315 } else {
2316 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2317 }
2318 I915_WRITE(DP_A, dpa_ctl);
2319
5eddb70b 2320 POSTING_READ(DP_A);
32f9d658
ZW
2321 udelay(500);
2322}
2323
5e84e1a4
ZW
2324static void intel_fdi_normal_train(struct drm_crtc *crtc)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 int pipe = intel_crtc->pipe;
2330 u32 reg, temp;
2331
2332 /* enable normal train */
2333 reg = FDI_TX_CTL(pipe);
2334 temp = I915_READ(reg);
2335 temp &= ~FDI_LINK_TRAIN_NONE;
2336 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2337 I915_WRITE(reg, temp);
2338
2339 reg = FDI_RX_CTL(pipe);
2340 temp = I915_READ(reg);
2341 if (HAS_PCH_CPT(dev)) {
2342 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2343 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2344 } else {
2345 temp &= ~FDI_LINK_TRAIN_NONE;
2346 temp |= FDI_LINK_TRAIN_NONE;
2347 }
2348 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2349
2350 /* wait one idle pattern time */
2351 POSTING_READ(reg);
2352 udelay(1000);
2353}
2354
8db9d77b
ZW
2355/* The FDI link training functions for ILK/Ibexpeak. */
2356static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2357{
2358 struct drm_device *dev = crtc->dev;
2359 struct drm_i915_private *dev_priv = dev->dev_private;
2360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2361 int pipe = intel_crtc->pipe;
0fc932b8 2362 int plane = intel_crtc->plane;
5eddb70b 2363 u32 reg, temp, tries;
8db9d77b 2364
0fc932b8
JB
2365 /* FDI needs bits from pipe & plane first */
2366 assert_pipe_enabled(dev_priv, pipe);
2367 assert_plane_enabled(dev_priv, plane);
2368
e1a44743
AJ
2369 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2370 for train result */
5eddb70b
CW
2371 reg = FDI_RX_IMR(pipe);
2372 temp = I915_READ(reg);
e1a44743
AJ
2373 temp &= ~FDI_RX_SYMBOL_LOCK;
2374 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2375 I915_WRITE(reg, temp);
2376 I915_READ(reg);
e1a44743
AJ
2377 udelay(150);
2378
8db9d77b 2379 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2380 reg = FDI_TX_CTL(pipe);
2381 temp = I915_READ(reg);
77ffb597
AJ
2382 temp &= ~(7 << 19);
2383 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2384 temp &= ~FDI_LINK_TRAIN_NONE;
2385 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2386 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2387
5eddb70b
CW
2388 reg = FDI_RX_CTL(pipe);
2389 temp = I915_READ(reg);
8db9d77b
ZW
2390 temp &= ~FDI_LINK_TRAIN_NONE;
2391 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2392 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2393
2394 POSTING_READ(reg);
8db9d77b
ZW
2395 udelay(150);
2396
5b2adf89 2397 /* Ironlake workaround, enable clock pointer after FDI enable*/
6f06ce18
JB
2398 if (HAS_PCH_IBX(dev)) {
2399 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2400 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2401 FDI_RX_PHASE_SYNC_POINTER_EN);
2402 }
5b2adf89 2403
5eddb70b 2404 reg = FDI_RX_IIR(pipe);
e1a44743 2405 for (tries = 0; tries < 5; tries++) {
5eddb70b 2406 temp = I915_READ(reg);
8db9d77b
ZW
2407 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2408
2409 if ((temp & FDI_RX_BIT_LOCK)) {
2410 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2411 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2412 break;
2413 }
8db9d77b 2414 }
e1a44743 2415 if (tries == 5)
5eddb70b 2416 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2417
2418 /* Train 2 */
5eddb70b
CW
2419 reg = FDI_TX_CTL(pipe);
2420 temp = I915_READ(reg);
8db9d77b
ZW
2421 temp &= ~FDI_LINK_TRAIN_NONE;
2422 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2423 I915_WRITE(reg, temp);
8db9d77b 2424
5eddb70b
CW
2425 reg = FDI_RX_CTL(pipe);
2426 temp = I915_READ(reg);
8db9d77b
ZW
2427 temp &= ~FDI_LINK_TRAIN_NONE;
2428 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2429 I915_WRITE(reg, temp);
8db9d77b 2430
5eddb70b
CW
2431 POSTING_READ(reg);
2432 udelay(150);
8db9d77b 2433
5eddb70b 2434 reg = FDI_RX_IIR(pipe);
e1a44743 2435 for (tries = 0; tries < 5; tries++) {
5eddb70b 2436 temp = I915_READ(reg);
8db9d77b
ZW
2437 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2438
2439 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2440 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2441 DRM_DEBUG_KMS("FDI train 2 done.\n");
2442 break;
2443 }
8db9d77b 2444 }
e1a44743 2445 if (tries == 5)
5eddb70b 2446 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2447
2448 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2449
8db9d77b
ZW
2450}
2451
311bd68e 2452static const int snb_b_fdi_train_param [] = {
8db9d77b
ZW
2453 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2454 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2455 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2456 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2457};
2458
2459/* The FDI link training functions for SNB/Cougarpoint. */
2460static void gen6_fdi_link_train(struct drm_crtc *crtc)
2461{
2462 struct drm_device *dev = crtc->dev;
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2465 int pipe = intel_crtc->pipe;
5eddb70b 2466 u32 reg, temp, i;
8db9d77b 2467
e1a44743
AJ
2468 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2469 for train result */
5eddb70b
CW
2470 reg = FDI_RX_IMR(pipe);
2471 temp = I915_READ(reg);
e1a44743
AJ
2472 temp &= ~FDI_RX_SYMBOL_LOCK;
2473 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
e1a44743
AJ
2477 udelay(150);
2478
8db9d77b 2479 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2480 reg = FDI_TX_CTL(pipe);
2481 temp = I915_READ(reg);
77ffb597
AJ
2482 temp &= ~(7 << 19);
2483 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2484 temp &= ~FDI_LINK_TRAIN_NONE;
2485 temp |= FDI_LINK_TRAIN_PATTERN_1;
2486 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2487 /* SNB-B */
2488 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2489 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2490
5eddb70b
CW
2491 reg = FDI_RX_CTL(pipe);
2492 temp = I915_READ(reg);
8db9d77b
ZW
2493 if (HAS_PCH_CPT(dev)) {
2494 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2495 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2496 } else {
2497 temp &= ~FDI_LINK_TRAIN_NONE;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1;
2499 }
5eddb70b
CW
2500 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2501
2502 POSTING_READ(reg);
8db9d77b
ZW
2503 udelay(150);
2504
8db9d77b 2505 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2506 reg = FDI_TX_CTL(pipe);
2507 temp = I915_READ(reg);
8db9d77b
ZW
2508 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2509 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2510 I915_WRITE(reg, temp);
2511
2512 POSTING_READ(reg);
8db9d77b
ZW
2513 udelay(500);
2514
5eddb70b
CW
2515 reg = FDI_RX_IIR(pipe);
2516 temp = I915_READ(reg);
8db9d77b
ZW
2517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2518
2519 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 2520 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2521 DRM_DEBUG_KMS("FDI train 1 done.\n");
2522 break;
2523 }
2524 }
2525 if (i == 4)
5eddb70b 2526 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2527
2528 /* Train 2 */
5eddb70b
CW
2529 reg = FDI_TX_CTL(pipe);
2530 temp = I915_READ(reg);
8db9d77b
ZW
2531 temp &= ~FDI_LINK_TRAIN_NONE;
2532 temp |= FDI_LINK_TRAIN_PATTERN_2;
2533 if (IS_GEN6(dev)) {
2534 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2535 /* SNB-B */
2536 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2537 }
5eddb70b 2538 I915_WRITE(reg, temp);
8db9d77b 2539
5eddb70b
CW
2540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
8db9d77b
ZW
2542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_2;
2548 }
5eddb70b
CW
2549 I915_WRITE(reg, temp);
2550
2551 POSTING_READ(reg);
8db9d77b
ZW
2552 udelay(150);
2553
2554 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
8db9d77b
ZW
2557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
8db9d77b
ZW
2562 udelay(500);
2563
5eddb70b
CW
2564 reg = FDI_RX_IIR(pipe);
2565 temp = I915_READ(reg);
8db9d77b
ZW
2566 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2567
2568 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2569 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2570 DRM_DEBUG_KMS("FDI train 2 done.\n");
2571 break;
2572 }
2573 }
2574 if (i == 4)
5eddb70b 2575 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2576
2577 DRM_DEBUG_KMS("FDI train done.\n");
2578}
2579
0e23b99d 2580static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
2581{
2582 struct drm_device *dev = crtc->dev;
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2585 int pipe = intel_crtc->pipe;
5eddb70b 2586 u32 reg, temp;
79e53945 2587
c64e311e 2588 /* Write the TU size bits so error detection works */
5eddb70b
CW
2589 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2590 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 2591
c98e9dcf 2592 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
2595 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 2596 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
2597 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2598 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2599
2600 POSTING_READ(reg);
c98e9dcf
JB
2601 udelay(200);
2602
2603 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2604 temp = I915_READ(reg);
2605 I915_WRITE(reg, temp | FDI_PCDCLK);
2606
2607 POSTING_READ(reg);
c98e9dcf
JB
2608 udelay(200);
2609
2610 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
2611 reg = FDI_TX_CTL(pipe);
2612 temp = I915_READ(reg);
c98e9dcf 2613 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
2614 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2615
2616 POSTING_READ(reg);
c98e9dcf 2617 udelay(100);
6be4a607 2618 }
0e23b99d
JB
2619}
2620
0fc932b8
JB
2621static void ironlake_fdi_disable(struct drm_crtc *crtc)
2622{
2623 struct drm_device *dev = crtc->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2626 int pipe = intel_crtc->pipe;
2627 u32 reg, temp;
2628
2629 /* disable CPU FDI tx and PCH FDI rx */
2630 reg = FDI_TX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2633 POSTING_READ(reg);
2634
2635 reg = FDI_RX_CTL(pipe);
2636 temp = I915_READ(reg);
2637 temp &= ~(0x7 << 16);
2638 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2639 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2640
2641 POSTING_READ(reg);
2642 udelay(100);
2643
2644 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2645 if (HAS_PCH_IBX(dev)) {
2646 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
2647 I915_WRITE(FDI_RX_CHICKEN(pipe),
2648 I915_READ(FDI_RX_CHICKEN(pipe) &
6f06ce18
JB
2649 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2650 }
0fc932b8
JB
2651
2652 /* still set train pattern 1 */
2653 reg = FDI_TX_CTL(pipe);
2654 temp = I915_READ(reg);
2655 temp &= ~FDI_LINK_TRAIN_NONE;
2656 temp |= FDI_LINK_TRAIN_PATTERN_1;
2657 I915_WRITE(reg, temp);
2658
2659 reg = FDI_RX_CTL(pipe);
2660 temp = I915_READ(reg);
2661 if (HAS_PCH_CPT(dev)) {
2662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2663 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2664 } else {
2665 temp &= ~FDI_LINK_TRAIN_NONE;
2666 temp |= FDI_LINK_TRAIN_PATTERN_1;
2667 }
2668 /* BPC in FDI rx is consistent with that in PIPECONF */
2669 temp &= ~(0x07 << 16);
2670 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2671 I915_WRITE(reg, temp);
2672
2673 POSTING_READ(reg);
2674 udelay(100);
2675}
2676
6b383a7f
CW
2677/*
2678 * When we disable a pipe, we need to clear any pending scanline wait events
2679 * to avoid hanging the ring, which we assume we are waiting on.
2680 */
2681static void intel_clear_scanline_wait(struct drm_device *dev)
2682{
2683 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2684 struct intel_ring_buffer *ring;
6b383a7f
CW
2685 u32 tmp;
2686
2687 if (IS_GEN2(dev))
2688 /* Can't break the hang on i8xx */
2689 return;
2690
1ec14ad3 2691 ring = LP_RING(dev_priv);
8168bd48
CW
2692 tmp = I915_READ_CTL(ring);
2693 if (tmp & RING_WAIT)
2694 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2695}
2696
e6c3a2a6
CW
2697static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2698{
05394f39 2699 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2700 struct drm_i915_private *dev_priv;
2701
2702 if (crtc->fb == NULL)
2703 return;
2704
05394f39 2705 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2706 dev_priv = crtc->dev->dev_private;
2707 wait_event(dev_priv->pending_flip_queue,
05394f39 2708 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2709}
2710
040484af
JB
2711static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2712{
2713 struct drm_device *dev = crtc->dev;
2714 struct drm_mode_config *mode_config = &dev->mode_config;
2715 struct intel_encoder *encoder;
2716
2717 /*
2718 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2719 * must be driven by its own crtc; no sharing is possible.
2720 */
2721 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2722 if (encoder->base.crtc != crtc)
2723 continue;
2724
2725 switch (encoder->type) {
2726 case INTEL_OUTPUT_EDP:
2727 if (!intel_encoder_is_pch_edp(&encoder->base))
2728 return false;
2729 continue;
2730 }
2731 }
2732
2733 return true;
2734}
2735
f67a559d
JB
2736/*
2737 * Enable PCH resources required for PCH ports:
2738 * - PCH PLLs
2739 * - FDI training & RX/TX
2740 * - update transcoder timings
2741 * - DP transcoding bits
2742 * - transcoder
2743 */
2744static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
2745{
2746 struct drm_device *dev = crtc->dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2749 int pipe = intel_crtc->pipe;
5eddb70b 2750 u32 reg, temp;
2c07245f 2751
c98e9dcf
JB
2752 /* For PCH output, training FDI link */
2753 if (IS_GEN6(dev))
2754 gen6_fdi_link_train(crtc);
2755 else
2756 ironlake_fdi_link_train(crtc);
2c07245f 2757
92f2584a 2758 intel_enable_pch_pll(dev_priv, pipe);
8db9d77b 2759
c98e9dcf
JB
2760 if (HAS_PCH_CPT(dev)) {
2761 /* Be sure PCH DPLL SEL is set */
2762 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2763 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2764 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2765 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2766 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2767 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2768 }
5eddb70b 2769
d9b6cb56
JB
2770 /* set transcoder timing, panel must allow it */
2771 assert_panel_unlocked(dev_priv, pipe);
5eddb70b
CW
2772 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2773 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2774 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2775
5eddb70b
CW
2776 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2777 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2778 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2779
5e84e1a4
ZW
2780 intel_fdi_normal_train(crtc);
2781
c98e9dcf
JB
2782 /* For PCH DP, enable TRANS_DP_CTL */
2783 if (HAS_PCH_CPT(dev) &&
2784 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2785 reg = TRANS_DP_CTL(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2788 TRANS_DP_SYNC_MASK |
2789 TRANS_DP_BPC_MASK);
5eddb70b
CW
2790 temp |= (TRANS_DP_OUTPUT_ENABLE |
2791 TRANS_DP_ENH_FRAMING);
220cad3c 2792 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2793
2794 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2795 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2796 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2797 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2798
2799 switch (intel_trans_dp_port_sel(crtc)) {
2800 case PCH_DP_B:
5eddb70b 2801 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2802 break;
2803 case PCH_DP_C:
5eddb70b 2804 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2805 break;
2806 case PCH_DP_D:
5eddb70b 2807 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2808 break;
2809 default:
2810 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2811 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2812 break;
32f9d658 2813 }
2c07245f 2814
5eddb70b 2815 I915_WRITE(reg, temp);
6be4a607 2816 }
b52eb4dc 2817
040484af 2818 intel_enable_transcoder(dev_priv, pipe);
f67a559d
JB
2819}
2820
2821static void ironlake_crtc_enable(struct drm_crtc *crtc)
2822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2826 int pipe = intel_crtc->pipe;
2827 int plane = intel_crtc->plane;
2828 u32 temp;
2829 bool is_pch_port;
2830
2831 if (intel_crtc->active)
2832 return;
2833
2834 intel_crtc->active = true;
2835 intel_update_watermarks(dev);
2836
2837 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2838 temp = I915_READ(PCH_LVDS);
2839 if ((temp & LVDS_PORT_EN) == 0)
2840 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2841 }
2842
2843 is_pch_port = intel_crtc_driving_pch(crtc);
2844
2845 if (is_pch_port)
2846 ironlake_fdi_enable(crtc);
2847 else
2848 ironlake_fdi_disable(crtc);
2849
2850 /* Enable panel fitting for LVDS */
2851 if (dev_priv->pch_pf_size &&
2852 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2853 /* Force use of hard-coded filter coefficients
2854 * as some pre-programmed values are broken,
2855 * e.g. x201.
2856 */
9db4a9c7
JB
2857 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2858 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2859 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
f67a559d
JB
2860 }
2861
2862 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2863 intel_enable_plane(dev_priv, plane, pipe);
2864
2865 if (is_pch_port)
2866 ironlake_pch_enable(crtc);
c98e9dcf 2867
6be4a607 2868 intel_crtc_load_lut(crtc);
bed4a673 2869 intel_update_fbc(dev);
6b383a7f 2870 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2871}
2872
2873static void ironlake_crtc_disable(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
2877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2878 int pipe = intel_crtc->pipe;
2879 int plane = intel_crtc->plane;
5eddb70b 2880 u32 reg, temp;
b52eb4dc 2881
f7abfe8b
CW
2882 if (!intel_crtc->active)
2883 return;
2884
e6c3a2a6 2885 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2886 drm_vblank_off(dev, pipe);
6b383a7f 2887 intel_crtc_update_cursor(crtc, false);
5eddb70b 2888
b24e7179 2889 intel_disable_plane(dev_priv, plane, pipe);
913d8d11 2890
6be4a607
JB
2891 if (dev_priv->cfb_plane == plane &&
2892 dev_priv->display.disable_fbc)
2893 dev_priv->display.disable_fbc(dev);
2c07245f 2894
b24e7179 2895 intel_disable_pipe(dev_priv, pipe);
32f9d658 2896
6be4a607 2897 /* Disable PF */
9db4a9c7
JB
2898 I915_WRITE(PF_CTL(pipe), 0);
2899 I915_WRITE(PF_WIN_SZ(pipe), 0);
2c07245f 2900
0fc932b8 2901 ironlake_fdi_disable(crtc);
2c07245f 2902
47a05eca
JB
2903 /* This is a horrible layering violation; we should be doing this in
2904 * the connector/encoder ->prepare instead, but we don't always have
2905 * enough information there about the config to know whether it will
2906 * actually be necessary or just cause undesired flicker.
2907 */
2908 intel_disable_pch_ports(dev_priv, pipe);
249c0e64 2909
040484af 2910 intel_disable_transcoder(dev_priv, pipe);
913d8d11 2911
6be4a607
JB
2912 if (HAS_PCH_CPT(dev)) {
2913 /* disable TRANS_DP_CTL */
5eddb70b
CW
2914 reg = TRANS_DP_CTL(pipe);
2915 temp = I915_READ(reg);
2916 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
cb3543c6 2917 temp |= TRANS_DP_PORT_SEL_NONE;
5eddb70b 2918 I915_WRITE(reg, temp);
6be4a607
JB
2919
2920 /* disable DPLL_SEL */
2921 temp = I915_READ(PCH_DPLL_SEL);
9db4a9c7
JB
2922 switch (pipe) {
2923 case 0:
2924 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2925 break;
2926 case 1:
6be4a607 2927 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
9db4a9c7
JB
2928 break;
2929 case 2:
2930 /* FIXME: manage transcoder PLLs? */
2931 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2932 break;
2933 default:
2934 BUG(); /* wtf */
2935 }
6be4a607 2936 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2937 }
e3421a18 2938
6be4a607 2939 /* disable PCH DPLL */
92f2584a 2940 intel_disable_pch_pll(dev_priv, pipe);
8db9d77b 2941
6be4a607 2942 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2943 reg = FDI_RX_CTL(pipe);
2944 temp = I915_READ(reg);
2945 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2946
6be4a607 2947 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2948 reg = FDI_TX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2951
2952 POSTING_READ(reg);
6be4a607 2953 udelay(100);
8db9d77b 2954
5eddb70b
CW
2955 reg = FDI_RX_CTL(pipe);
2956 temp = I915_READ(reg);
2957 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2958
6be4a607 2959 /* Wait for the clocks to turn off. */
5eddb70b 2960 POSTING_READ(reg);
6be4a607 2961 udelay(100);
6b383a7f 2962
f7abfe8b 2963 intel_crtc->active = false;
6b383a7f
CW
2964 intel_update_watermarks(dev);
2965 intel_update_fbc(dev);
2966 intel_clear_scanline_wait(dev);
6be4a607 2967}
1b3c7a47 2968
6be4a607
JB
2969static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2970{
2971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2972 int pipe = intel_crtc->pipe;
2973 int plane = intel_crtc->plane;
8db9d77b 2974
6be4a607
JB
2975 /* XXX: When our outputs are all unaware of DPMS modes other than off
2976 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2977 */
2978 switch (mode) {
2979 case DRM_MODE_DPMS_ON:
2980 case DRM_MODE_DPMS_STANDBY:
2981 case DRM_MODE_DPMS_SUSPEND:
2982 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2983 ironlake_crtc_enable(crtc);
2984 break;
1b3c7a47 2985
6be4a607
JB
2986 case DRM_MODE_DPMS_OFF:
2987 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2988 ironlake_crtc_disable(crtc);
2c07245f
ZW
2989 break;
2990 }
2991}
2992
02e792fb
DV
2993static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2994{
02e792fb 2995 if (!enable && intel_crtc->overlay) {
23f09ce3 2996 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2997
23f09ce3
CW
2998 mutex_lock(&dev->struct_mutex);
2999 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
3000 mutex_unlock(&dev->struct_mutex);
02e792fb 3001 }
02e792fb 3002
5dcdbcb0
CW
3003 /* Let userspace switch the overlay on again. In most cases userspace
3004 * has to recompute where to put it anyway.
3005 */
02e792fb
DV
3006}
3007
0b8765c6 3008static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
3009{
3010 struct drm_device *dev = crtc->dev;
79e53945
JB
3011 struct drm_i915_private *dev_priv = dev->dev_private;
3012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3013 int pipe = intel_crtc->pipe;
80824003 3014 int plane = intel_crtc->plane;
79e53945 3015
f7abfe8b
CW
3016 if (intel_crtc->active)
3017 return;
3018
3019 intel_crtc->active = true;
6b383a7f
CW
3020 intel_update_watermarks(dev);
3021
63d7bbe9 3022 intel_enable_pll(dev_priv, pipe);
040484af 3023 intel_enable_pipe(dev_priv, pipe, false);
b24e7179 3024 intel_enable_plane(dev_priv, plane, pipe);
79e53945 3025
0b8765c6 3026 intel_crtc_load_lut(crtc);
bed4a673 3027 intel_update_fbc(dev);
79e53945 3028
0b8765c6
JB
3029 /* Give the overlay scaler a chance to enable if it's on this pipe */
3030 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 3031 intel_crtc_update_cursor(crtc, true);
0b8765c6 3032}
79e53945 3033
0b8765c6
JB
3034static void i9xx_crtc_disable(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
3040 int plane = intel_crtc->plane;
b690e96c 3041
f7abfe8b
CW
3042 if (!intel_crtc->active)
3043 return;
3044
0b8765c6 3045 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
3046 intel_crtc_wait_for_pending_flips(crtc);
3047 drm_vblank_off(dev, pipe);
0b8765c6 3048 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 3049 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
3050
3051 if (dev_priv->cfb_plane == plane &&
3052 dev_priv->display.disable_fbc)
3053 dev_priv->display.disable_fbc(dev);
79e53945 3054
b24e7179 3055 intel_disable_plane(dev_priv, plane, pipe);
b24e7179 3056 intel_disable_pipe(dev_priv, pipe);
63d7bbe9 3057 intel_disable_pll(dev_priv, pipe);
0b8765c6 3058
f7abfe8b 3059 intel_crtc->active = false;
6b383a7f
CW
3060 intel_update_fbc(dev);
3061 intel_update_watermarks(dev);
3062 intel_clear_scanline_wait(dev);
0b8765c6
JB
3063}
3064
3065static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3066{
3067 /* XXX: When our outputs are all unaware of DPMS modes other than off
3068 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3069 */
3070 switch (mode) {
3071 case DRM_MODE_DPMS_ON:
3072 case DRM_MODE_DPMS_STANDBY:
3073 case DRM_MODE_DPMS_SUSPEND:
3074 i9xx_crtc_enable(crtc);
3075 break;
3076 case DRM_MODE_DPMS_OFF:
3077 i9xx_crtc_disable(crtc);
79e53945
JB
3078 break;
3079 }
2c07245f
ZW
3080}
3081
3082/**
3083 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
3084 */
3085static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3086{
3087 struct drm_device *dev = crtc->dev;
e70236a8 3088 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
3089 struct drm_i915_master_private *master_priv;
3090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3091 int pipe = intel_crtc->pipe;
3092 bool enabled;
3093
032d2a0d
CW
3094 if (intel_crtc->dpms_mode == mode)
3095 return;
3096
65655d4a 3097 intel_crtc->dpms_mode = mode;
debcaddc 3098
e70236a8 3099 dev_priv->display.dpms(crtc, mode);
79e53945
JB
3100
3101 if (!dev->primary->master)
3102 return;
3103
3104 master_priv = dev->primary->master->driver_priv;
3105 if (!master_priv->sarea_priv)
3106 return;
3107
3108 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3109
3110 switch (pipe) {
3111 case 0:
3112 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3113 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3114 break;
3115 case 1:
3116 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3117 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3118 break;
3119 default:
9db4a9c7 3120 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
3121 break;
3122 }
79e53945
JB
3123}
3124
cdd59983
CW
3125static void intel_crtc_disable(struct drm_crtc *crtc)
3126{
3127 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3128 struct drm_device *dev = crtc->dev;
3129
3130 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3131
3132 if (crtc->fb) {
3133 mutex_lock(&dev->struct_mutex);
3134 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3135 mutex_unlock(&dev->struct_mutex);
3136 }
3137}
3138
7e7d76c3
JB
3139/* Prepare for a mode set.
3140 *
3141 * Note we could be a lot smarter here. We need to figure out which outputs
3142 * will be enabled, which disabled (in short, how the config will changes)
3143 * and perform the minimum necessary steps to accomplish that, e.g. updating
3144 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3145 * panel fitting is in the proper state, etc.
3146 */
3147static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 3148{
7e7d76c3 3149 i9xx_crtc_disable(crtc);
79e53945
JB
3150}
3151
7e7d76c3 3152static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 3153{
7e7d76c3 3154 i9xx_crtc_enable(crtc);
7e7d76c3
JB
3155}
3156
3157static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3158{
7e7d76c3 3159 ironlake_crtc_disable(crtc);
7e7d76c3
JB
3160}
3161
3162static void ironlake_crtc_commit(struct drm_crtc *crtc)
3163{
7e7d76c3 3164 ironlake_crtc_enable(crtc);
79e53945
JB
3165}
3166
3167void intel_encoder_prepare (struct drm_encoder *encoder)
3168{
3169 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3170 /* lvds has its own version of prepare see intel_lvds_prepare */
3171 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3172}
3173
3174void intel_encoder_commit (struct drm_encoder *encoder)
3175{
3176 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3177 /* lvds has its own version of commit see intel_lvds_commit */
3178 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3179}
3180
ea5b213a
CW
3181void intel_encoder_destroy(struct drm_encoder *encoder)
3182{
4ef69c7a 3183 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 3184
ea5b213a
CW
3185 drm_encoder_cleanup(encoder);
3186 kfree(intel_encoder);
3187}
3188
79e53945
JB
3189static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3190 struct drm_display_mode *mode,
3191 struct drm_display_mode *adjusted_mode)
3192{
2c07245f 3193 struct drm_device *dev = crtc->dev;
89749350 3194
bad720ff 3195 if (HAS_PCH_SPLIT(dev)) {
2c07245f 3196 /* FDI link clock is fixed at 2.7G */
2377b741
JB
3197 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3198 return false;
2c07245f 3199 }
89749350
CW
3200
3201 /* XXX some encoders set the crtcinfo, others don't.
3202 * Obviously we need some form of conflict resolution here...
3203 */
3204 if (adjusted_mode->crtc_htotal == 0)
3205 drm_mode_set_crtcinfo(adjusted_mode, 0);
3206
79e53945
JB
3207 return true;
3208}
3209
e70236a8
JB
3210static int i945_get_display_clock_speed(struct drm_device *dev)
3211{
3212 return 400000;
3213}
79e53945 3214
e70236a8 3215static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 3216{
e70236a8
JB
3217 return 333000;
3218}
79e53945 3219
e70236a8
JB
3220static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3221{
3222 return 200000;
3223}
79e53945 3224
e70236a8
JB
3225static int i915gm_get_display_clock_speed(struct drm_device *dev)
3226{
3227 u16 gcfgc = 0;
79e53945 3228
e70236a8
JB
3229 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3230
3231 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
3232 return 133000;
3233 else {
3234 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3235 case GC_DISPLAY_CLOCK_333_MHZ:
3236 return 333000;
3237 default:
3238 case GC_DISPLAY_CLOCK_190_200_MHZ:
3239 return 190000;
79e53945 3240 }
e70236a8
JB
3241 }
3242}
3243
3244static int i865_get_display_clock_speed(struct drm_device *dev)
3245{
3246 return 266000;
3247}
3248
3249static int i855_get_display_clock_speed(struct drm_device *dev)
3250{
3251 u16 hpllcc = 0;
3252 /* Assume that the hardware is in the high speed state. This
3253 * should be the default.
3254 */
3255 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3256 case GC_CLOCK_133_200:
3257 case GC_CLOCK_100_200:
3258 return 200000;
3259 case GC_CLOCK_166_250:
3260 return 250000;
3261 case GC_CLOCK_100_133:
79e53945 3262 return 133000;
e70236a8 3263 }
79e53945 3264
e70236a8
JB
3265 /* Shouldn't happen */
3266 return 0;
3267}
79e53945 3268
e70236a8
JB
3269static int i830_get_display_clock_speed(struct drm_device *dev)
3270{
3271 return 133000;
79e53945
JB
3272}
3273
2c07245f
ZW
3274struct fdi_m_n {
3275 u32 tu;
3276 u32 gmch_m;
3277 u32 gmch_n;
3278 u32 link_m;
3279 u32 link_n;
3280};
3281
3282static void
3283fdi_reduce_ratio(u32 *num, u32 *den)
3284{
3285 while (*num > 0xffffff || *den > 0xffffff) {
3286 *num >>= 1;
3287 *den >>= 1;
3288 }
3289}
3290
2c07245f 3291static void
f2b115e6
AJ
3292ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3293 int link_clock, struct fdi_m_n *m_n)
2c07245f 3294{
2c07245f
ZW
3295 m_n->tu = 64; /* default size */
3296
22ed1113
CW
3297 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3298 m_n->gmch_m = bits_per_pixel * pixel_clock;
3299 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
3300 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3301
22ed1113
CW
3302 m_n->link_m = pixel_clock;
3303 m_n->link_n = link_clock;
2c07245f
ZW
3304 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3305}
3306
3307
7662c8bd
SL
3308struct intel_watermark_params {
3309 unsigned long fifo_size;
3310 unsigned long max_wm;
3311 unsigned long default_wm;
3312 unsigned long guard_size;
3313 unsigned long cacheline_size;
3314};
3315
f2b115e6 3316/* Pineview has different values for various configs */
d210246a 3317static const struct intel_watermark_params pineview_display_wm = {
f2b115e6
AJ
3318 PINEVIEW_DISPLAY_FIFO,
3319 PINEVIEW_MAX_WM,
3320 PINEVIEW_DFT_WM,
3321 PINEVIEW_GUARD_WM,
3322 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3323};
d210246a 3324static const struct intel_watermark_params pineview_display_hplloff_wm = {
f2b115e6
AJ
3325 PINEVIEW_DISPLAY_FIFO,
3326 PINEVIEW_MAX_WM,
3327 PINEVIEW_DFT_HPLLOFF_WM,
3328 PINEVIEW_GUARD_WM,
3329 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3330};
d210246a 3331static const struct intel_watermark_params pineview_cursor_wm = {
f2b115e6
AJ
3332 PINEVIEW_CURSOR_FIFO,
3333 PINEVIEW_CURSOR_MAX_WM,
3334 PINEVIEW_CURSOR_DFT_WM,
3335 PINEVIEW_CURSOR_GUARD_WM,
3336 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 3337};
d210246a 3338static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
f2b115e6
AJ
3339 PINEVIEW_CURSOR_FIFO,
3340 PINEVIEW_CURSOR_MAX_WM,
3341 PINEVIEW_CURSOR_DFT_WM,
3342 PINEVIEW_CURSOR_GUARD_WM,
3343 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3344};
d210246a 3345static const struct intel_watermark_params g4x_wm_info = {
0e442c60
JB
3346 G4X_FIFO_SIZE,
3347 G4X_MAX_WM,
3348 G4X_MAX_WM,
3349 2,
3350 G4X_FIFO_LINE_SIZE,
3351};
d210246a 3352static const struct intel_watermark_params g4x_cursor_wm_info = {
4fe5e611
ZY
3353 I965_CURSOR_FIFO,
3354 I965_CURSOR_MAX_WM,
3355 I965_CURSOR_DFT_WM,
3356 2,
3357 G4X_FIFO_LINE_SIZE,
3358};
d210246a 3359static const struct intel_watermark_params i965_cursor_wm_info = {
4fe5e611
ZY
3360 I965_CURSOR_FIFO,
3361 I965_CURSOR_MAX_WM,
3362 I965_CURSOR_DFT_WM,
3363 2,
3364 I915_FIFO_LINE_SIZE,
3365};
d210246a 3366static const struct intel_watermark_params i945_wm_info = {
dff33cfc 3367 I945_FIFO_SIZE,
7662c8bd
SL
3368 I915_MAX_WM,
3369 1,
dff33cfc
JB
3370 2,
3371 I915_FIFO_LINE_SIZE
7662c8bd 3372};
d210246a 3373static const struct intel_watermark_params i915_wm_info = {
dff33cfc 3374 I915_FIFO_SIZE,
7662c8bd
SL
3375 I915_MAX_WM,
3376 1,
dff33cfc 3377 2,
7662c8bd
SL
3378 I915_FIFO_LINE_SIZE
3379};
d210246a 3380static const struct intel_watermark_params i855_wm_info = {
7662c8bd
SL
3381 I855GM_FIFO_SIZE,
3382 I915_MAX_WM,
3383 1,
dff33cfc 3384 2,
7662c8bd
SL
3385 I830_FIFO_LINE_SIZE
3386};
d210246a 3387static const struct intel_watermark_params i830_wm_info = {
7662c8bd
SL
3388 I830_FIFO_SIZE,
3389 I915_MAX_WM,
3390 1,
dff33cfc 3391 2,
7662c8bd
SL
3392 I830_FIFO_LINE_SIZE
3393};
3394
d210246a 3395static const struct intel_watermark_params ironlake_display_wm_info = {
7f8a8569
ZW
3396 ILK_DISPLAY_FIFO,
3397 ILK_DISPLAY_MAXWM,
3398 ILK_DISPLAY_DFTWM,
3399 2,
3400 ILK_FIFO_LINE_SIZE
3401};
d210246a 3402static const struct intel_watermark_params ironlake_cursor_wm_info = {
c936f44d
ZY
3403 ILK_CURSOR_FIFO,
3404 ILK_CURSOR_MAXWM,
3405 ILK_CURSOR_DFTWM,
3406 2,
3407 ILK_FIFO_LINE_SIZE
3408};
d210246a 3409static const struct intel_watermark_params ironlake_display_srwm_info = {
7f8a8569
ZW
3410 ILK_DISPLAY_SR_FIFO,
3411 ILK_DISPLAY_MAX_SRWM,
3412 ILK_DISPLAY_DFT_SRWM,
3413 2,
3414 ILK_FIFO_LINE_SIZE
3415};
d210246a 3416static const struct intel_watermark_params ironlake_cursor_srwm_info = {
7f8a8569
ZW
3417 ILK_CURSOR_SR_FIFO,
3418 ILK_CURSOR_MAX_SRWM,
3419 ILK_CURSOR_DFT_SRWM,
3420 2,
3421 ILK_FIFO_LINE_SIZE
3422};
3423
d210246a 3424static const struct intel_watermark_params sandybridge_display_wm_info = {
1398261a
YL
3425 SNB_DISPLAY_FIFO,
3426 SNB_DISPLAY_MAXWM,
3427 SNB_DISPLAY_DFTWM,
3428 2,
3429 SNB_FIFO_LINE_SIZE
3430};
d210246a 3431static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1398261a
YL
3432 SNB_CURSOR_FIFO,
3433 SNB_CURSOR_MAXWM,
3434 SNB_CURSOR_DFTWM,
3435 2,
3436 SNB_FIFO_LINE_SIZE
3437};
d210246a 3438static const struct intel_watermark_params sandybridge_display_srwm_info = {
1398261a
YL
3439 SNB_DISPLAY_SR_FIFO,
3440 SNB_DISPLAY_MAX_SRWM,
3441 SNB_DISPLAY_DFT_SRWM,
3442 2,
3443 SNB_FIFO_LINE_SIZE
3444};
d210246a 3445static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1398261a
YL
3446 SNB_CURSOR_SR_FIFO,
3447 SNB_CURSOR_MAX_SRWM,
3448 SNB_CURSOR_DFT_SRWM,
3449 2,
3450 SNB_FIFO_LINE_SIZE
3451};
3452
3453
dff33cfc
JB
3454/**
3455 * intel_calculate_wm - calculate watermark level
3456 * @clock_in_khz: pixel clock
3457 * @wm: chip FIFO params
3458 * @pixel_size: display pixel size
3459 * @latency_ns: memory latency for the platform
3460 *
3461 * Calculate the watermark level (the level at which the display plane will
3462 * start fetching from memory again). Each chip has a different display
3463 * FIFO size and allocation, so the caller needs to figure that out and pass
3464 * in the correct intel_watermark_params structure.
3465 *
3466 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3467 * on the pixel size. When it reaches the watermark level, it'll start
3468 * fetching FIFO line sized based chunks from memory until the FIFO fills
3469 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3470 * will occur, and a display engine hang could result.
3471 */
7662c8bd 3472static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
d210246a
CW
3473 const struct intel_watermark_params *wm,
3474 int fifo_size,
7662c8bd
SL
3475 int pixel_size,
3476 unsigned long latency_ns)
3477{
390c4dd4 3478 long entries_required, wm_size;
dff33cfc 3479
d660467c
JB
3480 /*
3481 * Note: we need to make sure we don't overflow for various clock &
3482 * latency values.
3483 * clocks go from a few thousand to several hundred thousand.
3484 * latency is usually a few thousand
3485 */
3486 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3487 1000;
8de9b311 3488 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 3489
28c97730 3490 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc 3491
d210246a 3492 wm_size = fifo_size - (entries_required + wm->guard_size);
dff33cfc 3493
28c97730 3494 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 3495
390c4dd4
JB
3496 /* Don't promote wm_size to unsigned... */
3497 if (wm_size > (long)wm->max_wm)
7662c8bd 3498 wm_size = wm->max_wm;
c3add4b6 3499 if (wm_size <= 0)
7662c8bd
SL
3500 wm_size = wm->default_wm;
3501 return wm_size;
3502}
3503
3504struct cxsr_latency {
3505 int is_desktop;
95534263 3506 int is_ddr3;
7662c8bd
SL
3507 unsigned long fsb_freq;
3508 unsigned long mem_freq;
3509 unsigned long display_sr;
3510 unsigned long display_hpll_disable;
3511 unsigned long cursor_sr;
3512 unsigned long cursor_hpll_disable;
3513};
3514
403c89ff 3515static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
3516 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3517 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3518 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3519 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3520 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
3521
3522 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3523 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3524 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3525 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3526 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
3527
3528 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3529 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3530 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3531 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3532 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
3533
3534 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3535 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3536 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3537 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3538 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
3539
3540 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3541 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3542 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3543 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3544 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
3545
3546 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3547 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3548 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3549 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3550 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
3551};
3552
403c89ff
CW
3553static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3554 int is_ddr3,
3555 int fsb,
3556 int mem)
7662c8bd 3557{
403c89ff 3558 const struct cxsr_latency *latency;
7662c8bd 3559 int i;
7662c8bd
SL
3560
3561 if (fsb == 0 || mem == 0)
3562 return NULL;
3563
3564 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3565 latency = &cxsr_latency_table[i];
3566 if (is_desktop == latency->is_desktop &&
95534263 3567 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3568 fsb == latency->fsb_freq && mem == latency->mem_freq)
3569 return latency;
7662c8bd 3570 }
decbbcda 3571
28c97730 3572 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3573
3574 return NULL;
7662c8bd
SL
3575}
3576
f2b115e6 3577static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3578{
3579 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3580
3581 /* deactivate cxsr */
3e33d94d 3582 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3583}
3584
bcc24fb4
JB
3585/*
3586 * Latency for FIFO fetches is dependent on several factors:
3587 * - memory configuration (speed, channels)
3588 * - chipset
3589 * - current MCH state
3590 * It can be fairly high in some situations, so here we assume a fairly
3591 * pessimal value. It's a tradeoff between extra memory fetches (if we
3592 * set this value too high, the FIFO will fetch frequently to stay full)
3593 * and power consumption (set it too low to save power and we might see
3594 * FIFO underruns and display "flicker").
3595 *
3596 * A value of 5us seems to be a good balance; safe for very low end
3597 * platforms but not overly aggressive on lower latency configs.
3598 */
69e302a9 3599static const int latency_ns = 5000;
7662c8bd 3600
e70236a8 3601static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3602{
3603 struct drm_i915_private *dev_priv = dev->dev_private;
3604 uint32_t dsparb = I915_READ(DSPARB);
3605 int size;
3606
8de9b311
CW
3607 size = dsparb & 0x7f;
3608 if (plane)
3609 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3610
28c97730 3611 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3612 plane ? "B" : "A", size);
dff33cfc
JB
3613
3614 return size;
3615}
7662c8bd 3616
e70236a8
JB
3617static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3618{
3619 struct drm_i915_private *dev_priv = dev->dev_private;
3620 uint32_t dsparb = I915_READ(DSPARB);
3621 int size;
3622
8de9b311
CW
3623 size = dsparb & 0x1ff;
3624 if (plane)
3625 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3626 size >>= 1; /* Convert to cachelines */
dff33cfc 3627
28c97730 3628 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3629 plane ? "B" : "A", size);
dff33cfc
JB
3630
3631 return size;
3632}
7662c8bd 3633
e70236a8
JB
3634static int i845_get_fifo_size(struct drm_device *dev, int plane)
3635{
3636 struct drm_i915_private *dev_priv = dev->dev_private;
3637 uint32_t dsparb = I915_READ(DSPARB);
3638 int size;
3639
3640 size = dsparb & 0x7f;
3641 size >>= 2; /* Convert to cachelines */
3642
28c97730 3643 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3644 plane ? "B" : "A",
3645 size);
e70236a8
JB
3646
3647 return size;
3648}
3649
3650static int i830_get_fifo_size(struct drm_device *dev, int plane)
3651{
3652 struct drm_i915_private *dev_priv = dev->dev_private;
3653 uint32_t dsparb = I915_READ(DSPARB);
3654 int size;
3655
3656 size = dsparb & 0x7f;
3657 size >>= 1; /* Convert to cachelines */
3658
28c97730 3659 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3660 plane ? "B" : "A", size);
e70236a8
JB
3661
3662 return size;
3663}
3664
d210246a
CW
3665static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3666{
3667 struct drm_crtc *crtc, *enabled = NULL;
3668
3669 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3670 if (crtc->enabled && crtc->fb) {
3671 if (enabled)
3672 return NULL;
3673 enabled = crtc;
3674 }
3675 }
3676
3677 return enabled;
3678}
3679
3680static void pineview_update_wm(struct drm_device *dev)
d4294342
ZY
3681{
3682 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 3683 struct drm_crtc *crtc;
403c89ff 3684 const struct cxsr_latency *latency;
d4294342
ZY
3685 u32 reg;
3686 unsigned long wm;
d4294342 3687
403c89ff 3688 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3689 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3690 if (!latency) {
3691 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3692 pineview_disable_cxsr(dev);
3693 return;
3694 }
3695
d210246a
CW
3696 crtc = single_enabled_crtc(dev);
3697 if (crtc) {
3698 int clock = crtc->mode.clock;
3699 int pixel_size = crtc->fb->bits_per_pixel / 8;
d4294342
ZY
3700
3701 /* Display SR */
d210246a
CW
3702 wm = intel_calculate_wm(clock, &pineview_display_wm,
3703 pineview_display_wm.fifo_size,
d4294342
ZY
3704 pixel_size, latency->display_sr);
3705 reg = I915_READ(DSPFW1);
3706 reg &= ~DSPFW_SR_MASK;
3707 reg |= wm << DSPFW_SR_SHIFT;
3708 I915_WRITE(DSPFW1, reg);
3709 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3710
3711 /* cursor SR */
d210246a
CW
3712 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3713 pineview_display_wm.fifo_size,
d4294342
ZY
3714 pixel_size, latency->cursor_sr);
3715 reg = I915_READ(DSPFW3);
3716 reg &= ~DSPFW_CURSOR_SR_MASK;
3717 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3718 I915_WRITE(DSPFW3, reg);
3719
3720 /* Display HPLL off SR */
d210246a
CW
3721 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3722 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3723 pixel_size, latency->display_hpll_disable);
3724 reg = I915_READ(DSPFW3);
3725 reg &= ~DSPFW_HPLL_SR_MASK;
3726 reg |= wm & DSPFW_HPLL_SR_MASK;
3727 I915_WRITE(DSPFW3, reg);
3728
3729 /* cursor HPLL off SR */
d210246a
CW
3730 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3731 pineview_display_hplloff_wm.fifo_size,
d4294342
ZY
3732 pixel_size, latency->cursor_hpll_disable);
3733 reg = I915_READ(DSPFW3);
3734 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3735 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3736 I915_WRITE(DSPFW3, reg);
3737 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3738
3739 /* activate cxsr */
3e33d94d
CW
3740 I915_WRITE(DSPFW3,
3741 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3742 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3743 } else {
3744 pineview_disable_cxsr(dev);
3745 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3746 }
3747}
3748
417ae147
CW
3749static bool g4x_compute_wm0(struct drm_device *dev,
3750 int plane,
3751 const struct intel_watermark_params *display,
3752 int display_latency_ns,
3753 const struct intel_watermark_params *cursor,
3754 int cursor_latency_ns,
3755 int *plane_wm,
3756 int *cursor_wm)
3757{
3758 struct drm_crtc *crtc;
3759 int htotal, hdisplay, clock, pixel_size;
3760 int line_time_us, line_count;
3761 int entries, tlb_miss;
3762
3763 crtc = intel_get_crtc_for_plane(dev, plane);
3764 if (crtc->fb == NULL || !crtc->enabled)
3765 return false;
3766
3767 htotal = crtc->mode.htotal;
3768 hdisplay = crtc->mode.hdisplay;
3769 clock = crtc->mode.clock;
3770 pixel_size = crtc->fb->bits_per_pixel / 8;
3771
3772 /* Use the small buffer method to calculate plane watermark */
3773 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3774 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3775 if (tlb_miss > 0)
3776 entries += tlb_miss;
3777 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3778 *plane_wm = entries + display->guard_size;
3779 if (*plane_wm > (int)display->max_wm)
3780 *plane_wm = display->max_wm;
3781
3782 /* Use the large buffer method to calculate cursor watermark */
3783 line_time_us = ((htotal * 1000) / clock);
3784 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3785 entries = line_count * 64 * pixel_size;
3786 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3787 if (tlb_miss > 0)
3788 entries += tlb_miss;
3789 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3790 *cursor_wm = entries + cursor->guard_size;
3791 if (*cursor_wm > (int)cursor->max_wm)
3792 *cursor_wm = (int)cursor->max_wm;
3793
3794 return true;
3795}
3796
3797/*
3798 * Check the wm result.
3799 *
3800 * If any calculated watermark values is larger than the maximum value that
3801 * can be programmed into the associated watermark register, that watermark
3802 * must be disabled.
3803 */
3804static bool g4x_check_srwm(struct drm_device *dev,
3805 int display_wm, int cursor_wm,
3806 const struct intel_watermark_params *display,
3807 const struct intel_watermark_params *cursor)
652c393a 3808{
417ae147
CW
3809 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3810 display_wm, cursor_wm);
652c393a 3811
417ae147
CW
3812 if (display_wm > display->max_wm) {
3813 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3814 display_wm, display->max_wm);
3815 return false;
3816 }
0e442c60 3817
417ae147
CW
3818 if (cursor_wm > cursor->max_wm) {
3819 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3820 cursor_wm, cursor->max_wm);
3821 return false;
3822 }
0e442c60 3823
417ae147
CW
3824 if (!(display_wm || cursor_wm)) {
3825 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3826 return false;
3827 }
0e442c60 3828
417ae147
CW
3829 return true;
3830}
0e442c60 3831
417ae147 3832static bool g4x_compute_srwm(struct drm_device *dev,
d210246a
CW
3833 int plane,
3834 int latency_ns,
417ae147
CW
3835 const struct intel_watermark_params *display,
3836 const struct intel_watermark_params *cursor,
3837 int *display_wm, int *cursor_wm)
3838{
d210246a
CW
3839 struct drm_crtc *crtc;
3840 int hdisplay, htotal, pixel_size, clock;
417ae147
CW
3841 unsigned long line_time_us;
3842 int line_count, line_size;
3843 int small, large;
3844 int entries;
0e442c60 3845
417ae147
CW
3846 if (!latency_ns) {
3847 *display_wm = *cursor_wm = 0;
3848 return false;
3849 }
0e442c60 3850
d210246a
CW
3851 crtc = intel_get_crtc_for_plane(dev, plane);
3852 hdisplay = crtc->mode.hdisplay;
3853 htotal = crtc->mode.htotal;
3854 clock = crtc->mode.clock;
3855 pixel_size = crtc->fb->bits_per_pixel / 8;
3856
417ae147
CW
3857 line_time_us = (htotal * 1000) / clock;
3858 line_count = (latency_ns / line_time_us + 1000) / 1000;
3859 line_size = hdisplay * pixel_size;
0e442c60 3860
417ae147
CW
3861 /* Use the minimum of the small and large buffer method for primary */
3862 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3863 large = line_count * line_size;
0e442c60 3864
417ae147
CW
3865 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3866 *display_wm = entries + display->guard_size;
4fe5e611 3867
417ae147
CW
3868 /* calculate the self-refresh watermark for display cursor */
3869 entries = line_count * pixel_size * 64;
3870 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3871 *cursor_wm = entries + cursor->guard_size;
4fe5e611 3872
417ae147
CW
3873 return g4x_check_srwm(dev,
3874 *display_wm, *cursor_wm,
3875 display, cursor);
3876}
4fe5e611 3877
d210246a
CW
3878static inline bool single_plane_enabled(unsigned int mask)
3879{
3880 return mask && (mask & -mask) == 0;
3881}
3882
3883static void g4x_update_wm(struct drm_device *dev)
417ae147
CW
3884{
3885 static const int sr_latency_ns = 12000;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
d210246a
CW
3888 int plane_sr, cursor_sr;
3889 unsigned int enabled = 0;
417ae147
CW
3890
3891 if (g4x_compute_wm0(dev, 0,
3892 &g4x_wm_info, latency_ns,
3893 &g4x_cursor_wm_info, latency_ns,
3894 &planea_wm, &cursora_wm))
d210246a 3895 enabled |= 1;
417ae147
CW
3896
3897 if (g4x_compute_wm0(dev, 1,
3898 &g4x_wm_info, latency_ns,
3899 &g4x_cursor_wm_info, latency_ns,
3900 &planeb_wm, &cursorb_wm))
d210246a 3901 enabled |= 2;
417ae147
CW
3902
3903 plane_sr = cursor_sr = 0;
d210246a
CW
3904 if (single_plane_enabled(enabled) &&
3905 g4x_compute_srwm(dev, ffs(enabled) - 1,
3906 sr_latency_ns,
417ae147
CW
3907 &g4x_wm_info,
3908 &g4x_cursor_wm_info,
3909 &plane_sr, &cursor_sr))
0e442c60 3910 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
417ae147
CW
3911 else
3912 I915_WRITE(FW_BLC_SELF,
3913 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
0e442c60 3914
308977ac
CW
3915 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3916 planea_wm, cursora_wm,
3917 planeb_wm, cursorb_wm,
3918 plane_sr, cursor_sr);
0e442c60 3919
417ae147
CW
3920 I915_WRITE(DSPFW1,
3921 (plane_sr << DSPFW_SR_SHIFT) |
0e442c60 3922 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
417ae147
CW
3923 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3924 planea_wm);
3925 I915_WRITE(DSPFW2,
3926 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
0e442c60
JB
3927 (cursora_wm << DSPFW_CURSORA_SHIFT));
3928 /* HPLL off in SR has some issues on G4x... disable it */
417ae147
CW
3929 I915_WRITE(DSPFW3,
3930 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
0e442c60 3931 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3932}
3933
d210246a 3934static void i965_update_wm(struct drm_device *dev)
7662c8bd
SL
3935{
3936 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
3937 struct drm_crtc *crtc;
3938 int srwm = 1;
4fe5e611 3939 int cursor_sr = 16;
1dc7546d
JB
3940
3941 /* Calc sr entries for one plane configs */
d210246a
CW
3942 crtc = single_enabled_crtc(dev);
3943 if (crtc) {
1dc7546d 3944 /* self-refresh has much higher latency */
69e302a9 3945 static const int sr_latency_ns = 12000;
d210246a
CW
3946 int clock = crtc->mode.clock;
3947 int htotal = crtc->mode.htotal;
3948 int hdisplay = crtc->mode.hdisplay;
3949 int pixel_size = crtc->fb->bits_per_pixel / 8;
3950 unsigned long line_time_us;
3951 int entries;
1dc7546d 3952
d210246a 3953 line_time_us = ((htotal * 1000) / clock);
1dc7546d
JB
3954
3955 /* Use ns/us then divide to preserve precision */
d210246a
CW
3956 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3957 pixel_size * hdisplay;
3958 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
d210246a 3959 srwm = I965_FIFO_SIZE - entries;
1dc7546d
JB
3960 if (srwm < 0)
3961 srwm = 1;
1b07e04e 3962 srwm &= 0x1ff;
308977ac
CW
3963 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3964 entries, srwm);
4fe5e611 3965
d210246a 3966 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3967 pixel_size * 64;
d210246a 3968 entries = DIV_ROUND_UP(entries,
8de9b311 3969 i965_cursor_wm_info.cacheline_size);
4fe5e611 3970 cursor_sr = i965_cursor_wm_info.fifo_size -
d210246a 3971 (entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3972
3973 if (cursor_sr > i965_cursor_wm_info.max_wm)
3974 cursor_sr = i965_cursor_wm_info.max_wm;
3975
3976 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3977 "cursor %d\n", srwm, cursor_sr);
3978
a6c45cf0 3979 if (IS_CRESTLINE(dev))
adcdbc66 3980 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3981 } else {
3982 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3983 if (IS_CRESTLINE(dev))
adcdbc66
JB
3984 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3985 & ~FW_BLC_SELF_EN);
1dc7546d 3986 }
7662c8bd 3987
1dc7546d
JB
3988 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3989 srwm);
7662c8bd
SL
3990
3991 /* 965 has limitations... */
417ae147
CW
3992 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3993 (8 << 16) | (8 << 8) | (8 << 0));
7662c8bd 3994 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3995 /* update cursor SR watermark */
3996 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3997}
3998
d210246a 3999static void i9xx_update_wm(struct drm_device *dev)
7662c8bd
SL
4000{
4001 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a 4002 const struct intel_watermark_params *wm_info;
dff33cfc
JB
4003 uint32_t fwater_lo;
4004 uint32_t fwater_hi;
d210246a
CW
4005 int cwm, srwm = 1;
4006 int fifo_size;
dff33cfc 4007 int planea_wm, planeb_wm;
d210246a 4008 struct drm_crtc *crtc, *enabled = NULL;
7662c8bd 4009
72557b4f 4010 if (IS_I945GM(dev))
d210246a 4011 wm_info = &i945_wm_info;
a6c45cf0 4012 else if (!IS_GEN2(dev))
d210246a 4013 wm_info = &i915_wm_info;
7662c8bd 4014 else
d210246a
CW
4015 wm_info = &i855_wm_info;
4016
4017 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4018 crtc = intel_get_crtc_for_plane(dev, 0);
4019 if (crtc->enabled && crtc->fb) {
4020 planea_wm = intel_calculate_wm(crtc->mode.clock,
4021 wm_info, fifo_size,
4022 crtc->fb->bits_per_pixel / 8,
4023 latency_ns);
4024 enabled = crtc;
4025 } else
4026 planea_wm = fifo_size - wm_info->guard_size;
4027
4028 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4029 crtc = intel_get_crtc_for_plane(dev, 1);
4030 if (crtc->enabled && crtc->fb) {
4031 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4032 wm_info, fifo_size,
4033 crtc->fb->bits_per_pixel / 8,
4034 latency_ns);
4035 if (enabled == NULL)
4036 enabled = crtc;
4037 else
4038 enabled = NULL;
4039 } else
4040 planeb_wm = fifo_size - wm_info->guard_size;
7662c8bd 4041
28c97730 4042 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
4043
4044 /*
4045 * Overlay gets an aggressive default since video jitter is bad.
4046 */
4047 cwm = 2;
4048
18b2190c
AL
4049 /* Play safe and disable self-refresh before adjusting watermarks. */
4050 if (IS_I945G(dev) || IS_I945GM(dev))
4051 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4052 else if (IS_I915GM(dev))
4053 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4054
dff33cfc 4055 /* Calc sr entries for one plane configs */
d210246a 4056 if (HAS_FW_BLC(dev) && enabled) {
dff33cfc 4057 /* self-refresh has much higher latency */
69e302a9 4058 static const int sr_latency_ns = 6000;
d210246a
CW
4059 int clock = enabled->mode.clock;
4060 int htotal = enabled->mode.htotal;
4061 int hdisplay = enabled->mode.hdisplay;
4062 int pixel_size = enabled->fb->bits_per_pixel / 8;
4063 unsigned long line_time_us;
4064 int entries;
dff33cfc 4065
d210246a 4066 line_time_us = (htotal * 1000) / clock;
dff33cfc
JB
4067
4068 /* Use ns/us then divide to preserve precision */
d210246a
CW
4069 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4070 pixel_size * hdisplay;
4071 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4072 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4073 srwm = wm_info->fifo_size - entries;
dff33cfc
JB
4074 if (srwm < 0)
4075 srwm = 1;
ee980b80
LP
4076
4077 if (IS_I945G(dev) || IS_I945GM(dev))
18b2190c
AL
4078 I915_WRITE(FW_BLC_SELF,
4079 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4080 else if (IS_I915GM(dev))
ee980b80 4081 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
7662c8bd
SL
4082 }
4083
28c97730 4084 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 4085 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 4086
dff33cfc
JB
4087 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4088 fwater_hi = (cwm & 0x1f);
4089
4090 /* Set request length to 8 cachelines per fetch */
4091 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4092 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
4093
4094 I915_WRITE(FW_BLC, fwater_lo);
4095 I915_WRITE(FW_BLC2, fwater_hi);
18b2190c 4096
d210246a
CW
4097 if (HAS_FW_BLC(dev)) {
4098 if (enabled) {
4099 if (IS_I945G(dev) || IS_I945GM(dev))
4100 I915_WRITE(FW_BLC_SELF,
4101 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4102 else if (IS_I915GM(dev))
4103 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4104 DRM_DEBUG_KMS("memory self refresh enabled\n");
4105 } else
4106 DRM_DEBUG_KMS("memory self refresh disabled\n");
4107 }
7662c8bd
SL
4108}
4109
d210246a 4110static void i830_update_wm(struct drm_device *dev)
7662c8bd
SL
4111{
4112 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4113 struct drm_crtc *crtc;
4114 uint32_t fwater_lo;
dff33cfc 4115 int planea_wm;
7662c8bd 4116
d210246a
CW
4117 crtc = single_enabled_crtc(dev);
4118 if (crtc == NULL)
4119 return;
7662c8bd 4120
d210246a
CW
4121 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4122 dev_priv->display.get_fifo_size(dev, 0),
4123 crtc->fb->bits_per_pixel / 8,
4124 latency_ns);
4125 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
f3601326
JB
4126 fwater_lo |= (3<<8) | planea_wm;
4127
28c97730 4128 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
4129
4130 I915_WRITE(FW_BLC, fwater_lo);
4131}
4132
7f8a8569 4133#define ILK_LP0_PLANE_LATENCY 700
c936f44d 4134#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 4135
4ed765f9
CW
4136static bool ironlake_compute_wm0(struct drm_device *dev,
4137 int pipe,
1398261a 4138 const struct intel_watermark_params *display,
a0fa62d3 4139 int display_latency_ns,
1398261a 4140 const struct intel_watermark_params *cursor,
a0fa62d3 4141 int cursor_latency_ns,
4ed765f9
CW
4142 int *plane_wm,
4143 int *cursor_wm)
7f8a8569 4144{
c936f44d 4145 struct drm_crtc *crtc;
db66e37d
CW
4146 int htotal, hdisplay, clock, pixel_size;
4147 int line_time_us, line_count;
4148 int entries, tlb_miss;
c936f44d 4149
4ed765f9
CW
4150 crtc = intel_get_crtc_for_pipe(dev, pipe);
4151 if (crtc->fb == NULL || !crtc->enabled)
4152 return false;
7f8a8569 4153
4ed765f9
CW
4154 htotal = crtc->mode.htotal;
4155 hdisplay = crtc->mode.hdisplay;
4156 clock = crtc->mode.clock;
4157 pixel_size = crtc->fb->bits_per_pixel / 8;
4158
4159 /* Use the small buffer method to calculate plane watermark */
a0fa62d3 4160 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
db66e37d
CW
4161 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4162 if (tlb_miss > 0)
4163 entries += tlb_miss;
1398261a
YL
4164 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4165 *plane_wm = entries + display->guard_size;
4166 if (*plane_wm > (int)display->max_wm)
4167 *plane_wm = display->max_wm;
4ed765f9
CW
4168
4169 /* Use the large buffer method to calculate cursor watermark */
4170 line_time_us = ((htotal * 1000) / clock);
a0fa62d3 4171 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4ed765f9 4172 entries = line_count * 64 * pixel_size;
db66e37d
CW
4173 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4174 if (tlb_miss > 0)
4175 entries += tlb_miss;
1398261a
YL
4176 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4177 *cursor_wm = entries + cursor->guard_size;
4178 if (*cursor_wm > (int)cursor->max_wm)
4179 *cursor_wm = (int)cursor->max_wm;
7f8a8569 4180
4ed765f9
CW
4181 return true;
4182}
c936f44d 4183
1398261a
YL
4184/*
4185 * Check the wm result.
4186 *
4187 * If any calculated watermark values is larger than the maximum value that
4188 * can be programmed into the associated watermark register, that watermark
4189 * must be disabled.
1398261a 4190 */
b79d4990
JB
4191static bool ironlake_check_srwm(struct drm_device *dev, int level,
4192 int fbc_wm, int display_wm, int cursor_wm,
4193 const struct intel_watermark_params *display,
4194 const struct intel_watermark_params *cursor)
1398261a
YL
4195{
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197
4198 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4199 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4200
4201 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4202 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4203 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
4204
4205 /* fbc has it's own way to disable FBC WM */
4206 I915_WRITE(DISP_ARB_CTL,
4207 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4208 return false;
4209 }
4210
b79d4990 4211 if (display_wm > display->max_wm) {
1398261a 4212 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4213 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
4214 return false;
4215 }
4216
b79d4990 4217 if (cursor_wm > cursor->max_wm) {
1398261a 4218 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 4219 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
4220 return false;
4221 }
4222
4223 if (!(fbc_wm || display_wm || cursor_wm)) {
4224 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4225 return false;
4226 }
4227
4228 return true;
4229}
4230
4231/*
4232 * Compute watermark values of WM[1-3],
4233 */
d210246a
CW
4234static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4235 int latency_ns,
b79d4990
JB
4236 const struct intel_watermark_params *display,
4237 const struct intel_watermark_params *cursor,
4238 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a 4239{
d210246a 4240 struct drm_crtc *crtc;
1398261a 4241 unsigned long line_time_us;
d210246a 4242 int hdisplay, htotal, pixel_size, clock;
b79d4990 4243 int line_count, line_size;
1398261a
YL
4244 int small, large;
4245 int entries;
1398261a
YL
4246
4247 if (!latency_ns) {
4248 *fbc_wm = *display_wm = *cursor_wm = 0;
4249 return false;
4250 }
4251
d210246a
CW
4252 crtc = intel_get_crtc_for_plane(dev, plane);
4253 hdisplay = crtc->mode.hdisplay;
4254 htotal = crtc->mode.htotal;
4255 clock = crtc->mode.clock;
4256 pixel_size = crtc->fb->bits_per_pixel / 8;
4257
1398261a
YL
4258 line_time_us = (htotal * 1000) / clock;
4259 line_count = (latency_ns / line_time_us + 1000) / 1000;
4260 line_size = hdisplay * pixel_size;
4261
4262 /* Use the minimum of the small and large buffer method for primary */
4263 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4264 large = line_count * line_size;
4265
b79d4990
JB
4266 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4267 *display_wm = entries + display->guard_size;
1398261a
YL
4268
4269 /*
b79d4990 4270 * Spec says:
1398261a
YL
4271 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4272 */
4273 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4274
4275 /* calculate the self-refresh watermark for display cursor */
4276 entries = line_count * pixel_size * 64;
b79d4990
JB
4277 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4278 *cursor_wm = entries + cursor->guard_size;
1398261a 4279
b79d4990
JB
4280 return ironlake_check_srwm(dev, level,
4281 *fbc_wm, *display_wm, *cursor_wm,
4282 display, cursor);
4283}
4284
d210246a 4285static void ironlake_update_wm(struct drm_device *dev)
b79d4990
JB
4286{
4287 struct drm_i915_private *dev_priv = dev->dev_private;
d210246a
CW
4288 int fbc_wm, plane_wm, cursor_wm;
4289 unsigned int enabled;
b79d4990
JB
4290
4291 enabled = 0;
4292 if (ironlake_compute_wm0(dev, 0,
4293 &ironlake_display_wm_info,
4294 ILK_LP0_PLANE_LATENCY,
4295 &ironlake_cursor_wm_info,
4296 ILK_LP0_CURSOR_LATENCY,
4297 &plane_wm, &cursor_wm)) {
4298 I915_WRITE(WM0_PIPEA_ILK,
4299 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4300 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4301 " plane %d, " "cursor: %d\n",
4302 plane_wm, cursor_wm);
d210246a 4303 enabled |= 1;
b79d4990
JB
4304 }
4305
4306 if (ironlake_compute_wm0(dev, 1,
4307 &ironlake_display_wm_info,
4308 ILK_LP0_PLANE_LATENCY,
4309 &ironlake_cursor_wm_info,
4310 ILK_LP0_CURSOR_LATENCY,
4311 &plane_wm, &cursor_wm)) {
4312 I915_WRITE(WM0_PIPEB_ILK,
4313 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4314 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4315 " plane %d, cursor: %d\n",
4316 plane_wm, cursor_wm);
d210246a 4317 enabled |= 2;
b79d4990
JB
4318 }
4319
4320 /*
4321 * Calculate and update the self-refresh watermark only when one
4322 * display plane is used.
4323 */
4324 I915_WRITE(WM3_LP_ILK, 0);
4325 I915_WRITE(WM2_LP_ILK, 0);
4326 I915_WRITE(WM1_LP_ILK, 0);
4327
d210246a 4328 if (!single_plane_enabled(enabled))
b79d4990 4329 return;
d210246a 4330 enabled = ffs(enabled) - 1;
b79d4990
JB
4331
4332 /* WM1 */
d210246a
CW
4333 if (!ironlake_compute_srwm(dev, 1, enabled,
4334 ILK_READ_WM1_LATENCY() * 500,
b79d4990
JB
4335 &ironlake_display_srwm_info,
4336 &ironlake_cursor_srwm_info,
4337 &fbc_wm, &plane_wm, &cursor_wm))
4338 return;
4339
4340 I915_WRITE(WM1_LP_ILK,
4341 WM1_LP_SR_EN |
4342 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4343 (fbc_wm << WM1_LP_FBC_SHIFT) |
4344 (plane_wm << WM1_LP_SR_SHIFT) |
4345 cursor_wm);
4346
4347 /* WM2 */
d210246a
CW
4348 if (!ironlake_compute_srwm(dev, 2, enabled,
4349 ILK_READ_WM2_LATENCY() * 500,
b79d4990
JB
4350 &ironlake_display_srwm_info,
4351 &ironlake_cursor_srwm_info,
4352 &fbc_wm, &plane_wm, &cursor_wm))
4353 return;
4354
4355 I915_WRITE(WM2_LP_ILK,
4356 WM2_LP_EN |
4357 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4358 (fbc_wm << WM1_LP_FBC_SHIFT) |
4359 (plane_wm << WM1_LP_SR_SHIFT) |
4360 cursor_wm);
4361
4362 /*
4363 * WM3 is unsupported on ILK, probably because we don't have latency
4364 * data for that power state
4365 */
1398261a
YL
4366}
4367
d210246a 4368static void sandybridge_update_wm(struct drm_device *dev)
1398261a
YL
4369{
4370 struct drm_i915_private *dev_priv = dev->dev_private;
a0fa62d3 4371 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
d210246a
CW
4372 int fbc_wm, plane_wm, cursor_wm;
4373 unsigned int enabled;
1398261a
YL
4374
4375 enabled = 0;
4376 if (ironlake_compute_wm0(dev, 0,
4377 &sandybridge_display_wm_info, latency,
4378 &sandybridge_cursor_wm_info, latency,
4379 &plane_wm, &cursor_wm)) {
4380 I915_WRITE(WM0_PIPEA_ILK,
4381 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4382 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4383 " plane %d, " "cursor: %d\n",
4384 plane_wm, cursor_wm);
d210246a 4385 enabled |= 1;
1398261a
YL
4386 }
4387
4388 if (ironlake_compute_wm0(dev, 1,
4389 &sandybridge_display_wm_info, latency,
4390 &sandybridge_cursor_wm_info, latency,
4391 &plane_wm, &cursor_wm)) {
4392 I915_WRITE(WM0_PIPEB_ILK,
4393 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4394 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4395 " plane %d, cursor: %d\n",
4396 plane_wm, cursor_wm);
d210246a 4397 enabled |= 2;
1398261a
YL
4398 }
4399
4400 /*
4401 * Calculate and update the self-refresh watermark only when one
4402 * display plane is used.
4403 *
4404 * SNB support 3 levels of watermark.
4405 *
4406 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4407 * and disabled in the descending order
4408 *
4409 */
4410 I915_WRITE(WM3_LP_ILK, 0);
4411 I915_WRITE(WM2_LP_ILK, 0);
4412 I915_WRITE(WM1_LP_ILK, 0);
4413
d210246a 4414 if (!single_plane_enabled(enabled))
1398261a 4415 return;
d210246a 4416 enabled = ffs(enabled) - 1;
1398261a
YL
4417
4418 /* WM1 */
d210246a
CW
4419 if (!ironlake_compute_srwm(dev, 1, enabled,
4420 SNB_READ_WM1_LATENCY() * 500,
b79d4990
JB
4421 &sandybridge_display_srwm_info,
4422 &sandybridge_cursor_srwm_info,
4423 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4424 return;
4425
4426 I915_WRITE(WM1_LP_ILK,
4427 WM1_LP_SR_EN |
4428 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4429 (fbc_wm << WM1_LP_FBC_SHIFT) |
4430 (plane_wm << WM1_LP_SR_SHIFT) |
4431 cursor_wm);
4432
4433 /* WM2 */
d210246a
CW
4434 if (!ironlake_compute_srwm(dev, 2, enabled,
4435 SNB_READ_WM2_LATENCY() * 500,
b79d4990
JB
4436 &sandybridge_display_srwm_info,
4437 &sandybridge_cursor_srwm_info,
4438 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4439 return;
4440
4441 I915_WRITE(WM2_LP_ILK,
4442 WM2_LP_EN |
4443 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4444 (fbc_wm << WM1_LP_FBC_SHIFT) |
4445 (plane_wm << WM1_LP_SR_SHIFT) |
4446 cursor_wm);
4447
4448 /* WM3 */
d210246a
CW
4449 if (!ironlake_compute_srwm(dev, 3, enabled,
4450 SNB_READ_WM3_LATENCY() * 500,
b79d4990
JB
4451 &sandybridge_display_srwm_info,
4452 &sandybridge_cursor_srwm_info,
4453 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
4454 return;
4455
4456 I915_WRITE(WM3_LP_ILK,
4457 WM3_LP_EN |
4458 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4459 (fbc_wm << WM1_LP_FBC_SHIFT) |
4460 (plane_wm << WM1_LP_SR_SHIFT) |
4461 cursor_wm);
4462}
4463
7662c8bd
SL
4464/**
4465 * intel_update_watermarks - update FIFO watermark values based on current modes
4466 *
4467 * Calculate watermark values for the various WM regs based on current mode
4468 * and plane configuration.
4469 *
4470 * There are several cases to deal with here:
4471 * - normal (i.e. non-self-refresh)
4472 * - self-refresh (SR) mode
4473 * - lines are large relative to FIFO size (buffer can hold up to 2)
4474 * - lines are small relative to FIFO size (buffer can hold more than 2
4475 * lines), so need to account for TLB latency
4476 *
4477 * The normal calculation is:
4478 * watermark = dotclock * bytes per pixel * latency
4479 * where latency is platform & configuration dependent (we assume pessimal
4480 * values here).
4481 *
4482 * The SR calculation is:
4483 * watermark = (trunc(latency/line time)+1) * surface width *
4484 * bytes per pixel
4485 * where
4486 * line time = htotal / dotclock
fa143215 4487 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
4488 * and latency is assumed to be high, as above.
4489 *
4490 * The final value programmed to the register should always be rounded up,
4491 * and include an extra 2 entries to account for clock crossings.
4492 *
4493 * We don't use the sprite, so we can ignore that. And on Crestline we have
4494 * to set the non-SR watermarks to 8.
5eddb70b 4495 */
7662c8bd
SL
4496static void intel_update_watermarks(struct drm_device *dev)
4497{
e70236a8 4498 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 4499
d210246a
CW
4500 if (dev_priv->display.update_wm)
4501 dev_priv->display.update_wm(dev);
7662c8bd
SL
4502}
4503
a7615030
CW
4504static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4505{
4506 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4507}
4508
5c3b82e2
CW
4509static int intel_crtc_mode_set(struct drm_crtc *crtc,
4510 struct drm_display_mode *mode,
4511 struct drm_display_mode *adjusted_mode,
4512 int x, int y,
4513 struct drm_framebuffer *old_fb)
79e53945
JB
4514{
4515 struct drm_device *dev = crtc->dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4518 int pipe = intel_crtc->pipe;
80824003 4519 int plane = intel_crtc->plane;
5eddb70b 4520 u32 fp_reg, dpll_reg;
c751ce4f 4521 int refclk, num_connectors = 0;
652c393a 4522 intel_clock_t clock, reduced_clock;
5eddb70b 4523 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 4524 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 4525 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 4526 struct intel_encoder *has_edp_encoder = NULL;
79e53945 4527 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 4528 struct intel_encoder *encoder;
d4906093 4529 const intel_limit_t *limit;
5c3b82e2 4530 int ret;
2c07245f 4531 struct fdi_m_n m_n = {0};
5eddb70b 4532 u32 reg, temp;
aa9b500d 4533 u32 lvds_sync = 0;
5eb08b69 4534 int target_clock;
79e53945
JB
4535
4536 drm_vblank_pre_modeset(dev, pipe);
4537
5eddb70b
CW
4538 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4539 if (encoder->base.crtc != crtc)
79e53945
JB
4540 continue;
4541
5eddb70b 4542 switch (encoder->type) {
79e53945
JB
4543 case INTEL_OUTPUT_LVDS:
4544 is_lvds = true;
4545 break;
4546 case INTEL_OUTPUT_SDVO:
7d57382e 4547 case INTEL_OUTPUT_HDMI:
79e53945 4548 is_sdvo = true;
5eddb70b 4549 if (encoder->needs_tv_clock)
e2f0ba97 4550 is_tv = true;
79e53945
JB
4551 break;
4552 case INTEL_OUTPUT_DVO:
4553 is_dvo = true;
4554 break;
4555 case INTEL_OUTPUT_TVOUT:
4556 is_tv = true;
4557 break;
4558 case INTEL_OUTPUT_ANALOG:
4559 is_crt = true;
4560 break;
a4fc5ed6
KP
4561 case INTEL_OUTPUT_DISPLAYPORT:
4562 is_dp = true;
4563 break;
32f9d658 4564 case INTEL_OUTPUT_EDP:
5eddb70b 4565 has_edp_encoder = encoder;
32f9d658 4566 break;
79e53945 4567 }
43565a06 4568
c751ce4f 4569 num_connectors++;
79e53945
JB
4570 }
4571
a7615030 4572 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
43565a06 4573 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 4574 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 4575 refclk / 1000);
a6c45cf0 4576 } else if (!IS_GEN2(dev)) {
79e53945 4577 refclk = 96000;
1cb1b75e
JB
4578 if (HAS_PCH_SPLIT(dev) &&
4579 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 4580 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
4581 } else {
4582 refclk = 48000;
4583 }
4584
d4906093
ML
4585 /*
4586 * Returns a set of divisors for the desired target clock with the given
4587 * refclk, or FALSE. The returned values represent the clock equation:
4588 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4589 */
1b894b59 4590 limit = intel_limit(crtc, refclk);
d4906093 4591 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
4592 if (!ok) {
4593 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 4594 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4595 return -EINVAL;
79e53945
JB
4596 }
4597
cda4b7d3 4598 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 4599 intel_crtc_update_cursor(crtc, true);
cda4b7d3 4600
ddc9003c
ZY
4601 if (is_lvds && dev_priv->lvds_downclock_avail) {
4602 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
4603 dev_priv->lvds_downclock,
4604 refclk,
4605 &reduced_clock);
18f9ed12
ZY
4606 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4607 /*
4608 * If the different P is found, it means that we can't
4609 * switch the display clock by using the FP0/FP1.
4610 * In such case we will disable the LVDS downclock
4611 * feature.
4612 */
4613 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 4614 "LVDS clock/downclock\n");
18f9ed12
ZY
4615 has_reduced_clock = 0;
4616 }
652c393a 4617 }
7026d4ac
ZW
4618 /* SDVO TV has fixed PLL values depend on its clock range,
4619 this mirrors vbios setting. */
4620 if (is_sdvo && is_tv) {
4621 if (adjusted_mode->clock >= 100000
5eddb70b 4622 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
4623 clock.p1 = 2;
4624 clock.p2 = 10;
4625 clock.n = 3;
4626 clock.m1 = 16;
4627 clock.m2 = 8;
4628 } else if (adjusted_mode->clock >= 140500
5eddb70b 4629 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
4630 clock.p1 = 1;
4631 clock.p2 = 10;
4632 clock.n = 6;
4633 clock.m1 = 12;
4634 clock.m2 = 8;
4635 }
4636 }
4637
2c07245f 4638 /* FDI link */
bad720ff 4639 if (HAS_PCH_SPLIT(dev)) {
49078f7d 4640 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 4641 int lane = 0, link_bw, bpp;
5c5313c8 4642 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 4643 according to current link config */
858bc21f 4644 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 4645 target_clock = mode->clock;
8e647a27
CW
4646 intel_edp_link_config(has_edp_encoder,
4647 &lane, &link_bw);
32f9d658 4648 } else {
5c5313c8 4649 /* [e]DP over FDI requires target mode clock
32f9d658 4650 instead of link clock */
5c5313c8 4651 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
4652 target_clock = mode->clock;
4653 else
4654 target_clock = adjusted_mode->clock;
021357ac
CW
4655
4656 /* FDI is a binary signal running at ~2.7GHz, encoding
4657 * each output octet as 10 bits. The actual frequency
4658 * is stored as a divider into a 100MHz clock, and the
4659 * mode pixel clock is stored in units of 1KHz.
4660 * Hence the bw of each lane in terms of the mode signal
4661 * is:
4662 */
4663 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 4664 }
58a27471
ZW
4665
4666 /* determine panel color depth */
5eddb70b 4667 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
4668 temp &= ~PIPE_BPC_MASK;
4669 if (is_lvds) {
e5a95eb7 4670 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 4671 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
4672 temp |= PIPE_8BPC;
4673 else
4674 temp |= PIPE_6BPC;
1d850362 4675 } else if (has_edp_encoder) {
5ceb0f9b 4676 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
4677 case 8:
4678 temp |= PIPE_8BPC;
4679 break;
4680 case 10:
4681 temp |= PIPE_10BPC;
4682 break;
4683 case 6:
4684 temp |= PIPE_6BPC;
4685 break;
4686 case 12:
4687 temp |= PIPE_12BPC;
4688 break;
4689 }
e5a95eb7
ZY
4690 } else
4691 temp |= PIPE_8BPC;
5eddb70b 4692 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4693
4694 switch (temp & PIPE_BPC_MASK) {
4695 case PIPE_8BPC:
4696 bpp = 24;
4697 break;
4698 case PIPE_10BPC:
4699 bpp = 30;
4700 break;
4701 case PIPE_6BPC:
4702 bpp = 18;
4703 break;
4704 case PIPE_12BPC:
4705 bpp = 36;
4706 break;
4707 default:
4708 DRM_ERROR("unknown pipe bpc value\n");
4709 bpp = 24;
4710 }
4711
77ffb597
AJ
4712 if (!lane) {
4713 /*
4714 * Account for spread spectrum to avoid
4715 * oversubscribing the link. Max center spread
4716 * is 2.5%; use 5% for safety's sake.
4717 */
4718 u32 bps = target_clock * bpp * 21 / 20;
4719 lane = bps / (link_bw * 8) + 1;
4720 }
4721
4722 intel_crtc->fdi_lanes = lane;
4723
49078f7d
CW
4724 if (pixel_multiplier > 1)
4725 link_bw *= pixel_multiplier;
f2b115e6 4726 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4727 }
2c07245f 4728
c038e51e
ZW
4729 /* Ironlake: try to setup display ref clock before DPLL
4730 * enabling. This is only under driver's control after
4731 * PCH B stepping, previous chipset stepping should be
4732 * ignoring this setting.
4733 */
fc9a2228
CW
4734 if (HAS_PCH_SPLIT(dev)) {
4735 temp = I915_READ(PCH_DREF_CONTROL);
4736 /* Always enable nonspread source */
4737 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4738 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4739 temp &= ~DREF_SSC_SOURCE_MASK;
4740 temp |= DREF_SSC_SOURCE_ENABLE;
4741 I915_WRITE(PCH_DREF_CONTROL, temp);
4742
4743 POSTING_READ(PCH_DREF_CONTROL);
4744 udelay(200);
4745
4746 if (has_edp_encoder) {
4747 if (intel_panel_use_ssc(dev_priv)) {
4748 temp |= DREF_SSC1_ENABLE;
4749 I915_WRITE(PCH_DREF_CONTROL, temp);
4750
4751 POSTING_READ(PCH_DREF_CONTROL);
4752 udelay(200);
4753 }
4754 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4755
4756 /* Enable CPU source on CPU attached eDP */
4757 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4758 if (intel_panel_use_ssc(dev_priv))
4759 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4760 else
4761 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4762 } else {
4763 /* Enable SSC on PCH eDP if needed */
4764 if (intel_panel_use_ssc(dev_priv)) {
4765 DRM_ERROR("enabling SSC on PCH\n");
4766 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4767 }
4768 }
4769 I915_WRITE(PCH_DREF_CONTROL, temp);
4770 POSTING_READ(PCH_DREF_CONTROL);
4771 udelay(200);
4772 }
4773 }
c038e51e 4774
f2b115e6 4775 if (IS_PINEVIEW(dev)) {
2177832f 4776 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4777 if (has_reduced_clock)
4778 fp2 = (1 << reduced_clock.n) << 16 |
4779 reduced_clock.m1 << 8 | reduced_clock.m2;
4780 } else {
2177832f 4781 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4782 if (has_reduced_clock)
4783 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4784 reduced_clock.m2;
4785 }
79e53945 4786
c1858123
CW
4787 /* Enable autotuning of the PLL clock (if permissible) */
4788 if (HAS_PCH_SPLIT(dev)) {
4789 int factor = 21;
4790
4791 if (is_lvds) {
a7615030 4792 if ((intel_panel_use_ssc(dev_priv) &&
c1858123
CW
4793 dev_priv->lvds_ssc_freq == 100) ||
4794 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4795 factor = 25;
4796 } else if (is_sdvo && is_tv)
4797 factor = 20;
4798
4799 if (clock.m1 < factor * clock.n)
4800 fp |= FP_CB_TUNE;
4801 }
4802
5eddb70b 4803 dpll = 0;
bad720ff 4804 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4805 dpll = DPLL_VGA_MODE_DIS;
4806
a6c45cf0 4807 if (!IS_GEN2(dev)) {
79e53945
JB
4808 if (is_lvds)
4809 dpll |= DPLLB_MODE_LVDS;
4810 else
4811 dpll |= DPLLB_MODE_DAC_SERIAL;
4812 if (is_sdvo) {
6c9547ff
CW
4813 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4814 if (pixel_multiplier > 1) {
4815 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4816 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4817 else if (HAS_PCH_SPLIT(dev))
4818 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4819 }
79e53945 4820 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4821 }
83240120 4822 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4823 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4824
4825 /* compute bitmask from p1 value */
f2b115e6
AJ
4826 if (IS_PINEVIEW(dev))
4827 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4828 else {
2177832f 4829 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4830 /* also FPA1 */
bad720ff 4831 if (HAS_PCH_SPLIT(dev))
2c07245f 4832 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4833 if (IS_G4X(dev) && has_reduced_clock)
4834 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4835 }
79e53945
JB
4836 switch (clock.p2) {
4837 case 5:
4838 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4839 break;
4840 case 7:
4841 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4842 break;
4843 case 10:
4844 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4845 break;
4846 case 14:
4847 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4848 break;
4849 }
a6c45cf0 4850 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4851 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4852 } else {
4853 if (is_lvds) {
4854 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4855 } else {
4856 if (clock.p1 == 2)
4857 dpll |= PLL_P1_DIVIDE_BY_TWO;
4858 else
4859 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4860 if (clock.p2 == 4)
4861 dpll |= PLL_P2_DIVIDE_BY_4;
4862 }
4863 }
4864
43565a06
KH
4865 if (is_sdvo && is_tv)
4866 dpll |= PLL_REF_INPUT_TVCLKINBC;
4867 else if (is_tv)
79e53945 4868 /* XXX: just matching BIOS for now */
43565a06 4869 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4870 dpll |= 3;
a7615030 4871 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 4872 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4873 else
4874 dpll |= PLL_REF_INPUT_DREFCLK;
4875
4876 /* setup pipeconf */
5eddb70b 4877 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4878
4879 /* Set up the display plane register */
4880 dspcntr = DISPPLANE_GAMMA_ENABLE;
4881
f2b115e6 4882 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4883 enable color space conversion */
bad720ff 4884 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4885 if (pipe == 0)
80824003 4886 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4887 else
4888 dspcntr |= DISPPLANE_SEL_PIPE_B;
4889 }
79e53945 4890
a6c45cf0 4891 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4892 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4893 * core speed.
4894 *
4895 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4896 * pipe == 0 check?
4897 */
e70236a8
JB
4898 if (mode->clock >
4899 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4900 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4901 else
5eddb70b 4902 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4903 }
4904
b24e7179 4905 if (!HAS_PCH_SPLIT(dev))
65993d64 4906 dpll |= DPLL_VCO_ENABLE;
8d86dc6a 4907
28c97730 4908 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4909 drm_mode_debug_printmodeline(mode);
4910
f2b115e6 4911 /* assign to Ironlake registers */
bad720ff 4912 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4913 fp_reg = PCH_FP0(pipe);
4914 dpll_reg = PCH_DPLL(pipe);
4915 } else {
4916 fp_reg = FP0(pipe);
4917 dpll_reg = DPLL(pipe);
2c07245f 4918 }
79e53945 4919
5c5313c8
JB
4920 /* PCH eDP needs FDI, but CPU eDP does not */
4921 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4922 I915_WRITE(fp_reg, fp);
4923 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4924
4925 POSTING_READ(dpll_reg);
79e53945
JB
4926 udelay(150);
4927 }
4928
8db9d77b
ZW
4929 /* enable transcoder DPLL */
4930 if (HAS_PCH_CPT(dev)) {
4931 temp = I915_READ(PCH_DPLL_SEL);
9db4a9c7
JB
4932 switch (pipe) {
4933 case 0:
5eddb70b 4934 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
9db4a9c7
JB
4935 break;
4936 case 1:
5eddb70b 4937 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
9db4a9c7
JB
4938 break;
4939 case 2:
4940 /* FIXME: manage transcoder PLLs? */
4941 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
4942 break;
4943 default:
4944 BUG();
4945 }
8db9d77b 4946 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4947
4948 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4949 udelay(150);
4950 }
4951
79e53945
JB
4952 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4953 * This is an exception to the general rule that mode_set doesn't turn
4954 * things on.
4955 */
4956 if (is_lvds) {
5eddb70b 4957 reg = LVDS;
bad720ff 4958 if (HAS_PCH_SPLIT(dev))
5eddb70b 4959 reg = PCH_LVDS;
541998a1 4960
5eddb70b
CW
4961 temp = I915_READ(reg);
4962 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4963 if (pipe == 1) {
4964 if (HAS_PCH_CPT(dev))
5eddb70b 4965 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4966 else
5eddb70b 4967 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4968 } else {
4969 if (HAS_PCH_CPT(dev))
5eddb70b 4970 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4971 else
5eddb70b 4972 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4973 }
a3e17eb8 4974 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4975 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4976 /* Set the B0-B3 data pairs corresponding to whether we're going to
4977 * set the DPLLs for dual-channel mode or not.
4978 */
4979 if (clock.p2 == 7)
5eddb70b 4980 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4981 else
5eddb70b 4982 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4983
4984 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4985 * appropriately here, but we need to look more thoroughly into how
4986 * panels behave in the two modes.
4987 */
434ed097 4988 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4989 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4990 if (dev_priv->lvds_dither)
5eddb70b 4991 temp |= LVDS_ENABLE_DITHER;
434ed097 4992 else
5eddb70b 4993 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4994 }
aa9b500d
BF
4995 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4996 lvds_sync |= LVDS_HSYNC_POLARITY;
4997 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4998 lvds_sync |= LVDS_VSYNC_POLARITY;
4999 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5000 != lvds_sync) {
5001 char flags[2] = "-+";
5002 DRM_INFO("Changing LVDS panel from "
5003 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5004 flags[!(temp & LVDS_HSYNC_POLARITY)],
5005 flags[!(temp & LVDS_VSYNC_POLARITY)],
5006 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5007 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5008 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5009 temp |= lvds_sync;
5010 }
5eddb70b 5011 I915_WRITE(reg, temp);
79e53945 5012 }
434ed097
JB
5013
5014 /* set the dithering flag and clear for anything other than a panel. */
5015 if (HAS_PCH_SPLIT(dev)) {
5016 pipeconf &= ~PIPECONF_DITHER_EN;
5017 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5018 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5019 pipeconf |= PIPECONF_DITHER_EN;
5020 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5021 }
5022 }
5023
5c5313c8 5024 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 5025 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 5026 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b 5027 /* For non-DP output, clear any trans DP clock recovery setting.*/
9db4a9c7
JB
5028 I915_WRITE(TRANSDATA_M1(pipe), 0);
5029 I915_WRITE(TRANSDATA_N1(pipe), 0);
5030 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5031 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
8db9d77b 5032 }
79e53945 5033
5c5313c8 5034 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 5035 I915_WRITE(dpll_reg, dpll);
5eddb70b 5036
32f9d658 5037 /* Wait for the clocks to stabilize. */
5eddb70b 5038 POSTING_READ(dpll_reg);
32f9d658
ZW
5039 udelay(150);
5040
a6c45cf0 5041 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 5042 temp = 0;
bb66c512 5043 if (is_sdvo) {
5eddb70b
CW
5044 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5045 if (temp > 1)
5046 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 5047 else
5eddb70b
CW
5048 temp = 0;
5049 }
5050 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 5051 } else {
a589b9f4
CW
5052 /* The pixel multiplier can only be updated once the
5053 * DPLL is enabled and the clocks are stable.
5054 *
5055 * So write it again.
5056 */
32f9d658
ZW
5057 I915_WRITE(dpll_reg, dpll);
5058 }
79e53945 5059 }
79e53945 5060
5eddb70b 5061 intel_crtc->lowfreq_avail = false;
652c393a
JB
5062 if (is_lvds && has_reduced_clock && i915_powersave) {
5063 I915_WRITE(fp_reg + 4, fp2);
5064 intel_crtc->lowfreq_avail = true;
5065 if (HAS_PIPE_CXSR(dev)) {
28c97730 5066 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
5067 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5068 }
5069 } else {
5070 I915_WRITE(fp_reg + 4, fp);
652c393a 5071 if (HAS_PIPE_CXSR(dev)) {
28c97730 5072 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
5073 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5074 }
5075 }
5076
734b4157
KH
5077 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5078 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5079 /* the chip adds 2 halflines automatically */
5080 adjusted_mode->crtc_vdisplay -= 1;
5081 adjusted_mode->crtc_vtotal -= 1;
5082 adjusted_mode->crtc_vblank_start -= 1;
5083 adjusted_mode->crtc_vblank_end -= 1;
5084 adjusted_mode->crtc_vsync_end -= 1;
5085 adjusted_mode->crtc_vsync_start -= 1;
5086 } else
5087 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5088
5eddb70b
CW
5089 I915_WRITE(HTOTAL(pipe),
5090 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 5091 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
5092 I915_WRITE(HBLANK(pipe),
5093 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 5094 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
5095 I915_WRITE(HSYNC(pipe),
5096 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 5097 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
5098
5099 I915_WRITE(VTOTAL(pipe),
5100 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 5101 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
5102 I915_WRITE(VBLANK(pipe),
5103 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 5104 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
5105 I915_WRITE(VSYNC(pipe),
5106 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 5107 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
5108
5109 /* pipesrc and dspsize control the size that is scaled from,
5110 * which should always be the user's requested size.
79e53945 5111 */
bad720ff 5112 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5113 I915_WRITE(DSPSIZE(plane),
5114 ((mode->vdisplay - 1) << 16) |
5115 (mode->hdisplay - 1));
5116 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5117 }
5eddb70b
CW
5118 I915_WRITE(PIPESRC(pipe),
5119 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 5120
bad720ff 5121 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
5122 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5123 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5124 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5125 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 5126
5c5313c8 5127 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 5128 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 5129 }
2c07245f
ZW
5130 }
5131
5eddb70b
CW
5132 I915_WRITE(PIPECONF(pipe), pipeconf);
5133 POSTING_READ(PIPECONF(pipe));
b24e7179 5134 if (!HAS_PCH_SPLIT(dev))
040484af 5135 intel_enable_pipe(dev_priv, pipe, false);
79e53945 5136
9d0498a2 5137 intel_wait_for_vblank(dev, pipe);
79e53945 5138
f00a3ddf 5139 if (IS_GEN5(dev)) {
553bd149
ZW
5140 /* enable address swizzle for tiling buffer */
5141 temp = I915_READ(DISP_ARB_CTL);
5142 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5143 }
5144
5eddb70b 5145 I915_WRITE(DSPCNTR(plane), dspcntr);
b24e7179
JB
5146 POSTING_READ(DSPCNTR(plane));
5147 if (!HAS_PCH_SPLIT(dev))
5148 intel_enable_plane(dev_priv, plane, pipe);
79e53945 5149
5c3b82e2 5150 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
5151
5152 intel_update_watermarks(dev);
5153
79e53945 5154 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 5155
1f803ee5 5156 return ret;
79e53945
JB
5157}
5158
5159/** Loads the palette/gamma unit for the CRTC with the prepared values */
5160void intel_crtc_load_lut(struct drm_crtc *crtc)
5161{
5162 struct drm_device *dev = crtc->dev;
5163 struct drm_i915_private *dev_priv = dev->dev_private;
5164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9db4a9c7 5165 int palreg = PALETTE(intel_crtc->pipe);
79e53945
JB
5166 int i;
5167
5168 /* The clocks have to be on to load the palette. */
5169 if (!crtc->enabled)
5170 return;
5171
f2b115e6 5172 /* use legacy palette for Ironlake */
bad720ff 5173 if (HAS_PCH_SPLIT(dev))
9db4a9c7 5174 palreg = LGC_PALETTE(intel_crtc->pipe);
2c07245f 5175
79e53945
JB
5176 for (i = 0; i < 256; i++) {
5177 I915_WRITE(palreg + 4 * i,
5178 (intel_crtc->lut_r[i] << 16) |
5179 (intel_crtc->lut_g[i] << 8) |
5180 intel_crtc->lut_b[i]);
5181 }
5182}
5183
560b85bb
CW
5184static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5185{
5186 struct drm_device *dev = crtc->dev;
5187 struct drm_i915_private *dev_priv = dev->dev_private;
5188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5189 bool visible = base != 0;
5190 u32 cntl;
5191
5192 if (intel_crtc->cursor_visible == visible)
5193 return;
5194
9db4a9c7 5195 cntl = I915_READ(_CURACNTR);
560b85bb
CW
5196 if (visible) {
5197 /* On these chipsets we can only modify the base whilst
5198 * the cursor is disabled.
5199 */
9db4a9c7 5200 I915_WRITE(_CURABASE, base);
560b85bb
CW
5201
5202 cntl &= ~(CURSOR_FORMAT_MASK);
5203 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5204 cntl |= CURSOR_ENABLE |
5205 CURSOR_GAMMA_ENABLE |
5206 CURSOR_FORMAT_ARGB;
5207 } else
5208 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 5209 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
5210
5211 intel_crtc->cursor_visible = visible;
5212}
5213
5214static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5215{
5216 struct drm_device *dev = crtc->dev;
5217 struct drm_i915_private *dev_priv = dev->dev_private;
5218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5219 int pipe = intel_crtc->pipe;
5220 bool visible = base != 0;
5221
5222 if (intel_crtc->cursor_visible != visible) {
9db4a9c7 5223 uint32_t cntl = CURCNTR(pipe);
560b85bb
CW
5224 if (base) {
5225 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5226 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5227 cntl |= pipe << 28; /* Connect to correct pipe */
5228 } else {
5229 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5230 cntl |= CURSOR_MODE_DISABLE;
5231 }
9db4a9c7 5232 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
5233
5234 intel_crtc->cursor_visible = visible;
5235 }
5236 /* and commit changes on next vblank */
9db4a9c7 5237 I915_WRITE(CURBASE(pipe), base);
560b85bb
CW
5238}
5239
cda4b7d3 5240/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
5241static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5242 bool on)
cda4b7d3
CW
5243{
5244 struct drm_device *dev = crtc->dev;
5245 struct drm_i915_private *dev_priv = dev->dev_private;
5246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5247 int pipe = intel_crtc->pipe;
5248 int x = intel_crtc->cursor_x;
5249 int y = intel_crtc->cursor_y;
560b85bb 5250 u32 base, pos;
cda4b7d3
CW
5251 bool visible;
5252
5253 pos = 0;
5254
6b383a7f 5255 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
5256 base = intel_crtc->cursor_addr;
5257 if (x > (int) crtc->fb->width)
5258 base = 0;
5259
5260 if (y > (int) crtc->fb->height)
5261 base = 0;
5262 } else
5263 base = 0;
5264
5265 if (x < 0) {
5266 if (x + intel_crtc->cursor_width < 0)
5267 base = 0;
5268
5269 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5270 x = -x;
5271 }
5272 pos |= x << CURSOR_X_SHIFT;
5273
5274 if (y < 0) {
5275 if (y + intel_crtc->cursor_height < 0)
5276 base = 0;
5277
5278 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5279 y = -y;
5280 }
5281 pos |= y << CURSOR_Y_SHIFT;
5282
5283 visible = base != 0;
560b85bb 5284 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
5285 return;
5286
9db4a9c7 5287 I915_WRITE(CURPOS(pipe), pos);
560b85bb
CW
5288 if (IS_845G(dev) || IS_I865G(dev))
5289 i845_update_cursor(crtc, base);
5290 else
5291 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
5292
5293 if (visible)
5294 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5295}
5296
79e53945 5297static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 5298 struct drm_file *file,
79e53945
JB
5299 uint32_t handle,
5300 uint32_t width, uint32_t height)
5301{
5302 struct drm_device *dev = crtc->dev;
5303 struct drm_i915_private *dev_priv = dev->dev_private;
5304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 5305 struct drm_i915_gem_object *obj;
cda4b7d3 5306 uint32_t addr;
3f8bc370 5307 int ret;
79e53945 5308
28c97730 5309 DRM_DEBUG_KMS("\n");
79e53945
JB
5310
5311 /* if we want to turn off the cursor ignore width and height */
5312 if (!handle) {
28c97730 5313 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 5314 addr = 0;
05394f39 5315 obj = NULL;
5004417d 5316 mutex_lock(&dev->struct_mutex);
3f8bc370 5317 goto finish;
79e53945
JB
5318 }
5319
5320 /* Currently we only support 64x64 cursors */
5321 if (width != 64 || height != 64) {
5322 DRM_ERROR("we currently only support 64x64 cursors\n");
5323 return -EINVAL;
5324 }
5325
05394f39
CW
5326 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5327 if (!obj)
79e53945
JB
5328 return -ENOENT;
5329
05394f39 5330 if (obj->base.size < width * height * 4) {
79e53945 5331 DRM_ERROR("buffer is to small\n");
34b8686e
DA
5332 ret = -ENOMEM;
5333 goto fail;
79e53945
JB
5334 }
5335
71acb5eb 5336 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 5337 mutex_lock(&dev->struct_mutex);
b295d1b6 5338 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
5339 if (obj->tiling_mode) {
5340 DRM_ERROR("cursor cannot be tiled\n");
5341 ret = -EINVAL;
5342 goto fail_locked;
5343 }
5344
05394f39 5345 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
5346 if (ret) {
5347 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 5348 goto fail_locked;
71acb5eb 5349 }
e7b526bb 5350
05394f39 5351 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
5352 if (ret) {
5353 DRM_ERROR("failed to move cursor bo into the GTT\n");
5354 goto fail_unpin;
5355 }
5356
d9e86c0e
CW
5357 ret = i915_gem_object_put_fence(obj);
5358 if (ret) {
5359 DRM_ERROR("failed to move cursor bo into the GTT\n");
5360 goto fail_unpin;
5361 }
5362
05394f39 5363 addr = obj->gtt_offset;
71acb5eb 5364 } else {
6eeefaf3 5365 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 5366 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
5367 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5368 align);
71acb5eb
DA
5369 if (ret) {
5370 DRM_ERROR("failed to attach phys object\n");
7f9872e0 5371 goto fail_locked;
71acb5eb 5372 }
05394f39 5373 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
5374 }
5375
a6c45cf0 5376 if (IS_GEN2(dev))
14b60391
JB
5377 I915_WRITE(CURSIZE, (height << 12) | width);
5378
3f8bc370 5379 finish:
3f8bc370 5380 if (intel_crtc->cursor_bo) {
b295d1b6 5381 if (dev_priv->info->cursor_needs_physical) {
05394f39 5382 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
5383 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5384 } else
5385 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 5386 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 5387 }
80824003 5388
7f9872e0 5389 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
5390
5391 intel_crtc->cursor_addr = addr;
05394f39 5392 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
5393 intel_crtc->cursor_width = width;
5394 intel_crtc->cursor_height = height;
5395
6b383a7f 5396 intel_crtc_update_cursor(crtc, true);
3f8bc370 5397
79e53945 5398 return 0;
e7b526bb 5399fail_unpin:
05394f39 5400 i915_gem_object_unpin(obj);
7f9872e0 5401fail_locked:
34b8686e 5402 mutex_unlock(&dev->struct_mutex);
bc9025bd 5403fail:
05394f39 5404 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 5405 return ret;
79e53945
JB
5406}
5407
5408static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5409{
79e53945 5410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5411
cda4b7d3
CW
5412 intel_crtc->cursor_x = x;
5413 intel_crtc->cursor_y = y;
652c393a 5414
6b383a7f 5415 intel_crtc_update_cursor(crtc, true);
79e53945
JB
5416
5417 return 0;
5418}
5419
5420/** Sets the color ramps on behalf of RandR */
5421void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5422 u16 blue, int regno)
5423{
5424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5425
5426 intel_crtc->lut_r[regno] = red >> 8;
5427 intel_crtc->lut_g[regno] = green >> 8;
5428 intel_crtc->lut_b[regno] = blue >> 8;
5429}
5430
b8c00ac5
DA
5431void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5432 u16 *blue, int regno)
5433{
5434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5435
5436 *red = intel_crtc->lut_r[regno] << 8;
5437 *green = intel_crtc->lut_g[regno] << 8;
5438 *blue = intel_crtc->lut_b[regno] << 8;
5439}
5440
79e53945 5441static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 5442 u16 *blue, uint32_t start, uint32_t size)
79e53945 5443{
7203425a 5444 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 5445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5446
7203425a 5447 for (i = start; i < end; i++) {
79e53945
JB
5448 intel_crtc->lut_r[i] = red[i] >> 8;
5449 intel_crtc->lut_g[i] = green[i] >> 8;
5450 intel_crtc->lut_b[i] = blue[i] >> 8;
5451 }
5452
5453 intel_crtc_load_lut(crtc);
5454}
5455
5456/**
5457 * Get a pipe with a simple mode set on it for doing load-based monitor
5458 * detection.
5459 *
5460 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 5461 * its requirements. The pipe will be connected to no other encoders.
79e53945 5462 *
c751ce4f 5463 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
5464 * configured for it. In the future, it could choose to temporarily disable
5465 * some outputs to free up a pipe for its use.
5466 *
5467 * \return crtc, or NULL if no pipes are available.
5468 */
5469
5470/* VESA 640x480x72Hz mode to set on the pipe */
5471static struct drm_display_mode load_detect_mode = {
5472 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5473 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5474};
5475
21d40d37 5476struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 5477 struct drm_connector *connector,
79e53945
JB
5478 struct drm_display_mode *mode,
5479 int *dpms_mode)
5480{
5481 struct intel_crtc *intel_crtc;
5482 struct drm_crtc *possible_crtc;
5483 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 5484 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5485 struct drm_crtc *crtc = NULL;
5486 struct drm_device *dev = encoder->dev;
5487 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5488 struct drm_crtc_helper_funcs *crtc_funcs;
5489 int i = -1;
5490
5491 /*
5492 * Algorithm gets a little messy:
5493 * - if the connector already has an assigned crtc, use it (but make
5494 * sure it's on first)
5495 * - try to find the first unused crtc that can drive this connector,
5496 * and use that if we find one
5497 * - if there are no unused crtcs available, try to use the first
5498 * one we found that supports the connector
5499 */
5500
5501 /* See if we already have a CRTC for this connector */
5502 if (encoder->crtc) {
5503 crtc = encoder->crtc;
5504 /* Make sure the crtc and connector are running */
5505 intel_crtc = to_intel_crtc(crtc);
5506 *dpms_mode = intel_crtc->dpms_mode;
5507 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5508 crtc_funcs = crtc->helper_private;
5509 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5510 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5511 }
5512 return crtc;
5513 }
5514
5515 /* Find an unused one (if possible) */
5516 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5517 i++;
5518 if (!(encoder->possible_crtcs & (1 << i)))
5519 continue;
5520 if (!possible_crtc->enabled) {
5521 crtc = possible_crtc;
5522 break;
5523 }
5524 if (!supported_crtc)
5525 supported_crtc = possible_crtc;
5526 }
5527
5528 /*
5529 * If we didn't find an unused CRTC, don't use any.
5530 */
5531 if (!crtc) {
5532 return NULL;
5533 }
5534
5535 encoder->crtc = crtc;
c1c43977 5536 connector->encoder = encoder;
21d40d37 5537 intel_encoder->load_detect_temp = true;
79e53945
JB
5538
5539 intel_crtc = to_intel_crtc(crtc);
5540 *dpms_mode = intel_crtc->dpms_mode;
5541
5542 if (!crtc->enabled) {
5543 if (!mode)
5544 mode = &load_detect_mode;
3c4fdcfb 5545 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
5546 } else {
5547 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5548 crtc_funcs = crtc->helper_private;
5549 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5550 }
5551
5552 /* Add this connector to the crtc */
5553 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5554 encoder_funcs->commit(encoder);
5555 }
5556 /* let the connector get through one full cycle before testing */
9d0498a2 5557 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
5558
5559 return crtc;
5560}
5561
c1c43977
ZW
5562void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5563 struct drm_connector *connector, int dpms_mode)
79e53945 5564{
4ef69c7a 5565 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5566 struct drm_device *dev = encoder->dev;
5567 struct drm_crtc *crtc = encoder->crtc;
5568 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5569 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5570
21d40d37 5571 if (intel_encoder->load_detect_temp) {
79e53945 5572 encoder->crtc = NULL;
c1c43977 5573 connector->encoder = NULL;
21d40d37 5574 intel_encoder->load_detect_temp = false;
79e53945
JB
5575 crtc->enabled = drm_helper_crtc_in_use(crtc);
5576 drm_helper_disable_unused_functions(dev);
5577 }
5578
c751ce4f 5579 /* Switch crtc and encoder back off if necessary */
79e53945
JB
5580 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5581 if (encoder->crtc == crtc)
5582 encoder_funcs->dpms(encoder, dpms_mode);
5583 crtc_funcs->dpms(crtc, dpms_mode);
5584 }
5585}
5586
5587/* Returns the clock of the currently programmed mode of the given pipe. */
5588static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5589{
5590 struct drm_i915_private *dev_priv = dev->dev_private;
5591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5592 int pipe = intel_crtc->pipe;
9db4a9c7 5593 u32 dpll = DPLL(pipe);
79e53945
JB
5594 u32 fp;
5595 intel_clock_t clock;
5596
5597 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
9db4a9c7 5598 fp = FP0(pipe);
79e53945 5599 else
9db4a9c7 5600 fp = FP1(pipe);
79e53945
JB
5601
5602 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
5603 if (IS_PINEVIEW(dev)) {
5604 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5605 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
5606 } else {
5607 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5608 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5609 }
5610
a6c45cf0 5611 if (!IS_GEN2(dev)) {
f2b115e6
AJ
5612 if (IS_PINEVIEW(dev))
5613 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5614 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
5615 else
5616 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
5617 DPLL_FPA01_P1_POST_DIV_SHIFT);
5618
5619 switch (dpll & DPLL_MODE_MASK) {
5620 case DPLLB_MODE_DAC_SERIAL:
5621 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5622 5 : 10;
5623 break;
5624 case DPLLB_MODE_LVDS:
5625 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5626 7 : 14;
5627 break;
5628 default:
28c97730 5629 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
5630 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5631 return 0;
5632 }
5633
5634 /* XXX: Handle the 100Mhz refclk */
2177832f 5635 intel_clock(dev, 96000, &clock);
79e53945
JB
5636 } else {
5637 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5638
5639 if (is_lvds) {
5640 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5641 DPLL_FPA01_P1_POST_DIV_SHIFT);
5642 clock.p2 = 14;
5643
5644 if ((dpll & PLL_REF_INPUT_MASK) ==
5645 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5646 /* XXX: might not be 66MHz */
2177832f 5647 intel_clock(dev, 66000, &clock);
79e53945 5648 } else
2177832f 5649 intel_clock(dev, 48000, &clock);
79e53945
JB
5650 } else {
5651 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5652 clock.p1 = 2;
5653 else {
5654 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5655 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5656 }
5657 if (dpll & PLL_P2_DIVIDE_BY_4)
5658 clock.p2 = 4;
5659 else
5660 clock.p2 = 2;
5661
2177832f 5662 intel_clock(dev, 48000, &clock);
79e53945
JB
5663 }
5664 }
5665
5666 /* XXX: It would be nice to validate the clocks, but we can't reuse
5667 * i830PllIsValid() because it relies on the xf86_config connector
5668 * configuration being accurate, which it isn't necessarily.
5669 */
5670
5671 return clock.dot;
5672}
5673
5674/** Returns the currently programmed mode of the given pipe. */
5675struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5676 struct drm_crtc *crtc)
5677{
79e53945
JB
5678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5679 int pipe = intel_crtc->pipe;
5680 struct drm_display_mode *mode;
9db4a9c7
JB
5681 int htot = HTOTAL(pipe);
5682 int hsync = HSYNC(pipe);
5683 int vtot = VTOTAL(pipe);
5684 int vsync = VSYNC(pipe);
79e53945
JB
5685
5686 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5687 if (!mode)
5688 return NULL;
5689
5690 mode->clock = intel_crtc_clock_get(dev, crtc);
5691 mode->hdisplay = (htot & 0xffff) + 1;
5692 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5693 mode->hsync_start = (hsync & 0xffff) + 1;
5694 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5695 mode->vdisplay = (vtot & 0xffff) + 1;
5696 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5697 mode->vsync_start = (vsync & 0xffff) + 1;
5698 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5699
5700 drm_mode_set_name(mode);
5701 drm_mode_set_crtcinfo(mode, 0);
5702
5703 return mode;
5704}
5705
652c393a
JB
5706#define GPU_IDLE_TIMEOUT 500 /* ms */
5707
5708/* When this timer fires, we've been idle for awhile */
5709static void intel_gpu_idle_timer(unsigned long arg)
5710{
5711 struct drm_device *dev = (struct drm_device *)arg;
5712 drm_i915_private_t *dev_priv = dev->dev_private;
5713
ff7ea4c0
CW
5714 if (!list_empty(&dev_priv->mm.active_list)) {
5715 /* Still processing requests, so just re-arm the timer. */
5716 mod_timer(&dev_priv->idle_timer, jiffies +
5717 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5718 return;
5719 }
652c393a 5720
ff7ea4c0 5721 dev_priv->busy = false;
01dfba93 5722 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5723}
5724
652c393a
JB
5725#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5726
5727static void intel_crtc_idle_timer(unsigned long arg)
5728{
5729 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5730 struct drm_crtc *crtc = &intel_crtc->base;
5731 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5732 struct intel_framebuffer *intel_fb;
652c393a 5733
ff7ea4c0
CW
5734 intel_fb = to_intel_framebuffer(crtc->fb);
5735 if (intel_fb && intel_fb->obj->active) {
5736 /* The framebuffer is still being accessed by the GPU. */
5737 mod_timer(&intel_crtc->idle_timer, jiffies +
5738 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5739 return;
5740 }
652c393a 5741
ff7ea4c0 5742 intel_crtc->busy = false;
01dfba93 5743 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5744}
5745
3dec0095 5746static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5747{
5748 struct drm_device *dev = crtc->dev;
5749 drm_i915_private_t *dev_priv = dev->dev_private;
5750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5751 int pipe = intel_crtc->pipe;
dbdc6479
JB
5752 int dpll_reg = DPLL(pipe);
5753 int dpll;
652c393a 5754
bad720ff 5755 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5756 return;
5757
5758 if (!dev_priv->lvds_downclock_avail)
5759 return;
5760
dbdc6479 5761 dpll = I915_READ(dpll_reg);
652c393a 5762 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5763 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5764
5765 /* Unlock panel regs */
dbdc6479
JB
5766 I915_WRITE(PP_CONTROL,
5767 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
652c393a
JB
5768
5769 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5770 I915_WRITE(dpll_reg, dpll);
dbdc6479 5771 POSTING_READ(dpll_reg);
9d0498a2 5772 intel_wait_for_vblank(dev, pipe);
dbdc6479 5773
652c393a
JB
5774 dpll = I915_READ(dpll_reg);
5775 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5776 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5777
5778 /* ...and lock them again */
5779 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5780 }
5781
5782 /* Schedule downclock */
3dec0095
DV
5783 mod_timer(&intel_crtc->idle_timer, jiffies +
5784 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5785}
5786
5787static void intel_decrease_pllclock(struct drm_crtc *crtc)
5788{
5789 struct drm_device *dev = crtc->dev;
5790 drm_i915_private_t *dev_priv = dev->dev_private;
5791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5792 int pipe = intel_crtc->pipe;
9db4a9c7 5793 int dpll_reg = DPLL(pipe);
652c393a
JB
5794 int dpll = I915_READ(dpll_reg);
5795
bad720ff 5796 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5797 return;
5798
5799 if (!dev_priv->lvds_downclock_avail)
5800 return;
5801
5802 /*
5803 * Since this is called by a timer, we should never get here in
5804 * the manual case.
5805 */
5806 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5807 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5808
5809 /* Unlock panel regs */
4a655f04
JB
5810 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5811 PANEL_UNLOCK_REGS);
652c393a
JB
5812
5813 dpll |= DISPLAY_RATE_SELECT_FPA1;
5814 I915_WRITE(dpll_reg, dpll);
5815 dpll = I915_READ(dpll_reg);
9d0498a2 5816 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5817 dpll = I915_READ(dpll_reg);
5818 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5819 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5820
5821 /* ...and lock them again */
5822 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5823 }
5824
5825}
5826
5827/**
5828 * intel_idle_update - adjust clocks for idleness
5829 * @work: work struct
5830 *
5831 * Either the GPU or display (or both) went idle. Check the busy status
5832 * here and adjust the CRTC and GPU clocks as necessary.
5833 */
5834static void intel_idle_update(struct work_struct *work)
5835{
5836 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5837 idle_work);
5838 struct drm_device *dev = dev_priv->dev;
5839 struct drm_crtc *crtc;
5840 struct intel_crtc *intel_crtc;
5841
5842 if (!i915_powersave)
5843 return;
5844
5845 mutex_lock(&dev->struct_mutex);
5846
7648fa99
JB
5847 i915_update_gfx_val(dev_priv);
5848
652c393a
JB
5849 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5850 /* Skip inactive CRTCs */
5851 if (!crtc->fb)
5852 continue;
5853
5854 intel_crtc = to_intel_crtc(crtc);
5855 if (!intel_crtc->busy)
5856 intel_decrease_pllclock(crtc);
5857 }
5858
45ac22c8 5859
652c393a
JB
5860 mutex_unlock(&dev->struct_mutex);
5861}
5862
5863/**
5864 * intel_mark_busy - mark the GPU and possibly the display busy
5865 * @dev: drm device
5866 * @obj: object we're operating on
5867 *
5868 * Callers can use this function to indicate that the GPU is busy processing
5869 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5870 * buffer), we'll also mark the display as busy, so we know to increase its
5871 * clock frequency.
5872 */
05394f39 5873void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5874{
5875 drm_i915_private_t *dev_priv = dev->dev_private;
5876 struct drm_crtc *crtc = NULL;
5877 struct intel_framebuffer *intel_fb;
5878 struct intel_crtc *intel_crtc;
5879
5e17ee74
ZW
5880 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5881 return;
5882
18b2190c 5883 if (!dev_priv->busy)
28cf798f 5884 dev_priv->busy = true;
18b2190c 5885 else
28cf798f
CW
5886 mod_timer(&dev_priv->idle_timer, jiffies +
5887 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5888
5889 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5890 if (!crtc->fb)
5891 continue;
5892
5893 intel_crtc = to_intel_crtc(crtc);
5894 intel_fb = to_intel_framebuffer(crtc->fb);
5895 if (intel_fb->obj == obj) {
5896 if (!intel_crtc->busy) {
5897 /* Non-busy -> busy, upclock */
3dec0095 5898 intel_increase_pllclock(crtc);
652c393a
JB
5899 intel_crtc->busy = true;
5900 } else {
5901 /* Busy -> busy, put off timer */
5902 mod_timer(&intel_crtc->idle_timer, jiffies +
5903 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5904 }
5905 }
5906 }
5907}
5908
79e53945
JB
5909static void intel_crtc_destroy(struct drm_crtc *crtc)
5910{
5911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5912 struct drm_device *dev = crtc->dev;
5913 struct intel_unpin_work *work;
5914 unsigned long flags;
5915
5916 spin_lock_irqsave(&dev->event_lock, flags);
5917 work = intel_crtc->unpin_work;
5918 intel_crtc->unpin_work = NULL;
5919 spin_unlock_irqrestore(&dev->event_lock, flags);
5920
5921 if (work) {
5922 cancel_work_sync(&work->work);
5923 kfree(work);
5924 }
79e53945
JB
5925
5926 drm_crtc_cleanup(crtc);
67e77c5a 5927
79e53945
JB
5928 kfree(intel_crtc);
5929}
5930
6b95a207
KH
5931static void intel_unpin_work_fn(struct work_struct *__work)
5932{
5933 struct intel_unpin_work *work =
5934 container_of(__work, struct intel_unpin_work, work);
5935
5936 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5937 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5938 drm_gem_object_unreference(&work->pending_flip_obj->base);
5939 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5940
6b95a207
KH
5941 mutex_unlock(&work->dev->struct_mutex);
5942 kfree(work);
5943}
5944
1afe3e9d 5945static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5946 struct drm_crtc *crtc)
6b95a207
KH
5947{
5948 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5950 struct intel_unpin_work *work;
05394f39 5951 struct drm_i915_gem_object *obj;
6b95a207 5952 struct drm_pending_vblank_event *e;
49b14a5c 5953 struct timeval tnow, tvbl;
6b95a207
KH
5954 unsigned long flags;
5955
5956 /* Ignore early vblank irqs */
5957 if (intel_crtc == NULL)
5958 return;
5959
49b14a5c
MK
5960 do_gettimeofday(&tnow);
5961
6b95a207
KH
5962 spin_lock_irqsave(&dev->event_lock, flags);
5963 work = intel_crtc->unpin_work;
5964 if (work == NULL || !work->pending) {
5965 spin_unlock_irqrestore(&dev->event_lock, flags);
5966 return;
5967 }
5968
5969 intel_crtc->unpin_work = NULL;
6b95a207
KH
5970
5971 if (work->event) {
5972 e = work->event;
49b14a5c 5973 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5974
5975 /* Called before vblank count and timestamps have
5976 * been updated for the vblank interval of flip
5977 * completion? Need to increment vblank count and
5978 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5979 * to account for this. We assume this happened if we
5980 * get called over 0.9 frame durations after the last
5981 * timestamped vblank.
5982 *
5983 * This calculation can not be used with vrefresh rates
5984 * below 5Hz (10Hz to be on the safe side) without
5985 * promoting to 64 integers.
0af7e4df 5986 */
49b14a5c
MK
5987 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5988 9 * crtc->framedur_ns) {
0af7e4df 5989 e->event.sequence++;
49b14a5c
MK
5990 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5991 crtc->framedur_ns);
0af7e4df
MK
5992 }
5993
49b14a5c
MK
5994 e->event.tv_sec = tvbl.tv_sec;
5995 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5996
6b95a207
KH
5997 list_add_tail(&e->base.link,
5998 &e->base.file_priv->event_list);
5999 wake_up_interruptible(&e->base.file_priv->event_wait);
6000 }
6001
0af7e4df
MK
6002 drm_vblank_put(dev, intel_crtc->pipe);
6003
6b95a207
KH
6004 spin_unlock_irqrestore(&dev->event_lock, flags);
6005
05394f39 6006 obj = work->old_fb_obj;
d9e86c0e 6007
e59f2bac 6008 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
6009 &obj->pending_flip.counter);
6010 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 6011 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 6012
6b95a207 6013 schedule_work(&work->work);
e5510fac
JB
6014
6015 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
6016}
6017
1afe3e9d
JB
6018void intel_finish_page_flip(struct drm_device *dev, int pipe)
6019{
6020 drm_i915_private_t *dev_priv = dev->dev_private;
6021 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6022
49b14a5c 6023 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
6024}
6025
6026void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6027{
6028 drm_i915_private_t *dev_priv = dev->dev_private;
6029 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6030
49b14a5c 6031 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
6032}
6033
6b95a207
KH
6034void intel_prepare_page_flip(struct drm_device *dev, int plane)
6035{
6036 drm_i915_private_t *dev_priv = dev->dev_private;
6037 struct intel_crtc *intel_crtc =
6038 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6039 unsigned long flags;
6040
6041 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 6042 if (intel_crtc->unpin_work) {
4e5359cd
SF
6043 if ((++intel_crtc->unpin_work->pending) > 1)
6044 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
6045 } else {
6046 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6047 }
6b95a207
KH
6048 spin_unlock_irqrestore(&dev->event_lock, flags);
6049}
6050
6051static int intel_crtc_page_flip(struct drm_crtc *crtc,
6052 struct drm_framebuffer *fb,
6053 struct drm_pending_vblank_event *event)
6054{
6055 struct drm_device *dev = crtc->dev;
6056 struct drm_i915_private *dev_priv = dev->dev_private;
6057 struct intel_framebuffer *intel_fb;
05394f39 6058 struct drm_i915_gem_object *obj;
6b95a207
KH
6059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6060 struct intel_unpin_work *work;
be9a3dbf 6061 unsigned long flags, offset;
52e68630 6062 int pipe = intel_crtc->pipe;
20f0cd55 6063 u32 pf, pipesrc;
52e68630 6064 int ret;
6b95a207
KH
6065
6066 work = kzalloc(sizeof *work, GFP_KERNEL);
6067 if (work == NULL)
6068 return -ENOMEM;
6069
6b95a207
KH
6070 work->event = event;
6071 work->dev = crtc->dev;
6072 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 6073 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
6074 INIT_WORK(&work->work, intel_unpin_work_fn);
6075
6076 /* We borrow the event spin lock for protecting unpin_work */
6077 spin_lock_irqsave(&dev->event_lock, flags);
6078 if (intel_crtc->unpin_work) {
6079 spin_unlock_irqrestore(&dev->event_lock, flags);
6080 kfree(work);
468f0b44
CW
6081
6082 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
6083 return -EBUSY;
6084 }
6085 intel_crtc->unpin_work = work;
6086 spin_unlock_irqrestore(&dev->event_lock, flags);
6087
6088 intel_fb = to_intel_framebuffer(fb);
6089 obj = intel_fb->obj;
6090
468f0b44 6091 mutex_lock(&dev->struct_mutex);
1ec14ad3 6092 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
6093 if (ret)
6094 goto cleanup_work;
6b95a207 6095
75dfca80 6096 /* Reference the objects for the scheduled work. */
05394f39
CW
6097 drm_gem_object_reference(&work->old_fb_obj->base);
6098 drm_gem_object_reference(&obj->base);
6b95a207
KH
6099
6100 crtc->fb = fb;
96b099fd
CW
6101
6102 ret = drm_vblank_get(dev, intel_crtc->pipe);
6103 if (ret)
6104 goto cleanup_objs;
6105
c7f9f9a8
CW
6106 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6107 u32 flip_mask;
48b956c5 6108
c7f9f9a8
CW
6109 /* Can't queue multiple flips, so wait for the previous
6110 * one to finish before executing the next.
6111 */
e1f99ce6
CW
6112 ret = BEGIN_LP_RING(2);
6113 if (ret)
6114 goto cleanup_objs;
6115
c7f9f9a8
CW
6116 if (intel_crtc->plane)
6117 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6118 else
6119 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6120 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6121 OUT_RING(MI_NOOP);
6146b3d6
DV
6122 ADVANCE_LP_RING();
6123 }
83f7fd05 6124
e1f99ce6 6125 work->pending_flip_obj = obj;
e1f99ce6 6126
4e5359cd
SF
6127 work->enable_stall_check = true;
6128
be9a3dbf 6129 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 6130 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 6131
e1f99ce6
CW
6132 ret = BEGIN_LP_RING(4);
6133 if (ret)
6134 goto cleanup_objs;
6135
6136 /* Block clients from rendering to the new back buffer until
6137 * the flip occurs and the object is no longer visible.
6138 */
05394f39 6139 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
6140
6141 switch (INTEL_INFO(dev)->gen) {
52e68630 6142 case 2:
1afe3e9d
JB
6143 OUT_RING(MI_DISPLAY_FLIP |
6144 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6145 OUT_RING(fb->pitch);
05394f39 6146 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
6147 OUT_RING(MI_NOOP);
6148 break;
6149
6150 case 3:
1afe3e9d
JB
6151 OUT_RING(MI_DISPLAY_FLIP_I915 |
6152 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6153 OUT_RING(fb->pitch);
05394f39 6154 OUT_RING(obj->gtt_offset + offset);
22fd0fab 6155 OUT_RING(MI_NOOP);
52e68630
CW
6156 break;
6157
6158 case 4:
6159 case 5:
6160 /* i965+ uses the linear or tiled offsets from the
6161 * Display Registers (which do not change across a page-flip)
6162 * so we need only reprogram the base address.
6163 */
69d0b96c
DV
6164 OUT_RING(MI_DISPLAY_FLIP |
6165 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6166 OUT_RING(fb->pitch);
05394f39 6167 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
6168
6169 /* XXX Enabling the panel-fitter across page-flip is so far
6170 * untested on non-native modes, so ignore it for now.
6171 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6172 */
6173 pf = 0;
9db4a9c7 6174 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
52e68630
CW
6175 OUT_RING(pf | pipesrc);
6176 break;
6177
6178 case 6:
6179 OUT_RING(MI_DISPLAY_FLIP |
6180 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
6181 OUT_RING(fb->pitch | obj->tiling_mode);
6182 OUT_RING(obj->gtt_offset);
52e68630 6183
9db4a9c7
JB
6184 pf = I915_READ(PF_CTL(pipe)) & PF_ENABLE;
6185 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
52e68630
CW
6186 OUT_RING(pf | pipesrc);
6187 break;
22fd0fab 6188 }
6b95a207
KH
6189 ADVANCE_LP_RING();
6190
6191 mutex_unlock(&dev->struct_mutex);
6192
e5510fac
JB
6193 trace_i915_flip_request(intel_crtc->plane, obj);
6194
6b95a207 6195 return 0;
96b099fd
CW
6196
6197cleanup_objs:
05394f39
CW
6198 drm_gem_object_unreference(&work->old_fb_obj->base);
6199 drm_gem_object_unreference(&obj->base);
96b099fd
CW
6200cleanup_work:
6201 mutex_unlock(&dev->struct_mutex);
6202
6203 spin_lock_irqsave(&dev->event_lock, flags);
6204 intel_crtc->unpin_work = NULL;
6205 spin_unlock_irqrestore(&dev->event_lock, flags);
6206
6207 kfree(work);
6208
6209 return ret;
6b95a207
KH
6210}
6211
5d1d0cc8
CW
6212static void intel_crtc_reset(struct drm_crtc *crtc)
6213{
6214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6215
6216 /* Reset flags back to the 'unknown' status so that they
6217 * will be correctly set on the initial modeset.
6218 */
5d1d0cc8 6219 intel_crtc->dpms_mode = -1;
5d1d0cc8
CW
6220}
6221
7e7d76c3 6222static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
6223 .dpms = intel_crtc_dpms,
6224 .mode_fixup = intel_crtc_mode_fixup,
6225 .mode_set = intel_crtc_mode_set,
6226 .mode_set_base = intel_pipe_set_base,
81255565 6227 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 6228 .load_lut = intel_crtc_load_lut,
cdd59983 6229 .disable = intel_crtc_disable,
79e53945
JB
6230};
6231
6232static const struct drm_crtc_funcs intel_crtc_funcs = {
5d1d0cc8 6233 .reset = intel_crtc_reset,
79e53945
JB
6234 .cursor_set = intel_crtc_cursor_set,
6235 .cursor_move = intel_crtc_cursor_move,
6236 .gamma_set = intel_crtc_gamma_set,
6237 .set_config = drm_crtc_helper_set_config,
6238 .destroy = intel_crtc_destroy,
6b95a207 6239 .page_flip = intel_crtc_page_flip,
79e53945
JB
6240};
6241
47f1c6c9
CW
6242static void intel_sanitize_modesetting(struct drm_device *dev,
6243 int pipe, int plane)
6244{
6245 struct drm_i915_private *dev_priv = dev->dev_private;
6246 u32 reg, val;
6247
6248 if (HAS_PCH_SPLIT(dev))
6249 return;
6250
6251 /* Who knows what state these registers were left in by the BIOS or
6252 * grub?
6253 *
6254 * If we leave the registers in a conflicting state (e.g. with the
6255 * display plane reading from the other pipe than the one we intend
6256 * to use) then when we attempt to teardown the active mode, we will
6257 * not disable the pipes and planes in the correct order -- leaving
6258 * a plane reading from a disabled pipe and possibly leading to
6259 * undefined behaviour.
6260 */
6261
6262 reg = DSPCNTR(plane);
6263 val = I915_READ(reg);
6264
6265 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6266 return;
6267 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6268 return;
6269
6270 /* This display plane is active and attached to the other CPU pipe. */
6271 pipe = !pipe;
6272
6273 /* Disable the plane and wait for it to stop reading from the pipe. */
b24e7179
JB
6274 intel_disable_plane(dev_priv, plane, pipe);
6275 intel_disable_pipe(dev_priv, pipe);
47f1c6c9 6276}
79e53945 6277
b358d0a6 6278static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 6279{
22fd0fab 6280 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
6281 struct intel_crtc *intel_crtc;
6282 int i;
6283
6284 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6285 if (intel_crtc == NULL)
6286 return;
6287
6288 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6289
6290 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
6291 for (i = 0; i < 256; i++) {
6292 intel_crtc->lut_r[i] = i;
6293 intel_crtc->lut_g[i] = i;
6294 intel_crtc->lut_b[i] = i;
6295 }
6296
80824003
JB
6297 /* Swap pipes & planes for FBC on pre-965 */
6298 intel_crtc->pipe = pipe;
6299 intel_crtc->plane = pipe;
e2e767ab 6300 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 6301 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 6302 intel_crtc->plane = !pipe;
80824003
JB
6303 }
6304
22fd0fab
JB
6305 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6306 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6307 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6308 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6309
5d1d0cc8 6310 intel_crtc_reset(&intel_crtc->base);
04dbff52 6311 intel_crtc->active = true; /* force the pipe off on setup_init_config */
7e7d76c3
JB
6312
6313 if (HAS_PCH_SPLIT(dev)) {
6314 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6315 intel_helper_funcs.commit = ironlake_crtc_commit;
6316 } else {
6317 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6318 intel_helper_funcs.commit = i9xx_crtc_commit;
6319 }
6320
79e53945
JB
6321 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6322
652c393a
JB
6323 intel_crtc->busy = false;
6324
6325 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6326 (unsigned long)intel_crtc);
47f1c6c9
CW
6327
6328 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
6329}
6330
08d7b3d1 6331int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 6332 struct drm_file *file)
08d7b3d1
CW
6333{
6334 drm_i915_private_t *dev_priv = dev->dev_private;
6335 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
6336 struct drm_mode_object *drmmode_obj;
6337 struct intel_crtc *crtc;
08d7b3d1
CW
6338
6339 if (!dev_priv) {
6340 DRM_ERROR("called with no initialization\n");
6341 return -EINVAL;
6342 }
6343
c05422d5
DV
6344 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6345 DRM_MODE_OBJECT_CRTC);
08d7b3d1 6346
c05422d5 6347 if (!drmmode_obj) {
08d7b3d1
CW
6348 DRM_ERROR("no such CRTC id\n");
6349 return -EINVAL;
6350 }
6351
c05422d5
DV
6352 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6353 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 6354
c05422d5 6355 return 0;
08d7b3d1
CW
6356}
6357
c5e4df33 6358static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 6359{
4ef69c7a 6360 struct intel_encoder *encoder;
79e53945 6361 int index_mask = 0;
79e53945
JB
6362 int entry = 0;
6363
4ef69c7a
CW
6364 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6365 if (type_mask & encoder->clone_mask)
79e53945
JB
6366 index_mask |= (1 << entry);
6367 entry++;
6368 }
4ef69c7a 6369
79e53945
JB
6370 return index_mask;
6371}
6372
4d302442
CW
6373static bool has_edp_a(struct drm_device *dev)
6374{
6375 struct drm_i915_private *dev_priv = dev->dev_private;
6376
6377 if (!IS_MOBILE(dev))
6378 return false;
6379
6380 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6381 return false;
6382
6383 if (IS_GEN5(dev) &&
6384 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6385 return false;
6386
6387 return true;
6388}
6389
79e53945
JB
6390static void intel_setup_outputs(struct drm_device *dev)
6391{
725e30ad 6392 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 6393 struct intel_encoder *encoder;
cb0953d7 6394 bool dpd_is_edp = false;
c5d1b51d 6395 bool has_lvds = false;
79e53945 6396
541998a1 6397 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
6398 has_lvds = intel_lvds_init(dev);
6399 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6400 /* disable the panel fitter on everything but LVDS */
6401 I915_WRITE(PFIT_CONTROL, 0);
6402 }
79e53945 6403
bad720ff 6404 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 6405 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 6406
4d302442 6407 if (has_edp_a(dev))
32f9d658
ZW
6408 intel_dp_init(dev, DP_A);
6409
cb0953d7
AJ
6410 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6411 intel_dp_init(dev, PCH_DP_D);
6412 }
6413
6414 intel_crt_init(dev);
6415
6416 if (HAS_PCH_SPLIT(dev)) {
6417 int found;
6418
30ad48b7 6419 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
6420 /* PCH SDVOB multiplex with HDMIB */
6421 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
6422 if (!found)
6423 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
6424 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6425 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
6426 }
6427
6428 if (I915_READ(HDMIC) & PORT_DETECTED)
6429 intel_hdmi_init(dev, HDMIC);
6430
6431 if (I915_READ(HDMID) & PORT_DETECTED)
6432 intel_hdmi_init(dev, HDMID);
6433
5eb08b69
ZW
6434 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6435 intel_dp_init(dev, PCH_DP_C);
6436
cb0953d7 6437 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
6438 intel_dp_init(dev, PCH_DP_D);
6439
103a196f 6440 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 6441 bool found = false;
7d57382e 6442
725e30ad 6443 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 6444 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 6445 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
6446 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6447 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 6448 intel_hdmi_init(dev, SDVOB);
b01f2c3a 6449 }
27185ae1 6450
b01f2c3a
JB
6451 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6452 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 6453 intel_dp_init(dev, DP_B);
b01f2c3a 6454 }
725e30ad 6455 }
13520b05
KH
6456
6457 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 6458
b01f2c3a
JB
6459 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6460 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 6461 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 6462 }
27185ae1
ML
6463
6464 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6465
b01f2c3a
JB
6466 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6467 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 6468 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
6469 }
6470 if (SUPPORTS_INTEGRATED_DP(dev)) {
6471 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 6472 intel_dp_init(dev, DP_C);
b01f2c3a 6473 }
725e30ad 6474 }
27185ae1 6475
b01f2c3a
JB
6476 if (SUPPORTS_INTEGRATED_DP(dev) &&
6477 (I915_READ(DP_D) & DP_DETECTED)) {
6478 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 6479 intel_dp_init(dev, DP_D);
b01f2c3a 6480 }
bad720ff 6481 } else if (IS_GEN2(dev))
79e53945
JB
6482 intel_dvo_init(dev);
6483
103a196f 6484 if (SUPPORTS_TV(dev))
79e53945
JB
6485 intel_tv_init(dev);
6486
4ef69c7a
CW
6487 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6488 encoder->base.possible_crtcs = encoder->crtc_mask;
6489 encoder->base.possible_clones =
6490 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 6491 }
47356eb6
CW
6492
6493 intel_panel_setup_backlight(dev);
79e53945
JB
6494}
6495
6496static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6497{
6498 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
6499
6500 drm_framebuffer_cleanup(fb);
05394f39 6501 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
6502
6503 kfree(intel_fb);
6504}
6505
6506static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 6507 struct drm_file *file,
79e53945
JB
6508 unsigned int *handle)
6509{
6510 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 6511 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 6512
05394f39 6513 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
6514}
6515
6516static const struct drm_framebuffer_funcs intel_fb_funcs = {
6517 .destroy = intel_user_framebuffer_destroy,
6518 .create_handle = intel_user_framebuffer_create_handle,
6519};
6520
38651674
DA
6521int intel_framebuffer_init(struct drm_device *dev,
6522 struct intel_framebuffer *intel_fb,
6523 struct drm_mode_fb_cmd *mode_cmd,
05394f39 6524 struct drm_i915_gem_object *obj)
79e53945 6525{
79e53945
JB
6526 int ret;
6527
05394f39 6528 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
6529 return -EINVAL;
6530
6531 if (mode_cmd->pitch & 63)
6532 return -EINVAL;
6533
6534 switch (mode_cmd->bpp) {
6535 case 8:
6536 case 16:
6537 case 24:
6538 case 32:
6539 break;
6540 default:
6541 return -EINVAL;
6542 }
6543
79e53945
JB
6544 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6545 if (ret) {
6546 DRM_ERROR("framebuffer init failed %d\n", ret);
6547 return ret;
6548 }
6549
6550 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 6551 intel_fb->obj = obj;
79e53945
JB
6552 return 0;
6553}
6554
79e53945
JB
6555static struct drm_framebuffer *
6556intel_user_framebuffer_create(struct drm_device *dev,
6557 struct drm_file *filp,
6558 struct drm_mode_fb_cmd *mode_cmd)
6559{
05394f39 6560 struct drm_i915_gem_object *obj;
38651674 6561 struct intel_framebuffer *intel_fb;
79e53945
JB
6562 int ret;
6563
05394f39 6564 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 6565 if (!obj)
cce13ff7 6566 return ERR_PTR(-ENOENT);
79e53945 6567
38651674
DA
6568 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6569 if (!intel_fb)
cce13ff7 6570 return ERR_PTR(-ENOMEM);
38651674 6571
05394f39 6572 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 6573 if (ret) {
05394f39 6574 drm_gem_object_unreference_unlocked(&obj->base);
38651674 6575 kfree(intel_fb);
cce13ff7 6576 return ERR_PTR(ret);
79e53945
JB
6577 }
6578
38651674 6579 return &intel_fb->base;
79e53945
JB
6580}
6581
79e53945 6582static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 6583 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 6584 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
6585};
6586
05394f39 6587static struct drm_i915_gem_object *
aa40d6bb 6588intel_alloc_context_page(struct drm_device *dev)
9ea8d059 6589{
05394f39 6590 struct drm_i915_gem_object *ctx;
9ea8d059
CW
6591 int ret;
6592
aa40d6bb
ZN
6593 ctx = i915_gem_alloc_object(dev, 4096);
6594 if (!ctx) {
9ea8d059
CW
6595 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6596 return NULL;
6597 }
6598
6599 mutex_lock(&dev->struct_mutex);
75e9e915 6600 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
6601 if (ret) {
6602 DRM_ERROR("failed to pin power context: %d\n", ret);
6603 goto err_unref;
6604 }
6605
aa40d6bb 6606 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
6607 if (ret) {
6608 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6609 goto err_unpin;
6610 }
6611 mutex_unlock(&dev->struct_mutex);
6612
aa40d6bb 6613 return ctx;
9ea8d059
CW
6614
6615err_unpin:
aa40d6bb 6616 i915_gem_object_unpin(ctx);
9ea8d059 6617err_unref:
05394f39 6618 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
6619 mutex_unlock(&dev->struct_mutex);
6620 return NULL;
6621}
6622
7648fa99
JB
6623bool ironlake_set_drps(struct drm_device *dev, u8 val)
6624{
6625 struct drm_i915_private *dev_priv = dev->dev_private;
6626 u16 rgvswctl;
6627
6628 rgvswctl = I915_READ16(MEMSWCTL);
6629 if (rgvswctl & MEMCTL_CMD_STS) {
6630 DRM_DEBUG("gpu busy, RCS change rejected\n");
6631 return false; /* still busy with another command */
6632 }
6633
6634 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6635 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6636 I915_WRITE16(MEMSWCTL, rgvswctl);
6637 POSTING_READ16(MEMSWCTL);
6638
6639 rgvswctl |= MEMCTL_CMD_STS;
6640 I915_WRITE16(MEMSWCTL, rgvswctl);
6641
6642 return true;
6643}
6644
f97108d1
JB
6645void ironlake_enable_drps(struct drm_device *dev)
6646{
6647 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6648 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 6649 u8 fmax, fmin, fstart, vstart;
f97108d1 6650
ea056c14
JB
6651 /* Enable temp reporting */
6652 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6653 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6654
f97108d1
JB
6655 /* 100ms RC evaluation intervals */
6656 I915_WRITE(RCUPEI, 100000);
6657 I915_WRITE(RCDNEI, 100000);
6658
6659 /* Set max/min thresholds to 90ms and 80ms respectively */
6660 I915_WRITE(RCBMAXAVG, 90000);
6661 I915_WRITE(RCBMINAVG, 80000);
6662
6663 I915_WRITE(MEMIHYST, 1);
6664
6665 /* Set up min, max, and cur for interrupt handling */
6666 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6667 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6668 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6669 MEMMODE_FSTART_SHIFT;
7648fa99 6670
f97108d1
JB
6671 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6672 PXVFREQ_PX_SHIFT;
6673
80dbf4b7 6674 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
6675 dev_priv->fstart = fstart;
6676
80dbf4b7 6677 dev_priv->max_delay = fstart;
f97108d1
JB
6678 dev_priv->min_delay = fmin;
6679 dev_priv->cur_delay = fstart;
6680
80dbf4b7
JB
6681 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6682 fmax, fmin, fstart);
7648fa99 6683
f97108d1
JB
6684 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6685
6686 /*
6687 * Interrupts will be enabled in ironlake_irq_postinstall
6688 */
6689
6690 I915_WRITE(VIDSTART, vstart);
6691 POSTING_READ(VIDSTART);
6692
6693 rgvmodectl |= MEMMODE_SWMODE_EN;
6694 I915_WRITE(MEMMODECTL, rgvmodectl);
6695
481b6af3 6696 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6697 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6698 msleep(1);
6699
7648fa99 6700 ironlake_set_drps(dev, fstart);
f97108d1 6701
7648fa99
JB
6702 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6703 I915_READ(0x112e0);
6704 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6705 dev_priv->last_count2 = I915_READ(0x112f4);
6706 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6707}
6708
6709void ironlake_disable_drps(struct drm_device *dev)
6710{
6711 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6712 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6713
6714 /* Ack interrupts, disable EFC interrupt */
6715 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6716 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6717 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6718 I915_WRITE(DEIIR, DE_PCU_EVENT);
6719 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6720
6721 /* Go back to the starting frequency */
7648fa99 6722 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6723 msleep(1);
6724 rgvswctl |= MEMCTL_CMD_STS;
6725 I915_WRITE(MEMSWCTL, rgvswctl);
6726 msleep(1);
6727
6728}
6729
3b8d8d91
JB
6730void gen6_set_rps(struct drm_device *dev, u8 val)
6731{
6732 struct drm_i915_private *dev_priv = dev->dev_private;
6733 u32 swreq;
6734
6735 swreq = (val & 0x3ff) << 25;
6736 I915_WRITE(GEN6_RPNSWREQ, swreq);
6737}
6738
6739void gen6_disable_rps(struct drm_device *dev)
6740{
6741 struct drm_i915_private *dev_priv = dev->dev_private;
6742
6743 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6744 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6745 I915_WRITE(GEN6_PMIER, 0);
6746 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6747}
6748
7648fa99
JB
6749static unsigned long intel_pxfreq(u32 vidfreq)
6750{
6751 unsigned long freq;
6752 int div = (vidfreq & 0x3f0000) >> 16;
6753 int post = (vidfreq & 0x3000) >> 12;
6754 int pre = (vidfreq & 0x7);
6755
6756 if (!pre)
6757 return 0;
6758
6759 freq = ((div * 133333) / ((1<<post) * pre));
6760
6761 return freq;
6762}
6763
6764void intel_init_emon(struct drm_device *dev)
6765{
6766 struct drm_i915_private *dev_priv = dev->dev_private;
6767 u32 lcfuse;
6768 u8 pxw[16];
6769 int i;
6770
6771 /* Disable to program */
6772 I915_WRITE(ECR, 0);
6773 POSTING_READ(ECR);
6774
6775 /* Program energy weights for various events */
6776 I915_WRITE(SDEW, 0x15040d00);
6777 I915_WRITE(CSIEW0, 0x007f0000);
6778 I915_WRITE(CSIEW1, 0x1e220004);
6779 I915_WRITE(CSIEW2, 0x04000004);
6780
6781 for (i = 0; i < 5; i++)
6782 I915_WRITE(PEW + (i * 4), 0);
6783 for (i = 0; i < 3; i++)
6784 I915_WRITE(DEW + (i * 4), 0);
6785
6786 /* Program P-state weights to account for frequency power adjustment */
6787 for (i = 0; i < 16; i++) {
6788 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6789 unsigned long freq = intel_pxfreq(pxvidfreq);
6790 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6791 PXVFREQ_PX_SHIFT;
6792 unsigned long val;
6793
6794 val = vid * vid;
6795 val *= (freq / 1000);
6796 val *= 255;
6797 val /= (127*127*900);
6798 if (val > 0xff)
6799 DRM_ERROR("bad pxval: %ld\n", val);
6800 pxw[i] = val;
6801 }
6802 /* Render standby states get 0 weight */
6803 pxw[14] = 0;
6804 pxw[15] = 0;
6805
6806 for (i = 0; i < 4; i++) {
6807 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6808 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6809 I915_WRITE(PXW + (i * 4), val);
6810 }
6811
6812 /* Adjust magic regs to magic values (more experimental results) */
6813 I915_WRITE(OGW0, 0);
6814 I915_WRITE(OGW1, 0);
6815 I915_WRITE(EG0, 0x00007f00);
6816 I915_WRITE(EG1, 0x0000000e);
6817 I915_WRITE(EG2, 0x000e0000);
6818 I915_WRITE(EG3, 0x68000300);
6819 I915_WRITE(EG4, 0x42000000);
6820 I915_WRITE(EG5, 0x00140031);
6821 I915_WRITE(EG6, 0);
6822 I915_WRITE(EG7, 0);
6823
6824 for (i = 0; i < 8; i++)
6825 I915_WRITE(PXWL + (i * 4), 0);
6826
6827 /* Enable PMON + select events */
6828 I915_WRITE(ECR, 0x80000019);
6829
6830 lcfuse = I915_READ(LCFUSE02);
6831
6832 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6833}
6834
3b8d8d91 6835void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6836{
a6044e23
JB
6837 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6838 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6839 u32 pcu_mbox;
6840 int cur_freq, min_freq, max_freq;
8fd26859
CW
6841 int i;
6842
6843 /* Here begins a magic sequence of register writes to enable
6844 * auto-downclocking.
6845 *
6846 * Perhaps there might be some value in exposing these to
6847 * userspace...
6848 */
6849 I915_WRITE(GEN6_RC_STATE, 0);
6850 __gen6_force_wake_get(dev_priv);
6851
3b8d8d91 6852 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6853 I915_WRITE(GEN6_RC_CONTROL, 0);
6854
6855 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6856 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6857 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6858 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6859 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6860
6861 for (i = 0; i < I915_NUM_RINGS; i++)
6862 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6863
6864 I915_WRITE(GEN6_RC_SLEEP, 0);
6865 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6866 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6867 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6868 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6869
6870 I915_WRITE(GEN6_RC_CONTROL,
6871 GEN6_RC_CTL_RC6p_ENABLE |
6872 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6873 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6874 GEN6_RC_CTL_HW_ENABLE);
6875
3b8d8d91 6876 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6877 GEN6_FREQUENCY(10) |
6878 GEN6_OFFSET(0) |
6879 GEN6_AGGRESSIVE_TURBO);
6880 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6881 GEN6_FREQUENCY(12));
6882
6883 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6884 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6885 18 << 24 |
6886 6 << 16);
ccab5c82
JB
6887 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6888 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
8fd26859 6889 I915_WRITE(GEN6_RP_UP_EI, 100000);
ccab5c82 6890 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
8fd26859
CW
6891 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6892 I915_WRITE(GEN6_RP_CONTROL,
6893 GEN6_RP_MEDIA_TURBO |
6894 GEN6_RP_USE_NORMAL_FREQ |
6895 GEN6_RP_MEDIA_IS_GFX |
6896 GEN6_RP_ENABLE |
ccab5c82
JB
6897 GEN6_RP_UP_BUSY_AVG |
6898 GEN6_RP_DOWN_IDLE_CONT);
8fd26859
CW
6899
6900 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6901 500))
6902 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6903
6904 I915_WRITE(GEN6_PCODE_DATA, 0);
6905 I915_WRITE(GEN6_PCODE_MAILBOX,
6906 GEN6_PCODE_READY |
6907 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6908 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6909 500))
6910 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6911
a6044e23
JB
6912 min_freq = (rp_state_cap & 0xff0000) >> 16;
6913 max_freq = rp_state_cap & 0xff;
6914 cur_freq = (gt_perf_status & 0xff00) >> 8;
6915
6916 /* Check for overclock support */
6917 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6918 500))
6919 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6920 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6921 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6922 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6923 500))
6924 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6925 if (pcu_mbox & (1<<31)) { /* OC supported */
6926 max_freq = pcu_mbox & 0xff;
6927 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6928 }
6929
6930 /* In units of 100MHz */
6931 dev_priv->max_delay = max_freq;
6932 dev_priv->min_delay = min_freq;
6933 dev_priv->cur_delay = cur_freq;
6934
8fd26859
CW
6935 /* requires MSI enabled */
6936 I915_WRITE(GEN6_PMIER,
6937 GEN6_PM_MBOX_EVENT |
6938 GEN6_PM_THERMAL_EVENT |
6939 GEN6_PM_RP_DOWN_TIMEOUT |
6940 GEN6_PM_RP_UP_THRESHOLD |
6941 GEN6_PM_RP_DOWN_THRESHOLD |
6942 GEN6_PM_RP_UP_EI_EXPIRED |
6943 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6944 I915_WRITE(GEN6_PMIMR, 0);
6945 /* enable all PM interrupts */
6946 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6947
6948 __gen6_force_wake_put(dev_priv);
6949}
6950
0cdab21f 6951void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6952{
6953 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 6954 int pipe;
652c393a
JB
6955
6956 /*
6957 * Disable clock gating reported to work incorrectly according to the
6958 * specs, but enable as much else as we can.
6959 */
bad720ff 6960 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6961 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6962
f00a3ddf 6963 if (IS_GEN5(dev)) {
8956c8bb 6964 /* Required for FBC */
1ffa325b
JB
6965 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6966 DPFCRUNIT_CLOCK_GATE_DISABLE |
6967 DPFDUNIT_CLOCK_GATE_DISABLE;
8956c8bb
EA
6968 /* Required for CxSR */
6969 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6970
6971 I915_WRITE(PCH_3DCGDIS0,
6972 MARIUNIT_CLOCK_GATE_DISABLE |
6973 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6974 I915_WRITE(PCH_3DCGDIS1,
6975 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6976 }
6977
6978 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6979
382b0936
JB
6980 /*
6981 * On Ibex Peak and Cougar Point, we need to disable clock
6982 * gating for the panel power sequencer or it will fail to
6983 * start up when no ports are active.
6984 */
6985 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6986
7f8a8569
ZW
6987 /*
6988 * According to the spec the following bits should be set in
6989 * order to enable memory self-refresh
6990 * The bit 22/21 of 0x42004
6991 * The bit 5 of 0x42020
6992 * The bit 15 of 0x45000
6993 */
f00a3ddf 6994 if (IS_GEN5(dev)) {
7f8a8569
ZW
6995 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6996 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6997 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6998 I915_WRITE(ILK_DSPCLK_GATE,
6999 (I915_READ(ILK_DSPCLK_GATE) |
7000 ILK_DPARB_CLK_GATE));
7001 I915_WRITE(DISP_ARB_CTL,
7002 (I915_READ(DISP_ARB_CTL) |
7003 DISP_FBC_WM_DIS));
1398261a
YL
7004 I915_WRITE(WM3_LP_ILK, 0);
7005 I915_WRITE(WM2_LP_ILK, 0);
7006 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 7007 }
b52eb4dc
ZY
7008 /*
7009 * Based on the document from hardware guys the following bits
7010 * should be set unconditionally in order to enable FBC.
7011 * The bit 22 of 0x42000
7012 * The bit 22 of 0x42004
7013 * The bit 7,8,9 of 0x42020.
7014 */
7015 if (IS_IRONLAKE_M(dev)) {
7016 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7017 I915_READ(ILK_DISPLAY_CHICKEN1) |
7018 ILK_FBCQ_DIS);
7019 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7020 I915_READ(ILK_DISPLAY_CHICKEN2) |
7021 ILK_DPARB_GATE);
7022 I915_WRITE(ILK_DSPCLK_GATE,
7023 I915_READ(ILK_DSPCLK_GATE) |
7024 ILK_DPFC_DIS1 |
7025 ILK_DPFC_DIS2 |
7026 ILK_CLK_FBC);
7027 }
de6e2eaf 7028
67e92af0
EA
7029 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7030 I915_READ(ILK_DISPLAY_CHICKEN2) |
7031 ILK_ELPIN_409_SELECT);
7032
de6e2eaf
EA
7033 if (IS_GEN5(dev)) {
7034 I915_WRITE(_3D_CHICKEN2,
7035 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7036 _3D_CHICKEN2_WM_READ_PIPELINED);
7037 }
8fd26859 7038
1398261a
YL
7039 if (IS_GEN6(dev)) {
7040 I915_WRITE(WM3_LP_ILK, 0);
7041 I915_WRITE(WM2_LP_ILK, 0);
7042 I915_WRITE(WM1_LP_ILK, 0);
7043
7044 /*
7045 * According to the spec the following bits should be
7046 * set in order to enable memory self-refresh and fbc:
7047 * The bit21 and bit22 of 0x42000
7048 * The bit21 and bit22 of 0x42004
7049 * The bit5 and bit7 of 0x42020
7050 * The bit14 of 0x70180
7051 * The bit14 of 0x71180
7052 */
7053 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7054 I915_READ(ILK_DISPLAY_CHICKEN1) |
7055 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7056 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7057 I915_READ(ILK_DISPLAY_CHICKEN2) |
7058 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7059 I915_WRITE(ILK_DSPCLK_GATE,
7060 I915_READ(ILK_DSPCLK_GATE) |
7061 ILK_DPARB_CLK_GATE |
7062 ILK_DPFD_CLK_GATE);
7063
9db4a9c7
JB
7064 for_each_pipe(pipe)
7065 I915_WRITE(DSPCNTR(pipe),
7066 I915_READ(DSPCNTR(pipe)) |
7067 DISPPLANE_TRICKLE_FEED_DISABLE);
1398261a 7068 }
c03342fa 7069 } else if (IS_G4X(dev)) {
652c393a
JB
7070 uint32_t dspclk_gate;
7071 I915_WRITE(RENCLK_GATE_D1, 0);
7072 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7073 GS_UNIT_CLOCK_GATE_DISABLE |
7074 CL_UNIT_CLOCK_GATE_DISABLE);
7075 I915_WRITE(RAMCLK_GATE_D, 0);
7076 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7077 OVRUNIT_CLOCK_GATE_DISABLE |
7078 OVCUNIT_CLOCK_GATE_DISABLE;
7079 if (IS_GM45(dev))
7080 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7081 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 7082 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
7083 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7084 I915_WRITE(RENCLK_GATE_D2, 0);
7085 I915_WRITE(DSPCLK_GATE_D, 0);
7086 I915_WRITE(RAMCLK_GATE_D, 0);
7087 I915_WRITE16(DEUC, 0);
a6c45cf0 7088 } else if (IS_BROADWATER(dev)) {
652c393a
JB
7089 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7090 I965_RCC_CLOCK_GATE_DISABLE |
7091 I965_RCPB_CLOCK_GATE_DISABLE |
7092 I965_ISC_CLOCK_GATE_DISABLE |
7093 I965_FBC_CLOCK_GATE_DISABLE);
7094 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 7095 } else if (IS_GEN3(dev)) {
652c393a
JB
7096 u32 dstate = I915_READ(D_STATE);
7097
7098 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7099 DSTATE_DOT_CLOCK_GATING;
7100 I915_WRITE(D_STATE, dstate);
f0f8a9ce 7101 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
7102 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7103 } else if (IS_I830(dev)) {
7104 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7105 }
7106}
7107
ac668088 7108static void ironlake_teardown_rc6(struct drm_device *dev)
0cdab21f
CW
7109{
7110 struct drm_i915_private *dev_priv = dev->dev_private;
7111
7112 if (dev_priv->renderctx) {
ac668088
CW
7113 i915_gem_object_unpin(dev_priv->renderctx);
7114 drm_gem_object_unreference(&dev_priv->renderctx->base);
0cdab21f
CW
7115 dev_priv->renderctx = NULL;
7116 }
7117
7118 if (dev_priv->pwrctx) {
ac668088
CW
7119 i915_gem_object_unpin(dev_priv->pwrctx);
7120 drm_gem_object_unreference(&dev_priv->pwrctx->base);
7121 dev_priv->pwrctx = NULL;
7122 }
7123}
7124
7125static void ironlake_disable_rc6(struct drm_device *dev)
7126{
7127 struct drm_i915_private *dev_priv = dev->dev_private;
7128
7129 if (I915_READ(PWRCTXA)) {
7130 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7131 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7132 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7133 50);
0cdab21f
CW
7134
7135 I915_WRITE(PWRCTXA, 0);
7136 POSTING_READ(PWRCTXA);
7137
ac668088
CW
7138 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7139 POSTING_READ(RSTDBYCTL);
0cdab21f 7140 }
ac668088
CW
7141
7142 ironlake_disable_rc6(dev);
0cdab21f
CW
7143}
7144
ac668088 7145static int ironlake_setup_rc6(struct drm_device *dev)
d5bb081b
JB
7146{
7147 struct drm_i915_private *dev_priv = dev->dev_private;
7148
ac668088
CW
7149 if (dev_priv->renderctx == NULL)
7150 dev_priv->renderctx = intel_alloc_context_page(dev);
7151 if (!dev_priv->renderctx)
7152 return -ENOMEM;
7153
7154 if (dev_priv->pwrctx == NULL)
7155 dev_priv->pwrctx = intel_alloc_context_page(dev);
7156 if (!dev_priv->pwrctx) {
7157 ironlake_teardown_rc6(dev);
7158 return -ENOMEM;
7159 }
7160
7161 return 0;
d5bb081b
JB
7162}
7163
7164void ironlake_enable_rc6(struct drm_device *dev)
7165{
7166 struct drm_i915_private *dev_priv = dev->dev_private;
7167 int ret;
7168
ac668088
CW
7169 /* rc6 disabled by default due to repeated reports of hanging during
7170 * boot and resume.
7171 */
7172 if (!i915_enable_rc6)
7173 return;
7174
7175 ret = ironlake_setup_rc6(dev);
7176 if (ret)
7177 return;
7178
d5bb081b
JB
7179 /*
7180 * GPU can automatically power down the render unit if given a page
7181 * to save state.
7182 */
7183 ret = BEGIN_LP_RING(6);
7184 if (ret) {
ac668088 7185 ironlake_teardown_rc6(dev);
d5bb081b
JB
7186 return;
7187 }
ac668088 7188
d5bb081b
JB
7189 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7190 OUT_RING(MI_SET_CONTEXT);
7191 OUT_RING(dev_priv->renderctx->gtt_offset |
7192 MI_MM_SPACE_GTT |
7193 MI_SAVE_EXT_STATE_EN |
7194 MI_RESTORE_EXT_STATE_EN |
7195 MI_RESTORE_INHIBIT);
7196 OUT_RING(MI_SUSPEND_FLUSH);
7197 OUT_RING(MI_NOOP);
7198 OUT_RING(MI_FLUSH);
7199 ADVANCE_LP_RING();
7200
7201 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7202 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7203}
7204
ac668088 7205
e70236a8
JB
7206/* Set up chip specific display functions */
7207static void intel_init_display(struct drm_device *dev)
7208{
7209 struct drm_i915_private *dev_priv = dev->dev_private;
7210
7211 /* We always want a DPMS function */
bad720ff 7212 if (HAS_PCH_SPLIT(dev))
f2b115e6 7213 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
7214 else
7215 dev_priv->display.dpms = i9xx_crtc_dpms;
7216
ee5382ae 7217 if (I915_HAS_FBC(dev)) {
9c04f015 7218 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
7219 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7220 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7221 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7222 } else if (IS_GM45(dev)) {
74dff282
JB
7223 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7224 dev_priv->display.enable_fbc = g4x_enable_fbc;
7225 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 7226 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
7227 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7228 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7229 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7230 }
74dff282 7231 /* 855GM needs testing */
e70236a8
JB
7232 }
7233
7234 /* Returns the core display clock speed */
f2b115e6 7235 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
7236 dev_priv->display.get_display_clock_speed =
7237 i945_get_display_clock_speed;
7238 else if (IS_I915G(dev))
7239 dev_priv->display.get_display_clock_speed =
7240 i915_get_display_clock_speed;
f2b115e6 7241 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
7242 dev_priv->display.get_display_clock_speed =
7243 i9xx_misc_get_display_clock_speed;
7244 else if (IS_I915GM(dev))
7245 dev_priv->display.get_display_clock_speed =
7246 i915gm_get_display_clock_speed;
7247 else if (IS_I865G(dev))
7248 dev_priv->display.get_display_clock_speed =
7249 i865_get_display_clock_speed;
f0f8a9ce 7250 else if (IS_I85X(dev))
e70236a8
JB
7251 dev_priv->display.get_display_clock_speed =
7252 i855_get_display_clock_speed;
7253 else /* 852, 830 */
7254 dev_priv->display.get_display_clock_speed =
7255 i830_get_display_clock_speed;
7256
7257 /* For FIFO watermark updates */
7f8a8569 7258 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 7259 if (IS_GEN5(dev)) {
7f8a8569
ZW
7260 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7261 dev_priv->display.update_wm = ironlake_update_wm;
7262 else {
7263 DRM_DEBUG_KMS("Failed to get proper latency. "
7264 "Disable CxSR\n");
7265 dev_priv->display.update_wm = NULL;
1398261a
YL
7266 }
7267 } else if (IS_GEN6(dev)) {
7268 if (SNB_READ_WM0_LATENCY()) {
7269 dev_priv->display.update_wm = sandybridge_update_wm;
7270 } else {
7271 DRM_DEBUG_KMS("Failed to read display plane latency. "
7272 "Disable CxSR\n");
7273 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
7274 }
7275 } else
7276 dev_priv->display.update_wm = NULL;
7277 } else if (IS_PINEVIEW(dev)) {
d4294342 7278 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 7279 dev_priv->is_ddr3,
d4294342
ZY
7280 dev_priv->fsb_freq,
7281 dev_priv->mem_freq)) {
7282 DRM_INFO("failed to find known CxSR latency "
95534263 7283 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 7284 "disabling CxSR\n",
95534263 7285 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
7286 dev_priv->fsb_freq, dev_priv->mem_freq);
7287 /* Disable CxSR and never update its watermark again */
7288 pineview_disable_cxsr(dev);
7289 dev_priv->display.update_wm = NULL;
7290 } else
7291 dev_priv->display.update_wm = pineview_update_wm;
7292 } else if (IS_G4X(dev))
e70236a8 7293 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 7294 else if (IS_GEN4(dev))
e70236a8 7295 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 7296 else if (IS_GEN3(dev)) {
e70236a8
JB
7297 dev_priv->display.update_wm = i9xx_update_wm;
7298 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
7299 } else if (IS_I85X(dev)) {
7300 dev_priv->display.update_wm = i9xx_update_wm;
7301 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 7302 } else {
8f4695ed
AJ
7303 dev_priv->display.update_wm = i830_update_wm;
7304 if (IS_845G(dev))
e70236a8
JB
7305 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7306 else
7307 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
7308 }
7309}
7310
b690e96c
JB
7311/*
7312 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7313 * resume, or other times. This quirk makes sure that's the case for
7314 * affected systems.
7315 */
7316static void quirk_pipea_force (struct drm_device *dev)
7317{
7318 struct drm_i915_private *dev_priv = dev->dev_private;
7319
7320 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7321 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7322}
7323
7324struct intel_quirk {
7325 int device;
7326 int subsystem_vendor;
7327 int subsystem_device;
7328 void (*hook)(struct drm_device *dev);
7329};
7330
7331struct intel_quirk intel_quirks[] = {
7332 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7333 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7334 /* HP Mini needs pipe A force quirk (LP: #322104) */
7335 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7336
7337 /* Thinkpad R31 needs pipe A force quirk */
7338 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7339 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7340 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7341
7342 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7343 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7344 /* ThinkPad X40 needs pipe A force quirk */
7345
7346 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7347 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7348
7349 /* 855 & before need to leave pipe A & dpll A up */
7350 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7351 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7352};
7353
7354static void intel_init_quirks(struct drm_device *dev)
7355{
7356 struct pci_dev *d = dev->pdev;
7357 int i;
7358
7359 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7360 struct intel_quirk *q = &intel_quirks[i];
7361
7362 if (d->device == q->device &&
7363 (d->subsystem_vendor == q->subsystem_vendor ||
7364 q->subsystem_vendor == PCI_ANY_ID) &&
7365 (d->subsystem_device == q->subsystem_device ||
7366 q->subsystem_device == PCI_ANY_ID))
7367 q->hook(dev);
7368 }
7369}
7370
9cce37f4
JB
7371/* Disable the VGA plane that we never use */
7372static void i915_disable_vga(struct drm_device *dev)
7373{
7374 struct drm_i915_private *dev_priv = dev->dev_private;
7375 u8 sr1;
7376 u32 vga_reg;
7377
7378 if (HAS_PCH_SPLIT(dev))
7379 vga_reg = CPU_VGACNTRL;
7380 else
7381 vga_reg = VGACNTRL;
7382
7383 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7384 outb(1, VGA_SR_INDEX);
7385 sr1 = inb(VGA_SR_DATA);
7386 outb(sr1 | 1<<5, VGA_SR_DATA);
7387 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7388 udelay(300);
7389
7390 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7391 POSTING_READ(vga_reg);
7392}
7393
79e53945
JB
7394void intel_modeset_init(struct drm_device *dev)
7395{
652c393a 7396 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
7397 int i;
7398
7399 drm_mode_config_init(dev);
7400
7401 dev->mode_config.min_width = 0;
7402 dev->mode_config.min_height = 0;
7403
7404 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7405
b690e96c
JB
7406 intel_init_quirks(dev);
7407
e70236a8
JB
7408 intel_init_display(dev);
7409
a6c45cf0
CW
7410 if (IS_GEN2(dev)) {
7411 dev->mode_config.max_width = 2048;
7412 dev->mode_config.max_height = 2048;
7413 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
7414 dev->mode_config.max_width = 4096;
7415 dev->mode_config.max_height = 4096;
79e53945 7416 } else {
a6c45cf0
CW
7417 dev->mode_config.max_width = 8192;
7418 dev->mode_config.max_height = 8192;
79e53945 7419 }
35c3047a 7420 dev->mode_config.fb_base = dev->agp->base;
79e53945 7421
28c97730 7422 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 7423 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 7424
a3524f1b 7425 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
7426 intel_crtc_init(dev, i);
7427 }
7428
7429 intel_setup_outputs(dev);
652c393a 7430
0cdab21f 7431 intel_enable_clock_gating(dev);
652c393a 7432
9cce37f4
JB
7433 /* Just disable it once at startup */
7434 i915_disable_vga(dev);
7435
7648fa99 7436 if (IS_IRONLAKE_M(dev)) {
f97108d1 7437 ironlake_enable_drps(dev);
7648fa99
JB
7438 intel_init_emon(dev);
7439 }
f97108d1 7440
3b8d8d91
JB
7441 if (IS_GEN6(dev))
7442 gen6_enable_rps(dev_priv);
7443
ac668088 7444 if (IS_IRONLAKE_M(dev))
d5bb081b 7445 ironlake_enable_rc6(dev);
d5bb081b 7446
652c393a
JB
7447 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7448 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7449 (unsigned long)dev);
02e792fb
DV
7450
7451 intel_setup_overlay(dev);
79e53945
JB
7452}
7453
7454void intel_modeset_cleanup(struct drm_device *dev)
7455{
652c393a
JB
7456 struct drm_i915_private *dev_priv = dev->dev_private;
7457 struct drm_crtc *crtc;
7458 struct intel_crtc *intel_crtc;
7459
f87ea761 7460 drm_kms_helper_poll_fini(dev);
652c393a
JB
7461 mutex_lock(&dev->struct_mutex);
7462
723bfd70
JB
7463 intel_unregister_dsm_handler();
7464
7465
652c393a
JB
7466 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7467 /* Skip inactive CRTCs */
7468 if (!crtc->fb)
7469 continue;
7470
7471 intel_crtc = to_intel_crtc(crtc);
3dec0095 7472 intel_increase_pllclock(crtc);
652c393a
JB
7473 }
7474
e70236a8
JB
7475 if (dev_priv->display.disable_fbc)
7476 dev_priv->display.disable_fbc(dev);
7477
f97108d1
JB
7478 if (IS_IRONLAKE_M(dev))
7479 ironlake_disable_drps(dev);
3b8d8d91
JB
7480 if (IS_GEN6(dev))
7481 gen6_disable_rps(dev);
f97108d1 7482
d5bb081b
JB
7483 if (IS_IRONLAKE_M(dev))
7484 ironlake_disable_rc6(dev);
0cdab21f 7485
69341a5e
KH
7486 mutex_unlock(&dev->struct_mutex);
7487
6c0d9350
DV
7488 /* Disable the irq before mode object teardown, for the irq might
7489 * enqueue unpin/hotplug work. */
7490 drm_irq_uninstall(dev);
7491 cancel_work_sync(&dev_priv->hotplug_work);
7492
3dec0095
DV
7493 /* Shut off idle work before the crtcs get freed. */
7494 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7495 intel_crtc = to_intel_crtc(crtc);
7496 del_timer_sync(&intel_crtc->idle_timer);
7497 }
7498 del_timer_sync(&dev_priv->idle_timer);
7499 cancel_work_sync(&dev_priv->idle_work);
7500
79e53945
JB
7501 drm_mode_config_cleanup(dev);
7502}
7503
f1c79df3
ZW
7504/*
7505 * Return which encoder is currently attached for connector.
7506 */
df0e9248 7507struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 7508{
df0e9248
CW
7509 return &intel_attached_encoder(connector)->base;
7510}
f1c79df3 7511
df0e9248
CW
7512void intel_connector_attach_encoder(struct intel_connector *connector,
7513 struct intel_encoder *encoder)
7514{
7515 connector->encoder = encoder;
7516 drm_mode_connector_attach_encoder(&connector->base,
7517 &encoder->base);
79e53945 7518}
28d52043
DA
7519
7520/*
7521 * set vga decode state - true == enable VGA decode
7522 */
7523int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7524{
7525 struct drm_i915_private *dev_priv = dev->dev_private;
7526 u16 gmch_ctrl;
7527
7528 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7529 if (state)
7530 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7531 else
7532 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7533 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7534 return 0;
7535}
c4a1d9e4
CW
7536
7537#ifdef CONFIG_DEBUG_FS
7538#include <linux/seq_file.h>
7539
7540struct intel_display_error_state {
7541 struct intel_cursor_error_state {
7542 u32 control;
7543 u32 position;
7544 u32 base;
7545 u32 size;
7546 } cursor[2];
7547
7548 struct intel_pipe_error_state {
7549 u32 conf;
7550 u32 source;
7551
7552 u32 htotal;
7553 u32 hblank;
7554 u32 hsync;
7555 u32 vtotal;
7556 u32 vblank;
7557 u32 vsync;
7558 } pipe[2];
7559
7560 struct intel_plane_error_state {
7561 u32 control;
7562 u32 stride;
7563 u32 size;
7564 u32 pos;
7565 u32 addr;
7566 u32 surface;
7567 u32 tile_offset;
7568 } plane[2];
7569};
7570
7571struct intel_display_error_state *
7572intel_display_capture_error_state(struct drm_device *dev)
7573{
7574 drm_i915_private_t *dev_priv = dev->dev_private;
7575 struct intel_display_error_state *error;
7576 int i;
7577
7578 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7579 if (error == NULL)
7580 return NULL;
7581
7582 for (i = 0; i < 2; i++) {
7583 error->cursor[i].control = I915_READ(CURCNTR(i));
7584 error->cursor[i].position = I915_READ(CURPOS(i));
7585 error->cursor[i].base = I915_READ(CURBASE(i));
7586
7587 error->plane[i].control = I915_READ(DSPCNTR(i));
7588 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7589 error->plane[i].size = I915_READ(DSPSIZE(i));
7590 error->plane[i].pos= I915_READ(DSPPOS(i));
7591 error->plane[i].addr = I915_READ(DSPADDR(i));
7592 if (INTEL_INFO(dev)->gen >= 4) {
7593 error->plane[i].surface = I915_READ(DSPSURF(i));
7594 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7595 }
7596
7597 error->pipe[i].conf = I915_READ(PIPECONF(i));
7598 error->pipe[i].source = I915_READ(PIPESRC(i));
7599 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7600 error->pipe[i].hblank = I915_READ(HBLANK(i));
7601 error->pipe[i].hsync = I915_READ(HSYNC(i));
7602 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7603 error->pipe[i].vblank = I915_READ(VBLANK(i));
7604 error->pipe[i].vsync = I915_READ(VSYNC(i));
7605 }
7606
7607 return error;
7608}
7609
7610void
7611intel_display_print_error_state(struct seq_file *m,
7612 struct drm_device *dev,
7613 struct intel_display_error_state *error)
7614{
7615 int i;
7616
7617 for (i = 0; i < 2; i++) {
7618 seq_printf(m, "Pipe [%d]:\n", i);
7619 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7620 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7621 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7622 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7623 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7624 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7625 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7626 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7627
7628 seq_printf(m, "Plane [%d]:\n", i);
7629 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7630 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7631 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7632 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7633 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7634 if (INTEL_INFO(dev)->gen >= 4) {
7635 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7636 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7637 }
7638
7639 seq_printf(m, "Cursor [%d]:\n", i);
7640 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7641 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7642 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7643 }
7644}
7645#endif