]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm/i915: Disable FIFO underrun reporting around IBX transcoder B workaround
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
a4fc5ed6 38#include "intel_drv.h"
760285e7 39#include <drm/i915_drm.h>
a4fc5ed6 40#include "i915_drv.h"
a4fc5ed6 41
a4fc5ed6
KP
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
559be30c
TP
44/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
9dd4ffdf 50struct dp_link_dpll {
840b32b7 51 int clock;
9dd4ffdf
CML
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
840b32b7 56 { 162000,
9dd4ffdf 57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
840b32b7 58 { 270000,
9dd4ffdf
CML
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
840b32b7 63 { 162000,
9dd4ffdf 64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
840b32b7 65 { 270000,
9dd4ffdf
CML
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
65ce4bf5 69static const struct dp_link_dpll vlv_dpll[] = {
840b32b7 70 { 162000,
58f6e632 71 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
840b32b7 72 { 270000,
65ce4bf5
CML
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
ef9348c8
CML
76/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
840b32b7 86 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
ef9348c8 87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
840b32b7 88 { 270000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8 89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
840b32b7 90 { 540000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8
CML
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
637a9c63 93
64987fc5
SJ
94static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
637a9c63 96static const int skl_rates[] = { 162000, 216000, 270000,
f4896f15
VS
97 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
ef9348c8 99
cfcb0fc9
JB
100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
da63a9f2
PZ
109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
112}
113
68b4d824 114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 115{
68b4d824
ID
116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
119}
120
df0e9248
CW
121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
fa90ecef 123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
124}
125
ea5b213a 126static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
093e3f13 129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
a8c3344e
VS
130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
a4fc5ed6 132
e0fce78f
VS
133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
ed4e9c1d
VS
138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 140{
7183dc29 141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
a4fc5ed6
KP
142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
1db10e28 146 case DP_LINK_BW_5_4:
d4eead50 147 break;
a4fc5ed6 148 default:
d4eead50
ID
149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
a4fc5ed6
KP
151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
eeb6324d
PZ
157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
cd9dde44
AJ
173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
a4fc5ed6 190static int
c898261c 191intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 192{
cd9dde44 193 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
194}
195
fe27d53e
DA
196static int
197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
c19de8eb 202static enum drm_mode_status
a4fc5ed6
KP
203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
df0e9248 206 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
a4fc5ed6 211
dd06f90e
JN
212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
214 return MODE_PANEL;
215
dd06f90e 216 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 217 return MODE_PANEL;
03afc4a2
DV
218
219 target_clock = fixed_mode->clock;
7de56f43
ZY
220 }
221
50fec21a 222 max_link_clock = intel_dp_max_link_rate(intel_dp);
eeb6324d 223 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
c4867936 229 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
0af78a2b
DV
234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
a4fc5ed6
KP
237 return MODE_OK;
238}
239
a4f1289e 240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
a4fc5ed6
KP
241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
c2af70e2 252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
a4fc5ed6
KP
253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
bf13e81b
JN
261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 263 struct intel_dp *intel_dp);
bf13e81b
JN
264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 266 struct intel_dp *intel_dp);
bf13e81b 267
773538e8
VS
268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
961a0db0
VS
300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
0047eedc
VS
307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
961a0db0
VS
310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
d288f65f
VS
333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
0047eedc
VS
339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
d288f65f
VS
343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
0047eedc 345 }
d288f65f 346
961a0db0
VS
347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
d288f65f 361
0047eedc 362 if (!pll_enabled) {
d288f65f 363 vlv_force_pll_off(dev, pipe);
0047eedc
VS
364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
961a0db0
VS
368}
369
bf13e81b
JN
370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b
JN
374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
a8c3344e 378 enum pipe pipe;
bf13e81b 379
e39b999a 380 lockdep_assert_held(&dev_priv->pps_mutex);
bf13e81b 381
a8c3344e
VS
382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
a4a5d2f8
VS
385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
387
388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
a8c3344e
VS
410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
a4a5d2f8 413
a8c3344e
VS
414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
a4a5d2f8
VS
416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
36b5f425
VS
422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8 424
961a0db0
VS
425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
a4a5d2f8
VS
430
431 return intel_dp->pps_pipe;
432}
433
6491ab27
VS
434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
bf13e81b 454
a4a5d2f8 455static enum pipe
6491ab27
VS
456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
a4a5d2f8
VS
459{
460 enum pipe pipe;
bf13e81b 461
bf13e81b
JN
462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
6491ab27
VS
469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
a4a5d2f8 472 return pipe;
bf13e81b
JN
473 }
474
a4a5d2f8
VS
475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
6491ab27
VS
489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
a4a5d2f8
VS
500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
bf13e81b
JN
506 }
507
a4a5d2f8
VS
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
36b5f425
VS
511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
bf13e81b
JN
513}
514
773538e8
VS
515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
bf13e81b
JN
542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
b0a08bec
VK
548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
b0a08bec
VK
560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
01527b31
CT
568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
01527b31
CT
577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
773538e8 581 pps_lock(intel_dp);
e39b999a 582
01527b31 583 if (IS_VALLEYVIEW(dev)) {
e39b999a 584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
649636ef
VS
585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
e39b999a 587
01527b31
CT
588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
773538e8 599 pps_unlock(intel_dp);
e39b999a 600
01527b31
CT
601 return 0;
602}
603
4be73780 604static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 605{
30add22d 606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
607 struct drm_i915_private *dev_priv = dev->dev_private;
608
e39b999a
VS
609 lockdep_assert_held(&dev_priv->pps_mutex);
610
9a42356b
VS
611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
bf13e81b 615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
616}
617
4be73780 618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 619{
30add22d 620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
621 struct drm_i915_private *dev_priv = dev->dev_private;
622
e39b999a
VS
623 lockdep_assert_held(&dev_priv->pps_mutex);
624
9a42356b
VS
625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
773538e8 629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
630}
631
9b984dae
KP
632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
30add22d 635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9b984dae 636 struct drm_i915_private *dev_priv = dev->dev_private;
ebf33b18 637
9b984dae
KP
638 if (!is_edp(intel_dp))
639 return;
453c5420 640
4be73780 641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
646 }
647}
648
9ee32fea
DV
649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
9ed35ab1 655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
656 uint32_t status;
657 bool done;
658
ef04f00d 659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 660 if (has_aux_irq)
b18ac466 661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 662 msecs_to_jiffies_timeout(10));
9ee32fea
DV
663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
ec5b01dd 673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 674{
174edf1f
PZ
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
9ee32fea 677
ec5b01dd
DL
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
a4fc5ed6 681 */
ec5b01dd
DL
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
469d4b2a 689 struct drm_i915_private *dev_priv = dev->dev_private;
ec5b01dd
DL
690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
05024da3
VS
695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
ec5b01dd
DL
697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
708 if (intel_dig_port->port == PORT_A) {
709 if (index)
710 return 0;
05024da3 711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
2c55c336
JN
712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
bc86625a
CW
714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
ec5b01dd 719 } else {
bc86625a 720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
2c55c336 721 }
b84a1cf8
RV
722}
723
ec5b01dd
DL
724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
b6b5e383
DL
729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
5ed12a19
DL
739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
753 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 759 DP_AUX_CH_CTL_DONE |
5ed12a19 760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 762 timeout |
788d4433 763 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
767}
768
b9ca5fad
DL
769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
b84a1cf8
RV
784static int
785intel_dp_aux_ch(struct intel_dp *intel_dp,
bd9f74a5 786 const uint8_t *send, int send_bytes,
b84a1cf8
RV
787 uint8_t *recv, int recv_size)
788{
789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
791 struct drm_i915_private *dev_priv = dev->dev_private;
792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
793 uint32_t ch_data = ch_ctl + 4;
bc86625a 794 uint32_t aux_clock_divider;
b84a1cf8
RV
795 int i, ret, recv_bytes;
796 uint32_t status;
5ed12a19 797 int try, clock = 0;
4e6b788c 798 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
799 bool vdd;
800
773538e8 801 pps_lock(intel_dp);
e39b999a 802
72c3500a
VS
803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
1e0560e0 809 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
816
817 intel_dp_check_edp(intel_dp);
5eb08b69 818
c67a470b
PZ
819 intel_aux_display_runtime_get(dev_priv);
820
11bee43e
JB
821 /* Try to wait for any previous AUX channel activity */
822 for (try = 0; try < 3; try++) {
ef04f00d 823 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
824 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
825 break;
826 msleep(1);
827 }
828
829 if (try == 3) {
02196c77
MK
830 static u32 last_status = -1;
831 const u32 status = I915_READ(ch_ctl);
832
833 if (status != last_status) {
834 WARN(1, "dp_aux_ch not started status 0x%08x\n",
835 status);
836 last_status = status;
837 }
838
9ee32fea
DV
839 ret = -EBUSY;
840 goto out;
4f7f7b7e
CW
841 }
842
46a5ae9f
PZ
843 /* Only 5 data registers! */
844 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
845 ret = -E2BIG;
846 goto out;
847 }
848
ec5b01dd 849 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
850 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
851 has_aux_irq,
852 send_bytes,
853 aux_clock_divider);
5ed12a19 854
bc86625a
CW
855 /* Must try at least 3 times according to DP spec */
856 for (try = 0; try < 5; try++) {
857 /* Load the send data into the aux channel data registers */
858 for (i = 0; i < send_bytes; i += 4)
859 I915_WRITE(ch_data + i,
a4f1289e
RV
860 intel_dp_pack_aux(send + i,
861 send_bytes - i));
bc86625a
CW
862
863 /* Send the command and wait for it to complete */
5ed12a19 864 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
865
866 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
867
868 /* Clear done status and any errors */
869 I915_WRITE(ch_ctl,
870 status |
871 DP_AUX_CH_CTL_DONE |
872 DP_AUX_CH_CTL_TIME_OUT_ERROR |
873 DP_AUX_CH_CTL_RECEIVE_ERROR);
874
74ebf294 875 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
bc86625a 876 continue;
74ebf294
TP
877
878 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
879 * 400us delay required for errors and timeouts
880 * Timeout errors from the HW already meet this
881 * requirement so skip to next iteration
882 */
883 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
884 usleep_range(400, 500);
bc86625a 885 continue;
74ebf294 886 }
bc86625a 887 if (status & DP_AUX_CH_CTL_DONE)
e058c945 888 goto done;
bc86625a 889 }
a4fc5ed6
KP
890 }
891
a4fc5ed6 892 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 893 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
894 ret = -EBUSY;
895 goto out;
a4fc5ed6
KP
896 }
897
e058c945 898done:
a4fc5ed6
KP
899 /* Check for timeout or receive error.
900 * Timeouts occur when the sink is not connected
901 */
a5b3da54 902 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 903 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
904 ret = -EIO;
905 goto out;
a5b3da54 906 }
1ae8c0a5
KP
907
908 /* Timeouts occur when the device isn't connected, so they're
909 * "normal" -- don't fill the kernel log with these */
a5b3da54 910 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 911 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
912 ret = -ETIMEDOUT;
913 goto out;
a4fc5ed6
KP
914 }
915
916 /* Unload any bytes sent back from the other side */
917 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
918 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
919 if (recv_bytes > recv_size)
920 recv_bytes = recv_size;
0206e353 921
4f7f7b7e 922 for (i = 0; i < recv_bytes; i += 4)
a4f1289e
RV
923 intel_dp_unpack_aux(I915_READ(ch_data + i),
924 recv + i, recv_bytes - i);
a4fc5ed6 925
9ee32fea
DV
926 ret = recv_bytes;
927out:
928 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
c67a470b 929 intel_aux_display_runtime_put(dev_priv);
9ee32fea 930
884f19e9
JN
931 if (vdd)
932 edp_panel_vdd_off(intel_dp, false);
933
773538e8 934 pps_unlock(intel_dp);
e39b999a 935
9ee32fea 936 return ret;
a4fc5ed6
KP
937}
938
a6c8aff0
JN
939#define BARE_ADDRESS_SIZE 3
940#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
941static ssize_t
942intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 943{
9d1a1031
JN
944 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
945 uint8_t txbuf[20], rxbuf[20];
946 size_t txsize, rxsize;
a4fc5ed6 947 int ret;
a4fc5ed6 948
d2d9cbbd
VS
949 txbuf[0] = (msg->request << 4) |
950 ((msg->address >> 16) & 0xf);
951 txbuf[1] = (msg->address >> 8) & 0xff;
9d1a1031
JN
952 txbuf[2] = msg->address & 0xff;
953 txbuf[3] = msg->size - 1;
46a5ae9f 954
9d1a1031
JN
955 switch (msg->request & ~DP_AUX_I2C_MOT) {
956 case DP_AUX_NATIVE_WRITE:
957 case DP_AUX_I2C_WRITE:
c1e74122 958 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
a6c8aff0 959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
a1ddefd8 960 rxsize = 2; /* 0 or 1 data bytes */
f51a44b9 961
9d1a1031
JN
962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
a4fc5ed6 964
9d1a1031 965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
a4fc5ed6 966
9d1a1031
JN
967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 970
a1ddefd8
JN
971 if (ret > 1) {
972 /* Number of bytes written in a short write. */
973 ret = clamp_t(int, rxbuf[1], 0, msg->size);
974 } else {
975 /* Return payload size. */
976 ret = msg->size;
977 }
9d1a1031
JN
978 }
979 break;
46a5ae9f 980
9d1a1031
JN
981 case DP_AUX_NATIVE_READ:
982 case DP_AUX_I2C_READ:
a6c8aff0 983 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 984 rxsize = msg->size + 1;
a4fc5ed6 985
9d1a1031
JN
986 if (WARN_ON(rxsize > 20))
987 return -E2BIG;
a4fc5ed6 988
9d1a1031
JN
989 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
990 if (ret > 0) {
991 msg->reply = rxbuf[0] >> 4;
992 /*
993 * Assume happy day, and copy the data. The caller is
994 * expected to check msg->reply before touching it.
995 *
996 * Return payload size.
997 */
998 ret--;
999 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 1000 }
9d1a1031
JN
1001 break;
1002
1003 default:
1004 ret = -EINVAL;
1005 break;
a4fc5ed6 1006 }
f51a44b9 1007
9d1a1031 1008 return ret;
a4fc5ed6
KP
1009}
1010
9d1a1031
JN
1011static void
1012intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
1013{
1014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
500ea70d 1015 struct drm_i915_private *dev_priv = dev->dev_private;
33ad6626
JN
1016 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1017 enum port port = intel_dig_port->port;
500ea70d 1018 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
0b99836f 1019 const char *name = NULL;
500ea70d 1020 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
ab2c0672
DA
1021 int ret;
1022
500ea70d
RV
1023 /* On SKL we don't have Aux for port E so we rely on VBT to set
1024 * a proper alternate aux channel.
1025 */
ef11bdb3 1026 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && port == PORT_E) {
500ea70d
RV
1027 switch (info->alternate_aux_channel) {
1028 case DP_AUX_B:
1029 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1030 break;
1031 case DP_AUX_C:
1032 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1033 break;
1034 case DP_AUX_D:
1035 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1036 break;
1037 case DP_AUX_A:
1038 default:
1039 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1040 }
1041 }
1042
33ad6626
JN
1043 switch (port) {
1044 case PORT_A:
1045 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
0b99836f 1046 name = "DPDDC-A";
ab2c0672 1047 break;
33ad6626
JN
1048 case PORT_B:
1049 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
0b99836f 1050 name = "DPDDC-B";
ab2c0672 1051 break;
33ad6626
JN
1052 case PORT_C:
1053 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
0b99836f 1054 name = "DPDDC-C";
ab2c0672 1055 break;
33ad6626
JN
1056 case PORT_D:
1057 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
0b99836f 1058 name = "DPDDC-D";
33ad6626 1059 break;
500ea70d
RV
1060 case PORT_E:
1061 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1062 name = "DPDDC-E";
1063 break;
33ad6626
JN
1064 default:
1065 BUG();
ab2c0672
DA
1066 }
1067
1b1aad75
DL
1068 /*
1069 * The AUX_CTL register is usually DP_CTL + 0x10.
1070 *
1071 * On Haswell and Broadwell though:
1072 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1073 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1074 *
1075 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1076 */
500ea70d 1077 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
33ad6626 1078 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
8316f337 1079
0b99836f 1080 intel_dp->aux.name = name;
9d1a1031
JN
1081 intel_dp->aux.dev = dev->dev;
1082 intel_dp->aux.transfer = intel_dp_aux_transfer;
8316f337 1083
0b99836f
JN
1084 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1085 connector->base.kdev->kobj.name);
8316f337 1086
4f71d0cb 1087 ret = drm_dp_aux_register(&intel_dp->aux);
0b99836f 1088 if (ret < 0) {
4f71d0cb 1089 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
0b99836f
JN
1090 name, ret);
1091 return;
ab2c0672 1092 }
8a5e6aeb 1093
0b99836f
JN
1094 ret = sysfs_create_link(&connector->base.kdev->kobj,
1095 &intel_dp->aux.ddc.dev.kobj,
1096 intel_dp->aux.ddc.dev.kobj.name);
1097 if (ret < 0) {
1098 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
4f71d0cb 1099 drm_dp_aux_unregister(&intel_dp->aux);
ab2c0672 1100 }
a4fc5ed6
KP
1101}
1102
80f65de3
ID
1103static void
1104intel_dp_connector_unregister(struct intel_connector *intel_connector)
1105{
1106 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1107
0e32b39c
DA
1108 if (!intel_connector->mst_port)
1109 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1110 intel_dp->aux.ddc.dev.kobj.name);
80f65de3
ID
1111 intel_connector_unregister(intel_connector);
1112}
1113
5416d871 1114static void
840b32b7 1115skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
5416d871
DL
1116{
1117 u32 ctrl1;
1118
dd3cd74a
ACO
1119 memset(&pipe_config->dpll_hw_state, 0,
1120 sizeof(pipe_config->dpll_hw_state));
1121
5416d871
DL
1122 pipe_config->ddi_pll_sel = SKL_DPLL0;
1123 pipe_config->dpll_hw_state.cfgcr1 = 0;
1124 pipe_config->dpll_hw_state.cfgcr2 = 0;
1125
1126 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
840b32b7 1127 switch (pipe_config->port_clock / 2) {
c3346ef6 1128 case 81000:
71cd8423 1129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5416d871
DL
1130 SKL_DPLL0);
1131 break;
c3346ef6 1132 case 135000:
71cd8423 1133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
5416d871
DL
1134 SKL_DPLL0);
1135 break;
c3346ef6 1136 case 270000:
71cd8423 1137 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
5416d871
DL
1138 SKL_DPLL0);
1139 break;
c3346ef6 1140 case 162000:
71cd8423 1141 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
c3346ef6
SJ
1142 SKL_DPLL0);
1143 break;
1144 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1145 results in CDCLK change. Need to handle the change of CDCLK by
1146 disabling pipes and re-enabling them */
1147 case 108000:
71cd8423 1148 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
c3346ef6
SJ
1149 SKL_DPLL0);
1150 break;
1151 case 216000:
71cd8423 1152 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
c3346ef6
SJ
1153 SKL_DPLL0);
1154 break;
1155
5416d871
DL
1156 }
1157 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1158}
1159
6fa2d197 1160void
840b32b7 1161hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
0e50338c 1162{
ee46f3c7
ACO
1163 memset(&pipe_config->dpll_hw_state, 0,
1164 sizeof(pipe_config->dpll_hw_state));
1165
840b32b7
VS
1166 switch (pipe_config->port_clock / 2) {
1167 case 81000:
0e50338c
DV
1168 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1169 break;
840b32b7 1170 case 135000:
0e50338c
DV
1171 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1172 break;
840b32b7 1173 case 270000:
0e50338c
DV
1174 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1175 break;
1176 }
1177}
1178
fc0f8e25 1179static int
12f6a2e2 1180intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
fc0f8e25 1181{
94ca719e
VS
1182 if (intel_dp->num_sink_rates) {
1183 *sink_rates = intel_dp->sink_rates;
1184 return intel_dp->num_sink_rates;
fc0f8e25 1185 }
12f6a2e2
VS
1186
1187 *sink_rates = default_rates;
1188
1189 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
fc0f8e25
SJ
1190}
1191
e588fa18 1192bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
ed63baaf 1193{
e588fa18
ACO
1194 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1195 struct drm_device *dev = dig_port->base.base.dev;
1196
ed63baaf 1197 /* WaDisableHBR2:skl */
e87a005d 1198 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
ed63baaf
TS
1199 return false;
1200
1201 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1202 (INTEL_INFO(dev)->gen >= 9))
1203 return true;
1204 else
1205 return false;
1206}
1207
a8f3ef61 1208static int
e588fa18 1209intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
a8f3ef61 1210{
e588fa18
ACO
1211 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1212 struct drm_device *dev = dig_port->base.base.dev;
af7080f5
TS
1213 int size;
1214
64987fc5
SJ
1215 if (IS_BROXTON(dev)) {
1216 *source_rates = bxt_rates;
af7080f5 1217 size = ARRAY_SIZE(bxt_rates);
ef11bdb3 1218 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
637a9c63 1219 *source_rates = skl_rates;
af7080f5
TS
1220 size = ARRAY_SIZE(skl_rates);
1221 } else {
1222 *source_rates = default_rates;
1223 size = ARRAY_SIZE(default_rates);
a8f3ef61 1224 }
636280ba 1225
ed63baaf 1226 /* This depends on the fact that 5.4 is last value in the array */
e588fa18 1227 if (!intel_dp_source_supports_hbr2(intel_dp))
af7080f5 1228 size--;
636280ba 1229
af7080f5 1230 return size;
a8f3ef61
SJ
1231}
1232
c6bb3538
DV
1233static void
1234intel_dp_set_clock(struct intel_encoder *encoder,
840b32b7 1235 struct intel_crtc_state *pipe_config)
c6bb3538
DV
1236{
1237 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
1238 const struct dp_link_dpll *divisor = NULL;
1239 int i, count = 0;
c6bb3538
DV
1240
1241 if (IS_G4X(dev)) {
9dd4ffdf
CML
1242 divisor = gen4_dpll;
1243 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 1244 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
1245 divisor = pch_dpll;
1246 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
1247 } else if (IS_CHERRYVIEW(dev)) {
1248 divisor = chv_dpll;
1249 count = ARRAY_SIZE(chv_dpll);
c6bb3538 1250 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
1251 divisor = vlv_dpll;
1252 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1253 }
9dd4ffdf
CML
1254
1255 if (divisor && count) {
1256 for (i = 0; i < count; i++) {
840b32b7 1257 if (pipe_config->port_clock == divisor[i].clock) {
9dd4ffdf
CML
1258 pipe_config->dpll = divisor[i].dpll;
1259 pipe_config->clock_set = true;
1260 break;
1261 }
1262 }
c6bb3538
DV
1263 }
1264}
1265
2ecae76a
VS
1266static int intersect_rates(const int *source_rates, int source_len,
1267 const int *sink_rates, int sink_len,
94ca719e 1268 int *common_rates)
a8f3ef61
SJ
1269{
1270 int i = 0, j = 0, k = 0;
1271
a8f3ef61
SJ
1272 while (i < source_len && j < sink_len) {
1273 if (source_rates[i] == sink_rates[j]) {
e6bda3e4
VS
1274 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1275 return k;
94ca719e 1276 common_rates[k] = source_rates[i];
a8f3ef61
SJ
1277 ++k;
1278 ++i;
1279 ++j;
1280 } else if (source_rates[i] < sink_rates[j]) {
1281 ++i;
1282 } else {
1283 ++j;
1284 }
1285 }
1286 return k;
1287}
1288
94ca719e
VS
1289static int intel_dp_common_rates(struct intel_dp *intel_dp,
1290 int *common_rates)
2ecae76a 1291{
2ecae76a
VS
1292 const int *source_rates, *sink_rates;
1293 int source_len, sink_len;
1294
1295 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
e588fa18 1296 source_len = intel_dp_source_rates(intel_dp, &source_rates);
2ecae76a
VS
1297
1298 return intersect_rates(source_rates, source_len,
1299 sink_rates, sink_len,
94ca719e 1300 common_rates);
2ecae76a
VS
1301}
1302
0336400e
VS
1303static void snprintf_int_array(char *str, size_t len,
1304 const int *array, int nelem)
1305{
1306 int i;
1307
1308 str[0] = '\0';
1309
1310 for (i = 0; i < nelem; i++) {
b2f505be 1311 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
0336400e
VS
1312 if (r >= len)
1313 return;
1314 str += r;
1315 len -= r;
1316 }
1317}
1318
1319static void intel_dp_print_rates(struct intel_dp *intel_dp)
1320{
0336400e 1321 const int *source_rates, *sink_rates;
94ca719e
VS
1322 int source_len, sink_len, common_len;
1323 int common_rates[DP_MAX_SUPPORTED_RATES];
0336400e
VS
1324 char str[128]; /* FIXME: too big for stack? */
1325
1326 if ((drm_debug & DRM_UT_KMS) == 0)
1327 return;
1328
e588fa18 1329 source_len = intel_dp_source_rates(intel_dp, &source_rates);
0336400e
VS
1330 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1331 DRM_DEBUG_KMS("source rates: %s\n", str);
1332
1333 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1334 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1335 DRM_DEBUG_KMS("sink rates: %s\n", str);
1336
94ca719e
VS
1337 common_len = intel_dp_common_rates(intel_dp, common_rates);
1338 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1339 DRM_DEBUG_KMS("common rates: %s\n", str);
0336400e
VS
1340}
1341
f4896f15 1342static int rate_to_index(int find, const int *rates)
a8f3ef61
SJ
1343{
1344 int i = 0;
1345
1346 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1347 if (find == rates[i])
1348 break;
1349
1350 return i;
1351}
1352
50fec21a
VS
1353int
1354intel_dp_max_link_rate(struct intel_dp *intel_dp)
1355{
1356 int rates[DP_MAX_SUPPORTED_RATES] = {};
1357 int len;
1358
94ca719e 1359 len = intel_dp_common_rates(intel_dp, rates);
50fec21a
VS
1360 if (WARN_ON(len <= 0))
1361 return 162000;
1362
1363 return rates[rate_to_index(0, rates) - 1];
1364}
1365
ed4e9c1d
VS
1366int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1367{
94ca719e 1368 return rate_to_index(rate, intel_dp->sink_rates);
ed4e9c1d
VS
1369}
1370
94223d04
ACO
1371void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1372 uint8_t *link_bw, uint8_t *rate_select)
04a60f9f
VS
1373{
1374 if (intel_dp->num_sink_rates) {
1375 *link_bw = 0;
1376 *rate_select =
1377 intel_dp_rate_select(intel_dp, port_clock);
1378 } else {
1379 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1380 *rate_select = 0;
1381 }
1382}
1383
00c09d70 1384bool
5bfe2ac0 1385intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1386 struct intel_crtc_state *pipe_config)
a4fc5ed6 1387{
5bfe2ac0 1388 struct drm_device *dev = encoder->base.dev;
36008365 1389 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 1390 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
5bfe2ac0 1391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1392 enum port port = dp_to_dig_port(intel_dp)->port;
84556d58 1393 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
dd06f90e 1394 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1395 int lane_count, clock;
56071a20 1396 int min_lane_count = 1;
eeb6324d 1397 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1398 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1399 int min_clock = 0;
a8f3ef61 1400 int max_clock;
083f9560 1401 int bpp, mode_rate;
ff9a6750 1402 int link_avail, link_clock;
94ca719e
VS
1403 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1404 int common_len;
04a60f9f 1405 uint8_t link_bw, rate_select;
a8f3ef61 1406
94ca719e 1407 common_len = intel_dp_common_rates(intel_dp, common_rates);
a8f3ef61
SJ
1408
1409 /* No common link rates between source and sink */
94ca719e 1410 WARN_ON(common_len <= 0);
a8f3ef61 1411
94ca719e 1412 max_clock = common_len - 1;
a4fc5ed6 1413
bc7d38a4 1414 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1415 pipe_config->has_pch_encoder = true;
1416
03afc4a2 1417 pipe_config->has_dp_encoder = true;
f769cd24 1418 pipe_config->has_drrs = false;
9fcb1704 1419 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
a4fc5ed6 1420
dd06f90e
JN
1421 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1422 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1423 adjusted_mode);
a1b2278e
CK
1424
1425 if (INTEL_INFO(dev)->gen >= 9) {
1426 int ret;
e435d6e5 1427 ret = skl_update_scaler_crtc(pipe_config);
a1b2278e
CK
1428 if (ret)
1429 return ret;
1430 }
1431
b5667627 1432 if (HAS_GMCH_DISPLAY(dev))
2dd24552
JB
1433 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1434 intel_connector->panel.fitting_mode);
1435 else
b074cec8
JB
1436 intel_pch_panel_fitting(intel_crtc, pipe_config,
1437 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1438 }
1439
cb1793ce 1440 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1441 return false;
1442
083f9560 1443 DRM_DEBUG_KMS("DP link computation with max lane count %i "
a8f3ef61 1444 "max bw %d pixel clock %iKHz\n",
94ca719e 1445 max_lane_count, common_rates[max_clock],
241bfc38 1446 adjusted_mode->crtc_clock);
083f9560 1447
36008365
DV
1448 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1449 * bpc in between. */
3e7ca985 1450 bpp = pipe_config->pipe_bpp;
56071a20 1451 if (is_edp(intel_dp)) {
22ce5628
TS
1452
1453 /* Get bpp from vbt only for panels that dont have bpp in edid */
1454 if (intel_connector->base.display_info.bpc == 0 &&
1455 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
56071a20
JN
1456 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1457 dev_priv->vbt.edp_bpp);
1458 bpp = dev_priv->vbt.edp_bpp;
1459 }
1460
344c5bbc
JN
1461 /*
1462 * Use the maximum clock and number of lanes the eDP panel
1463 * advertizes being capable of. The panels are generally
1464 * designed to support only a single clock and lane
1465 * configuration, and typically these values correspond to the
1466 * native resolution of the panel.
1467 */
1468 min_lane_count = max_lane_count;
1469 min_clock = max_clock;
7984211e 1470 }
657445fe 1471
36008365 1472 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1473 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1474 bpp);
36008365 1475
c6930992 1476 for (clock = min_clock; clock <= max_clock; clock++) {
a8f3ef61
SJ
1477 for (lane_count = min_lane_count;
1478 lane_count <= max_lane_count;
1479 lane_count <<= 1) {
1480
94ca719e 1481 link_clock = common_rates[clock];
36008365
DV
1482 link_avail = intel_dp_max_data_rate(link_clock,
1483 lane_count);
1484
1485 if (mode_rate <= link_avail) {
1486 goto found;
1487 }
1488 }
1489 }
1490 }
c4867936 1491
36008365 1492 return false;
3685a8f3 1493
36008365 1494found:
55bc60db
VS
1495 if (intel_dp->color_range_auto) {
1496 /*
1497 * See:
1498 * CEA-861-E - 5.1 Default Encoding Parameters
1499 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1500 */
0f2a2a75
VS
1501 pipe_config->limited_color_range =
1502 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1503 } else {
1504 pipe_config->limited_color_range =
1505 intel_dp->limited_color_range;
55bc60db
VS
1506 }
1507
90a6b7b0 1508 pipe_config->lane_count = lane_count;
a8f3ef61 1509
657445fe 1510 pipe_config->pipe_bpp = bpp;
94ca719e 1511 pipe_config->port_clock = common_rates[clock];
a4fc5ed6 1512
04a60f9f
VS
1513 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1514 &link_bw, &rate_select);
1515
1516 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1517 link_bw, rate_select, pipe_config->lane_count,
ff9a6750 1518 pipe_config->port_clock, bpp);
36008365
DV
1519 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1520 mode_rate, link_avail);
a4fc5ed6 1521
03afc4a2 1522 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1523 adjusted_mode->crtc_clock,
1524 pipe_config->port_clock,
03afc4a2 1525 &pipe_config->dp_m_n);
9d1a455b 1526
439d7ac0 1527 if (intel_connector->panel.downclock_mode != NULL &&
96178eeb 1528 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1529 pipe_config->has_drrs = true;
439d7ac0
PB
1530 intel_link_compute_m_n(bpp, lane_count,
1531 intel_connector->panel.downclock_mode->clock,
1532 pipe_config->port_clock,
1533 &pipe_config->dp_m2_n2);
1534 }
1535
ef11bdb3 1536 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
840b32b7 1537 skl_edp_set_pll_config(pipe_config);
977bb38d
S
1538 else if (IS_BROXTON(dev))
1539 /* handled in ddi */;
5416d871 1540 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
840b32b7 1541 hsw_dp_set_ddi_pll_sel(pipe_config);
0e50338c 1542 else
840b32b7 1543 intel_dp_set_clock(encoder, pipe_config);
c6bb3538 1544
03afc4a2 1545 return true;
a4fc5ed6
KP
1546}
1547
7c62a164 1548static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
ea9b6006 1549{
7c62a164
DV
1550 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1551 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1552 struct drm_device *dev = crtc->base.dev;
ea9b6006
DV
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 u32 dpa_ctl;
1555
6e3c9717
ACO
1556 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1557 crtc->config->port_clock);
ea9b6006
DV
1558 dpa_ctl = I915_READ(DP_A);
1559 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1560
6e3c9717 1561 if (crtc->config->port_clock == 162000) {
1ce17038
DV
1562 /* For a long time we've carried around a ILK-DevA w/a for the
1563 * 160MHz clock. If we're really unlucky, it's still required.
1564 */
1565 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
ea9b6006 1566 dpa_ctl |= DP_PLL_FREQ_160MHZ;
7c62a164 1567 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
ea9b6006
DV
1568 } else {
1569 dpa_ctl |= DP_PLL_FREQ_270MHZ;
7c62a164 1570 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
ea9b6006 1571 }
1ce17038 1572
ea9b6006
DV
1573 I915_WRITE(DP_A, dpa_ctl);
1574
1575 POSTING_READ(DP_A);
1576 udelay(500);
1577}
1578
901c2daf
VS
1579void intel_dp_set_link_params(struct intel_dp *intel_dp,
1580 const struct intel_crtc_state *pipe_config)
1581{
1582 intel_dp->link_rate = pipe_config->port_clock;
1583 intel_dp->lane_count = pipe_config->lane_count;
1584}
1585
8ac33ed3 1586static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1587{
b934223d 1588 struct drm_device *dev = encoder->base.dev;
417e822d 1589 struct drm_i915_private *dev_priv = dev->dev_private;
b934223d 1590 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1591 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d 1592 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1593 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
a4fc5ed6 1594
901c2daf
VS
1595 intel_dp_set_link_params(intel_dp, crtc->config);
1596
417e822d 1597 /*
1a2eb460 1598 * There are four kinds of DP registers:
417e822d
KP
1599 *
1600 * IBX PCH
1a2eb460
KP
1601 * SNB CPU
1602 * IVB CPU
417e822d
KP
1603 * CPT PCH
1604 *
1605 * IBX PCH and CPU are the same for almost everything,
1606 * except that the CPU DP PLL is configured in this
1607 * register
1608 *
1609 * CPT PCH is quite different, having many bits moved
1610 * to the TRANS_DP_CTL register instead. That
1611 * configuration happens (oddly) in ironlake_pch_enable
1612 */
9c9e7927 1613
417e822d
KP
1614 /* Preserve the BIOS-computed detected bit. This is
1615 * supposed to be read-only.
1616 */
1617 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1618
417e822d 1619 /* Handle DP bits in common between all three register formats */
417e822d 1620 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
90a6b7b0 1621 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
a4fc5ed6 1622
6e3c9717 1623 if (crtc->config->has_audio)
ea5b213a 1624 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
247d89f6 1625
417e822d 1626 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1627
39e5fa88 1628 if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460
KP
1629 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1630 intel_dp->DP |= DP_SYNC_HS_HIGH;
1631 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1632 intel_dp->DP |= DP_SYNC_VS_HIGH;
1633 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1634
6aba5b6c 1635 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1636 intel_dp->DP |= DP_ENHANCED_FRAMING;
1637
7c62a164 1638 intel_dp->DP |= crtc->pipe << 29;
39e5fa88 1639 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
e3ef4479
VS
1640 u32 trans_dp;
1641
39e5fa88 1642 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3ef4479
VS
1643
1644 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1645 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1646 trans_dp |= TRANS_DP_ENH_FRAMING;
1647 else
1648 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1649 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
39e5fa88 1650 } else {
0f2a2a75
VS
1651 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1652 crtc->config->limited_color_range)
1653 intel_dp->DP |= DP_COLOR_RANGE_16_235;
417e822d
KP
1654
1655 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1656 intel_dp->DP |= DP_SYNC_HS_HIGH;
1657 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1658 intel_dp->DP |= DP_SYNC_VS_HIGH;
1659 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1660
6aba5b6c 1661 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1662 intel_dp->DP |= DP_ENHANCED_FRAMING;
1663
39e5fa88 1664 if (IS_CHERRYVIEW(dev))
44f37d1f 1665 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
39e5fa88
VS
1666 else if (crtc->pipe == PIPE_B)
1667 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 1668 }
a4fc5ed6
KP
1669}
1670
ffd6749d
PZ
1671#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1672#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1673
1a5ef5b7
PZ
1674#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1675#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1676
ffd6749d
PZ
1677#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1678#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1679
4be73780 1680static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1681 u32 mask,
1682 u32 value)
bd943159 1683{
30add22d 1684 struct drm_device *dev = intel_dp_to_dev(intel_dp);
99ea7127 1685 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
1686 u32 pp_stat_reg, pp_ctrl_reg;
1687
e39b999a
VS
1688 lockdep_assert_held(&dev_priv->pps_mutex);
1689
bf13e81b
JN
1690 pp_stat_reg = _pp_stat_reg(intel_dp);
1691 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1692
99ea7127 1693 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1694 mask, value,
1695 I915_READ(pp_stat_reg),
1696 I915_READ(pp_ctrl_reg));
32ce697c 1697
453c5420 1698 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
99ea7127 1699 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1700 I915_READ(pp_stat_reg),
1701 I915_READ(pp_ctrl_reg));
32ce697c 1702 }
54c136d4
CW
1703
1704 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1705}
32ce697c 1706
4be73780 1707static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1708{
1709 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1710 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1711}
1712
4be73780 1713static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1714{
1715 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1716 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1717}
1718
4be73780 1719static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127
KP
1720{
1721 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c
PZ
1722
1723 /* When we disable the VDD override bit last we have to do the manual
1724 * wait. */
1725 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1726 intel_dp->panel_power_cycle_delay);
1727
4be73780 1728 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1729}
1730
4be73780 1731static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1732{
1733 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1734 intel_dp->backlight_on_delay);
1735}
1736
4be73780 1737static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1738{
1739 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1740 intel_dp->backlight_off_delay);
1741}
99ea7127 1742
832dd3c1
KP
1743/* Read the current pp_control value, unlocking the register if it
1744 * is locked
1745 */
1746
453c5420 1747static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1748{
453c5420
JB
1749 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 u32 control;
832dd3c1 1752
e39b999a
VS
1753 lockdep_assert_held(&dev_priv->pps_mutex);
1754
bf13e81b 1755 control = I915_READ(_pp_ctrl_reg(intel_dp));
b0a08bec
VK
1756 if (!IS_BROXTON(dev)) {
1757 control &= ~PANEL_UNLOCK_MASK;
1758 control |= PANEL_UNLOCK_REGS;
1759 }
832dd3c1 1760 return control;
bd943159
KP
1761}
1762
951468f3
VS
1763/*
1764 * Must be paired with edp_panel_vdd_off().
1765 * Must hold pps_mutex around the whole on/off sequence.
1766 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1767 */
1e0560e0 1768static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1769{
30add22d 1770 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1772 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5d613501 1773 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1774 enum intel_display_power_domain power_domain;
5d613501 1775 u32 pp;
453c5420 1776 u32 pp_stat_reg, pp_ctrl_reg;
adddaaf4 1777 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1778
e39b999a
VS
1779 lockdep_assert_held(&dev_priv->pps_mutex);
1780
97af61f5 1781 if (!is_edp(intel_dp))
adddaaf4 1782 return false;
bd943159 1783
2c623c11 1784 cancel_delayed_work(&intel_dp->panel_vdd_work);
bd943159 1785 intel_dp->want_panel_vdd = true;
99ea7127 1786
4be73780 1787 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1788 return need_to_disable;
b0665d57 1789
4e6e1a54
ID
1790 power_domain = intel_display_port_power_domain(intel_encoder);
1791 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1792
3936fcf4
VS
1793 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1794 port_name(intel_dig_port->port));
bd943159 1795
4be73780
DV
1796 if (!edp_have_panel_power(intel_dp))
1797 wait_panel_power_cycle(intel_dp);
99ea7127 1798
453c5420 1799 pp = ironlake_get_pp_control(intel_dp);
5d613501 1800 pp |= EDP_FORCE_VDD;
ebf33b18 1801
bf13e81b
JN
1802 pp_stat_reg = _pp_stat_reg(intel_dp);
1803 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1804
1805 I915_WRITE(pp_ctrl_reg, pp);
1806 POSTING_READ(pp_ctrl_reg);
1807 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1808 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1809 /*
1810 * If the panel wasn't on, delay before accessing aux channel
1811 */
4be73780 1812 if (!edp_have_panel_power(intel_dp)) {
3936fcf4
VS
1813 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1814 port_name(intel_dig_port->port));
f01eca2e 1815 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1816 }
adddaaf4
JN
1817
1818 return need_to_disable;
1819}
1820
951468f3
VS
1821/*
1822 * Must be paired with intel_edp_panel_vdd_off() or
1823 * intel_edp_panel_off().
1824 * Nested calls to these functions are not allowed since
1825 * we drop the lock. Caller must use some higher level
1826 * locking to prevent nested calls from other threads.
1827 */
b80d6c78 1828void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1829{
c695b6b6 1830 bool vdd;
adddaaf4 1831
c695b6b6
VS
1832 if (!is_edp(intel_dp))
1833 return;
1834
773538e8 1835 pps_lock(intel_dp);
c695b6b6 1836 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1837 pps_unlock(intel_dp);
c695b6b6 1838
e2c719b7 1839 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
3936fcf4 1840 port_name(dp_to_dig_port(intel_dp)->port));
5d613501
JB
1841}
1842
4be73780 1843static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1844{
30add22d 1845 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5d613501 1846 struct drm_i915_private *dev_priv = dev->dev_private;
be2c9196
VS
1847 struct intel_digital_port *intel_dig_port =
1848 dp_to_dig_port(intel_dp);
1849 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1850 enum intel_display_power_domain power_domain;
5d613501 1851 u32 pp;
453c5420 1852 u32 pp_stat_reg, pp_ctrl_reg;
5d613501 1853
e39b999a 1854 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1855
15e899a0 1856 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1857
15e899a0 1858 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1859 return;
b0665d57 1860
3936fcf4
VS
1861 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1862 port_name(intel_dig_port->port));
bd943159 1863
be2c9196
VS
1864 pp = ironlake_get_pp_control(intel_dp);
1865 pp &= ~EDP_FORCE_VDD;
453c5420 1866
be2c9196
VS
1867 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1868 pp_stat_reg = _pp_stat_reg(intel_dp);
99ea7127 1869
be2c9196
VS
1870 I915_WRITE(pp_ctrl_reg, pp);
1871 POSTING_READ(pp_ctrl_reg);
90791a5c 1872
be2c9196
VS
1873 /* Make sure sequencer is idle before allowing subsequent activity */
1874 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1875 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
e9cb81a2 1876
be2c9196
VS
1877 if ((pp & POWER_TARGET_ON) == 0)
1878 intel_dp->last_power_cycle = jiffies;
e9cb81a2 1879
be2c9196
VS
1880 power_domain = intel_display_port_power_domain(intel_encoder);
1881 intel_display_power_put(dev_priv, power_domain);
bd943159 1882}
5d613501 1883
4be73780 1884static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1885{
1886 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1887 struct intel_dp, panel_vdd_work);
bd943159 1888
773538e8 1889 pps_lock(intel_dp);
15e899a0
VS
1890 if (!intel_dp->want_panel_vdd)
1891 edp_panel_vdd_off_sync(intel_dp);
773538e8 1892 pps_unlock(intel_dp);
bd943159
KP
1893}
1894
aba86890
ID
1895static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1896{
1897 unsigned long delay;
1898
1899 /*
1900 * Queue the timer to fire a long time from now (relative to the power
1901 * down delay) to keep the panel power up across a sequence of
1902 * operations.
1903 */
1904 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1905 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1906}
1907
951468f3
VS
1908/*
1909 * Must be paired with edp_panel_vdd_on().
1910 * Must hold pps_mutex around the whole on/off sequence.
1911 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1912 */
4be73780 1913static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1914{
e39b999a
VS
1915 struct drm_i915_private *dev_priv =
1916 intel_dp_to_dev(intel_dp)->dev_private;
1917
1918 lockdep_assert_held(&dev_priv->pps_mutex);
1919
97af61f5
KP
1920 if (!is_edp(intel_dp))
1921 return;
5d613501 1922
e2c719b7 1923 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
3936fcf4 1924 port_name(dp_to_dig_port(intel_dp)->port));
f2e8b18a 1925
bd943159
KP
1926 intel_dp->want_panel_vdd = false;
1927
aba86890 1928 if (sync)
4be73780 1929 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
1930 else
1931 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
1932}
1933
9f0fb5be 1934static void edp_panel_on(struct intel_dp *intel_dp)
9934c132 1935{
30add22d 1936 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1937 struct drm_i915_private *dev_priv = dev->dev_private;
99ea7127 1938 u32 pp;
453c5420 1939 u32 pp_ctrl_reg;
9934c132 1940
9f0fb5be
VS
1941 lockdep_assert_held(&dev_priv->pps_mutex);
1942
97af61f5 1943 if (!is_edp(intel_dp))
bd943159 1944 return;
99ea7127 1945
3936fcf4
VS
1946 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1947 port_name(dp_to_dig_port(intel_dp)->port));
e39b999a 1948
e7a89ace
VS
1949 if (WARN(edp_have_panel_power(intel_dp),
1950 "eDP port %c panel power already on\n",
1951 port_name(dp_to_dig_port(intel_dp)->port)))
9f0fb5be 1952 return;
9934c132 1953
4be73780 1954 wait_panel_power_cycle(intel_dp);
37c6c9b0 1955
bf13e81b 1956 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1957 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
1958 if (IS_GEN5(dev)) {
1959 /* ILK workaround: disable reset around power sequence */
1960 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
1961 I915_WRITE(pp_ctrl_reg, pp);
1962 POSTING_READ(pp_ctrl_reg);
05ce1a49 1963 }
37c6c9b0 1964
1c0ae80a 1965 pp |= POWER_TARGET_ON;
99ea7127
KP
1966 if (!IS_GEN5(dev))
1967 pp |= PANEL_POWER_RESET;
1968
453c5420
JB
1969 I915_WRITE(pp_ctrl_reg, pp);
1970 POSTING_READ(pp_ctrl_reg);
9934c132 1971
4be73780 1972 wait_panel_on(intel_dp);
dce56b3c 1973 intel_dp->last_power_on = jiffies;
9934c132 1974
05ce1a49
KP
1975 if (IS_GEN5(dev)) {
1976 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
1977 I915_WRITE(pp_ctrl_reg, pp);
1978 POSTING_READ(pp_ctrl_reg);
05ce1a49 1979 }
9f0fb5be 1980}
e39b999a 1981
9f0fb5be
VS
1982void intel_edp_panel_on(struct intel_dp *intel_dp)
1983{
1984 if (!is_edp(intel_dp))
1985 return;
1986
1987 pps_lock(intel_dp);
1988 edp_panel_on(intel_dp);
773538e8 1989 pps_unlock(intel_dp);
9934c132
JB
1990}
1991
9f0fb5be
VS
1992
1993static void edp_panel_off(struct intel_dp *intel_dp)
9934c132 1994{
4e6e1a54
ID
1995 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1996 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 1997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1998 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1999 enum intel_display_power_domain power_domain;
99ea7127 2000 u32 pp;
453c5420 2001 u32 pp_ctrl_reg;
9934c132 2002
9f0fb5be
VS
2003 lockdep_assert_held(&dev_priv->pps_mutex);
2004
97af61f5
KP
2005 if (!is_edp(intel_dp))
2006 return;
37c6c9b0 2007
3936fcf4
VS
2008 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2009 port_name(dp_to_dig_port(intel_dp)->port));
37c6c9b0 2010
3936fcf4
VS
2011 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2012 port_name(dp_to_dig_port(intel_dp)->port));
24f3e092 2013
453c5420 2014 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
2015 /* We need to switch off panel power _and_ force vdd, for otherwise some
2016 * panels get very unhappy and cease to work. */
b3064154
PJ
2017 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2018 EDP_BLC_ENABLE);
453c5420 2019
bf13e81b 2020 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 2021
849e39f5
PZ
2022 intel_dp->want_panel_vdd = false;
2023
453c5420
JB
2024 I915_WRITE(pp_ctrl_reg, pp);
2025 POSTING_READ(pp_ctrl_reg);
9934c132 2026
dce56b3c 2027 intel_dp->last_power_cycle = jiffies;
4be73780 2028 wait_panel_off(intel_dp);
849e39f5
PZ
2029
2030 /* We got a reference when we enabled the VDD. */
4e6e1a54
ID
2031 power_domain = intel_display_port_power_domain(intel_encoder);
2032 intel_display_power_put(dev_priv, power_domain);
9f0fb5be 2033}
e39b999a 2034
9f0fb5be
VS
2035void intel_edp_panel_off(struct intel_dp *intel_dp)
2036{
2037 if (!is_edp(intel_dp))
2038 return;
e39b999a 2039
9f0fb5be
VS
2040 pps_lock(intel_dp);
2041 edp_panel_off(intel_dp);
773538e8 2042 pps_unlock(intel_dp);
9934c132
JB
2043}
2044
1250d107
JN
2045/* Enable backlight in the panel power control. */
2046static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 2047{
da63a9f2
PZ
2048 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2049 struct drm_device *dev = intel_dig_port->base.base.dev;
32f9d658
ZW
2050 struct drm_i915_private *dev_priv = dev->dev_private;
2051 u32 pp;
453c5420 2052 u32 pp_ctrl_reg;
32f9d658 2053
01cb9ea6
JB
2054 /*
2055 * If we enable the backlight right away following a panel power
2056 * on, we may see slight flicker as the panel syncs with the eDP
2057 * link. So delay a bit to make sure the image is solid before
2058 * allowing it to appear.
2059 */
4be73780 2060 wait_backlight_on(intel_dp);
e39b999a 2061
773538e8 2062 pps_lock(intel_dp);
e39b999a 2063
453c5420 2064 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2065 pp |= EDP_BLC_ENABLE;
453c5420 2066
bf13e81b 2067 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2068
2069 I915_WRITE(pp_ctrl_reg, pp);
2070 POSTING_READ(pp_ctrl_reg);
e39b999a 2071
773538e8 2072 pps_unlock(intel_dp);
32f9d658
ZW
2073}
2074
1250d107
JN
2075/* Enable backlight PWM and backlight PP control. */
2076void intel_edp_backlight_on(struct intel_dp *intel_dp)
2077{
2078 if (!is_edp(intel_dp))
2079 return;
2080
2081 DRM_DEBUG_KMS("\n");
2082
2083 intel_panel_enable_backlight(intel_dp->attached_connector);
2084 _intel_edp_backlight_on(intel_dp);
2085}
2086
2087/* Disable backlight in the panel power control. */
2088static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 2089{
30add22d 2090 struct drm_device *dev = intel_dp_to_dev(intel_dp);
32f9d658
ZW
2091 struct drm_i915_private *dev_priv = dev->dev_private;
2092 u32 pp;
453c5420 2093 u32 pp_ctrl_reg;
32f9d658 2094
f01eca2e
KP
2095 if (!is_edp(intel_dp))
2096 return;
2097
773538e8 2098 pps_lock(intel_dp);
e39b999a 2099
453c5420 2100 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2101 pp &= ~EDP_BLC_ENABLE;
453c5420 2102
bf13e81b 2103 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2104
2105 I915_WRITE(pp_ctrl_reg, pp);
2106 POSTING_READ(pp_ctrl_reg);
f7d2323c 2107
773538e8 2108 pps_unlock(intel_dp);
e39b999a
VS
2109
2110 intel_dp->last_backlight_off = jiffies;
f7d2323c 2111 edp_wait_backlight_off(intel_dp);
1250d107 2112}
f7d2323c 2113
1250d107
JN
2114/* Disable backlight PP control and backlight PWM. */
2115void intel_edp_backlight_off(struct intel_dp *intel_dp)
2116{
2117 if (!is_edp(intel_dp))
2118 return;
2119
2120 DRM_DEBUG_KMS("\n");
f7d2323c 2121
1250d107 2122 _intel_edp_backlight_off(intel_dp);
f7d2323c 2123 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 2124}
a4fc5ed6 2125
73580fb7
JN
2126/*
2127 * Hook for controlling the panel power control backlight through the bl_power
2128 * sysfs attribute. Take care to handle multiple calls.
2129 */
2130static void intel_edp_backlight_power(struct intel_connector *connector,
2131 bool enable)
2132{
2133 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
2134 bool is_enabled;
2135
773538e8 2136 pps_lock(intel_dp);
e39b999a 2137 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 2138 pps_unlock(intel_dp);
73580fb7
JN
2139
2140 if (is_enabled == enable)
2141 return;
2142
23ba9373
JN
2143 DRM_DEBUG_KMS("panel power control backlight %s\n",
2144 enable ? "enable" : "disable");
73580fb7
JN
2145
2146 if (enable)
2147 _intel_edp_backlight_on(intel_dp);
2148 else
2149 _intel_edp_backlight_off(intel_dp);
2150}
2151
2bd2ad64 2152static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 2153{
da63a9f2
PZ
2154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2155 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2156 struct drm_device *dev = crtc->dev;
d240f20f
JB
2157 struct drm_i915_private *dev_priv = dev->dev_private;
2158 u32 dpa_ctl;
2159
2bd2ad64
DV
2160 assert_pipe_disabled(dev_priv,
2161 to_intel_crtc(crtc)->pipe);
2162
d240f20f
JB
2163 DRM_DEBUG_KMS("\n");
2164 dpa_ctl = I915_READ(DP_A);
0767935e
DV
2165 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2166 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2167
2168 /* We don't adjust intel_dp->DP while tearing down the link, to
2169 * facilitate link retraining (e.g. after hotplug). Hence clear all
2170 * enable bits here to ensure that we don't enable too much. */
2171 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2172 intel_dp->DP |= DP_PLL_ENABLE;
2173 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
2174 POSTING_READ(DP_A);
2175 udelay(200);
d240f20f
JB
2176}
2177
2bd2ad64 2178static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 2179{
da63a9f2
PZ
2180 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2181 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2182 struct drm_device *dev = crtc->dev;
d240f20f
JB
2183 struct drm_i915_private *dev_priv = dev->dev_private;
2184 u32 dpa_ctl;
2185
2bd2ad64
DV
2186 assert_pipe_disabled(dev_priv,
2187 to_intel_crtc(crtc)->pipe);
2188
d240f20f 2189 dpa_ctl = I915_READ(DP_A);
0767935e
DV
2190 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2191 "dp pll off, should be on\n");
2192 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2193
2194 /* We can't rely on the value tracked for the DP register in
2195 * intel_dp->DP because link_down must not change that (otherwise link
2196 * re-training will fail. */
298b0b39 2197 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 2198 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 2199 POSTING_READ(DP_A);
d240f20f
JB
2200 udelay(200);
2201}
2202
c7ad3810 2203/* If the sink supports it, try to set the power state appropriately */
c19b0669 2204void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
2205{
2206 int ret, i;
2207
2208 /* Should have a valid DPCD by this point */
2209 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2210 return;
2211
2212 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
2213 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2214 DP_SET_POWER_D3);
c7ad3810
JB
2215 } else {
2216 /*
2217 * When turning on, we need to retry for 1ms to give the sink
2218 * time to wake up.
2219 */
2220 for (i = 0; i < 3; i++) {
9d1a1031
JN
2221 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2222 DP_SET_POWER_D0);
c7ad3810
JB
2223 if (ret == 1)
2224 break;
2225 msleep(1);
2226 }
2227 }
f9cac721
JN
2228
2229 if (ret != 1)
2230 DRM_DEBUG_KMS("failed to %s sink power state\n",
2231 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
2232}
2233
19d8fe15
DV
2234static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2235 enum pipe *pipe)
d240f20f 2236{
19d8fe15 2237 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2238 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15
DV
2239 struct drm_device *dev = encoder->base.dev;
2240 struct drm_i915_private *dev_priv = dev->dev_private;
6d129bea
ID
2241 enum intel_display_power_domain power_domain;
2242 u32 tmp;
2243
2244 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 2245 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
2246 return false;
2247
2248 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
2249
2250 if (!(tmp & DP_PORT_EN))
2251 return false;
2252
39e5fa88 2253 if (IS_GEN7(dev) && port == PORT_A) {
19d8fe15 2254 *pipe = PORT_TO_PIPE_CPT(tmp);
39e5fa88 2255 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
adc289d7 2256 enum pipe p;
19d8fe15 2257
adc289d7
VS
2258 for_each_pipe(dev_priv, p) {
2259 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2260 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2261 *pipe = p;
19d8fe15
DV
2262 return true;
2263 }
2264 }
19d8fe15 2265
4a0833ec
DV
2266 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2267 intel_dp->output_reg);
39e5fa88
VS
2268 } else if (IS_CHERRYVIEW(dev)) {
2269 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2270 } else {
2271 *pipe = PORT_TO_PIPE(tmp);
4a0833ec 2272 }
d240f20f 2273
19d8fe15
DV
2274 return true;
2275}
d240f20f 2276
045ac3b5 2277static void intel_dp_get_config(struct intel_encoder *encoder,
5cec258b 2278 struct intel_crtc_state *pipe_config)
045ac3b5
JB
2279{
2280 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 2281 u32 tmp, flags = 0;
63000ef6
XZ
2282 struct drm_device *dev = encoder->base.dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 enum port port = dp_to_dig_port(intel_dp)->port;
2285 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
18442d08 2286 int dotclock;
045ac3b5 2287
9ed109a7 2288 tmp = I915_READ(intel_dp->output_reg);
9fcb1704
JN
2289
2290 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
9ed109a7 2291
39e5fa88 2292 if (HAS_PCH_CPT(dev) && port != PORT_A) {
b81e34c2
VS
2293 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2294
2295 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
63000ef6
XZ
2296 flags |= DRM_MODE_FLAG_PHSYNC;
2297 else
2298 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2299
b81e34c2 2300 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
63000ef6
XZ
2301 flags |= DRM_MODE_FLAG_PVSYNC;
2302 else
2303 flags |= DRM_MODE_FLAG_NVSYNC;
2304 } else {
39e5fa88 2305 if (tmp & DP_SYNC_HS_HIGH)
63000ef6
XZ
2306 flags |= DRM_MODE_FLAG_PHSYNC;
2307 else
2308 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2309
39e5fa88 2310 if (tmp & DP_SYNC_VS_HIGH)
63000ef6
XZ
2311 flags |= DRM_MODE_FLAG_PVSYNC;
2312 else
2313 flags |= DRM_MODE_FLAG_NVSYNC;
2314 }
045ac3b5 2315
2d112de7 2316 pipe_config->base.adjusted_mode.flags |= flags;
f1f644dc 2317
8c875fca
VS
2318 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2319 tmp & DP_COLOR_RANGE_16_235)
2320 pipe_config->limited_color_range = true;
2321
eb14cb74
VS
2322 pipe_config->has_dp_encoder = true;
2323
90a6b7b0
VS
2324 pipe_config->lane_count =
2325 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2326
eb14cb74
VS
2327 intel_dp_get_m_n(crtc, pipe_config);
2328
18442d08 2329 if (port == PORT_A) {
f1f644dc
JB
2330 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2331 pipe_config->port_clock = 162000;
2332 else
2333 pipe_config->port_clock = 270000;
2334 }
18442d08
VS
2335
2336 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2337 &pipe_config->dp_m_n);
2338
2339 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2340 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2341
2d112de7 2342 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
7f16e5c1 2343
c6cd2ee2
JN
2344 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2345 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2346 /*
2347 * This is a big fat ugly hack.
2348 *
2349 * Some machines in UEFI boot mode provide us a VBT that has 18
2350 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2351 * unknown we fail to light up. Yet the same BIOS boots up with
2352 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2353 * max, not what it tells us to use.
2354 *
2355 * Note: This will still be broken if the eDP panel is not lit
2356 * up by the BIOS, and thus we can't get the mode at module
2357 * load.
2358 */
2359 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2360 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2361 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2362 }
045ac3b5
JB
2363}
2364
e8cb4558 2365static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2366{
e8cb4558 2367 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2368 struct drm_device *dev = encoder->base.dev;
495a5bb8
JN
2369 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2370
6e3c9717 2371 if (crtc->config->has_audio)
495a5bb8 2372 intel_audio_codec_disable(encoder);
6cb49835 2373
b32c6f48
RV
2374 if (HAS_PSR(dev) && !HAS_DDI(dev))
2375 intel_psr_disable(intel_dp);
2376
6cb49835
DV
2377 /* Make sure the panel is off before trying to change the mode. But also
2378 * ensure that we have vdd while we switch off the panel. */
24f3e092 2379 intel_edp_panel_vdd_on(intel_dp);
4be73780 2380 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2381 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2382 intel_edp_panel_off(intel_dp);
3739850b 2383
08aff3fe
VS
2384 /* disable the port before the pipe on g4x */
2385 if (INTEL_INFO(dev)->gen < 5)
3739850b 2386 intel_dp_link_down(intel_dp);
d240f20f
JB
2387}
2388
08aff3fe 2389static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2390{
2bd2ad64 2391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2392 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2393
49277c31 2394 intel_dp_link_down(intel_dp);
08aff3fe
VS
2395 if (port == PORT_A)
2396 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2397}
2398
2399static void vlv_post_disable_dp(struct intel_encoder *encoder)
2400{
2401 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2402
2403 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2404}
2405
a8f327fb
VS
2406static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2407 bool reset)
580d3811 2408{
a8f327fb
VS
2409 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2410 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2411 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2412 enum pipe pipe = crtc->pipe;
2413 uint32_t val;
580d3811 2414
a8f327fb
VS
2415 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2416 if (reset)
2417 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2418 else
2419 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2420 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
580d3811 2421
a8f327fb
VS
2422 if (crtc->config->lane_count > 2) {
2423 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2424 if (reset)
2425 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2426 else
2427 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2428 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2429 }
580d3811 2430
97fd4d5c 2431 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2432 val |= CHV_PCS_REQ_SOFTRESET_EN;
a8f327fb
VS
2433 if (reset)
2434 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2435 else
2436 val |= DPIO_PCS_CLK_SOFT_RESET;
97fd4d5c 2437 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 2438
a8f327fb 2439 if (crtc->config->lane_count > 2) {
e0fce78f
VS
2440 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2441 val |= CHV_PCS_REQ_SOFTRESET_EN;
a8f327fb
VS
2442 if (reset)
2443 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2444 else
2445 val |= DPIO_PCS_CLK_SOFT_RESET;
e0fce78f
VS
2446 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2447 }
a8f327fb 2448}
97fd4d5c 2449
a8f327fb
VS
2450static void chv_post_disable_dp(struct intel_encoder *encoder)
2451{
2452 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2453 struct drm_device *dev = encoder->base.dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
97fd4d5c 2455
a8f327fb
VS
2456 intel_dp_link_down(intel_dp);
2457
2458 mutex_lock(&dev_priv->sb_lock);
2459
2460 /* Assert data lane reset */
2461 chv_data_lane_soft_reset(encoder, true);
580d3811 2462
a580516d 2463 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
2464}
2465
7b13b58a
VS
2466static void
2467_intel_dp_set_link_train(struct intel_dp *intel_dp,
2468 uint32_t *DP,
2469 uint8_t dp_train_pat)
2470{
2471 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2472 struct drm_device *dev = intel_dig_port->base.base.dev;
2473 struct drm_i915_private *dev_priv = dev->dev_private;
2474 enum port port = intel_dig_port->port;
2475
2476 if (HAS_DDI(dev)) {
2477 uint32_t temp = I915_READ(DP_TP_CTL(port));
2478
2479 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2480 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2481 else
2482 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2483
2484 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2485 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2486 case DP_TRAINING_PATTERN_DISABLE:
2487 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2488
2489 break;
2490 case DP_TRAINING_PATTERN_1:
2491 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2492 break;
2493 case DP_TRAINING_PATTERN_2:
2494 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2495 break;
2496 case DP_TRAINING_PATTERN_3:
2497 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2498 break;
2499 }
2500 I915_WRITE(DP_TP_CTL(port), temp);
2501
39e5fa88
VS
2502 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2503 (HAS_PCH_CPT(dev) && port != PORT_A)) {
7b13b58a
VS
2504 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2505
2506 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2507 case DP_TRAINING_PATTERN_DISABLE:
2508 *DP |= DP_LINK_TRAIN_OFF_CPT;
2509 break;
2510 case DP_TRAINING_PATTERN_1:
2511 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2512 break;
2513 case DP_TRAINING_PATTERN_2:
2514 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2515 break;
2516 case DP_TRAINING_PATTERN_3:
2517 DRM_ERROR("DP training pattern 3 not supported\n");
2518 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2519 break;
2520 }
2521
2522 } else {
2523 if (IS_CHERRYVIEW(dev))
2524 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2525 else
2526 *DP &= ~DP_LINK_TRAIN_MASK;
2527
2528 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2529 case DP_TRAINING_PATTERN_DISABLE:
2530 *DP |= DP_LINK_TRAIN_OFF;
2531 break;
2532 case DP_TRAINING_PATTERN_1:
2533 *DP |= DP_LINK_TRAIN_PAT_1;
2534 break;
2535 case DP_TRAINING_PATTERN_2:
2536 *DP |= DP_LINK_TRAIN_PAT_2;
2537 break;
2538 case DP_TRAINING_PATTERN_3:
2539 if (IS_CHERRYVIEW(dev)) {
2540 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2541 } else {
2542 DRM_ERROR("DP training pattern 3 not supported\n");
2543 *DP |= DP_LINK_TRAIN_PAT_2;
2544 }
2545 break;
2546 }
2547 }
2548}
2549
2550static void intel_dp_enable_port(struct intel_dp *intel_dp)
2551{
2552 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554
7b13b58a
VS
2555 /* enable with pattern 1 (as per spec) */
2556 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2557 DP_TRAINING_PATTERN_1);
2558
2559 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2560 POSTING_READ(intel_dp->output_reg);
7b713f50
VS
2561
2562 /*
2563 * Magic for VLV/CHV. We _must_ first set up the register
2564 * without actually enabling the port, and then do another
2565 * write to enable the port. Otherwise link training will
2566 * fail when the power sequencer is freshly used for this port.
2567 */
2568 intel_dp->DP |= DP_PORT_EN;
2569
2570 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2571 POSTING_READ(intel_dp->output_reg);
580d3811
VS
2572}
2573
e8cb4558 2574static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2575{
e8cb4558
DV
2576 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2577 struct drm_device *dev = encoder->base.dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
c1dec79a 2579 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
e8cb4558 2580 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
5d613501 2581
0c33d8d7
DV
2582 if (WARN_ON(dp_reg & DP_PORT_EN))
2583 return;
5d613501 2584
093e3f13
VS
2585 pps_lock(intel_dp);
2586
2587 if (IS_VALLEYVIEW(dev))
2588 vlv_init_panel_power_sequencer(intel_dp);
2589
7b13b58a 2590 intel_dp_enable_port(intel_dp);
093e3f13
VS
2591
2592 edp_panel_vdd_on(intel_dp);
2593 edp_panel_on(intel_dp);
2594 edp_panel_vdd_off(intel_dp, true);
2595
2596 pps_unlock(intel_dp);
2597
e0fce78f
VS
2598 if (IS_VALLEYVIEW(dev)) {
2599 unsigned int lane_mask = 0x0;
2600
2601 if (IS_CHERRYVIEW(dev))
2602 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2603
9b6de0a1
VS
2604 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2605 lane_mask);
e0fce78f 2606 }
61234fa5 2607
f01eca2e 2608 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2609 intel_dp_start_link_train(intel_dp);
3ab9c637 2610 intel_dp_stop_link_train(intel_dp);
c1dec79a 2611
6e3c9717 2612 if (crtc->config->has_audio) {
c1dec79a
JN
2613 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2614 pipe_name(crtc->pipe));
2615 intel_audio_codec_enable(encoder);
2616 }
ab1f90f9 2617}
89b667f8 2618
ecff4f3b
JN
2619static void g4x_enable_dp(struct intel_encoder *encoder)
2620{
828f5c6e
JN
2621 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2622
ecff4f3b 2623 intel_enable_dp(encoder);
4be73780 2624 intel_edp_backlight_on(intel_dp);
ab1f90f9 2625}
89b667f8 2626
ab1f90f9
JN
2627static void vlv_enable_dp(struct intel_encoder *encoder)
2628{
828f5c6e
JN
2629 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2630
4be73780 2631 intel_edp_backlight_on(intel_dp);
b32c6f48 2632 intel_psr_enable(intel_dp);
d240f20f
JB
2633}
2634
ecff4f3b 2635static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2636{
2637 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2638 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2639
8ac33ed3
DV
2640 intel_dp_prepare(encoder);
2641
d41f1efb
DV
2642 /* Only ilk+ has port A */
2643 if (dport->port == PORT_A) {
2644 ironlake_set_pll_cpu_edp(intel_dp);
ab1f90f9 2645 ironlake_edp_pll_on(intel_dp);
d41f1efb 2646 }
ab1f90f9
JN
2647}
2648
83b84597
VS
2649static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2650{
2651 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2652 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2653 enum pipe pipe = intel_dp->pps_pipe;
2654 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2655
2656 edp_panel_vdd_off_sync(intel_dp);
2657
2658 /*
2659 * VLV seems to get confused when multiple power seqeuencers
2660 * have the same port selected (even if only one has power/vdd
2661 * enabled). The failure manifests as vlv_wait_port_ready() failing
2662 * CHV on the other hand doesn't seem to mind having the same port
2663 * selected in multiple power seqeuencers, but let's clear the
2664 * port select always when logically disconnecting a power sequencer
2665 * from a port.
2666 */
2667 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2668 pipe_name(pipe), port_name(intel_dig_port->port));
2669 I915_WRITE(pp_on_reg, 0);
2670 POSTING_READ(pp_on_reg);
2671
2672 intel_dp->pps_pipe = INVALID_PIPE;
2673}
2674
a4a5d2f8
VS
2675static void vlv_steal_power_sequencer(struct drm_device *dev,
2676 enum pipe pipe)
2677{
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 struct intel_encoder *encoder;
2680
2681 lockdep_assert_held(&dev_priv->pps_mutex);
2682
ac3c12e4
VS
2683 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2684 return;
2685
a4a5d2f8
VS
2686 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2687 base.head) {
2688 struct intel_dp *intel_dp;
773538e8 2689 enum port port;
a4a5d2f8
VS
2690
2691 if (encoder->type != INTEL_OUTPUT_EDP)
2692 continue;
2693
2694 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2695 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2696
2697 if (intel_dp->pps_pipe != pipe)
2698 continue;
2699
2700 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2701 pipe_name(pipe), port_name(port));
a4a5d2f8 2702
e02f9a06 2703 WARN(encoder->base.crtc,
034e43c6
VS
2704 "stealing pipe %c power sequencer from active eDP port %c\n",
2705 pipe_name(pipe), port_name(port));
a4a5d2f8 2706
a4a5d2f8 2707 /* make sure vdd is off before we steal it */
83b84597 2708 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2709 }
2710}
2711
2712static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2713{
2714 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2715 struct intel_encoder *encoder = &intel_dig_port->base;
2716 struct drm_device *dev = encoder->base.dev;
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
a4a5d2f8
VS
2719
2720 lockdep_assert_held(&dev_priv->pps_mutex);
2721
093e3f13
VS
2722 if (!is_edp(intel_dp))
2723 return;
2724
a4a5d2f8
VS
2725 if (intel_dp->pps_pipe == crtc->pipe)
2726 return;
2727
2728 /*
2729 * If another power sequencer was being used on this
2730 * port previously make sure to turn off vdd there while
2731 * we still have control of it.
2732 */
2733 if (intel_dp->pps_pipe != INVALID_PIPE)
83b84597 2734 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2735
2736 /*
2737 * We may be stealing the power
2738 * sequencer from another port.
2739 */
2740 vlv_steal_power_sequencer(dev, crtc->pipe);
2741
2742 /* now it's all ours */
2743 intel_dp->pps_pipe = crtc->pipe;
2744
2745 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2746 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2747
2748 /* init power sequencer on this pipe and port */
36b5f425
VS
2749 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2750 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8
VS
2751}
2752
ab1f90f9 2753static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2754{
2bd2ad64 2755 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2756 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
b2634017 2757 struct drm_device *dev = encoder->base.dev;
89b667f8 2758 struct drm_i915_private *dev_priv = dev->dev_private;
ab1f90f9 2759 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
e4607fcf 2760 enum dpio_channel port = vlv_dport_to_channel(dport);
ab1f90f9
JN
2761 int pipe = intel_crtc->pipe;
2762 u32 val;
a4fc5ed6 2763
a580516d 2764 mutex_lock(&dev_priv->sb_lock);
89b667f8 2765
ab3c759a 2766 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
ab1f90f9
JN
2767 val = 0;
2768 if (pipe)
2769 val |= (1<<21);
2770 else
2771 val &= ~(1<<21);
2772 val |= 0x001000c4;
ab3c759a
CML
2773 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2774 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2775 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
89b667f8 2776
a580516d 2777 mutex_unlock(&dev_priv->sb_lock);
ab1f90f9
JN
2778
2779 intel_enable_dp(encoder);
89b667f8
JB
2780}
2781
ecff4f3b 2782static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
2783{
2784 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2785 struct drm_device *dev = encoder->base.dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
2787 struct intel_crtc *intel_crtc =
2788 to_intel_crtc(encoder->base.crtc);
e4607fcf 2789 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 2790 int pipe = intel_crtc->pipe;
89b667f8 2791
8ac33ed3
DV
2792 intel_dp_prepare(encoder);
2793
89b667f8 2794 /* Program Tx lane resets to default */
a580516d 2795 mutex_lock(&dev_priv->sb_lock);
ab3c759a 2796 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
2797 DPIO_PCS_TX_LANE2_RESET |
2798 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
2800 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2801 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2802 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2803 DPIO_PCS_CLK_SOFT_RESET);
2804
2805 /* Fix up inter-pair skew failure */
ab3c759a
CML
2806 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2807 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2808 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
a580516d 2809 mutex_unlock(&dev_priv->sb_lock);
a4fc5ed6
KP
2810}
2811
e4a1d846
CML
2812static void chv_pre_enable_dp(struct intel_encoder *encoder)
2813{
2814 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2815 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2816 struct drm_device *dev = encoder->base.dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
e4a1d846
CML
2818 struct intel_crtc *intel_crtc =
2819 to_intel_crtc(encoder->base.crtc);
2820 enum dpio_channel ch = vlv_dport_to_channel(dport);
2821 int pipe = intel_crtc->pipe;
2e523e98 2822 int data, i, stagger;
949c1d43 2823 u32 val;
e4a1d846 2824
a580516d 2825 mutex_lock(&dev_priv->sb_lock);
949c1d43 2826
570e2a74
VS
2827 /* allow hardware to manage TX FIFO reset source */
2828 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2829 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2830 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2831
e0fce78f
VS
2832 if (intel_crtc->config->lane_count > 2) {
2833 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2834 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2835 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2836 }
570e2a74 2837
949c1d43 2838 /* Program Tx lane latency optimal setting*/
e0fce78f 2839 for (i = 0; i < intel_crtc->config->lane_count; i++) {
e4a1d846 2840 /* Set the upar bit */
e0fce78f
VS
2841 if (intel_crtc->config->lane_count == 1)
2842 data = 0x0;
2843 else
2844 data = (i == 1) ? 0x0 : 0x1;
e4a1d846
CML
2845 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2846 data << DPIO_UPAR_SHIFT);
2847 }
2848
2849 /* Data lane stagger programming */
2e523e98
VS
2850 if (intel_crtc->config->port_clock > 270000)
2851 stagger = 0x18;
2852 else if (intel_crtc->config->port_clock > 135000)
2853 stagger = 0xd;
2854 else if (intel_crtc->config->port_clock > 67500)
2855 stagger = 0x7;
2856 else if (intel_crtc->config->port_clock > 33750)
2857 stagger = 0x4;
2858 else
2859 stagger = 0x2;
2860
2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2862 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2864
e0fce78f
VS
2865 if (intel_crtc->config->lane_count > 2) {
2866 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2867 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2868 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2869 }
2e523e98
VS
2870
2871 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2872 DPIO_LANESTAGGER_STRAP(stagger) |
2873 DPIO_LANESTAGGER_STRAP_OVRD |
2874 DPIO_TX1_STAGGER_MASK(0x1f) |
2875 DPIO_TX1_STAGGER_MULT(6) |
2876 DPIO_TX2_STAGGER_MULT(0));
2877
e0fce78f
VS
2878 if (intel_crtc->config->lane_count > 2) {
2879 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2880 DPIO_LANESTAGGER_STRAP(stagger) |
2881 DPIO_LANESTAGGER_STRAP_OVRD |
2882 DPIO_TX1_STAGGER_MASK(0x1f) |
2883 DPIO_TX1_STAGGER_MULT(7) |
2884 DPIO_TX2_STAGGER_MULT(5));
2885 }
e4a1d846 2886
a8f327fb
VS
2887 /* Deassert data lane reset */
2888 chv_data_lane_soft_reset(encoder, false);
2889
a580516d 2890 mutex_unlock(&dev_priv->sb_lock);
e4a1d846 2891
e4a1d846 2892 intel_enable_dp(encoder);
b0b33846
VS
2893
2894 /* Second common lane will stay alive on its own now */
2895 if (dport->release_cl2_override) {
2896 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2897 dport->release_cl2_override = false;
2898 }
e4a1d846
CML
2899}
2900
9197c88b
VS
2901static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2902{
2903 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2904 struct drm_device *dev = encoder->base.dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc =
2907 to_intel_crtc(encoder->base.crtc);
2908 enum dpio_channel ch = vlv_dport_to_channel(dport);
2909 enum pipe pipe = intel_crtc->pipe;
e0fce78f
VS
2910 unsigned int lane_mask =
2911 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
9197c88b
VS
2912 u32 val;
2913
625695f8
VS
2914 intel_dp_prepare(encoder);
2915
b0b33846
VS
2916 /*
2917 * Must trick the second common lane into life.
2918 * Otherwise we can't even access the PLL.
2919 */
2920 if (ch == DPIO_CH0 && pipe == PIPE_B)
2921 dport->release_cl2_override =
2922 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2923
e0fce78f
VS
2924 chv_phy_powergate_lanes(encoder, true, lane_mask);
2925
a580516d 2926 mutex_lock(&dev_priv->sb_lock);
9197c88b 2927
a8f327fb
VS
2928 /* Assert data lane reset */
2929 chv_data_lane_soft_reset(encoder, true);
2930
b9e5ac3c
VS
2931 /* program left/right clock distribution */
2932 if (pipe != PIPE_B) {
2933 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2934 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2935 if (ch == DPIO_CH0)
2936 val |= CHV_BUFLEFTENA1_FORCE;
2937 if (ch == DPIO_CH1)
2938 val |= CHV_BUFRIGHTENA1_FORCE;
2939 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2940 } else {
2941 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2942 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2943 if (ch == DPIO_CH0)
2944 val |= CHV_BUFLEFTENA2_FORCE;
2945 if (ch == DPIO_CH1)
2946 val |= CHV_BUFRIGHTENA2_FORCE;
2947 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2948 }
2949
9197c88b
VS
2950 /* program clock channel usage */
2951 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2952 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2953 if (pipe != PIPE_B)
2954 val &= ~CHV_PCS_USEDCLKCHANNEL;
2955 else
2956 val |= CHV_PCS_USEDCLKCHANNEL;
2957 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2958
e0fce78f
VS
2959 if (intel_crtc->config->lane_count > 2) {
2960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2961 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2962 if (pipe != PIPE_B)
2963 val &= ~CHV_PCS_USEDCLKCHANNEL;
2964 else
2965 val |= CHV_PCS_USEDCLKCHANNEL;
2966 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2967 }
9197c88b
VS
2968
2969 /*
2970 * This a a bit weird since generally CL
2971 * matches the pipe, but here we need to
2972 * pick the CL based on the port.
2973 */
2974 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2975 if (pipe != PIPE_B)
2976 val &= ~CHV_CMN_USEDCLKCHANNEL;
2977 else
2978 val |= CHV_CMN_USEDCLKCHANNEL;
2979 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2980
a580516d 2981 mutex_unlock(&dev_priv->sb_lock);
9197c88b
VS
2982}
2983
d6db995f
VS
2984static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2985{
2986 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2987 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2988 u32 val;
2989
2990 mutex_lock(&dev_priv->sb_lock);
2991
2992 /* disable left/right clock distribution */
2993 if (pipe != PIPE_B) {
2994 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2995 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2996 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2997 } else {
2998 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2999 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3000 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3001 }
3002
3003 mutex_unlock(&dev_priv->sb_lock);
e0fce78f 3004
b0b33846
VS
3005 /*
3006 * Leave the power down bit cleared for at least one
3007 * lane so that chv_powergate_phy_ch() will power
3008 * on something when the channel is otherwise unused.
3009 * When the port is off and the override is removed
3010 * the lanes power down anyway, so otherwise it doesn't
3011 * really matter what the state of power down bits is
3012 * after this.
3013 */
e0fce78f 3014 chv_phy_powergate_lanes(encoder, false, 0x0);
d6db995f
VS
3015}
3016
a4fc5ed6 3017/*
df0c237d
JB
3018 * Native read with retry for link status and receiver capability reads for
3019 * cases where the sink may still be asleep.
9d1a1031
JN
3020 *
3021 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3022 * supposed to retry 3 times per the spec.
a4fc5ed6 3023 */
9d1a1031
JN
3024static ssize_t
3025intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3026 void *buffer, size_t size)
a4fc5ed6 3027{
9d1a1031
JN
3028 ssize_t ret;
3029 int i;
61da5fab 3030
f6a19066
VS
3031 /*
3032 * Sometime we just get the same incorrect byte repeated
3033 * over the entire buffer. Doing just one throw away read
3034 * initially seems to "solve" it.
3035 */
3036 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3037
61da5fab 3038 for (i = 0; i < 3; i++) {
9d1a1031
JN
3039 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3040 if (ret == size)
3041 return ret;
61da5fab
JB
3042 msleep(1);
3043 }
a4fc5ed6 3044
9d1a1031 3045 return ret;
a4fc5ed6
KP
3046}
3047
3048/*
3049 * Fetch AUX CH registers 0x202 - 0x207 which contain
3050 * link status information
3051 */
94223d04 3052bool
93f62dad 3053intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 3054{
9d1a1031
JN
3055 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3056 DP_LANE0_1_STATUS,
3057 link_status,
3058 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
3059}
3060
1100244e 3061/* These are source-specific values. */
94223d04 3062uint8_t
1a2eb460 3063intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 3064{
30add22d 3065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
7ad14a29 3066 struct drm_i915_private *dev_priv = dev->dev_private;
bc7d38a4 3067 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 3068
9314726b
VK
3069 if (IS_BROXTON(dev))
3070 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3071 else if (INTEL_INFO(dev)->gen >= 9) {
9e458034 3072 if (dev_priv->edp_low_vswing && port == PORT_A)
7ad14a29 3073 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
5a9d1f1a 3074 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
7ad14a29 3075 } else if (IS_VALLEYVIEW(dev))
bd60018a 3076 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 3077 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 3078 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 3079 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 3080 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 3081 else
bd60018a 3082 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
3083}
3084
94223d04 3085uint8_t
1a2eb460
KP
3086intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3087{
30add22d 3088 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 3089 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 3090
5a9d1f1a
DL
3091 if (INTEL_INFO(dev)->gen >= 9) {
3092 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3094 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3096 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3098 return DP_TRAIN_PRE_EMPH_LEVEL_1;
7ad14a29
SJ
3099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3100 return DP_TRAIN_PRE_EMPH_LEVEL_0;
5a9d1f1a
DL
3101 default:
3102 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3103 }
3104 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 3105 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3107 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3109 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3111 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 3113 default:
bd60018a 3114 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 3115 }
e2fa6fba
P
3116 } else if (IS_VALLEYVIEW(dev)) {
3117 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3119 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3121 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3123 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 3125 default:
bd60018a 3126 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 3127 }
bc7d38a4 3128 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 3129 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3131 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3134 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 3135 default:
bd60018a 3136 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
3137 }
3138 } else {
3139 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3141 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3143 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3145 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 3147 default:
bd60018a 3148 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 3149 }
a4fc5ed6
KP
3150 }
3151}
3152
5829975c 3153static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
e2fa6fba
P
3154{
3155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
5e69f97f
CML
3158 struct intel_crtc *intel_crtc =
3159 to_intel_crtc(dport->base.base.crtc);
e2fa6fba
P
3160 unsigned long demph_reg_value, preemph_reg_value,
3161 uniqtranscale_reg_value;
3162 uint8_t train_set = intel_dp->train_set[0];
e4607fcf 3163 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 3164 int pipe = intel_crtc->pipe;
e2fa6fba
P
3165
3166 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3167 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
3168 preemph_reg_value = 0x0004000;
3169 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3171 demph_reg_value = 0x2B405555;
3172 uniqtranscale_reg_value = 0x552AB83A;
3173 break;
bd60018a 3174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3175 demph_reg_value = 0x2B404040;
3176 uniqtranscale_reg_value = 0x5548B83A;
3177 break;
bd60018a 3178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3179 demph_reg_value = 0x2B245555;
3180 uniqtranscale_reg_value = 0x5560B83A;
3181 break;
bd60018a 3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
3183 demph_reg_value = 0x2B405555;
3184 uniqtranscale_reg_value = 0x5598DA3A;
3185 break;
3186 default:
3187 return 0;
3188 }
3189 break;
bd60018a 3190 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
3191 preemph_reg_value = 0x0002000;
3192 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3194 demph_reg_value = 0x2B404040;
3195 uniqtranscale_reg_value = 0x5552B83A;
3196 break;
bd60018a 3197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3198 demph_reg_value = 0x2B404848;
3199 uniqtranscale_reg_value = 0x5580B83A;
3200 break;
bd60018a 3201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3202 demph_reg_value = 0x2B404040;
3203 uniqtranscale_reg_value = 0x55ADDA3A;
3204 break;
3205 default:
3206 return 0;
3207 }
3208 break;
bd60018a 3209 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
3210 preemph_reg_value = 0x0000000;
3211 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3213 demph_reg_value = 0x2B305555;
3214 uniqtranscale_reg_value = 0x5570B83A;
3215 break;
bd60018a 3216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3217 demph_reg_value = 0x2B2B4040;
3218 uniqtranscale_reg_value = 0x55ADDA3A;
3219 break;
3220 default:
3221 return 0;
3222 }
3223 break;
bd60018a 3224 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
3225 preemph_reg_value = 0x0006000;
3226 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3228 demph_reg_value = 0x1B405555;
3229 uniqtranscale_reg_value = 0x55ADDA3A;
3230 break;
3231 default:
3232 return 0;
3233 }
3234 break;
3235 default:
3236 return 0;
3237 }
3238
a580516d 3239 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
3240 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3241 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3242 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
e2fa6fba 3243 uniqtranscale_reg_value);
ab3c759a
CML
3244 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3245 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3246 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3247 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
a580516d 3248 mutex_unlock(&dev_priv->sb_lock);
e2fa6fba
P
3249
3250 return 0;
3251}
3252
67fa24b4
VS
3253static bool chv_need_uniq_trans_scale(uint8_t train_set)
3254{
3255 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3256 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3257}
3258
5829975c 3259static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
e4a1d846
CML
3260{
3261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3264 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
f72df8db 3265 u32 deemph_reg_value, margin_reg_value, val;
e4a1d846
CML
3266 uint8_t train_set = intel_dp->train_set[0];
3267 enum dpio_channel ch = vlv_dport_to_channel(dport);
f72df8db
VS
3268 enum pipe pipe = intel_crtc->pipe;
3269 int i;
e4a1d846
CML
3270
3271 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3272 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3273 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3275 deemph_reg_value = 128;
3276 margin_reg_value = 52;
3277 break;
bd60018a 3278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3279 deemph_reg_value = 128;
3280 margin_reg_value = 77;
3281 break;
bd60018a 3282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3283 deemph_reg_value = 128;
3284 margin_reg_value = 102;
3285 break;
bd60018a 3286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3287 deemph_reg_value = 128;
3288 margin_reg_value = 154;
3289 /* FIXME extra to set for 1200 */
3290 break;
3291 default:
3292 return 0;
3293 }
3294 break;
bd60018a 3295 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3296 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3298 deemph_reg_value = 85;
3299 margin_reg_value = 78;
3300 break;
bd60018a 3301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3302 deemph_reg_value = 85;
3303 margin_reg_value = 116;
3304 break;
bd60018a 3305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3306 deemph_reg_value = 85;
3307 margin_reg_value = 154;
3308 break;
3309 default:
3310 return 0;
3311 }
3312 break;
bd60018a 3313 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3314 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3316 deemph_reg_value = 64;
3317 margin_reg_value = 104;
3318 break;
bd60018a 3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3320 deemph_reg_value = 64;
3321 margin_reg_value = 154;
3322 break;
3323 default:
3324 return 0;
3325 }
3326 break;
bd60018a 3327 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3328 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3330 deemph_reg_value = 43;
3331 margin_reg_value = 154;
3332 break;
3333 default:
3334 return 0;
3335 }
3336 break;
3337 default:
3338 return 0;
3339 }
3340
a580516d 3341 mutex_lock(&dev_priv->sb_lock);
e4a1d846
CML
3342
3343 /* Clear calc init */
1966e59e
VS
3344 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3345 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
3346 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3347 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
3348 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3349
e0fce78f
VS
3350 if (intel_crtc->config->lane_count > 2) {
3351 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3352 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3353 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3354 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3355 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3356 }
e4a1d846 3357
a02ef3c7
VS
3358 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3359 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3360 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3361 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3362
e0fce78f
VS
3363 if (intel_crtc->config->lane_count > 2) {
3364 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3365 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3366 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3367 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3368 }
a02ef3c7 3369
e4a1d846 3370 /* Program swing deemph */
e0fce78f 3371 for (i = 0; i < intel_crtc->config->lane_count; i++) {
f72df8db
VS
3372 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3373 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3374 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3375 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3376 }
e4a1d846
CML
3377
3378 /* Program swing margin */
e0fce78f 3379 for (i = 0; i < intel_crtc->config->lane_count; i++) {
f72df8db 3380 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
67fa24b4 3381
1fb44505
VS
3382 val &= ~DPIO_SWING_MARGIN000_MASK;
3383 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
67fa24b4
VS
3384
3385 /*
3386 * Supposedly this value shouldn't matter when unique transition
3387 * scale is disabled, but in fact it does matter. Let's just
3388 * always program the same value and hope it's OK.
3389 */
3390 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3391 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3392
f72df8db
VS
3393 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3394 }
e4a1d846 3395
67fa24b4
VS
3396 /*
3397 * The document said it needs to set bit 27 for ch0 and bit 26
3398 * for ch1. Might be a typo in the doc.
3399 * For now, for this unique transition scale selection, set bit
3400 * 27 for ch0 and ch1.
3401 */
e0fce78f 3402 for (i = 0; i < intel_crtc->config->lane_count; i++) {
f72df8db 3403 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
67fa24b4 3404 if (chv_need_uniq_trans_scale(train_set))
f72df8db 3405 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
67fa24b4
VS
3406 else
3407 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3408 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
e4a1d846
CML
3409 }
3410
3411 /* Start swing calculation */
1966e59e
VS
3412 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3413 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3414 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3415
e0fce78f
VS
3416 if (intel_crtc->config->lane_count > 2) {
3417 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3418 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3419 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3420 }
e4a1d846 3421
a580516d 3422 mutex_unlock(&dev_priv->sb_lock);
e4a1d846
CML
3423
3424 return 0;
3425}
3426
a4fc5ed6 3427static uint32_t
5829975c 3428gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3429{
3cf2efb1 3430 uint32_t signal_levels = 0;
a4fc5ed6 3431
3cf2efb1 3432 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3434 default:
3435 signal_levels |= DP_VOLTAGE_0_4;
3436 break;
bd60018a 3437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3438 signal_levels |= DP_VOLTAGE_0_6;
3439 break;
bd60018a 3440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3441 signal_levels |= DP_VOLTAGE_0_8;
3442 break;
bd60018a 3443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3444 signal_levels |= DP_VOLTAGE_1_2;
3445 break;
3446 }
3cf2efb1 3447 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3448 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3449 default:
3450 signal_levels |= DP_PRE_EMPHASIS_0;
3451 break;
bd60018a 3452 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3453 signal_levels |= DP_PRE_EMPHASIS_3_5;
3454 break;
bd60018a 3455 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3456 signal_levels |= DP_PRE_EMPHASIS_6;
3457 break;
bd60018a 3458 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3459 signal_levels |= DP_PRE_EMPHASIS_9_5;
3460 break;
3461 }
3462 return signal_levels;
3463}
3464
e3421a18
ZW
3465/* Gen6's DP voltage swing and pre-emphasis control */
3466static uint32_t
5829975c 3467gen6_edp_signal_levels(uint8_t train_set)
e3421a18 3468{
3c5a62b5
YL
3469 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3470 DP_TRAIN_PRE_EMPHASIS_MASK);
3471 switch (signal_levels) {
bd60018a
SJ
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3474 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3476 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3479 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3482 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3485 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3486 default:
3c5a62b5
YL
3487 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3488 "0x%x\n", signal_levels);
3489 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3490 }
3491}
3492
1a2eb460
KP
3493/* Gen7's DP voltage swing and pre-emphasis control */
3494static uint32_t
5829975c 3495gen7_edp_signal_levels(uint8_t train_set)
1a2eb460
KP
3496{
3497 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3498 DP_TRAIN_PRE_EMPHASIS_MASK);
3499 switch (signal_levels) {
bd60018a 3500 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3501 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3503 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3505 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3506
bd60018a 3507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3508 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3510 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3511
bd60018a 3512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3513 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3515 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3516
3517 default:
3518 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3519 "0x%x\n", signal_levels);
3520 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3521 }
3522}
3523
94223d04 3524void
f4eb692e 3525intel_dp_set_signal_levels(struct intel_dp *intel_dp)
f0a3424e
PZ
3526{
3527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3528 enum port port = intel_dig_port->port;
f0a3424e 3529 struct drm_device *dev = intel_dig_port->base.base.dev;
b905a915 3530 struct drm_i915_private *dev_priv = to_i915(dev);
f8896f5d 3531 uint32_t signal_levels, mask = 0;
f0a3424e
PZ
3532 uint8_t train_set = intel_dp->train_set[0];
3533
f8896f5d
DW
3534 if (HAS_DDI(dev)) {
3535 signal_levels = ddi_signal_levels(intel_dp);
3536
3537 if (IS_BROXTON(dev))
3538 signal_levels = 0;
3539 else
3540 mask = DDI_BUF_EMP_MASK;
e4a1d846 3541 } else if (IS_CHERRYVIEW(dev)) {
5829975c 3542 signal_levels = chv_signal_levels(intel_dp);
e2fa6fba 3543 } else if (IS_VALLEYVIEW(dev)) {
5829975c 3544 signal_levels = vlv_signal_levels(intel_dp);
bc7d38a4 3545 } else if (IS_GEN7(dev) && port == PORT_A) {
5829975c 3546 signal_levels = gen7_edp_signal_levels(train_set);
f0a3424e 3547 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3548 } else if (IS_GEN6(dev) && port == PORT_A) {
5829975c 3549 signal_levels = gen6_edp_signal_levels(train_set);
f0a3424e
PZ
3550 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3551 } else {
5829975c 3552 signal_levels = gen4_signal_levels(train_set);
f0a3424e
PZ
3553 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3554 }
3555
96fb9f9b
VK
3556 if (mask)
3557 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3558
3559 DRM_DEBUG_KMS("Using vswing level %d\n",
3560 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3561 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3562 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3563 DP_TRAIN_PRE_EMPHASIS_SHIFT);
f0a3424e 3564
f4eb692e 3565 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
b905a915
ACO
3566
3567 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3568 POSTING_READ(intel_dp->output_reg);
f0a3424e
PZ
3569}
3570
94223d04 3571void
e9c176d5
ACO
3572intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3573 uint8_t dp_train_pat)
a4fc5ed6 3574{
174edf1f 3575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
90a6b7b0
VS
3576 struct drm_i915_private *dev_priv =
3577 to_i915(intel_dig_port->base.base.dev);
a4fc5ed6 3578
f4eb692e 3579 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
47ea7542 3580
f4eb692e 3581 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
ea5b213a 3582 POSTING_READ(intel_dp->output_reg);
e9c176d5
ACO
3583}
3584
94223d04 3585void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3ab9c637
ID
3586{
3587 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3588 struct drm_device *dev = intel_dig_port->base.base.dev;
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 enum port port = intel_dig_port->port;
3591 uint32_t val;
3592
3593 if (!HAS_DDI(dev))
3594 return;
3595
3596 val = I915_READ(DP_TP_CTL(port));
3597 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3598 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3599 I915_WRITE(DP_TP_CTL(port), val);
3600
3601 /*
3602 * On PORT_A we can have only eDP in SST mode. There the only reason
3603 * we need to set idle transmission mode is to work around a HW issue
3604 * where we enable the pipe while not in idle link-training mode.
3605 * In this case there is requirement to wait for a minimum number of
3606 * idle patterns to be sent.
3607 */
3608 if (port == PORT_A)
3609 return;
3610
3611 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3612 1))
3613 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3614}
3615
a4fc5ed6 3616static void
ea5b213a 3617intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3618{
da63a9f2 3619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1612c8bd 3620 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
bc7d38a4 3621 enum port port = intel_dig_port->port;
da63a9f2 3622 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3623 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 3624 uint32_t DP = intel_dp->DP;
a4fc5ed6 3625
bc76e320 3626 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3627 return;
3628
0c33d8d7 3629 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3630 return;
3631
28c97730 3632 DRM_DEBUG_KMS("\n");
32f9d658 3633
39e5fa88
VS
3634 if ((IS_GEN7(dev) && port == PORT_A) ||
3635 (HAS_PCH_CPT(dev) && port != PORT_A)) {
e3421a18 3636 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1612c8bd 3637 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
e3421a18 3638 } else {
aad3d14d
VS
3639 if (IS_CHERRYVIEW(dev))
3640 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3641 else
3642 DP &= ~DP_LINK_TRAIN_MASK;
1612c8bd 3643 DP |= DP_LINK_TRAIN_PAT_IDLE;
e3421a18 3644 }
1612c8bd 3645 I915_WRITE(intel_dp->output_reg, DP);
fe255d00 3646 POSTING_READ(intel_dp->output_reg);
5eb08b69 3647
1612c8bd
VS
3648 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3649 I915_WRITE(intel_dp->output_reg, DP);
3650 POSTING_READ(intel_dp->output_reg);
3651
3652 /*
3653 * HW workaround for IBX, we need to move the port
3654 * to transcoder A after disabling it to allow the
3655 * matching HDMI port to be enabled on transcoder A.
3656 */
3657 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
0c241d5b
VS
3658 /*
3659 * We get CPU/PCH FIFO underruns on the other pipe when
3660 * doing the workaround. Sweep them under the rug.
3661 */
3662 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3663 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3664
1612c8bd
VS
3665 /* always enable with pattern 1 (as per spec) */
3666 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3667 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3668 I915_WRITE(intel_dp->output_reg, DP);
3669 POSTING_READ(intel_dp->output_reg);
3670
3671 DP &= ~DP_PORT_EN;
5bddd17f 3672 I915_WRITE(intel_dp->output_reg, DP);
0ca09685 3673 POSTING_READ(intel_dp->output_reg);
0c241d5b
VS
3674
3675 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3676 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3677 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
5bddd17f
EA
3678 }
3679
f01eca2e 3680 msleep(intel_dp->panel_power_down_delay);
a4fc5ed6
KP
3681}
3682
26d61aad
KP
3683static bool
3684intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3685{
a031d709
RV
3686 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3687 struct drm_device *dev = dig_port->base.base.dev;
3688 struct drm_i915_private *dev_priv = dev->dev_private;
fc0f8e25 3689 uint8_t rev;
a031d709 3690
9d1a1031
JN
3691 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3692 sizeof(intel_dp->dpcd)) < 0)
edb39244 3693 return false; /* aux transfer failed */
92fd8fd1 3694
a8e98153 3695 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3696
edb39244
AJ
3697 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3698 return false; /* DPCD not present */
3699
2293bb5c
SK
3700 /* Check if the panel supports PSR */
3701 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
50003939 3702 if (is_edp(intel_dp)) {
9d1a1031
JN
3703 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3704 intel_dp->psr_dpcd,
3705 sizeof(intel_dp->psr_dpcd));
a031d709
RV
3706 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3707 dev_priv->psr.sink_support = true;
50003939 3708 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
a031d709 3709 }
474d1ec4
SJ
3710
3711 if (INTEL_INFO(dev)->gen >= 9 &&
3712 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3713 uint8_t frame_sync_cap;
3714
3715 dev_priv->psr.sink_support = true;
3716 intel_dp_dpcd_read_wake(&intel_dp->aux,
3717 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3718 &frame_sync_cap, 1);
3719 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3720 /* PSR2 needs frame sync as well */
3721 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3722 DRM_DEBUG_KMS("PSR2 %s on sink",
3723 dev_priv->psr.psr2_support ? "supported" : "not supported");
3724 }
50003939
JN
3725 }
3726
bc5133d5 3727 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
e588fa18 3728 yesno(intel_dp_source_supports_hbr2(intel_dp)),
742f491d 3729 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
06ea66b6 3730
fc0f8e25
SJ
3731 /* Intermediate frequency support */
3732 if (is_edp(intel_dp) &&
3733 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3734 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3735 (rev >= 0x03)) { /* eDp v1.4 or higher */
94ca719e 3736 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
ea2d8a42
VS
3737 int i;
3738
fc0f8e25
SJ
3739 intel_dp_dpcd_read_wake(&intel_dp->aux,
3740 DP_SUPPORTED_LINK_RATES,
94ca719e
VS
3741 sink_rates,
3742 sizeof(sink_rates));
ea2d8a42 3743
94ca719e
VS
3744 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3745 int val = le16_to_cpu(sink_rates[i]);
ea2d8a42
VS
3746
3747 if (val == 0)
3748 break;
3749
af77b974
SJ
3750 /* Value read is in kHz while drm clock is saved in deca-kHz */
3751 intel_dp->sink_rates[i] = (val * 200) / 10;
ea2d8a42 3752 }
94ca719e 3753 intel_dp->num_sink_rates = i;
fc0f8e25 3754 }
0336400e
VS
3755
3756 intel_dp_print_rates(intel_dp);
3757
edb39244
AJ
3758 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3759 DP_DWN_STRM_PORT_PRESENT))
3760 return true; /* native DP sink */
3761
3762 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3763 return true; /* no per-port downstream info */
3764
9d1a1031
JN
3765 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3766 intel_dp->downstream_ports,
3767 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3768 return false; /* downstream port status fetch failed */
3769
3770 return true;
92fd8fd1
KP
3771}
3772
0d198328
AJ
3773static void
3774intel_dp_probe_oui(struct intel_dp *intel_dp)
3775{
3776 u8 buf[3];
3777
3778 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3779 return;
3780
9d1a1031 3781 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3782 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3783 buf[0], buf[1], buf[2]);
3784
9d1a1031 3785 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3786 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3787 buf[0], buf[1], buf[2]);
3788}
3789
0e32b39c
DA
3790static bool
3791intel_dp_probe_mst(struct intel_dp *intel_dp)
3792{
3793 u8 buf[1];
3794
3795 if (!intel_dp->can_mst)
3796 return false;
3797
3798 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3799 return false;
3800
0e32b39c
DA
3801 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3802 if (buf[0] & DP_MST_CAP) {
3803 DRM_DEBUG_KMS("Sink is MST capable\n");
3804 intel_dp->is_mst = true;
3805 } else {
3806 DRM_DEBUG_KMS("Sink is not MST capable\n");
3807 intel_dp->is_mst = false;
3808 }
3809 }
0e32b39c
DA
3810
3811 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3812 return intel_dp->is_mst;
3813}
3814
e5a1cab5 3815static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
d2e216d0 3816{
082dcc7c
RV
3817 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3818 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
ad9dc91b 3819 u8 buf;
e5a1cab5 3820 int ret = 0;
d2e216d0 3821
082dcc7c
RV
3822 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
3823 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3824 ret = -EIO;
3825 goto out;
4373f0f2
PZ
3826 }
3827
082dcc7c 3828 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
e5a1cab5 3829 buf & ~DP_TEST_SINK_START) < 0) {
082dcc7c 3830 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3831 ret = -EIO;
3832 goto out;
3833 }
d2e216d0 3834
621d4c76 3835 intel_dp->sink_crc.started = false;
e5a1cab5 3836 out:
082dcc7c 3837 hsw_enable_ips(intel_crtc);
e5a1cab5 3838 return ret;
082dcc7c
RV
3839}
3840
3841static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3842{
3843 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3844 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3845 u8 buf;
e5a1cab5
RV
3846 int ret;
3847
621d4c76 3848 if (intel_dp->sink_crc.started) {
e5a1cab5
RV
3849 ret = intel_dp_sink_crc_stop(intel_dp);
3850 if (ret)
3851 return ret;
3852 }
082dcc7c
RV
3853
3854 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3855 return -EIO;
3856
3857 if (!(buf & DP_TEST_CRC_SUPPORTED))
3858 return -ENOTTY;
3859
621d4c76
RV
3860 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3861
082dcc7c
RV
3862 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3863 return -EIO;
3864
3865 hsw_disable_ips(intel_crtc);
1dda5f93 3866
9d1a1031 3867 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
082dcc7c
RV
3868 buf | DP_TEST_SINK_START) < 0) {
3869 hsw_enable_ips(intel_crtc);
3870 return -EIO;
4373f0f2
PZ
3871 }
3872
621d4c76 3873 intel_dp->sink_crc.started = true;
082dcc7c
RV
3874 return 0;
3875}
3876
3877int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3878{
3879 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3880 struct drm_device *dev = dig_port->base.base.dev;
3881 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3882 u8 buf;
621d4c76 3883 int count, ret;
082dcc7c 3884 int attempts = 6;
aabc95dc 3885 bool old_equal_new;
082dcc7c
RV
3886
3887 ret = intel_dp_sink_crc_start(intel_dp);
3888 if (ret)
3889 return ret;
3890
ad9dc91b 3891 do {
621d4c76
RV
3892 intel_wait_for_vblank(dev, intel_crtc->pipe);
3893
1dda5f93 3894 if (drm_dp_dpcd_readb(&intel_dp->aux,
4373f0f2
PZ
3895 DP_TEST_SINK_MISC, &buf) < 0) {
3896 ret = -EIO;
afe0d67e 3897 goto stop;
4373f0f2 3898 }
621d4c76 3899 count = buf & DP_TEST_COUNT_MASK;
aabc95dc 3900
621d4c76
RV
3901 /*
3902 * Count might be reset during the loop. In this case
3903 * last known count needs to be reset as well.
3904 */
3905 if (count == 0)
3906 intel_dp->sink_crc.last_count = 0;
3907
3908 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3909 ret = -EIO;
3910 goto stop;
3911 }
aabc95dc
RV
3912
3913 old_equal_new = (count == intel_dp->sink_crc.last_count &&
3914 !memcmp(intel_dp->sink_crc.last_crc, crc,
3915 6 * sizeof(u8)));
3916
3917 } while (--attempts && (count == 0 || old_equal_new));
621d4c76
RV
3918
3919 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3920 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
ad9dc91b
RV
3921
3922 if (attempts == 0) {
aabc95dc
RV
3923 if (old_equal_new) {
3924 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
3925 } else {
3926 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3927 ret = -ETIMEDOUT;
3928 goto stop;
3929 }
ad9dc91b 3930 }
d2e216d0 3931
afe0d67e 3932stop:
082dcc7c 3933 intel_dp_sink_crc_stop(intel_dp);
4373f0f2 3934 return ret;
d2e216d0
RV
3935}
3936
a60f0e38
JB
3937static bool
3938intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3939{
9d1a1031
JN
3940 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3941 DP_DEVICE_SERVICE_IRQ_VECTOR,
3942 sink_irq_vector, 1) == 1;
a60f0e38
JB
3943}
3944
0e32b39c
DA
3945static bool
3946intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3947{
3948 int ret;
3949
3950 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3951 DP_SINK_COUNT_ESI,
3952 sink_irq_vector, 14);
3953 if (ret != 14)
3954 return false;
3955
3956 return true;
3957}
3958
c5d5ab7a
TP
3959static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3960{
3961 uint8_t test_result = DP_TEST_ACK;
3962 return test_result;
3963}
3964
3965static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3966{
3967 uint8_t test_result = DP_TEST_NAK;
3968 return test_result;
3969}
3970
3971static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
a60f0e38 3972{
c5d5ab7a 3973 uint8_t test_result = DP_TEST_NAK;
559be30c
TP
3974 struct intel_connector *intel_connector = intel_dp->attached_connector;
3975 struct drm_connector *connector = &intel_connector->base;
3976
3977 if (intel_connector->detect_edid == NULL ||
ac6f2e29 3978 connector->edid_corrupt ||
559be30c
TP
3979 intel_dp->aux.i2c_defer_count > 6) {
3980 /* Check EDID read for NACKs, DEFERs and corruption
3981 * (DP CTS 1.2 Core r1.1)
3982 * 4.2.2.4 : Failed EDID read, I2C_NAK
3983 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3984 * 4.2.2.6 : EDID corruption detected
3985 * Use failsafe mode for all cases
3986 */
3987 if (intel_dp->aux.i2c_nack_count > 0 ||
3988 intel_dp->aux.i2c_defer_count > 0)
3989 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3990 intel_dp->aux.i2c_nack_count,
3991 intel_dp->aux.i2c_defer_count);
3992 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3993 } else {
f79b468e
TS
3994 struct edid *block = intel_connector->detect_edid;
3995
3996 /* We have to write the checksum
3997 * of the last block read
3998 */
3999 block += intel_connector->detect_edid->extensions;
4000
559be30c
TP
4001 if (!drm_dp_dpcd_write(&intel_dp->aux,
4002 DP_TEST_EDID_CHECKSUM,
f79b468e 4003 &block->checksum,
5a1cc655 4004 1))
559be30c
TP
4005 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4006
4007 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4008 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4009 }
4010
4011 /* Set test active flag here so userspace doesn't interrupt things */
4012 intel_dp->compliance_test_active = 1;
4013
c5d5ab7a
TP
4014 return test_result;
4015}
4016
4017static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
a60f0e38 4018{
c5d5ab7a
TP
4019 uint8_t test_result = DP_TEST_NAK;
4020 return test_result;
4021}
4022
4023static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4024{
4025 uint8_t response = DP_TEST_NAK;
4026 uint8_t rxdata = 0;
4027 int status = 0;
4028
559be30c 4029 intel_dp->compliance_test_active = 0;
c5d5ab7a 4030 intel_dp->compliance_test_type = 0;
559be30c
TP
4031 intel_dp->compliance_test_data = 0;
4032
c5d5ab7a
TP
4033 intel_dp->aux.i2c_nack_count = 0;
4034 intel_dp->aux.i2c_defer_count = 0;
4035
4036 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4037 if (status <= 0) {
4038 DRM_DEBUG_KMS("Could not read test request from sink\n");
4039 goto update_status;
4040 }
4041
4042 switch (rxdata) {
4043 case DP_TEST_LINK_TRAINING:
4044 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4045 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4046 response = intel_dp_autotest_link_training(intel_dp);
4047 break;
4048 case DP_TEST_LINK_VIDEO_PATTERN:
4049 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4050 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4051 response = intel_dp_autotest_video_pattern(intel_dp);
4052 break;
4053 case DP_TEST_LINK_EDID_READ:
4054 DRM_DEBUG_KMS("EDID test requested\n");
4055 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4056 response = intel_dp_autotest_edid(intel_dp);
4057 break;
4058 case DP_TEST_LINK_PHY_TEST_PATTERN:
4059 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4060 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4061 response = intel_dp_autotest_phy_pattern(intel_dp);
4062 break;
4063 default:
4064 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4065 break;
4066 }
4067
4068update_status:
4069 status = drm_dp_dpcd_write(&intel_dp->aux,
4070 DP_TEST_RESPONSE,
4071 &response, 1);
4072 if (status <= 0)
4073 DRM_DEBUG_KMS("Could not write test response to sink\n");
a60f0e38
JB
4074}
4075
0e32b39c
DA
4076static int
4077intel_dp_check_mst_status(struct intel_dp *intel_dp)
4078{
4079 bool bret;
4080
4081 if (intel_dp->is_mst) {
4082 u8 esi[16] = { 0 };
4083 int ret = 0;
4084 int retry;
4085 bool handled;
4086 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4087go_again:
4088 if (bret == true) {
4089
4090 /* check link status - esi[10] = 0x200c */
90a6b7b0 4091 if (intel_dp->active_mst_links &&
901c2daf 4092 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
0e32b39c
DA
4093 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4094 intel_dp_start_link_train(intel_dp);
0e32b39c
DA
4095 intel_dp_stop_link_train(intel_dp);
4096 }
4097
6f34cc39 4098 DRM_DEBUG_KMS("got esi %3ph\n", esi);
0e32b39c
DA
4099 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4100
4101 if (handled) {
4102 for (retry = 0; retry < 3; retry++) {
4103 int wret;
4104 wret = drm_dp_dpcd_write(&intel_dp->aux,
4105 DP_SINK_COUNT_ESI+1,
4106 &esi[1], 3);
4107 if (wret == 3) {
4108 break;
4109 }
4110 }
4111
4112 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4113 if (bret == true) {
6f34cc39 4114 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
0e32b39c
DA
4115 goto go_again;
4116 }
4117 } else
4118 ret = 0;
4119
4120 return ret;
4121 } else {
4122 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4123 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4124 intel_dp->is_mst = false;
4125 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4126 /* send a hotplug event */
4127 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4128 }
4129 }
4130 return -EINVAL;
4131}
4132
a4fc5ed6
KP
4133/*
4134 * According to DP spec
4135 * 5.1.2:
4136 * 1. Read DPCD
4137 * 2. Configure link according to Receiver Capabilities
4138 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4139 * 4. Check link status on receipt of hot-plug interrupt
4140 */
a5146200 4141static void
ea5b213a 4142intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 4143{
5b215bcf 4144 struct drm_device *dev = intel_dp_to_dev(intel_dp);
da63a9f2 4145 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
a60f0e38 4146 u8 sink_irq_vector;
93f62dad 4147 u8 link_status[DP_LINK_STATUS_SIZE];
a60f0e38 4148
5b215bcf
DA
4149 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4150
e02f9a06 4151 if (!intel_encoder->base.crtc)
a4fc5ed6
KP
4152 return;
4153
1a125d8a
ID
4154 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4155 return;
4156
92fd8fd1 4157 /* Try to read receiver status if the link appears to be up */
93f62dad 4158 if (!intel_dp_get_link_status(intel_dp, link_status)) {
a4fc5ed6
KP
4159 return;
4160 }
4161
92fd8fd1 4162 /* Now read the DPCD to see if it's actually running */
26d61aad 4163 if (!intel_dp_get_dpcd(intel_dp)) {
59cd09e1
JB
4164 return;
4165 }
4166
a60f0e38
JB
4167 /* Try to read the source of the interrupt */
4168 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4169 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4170 /* Clear interrupt source */
9d1a1031
JN
4171 drm_dp_dpcd_writeb(&intel_dp->aux,
4172 DP_DEVICE_SERVICE_IRQ_VECTOR,
4173 sink_irq_vector);
a60f0e38
JB
4174
4175 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
09b1eb13 4176 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
a60f0e38
JB
4177 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4178 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4179 }
4180
901c2daf 4181 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
92fd8fd1 4182 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
8e329a03 4183 intel_encoder->base.name);
33a34e4e 4184 intel_dp_start_link_train(intel_dp);
3ab9c637 4185 intel_dp_stop_link_train(intel_dp);
33a34e4e 4186 }
a4fc5ed6 4187}
a4fc5ed6 4188
caf9ab24 4189/* XXX this is probably wrong for multiple downstream ports */
71ba9000 4190static enum drm_connector_status
26d61aad 4191intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 4192{
caf9ab24 4193 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
4194 uint8_t type;
4195
4196 if (!intel_dp_get_dpcd(intel_dp))
4197 return connector_status_disconnected;
4198
4199 /* if there's no downstream port, we're done */
4200 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 4201 return connector_status_connected;
caf9ab24
AJ
4202
4203 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
4204 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4205 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
23235177 4206 uint8_t reg;
9d1a1031
JN
4207
4208 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4209 &reg, 1) < 0)
caf9ab24 4210 return connector_status_unknown;
9d1a1031 4211
23235177
AJ
4212 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4213 : connector_status_disconnected;
caf9ab24
AJ
4214 }
4215
4216 /* If no HPD, poke DDC gently */
0b99836f 4217 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 4218 return connector_status_connected;
caf9ab24
AJ
4219
4220 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
4221 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4222 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4223 if (type == DP_DS_PORT_TYPE_VGA ||
4224 type == DP_DS_PORT_TYPE_NON_EDID)
4225 return connector_status_unknown;
4226 } else {
4227 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4228 DP_DWN_STRM_PORT_TYPE_MASK;
4229 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4230 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4231 return connector_status_unknown;
4232 }
caf9ab24
AJ
4233
4234 /* Anything else is out of spec, warn and ignore */
4235 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 4236 return connector_status_disconnected;
71ba9000
AJ
4237}
4238
d410b56d
CW
4239static enum drm_connector_status
4240edp_detect(struct intel_dp *intel_dp)
4241{
4242 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4243 enum drm_connector_status status;
4244
4245 status = intel_panel_detect(dev);
4246 if (status == connector_status_unknown)
4247 status = connector_status_connected;
4248
4249 return status;
4250}
4251
b93433cc
JN
4252static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4253 struct intel_digital_port *port)
5eb08b69 4254{
b93433cc 4255 u32 bit;
01cb9ea6 4256
0df53b77
JN
4257 switch (port->port) {
4258 case PORT_A:
4259 return true;
4260 case PORT_B:
4261 bit = SDE_PORTB_HOTPLUG;
4262 break;
4263 case PORT_C:
4264 bit = SDE_PORTC_HOTPLUG;
4265 break;
4266 case PORT_D:
4267 bit = SDE_PORTD_HOTPLUG;
4268 break;
4269 default:
4270 MISSING_CASE(port->port);
4271 return false;
4272 }
4273
4274 return I915_READ(SDEISR) & bit;
4275}
4276
4277static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4278 struct intel_digital_port *port)
4279{
4280 u32 bit;
4281
4282 switch (port->port) {
4283 case PORT_A:
4284 return true;
4285 case PORT_B:
4286 bit = SDE_PORTB_HOTPLUG_CPT;
4287 break;
4288 case PORT_C:
4289 bit = SDE_PORTC_HOTPLUG_CPT;
4290 break;
4291 case PORT_D:
4292 bit = SDE_PORTD_HOTPLUG_CPT;
4293 break;
a78695d3
JN
4294 case PORT_E:
4295 bit = SDE_PORTE_HOTPLUG_SPT;
4296 break;
0df53b77
JN
4297 default:
4298 MISSING_CASE(port->port);
4299 return false;
b93433cc 4300 }
1b469639 4301
b93433cc 4302 return I915_READ(SDEISR) & bit;
5eb08b69
ZW
4303}
4304
7e66bcf2 4305static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
1d245987 4306 struct intel_digital_port *port)
a4fc5ed6 4307{
9642c81c 4308 u32 bit;
5eb08b69 4309
9642c81c
JN
4310 switch (port->port) {
4311 case PORT_B:
4312 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4313 break;
4314 case PORT_C:
4315 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4316 break;
4317 case PORT_D:
4318 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4319 break;
4320 default:
4321 MISSING_CASE(port->port);
4322 return false;
4323 }
4324
4325 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4326}
4327
4328static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4329 struct intel_digital_port *port)
4330{
4331 u32 bit;
4332
4333 switch (port->port) {
4334 case PORT_B:
4335 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4336 break;
4337 case PORT_C:
4338 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4339 break;
4340 case PORT_D:
4341 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4342 break;
4343 default:
4344 MISSING_CASE(port->port);
4345 return false;
a4fc5ed6
KP
4346 }
4347
1d245987 4348 return I915_READ(PORT_HOTPLUG_STAT) & bit;
2a592bec
DA
4349}
4350
e464bfde 4351static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
e2ec35a5 4352 struct intel_digital_port *intel_dig_port)
e464bfde 4353{
e2ec35a5
SJ
4354 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4355 enum port port;
e464bfde
JN
4356 u32 bit;
4357
e2ec35a5
SJ
4358 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4359 switch (port) {
e464bfde
JN
4360 case PORT_A:
4361 bit = BXT_DE_PORT_HP_DDIA;
4362 break;
4363 case PORT_B:
4364 bit = BXT_DE_PORT_HP_DDIB;
4365 break;
4366 case PORT_C:
4367 bit = BXT_DE_PORT_HP_DDIC;
4368 break;
4369 default:
e2ec35a5 4370 MISSING_CASE(port);
e464bfde
JN
4371 return false;
4372 }
4373
4374 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4375}
4376
7e66bcf2
JN
4377/*
4378 * intel_digital_port_connected - is the specified port connected?
4379 * @dev_priv: i915 private structure
4380 * @port: the port to test
4381 *
4382 * Return %true if @port is connected, %false otherwise.
4383 */
237ed86c 4384bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
7e66bcf2
JN
4385 struct intel_digital_port *port)
4386{
0df53b77 4387 if (HAS_PCH_IBX(dev_priv))
7e66bcf2 4388 return ibx_digital_port_connected(dev_priv, port);
0df53b77
JN
4389 if (HAS_PCH_SPLIT(dev_priv))
4390 return cpt_digital_port_connected(dev_priv, port);
e464bfde
JN
4391 else if (IS_BROXTON(dev_priv))
4392 return bxt_digital_port_connected(dev_priv, port);
9642c81c
JN
4393 else if (IS_VALLEYVIEW(dev_priv))
4394 return vlv_digital_port_connected(dev_priv, port);
7e66bcf2
JN
4395 else
4396 return g4x_digital_port_connected(dev_priv, port);
4397}
4398
b93433cc
JN
4399static enum drm_connector_status
4400ironlake_dp_detect(struct intel_dp *intel_dp)
4401{
4402 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4403 struct drm_i915_private *dev_priv = dev->dev_private;
4404 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4405
7e66bcf2 4406 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
b93433cc
JN
4407 return connector_status_disconnected;
4408
4409 return intel_dp_detect_dpcd(intel_dp);
4410}
4411
2a592bec
DA
4412static enum drm_connector_status
4413g4x_dp_detect(struct intel_dp *intel_dp)
4414{
4415 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4416 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2a592bec
DA
4417
4418 /* Can't disconnect eDP, but you can close the lid... */
4419 if (is_edp(intel_dp)) {
4420 enum drm_connector_status status;
4421
4422 status = intel_panel_detect(dev);
4423 if (status == connector_status_unknown)
4424 status = connector_status_connected;
4425 return status;
4426 }
4427
7e66bcf2 4428 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
a4fc5ed6
KP
4429 return connector_status_disconnected;
4430
26d61aad 4431 return intel_dp_detect_dpcd(intel_dp);
a9756bb5
ZW
4432}
4433
8c241fef 4434static struct edid *
beb60608 4435intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4436{
beb60608 4437 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4438
9cd300e0
JN
4439 /* use cached edid if we have one */
4440 if (intel_connector->edid) {
9cd300e0
JN
4441 /* invalid edid */
4442 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4443 return NULL;
4444
55e9edeb 4445 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4446 } else
4447 return drm_get_edid(&intel_connector->base,
4448 &intel_dp->aux.ddc);
4449}
8c241fef 4450
beb60608
CW
4451static void
4452intel_dp_set_edid(struct intel_dp *intel_dp)
4453{
4454 struct intel_connector *intel_connector = intel_dp->attached_connector;
4455 struct edid *edid;
8c241fef 4456
beb60608
CW
4457 edid = intel_dp_get_edid(intel_dp);
4458 intel_connector->detect_edid = edid;
4459
4460 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4461 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4462 else
4463 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4464}
4465
beb60608
CW
4466static void
4467intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4468{
beb60608 4469 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4470
beb60608
CW
4471 kfree(intel_connector->detect_edid);
4472 intel_connector->detect_edid = NULL;
9cd300e0 4473
beb60608
CW
4474 intel_dp->has_audio = false;
4475}
d6f24d0f 4476
beb60608
CW
4477static enum intel_display_power_domain
4478intel_dp_power_get(struct intel_dp *dp)
4479{
4480 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4481 enum intel_display_power_domain power_domain;
4482
4483 power_domain = intel_display_port_power_domain(encoder);
4484 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4485
4486 return power_domain;
4487}
d6f24d0f 4488
beb60608
CW
4489static void
4490intel_dp_power_put(struct intel_dp *dp,
4491 enum intel_display_power_domain power_domain)
4492{
4493 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4494 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
8c241fef
KP
4495}
4496
a9756bb5
ZW
4497static enum drm_connector_status
4498intel_dp_detect(struct drm_connector *connector, bool force)
4499{
4500 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4502 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4503 struct drm_device *dev = connector->dev;
a9756bb5 4504 enum drm_connector_status status;
671dedd2 4505 enum intel_display_power_domain power_domain;
0e32b39c 4506 bool ret;
09b1eb13 4507 u8 sink_irq_vector;
a9756bb5 4508
164c8598 4509 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 4510 connector->base.id, connector->name);
beb60608 4511 intel_dp_unset_edid(intel_dp);
164c8598 4512
0e32b39c
DA
4513 if (intel_dp->is_mst) {
4514 /* MST devices are disconnected from a monitor POV */
4515 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4516 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
beb60608 4517 return connector_status_disconnected;
0e32b39c
DA
4518 }
4519
beb60608 4520 power_domain = intel_dp_power_get(intel_dp);
a9756bb5 4521
d410b56d
CW
4522 /* Can't disconnect eDP, but you can close the lid... */
4523 if (is_edp(intel_dp))
4524 status = edp_detect(intel_dp);
4525 else if (HAS_PCH_SPLIT(dev))
a9756bb5
ZW
4526 status = ironlake_dp_detect(intel_dp);
4527 else
4528 status = g4x_dp_detect(intel_dp);
4529 if (status != connector_status_connected)
c8c8fb33 4530 goto out;
a9756bb5 4531
0d198328
AJ
4532 intel_dp_probe_oui(intel_dp);
4533
0e32b39c
DA
4534 ret = intel_dp_probe_mst(intel_dp);
4535 if (ret) {
4536 /* if we are in MST mode then this connector
4537 won't appear connected or have anything with EDID on it */
4538 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4539 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4540 status = connector_status_disconnected;
4541 goto out;
4542 }
4543
beb60608 4544 intel_dp_set_edid(intel_dp);
a9756bb5 4545
d63885da
PZ
4546 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4547 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
c8c8fb33
PZ
4548 status = connector_status_connected;
4549
09b1eb13
TP
4550 /* Try to read the source of the interrupt */
4551 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4552 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4553 /* Clear interrupt source */
4554 drm_dp_dpcd_writeb(&intel_dp->aux,
4555 DP_DEVICE_SERVICE_IRQ_VECTOR,
4556 sink_irq_vector);
4557
4558 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4559 intel_dp_handle_test_request(intel_dp);
4560 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4561 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4562 }
4563
c8c8fb33 4564out:
beb60608 4565 intel_dp_power_put(intel_dp, power_domain);
c8c8fb33 4566 return status;
a4fc5ed6
KP
4567}
4568
beb60608
CW
4569static void
4570intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4571{
df0e9248 4572 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4573 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
671dedd2 4574 enum intel_display_power_domain power_domain;
a4fc5ed6 4575
beb60608
CW
4576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4577 connector->base.id, connector->name);
4578 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4579
beb60608
CW
4580 if (connector->status != connector_status_connected)
4581 return;
671dedd2 4582
beb60608
CW
4583 power_domain = intel_dp_power_get(intel_dp);
4584
4585 intel_dp_set_edid(intel_dp);
4586
4587 intel_dp_power_put(intel_dp, power_domain);
4588
4589 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4590 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4591}
4592
4593static int intel_dp_get_modes(struct drm_connector *connector)
4594{
4595 struct intel_connector *intel_connector = to_intel_connector(connector);
4596 struct edid *edid;
4597
4598 edid = intel_connector->detect_edid;
4599 if (edid) {
4600 int ret = intel_connector_update_modes(connector, edid);
4601 if (ret)
4602 return ret;
4603 }
32f9d658 4604
f8779fda 4605 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4606 if (is_edp(intel_attached_dp(connector)) &&
4607 intel_connector->panel.fixed_mode) {
f8779fda 4608 struct drm_display_mode *mode;
beb60608
CW
4609
4610 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4611 intel_connector->panel.fixed_mode);
f8779fda 4612 if (mode) {
32f9d658
ZW
4613 drm_mode_probed_add(connector, mode);
4614 return 1;
4615 }
4616 }
beb60608 4617
32f9d658 4618 return 0;
a4fc5ed6
KP
4619}
4620
1aad7ac0
CW
4621static bool
4622intel_dp_detect_audio(struct drm_connector *connector)
4623{
1aad7ac0 4624 bool has_audio = false;
beb60608 4625 struct edid *edid;
1aad7ac0 4626
beb60608
CW
4627 edid = to_intel_connector(connector)->detect_edid;
4628 if (edid)
1aad7ac0 4629 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4630
1aad7ac0
CW
4631 return has_audio;
4632}
4633
f684960e
CW
4634static int
4635intel_dp_set_property(struct drm_connector *connector,
4636 struct drm_property *property,
4637 uint64_t val)
4638{
e953fd7b 4639 struct drm_i915_private *dev_priv = connector->dev->dev_private;
53b41837 4640 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4641 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4642 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4643 int ret;
4644
662595df 4645 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4646 if (ret)
4647 return ret;
4648
3f43c48d 4649 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4650 int i = val;
4651 bool has_audio;
4652
4653 if (i == intel_dp->force_audio)
f684960e
CW
4654 return 0;
4655
1aad7ac0 4656 intel_dp->force_audio = i;
f684960e 4657
c3e5f67b 4658 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4659 has_audio = intel_dp_detect_audio(connector);
4660 else
c3e5f67b 4661 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4662
4663 if (has_audio == intel_dp->has_audio)
f684960e
CW
4664 return 0;
4665
1aad7ac0 4666 intel_dp->has_audio = has_audio;
f684960e
CW
4667 goto done;
4668 }
4669
e953fd7b 4670 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 4671 bool old_auto = intel_dp->color_range_auto;
0f2a2a75 4672 bool old_range = intel_dp->limited_color_range;
ae4edb80 4673
55bc60db
VS
4674 switch (val) {
4675 case INTEL_BROADCAST_RGB_AUTO:
4676 intel_dp->color_range_auto = true;
4677 break;
4678 case INTEL_BROADCAST_RGB_FULL:
4679 intel_dp->color_range_auto = false;
0f2a2a75 4680 intel_dp->limited_color_range = false;
55bc60db
VS
4681 break;
4682 case INTEL_BROADCAST_RGB_LIMITED:
4683 intel_dp->color_range_auto = false;
0f2a2a75 4684 intel_dp->limited_color_range = true;
55bc60db
VS
4685 break;
4686 default:
4687 return -EINVAL;
4688 }
ae4edb80
DV
4689
4690 if (old_auto == intel_dp->color_range_auto &&
0f2a2a75 4691 old_range == intel_dp->limited_color_range)
ae4edb80
DV
4692 return 0;
4693
e953fd7b
CW
4694 goto done;
4695 }
4696
53b41837
YN
4697 if (is_edp(intel_dp) &&
4698 property == connector->dev->mode_config.scaling_mode_property) {
4699 if (val == DRM_MODE_SCALE_NONE) {
4700 DRM_DEBUG_KMS("no scaling not supported\n");
4701 return -EINVAL;
4702 }
4703
4704 if (intel_connector->panel.fitting_mode == val) {
4705 /* the eDP scaling property is not changed */
4706 return 0;
4707 }
4708 intel_connector->panel.fitting_mode = val;
4709
4710 goto done;
4711 }
4712
f684960e
CW
4713 return -EINVAL;
4714
4715done:
c0c36b94
CW
4716 if (intel_encoder->base.crtc)
4717 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4718
4719 return 0;
4720}
4721
a4fc5ed6 4722static void
73845adf 4723intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4724{
1d508706 4725 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4726
10e972d3 4727 kfree(intel_connector->detect_edid);
beb60608 4728
9cd300e0
JN
4729 if (!IS_ERR_OR_NULL(intel_connector->edid))
4730 kfree(intel_connector->edid);
4731
acd8db10
PZ
4732 /* Can't call is_edp() since the encoder may have been destroyed
4733 * already. */
4734 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4735 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4736
a4fc5ed6 4737 drm_connector_cleanup(connector);
55f78c43 4738 kfree(connector);
a4fc5ed6
KP
4739}
4740
00c09d70 4741void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4742{
da63a9f2
PZ
4743 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4744 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4745
4f71d0cb 4746 drm_dp_aux_unregister(&intel_dp->aux);
0e32b39c 4747 intel_dp_mst_encoder_cleanup(intel_dig_port);
bd943159
KP
4748 if (is_edp(intel_dp)) {
4749 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4750 /*
4751 * vdd might still be enabled do to the delayed vdd off.
4752 * Make sure vdd is actually turned off here.
4753 */
773538e8 4754 pps_lock(intel_dp);
4be73780 4755 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4756 pps_unlock(intel_dp);
4757
01527b31
CT
4758 if (intel_dp->edp_notifier.notifier_call) {
4759 unregister_reboot_notifier(&intel_dp->edp_notifier);
4760 intel_dp->edp_notifier.notifier_call = NULL;
4761 }
bd943159 4762 }
c8bd0e49 4763 drm_encoder_cleanup(encoder);
da63a9f2 4764 kfree(intel_dig_port);
24d05927
DV
4765}
4766
07f9cd0b
ID
4767static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4768{
4769 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4770
4771 if (!is_edp(intel_dp))
4772 return;
4773
951468f3
VS
4774 /*
4775 * vdd might still be enabled do to the delayed vdd off.
4776 * Make sure vdd is actually turned off here.
4777 */
afa4e53a 4778 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
773538e8 4779 pps_lock(intel_dp);
07f9cd0b 4780 edp_panel_vdd_off_sync(intel_dp);
773538e8 4781 pps_unlock(intel_dp);
07f9cd0b
ID
4782}
4783
49e6bc51
VS
4784static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4785{
4786 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4787 struct drm_device *dev = intel_dig_port->base.base.dev;
4788 struct drm_i915_private *dev_priv = dev->dev_private;
4789 enum intel_display_power_domain power_domain;
4790
4791 lockdep_assert_held(&dev_priv->pps_mutex);
4792
4793 if (!edp_have_panel_vdd(intel_dp))
4794 return;
4795
4796 /*
4797 * The VDD bit needs a power domain reference, so if the bit is
4798 * already enabled when we boot or resume, grab this reference and
4799 * schedule a vdd off, so we don't hold on to the reference
4800 * indefinitely.
4801 */
4802 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4803 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4804 intel_display_power_get(dev_priv, power_domain);
4805
4806 edp_panel_vdd_schedule_off(intel_dp);
4807}
4808
6d93c0c4
ID
4809static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4810{
49e6bc51
VS
4811 struct intel_dp *intel_dp;
4812
4813 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4814 return;
4815
4816 intel_dp = enc_to_intel_dp(encoder);
4817
4818 pps_lock(intel_dp);
4819
4820 /*
4821 * Read out the current power sequencer assignment,
4822 * in case the BIOS did something with it.
4823 */
4824 if (IS_VALLEYVIEW(encoder->dev))
4825 vlv_initial_power_sequencer_setup(intel_dp);
4826
4827 intel_edp_panel_vdd_sanitize(intel_dp);
4828
4829 pps_unlock(intel_dp);
6d93c0c4
ID
4830}
4831
a4fc5ed6 4832static const struct drm_connector_funcs intel_dp_connector_funcs = {
4d688a2a 4833 .dpms = drm_atomic_helper_connector_dpms,
a4fc5ed6 4834 .detect = intel_dp_detect,
beb60608 4835 .force = intel_dp_force,
a4fc5ed6 4836 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4837 .set_property = intel_dp_set_property,
2545e4a6 4838 .atomic_get_property = intel_connector_atomic_get_property,
73845adf 4839 .destroy = intel_dp_connector_destroy,
c6f95f27 4840 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 4841 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
a4fc5ed6
KP
4842};
4843
4844static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4845 .get_modes = intel_dp_get_modes,
4846 .mode_valid = intel_dp_mode_valid,
df0e9248 4847 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
4848};
4849
a4fc5ed6 4850static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4851 .reset = intel_dp_encoder_reset,
24d05927 4852 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4853};
4854
b2c5c181 4855enum irqreturn
13cf5504
DA
4856intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4857{
4858 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4859 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c
DA
4860 struct drm_device *dev = intel_dig_port->base.base.dev;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
1c767b33 4862 enum intel_display_power_domain power_domain;
b2c5c181 4863 enum irqreturn ret = IRQ_NONE;
1c767b33 4864
0e32b39c
DA
4865 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4866 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
13cf5504 4867
7a7f84cc
VS
4868 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4869 /*
4870 * vdd off can generate a long pulse on eDP which
4871 * would require vdd on to handle it, and thus we
4872 * would end up in an endless cycle of
4873 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4874 */
4875 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4876 port_name(intel_dig_port->port));
a8b3d52f 4877 return IRQ_HANDLED;
7a7f84cc
VS
4878 }
4879
26fbb774
VS
4880 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4881 port_name(intel_dig_port->port),
0e32b39c 4882 long_hpd ? "long" : "short");
13cf5504 4883
1c767b33
ID
4884 power_domain = intel_display_port_power_domain(intel_encoder);
4885 intel_display_power_get(dev_priv, power_domain);
4886
0e32b39c 4887 if (long_hpd) {
5fa836a9
MK
4888 /* indicate that we need to restart link training */
4889 intel_dp->train_set_valid = false;
2a592bec 4890
7e66bcf2
JN
4891 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4892 goto mst_fail;
0e32b39c
DA
4893
4894 if (!intel_dp_get_dpcd(intel_dp)) {
4895 goto mst_fail;
4896 }
4897
4898 intel_dp_probe_oui(intel_dp);
4899
d14e7b6d
VS
4900 if (!intel_dp_probe_mst(intel_dp)) {
4901 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4902 intel_dp_check_link_status(intel_dp);
4903 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c 4904 goto mst_fail;
d14e7b6d 4905 }
0e32b39c
DA
4906 } else {
4907 if (intel_dp->is_mst) {
1c767b33 4908 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
0e32b39c
DA
4909 goto mst_fail;
4910 }
4911
4912 if (!intel_dp->is_mst) {
5b215bcf 4913 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
0e32b39c 4914 intel_dp_check_link_status(intel_dp);
5b215bcf 4915 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c
DA
4916 }
4917 }
b2c5c181
DV
4918
4919 ret = IRQ_HANDLED;
4920
1c767b33 4921 goto put_power;
0e32b39c
DA
4922mst_fail:
4923 /* if we were in MST mode, and device is not there get out of MST mode */
4924 if (intel_dp->is_mst) {
4925 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4926 intel_dp->is_mst = false;
4927 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4928 }
1c767b33
ID
4929put_power:
4930 intel_display_power_put(dev_priv, power_domain);
4931
4932 return ret;
13cf5504
DA
4933}
4934
e3421a18
ZW
4935/* Return which DP Port should be selected for Transcoder DP control */
4936int
0206e353 4937intel_trans_dp_port_sel(struct drm_crtc *crtc)
e3421a18
ZW
4938{
4939 struct drm_device *dev = crtc->dev;
fa90ecef
PZ
4940 struct intel_encoder *intel_encoder;
4941 struct intel_dp *intel_dp;
e3421a18 4942
fa90ecef
PZ
4943 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4944 intel_dp = enc_to_intel_dp(&intel_encoder->base);
e3421a18 4945
fa90ecef
PZ
4946 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4947 intel_encoder->type == INTEL_OUTPUT_EDP)
ea5b213a 4948 return intel_dp->output_reg;
e3421a18 4949 }
ea5b213a 4950
e3421a18
ZW
4951 return -1;
4952}
4953
477ec328 4954/* check the VBT to see whether the eDP is on another port */
5d8a7752 4955bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18
ZY
4956{
4957 struct drm_i915_private *dev_priv = dev->dev_private;
768f69c9 4958 union child_device_config *p_child;
36e83a18 4959 int i;
5d8a7752 4960 static const short port_mapping[] = {
477ec328
RV
4961 [PORT_B] = DVO_PORT_DPB,
4962 [PORT_C] = DVO_PORT_DPC,
4963 [PORT_D] = DVO_PORT_DPD,
4964 [PORT_E] = DVO_PORT_DPE,
5d8a7752 4965 };
36e83a18 4966
53ce81a7
VS
4967 /*
4968 * eDP not supported on g4x. so bail out early just
4969 * for a bit extra safety in case the VBT is bonkers.
4970 */
4971 if (INTEL_INFO(dev)->gen < 5)
4972 return false;
4973
3b32a35b
VS
4974 if (port == PORT_A)
4975 return true;
4976
41aa3448 4977 if (!dev_priv->vbt.child_dev_num)
36e83a18
ZY
4978 return false;
4979
41aa3448
RV
4980 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4981 p_child = dev_priv->vbt.child_dev + i;
36e83a18 4982
5d8a7752 4983 if (p_child->common.dvo_port == port_mapping[port] &&
f02586df
VS
4984 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4985 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
36e83a18
ZY
4986 return true;
4987 }
4988 return false;
4989}
4990
0e32b39c 4991void
f684960e
CW
4992intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4993{
53b41837
YN
4994 struct intel_connector *intel_connector = to_intel_connector(connector);
4995
3f43c48d 4996 intel_attach_force_audio_property(connector);
e953fd7b 4997 intel_attach_broadcast_rgb_property(connector);
55bc60db 4998 intel_dp->color_range_auto = true;
53b41837
YN
4999
5000 if (is_edp(intel_dp)) {
5001 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
5002 drm_object_attach_property(
5003 &connector->base,
53b41837 5004 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
5005 DRM_MODE_SCALE_ASPECT);
5006 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 5007 }
f684960e
CW
5008}
5009
dada1a9f
ID
5010static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5011{
5012 intel_dp->last_power_cycle = jiffies;
5013 intel_dp->last_power_on = jiffies;
5014 intel_dp->last_backlight_off = jiffies;
5015}
5016
67a54566
DV
5017static void
5018intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 5019 struct intel_dp *intel_dp)
67a54566
DV
5020{
5021 struct drm_i915_private *dev_priv = dev->dev_private;
36b5f425
VS
5022 struct edp_power_seq cur, vbt, spec,
5023 *final = &intel_dp->pps_delays;
b0a08bec
VK
5024 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5025 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
453c5420 5026
e39b999a
VS
5027 lockdep_assert_held(&dev_priv->pps_mutex);
5028
81ddbc69
VS
5029 /* already initialized? */
5030 if (final->t11_t12 != 0)
5031 return;
5032
b0a08bec
VK
5033 if (IS_BROXTON(dev)) {
5034 /*
5035 * TODO: BXT has 2 sets of PPS registers.
5036 * Correct Register for Broxton need to be identified
5037 * using VBT. hardcoding for now
5038 */
5039 pp_ctrl_reg = BXT_PP_CONTROL(0);
5040 pp_on_reg = BXT_PP_ON_DELAYS(0);
5041 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5042 } else if (HAS_PCH_SPLIT(dev)) {
bf13e81b 5043 pp_ctrl_reg = PCH_PP_CONTROL;
453c5420
JB
5044 pp_on_reg = PCH_PP_ON_DELAYS;
5045 pp_off_reg = PCH_PP_OFF_DELAYS;
5046 pp_div_reg = PCH_PP_DIVISOR;
5047 } else {
bf13e81b
JN
5048 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5049
5050 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5051 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5052 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5053 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420 5054 }
67a54566
DV
5055
5056 /* Workaround: Need to write PP_CONTROL with the unlock key as
5057 * the very first thing. */
b0a08bec 5058 pp_ctl = ironlake_get_pp_control(intel_dp);
67a54566 5059
453c5420
JB
5060 pp_on = I915_READ(pp_on_reg);
5061 pp_off = I915_READ(pp_off_reg);
b0a08bec
VK
5062 if (!IS_BROXTON(dev)) {
5063 I915_WRITE(pp_ctrl_reg, pp_ctl);
5064 pp_div = I915_READ(pp_div_reg);
5065 }
67a54566
DV
5066
5067 /* Pull timing values out of registers */
5068 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5069 PANEL_POWER_UP_DELAY_SHIFT;
5070
5071 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5072 PANEL_LIGHT_ON_DELAY_SHIFT;
5073
5074 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5075 PANEL_LIGHT_OFF_DELAY_SHIFT;
5076
5077 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5078 PANEL_POWER_DOWN_DELAY_SHIFT;
5079
b0a08bec
VK
5080 if (IS_BROXTON(dev)) {
5081 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5082 BXT_POWER_CYCLE_DELAY_SHIFT;
5083 if (tmp > 0)
5084 cur.t11_t12 = (tmp - 1) * 1000;
5085 else
5086 cur.t11_t12 = 0;
5087 } else {
5088 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
67a54566 5089 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
b0a08bec 5090 }
67a54566
DV
5091
5092 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5093 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5094
41aa3448 5095 vbt = dev_priv->vbt.edp_pps;
67a54566
DV
5096
5097 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5098 * our hw here, which are all in 100usec. */
5099 spec.t1_t3 = 210 * 10;
5100 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5101 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5102 spec.t10 = 500 * 10;
5103 /* This one is special and actually in units of 100ms, but zero
5104 * based in the hw (so we need to add 100 ms). But the sw vbt
5105 * table multiplies it with 1000 to make it in units of 100usec,
5106 * too. */
5107 spec.t11_t12 = (510 + 100) * 10;
5108
5109 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5110 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5111
5112 /* Use the max of the register settings and vbt. If both are
5113 * unset, fall back to the spec limits. */
36b5f425 5114#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
67a54566
DV
5115 spec.field : \
5116 max(cur.field, vbt.field))
5117 assign_final(t1_t3);
5118 assign_final(t8);
5119 assign_final(t9);
5120 assign_final(t10);
5121 assign_final(t11_t12);
5122#undef assign_final
5123
36b5f425 5124#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
67a54566
DV
5125 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5126 intel_dp->backlight_on_delay = get_delay(t8);
5127 intel_dp->backlight_off_delay = get_delay(t9);
5128 intel_dp->panel_power_down_delay = get_delay(t10);
5129 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5130#undef get_delay
5131
f30d26e4
JN
5132 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5133 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5134 intel_dp->panel_power_cycle_delay);
5135
5136 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5137 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
f30d26e4
JN
5138}
5139
5140static void
5141intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 5142 struct intel_dp *intel_dp)
f30d26e4
JN
5143{
5144 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
5145 u32 pp_on, pp_off, pp_div, port_sel = 0;
5146 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
b0a08bec 5147 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
ad933b56 5148 enum port port = dp_to_dig_port(intel_dp)->port;
36b5f425 5149 const struct edp_power_seq *seq = &intel_dp->pps_delays;
453c5420 5150
e39b999a 5151 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420 5152
b0a08bec
VK
5153 if (IS_BROXTON(dev)) {
5154 /*
5155 * TODO: BXT has 2 sets of PPS registers.
5156 * Correct Register for Broxton need to be identified
5157 * using VBT. hardcoding for now
5158 */
5159 pp_ctrl_reg = BXT_PP_CONTROL(0);
5160 pp_on_reg = BXT_PP_ON_DELAYS(0);
5161 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5162
5163 } else if (HAS_PCH_SPLIT(dev)) {
453c5420
JB
5164 pp_on_reg = PCH_PP_ON_DELAYS;
5165 pp_off_reg = PCH_PP_OFF_DELAYS;
5166 pp_div_reg = PCH_PP_DIVISOR;
5167 } else {
bf13e81b
JN
5168 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5169
5170 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5171 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5172 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420
JB
5173 }
5174
b2f19d1a
PZ
5175 /*
5176 * And finally store the new values in the power sequencer. The
5177 * backlight delays are set to 1 because we do manual waits on them. For
5178 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5179 * we'll end up waiting for the backlight off delay twice: once when we
5180 * do the manual sleep, and once when we disable the panel and wait for
5181 * the PP_STATUS bit to become zero.
5182 */
f30d26e4 5183 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
b2f19d1a
PZ
5184 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5185 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 5186 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
5187 /* Compute the divisor for the pp clock, simply match the Bspec
5188 * formula. */
b0a08bec
VK
5189 if (IS_BROXTON(dev)) {
5190 pp_div = I915_READ(pp_ctrl_reg);
5191 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5192 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5193 << BXT_POWER_CYCLE_DELAY_SHIFT);
5194 } else {
5195 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5196 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5197 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5198 }
67a54566
DV
5199
5200 /* Haswell doesn't have any port selection bits for the panel
5201 * power sequencer any more. */
bc7d38a4 5202 if (IS_VALLEYVIEW(dev)) {
ad933b56 5203 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 5204 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 5205 if (port == PORT_A)
a24c144c 5206 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 5207 else
a24c144c 5208 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
5209 }
5210
453c5420
JB
5211 pp_on |= port_sel;
5212
5213 I915_WRITE(pp_on_reg, pp_on);
5214 I915_WRITE(pp_off_reg, pp_off);
b0a08bec
VK
5215 if (IS_BROXTON(dev))
5216 I915_WRITE(pp_ctrl_reg, pp_div);
5217 else
5218 I915_WRITE(pp_div_reg, pp_div);
67a54566 5219
67a54566 5220 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
453c5420
JB
5221 I915_READ(pp_on_reg),
5222 I915_READ(pp_off_reg),
b0a08bec
VK
5223 IS_BROXTON(dev) ?
5224 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
453c5420 5225 I915_READ(pp_div_reg));
f684960e
CW
5226}
5227
b33a2815
VK
5228/**
5229 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5230 * @dev: DRM device
5231 * @refresh_rate: RR to be programmed
5232 *
5233 * This function gets called when refresh rate (RR) has to be changed from
5234 * one frequency to another. Switches can be between high and low RR
5235 * supported by the panel or to any other RR based on media playback (in
5236 * this case, RR value needs to be passed from user space).
5237 *
5238 * The caller of this function needs to take a lock on dev_priv->drrs.
5239 */
96178eeb 5240static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
439d7ac0
PB
5241{
5242 struct drm_i915_private *dev_priv = dev->dev_private;
5243 struct intel_encoder *encoder;
96178eeb
VK
5244 struct intel_digital_port *dig_port = NULL;
5245 struct intel_dp *intel_dp = dev_priv->drrs.dp;
5cec258b 5246 struct intel_crtc_state *config = NULL;
439d7ac0 5247 struct intel_crtc *intel_crtc = NULL;
96178eeb 5248 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
439d7ac0
PB
5249
5250 if (refresh_rate <= 0) {
5251 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5252 return;
5253 }
5254
96178eeb
VK
5255 if (intel_dp == NULL) {
5256 DRM_DEBUG_KMS("DRRS not supported.\n");
439d7ac0
PB
5257 return;
5258 }
5259
1fcc9d1c 5260 /*
e4d59f6b
RV
5261 * FIXME: This needs proper synchronization with psr state for some
5262 * platforms that cannot have PSR and DRRS enabled at the same time.
1fcc9d1c 5263 */
439d7ac0 5264
96178eeb
VK
5265 dig_port = dp_to_dig_port(intel_dp);
5266 encoder = &dig_port->base;
723f9aab 5267 intel_crtc = to_intel_crtc(encoder->base.crtc);
439d7ac0
PB
5268
5269 if (!intel_crtc) {
5270 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5271 return;
5272 }
5273
6e3c9717 5274 config = intel_crtc->config;
439d7ac0 5275
96178eeb 5276 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
439d7ac0
PB
5277 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5278 return;
5279 }
5280
96178eeb
VK
5281 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5282 refresh_rate)
439d7ac0
PB
5283 index = DRRS_LOW_RR;
5284
96178eeb 5285 if (index == dev_priv->drrs.refresh_rate_type) {
439d7ac0
PB
5286 DRM_DEBUG_KMS(
5287 "DRRS requested for previously set RR...ignoring\n");
5288 return;
5289 }
5290
5291 if (!intel_crtc->active) {
5292 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5293 return;
5294 }
5295
44395bfe 5296 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
a4c30b1d
VK
5297 switch (index) {
5298 case DRRS_HIGH_RR:
5299 intel_dp_set_m_n(intel_crtc, M1_N1);
5300 break;
5301 case DRRS_LOW_RR:
5302 intel_dp_set_m_n(intel_crtc, M2_N2);
5303 break;
5304 case DRRS_MAX_RR:
5305 default:
5306 DRM_ERROR("Unsupported refreshrate type\n");
5307 }
5308 } else if (INTEL_INFO(dev)->gen > 6) {
649636ef
VS
5309 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5310 u32 val;
a4c30b1d 5311
649636ef 5312 val = I915_READ(reg);
439d7ac0 5313 if (index > DRRS_HIGH_RR) {
6fa7aec1
VK
5314 if (IS_VALLEYVIEW(dev))
5315 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5316 else
5317 val |= PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0 5318 } else {
6fa7aec1
VK
5319 if (IS_VALLEYVIEW(dev))
5320 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5321 else
5322 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0
PB
5323 }
5324 I915_WRITE(reg, val);
5325 }
5326
4e9ac947
VK
5327 dev_priv->drrs.refresh_rate_type = index;
5328
5329 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5330}
5331
b33a2815
VK
5332/**
5333 * intel_edp_drrs_enable - init drrs struct if supported
5334 * @intel_dp: DP struct
5335 *
5336 * Initializes frontbuffer_bits and drrs.dp
5337 */
c395578e
VK
5338void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5339{
5340 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5343 struct drm_crtc *crtc = dig_port->base.base.crtc;
5344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5345
5346 if (!intel_crtc->config->has_drrs) {
5347 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5348 return;
5349 }
5350
5351 mutex_lock(&dev_priv->drrs.mutex);
5352 if (WARN_ON(dev_priv->drrs.dp)) {
5353 DRM_ERROR("DRRS already enabled\n");
5354 goto unlock;
5355 }
5356
5357 dev_priv->drrs.busy_frontbuffer_bits = 0;
5358
5359 dev_priv->drrs.dp = intel_dp;
5360
5361unlock:
5362 mutex_unlock(&dev_priv->drrs.mutex);
5363}
5364
b33a2815
VK
5365/**
5366 * intel_edp_drrs_disable - Disable DRRS
5367 * @intel_dp: DP struct
5368 *
5369 */
c395578e
VK
5370void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5371{
5372 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5375 struct drm_crtc *crtc = dig_port->base.base.crtc;
5376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5377
5378 if (!intel_crtc->config->has_drrs)
5379 return;
5380
5381 mutex_lock(&dev_priv->drrs.mutex);
5382 if (!dev_priv->drrs.dp) {
5383 mutex_unlock(&dev_priv->drrs.mutex);
5384 return;
5385 }
5386
5387 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5388 intel_dp_set_drrs_state(dev_priv->dev,
5389 intel_dp->attached_connector->panel.
5390 fixed_mode->vrefresh);
5391
5392 dev_priv->drrs.dp = NULL;
5393 mutex_unlock(&dev_priv->drrs.mutex);
5394
5395 cancel_delayed_work_sync(&dev_priv->drrs.work);
5396}
5397
4e9ac947
VK
5398static void intel_edp_drrs_downclock_work(struct work_struct *work)
5399{
5400 struct drm_i915_private *dev_priv =
5401 container_of(work, typeof(*dev_priv), drrs.work.work);
5402 struct intel_dp *intel_dp;
5403
5404 mutex_lock(&dev_priv->drrs.mutex);
5405
5406 intel_dp = dev_priv->drrs.dp;
5407
5408 if (!intel_dp)
5409 goto unlock;
5410
439d7ac0 5411 /*
4e9ac947
VK
5412 * The delayed work can race with an invalidate hence we need to
5413 * recheck.
439d7ac0
PB
5414 */
5415
4e9ac947
VK
5416 if (dev_priv->drrs.busy_frontbuffer_bits)
5417 goto unlock;
439d7ac0 5418
4e9ac947
VK
5419 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5420 intel_dp_set_drrs_state(dev_priv->dev,
5421 intel_dp->attached_connector->panel.
5422 downclock_mode->vrefresh);
439d7ac0 5423
4e9ac947 5424unlock:
4e9ac947 5425 mutex_unlock(&dev_priv->drrs.mutex);
439d7ac0
PB
5426}
5427
b33a2815 5428/**
0ddfd203 5429 * intel_edp_drrs_invalidate - Disable Idleness DRRS
b33a2815
VK
5430 * @dev: DRM device
5431 * @frontbuffer_bits: frontbuffer plane tracking bits
5432 *
0ddfd203
R
5433 * This function gets called everytime rendering on the given planes start.
5434 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
b33a2815
VK
5435 *
5436 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5437 */
a93fad0f
VK
5438void intel_edp_drrs_invalidate(struct drm_device *dev,
5439 unsigned frontbuffer_bits)
5440{
5441 struct drm_i915_private *dev_priv = dev->dev_private;
5442 struct drm_crtc *crtc;
5443 enum pipe pipe;
5444
9da7d693 5445 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5446 return;
5447
88f933a8 5448 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5449
a93fad0f 5450 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5451 if (!dev_priv->drrs.dp) {
5452 mutex_unlock(&dev_priv->drrs.mutex);
5453 return;
5454 }
5455
a93fad0f
VK
5456 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5457 pipe = to_intel_crtc(crtc)->pipe;
5458
c1d038c6
DV
5459 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5460 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5461
0ddfd203 5462 /* invalidate means busy screen hence upclock */
c1d038c6 5463 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
a93fad0f
VK
5464 intel_dp_set_drrs_state(dev_priv->dev,
5465 dev_priv->drrs.dp->attached_connector->panel.
5466 fixed_mode->vrefresh);
a93fad0f 5467
a93fad0f
VK
5468 mutex_unlock(&dev_priv->drrs.mutex);
5469}
5470
b33a2815 5471/**
0ddfd203 5472 * intel_edp_drrs_flush - Restart Idleness DRRS
b33a2815
VK
5473 * @dev: DRM device
5474 * @frontbuffer_bits: frontbuffer plane tracking bits
5475 *
0ddfd203
R
5476 * This function gets called every time rendering on the given planes has
5477 * completed or flip on a crtc is completed. So DRRS should be upclocked
5478 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5479 * if no other planes are dirty.
b33a2815
VK
5480 *
5481 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5482 */
a93fad0f
VK
5483void intel_edp_drrs_flush(struct drm_device *dev,
5484 unsigned frontbuffer_bits)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 struct drm_crtc *crtc;
5488 enum pipe pipe;
5489
9da7d693 5490 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5491 return;
5492
88f933a8 5493 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5494
a93fad0f 5495 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5496 if (!dev_priv->drrs.dp) {
5497 mutex_unlock(&dev_priv->drrs.mutex);
5498 return;
5499 }
5500
a93fad0f
VK
5501 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5502 pipe = to_intel_crtc(crtc)->pipe;
c1d038c6
DV
5503
5504 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
a93fad0f
VK
5505 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5506
0ddfd203 5507 /* flush means busy screen hence upclock */
c1d038c6 5508 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
0ddfd203
R
5509 intel_dp_set_drrs_state(dev_priv->dev,
5510 dev_priv->drrs.dp->attached_connector->panel.
5511 fixed_mode->vrefresh);
5512
5513 /*
5514 * flush also means no more activity hence schedule downclock, if all
5515 * other fbs are quiescent too
5516 */
5517 if (!dev_priv->drrs.busy_frontbuffer_bits)
a93fad0f
VK
5518 schedule_delayed_work(&dev_priv->drrs.work,
5519 msecs_to_jiffies(1000));
5520 mutex_unlock(&dev_priv->drrs.mutex);
5521}
5522
b33a2815
VK
5523/**
5524 * DOC: Display Refresh Rate Switching (DRRS)
5525 *
5526 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5527 * which enables swtching between low and high refresh rates,
5528 * dynamically, based on the usage scenario. This feature is applicable
5529 * for internal panels.
5530 *
5531 * Indication that the panel supports DRRS is given by the panel EDID, which
5532 * would list multiple refresh rates for one resolution.
5533 *
5534 * DRRS is of 2 types - static and seamless.
5535 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5536 * (may appear as a blink on screen) and is used in dock-undock scenario.
5537 * Seamless DRRS involves changing RR without any visual effect to the user
5538 * and can be used during normal system usage. This is done by programming
5539 * certain registers.
5540 *
5541 * Support for static/seamless DRRS may be indicated in the VBT based on
5542 * inputs from the panel spec.
5543 *
5544 * DRRS saves power by switching to low RR based on usage scenarios.
5545 *
5546 * eDP DRRS:-
5547 * The implementation is based on frontbuffer tracking implementation.
5548 * When there is a disturbance on the screen triggered by user activity or a
5549 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5550 * When there is no movement on screen, after a timeout of 1 second, a switch
5551 * to low RR is made.
5552 * For integration with frontbuffer tracking code,
5553 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5554 *
5555 * DRRS can be further extended to support other internal panels and also
5556 * the scenario of video playback wherein RR is set based on the rate
5557 * requested by userspace.
5558 */
5559
5560/**
5561 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5562 * @intel_connector: eDP connector
5563 * @fixed_mode: preferred mode of panel
5564 *
5565 * This function is called only once at driver load to initialize basic
5566 * DRRS stuff.
5567 *
5568 * Returns:
5569 * Downclock mode if panel supports it, else return NULL.
5570 * DRRS support is determined by the presence of downclock mode (apart
5571 * from VBT setting).
5572 */
4f9db5b5 5573static struct drm_display_mode *
96178eeb
VK
5574intel_dp_drrs_init(struct intel_connector *intel_connector,
5575 struct drm_display_mode *fixed_mode)
4f9db5b5
PB
5576{
5577 struct drm_connector *connector = &intel_connector->base;
96178eeb 5578 struct drm_device *dev = connector->dev;
4f9db5b5
PB
5579 struct drm_i915_private *dev_priv = dev->dev_private;
5580 struct drm_display_mode *downclock_mode = NULL;
5581
9da7d693
DV
5582 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5583 mutex_init(&dev_priv->drrs.mutex);
5584
4f9db5b5
PB
5585 if (INTEL_INFO(dev)->gen <= 6) {
5586 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5587 return NULL;
5588 }
5589
5590 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 5591 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
5592 return NULL;
5593 }
5594
5595 downclock_mode = intel_find_panel_downclock
5596 (dev, fixed_mode, connector);
5597
5598 if (!downclock_mode) {
a1d26342 5599 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
4f9db5b5
PB
5600 return NULL;
5601 }
5602
96178eeb 5603 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
4f9db5b5 5604
96178eeb 5605 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 5606 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
5607 return downclock_mode;
5608}
5609
ed92f0b2 5610static bool intel_edp_init_connector(struct intel_dp *intel_dp,
36b5f425 5611 struct intel_connector *intel_connector)
ed92f0b2
PZ
5612{
5613 struct drm_connector *connector = &intel_connector->base;
5614 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
5615 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5616 struct drm_device *dev = intel_encoder->base.dev;
ed92f0b2
PZ
5617 struct drm_i915_private *dev_priv = dev->dev_private;
5618 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 5619 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
5620 bool has_dpcd;
5621 struct drm_display_mode *scan;
5622 struct edid *edid;
6517d273 5623 enum pipe pipe = INVALID_PIPE;
ed92f0b2
PZ
5624
5625 if (!is_edp(intel_dp))
5626 return true;
5627
49e6bc51
VS
5628 pps_lock(intel_dp);
5629 intel_edp_panel_vdd_sanitize(intel_dp);
5630 pps_unlock(intel_dp);
63635217 5631
ed92f0b2 5632 /* Cache DPCD and EDID for edp. */
ed92f0b2 5633 has_dpcd = intel_dp_get_dpcd(intel_dp);
ed92f0b2
PZ
5634
5635 if (has_dpcd) {
5636 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5637 dev_priv->no_aux_handshake =
5638 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5639 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5640 } else {
5641 /* if this fails, presume the device is a ghost */
5642 DRM_INFO("failed to retrieve link info, disabling eDP\n");
ed92f0b2
PZ
5643 return false;
5644 }
5645
5646 /* We now know it's not a ghost, init power sequence regs. */
773538e8 5647 pps_lock(intel_dp);
36b5f425 5648 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
773538e8 5649 pps_unlock(intel_dp);
ed92f0b2 5650
060c8778 5651 mutex_lock(&dev->mode_config.mutex);
0b99836f 5652 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5653 if (edid) {
5654 if (drm_add_edid_modes(connector, edid)) {
5655 drm_mode_connector_update_edid_property(connector,
5656 edid);
5657 drm_edid_to_eld(connector, edid);
5658 } else {
5659 kfree(edid);
5660 edid = ERR_PTR(-EINVAL);
5661 }
5662 } else {
5663 edid = ERR_PTR(-ENOENT);
5664 }
5665 intel_connector->edid = edid;
5666
5667 /* prefer fixed mode from EDID if available */
5668 list_for_each_entry(scan, &connector->probed_modes, head) {
5669 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5670 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5 5671 downclock_mode = intel_dp_drrs_init(
4f9db5b5 5672 intel_connector, fixed_mode);
ed92f0b2
PZ
5673 break;
5674 }
5675 }
5676
5677 /* fallback to VBT if available for eDP */
5678 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5679 fixed_mode = drm_mode_duplicate(dev,
5680 dev_priv->vbt.lfp_lvds_vbt_mode);
5681 if (fixed_mode)
5682 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5683 }
060c8778 5684 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5685
01527b31
CT
5686 if (IS_VALLEYVIEW(dev)) {
5687 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5688 register_reboot_notifier(&intel_dp->edp_notifier);
6517d273
VS
5689
5690 /*
5691 * Figure out the current pipe for the initial backlight setup.
5692 * If the current pipe isn't valid, try the PPS pipe, and if that
5693 * fails just assume pipe A.
5694 */
5695 if (IS_CHERRYVIEW(dev))
5696 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5697 else
5698 pipe = PORT_TO_PIPE(intel_dp->DP);
5699
5700 if (pipe != PIPE_A && pipe != PIPE_B)
5701 pipe = intel_dp->pps_pipe;
5702
5703 if (pipe != PIPE_A && pipe != PIPE_B)
5704 pipe = PIPE_A;
5705
5706 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5707 pipe_name(pipe));
01527b31
CT
5708 }
5709
4f9db5b5 5710 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5507faeb 5711 intel_connector->panel.backlight.power = intel_edp_backlight_power;
6517d273 5712 intel_panel_setup_backlight(connector, pipe);
ed92f0b2
PZ
5713
5714 return true;
5715}
5716
16c25533 5717bool
f0fec3f2
PZ
5718intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5719 struct intel_connector *intel_connector)
a4fc5ed6 5720{
f0fec3f2
PZ
5721 struct drm_connector *connector = &intel_connector->base;
5722 struct intel_dp *intel_dp = &intel_dig_port->dp;
5723 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5724 struct drm_device *dev = intel_encoder->base.dev;
a4fc5ed6 5725 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 5726 enum port port = intel_dig_port->port;
0b99836f 5727 int type;
a4fc5ed6 5728
a4a5d2f8
VS
5729 intel_dp->pps_pipe = INVALID_PIPE;
5730
ec5b01dd 5731 /* intel_dp vfuncs */
b6b5e383
DL
5732 if (INTEL_INFO(dev)->gen >= 9)
5733 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5734 else if (IS_VALLEYVIEW(dev))
ec5b01dd
DL
5735 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5736 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5737 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5738 else if (HAS_PCH_SPLIT(dev))
5739 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5740 else
5741 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5742
b9ca5fad
DL
5743 if (INTEL_INFO(dev)->gen >= 9)
5744 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5745 else
5746 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
153b1100 5747
ad64217b
ACO
5748 if (HAS_DDI(dev))
5749 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5750
0767935e
DV
5751 /* Preserve the current hw state. */
5752 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5753 intel_dp->attached_connector = intel_connector;
3d3dc149 5754
3b32a35b 5755 if (intel_dp_is_edp(dev, port))
b329530c 5756 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5757 else
5758 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5759
f7d24902
ID
5760 /*
5761 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5762 * for DP the encoder type can be set by the caller to
5763 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5764 */
5765 if (type == DRM_MODE_CONNECTOR_eDP)
5766 intel_encoder->type = INTEL_OUTPUT_EDP;
5767
c17ed5b5
VS
5768 /* eDP only on port B and/or C on vlv/chv */
5769 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5770 port != PORT_B && port != PORT_C))
5771 return false;
5772
e7281eab
ID
5773 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5774 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5775 port_name(port));
5776
b329530c 5777 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5778 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5779
a4fc5ed6
KP
5780 connector->interlace_allowed = true;
5781 connector->doublescan_allowed = 0;
5782
f0fec3f2 5783 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5784 edp_panel_vdd_work);
a4fc5ed6 5785
df0e9248 5786 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 5787 drm_connector_register(connector);
a4fc5ed6 5788
affa9354 5789 if (HAS_DDI(dev))
bcbc889b
PZ
5790 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5791 else
5792 intel_connector->get_hw_state = intel_connector_get_hw_state;
80f65de3 5793 intel_connector->unregister = intel_dp_connector_unregister;
bcbc889b 5794
0b99836f 5795 /* Set up the hotplug pin. */
ab9d7c30
PZ
5796 switch (port) {
5797 case PORT_A:
1d843f9d 5798 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5799 break;
5800 case PORT_B:
1d843f9d 5801 intel_encoder->hpd_pin = HPD_PORT_B;
e87a005d 5802 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
cf1d5883 5803 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5804 break;
5805 case PORT_C:
1d843f9d 5806 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5807 break;
5808 case PORT_D:
1d843f9d 5809 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30 5810 break;
26951caf
XZ
5811 case PORT_E:
5812 intel_encoder->hpd_pin = HPD_PORT_E;
5813 break;
ab9d7c30 5814 default:
ad1c0b19 5815 BUG();
5eb08b69
ZW
5816 }
5817
dada1a9f 5818 if (is_edp(intel_dp)) {
773538e8 5819 pps_lock(intel_dp);
1e74a324
VS
5820 intel_dp_init_panel_power_timestamps(intel_dp);
5821 if (IS_VALLEYVIEW(dev))
a4a5d2f8 5822 vlv_initial_power_sequencer_setup(intel_dp);
1e74a324 5823 else
36b5f425 5824 intel_dp_init_panel_power_sequencer(dev, intel_dp);
773538e8 5825 pps_unlock(intel_dp);
dada1a9f 5826 }
0095e6dc 5827
9d1a1031 5828 intel_dp_aux_init(intel_dp, intel_connector);
c1f05264 5829
0e32b39c 5830 /* init MST on ports that can support it */
0c9b3715
JN
5831 if (HAS_DP_MST(dev) &&
5832 (port == PORT_B || port == PORT_C || port == PORT_D))
5833 intel_dp_mst_encoder_init(intel_dig_port,
5834 intel_connector->base.base.id);
0e32b39c 5835
36b5f425 5836 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
4f71d0cb 5837 drm_dp_aux_unregister(&intel_dp->aux);
15b1d171
PZ
5838 if (is_edp(intel_dp)) {
5839 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
5840 /*
5841 * vdd might still be enabled do to the delayed vdd off.
5842 * Make sure vdd is actually turned off here.
5843 */
773538e8 5844 pps_lock(intel_dp);
4be73780 5845 edp_panel_vdd_off_sync(intel_dp);
773538e8 5846 pps_unlock(intel_dp);
15b1d171 5847 }
34ea3d38 5848 drm_connector_unregister(connector);
b2f246a8 5849 drm_connector_cleanup(connector);
16c25533 5850 return false;
b2f246a8 5851 }
32f9d658 5852
f684960e
CW
5853 intel_dp_add_properties(intel_dp, connector);
5854
a4fc5ed6
KP
5855 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5856 * 0xd. Failure to do so will result in spurious interrupts being
5857 * generated on the port when a cable is not attached.
5858 */
5859 if (IS_G4X(dev) && !IS_GM45(dev)) {
5860 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5861 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5862 }
16c25533 5863
aa7471d2
JN
5864 i915_debugfs_connector_add(connector);
5865
16c25533 5866 return true;
a4fc5ed6 5867}
f0fec3f2
PZ
5868
5869void
5870intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5871{
13cf5504 5872 struct drm_i915_private *dev_priv = dev->dev_private;
f0fec3f2
PZ
5873 struct intel_digital_port *intel_dig_port;
5874 struct intel_encoder *intel_encoder;
5875 struct drm_encoder *encoder;
5876 struct intel_connector *intel_connector;
5877
b14c5679 5878 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2
PZ
5879 if (!intel_dig_port)
5880 return;
5881
08d9bc92 5882 intel_connector = intel_connector_alloc();
11aee0f6
SM
5883 if (!intel_connector)
5884 goto err_connector_alloc;
f0fec3f2
PZ
5885
5886 intel_encoder = &intel_dig_port->base;
5887 encoder = &intel_encoder->base;
5888
5889 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5890 DRM_MODE_ENCODER_TMDS);
5891
5bfe2ac0 5892 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5893 intel_encoder->disable = intel_disable_dp;
00c09d70 5894 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5895 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5896 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5897 if (IS_CHERRYVIEW(dev)) {
9197c88b 5898 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5899 intel_encoder->pre_enable = chv_pre_enable_dp;
5900 intel_encoder->enable = vlv_enable_dp;
580d3811 5901 intel_encoder->post_disable = chv_post_disable_dp;
d6db995f 5902 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
e4a1d846 5903 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5904 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5905 intel_encoder->pre_enable = vlv_pre_enable_dp;
5906 intel_encoder->enable = vlv_enable_dp;
49277c31 5907 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5908 } else {
ecff4f3b
JN
5909 intel_encoder->pre_enable = g4x_pre_enable_dp;
5910 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5911 if (INTEL_INFO(dev)->gen >= 5)
5912 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5913 }
f0fec3f2 5914
174edf1f 5915 intel_dig_port->port = port;
f0fec3f2
PZ
5916 intel_dig_port->dp.output_reg = output_reg;
5917
00c09d70 5918 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
882ec384
VS
5919 if (IS_CHERRYVIEW(dev)) {
5920 if (port == PORT_D)
5921 intel_encoder->crtc_mask = 1 << 2;
5922 else
5923 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5924 } else {
5925 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5926 }
bc079e8b 5927 intel_encoder->cloneable = 0;
f0fec3f2 5928
13cf5504 5929 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5fcece80 5930 dev_priv->hotplug.irq_port[port] = intel_dig_port;
13cf5504 5931
11aee0f6
SM
5932 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5933 goto err_init_connector;
5934
5935 return;
5936
5937err_init_connector:
5938 drm_encoder_cleanup(encoder);
5939 kfree(intel_connector);
5940err_connector_alloc:
5941 kfree(intel_dig_port);
5942
5943 return;
f0fec3f2 5944}
0e32b39c
DA
5945
5946void intel_dp_mst_suspend(struct drm_device *dev)
5947{
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 int i;
5950
5951 /* disable MST */
5952 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5953 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
5954 if (!intel_dig_port)
5955 continue;
5956
5957 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5958 if (!intel_dig_port->dp.can_mst)
5959 continue;
5960 if (intel_dig_port->dp.is_mst)
5961 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5962 }
5963 }
5964}
5965
5966void intel_dp_mst_resume(struct drm_device *dev)
5967{
5968 struct drm_i915_private *dev_priv = dev->dev_private;
5969 int i;
5970
5971 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5972 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
5973 if (!intel_dig_port)
5974 continue;
5975 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5976 int ret;
5977
5978 if (!intel_dig_port->dp.can_mst)
5979 continue;
5980
5981 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5982 if (ret != 0) {
5983 intel_dp_check_mst_status(&intel_dig_port->dp);
5984 }
5985 }
5986 }
5987}