]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm/i915/dp: Restore PPS HW state from the encoder resume hook
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
a4fc5ed6 38#include "intel_drv.h"
760285e7 39#include <drm/i915_drm.h>
a4fc5ed6 40#include "i915_drv.h"
a4fc5ed6 41
a4fc5ed6
KP
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
559be30c
TP
44/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
9dd4ffdf 50struct dp_link_dpll {
840b32b7 51 int clock;
9dd4ffdf
CML
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
840b32b7 56 { 162000,
9dd4ffdf 57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
840b32b7 58 { 270000,
9dd4ffdf
CML
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
840b32b7 63 { 162000,
9dd4ffdf 64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
840b32b7 65 { 270000,
9dd4ffdf
CML
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
65ce4bf5 69static const struct dp_link_dpll vlv_dpll[] = {
840b32b7 70 { 162000,
58f6e632 71 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
840b32b7 72 { 270000,
65ce4bf5
CML
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
ef9348c8
CML
76/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
840b32b7 86 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
ef9348c8 87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
840b32b7 88 { 270000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8 89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
840b32b7 90 { 540000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8
CML
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
637a9c63 93
64987fc5
SJ
94static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
637a9c63 96static const int skl_rates[] = { 162000, 216000, 270000,
f4896f15
VS
97 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
ef9348c8 99
cfcb0fc9
JB
100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
da63a9f2
PZ
109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
112}
113
68b4d824 114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 115{
68b4d824
ID
116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
119}
120
df0e9248
CW
121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
fa90ecef 123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
124}
125
ea5b213a 126static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
093e3f13 129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
a8c3344e
VS
130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
f21a2198 132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
a4fc5ed6 133
ed4e9c1d
VS
134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 136{
7183dc29 137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
a4fc5ed6
KP
138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
1db10e28 142 case DP_LINK_BW_5_4:
d4eead50 143 break;
a4fc5ed6 144 default:
d4eead50
ID
145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
a4fc5ed6
KP
147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
eeb6324d
PZ
153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
eeb6324d
PZ
156 u8 source_max, sink_max;
157
ccb1a831 158 source_max = intel_dig_port->max_lanes;
eeb6324d
PZ
159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
cd9dde44
AJ
164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
a4fc5ed6 181static int
c898261c 182intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 183{
cd9dde44 184 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
185}
186
fe27d53e
DA
187static int
188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
c19de8eb 193static enum drm_mode_status
a4fc5ed6
KP
194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
df0e9248 197 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
799487f5 202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
a4fc5ed6 203
dd06f90e
JN
204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
206 return MODE_PANEL;
207
dd06f90e 208 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 209 return MODE_PANEL;
03afc4a2
DV
210
211 target_clock = fixed_mode->clock;
7de56f43
ZY
212 }
213
50fec21a 214 max_link_clock = intel_dp_max_link_rate(intel_dp);
eeb6324d 215 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
799487f5 220 if (mode_rate > max_rate || target_clock > max_dotclk)
c4867936 221 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
0af78a2b
DV
226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
a4fc5ed6
KP
229 return MODE_OK;
230}
231
a4f1289e 232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
a4fc5ed6
KP
233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
c2af70e2 244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
a4fc5ed6
KP
245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
bf13e81b
JN
253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 255 struct intel_dp *intel_dp);
bf13e81b
JN
256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 258 struct intel_dp *intel_dp);
335f752b
ID
259static void
260intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
bf13e81b 261
773538e8
VS
262static void pps_lock(struct intel_dp *intel_dp)
263{
264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
265 struct intel_encoder *encoder = &intel_dig_port->base;
266 struct drm_device *dev = encoder->base.dev;
fac5e23e 267 struct drm_i915_private *dev_priv = to_i915(dev);
773538e8
VS
268 enum intel_display_power_domain power_domain;
269
270 /*
271 * See vlv_power_sequencer_reset() why we need
272 * a power domain reference here.
273 */
25f78f58 274 power_domain = intel_display_port_aux_power_domain(encoder);
773538e8
VS
275 intel_display_power_get(dev_priv, power_domain);
276
277 mutex_lock(&dev_priv->pps_mutex);
278}
279
280static void pps_unlock(struct intel_dp *intel_dp)
281{
282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
283 struct intel_encoder *encoder = &intel_dig_port->base;
284 struct drm_device *dev = encoder->base.dev;
fac5e23e 285 struct drm_i915_private *dev_priv = to_i915(dev);
773538e8
VS
286 enum intel_display_power_domain power_domain;
287
288 mutex_unlock(&dev_priv->pps_mutex);
289
25f78f58 290 power_domain = intel_display_port_aux_power_domain(encoder);
773538e8
VS
291 intel_display_power_put(dev_priv, power_domain);
292}
293
961a0db0
VS
294static void
295vlv_power_sequencer_kick(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 299 struct drm_i915_private *dev_priv = to_i915(dev);
961a0db0 300 enum pipe pipe = intel_dp->pps_pipe;
0047eedc
VS
301 bool pll_enabled, release_cl_override = false;
302 enum dpio_phy phy = DPIO_PHY(pipe);
303 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
961a0db0
VS
304 uint32_t DP;
305
306 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
307 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
308 pipe_name(pipe), port_name(intel_dig_port->port)))
309 return;
310
311 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
312 pipe_name(pipe), port_name(intel_dig_port->port));
313
314 /* Preserve the BIOS-computed detected bit. This is
315 * supposed to be read-only.
316 */
317 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
318 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
319 DP |= DP_PORT_WIDTH(1);
320 DP |= DP_LINK_TRAIN_PAT_1;
321
322 if (IS_CHERRYVIEW(dev))
323 DP |= DP_PIPE_SELECT_CHV(pipe);
324 else if (pipe == PIPE_B)
325 DP |= DP_PIPEB_SELECT;
326
d288f65f
VS
327 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
328
329 /*
330 * The DPLL for the pipe must be enabled for this to work.
331 * So enable temporarily it if it's not already enabled.
332 */
0047eedc
VS
333 if (!pll_enabled) {
334 release_cl_override = IS_CHERRYVIEW(dev) &&
335 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
336
3f36b937
TU
337 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
338 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
339 DRM_ERROR("Failed to force on pll for pipe %c!\n",
340 pipe_name(pipe));
341 return;
342 }
0047eedc 343 }
d288f65f 344
961a0db0
VS
345 /*
346 * Similar magic as in intel_dp_enable_port().
347 * We _must_ do this port enable + disable trick
348 * to make this power seqeuencer lock onto the port.
349 * Otherwise even VDD force bit won't work.
350 */
351 I915_WRITE(intel_dp->output_reg, DP);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
d288f65f 359
0047eedc 360 if (!pll_enabled) {
d288f65f 361 vlv_force_pll_off(dev, pipe);
0047eedc
VS
362
363 if (release_cl_override)
364 chv_phy_powergate_ch(dev_priv, phy, ch, false);
365 }
961a0db0
VS
366}
367
bf13e81b
JN
368static enum pipe
369vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
370{
371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b 372 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 373 struct drm_i915_private *dev_priv = to_i915(dev);
a4a5d2f8
VS
374 struct intel_encoder *encoder;
375 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
a8c3344e 376 enum pipe pipe;
bf13e81b 377
e39b999a 378 lockdep_assert_held(&dev_priv->pps_mutex);
bf13e81b 379
a8c3344e
VS
380 /* We should never land here with regular DP ports */
381 WARN_ON(!is_edp(intel_dp));
382
a4a5d2f8
VS
383 if (intel_dp->pps_pipe != INVALID_PIPE)
384 return intel_dp->pps_pipe;
385
386 /*
387 * We don't have power sequencer currently.
388 * Pick one that's not used by other ports.
389 */
19c8054c 390 for_each_intel_encoder(dev, encoder) {
a4a5d2f8
VS
391 struct intel_dp *tmp;
392
393 if (encoder->type != INTEL_OUTPUT_EDP)
394 continue;
395
396 tmp = enc_to_intel_dp(&encoder->base);
397
398 if (tmp->pps_pipe != INVALID_PIPE)
399 pipes &= ~(1 << tmp->pps_pipe);
400 }
401
402 /*
403 * Didn't find one. This should not happen since there
404 * are two power sequencers and up to two eDP ports.
405 */
406 if (WARN_ON(pipes == 0))
a8c3344e
VS
407 pipe = PIPE_A;
408 else
409 pipe = ffs(pipes) - 1;
a4a5d2f8 410
a8c3344e
VS
411 vlv_steal_power_sequencer(dev, pipe);
412 intel_dp->pps_pipe = pipe;
a4a5d2f8
VS
413
414 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
415 pipe_name(intel_dp->pps_pipe),
416 port_name(intel_dig_port->port));
417
418 /* init power sequencer on this pipe and port */
36b5f425
VS
419 intel_dp_init_panel_power_sequencer(dev, intel_dp);
420 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8 421
961a0db0
VS
422 /*
423 * Even vdd force doesn't work until we've made
424 * the power sequencer lock in on the port.
425 */
426 vlv_power_sequencer_kick(intel_dp);
a4a5d2f8
VS
427
428 return intel_dp->pps_pipe;
429}
430
78597996
ID
431static int
432bxt_power_sequencer_idx(struct intel_dp *intel_dp)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 436 struct drm_i915_private *dev_priv = to_i915(dev);
78597996
ID
437
438 lockdep_assert_held(&dev_priv->pps_mutex);
439
440 /* We should never land here with regular DP ports */
441 WARN_ON(!is_edp(intel_dp));
442
443 /*
444 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
445 * mapping needs to be retrieved from VBT, for now just hard-code to
446 * use instance #0 always.
447 */
448 if (!intel_dp->pps_reset)
449 return 0;
450
451 intel_dp->pps_reset = false;
452
453 /*
454 * Only the HW needs to be reprogrammed, the SW state is fixed and
455 * has been setup during connector init.
456 */
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
458
459 return 0;
460}
461
6491ab27
VS
462typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
463 enum pipe pipe);
464
465static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
44cb734c 468 return I915_READ(PP_STATUS(pipe)) & PP_ON;
6491ab27
VS
469}
470
471static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
44cb734c 474 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
6491ab27
VS
475}
476
477static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
478 enum pipe pipe)
479{
480 return true;
481}
bf13e81b 482
a4a5d2f8 483static enum pipe
6491ab27
VS
484vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
485 enum port port,
486 vlv_pipe_check pipe_check)
a4a5d2f8
VS
487{
488 enum pipe pipe;
bf13e81b 489
bf13e81b 490 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
44cb734c 491 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
bf13e81b 492 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
493
494 if (port_sel != PANEL_PORT_SELECT_VLV(port))
495 continue;
496
6491ab27
VS
497 if (!pipe_check(dev_priv, pipe))
498 continue;
499
a4a5d2f8 500 return pipe;
bf13e81b
JN
501 }
502
a4a5d2f8
VS
503 return INVALID_PIPE;
504}
505
506static void
507vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
508{
509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
510 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 511 struct drm_i915_private *dev_priv = to_i915(dev);
a4a5d2f8
VS
512 enum port port = intel_dig_port->port;
513
514 lockdep_assert_held(&dev_priv->pps_mutex);
515
516 /* try to find a pipe with this port selected */
6491ab27
VS
517 /* first pick one where the panel is on */
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_has_pp_on);
520 /* didn't find one? pick one where vdd is on */
521 if (intel_dp->pps_pipe == INVALID_PIPE)
522 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
523 vlv_pipe_has_vdd_on);
524 /* didn't find one? pick one with just the correct port */
525 if (intel_dp->pps_pipe == INVALID_PIPE)
526 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
527 vlv_pipe_any);
a4a5d2f8
VS
528
529 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
530 if (intel_dp->pps_pipe == INVALID_PIPE) {
531 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
532 port_name(port));
533 return;
bf13e81b
JN
534 }
535
a4a5d2f8
VS
536 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
537 port_name(port), pipe_name(intel_dp->pps_pipe));
538
36b5f425
VS
539 intel_dp_init_panel_power_sequencer(dev, intel_dp);
540 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
bf13e81b
JN
541}
542
78597996 543void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
773538e8 544{
91c8a326 545 struct drm_device *dev = &dev_priv->drm;
773538e8
VS
546 struct intel_encoder *encoder;
547
78597996
ID
548 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
549 !IS_BROXTON(dev)))
773538e8
VS
550 return;
551
552 /*
553 * We can't grab pps_mutex here due to deadlock with power_domain
554 * mutex when power_domain functions are called while holding pps_mutex.
555 * That also means that in order to use pps_pipe the code needs to
556 * hold both a power domain reference and pps_mutex, and the power domain
557 * reference get/put must be done while _not_ holding pps_mutex.
558 * pps_{lock,unlock}() do these steps in the correct order, so one
559 * should use them always.
560 */
561
19c8054c 562 for_each_intel_encoder(dev, encoder) {
773538e8
VS
563 struct intel_dp *intel_dp;
564
565 if (encoder->type != INTEL_OUTPUT_EDP)
566 continue;
567
568 intel_dp = enc_to_intel_dp(&encoder->base);
78597996
ID
569 if (IS_BROXTON(dev))
570 intel_dp->pps_reset = true;
571 else
572 intel_dp->pps_pipe = INVALID_PIPE;
773538e8 573 }
bf13e81b
JN
574}
575
8e8232d5
ID
576struct pps_registers {
577 i915_reg_t pp_ctrl;
578 i915_reg_t pp_stat;
579 i915_reg_t pp_on;
580 i915_reg_t pp_off;
581 i915_reg_t pp_div;
582};
583
584static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
585 struct intel_dp *intel_dp,
586 struct pps_registers *regs)
587{
44cb734c
ID
588 int pps_idx = 0;
589
8e8232d5
ID
590 memset(regs, 0, sizeof(*regs));
591
44cb734c
ID
592 if (IS_BROXTON(dev_priv))
593 pps_idx = bxt_power_sequencer_idx(intel_dp);
594 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 pps_idx = vlv_power_sequencer_pipe(intel_dp);
8e8232d5 596
44cb734c
ID
597 regs->pp_ctrl = PP_CONTROL(pps_idx);
598 regs->pp_stat = PP_STATUS(pps_idx);
599 regs->pp_on = PP_ON_DELAYS(pps_idx);
600 regs->pp_off = PP_OFF_DELAYS(pps_idx);
601 if (!IS_BROXTON(dev_priv))
602 regs->pp_div = PP_DIVISOR(pps_idx);
8e8232d5
ID
603}
604
f0f59a00
VS
605static i915_reg_t
606_pp_ctrl_reg(struct intel_dp *intel_dp)
bf13e81b 607{
8e8232d5 608 struct pps_registers regs;
bf13e81b 609
8e8232d5
ID
610 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
611 &regs);
612
613 return regs.pp_ctrl;
bf13e81b
JN
614}
615
f0f59a00
VS
616static i915_reg_t
617_pp_stat_reg(struct intel_dp *intel_dp)
bf13e81b 618{
8e8232d5 619 struct pps_registers regs;
bf13e81b 620
8e8232d5
ID
621 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
622 &regs);
623
624 return regs.pp_stat;
bf13e81b
JN
625}
626
01527b31
CT
627/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
628 This function only applicable when panel PM state is not to be tracked */
629static int edp_notify_handler(struct notifier_block *this, unsigned long code,
630 void *unused)
631{
632 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
633 edp_notifier);
634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 635 struct drm_i915_private *dev_priv = to_i915(dev);
01527b31
CT
636
637 if (!is_edp(intel_dp) || code != SYS_RESTART)
638 return 0;
639
773538e8 640 pps_lock(intel_dp);
e39b999a 641
666a4537 642 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e39b999a 643 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
f0f59a00 644 i915_reg_t pp_ctrl_reg, pp_div_reg;
649636ef 645 u32 pp_div;
e39b999a 646
44cb734c
ID
647 pp_ctrl_reg = PP_CONTROL(pipe);
648 pp_div_reg = PP_DIVISOR(pipe);
01527b31
CT
649 pp_div = I915_READ(pp_div_reg);
650 pp_div &= PP_REFERENCE_DIVIDER_MASK;
651
652 /* 0x1F write to PP_DIV_REG sets max cycle delay */
653 I915_WRITE(pp_div_reg, pp_div | 0x1F);
654 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
655 msleep(intel_dp->panel_power_cycle_delay);
656 }
657
773538e8 658 pps_unlock(intel_dp);
e39b999a 659
01527b31
CT
660 return 0;
661}
662
4be73780 663static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 664{
30add22d 665 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 666 struct drm_i915_private *dev_priv = to_i915(dev);
ebf33b18 667
e39b999a
VS
668 lockdep_assert_held(&dev_priv->pps_mutex);
669
666a4537 670 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
9a42356b
VS
671 intel_dp->pps_pipe == INVALID_PIPE)
672 return false;
673
bf13e81b 674 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
675}
676
4be73780 677static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 678{
30add22d 679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 680 struct drm_i915_private *dev_priv = to_i915(dev);
ebf33b18 681
e39b999a
VS
682 lockdep_assert_held(&dev_priv->pps_mutex);
683
666a4537 684 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
9a42356b
VS
685 intel_dp->pps_pipe == INVALID_PIPE)
686 return false;
687
773538e8 688 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
689}
690
9b984dae
KP
691static void
692intel_dp_check_edp(struct intel_dp *intel_dp)
693{
30add22d 694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 695 struct drm_i915_private *dev_priv = to_i915(dev);
ebf33b18 696
9b984dae
KP
697 if (!is_edp(intel_dp))
698 return;
453c5420 699
4be73780 700 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
701 WARN(1, "eDP powered off while attempting aux channel communication.\n");
702 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
703 I915_READ(_pp_stat_reg(intel_dp)),
704 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
705 }
706}
707
9ee32fea
DV
708static uint32_t
709intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 713 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 714 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
715 uint32_t status;
716 bool done;
717
ef04f00d 718#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 719 if (has_aux_irq)
b18ac466 720 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 721 msecs_to_jiffies_timeout(10));
9ee32fea 722 else
713a6b66 723 done = wait_for(C, 10) == 0;
9ee32fea
DV
724 if (!done)
725 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
726 has_aux_irq);
727#undef C
728
729 return status;
730}
731
6ffb1be7 732static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 733{
174edf1f 734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
e7dc33f3 735 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
9ee32fea 736
a457f54b
VS
737 if (index)
738 return 0;
739
ec5b01dd
DL
740 /*
741 * The clock divider is based off the hrawclk, and would like to run at
a457f54b 742 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
a4fc5ed6 743 */
a457f54b 744 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
ec5b01dd
DL
745}
746
747static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
a457f54b 750 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
ec5b01dd
DL
751
752 if (index)
753 return 0;
754
a457f54b
VS
755 /*
756 * The clock divider is based off the cdclk or PCH rawclk, and would
757 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
758 * divide by 2000 and use that
759 */
e7dc33f3 760 if (intel_dig_port->port == PORT_A)
fce18c4c 761 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
e7dc33f3
VS
762 else
763 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
ec5b01dd
DL
764}
765
766static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
767{
768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
a457f54b 769 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
ec5b01dd 770
a457f54b 771 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
2c55c336 772 /* Workaround for non-ULT HSW */
bc86625a
CW
773 switch (index) {
774 case 0: return 63;
775 case 1: return 72;
776 default: return 0;
777 }
2c55c336 778 }
a457f54b
VS
779
780 return ilk_get_aux_clock_divider(intel_dp, index);
b84a1cf8
RV
781}
782
b6b5e383
DL
783static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
784{
785 /*
786 * SKL doesn't need us to program the AUX clock divider (Hardware will
787 * derive the clock from CDCLK automatically). We still implement the
788 * get_aux_clock_divider vfunc to plug-in into the existing code.
789 */
790 return index ? 0 : 1;
791}
792
6ffb1be7
VS
793static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
794 bool has_aux_irq,
795 int send_bytes,
796 uint32_t aux_clock_divider)
5ed12a19
DL
797{
798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
800 uint32_t precharge, timeout;
801
802 if (IS_GEN6(dev))
803 precharge = 3;
804 else
805 precharge = 5;
806
f3c6a3a7 807 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
5ed12a19
DL
808 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
809 else
810 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
811
812 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 813 DP_AUX_CH_CTL_DONE |
5ed12a19 814 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 815 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 816 timeout |
788d4433 817 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
818 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
819 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 820 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
821}
822
b9ca5fad
DL
823static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
824 bool has_aux_irq,
825 int send_bytes,
826 uint32_t unused)
827{
828 return DP_AUX_CH_CTL_SEND_BUSY |
829 DP_AUX_CH_CTL_DONE |
830 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
831 DP_AUX_CH_CTL_TIME_OUT_ERROR |
832 DP_AUX_CH_CTL_TIME_OUT_1600us |
833 DP_AUX_CH_CTL_RECEIVE_ERROR |
834 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
d4dcbdce 835 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
b9ca5fad
DL
836 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
837}
838
b84a1cf8
RV
839static int
840intel_dp_aux_ch(struct intel_dp *intel_dp,
bd9f74a5 841 const uint8_t *send, int send_bytes,
b84a1cf8
RV
842 uint8_t *recv, int recv_size)
843{
844 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
845 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 846 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 847 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
bc86625a 848 uint32_t aux_clock_divider;
b84a1cf8
RV
849 int i, ret, recv_bytes;
850 uint32_t status;
5ed12a19 851 int try, clock = 0;
4e6b788c 852 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
853 bool vdd;
854
773538e8 855 pps_lock(intel_dp);
e39b999a 856
72c3500a
VS
857 /*
858 * We will be called with VDD already enabled for dpcd/edid/oui reads.
859 * In such cases we want to leave VDD enabled and it's up to upper layers
860 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
861 * ourselves.
862 */
1e0560e0 863 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
864
865 /* dp aux is extremely sensitive to irq latency, hence request the
866 * lowest possible wakeup latency and so prevent the cpu from going into
867 * deep sleep states.
868 */
869 pm_qos_update_request(&dev_priv->pm_qos, 0);
870
871 intel_dp_check_edp(intel_dp);
5eb08b69 872
11bee43e
JB
873 /* Try to wait for any previous AUX channel activity */
874 for (try = 0; try < 3; try++) {
ef04f00d 875 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
876 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877 break;
878 msleep(1);
879 }
880
881 if (try == 3) {
02196c77
MK
882 static u32 last_status = -1;
883 const u32 status = I915_READ(ch_ctl);
884
885 if (status != last_status) {
886 WARN(1, "dp_aux_ch not started status 0x%08x\n",
887 status);
888 last_status = status;
889 }
890
9ee32fea
DV
891 ret = -EBUSY;
892 goto out;
4f7f7b7e
CW
893 }
894
46a5ae9f
PZ
895 /* Only 5 data registers! */
896 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
897 ret = -E2BIG;
898 goto out;
899 }
900
ec5b01dd 901 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
902 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
903 has_aux_irq,
904 send_bytes,
905 aux_clock_divider);
5ed12a19 906
bc86625a
CW
907 /* Must try at least 3 times according to DP spec */
908 for (try = 0; try < 5; try++) {
909 /* Load the send data into the aux channel data registers */
910 for (i = 0; i < send_bytes; i += 4)
330e20ec 911 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
a4f1289e
RV
912 intel_dp_pack_aux(send + i,
913 send_bytes - i));
bc86625a
CW
914
915 /* Send the command and wait for it to complete */
5ed12a19 916 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
917
918 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
919
920 /* Clear done status and any errors */
921 I915_WRITE(ch_ctl,
922 status |
923 DP_AUX_CH_CTL_DONE |
924 DP_AUX_CH_CTL_TIME_OUT_ERROR |
925 DP_AUX_CH_CTL_RECEIVE_ERROR);
926
74ebf294 927 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
bc86625a 928 continue;
74ebf294
TP
929
930 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
931 * 400us delay required for errors and timeouts
932 * Timeout errors from the HW already meet this
933 * requirement so skip to next iteration
934 */
935 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
936 usleep_range(400, 500);
bc86625a 937 continue;
74ebf294 938 }
bc86625a 939 if (status & DP_AUX_CH_CTL_DONE)
e058c945 940 goto done;
bc86625a 941 }
a4fc5ed6
KP
942 }
943
a4fc5ed6 944 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 945 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
946 ret = -EBUSY;
947 goto out;
a4fc5ed6
KP
948 }
949
e058c945 950done:
a4fc5ed6
KP
951 /* Check for timeout or receive error.
952 * Timeouts occur when the sink is not connected
953 */
a5b3da54 954 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 955 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
956 ret = -EIO;
957 goto out;
a5b3da54 958 }
1ae8c0a5
KP
959
960 /* Timeouts occur when the device isn't connected, so they're
961 * "normal" -- don't fill the kernel log with these */
a5b3da54 962 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 963 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
964 ret = -ETIMEDOUT;
965 goto out;
a4fc5ed6
KP
966 }
967
968 /* Unload any bytes sent back from the other side */
969 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
970 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
14e01889
RV
971
972 /*
973 * By BSpec: "Message sizes of 0 or >20 are not allowed."
974 * We have no idea of what happened so we return -EBUSY so
975 * drm layer takes care for the necessary retries.
976 */
977 if (recv_bytes == 0 || recv_bytes > 20) {
978 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
979 recv_bytes);
980 /*
981 * FIXME: This patch was created on top of a series that
982 * organize the retries at drm level. There EBUSY should
983 * also take care for 1ms wait before retrying.
984 * That aux retries re-org is still needed and after that is
985 * merged we remove this sleep from here.
986 */
987 usleep_range(1000, 1500);
988 ret = -EBUSY;
989 goto out;
990 }
991
a4fc5ed6
KP
992 if (recv_bytes > recv_size)
993 recv_bytes = recv_size;
0206e353 994
4f7f7b7e 995 for (i = 0; i < recv_bytes; i += 4)
330e20ec 996 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
a4f1289e 997 recv + i, recv_bytes - i);
a4fc5ed6 998
9ee32fea
DV
999 ret = recv_bytes;
1000out:
1001 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1002
884f19e9
JN
1003 if (vdd)
1004 edp_panel_vdd_off(intel_dp, false);
1005
773538e8 1006 pps_unlock(intel_dp);
e39b999a 1007
9ee32fea 1008 return ret;
a4fc5ed6
KP
1009}
1010
a6c8aff0
JN
1011#define BARE_ADDRESS_SIZE 3
1012#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
1013static ssize_t
1014intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 1015{
9d1a1031
JN
1016 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1017 uint8_t txbuf[20], rxbuf[20];
1018 size_t txsize, rxsize;
a4fc5ed6 1019 int ret;
a4fc5ed6 1020
d2d9cbbd
VS
1021 txbuf[0] = (msg->request << 4) |
1022 ((msg->address >> 16) & 0xf);
1023 txbuf[1] = (msg->address >> 8) & 0xff;
9d1a1031
JN
1024 txbuf[2] = msg->address & 0xff;
1025 txbuf[3] = msg->size - 1;
46a5ae9f 1026
9d1a1031
JN
1027 switch (msg->request & ~DP_AUX_I2C_MOT) {
1028 case DP_AUX_NATIVE_WRITE:
1029 case DP_AUX_I2C_WRITE:
c1e74122 1030 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
a6c8aff0 1031 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
a1ddefd8 1032 rxsize = 2; /* 0 or 1 data bytes */
f51a44b9 1033
9d1a1031
JN
1034 if (WARN_ON(txsize > 20))
1035 return -E2BIG;
a4fc5ed6 1036
dd788090
VS
1037 WARN_ON(!msg->buffer != !msg->size);
1038
d81a67cc
ID
1039 if (msg->buffer)
1040 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
a4fc5ed6 1041
9d1a1031
JN
1042 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1043 if (ret > 0) {
1044 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 1045
a1ddefd8
JN
1046 if (ret > 1) {
1047 /* Number of bytes written in a short write. */
1048 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1049 } else {
1050 /* Return payload size. */
1051 ret = msg->size;
1052 }
9d1a1031
JN
1053 }
1054 break;
46a5ae9f 1055
9d1a1031
JN
1056 case DP_AUX_NATIVE_READ:
1057 case DP_AUX_I2C_READ:
a6c8aff0 1058 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 1059 rxsize = msg->size + 1;
a4fc5ed6 1060
9d1a1031
JN
1061 if (WARN_ON(rxsize > 20))
1062 return -E2BIG;
a4fc5ed6 1063
9d1a1031
JN
1064 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1065 if (ret > 0) {
1066 msg->reply = rxbuf[0] >> 4;
1067 /*
1068 * Assume happy day, and copy the data. The caller is
1069 * expected to check msg->reply before touching it.
1070 *
1071 * Return payload size.
1072 */
1073 ret--;
1074 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 1075 }
9d1a1031
JN
1076 break;
1077
1078 default:
1079 ret = -EINVAL;
1080 break;
a4fc5ed6 1081 }
f51a44b9 1082
9d1a1031 1083 return ret;
a4fc5ed6
KP
1084}
1085
f0f59a00
VS
1086static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1087 enum port port)
da00bdcf
VS
1088{
1089 switch (port) {
1090 case PORT_B:
1091 case PORT_C:
1092 case PORT_D:
1093 return DP_AUX_CH_CTL(port);
1094 default:
1095 MISSING_CASE(port);
1096 return DP_AUX_CH_CTL(PORT_B);
1097 }
1098}
1099
f0f59a00
VS
1100static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1101 enum port port, int index)
330e20ec
VS
1102{
1103 switch (port) {
1104 case PORT_B:
1105 case PORT_C:
1106 case PORT_D:
1107 return DP_AUX_CH_DATA(port, index);
1108 default:
1109 MISSING_CASE(port);
1110 return DP_AUX_CH_DATA(PORT_B, index);
1111 }
1112}
1113
f0f59a00
VS
1114static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
da00bdcf
VS
1116{
1117 switch (port) {
1118 case PORT_A:
1119 return DP_AUX_CH_CTL(port);
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return PCH_DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
f0f59a00
VS
1130static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
330e20ec
VS
1132{
1133 switch (port) {
1134 case PORT_A:
1135 return DP_AUX_CH_DATA(port, index);
1136 case PORT_B:
1137 case PORT_C:
1138 case PORT_D:
1139 return PCH_DP_AUX_CH_DATA(port, index);
1140 default:
1141 MISSING_CASE(port);
1142 return DP_AUX_CH_DATA(PORT_A, index);
1143 }
1144}
1145
da00bdcf
VS
1146/*
1147 * On SKL we don't have Aux for port E so we rely
1148 * on VBT to set a proper alternate aux channel.
1149 */
1150static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1151{
1152 const struct ddi_vbt_port_info *info =
1153 &dev_priv->vbt.ddi_port_info[PORT_E];
1154
1155 switch (info->alternate_aux_channel) {
1156 case DP_AUX_A:
1157 return PORT_A;
1158 case DP_AUX_B:
1159 return PORT_B;
1160 case DP_AUX_C:
1161 return PORT_C;
1162 case DP_AUX_D:
1163 return PORT_D;
1164 default:
1165 MISSING_CASE(info->alternate_aux_channel);
1166 return PORT_A;
1167 }
1168}
1169
f0f59a00
VS
1170static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1171 enum port port)
da00bdcf
VS
1172{
1173 if (port == PORT_E)
1174 port = skl_porte_aux_port(dev_priv);
1175
1176 switch (port) {
1177 case PORT_A:
1178 case PORT_B:
1179 case PORT_C:
1180 case PORT_D:
1181 return DP_AUX_CH_CTL(port);
1182 default:
1183 MISSING_CASE(port);
1184 return DP_AUX_CH_CTL(PORT_A);
1185 }
1186}
1187
f0f59a00
VS
1188static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1189 enum port port, int index)
330e20ec
VS
1190{
1191 if (port == PORT_E)
1192 port = skl_porte_aux_port(dev_priv);
1193
1194 switch (port) {
1195 case PORT_A:
1196 case PORT_B:
1197 case PORT_C:
1198 case PORT_D:
1199 return DP_AUX_CH_DATA(port, index);
1200 default:
1201 MISSING_CASE(port);
1202 return DP_AUX_CH_DATA(PORT_A, index);
1203 }
1204}
1205
f0f59a00
VS
1206static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1207 enum port port)
330e20ec
VS
1208{
1209 if (INTEL_INFO(dev_priv)->gen >= 9)
1210 return skl_aux_ctl_reg(dev_priv, port);
1211 else if (HAS_PCH_SPLIT(dev_priv))
1212 return ilk_aux_ctl_reg(dev_priv, port);
1213 else
1214 return g4x_aux_ctl_reg(dev_priv, port);
1215}
1216
f0f59a00
VS
1217static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1218 enum port port, int index)
330e20ec
VS
1219{
1220 if (INTEL_INFO(dev_priv)->gen >= 9)
1221 return skl_aux_data_reg(dev_priv, port, index);
1222 else if (HAS_PCH_SPLIT(dev_priv))
1223 return ilk_aux_data_reg(dev_priv, port, index);
1224 else
1225 return g4x_aux_data_reg(dev_priv, port, index);
1226}
1227
1228static void intel_aux_reg_init(struct intel_dp *intel_dp)
1229{
1230 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1231 enum port port = dp_to_dig_port(intel_dp)->port;
1232 int i;
1233
1234 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1235 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1236 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1237}
1238
9d1a1031 1239static void
a121f4e5
VS
1240intel_dp_aux_fini(struct intel_dp *intel_dp)
1241{
a121f4e5
VS
1242 kfree(intel_dp->aux.name);
1243}
1244
7a418e34 1245static void
9d1a1031
JN
1246intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
1247{
33ad6626
JN
1248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 enum port port = intel_dig_port->port;
ab2c0672 1250
330e20ec 1251 intel_aux_reg_init(intel_dp);
7a418e34 1252 drm_dp_aux_init(&intel_dp->aux);
8316f337 1253
7a418e34 1254 /* Failure to allocate our preferred name is not critical */
a121f4e5 1255 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
9d1a1031 1256 intel_dp->aux.transfer = intel_dp_aux_transfer;
a4fc5ed6
KP
1257}
1258
fc0f8e25 1259static int
12f6a2e2 1260intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
fc0f8e25 1261{
94ca719e
VS
1262 if (intel_dp->num_sink_rates) {
1263 *sink_rates = intel_dp->sink_rates;
1264 return intel_dp->num_sink_rates;
fc0f8e25 1265 }
12f6a2e2
VS
1266
1267 *sink_rates = default_rates;
1268
1269 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
fc0f8e25
SJ
1270}
1271
e588fa18 1272bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
ed63baaf 1273{
e588fa18
ACO
1274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = dig_port->base.base.dev;
1276
ed63baaf 1277 /* WaDisableHBR2:skl */
e87a005d 1278 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
ed63baaf
TS
1279 return false;
1280
1281 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1282 (INTEL_INFO(dev)->gen >= 9))
1283 return true;
1284 else
1285 return false;
1286}
1287
a8f3ef61 1288static int
e588fa18 1289intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
a8f3ef61 1290{
e588fa18
ACO
1291 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_device *dev = dig_port->base.base.dev;
af7080f5
TS
1293 int size;
1294
64987fc5
SJ
1295 if (IS_BROXTON(dev)) {
1296 *source_rates = bxt_rates;
af7080f5 1297 size = ARRAY_SIZE(bxt_rates);
ef11bdb3 1298 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
637a9c63 1299 *source_rates = skl_rates;
af7080f5
TS
1300 size = ARRAY_SIZE(skl_rates);
1301 } else {
1302 *source_rates = default_rates;
1303 size = ARRAY_SIZE(default_rates);
a8f3ef61 1304 }
636280ba 1305
ed63baaf 1306 /* This depends on the fact that 5.4 is last value in the array */
e588fa18 1307 if (!intel_dp_source_supports_hbr2(intel_dp))
af7080f5 1308 size--;
636280ba 1309
af7080f5 1310 return size;
a8f3ef61
SJ
1311}
1312
c6bb3538
DV
1313static void
1314intel_dp_set_clock(struct intel_encoder *encoder,
840b32b7 1315 struct intel_crtc_state *pipe_config)
c6bb3538
DV
1316{
1317 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
1318 const struct dp_link_dpll *divisor = NULL;
1319 int i, count = 0;
c6bb3538
DV
1320
1321 if (IS_G4X(dev)) {
9dd4ffdf
CML
1322 divisor = gen4_dpll;
1323 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 1324 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
1325 divisor = pch_dpll;
1326 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
1327 } else if (IS_CHERRYVIEW(dev)) {
1328 divisor = chv_dpll;
1329 count = ARRAY_SIZE(chv_dpll);
c6bb3538 1330 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
1331 divisor = vlv_dpll;
1332 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1333 }
9dd4ffdf
CML
1334
1335 if (divisor && count) {
1336 for (i = 0; i < count; i++) {
840b32b7 1337 if (pipe_config->port_clock == divisor[i].clock) {
9dd4ffdf
CML
1338 pipe_config->dpll = divisor[i].dpll;
1339 pipe_config->clock_set = true;
1340 break;
1341 }
1342 }
c6bb3538
DV
1343 }
1344}
1345
2ecae76a
VS
1346static int intersect_rates(const int *source_rates, int source_len,
1347 const int *sink_rates, int sink_len,
94ca719e 1348 int *common_rates)
a8f3ef61
SJ
1349{
1350 int i = 0, j = 0, k = 0;
1351
a8f3ef61
SJ
1352 while (i < source_len && j < sink_len) {
1353 if (source_rates[i] == sink_rates[j]) {
e6bda3e4
VS
1354 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1355 return k;
94ca719e 1356 common_rates[k] = source_rates[i];
a8f3ef61
SJ
1357 ++k;
1358 ++i;
1359 ++j;
1360 } else if (source_rates[i] < sink_rates[j]) {
1361 ++i;
1362 } else {
1363 ++j;
1364 }
1365 }
1366 return k;
1367}
1368
94ca719e
VS
1369static int intel_dp_common_rates(struct intel_dp *intel_dp,
1370 int *common_rates)
2ecae76a 1371{
2ecae76a
VS
1372 const int *source_rates, *sink_rates;
1373 int source_len, sink_len;
1374
1375 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
e588fa18 1376 source_len = intel_dp_source_rates(intel_dp, &source_rates);
2ecae76a
VS
1377
1378 return intersect_rates(source_rates, source_len,
1379 sink_rates, sink_len,
94ca719e 1380 common_rates);
2ecae76a
VS
1381}
1382
0336400e
VS
1383static void snprintf_int_array(char *str, size_t len,
1384 const int *array, int nelem)
1385{
1386 int i;
1387
1388 str[0] = '\0';
1389
1390 for (i = 0; i < nelem; i++) {
b2f505be 1391 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
0336400e
VS
1392 if (r >= len)
1393 return;
1394 str += r;
1395 len -= r;
1396 }
1397}
1398
1399static void intel_dp_print_rates(struct intel_dp *intel_dp)
1400{
0336400e 1401 const int *source_rates, *sink_rates;
94ca719e
VS
1402 int source_len, sink_len, common_len;
1403 int common_rates[DP_MAX_SUPPORTED_RATES];
0336400e
VS
1404 char str[128]; /* FIXME: too big for stack? */
1405
1406 if ((drm_debug & DRM_UT_KMS) == 0)
1407 return;
1408
e588fa18 1409 source_len = intel_dp_source_rates(intel_dp, &source_rates);
0336400e
VS
1410 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1411 DRM_DEBUG_KMS("source rates: %s\n", str);
1412
1413 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1414 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1415 DRM_DEBUG_KMS("sink rates: %s\n", str);
1416
94ca719e
VS
1417 common_len = intel_dp_common_rates(intel_dp, common_rates);
1418 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1419 DRM_DEBUG_KMS("common rates: %s\n", str);
0336400e
VS
1420}
1421
f4896f15 1422static int rate_to_index(int find, const int *rates)
a8f3ef61
SJ
1423{
1424 int i = 0;
1425
1426 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1427 if (find == rates[i])
1428 break;
1429
1430 return i;
1431}
1432
50fec21a
VS
1433int
1434intel_dp_max_link_rate(struct intel_dp *intel_dp)
1435{
1436 int rates[DP_MAX_SUPPORTED_RATES] = {};
1437 int len;
1438
94ca719e 1439 len = intel_dp_common_rates(intel_dp, rates);
50fec21a
VS
1440 if (WARN_ON(len <= 0))
1441 return 162000;
1442
1354f734 1443 return rates[len - 1];
50fec21a
VS
1444}
1445
ed4e9c1d
VS
1446int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1447{
94ca719e 1448 return rate_to_index(rate, intel_dp->sink_rates);
ed4e9c1d
VS
1449}
1450
94223d04
ACO
1451void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1452 uint8_t *link_bw, uint8_t *rate_select)
04a60f9f
VS
1453{
1454 if (intel_dp->num_sink_rates) {
1455 *link_bw = 0;
1456 *rate_select =
1457 intel_dp_rate_select(intel_dp, port_clock);
1458 } else {
1459 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1460 *rate_select = 0;
1461 }
1462}
1463
00c09d70 1464bool
5bfe2ac0 1465intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1466 struct intel_crtc_state *pipe_config)
a4fc5ed6 1467{
5bfe2ac0 1468 struct drm_device *dev = encoder->base.dev;
fac5e23e 1469 struct drm_i915_private *dev_priv = to_i915(dev);
2d112de7 1470 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
5bfe2ac0 1471 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1472 enum port port = dp_to_dig_port(intel_dp)->port;
84556d58 1473 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
dd06f90e 1474 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1475 int lane_count, clock;
56071a20 1476 int min_lane_count = 1;
eeb6324d 1477 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1478 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1479 int min_clock = 0;
a8f3ef61 1480 int max_clock;
083f9560 1481 int bpp, mode_rate;
ff9a6750 1482 int link_avail, link_clock;
94ca719e
VS
1483 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1484 int common_len;
04a60f9f 1485 uint8_t link_bw, rate_select;
a8f3ef61 1486
94ca719e 1487 common_len = intel_dp_common_rates(intel_dp, common_rates);
a8f3ef61
SJ
1488
1489 /* No common link rates between source and sink */
94ca719e 1490 WARN_ON(common_len <= 0);
a8f3ef61 1491
94ca719e 1492 max_clock = common_len - 1;
a4fc5ed6 1493
bc7d38a4 1494 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1495 pipe_config->has_pch_encoder = true;
1496
f769cd24 1497 pipe_config->has_drrs = false;
9fcb1704 1498 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
a4fc5ed6 1499
dd06f90e
JN
1500 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1501 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1502 adjusted_mode);
a1b2278e
CK
1503
1504 if (INTEL_INFO(dev)->gen >= 9) {
1505 int ret;
e435d6e5 1506 ret = skl_update_scaler_crtc(pipe_config);
a1b2278e
CK
1507 if (ret)
1508 return ret;
1509 }
1510
b5667627 1511 if (HAS_GMCH_DISPLAY(dev))
2dd24552
JB
1512 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1513 intel_connector->panel.fitting_mode);
1514 else
b074cec8
JB
1515 intel_pch_panel_fitting(intel_crtc, pipe_config,
1516 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1517 }
1518
cb1793ce 1519 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1520 return false;
1521
083f9560 1522 DRM_DEBUG_KMS("DP link computation with max lane count %i "
a8f3ef61 1523 "max bw %d pixel clock %iKHz\n",
94ca719e 1524 max_lane_count, common_rates[max_clock],
241bfc38 1525 adjusted_mode->crtc_clock);
083f9560 1526
36008365
DV
1527 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1528 * bpc in between. */
3e7ca985 1529 bpp = pipe_config->pipe_bpp;
56071a20 1530 if (is_edp(intel_dp)) {
22ce5628
TS
1531
1532 /* Get bpp from vbt only for panels that dont have bpp in edid */
1533 if (intel_connector->base.display_info.bpc == 0 &&
6aa23e65 1534 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
56071a20 1535 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
6aa23e65
JN
1536 dev_priv->vbt.edp.bpp);
1537 bpp = dev_priv->vbt.edp.bpp;
56071a20
JN
1538 }
1539
344c5bbc
JN
1540 /*
1541 * Use the maximum clock and number of lanes the eDP panel
1542 * advertizes being capable of. The panels are generally
1543 * designed to support only a single clock and lane
1544 * configuration, and typically these values correspond to the
1545 * native resolution of the panel.
1546 */
1547 min_lane_count = max_lane_count;
1548 min_clock = max_clock;
7984211e 1549 }
657445fe 1550
36008365 1551 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1552 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1553 bpp);
36008365 1554
c6930992 1555 for (clock = min_clock; clock <= max_clock; clock++) {
a8f3ef61
SJ
1556 for (lane_count = min_lane_count;
1557 lane_count <= max_lane_count;
1558 lane_count <<= 1) {
1559
94ca719e 1560 link_clock = common_rates[clock];
36008365
DV
1561 link_avail = intel_dp_max_data_rate(link_clock,
1562 lane_count);
1563
1564 if (mode_rate <= link_avail) {
1565 goto found;
1566 }
1567 }
1568 }
1569 }
c4867936 1570
36008365 1571 return false;
3685a8f3 1572
36008365 1573found:
55bc60db
VS
1574 if (intel_dp->color_range_auto) {
1575 /*
1576 * See:
1577 * CEA-861-E - 5.1 Default Encoding Parameters
1578 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1579 */
0f2a2a75
VS
1580 pipe_config->limited_color_range =
1581 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1582 } else {
1583 pipe_config->limited_color_range =
1584 intel_dp->limited_color_range;
55bc60db
VS
1585 }
1586
90a6b7b0 1587 pipe_config->lane_count = lane_count;
a8f3ef61 1588
657445fe 1589 pipe_config->pipe_bpp = bpp;
94ca719e 1590 pipe_config->port_clock = common_rates[clock];
a4fc5ed6 1591
04a60f9f
VS
1592 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1593 &link_bw, &rate_select);
1594
1595 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1596 link_bw, rate_select, pipe_config->lane_count,
ff9a6750 1597 pipe_config->port_clock, bpp);
36008365
DV
1598 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1599 mode_rate, link_avail);
a4fc5ed6 1600
03afc4a2 1601 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1602 adjusted_mode->crtc_clock,
1603 pipe_config->port_clock,
03afc4a2 1604 &pipe_config->dp_m_n);
9d1a455b 1605
439d7ac0 1606 if (intel_connector->panel.downclock_mode != NULL &&
96178eeb 1607 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1608 pipe_config->has_drrs = true;
439d7ac0
PB
1609 intel_link_compute_m_n(bpp, lane_count,
1610 intel_connector->panel.downclock_mode->clock,
1611 pipe_config->port_clock,
1612 &pipe_config->dp_m2_n2);
1613 }
1614
14d41b3b
VS
1615 /*
1616 * DPLL0 VCO may need to be adjusted to get the correct
1617 * clock for eDP. This will affect cdclk as well.
1618 */
1619 if (is_edp(intel_dp) &&
1620 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1621 int vco;
1622
1623 switch (pipe_config->port_clock / 2) {
1624 case 108000:
1625 case 216000:
63911d72 1626 vco = 8640000;
14d41b3b
VS
1627 break;
1628 default:
63911d72 1629 vco = 8100000;
14d41b3b
VS
1630 break;
1631 }
1632
1633 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1634 }
1635
a3c988ea 1636 if (!HAS_DDI(dev))
840b32b7 1637 intel_dp_set_clock(encoder, pipe_config);
c6bb3538 1638
03afc4a2 1639 return true;
a4fc5ed6
KP
1640}
1641
901c2daf
VS
1642void intel_dp_set_link_params(struct intel_dp *intel_dp,
1643 const struct intel_crtc_state *pipe_config)
1644{
1645 intel_dp->link_rate = pipe_config->port_clock;
1646 intel_dp->lane_count = pipe_config->lane_count;
64ee2fd2 1647 intel_dp->link_mst = intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST);
901c2daf
VS
1648}
1649
8ac33ed3 1650static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1651{
b934223d 1652 struct drm_device *dev = encoder->base.dev;
fac5e23e 1653 struct drm_i915_private *dev_priv = to_i915(dev);
b934223d 1654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1655 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d 1656 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1657 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
a4fc5ed6 1658
901c2daf
VS
1659 intel_dp_set_link_params(intel_dp, crtc->config);
1660
417e822d 1661 /*
1a2eb460 1662 * There are four kinds of DP registers:
417e822d
KP
1663 *
1664 * IBX PCH
1a2eb460
KP
1665 * SNB CPU
1666 * IVB CPU
417e822d
KP
1667 * CPT PCH
1668 *
1669 * IBX PCH and CPU are the same for almost everything,
1670 * except that the CPU DP PLL is configured in this
1671 * register
1672 *
1673 * CPT PCH is quite different, having many bits moved
1674 * to the TRANS_DP_CTL register instead. That
1675 * configuration happens (oddly) in ironlake_pch_enable
1676 */
9c9e7927 1677
417e822d
KP
1678 /* Preserve the BIOS-computed detected bit. This is
1679 * supposed to be read-only.
1680 */
1681 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1682
417e822d 1683 /* Handle DP bits in common between all three register formats */
417e822d 1684 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
90a6b7b0 1685 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
a4fc5ed6 1686
417e822d 1687 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1688
39e5fa88 1689 if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460
KP
1690 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1691 intel_dp->DP |= DP_SYNC_HS_HIGH;
1692 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1693 intel_dp->DP |= DP_SYNC_VS_HIGH;
1694 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1695
6aba5b6c 1696 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1697 intel_dp->DP |= DP_ENHANCED_FRAMING;
1698
7c62a164 1699 intel_dp->DP |= crtc->pipe << 29;
39e5fa88 1700 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
e3ef4479
VS
1701 u32 trans_dp;
1702
39e5fa88 1703 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3ef4479
VS
1704
1705 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1706 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1707 trans_dp |= TRANS_DP_ENH_FRAMING;
1708 else
1709 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1710 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
39e5fa88 1711 } else {
0f2a2a75 1712 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
666a4537 1713 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
0f2a2a75 1714 intel_dp->DP |= DP_COLOR_RANGE_16_235;
417e822d
KP
1715
1716 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1717 intel_dp->DP |= DP_SYNC_HS_HIGH;
1718 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1719 intel_dp->DP |= DP_SYNC_VS_HIGH;
1720 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1721
6aba5b6c 1722 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1723 intel_dp->DP |= DP_ENHANCED_FRAMING;
1724
39e5fa88 1725 if (IS_CHERRYVIEW(dev))
44f37d1f 1726 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
39e5fa88
VS
1727 else if (crtc->pipe == PIPE_B)
1728 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 1729 }
a4fc5ed6
KP
1730}
1731
ffd6749d
PZ
1732#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1733#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1734
1a5ef5b7
PZ
1735#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1736#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1737
ffd6749d
PZ
1738#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1739#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1740
de9c1b6b
ID
1741static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1742 struct intel_dp *intel_dp);
1743
4be73780 1744static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1745 u32 mask,
1746 u32 value)
bd943159 1747{
30add22d 1748 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 1749 struct drm_i915_private *dev_priv = to_i915(dev);
f0f59a00 1750 i915_reg_t pp_stat_reg, pp_ctrl_reg;
453c5420 1751
e39b999a
VS
1752 lockdep_assert_held(&dev_priv->pps_mutex);
1753
de9c1b6b
ID
1754 intel_pps_verify_state(dev_priv, intel_dp);
1755
bf13e81b
JN
1756 pp_stat_reg = _pp_stat_reg(intel_dp);
1757 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1758
99ea7127 1759 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1760 mask, value,
1761 I915_READ(pp_stat_reg),
1762 I915_READ(pp_ctrl_reg));
32ce697c 1763
9036ff06
CW
1764 if (intel_wait_for_register(dev_priv,
1765 pp_stat_reg, mask, value,
1766 5000))
99ea7127 1767 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1768 I915_READ(pp_stat_reg),
1769 I915_READ(pp_ctrl_reg));
54c136d4
CW
1770
1771 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1772}
32ce697c 1773
4be73780 1774static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1775{
1776 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1777 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1778}
1779
4be73780 1780static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1781{
1782 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1783 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1784}
1785
4be73780 1786static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127 1787{
d28d4731
AK
1788 ktime_t panel_power_on_time;
1789 s64 panel_power_off_duration;
1790
99ea7127 1791 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c 1792
d28d4731
AK
1793 /* take the difference of currrent time and panel power off time
1794 * and then make panel wait for t11_t12 if needed. */
1795 panel_power_on_time = ktime_get_boottime();
1796 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1797
dce56b3c
PZ
1798 /* When we disable the VDD override bit last we have to do the manual
1799 * wait. */
d28d4731
AK
1800 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1801 wait_remaining_ms_from_jiffies(jiffies,
1802 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
dce56b3c 1803
4be73780 1804 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1805}
1806
4be73780 1807static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1808{
1809 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1810 intel_dp->backlight_on_delay);
1811}
1812
4be73780 1813static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1814{
1815 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1816 intel_dp->backlight_off_delay);
1817}
99ea7127 1818
832dd3c1
KP
1819/* Read the current pp_control value, unlocking the register if it
1820 * is locked
1821 */
1822
453c5420 1823static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1824{
453c5420 1825 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 1826 struct drm_i915_private *dev_priv = to_i915(dev);
453c5420 1827 u32 control;
832dd3c1 1828
e39b999a
VS
1829 lockdep_assert_held(&dev_priv->pps_mutex);
1830
bf13e81b 1831 control = I915_READ(_pp_ctrl_reg(intel_dp));
b0a08bec
VK
1832 if (!IS_BROXTON(dev)) {
1833 control &= ~PANEL_UNLOCK_MASK;
1834 control |= PANEL_UNLOCK_REGS;
1835 }
832dd3c1 1836 return control;
bd943159
KP
1837}
1838
951468f3
VS
1839/*
1840 * Must be paired with edp_panel_vdd_off().
1841 * Must hold pps_mutex around the whole on/off sequence.
1842 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1843 */
1e0560e0 1844static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1845{
30add22d 1846 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1847 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1848 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fac5e23e 1849 struct drm_i915_private *dev_priv = to_i915(dev);
4e6e1a54 1850 enum intel_display_power_domain power_domain;
5d613501 1851 u32 pp;
f0f59a00 1852 i915_reg_t pp_stat_reg, pp_ctrl_reg;
adddaaf4 1853 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1854
e39b999a
VS
1855 lockdep_assert_held(&dev_priv->pps_mutex);
1856
97af61f5 1857 if (!is_edp(intel_dp))
adddaaf4 1858 return false;
bd943159 1859
2c623c11 1860 cancel_delayed_work(&intel_dp->panel_vdd_work);
bd943159 1861 intel_dp->want_panel_vdd = true;
99ea7127 1862
4be73780 1863 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1864 return need_to_disable;
b0665d57 1865
25f78f58 1866 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4e6e1a54 1867 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1868
3936fcf4
VS
1869 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1870 port_name(intel_dig_port->port));
bd943159 1871
4be73780
DV
1872 if (!edp_have_panel_power(intel_dp))
1873 wait_panel_power_cycle(intel_dp);
99ea7127 1874
453c5420 1875 pp = ironlake_get_pp_control(intel_dp);
5d613501 1876 pp |= EDP_FORCE_VDD;
ebf33b18 1877
bf13e81b
JN
1878 pp_stat_reg = _pp_stat_reg(intel_dp);
1879 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1880
1881 I915_WRITE(pp_ctrl_reg, pp);
1882 POSTING_READ(pp_ctrl_reg);
1883 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1884 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1885 /*
1886 * If the panel wasn't on, delay before accessing aux channel
1887 */
4be73780 1888 if (!edp_have_panel_power(intel_dp)) {
3936fcf4
VS
1889 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1890 port_name(intel_dig_port->port));
f01eca2e 1891 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1892 }
adddaaf4
JN
1893
1894 return need_to_disable;
1895}
1896
951468f3
VS
1897/*
1898 * Must be paired with intel_edp_panel_vdd_off() or
1899 * intel_edp_panel_off().
1900 * Nested calls to these functions are not allowed since
1901 * we drop the lock. Caller must use some higher level
1902 * locking to prevent nested calls from other threads.
1903 */
b80d6c78 1904void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1905{
c695b6b6 1906 bool vdd;
adddaaf4 1907
c695b6b6
VS
1908 if (!is_edp(intel_dp))
1909 return;
1910
773538e8 1911 pps_lock(intel_dp);
c695b6b6 1912 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1913 pps_unlock(intel_dp);
c695b6b6 1914
e2c719b7 1915 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
3936fcf4 1916 port_name(dp_to_dig_port(intel_dp)->port));
5d613501
JB
1917}
1918
4be73780 1919static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1920{
30add22d 1921 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 1922 struct drm_i915_private *dev_priv = to_i915(dev);
be2c9196
VS
1923 struct intel_digital_port *intel_dig_port =
1924 dp_to_dig_port(intel_dp);
1925 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1926 enum intel_display_power_domain power_domain;
5d613501 1927 u32 pp;
f0f59a00 1928 i915_reg_t pp_stat_reg, pp_ctrl_reg;
5d613501 1929
e39b999a 1930 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1931
15e899a0 1932 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1933
15e899a0 1934 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1935 return;
b0665d57 1936
3936fcf4
VS
1937 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1938 port_name(intel_dig_port->port));
bd943159 1939
be2c9196
VS
1940 pp = ironlake_get_pp_control(intel_dp);
1941 pp &= ~EDP_FORCE_VDD;
453c5420 1942
be2c9196
VS
1943 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1944 pp_stat_reg = _pp_stat_reg(intel_dp);
99ea7127 1945
be2c9196
VS
1946 I915_WRITE(pp_ctrl_reg, pp);
1947 POSTING_READ(pp_ctrl_reg);
90791a5c 1948
be2c9196
VS
1949 /* Make sure sequencer is idle before allowing subsequent activity */
1950 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1951 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
e9cb81a2 1952
5a162e22 1953 if ((pp & PANEL_POWER_ON) == 0)
d28d4731 1954 intel_dp->panel_power_off_time = ktime_get_boottime();
e9cb81a2 1955
25f78f58 1956 power_domain = intel_display_port_aux_power_domain(intel_encoder);
be2c9196 1957 intel_display_power_put(dev_priv, power_domain);
bd943159 1958}
5d613501 1959
4be73780 1960static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1961{
1962 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1963 struct intel_dp, panel_vdd_work);
bd943159 1964
773538e8 1965 pps_lock(intel_dp);
15e899a0
VS
1966 if (!intel_dp->want_panel_vdd)
1967 edp_panel_vdd_off_sync(intel_dp);
773538e8 1968 pps_unlock(intel_dp);
bd943159
KP
1969}
1970
aba86890
ID
1971static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1972{
1973 unsigned long delay;
1974
1975 /*
1976 * Queue the timer to fire a long time from now (relative to the power
1977 * down delay) to keep the panel power up across a sequence of
1978 * operations.
1979 */
1980 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1981 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1982}
1983
951468f3
VS
1984/*
1985 * Must be paired with edp_panel_vdd_on().
1986 * Must hold pps_mutex around the whole on/off sequence.
1987 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1988 */
4be73780 1989static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1990{
fac5e23e 1991 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
e39b999a
VS
1992
1993 lockdep_assert_held(&dev_priv->pps_mutex);
1994
97af61f5
KP
1995 if (!is_edp(intel_dp))
1996 return;
5d613501 1997
e2c719b7 1998 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
3936fcf4 1999 port_name(dp_to_dig_port(intel_dp)->port));
f2e8b18a 2000
bd943159
KP
2001 intel_dp->want_panel_vdd = false;
2002
aba86890 2003 if (sync)
4be73780 2004 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
2005 else
2006 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
2007}
2008
9f0fb5be 2009static void edp_panel_on(struct intel_dp *intel_dp)
9934c132 2010{
30add22d 2011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 2012 struct drm_i915_private *dev_priv = to_i915(dev);
99ea7127 2013 u32 pp;
f0f59a00 2014 i915_reg_t pp_ctrl_reg;
9934c132 2015
9f0fb5be
VS
2016 lockdep_assert_held(&dev_priv->pps_mutex);
2017
97af61f5 2018 if (!is_edp(intel_dp))
bd943159 2019 return;
99ea7127 2020
3936fcf4
VS
2021 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2022 port_name(dp_to_dig_port(intel_dp)->port));
e39b999a 2023
e7a89ace
VS
2024 if (WARN(edp_have_panel_power(intel_dp),
2025 "eDP port %c panel power already on\n",
2026 port_name(dp_to_dig_port(intel_dp)->port)))
9f0fb5be 2027 return;
9934c132 2028
4be73780 2029 wait_panel_power_cycle(intel_dp);
37c6c9b0 2030
bf13e81b 2031 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 2032 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
2033 if (IS_GEN5(dev)) {
2034 /* ILK workaround: disable reset around power sequence */
2035 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
2036 I915_WRITE(pp_ctrl_reg, pp);
2037 POSTING_READ(pp_ctrl_reg);
05ce1a49 2038 }
37c6c9b0 2039
5a162e22 2040 pp |= PANEL_POWER_ON;
99ea7127
KP
2041 if (!IS_GEN5(dev))
2042 pp |= PANEL_POWER_RESET;
2043
453c5420
JB
2044 I915_WRITE(pp_ctrl_reg, pp);
2045 POSTING_READ(pp_ctrl_reg);
9934c132 2046
4be73780 2047 wait_panel_on(intel_dp);
dce56b3c 2048 intel_dp->last_power_on = jiffies;
9934c132 2049
05ce1a49
KP
2050 if (IS_GEN5(dev)) {
2051 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
2052 I915_WRITE(pp_ctrl_reg, pp);
2053 POSTING_READ(pp_ctrl_reg);
05ce1a49 2054 }
9f0fb5be 2055}
e39b999a 2056
9f0fb5be
VS
2057void intel_edp_panel_on(struct intel_dp *intel_dp)
2058{
2059 if (!is_edp(intel_dp))
2060 return;
2061
2062 pps_lock(intel_dp);
2063 edp_panel_on(intel_dp);
773538e8 2064 pps_unlock(intel_dp);
9934c132
JB
2065}
2066
9f0fb5be
VS
2067
2068static void edp_panel_off(struct intel_dp *intel_dp)
9934c132 2069{
4e6e1a54
ID
2070 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2071 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 2072 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 2073 struct drm_i915_private *dev_priv = to_i915(dev);
4e6e1a54 2074 enum intel_display_power_domain power_domain;
99ea7127 2075 u32 pp;
f0f59a00 2076 i915_reg_t pp_ctrl_reg;
9934c132 2077
9f0fb5be
VS
2078 lockdep_assert_held(&dev_priv->pps_mutex);
2079
97af61f5
KP
2080 if (!is_edp(intel_dp))
2081 return;
37c6c9b0 2082
3936fcf4
VS
2083 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2084 port_name(dp_to_dig_port(intel_dp)->port));
37c6c9b0 2085
3936fcf4
VS
2086 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2087 port_name(dp_to_dig_port(intel_dp)->port));
24f3e092 2088
453c5420 2089 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
2090 /* We need to switch off panel power _and_ force vdd, for otherwise some
2091 * panels get very unhappy and cease to work. */
5a162e22 2092 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
b3064154 2093 EDP_BLC_ENABLE);
453c5420 2094
bf13e81b 2095 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 2096
849e39f5
PZ
2097 intel_dp->want_panel_vdd = false;
2098
453c5420
JB
2099 I915_WRITE(pp_ctrl_reg, pp);
2100 POSTING_READ(pp_ctrl_reg);
9934c132 2101
d28d4731 2102 intel_dp->panel_power_off_time = ktime_get_boottime();
4be73780 2103 wait_panel_off(intel_dp);
849e39f5
PZ
2104
2105 /* We got a reference when we enabled the VDD. */
25f78f58 2106 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4e6e1a54 2107 intel_display_power_put(dev_priv, power_domain);
9f0fb5be 2108}
e39b999a 2109
9f0fb5be
VS
2110void intel_edp_panel_off(struct intel_dp *intel_dp)
2111{
2112 if (!is_edp(intel_dp))
2113 return;
e39b999a 2114
9f0fb5be
VS
2115 pps_lock(intel_dp);
2116 edp_panel_off(intel_dp);
773538e8 2117 pps_unlock(intel_dp);
9934c132
JB
2118}
2119
1250d107
JN
2120/* Enable backlight in the panel power control. */
2121static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 2122{
da63a9f2
PZ
2123 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2124 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 2125 struct drm_i915_private *dev_priv = to_i915(dev);
32f9d658 2126 u32 pp;
f0f59a00 2127 i915_reg_t pp_ctrl_reg;
32f9d658 2128
01cb9ea6
JB
2129 /*
2130 * If we enable the backlight right away following a panel power
2131 * on, we may see slight flicker as the panel syncs with the eDP
2132 * link. So delay a bit to make sure the image is solid before
2133 * allowing it to appear.
2134 */
4be73780 2135 wait_backlight_on(intel_dp);
e39b999a 2136
773538e8 2137 pps_lock(intel_dp);
e39b999a 2138
453c5420 2139 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2140 pp |= EDP_BLC_ENABLE;
453c5420 2141
bf13e81b 2142 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2143
2144 I915_WRITE(pp_ctrl_reg, pp);
2145 POSTING_READ(pp_ctrl_reg);
e39b999a 2146
773538e8 2147 pps_unlock(intel_dp);
32f9d658
ZW
2148}
2149
1250d107
JN
2150/* Enable backlight PWM and backlight PP control. */
2151void intel_edp_backlight_on(struct intel_dp *intel_dp)
2152{
2153 if (!is_edp(intel_dp))
2154 return;
2155
2156 DRM_DEBUG_KMS("\n");
2157
2158 intel_panel_enable_backlight(intel_dp->attached_connector);
2159 _intel_edp_backlight_on(intel_dp);
2160}
2161
2162/* Disable backlight in the panel power control. */
2163static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 2164{
30add22d 2165 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 2166 struct drm_i915_private *dev_priv = to_i915(dev);
32f9d658 2167 u32 pp;
f0f59a00 2168 i915_reg_t pp_ctrl_reg;
32f9d658 2169
f01eca2e
KP
2170 if (!is_edp(intel_dp))
2171 return;
2172
773538e8 2173 pps_lock(intel_dp);
e39b999a 2174
453c5420 2175 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2176 pp &= ~EDP_BLC_ENABLE;
453c5420 2177
bf13e81b 2178 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2179
2180 I915_WRITE(pp_ctrl_reg, pp);
2181 POSTING_READ(pp_ctrl_reg);
f7d2323c 2182
773538e8 2183 pps_unlock(intel_dp);
e39b999a
VS
2184
2185 intel_dp->last_backlight_off = jiffies;
f7d2323c 2186 edp_wait_backlight_off(intel_dp);
1250d107 2187}
f7d2323c 2188
1250d107
JN
2189/* Disable backlight PP control and backlight PWM. */
2190void intel_edp_backlight_off(struct intel_dp *intel_dp)
2191{
2192 if (!is_edp(intel_dp))
2193 return;
2194
2195 DRM_DEBUG_KMS("\n");
f7d2323c 2196
1250d107 2197 _intel_edp_backlight_off(intel_dp);
f7d2323c 2198 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 2199}
a4fc5ed6 2200
73580fb7
JN
2201/*
2202 * Hook for controlling the panel power control backlight through the bl_power
2203 * sysfs attribute. Take care to handle multiple calls.
2204 */
2205static void intel_edp_backlight_power(struct intel_connector *connector,
2206 bool enable)
2207{
2208 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
2209 bool is_enabled;
2210
773538e8 2211 pps_lock(intel_dp);
e39b999a 2212 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 2213 pps_unlock(intel_dp);
73580fb7
JN
2214
2215 if (is_enabled == enable)
2216 return;
2217
23ba9373
JN
2218 DRM_DEBUG_KMS("panel power control backlight %s\n",
2219 enable ? "enable" : "disable");
73580fb7
JN
2220
2221 if (enable)
2222 _intel_edp_backlight_on(intel_dp);
2223 else
2224 _intel_edp_backlight_off(intel_dp);
2225}
2226
64e1077a
VS
2227static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2228{
2229 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2230 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2231 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2232
2233 I915_STATE_WARN(cur_state != state,
2234 "DP port %c state assertion failure (expected %s, current %s)\n",
2235 port_name(dig_port->port),
87ad3212 2236 onoff(state), onoff(cur_state));
64e1077a
VS
2237}
2238#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2239
2240static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2241{
2242 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2243
2244 I915_STATE_WARN(cur_state != state,
2245 "eDP PLL state assertion failure (expected %s, current %s)\n",
87ad3212 2246 onoff(state), onoff(cur_state));
64e1077a
VS
2247}
2248#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2249#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2250
2bd2ad64 2251static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 2252{
da63a9f2 2253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
64e1077a
VS
2254 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2255 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d240f20f 2256
64e1077a
VS
2257 assert_pipe_disabled(dev_priv, crtc->pipe);
2258 assert_dp_port_disabled(intel_dp);
2259 assert_edp_pll_disabled(dev_priv);
2bd2ad64 2260
abfce949
VS
2261 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2262 crtc->config->port_clock);
2263
2264 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2265
2266 if (crtc->config->port_clock == 162000)
2267 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2268 else
2269 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2270
2271 I915_WRITE(DP_A, intel_dp->DP);
2272 POSTING_READ(DP_A);
2273 udelay(500);
2274
6b23f3e8
VS
2275 /*
2276 * [DevILK] Work around required when enabling DP PLL
2277 * while a pipe is enabled going to FDI:
2278 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2279 * 2. Program DP PLL enable
2280 */
2281 if (IS_GEN5(dev_priv))
91c8a326 2282 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
6b23f3e8 2283
0767935e 2284 intel_dp->DP |= DP_PLL_ENABLE;
6fec7662 2285
0767935e 2286 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
2287 POSTING_READ(DP_A);
2288 udelay(200);
d240f20f
JB
2289}
2290
2bd2ad64 2291static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 2292{
da63a9f2 2293 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
64e1077a
VS
2294 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2295 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d240f20f 2296
64e1077a
VS
2297 assert_pipe_disabled(dev_priv, crtc->pipe);
2298 assert_dp_port_disabled(intel_dp);
2299 assert_edp_pll_enabled(dev_priv);
2bd2ad64 2300
abfce949
VS
2301 DRM_DEBUG_KMS("disabling eDP PLL\n");
2302
6fec7662 2303 intel_dp->DP &= ~DP_PLL_ENABLE;
0767935e 2304
6fec7662 2305 I915_WRITE(DP_A, intel_dp->DP);
1af5fa1b 2306 POSTING_READ(DP_A);
d240f20f
JB
2307 udelay(200);
2308}
2309
c7ad3810 2310/* If the sink supports it, try to set the power state appropriately */
c19b0669 2311void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
2312{
2313 int ret, i;
2314
2315 /* Should have a valid DPCD by this point */
2316 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2317 return;
2318
2319 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
2320 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2321 DP_SET_POWER_D3);
c7ad3810
JB
2322 } else {
2323 /*
2324 * When turning on, we need to retry for 1ms to give the sink
2325 * time to wake up.
2326 */
2327 for (i = 0; i < 3; i++) {
9d1a1031
JN
2328 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2329 DP_SET_POWER_D0);
c7ad3810
JB
2330 if (ret == 1)
2331 break;
2332 msleep(1);
2333 }
2334 }
f9cac721
JN
2335
2336 if (ret != 1)
2337 DRM_DEBUG_KMS("failed to %s sink power state\n",
2338 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
2339}
2340
19d8fe15
DV
2341static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2342 enum pipe *pipe)
d240f20f 2343{
19d8fe15 2344 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2345 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15 2346 struct drm_device *dev = encoder->base.dev;
fac5e23e 2347 struct drm_i915_private *dev_priv = to_i915(dev);
6d129bea
ID
2348 enum intel_display_power_domain power_domain;
2349 u32 tmp;
6fa9a5ec 2350 bool ret;
6d129bea
ID
2351
2352 power_domain = intel_display_port_power_domain(encoder);
6fa9a5ec 2353 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
6d129bea
ID
2354 return false;
2355
6fa9a5ec
ID
2356 ret = false;
2357
6d129bea 2358 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
2359
2360 if (!(tmp & DP_PORT_EN))
6fa9a5ec 2361 goto out;
19d8fe15 2362
39e5fa88 2363 if (IS_GEN7(dev) && port == PORT_A) {
19d8fe15 2364 *pipe = PORT_TO_PIPE_CPT(tmp);
39e5fa88 2365 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
adc289d7 2366 enum pipe p;
19d8fe15 2367
adc289d7
VS
2368 for_each_pipe(dev_priv, p) {
2369 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2370 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2371 *pipe = p;
6fa9a5ec
ID
2372 ret = true;
2373
2374 goto out;
19d8fe15
DV
2375 }
2376 }
19d8fe15 2377
4a0833ec 2378 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
f0f59a00 2379 i915_mmio_reg_offset(intel_dp->output_reg));
39e5fa88
VS
2380 } else if (IS_CHERRYVIEW(dev)) {
2381 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2382 } else {
2383 *pipe = PORT_TO_PIPE(tmp);
4a0833ec 2384 }
d240f20f 2385
6fa9a5ec
ID
2386 ret = true;
2387
2388out:
2389 intel_display_power_put(dev_priv, power_domain);
2390
2391 return ret;
19d8fe15 2392}
d240f20f 2393
045ac3b5 2394static void intel_dp_get_config(struct intel_encoder *encoder,
5cec258b 2395 struct intel_crtc_state *pipe_config)
045ac3b5
JB
2396{
2397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 2398 u32 tmp, flags = 0;
63000ef6 2399 struct drm_device *dev = encoder->base.dev;
fac5e23e 2400 struct drm_i915_private *dev_priv = to_i915(dev);
63000ef6
XZ
2401 enum port port = dp_to_dig_port(intel_dp)->port;
2402 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
045ac3b5 2403
9ed109a7 2404 tmp = I915_READ(intel_dp->output_reg);
9fcb1704
JN
2405
2406 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
9ed109a7 2407
39e5fa88 2408 if (HAS_PCH_CPT(dev) && port != PORT_A) {
b81e34c2
VS
2409 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2410
2411 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
63000ef6
XZ
2412 flags |= DRM_MODE_FLAG_PHSYNC;
2413 else
2414 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2415
b81e34c2 2416 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
63000ef6
XZ
2417 flags |= DRM_MODE_FLAG_PVSYNC;
2418 else
2419 flags |= DRM_MODE_FLAG_NVSYNC;
2420 } else {
39e5fa88 2421 if (tmp & DP_SYNC_HS_HIGH)
63000ef6
XZ
2422 flags |= DRM_MODE_FLAG_PHSYNC;
2423 else
2424 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2425
39e5fa88 2426 if (tmp & DP_SYNC_VS_HIGH)
63000ef6
XZ
2427 flags |= DRM_MODE_FLAG_PVSYNC;
2428 else
2429 flags |= DRM_MODE_FLAG_NVSYNC;
2430 }
045ac3b5 2431
2d112de7 2432 pipe_config->base.adjusted_mode.flags |= flags;
f1f644dc 2433
8c875fca 2434 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
666a4537 2435 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
8c875fca
VS
2436 pipe_config->limited_color_range = true;
2437
90a6b7b0
VS
2438 pipe_config->lane_count =
2439 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2440
eb14cb74
VS
2441 intel_dp_get_m_n(crtc, pipe_config);
2442
18442d08 2443 if (port == PORT_A) {
b377e0df 2444 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
f1f644dc
JB
2445 pipe_config->port_clock = 162000;
2446 else
2447 pipe_config->port_clock = 270000;
2448 }
18442d08 2449
e3b247da
VS
2450 pipe_config->base.adjusted_mode.crtc_clock =
2451 intel_dotclock_calculate(pipe_config->port_clock,
2452 &pipe_config->dp_m_n);
7f16e5c1 2453
6aa23e65
JN
2454 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2455 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
c6cd2ee2
JN
2456 /*
2457 * This is a big fat ugly hack.
2458 *
2459 * Some machines in UEFI boot mode provide us a VBT that has 18
2460 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2461 * unknown we fail to light up. Yet the same BIOS boots up with
2462 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2463 * max, not what it tells us to use.
2464 *
2465 * Note: This will still be broken if the eDP panel is not lit
2466 * up by the BIOS, and thus we can't get the mode at module
2467 * load.
2468 */
2469 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
6aa23e65
JN
2470 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2471 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
c6cd2ee2 2472 }
045ac3b5
JB
2473}
2474
e8cb4558 2475static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2476{
e8cb4558 2477 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2478 struct drm_device *dev = encoder->base.dev;
495a5bb8
JN
2479 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2480
6e3c9717 2481 if (crtc->config->has_audio)
495a5bb8 2482 intel_audio_codec_disable(encoder);
6cb49835 2483
b32c6f48
RV
2484 if (HAS_PSR(dev) && !HAS_DDI(dev))
2485 intel_psr_disable(intel_dp);
2486
6cb49835
DV
2487 /* Make sure the panel is off before trying to change the mode. But also
2488 * ensure that we have vdd while we switch off the panel. */
24f3e092 2489 intel_edp_panel_vdd_on(intel_dp);
4be73780 2490 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2491 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2492 intel_edp_panel_off(intel_dp);
3739850b 2493
08aff3fe
VS
2494 /* disable the port before the pipe on g4x */
2495 if (INTEL_INFO(dev)->gen < 5)
3739850b 2496 intel_dp_link_down(intel_dp);
d240f20f
JB
2497}
2498
08aff3fe 2499static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2500{
2bd2ad64 2501 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2502 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2503
49277c31 2504 intel_dp_link_down(intel_dp);
abfce949
VS
2505
2506 /* Only ilk+ has port A */
08aff3fe
VS
2507 if (port == PORT_A)
2508 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2509}
2510
2511static void vlv_post_disable_dp(struct intel_encoder *encoder)
2512{
2513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2514
2515 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2516}
2517
a8f327fb
VS
2518static void chv_post_disable_dp(struct intel_encoder *encoder)
2519{
2520 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2521 struct drm_device *dev = encoder->base.dev;
fac5e23e 2522 struct drm_i915_private *dev_priv = to_i915(dev);
97fd4d5c 2523
a8f327fb
VS
2524 intel_dp_link_down(intel_dp);
2525
2526 mutex_lock(&dev_priv->sb_lock);
2527
2528 /* Assert data lane reset */
2529 chv_data_lane_soft_reset(encoder, true);
580d3811 2530
a580516d 2531 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
2532}
2533
7b13b58a
VS
2534static void
2535_intel_dp_set_link_train(struct intel_dp *intel_dp,
2536 uint32_t *DP,
2537 uint8_t dp_train_pat)
2538{
2539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2540 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 2541 struct drm_i915_private *dev_priv = to_i915(dev);
7b13b58a
VS
2542 enum port port = intel_dig_port->port;
2543
2544 if (HAS_DDI(dev)) {
2545 uint32_t temp = I915_READ(DP_TP_CTL(port));
2546
2547 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2548 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2549 else
2550 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2551
2552 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2553 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2554 case DP_TRAINING_PATTERN_DISABLE:
2555 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2556
2557 break;
2558 case DP_TRAINING_PATTERN_1:
2559 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2560 break;
2561 case DP_TRAINING_PATTERN_2:
2562 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2563 break;
2564 case DP_TRAINING_PATTERN_3:
2565 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2566 break;
2567 }
2568 I915_WRITE(DP_TP_CTL(port), temp);
2569
39e5fa88
VS
2570 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2571 (HAS_PCH_CPT(dev) && port != PORT_A)) {
7b13b58a
VS
2572 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2573
2574 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2575 case DP_TRAINING_PATTERN_DISABLE:
2576 *DP |= DP_LINK_TRAIN_OFF_CPT;
2577 break;
2578 case DP_TRAINING_PATTERN_1:
2579 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2580 break;
2581 case DP_TRAINING_PATTERN_2:
2582 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2583 break;
2584 case DP_TRAINING_PATTERN_3:
2585 DRM_ERROR("DP training pattern 3 not supported\n");
2586 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2587 break;
2588 }
2589
2590 } else {
2591 if (IS_CHERRYVIEW(dev))
2592 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2593 else
2594 *DP &= ~DP_LINK_TRAIN_MASK;
2595
2596 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2597 case DP_TRAINING_PATTERN_DISABLE:
2598 *DP |= DP_LINK_TRAIN_OFF;
2599 break;
2600 case DP_TRAINING_PATTERN_1:
2601 *DP |= DP_LINK_TRAIN_PAT_1;
2602 break;
2603 case DP_TRAINING_PATTERN_2:
2604 *DP |= DP_LINK_TRAIN_PAT_2;
2605 break;
2606 case DP_TRAINING_PATTERN_3:
2607 if (IS_CHERRYVIEW(dev)) {
2608 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2609 } else {
2610 DRM_ERROR("DP training pattern 3 not supported\n");
2611 *DP |= DP_LINK_TRAIN_PAT_2;
2612 }
2613 break;
2614 }
2615 }
2616}
2617
2618static void intel_dp_enable_port(struct intel_dp *intel_dp)
2619{
2620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 2621 struct drm_i915_private *dev_priv = to_i915(dev);
6fec7662
VS
2622 struct intel_crtc *crtc =
2623 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
7b13b58a 2624
7b13b58a
VS
2625 /* enable with pattern 1 (as per spec) */
2626 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2627 DP_TRAINING_PATTERN_1);
2628
2629 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2630 POSTING_READ(intel_dp->output_reg);
7b713f50
VS
2631
2632 /*
2633 * Magic for VLV/CHV. We _must_ first set up the register
2634 * without actually enabling the port, and then do another
2635 * write to enable the port. Otherwise link training will
2636 * fail when the power sequencer is freshly used for this port.
2637 */
2638 intel_dp->DP |= DP_PORT_EN;
6fec7662
VS
2639 if (crtc->config->has_audio)
2640 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
7b713f50
VS
2641
2642 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2643 POSTING_READ(intel_dp->output_reg);
580d3811
VS
2644}
2645
e8cb4558 2646static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2647{
e8cb4558
DV
2648 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2649 struct drm_device *dev = encoder->base.dev;
fac5e23e 2650 struct drm_i915_private *dev_priv = to_i915(dev);
c1dec79a 2651 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
e8cb4558 2652 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
d6fbdd15 2653 enum pipe pipe = crtc->pipe;
5d613501 2654
0c33d8d7
DV
2655 if (WARN_ON(dp_reg & DP_PORT_EN))
2656 return;
5d613501 2657
093e3f13
VS
2658 pps_lock(intel_dp);
2659
666a4537 2660 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
093e3f13
VS
2661 vlv_init_panel_power_sequencer(intel_dp);
2662
7b13b58a 2663 intel_dp_enable_port(intel_dp);
093e3f13
VS
2664
2665 edp_panel_vdd_on(intel_dp);
2666 edp_panel_on(intel_dp);
2667 edp_panel_vdd_off(intel_dp, true);
2668
2669 pps_unlock(intel_dp);
2670
666a4537 2671 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e0fce78f
VS
2672 unsigned int lane_mask = 0x0;
2673
2674 if (IS_CHERRYVIEW(dev))
2675 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2676
9b6de0a1
VS
2677 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2678 lane_mask);
e0fce78f 2679 }
61234fa5 2680
f01eca2e 2681 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2682 intel_dp_start_link_train(intel_dp);
3ab9c637 2683 intel_dp_stop_link_train(intel_dp);
c1dec79a 2684
6e3c9717 2685 if (crtc->config->has_audio) {
c1dec79a 2686 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
d6fbdd15 2687 pipe_name(pipe));
c1dec79a
JN
2688 intel_audio_codec_enable(encoder);
2689 }
ab1f90f9 2690}
89b667f8 2691
ecff4f3b
JN
2692static void g4x_enable_dp(struct intel_encoder *encoder)
2693{
828f5c6e
JN
2694 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2695
ecff4f3b 2696 intel_enable_dp(encoder);
4be73780 2697 intel_edp_backlight_on(intel_dp);
ab1f90f9 2698}
89b667f8 2699
ab1f90f9
JN
2700static void vlv_enable_dp(struct intel_encoder *encoder)
2701{
828f5c6e
JN
2702 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2703
4be73780 2704 intel_edp_backlight_on(intel_dp);
b32c6f48 2705 intel_psr_enable(intel_dp);
d240f20f
JB
2706}
2707
ecff4f3b 2708static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2709{
2710 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
d6fbdd15 2711 enum port port = dp_to_dig_port(intel_dp)->port;
ab1f90f9 2712
8ac33ed3
DV
2713 intel_dp_prepare(encoder);
2714
d41f1efb 2715 /* Only ilk+ has port A */
abfce949 2716 if (port == PORT_A)
ab1f90f9
JN
2717 ironlake_edp_pll_on(intel_dp);
2718}
2719
83b84597
VS
2720static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2721{
2722 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
fac5e23e 2723 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
83b84597 2724 enum pipe pipe = intel_dp->pps_pipe;
44cb734c 2725 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
83b84597
VS
2726
2727 edp_panel_vdd_off_sync(intel_dp);
2728
2729 /*
2730 * VLV seems to get confused when multiple power seqeuencers
2731 * have the same port selected (even if only one has power/vdd
2732 * enabled). The failure manifests as vlv_wait_port_ready() failing
2733 * CHV on the other hand doesn't seem to mind having the same port
2734 * selected in multiple power seqeuencers, but let's clear the
2735 * port select always when logically disconnecting a power sequencer
2736 * from a port.
2737 */
2738 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2739 pipe_name(pipe), port_name(intel_dig_port->port));
2740 I915_WRITE(pp_on_reg, 0);
2741 POSTING_READ(pp_on_reg);
2742
2743 intel_dp->pps_pipe = INVALID_PIPE;
2744}
2745
a4a5d2f8
VS
2746static void vlv_steal_power_sequencer(struct drm_device *dev,
2747 enum pipe pipe)
2748{
fac5e23e 2749 struct drm_i915_private *dev_priv = to_i915(dev);
a4a5d2f8
VS
2750 struct intel_encoder *encoder;
2751
2752 lockdep_assert_held(&dev_priv->pps_mutex);
2753
ac3c12e4
VS
2754 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2755 return;
2756
19c8054c 2757 for_each_intel_encoder(dev, encoder) {
a4a5d2f8 2758 struct intel_dp *intel_dp;
773538e8 2759 enum port port;
a4a5d2f8
VS
2760
2761 if (encoder->type != INTEL_OUTPUT_EDP)
2762 continue;
2763
2764 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2765 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2766
2767 if (intel_dp->pps_pipe != pipe)
2768 continue;
2769
2770 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2771 pipe_name(pipe), port_name(port));
a4a5d2f8 2772
e02f9a06 2773 WARN(encoder->base.crtc,
034e43c6
VS
2774 "stealing pipe %c power sequencer from active eDP port %c\n",
2775 pipe_name(pipe), port_name(port));
a4a5d2f8 2776
a4a5d2f8 2777 /* make sure vdd is off before we steal it */
83b84597 2778 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2779 }
2780}
2781
2782static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2783{
2784 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2785 struct intel_encoder *encoder = &intel_dig_port->base;
2786 struct drm_device *dev = encoder->base.dev;
fac5e23e 2787 struct drm_i915_private *dev_priv = to_i915(dev);
a4a5d2f8 2788 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
a4a5d2f8
VS
2789
2790 lockdep_assert_held(&dev_priv->pps_mutex);
2791
093e3f13
VS
2792 if (!is_edp(intel_dp))
2793 return;
2794
a4a5d2f8
VS
2795 if (intel_dp->pps_pipe == crtc->pipe)
2796 return;
2797
2798 /*
2799 * If another power sequencer was being used on this
2800 * port previously make sure to turn off vdd there while
2801 * we still have control of it.
2802 */
2803 if (intel_dp->pps_pipe != INVALID_PIPE)
83b84597 2804 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2805
2806 /*
2807 * We may be stealing the power
2808 * sequencer from another port.
2809 */
2810 vlv_steal_power_sequencer(dev, crtc->pipe);
2811
2812 /* now it's all ours */
2813 intel_dp->pps_pipe = crtc->pipe;
2814
2815 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2816 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2817
2818 /* init power sequencer on this pipe and port */
36b5f425
VS
2819 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2820 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8
VS
2821}
2822
ab1f90f9 2823static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2824{
5f68c275 2825 vlv_phy_pre_encoder_enable(encoder);
ab1f90f9
JN
2826
2827 intel_enable_dp(encoder);
89b667f8
JB
2828}
2829
ecff4f3b 2830static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8 2831{
8ac33ed3
DV
2832 intel_dp_prepare(encoder);
2833
6da2e616 2834 vlv_phy_pre_pll_enable(encoder);
a4fc5ed6
KP
2835}
2836
e4a1d846
CML
2837static void chv_pre_enable_dp(struct intel_encoder *encoder)
2838{
e7d2a717 2839 chv_phy_pre_encoder_enable(encoder);
e4a1d846 2840
e4a1d846 2841 intel_enable_dp(encoder);
b0b33846
VS
2842
2843 /* Second common lane will stay alive on its own now */
e7d2a717 2844 chv_phy_release_cl2_override(encoder);
e4a1d846
CML
2845}
2846
9197c88b
VS
2847static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2848{
625695f8
VS
2849 intel_dp_prepare(encoder);
2850
419b1b7a 2851 chv_phy_pre_pll_enable(encoder);
9197c88b
VS
2852}
2853
d6db995f
VS
2854static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2855{
204970b5 2856 chv_phy_post_pll_disable(encoder);
d6db995f
VS
2857}
2858
a4fc5ed6
KP
2859/*
2860 * Fetch AUX CH registers 0x202 - 0x207 which contain
2861 * link status information
2862 */
94223d04 2863bool
93f62dad 2864intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 2865{
9f085ebb
L
2866 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2867 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
2868}
2869
1100244e 2870/* These are source-specific values. */
94223d04 2871uint8_t
1a2eb460 2872intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 2873{
30add22d 2874 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 2875 struct drm_i915_private *dev_priv = to_i915(dev);
bc7d38a4 2876 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2877
9314726b
VK
2878 if (IS_BROXTON(dev))
2879 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2880 else if (INTEL_INFO(dev)->gen >= 9) {
06411f08 2881 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
7ad14a29 2882 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
5a9d1f1a 2883 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
666a4537 2884 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
bd60018a 2885 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 2886 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 2887 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 2888 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 2889 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 2890 else
bd60018a 2891 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
2892}
2893
94223d04 2894uint8_t
1a2eb460
KP
2895intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2896{
30add22d 2897 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 2898 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2899
5a9d1f1a
DL
2900 if (INTEL_INFO(dev)->gen >= 9) {
2901 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2903 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2906 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2907 return DP_TRAIN_PRE_EMPH_LEVEL_1;
7ad14a29
SJ
2908 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2909 return DP_TRAIN_PRE_EMPH_LEVEL_0;
5a9d1f1a
DL
2910 default:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2912 }
2913 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 2914 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2918 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2919 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2920 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 2922 default:
bd60018a 2923 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 2924 }
666a4537 2925 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e2fa6fba 2926 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2928 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2930 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2931 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2932 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 2934 default:
bd60018a 2935 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 2936 }
bc7d38a4 2937 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 2938 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2943 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 2944 default:
bd60018a 2945 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
2946 }
2947 } else {
2948 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 2956 default:
bd60018a 2957 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 2958 }
a4fc5ed6
KP
2959 }
2960}
2961
5829975c 2962static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
e2fa6fba 2963{
53d98725 2964 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
e2fa6fba
P
2965 unsigned long demph_reg_value, preemph_reg_value,
2966 uniqtranscale_reg_value;
2967 uint8_t train_set = intel_dp->train_set[0];
e2fa6fba
P
2968
2969 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 2970 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
2971 preemph_reg_value = 0x0004000;
2972 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2974 demph_reg_value = 0x2B405555;
2975 uniqtranscale_reg_value = 0x552AB83A;
2976 break;
bd60018a 2977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2978 demph_reg_value = 0x2B404040;
2979 uniqtranscale_reg_value = 0x5548B83A;
2980 break;
bd60018a 2981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
2982 demph_reg_value = 0x2B245555;
2983 uniqtranscale_reg_value = 0x5560B83A;
2984 break;
bd60018a 2985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
2986 demph_reg_value = 0x2B405555;
2987 uniqtranscale_reg_value = 0x5598DA3A;
2988 break;
2989 default:
2990 return 0;
2991 }
2992 break;
bd60018a 2993 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
2994 preemph_reg_value = 0x0002000;
2995 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2997 demph_reg_value = 0x2B404040;
2998 uniqtranscale_reg_value = 0x5552B83A;
2999 break;
bd60018a 3000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3001 demph_reg_value = 0x2B404848;
3002 uniqtranscale_reg_value = 0x5580B83A;
3003 break;
bd60018a 3004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3005 demph_reg_value = 0x2B404040;
3006 uniqtranscale_reg_value = 0x55ADDA3A;
3007 break;
3008 default:
3009 return 0;
3010 }
3011 break;
bd60018a 3012 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
3013 preemph_reg_value = 0x0000000;
3014 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3016 demph_reg_value = 0x2B305555;
3017 uniqtranscale_reg_value = 0x5570B83A;
3018 break;
bd60018a 3019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3020 demph_reg_value = 0x2B2B4040;
3021 uniqtranscale_reg_value = 0x55ADDA3A;
3022 break;
3023 default:
3024 return 0;
3025 }
3026 break;
bd60018a 3027 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
3028 preemph_reg_value = 0x0006000;
3029 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3031 demph_reg_value = 0x1B405555;
3032 uniqtranscale_reg_value = 0x55ADDA3A;
3033 break;
3034 default:
3035 return 0;
3036 }
3037 break;
3038 default:
3039 return 0;
3040 }
3041
53d98725
ACO
3042 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3043 uniqtranscale_reg_value, 0);
e2fa6fba
P
3044
3045 return 0;
3046}
3047
5829975c 3048static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
e4a1d846 3049{
b7fa22d8
ACO
3050 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3051 u32 deemph_reg_value, margin_reg_value;
3052 bool uniq_trans_scale = false;
e4a1d846 3053 uint8_t train_set = intel_dp->train_set[0];
e4a1d846
CML
3054
3055 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3056 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3057 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3059 deemph_reg_value = 128;
3060 margin_reg_value = 52;
3061 break;
bd60018a 3062 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3063 deemph_reg_value = 128;
3064 margin_reg_value = 77;
3065 break;
bd60018a 3066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3067 deemph_reg_value = 128;
3068 margin_reg_value = 102;
3069 break;
bd60018a 3070 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3071 deemph_reg_value = 128;
3072 margin_reg_value = 154;
b7fa22d8 3073 uniq_trans_scale = true;
e4a1d846
CML
3074 break;
3075 default:
3076 return 0;
3077 }
3078 break;
bd60018a 3079 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3080 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3082 deemph_reg_value = 85;
3083 margin_reg_value = 78;
3084 break;
bd60018a 3085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3086 deemph_reg_value = 85;
3087 margin_reg_value = 116;
3088 break;
bd60018a 3089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3090 deemph_reg_value = 85;
3091 margin_reg_value = 154;
3092 break;
3093 default:
3094 return 0;
3095 }
3096 break;
bd60018a 3097 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3100 deemph_reg_value = 64;
3101 margin_reg_value = 104;
3102 break;
bd60018a 3103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3104 deemph_reg_value = 64;
3105 margin_reg_value = 154;
3106 break;
3107 default:
3108 return 0;
3109 }
3110 break;
bd60018a 3111 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3112 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3113 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3114 deemph_reg_value = 43;
3115 margin_reg_value = 154;
3116 break;
3117 default:
3118 return 0;
3119 }
3120 break;
3121 default:
3122 return 0;
3123 }
3124
b7fa22d8
ACO
3125 chv_set_phy_signal_level(encoder, deemph_reg_value,
3126 margin_reg_value, uniq_trans_scale);
e4a1d846
CML
3127
3128 return 0;
3129}
3130
a4fc5ed6 3131static uint32_t
5829975c 3132gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3133{
3cf2efb1 3134 uint32_t signal_levels = 0;
a4fc5ed6 3135
3cf2efb1 3136 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3138 default:
3139 signal_levels |= DP_VOLTAGE_0_4;
3140 break;
bd60018a 3141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3142 signal_levels |= DP_VOLTAGE_0_6;
3143 break;
bd60018a 3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3145 signal_levels |= DP_VOLTAGE_0_8;
3146 break;
bd60018a 3147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3148 signal_levels |= DP_VOLTAGE_1_2;
3149 break;
3150 }
3cf2efb1 3151 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3152 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3153 default:
3154 signal_levels |= DP_PRE_EMPHASIS_0;
3155 break;
bd60018a 3156 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3157 signal_levels |= DP_PRE_EMPHASIS_3_5;
3158 break;
bd60018a 3159 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3160 signal_levels |= DP_PRE_EMPHASIS_6;
3161 break;
bd60018a 3162 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3163 signal_levels |= DP_PRE_EMPHASIS_9_5;
3164 break;
3165 }
3166 return signal_levels;
3167}
3168
e3421a18
ZW
3169/* Gen6's DP voltage swing and pre-emphasis control */
3170static uint32_t
5829975c 3171gen6_edp_signal_levels(uint8_t train_set)
e3421a18 3172{
3c5a62b5
YL
3173 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3174 DP_TRAIN_PRE_EMPHASIS_MASK);
3175 switch (signal_levels) {
bd60018a
SJ
3176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3178 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3180 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3183 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3186 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3189 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3190 default:
3c5a62b5
YL
3191 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3192 "0x%x\n", signal_levels);
3193 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3194 }
3195}
3196
1a2eb460
KP
3197/* Gen7's DP voltage swing and pre-emphasis control */
3198static uint32_t
5829975c 3199gen7_edp_signal_levels(uint8_t train_set)
1a2eb460
KP
3200{
3201 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3202 DP_TRAIN_PRE_EMPHASIS_MASK);
3203 switch (signal_levels) {
bd60018a 3204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3205 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3207 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3209 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3210
bd60018a 3211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3212 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3214 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3215
bd60018a 3216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3217 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3219 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3220
3221 default:
3222 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3223 "0x%x\n", signal_levels);
3224 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3225 }
3226}
3227
94223d04 3228void
f4eb692e 3229intel_dp_set_signal_levels(struct intel_dp *intel_dp)
f0a3424e
PZ
3230{
3231 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3232 enum port port = intel_dig_port->port;
f0a3424e 3233 struct drm_device *dev = intel_dig_port->base.base.dev;
b905a915 3234 struct drm_i915_private *dev_priv = to_i915(dev);
f8896f5d 3235 uint32_t signal_levels, mask = 0;
f0a3424e
PZ
3236 uint8_t train_set = intel_dp->train_set[0];
3237
f8896f5d
DW
3238 if (HAS_DDI(dev)) {
3239 signal_levels = ddi_signal_levels(intel_dp);
3240
3241 if (IS_BROXTON(dev))
3242 signal_levels = 0;
3243 else
3244 mask = DDI_BUF_EMP_MASK;
e4a1d846 3245 } else if (IS_CHERRYVIEW(dev)) {
5829975c 3246 signal_levels = chv_signal_levels(intel_dp);
e2fa6fba 3247 } else if (IS_VALLEYVIEW(dev)) {
5829975c 3248 signal_levels = vlv_signal_levels(intel_dp);
bc7d38a4 3249 } else if (IS_GEN7(dev) && port == PORT_A) {
5829975c 3250 signal_levels = gen7_edp_signal_levels(train_set);
f0a3424e 3251 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3252 } else if (IS_GEN6(dev) && port == PORT_A) {
5829975c 3253 signal_levels = gen6_edp_signal_levels(train_set);
f0a3424e
PZ
3254 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3255 } else {
5829975c 3256 signal_levels = gen4_signal_levels(train_set);
f0a3424e
PZ
3257 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3258 }
3259
96fb9f9b
VK
3260 if (mask)
3261 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3262
3263 DRM_DEBUG_KMS("Using vswing level %d\n",
3264 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3265 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3266 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3267 DP_TRAIN_PRE_EMPHASIS_SHIFT);
f0a3424e 3268
f4eb692e 3269 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
b905a915
ACO
3270
3271 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3272 POSTING_READ(intel_dp->output_reg);
f0a3424e
PZ
3273}
3274
94223d04 3275void
e9c176d5
ACO
3276intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3277 uint8_t dp_train_pat)
a4fc5ed6 3278{
174edf1f 3279 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
90a6b7b0
VS
3280 struct drm_i915_private *dev_priv =
3281 to_i915(intel_dig_port->base.base.dev);
a4fc5ed6 3282
f4eb692e 3283 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
47ea7542 3284
f4eb692e 3285 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
ea5b213a 3286 POSTING_READ(intel_dp->output_reg);
e9c176d5
ACO
3287}
3288
94223d04 3289void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3ab9c637
ID
3290{
3291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3292 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 3293 struct drm_i915_private *dev_priv = to_i915(dev);
3ab9c637
ID
3294 enum port port = intel_dig_port->port;
3295 uint32_t val;
3296
3297 if (!HAS_DDI(dev))
3298 return;
3299
3300 val = I915_READ(DP_TP_CTL(port));
3301 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3302 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3303 I915_WRITE(DP_TP_CTL(port), val);
3304
3305 /*
3306 * On PORT_A we can have only eDP in SST mode. There the only reason
3307 * we need to set idle transmission mode is to work around a HW issue
3308 * where we enable the pipe while not in idle link-training mode.
3309 * In this case there is requirement to wait for a minimum number of
3310 * idle patterns to be sent.
3311 */
3312 if (port == PORT_A)
3313 return;
3314
a767017f
CW
3315 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3316 DP_TP_STATUS_IDLE_DONE,
3317 DP_TP_STATUS_IDLE_DONE,
3318 1))
3ab9c637
ID
3319 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3320}
3321
a4fc5ed6 3322static void
ea5b213a 3323intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3324{
da63a9f2 3325 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1612c8bd 3326 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
bc7d38a4 3327 enum port port = intel_dig_port->port;
da63a9f2 3328 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 3329 struct drm_i915_private *dev_priv = to_i915(dev);
ea5b213a 3330 uint32_t DP = intel_dp->DP;
a4fc5ed6 3331
bc76e320 3332 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3333 return;
3334
0c33d8d7 3335 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3336 return;
3337
28c97730 3338 DRM_DEBUG_KMS("\n");
32f9d658 3339
39e5fa88
VS
3340 if ((IS_GEN7(dev) && port == PORT_A) ||
3341 (HAS_PCH_CPT(dev) && port != PORT_A)) {
e3421a18 3342 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1612c8bd 3343 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
e3421a18 3344 } else {
aad3d14d
VS
3345 if (IS_CHERRYVIEW(dev))
3346 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3347 else
3348 DP &= ~DP_LINK_TRAIN_MASK;
1612c8bd 3349 DP |= DP_LINK_TRAIN_PAT_IDLE;
e3421a18 3350 }
1612c8bd 3351 I915_WRITE(intel_dp->output_reg, DP);
fe255d00 3352 POSTING_READ(intel_dp->output_reg);
5eb08b69 3353
1612c8bd
VS
3354 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3355 I915_WRITE(intel_dp->output_reg, DP);
3356 POSTING_READ(intel_dp->output_reg);
3357
3358 /*
3359 * HW workaround for IBX, we need to move the port
3360 * to transcoder A after disabling it to allow the
3361 * matching HDMI port to be enabled on transcoder A.
3362 */
3363 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
0c241d5b
VS
3364 /*
3365 * We get CPU/PCH FIFO underruns on the other pipe when
3366 * doing the workaround. Sweep them under the rug.
3367 */
3368 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3369 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3370
1612c8bd
VS
3371 /* always enable with pattern 1 (as per spec) */
3372 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3373 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3374 I915_WRITE(intel_dp->output_reg, DP);
3375 POSTING_READ(intel_dp->output_reg);
3376
3377 DP &= ~DP_PORT_EN;
5bddd17f 3378 I915_WRITE(intel_dp->output_reg, DP);
0ca09685 3379 POSTING_READ(intel_dp->output_reg);
0c241d5b 3380
91c8a326 3381 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
0c241d5b
VS
3382 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3383 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
5bddd17f
EA
3384 }
3385
f01eca2e 3386 msleep(intel_dp->panel_power_down_delay);
6fec7662
VS
3387
3388 intel_dp->DP = DP;
a4fc5ed6
KP
3389}
3390
26d61aad 3391static bool
fe5a66f9 3392intel_dp_read_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3393{
9f085ebb
L
3394 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3395 sizeof(intel_dp->dpcd)) < 0)
edb39244 3396 return false; /* aux transfer failed */
92fd8fd1 3397
a8e98153 3398 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3399
fe5a66f9
VS
3400 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3401}
edb39244 3402
fe5a66f9
VS
3403static bool
3404intel_edp_init_dpcd(struct intel_dp *intel_dp)
3405{
3406 struct drm_i915_private *dev_priv =
3407 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
30d9aa42 3408
fe5a66f9
VS
3409 /* this function is meant to be called only once */
3410 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
30d9aa42 3411
fe5a66f9 3412 if (!intel_dp_read_dpcd(intel_dp))
30d9aa42
SS
3413 return false;
3414
fe5a66f9
VS
3415 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3416 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3417 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
474d1ec4 3418
fe5a66f9
VS
3419 /* Check if the panel supports PSR */
3420 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3421 intel_dp->psr_dpcd,
3422 sizeof(intel_dp->psr_dpcd));
3423 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3424 dev_priv->psr.sink_support = true;
3425 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3426 }
86ee27b5 3427
fe5a66f9
VS
3428 if (INTEL_GEN(dev_priv) >= 9 &&
3429 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3430 uint8_t frame_sync_cap;
3431
3432 dev_priv->psr.sink_support = true;
3433 drm_dp_dpcd_read(&intel_dp->aux,
3434 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3435 &frame_sync_cap, 1);
3436 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3437 /* PSR2 needs frame sync as well */
3438 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3439 DRM_DEBUG_KMS("PSR2 %s on sink",
3440 dev_priv->psr.psr2_support ? "supported" : "not supported");
50003939
JN
3441 }
3442
fe5a66f9
VS
3443 /* Read the eDP Display control capabilities registers */
3444 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3445 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3446 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
3447 sizeof(intel_dp->edp_dpcd)))
3448 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3449 intel_dp->edp_dpcd);
06ea66b6 3450
fc0f8e25 3451 /* Intermediate frequency support */
fe5a66f9 3452 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
94ca719e 3453 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
ea2d8a42
VS
3454 int i;
3455
9f085ebb
L
3456 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3457 sink_rates, sizeof(sink_rates));
ea2d8a42 3458
94ca719e
VS
3459 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3460 int val = le16_to_cpu(sink_rates[i]);
ea2d8a42
VS
3461
3462 if (val == 0)
3463 break;
3464
af77b974
SJ
3465 /* Value read is in kHz while drm clock is saved in deca-kHz */
3466 intel_dp->sink_rates[i] = (val * 200) / 10;
ea2d8a42 3467 }
94ca719e 3468 intel_dp->num_sink_rates = i;
fc0f8e25 3469 }
0336400e 3470
fe5a66f9
VS
3471 return true;
3472}
3473
3474
3475static bool
3476intel_dp_get_dpcd(struct intel_dp *intel_dp)
3477{
3478 if (!intel_dp_read_dpcd(intel_dp))
3479 return false;
3480
3481 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3482 &intel_dp->sink_count, 1) < 0)
3483 return false;
3484
3485 /*
3486 * Sink count can change between short pulse hpd hence
3487 * a member variable in intel_dp will track any changes
3488 * between short pulse interrupts.
3489 */
3490 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3491
3492 /*
3493 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3494 * a dongle is present but no display. Unless we require to know
3495 * if a dongle is present or not, we don't need to update
3496 * downstream port information. So, an early return here saves
3497 * time from performing other operations which are not required.
3498 */
3499 if (!is_edp(intel_dp) && !intel_dp->sink_count)
3500 return false;
0336400e 3501
edb39244
AJ
3502 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3503 DP_DWN_STRM_PORT_PRESENT))
3504 return true; /* native DP sink */
3505
3506 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3507 return true; /* no per-port downstream info */
3508
9f085ebb
L
3509 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3510 intel_dp->downstream_ports,
3511 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3512 return false; /* downstream port status fetch failed */
3513
3514 return true;
92fd8fd1
KP
3515}
3516
0d198328
AJ
3517static void
3518intel_dp_probe_oui(struct intel_dp *intel_dp)
3519{
3520 u8 buf[3];
3521
3522 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3523 return;
3524
9f085ebb 3525 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3526 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3527 buf[0], buf[1], buf[2]);
3528
9f085ebb 3529 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3530 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3531 buf[0], buf[1], buf[2]);
3532}
3533
0e32b39c 3534static bool
c4e3170a 3535intel_dp_can_mst(struct intel_dp *intel_dp)
0e32b39c
DA
3536{
3537 u8 buf[1];
3538
7cc96139
NS
3539 if (!i915.enable_dp_mst)
3540 return false;
3541
0e32b39c
DA
3542 if (!intel_dp->can_mst)
3543 return false;
3544
3545 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3546 return false;
3547
c4e3170a
VS
3548 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3549 return false;
0e32b39c 3550
c4e3170a
VS
3551 return buf[0] & DP_MST_CAP;
3552}
3553
3554static void
3555intel_dp_configure_mst(struct intel_dp *intel_dp)
3556{
3557 if (!i915.enable_dp_mst)
3558 return;
3559
3560 if (!intel_dp->can_mst)
3561 return;
3562
3563 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3564
3565 if (intel_dp->is_mst)
3566 DRM_DEBUG_KMS("Sink is MST capable\n");
3567 else
3568 DRM_DEBUG_KMS("Sink is not MST capable\n");
3569
3570 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3571 intel_dp->is_mst);
0e32b39c
DA
3572}
3573
e5a1cab5 3574static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
d2e216d0 3575{
082dcc7c 3576 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
d72f9d91 3577 struct drm_device *dev = dig_port->base.base.dev;
082dcc7c 3578 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
ad9dc91b 3579 u8 buf;
e5a1cab5 3580 int ret = 0;
c6297843
RV
3581 int count = 0;
3582 int attempts = 10;
d2e216d0 3583
082dcc7c
RV
3584 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
3585 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3586 ret = -EIO;
3587 goto out;
4373f0f2
PZ
3588 }
3589
082dcc7c 3590 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
e5a1cab5 3591 buf & ~DP_TEST_SINK_START) < 0) {
082dcc7c 3592 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3593 ret = -EIO;
3594 goto out;
3595 }
d2e216d0 3596
c6297843
RV
3597 do {
3598 intel_wait_for_vblank(dev, intel_crtc->pipe);
3599
3600 if (drm_dp_dpcd_readb(&intel_dp->aux,
3601 DP_TEST_SINK_MISC, &buf) < 0) {
3602 ret = -EIO;
3603 goto out;
3604 }
3605 count = buf & DP_TEST_COUNT_MASK;
3606 } while (--attempts && count);
3607
3608 if (attempts == 0) {
dc5a9037 3609 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
c6297843
RV
3610 ret = -ETIMEDOUT;
3611 }
3612
e5a1cab5 3613 out:
082dcc7c 3614 hsw_enable_ips(intel_crtc);
e5a1cab5 3615 return ret;
082dcc7c
RV
3616}
3617
3618static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3619{
3620 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
d72f9d91 3621 struct drm_device *dev = dig_port->base.base.dev;
082dcc7c
RV
3622 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3623 u8 buf;
e5a1cab5
RV
3624 int ret;
3625
082dcc7c
RV
3626 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3627 return -EIO;
3628
3629 if (!(buf & DP_TEST_CRC_SUPPORTED))
3630 return -ENOTTY;
3631
3632 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3633 return -EIO;
3634
6d8175da
RV
3635 if (buf & DP_TEST_SINK_START) {
3636 ret = intel_dp_sink_crc_stop(intel_dp);
3637 if (ret)
3638 return ret;
3639 }
3640
082dcc7c 3641 hsw_disable_ips(intel_crtc);
1dda5f93 3642
9d1a1031 3643 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
082dcc7c
RV
3644 buf | DP_TEST_SINK_START) < 0) {
3645 hsw_enable_ips(intel_crtc);
3646 return -EIO;
4373f0f2
PZ
3647 }
3648
d72f9d91 3649 intel_wait_for_vblank(dev, intel_crtc->pipe);
082dcc7c
RV
3650 return 0;
3651}
3652
3653int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3654{
3655 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3656 struct drm_device *dev = dig_port->base.base.dev;
3657 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3658 u8 buf;
621d4c76 3659 int count, ret;
082dcc7c 3660 int attempts = 6;
082dcc7c
RV
3661
3662 ret = intel_dp_sink_crc_start(intel_dp);
3663 if (ret)
3664 return ret;
3665
ad9dc91b 3666 do {
621d4c76
RV
3667 intel_wait_for_vblank(dev, intel_crtc->pipe);
3668
1dda5f93 3669 if (drm_dp_dpcd_readb(&intel_dp->aux,
4373f0f2
PZ
3670 DP_TEST_SINK_MISC, &buf) < 0) {
3671 ret = -EIO;
afe0d67e 3672 goto stop;
4373f0f2 3673 }
621d4c76 3674 count = buf & DP_TEST_COUNT_MASK;
aabc95dc 3675
7e38eeff 3676 } while (--attempts && count == 0);
ad9dc91b
RV
3677
3678 if (attempts == 0) {
7e38eeff
RV
3679 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3680 ret = -ETIMEDOUT;
3681 goto stop;
3682 }
3683
3684 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3685 ret = -EIO;
3686 goto stop;
ad9dc91b 3687 }
d2e216d0 3688
afe0d67e 3689stop:
082dcc7c 3690 intel_dp_sink_crc_stop(intel_dp);
4373f0f2 3691 return ret;
d2e216d0
RV
3692}
3693
a60f0e38
JB
3694static bool
3695intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3696{
9f085ebb 3697 return drm_dp_dpcd_read(&intel_dp->aux,
9d1a1031
JN
3698 DP_DEVICE_SERVICE_IRQ_VECTOR,
3699 sink_irq_vector, 1) == 1;
a60f0e38
JB
3700}
3701
0e32b39c
DA
3702static bool
3703intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3704{
3705 int ret;
3706
9f085ebb 3707 ret = drm_dp_dpcd_read(&intel_dp->aux,
0e32b39c
DA
3708 DP_SINK_COUNT_ESI,
3709 sink_irq_vector, 14);
3710 if (ret != 14)
3711 return false;
3712
3713 return true;
3714}
3715
c5d5ab7a
TP
3716static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3717{
3718 uint8_t test_result = DP_TEST_ACK;
3719 return test_result;
3720}
3721
3722static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3723{
3724 uint8_t test_result = DP_TEST_NAK;
3725 return test_result;
3726}
3727
3728static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
a60f0e38 3729{
c5d5ab7a 3730 uint8_t test_result = DP_TEST_NAK;
559be30c
TP
3731 struct intel_connector *intel_connector = intel_dp->attached_connector;
3732 struct drm_connector *connector = &intel_connector->base;
3733
3734 if (intel_connector->detect_edid == NULL ||
ac6f2e29 3735 connector->edid_corrupt ||
559be30c
TP
3736 intel_dp->aux.i2c_defer_count > 6) {
3737 /* Check EDID read for NACKs, DEFERs and corruption
3738 * (DP CTS 1.2 Core r1.1)
3739 * 4.2.2.4 : Failed EDID read, I2C_NAK
3740 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3741 * 4.2.2.6 : EDID corruption detected
3742 * Use failsafe mode for all cases
3743 */
3744 if (intel_dp->aux.i2c_nack_count > 0 ||
3745 intel_dp->aux.i2c_defer_count > 0)
3746 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3747 intel_dp->aux.i2c_nack_count,
3748 intel_dp->aux.i2c_defer_count);
3749 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3750 } else {
f79b468e
TS
3751 struct edid *block = intel_connector->detect_edid;
3752
3753 /* We have to write the checksum
3754 * of the last block read
3755 */
3756 block += intel_connector->detect_edid->extensions;
3757
559be30c
TP
3758 if (!drm_dp_dpcd_write(&intel_dp->aux,
3759 DP_TEST_EDID_CHECKSUM,
f79b468e 3760 &block->checksum,
5a1cc655 3761 1))
559be30c
TP
3762 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3763
3764 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3765 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3766 }
3767
3768 /* Set test active flag here so userspace doesn't interrupt things */
3769 intel_dp->compliance_test_active = 1;
3770
c5d5ab7a
TP
3771 return test_result;
3772}
3773
3774static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
a60f0e38 3775{
c5d5ab7a
TP
3776 uint8_t test_result = DP_TEST_NAK;
3777 return test_result;
3778}
3779
3780static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3781{
3782 uint8_t response = DP_TEST_NAK;
3783 uint8_t rxdata = 0;
3784 int status = 0;
3785
c5d5ab7a
TP
3786 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3787 if (status <= 0) {
3788 DRM_DEBUG_KMS("Could not read test request from sink\n");
3789 goto update_status;
3790 }
3791
3792 switch (rxdata) {
3793 case DP_TEST_LINK_TRAINING:
3794 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3795 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3796 response = intel_dp_autotest_link_training(intel_dp);
3797 break;
3798 case DP_TEST_LINK_VIDEO_PATTERN:
3799 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3800 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3801 response = intel_dp_autotest_video_pattern(intel_dp);
3802 break;
3803 case DP_TEST_LINK_EDID_READ:
3804 DRM_DEBUG_KMS("EDID test requested\n");
3805 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3806 response = intel_dp_autotest_edid(intel_dp);
3807 break;
3808 case DP_TEST_LINK_PHY_TEST_PATTERN:
3809 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3810 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3811 response = intel_dp_autotest_phy_pattern(intel_dp);
3812 break;
3813 default:
3814 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3815 break;
3816 }
3817
3818update_status:
3819 status = drm_dp_dpcd_write(&intel_dp->aux,
3820 DP_TEST_RESPONSE,
3821 &response, 1);
3822 if (status <= 0)
3823 DRM_DEBUG_KMS("Could not write test response to sink\n");
a60f0e38
JB
3824}
3825
0e32b39c
DA
3826static int
3827intel_dp_check_mst_status(struct intel_dp *intel_dp)
3828{
3829 bool bret;
3830
3831 if (intel_dp->is_mst) {
3832 u8 esi[16] = { 0 };
3833 int ret = 0;
3834 int retry;
3835 bool handled;
3836 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3837go_again:
3838 if (bret == true) {
3839
3840 /* check link status - esi[10] = 0x200c */
19e0b4ca 3841 if (intel_dp->active_mst_links &&
901c2daf 3842 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
0e32b39c
DA
3843 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3844 intel_dp_start_link_train(intel_dp);
0e32b39c
DA
3845 intel_dp_stop_link_train(intel_dp);
3846 }
3847
6f34cc39 3848 DRM_DEBUG_KMS("got esi %3ph\n", esi);
0e32b39c
DA
3849 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3850
3851 if (handled) {
3852 for (retry = 0; retry < 3; retry++) {
3853 int wret;
3854 wret = drm_dp_dpcd_write(&intel_dp->aux,
3855 DP_SINK_COUNT_ESI+1,
3856 &esi[1], 3);
3857 if (wret == 3) {
3858 break;
3859 }
3860 }
3861
3862 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3863 if (bret == true) {
6f34cc39 3864 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
0e32b39c
DA
3865 goto go_again;
3866 }
3867 } else
3868 ret = 0;
3869
3870 return ret;
3871 } else {
3872 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3873 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3874 intel_dp->is_mst = false;
3875 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3876 /* send a hotplug event */
3877 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3878 }
3879 }
3880 return -EINVAL;
3881}
3882
5c9114d0
SS
3883static void
3884intel_dp_check_link_status(struct intel_dp *intel_dp)
3885{
3886 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3887 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3888 u8 link_status[DP_LINK_STATUS_SIZE];
3889
3890 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3891
3892 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3893 DRM_ERROR("Failed to get link status\n");
3894 return;
3895 }
3896
3897 if (!intel_encoder->base.crtc)
3898 return;
3899
3900 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3901 return;
3902
3903 /* if link training is requested we should perform it always */
3904 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3905 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3906 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3907 intel_encoder->base.name);
3908 intel_dp_start_link_train(intel_dp);
3909 intel_dp_stop_link_train(intel_dp);
3910 }
3911}
3912
a4fc5ed6
KP
3913/*
3914 * According to DP spec
3915 * 5.1.2:
3916 * 1. Read DPCD
3917 * 2. Configure link according to Receiver Capabilities
3918 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3919 * 4. Check link status on receipt of hot-plug interrupt
39ff747b
SS
3920 *
3921 * intel_dp_short_pulse - handles short pulse interrupts
3922 * when full detection is not required.
3923 * Returns %true if short pulse is handled and full detection
3924 * is NOT required and %false otherwise.
a4fc5ed6 3925 */
39ff747b 3926static bool
5c9114d0 3927intel_dp_short_pulse(struct intel_dp *intel_dp)
a4fc5ed6 3928{
5b215bcf 3929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
65fbb4e7 3930 u8 sink_irq_vector = 0;
39ff747b
SS
3931 u8 old_sink_count = intel_dp->sink_count;
3932 bool ret;
5b215bcf 3933
4df6960e
SS
3934 /*
3935 * Clearing compliance test variables to allow capturing
3936 * of values for next automated test request.
3937 */
3938 intel_dp->compliance_test_active = 0;
3939 intel_dp->compliance_test_type = 0;
3940 intel_dp->compliance_test_data = 0;
3941
39ff747b
SS
3942 /*
3943 * Now read the DPCD to see if it's actually running
3944 * If the current value of sink count doesn't match with
3945 * the value that was stored earlier or dpcd read failed
3946 * we need to do full detection
3947 */
3948 ret = intel_dp_get_dpcd(intel_dp);
3949
3950 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3951 /* No need to proceed if we are going to do full detect */
3952 return false;
59cd09e1
JB
3953 }
3954
a60f0e38
JB
3955 /* Try to read the source of the interrupt */
3956 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
65fbb4e7
VS
3957 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
3958 sink_irq_vector != 0) {
a60f0e38 3959 /* Clear interrupt source */
9d1a1031
JN
3960 drm_dp_dpcd_writeb(&intel_dp->aux,
3961 DP_DEVICE_SERVICE_IRQ_VECTOR,
3962 sink_irq_vector);
a60f0e38
JB
3963
3964 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
09b1eb13 3965 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
a60f0e38
JB
3966 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3967 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3968 }
3969
5c9114d0
SS
3970 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3971 intel_dp_check_link_status(intel_dp);
3972 drm_modeset_unlock(&dev->mode_config.connection_mutex);
39ff747b
SS
3973
3974 return true;
a4fc5ed6 3975}
a4fc5ed6 3976
caf9ab24 3977/* XXX this is probably wrong for multiple downstream ports */
71ba9000 3978static enum drm_connector_status
26d61aad 3979intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 3980{
caf9ab24 3981 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
3982 uint8_t type;
3983
3984 if (!intel_dp_get_dpcd(intel_dp))
3985 return connector_status_disconnected;
3986
1034ce70
SS
3987 if (is_edp(intel_dp))
3988 return connector_status_connected;
3989
caf9ab24
AJ
3990 /* if there's no downstream port, we're done */
3991 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 3992 return connector_status_connected;
caf9ab24
AJ
3993
3994 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
3995 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3996 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
9d1a1031 3997
30d9aa42
SS
3998 return intel_dp->sink_count ?
3999 connector_status_connected : connector_status_disconnected;
caf9ab24
AJ
4000 }
4001
c4e3170a
VS
4002 if (intel_dp_can_mst(intel_dp))
4003 return connector_status_connected;
4004
caf9ab24 4005 /* If no HPD, poke DDC gently */
0b99836f 4006 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 4007 return connector_status_connected;
caf9ab24
AJ
4008
4009 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
4010 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4011 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4012 if (type == DP_DS_PORT_TYPE_VGA ||
4013 type == DP_DS_PORT_TYPE_NON_EDID)
4014 return connector_status_unknown;
4015 } else {
4016 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4017 DP_DWN_STRM_PORT_TYPE_MASK;
4018 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4019 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4020 return connector_status_unknown;
4021 }
caf9ab24
AJ
4022
4023 /* Anything else is out of spec, warn and ignore */
4024 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 4025 return connector_status_disconnected;
71ba9000
AJ
4026}
4027
d410b56d
CW
4028static enum drm_connector_status
4029edp_detect(struct intel_dp *intel_dp)
4030{
4031 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4032 enum drm_connector_status status;
4033
4034 status = intel_panel_detect(dev);
4035 if (status == connector_status_unknown)
4036 status = connector_status_connected;
4037
4038 return status;
4039}
4040
b93433cc
JN
4041static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4042 struct intel_digital_port *port)
5eb08b69 4043{
b93433cc 4044 u32 bit;
01cb9ea6 4045
0df53b77
JN
4046 switch (port->port) {
4047 case PORT_A:
4048 return true;
4049 case PORT_B:
4050 bit = SDE_PORTB_HOTPLUG;
4051 break;
4052 case PORT_C:
4053 bit = SDE_PORTC_HOTPLUG;
4054 break;
4055 case PORT_D:
4056 bit = SDE_PORTD_HOTPLUG;
4057 break;
4058 default:
4059 MISSING_CASE(port->port);
4060 return false;
4061 }
4062
4063 return I915_READ(SDEISR) & bit;
4064}
4065
4066static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4067 struct intel_digital_port *port)
4068{
4069 u32 bit;
4070
4071 switch (port->port) {
4072 case PORT_A:
4073 return true;
4074 case PORT_B:
4075 bit = SDE_PORTB_HOTPLUG_CPT;
4076 break;
4077 case PORT_C:
4078 bit = SDE_PORTC_HOTPLUG_CPT;
4079 break;
4080 case PORT_D:
4081 bit = SDE_PORTD_HOTPLUG_CPT;
4082 break;
a78695d3
JN
4083 case PORT_E:
4084 bit = SDE_PORTE_HOTPLUG_SPT;
4085 break;
0df53b77
JN
4086 default:
4087 MISSING_CASE(port->port);
4088 return false;
b93433cc 4089 }
1b469639 4090
b93433cc 4091 return I915_READ(SDEISR) & bit;
5eb08b69
ZW
4092}
4093
7e66bcf2 4094static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
1d245987 4095 struct intel_digital_port *port)
a4fc5ed6 4096{
9642c81c 4097 u32 bit;
5eb08b69 4098
9642c81c
JN
4099 switch (port->port) {
4100 case PORT_B:
4101 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4102 break;
4103 case PORT_C:
4104 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4105 break;
4106 case PORT_D:
4107 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4108 break;
4109 default:
4110 MISSING_CASE(port->port);
4111 return false;
4112 }
4113
4114 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4115}
4116
0780cd36
VS
4117static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4118 struct intel_digital_port *port)
9642c81c
JN
4119{
4120 u32 bit;
4121
4122 switch (port->port) {
4123 case PORT_B:
0780cd36 4124 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
9642c81c
JN
4125 break;
4126 case PORT_C:
0780cd36 4127 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
9642c81c
JN
4128 break;
4129 case PORT_D:
0780cd36 4130 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
9642c81c
JN
4131 break;
4132 default:
4133 MISSING_CASE(port->port);
4134 return false;
a4fc5ed6
KP
4135 }
4136
1d245987 4137 return I915_READ(PORT_HOTPLUG_STAT) & bit;
2a592bec
DA
4138}
4139
e464bfde 4140static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
e2ec35a5 4141 struct intel_digital_port *intel_dig_port)
e464bfde 4142{
e2ec35a5
SJ
4143 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4144 enum port port;
e464bfde
JN
4145 u32 bit;
4146
e2ec35a5
SJ
4147 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4148 switch (port) {
e464bfde
JN
4149 case PORT_A:
4150 bit = BXT_DE_PORT_HP_DDIA;
4151 break;
4152 case PORT_B:
4153 bit = BXT_DE_PORT_HP_DDIB;
4154 break;
4155 case PORT_C:
4156 bit = BXT_DE_PORT_HP_DDIC;
4157 break;
4158 default:
e2ec35a5 4159 MISSING_CASE(port);
e464bfde
JN
4160 return false;
4161 }
4162
4163 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4164}
4165
7e66bcf2
JN
4166/*
4167 * intel_digital_port_connected - is the specified port connected?
4168 * @dev_priv: i915 private structure
4169 * @port: the port to test
4170 *
4171 * Return %true if @port is connected, %false otherwise.
4172 */
237ed86c 4173bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
7e66bcf2
JN
4174 struct intel_digital_port *port)
4175{
0df53b77 4176 if (HAS_PCH_IBX(dev_priv))
7e66bcf2 4177 return ibx_digital_port_connected(dev_priv, port);
22824fac 4178 else if (HAS_PCH_SPLIT(dev_priv))
0df53b77 4179 return cpt_digital_port_connected(dev_priv, port);
e464bfde
JN
4180 else if (IS_BROXTON(dev_priv))
4181 return bxt_digital_port_connected(dev_priv, port);
0780cd36
VS
4182 else if (IS_GM45(dev_priv))
4183 return gm45_digital_port_connected(dev_priv, port);
7e66bcf2
JN
4184 else
4185 return g4x_digital_port_connected(dev_priv, port);
4186}
4187
8c241fef 4188static struct edid *
beb60608 4189intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4190{
beb60608 4191 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4192
9cd300e0
JN
4193 /* use cached edid if we have one */
4194 if (intel_connector->edid) {
9cd300e0
JN
4195 /* invalid edid */
4196 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4197 return NULL;
4198
55e9edeb 4199 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4200 } else
4201 return drm_get_edid(&intel_connector->base,
4202 &intel_dp->aux.ddc);
4203}
8c241fef 4204
beb60608
CW
4205static void
4206intel_dp_set_edid(struct intel_dp *intel_dp)
4207{
4208 struct intel_connector *intel_connector = intel_dp->attached_connector;
4209 struct edid *edid;
8c241fef 4210
f21a2198 4211 intel_dp_unset_edid(intel_dp);
beb60608
CW
4212 edid = intel_dp_get_edid(intel_dp);
4213 intel_connector->detect_edid = edid;
4214
4215 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4216 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4217 else
4218 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4219}
4220
beb60608
CW
4221static void
4222intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4223{
beb60608 4224 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4225
beb60608
CW
4226 kfree(intel_connector->detect_edid);
4227 intel_connector->detect_edid = NULL;
9cd300e0 4228
beb60608
CW
4229 intel_dp->has_audio = false;
4230}
d6f24d0f 4231
f21a2198
SS
4232static void
4233intel_dp_long_pulse(struct intel_connector *intel_connector)
a9756bb5 4234{
f21a2198 4235 struct drm_connector *connector = &intel_connector->base;
a9756bb5 4236 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4237 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4238 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4239 struct drm_device *dev = connector->dev;
a9756bb5 4240 enum drm_connector_status status;
671dedd2 4241 enum intel_display_power_domain power_domain;
65fbb4e7 4242 u8 sink_irq_vector = 0;
a9756bb5 4243
25f78f58
VS
4244 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4245 intel_display_power_get(to_i915(dev), power_domain);
a9756bb5 4246
d410b56d
CW
4247 /* Can't disconnect eDP, but you can close the lid... */
4248 if (is_edp(intel_dp))
4249 status = edp_detect(intel_dp);
c555a81d
ACO
4250 else if (intel_digital_port_connected(to_i915(dev),
4251 dp_to_dig_port(intel_dp)))
4252 status = intel_dp_detect_dpcd(intel_dp);
a9756bb5 4253 else
c555a81d
ACO
4254 status = connector_status_disconnected;
4255
4df6960e
SS
4256 if (status != connector_status_connected) {
4257 intel_dp->compliance_test_active = 0;
4258 intel_dp->compliance_test_type = 0;
4259 intel_dp->compliance_test_data = 0;
4260
0e505a08 4261 if (intel_dp->is_mst) {
4262 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4263 intel_dp->is_mst,
4264 intel_dp->mst_mgr.mst_state);
4265 intel_dp->is_mst = false;
4266 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4267 intel_dp->is_mst);
4268 }
4269
c8c8fb33 4270 goto out;
4df6960e 4271 }
a9756bb5 4272
f21a2198 4273 if (intel_encoder->type != INTEL_OUTPUT_EDP)
cca0502b 4274 intel_encoder->type = INTEL_OUTPUT_DP;
f21a2198 4275
fe5a66f9
VS
4276 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4277 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4278 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4279
4280 intel_dp_print_rates(intel_dp);
4281
0d198328
AJ
4282 intel_dp_probe_oui(intel_dp);
4283
c4e3170a
VS
4284 intel_dp_configure_mst(intel_dp);
4285
4286 if (intel_dp->is_mst) {
f21a2198
SS
4287 /*
4288 * If we are in MST mode then this connector
4289 * won't appear connected or have anything
4290 * with EDID on it
4291 */
0e32b39c
DA
4292 status = connector_status_disconnected;
4293 goto out;
7d23e3c3
SS
4294 } else if (connector->status == connector_status_connected) {
4295 /*
4296 * If display was connected already and is still connected
4297 * check links status, there has been known issues of
4298 * link loss triggerring long pulse!!!!
4299 */
4300 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4301 intel_dp_check_link_status(intel_dp);
4302 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4303 goto out;
0e32b39c
DA
4304 }
4305
4df6960e
SS
4306 /*
4307 * Clearing NACK and defer counts to get their exact values
4308 * while reading EDID which are required by Compliance tests
4309 * 4.2.2.4 and 4.2.2.5
4310 */
4311 intel_dp->aux.i2c_nack_count = 0;
4312 intel_dp->aux.i2c_defer_count = 0;
4313
beb60608 4314 intel_dp_set_edid(intel_dp);
a9756bb5 4315
c8c8fb33 4316 status = connector_status_connected;
7d23e3c3 4317 intel_dp->detect_done = true;
c8c8fb33 4318
09b1eb13
TP
4319 /* Try to read the source of the interrupt */
4320 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
65fbb4e7
VS
4321 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4322 sink_irq_vector != 0) {
09b1eb13
TP
4323 /* Clear interrupt source */
4324 drm_dp_dpcd_writeb(&intel_dp->aux,
4325 DP_DEVICE_SERVICE_IRQ_VECTOR,
4326 sink_irq_vector);
4327
4328 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4329 intel_dp_handle_test_request(intel_dp);
4330 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4331 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4332 }
4333
c8c8fb33 4334out:
0e505a08 4335 if ((status != connector_status_connected) &&
4336 (intel_dp->is_mst == false))
f21a2198 4337 intel_dp_unset_edid(intel_dp);
7d23e3c3 4338
25f78f58 4339 intel_display_power_put(to_i915(dev), power_domain);
f21a2198
SS
4340 return;
4341}
4342
4343static enum drm_connector_status
4344intel_dp_detect(struct drm_connector *connector, bool force)
4345{
4346 struct intel_dp *intel_dp = intel_attached_dp(connector);
4347 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4348 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4349 struct intel_connector *intel_connector = to_intel_connector(connector);
4350
4351 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4352 connector->base.id, connector->name);
4353
4354 if (intel_dp->is_mst) {
4355 /* MST devices are disconnected from a monitor POV */
4356 intel_dp_unset_edid(intel_dp);
4357 if (intel_encoder->type != INTEL_OUTPUT_EDP)
cca0502b 4358 intel_encoder->type = INTEL_OUTPUT_DP;
f21a2198
SS
4359 return connector_status_disconnected;
4360 }
4361
7d23e3c3
SS
4362 /* If full detect is not performed yet, do a full detect */
4363 if (!intel_dp->detect_done)
4364 intel_dp_long_pulse(intel_dp->attached_connector);
4365
4366 intel_dp->detect_done = false;
f21a2198 4367
1b7f2c8b 4368 if (is_edp(intel_dp) || intel_connector->detect_edid)
f21a2198
SS
4369 return connector_status_connected;
4370 else
4371 return connector_status_disconnected;
a4fc5ed6
KP
4372}
4373
beb60608
CW
4374static void
4375intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4376{
df0e9248 4377 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4378 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
25f78f58 4379 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
671dedd2 4380 enum intel_display_power_domain power_domain;
a4fc5ed6 4381
beb60608
CW
4382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4383 connector->base.id, connector->name);
4384 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4385
beb60608
CW
4386 if (connector->status != connector_status_connected)
4387 return;
671dedd2 4388
25f78f58
VS
4389 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4390 intel_display_power_get(dev_priv, power_domain);
beb60608
CW
4391
4392 intel_dp_set_edid(intel_dp);
4393
25f78f58 4394 intel_display_power_put(dev_priv, power_domain);
beb60608
CW
4395
4396 if (intel_encoder->type != INTEL_OUTPUT_EDP)
cca0502b 4397 intel_encoder->type = INTEL_OUTPUT_DP;
beb60608
CW
4398}
4399
4400static int intel_dp_get_modes(struct drm_connector *connector)
4401{
4402 struct intel_connector *intel_connector = to_intel_connector(connector);
4403 struct edid *edid;
4404
4405 edid = intel_connector->detect_edid;
4406 if (edid) {
4407 int ret = intel_connector_update_modes(connector, edid);
4408 if (ret)
4409 return ret;
4410 }
32f9d658 4411
f8779fda 4412 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4413 if (is_edp(intel_attached_dp(connector)) &&
4414 intel_connector->panel.fixed_mode) {
f8779fda 4415 struct drm_display_mode *mode;
beb60608
CW
4416
4417 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4418 intel_connector->panel.fixed_mode);
f8779fda 4419 if (mode) {
32f9d658
ZW
4420 drm_mode_probed_add(connector, mode);
4421 return 1;
4422 }
4423 }
beb60608 4424
32f9d658 4425 return 0;
a4fc5ed6
KP
4426}
4427
1aad7ac0
CW
4428static bool
4429intel_dp_detect_audio(struct drm_connector *connector)
4430{
1aad7ac0 4431 bool has_audio = false;
beb60608 4432 struct edid *edid;
1aad7ac0 4433
beb60608
CW
4434 edid = to_intel_connector(connector)->detect_edid;
4435 if (edid)
1aad7ac0 4436 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4437
1aad7ac0
CW
4438 return has_audio;
4439}
4440
f684960e
CW
4441static int
4442intel_dp_set_property(struct drm_connector *connector,
4443 struct drm_property *property,
4444 uint64_t val)
4445{
fac5e23e 4446 struct drm_i915_private *dev_priv = to_i915(connector->dev);
53b41837 4447 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4448 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4449 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4450 int ret;
4451
662595df 4452 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4453 if (ret)
4454 return ret;
4455
3f43c48d 4456 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4457 int i = val;
4458 bool has_audio;
4459
4460 if (i == intel_dp->force_audio)
f684960e
CW
4461 return 0;
4462
1aad7ac0 4463 intel_dp->force_audio = i;
f684960e 4464
c3e5f67b 4465 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4466 has_audio = intel_dp_detect_audio(connector);
4467 else
c3e5f67b 4468 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4469
4470 if (has_audio == intel_dp->has_audio)
f684960e
CW
4471 return 0;
4472
1aad7ac0 4473 intel_dp->has_audio = has_audio;
f684960e
CW
4474 goto done;
4475 }
4476
e953fd7b 4477 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 4478 bool old_auto = intel_dp->color_range_auto;
0f2a2a75 4479 bool old_range = intel_dp->limited_color_range;
ae4edb80 4480
55bc60db
VS
4481 switch (val) {
4482 case INTEL_BROADCAST_RGB_AUTO:
4483 intel_dp->color_range_auto = true;
4484 break;
4485 case INTEL_BROADCAST_RGB_FULL:
4486 intel_dp->color_range_auto = false;
0f2a2a75 4487 intel_dp->limited_color_range = false;
55bc60db
VS
4488 break;
4489 case INTEL_BROADCAST_RGB_LIMITED:
4490 intel_dp->color_range_auto = false;
0f2a2a75 4491 intel_dp->limited_color_range = true;
55bc60db
VS
4492 break;
4493 default:
4494 return -EINVAL;
4495 }
ae4edb80
DV
4496
4497 if (old_auto == intel_dp->color_range_auto &&
0f2a2a75 4498 old_range == intel_dp->limited_color_range)
ae4edb80
DV
4499 return 0;
4500
e953fd7b
CW
4501 goto done;
4502 }
4503
53b41837
YN
4504 if (is_edp(intel_dp) &&
4505 property == connector->dev->mode_config.scaling_mode_property) {
4506 if (val == DRM_MODE_SCALE_NONE) {
4507 DRM_DEBUG_KMS("no scaling not supported\n");
4508 return -EINVAL;
4509 }
234126c6
VS
4510 if (HAS_GMCH_DISPLAY(dev_priv) &&
4511 val == DRM_MODE_SCALE_CENTER) {
4512 DRM_DEBUG_KMS("centering not supported\n");
4513 return -EINVAL;
4514 }
53b41837
YN
4515
4516 if (intel_connector->panel.fitting_mode == val) {
4517 /* the eDP scaling property is not changed */
4518 return 0;
4519 }
4520 intel_connector->panel.fitting_mode = val;
4521
4522 goto done;
4523 }
4524
f684960e
CW
4525 return -EINVAL;
4526
4527done:
c0c36b94
CW
4528 if (intel_encoder->base.crtc)
4529 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4530
4531 return 0;
4532}
4533
7a418e34
CW
4534static int
4535intel_dp_connector_register(struct drm_connector *connector)
4536{
4537 struct intel_dp *intel_dp = intel_attached_dp(connector);
1ebaa0b9
CW
4538 int ret;
4539
4540 ret = intel_connector_register(connector);
4541 if (ret)
4542 return ret;
7a418e34
CW
4543
4544 i915_debugfs_connector_add(connector);
4545
4546 DRM_DEBUG_KMS("registering %s bus for %s\n",
4547 intel_dp->aux.name, connector->kdev->kobj.name);
4548
4549 intel_dp->aux.dev = connector->kdev;
4550 return drm_dp_aux_register(&intel_dp->aux);
4551}
4552
c191eca1
CW
4553static void
4554intel_dp_connector_unregister(struct drm_connector *connector)
4555{
4556 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4557 intel_connector_unregister(connector);
4558}
4559
a4fc5ed6 4560static void
73845adf 4561intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4562{
1d508706 4563 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4564
10e972d3 4565 kfree(intel_connector->detect_edid);
beb60608 4566
9cd300e0
JN
4567 if (!IS_ERR_OR_NULL(intel_connector->edid))
4568 kfree(intel_connector->edid);
4569
acd8db10
PZ
4570 /* Can't call is_edp() since the encoder may have been destroyed
4571 * already. */
4572 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4573 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4574
a4fc5ed6 4575 drm_connector_cleanup(connector);
55f78c43 4576 kfree(connector);
a4fc5ed6
KP
4577}
4578
00c09d70 4579void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4580{
da63a9f2
PZ
4581 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4582 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4583
0e32b39c 4584 intel_dp_mst_encoder_cleanup(intel_dig_port);
bd943159
KP
4585 if (is_edp(intel_dp)) {
4586 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4587 /*
4588 * vdd might still be enabled do to the delayed vdd off.
4589 * Make sure vdd is actually turned off here.
4590 */
773538e8 4591 pps_lock(intel_dp);
4be73780 4592 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4593 pps_unlock(intel_dp);
4594
01527b31
CT
4595 if (intel_dp->edp_notifier.notifier_call) {
4596 unregister_reboot_notifier(&intel_dp->edp_notifier);
4597 intel_dp->edp_notifier.notifier_call = NULL;
4598 }
bd943159 4599 }
99681886
CW
4600
4601 intel_dp_aux_fini(intel_dp);
4602
c8bd0e49 4603 drm_encoder_cleanup(encoder);
da63a9f2 4604 kfree(intel_dig_port);
24d05927
DV
4605}
4606
bf93ba67 4607void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
07f9cd0b
ID
4608{
4609 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4610
4611 if (!is_edp(intel_dp))
4612 return;
4613
951468f3
VS
4614 /*
4615 * vdd might still be enabled do to the delayed vdd off.
4616 * Make sure vdd is actually turned off here.
4617 */
afa4e53a 4618 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
773538e8 4619 pps_lock(intel_dp);
07f9cd0b 4620 edp_panel_vdd_off_sync(intel_dp);
773538e8 4621 pps_unlock(intel_dp);
07f9cd0b
ID
4622}
4623
49e6bc51
VS
4624static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4625{
4626 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4627 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 4628 struct drm_i915_private *dev_priv = to_i915(dev);
49e6bc51
VS
4629 enum intel_display_power_domain power_domain;
4630
4631 lockdep_assert_held(&dev_priv->pps_mutex);
4632
4633 if (!edp_have_panel_vdd(intel_dp))
4634 return;
4635
4636 /*
4637 * The VDD bit needs a power domain reference, so if the bit is
4638 * already enabled when we boot or resume, grab this reference and
4639 * schedule a vdd off, so we don't hold on to the reference
4640 * indefinitely.
4641 */
4642 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
25f78f58 4643 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
49e6bc51
VS
4644 intel_display_power_get(dev_priv, power_domain);
4645
4646 edp_panel_vdd_schedule_off(intel_dp);
4647}
4648
bf93ba67 4649void intel_dp_encoder_reset(struct drm_encoder *encoder)
6d93c0c4 4650{
64989ca4
VS
4651 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4652 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4653
4654 if (!HAS_DDI(dev_priv))
4655 intel_dp->DP = I915_READ(intel_dp->output_reg);
49e6bc51
VS
4656
4657 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4658 return;
4659
49e6bc51
VS
4660 pps_lock(intel_dp);
4661
335f752b
ID
4662 /* Reinit the power sequencer, in case BIOS did something with it. */
4663 intel_dp_pps_init(encoder->dev, intel_dp);
49e6bc51
VS
4664 intel_edp_panel_vdd_sanitize(intel_dp);
4665
4666 pps_unlock(intel_dp);
6d93c0c4
ID
4667}
4668
a4fc5ed6 4669static const struct drm_connector_funcs intel_dp_connector_funcs = {
4d688a2a 4670 .dpms = drm_atomic_helper_connector_dpms,
a4fc5ed6 4671 .detect = intel_dp_detect,
beb60608 4672 .force = intel_dp_force,
a4fc5ed6 4673 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4674 .set_property = intel_dp_set_property,
2545e4a6 4675 .atomic_get_property = intel_connector_atomic_get_property,
7a418e34 4676 .late_register = intel_dp_connector_register,
c191eca1 4677 .early_unregister = intel_dp_connector_unregister,
73845adf 4678 .destroy = intel_dp_connector_destroy,
c6f95f27 4679 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 4680 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
a4fc5ed6
KP
4681};
4682
4683static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4684 .get_modes = intel_dp_get_modes,
4685 .mode_valid = intel_dp_mode_valid,
a4fc5ed6
KP
4686};
4687
a4fc5ed6 4688static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4689 .reset = intel_dp_encoder_reset,
24d05927 4690 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4691};
4692
b2c5c181 4693enum irqreturn
13cf5504
DA
4694intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4695{
4696 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4697 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c 4698 struct drm_device *dev = intel_dig_port->base.base.dev;
fac5e23e 4699 struct drm_i915_private *dev_priv = to_i915(dev);
1c767b33 4700 enum intel_display_power_domain power_domain;
b2c5c181 4701 enum irqreturn ret = IRQ_NONE;
1c767b33 4702
2540058f
TI
4703 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4704 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
cca0502b 4705 intel_dig_port->base.type = INTEL_OUTPUT_DP;
13cf5504 4706
7a7f84cc
VS
4707 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4708 /*
4709 * vdd off can generate a long pulse on eDP which
4710 * would require vdd on to handle it, and thus we
4711 * would end up in an endless cycle of
4712 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4713 */
4714 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4715 port_name(intel_dig_port->port));
a8b3d52f 4716 return IRQ_HANDLED;
7a7f84cc
VS
4717 }
4718
26fbb774
VS
4719 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4720 port_name(intel_dig_port->port),
0e32b39c 4721 long_hpd ? "long" : "short");
13cf5504 4722
25f78f58 4723 power_domain = intel_display_port_aux_power_domain(intel_encoder);
1c767b33
ID
4724 intel_display_power_get(dev_priv, power_domain);
4725
0e32b39c 4726 if (long_hpd) {
7d23e3c3
SS
4727 intel_dp_long_pulse(intel_dp->attached_connector);
4728 if (intel_dp->is_mst)
4729 ret = IRQ_HANDLED;
4730 goto put_power;
0e32b39c 4731
0e32b39c
DA
4732 } else {
4733 if (intel_dp->is_mst) {
7d23e3c3
SS
4734 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4735 /*
4736 * If we were in MST mode, and device is not
4737 * there, get out of MST mode
4738 */
4739 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4740 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4741 intel_dp->is_mst = false;
4742 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4743 intel_dp->is_mst);
4744 goto put_power;
4745 }
0e32b39c
DA
4746 }
4747
39ff747b
SS
4748 if (!intel_dp->is_mst) {
4749 if (!intel_dp_short_pulse(intel_dp)) {
4750 intel_dp_long_pulse(intel_dp->attached_connector);
4751 goto put_power;
4752 }
4753 }
0e32b39c 4754 }
b2c5c181
DV
4755
4756 ret = IRQ_HANDLED;
4757
1c767b33
ID
4758put_power:
4759 intel_display_power_put(dev_priv, power_domain);
4760
4761 return ret;
13cf5504
DA
4762}
4763
477ec328 4764/* check the VBT to see whether the eDP is on another port */
5d8a7752 4765bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18 4766{
fac5e23e 4767 struct drm_i915_private *dev_priv = to_i915(dev);
36e83a18 4768
53ce81a7
VS
4769 /*
4770 * eDP not supported on g4x. so bail out early just
4771 * for a bit extra safety in case the VBT is bonkers.
4772 */
4773 if (INTEL_INFO(dev)->gen < 5)
4774 return false;
4775
3b32a35b
VS
4776 if (port == PORT_A)
4777 return true;
4778
951d9efe 4779 return intel_bios_is_port_edp(dev_priv, port);
36e83a18
ZY
4780}
4781
0e32b39c 4782void
f684960e
CW
4783intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4784{
53b41837
YN
4785 struct intel_connector *intel_connector = to_intel_connector(connector);
4786
3f43c48d 4787 intel_attach_force_audio_property(connector);
e953fd7b 4788 intel_attach_broadcast_rgb_property(connector);
55bc60db 4789 intel_dp->color_range_auto = true;
53b41837
YN
4790
4791 if (is_edp(intel_dp)) {
4792 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
4793 drm_object_attach_property(
4794 &connector->base,
53b41837 4795 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
4796 DRM_MODE_SCALE_ASPECT);
4797 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 4798 }
f684960e
CW
4799}
4800
dada1a9f
ID
4801static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4802{
d28d4731 4803 intel_dp->panel_power_off_time = ktime_get_boottime();
dada1a9f
ID
4804 intel_dp->last_power_on = jiffies;
4805 intel_dp->last_backlight_off = jiffies;
4806}
4807
67a54566 4808static void
54648618
ID
4809intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4810 struct intel_dp *intel_dp, struct edp_power_seq *seq)
67a54566 4811{
b0a08bec 4812 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
8e8232d5 4813 struct pps_registers regs;
453c5420 4814
8e8232d5 4815 intel_pps_get_registers(dev_priv, intel_dp, &regs);
67a54566
DV
4816
4817 /* Workaround: Need to write PP_CONTROL with the unlock key as
4818 * the very first thing. */
b0a08bec 4819 pp_ctl = ironlake_get_pp_control(intel_dp);
67a54566 4820
8e8232d5
ID
4821 pp_on = I915_READ(regs.pp_on);
4822 pp_off = I915_READ(regs.pp_off);
54648618 4823 if (!IS_BROXTON(dev_priv)) {
8e8232d5
ID
4824 I915_WRITE(regs.pp_ctrl, pp_ctl);
4825 pp_div = I915_READ(regs.pp_div);
b0a08bec 4826 }
67a54566
DV
4827
4828 /* Pull timing values out of registers */
54648618
ID
4829 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4830 PANEL_POWER_UP_DELAY_SHIFT;
67a54566 4831
54648618
ID
4832 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4833 PANEL_LIGHT_ON_DELAY_SHIFT;
67a54566 4834
54648618
ID
4835 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4836 PANEL_LIGHT_OFF_DELAY_SHIFT;
67a54566 4837
54648618
ID
4838 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4839 PANEL_POWER_DOWN_DELAY_SHIFT;
67a54566 4840
54648618 4841 if (IS_BROXTON(dev_priv)) {
b0a08bec
VK
4842 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4843 BXT_POWER_CYCLE_DELAY_SHIFT;
4844 if (tmp > 0)
54648618 4845 seq->t11_t12 = (tmp - 1) * 1000;
b0a08bec 4846 else
54648618 4847 seq->t11_t12 = 0;
b0a08bec 4848 } else {
54648618 4849 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
67a54566 4850 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
b0a08bec 4851 }
54648618
ID
4852}
4853
de9c1b6b
ID
4854static void
4855intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4856{
4857 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4858 state_name,
4859 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4860}
4861
4862static void
4863intel_pps_verify_state(struct drm_i915_private *dev_priv,
4864 struct intel_dp *intel_dp)
4865{
4866 struct edp_power_seq hw;
4867 struct edp_power_seq *sw = &intel_dp->pps_delays;
4868
4869 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4870
4871 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4872 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4873 DRM_ERROR("PPS state mismatch\n");
4874 intel_pps_dump_state("sw", sw);
4875 intel_pps_dump_state("hw", &hw);
4876 }
4877}
4878
54648618
ID
4879static void
4880intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4881 struct intel_dp *intel_dp)
4882{
fac5e23e 4883 struct drm_i915_private *dev_priv = to_i915(dev);
54648618
ID
4884 struct edp_power_seq cur, vbt, spec,
4885 *final = &intel_dp->pps_delays;
4886
4887 lockdep_assert_held(&dev_priv->pps_mutex);
4888
4889 /* already initialized? */
4890 if (final->t11_t12 != 0)
4891 return;
4892
4893 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
67a54566 4894
de9c1b6b 4895 intel_pps_dump_state("cur", &cur);
67a54566 4896
6aa23e65 4897 vbt = dev_priv->vbt.edp.pps;
67a54566
DV
4898
4899 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4900 * our hw here, which are all in 100usec. */
4901 spec.t1_t3 = 210 * 10;
4902 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4903 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4904 spec.t10 = 500 * 10;
4905 /* This one is special and actually in units of 100ms, but zero
4906 * based in the hw (so we need to add 100 ms). But the sw vbt
4907 * table multiplies it with 1000 to make it in units of 100usec,
4908 * too. */
4909 spec.t11_t12 = (510 + 100) * 10;
4910
de9c1b6b 4911 intel_pps_dump_state("vbt", &vbt);
67a54566
DV
4912
4913 /* Use the max of the register settings and vbt. If both are
4914 * unset, fall back to the spec limits. */
36b5f425 4915#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
67a54566
DV
4916 spec.field : \
4917 max(cur.field, vbt.field))
4918 assign_final(t1_t3);
4919 assign_final(t8);
4920 assign_final(t9);
4921 assign_final(t10);
4922 assign_final(t11_t12);
4923#undef assign_final
4924
36b5f425 4925#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
67a54566
DV
4926 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4927 intel_dp->backlight_on_delay = get_delay(t8);
4928 intel_dp->backlight_off_delay = get_delay(t9);
4929 intel_dp->panel_power_down_delay = get_delay(t10);
4930 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4931#undef get_delay
4932
f30d26e4
JN
4933 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4934 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4935 intel_dp->panel_power_cycle_delay);
4936
4937 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4938 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
de9c1b6b
ID
4939
4940 /*
4941 * We override the HW backlight delays to 1 because we do manual waits
4942 * on them. For T8, even BSpec recommends doing it. For T9, if we
4943 * don't do this, we'll end up waiting for the backlight off delay
4944 * twice: once when we do the manual sleep, and once when we disable
4945 * the panel and wait for the PP_STATUS bit to become zero.
4946 */
4947 final->t8 = 1;
4948 final->t9 = 1;
f30d26e4
JN
4949}
4950
4951static void
4952intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 4953 struct intel_dp *intel_dp)
f30d26e4 4954{
fac5e23e 4955 struct drm_i915_private *dev_priv = to_i915(dev);
453c5420 4956 u32 pp_on, pp_off, pp_div, port_sel = 0;
e7dc33f3 4957 int div = dev_priv->rawclk_freq / 1000;
8e8232d5 4958 struct pps_registers regs;
ad933b56 4959 enum port port = dp_to_dig_port(intel_dp)->port;
36b5f425 4960 const struct edp_power_seq *seq = &intel_dp->pps_delays;
453c5420 4961
e39b999a 4962 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420 4963
8e8232d5 4964 intel_pps_get_registers(dev_priv, intel_dp, &regs);
453c5420 4965
f30d26e4 4966 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
de9c1b6b
ID
4967 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4968 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 4969 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
4970 /* Compute the divisor for the pp clock, simply match the Bspec
4971 * formula. */
b0a08bec 4972 if (IS_BROXTON(dev)) {
8e8232d5 4973 pp_div = I915_READ(regs.pp_ctrl);
b0a08bec
VK
4974 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4975 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4976 << BXT_POWER_CYCLE_DELAY_SHIFT);
4977 } else {
4978 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4979 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4980 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4981 }
67a54566
DV
4982
4983 /* Haswell doesn't have any port selection bits for the panel
4984 * power sequencer any more. */
666a4537 4985 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ad933b56 4986 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 4987 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 4988 if (port == PORT_A)
a24c144c 4989 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 4990 else
a24c144c 4991 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
4992 }
4993
453c5420
JB
4994 pp_on |= port_sel;
4995
8e8232d5
ID
4996 I915_WRITE(regs.pp_on, pp_on);
4997 I915_WRITE(regs.pp_off, pp_off);
b0a08bec 4998 if (IS_BROXTON(dev))
8e8232d5 4999 I915_WRITE(regs.pp_ctrl, pp_div);
b0a08bec 5000 else
8e8232d5 5001 I915_WRITE(regs.pp_div, pp_div);
67a54566 5002
67a54566 5003 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
8e8232d5
ID
5004 I915_READ(regs.pp_on),
5005 I915_READ(regs.pp_off),
b0a08bec 5006 IS_BROXTON(dev) ?
8e8232d5
ID
5007 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5008 I915_READ(regs.pp_div));
f684960e
CW
5009}
5010
335f752b
ID
5011static void intel_dp_pps_init(struct drm_device *dev,
5012 struct intel_dp *intel_dp)
5013{
5014 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5015 vlv_initial_power_sequencer_setup(intel_dp);
5016 } else {
5017 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5018 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5019 }
5020}
5021
b33a2815
VK
5022/**
5023 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5024 * @dev: DRM device
5025 * @refresh_rate: RR to be programmed
5026 *
5027 * This function gets called when refresh rate (RR) has to be changed from
5028 * one frequency to another. Switches can be between high and low RR
5029 * supported by the panel or to any other RR based on media playback (in
5030 * this case, RR value needs to be passed from user space).
5031 *
5032 * The caller of this function needs to take a lock on dev_priv->drrs.
5033 */
96178eeb 5034static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
439d7ac0 5035{
fac5e23e 5036 struct drm_i915_private *dev_priv = to_i915(dev);
439d7ac0 5037 struct intel_encoder *encoder;
96178eeb
VK
5038 struct intel_digital_port *dig_port = NULL;
5039 struct intel_dp *intel_dp = dev_priv->drrs.dp;
5cec258b 5040 struct intel_crtc_state *config = NULL;
439d7ac0 5041 struct intel_crtc *intel_crtc = NULL;
96178eeb 5042 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
439d7ac0
PB
5043
5044 if (refresh_rate <= 0) {
5045 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5046 return;
5047 }
5048
96178eeb
VK
5049 if (intel_dp == NULL) {
5050 DRM_DEBUG_KMS("DRRS not supported.\n");
439d7ac0
PB
5051 return;
5052 }
5053
1fcc9d1c 5054 /*
e4d59f6b
RV
5055 * FIXME: This needs proper synchronization with psr state for some
5056 * platforms that cannot have PSR and DRRS enabled at the same time.
1fcc9d1c 5057 */
439d7ac0 5058
96178eeb
VK
5059 dig_port = dp_to_dig_port(intel_dp);
5060 encoder = &dig_port->base;
723f9aab 5061 intel_crtc = to_intel_crtc(encoder->base.crtc);
439d7ac0
PB
5062
5063 if (!intel_crtc) {
5064 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5065 return;
5066 }
5067
6e3c9717 5068 config = intel_crtc->config;
439d7ac0 5069
96178eeb 5070 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
439d7ac0
PB
5071 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5072 return;
5073 }
5074
96178eeb
VK
5075 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5076 refresh_rate)
439d7ac0
PB
5077 index = DRRS_LOW_RR;
5078
96178eeb 5079 if (index == dev_priv->drrs.refresh_rate_type) {
439d7ac0
PB
5080 DRM_DEBUG_KMS(
5081 "DRRS requested for previously set RR...ignoring\n");
5082 return;
5083 }
5084
5085 if (!intel_crtc->active) {
5086 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5087 return;
5088 }
5089
44395bfe 5090 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
a4c30b1d
VK
5091 switch (index) {
5092 case DRRS_HIGH_RR:
5093 intel_dp_set_m_n(intel_crtc, M1_N1);
5094 break;
5095 case DRRS_LOW_RR:
5096 intel_dp_set_m_n(intel_crtc, M2_N2);
5097 break;
5098 case DRRS_MAX_RR:
5099 default:
5100 DRM_ERROR("Unsupported refreshrate type\n");
5101 }
5102 } else if (INTEL_INFO(dev)->gen > 6) {
f0f59a00 5103 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
649636ef 5104 u32 val;
a4c30b1d 5105
649636ef 5106 val = I915_READ(reg);
439d7ac0 5107 if (index > DRRS_HIGH_RR) {
666a4537 5108 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6fa7aec1
VK
5109 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5110 else
5111 val |= PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0 5112 } else {
666a4537 5113 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6fa7aec1
VK
5114 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5115 else
5116 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0
PB
5117 }
5118 I915_WRITE(reg, val);
5119 }
5120
4e9ac947
VK
5121 dev_priv->drrs.refresh_rate_type = index;
5122
5123 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5124}
5125
b33a2815
VK
5126/**
5127 * intel_edp_drrs_enable - init drrs struct if supported
5128 * @intel_dp: DP struct
5129 *
5130 * Initializes frontbuffer_bits and drrs.dp
5131 */
c395578e
VK
5132void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5133{
5134 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 5135 struct drm_i915_private *dev_priv = to_i915(dev);
c395578e
VK
5136 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5137 struct drm_crtc *crtc = dig_port->base.base.crtc;
5138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5139
5140 if (!intel_crtc->config->has_drrs) {
5141 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5142 return;
5143 }
5144
5145 mutex_lock(&dev_priv->drrs.mutex);
5146 if (WARN_ON(dev_priv->drrs.dp)) {
5147 DRM_ERROR("DRRS already enabled\n");
5148 goto unlock;
5149 }
5150
5151 dev_priv->drrs.busy_frontbuffer_bits = 0;
5152
5153 dev_priv->drrs.dp = intel_dp;
5154
5155unlock:
5156 mutex_unlock(&dev_priv->drrs.mutex);
5157}
5158
b33a2815
VK
5159/**
5160 * intel_edp_drrs_disable - Disable DRRS
5161 * @intel_dp: DP struct
5162 *
5163 */
c395578e
VK
5164void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5165{
5166 struct drm_device *dev = intel_dp_to_dev(intel_dp);
fac5e23e 5167 struct drm_i915_private *dev_priv = to_i915(dev);
c395578e
VK
5168 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5169 struct drm_crtc *crtc = dig_port->base.base.crtc;
5170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5171
5172 if (!intel_crtc->config->has_drrs)
5173 return;
5174
5175 mutex_lock(&dev_priv->drrs.mutex);
5176 if (!dev_priv->drrs.dp) {
5177 mutex_unlock(&dev_priv->drrs.mutex);
5178 return;
5179 }
5180
5181 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
91c8a326
CW
5182 intel_dp_set_drrs_state(&dev_priv->drm,
5183 intel_dp->attached_connector->panel.
5184 fixed_mode->vrefresh);
c395578e
VK
5185
5186 dev_priv->drrs.dp = NULL;
5187 mutex_unlock(&dev_priv->drrs.mutex);
5188
5189 cancel_delayed_work_sync(&dev_priv->drrs.work);
5190}
5191
4e9ac947
VK
5192static void intel_edp_drrs_downclock_work(struct work_struct *work)
5193{
5194 struct drm_i915_private *dev_priv =
5195 container_of(work, typeof(*dev_priv), drrs.work.work);
5196 struct intel_dp *intel_dp;
5197
5198 mutex_lock(&dev_priv->drrs.mutex);
5199
5200 intel_dp = dev_priv->drrs.dp;
5201
5202 if (!intel_dp)
5203 goto unlock;
5204
439d7ac0 5205 /*
4e9ac947
VK
5206 * The delayed work can race with an invalidate hence we need to
5207 * recheck.
439d7ac0
PB
5208 */
5209
4e9ac947
VK
5210 if (dev_priv->drrs.busy_frontbuffer_bits)
5211 goto unlock;
439d7ac0 5212
4e9ac947 5213 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
91c8a326
CW
5214 intel_dp_set_drrs_state(&dev_priv->drm,
5215 intel_dp->attached_connector->panel.
5216 downclock_mode->vrefresh);
439d7ac0 5217
4e9ac947 5218unlock:
4e9ac947 5219 mutex_unlock(&dev_priv->drrs.mutex);
439d7ac0
PB
5220}
5221
b33a2815 5222/**
0ddfd203 5223 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5748b6a1 5224 * @dev_priv: i915 device
b33a2815
VK
5225 * @frontbuffer_bits: frontbuffer plane tracking bits
5226 *
0ddfd203
R
5227 * This function gets called everytime rendering on the given planes start.
5228 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
b33a2815
VK
5229 *
5230 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5231 */
5748b6a1
CW
5232void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5233 unsigned int frontbuffer_bits)
a93fad0f 5234{
a93fad0f
VK
5235 struct drm_crtc *crtc;
5236 enum pipe pipe;
5237
9da7d693 5238 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5239 return;
5240
88f933a8 5241 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5242
a93fad0f 5243 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5244 if (!dev_priv->drrs.dp) {
5245 mutex_unlock(&dev_priv->drrs.mutex);
5246 return;
5247 }
5248
a93fad0f
VK
5249 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5250 pipe = to_intel_crtc(crtc)->pipe;
5251
c1d038c6
DV
5252 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5253 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5254
0ddfd203 5255 /* invalidate means busy screen hence upclock */
c1d038c6 5256 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
91c8a326
CW
5257 intel_dp_set_drrs_state(&dev_priv->drm,
5258 dev_priv->drrs.dp->attached_connector->panel.
5259 fixed_mode->vrefresh);
a93fad0f 5260
a93fad0f
VK
5261 mutex_unlock(&dev_priv->drrs.mutex);
5262}
5263
b33a2815 5264/**
0ddfd203 5265 * intel_edp_drrs_flush - Restart Idleness DRRS
5748b6a1 5266 * @dev_priv: i915 device
b33a2815
VK
5267 * @frontbuffer_bits: frontbuffer plane tracking bits
5268 *
0ddfd203
R
5269 * This function gets called every time rendering on the given planes has
5270 * completed or flip on a crtc is completed. So DRRS should be upclocked
5271 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5272 * if no other planes are dirty.
b33a2815
VK
5273 *
5274 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5275 */
5748b6a1
CW
5276void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5277 unsigned int frontbuffer_bits)
a93fad0f 5278{
a93fad0f
VK
5279 struct drm_crtc *crtc;
5280 enum pipe pipe;
5281
9da7d693 5282 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5283 return;
5284
88f933a8 5285 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5286
a93fad0f 5287 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5288 if (!dev_priv->drrs.dp) {
5289 mutex_unlock(&dev_priv->drrs.mutex);
5290 return;
5291 }
5292
a93fad0f
VK
5293 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5294 pipe = to_intel_crtc(crtc)->pipe;
c1d038c6
DV
5295
5296 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
a93fad0f
VK
5297 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5298
0ddfd203 5299 /* flush means busy screen hence upclock */
c1d038c6 5300 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
91c8a326
CW
5301 intel_dp_set_drrs_state(&dev_priv->drm,
5302 dev_priv->drrs.dp->attached_connector->panel.
5303 fixed_mode->vrefresh);
0ddfd203
R
5304
5305 /*
5306 * flush also means no more activity hence schedule downclock, if all
5307 * other fbs are quiescent too
5308 */
5309 if (!dev_priv->drrs.busy_frontbuffer_bits)
a93fad0f
VK
5310 schedule_delayed_work(&dev_priv->drrs.work,
5311 msecs_to_jiffies(1000));
5312 mutex_unlock(&dev_priv->drrs.mutex);
5313}
5314
b33a2815
VK
5315/**
5316 * DOC: Display Refresh Rate Switching (DRRS)
5317 *
5318 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5319 * which enables swtching between low and high refresh rates,
5320 * dynamically, based on the usage scenario. This feature is applicable
5321 * for internal panels.
5322 *
5323 * Indication that the panel supports DRRS is given by the panel EDID, which
5324 * would list multiple refresh rates for one resolution.
5325 *
5326 * DRRS is of 2 types - static and seamless.
5327 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5328 * (may appear as a blink on screen) and is used in dock-undock scenario.
5329 * Seamless DRRS involves changing RR without any visual effect to the user
5330 * and can be used during normal system usage. This is done by programming
5331 * certain registers.
5332 *
5333 * Support for static/seamless DRRS may be indicated in the VBT based on
5334 * inputs from the panel spec.
5335 *
5336 * DRRS saves power by switching to low RR based on usage scenarios.
5337 *
2e7a5701
DV
5338 * The implementation is based on frontbuffer tracking implementation. When
5339 * there is a disturbance on the screen triggered by user activity or a periodic
5340 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5341 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5342 * made.
5343 *
5344 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5345 * and intel_edp_drrs_flush() are called.
b33a2815
VK
5346 *
5347 * DRRS can be further extended to support other internal panels and also
5348 * the scenario of video playback wherein RR is set based on the rate
5349 * requested by userspace.
5350 */
5351
5352/**
5353 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5354 * @intel_connector: eDP connector
5355 * @fixed_mode: preferred mode of panel
5356 *
5357 * This function is called only once at driver load to initialize basic
5358 * DRRS stuff.
5359 *
5360 * Returns:
5361 * Downclock mode if panel supports it, else return NULL.
5362 * DRRS support is determined by the presence of downclock mode (apart
5363 * from VBT setting).
5364 */
4f9db5b5 5365static struct drm_display_mode *
96178eeb
VK
5366intel_dp_drrs_init(struct intel_connector *intel_connector,
5367 struct drm_display_mode *fixed_mode)
4f9db5b5
PB
5368{
5369 struct drm_connector *connector = &intel_connector->base;
96178eeb 5370 struct drm_device *dev = connector->dev;
fac5e23e 5371 struct drm_i915_private *dev_priv = to_i915(dev);
4f9db5b5
PB
5372 struct drm_display_mode *downclock_mode = NULL;
5373
9da7d693
DV
5374 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5375 mutex_init(&dev_priv->drrs.mutex);
5376
4f9db5b5
PB
5377 if (INTEL_INFO(dev)->gen <= 6) {
5378 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5379 return NULL;
5380 }
5381
5382 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 5383 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
5384 return NULL;
5385 }
5386
5387 downclock_mode = intel_find_panel_downclock
5388 (dev, fixed_mode, connector);
5389
5390 if (!downclock_mode) {
a1d26342 5391 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
4f9db5b5
PB
5392 return NULL;
5393 }
5394
96178eeb 5395 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
4f9db5b5 5396
96178eeb 5397 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 5398 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
5399 return downclock_mode;
5400}
5401
ed92f0b2 5402static bool intel_edp_init_connector(struct intel_dp *intel_dp,
36b5f425 5403 struct intel_connector *intel_connector)
ed92f0b2
PZ
5404{
5405 struct drm_connector *connector = &intel_connector->base;
5406 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
5407 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5408 struct drm_device *dev = intel_encoder->base.dev;
fac5e23e 5409 struct drm_i915_private *dev_priv = to_i915(dev);
ed92f0b2 5410 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 5411 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
5412 bool has_dpcd;
5413 struct drm_display_mode *scan;
5414 struct edid *edid;
6517d273 5415 enum pipe pipe = INVALID_PIPE;
ed92f0b2
PZ
5416
5417 if (!is_edp(intel_dp))
5418 return true;
5419
97a824e1
ID
5420 /*
5421 * On IBX/CPT we may get here with LVDS already registered. Since the
5422 * driver uses the only internal power sequencer available for both
5423 * eDP and LVDS bail out early in this case to prevent interfering
5424 * with an already powered-on LVDS power sequencer.
5425 */
5426 if (intel_get_lvds_encoder(dev)) {
5427 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5428 DRM_INFO("LVDS was detected, not registering eDP\n");
5429
5430 return false;
5431 }
5432
49e6bc51 5433 pps_lock(intel_dp);
b4d06ede
ID
5434
5435 intel_dp_init_panel_power_timestamps(intel_dp);
335f752b 5436 intel_dp_pps_init(dev, intel_dp);
49e6bc51 5437 intel_edp_panel_vdd_sanitize(intel_dp);
b4d06ede 5438
49e6bc51 5439 pps_unlock(intel_dp);
63635217 5440
ed92f0b2 5441 /* Cache DPCD and EDID for edp. */
fe5a66f9 5442 has_dpcd = intel_edp_init_dpcd(intel_dp);
ed92f0b2 5443
fe5a66f9 5444 if (!has_dpcd) {
ed92f0b2
PZ
5445 /* if this fails, presume the device is a ghost */
5446 DRM_INFO("failed to retrieve link info, disabling eDP\n");
b4d06ede 5447 goto out_vdd_off;
ed92f0b2
PZ
5448 }
5449
060c8778 5450 mutex_lock(&dev->mode_config.mutex);
0b99836f 5451 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5452 if (edid) {
5453 if (drm_add_edid_modes(connector, edid)) {
5454 drm_mode_connector_update_edid_property(connector,
5455 edid);
5456 drm_edid_to_eld(connector, edid);
5457 } else {
5458 kfree(edid);
5459 edid = ERR_PTR(-EINVAL);
5460 }
5461 } else {
5462 edid = ERR_PTR(-ENOENT);
5463 }
5464 intel_connector->edid = edid;
5465
5466 /* prefer fixed mode from EDID if available */
5467 list_for_each_entry(scan, &connector->probed_modes, head) {
5468 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5469 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5 5470 downclock_mode = intel_dp_drrs_init(
4f9db5b5 5471 intel_connector, fixed_mode);
ed92f0b2
PZ
5472 break;
5473 }
5474 }
5475
5476 /* fallback to VBT if available for eDP */
5477 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5478 fixed_mode = drm_mode_duplicate(dev,
5479 dev_priv->vbt.lfp_lvds_vbt_mode);
df457245 5480 if (fixed_mode) {
ed92f0b2 5481 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
df457245
VS
5482 connector->display_info.width_mm = fixed_mode->width_mm;
5483 connector->display_info.height_mm = fixed_mode->height_mm;
5484 }
ed92f0b2 5485 }
060c8778 5486 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5487
666a4537 5488 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
01527b31
CT
5489 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5490 register_reboot_notifier(&intel_dp->edp_notifier);
6517d273
VS
5491
5492 /*
5493 * Figure out the current pipe for the initial backlight setup.
5494 * If the current pipe isn't valid, try the PPS pipe, and if that
5495 * fails just assume pipe A.
5496 */
5497 if (IS_CHERRYVIEW(dev))
5498 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5499 else
5500 pipe = PORT_TO_PIPE(intel_dp->DP);
5501
5502 if (pipe != PIPE_A && pipe != PIPE_B)
5503 pipe = intel_dp->pps_pipe;
5504
5505 if (pipe != PIPE_A && pipe != PIPE_B)
5506 pipe = PIPE_A;
5507
5508 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5509 pipe_name(pipe));
01527b31
CT
5510 }
5511
4f9db5b5 5512 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5507faeb 5513 intel_connector->panel.backlight.power = intel_edp_backlight_power;
6517d273 5514 intel_panel_setup_backlight(connector, pipe);
ed92f0b2
PZ
5515
5516 return true;
b4d06ede
ID
5517
5518out_vdd_off:
5519 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5520 /*
5521 * vdd might still be enabled do to the delayed vdd off.
5522 * Make sure vdd is actually turned off here.
5523 */
5524 pps_lock(intel_dp);
5525 edp_panel_vdd_off_sync(intel_dp);
5526 pps_unlock(intel_dp);
5527
5528 return false;
ed92f0b2
PZ
5529}
5530
16c25533 5531bool
f0fec3f2
PZ
5532intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5533 struct intel_connector *intel_connector)
a4fc5ed6 5534{
f0fec3f2
PZ
5535 struct drm_connector *connector = &intel_connector->base;
5536 struct intel_dp *intel_dp = &intel_dig_port->dp;
5537 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5538 struct drm_device *dev = intel_encoder->base.dev;
fac5e23e 5539 struct drm_i915_private *dev_priv = to_i915(dev);
174edf1f 5540 enum port port = intel_dig_port->port;
7a418e34 5541 int type;
a4fc5ed6 5542
ccb1a831
VS
5543 if (WARN(intel_dig_port->max_lanes < 1,
5544 "Not enough lanes (%d) for DP on port %c\n",
5545 intel_dig_port->max_lanes, port_name(port)))
5546 return false;
5547
a4a5d2f8
VS
5548 intel_dp->pps_pipe = INVALID_PIPE;
5549
ec5b01dd 5550 /* intel_dp vfuncs */
b6b5e383
DL
5551 if (INTEL_INFO(dev)->gen >= 9)
5552 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
ec5b01dd
DL
5553 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5554 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5555 else if (HAS_PCH_SPLIT(dev))
5556 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5557 else
6ffb1be7 5558 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
ec5b01dd 5559
b9ca5fad
DL
5560 if (INTEL_INFO(dev)->gen >= 9)
5561 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5562 else
6ffb1be7 5563 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
153b1100 5564
ad64217b
ACO
5565 if (HAS_DDI(dev))
5566 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5567
0767935e
DV
5568 /* Preserve the current hw state. */
5569 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5570 intel_dp->attached_connector = intel_connector;
3d3dc149 5571
3b32a35b 5572 if (intel_dp_is_edp(dev, port))
b329530c 5573 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5574 else
5575 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5576
f7d24902
ID
5577 /*
5578 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5579 * for DP the encoder type can be set by the caller to
5580 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5581 */
5582 if (type == DRM_MODE_CONNECTOR_eDP)
5583 intel_encoder->type = INTEL_OUTPUT_EDP;
5584
c17ed5b5 5585 /* eDP only on port B and/or C on vlv/chv */
666a4537
WB
5586 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5587 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
c17ed5b5
VS
5588 return false;
5589
e7281eab
ID
5590 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5591 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5592 port_name(port));
5593
b329530c 5594 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5595 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5596
a4fc5ed6
KP
5597 connector->interlace_allowed = true;
5598 connector->doublescan_allowed = 0;
5599
7a418e34
CW
5600 intel_dp_aux_init(intel_dp, intel_connector);
5601
f0fec3f2 5602 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5603 edp_panel_vdd_work);
a4fc5ed6 5604
df0e9248 5605 intel_connector_attach_encoder(intel_connector, intel_encoder);
a4fc5ed6 5606
affa9354 5607 if (HAS_DDI(dev))
bcbc889b
PZ
5608 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5609 else
5610 intel_connector->get_hw_state = intel_connector_get_hw_state;
5611
0b99836f 5612 /* Set up the hotplug pin. */
ab9d7c30
PZ
5613 switch (port) {
5614 case PORT_A:
1d843f9d 5615 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5616 break;
5617 case PORT_B:
1d843f9d 5618 intel_encoder->hpd_pin = HPD_PORT_B;
e87a005d 5619 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
cf1d5883 5620 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5621 break;
5622 case PORT_C:
1d843f9d 5623 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5624 break;
5625 case PORT_D:
1d843f9d 5626 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30 5627 break;
26951caf
XZ
5628 case PORT_E:
5629 intel_encoder->hpd_pin = HPD_PORT_E;
5630 break;
ab9d7c30 5631 default:
ad1c0b19 5632 BUG();
5eb08b69
ZW
5633 }
5634
0e32b39c 5635 /* init MST on ports that can support it */
f8e58ddf 5636 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
0c9b3715
JN
5637 (port == PORT_B || port == PORT_C || port == PORT_D))
5638 intel_dp_mst_encoder_init(intel_dig_port,
5639 intel_connector->base.base.id);
0e32b39c 5640
36b5f425 5641 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
a121f4e5
VS
5642 intel_dp_aux_fini(intel_dp);
5643 intel_dp_mst_encoder_cleanup(intel_dig_port);
5644 goto fail;
b2f246a8 5645 }
32f9d658 5646
f684960e
CW
5647 intel_dp_add_properties(intel_dp, connector);
5648
a4fc5ed6
KP
5649 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5650 * 0xd. Failure to do so will result in spurious interrupts being
5651 * generated on the port when a cable is not attached.
5652 */
5653 if (IS_G4X(dev) && !IS_GM45(dev)) {
5654 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5655 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5656 }
16c25533
PZ
5657
5658 return true;
a121f4e5
VS
5659
5660fail:
a121f4e5
VS
5661 drm_connector_cleanup(connector);
5662
5663 return false;
a4fc5ed6 5664}
f0fec3f2 5665
457c52d8
CW
5666bool intel_dp_init(struct drm_device *dev,
5667 i915_reg_t output_reg,
5668 enum port port)
f0fec3f2 5669{
fac5e23e 5670 struct drm_i915_private *dev_priv = to_i915(dev);
f0fec3f2
PZ
5671 struct intel_digital_port *intel_dig_port;
5672 struct intel_encoder *intel_encoder;
5673 struct drm_encoder *encoder;
5674 struct intel_connector *intel_connector;
5675
b14c5679 5676 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2 5677 if (!intel_dig_port)
457c52d8 5678 return false;
f0fec3f2 5679
08d9bc92 5680 intel_connector = intel_connector_alloc();
11aee0f6
SM
5681 if (!intel_connector)
5682 goto err_connector_alloc;
f0fec3f2
PZ
5683
5684 intel_encoder = &intel_dig_port->base;
5685 encoder = &intel_encoder->base;
5686
893da0c9 5687 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
580d8ed5 5688 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
893da0c9 5689 goto err_encoder_init;
f0fec3f2 5690
5bfe2ac0 5691 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5692 intel_encoder->disable = intel_disable_dp;
00c09d70 5693 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5694 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5695 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5696 if (IS_CHERRYVIEW(dev)) {
9197c88b 5697 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5698 intel_encoder->pre_enable = chv_pre_enable_dp;
5699 intel_encoder->enable = vlv_enable_dp;
580d3811 5700 intel_encoder->post_disable = chv_post_disable_dp;
d6db995f 5701 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
e4a1d846 5702 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5703 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5704 intel_encoder->pre_enable = vlv_pre_enable_dp;
5705 intel_encoder->enable = vlv_enable_dp;
49277c31 5706 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5707 } else {
ecff4f3b
JN
5708 intel_encoder->pre_enable = g4x_pre_enable_dp;
5709 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5710 if (INTEL_INFO(dev)->gen >= 5)
5711 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5712 }
f0fec3f2 5713
174edf1f 5714 intel_dig_port->port = port;
f0fec3f2 5715 intel_dig_port->dp.output_reg = output_reg;
ccb1a831 5716 intel_dig_port->max_lanes = 4;
f0fec3f2 5717
cca0502b 5718 intel_encoder->type = INTEL_OUTPUT_DP;
882ec384
VS
5719 if (IS_CHERRYVIEW(dev)) {
5720 if (port == PORT_D)
5721 intel_encoder->crtc_mask = 1 << 2;
5722 else
5723 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5724 } else {
5725 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5726 }
bc079e8b 5727 intel_encoder->cloneable = 0;
f0fec3f2 5728
13cf5504 5729 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5fcece80 5730 dev_priv->hotplug.irq_port[port] = intel_dig_port;
13cf5504 5731
11aee0f6
SM
5732 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5733 goto err_init_connector;
5734
457c52d8 5735 return true;
11aee0f6
SM
5736
5737err_init_connector:
5738 drm_encoder_cleanup(encoder);
893da0c9 5739err_encoder_init:
11aee0f6
SM
5740 kfree(intel_connector);
5741err_connector_alloc:
5742 kfree(intel_dig_port);
457c52d8 5743 return false;
f0fec3f2 5744}
0e32b39c
DA
5745
5746void intel_dp_mst_suspend(struct drm_device *dev)
5747{
fac5e23e 5748 struct drm_i915_private *dev_priv = to_i915(dev);
0e32b39c
DA
5749 int i;
5750
5751 /* disable MST */
5752 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5753 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5aa56969
VS
5754
5755 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
0e32b39c
DA
5756 continue;
5757
5aa56969
VS
5758 if (intel_dig_port->dp.is_mst)
5759 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
0e32b39c
DA
5760 }
5761}
5762
5763void intel_dp_mst_resume(struct drm_device *dev)
5764{
fac5e23e 5765 struct drm_i915_private *dev_priv = to_i915(dev);
0e32b39c
DA
5766 int i;
5767
5768 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5769 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
5aa56969 5770 int ret;
0e32b39c 5771
5aa56969
VS
5772 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
5773 continue;
0e32b39c 5774
5aa56969
VS
5775 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5776 if (ret)
5777 intel_dp_check_mst_status(&intel_dig_port->dp);
0e32b39c
DA
5778 }
5779}