]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm/i915: fix CPU vs PCH eDP confusion
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
a4fc5ed6
KP
30#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
ab2c0672 37#include "drm_dp_helper.h"
a4fc5ed6 38
ae266c98 39
a4fc5ed6
KP
40#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
ea5b213a
CW
45struct intel_dp {
46 struct intel_encoder base;
a4fc5ed6
KP
47 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
a4fc5ed6 50 bool has_audio;
c8110e52 51 int dpms_mode;
a4fc5ed6
KP
52 uint8_t link_bw;
53 uint8_t lane_count;
54 uint8_t dpcd[4];
a4fc5ed6
KP
55 struct i2c_adapter adapter;
56 struct i2c_algo_dp_aux_data algo;
f0917379 57 bool is_pch_edp;
33a34e4e
JB
58 uint8_t train_set[4];
59 uint8_t link_status[DP_LINK_STATUS_SIZE];
a4fc5ed6
KP
60};
61
cfcb0fc9
JB
62/**
63 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
64 * @intel_dp: DP struct
65 *
66 * If a CPU or PCH DP output is attached to an eDP panel, this function
67 * will return true, and false otherwise.
68 */
69static bool is_edp(struct intel_dp *intel_dp)
70{
71 return intel_dp->base.type == INTEL_OUTPUT_EDP;
72}
73
74/**
75 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
76 * @intel_dp: DP struct
77 *
78 * Returns true if the given DP struct corresponds to a PCH DP port attached
79 * to an eDP panel, false otherwise. Helpful for determining whether we
80 * may need FDI resources for a given DP output or not.
81 */
82static bool is_pch_edp(struct intel_dp *intel_dp)
83{
84 return intel_dp->is_pch_edp;
85}
86
ea5b213a
CW
87static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
88{
4ef69c7a 89 return container_of(encoder, struct intel_dp, base.base);
ea5b213a 90}
a4fc5ed6 91
df0e9248
CW
92static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
93{
94 return container_of(intel_attached_encoder(connector),
95 struct intel_dp, base);
96}
97
814948ad
JB
98/**
99 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
100 * @encoder: DRM encoder
101 *
102 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
103 * by intel_display.c.
104 */
105bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
106{
107 struct intel_dp *intel_dp;
108
109 if (!encoder)
110 return false;
111
112 intel_dp = enc_to_intel_dp(encoder);
113
114 return is_pch_edp(intel_dp);
115}
116
33a34e4e
JB
117static void intel_dp_start_link_train(struct intel_dp *intel_dp);
118static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
ea5b213a 119static void intel_dp_link_down(struct intel_dp *intel_dp);
a4fc5ed6 120
32f9d658 121void
21d40d37 122intel_edp_link_config (struct intel_encoder *intel_encoder,
ea5b213a 123 int *lane_num, int *link_bw)
32f9d658 124{
ea5b213a 125 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
32f9d658 126
ea5b213a
CW
127 *lane_num = intel_dp->lane_count;
128 if (intel_dp->link_bw == DP_LINK_BW_1_62)
32f9d658 129 *link_bw = 162000;
ea5b213a 130 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
32f9d658
ZW
131 *link_bw = 270000;
132}
133
a4fc5ed6 134static int
ea5b213a 135intel_dp_max_lane_count(struct intel_dp *intel_dp)
a4fc5ed6 136{
a4fc5ed6
KP
137 int max_lane_count = 4;
138
ea5b213a
CW
139 if (intel_dp->dpcd[0] >= 0x11) {
140 max_lane_count = intel_dp->dpcd[2] & 0x1f;
a4fc5ed6
KP
141 switch (max_lane_count) {
142 case 1: case 2: case 4:
143 break;
144 default:
145 max_lane_count = 4;
146 }
147 }
148 return max_lane_count;
149}
150
151static int
ea5b213a 152intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 153{
ea5b213a 154 int max_link_bw = intel_dp->dpcd[1];
a4fc5ed6
KP
155
156 switch (max_link_bw) {
157 case DP_LINK_BW_1_62:
158 case DP_LINK_BW_2_7:
159 break;
160 default:
161 max_link_bw = DP_LINK_BW_1_62;
162 break;
163 }
164 return max_link_bw;
165}
166
167static int
168intel_dp_link_clock(uint8_t link_bw)
169{
170 if (link_bw == DP_LINK_BW_2_7)
171 return 270000;
172 else
173 return 162000;
174}
175
176/* I think this is a fiction */
177static int
ea5b213a 178intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
a4fc5ed6 179{
885a5fb5
ZW
180 struct drm_i915_private *dev_priv = dev->dev_private;
181
4d926461 182 if (is_edp(intel_dp))
5ceb0f9b 183 return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
885a5fb5
ZW
184 else
185 return pixel_clock * 3;
a4fc5ed6
KP
186}
187
fe27d53e
DA
188static int
189intel_dp_max_data_rate(int max_link_clock, int max_lanes)
190{
191 return (max_link_clock * max_lanes * 8) / 10;
192}
193
a4fc5ed6
KP
194static int
195intel_dp_mode_valid(struct drm_connector *connector,
196 struct drm_display_mode *mode)
197{
df0e9248 198 struct intel_dp *intel_dp = intel_attached_dp(connector);
7de56f43
ZY
199 struct drm_device *dev = connector->dev;
200 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a
CW
201 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
202 int max_lanes = intel_dp_max_lane_count(intel_dp);
a4fc5ed6 203
4d926461 204 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
7de56f43
ZY
205 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
206 return MODE_PANEL;
207
208 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
209 return MODE_PANEL;
210 }
211
fe27d53e
DA
212 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
213 which are outside spec tolerances but somehow work by magic */
cfcb0fc9 214 if (!is_edp(intel_dp) &&
ea5b213a 215 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
fe27d53e 216 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
a4fc5ed6
KP
217 return MODE_CLOCK_HIGH;
218
219 if (mode->clock < 10000)
220 return MODE_CLOCK_LOW;
221
222 return MODE_OK;
223}
224
225static uint32_t
226pack_aux(uint8_t *src, int src_bytes)
227{
228 int i;
229 uint32_t v = 0;
230
231 if (src_bytes > 4)
232 src_bytes = 4;
233 for (i = 0; i < src_bytes; i++)
234 v |= ((uint32_t) src[i]) << ((3-i) * 8);
235 return v;
236}
237
238static void
239unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
fb0f8fbf
KP
248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
255 clkcfg = I915_READ(CLKCFG);
256 switch (clkcfg & CLKCFG_FSB_MASK) {
257 case CLKCFG_FSB_400:
258 return 100;
259 case CLKCFG_FSB_533:
260 return 133;
261 case CLKCFG_FSB_667:
262 return 166;
263 case CLKCFG_FSB_800:
264 return 200;
265 case CLKCFG_FSB_1067:
266 return 266;
267 case CLKCFG_FSB_1333:
268 return 333;
269 /* these two are just a guess; one of them might be right */
270 case CLKCFG_FSB_1600:
271 case CLKCFG_FSB_1600_ALT:
272 return 400;
273 default:
274 return 133;
275 }
276}
277
a4fc5ed6 278static int
ea5b213a 279intel_dp_aux_ch(struct intel_dp *intel_dp,
a4fc5ed6
KP
280 uint8_t *send, int send_bytes,
281 uint8_t *recv, int recv_size)
282{
ea5b213a 283 uint32_t output_reg = intel_dp->output_reg;
4ef69c7a 284 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6
KP
285 struct drm_i915_private *dev_priv = dev->dev_private;
286 uint32_t ch_ctl = output_reg + 0x10;
287 uint32_t ch_data = ch_ctl + 4;
288 int i;
289 int recv_bytes;
a4fc5ed6 290 uint32_t status;
fb0f8fbf 291 uint32_t aux_clock_divider;
e3421a18 292 int try, precharge;
a4fc5ed6
KP
293
294 /* The clock divider is based off the hrawclk,
fb0f8fbf
KP
295 * and would like to run at 2MHz. So, take the
296 * hrawclk value and divide by 2 and use that
6176b8f9
JB
297 *
298 * Note that PCH attached eDP panels should use a 125MHz input
299 * clock divider.
a4fc5ed6 300 */
cfcb0fc9 301 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
e3421a18
ZW
302 if (IS_GEN6(dev))
303 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
304 else
305 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
306 } else if (HAS_PCH_SPLIT(dev))
f2b115e6 307 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
5eb08b69
ZW
308 else
309 aux_clock_divider = intel_hrawclk(dev) / 2;
310
e3421a18
ZW
311 if (IS_GEN6(dev))
312 precharge = 3;
313 else
314 precharge = 5;
315
4f7f7b7e
CW
316 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
317 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
318 I915_READ(ch_ctl));
319 return -EBUSY;
320 }
321
fb0f8fbf
KP
322 /* Must try at least 3 times according to DP spec */
323 for (try = 0; try < 5; try++) {
324 /* Load the send data into the aux channel data registers */
4f7f7b7e
CW
325 for (i = 0; i < send_bytes; i += 4)
326 I915_WRITE(ch_data + i,
327 pack_aux(send + i, send_bytes - i));
fb0f8fbf
KP
328
329 /* Send the command and wait for it to complete */
4f7f7b7e
CW
330 I915_WRITE(ch_ctl,
331 DP_AUX_CH_CTL_SEND_BUSY |
332 DP_AUX_CH_CTL_TIME_OUT_400us |
333 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
334 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
335 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
336 DP_AUX_CH_CTL_DONE |
337 DP_AUX_CH_CTL_TIME_OUT_ERROR |
338 DP_AUX_CH_CTL_RECEIVE_ERROR);
fb0f8fbf 339 for (;;) {
fb0f8fbf
KP
340 status = I915_READ(ch_ctl);
341 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
342 break;
4f7f7b7e 343 udelay(100);
fb0f8fbf
KP
344 }
345
346 /* Clear done status and any errors */
4f7f7b7e
CW
347 I915_WRITE(ch_ctl,
348 status |
349 DP_AUX_CH_CTL_DONE |
350 DP_AUX_CH_CTL_TIME_OUT_ERROR |
351 DP_AUX_CH_CTL_RECEIVE_ERROR);
352 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
353 break;
354 }
355
a4fc5ed6 356 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 357 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
a5b3da54 358 return -EBUSY;
a4fc5ed6
KP
359 }
360
361 /* Check for timeout or receive error.
362 * Timeouts occur when the sink is not connected
363 */
a5b3da54 364 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 365 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
a5b3da54
KP
366 return -EIO;
367 }
1ae8c0a5
KP
368
369 /* Timeouts occur when the device isn't connected, so they're
370 * "normal" -- don't fill the kernel log with these */
a5b3da54 371 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 372 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
a5b3da54 373 return -ETIMEDOUT;
a4fc5ed6
KP
374 }
375
376 /* Unload any bytes sent back from the other side */
377 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
378 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
379 if (recv_bytes > recv_size)
380 recv_bytes = recv_size;
381
4f7f7b7e
CW
382 for (i = 0; i < recv_bytes; i += 4)
383 unpack_aux(I915_READ(ch_data + i),
384 recv + i, recv_bytes - i);
a4fc5ed6
KP
385
386 return recv_bytes;
387}
388
389/* Write data to the aux channel in native mode */
390static int
ea5b213a 391intel_dp_aux_native_write(struct intel_dp *intel_dp,
a4fc5ed6
KP
392 uint16_t address, uint8_t *send, int send_bytes)
393{
394 int ret;
395 uint8_t msg[20];
396 int msg_bytes;
397 uint8_t ack;
398
399 if (send_bytes > 16)
400 return -1;
401 msg[0] = AUX_NATIVE_WRITE << 4;
402 msg[1] = address >> 8;
eebc863e 403 msg[2] = address & 0xff;
a4fc5ed6
KP
404 msg[3] = send_bytes - 1;
405 memcpy(&msg[4], send, send_bytes);
406 msg_bytes = send_bytes + 4;
407 for (;;) {
ea5b213a 408 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
a4fc5ed6
KP
409 if (ret < 0)
410 return ret;
411 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
412 break;
413 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
414 udelay(100);
415 else
a5b3da54 416 return -EIO;
a4fc5ed6
KP
417 }
418 return send_bytes;
419}
420
421/* Write a single byte to the aux channel in native mode */
422static int
ea5b213a 423intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
a4fc5ed6
KP
424 uint16_t address, uint8_t byte)
425{
ea5b213a 426 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
a4fc5ed6
KP
427}
428
429/* read bytes from a native aux channel */
430static int
ea5b213a 431intel_dp_aux_native_read(struct intel_dp *intel_dp,
a4fc5ed6
KP
432 uint16_t address, uint8_t *recv, int recv_bytes)
433{
434 uint8_t msg[4];
435 int msg_bytes;
436 uint8_t reply[20];
437 int reply_bytes;
438 uint8_t ack;
439 int ret;
440
441 msg[0] = AUX_NATIVE_READ << 4;
442 msg[1] = address >> 8;
443 msg[2] = address & 0xff;
444 msg[3] = recv_bytes - 1;
445
446 msg_bytes = 4;
447 reply_bytes = recv_bytes + 1;
448
449 for (;;) {
ea5b213a 450 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
a4fc5ed6 451 reply, reply_bytes);
a5b3da54
KP
452 if (ret == 0)
453 return -EPROTO;
454 if (ret < 0)
a4fc5ed6
KP
455 return ret;
456 ack = reply[0];
457 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
458 memcpy(recv, reply + 1, ret - 1);
459 return ret - 1;
460 }
461 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
462 udelay(100);
463 else
a5b3da54 464 return -EIO;
a4fc5ed6
KP
465 }
466}
467
468static int
ab2c0672
DA
469intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
470 uint8_t write_byte, uint8_t *read_byte)
a4fc5ed6 471{
ab2c0672 472 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
ea5b213a
CW
473 struct intel_dp *intel_dp = container_of(adapter,
474 struct intel_dp,
475 adapter);
ab2c0672
DA
476 uint16_t address = algo_data->address;
477 uint8_t msg[5];
478 uint8_t reply[2];
479 int msg_bytes;
480 int reply_bytes;
481 int ret;
482
483 /* Set up the command byte */
484 if (mode & MODE_I2C_READ)
485 msg[0] = AUX_I2C_READ << 4;
486 else
487 msg[0] = AUX_I2C_WRITE << 4;
488
489 if (!(mode & MODE_I2C_STOP))
490 msg[0] |= AUX_I2C_MOT << 4;
a4fc5ed6 491
ab2c0672
DA
492 msg[1] = address >> 8;
493 msg[2] = address;
494
495 switch (mode) {
496 case MODE_I2C_WRITE:
497 msg[3] = 0;
498 msg[4] = write_byte;
499 msg_bytes = 5;
500 reply_bytes = 1;
501 break;
502 case MODE_I2C_READ:
503 msg[3] = 0;
504 msg_bytes = 4;
505 reply_bytes = 2;
506 break;
507 default:
508 msg_bytes = 3;
509 reply_bytes = 1;
510 break;
511 }
512
513 for (;;) {
ea5b213a 514 ret = intel_dp_aux_ch(intel_dp,
ab2c0672
DA
515 msg, msg_bytes,
516 reply, reply_bytes);
517 if (ret < 0) {
3ff99164 518 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
ab2c0672
DA
519 return ret;
520 }
521 switch (reply[0] & AUX_I2C_REPLY_MASK) {
522 case AUX_I2C_REPLY_ACK:
523 if (mode == MODE_I2C_READ) {
524 *read_byte = reply[1];
525 }
526 return reply_bytes - 1;
527 case AUX_I2C_REPLY_NACK:
3ff99164 528 DRM_DEBUG_KMS("aux_ch nack\n");
ab2c0672
DA
529 return -EREMOTEIO;
530 case AUX_I2C_REPLY_DEFER:
3ff99164 531 DRM_DEBUG_KMS("aux_ch defer\n");
ab2c0672
DA
532 udelay(100);
533 break;
534 default:
535 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
536 return -EREMOTEIO;
537 }
538 }
a4fc5ed6
KP
539}
540
541static int
ea5b213a 542intel_dp_i2c_init(struct intel_dp *intel_dp,
55f78c43 543 struct intel_connector *intel_connector, const char *name)
a4fc5ed6 544{
d54e9d28 545 DRM_DEBUG_KMS("i2c_init %s\n", name);
ea5b213a
CW
546 intel_dp->algo.running = false;
547 intel_dp->algo.address = 0;
548 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
549
550 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
551 intel_dp->adapter.owner = THIS_MODULE;
552 intel_dp->adapter.class = I2C_CLASS_DDC;
553 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
554 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
555 intel_dp->adapter.algo_data = &intel_dp->algo;
556 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
557
558 return i2c_dp_aux_add_bus(&intel_dp->adapter);
a4fc5ed6
KP
559}
560
561static bool
562intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
563 struct drm_display_mode *adjusted_mode)
564{
0d3a1bee
ZY
565 struct drm_device *dev = encoder->dev;
566 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 567 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
a4fc5ed6 568 int lane_count, clock;
ea5b213a
CW
569 int max_lane_count = intel_dp_max_lane_count(intel_dp);
570 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
a4fc5ed6
KP
571 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
572
4d926461 573 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
1d8e1c75
CW
574 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
575 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
576 mode, adjusted_mode);
0d3a1bee
ZY
577 /*
578 * the mode->clock is used to calculate the Data&Link M/N
579 * of the pipe. For the eDP the fixed clock should be used.
580 */
581 mode->clock = dev_priv->panel_fixed_mode->clock;
582 }
583
a4fc5ed6
KP
584 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
585 for (clock = 0; clock <= max_clock; clock++) {
fe27d53e 586 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
a4fc5ed6 587
ea5b213a 588 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
885a5fb5 589 <= link_avail) {
ea5b213a
CW
590 intel_dp->link_bw = bws[clock];
591 intel_dp->lane_count = lane_count;
592 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
28c97730
ZY
593 DRM_DEBUG_KMS("Display port link bw %02x lane "
594 "count %d clock %d\n",
ea5b213a 595 intel_dp->link_bw, intel_dp->lane_count,
a4fc5ed6
KP
596 adjusted_mode->clock);
597 return true;
598 }
599 }
600 }
fe27d53e 601
4d926461 602 if (is_edp(intel_dp)) {
fe27d53e 603 /* okay we failed just pick the highest */
ea5b213a
CW
604 intel_dp->lane_count = max_lane_count;
605 intel_dp->link_bw = bws[max_clock];
606 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
fe27d53e
DA
607 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
608 "count %d clock %d\n",
ea5b213a 609 intel_dp->link_bw, intel_dp->lane_count,
fe27d53e 610 adjusted_mode->clock);
1d8e1c75 611
fe27d53e
DA
612 return true;
613 }
1d8e1c75 614
a4fc5ed6
KP
615 return false;
616}
617
618struct intel_dp_m_n {
619 uint32_t tu;
620 uint32_t gmch_m;
621 uint32_t gmch_n;
622 uint32_t link_m;
623 uint32_t link_n;
624};
625
626static void
627intel_reduce_ratio(uint32_t *num, uint32_t *den)
628{
629 while (*num > 0xffffff || *den > 0xffffff) {
630 *num >>= 1;
631 *den >>= 1;
632 }
633}
634
635static void
36e83a18 636intel_dp_compute_m_n(int bpp,
a4fc5ed6
KP
637 int nlanes,
638 int pixel_clock,
639 int link_clock,
640 struct intel_dp_m_n *m_n)
641{
642 m_n->tu = 64;
36e83a18 643 m_n->gmch_m = (pixel_clock * bpp) >> 3;
a4fc5ed6
KP
644 m_n->gmch_n = link_clock * nlanes;
645 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
646 m_n->link_m = pixel_clock;
647 m_n->link_n = link_clock;
648 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
649}
650
651void
652intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
653 struct drm_display_mode *adjusted_mode)
654{
655 struct drm_device *dev = crtc->dev;
656 struct drm_mode_config *mode_config = &dev->mode_config;
55f78c43 657 struct drm_encoder *encoder;
a4fc5ed6
KP
658 struct drm_i915_private *dev_priv = dev->dev_private;
659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
36e83a18 660 int lane_count = 4, bpp = 24;
a4fc5ed6
KP
661 struct intel_dp_m_n m_n;
662
663 /*
21d40d37 664 * Find the lane count in the intel_encoder private
a4fc5ed6 665 */
55f78c43 666 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a 667 struct intel_dp *intel_dp;
a4fc5ed6 668
d8201ab6 669 if (encoder->crtc != crtc)
a4fc5ed6
KP
670 continue;
671
ea5b213a
CW
672 intel_dp = enc_to_intel_dp(encoder);
673 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
674 lane_count = intel_dp->lane_count;
51190667
JB
675 break;
676 } else if (is_edp(intel_dp)) {
677 lane_count = dev_priv->edp.lanes;
678 bpp = dev_priv->edp.bpp;
a4fc5ed6
KP
679 break;
680 }
681 }
682
683 /*
684 * Compute the GMCH and Link ratios. The '3' here is
685 * the number of bytes_per_pixel post-LUT, which we always
686 * set up for 8-bits of R/G/B, or 3 bytes total.
687 */
36e83a18 688 intel_dp_compute_m_n(bpp, lane_count,
a4fc5ed6
KP
689 mode->clock, adjusted_mode->clock, &m_n);
690
c619eed4 691 if (HAS_PCH_SPLIT(dev)) {
5eb08b69
ZW
692 if (intel_crtc->pipe == 0) {
693 I915_WRITE(TRANSA_DATA_M1,
694 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
695 m_n.gmch_m);
696 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
697 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
698 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
699 } else {
700 I915_WRITE(TRANSB_DATA_M1,
701 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
702 m_n.gmch_m);
703 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
704 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
705 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
706 }
a4fc5ed6 707 } else {
5eb08b69
ZW
708 if (intel_crtc->pipe == 0) {
709 I915_WRITE(PIPEA_GMCH_DATA_M,
710 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
711 m_n.gmch_m);
712 I915_WRITE(PIPEA_GMCH_DATA_N,
713 m_n.gmch_n);
714 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
715 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
716 } else {
717 I915_WRITE(PIPEB_GMCH_DATA_M,
718 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
719 m_n.gmch_m);
720 I915_WRITE(PIPEB_GMCH_DATA_N,
721 m_n.gmch_n);
722 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
723 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
724 }
a4fc5ed6
KP
725 }
726}
727
728static void
729intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
730 struct drm_display_mode *adjusted_mode)
731{
e3421a18 732 struct drm_device *dev = encoder->dev;
ea5b213a 733 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4ef69c7a 734 struct drm_crtc *crtc = intel_dp->base.base.crtc;
a4fc5ed6
KP
735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
736
ea5b213a 737 intel_dp->DP = (DP_VOLTAGE_0_4 |
9c9e7927
AJ
738 DP_PRE_EMPHASIS_0);
739
740 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
ea5b213a 741 intel_dp->DP |= DP_SYNC_HS_HIGH;
9c9e7927 742 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
ea5b213a 743 intel_dp->DP |= DP_SYNC_VS_HIGH;
a4fc5ed6 744
cfcb0fc9 745 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
ea5b213a 746 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3421a18 747 else
ea5b213a 748 intel_dp->DP |= DP_LINK_TRAIN_OFF;
a4fc5ed6 749
ea5b213a 750 switch (intel_dp->lane_count) {
a4fc5ed6 751 case 1:
ea5b213a 752 intel_dp->DP |= DP_PORT_WIDTH_1;
a4fc5ed6
KP
753 break;
754 case 2:
ea5b213a 755 intel_dp->DP |= DP_PORT_WIDTH_2;
a4fc5ed6
KP
756 break;
757 case 4:
ea5b213a 758 intel_dp->DP |= DP_PORT_WIDTH_4;
a4fc5ed6
KP
759 break;
760 }
ea5b213a
CW
761 if (intel_dp->has_audio)
762 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
a4fc5ed6 763
ea5b213a
CW
764 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
765 intel_dp->link_configuration[0] = intel_dp->link_bw;
766 intel_dp->link_configuration[1] = intel_dp->lane_count;
a4fc5ed6
KP
767
768 /*
9962c925 769 * Check for DPCD version > 1.1 and enhanced framing support
a4fc5ed6 770 */
ea5b213a
CW
771 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
772 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
773 intel_dp->DP |= DP_ENHANCED_FRAMING;
a4fc5ed6
KP
774 }
775
e3421a18
ZW
776 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
777 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
ea5b213a 778 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 779
cfcb0fc9 780 if (is_edp(intel_dp)) {
32f9d658 781 /* don't miss out required setting for eDP */
ea5b213a 782 intel_dp->DP |= DP_PLL_ENABLE;
32f9d658 783 if (adjusted_mode->clock < 200000)
ea5b213a 784 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
32f9d658 785 else
ea5b213a 786 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
32f9d658 787 }
a4fc5ed6
KP
788}
789
7eaf5547
JB
790/* Returns true if the panel was already on when called */
791static bool ironlake_edp_panel_on (struct drm_device *dev)
9934c132
JB
792{
793 struct drm_i915_private *dev_priv = dev->dev_private;
913d8d11 794 u32 pp;
9934c132 795
913d8d11 796 if (I915_READ(PCH_PP_STATUS) & PP_ON)
7eaf5547 797 return true;
9934c132
JB
798
799 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
800
801 /* ILK workaround: disable reset around power sequence */
802 pp &= ~PANEL_POWER_RESET;
803 I915_WRITE(PCH_PP_CONTROL, pp);
804 POSTING_READ(PCH_PP_CONTROL);
805
4d12fe0b 806 pp |= POWER_TARGET_ON;
9934c132 807 I915_WRITE(PCH_PP_CONTROL, pp);
9934c132 808
27d64339
HV
809 /* Ouch. We need to wait here for some panels, like Dell e6510
810 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
811 */
812 msleep(300);
813
481b6af3 814 if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
913d8d11
CW
815 DRM_ERROR("panel on wait timed out: 0x%08x\n",
816 I915_READ(PCH_PP_STATUS));
9934c132 817
3969c9c9 818 pp &= ~(PANEL_UNLOCK_REGS);
37c6c9b0 819 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 820 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 821 POSTING_READ(PCH_PP_CONTROL);
7eaf5547
JB
822
823 return false;
9934c132
JB
824}
825
826static void ironlake_edp_panel_off (struct drm_device *dev)
827{
828 struct drm_i915_private *dev_priv = dev->dev_private;
913d8d11 829 u32 pp;
9934c132
JB
830
831 pp = I915_READ(PCH_PP_CONTROL);
37c6c9b0
JB
832
833 /* ILK workaround: disable reset around power sequence */
834 pp &= ~PANEL_POWER_RESET;
835 I915_WRITE(PCH_PP_CONTROL, pp);
836 POSTING_READ(PCH_PP_CONTROL);
837
9934c132
JB
838 pp &= ~POWER_TARGET_ON;
839 I915_WRITE(PCH_PP_CONTROL, pp);
9934c132 840
481b6af3 841 if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
913d8d11
CW
842 DRM_ERROR("panel off wait timed out: 0x%08x\n",
843 I915_READ(PCH_PP_STATUS));
9934c132
JB
844
845 /* Make sure VDD is enabled so DP AUX will work */
3969c9c9 846 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 847 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 848 POSTING_READ(PCH_PP_CONTROL);
27d64339
HV
849
850 /* Ouch. We need to wait here for some panels, like Dell e6510
851 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
852 */
853 msleep(300);
9934c132
JB
854}
855
b2094bba
JB
856static void ironlake_edp_panel_vdd_on(struct drm_device *dev)
857{
858 struct drm_i915_private *dev_priv = dev->dev_private;
859 u32 pp;
860
861 pp = I915_READ(PCH_PP_CONTROL);
862 pp |= EDP_FORCE_VDD;
863 I915_WRITE(PCH_PP_CONTROL, pp);
864 POSTING_READ(PCH_PP_CONTROL);
3ba5c569 865 msleep(300);
b2094bba
JB
866}
867
868static void ironlake_edp_panel_vdd_off(struct drm_device *dev)
869{
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 u32 pp;
872
873 pp = I915_READ(PCH_PP_CONTROL);
874 pp &= ~EDP_FORCE_VDD;
875 I915_WRITE(PCH_PP_CONTROL, pp);
876 POSTING_READ(PCH_PP_CONTROL);
3ba5c569 877 msleep(300);
b2094bba
JB
878}
879
f2b115e6 880static void ironlake_edp_backlight_on (struct drm_device *dev)
32f9d658
ZW
881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 u32 pp;
884
28c97730 885 DRM_DEBUG_KMS("\n");
32f9d658
ZW
886 pp = I915_READ(PCH_PP_CONTROL);
887 pp |= EDP_BLC_ENABLE;
888 I915_WRITE(PCH_PP_CONTROL, pp);
889}
890
f2b115e6 891static void ironlake_edp_backlight_off (struct drm_device *dev)
32f9d658
ZW
892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
894 u32 pp;
895
28c97730 896 DRM_DEBUG_KMS("\n");
32f9d658
ZW
897 pp = I915_READ(PCH_PP_CONTROL);
898 pp &= ~EDP_BLC_ENABLE;
899 I915_WRITE(PCH_PP_CONTROL, pp);
900}
a4fc5ed6 901
d240f20f
JB
902static void ironlake_edp_pll_on(struct drm_encoder *encoder)
903{
904 struct drm_device *dev = encoder->dev;
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 u32 dpa_ctl;
907
908 DRM_DEBUG_KMS("\n");
909 dpa_ctl = I915_READ(DP_A);
910 dpa_ctl &= ~DP_PLL_ENABLE;
911 I915_WRITE(DP_A, dpa_ctl);
912}
913
914static void ironlake_edp_pll_off(struct drm_encoder *encoder)
915{
916 struct drm_device *dev = encoder->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 u32 dpa_ctl;
919
920 dpa_ctl = I915_READ(DP_A);
921 dpa_ctl |= DP_PLL_ENABLE;
922 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 923 POSTING_READ(DP_A);
d240f20f
JB
924 udelay(200);
925}
926
927static void intel_dp_prepare(struct drm_encoder *encoder)
928{
929 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
930 struct drm_device *dev = encoder->dev;
931 struct drm_i915_private *dev_priv = dev->dev_private;
932 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
933
4d926461 934 if (is_edp(intel_dp)) {
2c9d9754 935 ironlake_edp_panel_off(dev);
d240f20f 936 ironlake_edp_backlight_off(dev);
b2094bba 937 ironlake_edp_panel_vdd_on(dev);
d240f20f
JB
938 ironlake_edp_pll_on(encoder);
939 }
940 if (dp_reg & DP_PORT_EN)
941 intel_dp_link_down(intel_dp);
942}
943
944static void intel_dp_commit(struct drm_encoder *encoder)
945{
946 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
947 struct drm_device *dev = encoder->dev;
d240f20f 948
33a34e4e
JB
949 intel_dp_start_link_train(intel_dp);
950
4d926461 951 if (is_edp(intel_dp))
b2094bba 952 ironlake_edp_panel_on(dev);
33a34e4e
JB
953
954 intel_dp_complete_link_train(intel_dp);
955
4d926461 956 if (is_edp(intel_dp))
d240f20f
JB
957 ironlake_edp_backlight_on(dev);
958}
959
a4fc5ed6
KP
960static void
961intel_dp_dpms(struct drm_encoder *encoder, int mode)
962{
ea5b213a 963 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
55f78c43 964 struct drm_device *dev = encoder->dev;
a4fc5ed6 965 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 966 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
a4fc5ed6
KP
967
968 if (mode != DRM_MODE_DPMS_ON) {
4d926461 969 if (is_edp(intel_dp)) {
7643a7fa
JB
970 ironlake_edp_backlight_off(dev);
971 ironlake_edp_panel_off(dev);
32f9d658 972 }
7643a7fa
JB
973 if (dp_reg & DP_PORT_EN)
974 intel_dp_link_down(intel_dp);
4d926461 975 if (is_edp(intel_dp))
d240f20f 976 ironlake_edp_pll_off(encoder);
a4fc5ed6 977 } else {
32f9d658 978 if (!(dp_reg & DP_PORT_EN)) {
33a34e4e 979 intel_dp_start_link_train(intel_dp);
4d926461 980 if (is_edp(intel_dp))
9934c132 981 ironlake_edp_panel_on(dev);
33a34e4e 982 intel_dp_complete_link_train(intel_dp);
4d926461 983 if (is_edp(intel_dp))
f2b115e6 984 ironlake_edp_backlight_on(dev);
32f9d658 985 }
a4fc5ed6 986 }
ea5b213a 987 intel_dp->dpms_mode = mode;
a4fc5ed6
KP
988}
989
990/*
991 * Fetch AUX CH registers 0x202 - 0x207 which contain
992 * link status information
993 */
994static bool
33a34e4e 995intel_dp_get_link_status(struct intel_dp *intel_dp)
a4fc5ed6
KP
996{
997 int ret;
998
ea5b213a 999 ret = intel_dp_aux_native_read(intel_dp,
a4fc5ed6 1000 DP_LANE0_1_STATUS,
33a34e4e 1001 intel_dp->link_status, DP_LINK_STATUS_SIZE);
a4fc5ed6
KP
1002 if (ret != DP_LINK_STATUS_SIZE)
1003 return false;
1004 return true;
1005}
1006
1007static uint8_t
1008intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1009 int r)
1010{
1011 return link_status[r - DP_LANE0_1_STATUS];
1012}
1013
a4fc5ed6
KP
1014static uint8_t
1015intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1016 int lane)
1017{
1018 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1019 int s = ((lane & 1) ?
1020 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1021 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1022 uint8_t l = intel_dp_link_status(link_status, i);
1023
1024 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1025}
1026
1027static uint8_t
1028intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1029 int lane)
1030{
1031 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1032 int s = ((lane & 1) ?
1033 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1034 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1035 uint8_t l = intel_dp_link_status(link_status, i);
1036
1037 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1038}
1039
1040
1041#if 0
1042static char *voltage_names[] = {
1043 "0.4V", "0.6V", "0.8V", "1.2V"
1044};
1045static char *pre_emph_names[] = {
1046 "0dB", "3.5dB", "6dB", "9.5dB"
1047};
1048static char *link_train_names[] = {
1049 "pattern 1", "pattern 2", "idle", "off"
1050};
1051#endif
1052
1053/*
1054 * These are source-specific values; current Intel hardware supports
1055 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1056 */
1057#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1058
1059static uint8_t
1060intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1061{
1062 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1063 case DP_TRAIN_VOLTAGE_SWING_400:
1064 return DP_TRAIN_PRE_EMPHASIS_6;
1065 case DP_TRAIN_VOLTAGE_SWING_600:
1066 return DP_TRAIN_PRE_EMPHASIS_6;
1067 case DP_TRAIN_VOLTAGE_SWING_800:
1068 return DP_TRAIN_PRE_EMPHASIS_3_5;
1069 case DP_TRAIN_VOLTAGE_SWING_1200:
1070 default:
1071 return DP_TRAIN_PRE_EMPHASIS_0;
1072 }
1073}
1074
1075static void
33a34e4e 1076intel_get_adjust_train(struct intel_dp *intel_dp)
a4fc5ed6
KP
1077{
1078 uint8_t v = 0;
1079 uint8_t p = 0;
1080 int lane;
1081
33a34e4e
JB
1082 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1083 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1084 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
a4fc5ed6
KP
1085
1086 if (this_v > v)
1087 v = this_v;
1088 if (this_p > p)
1089 p = this_p;
1090 }
1091
1092 if (v >= I830_DP_VOLTAGE_MAX)
1093 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1094
1095 if (p >= intel_dp_pre_emphasis_max(v))
1096 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1097
1098 for (lane = 0; lane < 4; lane++)
33a34e4e 1099 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
1100}
1101
1102static uint32_t
1103intel_dp_signal_levels(uint8_t train_set, int lane_count)
1104{
1105 uint32_t signal_levels = 0;
1106
1107 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1108 case DP_TRAIN_VOLTAGE_SWING_400:
1109 default:
1110 signal_levels |= DP_VOLTAGE_0_4;
1111 break;
1112 case DP_TRAIN_VOLTAGE_SWING_600:
1113 signal_levels |= DP_VOLTAGE_0_6;
1114 break;
1115 case DP_TRAIN_VOLTAGE_SWING_800:
1116 signal_levels |= DP_VOLTAGE_0_8;
1117 break;
1118 case DP_TRAIN_VOLTAGE_SWING_1200:
1119 signal_levels |= DP_VOLTAGE_1_2;
1120 break;
1121 }
1122 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1123 case DP_TRAIN_PRE_EMPHASIS_0:
1124 default:
1125 signal_levels |= DP_PRE_EMPHASIS_0;
1126 break;
1127 case DP_TRAIN_PRE_EMPHASIS_3_5:
1128 signal_levels |= DP_PRE_EMPHASIS_3_5;
1129 break;
1130 case DP_TRAIN_PRE_EMPHASIS_6:
1131 signal_levels |= DP_PRE_EMPHASIS_6;
1132 break;
1133 case DP_TRAIN_PRE_EMPHASIS_9_5:
1134 signal_levels |= DP_PRE_EMPHASIS_9_5;
1135 break;
1136 }
1137 return signal_levels;
1138}
1139
e3421a18
ZW
1140/* Gen6's DP voltage swing and pre-emphasis control */
1141static uint32_t
1142intel_gen6_edp_signal_levels(uint8_t train_set)
1143{
1144 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1145 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1146 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1147 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1148 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1149 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1150 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1151 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1152 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1153 default:
1154 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1155 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1156 }
1157}
1158
a4fc5ed6
KP
1159static uint8_t
1160intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1161 int lane)
1162{
1163 int i = DP_LANE0_1_STATUS + (lane >> 1);
1164 int s = (lane & 1) * 4;
1165 uint8_t l = intel_dp_link_status(link_status, i);
1166
1167 return (l >> s) & 0xf;
1168}
1169
1170/* Check for clock recovery is done on all channels */
1171static bool
1172intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1173{
1174 int lane;
1175 uint8_t lane_status;
1176
1177 for (lane = 0; lane < lane_count; lane++) {
1178 lane_status = intel_get_lane_status(link_status, lane);
1179 if ((lane_status & DP_LANE_CR_DONE) == 0)
1180 return false;
1181 }
1182 return true;
1183}
1184
1185/* Check to see if channel eq is done on all channels */
1186#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1187 DP_LANE_CHANNEL_EQ_DONE|\
1188 DP_LANE_SYMBOL_LOCKED)
1189static bool
33a34e4e 1190intel_channel_eq_ok(struct intel_dp *intel_dp)
a4fc5ed6
KP
1191{
1192 uint8_t lane_align;
1193 uint8_t lane_status;
1194 int lane;
1195
33a34e4e 1196 lane_align = intel_dp_link_status(intel_dp->link_status,
a4fc5ed6
KP
1197 DP_LANE_ALIGN_STATUS_UPDATED);
1198 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1199 return false;
33a34e4e
JB
1200 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1201 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
a4fc5ed6
KP
1202 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1203 return false;
1204 }
1205 return true;
1206}
1207
1208static bool
ea5b213a 1209intel_dp_set_link_train(struct intel_dp *intel_dp,
a4fc5ed6 1210 uint32_t dp_reg_value,
58e10eb9 1211 uint8_t dp_train_pat)
a4fc5ed6 1212{
4ef69c7a 1213 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1214 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1215 int ret;
1216
ea5b213a
CW
1217 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1218 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 1219
ea5b213a 1220 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1221 DP_TRAINING_PATTERN_SET,
1222 dp_train_pat);
1223
ea5b213a 1224 ret = intel_dp_aux_native_write(intel_dp,
58e10eb9
CW
1225 DP_TRAINING_LANE0_SET,
1226 intel_dp->train_set, 4);
a4fc5ed6
KP
1227 if (ret != 4)
1228 return false;
1229
1230 return true;
1231}
1232
33a34e4e 1233/* Enable corresponding port and start training pattern 1 */
a4fc5ed6 1234static void
33a34e4e 1235intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 1236{
4ef69c7a 1237 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1238 struct drm_i915_private *dev_priv = dev->dev_private;
58e10eb9 1239 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
a4fc5ed6
KP
1240 int i;
1241 uint8_t voltage;
1242 bool clock_recovery = false;
a4fc5ed6 1243 int tries;
e3421a18 1244 u32 reg;
ea5b213a 1245 uint32_t DP = intel_dp->DP;
a4fc5ed6 1246
b99a9d9b
KP
1247 /* Enable output, wait for it to become active */
1248 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1249 POSTING_READ(intel_dp->output_reg);
1250 intel_wait_for_vblank(dev, intel_crtc->pipe);
a4fc5ed6
KP
1251
1252 /* Write the link configuration data */
ea5b213a
CW
1253 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1254 intel_dp->link_configuration,
1255 DP_LINK_CONFIGURATION_SIZE);
a4fc5ed6
KP
1256
1257 DP |= DP_PORT_EN;
cfcb0fc9 1258 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1259 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1260 else
1261 DP &= ~DP_LINK_TRAIN_MASK;
33a34e4e 1262 memset(intel_dp->train_set, 0, 4);
a4fc5ed6
KP
1263 voltage = 0xff;
1264 tries = 0;
1265 clock_recovery = false;
1266 for (;;) {
33a34e4e 1267 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18 1268 uint32_t signal_levels;
cfcb0fc9 1269 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1270 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1271 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1272 } else {
33a34e4e 1273 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1274 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1275 }
a4fc5ed6 1276
cfcb0fc9 1277 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1278 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1279 else
1280 reg = DP | DP_LINK_TRAIN_PAT_1;
1281
ea5b213a 1282 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1283 DP_TRAINING_PATTERN_1))
a4fc5ed6 1284 break;
a4fc5ed6
KP
1285 /* Set training pattern 1 */
1286
1287 udelay(100);
33a34e4e 1288 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6
KP
1289 break;
1290
33a34e4e 1291 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
a4fc5ed6
KP
1292 clock_recovery = true;
1293 break;
1294 }
1295
1296 /* Check to see if we've tried the max voltage */
ea5b213a 1297 for (i = 0; i < intel_dp->lane_count; i++)
33a34e4e 1298 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 1299 break;
ea5b213a 1300 if (i == intel_dp->lane_count)
a4fc5ed6
KP
1301 break;
1302
1303 /* Check to see if we've tried the same voltage 5 times */
33a34e4e 1304 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
a4fc5ed6
KP
1305 ++tries;
1306 if (tries == 5)
1307 break;
1308 } else
1309 tries = 0;
33a34e4e 1310 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 1311
33a34e4e
JB
1312 /* Compute new intel_dp->train_set as requested by target */
1313 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1314 }
1315
33a34e4e
JB
1316 intel_dp->DP = DP;
1317}
1318
1319static void
1320intel_dp_complete_link_train(struct intel_dp *intel_dp)
1321{
4ef69c7a 1322 struct drm_device *dev = intel_dp->base.base.dev;
33a34e4e
JB
1323 struct drm_i915_private *dev_priv = dev->dev_private;
1324 bool channel_eq = false;
1325 int tries;
1326 u32 reg;
1327 uint32_t DP = intel_dp->DP;
1328
a4fc5ed6
KP
1329 /* channel equalization */
1330 tries = 0;
1331 channel_eq = false;
1332 for (;;) {
33a34e4e 1333 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18
ZW
1334 uint32_t signal_levels;
1335
cfcb0fc9 1336 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1337 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1338 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1339 } else {
33a34e4e 1340 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1341 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1342 }
1343
cfcb0fc9 1344 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1345 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1346 else
1347 reg = DP | DP_LINK_TRAIN_PAT_2;
a4fc5ed6
KP
1348
1349 /* channel eq pattern */
ea5b213a 1350 if (!intel_dp_set_link_train(intel_dp, reg,
58e10eb9 1351 DP_TRAINING_PATTERN_2))
a4fc5ed6
KP
1352 break;
1353
1354 udelay(400);
33a34e4e 1355 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6
KP
1356 break;
1357
33a34e4e 1358 if (intel_channel_eq_ok(intel_dp)) {
a4fc5ed6
KP
1359 channel_eq = true;
1360 break;
1361 }
1362
1363 /* Try 5 times */
1364 if (tries > 5)
1365 break;
1366
33a34e4e
JB
1367 /* Compute new intel_dp->train_set as requested by target */
1368 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1369 ++tries;
1370 }
1371
cfcb0fc9 1372 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1373 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1374 else
1375 reg = DP | DP_LINK_TRAIN_OFF;
1376
ea5b213a
CW
1377 I915_WRITE(intel_dp->output_reg, reg);
1378 POSTING_READ(intel_dp->output_reg);
1379 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1380 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1381}
1382
1383static void
ea5b213a 1384intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 1385{
4ef69c7a 1386 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1387 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 1388 uint32_t DP = intel_dp->DP;
a4fc5ed6 1389
28c97730 1390 DRM_DEBUG_KMS("\n");
32f9d658 1391
cfcb0fc9 1392 if (is_edp(intel_dp)) {
32f9d658 1393 DP &= ~DP_PLL_ENABLE;
ea5b213a
CW
1394 I915_WRITE(intel_dp->output_reg, DP);
1395 POSTING_READ(intel_dp->output_reg);
32f9d658
ZW
1396 udelay(100);
1397 }
1398
cfcb0fc9 1399 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
e3421a18 1400 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 1401 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18
ZW
1402 } else {
1403 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 1404 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 1405 }
fe255d00 1406 POSTING_READ(intel_dp->output_reg);
5eb08b69 1407
fe255d00 1408 msleep(17);
5eb08b69 1409
cfcb0fc9 1410 if (is_edp(intel_dp))
32f9d658 1411 DP |= DP_LINK_TRAIN_OFF;
ea5b213a
CW
1412 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1413 POSTING_READ(intel_dp->output_reg);
a4fc5ed6
KP
1414}
1415
a4fc5ed6
KP
1416/*
1417 * According to DP spec
1418 * 5.1.2:
1419 * 1. Read DPCD
1420 * 2. Configure link according to Receiver Capabilities
1421 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1422 * 4. Check link status on receipt of hot-plug interrupt
1423 */
1424
1425static void
ea5b213a 1426intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 1427{
4ef69c7a 1428 if (!intel_dp->base.base.crtc)
a4fc5ed6
KP
1429 return;
1430
33a34e4e 1431 if (!intel_dp_get_link_status(intel_dp)) {
ea5b213a 1432 intel_dp_link_down(intel_dp);
a4fc5ed6
KP
1433 return;
1434 }
1435
33a34e4e
JB
1436 if (!intel_channel_eq_ok(intel_dp)) {
1437 intel_dp_start_link_train(intel_dp);
1438 intel_dp_complete_link_train(intel_dp);
1439 }
a4fc5ed6 1440}
a4fc5ed6 1441
5eb08b69 1442static enum drm_connector_status
f2b115e6 1443ironlake_dp_detect(struct drm_connector *connector)
5eb08b69 1444{
df0e9248 1445 struct intel_dp *intel_dp = intel_attached_dp(connector);
5eb08b69
ZW
1446 enum drm_connector_status status;
1447
7eaf5547 1448 /* Panel needs power for AUX to work */
4d926461 1449 if (is_edp(intel_dp))
b2094bba 1450 ironlake_edp_panel_vdd_on(connector->dev);
5eb08b69 1451 status = connector_status_disconnected;
ea5b213a
CW
1452 if (intel_dp_aux_native_read(intel_dp,
1453 0x000, intel_dp->dpcd,
1454 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
5eb08b69 1455 {
ea5b213a 1456 if (intel_dp->dpcd[0] != 0)
5eb08b69
ZW
1457 status = connector_status_connected;
1458 }
ea5b213a
CW
1459 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1460 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
4d926461 1461 if (is_edp(intel_dp))
b2094bba 1462 ironlake_edp_panel_vdd_off(connector->dev);
5eb08b69
ZW
1463 return status;
1464}
1465
a4fc5ed6
KP
1466/**
1467 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1468 *
1469 * \return true if DP port is connected.
1470 * \return false if DP port is disconnected.
1471 */
1472static enum drm_connector_status
930a9e28 1473intel_dp_detect(struct drm_connector *connector, bool force)
a4fc5ed6 1474{
df0e9248 1475 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1476 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1477 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1478 uint32_t temp, bit;
1479 enum drm_connector_status status;
1480
ea5b213a 1481 intel_dp->has_audio = false;
a4fc5ed6 1482
c619eed4 1483 if (HAS_PCH_SPLIT(dev))
f2b115e6 1484 return ironlake_dp_detect(connector);
5eb08b69 1485
ea5b213a 1486 switch (intel_dp->output_reg) {
a4fc5ed6
KP
1487 case DP_B:
1488 bit = DPB_HOTPLUG_INT_STATUS;
1489 break;
1490 case DP_C:
1491 bit = DPC_HOTPLUG_INT_STATUS;
1492 break;
1493 case DP_D:
1494 bit = DPD_HOTPLUG_INT_STATUS;
1495 break;
1496 default:
1497 return connector_status_unknown;
1498 }
1499
1500 temp = I915_READ(PORT_HOTPLUG_STAT);
1501
1502 if ((temp & bit) == 0)
1503 return connector_status_disconnected;
1504
1505 status = connector_status_disconnected;
ea5b213a
CW
1506 if (intel_dp_aux_native_read(intel_dp,
1507 0x000, intel_dp->dpcd,
1508 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
a4fc5ed6 1509 {
ea5b213a 1510 if (intel_dp->dpcd[0] != 0)
a4fc5ed6
KP
1511 status = connector_status_connected;
1512 }
1513 return status;
1514}
1515
1516static int intel_dp_get_modes(struct drm_connector *connector)
1517{
df0e9248 1518 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1519 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
1520 struct drm_i915_private *dev_priv = dev->dev_private;
1521 int ret;
a4fc5ed6
KP
1522
1523 /* We should parse the EDID data and find out if it has an audio sink
1524 */
1525
f899fc64 1526 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
b9efc480 1527 if (ret) {
4d926461 1528 if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
b9efc480
ZY
1529 struct drm_display_mode *newmode;
1530 list_for_each_entry(newmode, &connector->probed_modes,
1531 head) {
1532 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1533 dev_priv->panel_fixed_mode =
1534 drm_mode_duplicate(dev, newmode);
1535 break;
1536 }
1537 }
1538 }
1539
32f9d658 1540 return ret;
b9efc480 1541 }
32f9d658
ZW
1542
1543 /* if eDP has no EDID, try to use fixed panel mode from VBT */
4d926461 1544 if (is_edp(intel_dp)) {
32f9d658
ZW
1545 if (dev_priv->panel_fixed_mode != NULL) {
1546 struct drm_display_mode *mode;
1547 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1548 drm_mode_probed_add(connector, mode);
1549 return 1;
1550 }
1551 }
1552 return 0;
a4fc5ed6
KP
1553}
1554
1555static void
1556intel_dp_destroy (struct drm_connector *connector)
1557{
a4fc5ed6
KP
1558 drm_sysfs_connector_remove(connector);
1559 drm_connector_cleanup(connector);
55f78c43 1560 kfree(connector);
a4fc5ed6
KP
1561}
1562
24d05927
DV
1563static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1564{
1565 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1566
1567 i2c_del_adapter(&intel_dp->adapter);
1568 drm_encoder_cleanup(encoder);
1569 kfree(intel_dp);
1570}
1571
a4fc5ed6
KP
1572static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1573 .dpms = intel_dp_dpms,
1574 .mode_fixup = intel_dp_mode_fixup,
d240f20f 1575 .prepare = intel_dp_prepare,
a4fc5ed6 1576 .mode_set = intel_dp_mode_set,
d240f20f 1577 .commit = intel_dp_commit,
a4fc5ed6
KP
1578};
1579
1580static const struct drm_connector_funcs intel_dp_connector_funcs = {
1581 .dpms = drm_helper_connector_dpms,
a4fc5ed6
KP
1582 .detect = intel_dp_detect,
1583 .fill_modes = drm_helper_probe_single_connector_modes,
1584 .destroy = intel_dp_destroy,
1585};
1586
1587static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1588 .get_modes = intel_dp_get_modes,
1589 .mode_valid = intel_dp_mode_valid,
df0e9248 1590 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
1591};
1592
a4fc5ed6 1593static const struct drm_encoder_funcs intel_dp_enc_funcs = {
24d05927 1594 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
1595};
1596
995b6762 1597static void
21d40d37 1598intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 1599{
ea5b213a 1600 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
c8110e52 1601
ea5b213a
CW
1602 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1603 intel_dp_check_link_status(intel_dp);
c8110e52 1604}
6207937d 1605
e3421a18
ZW
1606/* Return which DP Port should be selected for Transcoder DP control */
1607int
1608intel_trans_dp_port_sel (struct drm_crtc *crtc)
1609{
1610 struct drm_device *dev = crtc->dev;
1611 struct drm_mode_config *mode_config = &dev->mode_config;
1612 struct drm_encoder *encoder;
e3421a18
ZW
1613
1614 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a
CW
1615 struct intel_dp *intel_dp;
1616
d8201ab6 1617 if (encoder->crtc != crtc)
e3421a18
ZW
1618 continue;
1619
ea5b213a
CW
1620 intel_dp = enc_to_intel_dp(encoder);
1621 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1622 return intel_dp->output_reg;
e3421a18 1623 }
ea5b213a 1624
e3421a18
ZW
1625 return -1;
1626}
1627
36e83a18 1628/* check the VBT to see whether the eDP is on DP-D port */
cb0953d7 1629bool intel_dpd_is_edp(struct drm_device *dev)
36e83a18
ZY
1630{
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 struct child_device_config *p_child;
1633 int i;
1634
1635 if (!dev_priv->child_dev_num)
1636 return false;
1637
1638 for (i = 0; i < dev_priv->child_dev_num; i++) {
1639 p_child = dev_priv->child_dev + i;
1640
1641 if (p_child->dvo_port == PORT_IDPD &&
1642 p_child->device_type == DEVICE_TYPE_eDP)
1643 return true;
1644 }
1645 return false;
1646}
1647
a4fc5ed6
KP
1648void
1649intel_dp_init(struct drm_device *dev, int output_reg)
1650{
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 struct drm_connector *connector;
ea5b213a 1653 struct intel_dp *intel_dp;
21d40d37 1654 struct intel_encoder *intel_encoder;
55f78c43 1655 struct intel_connector *intel_connector;
5eb08b69 1656 const char *name = NULL;
b329530c 1657 int type;
a4fc5ed6 1658
ea5b213a
CW
1659 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1660 if (!intel_dp)
a4fc5ed6
KP
1661 return;
1662
55f78c43
ZW
1663 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1664 if (!intel_connector) {
ea5b213a 1665 kfree(intel_dp);
55f78c43
ZW
1666 return;
1667 }
ea5b213a 1668 intel_encoder = &intel_dp->base;
55f78c43 1669
ea5b213a 1670 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
b329530c 1671 if (intel_dpd_is_edp(dev))
ea5b213a 1672 intel_dp->is_pch_edp = true;
b329530c 1673
cfcb0fc9 1674 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
b329530c
AJ
1675 type = DRM_MODE_CONNECTOR_eDP;
1676 intel_encoder->type = INTEL_OUTPUT_EDP;
1677 } else {
1678 type = DRM_MODE_CONNECTOR_DisplayPort;
1679 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1680 }
1681
55f78c43 1682 connector = &intel_connector->base;
b329530c 1683 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
1684 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1685
eb1f8e4f
DA
1686 connector->polled = DRM_CONNECTOR_POLL_HPD;
1687
652af9d7 1688 if (output_reg == DP_B || output_reg == PCH_DP_B)
21d40d37 1689 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
652af9d7 1690 else if (output_reg == DP_C || output_reg == PCH_DP_C)
21d40d37 1691 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
652af9d7 1692 else if (output_reg == DP_D || output_reg == PCH_DP_D)
21d40d37 1693 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
f8aed700 1694
cfcb0fc9 1695 if (is_edp(intel_dp))
21d40d37 1696 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
6251ec0a 1697
21d40d37 1698 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
a4fc5ed6
KP
1699 connector->interlace_allowed = true;
1700 connector->doublescan_allowed = 0;
1701
ea5b213a
CW
1702 intel_dp->output_reg = output_reg;
1703 intel_dp->has_audio = false;
1704 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
a4fc5ed6 1705
4ef69c7a 1706 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
a4fc5ed6 1707 DRM_MODE_ENCODER_TMDS);
4ef69c7a 1708 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
a4fc5ed6 1709
df0e9248 1710 intel_connector_attach_encoder(intel_connector, intel_encoder);
a4fc5ed6
KP
1711 drm_sysfs_connector_add(connector);
1712
1713 /* Set up the DDC bus. */
5eb08b69 1714 switch (output_reg) {
32f9d658
ZW
1715 case DP_A:
1716 name = "DPDDC-A";
1717 break;
5eb08b69
ZW
1718 case DP_B:
1719 case PCH_DP_B:
b01f2c3a
JB
1720 dev_priv->hotplug_supported_mask |=
1721 HDMIB_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1722 name = "DPDDC-B";
1723 break;
1724 case DP_C:
1725 case PCH_DP_C:
b01f2c3a
JB
1726 dev_priv->hotplug_supported_mask |=
1727 HDMIC_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1728 name = "DPDDC-C";
1729 break;
1730 case DP_D:
1731 case PCH_DP_D:
b01f2c3a
JB
1732 dev_priv->hotplug_supported_mask |=
1733 HDMID_HOTPLUG_INT_STATUS;
5eb08b69
ZW
1734 name = "DPDDC-D";
1735 break;
1736 }
1737
ea5b213a 1738 intel_dp_i2c_init(intel_dp, intel_connector, name);
32f9d658 1739
21d40d37 1740 intel_encoder->hot_plug = intel_dp_hot_plug;
a4fc5ed6 1741
4d926461 1742 if (is_edp(intel_dp)) {
32f9d658
ZW
1743 /* initialize panel mode from VBT if available for eDP */
1744 if (dev_priv->lfp_lvds_vbt_mode) {
1745 dev_priv->panel_fixed_mode =
1746 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1747 if (dev_priv->panel_fixed_mode) {
1748 dev_priv->panel_fixed_mode->type |=
1749 DRM_MODE_TYPE_PREFERRED;
1750 }
1751 }
1752 }
1753
a4fc5ed6
KP
1754 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1755 * 0xd. Failure to do so will result in spurious interrupts being
1756 * generated on the port when a cable is not attached.
1757 */
1758 if (IS_G4X(dev) && !IS_GM45(dev)) {
1759 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1760 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1761 }
1762}