]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm/i915: Don't pass clock to DDI PLL select functions
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
a4fc5ed6 38#include "intel_drv.h"
760285e7 39#include <drm/i915_drm.h>
a4fc5ed6 40#include "i915_drv.h"
a4fc5ed6 41
a4fc5ed6
KP
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
559be30c
TP
44/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
9dd4ffdf 50struct dp_link_dpll {
840b32b7 51 int clock;
9dd4ffdf
CML
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
840b32b7 56 { 162000,
9dd4ffdf 57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
840b32b7 58 { 270000,
9dd4ffdf
CML
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
840b32b7 63 { 162000,
9dd4ffdf 64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
840b32b7 65 { 270000,
9dd4ffdf
CML
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
65ce4bf5 69static const struct dp_link_dpll vlv_dpll[] = {
840b32b7 70 { 162000,
58f6e632 71 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
840b32b7 72 { 270000,
65ce4bf5
CML
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
ef9348c8
CML
76/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
840b32b7 86 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
ef9348c8 87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
840b32b7 88 { 270000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8 89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
840b32b7 90 { 540000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8
CML
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
637a9c63 93
64987fc5
SJ
94static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
637a9c63 96static const int skl_rates[] = { 162000, 216000, 270000,
f4896f15 97 324000, 432000, 540000 };
fe51bfb9
VS
98static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
f4896f15 101static const int default_rates[] = { 162000, 270000, 540000 };
ef9348c8 102
cfcb0fc9
JB
103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
da63a9f2
PZ
112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
115}
116
68b4d824 117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 118{
68b4d824
ID
119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
122}
123
df0e9248
CW
124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
fa90ecef 126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
127}
128
ea5b213a 129static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
093e3f13 132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
a8c3344e
VS
133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
a4fc5ed6 135
ed4e9c1d
VS
136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 138{
7183dc29 139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
a4fc5ed6
KP
140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
1db10e28 144 case DP_LINK_BW_5_4:
d4eead50 145 break;
a4fc5ed6 146 default:
d4eead50
ID
147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
a4fc5ed6
KP
149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
eeb6324d
PZ
155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
cd9dde44
AJ
171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
a4fc5ed6 188static int
c898261c 189intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 190{
cd9dde44 191 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
192}
193
fe27d53e
DA
194static int
195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
c19de8eb 200static enum drm_mode_status
a4fc5ed6
KP
201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
df0e9248 204 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
a4fc5ed6 209
dd06f90e
JN
210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
212 return MODE_PANEL;
213
dd06f90e 214 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 215 return MODE_PANEL;
03afc4a2
DV
216
217 target_clock = fixed_mode->clock;
7de56f43
ZY
218 }
219
50fec21a 220 max_link_clock = intel_dp_max_link_rate(intel_dp);
eeb6324d 221 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
c4867936 227 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
0af78a2b
DV
232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
a4fc5ed6
KP
235 return MODE_OK;
236}
237
a4f1289e 238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
a4fc5ed6
KP
239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
c2af70e2 250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
a4fc5ed6
KP
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
fb0f8fbf
KP
259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
9473c8f4
VP
266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
fb0f8fbf
KP
270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
bf13e81b
JN
293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 295 struct intel_dp *intel_dp);
bf13e81b
JN
296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 298 struct intel_dp *intel_dp);
bf13e81b 299
773538e8
VS
300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
961a0db0
VS
332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
d288f65f 339 bool pll_enabled;
961a0db0
VS
340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
d288f65f
VS
363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
961a0db0
VS
373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
d288f65f
VS
387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
961a0db0
VS
390}
391
bf13e81b
JN
392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b
JN
396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
a8c3344e 400 enum pipe pipe;
bf13e81b 401
e39b999a 402 lockdep_assert_held(&dev_priv->pps_mutex);
bf13e81b 403
a8c3344e
VS
404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
a4a5d2f8
VS
407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
409
410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
a8c3344e
VS
432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
a4a5d2f8 435
a8c3344e
VS
436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
a4a5d2f8
VS
438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
36b5f425
VS
444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8 446
961a0db0
VS
447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
a4a5d2f8
VS
452
453 return intel_dp->pps_pipe;
454}
455
6491ab27
VS
456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
bf13e81b 476
a4a5d2f8 477static enum pipe
6491ab27
VS
478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
a4a5d2f8
VS
481{
482 enum pipe pipe;
bf13e81b 483
bf13e81b
JN
484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
6491ab27
VS
491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
a4a5d2f8 494 return pipe;
bf13e81b
JN
495 }
496
a4a5d2f8
VS
497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
6491ab27
VS
511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
a4a5d2f8
VS
522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
bf13e81b
JN
528 }
529
a4a5d2f8
VS
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
36b5f425
VS
533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
bf13e81b
JN
535}
536
773538e8
VS
537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
bf13e81b
JN
564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
b0a08bec
VK
570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
b0a08bec
VK
582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
01527b31
CT
590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
01527b31
CT
601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
773538e8 605 pps_lock(intel_dp);
e39b999a 606
01527b31 607 if (IS_VALLEYVIEW(dev)) {
e39b999a
VS
608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
01527b31
CT
610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
773538e8 621 pps_unlock(intel_dp);
e39b999a 622
01527b31
CT
623 return 0;
624}
625
4be73780 626static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 627{
30add22d 628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
629 struct drm_i915_private *dev_priv = dev->dev_private;
630
e39b999a
VS
631 lockdep_assert_held(&dev_priv->pps_mutex);
632
9a42356b
VS
633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
bf13e81b 637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
638}
639
4be73780 640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 641{
30add22d 642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
643 struct drm_i915_private *dev_priv = dev->dev_private;
644
e39b999a
VS
645 lockdep_assert_held(&dev_priv->pps_mutex);
646
9a42356b
VS
647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
773538e8 651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
652}
653
9b984dae
KP
654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
30add22d 657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9b984dae 658 struct drm_i915_private *dev_priv = dev->dev_private;
ebf33b18 659
9b984dae
KP
660 if (!is_edp(intel_dp))
661 return;
453c5420 662
4be73780 663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
668 }
669}
670
9ee32fea
DV
671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
9ed35ab1 677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
678 uint32_t status;
679 bool done;
680
ef04f00d 681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 682 if (has_aux_irq)
b18ac466 683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 684 msecs_to_jiffies_timeout(10));
9ee32fea
DV
685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
ec5b01dd 695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 696{
174edf1f
PZ
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
9ee32fea 699
ec5b01dd
DL
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
a4fc5ed6 703 */
ec5b01dd
DL
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
469d4b2a 711 struct drm_i915_private *dev_priv = dev->dev_private;
ec5b01dd
DL
712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
05024da3
VS
717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
ec5b01dd
DL
719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
730 if (intel_dig_port->port == PORT_A) {
731 if (index)
732 return 0;
05024da3 733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
2c55c336
JN
734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
bc86625a
CW
736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
ec5b01dd 741 } else {
bc86625a 742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
2c55c336 743 }
b84a1cf8
RV
744}
745
ec5b01dd
DL
746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
b6b5e383
DL
751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
5ed12a19
DL
761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 781 DP_AUX_CH_CTL_DONE |
5ed12a19 782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 784 timeout |
788d4433 785 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
789}
790
b9ca5fad
DL
791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
b84a1cf8
RV
806static int
807intel_dp_aux_ch(struct intel_dp *intel_dp,
bd9f74a5 808 const uint8_t *send, int send_bytes,
b84a1cf8
RV
809 uint8_t *recv, int recv_size)
810{
811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
813 struct drm_i915_private *dev_priv = dev->dev_private;
814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
815 uint32_t ch_data = ch_ctl + 4;
bc86625a 816 uint32_t aux_clock_divider;
b84a1cf8
RV
817 int i, ret, recv_bytes;
818 uint32_t status;
5ed12a19 819 int try, clock = 0;
4e6b788c 820 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
821 bool vdd;
822
773538e8 823 pps_lock(intel_dp);
e39b999a 824
72c3500a
VS
825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
1e0560e0 831 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
838
839 intel_dp_check_edp(intel_dp);
5eb08b69 840
c67a470b
PZ
841 intel_aux_display_runtime_get(dev_priv);
842
11bee43e
JB
843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
ef04f00d 845 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
02196c77
MK
852 static u32 last_status = -1;
853 const u32 status = I915_READ(ch_ctl);
854
855 if (status != last_status) {
856 WARN(1, "dp_aux_ch not started status 0x%08x\n",
857 status);
858 last_status = status;
859 }
860
9ee32fea
DV
861 ret = -EBUSY;
862 goto out;
4f7f7b7e
CW
863 }
864
46a5ae9f
PZ
865 /* Only 5 data registers! */
866 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
867 ret = -E2BIG;
868 goto out;
869 }
870
ec5b01dd 871 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
872 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
873 has_aux_irq,
874 send_bytes,
875 aux_clock_divider);
5ed12a19 876
bc86625a
CW
877 /* Must try at least 3 times according to DP spec */
878 for (try = 0; try < 5; try++) {
879 /* Load the send data into the aux channel data registers */
880 for (i = 0; i < send_bytes; i += 4)
881 I915_WRITE(ch_data + i,
a4f1289e
RV
882 intel_dp_pack_aux(send + i,
883 send_bytes - i));
bc86625a
CW
884
885 /* Send the command and wait for it to complete */
5ed12a19 886 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
887
888 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
889
890 /* Clear done status and any errors */
891 I915_WRITE(ch_ctl,
892 status |
893 DP_AUX_CH_CTL_DONE |
894 DP_AUX_CH_CTL_TIME_OUT_ERROR |
895 DP_AUX_CH_CTL_RECEIVE_ERROR);
896
74ebf294 897 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
bc86625a 898 continue;
74ebf294
TP
899
900 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
901 * 400us delay required for errors and timeouts
902 * Timeout errors from the HW already meet this
903 * requirement so skip to next iteration
904 */
905 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
906 usleep_range(400, 500);
bc86625a 907 continue;
74ebf294 908 }
bc86625a 909 if (status & DP_AUX_CH_CTL_DONE)
e058c945 910 goto done;
bc86625a 911 }
a4fc5ed6
KP
912 }
913
a4fc5ed6 914 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 915 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
916 ret = -EBUSY;
917 goto out;
a4fc5ed6
KP
918 }
919
e058c945 920done:
a4fc5ed6
KP
921 /* Check for timeout or receive error.
922 * Timeouts occur when the sink is not connected
923 */
a5b3da54 924 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 925 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
926 ret = -EIO;
927 goto out;
a5b3da54 928 }
1ae8c0a5
KP
929
930 /* Timeouts occur when the device isn't connected, so they're
931 * "normal" -- don't fill the kernel log with these */
a5b3da54 932 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 933 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
934 ret = -ETIMEDOUT;
935 goto out;
a4fc5ed6
KP
936 }
937
938 /* Unload any bytes sent back from the other side */
939 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
940 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
941 if (recv_bytes > recv_size)
942 recv_bytes = recv_size;
0206e353 943
4f7f7b7e 944 for (i = 0; i < recv_bytes; i += 4)
a4f1289e
RV
945 intel_dp_unpack_aux(I915_READ(ch_data + i),
946 recv + i, recv_bytes - i);
a4fc5ed6 947
9ee32fea
DV
948 ret = recv_bytes;
949out:
950 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
c67a470b 951 intel_aux_display_runtime_put(dev_priv);
9ee32fea 952
884f19e9
JN
953 if (vdd)
954 edp_panel_vdd_off(intel_dp, false);
955
773538e8 956 pps_unlock(intel_dp);
e39b999a 957
9ee32fea 958 return ret;
a4fc5ed6
KP
959}
960
a6c8aff0
JN
961#define BARE_ADDRESS_SIZE 3
962#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
963static ssize_t
964intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 965{
9d1a1031
JN
966 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
967 uint8_t txbuf[20], rxbuf[20];
968 size_t txsize, rxsize;
a4fc5ed6 969 int ret;
a4fc5ed6 970
d2d9cbbd
VS
971 txbuf[0] = (msg->request << 4) |
972 ((msg->address >> 16) & 0xf);
973 txbuf[1] = (msg->address >> 8) & 0xff;
9d1a1031
JN
974 txbuf[2] = msg->address & 0xff;
975 txbuf[3] = msg->size - 1;
46a5ae9f 976
9d1a1031
JN
977 switch (msg->request & ~DP_AUX_I2C_MOT) {
978 case DP_AUX_NATIVE_WRITE:
979 case DP_AUX_I2C_WRITE:
a6c8aff0 980 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
a1ddefd8 981 rxsize = 2; /* 0 or 1 data bytes */
f51a44b9 982
9d1a1031
JN
983 if (WARN_ON(txsize > 20))
984 return -E2BIG;
a4fc5ed6 985
9d1a1031 986 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
a4fc5ed6 987
9d1a1031
JN
988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 991
a1ddefd8
JN
992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
9d1a1031
JN
999 }
1000 break;
46a5ae9f 1001
9d1a1031
JN
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
a6c8aff0 1004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 1005 rxsize = msg->size + 1;
a4fc5ed6 1006
9d1a1031
JN
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
a4fc5ed6 1009
9d1a1031
JN
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 1021 }
9d1a1031
JN
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
a4fc5ed6 1027 }
f51a44b9 1028
9d1a1031 1029 return ret;
a4fc5ed6
KP
1030}
1031
9d1a1031
JN
1032static void
1033intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
1034{
1035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
500ea70d 1036 struct drm_i915_private *dev_priv = dev->dev_private;
33ad6626
JN
1037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1038 enum port port = intel_dig_port->port;
500ea70d 1039 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
0b99836f 1040 const char *name = NULL;
500ea70d 1041 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
ab2c0672
DA
1042 int ret;
1043
500ea70d
RV
1044 /* On SKL we don't have Aux for port E so we rely on VBT to set
1045 * a proper alternate aux channel.
1046 */
1047 if (IS_SKYLAKE(dev) && port == PORT_E) {
1048 switch (info->alternate_aux_channel) {
1049 case DP_AUX_B:
1050 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1051 break;
1052 case DP_AUX_C:
1053 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1054 break;
1055 case DP_AUX_D:
1056 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1057 break;
1058 case DP_AUX_A:
1059 default:
1060 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1061 }
1062 }
1063
33ad6626
JN
1064 switch (port) {
1065 case PORT_A:
1066 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
0b99836f 1067 name = "DPDDC-A";
ab2c0672 1068 break;
33ad6626
JN
1069 case PORT_B:
1070 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
0b99836f 1071 name = "DPDDC-B";
ab2c0672 1072 break;
33ad6626
JN
1073 case PORT_C:
1074 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
0b99836f 1075 name = "DPDDC-C";
ab2c0672 1076 break;
33ad6626
JN
1077 case PORT_D:
1078 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
0b99836f 1079 name = "DPDDC-D";
33ad6626 1080 break;
500ea70d
RV
1081 case PORT_E:
1082 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1083 name = "DPDDC-E";
1084 break;
33ad6626
JN
1085 default:
1086 BUG();
ab2c0672
DA
1087 }
1088
1b1aad75
DL
1089 /*
1090 * The AUX_CTL register is usually DP_CTL + 0x10.
1091 *
1092 * On Haswell and Broadwell though:
1093 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1094 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1095 *
1096 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1097 */
500ea70d 1098 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
33ad6626 1099 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
8316f337 1100
0b99836f 1101 intel_dp->aux.name = name;
9d1a1031
JN
1102 intel_dp->aux.dev = dev->dev;
1103 intel_dp->aux.transfer = intel_dp_aux_transfer;
8316f337 1104
0b99836f
JN
1105 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1106 connector->base.kdev->kobj.name);
8316f337 1107
4f71d0cb 1108 ret = drm_dp_aux_register(&intel_dp->aux);
0b99836f 1109 if (ret < 0) {
4f71d0cb 1110 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
0b99836f
JN
1111 name, ret);
1112 return;
ab2c0672 1113 }
8a5e6aeb 1114
0b99836f
JN
1115 ret = sysfs_create_link(&connector->base.kdev->kobj,
1116 &intel_dp->aux.ddc.dev.kobj,
1117 intel_dp->aux.ddc.dev.kobj.name);
1118 if (ret < 0) {
1119 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
4f71d0cb 1120 drm_dp_aux_unregister(&intel_dp->aux);
ab2c0672 1121 }
a4fc5ed6
KP
1122}
1123
80f65de3
ID
1124static void
1125intel_dp_connector_unregister(struct intel_connector *intel_connector)
1126{
1127 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1128
0e32b39c
DA
1129 if (!intel_connector->mst_port)
1130 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1131 intel_dp->aux.ddc.dev.kobj.name);
80f65de3
ID
1132 intel_connector_unregister(intel_connector);
1133}
1134
5416d871 1135static void
840b32b7 1136skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
5416d871
DL
1137{
1138 u32 ctrl1;
1139
dd3cd74a
ACO
1140 memset(&pipe_config->dpll_hw_state, 0,
1141 sizeof(pipe_config->dpll_hw_state));
1142
5416d871
DL
1143 pipe_config->ddi_pll_sel = SKL_DPLL0;
1144 pipe_config->dpll_hw_state.cfgcr1 = 0;
1145 pipe_config->dpll_hw_state.cfgcr2 = 0;
1146
1147 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
840b32b7 1148 switch (pipe_config->port_clock / 2) {
c3346ef6 1149 case 81000:
71cd8423 1150 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5416d871
DL
1151 SKL_DPLL0);
1152 break;
c3346ef6 1153 case 135000:
71cd8423 1154 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
5416d871
DL
1155 SKL_DPLL0);
1156 break;
c3346ef6 1157 case 270000:
71cd8423 1158 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
5416d871
DL
1159 SKL_DPLL0);
1160 break;
c3346ef6 1161 case 162000:
71cd8423 1162 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
c3346ef6
SJ
1163 SKL_DPLL0);
1164 break;
1165 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1166 results in CDCLK change. Need to handle the change of CDCLK by
1167 disabling pipes and re-enabling them */
1168 case 108000:
71cd8423 1169 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
c3346ef6
SJ
1170 SKL_DPLL0);
1171 break;
1172 case 216000:
71cd8423 1173 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
c3346ef6
SJ
1174 SKL_DPLL0);
1175 break;
1176
5416d871
DL
1177 }
1178 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1179}
1180
0e50338c 1181static void
840b32b7 1182hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
0e50338c 1183{
ee46f3c7
ACO
1184 memset(&pipe_config->dpll_hw_state, 0,
1185 sizeof(pipe_config->dpll_hw_state));
1186
840b32b7
VS
1187 switch (pipe_config->port_clock / 2) {
1188 case 81000:
0e50338c
DV
1189 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1190 break;
840b32b7 1191 case 135000:
0e50338c
DV
1192 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1193 break;
840b32b7 1194 case 270000:
0e50338c
DV
1195 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1196 break;
1197 }
1198}
1199
fc0f8e25 1200static int
12f6a2e2 1201intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
fc0f8e25 1202{
94ca719e
VS
1203 if (intel_dp->num_sink_rates) {
1204 *sink_rates = intel_dp->sink_rates;
1205 return intel_dp->num_sink_rates;
fc0f8e25 1206 }
12f6a2e2
VS
1207
1208 *sink_rates = default_rates;
1209
1210 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
fc0f8e25
SJ
1211}
1212
a8f3ef61 1213static int
1db10e28 1214intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
a8f3ef61 1215{
64987fc5
SJ
1216 if (IS_BROXTON(dev)) {
1217 *source_rates = bxt_rates;
1218 return ARRAY_SIZE(bxt_rates);
1219 } else if (IS_SKYLAKE(dev)) {
637a9c63
SJ
1220 *source_rates = skl_rates;
1221 return ARRAY_SIZE(skl_rates);
fe51bfb9
VS
1222 } else if (IS_CHERRYVIEW(dev)) {
1223 *source_rates = chv_rates;
1224 return ARRAY_SIZE(chv_rates);
a8f3ef61 1225 }
636280ba
VS
1226
1227 *source_rates = default_rates;
1228
1db10e28
VS
1229 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1230 /* WaDisableHBR2:skl */
1231 return (DP_LINK_BW_2_7 >> 3) + 1;
1232 else if (INTEL_INFO(dev)->gen >= 8 ||
1233 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1234 return (DP_LINK_BW_5_4 >> 3) + 1;
1235 else
1236 return (DP_LINK_BW_2_7 >> 3) + 1;
a8f3ef61
SJ
1237}
1238
c6bb3538
DV
1239static void
1240intel_dp_set_clock(struct intel_encoder *encoder,
840b32b7 1241 struct intel_crtc_state *pipe_config)
c6bb3538
DV
1242{
1243 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
1244 const struct dp_link_dpll *divisor = NULL;
1245 int i, count = 0;
c6bb3538
DV
1246
1247 if (IS_G4X(dev)) {
9dd4ffdf
CML
1248 divisor = gen4_dpll;
1249 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 1250 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
1251 divisor = pch_dpll;
1252 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
1253 } else if (IS_CHERRYVIEW(dev)) {
1254 divisor = chv_dpll;
1255 count = ARRAY_SIZE(chv_dpll);
c6bb3538 1256 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
1257 divisor = vlv_dpll;
1258 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1259 }
9dd4ffdf
CML
1260
1261 if (divisor && count) {
1262 for (i = 0; i < count; i++) {
840b32b7 1263 if (pipe_config->port_clock == divisor[i].clock) {
9dd4ffdf
CML
1264 pipe_config->dpll = divisor[i].dpll;
1265 pipe_config->clock_set = true;
1266 break;
1267 }
1268 }
c6bb3538
DV
1269 }
1270}
1271
2ecae76a
VS
1272static int intersect_rates(const int *source_rates, int source_len,
1273 const int *sink_rates, int sink_len,
94ca719e 1274 int *common_rates)
a8f3ef61
SJ
1275{
1276 int i = 0, j = 0, k = 0;
1277
a8f3ef61
SJ
1278 while (i < source_len && j < sink_len) {
1279 if (source_rates[i] == sink_rates[j]) {
e6bda3e4
VS
1280 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1281 return k;
94ca719e 1282 common_rates[k] = source_rates[i];
a8f3ef61
SJ
1283 ++k;
1284 ++i;
1285 ++j;
1286 } else if (source_rates[i] < sink_rates[j]) {
1287 ++i;
1288 } else {
1289 ++j;
1290 }
1291 }
1292 return k;
1293}
1294
94ca719e
VS
1295static int intel_dp_common_rates(struct intel_dp *intel_dp,
1296 int *common_rates)
2ecae76a
VS
1297{
1298 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1299 const int *source_rates, *sink_rates;
1300 int source_len, sink_len;
1301
1302 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1303 source_len = intel_dp_source_rates(dev, &source_rates);
1304
1305 return intersect_rates(source_rates, source_len,
1306 sink_rates, sink_len,
94ca719e 1307 common_rates);
2ecae76a
VS
1308}
1309
0336400e
VS
1310static void snprintf_int_array(char *str, size_t len,
1311 const int *array, int nelem)
1312{
1313 int i;
1314
1315 str[0] = '\0';
1316
1317 for (i = 0; i < nelem; i++) {
b2f505be 1318 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
0336400e
VS
1319 if (r >= len)
1320 return;
1321 str += r;
1322 len -= r;
1323 }
1324}
1325
1326static void intel_dp_print_rates(struct intel_dp *intel_dp)
1327{
1328 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1329 const int *source_rates, *sink_rates;
94ca719e
VS
1330 int source_len, sink_len, common_len;
1331 int common_rates[DP_MAX_SUPPORTED_RATES];
0336400e
VS
1332 char str[128]; /* FIXME: too big for stack? */
1333
1334 if ((drm_debug & DRM_UT_KMS) == 0)
1335 return;
1336
1337 source_len = intel_dp_source_rates(dev, &source_rates);
1338 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1339 DRM_DEBUG_KMS("source rates: %s\n", str);
1340
1341 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1342 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1343 DRM_DEBUG_KMS("sink rates: %s\n", str);
1344
94ca719e
VS
1345 common_len = intel_dp_common_rates(intel_dp, common_rates);
1346 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1347 DRM_DEBUG_KMS("common rates: %s\n", str);
0336400e
VS
1348}
1349
f4896f15 1350static int rate_to_index(int find, const int *rates)
a8f3ef61
SJ
1351{
1352 int i = 0;
1353
1354 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1355 if (find == rates[i])
1356 break;
1357
1358 return i;
1359}
1360
50fec21a
VS
1361int
1362intel_dp_max_link_rate(struct intel_dp *intel_dp)
1363{
1364 int rates[DP_MAX_SUPPORTED_RATES] = {};
1365 int len;
1366
94ca719e 1367 len = intel_dp_common_rates(intel_dp, rates);
50fec21a
VS
1368 if (WARN_ON(len <= 0))
1369 return 162000;
1370
1371 return rates[rate_to_index(0, rates) - 1];
1372}
1373
ed4e9c1d
VS
1374int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1375{
94ca719e 1376 return rate_to_index(rate, intel_dp->sink_rates);
ed4e9c1d
VS
1377}
1378
00c09d70 1379bool
5bfe2ac0 1380intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1381 struct intel_crtc_state *pipe_config)
a4fc5ed6 1382{
5bfe2ac0 1383 struct drm_device *dev = encoder->base.dev;
36008365 1384 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 1385 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
5bfe2ac0 1386 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1387 enum port port = dp_to_dig_port(intel_dp)->port;
84556d58 1388 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
dd06f90e 1389 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1390 int lane_count, clock;
56071a20 1391 int min_lane_count = 1;
eeb6324d 1392 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1393 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1394 int min_clock = 0;
a8f3ef61 1395 int max_clock;
083f9560 1396 int bpp, mode_rate;
ff9a6750 1397 int link_avail, link_clock;
94ca719e
VS
1398 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1399 int common_len;
a8f3ef61 1400
94ca719e 1401 common_len = intel_dp_common_rates(intel_dp, common_rates);
a8f3ef61
SJ
1402
1403 /* No common link rates between source and sink */
94ca719e 1404 WARN_ON(common_len <= 0);
a8f3ef61 1405
94ca719e 1406 max_clock = common_len - 1;
a4fc5ed6 1407
bc7d38a4 1408 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1409 pipe_config->has_pch_encoder = true;
1410
03afc4a2 1411 pipe_config->has_dp_encoder = true;
f769cd24 1412 pipe_config->has_drrs = false;
9fcb1704 1413 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
a4fc5ed6 1414
dd06f90e
JN
1415 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1416 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1417 adjusted_mode);
a1b2278e
CK
1418
1419 if (INTEL_INFO(dev)->gen >= 9) {
1420 int ret;
e435d6e5 1421 ret = skl_update_scaler_crtc(pipe_config);
a1b2278e
CK
1422 if (ret)
1423 return ret;
1424 }
1425
2dd24552
JB
1426 if (!HAS_PCH_SPLIT(dev))
1427 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1428 intel_connector->panel.fitting_mode);
1429 else
b074cec8
JB
1430 intel_pch_panel_fitting(intel_crtc, pipe_config,
1431 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1432 }
1433
cb1793ce 1434 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1435 return false;
1436
083f9560 1437 DRM_DEBUG_KMS("DP link computation with max lane count %i "
a8f3ef61 1438 "max bw %d pixel clock %iKHz\n",
94ca719e 1439 max_lane_count, common_rates[max_clock],
241bfc38 1440 adjusted_mode->crtc_clock);
083f9560 1441
36008365
DV
1442 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1443 * bpc in between. */
3e7ca985 1444 bpp = pipe_config->pipe_bpp;
56071a20 1445 if (is_edp(intel_dp)) {
22ce5628
TS
1446
1447 /* Get bpp from vbt only for panels that dont have bpp in edid */
1448 if (intel_connector->base.display_info.bpc == 0 &&
1449 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
56071a20
JN
1450 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1451 dev_priv->vbt.edp_bpp);
1452 bpp = dev_priv->vbt.edp_bpp;
1453 }
1454
344c5bbc
JN
1455 /*
1456 * Use the maximum clock and number of lanes the eDP panel
1457 * advertizes being capable of. The panels are generally
1458 * designed to support only a single clock and lane
1459 * configuration, and typically these values correspond to the
1460 * native resolution of the panel.
1461 */
1462 min_lane_count = max_lane_count;
1463 min_clock = max_clock;
7984211e 1464 }
657445fe 1465
36008365 1466 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1467 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1468 bpp);
36008365 1469
c6930992 1470 for (clock = min_clock; clock <= max_clock; clock++) {
a8f3ef61
SJ
1471 for (lane_count = min_lane_count;
1472 lane_count <= max_lane_count;
1473 lane_count <<= 1) {
1474
94ca719e 1475 link_clock = common_rates[clock];
36008365
DV
1476 link_avail = intel_dp_max_data_rate(link_clock,
1477 lane_count);
1478
1479 if (mode_rate <= link_avail) {
1480 goto found;
1481 }
1482 }
1483 }
1484 }
c4867936 1485
36008365 1486 return false;
3685a8f3 1487
36008365 1488found:
55bc60db
VS
1489 if (intel_dp->color_range_auto) {
1490 /*
1491 * See:
1492 * CEA-861-E - 5.1 Default Encoding Parameters
1493 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1494 */
0f2a2a75
VS
1495 pipe_config->limited_color_range =
1496 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1497 } else {
1498 pipe_config->limited_color_range =
1499 intel_dp->limited_color_range;
55bc60db
VS
1500 }
1501
36008365 1502 intel_dp->lane_count = lane_count;
a8f3ef61 1503
94ca719e 1504 if (intel_dp->num_sink_rates) {
bc27b7d3 1505 intel_dp->link_bw = 0;
a8f3ef61 1506 intel_dp->rate_select =
94ca719e 1507 intel_dp_rate_select(intel_dp, common_rates[clock]);
bc27b7d3
VS
1508 } else {
1509 intel_dp->link_bw =
94ca719e 1510 drm_dp_link_rate_to_bw_code(common_rates[clock]);
bc27b7d3 1511 intel_dp->rate_select = 0;
a8f3ef61
SJ
1512 }
1513
657445fe 1514 pipe_config->pipe_bpp = bpp;
94ca719e 1515 pipe_config->port_clock = common_rates[clock];
a4fc5ed6 1516
36008365
DV
1517 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1518 intel_dp->link_bw, intel_dp->lane_count,
ff9a6750 1519 pipe_config->port_clock, bpp);
36008365
DV
1520 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1521 mode_rate, link_avail);
a4fc5ed6 1522
03afc4a2 1523 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1524 adjusted_mode->crtc_clock,
1525 pipe_config->port_clock,
03afc4a2 1526 &pipe_config->dp_m_n);
9d1a455b 1527
439d7ac0 1528 if (intel_connector->panel.downclock_mode != NULL &&
96178eeb 1529 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1530 pipe_config->has_drrs = true;
439d7ac0
PB
1531 intel_link_compute_m_n(bpp, lane_count,
1532 intel_connector->panel.downclock_mode->clock,
1533 pipe_config->port_clock,
1534 &pipe_config->dp_m2_n2);
1535 }
1536
5416d871 1537 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
840b32b7 1538 skl_edp_set_pll_config(pipe_config);
977bb38d
S
1539 else if (IS_BROXTON(dev))
1540 /* handled in ddi */;
5416d871 1541 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
840b32b7 1542 hsw_dp_set_ddi_pll_sel(pipe_config);
0e50338c 1543 else
840b32b7 1544 intel_dp_set_clock(encoder, pipe_config);
c6bb3538 1545
03afc4a2 1546 return true;
a4fc5ed6
KP
1547}
1548
7c62a164 1549static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
ea9b6006 1550{
7c62a164
DV
1551 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1552 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1553 struct drm_device *dev = crtc->base.dev;
ea9b6006
DV
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 u32 dpa_ctl;
1556
6e3c9717
ACO
1557 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1558 crtc->config->port_clock);
ea9b6006
DV
1559 dpa_ctl = I915_READ(DP_A);
1560 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1561
6e3c9717 1562 if (crtc->config->port_clock == 162000) {
1ce17038
DV
1563 /* For a long time we've carried around a ILK-DevA w/a for the
1564 * 160MHz clock. If we're really unlucky, it's still required.
1565 */
1566 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
ea9b6006 1567 dpa_ctl |= DP_PLL_FREQ_160MHZ;
7c62a164 1568 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
ea9b6006
DV
1569 } else {
1570 dpa_ctl |= DP_PLL_FREQ_270MHZ;
7c62a164 1571 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
ea9b6006 1572 }
1ce17038 1573
ea9b6006
DV
1574 I915_WRITE(DP_A, dpa_ctl);
1575
1576 POSTING_READ(DP_A);
1577 udelay(500);
1578}
1579
8ac33ed3 1580static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1581{
b934223d 1582 struct drm_device *dev = encoder->base.dev;
417e822d 1583 struct drm_i915_private *dev_priv = dev->dev_private;
b934223d 1584 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1585 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d 1586 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
6e3c9717 1587 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
a4fc5ed6 1588
417e822d 1589 /*
1a2eb460 1590 * There are four kinds of DP registers:
417e822d
KP
1591 *
1592 * IBX PCH
1a2eb460
KP
1593 * SNB CPU
1594 * IVB CPU
417e822d
KP
1595 * CPT PCH
1596 *
1597 * IBX PCH and CPU are the same for almost everything,
1598 * except that the CPU DP PLL is configured in this
1599 * register
1600 *
1601 * CPT PCH is quite different, having many bits moved
1602 * to the TRANS_DP_CTL register instead. That
1603 * configuration happens (oddly) in ironlake_pch_enable
1604 */
9c9e7927 1605
417e822d
KP
1606 /* Preserve the BIOS-computed detected bit. This is
1607 * supposed to be read-only.
1608 */
1609 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1610
417e822d 1611 /* Handle DP bits in common between all three register formats */
417e822d 1612 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
17aa6be9 1613 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
a4fc5ed6 1614
6e3c9717 1615 if (crtc->config->has_audio)
ea5b213a 1616 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
247d89f6 1617
417e822d 1618 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1619
39e5fa88 1620 if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460
KP
1621 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1622 intel_dp->DP |= DP_SYNC_HS_HIGH;
1623 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1624 intel_dp->DP |= DP_SYNC_VS_HIGH;
1625 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1626
6aba5b6c 1627 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1628 intel_dp->DP |= DP_ENHANCED_FRAMING;
1629
7c62a164 1630 intel_dp->DP |= crtc->pipe << 29;
39e5fa88 1631 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
e3ef4479
VS
1632 u32 trans_dp;
1633
39e5fa88 1634 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3ef4479
VS
1635
1636 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1637 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1638 trans_dp |= TRANS_DP_ENH_FRAMING;
1639 else
1640 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1641 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
39e5fa88 1642 } else {
0f2a2a75
VS
1643 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1644 crtc->config->limited_color_range)
1645 intel_dp->DP |= DP_COLOR_RANGE_16_235;
417e822d
KP
1646
1647 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1648 intel_dp->DP |= DP_SYNC_HS_HIGH;
1649 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1650 intel_dp->DP |= DP_SYNC_VS_HIGH;
1651 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1652
6aba5b6c 1653 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1654 intel_dp->DP |= DP_ENHANCED_FRAMING;
1655
39e5fa88 1656 if (IS_CHERRYVIEW(dev))
44f37d1f 1657 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
39e5fa88
VS
1658 else if (crtc->pipe == PIPE_B)
1659 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 1660 }
a4fc5ed6
KP
1661}
1662
ffd6749d
PZ
1663#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1664#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1665
1a5ef5b7
PZ
1666#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1667#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1668
ffd6749d
PZ
1669#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1670#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1671
4be73780 1672static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1673 u32 mask,
1674 u32 value)
bd943159 1675{
30add22d 1676 struct drm_device *dev = intel_dp_to_dev(intel_dp);
99ea7127 1677 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
1678 u32 pp_stat_reg, pp_ctrl_reg;
1679
e39b999a
VS
1680 lockdep_assert_held(&dev_priv->pps_mutex);
1681
bf13e81b
JN
1682 pp_stat_reg = _pp_stat_reg(intel_dp);
1683 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1684
99ea7127 1685 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1686 mask, value,
1687 I915_READ(pp_stat_reg),
1688 I915_READ(pp_ctrl_reg));
32ce697c 1689
453c5420 1690 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
99ea7127 1691 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1692 I915_READ(pp_stat_reg),
1693 I915_READ(pp_ctrl_reg));
32ce697c 1694 }
54c136d4
CW
1695
1696 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1697}
32ce697c 1698
4be73780 1699static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1700{
1701 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1702 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1703}
1704
4be73780 1705static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1706{
1707 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1708 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1709}
1710
4be73780 1711static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127
KP
1712{
1713 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c
PZ
1714
1715 /* When we disable the VDD override bit last we have to do the manual
1716 * wait. */
1717 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1718 intel_dp->panel_power_cycle_delay);
1719
4be73780 1720 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1721}
1722
4be73780 1723static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1724{
1725 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1726 intel_dp->backlight_on_delay);
1727}
1728
4be73780 1729static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1730{
1731 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1732 intel_dp->backlight_off_delay);
1733}
99ea7127 1734
832dd3c1
KP
1735/* Read the current pp_control value, unlocking the register if it
1736 * is locked
1737 */
1738
453c5420 1739static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1740{
453c5420
JB
1741 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 u32 control;
832dd3c1 1744
e39b999a
VS
1745 lockdep_assert_held(&dev_priv->pps_mutex);
1746
bf13e81b 1747 control = I915_READ(_pp_ctrl_reg(intel_dp));
b0a08bec
VK
1748 if (!IS_BROXTON(dev)) {
1749 control &= ~PANEL_UNLOCK_MASK;
1750 control |= PANEL_UNLOCK_REGS;
1751 }
832dd3c1 1752 return control;
bd943159
KP
1753}
1754
951468f3
VS
1755/*
1756 * Must be paired with edp_panel_vdd_off().
1757 * Must hold pps_mutex around the whole on/off sequence.
1758 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1759 */
1e0560e0 1760static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1761{
30add22d 1762 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1763 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1764 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5d613501 1765 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1766 enum intel_display_power_domain power_domain;
5d613501 1767 u32 pp;
453c5420 1768 u32 pp_stat_reg, pp_ctrl_reg;
adddaaf4 1769 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1770
e39b999a
VS
1771 lockdep_assert_held(&dev_priv->pps_mutex);
1772
97af61f5 1773 if (!is_edp(intel_dp))
adddaaf4 1774 return false;
bd943159 1775
2c623c11 1776 cancel_delayed_work(&intel_dp->panel_vdd_work);
bd943159 1777 intel_dp->want_panel_vdd = true;
99ea7127 1778
4be73780 1779 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1780 return need_to_disable;
b0665d57 1781
4e6e1a54
ID
1782 power_domain = intel_display_port_power_domain(intel_encoder);
1783 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1784
3936fcf4
VS
1785 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1786 port_name(intel_dig_port->port));
bd943159 1787
4be73780
DV
1788 if (!edp_have_panel_power(intel_dp))
1789 wait_panel_power_cycle(intel_dp);
99ea7127 1790
453c5420 1791 pp = ironlake_get_pp_control(intel_dp);
5d613501 1792 pp |= EDP_FORCE_VDD;
ebf33b18 1793
bf13e81b
JN
1794 pp_stat_reg = _pp_stat_reg(intel_dp);
1795 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1796
1797 I915_WRITE(pp_ctrl_reg, pp);
1798 POSTING_READ(pp_ctrl_reg);
1799 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1800 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1801 /*
1802 * If the panel wasn't on, delay before accessing aux channel
1803 */
4be73780 1804 if (!edp_have_panel_power(intel_dp)) {
3936fcf4
VS
1805 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1806 port_name(intel_dig_port->port));
f01eca2e 1807 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1808 }
adddaaf4
JN
1809
1810 return need_to_disable;
1811}
1812
951468f3
VS
1813/*
1814 * Must be paired with intel_edp_panel_vdd_off() or
1815 * intel_edp_panel_off().
1816 * Nested calls to these functions are not allowed since
1817 * we drop the lock. Caller must use some higher level
1818 * locking to prevent nested calls from other threads.
1819 */
b80d6c78 1820void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1821{
c695b6b6 1822 bool vdd;
adddaaf4 1823
c695b6b6
VS
1824 if (!is_edp(intel_dp))
1825 return;
1826
773538e8 1827 pps_lock(intel_dp);
c695b6b6 1828 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1829 pps_unlock(intel_dp);
c695b6b6 1830
e2c719b7 1831 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
3936fcf4 1832 port_name(dp_to_dig_port(intel_dp)->port));
5d613501
JB
1833}
1834
4be73780 1835static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1836{
30add22d 1837 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5d613501 1838 struct drm_i915_private *dev_priv = dev->dev_private;
be2c9196
VS
1839 struct intel_digital_port *intel_dig_port =
1840 dp_to_dig_port(intel_dp);
1841 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1842 enum intel_display_power_domain power_domain;
5d613501 1843 u32 pp;
453c5420 1844 u32 pp_stat_reg, pp_ctrl_reg;
5d613501 1845
e39b999a 1846 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1847
15e899a0 1848 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1849
15e899a0 1850 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1851 return;
b0665d57 1852
3936fcf4
VS
1853 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1854 port_name(intel_dig_port->port));
bd943159 1855
be2c9196
VS
1856 pp = ironlake_get_pp_control(intel_dp);
1857 pp &= ~EDP_FORCE_VDD;
453c5420 1858
be2c9196
VS
1859 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1860 pp_stat_reg = _pp_stat_reg(intel_dp);
99ea7127 1861
be2c9196
VS
1862 I915_WRITE(pp_ctrl_reg, pp);
1863 POSTING_READ(pp_ctrl_reg);
90791a5c 1864
be2c9196
VS
1865 /* Make sure sequencer is idle before allowing subsequent activity */
1866 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1867 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
e9cb81a2 1868
be2c9196
VS
1869 if ((pp & POWER_TARGET_ON) == 0)
1870 intel_dp->last_power_cycle = jiffies;
e9cb81a2 1871
be2c9196
VS
1872 power_domain = intel_display_port_power_domain(intel_encoder);
1873 intel_display_power_put(dev_priv, power_domain);
bd943159 1874}
5d613501 1875
4be73780 1876static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1877{
1878 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1879 struct intel_dp, panel_vdd_work);
bd943159 1880
773538e8 1881 pps_lock(intel_dp);
15e899a0
VS
1882 if (!intel_dp->want_panel_vdd)
1883 edp_panel_vdd_off_sync(intel_dp);
773538e8 1884 pps_unlock(intel_dp);
bd943159
KP
1885}
1886
aba86890
ID
1887static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1888{
1889 unsigned long delay;
1890
1891 /*
1892 * Queue the timer to fire a long time from now (relative to the power
1893 * down delay) to keep the panel power up across a sequence of
1894 * operations.
1895 */
1896 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1897 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1898}
1899
951468f3
VS
1900/*
1901 * Must be paired with edp_panel_vdd_on().
1902 * Must hold pps_mutex around the whole on/off sequence.
1903 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1904 */
4be73780 1905static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1906{
e39b999a
VS
1907 struct drm_i915_private *dev_priv =
1908 intel_dp_to_dev(intel_dp)->dev_private;
1909
1910 lockdep_assert_held(&dev_priv->pps_mutex);
1911
97af61f5
KP
1912 if (!is_edp(intel_dp))
1913 return;
5d613501 1914
e2c719b7 1915 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
3936fcf4 1916 port_name(dp_to_dig_port(intel_dp)->port));
f2e8b18a 1917
bd943159
KP
1918 intel_dp->want_panel_vdd = false;
1919
aba86890 1920 if (sync)
4be73780 1921 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
1922 else
1923 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
1924}
1925
9f0fb5be 1926static void edp_panel_on(struct intel_dp *intel_dp)
9934c132 1927{
30add22d 1928 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1929 struct drm_i915_private *dev_priv = dev->dev_private;
99ea7127 1930 u32 pp;
453c5420 1931 u32 pp_ctrl_reg;
9934c132 1932
9f0fb5be
VS
1933 lockdep_assert_held(&dev_priv->pps_mutex);
1934
97af61f5 1935 if (!is_edp(intel_dp))
bd943159 1936 return;
99ea7127 1937
3936fcf4
VS
1938 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1939 port_name(dp_to_dig_port(intel_dp)->port));
e39b999a 1940
e7a89ace
VS
1941 if (WARN(edp_have_panel_power(intel_dp),
1942 "eDP port %c panel power already on\n",
1943 port_name(dp_to_dig_port(intel_dp)->port)))
9f0fb5be 1944 return;
9934c132 1945
4be73780 1946 wait_panel_power_cycle(intel_dp);
37c6c9b0 1947
bf13e81b 1948 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1949 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
1950 if (IS_GEN5(dev)) {
1951 /* ILK workaround: disable reset around power sequence */
1952 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
1953 I915_WRITE(pp_ctrl_reg, pp);
1954 POSTING_READ(pp_ctrl_reg);
05ce1a49 1955 }
37c6c9b0 1956
1c0ae80a 1957 pp |= POWER_TARGET_ON;
99ea7127
KP
1958 if (!IS_GEN5(dev))
1959 pp |= PANEL_POWER_RESET;
1960
453c5420
JB
1961 I915_WRITE(pp_ctrl_reg, pp);
1962 POSTING_READ(pp_ctrl_reg);
9934c132 1963
4be73780 1964 wait_panel_on(intel_dp);
dce56b3c 1965 intel_dp->last_power_on = jiffies;
9934c132 1966
05ce1a49
KP
1967 if (IS_GEN5(dev)) {
1968 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
1969 I915_WRITE(pp_ctrl_reg, pp);
1970 POSTING_READ(pp_ctrl_reg);
05ce1a49 1971 }
9f0fb5be 1972}
e39b999a 1973
9f0fb5be
VS
1974void intel_edp_panel_on(struct intel_dp *intel_dp)
1975{
1976 if (!is_edp(intel_dp))
1977 return;
1978
1979 pps_lock(intel_dp);
1980 edp_panel_on(intel_dp);
773538e8 1981 pps_unlock(intel_dp);
9934c132
JB
1982}
1983
9f0fb5be
VS
1984
1985static void edp_panel_off(struct intel_dp *intel_dp)
9934c132 1986{
4e6e1a54
ID
1987 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1988 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 1989 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1990 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1991 enum intel_display_power_domain power_domain;
99ea7127 1992 u32 pp;
453c5420 1993 u32 pp_ctrl_reg;
9934c132 1994
9f0fb5be
VS
1995 lockdep_assert_held(&dev_priv->pps_mutex);
1996
97af61f5
KP
1997 if (!is_edp(intel_dp))
1998 return;
37c6c9b0 1999
3936fcf4
VS
2000 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2001 port_name(dp_to_dig_port(intel_dp)->port));
37c6c9b0 2002
3936fcf4
VS
2003 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2004 port_name(dp_to_dig_port(intel_dp)->port));
24f3e092 2005
453c5420 2006 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
2007 /* We need to switch off panel power _and_ force vdd, for otherwise some
2008 * panels get very unhappy and cease to work. */
b3064154
PJ
2009 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2010 EDP_BLC_ENABLE);
453c5420 2011
bf13e81b 2012 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 2013
849e39f5
PZ
2014 intel_dp->want_panel_vdd = false;
2015
453c5420
JB
2016 I915_WRITE(pp_ctrl_reg, pp);
2017 POSTING_READ(pp_ctrl_reg);
9934c132 2018
dce56b3c 2019 intel_dp->last_power_cycle = jiffies;
4be73780 2020 wait_panel_off(intel_dp);
849e39f5
PZ
2021
2022 /* We got a reference when we enabled the VDD. */
4e6e1a54
ID
2023 power_domain = intel_display_port_power_domain(intel_encoder);
2024 intel_display_power_put(dev_priv, power_domain);
9f0fb5be 2025}
e39b999a 2026
9f0fb5be
VS
2027void intel_edp_panel_off(struct intel_dp *intel_dp)
2028{
2029 if (!is_edp(intel_dp))
2030 return;
e39b999a 2031
9f0fb5be
VS
2032 pps_lock(intel_dp);
2033 edp_panel_off(intel_dp);
773538e8 2034 pps_unlock(intel_dp);
9934c132
JB
2035}
2036
1250d107
JN
2037/* Enable backlight in the panel power control. */
2038static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 2039{
da63a9f2
PZ
2040 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2041 struct drm_device *dev = intel_dig_port->base.base.dev;
32f9d658
ZW
2042 struct drm_i915_private *dev_priv = dev->dev_private;
2043 u32 pp;
453c5420 2044 u32 pp_ctrl_reg;
32f9d658 2045
01cb9ea6
JB
2046 /*
2047 * If we enable the backlight right away following a panel power
2048 * on, we may see slight flicker as the panel syncs with the eDP
2049 * link. So delay a bit to make sure the image is solid before
2050 * allowing it to appear.
2051 */
4be73780 2052 wait_backlight_on(intel_dp);
e39b999a 2053
773538e8 2054 pps_lock(intel_dp);
e39b999a 2055
453c5420 2056 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2057 pp |= EDP_BLC_ENABLE;
453c5420 2058
bf13e81b 2059 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2060
2061 I915_WRITE(pp_ctrl_reg, pp);
2062 POSTING_READ(pp_ctrl_reg);
e39b999a 2063
773538e8 2064 pps_unlock(intel_dp);
32f9d658
ZW
2065}
2066
1250d107
JN
2067/* Enable backlight PWM and backlight PP control. */
2068void intel_edp_backlight_on(struct intel_dp *intel_dp)
2069{
2070 if (!is_edp(intel_dp))
2071 return;
2072
2073 DRM_DEBUG_KMS("\n");
2074
2075 intel_panel_enable_backlight(intel_dp->attached_connector);
2076 _intel_edp_backlight_on(intel_dp);
2077}
2078
2079/* Disable backlight in the panel power control. */
2080static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 2081{
30add22d 2082 struct drm_device *dev = intel_dp_to_dev(intel_dp);
32f9d658
ZW
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 u32 pp;
453c5420 2085 u32 pp_ctrl_reg;
32f9d658 2086
f01eca2e
KP
2087 if (!is_edp(intel_dp))
2088 return;
2089
773538e8 2090 pps_lock(intel_dp);
e39b999a 2091
453c5420 2092 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2093 pp &= ~EDP_BLC_ENABLE;
453c5420 2094
bf13e81b 2095 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2096
2097 I915_WRITE(pp_ctrl_reg, pp);
2098 POSTING_READ(pp_ctrl_reg);
f7d2323c 2099
773538e8 2100 pps_unlock(intel_dp);
e39b999a
VS
2101
2102 intel_dp->last_backlight_off = jiffies;
f7d2323c 2103 edp_wait_backlight_off(intel_dp);
1250d107 2104}
f7d2323c 2105
1250d107
JN
2106/* Disable backlight PP control and backlight PWM. */
2107void intel_edp_backlight_off(struct intel_dp *intel_dp)
2108{
2109 if (!is_edp(intel_dp))
2110 return;
2111
2112 DRM_DEBUG_KMS("\n");
f7d2323c 2113
1250d107 2114 _intel_edp_backlight_off(intel_dp);
f7d2323c 2115 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 2116}
a4fc5ed6 2117
73580fb7
JN
2118/*
2119 * Hook for controlling the panel power control backlight through the bl_power
2120 * sysfs attribute. Take care to handle multiple calls.
2121 */
2122static void intel_edp_backlight_power(struct intel_connector *connector,
2123 bool enable)
2124{
2125 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
2126 bool is_enabled;
2127
773538e8 2128 pps_lock(intel_dp);
e39b999a 2129 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 2130 pps_unlock(intel_dp);
73580fb7
JN
2131
2132 if (is_enabled == enable)
2133 return;
2134
23ba9373
JN
2135 DRM_DEBUG_KMS("panel power control backlight %s\n",
2136 enable ? "enable" : "disable");
73580fb7
JN
2137
2138 if (enable)
2139 _intel_edp_backlight_on(intel_dp);
2140 else
2141 _intel_edp_backlight_off(intel_dp);
2142}
2143
2bd2ad64 2144static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 2145{
da63a9f2
PZ
2146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2147 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2148 struct drm_device *dev = crtc->dev;
d240f20f
JB
2149 struct drm_i915_private *dev_priv = dev->dev_private;
2150 u32 dpa_ctl;
2151
2bd2ad64
DV
2152 assert_pipe_disabled(dev_priv,
2153 to_intel_crtc(crtc)->pipe);
2154
d240f20f
JB
2155 DRM_DEBUG_KMS("\n");
2156 dpa_ctl = I915_READ(DP_A);
0767935e
DV
2157 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2158 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2159
2160 /* We don't adjust intel_dp->DP while tearing down the link, to
2161 * facilitate link retraining (e.g. after hotplug). Hence clear all
2162 * enable bits here to ensure that we don't enable too much. */
2163 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2164 intel_dp->DP |= DP_PLL_ENABLE;
2165 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
2166 POSTING_READ(DP_A);
2167 udelay(200);
d240f20f
JB
2168}
2169
2bd2ad64 2170static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 2171{
da63a9f2
PZ
2172 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2173 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2174 struct drm_device *dev = crtc->dev;
d240f20f
JB
2175 struct drm_i915_private *dev_priv = dev->dev_private;
2176 u32 dpa_ctl;
2177
2bd2ad64
DV
2178 assert_pipe_disabled(dev_priv,
2179 to_intel_crtc(crtc)->pipe);
2180
d240f20f 2181 dpa_ctl = I915_READ(DP_A);
0767935e
DV
2182 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2183 "dp pll off, should be on\n");
2184 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2185
2186 /* We can't rely on the value tracked for the DP register in
2187 * intel_dp->DP because link_down must not change that (otherwise link
2188 * re-training will fail. */
298b0b39 2189 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 2190 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 2191 POSTING_READ(DP_A);
d240f20f
JB
2192 udelay(200);
2193}
2194
c7ad3810 2195/* If the sink supports it, try to set the power state appropriately */
c19b0669 2196void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
2197{
2198 int ret, i;
2199
2200 /* Should have a valid DPCD by this point */
2201 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2202 return;
2203
2204 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
2205 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2206 DP_SET_POWER_D3);
c7ad3810
JB
2207 } else {
2208 /*
2209 * When turning on, we need to retry for 1ms to give the sink
2210 * time to wake up.
2211 */
2212 for (i = 0; i < 3; i++) {
9d1a1031
JN
2213 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2214 DP_SET_POWER_D0);
c7ad3810
JB
2215 if (ret == 1)
2216 break;
2217 msleep(1);
2218 }
2219 }
f9cac721
JN
2220
2221 if (ret != 1)
2222 DRM_DEBUG_KMS("failed to %s sink power state\n",
2223 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
2224}
2225
19d8fe15
DV
2226static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2227 enum pipe *pipe)
d240f20f 2228{
19d8fe15 2229 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2230 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15
DV
2231 struct drm_device *dev = encoder->base.dev;
2232 struct drm_i915_private *dev_priv = dev->dev_private;
6d129bea
ID
2233 enum intel_display_power_domain power_domain;
2234 u32 tmp;
2235
2236 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 2237 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
2238 return false;
2239
2240 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
2241
2242 if (!(tmp & DP_PORT_EN))
2243 return false;
2244
39e5fa88 2245 if (IS_GEN7(dev) && port == PORT_A) {
19d8fe15 2246 *pipe = PORT_TO_PIPE_CPT(tmp);
39e5fa88 2247 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
adc289d7 2248 enum pipe p;
19d8fe15 2249
adc289d7
VS
2250 for_each_pipe(dev_priv, p) {
2251 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2252 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2253 *pipe = p;
19d8fe15
DV
2254 return true;
2255 }
2256 }
19d8fe15 2257
4a0833ec
DV
2258 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2259 intel_dp->output_reg);
39e5fa88
VS
2260 } else if (IS_CHERRYVIEW(dev)) {
2261 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2262 } else {
2263 *pipe = PORT_TO_PIPE(tmp);
4a0833ec 2264 }
d240f20f 2265
19d8fe15
DV
2266 return true;
2267}
d240f20f 2268
045ac3b5 2269static void intel_dp_get_config(struct intel_encoder *encoder,
5cec258b 2270 struct intel_crtc_state *pipe_config)
045ac3b5
JB
2271{
2272 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 2273 u32 tmp, flags = 0;
63000ef6
XZ
2274 struct drm_device *dev = encoder->base.dev;
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2276 enum port port = dp_to_dig_port(intel_dp)->port;
2277 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
18442d08 2278 int dotclock;
045ac3b5 2279
9ed109a7 2280 tmp = I915_READ(intel_dp->output_reg);
9fcb1704
JN
2281
2282 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
9ed109a7 2283
39e5fa88
VS
2284 if (HAS_PCH_CPT(dev) && port != PORT_A) {
2285 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2286 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
63000ef6
XZ
2287 flags |= DRM_MODE_FLAG_PHSYNC;
2288 else
2289 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2290
39e5fa88 2291 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
63000ef6
XZ
2292 flags |= DRM_MODE_FLAG_PVSYNC;
2293 else
2294 flags |= DRM_MODE_FLAG_NVSYNC;
2295 } else {
39e5fa88 2296 if (tmp & DP_SYNC_HS_HIGH)
63000ef6
XZ
2297 flags |= DRM_MODE_FLAG_PHSYNC;
2298 else
2299 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2300
39e5fa88 2301 if (tmp & DP_SYNC_VS_HIGH)
63000ef6
XZ
2302 flags |= DRM_MODE_FLAG_PVSYNC;
2303 else
2304 flags |= DRM_MODE_FLAG_NVSYNC;
2305 }
045ac3b5 2306
2d112de7 2307 pipe_config->base.adjusted_mode.flags |= flags;
f1f644dc 2308
8c875fca
VS
2309 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2310 tmp & DP_COLOR_RANGE_16_235)
2311 pipe_config->limited_color_range = true;
2312
eb14cb74
VS
2313 pipe_config->has_dp_encoder = true;
2314
2315 intel_dp_get_m_n(crtc, pipe_config);
2316
18442d08 2317 if (port == PORT_A) {
f1f644dc
JB
2318 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2319 pipe_config->port_clock = 162000;
2320 else
2321 pipe_config->port_clock = 270000;
2322 }
18442d08
VS
2323
2324 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2325 &pipe_config->dp_m_n);
2326
2327 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2328 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2329
2d112de7 2330 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
7f16e5c1 2331
c6cd2ee2
JN
2332 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2333 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2334 /*
2335 * This is a big fat ugly hack.
2336 *
2337 * Some machines in UEFI boot mode provide us a VBT that has 18
2338 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2339 * unknown we fail to light up. Yet the same BIOS boots up with
2340 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2341 * max, not what it tells us to use.
2342 *
2343 * Note: This will still be broken if the eDP panel is not lit
2344 * up by the BIOS, and thus we can't get the mode at module
2345 * load.
2346 */
2347 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2348 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2349 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2350 }
045ac3b5
JB
2351}
2352
e8cb4558 2353static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2354{
e8cb4558 2355 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2356 struct drm_device *dev = encoder->base.dev;
495a5bb8
JN
2357 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2358
6e3c9717 2359 if (crtc->config->has_audio)
495a5bb8 2360 intel_audio_codec_disable(encoder);
6cb49835 2361
b32c6f48
RV
2362 if (HAS_PSR(dev) && !HAS_DDI(dev))
2363 intel_psr_disable(intel_dp);
2364
6cb49835
DV
2365 /* Make sure the panel is off before trying to change the mode. But also
2366 * ensure that we have vdd while we switch off the panel. */
24f3e092 2367 intel_edp_panel_vdd_on(intel_dp);
4be73780 2368 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2369 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2370 intel_edp_panel_off(intel_dp);
3739850b 2371
08aff3fe
VS
2372 /* disable the port before the pipe on g4x */
2373 if (INTEL_INFO(dev)->gen < 5)
3739850b 2374 intel_dp_link_down(intel_dp);
d240f20f
JB
2375}
2376
08aff3fe 2377static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2378{
2bd2ad64 2379 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2380 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2381
49277c31 2382 intel_dp_link_down(intel_dp);
08aff3fe
VS
2383 if (port == PORT_A)
2384 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2385}
2386
2387static void vlv_post_disable_dp(struct intel_encoder *encoder)
2388{
2389 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2390
2391 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2392}
2393
580d3811
VS
2394static void chv_post_disable_dp(struct intel_encoder *encoder)
2395{
2396 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2397 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2398 struct drm_device *dev = encoder->base.dev;
2399 struct drm_i915_private *dev_priv = dev->dev_private;
2400 struct intel_crtc *intel_crtc =
2401 to_intel_crtc(encoder->base.crtc);
2402 enum dpio_channel ch = vlv_dport_to_channel(dport);
2403 enum pipe pipe = intel_crtc->pipe;
2404 u32 val;
2405
2406 intel_dp_link_down(intel_dp);
2407
a580516d 2408 mutex_lock(&dev_priv->sb_lock);
580d3811
VS
2409
2410 /* Propagate soft reset to data lane reset */
97fd4d5c 2411 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2412 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c 2413 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 2414
97fd4d5c
VS
2415 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2416 val |= CHV_PCS_REQ_SOFTRESET_EN;
2417 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2418
2419 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2420 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2421 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2422
2423 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
580d3811 2424 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 2425 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
580d3811 2426
a580516d 2427 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
2428}
2429
7b13b58a
VS
2430static void
2431_intel_dp_set_link_train(struct intel_dp *intel_dp,
2432 uint32_t *DP,
2433 uint8_t dp_train_pat)
2434{
2435 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2436 struct drm_device *dev = intel_dig_port->base.base.dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 enum port port = intel_dig_port->port;
2439
2440 if (HAS_DDI(dev)) {
2441 uint32_t temp = I915_READ(DP_TP_CTL(port));
2442
2443 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2444 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2445 else
2446 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2447
2448 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2449 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2450 case DP_TRAINING_PATTERN_DISABLE:
2451 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2452
2453 break;
2454 case DP_TRAINING_PATTERN_1:
2455 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2456 break;
2457 case DP_TRAINING_PATTERN_2:
2458 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2459 break;
2460 case DP_TRAINING_PATTERN_3:
2461 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2462 break;
2463 }
2464 I915_WRITE(DP_TP_CTL(port), temp);
2465
39e5fa88
VS
2466 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2467 (HAS_PCH_CPT(dev) && port != PORT_A)) {
7b13b58a
VS
2468 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2469
2470 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2471 case DP_TRAINING_PATTERN_DISABLE:
2472 *DP |= DP_LINK_TRAIN_OFF_CPT;
2473 break;
2474 case DP_TRAINING_PATTERN_1:
2475 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2476 break;
2477 case DP_TRAINING_PATTERN_2:
2478 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2479 break;
2480 case DP_TRAINING_PATTERN_3:
2481 DRM_ERROR("DP training pattern 3 not supported\n");
2482 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2483 break;
2484 }
2485
2486 } else {
2487 if (IS_CHERRYVIEW(dev))
2488 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2489 else
2490 *DP &= ~DP_LINK_TRAIN_MASK;
2491
2492 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2493 case DP_TRAINING_PATTERN_DISABLE:
2494 *DP |= DP_LINK_TRAIN_OFF;
2495 break;
2496 case DP_TRAINING_PATTERN_1:
2497 *DP |= DP_LINK_TRAIN_PAT_1;
2498 break;
2499 case DP_TRAINING_PATTERN_2:
2500 *DP |= DP_LINK_TRAIN_PAT_2;
2501 break;
2502 case DP_TRAINING_PATTERN_3:
2503 if (IS_CHERRYVIEW(dev)) {
2504 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2505 } else {
2506 DRM_ERROR("DP training pattern 3 not supported\n");
2507 *DP |= DP_LINK_TRAIN_PAT_2;
2508 }
2509 break;
2510 }
2511 }
2512}
2513
2514static void intel_dp_enable_port(struct intel_dp *intel_dp)
2515{
2516 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2517 struct drm_i915_private *dev_priv = dev->dev_private;
2518
7b13b58a
VS
2519 /* enable with pattern 1 (as per spec) */
2520 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2521 DP_TRAINING_PATTERN_1);
2522
2523 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2524 POSTING_READ(intel_dp->output_reg);
7b713f50
VS
2525
2526 /*
2527 * Magic for VLV/CHV. We _must_ first set up the register
2528 * without actually enabling the port, and then do another
2529 * write to enable the port. Otherwise link training will
2530 * fail when the power sequencer is freshly used for this port.
2531 */
2532 intel_dp->DP |= DP_PORT_EN;
2533
2534 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2535 POSTING_READ(intel_dp->output_reg);
580d3811
VS
2536}
2537
e8cb4558 2538static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2539{
e8cb4558
DV
2540 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2541 struct drm_device *dev = encoder->base.dev;
2542 struct drm_i915_private *dev_priv = dev->dev_private;
c1dec79a 2543 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
e8cb4558 2544 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
9b6de0a1 2545 unsigned int lane_mask = 0x0;
5d613501 2546
0c33d8d7
DV
2547 if (WARN_ON(dp_reg & DP_PORT_EN))
2548 return;
5d613501 2549
093e3f13
VS
2550 pps_lock(intel_dp);
2551
2552 if (IS_VALLEYVIEW(dev))
2553 vlv_init_panel_power_sequencer(intel_dp);
2554
7b13b58a 2555 intel_dp_enable_port(intel_dp);
093e3f13
VS
2556
2557 edp_panel_vdd_on(intel_dp);
2558 edp_panel_on(intel_dp);
2559 edp_panel_vdd_off(intel_dp, true);
2560
2561 pps_unlock(intel_dp);
2562
61234fa5 2563 if (IS_VALLEYVIEW(dev))
9b6de0a1
VS
2564 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2565 lane_mask);
61234fa5 2566
f01eca2e 2567 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2568 intel_dp_start_link_train(intel_dp);
33a34e4e 2569 intel_dp_complete_link_train(intel_dp);
3ab9c637 2570 intel_dp_stop_link_train(intel_dp);
c1dec79a 2571
6e3c9717 2572 if (crtc->config->has_audio) {
c1dec79a
JN
2573 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2574 pipe_name(crtc->pipe));
2575 intel_audio_codec_enable(encoder);
2576 }
ab1f90f9 2577}
89b667f8 2578
ecff4f3b
JN
2579static void g4x_enable_dp(struct intel_encoder *encoder)
2580{
828f5c6e
JN
2581 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2582
ecff4f3b 2583 intel_enable_dp(encoder);
4be73780 2584 intel_edp_backlight_on(intel_dp);
ab1f90f9 2585}
89b667f8 2586
ab1f90f9
JN
2587static void vlv_enable_dp(struct intel_encoder *encoder)
2588{
828f5c6e
JN
2589 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2590
4be73780 2591 intel_edp_backlight_on(intel_dp);
b32c6f48 2592 intel_psr_enable(intel_dp);
d240f20f
JB
2593}
2594
ecff4f3b 2595static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2596{
2597 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2598 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2599
8ac33ed3
DV
2600 intel_dp_prepare(encoder);
2601
d41f1efb
DV
2602 /* Only ilk+ has port A */
2603 if (dport->port == PORT_A) {
2604 ironlake_set_pll_cpu_edp(intel_dp);
ab1f90f9 2605 ironlake_edp_pll_on(intel_dp);
d41f1efb 2606 }
ab1f90f9
JN
2607}
2608
83b84597
VS
2609static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2610{
2611 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2612 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2613 enum pipe pipe = intel_dp->pps_pipe;
2614 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2615
2616 edp_panel_vdd_off_sync(intel_dp);
2617
2618 /*
2619 * VLV seems to get confused when multiple power seqeuencers
2620 * have the same port selected (even if only one has power/vdd
2621 * enabled). The failure manifests as vlv_wait_port_ready() failing
2622 * CHV on the other hand doesn't seem to mind having the same port
2623 * selected in multiple power seqeuencers, but let's clear the
2624 * port select always when logically disconnecting a power sequencer
2625 * from a port.
2626 */
2627 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2628 pipe_name(pipe), port_name(intel_dig_port->port));
2629 I915_WRITE(pp_on_reg, 0);
2630 POSTING_READ(pp_on_reg);
2631
2632 intel_dp->pps_pipe = INVALID_PIPE;
2633}
2634
a4a5d2f8
VS
2635static void vlv_steal_power_sequencer(struct drm_device *dev,
2636 enum pipe pipe)
2637{
2638 struct drm_i915_private *dev_priv = dev->dev_private;
2639 struct intel_encoder *encoder;
2640
2641 lockdep_assert_held(&dev_priv->pps_mutex);
2642
ac3c12e4
VS
2643 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2644 return;
2645
a4a5d2f8
VS
2646 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2647 base.head) {
2648 struct intel_dp *intel_dp;
773538e8 2649 enum port port;
a4a5d2f8
VS
2650
2651 if (encoder->type != INTEL_OUTPUT_EDP)
2652 continue;
2653
2654 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2655 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2656
2657 if (intel_dp->pps_pipe != pipe)
2658 continue;
2659
2660 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2661 pipe_name(pipe), port_name(port));
a4a5d2f8 2662
e02f9a06 2663 WARN(encoder->base.crtc,
034e43c6
VS
2664 "stealing pipe %c power sequencer from active eDP port %c\n",
2665 pipe_name(pipe), port_name(port));
a4a5d2f8 2666
a4a5d2f8 2667 /* make sure vdd is off before we steal it */
83b84597 2668 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2669 }
2670}
2671
2672static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2673{
2674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2675 struct intel_encoder *encoder = &intel_dig_port->base;
2676 struct drm_device *dev = encoder->base.dev;
2677 struct drm_i915_private *dev_priv = dev->dev_private;
2678 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
a4a5d2f8
VS
2679
2680 lockdep_assert_held(&dev_priv->pps_mutex);
2681
093e3f13
VS
2682 if (!is_edp(intel_dp))
2683 return;
2684
a4a5d2f8
VS
2685 if (intel_dp->pps_pipe == crtc->pipe)
2686 return;
2687
2688 /*
2689 * If another power sequencer was being used on this
2690 * port previously make sure to turn off vdd there while
2691 * we still have control of it.
2692 */
2693 if (intel_dp->pps_pipe != INVALID_PIPE)
83b84597 2694 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2695
2696 /*
2697 * We may be stealing the power
2698 * sequencer from another port.
2699 */
2700 vlv_steal_power_sequencer(dev, crtc->pipe);
2701
2702 /* now it's all ours */
2703 intel_dp->pps_pipe = crtc->pipe;
2704
2705 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2706 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2707
2708 /* init power sequencer on this pipe and port */
36b5f425
VS
2709 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2710 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8
VS
2711}
2712
ab1f90f9 2713static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2714{
2bd2ad64 2715 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2716 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
b2634017 2717 struct drm_device *dev = encoder->base.dev;
89b667f8 2718 struct drm_i915_private *dev_priv = dev->dev_private;
ab1f90f9 2719 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
e4607fcf 2720 enum dpio_channel port = vlv_dport_to_channel(dport);
ab1f90f9
JN
2721 int pipe = intel_crtc->pipe;
2722 u32 val;
a4fc5ed6 2723
a580516d 2724 mutex_lock(&dev_priv->sb_lock);
89b667f8 2725
ab3c759a 2726 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
ab1f90f9
JN
2727 val = 0;
2728 if (pipe)
2729 val |= (1<<21);
2730 else
2731 val &= ~(1<<21);
2732 val |= 0x001000c4;
ab3c759a
CML
2733 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2734 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2735 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
89b667f8 2736
a580516d 2737 mutex_unlock(&dev_priv->sb_lock);
ab1f90f9
JN
2738
2739 intel_enable_dp(encoder);
89b667f8
JB
2740}
2741
ecff4f3b 2742static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
2743{
2744 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2745 struct drm_device *dev = encoder->base.dev;
2746 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
2747 struct intel_crtc *intel_crtc =
2748 to_intel_crtc(encoder->base.crtc);
e4607fcf 2749 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 2750 int pipe = intel_crtc->pipe;
89b667f8 2751
8ac33ed3
DV
2752 intel_dp_prepare(encoder);
2753
89b667f8 2754 /* Program Tx lane resets to default */
a580516d 2755 mutex_lock(&dev_priv->sb_lock);
ab3c759a 2756 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
2757 DPIO_PCS_TX_LANE2_RESET |
2758 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 2759 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
2760 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2761 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2762 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2763 DPIO_PCS_CLK_SOFT_RESET);
2764
2765 /* Fix up inter-pair skew failure */
ab3c759a
CML
2766 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2767 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2768 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
a580516d 2769 mutex_unlock(&dev_priv->sb_lock);
a4fc5ed6
KP
2770}
2771
e4a1d846
CML
2772static void chv_pre_enable_dp(struct intel_encoder *encoder)
2773{
2774 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2775 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2776 struct drm_device *dev = encoder->base.dev;
2777 struct drm_i915_private *dev_priv = dev->dev_private;
e4a1d846
CML
2778 struct intel_crtc *intel_crtc =
2779 to_intel_crtc(encoder->base.crtc);
2780 enum dpio_channel ch = vlv_dport_to_channel(dport);
2781 int pipe = intel_crtc->pipe;
2e523e98 2782 int data, i, stagger;
949c1d43 2783 u32 val;
e4a1d846 2784
a580516d 2785 mutex_lock(&dev_priv->sb_lock);
949c1d43 2786
570e2a74
VS
2787 /* allow hardware to manage TX FIFO reset source */
2788 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2789 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2790 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2791
2792 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2793 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2794 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2795
949c1d43 2796 /* Deassert soft data lane reset*/
97fd4d5c 2797 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2798 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c
VS
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2800
2801 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2802 val |= CHV_PCS_REQ_SOFTRESET_EN;
2803 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2804
2805 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2806 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2807 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
d2152b25 2808
97fd4d5c 2809 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
949c1d43 2810 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 2811 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
949c1d43
VS
2812
2813 /* Program Tx lane latency optimal setting*/
e4a1d846 2814 for (i = 0; i < 4; i++) {
e4a1d846
CML
2815 /* Set the upar bit */
2816 data = (i == 1) ? 0x0 : 0x1;
2817 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2818 data << DPIO_UPAR_SHIFT);
2819 }
2820
2821 /* Data lane stagger programming */
2e523e98
VS
2822 if (intel_crtc->config->port_clock > 270000)
2823 stagger = 0x18;
2824 else if (intel_crtc->config->port_clock > 135000)
2825 stagger = 0xd;
2826 else if (intel_crtc->config->port_clock > 67500)
2827 stagger = 0x7;
2828 else if (intel_crtc->config->port_clock > 33750)
2829 stagger = 0x4;
2830 else
2831 stagger = 0x2;
2832
2833 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2834 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2835 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2836
2837 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2838 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2839 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2840
2841 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2842 DPIO_LANESTAGGER_STRAP(stagger) |
2843 DPIO_LANESTAGGER_STRAP_OVRD |
2844 DPIO_TX1_STAGGER_MASK(0x1f) |
2845 DPIO_TX1_STAGGER_MULT(6) |
2846 DPIO_TX2_STAGGER_MULT(0));
2847
2848 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2849 DPIO_LANESTAGGER_STRAP(stagger) |
2850 DPIO_LANESTAGGER_STRAP_OVRD |
2851 DPIO_TX1_STAGGER_MASK(0x1f) |
2852 DPIO_TX1_STAGGER_MULT(7) |
2853 DPIO_TX2_STAGGER_MULT(5));
e4a1d846 2854
a580516d 2855 mutex_unlock(&dev_priv->sb_lock);
e4a1d846 2856
e4a1d846 2857 intel_enable_dp(encoder);
e4a1d846
CML
2858}
2859
9197c88b
VS
2860static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2861{
2862 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2863 struct drm_device *dev = encoder->base.dev;
2864 struct drm_i915_private *dev_priv = dev->dev_private;
2865 struct intel_crtc *intel_crtc =
2866 to_intel_crtc(encoder->base.crtc);
2867 enum dpio_channel ch = vlv_dport_to_channel(dport);
2868 enum pipe pipe = intel_crtc->pipe;
2869 u32 val;
2870
625695f8
VS
2871 intel_dp_prepare(encoder);
2872
a580516d 2873 mutex_lock(&dev_priv->sb_lock);
9197c88b 2874
b9e5ac3c
VS
2875 /* program left/right clock distribution */
2876 if (pipe != PIPE_B) {
2877 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2878 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2879 if (ch == DPIO_CH0)
2880 val |= CHV_BUFLEFTENA1_FORCE;
2881 if (ch == DPIO_CH1)
2882 val |= CHV_BUFRIGHTENA1_FORCE;
2883 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2884 } else {
2885 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2886 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2887 if (ch == DPIO_CH0)
2888 val |= CHV_BUFLEFTENA2_FORCE;
2889 if (ch == DPIO_CH1)
2890 val |= CHV_BUFRIGHTENA2_FORCE;
2891 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2892 }
2893
9197c88b
VS
2894 /* program clock channel usage */
2895 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2896 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2897 if (pipe != PIPE_B)
2898 val &= ~CHV_PCS_USEDCLKCHANNEL;
2899 else
2900 val |= CHV_PCS_USEDCLKCHANNEL;
2901 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2902
2903 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2904 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2905 if (pipe != PIPE_B)
2906 val &= ~CHV_PCS_USEDCLKCHANNEL;
2907 else
2908 val |= CHV_PCS_USEDCLKCHANNEL;
2909 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2910
2911 /*
2912 * This a a bit weird since generally CL
2913 * matches the pipe, but here we need to
2914 * pick the CL based on the port.
2915 */
2916 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2917 if (pipe != PIPE_B)
2918 val &= ~CHV_CMN_USEDCLKCHANNEL;
2919 else
2920 val |= CHV_CMN_USEDCLKCHANNEL;
2921 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2922
a580516d 2923 mutex_unlock(&dev_priv->sb_lock);
9197c88b
VS
2924}
2925
a4fc5ed6 2926/*
df0c237d
JB
2927 * Native read with retry for link status and receiver capability reads for
2928 * cases where the sink may still be asleep.
9d1a1031
JN
2929 *
2930 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2931 * supposed to retry 3 times per the spec.
a4fc5ed6 2932 */
9d1a1031
JN
2933static ssize_t
2934intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2935 void *buffer, size_t size)
a4fc5ed6 2936{
9d1a1031
JN
2937 ssize_t ret;
2938 int i;
61da5fab 2939
f6a19066
VS
2940 /*
2941 * Sometime we just get the same incorrect byte repeated
2942 * over the entire buffer. Doing just one throw away read
2943 * initially seems to "solve" it.
2944 */
2945 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2946
61da5fab 2947 for (i = 0; i < 3; i++) {
9d1a1031
JN
2948 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2949 if (ret == size)
2950 return ret;
61da5fab
JB
2951 msleep(1);
2952 }
a4fc5ed6 2953
9d1a1031 2954 return ret;
a4fc5ed6
KP
2955}
2956
2957/*
2958 * Fetch AUX CH registers 0x202 - 0x207 which contain
2959 * link status information
2960 */
2961static bool
93f62dad 2962intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 2963{
9d1a1031
JN
2964 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2965 DP_LANE0_1_STATUS,
2966 link_status,
2967 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
2968}
2969
1100244e 2970/* These are source-specific values. */
a4fc5ed6 2971static uint8_t
1a2eb460 2972intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 2973{
30add22d 2974 struct drm_device *dev = intel_dp_to_dev(intel_dp);
7ad14a29 2975 struct drm_i915_private *dev_priv = dev->dev_private;
bc7d38a4 2976 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2977
9314726b
VK
2978 if (IS_BROXTON(dev))
2979 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2980 else if (INTEL_INFO(dev)->gen >= 9) {
9e458034 2981 if (dev_priv->edp_low_vswing && port == PORT_A)
7ad14a29 2982 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
5a9d1f1a 2983 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
7ad14a29 2984 } else if (IS_VALLEYVIEW(dev))
bd60018a 2985 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 2986 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 2987 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 2988 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 2989 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 2990 else
bd60018a 2991 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
2992}
2993
2994static uint8_t
2995intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2996{
30add22d 2997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 2998 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2999
5a9d1f1a
DL
3000 if (INTEL_INFO(dev)->gen >= 9) {
3001 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3003 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3005 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_1;
7ad14a29
SJ
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3009 return DP_TRAIN_PRE_EMPH_LEVEL_0;
5a9d1f1a
DL
3010 default:
3011 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3012 }
3013 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 3014 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3016 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3018 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3020 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 3022 default:
bd60018a 3023 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 3024 }
e2fa6fba
P
3025 } else if (IS_VALLEYVIEW(dev)) {
3026 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3028 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3029 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3030 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3032 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3033 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 3034 default:
bd60018a 3035 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 3036 }
bc7d38a4 3037 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 3038 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3040 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3043 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 3044 default:
bd60018a 3045 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
3046 }
3047 } else {
3048 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3049 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3050 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3052 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3054 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 3056 default:
bd60018a 3057 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 3058 }
a4fc5ed6
KP
3059 }
3060}
3061
5829975c 3062static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
e2fa6fba
P
3063{
3064 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
5e69f97f
CML
3067 struct intel_crtc *intel_crtc =
3068 to_intel_crtc(dport->base.base.crtc);
e2fa6fba
P
3069 unsigned long demph_reg_value, preemph_reg_value,
3070 uniqtranscale_reg_value;
3071 uint8_t train_set = intel_dp->train_set[0];
e4607fcf 3072 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 3073 int pipe = intel_crtc->pipe;
e2fa6fba
P
3074
3075 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3076 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
3077 preemph_reg_value = 0x0004000;
3078 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3079 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3080 demph_reg_value = 0x2B405555;
3081 uniqtranscale_reg_value = 0x552AB83A;
3082 break;
bd60018a 3083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3084 demph_reg_value = 0x2B404040;
3085 uniqtranscale_reg_value = 0x5548B83A;
3086 break;
bd60018a 3087 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3088 demph_reg_value = 0x2B245555;
3089 uniqtranscale_reg_value = 0x5560B83A;
3090 break;
bd60018a 3091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
3092 demph_reg_value = 0x2B405555;
3093 uniqtranscale_reg_value = 0x5598DA3A;
3094 break;
3095 default:
3096 return 0;
3097 }
3098 break;
bd60018a 3099 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
3100 preemph_reg_value = 0x0002000;
3101 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3102 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3103 demph_reg_value = 0x2B404040;
3104 uniqtranscale_reg_value = 0x5552B83A;
3105 break;
bd60018a 3106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3107 demph_reg_value = 0x2B404848;
3108 uniqtranscale_reg_value = 0x5580B83A;
3109 break;
bd60018a 3110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3111 demph_reg_value = 0x2B404040;
3112 uniqtranscale_reg_value = 0x55ADDA3A;
3113 break;
3114 default:
3115 return 0;
3116 }
3117 break;
bd60018a 3118 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
3119 preemph_reg_value = 0x0000000;
3120 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3122 demph_reg_value = 0x2B305555;
3123 uniqtranscale_reg_value = 0x5570B83A;
3124 break;
bd60018a 3125 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3126 demph_reg_value = 0x2B2B4040;
3127 uniqtranscale_reg_value = 0x55ADDA3A;
3128 break;
3129 default:
3130 return 0;
3131 }
3132 break;
bd60018a 3133 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
3134 preemph_reg_value = 0x0006000;
3135 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3137 demph_reg_value = 0x1B405555;
3138 uniqtranscale_reg_value = 0x55ADDA3A;
3139 break;
3140 default:
3141 return 0;
3142 }
3143 break;
3144 default:
3145 return 0;
3146 }
3147
a580516d 3148 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
3149 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3150 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3151 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
e2fa6fba 3152 uniqtranscale_reg_value);
ab3c759a
CML
3153 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3154 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3155 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3156 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
a580516d 3157 mutex_unlock(&dev_priv->sb_lock);
e2fa6fba
P
3158
3159 return 0;
3160}
3161
5829975c 3162static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
e4a1d846
CML
3163{
3164 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3167 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
f72df8db 3168 u32 deemph_reg_value, margin_reg_value, val;
e4a1d846
CML
3169 uint8_t train_set = intel_dp->train_set[0];
3170 enum dpio_channel ch = vlv_dport_to_channel(dport);
f72df8db
VS
3171 enum pipe pipe = intel_crtc->pipe;
3172 int i;
e4a1d846
CML
3173
3174 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3175 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3176 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3178 deemph_reg_value = 128;
3179 margin_reg_value = 52;
3180 break;
bd60018a 3181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3182 deemph_reg_value = 128;
3183 margin_reg_value = 77;
3184 break;
bd60018a 3185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3186 deemph_reg_value = 128;
3187 margin_reg_value = 102;
3188 break;
bd60018a 3189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3190 deemph_reg_value = 128;
3191 margin_reg_value = 154;
3192 /* FIXME extra to set for 1200 */
3193 break;
3194 default:
3195 return 0;
3196 }
3197 break;
bd60018a 3198 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3199 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3200 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3201 deemph_reg_value = 85;
3202 margin_reg_value = 78;
3203 break;
bd60018a 3204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3205 deemph_reg_value = 85;
3206 margin_reg_value = 116;
3207 break;
bd60018a 3208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3209 deemph_reg_value = 85;
3210 margin_reg_value = 154;
3211 break;
3212 default:
3213 return 0;
3214 }
3215 break;
bd60018a 3216 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3217 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3219 deemph_reg_value = 64;
3220 margin_reg_value = 104;
3221 break;
bd60018a 3222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3223 deemph_reg_value = 64;
3224 margin_reg_value = 154;
3225 break;
3226 default:
3227 return 0;
3228 }
3229 break;
bd60018a 3230 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3231 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3233 deemph_reg_value = 43;
3234 margin_reg_value = 154;
3235 break;
3236 default:
3237 return 0;
3238 }
3239 break;
3240 default:
3241 return 0;
3242 }
3243
a580516d 3244 mutex_lock(&dev_priv->sb_lock);
e4a1d846
CML
3245
3246 /* Clear calc init */
1966e59e
VS
3247 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3248 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
3249 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3250 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
3251 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3252
3253 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3254 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
3255 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3256 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e 3257 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 3258
a02ef3c7
VS
3259 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3260 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3261 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3262 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3263
3264 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3265 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3266 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3267 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3268
e4a1d846 3269 /* Program swing deemph */
f72df8db
VS
3270 for (i = 0; i < 4; i++) {
3271 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3272 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3273 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3274 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3275 }
e4a1d846
CML
3276
3277 /* Program swing margin */
f72df8db
VS
3278 for (i = 0; i < 4; i++) {
3279 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1fb44505
VS
3280 val &= ~DPIO_SWING_MARGIN000_MASK;
3281 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
f72df8db
VS
3282 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3283 }
e4a1d846
CML
3284
3285 /* Disable unique transition scale */
f72df8db
VS
3286 for (i = 0; i < 4; i++) {
3287 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3288 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3289 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3290 }
e4a1d846
CML
3291
3292 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
bd60018a 3293 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
e4a1d846 3294 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
bd60018a 3295 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
e4a1d846
CML
3296
3297 /*
3298 * The document said it needs to set bit 27 for ch0 and bit 26
3299 * for ch1. Might be a typo in the doc.
3300 * For now, for this unique transition scale selection, set bit
3301 * 27 for ch0 and ch1.
3302 */
f72df8db
VS
3303 for (i = 0; i < 4; i++) {
3304 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3305 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3306 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3307 }
e4a1d846 3308
f72df8db
VS
3309 for (i = 0; i < 4; i++) {
3310 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3311 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3312 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3313 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3314 }
e4a1d846
CML
3315 }
3316
3317 /* Start swing calculation */
1966e59e
VS
3318 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3319 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3320 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3321
3322 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3323 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3324 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
3325
3326 /* LRC Bypass */
3327 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3328 val |= DPIO_LRC_BYPASS;
3329 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3330
a580516d 3331 mutex_unlock(&dev_priv->sb_lock);
e4a1d846
CML
3332
3333 return 0;
3334}
3335
a4fc5ed6 3336static void
0301b3ac
JN
3337intel_get_adjust_train(struct intel_dp *intel_dp,
3338 const uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6
KP
3339{
3340 uint8_t v = 0;
3341 uint8_t p = 0;
3342 int lane;
1a2eb460
KP
3343 uint8_t voltage_max;
3344 uint8_t preemph_max;
a4fc5ed6 3345
33a34e4e 3346 for (lane = 0; lane < intel_dp->lane_count; lane++) {
0f037bde
DV
3347 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3348 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
a4fc5ed6
KP
3349
3350 if (this_v > v)
3351 v = this_v;
3352 if (this_p > p)
3353 p = this_p;
3354 }
3355
1a2eb460 3356 voltage_max = intel_dp_voltage_max(intel_dp);
417e822d
KP
3357 if (v >= voltage_max)
3358 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
a4fc5ed6 3359
1a2eb460
KP
3360 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3361 if (p >= preemph_max)
3362 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
a4fc5ed6
KP
3363
3364 for (lane = 0; lane < 4; lane++)
33a34e4e 3365 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
3366}
3367
3368static uint32_t
5829975c 3369gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3370{
3cf2efb1 3371 uint32_t signal_levels = 0;
a4fc5ed6 3372
3cf2efb1 3373 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3375 default:
3376 signal_levels |= DP_VOLTAGE_0_4;
3377 break;
bd60018a 3378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3379 signal_levels |= DP_VOLTAGE_0_6;
3380 break;
bd60018a 3381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3382 signal_levels |= DP_VOLTAGE_0_8;
3383 break;
bd60018a 3384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3385 signal_levels |= DP_VOLTAGE_1_2;
3386 break;
3387 }
3cf2efb1 3388 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3389 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3390 default:
3391 signal_levels |= DP_PRE_EMPHASIS_0;
3392 break;
bd60018a 3393 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3394 signal_levels |= DP_PRE_EMPHASIS_3_5;
3395 break;
bd60018a 3396 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3397 signal_levels |= DP_PRE_EMPHASIS_6;
3398 break;
bd60018a 3399 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3400 signal_levels |= DP_PRE_EMPHASIS_9_5;
3401 break;
3402 }
3403 return signal_levels;
3404}
3405
e3421a18
ZW
3406/* Gen6's DP voltage swing and pre-emphasis control */
3407static uint32_t
5829975c 3408gen6_edp_signal_levels(uint8_t train_set)
e3421a18 3409{
3c5a62b5
YL
3410 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3411 DP_TRAIN_PRE_EMPHASIS_MASK);
3412 switch (signal_levels) {
bd60018a
SJ
3413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3414 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3415 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3417 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3418 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3420 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3421 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3423 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3424 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3426 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3427 default:
3c5a62b5
YL
3428 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3429 "0x%x\n", signal_levels);
3430 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3431 }
3432}
3433
1a2eb460
KP
3434/* Gen7's DP voltage swing and pre-emphasis control */
3435static uint32_t
5829975c 3436gen7_edp_signal_levels(uint8_t train_set)
1a2eb460
KP
3437{
3438 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3439 DP_TRAIN_PRE_EMPHASIS_MASK);
3440 switch (signal_levels) {
bd60018a 3441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3442 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3444 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3446 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3447
bd60018a 3448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3449 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3451 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3452
bd60018a 3453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3454 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3456 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3457
3458 default:
3459 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3460 "0x%x\n", signal_levels);
3461 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3462 }
3463}
3464
f0a3424e
PZ
3465/* Properly updates "DP" with the correct signal levels. */
3466static void
3467intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3468{
3469 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3470 enum port port = intel_dig_port->port;
f0a3424e 3471 struct drm_device *dev = intel_dig_port->base.base.dev;
f8896f5d 3472 uint32_t signal_levels, mask = 0;
f0a3424e
PZ
3473 uint8_t train_set = intel_dp->train_set[0];
3474
f8896f5d
DW
3475 if (HAS_DDI(dev)) {
3476 signal_levels = ddi_signal_levels(intel_dp);
3477
3478 if (IS_BROXTON(dev))
3479 signal_levels = 0;
3480 else
3481 mask = DDI_BUF_EMP_MASK;
e4a1d846 3482 } else if (IS_CHERRYVIEW(dev)) {
5829975c 3483 signal_levels = chv_signal_levels(intel_dp);
e2fa6fba 3484 } else if (IS_VALLEYVIEW(dev)) {
5829975c 3485 signal_levels = vlv_signal_levels(intel_dp);
bc7d38a4 3486 } else if (IS_GEN7(dev) && port == PORT_A) {
5829975c 3487 signal_levels = gen7_edp_signal_levels(train_set);
f0a3424e 3488 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3489 } else if (IS_GEN6(dev) && port == PORT_A) {
5829975c 3490 signal_levels = gen6_edp_signal_levels(train_set);
f0a3424e
PZ
3491 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3492 } else {
5829975c 3493 signal_levels = gen4_signal_levels(train_set);
f0a3424e
PZ
3494 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3495 }
3496
96fb9f9b
VK
3497 if (mask)
3498 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3499
3500 DRM_DEBUG_KMS("Using vswing level %d\n",
3501 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3502 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3503 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3504 DP_TRAIN_PRE_EMPHASIS_SHIFT);
f0a3424e
PZ
3505
3506 *DP = (*DP & ~mask) | signal_levels;
3507}
3508
a4fc5ed6 3509static bool
ea5b213a 3510intel_dp_set_link_train(struct intel_dp *intel_dp,
70aff66c 3511 uint32_t *DP,
58e10eb9 3512 uint8_t dp_train_pat)
a4fc5ed6 3513{
174edf1f
PZ
3514 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3515 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3516 struct drm_i915_private *dev_priv = dev->dev_private;
2cdfe6c8
JN
3517 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3518 int ret, len;
a4fc5ed6 3519
7b13b58a 3520 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
47ea7542 3521
70aff66c 3522 I915_WRITE(intel_dp->output_reg, *DP);
ea5b213a 3523 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 3524
2cdfe6c8
JN
3525 buf[0] = dp_train_pat;
3526 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
47ea7542 3527 DP_TRAINING_PATTERN_DISABLE) {
2cdfe6c8
JN
3528 /* don't write DP_TRAINING_LANEx_SET on disable */
3529 len = 1;
3530 } else {
3531 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3532 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3533 len = intel_dp->lane_count + 1;
47ea7542 3534 }
a4fc5ed6 3535
9d1a1031
JN
3536 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3537 buf, len);
2cdfe6c8
JN
3538
3539 return ret == len;
a4fc5ed6
KP
3540}
3541
70aff66c
JN
3542static bool
3543intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3544 uint8_t dp_train_pat)
3545{
4e96c977
MK
3546 if (!intel_dp->train_set_valid)
3547 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
70aff66c
JN
3548 intel_dp_set_signal_levels(intel_dp, DP);
3549 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3550}
3551
3552static bool
3553intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
0301b3ac 3554 const uint8_t link_status[DP_LINK_STATUS_SIZE])
70aff66c
JN
3555{
3556 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3557 struct drm_device *dev = intel_dig_port->base.base.dev;
3558 struct drm_i915_private *dev_priv = dev->dev_private;
3559 int ret;
3560
3561 intel_get_adjust_train(intel_dp, link_status);
3562 intel_dp_set_signal_levels(intel_dp, DP);
3563
3564 I915_WRITE(intel_dp->output_reg, *DP);
3565 POSTING_READ(intel_dp->output_reg);
3566
9d1a1031
JN
3567 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3568 intel_dp->train_set, intel_dp->lane_count);
70aff66c
JN
3569
3570 return ret == intel_dp->lane_count;
3571}
3572
3ab9c637
ID
3573static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3574{
3575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3576 struct drm_device *dev = intel_dig_port->base.base.dev;
3577 struct drm_i915_private *dev_priv = dev->dev_private;
3578 enum port port = intel_dig_port->port;
3579 uint32_t val;
3580
3581 if (!HAS_DDI(dev))
3582 return;
3583
3584 val = I915_READ(DP_TP_CTL(port));
3585 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3586 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3587 I915_WRITE(DP_TP_CTL(port), val);
3588
3589 /*
3590 * On PORT_A we can have only eDP in SST mode. There the only reason
3591 * we need to set idle transmission mode is to work around a HW issue
3592 * where we enable the pipe while not in idle link-training mode.
3593 * In this case there is requirement to wait for a minimum number of
3594 * idle patterns to be sent.
3595 */
3596 if (port == PORT_A)
3597 return;
3598
3599 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3600 1))
3601 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3602}
3603
33a34e4e 3604/* Enable corresponding port and start training pattern 1 */
c19b0669 3605void
33a34e4e 3606intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 3607{
da63a9f2 3608 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
c19b0669 3609 struct drm_device *dev = encoder->dev;
a4fc5ed6
KP
3610 int i;
3611 uint8_t voltage;
cdb0e95b 3612 int voltage_tries, loop_tries;
ea5b213a 3613 uint32_t DP = intel_dp->DP;
6aba5b6c 3614 uint8_t link_config[2];
a4fc5ed6 3615
affa9354 3616 if (HAS_DDI(dev))
c19b0669
PZ
3617 intel_ddi_prepare_link_retrain(encoder);
3618
3cf2efb1 3619 /* Write the link configuration data */
6aba5b6c
JN
3620 link_config[0] = intel_dp->link_bw;
3621 link_config[1] = intel_dp->lane_count;
3622 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3623 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
9d1a1031 3624 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
94ca719e 3625 if (intel_dp->num_sink_rates)
a8f3ef61
SJ
3626 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3627 &intel_dp->rate_select, 1);
6aba5b6c
JN
3628
3629 link_config[0] = 0;
3630 link_config[1] = DP_SET_ANSI_8B10B;
9d1a1031 3631 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
a4fc5ed6
KP
3632
3633 DP |= DP_PORT_EN;
1a2eb460 3634
70aff66c
JN
3635 /* clock recovery */
3636 if (!intel_dp_reset_link_train(intel_dp, &DP,
3637 DP_TRAINING_PATTERN_1 |
3638 DP_LINK_SCRAMBLING_DISABLE)) {
3639 DRM_ERROR("failed to enable link training\n");
3640 return;
3641 }
3642
a4fc5ed6 3643 voltage = 0xff;
cdb0e95b
KP
3644 voltage_tries = 0;
3645 loop_tries = 0;
a4fc5ed6 3646 for (;;) {
70aff66c 3647 uint8_t link_status[DP_LINK_STATUS_SIZE];
a4fc5ed6 3648
a7c9655f 3649 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
93f62dad
KP
3650 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3651 DRM_ERROR("failed to get link status\n");
a4fc5ed6 3652 break;
93f62dad 3653 }
a4fc5ed6 3654
01916270 3655 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
93f62dad 3656 DRM_DEBUG_KMS("clock recovery OK\n");
3cf2efb1
CW
3657 break;
3658 }
3659
4e96c977
MK
3660 /*
3661 * if we used previously trained voltage and pre-emphasis values
3662 * and we don't get clock recovery, reset link training values
3663 */
3664 if (intel_dp->train_set_valid) {
3665 DRM_DEBUG_KMS("clock recovery not ok, reset");
3666 /* clear the flag as we are not reusing train set */
3667 intel_dp->train_set_valid = false;
3668 if (!intel_dp_reset_link_train(intel_dp, &DP,
3669 DP_TRAINING_PATTERN_1 |
3670 DP_LINK_SCRAMBLING_DISABLE)) {
3671 DRM_ERROR("failed to enable link training\n");
3672 return;
3673 }
3674 continue;
3675 }
3676
3cf2efb1
CW
3677 /* Check to see if we've tried the max voltage */
3678 for (i = 0; i < intel_dp->lane_count; i++)
3679 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 3680 break;
3b4f819d 3681 if (i == intel_dp->lane_count) {
b06fbda3
DV
3682 ++loop_tries;
3683 if (loop_tries == 5) {
3def84b3 3684 DRM_ERROR("too many full retries, give up\n");
cdb0e95b
KP
3685 break;
3686 }
70aff66c
JN
3687 intel_dp_reset_link_train(intel_dp, &DP,
3688 DP_TRAINING_PATTERN_1 |
3689 DP_LINK_SCRAMBLING_DISABLE);
cdb0e95b
KP
3690 voltage_tries = 0;
3691 continue;
3692 }
a4fc5ed6 3693
3cf2efb1 3694 /* Check to see if we've tried the same voltage 5 times */
b06fbda3 3695 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
24773670 3696 ++voltage_tries;
b06fbda3 3697 if (voltage_tries == 5) {
3def84b3 3698 DRM_ERROR("too many voltage retries, give up\n");
b06fbda3
DV
3699 break;
3700 }
3701 } else
3702 voltage_tries = 0;
3703 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 3704
70aff66c
JN
3705 /* Update training set as requested by target */
3706 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3707 DRM_ERROR("failed to update link training\n");
3708 break;
3709 }
a4fc5ed6
KP
3710 }
3711
33a34e4e
JB
3712 intel_dp->DP = DP;
3713}
3714
c19b0669 3715void
33a34e4e
JB
3716intel_dp_complete_link_train(struct intel_dp *intel_dp)
3717{
33a34e4e 3718 bool channel_eq = false;
37f80975 3719 int tries, cr_tries;
33a34e4e 3720 uint32_t DP = intel_dp->DP;
06ea66b6
TP
3721 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3722
3723 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3724 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3725 training_pattern = DP_TRAINING_PATTERN_3;
33a34e4e 3726
a4fc5ed6 3727 /* channel equalization */
70aff66c 3728 if (!intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3729 training_pattern |
70aff66c
JN
3730 DP_LINK_SCRAMBLING_DISABLE)) {
3731 DRM_ERROR("failed to start channel equalization\n");
3732 return;
3733 }
3734
a4fc5ed6 3735 tries = 0;
37f80975 3736 cr_tries = 0;
a4fc5ed6
KP
3737 channel_eq = false;
3738 for (;;) {
70aff66c 3739 uint8_t link_status[DP_LINK_STATUS_SIZE];
e3421a18 3740
37f80975
JB
3741 if (cr_tries > 5) {
3742 DRM_ERROR("failed to train DP, aborting\n");
37f80975
JB
3743 break;
3744 }
3745
a7c9655f 3746 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
70aff66c
JN
3747 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3748 DRM_ERROR("failed to get link status\n");
a4fc5ed6 3749 break;
70aff66c 3750 }
a4fc5ed6 3751
37f80975 3752 /* Make sure clock is still ok */
01916270 3753 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
4e96c977 3754 intel_dp->train_set_valid = false;
37f80975 3755 intel_dp_start_link_train(intel_dp);
70aff66c 3756 intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3757 training_pattern |
70aff66c 3758 DP_LINK_SCRAMBLING_DISABLE);
37f80975
JB
3759 cr_tries++;
3760 continue;
3761 }
3762
1ffdff13 3763 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3cf2efb1
CW
3764 channel_eq = true;
3765 break;
3766 }
a4fc5ed6 3767
37f80975
JB
3768 /* Try 5 times, then try clock recovery if that fails */
3769 if (tries > 5) {
4e96c977 3770 intel_dp->train_set_valid = false;
37f80975 3771 intel_dp_start_link_train(intel_dp);
70aff66c 3772 intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3773 training_pattern |
70aff66c 3774 DP_LINK_SCRAMBLING_DISABLE);
37f80975
JB
3775 tries = 0;
3776 cr_tries++;
3777 continue;
3778 }
a4fc5ed6 3779
70aff66c
JN
3780 /* Update training set as requested by target */
3781 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3782 DRM_ERROR("failed to update link training\n");
3783 break;
3784 }
3cf2efb1 3785 ++tries;
869184a6 3786 }
3cf2efb1 3787
3ab9c637
ID
3788 intel_dp_set_idle_link_train(intel_dp);
3789
3790 intel_dp->DP = DP;
3791
4e96c977 3792 if (channel_eq) {
5fa836a9 3793 intel_dp->train_set_valid = true;
07f42258 3794 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
4e96c977 3795 }
3ab9c637
ID
3796}
3797
3798void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3799{
70aff66c 3800 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3ab9c637 3801 DP_TRAINING_PATTERN_DISABLE);
a4fc5ed6
KP
3802}
3803
3804static void
ea5b213a 3805intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3806{
da63a9f2 3807 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1612c8bd 3808 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
bc7d38a4 3809 enum port port = intel_dig_port->port;
da63a9f2 3810 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3811 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 3812 uint32_t DP = intel_dp->DP;
a4fc5ed6 3813
bc76e320 3814 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3815 return;
3816
0c33d8d7 3817 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3818 return;
3819
28c97730 3820 DRM_DEBUG_KMS("\n");
32f9d658 3821
39e5fa88
VS
3822 if ((IS_GEN7(dev) && port == PORT_A) ||
3823 (HAS_PCH_CPT(dev) && port != PORT_A)) {
e3421a18 3824 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1612c8bd 3825 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
e3421a18 3826 } else {
aad3d14d
VS
3827 if (IS_CHERRYVIEW(dev))
3828 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3829 else
3830 DP &= ~DP_LINK_TRAIN_MASK;
1612c8bd 3831 DP |= DP_LINK_TRAIN_PAT_IDLE;
e3421a18 3832 }
1612c8bd 3833 I915_WRITE(intel_dp->output_reg, DP);
fe255d00 3834 POSTING_READ(intel_dp->output_reg);
5eb08b69 3835
1612c8bd
VS
3836 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3837 I915_WRITE(intel_dp->output_reg, DP);
3838 POSTING_READ(intel_dp->output_reg);
3839
3840 /*
3841 * HW workaround for IBX, we need to move the port
3842 * to transcoder A after disabling it to allow the
3843 * matching HDMI port to be enabled on transcoder A.
3844 */
3845 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3846 /* always enable with pattern 1 (as per spec) */
3847 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3848 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3849 I915_WRITE(intel_dp->output_reg, DP);
3850 POSTING_READ(intel_dp->output_reg);
3851
3852 DP &= ~DP_PORT_EN;
5bddd17f 3853 I915_WRITE(intel_dp->output_reg, DP);
0ca09685 3854 POSTING_READ(intel_dp->output_reg);
5bddd17f
EA
3855 }
3856
f01eca2e 3857 msleep(intel_dp->panel_power_down_delay);
a4fc5ed6
KP
3858}
3859
26d61aad
KP
3860static bool
3861intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3862{
a031d709
RV
3863 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3864 struct drm_device *dev = dig_port->base.base.dev;
3865 struct drm_i915_private *dev_priv = dev->dev_private;
fc0f8e25 3866 uint8_t rev;
a031d709 3867
9d1a1031
JN
3868 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3869 sizeof(intel_dp->dpcd)) < 0)
edb39244 3870 return false; /* aux transfer failed */
92fd8fd1 3871
a8e98153 3872 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3873
edb39244
AJ
3874 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3875 return false; /* DPCD not present */
3876
2293bb5c
SK
3877 /* Check if the panel supports PSR */
3878 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
50003939 3879 if (is_edp(intel_dp)) {
9d1a1031
JN
3880 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3881 intel_dp->psr_dpcd,
3882 sizeof(intel_dp->psr_dpcd));
a031d709
RV
3883 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3884 dev_priv->psr.sink_support = true;
50003939 3885 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
a031d709 3886 }
474d1ec4
SJ
3887
3888 if (INTEL_INFO(dev)->gen >= 9 &&
3889 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3890 uint8_t frame_sync_cap;
3891
3892 dev_priv->psr.sink_support = true;
3893 intel_dp_dpcd_read_wake(&intel_dp->aux,
3894 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3895 &frame_sync_cap, 1);
3896 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3897 /* PSR2 needs frame sync as well */
3898 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3899 DRM_DEBUG_KMS("PSR2 %s on sink",
3900 dev_priv->psr.psr2_support ? "supported" : "not supported");
3901 }
50003939
JN
3902 }
3903
7809a611 3904 /* Training Pattern 3 support, both source and sink */
06ea66b6 3905 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
7809a611
JN
3906 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3907 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
06ea66b6 3908 intel_dp->use_tps3 = true;
f8d8a672 3909 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
06ea66b6
TP
3910 } else
3911 intel_dp->use_tps3 = false;
3912
fc0f8e25
SJ
3913 /* Intermediate frequency support */
3914 if (is_edp(intel_dp) &&
3915 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3916 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3917 (rev >= 0x03)) { /* eDp v1.4 or higher */
94ca719e 3918 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
ea2d8a42
VS
3919 int i;
3920
fc0f8e25
SJ
3921 intel_dp_dpcd_read_wake(&intel_dp->aux,
3922 DP_SUPPORTED_LINK_RATES,
94ca719e
VS
3923 sink_rates,
3924 sizeof(sink_rates));
ea2d8a42 3925
94ca719e
VS
3926 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3927 int val = le16_to_cpu(sink_rates[i]);
ea2d8a42
VS
3928
3929 if (val == 0)
3930 break;
3931
af77b974
SJ
3932 /* Value read is in kHz while drm clock is saved in deca-kHz */
3933 intel_dp->sink_rates[i] = (val * 200) / 10;
ea2d8a42 3934 }
94ca719e 3935 intel_dp->num_sink_rates = i;
fc0f8e25 3936 }
0336400e
VS
3937
3938 intel_dp_print_rates(intel_dp);
3939
edb39244
AJ
3940 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3941 DP_DWN_STRM_PORT_PRESENT))
3942 return true; /* native DP sink */
3943
3944 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3945 return true; /* no per-port downstream info */
3946
9d1a1031
JN
3947 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3948 intel_dp->downstream_ports,
3949 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3950 return false; /* downstream port status fetch failed */
3951
3952 return true;
92fd8fd1
KP
3953}
3954
0d198328
AJ
3955static void
3956intel_dp_probe_oui(struct intel_dp *intel_dp)
3957{
3958 u8 buf[3];
3959
3960 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3961 return;
3962
9d1a1031 3963 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3964 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3965 buf[0], buf[1], buf[2]);
3966
9d1a1031 3967 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3968 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3969 buf[0], buf[1], buf[2]);
3970}
3971
0e32b39c
DA
3972static bool
3973intel_dp_probe_mst(struct intel_dp *intel_dp)
3974{
3975 u8 buf[1];
3976
3977 if (!intel_dp->can_mst)
3978 return false;
3979
3980 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3981 return false;
3982
0e32b39c
DA
3983 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3984 if (buf[0] & DP_MST_CAP) {
3985 DRM_DEBUG_KMS("Sink is MST capable\n");
3986 intel_dp->is_mst = true;
3987 } else {
3988 DRM_DEBUG_KMS("Sink is not MST capable\n");
3989 intel_dp->is_mst = false;
3990 }
3991 }
0e32b39c
DA
3992
3993 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3994 return intel_dp->is_mst;
3995}
3996
e5a1cab5 3997static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
d2e216d0 3998{
082dcc7c
RV
3999 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4000 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
ad9dc91b 4001 u8 buf;
e5a1cab5 4002 int ret = 0;
d2e216d0 4003
082dcc7c
RV
4004 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4005 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
4006 ret = -EIO;
4007 goto out;
4373f0f2
PZ
4008 }
4009
082dcc7c 4010 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
e5a1cab5 4011 buf & ~DP_TEST_SINK_START) < 0) {
082dcc7c 4012 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
4013 ret = -EIO;
4014 goto out;
4015 }
d2e216d0 4016
621d4c76 4017 intel_dp->sink_crc.started = false;
e5a1cab5 4018 out:
082dcc7c 4019 hsw_enable_ips(intel_crtc);
e5a1cab5 4020 return ret;
082dcc7c
RV
4021}
4022
4023static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4024{
4025 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4026 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4027 u8 buf;
e5a1cab5
RV
4028 int ret;
4029
621d4c76 4030 if (intel_dp->sink_crc.started) {
e5a1cab5
RV
4031 ret = intel_dp_sink_crc_stop(intel_dp);
4032 if (ret)
4033 return ret;
4034 }
082dcc7c
RV
4035
4036 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4037 return -EIO;
4038
4039 if (!(buf & DP_TEST_CRC_SUPPORTED))
4040 return -ENOTTY;
4041
621d4c76
RV
4042 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4043
082dcc7c
RV
4044 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4045 return -EIO;
4046
4047 hsw_disable_ips(intel_crtc);
1dda5f93 4048
9d1a1031 4049 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
082dcc7c
RV
4050 buf | DP_TEST_SINK_START) < 0) {
4051 hsw_enable_ips(intel_crtc);
4052 return -EIO;
4373f0f2
PZ
4053 }
4054
621d4c76 4055 intel_dp->sink_crc.started = true;
082dcc7c
RV
4056 return 0;
4057}
4058
4059int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4060{
4061 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4062 struct drm_device *dev = dig_port->base.base.dev;
4063 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4064 u8 buf;
621d4c76 4065 int count, ret;
082dcc7c 4066 int attempts = 6;
aabc95dc 4067 bool old_equal_new;
082dcc7c
RV
4068
4069 ret = intel_dp_sink_crc_start(intel_dp);
4070 if (ret)
4071 return ret;
4072
ad9dc91b 4073 do {
621d4c76
RV
4074 intel_wait_for_vblank(dev, intel_crtc->pipe);
4075
1dda5f93 4076 if (drm_dp_dpcd_readb(&intel_dp->aux,
4373f0f2
PZ
4077 DP_TEST_SINK_MISC, &buf) < 0) {
4078 ret = -EIO;
afe0d67e 4079 goto stop;
4373f0f2 4080 }
621d4c76 4081 count = buf & DP_TEST_COUNT_MASK;
aabc95dc 4082
621d4c76
RV
4083 /*
4084 * Count might be reset during the loop. In this case
4085 * last known count needs to be reset as well.
4086 */
4087 if (count == 0)
4088 intel_dp->sink_crc.last_count = 0;
4089
4090 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4091 ret = -EIO;
4092 goto stop;
4093 }
aabc95dc
RV
4094
4095 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4096 !memcmp(intel_dp->sink_crc.last_crc, crc,
4097 6 * sizeof(u8)));
4098
4099 } while (--attempts && (count == 0 || old_equal_new));
621d4c76
RV
4100
4101 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4102 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
ad9dc91b
RV
4103
4104 if (attempts == 0) {
aabc95dc
RV
4105 if (old_equal_new) {
4106 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4107 } else {
4108 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4109 ret = -ETIMEDOUT;
4110 goto stop;
4111 }
ad9dc91b 4112 }
d2e216d0 4113
afe0d67e 4114stop:
082dcc7c 4115 intel_dp_sink_crc_stop(intel_dp);
4373f0f2 4116 return ret;
d2e216d0
RV
4117}
4118
a60f0e38
JB
4119static bool
4120intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4121{
9d1a1031
JN
4122 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4123 DP_DEVICE_SERVICE_IRQ_VECTOR,
4124 sink_irq_vector, 1) == 1;
a60f0e38
JB
4125}
4126
0e32b39c
DA
4127static bool
4128intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4129{
4130 int ret;
4131
4132 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4133 DP_SINK_COUNT_ESI,
4134 sink_irq_vector, 14);
4135 if (ret != 14)
4136 return false;
4137
4138 return true;
4139}
4140
c5d5ab7a
TP
4141static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
4142{
4143 uint8_t test_result = DP_TEST_ACK;
4144 return test_result;
4145}
4146
4147static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4148{
4149 uint8_t test_result = DP_TEST_NAK;
4150 return test_result;
4151}
4152
4153static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
a60f0e38 4154{
c5d5ab7a 4155 uint8_t test_result = DP_TEST_NAK;
559be30c
TP
4156 struct intel_connector *intel_connector = intel_dp->attached_connector;
4157 struct drm_connector *connector = &intel_connector->base;
4158
4159 if (intel_connector->detect_edid == NULL ||
ac6f2e29 4160 connector->edid_corrupt ||
559be30c
TP
4161 intel_dp->aux.i2c_defer_count > 6) {
4162 /* Check EDID read for NACKs, DEFERs and corruption
4163 * (DP CTS 1.2 Core r1.1)
4164 * 4.2.2.4 : Failed EDID read, I2C_NAK
4165 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4166 * 4.2.2.6 : EDID corruption detected
4167 * Use failsafe mode for all cases
4168 */
4169 if (intel_dp->aux.i2c_nack_count > 0 ||
4170 intel_dp->aux.i2c_defer_count > 0)
4171 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4172 intel_dp->aux.i2c_nack_count,
4173 intel_dp->aux.i2c_defer_count);
4174 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4175 } else {
f79b468e
TS
4176 struct edid *block = intel_connector->detect_edid;
4177
4178 /* We have to write the checksum
4179 * of the last block read
4180 */
4181 block += intel_connector->detect_edid->extensions;
4182
559be30c
TP
4183 if (!drm_dp_dpcd_write(&intel_dp->aux,
4184 DP_TEST_EDID_CHECKSUM,
f79b468e 4185 &block->checksum,
5a1cc655 4186 1))
559be30c
TP
4187 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4188
4189 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4190 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4191 }
4192
4193 /* Set test active flag here so userspace doesn't interrupt things */
4194 intel_dp->compliance_test_active = 1;
4195
c5d5ab7a
TP
4196 return test_result;
4197}
4198
4199static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
a60f0e38 4200{
c5d5ab7a
TP
4201 uint8_t test_result = DP_TEST_NAK;
4202 return test_result;
4203}
4204
4205static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4206{
4207 uint8_t response = DP_TEST_NAK;
4208 uint8_t rxdata = 0;
4209 int status = 0;
4210
559be30c 4211 intel_dp->compliance_test_active = 0;
c5d5ab7a 4212 intel_dp->compliance_test_type = 0;
559be30c
TP
4213 intel_dp->compliance_test_data = 0;
4214
c5d5ab7a
TP
4215 intel_dp->aux.i2c_nack_count = 0;
4216 intel_dp->aux.i2c_defer_count = 0;
4217
4218 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4219 if (status <= 0) {
4220 DRM_DEBUG_KMS("Could not read test request from sink\n");
4221 goto update_status;
4222 }
4223
4224 switch (rxdata) {
4225 case DP_TEST_LINK_TRAINING:
4226 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4227 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4228 response = intel_dp_autotest_link_training(intel_dp);
4229 break;
4230 case DP_TEST_LINK_VIDEO_PATTERN:
4231 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4232 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4233 response = intel_dp_autotest_video_pattern(intel_dp);
4234 break;
4235 case DP_TEST_LINK_EDID_READ:
4236 DRM_DEBUG_KMS("EDID test requested\n");
4237 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4238 response = intel_dp_autotest_edid(intel_dp);
4239 break;
4240 case DP_TEST_LINK_PHY_TEST_PATTERN:
4241 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4242 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4243 response = intel_dp_autotest_phy_pattern(intel_dp);
4244 break;
4245 default:
4246 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4247 break;
4248 }
4249
4250update_status:
4251 status = drm_dp_dpcd_write(&intel_dp->aux,
4252 DP_TEST_RESPONSE,
4253 &response, 1);
4254 if (status <= 0)
4255 DRM_DEBUG_KMS("Could not write test response to sink\n");
a60f0e38
JB
4256}
4257
0e32b39c
DA
4258static int
4259intel_dp_check_mst_status(struct intel_dp *intel_dp)
4260{
4261 bool bret;
4262
4263 if (intel_dp->is_mst) {
4264 u8 esi[16] = { 0 };
4265 int ret = 0;
4266 int retry;
4267 bool handled;
4268 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4269go_again:
4270 if (bret == true) {
4271
4272 /* check link status - esi[10] = 0x200c */
4273 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4274 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4275 intel_dp_start_link_train(intel_dp);
4276 intel_dp_complete_link_train(intel_dp);
4277 intel_dp_stop_link_train(intel_dp);
4278 }
4279
6f34cc39 4280 DRM_DEBUG_KMS("got esi %3ph\n", esi);
0e32b39c
DA
4281 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4282
4283 if (handled) {
4284 for (retry = 0; retry < 3; retry++) {
4285 int wret;
4286 wret = drm_dp_dpcd_write(&intel_dp->aux,
4287 DP_SINK_COUNT_ESI+1,
4288 &esi[1], 3);
4289 if (wret == 3) {
4290 break;
4291 }
4292 }
4293
4294 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4295 if (bret == true) {
6f34cc39 4296 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
0e32b39c
DA
4297 goto go_again;
4298 }
4299 } else
4300 ret = 0;
4301
4302 return ret;
4303 } else {
4304 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4305 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4306 intel_dp->is_mst = false;
4307 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4308 /* send a hotplug event */
4309 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4310 }
4311 }
4312 return -EINVAL;
4313}
4314
a4fc5ed6
KP
4315/*
4316 * According to DP spec
4317 * 5.1.2:
4318 * 1. Read DPCD
4319 * 2. Configure link according to Receiver Capabilities
4320 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4321 * 4. Check link status on receipt of hot-plug interrupt
4322 */
a5146200 4323static void
ea5b213a 4324intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 4325{
5b215bcf 4326 struct drm_device *dev = intel_dp_to_dev(intel_dp);
da63a9f2 4327 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
a60f0e38 4328 u8 sink_irq_vector;
93f62dad 4329 u8 link_status[DP_LINK_STATUS_SIZE];
a60f0e38 4330
5b215bcf
DA
4331 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4332
e02f9a06 4333 if (!intel_encoder->base.crtc)
a4fc5ed6
KP
4334 return;
4335
1a125d8a
ID
4336 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4337 return;
4338
92fd8fd1 4339 /* Try to read receiver status if the link appears to be up */
93f62dad 4340 if (!intel_dp_get_link_status(intel_dp, link_status)) {
a4fc5ed6
KP
4341 return;
4342 }
4343
92fd8fd1 4344 /* Now read the DPCD to see if it's actually running */
26d61aad 4345 if (!intel_dp_get_dpcd(intel_dp)) {
59cd09e1
JB
4346 return;
4347 }
4348
a60f0e38
JB
4349 /* Try to read the source of the interrupt */
4350 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4351 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4352 /* Clear interrupt source */
9d1a1031
JN
4353 drm_dp_dpcd_writeb(&intel_dp->aux,
4354 DP_DEVICE_SERVICE_IRQ_VECTOR,
4355 sink_irq_vector);
a60f0e38
JB
4356
4357 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
09b1eb13 4358 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
a60f0e38
JB
4359 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4360 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4361 }
4362
1ffdff13 4363 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
92fd8fd1 4364 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
8e329a03 4365 intel_encoder->base.name);
33a34e4e
JB
4366 intel_dp_start_link_train(intel_dp);
4367 intel_dp_complete_link_train(intel_dp);
3ab9c637 4368 intel_dp_stop_link_train(intel_dp);
33a34e4e 4369 }
a4fc5ed6 4370}
a4fc5ed6 4371
caf9ab24 4372/* XXX this is probably wrong for multiple downstream ports */
71ba9000 4373static enum drm_connector_status
26d61aad 4374intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 4375{
caf9ab24 4376 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
4377 uint8_t type;
4378
4379 if (!intel_dp_get_dpcd(intel_dp))
4380 return connector_status_disconnected;
4381
4382 /* if there's no downstream port, we're done */
4383 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 4384 return connector_status_connected;
caf9ab24
AJ
4385
4386 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
4387 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4388 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
23235177 4389 uint8_t reg;
9d1a1031
JN
4390
4391 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4392 &reg, 1) < 0)
caf9ab24 4393 return connector_status_unknown;
9d1a1031 4394
23235177
AJ
4395 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4396 : connector_status_disconnected;
caf9ab24
AJ
4397 }
4398
4399 /* If no HPD, poke DDC gently */
0b99836f 4400 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 4401 return connector_status_connected;
caf9ab24
AJ
4402
4403 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
4404 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4405 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4406 if (type == DP_DS_PORT_TYPE_VGA ||
4407 type == DP_DS_PORT_TYPE_NON_EDID)
4408 return connector_status_unknown;
4409 } else {
4410 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4411 DP_DWN_STRM_PORT_TYPE_MASK;
4412 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4413 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4414 return connector_status_unknown;
4415 }
caf9ab24
AJ
4416
4417 /* Anything else is out of spec, warn and ignore */
4418 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 4419 return connector_status_disconnected;
71ba9000
AJ
4420}
4421
d410b56d
CW
4422static enum drm_connector_status
4423edp_detect(struct intel_dp *intel_dp)
4424{
4425 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4426 enum drm_connector_status status;
4427
4428 status = intel_panel_detect(dev);
4429 if (status == connector_status_unknown)
4430 status = connector_status_connected;
4431
4432 return status;
4433}
4434
5eb08b69 4435static enum drm_connector_status
a9756bb5 4436ironlake_dp_detect(struct intel_dp *intel_dp)
5eb08b69 4437{
30add22d 4438 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1b469639
DL
4439 struct drm_i915_private *dev_priv = dev->dev_private;
4440 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
01cb9ea6 4441
1b469639
DL
4442 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4443 return connector_status_disconnected;
4444
26d61aad 4445 return intel_dp_detect_dpcd(intel_dp);
5eb08b69
ZW
4446}
4447
2a592bec
DA
4448static int g4x_digital_port_connected(struct drm_device *dev,
4449 struct intel_digital_port *intel_dig_port)
a4fc5ed6 4450{
a4fc5ed6 4451 struct drm_i915_private *dev_priv = dev->dev_private;
10f76a38 4452 uint32_t bit;
5eb08b69 4453
232a6ee9
TP
4454 if (IS_VALLEYVIEW(dev)) {
4455 switch (intel_dig_port->port) {
4456 case PORT_B:
4457 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4458 break;
4459 case PORT_C:
4460 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4461 break;
4462 case PORT_D:
4463 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4464 break;
4465 default:
2a592bec 4466 return -EINVAL;
232a6ee9
TP
4467 }
4468 } else {
4469 switch (intel_dig_port->port) {
4470 case PORT_B:
4471 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4472 break;
4473 case PORT_C:
4474 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4475 break;
4476 case PORT_D:
4477 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4478 break;
4479 default:
2a592bec 4480 return -EINVAL;
232a6ee9 4481 }
a4fc5ed6
KP
4482 }
4483
10f76a38 4484 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2a592bec
DA
4485 return 0;
4486 return 1;
4487}
4488
4489static enum drm_connector_status
4490g4x_dp_detect(struct intel_dp *intel_dp)
4491{
4492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4493 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4494 int ret;
4495
4496 /* Can't disconnect eDP, but you can close the lid... */
4497 if (is_edp(intel_dp)) {
4498 enum drm_connector_status status;
4499
4500 status = intel_panel_detect(dev);
4501 if (status == connector_status_unknown)
4502 status = connector_status_connected;
4503 return status;
4504 }
4505
4506 ret = g4x_digital_port_connected(dev, intel_dig_port);
4507 if (ret == -EINVAL)
4508 return connector_status_unknown;
4509 else if (ret == 0)
a4fc5ed6
KP
4510 return connector_status_disconnected;
4511
26d61aad 4512 return intel_dp_detect_dpcd(intel_dp);
a9756bb5
ZW
4513}
4514
8c241fef 4515static struct edid *
beb60608 4516intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4517{
beb60608 4518 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4519
9cd300e0
JN
4520 /* use cached edid if we have one */
4521 if (intel_connector->edid) {
9cd300e0
JN
4522 /* invalid edid */
4523 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4524 return NULL;
4525
55e9edeb 4526 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4527 } else
4528 return drm_get_edid(&intel_connector->base,
4529 &intel_dp->aux.ddc);
4530}
8c241fef 4531
beb60608
CW
4532static void
4533intel_dp_set_edid(struct intel_dp *intel_dp)
4534{
4535 struct intel_connector *intel_connector = intel_dp->attached_connector;
4536 struct edid *edid;
8c241fef 4537
beb60608
CW
4538 edid = intel_dp_get_edid(intel_dp);
4539 intel_connector->detect_edid = edid;
4540
4541 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4542 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4543 else
4544 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4545}
4546
beb60608
CW
4547static void
4548intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4549{
beb60608 4550 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4551
beb60608
CW
4552 kfree(intel_connector->detect_edid);
4553 intel_connector->detect_edid = NULL;
9cd300e0 4554
beb60608
CW
4555 intel_dp->has_audio = false;
4556}
d6f24d0f 4557
beb60608
CW
4558static enum intel_display_power_domain
4559intel_dp_power_get(struct intel_dp *dp)
4560{
4561 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4562 enum intel_display_power_domain power_domain;
4563
4564 power_domain = intel_display_port_power_domain(encoder);
4565 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4566
4567 return power_domain;
4568}
d6f24d0f 4569
beb60608
CW
4570static void
4571intel_dp_power_put(struct intel_dp *dp,
4572 enum intel_display_power_domain power_domain)
4573{
4574 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4575 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
8c241fef
KP
4576}
4577
a9756bb5
ZW
4578static enum drm_connector_status
4579intel_dp_detect(struct drm_connector *connector, bool force)
4580{
4581 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4582 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4583 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4584 struct drm_device *dev = connector->dev;
a9756bb5 4585 enum drm_connector_status status;
671dedd2 4586 enum intel_display_power_domain power_domain;
0e32b39c 4587 bool ret;
09b1eb13 4588 u8 sink_irq_vector;
a9756bb5 4589
164c8598 4590 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 4591 connector->base.id, connector->name);
beb60608 4592 intel_dp_unset_edid(intel_dp);
164c8598 4593
0e32b39c
DA
4594 if (intel_dp->is_mst) {
4595 /* MST devices are disconnected from a monitor POV */
4596 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4597 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
beb60608 4598 return connector_status_disconnected;
0e32b39c
DA
4599 }
4600
beb60608 4601 power_domain = intel_dp_power_get(intel_dp);
a9756bb5 4602
d410b56d
CW
4603 /* Can't disconnect eDP, but you can close the lid... */
4604 if (is_edp(intel_dp))
4605 status = edp_detect(intel_dp);
4606 else if (HAS_PCH_SPLIT(dev))
a9756bb5
ZW
4607 status = ironlake_dp_detect(intel_dp);
4608 else
4609 status = g4x_dp_detect(intel_dp);
4610 if (status != connector_status_connected)
c8c8fb33 4611 goto out;
a9756bb5 4612
0d198328
AJ
4613 intel_dp_probe_oui(intel_dp);
4614
0e32b39c
DA
4615 ret = intel_dp_probe_mst(intel_dp);
4616 if (ret) {
4617 /* if we are in MST mode then this connector
4618 won't appear connected or have anything with EDID on it */
4619 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4620 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4621 status = connector_status_disconnected;
4622 goto out;
4623 }
4624
beb60608 4625 intel_dp_set_edid(intel_dp);
a9756bb5 4626
d63885da
PZ
4627 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4628 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
c8c8fb33
PZ
4629 status = connector_status_connected;
4630
09b1eb13
TP
4631 /* Try to read the source of the interrupt */
4632 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4633 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4634 /* Clear interrupt source */
4635 drm_dp_dpcd_writeb(&intel_dp->aux,
4636 DP_DEVICE_SERVICE_IRQ_VECTOR,
4637 sink_irq_vector);
4638
4639 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4640 intel_dp_handle_test_request(intel_dp);
4641 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4642 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4643 }
4644
c8c8fb33 4645out:
beb60608 4646 intel_dp_power_put(intel_dp, power_domain);
c8c8fb33 4647 return status;
a4fc5ed6
KP
4648}
4649
beb60608
CW
4650static void
4651intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4652{
df0e9248 4653 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4654 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
671dedd2 4655 enum intel_display_power_domain power_domain;
a4fc5ed6 4656
beb60608
CW
4657 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4658 connector->base.id, connector->name);
4659 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4660
beb60608
CW
4661 if (connector->status != connector_status_connected)
4662 return;
671dedd2 4663
beb60608
CW
4664 power_domain = intel_dp_power_get(intel_dp);
4665
4666 intel_dp_set_edid(intel_dp);
4667
4668 intel_dp_power_put(intel_dp, power_domain);
4669
4670 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4671 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4672}
4673
4674static int intel_dp_get_modes(struct drm_connector *connector)
4675{
4676 struct intel_connector *intel_connector = to_intel_connector(connector);
4677 struct edid *edid;
4678
4679 edid = intel_connector->detect_edid;
4680 if (edid) {
4681 int ret = intel_connector_update_modes(connector, edid);
4682 if (ret)
4683 return ret;
4684 }
32f9d658 4685
f8779fda 4686 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4687 if (is_edp(intel_attached_dp(connector)) &&
4688 intel_connector->panel.fixed_mode) {
f8779fda 4689 struct drm_display_mode *mode;
beb60608
CW
4690
4691 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4692 intel_connector->panel.fixed_mode);
f8779fda 4693 if (mode) {
32f9d658
ZW
4694 drm_mode_probed_add(connector, mode);
4695 return 1;
4696 }
4697 }
beb60608 4698
32f9d658 4699 return 0;
a4fc5ed6
KP
4700}
4701
1aad7ac0
CW
4702static bool
4703intel_dp_detect_audio(struct drm_connector *connector)
4704{
1aad7ac0 4705 bool has_audio = false;
beb60608 4706 struct edid *edid;
1aad7ac0 4707
beb60608
CW
4708 edid = to_intel_connector(connector)->detect_edid;
4709 if (edid)
1aad7ac0 4710 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4711
1aad7ac0
CW
4712 return has_audio;
4713}
4714
f684960e
CW
4715static int
4716intel_dp_set_property(struct drm_connector *connector,
4717 struct drm_property *property,
4718 uint64_t val)
4719{
e953fd7b 4720 struct drm_i915_private *dev_priv = connector->dev->dev_private;
53b41837 4721 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4722 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4723 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4724 int ret;
4725
662595df 4726 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4727 if (ret)
4728 return ret;
4729
3f43c48d 4730 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4731 int i = val;
4732 bool has_audio;
4733
4734 if (i == intel_dp->force_audio)
f684960e
CW
4735 return 0;
4736
1aad7ac0 4737 intel_dp->force_audio = i;
f684960e 4738
c3e5f67b 4739 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4740 has_audio = intel_dp_detect_audio(connector);
4741 else
c3e5f67b 4742 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4743
4744 if (has_audio == intel_dp->has_audio)
f684960e
CW
4745 return 0;
4746
1aad7ac0 4747 intel_dp->has_audio = has_audio;
f684960e
CW
4748 goto done;
4749 }
4750
e953fd7b 4751 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 4752 bool old_auto = intel_dp->color_range_auto;
0f2a2a75 4753 bool old_range = intel_dp->limited_color_range;
ae4edb80 4754
55bc60db
VS
4755 switch (val) {
4756 case INTEL_BROADCAST_RGB_AUTO:
4757 intel_dp->color_range_auto = true;
4758 break;
4759 case INTEL_BROADCAST_RGB_FULL:
4760 intel_dp->color_range_auto = false;
0f2a2a75 4761 intel_dp->limited_color_range = false;
55bc60db
VS
4762 break;
4763 case INTEL_BROADCAST_RGB_LIMITED:
4764 intel_dp->color_range_auto = false;
0f2a2a75 4765 intel_dp->limited_color_range = true;
55bc60db
VS
4766 break;
4767 default:
4768 return -EINVAL;
4769 }
ae4edb80
DV
4770
4771 if (old_auto == intel_dp->color_range_auto &&
0f2a2a75 4772 old_range == intel_dp->limited_color_range)
ae4edb80
DV
4773 return 0;
4774
e953fd7b
CW
4775 goto done;
4776 }
4777
53b41837
YN
4778 if (is_edp(intel_dp) &&
4779 property == connector->dev->mode_config.scaling_mode_property) {
4780 if (val == DRM_MODE_SCALE_NONE) {
4781 DRM_DEBUG_KMS("no scaling not supported\n");
4782 return -EINVAL;
4783 }
4784
4785 if (intel_connector->panel.fitting_mode == val) {
4786 /* the eDP scaling property is not changed */
4787 return 0;
4788 }
4789 intel_connector->panel.fitting_mode = val;
4790
4791 goto done;
4792 }
4793
f684960e
CW
4794 return -EINVAL;
4795
4796done:
c0c36b94
CW
4797 if (intel_encoder->base.crtc)
4798 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4799
4800 return 0;
4801}
4802
a4fc5ed6 4803static void
73845adf 4804intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4805{
1d508706 4806 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4807
10e972d3 4808 kfree(intel_connector->detect_edid);
beb60608 4809
9cd300e0
JN
4810 if (!IS_ERR_OR_NULL(intel_connector->edid))
4811 kfree(intel_connector->edid);
4812
acd8db10
PZ
4813 /* Can't call is_edp() since the encoder may have been destroyed
4814 * already. */
4815 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4816 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4817
a4fc5ed6 4818 drm_connector_cleanup(connector);
55f78c43 4819 kfree(connector);
a4fc5ed6
KP
4820}
4821
00c09d70 4822void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4823{
da63a9f2
PZ
4824 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4825 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4826
4f71d0cb 4827 drm_dp_aux_unregister(&intel_dp->aux);
0e32b39c 4828 intel_dp_mst_encoder_cleanup(intel_dig_port);
bd943159
KP
4829 if (is_edp(intel_dp)) {
4830 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4831 /*
4832 * vdd might still be enabled do to the delayed vdd off.
4833 * Make sure vdd is actually turned off here.
4834 */
773538e8 4835 pps_lock(intel_dp);
4be73780 4836 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4837 pps_unlock(intel_dp);
4838
01527b31
CT
4839 if (intel_dp->edp_notifier.notifier_call) {
4840 unregister_reboot_notifier(&intel_dp->edp_notifier);
4841 intel_dp->edp_notifier.notifier_call = NULL;
4842 }
bd943159 4843 }
c8bd0e49 4844 drm_encoder_cleanup(encoder);
da63a9f2 4845 kfree(intel_dig_port);
24d05927
DV
4846}
4847
07f9cd0b
ID
4848static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4849{
4850 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4851
4852 if (!is_edp(intel_dp))
4853 return;
4854
951468f3
VS
4855 /*
4856 * vdd might still be enabled do to the delayed vdd off.
4857 * Make sure vdd is actually turned off here.
4858 */
afa4e53a 4859 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
773538e8 4860 pps_lock(intel_dp);
07f9cd0b 4861 edp_panel_vdd_off_sync(intel_dp);
773538e8 4862 pps_unlock(intel_dp);
07f9cd0b
ID
4863}
4864
49e6bc51
VS
4865static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4866{
4867 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4868 struct drm_device *dev = intel_dig_port->base.base.dev;
4869 struct drm_i915_private *dev_priv = dev->dev_private;
4870 enum intel_display_power_domain power_domain;
4871
4872 lockdep_assert_held(&dev_priv->pps_mutex);
4873
4874 if (!edp_have_panel_vdd(intel_dp))
4875 return;
4876
4877 /*
4878 * The VDD bit needs a power domain reference, so if the bit is
4879 * already enabled when we boot or resume, grab this reference and
4880 * schedule a vdd off, so we don't hold on to the reference
4881 * indefinitely.
4882 */
4883 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4884 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4885 intel_display_power_get(dev_priv, power_domain);
4886
4887 edp_panel_vdd_schedule_off(intel_dp);
4888}
4889
6d93c0c4
ID
4890static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4891{
49e6bc51
VS
4892 struct intel_dp *intel_dp;
4893
4894 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4895 return;
4896
4897 intel_dp = enc_to_intel_dp(encoder);
4898
4899 pps_lock(intel_dp);
4900
4901 /*
4902 * Read out the current power sequencer assignment,
4903 * in case the BIOS did something with it.
4904 */
4905 if (IS_VALLEYVIEW(encoder->dev))
4906 vlv_initial_power_sequencer_setup(intel_dp);
4907
4908 intel_edp_panel_vdd_sanitize(intel_dp);
4909
4910 pps_unlock(intel_dp);
6d93c0c4
ID
4911}
4912
a4fc5ed6 4913static const struct drm_connector_funcs intel_dp_connector_funcs = {
4d688a2a 4914 .dpms = drm_atomic_helper_connector_dpms,
a4fc5ed6 4915 .detect = intel_dp_detect,
beb60608 4916 .force = intel_dp_force,
a4fc5ed6 4917 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4918 .set_property = intel_dp_set_property,
2545e4a6 4919 .atomic_get_property = intel_connector_atomic_get_property,
73845adf 4920 .destroy = intel_dp_connector_destroy,
c6f95f27 4921 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 4922 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
a4fc5ed6
KP
4923};
4924
4925static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4926 .get_modes = intel_dp_get_modes,
4927 .mode_valid = intel_dp_mode_valid,
df0e9248 4928 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
4929};
4930
a4fc5ed6 4931static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4932 .reset = intel_dp_encoder_reset,
24d05927 4933 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4934};
4935
b2c5c181 4936enum irqreturn
13cf5504
DA
4937intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4938{
4939 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4940 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c
DA
4941 struct drm_device *dev = intel_dig_port->base.base.dev;
4942 struct drm_i915_private *dev_priv = dev->dev_private;
1c767b33 4943 enum intel_display_power_domain power_domain;
b2c5c181 4944 enum irqreturn ret = IRQ_NONE;
1c767b33 4945
0e32b39c
DA
4946 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4947 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
13cf5504 4948
7a7f84cc
VS
4949 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4950 /*
4951 * vdd off can generate a long pulse on eDP which
4952 * would require vdd on to handle it, and thus we
4953 * would end up in an endless cycle of
4954 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4955 */
4956 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4957 port_name(intel_dig_port->port));
a8b3d52f 4958 return IRQ_HANDLED;
7a7f84cc
VS
4959 }
4960
26fbb774
VS
4961 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4962 port_name(intel_dig_port->port),
0e32b39c 4963 long_hpd ? "long" : "short");
13cf5504 4964
1c767b33
ID
4965 power_domain = intel_display_port_power_domain(intel_encoder);
4966 intel_display_power_get(dev_priv, power_domain);
4967
0e32b39c 4968 if (long_hpd) {
5fa836a9
MK
4969 /* indicate that we need to restart link training */
4970 intel_dp->train_set_valid = false;
2a592bec
DA
4971
4972 if (HAS_PCH_SPLIT(dev)) {
4973 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4974 goto mst_fail;
4975 } else {
4976 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4977 goto mst_fail;
4978 }
0e32b39c
DA
4979
4980 if (!intel_dp_get_dpcd(intel_dp)) {
4981 goto mst_fail;
4982 }
4983
4984 intel_dp_probe_oui(intel_dp);
4985
4986 if (!intel_dp_probe_mst(intel_dp))
4987 goto mst_fail;
4988
4989 } else {
4990 if (intel_dp->is_mst) {
1c767b33 4991 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
0e32b39c
DA
4992 goto mst_fail;
4993 }
4994
4995 if (!intel_dp->is_mst) {
4996 /*
4997 * we'll check the link status via the normal hot plug path later -
4998 * but for short hpds we should check it now
4999 */
5b215bcf 5000 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
0e32b39c 5001 intel_dp_check_link_status(intel_dp);
5b215bcf 5002 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c
DA
5003 }
5004 }
b2c5c181
DV
5005
5006 ret = IRQ_HANDLED;
5007
1c767b33 5008 goto put_power;
0e32b39c
DA
5009mst_fail:
5010 /* if we were in MST mode, and device is not there get out of MST mode */
5011 if (intel_dp->is_mst) {
5012 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5013 intel_dp->is_mst = false;
5014 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5015 }
1c767b33
ID
5016put_power:
5017 intel_display_power_put(dev_priv, power_domain);
5018
5019 return ret;
13cf5504
DA
5020}
5021
e3421a18
ZW
5022/* Return which DP Port should be selected for Transcoder DP control */
5023int
0206e353 5024intel_trans_dp_port_sel(struct drm_crtc *crtc)
e3421a18
ZW
5025{
5026 struct drm_device *dev = crtc->dev;
fa90ecef
PZ
5027 struct intel_encoder *intel_encoder;
5028 struct intel_dp *intel_dp;
e3421a18 5029
fa90ecef
PZ
5030 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5031 intel_dp = enc_to_intel_dp(&intel_encoder->base);
e3421a18 5032
fa90ecef
PZ
5033 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5034 intel_encoder->type == INTEL_OUTPUT_EDP)
ea5b213a 5035 return intel_dp->output_reg;
e3421a18 5036 }
ea5b213a 5037
e3421a18
ZW
5038 return -1;
5039}
5040
36e83a18 5041/* check the VBT to see whether the eDP is on DP-D port */
5d8a7752 5042bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18
ZY
5043{
5044 struct drm_i915_private *dev_priv = dev->dev_private;
768f69c9 5045 union child_device_config *p_child;
36e83a18 5046 int i;
5d8a7752
VS
5047 static const short port_mapping[] = {
5048 [PORT_B] = PORT_IDPB,
5049 [PORT_C] = PORT_IDPC,
5050 [PORT_D] = PORT_IDPD,
5051 };
36e83a18 5052
3b32a35b
VS
5053 if (port == PORT_A)
5054 return true;
5055
41aa3448 5056 if (!dev_priv->vbt.child_dev_num)
36e83a18
ZY
5057 return false;
5058
41aa3448
RV
5059 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5060 p_child = dev_priv->vbt.child_dev + i;
36e83a18 5061
5d8a7752 5062 if (p_child->common.dvo_port == port_mapping[port] &&
f02586df
VS
5063 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5064 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
36e83a18
ZY
5065 return true;
5066 }
5067 return false;
5068}
5069
0e32b39c 5070void
f684960e
CW
5071intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5072{
53b41837
YN
5073 struct intel_connector *intel_connector = to_intel_connector(connector);
5074
3f43c48d 5075 intel_attach_force_audio_property(connector);
e953fd7b 5076 intel_attach_broadcast_rgb_property(connector);
55bc60db 5077 intel_dp->color_range_auto = true;
53b41837
YN
5078
5079 if (is_edp(intel_dp)) {
5080 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
5081 drm_object_attach_property(
5082 &connector->base,
53b41837 5083 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
5084 DRM_MODE_SCALE_ASPECT);
5085 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 5086 }
f684960e
CW
5087}
5088
dada1a9f
ID
5089static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5090{
5091 intel_dp->last_power_cycle = jiffies;
5092 intel_dp->last_power_on = jiffies;
5093 intel_dp->last_backlight_off = jiffies;
5094}
5095
67a54566
DV
5096static void
5097intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 5098 struct intel_dp *intel_dp)
67a54566
DV
5099{
5100 struct drm_i915_private *dev_priv = dev->dev_private;
36b5f425
VS
5101 struct edp_power_seq cur, vbt, spec,
5102 *final = &intel_dp->pps_delays;
b0a08bec
VK
5103 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5104 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
453c5420 5105
e39b999a
VS
5106 lockdep_assert_held(&dev_priv->pps_mutex);
5107
81ddbc69
VS
5108 /* already initialized? */
5109 if (final->t11_t12 != 0)
5110 return;
5111
b0a08bec
VK
5112 if (IS_BROXTON(dev)) {
5113 /*
5114 * TODO: BXT has 2 sets of PPS registers.
5115 * Correct Register for Broxton need to be identified
5116 * using VBT. hardcoding for now
5117 */
5118 pp_ctrl_reg = BXT_PP_CONTROL(0);
5119 pp_on_reg = BXT_PP_ON_DELAYS(0);
5120 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5121 } else if (HAS_PCH_SPLIT(dev)) {
bf13e81b 5122 pp_ctrl_reg = PCH_PP_CONTROL;
453c5420
JB
5123 pp_on_reg = PCH_PP_ON_DELAYS;
5124 pp_off_reg = PCH_PP_OFF_DELAYS;
5125 pp_div_reg = PCH_PP_DIVISOR;
5126 } else {
bf13e81b
JN
5127 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5128
5129 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5130 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5131 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5132 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420 5133 }
67a54566
DV
5134
5135 /* Workaround: Need to write PP_CONTROL with the unlock key as
5136 * the very first thing. */
b0a08bec 5137 pp_ctl = ironlake_get_pp_control(intel_dp);
67a54566 5138
453c5420
JB
5139 pp_on = I915_READ(pp_on_reg);
5140 pp_off = I915_READ(pp_off_reg);
b0a08bec
VK
5141 if (!IS_BROXTON(dev)) {
5142 I915_WRITE(pp_ctrl_reg, pp_ctl);
5143 pp_div = I915_READ(pp_div_reg);
5144 }
67a54566
DV
5145
5146 /* Pull timing values out of registers */
5147 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5148 PANEL_POWER_UP_DELAY_SHIFT;
5149
5150 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5151 PANEL_LIGHT_ON_DELAY_SHIFT;
5152
5153 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5154 PANEL_LIGHT_OFF_DELAY_SHIFT;
5155
5156 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5157 PANEL_POWER_DOWN_DELAY_SHIFT;
5158
b0a08bec
VK
5159 if (IS_BROXTON(dev)) {
5160 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5161 BXT_POWER_CYCLE_DELAY_SHIFT;
5162 if (tmp > 0)
5163 cur.t11_t12 = (tmp - 1) * 1000;
5164 else
5165 cur.t11_t12 = 0;
5166 } else {
5167 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
67a54566 5168 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
b0a08bec 5169 }
67a54566
DV
5170
5171 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5172 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5173
41aa3448 5174 vbt = dev_priv->vbt.edp_pps;
67a54566
DV
5175
5176 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5177 * our hw here, which are all in 100usec. */
5178 spec.t1_t3 = 210 * 10;
5179 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5180 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5181 spec.t10 = 500 * 10;
5182 /* This one is special and actually in units of 100ms, but zero
5183 * based in the hw (so we need to add 100 ms). But the sw vbt
5184 * table multiplies it with 1000 to make it in units of 100usec,
5185 * too. */
5186 spec.t11_t12 = (510 + 100) * 10;
5187
5188 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5189 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5190
5191 /* Use the max of the register settings and vbt. If both are
5192 * unset, fall back to the spec limits. */
36b5f425 5193#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
67a54566
DV
5194 spec.field : \
5195 max(cur.field, vbt.field))
5196 assign_final(t1_t3);
5197 assign_final(t8);
5198 assign_final(t9);
5199 assign_final(t10);
5200 assign_final(t11_t12);
5201#undef assign_final
5202
36b5f425 5203#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
67a54566
DV
5204 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5205 intel_dp->backlight_on_delay = get_delay(t8);
5206 intel_dp->backlight_off_delay = get_delay(t9);
5207 intel_dp->panel_power_down_delay = get_delay(t10);
5208 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5209#undef get_delay
5210
f30d26e4
JN
5211 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5212 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5213 intel_dp->panel_power_cycle_delay);
5214
5215 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5216 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
f30d26e4
JN
5217}
5218
5219static void
5220intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 5221 struct intel_dp *intel_dp)
f30d26e4
JN
5222{
5223 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
5224 u32 pp_on, pp_off, pp_div, port_sel = 0;
5225 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
b0a08bec 5226 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
ad933b56 5227 enum port port = dp_to_dig_port(intel_dp)->port;
36b5f425 5228 const struct edp_power_seq *seq = &intel_dp->pps_delays;
453c5420 5229
e39b999a 5230 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420 5231
b0a08bec
VK
5232 if (IS_BROXTON(dev)) {
5233 /*
5234 * TODO: BXT has 2 sets of PPS registers.
5235 * Correct Register for Broxton need to be identified
5236 * using VBT. hardcoding for now
5237 */
5238 pp_ctrl_reg = BXT_PP_CONTROL(0);
5239 pp_on_reg = BXT_PP_ON_DELAYS(0);
5240 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5241
5242 } else if (HAS_PCH_SPLIT(dev)) {
453c5420
JB
5243 pp_on_reg = PCH_PP_ON_DELAYS;
5244 pp_off_reg = PCH_PP_OFF_DELAYS;
5245 pp_div_reg = PCH_PP_DIVISOR;
5246 } else {
bf13e81b
JN
5247 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5248
5249 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5250 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5251 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420
JB
5252 }
5253
b2f19d1a
PZ
5254 /*
5255 * And finally store the new values in the power sequencer. The
5256 * backlight delays are set to 1 because we do manual waits on them. For
5257 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5258 * we'll end up waiting for the backlight off delay twice: once when we
5259 * do the manual sleep, and once when we disable the panel and wait for
5260 * the PP_STATUS bit to become zero.
5261 */
f30d26e4 5262 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
b2f19d1a
PZ
5263 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5264 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 5265 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
5266 /* Compute the divisor for the pp clock, simply match the Bspec
5267 * formula. */
b0a08bec
VK
5268 if (IS_BROXTON(dev)) {
5269 pp_div = I915_READ(pp_ctrl_reg);
5270 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5271 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5272 << BXT_POWER_CYCLE_DELAY_SHIFT);
5273 } else {
5274 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5275 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5276 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5277 }
67a54566
DV
5278
5279 /* Haswell doesn't have any port selection bits for the panel
5280 * power sequencer any more. */
bc7d38a4 5281 if (IS_VALLEYVIEW(dev)) {
ad933b56 5282 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 5283 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 5284 if (port == PORT_A)
a24c144c 5285 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 5286 else
a24c144c 5287 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
5288 }
5289
453c5420
JB
5290 pp_on |= port_sel;
5291
5292 I915_WRITE(pp_on_reg, pp_on);
5293 I915_WRITE(pp_off_reg, pp_off);
b0a08bec
VK
5294 if (IS_BROXTON(dev))
5295 I915_WRITE(pp_ctrl_reg, pp_div);
5296 else
5297 I915_WRITE(pp_div_reg, pp_div);
67a54566 5298
67a54566 5299 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
453c5420
JB
5300 I915_READ(pp_on_reg),
5301 I915_READ(pp_off_reg),
b0a08bec
VK
5302 IS_BROXTON(dev) ?
5303 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
453c5420 5304 I915_READ(pp_div_reg));
f684960e
CW
5305}
5306
b33a2815
VK
5307/**
5308 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5309 * @dev: DRM device
5310 * @refresh_rate: RR to be programmed
5311 *
5312 * This function gets called when refresh rate (RR) has to be changed from
5313 * one frequency to another. Switches can be between high and low RR
5314 * supported by the panel or to any other RR based on media playback (in
5315 * this case, RR value needs to be passed from user space).
5316 *
5317 * The caller of this function needs to take a lock on dev_priv->drrs.
5318 */
96178eeb 5319static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
439d7ac0
PB
5320{
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322 struct intel_encoder *encoder;
96178eeb
VK
5323 struct intel_digital_port *dig_port = NULL;
5324 struct intel_dp *intel_dp = dev_priv->drrs.dp;
5cec258b 5325 struct intel_crtc_state *config = NULL;
439d7ac0 5326 struct intel_crtc *intel_crtc = NULL;
439d7ac0 5327 u32 reg, val;
96178eeb 5328 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
439d7ac0
PB
5329
5330 if (refresh_rate <= 0) {
5331 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5332 return;
5333 }
5334
96178eeb
VK
5335 if (intel_dp == NULL) {
5336 DRM_DEBUG_KMS("DRRS not supported.\n");
439d7ac0
PB
5337 return;
5338 }
5339
1fcc9d1c 5340 /*
e4d59f6b
RV
5341 * FIXME: This needs proper synchronization with psr state for some
5342 * platforms that cannot have PSR and DRRS enabled at the same time.
1fcc9d1c 5343 */
439d7ac0 5344
96178eeb
VK
5345 dig_port = dp_to_dig_port(intel_dp);
5346 encoder = &dig_port->base;
723f9aab 5347 intel_crtc = to_intel_crtc(encoder->base.crtc);
439d7ac0
PB
5348
5349 if (!intel_crtc) {
5350 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5351 return;
5352 }
5353
6e3c9717 5354 config = intel_crtc->config;
439d7ac0 5355
96178eeb 5356 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
439d7ac0
PB
5357 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5358 return;
5359 }
5360
96178eeb
VK
5361 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5362 refresh_rate)
439d7ac0
PB
5363 index = DRRS_LOW_RR;
5364
96178eeb 5365 if (index == dev_priv->drrs.refresh_rate_type) {
439d7ac0
PB
5366 DRM_DEBUG_KMS(
5367 "DRRS requested for previously set RR...ignoring\n");
5368 return;
5369 }
5370
5371 if (!intel_crtc->active) {
5372 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5373 return;
5374 }
5375
44395bfe 5376 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
a4c30b1d
VK
5377 switch (index) {
5378 case DRRS_HIGH_RR:
5379 intel_dp_set_m_n(intel_crtc, M1_N1);
5380 break;
5381 case DRRS_LOW_RR:
5382 intel_dp_set_m_n(intel_crtc, M2_N2);
5383 break;
5384 case DRRS_MAX_RR:
5385 default:
5386 DRM_ERROR("Unsupported refreshrate type\n");
5387 }
5388 } else if (INTEL_INFO(dev)->gen > 6) {
6e3c9717 5389 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
439d7ac0 5390 val = I915_READ(reg);
a4c30b1d 5391
439d7ac0 5392 if (index > DRRS_HIGH_RR) {
6fa7aec1
VK
5393 if (IS_VALLEYVIEW(dev))
5394 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5395 else
5396 val |= PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0 5397 } else {
6fa7aec1
VK
5398 if (IS_VALLEYVIEW(dev))
5399 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5400 else
5401 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0
PB
5402 }
5403 I915_WRITE(reg, val);
5404 }
5405
4e9ac947
VK
5406 dev_priv->drrs.refresh_rate_type = index;
5407
5408 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5409}
5410
b33a2815
VK
5411/**
5412 * intel_edp_drrs_enable - init drrs struct if supported
5413 * @intel_dp: DP struct
5414 *
5415 * Initializes frontbuffer_bits and drrs.dp
5416 */
c395578e
VK
5417void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5418{
5419 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5420 struct drm_i915_private *dev_priv = dev->dev_private;
5421 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5422 struct drm_crtc *crtc = dig_port->base.base.crtc;
5423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5424
5425 if (!intel_crtc->config->has_drrs) {
5426 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5427 return;
5428 }
5429
5430 mutex_lock(&dev_priv->drrs.mutex);
5431 if (WARN_ON(dev_priv->drrs.dp)) {
5432 DRM_ERROR("DRRS already enabled\n");
5433 goto unlock;
5434 }
5435
5436 dev_priv->drrs.busy_frontbuffer_bits = 0;
5437
5438 dev_priv->drrs.dp = intel_dp;
5439
5440unlock:
5441 mutex_unlock(&dev_priv->drrs.mutex);
5442}
5443
b33a2815
VK
5444/**
5445 * intel_edp_drrs_disable - Disable DRRS
5446 * @intel_dp: DP struct
5447 *
5448 */
c395578e
VK
5449void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5450{
5451 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5454 struct drm_crtc *crtc = dig_port->base.base.crtc;
5455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5456
5457 if (!intel_crtc->config->has_drrs)
5458 return;
5459
5460 mutex_lock(&dev_priv->drrs.mutex);
5461 if (!dev_priv->drrs.dp) {
5462 mutex_unlock(&dev_priv->drrs.mutex);
5463 return;
5464 }
5465
5466 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5467 intel_dp_set_drrs_state(dev_priv->dev,
5468 intel_dp->attached_connector->panel.
5469 fixed_mode->vrefresh);
5470
5471 dev_priv->drrs.dp = NULL;
5472 mutex_unlock(&dev_priv->drrs.mutex);
5473
5474 cancel_delayed_work_sync(&dev_priv->drrs.work);
5475}
5476
4e9ac947
VK
5477static void intel_edp_drrs_downclock_work(struct work_struct *work)
5478{
5479 struct drm_i915_private *dev_priv =
5480 container_of(work, typeof(*dev_priv), drrs.work.work);
5481 struct intel_dp *intel_dp;
5482
5483 mutex_lock(&dev_priv->drrs.mutex);
5484
5485 intel_dp = dev_priv->drrs.dp;
5486
5487 if (!intel_dp)
5488 goto unlock;
5489
439d7ac0 5490 /*
4e9ac947
VK
5491 * The delayed work can race with an invalidate hence we need to
5492 * recheck.
439d7ac0
PB
5493 */
5494
4e9ac947
VK
5495 if (dev_priv->drrs.busy_frontbuffer_bits)
5496 goto unlock;
439d7ac0 5497
4e9ac947
VK
5498 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5499 intel_dp_set_drrs_state(dev_priv->dev,
5500 intel_dp->attached_connector->panel.
5501 downclock_mode->vrefresh);
439d7ac0 5502
4e9ac947 5503unlock:
4e9ac947 5504 mutex_unlock(&dev_priv->drrs.mutex);
439d7ac0
PB
5505}
5506
b33a2815 5507/**
0ddfd203 5508 * intel_edp_drrs_invalidate - Disable Idleness DRRS
b33a2815
VK
5509 * @dev: DRM device
5510 * @frontbuffer_bits: frontbuffer plane tracking bits
5511 *
0ddfd203
R
5512 * This function gets called everytime rendering on the given planes start.
5513 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
b33a2815
VK
5514 *
5515 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5516 */
a93fad0f
VK
5517void intel_edp_drrs_invalidate(struct drm_device *dev,
5518 unsigned frontbuffer_bits)
5519{
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 struct drm_crtc *crtc;
5522 enum pipe pipe;
5523
9da7d693 5524 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5525 return;
5526
88f933a8 5527 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5528
a93fad0f 5529 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5530 if (!dev_priv->drrs.dp) {
5531 mutex_unlock(&dev_priv->drrs.mutex);
5532 return;
5533 }
5534
a93fad0f
VK
5535 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5536 pipe = to_intel_crtc(crtc)->pipe;
5537
c1d038c6
DV
5538 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5539 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5540
0ddfd203 5541 /* invalidate means busy screen hence upclock */
c1d038c6 5542 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
a93fad0f
VK
5543 intel_dp_set_drrs_state(dev_priv->dev,
5544 dev_priv->drrs.dp->attached_connector->panel.
5545 fixed_mode->vrefresh);
a93fad0f 5546
a93fad0f
VK
5547 mutex_unlock(&dev_priv->drrs.mutex);
5548}
5549
b33a2815 5550/**
0ddfd203 5551 * intel_edp_drrs_flush - Restart Idleness DRRS
b33a2815
VK
5552 * @dev: DRM device
5553 * @frontbuffer_bits: frontbuffer plane tracking bits
5554 *
0ddfd203
R
5555 * This function gets called every time rendering on the given planes has
5556 * completed or flip on a crtc is completed. So DRRS should be upclocked
5557 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5558 * if no other planes are dirty.
b33a2815
VK
5559 *
5560 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5561 */
a93fad0f
VK
5562void intel_edp_drrs_flush(struct drm_device *dev,
5563 unsigned frontbuffer_bits)
5564{
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566 struct drm_crtc *crtc;
5567 enum pipe pipe;
5568
9da7d693 5569 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5570 return;
5571
88f933a8 5572 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5573
a93fad0f 5574 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5575 if (!dev_priv->drrs.dp) {
5576 mutex_unlock(&dev_priv->drrs.mutex);
5577 return;
5578 }
5579
a93fad0f
VK
5580 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5581 pipe = to_intel_crtc(crtc)->pipe;
c1d038c6
DV
5582
5583 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
a93fad0f
VK
5584 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5585
0ddfd203 5586 /* flush means busy screen hence upclock */
c1d038c6 5587 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
0ddfd203
R
5588 intel_dp_set_drrs_state(dev_priv->dev,
5589 dev_priv->drrs.dp->attached_connector->panel.
5590 fixed_mode->vrefresh);
5591
5592 /*
5593 * flush also means no more activity hence schedule downclock, if all
5594 * other fbs are quiescent too
5595 */
5596 if (!dev_priv->drrs.busy_frontbuffer_bits)
a93fad0f
VK
5597 schedule_delayed_work(&dev_priv->drrs.work,
5598 msecs_to_jiffies(1000));
5599 mutex_unlock(&dev_priv->drrs.mutex);
5600}
5601
b33a2815
VK
5602/**
5603 * DOC: Display Refresh Rate Switching (DRRS)
5604 *
5605 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5606 * which enables swtching between low and high refresh rates,
5607 * dynamically, based on the usage scenario. This feature is applicable
5608 * for internal panels.
5609 *
5610 * Indication that the panel supports DRRS is given by the panel EDID, which
5611 * would list multiple refresh rates for one resolution.
5612 *
5613 * DRRS is of 2 types - static and seamless.
5614 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5615 * (may appear as a blink on screen) and is used in dock-undock scenario.
5616 * Seamless DRRS involves changing RR without any visual effect to the user
5617 * and can be used during normal system usage. This is done by programming
5618 * certain registers.
5619 *
5620 * Support for static/seamless DRRS may be indicated in the VBT based on
5621 * inputs from the panel spec.
5622 *
5623 * DRRS saves power by switching to low RR based on usage scenarios.
5624 *
5625 * eDP DRRS:-
5626 * The implementation is based on frontbuffer tracking implementation.
5627 * When there is a disturbance on the screen triggered by user activity or a
5628 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5629 * When there is no movement on screen, after a timeout of 1 second, a switch
5630 * to low RR is made.
5631 * For integration with frontbuffer tracking code,
5632 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5633 *
5634 * DRRS can be further extended to support other internal panels and also
5635 * the scenario of video playback wherein RR is set based on the rate
5636 * requested by userspace.
5637 */
5638
5639/**
5640 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5641 * @intel_connector: eDP connector
5642 * @fixed_mode: preferred mode of panel
5643 *
5644 * This function is called only once at driver load to initialize basic
5645 * DRRS stuff.
5646 *
5647 * Returns:
5648 * Downclock mode if panel supports it, else return NULL.
5649 * DRRS support is determined by the presence of downclock mode (apart
5650 * from VBT setting).
5651 */
4f9db5b5 5652static struct drm_display_mode *
96178eeb
VK
5653intel_dp_drrs_init(struct intel_connector *intel_connector,
5654 struct drm_display_mode *fixed_mode)
4f9db5b5
PB
5655{
5656 struct drm_connector *connector = &intel_connector->base;
96178eeb 5657 struct drm_device *dev = connector->dev;
4f9db5b5
PB
5658 struct drm_i915_private *dev_priv = dev->dev_private;
5659 struct drm_display_mode *downclock_mode = NULL;
5660
9da7d693
DV
5661 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5662 mutex_init(&dev_priv->drrs.mutex);
5663
4f9db5b5
PB
5664 if (INTEL_INFO(dev)->gen <= 6) {
5665 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5666 return NULL;
5667 }
5668
5669 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 5670 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
5671 return NULL;
5672 }
5673
5674 downclock_mode = intel_find_panel_downclock
5675 (dev, fixed_mode, connector);
5676
5677 if (!downclock_mode) {
a1d26342 5678 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
4f9db5b5
PB
5679 return NULL;
5680 }
5681
96178eeb 5682 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
4f9db5b5 5683
96178eeb 5684 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 5685 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
5686 return downclock_mode;
5687}
5688
ed92f0b2 5689static bool intel_edp_init_connector(struct intel_dp *intel_dp,
36b5f425 5690 struct intel_connector *intel_connector)
ed92f0b2
PZ
5691{
5692 struct drm_connector *connector = &intel_connector->base;
5693 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
5694 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5695 struct drm_device *dev = intel_encoder->base.dev;
ed92f0b2
PZ
5696 struct drm_i915_private *dev_priv = dev->dev_private;
5697 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 5698 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
5699 bool has_dpcd;
5700 struct drm_display_mode *scan;
5701 struct edid *edid;
6517d273 5702 enum pipe pipe = INVALID_PIPE;
ed92f0b2
PZ
5703
5704 if (!is_edp(intel_dp))
5705 return true;
5706
49e6bc51
VS
5707 pps_lock(intel_dp);
5708 intel_edp_panel_vdd_sanitize(intel_dp);
5709 pps_unlock(intel_dp);
63635217 5710
ed92f0b2 5711 /* Cache DPCD and EDID for edp. */
ed92f0b2 5712 has_dpcd = intel_dp_get_dpcd(intel_dp);
ed92f0b2
PZ
5713
5714 if (has_dpcd) {
5715 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5716 dev_priv->no_aux_handshake =
5717 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5718 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5719 } else {
5720 /* if this fails, presume the device is a ghost */
5721 DRM_INFO("failed to retrieve link info, disabling eDP\n");
ed92f0b2
PZ
5722 return false;
5723 }
5724
5725 /* We now know it's not a ghost, init power sequence regs. */
773538e8 5726 pps_lock(intel_dp);
36b5f425 5727 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
773538e8 5728 pps_unlock(intel_dp);
ed92f0b2 5729
060c8778 5730 mutex_lock(&dev->mode_config.mutex);
0b99836f 5731 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5732 if (edid) {
5733 if (drm_add_edid_modes(connector, edid)) {
5734 drm_mode_connector_update_edid_property(connector,
5735 edid);
5736 drm_edid_to_eld(connector, edid);
5737 } else {
5738 kfree(edid);
5739 edid = ERR_PTR(-EINVAL);
5740 }
5741 } else {
5742 edid = ERR_PTR(-ENOENT);
5743 }
5744 intel_connector->edid = edid;
5745
5746 /* prefer fixed mode from EDID if available */
5747 list_for_each_entry(scan, &connector->probed_modes, head) {
5748 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5749 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5 5750 downclock_mode = intel_dp_drrs_init(
4f9db5b5 5751 intel_connector, fixed_mode);
ed92f0b2
PZ
5752 break;
5753 }
5754 }
5755
5756 /* fallback to VBT if available for eDP */
5757 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5758 fixed_mode = drm_mode_duplicate(dev,
5759 dev_priv->vbt.lfp_lvds_vbt_mode);
5760 if (fixed_mode)
5761 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5762 }
060c8778 5763 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5764
01527b31
CT
5765 if (IS_VALLEYVIEW(dev)) {
5766 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5767 register_reboot_notifier(&intel_dp->edp_notifier);
6517d273
VS
5768
5769 /*
5770 * Figure out the current pipe for the initial backlight setup.
5771 * If the current pipe isn't valid, try the PPS pipe, and if that
5772 * fails just assume pipe A.
5773 */
5774 if (IS_CHERRYVIEW(dev))
5775 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5776 else
5777 pipe = PORT_TO_PIPE(intel_dp->DP);
5778
5779 if (pipe != PIPE_A && pipe != PIPE_B)
5780 pipe = intel_dp->pps_pipe;
5781
5782 if (pipe != PIPE_A && pipe != PIPE_B)
5783 pipe = PIPE_A;
5784
5785 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5786 pipe_name(pipe));
01527b31
CT
5787 }
5788
4f9db5b5 5789 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
73580fb7 5790 intel_connector->panel.backlight_power = intel_edp_backlight_power;
6517d273 5791 intel_panel_setup_backlight(connector, pipe);
ed92f0b2
PZ
5792
5793 return true;
5794}
5795
16c25533 5796bool
f0fec3f2
PZ
5797intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5798 struct intel_connector *intel_connector)
a4fc5ed6 5799{
f0fec3f2
PZ
5800 struct drm_connector *connector = &intel_connector->base;
5801 struct intel_dp *intel_dp = &intel_dig_port->dp;
5802 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5803 struct drm_device *dev = intel_encoder->base.dev;
a4fc5ed6 5804 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 5805 enum port port = intel_dig_port->port;
0b99836f 5806 int type;
a4fc5ed6 5807
a4a5d2f8
VS
5808 intel_dp->pps_pipe = INVALID_PIPE;
5809
ec5b01dd 5810 /* intel_dp vfuncs */
b6b5e383
DL
5811 if (INTEL_INFO(dev)->gen >= 9)
5812 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5813 else if (IS_VALLEYVIEW(dev))
ec5b01dd
DL
5814 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5815 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5816 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5817 else if (HAS_PCH_SPLIT(dev))
5818 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5819 else
5820 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5821
b9ca5fad
DL
5822 if (INTEL_INFO(dev)->gen >= 9)
5823 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5824 else
5825 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
153b1100 5826
0767935e
DV
5827 /* Preserve the current hw state. */
5828 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5829 intel_dp->attached_connector = intel_connector;
3d3dc149 5830
3b32a35b 5831 if (intel_dp_is_edp(dev, port))
b329530c 5832 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5833 else
5834 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5835
f7d24902
ID
5836 /*
5837 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5838 * for DP the encoder type can be set by the caller to
5839 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5840 */
5841 if (type == DRM_MODE_CONNECTOR_eDP)
5842 intel_encoder->type = INTEL_OUTPUT_EDP;
5843
c17ed5b5
VS
5844 /* eDP only on port B and/or C on vlv/chv */
5845 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5846 port != PORT_B && port != PORT_C))
5847 return false;
5848
e7281eab
ID
5849 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5850 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5851 port_name(port));
5852
b329530c 5853 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5854 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5855
a4fc5ed6
KP
5856 connector->interlace_allowed = true;
5857 connector->doublescan_allowed = 0;
5858
f0fec3f2 5859 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5860 edp_panel_vdd_work);
a4fc5ed6 5861
df0e9248 5862 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 5863 drm_connector_register(connector);
a4fc5ed6 5864
affa9354 5865 if (HAS_DDI(dev))
bcbc889b
PZ
5866 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5867 else
5868 intel_connector->get_hw_state = intel_connector_get_hw_state;
80f65de3 5869 intel_connector->unregister = intel_dp_connector_unregister;
bcbc889b 5870
0b99836f 5871 /* Set up the hotplug pin. */
ab9d7c30
PZ
5872 switch (port) {
5873 case PORT_A:
1d843f9d 5874 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5875 break;
5876 case PORT_B:
1d843f9d 5877 intel_encoder->hpd_pin = HPD_PORT_B;
cf1d5883
SJ
5878 if (IS_BROXTON(dev_priv) && (INTEL_REVID(dev) < BXT_REVID_B0))
5879 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5880 break;
5881 case PORT_C:
1d843f9d 5882 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5883 break;
5884 case PORT_D:
1d843f9d 5885 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30
PZ
5886 break;
5887 default:
ad1c0b19 5888 BUG();
5eb08b69
ZW
5889 }
5890
dada1a9f 5891 if (is_edp(intel_dp)) {
773538e8 5892 pps_lock(intel_dp);
1e74a324
VS
5893 intel_dp_init_panel_power_timestamps(intel_dp);
5894 if (IS_VALLEYVIEW(dev))
a4a5d2f8 5895 vlv_initial_power_sequencer_setup(intel_dp);
1e74a324 5896 else
36b5f425 5897 intel_dp_init_panel_power_sequencer(dev, intel_dp);
773538e8 5898 pps_unlock(intel_dp);
dada1a9f 5899 }
0095e6dc 5900
9d1a1031 5901 intel_dp_aux_init(intel_dp, intel_connector);
c1f05264 5902
0e32b39c 5903 /* init MST on ports that can support it */
0c9b3715
JN
5904 if (HAS_DP_MST(dev) &&
5905 (port == PORT_B || port == PORT_C || port == PORT_D))
5906 intel_dp_mst_encoder_init(intel_dig_port,
5907 intel_connector->base.base.id);
0e32b39c 5908
36b5f425 5909 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
4f71d0cb 5910 drm_dp_aux_unregister(&intel_dp->aux);
15b1d171
PZ
5911 if (is_edp(intel_dp)) {
5912 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
5913 /*
5914 * vdd might still be enabled do to the delayed vdd off.
5915 * Make sure vdd is actually turned off here.
5916 */
773538e8 5917 pps_lock(intel_dp);
4be73780 5918 edp_panel_vdd_off_sync(intel_dp);
773538e8 5919 pps_unlock(intel_dp);
15b1d171 5920 }
34ea3d38 5921 drm_connector_unregister(connector);
b2f246a8 5922 drm_connector_cleanup(connector);
16c25533 5923 return false;
b2f246a8 5924 }
32f9d658 5925
f684960e
CW
5926 intel_dp_add_properties(intel_dp, connector);
5927
a4fc5ed6
KP
5928 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5929 * 0xd. Failure to do so will result in spurious interrupts being
5930 * generated on the port when a cable is not attached.
5931 */
5932 if (IS_G4X(dev) && !IS_GM45(dev)) {
5933 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5934 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5935 }
16c25533 5936
aa7471d2
JN
5937 i915_debugfs_connector_add(connector);
5938
16c25533 5939 return true;
a4fc5ed6 5940}
f0fec3f2
PZ
5941
5942void
5943intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5944{
13cf5504 5945 struct drm_i915_private *dev_priv = dev->dev_private;
f0fec3f2
PZ
5946 struct intel_digital_port *intel_dig_port;
5947 struct intel_encoder *intel_encoder;
5948 struct drm_encoder *encoder;
5949 struct intel_connector *intel_connector;
5950
b14c5679 5951 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2
PZ
5952 if (!intel_dig_port)
5953 return;
5954
08d9bc92 5955 intel_connector = intel_connector_alloc();
f0fec3f2
PZ
5956 if (!intel_connector) {
5957 kfree(intel_dig_port);
5958 return;
5959 }
5960
5961 intel_encoder = &intel_dig_port->base;
5962 encoder = &intel_encoder->base;
5963
5964 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5965 DRM_MODE_ENCODER_TMDS);
5966
5bfe2ac0 5967 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5968 intel_encoder->disable = intel_disable_dp;
00c09d70 5969 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5970 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5971 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5972 if (IS_CHERRYVIEW(dev)) {
9197c88b 5973 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5974 intel_encoder->pre_enable = chv_pre_enable_dp;
5975 intel_encoder->enable = vlv_enable_dp;
580d3811 5976 intel_encoder->post_disable = chv_post_disable_dp;
e4a1d846 5977 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5978 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5979 intel_encoder->pre_enable = vlv_pre_enable_dp;
5980 intel_encoder->enable = vlv_enable_dp;
49277c31 5981 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5982 } else {
ecff4f3b
JN
5983 intel_encoder->pre_enable = g4x_pre_enable_dp;
5984 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5985 if (INTEL_INFO(dev)->gen >= 5)
5986 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5987 }
f0fec3f2 5988
174edf1f 5989 intel_dig_port->port = port;
f0fec3f2
PZ
5990 intel_dig_port->dp.output_reg = output_reg;
5991
00c09d70 5992 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
882ec384
VS
5993 if (IS_CHERRYVIEW(dev)) {
5994 if (port == PORT_D)
5995 intel_encoder->crtc_mask = 1 << 2;
5996 else
5997 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5998 } else {
5999 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6000 }
bc079e8b 6001 intel_encoder->cloneable = 0;
f0fec3f2 6002
13cf5504 6003 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5fcece80 6004 dev_priv->hotplug.irq_port[port] = intel_dig_port;
13cf5504 6005
15b1d171
PZ
6006 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
6007 drm_encoder_cleanup(encoder);
6008 kfree(intel_dig_port);
b2f246a8 6009 kfree(intel_connector);
15b1d171 6010 }
f0fec3f2 6011}
0e32b39c
DA
6012
6013void intel_dp_mst_suspend(struct drm_device *dev)
6014{
6015 struct drm_i915_private *dev_priv = dev->dev_private;
6016 int i;
6017
6018 /* disable MST */
6019 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 6020 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
6021 if (!intel_dig_port)
6022 continue;
6023
6024 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6025 if (!intel_dig_port->dp.can_mst)
6026 continue;
6027 if (intel_dig_port->dp.is_mst)
6028 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6029 }
6030 }
6031}
6032
6033void intel_dp_mst_resume(struct drm_device *dev)
6034{
6035 struct drm_i915_private *dev_priv = dev->dev_private;
6036 int i;
6037
6038 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 6039 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
6040 if (!intel_dig_port)
6041 continue;
6042 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6043 int ret;
6044
6045 if (!intel_dig_port->dp.can_mst)
6046 continue;
6047
6048 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6049 if (ret != 0) {
6050 intel_dp_check_mst_status(&intel_dig_port->dp);
6051 }
6052 }
6053 }
6054}