]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm/i915: Check for CPT and not !IBX in ironlake_disable_pch_transcoder()
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
a4fc5ed6 38#include "intel_drv.h"
760285e7 39#include <drm/i915_drm.h>
a4fc5ed6 40#include "i915_drv.h"
a4fc5ed6 41
a4fc5ed6
KP
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
559be30c
TP
44/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
9dd4ffdf 50struct dp_link_dpll {
840b32b7 51 int clock;
9dd4ffdf
CML
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
840b32b7 56 { 162000,
9dd4ffdf 57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
840b32b7 58 { 270000,
9dd4ffdf
CML
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
840b32b7 63 { 162000,
9dd4ffdf 64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
840b32b7 65 { 270000,
9dd4ffdf
CML
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
65ce4bf5 69static const struct dp_link_dpll vlv_dpll[] = {
840b32b7 70 { 162000,
58f6e632 71 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
840b32b7 72 { 270000,
65ce4bf5
CML
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
ef9348c8
CML
76/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
840b32b7 86 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
ef9348c8 87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
840b32b7 88 { 270000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8 89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
840b32b7 90 { 540000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8
CML
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
637a9c63 93
64987fc5
SJ
94static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
637a9c63 96static const int skl_rates[] = { 162000, 216000, 270000,
f4896f15
VS
97 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
ef9348c8 99
cfcb0fc9
JB
100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
da63a9f2
PZ
109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
112}
113
68b4d824 114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 115{
68b4d824
ID
116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
119}
120
df0e9248
CW
121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
fa90ecef 123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
124}
125
ea5b213a 126static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
093e3f13 129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
a8c3344e
VS
130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
a4fc5ed6 132
e0fce78f
VS
133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
ed4e9c1d
VS
138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 140{
7183dc29 141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
a4fc5ed6
KP
142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
1db10e28 146 case DP_LINK_BW_5_4:
d4eead50 147 break;
a4fc5ed6 148 default:
d4eead50
ID
149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
a4fc5ed6
KP
151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
eeb6324d
PZ
157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
cd9dde44
AJ
173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
a4fc5ed6 190static int
c898261c 191intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 192{
cd9dde44 193 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
194}
195
fe27d53e
DA
196static int
197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
c19de8eb 202static enum drm_mode_status
a4fc5ed6
KP
203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
df0e9248 206 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
a4fc5ed6 211
dd06f90e
JN
212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
214 return MODE_PANEL;
215
dd06f90e 216 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 217 return MODE_PANEL;
03afc4a2
DV
218
219 target_clock = fixed_mode->clock;
7de56f43
ZY
220 }
221
50fec21a 222 max_link_clock = intel_dp_max_link_rate(intel_dp);
eeb6324d 223 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
c4867936 229 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
0af78a2b
DV
234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
a4fc5ed6
KP
237 return MODE_OK;
238}
239
a4f1289e 240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
a4fc5ed6
KP
241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
c2af70e2 252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
a4fc5ed6
KP
253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
bf13e81b
JN
261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 263 struct intel_dp *intel_dp);
bf13e81b
JN
264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 266 struct intel_dp *intel_dp);
bf13e81b 267
773538e8
VS
268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
961a0db0
VS
300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
0047eedc
VS
307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
961a0db0
VS
310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
d288f65f
VS
333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
0047eedc
VS
339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
d288f65f
VS
343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
0047eedc 345 }
d288f65f 346
961a0db0
VS
347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
d288f65f 361
0047eedc 362 if (!pll_enabled) {
d288f65f 363 vlv_force_pll_off(dev, pipe);
0047eedc
VS
364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
961a0db0
VS
368}
369
bf13e81b
JN
370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b
JN
374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
a8c3344e 378 enum pipe pipe;
bf13e81b 379
e39b999a 380 lockdep_assert_held(&dev_priv->pps_mutex);
bf13e81b 381
a8c3344e
VS
382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
a4a5d2f8
VS
385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
387
388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
a8c3344e
VS
410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
a4a5d2f8 413
a8c3344e
VS
414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
a4a5d2f8
VS
416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
36b5f425
VS
422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8 424
961a0db0
VS
425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
a4a5d2f8
VS
430
431 return intel_dp->pps_pipe;
432}
433
6491ab27
VS
434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
bf13e81b 454
a4a5d2f8 455static enum pipe
6491ab27
VS
456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
a4a5d2f8
VS
459{
460 enum pipe pipe;
bf13e81b 461
bf13e81b
JN
462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
6491ab27
VS
469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
a4a5d2f8 472 return pipe;
bf13e81b
JN
473 }
474
a4a5d2f8
VS
475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
6491ab27
VS
489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
a4a5d2f8
VS
500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
bf13e81b
JN
506 }
507
a4a5d2f8
VS
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
36b5f425
VS
511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
bf13e81b
JN
513}
514
773538e8
VS
515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
bf13e81b
JN
542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
b0a08bec
VK
548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
b0a08bec
VK
560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
01527b31
CT
568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
01527b31
CT
577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
773538e8 581 pps_lock(intel_dp);
e39b999a 582
01527b31 583 if (IS_VALLEYVIEW(dev)) {
e39b999a 584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
649636ef
VS
585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
e39b999a 587
01527b31
CT
588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
773538e8 599 pps_unlock(intel_dp);
e39b999a 600
01527b31
CT
601 return 0;
602}
603
4be73780 604static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 605{
30add22d 606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
607 struct drm_i915_private *dev_priv = dev->dev_private;
608
e39b999a
VS
609 lockdep_assert_held(&dev_priv->pps_mutex);
610
9a42356b
VS
611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
bf13e81b 615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
616}
617
4be73780 618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 619{
30add22d 620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
621 struct drm_i915_private *dev_priv = dev->dev_private;
622
e39b999a
VS
623 lockdep_assert_held(&dev_priv->pps_mutex);
624
9a42356b
VS
625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
773538e8 629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
630}
631
9b984dae
KP
632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
30add22d 635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9b984dae 636 struct drm_i915_private *dev_priv = dev->dev_private;
ebf33b18 637
9b984dae
KP
638 if (!is_edp(intel_dp))
639 return;
453c5420 640
4be73780 641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
646 }
647}
648
9ee32fea
DV
649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
9ed35ab1 655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
656 uint32_t status;
657 bool done;
658
ef04f00d 659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 660 if (has_aux_irq)
b18ac466 661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 662 msecs_to_jiffies_timeout(10));
9ee32fea
DV
663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
ec5b01dd 673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 674{
174edf1f
PZ
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
9ee32fea 677
ec5b01dd
DL
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
a4fc5ed6 681 */
ec5b01dd
DL
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
469d4b2a 689 struct drm_i915_private *dev_priv = dev->dev_private;
ec5b01dd
DL
690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
05024da3
VS
695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
ec5b01dd
DL
697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
708 if (intel_dig_port->port == PORT_A) {
709 if (index)
710 return 0;
05024da3 711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
2c55c336
JN
712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
bc86625a
CW
714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
ec5b01dd 719 } else {
bc86625a 720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
2c55c336 721 }
b84a1cf8
RV
722}
723
ec5b01dd
DL
724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
b6b5e383
DL
729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
5ed12a19
DL
739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
753 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 759 DP_AUX_CH_CTL_DONE |
5ed12a19 760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 762 timeout |
788d4433 763 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
767}
768
b9ca5fad
DL
769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
b84a1cf8
RV
784static int
785intel_dp_aux_ch(struct intel_dp *intel_dp,
bd9f74a5 786 const uint8_t *send, int send_bytes,
b84a1cf8
RV
787 uint8_t *recv, int recv_size)
788{
789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
791 struct drm_i915_private *dev_priv = dev->dev_private;
792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
793 uint32_t ch_data = ch_ctl + 4;
bc86625a 794 uint32_t aux_clock_divider;
b84a1cf8
RV
795 int i, ret, recv_bytes;
796 uint32_t status;
5ed12a19 797 int try, clock = 0;
4e6b788c 798 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
799 bool vdd;
800
773538e8 801 pps_lock(intel_dp);
e39b999a 802
72c3500a
VS
803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
1e0560e0 809 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
816
817 intel_dp_check_edp(intel_dp);
5eb08b69 818
c67a470b
PZ
819 intel_aux_display_runtime_get(dev_priv);
820
11bee43e
JB
821 /* Try to wait for any previous AUX channel activity */
822 for (try = 0; try < 3; try++) {
ef04f00d 823 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
824 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
825 break;
826 msleep(1);
827 }
828
829 if (try == 3) {
02196c77
MK
830 static u32 last_status = -1;
831 const u32 status = I915_READ(ch_ctl);
832
833 if (status != last_status) {
834 WARN(1, "dp_aux_ch not started status 0x%08x\n",
835 status);
836 last_status = status;
837 }
838
9ee32fea
DV
839 ret = -EBUSY;
840 goto out;
4f7f7b7e
CW
841 }
842
46a5ae9f
PZ
843 /* Only 5 data registers! */
844 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
845 ret = -E2BIG;
846 goto out;
847 }
848
ec5b01dd 849 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
850 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
851 has_aux_irq,
852 send_bytes,
853 aux_clock_divider);
5ed12a19 854
bc86625a
CW
855 /* Must try at least 3 times according to DP spec */
856 for (try = 0; try < 5; try++) {
857 /* Load the send data into the aux channel data registers */
858 for (i = 0; i < send_bytes; i += 4)
859 I915_WRITE(ch_data + i,
a4f1289e
RV
860 intel_dp_pack_aux(send + i,
861 send_bytes - i));
bc86625a
CW
862
863 /* Send the command and wait for it to complete */
5ed12a19 864 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
865
866 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
867
868 /* Clear done status and any errors */
869 I915_WRITE(ch_ctl,
870 status |
871 DP_AUX_CH_CTL_DONE |
872 DP_AUX_CH_CTL_TIME_OUT_ERROR |
873 DP_AUX_CH_CTL_RECEIVE_ERROR);
874
74ebf294 875 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
bc86625a 876 continue;
74ebf294
TP
877
878 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
879 * 400us delay required for errors and timeouts
880 * Timeout errors from the HW already meet this
881 * requirement so skip to next iteration
882 */
883 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
884 usleep_range(400, 500);
bc86625a 885 continue;
74ebf294 886 }
bc86625a 887 if (status & DP_AUX_CH_CTL_DONE)
e058c945 888 goto done;
bc86625a 889 }
a4fc5ed6
KP
890 }
891
a4fc5ed6 892 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 893 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
894 ret = -EBUSY;
895 goto out;
a4fc5ed6
KP
896 }
897
e058c945 898done:
a4fc5ed6
KP
899 /* Check for timeout or receive error.
900 * Timeouts occur when the sink is not connected
901 */
a5b3da54 902 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 903 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
904 ret = -EIO;
905 goto out;
a5b3da54 906 }
1ae8c0a5
KP
907
908 /* Timeouts occur when the device isn't connected, so they're
909 * "normal" -- don't fill the kernel log with these */
a5b3da54 910 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 911 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
912 ret = -ETIMEDOUT;
913 goto out;
a4fc5ed6
KP
914 }
915
916 /* Unload any bytes sent back from the other side */
917 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
918 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
919 if (recv_bytes > recv_size)
920 recv_bytes = recv_size;
0206e353 921
4f7f7b7e 922 for (i = 0; i < recv_bytes; i += 4)
a4f1289e
RV
923 intel_dp_unpack_aux(I915_READ(ch_data + i),
924 recv + i, recv_bytes - i);
a4fc5ed6 925
9ee32fea
DV
926 ret = recv_bytes;
927out:
928 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
c67a470b 929 intel_aux_display_runtime_put(dev_priv);
9ee32fea 930
884f19e9
JN
931 if (vdd)
932 edp_panel_vdd_off(intel_dp, false);
933
773538e8 934 pps_unlock(intel_dp);
e39b999a 935
9ee32fea 936 return ret;
a4fc5ed6
KP
937}
938
a6c8aff0
JN
939#define BARE_ADDRESS_SIZE 3
940#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
941static ssize_t
942intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 943{
9d1a1031
JN
944 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
945 uint8_t txbuf[20], rxbuf[20];
946 size_t txsize, rxsize;
a4fc5ed6 947 int ret;
a4fc5ed6 948
d2d9cbbd
VS
949 txbuf[0] = (msg->request << 4) |
950 ((msg->address >> 16) & 0xf);
951 txbuf[1] = (msg->address >> 8) & 0xff;
9d1a1031
JN
952 txbuf[2] = msg->address & 0xff;
953 txbuf[3] = msg->size - 1;
46a5ae9f 954
9d1a1031
JN
955 switch (msg->request & ~DP_AUX_I2C_MOT) {
956 case DP_AUX_NATIVE_WRITE:
957 case DP_AUX_I2C_WRITE:
c1e74122 958 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
a6c8aff0 959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
a1ddefd8 960 rxsize = 2; /* 0 or 1 data bytes */
f51a44b9 961
9d1a1031
JN
962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
a4fc5ed6 964
9d1a1031 965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
a4fc5ed6 966
9d1a1031
JN
967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 970
a1ddefd8
JN
971 if (ret > 1) {
972 /* Number of bytes written in a short write. */
973 ret = clamp_t(int, rxbuf[1], 0, msg->size);
974 } else {
975 /* Return payload size. */
976 ret = msg->size;
977 }
9d1a1031
JN
978 }
979 break;
46a5ae9f 980
9d1a1031
JN
981 case DP_AUX_NATIVE_READ:
982 case DP_AUX_I2C_READ:
a6c8aff0 983 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 984 rxsize = msg->size + 1;
a4fc5ed6 985
9d1a1031
JN
986 if (WARN_ON(rxsize > 20))
987 return -E2BIG;
a4fc5ed6 988
9d1a1031
JN
989 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
990 if (ret > 0) {
991 msg->reply = rxbuf[0] >> 4;
992 /*
993 * Assume happy day, and copy the data. The caller is
994 * expected to check msg->reply before touching it.
995 *
996 * Return payload size.
997 */
998 ret--;
999 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 1000 }
9d1a1031
JN
1001 break;
1002
1003 default:
1004 ret = -EINVAL;
1005 break;
a4fc5ed6 1006 }
f51a44b9 1007
9d1a1031 1008 return ret;
a4fc5ed6
KP
1009}
1010
9d1a1031
JN
1011static void
1012intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
1013{
1014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
500ea70d 1015 struct drm_i915_private *dev_priv = dev->dev_private;
33ad6626
JN
1016 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1017 enum port port = intel_dig_port->port;
500ea70d 1018 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
0b99836f 1019 const char *name = NULL;
500ea70d 1020 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
ab2c0672
DA
1021 int ret;
1022
500ea70d
RV
1023 /* On SKL we don't have Aux for port E so we rely on VBT to set
1024 * a proper alternate aux channel.
1025 */
ef11bdb3 1026 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && port == PORT_E) {
500ea70d
RV
1027 switch (info->alternate_aux_channel) {
1028 case DP_AUX_B:
1029 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1030 break;
1031 case DP_AUX_C:
1032 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1033 break;
1034 case DP_AUX_D:
1035 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1036 break;
1037 case DP_AUX_A:
1038 default:
1039 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1040 }
1041 }
1042
33ad6626
JN
1043 switch (port) {
1044 case PORT_A:
1045 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
0b99836f 1046 name = "DPDDC-A";
ab2c0672 1047 break;
33ad6626
JN
1048 case PORT_B:
1049 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
0b99836f 1050 name = "DPDDC-B";
ab2c0672 1051 break;
33ad6626
JN
1052 case PORT_C:
1053 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
0b99836f 1054 name = "DPDDC-C";
ab2c0672 1055 break;
33ad6626
JN
1056 case PORT_D:
1057 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
0b99836f 1058 name = "DPDDC-D";
33ad6626 1059 break;
500ea70d
RV
1060 case PORT_E:
1061 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1062 name = "DPDDC-E";
1063 break;
33ad6626
JN
1064 default:
1065 BUG();
ab2c0672
DA
1066 }
1067
1b1aad75
DL
1068 /*
1069 * The AUX_CTL register is usually DP_CTL + 0x10.
1070 *
1071 * On Haswell and Broadwell though:
1072 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1073 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1074 *
1075 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1076 */
500ea70d 1077 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
33ad6626 1078 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
8316f337 1079
0b99836f 1080 intel_dp->aux.name = name;
9d1a1031
JN
1081 intel_dp->aux.dev = dev->dev;
1082 intel_dp->aux.transfer = intel_dp_aux_transfer;
8316f337 1083
0b99836f
JN
1084 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1085 connector->base.kdev->kobj.name);
8316f337 1086
4f71d0cb 1087 ret = drm_dp_aux_register(&intel_dp->aux);
0b99836f 1088 if (ret < 0) {
4f71d0cb 1089 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
0b99836f
JN
1090 name, ret);
1091 return;
ab2c0672 1092 }
8a5e6aeb 1093
0b99836f
JN
1094 ret = sysfs_create_link(&connector->base.kdev->kobj,
1095 &intel_dp->aux.ddc.dev.kobj,
1096 intel_dp->aux.ddc.dev.kobj.name);
1097 if (ret < 0) {
1098 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
4f71d0cb 1099 drm_dp_aux_unregister(&intel_dp->aux);
ab2c0672 1100 }
a4fc5ed6
KP
1101}
1102
80f65de3
ID
1103static void
1104intel_dp_connector_unregister(struct intel_connector *intel_connector)
1105{
1106 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1107
0e32b39c
DA
1108 if (!intel_connector->mst_port)
1109 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1110 intel_dp->aux.ddc.dev.kobj.name);
80f65de3
ID
1111 intel_connector_unregister(intel_connector);
1112}
1113
5416d871 1114static void
840b32b7 1115skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
5416d871
DL
1116{
1117 u32 ctrl1;
1118
dd3cd74a
ACO
1119 memset(&pipe_config->dpll_hw_state, 0,
1120 sizeof(pipe_config->dpll_hw_state));
1121
5416d871
DL
1122 pipe_config->ddi_pll_sel = SKL_DPLL0;
1123 pipe_config->dpll_hw_state.cfgcr1 = 0;
1124 pipe_config->dpll_hw_state.cfgcr2 = 0;
1125
1126 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
840b32b7 1127 switch (pipe_config->port_clock / 2) {
c3346ef6 1128 case 81000:
71cd8423 1129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5416d871
DL
1130 SKL_DPLL0);
1131 break;
c3346ef6 1132 case 135000:
71cd8423 1133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
5416d871
DL
1134 SKL_DPLL0);
1135 break;
c3346ef6 1136 case 270000:
71cd8423 1137 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
5416d871
DL
1138 SKL_DPLL0);
1139 break;
c3346ef6 1140 case 162000:
71cd8423 1141 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
c3346ef6
SJ
1142 SKL_DPLL0);
1143 break;
1144 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1145 results in CDCLK change. Need to handle the change of CDCLK by
1146 disabling pipes and re-enabling them */
1147 case 108000:
71cd8423 1148 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
c3346ef6
SJ
1149 SKL_DPLL0);
1150 break;
1151 case 216000:
71cd8423 1152 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
c3346ef6
SJ
1153 SKL_DPLL0);
1154 break;
1155
5416d871
DL
1156 }
1157 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1158}
1159
6fa2d197 1160void
840b32b7 1161hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
0e50338c 1162{
ee46f3c7
ACO
1163 memset(&pipe_config->dpll_hw_state, 0,
1164 sizeof(pipe_config->dpll_hw_state));
1165
840b32b7
VS
1166 switch (pipe_config->port_clock / 2) {
1167 case 81000:
0e50338c
DV
1168 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1169 break;
840b32b7 1170 case 135000:
0e50338c
DV
1171 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1172 break;
840b32b7 1173 case 270000:
0e50338c
DV
1174 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1175 break;
1176 }
1177}
1178
fc0f8e25 1179static int
12f6a2e2 1180intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
fc0f8e25 1181{
94ca719e
VS
1182 if (intel_dp->num_sink_rates) {
1183 *sink_rates = intel_dp->sink_rates;
1184 return intel_dp->num_sink_rates;
fc0f8e25 1185 }
12f6a2e2
VS
1186
1187 *sink_rates = default_rates;
1188
1189 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
fc0f8e25
SJ
1190}
1191
e588fa18 1192bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
ed63baaf 1193{
e588fa18
ACO
1194 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1195 struct drm_device *dev = dig_port->base.base.dev;
1196
ed63baaf 1197 /* WaDisableHBR2:skl */
e87a005d 1198 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
ed63baaf
TS
1199 return false;
1200
1201 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1202 (INTEL_INFO(dev)->gen >= 9))
1203 return true;
1204 else
1205 return false;
1206}
1207
a8f3ef61 1208static int
e588fa18 1209intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
a8f3ef61 1210{
e588fa18
ACO
1211 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1212 struct drm_device *dev = dig_port->base.base.dev;
af7080f5
TS
1213 int size;
1214
64987fc5
SJ
1215 if (IS_BROXTON(dev)) {
1216 *source_rates = bxt_rates;
af7080f5 1217 size = ARRAY_SIZE(bxt_rates);
ef11bdb3 1218 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
637a9c63 1219 *source_rates = skl_rates;
af7080f5
TS
1220 size = ARRAY_SIZE(skl_rates);
1221 } else {
1222 *source_rates = default_rates;
1223 size = ARRAY_SIZE(default_rates);
a8f3ef61 1224 }
636280ba 1225
ed63baaf 1226 /* This depends on the fact that 5.4 is last value in the array */
e588fa18 1227 if (!intel_dp_source_supports_hbr2(intel_dp))
af7080f5 1228 size--;
636280ba 1229
af7080f5 1230 return size;
a8f3ef61
SJ
1231}
1232
c6bb3538
DV
1233static void
1234intel_dp_set_clock(struct intel_encoder *encoder,
840b32b7 1235 struct intel_crtc_state *pipe_config)
c6bb3538
DV
1236{
1237 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
1238 const struct dp_link_dpll *divisor = NULL;
1239 int i, count = 0;
c6bb3538
DV
1240
1241 if (IS_G4X(dev)) {
9dd4ffdf
CML
1242 divisor = gen4_dpll;
1243 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 1244 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
1245 divisor = pch_dpll;
1246 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
1247 } else if (IS_CHERRYVIEW(dev)) {
1248 divisor = chv_dpll;
1249 count = ARRAY_SIZE(chv_dpll);
c6bb3538 1250 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
1251 divisor = vlv_dpll;
1252 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1253 }
9dd4ffdf
CML
1254
1255 if (divisor && count) {
1256 for (i = 0; i < count; i++) {
840b32b7 1257 if (pipe_config->port_clock == divisor[i].clock) {
9dd4ffdf
CML
1258 pipe_config->dpll = divisor[i].dpll;
1259 pipe_config->clock_set = true;
1260 break;
1261 }
1262 }
c6bb3538
DV
1263 }
1264}
1265
2ecae76a
VS
1266static int intersect_rates(const int *source_rates, int source_len,
1267 const int *sink_rates, int sink_len,
94ca719e 1268 int *common_rates)
a8f3ef61
SJ
1269{
1270 int i = 0, j = 0, k = 0;
1271
a8f3ef61
SJ
1272 while (i < source_len && j < sink_len) {
1273 if (source_rates[i] == sink_rates[j]) {
e6bda3e4
VS
1274 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1275 return k;
94ca719e 1276 common_rates[k] = source_rates[i];
a8f3ef61
SJ
1277 ++k;
1278 ++i;
1279 ++j;
1280 } else if (source_rates[i] < sink_rates[j]) {
1281 ++i;
1282 } else {
1283 ++j;
1284 }
1285 }
1286 return k;
1287}
1288
94ca719e
VS
1289static int intel_dp_common_rates(struct intel_dp *intel_dp,
1290 int *common_rates)
2ecae76a 1291{
2ecae76a
VS
1292 const int *source_rates, *sink_rates;
1293 int source_len, sink_len;
1294
1295 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
e588fa18 1296 source_len = intel_dp_source_rates(intel_dp, &source_rates);
2ecae76a
VS
1297
1298 return intersect_rates(source_rates, source_len,
1299 sink_rates, sink_len,
94ca719e 1300 common_rates);
2ecae76a
VS
1301}
1302
0336400e
VS
1303static void snprintf_int_array(char *str, size_t len,
1304 const int *array, int nelem)
1305{
1306 int i;
1307
1308 str[0] = '\0';
1309
1310 for (i = 0; i < nelem; i++) {
b2f505be 1311 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
0336400e
VS
1312 if (r >= len)
1313 return;
1314 str += r;
1315 len -= r;
1316 }
1317}
1318
1319static void intel_dp_print_rates(struct intel_dp *intel_dp)
1320{
0336400e 1321 const int *source_rates, *sink_rates;
94ca719e
VS
1322 int source_len, sink_len, common_len;
1323 int common_rates[DP_MAX_SUPPORTED_RATES];
0336400e
VS
1324 char str[128]; /* FIXME: too big for stack? */
1325
1326 if ((drm_debug & DRM_UT_KMS) == 0)
1327 return;
1328
e588fa18 1329 source_len = intel_dp_source_rates(intel_dp, &source_rates);
0336400e
VS
1330 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1331 DRM_DEBUG_KMS("source rates: %s\n", str);
1332
1333 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1334 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1335 DRM_DEBUG_KMS("sink rates: %s\n", str);
1336
94ca719e
VS
1337 common_len = intel_dp_common_rates(intel_dp, common_rates);
1338 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1339 DRM_DEBUG_KMS("common rates: %s\n", str);
0336400e
VS
1340}
1341
f4896f15 1342static int rate_to_index(int find, const int *rates)
a8f3ef61
SJ
1343{
1344 int i = 0;
1345
1346 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1347 if (find == rates[i])
1348 break;
1349
1350 return i;
1351}
1352
50fec21a
VS
1353int
1354intel_dp_max_link_rate(struct intel_dp *intel_dp)
1355{
1356 int rates[DP_MAX_SUPPORTED_RATES] = {};
1357 int len;
1358
94ca719e 1359 len = intel_dp_common_rates(intel_dp, rates);
50fec21a
VS
1360 if (WARN_ON(len <= 0))
1361 return 162000;
1362
1363 return rates[rate_to_index(0, rates) - 1];
1364}
1365
ed4e9c1d
VS
1366int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1367{
94ca719e 1368 return rate_to_index(rate, intel_dp->sink_rates);
ed4e9c1d
VS
1369}
1370
94223d04
ACO
1371void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1372 uint8_t *link_bw, uint8_t *rate_select)
04a60f9f
VS
1373{
1374 if (intel_dp->num_sink_rates) {
1375 *link_bw = 0;
1376 *rate_select =
1377 intel_dp_rate_select(intel_dp, port_clock);
1378 } else {
1379 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1380 *rate_select = 0;
1381 }
1382}
1383
00c09d70 1384bool
5bfe2ac0 1385intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1386 struct intel_crtc_state *pipe_config)
a4fc5ed6 1387{
5bfe2ac0 1388 struct drm_device *dev = encoder->base.dev;
36008365 1389 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 1390 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
5bfe2ac0 1391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1392 enum port port = dp_to_dig_port(intel_dp)->port;
84556d58 1393 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
dd06f90e 1394 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1395 int lane_count, clock;
56071a20 1396 int min_lane_count = 1;
eeb6324d 1397 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1398 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1399 int min_clock = 0;
a8f3ef61 1400 int max_clock;
083f9560 1401 int bpp, mode_rate;
ff9a6750 1402 int link_avail, link_clock;
94ca719e
VS
1403 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1404 int common_len;
04a60f9f 1405 uint8_t link_bw, rate_select;
a8f3ef61 1406
94ca719e 1407 common_len = intel_dp_common_rates(intel_dp, common_rates);
a8f3ef61
SJ
1408
1409 /* No common link rates between source and sink */
94ca719e 1410 WARN_ON(common_len <= 0);
a8f3ef61 1411
94ca719e 1412 max_clock = common_len - 1;
a4fc5ed6 1413
bc7d38a4 1414 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1415 pipe_config->has_pch_encoder = true;
1416
03afc4a2 1417 pipe_config->has_dp_encoder = true;
f769cd24 1418 pipe_config->has_drrs = false;
9fcb1704 1419 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
a4fc5ed6 1420
dd06f90e
JN
1421 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1422 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1423 adjusted_mode);
a1b2278e
CK
1424
1425 if (INTEL_INFO(dev)->gen >= 9) {
1426 int ret;
e435d6e5 1427 ret = skl_update_scaler_crtc(pipe_config);
a1b2278e
CK
1428 if (ret)
1429 return ret;
1430 }
1431
b5667627 1432 if (HAS_GMCH_DISPLAY(dev))
2dd24552
JB
1433 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1434 intel_connector->panel.fitting_mode);
1435 else
b074cec8
JB
1436 intel_pch_panel_fitting(intel_crtc, pipe_config,
1437 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1438 }
1439
cb1793ce 1440 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1441 return false;
1442
083f9560 1443 DRM_DEBUG_KMS("DP link computation with max lane count %i "
a8f3ef61 1444 "max bw %d pixel clock %iKHz\n",
94ca719e 1445 max_lane_count, common_rates[max_clock],
241bfc38 1446 adjusted_mode->crtc_clock);
083f9560 1447
36008365
DV
1448 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1449 * bpc in between. */
3e7ca985 1450 bpp = pipe_config->pipe_bpp;
56071a20 1451 if (is_edp(intel_dp)) {
22ce5628
TS
1452
1453 /* Get bpp from vbt only for panels that dont have bpp in edid */
1454 if (intel_connector->base.display_info.bpc == 0 &&
1455 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
56071a20
JN
1456 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1457 dev_priv->vbt.edp_bpp);
1458 bpp = dev_priv->vbt.edp_bpp;
1459 }
1460
344c5bbc
JN
1461 /*
1462 * Use the maximum clock and number of lanes the eDP panel
1463 * advertizes being capable of. The panels are generally
1464 * designed to support only a single clock and lane
1465 * configuration, and typically these values correspond to the
1466 * native resolution of the panel.
1467 */
1468 min_lane_count = max_lane_count;
1469 min_clock = max_clock;
7984211e 1470 }
657445fe 1471
36008365 1472 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1473 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1474 bpp);
36008365 1475
c6930992 1476 for (clock = min_clock; clock <= max_clock; clock++) {
a8f3ef61
SJ
1477 for (lane_count = min_lane_count;
1478 lane_count <= max_lane_count;
1479 lane_count <<= 1) {
1480
94ca719e 1481 link_clock = common_rates[clock];
36008365
DV
1482 link_avail = intel_dp_max_data_rate(link_clock,
1483 lane_count);
1484
1485 if (mode_rate <= link_avail) {
1486 goto found;
1487 }
1488 }
1489 }
1490 }
c4867936 1491
36008365 1492 return false;
3685a8f3 1493
36008365 1494found:
55bc60db
VS
1495 if (intel_dp->color_range_auto) {
1496 /*
1497 * See:
1498 * CEA-861-E - 5.1 Default Encoding Parameters
1499 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1500 */
0f2a2a75
VS
1501 pipe_config->limited_color_range =
1502 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1503 } else {
1504 pipe_config->limited_color_range =
1505 intel_dp->limited_color_range;
55bc60db
VS
1506 }
1507
90a6b7b0 1508 pipe_config->lane_count = lane_count;
a8f3ef61 1509
657445fe 1510 pipe_config->pipe_bpp = bpp;
94ca719e 1511 pipe_config->port_clock = common_rates[clock];
a4fc5ed6 1512
04a60f9f
VS
1513 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1514 &link_bw, &rate_select);
1515
1516 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1517 link_bw, rate_select, pipe_config->lane_count,
ff9a6750 1518 pipe_config->port_clock, bpp);
36008365
DV
1519 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1520 mode_rate, link_avail);
a4fc5ed6 1521
03afc4a2 1522 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1523 adjusted_mode->crtc_clock,
1524 pipe_config->port_clock,
03afc4a2 1525 &pipe_config->dp_m_n);
9d1a455b 1526
439d7ac0 1527 if (intel_connector->panel.downclock_mode != NULL &&
96178eeb 1528 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1529 pipe_config->has_drrs = true;
439d7ac0
PB
1530 intel_link_compute_m_n(bpp, lane_count,
1531 intel_connector->panel.downclock_mode->clock,
1532 pipe_config->port_clock,
1533 &pipe_config->dp_m2_n2);
1534 }
1535
ef11bdb3 1536 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
840b32b7 1537 skl_edp_set_pll_config(pipe_config);
977bb38d
S
1538 else if (IS_BROXTON(dev))
1539 /* handled in ddi */;
5416d871 1540 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
840b32b7 1541 hsw_dp_set_ddi_pll_sel(pipe_config);
0e50338c 1542 else
840b32b7 1543 intel_dp_set_clock(encoder, pipe_config);
c6bb3538 1544
03afc4a2 1545 return true;
a4fc5ed6
KP
1546}
1547
7c62a164 1548static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
ea9b6006 1549{
7c62a164
DV
1550 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1551 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1552 struct drm_device *dev = crtc->base.dev;
ea9b6006
DV
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 u32 dpa_ctl;
1555
6e3c9717
ACO
1556 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1557 crtc->config->port_clock);
ea9b6006
DV
1558 dpa_ctl = I915_READ(DP_A);
1559 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1560
6e3c9717 1561 if (crtc->config->port_clock == 162000) {
1ce17038
DV
1562 /* For a long time we've carried around a ILK-DevA w/a for the
1563 * 160MHz clock. If we're really unlucky, it's still required.
1564 */
1565 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
ea9b6006 1566 dpa_ctl |= DP_PLL_FREQ_160MHZ;
7c62a164 1567 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
ea9b6006
DV
1568 } else {
1569 dpa_ctl |= DP_PLL_FREQ_270MHZ;
7c62a164 1570 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
ea9b6006 1571 }
1ce17038 1572
ea9b6006
DV
1573 I915_WRITE(DP_A, dpa_ctl);
1574
1575 POSTING_READ(DP_A);
1576 udelay(500);
1577}
1578
901c2daf
VS
1579void intel_dp_set_link_params(struct intel_dp *intel_dp,
1580 const struct intel_crtc_state *pipe_config)
1581{
1582 intel_dp->link_rate = pipe_config->port_clock;
1583 intel_dp->lane_count = pipe_config->lane_count;
1584}
1585
8ac33ed3 1586static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1587{
b934223d 1588 struct drm_device *dev = encoder->base.dev;
417e822d 1589 struct drm_i915_private *dev_priv = dev->dev_private;
b934223d 1590 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1591 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d 1592 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1593 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
a4fc5ed6 1594
901c2daf
VS
1595 intel_dp_set_link_params(intel_dp, crtc->config);
1596
417e822d 1597 /*
1a2eb460 1598 * There are four kinds of DP registers:
417e822d
KP
1599 *
1600 * IBX PCH
1a2eb460
KP
1601 * SNB CPU
1602 * IVB CPU
417e822d
KP
1603 * CPT PCH
1604 *
1605 * IBX PCH and CPU are the same for almost everything,
1606 * except that the CPU DP PLL is configured in this
1607 * register
1608 *
1609 * CPT PCH is quite different, having many bits moved
1610 * to the TRANS_DP_CTL register instead. That
1611 * configuration happens (oddly) in ironlake_pch_enable
1612 */
9c9e7927 1613
417e822d
KP
1614 /* Preserve the BIOS-computed detected bit. This is
1615 * supposed to be read-only.
1616 */
1617 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1618
417e822d 1619 /* Handle DP bits in common between all three register formats */
417e822d 1620 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
90a6b7b0 1621 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
a4fc5ed6 1622
6e3c9717 1623 if (crtc->config->has_audio)
ea5b213a 1624 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
247d89f6 1625
417e822d 1626 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1627
39e5fa88 1628 if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460
KP
1629 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1630 intel_dp->DP |= DP_SYNC_HS_HIGH;
1631 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1632 intel_dp->DP |= DP_SYNC_VS_HIGH;
1633 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1634
6aba5b6c 1635 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1636 intel_dp->DP |= DP_ENHANCED_FRAMING;
1637
7c62a164 1638 intel_dp->DP |= crtc->pipe << 29;
39e5fa88 1639 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
e3ef4479
VS
1640 u32 trans_dp;
1641
39e5fa88 1642 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3ef4479
VS
1643
1644 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1645 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1646 trans_dp |= TRANS_DP_ENH_FRAMING;
1647 else
1648 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1649 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
39e5fa88 1650 } else {
0f2a2a75
VS
1651 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1652 crtc->config->limited_color_range)
1653 intel_dp->DP |= DP_COLOR_RANGE_16_235;
417e822d
KP
1654
1655 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1656 intel_dp->DP |= DP_SYNC_HS_HIGH;
1657 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1658 intel_dp->DP |= DP_SYNC_VS_HIGH;
1659 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1660
6aba5b6c 1661 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1662 intel_dp->DP |= DP_ENHANCED_FRAMING;
1663
39e5fa88 1664 if (IS_CHERRYVIEW(dev))
44f37d1f 1665 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
39e5fa88
VS
1666 else if (crtc->pipe == PIPE_B)
1667 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 1668 }
a4fc5ed6
KP
1669}
1670
ffd6749d
PZ
1671#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1672#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1673
1a5ef5b7
PZ
1674#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1675#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1676
ffd6749d
PZ
1677#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1678#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1679
4be73780 1680static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1681 u32 mask,
1682 u32 value)
bd943159 1683{
30add22d 1684 struct drm_device *dev = intel_dp_to_dev(intel_dp);
99ea7127 1685 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
1686 u32 pp_stat_reg, pp_ctrl_reg;
1687
e39b999a
VS
1688 lockdep_assert_held(&dev_priv->pps_mutex);
1689
bf13e81b
JN
1690 pp_stat_reg = _pp_stat_reg(intel_dp);
1691 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1692
99ea7127 1693 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1694 mask, value,
1695 I915_READ(pp_stat_reg),
1696 I915_READ(pp_ctrl_reg));
32ce697c 1697
453c5420 1698 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
99ea7127 1699 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1700 I915_READ(pp_stat_reg),
1701 I915_READ(pp_ctrl_reg));
32ce697c 1702 }
54c136d4
CW
1703
1704 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1705}
32ce697c 1706
4be73780 1707static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1708{
1709 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1710 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1711}
1712
4be73780 1713static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1714{
1715 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1716 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1717}
1718
4be73780 1719static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127
KP
1720{
1721 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c
PZ
1722
1723 /* When we disable the VDD override bit last we have to do the manual
1724 * wait. */
1725 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1726 intel_dp->panel_power_cycle_delay);
1727
4be73780 1728 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1729}
1730
4be73780 1731static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1732{
1733 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1734 intel_dp->backlight_on_delay);
1735}
1736
4be73780 1737static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1738{
1739 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1740 intel_dp->backlight_off_delay);
1741}
99ea7127 1742
832dd3c1
KP
1743/* Read the current pp_control value, unlocking the register if it
1744 * is locked
1745 */
1746
453c5420 1747static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1748{
453c5420
JB
1749 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 u32 control;
832dd3c1 1752
e39b999a
VS
1753 lockdep_assert_held(&dev_priv->pps_mutex);
1754
bf13e81b 1755 control = I915_READ(_pp_ctrl_reg(intel_dp));
b0a08bec
VK
1756 if (!IS_BROXTON(dev)) {
1757 control &= ~PANEL_UNLOCK_MASK;
1758 control |= PANEL_UNLOCK_REGS;
1759 }
832dd3c1 1760 return control;
bd943159
KP
1761}
1762
951468f3
VS
1763/*
1764 * Must be paired with edp_panel_vdd_off().
1765 * Must hold pps_mutex around the whole on/off sequence.
1766 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1767 */
1e0560e0 1768static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1769{
30add22d 1770 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1772 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5d613501 1773 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1774 enum intel_display_power_domain power_domain;
5d613501 1775 u32 pp;
453c5420 1776 u32 pp_stat_reg, pp_ctrl_reg;
adddaaf4 1777 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1778
e39b999a
VS
1779 lockdep_assert_held(&dev_priv->pps_mutex);
1780
97af61f5 1781 if (!is_edp(intel_dp))
adddaaf4 1782 return false;
bd943159 1783
2c623c11 1784 cancel_delayed_work(&intel_dp->panel_vdd_work);
bd943159 1785 intel_dp->want_panel_vdd = true;
99ea7127 1786
4be73780 1787 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1788 return need_to_disable;
b0665d57 1789
4e6e1a54
ID
1790 power_domain = intel_display_port_power_domain(intel_encoder);
1791 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1792
3936fcf4
VS
1793 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1794 port_name(intel_dig_port->port));
bd943159 1795
4be73780
DV
1796 if (!edp_have_panel_power(intel_dp))
1797 wait_panel_power_cycle(intel_dp);
99ea7127 1798
453c5420 1799 pp = ironlake_get_pp_control(intel_dp);
5d613501 1800 pp |= EDP_FORCE_VDD;
ebf33b18 1801
bf13e81b
JN
1802 pp_stat_reg = _pp_stat_reg(intel_dp);
1803 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1804
1805 I915_WRITE(pp_ctrl_reg, pp);
1806 POSTING_READ(pp_ctrl_reg);
1807 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1808 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1809 /*
1810 * If the panel wasn't on, delay before accessing aux channel
1811 */
4be73780 1812 if (!edp_have_panel_power(intel_dp)) {
3936fcf4
VS
1813 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1814 port_name(intel_dig_port->port));
f01eca2e 1815 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1816 }
adddaaf4
JN
1817
1818 return need_to_disable;
1819}
1820
951468f3
VS
1821/*
1822 * Must be paired with intel_edp_panel_vdd_off() or
1823 * intel_edp_panel_off().
1824 * Nested calls to these functions are not allowed since
1825 * we drop the lock. Caller must use some higher level
1826 * locking to prevent nested calls from other threads.
1827 */
b80d6c78 1828void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1829{
c695b6b6 1830 bool vdd;
adddaaf4 1831
c695b6b6
VS
1832 if (!is_edp(intel_dp))
1833 return;
1834
773538e8 1835 pps_lock(intel_dp);
c695b6b6 1836 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1837 pps_unlock(intel_dp);
c695b6b6 1838
e2c719b7 1839 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
3936fcf4 1840 port_name(dp_to_dig_port(intel_dp)->port));
5d613501
JB
1841}
1842
4be73780 1843static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1844{
30add22d 1845 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5d613501 1846 struct drm_i915_private *dev_priv = dev->dev_private;
be2c9196
VS
1847 struct intel_digital_port *intel_dig_port =
1848 dp_to_dig_port(intel_dp);
1849 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1850 enum intel_display_power_domain power_domain;
5d613501 1851 u32 pp;
453c5420 1852 u32 pp_stat_reg, pp_ctrl_reg;
5d613501 1853
e39b999a 1854 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1855
15e899a0 1856 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1857
15e899a0 1858 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1859 return;
b0665d57 1860
3936fcf4
VS
1861 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1862 port_name(intel_dig_port->port));
bd943159 1863
be2c9196
VS
1864 pp = ironlake_get_pp_control(intel_dp);
1865 pp &= ~EDP_FORCE_VDD;
453c5420 1866
be2c9196
VS
1867 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1868 pp_stat_reg = _pp_stat_reg(intel_dp);
99ea7127 1869
be2c9196
VS
1870 I915_WRITE(pp_ctrl_reg, pp);
1871 POSTING_READ(pp_ctrl_reg);
90791a5c 1872
be2c9196
VS
1873 /* Make sure sequencer is idle before allowing subsequent activity */
1874 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1875 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
e9cb81a2 1876
be2c9196
VS
1877 if ((pp & POWER_TARGET_ON) == 0)
1878 intel_dp->last_power_cycle = jiffies;
e9cb81a2 1879
be2c9196
VS
1880 power_domain = intel_display_port_power_domain(intel_encoder);
1881 intel_display_power_put(dev_priv, power_domain);
bd943159 1882}
5d613501 1883
4be73780 1884static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1885{
1886 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1887 struct intel_dp, panel_vdd_work);
bd943159 1888
773538e8 1889 pps_lock(intel_dp);
15e899a0
VS
1890 if (!intel_dp->want_panel_vdd)
1891 edp_panel_vdd_off_sync(intel_dp);
773538e8 1892 pps_unlock(intel_dp);
bd943159
KP
1893}
1894
aba86890
ID
1895static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1896{
1897 unsigned long delay;
1898
1899 /*
1900 * Queue the timer to fire a long time from now (relative to the power
1901 * down delay) to keep the panel power up across a sequence of
1902 * operations.
1903 */
1904 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1905 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1906}
1907
951468f3
VS
1908/*
1909 * Must be paired with edp_panel_vdd_on().
1910 * Must hold pps_mutex around the whole on/off sequence.
1911 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1912 */
4be73780 1913static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1914{
e39b999a
VS
1915 struct drm_i915_private *dev_priv =
1916 intel_dp_to_dev(intel_dp)->dev_private;
1917
1918 lockdep_assert_held(&dev_priv->pps_mutex);
1919
97af61f5
KP
1920 if (!is_edp(intel_dp))
1921 return;
5d613501 1922
e2c719b7 1923 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
3936fcf4 1924 port_name(dp_to_dig_port(intel_dp)->port));
f2e8b18a 1925
bd943159
KP
1926 intel_dp->want_panel_vdd = false;
1927
aba86890 1928 if (sync)
4be73780 1929 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
1930 else
1931 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
1932}
1933
9f0fb5be 1934static void edp_panel_on(struct intel_dp *intel_dp)
9934c132 1935{
30add22d 1936 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1937 struct drm_i915_private *dev_priv = dev->dev_private;
99ea7127 1938 u32 pp;
453c5420 1939 u32 pp_ctrl_reg;
9934c132 1940
9f0fb5be
VS
1941 lockdep_assert_held(&dev_priv->pps_mutex);
1942
97af61f5 1943 if (!is_edp(intel_dp))
bd943159 1944 return;
99ea7127 1945
3936fcf4
VS
1946 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1947 port_name(dp_to_dig_port(intel_dp)->port));
e39b999a 1948
e7a89ace
VS
1949 if (WARN(edp_have_panel_power(intel_dp),
1950 "eDP port %c panel power already on\n",
1951 port_name(dp_to_dig_port(intel_dp)->port)))
9f0fb5be 1952 return;
9934c132 1953
4be73780 1954 wait_panel_power_cycle(intel_dp);
37c6c9b0 1955
bf13e81b 1956 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1957 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
1958 if (IS_GEN5(dev)) {
1959 /* ILK workaround: disable reset around power sequence */
1960 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
1961 I915_WRITE(pp_ctrl_reg, pp);
1962 POSTING_READ(pp_ctrl_reg);
05ce1a49 1963 }
37c6c9b0 1964
1c0ae80a 1965 pp |= POWER_TARGET_ON;
99ea7127
KP
1966 if (!IS_GEN5(dev))
1967 pp |= PANEL_POWER_RESET;
1968
453c5420
JB
1969 I915_WRITE(pp_ctrl_reg, pp);
1970 POSTING_READ(pp_ctrl_reg);
9934c132 1971
4be73780 1972 wait_panel_on(intel_dp);
dce56b3c 1973 intel_dp->last_power_on = jiffies;
9934c132 1974
05ce1a49
KP
1975 if (IS_GEN5(dev)) {
1976 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
1977 I915_WRITE(pp_ctrl_reg, pp);
1978 POSTING_READ(pp_ctrl_reg);
05ce1a49 1979 }
9f0fb5be 1980}
e39b999a 1981
9f0fb5be
VS
1982void intel_edp_panel_on(struct intel_dp *intel_dp)
1983{
1984 if (!is_edp(intel_dp))
1985 return;
1986
1987 pps_lock(intel_dp);
1988 edp_panel_on(intel_dp);
773538e8 1989 pps_unlock(intel_dp);
9934c132
JB
1990}
1991
9f0fb5be
VS
1992
1993static void edp_panel_off(struct intel_dp *intel_dp)
9934c132 1994{
4e6e1a54
ID
1995 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1996 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 1997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1998 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1999 enum intel_display_power_domain power_domain;
99ea7127 2000 u32 pp;
453c5420 2001 u32 pp_ctrl_reg;
9934c132 2002
9f0fb5be
VS
2003 lockdep_assert_held(&dev_priv->pps_mutex);
2004
97af61f5
KP
2005 if (!is_edp(intel_dp))
2006 return;
37c6c9b0 2007
3936fcf4
VS
2008 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2009 port_name(dp_to_dig_port(intel_dp)->port));
37c6c9b0 2010
3936fcf4
VS
2011 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2012 port_name(dp_to_dig_port(intel_dp)->port));
24f3e092 2013
453c5420 2014 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
2015 /* We need to switch off panel power _and_ force vdd, for otherwise some
2016 * panels get very unhappy and cease to work. */
b3064154
PJ
2017 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2018 EDP_BLC_ENABLE);
453c5420 2019
bf13e81b 2020 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 2021
849e39f5
PZ
2022 intel_dp->want_panel_vdd = false;
2023
453c5420
JB
2024 I915_WRITE(pp_ctrl_reg, pp);
2025 POSTING_READ(pp_ctrl_reg);
9934c132 2026
dce56b3c 2027 intel_dp->last_power_cycle = jiffies;
4be73780 2028 wait_panel_off(intel_dp);
849e39f5
PZ
2029
2030 /* We got a reference when we enabled the VDD. */
4e6e1a54
ID
2031 power_domain = intel_display_port_power_domain(intel_encoder);
2032 intel_display_power_put(dev_priv, power_domain);
9f0fb5be 2033}
e39b999a 2034
9f0fb5be
VS
2035void intel_edp_panel_off(struct intel_dp *intel_dp)
2036{
2037 if (!is_edp(intel_dp))
2038 return;
e39b999a 2039
9f0fb5be
VS
2040 pps_lock(intel_dp);
2041 edp_panel_off(intel_dp);
773538e8 2042 pps_unlock(intel_dp);
9934c132
JB
2043}
2044
1250d107
JN
2045/* Enable backlight in the panel power control. */
2046static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 2047{
da63a9f2
PZ
2048 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2049 struct drm_device *dev = intel_dig_port->base.base.dev;
32f9d658
ZW
2050 struct drm_i915_private *dev_priv = dev->dev_private;
2051 u32 pp;
453c5420 2052 u32 pp_ctrl_reg;
32f9d658 2053
01cb9ea6
JB
2054 /*
2055 * If we enable the backlight right away following a panel power
2056 * on, we may see slight flicker as the panel syncs with the eDP
2057 * link. So delay a bit to make sure the image is solid before
2058 * allowing it to appear.
2059 */
4be73780 2060 wait_backlight_on(intel_dp);
e39b999a 2061
773538e8 2062 pps_lock(intel_dp);
e39b999a 2063
453c5420 2064 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2065 pp |= EDP_BLC_ENABLE;
453c5420 2066
bf13e81b 2067 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2068
2069 I915_WRITE(pp_ctrl_reg, pp);
2070 POSTING_READ(pp_ctrl_reg);
e39b999a 2071
773538e8 2072 pps_unlock(intel_dp);
32f9d658
ZW
2073}
2074
1250d107
JN
2075/* Enable backlight PWM and backlight PP control. */
2076void intel_edp_backlight_on(struct intel_dp *intel_dp)
2077{
2078 if (!is_edp(intel_dp))
2079 return;
2080
2081 DRM_DEBUG_KMS("\n");
2082
2083 intel_panel_enable_backlight(intel_dp->attached_connector);
2084 _intel_edp_backlight_on(intel_dp);
2085}
2086
2087/* Disable backlight in the panel power control. */
2088static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 2089{
30add22d 2090 struct drm_device *dev = intel_dp_to_dev(intel_dp);
32f9d658
ZW
2091 struct drm_i915_private *dev_priv = dev->dev_private;
2092 u32 pp;
453c5420 2093 u32 pp_ctrl_reg;
32f9d658 2094
f01eca2e
KP
2095 if (!is_edp(intel_dp))
2096 return;
2097
773538e8 2098 pps_lock(intel_dp);
e39b999a 2099
453c5420 2100 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2101 pp &= ~EDP_BLC_ENABLE;
453c5420 2102
bf13e81b 2103 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2104
2105 I915_WRITE(pp_ctrl_reg, pp);
2106 POSTING_READ(pp_ctrl_reg);
f7d2323c 2107
773538e8 2108 pps_unlock(intel_dp);
e39b999a
VS
2109
2110 intel_dp->last_backlight_off = jiffies;
f7d2323c 2111 edp_wait_backlight_off(intel_dp);
1250d107 2112}
f7d2323c 2113
1250d107
JN
2114/* Disable backlight PP control and backlight PWM. */
2115void intel_edp_backlight_off(struct intel_dp *intel_dp)
2116{
2117 if (!is_edp(intel_dp))
2118 return;
2119
2120 DRM_DEBUG_KMS("\n");
f7d2323c 2121
1250d107 2122 _intel_edp_backlight_off(intel_dp);
f7d2323c 2123 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 2124}
a4fc5ed6 2125
73580fb7
JN
2126/*
2127 * Hook for controlling the panel power control backlight through the bl_power
2128 * sysfs attribute. Take care to handle multiple calls.
2129 */
2130static void intel_edp_backlight_power(struct intel_connector *connector,
2131 bool enable)
2132{
2133 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
2134 bool is_enabled;
2135
773538e8 2136 pps_lock(intel_dp);
e39b999a 2137 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 2138 pps_unlock(intel_dp);
73580fb7
JN
2139
2140 if (is_enabled == enable)
2141 return;
2142
23ba9373
JN
2143 DRM_DEBUG_KMS("panel power control backlight %s\n",
2144 enable ? "enable" : "disable");
73580fb7
JN
2145
2146 if (enable)
2147 _intel_edp_backlight_on(intel_dp);
2148 else
2149 _intel_edp_backlight_off(intel_dp);
2150}
2151
2bd2ad64 2152static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 2153{
da63a9f2
PZ
2154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2155 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2156 struct drm_device *dev = crtc->dev;
d240f20f
JB
2157 struct drm_i915_private *dev_priv = dev->dev_private;
2158 u32 dpa_ctl;
2159
2bd2ad64
DV
2160 assert_pipe_disabled(dev_priv,
2161 to_intel_crtc(crtc)->pipe);
2162
d240f20f
JB
2163 DRM_DEBUG_KMS("\n");
2164 dpa_ctl = I915_READ(DP_A);
0767935e
DV
2165 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2166 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2167
2168 /* We don't adjust intel_dp->DP while tearing down the link, to
2169 * facilitate link retraining (e.g. after hotplug). Hence clear all
2170 * enable bits here to ensure that we don't enable too much. */
2171 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2172 intel_dp->DP |= DP_PLL_ENABLE;
2173 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
2174 POSTING_READ(DP_A);
2175 udelay(200);
d240f20f
JB
2176}
2177
2bd2ad64 2178static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 2179{
da63a9f2
PZ
2180 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2181 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2182 struct drm_device *dev = crtc->dev;
d240f20f
JB
2183 struct drm_i915_private *dev_priv = dev->dev_private;
2184 u32 dpa_ctl;
2185
2bd2ad64
DV
2186 assert_pipe_disabled(dev_priv,
2187 to_intel_crtc(crtc)->pipe);
2188
d240f20f 2189 dpa_ctl = I915_READ(DP_A);
0767935e
DV
2190 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2191 "dp pll off, should be on\n");
2192 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2193
2194 /* We can't rely on the value tracked for the DP register in
2195 * intel_dp->DP because link_down must not change that (otherwise link
2196 * re-training will fail. */
298b0b39 2197 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 2198 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 2199 POSTING_READ(DP_A);
d240f20f
JB
2200 udelay(200);
2201}
2202
c7ad3810 2203/* If the sink supports it, try to set the power state appropriately */
c19b0669 2204void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
2205{
2206 int ret, i;
2207
2208 /* Should have a valid DPCD by this point */
2209 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2210 return;
2211
2212 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
2213 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2214 DP_SET_POWER_D3);
c7ad3810
JB
2215 } else {
2216 /*
2217 * When turning on, we need to retry for 1ms to give the sink
2218 * time to wake up.
2219 */
2220 for (i = 0; i < 3; i++) {
9d1a1031
JN
2221 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2222 DP_SET_POWER_D0);
c7ad3810
JB
2223 if (ret == 1)
2224 break;
2225 msleep(1);
2226 }
2227 }
f9cac721
JN
2228
2229 if (ret != 1)
2230 DRM_DEBUG_KMS("failed to %s sink power state\n",
2231 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
2232}
2233
19d8fe15
DV
2234static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2235 enum pipe *pipe)
d240f20f 2236{
19d8fe15 2237 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2238 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15
DV
2239 struct drm_device *dev = encoder->base.dev;
2240 struct drm_i915_private *dev_priv = dev->dev_private;
6d129bea
ID
2241 enum intel_display_power_domain power_domain;
2242 u32 tmp;
2243
2244 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 2245 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
2246 return false;
2247
2248 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
2249
2250 if (!(tmp & DP_PORT_EN))
2251 return false;
2252
39e5fa88 2253 if (IS_GEN7(dev) && port == PORT_A) {
19d8fe15 2254 *pipe = PORT_TO_PIPE_CPT(tmp);
39e5fa88 2255 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
adc289d7 2256 enum pipe p;
19d8fe15 2257
adc289d7
VS
2258 for_each_pipe(dev_priv, p) {
2259 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2260 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2261 *pipe = p;
19d8fe15
DV
2262 return true;
2263 }
2264 }
19d8fe15 2265
4a0833ec
DV
2266 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2267 intel_dp->output_reg);
39e5fa88
VS
2268 } else if (IS_CHERRYVIEW(dev)) {
2269 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2270 } else {
2271 *pipe = PORT_TO_PIPE(tmp);
4a0833ec 2272 }
d240f20f 2273
19d8fe15
DV
2274 return true;
2275}
d240f20f 2276
045ac3b5 2277static void intel_dp_get_config(struct intel_encoder *encoder,
5cec258b 2278 struct intel_crtc_state *pipe_config)
045ac3b5
JB
2279{
2280 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 2281 u32 tmp, flags = 0;
63000ef6
XZ
2282 struct drm_device *dev = encoder->base.dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 enum port port = dp_to_dig_port(intel_dp)->port;
2285 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
18442d08 2286 int dotclock;
045ac3b5 2287
9ed109a7 2288 tmp = I915_READ(intel_dp->output_reg);
9fcb1704
JN
2289
2290 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
9ed109a7 2291
39e5fa88 2292 if (HAS_PCH_CPT(dev) && port != PORT_A) {
b81e34c2
VS
2293 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2294
2295 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
63000ef6
XZ
2296 flags |= DRM_MODE_FLAG_PHSYNC;
2297 else
2298 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2299
b81e34c2 2300 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
63000ef6
XZ
2301 flags |= DRM_MODE_FLAG_PVSYNC;
2302 else
2303 flags |= DRM_MODE_FLAG_NVSYNC;
2304 } else {
39e5fa88 2305 if (tmp & DP_SYNC_HS_HIGH)
63000ef6
XZ
2306 flags |= DRM_MODE_FLAG_PHSYNC;
2307 else
2308 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2309
39e5fa88 2310 if (tmp & DP_SYNC_VS_HIGH)
63000ef6
XZ
2311 flags |= DRM_MODE_FLAG_PVSYNC;
2312 else
2313 flags |= DRM_MODE_FLAG_NVSYNC;
2314 }
045ac3b5 2315
2d112de7 2316 pipe_config->base.adjusted_mode.flags |= flags;
f1f644dc 2317
8c875fca
VS
2318 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2319 tmp & DP_COLOR_RANGE_16_235)
2320 pipe_config->limited_color_range = true;
2321
eb14cb74
VS
2322 pipe_config->has_dp_encoder = true;
2323
90a6b7b0
VS
2324 pipe_config->lane_count =
2325 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2326
eb14cb74
VS
2327 intel_dp_get_m_n(crtc, pipe_config);
2328
18442d08 2329 if (port == PORT_A) {
f1f644dc
JB
2330 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2331 pipe_config->port_clock = 162000;
2332 else
2333 pipe_config->port_clock = 270000;
2334 }
18442d08
VS
2335
2336 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2337 &pipe_config->dp_m_n);
2338
2339 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2340 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2341
2d112de7 2342 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
7f16e5c1 2343
c6cd2ee2
JN
2344 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2345 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2346 /*
2347 * This is a big fat ugly hack.
2348 *
2349 * Some machines in UEFI boot mode provide us a VBT that has 18
2350 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2351 * unknown we fail to light up. Yet the same BIOS boots up with
2352 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2353 * max, not what it tells us to use.
2354 *
2355 * Note: This will still be broken if the eDP panel is not lit
2356 * up by the BIOS, and thus we can't get the mode at module
2357 * load.
2358 */
2359 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2360 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2361 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2362 }
045ac3b5
JB
2363}
2364
e8cb4558 2365static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2366{
e8cb4558 2367 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2368 struct drm_device *dev = encoder->base.dev;
495a5bb8
JN
2369 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2370
6e3c9717 2371 if (crtc->config->has_audio)
495a5bb8 2372 intel_audio_codec_disable(encoder);
6cb49835 2373
b32c6f48
RV
2374 if (HAS_PSR(dev) && !HAS_DDI(dev))
2375 intel_psr_disable(intel_dp);
2376
6cb49835
DV
2377 /* Make sure the panel is off before trying to change the mode. But also
2378 * ensure that we have vdd while we switch off the panel. */
24f3e092 2379 intel_edp_panel_vdd_on(intel_dp);
4be73780 2380 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2381 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2382 intel_edp_panel_off(intel_dp);
3739850b 2383
08aff3fe
VS
2384 /* disable the port before the pipe on g4x */
2385 if (INTEL_INFO(dev)->gen < 5)
3739850b 2386 intel_dp_link_down(intel_dp);
d240f20f
JB
2387}
2388
08aff3fe 2389static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2390{
2bd2ad64 2391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2392 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2393
49277c31 2394 intel_dp_link_down(intel_dp);
08aff3fe
VS
2395 if (port == PORT_A)
2396 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2397}
2398
2399static void vlv_post_disable_dp(struct intel_encoder *encoder)
2400{
2401 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2402
2403 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2404}
2405
a8f327fb
VS
2406static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2407 bool reset)
580d3811 2408{
a8f327fb
VS
2409 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2410 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2411 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2412 enum pipe pipe = crtc->pipe;
2413 uint32_t val;
580d3811 2414
a8f327fb
VS
2415 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2416 if (reset)
2417 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2418 else
2419 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2420 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
580d3811 2421
a8f327fb
VS
2422 if (crtc->config->lane_count > 2) {
2423 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2424 if (reset)
2425 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2426 else
2427 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2428 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2429 }
580d3811 2430
97fd4d5c 2431 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2432 val |= CHV_PCS_REQ_SOFTRESET_EN;
a8f327fb
VS
2433 if (reset)
2434 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2435 else
2436 val |= DPIO_PCS_CLK_SOFT_RESET;
97fd4d5c 2437 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 2438
a8f327fb 2439 if (crtc->config->lane_count > 2) {
e0fce78f
VS
2440 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2441 val |= CHV_PCS_REQ_SOFTRESET_EN;
a8f327fb
VS
2442 if (reset)
2443 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2444 else
2445 val |= DPIO_PCS_CLK_SOFT_RESET;
e0fce78f
VS
2446 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2447 }
a8f327fb 2448}
97fd4d5c 2449
a8f327fb
VS
2450static void chv_post_disable_dp(struct intel_encoder *encoder)
2451{
2452 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2453 struct drm_device *dev = encoder->base.dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
97fd4d5c 2455
a8f327fb
VS
2456 intel_dp_link_down(intel_dp);
2457
2458 mutex_lock(&dev_priv->sb_lock);
2459
2460 /* Assert data lane reset */
2461 chv_data_lane_soft_reset(encoder, true);
580d3811 2462
a580516d 2463 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
2464}
2465
7b13b58a
VS
2466static void
2467_intel_dp_set_link_train(struct intel_dp *intel_dp,
2468 uint32_t *DP,
2469 uint8_t dp_train_pat)
2470{
2471 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2472 struct drm_device *dev = intel_dig_port->base.base.dev;
2473 struct drm_i915_private *dev_priv = dev->dev_private;
2474 enum port port = intel_dig_port->port;
2475
2476 if (HAS_DDI(dev)) {
2477 uint32_t temp = I915_READ(DP_TP_CTL(port));
2478
2479 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2480 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2481 else
2482 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2483
2484 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2485 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2486 case DP_TRAINING_PATTERN_DISABLE:
2487 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2488
2489 break;
2490 case DP_TRAINING_PATTERN_1:
2491 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2492 break;
2493 case DP_TRAINING_PATTERN_2:
2494 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2495 break;
2496 case DP_TRAINING_PATTERN_3:
2497 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2498 break;
2499 }
2500 I915_WRITE(DP_TP_CTL(port), temp);
2501
39e5fa88
VS
2502 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2503 (HAS_PCH_CPT(dev) && port != PORT_A)) {
7b13b58a
VS
2504 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2505
2506 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2507 case DP_TRAINING_PATTERN_DISABLE:
2508 *DP |= DP_LINK_TRAIN_OFF_CPT;
2509 break;
2510 case DP_TRAINING_PATTERN_1:
2511 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2512 break;
2513 case DP_TRAINING_PATTERN_2:
2514 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2515 break;
2516 case DP_TRAINING_PATTERN_3:
2517 DRM_ERROR("DP training pattern 3 not supported\n");
2518 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2519 break;
2520 }
2521
2522 } else {
2523 if (IS_CHERRYVIEW(dev))
2524 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2525 else
2526 *DP &= ~DP_LINK_TRAIN_MASK;
2527
2528 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2529 case DP_TRAINING_PATTERN_DISABLE:
2530 *DP |= DP_LINK_TRAIN_OFF;
2531 break;
2532 case DP_TRAINING_PATTERN_1:
2533 *DP |= DP_LINK_TRAIN_PAT_1;
2534 break;
2535 case DP_TRAINING_PATTERN_2:
2536 *DP |= DP_LINK_TRAIN_PAT_2;
2537 break;
2538 case DP_TRAINING_PATTERN_3:
2539 if (IS_CHERRYVIEW(dev)) {
2540 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2541 } else {
2542 DRM_ERROR("DP training pattern 3 not supported\n");
2543 *DP |= DP_LINK_TRAIN_PAT_2;
2544 }
2545 break;
2546 }
2547 }
2548}
2549
2550static void intel_dp_enable_port(struct intel_dp *intel_dp)
2551{
2552 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554
7b13b58a
VS
2555 /* enable with pattern 1 (as per spec) */
2556 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2557 DP_TRAINING_PATTERN_1);
2558
2559 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2560 POSTING_READ(intel_dp->output_reg);
7b713f50
VS
2561
2562 /*
2563 * Magic for VLV/CHV. We _must_ first set up the register
2564 * without actually enabling the port, and then do another
2565 * write to enable the port. Otherwise link training will
2566 * fail when the power sequencer is freshly used for this port.
2567 */
2568 intel_dp->DP |= DP_PORT_EN;
2569
2570 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2571 POSTING_READ(intel_dp->output_reg);
580d3811
VS
2572}
2573
e8cb4558 2574static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2575{
e8cb4558
DV
2576 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2577 struct drm_device *dev = encoder->base.dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
c1dec79a 2579 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
e8cb4558 2580 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
5d613501 2581
0c33d8d7
DV
2582 if (WARN_ON(dp_reg & DP_PORT_EN))
2583 return;
5d613501 2584
093e3f13
VS
2585 pps_lock(intel_dp);
2586
2587 if (IS_VALLEYVIEW(dev))
2588 vlv_init_panel_power_sequencer(intel_dp);
2589
7b13b58a 2590 intel_dp_enable_port(intel_dp);
093e3f13
VS
2591
2592 edp_panel_vdd_on(intel_dp);
2593 edp_panel_on(intel_dp);
2594 edp_panel_vdd_off(intel_dp, true);
2595
2596 pps_unlock(intel_dp);
2597
e0fce78f
VS
2598 if (IS_VALLEYVIEW(dev)) {
2599 unsigned int lane_mask = 0x0;
2600
2601 if (IS_CHERRYVIEW(dev))
2602 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2603
9b6de0a1
VS
2604 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2605 lane_mask);
e0fce78f 2606 }
61234fa5 2607
f01eca2e 2608 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2609 intel_dp_start_link_train(intel_dp);
3ab9c637 2610 intel_dp_stop_link_train(intel_dp);
c1dec79a 2611
6e3c9717 2612 if (crtc->config->has_audio) {
c1dec79a
JN
2613 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2614 pipe_name(crtc->pipe));
2615 intel_audio_codec_enable(encoder);
2616 }
ab1f90f9 2617}
89b667f8 2618
ecff4f3b
JN
2619static void g4x_enable_dp(struct intel_encoder *encoder)
2620{
828f5c6e
JN
2621 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2622
ecff4f3b 2623 intel_enable_dp(encoder);
4be73780 2624 intel_edp_backlight_on(intel_dp);
ab1f90f9 2625}
89b667f8 2626
ab1f90f9
JN
2627static void vlv_enable_dp(struct intel_encoder *encoder)
2628{
828f5c6e
JN
2629 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2630
4be73780 2631 intel_edp_backlight_on(intel_dp);
b32c6f48 2632 intel_psr_enable(intel_dp);
d240f20f
JB
2633}
2634
ecff4f3b 2635static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2636{
2637 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2638 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2639
8ac33ed3
DV
2640 intel_dp_prepare(encoder);
2641
d41f1efb
DV
2642 /* Only ilk+ has port A */
2643 if (dport->port == PORT_A) {
2644 ironlake_set_pll_cpu_edp(intel_dp);
ab1f90f9 2645 ironlake_edp_pll_on(intel_dp);
d41f1efb 2646 }
ab1f90f9
JN
2647}
2648
83b84597
VS
2649static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2650{
2651 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2652 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2653 enum pipe pipe = intel_dp->pps_pipe;
2654 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2655
2656 edp_panel_vdd_off_sync(intel_dp);
2657
2658 /*
2659 * VLV seems to get confused when multiple power seqeuencers
2660 * have the same port selected (even if only one has power/vdd
2661 * enabled). The failure manifests as vlv_wait_port_ready() failing
2662 * CHV on the other hand doesn't seem to mind having the same port
2663 * selected in multiple power seqeuencers, but let's clear the
2664 * port select always when logically disconnecting a power sequencer
2665 * from a port.
2666 */
2667 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2668 pipe_name(pipe), port_name(intel_dig_port->port));
2669 I915_WRITE(pp_on_reg, 0);
2670 POSTING_READ(pp_on_reg);
2671
2672 intel_dp->pps_pipe = INVALID_PIPE;
2673}
2674
a4a5d2f8
VS
2675static void vlv_steal_power_sequencer(struct drm_device *dev,
2676 enum pipe pipe)
2677{
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 struct intel_encoder *encoder;
2680
2681 lockdep_assert_held(&dev_priv->pps_mutex);
2682
ac3c12e4
VS
2683 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2684 return;
2685
a4a5d2f8
VS
2686 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2687 base.head) {
2688 struct intel_dp *intel_dp;
773538e8 2689 enum port port;
a4a5d2f8
VS
2690
2691 if (encoder->type != INTEL_OUTPUT_EDP)
2692 continue;
2693
2694 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2695 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2696
2697 if (intel_dp->pps_pipe != pipe)
2698 continue;
2699
2700 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2701 pipe_name(pipe), port_name(port));
a4a5d2f8 2702
e02f9a06 2703 WARN(encoder->base.crtc,
034e43c6
VS
2704 "stealing pipe %c power sequencer from active eDP port %c\n",
2705 pipe_name(pipe), port_name(port));
a4a5d2f8 2706
a4a5d2f8 2707 /* make sure vdd is off before we steal it */
83b84597 2708 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2709 }
2710}
2711
2712static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2713{
2714 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2715 struct intel_encoder *encoder = &intel_dig_port->base;
2716 struct drm_device *dev = encoder->base.dev;
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
a4a5d2f8
VS
2719
2720 lockdep_assert_held(&dev_priv->pps_mutex);
2721
093e3f13
VS
2722 if (!is_edp(intel_dp))
2723 return;
2724
a4a5d2f8
VS
2725 if (intel_dp->pps_pipe == crtc->pipe)
2726 return;
2727
2728 /*
2729 * If another power sequencer was being used on this
2730 * port previously make sure to turn off vdd there while
2731 * we still have control of it.
2732 */
2733 if (intel_dp->pps_pipe != INVALID_PIPE)
83b84597 2734 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2735
2736 /*
2737 * We may be stealing the power
2738 * sequencer from another port.
2739 */
2740 vlv_steal_power_sequencer(dev, crtc->pipe);
2741
2742 /* now it's all ours */
2743 intel_dp->pps_pipe = crtc->pipe;
2744
2745 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2746 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2747
2748 /* init power sequencer on this pipe and port */
36b5f425
VS
2749 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2750 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8
VS
2751}
2752
ab1f90f9 2753static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2754{
2bd2ad64 2755 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2756 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
b2634017 2757 struct drm_device *dev = encoder->base.dev;
89b667f8 2758 struct drm_i915_private *dev_priv = dev->dev_private;
ab1f90f9 2759 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
e4607fcf 2760 enum dpio_channel port = vlv_dport_to_channel(dport);
ab1f90f9
JN
2761 int pipe = intel_crtc->pipe;
2762 u32 val;
a4fc5ed6 2763
a580516d 2764 mutex_lock(&dev_priv->sb_lock);
89b667f8 2765
ab3c759a 2766 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
ab1f90f9
JN
2767 val = 0;
2768 if (pipe)
2769 val |= (1<<21);
2770 else
2771 val &= ~(1<<21);
2772 val |= 0x001000c4;
ab3c759a
CML
2773 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2774 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2775 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
89b667f8 2776
a580516d 2777 mutex_unlock(&dev_priv->sb_lock);
ab1f90f9
JN
2778
2779 intel_enable_dp(encoder);
89b667f8
JB
2780}
2781
ecff4f3b 2782static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
2783{
2784 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2785 struct drm_device *dev = encoder->base.dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
2787 struct intel_crtc *intel_crtc =
2788 to_intel_crtc(encoder->base.crtc);
e4607fcf 2789 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 2790 int pipe = intel_crtc->pipe;
89b667f8 2791
8ac33ed3
DV
2792 intel_dp_prepare(encoder);
2793
89b667f8 2794 /* Program Tx lane resets to default */
a580516d 2795 mutex_lock(&dev_priv->sb_lock);
ab3c759a 2796 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
2797 DPIO_PCS_TX_LANE2_RESET |
2798 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
2800 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2801 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2802 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2803 DPIO_PCS_CLK_SOFT_RESET);
2804
2805 /* Fix up inter-pair skew failure */
ab3c759a
CML
2806 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2807 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2808 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
a580516d 2809 mutex_unlock(&dev_priv->sb_lock);
a4fc5ed6
KP
2810}
2811
e4a1d846
CML
2812static void chv_pre_enable_dp(struct intel_encoder *encoder)
2813{
2814 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2815 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2816 struct drm_device *dev = encoder->base.dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
e4a1d846
CML
2818 struct intel_crtc *intel_crtc =
2819 to_intel_crtc(encoder->base.crtc);
2820 enum dpio_channel ch = vlv_dport_to_channel(dport);
2821 int pipe = intel_crtc->pipe;
2e523e98 2822 int data, i, stagger;
949c1d43 2823 u32 val;
e4a1d846 2824
a580516d 2825 mutex_lock(&dev_priv->sb_lock);
949c1d43 2826
570e2a74
VS
2827 /* allow hardware to manage TX FIFO reset source */
2828 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2829 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2830 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2831
e0fce78f
VS
2832 if (intel_crtc->config->lane_count > 2) {
2833 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2834 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2835 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2836 }
570e2a74 2837
949c1d43 2838 /* Program Tx lane latency optimal setting*/
e0fce78f 2839 for (i = 0; i < intel_crtc->config->lane_count; i++) {
e4a1d846 2840 /* Set the upar bit */
e0fce78f
VS
2841 if (intel_crtc->config->lane_count == 1)
2842 data = 0x0;
2843 else
2844 data = (i == 1) ? 0x0 : 0x1;
e4a1d846
CML
2845 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2846 data << DPIO_UPAR_SHIFT);
2847 }
2848
2849 /* Data lane stagger programming */
2e523e98
VS
2850 if (intel_crtc->config->port_clock > 270000)
2851 stagger = 0x18;
2852 else if (intel_crtc->config->port_clock > 135000)
2853 stagger = 0xd;
2854 else if (intel_crtc->config->port_clock > 67500)
2855 stagger = 0x7;
2856 else if (intel_crtc->config->port_clock > 33750)
2857 stagger = 0x4;
2858 else
2859 stagger = 0x2;
2860
2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2862 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2864
e0fce78f
VS
2865 if (intel_crtc->config->lane_count > 2) {
2866 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2867 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2868 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2869 }
2e523e98
VS
2870
2871 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2872 DPIO_LANESTAGGER_STRAP(stagger) |
2873 DPIO_LANESTAGGER_STRAP_OVRD |
2874 DPIO_TX1_STAGGER_MASK(0x1f) |
2875 DPIO_TX1_STAGGER_MULT(6) |
2876 DPIO_TX2_STAGGER_MULT(0));
2877
e0fce78f
VS
2878 if (intel_crtc->config->lane_count > 2) {
2879 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2880 DPIO_LANESTAGGER_STRAP(stagger) |
2881 DPIO_LANESTAGGER_STRAP_OVRD |
2882 DPIO_TX1_STAGGER_MASK(0x1f) |
2883 DPIO_TX1_STAGGER_MULT(7) |
2884 DPIO_TX2_STAGGER_MULT(5));
2885 }
e4a1d846 2886
a8f327fb
VS
2887 /* Deassert data lane reset */
2888 chv_data_lane_soft_reset(encoder, false);
2889
a580516d 2890 mutex_unlock(&dev_priv->sb_lock);
e4a1d846 2891
e4a1d846 2892 intel_enable_dp(encoder);
b0b33846
VS
2893
2894 /* Second common lane will stay alive on its own now */
2895 if (dport->release_cl2_override) {
2896 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2897 dport->release_cl2_override = false;
2898 }
e4a1d846
CML
2899}
2900
9197c88b
VS
2901static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2902{
2903 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2904 struct drm_device *dev = encoder->base.dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc =
2907 to_intel_crtc(encoder->base.crtc);
2908 enum dpio_channel ch = vlv_dport_to_channel(dport);
2909 enum pipe pipe = intel_crtc->pipe;
e0fce78f
VS
2910 unsigned int lane_mask =
2911 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
9197c88b
VS
2912 u32 val;
2913
625695f8
VS
2914 intel_dp_prepare(encoder);
2915
b0b33846
VS
2916 /*
2917 * Must trick the second common lane into life.
2918 * Otherwise we can't even access the PLL.
2919 */
2920 if (ch == DPIO_CH0 && pipe == PIPE_B)
2921 dport->release_cl2_override =
2922 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2923
e0fce78f
VS
2924 chv_phy_powergate_lanes(encoder, true, lane_mask);
2925
a580516d 2926 mutex_lock(&dev_priv->sb_lock);
9197c88b 2927
a8f327fb
VS
2928 /* Assert data lane reset */
2929 chv_data_lane_soft_reset(encoder, true);
2930
b9e5ac3c
VS
2931 /* program left/right clock distribution */
2932 if (pipe != PIPE_B) {
2933 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2934 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2935 if (ch == DPIO_CH0)
2936 val |= CHV_BUFLEFTENA1_FORCE;
2937 if (ch == DPIO_CH1)
2938 val |= CHV_BUFRIGHTENA1_FORCE;
2939 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2940 } else {
2941 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2942 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2943 if (ch == DPIO_CH0)
2944 val |= CHV_BUFLEFTENA2_FORCE;
2945 if (ch == DPIO_CH1)
2946 val |= CHV_BUFRIGHTENA2_FORCE;
2947 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2948 }
2949
9197c88b
VS
2950 /* program clock channel usage */
2951 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2952 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2953 if (pipe != PIPE_B)
2954 val &= ~CHV_PCS_USEDCLKCHANNEL;
2955 else
2956 val |= CHV_PCS_USEDCLKCHANNEL;
2957 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2958
e0fce78f
VS
2959 if (intel_crtc->config->lane_count > 2) {
2960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2961 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2962 if (pipe != PIPE_B)
2963 val &= ~CHV_PCS_USEDCLKCHANNEL;
2964 else
2965 val |= CHV_PCS_USEDCLKCHANNEL;
2966 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2967 }
9197c88b
VS
2968
2969 /*
2970 * This a a bit weird since generally CL
2971 * matches the pipe, but here we need to
2972 * pick the CL based on the port.
2973 */
2974 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2975 if (pipe != PIPE_B)
2976 val &= ~CHV_CMN_USEDCLKCHANNEL;
2977 else
2978 val |= CHV_CMN_USEDCLKCHANNEL;
2979 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2980
a580516d 2981 mutex_unlock(&dev_priv->sb_lock);
9197c88b
VS
2982}
2983
d6db995f
VS
2984static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2985{
2986 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2987 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2988 u32 val;
2989
2990 mutex_lock(&dev_priv->sb_lock);
2991
2992 /* disable left/right clock distribution */
2993 if (pipe != PIPE_B) {
2994 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2995 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2996 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2997 } else {
2998 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2999 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3000 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3001 }
3002
3003 mutex_unlock(&dev_priv->sb_lock);
e0fce78f 3004
b0b33846
VS
3005 /*
3006 * Leave the power down bit cleared for at least one
3007 * lane so that chv_powergate_phy_ch() will power
3008 * on something when the channel is otherwise unused.
3009 * When the port is off and the override is removed
3010 * the lanes power down anyway, so otherwise it doesn't
3011 * really matter what the state of power down bits is
3012 * after this.
3013 */
e0fce78f 3014 chv_phy_powergate_lanes(encoder, false, 0x0);
d6db995f
VS
3015}
3016
a4fc5ed6 3017/*
df0c237d
JB
3018 * Native read with retry for link status and receiver capability reads for
3019 * cases where the sink may still be asleep.
9d1a1031
JN
3020 *
3021 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3022 * supposed to retry 3 times per the spec.
a4fc5ed6 3023 */
9d1a1031
JN
3024static ssize_t
3025intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3026 void *buffer, size_t size)
a4fc5ed6 3027{
9d1a1031
JN
3028 ssize_t ret;
3029 int i;
61da5fab 3030
f6a19066
VS
3031 /*
3032 * Sometime we just get the same incorrect byte repeated
3033 * over the entire buffer. Doing just one throw away read
3034 * initially seems to "solve" it.
3035 */
3036 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3037
61da5fab 3038 for (i = 0; i < 3; i++) {
9d1a1031
JN
3039 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3040 if (ret == size)
3041 return ret;
61da5fab
JB
3042 msleep(1);
3043 }
a4fc5ed6 3044
9d1a1031 3045 return ret;
a4fc5ed6
KP
3046}
3047
3048/*
3049 * Fetch AUX CH registers 0x202 - 0x207 which contain
3050 * link status information
3051 */
94223d04 3052bool
93f62dad 3053intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 3054{
9d1a1031
JN
3055 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3056 DP_LANE0_1_STATUS,
3057 link_status,
3058 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
3059}
3060
1100244e 3061/* These are source-specific values. */
94223d04 3062uint8_t
1a2eb460 3063intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 3064{
30add22d 3065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
7ad14a29 3066 struct drm_i915_private *dev_priv = dev->dev_private;
bc7d38a4 3067 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 3068
9314726b
VK
3069 if (IS_BROXTON(dev))
3070 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3071 else if (INTEL_INFO(dev)->gen >= 9) {
9e458034 3072 if (dev_priv->edp_low_vswing && port == PORT_A)
7ad14a29 3073 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
5a9d1f1a 3074 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
7ad14a29 3075 } else if (IS_VALLEYVIEW(dev))
bd60018a 3076 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 3077 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 3078 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 3079 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 3080 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 3081 else
bd60018a 3082 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
3083}
3084
94223d04 3085uint8_t
1a2eb460
KP
3086intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3087{
30add22d 3088 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 3089 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 3090
5a9d1f1a
DL
3091 if (INTEL_INFO(dev)->gen >= 9) {
3092 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3094 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3096 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3098 return DP_TRAIN_PRE_EMPH_LEVEL_1;
7ad14a29
SJ
3099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3100 return DP_TRAIN_PRE_EMPH_LEVEL_0;
5a9d1f1a
DL
3101 default:
3102 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3103 }
3104 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 3105 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3107 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3109 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3111 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 3113 default:
bd60018a 3114 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 3115 }
e2fa6fba
P
3116 } else if (IS_VALLEYVIEW(dev)) {
3117 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3119 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3121 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3123 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 3125 default:
bd60018a 3126 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 3127 }
bc7d38a4 3128 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 3129 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3131 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3134 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 3135 default:
bd60018a 3136 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
3137 }
3138 } else {
3139 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3141 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3143 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3145 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 3147 default:
bd60018a 3148 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 3149 }
a4fc5ed6
KP
3150 }
3151}
3152
5829975c 3153static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
e2fa6fba
P
3154{
3155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
5e69f97f
CML
3158 struct intel_crtc *intel_crtc =
3159 to_intel_crtc(dport->base.base.crtc);
e2fa6fba
P
3160 unsigned long demph_reg_value, preemph_reg_value,
3161 uniqtranscale_reg_value;
3162 uint8_t train_set = intel_dp->train_set[0];
e4607fcf 3163 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 3164 int pipe = intel_crtc->pipe;
e2fa6fba
P
3165
3166 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3167 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
3168 preemph_reg_value = 0x0004000;
3169 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3171 demph_reg_value = 0x2B405555;
3172 uniqtranscale_reg_value = 0x552AB83A;
3173 break;
bd60018a 3174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3175 demph_reg_value = 0x2B404040;
3176 uniqtranscale_reg_value = 0x5548B83A;
3177 break;
bd60018a 3178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3179 demph_reg_value = 0x2B245555;
3180 uniqtranscale_reg_value = 0x5560B83A;
3181 break;
bd60018a 3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
3183 demph_reg_value = 0x2B405555;
3184 uniqtranscale_reg_value = 0x5598DA3A;
3185 break;
3186 default:
3187 return 0;
3188 }
3189 break;
bd60018a 3190 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
3191 preemph_reg_value = 0x0002000;
3192 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3194 demph_reg_value = 0x2B404040;
3195 uniqtranscale_reg_value = 0x5552B83A;
3196 break;
bd60018a 3197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3198 demph_reg_value = 0x2B404848;
3199 uniqtranscale_reg_value = 0x5580B83A;
3200 break;
bd60018a 3201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3202 demph_reg_value = 0x2B404040;
3203 uniqtranscale_reg_value = 0x55ADDA3A;
3204 break;
3205 default:
3206 return 0;
3207 }
3208 break;
bd60018a 3209 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
3210 preemph_reg_value = 0x0000000;
3211 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3213 demph_reg_value = 0x2B305555;
3214 uniqtranscale_reg_value = 0x5570B83A;
3215 break;
bd60018a 3216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3217 demph_reg_value = 0x2B2B4040;
3218 uniqtranscale_reg_value = 0x55ADDA3A;
3219 break;
3220 default:
3221 return 0;
3222 }
3223 break;
bd60018a 3224 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
3225 preemph_reg_value = 0x0006000;
3226 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3228 demph_reg_value = 0x1B405555;
3229 uniqtranscale_reg_value = 0x55ADDA3A;
3230 break;
3231 default:
3232 return 0;
3233 }
3234 break;
3235 default:
3236 return 0;
3237 }
3238
a580516d 3239 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
3240 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3241 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3242 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
e2fa6fba 3243 uniqtranscale_reg_value);
ab3c759a
CML
3244 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3245 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3246 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3247 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
a580516d 3248 mutex_unlock(&dev_priv->sb_lock);
e2fa6fba
P
3249
3250 return 0;
3251}
3252
67fa24b4
VS
3253static bool chv_need_uniq_trans_scale(uint8_t train_set)
3254{
3255 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3256 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3257}
3258
5829975c 3259static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
e4a1d846
CML
3260{
3261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3264 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
f72df8db 3265 u32 deemph_reg_value, margin_reg_value, val;
e4a1d846
CML
3266 uint8_t train_set = intel_dp->train_set[0];
3267 enum dpio_channel ch = vlv_dport_to_channel(dport);
f72df8db
VS
3268 enum pipe pipe = intel_crtc->pipe;
3269 int i;
e4a1d846
CML
3270
3271 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3272 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3273 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3275 deemph_reg_value = 128;
3276 margin_reg_value = 52;
3277 break;
bd60018a 3278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3279 deemph_reg_value = 128;
3280 margin_reg_value = 77;
3281 break;
bd60018a 3282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3283 deemph_reg_value = 128;
3284 margin_reg_value = 102;
3285 break;
bd60018a 3286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3287 deemph_reg_value = 128;
3288 margin_reg_value = 154;
3289 /* FIXME extra to set for 1200 */
3290 break;
3291 default:
3292 return 0;
3293 }
3294 break;
bd60018a 3295 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3296 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3298 deemph_reg_value = 85;
3299 margin_reg_value = 78;
3300 break;
bd60018a 3301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3302 deemph_reg_value = 85;
3303 margin_reg_value = 116;
3304 break;
bd60018a 3305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3306 deemph_reg_value = 85;
3307 margin_reg_value = 154;
3308 break;
3309 default:
3310 return 0;
3311 }
3312 break;
bd60018a 3313 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3314 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3316 deemph_reg_value = 64;
3317 margin_reg_value = 104;
3318 break;
bd60018a 3319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3320 deemph_reg_value = 64;
3321 margin_reg_value = 154;
3322 break;
3323 default:
3324 return 0;
3325 }
3326 break;
bd60018a 3327 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3328 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3330 deemph_reg_value = 43;
3331 margin_reg_value = 154;
3332 break;
3333 default:
3334 return 0;
3335 }
3336 break;
3337 default:
3338 return 0;
3339 }
3340
a580516d 3341 mutex_lock(&dev_priv->sb_lock);
e4a1d846
CML
3342
3343 /* Clear calc init */
1966e59e
VS
3344 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3345 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
3346 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3347 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
3348 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3349
e0fce78f
VS
3350 if (intel_crtc->config->lane_count > 2) {
3351 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3352 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3353 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3354 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3355 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3356 }
e4a1d846 3357
a02ef3c7
VS
3358 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3359 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3360 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3361 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3362
e0fce78f
VS
3363 if (intel_crtc->config->lane_count > 2) {
3364 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3365 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3366 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3367 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3368 }
a02ef3c7 3369
e4a1d846 3370 /* Program swing deemph */
e0fce78f 3371 for (i = 0; i < intel_crtc->config->lane_count; i++) {
f72df8db
VS
3372 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3373 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3374 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3375 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3376 }
e4a1d846
CML
3377
3378 /* Program swing margin */
e0fce78f 3379 for (i = 0; i < intel_crtc->config->lane_count; i++) {
f72df8db 3380 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
67fa24b4 3381
1fb44505
VS
3382 val &= ~DPIO_SWING_MARGIN000_MASK;
3383 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
67fa24b4
VS
3384
3385 /*
3386 * Supposedly this value shouldn't matter when unique transition
3387 * scale is disabled, but in fact it does matter. Let's just
3388 * always program the same value and hope it's OK.
3389 */
3390 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3391 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3392
f72df8db
VS
3393 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3394 }
e4a1d846 3395
67fa24b4
VS
3396 /*
3397 * The document said it needs to set bit 27 for ch0 and bit 26
3398 * for ch1. Might be a typo in the doc.
3399 * For now, for this unique transition scale selection, set bit
3400 * 27 for ch0 and ch1.
3401 */
e0fce78f 3402 for (i = 0; i < intel_crtc->config->lane_count; i++) {
f72df8db 3403 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
67fa24b4 3404 if (chv_need_uniq_trans_scale(train_set))
f72df8db 3405 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
67fa24b4
VS
3406 else
3407 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3408 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
e4a1d846
CML
3409 }
3410
3411 /* Start swing calculation */
1966e59e
VS
3412 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3413 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3414 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3415
e0fce78f
VS
3416 if (intel_crtc->config->lane_count > 2) {
3417 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3418 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3419 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3420 }
e4a1d846 3421
a580516d 3422 mutex_unlock(&dev_priv->sb_lock);
e4a1d846
CML
3423
3424 return 0;
3425}
3426
a4fc5ed6 3427static uint32_t
5829975c 3428gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3429{
3cf2efb1 3430 uint32_t signal_levels = 0;
a4fc5ed6 3431
3cf2efb1 3432 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3434 default:
3435 signal_levels |= DP_VOLTAGE_0_4;
3436 break;
bd60018a 3437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3438 signal_levels |= DP_VOLTAGE_0_6;
3439 break;
bd60018a 3440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3441 signal_levels |= DP_VOLTAGE_0_8;
3442 break;
bd60018a 3443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3444 signal_levels |= DP_VOLTAGE_1_2;
3445 break;
3446 }
3cf2efb1 3447 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3448 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3449 default:
3450 signal_levels |= DP_PRE_EMPHASIS_0;
3451 break;
bd60018a 3452 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3453 signal_levels |= DP_PRE_EMPHASIS_3_5;
3454 break;
bd60018a 3455 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3456 signal_levels |= DP_PRE_EMPHASIS_6;
3457 break;
bd60018a 3458 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3459 signal_levels |= DP_PRE_EMPHASIS_9_5;
3460 break;
3461 }
3462 return signal_levels;
3463}
3464
e3421a18
ZW
3465/* Gen6's DP voltage swing and pre-emphasis control */
3466static uint32_t
5829975c 3467gen6_edp_signal_levels(uint8_t train_set)
e3421a18 3468{
3c5a62b5
YL
3469 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3470 DP_TRAIN_PRE_EMPHASIS_MASK);
3471 switch (signal_levels) {
bd60018a
SJ
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3474 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3476 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3479 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3482 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3485 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3486 default:
3c5a62b5
YL
3487 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3488 "0x%x\n", signal_levels);
3489 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3490 }
3491}
3492
1a2eb460
KP
3493/* Gen7's DP voltage swing and pre-emphasis control */
3494static uint32_t
5829975c 3495gen7_edp_signal_levels(uint8_t train_set)
1a2eb460
KP
3496{
3497 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3498 DP_TRAIN_PRE_EMPHASIS_MASK);
3499 switch (signal_levels) {
bd60018a 3500 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3501 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3503 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3505 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3506
bd60018a 3507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3508 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3510 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3511
bd60018a 3512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3513 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3515 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3516
3517 default:
3518 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3519 "0x%x\n", signal_levels);
3520 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3521 }
3522}
3523
94223d04 3524void
f4eb692e 3525intel_dp_set_signal_levels(struct intel_dp *intel_dp)
f0a3424e
PZ
3526{
3527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3528 enum port port = intel_dig_port->port;
f0a3424e 3529 struct drm_device *dev = intel_dig_port->base.base.dev;
b905a915 3530 struct drm_i915_private *dev_priv = to_i915(dev);
f8896f5d 3531 uint32_t signal_levels, mask = 0;
f0a3424e
PZ
3532 uint8_t train_set = intel_dp->train_set[0];
3533
f8896f5d
DW
3534 if (HAS_DDI(dev)) {
3535 signal_levels = ddi_signal_levels(intel_dp);
3536
3537 if (IS_BROXTON(dev))
3538 signal_levels = 0;
3539 else
3540 mask = DDI_BUF_EMP_MASK;
e4a1d846 3541 } else if (IS_CHERRYVIEW(dev)) {
5829975c 3542 signal_levels = chv_signal_levels(intel_dp);
e2fa6fba 3543 } else if (IS_VALLEYVIEW(dev)) {
5829975c 3544 signal_levels = vlv_signal_levels(intel_dp);
bc7d38a4 3545 } else if (IS_GEN7(dev) && port == PORT_A) {
5829975c 3546 signal_levels = gen7_edp_signal_levels(train_set);
f0a3424e 3547 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3548 } else if (IS_GEN6(dev) && port == PORT_A) {
5829975c 3549 signal_levels = gen6_edp_signal_levels(train_set);
f0a3424e
PZ
3550 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3551 } else {
5829975c 3552 signal_levels = gen4_signal_levels(train_set);
f0a3424e
PZ
3553 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3554 }
3555
96fb9f9b
VK
3556 if (mask)
3557 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3558
3559 DRM_DEBUG_KMS("Using vswing level %d\n",
3560 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3561 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3562 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3563 DP_TRAIN_PRE_EMPHASIS_SHIFT);
f0a3424e 3564
f4eb692e 3565 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
b905a915
ACO
3566
3567 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3568 POSTING_READ(intel_dp->output_reg);
f0a3424e
PZ
3569}
3570
94223d04 3571void
e9c176d5
ACO
3572intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3573 uint8_t dp_train_pat)
a4fc5ed6 3574{
174edf1f 3575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
90a6b7b0
VS
3576 struct drm_i915_private *dev_priv =
3577 to_i915(intel_dig_port->base.base.dev);
a4fc5ed6 3578
f4eb692e 3579 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
47ea7542 3580
f4eb692e 3581 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
ea5b213a 3582 POSTING_READ(intel_dp->output_reg);
e9c176d5
ACO
3583}
3584
94223d04 3585void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3ab9c637
ID
3586{
3587 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3588 struct drm_device *dev = intel_dig_port->base.base.dev;
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 enum port port = intel_dig_port->port;
3591 uint32_t val;
3592
3593 if (!HAS_DDI(dev))
3594 return;
3595
3596 val = I915_READ(DP_TP_CTL(port));
3597 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3598 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3599 I915_WRITE(DP_TP_CTL(port), val);
3600
3601 /*
3602 * On PORT_A we can have only eDP in SST mode. There the only reason
3603 * we need to set idle transmission mode is to work around a HW issue
3604 * where we enable the pipe while not in idle link-training mode.
3605 * In this case there is requirement to wait for a minimum number of
3606 * idle patterns to be sent.
3607 */
3608 if (port == PORT_A)
3609 return;
3610
3611 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3612 1))
3613 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3614}
3615
a4fc5ed6 3616static void
ea5b213a 3617intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3618{
da63a9f2 3619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1612c8bd 3620 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
bc7d38a4 3621 enum port port = intel_dig_port->port;
da63a9f2 3622 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3623 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 3624 uint32_t DP = intel_dp->DP;
a4fc5ed6 3625
bc76e320 3626 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3627 return;
3628
0c33d8d7 3629 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3630 return;
3631
28c97730 3632 DRM_DEBUG_KMS("\n");
32f9d658 3633
39e5fa88
VS
3634 if ((IS_GEN7(dev) && port == PORT_A) ||
3635 (HAS_PCH_CPT(dev) && port != PORT_A)) {
e3421a18 3636 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1612c8bd 3637 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
e3421a18 3638 } else {
aad3d14d
VS
3639 if (IS_CHERRYVIEW(dev))
3640 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3641 else
3642 DP &= ~DP_LINK_TRAIN_MASK;
1612c8bd 3643 DP |= DP_LINK_TRAIN_PAT_IDLE;
e3421a18 3644 }
1612c8bd 3645 I915_WRITE(intel_dp->output_reg, DP);
fe255d00 3646 POSTING_READ(intel_dp->output_reg);
5eb08b69 3647
1612c8bd
VS
3648 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3649 I915_WRITE(intel_dp->output_reg, DP);
3650 POSTING_READ(intel_dp->output_reg);
3651
3652 /*
3653 * HW workaround for IBX, we need to move the port
3654 * to transcoder A after disabling it to allow the
3655 * matching HDMI port to be enabled on transcoder A.
3656 */
3657 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3658 /* always enable with pattern 1 (as per spec) */
3659 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3660 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3661 I915_WRITE(intel_dp->output_reg, DP);
3662 POSTING_READ(intel_dp->output_reg);
3663
3664 DP &= ~DP_PORT_EN;
5bddd17f 3665 I915_WRITE(intel_dp->output_reg, DP);
0ca09685 3666 POSTING_READ(intel_dp->output_reg);
5bddd17f
EA
3667 }
3668
f01eca2e 3669 msleep(intel_dp->panel_power_down_delay);
a4fc5ed6
KP
3670}
3671
26d61aad
KP
3672static bool
3673intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3674{
a031d709
RV
3675 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3676 struct drm_device *dev = dig_port->base.base.dev;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
fc0f8e25 3678 uint8_t rev;
a031d709 3679
9d1a1031
JN
3680 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3681 sizeof(intel_dp->dpcd)) < 0)
edb39244 3682 return false; /* aux transfer failed */
92fd8fd1 3683
a8e98153 3684 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3685
edb39244
AJ
3686 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3687 return false; /* DPCD not present */
3688
2293bb5c
SK
3689 /* Check if the panel supports PSR */
3690 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
50003939 3691 if (is_edp(intel_dp)) {
9d1a1031
JN
3692 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3693 intel_dp->psr_dpcd,
3694 sizeof(intel_dp->psr_dpcd));
a031d709
RV
3695 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3696 dev_priv->psr.sink_support = true;
50003939 3697 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
a031d709 3698 }
474d1ec4
SJ
3699
3700 if (INTEL_INFO(dev)->gen >= 9 &&
3701 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3702 uint8_t frame_sync_cap;
3703
3704 dev_priv->psr.sink_support = true;
3705 intel_dp_dpcd_read_wake(&intel_dp->aux,
3706 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3707 &frame_sync_cap, 1);
3708 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3709 /* PSR2 needs frame sync as well */
3710 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3711 DRM_DEBUG_KMS("PSR2 %s on sink",
3712 dev_priv->psr.psr2_support ? "supported" : "not supported");
3713 }
50003939
JN
3714 }
3715
bc5133d5 3716 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
e588fa18 3717 yesno(intel_dp_source_supports_hbr2(intel_dp)),
742f491d 3718 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
06ea66b6 3719
fc0f8e25
SJ
3720 /* Intermediate frequency support */
3721 if (is_edp(intel_dp) &&
3722 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3723 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3724 (rev >= 0x03)) { /* eDp v1.4 or higher */
94ca719e 3725 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
ea2d8a42
VS
3726 int i;
3727
fc0f8e25
SJ
3728 intel_dp_dpcd_read_wake(&intel_dp->aux,
3729 DP_SUPPORTED_LINK_RATES,
94ca719e
VS
3730 sink_rates,
3731 sizeof(sink_rates));
ea2d8a42 3732
94ca719e
VS
3733 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3734 int val = le16_to_cpu(sink_rates[i]);
ea2d8a42
VS
3735
3736 if (val == 0)
3737 break;
3738
af77b974
SJ
3739 /* Value read is in kHz while drm clock is saved in deca-kHz */
3740 intel_dp->sink_rates[i] = (val * 200) / 10;
ea2d8a42 3741 }
94ca719e 3742 intel_dp->num_sink_rates = i;
fc0f8e25 3743 }
0336400e
VS
3744
3745 intel_dp_print_rates(intel_dp);
3746
edb39244
AJ
3747 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3748 DP_DWN_STRM_PORT_PRESENT))
3749 return true; /* native DP sink */
3750
3751 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3752 return true; /* no per-port downstream info */
3753
9d1a1031
JN
3754 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3755 intel_dp->downstream_ports,
3756 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3757 return false; /* downstream port status fetch failed */
3758
3759 return true;
92fd8fd1
KP
3760}
3761
0d198328
AJ
3762static void
3763intel_dp_probe_oui(struct intel_dp *intel_dp)
3764{
3765 u8 buf[3];
3766
3767 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3768 return;
3769
9d1a1031 3770 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3771 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3772 buf[0], buf[1], buf[2]);
3773
9d1a1031 3774 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3775 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3776 buf[0], buf[1], buf[2]);
3777}
3778
0e32b39c
DA
3779static bool
3780intel_dp_probe_mst(struct intel_dp *intel_dp)
3781{
3782 u8 buf[1];
3783
3784 if (!intel_dp->can_mst)
3785 return false;
3786
3787 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3788 return false;
3789
0e32b39c
DA
3790 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3791 if (buf[0] & DP_MST_CAP) {
3792 DRM_DEBUG_KMS("Sink is MST capable\n");
3793 intel_dp->is_mst = true;
3794 } else {
3795 DRM_DEBUG_KMS("Sink is not MST capable\n");
3796 intel_dp->is_mst = false;
3797 }
3798 }
0e32b39c
DA
3799
3800 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3801 return intel_dp->is_mst;
3802}
3803
e5a1cab5 3804static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
d2e216d0 3805{
082dcc7c
RV
3806 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3807 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
ad9dc91b 3808 u8 buf;
e5a1cab5 3809 int ret = 0;
d2e216d0 3810
082dcc7c
RV
3811 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
3812 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3813 ret = -EIO;
3814 goto out;
4373f0f2
PZ
3815 }
3816
082dcc7c 3817 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
e5a1cab5 3818 buf & ~DP_TEST_SINK_START) < 0) {
082dcc7c 3819 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3820 ret = -EIO;
3821 goto out;
3822 }
d2e216d0 3823
621d4c76 3824 intel_dp->sink_crc.started = false;
e5a1cab5 3825 out:
082dcc7c 3826 hsw_enable_ips(intel_crtc);
e5a1cab5 3827 return ret;
082dcc7c
RV
3828}
3829
3830static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3831{
3832 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3833 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3834 u8 buf;
e5a1cab5
RV
3835 int ret;
3836
621d4c76 3837 if (intel_dp->sink_crc.started) {
e5a1cab5
RV
3838 ret = intel_dp_sink_crc_stop(intel_dp);
3839 if (ret)
3840 return ret;
3841 }
082dcc7c
RV
3842
3843 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3844 return -EIO;
3845
3846 if (!(buf & DP_TEST_CRC_SUPPORTED))
3847 return -ENOTTY;
3848
621d4c76
RV
3849 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3850
082dcc7c
RV
3851 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3852 return -EIO;
3853
3854 hsw_disable_ips(intel_crtc);
1dda5f93 3855
9d1a1031 3856 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
082dcc7c
RV
3857 buf | DP_TEST_SINK_START) < 0) {
3858 hsw_enable_ips(intel_crtc);
3859 return -EIO;
4373f0f2
PZ
3860 }
3861
621d4c76 3862 intel_dp->sink_crc.started = true;
082dcc7c
RV
3863 return 0;
3864}
3865
3866int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3867{
3868 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3869 struct drm_device *dev = dig_port->base.base.dev;
3870 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3871 u8 buf;
621d4c76 3872 int count, ret;
082dcc7c 3873 int attempts = 6;
aabc95dc 3874 bool old_equal_new;
082dcc7c
RV
3875
3876 ret = intel_dp_sink_crc_start(intel_dp);
3877 if (ret)
3878 return ret;
3879
ad9dc91b 3880 do {
621d4c76
RV
3881 intel_wait_for_vblank(dev, intel_crtc->pipe);
3882
1dda5f93 3883 if (drm_dp_dpcd_readb(&intel_dp->aux,
4373f0f2
PZ
3884 DP_TEST_SINK_MISC, &buf) < 0) {
3885 ret = -EIO;
afe0d67e 3886 goto stop;
4373f0f2 3887 }
621d4c76 3888 count = buf & DP_TEST_COUNT_MASK;
aabc95dc 3889
621d4c76
RV
3890 /*
3891 * Count might be reset during the loop. In this case
3892 * last known count needs to be reset as well.
3893 */
3894 if (count == 0)
3895 intel_dp->sink_crc.last_count = 0;
3896
3897 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3898 ret = -EIO;
3899 goto stop;
3900 }
aabc95dc
RV
3901
3902 old_equal_new = (count == intel_dp->sink_crc.last_count &&
3903 !memcmp(intel_dp->sink_crc.last_crc, crc,
3904 6 * sizeof(u8)));
3905
3906 } while (--attempts && (count == 0 || old_equal_new));
621d4c76
RV
3907
3908 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3909 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
ad9dc91b
RV
3910
3911 if (attempts == 0) {
aabc95dc
RV
3912 if (old_equal_new) {
3913 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
3914 } else {
3915 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3916 ret = -ETIMEDOUT;
3917 goto stop;
3918 }
ad9dc91b 3919 }
d2e216d0 3920
afe0d67e 3921stop:
082dcc7c 3922 intel_dp_sink_crc_stop(intel_dp);
4373f0f2 3923 return ret;
d2e216d0
RV
3924}
3925
a60f0e38
JB
3926static bool
3927intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3928{
9d1a1031
JN
3929 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3930 DP_DEVICE_SERVICE_IRQ_VECTOR,
3931 sink_irq_vector, 1) == 1;
a60f0e38
JB
3932}
3933
0e32b39c
DA
3934static bool
3935intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3936{
3937 int ret;
3938
3939 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3940 DP_SINK_COUNT_ESI,
3941 sink_irq_vector, 14);
3942 if (ret != 14)
3943 return false;
3944
3945 return true;
3946}
3947
c5d5ab7a
TP
3948static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3949{
3950 uint8_t test_result = DP_TEST_ACK;
3951 return test_result;
3952}
3953
3954static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3955{
3956 uint8_t test_result = DP_TEST_NAK;
3957 return test_result;
3958}
3959
3960static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
a60f0e38 3961{
c5d5ab7a 3962 uint8_t test_result = DP_TEST_NAK;
559be30c
TP
3963 struct intel_connector *intel_connector = intel_dp->attached_connector;
3964 struct drm_connector *connector = &intel_connector->base;
3965
3966 if (intel_connector->detect_edid == NULL ||
ac6f2e29 3967 connector->edid_corrupt ||
559be30c
TP
3968 intel_dp->aux.i2c_defer_count > 6) {
3969 /* Check EDID read for NACKs, DEFERs and corruption
3970 * (DP CTS 1.2 Core r1.1)
3971 * 4.2.2.4 : Failed EDID read, I2C_NAK
3972 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3973 * 4.2.2.6 : EDID corruption detected
3974 * Use failsafe mode for all cases
3975 */
3976 if (intel_dp->aux.i2c_nack_count > 0 ||
3977 intel_dp->aux.i2c_defer_count > 0)
3978 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3979 intel_dp->aux.i2c_nack_count,
3980 intel_dp->aux.i2c_defer_count);
3981 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3982 } else {
f79b468e
TS
3983 struct edid *block = intel_connector->detect_edid;
3984
3985 /* We have to write the checksum
3986 * of the last block read
3987 */
3988 block += intel_connector->detect_edid->extensions;
3989
559be30c
TP
3990 if (!drm_dp_dpcd_write(&intel_dp->aux,
3991 DP_TEST_EDID_CHECKSUM,
f79b468e 3992 &block->checksum,
5a1cc655 3993 1))
559be30c
TP
3994 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3995
3996 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3997 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3998 }
3999
4000 /* Set test active flag here so userspace doesn't interrupt things */
4001 intel_dp->compliance_test_active = 1;
4002
c5d5ab7a
TP
4003 return test_result;
4004}
4005
4006static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
a60f0e38 4007{
c5d5ab7a
TP
4008 uint8_t test_result = DP_TEST_NAK;
4009 return test_result;
4010}
4011
4012static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4013{
4014 uint8_t response = DP_TEST_NAK;
4015 uint8_t rxdata = 0;
4016 int status = 0;
4017
559be30c 4018 intel_dp->compliance_test_active = 0;
c5d5ab7a 4019 intel_dp->compliance_test_type = 0;
559be30c
TP
4020 intel_dp->compliance_test_data = 0;
4021
c5d5ab7a
TP
4022 intel_dp->aux.i2c_nack_count = 0;
4023 intel_dp->aux.i2c_defer_count = 0;
4024
4025 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4026 if (status <= 0) {
4027 DRM_DEBUG_KMS("Could not read test request from sink\n");
4028 goto update_status;
4029 }
4030
4031 switch (rxdata) {
4032 case DP_TEST_LINK_TRAINING:
4033 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4034 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4035 response = intel_dp_autotest_link_training(intel_dp);
4036 break;
4037 case DP_TEST_LINK_VIDEO_PATTERN:
4038 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4039 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4040 response = intel_dp_autotest_video_pattern(intel_dp);
4041 break;
4042 case DP_TEST_LINK_EDID_READ:
4043 DRM_DEBUG_KMS("EDID test requested\n");
4044 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4045 response = intel_dp_autotest_edid(intel_dp);
4046 break;
4047 case DP_TEST_LINK_PHY_TEST_PATTERN:
4048 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4049 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4050 response = intel_dp_autotest_phy_pattern(intel_dp);
4051 break;
4052 default:
4053 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4054 break;
4055 }
4056
4057update_status:
4058 status = drm_dp_dpcd_write(&intel_dp->aux,
4059 DP_TEST_RESPONSE,
4060 &response, 1);
4061 if (status <= 0)
4062 DRM_DEBUG_KMS("Could not write test response to sink\n");
a60f0e38
JB
4063}
4064
0e32b39c
DA
4065static int
4066intel_dp_check_mst_status(struct intel_dp *intel_dp)
4067{
4068 bool bret;
4069
4070 if (intel_dp->is_mst) {
4071 u8 esi[16] = { 0 };
4072 int ret = 0;
4073 int retry;
4074 bool handled;
4075 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4076go_again:
4077 if (bret == true) {
4078
4079 /* check link status - esi[10] = 0x200c */
90a6b7b0 4080 if (intel_dp->active_mst_links &&
901c2daf 4081 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
0e32b39c
DA
4082 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4083 intel_dp_start_link_train(intel_dp);
0e32b39c
DA
4084 intel_dp_stop_link_train(intel_dp);
4085 }
4086
6f34cc39 4087 DRM_DEBUG_KMS("got esi %3ph\n", esi);
0e32b39c
DA
4088 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4089
4090 if (handled) {
4091 for (retry = 0; retry < 3; retry++) {
4092 int wret;
4093 wret = drm_dp_dpcd_write(&intel_dp->aux,
4094 DP_SINK_COUNT_ESI+1,
4095 &esi[1], 3);
4096 if (wret == 3) {
4097 break;
4098 }
4099 }
4100
4101 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4102 if (bret == true) {
6f34cc39 4103 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
0e32b39c
DA
4104 goto go_again;
4105 }
4106 } else
4107 ret = 0;
4108
4109 return ret;
4110 } else {
4111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4112 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4113 intel_dp->is_mst = false;
4114 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4115 /* send a hotplug event */
4116 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4117 }
4118 }
4119 return -EINVAL;
4120}
4121
a4fc5ed6
KP
4122/*
4123 * According to DP spec
4124 * 5.1.2:
4125 * 1. Read DPCD
4126 * 2. Configure link according to Receiver Capabilities
4127 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4128 * 4. Check link status on receipt of hot-plug interrupt
4129 */
a5146200 4130static void
ea5b213a 4131intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 4132{
5b215bcf 4133 struct drm_device *dev = intel_dp_to_dev(intel_dp);
da63a9f2 4134 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
a60f0e38 4135 u8 sink_irq_vector;
93f62dad 4136 u8 link_status[DP_LINK_STATUS_SIZE];
a60f0e38 4137
5b215bcf
DA
4138 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4139
e02f9a06 4140 if (!intel_encoder->base.crtc)
a4fc5ed6
KP
4141 return;
4142
1a125d8a
ID
4143 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4144 return;
4145
92fd8fd1 4146 /* Try to read receiver status if the link appears to be up */
93f62dad 4147 if (!intel_dp_get_link_status(intel_dp, link_status)) {
a4fc5ed6
KP
4148 return;
4149 }
4150
92fd8fd1 4151 /* Now read the DPCD to see if it's actually running */
26d61aad 4152 if (!intel_dp_get_dpcd(intel_dp)) {
59cd09e1
JB
4153 return;
4154 }
4155
a60f0e38
JB
4156 /* Try to read the source of the interrupt */
4157 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4158 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4159 /* Clear interrupt source */
9d1a1031
JN
4160 drm_dp_dpcd_writeb(&intel_dp->aux,
4161 DP_DEVICE_SERVICE_IRQ_VECTOR,
4162 sink_irq_vector);
a60f0e38
JB
4163
4164 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
09b1eb13 4165 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
a60f0e38
JB
4166 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4167 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4168 }
4169
901c2daf 4170 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
92fd8fd1 4171 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
8e329a03 4172 intel_encoder->base.name);
33a34e4e 4173 intel_dp_start_link_train(intel_dp);
3ab9c637 4174 intel_dp_stop_link_train(intel_dp);
33a34e4e 4175 }
a4fc5ed6 4176}
a4fc5ed6 4177
caf9ab24 4178/* XXX this is probably wrong for multiple downstream ports */
71ba9000 4179static enum drm_connector_status
26d61aad 4180intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 4181{
caf9ab24 4182 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
4183 uint8_t type;
4184
4185 if (!intel_dp_get_dpcd(intel_dp))
4186 return connector_status_disconnected;
4187
4188 /* if there's no downstream port, we're done */
4189 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 4190 return connector_status_connected;
caf9ab24
AJ
4191
4192 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
4193 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4194 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
23235177 4195 uint8_t reg;
9d1a1031
JN
4196
4197 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4198 &reg, 1) < 0)
caf9ab24 4199 return connector_status_unknown;
9d1a1031 4200
23235177
AJ
4201 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4202 : connector_status_disconnected;
caf9ab24
AJ
4203 }
4204
4205 /* If no HPD, poke DDC gently */
0b99836f 4206 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 4207 return connector_status_connected;
caf9ab24
AJ
4208
4209 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
4210 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4211 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4212 if (type == DP_DS_PORT_TYPE_VGA ||
4213 type == DP_DS_PORT_TYPE_NON_EDID)
4214 return connector_status_unknown;
4215 } else {
4216 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4217 DP_DWN_STRM_PORT_TYPE_MASK;
4218 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4219 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4220 return connector_status_unknown;
4221 }
caf9ab24
AJ
4222
4223 /* Anything else is out of spec, warn and ignore */
4224 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 4225 return connector_status_disconnected;
71ba9000
AJ
4226}
4227
d410b56d
CW
4228static enum drm_connector_status
4229edp_detect(struct intel_dp *intel_dp)
4230{
4231 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4232 enum drm_connector_status status;
4233
4234 status = intel_panel_detect(dev);
4235 if (status == connector_status_unknown)
4236 status = connector_status_connected;
4237
4238 return status;
4239}
4240
b93433cc
JN
4241static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4242 struct intel_digital_port *port)
5eb08b69 4243{
b93433cc 4244 u32 bit;
01cb9ea6 4245
0df53b77
JN
4246 switch (port->port) {
4247 case PORT_A:
4248 return true;
4249 case PORT_B:
4250 bit = SDE_PORTB_HOTPLUG;
4251 break;
4252 case PORT_C:
4253 bit = SDE_PORTC_HOTPLUG;
4254 break;
4255 case PORT_D:
4256 bit = SDE_PORTD_HOTPLUG;
4257 break;
4258 default:
4259 MISSING_CASE(port->port);
4260 return false;
4261 }
4262
4263 return I915_READ(SDEISR) & bit;
4264}
4265
4266static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4267 struct intel_digital_port *port)
4268{
4269 u32 bit;
4270
4271 switch (port->port) {
4272 case PORT_A:
4273 return true;
4274 case PORT_B:
4275 bit = SDE_PORTB_HOTPLUG_CPT;
4276 break;
4277 case PORT_C:
4278 bit = SDE_PORTC_HOTPLUG_CPT;
4279 break;
4280 case PORT_D:
4281 bit = SDE_PORTD_HOTPLUG_CPT;
4282 break;
a78695d3
JN
4283 case PORT_E:
4284 bit = SDE_PORTE_HOTPLUG_SPT;
4285 break;
0df53b77
JN
4286 default:
4287 MISSING_CASE(port->port);
4288 return false;
b93433cc 4289 }
1b469639 4290
b93433cc 4291 return I915_READ(SDEISR) & bit;
5eb08b69
ZW
4292}
4293
7e66bcf2 4294static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
1d245987 4295 struct intel_digital_port *port)
a4fc5ed6 4296{
9642c81c 4297 u32 bit;
5eb08b69 4298
9642c81c
JN
4299 switch (port->port) {
4300 case PORT_B:
4301 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4302 break;
4303 case PORT_C:
4304 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4305 break;
4306 case PORT_D:
4307 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4308 break;
4309 default:
4310 MISSING_CASE(port->port);
4311 return false;
4312 }
4313
4314 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4315}
4316
4317static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4318 struct intel_digital_port *port)
4319{
4320 u32 bit;
4321
4322 switch (port->port) {
4323 case PORT_B:
4324 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4325 break;
4326 case PORT_C:
4327 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4328 break;
4329 case PORT_D:
4330 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4331 break;
4332 default:
4333 MISSING_CASE(port->port);
4334 return false;
a4fc5ed6
KP
4335 }
4336
1d245987 4337 return I915_READ(PORT_HOTPLUG_STAT) & bit;
2a592bec
DA
4338}
4339
e464bfde 4340static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
e2ec35a5 4341 struct intel_digital_port *intel_dig_port)
e464bfde 4342{
e2ec35a5
SJ
4343 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4344 enum port port;
e464bfde
JN
4345 u32 bit;
4346
e2ec35a5
SJ
4347 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4348 switch (port) {
e464bfde
JN
4349 case PORT_A:
4350 bit = BXT_DE_PORT_HP_DDIA;
4351 break;
4352 case PORT_B:
4353 bit = BXT_DE_PORT_HP_DDIB;
4354 break;
4355 case PORT_C:
4356 bit = BXT_DE_PORT_HP_DDIC;
4357 break;
4358 default:
e2ec35a5 4359 MISSING_CASE(port);
e464bfde
JN
4360 return false;
4361 }
4362
4363 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4364}
4365
7e66bcf2
JN
4366/*
4367 * intel_digital_port_connected - is the specified port connected?
4368 * @dev_priv: i915 private structure
4369 * @port: the port to test
4370 *
4371 * Return %true if @port is connected, %false otherwise.
4372 */
237ed86c 4373bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
7e66bcf2
JN
4374 struct intel_digital_port *port)
4375{
0df53b77 4376 if (HAS_PCH_IBX(dev_priv))
7e66bcf2 4377 return ibx_digital_port_connected(dev_priv, port);
0df53b77
JN
4378 if (HAS_PCH_SPLIT(dev_priv))
4379 return cpt_digital_port_connected(dev_priv, port);
e464bfde
JN
4380 else if (IS_BROXTON(dev_priv))
4381 return bxt_digital_port_connected(dev_priv, port);
9642c81c
JN
4382 else if (IS_VALLEYVIEW(dev_priv))
4383 return vlv_digital_port_connected(dev_priv, port);
7e66bcf2
JN
4384 else
4385 return g4x_digital_port_connected(dev_priv, port);
4386}
4387
b93433cc
JN
4388static enum drm_connector_status
4389ironlake_dp_detect(struct intel_dp *intel_dp)
4390{
4391 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4392 struct drm_i915_private *dev_priv = dev->dev_private;
4393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4394
7e66bcf2 4395 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
b93433cc
JN
4396 return connector_status_disconnected;
4397
4398 return intel_dp_detect_dpcd(intel_dp);
4399}
4400
2a592bec
DA
4401static enum drm_connector_status
4402g4x_dp_detect(struct intel_dp *intel_dp)
4403{
4404 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4405 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2a592bec
DA
4406
4407 /* Can't disconnect eDP, but you can close the lid... */
4408 if (is_edp(intel_dp)) {
4409 enum drm_connector_status status;
4410
4411 status = intel_panel_detect(dev);
4412 if (status == connector_status_unknown)
4413 status = connector_status_connected;
4414 return status;
4415 }
4416
7e66bcf2 4417 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
a4fc5ed6
KP
4418 return connector_status_disconnected;
4419
26d61aad 4420 return intel_dp_detect_dpcd(intel_dp);
a9756bb5
ZW
4421}
4422
8c241fef 4423static struct edid *
beb60608 4424intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4425{
beb60608 4426 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4427
9cd300e0
JN
4428 /* use cached edid if we have one */
4429 if (intel_connector->edid) {
9cd300e0
JN
4430 /* invalid edid */
4431 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4432 return NULL;
4433
55e9edeb 4434 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4435 } else
4436 return drm_get_edid(&intel_connector->base,
4437 &intel_dp->aux.ddc);
4438}
8c241fef 4439
beb60608
CW
4440static void
4441intel_dp_set_edid(struct intel_dp *intel_dp)
4442{
4443 struct intel_connector *intel_connector = intel_dp->attached_connector;
4444 struct edid *edid;
8c241fef 4445
beb60608
CW
4446 edid = intel_dp_get_edid(intel_dp);
4447 intel_connector->detect_edid = edid;
4448
4449 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4450 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4451 else
4452 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4453}
4454
beb60608
CW
4455static void
4456intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4457{
beb60608 4458 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4459
beb60608
CW
4460 kfree(intel_connector->detect_edid);
4461 intel_connector->detect_edid = NULL;
9cd300e0 4462
beb60608
CW
4463 intel_dp->has_audio = false;
4464}
d6f24d0f 4465
beb60608
CW
4466static enum intel_display_power_domain
4467intel_dp_power_get(struct intel_dp *dp)
4468{
4469 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4470 enum intel_display_power_domain power_domain;
4471
4472 power_domain = intel_display_port_power_domain(encoder);
4473 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4474
4475 return power_domain;
4476}
d6f24d0f 4477
beb60608
CW
4478static void
4479intel_dp_power_put(struct intel_dp *dp,
4480 enum intel_display_power_domain power_domain)
4481{
4482 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4483 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
8c241fef
KP
4484}
4485
a9756bb5
ZW
4486static enum drm_connector_status
4487intel_dp_detect(struct drm_connector *connector, bool force)
4488{
4489 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4490 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4491 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4492 struct drm_device *dev = connector->dev;
a9756bb5 4493 enum drm_connector_status status;
671dedd2 4494 enum intel_display_power_domain power_domain;
0e32b39c 4495 bool ret;
09b1eb13 4496 u8 sink_irq_vector;
a9756bb5 4497
164c8598 4498 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 4499 connector->base.id, connector->name);
beb60608 4500 intel_dp_unset_edid(intel_dp);
164c8598 4501
0e32b39c
DA
4502 if (intel_dp->is_mst) {
4503 /* MST devices are disconnected from a monitor POV */
4504 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4505 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
beb60608 4506 return connector_status_disconnected;
0e32b39c
DA
4507 }
4508
beb60608 4509 power_domain = intel_dp_power_get(intel_dp);
a9756bb5 4510
d410b56d
CW
4511 /* Can't disconnect eDP, but you can close the lid... */
4512 if (is_edp(intel_dp))
4513 status = edp_detect(intel_dp);
4514 else if (HAS_PCH_SPLIT(dev))
a9756bb5
ZW
4515 status = ironlake_dp_detect(intel_dp);
4516 else
4517 status = g4x_dp_detect(intel_dp);
4518 if (status != connector_status_connected)
c8c8fb33 4519 goto out;
a9756bb5 4520
0d198328
AJ
4521 intel_dp_probe_oui(intel_dp);
4522
0e32b39c
DA
4523 ret = intel_dp_probe_mst(intel_dp);
4524 if (ret) {
4525 /* if we are in MST mode then this connector
4526 won't appear connected or have anything with EDID on it */
4527 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4528 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4529 status = connector_status_disconnected;
4530 goto out;
4531 }
4532
beb60608 4533 intel_dp_set_edid(intel_dp);
a9756bb5 4534
d63885da
PZ
4535 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4536 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
c8c8fb33
PZ
4537 status = connector_status_connected;
4538
09b1eb13
TP
4539 /* Try to read the source of the interrupt */
4540 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4541 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4542 /* Clear interrupt source */
4543 drm_dp_dpcd_writeb(&intel_dp->aux,
4544 DP_DEVICE_SERVICE_IRQ_VECTOR,
4545 sink_irq_vector);
4546
4547 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4548 intel_dp_handle_test_request(intel_dp);
4549 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4550 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4551 }
4552
c8c8fb33 4553out:
beb60608 4554 intel_dp_power_put(intel_dp, power_domain);
c8c8fb33 4555 return status;
a4fc5ed6
KP
4556}
4557
beb60608
CW
4558static void
4559intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4560{
df0e9248 4561 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4562 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
671dedd2 4563 enum intel_display_power_domain power_domain;
a4fc5ed6 4564
beb60608
CW
4565 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4566 connector->base.id, connector->name);
4567 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4568
beb60608
CW
4569 if (connector->status != connector_status_connected)
4570 return;
671dedd2 4571
beb60608
CW
4572 power_domain = intel_dp_power_get(intel_dp);
4573
4574 intel_dp_set_edid(intel_dp);
4575
4576 intel_dp_power_put(intel_dp, power_domain);
4577
4578 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4579 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4580}
4581
4582static int intel_dp_get_modes(struct drm_connector *connector)
4583{
4584 struct intel_connector *intel_connector = to_intel_connector(connector);
4585 struct edid *edid;
4586
4587 edid = intel_connector->detect_edid;
4588 if (edid) {
4589 int ret = intel_connector_update_modes(connector, edid);
4590 if (ret)
4591 return ret;
4592 }
32f9d658 4593
f8779fda 4594 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4595 if (is_edp(intel_attached_dp(connector)) &&
4596 intel_connector->panel.fixed_mode) {
f8779fda 4597 struct drm_display_mode *mode;
beb60608
CW
4598
4599 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4600 intel_connector->panel.fixed_mode);
f8779fda 4601 if (mode) {
32f9d658
ZW
4602 drm_mode_probed_add(connector, mode);
4603 return 1;
4604 }
4605 }
beb60608 4606
32f9d658 4607 return 0;
a4fc5ed6
KP
4608}
4609
1aad7ac0
CW
4610static bool
4611intel_dp_detect_audio(struct drm_connector *connector)
4612{
1aad7ac0 4613 bool has_audio = false;
beb60608 4614 struct edid *edid;
1aad7ac0 4615
beb60608
CW
4616 edid = to_intel_connector(connector)->detect_edid;
4617 if (edid)
1aad7ac0 4618 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4619
1aad7ac0
CW
4620 return has_audio;
4621}
4622
f684960e
CW
4623static int
4624intel_dp_set_property(struct drm_connector *connector,
4625 struct drm_property *property,
4626 uint64_t val)
4627{
e953fd7b 4628 struct drm_i915_private *dev_priv = connector->dev->dev_private;
53b41837 4629 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4630 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4631 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4632 int ret;
4633
662595df 4634 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4635 if (ret)
4636 return ret;
4637
3f43c48d 4638 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4639 int i = val;
4640 bool has_audio;
4641
4642 if (i == intel_dp->force_audio)
f684960e
CW
4643 return 0;
4644
1aad7ac0 4645 intel_dp->force_audio = i;
f684960e 4646
c3e5f67b 4647 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4648 has_audio = intel_dp_detect_audio(connector);
4649 else
c3e5f67b 4650 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4651
4652 if (has_audio == intel_dp->has_audio)
f684960e
CW
4653 return 0;
4654
1aad7ac0 4655 intel_dp->has_audio = has_audio;
f684960e
CW
4656 goto done;
4657 }
4658
e953fd7b 4659 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 4660 bool old_auto = intel_dp->color_range_auto;
0f2a2a75 4661 bool old_range = intel_dp->limited_color_range;
ae4edb80 4662
55bc60db
VS
4663 switch (val) {
4664 case INTEL_BROADCAST_RGB_AUTO:
4665 intel_dp->color_range_auto = true;
4666 break;
4667 case INTEL_BROADCAST_RGB_FULL:
4668 intel_dp->color_range_auto = false;
0f2a2a75 4669 intel_dp->limited_color_range = false;
55bc60db
VS
4670 break;
4671 case INTEL_BROADCAST_RGB_LIMITED:
4672 intel_dp->color_range_auto = false;
0f2a2a75 4673 intel_dp->limited_color_range = true;
55bc60db
VS
4674 break;
4675 default:
4676 return -EINVAL;
4677 }
ae4edb80
DV
4678
4679 if (old_auto == intel_dp->color_range_auto &&
0f2a2a75 4680 old_range == intel_dp->limited_color_range)
ae4edb80
DV
4681 return 0;
4682
e953fd7b
CW
4683 goto done;
4684 }
4685
53b41837
YN
4686 if (is_edp(intel_dp) &&
4687 property == connector->dev->mode_config.scaling_mode_property) {
4688 if (val == DRM_MODE_SCALE_NONE) {
4689 DRM_DEBUG_KMS("no scaling not supported\n");
4690 return -EINVAL;
4691 }
4692
4693 if (intel_connector->panel.fitting_mode == val) {
4694 /* the eDP scaling property is not changed */
4695 return 0;
4696 }
4697 intel_connector->panel.fitting_mode = val;
4698
4699 goto done;
4700 }
4701
f684960e
CW
4702 return -EINVAL;
4703
4704done:
c0c36b94
CW
4705 if (intel_encoder->base.crtc)
4706 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4707
4708 return 0;
4709}
4710
a4fc5ed6 4711static void
73845adf 4712intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4713{
1d508706 4714 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4715
10e972d3 4716 kfree(intel_connector->detect_edid);
beb60608 4717
9cd300e0
JN
4718 if (!IS_ERR_OR_NULL(intel_connector->edid))
4719 kfree(intel_connector->edid);
4720
acd8db10
PZ
4721 /* Can't call is_edp() since the encoder may have been destroyed
4722 * already. */
4723 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4724 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4725
a4fc5ed6 4726 drm_connector_cleanup(connector);
55f78c43 4727 kfree(connector);
a4fc5ed6
KP
4728}
4729
00c09d70 4730void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4731{
da63a9f2
PZ
4732 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4733 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4734
4f71d0cb 4735 drm_dp_aux_unregister(&intel_dp->aux);
0e32b39c 4736 intel_dp_mst_encoder_cleanup(intel_dig_port);
bd943159
KP
4737 if (is_edp(intel_dp)) {
4738 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4739 /*
4740 * vdd might still be enabled do to the delayed vdd off.
4741 * Make sure vdd is actually turned off here.
4742 */
773538e8 4743 pps_lock(intel_dp);
4be73780 4744 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4745 pps_unlock(intel_dp);
4746
01527b31
CT
4747 if (intel_dp->edp_notifier.notifier_call) {
4748 unregister_reboot_notifier(&intel_dp->edp_notifier);
4749 intel_dp->edp_notifier.notifier_call = NULL;
4750 }
bd943159 4751 }
c8bd0e49 4752 drm_encoder_cleanup(encoder);
da63a9f2 4753 kfree(intel_dig_port);
24d05927
DV
4754}
4755
07f9cd0b
ID
4756static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4757{
4758 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4759
4760 if (!is_edp(intel_dp))
4761 return;
4762
951468f3
VS
4763 /*
4764 * vdd might still be enabled do to the delayed vdd off.
4765 * Make sure vdd is actually turned off here.
4766 */
afa4e53a 4767 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
773538e8 4768 pps_lock(intel_dp);
07f9cd0b 4769 edp_panel_vdd_off_sync(intel_dp);
773538e8 4770 pps_unlock(intel_dp);
07f9cd0b
ID
4771}
4772
49e6bc51
VS
4773static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4774{
4775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4776 struct drm_device *dev = intel_dig_port->base.base.dev;
4777 struct drm_i915_private *dev_priv = dev->dev_private;
4778 enum intel_display_power_domain power_domain;
4779
4780 lockdep_assert_held(&dev_priv->pps_mutex);
4781
4782 if (!edp_have_panel_vdd(intel_dp))
4783 return;
4784
4785 /*
4786 * The VDD bit needs a power domain reference, so if the bit is
4787 * already enabled when we boot or resume, grab this reference and
4788 * schedule a vdd off, so we don't hold on to the reference
4789 * indefinitely.
4790 */
4791 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4792 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4793 intel_display_power_get(dev_priv, power_domain);
4794
4795 edp_panel_vdd_schedule_off(intel_dp);
4796}
4797
6d93c0c4
ID
4798static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4799{
49e6bc51
VS
4800 struct intel_dp *intel_dp;
4801
4802 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4803 return;
4804
4805 intel_dp = enc_to_intel_dp(encoder);
4806
4807 pps_lock(intel_dp);
4808
4809 /*
4810 * Read out the current power sequencer assignment,
4811 * in case the BIOS did something with it.
4812 */
4813 if (IS_VALLEYVIEW(encoder->dev))
4814 vlv_initial_power_sequencer_setup(intel_dp);
4815
4816 intel_edp_panel_vdd_sanitize(intel_dp);
4817
4818 pps_unlock(intel_dp);
6d93c0c4
ID
4819}
4820
a4fc5ed6 4821static const struct drm_connector_funcs intel_dp_connector_funcs = {
4d688a2a 4822 .dpms = drm_atomic_helper_connector_dpms,
a4fc5ed6 4823 .detect = intel_dp_detect,
beb60608 4824 .force = intel_dp_force,
a4fc5ed6 4825 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4826 .set_property = intel_dp_set_property,
2545e4a6 4827 .atomic_get_property = intel_connector_atomic_get_property,
73845adf 4828 .destroy = intel_dp_connector_destroy,
c6f95f27 4829 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 4830 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
a4fc5ed6
KP
4831};
4832
4833static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4834 .get_modes = intel_dp_get_modes,
4835 .mode_valid = intel_dp_mode_valid,
df0e9248 4836 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
4837};
4838
a4fc5ed6 4839static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4840 .reset = intel_dp_encoder_reset,
24d05927 4841 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4842};
4843
b2c5c181 4844enum irqreturn
13cf5504
DA
4845intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4846{
4847 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4848 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c
DA
4849 struct drm_device *dev = intel_dig_port->base.base.dev;
4850 struct drm_i915_private *dev_priv = dev->dev_private;
1c767b33 4851 enum intel_display_power_domain power_domain;
b2c5c181 4852 enum irqreturn ret = IRQ_NONE;
1c767b33 4853
0e32b39c
DA
4854 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4855 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
13cf5504 4856
7a7f84cc
VS
4857 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4858 /*
4859 * vdd off can generate a long pulse on eDP which
4860 * would require vdd on to handle it, and thus we
4861 * would end up in an endless cycle of
4862 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4863 */
4864 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4865 port_name(intel_dig_port->port));
a8b3d52f 4866 return IRQ_HANDLED;
7a7f84cc
VS
4867 }
4868
26fbb774
VS
4869 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4870 port_name(intel_dig_port->port),
0e32b39c 4871 long_hpd ? "long" : "short");
13cf5504 4872
1c767b33
ID
4873 power_domain = intel_display_port_power_domain(intel_encoder);
4874 intel_display_power_get(dev_priv, power_domain);
4875
0e32b39c 4876 if (long_hpd) {
5fa836a9
MK
4877 /* indicate that we need to restart link training */
4878 intel_dp->train_set_valid = false;
2a592bec 4879
7e66bcf2
JN
4880 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4881 goto mst_fail;
0e32b39c
DA
4882
4883 if (!intel_dp_get_dpcd(intel_dp)) {
4884 goto mst_fail;
4885 }
4886
4887 intel_dp_probe_oui(intel_dp);
4888
d14e7b6d
VS
4889 if (!intel_dp_probe_mst(intel_dp)) {
4890 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4891 intel_dp_check_link_status(intel_dp);
4892 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c 4893 goto mst_fail;
d14e7b6d 4894 }
0e32b39c
DA
4895 } else {
4896 if (intel_dp->is_mst) {
1c767b33 4897 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
0e32b39c
DA
4898 goto mst_fail;
4899 }
4900
4901 if (!intel_dp->is_mst) {
5b215bcf 4902 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
0e32b39c 4903 intel_dp_check_link_status(intel_dp);
5b215bcf 4904 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c
DA
4905 }
4906 }
b2c5c181
DV
4907
4908 ret = IRQ_HANDLED;
4909
1c767b33 4910 goto put_power;
0e32b39c
DA
4911mst_fail:
4912 /* if we were in MST mode, and device is not there get out of MST mode */
4913 if (intel_dp->is_mst) {
4914 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4915 intel_dp->is_mst = false;
4916 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4917 }
1c767b33
ID
4918put_power:
4919 intel_display_power_put(dev_priv, power_domain);
4920
4921 return ret;
13cf5504
DA
4922}
4923
e3421a18
ZW
4924/* Return which DP Port should be selected for Transcoder DP control */
4925int
0206e353 4926intel_trans_dp_port_sel(struct drm_crtc *crtc)
e3421a18
ZW
4927{
4928 struct drm_device *dev = crtc->dev;
fa90ecef
PZ
4929 struct intel_encoder *intel_encoder;
4930 struct intel_dp *intel_dp;
e3421a18 4931
fa90ecef
PZ
4932 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4933 intel_dp = enc_to_intel_dp(&intel_encoder->base);
e3421a18 4934
fa90ecef
PZ
4935 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4936 intel_encoder->type == INTEL_OUTPUT_EDP)
ea5b213a 4937 return intel_dp->output_reg;
e3421a18 4938 }
ea5b213a 4939
e3421a18
ZW
4940 return -1;
4941}
4942
477ec328 4943/* check the VBT to see whether the eDP is on another port */
5d8a7752 4944bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18
ZY
4945{
4946 struct drm_i915_private *dev_priv = dev->dev_private;
768f69c9 4947 union child_device_config *p_child;
36e83a18 4948 int i;
5d8a7752 4949 static const short port_mapping[] = {
477ec328
RV
4950 [PORT_B] = DVO_PORT_DPB,
4951 [PORT_C] = DVO_PORT_DPC,
4952 [PORT_D] = DVO_PORT_DPD,
4953 [PORT_E] = DVO_PORT_DPE,
5d8a7752 4954 };
36e83a18 4955
53ce81a7
VS
4956 /*
4957 * eDP not supported on g4x. so bail out early just
4958 * for a bit extra safety in case the VBT is bonkers.
4959 */
4960 if (INTEL_INFO(dev)->gen < 5)
4961 return false;
4962
3b32a35b
VS
4963 if (port == PORT_A)
4964 return true;
4965
41aa3448 4966 if (!dev_priv->vbt.child_dev_num)
36e83a18
ZY
4967 return false;
4968
41aa3448
RV
4969 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4970 p_child = dev_priv->vbt.child_dev + i;
36e83a18 4971
5d8a7752 4972 if (p_child->common.dvo_port == port_mapping[port] &&
f02586df
VS
4973 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4974 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
36e83a18
ZY
4975 return true;
4976 }
4977 return false;
4978}
4979
0e32b39c 4980void
f684960e
CW
4981intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4982{
53b41837
YN
4983 struct intel_connector *intel_connector = to_intel_connector(connector);
4984
3f43c48d 4985 intel_attach_force_audio_property(connector);
e953fd7b 4986 intel_attach_broadcast_rgb_property(connector);
55bc60db 4987 intel_dp->color_range_auto = true;
53b41837
YN
4988
4989 if (is_edp(intel_dp)) {
4990 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
4991 drm_object_attach_property(
4992 &connector->base,
53b41837 4993 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
4994 DRM_MODE_SCALE_ASPECT);
4995 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 4996 }
f684960e
CW
4997}
4998
dada1a9f
ID
4999static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5000{
5001 intel_dp->last_power_cycle = jiffies;
5002 intel_dp->last_power_on = jiffies;
5003 intel_dp->last_backlight_off = jiffies;
5004}
5005
67a54566
DV
5006static void
5007intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 5008 struct intel_dp *intel_dp)
67a54566
DV
5009{
5010 struct drm_i915_private *dev_priv = dev->dev_private;
36b5f425
VS
5011 struct edp_power_seq cur, vbt, spec,
5012 *final = &intel_dp->pps_delays;
b0a08bec
VK
5013 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5014 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
453c5420 5015
e39b999a
VS
5016 lockdep_assert_held(&dev_priv->pps_mutex);
5017
81ddbc69
VS
5018 /* already initialized? */
5019 if (final->t11_t12 != 0)
5020 return;
5021
b0a08bec
VK
5022 if (IS_BROXTON(dev)) {
5023 /*
5024 * TODO: BXT has 2 sets of PPS registers.
5025 * Correct Register for Broxton need to be identified
5026 * using VBT. hardcoding for now
5027 */
5028 pp_ctrl_reg = BXT_PP_CONTROL(0);
5029 pp_on_reg = BXT_PP_ON_DELAYS(0);
5030 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5031 } else if (HAS_PCH_SPLIT(dev)) {
bf13e81b 5032 pp_ctrl_reg = PCH_PP_CONTROL;
453c5420
JB
5033 pp_on_reg = PCH_PP_ON_DELAYS;
5034 pp_off_reg = PCH_PP_OFF_DELAYS;
5035 pp_div_reg = PCH_PP_DIVISOR;
5036 } else {
bf13e81b
JN
5037 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5038
5039 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5040 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5041 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5042 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420 5043 }
67a54566
DV
5044
5045 /* Workaround: Need to write PP_CONTROL with the unlock key as
5046 * the very first thing. */
b0a08bec 5047 pp_ctl = ironlake_get_pp_control(intel_dp);
67a54566 5048
453c5420
JB
5049 pp_on = I915_READ(pp_on_reg);
5050 pp_off = I915_READ(pp_off_reg);
b0a08bec
VK
5051 if (!IS_BROXTON(dev)) {
5052 I915_WRITE(pp_ctrl_reg, pp_ctl);
5053 pp_div = I915_READ(pp_div_reg);
5054 }
67a54566
DV
5055
5056 /* Pull timing values out of registers */
5057 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5058 PANEL_POWER_UP_DELAY_SHIFT;
5059
5060 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5061 PANEL_LIGHT_ON_DELAY_SHIFT;
5062
5063 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5064 PANEL_LIGHT_OFF_DELAY_SHIFT;
5065
5066 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5067 PANEL_POWER_DOWN_DELAY_SHIFT;
5068
b0a08bec
VK
5069 if (IS_BROXTON(dev)) {
5070 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5071 BXT_POWER_CYCLE_DELAY_SHIFT;
5072 if (tmp > 0)
5073 cur.t11_t12 = (tmp - 1) * 1000;
5074 else
5075 cur.t11_t12 = 0;
5076 } else {
5077 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
67a54566 5078 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
b0a08bec 5079 }
67a54566
DV
5080
5081 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5082 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5083
41aa3448 5084 vbt = dev_priv->vbt.edp_pps;
67a54566
DV
5085
5086 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5087 * our hw here, which are all in 100usec. */
5088 spec.t1_t3 = 210 * 10;
5089 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5090 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5091 spec.t10 = 500 * 10;
5092 /* This one is special and actually in units of 100ms, but zero
5093 * based in the hw (so we need to add 100 ms). But the sw vbt
5094 * table multiplies it with 1000 to make it in units of 100usec,
5095 * too. */
5096 spec.t11_t12 = (510 + 100) * 10;
5097
5098 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5099 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5100
5101 /* Use the max of the register settings and vbt. If both are
5102 * unset, fall back to the spec limits. */
36b5f425 5103#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
67a54566
DV
5104 spec.field : \
5105 max(cur.field, vbt.field))
5106 assign_final(t1_t3);
5107 assign_final(t8);
5108 assign_final(t9);
5109 assign_final(t10);
5110 assign_final(t11_t12);
5111#undef assign_final
5112
36b5f425 5113#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
67a54566
DV
5114 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5115 intel_dp->backlight_on_delay = get_delay(t8);
5116 intel_dp->backlight_off_delay = get_delay(t9);
5117 intel_dp->panel_power_down_delay = get_delay(t10);
5118 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5119#undef get_delay
5120
f30d26e4
JN
5121 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5122 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5123 intel_dp->panel_power_cycle_delay);
5124
5125 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5126 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
f30d26e4
JN
5127}
5128
5129static void
5130intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 5131 struct intel_dp *intel_dp)
f30d26e4
JN
5132{
5133 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
5134 u32 pp_on, pp_off, pp_div, port_sel = 0;
5135 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
b0a08bec 5136 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
ad933b56 5137 enum port port = dp_to_dig_port(intel_dp)->port;
36b5f425 5138 const struct edp_power_seq *seq = &intel_dp->pps_delays;
453c5420 5139
e39b999a 5140 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420 5141
b0a08bec
VK
5142 if (IS_BROXTON(dev)) {
5143 /*
5144 * TODO: BXT has 2 sets of PPS registers.
5145 * Correct Register for Broxton need to be identified
5146 * using VBT. hardcoding for now
5147 */
5148 pp_ctrl_reg = BXT_PP_CONTROL(0);
5149 pp_on_reg = BXT_PP_ON_DELAYS(0);
5150 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5151
5152 } else if (HAS_PCH_SPLIT(dev)) {
453c5420
JB
5153 pp_on_reg = PCH_PP_ON_DELAYS;
5154 pp_off_reg = PCH_PP_OFF_DELAYS;
5155 pp_div_reg = PCH_PP_DIVISOR;
5156 } else {
bf13e81b
JN
5157 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5158
5159 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5160 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5161 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420
JB
5162 }
5163
b2f19d1a
PZ
5164 /*
5165 * And finally store the new values in the power sequencer. The
5166 * backlight delays are set to 1 because we do manual waits on them. For
5167 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5168 * we'll end up waiting for the backlight off delay twice: once when we
5169 * do the manual sleep, and once when we disable the panel and wait for
5170 * the PP_STATUS bit to become zero.
5171 */
f30d26e4 5172 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
b2f19d1a
PZ
5173 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5174 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 5175 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
5176 /* Compute the divisor for the pp clock, simply match the Bspec
5177 * formula. */
b0a08bec
VK
5178 if (IS_BROXTON(dev)) {
5179 pp_div = I915_READ(pp_ctrl_reg);
5180 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5181 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5182 << BXT_POWER_CYCLE_DELAY_SHIFT);
5183 } else {
5184 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5185 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5186 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5187 }
67a54566
DV
5188
5189 /* Haswell doesn't have any port selection bits for the panel
5190 * power sequencer any more. */
bc7d38a4 5191 if (IS_VALLEYVIEW(dev)) {
ad933b56 5192 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 5193 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 5194 if (port == PORT_A)
a24c144c 5195 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 5196 else
a24c144c 5197 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
5198 }
5199
453c5420
JB
5200 pp_on |= port_sel;
5201
5202 I915_WRITE(pp_on_reg, pp_on);
5203 I915_WRITE(pp_off_reg, pp_off);
b0a08bec
VK
5204 if (IS_BROXTON(dev))
5205 I915_WRITE(pp_ctrl_reg, pp_div);
5206 else
5207 I915_WRITE(pp_div_reg, pp_div);
67a54566 5208
67a54566 5209 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
453c5420
JB
5210 I915_READ(pp_on_reg),
5211 I915_READ(pp_off_reg),
b0a08bec
VK
5212 IS_BROXTON(dev) ?
5213 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
453c5420 5214 I915_READ(pp_div_reg));
f684960e
CW
5215}
5216
b33a2815
VK
5217/**
5218 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5219 * @dev: DRM device
5220 * @refresh_rate: RR to be programmed
5221 *
5222 * This function gets called when refresh rate (RR) has to be changed from
5223 * one frequency to another. Switches can be between high and low RR
5224 * supported by the panel or to any other RR based on media playback (in
5225 * this case, RR value needs to be passed from user space).
5226 *
5227 * The caller of this function needs to take a lock on dev_priv->drrs.
5228 */
96178eeb 5229static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
439d7ac0
PB
5230{
5231 struct drm_i915_private *dev_priv = dev->dev_private;
5232 struct intel_encoder *encoder;
96178eeb
VK
5233 struct intel_digital_port *dig_port = NULL;
5234 struct intel_dp *intel_dp = dev_priv->drrs.dp;
5cec258b 5235 struct intel_crtc_state *config = NULL;
439d7ac0 5236 struct intel_crtc *intel_crtc = NULL;
96178eeb 5237 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
439d7ac0
PB
5238
5239 if (refresh_rate <= 0) {
5240 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5241 return;
5242 }
5243
96178eeb
VK
5244 if (intel_dp == NULL) {
5245 DRM_DEBUG_KMS("DRRS not supported.\n");
439d7ac0
PB
5246 return;
5247 }
5248
1fcc9d1c 5249 /*
e4d59f6b
RV
5250 * FIXME: This needs proper synchronization with psr state for some
5251 * platforms that cannot have PSR and DRRS enabled at the same time.
1fcc9d1c 5252 */
439d7ac0 5253
96178eeb
VK
5254 dig_port = dp_to_dig_port(intel_dp);
5255 encoder = &dig_port->base;
723f9aab 5256 intel_crtc = to_intel_crtc(encoder->base.crtc);
439d7ac0
PB
5257
5258 if (!intel_crtc) {
5259 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5260 return;
5261 }
5262
6e3c9717 5263 config = intel_crtc->config;
439d7ac0 5264
96178eeb 5265 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
439d7ac0
PB
5266 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5267 return;
5268 }
5269
96178eeb
VK
5270 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5271 refresh_rate)
439d7ac0
PB
5272 index = DRRS_LOW_RR;
5273
96178eeb 5274 if (index == dev_priv->drrs.refresh_rate_type) {
439d7ac0
PB
5275 DRM_DEBUG_KMS(
5276 "DRRS requested for previously set RR...ignoring\n");
5277 return;
5278 }
5279
5280 if (!intel_crtc->active) {
5281 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5282 return;
5283 }
5284
44395bfe 5285 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
a4c30b1d
VK
5286 switch (index) {
5287 case DRRS_HIGH_RR:
5288 intel_dp_set_m_n(intel_crtc, M1_N1);
5289 break;
5290 case DRRS_LOW_RR:
5291 intel_dp_set_m_n(intel_crtc, M2_N2);
5292 break;
5293 case DRRS_MAX_RR:
5294 default:
5295 DRM_ERROR("Unsupported refreshrate type\n");
5296 }
5297 } else if (INTEL_INFO(dev)->gen > 6) {
649636ef
VS
5298 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5299 u32 val;
a4c30b1d 5300
649636ef 5301 val = I915_READ(reg);
439d7ac0 5302 if (index > DRRS_HIGH_RR) {
6fa7aec1
VK
5303 if (IS_VALLEYVIEW(dev))
5304 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5305 else
5306 val |= PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0 5307 } else {
6fa7aec1
VK
5308 if (IS_VALLEYVIEW(dev))
5309 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5310 else
5311 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0
PB
5312 }
5313 I915_WRITE(reg, val);
5314 }
5315
4e9ac947
VK
5316 dev_priv->drrs.refresh_rate_type = index;
5317
5318 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5319}
5320
b33a2815
VK
5321/**
5322 * intel_edp_drrs_enable - init drrs struct if supported
5323 * @intel_dp: DP struct
5324 *
5325 * Initializes frontbuffer_bits and drrs.dp
5326 */
c395578e
VK
5327void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5328{
5329 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5330 struct drm_i915_private *dev_priv = dev->dev_private;
5331 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5332 struct drm_crtc *crtc = dig_port->base.base.crtc;
5333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5334
5335 if (!intel_crtc->config->has_drrs) {
5336 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5337 return;
5338 }
5339
5340 mutex_lock(&dev_priv->drrs.mutex);
5341 if (WARN_ON(dev_priv->drrs.dp)) {
5342 DRM_ERROR("DRRS already enabled\n");
5343 goto unlock;
5344 }
5345
5346 dev_priv->drrs.busy_frontbuffer_bits = 0;
5347
5348 dev_priv->drrs.dp = intel_dp;
5349
5350unlock:
5351 mutex_unlock(&dev_priv->drrs.mutex);
5352}
5353
b33a2815
VK
5354/**
5355 * intel_edp_drrs_disable - Disable DRRS
5356 * @intel_dp: DP struct
5357 *
5358 */
c395578e
VK
5359void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5360{
5361 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5362 struct drm_i915_private *dev_priv = dev->dev_private;
5363 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5364 struct drm_crtc *crtc = dig_port->base.base.crtc;
5365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5366
5367 if (!intel_crtc->config->has_drrs)
5368 return;
5369
5370 mutex_lock(&dev_priv->drrs.mutex);
5371 if (!dev_priv->drrs.dp) {
5372 mutex_unlock(&dev_priv->drrs.mutex);
5373 return;
5374 }
5375
5376 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5377 intel_dp_set_drrs_state(dev_priv->dev,
5378 intel_dp->attached_connector->panel.
5379 fixed_mode->vrefresh);
5380
5381 dev_priv->drrs.dp = NULL;
5382 mutex_unlock(&dev_priv->drrs.mutex);
5383
5384 cancel_delayed_work_sync(&dev_priv->drrs.work);
5385}
5386
4e9ac947
VK
5387static void intel_edp_drrs_downclock_work(struct work_struct *work)
5388{
5389 struct drm_i915_private *dev_priv =
5390 container_of(work, typeof(*dev_priv), drrs.work.work);
5391 struct intel_dp *intel_dp;
5392
5393 mutex_lock(&dev_priv->drrs.mutex);
5394
5395 intel_dp = dev_priv->drrs.dp;
5396
5397 if (!intel_dp)
5398 goto unlock;
5399
439d7ac0 5400 /*
4e9ac947
VK
5401 * The delayed work can race with an invalidate hence we need to
5402 * recheck.
439d7ac0
PB
5403 */
5404
4e9ac947
VK
5405 if (dev_priv->drrs.busy_frontbuffer_bits)
5406 goto unlock;
439d7ac0 5407
4e9ac947
VK
5408 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5409 intel_dp_set_drrs_state(dev_priv->dev,
5410 intel_dp->attached_connector->panel.
5411 downclock_mode->vrefresh);
439d7ac0 5412
4e9ac947 5413unlock:
4e9ac947 5414 mutex_unlock(&dev_priv->drrs.mutex);
439d7ac0
PB
5415}
5416
b33a2815 5417/**
0ddfd203 5418 * intel_edp_drrs_invalidate - Disable Idleness DRRS
b33a2815
VK
5419 * @dev: DRM device
5420 * @frontbuffer_bits: frontbuffer plane tracking bits
5421 *
0ddfd203
R
5422 * This function gets called everytime rendering on the given planes start.
5423 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
b33a2815
VK
5424 *
5425 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5426 */
a93fad0f
VK
5427void intel_edp_drrs_invalidate(struct drm_device *dev,
5428 unsigned frontbuffer_bits)
5429{
5430 struct drm_i915_private *dev_priv = dev->dev_private;
5431 struct drm_crtc *crtc;
5432 enum pipe pipe;
5433
9da7d693 5434 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5435 return;
5436
88f933a8 5437 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5438
a93fad0f 5439 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5440 if (!dev_priv->drrs.dp) {
5441 mutex_unlock(&dev_priv->drrs.mutex);
5442 return;
5443 }
5444
a93fad0f
VK
5445 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5446 pipe = to_intel_crtc(crtc)->pipe;
5447
c1d038c6
DV
5448 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5449 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5450
0ddfd203 5451 /* invalidate means busy screen hence upclock */
c1d038c6 5452 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
a93fad0f
VK
5453 intel_dp_set_drrs_state(dev_priv->dev,
5454 dev_priv->drrs.dp->attached_connector->panel.
5455 fixed_mode->vrefresh);
a93fad0f 5456
a93fad0f
VK
5457 mutex_unlock(&dev_priv->drrs.mutex);
5458}
5459
b33a2815 5460/**
0ddfd203 5461 * intel_edp_drrs_flush - Restart Idleness DRRS
b33a2815
VK
5462 * @dev: DRM device
5463 * @frontbuffer_bits: frontbuffer plane tracking bits
5464 *
0ddfd203
R
5465 * This function gets called every time rendering on the given planes has
5466 * completed or flip on a crtc is completed. So DRRS should be upclocked
5467 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5468 * if no other planes are dirty.
b33a2815
VK
5469 *
5470 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5471 */
a93fad0f
VK
5472void intel_edp_drrs_flush(struct drm_device *dev,
5473 unsigned frontbuffer_bits)
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 struct drm_crtc *crtc;
5477 enum pipe pipe;
5478
9da7d693 5479 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5480 return;
5481
88f933a8 5482 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5483
a93fad0f 5484 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5485 if (!dev_priv->drrs.dp) {
5486 mutex_unlock(&dev_priv->drrs.mutex);
5487 return;
5488 }
5489
a93fad0f
VK
5490 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5491 pipe = to_intel_crtc(crtc)->pipe;
c1d038c6
DV
5492
5493 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
a93fad0f
VK
5494 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5495
0ddfd203 5496 /* flush means busy screen hence upclock */
c1d038c6 5497 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
0ddfd203
R
5498 intel_dp_set_drrs_state(dev_priv->dev,
5499 dev_priv->drrs.dp->attached_connector->panel.
5500 fixed_mode->vrefresh);
5501
5502 /*
5503 * flush also means no more activity hence schedule downclock, if all
5504 * other fbs are quiescent too
5505 */
5506 if (!dev_priv->drrs.busy_frontbuffer_bits)
a93fad0f
VK
5507 schedule_delayed_work(&dev_priv->drrs.work,
5508 msecs_to_jiffies(1000));
5509 mutex_unlock(&dev_priv->drrs.mutex);
5510}
5511
b33a2815
VK
5512/**
5513 * DOC: Display Refresh Rate Switching (DRRS)
5514 *
5515 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5516 * which enables swtching between low and high refresh rates,
5517 * dynamically, based on the usage scenario. This feature is applicable
5518 * for internal panels.
5519 *
5520 * Indication that the panel supports DRRS is given by the panel EDID, which
5521 * would list multiple refresh rates for one resolution.
5522 *
5523 * DRRS is of 2 types - static and seamless.
5524 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5525 * (may appear as a blink on screen) and is used in dock-undock scenario.
5526 * Seamless DRRS involves changing RR without any visual effect to the user
5527 * and can be used during normal system usage. This is done by programming
5528 * certain registers.
5529 *
5530 * Support for static/seamless DRRS may be indicated in the VBT based on
5531 * inputs from the panel spec.
5532 *
5533 * DRRS saves power by switching to low RR based on usage scenarios.
5534 *
5535 * eDP DRRS:-
5536 * The implementation is based on frontbuffer tracking implementation.
5537 * When there is a disturbance on the screen triggered by user activity or a
5538 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5539 * When there is no movement on screen, after a timeout of 1 second, a switch
5540 * to low RR is made.
5541 * For integration with frontbuffer tracking code,
5542 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5543 *
5544 * DRRS can be further extended to support other internal panels and also
5545 * the scenario of video playback wherein RR is set based on the rate
5546 * requested by userspace.
5547 */
5548
5549/**
5550 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5551 * @intel_connector: eDP connector
5552 * @fixed_mode: preferred mode of panel
5553 *
5554 * This function is called only once at driver load to initialize basic
5555 * DRRS stuff.
5556 *
5557 * Returns:
5558 * Downclock mode if panel supports it, else return NULL.
5559 * DRRS support is determined by the presence of downclock mode (apart
5560 * from VBT setting).
5561 */
4f9db5b5 5562static struct drm_display_mode *
96178eeb
VK
5563intel_dp_drrs_init(struct intel_connector *intel_connector,
5564 struct drm_display_mode *fixed_mode)
4f9db5b5
PB
5565{
5566 struct drm_connector *connector = &intel_connector->base;
96178eeb 5567 struct drm_device *dev = connector->dev;
4f9db5b5
PB
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 struct drm_display_mode *downclock_mode = NULL;
5570
9da7d693
DV
5571 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5572 mutex_init(&dev_priv->drrs.mutex);
5573
4f9db5b5
PB
5574 if (INTEL_INFO(dev)->gen <= 6) {
5575 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5576 return NULL;
5577 }
5578
5579 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 5580 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
5581 return NULL;
5582 }
5583
5584 downclock_mode = intel_find_panel_downclock
5585 (dev, fixed_mode, connector);
5586
5587 if (!downclock_mode) {
a1d26342 5588 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
4f9db5b5
PB
5589 return NULL;
5590 }
5591
96178eeb 5592 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
4f9db5b5 5593
96178eeb 5594 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 5595 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
5596 return downclock_mode;
5597}
5598
ed92f0b2 5599static bool intel_edp_init_connector(struct intel_dp *intel_dp,
36b5f425 5600 struct intel_connector *intel_connector)
ed92f0b2
PZ
5601{
5602 struct drm_connector *connector = &intel_connector->base;
5603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
5604 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5605 struct drm_device *dev = intel_encoder->base.dev;
ed92f0b2
PZ
5606 struct drm_i915_private *dev_priv = dev->dev_private;
5607 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 5608 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
5609 bool has_dpcd;
5610 struct drm_display_mode *scan;
5611 struct edid *edid;
6517d273 5612 enum pipe pipe = INVALID_PIPE;
ed92f0b2
PZ
5613
5614 if (!is_edp(intel_dp))
5615 return true;
5616
49e6bc51
VS
5617 pps_lock(intel_dp);
5618 intel_edp_panel_vdd_sanitize(intel_dp);
5619 pps_unlock(intel_dp);
63635217 5620
ed92f0b2 5621 /* Cache DPCD and EDID for edp. */
ed92f0b2 5622 has_dpcd = intel_dp_get_dpcd(intel_dp);
ed92f0b2
PZ
5623
5624 if (has_dpcd) {
5625 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5626 dev_priv->no_aux_handshake =
5627 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5628 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5629 } else {
5630 /* if this fails, presume the device is a ghost */
5631 DRM_INFO("failed to retrieve link info, disabling eDP\n");
ed92f0b2
PZ
5632 return false;
5633 }
5634
5635 /* We now know it's not a ghost, init power sequence regs. */
773538e8 5636 pps_lock(intel_dp);
36b5f425 5637 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
773538e8 5638 pps_unlock(intel_dp);
ed92f0b2 5639
060c8778 5640 mutex_lock(&dev->mode_config.mutex);
0b99836f 5641 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5642 if (edid) {
5643 if (drm_add_edid_modes(connector, edid)) {
5644 drm_mode_connector_update_edid_property(connector,
5645 edid);
5646 drm_edid_to_eld(connector, edid);
5647 } else {
5648 kfree(edid);
5649 edid = ERR_PTR(-EINVAL);
5650 }
5651 } else {
5652 edid = ERR_PTR(-ENOENT);
5653 }
5654 intel_connector->edid = edid;
5655
5656 /* prefer fixed mode from EDID if available */
5657 list_for_each_entry(scan, &connector->probed_modes, head) {
5658 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5659 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5 5660 downclock_mode = intel_dp_drrs_init(
4f9db5b5 5661 intel_connector, fixed_mode);
ed92f0b2
PZ
5662 break;
5663 }
5664 }
5665
5666 /* fallback to VBT if available for eDP */
5667 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5668 fixed_mode = drm_mode_duplicate(dev,
5669 dev_priv->vbt.lfp_lvds_vbt_mode);
5670 if (fixed_mode)
5671 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5672 }
060c8778 5673 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5674
01527b31
CT
5675 if (IS_VALLEYVIEW(dev)) {
5676 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5677 register_reboot_notifier(&intel_dp->edp_notifier);
6517d273
VS
5678
5679 /*
5680 * Figure out the current pipe for the initial backlight setup.
5681 * If the current pipe isn't valid, try the PPS pipe, and if that
5682 * fails just assume pipe A.
5683 */
5684 if (IS_CHERRYVIEW(dev))
5685 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5686 else
5687 pipe = PORT_TO_PIPE(intel_dp->DP);
5688
5689 if (pipe != PIPE_A && pipe != PIPE_B)
5690 pipe = intel_dp->pps_pipe;
5691
5692 if (pipe != PIPE_A && pipe != PIPE_B)
5693 pipe = PIPE_A;
5694
5695 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5696 pipe_name(pipe));
01527b31
CT
5697 }
5698
4f9db5b5 5699 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5507faeb 5700 intel_connector->panel.backlight.power = intel_edp_backlight_power;
6517d273 5701 intel_panel_setup_backlight(connector, pipe);
ed92f0b2
PZ
5702
5703 return true;
5704}
5705
16c25533 5706bool
f0fec3f2
PZ
5707intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5708 struct intel_connector *intel_connector)
a4fc5ed6 5709{
f0fec3f2
PZ
5710 struct drm_connector *connector = &intel_connector->base;
5711 struct intel_dp *intel_dp = &intel_dig_port->dp;
5712 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5713 struct drm_device *dev = intel_encoder->base.dev;
a4fc5ed6 5714 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 5715 enum port port = intel_dig_port->port;
0b99836f 5716 int type;
a4fc5ed6 5717
a4a5d2f8
VS
5718 intel_dp->pps_pipe = INVALID_PIPE;
5719
ec5b01dd 5720 /* intel_dp vfuncs */
b6b5e383
DL
5721 if (INTEL_INFO(dev)->gen >= 9)
5722 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5723 else if (IS_VALLEYVIEW(dev))
ec5b01dd
DL
5724 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5725 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5726 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5727 else if (HAS_PCH_SPLIT(dev))
5728 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5729 else
5730 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5731
b9ca5fad
DL
5732 if (INTEL_INFO(dev)->gen >= 9)
5733 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5734 else
5735 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
153b1100 5736
ad64217b
ACO
5737 if (HAS_DDI(dev))
5738 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5739
0767935e
DV
5740 /* Preserve the current hw state. */
5741 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5742 intel_dp->attached_connector = intel_connector;
3d3dc149 5743
3b32a35b 5744 if (intel_dp_is_edp(dev, port))
b329530c 5745 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5746 else
5747 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5748
f7d24902
ID
5749 /*
5750 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5751 * for DP the encoder type can be set by the caller to
5752 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5753 */
5754 if (type == DRM_MODE_CONNECTOR_eDP)
5755 intel_encoder->type = INTEL_OUTPUT_EDP;
5756
c17ed5b5
VS
5757 /* eDP only on port B and/or C on vlv/chv */
5758 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5759 port != PORT_B && port != PORT_C))
5760 return false;
5761
e7281eab
ID
5762 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5763 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5764 port_name(port));
5765
b329530c 5766 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5767 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5768
a4fc5ed6
KP
5769 connector->interlace_allowed = true;
5770 connector->doublescan_allowed = 0;
5771
f0fec3f2 5772 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5773 edp_panel_vdd_work);
a4fc5ed6 5774
df0e9248 5775 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 5776 drm_connector_register(connector);
a4fc5ed6 5777
affa9354 5778 if (HAS_DDI(dev))
bcbc889b
PZ
5779 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5780 else
5781 intel_connector->get_hw_state = intel_connector_get_hw_state;
80f65de3 5782 intel_connector->unregister = intel_dp_connector_unregister;
bcbc889b 5783
0b99836f 5784 /* Set up the hotplug pin. */
ab9d7c30
PZ
5785 switch (port) {
5786 case PORT_A:
1d843f9d 5787 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5788 break;
5789 case PORT_B:
1d843f9d 5790 intel_encoder->hpd_pin = HPD_PORT_B;
e87a005d 5791 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
cf1d5883 5792 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5793 break;
5794 case PORT_C:
1d843f9d 5795 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5796 break;
5797 case PORT_D:
1d843f9d 5798 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30 5799 break;
26951caf
XZ
5800 case PORT_E:
5801 intel_encoder->hpd_pin = HPD_PORT_E;
5802 break;
ab9d7c30 5803 default:
ad1c0b19 5804 BUG();
5eb08b69
ZW
5805 }
5806
dada1a9f 5807 if (is_edp(intel_dp)) {
773538e8 5808 pps_lock(intel_dp);
1e74a324
VS
5809 intel_dp_init_panel_power_timestamps(intel_dp);
5810 if (IS_VALLEYVIEW(dev))
a4a5d2f8 5811 vlv_initial_power_sequencer_setup(intel_dp);
1e74a324 5812 else
36b5f425 5813 intel_dp_init_panel_power_sequencer(dev, intel_dp);
773538e8 5814 pps_unlock(intel_dp);
dada1a9f 5815 }
0095e6dc 5816
9d1a1031 5817 intel_dp_aux_init(intel_dp, intel_connector);
c1f05264 5818
0e32b39c 5819 /* init MST on ports that can support it */
0c9b3715
JN
5820 if (HAS_DP_MST(dev) &&
5821 (port == PORT_B || port == PORT_C || port == PORT_D))
5822 intel_dp_mst_encoder_init(intel_dig_port,
5823 intel_connector->base.base.id);
0e32b39c 5824
36b5f425 5825 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
4f71d0cb 5826 drm_dp_aux_unregister(&intel_dp->aux);
15b1d171
PZ
5827 if (is_edp(intel_dp)) {
5828 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
5829 /*
5830 * vdd might still be enabled do to the delayed vdd off.
5831 * Make sure vdd is actually turned off here.
5832 */
773538e8 5833 pps_lock(intel_dp);
4be73780 5834 edp_panel_vdd_off_sync(intel_dp);
773538e8 5835 pps_unlock(intel_dp);
15b1d171 5836 }
34ea3d38 5837 drm_connector_unregister(connector);
b2f246a8 5838 drm_connector_cleanup(connector);
16c25533 5839 return false;
b2f246a8 5840 }
32f9d658 5841
f684960e
CW
5842 intel_dp_add_properties(intel_dp, connector);
5843
a4fc5ed6
KP
5844 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5845 * 0xd. Failure to do so will result in spurious interrupts being
5846 * generated on the port when a cable is not attached.
5847 */
5848 if (IS_G4X(dev) && !IS_GM45(dev)) {
5849 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5850 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5851 }
16c25533 5852
aa7471d2
JN
5853 i915_debugfs_connector_add(connector);
5854
16c25533 5855 return true;
a4fc5ed6 5856}
f0fec3f2
PZ
5857
5858void
5859intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5860{
13cf5504 5861 struct drm_i915_private *dev_priv = dev->dev_private;
f0fec3f2
PZ
5862 struct intel_digital_port *intel_dig_port;
5863 struct intel_encoder *intel_encoder;
5864 struct drm_encoder *encoder;
5865 struct intel_connector *intel_connector;
5866
b14c5679 5867 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2
PZ
5868 if (!intel_dig_port)
5869 return;
5870
08d9bc92 5871 intel_connector = intel_connector_alloc();
11aee0f6
SM
5872 if (!intel_connector)
5873 goto err_connector_alloc;
f0fec3f2
PZ
5874
5875 intel_encoder = &intel_dig_port->base;
5876 encoder = &intel_encoder->base;
5877
5878 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5879 DRM_MODE_ENCODER_TMDS);
5880
5bfe2ac0 5881 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5882 intel_encoder->disable = intel_disable_dp;
00c09d70 5883 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5884 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5885 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5886 if (IS_CHERRYVIEW(dev)) {
9197c88b 5887 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5888 intel_encoder->pre_enable = chv_pre_enable_dp;
5889 intel_encoder->enable = vlv_enable_dp;
580d3811 5890 intel_encoder->post_disable = chv_post_disable_dp;
d6db995f 5891 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
e4a1d846 5892 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5893 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5894 intel_encoder->pre_enable = vlv_pre_enable_dp;
5895 intel_encoder->enable = vlv_enable_dp;
49277c31 5896 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5897 } else {
ecff4f3b
JN
5898 intel_encoder->pre_enable = g4x_pre_enable_dp;
5899 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5900 if (INTEL_INFO(dev)->gen >= 5)
5901 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5902 }
f0fec3f2 5903
174edf1f 5904 intel_dig_port->port = port;
f0fec3f2
PZ
5905 intel_dig_port->dp.output_reg = output_reg;
5906
00c09d70 5907 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
882ec384
VS
5908 if (IS_CHERRYVIEW(dev)) {
5909 if (port == PORT_D)
5910 intel_encoder->crtc_mask = 1 << 2;
5911 else
5912 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5913 } else {
5914 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5915 }
bc079e8b 5916 intel_encoder->cloneable = 0;
f0fec3f2 5917
13cf5504 5918 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5fcece80 5919 dev_priv->hotplug.irq_port[port] = intel_dig_port;
13cf5504 5920
11aee0f6
SM
5921 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5922 goto err_init_connector;
5923
5924 return;
5925
5926err_init_connector:
5927 drm_encoder_cleanup(encoder);
5928 kfree(intel_connector);
5929err_connector_alloc:
5930 kfree(intel_dig_port);
5931
5932 return;
f0fec3f2 5933}
0e32b39c
DA
5934
5935void intel_dp_mst_suspend(struct drm_device *dev)
5936{
5937 struct drm_i915_private *dev_priv = dev->dev_private;
5938 int i;
5939
5940 /* disable MST */
5941 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5942 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
5943 if (!intel_dig_port)
5944 continue;
5945
5946 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5947 if (!intel_dig_port->dp.can_mst)
5948 continue;
5949 if (intel_dig_port->dp.is_mst)
5950 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5951 }
5952 }
5953}
5954
5955void intel_dp_mst_resume(struct drm_device *dev)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 int i;
5959
5960 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5961 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
5962 if (!intel_dig_port)
5963 continue;
5964 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5965 int ret;
5966
5967 if (!intel_dig_port->dp.can_mst)
5968 continue;
5969
5970 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5971 if (ret != 0) {
5972 intel_dp_check_mst_status(&intel_dig_port->dp);
5973 }
5974 }
5975 }
5976}