]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm: i915: Rely on the default ->best_encoder() behavior where appropriate
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
a4fc5ed6 38#include "intel_drv.h"
760285e7 39#include <drm/i915_drm.h>
a4fc5ed6 40#include "i915_drv.h"
a4fc5ed6 41
a4fc5ed6
KP
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
559be30c
TP
44/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
9dd4ffdf 50struct dp_link_dpll {
840b32b7 51 int clock;
9dd4ffdf
CML
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
840b32b7 56 { 162000,
9dd4ffdf 57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
840b32b7 58 { 270000,
9dd4ffdf
CML
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
840b32b7 63 { 162000,
9dd4ffdf 64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
840b32b7 65 { 270000,
9dd4ffdf
CML
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
65ce4bf5 69static const struct dp_link_dpll vlv_dpll[] = {
840b32b7 70 { 162000,
58f6e632 71 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
840b32b7 72 { 270000,
65ce4bf5
CML
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
ef9348c8
CML
76/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
840b32b7 86 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
ef9348c8 87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
840b32b7 88 { 270000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8 89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
840b32b7 90 { 540000, /* m2_int = 27, m2_fraction = 0 */
ef9348c8
CML
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
637a9c63 93
64987fc5
SJ
94static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
637a9c63 96static const int skl_rates[] = { 162000, 216000, 270000,
f4896f15
VS
97 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
ef9348c8 99
cfcb0fc9
JB
100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
da63a9f2
PZ
109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
112}
113
68b4d824 114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 115{
68b4d824
ID
116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
119}
120
df0e9248
CW
121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
fa90ecef 123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
124}
125
ea5b213a 126static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
093e3f13 129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
a8c3344e
VS
130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
f21a2198 132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
a4fc5ed6 133
ed4e9c1d
VS
134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 136{
7183dc29 137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
a4fc5ed6
KP
138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
1db10e28 142 case DP_LINK_BW_5_4:
d4eead50 143 break;
a4fc5ed6 144 default:
d4eead50
ID
145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
a4fc5ed6
KP
147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
eeb6324d
PZ
153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
eeb6324d
PZ
156 u8 source_max, sink_max;
157
ccb1a831 158 source_max = intel_dig_port->max_lanes;
eeb6324d
PZ
159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
cd9dde44
AJ
164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
a4fc5ed6 181static int
c898261c 182intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 183{
cd9dde44 184 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
185}
186
fe27d53e
DA
187static int
188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
c19de8eb 193static enum drm_mode_status
a4fc5ed6
KP
194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
df0e9248 197 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
799487f5 202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
a4fc5ed6 203
dd06f90e
JN
204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
206 return MODE_PANEL;
207
dd06f90e 208 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 209 return MODE_PANEL;
03afc4a2
DV
210
211 target_clock = fixed_mode->clock;
7de56f43
ZY
212 }
213
50fec21a 214 max_link_clock = intel_dp_max_link_rate(intel_dp);
eeb6324d 215 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
799487f5 220 if (mode_rate > max_rate || target_clock > max_dotclk)
c4867936 221 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
0af78a2b
DV
226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
a4fc5ed6
KP
229 return MODE_OK;
230}
231
a4f1289e 232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
a4fc5ed6
KP
233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
c2af70e2 244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
a4fc5ed6
KP
245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
bf13e81b
JN
253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 255 struct intel_dp *intel_dp);
bf13e81b
JN
256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 258 struct intel_dp *intel_dp);
bf13e81b 259
773538e8
VS
260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
25f78f58 272 power_domain = intel_display_port_aux_power_domain(encoder);
773538e8
VS
273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
25f78f58 288 power_domain = intel_display_port_aux_power_domain(encoder);
773538e8
VS
289 intel_display_power_put(dev_priv, power_domain);
290}
291
961a0db0
VS
292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
0047eedc
VS
299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
961a0db0
VS
302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
d288f65f
VS
325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
0047eedc
VS
331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
3f36b937
TU
335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
0047eedc 341 }
d288f65f 342
961a0db0
VS
343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
d288f65f 357
0047eedc 358 if (!pll_enabled) {
d288f65f 359 vlv_force_pll_off(dev, pipe);
0047eedc
VS
360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
961a0db0
VS
364}
365
bf13e81b
JN
366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b
JN
370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
a8c3344e 374 enum pipe pipe;
bf13e81b 375
e39b999a 376 lockdep_assert_held(&dev_priv->pps_mutex);
bf13e81b 377
a8c3344e
VS
378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
a4a5d2f8
VS
381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
383
384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
19c8054c 388 for_each_intel_encoder(dev, encoder) {
a4a5d2f8
VS
389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
a8c3344e
VS
405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
a4a5d2f8 408
a8c3344e
VS
409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
a4a5d2f8
VS
411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
36b5f425
VS
417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8 419
961a0db0
VS
420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
a4a5d2f8
VS
425
426 return intel_dp->pps_pipe;
427}
428
6491ab27
VS
429typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
430 enum pipe pipe);
431
432static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
433 enum pipe pipe)
434{
435 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
436}
437
438static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
439 enum pipe pipe)
440{
441 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
442}
443
444static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
445 enum pipe pipe)
446{
447 return true;
448}
bf13e81b 449
a4a5d2f8 450static enum pipe
6491ab27
VS
451vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
452 enum port port,
453 vlv_pipe_check pipe_check)
a4a5d2f8
VS
454{
455 enum pipe pipe;
bf13e81b 456
bf13e81b
JN
457 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
458 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
459 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
460
461 if (port_sel != PANEL_PORT_SELECT_VLV(port))
462 continue;
463
6491ab27
VS
464 if (!pipe_check(dev_priv, pipe))
465 continue;
466
a4a5d2f8 467 return pipe;
bf13e81b
JN
468 }
469
a4a5d2f8
VS
470 return INVALID_PIPE;
471}
472
473static void
474vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
475{
476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
477 struct drm_device *dev = intel_dig_port->base.base.dev;
478 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
479 enum port port = intel_dig_port->port;
480
481 lockdep_assert_held(&dev_priv->pps_mutex);
482
483 /* try to find a pipe with this port selected */
6491ab27
VS
484 /* first pick one where the panel is on */
485 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
486 vlv_pipe_has_pp_on);
487 /* didn't find one? pick one where vdd is on */
488 if (intel_dp->pps_pipe == INVALID_PIPE)
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_vdd_on);
491 /* didn't find one? pick one with just the correct port */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_any);
a4a5d2f8
VS
495
496 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
497 if (intel_dp->pps_pipe == INVALID_PIPE) {
498 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
499 port_name(port));
500 return;
bf13e81b
JN
501 }
502
a4a5d2f8
VS
503 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
504 port_name(port), pipe_name(intel_dp->pps_pipe));
505
36b5f425
VS
506 intel_dp_init_panel_power_sequencer(dev, intel_dp);
507 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
bf13e81b
JN
508}
509
773538e8
VS
510void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
511{
512 struct drm_device *dev = dev_priv->dev;
513 struct intel_encoder *encoder;
514
666a4537 515 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
773538e8
VS
516 return;
517
518 /*
519 * We can't grab pps_mutex here due to deadlock with power_domain
520 * mutex when power_domain functions are called while holding pps_mutex.
521 * That also means that in order to use pps_pipe the code needs to
522 * hold both a power domain reference and pps_mutex, and the power domain
523 * reference get/put must be done while _not_ holding pps_mutex.
524 * pps_{lock,unlock}() do these steps in the correct order, so one
525 * should use them always.
526 */
527
19c8054c 528 for_each_intel_encoder(dev, encoder) {
773538e8
VS
529 struct intel_dp *intel_dp;
530
531 if (encoder->type != INTEL_OUTPUT_EDP)
532 continue;
533
534 intel_dp = enc_to_intel_dp(&encoder->base);
535 intel_dp->pps_pipe = INVALID_PIPE;
536 }
bf13e81b
JN
537}
538
f0f59a00
VS
539static i915_reg_t
540_pp_ctrl_reg(struct intel_dp *intel_dp)
bf13e81b
JN
541{
542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
543
b0a08bec
VK
544 if (IS_BROXTON(dev))
545 return BXT_PP_CONTROL(0);
546 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
547 return PCH_PP_CONTROL;
548 else
549 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
550}
551
f0f59a00
VS
552static i915_reg_t
553_pp_stat_reg(struct intel_dp *intel_dp)
bf13e81b
JN
554{
555 struct drm_device *dev = intel_dp_to_dev(intel_dp);
556
b0a08bec
VK
557 if (IS_BROXTON(dev))
558 return BXT_PP_STATUS(0);
559 else if (HAS_PCH_SPLIT(dev))
bf13e81b
JN
560 return PCH_PP_STATUS;
561 else
562 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
563}
564
01527b31
CT
565/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
566 This function only applicable when panel PM state is not to be tracked */
567static int edp_notify_handler(struct notifier_block *this, unsigned long code,
568 void *unused)
569{
570 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
571 edp_notifier);
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573 struct drm_i915_private *dev_priv = dev->dev_private;
01527b31
CT
574
575 if (!is_edp(intel_dp) || code != SYS_RESTART)
576 return 0;
577
773538e8 578 pps_lock(intel_dp);
e39b999a 579
666a4537 580 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e39b999a 581 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
f0f59a00 582 i915_reg_t pp_ctrl_reg, pp_div_reg;
649636ef 583 u32 pp_div;
e39b999a 584
01527b31
CT
585 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
586 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
587 pp_div = I915_READ(pp_div_reg);
588 pp_div &= PP_REFERENCE_DIVIDER_MASK;
589
590 /* 0x1F write to PP_DIV_REG sets max cycle delay */
591 I915_WRITE(pp_div_reg, pp_div | 0x1F);
592 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
593 msleep(intel_dp->panel_power_cycle_delay);
594 }
595
773538e8 596 pps_unlock(intel_dp);
e39b999a 597
01527b31
CT
598 return 0;
599}
600
4be73780 601static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 602{
30add22d 603 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
604 struct drm_i915_private *dev_priv = dev->dev_private;
605
e39b999a
VS
606 lockdep_assert_held(&dev_priv->pps_mutex);
607
666a4537 608 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
9a42356b
VS
609 intel_dp->pps_pipe == INVALID_PIPE)
610 return false;
611
bf13e81b 612 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
613}
614
4be73780 615static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 616{
30add22d 617 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
618 struct drm_i915_private *dev_priv = dev->dev_private;
619
e39b999a
VS
620 lockdep_assert_held(&dev_priv->pps_mutex);
621
666a4537 622 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
9a42356b
VS
623 intel_dp->pps_pipe == INVALID_PIPE)
624 return false;
625
773538e8 626 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
627}
628
9b984dae
KP
629static void
630intel_dp_check_edp(struct intel_dp *intel_dp)
631{
30add22d 632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9b984dae 633 struct drm_i915_private *dev_priv = dev->dev_private;
ebf33b18 634
9b984dae
KP
635 if (!is_edp(intel_dp))
636 return;
453c5420 637
4be73780 638 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
639 WARN(1, "eDP powered off while attempting aux channel communication.\n");
640 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
641 I915_READ(_pp_stat_reg(intel_dp)),
642 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
643 }
644}
645
9ee32fea
DV
646static uint32_t
647intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
648{
649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
650 struct drm_device *dev = intel_dig_port->base.base.dev;
651 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 652 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
653 uint32_t status;
654 bool done;
655
ef04f00d 656#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 657 if (has_aux_irq)
b18ac466 658 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 659 msecs_to_jiffies_timeout(10));
9ee32fea
DV
660 else
661 done = wait_for_atomic(C, 10) == 0;
662 if (!done)
663 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
664 has_aux_irq);
665#undef C
666
667 return status;
668}
669
6ffb1be7 670static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 671{
174edf1f 672 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
e7dc33f3 673 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
9ee32fea 674
a457f54b
VS
675 if (index)
676 return 0;
677
ec5b01dd
DL
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
a457f54b 680 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
a4fc5ed6 681 */
a457f54b 682 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
ec5b01dd
DL
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
a457f54b 688 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
ec5b01dd
DL
689
690 if (index)
691 return 0;
692
a457f54b
VS
693 /*
694 * The clock divider is based off the cdclk or PCH rawclk, and would
695 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
696 * divide by 2000 and use that
697 */
e7dc33f3 698 if (intel_dig_port->port == PORT_A)
fce18c4c 699 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
e7dc33f3
VS
700 else
701 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
ec5b01dd
DL
702}
703
704static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
705{
706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
a457f54b 707 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
ec5b01dd 708
a457f54b 709 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
2c55c336 710 /* Workaround for non-ULT HSW */
bc86625a
CW
711 switch (index) {
712 case 0: return 63;
713 case 1: return 72;
714 default: return 0;
715 }
2c55c336 716 }
a457f54b
VS
717
718 return ilk_get_aux_clock_divider(intel_dp, index);
b84a1cf8
RV
719}
720
b6b5e383
DL
721static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
722{
723 /*
724 * SKL doesn't need us to program the AUX clock divider (Hardware will
725 * derive the clock from CDCLK automatically). We still implement the
726 * get_aux_clock_divider vfunc to plug-in into the existing code.
727 */
728 return index ? 0 : 1;
729}
730
6ffb1be7
VS
731static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
732 bool has_aux_irq,
733 int send_bytes,
734 uint32_t aux_clock_divider)
5ed12a19
DL
735{
736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
737 struct drm_device *dev = intel_dig_port->base.base.dev;
738 uint32_t precharge, timeout;
739
740 if (IS_GEN6(dev))
741 precharge = 3;
742 else
743 precharge = 5;
744
f3c6a3a7 745 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
5ed12a19
DL
746 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
747 else
748 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
749
750 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 751 DP_AUX_CH_CTL_DONE |
5ed12a19 752 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 753 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 754 timeout |
788d4433 755 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
756 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
757 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 758 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
759}
760
b9ca5fad
DL
761static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t unused)
765{
766 return DP_AUX_CH_CTL_SEND_BUSY |
767 DP_AUX_CH_CTL_DONE |
768 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
769 DP_AUX_CH_CTL_TIME_OUT_ERROR |
770 DP_AUX_CH_CTL_TIME_OUT_1600us |
771 DP_AUX_CH_CTL_RECEIVE_ERROR |
772 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
d4dcbdce 773 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
b9ca5fad
DL
774 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
775}
776
b84a1cf8
RV
777static int
778intel_dp_aux_ch(struct intel_dp *intel_dp,
bd9f74a5 779 const uint8_t *send, int send_bytes,
b84a1cf8
RV
780 uint8_t *recv, int recv_size)
781{
782 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
783 struct drm_device *dev = intel_dig_port->base.base.dev;
784 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 785 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
bc86625a 786 uint32_t aux_clock_divider;
b84a1cf8
RV
787 int i, ret, recv_bytes;
788 uint32_t status;
5ed12a19 789 int try, clock = 0;
4e6b788c 790 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
791 bool vdd;
792
773538e8 793 pps_lock(intel_dp);
e39b999a 794
72c3500a
VS
795 /*
796 * We will be called with VDD already enabled for dpcd/edid/oui reads.
797 * In such cases we want to leave VDD enabled and it's up to upper layers
798 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
799 * ourselves.
800 */
1e0560e0 801 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
802
803 /* dp aux is extremely sensitive to irq latency, hence request the
804 * lowest possible wakeup latency and so prevent the cpu from going into
805 * deep sleep states.
806 */
807 pm_qos_update_request(&dev_priv->pm_qos, 0);
808
809 intel_dp_check_edp(intel_dp);
5eb08b69 810
11bee43e
JB
811 /* Try to wait for any previous AUX channel activity */
812 for (try = 0; try < 3; try++) {
ef04f00d 813 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
814 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
815 break;
816 msleep(1);
817 }
818
819 if (try == 3) {
02196c77
MK
820 static u32 last_status = -1;
821 const u32 status = I915_READ(ch_ctl);
822
823 if (status != last_status) {
824 WARN(1, "dp_aux_ch not started status 0x%08x\n",
825 status);
826 last_status = status;
827 }
828
9ee32fea
DV
829 ret = -EBUSY;
830 goto out;
4f7f7b7e
CW
831 }
832
46a5ae9f
PZ
833 /* Only 5 data registers! */
834 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
835 ret = -E2BIG;
836 goto out;
837 }
838
ec5b01dd 839 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
840 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
841 has_aux_irq,
842 send_bytes,
843 aux_clock_divider);
5ed12a19 844
bc86625a
CW
845 /* Must try at least 3 times according to DP spec */
846 for (try = 0; try < 5; try++) {
847 /* Load the send data into the aux channel data registers */
848 for (i = 0; i < send_bytes; i += 4)
330e20ec 849 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
a4f1289e
RV
850 intel_dp_pack_aux(send + i,
851 send_bytes - i));
bc86625a
CW
852
853 /* Send the command and wait for it to complete */
5ed12a19 854 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
855
856 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
857
858 /* Clear done status and any errors */
859 I915_WRITE(ch_ctl,
860 status |
861 DP_AUX_CH_CTL_DONE |
862 DP_AUX_CH_CTL_TIME_OUT_ERROR |
863 DP_AUX_CH_CTL_RECEIVE_ERROR);
864
74ebf294 865 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
bc86625a 866 continue;
74ebf294
TP
867
868 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
869 * 400us delay required for errors and timeouts
870 * Timeout errors from the HW already meet this
871 * requirement so skip to next iteration
872 */
873 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
874 usleep_range(400, 500);
bc86625a 875 continue;
74ebf294 876 }
bc86625a 877 if (status & DP_AUX_CH_CTL_DONE)
e058c945 878 goto done;
bc86625a 879 }
a4fc5ed6
KP
880 }
881
a4fc5ed6 882 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 883 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
884 ret = -EBUSY;
885 goto out;
a4fc5ed6
KP
886 }
887
e058c945 888done:
a4fc5ed6
KP
889 /* Check for timeout or receive error.
890 * Timeouts occur when the sink is not connected
891 */
a5b3da54 892 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 893 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
894 ret = -EIO;
895 goto out;
a5b3da54 896 }
1ae8c0a5
KP
897
898 /* Timeouts occur when the device isn't connected, so they're
899 * "normal" -- don't fill the kernel log with these */
a5b3da54 900 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 901 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
902 ret = -ETIMEDOUT;
903 goto out;
a4fc5ed6
KP
904 }
905
906 /* Unload any bytes sent back from the other side */
907 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
908 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
14e01889
RV
909
910 /*
911 * By BSpec: "Message sizes of 0 or >20 are not allowed."
912 * We have no idea of what happened so we return -EBUSY so
913 * drm layer takes care for the necessary retries.
914 */
915 if (recv_bytes == 0 || recv_bytes > 20) {
916 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
917 recv_bytes);
918 /*
919 * FIXME: This patch was created on top of a series that
920 * organize the retries at drm level. There EBUSY should
921 * also take care for 1ms wait before retrying.
922 * That aux retries re-org is still needed and after that is
923 * merged we remove this sleep from here.
924 */
925 usleep_range(1000, 1500);
926 ret = -EBUSY;
927 goto out;
928 }
929
a4fc5ed6
KP
930 if (recv_bytes > recv_size)
931 recv_bytes = recv_size;
0206e353 932
4f7f7b7e 933 for (i = 0; i < recv_bytes; i += 4)
330e20ec 934 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
a4f1289e 935 recv + i, recv_bytes - i);
a4fc5ed6 936
9ee32fea
DV
937 ret = recv_bytes;
938out:
939 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
940
884f19e9
JN
941 if (vdd)
942 edp_panel_vdd_off(intel_dp, false);
943
773538e8 944 pps_unlock(intel_dp);
e39b999a 945
9ee32fea 946 return ret;
a4fc5ed6
KP
947}
948
a6c8aff0
JN
949#define BARE_ADDRESS_SIZE 3
950#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
951static ssize_t
952intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 953{
9d1a1031
JN
954 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
955 uint8_t txbuf[20], rxbuf[20];
956 size_t txsize, rxsize;
a4fc5ed6 957 int ret;
a4fc5ed6 958
d2d9cbbd
VS
959 txbuf[0] = (msg->request << 4) |
960 ((msg->address >> 16) & 0xf);
961 txbuf[1] = (msg->address >> 8) & 0xff;
9d1a1031
JN
962 txbuf[2] = msg->address & 0xff;
963 txbuf[3] = msg->size - 1;
46a5ae9f 964
9d1a1031
JN
965 switch (msg->request & ~DP_AUX_I2C_MOT) {
966 case DP_AUX_NATIVE_WRITE:
967 case DP_AUX_I2C_WRITE:
c1e74122 968 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
a6c8aff0 969 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
a1ddefd8 970 rxsize = 2; /* 0 or 1 data bytes */
f51a44b9 971
9d1a1031
JN
972 if (WARN_ON(txsize > 20))
973 return -E2BIG;
a4fc5ed6 974
d81a67cc
ID
975 if (msg->buffer)
976 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
977 else
978 WARN_ON(msg->size);
a4fc5ed6 979
9d1a1031
JN
980 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
981 if (ret > 0) {
982 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 983
a1ddefd8
JN
984 if (ret > 1) {
985 /* Number of bytes written in a short write. */
986 ret = clamp_t(int, rxbuf[1], 0, msg->size);
987 } else {
988 /* Return payload size. */
989 ret = msg->size;
990 }
9d1a1031
JN
991 }
992 break;
46a5ae9f 993
9d1a1031
JN
994 case DP_AUX_NATIVE_READ:
995 case DP_AUX_I2C_READ:
a6c8aff0 996 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 997 rxsize = msg->size + 1;
a4fc5ed6 998
9d1a1031
JN
999 if (WARN_ON(rxsize > 20))
1000 return -E2BIG;
a4fc5ed6 1001
9d1a1031
JN
1002 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1003 if (ret > 0) {
1004 msg->reply = rxbuf[0] >> 4;
1005 /*
1006 * Assume happy day, and copy the data. The caller is
1007 * expected to check msg->reply before touching it.
1008 *
1009 * Return payload size.
1010 */
1011 ret--;
1012 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 1013 }
9d1a1031
JN
1014 break;
1015
1016 default:
1017 ret = -EINVAL;
1018 break;
a4fc5ed6 1019 }
f51a44b9 1020
9d1a1031 1021 return ret;
a4fc5ed6
KP
1022}
1023
f0f59a00
VS
1024static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1025 enum port port)
da00bdcf
VS
1026{
1027 switch (port) {
1028 case PORT_B:
1029 case PORT_C:
1030 case PORT_D:
1031 return DP_AUX_CH_CTL(port);
1032 default:
1033 MISSING_CASE(port);
1034 return DP_AUX_CH_CTL(PORT_B);
1035 }
1036}
1037
f0f59a00
VS
1038static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1039 enum port port, int index)
330e20ec
VS
1040{
1041 switch (port) {
1042 case PORT_B:
1043 case PORT_C:
1044 case PORT_D:
1045 return DP_AUX_CH_DATA(port, index);
1046 default:
1047 MISSING_CASE(port);
1048 return DP_AUX_CH_DATA(PORT_B, index);
1049 }
1050}
1051
f0f59a00
VS
1052static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1053 enum port port)
da00bdcf
VS
1054{
1055 switch (port) {
1056 case PORT_A:
1057 return DP_AUX_CH_CTL(port);
1058 case PORT_B:
1059 case PORT_C:
1060 case PORT_D:
1061 return PCH_DP_AUX_CH_CTL(port);
1062 default:
1063 MISSING_CASE(port);
1064 return DP_AUX_CH_CTL(PORT_A);
1065 }
1066}
1067
f0f59a00
VS
1068static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1069 enum port port, int index)
330e20ec
VS
1070{
1071 switch (port) {
1072 case PORT_A:
1073 return DP_AUX_CH_DATA(port, index);
1074 case PORT_B:
1075 case PORT_C:
1076 case PORT_D:
1077 return PCH_DP_AUX_CH_DATA(port, index);
1078 default:
1079 MISSING_CASE(port);
1080 return DP_AUX_CH_DATA(PORT_A, index);
1081 }
1082}
1083
da00bdcf
VS
1084/*
1085 * On SKL we don't have Aux for port E so we rely
1086 * on VBT to set a proper alternate aux channel.
1087 */
1088static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1089{
1090 const struct ddi_vbt_port_info *info =
1091 &dev_priv->vbt.ddi_port_info[PORT_E];
1092
1093 switch (info->alternate_aux_channel) {
1094 case DP_AUX_A:
1095 return PORT_A;
1096 case DP_AUX_B:
1097 return PORT_B;
1098 case DP_AUX_C:
1099 return PORT_C;
1100 case DP_AUX_D:
1101 return PORT_D;
1102 default:
1103 MISSING_CASE(info->alternate_aux_channel);
1104 return PORT_A;
1105 }
1106}
1107
f0f59a00
VS
1108static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1109 enum port port)
da00bdcf
VS
1110{
1111 if (port == PORT_E)
1112 port = skl_porte_aux_port(dev_priv);
1113
1114 switch (port) {
1115 case PORT_A:
1116 case PORT_B:
1117 case PORT_C:
1118 case PORT_D:
1119 return DP_AUX_CH_CTL(port);
1120 default:
1121 MISSING_CASE(port);
1122 return DP_AUX_CH_CTL(PORT_A);
1123 }
1124}
1125
f0f59a00
VS
1126static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1127 enum port port, int index)
330e20ec
VS
1128{
1129 if (port == PORT_E)
1130 port = skl_porte_aux_port(dev_priv);
1131
1132 switch (port) {
1133 case PORT_A:
1134 case PORT_B:
1135 case PORT_C:
1136 case PORT_D:
1137 return DP_AUX_CH_DATA(port, index);
1138 default:
1139 MISSING_CASE(port);
1140 return DP_AUX_CH_DATA(PORT_A, index);
1141 }
1142}
1143
f0f59a00
VS
1144static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1145 enum port port)
330e20ec
VS
1146{
1147 if (INTEL_INFO(dev_priv)->gen >= 9)
1148 return skl_aux_ctl_reg(dev_priv, port);
1149 else if (HAS_PCH_SPLIT(dev_priv))
1150 return ilk_aux_ctl_reg(dev_priv, port);
1151 else
1152 return g4x_aux_ctl_reg(dev_priv, port);
1153}
1154
f0f59a00
VS
1155static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1156 enum port port, int index)
330e20ec
VS
1157{
1158 if (INTEL_INFO(dev_priv)->gen >= 9)
1159 return skl_aux_data_reg(dev_priv, port, index);
1160 else if (HAS_PCH_SPLIT(dev_priv))
1161 return ilk_aux_data_reg(dev_priv, port, index);
1162 else
1163 return g4x_aux_data_reg(dev_priv, port, index);
1164}
1165
1166static void intel_aux_reg_init(struct intel_dp *intel_dp)
1167{
1168 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1169 enum port port = dp_to_dig_port(intel_dp)->port;
1170 int i;
1171
1172 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1173 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1174 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1175}
1176
9d1a1031 1177static void
a121f4e5
VS
1178intel_dp_aux_fini(struct intel_dp *intel_dp)
1179{
1180 drm_dp_aux_unregister(&intel_dp->aux);
1181 kfree(intel_dp->aux.name);
1182}
1183
1184static int
9d1a1031
JN
1185intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
1186{
33ad6626
JN
1187 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1188 enum port port = intel_dig_port->port;
ab2c0672
DA
1189 int ret;
1190
330e20ec 1191 intel_aux_reg_init(intel_dp);
8316f337 1192
a121f4e5
VS
1193 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1194 if (!intel_dp->aux.name)
1195 return -ENOMEM;
1196
4d32c0d8 1197 intel_dp->aux.dev = connector->base.kdev;
9d1a1031 1198 intel_dp->aux.transfer = intel_dp_aux_transfer;
8316f337 1199
a121f4e5
VS
1200 DRM_DEBUG_KMS("registering %s bus for %s\n",
1201 intel_dp->aux.name,
0b99836f 1202 connector->base.kdev->kobj.name);
8316f337 1203
4f71d0cb 1204 ret = drm_dp_aux_register(&intel_dp->aux);
0b99836f 1205 if (ret < 0) {
4f71d0cb 1206 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
a121f4e5
VS
1207 intel_dp->aux.name, ret);
1208 kfree(intel_dp->aux.name);
1209 return ret;
ab2c0672 1210 }
8a5e6aeb 1211
a121f4e5 1212 return 0;
a4fc5ed6
KP
1213}
1214
80f65de3
ID
1215static void
1216intel_dp_connector_unregister(struct intel_connector *intel_connector)
1217{
1218 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1219
4d32c0d8 1220 intel_dp_aux_fini(intel_dp);
80f65de3
ID
1221 intel_connector_unregister(intel_connector);
1222}
1223
fc0f8e25 1224static int
12f6a2e2 1225intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
fc0f8e25 1226{
94ca719e
VS
1227 if (intel_dp->num_sink_rates) {
1228 *sink_rates = intel_dp->sink_rates;
1229 return intel_dp->num_sink_rates;
fc0f8e25 1230 }
12f6a2e2
VS
1231
1232 *sink_rates = default_rates;
1233
1234 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
fc0f8e25
SJ
1235}
1236
e588fa18 1237bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
ed63baaf 1238{
e588fa18
ACO
1239 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1240 struct drm_device *dev = dig_port->base.base.dev;
1241
ed63baaf 1242 /* WaDisableHBR2:skl */
e87a005d 1243 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
ed63baaf
TS
1244 return false;
1245
1246 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1247 (INTEL_INFO(dev)->gen >= 9))
1248 return true;
1249 else
1250 return false;
1251}
1252
a8f3ef61 1253static int
e588fa18 1254intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
a8f3ef61 1255{
e588fa18
ACO
1256 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1257 struct drm_device *dev = dig_port->base.base.dev;
af7080f5
TS
1258 int size;
1259
64987fc5
SJ
1260 if (IS_BROXTON(dev)) {
1261 *source_rates = bxt_rates;
af7080f5 1262 size = ARRAY_SIZE(bxt_rates);
ef11bdb3 1263 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
637a9c63 1264 *source_rates = skl_rates;
af7080f5
TS
1265 size = ARRAY_SIZE(skl_rates);
1266 } else {
1267 *source_rates = default_rates;
1268 size = ARRAY_SIZE(default_rates);
a8f3ef61 1269 }
636280ba 1270
ed63baaf 1271 /* This depends on the fact that 5.4 is last value in the array */
e588fa18 1272 if (!intel_dp_source_supports_hbr2(intel_dp))
af7080f5 1273 size--;
636280ba 1274
af7080f5 1275 return size;
a8f3ef61
SJ
1276}
1277
c6bb3538
DV
1278static void
1279intel_dp_set_clock(struct intel_encoder *encoder,
840b32b7 1280 struct intel_crtc_state *pipe_config)
c6bb3538
DV
1281{
1282 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
1283 const struct dp_link_dpll *divisor = NULL;
1284 int i, count = 0;
c6bb3538
DV
1285
1286 if (IS_G4X(dev)) {
9dd4ffdf
CML
1287 divisor = gen4_dpll;
1288 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 1289 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
1290 divisor = pch_dpll;
1291 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
1292 } else if (IS_CHERRYVIEW(dev)) {
1293 divisor = chv_dpll;
1294 count = ARRAY_SIZE(chv_dpll);
c6bb3538 1295 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
1296 divisor = vlv_dpll;
1297 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1298 }
9dd4ffdf
CML
1299
1300 if (divisor && count) {
1301 for (i = 0; i < count; i++) {
840b32b7 1302 if (pipe_config->port_clock == divisor[i].clock) {
9dd4ffdf
CML
1303 pipe_config->dpll = divisor[i].dpll;
1304 pipe_config->clock_set = true;
1305 break;
1306 }
1307 }
c6bb3538
DV
1308 }
1309}
1310
2ecae76a
VS
1311static int intersect_rates(const int *source_rates, int source_len,
1312 const int *sink_rates, int sink_len,
94ca719e 1313 int *common_rates)
a8f3ef61
SJ
1314{
1315 int i = 0, j = 0, k = 0;
1316
a8f3ef61
SJ
1317 while (i < source_len && j < sink_len) {
1318 if (source_rates[i] == sink_rates[j]) {
e6bda3e4
VS
1319 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1320 return k;
94ca719e 1321 common_rates[k] = source_rates[i];
a8f3ef61
SJ
1322 ++k;
1323 ++i;
1324 ++j;
1325 } else if (source_rates[i] < sink_rates[j]) {
1326 ++i;
1327 } else {
1328 ++j;
1329 }
1330 }
1331 return k;
1332}
1333
94ca719e
VS
1334static int intel_dp_common_rates(struct intel_dp *intel_dp,
1335 int *common_rates)
2ecae76a 1336{
2ecae76a
VS
1337 const int *source_rates, *sink_rates;
1338 int source_len, sink_len;
1339
1340 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
e588fa18 1341 source_len = intel_dp_source_rates(intel_dp, &source_rates);
2ecae76a
VS
1342
1343 return intersect_rates(source_rates, source_len,
1344 sink_rates, sink_len,
94ca719e 1345 common_rates);
2ecae76a
VS
1346}
1347
0336400e
VS
1348static void snprintf_int_array(char *str, size_t len,
1349 const int *array, int nelem)
1350{
1351 int i;
1352
1353 str[0] = '\0';
1354
1355 for (i = 0; i < nelem; i++) {
b2f505be 1356 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
0336400e
VS
1357 if (r >= len)
1358 return;
1359 str += r;
1360 len -= r;
1361 }
1362}
1363
1364static void intel_dp_print_rates(struct intel_dp *intel_dp)
1365{
0336400e 1366 const int *source_rates, *sink_rates;
94ca719e
VS
1367 int source_len, sink_len, common_len;
1368 int common_rates[DP_MAX_SUPPORTED_RATES];
0336400e
VS
1369 char str[128]; /* FIXME: too big for stack? */
1370
1371 if ((drm_debug & DRM_UT_KMS) == 0)
1372 return;
1373
e588fa18 1374 source_len = intel_dp_source_rates(intel_dp, &source_rates);
0336400e
VS
1375 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1376 DRM_DEBUG_KMS("source rates: %s\n", str);
1377
1378 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1379 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1380 DRM_DEBUG_KMS("sink rates: %s\n", str);
1381
94ca719e
VS
1382 common_len = intel_dp_common_rates(intel_dp, common_rates);
1383 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1384 DRM_DEBUG_KMS("common rates: %s\n", str);
0336400e
VS
1385}
1386
f4896f15 1387static int rate_to_index(int find, const int *rates)
a8f3ef61
SJ
1388{
1389 int i = 0;
1390
1391 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1392 if (find == rates[i])
1393 break;
1394
1395 return i;
1396}
1397
50fec21a
VS
1398int
1399intel_dp_max_link_rate(struct intel_dp *intel_dp)
1400{
1401 int rates[DP_MAX_SUPPORTED_RATES] = {};
1402 int len;
1403
94ca719e 1404 len = intel_dp_common_rates(intel_dp, rates);
50fec21a
VS
1405 if (WARN_ON(len <= 0))
1406 return 162000;
1407
1408 return rates[rate_to_index(0, rates) - 1];
1409}
1410
ed4e9c1d
VS
1411int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1412{
94ca719e 1413 return rate_to_index(rate, intel_dp->sink_rates);
ed4e9c1d
VS
1414}
1415
94223d04
ACO
1416void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1417 uint8_t *link_bw, uint8_t *rate_select)
04a60f9f
VS
1418{
1419 if (intel_dp->num_sink_rates) {
1420 *link_bw = 0;
1421 *rate_select =
1422 intel_dp_rate_select(intel_dp, port_clock);
1423 } else {
1424 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1425 *rate_select = 0;
1426 }
1427}
1428
00c09d70 1429bool
5bfe2ac0 1430intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1431 struct intel_crtc_state *pipe_config)
a4fc5ed6 1432{
5bfe2ac0 1433 struct drm_device *dev = encoder->base.dev;
36008365 1434 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 1435 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
5bfe2ac0 1436 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1437 enum port port = dp_to_dig_port(intel_dp)->port;
84556d58 1438 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
dd06f90e 1439 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1440 int lane_count, clock;
56071a20 1441 int min_lane_count = 1;
eeb6324d 1442 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1443 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1444 int min_clock = 0;
a8f3ef61 1445 int max_clock;
083f9560 1446 int bpp, mode_rate;
ff9a6750 1447 int link_avail, link_clock;
94ca719e
VS
1448 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1449 int common_len;
04a60f9f 1450 uint8_t link_bw, rate_select;
a8f3ef61 1451
94ca719e 1452 common_len = intel_dp_common_rates(intel_dp, common_rates);
a8f3ef61
SJ
1453
1454 /* No common link rates between source and sink */
94ca719e 1455 WARN_ON(common_len <= 0);
a8f3ef61 1456
94ca719e 1457 max_clock = common_len - 1;
a4fc5ed6 1458
bc7d38a4 1459 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1460 pipe_config->has_pch_encoder = true;
1461
03afc4a2 1462 pipe_config->has_dp_encoder = true;
f769cd24 1463 pipe_config->has_drrs = false;
9fcb1704 1464 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
a4fc5ed6 1465
dd06f90e
JN
1466 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1467 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1468 adjusted_mode);
a1b2278e
CK
1469
1470 if (INTEL_INFO(dev)->gen >= 9) {
1471 int ret;
e435d6e5 1472 ret = skl_update_scaler_crtc(pipe_config);
a1b2278e
CK
1473 if (ret)
1474 return ret;
1475 }
1476
b5667627 1477 if (HAS_GMCH_DISPLAY(dev))
2dd24552
JB
1478 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1479 intel_connector->panel.fitting_mode);
1480 else
b074cec8
JB
1481 intel_pch_panel_fitting(intel_crtc, pipe_config,
1482 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1483 }
1484
cb1793ce 1485 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1486 return false;
1487
083f9560 1488 DRM_DEBUG_KMS("DP link computation with max lane count %i "
a8f3ef61 1489 "max bw %d pixel clock %iKHz\n",
94ca719e 1490 max_lane_count, common_rates[max_clock],
241bfc38 1491 adjusted_mode->crtc_clock);
083f9560 1492
36008365
DV
1493 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1494 * bpc in between. */
3e7ca985 1495 bpp = pipe_config->pipe_bpp;
56071a20 1496 if (is_edp(intel_dp)) {
22ce5628
TS
1497
1498 /* Get bpp from vbt only for panels that dont have bpp in edid */
1499 if (intel_connector->base.display_info.bpc == 0 &&
6aa23e65 1500 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
56071a20 1501 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
6aa23e65
JN
1502 dev_priv->vbt.edp.bpp);
1503 bpp = dev_priv->vbt.edp.bpp;
56071a20
JN
1504 }
1505
344c5bbc
JN
1506 /*
1507 * Use the maximum clock and number of lanes the eDP panel
1508 * advertizes being capable of. The panels are generally
1509 * designed to support only a single clock and lane
1510 * configuration, and typically these values correspond to the
1511 * native resolution of the panel.
1512 */
1513 min_lane_count = max_lane_count;
1514 min_clock = max_clock;
7984211e 1515 }
657445fe 1516
36008365 1517 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1518 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1519 bpp);
36008365 1520
c6930992 1521 for (clock = min_clock; clock <= max_clock; clock++) {
a8f3ef61
SJ
1522 for (lane_count = min_lane_count;
1523 lane_count <= max_lane_count;
1524 lane_count <<= 1) {
1525
94ca719e 1526 link_clock = common_rates[clock];
36008365
DV
1527 link_avail = intel_dp_max_data_rate(link_clock,
1528 lane_count);
1529
1530 if (mode_rate <= link_avail) {
1531 goto found;
1532 }
1533 }
1534 }
1535 }
c4867936 1536
36008365 1537 return false;
3685a8f3 1538
36008365 1539found:
55bc60db
VS
1540 if (intel_dp->color_range_auto) {
1541 /*
1542 * See:
1543 * CEA-861-E - 5.1 Default Encoding Parameters
1544 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1545 */
0f2a2a75
VS
1546 pipe_config->limited_color_range =
1547 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1548 } else {
1549 pipe_config->limited_color_range =
1550 intel_dp->limited_color_range;
55bc60db
VS
1551 }
1552
90a6b7b0 1553 pipe_config->lane_count = lane_count;
a8f3ef61 1554
657445fe 1555 pipe_config->pipe_bpp = bpp;
94ca719e 1556 pipe_config->port_clock = common_rates[clock];
a4fc5ed6 1557
04a60f9f
VS
1558 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1559 &link_bw, &rate_select);
1560
1561 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1562 link_bw, rate_select, pipe_config->lane_count,
ff9a6750 1563 pipe_config->port_clock, bpp);
36008365
DV
1564 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1565 mode_rate, link_avail);
a4fc5ed6 1566
03afc4a2 1567 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1568 adjusted_mode->crtc_clock,
1569 pipe_config->port_clock,
03afc4a2 1570 &pipe_config->dp_m_n);
9d1a455b 1571
439d7ac0 1572 if (intel_connector->panel.downclock_mode != NULL &&
96178eeb 1573 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1574 pipe_config->has_drrs = true;
439d7ac0
PB
1575 intel_link_compute_m_n(bpp, lane_count,
1576 intel_connector->panel.downclock_mode->clock,
1577 pipe_config->port_clock,
1578 &pipe_config->dp_m2_n2);
1579 }
1580
14d41b3b
VS
1581 /*
1582 * DPLL0 VCO may need to be adjusted to get the correct
1583 * clock for eDP. This will affect cdclk as well.
1584 */
1585 if (is_edp(intel_dp) &&
1586 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1587 int vco;
1588
1589 switch (pipe_config->port_clock / 2) {
1590 case 108000:
1591 case 216000:
63911d72 1592 vco = 8640000;
14d41b3b
VS
1593 break;
1594 default:
63911d72 1595 vco = 8100000;
14d41b3b
VS
1596 break;
1597 }
1598
1599 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1600 }
1601
a3c988ea 1602 if (!HAS_DDI(dev))
840b32b7 1603 intel_dp_set_clock(encoder, pipe_config);
c6bb3538 1604
03afc4a2 1605 return true;
a4fc5ed6
KP
1606}
1607
901c2daf
VS
1608void intel_dp_set_link_params(struct intel_dp *intel_dp,
1609 const struct intel_crtc_state *pipe_config)
1610{
1611 intel_dp->link_rate = pipe_config->port_clock;
1612 intel_dp->lane_count = pipe_config->lane_count;
1613}
1614
8ac33ed3 1615static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1616{
b934223d 1617 struct drm_device *dev = encoder->base.dev;
417e822d 1618 struct drm_i915_private *dev_priv = dev->dev_private;
b934223d 1619 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1620 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d 1621 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1622 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
a4fc5ed6 1623
901c2daf
VS
1624 intel_dp_set_link_params(intel_dp, crtc->config);
1625
417e822d 1626 /*
1a2eb460 1627 * There are four kinds of DP registers:
417e822d
KP
1628 *
1629 * IBX PCH
1a2eb460
KP
1630 * SNB CPU
1631 * IVB CPU
417e822d
KP
1632 * CPT PCH
1633 *
1634 * IBX PCH and CPU are the same for almost everything,
1635 * except that the CPU DP PLL is configured in this
1636 * register
1637 *
1638 * CPT PCH is quite different, having many bits moved
1639 * to the TRANS_DP_CTL register instead. That
1640 * configuration happens (oddly) in ironlake_pch_enable
1641 */
9c9e7927 1642
417e822d
KP
1643 /* Preserve the BIOS-computed detected bit. This is
1644 * supposed to be read-only.
1645 */
1646 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1647
417e822d 1648 /* Handle DP bits in common between all three register formats */
417e822d 1649 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
90a6b7b0 1650 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
a4fc5ed6 1651
417e822d 1652 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1653
39e5fa88 1654 if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460
KP
1655 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1656 intel_dp->DP |= DP_SYNC_HS_HIGH;
1657 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1658 intel_dp->DP |= DP_SYNC_VS_HIGH;
1659 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1660
6aba5b6c 1661 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1662 intel_dp->DP |= DP_ENHANCED_FRAMING;
1663
7c62a164 1664 intel_dp->DP |= crtc->pipe << 29;
39e5fa88 1665 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
e3ef4479
VS
1666 u32 trans_dp;
1667
39e5fa88 1668 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3ef4479
VS
1669
1670 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1671 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1672 trans_dp |= TRANS_DP_ENH_FRAMING;
1673 else
1674 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1675 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
39e5fa88 1676 } else {
0f2a2a75 1677 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
666a4537 1678 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
0f2a2a75 1679 intel_dp->DP |= DP_COLOR_RANGE_16_235;
417e822d
KP
1680
1681 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1682 intel_dp->DP |= DP_SYNC_HS_HIGH;
1683 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1684 intel_dp->DP |= DP_SYNC_VS_HIGH;
1685 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1686
6aba5b6c 1687 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1688 intel_dp->DP |= DP_ENHANCED_FRAMING;
1689
39e5fa88 1690 if (IS_CHERRYVIEW(dev))
44f37d1f 1691 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
39e5fa88
VS
1692 else if (crtc->pipe == PIPE_B)
1693 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 1694 }
a4fc5ed6
KP
1695}
1696
ffd6749d
PZ
1697#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1698#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1699
1a5ef5b7
PZ
1700#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1701#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1702
ffd6749d
PZ
1703#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1704#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1705
4be73780 1706static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1707 u32 mask,
1708 u32 value)
bd943159 1709{
30add22d 1710 struct drm_device *dev = intel_dp_to_dev(intel_dp);
99ea7127 1711 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1712 i915_reg_t pp_stat_reg, pp_ctrl_reg;
453c5420 1713
e39b999a
VS
1714 lockdep_assert_held(&dev_priv->pps_mutex);
1715
bf13e81b
JN
1716 pp_stat_reg = _pp_stat_reg(intel_dp);
1717 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1718
99ea7127 1719 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1720 mask, value,
1721 I915_READ(pp_stat_reg),
1722 I915_READ(pp_ctrl_reg));
32ce697c 1723
3f177625
TU
1724 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1725 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
99ea7127 1726 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1727 I915_READ(pp_stat_reg),
1728 I915_READ(pp_ctrl_reg));
54c136d4
CW
1729
1730 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1731}
32ce697c 1732
4be73780 1733static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1734{
1735 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1736 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1737}
1738
4be73780 1739static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1740{
1741 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1742 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1743}
1744
4be73780 1745static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127 1746{
d28d4731
AK
1747 ktime_t panel_power_on_time;
1748 s64 panel_power_off_duration;
1749
99ea7127 1750 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c 1751
d28d4731
AK
1752 /* take the difference of currrent time and panel power off time
1753 * and then make panel wait for t11_t12 if needed. */
1754 panel_power_on_time = ktime_get_boottime();
1755 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1756
dce56b3c
PZ
1757 /* When we disable the VDD override bit last we have to do the manual
1758 * wait. */
d28d4731
AK
1759 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1760 wait_remaining_ms_from_jiffies(jiffies,
1761 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
dce56b3c 1762
4be73780 1763 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1764}
1765
4be73780 1766static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1767{
1768 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1769 intel_dp->backlight_on_delay);
1770}
1771
4be73780 1772static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1773{
1774 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1775 intel_dp->backlight_off_delay);
1776}
99ea7127 1777
832dd3c1
KP
1778/* Read the current pp_control value, unlocking the register if it
1779 * is locked
1780 */
1781
453c5420 1782static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1783{
453c5420
JB
1784 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1785 struct drm_i915_private *dev_priv = dev->dev_private;
1786 u32 control;
832dd3c1 1787
e39b999a
VS
1788 lockdep_assert_held(&dev_priv->pps_mutex);
1789
bf13e81b 1790 control = I915_READ(_pp_ctrl_reg(intel_dp));
b0a08bec
VK
1791 if (!IS_BROXTON(dev)) {
1792 control &= ~PANEL_UNLOCK_MASK;
1793 control |= PANEL_UNLOCK_REGS;
1794 }
832dd3c1 1795 return control;
bd943159
KP
1796}
1797
951468f3
VS
1798/*
1799 * Must be paired with edp_panel_vdd_off().
1800 * Must hold pps_mutex around the whole on/off sequence.
1801 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1802 */
1e0560e0 1803static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1804{
30add22d 1805 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1806 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1807 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5d613501 1808 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1809 enum intel_display_power_domain power_domain;
5d613501 1810 u32 pp;
f0f59a00 1811 i915_reg_t pp_stat_reg, pp_ctrl_reg;
adddaaf4 1812 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1813
e39b999a
VS
1814 lockdep_assert_held(&dev_priv->pps_mutex);
1815
97af61f5 1816 if (!is_edp(intel_dp))
adddaaf4 1817 return false;
bd943159 1818
2c623c11 1819 cancel_delayed_work(&intel_dp->panel_vdd_work);
bd943159 1820 intel_dp->want_panel_vdd = true;
99ea7127 1821
4be73780 1822 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1823 return need_to_disable;
b0665d57 1824
25f78f58 1825 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4e6e1a54 1826 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1827
3936fcf4
VS
1828 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1829 port_name(intel_dig_port->port));
bd943159 1830
4be73780
DV
1831 if (!edp_have_panel_power(intel_dp))
1832 wait_panel_power_cycle(intel_dp);
99ea7127 1833
453c5420 1834 pp = ironlake_get_pp_control(intel_dp);
5d613501 1835 pp |= EDP_FORCE_VDD;
ebf33b18 1836
bf13e81b
JN
1837 pp_stat_reg = _pp_stat_reg(intel_dp);
1838 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1839
1840 I915_WRITE(pp_ctrl_reg, pp);
1841 POSTING_READ(pp_ctrl_reg);
1842 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1843 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1844 /*
1845 * If the panel wasn't on, delay before accessing aux channel
1846 */
4be73780 1847 if (!edp_have_panel_power(intel_dp)) {
3936fcf4
VS
1848 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1849 port_name(intel_dig_port->port));
f01eca2e 1850 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1851 }
adddaaf4
JN
1852
1853 return need_to_disable;
1854}
1855
951468f3
VS
1856/*
1857 * Must be paired with intel_edp_panel_vdd_off() or
1858 * intel_edp_panel_off().
1859 * Nested calls to these functions are not allowed since
1860 * we drop the lock. Caller must use some higher level
1861 * locking to prevent nested calls from other threads.
1862 */
b80d6c78 1863void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1864{
c695b6b6 1865 bool vdd;
adddaaf4 1866
c695b6b6
VS
1867 if (!is_edp(intel_dp))
1868 return;
1869
773538e8 1870 pps_lock(intel_dp);
c695b6b6 1871 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1872 pps_unlock(intel_dp);
c695b6b6 1873
e2c719b7 1874 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
3936fcf4 1875 port_name(dp_to_dig_port(intel_dp)->port));
5d613501
JB
1876}
1877
4be73780 1878static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1879{
30add22d 1880 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5d613501 1881 struct drm_i915_private *dev_priv = dev->dev_private;
be2c9196
VS
1882 struct intel_digital_port *intel_dig_port =
1883 dp_to_dig_port(intel_dp);
1884 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1885 enum intel_display_power_domain power_domain;
5d613501 1886 u32 pp;
f0f59a00 1887 i915_reg_t pp_stat_reg, pp_ctrl_reg;
5d613501 1888
e39b999a 1889 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1890
15e899a0 1891 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1892
15e899a0 1893 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1894 return;
b0665d57 1895
3936fcf4
VS
1896 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1897 port_name(intel_dig_port->port));
bd943159 1898
be2c9196
VS
1899 pp = ironlake_get_pp_control(intel_dp);
1900 pp &= ~EDP_FORCE_VDD;
453c5420 1901
be2c9196
VS
1902 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1903 pp_stat_reg = _pp_stat_reg(intel_dp);
99ea7127 1904
be2c9196
VS
1905 I915_WRITE(pp_ctrl_reg, pp);
1906 POSTING_READ(pp_ctrl_reg);
90791a5c 1907
be2c9196
VS
1908 /* Make sure sequencer is idle before allowing subsequent activity */
1909 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1910 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
e9cb81a2 1911
be2c9196 1912 if ((pp & POWER_TARGET_ON) == 0)
d28d4731 1913 intel_dp->panel_power_off_time = ktime_get_boottime();
e9cb81a2 1914
25f78f58 1915 power_domain = intel_display_port_aux_power_domain(intel_encoder);
be2c9196 1916 intel_display_power_put(dev_priv, power_domain);
bd943159 1917}
5d613501 1918
4be73780 1919static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1920{
1921 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1922 struct intel_dp, panel_vdd_work);
bd943159 1923
773538e8 1924 pps_lock(intel_dp);
15e899a0
VS
1925 if (!intel_dp->want_panel_vdd)
1926 edp_panel_vdd_off_sync(intel_dp);
773538e8 1927 pps_unlock(intel_dp);
bd943159
KP
1928}
1929
aba86890
ID
1930static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1931{
1932 unsigned long delay;
1933
1934 /*
1935 * Queue the timer to fire a long time from now (relative to the power
1936 * down delay) to keep the panel power up across a sequence of
1937 * operations.
1938 */
1939 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1940 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1941}
1942
951468f3
VS
1943/*
1944 * Must be paired with edp_panel_vdd_on().
1945 * Must hold pps_mutex around the whole on/off sequence.
1946 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1947 */
4be73780 1948static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1949{
e39b999a
VS
1950 struct drm_i915_private *dev_priv =
1951 intel_dp_to_dev(intel_dp)->dev_private;
1952
1953 lockdep_assert_held(&dev_priv->pps_mutex);
1954
97af61f5
KP
1955 if (!is_edp(intel_dp))
1956 return;
5d613501 1957
e2c719b7 1958 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
3936fcf4 1959 port_name(dp_to_dig_port(intel_dp)->port));
f2e8b18a 1960
bd943159
KP
1961 intel_dp->want_panel_vdd = false;
1962
aba86890 1963 if (sync)
4be73780 1964 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
1965 else
1966 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
1967}
1968
9f0fb5be 1969static void edp_panel_on(struct intel_dp *intel_dp)
9934c132 1970{
30add22d 1971 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1972 struct drm_i915_private *dev_priv = dev->dev_private;
99ea7127 1973 u32 pp;
f0f59a00 1974 i915_reg_t pp_ctrl_reg;
9934c132 1975
9f0fb5be
VS
1976 lockdep_assert_held(&dev_priv->pps_mutex);
1977
97af61f5 1978 if (!is_edp(intel_dp))
bd943159 1979 return;
99ea7127 1980
3936fcf4
VS
1981 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1982 port_name(dp_to_dig_port(intel_dp)->port));
e39b999a 1983
e7a89ace
VS
1984 if (WARN(edp_have_panel_power(intel_dp),
1985 "eDP port %c panel power already on\n",
1986 port_name(dp_to_dig_port(intel_dp)->port)))
9f0fb5be 1987 return;
9934c132 1988
4be73780 1989 wait_panel_power_cycle(intel_dp);
37c6c9b0 1990
bf13e81b 1991 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1992 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
1993 if (IS_GEN5(dev)) {
1994 /* ILK workaround: disable reset around power sequence */
1995 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
1996 I915_WRITE(pp_ctrl_reg, pp);
1997 POSTING_READ(pp_ctrl_reg);
05ce1a49 1998 }
37c6c9b0 1999
1c0ae80a 2000 pp |= POWER_TARGET_ON;
99ea7127
KP
2001 if (!IS_GEN5(dev))
2002 pp |= PANEL_POWER_RESET;
2003
453c5420
JB
2004 I915_WRITE(pp_ctrl_reg, pp);
2005 POSTING_READ(pp_ctrl_reg);
9934c132 2006
4be73780 2007 wait_panel_on(intel_dp);
dce56b3c 2008 intel_dp->last_power_on = jiffies;
9934c132 2009
05ce1a49
KP
2010 if (IS_GEN5(dev)) {
2011 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
2012 I915_WRITE(pp_ctrl_reg, pp);
2013 POSTING_READ(pp_ctrl_reg);
05ce1a49 2014 }
9f0fb5be 2015}
e39b999a 2016
9f0fb5be
VS
2017void intel_edp_panel_on(struct intel_dp *intel_dp)
2018{
2019 if (!is_edp(intel_dp))
2020 return;
2021
2022 pps_lock(intel_dp);
2023 edp_panel_on(intel_dp);
773538e8 2024 pps_unlock(intel_dp);
9934c132
JB
2025}
2026
9f0fb5be
VS
2027
2028static void edp_panel_off(struct intel_dp *intel_dp)
9934c132 2029{
4e6e1a54
ID
2030 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2031 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 2032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 2033 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 2034 enum intel_display_power_domain power_domain;
99ea7127 2035 u32 pp;
f0f59a00 2036 i915_reg_t pp_ctrl_reg;
9934c132 2037
9f0fb5be
VS
2038 lockdep_assert_held(&dev_priv->pps_mutex);
2039
97af61f5
KP
2040 if (!is_edp(intel_dp))
2041 return;
37c6c9b0 2042
3936fcf4
VS
2043 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2044 port_name(dp_to_dig_port(intel_dp)->port));
37c6c9b0 2045
3936fcf4
VS
2046 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2047 port_name(dp_to_dig_port(intel_dp)->port));
24f3e092 2048
453c5420 2049 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
2050 /* We need to switch off panel power _and_ force vdd, for otherwise some
2051 * panels get very unhappy and cease to work. */
b3064154
PJ
2052 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2053 EDP_BLC_ENABLE);
453c5420 2054
bf13e81b 2055 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 2056
849e39f5
PZ
2057 intel_dp->want_panel_vdd = false;
2058
453c5420
JB
2059 I915_WRITE(pp_ctrl_reg, pp);
2060 POSTING_READ(pp_ctrl_reg);
9934c132 2061
d28d4731 2062 intel_dp->panel_power_off_time = ktime_get_boottime();
4be73780 2063 wait_panel_off(intel_dp);
849e39f5
PZ
2064
2065 /* We got a reference when we enabled the VDD. */
25f78f58 2066 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4e6e1a54 2067 intel_display_power_put(dev_priv, power_domain);
9f0fb5be 2068}
e39b999a 2069
9f0fb5be
VS
2070void intel_edp_panel_off(struct intel_dp *intel_dp)
2071{
2072 if (!is_edp(intel_dp))
2073 return;
e39b999a 2074
9f0fb5be
VS
2075 pps_lock(intel_dp);
2076 edp_panel_off(intel_dp);
773538e8 2077 pps_unlock(intel_dp);
9934c132
JB
2078}
2079
1250d107
JN
2080/* Enable backlight in the panel power control. */
2081static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 2082{
da63a9f2
PZ
2083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2084 struct drm_device *dev = intel_dig_port->base.base.dev;
32f9d658
ZW
2085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 u32 pp;
f0f59a00 2087 i915_reg_t pp_ctrl_reg;
32f9d658 2088
01cb9ea6
JB
2089 /*
2090 * If we enable the backlight right away following a panel power
2091 * on, we may see slight flicker as the panel syncs with the eDP
2092 * link. So delay a bit to make sure the image is solid before
2093 * allowing it to appear.
2094 */
4be73780 2095 wait_backlight_on(intel_dp);
e39b999a 2096
773538e8 2097 pps_lock(intel_dp);
e39b999a 2098
453c5420 2099 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2100 pp |= EDP_BLC_ENABLE;
453c5420 2101
bf13e81b 2102 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2103
2104 I915_WRITE(pp_ctrl_reg, pp);
2105 POSTING_READ(pp_ctrl_reg);
e39b999a 2106
773538e8 2107 pps_unlock(intel_dp);
32f9d658
ZW
2108}
2109
1250d107
JN
2110/* Enable backlight PWM and backlight PP control. */
2111void intel_edp_backlight_on(struct intel_dp *intel_dp)
2112{
2113 if (!is_edp(intel_dp))
2114 return;
2115
2116 DRM_DEBUG_KMS("\n");
2117
2118 intel_panel_enable_backlight(intel_dp->attached_connector);
2119 _intel_edp_backlight_on(intel_dp);
2120}
2121
2122/* Disable backlight in the panel power control. */
2123static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 2124{
30add22d 2125 struct drm_device *dev = intel_dp_to_dev(intel_dp);
32f9d658
ZW
2126 struct drm_i915_private *dev_priv = dev->dev_private;
2127 u32 pp;
f0f59a00 2128 i915_reg_t pp_ctrl_reg;
32f9d658 2129
f01eca2e
KP
2130 if (!is_edp(intel_dp))
2131 return;
2132
773538e8 2133 pps_lock(intel_dp);
e39b999a 2134
453c5420 2135 pp = ironlake_get_pp_control(intel_dp);
32f9d658 2136 pp &= ~EDP_BLC_ENABLE;
453c5420 2137
bf13e81b 2138 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
2139
2140 I915_WRITE(pp_ctrl_reg, pp);
2141 POSTING_READ(pp_ctrl_reg);
f7d2323c 2142
773538e8 2143 pps_unlock(intel_dp);
e39b999a
VS
2144
2145 intel_dp->last_backlight_off = jiffies;
f7d2323c 2146 edp_wait_backlight_off(intel_dp);
1250d107 2147}
f7d2323c 2148
1250d107
JN
2149/* Disable backlight PP control and backlight PWM. */
2150void intel_edp_backlight_off(struct intel_dp *intel_dp)
2151{
2152 if (!is_edp(intel_dp))
2153 return;
2154
2155 DRM_DEBUG_KMS("\n");
f7d2323c 2156
1250d107 2157 _intel_edp_backlight_off(intel_dp);
f7d2323c 2158 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 2159}
a4fc5ed6 2160
73580fb7
JN
2161/*
2162 * Hook for controlling the panel power control backlight through the bl_power
2163 * sysfs attribute. Take care to handle multiple calls.
2164 */
2165static void intel_edp_backlight_power(struct intel_connector *connector,
2166 bool enable)
2167{
2168 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
2169 bool is_enabled;
2170
773538e8 2171 pps_lock(intel_dp);
e39b999a 2172 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 2173 pps_unlock(intel_dp);
73580fb7
JN
2174
2175 if (is_enabled == enable)
2176 return;
2177
23ba9373
JN
2178 DRM_DEBUG_KMS("panel power control backlight %s\n",
2179 enable ? "enable" : "disable");
73580fb7
JN
2180
2181 if (enable)
2182 _intel_edp_backlight_on(intel_dp);
2183 else
2184 _intel_edp_backlight_off(intel_dp);
2185}
2186
64e1077a
VS
2187static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2188{
2189 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2190 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2191 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2192
2193 I915_STATE_WARN(cur_state != state,
2194 "DP port %c state assertion failure (expected %s, current %s)\n",
2195 port_name(dig_port->port),
87ad3212 2196 onoff(state), onoff(cur_state));
64e1077a
VS
2197}
2198#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2199
2200static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2201{
2202 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2203
2204 I915_STATE_WARN(cur_state != state,
2205 "eDP PLL state assertion failure (expected %s, current %s)\n",
87ad3212 2206 onoff(state), onoff(cur_state));
64e1077a
VS
2207}
2208#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2209#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2210
2bd2ad64 2211static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 2212{
da63a9f2 2213 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
64e1077a
VS
2214 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2215 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d240f20f 2216
64e1077a
VS
2217 assert_pipe_disabled(dev_priv, crtc->pipe);
2218 assert_dp_port_disabled(intel_dp);
2219 assert_edp_pll_disabled(dev_priv);
2bd2ad64 2220
abfce949
VS
2221 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2222 crtc->config->port_clock);
2223
2224 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2225
2226 if (crtc->config->port_clock == 162000)
2227 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2228 else
2229 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2230
2231 I915_WRITE(DP_A, intel_dp->DP);
2232 POSTING_READ(DP_A);
2233 udelay(500);
2234
6b23f3e8
VS
2235 /*
2236 * [DevILK] Work around required when enabling DP PLL
2237 * while a pipe is enabled going to FDI:
2238 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2239 * 2. Program DP PLL enable
2240 */
2241 if (IS_GEN5(dev_priv))
2242 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2243
0767935e 2244 intel_dp->DP |= DP_PLL_ENABLE;
6fec7662 2245
0767935e 2246 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
2247 POSTING_READ(DP_A);
2248 udelay(200);
d240f20f
JB
2249}
2250
2bd2ad64 2251static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 2252{
da63a9f2 2253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
64e1077a
VS
2254 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2255 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
d240f20f 2256
64e1077a
VS
2257 assert_pipe_disabled(dev_priv, crtc->pipe);
2258 assert_dp_port_disabled(intel_dp);
2259 assert_edp_pll_enabled(dev_priv);
2bd2ad64 2260
abfce949
VS
2261 DRM_DEBUG_KMS("disabling eDP PLL\n");
2262
6fec7662 2263 intel_dp->DP &= ~DP_PLL_ENABLE;
0767935e 2264
6fec7662 2265 I915_WRITE(DP_A, intel_dp->DP);
1af5fa1b 2266 POSTING_READ(DP_A);
d240f20f
JB
2267 udelay(200);
2268}
2269
c7ad3810 2270/* If the sink supports it, try to set the power state appropriately */
c19b0669 2271void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
2272{
2273 int ret, i;
2274
2275 /* Should have a valid DPCD by this point */
2276 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2277 return;
2278
2279 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
2280 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2281 DP_SET_POWER_D3);
c7ad3810
JB
2282 } else {
2283 /*
2284 * When turning on, we need to retry for 1ms to give the sink
2285 * time to wake up.
2286 */
2287 for (i = 0; i < 3; i++) {
9d1a1031
JN
2288 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2289 DP_SET_POWER_D0);
c7ad3810
JB
2290 if (ret == 1)
2291 break;
2292 msleep(1);
2293 }
2294 }
f9cac721
JN
2295
2296 if (ret != 1)
2297 DRM_DEBUG_KMS("failed to %s sink power state\n",
2298 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
2299}
2300
19d8fe15
DV
2301static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2302 enum pipe *pipe)
d240f20f 2303{
19d8fe15 2304 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2305 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15
DV
2306 struct drm_device *dev = encoder->base.dev;
2307 struct drm_i915_private *dev_priv = dev->dev_private;
6d129bea
ID
2308 enum intel_display_power_domain power_domain;
2309 u32 tmp;
6fa9a5ec 2310 bool ret;
6d129bea
ID
2311
2312 power_domain = intel_display_port_power_domain(encoder);
6fa9a5ec 2313 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
6d129bea
ID
2314 return false;
2315
6fa9a5ec
ID
2316 ret = false;
2317
6d129bea 2318 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
2319
2320 if (!(tmp & DP_PORT_EN))
6fa9a5ec 2321 goto out;
19d8fe15 2322
39e5fa88 2323 if (IS_GEN7(dev) && port == PORT_A) {
19d8fe15 2324 *pipe = PORT_TO_PIPE_CPT(tmp);
39e5fa88 2325 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
adc289d7 2326 enum pipe p;
19d8fe15 2327
adc289d7
VS
2328 for_each_pipe(dev_priv, p) {
2329 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2330 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2331 *pipe = p;
6fa9a5ec
ID
2332 ret = true;
2333
2334 goto out;
19d8fe15
DV
2335 }
2336 }
19d8fe15 2337
4a0833ec 2338 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
f0f59a00 2339 i915_mmio_reg_offset(intel_dp->output_reg));
39e5fa88
VS
2340 } else if (IS_CHERRYVIEW(dev)) {
2341 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2342 } else {
2343 *pipe = PORT_TO_PIPE(tmp);
4a0833ec 2344 }
d240f20f 2345
6fa9a5ec
ID
2346 ret = true;
2347
2348out:
2349 intel_display_power_put(dev_priv, power_domain);
2350
2351 return ret;
19d8fe15 2352}
d240f20f 2353
045ac3b5 2354static void intel_dp_get_config(struct intel_encoder *encoder,
5cec258b 2355 struct intel_crtc_state *pipe_config)
045ac3b5
JB
2356{
2357 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 2358 u32 tmp, flags = 0;
63000ef6
XZ
2359 struct drm_device *dev = encoder->base.dev;
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361 enum port port = dp_to_dig_port(intel_dp)->port;
2362 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
045ac3b5 2363
9ed109a7 2364 tmp = I915_READ(intel_dp->output_reg);
9fcb1704
JN
2365
2366 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
9ed109a7 2367
39e5fa88 2368 if (HAS_PCH_CPT(dev) && port != PORT_A) {
b81e34c2
VS
2369 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2370
2371 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
63000ef6
XZ
2372 flags |= DRM_MODE_FLAG_PHSYNC;
2373 else
2374 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2375
b81e34c2 2376 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
63000ef6
XZ
2377 flags |= DRM_MODE_FLAG_PVSYNC;
2378 else
2379 flags |= DRM_MODE_FLAG_NVSYNC;
2380 } else {
39e5fa88 2381 if (tmp & DP_SYNC_HS_HIGH)
63000ef6
XZ
2382 flags |= DRM_MODE_FLAG_PHSYNC;
2383 else
2384 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2385
39e5fa88 2386 if (tmp & DP_SYNC_VS_HIGH)
63000ef6
XZ
2387 flags |= DRM_MODE_FLAG_PVSYNC;
2388 else
2389 flags |= DRM_MODE_FLAG_NVSYNC;
2390 }
045ac3b5 2391
2d112de7 2392 pipe_config->base.adjusted_mode.flags |= flags;
f1f644dc 2393
8c875fca 2394 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
666a4537 2395 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
8c875fca
VS
2396 pipe_config->limited_color_range = true;
2397
eb14cb74
VS
2398 pipe_config->has_dp_encoder = true;
2399
90a6b7b0
VS
2400 pipe_config->lane_count =
2401 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2402
eb14cb74
VS
2403 intel_dp_get_m_n(crtc, pipe_config);
2404
18442d08 2405 if (port == PORT_A) {
b377e0df 2406 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
f1f644dc
JB
2407 pipe_config->port_clock = 162000;
2408 else
2409 pipe_config->port_clock = 270000;
2410 }
18442d08 2411
e3b247da
VS
2412 pipe_config->base.adjusted_mode.crtc_clock =
2413 intel_dotclock_calculate(pipe_config->port_clock,
2414 &pipe_config->dp_m_n);
7f16e5c1 2415
6aa23e65
JN
2416 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2417 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
c6cd2ee2
JN
2418 /*
2419 * This is a big fat ugly hack.
2420 *
2421 * Some machines in UEFI boot mode provide us a VBT that has 18
2422 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2423 * unknown we fail to light up. Yet the same BIOS boots up with
2424 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2425 * max, not what it tells us to use.
2426 *
2427 * Note: This will still be broken if the eDP panel is not lit
2428 * up by the BIOS, and thus we can't get the mode at module
2429 * load.
2430 */
2431 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
6aa23e65
JN
2432 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2433 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
c6cd2ee2 2434 }
045ac3b5
JB
2435}
2436
e8cb4558 2437static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2438{
e8cb4558 2439 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2440 struct drm_device *dev = encoder->base.dev;
495a5bb8
JN
2441 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2442
6e3c9717 2443 if (crtc->config->has_audio)
495a5bb8 2444 intel_audio_codec_disable(encoder);
6cb49835 2445
b32c6f48
RV
2446 if (HAS_PSR(dev) && !HAS_DDI(dev))
2447 intel_psr_disable(intel_dp);
2448
6cb49835
DV
2449 /* Make sure the panel is off before trying to change the mode. But also
2450 * ensure that we have vdd while we switch off the panel. */
24f3e092 2451 intel_edp_panel_vdd_on(intel_dp);
4be73780 2452 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2453 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2454 intel_edp_panel_off(intel_dp);
3739850b 2455
08aff3fe
VS
2456 /* disable the port before the pipe on g4x */
2457 if (INTEL_INFO(dev)->gen < 5)
3739850b 2458 intel_dp_link_down(intel_dp);
d240f20f
JB
2459}
2460
08aff3fe 2461static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2462{
2bd2ad64 2463 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2464 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2465
49277c31 2466 intel_dp_link_down(intel_dp);
abfce949
VS
2467
2468 /* Only ilk+ has port A */
08aff3fe
VS
2469 if (port == PORT_A)
2470 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2471}
2472
2473static void vlv_post_disable_dp(struct intel_encoder *encoder)
2474{
2475 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2476
2477 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2478}
2479
a8f327fb
VS
2480static void chv_post_disable_dp(struct intel_encoder *encoder)
2481{
2482 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2483 struct drm_device *dev = encoder->base.dev;
2484 struct drm_i915_private *dev_priv = dev->dev_private;
97fd4d5c 2485
a8f327fb
VS
2486 intel_dp_link_down(intel_dp);
2487
2488 mutex_lock(&dev_priv->sb_lock);
2489
2490 /* Assert data lane reset */
2491 chv_data_lane_soft_reset(encoder, true);
580d3811 2492
a580516d 2493 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
2494}
2495
7b13b58a
VS
2496static void
2497_intel_dp_set_link_train(struct intel_dp *intel_dp,
2498 uint32_t *DP,
2499 uint8_t dp_train_pat)
2500{
2501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2502 struct drm_device *dev = intel_dig_port->base.base.dev;
2503 struct drm_i915_private *dev_priv = dev->dev_private;
2504 enum port port = intel_dig_port->port;
2505
2506 if (HAS_DDI(dev)) {
2507 uint32_t temp = I915_READ(DP_TP_CTL(port));
2508
2509 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2510 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2511 else
2512 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2513
2514 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2515 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2516 case DP_TRAINING_PATTERN_DISABLE:
2517 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2518
2519 break;
2520 case DP_TRAINING_PATTERN_1:
2521 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2522 break;
2523 case DP_TRAINING_PATTERN_2:
2524 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2525 break;
2526 case DP_TRAINING_PATTERN_3:
2527 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2528 break;
2529 }
2530 I915_WRITE(DP_TP_CTL(port), temp);
2531
39e5fa88
VS
2532 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2533 (HAS_PCH_CPT(dev) && port != PORT_A)) {
7b13b58a
VS
2534 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2535
2536 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2537 case DP_TRAINING_PATTERN_DISABLE:
2538 *DP |= DP_LINK_TRAIN_OFF_CPT;
2539 break;
2540 case DP_TRAINING_PATTERN_1:
2541 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2542 break;
2543 case DP_TRAINING_PATTERN_2:
2544 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2545 break;
2546 case DP_TRAINING_PATTERN_3:
2547 DRM_ERROR("DP training pattern 3 not supported\n");
2548 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2549 break;
2550 }
2551
2552 } else {
2553 if (IS_CHERRYVIEW(dev))
2554 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2555 else
2556 *DP &= ~DP_LINK_TRAIN_MASK;
2557
2558 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2559 case DP_TRAINING_PATTERN_DISABLE:
2560 *DP |= DP_LINK_TRAIN_OFF;
2561 break;
2562 case DP_TRAINING_PATTERN_1:
2563 *DP |= DP_LINK_TRAIN_PAT_1;
2564 break;
2565 case DP_TRAINING_PATTERN_2:
2566 *DP |= DP_LINK_TRAIN_PAT_2;
2567 break;
2568 case DP_TRAINING_PATTERN_3:
2569 if (IS_CHERRYVIEW(dev)) {
2570 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2571 } else {
2572 DRM_ERROR("DP training pattern 3 not supported\n");
2573 *DP |= DP_LINK_TRAIN_PAT_2;
2574 }
2575 break;
2576 }
2577 }
2578}
2579
2580static void intel_dp_enable_port(struct intel_dp *intel_dp)
2581{
2582 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2583 struct drm_i915_private *dev_priv = dev->dev_private;
6fec7662
VS
2584 struct intel_crtc *crtc =
2585 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
7b13b58a 2586
7b13b58a
VS
2587 /* enable with pattern 1 (as per spec) */
2588 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2589 DP_TRAINING_PATTERN_1);
2590
2591 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2592 POSTING_READ(intel_dp->output_reg);
7b713f50
VS
2593
2594 /*
2595 * Magic for VLV/CHV. We _must_ first set up the register
2596 * without actually enabling the port, and then do another
2597 * write to enable the port. Otherwise link training will
2598 * fail when the power sequencer is freshly used for this port.
2599 */
2600 intel_dp->DP |= DP_PORT_EN;
6fec7662
VS
2601 if (crtc->config->has_audio)
2602 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
7b713f50
VS
2603
2604 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2605 POSTING_READ(intel_dp->output_reg);
580d3811
VS
2606}
2607
e8cb4558 2608static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2609{
e8cb4558
DV
2610 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2611 struct drm_device *dev = encoder->base.dev;
2612 struct drm_i915_private *dev_priv = dev->dev_private;
c1dec79a 2613 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
e8cb4558 2614 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
d6fbdd15 2615 enum pipe pipe = crtc->pipe;
5d613501 2616
0c33d8d7
DV
2617 if (WARN_ON(dp_reg & DP_PORT_EN))
2618 return;
5d613501 2619
093e3f13
VS
2620 pps_lock(intel_dp);
2621
666a4537 2622 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
093e3f13
VS
2623 vlv_init_panel_power_sequencer(intel_dp);
2624
7b13b58a 2625 intel_dp_enable_port(intel_dp);
093e3f13
VS
2626
2627 edp_panel_vdd_on(intel_dp);
2628 edp_panel_on(intel_dp);
2629 edp_panel_vdd_off(intel_dp, true);
2630
2631 pps_unlock(intel_dp);
2632
666a4537 2633 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e0fce78f
VS
2634 unsigned int lane_mask = 0x0;
2635
2636 if (IS_CHERRYVIEW(dev))
2637 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2638
9b6de0a1
VS
2639 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2640 lane_mask);
e0fce78f 2641 }
61234fa5 2642
f01eca2e 2643 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2644 intel_dp_start_link_train(intel_dp);
3ab9c637 2645 intel_dp_stop_link_train(intel_dp);
c1dec79a 2646
6e3c9717 2647 if (crtc->config->has_audio) {
c1dec79a 2648 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
d6fbdd15 2649 pipe_name(pipe));
c1dec79a
JN
2650 intel_audio_codec_enable(encoder);
2651 }
ab1f90f9 2652}
89b667f8 2653
ecff4f3b
JN
2654static void g4x_enable_dp(struct intel_encoder *encoder)
2655{
828f5c6e
JN
2656 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2657
ecff4f3b 2658 intel_enable_dp(encoder);
4be73780 2659 intel_edp_backlight_on(intel_dp);
ab1f90f9 2660}
89b667f8 2661
ab1f90f9
JN
2662static void vlv_enable_dp(struct intel_encoder *encoder)
2663{
828f5c6e
JN
2664 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2665
4be73780 2666 intel_edp_backlight_on(intel_dp);
b32c6f48 2667 intel_psr_enable(intel_dp);
d240f20f
JB
2668}
2669
ecff4f3b 2670static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2671{
2672 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
d6fbdd15 2673 enum port port = dp_to_dig_port(intel_dp)->port;
ab1f90f9 2674
8ac33ed3
DV
2675 intel_dp_prepare(encoder);
2676
d41f1efb 2677 /* Only ilk+ has port A */
abfce949 2678 if (port == PORT_A)
ab1f90f9
JN
2679 ironlake_edp_pll_on(intel_dp);
2680}
2681
83b84597
VS
2682static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2683{
2684 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2685 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2686 enum pipe pipe = intel_dp->pps_pipe;
f0f59a00 2687 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
83b84597
VS
2688
2689 edp_panel_vdd_off_sync(intel_dp);
2690
2691 /*
2692 * VLV seems to get confused when multiple power seqeuencers
2693 * have the same port selected (even if only one has power/vdd
2694 * enabled). The failure manifests as vlv_wait_port_ready() failing
2695 * CHV on the other hand doesn't seem to mind having the same port
2696 * selected in multiple power seqeuencers, but let's clear the
2697 * port select always when logically disconnecting a power sequencer
2698 * from a port.
2699 */
2700 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2701 pipe_name(pipe), port_name(intel_dig_port->port));
2702 I915_WRITE(pp_on_reg, 0);
2703 POSTING_READ(pp_on_reg);
2704
2705 intel_dp->pps_pipe = INVALID_PIPE;
2706}
2707
a4a5d2f8
VS
2708static void vlv_steal_power_sequencer(struct drm_device *dev,
2709 enum pipe pipe)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_encoder *encoder;
2713
2714 lockdep_assert_held(&dev_priv->pps_mutex);
2715
ac3c12e4
VS
2716 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2717 return;
2718
19c8054c 2719 for_each_intel_encoder(dev, encoder) {
a4a5d2f8 2720 struct intel_dp *intel_dp;
773538e8 2721 enum port port;
a4a5d2f8
VS
2722
2723 if (encoder->type != INTEL_OUTPUT_EDP)
2724 continue;
2725
2726 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2727 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2728
2729 if (intel_dp->pps_pipe != pipe)
2730 continue;
2731
2732 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2733 pipe_name(pipe), port_name(port));
a4a5d2f8 2734
e02f9a06 2735 WARN(encoder->base.crtc,
034e43c6
VS
2736 "stealing pipe %c power sequencer from active eDP port %c\n",
2737 pipe_name(pipe), port_name(port));
a4a5d2f8 2738
a4a5d2f8 2739 /* make sure vdd is off before we steal it */
83b84597 2740 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2741 }
2742}
2743
2744static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2745{
2746 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2747 struct intel_encoder *encoder = &intel_dig_port->base;
2748 struct drm_device *dev = encoder->base.dev;
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
a4a5d2f8
VS
2751
2752 lockdep_assert_held(&dev_priv->pps_mutex);
2753
093e3f13
VS
2754 if (!is_edp(intel_dp))
2755 return;
2756
a4a5d2f8
VS
2757 if (intel_dp->pps_pipe == crtc->pipe)
2758 return;
2759
2760 /*
2761 * If another power sequencer was being used on this
2762 * port previously make sure to turn off vdd there while
2763 * we still have control of it.
2764 */
2765 if (intel_dp->pps_pipe != INVALID_PIPE)
83b84597 2766 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2767
2768 /*
2769 * We may be stealing the power
2770 * sequencer from another port.
2771 */
2772 vlv_steal_power_sequencer(dev, crtc->pipe);
2773
2774 /* now it's all ours */
2775 intel_dp->pps_pipe = crtc->pipe;
2776
2777 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2778 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2779
2780 /* init power sequencer on this pipe and port */
36b5f425
VS
2781 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2782 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8
VS
2783}
2784
ab1f90f9 2785static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2786{
5f68c275 2787 vlv_phy_pre_encoder_enable(encoder);
ab1f90f9
JN
2788
2789 intel_enable_dp(encoder);
89b667f8
JB
2790}
2791
ecff4f3b 2792static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8 2793{
8ac33ed3
DV
2794 intel_dp_prepare(encoder);
2795
6da2e616 2796 vlv_phy_pre_pll_enable(encoder);
a4fc5ed6
KP
2797}
2798
e4a1d846
CML
2799static void chv_pre_enable_dp(struct intel_encoder *encoder)
2800{
e7d2a717 2801 chv_phy_pre_encoder_enable(encoder);
e4a1d846 2802
e4a1d846 2803 intel_enable_dp(encoder);
b0b33846
VS
2804
2805 /* Second common lane will stay alive on its own now */
e7d2a717 2806 chv_phy_release_cl2_override(encoder);
e4a1d846
CML
2807}
2808
9197c88b
VS
2809static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2810{
625695f8
VS
2811 intel_dp_prepare(encoder);
2812
419b1b7a 2813 chv_phy_pre_pll_enable(encoder);
9197c88b
VS
2814}
2815
d6db995f
VS
2816static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2817{
204970b5 2818 chv_phy_post_pll_disable(encoder);
d6db995f
VS
2819}
2820
a4fc5ed6
KP
2821/*
2822 * Fetch AUX CH registers 0x202 - 0x207 which contain
2823 * link status information
2824 */
94223d04 2825bool
93f62dad 2826intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 2827{
9f085ebb
L
2828 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2829 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
2830}
2831
1100244e 2832/* These are source-specific values. */
94223d04 2833uint8_t
1a2eb460 2834intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 2835{
30add22d 2836 struct drm_device *dev = intel_dp_to_dev(intel_dp);
7ad14a29 2837 struct drm_i915_private *dev_priv = dev->dev_private;
bc7d38a4 2838 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2839
9314726b
VK
2840 if (IS_BROXTON(dev))
2841 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2842 else if (INTEL_INFO(dev)->gen >= 9) {
06411f08 2843 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
7ad14a29 2844 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
5a9d1f1a 2845 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
666a4537 2846 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
bd60018a 2847 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 2848 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 2849 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 2850 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 2851 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 2852 else
bd60018a 2853 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
2854}
2855
94223d04 2856uint8_t
1a2eb460
KP
2857intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2858{
30add22d 2859 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 2860 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 2861
5a9d1f1a
DL
2862 if (INTEL_INFO(dev)->gen >= 9) {
2863 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2864 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2865 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2866 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2867 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2868 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2869 return DP_TRAIN_PRE_EMPH_LEVEL_1;
7ad14a29
SJ
2870 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2871 return DP_TRAIN_PRE_EMPH_LEVEL_0;
5a9d1f1a
DL
2872 default:
2873 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2874 }
2875 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 2876 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2877 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2878 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2880 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2881 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2882 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 2884 default:
bd60018a 2885 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 2886 }
666a4537 2887 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e2fa6fba 2888 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2889 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2890 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2891 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2892 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2893 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2894 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2895 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 2896 default:
bd60018a 2897 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 2898 }
bc7d38a4 2899 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 2900 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2901 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2902 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2903 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 2906 default:
bd60018a 2907 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
2908 }
2909 } else {
2910 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
2911 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2912 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2913 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2914 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 2918 default:
bd60018a 2919 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 2920 }
a4fc5ed6
KP
2921 }
2922}
2923
5829975c 2924static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
e2fa6fba 2925{
53d98725 2926 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
e2fa6fba
P
2927 unsigned long demph_reg_value, preemph_reg_value,
2928 uniqtranscale_reg_value;
2929 uint8_t train_set = intel_dp->train_set[0];
e2fa6fba
P
2930
2931 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 2932 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
2933 preemph_reg_value = 0x0004000;
2934 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2936 demph_reg_value = 0x2B405555;
2937 uniqtranscale_reg_value = 0x552AB83A;
2938 break;
bd60018a 2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2940 demph_reg_value = 0x2B404040;
2941 uniqtranscale_reg_value = 0x5548B83A;
2942 break;
bd60018a 2943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
2944 demph_reg_value = 0x2B245555;
2945 uniqtranscale_reg_value = 0x5560B83A;
2946 break;
bd60018a 2947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
2948 demph_reg_value = 0x2B405555;
2949 uniqtranscale_reg_value = 0x5598DA3A;
2950 break;
2951 default:
2952 return 0;
2953 }
2954 break;
bd60018a 2955 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
2956 preemph_reg_value = 0x0002000;
2957 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2959 demph_reg_value = 0x2B404040;
2960 uniqtranscale_reg_value = 0x5552B83A;
2961 break;
bd60018a 2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2963 demph_reg_value = 0x2B404848;
2964 uniqtranscale_reg_value = 0x5580B83A;
2965 break;
bd60018a 2966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
2967 demph_reg_value = 0x2B404040;
2968 uniqtranscale_reg_value = 0x55ADDA3A;
2969 break;
2970 default:
2971 return 0;
2972 }
2973 break;
bd60018a 2974 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
2975 preemph_reg_value = 0x0000000;
2976 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2978 demph_reg_value = 0x2B305555;
2979 uniqtranscale_reg_value = 0x5570B83A;
2980 break;
bd60018a 2981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
2982 demph_reg_value = 0x2B2B4040;
2983 uniqtranscale_reg_value = 0x55ADDA3A;
2984 break;
2985 default:
2986 return 0;
2987 }
2988 break;
bd60018a 2989 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
2990 preemph_reg_value = 0x0006000;
2991 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 2992 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
2993 demph_reg_value = 0x1B405555;
2994 uniqtranscale_reg_value = 0x55ADDA3A;
2995 break;
2996 default:
2997 return 0;
2998 }
2999 break;
3000 default:
3001 return 0;
3002 }
3003
53d98725
ACO
3004 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3005 uniqtranscale_reg_value, 0);
e2fa6fba
P
3006
3007 return 0;
3008}
3009
5829975c 3010static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
e4a1d846 3011{
b7fa22d8
ACO
3012 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3013 u32 deemph_reg_value, margin_reg_value;
3014 bool uniq_trans_scale = false;
e4a1d846 3015 uint8_t train_set = intel_dp->train_set[0];
e4a1d846
CML
3016
3017 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3018 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3019 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3021 deemph_reg_value = 128;
3022 margin_reg_value = 52;
3023 break;
bd60018a 3024 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3025 deemph_reg_value = 128;
3026 margin_reg_value = 77;
3027 break;
bd60018a 3028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3029 deemph_reg_value = 128;
3030 margin_reg_value = 102;
3031 break;
bd60018a 3032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3033 deemph_reg_value = 128;
3034 margin_reg_value = 154;
b7fa22d8 3035 uniq_trans_scale = true;
e4a1d846
CML
3036 break;
3037 default:
3038 return 0;
3039 }
3040 break;
bd60018a 3041 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3044 deemph_reg_value = 85;
3045 margin_reg_value = 78;
3046 break;
bd60018a 3047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3048 deemph_reg_value = 85;
3049 margin_reg_value = 116;
3050 break;
bd60018a 3051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3052 deemph_reg_value = 85;
3053 margin_reg_value = 154;
3054 break;
3055 default:
3056 return 0;
3057 }
3058 break;
bd60018a 3059 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3060 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3062 deemph_reg_value = 64;
3063 margin_reg_value = 104;
3064 break;
bd60018a 3065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3066 deemph_reg_value = 64;
3067 margin_reg_value = 154;
3068 break;
3069 default:
3070 return 0;
3071 }
3072 break;
bd60018a 3073 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3074 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3076 deemph_reg_value = 43;
3077 margin_reg_value = 154;
3078 break;
3079 default:
3080 return 0;
3081 }
3082 break;
3083 default:
3084 return 0;
3085 }
3086
b7fa22d8
ACO
3087 chv_set_phy_signal_level(encoder, deemph_reg_value,
3088 margin_reg_value, uniq_trans_scale);
e4a1d846
CML
3089
3090 return 0;
3091}
3092
a4fc5ed6 3093static uint32_t
5829975c 3094gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3095{
3cf2efb1 3096 uint32_t signal_levels = 0;
a4fc5ed6 3097
3cf2efb1 3098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3100 default:
3101 signal_levels |= DP_VOLTAGE_0_4;
3102 break;
bd60018a 3103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3104 signal_levels |= DP_VOLTAGE_0_6;
3105 break;
bd60018a 3106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3107 signal_levels |= DP_VOLTAGE_0_8;
3108 break;
bd60018a 3109 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3110 signal_levels |= DP_VOLTAGE_1_2;
3111 break;
3112 }
3cf2efb1 3113 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3114 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3115 default:
3116 signal_levels |= DP_PRE_EMPHASIS_0;
3117 break;
bd60018a 3118 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3119 signal_levels |= DP_PRE_EMPHASIS_3_5;
3120 break;
bd60018a 3121 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3122 signal_levels |= DP_PRE_EMPHASIS_6;
3123 break;
bd60018a 3124 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3125 signal_levels |= DP_PRE_EMPHASIS_9_5;
3126 break;
3127 }
3128 return signal_levels;
3129}
3130
e3421a18
ZW
3131/* Gen6's DP voltage swing and pre-emphasis control */
3132static uint32_t
5829975c 3133gen6_edp_signal_levels(uint8_t train_set)
e3421a18 3134{
3c5a62b5
YL
3135 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3136 DP_TRAIN_PRE_EMPHASIS_MASK);
3137 switch (signal_levels) {
bd60018a
SJ
3138 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3140 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3142 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3145 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3148 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3151 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3152 default:
3c5a62b5
YL
3153 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3154 "0x%x\n", signal_levels);
3155 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3156 }
3157}
3158
1a2eb460
KP
3159/* Gen7's DP voltage swing and pre-emphasis control */
3160static uint32_t
5829975c 3161gen7_edp_signal_levels(uint8_t train_set)
1a2eb460
KP
3162{
3163 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3164 DP_TRAIN_PRE_EMPHASIS_MASK);
3165 switch (signal_levels) {
bd60018a 3166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3167 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3168 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3169 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3171 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3172
bd60018a 3173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3174 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3176 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3177
bd60018a 3178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3179 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3181 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3182
3183 default:
3184 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3185 "0x%x\n", signal_levels);
3186 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3187 }
3188}
3189
94223d04 3190void
f4eb692e 3191intel_dp_set_signal_levels(struct intel_dp *intel_dp)
f0a3424e
PZ
3192{
3193 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3194 enum port port = intel_dig_port->port;
f0a3424e 3195 struct drm_device *dev = intel_dig_port->base.base.dev;
b905a915 3196 struct drm_i915_private *dev_priv = to_i915(dev);
f8896f5d 3197 uint32_t signal_levels, mask = 0;
f0a3424e
PZ
3198 uint8_t train_set = intel_dp->train_set[0];
3199
f8896f5d
DW
3200 if (HAS_DDI(dev)) {
3201 signal_levels = ddi_signal_levels(intel_dp);
3202
3203 if (IS_BROXTON(dev))
3204 signal_levels = 0;
3205 else
3206 mask = DDI_BUF_EMP_MASK;
e4a1d846 3207 } else if (IS_CHERRYVIEW(dev)) {
5829975c 3208 signal_levels = chv_signal_levels(intel_dp);
e2fa6fba 3209 } else if (IS_VALLEYVIEW(dev)) {
5829975c 3210 signal_levels = vlv_signal_levels(intel_dp);
bc7d38a4 3211 } else if (IS_GEN7(dev) && port == PORT_A) {
5829975c 3212 signal_levels = gen7_edp_signal_levels(train_set);
f0a3424e 3213 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3214 } else if (IS_GEN6(dev) && port == PORT_A) {
5829975c 3215 signal_levels = gen6_edp_signal_levels(train_set);
f0a3424e
PZ
3216 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3217 } else {
5829975c 3218 signal_levels = gen4_signal_levels(train_set);
f0a3424e
PZ
3219 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3220 }
3221
96fb9f9b
VK
3222 if (mask)
3223 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3224
3225 DRM_DEBUG_KMS("Using vswing level %d\n",
3226 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3227 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3228 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3229 DP_TRAIN_PRE_EMPHASIS_SHIFT);
f0a3424e 3230
f4eb692e 3231 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
b905a915
ACO
3232
3233 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3234 POSTING_READ(intel_dp->output_reg);
f0a3424e
PZ
3235}
3236
94223d04 3237void
e9c176d5
ACO
3238intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3239 uint8_t dp_train_pat)
a4fc5ed6 3240{
174edf1f 3241 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
90a6b7b0
VS
3242 struct drm_i915_private *dev_priv =
3243 to_i915(intel_dig_port->base.base.dev);
a4fc5ed6 3244
f4eb692e 3245 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
47ea7542 3246
f4eb692e 3247 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
ea5b213a 3248 POSTING_READ(intel_dp->output_reg);
e9c176d5
ACO
3249}
3250
94223d04 3251void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3ab9c637
ID
3252{
3253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3254 struct drm_device *dev = intel_dig_port->base.base.dev;
3255 struct drm_i915_private *dev_priv = dev->dev_private;
3256 enum port port = intel_dig_port->port;
3257 uint32_t val;
3258
3259 if (!HAS_DDI(dev))
3260 return;
3261
3262 val = I915_READ(DP_TP_CTL(port));
3263 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3264 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3265 I915_WRITE(DP_TP_CTL(port), val);
3266
3267 /*
3268 * On PORT_A we can have only eDP in SST mode. There the only reason
3269 * we need to set idle transmission mode is to work around a HW issue
3270 * where we enable the pipe while not in idle link-training mode.
3271 * In this case there is requirement to wait for a minimum number of
3272 * idle patterns to be sent.
3273 */
3274 if (port == PORT_A)
3275 return;
3276
3277 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3278 1))
3279 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3280}
3281
a4fc5ed6 3282static void
ea5b213a 3283intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3284{
da63a9f2 3285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1612c8bd 3286 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
bc7d38a4 3287 enum port port = intel_dig_port->port;
da63a9f2 3288 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3289 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 3290 uint32_t DP = intel_dp->DP;
a4fc5ed6 3291
bc76e320 3292 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3293 return;
3294
0c33d8d7 3295 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3296 return;
3297
28c97730 3298 DRM_DEBUG_KMS("\n");
32f9d658 3299
39e5fa88
VS
3300 if ((IS_GEN7(dev) && port == PORT_A) ||
3301 (HAS_PCH_CPT(dev) && port != PORT_A)) {
e3421a18 3302 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1612c8bd 3303 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
e3421a18 3304 } else {
aad3d14d
VS
3305 if (IS_CHERRYVIEW(dev))
3306 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3307 else
3308 DP &= ~DP_LINK_TRAIN_MASK;
1612c8bd 3309 DP |= DP_LINK_TRAIN_PAT_IDLE;
e3421a18 3310 }
1612c8bd 3311 I915_WRITE(intel_dp->output_reg, DP);
fe255d00 3312 POSTING_READ(intel_dp->output_reg);
5eb08b69 3313
1612c8bd
VS
3314 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3315 I915_WRITE(intel_dp->output_reg, DP);
3316 POSTING_READ(intel_dp->output_reg);
3317
3318 /*
3319 * HW workaround for IBX, we need to move the port
3320 * to transcoder A after disabling it to allow the
3321 * matching HDMI port to be enabled on transcoder A.
3322 */
3323 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
0c241d5b
VS
3324 /*
3325 * We get CPU/PCH FIFO underruns on the other pipe when
3326 * doing the workaround. Sweep them under the rug.
3327 */
3328 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3329 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3330
1612c8bd
VS
3331 /* always enable with pattern 1 (as per spec) */
3332 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3333 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3334 I915_WRITE(intel_dp->output_reg, DP);
3335 POSTING_READ(intel_dp->output_reg);
3336
3337 DP &= ~DP_PORT_EN;
5bddd17f 3338 I915_WRITE(intel_dp->output_reg, DP);
0ca09685 3339 POSTING_READ(intel_dp->output_reg);
0c241d5b
VS
3340
3341 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3342 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3343 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
5bddd17f
EA
3344 }
3345
f01eca2e 3346 msleep(intel_dp->panel_power_down_delay);
6fec7662
VS
3347
3348 intel_dp->DP = DP;
a4fc5ed6
KP
3349}
3350
26d61aad
KP
3351static bool
3352intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3353{
a031d709
RV
3354 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3355 struct drm_device *dev = dig_port->base.base.dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357
9f085ebb
L
3358 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3359 sizeof(intel_dp->dpcd)) < 0)
edb39244 3360 return false; /* aux transfer failed */
92fd8fd1 3361
a8e98153 3362 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3363
edb39244
AJ
3364 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3365 return false; /* DPCD not present */
3366
9f085ebb
L
3367 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3368 &intel_dp->sink_count, 1) < 0)
30d9aa42
SS
3369 return false;
3370
3371 /*
3372 * Sink count can change between short pulse hpd hence
3373 * a member variable in intel_dp will track any changes
3374 * between short pulse interrupts.
3375 */
3376 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3377
3378 /*
3379 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3380 * a dongle is present but no display. Unless we require to know
3381 * if a dongle is present or not, we don't need to update
3382 * downstream port information. So, an early return here saves
3383 * time from performing other operations which are not required.
3384 */
1034ce70 3385 if (!is_edp(intel_dp) && !intel_dp->sink_count)
30d9aa42
SS
3386 return false;
3387
2293bb5c
SK
3388 /* Check if the panel supports PSR */
3389 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
50003939 3390 if (is_edp(intel_dp)) {
9f085ebb
L
3391 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3392 intel_dp->psr_dpcd,
3393 sizeof(intel_dp->psr_dpcd));
a031d709
RV
3394 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3395 dev_priv->psr.sink_support = true;
50003939 3396 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
a031d709 3397 }
474d1ec4
SJ
3398
3399 if (INTEL_INFO(dev)->gen >= 9 &&
3400 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3401 uint8_t frame_sync_cap;
3402
3403 dev_priv->psr.sink_support = true;
9f085ebb
L
3404 drm_dp_dpcd_read(&intel_dp->aux,
3405 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3406 &frame_sync_cap, 1);
474d1ec4
SJ
3407 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3408 /* PSR2 needs frame sync as well */
3409 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3410 DRM_DEBUG_KMS("PSR2 %s on sink",
3411 dev_priv->psr.psr2_support ? "supported" : "not supported");
3412 }
86ee27b5
YA
3413
3414 /* Read the eDP Display control capabilities registers */
3415 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3416 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
9a652cc0 3417 (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
86ee27b5
YA
3418 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3419 sizeof(intel_dp->edp_dpcd)))
3420 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3421 intel_dp->edp_dpcd);
50003939
JN
3422 }
3423
bc5133d5 3424 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
e588fa18 3425 yesno(intel_dp_source_supports_hbr2(intel_dp)),
742f491d 3426 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
06ea66b6 3427
fc0f8e25 3428 /* Intermediate frequency support */
86ee27b5 3429 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
94ca719e 3430 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
ea2d8a42
VS
3431 int i;
3432
9f085ebb
L
3433 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3434 sink_rates, sizeof(sink_rates));
ea2d8a42 3435
94ca719e
VS
3436 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3437 int val = le16_to_cpu(sink_rates[i]);
ea2d8a42
VS
3438
3439 if (val == 0)
3440 break;
3441
af77b974
SJ
3442 /* Value read is in kHz while drm clock is saved in deca-kHz */
3443 intel_dp->sink_rates[i] = (val * 200) / 10;
ea2d8a42 3444 }
94ca719e 3445 intel_dp->num_sink_rates = i;
fc0f8e25 3446 }
0336400e
VS
3447
3448 intel_dp_print_rates(intel_dp);
3449
edb39244
AJ
3450 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3451 DP_DWN_STRM_PORT_PRESENT))
3452 return true; /* native DP sink */
3453
3454 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3455 return true; /* no per-port downstream info */
3456
9f085ebb
L
3457 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3458 intel_dp->downstream_ports,
3459 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3460 return false; /* downstream port status fetch failed */
3461
3462 return true;
92fd8fd1
KP
3463}
3464
0d198328
AJ
3465static void
3466intel_dp_probe_oui(struct intel_dp *intel_dp)
3467{
3468 u8 buf[3];
3469
3470 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3471 return;
3472
9f085ebb 3473 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3474 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3475 buf[0], buf[1], buf[2]);
3476
9f085ebb 3477 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3478 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3479 buf[0], buf[1], buf[2]);
3480}
3481
0e32b39c
DA
3482static bool
3483intel_dp_probe_mst(struct intel_dp *intel_dp)
3484{
3485 u8 buf[1];
3486
7cc96139
NS
3487 if (!i915.enable_dp_mst)
3488 return false;
3489
0e32b39c
DA
3490 if (!intel_dp->can_mst)
3491 return false;
3492
3493 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3494 return false;
3495
9f085ebb 3496 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
0e32b39c
DA
3497 if (buf[0] & DP_MST_CAP) {
3498 DRM_DEBUG_KMS("Sink is MST capable\n");
3499 intel_dp->is_mst = true;
3500 } else {
3501 DRM_DEBUG_KMS("Sink is not MST capable\n");
3502 intel_dp->is_mst = false;
3503 }
3504 }
0e32b39c
DA
3505
3506 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3507 return intel_dp->is_mst;
3508}
3509
e5a1cab5 3510static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
d2e216d0 3511{
082dcc7c 3512 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
d72f9d91 3513 struct drm_device *dev = dig_port->base.base.dev;
082dcc7c 3514 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
ad9dc91b 3515 u8 buf;
e5a1cab5 3516 int ret = 0;
c6297843
RV
3517 int count = 0;
3518 int attempts = 10;
d2e216d0 3519
082dcc7c
RV
3520 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
3521 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3522 ret = -EIO;
3523 goto out;
4373f0f2
PZ
3524 }
3525
082dcc7c 3526 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
e5a1cab5 3527 buf & ~DP_TEST_SINK_START) < 0) {
082dcc7c 3528 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
e5a1cab5
RV
3529 ret = -EIO;
3530 goto out;
3531 }
d2e216d0 3532
c6297843
RV
3533 do {
3534 intel_wait_for_vblank(dev, intel_crtc->pipe);
3535
3536 if (drm_dp_dpcd_readb(&intel_dp->aux,
3537 DP_TEST_SINK_MISC, &buf) < 0) {
3538 ret = -EIO;
3539 goto out;
3540 }
3541 count = buf & DP_TEST_COUNT_MASK;
3542 } while (--attempts && count);
3543
3544 if (attempts == 0) {
dc5a9037 3545 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
c6297843
RV
3546 ret = -ETIMEDOUT;
3547 }
3548
e5a1cab5 3549 out:
082dcc7c 3550 hsw_enable_ips(intel_crtc);
e5a1cab5 3551 return ret;
082dcc7c
RV
3552}
3553
3554static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3555{
3556 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
d72f9d91 3557 struct drm_device *dev = dig_port->base.base.dev;
082dcc7c
RV
3558 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3559 u8 buf;
e5a1cab5
RV
3560 int ret;
3561
082dcc7c
RV
3562 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3563 return -EIO;
3564
3565 if (!(buf & DP_TEST_CRC_SUPPORTED))
3566 return -ENOTTY;
3567
3568 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3569 return -EIO;
3570
6d8175da
RV
3571 if (buf & DP_TEST_SINK_START) {
3572 ret = intel_dp_sink_crc_stop(intel_dp);
3573 if (ret)
3574 return ret;
3575 }
3576
082dcc7c 3577 hsw_disable_ips(intel_crtc);
1dda5f93 3578
9d1a1031 3579 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
082dcc7c
RV
3580 buf | DP_TEST_SINK_START) < 0) {
3581 hsw_enable_ips(intel_crtc);
3582 return -EIO;
4373f0f2
PZ
3583 }
3584
d72f9d91 3585 intel_wait_for_vblank(dev, intel_crtc->pipe);
082dcc7c
RV
3586 return 0;
3587}
3588
3589int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3590{
3591 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3592 struct drm_device *dev = dig_port->base.base.dev;
3593 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3594 u8 buf;
621d4c76 3595 int count, ret;
082dcc7c 3596 int attempts = 6;
082dcc7c
RV
3597
3598 ret = intel_dp_sink_crc_start(intel_dp);
3599 if (ret)
3600 return ret;
3601
ad9dc91b 3602 do {
621d4c76
RV
3603 intel_wait_for_vblank(dev, intel_crtc->pipe);
3604
1dda5f93 3605 if (drm_dp_dpcd_readb(&intel_dp->aux,
4373f0f2
PZ
3606 DP_TEST_SINK_MISC, &buf) < 0) {
3607 ret = -EIO;
afe0d67e 3608 goto stop;
4373f0f2 3609 }
621d4c76 3610 count = buf & DP_TEST_COUNT_MASK;
aabc95dc 3611
7e38eeff 3612 } while (--attempts && count == 0);
ad9dc91b
RV
3613
3614 if (attempts == 0) {
7e38eeff
RV
3615 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3616 ret = -ETIMEDOUT;
3617 goto stop;
3618 }
3619
3620 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3621 ret = -EIO;
3622 goto stop;
ad9dc91b 3623 }
d2e216d0 3624
afe0d67e 3625stop:
082dcc7c 3626 intel_dp_sink_crc_stop(intel_dp);
4373f0f2 3627 return ret;
d2e216d0
RV
3628}
3629
a60f0e38
JB
3630static bool
3631intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3632{
9f085ebb 3633 return drm_dp_dpcd_read(&intel_dp->aux,
9d1a1031
JN
3634 DP_DEVICE_SERVICE_IRQ_VECTOR,
3635 sink_irq_vector, 1) == 1;
a60f0e38
JB
3636}
3637
0e32b39c
DA
3638static bool
3639intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3640{
3641 int ret;
3642
9f085ebb 3643 ret = drm_dp_dpcd_read(&intel_dp->aux,
0e32b39c
DA
3644 DP_SINK_COUNT_ESI,
3645 sink_irq_vector, 14);
3646 if (ret != 14)
3647 return false;
3648
3649 return true;
3650}
3651
c5d5ab7a
TP
3652static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
3653{
3654 uint8_t test_result = DP_TEST_ACK;
3655 return test_result;
3656}
3657
3658static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3659{
3660 uint8_t test_result = DP_TEST_NAK;
3661 return test_result;
3662}
3663
3664static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
a60f0e38 3665{
c5d5ab7a 3666 uint8_t test_result = DP_TEST_NAK;
559be30c
TP
3667 struct intel_connector *intel_connector = intel_dp->attached_connector;
3668 struct drm_connector *connector = &intel_connector->base;
3669
3670 if (intel_connector->detect_edid == NULL ||
ac6f2e29 3671 connector->edid_corrupt ||
559be30c
TP
3672 intel_dp->aux.i2c_defer_count > 6) {
3673 /* Check EDID read for NACKs, DEFERs and corruption
3674 * (DP CTS 1.2 Core r1.1)
3675 * 4.2.2.4 : Failed EDID read, I2C_NAK
3676 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3677 * 4.2.2.6 : EDID corruption detected
3678 * Use failsafe mode for all cases
3679 */
3680 if (intel_dp->aux.i2c_nack_count > 0 ||
3681 intel_dp->aux.i2c_defer_count > 0)
3682 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3683 intel_dp->aux.i2c_nack_count,
3684 intel_dp->aux.i2c_defer_count);
3685 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3686 } else {
f79b468e
TS
3687 struct edid *block = intel_connector->detect_edid;
3688
3689 /* We have to write the checksum
3690 * of the last block read
3691 */
3692 block += intel_connector->detect_edid->extensions;
3693
559be30c
TP
3694 if (!drm_dp_dpcd_write(&intel_dp->aux,
3695 DP_TEST_EDID_CHECKSUM,
f79b468e 3696 &block->checksum,
5a1cc655 3697 1))
559be30c
TP
3698 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3699
3700 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3701 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3702 }
3703
3704 /* Set test active flag here so userspace doesn't interrupt things */
3705 intel_dp->compliance_test_active = 1;
3706
c5d5ab7a
TP
3707 return test_result;
3708}
3709
3710static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
a60f0e38 3711{
c5d5ab7a
TP
3712 uint8_t test_result = DP_TEST_NAK;
3713 return test_result;
3714}
3715
3716static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3717{
3718 uint8_t response = DP_TEST_NAK;
3719 uint8_t rxdata = 0;
3720 int status = 0;
3721
c5d5ab7a
TP
3722 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3723 if (status <= 0) {
3724 DRM_DEBUG_KMS("Could not read test request from sink\n");
3725 goto update_status;
3726 }
3727
3728 switch (rxdata) {
3729 case DP_TEST_LINK_TRAINING:
3730 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3731 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3732 response = intel_dp_autotest_link_training(intel_dp);
3733 break;
3734 case DP_TEST_LINK_VIDEO_PATTERN:
3735 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3736 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3737 response = intel_dp_autotest_video_pattern(intel_dp);
3738 break;
3739 case DP_TEST_LINK_EDID_READ:
3740 DRM_DEBUG_KMS("EDID test requested\n");
3741 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3742 response = intel_dp_autotest_edid(intel_dp);
3743 break;
3744 case DP_TEST_LINK_PHY_TEST_PATTERN:
3745 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3746 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3747 response = intel_dp_autotest_phy_pattern(intel_dp);
3748 break;
3749 default:
3750 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3751 break;
3752 }
3753
3754update_status:
3755 status = drm_dp_dpcd_write(&intel_dp->aux,
3756 DP_TEST_RESPONSE,
3757 &response, 1);
3758 if (status <= 0)
3759 DRM_DEBUG_KMS("Could not write test response to sink\n");
a60f0e38
JB
3760}
3761
0e32b39c
DA
3762static int
3763intel_dp_check_mst_status(struct intel_dp *intel_dp)
3764{
3765 bool bret;
3766
3767 if (intel_dp->is_mst) {
3768 u8 esi[16] = { 0 };
3769 int ret = 0;
3770 int retry;
3771 bool handled;
3772 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3773go_again:
3774 if (bret == true) {
3775
3776 /* check link status - esi[10] = 0x200c */
90a6b7b0 3777 if (intel_dp->active_mst_links &&
901c2daf 3778 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
0e32b39c
DA
3779 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3780 intel_dp_start_link_train(intel_dp);
0e32b39c
DA
3781 intel_dp_stop_link_train(intel_dp);
3782 }
3783
6f34cc39 3784 DRM_DEBUG_KMS("got esi %3ph\n", esi);
0e32b39c
DA
3785 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3786
3787 if (handled) {
3788 for (retry = 0; retry < 3; retry++) {
3789 int wret;
3790 wret = drm_dp_dpcd_write(&intel_dp->aux,
3791 DP_SINK_COUNT_ESI+1,
3792 &esi[1], 3);
3793 if (wret == 3) {
3794 break;
3795 }
3796 }
3797
3798 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3799 if (bret == true) {
6f34cc39 3800 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
0e32b39c
DA
3801 goto go_again;
3802 }
3803 } else
3804 ret = 0;
3805
3806 return ret;
3807 } else {
3808 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3809 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3810 intel_dp->is_mst = false;
3811 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3812 /* send a hotplug event */
3813 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3814 }
3815 }
3816 return -EINVAL;
3817}
3818
5c9114d0
SS
3819static void
3820intel_dp_check_link_status(struct intel_dp *intel_dp)
3821{
3822 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3823 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3824 u8 link_status[DP_LINK_STATUS_SIZE];
3825
3826 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3827
3828 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3829 DRM_ERROR("Failed to get link status\n");
3830 return;
3831 }
3832
3833 if (!intel_encoder->base.crtc)
3834 return;
3835
3836 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3837 return;
3838
3839 /* if link training is requested we should perform it always */
3840 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3841 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3842 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3843 intel_encoder->base.name);
3844 intel_dp_start_link_train(intel_dp);
3845 intel_dp_stop_link_train(intel_dp);
3846 }
3847}
3848
a4fc5ed6
KP
3849/*
3850 * According to DP spec
3851 * 5.1.2:
3852 * 1. Read DPCD
3853 * 2. Configure link according to Receiver Capabilities
3854 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3855 * 4. Check link status on receipt of hot-plug interrupt
39ff747b
SS
3856 *
3857 * intel_dp_short_pulse - handles short pulse interrupts
3858 * when full detection is not required.
3859 * Returns %true if short pulse is handled and full detection
3860 * is NOT required and %false otherwise.
a4fc5ed6 3861 */
39ff747b 3862static bool
5c9114d0 3863intel_dp_short_pulse(struct intel_dp *intel_dp)
a4fc5ed6 3864{
5b215bcf 3865 struct drm_device *dev = intel_dp_to_dev(intel_dp);
a60f0e38 3866 u8 sink_irq_vector;
39ff747b
SS
3867 u8 old_sink_count = intel_dp->sink_count;
3868 bool ret;
5b215bcf 3869
4df6960e
SS
3870 /*
3871 * Clearing compliance test variables to allow capturing
3872 * of values for next automated test request.
3873 */
3874 intel_dp->compliance_test_active = 0;
3875 intel_dp->compliance_test_type = 0;
3876 intel_dp->compliance_test_data = 0;
3877
39ff747b
SS
3878 /*
3879 * Now read the DPCD to see if it's actually running
3880 * If the current value of sink count doesn't match with
3881 * the value that was stored earlier or dpcd read failed
3882 * we need to do full detection
3883 */
3884 ret = intel_dp_get_dpcd(intel_dp);
3885
3886 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3887 /* No need to proceed if we are going to do full detect */
3888 return false;
59cd09e1
JB
3889 }
3890
a60f0e38
JB
3891 /* Try to read the source of the interrupt */
3892 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3893 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3894 /* Clear interrupt source */
9d1a1031
JN
3895 drm_dp_dpcd_writeb(&intel_dp->aux,
3896 DP_DEVICE_SERVICE_IRQ_VECTOR,
3897 sink_irq_vector);
a60f0e38
JB
3898
3899 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
09b1eb13 3900 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
a60f0e38
JB
3901 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3902 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3903 }
3904
5c9114d0
SS
3905 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3906 intel_dp_check_link_status(intel_dp);
3907 drm_modeset_unlock(&dev->mode_config.connection_mutex);
39ff747b
SS
3908
3909 return true;
a4fc5ed6 3910}
a4fc5ed6 3911
caf9ab24 3912/* XXX this is probably wrong for multiple downstream ports */
71ba9000 3913static enum drm_connector_status
26d61aad 3914intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 3915{
caf9ab24 3916 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
3917 uint8_t type;
3918
3919 if (!intel_dp_get_dpcd(intel_dp))
3920 return connector_status_disconnected;
3921
1034ce70
SS
3922 if (is_edp(intel_dp))
3923 return connector_status_connected;
3924
caf9ab24
AJ
3925 /* if there's no downstream port, we're done */
3926 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 3927 return connector_status_connected;
caf9ab24
AJ
3928
3929 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
3930 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3931 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
9d1a1031 3932
30d9aa42
SS
3933 return intel_dp->sink_count ?
3934 connector_status_connected : connector_status_disconnected;
caf9ab24
AJ
3935 }
3936
3937 /* If no HPD, poke DDC gently */
0b99836f 3938 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 3939 return connector_status_connected;
caf9ab24
AJ
3940
3941 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
3942 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3943 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3944 if (type == DP_DS_PORT_TYPE_VGA ||
3945 type == DP_DS_PORT_TYPE_NON_EDID)
3946 return connector_status_unknown;
3947 } else {
3948 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3949 DP_DWN_STRM_PORT_TYPE_MASK;
3950 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3951 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3952 return connector_status_unknown;
3953 }
caf9ab24
AJ
3954
3955 /* Anything else is out of spec, warn and ignore */
3956 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 3957 return connector_status_disconnected;
71ba9000
AJ
3958}
3959
d410b56d
CW
3960static enum drm_connector_status
3961edp_detect(struct intel_dp *intel_dp)
3962{
3963 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3964 enum drm_connector_status status;
3965
3966 status = intel_panel_detect(dev);
3967 if (status == connector_status_unknown)
3968 status = connector_status_connected;
3969
3970 return status;
3971}
3972
b93433cc
JN
3973static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
3974 struct intel_digital_port *port)
5eb08b69 3975{
b93433cc 3976 u32 bit;
01cb9ea6 3977
0df53b77
JN
3978 switch (port->port) {
3979 case PORT_A:
3980 return true;
3981 case PORT_B:
3982 bit = SDE_PORTB_HOTPLUG;
3983 break;
3984 case PORT_C:
3985 bit = SDE_PORTC_HOTPLUG;
3986 break;
3987 case PORT_D:
3988 bit = SDE_PORTD_HOTPLUG;
3989 break;
3990 default:
3991 MISSING_CASE(port->port);
3992 return false;
3993 }
3994
3995 return I915_READ(SDEISR) & bit;
3996}
3997
3998static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
3999 struct intel_digital_port *port)
4000{
4001 u32 bit;
4002
4003 switch (port->port) {
4004 case PORT_A:
4005 return true;
4006 case PORT_B:
4007 bit = SDE_PORTB_HOTPLUG_CPT;
4008 break;
4009 case PORT_C:
4010 bit = SDE_PORTC_HOTPLUG_CPT;
4011 break;
4012 case PORT_D:
4013 bit = SDE_PORTD_HOTPLUG_CPT;
4014 break;
a78695d3
JN
4015 case PORT_E:
4016 bit = SDE_PORTE_HOTPLUG_SPT;
4017 break;
0df53b77
JN
4018 default:
4019 MISSING_CASE(port->port);
4020 return false;
b93433cc 4021 }
1b469639 4022
b93433cc 4023 return I915_READ(SDEISR) & bit;
5eb08b69
ZW
4024}
4025
7e66bcf2 4026static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
1d245987 4027 struct intel_digital_port *port)
a4fc5ed6 4028{
9642c81c 4029 u32 bit;
5eb08b69 4030
9642c81c
JN
4031 switch (port->port) {
4032 case PORT_B:
4033 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4034 break;
4035 case PORT_C:
4036 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4037 break;
4038 case PORT_D:
4039 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4040 break;
4041 default:
4042 MISSING_CASE(port->port);
4043 return false;
4044 }
4045
4046 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4047}
4048
0780cd36
VS
4049static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4050 struct intel_digital_port *port)
9642c81c
JN
4051{
4052 u32 bit;
4053
4054 switch (port->port) {
4055 case PORT_B:
0780cd36 4056 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
9642c81c
JN
4057 break;
4058 case PORT_C:
0780cd36 4059 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
9642c81c
JN
4060 break;
4061 case PORT_D:
0780cd36 4062 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
9642c81c
JN
4063 break;
4064 default:
4065 MISSING_CASE(port->port);
4066 return false;
a4fc5ed6
KP
4067 }
4068
1d245987 4069 return I915_READ(PORT_HOTPLUG_STAT) & bit;
2a592bec
DA
4070}
4071
e464bfde 4072static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
e2ec35a5 4073 struct intel_digital_port *intel_dig_port)
e464bfde 4074{
e2ec35a5
SJ
4075 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4076 enum port port;
e464bfde
JN
4077 u32 bit;
4078
e2ec35a5
SJ
4079 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4080 switch (port) {
e464bfde
JN
4081 case PORT_A:
4082 bit = BXT_DE_PORT_HP_DDIA;
4083 break;
4084 case PORT_B:
4085 bit = BXT_DE_PORT_HP_DDIB;
4086 break;
4087 case PORT_C:
4088 bit = BXT_DE_PORT_HP_DDIC;
4089 break;
4090 default:
e2ec35a5 4091 MISSING_CASE(port);
e464bfde
JN
4092 return false;
4093 }
4094
4095 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4096}
4097
7e66bcf2
JN
4098/*
4099 * intel_digital_port_connected - is the specified port connected?
4100 * @dev_priv: i915 private structure
4101 * @port: the port to test
4102 *
4103 * Return %true if @port is connected, %false otherwise.
4104 */
237ed86c 4105bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
7e66bcf2
JN
4106 struct intel_digital_port *port)
4107{
0df53b77 4108 if (HAS_PCH_IBX(dev_priv))
7e66bcf2 4109 return ibx_digital_port_connected(dev_priv, port);
22824fac 4110 else if (HAS_PCH_SPLIT(dev_priv))
0df53b77 4111 return cpt_digital_port_connected(dev_priv, port);
e464bfde
JN
4112 else if (IS_BROXTON(dev_priv))
4113 return bxt_digital_port_connected(dev_priv, port);
0780cd36
VS
4114 else if (IS_GM45(dev_priv))
4115 return gm45_digital_port_connected(dev_priv, port);
7e66bcf2
JN
4116 else
4117 return g4x_digital_port_connected(dev_priv, port);
4118}
4119
8c241fef 4120static struct edid *
beb60608 4121intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4122{
beb60608 4123 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4124
9cd300e0
JN
4125 /* use cached edid if we have one */
4126 if (intel_connector->edid) {
9cd300e0
JN
4127 /* invalid edid */
4128 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4129 return NULL;
4130
55e9edeb 4131 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4132 } else
4133 return drm_get_edid(&intel_connector->base,
4134 &intel_dp->aux.ddc);
4135}
8c241fef 4136
beb60608
CW
4137static void
4138intel_dp_set_edid(struct intel_dp *intel_dp)
4139{
4140 struct intel_connector *intel_connector = intel_dp->attached_connector;
4141 struct edid *edid;
8c241fef 4142
f21a2198 4143 intel_dp_unset_edid(intel_dp);
beb60608
CW
4144 edid = intel_dp_get_edid(intel_dp);
4145 intel_connector->detect_edid = edid;
4146
4147 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4148 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4149 else
4150 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4151}
4152
beb60608
CW
4153static void
4154intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4155{
beb60608 4156 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4157
beb60608
CW
4158 kfree(intel_connector->detect_edid);
4159 intel_connector->detect_edid = NULL;
9cd300e0 4160
beb60608
CW
4161 intel_dp->has_audio = false;
4162}
d6f24d0f 4163
f21a2198
SS
4164static void
4165intel_dp_long_pulse(struct intel_connector *intel_connector)
a9756bb5 4166{
f21a2198 4167 struct drm_connector *connector = &intel_connector->base;
a9756bb5 4168 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4169 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4170 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4171 struct drm_device *dev = connector->dev;
a9756bb5 4172 enum drm_connector_status status;
671dedd2 4173 enum intel_display_power_domain power_domain;
0e32b39c 4174 bool ret;
09b1eb13 4175 u8 sink_irq_vector;
a9756bb5 4176
25f78f58
VS
4177 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4178 intel_display_power_get(to_i915(dev), power_domain);
a9756bb5 4179
d410b56d
CW
4180 /* Can't disconnect eDP, but you can close the lid... */
4181 if (is_edp(intel_dp))
4182 status = edp_detect(intel_dp);
c555a81d
ACO
4183 else if (intel_digital_port_connected(to_i915(dev),
4184 dp_to_dig_port(intel_dp)))
4185 status = intel_dp_detect_dpcd(intel_dp);
a9756bb5 4186 else
c555a81d
ACO
4187 status = connector_status_disconnected;
4188
4df6960e
SS
4189 if (status != connector_status_connected) {
4190 intel_dp->compliance_test_active = 0;
4191 intel_dp->compliance_test_type = 0;
4192 intel_dp->compliance_test_data = 0;
4193
0e505a08 4194 if (intel_dp->is_mst) {
4195 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4196 intel_dp->is_mst,
4197 intel_dp->mst_mgr.mst_state);
4198 intel_dp->is_mst = false;
4199 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4200 intel_dp->is_mst);
4201 }
4202
c8c8fb33 4203 goto out;
4df6960e 4204 }
a9756bb5 4205
f21a2198
SS
4206 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4207 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4208
0d198328
AJ
4209 intel_dp_probe_oui(intel_dp);
4210
0e32b39c
DA
4211 ret = intel_dp_probe_mst(intel_dp);
4212 if (ret) {
f21a2198
SS
4213 /*
4214 * If we are in MST mode then this connector
4215 * won't appear connected or have anything
4216 * with EDID on it
4217 */
0e32b39c
DA
4218 status = connector_status_disconnected;
4219 goto out;
7d23e3c3
SS
4220 } else if (connector->status == connector_status_connected) {
4221 /*
4222 * If display was connected already and is still connected
4223 * check links status, there has been known issues of
4224 * link loss triggerring long pulse!!!!
4225 */
4226 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4227 intel_dp_check_link_status(intel_dp);
4228 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4229 goto out;
0e32b39c
DA
4230 }
4231
4df6960e
SS
4232 /*
4233 * Clearing NACK and defer counts to get their exact values
4234 * while reading EDID which are required by Compliance tests
4235 * 4.2.2.4 and 4.2.2.5
4236 */
4237 intel_dp->aux.i2c_nack_count = 0;
4238 intel_dp->aux.i2c_defer_count = 0;
4239
beb60608 4240 intel_dp_set_edid(intel_dp);
a9756bb5 4241
c8c8fb33 4242 status = connector_status_connected;
7d23e3c3 4243 intel_dp->detect_done = true;
c8c8fb33 4244
09b1eb13
TP
4245 /* Try to read the source of the interrupt */
4246 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4247 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4248 /* Clear interrupt source */
4249 drm_dp_dpcd_writeb(&intel_dp->aux,
4250 DP_DEVICE_SERVICE_IRQ_VECTOR,
4251 sink_irq_vector);
4252
4253 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4254 intel_dp_handle_test_request(intel_dp);
4255 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4256 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4257 }
4258
c8c8fb33 4259out:
0e505a08 4260 if ((status != connector_status_connected) &&
4261 (intel_dp->is_mst == false))
f21a2198 4262 intel_dp_unset_edid(intel_dp);
7d23e3c3 4263
25f78f58 4264 intel_display_power_put(to_i915(dev), power_domain);
f21a2198
SS
4265 return;
4266}
4267
4268static enum drm_connector_status
4269intel_dp_detect(struct drm_connector *connector, bool force)
4270{
4271 struct intel_dp *intel_dp = intel_attached_dp(connector);
4272 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4273 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4274 struct intel_connector *intel_connector = to_intel_connector(connector);
4275
4276 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4277 connector->base.id, connector->name);
4278
4279 if (intel_dp->is_mst) {
4280 /* MST devices are disconnected from a monitor POV */
4281 intel_dp_unset_edid(intel_dp);
4282 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4283 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4284 return connector_status_disconnected;
4285 }
4286
7d23e3c3
SS
4287 /* If full detect is not performed yet, do a full detect */
4288 if (!intel_dp->detect_done)
4289 intel_dp_long_pulse(intel_dp->attached_connector);
4290
4291 intel_dp->detect_done = false;
f21a2198
SS
4292
4293 if (intel_connector->detect_edid)
4294 return connector_status_connected;
4295 else
4296 return connector_status_disconnected;
a4fc5ed6
KP
4297}
4298
beb60608
CW
4299static void
4300intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4301{
df0e9248 4302 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4303 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
25f78f58 4304 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
671dedd2 4305 enum intel_display_power_domain power_domain;
a4fc5ed6 4306
beb60608
CW
4307 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4308 connector->base.id, connector->name);
4309 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4310
beb60608
CW
4311 if (connector->status != connector_status_connected)
4312 return;
671dedd2 4313
25f78f58
VS
4314 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4315 intel_display_power_get(dev_priv, power_domain);
beb60608
CW
4316
4317 intel_dp_set_edid(intel_dp);
4318
25f78f58 4319 intel_display_power_put(dev_priv, power_domain);
beb60608
CW
4320
4321 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4322 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4323}
4324
4325static int intel_dp_get_modes(struct drm_connector *connector)
4326{
4327 struct intel_connector *intel_connector = to_intel_connector(connector);
4328 struct edid *edid;
4329
4330 edid = intel_connector->detect_edid;
4331 if (edid) {
4332 int ret = intel_connector_update_modes(connector, edid);
4333 if (ret)
4334 return ret;
4335 }
32f9d658 4336
f8779fda 4337 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4338 if (is_edp(intel_attached_dp(connector)) &&
4339 intel_connector->panel.fixed_mode) {
f8779fda 4340 struct drm_display_mode *mode;
beb60608
CW
4341
4342 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4343 intel_connector->panel.fixed_mode);
f8779fda 4344 if (mode) {
32f9d658
ZW
4345 drm_mode_probed_add(connector, mode);
4346 return 1;
4347 }
4348 }
beb60608 4349
32f9d658 4350 return 0;
a4fc5ed6
KP
4351}
4352
1aad7ac0
CW
4353static bool
4354intel_dp_detect_audio(struct drm_connector *connector)
4355{
1aad7ac0 4356 bool has_audio = false;
beb60608 4357 struct edid *edid;
1aad7ac0 4358
beb60608
CW
4359 edid = to_intel_connector(connector)->detect_edid;
4360 if (edid)
1aad7ac0 4361 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4362
1aad7ac0
CW
4363 return has_audio;
4364}
4365
f684960e
CW
4366static int
4367intel_dp_set_property(struct drm_connector *connector,
4368 struct drm_property *property,
4369 uint64_t val)
4370{
e953fd7b 4371 struct drm_i915_private *dev_priv = connector->dev->dev_private;
53b41837 4372 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4373 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4374 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4375 int ret;
4376
662595df 4377 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4378 if (ret)
4379 return ret;
4380
3f43c48d 4381 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4382 int i = val;
4383 bool has_audio;
4384
4385 if (i == intel_dp->force_audio)
f684960e
CW
4386 return 0;
4387
1aad7ac0 4388 intel_dp->force_audio = i;
f684960e 4389
c3e5f67b 4390 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4391 has_audio = intel_dp_detect_audio(connector);
4392 else
c3e5f67b 4393 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4394
4395 if (has_audio == intel_dp->has_audio)
f684960e
CW
4396 return 0;
4397
1aad7ac0 4398 intel_dp->has_audio = has_audio;
f684960e
CW
4399 goto done;
4400 }
4401
e953fd7b 4402 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 4403 bool old_auto = intel_dp->color_range_auto;
0f2a2a75 4404 bool old_range = intel_dp->limited_color_range;
ae4edb80 4405
55bc60db
VS
4406 switch (val) {
4407 case INTEL_BROADCAST_RGB_AUTO:
4408 intel_dp->color_range_auto = true;
4409 break;
4410 case INTEL_BROADCAST_RGB_FULL:
4411 intel_dp->color_range_auto = false;
0f2a2a75 4412 intel_dp->limited_color_range = false;
55bc60db
VS
4413 break;
4414 case INTEL_BROADCAST_RGB_LIMITED:
4415 intel_dp->color_range_auto = false;
0f2a2a75 4416 intel_dp->limited_color_range = true;
55bc60db
VS
4417 break;
4418 default:
4419 return -EINVAL;
4420 }
ae4edb80
DV
4421
4422 if (old_auto == intel_dp->color_range_auto &&
0f2a2a75 4423 old_range == intel_dp->limited_color_range)
ae4edb80
DV
4424 return 0;
4425
e953fd7b
CW
4426 goto done;
4427 }
4428
53b41837
YN
4429 if (is_edp(intel_dp) &&
4430 property == connector->dev->mode_config.scaling_mode_property) {
4431 if (val == DRM_MODE_SCALE_NONE) {
4432 DRM_DEBUG_KMS("no scaling not supported\n");
4433 return -EINVAL;
4434 }
234126c6
VS
4435 if (HAS_GMCH_DISPLAY(dev_priv) &&
4436 val == DRM_MODE_SCALE_CENTER) {
4437 DRM_DEBUG_KMS("centering not supported\n");
4438 return -EINVAL;
4439 }
53b41837
YN
4440
4441 if (intel_connector->panel.fitting_mode == val) {
4442 /* the eDP scaling property is not changed */
4443 return 0;
4444 }
4445 intel_connector->panel.fitting_mode = val;
4446
4447 goto done;
4448 }
4449
f684960e
CW
4450 return -EINVAL;
4451
4452done:
c0c36b94
CW
4453 if (intel_encoder->base.crtc)
4454 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4455
4456 return 0;
4457}
4458
a4fc5ed6 4459static void
73845adf 4460intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4461{
1d508706 4462 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4463
10e972d3 4464 kfree(intel_connector->detect_edid);
beb60608 4465
9cd300e0
JN
4466 if (!IS_ERR_OR_NULL(intel_connector->edid))
4467 kfree(intel_connector->edid);
4468
acd8db10
PZ
4469 /* Can't call is_edp() since the encoder may have been destroyed
4470 * already. */
4471 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4472 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4473
a4fc5ed6 4474 drm_connector_cleanup(connector);
55f78c43 4475 kfree(connector);
a4fc5ed6
KP
4476}
4477
00c09d70 4478void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4479{
da63a9f2
PZ
4480 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4481 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4482
0e32b39c 4483 intel_dp_mst_encoder_cleanup(intel_dig_port);
bd943159
KP
4484 if (is_edp(intel_dp)) {
4485 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4486 /*
4487 * vdd might still be enabled do to the delayed vdd off.
4488 * Make sure vdd is actually turned off here.
4489 */
773538e8 4490 pps_lock(intel_dp);
4be73780 4491 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4492 pps_unlock(intel_dp);
4493
01527b31
CT
4494 if (intel_dp->edp_notifier.notifier_call) {
4495 unregister_reboot_notifier(&intel_dp->edp_notifier);
4496 intel_dp->edp_notifier.notifier_call = NULL;
4497 }
bd943159 4498 }
c8bd0e49 4499 drm_encoder_cleanup(encoder);
da63a9f2 4500 kfree(intel_dig_port);
24d05927
DV
4501}
4502
bf93ba67 4503void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
07f9cd0b
ID
4504{
4505 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4506
4507 if (!is_edp(intel_dp))
4508 return;
4509
951468f3
VS
4510 /*
4511 * vdd might still be enabled do to the delayed vdd off.
4512 * Make sure vdd is actually turned off here.
4513 */
afa4e53a 4514 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
773538e8 4515 pps_lock(intel_dp);
07f9cd0b 4516 edp_panel_vdd_off_sync(intel_dp);
773538e8 4517 pps_unlock(intel_dp);
07f9cd0b
ID
4518}
4519
49e6bc51
VS
4520static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4521{
4522 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4523 struct drm_device *dev = intel_dig_port->base.base.dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 enum intel_display_power_domain power_domain;
4526
4527 lockdep_assert_held(&dev_priv->pps_mutex);
4528
4529 if (!edp_have_panel_vdd(intel_dp))
4530 return;
4531
4532 /*
4533 * The VDD bit needs a power domain reference, so if the bit is
4534 * already enabled when we boot or resume, grab this reference and
4535 * schedule a vdd off, so we don't hold on to the reference
4536 * indefinitely.
4537 */
4538 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
25f78f58 4539 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
49e6bc51
VS
4540 intel_display_power_get(dev_priv, power_domain);
4541
4542 edp_panel_vdd_schedule_off(intel_dp);
4543}
4544
bf93ba67 4545void intel_dp_encoder_reset(struct drm_encoder *encoder)
6d93c0c4 4546{
49e6bc51
VS
4547 struct intel_dp *intel_dp;
4548
4549 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4550 return;
4551
4552 intel_dp = enc_to_intel_dp(encoder);
4553
4554 pps_lock(intel_dp);
4555
4556 /*
4557 * Read out the current power sequencer assignment,
4558 * in case the BIOS did something with it.
4559 */
666a4537 4560 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
49e6bc51
VS
4561 vlv_initial_power_sequencer_setup(intel_dp);
4562
4563 intel_edp_panel_vdd_sanitize(intel_dp);
4564
4565 pps_unlock(intel_dp);
6d93c0c4
ID
4566}
4567
a4fc5ed6 4568static const struct drm_connector_funcs intel_dp_connector_funcs = {
4d688a2a 4569 .dpms = drm_atomic_helper_connector_dpms,
a4fc5ed6 4570 .detect = intel_dp_detect,
beb60608 4571 .force = intel_dp_force,
a4fc5ed6 4572 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4573 .set_property = intel_dp_set_property,
2545e4a6 4574 .atomic_get_property = intel_connector_atomic_get_property,
73845adf 4575 .destroy = intel_dp_connector_destroy,
c6f95f27 4576 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 4577 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
a4fc5ed6
KP
4578};
4579
4580static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4581 .get_modes = intel_dp_get_modes,
4582 .mode_valid = intel_dp_mode_valid,
a4fc5ed6
KP
4583};
4584
a4fc5ed6 4585static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4586 .reset = intel_dp_encoder_reset,
24d05927 4587 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4588};
4589
b2c5c181 4590enum irqreturn
13cf5504
DA
4591intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4592{
4593 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4594 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c
DA
4595 struct drm_device *dev = intel_dig_port->base.base.dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
1c767b33 4597 enum intel_display_power_domain power_domain;
b2c5c181 4598 enum irqreturn ret = IRQ_NONE;
1c767b33 4599
2540058f
TI
4600 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4601 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
0e32b39c 4602 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
13cf5504 4603
7a7f84cc
VS
4604 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4605 /*
4606 * vdd off can generate a long pulse on eDP which
4607 * would require vdd on to handle it, and thus we
4608 * would end up in an endless cycle of
4609 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4610 */
4611 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4612 port_name(intel_dig_port->port));
a8b3d52f 4613 return IRQ_HANDLED;
7a7f84cc
VS
4614 }
4615
26fbb774
VS
4616 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4617 port_name(intel_dig_port->port),
0e32b39c 4618 long_hpd ? "long" : "short");
13cf5504 4619
25f78f58 4620 power_domain = intel_display_port_aux_power_domain(intel_encoder);
1c767b33
ID
4621 intel_display_power_get(dev_priv, power_domain);
4622
0e32b39c 4623 if (long_hpd) {
5fa836a9
MK
4624 /* indicate that we need to restart link training */
4625 intel_dp->train_set_valid = false;
2a592bec 4626
7d23e3c3
SS
4627 intel_dp_long_pulse(intel_dp->attached_connector);
4628 if (intel_dp->is_mst)
4629 ret = IRQ_HANDLED;
4630 goto put_power;
0e32b39c 4631
0e32b39c
DA
4632 } else {
4633 if (intel_dp->is_mst) {
7d23e3c3
SS
4634 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4635 /*
4636 * If we were in MST mode, and device is not
4637 * there, get out of MST mode
4638 */
4639 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4640 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4641 intel_dp->is_mst = false;
4642 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4643 intel_dp->is_mst);
4644 goto put_power;
4645 }
0e32b39c
DA
4646 }
4647
39ff747b
SS
4648 if (!intel_dp->is_mst) {
4649 if (!intel_dp_short_pulse(intel_dp)) {
4650 intel_dp_long_pulse(intel_dp->attached_connector);
4651 goto put_power;
4652 }
4653 }
0e32b39c 4654 }
b2c5c181
DV
4655
4656 ret = IRQ_HANDLED;
4657
1c767b33
ID
4658put_power:
4659 intel_display_power_put(dev_priv, power_domain);
4660
4661 return ret;
13cf5504
DA
4662}
4663
477ec328 4664/* check the VBT to see whether the eDP is on another port */
5d8a7752 4665bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18
ZY
4666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
36e83a18 4668
53ce81a7
VS
4669 /*
4670 * eDP not supported on g4x. so bail out early just
4671 * for a bit extra safety in case the VBT is bonkers.
4672 */
4673 if (INTEL_INFO(dev)->gen < 5)
4674 return false;
4675
3b32a35b
VS
4676 if (port == PORT_A)
4677 return true;
4678
951d9efe 4679 return intel_bios_is_port_edp(dev_priv, port);
36e83a18
ZY
4680}
4681
0e32b39c 4682void
f684960e
CW
4683intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4684{
53b41837
YN
4685 struct intel_connector *intel_connector = to_intel_connector(connector);
4686
3f43c48d 4687 intel_attach_force_audio_property(connector);
e953fd7b 4688 intel_attach_broadcast_rgb_property(connector);
55bc60db 4689 intel_dp->color_range_auto = true;
53b41837
YN
4690
4691 if (is_edp(intel_dp)) {
4692 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
4693 drm_object_attach_property(
4694 &connector->base,
53b41837 4695 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
4696 DRM_MODE_SCALE_ASPECT);
4697 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 4698 }
f684960e
CW
4699}
4700
dada1a9f
ID
4701static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4702{
d28d4731 4703 intel_dp->panel_power_off_time = ktime_get_boottime();
dada1a9f
ID
4704 intel_dp->last_power_on = jiffies;
4705 intel_dp->last_backlight_off = jiffies;
4706}
4707
67a54566
DV
4708static void
4709intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 4710 struct intel_dp *intel_dp)
67a54566
DV
4711{
4712 struct drm_i915_private *dev_priv = dev->dev_private;
36b5f425
VS
4713 struct edp_power_seq cur, vbt, spec,
4714 *final = &intel_dp->pps_delays;
b0a08bec 4715 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
f0f59a00 4716 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
453c5420 4717
e39b999a
VS
4718 lockdep_assert_held(&dev_priv->pps_mutex);
4719
81ddbc69
VS
4720 /* already initialized? */
4721 if (final->t11_t12 != 0)
4722 return;
4723
b0a08bec
VK
4724 if (IS_BROXTON(dev)) {
4725 /*
4726 * TODO: BXT has 2 sets of PPS registers.
4727 * Correct Register for Broxton need to be identified
4728 * using VBT. hardcoding for now
4729 */
4730 pp_ctrl_reg = BXT_PP_CONTROL(0);
4731 pp_on_reg = BXT_PP_ON_DELAYS(0);
4732 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4733 } else if (HAS_PCH_SPLIT(dev)) {
bf13e81b 4734 pp_ctrl_reg = PCH_PP_CONTROL;
453c5420
JB
4735 pp_on_reg = PCH_PP_ON_DELAYS;
4736 pp_off_reg = PCH_PP_OFF_DELAYS;
4737 pp_div_reg = PCH_PP_DIVISOR;
4738 } else {
bf13e81b
JN
4739 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4740
4741 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4742 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4743 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4744 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420 4745 }
67a54566
DV
4746
4747 /* Workaround: Need to write PP_CONTROL with the unlock key as
4748 * the very first thing. */
b0a08bec 4749 pp_ctl = ironlake_get_pp_control(intel_dp);
67a54566 4750
453c5420
JB
4751 pp_on = I915_READ(pp_on_reg);
4752 pp_off = I915_READ(pp_off_reg);
b0a08bec
VK
4753 if (!IS_BROXTON(dev)) {
4754 I915_WRITE(pp_ctrl_reg, pp_ctl);
4755 pp_div = I915_READ(pp_div_reg);
4756 }
67a54566
DV
4757
4758 /* Pull timing values out of registers */
4759 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4760 PANEL_POWER_UP_DELAY_SHIFT;
4761
4762 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4763 PANEL_LIGHT_ON_DELAY_SHIFT;
4764
4765 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4766 PANEL_LIGHT_OFF_DELAY_SHIFT;
4767
4768 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4769 PANEL_POWER_DOWN_DELAY_SHIFT;
4770
b0a08bec
VK
4771 if (IS_BROXTON(dev)) {
4772 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4773 BXT_POWER_CYCLE_DELAY_SHIFT;
4774 if (tmp > 0)
4775 cur.t11_t12 = (tmp - 1) * 1000;
4776 else
4777 cur.t11_t12 = 0;
4778 } else {
4779 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
67a54566 4780 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
b0a08bec 4781 }
67a54566
DV
4782
4783 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4784 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4785
6aa23e65 4786 vbt = dev_priv->vbt.edp.pps;
67a54566
DV
4787
4788 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4789 * our hw here, which are all in 100usec. */
4790 spec.t1_t3 = 210 * 10;
4791 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4792 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4793 spec.t10 = 500 * 10;
4794 /* This one is special and actually in units of 100ms, but zero
4795 * based in the hw (so we need to add 100 ms). But the sw vbt
4796 * table multiplies it with 1000 to make it in units of 100usec,
4797 * too. */
4798 spec.t11_t12 = (510 + 100) * 10;
4799
4800 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4801 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4802
4803 /* Use the max of the register settings and vbt. If both are
4804 * unset, fall back to the spec limits. */
36b5f425 4805#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
67a54566
DV
4806 spec.field : \
4807 max(cur.field, vbt.field))
4808 assign_final(t1_t3);
4809 assign_final(t8);
4810 assign_final(t9);
4811 assign_final(t10);
4812 assign_final(t11_t12);
4813#undef assign_final
4814
36b5f425 4815#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
67a54566
DV
4816 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4817 intel_dp->backlight_on_delay = get_delay(t8);
4818 intel_dp->backlight_off_delay = get_delay(t9);
4819 intel_dp->panel_power_down_delay = get_delay(t10);
4820 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4821#undef get_delay
4822
f30d26e4
JN
4823 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4824 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4825 intel_dp->panel_power_cycle_delay);
4826
4827 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4828 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
f30d26e4
JN
4829}
4830
4831static void
4832intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 4833 struct intel_dp *intel_dp)
f30d26e4
JN
4834{
4835 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420 4836 u32 pp_on, pp_off, pp_div, port_sel = 0;
e7dc33f3 4837 int div = dev_priv->rawclk_freq / 1000;
f0f59a00 4838 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
ad933b56 4839 enum port port = dp_to_dig_port(intel_dp)->port;
36b5f425 4840 const struct edp_power_seq *seq = &intel_dp->pps_delays;
453c5420 4841
e39b999a 4842 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420 4843
b0a08bec
VK
4844 if (IS_BROXTON(dev)) {
4845 /*
4846 * TODO: BXT has 2 sets of PPS registers.
4847 * Correct Register for Broxton need to be identified
4848 * using VBT. hardcoding for now
4849 */
4850 pp_ctrl_reg = BXT_PP_CONTROL(0);
4851 pp_on_reg = BXT_PP_ON_DELAYS(0);
4852 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4853
4854 } else if (HAS_PCH_SPLIT(dev)) {
453c5420
JB
4855 pp_on_reg = PCH_PP_ON_DELAYS;
4856 pp_off_reg = PCH_PP_OFF_DELAYS;
4857 pp_div_reg = PCH_PP_DIVISOR;
4858 } else {
bf13e81b
JN
4859 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4860
4861 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4862 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4863 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420
JB
4864 }
4865
b2f19d1a
PZ
4866 /*
4867 * And finally store the new values in the power sequencer. The
4868 * backlight delays are set to 1 because we do manual waits on them. For
4869 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4870 * we'll end up waiting for the backlight off delay twice: once when we
4871 * do the manual sleep, and once when we disable the panel and wait for
4872 * the PP_STATUS bit to become zero.
4873 */
f30d26e4 4874 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
b2f19d1a
PZ
4875 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4876 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 4877 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
4878 /* Compute the divisor for the pp clock, simply match the Bspec
4879 * formula. */
b0a08bec
VK
4880 if (IS_BROXTON(dev)) {
4881 pp_div = I915_READ(pp_ctrl_reg);
4882 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4883 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4884 << BXT_POWER_CYCLE_DELAY_SHIFT);
4885 } else {
4886 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4887 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4888 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4889 }
67a54566
DV
4890
4891 /* Haswell doesn't have any port selection bits for the panel
4892 * power sequencer any more. */
666a4537 4893 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ad933b56 4894 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 4895 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 4896 if (port == PORT_A)
a24c144c 4897 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 4898 else
a24c144c 4899 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
4900 }
4901
453c5420
JB
4902 pp_on |= port_sel;
4903
4904 I915_WRITE(pp_on_reg, pp_on);
4905 I915_WRITE(pp_off_reg, pp_off);
b0a08bec
VK
4906 if (IS_BROXTON(dev))
4907 I915_WRITE(pp_ctrl_reg, pp_div);
4908 else
4909 I915_WRITE(pp_div_reg, pp_div);
67a54566 4910
67a54566 4911 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
453c5420
JB
4912 I915_READ(pp_on_reg),
4913 I915_READ(pp_off_reg),
b0a08bec
VK
4914 IS_BROXTON(dev) ?
4915 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
453c5420 4916 I915_READ(pp_div_reg));
f684960e
CW
4917}
4918
b33a2815
VK
4919/**
4920 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4921 * @dev: DRM device
4922 * @refresh_rate: RR to be programmed
4923 *
4924 * This function gets called when refresh rate (RR) has to be changed from
4925 * one frequency to another. Switches can be between high and low RR
4926 * supported by the panel or to any other RR based on media playback (in
4927 * this case, RR value needs to be passed from user space).
4928 *
4929 * The caller of this function needs to take a lock on dev_priv->drrs.
4930 */
96178eeb 4931static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
439d7ac0
PB
4932{
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 struct intel_encoder *encoder;
96178eeb
VK
4935 struct intel_digital_port *dig_port = NULL;
4936 struct intel_dp *intel_dp = dev_priv->drrs.dp;
5cec258b 4937 struct intel_crtc_state *config = NULL;
439d7ac0 4938 struct intel_crtc *intel_crtc = NULL;
96178eeb 4939 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
439d7ac0
PB
4940
4941 if (refresh_rate <= 0) {
4942 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4943 return;
4944 }
4945
96178eeb
VK
4946 if (intel_dp == NULL) {
4947 DRM_DEBUG_KMS("DRRS not supported.\n");
439d7ac0
PB
4948 return;
4949 }
4950
1fcc9d1c 4951 /*
e4d59f6b
RV
4952 * FIXME: This needs proper synchronization with psr state for some
4953 * platforms that cannot have PSR and DRRS enabled at the same time.
1fcc9d1c 4954 */
439d7ac0 4955
96178eeb
VK
4956 dig_port = dp_to_dig_port(intel_dp);
4957 encoder = &dig_port->base;
723f9aab 4958 intel_crtc = to_intel_crtc(encoder->base.crtc);
439d7ac0
PB
4959
4960 if (!intel_crtc) {
4961 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4962 return;
4963 }
4964
6e3c9717 4965 config = intel_crtc->config;
439d7ac0 4966
96178eeb 4967 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
439d7ac0
PB
4968 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4969 return;
4970 }
4971
96178eeb
VK
4972 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4973 refresh_rate)
439d7ac0
PB
4974 index = DRRS_LOW_RR;
4975
96178eeb 4976 if (index == dev_priv->drrs.refresh_rate_type) {
439d7ac0
PB
4977 DRM_DEBUG_KMS(
4978 "DRRS requested for previously set RR...ignoring\n");
4979 return;
4980 }
4981
4982 if (!intel_crtc->active) {
4983 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4984 return;
4985 }
4986
44395bfe 4987 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
a4c30b1d
VK
4988 switch (index) {
4989 case DRRS_HIGH_RR:
4990 intel_dp_set_m_n(intel_crtc, M1_N1);
4991 break;
4992 case DRRS_LOW_RR:
4993 intel_dp_set_m_n(intel_crtc, M2_N2);
4994 break;
4995 case DRRS_MAX_RR:
4996 default:
4997 DRM_ERROR("Unsupported refreshrate type\n");
4998 }
4999 } else if (INTEL_INFO(dev)->gen > 6) {
f0f59a00 5000 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
649636ef 5001 u32 val;
a4c30b1d 5002
649636ef 5003 val = I915_READ(reg);
439d7ac0 5004 if (index > DRRS_HIGH_RR) {
666a4537 5005 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6fa7aec1
VK
5006 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5007 else
5008 val |= PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0 5009 } else {
666a4537 5010 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6fa7aec1
VK
5011 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5012 else
5013 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
439d7ac0
PB
5014 }
5015 I915_WRITE(reg, val);
5016 }
5017
4e9ac947
VK
5018 dev_priv->drrs.refresh_rate_type = index;
5019
5020 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5021}
5022
b33a2815
VK
5023/**
5024 * intel_edp_drrs_enable - init drrs struct if supported
5025 * @intel_dp: DP struct
5026 *
5027 * Initializes frontbuffer_bits and drrs.dp
5028 */
c395578e
VK
5029void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5030{
5031 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5034 struct drm_crtc *crtc = dig_port->base.base.crtc;
5035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5036
5037 if (!intel_crtc->config->has_drrs) {
5038 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5039 return;
5040 }
5041
5042 mutex_lock(&dev_priv->drrs.mutex);
5043 if (WARN_ON(dev_priv->drrs.dp)) {
5044 DRM_ERROR("DRRS already enabled\n");
5045 goto unlock;
5046 }
5047
5048 dev_priv->drrs.busy_frontbuffer_bits = 0;
5049
5050 dev_priv->drrs.dp = intel_dp;
5051
5052unlock:
5053 mutex_unlock(&dev_priv->drrs.mutex);
5054}
5055
b33a2815
VK
5056/**
5057 * intel_edp_drrs_disable - Disable DRRS
5058 * @intel_dp: DP struct
5059 *
5060 */
c395578e
VK
5061void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5062{
5063 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5066 struct drm_crtc *crtc = dig_port->base.base.crtc;
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5068
5069 if (!intel_crtc->config->has_drrs)
5070 return;
5071
5072 mutex_lock(&dev_priv->drrs.mutex);
5073 if (!dev_priv->drrs.dp) {
5074 mutex_unlock(&dev_priv->drrs.mutex);
5075 return;
5076 }
5077
5078 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5079 intel_dp_set_drrs_state(dev_priv->dev,
5080 intel_dp->attached_connector->panel.
5081 fixed_mode->vrefresh);
5082
5083 dev_priv->drrs.dp = NULL;
5084 mutex_unlock(&dev_priv->drrs.mutex);
5085
5086 cancel_delayed_work_sync(&dev_priv->drrs.work);
5087}
5088
4e9ac947
VK
5089static void intel_edp_drrs_downclock_work(struct work_struct *work)
5090{
5091 struct drm_i915_private *dev_priv =
5092 container_of(work, typeof(*dev_priv), drrs.work.work);
5093 struct intel_dp *intel_dp;
5094
5095 mutex_lock(&dev_priv->drrs.mutex);
5096
5097 intel_dp = dev_priv->drrs.dp;
5098
5099 if (!intel_dp)
5100 goto unlock;
5101
439d7ac0 5102 /*
4e9ac947
VK
5103 * The delayed work can race with an invalidate hence we need to
5104 * recheck.
439d7ac0
PB
5105 */
5106
4e9ac947
VK
5107 if (dev_priv->drrs.busy_frontbuffer_bits)
5108 goto unlock;
439d7ac0 5109
4e9ac947
VK
5110 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5111 intel_dp_set_drrs_state(dev_priv->dev,
5112 intel_dp->attached_connector->panel.
5113 downclock_mode->vrefresh);
439d7ac0 5114
4e9ac947 5115unlock:
4e9ac947 5116 mutex_unlock(&dev_priv->drrs.mutex);
439d7ac0
PB
5117}
5118
b33a2815 5119/**
0ddfd203 5120 * intel_edp_drrs_invalidate - Disable Idleness DRRS
b33a2815
VK
5121 * @dev: DRM device
5122 * @frontbuffer_bits: frontbuffer plane tracking bits
5123 *
0ddfd203
R
5124 * This function gets called everytime rendering on the given planes start.
5125 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
b33a2815
VK
5126 *
5127 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5128 */
a93fad0f
VK
5129void intel_edp_drrs_invalidate(struct drm_device *dev,
5130 unsigned frontbuffer_bits)
5131{
5132 struct drm_i915_private *dev_priv = dev->dev_private;
5133 struct drm_crtc *crtc;
5134 enum pipe pipe;
5135
9da7d693 5136 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5137 return;
5138
88f933a8 5139 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5140
a93fad0f 5141 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5142 if (!dev_priv->drrs.dp) {
5143 mutex_unlock(&dev_priv->drrs.mutex);
5144 return;
5145 }
5146
a93fad0f
VK
5147 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5148 pipe = to_intel_crtc(crtc)->pipe;
5149
c1d038c6
DV
5150 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5151 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5152
0ddfd203 5153 /* invalidate means busy screen hence upclock */
c1d038c6 5154 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
a93fad0f
VK
5155 intel_dp_set_drrs_state(dev_priv->dev,
5156 dev_priv->drrs.dp->attached_connector->panel.
5157 fixed_mode->vrefresh);
a93fad0f 5158
a93fad0f
VK
5159 mutex_unlock(&dev_priv->drrs.mutex);
5160}
5161
b33a2815 5162/**
0ddfd203 5163 * intel_edp_drrs_flush - Restart Idleness DRRS
b33a2815
VK
5164 * @dev: DRM device
5165 * @frontbuffer_bits: frontbuffer plane tracking bits
5166 *
0ddfd203
R
5167 * This function gets called every time rendering on the given planes has
5168 * completed or flip on a crtc is completed. So DRRS should be upclocked
5169 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5170 * if no other planes are dirty.
b33a2815
VK
5171 *
5172 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5173 */
a93fad0f
VK
5174void intel_edp_drrs_flush(struct drm_device *dev,
5175 unsigned frontbuffer_bits)
5176{
5177 struct drm_i915_private *dev_priv = dev->dev_private;
5178 struct drm_crtc *crtc;
5179 enum pipe pipe;
5180
9da7d693 5181 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
a93fad0f
VK
5182 return;
5183
88f933a8 5184 cancel_delayed_work(&dev_priv->drrs.work);
3954e733 5185
a93fad0f 5186 mutex_lock(&dev_priv->drrs.mutex);
9da7d693
DV
5187 if (!dev_priv->drrs.dp) {
5188 mutex_unlock(&dev_priv->drrs.mutex);
5189 return;
5190 }
5191
a93fad0f
VK
5192 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5193 pipe = to_intel_crtc(crtc)->pipe;
c1d038c6
DV
5194
5195 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
a93fad0f
VK
5196 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5197
0ddfd203 5198 /* flush means busy screen hence upclock */
c1d038c6 5199 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
0ddfd203
R
5200 intel_dp_set_drrs_state(dev_priv->dev,
5201 dev_priv->drrs.dp->attached_connector->panel.
5202 fixed_mode->vrefresh);
5203
5204 /*
5205 * flush also means no more activity hence schedule downclock, if all
5206 * other fbs are quiescent too
5207 */
5208 if (!dev_priv->drrs.busy_frontbuffer_bits)
a93fad0f
VK
5209 schedule_delayed_work(&dev_priv->drrs.work,
5210 msecs_to_jiffies(1000));
5211 mutex_unlock(&dev_priv->drrs.mutex);
5212}
5213
b33a2815
VK
5214/**
5215 * DOC: Display Refresh Rate Switching (DRRS)
5216 *
5217 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5218 * which enables swtching between low and high refresh rates,
5219 * dynamically, based on the usage scenario. This feature is applicable
5220 * for internal panels.
5221 *
5222 * Indication that the panel supports DRRS is given by the panel EDID, which
5223 * would list multiple refresh rates for one resolution.
5224 *
5225 * DRRS is of 2 types - static and seamless.
5226 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5227 * (may appear as a blink on screen) and is used in dock-undock scenario.
5228 * Seamless DRRS involves changing RR without any visual effect to the user
5229 * and can be used during normal system usage. This is done by programming
5230 * certain registers.
5231 *
5232 * Support for static/seamless DRRS may be indicated in the VBT based on
5233 * inputs from the panel spec.
5234 *
5235 * DRRS saves power by switching to low RR based on usage scenarios.
5236 *
2e7a5701
DV
5237 * The implementation is based on frontbuffer tracking implementation. When
5238 * there is a disturbance on the screen triggered by user activity or a periodic
5239 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5240 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5241 * made.
5242 *
5243 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5244 * and intel_edp_drrs_flush() are called.
b33a2815
VK
5245 *
5246 * DRRS can be further extended to support other internal panels and also
5247 * the scenario of video playback wherein RR is set based on the rate
5248 * requested by userspace.
5249 */
5250
5251/**
5252 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5253 * @intel_connector: eDP connector
5254 * @fixed_mode: preferred mode of panel
5255 *
5256 * This function is called only once at driver load to initialize basic
5257 * DRRS stuff.
5258 *
5259 * Returns:
5260 * Downclock mode if panel supports it, else return NULL.
5261 * DRRS support is determined by the presence of downclock mode (apart
5262 * from VBT setting).
5263 */
4f9db5b5 5264static struct drm_display_mode *
96178eeb
VK
5265intel_dp_drrs_init(struct intel_connector *intel_connector,
5266 struct drm_display_mode *fixed_mode)
4f9db5b5
PB
5267{
5268 struct drm_connector *connector = &intel_connector->base;
96178eeb 5269 struct drm_device *dev = connector->dev;
4f9db5b5
PB
5270 struct drm_i915_private *dev_priv = dev->dev_private;
5271 struct drm_display_mode *downclock_mode = NULL;
5272
9da7d693
DV
5273 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5274 mutex_init(&dev_priv->drrs.mutex);
5275
4f9db5b5
PB
5276 if (INTEL_INFO(dev)->gen <= 6) {
5277 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5278 return NULL;
5279 }
5280
5281 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 5282 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
5283 return NULL;
5284 }
5285
5286 downclock_mode = intel_find_panel_downclock
5287 (dev, fixed_mode, connector);
5288
5289 if (!downclock_mode) {
a1d26342 5290 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
4f9db5b5
PB
5291 return NULL;
5292 }
5293
96178eeb 5294 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
4f9db5b5 5295
96178eeb 5296 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 5297 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
5298 return downclock_mode;
5299}
5300
ed92f0b2 5301static bool intel_edp_init_connector(struct intel_dp *intel_dp,
36b5f425 5302 struct intel_connector *intel_connector)
ed92f0b2
PZ
5303{
5304 struct drm_connector *connector = &intel_connector->base;
5305 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
5306 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5307 struct drm_device *dev = intel_encoder->base.dev;
ed92f0b2
PZ
5308 struct drm_i915_private *dev_priv = dev->dev_private;
5309 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 5310 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
5311 bool has_dpcd;
5312 struct drm_display_mode *scan;
5313 struct edid *edid;
6517d273 5314 enum pipe pipe = INVALID_PIPE;
ed92f0b2
PZ
5315
5316 if (!is_edp(intel_dp))
5317 return true;
5318
49e6bc51
VS
5319 pps_lock(intel_dp);
5320 intel_edp_panel_vdd_sanitize(intel_dp);
5321 pps_unlock(intel_dp);
63635217 5322
ed92f0b2 5323 /* Cache DPCD and EDID for edp. */
ed92f0b2 5324 has_dpcd = intel_dp_get_dpcd(intel_dp);
ed92f0b2
PZ
5325
5326 if (has_dpcd) {
5327 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5328 dev_priv->no_aux_handshake =
5329 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5330 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5331 } else {
5332 /* if this fails, presume the device is a ghost */
5333 DRM_INFO("failed to retrieve link info, disabling eDP\n");
ed92f0b2
PZ
5334 return false;
5335 }
5336
5337 /* We now know it's not a ghost, init power sequence regs. */
773538e8 5338 pps_lock(intel_dp);
36b5f425 5339 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
773538e8 5340 pps_unlock(intel_dp);
ed92f0b2 5341
060c8778 5342 mutex_lock(&dev->mode_config.mutex);
0b99836f 5343 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5344 if (edid) {
5345 if (drm_add_edid_modes(connector, edid)) {
5346 drm_mode_connector_update_edid_property(connector,
5347 edid);
5348 drm_edid_to_eld(connector, edid);
5349 } else {
5350 kfree(edid);
5351 edid = ERR_PTR(-EINVAL);
5352 }
5353 } else {
5354 edid = ERR_PTR(-ENOENT);
5355 }
5356 intel_connector->edid = edid;
5357
5358 /* prefer fixed mode from EDID if available */
5359 list_for_each_entry(scan, &connector->probed_modes, head) {
5360 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5361 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5 5362 downclock_mode = intel_dp_drrs_init(
4f9db5b5 5363 intel_connector, fixed_mode);
ed92f0b2
PZ
5364 break;
5365 }
5366 }
5367
5368 /* fallback to VBT if available for eDP */
5369 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5370 fixed_mode = drm_mode_duplicate(dev,
5371 dev_priv->vbt.lfp_lvds_vbt_mode);
df457245 5372 if (fixed_mode) {
ed92f0b2 5373 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
df457245
VS
5374 connector->display_info.width_mm = fixed_mode->width_mm;
5375 connector->display_info.height_mm = fixed_mode->height_mm;
5376 }
ed92f0b2 5377 }
060c8778 5378 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5379
666a4537 5380 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
01527b31
CT
5381 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5382 register_reboot_notifier(&intel_dp->edp_notifier);
6517d273
VS
5383
5384 /*
5385 * Figure out the current pipe for the initial backlight setup.
5386 * If the current pipe isn't valid, try the PPS pipe, and if that
5387 * fails just assume pipe A.
5388 */
5389 if (IS_CHERRYVIEW(dev))
5390 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5391 else
5392 pipe = PORT_TO_PIPE(intel_dp->DP);
5393
5394 if (pipe != PIPE_A && pipe != PIPE_B)
5395 pipe = intel_dp->pps_pipe;
5396
5397 if (pipe != PIPE_A && pipe != PIPE_B)
5398 pipe = PIPE_A;
5399
5400 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5401 pipe_name(pipe));
01527b31
CT
5402 }
5403
4f9db5b5 5404 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5507faeb 5405 intel_connector->panel.backlight.power = intel_edp_backlight_power;
6517d273 5406 intel_panel_setup_backlight(connector, pipe);
ed92f0b2
PZ
5407
5408 return true;
5409}
5410
16c25533 5411bool
f0fec3f2
PZ
5412intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5413 struct intel_connector *intel_connector)
a4fc5ed6 5414{
f0fec3f2
PZ
5415 struct drm_connector *connector = &intel_connector->base;
5416 struct intel_dp *intel_dp = &intel_dig_port->dp;
5417 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5418 struct drm_device *dev = intel_encoder->base.dev;
a4fc5ed6 5419 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 5420 enum port port = intel_dig_port->port;
a121f4e5 5421 int type, ret;
a4fc5ed6 5422
ccb1a831
VS
5423 if (WARN(intel_dig_port->max_lanes < 1,
5424 "Not enough lanes (%d) for DP on port %c\n",
5425 intel_dig_port->max_lanes, port_name(port)))
5426 return false;
5427
a4a5d2f8
VS
5428 intel_dp->pps_pipe = INVALID_PIPE;
5429
ec5b01dd 5430 /* intel_dp vfuncs */
b6b5e383
DL
5431 if (INTEL_INFO(dev)->gen >= 9)
5432 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
ec5b01dd
DL
5433 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5434 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5435 else if (HAS_PCH_SPLIT(dev))
5436 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5437 else
6ffb1be7 5438 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
ec5b01dd 5439
b9ca5fad
DL
5440 if (INTEL_INFO(dev)->gen >= 9)
5441 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5442 else
6ffb1be7 5443 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
153b1100 5444
ad64217b
ACO
5445 if (HAS_DDI(dev))
5446 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5447
0767935e
DV
5448 /* Preserve the current hw state. */
5449 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5450 intel_dp->attached_connector = intel_connector;
3d3dc149 5451
3b32a35b 5452 if (intel_dp_is_edp(dev, port))
b329530c 5453 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5454 else
5455 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5456
f7d24902
ID
5457 /*
5458 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5459 * for DP the encoder type can be set by the caller to
5460 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5461 */
5462 if (type == DRM_MODE_CONNECTOR_eDP)
5463 intel_encoder->type = INTEL_OUTPUT_EDP;
5464
c17ed5b5 5465 /* eDP only on port B and/or C on vlv/chv */
666a4537
WB
5466 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5467 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
c17ed5b5
VS
5468 return false;
5469
e7281eab
ID
5470 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5471 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5472 port_name(port));
5473
b329530c 5474 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5475 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5476
a4fc5ed6
KP
5477 connector->interlace_allowed = true;
5478 connector->doublescan_allowed = 0;
5479
f0fec3f2 5480 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5481 edp_panel_vdd_work);
a4fc5ed6 5482
df0e9248 5483 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 5484 drm_connector_register(connector);
a4fc5ed6 5485
affa9354 5486 if (HAS_DDI(dev))
bcbc889b
PZ
5487 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5488 else
5489 intel_connector->get_hw_state = intel_connector_get_hw_state;
80f65de3 5490 intel_connector->unregister = intel_dp_connector_unregister;
bcbc889b 5491
0b99836f 5492 /* Set up the hotplug pin. */
ab9d7c30
PZ
5493 switch (port) {
5494 case PORT_A:
1d843f9d 5495 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5496 break;
5497 case PORT_B:
1d843f9d 5498 intel_encoder->hpd_pin = HPD_PORT_B;
e87a005d 5499 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
cf1d5883 5500 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5501 break;
5502 case PORT_C:
1d843f9d 5503 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5504 break;
5505 case PORT_D:
1d843f9d 5506 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30 5507 break;
26951caf
XZ
5508 case PORT_E:
5509 intel_encoder->hpd_pin = HPD_PORT_E;
5510 break;
ab9d7c30 5511 default:
ad1c0b19 5512 BUG();
5eb08b69
ZW
5513 }
5514
dada1a9f 5515 if (is_edp(intel_dp)) {
773538e8 5516 pps_lock(intel_dp);
1e74a324 5517 intel_dp_init_panel_power_timestamps(intel_dp);
666a4537 5518 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
a4a5d2f8 5519 vlv_initial_power_sequencer_setup(intel_dp);
1e74a324 5520 else
36b5f425 5521 intel_dp_init_panel_power_sequencer(dev, intel_dp);
773538e8 5522 pps_unlock(intel_dp);
dada1a9f 5523 }
0095e6dc 5524
a121f4e5
VS
5525 ret = intel_dp_aux_init(intel_dp, intel_connector);
5526 if (ret)
5527 goto fail;
c1f05264 5528
0e32b39c 5529 /* init MST on ports that can support it */
0c9b3715
JN
5530 if (HAS_DP_MST(dev) &&
5531 (port == PORT_B || port == PORT_C || port == PORT_D))
5532 intel_dp_mst_encoder_init(intel_dig_port,
5533 intel_connector->base.base.id);
0e32b39c 5534
36b5f425 5535 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
a121f4e5
VS
5536 intel_dp_aux_fini(intel_dp);
5537 intel_dp_mst_encoder_cleanup(intel_dig_port);
5538 goto fail;
b2f246a8 5539 }
32f9d658 5540
f684960e
CW
5541 intel_dp_add_properties(intel_dp, connector);
5542
a4fc5ed6
KP
5543 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5544 * 0xd. Failure to do so will result in spurious interrupts being
5545 * generated on the port when a cable is not attached.
5546 */
5547 if (IS_G4X(dev) && !IS_GM45(dev)) {
5548 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5549 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5550 }
16c25533 5551
aa7471d2
JN
5552 i915_debugfs_connector_add(connector);
5553
16c25533 5554 return true;
a121f4e5
VS
5555
5556fail:
5557 if (is_edp(intel_dp)) {
5558 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5559 /*
5560 * vdd might still be enabled do to the delayed vdd off.
5561 * Make sure vdd is actually turned off here.
5562 */
5563 pps_lock(intel_dp);
5564 edp_panel_vdd_off_sync(intel_dp);
5565 pps_unlock(intel_dp);
5566 }
5567 drm_connector_unregister(connector);
5568 drm_connector_cleanup(connector);
5569
5570 return false;
a4fc5ed6 5571}
f0fec3f2 5572
457c52d8
CW
5573bool intel_dp_init(struct drm_device *dev,
5574 i915_reg_t output_reg,
5575 enum port port)
f0fec3f2 5576{
13cf5504 5577 struct drm_i915_private *dev_priv = dev->dev_private;
f0fec3f2
PZ
5578 struct intel_digital_port *intel_dig_port;
5579 struct intel_encoder *intel_encoder;
5580 struct drm_encoder *encoder;
5581 struct intel_connector *intel_connector;
5582
b14c5679 5583 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2 5584 if (!intel_dig_port)
457c52d8 5585 return false;
f0fec3f2 5586
08d9bc92 5587 intel_connector = intel_connector_alloc();
11aee0f6
SM
5588 if (!intel_connector)
5589 goto err_connector_alloc;
f0fec3f2
PZ
5590
5591 intel_encoder = &intel_dig_port->base;
5592 encoder = &intel_encoder->base;
5593
893da0c9 5594 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
580d8ed5 5595 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
893da0c9 5596 goto err_encoder_init;
f0fec3f2 5597
5bfe2ac0 5598 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5599 intel_encoder->disable = intel_disable_dp;
00c09d70 5600 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5601 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5602 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5603 if (IS_CHERRYVIEW(dev)) {
9197c88b 5604 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5605 intel_encoder->pre_enable = chv_pre_enable_dp;
5606 intel_encoder->enable = vlv_enable_dp;
580d3811 5607 intel_encoder->post_disable = chv_post_disable_dp;
d6db995f 5608 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
e4a1d846 5609 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5610 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5611 intel_encoder->pre_enable = vlv_pre_enable_dp;
5612 intel_encoder->enable = vlv_enable_dp;
49277c31 5613 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5614 } else {
ecff4f3b
JN
5615 intel_encoder->pre_enable = g4x_pre_enable_dp;
5616 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5617 if (INTEL_INFO(dev)->gen >= 5)
5618 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5619 }
f0fec3f2 5620
174edf1f 5621 intel_dig_port->port = port;
f0fec3f2 5622 intel_dig_port->dp.output_reg = output_reg;
ccb1a831 5623 intel_dig_port->max_lanes = 4;
f0fec3f2 5624
00c09d70 5625 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
882ec384
VS
5626 if (IS_CHERRYVIEW(dev)) {
5627 if (port == PORT_D)
5628 intel_encoder->crtc_mask = 1 << 2;
5629 else
5630 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5631 } else {
5632 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5633 }
bc079e8b 5634 intel_encoder->cloneable = 0;
f0fec3f2 5635
13cf5504 5636 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5fcece80 5637 dev_priv->hotplug.irq_port[port] = intel_dig_port;
13cf5504 5638
11aee0f6
SM
5639 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5640 goto err_init_connector;
5641
457c52d8 5642 return true;
11aee0f6
SM
5643
5644err_init_connector:
5645 drm_encoder_cleanup(encoder);
893da0c9 5646err_encoder_init:
11aee0f6
SM
5647 kfree(intel_connector);
5648err_connector_alloc:
5649 kfree(intel_dig_port);
457c52d8 5650 return false;
f0fec3f2 5651}
0e32b39c
DA
5652
5653void intel_dp_mst_suspend(struct drm_device *dev)
5654{
5655 struct drm_i915_private *dev_priv = dev->dev_private;
5656 int i;
5657
5658 /* disable MST */
5659 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5660 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
5661 if (!intel_dig_port)
5662 continue;
5663
5664 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5665 if (!intel_dig_port->dp.can_mst)
5666 continue;
5667 if (intel_dig_port->dp.is_mst)
5668 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5669 }
5670 }
5671}
5672
5673void intel_dp_mst_resume(struct drm_device *dev)
5674{
5675 struct drm_i915_private *dev_priv = dev->dev_private;
5676 int i;
5677
5678 for (i = 0; i < I915_MAX_PORTS; i++) {
5fcece80 5679 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
0e32b39c
DA
5680 if (!intel_dig_port)
5681 continue;
5682 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5683 int ret;
5684
5685 if (!intel_dig_port->dp.can_mst)
5686 continue;
5687
5688 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5689 if (ret != 0) {
5690 intel_dp_check_mst_status(&intel_dig_port->dp);
5691 }
5692 }
5693 }
5694}