]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_dp.c
drm/i915: Move eDP panel fixed mode from dev_priv to intel_dp
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
a4fc5ed6
KP
30#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
ab2c0672 37#include "drm_dp_helper.h"
a4fc5ed6 38
ae266c98 39
a4fc5ed6
KP
40#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
ea5b213a
CW
45struct intel_dp {
46 struct intel_encoder base;
a4fc5ed6
KP
47 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
a4fc5ed6 50 bool has_audio;
f684960e 51 int force_audio;
e953fd7b 52 uint32_t color_range;
d2b996ac 53 int dpms_mode;
a4fc5ed6
KP
54 uint8_t link_bw;
55 uint8_t lane_count;
9de88e6e 56 uint8_t dpcd[8];
a4fc5ed6
KP
57 struct i2c_adapter adapter;
58 struct i2c_algo_dp_aux_data algo;
f0917379 59 bool is_pch_edp;
33a34e4e
JB
60 uint8_t train_set[4];
61 uint8_t link_status[DP_LINK_STATUS_SIZE];
f01eca2e
KP
62 int panel_power_up_delay;
63 int panel_power_down_delay;
64 int panel_power_cycle_delay;
65 int backlight_on_delay;
66 int backlight_off_delay;
d15456de 67 struct drm_display_mode *panel_fixed_mode; /* for eDP */
a4fc5ed6
KP
68};
69
cfcb0fc9
JB
70/**
71 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
72 * @intel_dp: DP struct
73 *
74 * If a CPU or PCH DP output is attached to an eDP panel, this function
75 * will return true, and false otherwise.
76 */
77static bool is_edp(struct intel_dp *intel_dp)
78{
79 return intel_dp->base.type == INTEL_OUTPUT_EDP;
80}
81
82/**
83 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
84 * @intel_dp: DP struct
85 *
86 * Returns true if the given DP struct corresponds to a PCH DP port attached
87 * to an eDP panel, false otherwise. Helpful for determining whether we
88 * may need FDI resources for a given DP output or not.
89 */
90static bool is_pch_edp(struct intel_dp *intel_dp)
91{
92 return intel_dp->is_pch_edp;
93}
94
ea5b213a
CW
95static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
96{
4ef69c7a 97 return container_of(encoder, struct intel_dp, base.base);
ea5b213a 98}
a4fc5ed6 99
df0e9248
CW
100static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
101{
102 return container_of(intel_attached_encoder(connector),
103 struct intel_dp, base);
104}
105
814948ad
JB
106/**
107 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
108 * @encoder: DRM encoder
109 *
110 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
111 * by intel_display.c.
112 */
113bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
114{
115 struct intel_dp *intel_dp;
116
117 if (!encoder)
118 return false;
119
120 intel_dp = enc_to_intel_dp(encoder);
121
122 return is_pch_edp(intel_dp);
123}
124
33a34e4e
JB
125static void intel_dp_start_link_train(struct intel_dp *intel_dp);
126static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
ea5b213a 127static void intel_dp_link_down(struct intel_dp *intel_dp);
a4fc5ed6 128
32f9d658 129void
21d40d37 130intel_edp_link_config (struct intel_encoder *intel_encoder,
ea5b213a 131 int *lane_num, int *link_bw)
32f9d658 132{
ea5b213a 133 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
32f9d658 134
ea5b213a
CW
135 *lane_num = intel_dp->lane_count;
136 if (intel_dp->link_bw == DP_LINK_BW_1_62)
32f9d658 137 *link_bw = 162000;
ea5b213a 138 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
32f9d658
ZW
139 *link_bw = 270000;
140}
141
a4fc5ed6 142static int
ea5b213a 143intel_dp_max_lane_count(struct intel_dp *intel_dp)
a4fc5ed6 144{
a4fc5ed6
KP
145 int max_lane_count = 4;
146
7183dc29
JB
147 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
148 max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
a4fc5ed6
KP
149 switch (max_lane_count) {
150 case 1: case 2: case 4:
151 break;
152 default:
153 max_lane_count = 4;
154 }
155 }
156 return max_lane_count;
157}
158
159static int
ea5b213a 160intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 161{
7183dc29 162 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
a4fc5ed6
KP
163
164 switch (max_link_bw) {
165 case DP_LINK_BW_1_62:
166 case DP_LINK_BW_2_7:
167 break;
168 default:
169 max_link_bw = DP_LINK_BW_1_62;
170 break;
171 }
172 return max_link_bw;
173}
174
175static int
176intel_dp_link_clock(uint8_t link_bw)
177{
178 if (link_bw == DP_LINK_BW_2_7)
179 return 270000;
180 else
181 return 162000;
182}
183
184/* I think this is a fiction */
185static int
ea5b213a 186intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
a4fc5ed6 187{
89c61432
JB
188 struct drm_crtc *crtc = intel_dp->base.base.crtc;
189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
190 int bpp = 24;
885a5fb5 191
89c61432
JB
192 if (intel_crtc)
193 bpp = intel_crtc->bpp;
194
195 return (pixel_clock * bpp + 7) / 8;
a4fc5ed6
KP
196}
197
fe27d53e
DA
198static int
199intel_dp_max_data_rate(int max_link_clock, int max_lanes)
200{
201 return (max_link_clock * max_lanes * 8) / 10;
202}
203
a4fc5ed6
KP
204static int
205intel_dp_mode_valid(struct drm_connector *connector,
206 struct drm_display_mode *mode)
207{
df0e9248 208 struct intel_dp *intel_dp = intel_attached_dp(connector);
ea5b213a
CW
209 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
210 int max_lanes = intel_dp_max_lane_count(intel_dp);
a4fc5ed6 211
d15456de
KP
212 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
213 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
7de56f43
ZY
214 return MODE_PANEL;
215
d15456de 216 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
7de56f43
ZY
217 return MODE_PANEL;
218 }
219
25985edc 220 /* only refuse the mode on non eDP since we have seen some weird eDP panels
fe27d53e 221 which are outside spec tolerances but somehow work by magic */
cfcb0fc9 222 if (!is_edp(intel_dp) &&
ea5b213a 223 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
fe27d53e 224 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
a4fc5ed6
KP
225 return MODE_CLOCK_HIGH;
226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
230 return MODE_OK;
231}
232
233static uint32_t
234pack_aux(uint8_t *src, int src_bytes)
235{
236 int i;
237 uint32_t v = 0;
238
239 if (src_bytes > 4)
240 src_bytes = 4;
241 for (i = 0; i < src_bytes; i++)
242 v |= ((uint32_t) src[i]) << ((3-i) * 8);
243 return v;
244}
245
246static void
247unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
248{
249 int i;
250 if (dst_bytes > 4)
251 dst_bytes = 4;
252 for (i = 0; i < dst_bytes; i++)
253 dst[i] = src >> ((3-i) * 8);
254}
255
fb0f8fbf
KP
256/* hrawclock is 1/4 the FSB frequency */
257static int
258intel_hrawclk(struct drm_device *dev)
259{
260 struct drm_i915_private *dev_priv = dev->dev_private;
261 uint32_t clkcfg;
262
263 clkcfg = I915_READ(CLKCFG);
264 switch (clkcfg & CLKCFG_FSB_MASK) {
265 case CLKCFG_FSB_400:
266 return 100;
267 case CLKCFG_FSB_533:
268 return 133;
269 case CLKCFG_FSB_667:
270 return 166;
271 case CLKCFG_FSB_800:
272 return 200;
273 case CLKCFG_FSB_1067:
274 return 266;
275 case CLKCFG_FSB_1333:
276 return 333;
277 /* these two are just a guess; one of them might be right */
278 case CLKCFG_FSB_1600:
279 case CLKCFG_FSB_1600_ALT:
280 return 400;
281 default:
282 return 133;
283 }
284}
285
9b984dae
KP
286static void
287intel_dp_check_edp(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp->base.base.dev;
290 struct drm_i915_private *dev_priv = dev->dev_private;
291 u32 pp_status, pp_control;
292 if (!is_edp(intel_dp))
293 return;
294 pp_status = I915_READ(PCH_PP_STATUS);
295 pp_control = I915_READ(PCH_PP_CONTROL);
296 if ((pp_status & PP_ON) == 0 && (pp_control & EDP_FORCE_VDD) == 0) {
297 WARN(1, "eDP powered off while attempting aux channel communication.\n");
298 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
299 pp_status,
300 I915_READ(PCH_PP_CONTROL));
301 }
302}
303
a4fc5ed6 304static int
ea5b213a 305intel_dp_aux_ch(struct intel_dp *intel_dp,
a4fc5ed6
KP
306 uint8_t *send, int send_bytes,
307 uint8_t *recv, int recv_size)
308{
ea5b213a 309 uint32_t output_reg = intel_dp->output_reg;
4ef69c7a 310 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6
KP
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 uint32_t ch_ctl = output_reg + 0x10;
313 uint32_t ch_data = ch_ctl + 4;
314 int i;
315 int recv_bytes;
a4fc5ed6 316 uint32_t status;
fb0f8fbf 317 uint32_t aux_clock_divider;
e3421a18 318 int try, precharge;
a4fc5ed6 319
9b984dae 320 intel_dp_check_edp(intel_dp);
a4fc5ed6 321 /* The clock divider is based off the hrawclk,
fb0f8fbf
KP
322 * and would like to run at 2MHz. So, take the
323 * hrawclk value and divide by 2 and use that
6176b8f9
JB
324 *
325 * Note that PCH attached eDP panels should use a 125MHz input
326 * clock divider.
a4fc5ed6 327 */
cfcb0fc9 328 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
e3421a18
ZW
329 if (IS_GEN6(dev))
330 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
331 else
332 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
333 } else if (HAS_PCH_SPLIT(dev))
f2b115e6 334 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
5eb08b69
ZW
335 else
336 aux_clock_divider = intel_hrawclk(dev) / 2;
337
e3421a18
ZW
338 if (IS_GEN6(dev))
339 precharge = 3;
340 else
341 precharge = 5;
342
11bee43e
JB
343 /* Try to wait for any previous AUX channel activity */
344 for (try = 0; try < 3; try++) {
345 status = I915_READ(ch_ctl);
346 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
347 break;
348 msleep(1);
349 }
350
351 if (try == 3) {
352 WARN(1, "dp_aux_ch not started status 0x%08x\n",
353 I915_READ(ch_ctl));
4f7f7b7e
CW
354 return -EBUSY;
355 }
356
fb0f8fbf
KP
357 /* Must try at least 3 times according to DP spec */
358 for (try = 0; try < 5; try++) {
359 /* Load the send data into the aux channel data registers */
4f7f7b7e
CW
360 for (i = 0; i < send_bytes; i += 4)
361 I915_WRITE(ch_data + i,
362 pack_aux(send + i, send_bytes - i));
fb0f8fbf
KP
363
364 /* Send the command and wait for it to complete */
4f7f7b7e
CW
365 I915_WRITE(ch_ctl,
366 DP_AUX_CH_CTL_SEND_BUSY |
367 DP_AUX_CH_CTL_TIME_OUT_400us |
368 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
369 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
370 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
371 DP_AUX_CH_CTL_DONE |
372 DP_AUX_CH_CTL_TIME_OUT_ERROR |
373 DP_AUX_CH_CTL_RECEIVE_ERROR);
fb0f8fbf 374 for (;;) {
fb0f8fbf
KP
375 status = I915_READ(ch_ctl);
376 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
377 break;
4f7f7b7e 378 udelay(100);
fb0f8fbf
KP
379 }
380
381 /* Clear done status and any errors */
4f7f7b7e
CW
382 I915_WRITE(ch_ctl,
383 status |
384 DP_AUX_CH_CTL_DONE |
385 DP_AUX_CH_CTL_TIME_OUT_ERROR |
386 DP_AUX_CH_CTL_RECEIVE_ERROR);
387 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
388 break;
389 }
390
a4fc5ed6 391 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 392 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
a5b3da54 393 return -EBUSY;
a4fc5ed6
KP
394 }
395
396 /* Check for timeout or receive error.
397 * Timeouts occur when the sink is not connected
398 */
a5b3da54 399 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 400 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
a5b3da54
KP
401 return -EIO;
402 }
1ae8c0a5
KP
403
404 /* Timeouts occur when the device isn't connected, so they're
405 * "normal" -- don't fill the kernel log with these */
a5b3da54 406 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 407 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
a5b3da54 408 return -ETIMEDOUT;
a4fc5ed6
KP
409 }
410
411 /* Unload any bytes sent back from the other side */
412 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
413 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
414 if (recv_bytes > recv_size)
415 recv_bytes = recv_size;
416
4f7f7b7e
CW
417 for (i = 0; i < recv_bytes; i += 4)
418 unpack_aux(I915_READ(ch_data + i),
419 recv + i, recv_bytes - i);
a4fc5ed6
KP
420
421 return recv_bytes;
422}
423
424/* Write data to the aux channel in native mode */
425static int
ea5b213a 426intel_dp_aux_native_write(struct intel_dp *intel_dp,
a4fc5ed6
KP
427 uint16_t address, uint8_t *send, int send_bytes)
428{
429 int ret;
430 uint8_t msg[20];
431 int msg_bytes;
432 uint8_t ack;
433
9b984dae 434 intel_dp_check_edp(intel_dp);
a4fc5ed6
KP
435 if (send_bytes > 16)
436 return -1;
437 msg[0] = AUX_NATIVE_WRITE << 4;
438 msg[1] = address >> 8;
eebc863e 439 msg[2] = address & 0xff;
a4fc5ed6
KP
440 msg[3] = send_bytes - 1;
441 memcpy(&msg[4], send, send_bytes);
442 msg_bytes = send_bytes + 4;
443 for (;;) {
ea5b213a 444 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
a4fc5ed6
KP
445 if (ret < 0)
446 return ret;
447 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
448 break;
449 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
450 udelay(100);
451 else
a5b3da54 452 return -EIO;
a4fc5ed6
KP
453 }
454 return send_bytes;
455}
456
457/* Write a single byte to the aux channel in native mode */
458static int
ea5b213a 459intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
a4fc5ed6
KP
460 uint16_t address, uint8_t byte)
461{
ea5b213a 462 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
a4fc5ed6
KP
463}
464
465/* read bytes from a native aux channel */
466static int
ea5b213a 467intel_dp_aux_native_read(struct intel_dp *intel_dp,
a4fc5ed6
KP
468 uint16_t address, uint8_t *recv, int recv_bytes)
469{
470 uint8_t msg[4];
471 int msg_bytes;
472 uint8_t reply[20];
473 int reply_bytes;
474 uint8_t ack;
475 int ret;
476
9b984dae 477 intel_dp_check_edp(intel_dp);
a4fc5ed6
KP
478 msg[0] = AUX_NATIVE_READ << 4;
479 msg[1] = address >> 8;
480 msg[2] = address & 0xff;
481 msg[3] = recv_bytes - 1;
482
483 msg_bytes = 4;
484 reply_bytes = recv_bytes + 1;
485
486 for (;;) {
ea5b213a 487 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
a4fc5ed6 488 reply, reply_bytes);
a5b3da54
KP
489 if (ret == 0)
490 return -EPROTO;
491 if (ret < 0)
a4fc5ed6
KP
492 return ret;
493 ack = reply[0];
494 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
495 memcpy(recv, reply + 1, ret - 1);
496 return ret - 1;
497 }
498 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
499 udelay(100);
500 else
a5b3da54 501 return -EIO;
a4fc5ed6
KP
502 }
503}
504
505static int
ab2c0672
DA
506intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
507 uint8_t write_byte, uint8_t *read_byte)
a4fc5ed6 508{
ab2c0672 509 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
ea5b213a
CW
510 struct intel_dp *intel_dp = container_of(adapter,
511 struct intel_dp,
512 adapter);
ab2c0672
DA
513 uint16_t address = algo_data->address;
514 uint8_t msg[5];
515 uint8_t reply[2];
8316f337 516 unsigned retry;
ab2c0672
DA
517 int msg_bytes;
518 int reply_bytes;
519 int ret;
520
9b984dae 521 intel_dp_check_edp(intel_dp);
ab2c0672
DA
522 /* Set up the command byte */
523 if (mode & MODE_I2C_READ)
524 msg[0] = AUX_I2C_READ << 4;
525 else
526 msg[0] = AUX_I2C_WRITE << 4;
527
528 if (!(mode & MODE_I2C_STOP))
529 msg[0] |= AUX_I2C_MOT << 4;
a4fc5ed6 530
ab2c0672
DA
531 msg[1] = address >> 8;
532 msg[2] = address;
533
534 switch (mode) {
535 case MODE_I2C_WRITE:
536 msg[3] = 0;
537 msg[4] = write_byte;
538 msg_bytes = 5;
539 reply_bytes = 1;
540 break;
541 case MODE_I2C_READ:
542 msg[3] = 0;
543 msg_bytes = 4;
544 reply_bytes = 2;
545 break;
546 default:
547 msg_bytes = 3;
548 reply_bytes = 1;
549 break;
550 }
551
8316f337
DF
552 for (retry = 0; retry < 5; retry++) {
553 ret = intel_dp_aux_ch(intel_dp,
554 msg, msg_bytes,
555 reply, reply_bytes);
ab2c0672 556 if (ret < 0) {
3ff99164 557 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
ab2c0672
DA
558 return ret;
559 }
8316f337
DF
560
561 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
562 case AUX_NATIVE_REPLY_ACK:
563 /* I2C-over-AUX Reply field is only valid
564 * when paired with AUX ACK.
565 */
566 break;
567 case AUX_NATIVE_REPLY_NACK:
568 DRM_DEBUG_KMS("aux_ch native nack\n");
569 return -EREMOTEIO;
570 case AUX_NATIVE_REPLY_DEFER:
571 udelay(100);
572 continue;
573 default:
574 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
575 reply[0]);
576 return -EREMOTEIO;
577 }
578
ab2c0672
DA
579 switch (reply[0] & AUX_I2C_REPLY_MASK) {
580 case AUX_I2C_REPLY_ACK:
581 if (mode == MODE_I2C_READ) {
582 *read_byte = reply[1];
583 }
584 return reply_bytes - 1;
585 case AUX_I2C_REPLY_NACK:
8316f337 586 DRM_DEBUG_KMS("aux_i2c nack\n");
ab2c0672
DA
587 return -EREMOTEIO;
588 case AUX_I2C_REPLY_DEFER:
8316f337 589 DRM_DEBUG_KMS("aux_i2c defer\n");
ab2c0672
DA
590 udelay(100);
591 break;
592 default:
8316f337 593 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
ab2c0672
DA
594 return -EREMOTEIO;
595 }
596 }
8316f337
DF
597
598 DRM_ERROR("too many retries, giving up\n");
599 return -EREMOTEIO;
a4fc5ed6
KP
600}
601
0b5c541b
KP
602static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
603static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp);
604
a4fc5ed6 605static int
ea5b213a 606intel_dp_i2c_init(struct intel_dp *intel_dp,
55f78c43 607 struct intel_connector *intel_connector, const char *name)
a4fc5ed6 608{
0b5c541b
KP
609 int ret;
610
d54e9d28 611 DRM_DEBUG_KMS("i2c_init %s\n", name);
ea5b213a
CW
612 intel_dp->algo.running = false;
613 intel_dp->algo.address = 0;
614 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
615
616 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
617 intel_dp->adapter.owner = THIS_MODULE;
618 intel_dp->adapter.class = I2C_CLASS_DDC;
619 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
620 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
621 intel_dp->adapter.algo_data = &intel_dp->algo;
622 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
623
0b5c541b
KP
624 ironlake_edp_panel_vdd_on(intel_dp);
625 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
626 ironlake_edp_panel_vdd_off(intel_dp);
627 return ret;
a4fc5ed6
KP
628}
629
630static bool
631intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
632 struct drm_display_mode *adjusted_mode)
633{
0d3a1bee 634 struct drm_device *dev = encoder->dev;
ea5b213a 635 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
a4fc5ed6 636 int lane_count, clock;
ea5b213a
CW
637 int max_lane_count = intel_dp_max_lane_count(intel_dp);
638 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
a4fc5ed6
KP
639 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
640
d15456de
KP
641 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
642 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
1d8e1c75
CW
643 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
644 mode, adjusted_mode);
0d3a1bee
ZY
645 /*
646 * the mode->clock is used to calculate the Data&Link M/N
647 * of the pipe. For the eDP the fixed clock should be used.
648 */
d15456de 649 mode->clock = intel_dp->panel_fixed_mode->clock;
0d3a1bee
ZY
650 }
651
a4fc5ed6
KP
652 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
653 for (clock = 0; clock <= max_clock; clock++) {
fe27d53e 654 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
a4fc5ed6 655
ea5b213a 656 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
885a5fb5 657 <= link_avail) {
ea5b213a
CW
658 intel_dp->link_bw = bws[clock];
659 intel_dp->lane_count = lane_count;
660 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
28c97730
ZY
661 DRM_DEBUG_KMS("Display port link bw %02x lane "
662 "count %d clock %d\n",
ea5b213a 663 intel_dp->link_bw, intel_dp->lane_count,
a4fc5ed6
KP
664 adjusted_mode->clock);
665 return true;
666 }
667 }
668 }
fe27d53e 669
3cf2efb1
CW
670 if (is_edp(intel_dp)) {
671 /* okay we failed just pick the highest */
672 intel_dp->lane_count = max_lane_count;
673 intel_dp->link_bw = bws[max_clock];
674 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
675 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
676 "count %d clock %d\n",
677 intel_dp->link_bw, intel_dp->lane_count,
678 adjusted_mode->clock);
679
680 return true;
681 }
682
a4fc5ed6
KP
683 return false;
684}
685
686struct intel_dp_m_n {
687 uint32_t tu;
688 uint32_t gmch_m;
689 uint32_t gmch_n;
690 uint32_t link_m;
691 uint32_t link_n;
692};
693
694static void
695intel_reduce_ratio(uint32_t *num, uint32_t *den)
696{
697 while (*num > 0xffffff || *den > 0xffffff) {
698 *num >>= 1;
699 *den >>= 1;
700 }
701}
702
703static void
36e83a18 704intel_dp_compute_m_n(int bpp,
a4fc5ed6
KP
705 int nlanes,
706 int pixel_clock,
707 int link_clock,
708 struct intel_dp_m_n *m_n)
709{
710 m_n->tu = 64;
36e83a18 711 m_n->gmch_m = (pixel_clock * bpp) >> 3;
a4fc5ed6
KP
712 m_n->gmch_n = link_clock * nlanes;
713 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
714 m_n->link_m = pixel_clock;
715 m_n->link_n = link_clock;
716 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
717}
718
719void
720intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
721 struct drm_display_mode *adjusted_mode)
722{
723 struct drm_device *dev = crtc->dev;
724 struct drm_mode_config *mode_config = &dev->mode_config;
55f78c43 725 struct drm_encoder *encoder;
a4fc5ed6
KP
726 struct drm_i915_private *dev_priv = dev->dev_private;
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
858fa035 728 int lane_count = 4;
a4fc5ed6 729 struct intel_dp_m_n m_n;
9db4a9c7 730 int pipe = intel_crtc->pipe;
a4fc5ed6
KP
731
732 /*
21d40d37 733 * Find the lane count in the intel_encoder private
a4fc5ed6 734 */
55f78c43 735 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a 736 struct intel_dp *intel_dp;
a4fc5ed6 737
d8201ab6 738 if (encoder->crtc != crtc)
a4fc5ed6
KP
739 continue;
740
ea5b213a
CW
741 intel_dp = enc_to_intel_dp(encoder);
742 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
743 lane_count = intel_dp->lane_count;
51190667
JB
744 break;
745 } else if (is_edp(intel_dp)) {
746 lane_count = dev_priv->edp.lanes;
a4fc5ed6
KP
747 break;
748 }
749 }
750
751 /*
752 * Compute the GMCH and Link ratios. The '3' here is
753 * the number of bytes_per_pixel post-LUT, which we always
754 * set up for 8-bits of R/G/B, or 3 bytes total.
755 */
858fa035 756 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
a4fc5ed6
KP
757 mode->clock, adjusted_mode->clock, &m_n);
758
c619eed4 759 if (HAS_PCH_SPLIT(dev)) {
9db4a9c7
JB
760 I915_WRITE(TRANSDATA_M1(pipe),
761 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
762 m_n.gmch_m);
763 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
764 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
765 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
a4fc5ed6 766 } else {
9db4a9c7
JB
767 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
768 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
769 m_n.gmch_m);
770 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
771 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
772 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
a4fc5ed6
KP
773 }
774}
775
f01eca2e
KP
776static void ironlake_edp_pll_on(struct drm_encoder *encoder);
777static void ironlake_edp_pll_off(struct drm_encoder *encoder);
778
a4fc5ed6
KP
779static void
780intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
781 struct drm_display_mode *adjusted_mode)
782{
e3421a18 783 struct drm_device *dev = encoder->dev;
ea5b213a 784 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4ef69c7a 785 struct drm_crtc *crtc = intel_dp->base.base.crtc;
a4fc5ed6
KP
786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
787
f01eca2e
KP
788 /* Turn on the eDP PLL if needed */
789 if (is_edp(intel_dp)) {
790 if (!is_pch_edp(intel_dp))
791 ironlake_edp_pll_on(encoder);
792 else
793 ironlake_edp_pll_off(encoder);
794 }
795
e953fd7b
CW
796 intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
797 intel_dp->DP |= intel_dp->color_range;
9c9e7927
AJ
798
799 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
ea5b213a 800 intel_dp->DP |= DP_SYNC_HS_HIGH;
9c9e7927 801 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
ea5b213a 802 intel_dp->DP |= DP_SYNC_VS_HIGH;
a4fc5ed6 803
cfcb0fc9 804 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
ea5b213a 805 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
e3421a18 806 else
ea5b213a 807 intel_dp->DP |= DP_LINK_TRAIN_OFF;
a4fc5ed6 808
ea5b213a 809 switch (intel_dp->lane_count) {
a4fc5ed6 810 case 1:
ea5b213a 811 intel_dp->DP |= DP_PORT_WIDTH_1;
a4fc5ed6
KP
812 break;
813 case 2:
ea5b213a 814 intel_dp->DP |= DP_PORT_WIDTH_2;
a4fc5ed6
KP
815 break;
816 case 4:
ea5b213a 817 intel_dp->DP |= DP_PORT_WIDTH_4;
a4fc5ed6
KP
818 break;
819 }
ea5b213a
CW
820 if (intel_dp->has_audio)
821 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
a4fc5ed6 822
ea5b213a
CW
823 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
824 intel_dp->link_configuration[0] = intel_dp->link_bw;
825 intel_dp->link_configuration[1] = intel_dp->lane_count;
a2cab1b2 826 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
a4fc5ed6
KP
827
828 /*
9962c925 829 * Check for DPCD version > 1.1 and enhanced framing support
a4fc5ed6 830 */
7183dc29
JB
831 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
832 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
ea5b213a
CW
833 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
834 intel_dp->DP |= DP_ENHANCED_FRAMING;
a4fc5ed6
KP
835 }
836
e3421a18
ZW
837 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
838 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
ea5b213a 839 intel_dp->DP |= DP_PIPEB_SELECT;
32f9d658 840
895692be 841 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
32f9d658 842 /* don't miss out required setting for eDP */
ea5b213a 843 intel_dp->DP |= DP_PLL_ENABLE;
32f9d658 844 if (adjusted_mode->clock < 200000)
ea5b213a 845 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
32f9d658 846 else
ea5b213a 847 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
32f9d658 848 }
a4fc5ed6
KP
849}
850
5d613501
JB
851static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
852{
853 struct drm_device *dev = intel_dp->base.base.dev;
854 struct drm_i915_private *dev_priv = dev->dev_private;
f01eca2e 855 u32 pp, pp_status;
5d613501 856
97af61f5
KP
857 if (!is_edp(intel_dp))
858 return;
f01eca2e 859 DRM_DEBUG_KMS("Turn eDP VDD on\n");
5d613501
JB
860 /*
861 * If the panel wasn't on, make sure there's not a currently
862 * active PP sequence before enabling AUX VDD.
863 */
f01eca2e 864 pp_status = I915_READ(PCH_PP_STATUS);
5d613501
JB
865
866 pp = I915_READ(PCH_PP_CONTROL);
1c0ae80a
KP
867 pp &= ~PANEL_UNLOCK_MASK;
868 pp |= PANEL_UNLOCK_REGS;
5d613501
JB
869 pp |= EDP_FORCE_VDD;
870 I915_WRITE(PCH_PP_CONTROL, pp);
871 POSTING_READ(PCH_PP_CONTROL);
f01eca2e
KP
872 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
873 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
874 if (!(pp_status & PP_ON)) {
875 msleep(intel_dp->panel_power_up_delay);
876 DRM_DEBUG_KMS("eDP VDD was not on\n");
877 }
5d613501
JB
878}
879
880static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp)
881{
882 struct drm_device *dev = intel_dp->base.base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 u32 pp;
885
97af61f5
KP
886 if (!is_edp(intel_dp))
887 return;
f01eca2e 888 DRM_DEBUG_KMS("Turn eDP VDD off\n");
5d613501 889 pp = I915_READ(PCH_PP_CONTROL);
1c0ae80a
KP
890 pp &= ~PANEL_UNLOCK_MASK;
891 pp |= PANEL_UNLOCK_REGS;
5d613501
JB
892 pp &= ~EDP_FORCE_VDD;
893 I915_WRITE(PCH_PP_CONTROL, pp);
894 POSTING_READ(PCH_PP_CONTROL);
895
896 /* Make sure sequencer is idle before allowing subsequent activity */
f01eca2e
KP
897 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
898 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
899 msleep(intel_dp->panel_power_cycle_delay);
5d613501
JB
900}
901
7eaf5547 902/* Returns true if the panel was already on when called */
01cb9ea6 903static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
9934c132 904{
01cb9ea6 905 struct drm_device *dev = intel_dp->base.base.dev;
9934c132 906 struct drm_i915_private *dev_priv = dev->dev_private;
01cb9ea6 907 u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
9934c132 908
97af61f5 909 if (!is_edp(intel_dp))
f01eca2e 910 return true;
913d8d11 911 if (I915_READ(PCH_PP_STATUS) & PP_ON)
7eaf5547 912 return true;
9934c132
JB
913
914 pp = I915_READ(PCH_PP_CONTROL);
1c0ae80a
KP
915 pp &= ~PANEL_UNLOCK_MASK;
916 pp |= PANEL_UNLOCK_REGS;
37c6c9b0
JB
917
918 /* ILK workaround: disable reset around power sequence */
919 pp &= ~PANEL_POWER_RESET;
920 I915_WRITE(PCH_PP_CONTROL, pp);
921 POSTING_READ(PCH_PP_CONTROL);
922
1c0ae80a 923 pp |= POWER_TARGET_ON;
9934c132 924 I915_WRITE(PCH_PP_CONTROL, pp);
01cb9ea6 925 POSTING_READ(PCH_PP_CONTROL);
9934c132 926
01cb9ea6
JB
927 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
928 5000))
913d8d11
CW
929 DRM_ERROR("panel on wait timed out: 0x%08x\n",
930 I915_READ(PCH_PP_STATUS));
9934c132 931
37c6c9b0 932 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 933 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 934 POSTING_READ(PCH_PP_CONTROL);
7eaf5547
JB
935
936 return false;
9934c132
JB
937}
938
f01eca2e 939static void ironlake_edp_panel_off(struct drm_encoder *encoder)
9934c132 940{
f01eca2e
KP
941 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
942 struct drm_device *dev = encoder->dev;
9934c132 943 struct drm_i915_private *dev_priv = dev->dev_private;
01cb9ea6
JB
944 u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
945 PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
9934c132 946
97af61f5
KP
947 if (!is_edp(intel_dp))
948 return;
9934c132 949 pp = I915_READ(PCH_PP_CONTROL);
1c0ae80a
KP
950 pp &= ~PANEL_UNLOCK_MASK;
951 pp |= PANEL_UNLOCK_REGS;
37c6c9b0
JB
952
953 /* ILK workaround: disable reset around power sequence */
954 pp &= ~PANEL_POWER_RESET;
955 I915_WRITE(PCH_PP_CONTROL, pp);
956 POSTING_READ(PCH_PP_CONTROL);
957
9934c132
JB
958 pp &= ~POWER_TARGET_ON;
959 I915_WRITE(PCH_PP_CONTROL, pp);
01cb9ea6 960 POSTING_READ(PCH_PP_CONTROL);
f01eca2e 961 msleep(intel_dp->panel_power_cycle_delay);
9934c132 962
01cb9ea6 963 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
913d8d11
CW
964 DRM_ERROR("panel off wait timed out: 0x%08x\n",
965 I915_READ(PCH_PP_STATUS));
9934c132 966
3969c9c9 967 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
9934c132 968 I915_WRITE(PCH_PP_CONTROL, pp);
37c6c9b0 969 POSTING_READ(PCH_PP_CONTROL);
9934c132
JB
970}
971
f01eca2e 972static void ironlake_edp_backlight_on (struct intel_dp *intel_dp)
32f9d658 973{
f01eca2e 974 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
975 struct drm_i915_private *dev_priv = dev->dev_private;
976 u32 pp;
977
f01eca2e
KP
978 if (!is_edp(intel_dp))
979 return;
980
28c97730 981 DRM_DEBUG_KMS("\n");
01cb9ea6
JB
982 /*
983 * If we enable the backlight right away following a panel power
984 * on, we may see slight flicker as the panel syncs with the eDP
985 * link. So delay a bit to make sure the image is solid before
986 * allowing it to appear.
987 */
f01eca2e 988 msleep(intel_dp->backlight_on_delay);
32f9d658 989 pp = I915_READ(PCH_PP_CONTROL);
1c0ae80a
KP
990 pp &= ~PANEL_UNLOCK_MASK;
991 pp |= PANEL_UNLOCK_REGS;
32f9d658
ZW
992 pp |= EDP_BLC_ENABLE;
993 I915_WRITE(PCH_PP_CONTROL, pp);
f01eca2e 994 POSTING_READ(PCH_PP_CONTROL);
32f9d658
ZW
995}
996
f01eca2e 997static void ironlake_edp_backlight_off (struct intel_dp *intel_dp)
32f9d658 998{
f01eca2e 999 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
1000 struct drm_i915_private *dev_priv = dev->dev_private;
1001 u32 pp;
1002
f01eca2e
KP
1003 if (!is_edp(intel_dp))
1004 return;
1005
28c97730 1006 DRM_DEBUG_KMS("\n");
32f9d658 1007 pp = I915_READ(PCH_PP_CONTROL);
1c0ae80a
KP
1008 pp &= ~PANEL_UNLOCK_MASK;
1009 pp |= PANEL_UNLOCK_REGS;
32f9d658
ZW
1010 pp &= ~EDP_BLC_ENABLE;
1011 I915_WRITE(PCH_PP_CONTROL, pp);
f01eca2e
KP
1012 POSTING_READ(PCH_PP_CONTROL);
1013 msleep(intel_dp->backlight_off_delay);
32f9d658 1014}
a4fc5ed6 1015
d240f20f
JB
1016static void ironlake_edp_pll_on(struct drm_encoder *encoder)
1017{
1018 struct drm_device *dev = encoder->dev;
1019 struct drm_i915_private *dev_priv = dev->dev_private;
1020 u32 dpa_ctl;
1021
1022 DRM_DEBUG_KMS("\n");
1023 dpa_ctl = I915_READ(DP_A);
298b0b39 1024 dpa_ctl |= DP_PLL_ENABLE;
d240f20f 1025 I915_WRITE(DP_A, dpa_ctl);
298b0b39
JB
1026 POSTING_READ(DP_A);
1027 udelay(200);
d240f20f
JB
1028}
1029
1030static void ironlake_edp_pll_off(struct drm_encoder *encoder)
1031{
1032 struct drm_device *dev = encoder->dev;
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034 u32 dpa_ctl;
1035
1036 dpa_ctl = I915_READ(DP_A);
298b0b39 1037 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 1038 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 1039 POSTING_READ(DP_A);
d240f20f
JB
1040 udelay(200);
1041}
1042
c7ad3810
JB
1043/* If the sink supports it, try to set the power state appropriately */
1044static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1045{
1046 int ret, i;
1047
1048 /* Should have a valid DPCD by this point */
1049 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1050 return;
1051
1052 if (mode != DRM_MODE_DPMS_ON) {
1053 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1054 DP_SET_POWER_D3);
1055 if (ret != 1)
1056 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1057 } else {
1058 /*
1059 * When turning on, we need to retry for 1ms to give the sink
1060 * time to wake up.
1061 */
1062 for (i = 0; i < 3; i++) {
1063 ret = intel_dp_aux_native_write_1(intel_dp,
1064 DP_SET_POWER,
1065 DP_SET_POWER_D0);
1066 if (ret == 1)
1067 break;
1068 msleep(1);
1069 }
1070 }
1071}
1072
d240f20f
JB
1073static void intel_dp_prepare(struct drm_encoder *encoder)
1074{
1075 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
d240f20f 1076
c7ad3810 1077 /* Wake up the sink first */
f58ff854 1078 ironlake_edp_panel_vdd_on(intel_dp);
c7ad3810 1079 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
f58ff854 1080 ironlake_edp_panel_vdd_off(intel_dp);
c7ad3810 1081
f01eca2e
KP
1082 /* Make sure the panel is off before trying to
1083 * change the mode
1084 */
1085 ironlake_edp_backlight_off(intel_dp);
736085bc 1086 intel_dp_link_down(intel_dp);
f01eca2e 1087 ironlake_edp_panel_off(encoder);
d240f20f
JB
1088}
1089
1090static void intel_dp_commit(struct drm_encoder *encoder)
1091{
1092 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
d240f20f 1093
97af61f5 1094 ironlake_edp_panel_vdd_on(intel_dp);
f01eca2e 1095 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 1096 intel_dp_start_link_train(intel_dp);
97af61f5
KP
1097 ironlake_edp_panel_on(intel_dp);
1098 ironlake_edp_panel_vdd_off(intel_dp);
33a34e4e 1099 intel_dp_complete_link_train(intel_dp);
f01eca2e 1100 ironlake_edp_backlight_on(intel_dp);
d2b996ac
KP
1101
1102 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
d240f20f
JB
1103}
1104
a4fc5ed6
KP
1105static void
1106intel_dp_dpms(struct drm_encoder *encoder, int mode)
1107{
ea5b213a 1108 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
55f78c43 1109 struct drm_device *dev = encoder->dev;
a4fc5ed6 1110 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 1111 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
a4fc5ed6
KP
1112
1113 if (mode != DRM_MODE_DPMS_ON) {
245e2708 1114 ironlake_edp_panel_vdd_on(intel_dp);
01cb9ea6 1115 if (is_edp(intel_dp))
f01eca2e 1116 ironlake_edp_backlight_off(intel_dp);
c7ad3810 1117 intel_dp_sink_dpms(intel_dp, mode);
736085bc 1118 intel_dp_link_down(intel_dp);
f01eca2e 1119 ironlake_edp_panel_off(encoder);
01cb9ea6 1120 if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
d240f20f 1121 ironlake_edp_pll_off(encoder);
245e2708 1122 ironlake_edp_panel_vdd_off(intel_dp);
a4fc5ed6 1123 } else {
97af61f5 1124 ironlake_edp_panel_vdd_on(intel_dp);
c7ad3810 1125 intel_dp_sink_dpms(intel_dp, mode);
32f9d658 1126 if (!(dp_reg & DP_PORT_EN)) {
01cb9ea6 1127 intel_dp_start_link_train(intel_dp);
97af61f5
KP
1128 ironlake_edp_panel_on(intel_dp);
1129 ironlake_edp_panel_vdd_off(intel_dp);
33a34e4e 1130 intel_dp_complete_link_train(intel_dp);
f01eca2e 1131 ironlake_edp_backlight_on(intel_dp);
bee7eb2d
KP
1132 } else
1133 ironlake_edp_panel_vdd_off(intel_dp);
a4fc5ed6 1134 }
d2b996ac 1135 intel_dp->dpms_mode = mode;
a4fc5ed6
KP
1136}
1137
1138/*
df0c237d
JB
1139 * Native read with retry for link status and receiver capability reads for
1140 * cases where the sink may still be asleep.
a4fc5ed6
KP
1141 */
1142static bool
df0c237d
JB
1143intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1144 uint8_t *recv, int recv_bytes)
a4fc5ed6 1145{
61da5fab
JB
1146 int ret, i;
1147
df0c237d
JB
1148 /*
1149 * Sinks are *supposed* to come up within 1ms from an off state,
1150 * but we're also supposed to retry 3 times per the spec.
1151 */
61da5fab 1152 for (i = 0; i < 3; i++) {
df0c237d
JB
1153 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1154 recv_bytes);
1155 if (ret == recv_bytes)
61da5fab
JB
1156 return true;
1157 msleep(1);
1158 }
a4fc5ed6 1159
61da5fab 1160 return false;
a4fc5ed6
KP
1161}
1162
1163/*
1164 * Fetch AUX CH registers 0x202 - 0x207 which contain
1165 * link status information
1166 */
1167static bool
33a34e4e 1168intel_dp_get_link_status(struct intel_dp *intel_dp)
a4fc5ed6 1169{
df0c237d
JB
1170 return intel_dp_aux_native_read_retry(intel_dp,
1171 DP_LANE0_1_STATUS,
1172 intel_dp->link_status,
1173 DP_LINK_STATUS_SIZE);
a4fc5ed6
KP
1174}
1175
1176static uint8_t
1177intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1178 int r)
1179{
1180 return link_status[r - DP_LANE0_1_STATUS];
1181}
1182
a4fc5ed6
KP
1183static uint8_t
1184intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1185 int lane)
1186{
1187 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1188 int s = ((lane & 1) ?
1189 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1190 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1191 uint8_t l = intel_dp_link_status(link_status, i);
1192
1193 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1194}
1195
1196static uint8_t
1197intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1198 int lane)
1199{
1200 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1201 int s = ((lane & 1) ?
1202 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1203 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1204 uint8_t l = intel_dp_link_status(link_status, i);
1205
1206 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1207}
1208
1209
1210#if 0
1211static char *voltage_names[] = {
1212 "0.4V", "0.6V", "0.8V", "1.2V"
1213};
1214static char *pre_emph_names[] = {
1215 "0dB", "3.5dB", "6dB", "9.5dB"
1216};
1217static char *link_train_names[] = {
1218 "pattern 1", "pattern 2", "idle", "off"
1219};
1220#endif
1221
1222/*
1223 * These are source-specific values; current Intel hardware supports
1224 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1225 */
1226#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1227
1228static uint8_t
1229intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1230{
1231 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1232 case DP_TRAIN_VOLTAGE_SWING_400:
1233 return DP_TRAIN_PRE_EMPHASIS_6;
1234 case DP_TRAIN_VOLTAGE_SWING_600:
1235 return DP_TRAIN_PRE_EMPHASIS_6;
1236 case DP_TRAIN_VOLTAGE_SWING_800:
1237 return DP_TRAIN_PRE_EMPHASIS_3_5;
1238 case DP_TRAIN_VOLTAGE_SWING_1200:
1239 default:
1240 return DP_TRAIN_PRE_EMPHASIS_0;
1241 }
1242}
1243
1244static void
33a34e4e 1245intel_get_adjust_train(struct intel_dp *intel_dp)
a4fc5ed6
KP
1246{
1247 uint8_t v = 0;
1248 uint8_t p = 0;
1249 int lane;
1250
33a34e4e
JB
1251 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1252 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1253 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
a4fc5ed6
KP
1254
1255 if (this_v > v)
1256 v = this_v;
1257 if (this_p > p)
1258 p = this_p;
1259 }
1260
1261 if (v >= I830_DP_VOLTAGE_MAX)
1262 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1263
1264 if (p >= intel_dp_pre_emphasis_max(v))
1265 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1266
1267 for (lane = 0; lane < 4; lane++)
33a34e4e 1268 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
1269}
1270
1271static uint32_t
3cf2efb1 1272intel_dp_signal_levels(uint8_t train_set, int lane_count)
a4fc5ed6 1273{
3cf2efb1 1274 uint32_t signal_levels = 0;
a4fc5ed6 1275
3cf2efb1 1276 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
a4fc5ed6
KP
1277 case DP_TRAIN_VOLTAGE_SWING_400:
1278 default:
1279 signal_levels |= DP_VOLTAGE_0_4;
1280 break;
1281 case DP_TRAIN_VOLTAGE_SWING_600:
1282 signal_levels |= DP_VOLTAGE_0_6;
1283 break;
1284 case DP_TRAIN_VOLTAGE_SWING_800:
1285 signal_levels |= DP_VOLTAGE_0_8;
1286 break;
1287 case DP_TRAIN_VOLTAGE_SWING_1200:
1288 signal_levels |= DP_VOLTAGE_1_2;
1289 break;
1290 }
3cf2efb1 1291 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
a4fc5ed6
KP
1292 case DP_TRAIN_PRE_EMPHASIS_0:
1293 default:
1294 signal_levels |= DP_PRE_EMPHASIS_0;
1295 break;
1296 case DP_TRAIN_PRE_EMPHASIS_3_5:
1297 signal_levels |= DP_PRE_EMPHASIS_3_5;
1298 break;
1299 case DP_TRAIN_PRE_EMPHASIS_6:
1300 signal_levels |= DP_PRE_EMPHASIS_6;
1301 break;
1302 case DP_TRAIN_PRE_EMPHASIS_9_5:
1303 signal_levels |= DP_PRE_EMPHASIS_9_5;
1304 break;
1305 }
1306 return signal_levels;
1307}
1308
e3421a18
ZW
1309/* Gen6's DP voltage swing and pre-emphasis control */
1310static uint32_t
1311intel_gen6_edp_signal_levels(uint8_t train_set)
1312{
3c5a62b5
YL
1313 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1314 DP_TRAIN_PRE_EMPHASIS_MASK);
1315 switch (signal_levels) {
e3421a18 1316 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
3c5a62b5
YL
1317 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1318 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1319 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1320 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
e3421a18 1321 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
3c5a62b5
YL
1322 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1323 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
e3421a18 1324 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
3c5a62b5
YL
1325 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1326 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
e3421a18 1327 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
3c5a62b5
YL
1328 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1329 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 1330 default:
3c5a62b5
YL
1331 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1332 "0x%x\n", signal_levels);
1333 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
1334 }
1335}
1336
a4fc5ed6
KP
1337static uint8_t
1338intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1339 int lane)
1340{
1341 int i = DP_LANE0_1_STATUS + (lane >> 1);
1342 int s = (lane & 1) * 4;
1343 uint8_t l = intel_dp_link_status(link_status, i);
1344
1345 return (l >> s) & 0xf;
1346}
1347
1348/* Check for clock recovery is done on all channels */
1349static bool
1350intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1351{
1352 int lane;
1353 uint8_t lane_status;
1354
1355 for (lane = 0; lane < lane_count; lane++) {
1356 lane_status = intel_get_lane_status(link_status, lane);
1357 if ((lane_status & DP_LANE_CR_DONE) == 0)
1358 return false;
1359 }
1360 return true;
1361}
1362
1363/* Check to see if channel eq is done on all channels */
1364#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1365 DP_LANE_CHANNEL_EQ_DONE|\
1366 DP_LANE_SYMBOL_LOCKED)
1367static bool
33a34e4e 1368intel_channel_eq_ok(struct intel_dp *intel_dp)
a4fc5ed6
KP
1369{
1370 uint8_t lane_align;
1371 uint8_t lane_status;
1372 int lane;
1373
33a34e4e 1374 lane_align = intel_dp_link_status(intel_dp->link_status,
a4fc5ed6
KP
1375 DP_LANE_ALIGN_STATUS_UPDATED);
1376 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1377 return false;
33a34e4e
JB
1378 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1379 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
a4fc5ed6
KP
1380 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool
ea5b213a 1387intel_dp_set_link_train(struct intel_dp *intel_dp,
a4fc5ed6 1388 uint32_t dp_reg_value,
58e10eb9 1389 uint8_t dp_train_pat)
a4fc5ed6 1390{
4ef69c7a 1391 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1392 struct drm_i915_private *dev_priv = dev->dev_private;
a4fc5ed6
KP
1393 int ret;
1394
ea5b213a
CW
1395 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1396 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 1397
ea5b213a 1398 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1399 DP_TRAINING_PATTERN_SET,
1400 dp_train_pat);
1401
ea5b213a 1402 ret = intel_dp_aux_native_write(intel_dp,
58e10eb9
CW
1403 DP_TRAINING_LANE0_SET,
1404 intel_dp->train_set, 4);
a4fc5ed6
KP
1405 if (ret != 4)
1406 return false;
1407
1408 return true;
1409}
1410
33a34e4e 1411/* Enable corresponding port and start training pattern 1 */
a4fc5ed6 1412static void
33a34e4e 1413intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 1414{
4ef69c7a 1415 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1416 struct drm_i915_private *dev_priv = dev->dev_private;
58e10eb9 1417 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
a4fc5ed6
KP
1418 int i;
1419 uint8_t voltage;
1420 bool clock_recovery = false;
a4fc5ed6 1421 int tries;
e3421a18 1422 u32 reg;
ea5b213a 1423 uint32_t DP = intel_dp->DP;
a4fc5ed6 1424
e8519464
AJ
1425 /*
1426 * On CPT we have to enable the port in training pattern 1, which
1427 * will happen below in intel_dp_set_link_train. Otherwise, enable
1428 * the port and wait for it to become active.
1429 */
1430 if (!HAS_PCH_CPT(dev)) {
1431 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1432 POSTING_READ(intel_dp->output_reg);
1433 intel_wait_for_vblank(dev, intel_crtc->pipe);
1434 }
a4fc5ed6 1435
3cf2efb1
CW
1436 /* Write the link configuration data */
1437 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1438 intel_dp->link_configuration,
1439 DP_LINK_CONFIGURATION_SIZE);
a4fc5ed6
KP
1440
1441 DP |= DP_PORT_EN;
cfcb0fc9 1442 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1443 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1444 else
1445 DP &= ~DP_LINK_TRAIN_MASK;
33a34e4e 1446 memset(intel_dp->train_set, 0, 4);
a4fc5ed6
KP
1447 voltage = 0xff;
1448 tries = 0;
1449 clock_recovery = false;
1450 for (;;) {
33a34e4e 1451 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18 1452 uint32_t signal_levels;
cfcb0fc9 1453 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1454 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1455 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1456 } else {
3cf2efb1 1457 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1458 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1459 }
a4fc5ed6 1460
cfcb0fc9 1461 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1462 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1463 else
1464 reg = DP | DP_LINK_TRAIN_PAT_1;
1465
ea5b213a 1466 if (!intel_dp_set_link_train(intel_dp, reg,
81055854
AJ
1467 DP_TRAINING_PATTERN_1 |
1468 DP_LINK_SCRAMBLING_DISABLE))
a4fc5ed6 1469 break;
a4fc5ed6
KP
1470 /* Set training pattern 1 */
1471
3cf2efb1
CW
1472 udelay(100);
1473 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6 1474 break;
a4fc5ed6 1475
3cf2efb1
CW
1476 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1477 clock_recovery = true;
1478 break;
1479 }
1480
1481 /* Check to see if we've tried the max voltage */
1482 for (i = 0; i < intel_dp->lane_count; i++)
1483 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 1484 break;
3cf2efb1
CW
1485 if (i == intel_dp->lane_count)
1486 break;
a4fc5ed6 1487
3cf2efb1
CW
1488 /* Check to see if we've tried the same voltage 5 times */
1489 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1490 ++tries;
1491 if (tries == 5)
a4fc5ed6 1492 break;
3cf2efb1
CW
1493 } else
1494 tries = 0;
1495 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 1496
3cf2efb1
CW
1497 /* Compute new intel_dp->train_set as requested by target */
1498 intel_get_adjust_train(intel_dp);
a4fc5ed6
KP
1499 }
1500
33a34e4e
JB
1501 intel_dp->DP = DP;
1502}
1503
1504static void
1505intel_dp_complete_link_train(struct intel_dp *intel_dp)
1506{
4ef69c7a 1507 struct drm_device *dev = intel_dp->base.base.dev;
33a34e4e
JB
1508 struct drm_i915_private *dev_priv = dev->dev_private;
1509 bool channel_eq = false;
37f80975 1510 int tries, cr_tries;
33a34e4e
JB
1511 u32 reg;
1512 uint32_t DP = intel_dp->DP;
1513
a4fc5ed6
KP
1514 /* channel equalization */
1515 tries = 0;
37f80975 1516 cr_tries = 0;
a4fc5ed6
KP
1517 channel_eq = false;
1518 for (;;) {
33a34e4e 1519 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
e3421a18
ZW
1520 uint32_t signal_levels;
1521
37f80975
JB
1522 if (cr_tries > 5) {
1523 DRM_ERROR("failed to train DP, aborting\n");
1524 intel_dp_link_down(intel_dp);
1525 break;
1526 }
1527
cfcb0fc9 1528 if (IS_GEN6(dev) && is_edp(intel_dp)) {
33a34e4e 1529 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
e3421a18
ZW
1530 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1531 } else {
3cf2efb1 1532 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
e3421a18
ZW
1533 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1534 }
1535
cfcb0fc9 1536 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1537 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1538 else
1539 reg = DP | DP_LINK_TRAIN_PAT_2;
a4fc5ed6
KP
1540
1541 /* channel eq pattern */
ea5b213a 1542 if (!intel_dp_set_link_train(intel_dp, reg,
81055854
AJ
1543 DP_TRAINING_PATTERN_2 |
1544 DP_LINK_SCRAMBLING_DISABLE))
a4fc5ed6
KP
1545 break;
1546
3cf2efb1
CW
1547 udelay(400);
1548 if (!intel_dp_get_link_status(intel_dp))
a4fc5ed6 1549 break;
a4fc5ed6 1550
37f80975
JB
1551 /* Make sure clock is still ok */
1552 if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1553 intel_dp_start_link_train(intel_dp);
1554 cr_tries++;
1555 continue;
1556 }
1557
3cf2efb1
CW
1558 if (intel_channel_eq_ok(intel_dp)) {
1559 channel_eq = true;
1560 break;
1561 }
a4fc5ed6 1562
37f80975
JB
1563 /* Try 5 times, then try clock recovery if that fails */
1564 if (tries > 5) {
1565 intel_dp_link_down(intel_dp);
1566 intel_dp_start_link_train(intel_dp);
1567 tries = 0;
1568 cr_tries++;
1569 continue;
1570 }
a4fc5ed6 1571
3cf2efb1
CW
1572 /* Compute new intel_dp->train_set as requested by target */
1573 intel_get_adjust_train(intel_dp);
1574 ++tries;
869184a6 1575 }
3cf2efb1 1576
cfcb0fc9 1577 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
e3421a18
ZW
1578 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1579 else
1580 reg = DP | DP_LINK_TRAIN_OFF;
1581
ea5b213a
CW
1582 I915_WRITE(intel_dp->output_reg, reg);
1583 POSTING_READ(intel_dp->output_reg);
1584 intel_dp_aux_native_write_1(intel_dp,
a4fc5ed6
KP
1585 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1586}
1587
1588static void
ea5b213a 1589intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 1590{
4ef69c7a 1591 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1592 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 1593 uint32_t DP = intel_dp->DP;
a4fc5ed6 1594
1b39d6f3
CW
1595 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1596 return;
1597
28c97730 1598 DRM_DEBUG_KMS("\n");
32f9d658 1599
cfcb0fc9 1600 if (is_edp(intel_dp)) {
32f9d658 1601 DP &= ~DP_PLL_ENABLE;
ea5b213a
CW
1602 I915_WRITE(intel_dp->output_reg, DP);
1603 POSTING_READ(intel_dp->output_reg);
32f9d658
ZW
1604 udelay(100);
1605 }
1606
cfcb0fc9 1607 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
e3421a18 1608 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 1609 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18
ZW
1610 } else {
1611 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 1612 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 1613 }
fe255d00 1614 POSTING_READ(intel_dp->output_reg);
5eb08b69 1615
fe255d00 1616 msleep(17);
5eb08b69 1617
cfcb0fc9 1618 if (is_edp(intel_dp))
32f9d658 1619 DP |= DP_LINK_TRAIN_OFF;
5bddd17f 1620
1b39d6f3
CW
1621 if (!HAS_PCH_CPT(dev) &&
1622 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
31acbcc4
CW
1623 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1624
5bddd17f
EA
1625 /* Hardware workaround: leaving our transcoder select
1626 * set to transcoder B while it's off will prevent the
1627 * corresponding HDMI output on transcoder A.
1628 *
1629 * Combine this with another hardware workaround:
1630 * transcoder select bit can only be cleared while the
1631 * port is enabled.
1632 */
1633 DP &= ~DP_PIPEB_SELECT;
1634 I915_WRITE(intel_dp->output_reg, DP);
1635
1636 /* Changes to enable or select take place the vblank
1637 * after being written.
1638 */
31acbcc4
CW
1639 if (crtc == NULL) {
1640 /* We can arrive here never having been attached
1641 * to a CRTC, for instance, due to inheriting
1642 * random state from the BIOS.
1643 *
1644 * If the pipe is not running, play safe and
1645 * wait for the clocks to stabilise before
1646 * continuing.
1647 */
1648 POSTING_READ(intel_dp->output_reg);
1649 msleep(50);
1650 } else
1651 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
5bddd17f
EA
1652 }
1653
ea5b213a
CW
1654 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1655 POSTING_READ(intel_dp->output_reg);
f01eca2e 1656 msleep(intel_dp->panel_power_down_delay);
a4fc5ed6
KP
1657}
1658
26d61aad
KP
1659static bool
1660intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 1661{
92fd8fd1
KP
1662 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
1663 sizeof (intel_dp->dpcd)) &&
1664 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
26d61aad 1665 return true;
92fd8fd1
KP
1666 }
1667
26d61aad 1668 return false;
92fd8fd1
KP
1669}
1670
a4fc5ed6
KP
1671/*
1672 * According to DP spec
1673 * 5.1.2:
1674 * 1. Read DPCD
1675 * 2. Configure link according to Receiver Capabilities
1676 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1677 * 4. Check link status on receipt of hot-plug interrupt
1678 */
1679
1680static void
ea5b213a 1681intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 1682{
d2b996ac
KP
1683 if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
1684 return;
59cd09e1 1685
4ef69c7a 1686 if (!intel_dp->base.base.crtc)
a4fc5ed6
KP
1687 return;
1688
92fd8fd1 1689 /* Try to read receiver status if the link appears to be up */
33a34e4e 1690 if (!intel_dp_get_link_status(intel_dp)) {
ea5b213a 1691 intel_dp_link_down(intel_dp);
a4fc5ed6
KP
1692 return;
1693 }
1694
92fd8fd1 1695 /* Now read the DPCD to see if it's actually running */
26d61aad 1696 if (!intel_dp_get_dpcd(intel_dp)) {
59cd09e1
JB
1697 intel_dp_link_down(intel_dp);
1698 return;
1699 }
1700
33a34e4e 1701 if (!intel_channel_eq_ok(intel_dp)) {
92fd8fd1
KP
1702 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
1703 drm_get_encoder_name(&intel_dp->base.base));
33a34e4e
JB
1704 intel_dp_start_link_train(intel_dp);
1705 intel_dp_complete_link_train(intel_dp);
1706 }
a4fc5ed6 1707}
a4fc5ed6 1708
71ba9000 1709static enum drm_connector_status
26d61aad 1710intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 1711{
26d61aad
KP
1712 if (intel_dp_get_dpcd(intel_dp))
1713 return connector_status_connected;
1714 return connector_status_disconnected;
71ba9000
AJ
1715}
1716
5eb08b69 1717static enum drm_connector_status
a9756bb5 1718ironlake_dp_detect(struct intel_dp *intel_dp)
5eb08b69 1719{
5eb08b69
ZW
1720 enum drm_connector_status status;
1721
fe16d949
CW
1722 /* Can't disconnect eDP, but you can close the lid... */
1723 if (is_edp(intel_dp)) {
1724 status = intel_panel_detect(intel_dp->base.base.dev);
1725 if (status == connector_status_unknown)
1726 status = connector_status_connected;
1727 return status;
1728 }
01cb9ea6 1729
26d61aad 1730 return intel_dp_detect_dpcd(intel_dp);
5eb08b69
ZW
1731}
1732
a4fc5ed6 1733static enum drm_connector_status
a9756bb5 1734g4x_dp_detect(struct intel_dp *intel_dp)
a4fc5ed6 1735{
4ef69c7a 1736 struct drm_device *dev = intel_dp->base.base.dev;
a4fc5ed6 1737 struct drm_i915_private *dev_priv = dev->dev_private;
a9756bb5 1738 uint32_t temp, bit;
5eb08b69 1739
ea5b213a 1740 switch (intel_dp->output_reg) {
a4fc5ed6
KP
1741 case DP_B:
1742 bit = DPB_HOTPLUG_INT_STATUS;
1743 break;
1744 case DP_C:
1745 bit = DPC_HOTPLUG_INT_STATUS;
1746 break;
1747 case DP_D:
1748 bit = DPD_HOTPLUG_INT_STATUS;
1749 break;
1750 default:
1751 return connector_status_unknown;
1752 }
1753
1754 temp = I915_READ(PORT_HOTPLUG_STAT);
1755
1756 if ((temp & bit) == 0)
1757 return connector_status_disconnected;
1758
26d61aad 1759 return intel_dp_detect_dpcd(intel_dp);
a9756bb5
ZW
1760}
1761
8c241fef
KP
1762static struct edid *
1763intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
1764{
1765 struct intel_dp *intel_dp = intel_attached_dp(connector);
1766 struct edid *edid;
1767
1768 ironlake_edp_panel_vdd_on(intel_dp);
1769 edid = drm_get_edid(connector, adapter);
1770 ironlake_edp_panel_vdd_off(intel_dp);
1771 return edid;
1772}
1773
1774static int
1775intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
1776{
1777 struct intel_dp *intel_dp = intel_attached_dp(connector);
1778 int ret;
1779
1780 ironlake_edp_panel_vdd_on(intel_dp);
1781 ret = intel_ddc_get_modes(connector, adapter);
1782 ironlake_edp_panel_vdd_off(intel_dp);
1783 return ret;
1784}
1785
1786
a9756bb5
ZW
1787/**
1788 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1789 *
1790 * \return true if DP port is connected.
1791 * \return false if DP port is disconnected.
1792 */
1793static enum drm_connector_status
1794intel_dp_detect(struct drm_connector *connector, bool force)
1795{
1796 struct intel_dp *intel_dp = intel_attached_dp(connector);
1797 struct drm_device *dev = intel_dp->base.base.dev;
1798 enum drm_connector_status status;
1799 struct edid *edid = NULL;
1800
1801 intel_dp->has_audio = false;
1802
1803 if (HAS_PCH_SPLIT(dev))
1804 status = ironlake_dp_detect(intel_dp);
1805 else
1806 status = g4x_dp_detect(intel_dp);
1b9be9d0 1807
ac66ae83
AJ
1808 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
1809 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
1810 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
1811 intel_dp->dpcd[6], intel_dp->dpcd[7]);
1b9be9d0 1812
a9756bb5
ZW
1813 if (status != connector_status_connected)
1814 return status;
1815
f684960e
CW
1816 if (intel_dp->force_audio) {
1817 intel_dp->has_audio = intel_dp->force_audio > 0;
1818 } else {
8c241fef 1819 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
f684960e
CW
1820 if (edid) {
1821 intel_dp->has_audio = drm_detect_monitor_audio(edid);
1822 connector->display_info.raw_edid = NULL;
1823 kfree(edid);
1824 }
a9756bb5
ZW
1825 }
1826
1827 return connector_status_connected;
a4fc5ed6
KP
1828}
1829
1830static int intel_dp_get_modes(struct drm_connector *connector)
1831{
df0e9248 1832 struct intel_dp *intel_dp = intel_attached_dp(connector);
4ef69c7a 1833 struct drm_device *dev = intel_dp->base.base.dev;
32f9d658
ZW
1834 struct drm_i915_private *dev_priv = dev->dev_private;
1835 int ret;
a4fc5ed6
KP
1836
1837 /* We should parse the EDID data and find out if it has an audio sink
1838 */
1839
8c241fef 1840 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
b9efc480 1841 if (ret) {
d15456de 1842 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
b9efc480
ZY
1843 struct drm_display_mode *newmode;
1844 list_for_each_entry(newmode, &connector->probed_modes,
1845 head) {
d15456de
KP
1846 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
1847 intel_dp->panel_fixed_mode =
b9efc480
ZY
1848 drm_mode_duplicate(dev, newmode);
1849 break;
1850 }
1851 }
1852 }
32f9d658 1853 return ret;
b9efc480 1854 }
32f9d658
ZW
1855
1856 /* if eDP has no EDID, try to use fixed panel mode from VBT */
4d926461 1857 if (is_edp(intel_dp)) {
47f0eb22 1858 /* initialize panel mode from VBT if available for eDP */
d15456de
KP
1859 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
1860 intel_dp->panel_fixed_mode =
47f0eb22 1861 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
d15456de
KP
1862 if (intel_dp->panel_fixed_mode) {
1863 intel_dp->panel_fixed_mode->type |=
47f0eb22
KP
1864 DRM_MODE_TYPE_PREFERRED;
1865 }
1866 }
d15456de 1867 if (intel_dp->panel_fixed_mode) {
32f9d658 1868 struct drm_display_mode *mode;
d15456de 1869 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
32f9d658
ZW
1870 drm_mode_probed_add(connector, mode);
1871 return 1;
1872 }
1873 }
1874 return 0;
a4fc5ed6
KP
1875}
1876
1aad7ac0
CW
1877static bool
1878intel_dp_detect_audio(struct drm_connector *connector)
1879{
1880 struct intel_dp *intel_dp = intel_attached_dp(connector);
1881 struct edid *edid;
1882 bool has_audio = false;
1883
8c241fef 1884 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
1aad7ac0
CW
1885 if (edid) {
1886 has_audio = drm_detect_monitor_audio(edid);
1887
1888 connector->display_info.raw_edid = NULL;
1889 kfree(edid);
1890 }
1891
1892 return has_audio;
1893}
1894
f684960e
CW
1895static int
1896intel_dp_set_property(struct drm_connector *connector,
1897 struct drm_property *property,
1898 uint64_t val)
1899{
e953fd7b 1900 struct drm_i915_private *dev_priv = connector->dev->dev_private;
f684960e
CW
1901 struct intel_dp *intel_dp = intel_attached_dp(connector);
1902 int ret;
1903
1904 ret = drm_connector_property_set_value(connector, property, val);
1905 if (ret)
1906 return ret;
1907
3f43c48d 1908 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
1909 int i = val;
1910 bool has_audio;
1911
1912 if (i == intel_dp->force_audio)
f684960e
CW
1913 return 0;
1914
1aad7ac0 1915 intel_dp->force_audio = i;
f684960e 1916
1aad7ac0
CW
1917 if (i == 0)
1918 has_audio = intel_dp_detect_audio(connector);
1919 else
1920 has_audio = i > 0;
1921
1922 if (has_audio == intel_dp->has_audio)
f684960e
CW
1923 return 0;
1924
1aad7ac0 1925 intel_dp->has_audio = has_audio;
f684960e
CW
1926 goto done;
1927 }
1928
e953fd7b
CW
1929 if (property == dev_priv->broadcast_rgb_property) {
1930 if (val == !!intel_dp->color_range)
1931 return 0;
1932
1933 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
1934 goto done;
1935 }
1936
f684960e
CW
1937 return -EINVAL;
1938
1939done:
1940 if (intel_dp->base.base.crtc) {
1941 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1942 drm_crtc_helper_set_mode(crtc, &crtc->mode,
1943 crtc->x, crtc->y,
1944 crtc->fb);
1945 }
1946
1947 return 0;
1948}
1949
a4fc5ed6
KP
1950static void
1951intel_dp_destroy (struct drm_connector *connector)
1952{
aaa6fd2a
MG
1953 struct drm_device *dev = connector->dev;
1954
1955 if (intel_dpd_is_edp(dev))
1956 intel_panel_destroy_backlight(dev);
1957
a4fc5ed6
KP
1958 drm_sysfs_connector_remove(connector);
1959 drm_connector_cleanup(connector);
55f78c43 1960 kfree(connector);
a4fc5ed6
KP
1961}
1962
24d05927
DV
1963static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1964{
1965 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1966
1967 i2c_del_adapter(&intel_dp->adapter);
1968 drm_encoder_cleanup(encoder);
1969 kfree(intel_dp);
1970}
1971
a4fc5ed6
KP
1972static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1973 .dpms = intel_dp_dpms,
1974 .mode_fixup = intel_dp_mode_fixup,
d240f20f 1975 .prepare = intel_dp_prepare,
a4fc5ed6 1976 .mode_set = intel_dp_mode_set,
d240f20f 1977 .commit = intel_dp_commit,
a4fc5ed6
KP
1978};
1979
1980static const struct drm_connector_funcs intel_dp_connector_funcs = {
1981 .dpms = drm_helper_connector_dpms,
a4fc5ed6
KP
1982 .detect = intel_dp_detect,
1983 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 1984 .set_property = intel_dp_set_property,
a4fc5ed6
KP
1985 .destroy = intel_dp_destroy,
1986};
1987
1988static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1989 .get_modes = intel_dp_get_modes,
1990 .mode_valid = intel_dp_mode_valid,
df0e9248 1991 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
1992};
1993
a4fc5ed6 1994static const struct drm_encoder_funcs intel_dp_enc_funcs = {
24d05927 1995 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
1996};
1997
995b6762 1998static void
21d40d37 1999intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 2000{
ea5b213a 2001 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
c8110e52 2002
885a5014 2003 intel_dp_check_link_status(intel_dp);
c8110e52 2004}
6207937d 2005
e3421a18
ZW
2006/* Return which DP Port should be selected for Transcoder DP control */
2007int
2008intel_trans_dp_port_sel (struct drm_crtc *crtc)
2009{
2010 struct drm_device *dev = crtc->dev;
2011 struct drm_mode_config *mode_config = &dev->mode_config;
2012 struct drm_encoder *encoder;
e3421a18
ZW
2013
2014 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
ea5b213a
CW
2015 struct intel_dp *intel_dp;
2016
d8201ab6 2017 if (encoder->crtc != crtc)
e3421a18
ZW
2018 continue;
2019
ea5b213a
CW
2020 intel_dp = enc_to_intel_dp(encoder);
2021 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
2022 return intel_dp->output_reg;
e3421a18 2023 }
ea5b213a 2024
e3421a18
ZW
2025 return -1;
2026}
2027
36e83a18 2028/* check the VBT to see whether the eDP is on DP-D port */
cb0953d7 2029bool intel_dpd_is_edp(struct drm_device *dev)
36e83a18
ZY
2030{
2031 struct drm_i915_private *dev_priv = dev->dev_private;
2032 struct child_device_config *p_child;
2033 int i;
2034
2035 if (!dev_priv->child_dev_num)
2036 return false;
2037
2038 for (i = 0; i < dev_priv->child_dev_num; i++) {
2039 p_child = dev_priv->child_dev + i;
2040
2041 if (p_child->dvo_port == PORT_IDPD &&
2042 p_child->device_type == DEVICE_TYPE_eDP)
2043 return true;
2044 }
2045 return false;
2046}
2047
f684960e
CW
2048static void
2049intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2050{
3f43c48d 2051 intel_attach_force_audio_property(connector);
e953fd7b 2052 intel_attach_broadcast_rgb_property(connector);
f684960e
CW
2053}
2054
a4fc5ed6
KP
2055void
2056intel_dp_init(struct drm_device *dev, int output_reg)
2057{
2058 struct drm_i915_private *dev_priv = dev->dev_private;
2059 struct drm_connector *connector;
ea5b213a 2060 struct intel_dp *intel_dp;
21d40d37 2061 struct intel_encoder *intel_encoder;
55f78c43 2062 struct intel_connector *intel_connector;
5eb08b69 2063 const char *name = NULL;
b329530c 2064 int type;
a4fc5ed6 2065
ea5b213a
CW
2066 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2067 if (!intel_dp)
a4fc5ed6
KP
2068 return;
2069
3d3dc149 2070 intel_dp->output_reg = output_reg;
d2b996ac 2071 intel_dp->dpms_mode = -1;
3d3dc149 2072
55f78c43
ZW
2073 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2074 if (!intel_connector) {
ea5b213a 2075 kfree(intel_dp);
55f78c43
ZW
2076 return;
2077 }
ea5b213a 2078 intel_encoder = &intel_dp->base;
55f78c43 2079
ea5b213a 2080 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
b329530c 2081 if (intel_dpd_is_edp(dev))
ea5b213a 2082 intel_dp->is_pch_edp = true;
b329530c 2083
cfcb0fc9 2084 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
b329530c
AJ
2085 type = DRM_MODE_CONNECTOR_eDP;
2086 intel_encoder->type = INTEL_OUTPUT_EDP;
2087 } else {
2088 type = DRM_MODE_CONNECTOR_DisplayPort;
2089 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2090 }
2091
55f78c43 2092 connector = &intel_connector->base;
b329530c 2093 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
2094 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2095
eb1f8e4f
DA
2096 connector->polled = DRM_CONNECTOR_POLL_HPD;
2097
652af9d7 2098 if (output_reg == DP_B || output_reg == PCH_DP_B)
21d40d37 2099 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
652af9d7 2100 else if (output_reg == DP_C || output_reg == PCH_DP_C)
21d40d37 2101 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
652af9d7 2102 else if (output_reg == DP_D || output_reg == PCH_DP_D)
21d40d37 2103 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
f8aed700 2104
cfcb0fc9 2105 if (is_edp(intel_dp))
21d40d37 2106 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
6251ec0a 2107
21d40d37 2108 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
a4fc5ed6
KP
2109 connector->interlace_allowed = true;
2110 connector->doublescan_allowed = 0;
2111
4ef69c7a 2112 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
a4fc5ed6 2113 DRM_MODE_ENCODER_TMDS);
4ef69c7a 2114 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
a4fc5ed6 2115
df0e9248 2116 intel_connector_attach_encoder(intel_connector, intel_encoder);
a4fc5ed6
KP
2117 drm_sysfs_connector_add(connector);
2118
2119 /* Set up the DDC bus. */
5eb08b69 2120 switch (output_reg) {
32f9d658
ZW
2121 case DP_A:
2122 name = "DPDDC-A";
2123 break;
5eb08b69
ZW
2124 case DP_B:
2125 case PCH_DP_B:
b01f2c3a
JB
2126 dev_priv->hotplug_supported_mask |=
2127 HDMIB_HOTPLUG_INT_STATUS;
5eb08b69
ZW
2128 name = "DPDDC-B";
2129 break;
2130 case DP_C:
2131 case PCH_DP_C:
b01f2c3a
JB
2132 dev_priv->hotplug_supported_mask |=
2133 HDMIC_HOTPLUG_INT_STATUS;
5eb08b69
ZW
2134 name = "DPDDC-C";
2135 break;
2136 case DP_D:
2137 case PCH_DP_D:
b01f2c3a
JB
2138 dev_priv->hotplug_supported_mask |=
2139 HDMID_HOTPLUG_INT_STATUS;
5eb08b69
ZW
2140 name = "DPDDC-D";
2141 break;
2142 }
2143
89667383
JB
2144 /* Cache some DPCD data in the eDP case */
2145 if (is_edp(intel_dp)) {
59f3e272 2146 bool ret;
f01eca2e
KP
2147 struct edp_power_seq cur, vbt;
2148 u32 pp_on, pp_off, pp_div;
5d613501
JB
2149
2150 pp_on = I915_READ(PCH_PP_ON_DELAYS);
f01eca2e 2151 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
5d613501 2152 pp_div = I915_READ(PCH_PP_DIVISOR);
89667383 2153
f01eca2e
KP
2154 /* Pull timing values out of registers */
2155 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2156 PANEL_POWER_UP_DELAY_SHIFT;
2157
2158 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2159 PANEL_LIGHT_ON_DELAY_SHIFT;
2160
2161 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2162 PANEL_LIGHT_OFF_DELAY_SHIFT;
2163
2164 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2165 PANEL_POWER_DOWN_DELAY_SHIFT;
2166
2167 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2168 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2169
2170 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2171 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2172
2173 vbt = dev_priv->edp.pps;
2174
2175 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2176 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2177
2178#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2179
2180 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2181 intel_dp->backlight_on_delay = get_delay(t8);
2182 intel_dp->backlight_off_delay = get_delay(t9);
2183 intel_dp->panel_power_down_delay = get_delay(t10);
2184 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2185
2186 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2187 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2188 intel_dp->panel_power_cycle_delay);
2189
2190 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2191 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
5d613501
JB
2192
2193 ironlake_edp_panel_vdd_on(intel_dp);
59f3e272 2194 ret = intel_dp_get_dpcd(intel_dp);
3d3dc149 2195 ironlake_edp_panel_vdd_off(intel_dp);
59f3e272 2196 if (ret) {
7183dc29
JB
2197 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2198 dev_priv->no_aux_handshake =
2199 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
89667383
JB
2200 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2201 } else {
3d3dc149 2202 /* if this fails, presume the device is a ghost */
48898b03 2203 DRM_INFO("failed to retrieve link info, disabling eDP\n");
3d3dc149 2204 intel_dp_encoder_destroy(&intel_dp->base.base);
48898b03 2205 intel_dp_destroy(&intel_connector->base);
3d3dc149 2206 return;
89667383 2207 }
89667383
JB
2208 }
2209
552fb0b7
KP
2210 intel_dp_i2c_init(intel_dp, intel_connector, name);
2211
21d40d37 2212 intel_encoder->hot_plug = intel_dp_hot_plug;
a4fc5ed6 2213
4d926461 2214 if (is_edp(intel_dp)) {
aaa6fd2a
MG
2215 dev_priv->int_edp_connector = connector;
2216 intel_panel_setup_backlight(dev);
32f9d658
ZW
2217 }
2218
f684960e
CW
2219 intel_dp_add_properties(intel_dp, connector);
2220
a4fc5ed6
KP
2221 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2222 * 0xd. Failure to do so will result in spurious interrupts being
2223 * generated on the port when a cable is not attached.
2224 */
2225 if (IS_G4X(dev) && !IS_GM45(dev)) {
2226 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2227 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2228 }
2229}