]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
Merge remote-tracking branches 'asoc/topic/tas571x', 'asoc/topic/tlv320aic31xx',...
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
c578d152 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 55 int ret__ = 0; \
0206e353 56 while (!(COND)) { \
913d8d11 57 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
913d8d11
CW
60 break; \
61 } \
9848de08 62 if ((W) && drm_can_sleep()) { \
3f177625 63 usleep_range((W), (W)*2); \
0cc2764c
BW
64 } else { \
65 cpu_relax(); \
66 } \
913d8d11
CW
67 } \
68 ret__; \
69})
70
3f177625
TU
71#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
72#define wait_for_us(COND, US) _wait_for((COND), (US), 1)
73
0351b939
TU
74/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
75#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
76# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
77#else
78# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
79#endif
80
81#define _wait_for_atomic(COND, US) ({ \
82 unsigned long end__; \
83 int ret__ = 0; \
84 _WAIT_FOR_ATOMIC_CHECK; \
85 BUILD_BUG_ON((US) > 50000); \
86 end__ = (local_clock() >> 10) + (US) + 1; \
87 while (!(COND)) { \
88 if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
89 /* Unlike the regular wait_for(), this atomic variant \
90 * cannot be preempted (and we'll just ignore the issue\
91 * of irq interruptions) and so we know that no time \
92 * has passed since the last check of COND and can \
93 * immediately report the timeout. \
94 */ \
95 ret__ = -ETIMEDOUT; \
96 break; \
97 } \
98 cpu_relax(); \
99 } \
100 ret__; \
101})
102
103#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
104#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
481b6af3 105
49938ac4
JN
106#define KHz(x) (1000 * (x))
107#define MHz(x) KHz(1000 * (x))
021357ac 108
79e53945
JB
109/*
110 * Display related stuff
111 */
112
113/* store information about an Ixxx DVO */
114/* The i830->i865 use multiple DVOs with multiple i2cs */
115/* the i915, i945 have a single sDVO i2c bus - which is different */
116#define MAX_OUTPUTS 6
117/* maximum connectors per crtcs in the mode set */
79e53945 118
4726e0b0
SK
119/* Maximum cursor sizes */
120#define GEN2_CURSOR_WIDTH 64
121#define GEN2_CURSOR_HEIGHT 64
068be561
DL
122#define MAX_CURSOR_WIDTH 256
123#define MAX_CURSOR_HEIGHT 256
4726e0b0 124
79e53945
JB
125#define INTEL_I2C_BUS_DVO 1
126#define INTEL_I2C_BUS_SDVO 2
127
128/* these are outputs from the chip - integrated only
129 external chips are via DVO or SDVO output */
6847d71b
PZ
130enum intel_output_type {
131 INTEL_OUTPUT_UNUSED = 0,
132 INTEL_OUTPUT_ANALOG = 1,
133 INTEL_OUTPUT_DVO = 2,
134 INTEL_OUTPUT_SDVO = 3,
135 INTEL_OUTPUT_LVDS = 4,
136 INTEL_OUTPUT_TVOUT = 5,
137 INTEL_OUTPUT_HDMI = 6,
138 INTEL_OUTPUT_DISPLAYPORT = 7,
139 INTEL_OUTPUT_EDP = 8,
140 INTEL_OUTPUT_DSI = 9,
141 INTEL_OUTPUT_UNKNOWN = 10,
142 INTEL_OUTPUT_DP_MST = 11,
143};
79e53945
JB
144
145#define INTEL_DVO_CHIP_NONE 0
146#define INTEL_DVO_CHIP_LVDS 1
147#define INTEL_DVO_CHIP_TMDS 2
148#define INTEL_DVO_CHIP_TVOUT 4
149
dfba2e2d
SK
150#define INTEL_DSI_VIDEO_MODE 0
151#define INTEL_DSI_COMMAND_MODE 1
72ffa333 152
79e53945
JB
153struct intel_framebuffer {
154 struct drm_framebuffer base;
05394f39 155 struct drm_i915_gem_object *obj;
2d7a215f 156 struct intel_rotation_info rot_info;
79e53945
JB
157};
158
37811fcc
CW
159struct intel_fbdev {
160 struct drm_fb_helper helper;
8bcd4553 161 struct intel_framebuffer *fb;
d978ef14 162 int preferred_bpp;
37811fcc 163};
79e53945 164
21d40d37 165struct intel_encoder {
4ef69c7a 166 struct drm_encoder base;
9a935856 167
6847d71b 168 enum intel_output_type type;
bc079e8b 169 unsigned int cloneable;
21d40d37 170 void (*hot_plug)(struct intel_encoder *);
7ae89233 171 bool (*compute_config)(struct intel_encoder *,
5cec258b 172 struct intel_crtc_state *);
dafd226c 173 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 174 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 175 void (*enable)(struct intel_encoder *);
6cc5f341 176 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 177 void (*disable)(struct intel_encoder *);
bf49ec8c 178 void (*post_disable)(struct intel_encoder *);
d6db995f 179 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
180 /* Read out the current hw state of this connector, returning true if
181 * the encoder is active. If the encoder is enabled it also set the pipe
182 * it is connected to in the pipe parameter. */
183 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 184 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 185 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
186 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
187 * be set correctly before calling this function. */
045ac3b5 188 void (*get_config)(struct intel_encoder *,
5cec258b 189 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
190 /*
191 * Called during system suspend after all pending requests for the
192 * encoder are flushed (for example for DP AUX transactions) and
193 * device interrupts are disabled.
194 */
195 void (*suspend)(struct intel_encoder *);
f8aed700 196 int crtc_mask;
1d843f9d 197 enum hpd_pin hpd_pin;
79e53945
JB
198};
199
1d508706 200struct intel_panel {
dd06f90e 201 struct drm_display_mode *fixed_mode;
ec9ed197 202 struct drm_display_mode *downclock_mode;
4d891523 203 int fitting_mode;
58c68779
JN
204
205 /* backlight */
206 struct {
c91c9f32 207 bool present;
58c68779 208 u32 level;
6dda730e 209 u32 min;
7bd688cd 210 u32 max;
58c68779 211 bool enabled;
636baebf
JN
212 bool combination_mode; /* gen 2/4 only */
213 bool active_low_pwm;
b029e66f
SK
214
215 /* PWM chip */
022e4e52
SK
216 bool util_pin_active_low; /* bxt+ */
217 u8 controller; /* bxt+ only */
b029e66f
SK
218 struct pwm_device *pwm;
219
58c68779 220 struct backlight_device *device;
ab656bb9 221
5507faeb
JN
222 /* Connector and platform specific backlight functions */
223 int (*setup)(struct intel_connector *connector, enum pipe pipe);
224 uint32_t (*get)(struct intel_connector *connector);
225 void (*set)(struct intel_connector *connector, uint32_t level);
226 void (*disable)(struct intel_connector *connector);
227 void (*enable)(struct intel_connector *connector);
228 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
229 uint32_t hz);
230 void (*power)(struct intel_connector *, bool enable);
231 } backlight;
1d508706
JN
232};
233
5daa55eb
ZW
234struct intel_connector {
235 struct drm_connector base;
9a935856
DV
236 /*
237 * The fixed encoder this connector is connected to.
238 */
df0e9248 239 struct intel_encoder *encoder;
9a935856 240
f0947c37
DV
241 /* Reads out the current hw, returning true if the connector is enabled
242 * and active (i.e. dpms ON state). */
243 bool (*get_hw_state)(struct intel_connector *);
1d508706 244
4932e2c3
ID
245 /*
246 * Removes all interfaces through which the connector is accessible
247 * - like sysfs, debugfs entries -, so that no new operations can be
248 * started on the connector. Also makes sure all currently pending
249 * operations finish before returing.
250 */
251 void (*unregister)(struct intel_connector *);
252
1d508706
JN
253 /* Panel info for eDP and LVDS */
254 struct intel_panel panel;
9cd300e0
JN
255
256 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
257 struct edid *edid;
beb60608 258 struct edid *detect_edid;
821450c6
EE
259
260 /* since POLL and HPD connectors may use the same HPD line keep the native
261 state of connector->polled in case hotplug storm detection changes it */
262 u8 polled;
0e32b39c
DA
263
264 void *port; /* store this opaque as its illegal to dereference it */
265
266 struct intel_dp *mst_port;
5daa55eb
ZW
267};
268
80ad9206
VS
269typedef struct dpll {
270 /* given values */
271 int n;
272 int m1, m2;
273 int p1, p2;
274 /* derived values */
275 int dot;
276 int vco;
277 int m;
278 int p;
279} intel_clock_t;
280
de419ab6
ML
281struct intel_atomic_state {
282 struct drm_atomic_state base;
283
27c329ed 284 unsigned int cdclk;
565602d7 285
1a617b77
ML
286 /*
287 * Calculated device cdclk, can be different from cdclk
288 * only when all crtc's are DPMS off.
289 */
290 unsigned int dev_cdclk;
291
565602d7
ML
292 bool dpll_set, modeset;
293
294 unsigned int active_crtcs;
295 unsigned int min_pixclk[I915_MAX_PIPES];
296
de419ab6 297 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 298 struct intel_wm_config wm_config;
ed4a6a7c
MR
299
300 /*
301 * Current watermarks can't be trusted during hardware readout, so
302 * don't bother calculating intermediate watermarks.
303 */
304 bool skip_intermediate_wm;
de419ab6
ML
305};
306
eeca778a 307struct intel_plane_state {
2b875c22 308 struct drm_plane_state base;
eeca778a
GP
309 struct drm_rect src;
310 struct drm_rect dst;
311 struct drm_rect clip;
eeca778a 312 bool visible;
32b7eeec 313
be41e336
CK
314 /*
315 * scaler_id
316 * = -1 : not using a scaler
317 * >= 0 : using a scalers
318 *
319 * plane requiring a scaler:
320 * - During check_plane, its bit is set in
321 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 322 * update_scaler_plane.
be41e336
CK
323 * - scaler_id indicates the scaler it got assigned.
324 *
325 * plane doesn't require a scaler:
326 * - this can happen when scaling is no more required or plane simply
327 * got disabled.
328 * - During check_plane, corresponding bit is reset in
329 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 330 * update_scaler_plane.
be41e336
CK
331 */
332 int scaler_id;
818ed961
ML
333
334 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
335
336 /* async flip related structures */
337 struct drm_i915_gem_request *wait_req;
eeca778a
GP
338};
339
5724dbd1 340struct intel_initial_plane_config {
2d14030b 341 struct intel_framebuffer *fb;
49af449b 342 unsigned int tiling;
46f297fb
JB
343 int size;
344 u32 base;
345};
346
be41e336
CK
347#define SKL_MIN_SRC_W 8
348#define SKL_MAX_SRC_W 4096
349#define SKL_MIN_SRC_H 8
6156a456 350#define SKL_MAX_SRC_H 4096
be41e336
CK
351#define SKL_MIN_DST_W 8
352#define SKL_MAX_DST_W 4096
353#define SKL_MIN_DST_H 8
6156a456 354#define SKL_MAX_DST_H 4096
be41e336
CK
355
356struct intel_scaler {
be41e336
CK
357 int in_use;
358 uint32_t mode;
359};
360
361struct intel_crtc_scaler_state {
362#define SKL_NUM_SCALERS 2
363 struct intel_scaler scalers[SKL_NUM_SCALERS];
364
365 /*
366 * scaler_users: keeps track of users requesting scalers on this crtc.
367 *
368 * If a bit is set, a user is using a scaler.
369 * Here user can be a plane or crtc as defined below:
370 * bits 0-30 - plane (bit position is index from drm_plane_index)
371 * bit 31 - crtc
372 *
373 * Instead of creating a new index to cover planes and crtc, using
374 * existing drm_plane_index for planes which is well less than 31
375 * planes and bit 31 for crtc. This should be fine to cover all
376 * our platforms.
377 *
378 * intel_atomic_setup_scalers will setup available scalers to users
379 * requesting scalers. It will gracefully fail if request exceeds
380 * avilability.
381 */
382#define SKL_CRTC_INDEX 31
383 unsigned scaler_users;
384
385 /* scaler used by crtc for panel fitting purpose */
386 int scaler_id;
387};
388
1ed51de9
DV
389/* drm_mode->private_flags */
390#define I915_MODE_FLAG_INHERITED 1
391
4e0963c7
MR
392struct intel_pipe_wm {
393 struct intel_wm_level wm[5];
71f0a626 394 struct intel_wm_level raw_wm[5];
4e0963c7
MR
395 uint32_t linetime;
396 bool fbc_wm_enabled;
397 bool pipe_enabled;
398 bool sprites_enabled;
399 bool sprites_scaled;
400};
401
402struct skl_pipe_wm {
403 struct skl_wm_level wm[8];
404 struct skl_wm_level trans_wm;
405 uint32_t linetime;
406};
407
5cec258b 408struct intel_crtc_state {
2d112de7
ACO
409 struct drm_crtc_state base;
410
bb760063
DV
411 /**
412 * quirks - bitfield with hw state readout quirks
413 *
414 * For various reasons the hw state readout code might not be able to
415 * completely faithfully read out the current state. These cases are
416 * tracked with quirk flags so that fastboot and state checker can act
417 * accordingly.
418 */
9953599b 419#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
420 unsigned long quirks;
421
cd202f69 422 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
423 bool update_pipe; /* can a fast modeset be performed? */
424 bool disable_cxsr;
caed361d 425 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 426 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 427
37327abd
VS
428 /* Pipe source size (ie. panel fitter input size)
429 * All planes will be positioned inside this space,
430 * and get clipped at the edges. */
431 int pipe_src_w, pipe_src_h;
432
5bfe2ac0
DV
433 /* Whether to set up the PCH/FDI. Note that we never allow sharing
434 * between pch encoders and cpu encoders. */
435 bool has_pch_encoder;
50f3b016 436
e43823ec
JB
437 /* Are we sending infoframes on the attached port */
438 bool has_infoframe;
439
3b117c8f 440 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
441 * pipe on Haswell and later (where we have a special eDP transcoder)
442 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
443 enum transcoder cpu_transcoder;
444
50f3b016
DV
445 /*
446 * Use reduced/limited/broadcast rbg range, compressing from the full
447 * range fed into the crtcs.
448 */
449 bool limited_color_range;
450
03afc4a2
DV
451 /* DP has a bunch of special case unfortunately, so mark the pipe
452 * accordingly. */
453 bool has_dp_encoder;
d8b32247 454
a65347ba
JN
455 /* DSI has special cases */
456 bool has_dsi_encoder;
457
6897b4b5
DV
458 /* Whether we should send NULL infoframes. Required for audio. */
459 bool has_hdmi_sink;
460
9ed109a7
DV
461 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
462 * has_dp_encoder is set. */
463 bool has_audio;
464
d8b32247
DV
465 /*
466 * Enable dithering, used when the selected pipe bpp doesn't match the
467 * plane bpp.
468 */
965e0c48 469 bool dither;
f47709a9
DV
470
471 /* Controls for the clock computation, to override various stages. */
472 bool clock_set;
473
09ede541
DV
474 /* SDVO TV has a bunch of special case. To make multifunction encoders
475 * work correctly, we need to track this at runtime.*/
476 bool sdvo_tv_clock;
477
e29c22c0
DV
478 /*
479 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
480 * required. This is set in the 2nd loop of calling encoder's
481 * ->compute_config if the first pick doesn't work out.
482 */
483 bool bw_constrained;
484
f47709a9
DV
485 /* Settings for the intel dpll used on pretty much everything but
486 * haswell. */
80ad9206 487 struct dpll dpll;
f47709a9 488
8106ddbd
ACO
489 /* Selected dpll when shared or NULL. */
490 struct intel_shared_dpll *shared_dpll;
a43f6e0f 491
96b7dfb7
S
492 /*
493 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
494 * - enum skl_dpll on SKL
495 */
de7cfc63
DV
496 uint32_t ddi_pll_sel;
497
66e985c0
DV
498 /* Actual register state of the dpll, for shared dpll cross-checking. */
499 struct intel_dpll_hw_state dpll_hw_state;
500
47eacbab
VS
501 /* DSI PLL registers */
502 struct {
503 u32 ctrl, div;
504 } dsi_pll;
505
965e0c48 506 int pipe_bpp;
6cf86a5e 507 struct intel_link_m_n dp_m_n;
ff9a6750 508
439d7ac0
PB
509 /* m2_n2 for eDP downclock */
510 struct intel_link_m_n dp_m2_n2;
f769cd24 511 bool has_drrs;
439d7ac0 512
ff9a6750
DV
513 /*
514 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
515 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
516 * already multiplied by pixel_multiplier.
df92b1e6 517 */
ff9a6750
DV
518 int port_clock;
519
6cc5f341
DV
520 /* Used by SDVO (and if we ever fix it, HDMI). */
521 unsigned pixel_multiplier;
2dd24552 522
90a6b7b0
VS
523 uint8_t lane_count;
524
2dd24552 525 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
526 struct {
527 u32 control;
528 u32 pgm_ratios;
68fc8742 529 u32 lvds_border_bits;
b074cec8
JB
530 } gmch_pfit;
531
532 /* Panel fitter placement and size for Ironlake+ */
533 struct {
534 u32 pos;
535 u32 size;
fd4daa9c 536 bool enabled;
fabf6e51 537 bool force_thru;
b074cec8 538 } pch_pfit;
33d29b14 539
ca3a0ff8 540 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 541 int fdi_lanes;
ca3a0ff8 542 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
543
544 bool ips_enabled;
cf532bb2 545
f51be2e0
PZ
546 bool enable_fbc;
547
cf532bb2 548 bool double_wide;
0e32b39c
DA
549
550 bool dp_encoder_is_mst;
551 int pbn;
be41e336
CK
552
553 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
554
555 /* w/a for waiting 2 vblanks during crtc enable */
556 enum pipe hsw_workaround_pipe;
d21fbe87
MR
557
558 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
559 bool disable_lp_wm;
4e0963c7
MR
560
561 struct {
562 /*
ed4a6a7c
MR
563 * Optimal watermarks, programmed post-vblank when this state
564 * is committed.
4e0963c7
MR
565 */
566 union {
567 struct intel_pipe_wm ilk;
568 struct skl_pipe_wm skl;
569 } optimal;
ed4a6a7c
MR
570
571 /*
572 * Intermediate watermarks; these can be programmed immediately
573 * since they satisfy both the current configuration we're
574 * switching away from and the new configuration we're switching
575 * to.
576 */
577 struct intel_pipe_wm intermediate;
578
579 /*
580 * Platforms with two-step watermark programming will need to
581 * update watermark programming post-vblank to switch from the
582 * safe intermediate watermarks to the optimal final
583 * watermarks.
584 */
585 bool need_postvbl_update;
4e0963c7 586 } wm;
05dc698c
LL
587
588 /* Gamma mode programmed on the pipe */
589 uint32_t gamma_mode;
b8cecdf5
DV
590};
591
262cd2e1
VS
592struct vlv_wm_state {
593 struct vlv_pipe_wm wm[3];
594 struct vlv_sr_wm sr[3];
595 uint8_t num_active_planes;
596 uint8_t num_levels;
597 uint8_t level;
598 bool cxsr;
599};
600
84c33a64 601struct intel_mmio_flip {
9362c7c5 602 struct work_struct work;
bcafc4e3 603 struct drm_i915_private *i915;
eed29a5b 604 struct drm_i915_gem_request *req;
b2cfe0ab 605 struct intel_crtc *crtc;
86efe24a 606 unsigned int rotation;
84c33a64
SG
607};
608
79e53945
JB
609struct intel_crtc {
610 struct drm_crtc base;
80824003
JB
611 enum pipe pipe;
612 enum plane plane;
79e53945 613 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
614 /*
615 * Whether the crtc and the connected output pipeline is active. Implies
616 * that crtc->enabled is set, i.e. the current mode configuration has
617 * some outputs connected to this crtc.
08a48469
DV
618 */
619 bool active;
6efdf354 620 unsigned long enabled_power_domains;
652c393a 621 bool lowfreq_avail;
02e792fb 622 struct intel_overlay *overlay;
6b95a207 623 struct intel_unpin_work *unpin_work;
cda4b7d3 624
b4a98e57
CW
625 atomic_t unpin_work_count;
626
e506a0c6
DV
627 /* Display surface base address adjustement for pageflips. Note that on
628 * gen4+ this only adjusts up to a tile, offsets within a tile are
629 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 630 u32 dspaddr_offset;
2db3366b
PZ
631 int adjusted_x;
632 int adjusted_y;
e506a0c6 633
cda4b7d3 634 uint32_t cursor_addr;
4b0e333e 635 uint32_t cursor_cntl;
dc41c154 636 uint32_t cursor_size;
4b0e333e 637 uint32_t cursor_base;
4b645f14 638
6e3c9717 639 struct intel_crtc_state *config;
b8cecdf5 640
10d83730
VS
641 /* reset counter value when the last flip was submitted */
642 unsigned int reset_counter;
8664281b
PZ
643
644 /* Access to these should be protected by dev_priv->irq_lock. */
645 bool cpu_fifo_underrun_disabled;
646 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
647
648 /* per-pipe watermark state */
649 struct {
650 /* watermarks currently being used */
4e0963c7
MR
651 union {
652 struct intel_pipe_wm ilk;
653 struct skl_pipe_wm skl;
654 } active;
ed4a6a7c 655
852eb00d
VS
656 /* allow CxSR on this pipe */
657 bool cxsr_allowed;
0b2ae6d7 658 } wm;
8d7849db 659
80715b2f 660 int scanline_offset;
32b7eeec 661
eb120ef6
JB
662 struct {
663 unsigned start_vbl_count;
664 ktime_t start_vbl_time;
665 int min_vbl, max_vbl;
666 int scanline_start;
667 } debug;
85a62bf9 668
be41e336
CK
669 /* scalers available on this crtc */
670 int num_scalers;
262cd2e1
VS
671
672 struct vlv_wm_state wm_state;
79e53945
JB
673};
674
c35426d2
VS
675struct intel_plane_wm_parameters {
676 uint32_t horiz_pixels;
ed57cb8a 677 uint32_t vert_pixels;
2cd601c6
CK
678 /*
679 * For packed pixel formats:
680 * bytes_per_pixel - holds bytes per pixel
681 * For planar pixel formats:
682 * bytes_per_pixel - holds bytes per pixel for uv-plane
683 * y_bytes_per_pixel - holds bytes per pixel for y-plane
684 */
c35426d2 685 uint8_t bytes_per_pixel;
2cd601c6 686 uint8_t y_bytes_per_pixel;
c35426d2
VS
687 bool enabled;
688 bool scaled;
0fda6568 689 u64 tiling;
1fc0a8f7 690 unsigned int rotation;
6eb1a681 691 uint16_t fifo_size;
c35426d2
VS
692};
693
b840d907
JB
694struct intel_plane {
695 struct drm_plane base;
7f1f3851 696 int plane;
b840d907 697 enum pipe pipe;
2d354c34 698 bool can_scale;
b840d907 699 int max_downscale;
a9ff8714 700 uint32_t frontbuffer_bit;
526682e9
PZ
701
702 /* Since we need to change the watermarks before/after
703 * enabling/disabling the planes, we need to store the parameters here
704 * as the other pieces of the struct may not reflect the values we want
705 * for the watermark calculations. Currently only Haswell uses this.
706 */
c35426d2 707 struct intel_plane_wm_parameters wm;
526682e9 708
8e7d688b
MR
709 /*
710 * NOTE: Do not place new plane state fields here (e.g., when adding
711 * new plane properties). New runtime state should now be placed in
2fde1391 712 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
713 */
714
b840d907 715 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
716 const struct intel_crtc_state *crtc_state,
717 const struct intel_plane_state *plane_state);
b39d53f6 718 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 719 struct drm_crtc *crtc);
c59cb179 720 int (*check_plane)(struct drm_plane *plane,
061e4b8d 721 struct intel_crtc_state *crtc_state,
c59cb179 722 struct intel_plane_state *state);
b840d907
JB
723};
724
b445e3b0
ED
725struct intel_watermark_params {
726 unsigned long fifo_size;
727 unsigned long max_wm;
728 unsigned long default_wm;
729 unsigned long guard_size;
730 unsigned long cacheline_size;
731};
732
733struct cxsr_latency {
734 int is_desktop;
735 int is_ddr3;
736 unsigned long fsb_freq;
737 unsigned long mem_freq;
738 unsigned long display_sr;
739 unsigned long display_hpll_disable;
740 unsigned long cursor_sr;
741 unsigned long cursor_hpll_disable;
742};
743
de419ab6 744#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 745#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 746#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 747#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 748#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 749#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 750#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 751#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 752#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 753
f5bbfca3 754struct intel_hdmi {
f0f59a00 755 i915_reg_t hdmi_reg;
f5bbfca3 756 int ddc_bus;
c578d152
VS
757 struct {
758 enum drm_dp_dual_mode_type type;
759 int max_tmds_clock;
760 } dp_dual_mode;
0f2a2a75 761 bool limited_color_range;
55bc60db 762 bool color_range_auto;
f5bbfca3
ED
763 bool has_hdmi_sink;
764 bool has_audio;
765 enum hdmi_force_audio force_audio;
abedc077 766 bool rgb_quant_range_selectable;
94a11ddc 767 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 768 struct intel_connector *attached_connector;
f5bbfca3 769 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 770 enum hdmi_infoframe_type type,
fff63867 771 const void *frame, ssize_t len);
687f4d06 772 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 773 bool enable,
7c5f93b0 774 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
775 bool (*infoframe_enabled)(struct drm_encoder *encoder,
776 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
777};
778
0e32b39c 779struct intel_dp_mst_encoder;
b091cd92 780#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 781
fe3cd48d
R
782/*
783 * enum link_m_n_set:
784 * When platform provides two set of M_N registers for dp, we can
785 * program them and switch between them incase of DRRS.
786 * But When only one such register is provided, we have to program the
787 * required divider value on that registers itself based on the DRRS state.
788 *
789 * M1_N1 : Program dp_m_n on M1_N1 registers
790 * dp_m2_n2 on M2_N2 registers (If supported)
791 *
792 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
793 * M2_N2 registers are not supported
794 */
795
796enum link_m_n_set {
797 /* Sets the m1_n1 and m2_n2 */
798 M1_N1 = 0,
799 M2_N2
800};
801
54d63ca6 802struct intel_dp {
f0f59a00
VS
803 i915_reg_t output_reg;
804 i915_reg_t aux_ch_ctl_reg;
805 i915_reg_t aux_ch_data_reg[5];
54d63ca6 806 uint32_t DP;
901c2daf
VS
807 int link_rate;
808 uint8_t lane_count;
30d9aa42 809 uint8_t sink_count;
54d63ca6 810 bool has_audio;
7d23e3c3 811 bool detect_done;
54d63ca6 812 enum hdmi_force_audio force_audio;
0f2a2a75 813 bool limited_color_range;
55bc60db 814 bool color_range_auto;
54d63ca6 815 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 816 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 817 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
818 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
819 uint8_t num_sink_rates;
820 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 821 struct drm_dp_aux aux;
54d63ca6
SK
822 uint8_t train_set[4];
823 int panel_power_up_delay;
824 int panel_power_down_delay;
825 int panel_power_cycle_delay;
826 int backlight_on_delay;
827 int backlight_off_delay;
54d63ca6
SK
828 struct delayed_work panel_vdd_work;
829 bool want_panel_vdd;
dce56b3c
PZ
830 unsigned long last_power_on;
831 unsigned long last_backlight_off;
d28d4731 832 ktime_t panel_power_off_time;
5d42f82a 833
01527b31
CT
834 struct notifier_block edp_notifier;
835
a4a5d2f8
VS
836 /*
837 * Pipe whose power sequencer is currently locked into
838 * this port. Only relevant on VLV/CHV.
839 */
840 enum pipe pps_pipe;
36b5f425 841 struct edp_power_seq pps_delays;
a4a5d2f8 842
0e32b39c
DA
843 bool can_mst; /* this port supports mst */
844 bool is_mst;
845 int active_mst_links;
846 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 847 struct intel_connector *attached_connector;
ec5b01dd 848
0e32b39c
DA
849 /* mst connector list */
850 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
851 struct drm_dp_mst_topology_mgr mst_mgr;
852
ec5b01dd 853 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
854 /*
855 * This function returns the value we have to program the AUX_CTL
856 * register with to kick off an AUX transaction.
857 */
858 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
859 bool has_aux_irq,
860 int send_bytes,
861 uint32_t aux_clock_divider);
ad64217b
ACO
862
863 /* This is called before a link training is starterd */
864 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
865
c5d5ab7a
TP
866 /* Displayport compliance testing */
867 unsigned long compliance_test_type;
559be30c
TP
868 unsigned long compliance_test_data;
869 bool compliance_test_active;
54d63ca6
SK
870};
871
da63a9f2
PZ
872struct intel_digital_port {
873 struct intel_encoder base;
174edf1f 874 enum port port;
bcf53de4 875 u32 saved_port_bits;
da63a9f2
PZ
876 struct intel_dp dp;
877 struct intel_hdmi hdmi;
b2c5c181 878 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 879 bool release_cl2_override;
ccb1a831 880 uint8_t max_lanes;
cae666ce
TI
881 /* for communication with audio component; protected by av_mutex */
882 const struct drm_connector *audio_connector;
da63a9f2
PZ
883};
884
0e32b39c
DA
885struct intel_dp_mst_encoder {
886 struct intel_encoder base;
887 enum pipe pipe;
888 struct intel_digital_port *primary;
0552f765 889 struct intel_connector *connector;
0e32b39c
DA
890};
891
65d64cc5 892static inline enum dpio_channel
89b667f8
JB
893vlv_dport_to_channel(struct intel_digital_port *dport)
894{
895 switch (dport->port) {
896 case PORT_B:
00fc31b7 897 case PORT_D:
e4607fcf 898 return DPIO_CH0;
89b667f8 899 case PORT_C:
e4607fcf 900 return DPIO_CH1;
89b667f8
JB
901 default:
902 BUG();
903 }
904}
905
65d64cc5
VS
906static inline enum dpio_phy
907vlv_dport_to_phy(struct intel_digital_port *dport)
908{
909 switch (dport->port) {
910 case PORT_B:
911 case PORT_C:
912 return DPIO_PHY0;
913 case PORT_D:
914 return DPIO_PHY1;
915 default:
916 BUG();
917 }
918}
919
920static inline enum dpio_channel
eb69b0e5
CML
921vlv_pipe_to_channel(enum pipe pipe)
922{
923 switch (pipe) {
924 case PIPE_A:
925 case PIPE_C:
926 return DPIO_CH0;
927 case PIPE_B:
928 return DPIO_CH1;
929 default:
930 BUG();
931 }
932}
933
f875c15a
CW
934static inline struct drm_crtc *
935intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
936{
937 struct drm_i915_private *dev_priv = dev->dev_private;
938 return dev_priv->pipe_to_crtc_mapping[pipe];
939}
940
417ae147
CW
941static inline struct drm_crtc *
942intel_get_crtc_for_plane(struct drm_device *dev, int plane)
943{
944 struct drm_i915_private *dev_priv = dev->dev_private;
945 return dev_priv->plane_to_crtc_mapping[plane];
946}
947
4e5359cd
SF
948struct intel_unpin_work {
949 struct work_struct work;
b4a98e57 950 struct drm_crtc *crtc;
ab8d6675 951 struct drm_framebuffer *old_fb;
05394f39 952 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 953 struct drm_pending_vblank_event *event;
e7d841ca
CW
954 atomic_t pending;
955#define INTEL_FLIP_INACTIVE 0
956#define INTEL_FLIP_PENDING 1
957#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
958 u32 flip_count;
959 u32 gtt_offset;
f06cc1b9 960 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
961 u32 flip_queued_vblank;
962 u32 flip_ready_vblank;
4e5359cd
SF
963 bool enable_stall_check;
964};
965
5f1aae65 966struct intel_load_detect_pipe {
edde3617 967 struct drm_atomic_state *restore_state;
5f1aae65 968};
79e53945 969
5f1aae65
PZ
970static inline struct intel_encoder *
971intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
972{
973 return to_intel_connector(connector)->encoder;
974}
975
da63a9f2
PZ
976static inline struct intel_digital_port *
977enc_to_dig_port(struct drm_encoder *encoder)
978{
979 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
980}
981
0e32b39c
DA
982static inline struct intel_dp_mst_encoder *
983enc_to_mst(struct drm_encoder *encoder)
984{
985 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
986}
987
9ff8c9ba
ID
988static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
989{
990 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
991}
992
993static inline struct intel_digital_port *
994dp_to_dig_port(struct intel_dp *intel_dp)
995{
996 return container_of(intel_dp, struct intel_digital_port, dp);
997}
998
999static inline struct intel_digital_port *
1000hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1001{
1002 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1003}
1004
6af31a65
DL
1005/*
1006 * Returns the number of planes for this pipe, ie the number of sprites + 1
1007 * (primary plane). This doesn't count the cursor plane then.
1008 */
1009static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1010{
1011 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1012}
5f1aae65 1013
47339cd9 1014/* intel_fifo_underrun.c */
a72e4c9f 1015bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1016 enum pipe pipe, bool enable);
a72e4c9f 1017bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1018 enum transcoder pch_transcoder,
1019 bool enable);
1f7247c0
DV
1020void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1021 enum pipe pipe);
1022void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1023 enum transcoder pch_transcoder);
aca7b684
VS
1024void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1025void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1026
1027/* i915_irq.c */
480c8033
DV
1028void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1029void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1030void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1031void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 1032void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
1033void gen6_enable_rps_interrupts(struct drm_device *dev);
1034void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 1035u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1036void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1037void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1038static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1039{
1040 /*
1041 * We only use drm_irq_uninstall() at unload and VT switch, so
1042 * this is the only thing we need to check.
1043 */
2aeb7d3a 1044 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1045}
1046
a225f079 1047int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1048void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1049 unsigned int pipe_mask);
aae8ba84
VS
1050void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1051 unsigned int pipe_mask);
5f1aae65 1052
5f1aae65 1053/* intel_crt.c */
87440425 1054void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1055
1056
1057/* intel_ddi.c */
e404ba8d
VS
1058void intel_ddi_clk_select(struct intel_encoder *encoder,
1059 const struct intel_crtc_state *pipe_config);
6a7e4f99 1060void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1061void hsw_fdi_link_train(struct drm_crtc *crtc);
1062void intel_ddi_init(struct drm_device *dev, enum port port);
1063enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1064bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1065void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1066void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1067 enum transcoder cpu_transcoder);
1068void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1069void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1070bool intel_ddi_pll_select(struct intel_crtc *crtc,
1071 struct intel_crtc_state *crtc_state);
87440425 1072void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1073void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1074bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1075void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1076void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1077 struct intel_crtc_state *pipe_config);
bcddf610
S
1078struct intel_encoder *
1079intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1080
44905a27 1081void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1082void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1083 struct intel_crtc_state *pipe_config);
0e32b39c 1084void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1085uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1086
b680c37a 1087/* intel_frontbuffer.c */
f99d7069 1088void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1089 enum fb_op_origin origin);
f99d7069
DV
1090void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1091 unsigned frontbuffer_bits);
1092void intel_frontbuffer_flip_complete(struct drm_device *dev,
1093 unsigned frontbuffer_bits);
f99d7069 1094void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1095 unsigned frontbuffer_bits);
6761dd31
TU
1096unsigned int intel_fb_align_height(struct drm_device *dev,
1097 unsigned int height,
1098 uint32_t pixel_format,
1099 uint64_t fb_format_modifier);
de152b62
RV
1100void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1101 enum fb_op_origin origin);
7b49f948
VS
1102u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1103 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1104
7c10a2b5 1105/* intel_audio.c */
88212941 1106void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1107void intel_audio_codec_enable(struct intel_encoder *encoder);
1108void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1109void i915_audio_component_init(struct drm_i915_private *dev_priv);
1110void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1111
b680c37a 1112/* intel_display.c */
c30fec65
VS
1113int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1114 const char *name, u32 reg, int ref_freq);
65a3fea0 1115extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1116void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1663b9d6 1117unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1118bool intel_has_pending_fb_unpin(struct drm_device *dev);
b680c37a 1119void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1120void intel_mark_idle(struct drm_device *dev);
1121void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1122int intel_display_suspend(struct drm_device *dev);
87440425 1123void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1124int intel_connector_init(struct intel_connector *);
1125struct intel_connector *intel_connector_alloc(void);
87440425 1126bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1127void intel_connector_attach_encoder(struct intel_connector *connector,
1128 struct intel_encoder *encoder);
1129struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1130struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1131 struct drm_crtc *crtc);
752aa88a 1132enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1133int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1134 struct drm_file *file_priv);
87440425
PZ
1135enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1136 enum pipe pipe);
4093561b 1137bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1138static inline void
1139intel_wait_for_vblank(struct drm_device *dev, int pipe)
1140{
1141 drm_wait_one_vblank(dev, pipe);
1142}
0c241d5b
VS
1143static inline void
1144intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1145{
1146 const struct intel_crtc *crtc =
1147 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1148
1149 if (crtc->active)
1150 intel_wait_for_vblank(dev, pipe);
1151}
87440425 1152int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1153void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1154 struct intel_digital_port *dport,
1155 unsigned int expected_mask);
87440425
PZ
1156bool intel_get_load_detect_pipe(struct drm_connector *connector,
1157 struct drm_display_mode *mode,
51fd371b
RC
1158 struct intel_load_detect_pipe *old,
1159 struct drm_modeset_acquire_ctx *ctx);
87440425 1160void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1161 struct intel_load_detect_pipe *old,
1162 struct drm_modeset_acquire_ctx *ctx);
3465c580
VS
1163int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1164 unsigned int rotation);
a8bb6818
DV
1165struct drm_framebuffer *
1166__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1167 struct drm_mode_fb_cmd2 *mode_cmd,
1168 struct drm_i915_gem_object *obj);
87440425
PZ
1169void intel_prepare_page_flip(struct drm_device *dev, int plane);
1170void intel_finish_page_flip(struct drm_device *dev, int pipe);
1171void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1172void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1173int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1174 const struct drm_plane_state *new_state);
38f3ce3a 1175void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1176 const struct drm_plane_state *old_state);
a98b3431
MR
1177int intel_plane_atomic_get_property(struct drm_plane *plane,
1178 const struct drm_plane_state *state,
1179 struct drm_property *property,
1180 uint64_t *val);
1181int intel_plane_atomic_set_property(struct drm_plane *plane,
1182 struct drm_plane_state *state,
1183 struct drm_property *property,
1184 uint64_t val);
da20eabd
ML
1185int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1186 struct drm_plane_state *plane_state);
716c2e55 1187
832be82f
VS
1188unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1189 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1190
121920fa
TU
1191static inline bool
1192intel_rotation_90_or_270(unsigned int rotation)
1193{
1194 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1195}
1196
3b7a5119
SJ
1197void intel_create_rotation_property(struct drm_device *dev,
1198 struct intel_plane *plane);
1199
7abd4b35
ACO
1200void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1201 enum pipe pipe);
716c2e55 1202
3f36b937
TU
1203int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1204 const struct dpll *dpll);
d288f65f 1205void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1206int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1207
716c2e55 1208/* modesetting asserts */
b680c37a
DV
1209void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1210 enum pipe pipe);
55607e8a
DV
1211void assert_pll(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state);
1213#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1214#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1215void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1216#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1217#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1218void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state);
1220#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1221#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1222void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1223#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1224#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934
VS
1225u32 intel_compute_tile_offset(int *x, int *y,
1226 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
1227 unsigned int pitch,
1228 unsigned int rotation);
7514747d
VS
1229void intel_prepare_reset(struct drm_device *dev);
1230void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1231void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1232void hsw_disable_pc8(struct drm_i915_private *dev_priv);
c6c4696f
ID
1233void broxton_init_cdclk(struct drm_i915_private *dev_priv);
1234void broxton_uninit_cdclk(struct drm_i915_private *dev_priv);
adc7f04b 1235bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv);
c6c4696f
ID
1236void broxton_ddi_phy_init(struct drm_i915_private *dev_priv);
1237void broxton_ddi_phy_uninit(struct drm_i915_private *dev_priv);
adc7f04b 1238void broxton_ddi_phy_verify_state(struct drm_i915_private *dev_priv);
da2f41d1 1239void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1240void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1241void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1242void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af 1243void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1244int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1245void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1246void skl_enable_dc6(struct drm_i915_private *dev_priv);
1247void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1248void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1249 struct intel_crtc_state *pipe_config);
fe3cd48d 1250void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1251int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7
ID
1252bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1253 intel_clock_t *best_clock);
dccbea3b
ID
1254int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1255
87440425 1256bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1257void hsw_enable_ips(struct intel_crtc *crtc);
1258void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1259enum intel_display_power_domain
1260intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1261enum intel_display_power_domain
1262intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1263void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1264 struct intel_crtc_state *pipe_config);
86adf9d7 1265
e435d6e5 1266int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1267int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1268
44eb0cb9
MK
1269u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1270 struct drm_i915_gem_object *obj,
1271 unsigned int plane);
dedf278c 1272
6156a456
CK
1273u32 skl_plane_ctl_format(uint32_t pixel_format);
1274u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1275u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1276
eb805623 1277/* intel_csr.c */
f4448375 1278void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1279void intel_csr_load_program(struct drm_i915_private *);
f4448375 1280void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1281void intel_csr_ucode_suspend(struct drm_i915_private *);
1282void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1283
5f1aae65 1284/* intel_dp.c */
fff7660d 1285bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1286bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1287 struct intel_connector *intel_connector);
901c2daf
VS
1288void intel_dp_set_link_params(struct intel_dp *intel_dp,
1289 const struct intel_crtc_state *pipe_config);
87440425 1290void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1291void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1292void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
5eaa60c7
ID
1293void intel_dp_encoder_reset(struct drm_encoder *encoder);
1294void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1295void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1296int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1297bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1298 struct intel_crtc_state *pipe_config);
5d8a7752 1299bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1300enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1301 bool long_hpd);
4be73780
DV
1302void intel_edp_backlight_on(struct intel_dp *intel_dp);
1303void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1304void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1305void intel_edp_panel_on(struct intel_dp *intel_dp);
1306void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1307void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1308void intel_dp_mst_suspend(struct drm_device *dev);
1309void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1310int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1311int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1312void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1313void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1314uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1315void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1316void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1317void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1318void intel_edp_drrs_invalidate(struct drm_device *dev,
1319 unsigned frontbuffer_bits);
1320void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1321bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1322 struct intel_digital_port *port);
0bc12bcb 1323
94223d04
ACO
1324void
1325intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1326 uint8_t dp_train_pat);
1327void
1328intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1329void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1330uint8_t
1331intel_dp_voltage_max(struct intel_dp *intel_dp);
1332uint8_t
1333intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1334void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1335 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1336bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1337bool
1338intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1339
0e32b39c
DA
1340/* intel_dp_mst.c */
1341int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1342void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1343/* intel_dsi.c */
4328633d 1344void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1345
1346
1347/* intel_dvo.c */
87440425 1348void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1349
1350
0632fef6 1351/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1352#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1353extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1354extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1355extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1356extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1357extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1358extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1359#else
1360static inline int intel_fbdev_init(struct drm_device *dev)
1361{
1362 return 0;
1363}
5f1aae65 1364
e00bf696 1365static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1366{
1367}
1368
1369static inline void intel_fbdev_fini(struct drm_device *dev)
1370{
1371}
1372
82e3b8c1 1373static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1374{
1375}
1376
0632fef6 1377static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1378{
1379}
1380#endif
5f1aae65 1381
7ff0ebcc 1382/* intel_fbc.c */
f51be2e0
PZ
1383void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1384 struct drm_atomic_state *state);
0e631adc 1385bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1eb52238
PZ
1386void intel_fbc_pre_update(struct intel_crtc *crtc);
1387void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1388void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1389void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
d029bcad 1390void intel_fbc_enable(struct intel_crtc *crtc);
c937ab3e
PZ
1391void intel_fbc_disable(struct intel_crtc *crtc);
1392void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1393void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1394 unsigned int frontbuffer_bits,
1395 enum fb_op_origin origin);
1396void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1397 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1398void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1399
5f1aae65 1400/* intel_hdmi.c */
f0f59a00 1401void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1402void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1403 struct intel_connector *intel_connector);
1404struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1405bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1406 struct intel_crtc_state *pipe_config);
0c2fb7c6 1407void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1408
1409
1410/* intel_lvds.c */
87440425
PZ
1411void intel_lvds_init(struct drm_device *dev);
1412bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1413
1414
1415/* intel_modes.c */
1416int intel_connector_update_modes(struct drm_connector *connector,
87440425 1417 struct edid *edid);
5f1aae65 1418int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1419void intel_attach_force_audio_property(struct drm_connector *connector);
1420void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1421void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1422
1423
1424/* intel_overlay.c */
87440425
PZ
1425void intel_setup_overlay(struct drm_device *dev);
1426void intel_cleanup_overlay(struct drm_device *dev);
1427int intel_overlay_switch_off(struct intel_overlay *overlay);
1428int intel_overlay_put_image(struct drm_device *dev, void *data,
1429 struct drm_file *file_priv);
1430int intel_overlay_attrs(struct drm_device *dev, void *data,
1431 struct drm_file *file_priv);
1362b776 1432void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1433
1434
1435/* intel_panel.c */
87440425 1436int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1437 struct drm_display_mode *fixed_mode,
1438 struct drm_display_mode *downclock_mode);
87440425
PZ
1439void intel_panel_fini(struct intel_panel *panel);
1440void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1441 struct drm_display_mode *adjusted_mode);
1442void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1443 struct intel_crtc_state *pipe_config,
87440425
PZ
1444 int fitting_mode);
1445void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1446 struct intel_crtc_state *pipe_config,
87440425 1447 int fitting_mode);
6dda730e
JN
1448void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1449 u32 level, u32 max);
6517d273 1450int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1451void intel_panel_enable_backlight(struct intel_connector *connector);
1452void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1453void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1454enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1455extern struct drm_display_mode *intel_find_panel_downclock(
1456 struct drm_device *dev,
1457 struct drm_display_mode *fixed_mode,
1458 struct drm_connector *connector);
0962c3c9
VS
1459void intel_backlight_register(struct drm_device *dev);
1460void intel_backlight_unregister(struct drm_device *dev);
1461
5f1aae65 1462
0bc12bcb 1463/* intel_psr.c */
0bc12bcb
RV
1464void intel_psr_enable(struct intel_dp *intel_dp);
1465void intel_psr_disable(struct intel_dp *intel_dp);
1466void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1467 unsigned frontbuffer_bits);
0bc12bcb 1468void intel_psr_flush(struct drm_device *dev,
169de131
RV
1469 unsigned frontbuffer_bits,
1470 enum fb_op_origin origin);
0bc12bcb 1471void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1472void intel_psr_single_frame_update(struct drm_device *dev,
1473 unsigned frontbuffer_bits);
0bc12bcb 1474
9c065a7d
DV
1475/* intel_runtime_pm.c */
1476int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1477void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1478void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1479void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1480void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1481void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1482void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1483const char *
1484intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1485
f458ebbc
DV
1486bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1487 enum intel_display_power_domain domain);
1488bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1489 enum intel_display_power_domain domain);
9c065a7d
DV
1490void intel_display_power_get(struct drm_i915_private *dev_priv,
1491 enum intel_display_power_domain domain);
09731280
ID
1492bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1493 enum intel_display_power_domain domain);
9c065a7d
DV
1494void intel_display_power_put(struct drm_i915_private *dev_priv,
1495 enum intel_display_power_domain domain);
da5827c3
ID
1496
1497static inline void
1498assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1499{
1500 WARN_ONCE(dev_priv->pm.suspended,
1501 "Device suspended during HW access\n");
1502}
1503
1504static inline void
1505assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1506{
1507 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1508 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1509 * too much noise. */
1510 if (!atomic_read(&dev_priv->pm.wakeref_count))
1511 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1512}
1513
2b19efeb
ID
1514static inline int
1515assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1516{
1517 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1518
1519 assert_rpm_wakelock_held(dev_priv);
1520
1521 return seq;
1522}
1523
1524static inline void
1525assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1526{
1527 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1528 "HW access outside of RPM atomic section\n");
1529}
1530
1f814dac
ID
1531/**
1532 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1533 * @dev_priv: i915 device instance
1534 *
1535 * This function disable asserts that check if we hold an RPM wakelock
1536 * reference, while keeping the device-not-suspended checks still enabled.
1537 * It's meant to be used only in special circumstances where our rule about
1538 * the wakelock refcount wrt. the device power state doesn't hold. According
1539 * to this rule at any point where we access the HW or want to keep the HW in
1540 * an active state we must hold an RPM wakelock reference acquired via one of
1541 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1542 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1543 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1544 * users should avoid using this function.
1545 *
1546 * Any calls to this function must have a symmetric call to
1547 * enable_rpm_wakeref_asserts().
1548 */
1549static inline void
1550disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1551{
1552 atomic_inc(&dev_priv->pm.wakeref_count);
1553}
1554
1555/**
1556 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1557 * @dev_priv: i915 device instance
1558 *
1559 * This function re-enables the RPM assert checks after disabling them with
1560 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1561 * circumstances otherwise its use should be avoided.
1562 *
1563 * Any calls to this function must have a symmetric call to
1564 * disable_rpm_wakeref_asserts().
1565 */
1566static inline void
1567enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1568{
1569 atomic_dec(&dev_priv->pm.wakeref_count);
1570}
1571
1572/* TODO: convert users of these to rely instead on proper RPM refcounting */
1573#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1574 disable_rpm_wakeref_asserts(dev_priv)
1575
1576#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1577 enable_rpm_wakeref_asserts(dev_priv)
1578
9c065a7d 1579void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1580bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1581void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1582void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1583
d9bc89d9
DV
1584void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1585
e0fce78f
VS
1586void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1587 bool override, unsigned int mask);
b0b33846
VS
1588bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1589 enum dpio_channel ch, bool override);
e0fce78f
VS
1590
1591
5f1aae65 1592/* intel_pm.c */
87440425
PZ
1593void intel_init_clock_gating(struct drm_device *dev);
1594void intel_suspend_hw(struct drm_device *dev);
546c81fd 1595int ilk_wm_max_level(const struct drm_device *dev);
87440425 1596void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1597void intel_init_pm(struct drm_device *dev);
bb400da9 1598void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1599void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1600void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1601void intel_gpu_ips_teardown(void);
ae48434c
ID
1602void intel_init_gt_powersave(struct drm_device *dev);
1603void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1604void intel_enable_gt_powersave(struct drm_device *dev);
1605void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1606void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1607void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1608void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1609void gen6_rps_busy(struct drm_i915_private *dev_priv);
1610void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1611void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1612void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1613 struct intel_rps_client *rps,
1614 unsigned long submitted);
6ad790c0 1615void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1616 struct drm_i915_gem_request *req);
6eb1a681 1617void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1618void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1619void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1620void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1621 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1622uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1623bool ilk_disable_lp_wm(struct drm_device *dev);
274008e8 1624int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
72662e10 1625
5f1aae65 1626/* intel_sdvo.c */
f0f59a00
VS
1627bool intel_sdvo_init(struct drm_device *dev,
1628 i915_reg_t reg, enum port port);
96a02917 1629
2b28bb1b 1630
5f1aae65 1631/* intel_sprite.c */
87440425 1632int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1633int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1634 struct drm_file *file_priv);
34e0adbb
ML
1635void intel_pipe_update_start(struct intel_crtc *crtc);
1636void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1637
1638/* intel_tv.c */
87440425 1639void intel_tv_init(struct drm_device *dev);
20ddf665 1640
ea2c67bb 1641/* intel_atomic.c */
2545e4a6
MR
1642int intel_connector_atomic_get_property(struct drm_connector *connector,
1643 const struct drm_connector_state *state,
1644 struct drm_property *property,
1645 uint64_t *val);
1356837e
MR
1646struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1647void intel_crtc_destroy_state(struct drm_crtc *crtc,
1648 struct drm_crtc_state *state);
de419ab6
ML
1649struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1650void intel_atomic_state_clear(struct drm_atomic_state *);
1651struct intel_shared_dpll_config *
1652intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1653
10f81c19
ACO
1654static inline struct intel_crtc_state *
1655intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1656 struct intel_crtc *crtc)
1657{
1658 struct drm_crtc_state *crtc_state;
1659 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1660 if (IS_ERR(crtc_state))
0b6cc188 1661 return ERR_CAST(crtc_state);
10f81c19
ACO
1662
1663 return to_intel_crtc_state(crtc_state);
1664}
e3bddded
ML
1665
1666static inline struct intel_plane_state *
1667intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1668 struct intel_plane *plane)
1669{
1670 struct drm_plane_state *plane_state;
1671
1672 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1673
1674 return to_intel_plane_state(plane_state);
1675}
1676
d03c93d4
CK
1677int intel_atomic_setup_scalers(struct drm_device *dev,
1678 struct intel_crtc *intel_crtc,
1679 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1680
1681/* intel_atomic_plane.c */
8e7d688b 1682struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1683struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1684void intel_plane_destroy_state(struct drm_plane *plane,
1685 struct drm_plane_state *state);
1686extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1687
8563b1e8
LL
1688/* intel_color.c */
1689void intel_color_init(struct drm_crtc *crtc);
82cf435b 1690int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1691void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1692void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1693
79e53945 1694#endif /* __INTEL_DRV_H__ */