]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Add two-stage ILK-style watermark programming (v10)
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
d978ef14 126 int preferred_bpp;
37811fcc 127};
79e53945 128
21d40d37 129struct intel_encoder {
4ef69c7a 130 struct drm_encoder base;
9a935856 131
6847d71b 132 enum intel_output_type type;
bc079e8b 133 unsigned int cloneable;
21d40d37 134 void (*hot_plug)(struct intel_encoder *);
7ae89233 135 bool (*compute_config)(struct intel_encoder *,
5cec258b 136 struct intel_crtc_state *);
dafd226c 137 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 138 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 139 void (*enable)(struct intel_encoder *);
6cc5f341 140 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 141 void (*disable)(struct intel_encoder *);
bf49ec8c 142 void (*post_disable)(struct intel_encoder *);
d6db995f 143 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
144 /* Read out the current hw state of this connector, returning true if
145 * the encoder is active. If the encoder is enabled it also set the pipe
146 * it is connected to in the pipe parameter. */
147 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 148 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 149 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
150 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
151 * be set correctly before calling this function. */
045ac3b5 152 void (*get_config)(struct intel_encoder *,
5cec258b 153 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
154 /*
155 * Called during system suspend after all pending requests for the
156 * encoder are flushed (for example for DP AUX transactions) and
157 * device interrupts are disabled.
158 */
159 void (*suspend)(struct intel_encoder *);
f8aed700 160 int crtc_mask;
1d843f9d 161 enum hpd_pin hpd_pin;
79e53945
JB
162};
163
1d508706 164struct intel_panel {
dd06f90e 165 struct drm_display_mode *fixed_mode;
ec9ed197 166 struct drm_display_mode *downclock_mode;
4d891523 167 int fitting_mode;
58c68779
JN
168
169 /* backlight */
170 struct {
c91c9f32 171 bool present;
58c68779 172 u32 level;
6dda730e 173 u32 min;
7bd688cd 174 u32 max;
58c68779 175 bool enabled;
636baebf
JN
176 bool combination_mode; /* gen 2/4 only */
177 bool active_low_pwm;
b029e66f
SK
178
179 /* PWM chip */
022e4e52
SK
180 bool util_pin_active_low; /* bxt+ */
181 u8 controller; /* bxt+ only */
b029e66f
SK
182 struct pwm_device *pwm;
183
58c68779 184 struct backlight_device *device;
ab656bb9 185
5507faeb
JN
186 /* Connector and platform specific backlight functions */
187 int (*setup)(struct intel_connector *connector, enum pipe pipe);
188 uint32_t (*get)(struct intel_connector *connector);
189 void (*set)(struct intel_connector *connector, uint32_t level);
190 void (*disable)(struct intel_connector *connector);
191 void (*enable)(struct intel_connector *connector);
192 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
193 uint32_t hz);
194 void (*power)(struct intel_connector *, bool enable);
195 } backlight;
1d508706
JN
196};
197
5daa55eb
ZW
198struct intel_connector {
199 struct drm_connector base;
9a935856
DV
200 /*
201 * The fixed encoder this connector is connected to.
202 */
df0e9248 203 struct intel_encoder *encoder;
9a935856 204
f0947c37
DV
205 /* Reads out the current hw, returning true if the connector is enabled
206 * and active (i.e. dpms ON state). */
207 bool (*get_hw_state)(struct intel_connector *);
1d508706 208
4932e2c3
ID
209 /*
210 * Removes all interfaces through which the connector is accessible
211 * - like sysfs, debugfs entries -, so that no new operations can be
212 * started on the connector. Also makes sure all currently pending
213 * operations finish before returing.
214 */
215 void (*unregister)(struct intel_connector *);
216
1d508706
JN
217 /* Panel info for eDP and LVDS */
218 struct intel_panel panel;
9cd300e0
JN
219
220 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
221 struct edid *edid;
beb60608 222 struct edid *detect_edid;
821450c6
EE
223
224 /* since POLL and HPD connectors may use the same HPD line keep the native
225 state of connector->polled in case hotplug storm detection changes it */
226 u8 polled;
0e32b39c
DA
227
228 void *port; /* store this opaque as its illegal to dereference it */
229
230 struct intel_dp *mst_port;
5daa55eb
ZW
231};
232
80ad9206
VS
233typedef struct dpll {
234 /* given values */
235 int n;
236 int m1, m2;
237 int p1, p2;
238 /* derived values */
239 int dot;
240 int vco;
241 int m;
242 int p;
243} intel_clock_t;
244
de419ab6
ML
245struct intel_atomic_state {
246 struct drm_atomic_state base;
247
27c329ed 248 unsigned int cdclk;
565602d7 249
1a617b77
ML
250 /*
251 * Calculated device cdclk, can be different from cdclk
252 * only when all crtc's are DPMS off.
253 */
254 unsigned int dev_cdclk;
255
565602d7
ML
256 bool dpll_set, modeset;
257
258 unsigned int active_crtcs;
259 unsigned int min_pixclk[I915_MAX_PIPES];
260
de419ab6 261 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 262 struct intel_wm_config wm_config;
396e33ae
MR
263
264 /*
265 * Current watermarks can't be trusted during hardware readout, so
266 * don't bother calculating intermediate watermarks.
267 */
268 bool skip_intermediate_wm;
de419ab6
ML
269};
270
eeca778a 271struct intel_plane_state {
2b875c22 272 struct drm_plane_state base;
eeca778a
GP
273 struct drm_rect src;
274 struct drm_rect dst;
275 struct drm_rect clip;
eeca778a 276 bool visible;
32b7eeec 277
be41e336
CK
278 /*
279 * scaler_id
280 * = -1 : not using a scaler
281 * >= 0 : using a scalers
282 *
283 * plane requiring a scaler:
284 * - During check_plane, its bit is set in
285 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 286 * update_scaler_plane.
be41e336
CK
287 * - scaler_id indicates the scaler it got assigned.
288 *
289 * plane doesn't require a scaler:
290 * - this can happen when scaling is no more required or plane simply
291 * got disabled.
292 * - During check_plane, corresponding bit is reset in
293 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 294 * update_scaler_plane.
be41e336
CK
295 */
296 int scaler_id;
818ed961
ML
297
298 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
299
300 /* async flip related structures */
301 struct drm_i915_gem_request *wait_req;
eeca778a
GP
302};
303
5724dbd1 304struct intel_initial_plane_config {
2d14030b 305 struct intel_framebuffer *fb;
49af449b 306 unsigned int tiling;
46f297fb
JB
307 int size;
308 u32 base;
309};
310
be41e336
CK
311#define SKL_MIN_SRC_W 8
312#define SKL_MAX_SRC_W 4096
313#define SKL_MIN_SRC_H 8
6156a456 314#define SKL_MAX_SRC_H 4096
be41e336
CK
315#define SKL_MIN_DST_W 8
316#define SKL_MAX_DST_W 4096
317#define SKL_MIN_DST_H 8
6156a456 318#define SKL_MAX_DST_H 4096
be41e336
CK
319
320struct intel_scaler {
be41e336
CK
321 int in_use;
322 uint32_t mode;
323};
324
325struct intel_crtc_scaler_state {
326#define SKL_NUM_SCALERS 2
327 struct intel_scaler scalers[SKL_NUM_SCALERS];
328
329 /*
330 * scaler_users: keeps track of users requesting scalers on this crtc.
331 *
332 * If a bit is set, a user is using a scaler.
333 * Here user can be a plane or crtc as defined below:
334 * bits 0-30 - plane (bit position is index from drm_plane_index)
335 * bit 31 - crtc
336 *
337 * Instead of creating a new index to cover planes and crtc, using
338 * existing drm_plane_index for planes which is well less than 31
339 * planes and bit 31 for crtc. This should be fine to cover all
340 * our platforms.
341 *
342 * intel_atomic_setup_scalers will setup available scalers to users
343 * requesting scalers. It will gracefully fail if request exceeds
344 * avilability.
345 */
346#define SKL_CRTC_INDEX 31
347 unsigned scaler_users;
348
349 /* scaler used by crtc for panel fitting purpose */
350 int scaler_id;
351};
352
1ed51de9
DV
353/* drm_mode->private_flags */
354#define I915_MODE_FLAG_INHERITED 1
355
4e0963c7
MR
356struct intel_pipe_wm {
357 struct intel_wm_level wm[5];
358 uint32_t linetime;
359 bool fbc_wm_enabled;
360 bool pipe_enabled;
361 bool sprites_enabled;
362 bool sprites_scaled;
363};
364
365struct skl_pipe_wm {
366 struct skl_wm_level wm[8];
367 struct skl_wm_level trans_wm;
368 uint32_t linetime;
369};
370
5cec258b 371struct intel_crtc_state {
2d112de7
ACO
372 struct drm_crtc_state base;
373
bb760063
DV
374 /**
375 * quirks - bitfield with hw state readout quirks
376 *
377 * For various reasons the hw state readout code might not be able to
378 * completely faithfully read out the current state. These cases are
379 * tracked with quirk flags so that fastboot and state checker can act
380 * accordingly.
381 */
9953599b 382#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
383 unsigned long quirks;
384
ab1d3a0e
ML
385 bool update_pipe; /* can a fast modeset be performed? */
386 bool disable_cxsr;
92826fcd 387 bool wm_changed; /* watermarks are updated */
bfd16b2a 388
37327abd
VS
389 /* Pipe source size (ie. panel fitter input size)
390 * All planes will be positioned inside this space,
391 * and get clipped at the edges. */
392 int pipe_src_w, pipe_src_h;
393
5bfe2ac0
DV
394 /* Whether to set up the PCH/FDI. Note that we never allow sharing
395 * between pch encoders and cpu encoders. */
396 bool has_pch_encoder;
50f3b016 397
e43823ec
JB
398 /* Are we sending infoframes on the attached port */
399 bool has_infoframe;
400
3b117c8f
DV
401 /* CPU Transcoder for the pipe. Currently this can only differ from the
402 * pipe on Haswell (where we have a special eDP transcoder). */
403 enum transcoder cpu_transcoder;
404
50f3b016
DV
405 /*
406 * Use reduced/limited/broadcast rbg range, compressing from the full
407 * range fed into the crtcs.
408 */
409 bool limited_color_range;
410
03afc4a2
DV
411 /* DP has a bunch of special case unfortunately, so mark the pipe
412 * accordingly. */
413 bool has_dp_encoder;
d8b32247 414
a65347ba
JN
415 /* DSI has special cases */
416 bool has_dsi_encoder;
417
6897b4b5
DV
418 /* Whether we should send NULL infoframes. Required for audio. */
419 bool has_hdmi_sink;
420
9ed109a7
DV
421 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
422 * has_dp_encoder is set. */
423 bool has_audio;
424
d8b32247
DV
425 /*
426 * Enable dithering, used when the selected pipe bpp doesn't match the
427 * plane bpp.
428 */
965e0c48 429 bool dither;
f47709a9
DV
430
431 /* Controls for the clock computation, to override various stages. */
432 bool clock_set;
433
09ede541
DV
434 /* SDVO TV has a bunch of special case. To make multifunction encoders
435 * work correctly, we need to track this at runtime.*/
436 bool sdvo_tv_clock;
437
e29c22c0
DV
438 /*
439 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
440 * required. This is set in the 2nd loop of calling encoder's
441 * ->compute_config if the first pick doesn't work out.
442 */
443 bool bw_constrained;
444
f47709a9
DV
445 /* Settings for the intel dpll used on pretty much everything but
446 * haswell. */
80ad9206 447 struct dpll dpll;
f47709a9 448
a43f6e0f
DV
449 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
450 enum intel_dpll_id shared_dpll;
451
96b7dfb7
S
452 /*
453 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
454 * - enum skl_dpll on SKL
455 */
de7cfc63
DV
456 uint32_t ddi_pll_sel;
457
66e985c0
DV
458 /* Actual register state of the dpll, for shared dpll cross-checking. */
459 struct intel_dpll_hw_state dpll_hw_state;
460
965e0c48 461 int pipe_bpp;
6cf86a5e 462 struct intel_link_m_n dp_m_n;
ff9a6750 463
439d7ac0
PB
464 /* m2_n2 for eDP downclock */
465 struct intel_link_m_n dp_m2_n2;
f769cd24 466 bool has_drrs;
439d7ac0 467
ff9a6750
DV
468 /*
469 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
470 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
471 * already multiplied by pixel_multiplier.
df92b1e6 472 */
ff9a6750
DV
473 int port_clock;
474
6cc5f341
DV
475 /* Used by SDVO (and if we ever fix it, HDMI). */
476 unsigned pixel_multiplier;
2dd24552 477
90a6b7b0
VS
478 uint8_t lane_count;
479
2dd24552 480 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
481 struct {
482 u32 control;
483 u32 pgm_ratios;
68fc8742 484 u32 lvds_border_bits;
b074cec8
JB
485 } gmch_pfit;
486
487 /* Panel fitter placement and size for Ironlake+ */
488 struct {
489 u32 pos;
490 u32 size;
fd4daa9c 491 bool enabled;
fabf6e51 492 bool force_thru;
b074cec8 493 } pch_pfit;
33d29b14 494
ca3a0ff8 495 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 496 int fdi_lanes;
ca3a0ff8 497 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
498
499 bool ips_enabled;
cf532bb2
VS
500
501 bool double_wide;
0e32b39c
DA
502
503 bool dp_encoder_is_mst;
504 int pbn;
be41e336
CK
505
506 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
507
508 /* w/a for waiting 2 vblanks during crtc enable */
509 enum pipe hsw_workaround_pipe;
d21fbe87
MR
510
511 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
512 bool disable_lp_wm;
4e0963c7
MR
513
514 struct {
515 /*
396e33ae
MR
516 * Optimal watermarks, programmed post-vblank when this state
517 * is committed.
4e0963c7
MR
518 */
519 union {
520 struct intel_pipe_wm ilk;
521 struct skl_pipe_wm skl;
522 } optimal;
396e33ae
MR
523
524 /*
525 * Intermediate watermarks; these can be programmed immediately
526 * since they satisfy both the current configuration we're
527 * switching away from and the new configuration we're switching
528 * to.
529 */
530 struct intel_pipe_wm intermediate;
531
532 /*
533 * Platforms with two-step watermark programming will need to
534 * update watermark programming post-vblank to switch from the
535 * safe intermediate watermarks to the optimal final
536 * watermarks.
537 */
538 bool need_postvbl_update;
4e0963c7 539 } wm;
b8cecdf5
DV
540};
541
262cd2e1
VS
542struct vlv_wm_state {
543 struct vlv_pipe_wm wm[3];
544 struct vlv_sr_wm sr[3];
545 uint8_t num_active_planes;
546 uint8_t num_levels;
547 uint8_t level;
548 bool cxsr;
549};
550
84c33a64 551struct intel_mmio_flip {
9362c7c5 552 struct work_struct work;
bcafc4e3 553 struct drm_i915_private *i915;
eed29a5b 554 struct drm_i915_gem_request *req;
b2cfe0ab 555 struct intel_crtc *crtc;
86efe24a 556 unsigned int rotation;
84c33a64
SG
557};
558
32b7eeec
MR
559/*
560 * Tracking of operations that need to be performed at the beginning/end of an
561 * atomic commit, outside the atomic section where interrupts are disabled.
562 * These are generally operations that grab mutexes or might otherwise sleep
563 * and thus can't be run with interrupts disabled.
564 */
565struct intel_crtc_atomic_commit {
566 /* Sleepable operations to perform before commit */
32b7eeec 567 bool disable_fbc;
066cf55b 568 bool disable_ips;
32b7eeec 569 bool pre_disable_primary;
32b7eeec
MR
570
571 /* Sleepable operations to perform after commit */
572 unsigned fb_bits;
573 bool wait_vblank;
574 bool update_fbc;
575 bool post_enable_primary;
576 unsigned update_sprite_watermarks;
577};
578
79e53945
JB
579struct intel_crtc {
580 struct drm_crtc base;
80824003
JB
581 enum pipe pipe;
582 enum plane plane;
79e53945 583 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
584 /*
585 * Whether the crtc and the connected output pipeline is active. Implies
586 * that crtc->enabled is set, i.e. the current mode configuration has
587 * some outputs connected to this crtc.
08a48469
DV
588 */
589 bool active;
6efdf354 590 unsigned long enabled_power_domains;
652c393a 591 bool lowfreq_avail;
02e792fb 592 struct intel_overlay *overlay;
6b95a207 593 struct intel_unpin_work *unpin_work;
cda4b7d3 594
b4a98e57
CW
595 atomic_t unpin_work_count;
596
e506a0c6
DV
597 /* Display surface base address adjustement for pageflips. Note that on
598 * gen4+ this only adjusts up to a tile, offsets within a tile are
599 * handled in the hw itself (with the TILEOFF register). */
600 unsigned long dspaddr_offset;
2db3366b
PZ
601 int adjusted_x;
602 int adjusted_y;
e506a0c6 603
cda4b7d3 604 uint32_t cursor_addr;
4b0e333e 605 uint32_t cursor_cntl;
dc41c154 606 uint32_t cursor_size;
4b0e333e 607 uint32_t cursor_base;
4b645f14 608
6e3c9717 609 struct intel_crtc_state *config;
b8cecdf5 610
10d83730
VS
611 /* reset counter value when the last flip was submitted */
612 unsigned int reset_counter;
8664281b
PZ
613
614 /* Access to these should be protected by dev_priv->irq_lock. */
615 bool cpu_fifo_underrun_disabled;
616 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
617
618 /* per-pipe watermark state */
619 struct {
620 /* watermarks currently being used */
4e0963c7
MR
621 union {
622 struct intel_pipe_wm ilk;
623 struct skl_pipe_wm skl;
624 } active;
396e33ae 625
852eb00d
VS
626 /* allow CxSR on this pipe */
627 bool cxsr_allowed;
0b2ae6d7 628 } wm;
8d7849db 629
80715b2f 630 int scanline_offset;
32b7eeec 631
eb120ef6
JB
632 struct {
633 unsigned start_vbl_count;
634 ktime_t start_vbl_time;
635 int min_vbl, max_vbl;
636 int scanline_start;
637 } debug;
85a62bf9 638
32b7eeec 639 struct intel_crtc_atomic_commit atomic;
be41e336
CK
640
641 /* scalers available on this crtc */
642 int num_scalers;
262cd2e1
VS
643
644 struct vlv_wm_state wm_state;
79e53945
JB
645};
646
c35426d2
VS
647struct intel_plane_wm_parameters {
648 uint32_t horiz_pixels;
ed57cb8a 649 uint32_t vert_pixels;
2cd601c6
CK
650 /*
651 * For packed pixel formats:
652 * bytes_per_pixel - holds bytes per pixel
653 * For planar pixel formats:
654 * bytes_per_pixel - holds bytes per pixel for uv-plane
655 * y_bytes_per_pixel - holds bytes per pixel for y-plane
656 */
c35426d2 657 uint8_t bytes_per_pixel;
2cd601c6 658 uint8_t y_bytes_per_pixel;
c35426d2
VS
659 bool enabled;
660 bool scaled;
0fda6568 661 u64 tiling;
1fc0a8f7 662 unsigned int rotation;
6eb1a681 663 uint16_t fifo_size;
c35426d2
VS
664};
665
b840d907
JB
666struct intel_plane {
667 struct drm_plane base;
7f1f3851 668 int plane;
b840d907 669 enum pipe pipe;
2d354c34 670 bool can_scale;
b840d907 671 int max_downscale;
a9ff8714 672 uint32_t frontbuffer_bit;
526682e9
PZ
673
674 /* Since we need to change the watermarks before/after
675 * enabling/disabling the planes, we need to store the parameters here
676 * as the other pieces of the struct may not reflect the values we want
677 * for the watermark calculations. Currently only Haswell uses this.
678 */
c35426d2 679 struct intel_plane_wm_parameters wm;
526682e9 680
8e7d688b
MR
681 /*
682 * NOTE: Do not place new plane state fields here (e.g., when adding
683 * new plane properties). New runtime state should now be placed in
684 * the intel_plane_state structure and accessed via drm_plane->state.
685 */
686
b840d907 687 void (*update_plane)(struct drm_plane *plane,
b39d53f6 688 struct drm_crtc *crtc,
b840d907 689 struct drm_framebuffer *fb,
b840d907
JB
690 int crtc_x, int crtc_y,
691 unsigned int crtc_w, unsigned int crtc_h,
692 uint32_t x, uint32_t y,
693 uint32_t src_w, uint32_t src_h);
b39d53f6 694 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 695 struct drm_crtc *crtc);
c59cb179 696 int (*check_plane)(struct drm_plane *plane,
061e4b8d 697 struct intel_crtc_state *crtc_state,
c59cb179
MR
698 struct intel_plane_state *state);
699 void (*commit_plane)(struct drm_plane *plane,
700 struct intel_plane_state *state);
b840d907
JB
701};
702
b445e3b0
ED
703struct intel_watermark_params {
704 unsigned long fifo_size;
705 unsigned long max_wm;
706 unsigned long default_wm;
707 unsigned long guard_size;
708 unsigned long cacheline_size;
709};
710
711struct cxsr_latency {
712 int is_desktop;
713 int is_ddr3;
714 unsigned long fsb_freq;
715 unsigned long mem_freq;
716 unsigned long display_sr;
717 unsigned long display_hpll_disable;
718 unsigned long cursor_sr;
719 unsigned long cursor_hpll_disable;
720};
721
de419ab6 722#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 723#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 724#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 725#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 726#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 727#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 728#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 729#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 730#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 731
f5bbfca3 732struct intel_hdmi {
f0f59a00 733 i915_reg_t hdmi_reg;
f5bbfca3 734 int ddc_bus;
0f2a2a75 735 bool limited_color_range;
55bc60db 736 bool color_range_auto;
f5bbfca3
ED
737 bool has_hdmi_sink;
738 bool has_audio;
739 enum hdmi_force_audio force_audio;
abedc077 740 bool rgb_quant_range_selectable;
94a11ddc 741 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 742 struct intel_connector *attached_connector;
f5bbfca3 743 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 744 enum hdmi_infoframe_type type,
fff63867 745 const void *frame, ssize_t len);
687f4d06 746 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 747 bool enable,
7c5f93b0 748 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
749 bool (*infoframe_enabled)(struct drm_encoder *encoder,
750 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
751};
752
0e32b39c 753struct intel_dp_mst_encoder;
b091cd92 754#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 755
fe3cd48d
R
756/*
757 * enum link_m_n_set:
758 * When platform provides two set of M_N registers for dp, we can
759 * program them and switch between them incase of DRRS.
760 * But When only one such register is provided, we have to program the
761 * required divider value on that registers itself based on the DRRS state.
762 *
763 * M1_N1 : Program dp_m_n on M1_N1 registers
764 * dp_m2_n2 on M2_N2 registers (If supported)
765 *
766 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
767 * M2_N2 registers are not supported
768 */
769
770enum link_m_n_set {
771 /* Sets the m1_n1 and m2_n2 */
772 M1_N1 = 0,
773 M2_N2
774};
775
54d63ca6 776struct intel_dp {
f0f59a00
VS
777 i915_reg_t output_reg;
778 i915_reg_t aux_ch_ctl_reg;
779 i915_reg_t aux_ch_data_reg[5];
54d63ca6 780 uint32_t DP;
901c2daf
VS
781 int link_rate;
782 uint8_t lane_count;
54d63ca6
SK
783 bool has_audio;
784 enum hdmi_force_audio force_audio;
0f2a2a75 785 bool limited_color_range;
55bc60db 786 bool color_range_auto;
54d63ca6 787 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 788 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 789 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
790 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
791 uint8_t num_sink_rates;
792 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 793 struct drm_dp_aux aux;
54d63ca6
SK
794 uint8_t train_set[4];
795 int panel_power_up_delay;
796 int panel_power_down_delay;
797 int panel_power_cycle_delay;
798 int backlight_on_delay;
799 int backlight_off_delay;
54d63ca6
SK
800 struct delayed_work panel_vdd_work;
801 bool want_panel_vdd;
dce56b3c
PZ
802 unsigned long last_power_cycle;
803 unsigned long last_power_on;
804 unsigned long last_backlight_off;
5d42f82a 805
01527b31
CT
806 struct notifier_block edp_notifier;
807
a4a5d2f8
VS
808 /*
809 * Pipe whose power sequencer is currently locked into
810 * this port. Only relevant on VLV/CHV.
811 */
812 enum pipe pps_pipe;
36b5f425 813 struct edp_power_seq pps_delays;
a4a5d2f8 814
0e32b39c
DA
815 bool can_mst; /* this port supports mst */
816 bool is_mst;
817 int active_mst_links;
818 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 819 struct intel_connector *attached_connector;
ec5b01dd 820
0e32b39c
DA
821 /* mst connector list */
822 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
823 struct drm_dp_mst_topology_mgr mst_mgr;
824
ec5b01dd 825 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
826 /*
827 * This function returns the value we have to program the AUX_CTL
828 * register with to kick off an AUX transaction.
829 */
830 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
831 bool has_aux_irq,
832 int send_bytes,
833 uint32_t aux_clock_divider);
ad64217b
ACO
834
835 /* This is called before a link training is starterd */
836 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
837
4e96c977 838 bool train_set_valid;
c5d5ab7a
TP
839
840 /* Displayport compliance testing */
841 unsigned long compliance_test_type;
559be30c
TP
842 unsigned long compliance_test_data;
843 bool compliance_test_active;
54d63ca6
SK
844};
845
da63a9f2
PZ
846struct intel_digital_port {
847 struct intel_encoder base;
174edf1f 848 enum port port;
bcf53de4 849 u32 saved_port_bits;
da63a9f2
PZ
850 struct intel_dp dp;
851 struct intel_hdmi hdmi;
b2c5c181 852 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 853 bool release_cl2_override;
cae666ce
TI
854 /* for communication with audio component; protected by av_mutex */
855 const struct drm_connector *audio_connector;
da63a9f2
PZ
856};
857
0e32b39c
DA
858struct intel_dp_mst_encoder {
859 struct intel_encoder base;
860 enum pipe pipe;
861 struct intel_digital_port *primary;
862 void *port; /* store this opaque as its illegal to dereference it */
863};
864
65d64cc5 865static inline enum dpio_channel
89b667f8
JB
866vlv_dport_to_channel(struct intel_digital_port *dport)
867{
868 switch (dport->port) {
869 case PORT_B:
00fc31b7 870 case PORT_D:
e4607fcf 871 return DPIO_CH0;
89b667f8 872 case PORT_C:
e4607fcf 873 return DPIO_CH1;
89b667f8
JB
874 default:
875 BUG();
876 }
877}
878
65d64cc5
VS
879static inline enum dpio_phy
880vlv_dport_to_phy(struct intel_digital_port *dport)
881{
882 switch (dport->port) {
883 case PORT_B:
884 case PORT_C:
885 return DPIO_PHY0;
886 case PORT_D:
887 return DPIO_PHY1;
888 default:
889 BUG();
890 }
891}
892
893static inline enum dpio_channel
eb69b0e5
CML
894vlv_pipe_to_channel(enum pipe pipe)
895{
896 switch (pipe) {
897 case PIPE_A:
898 case PIPE_C:
899 return DPIO_CH0;
900 case PIPE_B:
901 return DPIO_CH1;
902 default:
903 BUG();
904 }
905}
906
f875c15a
CW
907static inline struct drm_crtc *
908intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
909{
910 struct drm_i915_private *dev_priv = dev->dev_private;
911 return dev_priv->pipe_to_crtc_mapping[pipe];
912}
913
417ae147
CW
914static inline struct drm_crtc *
915intel_get_crtc_for_plane(struct drm_device *dev, int plane)
916{
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 return dev_priv->plane_to_crtc_mapping[plane];
919}
920
4e5359cd
SF
921struct intel_unpin_work {
922 struct work_struct work;
b4a98e57 923 struct drm_crtc *crtc;
ab8d6675 924 struct drm_framebuffer *old_fb;
05394f39 925 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 926 struct drm_pending_vblank_event *event;
e7d841ca
CW
927 atomic_t pending;
928#define INTEL_FLIP_INACTIVE 0
929#define INTEL_FLIP_PENDING 1
930#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
931 u32 flip_count;
932 u32 gtt_offset;
f06cc1b9 933 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
934 u32 flip_queued_vblank;
935 u32 flip_ready_vblank;
4e5359cd
SF
936 bool enable_stall_check;
937};
938
5f1aae65
PZ
939struct intel_load_detect_pipe {
940 struct drm_framebuffer *release_fb;
941 bool load_detect_temp;
942 int dpms_mode;
943};
79e53945 944
5f1aae65
PZ
945static inline struct intel_encoder *
946intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
947{
948 return to_intel_connector(connector)->encoder;
949}
950
da63a9f2
PZ
951static inline struct intel_digital_port *
952enc_to_dig_port(struct drm_encoder *encoder)
953{
954 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
955}
956
0e32b39c
DA
957static inline struct intel_dp_mst_encoder *
958enc_to_mst(struct drm_encoder *encoder)
959{
960 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
961}
962
9ff8c9ba
ID
963static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
964{
965 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
966}
967
968static inline struct intel_digital_port *
969dp_to_dig_port(struct intel_dp *intel_dp)
970{
971 return container_of(intel_dp, struct intel_digital_port, dp);
972}
973
974static inline struct intel_digital_port *
975hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
976{
977 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
978}
979
6af31a65
DL
980/*
981 * Returns the number of planes for this pipe, ie the number of sprites + 1
982 * (primary plane). This doesn't count the cursor plane then.
983 */
984static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
985{
986 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
987}
5f1aae65 988
47339cd9 989/* intel_fifo_underrun.c */
a72e4c9f 990bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 991 enum pipe pipe, bool enable);
a72e4c9f 992bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
993 enum transcoder pch_transcoder,
994 bool enable);
1f7247c0
DV
995void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
996 enum pipe pipe);
997void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
998 enum transcoder pch_transcoder);
aca7b684
VS
999void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1000void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1001
1002/* i915_irq.c */
480c8033
DV
1003void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1004void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1005void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1006void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 1007void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
1008void gen6_enable_rps_interrupts(struct drm_device *dev);
1009void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 1010u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1011void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1012void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1013static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1014{
1015 /*
1016 * We only use drm_irq_uninstall() at unload and VT switch, so
1017 * this is the only thing we need to check.
1018 */
2aeb7d3a 1019 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1020}
1021
a225f079 1022int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1023void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1024 unsigned int pipe_mask);
5f1aae65 1025
5f1aae65 1026/* intel_crt.c */
87440425 1027void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1028
1029
1030/* intel_ddi.c */
e404ba8d
VS
1031void intel_ddi_clk_select(struct intel_encoder *encoder,
1032 const struct intel_crtc_state *pipe_config);
87440425
PZ
1033void intel_prepare_ddi(struct drm_device *dev);
1034void hsw_fdi_link_train(struct drm_crtc *crtc);
1035void intel_ddi_init(struct drm_device *dev, enum port port);
1036enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1037bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1038void intel_ddi_pll_init(struct drm_device *dev);
1039void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1040void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1041 enum transcoder cpu_transcoder);
1042void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1043void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1044bool intel_ddi_pll_select(struct intel_crtc *crtc,
1045 struct intel_crtc_state *crtc_state);
87440425 1046void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1047void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1048bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1049void intel_ddi_fdi_disable(struct drm_crtc *crtc);
3d52ccf5
LY
1050bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1051 struct intel_crtc *intel_crtc);
87440425 1052void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1053 struct intel_crtc_state *pipe_config);
bcddf610
S
1054struct intel_encoder *
1055intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1056
44905a27 1057void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1058void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1059 struct intel_crtc_state *pipe_config);
0e32b39c 1060void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1061uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1062
b680c37a 1063/* intel_frontbuffer.c */
f99d7069 1064void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1065 enum fb_op_origin origin);
f99d7069
DV
1066void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1067 unsigned frontbuffer_bits);
1068void intel_frontbuffer_flip_complete(struct drm_device *dev,
1069 unsigned frontbuffer_bits);
f99d7069 1070void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1071 unsigned frontbuffer_bits);
6761dd31
TU
1072unsigned int intel_fb_align_height(struct drm_device *dev,
1073 unsigned int height,
1074 uint32_t pixel_format,
1075 uint64_t fb_format_modifier);
de152b62
RV
1076void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1077 enum fb_op_origin origin);
b321803d
DL
1078u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1079 uint32_t pixel_format);
b680c37a 1080
7c10a2b5
JN
1081/* intel_audio.c */
1082void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1083void intel_audio_codec_enable(struct intel_encoder *encoder);
1084void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1085void i915_audio_component_init(struct drm_i915_private *dev_priv);
1086void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1087
b680c37a 1088/* intel_display.c */
65a3fea0 1089extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1090bool intel_has_pending_fb_unpin(struct drm_device *dev);
1091int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1092int intel_hrawclk(struct drm_device *dev);
b680c37a 1093void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1094void intel_mark_idle(struct drm_device *dev);
1095void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1096int intel_display_suspend(struct drm_device *dev);
87440425 1097void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1098int intel_connector_init(struct intel_connector *);
1099struct intel_connector *intel_connector_alloc(void);
87440425 1100bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1101void intel_connector_attach_encoder(struct intel_connector *connector,
1102 struct intel_encoder *encoder);
1103struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1104struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1105 struct drm_crtc *crtc);
752aa88a 1106enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1107int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
87440425
PZ
1109enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1110 enum pipe pipe);
4093561b 1111bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1112static inline void
1113intel_wait_for_vblank(struct drm_device *dev, int pipe)
1114{
1115 drm_wait_one_vblank(dev, pipe);
1116}
0c241d5b
VS
1117static inline void
1118intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1119{
1120 const struct intel_crtc *crtc =
1121 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1122
1123 if (crtc->active)
1124 intel_wait_for_vblank(dev, pipe);
1125}
87440425 1126int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1127void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1128 struct intel_digital_port *dport,
1129 unsigned int expected_mask);
87440425
PZ
1130bool intel_get_load_detect_pipe(struct drm_connector *connector,
1131 struct drm_display_mode *mode,
51fd371b
RC
1132 struct intel_load_detect_pipe *old,
1133 struct drm_modeset_acquire_ctx *ctx);
87440425 1134void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1135 struct intel_load_detect_pipe *old,
1136 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1137int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1138 struct drm_framebuffer *fb,
7580d774 1139 const struct drm_plane_state *plane_state);
a8bb6818
DV
1140struct drm_framebuffer *
1141__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1142 struct drm_mode_fb_cmd2 *mode_cmd,
1143 struct drm_i915_gem_object *obj);
87440425
PZ
1144void intel_prepare_page_flip(struct drm_device *dev, int plane);
1145void intel_finish_page_flip(struct drm_device *dev, int pipe);
1146void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1147void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1148int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1149 const struct drm_plane_state *new_state);
38f3ce3a 1150void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1151 const struct drm_plane_state *old_state);
a98b3431
MR
1152int intel_plane_atomic_get_property(struct drm_plane *plane,
1153 const struct drm_plane_state *state,
1154 struct drm_property *property,
1155 uint64_t *val);
1156int intel_plane_atomic_set_property(struct drm_plane *plane,
1157 struct drm_plane_state *state,
1158 struct drm_property *property,
1159 uint64_t val);
da20eabd
ML
1160int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1161 struct drm_plane_state *plane_state);
716c2e55 1162
50470bb0
TU
1163unsigned int
1164intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 1165 uint64_t fb_format_modifier, unsigned int plane);
50470bb0 1166
121920fa
TU
1167static inline bool
1168intel_rotation_90_or_270(unsigned int rotation)
1169{
1170 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1171}
1172
3b7a5119
SJ
1173void intel_create_rotation_property(struct drm_device *dev,
1174 struct intel_plane *plane);
1175
716c2e55 1176/* shared dpll functions */
5f1aae65 1177struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1178void assert_shared_dpll(struct drm_i915_private *dev_priv,
1179 struct intel_shared_dpll *pll,
1180 bool state);
1181#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1182#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1183struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1184 struct intel_crtc_state *state);
716c2e55 1185
d288f65f
VS
1186void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1187 const struct dpll *dpll);
1188void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1189
716c2e55 1190/* modesetting asserts */
b680c37a
DV
1191void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1192 enum pipe pipe);
55607e8a
DV
1193void assert_pll(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state);
1195#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1196#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1197void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1198 enum pipe pipe, bool state);
1199#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1200#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1201void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1202#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1203#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1204unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1205 int *x, int *y,
87440425
PZ
1206 unsigned int tiling_mode,
1207 unsigned int bpp,
1208 unsigned int pitch);
7514747d
VS
1209void intel_prepare_reset(struct drm_device *dev);
1210void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1211void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1212void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1213void broxton_init_cdclk(struct drm_device *dev);
1214void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1215void broxton_ddi_phy_init(struct drm_device *dev);
1216void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1217void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1218void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1219void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1220int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1221void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1222void skl_enable_dc6(struct drm_i915_private *dev_priv);
1223void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1224void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1225 struct intel_crtc_state *pipe_config);
fe3cd48d 1226void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1227int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1228void
5cec258b 1229ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1230 int dotclock);
5ab7b0b7
ID
1231bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1232 intel_clock_t *best_clock);
dccbea3b
ID
1233int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1234
87440425 1235bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1236void hsw_enable_ips(struct intel_crtc *crtc);
1237void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1238enum intel_display_power_domain
1239intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1240enum intel_display_power_domain
1241intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1242void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1243 struct intel_crtc_state *pipe_config);
e2fcdaa9 1244void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1245
e435d6e5 1246int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1247int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1248
44eb0cb9
MK
1249u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1250 struct drm_i915_gem_object *obj,
1251 unsigned int plane);
dedf278c 1252
6156a456
CK
1253u32 skl_plane_ctl_format(uint32_t pixel_format);
1254u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1255u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1256
eb805623 1257/* intel_csr.c */
f4448375
DV
1258void intel_csr_ucode_init(struct drm_i915_private *);
1259void intel_csr_load_program(struct drm_i915_private *);
1260void intel_csr_ucode_fini(struct drm_i915_private *);
eb805623 1261
5f1aae65 1262/* intel_dp.c */
f0f59a00 1263void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1264bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1265 struct intel_connector *intel_connector);
901c2daf
VS
1266void intel_dp_set_link_params(struct intel_dp *intel_dp,
1267 const struct intel_crtc_state *pipe_config);
87440425 1268void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1269void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1270void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1271void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1272int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1273bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1274 struct intel_crtc_state *pipe_config);
5d8a7752 1275bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1276enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1277 bool long_hpd);
4be73780
DV
1278void intel_edp_backlight_on(struct intel_dp *intel_dp);
1279void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1280void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1281void intel_edp_panel_on(struct intel_dp *intel_dp);
1282void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1283void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1284void intel_dp_mst_suspend(struct drm_device *dev);
1285void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1286int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1287int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1288void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1289void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1290uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1291void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1292void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1293void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1294void intel_edp_drrs_invalidate(struct drm_device *dev,
1295 unsigned frontbuffer_bits);
1296void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1297bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1298 struct intel_digital_port *port);
6fa2d197 1299void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1300
94223d04
ACO
1301void
1302intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1303 uint8_t dp_train_pat);
1304void
1305intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1306void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1307uint8_t
1308intel_dp_voltage_max(struct intel_dp *intel_dp);
1309uint8_t
1310intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1311void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1312 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1313bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1314bool
1315intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1316
0e32b39c
DA
1317/* intel_dp_mst.c */
1318int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1319void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1320/* intel_dsi.c */
4328633d 1321void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1322
1323
1324/* intel_dvo.c */
87440425 1325void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1326
1327
0632fef6 1328/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1329#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1330extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1331extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1332extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1333extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1334extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1335extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1336#else
1337static inline int intel_fbdev_init(struct drm_device *dev)
1338{
1339 return 0;
1340}
5f1aae65 1341
e00bf696 1342static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1343{
1344}
1345
1346static inline void intel_fbdev_fini(struct drm_device *dev)
1347{
1348}
1349
82e3b8c1 1350static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1351{
1352}
1353
0632fef6 1354static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1355{
1356}
1357#endif
5f1aae65 1358
7ff0ebcc 1359/* intel_fbc.c */
0e631adc 1360bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
d029bcad 1361void intel_fbc_deactivate(struct intel_crtc *crtc);
754d1133 1362void intel_fbc_update(struct intel_crtc *crtc);
7ff0ebcc 1363void intel_fbc_init(struct drm_i915_private *dev_priv);
d029bcad 1364void intel_fbc_enable(struct intel_crtc *crtc);
7733b49b 1365void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1366void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1367void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1368 unsigned int frontbuffer_bits,
1369 enum fb_op_origin origin);
1370void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1371 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1372void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1373
5f1aae65 1374/* intel_hdmi.c */
f0f59a00 1375void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1376void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1377 struct intel_connector *intel_connector);
1378struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1379bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1380 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1381
1382
1383/* intel_lvds.c */
87440425
PZ
1384void intel_lvds_init(struct drm_device *dev);
1385bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1386
1387
1388/* intel_modes.c */
1389int intel_connector_update_modes(struct drm_connector *connector,
87440425 1390 struct edid *edid);
5f1aae65 1391int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1392void intel_attach_force_audio_property(struct drm_connector *connector);
1393void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1394void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1395
1396
1397/* intel_overlay.c */
87440425
PZ
1398void intel_setup_overlay(struct drm_device *dev);
1399void intel_cleanup_overlay(struct drm_device *dev);
1400int intel_overlay_switch_off(struct intel_overlay *overlay);
1401int intel_overlay_put_image(struct drm_device *dev, void *data,
1402 struct drm_file *file_priv);
1403int intel_overlay_attrs(struct drm_device *dev, void *data,
1404 struct drm_file *file_priv);
1362b776 1405void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1406
1407
1408/* intel_panel.c */
87440425 1409int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1410 struct drm_display_mode *fixed_mode,
1411 struct drm_display_mode *downclock_mode);
87440425
PZ
1412void intel_panel_fini(struct intel_panel *panel);
1413void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1414 struct drm_display_mode *adjusted_mode);
1415void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1416 struct intel_crtc_state *pipe_config,
87440425
PZ
1417 int fitting_mode);
1418void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1419 struct intel_crtc_state *pipe_config,
87440425 1420 int fitting_mode);
6dda730e
JN
1421void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1422 u32 level, u32 max);
6517d273 1423int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1424void intel_panel_enable_backlight(struct intel_connector *connector);
1425void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1426void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1427enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1428extern struct drm_display_mode *intel_find_panel_downclock(
1429 struct drm_device *dev,
1430 struct drm_display_mode *fixed_mode,
1431 struct drm_connector *connector);
0962c3c9
VS
1432void intel_backlight_register(struct drm_device *dev);
1433void intel_backlight_unregister(struct drm_device *dev);
1434
5f1aae65 1435
0bc12bcb 1436/* intel_psr.c */
0bc12bcb
RV
1437void intel_psr_enable(struct intel_dp *intel_dp);
1438void intel_psr_disable(struct intel_dp *intel_dp);
1439void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1440 unsigned frontbuffer_bits);
0bc12bcb 1441void intel_psr_flush(struct drm_device *dev,
169de131
RV
1442 unsigned frontbuffer_bits,
1443 enum fb_op_origin origin);
0bc12bcb 1444void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1445void intel_psr_single_frame_update(struct drm_device *dev,
1446 unsigned frontbuffer_bits);
0bc12bcb 1447
9c065a7d
DV
1448/* intel_runtime_pm.c */
1449int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1450void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1451void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1452void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
2f693e28
DL
1453void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1454void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
f458ebbc 1455void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1456const char *
1457intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1458
f458ebbc
DV
1459bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1460 enum intel_display_power_domain domain);
1461bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1462 enum intel_display_power_domain domain);
9c065a7d
DV
1463void intel_display_power_get(struct drm_i915_private *dev_priv,
1464 enum intel_display_power_domain domain);
1465void intel_display_power_put(struct drm_i915_private *dev_priv,
1466 enum intel_display_power_domain domain);
da5827c3
ID
1467
1468static inline void
1469assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1470{
1471 WARN_ONCE(dev_priv->pm.suspended,
1472 "Device suspended during HW access\n");
1473}
1474
1475static inline void
1476assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1477{
1478 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1479 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1480 * too much noise. */
1481 if (!atomic_read(&dev_priv->pm.wakeref_count))
1482 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1483}
1484
2b19efeb
ID
1485static inline int
1486assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1487{
1488 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1489
1490 assert_rpm_wakelock_held(dev_priv);
1491
1492 return seq;
1493}
1494
1495static inline void
1496assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1497{
1498 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1499 "HW access outside of RPM atomic section\n");
1500}
1501
1f814dac
ID
1502/**
1503 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1504 * @dev_priv: i915 device instance
1505 *
1506 * This function disable asserts that check if we hold an RPM wakelock
1507 * reference, while keeping the device-not-suspended checks still enabled.
1508 * It's meant to be used only in special circumstances where our rule about
1509 * the wakelock refcount wrt. the device power state doesn't hold. According
1510 * to this rule at any point where we access the HW or want to keep the HW in
1511 * an active state we must hold an RPM wakelock reference acquired via one of
1512 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1513 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1514 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1515 * users should avoid using this function.
1516 *
1517 * Any calls to this function must have a symmetric call to
1518 * enable_rpm_wakeref_asserts().
1519 */
1520static inline void
1521disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1522{
1523 atomic_inc(&dev_priv->pm.wakeref_count);
1524}
1525
1526/**
1527 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1528 * @dev_priv: i915 device instance
1529 *
1530 * This function re-enables the RPM assert checks after disabling them with
1531 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1532 * circumstances otherwise its use should be avoided.
1533 *
1534 * Any calls to this function must have a symmetric call to
1535 * disable_rpm_wakeref_asserts().
1536 */
1537static inline void
1538enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1539{
1540 atomic_dec(&dev_priv->pm.wakeref_count);
1541}
1542
1543/* TODO: convert users of these to rely instead on proper RPM refcounting */
1544#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1545 disable_rpm_wakeref_asserts(dev_priv)
1546
1547#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1548 enable_rpm_wakeref_asserts(dev_priv)
1549
9c065a7d
DV
1550void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1551void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1552void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1553
d9bc89d9
DV
1554void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1555
e0fce78f
VS
1556void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1557 bool override, unsigned int mask);
b0b33846
VS
1558bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1559 enum dpio_channel ch, bool override);
e0fce78f
VS
1560
1561
5f1aae65 1562/* intel_pm.c */
87440425
PZ
1563void intel_init_clock_gating(struct drm_device *dev);
1564void intel_suspend_hw(struct drm_device *dev);
546c81fd 1565int ilk_wm_max_level(const struct drm_device *dev);
87440425 1566void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1567void intel_init_pm(struct drm_device *dev);
f742a552 1568void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1569void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1570void intel_gpu_ips_teardown(void);
ae48434c
ID
1571void intel_init_gt_powersave(struct drm_device *dev);
1572void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1573void intel_enable_gt_powersave(struct drm_device *dev);
1574void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1575void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1576void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1577void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1578void gen6_rps_busy(struct drm_i915_private *dev_priv);
1579void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1580void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1581void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1582 struct intel_rps_client *rps,
1583 unsigned long submitted);
6ad790c0 1584void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1585 struct drm_i915_gem_request *req);
6eb1a681 1586void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1587void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1588void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1589void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1590 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1591uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
396e33ae 1592bool ilk_disable_lp_wm(struct drm_device *dev);
72662e10 1593
5f1aae65 1594/* intel_sdvo.c */
f0f59a00
VS
1595bool intel_sdvo_init(struct drm_device *dev,
1596 i915_reg_t reg, enum port port);
96a02917 1597
2b28bb1b 1598
5f1aae65 1599/* intel_sprite.c */
87440425 1600int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1601int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1602 struct drm_file *file_priv);
34e0adbb
ML
1603void intel_pipe_update_start(struct intel_crtc *crtc);
1604void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1605
1606/* intel_tv.c */
87440425 1607void intel_tv_init(struct drm_device *dev);
20ddf665 1608
ea2c67bb 1609/* intel_atomic.c */
2545e4a6
MR
1610int intel_connector_atomic_get_property(struct drm_connector *connector,
1611 const struct drm_connector_state *state,
1612 struct drm_property *property,
1613 uint64_t *val);
1356837e
MR
1614struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1615void intel_crtc_destroy_state(struct drm_crtc *crtc,
1616 struct drm_crtc_state *state);
de419ab6
ML
1617struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1618void intel_atomic_state_clear(struct drm_atomic_state *);
1619struct intel_shared_dpll_config *
1620intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1621
10f81c19
ACO
1622static inline struct intel_crtc_state *
1623intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1624 struct intel_crtc *crtc)
1625{
1626 struct drm_crtc_state *crtc_state;
1627 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1628 if (IS_ERR(crtc_state))
0b6cc188 1629 return ERR_CAST(crtc_state);
10f81c19
ACO
1630
1631 return to_intel_crtc_state(crtc_state);
1632}
d03c93d4
CK
1633int intel_atomic_setup_scalers(struct drm_device *dev,
1634 struct intel_crtc *intel_crtc,
1635 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1636
1637/* intel_atomic_plane.c */
8e7d688b 1638struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1639struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1640void intel_plane_destroy_state(struct drm_plane *plane,
1641 struct drm_plane_state *state);
1642extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1643
79e53945 1644#endif /* __INTEL_DRV_H__ */