]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Read wm values from hardware at init on CHV
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
f7217905
ML
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
9a935856 138
6847d71b 139 enum intel_output_type type;
bc079e8b 140 unsigned int cloneable;
5ab432ef 141 bool connectors_active;
21d40d37 142 void (*hot_plug)(struct intel_encoder *);
7ae89233 143 bool (*compute_config)(struct intel_encoder *,
5cec258b 144 struct intel_crtc_state *);
dafd226c 145 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 146 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 147 void (*enable)(struct intel_encoder *);
6cc5f341 148 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 149 void (*disable)(struct intel_encoder *);
bf49ec8c 150 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 155 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 156 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
045ac3b5 159 void (*get_config)(struct intel_encoder *,
5cec258b 160 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
f8aed700 167 int crtc_mask;
1d843f9d 168 enum hpd_pin hpd_pin;
79e53945
JB
169};
170
1d508706 171struct intel_panel {
dd06f90e 172 struct drm_display_mode *fixed_mode;
ec9ed197 173 struct drm_display_mode *downclock_mode;
4d891523 174 int fitting_mode;
58c68779
JN
175
176 /* backlight */
177 struct {
c91c9f32 178 bool present;
58c68779 179 u32 level;
6dda730e 180 u32 min;
7bd688cd 181 u32 max;
58c68779 182 bool enabled;
636baebf
JN
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
58c68779
JN
185 struct backlight_device *device;
186 } backlight;
ab656bb9
JN
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
189};
190
5daa55eb
ZW
191struct intel_connector {
192 struct drm_connector base;
9a935856
DV
193 /*
194 * The fixed encoder this connector is connected to.
195 */
df0e9248 196 struct intel_encoder *encoder;
9a935856 197
f7217905
ML
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
f0947c37
DV
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
1d508706 207
4932e2c3
ID
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
1d508706
JN
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
9cd300e0
JN
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
beb60608 221 struct edid *detect_edid;
821450c6
EE
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
0e32b39c
DA
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
5daa55eb
ZW
230};
231
80ad9206
VS
232typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242} intel_clock_t;
243
de419ab6
ML
244struct intel_atomic_state {
245 struct drm_atomic_state base;
246
27c329ed 247 unsigned int cdclk;
de419ab6
ML
248 bool dpll_set;
249 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
250};
251
eeca778a 252struct intel_plane_state {
2b875c22 253 struct drm_plane_state base;
eeca778a
GP
254 struct drm_rect src;
255 struct drm_rect dst;
256 struct drm_rect clip;
eeca778a 257 bool visible;
32b7eeec 258
be41e336
CK
259 /*
260 * scaler_id
261 * = -1 : not using a scaler
262 * >= 0 : using a scalers
263 *
264 * plane requiring a scaler:
265 * - During check_plane, its bit is set in
266 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 267 * update_scaler_plane.
be41e336
CK
268 * - scaler_id indicates the scaler it got assigned.
269 *
270 * plane doesn't require a scaler:
271 * - this can happen when scaling is no more required or plane simply
272 * got disabled.
273 * - During check_plane, corresponding bit is reset in
274 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 275 * update_scaler_plane.
be41e336
CK
276 */
277 int scaler_id;
818ed961
ML
278
279 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
280};
281
5724dbd1 282struct intel_initial_plane_config {
2d14030b 283 struct intel_framebuffer *fb;
49af449b 284 unsigned int tiling;
46f297fb
JB
285 int size;
286 u32 base;
287};
288
be41e336
CK
289#define SKL_MIN_SRC_W 8
290#define SKL_MAX_SRC_W 4096
291#define SKL_MIN_SRC_H 8
6156a456 292#define SKL_MAX_SRC_H 4096
be41e336
CK
293#define SKL_MIN_DST_W 8
294#define SKL_MAX_DST_W 4096
295#define SKL_MIN_DST_H 8
6156a456 296#define SKL_MAX_DST_H 4096
be41e336
CK
297
298struct intel_scaler {
be41e336
CK
299 int in_use;
300 uint32_t mode;
301};
302
303struct intel_crtc_scaler_state {
304#define SKL_NUM_SCALERS 2
305 struct intel_scaler scalers[SKL_NUM_SCALERS];
306
307 /*
308 * scaler_users: keeps track of users requesting scalers on this crtc.
309 *
310 * If a bit is set, a user is using a scaler.
311 * Here user can be a plane or crtc as defined below:
312 * bits 0-30 - plane (bit position is index from drm_plane_index)
313 * bit 31 - crtc
314 *
315 * Instead of creating a new index to cover planes and crtc, using
316 * existing drm_plane_index for planes which is well less than 31
317 * planes and bit 31 for crtc. This should be fine to cover all
318 * our platforms.
319 *
320 * intel_atomic_setup_scalers will setup available scalers to users
321 * requesting scalers. It will gracefully fail if request exceeds
322 * avilability.
323 */
324#define SKL_CRTC_INDEX 31
325 unsigned scaler_users;
326
327 /* scaler used by crtc for panel fitting purpose */
328 int scaler_id;
329};
330
5cec258b 331struct intel_crtc_state {
2d112de7
ACO
332 struct drm_crtc_state base;
333
bb760063
DV
334 /**
335 * quirks - bitfield with hw state readout quirks
336 *
337 * For various reasons the hw state readout code might not be able to
338 * completely faithfully read out the current state. These cases are
339 * tracked with quirk flags so that fastboot and state checker can act
340 * accordingly.
341 */
9953599b
DV
342#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
343#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
d032ffa0 344#define PIPE_CONFIG_QUIRK_INITIAL_PLANES (1<<2) /* planes are in unknown state */
bb760063
DV
345 unsigned long quirks;
346
37327abd
VS
347 /* Pipe source size (ie. panel fitter input size)
348 * All planes will be positioned inside this space,
349 * and get clipped at the edges. */
350 int pipe_src_w, pipe_src_h;
351
5bfe2ac0
DV
352 /* Whether to set up the PCH/FDI. Note that we never allow sharing
353 * between pch encoders and cpu encoders. */
354 bool has_pch_encoder;
50f3b016 355
e43823ec
JB
356 /* Are we sending infoframes on the attached port */
357 bool has_infoframe;
358
3b117c8f
DV
359 /* CPU Transcoder for the pipe. Currently this can only differ from the
360 * pipe on Haswell (where we have a special eDP transcoder). */
361 enum transcoder cpu_transcoder;
362
50f3b016
DV
363 /*
364 * Use reduced/limited/broadcast rbg range, compressing from the full
365 * range fed into the crtcs.
366 */
367 bool limited_color_range;
368
03afc4a2
DV
369 /* DP has a bunch of special case unfortunately, so mark the pipe
370 * accordingly. */
371 bool has_dp_encoder;
d8b32247 372
6897b4b5
DV
373 /* Whether we should send NULL infoframes. Required for audio. */
374 bool has_hdmi_sink;
375
9ed109a7
DV
376 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
377 * has_dp_encoder is set. */
378 bool has_audio;
379
d8b32247
DV
380 /*
381 * Enable dithering, used when the selected pipe bpp doesn't match the
382 * plane bpp.
383 */
965e0c48 384 bool dither;
f47709a9
DV
385
386 /* Controls for the clock computation, to override various stages. */
387 bool clock_set;
388
09ede541
DV
389 /* SDVO TV has a bunch of special case. To make multifunction encoders
390 * work correctly, we need to track this at runtime.*/
391 bool sdvo_tv_clock;
392
e29c22c0
DV
393 /*
394 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
395 * required. This is set in the 2nd loop of calling encoder's
396 * ->compute_config if the first pick doesn't work out.
397 */
398 bool bw_constrained;
399
f47709a9
DV
400 /* Settings for the intel dpll used on pretty much everything but
401 * haswell. */
80ad9206 402 struct dpll dpll;
f47709a9 403
a43f6e0f
DV
404 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
405 enum intel_dpll_id shared_dpll;
406
96b7dfb7
S
407 /*
408 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
409 * - enum skl_dpll on SKL
410 */
de7cfc63
DV
411 uint32_t ddi_pll_sel;
412
66e985c0
DV
413 /* Actual register state of the dpll, for shared dpll cross-checking. */
414 struct intel_dpll_hw_state dpll_hw_state;
415
965e0c48 416 int pipe_bpp;
6cf86a5e 417 struct intel_link_m_n dp_m_n;
ff9a6750 418
439d7ac0
PB
419 /* m2_n2 for eDP downclock */
420 struct intel_link_m_n dp_m2_n2;
f769cd24 421 bool has_drrs;
439d7ac0 422
ff9a6750
DV
423 /*
424 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
425 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
426 * already multiplied by pixel_multiplier.
df92b1e6 427 */
ff9a6750
DV
428 int port_clock;
429
6cc5f341
DV
430 /* Used by SDVO (and if we ever fix it, HDMI). */
431 unsigned pixel_multiplier;
2dd24552
JB
432
433 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
434 struct {
435 u32 control;
436 u32 pgm_ratios;
68fc8742 437 u32 lvds_border_bits;
b074cec8
JB
438 } gmch_pfit;
439
440 /* Panel fitter placement and size for Ironlake+ */
441 struct {
442 u32 pos;
443 u32 size;
fd4daa9c 444 bool enabled;
fabf6e51 445 bool force_thru;
b074cec8 446 } pch_pfit;
33d29b14 447
ca3a0ff8 448 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 449 int fdi_lanes;
ca3a0ff8 450 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
451
452 bool ips_enabled;
cf532bb2
VS
453
454 bool double_wide;
0e32b39c
DA
455
456 bool dp_encoder_is_mst;
457 int pbn;
be41e336
CK
458
459 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
460
461 /* w/a for waiting 2 vblanks during crtc enable */
462 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
463};
464
0b2ae6d7
VS
465struct intel_pipe_wm {
466 struct intel_wm_level wm[5];
467 uint32_t linetime;
468 bool fbc_wm_enabled;
2a44b76b
VS
469 bool pipe_enabled;
470 bool sprites_enabled;
471 bool sprites_scaled;
0b2ae6d7
VS
472};
473
84c33a64 474struct intel_mmio_flip {
9362c7c5 475 struct work_struct work;
bcafc4e3 476 struct drm_i915_private *i915;
eed29a5b 477 struct drm_i915_gem_request *req;
b2cfe0ab 478 struct intel_crtc *crtc;
84c33a64
SG
479};
480
2ac96d2a
PB
481struct skl_pipe_wm {
482 struct skl_wm_level wm[8];
483 struct skl_wm_level trans_wm;
484 uint32_t linetime;
485};
486
32b7eeec
MR
487/*
488 * Tracking of operations that need to be performed at the beginning/end of an
489 * atomic commit, outside the atomic section where interrupts are disabled.
490 * These are generally operations that grab mutexes or might otherwise sleep
491 * and thus can't be run with interrupts disabled.
492 */
493struct intel_crtc_atomic_commit {
c34c9ee4
MR
494 /* vblank evasion */
495 bool evade;
496 unsigned start_vbl_count;
497
32b7eeec
MR
498 /* Sleepable operations to perform before commit */
499 bool wait_for_flips;
500 bool disable_fbc;
066cf55b 501 bool disable_ips;
32b7eeec 502 bool pre_disable_primary;
f015c551 503 bool update_wm_pre, update_wm_post;
ea2c67bb 504 unsigned disabled_planes;
32b7eeec
MR
505
506 /* Sleepable operations to perform after commit */
507 unsigned fb_bits;
508 bool wait_vblank;
509 bool update_fbc;
510 bool post_enable_primary;
511 unsigned update_sprite_watermarks;
512};
513
79e53945
JB
514struct intel_crtc {
515 struct drm_crtc base;
80824003
JB
516 enum pipe pipe;
517 enum plane plane;
79e53945 518 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
519 /*
520 * Whether the crtc and the connected output pipeline is active. Implies
521 * that crtc->enabled is set, i.e. the current mode configuration has
522 * some outputs connected to this crtc.
08a48469
DV
523 */
524 bool active;
6efdf354 525 unsigned long enabled_power_domains;
652c393a 526 bool lowfreq_avail;
02e792fb 527 struct intel_overlay *overlay;
6b95a207 528 struct intel_unpin_work *unpin_work;
cda4b7d3 529
b4a98e57
CW
530 atomic_t unpin_work_count;
531
e506a0c6
DV
532 /* Display surface base address adjustement for pageflips. Note that on
533 * gen4+ this only adjusts up to a tile, offsets within a tile are
534 * handled in the hw itself (with the TILEOFF register). */
535 unsigned long dspaddr_offset;
536
05394f39 537 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 538 uint32_t cursor_addr;
4b0e333e 539 uint32_t cursor_cntl;
dc41c154 540 uint32_t cursor_size;
4b0e333e 541 uint32_t cursor_base;
4b645f14 542
5724dbd1 543 struct intel_initial_plane_config plane_config;
6e3c9717 544 struct intel_crtc_state *config;
f7217905 545 bool new_enabled;
b8cecdf5 546
10d83730
VS
547 /* reset counter value when the last flip was submitted */
548 unsigned int reset_counter;
8664281b
PZ
549
550 /* Access to these should be protected by dev_priv->irq_lock. */
551 bool cpu_fifo_underrun_disabled;
552 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
553
554 /* per-pipe watermark state */
555 struct {
556 /* watermarks currently being used */
557 struct intel_pipe_wm active;
2ac96d2a
PB
558 /* SKL wm values currently in use */
559 struct skl_pipe_wm skl_active;
0b2ae6d7 560 } wm;
8d7849db 561
80715b2f 562 int scanline_offset;
32b7eeec
MR
563
564 struct intel_crtc_atomic_commit atomic;
be41e336
CK
565
566 /* scalers available on this crtc */
567 int num_scalers;
79e53945
JB
568};
569
c35426d2
VS
570struct intel_plane_wm_parameters {
571 uint32_t horiz_pixels;
ed57cb8a 572 uint32_t vert_pixels;
2cd601c6
CK
573 /*
574 * For packed pixel formats:
575 * bytes_per_pixel - holds bytes per pixel
576 * For planar pixel formats:
577 * bytes_per_pixel - holds bytes per pixel for uv-plane
578 * y_bytes_per_pixel - holds bytes per pixel for y-plane
579 */
c35426d2 580 uint8_t bytes_per_pixel;
2cd601c6 581 uint8_t y_bytes_per_pixel;
c35426d2
VS
582 bool enabled;
583 bool scaled;
0fda6568 584 u64 tiling;
1fc0a8f7 585 unsigned int rotation;
6eb1a681 586 uint16_t fifo_size;
c35426d2
VS
587};
588
b840d907
JB
589struct intel_plane {
590 struct drm_plane base;
7f1f3851 591 int plane;
b840d907 592 enum pipe pipe;
2d354c34 593 bool can_scale;
b840d907 594 int max_downscale;
a9ff8714 595 uint32_t frontbuffer_bit;
526682e9
PZ
596
597 /* Since we need to change the watermarks before/after
598 * enabling/disabling the planes, we need to store the parameters here
599 * as the other pieces of the struct may not reflect the values we want
600 * for the watermark calculations. Currently only Haswell uses this.
601 */
c35426d2 602 struct intel_plane_wm_parameters wm;
526682e9 603
8e7d688b
MR
604 /*
605 * NOTE: Do not place new plane state fields here (e.g., when adding
606 * new plane properties). New runtime state should now be placed in
607 * the intel_plane_state structure and accessed via drm_plane->state.
608 */
609
b840d907 610 void (*update_plane)(struct drm_plane *plane,
b39d53f6 611 struct drm_crtc *crtc,
b840d907 612 struct drm_framebuffer *fb,
b840d907
JB
613 int crtc_x, int crtc_y,
614 unsigned int crtc_w, unsigned int crtc_h,
615 uint32_t x, uint32_t y,
616 uint32_t src_w, uint32_t src_h);
b39d53f6 617 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 618 struct drm_crtc *crtc);
c59cb179 619 int (*check_plane)(struct drm_plane *plane,
061e4b8d 620 struct intel_crtc_state *crtc_state,
c59cb179
MR
621 struct intel_plane_state *state);
622 void (*commit_plane)(struct drm_plane *plane,
623 struct intel_plane_state *state);
b840d907
JB
624};
625
b445e3b0
ED
626struct intel_watermark_params {
627 unsigned long fifo_size;
628 unsigned long max_wm;
629 unsigned long default_wm;
630 unsigned long guard_size;
631 unsigned long cacheline_size;
632};
633
634struct cxsr_latency {
635 int is_desktop;
636 int is_ddr3;
637 unsigned long fsb_freq;
638 unsigned long mem_freq;
639 unsigned long display_sr;
640 unsigned long display_hpll_disable;
641 unsigned long cursor_sr;
642 unsigned long cursor_hpll_disable;
643};
644
de419ab6 645#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 646#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 647#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 648#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 649#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 650#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 651#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 652#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 653#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 654
f5bbfca3 655struct intel_hdmi {
b242b7f7 656 u32 hdmi_reg;
f5bbfca3 657 int ddc_bus;
f5bbfca3 658 uint32_t color_range;
55bc60db 659 bool color_range_auto;
f5bbfca3
ED
660 bool has_hdmi_sink;
661 bool has_audio;
662 enum hdmi_force_audio force_audio;
abedc077 663 bool rgb_quant_range_selectable;
94a11ddc 664 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 665 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 666 enum hdmi_infoframe_type type,
fff63867 667 const void *frame, ssize_t len);
687f4d06 668 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 669 bool enable,
687f4d06 670 struct drm_display_mode *adjusted_mode);
e43823ec 671 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
672};
673
0e32b39c 674struct intel_dp_mst_encoder;
b091cd92 675#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 676
fe3cd48d
R
677/*
678 * enum link_m_n_set:
679 * When platform provides two set of M_N registers for dp, we can
680 * program them and switch between them incase of DRRS.
681 * But When only one such register is provided, we have to program the
682 * required divider value on that registers itself based on the DRRS state.
683 *
684 * M1_N1 : Program dp_m_n on M1_N1 registers
685 * dp_m2_n2 on M2_N2 registers (If supported)
686 *
687 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
688 * M2_N2 registers are not supported
689 */
690
691enum link_m_n_set {
692 /* Sets the m1_n1 and m2_n2 */
693 M1_N1 = 0,
694 M2_N2
695};
696
54d63ca6 697struct intel_dp {
54d63ca6 698 uint32_t output_reg;
9ed35ab1 699 uint32_t aux_ch_ctl_reg;
54d63ca6 700 uint32_t DP;
54d63ca6
SK
701 bool has_audio;
702 enum hdmi_force_audio force_audio;
703 uint32_t color_range;
55bc60db 704 bool color_range_auto;
54d63ca6 705 uint8_t link_bw;
a8f3ef61 706 uint8_t rate_select;
54d63ca6
SK
707 uint8_t lane_count;
708 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 709 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 710 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
711 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
712 uint8_t num_sink_rates;
713 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 714 struct drm_dp_aux aux;
54d63ca6
SK
715 uint8_t train_set[4];
716 int panel_power_up_delay;
717 int panel_power_down_delay;
718 int panel_power_cycle_delay;
719 int backlight_on_delay;
720 int backlight_off_delay;
54d63ca6
SK
721 struct delayed_work panel_vdd_work;
722 bool want_panel_vdd;
dce56b3c
PZ
723 unsigned long last_power_cycle;
724 unsigned long last_power_on;
725 unsigned long last_backlight_off;
5d42f82a 726
01527b31
CT
727 struct notifier_block edp_notifier;
728
a4a5d2f8
VS
729 /*
730 * Pipe whose power sequencer is currently locked into
731 * this port. Only relevant on VLV/CHV.
732 */
733 enum pipe pps_pipe;
36b5f425 734 struct edp_power_seq pps_delays;
a4a5d2f8 735
06ea66b6 736 bool use_tps3;
0e32b39c
DA
737 bool can_mst; /* this port supports mst */
738 bool is_mst;
739 int active_mst_links;
740 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 741 struct intel_connector *attached_connector;
ec5b01dd 742
0e32b39c
DA
743 /* mst connector list */
744 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
745 struct drm_dp_mst_topology_mgr mst_mgr;
746
ec5b01dd 747 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
748 /*
749 * This function returns the value we have to program the AUX_CTL
750 * register with to kick off an AUX transaction.
751 */
752 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
753 bool has_aux_irq,
754 int send_bytes,
755 uint32_t aux_clock_divider);
4e96c977 756 bool train_set_valid;
c5d5ab7a
TP
757
758 /* Displayport compliance testing */
759 unsigned long compliance_test_type;
559be30c
TP
760 unsigned long compliance_test_data;
761 bool compliance_test_active;
54d63ca6
SK
762};
763
da63a9f2
PZ
764struct intel_digital_port {
765 struct intel_encoder base;
174edf1f 766 enum port port;
bcf53de4 767 u32 saved_port_bits;
da63a9f2
PZ
768 struct intel_dp dp;
769 struct intel_hdmi hdmi;
b2c5c181 770 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
771};
772
0e32b39c
DA
773struct intel_dp_mst_encoder {
774 struct intel_encoder base;
775 enum pipe pipe;
776 struct intel_digital_port *primary;
777 void *port; /* store this opaque as its illegal to dereference it */
778};
779
89b667f8
JB
780static inline int
781vlv_dport_to_channel(struct intel_digital_port *dport)
782{
783 switch (dport->port) {
784 case PORT_B:
00fc31b7 785 case PORT_D:
e4607fcf 786 return DPIO_CH0;
89b667f8 787 case PORT_C:
e4607fcf 788 return DPIO_CH1;
89b667f8
JB
789 default:
790 BUG();
791 }
792}
793
eb69b0e5
CML
794static inline int
795vlv_pipe_to_channel(enum pipe pipe)
796{
797 switch (pipe) {
798 case PIPE_A:
799 case PIPE_C:
800 return DPIO_CH0;
801 case PIPE_B:
802 return DPIO_CH1;
803 default:
804 BUG();
805 }
806}
807
f875c15a
CW
808static inline struct drm_crtc *
809intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 return dev_priv->pipe_to_crtc_mapping[pipe];
813}
814
417ae147
CW
815static inline struct drm_crtc *
816intel_get_crtc_for_plane(struct drm_device *dev, int plane)
817{
818 struct drm_i915_private *dev_priv = dev->dev_private;
819 return dev_priv->plane_to_crtc_mapping[plane];
820}
821
4e5359cd
SF
822struct intel_unpin_work {
823 struct work_struct work;
b4a98e57 824 struct drm_crtc *crtc;
ab8d6675 825 struct drm_framebuffer *old_fb;
05394f39 826 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 827 struct drm_pending_vblank_event *event;
e7d841ca
CW
828 atomic_t pending;
829#define INTEL_FLIP_INACTIVE 0
830#define INTEL_FLIP_PENDING 1
831#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
832 u32 flip_count;
833 u32 gtt_offset;
f06cc1b9 834 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
835 int flip_queued_vblank;
836 int flip_ready_vblank;
4e5359cd
SF
837 bool enable_stall_check;
838};
839
5f1aae65
PZ
840struct intel_load_detect_pipe {
841 struct drm_framebuffer *release_fb;
842 bool load_detect_temp;
843 int dpms_mode;
844};
79e53945 845
5f1aae65
PZ
846static inline struct intel_encoder *
847intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
848{
849 return to_intel_connector(connector)->encoder;
850}
851
da63a9f2
PZ
852static inline struct intel_digital_port *
853enc_to_dig_port(struct drm_encoder *encoder)
854{
855 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
856}
857
0e32b39c
DA
858static inline struct intel_dp_mst_encoder *
859enc_to_mst(struct drm_encoder *encoder)
860{
861 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
862}
863
9ff8c9ba
ID
864static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
865{
866 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
867}
868
869static inline struct intel_digital_port *
870dp_to_dig_port(struct intel_dp *intel_dp)
871{
872 return container_of(intel_dp, struct intel_digital_port, dp);
873}
874
875static inline struct intel_digital_port *
876hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
877{
878 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
879}
880
6af31a65
DL
881/*
882 * Returns the number of planes for this pipe, ie the number of sprites + 1
883 * (primary plane). This doesn't count the cursor plane then.
884 */
885static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
886{
887 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
888}
5f1aae65 889
47339cd9 890/* intel_fifo_underrun.c */
a72e4c9f 891bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 892 enum pipe pipe, bool enable);
a72e4c9f 893bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
894 enum transcoder pch_transcoder,
895 bool enable);
1f7247c0
DV
896void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
897 enum pipe pipe);
898void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
899 enum transcoder pch_transcoder);
a72e4c9f 900void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
901
902/* i915_irq.c */
480c8033
DV
903void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
904void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
905void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
906void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 907void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
908void gen6_enable_rps_interrupts(struct drm_device *dev);
909void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 910u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
911void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
912void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
913static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
914{
915 /*
916 * We only use drm_irq_uninstall() at unload and VT switch, so
917 * this is the only thing we need to check.
918 */
2aeb7d3a 919 return dev_priv->pm.irqs_enabled;
9df7575f
JB
920}
921
a225f079 922int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
923void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
924 unsigned int pipe_mask);
5f1aae65 925
5f1aae65 926/* intel_crt.c */
87440425 927void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
928
929
930/* intel_ddi.c */
87440425
PZ
931void intel_prepare_ddi(struct drm_device *dev);
932void hsw_fdi_link_train(struct drm_crtc *crtc);
933void intel_ddi_init(struct drm_device *dev, enum port port);
934enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
935bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
936void intel_ddi_pll_init(struct drm_device *dev);
937void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
938void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
939 enum transcoder cpu_transcoder);
940void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
941void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
942bool intel_ddi_pll_select(struct intel_crtc *crtc,
943 struct intel_crtc_state *crtc_state);
87440425
PZ
944void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
945void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
946bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
947void intel_ddi_fdi_disable(struct drm_crtc *crtc);
948void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 949 struct intel_crtc_state *pipe_config);
bcddf610
S
950struct intel_encoder *
951intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 952
44905a27 953void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 954void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 955 struct intel_crtc_state *pipe_config);
0e32b39c 956void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
96fb9f9b
VK
957void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
958 enum port port, int type);
5f1aae65 959
b680c37a 960/* intel_frontbuffer.c */
f99d7069 961void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 962 enum fb_op_origin origin);
f99d7069
DV
963void intel_frontbuffer_flip_prepare(struct drm_device *dev,
964 unsigned frontbuffer_bits);
965void intel_frontbuffer_flip_complete(struct drm_device *dev,
966 unsigned frontbuffer_bits);
967void intel_frontbuffer_flush(struct drm_device *dev,
968 unsigned frontbuffer_bits);
f99d7069 969void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 970 unsigned frontbuffer_bits);
f99d7069 971
6761dd31
TU
972unsigned int intel_fb_align_height(struct drm_device *dev,
973 unsigned int height,
974 uint32_t pixel_format,
975 uint64_t fb_format_modifier);
f99d7069 976void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a 977
b321803d
DL
978u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
979 uint32_t pixel_format);
b680c37a 980
7c10a2b5
JN
981/* intel_audio.c */
982void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
983void intel_audio_codec_enable(struct intel_encoder *encoder);
984void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
985void i915_audio_component_init(struct drm_i915_private *dev_priv);
986void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 987
b680c37a 988/* intel_display.c */
65a3fea0 989extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
990bool intel_has_pending_fb_unpin(struct drm_device *dev);
991int intel_pch_rawclk(struct drm_device *dev);
992void intel_mark_busy(struct drm_device *dev);
87440425
PZ
993void intel_mark_idle(struct drm_device *dev);
994void intel_crtc_restore_mode(struct drm_crtc *crtc);
9716c691 995void intel_display_suspend(struct drm_device *dev);
5da76e94 996int intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
997void intel_crtc_update_dpms(struct drm_crtc *crtc);
998void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
999int intel_connector_init(struct intel_connector *);
1000struct intel_connector *intel_connector_alloc(void);
87440425
PZ
1001void intel_connector_dpms(struct drm_connector *, int mode);
1002bool intel_connector_get_hw_state(struct intel_connector *connector);
1003void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
1004bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1005 struct intel_digital_port *port);
87440425
PZ
1006void intel_connector_attach_encoder(struct intel_connector *connector,
1007 struct intel_encoder *encoder);
1008struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1009struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1010 struct drm_crtc *crtc);
752aa88a 1011enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1012int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1013 struct drm_file *file_priv);
87440425
PZ
1014enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1015 enum pipe pipe);
4093561b 1016bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1017static inline void
1018intel_wait_for_vblank(struct drm_device *dev, int pipe)
1019{
1020 drm_wait_one_vblank(dev, pipe);
1021}
87440425 1022int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1023void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1024 struct intel_digital_port *dport,
1025 unsigned int expected_mask);
87440425
PZ
1026bool intel_get_load_detect_pipe(struct drm_connector *connector,
1027 struct drm_display_mode *mode,
51fd371b
RC
1028 struct intel_load_detect_pipe *old,
1029 struct drm_modeset_acquire_ctx *ctx);
87440425 1030void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1031 struct intel_load_detect_pipe *old,
1032 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1033int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1034 struct drm_framebuffer *fb,
82bc3b2d 1035 const struct drm_plane_state *plane_state,
91af127f
JH
1036 struct intel_engine_cs *pipelined,
1037 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1038struct drm_framebuffer *
1039__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1040 struct drm_mode_fb_cmd2 *mode_cmd,
1041 struct drm_i915_gem_object *obj);
87440425
PZ
1042void intel_prepare_page_flip(struct drm_device *dev, int plane);
1043void intel_finish_page_flip(struct drm_device *dev, int pipe);
1044void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1045void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1046int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1047 struct drm_framebuffer *fb,
1048 const struct drm_plane_state *new_state);
38f3ce3a 1049void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1050 struct drm_framebuffer *fb,
1051 const struct drm_plane_state *old_state);
a98b3431
MR
1052int intel_plane_atomic_get_property(struct drm_plane *plane,
1053 const struct drm_plane_state *state,
1054 struct drm_property *property,
1055 uint64_t *val);
1056int intel_plane_atomic_set_property(struct drm_plane *plane,
1057 struct drm_plane_state *state,
1058 struct drm_property *property,
1059 uint64_t val);
da20eabd
ML
1060int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1061 struct drm_plane_state *plane_state);
716c2e55 1062
50470bb0
TU
1063unsigned int
1064intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1065 uint64_t fb_format_modifier);
1066
121920fa
TU
1067static inline bool
1068intel_rotation_90_or_270(unsigned int rotation)
1069{
1070 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1071}
1072
3b7a5119
SJ
1073void intel_create_rotation_property(struct drm_device *dev,
1074 struct intel_plane *plane);
1075
716c2e55 1076/* shared dpll functions */
5f1aae65 1077struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1078void assert_shared_dpll(struct drm_i915_private *dev_priv,
1079 struct intel_shared_dpll *pll,
1080 bool state);
1081#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1082#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1083struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1084 struct intel_crtc_state *state);
716c2e55 1085
d288f65f
VS
1086void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1087 const struct dpll *dpll);
1088void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1089
716c2e55 1090/* modesetting asserts */
b680c37a
DV
1091void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1092 enum pipe pipe);
55607e8a
DV
1093void assert_pll(struct drm_i915_private *dev_priv,
1094 enum pipe pipe, bool state);
1095#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1096#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1097void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1098 enum pipe pipe, bool state);
1099#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1100#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1101void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1102#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1103#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1104unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1105 int *x, int *y,
87440425
PZ
1106 unsigned int tiling_mode,
1107 unsigned int bpp,
1108 unsigned int pitch);
7514747d
VS
1109void intel_prepare_reset(struct drm_device *dev);
1110void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1111void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1112void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1113void broxton_init_cdclk(struct drm_device *dev);
1114void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1115void broxton_ddi_phy_init(struct drm_device *dev);
1116void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1117void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1118void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1119void skl_init_cdclk(struct drm_i915_private *dev_priv);
1120void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1121void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1122 struct intel_crtc_state *pipe_config);
fe3cd48d 1123void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1124int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1125void
5cec258b 1126ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1127 int dotclock);
5ab7b0b7
ID
1128bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1129 intel_clock_t *best_clock);
87440425 1130bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1131void hsw_enable_ips(struct intel_crtc *crtc);
1132void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1133enum intel_display_power_domain
1134intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1135void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1136 struct intel_crtc_state *pipe_config);
46a55d30 1137void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1138void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7
ML
1139
1140int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state, int force_detach);
6156a456 1141int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1142
121920fa
TU
1143unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1144 struct drm_i915_gem_object *obj);
6156a456
CK
1145u32 skl_plane_ctl_format(uint32_t pixel_format);
1146u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1147u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1148
eb805623
DV
1149/* intel_csr.c */
1150void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1151enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1152void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1153 enum csr_state state);
eb805623
DV
1154void intel_csr_load_program(struct drm_device *dev);
1155void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1156void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1157
5f1aae65 1158/* intel_dp.c */
87440425
PZ
1159void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1160bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1161 struct intel_connector *intel_connector);
87440425
PZ
1162void intel_dp_start_link_train(struct intel_dp *intel_dp);
1163void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1164void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1165void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1166void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1167int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1168bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1169 struct intel_crtc_state *pipe_config);
5d8a7752 1170bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1171enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1172 bool long_hpd);
4be73780
DV
1173void intel_edp_backlight_on(struct intel_dp *intel_dp);
1174void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1175void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1176void intel_edp_panel_on(struct intel_dp *intel_dp);
1177void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1178void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1179void intel_dp_mst_suspend(struct drm_device *dev);
1180void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1181int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1182int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1183void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1184void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1185uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1186void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1187void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1188void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1189void intel_edp_drrs_invalidate(struct drm_device *dev,
1190 unsigned frontbuffer_bits);
1191void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1192
0e32b39c
DA
1193/* intel_dp_mst.c */
1194int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1195void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1196/* intel_dsi.c */
4328633d 1197void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1198
1199
1200/* intel_dvo.c */
87440425 1201void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1202
1203
0632fef6 1204/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1205#ifdef CONFIG_DRM_I915_FBDEV
1206extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1207extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1208extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1209extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1210extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1211extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1212#else
1213static inline int intel_fbdev_init(struct drm_device *dev)
1214{
1215 return 0;
1216}
5f1aae65 1217
d1d70677 1218static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1219{
1220}
1221
1222static inline void intel_fbdev_fini(struct drm_device *dev)
1223{
1224}
1225
82e3b8c1 1226static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1227{
1228}
1229
0632fef6 1230static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1231{
1232}
1233#endif
5f1aae65 1234
7ff0ebcc
RV
1235/* intel_fbc.c */
1236bool intel_fbc_enabled(struct drm_device *dev);
1237void intel_fbc_update(struct drm_device *dev);
1238void intel_fbc_init(struct drm_i915_private *dev_priv);
1239void intel_fbc_disable(struct drm_device *dev);
dbef0f15
PZ
1240void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1241 unsigned int frontbuffer_bits,
1242 enum fb_op_origin origin);
1243void intel_fbc_flush(struct drm_i915_private *dev_priv,
1244 unsigned int frontbuffer_bits);
2e8144a5 1245const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7ff0ebcc 1246
5f1aae65 1247/* intel_hdmi.c */
87440425
PZ
1248void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1249void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1250 struct intel_connector *intel_connector);
1251struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1252bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1253 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1254
1255
1256/* intel_lvds.c */
87440425
PZ
1257void intel_lvds_init(struct drm_device *dev);
1258bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1259
1260
1261/* intel_modes.c */
1262int intel_connector_update_modes(struct drm_connector *connector,
87440425 1263 struct edid *edid);
5f1aae65 1264int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1265void intel_attach_force_audio_property(struct drm_connector *connector);
1266void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1267
1268
1269/* intel_overlay.c */
87440425
PZ
1270void intel_setup_overlay(struct drm_device *dev);
1271void intel_cleanup_overlay(struct drm_device *dev);
1272int intel_overlay_switch_off(struct intel_overlay *overlay);
1273int intel_overlay_put_image(struct drm_device *dev, void *data,
1274 struct drm_file *file_priv);
1275int intel_overlay_attrs(struct drm_device *dev, void *data,
1276 struct drm_file *file_priv);
1362b776 1277void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1278
1279
1280/* intel_panel.c */
87440425 1281int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1282 struct drm_display_mode *fixed_mode,
1283 struct drm_display_mode *downclock_mode);
87440425
PZ
1284void intel_panel_fini(struct intel_panel *panel);
1285void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1286 struct drm_display_mode *adjusted_mode);
1287void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1288 struct intel_crtc_state *pipe_config,
87440425
PZ
1289 int fitting_mode);
1290void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1291 struct intel_crtc_state *pipe_config,
87440425 1292 int fitting_mode);
6dda730e
JN
1293void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1294 u32 level, u32 max);
6517d273 1295int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1296void intel_panel_enable_backlight(struct intel_connector *connector);
1297void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1298void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1299void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1300enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1301extern struct drm_display_mode *intel_find_panel_downclock(
1302 struct drm_device *dev,
1303 struct drm_display_mode *fixed_mode,
1304 struct drm_connector *connector);
0962c3c9
VS
1305void intel_backlight_register(struct drm_device *dev);
1306void intel_backlight_unregister(struct drm_device *dev);
1307
5f1aae65 1308
0bc12bcb 1309/* intel_psr.c */
0bc12bcb
RV
1310void intel_psr_enable(struct intel_dp *intel_dp);
1311void intel_psr_disable(struct intel_dp *intel_dp);
1312void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1313 unsigned frontbuffer_bits);
0bc12bcb 1314void intel_psr_flush(struct drm_device *dev,
20c8838b 1315 unsigned frontbuffer_bits);
0bc12bcb 1316void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1317void intel_psr_single_frame_update(struct drm_device *dev,
1318 unsigned frontbuffer_bits);
0bc12bcb 1319
9c065a7d
DV
1320/* intel_runtime_pm.c */
1321int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1322void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1323void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1324void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1325
f458ebbc
DV
1326bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1327 enum intel_display_power_domain domain);
1328bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1329 enum intel_display_power_domain domain);
9c065a7d
DV
1330void intel_display_power_get(struct drm_i915_private *dev_priv,
1331 enum intel_display_power_domain domain);
1332void intel_display_power_put(struct drm_i915_private *dev_priv,
1333 enum intel_display_power_domain domain);
1334void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1335void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1336void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1337void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1338void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1339
d9bc89d9
DV
1340void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1341
5f1aae65 1342/* intel_pm.c */
87440425
PZ
1343void intel_init_clock_gating(struct drm_device *dev);
1344void intel_suspend_hw(struct drm_device *dev);
546c81fd 1345int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1346void intel_update_watermarks(struct drm_crtc *crtc);
1347void intel_update_sprite_watermarks(struct drm_plane *plane,
1348 struct drm_crtc *crtc,
ed57cb8a
DL
1349 uint32_t sprite_width,
1350 uint32_t sprite_height,
1351 int pixel_size,
87440425
PZ
1352 bool enabled, bool scaled);
1353void intel_init_pm(struct drm_device *dev);
f742a552 1354void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1355void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1356void intel_gpu_ips_teardown(void);
ae48434c
ID
1357void intel_init_gt_powersave(struct drm_device *dev);
1358void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1359void intel_enable_gt_powersave(struct drm_device *dev);
1360void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1361void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1362void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1363void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1364void gen6_rps_busy(struct drm_i915_private *dev_priv);
1365void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1366void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1367void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1368 struct intel_rps_client *rps,
1369 unsigned long submitted);
6ad790c0 1370void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1371 struct drm_i915_gem_request *req);
6eb1a681 1372void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1373void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1374void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1375void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1376 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1377uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1378
5f1aae65 1379/* intel_sdvo.c */
87440425 1380bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1381
2b28bb1b 1382
5f1aae65 1383/* intel_sprite.c */
87440425 1384int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1385int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1386 struct drm_file *file_priv);
9362c7c5
ACO
1387bool intel_pipe_update_start(struct intel_crtc *crtc,
1388 uint32_t *start_vbl_count);
1389void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1390
1391/* intel_tv.c */
87440425 1392void intel_tv_init(struct drm_device *dev);
20ddf665 1393
ea2c67bb 1394/* intel_atomic.c */
5ee67f1c
MR
1395int intel_atomic_check(struct drm_device *dev,
1396 struct drm_atomic_state *state);
1397int intel_atomic_commit(struct drm_device *dev,
1398 struct drm_atomic_state *state,
1399 bool async);
2545e4a6
MR
1400int intel_connector_atomic_get_property(struct drm_connector *connector,
1401 const struct drm_connector_state *state,
1402 struct drm_property *property,
1403 uint64_t *val);
1356837e
MR
1404struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1405void intel_crtc_destroy_state(struct drm_crtc *crtc,
1406 struct drm_crtc_state *state);
de419ab6
ML
1407struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1408void intel_atomic_state_clear(struct drm_atomic_state *);
1409struct intel_shared_dpll_config *
1410intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1411
10f81c19
ACO
1412static inline struct intel_crtc_state *
1413intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1414 struct intel_crtc *crtc)
1415{
1416 struct drm_crtc_state *crtc_state;
1417 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1418 if (IS_ERR(crtc_state))
0b6cc188 1419 return ERR_CAST(crtc_state);
10f81c19
ACO
1420
1421 return to_intel_crtc_state(crtc_state);
1422}
d03c93d4
CK
1423int intel_atomic_setup_scalers(struct drm_device *dev,
1424 struct intel_crtc *intel_crtc,
1425 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1426
1427/* intel_atomic_plane.c */
8e7d688b 1428struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1429struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1430void intel_plane_destroy_state(struct drm_plane *plane,
1431 struct drm_plane_state *state);
1432extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1433
79e53945 1434#endif /* __INTEL_DRV_H__ */