]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: Move rotation from intel_plane to drm_plane_state
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
913d8d11 38
2e541625
AE
39#define DIV_ROUND_CLOSEST_ULL(ll, d) \
40({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
41
1d5bfac9
DV
42/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
49 */
481b6af3 50#define _wait_for(COND, MS, W) ({ \
1d5bfac9 51 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 52 int ret__ = 0; \
0206e353 53 while (!(COND)) { \
913d8d11 54 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
55 if (!(COND)) \
56 ret__ = -ETIMEDOUT; \
913d8d11
CW
57 break; \
58 } \
0cc2764c
BW
59 if (W && drm_can_sleep()) { \
60 msleep(W); \
61 } else { \
62 cpu_relax(); \
63 } \
913d8d11
CW
64 } \
65 ret__; \
66})
67
481b6af3
CW
68#define wait_for(COND, MS) _wait_for(COND, MS, 1)
69#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
70#define wait_for_atomic_us(COND, US) _wait_for((COND), \
71 DIV_ROUND_UP((US), 1000), 0)
481b6af3 72
49938ac4
JN
73#define KHz(x) (1000 * (x))
74#define MHz(x) KHz(1000 * (x))
021357ac 75
79e53945
JB
76/*
77 * Display related stuff
78 */
79
80/* store information about an Ixxx DVO */
81/* The i830->i865 use multiple DVOs with multiple i2cs */
82/* the i915, i945 have a single sDVO i2c bus - which is different */
83#define MAX_OUTPUTS 6
84/* maximum connectors per crtcs in the mode set */
79e53945 85
4726e0b0
SK
86/* Maximum cursor sizes */
87#define GEN2_CURSOR_WIDTH 64
88#define GEN2_CURSOR_HEIGHT 64
068be561
DL
89#define MAX_CURSOR_WIDTH 256
90#define MAX_CURSOR_HEIGHT 256
4726e0b0 91
79e53945
JB
92#define INTEL_I2C_BUS_DVO 1
93#define INTEL_I2C_BUS_SDVO 2
94
95/* these are outputs from the chip - integrated only
96 external chips are via DVO or SDVO output */
6847d71b
PZ
97enum intel_output_type {
98 INTEL_OUTPUT_UNUSED = 0,
99 INTEL_OUTPUT_ANALOG = 1,
100 INTEL_OUTPUT_DVO = 2,
101 INTEL_OUTPUT_SDVO = 3,
102 INTEL_OUTPUT_LVDS = 4,
103 INTEL_OUTPUT_TVOUT = 5,
104 INTEL_OUTPUT_HDMI = 6,
105 INTEL_OUTPUT_DISPLAYPORT = 7,
106 INTEL_OUTPUT_EDP = 8,
107 INTEL_OUTPUT_DSI = 9,
108 INTEL_OUTPUT_UNKNOWN = 10,
109 INTEL_OUTPUT_DP_MST = 11,
110};
79e53945
JB
111
112#define INTEL_DVO_CHIP_NONE 0
113#define INTEL_DVO_CHIP_LVDS 1
114#define INTEL_DVO_CHIP_TMDS 2
115#define INTEL_DVO_CHIP_TVOUT 4
116
dfba2e2d
SK
117#define INTEL_DSI_VIDEO_MODE 0
118#define INTEL_DSI_COMMAND_MODE 1
72ffa333 119
79e53945
JB
120struct intel_framebuffer {
121 struct drm_framebuffer base;
05394f39 122 struct drm_i915_gem_object *obj;
79e53945
JB
123};
124
37811fcc
CW
125struct intel_fbdev {
126 struct drm_fb_helper helper;
8bcd4553 127 struct intel_framebuffer *fb;
37811fcc
CW
128 struct list_head fbdev_list;
129 struct drm_display_mode *our_mode;
d978ef14 130 int preferred_bpp;
37811fcc 131};
79e53945 132
21d40d37 133struct intel_encoder {
4ef69c7a 134 struct drm_encoder base;
9a935856
DV
135 /*
136 * The new crtc this encoder will be driven from. Only differs from
137 * base->crtc while a modeset is in progress.
138 */
139 struct intel_crtc *new_crtc;
140
6847d71b 141 enum intel_output_type type;
bc079e8b 142 unsigned int cloneable;
5ab432ef 143 bool connectors_active;
21d40d37 144 void (*hot_plug)(struct intel_encoder *);
7ae89233 145 bool (*compute_config)(struct intel_encoder *,
5cec258b 146 struct intel_crtc_state *);
dafd226c 147 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 148 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 149 void (*enable)(struct intel_encoder *);
6cc5f341 150 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 151 void (*disable)(struct intel_encoder *);
bf49ec8c 152 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
153 /* Read out the current hw state of this connector, returning true if
154 * the encoder is active. If the encoder is enabled it also set the pipe
155 * it is connected to in the pipe parameter. */
156 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 157 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 158 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
159 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
160 * be set correctly before calling this function. */
045ac3b5 161 void (*get_config)(struct intel_encoder *,
5cec258b 162 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
163 /*
164 * Called during system suspend after all pending requests for the
165 * encoder are flushed (for example for DP AUX transactions) and
166 * device interrupts are disabled.
167 */
168 void (*suspend)(struct intel_encoder *);
f8aed700 169 int crtc_mask;
1d843f9d 170 enum hpd_pin hpd_pin;
79e53945
JB
171};
172
1d508706 173struct intel_panel {
dd06f90e 174 struct drm_display_mode *fixed_mode;
ec9ed197 175 struct drm_display_mode *downclock_mode;
4d891523 176 int fitting_mode;
58c68779
JN
177
178 /* backlight */
179 struct {
c91c9f32 180 bool present;
58c68779 181 u32 level;
6dda730e 182 u32 min;
7bd688cd 183 u32 max;
58c68779 184 bool enabled;
636baebf
JN
185 bool combination_mode; /* gen 2/4 only */
186 bool active_low_pwm;
58c68779
JN
187 struct backlight_device *device;
188 } backlight;
ab656bb9
JN
189
190 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
191};
192
5daa55eb
ZW
193struct intel_connector {
194 struct drm_connector base;
9a935856
DV
195 /*
196 * The fixed encoder this connector is connected to.
197 */
df0e9248 198 struct intel_encoder *encoder;
9a935856
DV
199
200 /*
201 * The new encoder this connector will be driven. Only differs from
202 * encoder while a modeset is in progress.
203 */
204 struct intel_encoder *new_encoder;
205
f0947c37
DV
206 /* Reads out the current hw, returning true if the connector is enabled
207 * and active (i.e. dpms ON state). */
208 bool (*get_hw_state)(struct intel_connector *);
1d508706 209
4932e2c3
ID
210 /*
211 * Removes all interfaces through which the connector is accessible
212 * - like sysfs, debugfs entries -, so that no new operations can be
213 * started on the connector. Also makes sure all currently pending
214 * operations finish before returing.
215 */
216 void (*unregister)(struct intel_connector *);
217
1d508706
JN
218 /* Panel info for eDP and LVDS */
219 struct intel_panel panel;
9cd300e0
JN
220
221 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
222 struct edid *edid;
beb60608 223 struct edid *detect_edid;
821450c6
EE
224
225 /* since POLL and HPD connectors may use the same HPD line keep the native
226 state of connector->polled in case hotplug storm detection changes it */
227 u8 polled;
0e32b39c
DA
228
229 void *port; /* store this opaque as its illegal to dereference it */
230
231 struct intel_dp *mst_port;
5daa55eb
ZW
232};
233
80ad9206
VS
234typedef struct dpll {
235 /* given values */
236 int n;
237 int m1, m2;
238 int p1, p2;
239 /* derived values */
240 int dot;
241 int vco;
242 int m;
243 int p;
244} intel_clock_t;
245
eeca778a 246struct intel_plane_state {
2b875c22 247 struct drm_plane_state base;
eeca778a
GP
248 struct drm_rect src;
249 struct drm_rect dst;
250 struct drm_rect clip;
eeca778a 251 bool visible;
32b7eeec
MR
252
253 /*
254 * used only for sprite planes to determine when to implicitly
255 * enable/disable the primary plane
256 */
257 bool hides_primary;
eeca778a
GP
258};
259
5724dbd1 260struct intel_initial_plane_config {
49af449b 261 unsigned int tiling;
46f297fb
JB
262 int size;
263 u32 base;
264};
265
5cec258b 266struct intel_crtc_state {
2d112de7
ACO
267 struct drm_crtc_state base;
268
bb760063
DV
269 /**
270 * quirks - bitfield with hw state readout quirks
271 *
272 * For various reasons the hw state readout code might not be able to
273 * completely faithfully read out the current state. These cases are
274 * tracked with quirk flags so that fastboot and state checker can act
275 * accordingly.
276 */
9953599b
DV
277#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
278#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
bb760063
DV
279 unsigned long quirks;
280
37327abd
VS
281 /* Pipe source size (ie. panel fitter input size)
282 * All planes will be positioned inside this space,
283 * and get clipped at the edges. */
284 int pipe_src_w, pipe_src_h;
285
5bfe2ac0
DV
286 /* Whether to set up the PCH/FDI. Note that we never allow sharing
287 * between pch encoders and cpu encoders. */
288 bool has_pch_encoder;
50f3b016 289
e43823ec
JB
290 /* Are we sending infoframes on the attached port */
291 bool has_infoframe;
292
3b117c8f
DV
293 /* CPU Transcoder for the pipe. Currently this can only differ from the
294 * pipe on Haswell (where we have a special eDP transcoder). */
295 enum transcoder cpu_transcoder;
296
50f3b016
DV
297 /*
298 * Use reduced/limited/broadcast rbg range, compressing from the full
299 * range fed into the crtcs.
300 */
301 bool limited_color_range;
302
03afc4a2
DV
303 /* DP has a bunch of special case unfortunately, so mark the pipe
304 * accordingly. */
305 bool has_dp_encoder;
d8b32247 306
6897b4b5
DV
307 /* Whether we should send NULL infoframes. Required for audio. */
308 bool has_hdmi_sink;
309
9ed109a7
DV
310 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
311 * has_dp_encoder is set. */
312 bool has_audio;
313
d8b32247
DV
314 /*
315 * Enable dithering, used when the selected pipe bpp doesn't match the
316 * plane bpp.
317 */
965e0c48 318 bool dither;
f47709a9
DV
319
320 /* Controls for the clock computation, to override various stages. */
321 bool clock_set;
322
09ede541
DV
323 /* SDVO TV has a bunch of special case. To make multifunction encoders
324 * work correctly, we need to track this at runtime.*/
325 bool sdvo_tv_clock;
326
e29c22c0
DV
327 /*
328 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
329 * required. This is set in the 2nd loop of calling encoder's
330 * ->compute_config if the first pick doesn't work out.
331 */
332 bool bw_constrained;
333
f47709a9
DV
334 /* Settings for the intel dpll used on pretty much everything but
335 * haswell. */
80ad9206 336 struct dpll dpll;
f47709a9 337
a43f6e0f
DV
338 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
339 enum intel_dpll_id shared_dpll;
340
96b7dfb7
S
341 /*
342 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
343 * - enum skl_dpll on SKL
344 */
de7cfc63
DV
345 uint32_t ddi_pll_sel;
346
66e985c0
DV
347 /* Actual register state of the dpll, for shared dpll cross-checking. */
348 struct intel_dpll_hw_state dpll_hw_state;
349
965e0c48 350 int pipe_bpp;
6cf86a5e 351 struct intel_link_m_n dp_m_n;
ff9a6750 352
439d7ac0
PB
353 /* m2_n2 for eDP downclock */
354 struct intel_link_m_n dp_m2_n2;
f769cd24 355 bool has_drrs;
439d7ac0 356
ff9a6750
DV
357 /*
358 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
359 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
360 * already multiplied by pixel_multiplier.
df92b1e6 361 */
ff9a6750
DV
362 int port_clock;
363
6cc5f341
DV
364 /* Used by SDVO (and if we ever fix it, HDMI). */
365 unsigned pixel_multiplier;
2dd24552
JB
366
367 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
368 struct {
369 u32 control;
370 u32 pgm_ratios;
68fc8742 371 u32 lvds_border_bits;
b074cec8
JB
372 } gmch_pfit;
373
374 /* Panel fitter placement and size for Ironlake+ */
375 struct {
376 u32 pos;
377 u32 size;
fd4daa9c 378 bool enabled;
fabf6e51 379 bool force_thru;
b074cec8 380 } pch_pfit;
33d29b14 381
ca3a0ff8 382 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 383 int fdi_lanes;
ca3a0ff8 384 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
385
386 bool ips_enabled;
cf532bb2
VS
387
388 bool double_wide;
0e32b39c
DA
389
390 bool dp_encoder_is_mst;
391 int pbn;
b8cecdf5
DV
392};
393
0b2ae6d7
VS
394struct intel_pipe_wm {
395 struct intel_wm_level wm[5];
396 uint32_t linetime;
397 bool fbc_wm_enabled;
2a44b76b
VS
398 bool pipe_enabled;
399 bool sprites_enabled;
400 bool sprites_scaled;
0b2ae6d7
VS
401};
402
84c33a64 403struct intel_mmio_flip {
cc8c4cc2 404 struct drm_i915_gem_request *req;
9362c7c5 405 struct work_struct work;
84c33a64
SG
406};
407
2ac96d2a
PB
408struct skl_pipe_wm {
409 struct skl_wm_level wm[8];
410 struct skl_wm_level trans_wm;
411 uint32_t linetime;
412};
413
32b7eeec
MR
414/*
415 * Tracking of operations that need to be performed at the beginning/end of an
416 * atomic commit, outside the atomic section where interrupts are disabled.
417 * These are generally operations that grab mutexes or might otherwise sleep
418 * and thus can't be run with interrupts disabled.
419 */
420struct intel_crtc_atomic_commit {
c34c9ee4
MR
421 /* vblank evasion */
422 bool evade;
423 unsigned start_vbl_count;
424
32b7eeec
MR
425 /* Sleepable operations to perform before commit */
426 bool wait_for_flips;
427 bool disable_fbc;
428 bool pre_disable_primary;
429 bool update_wm;
ea2c67bb 430 unsigned disabled_planes;
32b7eeec
MR
431
432 /* Sleepable operations to perform after commit */
433 unsigned fb_bits;
434 bool wait_vblank;
435 bool update_fbc;
436 bool post_enable_primary;
437 unsigned update_sprite_watermarks;
438};
439
79e53945
JB
440struct intel_crtc {
441 struct drm_crtc base;
80824003
JB
442 enum pipe pipe;
443 enum plane plane;
79e53945 444 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
445 /*
446 * Whether the crtc and the connected output pipeline is active. Implies
447 * that crtc->enabled is set, i.e. the current mode configuration has
448 * some outputs connected to this crtc.
08a48469
DV
449 */
450 bool active;
6efdf354 451 unsigned long enabled_power_domains;
4c445e0e 452 bool primary_enabled; /* is the primary plane (partially) visible? */
652c393a 453 bool lowfreq_avail;
02e792fb 454 struct intel_overlay *overlay;
6b95a207 455 struct intel_unpin_work *unpin_work;
cda4b7d3 456
b4a98e57
CW
457 atomic_t unpin_work_count;
458
e506a0c6
DV
459 /* Display surface base address adjustement for pageflips. Note that on
460 * gen4+ this only adjusts up to a tile, offsets within a tile are
461 * handled in the hw itself (with the TILEOFF register). */
462 unsigned long dspaddr_offset;
463
05394f39 464 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 465 uint32_t cursor_addr;
cda4b7d3 466 int16_t cursor_width, cursor_height;
4b0e333e 467 uint32_t cursor_cntl;
dc41c154 468 uint32_t cursor_size;
4b0e333e 469 uint32_t cursor_base;
4b645f14 470
5724dbd1 471 struct intel_initial_plane_config plane_config;
6e3c9717 472 struct intel_crtc_state *config;
5cec258b 473 struct intel_crtc_state *new_config;
7668851f 474 bool new_enabled;
b8cecdf5 475
10d83730
VS
476 /* reset counter value when the last flip was submitted */
477 unsigned int reset_counter;
8664281b
PZ
478
479 /* Access to these should be protected by dev_priv->irq_lock. */
480 bool cpu_fifo_underrun_disabled;
481 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
482
483 /* per-pipe watermark state */
484 struct {
485 /* watermarks currently being used */
486 struct intel_pipe_wm active;
2ac96d2a
PB
487 /* SKL wm values currently in use */
488 struct skl_pipe_wm skl_active;
0b2ae6d7 489 } wm;
8d7849db 490
80715b2f 491 int scanline_offset;
84c33a64 492 struct intel_mmio_flip mmio_flip;
32b7eeec
MR
493
494 struct intel_crtc_atomic_commit atomic;
79e53945
JB
495};
496
c35426d2
VS
497struct intel_plane_wm_parameters {
498 uint32_t horiz_pixels;
ed57cb8a 499 uint32_t vert_pixels;
c35426d2
VS
500 uint8_t bytes_per_pixel;
501 bool enabled;
502 bool scaled;
503};
504
b840d907
JB
505struct intel_plane {
506 struct drm_plane base;
7f1f3851 507 int plane;
b840d907
JB
508 enum pipe pipe;
509 struct drm_i915_gem_object *obj;
2d354c34 510 bool can_scale;
b840d907 511 int max_downscale;
526682e9
PZ
512
513 /* Since we need to change the watermarks before/after
514 * enabling/disabling the planes, we need to store the parameters here
515 * as the other pieces of the struct may not reflect the values we want
516 * for the watermark calculations. Currently only Haswell uses this.
517 */
c35426d2 518 struct intel_plane_wm_parameters wm;
526682e9 519
8e7d688b
MR
520 /*
521 * NOTE: Do not place new plane state fields here (e.g., when adding
522 * new plane properties). New runtime state should now be placed in
523 * the intel_plane_state structure and accessed via drm_plane->state.
524 */
525
b840d907 526 void (*update_plane)(struct drm_plane *plane,
b39d53f6 527 struct drm_crtc *crtc,
b840d907
JB
528 struct drm_framebuffer *fb,
529 struct drm_i915_gem_object *obj,
530 int crtc_x, int crtc_y,
531 unsigned int crtc_w, unsigned int crtc_h,
532 uint32_t x, uint32_t y,
533 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
534 void (*disable_plane)(struct drm_plane *plane,
535 struct drm_crtc *crtc);
c59cb179
MR
536 int (*check_plane)(struct drm_plane *plane,
537 struct intel_plane_state *state);
538 void (*commit_plane)(struct drm_plane *plane,
539 struct intel_plane_state *state);
8ea30864
JB
540 int (*update_colorkey)(struct drm_plane *plane,
541 struct drm_intel_sprite_colorkey *key);
542 void (*get_colorkey)(struct drm_plane *plane,
543 struct drm_intel_sprite_colorkey *key);
b840d907
JB
544};
545
b445e3b0
ED
546struct intel_watermark_params {
547 unsigned long fifo_size;
548 unsigned long max_wm;
549 unsigned long default_wm;
550 unsigned long guard_size;
551 unsigned long cacheline_size;
552};
553
554struct cxsr_latency {
555 int is_desktop;
556 int is_ddr3;
557 unsigned long fsb_freq;
558 unsigned long mem_freq;
559 unsigned long display_sr;
560 unsigned long display_hpll_disable;
561 unsigned long cursor_sr;
562 unsigned long cursor_hpll_disable;
563};
564
79e53945 565#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 566#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 567#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 568#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 569#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 570#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 571#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 572
f5bbfca3 573struct intel_hdmi {
b242b7f7 574 u32 hdmi_reg;
f5bbfca3 575 int ddc_bus;
f5bbfca3 576 uint32_t color_range;
55bc60db 577 bool color_range_auto;
f5bbfca3
ED
578 bool has_hdmi_sink;
579 bool has_audio;
580 enum hdmi_force_audio force_audio;
abedc077 581 bool rgb_quant_range_selectable;
94a11ddc 582 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 583 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 584 enum hdmi_infoframe_type type,
fff63867 585 const void *frame, ssize_t len);
687f4d06 586 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 587 bool enable,
687f4d06 588 struct drm_display_mode *adjusted_mode);
e43823ec 589 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
590};
591
0e32b39c 592struct intel_dp_mst_encoder;
b091cd92 593#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
594
595struct intel_dp {
54d63ca6 596 uint32_t output_reg;
9ed35ab1 597 uint32_t aux_ch_ctl_reg;
54d63ca6 598 uint32_t DP;
54d63ca6
SK
599 bool has_audio;
600 enum hdmi_force_audio force_audio;
601 uint32_t color_range;
55bc60db 602 bool color_range_auto;
54d63ca6
SK
603 uint8_t link_bw;
604 uint8_t lane_count;
605 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 606 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 607 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
9d1a1031 608 struct drm_dp_aux aux;
54d63ca6
SK
609 uint8_t train_set[4];
610 int panel_power_up_delay;
611 int panel_power_down_delay;
612 int panel_power_cycle_delay;
613 int backlight_on_delay;
614 int backlight_off_delay;
54d63ca6
SK
615 struct delayed_work panel_vdd_work;
616 bool want_panel_vdd;
dce56b3c
PZ
617 unsigned long last_power_cycle;
618 unsigned long last_power_on;
619 unsigned long last_backlight_off;
5d42f82a 620
01527b31
CT
621 struct notifier_block edp_notifier;
622
a4a5d2f8
VS
623 /*
624 * Pipe whose power sequencer is currently locked into
625 * this port. Only relevant on VLV/CHV.
626 */
627 enum pipe pps_pipe;
36b5f425 628 struct edp_power_seq pps_delays;
a4a5d2f8 629
06ea66b6 630 bool use_tps3;
0e32b39c
DA
631 bool can_mst; /* this port supports mst */
632 bool is_mst;
633 int active_mst_links;
634 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 635 struct intel_connector *attached_connector;
ec5b01dd 636
0e32b39c
DA
637 /* mst connector list */
638 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
639 struct drm_dp_mst_topology_mgr mst_mgr;
640
ec5b01dd 641 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
642 /*
643 * This function returns the value we have to program the AUX_CTL
644 * register with to kick off an AUX transaction.
645 */
646 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
647 bool has_aux_irq,
648 int send_bytes,
649 uint32_t aux_clock_divider);
54d63ca6
SK
650};
651
da63a9f2
PZ
652struct intel_digital_port {
653 struct intel_encoder base;
174edf1f 654 enum port port;
bcf53de4 655 u32 saved_port_bits;
da63a9f2
PZ
656 struct intel_dp dp;
657 struct intel_hdmi hdmi;
b2c5c181 658 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
659};
660
0e32b39c
DA
661struct intel_dp_mst_encoder {
662 struct intel_encoder base;
663 enum pipe pipe;
664 struct intel_digital_port *primary;
665 void *port; /* store this opaque as its illegal to dereference it */
666};
667
89b667f8
JB
668static inline int
669vlv_dport_to_channel(struct intel_digital_port *dport)
670{
671 switch (dport->port) {
672 case PORT_B:
00fc31b7 673 case PORT_D:
e4607fcf 674 return DPIO_CH0;
89b667f8 675 case PORT_C:
e4607fcf 676 return DPIO_CH1;
89b667f8
JB
677 default:
678 BUG();
679 }
680}
681
eb69b0e5
CML
682static inline int
683vlv_pipe_to_channel(enum pipe pipe)
684{
685 switch (pipe) {
686 case PIPE_A:
687 case PIPE_C:
688 return DPIO_CH0;
689 case PIPE_B:
690 return DPIO_CH1;
691 default:
692 BUG();
693 }
694}
695
f875c15a
CW
696static inline struct drm_crtc *
697intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
698{
699 struct drm_i915_private *dev_priv = dev->dev_private;
700 return dev_priv->pipe_to_crtc_mapping[pipe];
701}
702
417ae147
CW
703static inline struct drm_crtc *
704intel_get_crtc_for_plane(struct drm_device *dev, int plane)
705{
706 struct drm_i915_private *dev_priv = dev->dev_private;
707 return dev_priv->plane_to_crtc_mapping[plane];
708}
709
4e5359cd
SF
710struct intel_unpin_work {
711 struct work_struct work;
b4a98e57 712 struct drm_crtc *crtc;
05394f39
CW
713 struct drm_i915_gem_object *old_fb_obj;
714 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 715 struct drm_pending_vblank_event *event;
e7d841ca
CW
716 atomic_t pending;
717#define INTEL_FLIP_INACTIVE 0
718#define INTEL_FLIP_PENDING 1
719#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
720 u32 flip_count;
721 u32 gtt_offset;
f06cc1b9 722 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
723 int flip_queued_vblank;
724 int flip_ready_vblank;
4e5359cd
SF
725 bool enable_stall_check;
726};
727
d9e55608 728struct intel_set_config {
1aa4b628
DV
729 struct drm_encoder **save_connector_encoders;
730 struct drm_crtc **save_encoder_crtcs;
7668851f 731 bool *save_crtc_enabled;
5e2b584e
DV
732
733 bool fb_changed;
734 bool mode_changed;
d9e55608
DV
735};
736
5f1aae65
PZ
737struct intel_load_detect_pipe {
738 struct drm_framebuffer *release_fb;
739 bool load_detect_temp;
740 int dpms_mode;
741};
79e53945 742
5f1aae65
PZ
743static inline struct intel_encoder *
744intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
745{
746 return to_intel_connector(connector)->encoder;
747}
748
da63a9f2
PZ
749static inline struct intel_digital_port *
750enc_to_dig_port(struct drm_encoder *encoder)
751{
752 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
753}
754
0e32b39c
DA
755static inline struct intel_dp_mst_encoder *
756enc_to_mst(struct drm_encoder *encoder)
757{
758 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
759}
760
9ff8c9ba
ID
761static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
762{
763 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
764}
765
766static inline struct intel_digital_port *
767dp_to_dig_port(struct intel_dp *intel_dp)
768{
769 return container_of(intel_dp, struct intel_digital_port, dp);
770}
771
772static inline struct intel_digital_port *
773hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
774{
775 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
776}
777
6af31a65
DL
778/*
779 * Returns the number of planes for this pipe, ie the number of sprites + 1
780 * (primary plane). This doesn't count the cursor plane then.
781 */
782static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
783{
784 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
785}
5f1aae65 786
47339cd9 787/* intel_fifo_underrun.c */
a72e4c9f 788bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 789 enum pipe pipe, bool enable);
a72e4c9f 790bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
791 enum transcoder pch_transcoder,
792 bool enable);
1f7247c0
DV
793void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
794 enum pipe pipe);
795void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
796 enum transcoder pch_transcoder);
a72e4c9f 797void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
798
799/* i915_irq.c */
480c8033
DV
800void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
801void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
802void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
803void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 804void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
805void gen6_enable_rps_interrupts(struct drm_device *dev);
806void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 807u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
808void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
809void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
810static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
811{
812 /*
813 * We only use drm_irq_uninstall() at unload and VT switch, so
814 * this is the only thing we need to check.
815 */
2aeb7d3a 816 return dev_priv->pm.irqs_enabled;
9df7575f
JB
817}
818
a225f079 819int intel_get_crtc_scanline(struct intel_crtc *crtc);
d49bdb0e 820void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
5f1aae65 821
5f1aae65 822/* intel_crt.c */
87440425 823void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
824
825
826/* intel_ddi.c */
87440425
PZ
827void intel_prepare_ddi(struct drm_device *dev);
828void hsw_fdi_link_train(struct drm_crtc *crtc);
829void intel_ddi_init(struct drm_device *dev, enum port port);
830enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
831bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
832int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
833void intel_ddi_pll_init(struct drm_device *dev);
834void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
835void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
836 enum transcoder cpu_transcoder);
837void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
838void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
839bool intel_ddi_pll_select(struct intel_crtc *crtc,
840 struct intel_crtc_state *crtc_state);
87440425
PZ
841void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
842void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
843bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
844void intel_ddi_fdi_disable(struct drm_crtc *crtc);
845void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 846 struct intel_crtc_state *pipe_config);
5f1aae65 847
44905a27 848void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 849void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 850 struct intel_crtc_state *pipe_config);
0e32b39c 851void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
5f1aae65 852
b680c37a 853/* intel_frontbuffer.c */
f99d7069
DV
854void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
855 struct intel_engine_cs *ring);
856void intel_frontbuffer_flip_prepare(struct drm_device *dev,
857 unsigned frontbuffer_bits);
858void intel_frontbuffer_flip_complete(struct drm_device *dev,
859 unsigned frontbuffer_bits);
860void intel_frontbuffer_flush(struct drm_device *dev,
861 unsigned frontbuffer_bits);
862/**
5c323b2a 863 * intel_frontbuffer_flip - synchronous frontbuffer flip
f99d7069
DV
864 * @dev: DRM device
865 * @frontbuffer_bits: frontbuffer plane tracking bits
866 *
867 * This function gets called after scheduling a flip on @obj. This is for
868 * synchronous plane updates which will happen on the next vblank and which will
869 * not get delayed by pending gpu rendering.
870 *
871 * Can be called without any locks held.
872 */
873static inline
874void intel_frontbuffer_flip(struct drm_device *dev,
875 unsigned frontbuffer_bits)
876{
877 intel_frontbuffer_flush(dev, frontbuffer_bits);
878}
879
ec2c981e
DL
880int intel_fb_align_height(struct drm_device *dev, int height,
881 unsigned int tiling);
f99d7069 882void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
b680c37a
DV
883
884
7c10a2b5
JN
885/* intel_audio.c */
886void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
887void intel_audio_codec_enable(struct intel_encoder *encoder);
888void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
889void i915_audio_component_init(struct drm_i915_private *dev_priv);
890void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 891
b680c37a 892/* intel_display.c */
b680c37a
DV
893bool intel_has_pending_fb_unpin(struct drm_device *dev);
894int intel_pch_rawclk(struct drm_device *dev);
895void intel_mark_busy(struct drm_device *dev);
87440425
PZ
896void intel_mark_idle(struct drm_device *dev);
897void intel_crtc_restore_mode(struct drm_crtc *crtc);
b04c5bd6 898void intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
899void intel_crtc_update_dpms(struct drm_crtc *crtc);
900void intel_encoder_destroy(struct drm_encoder *encoder);
901void intel_connector_dpms(struct drm_connector *, int mode);
902bool intel_connector_get_hw_state(struct intel_connector *connector);
903void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
904bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
905 struct intel_digital_port *port);
87440425
PZ
906void intel_connector_attach_encoder(struct intel_connector *connector,
907 struct intel_encoder *encoder);
908struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
909struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
910 struct drm_crtc *crtc);
752aa88a 911enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
912int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
913 struct drm_file *file_priv);
87440425
PZ
914enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
915 enum pipe pipe);
4093561b 916bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
917static inline void
918intel_wait_for_vblank(struct drm_device *dev, int pipe)
919{
920 drm_wait_one_vblank(dev, pipe);
921}
87440425 922int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf
CML
923void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
924 struct intel_digital_port *dport);
87440425
PZ
925bool intel_get_load_detect_pipe(struct drm_connector *connector,
926 struct drm_display_mode *mode,
51fd371b
RC
927 struct intel_load_detect_pipe *old,
928 struct drm_modeset_acquire_ctx *ctx);
87440425 929void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 930 struct intel_load_detect_pipe *old);
850c4cdc
TU
931int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
932 struct drm_framebuffer *fb,
a4872ba6 933 struct intel_engine_cs *pipelined);
87440425 934void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
a8bb6818
DV
935struct drm_framebuffer *
936__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
937 struct drm_mode_fb_cmd2 *mode_cmd,
938 struct drm_i915_gem_object *obj);
87440425
PZ
939void intel_prepare_page_flip(struct drm_device *dev, int plane);
940void intel_finish_page_flip(struct drm_device *dev, int pipe);
941void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 942void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23
MR
943int intel_prepare_plane_fb(struct drm_plane *plane,
944 struct drm_framebuffer *fb);
38f3ce3a
MR
945void intel_cleanup_plane_fb(struct drm_plane *plane,
946 struct drm_framebuffer *fb);
716c2e55
DV
947
948/* shared dpll functions */
5f1aae65 949struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
950void assert_shared_dpll(struct drm_i915_private *dev_priv,
951 struct intel_shared_dpll *pll,
952 bool state);
953#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
954#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
955struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
956 struct intel_crtc_state *state);
716c2e55
DV
957void intel_put_shared_dpll(struct intel_crtc *crtc);
958
d288f65f
VS
959void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
960 const struct dpll *dpll);
961void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
962
716c2e55 963/* modesetting asserts */
b680c37a
DV
964void assert_panel_unlocked(struct drm_i915_private *dev_priv,
965 enum pipe pipe);
55607e8a
DV
966void assert_pll(struct drm_i915_private *dev_priv,
967 enum pipe pipe, bool state);
968#define assert_pll_enabled(d, p) assert_pll(d, p, true)
969#define assert_pll_disabled(d, p) assert_pll(d, p, false)
970void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
971 enum pipe pipe, bool state);
972#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
973#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 974void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
975#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
976#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
87440425
PZ
977unsigned long intel_gen4_compute_page_offset(int *x, int *y,
978 unsigned int tiling_mode,
979 unsigned int bpp,
980 unsigned int pitch);
7514747d
VS
981void intel_prepare_reset(struct drm_device *dev);
982void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
983void hsw_enable_pc8(struct drm_i915_private *dev_priv);
984void hsw_disable_pc8(struct drm_i915_private *dev_priv);
87440425 985void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 986 struct intel_crtc_state *pipe_config);
f769cd24 987void intel_dp_set_m_n(struct intel_crtc *crtc);
87440425
PZ
988int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
989void
5cec258b 990ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 991 int dotclock);
87440425 992bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
993void hsw_enable_ips(struct intel_crtc *crtc);
994void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
995enum intel_display_power_domain
996intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 997void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 998 struct intel_crtc_state *pipe_config);
46a55d30 999void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1000void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
8ea30864 1001
5f1aae65 1002/* intel_dp.c */
87440425
PZ
1003void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1004bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1005 struct intel_connector *intel_connector);
87440425
PZ
1006void intel_dp_start_link_train(struct intel_dp *intel_dp);
1007void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1008void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1009void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1010void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1011void intel_dp_check_link_status(struct intel_dp *intel_dp);
d2e216d0 1012int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1013bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1014 struct intel_crtc_state *pipe_config);
5d8a7752 1015bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1016enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1017 bool long_hpd);
4be73780
DV
1018void intel_edp_backlight_on(struct intel_dp *intel_dp);
1019void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1020void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1021void intel_edp_panel_on(struct intel_dp *intel_dp);
1022void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1023void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1024void intel_dp_mst_suspend(struct drm_device *dev);
1025void intel_dp_mst_resume(struct drm_device *dev);
1026int intel_dp_max_link_bw(struct intel_dp *intel_dp);
1027void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1028void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb
RV
1029uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1030void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes);
c59cb179
MR
1031int intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
1032 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
1033 unsigned int crtc_w, unsigned int crtc_h,
1034 uint32_t src_x, uint32_t src_y,
1035 uint32_t src_w, uint32_t src_h);
cf4c7c12 1036int intel_disable_plane(struct drm_plane *plane);
4a3b8769 1037void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1038void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1039void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1040void intel_edp_drrs_invalidate(struct drm_device *dev,
1041 unsigned frontbuffer_bits);
1042void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1043
0e32b39c
DA
1044/* intel_dp_mst.c */
1045int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1046void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1047/* intel_dsi.c */
4328633d 1048void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1049
1050
1051/* intel_dvo.c */
87440425 1052void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1053
1054
0632fef6 1055/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1056#ifdef CONFIG_DRM_I915_FBDEV
1057extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1058extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1059extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1060extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1061extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1062extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1063#else
1064static inline int intel_fbdev_init(struct drm_device *dev)
1065{
1066 return 0;
1067}
5f1aae65 1068
d1d70677 1069static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1070{
1071}
1072
1073static inline void intel_fbdev_fini(struct drm_device *dev)
1074{
1075}
1076
82e3b8c1 1077static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1078{
1079}
1080
0632fef6 1081static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1082{
1083}
1084#endif
5f1aae65 1085
7ff0ebcc
RV
1086/* intel_fbc.c */
1087bool intel_fbc_enabled(struct drm_device *dev);
1088void intel_fbc_update(struct drm_device *dev);
1089void intel_fbc_init(struct drm_i915_private *dev_priv);
1090void intel_fbc_disable(struct drm_device *dev);
1091void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
1092
5f1aae65 1093/* intel_hdmi.c */
87440425
PZ
1094void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1095void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1096 struct intel_connector *intel_connector);
1097struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1098bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1099 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1100
1101
1102/* intel_lvds.c */
87440425
PZ
1103void intel_lvds_init(struct drm_device *dev);
1104bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1105
1106
1107/* intel_modes.c */
1108int intel_connector_update_modes(struct drm_connector *connector,
87440425 1109 struct edid *edid);
5f1aae65 1110int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1111void intel_attach_force_audio_property(struct drm_connector *connector);
1112void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1113
1114
1115/* intel_overlay.c */
87440425
PZ
1116void intel_setup_overlay(struct drm_device *dev);
1117void intel_cleanup_overlay(struct drm_device *dev);
1118int intel_overlay_switch_off(struct intel_overlay *overlay);
1119int intel_overlay_put_image(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
1121int intel_overlay_attrs(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv);
1362b776 1123void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1124
1125
1126/* intel_panel.c */
87440425 1127int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1128 struct drm_display_mode *fixed_mode,
1129 struct drm_display_mode *downclock_mode);
87440425
PZ
1130void intel_panel_fini(struct intel_panel *panel);
1131void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1132 struct drm_display_mode *adjusted_mode);
1133void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1134 struct intel_crtc_state *pipe_config,
87440425
PZ
1135 int fitting_mode);
1136void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1137 struct intel_crtc_state *pipe_config,
87440425 1138 int fitting_mode);
6dda730e
JN
1139void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1140 u32 level, u32 max);
6517d273 1141int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1142void intel_panel_enable_backlight(struct intel_connector *connector);
1143void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1144void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1145void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1146enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1147extern struct drm_display_mode *intel_find_panel_downclock(
1148 struct drm_device *dev,
1149 struct drm_display_mode *fixed_mode,
1150 struct drm_connector *connector);
0962c3c9
VS
1151void intel_backlight_register(struct drm_device *dev);
1152void intel_backlight_unregister(struct drm_device *dev);
1153
5f1aae65 1154
0bc12bcb 1155/* intel_psr.c */
0bc12bcb
RV
1156void intel_psr_enable(struct intel_dp *intel_dp);
1157void intel_psr_disable(struct intel_dp *intel_dp);
1158void intel_psr_invalidate(struct drm_device *dev,
1159 unsigned frontbuffer_bits);
1160void intel_psr_flush(struct drm_device *dev,
1161 unsigned frontbuffer_bits);
1162void intel_psr_init(struct drm_device *dev);
1163
9c065a7d
DV
1164/* intel_runtime_pm.c */
1165int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1166void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1167void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1168void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1169
f458ebbc
DV
1170bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1171 enum intel_display_power_domain domain);
1172bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1173 enum intel_display_power_domain domain);
9c065a7d
DV
1174void intel_display_power_get(struct drm_i915_private *dev_priv,
1175 enum intel_display_power_domain domain);
1176void intel_display_power_put(struct drm_i915_private *dev_priv,
1177 enum intel_display_power_domain domain);
1178void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1179void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1180void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1181void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1182void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1183
d9bc89d9
DV
1184void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1185
5f1aae65 1186/* intel_pm.c */
87440425
PZ
1187void intel_init_clock_gating(struct drm_device *dev);
1188void intel_suspend_hw(struct drm_device *dev);
546c81fd 1189int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1190void intel_update_watermarks(struct drm_crtc *crtc);
1191void intel_update_sprite_watermarks(struct drm_plane *plane,
1192 struct drm_crtc *crtc,
ed57cb8a
DL
1193 uint32_t sprite_width,
1194 uint32_t sprite_height,
1195 int pixel_size,
87440425
PZ
1196 bool enabled, bool scaled);
1197void intel_init_pm(struct drm_device *dev);
f742a552 1198void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1199void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1200void intel_gpu_ips_teardown(void);
ae48434c
ID
1201void intel_init_gt_powersave(struct drm_device *dev);
1202void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1203void intel_enable_gt_powersave(struct drm_device *dev);
1204void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1205void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1206void intel_reset_gt_powersave(struct drm_device *dev);
87440425 1207void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 1208void gen6_update_ring_freq(struct drm_device *dev);
076e29f2
DV
1209void gen6_rps_idle(struct drm_i915_private *dev_priv);
1210void gen6_rps_boost(struct drm_i915_private *dev_priv);
243e6a44 1211void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1212void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1213void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1214 struct skl_ddb_allocation *ddb /* out */);
d2011dc8 1215
72662e10 1216
5f1aae65 1217/* intel_sdvo.c */
87440425 1218bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1219
2b28bb1b 1220
5f1aae65 1221/* intel_sprite.c */
87440425 1222int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1dba99f4 1223void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
87440425 1224 enum plane plane);
48404c1e
SJ
1225int intel_plane_set_property(struct drm_plane *plane,
1226 struct drm_property *prop,
1227 uint64_t val);
e57465f3 1228int intel_plane_restore(struct drm_plane *plane);
87440425
PZ
1229int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1230 struct drm_file *file_priv);
1231int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1232 struct drm_file *file_priv);
9362c7c5
ACO
1233bool intel_pipe_update_start(struct intel_crtc *crtc,
1234 uint32_t *start_vbl_count);
1235void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
32b7eeec
MR
1236void intel_post_enable_primary(struct drm_crtc *crtc);
1237void intel_pre_disable_primary(struct drm_crtc *crtc);
5f1aae65
PZ
1238
1239/* intel_tv.c */
87440425 1240void intel_tv_init(struct drm_device *dev);
20ddf665 1241
ea2c67bb 1242/* intel_atomic.c */
8e7d688b 1243struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1244struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1245void intel_plane_destroy_state(struct drm_plane *plane,
1246 struct drm_plane_state *state);
1247extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1248
79e53945 1249#endif /* __INTEL_DRV_H__ */