]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
Revert "drm/i915: Add two-stage ILK-style watermark programming (v10)"
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
d978ef14 126 int preferred_bpp;
37811fcc 127};
79e53945 128
21d40d37 129struct intel_encoder {
4ef69c7a 130 struct drm_encoder base;
9a935856 131
6847d71b 132 enum intel_output_type type;
bc079e8b 133 unsigned int cloneable;
21d40d37 134 void (*hot_plug)(struct intel_encoder *);
7ae89233 135 bool (*compute_config)(struct intel_encoder *,
5cec258b 136 struct intel_crtc_state *);
dafd226c 137 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 138 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 139 void (*enable)(struct intel_encoder *);
6cc5f341 140 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 141 void (*disable)(struct intel_encoder *);
bf49ec8c 142 void (*post_disable)(struct intel_encoder *);
d6db995f 143 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
144 /* Read out the current hw state of this connector, returning true if
145 * the encoder is active. If the encoder is enabled it also set the pipe
146 * it is connected to in the pipe parameter. */
147 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 148 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 149 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
150 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
151 * be set correctly before calling this function. */
045ac3b5 152 void (*get_config)(struct intel_encoder *,
5cec258b 153 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
154 /*
155 * Called during system suspend after all pending requests for the
156 * encoder are flushed (for example for DP AUX transactions) and
157 * device interrupts are disabled.
158 */
159 void (*suspend)(struct intel_encoder *);
f8aed700 160 int crtc_mask;
1d843f9d 161 enum hpd_pin hpd_pin;
79e53945
JB
162};
163
1d508706 164struct intel_panel {
dd06f90e 165 struct drm_display_mode *fixed_mode;
ec9ed197 166 struct drm_display_mode *downclock_mode;
4d891523 167 int fitting_mode;
58c68779
JN
168
169 /* backlight */
170 struct {
c91c9f32 171 bool present;
58c68779 172 u32 level;
6dda730e 173 u32 min;
7bd688cd 174 u32 max;
58c68779 175 bool enabled;
636baebf
JN
176 bool combination_mode; /* gen 2/4 only */
177 bool active_low_pwm;
b029e66f
SK
178
179 /* PWM chip */
022e4e52
SK
180 bool util_pin_active_low; /* bxt+ */
181 u8 controller; /* bxt+ only */
b029e66f
SK
182 struct pwm_device *pwm;
183
58c68779 184 struct backlight_device *device;
ab656bb9 185
5507faeb
JN
186 /* Connector and platform specific backlight functions */
187 int (*setup)(struct intel_connector *connector, enum pipe pipe);
188 uint32_t (*get)(struct intel_connector *connector);
189 void (*set)(struct intel_connector *connector, uint32_t level);
190 void (*disable)(struct intel_connector *connector);
191 void (*enable)(struct intel_connector *connector);
192 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
193 uint32_t hz);
194 void (*power)(struct intel_connector *, bool enable);
195 } backlight;
1d508706
JN
196};
197
5daa55eb
ZW
198struct intel_connector {
199 struct drm_connector base;
9a935856
DV
200 /*
201 * The fixed encoder this connector is connected to.
202 */
df0e9248 203 struct intel_encoder *encoder;
9a935856 204
f0947c37
DV
205 /* Reads out the current hw, returning true if the connector is enabled
206 * and active (i.e. dpms ON state). */
207 bool (*get_hw_state)(struct intel_connector *);
1d508706 208
4932e2c3
ID
209 /*
210 * Removes all interfaces through which the connector is accessible
211 * - like sysfs, debugfs entries -, so that no new operations can be
212 * started on the connector. Also makes sure all currently pending
213 * operations finish before returing.
214 */
215 void (*unregister)(struct intel_connector *);
216
1d508706
JN
217 /* Panel info for eDP and LVDS */
218 struct intel_panel panel;
9cd300e0
JN
219
220 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
221 struct edid *edid;
beb60608 222 struct edid *detect_edid;
821450c6
EE
223
224 /* since POLL and HPD connectors may use the same HPD line keep the native
225 state of connector->polled in case hotplug storm detection changes it */
226 u8 polled;
0e32b39c
DA
227
228 void *port; /* store this opaque as its illegal to dereference it */
229
230 struct intel_dp *mst_port;
5daa55eb
ZW
231};
232
80ad9206
VS
233typedef struct dpll {
234 /* given values */
235 int n;
236 int m1, m2;
237 int p1, p2;
238 /* derived values */
239 int dot;
240 int vco;
241 int m;
242 int p;
243} intel_clock_t;
244
de419ab6
ML
245struct intel_atomic_state {
246 struct drm_atomic_state base;
247
27c329ed 248 unsigned int cdclk;
565602d7 249
1a617b77
ML
250 /*
251 * Calculated device cdclk, can be different from cdclk
252 * only when all crtc's are DPMS off.
253 */
254 unsigned int dev_cdclk;
255
565602d7
ML
256 bool dpll_set, modeset;
257
258 unsigned int active_crtcs;
259 unsigned int min_pixclk[I915_MAX_PIPES];
260
de419ab6 261 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
aa363136 262 struct intel_wm_config wm_config;
de419ab6
ML
263};
264
eeca778a 265struct intel_plane_state {
2b875c22 266 struct drm_plane_state base;
eeca778a
GP
267 struct drm_rect src;
268 struct drm_rect dst;
269 struct drm_rect clip;
eeca778a 270 bool visible;
32b7eeec 271
be41e336
CK
272 /*
273 * scaler_id
274 * = -1 : not using a scaler
275 * >= 0 : using a scalers
276 *
277 * plane requiring a scaler:
278 * - During check_plane, its bit is set in
279 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 280 * update_scaler_plane.
be41e336
CK
281 * - scaler_id indicates the scaler it got assigned.
282 *
283 * plane doesn't require a scaler:
284 * - this can happen when scaling is no more required or plane simply
285 * got disabled.
286 * - During check_plane, corresponding bit is reset in
287 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 288 * update_scaler_plane.
be41e336
CK
289 */
290 int scaler_id;
818ed961
ML
291
292 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
293
294 /* async flip related structures */
295 struct drm_i915_gem_request *wait_req;
eeca778a
GP
296};
297
5724dbd1 298struct intel_initial_plane_config {
2d14030b 299 struct intel_framebuffer *fb;
49af449b 300 unsigned int tiling;
46f297fb
JB
301 int size;
302 u32 base;
303};
304
be41e336
CK
305#define SKL_MIN_SRC_W 8
306#define SKL_MAX_SRC_W 4096
307#define SKL_MIN_SRC_H 8
6156a456 308#define SKL_MAX_SRC_H 4096
be41e336
CK
309#define SKL_MIN_DST_W 8
310#define SKL_MAX_DST_W 4096
311#define SKL_MIN_DST_H 8
6156a456 312#define SKL_MAX_DST_H 4096
be41e336
CK
313
314struct intel_scaler {
be41e336
CK
315 int in_use;
316 uint32_t mode;
317};
318
319struct intel_crtc_scaler_state {
320#define SKL_NUM_SCALERS 2
321 struct intel_scaler scalers[SKL_NUM_SCALERS];
322
323 /*
324 * scaler_users: keeps track of users requesting scalers on this crtc.
325 *
326 * If a bit is set, a user is using a scaler.
327 * Here user can be a plane or crtc as defined below:
328 * bits 0-30 - plane (bit position is index from drm_plane_index)
329 * bit 31 - crtc
330 *
331 * Instead of creating a new index to cover planes and crtc, using
332 * existing drm_plane_index for planes which is well less than 31
333 * planes and bit 31 for crtc. This should be fine to cover all
334 * our platforms.
335 *
336 * intel_atomic_setup_scalers will setup available scalers to users
337 * requesting scalers. It will gracefully fail if request exceeds
338 * avilability.
339 */
340#define SKL_CRTC_INDEX 31
341 unsigned scaler_users;
342
343 /* scaler used by crtc for panel fitting purpose */
344 int scaler_id;
345};
346
1ed51de9
DV
347/* drm_mode->private_flags */
348#define I915_MODE_FLAG_INHERITED 1
349
4e0963c7
MR
350struct intel_pipe_wm {
351 struct intel_wm_level wm[5];
352 uint32_t linetime;
353 bool fbc_wm_enabled;
354 bool pipe_enabled;
355 bool sprites_enabled;
356 bool sprites_scaled;
357};
358
359struct skl_pipe_wm {
360 struct skl_wm_level wm[8];
361 struct skl_wm_level trans_wm;
362 uint32_t linetime;
363};
364
5cec258b 365struct intel_crtc_state {
2d112de7
ACO
366 struct drm_crtc_state base;
367
bb760063
DV
368 /**
369 * quirks - bitfield with hw state readout quirks
370 *
371 * For various reasons the hw state readout code might not be able to
372 * completely faithfully read out the current state. These cases are
373 * tracked with quirk flags so that fastboot and state checker can act
374 * accordingly.
375 */
9953599b 376#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
377 unsigned long quirks;
378
ab1d3a0e
ML
379 bool update_pipe; /* can a fast modeset be performed? */
380 bool disable_cxsr;
92826fcd 381 bool wm_changed; /* watermarks are updated */
bfd16b2a 382
37327abd
VS
383 /* Pipe source size (ie. panel fitter input size)
384 * All planes will be positioned inside this space,
385 * and get clipped at the edges. */
386 int pipe_src_w, pipe_src_h;
387
5bfe2ac0
DV
388 /* Whether to set up the PCH/FDI. Note that we never allow sharing
389 * between pch encoders and cpu encoders. */
390 bool has_pch_encoder;
50f3b016 391
e43823ec
JB
392 /* Are we sending infoframes on the attached port */
393 bool has_infoframe;
394
3b117c8f
DV
395 /* CPU Transcoder for the pipe. Currently this can only differ from the
396 * pipe on Haswell (where we have a special eDP transcoder). */
397 enum transcoder cpu_transcoder;
398
50f3b016
DV
399 /*
400 * Use reduced/limited/broadcast rbg range, compressing from the full
401 * range fed into the crtcs.
402 */
403 bool limited_color_range;
404
03afc4a2
DV
405 /* DP has a bunch of special case unfortunately, so mark the pipe
406 * accordingly. */
407 bool has_dp_encoder;
d8b32247 408
a65347ba
JN
409 /* DSI has special cases */
410 bool has_dsi_encoder;
411
6897b4b5
DV
412 /* Whether we should send NULL infoframes. Required for audio. */
413 bool has_hdmi_sink;
414
9ed109a7
DV
415 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
416 * has_dp_encoder is set. */
417 bool has_audio;
418
d8b32247
DV
419 /*
420 * Enable dithering, used when the selected pipe bpp doesn't match the
421 * plane bpp.
422 */
965e0c48 423 bool dither;
f47709a9
DV
424
425 /* Controls for the clock computation, to override various stages. */
426 bool clock_set;
427
09ede541
DV
428 /* SDVO TV has a bunch of special case. To make multifunction encoders
429 * work correctly, we need to track this at runtime.*/
430 bool sdvo_tv_clock;
431
e29c22c0
DV
432 /*
433 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
434 * required. This is set in the 2nd loop of calling encoder's
435 * ->compute_config if the first pick doesn't work out.
436 */
437 bool bw_constrained;
438
f47709a9
DV
439 /* Settings for the intel dpll used on pretty much everything but
440 * haswell. */
80ad9206 441 struct dpll dpll;
f47709a9 442
a43f6e0f
DV
443 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
444 enum intel_dpll_id shared_dpll;
445
96b7dfb7
S
446 /*
447 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
448 * - enum skl_dpll on SKL
449 */
de7cfc63
DV
450 uint32_t ddi_pll_sel;
451
66e985c0
DV
452 /* Actual register state of the dpll, for shared dpll cross-checking. */
453 struct intel_dpll_hw_state dpll_hw_state;
454
965e0c48 455 int pipe_bpp;
6cf86a5e 456 struct intel_link_m_n dp_m_n;
ff9a6750 457
439d7ac0
PB
458 /* m2_n2 for eDP downclock */
459 struct intel_link_m_n dp_m2_n2;
f769cd24 460 bool has_drrs;
439d7ac0 461
ff9a6750
DV
462 /*
463 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
464 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
465 * already multiplied by pixel_multiplier.
df92b1e6 466 */
ff9a6750
DV
467 int port_clock;
468
6cc5f341
DV
469 /* Used by SDVO (and if we ever fix it, HDMI). */
470 unsigned pixel_multiplier;
2dd24552 471
90a6b7b0
VS
472 uint8_t lane_count;
473
2dd24552 474 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
475 struct {
476 u32 control;
477 u32 pgm_ratios;
68fc8742 478 u32 lvds_border_bits;
b074cec8
JB
479 } gmch_pfit;
480
481 /* Panel fitter placement and size for Ironlake+ */
482 struct {
483 u32 pos;
484 u32 size;
fd4daa9c 485 bool enabled;
fabf6e51 486 bool force_thru;
b074cec8 487 } pch_pfit;
33d29b14 488
ca3a0ff8 489 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 490 int fdi_lanes;
ca3a0ff8 491 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
492
493 bool ips_enabled;
cf532bb2
VS
494
495 bool double_wide;
0e32b39c
DA
496
497 bool dp_encoder_is_mst;
498 int pbn;
be41e336
CK
499
500 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
501
502 /* w/a for waiting 2 vblanks during crtc enable */
503 enum pipe hsw_workaround_pipe;
d21fbe87
MR
504
505 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
506 bool disable_lp_wm;
4e0963c7
MR
507
508 struct {
509 /*
bf220452
MR
510 * optimal watermarks, programmed post-vblank when this state
511 * is committed
4e0963c7
MR
512 */
513 union {
514 struct intel_pipe_wm ilk;
515 struct skl_pipe_wm skl;
516 } optimal;
517 } wm;
b8cecdf5
DV
518};
519
262cd2e1
VS
520struct vlv_wm_state {
521 struct vlv_pipe_wm wm[3];
522 struct vlv_sr_wm sr[3];
523 uint8_t num_active_planes;
524 uint8_t num_levels;
525 uint8_t level;
526 bool cxsr;
527};
528
84c33a64 529struct intel_mmio_flip {
9362c7c5 530 struct work_struct work;
bcafc4e3 531 struct drm_i915_private *i915;
eed29a5b 532 struct drm_i915_gem_request *req;
b2cfe0ab 533 struct intel_crtc *crtc;
86efe24a 534 unsigned int rotation;
84c33a64
SG
535};
536
32b7eeec
MR
537/*
538 * Tracking of operations that need to be performed at the beginning/end of an
539 * atomic commit, outside the atomic section where interrupts are disabled.
540 * These are generally operations that grab mutexes or might otherwise sleep
541 * and thus can't be run with interrupts disabled.
542 */
543struct intel_crtc_atomic_commit {
544 /* Sleepable operations to perform before commit */
32b7eeec 545 bool disable_fbc;
066cf55b 546 bool disable_ips;
32b7eeec 547 bool pre_disable_primary;
32b7eeec
MR
548
549 /* Sleepable operations to perform after commit */
550 unsigned fb_bits;
551 bool wait_vblank;
552 bool update_fbc;
553 bool post_enable_primary;
554 unsigned update_sprite_watermarks;
555};
556
79e53945
JB
557struct intel_crtc {
558 struct drm_crtc base;
80824003
JB
559 enum pipe pipe;
560 enum plane plane;
79e53945 561 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
562 /*
563 * Whether the crtc and the connected output pipeline is active. Implies
564 * that crtc->enabled is set, i.e. the current mode configuration has
565 * some outputs connected to this crtc.
08a48469
DV
566 */
567 bool active;
6efdf354 568 unsigned long enabled_power_domains;
652c393a 569 bool lowfreq_avail;
02e792fb 570 struct intel_overlay *overlay;
6b95a207 571 struct intel_unpin_work *unpin_work;
cda4b7d3 572
b4a98e57
CW
573 atomic_t unpin_work_count;
574
e506a0c6
DV
575 /* Display surface base address adjustement for pageflips. Note that on
576 * gen4+ this only adjusts up to a tile, offsets within a tile are
577 * handled in the hw itself (with the TILEOFF register). */
578 unsigned long dspaddr_offset;
2db3366b
PZ
579 int adjusted_x;
580 int adjusted_y;
e506a0c6 581
cda4b7d3 582 uint32_t cursor_addr;
4b0e333e 583 uint32_t cursor_cntl;
dc41c154 584 uint32_t cursor_size;
4b0e333e 585 uint32_t cursor_base;
4b645f14 586
6e3c9717 587 struct intel_crtc_state *config;
b8cecdf5 588
10d83730
VS
589 /* reset counter value when the last flip was submitted */
590 unsigned int reset_counter;
8664281b
PZ
591
592 /* Access to these should be protected by dev_priv->irq_lock. */
593 bool cpu_fifo_underrun_disabled;
594 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
595
596 /* per-pipe watermark state */
597 struct {
598 /* watermarks currently being used */
4e0963c7
MR
599 union {
600 struct intel_pipe_wm ilk;
601 struct skl_pipe_wm skl;
602 } active;
852eb00d
VS
603 /* allow CxSR on this pipe */
604 bool cxsr_allowed;
0b2ae6d7 605 } wm;
8d7849db 606
80715b2f 607 int scanline_offset;
32b7eeec 608
eb120ef6
JB
609 struct {
610 unsigned start_vbl_count;
611 ktime_t start_vbl_time;
612 int min_vbl, max_vbl;
613 int scanline_start;
614 } debug;
85a62bf9 615
32b7eeec 616 struct intel_crtc_atomic_commit atomic;
be41e336
CK
617
618 /* scalers available on this crtc */
619 int num_scalers;
262cd2e1
VS
620
621 struct vlv_wm_state wm_state;
79e53945
JB
622};
623
c35426d2
VS
624struct intel_plane_wm_parameters {
625 uint32_t horiz_pixels;
ed57cb8a 626 uint32_t vert_pixels;
2cd601c6
CK
627 /*
628 * For packed pixel formats:
629 * bytes_per_pixel - holds bytes per pixel
630 * For planar pixel formats:
631 * bytes_per_pixel - holds bytes per pixel for uv-plane
632 * y_bytes_per_pixel - holds bytes per pixel for y-plane
633 */
c35426d2 634 uint8_t bytes_per_pixel;
2cd601c6 635 uint8_t y_bytes_per_pixel;
c35426d2
VS
636 bool enabled;
637 bool scaled;
0fda6568 638 u64 tiling;
1fc0a8f7 639 unsigned int rotation;
6eb1a681 640 uint16_t fifo_size;
c35426d2
VS
641};
642
b840d907
JB
643struct intel_plane {
644 struct drm_plane base;
7f1f3851 645 int plane;
b840d907 646 enum pipe pipe;
2d354c34 647 bool can_scale;
b840d907 648 int max_downscale;
a9ff8714 649 uint32_t frontbuffer_bit;
526682e9
PZ
650
651 /* Since we need to change the watermarks before/after
652 * enabling/disabling the planes, we need to store the parameters here
653 * as the other pieces of the struct may not reflect the values we want
654 * for the watermark calculations. Currently only Haswell uses this.
655 */
c35426d2 656 struct intel_plane_wm_parameters wm;
526682e9 657
8e7d688b
MR
658 /*
659 * NOTE: Do not place new plane state fields here (e.g., when adding
660 * new plane properties). New runtime state should now be placed in
2fde1391 661 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
662 */
663
b840d907 664 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
665 const struct intel_crtc_state *crtc_state,
666 const struct intel_plane_state *plane_state);
b39d53f6 667 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 668 struct drm_crtc *crtc);
c59cb179 669 int (*check_plane)(struct drm_plane *plane,
061e4b8d 670 struct intel_crtc_state *crtc_state,
c59cb179 671 struct intel_plane_state *state);
b840d907
JB
672};
673
b445e3b0
ED
674struct intel_watermark_params {
675 unsigned long fifo_size;
676 unsigned long max_wm;
677 unsigned long default_wm;
678 unsigned long guard_size;
679 unsigned long cacheline_size;
680};
681
682struct cxsr_latency {
683 int is_desktop;
684 int is_ddr3;
685 unsigned long fsb_freq;
686 unsigned long mem_freq;
687 unsigned long display_sr;
688 unsigned long display_hpll_disable;
689 unsigned long cursor_sr;
690 unsigned long cursor_hpll_disable;
691};
692
de419ab6 693#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 694#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 695#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 696#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 697#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 698#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 699#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 700#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 701#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 702
f5bbfca3 703struct intel_hdmi {
f0f59a00 704 i915_reg_t hdmi_reg;
f5bbfca3 705 int ddc_bus;
0f2a2a75 706 bool limited_color_range;
55bc60db 707 bool color_range_auto;
f5bbfca3
ED
708 bool has_hdmi_sink;
709 bool has_audio;
710 enum hdmi_force_audio force_audio;
abedc077 711 bool rgb_quant_range_selectable;
94a11ddc 712 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 713 struct intel_connector *attached_connector;
f5bbfca3 714 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 715 enum hdmi_infoframe_type type,
fff63867 716 const void *frame, ssize_t len);
687f4d06 717 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 718 bool enable,
7c5f93b0 719 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
720 bool (*infoframe_enabled)(struct drm_encoder *encoder,
721 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
722};
723
0e32b39c 724struct intel_dp_mst_encoder;
b091cd92 725#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 726
fe3cd48d
R
727/*
728 * enum link_m_n_set:
729 * When platform provides two set of M_N registers for dp, we can
730 * program them and switch between them incase of DRRS.
731 * But When only one such register is provided, we have to program the
732 * required divider value on that registers itself based on the DRRS state.
733 *
734 * M1_N1 : Program dp_m_n on M1_N1 registers
735 * dp_m2_n2 on M2_N2 registers (If supported)
736 *
737 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
738 * M2_N2 registers are not supported
739 */
740
741enum link_m_n_set {
742 /* Sets the m1_n1 and m2_n2 */
743 M1_N1 = 0,
744 M2_N2
745};
746
54d63ca6 747struct intel_dp {
f0f59a00
VS
748 i915_reg_t output_reg;
749 i915_reg_t aux_ch_ctl_reg;
750 i915_reg_t aux_ch_data_reg[5];
54d63ca6 751 uint32_t DP;
901c2daf
VS
752 int link_rate;
753 uint8_t lane_count;
54d63ca6
SK
754 bool has_audio;
755 enum hdmi_force_audio force_audio;
0f2a2a75 756 bool limited_color_range;
55bc60db 757 bool color_range_auto;
54d63ca6 758 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 759 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 760 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
761 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
762 uint8_t num_sink_rates;
763 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 764 struct drm_dp_aux aux;
54d63ca6
SK
765 uint8_t train_set[4];
766 int panel_power_up_delay;
767 int panel_power_down_delay;
768 int panel_power_cycle_delay;
769 int backlight_on_delay;
770 int backlight_off_delay;
54d63ca6
SK
771 struct delayed_work panel_vdd_work;
772 bool want_panel_vdd;
dce56b3c
PZ
773 unsigned long last_power_cycle;
774 unsigned long last_power_on;
775 unsigned long last_backlight_off;
5d42f82a 776
01527b31
CT
777 struct notifier_block edp_notifier;
778
a4a5d2f8
VS
779 /*
780 * Pipe whose power sequencer is currently locked into
781 * this port. Only relevant on VLV/CHV.
782 */
783 enum pipe pps_pipe;
36b5f425 784 struct edp_power_seq pps_delays;
a4a5d2f8 785
0e32b39c
DA
786 bool can_mst; /* this port supports mst */
787 bool is_mst;
788 int active_mst_links;
789 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 790 struct intel_connector *attached_connector;
ec5b01dd 791
0e32b39c
DA
792 /* mst connector list */
793 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
794 struct drm_dp_mst_topology_mgr mst_mgr;
795
ec5b01dd 796 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
797 /*
798 * This function returns the value we have to program the AUX_CTL
799 * register with to kick off an AUX transaction.
800 */
801 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
802 bool has_aux_irq,
803 int send_bytes,
804 uint32_t aux_clock_divider);
ad64217b
ACO
805
806 /* This is called before a link training is starterd */
807 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
808
4e96c977 809 bool train_set_valid;
c5d5ab7a
TP
810
811 /* Displayport compliance testing */
812 unsigned long compliance_test_type;
559be30c
TP
813 unsigned long compliance_test_data;
814 bool compliance_test_active;
54d63ca6
SK
815};
816
da63a9f2
PZ
817struct intel_digital_port {
818 struct intel_encoder base;
174edf1f 819 enum port port;
bcf53de4 820 u32 saved_port_bits;
da63a9f2
PZ
821 struct intel_dp dp;
822 struct intel_hdmi hdmi;
b2c5c181 823 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 824 bool release_cl2_override;
ccb1a831 825 uint8_t max_lanes;
cae666ce
TI
826 /* for communication with audio component; protected by av_mutex */
827 const struct drm_connector *audio_connector;
da63a9f2
PZ
828};
829
0e32b39c
DA
830struct intel_dp_mst_encoder {
831 struct intel_encoder base;
832 enum pipe pipe;
833 struct intel_digital_port *primary;
834 void *port; /* store this opaque as its illegal to dereference it */
835};
836
65d64cc5 837static inline enum dpio_channel
89b667f8
JB
838vlv_dport_to_channel(struct intel_digital_port *dport)
839{
840 switch (dport->port) {
841 case PORT_B:
00fc31b7 842 case PORT_D:
e4607fcf 843 return DPIO_CH0;
89b667f8 844 case PORT_C:
e4607fcf 845 return DPIO_CH1;
89b667f8
JB
846 default:
847 BUG();
848 }
849}
850
65d64cc5
VS
851static inline enum dpio_phy
852vlv_dport_to_phy(struct intel_digital_port *dport)
853{
854 switch (dport->port) {
855 case PORT_B:
856 case PORT_C:
857 return DPIO_PHY0;
858 case PORT_D:
859 return DPIO_PHY1;
860 default:
861 BUG();
862 }
863}
864
865static inline enum dpio_channel
eb69b0e5
CML
866vlv_pipe_to_channel(enum pipe pipe)
867{
868 switch (pipe) {
869 case PIPE_A:
870 case PIPE_C:
871 return DPIO_CH0;
872 case PIPE_B:
873 return DPIO_CH1;
874 default:
875 BUG();
876 }
877}
878
f875c15a
CW
879static inline struct drm_crtc *
880intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 return dev_priv->pipe_to_crtc_mapping[pipe];
884}
885
417ae147
CW
886static inline struct drm_crtc *
887intel_get_crtc_for_plane(struct drm_device *dev, int plane)
888{
889 struct drm_i915_private *dev_priv = dev->dev_private;
890 return dev_priv->plane_to_crtc_mapping[plane];
891}
892
4e5359cd
SF
893struct intel_unpin_work {
894 struct work_struct work;
b4a98e57 895 struct drm_crtc *crtc;
ab8d6675 896 struct drm_framebuffer *old_fb;
05394f39 897 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 898 struct drm_pending_vblank_event *event;
e7d841ca
CW
899 atomic_t pending;
900#define INTEL_FLIP_INACTIVE 0
901#define INTEL_FLIP_PENDING 1
902#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
903 u32 flip_count;
904 u32 gtt_offset;
f06cc1b9 905 struct drm_i915_gem_request *flip_queued_req;
66f59c5c
VS
906 u32 flip_queued_vblank;
907 u32 flip_ready_vblank;
4e5359cd
SF
908 bool enable_stall_check;
909};
910
5f1aae65
PZ
911struct intel_load_detect_pipe {
912 struct drm_framebuffer *release_fb;
913 bool load_detect_temp;
914 int dpms_mode;
915};
79e53945 916
5f1aae65
PZ
917static inline struct intel_encoder *
918intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
919{
920 return to_intel_connector(connector)->encoder;
921}
922
da63a9f2
PZ
923static inline struct intel_digital_port *
924enc_to_dig_port(struct drm_encoder *encoder)
925{
926 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
927}
928
0e32b39c
DA
929static inline struct intel_dp_mst_encoder *
930enc_to_mst(struct drm_encoder *encoder)
931{
932 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
933}
934
9ff8c9ba
ID
935static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
936{
937 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
938}
939
940static inline struct intel_digital_port *
941dp_to_dig_port(struct intel_dp *intel_dp)
942{
943 return container_of(intel_dp, struct intel_digital_port, dp);
944}
945
946static inline struct intel_digital_port *
947hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
948{
949 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
950}
951
6af31a65
DL
952/*
953 * Returns the number of planes for this pipe, ie the number of sprites + 1
954 * (primary plane). This doesn't count the cursor plane then.
955 */
956static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
957{
958 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
959}
5f1aae65 960
47339cd9 961/* intel_fifo_underrun.c */
a72e4c9f 962bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 963 enum pipe pipe, bool enable);
a72e4c9f 964bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
965 enum transcoder pch_transcoder,
966 bool enable);
1f7247c0
DV
967void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
968 enum pipe pipe);
969void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
970 enum transcoder pch_transcoder);
aca7b684
VS
971void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
972void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
973
974/* i915_irq.c */
480c8033
DV
975void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
976void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
977void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
978void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 979void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
980void gen6_enable_rps_interrupts(struct drm_device *dev);
981void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 982u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
983void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
984void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
985static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
986{
987 /*
988 * We only use drm_irq_uninstall() at unload and VT switch, so
989 * this is the only thing we need to check.
990 */
2aeb7d3a 991 return dev_priv->pm.irqs_enabled;
9df7575f
JB
992}
993
a225f079 994int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
995void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
996 unsigned int pipe_mask);
5f1aae65 997
5f1aae65 998/* intel_crt.c */
87440425 999void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
1000
1001
1002/* intel_ddi.c */
e404ba8d
VS
1003void intel_ddi_clk_select(struct intel_encoder *encoder,
1004 const struct intel_crtc_state *pipe_config);
6a7e4f99 1005void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
87440425
PZ
1006void hsw_fdi_link_train(struct drm_crtc *crtc);
1007void intel_ddi_init(struct drm_device *dev, enum port port);
1008enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1009bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1010void intel_ddi_pll_init(struct drm_device *dev);
1011void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1012void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1013 enum transcoder cpu_transcoder);
1014void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1015void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1016bool intel_ddi_pll_select(struct intel_crtc *crtc,
1017 struct intel_crtc_state *crtc_state);
87440425 1018void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1019void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1020bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1021void intel_ddi_fdi_disable(struct drm_crtc *crtc);
3d52ccf5
LY
1022bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1023 struct intel_crtc *intel_crtc);
87440425 1024void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1025 struct intel_crtc_state *pipe_config);
bcddf610
S
1026struct intel_encoder *
1027intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1028
44905a27 1029void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1030void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1031 struct intel_crtc_state *pipe_config);
0e32b39c 1032void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1033uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1034
b680c37a 1035/* intel_frontbuffer.c */
f99d7069 1036void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 1037 enum fb_op_origin origin);
f99d7069
DV
1038void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1039 unsigned frontbuffer_bits);
1040void intel_frontbuffer_flip_complete(struct drm_device *dev,
1041 unsigned frontbuffer_bits);
f99d7069 1042void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1043 unsigned frontbuffer_bits);
6761dd31
TU
1044unsigned int intel_fb_align_height(struct drm_device *dev,
1045 unsigned int height,
1046 uint32_t pixel_format,
1047 uint64_t fb_format_modifier);
de152b62
RV
1048void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1049 enum fb_op_origin origin);
7b49f948
VS
1050u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1051 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1052
7c10a2b5
JN
1053/* intel_audio.c */
1054void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1055void intel_audio_codec_enable(struct intel_encoder *encoder);
1056void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1057void i915_audio_component_init(struct drm_i915_private *dev_priv);
1058void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1059
b680c37a 1060/* intel_display.c */
65a3fea0 1061extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1062bool intel_has_pending_fb_unpin(struct drm_device *dev);
1063int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1064int intel_hrawclk(struct drm_device *dev);
b680c37a 1065void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1066void intel_mark_idle(struct drm_device *dev);
1067void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1068int intel_display_suspend(struct drm_device *dev);
87440425 1069void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1070int intel_connector_init(struct intel_connector *);
1071struct intel_connector *intel_connector_alloc(void);
87440425 1072bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1073void intel_connector_attach_encoder(struct intel_connector *connector,
1074 struct intel_encoder *encoder);
1075struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1076struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1077 struct drm_crtc *crtc);
752aa88a 1078enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1079int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
87440425
PZ
1081enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1082 enum pipe pipe);
4093561b 1083bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1084static inline void
1085intel_wait_for_vblank(struct drm_device *dev, int pipe)
1086{
1087 drm_wait_one_vblank(dev, pipe);
1088}
0c241d5b
VS
1089static inline void
1090intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1091{
1092 const struct intel_crtc *crtc =
1093 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1094
1095 if (crtc->active)
1096 intel_wait_for_vblank(dev, pipe);
1097}
87440425 1098int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1099void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1100 struct intel_digital_port *dport,
1101 unsigned int expected_mask);
87440425
PZ
1102bool intel_get_load_detect_pipe(struct drm_connector *connector,
1103 struct drm_display_mode *mode,
51fd371b
RC
1104 struct intel_load_detect_pipe *old,
1105 struct drm_modeset_acquire_ctx *ctx);
87440425 1106void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1107 struct intel_load_detect_pipe *old,
1108 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1109int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1110 struct drm_framebuffer *fb,
7580d774 1111 const struct drm_plane_state *plane_state);
a8bb6818
DV
1112struct drm_framebuffer *
1113__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1114 struct drm_mode_fb_cmd2 *mode_cmd,
1115 struct drm_i915_gem_object *obj);
87440425
PZ
1116void intel_prepare_page_flip(struct drm_device *dev, int plane);
1117void intel_finish_page_flip(struct drm_device *dev, int pipe);
1118void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1119void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1120int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1121 const struct drm_plane_state *new_state);
38f3ce3a 1122void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1123 const struct drm_plane_state *old_state);
a98b3431
MR
1124int intel_plane_atomic_get_property(struct drm_plane *plane,
1125 const struct drm_plane_state *state,
1126 struct drm_property *property,
1127 uint64_t *val);
1128int intel_plane_atomic_set_property(struct drm_plane *plane,
1129 struct drm_plane_state *state,
1130 struct drm_property *property,
1131 uint64_t val);
da20eabd
ML
1132int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1133 struct drm_plane_state *plane_state);
716c2e55 1134
832be82f
VS
1135unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1136 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1137
121920fa
TU
1138static inline bool
1139intel_rotation_90_or_270(unsigned int rotation)
1140{
1141 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1142}
1143
3b7a5119
SJ
1144void intel_create_rotation_property(struct drm_device *dev,
1145 struct intel_plane *plane);
1146
716c2e55 1147/* shared dpll functions */
5f1aae65 1148struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1149void assert_shared_dpll(struct drm_i915_private *dev_priv,
1150 struct intel_shared_dpll *pll,
1151 bool state);
1152#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1153#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1154struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1155 struct intel_crtc_state *state);
716c2e55 1156
d288f65f
VS
1157void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1158 const struct dpll *dpll);
1159void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1160
716c2e55 1161/* modesetting asserts */
b680c37a
DV
1162void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe);
55607e8a
DV
1164void assert_pll(struct drm_i915_private *dev_priv,
1165 enum pipe pipe, bool state);
1166#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1167#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1168void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1169 enum pipe pipe, bool state);
1170#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1171#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1172void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1173#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1174#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
ce1e5c14
VS
1175unsigned long intel_compute_tile_offset(struct drm_i915_private *dev_priv,
1176 int *x, int *y,
1177 uint64_t fb_modifier,
1178 unsigned int cpp,
1179 unsigned int pitch);
7514747d
VS
1180void intel_prepare_reset(struct drm_device *dev);
1181void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1182void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1183void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1184void broxton_init_cdclk(struct drm_device *dev);
1185void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1186void broxton_ddi_phy_init(struct drm_device *dev);
1187void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1188void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1189void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af 1190void skl_init_cdclk(struct drm_i915_private *dev_priv);
c73666f3 1191int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5d96d8af 1192void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
0a9d2bed
AM
1193void skl_enable_dc6(struct drm_i915_private *dev_priv);
1194void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1195void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1196 struct intel_crtc_state *pipe_config);
fe3cd48d 1197void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1198int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1199void
5cec258b 1200ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1201 int dotclock);
5ab7b0b7
ID
1202bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1203 intel_clock_t *best_clock);
dccbea3b
ID
1204int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1205
87440425 1206bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1207void hsw_enable_ips(struct intel_crtc *crtc);
1208void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1209enum intel_display_power_domain
1210intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1211enum intel_display_power_domain
1212intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1213void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1214 struct intel_crtc_state *pipe_config);
e2fcdaa9 1215void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1216
e435d6e5 1217int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1218int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1219
44eb0cb9
MK
1220u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1221 struct drm_i915_gem_object *obj,
1222 unsigned int plane);
dedf278c 1223
6156a456
CK
1224u32 skl_plane_ctl_format(uint32_t pixel_format);
1225u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1226u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1227
eb805623 1228/* intel_csr.c */
f4448375
DV
1229void intel_csr_ucode_init(struct drm_i915_private *);
1230void intel_csr_load_program(struct drm_i915_private *);
1231void intel_csr_ucode_fini(struct drm_i915_private *);
eb805623 1232
5f1aae65 1233/* intel_dp.c */
f0f59a00 1234void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1235bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1236 struct intel_connector *intel_connector);
901c2daf
VS
1237void intel_dp_set_link_params(struct intel_dp *intel_dp,
1238 const struct intel_crtc_state *pipe_config);
87440425 1239void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1240void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1241void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1242void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1243int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1244bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1245 struct intel_crtc_state *pipe_config);
5d8a7752 1246bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1247enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1248 bool long_hpd);
4be73780
DV
1249void intel_edp_backlight_on(struct intel_dp *intel_dp);
1250void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1251void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1252void intel_edp_panel_on(struct intel_dp *intel_dp);
1253void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1254void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1255void intel_dp_mst_suspend(struct drm_device *dev);
1256void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1257int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1258int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1259void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1260void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1261uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1262void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1263void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1264void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1265void intel_edp_drrs_invalidate(struct drm_device *dev,
1266 unsigned frontbuffer_bits);
1267void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
237ed86c
SJ
1268bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1269 struct intel_digital_port *port);
6fa2d197 1270void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1271
94223d04
ACO
1272void
1273intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1274 uint8_t dp_train_pat);
1275void
1276intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1277void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1278uint8_t
1279intel_dp_voltage_max(struct intel_dp *intel_dp);
1280uint8_t
1281intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1282void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1283 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1284bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1285bool
1286intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1287
0e32b39c
DA
1288/* intel_dp_mst.c */
1289int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1290void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1291/* intel_dsi.c */
4328633d 1292void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1293
1294
1295/* intel_dvo.c */
87440425 1296void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1297
1298
0632fef6 1299/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1300#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1301extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1302extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1303extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1304extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1305extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1306extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1307#else
1308static inline int intel_fbdev_init(struct drm_device *dev)
1309{
1310 return 0;
1311}
5f1aae65 1312
e00bf696 1313static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1314{
1315}
1316
1317static inline void intel_fbdev_fini(struct drm_device *dev)
1318{
1319}
1320
82e3b8c1 1321static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1322{
1323}
1324
0632fef6 1325static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1326{
1327}
1328#endif
5f1aae65 1329
7ff0ebcc 1330/* intel_fbc.c */
0e631adc 1331bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
d029bcad 1332void intel_fbc_deactivate(struct intel_crtc *crtc);
754d1133 1333void intel_fbc_update(struct intel_crtc *crtc);
7ff0ebcc 1334void intel_fbc_init(struct drm_i915_private *dev_priv);
d029bcad 1335void intel_fbc_enable(struct intel_crtc *crtc);
7733b49b 1336void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1337void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1338void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1339 unsigned int frontbuffer_bits,
1340 enum fb_op_origin origin);
1341void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1342 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1343void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1344
5f1aae65 1345/* intel_hdmi.c */
f0f59a00 1346void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1347void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1348 struct intel_connector *intel_connector);
1349struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1350bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1351 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1352
1353
1354/* intel_lvds.c */
87440425
PZ
1355void intel_lvds_init(struct drm_device *dev);
1356bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1357
1358
1359/* intel_modes.c */
1360int intel_connector_update_modes(struct drm_connector *connector,
87440425 1361 struct edid *edid);
5f1aae65 1362int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1363void intel_attach_force_audio_property(struct drm_connector *connector);
1364void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1365void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1366
1367
1368/* intel_overlay.c */
87440425
PZ
1369void intel_setup_overlay(struct drm_device *dev);
1370void intel_cleanup_overlay(struct drm_device *dev);
1371int intel_overlay_switch_off(struct intel_overlay *overlay);
1372int intel_overlay_put_image(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
1374int intel_overlay_attrs(struct drm_device *dev, void *data,
1375 struct drm_file *file_priv);
1362b776 1376void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1377
1378
1379/* intel_panel.c */
87440425 1380int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1381 struct drm_display_mode *fixed_mode,
1382 struct drm_display_mode *downclock_mode);
87440425
PZ
1383void intel_panel_fini(struct intel_panel *panel);
1384void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1385 struct drm_display_mode *adjusted_mode);
1386void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1387 struct intel_crtc_state *pipe_config,
87440425
PZ
1388 int fitting_mode);
1389void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1390 struct intel_crtc_state *pipe_config,
87440425 1391 int fitting_mode);
6dda730e
JN
1392void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1393 u32 level, u32 max);
6517d273 1394int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1395void intel_panel_enable_backlight(struct intel_connector *connector);
1396void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1397void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1398enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1399extern struct drm_display_mode *intel_find_panel_downclock(
1400 struct drm_device *dev,
1401 struct drm_display_mode *fixed_mode,
1402 struct drm_connector *connector);
0962c3c9
VS
1403void intel_backlight_register(struct drm_device *dev);
1404void intel_backlight_unregister(struct drm_device *dev);
1405
5f1aae65 1406
0bc12bcb 1407/* intel_psr.c */
0bc12bcb
RV
1408void intel_psr_enable(struct intel_dp *intel_dp);
1409void intel_psr_disable(struct intel_dp *intel_dp);
1410void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1411 unsigned frontbuffer_bits);
0bc12bcb 1412void intel_psr_flush(struct drm_device *dev,
169de131
RV
1413 unsigned frontbuffer_bits,
1414 enum fb_op_origin origin);
0bc12bcb 1415void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1416void intel_psr_single_frame_update(struct drm_device *dev,
1417 unsigned frontbuffer_bits);
0bc12bcb 1418
9c065a7d
DV
1419/* intel_runtime_pm.c */
1420int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1421void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1422void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1423void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
2f693e28
DL
1424void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1425void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
f458ebbc 1426void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1427const char *
1428intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1429
f458ebbc
DV
1430bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1431 enum intel_display_power_domain domain);
1432bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1433 enum intel_display_power_domain domain);
9c065a7d
DV
1434void intel_display_power_get(struct drm_i915_private *dev_priv,
1435 enum intel_display_power_domain domain);
1436void intel_display_power_put(struct drm_i915_private *dev_priv,
1437 enum intel_display_power_domain domain);
da5827c3
ID
1438
1439static inline void
1440assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1441{
1442 WARN_ONCE(dev_priv->pm.suspended,
1443 "Device suspended during HW access\n");
1444}
1445
1446static inline void
1447assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1448{
1449 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1450 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1451 * too much noise. */
1452 if (!atomic_read(&dev_priv->pm.wakeref_count))
1453 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1454}
1455
2b19efeb
ID
1456static inline int
1457assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1458{
1459 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1460
1461 assert_rpm_wakelock_held(dev_priv);
1462
1463 return seq;
1464}
1465
1466static inline void
1467assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1468{
1469 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1470 "HW access outside of RPM atomic section\n");
1471}
1472
1f814dac
ID
1473/**
1474 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1475 * @dev_priv: i915 device instance
1476 *
1477 * This function disable asserts that check if we hold an RPM wakelock
1478 * reference, while keeping the device-not-suspended checks still enabled.
1479 * It's meant to be used only in special circumstances where our rule about
1480 * the wakelock refcount wrt. the device power state doesn't hold. According
1481 * to this rule at any point where we access the HW or want to keep the HW in
1482 * an active state we must hold an RPM wakelock reference acquired via one of
1483 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1484 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1485 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1486 * users should avoid using this function.
1487 *
1488 * Any calls to this function must have a symmetric call to
1489 * enable_rpm_wakeref_asserts().
1490 */
1491static inline void
1492disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1493{
1494 atomic_inc(&dev_priv->pm.wakeref_count);
1495}
1496
1497/**
1498 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1499 * @dev_priv: i915 device instance
1500 *
1501 * This function re-enables the RPM assert checks after disabling them with
1502 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1503 * circumstances otherwise its use should be avoided.
1504 *
1505 * Any calls to this function must have a symmetric call to
1506 * disable_rpm_wakeref_asserts().
1507 */
1508static inline void
1509enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1510{
1511 atomic_dec(&dev_priv->pm.wakeref_count);
1512}
1513
1514/* TODO: convert users of these to rely instead on proper RPM refcounting */
1515#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1516 disable_rpm_wakeref_asserts(dev_priv)
1517
1518#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1519 enable_rpm_wakeref_asserts(dev_priv)
1520
9c065a7d
DV
1521void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1522void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1523void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1524
d9bc89d9
DV
1525void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1526
e0fce78f
VS
1527void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1528 bool override, unsigned int mask);
b0b33846
VS
1529bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1530 enum dpio_channel ch, bool override);
e0fce78f
VS
1531
1532
5f1aae65 1533/* intel_pm.c */
87440425
PZ
1534void intel_init_clock_gating(struct drm_device *dev);
1535void intel_suspend_hw(struct drm_device *dev);
546c81fd 1536int ilk_wm_max_level(const struct drm_device *dev);
87440425 1537void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1538void intel_init_pm(struct drm_device *dev);
f742a552 1539void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1540void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1541void intel_gpu_ips_teardown(void);
ae48434c
ID
1542void intel_init_gt_powersave(struct drm_device *dev);
1543void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1544void intel_enable_gt_powersave(struct drm_device *dev);
1545void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1546void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1547void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1548void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1549void gen6_rps_busy(struct drm_i915_private *dev_priv);
1550void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1551void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1552void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1553 struct intel_rps_client *rps,
1554 unsigned long submitted);
6ad790c0 1555void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1556 struct drm_i915_gem_request *req);
6eb1a681 1557void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1558void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1559void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1560void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1561 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1562uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1563
5f1aae65 1564/* intel_sdvo.c */
f0f59a00
VS
1565bool intel_sdvo_init(struct drm_device *dev,
1566 i915_reg_t reg, enum port port);
96a02917 1567
2b28bb1b 1568
5f1aae65 1569/* intel_sprite.c */
87440425 1570int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1571int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1572 struct drm_file *file_priv);
34e0adbb
ML
1573void intel_pipe_update_start(struct intel_crtc *crtc);
1574void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1575
1576/* intel_tv.c */
87440425 1577void intel_tv_init(struct drm_device *dev);
20ddf665 1578
ea2c67bb 1579/* intel_atomic.c */
2545e4a6
MR
1580int intel_connector_atomic_get_property(struct drm_connector *connector,
1581 const struct drm_connector_state *state,
1582 struct drm_property *property,
1583 uint64_t *val);
1356837e
MR
1584struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1585void intel_crtc_destroy_state(struct drm_crtc *crtc,
1586 struct drm_crtc_state *state);
de419ab6
ML
1587struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1588void intel_atomic_state_clear(struct drm_atomic_state *);
1589struct intel_shared_dpll_config *
1590intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1591
10f81c19
ACO
1592static inline struct intel_crtc_state *
1593intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1594 struct intel_crtc *crtc)
1595{
1596 struct drm_crtc_state *crtc_state;
1597 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1598 if (IS_ERR(crtc_state))
0b6cc188 1599 return ERR_CAST(crtc_state);
10f81c19
ACO
1600
1601 return to_intel_crtc_state(crtc_state);
1602}
d03c93d4
CK
1603int intel_atomic_setup_scalers(struct drm_device *dev,
1604 struct intel_crtc *intel_crtc,
1605 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1606
1607/* intel_atomic_plane.c */
8e7d688b 1608struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1609struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1610void intel_plane_destroy_state(struct drm_plane *plane,
1611 struct drm_plane_state *state);
1612extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1613
79e53945 1614#endif /* __INTEL_DRV_H__ */