]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915/bxt: DSI prepare changes for BXT
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
21d40d37 136 void (*hot_plug)(struct intel_encoder *);
7ae89233 137 bool (*compute_config)(struct intel_encoder *,
5cec258b 138 struct intel_crtc_state *);
dafd226c 139 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 140 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 141 void (*enable)(struct intel_encoder *);
6cc5f341 142 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 143 void (*disable)(struct intel_encoder *);
bf49ec8c 144 void (*post_disable)(struct intel_encoder *);
d6db995f 145 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5 154 void (*get_config)(struct intel_encoder *,
5cec258b 155 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
b029e66f
SK
180
181 /* PWM chip */
182 struct pwm_device *pwm;
183
58c68779
JN
184 struct backlight_device *device;
185 } backlight;
ab656bb9
JN
186
187 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
188};
189
5daa55eb
ZW
190struct intel_connector {
191 struct drm_connector base;
9a935856
DV
192 /*
193 * The fixed encoder this connector is connected to.
194 */
df0e9248 195 struct intel_encoder *encoder;
9a935856 196
f0947c37
DV
197 /* Reads out the current hw, returning true if the connector is enabled
198 * and active (i.e. dpms ON state). */
199 bool (*get_hw_state)(struct intel_connector *);
1d508706 200
4932e2c3
ID
201 /*
202 * Removes all interfaces through which the connector is accessible
203 * - like sysfs, debugfs entries -, so that no new operations can be
204 * started on the connector. Also makes sure all currently pending
205 * operations finish before returing.
206 */
207 void (*unregister)(struct intel_connector *);
208
1d508706
JN
209 /* Panel info for eDP and LVDS */
210 struct intel_panel panel;
9cd300e0
JN
211
212 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
213 struct edid *edid;
beb60608 214 struct edid *detect_edid;
821450c6
EE
215
216 /* since POLL and HPD connectors may use the same HPD line keep the native
217 state of connector->polled in case hotplug storm detection changes it */
218 u8 polled;
0e32b39c
DA
219
220 void *port; /* store this opaque as its illegal to dereference it */
221
222 struct intel_dp *mst_port;
5daa55eb
ZW
223};
224
80ad9206
VS
225typedef struct dpll {
226 /* given values */
227 int n;
228 int m1, m2;
229 int p1, p2;
230 /* derived values */
231 int dot;
232 int vco;
233 int m;
234 int p;
235} intel_clock_t;
236
de419ab6
ML
237struct intel_atomic_state {
238 struct drm_atomic_state base;
239
27c329ed 240 unsigned int cdclk;
de419ab6
ML
241 bool dpll_set;
242 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
243};
244
eeca778a 245struct intel_plane_state {
2b875c22 246 struct drm_plane_state base;
eeca778a
GP
247 struct drm_rect src;
248 struct drm_rect dst;
249 struct drm_rect clip;
eeca778a 250 bool visible;
32b7eeec 251
be41e336
CK
252 /*
253 * scaler_id
254 * = -1 : not using a scaler
255 * >= 0 : using a scalers
256 *
257 * plane requiring a scaler:
258 * - During check_plane, its bit is set in
259 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 260 * update_scaler_plane.
be41e336
CK
261 * - scaler_id indicates the scaler it got assigned.
262 *
263 * plane doesn't require a scaler:
264 * - this can happen when scaling is no more required or plane simply
265 * got disabled.
266 * - During check_plane, corresponding bit is reset in
267 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 268 * update_scaler_plane.
be41e336
CK
269 */
270 int scaler_id;
818ed961
ML
271
272 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
273};
274
5724dbd1 275struct intel_initial_plane_config {
2d14030b 276 struct intel_framebuffer *fb;
49af449b 277 unsigned int tiling;
46f297fb
JB
278 int size;
279 u32 base;
280};
281
be41e336
CK
282#define SKL_MIN_SRC_W 8
283#define SKL_MAX_SRC_W 4096
284#define SKL_MIN_SRC_H 8
6156a456 285#define SKL_MAX_SRC_H 4096
be41e336
CK
286#define SKL_MIN_DST_W 8
287#define SKL_MAX_DST_W 4096
288#define SKL_MIN_DST_H 8
6156a456 289#define SKL_MAX_DST_H 4096
be41e336
CK
290
291struct intel_scaler {
be41e336
CK
292 int in_use;
293 uint32_t mode;
294};
295
296struct intel_crtc_scaler_state {
297#define SKL_NUM_SCALERS 2
298 struct intel_scaler scalers[SKL_NUM_SCALERS];
299
300 /*
301 * scaler_users: keeps track of users requesting scalers on this crtc.
302 *
303 * If a bit is set, a user is using a scaler.
304 * Here user can be a plane or crtc as defined below:
305 * bits 0-30 - plane (bit position is index from drm_plane_index)
306 * bit 31 - crtc
307 *
308 * Instead of creating a new index to cover planes and crtc, using
309 * existing drm_plane_index for planes which is well less than 31
310 * planes and bit 31 for crtc. This should be fine to cover all
311 * our platforms.
312 *
313 * intel_atomic_setup_scalers will setup available scalers to users
314 * requesting scalers. It will gracefully fail if request exceeds
315 * avilability.
316 */
317#define SKL_CRTC_INDEX 31
318 unsigned scaler_users;
319
320 /* scaler used by crtc for panel fitting purpose */
321 int scaler_id;
322};
323
1ed51de9
DV
324/* drm_mode->private_flags */
325#define I915_MODE_FLAG_INHERITED 1
326
5cec258b 327struct intel_crtc_state {
2d112de7
ACO
328 struct drm_crtc_state base;
329
bb760063
DV
330 /**
331 * quirks - bitfield with hw state readout quirks
332 *
333 * For various reasons the hw state readout code might not be able to
334 * completely faithfully read out the current state. These cases are
335 * tracked with quirk flags so that fastboot and state checker can act
336 * accordingly.
337 */
9953599b 338#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
339 unsigned long quirks;
340
bfd16b2a
ML
341 bool update_pipe;
342
37327abd
VS
343 /* Pipe source size (ie. panel fitter input size)
344 * All planes will be positioned inside this space,
345 * and get clipped at the edges. */
346 int pipe_src_w, pipe_src_h;
347
5bfe2ac0
DV
348 /* Whether to set up the PCH/FDI. Note that we never allow sharing
349 * between pch encoders and cpu encoders. */
350 bool has_pch_encoder;
50f3b016 351
e43823ec
JB
352 /* Are we sending infoframes on the attached port */
353 bool has_infoframe;
354
3b117c8f
DV
355 /* CPU Transcoder for the pipe. Currently this can only differ from the
356 * pipe on Haswell (where we have a special eDP transcoder). */
357 enum transcoder cpu_transcoder;
358
50f3b016
DV
359 /*
360 * Use reduced/limited/broadcast rbg range, compressing from the full
361 * range fed into the crtcs.
362 */
363 bool limited_color_range;
364
03afc4a2
DV
365 /* DP has a bunch of special case unfortunately, so mark the pipe
366 * accordingly. */
367 bool has_dp_encoder;
d8b32247 368
6897b4b5
DV
369 /* Whether we should send NULL infoframes. Required for audio. */
370 bool has_hdmi_sink;
371
9ed109a7
DV
372 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
373 * has_dp_encoder is set. */
374 bool has_audio;
375
d8b32247
DV
376 /*
377 * Enable dithering, used when the selected pipe bpp doesn't match the
378 * plane bpp.
379 */
965e0c48 380 bool dither;
f47709a9
DV
381
382 /* Controls for the clock computation, to override various stages. */
383 bool clock_set;
384
09ede541
DV
385 /* SDVO TV has a bunch of special case. To make multifunction encoders
386 * work correctly, we need to track this at runtime.*/
387 bool sdvo_tv_clock;
388
e29c22c0
DV
389 /*
390 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
391 * required. This is set in the 2nd loop of calling encoder's
392 * ->compute_config if the first pick doesn't work out.
393 */
394 bool bw_constrained;
395
f47709a9
DV
396 /* Settings for the intel dpll used on pretty much everything but
397 * haswell. */
80ad9206 398 struct dpll dpll;
f47709a9 399
a43f6e0f
DV
400 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
401 enum intel_dpll_id shared_dpll;
402
96b7dfb7
S
403 /*
404 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
405 * - enum skl_dpll on SKL
406 */
de7cfc63
DV
407 uint32_t ddi_pll_sel;
408
66e985c0
DV
409 /* Actual register state of the dpll, for shared dpll cross-checking. */
410 struct intel_dpll_hw_state dpll_hw_state;
411
965e0c48 412 int pipe_bpp;
6cf86a5e 413 struct intel_link_m_n dp_m_n;
ff9a6750 414
439d7ac0
PB
415 /* m2_n2 for eDP downclock */
416 struct intel_link_m_n dp_m2_n2;
f769cd24 417 bool has_drrs;
439d7ac0 418
ff9a6750
DV
419 /*
420 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
421 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
422 * already multiplied by pixel_multiplier.
df92b1e6 423 */
ff9a6750
DV
424 int port_clock;
425
6cc5f341
DV
426 /* Used by SDVO (and if we ever fix it, HDMI). */
427 unsigned pixel_multiplier;
2dd24552 428
90a6b7b0
VS
429 uint8_t lane_count;
430
2dd24552 431 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
432 struct {
433 u32 control;
434 u32 pgm_ratios;
68fc8742 435 u32 lvds_border_bits;
b074cec8
JB
436 } gmch_pfit;
437
438 /* Panel fitter placement and size for Ironlake+ */
439 struct {
440 u32 pos;
441 u32 size;
fd4daa9c 442 bool enabled;
fabf6e51 443 bool force_thru;
b074cec8 444 } pch_pfit;
33d29b14 445
ca3a0ff8 446 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 447 int fdi_lanes;
ca3a0ff8 448 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
449
450 bool ips_enabled;
cf532bb2
VS
451
452 bool double_wide;
0e32b39c
DA
453
454 bool dp_encoder_is_mst;
455 int pbn;
be41e336
CK
456
457 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
458
459 /* w/a for waiting 2 vblanks during crtc enable */
460 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
461};
462
262cd2e1
VS
463struct vlv_wm_state {
464 struct vlv_pipe_wm wm[3];
465 struct vlv_sr_wm sr[3];
466 uint8_t num_active_planes;
467 uint8_t num_levels;
468 uint8_t level;
469 bool cxsr;
470};
471
0b2ae6d7
VS
472struct intel_pipe_wm {
473 struct intel_wm_level wm[5];
474 uint32_t linetime;
475 bool fbc_wm_enabled;
2a44b76b
VS
476 bool pipe_enabled;
477 bool sprites_enabled;
478 bool sprites_scaled;
0b2ae6d7
VS
479};
480
84c33a64 481struct intel_mmio_flip {
9362c7c5 482 struct work_struct work;
bcafc4e3 483 struct drm_i915_private *i915;
eed29a5b 484 struct drm_i915_gem_request *req;
b2cfe0ab 485 struct intel_crtc *crtc;
84c33a64
SG
486};
487
2ac96d2a
PB
488struct skl_pipe_wm {
489 struct skl_wm_level wm[8];
490 struct skl_wm_level trans_wm;
491 uint32_t linetime;
492};
493
32b7eeec
MR
494/*
495 * Tracking of operations that need to be performed at the beginning/end of an
496 * atomic commit, outside the atomic section where interrupts are disabled.
497 * These are generally operations that grab mutexes or might otherwise sleep
498 * and thus can't be run with interrupts disabled.
499 */
500struct intel_crtc_atomic_commit {
501 /* Sleepable operations to perform before commit */
502 bool wait_for_flips;
503 bool disable_fbc;
066cf55b 504 bool disable_ips;
852eb00d 505 bool disable_cxsr;
32b7eeec 506 bool pre_disable_primary;
f015c551 507 bool update_wm_pre, update_wm_post;
ea2c67bb 508 unsigned disabled_planes;
32b7eeec
MR
509
510 /* Sleepable operations to perform after commit */
511 unsigned fb_bits;
512 bool wait_vblank;
513 bool update_fbc;
514 bool post_enable_primary;
515 unsigned update_sprite_watermarks;
516};
517
79e53945
JB
518struct intel_crtc {
519 struct drm_crtc base;
80824003
JB
520 enum pipe pipe;
521 enum plane plane;
79e53945 522 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
523 /*
524 * Whether the crtc and the connected output pipeline is active. Implies
525 * that crtc->enabled is set, i.e. the current mode configuration has
526 * some outputs connected to this crtc.
08a48469
DV
527 */
528 bool active;
6efdf354 529 unsigned long enabled_power_domains;
652c393a 530 bool lowfreq_avail;
02e792fb 531 struct intel_overlay *overlay;
6b95a207 532 struct intel_unpin_work *unpin_work;
cda4b7d3 533
b4a98e57
CW
534 atomic_t unpin_work_count;
535
e506a0c6
DV
536 /* Display surface base address adjustement for pageflips. Note that on
537 * gen4+ this only adjusts up to a tile, offsets within a tile are
538 * handled in the hw itself (with the TILEOFF register). */
539 unsigned long dspaddr_offset;
540
05394f39 541 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 542 uint32_t cursor_addr;
4b0e333e 543 uint32_t cursor_cntl;
dc41c154 544 uint32_t cursor_size;
4b0e333e 545 uint32_t cursor_base;
4b645f14 546
6e3c9717 547 struct intel_crtc_state *config;
b8cecdf5 548
10d83730
VS
549 /* reset counter value when the last flip was submitted */
550 unsigned int reset_counter;
8664281b
PZ
551
552 /* Access to these should be protected by dev_priv->irq_lock. */
553 bool cpu_fifo_underrun_disabled;
554 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
555
556 /* per-pipe watermark state */
557 struct {
558 /* watermarks currently being used */
559 struct intel_pipe_wm active;
2ac96d2a
PB
560 /* SKL wm values currently in use */
561 struct skl_pipe_wm skl_active;
852eb00d
VS
562 /* allow CxSR on this pipe */
563 bool cxsr_allowed;
0b2ae6d7 564 } wm;
8d7849db 565
80715b2f 566 int scanline_offset;
32b7eeec 567
eb120ef6
JB
568 struct {
569 unsigned start_vbl_count;
570 ktime_t start_vbl_time;
571 int min_vbl, max_vbl;
572 int scanline_start;
573 } debug;
85a62bf9 574
32b7eeec 575 struct intel_crtc_atomic_commit atomic;
be41e336
CK
576
577 /* scalers available on this crtc */
578 int num_scalers;
262cd2e1
VS
579
580 struct vlv_wm_state wm_state;
79e53945
JB
581};
582
c35426d2
VS
583struct intel_plane_wm_parameters {
584 uint32_t horiz_pixels;
ed57cb8a 585 uint32_t vert_pixels;
2cd601c6
CK
586 /*
587 * For packed pixel formats:
588 * bytes_per_pixel - holds bytes per pixel
589 * For planar pixel formats:
590 * bytes_per_pixel - holds bytes per pixel for uv-plane
591 * y_bytes_per_pixel - holds bytes per pixel for y-plane
592 */
c35426d2 593 uint8_t bytes_per_pixel;
2cd601c6 594 uint8_t y_bytes_per_pixel;
c35426d2
VS
595 bool enabled;
596 bool scaled;
0fda6568 597 u64 tiling;
1fc0a8f7 598 unsigned int rotation;
6eb1a681 599 uint16_t fifo_size;
c35426d2
VS
600};
601
b840d907
JB
602struct intel_plane {
603 struct drm_plane base;
7f1f3851 604 int plane;
b840d907 605 enum pipe pipe;
2d354c34 606 bool can_scale;
b840d907 607 int max_downscale;
a9ff8714 608 uint32_t frontbuffer_bit;
526682e9
PZ
609
610 /* Since we need to change the watermarks before/after
611 * enabling/disabling the planes, we need to store the parameters here
612 * as the other pieces of the struct may not reflect the values we want
613 * for the watermark calculations. Currently only Haswell uses this.
614 */
c35426d2 615 struct intel_plane_wm_parameters wm;
526682e9 616
8e7d688b
MR
617 /*
618 * NOTE: Do not place new plane state fields here (e.g., when adding
619 * new plane properties). New runtime state should now be placed in
620 * the intel_plane_state structure and accessed via drm_plane->state.
621 */
622
b840d907 623 void (*update_plane)(struct drm_plane *plane,
b39d53f6 624 struct drm_crtc *crtc,
b840d907 625 struct drm_framebuffer *fb,
b840d907
JB
626 int crtc_x, int crtc_y,
627 unsigned int crtc_w, unsigned int crtc_h,
628 uint32_t x, uint32_t y,
629 uint32_t src_w, uint32_t src_h);
b39d53f6 630 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 631 struct drm_crtc *crtc);
c59cb179 632 int (*check_plane)(struct drm_plane *plane,
061e4b8d 633 struct intel_crtc_state *crtc_state,
c59cb179
MR
634 struct intel_plane_state *state);
635 void (*commit_plane)(struct drm_plane *plane,
636 struct intel_plane_state *state);
b840d907
JB
637};
638
b445e3b0
ED
639struct intel_watermark_params {
640 unsigned long fifo_size;
641 unsigned long max_wm;
642 unsigned long default_wm;
643 unsigned long guard_size;
644 unsigned long cacheline_size;
645};
646
647struct cxsr_latency {
648 int is_desktop;
649 int is_ddr3;
650 unsigned long fsb_freq;
651 unsigned long mem_freq;
652 unsigned long display_sr;
653 unsigned long display_hpll_disable;
654 unsigned long cursor_sr;
655 unsigned long cursor_hpll_disable;
656};
657
de419ab6 658#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 659#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 660#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 661#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 662#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 663#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 664#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 665#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 666#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 667
f5bbfca3 668struct intel_hdmi {
b242b7f7 669 u32 hdmi_reg;
f5bbfca3 670 int ddc_bus;
0f2a2a75 671 bool limited_color_range;
55bc60db 672 bool color_range_auto;
f5bbfca3
ED
673 bool has_hdmi_sink;
674 bool has_audio;
675 enum hdmi_force_audio force_audio;
abedc077 676 bool rgb_quant_range_selectable;
94a11ddc 677 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 678 struct intel_connector *attached_connector;
f5bbfca3 679 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 680 enum hdmi_infoframe_type type,
fff63867 681 const void *frame, ssize_t len);
687f4d06 682 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 683 bool enable,
687f4d06 684 struct drm_display_mode *adjusted_mode);
e43823ec 685 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
686};
687
0e32b39c 688struct intel_dp_mst_encoder;
b091cd92 689#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 690
fe3cd48d
R
691/*
692 * enum link_m_n_set:
693 * When platform provides two set of M_N registers for dp, we can
694 * program them and switch between them incase of DRRS.
695 * But When only one such register is provided, we have to program the
696 * required divider value on that registers itself based on the DRRS state.
697 *
698 * M1_N1 : Program dp_m_n on M1_N1 registers
699 * dp_m2_n2 on M2_N2 registers (If supported)
700 *
701 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
702 * M2_N2 registers are not supported
703 */
704
705enum link_m_n_set {
706 /* Sets the m1_n1 and m2_n2 */
707 M1_N1 = 0,
708 M2_N2
709};
710
621d4c76
RV
711struct sink_crc {
712 bool started;
713 u8 last_crc[6];
714 int last_count;
715};
716
54d63ca6 717struct intel_dp {
54d63ca6 718 uint32_t output_reg;
9ed35ab1 719 uint32_t aux_ch_ctl_reg;
54d63ca6 720 uint32_t DP;
901c2daf
VS
721 int link_rate;
722 uint8_t lane_count;
54d63ca6
SK
723 bool has_audio;
724 enum hdmi_force_audio force_audio;
0f2a2a75 725 bool limited_color_range;
55bc60db 726 bool color_range_auto;
54d63ca6 727 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 728 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 729 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
730 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
731 uint8_t num_sink_rates;
732 int sink_rates[DP_MAX_SUPPORTED_RATES];
621d4c76 733 struct sink_crc sink_crc;
9d1a1031 734 struct drm_dp_aux aux;
54d63ca6
SK
735 uint8_t train_set[4];
736 int panel_power_up_delay;
737 int panel_power_down_delay;
738 int panel_power_cycle_delay;
739 int backlight_on_delay;
740 int backlight_off_delay;
54d63ca6
SK
741 struct delayed_work panel_vdd_work;
742 bool want_panel_vdd;
dce56b3c
PZ
743 unsigned long last_power_cycle;
744 unsigned long last_power_on;
745 unsigned long last_backlight_off;
5d42f82a 746
01527b31
CT
747 struct notifier_block edp_notifier;
748
a4a5d2f8
VS
749 /*
750 * Pipe whose power sequencer is currently locked into
751 * this port. Only relevant on VLV/CHV.
752 */
753 enum pipe pps_pipe;
36b5f425 754 struct edp_power_seq pps_delays;
a4a5d2f8 755
0e32b39c
DA
756 bool can_mst; /* this port supports mst */
757 bool is_mst;
758 int active_mst_links;
759 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 760 struct intel_connector *attached_connector;
ec5b01dd 761
0e32b39c
DA
762 /* mst connector list */
763 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
764 struct drm_dp_mst_topology_mgr mst_mgr;
765
ec5b01dd 766 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
767 /*
768 * This function returns the value we have to program the AUX_CTL
769 * register with to kick off an AUX transaction.
770 */
771 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
772 bool has_aux_irq,
773 int send_bytes,
774 uint32_t aux_clock_divider);
4e96c977 775 bool train_set_valid;
c5d5ab7a
TP
776
777 /* Displayport compliance testing */
778 unsigned long compliance_test_type;
559be30c
TP
779 unsigned long compliance_test_data;
780 bool compliance_test_active;
54d63ca6
SK
781};
782
da63a9f2
PZ
783struct intel_digital_port {
784 struct intel_encoder base;
174edf1f 785 enum port port;
bcf53de4 786 u32 saved_port_bits;
da63a9f2
PZ
787 struct intel_dp dp;
788 struct intel_hdmi hdmi;
b2c5c181 789 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 790 bool release_cl2_override;
da63a9f2
PZ
791};
792
0e32b39c
DA
793struct intel_dp_mst_encoder {
794 struct intel_encoder base;
795 enum pipe pipe;
796 struct intel_digital_port *primary;
797 void *port; /* store this opaque as its illegal to dereference it */
798};
799
65d64cc5 800static inline enum dpio_channel
89b667f8
JB
801vlv_dport_to_channel(struct intel_digital_port *dport)
802{
803 switch (dport->port) {
804 case PORT_B:
00fc31b7 805 case PORT_D:
e4607fcf 806 return DPIO_CH0;
89b667f8 807 case PORT_C:
e4607fcf 808 return DPIO_CH1;
89b667f8
JB
809 default:
810 BUG();
811 }
812}
813
65d64cc5
VS
814static inline enum dpio_phy
815vlv_dport_to_phy(struct intel_digital_port *dport)
816{
817 switch (dport->port) {
818 case PORT_B:
819 case PORT_C:
820 return DPIO_PHY0;
821 case PORT_D:
822 return DPIO_PHY1;
823 default:
824 BUG();
825 }
826}
827
828static inline enum dpio_channel
eb69b0e5
CML
829vlv_pipe_to_channel(enum pipe pipe)
830{
831 switch (pipe) {
832 case PIPE_A:
833 case PIPE_C:
834 return DPIO_CH0;
835 case PIPE_B:
836 return DPIO_CH1;
837 default:
838 BUG();
839 }
840}
841
f875c15a
CW
842static inline struct drm_crtc *
843intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
844{
845 struct drm_i915_private *dev_priv = dev->dev_private;
846 return dev_priv->pipe_to_crtc_mapping[pipe];
847}
848
417ae147
CW
849static inline struct drm_crtc *
850intel_get_crtc_for_plane(struct drm_device *dev, int plane)
851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
853 return dev_priv->plane_to_crtc_mapping[plane];
854}
855
4e5359cd
SF
856struct intel_unpin_work {
857 struct work_struct work;
b4a98e57 858 struct drm_crtc *crtc;
ab8d6675 859 struct drm_framebuffer *old_fb;
05394f39 860 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 861 struct drm_pending_vblank_event *event;
e7d841ca
CW
862 atomic_t pending;
863#define INTEL_FLIP_INACTIVE 0
864#define INTEL_FLIP_PENDING 1
865#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
866 u32 flip_count;
867 u32 gtt_offset;
f06cc1b9 868 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
869 int flip_queued_vblank;
870 int flip_ready_vblank;
4e5359cd
SF
871 bool enable_stall_check;
872};
873
5f1aae65
PZ
874struct intel_load_detect_pipe {
875 struct drm_framebuffer *release_fb;
876 bool load_detect_temp;
877 int dpms_mode;
878};
79e53945 879
5f1aae65
PZ
880static inline struct intel_encoder *
881intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
882{
883 return to_intel_connector(connector)->encoder;
884}
885
da63a9f2
PZ
886static inline struct intel_digital_port *
887enc_to_dig_port(struct drm_encoder *encoder)
888{
889 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
890}
891
0e32b39c
DA
892static inline struct intel_dp_mst_encoder *
893enc_to_mst(struct drm_encoder *encoder)
894{
895 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
896}
897
9ff8c9ba
ID
898static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
899{
900 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
901}
902
903static inline struct intel_digital_port *
904dp_to_dig_port(struct intel_dp *intel_dp)
905{
906 return container_of(intel_dp, struct intel_digital_port, dp);
907}
908
909static inline struct intel_digital_port *
910hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
911{
912 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
913}
914
6af31a65
DL
915/*
916 * Returns the number of planes for this pipe, ie the number of sprites + 1
917 * (primary plane). This doesn't count the cursor plane then.
918 */
919static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
920{
921 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
922}
5f1aae65 923
47339cd9 924/* intel_fifo_underrun.c */
a72e4c9f 925bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 926 enum pipe pipe, bool enable);
a72e4c9f 927bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
928 enum transcoder pch_transcoder,
929 bool enable);
1f7247c0
DV
930void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
931 enum pipe pipe);
932void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
933 enum transcoder pch_transcoder);
a72e4c9f 934void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
935
936/* i915_irq.c */
480c8033
DV
937void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
938void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
939void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
940void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 941void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
942void gen6_enable_rps_interrupts(struct drm_device *dev);
943void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 944u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
945void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
946void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
947static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
948{
949 /*
950 * We only use drm_irq_uninstall() at unload and VT switch, so
951 * this is the only thing we need to check.
952 */
2aeb7d3a 953 return dev_priv->pm.irqs_enabled;
9df7575f
JB
954}
955
a225f079 956int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
957void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
958 unsigned int pipe_mask);
5f1aae65 959
5f1aae65 960/* intel_crt.c */
87440425 961void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
962
963
964/* intel_ddi.c */
87440425
PZ
965void intel_prepare_ddi(struct drm_device *dev);
966void hsw_fdi_link_train(struct drm_crtc *crtc);
967void intel_ddi_init(struct drm_device *dev, enum port port);
968enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
969bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
970void intel_ddi_pll_init(struct drm_device *dev);
971void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
972void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
973 enum transcoder cpu_transcoder);
974void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
975void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
976bool intel_ddi_pll_select(struct intel_crtc *crtc,
977 struct intel_crtc_state *crtc_state);
87440425
PZ
978void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
979void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
980bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
981void intel_ddi_fdi_disable(struct drm_crtc *crtc);
982void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 983 struct intel_crtc_state *pipe_config);
bcddf610
S
984struct intel_encoder *
985intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 986
44905a27 987void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 988void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 989 struct intel_crtc_state *pipe_config);
0e32b39c 990void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 991uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 992
b680c37a 993/* intel_frontbuffer.c */
f99d7069 994void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 995 enum fb_op_origin origin);
f99d7069
DV
996void intel_frontbuffer_flip_prepare(struct drm_device *dev,
997 unsigned frontbuffer_bits);
998void intel_frontbuffer_flip_complete(struct drm_device *dev,
999 unsigned frontbuffer_bits);
f99d7069 1000void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 1001 unsigned frontbuffer_bits);
6761dd31
TU
1002unsigned int intel_fb_align_height(struct drm_device *dev,
1003 unsigned int height,
1004 uint32_t pixel_format,
1005 uint64_t fb_format_modifier);
de152b62
RV
1006void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1007 enum fb_op_origin origin);
b321803d
DL
1008u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1009 uint32_t pixel_format);
b680c37a 1010
7c10a2b5
JN
1011/* intel_audio.c */
1012void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
1013void intel_audio_codec_enable(struct intel_encoder *encoder);
1014void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1015void i915_audio_component_init(struct drm_i915_private *dev_priv);
1016void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1017
b680c37a 1018/* intel_display.c */
65a3fea0 1019extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
1020bool intel_has_pending_fb_unpin(struct drm_device *dev);
1021int intel_pch_rawclk(struct drm_device *dev);
79e50a4f 1022int intel_hrawclk(struct drm_device *dev);
b680c37a 1023void intel_mark_busy(struct drm_device *dev);
87440425
PZ
1024void intel_mark_idle(struct drm_device *dev);
1025void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1026int intel_display_suspend(struct drm_device *dev);
87440425 1027void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1028int intel_connector_init(struct intel_connector *);
1029struct intel_connector *intel_connector_alloc(void);
87440425 1030bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1031void intel_connector_attach_encoder(struct intel_connector *connector,
1032 struct intel_encoder *encoder);
1033struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1034struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1035 struct drm_crtc *crtc);
752aa88a 1036enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1037int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1038 struct drm_file *file_priv);
87440425
PZ
1039enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1040 enum pipe pipe);
4093561b 1041bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1042static inline void
1043intel_wait_for_vblank(struct drm_device *dev, int pipe)
1044{
1045 drm_wait_one_vblank(dev, pipe);
1046}
87440425 1047int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1048void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1049 struct intel_digital_port *dport,
1050 unsigned int expected_mask);
87440425
PZ
1051bool intel_get_load_detect_pipe(struct drm_connector *connector,
1052 struct drm_display_mode *mode,
51fd371b
RC
1053 struct intel_load_detect_pipe *old,
1054 struct drm_modeset_acquire_ctx *ctx);
87440425 1055void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1056 struct intel_load_detect_pipe *old,
1057 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1058int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1059 struct drm_framebuffer *fb,
82bc3b2d 1060 const struct drm_plane_state *plane_state,
91af127f
JH
1061 struct intel_engine_cs *pipelined,
1062 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1063struct drm_framebuffer *
1064__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1065 struct drm_mode_fb_cmd2 *mode_cmd,
1066 struct drm_i915_gem_object *obj);
87440425
PZ
1067void intel_prepare_page_flip(struct drm_device *dev, int plane);
1068void intel_finish_page_flip(struct drm_device *dev, int pipe);
1069void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1070void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1071int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1072 struct drm_framebuffer *fb,
1073 const struct drm_plane_state *new_state);
38f3ce3a 1074void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1075 struct drm_framebuffer *fb,
1076 const struct drm_plane_state *old_state);
a98b3431
MR
1077int intel_plane_atomic_get_property(struct drm_plane *plane,
1078 const struct drm_plane_state *state,
1079 struct drm_property *property,
1080 uint64_t *val);
1081int intel_plane_atomic_set_property(struct drm_plane *plane,
1082 struct drm_plane_state *state,
1083 struct drm_property *property,
1084 uint64_t val);
da20eabd
ML
1085int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1086 struct drm_plane_state *plane_state);
716c2e55 1087
50470bb0
TU
1088unsigned int
1089intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1090 uint64_t fb_format_modifier);
1091
121920fa
TU
1092static inline bool
1093intel_rotation_90_or_270(unsigned int rotation)
1094{
1095 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1096}
1097
3b7a5119
SJ
1098void intel_create_rotation_property(struct drm_device *dev,
1099 struct intel_plane *plane);
1100
716c2e55 1101/* shared dpll functions */
5f1aae65 1102struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1103void assert_shared_dpll(struct drm_i915_private *dev_priv,
1104 struct intel_shared_dpll *pll,
1105 bool state);
1106#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1107#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1108struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1109 struct intel_crtc_state *state);
716c2e55 1110
d288f65f
VS
1111void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1112 const struct dpll *dpll);
1113void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1114
716c2e55 1115/* modesetting asserts */
b680c37a
DV
1116void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1117 enum pipe pipe);
55607e8a
DV
1118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state);
1120#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1121#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1122void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state);
1124#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1125#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1126void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1127#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1128#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1129unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1130 int *x, int *y,
87440425
PZ
1131 unsigned int tiling_mode,
1132 unsigned int bpp,
1133 unsigned int pitch);
7514747d
VS
1134void intel_prepare_reset(struct drm_device *dev);
1135void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1136void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1137void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1138void broxton_init_cdclk(struct drm_device *dev);
1139void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1140void broxton_ddi_phy_init(struct drm_device *dev);
1141void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1142void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1143void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1144void skl_init_cdclk(struct drm_i915_private *dev_priv);
1145void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1146void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1147 struct intel_crtc_state *pipe_config);
fe3cd48d 1148void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1149int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1150void
5cec258b 1151ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1152 int dotclock);
5ab7b0b7
ID
1153bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1154 intel_clock_t *best_clock);
dccbea3b
ID
1155int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1156
87440425 1157bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1158void hsw_enable_ips(struct intel_crtc *crtc);
1159void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1160enum intel_display_power_domain
1161intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1162void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1163 struct intel_crtc_state *pipe_config);
46a55d30 1164void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1165void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1166
e435d6e5 1167int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1168int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1169
121920fa
TU
1170unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1171 struct drm_i915_gem_object *obj);
6156a456
CK
1172u32 skl_plane_ctl_format(uint32_t pixel_format);
1173u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1174u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1175
eb805623
DV
1176/* intel_csr.c */
1177void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1178enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1179void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1180 enum csr_state state);
eb805623
DV
1181void intel_csr_load_program(struct drm_device *dev);
1182void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1183void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1184
5f1aae65 1185/* intel_dp.c */
87440425
PZ
1186void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1187bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1188 struct intel_connector *intel_connector);
901c2daf
VS
1189void intel_dp_set_link_params(struct intel_dp *intel_dp,
1190 const struct intel_crtc_state *pipe_config);
87440425
PZ
1191void intel_dp_start_link_train(struct intel_dp *intel_dp);
1192void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1193void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1194void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1195void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1196int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1197bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1198 struct intel_crtc_state *pipe_config);
5d8a7752 1199bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1200enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1201 bool long_hpd);
4be73780
DV
1202void intel_edp_backlight_on(struct intel_dp *intel_dp);
1203void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1204void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1205void intel_edp_panel_on(struct intel_dp *intel_dp);
1206void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1207void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1208void intel_dp_mst_suspend(struct drm_device *dev);
1209void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1210int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1211int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1212void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1213void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1214uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1215void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1216void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1217void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1218void intel_edp_drrs_invalidate(struct drm_device *dev,
1219 unsigned frontbuffer_bits);
1220void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
6fa2d197 1221void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
0bc12bcb 1222
0e32b39c
DA
1223/* intel_dp_mst.c */
1224int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1225void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1226/* intel_dsi.c */
4328633d 1227void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1228
1229
1230/* intel_dvo.c */
87440425 1231void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1232
1233
0632fef6 1234/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1235#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1236extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1237extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1238extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1239extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1240extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1241extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1242#else
1243static inline int intel_fbdev_init(struct drm_device *dev)
1244{
1245 return 0;
1246}
5f1aae65 1247
d1d70677 1248static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1249{
1250}
1251
1252static inline void intel_fbdev_fini(struct drm_device *dev)
1253{
1254}
1255
82e3b8c1 1256static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1257{
1258}
1259
0632fef6 1260static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1261{
1262}
1263#endif
5f1aae65 1264
7ff0ebcc 1265/* intel_fbc.c */
7733b49b
PZ
1266bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1267void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1268void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1269void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1270void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1271void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1272 unsigned int frontbuffer_bits,
1273 enum fb_op_origin origin);
1274void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1275 unsigned int frontbuffer_bits, enum fb_op_origin origin);
2e8144a5 1276const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7733b49b 1277void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1278
5f1aae65 1279/* intel_hdmi.c */
87440425
PZ
1280void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1281void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1282 struct intel_connector *intel_connector);
1283struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1284bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1285 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1286
1287
1288/* intel_lvds.c */
87440425
PZ
1289void intel_lvds_init(struct drm_device *dev);
1290bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1291
1292
1293/* intel_modes.c */
1294int intel_connector_update_modes(struct drm_connector *connector,
87440425 1295 struct edid *edid);
5f1aae65 1296int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1297void intel_attach_force_audio_property(struct drm_connector *connector);
1298void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1299
1300
1301/* intel_overlay.c */
87440425
PZ
1302void intel_setup_overlay(struct drm_device *dev);
1303void intel_cleanup_overlay(struct drm_device *dev);
1304int intel_overlay_switch_off(struct intel_overlay *overlay);
1305int intel_overlay_put_image(struct drm_device *dev, void *data,
1306 struct drm_file *file_priv);
1307int intel_overlay_attrs(struct drm_device *dev, void *data,
1308 struct drm_file *file_priv);
1362b776 1309void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1310
1311
1312/* intel_panel.c */
87440425 1313int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1314 struct drm_display_mode *fixed_mode,
1315 struct drm_display_mode *downclock_mode);
87440425
PZ
1316void intel_panel_fini(struct intel_panel *panel);
1317void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1318 struct drm_display_mode *adjusted_mode);
1319void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1320 struct intel_crtc_state *pipe_config,
87440425
PZ
1321 int fitting_mode);
1322void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1323 struct intel_crtc_state *pipe_config,
87440425 1324 int fitting_mode);
6dda730e
JN
1325void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1326 u32 level, u32 max);
6517d273 1327int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1328void intel_panel_enable_backlight(struct intel_connector *connector);
1329void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1330void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1331void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1332enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1333extern struct drm_display_mode *intel_find_panel_downclock(
1334 struct drm_device *dev,
1335 struct drm_display_mode *fixed_mode,
1336 struct drm_connector *connector);
0962c3c9
VS
1337void intel_backlight_register(struct drm_device *dev);
1338void intel_backlight_unregister(struct drm_device *dev);
1339
5f1aae65 1340
0bc12bcb 1341/* intel_psr.c */
0bc12bcb
RV
1342void intel_psr_enable(struct intel_dp *intel_dp);
1343void intel_psr_disable(struct intel_dp *intel_dp);
1344void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1345 unsigned frontbuffer_bits);
0bc12bcb 1346void intel_psr_flush(struct drm_device *dev,
169de131
RV
1347 unsigned frontbuffer_bits,
1348 enum fb_op_origin origin);
0bc12bcb 1349void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1350void intel_psr_single_frame_update(struct drm_device *dev,
1351 unsigned frontbuffer_bits);
0bc12bcb 1352
9c065a7d
DV
1353/* intel_runtime_pm.c */
1354int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1355void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1356void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1357void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1358
f458ebbc
DV
1359bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1360 enum intel_display_power_domain domain);
1361bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1362 enum intel_display_power_domain domain);
9c065a7d
DV
1363void intel_display_power_get(struct drm_i915_private *dev_priv,
1364 enum intel_display_power_domain domain);
1365void intel_display_power_put(struct drm_i915_private *dev_priv,
1366 enum intel_display_power_domain domain);
1367void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1368void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1369void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1370void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1371void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1372
d9bc89d9
DV
1373void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1374
e0fce78f
VS
1375void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1376 bool override, unsigned int mask);
b0b33846
VS
1377bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1378 enum dpio_channel ch, bool override);
e0fce78f
VS
1379
1380
5f1aae65 1381/* intel_pm.c */
87440425
PZ
1382void intel_init_clock_gating(struct drm_device *dev);
1383void intel_suspend_hw(struct drm_device *dev);
546c81fd 1384int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1385void intel_update_watermarks(struct drm_crtc *crtc);
1386void intel_update_sprite_watermarks(struct drm_plane *plane,
1387 struct drm_crtc *crtc,
ed57cb8a
DL
1388 uint32_t sprite_width,
1389 uint32_t sprite_height,
1390 int pixel_size,
87440425
PZ
1391 bool enabled, bool scaled);
1392void intel_init_pm(struct drm_device *dev);
f742a552 1393void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1394void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1395void intel_gpu_ips_teardown(void);
ae48434c
ID
1396void intel_init_gt_powersave(struct drm_device *dev);
1397void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1398void intel_enable_gt_powersave(struct drm_device *dev);
1399void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1400void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1401void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1402void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1403void gen6_rps_busy(struct drm_i915_private *dev_priv);
1404void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1405void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1406void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1407 struct intel_rps_client *rps,
1408 unsigned long submitted);
6ad790c0 1409void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1410 struct drm_i915_gem_request *req);
6eb1a681 1411void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1412void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1413void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1414void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1415 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1416uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1417
5f1aae65 1418/* intel_sdvo.c */
87440425 1419bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1420
2b28bb1b 1421
5f1aae65 1422/* intel_sprite.c */
87440425 1423int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1424int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1425 struct drm_file *file_priv);
34e0adbb
ML
1426void intel_pipe_update_start(struct intel_crtc *crtc);
1427void intel_pipe_update_end(struct intel_crtc *crtc);
5f1aae65
PZ
1428
1429/* intel_tv.c */
87440425 1430void intel_tv_init(struct drm_device *dev);
20ddf665 1431
ea2c67bb 1432/* intel_atomic.c */
2545e4a6
MR
1433int intel_connector_atomic_get_property(struct drm_connector *connector,
1434 const struct drm_connector_state *state,
1435 struct drm_property *property,
1436 uint64_t *val);
1356837e
MR
1437struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1438void intel_crtc_destroy_state(struct drm_crtc *crtc,
1439 struct drm_crtc_state *state);
de419ab6
ML
1440struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1441void intel_atomic_state_clear(struct drm_atomic_state *);
1442struct intel_shared_dpll_config *
1443intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1444
10f81c19
ACO
1445static inline struct intel_crtc_state *
1446intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1447 struct intel_crtc *crtc)
1448{
1449 struct drm_crtc_state *crtc_state;
1450 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1451 if (IS_ERR(crtc_state))
0b6cc188 1452 return ERR_CAST(crtc_state);
10f81c19
ACO
1453
1454 return to_intel_crtc_state(crtc_state);
1455}
d03c93d4
CK
1456int intel_atomic_setup_scalers(struct drm_device *dev,
1457 struct intel_crtc *intel_crtc,
1458 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1459
1460/* intel_atomic_plane.c */
8e7d688b 1461struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1462struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1463void intel_plane_destroy_state(struct drm_plane *plane,
1464 struct drm_plane_state *state);
1465extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1466
79e53945 1467#endif /* __INTEL_DRV_H__ */