]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_guc_loader.c
drm/i915/GuC/GLK: Load GuC on GLK
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_guc_loader.c
CommitLineData
33a732f4
AD
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Vinit Azad <vinit.azad@intel.com>
25 * Ben Widawsky <ben@bwidawsk.net>
26 * Dave Gordon <david.s.gordon@intel.com>
27 * Alex Dai <yu.dai@intel.com>
28 */
33a732f4 29#include "i915_drv.h"
8c4f24f9 30#include "intel_uc.h"
33a732f4
AD
31
32/**
feda33ef 33 * DOC: GuC-specific firmware loader
33a732f4
AD
34 *
35 * intel_guc:
36 * Top level structure of guc. It handles firmware loading and manages client
37 * pool and doorbells. intel_guc owns a i915_guc_client to replace the legacy
38 * ExecList submission.
39 *
40 * Firmware versioning:
41 * The firmware build process will generate a version header file with major and
42 * minor version defined. The versions are built into CSS header of firmware.
43 * i915 kernel driver set the minimal firmware version required per platform.
44 * The firmware installation package will install (symbolic link) proper version
45 * of firmware.
46 *
47 * GuC address space:
48 * GuC does not allow any gfx GGTT address that falls into range [0, WOPCM_TOP),
49 * which is reserved for Boot ROM, SRAM and WOPCM. Currently this top address is
50 * 512K. In order to exclude 0-512K address space from GGTT, all gfx objects
51 * used by GuC is pinned with PIN_OFFSET_BIAS along with size of WOPCM.
52 *
33a732f4
AD
53 */
54
5e334c19
TU
55#define SKL_FW_MAJOR 6
56#define SKL_FW_MINOR 1
57
58#define BXT_FW_MAJOR 8
59#define BXT_FW_MINOR 7
60
61#define KBL_FW_MAJOR 9
62#define KBL_FW_MINOR 14
63
90f192c8
AS
64#define GLK_FW_MAJOR 10
65#define GLK_FW_MINOR 56
66
5e334c19
TU
67#define GUC_FW_PATH(platform, major, minor) \
68 "i915/" __stringify(platform) "_guc_ver" __stringify(major) "_" __stringify(minor) ".bin"
69
70#define I915_SKL_GUC_UCODE GUC_FW_PATH(skl, SKL_FW_MAJOR, SKL_FW_MINOR)
33a732f4
AD
71MODULE_FIRMWARE(I915_SKL_GUC_UCODE);
72
5e334c19 73#define I915_BXT_GUC_UCODE GUC_FW_PATH(bxt, BXT_FW_MAJOR, BXT_FW_MINOR)
57bf5c81
NH
74MODULE_FIRMWARE(I915_BXT_GUC_UCODE);
75
5e334c19 76#define I915_KBL_GUC_UCODE GUC_FW_PATH(kbl, KBL_FW_MAJOR, KBL_FW_MINOR)
ff64cc16
PA
77MODULE_FIRMWARE(I915_KBL_GUC_UCODE);
78
90f192c8
AS
79#define I915_GLK_GUC_UCODE GUC_FW_PATH(glk, GLK_FW_MAJOR, GLK_FW_MINOR)
80
33a732f4
AD
81
82static u32 get_gttype(struct drm_i915_private *dev_priv)
83{
84 /* XXX: GT type based on PCI device ID? field seems unused by fw */
85 return 0;
86}
87
88static u32 get_core_family(struct drm_i915_private *dev_priv)
89{
fc32de93
DG
90 u32 gen = INTEL_GEN(dev_priv);
91
92 switch (gen) {
33a732f4 93 case 9:
b53af8bb 94 return GUC_CORE_FAMILY_GEN9;
33a732f4
AD
95
96 default:
b53af8bb
MW
97 MISSING_CASE(gen);
98 return GUC_CORE_FAMILY_UNKNOWN;
33a732f4
AD
99 }
100}
101
0c5664e4
DG
102/*
103 * Initialise the GuC parameter block before starting the firmware
104 * transfer. These parameters are read by the firmware on startup
105 * and cannot be changed thereafter.
106 */
107static void guc_params_init(struct drm_i915_private *dev_priv)
33a732f4
AD
108{
109 struct intel_guc *guc = &dev_priv->guc;
110 u32 params[GUC_CTL_MAX_DWORDS];
111 int i;
112
113 memset(&params, 0, sizeof(params));
114
115 params[GUC_CTL_DEVICE_INFO] |=
116 (get_gttype(dev_priv) << GUC_CTL_GTTYPE_SHIFT) |
117 (get_core_family(dev_priv) << GUC_CTL_COREFAMILY_SHIFT);
118
119 /*
120 * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one
121 * second. This ARAR is calculated by:
122 * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10
123 */
124 params[GUC_CTL_ARAT_HIGH] = 0;
125 params[GUC_CTL_ARAT_LOW] = 100000000;
126
127 params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER;
128
129 params[GUC_CTL_FEATURE] |= GUC_CTL_DISABLE_SCHEDULER |
130 GUC_CTL_VCS2_ENABLED;
131
d6b40b4b 132 params[GUC_CTL_LOG_PARAMS] = guc->log.flags;
b1e37103 133
33a732f4 134 if (i915.guc_log_level >= 0) {
33a732f4
AD
135 params[GUC_CTL_DEBUG] =
136 i915.guc_log_level << GUC_LOG_VERBOSITY_SHIFT;
b1e37103
SAK
137 } else
138 params[GUC_CTL_DEBUG] = GUC_LOG_DISABLED;
33a732f4 139
bac427f8
AD
140 /* If GuC submission is enabled, set up additional parameters here */
141 if (i915.enable_guc_submission) {
0704df2b 142 u32 ads = guc_ggtt_offset(guc->ads_vma) >> PAGE_SHIFT;
b09935a6
OM
143 u32 pgs = guc_ggtt_offset(dev_priv->guc.stage_desc_pool);
144 u32 ctx_in_16 = GUC_MAX_STAGE_DESCRIPTORS / 16;
bac427f8 145
0704df2b
OM
146 params[GUC_CTL_DEBUG] |= ads << GUC_ADS_ADDR_SHIFT;
147 params[GUC_CTL_DEBUG] |= GUC_ADS_ENABLED;
148
bac427f8
AD
149 pgs >>= PAGE_SHIFT;
150 params[GUC_CTL_CTXINFO] = (pgs << GUC_CTL_BASE_ADDR_SHIFT) |
151 (ctx_in_16 << GUC_CTL_CTXNUM_IN16_SHIFT);
152
153 params[GUC_CTL_FEATURE] |= GUC_CTL_KERNEL_SUBMISSIONS;
154
155 /* Unmask this bit to enable the GuC's internal scheduler */
156 params[GUC_CTL_FEATURE] &= ~GUC_CTL_DISABLE_SCHEDULER;
157 }
158
33a732f4
AD
159 I915_WRITE(SOFT_SCRATCH(0), 0);
160
161 for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
162 I915_WRITE(SOFT_SCRATCH(1 + i), params[i]);
163}
164
165/*
166 * Read the GuC status register (GUC_STATUS) and store it in the
167 * specified location; then return a boolean indicating whether
168 * the value matches either of two values representing completion
169 * of the GuC boot process.
170 *
36894e8b 171 * This is used for polling the GuC status in a wait_for()
33a732f4
AD
172 * loop below.
173 */
174static inline bool guc_ucode_response(struct drm_i915_private *dev_priv,
175 u32 *status)
176{
177 u32 val = I915_READ(GUC_STATUS);
0d44d3fa 178 u32 uk_val = val & GS_UKERNEL_MASK;
33a732f4 179 *status = val;
0d44d3fa
AD
180 return (uk_val == GS_UKERNEL_READY ||
181 ((val & GS_MIA_CORE_STATE) && uk_val == GS_UKERNEL_LAPIC_DONE));
33a732f4
AD
182}
183
184/*
185 * Transfer the firmware image to RAM for execution by the microcontroller.
186 *
33a732f4
AD
187 * Architecturally, the DMA engine is bidirectional, and can potentially even
188 * transfer between GTT locations. This functionality is left out of the API
189 * for now as there is no need for it.
190 *
191 * Note that GuC needs the CSS header plus uKernel code to be copied by the
192 * DMA engine in one operation, whereas the RSA signature is loaded via MMIO.
193 */
058d88c4
CW
194static int guc_ucode_xfer_dma(struct drm_i915_private *dev_priv,
195 struct i915_vma *vma)
33a732f4 196{
db0a091b 197 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
33a732f4 198 unsigned long offset;
058d88c4 199 struct sg_table *sg = vma->pages;
feda33ef 200 u32 status, rsa[UOS_RSA_SCRATCH_MAX_COUNT];
33a732f4
AD
201 int i, ret = 0;
202
feda33ef
AD
203 /* where RSA signature starts */
204 offset = guc_fw->rsa_offset;
33a732f4
AD
205
206 /* Copy RSA signature from the fw image to HW for verification */
feda33ef
AD
207 sg_pcopy_to_buffer(sg->sgl, sg->nents, rsa, sizeof(rsa), offset);
208 for (i = 0; i < UOS_RSA_SCRATCH_MAX_COUNT; i++)
ab9cc558 209 I915_WRITE(UOS_RSA_SCRATCH(i), rsa[i]);
33a732f4 210
feda33ef
AD
211 /* The header plus uCode will be copied to WOPCM via DMA, excluding any
212 * other components */
213 I915_WRITE(DMA_COPY_SIZE, guc_fw->header_size + guc_fw->ucode_size);
214
33a732f4 215 /* Set the source address for the new blob */
4741da92 216 offset = guc_ggtt_offset(vma) + guc_fw->header_offset;
33a732f4
AD
217 I915_WRITE(DMA_ADDR_0_LOW, lower_32_bits(offset));
218 I915_WRITE(DMA_ADDR_0_HIGH, upper_32_bits(offset) & 0xFFFF);
219
220 /*
221 * Set the DMA destination. Current uCode expects the code to be
222 * loaded at 8k; locations below this are used for the stack.
223 */
224 I915_WRITE(DMA_ADDR_1_LOW, 0x2000);
225 I915_WRITE(DMA_ADDR_1_HIGH, DMA_ADDRESS_SPACE_WOPCM);
226
227 /* Finally start the DMA */
228 I915_WRITE(DMA_CTRL, _MASKED_BIT_ENABLE(UOS_MOVE | START_DMA));
229
230 /*
36894e8b 231 * Wait for the DMA to complete & the GuC to start up.
33a732f4
AD
232 * NB: Docs recommend not using the interrupt for completion.
233 * Measurements indicate this should take no more than 20ms, so a
234 * timeout here indicates that the GuC has failed and is unusable.
235 * (Higher levels of the driver will attempt to fall back to
236 * execlist mode if this happens.)
237 */
36894e8b 238 ret = wait_for(guc_ucode_response(dev_priv, &status), 100);
33a732f4
AD
239
240 DRM_DEBUG_DRIVER("DMA status 0x%x, GuC status 0x%x\n",
241 I915_READ(DMA_CTRL), status);
242
243 if ((status & GS_BOOTROM_MASK) == GS_BOOTROM_RSA_FAILED) {
244 DRM_ERROR("GuC firmware signature verification failed\n");
245 ret = -ENOEXEC;
246 }
247
248 DRM_DEBUG_DRIVER("returning %d\n", ret);
249
250 return ret;
251}
252
bd132858 253u32 intel_guc_wopcm_size(struct drm_i915_private *dev_priv)
74aa156b
PA
254{
255 u32 wopcm_size = GUC_WOPCM_TOP;
256
257 /* On BXT, the top of WOPCM is reserved for RC6 context */
254e0931 258 if (IS_GEN9_LP(dev_priv))
74aa156b
PA
259 wopcm_size -= BXT_GUC_WOPCM_RC6_RESERVED;
260
261 return wopcm_size;
262}
263
33a732f4
AD
264/*
265 * Load the GuC firmware blob into the MinuteIA.
266 */
267static int guc_ucode_xfer(struct drm_i915_private *dev_priv)
268{
db0a091b 269 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
058d88c4 270 struct i915_vma *vma;
33a732f4
AD
271 int ret;
272
db0a091b 273 ret = i915_gem_object_set_to_gtt_domain(guc_fw->obj, false);
33a732f4
AD
274 if (ret) {
275 DRM_DEBUG_DRIVER("set-domain failed %d\n", ret);
276 return ret;
277 }
278
db0a091b 279 vma = i915_gem_object_ggtt_pin(guc_fw->obj, NULL, 0, 0,
83796f26 280 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
058d88c4
CW
281 if (IS_ERR(vma)) {
282 DRM_DEBUG_DRIVER("pin failed %d\n", (int)PTR_ERR(vma));
283 return PTR_ERR(vma);
33a732f4
AD
284 }
285
33a732f4
AD
286 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
287
288 /* init WOPCM */
bd132858 289 I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
33a732f4
AD
290 I915_WRITE(DMA_GUC_WOPCM_OFFSET, GUC_WOPCM_OFFSET_VALUE);
291
292 /* Enable MIA caching. GuC clock gating is disabled. */
293 I915_WRITE(GUC_SHIM_CONTROL, GUC_SHIM_CONTROL_VALUE);
294
a117f378 295 /* WaDisableMinuteIaClockGating:bxt */
e2d214ae 296 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
b970b486
NH
297 I915_WRITE(GUC_SHIM_CONTROL, (I915_READ(GUC_SHIM_CONTROL) &
298 ~GUC_ENABLE_MIA_CLOCK_GATING));
299 }
300
4ff40a41 301 /* WaC6DisallowByGfxPause:bxt */
e2d214ae 302 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
65fe29ee 303 I915_WRITE(GEN6_GFXPAUSE, 0x30FFF);
33a732f4 304
254e0931 305 if (IS_GEN9_LP(dev_priv))
33a732f4
AD
306 I915_WRITE(GEN9LP_GT_PM_CONFIG, GT_DOORBELL_ENABLE);
307 else
308 I915_WRITE(GEN9_GT_PM_CONFIG, GT_DOORBELL_ENABLE);
309
5db94019 310 if (IS_GEN9(dev_priv)) {
33a732f4
AD
311 /* DOP Clock Gating Enable for GuC clocks */
312 I915_WRITE(GEN7_MISCCPCTL, (GEN8_DOP_CLOCK_GATE_GUC_ENABLE |
313 I915_READ(GEN7_MISCCPCTL)));
314
0c5664e4 315 /* allows for 5us (in 10ns units) before GT can go to RC6 */
33a732f4
AD
316 I915_WRITE(GUC_ARAT_C6DIS, 0x1FF);
317 }
318
0c5664e4 319 guc_params_init(dev_priv);
33a732f4 320
058d88c4 321 ret = guc_ucode_xfer_dma(dev_priv, vma);
33a732f4
AD
322
323 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
324
325 /*
326 * We keep the object pages for reuse during resume. But we can unpin it
327 * now that DMA has completed, so it doesn't continue to take up space.
328 */
058d88c4 329 i915_vma_unpin(vma);
33a732f4
AD
330
331 return ret;
332}
333
334/**
882d1db0
AH
335 * intel_guc_init_hw() - finish preparing the GuC for activity
336 * @guc: intel_guc structure
33a732f4 337 *
882d1db0 338 * Called during driver loading and also after a GPU reset.
33a732f4 339 *
f09d675f 340 * The main action required here it to load the GuC uCode into the device.
33a732f4 341 * The firmware image should have already been fetched into memory by the
882d1db0
AH
342 * earlier call to intel_guc_init(), so here we need only check that
343 * worked, and then transfer the image to the h/w.
33a732f4
AD
344 *
345 * Return: non-zero code on error
346 */
882d1db0 347int intel_guc_init_hw(struct intel_guc *guc)
33a732f4 348{
882d1db0
AH
349 struct drm_i915_private *dev_priv = guc_to_i915(guc);
350 const char *fw_path = guc->fw.path;
6cd5a72c 351 int ret;
33a732f4 352
fce91f22
DG
353 DRM_DEBUG_DRIVER("GuC fw status: path %s, fetch %s, load %s\n",
354 fw_path,
882d1db0
AH
355 intel_uc_fw_status_repr(guc->fw.fetch_status),
356 intel_uc_fw_status_repr(guc->fw.load_status));
33a732f4 357
6cd5a72c
AH
358 if (guc->fw.fetch_status != INTEL_UC_FIRMWARE_SUCCESS)
359 return -EIO;
7c3f86b6 360
882d1db0 361 guc->fw.load_status = INTEL_UC_FIRMWARE_PENDING;
fce91f22
DG
362
363 DRM_DEBUG_DRIVER("GuC fw status: fetch %s, load %s\n",
882d1db0
AH
364 intel_uc_fw_status_repr(guc->fw.fetch_status),
365 intel_uc_fw_status_repr(guc->fw.load_status));
fce91f22 366
6cd5a72c 367 ret = guc_ucode_xfer(dev_priv);
bac427f8 368
6cd5a72c
AH
369 if (ret)
370 return -EAGAIN;
33a732f4 371
882d1db0 372 guc->fw.load_status = INTEL_UC_FIRMWARE_SUCCESS;
33a732f4 373
fb51ff40
TU
374 DRM_INFO("GuC %s (firmware %s [version %u.%u])\n",
375 i915.enable_guc_submission ? "submission enabled" : "loaded",
882d1db0
AH
376 guc->fw.path,
377 guc->fw.major_ver_found, guc->fw.minor_ver_found);
fb51ff40 378
33a732f4 379 return 0;
33a732f4
AD
380}
381
33a732f4 382/**
b551f610 383 * intel_guc_select_fw() - selects GuC firmware for loading
29ad6a30 384 * @guc: intel_guc struct
33a732f4 385 *
b551f610 386 * Return: zero when we know firmware, non-zero in other case
33a732f4 387 */
b551f610 388int intel_guc_select_fw(struct intel_guc *guc)
33a732f4 389{
29ad6a30 390 struct drm_i915_private *dev_priv = guc_to_i915(guc);
8fc2a4e4
AH
391
392 guc->fw.path = NULL;
393 guc->fw.fetch_status = INTEL_UC_FIRMWARE_NONE;
394 guc->fw.load_status = INTEL_UC_FIRMWARE_NONE;
6833b82e 395 guc->fw.type = INTEL_UC_FW_TYPE_GUC;
33a732f4 396
b3420dde
AH
397 if (i915.guc_firmware_path) {
398 guc->fw.path = i915.guc_firmware_path;
399 guc->fw.major_ver_wanted = 0;
400 guc->fw.minor_ver_wanted = 0;
401 } else if (IS_SKYLAKE(dev_priv)) {
8fc2a4e4 402 guc->fw.path = I915_SKL_GUC_UCODE;
29ad6a30
AH
403 guc->fw.major_ver_wanted = SKL_FW_MAJOR;
404 guc->fw.minor_ver_wanted = SKL_FW_MINOR;
e2d214ae 405 } else if (IS_BROXTON(dev_priv)) {
8fc2a4e4 406 guc->fw.path = I915_BXT_GUC_UCODE;
29ad6a30
AH
407 guc->fw.major_ver_wanted = BXT_FW_MAJOR;
408 guc->fw.minor_ver_wanted = BXT_FW_MINOR;
0853723b 409 } else if (IS_KABYLAKE(dev_priv)) {
8fc2a4e4 410 guc->fw.path = I915_KBL_GUC_UCODE;
29ad6a30
AH
411 guc->fw.major_ver_wanted = KBL_FW_MAJOR;
412 guc->fw.minor_ver_wanted = KBL_FW_MINOR;
90f192c8
AS
413 } else if (IS_GEMINILAKE(dev_priv)) {
414 guc->fw.path = I915_GLK_GUC_UCODE;
415 guc->fw.major_ver_wanted = GLK_FW_MAJOR;
416 guc->fw.minor_ver_wanted = GLK_FW_MINOR;
33a732f4 417 } else {
8fc2a4e4 418 DRM_ERROR("No GuC firmware known for platform with GuC!\n");
b551f610 419 return -ENOENT;
8fc2a4e4 420 }
33a732f4 421
b551f610 422 return 0;
33a732f4 423}