]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/intel_hdmi.c
drm/i915: add min freq control to debugfs
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e
EA
31#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
aa93d632 35#include "drm_edid.h"
7d57382e
EA
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
f5bbfca3 40struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 41{
4ef69c7a 42 return container_of(encoder, struct intel_hdmi, base.base);
ea5b213a
CW
43}
44
df0e9248
CW
45static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
46{
47 return container_of(intel_attached_encoder(connector),
48 struct intel_hdmi, base);
49}
50
45187ace 51void intel_dip_infoframe_csum(struct dip_infoframe *frame)
3c17fe4b 52{
45187ace 53 uint8_t *data = (uint8_t *)frame;
3c17fe4b
DH
54 uint8_t sum = 0;
55 unsigned i;
56
45187ace
JB
57 frame->checksum = 0;
58 frame->ecc = 0;
3c17fe4b 59
64a8fc01 60 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
3c17fe4b
DH
61 sum += data[i];
62
45187ace 63 frame->checksum = 0x100 - sum;
3c17fe4b
DH
64}
65
bc2481f3 66static u32 g4x_infoframe_index(struct dip_infoframe *frame)
3c17fe4b 67{
45187ace
JB
68 switch (frame->type) {
69 case DIP_TYPE_AVI:
ed517fbb 70 return VIDEO_DIP_SELECT_AVI;
45187ace 71 case DIP_TYPE_SPD:
ed517fbb 72 return VIDEO_DIP_SELECT_SPD;
45187ace
JB
73 default:
74 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 75 return 0;
45187ace 76 }
45187ace
JB
77}
78
bc2481f3 79static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
45187ace 80{
45187ace
JB
81 switch (frame->type) {
82 case DIP_TYPE_AVI:
ed517fbb 83 return VIDEO_DIP_ENABLE_AVI;
45187ace 84 case DIP_TYPE_SPD:
ed517fbb 85 return VIDEO_DIP_ENABLE_SPD;
fa193ff7
PZ
86 default:
87 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 88 return 0;
fa193ff7 89 }
fa193ff7
PZ
90}
91
2da8af54
PZ
92static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
93{
94 switch (frame->type) {
95 case DIP_TYPE_AVI:
96 return VIDEO_DIP_ENABLE_AVI_HSW;
97 case DIP_TYPE_SPD:
98 return VIDEO_DIP_ENABLE_SPD_HSW;
99 default:
100 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
101 return 0;
102 }
103}
104
105static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
106{
107 switch (frame->type) {
108 case DIP_TYPE_AVI:
109 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
110 case DIP_TYPE_SPD:
111 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
112 default:
113 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
114 return 0;
115 }
116}
117
a3da1df7
DV
118static void g4x_write_infoframe(struct drm_encoder *encoder,
119 struct dip_infoframe *frame)
45187ace
JB
120{
121 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
122 struct drm_device *dev = encoder->dev;
123 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 124 u32 val = I915_READ(VIDEO_DIP_CTL);
45187ace 125 unsigned i, len = DIP_HEADER_SIZE + frame->len;
3c17fe4b 126
822974ae
PZ
127 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
128
1d4f85ac 129 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 130 val |= g4x_infoframe_index(frame);
22509ec8 131
bc2481f3 132 val &= ~g4x_infoframe_enable(frame);
45187ace 133
22509ec8 134 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 135
9d9740f0 136 mmiowb();
45187ace 137 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
138 I915_WRITE(VIDEO_DIP_DATA, *data);
139 data++;
140 }
9d9740f0 141 mmiowb();
3c17fe4b 142
bc2481f3 143 val |= g4x_infoframe_enable(frame);
60c5ea2d 144 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 145 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 146
22509ec8 147 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 148 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
149}
150
fdf1250a
PZ
151static void ibx_write_infoframe(struct drm_encoder *encoder,
152 struct dip_infoframe *frame)
153{
154 uint32_t *data = (uint32_t *)frame;
155 struct drm_device *dev = encoder->dev;
156 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 157 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
fdf1250a
PZ
158 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
159 unsigned i, len = DIP_HEADER_SIZE + frame->len;
160 u32 val = I915_READ(reg);
161
822974ae
PZ
162 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
163
fdf1250a 164 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 165 val |= g4x_infoframe_index(frame);
fdf1250a 166
bc2481f3 167 val &= ~g4x_infoframe_enable(frame);
fdf1250a
PZ
168
169 I915_WRITE(reg, val);
170
9d9740f0 171 mmiowb();
fdf1250a
PZ
172 for (i = 0; i < len; i += 4) {
173 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
174 data++;
175 }
9d9740f0 176 mmiowb();
fdf1250a 177
bc2481f3 178 val |= g4x_infoframe_enable(frame);
fdf1250a 179 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 180 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
181
182 I915_WRITE(reg, val);
9d9740f0 183 POSTING_READ(reg);
fdf1250a
PZ
184}
185
186static void cpt_write_infoframe(struct drm_encoder *encoder,
187 struct dip_infoframe *frame)
b055c8f3 188{
45187ace 189 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
190 struct drm_device *dev = encoder->dev;
191 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 192 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
b055c8f3 193 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
45187ace 194 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 195 u32 val = I915_READ(reg);
b055c8f3 196
822974ae
PZ
197 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
198
64a8fc01 199 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 200 val |= g4x_infoframe_index(frame);
45187ace 201
ecb97851
PZ
202 /* The DIP control register spec says that we need to update the AVI
203 * infoframe without clearing its enable bit */
822974ae 204 if (frame->type != DIP_TYPE_AVI)
bc2481f3 205 val &= ~g4x_infoframe_enable(frame);
ecb97851 206
22509ec8 207 I915_WRITE(reg, val);
45187ace 208
9d9740f0 209 mmiowb();
45187ace 210 for (i = 0; i < len; i += 4) {
b055c8f3
JB
211 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
212 data++;
213 }
9d9740f0 214 mmiowb();
b055c8f3 215
bc2481f3 216 val |= g4x_infoframe_enable(frame);
60c5ea2d 217 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 218 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 219
22509ec8 220 I915_WRITE(reg, val);
9d9740f0 221 POSTING_READ(reg);
45187ace 222}
90b107c8
SK
223
224static void vlv_write_infoframe(struct drm_encoder *encoder,
225 struct dip_infoframe *frame)
226{
227 uint32_t *data = (uint32_t *)frame;
228 struct drm_device *dev = encoder->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 230 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
90b107c8
SK
231 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
232 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 233 u32 val = I915_READ(reg);
90b107c8 234
822974ae
PZ
235 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
236
90b107c8 237 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 238 val |= g4x_infoframe_index(frame);
22509ec8 239
bc2481f3 240 val &= ~g4x_infoframe_enable(frame);
90b107c8 241
22509ec8 242 I915_WRITE(reg, val);
90b107c8 243
9d9740f0 244 mmiowb();
90b107c8
SK
245 for (i = 0; i < len; i += 4) {
246 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
247 data++;
248 }
9d9740f0 249 mmiowb();
90b107c8 250
bc2481f3 251 val |= g4x_infoframe_enable(frame);
60c5ea2d 252 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 253 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 254
22509ec8 255 I915_WRITE(reg, val);
9d9740f0 256 POSTING_READ(reg);
90b107c8
SK
257}
258
8c5f5f7c 259static void hsw_write_infoframe(struct drm_encoder *encoder,
ed517fbb 260 struct dip_infoframe *frame)
8c5f5f7c 261{
2da8af54
PZ
262 uint32_t *data = (uint32_t *)frame;
263 struct drm_device *dev = encoder->dev;
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
266 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
267 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
268 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
269 u32 val = I915_READ(ctl_reg);
8c5f5f7c 270
2da8af54
PZ
271 if (data_reg == 0)
272 return;
273
2da8af54
PZ
274 val &= ~hsw_infoframe_enable(frame);
275 I915_WRITE(ctl_reg, val);
276
9d9740f0 277 mmiowb();
2da8af54
PZ
278 for (i = 0; i < len; i += 4) {
279 I915_WRITE(data_reg + i, *data);
280 data++;
281 }
9d9740f0 282 mmiowb();
8c5f5f7c 283
2da8af54
PZ
284 val |= hsw_infoframe_enable(frame);
285 I915_WRITE(ctl_reg, val);
9d9740f0 286 POSTING_READ(ctl_reg);
8c5f5f7c
ED
287}
288
45187ace
JB
289static void intel_set_infoframe(struct drm_encoder *encoder,
290 struct dip_infoframe *frame)
291{
292 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
293
45187ace
JB
294 intel_dip_infoframe_csum(frame);
295 intel_hdmi->write_infoframe(encoder, frame);
296}
297
687f4d06 298static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 299 struct drm_display_mode *adjusted_mode)
45187ace
JB
300{
301 struct dip_infoframe avi_if = {
302 .type = DIP_TYPE_AVI,
303 .ver = DIP_VERSION_AVI,
304 .len = DIP_LEN_AVI,
305 };
306
c846b619
PZ
307 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
308 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
309
45187ace 310 intel_set_infoframe(encoder, &avi_if);
b055c8f3
JB
311}
312
687f4d06 313static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3
JB
314{
315 struct dip_infoframe spd_if;
316
317 memset(&spd_if, 0, sizeof(spd_if));
318 spd_if.type = DIP_TYPE_SPD;
319 spd_if.ver = DIP_VERSION_SPD;
320 spd_if.len = DIP_LEN_SPD;
321 strcpy(spd_if.body.spd.vn, "Intel");
322 strcpy(spd_if.body.spd.pd, "Integrated gfx");
323 spd_if.body.spd.sdi = DIP_SPD_PC;
324
325 intel_set_infoframe(encoder, &spd_if);
326}
327
687f4d06
PZ
328static void g4x_set_infoframes(struct drm_encoder *encoder,
329 struct drm_display_mode *adjusted_mode)
330{
0c14c7f9
PZ
331 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
332 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
333 u32 reg = VIDEO_DIP_CTL;
334 u32 val = I915_READ(reg);
72b78c9d 335 u32 port;
0c14c7f9
PZ
336
337 /* If the registers were not initialized yet, they might be zeroes,
338 * which means we're selecting the AVI DIP and we're setting its
339 * frequency to once. This seems to really confuse the HW and make
340 * things stop working (the register spec says the AVI always needs to
341 * be sent every VSync). So here we avoid writing to the register more
342 * than we need and also explicitly select the AVI DIP and explicitly
343 * set its frequency to every VSync. Avoiding to write it twice seems to
344 * be enough to solve the problem, but being defensive shouldn't hurt us
345 * either. */
346 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
347
348 if (!intel_hdmi->has_hdmi_sink) {
349 if (!(val & VIDEO_DIP_ENABLE))
350 return;
351 val &= ~VIDEO_DIP_ENABLE;
352 I915_WRITE(reg, val);
9d9740f0 353 POSTING_READ(reg);
0c14c7f9
PZ
354 return;
355 }
356
f278d972
PZ
357 switch (intel_hdmi->sdvox_reg) {
358 case SDVOB:
72b78c9d 359 port = VIDEO_DIP_PORT_B;
f278d972
PZ
360 break;
361 case SDVOC:
72b78c9d 362 port = VIDEO_DIP_PORT_C;
f278d972
PZ
363 break;
364 default:
365 return;
366 }
367
72b78c9d
PZ
368 if (port != (val & VIDEO_DIP_PORT_MASK)) {
369 if (val & VIDEO_DIP_ENABLE) {
370 val &= ~VIDEO_DIP_ENABLE;
371 I915_WRITE(reg, val);
9d9740f0 372 POSTING_READ(reg);
72b78c9d
PZ
373 }
374 val &= ~VIDEO_DIP_PORT_MASK;
375 val |= port;
376 }
377
822974ae 378 val |= VIDEO_DIP_ENABLE;
0dd87d20 379 val &= ~VIDEO_DIP_ENABLE_VENDOR;
822974ae 380
f278d972 381 I915_WRITE(reg, val);
9d9740f0 382 POSTING_READ(reg);
f278d972 383
687f4d06
PZ
384 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
385 intel_hdmi_set_spd_infoframe(encoder);
386}
387
388static void ibx_set_infoframes(struct drm_encoder *encoder,
389 struct drm_display_mode *adjusted_mode)
390{
0c14c7f9
PZ
391 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
392 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
393 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
394 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
395 u32 val = I915_READ(reg);
72b78c9d 396 u32 port;
0c14c7f9
PZ
397
398 /* See the big comment in g4x_set_infoframes() */
399 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
400
401 if (!intel_hdmi->has_hdmi_sink) {
402 if (!(val & VIDEO_DIP_ENABLE))
403 return;
404 val &= ~VIDEO_DIP_ENABLE;
405 I915_WRITE(reg, val);
9d9740f0 406 POSTING_READ(reg);
0c14c7f9
PZ
407 return;
408 }
409
f278d972
PZ
410 switch (intel_hdmi->sdvox_reg) {
411 case HDMIB:
72b78c9d 412 port = VIDEO_DIP_PORT_B;
f278d972
PZ
413 break;
414 case HDMIC:
72b78c9d 415 port = VIDEO_DIP_PORT_C;
f278d972
PZ
416 break;
417 case HDMID:
72b78c9d 418 port = VIDEO_DIP_PORT_D;
f278d972
PZ
419 break;
420 default:
421 return;
422 }
423
72b78c9d
PZ
424 if (port != (val & VIDEO_DIP_PORT_MASK)) {
425 if (val & VIDEO_DIP_ENABLE) {
426 val &= ~VIDEO_DIP_ENABLE;
427 I915_WRITE(reg, val);
9d9740f0 428 POSTING_READ(reg);
72b78c9d
PZ
429 }
430 val &= ~VIDEO_DIP_PORT_MASK;
431 val |= port;
432 }
433
822974ae 434 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
435 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
436 VIDEO_DIP_ENABLE_GCP);
822974ae 437
f278d972 438 I915_WRITE(reg, val);
9d9740f0 439 POSTING_READ(reg);
f278d972 440
687f4d06
PZ
441 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
442 intel_hdmi_set_spd_infoframe(encoder);
443}
444
445static void cpt_set_infoframes(struct drm_encoder *encoder,
446 struct drm_display_mode *adjusted_mode)
447{
0c14c7f9
PZ
448 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
449 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
450 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
451 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
452 u32 val = I915_READ(reg);
453
454 /* See the big comment in g4x_set_infoframes() */
455 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
456
457 if (!intel_hdmi->has_hdmi_sink) {
458 if (!(val & VIDEO_DIP_ENABLE))
459 return;
460 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
461 I915_WRITE(reg, val);
9d9740f0 462 POSTING_READ(reg);
0c14c7f9
PZ
463 return;
464 }
465
822974ae
PZ
466 /* Set both together, unset both together: see the spec. */
467 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20
PZ
468 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
469 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
470
471 I915_WRITE(reg, val);
9d9740f0 472 POSTING_READ(reg);
822974ae 473
687f4d06
PZ
474 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
475 intel_hdmi_set_spd_infoframe(encoder);
476}
477
478static void vlv_set_infoframes(struct drm_encoder *encoder,
479 struct drm_display_mode *adjusted_mode)
480{
0c14c7f9
PZ
481 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
482 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
483 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
484 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
485 u32 val = I915_READ(reg);
486
487 /* See the big comment in g4x_set_infoframes() */
488 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
489
490 if (!intel_hdmi->has_hdmi_sink) {
491 if (!(val & VIDEO_DIP_ENABLE))
492 return;
493 val &= ~VIDEO_DIP_ENABLE;
494 I915_WRITE(reg, val);
9d9740f0 495 POSTING_READ(reg);
0c14c7f9
PZ
496 return;
497 }
498
822974ae 499 val |= VIDEO_DIP_ENABLE;
0dd87d20
PZ
500 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
501 VIDEO_DIP_ENABLE_GCP);
822974ae
PZ
502
503 I915_WRITE(reg, val);
9d9740f0 504 POSTING_READ(reg);
822974ae 505
687f4d06
PZ
506 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
507 intel_hdmi_set_spd_infoframe(encoder);
508}
509
510static void hsw_set_infoframes(struct drm_encoder *encoder,
511 struct drm_display_mode *adjusted_mode)
512{
0c14c7f9
PZ
513 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
514 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
515 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
516 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
0dd87d20 517 u32 val = I915_READ(reg);
0c14c7f9
PZ
518
519 if (!intel_hdmi->has_hdmi_sink) {
520 I915_WRITE(reg, 0);
9d9740f0 521 POSTING_READ(reg);
0c14c7f9
PZ
522 return;
523 }
524
0dd87d20
PZ
525 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
526 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
527
528 I915_WRITE(reg, val);
9d9740f0 529 POSTING_READ(reg);
0dd87d20 530
687f4d06
PZ
531 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
532 intel_hdmi_set_spd_infoframe(encoder);
533}
534
7d57382e
EA
535static void intel_hdmi_mode_set(struct drm_encoder *encoder,
536 struct drm_display_mode *mode,
537 struct drm_display_mode *adjusted_mode)
538{
539 struct drm_device *dev = encoder->dev;
540 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 541 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
ea5b213a 542 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e
EA
543 u32 sdvox;
544
b659c3db 545 sdvox = SDVO_ENCODING_HDMI;
5d4fac97
JB
546 if (!HAS_PCH_SPLIT(dev))
547 sdvox |= intel_hdmi->color_range;
b599c0bc
AJ
548 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
549 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
550 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
551 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 552
020f6704
JB
553 if (intel_crtc->bpp > 24)
554 sdvox |= COLOR_FORMAT_12bpc;
555 else
556 sdvox |= COLOR_FORMAT_8bpc;
557
2e3d6006
ZW
558 /* Required on CPT */
559 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
560 sdvox |= HDMI_MODE_SELECT;
561
3c17fe4b 562 if (intel_hdmi->has_audio) {
e0dac65e
WF
563 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
564 pipe_name(intel_crtc->pipe));
7d57382e 565 sdvox |= SDVO_AUDIO_ENABLE;
3c17fe4b 566 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
e0dac65e 567 intel_write_eld(encoder, adjusted_mode);
3c17fe4b 568 }
7d57382e 569
75770564
JB
570 if (HAS_PCH_CPT(dev))
571 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
572 else if (intel_crtc->pipe == 1)
573 sdvox |= SDVO_PIPE_B_SELECT;
7d57382e 574
ea5b213a
CW
575 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
576 POSTING_READ(intel_hdmi->sdvox_reg);
3c17fe4b 577
687f4d06 578 intel_hdmi->set_infoframes(encoder, adjusted_mode);
7d57382e
EA
579}
580
581static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
582{
583 struct drm_device *dev = encoder->dev;
584 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 585 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e 586 u32 temp;
2deed761
WF
587 u32 enable_bits = SDVO_ENABLE;
588
589 if (intel_hdmi->has_audio)
590 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 591
ea5b213a 592 temp = I915_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
593
594 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
595 * we do this anyway which shows more stable in testing.
596 */
c619eed4 597 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
598 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
599 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
600 }
601
602 if (mode != DRM_MODE_DPMS_ON) {
2deed761 603 temp &= ~enable_bits;
7d57382e 604 } else {
2deed761 605 temp |= enable_bits;
7d57382e 606 }
d8a2d0e0 607
ea5b213a
CW
608 I915_WRITE(intel_hdmi->sdvox_reg, temp);
609 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
610
611 /* HW workaround, need to write this twice for issue that may result
612 * in first write getting masked.
613 */
c619eed4 614 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
615 I915_WRITE(intel_hdmi->sdvox_reg, temp);
616 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 617 }
7d57382e
EA
618}
619
7d57382e
EA
620static int intel_hdmi_mode_valid(struct drm_connector *connector,
621 struct drm_display_mode *mode)
622{
623 if (mode->clock > 165000)
624 return MODE_CLOCK_HIGH;
625 if (mode->clock < 20000)
5cbba41d 626 return MODE_CLOCK_LOW;
7d57382e
EA
627
628 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
629 return MODE_NO_DBLESCAN;
630
631 return MODE_OK;
632}
633
634static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
635 struct drm_display_mode *mode,
636 struct drm_display_mode *adjusted_mode)
637{
638 return true;
639}
640
8ec22b21
CW
641static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
642{
643 struct drm_device *dev = intel_hdmi->base.base.dev;
644 struct drm_i915_private *dev_priv = dev->dev_private;
645 uint32_t bit;
646
647 switch (intel_hdmi->sdvox_reg) {
eeafaaca 648 case SDVOB:
8ec22b21
CW
649 bit = HDMIB_HOTPLUG_LIVE_STATUS;
650 break;
eeafaaca 651 case SDVOC:
8ec22b21
CW
652 bit = HDMIC_HOTPLUG_LIVE_STATUS;
653 break;
8ec22b21
CW
654 default:
655 bit = 0;
656 break;
657 }
658
659 return I915_READ(PORT_HOTPLUG_STAT) & bit;
660}
661
aa93d632 662static enum drm_connector_status
930a9e28 663intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 664{
df0e9248 665 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64
CW
666 struct drm_i915_private *dev_priv = connector->dev->dev_private;
667 struct edid *edid;
aa93d632 668 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 669
8ec22b21
CW
670 if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
671 return status;
672
ea5b213a 673 intel_hdmi->has_hdmi_sink = false;
2e3d6006 674 intel_hdmi->has_audio = false;
f899fc64 675 edid = drm_get_edid(connector,
3bd7d909
DK
676 intel_gmbus_get_adapter(dev_priv,
677 intel_hdmi->ddc_bus));
2ded9e27 678
aa93d632 679 if (edid) {
be9f1c4f 680 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 681 status = connector_status_connected;
b1d7e4b4
WF
682 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
683 intel_hdmi->has_hdmi_sink =
684 drm_detect_hdmi_monitor(edid);
2e3d6006 685 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
aa93d632 686 }
674e2d08 687 connector->display_info.raw_edid = NULL;
aa93d632 688 kfree(edid);
9dff6af8 689 }
30ad48b7 690
55b7d6e8 691 if (status == connector_status_connected) {
b1d7e4b4
WF
692 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
693 intel_hdmi->has_audio =
694 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
55b7d6e8
CW
695 }
696
2ded9e27 697 return status;
7d57382e
EA
698}
699
700static int intel_hdmi_get_modes(struct drm_connector *connector)
701{
df0e9248 702 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 703 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
704
705 /* We should parse the EDID data and find out if it's an HDMI sink so
706 * we can send audio to it.
707 */
708
f899fc64 709 return intel_ddc_get_modes(connector,
3bd7d909
DK
710 intel_gmbus_get_adapter(dev_priv,
711 intel_hdmi->ddc_bus));
7d57382e
EA
712}
713
1aad7ac0
CW
714static bool
715intel_hdmi_detect_audio(struct drm_connector *connector)
716{
717 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
718 struct drm_i915_private *dev_priv = connector->dev->dev_private;
719 struct edid *edid;
720 bool has_audio = false;
721
722 edid = drm_get_edid(connector,
3bd7d909
DK
723 intel_gmbus_get_adapter(dev_priv,
724 intel_hdmi->ddc_bus));
1aad7ac0
CW
725 if (edid) {
726 if (edid->input & DRM_EDID_INPUT_DIGITAL)
727 has_audio = drm_detect_monitor_audio(edid);
728
729 connector->display_info.raw_edid = NULL;
730 kfree(edid);
731 }
732
733 return has_audio;
734}
735
55b7d6e8
CW
736static int
737intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
738 struct drm_property *property,
739 uint64_t val)
55b7d6e8
CW
740{
741 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
e953fd7b 742 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
743 int ret;
744
745 ret = drm_connector_property_set_value(connector, property, val);
746 if (ret)
747 return ret;
748
3f43c48d 749 if (property == dev_priv->force_audio_property) {
b1d7e4b4 750 enum hdmi_force_audio i = val;
1aad7ac0
CW
751 bool has_audio;
752
753 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
754 return 0;
755
1aad7ac0 756 intel_hdmi->force_audio = i;
55b7d6e8 757
b1d7e4b4 758 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
759 has_audio = intel_hdmi_detect_audio(connector);
760 else
b1d7e4b4 761 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 762
b1d7e4b4
WF
763 if (i == HDMI_AUDIO_OFF_DVI)
764 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 765
1aad7ac0 766 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
767 goto done;
768 }
769
e953fd7b
CW
770 if (property == dev_priv->broadcast_rgb_property) {
771 if (val == !!intel_hdmi->color_range)
772 return 0;
773
774 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
775 goto done;
776 }
777
55b7d6e8
CW
778 return -EINVAL;
779
780done:
781 if (intel_hdmi->base.base.crtc) {
782 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
783 drm_crtc_helper_set_mode(crtc, &crtc->mode,
784 crtc->x, crtc->y,
785 crtc->fb);
786 }
787
788 return 0;
789}
790
7d57382e
EA
791static void intel_hdmi_destroy(struct drm_connector *connector)
792{
7d57382e
EA
793 drm_sysfs_connector_remove(connector);
794 drm_connector_cleanup(connector);
674e2d08 795 kfree(connector);
7d57382e
EA
796}
797
72662e10
ED
798static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
799 .dpms = intel_ddi_dpms,
800 .mode_fixup = intel_hdmi_mode_fixup,
801 .prepare = intel_encoder_prepare,
802 .mode_set = intel_ddi_mode_set,
803 .commit = intel_encoder_commit,
804};
805
7d57382e
EA
806static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
807 .dpms = intel_hdmi_dpms,
808 .mode_fixup = intel_hdmi_mode_fixup,
809 .prepare = intel_encoder_prepare,
810 .mode_set = intel_hdmi_mode_set,
811 .commit = intel_encoder_commit,
812};
813
814static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
c9fb15f6 815 .dpms = drm_helper_connector_dpms,
7d57382e
EA
816 .detect = intel_hdmi_detect,
817 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 818 .set_property = intel_hdmi_set_property,
7d57382e
EA
819 .destroy = intel_hdmi_destroy,
820};
821
822static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
823 .get_modes = intel_hdmi_get_modes,
824 .mode_valid = intel_hdmi_mode_valid,
df0e9248 825 .best_encoder = intel_best_encoder,
7d57382e
EA
826};
827
7d57382e 828static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 829 .destroy = intel_encoder_destroy,
7d57382e
EA
830};
831
55b7d6e8
CW
832static void
833intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
834{
3f43c48d 835 intel_attach_force_audio_property(connector);
e953fd7b 836 intel_attach_broadcast_rgb_property(connector);
55b7d6e8
CW
837}
838
7d57382e
EA
839void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
840{
841 struct drm_i915_private *dev_priv = dev->dev_private;
842 struct drm_connector *connector;
21d40d37 843 struct intel_encoder *intel_encoder;
674e2d08 844 struct intel_connector *intel_connector;
ea5b213a 845 struct intel_hdmi *intel_hdmi;
7d57382e 846
ea5b213a
CW
847 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
848 if (!intel_hdmi)
7d57382e 849 return;
674e2d08
ZW
850
851 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
852 if (!intel_connector) {
ea5b213a 853 kfree(intel_hdmi);
674e2d08
ZW
854 return;
855 }
856
ea5b213a 857 intel_encoder = &intel_hdmi->base;
373a3cf7
CW
858 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
859 DRM_MODE_ENCODER_TMDS);
860
674e2d08 861 connector = &intel_connector->base;
7d57382e 862 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 863 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
864 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
865
21d40d37 866 intel_encoder->type = INTEL_OUTPUT_HDMI;
7d57382e 867
eb1f8e4f 868 connector->polled = DRM_CONNECTOR_POLL_HPD;
c3febcc4 869 connector->interlace_allowed = 1;
7d57382e 870 connector->doublescan_allowed = 0;
27f8227b 871 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
7d57382e
EA
872
873 /* Set up the DDC bus. */
f8aed700 874 if (sdvox_reg == SDVOB) {
21d40d37 875 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
f899fc64 876 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 877 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 878 } else if (sdvox_reg == SDVOC) {
21d40d37 879 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
f899fc64 880 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 881 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 882 } else if (sdvox_reg == HDMIB) {
21d40d37 883 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
f899fc64 884 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 885 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 886 } else if (sdvox_reg == HDMIC) {
21d40d37 887 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
f899fc64 888 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 889 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 890 } else if (sdvox_reg == HDMID) {
21d40d37 891 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
f899fc64 892 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
b01f2c3a 893 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
7ceae0a5
ED
894 } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
895 DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
896 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
897 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
898 intel_hdmi->ddi_port = PORT_B;
899 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
900 } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
901 DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
902 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
903 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
904 intel_hdmi->ddi_port = PORT_C;
905 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
906 } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
907 DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
908 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
909 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
910 intel_hdmi->ddi_port = PORT_D;
911 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
6e4c1677
ED
912 } else {
913 /* If we got an unknown sdvox_reg, things are pretty much broken
914 * in a way that we should let the kernel know about it */
915 BUG();
f8aed700 916 }
7d57382e 917
ea5b213a 918 intel_hdmi->sdvox_reg = sdvox_reg;
7d57382e 919
64a8fc01 920 if (!HAS_PCH_SPLIT(dev)) {
a3da1df7 921 intel_hdmi->write_infoframe = g4x_write_infoframe;
687f4d06 922 intel_hdmi->set_infoframes = g4x_set_infoframes;
90b107c8
SK
923 } else if (IS_VALLEYVIEW(dev)) {
924 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 925 intel_hdmi->set_infoframes = vlv_set_infoframes;
8c5f5f7c 926 } else if (IS_HASWELL(dev)) {
8c5f5f7c 927 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 928 intel_hdmi->set_infoframes = hsw_set_infoframes;
fdf1250a
PZ
929 } else if (HAS_PCH_IBX(dev)) {
930 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 931 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
932 } else {
933 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 934 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01 935 }
45187ace 936
72662e10
ED
937 if (IS_HASWELL(dev))
938 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
939 else
940 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
7d57382e 941
55b7d6e8
CW
942 intel_hdmi_add_properties(intel_hdmi, connector);
943
df0e9248 944 intel_connector_attach_encoder(intel_connector, intel_encoder);
7d57382e
EA
945 drm_sysfs_connector_add(connector);
946
947 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
948 * 0xd. Failure to do so will result in spurious interrupts being
949 * generated on the port when a cable is not attached.
950 */
951 if (IS_G4X(dev) && !IS_GM45(dev)) {
952 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
953 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
954 }
7d57382e 955}