]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/i915/intel_hdmi.c
drm/i915: don't wait for vblank while writing InfoFrames
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e
EA
31#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
aa93d632 35#include "drm_edid.h"
7d57382e
EA
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
f5bbfca3 40struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 41{
4ef69c7a 42 return container_of(encoder, struct intel_hdmi, base.base);
ea5b213a
CW
43}
44
df0e9248
CW
45static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
46{
47 return container_of(intel_attached_encoder(connector),
48 struct intel_hdmi, base);
49}
50
45187ace 51void intel_dip_infoframe_csum(struct dip_infoframe *frame)
3c17fe4b 52{
45187ace 53 uint8_t *data = (uint8_t *)frame;
3c17fe4b
DH
54 uint8_t sum = 0;
55 unsigned i;
56
45187ace
JB
57 frame->checksum = 0;
58 frame->ecc = 0;
3c17fe4b 59
64a8fc01 60 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
3c17fe4b
DH
61 sum += data[i];
62
45187ace 63 frame->checksum = 0x100 - sum;
3c17fe4b
DH
64}
65
bc2481f3 66static u32 g4x_infoframe_index(struct dip_infoframe *frame)
3c17fe4b 67{
45187ace
JB
68 switch (frame->type) {
69 case DIP_TYPE_AVI:
ed517fbb 70 return VIDEO_DIP_SELECT_AVI;
45187ace 71 case DIP_TYPE_SPD:
ed517fbb 72 return VIDEO_DIP_SELECT_SPD;
45187ace
JB
73 default:
74 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 75 return 0;
45187ace 76 }
45187ace
JB
77}
78
bc2481f3 79static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
45187ace 80{
45187ace
JB
81 switch (frame->type) {
82 case DIP_TYPE_AVI:
ed517fbb 83 return VIDEO_DIP_ENABLE_AVI;
45187ace 84 case DIP_TYPE_SPD:
ed517fbb 85 return VIDEO_DIP_ENABLE_SPD;
fa193ff7
PZ
86 default:
87 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 88 return 0;
fa193ff7 89 }
fa193ff7
PZ
90}
91
2da8af54
PZ
92static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
93{
94 switch (frame->type) {
95 case DIP_TYPE_AVI:
96 return VIDEO_DIP_ENABLE_AVI_HSW;
97 case DIP_TYPE_SPD:
98 return VIDEO_DIP_ENABLE_SPD_HSW;
99 default:
100 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
101 return 0;
102 }
103}
104
105static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
106{
107 switch (frame->type) {
108 case DIP_TYPE_AVI:
109 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
110 case DIP_TYPE_SPD:
111 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
112 default:
113 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
114 return 0;
115 }
116}
117
a3da1df7
DV
118static void g4x_write_infoframe(struct drm_encoder *encoder,
119 struct dip_infoframe *frame)
45187ace
JB
120{
121 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
122 struct drm_device *dev = encoder->dev;
123 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 124 u32 val = I915_READ(VIDEO_DIP_CTL);
45187ace 125 unsigned i, len = DIP_HEADER_SIZE + frame->len;
3c17fe4b 126
822974ae
PZ
127 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
128
1d4f85ac 129 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 130 val |= g4x_infoframe_index(frame);
22509ec8 131
bc2481f3 132 val &= ~g4x_infoframe_enable(frame);
45187ace 133
22509ec8 134 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 135
45187ace 136 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
137 I915_WRITE(VIDEO_DIP_DATA, *data);
138 data++;
139 }
140
bc2481f3 141 val |= g4x_infoframe_enable(frame);
60c5ea2d 142 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 143 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 144
22509ec8 145 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b
DH
146}
147
fdf1250a
PZ
148static void ibx_write_infoframe(struct drm_encoder *encoder,
149 struct dip_infoframe *frame)
150{
151 uint32_t *data = (uint32_t *)frame;
152 struct drm_device *dev = encoder->dev;
153 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 154 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
fdf1250a
PZ
155 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
156 unsigned i, len = DIP_HEADER_SIZE + frame->len;
157 u32 val = I915_READ(reg);
158
822974ae
PZ
159 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
160
fdf1250a 161 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 162 val |= g4x_infoframe_index(frame);
fdf1250a 163
bc2481f3 164 val &= ~g4x_infoframe_enable(frame);
fdf1250a
PZ
165
166 I915_WRITE(reg, val);
167
168 for (i = 0; i < len; i += 4) {
169 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
170 data++;
171 }
172
bc2481f3 173 val |= g4x_infoframe_enable(frame);
fdf1250a 174 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 175 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
176
177 I915_WRITE(reg, val);
178}
179
180static void cpt_write_infoframe(struct drm_encoder *encoder,
181 struct dip_infoframe *frame)
b055c8f3 182{
45187ace 183 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
184 struct drm_device *dev = encoder->dev;
185 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 186 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
b055c8f3 187 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
45187ace 188 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 189 u32 val = I915_READ(reg);
b055c8f3 190
822974ae
PZ
191 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
192
64a8fc01 193 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 194 val |= g4x_infoframe_index(frame);
45187ace 195
ecb97851
PZ
196 /* The DIP control register spec says that we need to update the AVI
197 * infoframe without clearing its enable bit */
822974ae 198 if (frame->type != DIP_TYPE_AVI)
bc2481f3 199 val &= ~g4x_infoframe_enable(frame);
ecb97851 200
22509ec8 201 I915_WRITE(reg, val);
45187ace
JB
202
203 for (i = 0; i < len; i += 4) {
b055c8f3
JB
204 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
205 data++;
206 }
207
bc2481f3 208 val |= g4x_infoframe_enable(frame);
60c5ea2d 209 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 210 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 211
22509ec8 212 I915_WRITE(reg, val);
45187ace 213}
90b107c8
SK
214
215static void vlv_write_infoframe(struct drm_encoder *encoder,
216 struct dip_infoframe *frame)
217{
218 uint32_t *data = (uint32_t *)frame;
219 struct drm_device *dev = encoder->dev;
220 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 221 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
90b107c8
SK
222 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
223 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 224 u32 val = I915_READ(reg);
90b107c8 225
822974ae
PZ
226 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
227
90b107c8 228 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 229 val |= g4x_infoframe_index(frame);
22509ec8 230
bc2481f3 231 val &= ~g4x_infoframe_enable(frame);
90b107c8 232
22509ec8 233 I915_WRITE(reg, val);
90b107c8
SK
234
235 for (i = 0; i < len; i += 4) {
236 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
237 data++;
238 }
239
bc2481f3 240 val |= g4x_infoframe_enable(frame);
60c5ea2d 241 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 242 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 243
22509ec8 244 I915_WRITE(reg, val);
90b107c8
SK
245}
246
8c5f5f7c 247static void hsw_write_infoframe(struct drm_encoder *encoder,
ed517fbb 248 struct dip_infoframe *frame)
8c5f5f7c 249{
2da8af54
PZ
250 uint32_t *data = (uint32_t *)frame;
251 struct drm_device *dev = encoder->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
254 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
255 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
256 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
257 u32 val = I915_READ(ctl_reg);
8c5f5f7c 258
2da8af54
PZ
259 if (data_reg == 0)
260 return;
261
2da8af54
PZ
262 val &= ~hsw_infoframe_enable(frame);
263 I915_WRITE(ctl_reg, val);
264
265 for (i = 0; i < len; i += 4) {
266 I915_WRITE(data_reg + i, *data);
267 data++;
268 }
8c5f5f7c 269
2da8af54
PZ
270 val |= hsw_infoframe_enable(frame);
271 I915_WRITE(ctl_reg, val);
8c5f5f7c
ED
272}
273
45187ace
JB
274static void intel_set_infoframe(struct drm_encoder *encoder,
275 struct dip_infoframe *frame)
276{
277 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
278
45187ace
JB
279 intel_dip_infoframe_csum(frame);
280 intel_hdmi->write_infoframe(encoder, frame);
281}
282
687f4d06 283static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 284 struct drm_display_mode *adjusted_mode)
45187ace
JB
285{
286 struct dip_infoframe avi_if = {
287 .type = DIP_TYPE_AVI,
288 .ver = DIP_VERSION_AVI,
289 .len = DIP_LEN_AVI,
290 };
291
c846b619
PZ
292 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
293 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
294
45187ace 295 intel_set_infoframe(encoder, &avi_if);
b055c8f3
JB
296}
297
687f4d06 298static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3
JB
299{
300 struct dip_infoframe spd_if;
301
302 memset(&spd_if, 0, sizeof(spd_if));
303 spd_if.type = DIP_TYPE_SPD;
304 spd_if.ver = DIP_VERSION_SPD;
305 spd_if.len = DIP_LEN_SPD;
306 strcpy(spd_if.body.spd.vn, "Intel");
307 strcpy(spd_if.body.spd.pd, "Integrated gfx");
308 spd_if.body.spd.sdi = DIP_SPD_PC;
309
310 intel_set_infoframe(encoder, &spd_if);
311}
312
687f4d06
PZ
313static void g4x_set_infoframes(struct drm_encoder *encoder,
314 struct drm_display_mode *adjusted_mode)
315{
0c14c7f9
PZ
316 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
317 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
318 u32 reg = VIDEO_DIP_CTL;
319 u32 val = I915_READ(reg);
320
321 /* If the registers were not initialized yet, they might be zeroes,
322 * which means we're selecting the AVI DIP and we're setting its
323 * frequency to once. This seems to really confuse the HW and make
324 * things stop working (the register spec says the AVI always needs to
325 * be sent every VSync). So here we avoid writing to the register more
326 * than we need and also explicitly select the AVI DIP and explicitly
327 * set its frequency to every VSync. Avoiding to write it twice seems to
328 * be enough to solve the problem, but being defensive shouldn't hurt us
329 * either. */
330 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
331
332 if (!intel_hdmi->has_hdmi_sink) {
333 if (!(val & VIDEO_DIP_ENABLE))
334 return;
335 val &= ~VIDEO_DIP_ENABLE;
336 I915_WRITE(reg, val);
337 return;
338 }
339
f278d972
PZ
340 val &= ~VIDEO_DIP_PORT_MASK;
341 switch (intel_hdmi->sdvox_reg) {
342 case SDVOB:
343 val |= VIDEO_DIP_PORT_B;
344 break;
345 case SDVOC:
346 val |= VIDEO_DIP_PORT_C;
347 break;
348 default:
349 return;
350 }
351
822974ae
PZ
352 val |= VIDEO_DIP_ENABLE;
353
f278d972
PZ
354 I915_WRITE(reg, val);
355
687f4d06
PZ
356 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
357 intel_hdmi_set_spd_infoframe(encoder);
358}
359
360static void ibx_set_infoframes(struct drm_encoder *encoder,
361 struct drm_display_mode *adjusted_mode)
362{
0c14c7f9
PZ
363 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
364 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
365 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
366 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
367 u32 val = I915_READ(reg);
368
369 /* See the big comment in g4x_set_infoframes() */
370 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
371
372 if (!intel_hdmi->has_hdmi_sink) {
373 if (!(val & VIDEO_DIP_ENABLE))
374 return;
375 val &= ~VIDEO_DIP_ENABLE;
376 I915_WRITE(reg, val);
377 return;
378 }
379
f278d972
PZ
380 val &= ~VIDEO_DIP_PORT_MASK;
381 switch (intel_hdmi->sdvox_reg) {
382 case HDMIB:
383 val |= VIDEO_DIP_PORT_B;
384 break;
385 case HDMIC:
386 val |= VIDEO_DIP_PORT_C;
387 break;
388 case HDMID:
389 val |= VIDEO_DIP_PORT_D;
390 break;
391 default:
392 return;
393 }
394
822974ae
PZ
395 val |= VIDEO_DIP_ENABLE;
396
f278d972
PZ
397 I915_WRITE(reg, val);
398
687f4d06
PZ
399 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
400 intel_hdmi_set_spd_infoframe(encoder);
401}
402
403static void cpt_set_infoframes(struct drm_encoder *encoder,
404 struct drm_display_mode *adjusted_mode)
405{
0c14c7f9
PZ
406 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
407 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
408 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
409 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
410 u32 val = I915_READ(reg);
411
412 /* See the big comment in g4x_set_infoframes() */
413 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
414
415 if (!intel_hdmi->has_hdmi_sink) {
416 if (!(val & VIDEO_DIP_ENABLE))
417 return;
418 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
419 I915_WRITE(reg, val);
420 return;
421 }
422
822974ae
PZ
423 /* Set both together, unset both together: see the spec. */
424 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
425
426 I915_WRITE(reg, val);
427
687f4d06
PZ
428 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
429 intel_hdmi_set_spd_infoframe(encoder);
430}
431
432static void vlv_set_infoframes(struct drm_encoder *encoder,
433 struct drm_display_mode *adjusted_mode)
434{
0c14c7f9
PZ
435 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
436 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
437 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
438 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
439 u32 val = I915_READ(reg);
440
441 /* See the big comment in g4x_set_infoframes() */
442 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
443
444 if (!intel_hdmi->has_hdmi_sink) {
445 if (!(val & VIDEO_DIP_ENABLE))
446 return;
447 val &= ~VIDEO_DIP_ENABLE;
448 I915_WRITE(reg, val);
449 return;
450 }
451
822974ae
PZ
452 val |= VIDEO_DIP_ENABLE;
453
454 I915_WRITE(reg, val);
455
687f4d06
PZ
456 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
457 intel_hdmi_set_spd_infoframe(encoder);
458}
459
460static void hsw_set_infoframes(struct drm_encoder *encoder,
461 struct drm_display_mode *adjusted_mode)
462{
0c14c7f9
PZ
463 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
464 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
465 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
466 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
467
468 if (!intel_hdmi->has_hdmi_sink) {
469 I915_WRITE(reg, 0);
470 return;
471 }
472
687f4d06
PZ
473 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
474 intel_hdmi_set_spd_infoframe(encoder);
475}
476
7d57382e
EA
477static void intel_hdmi_mode_set(struct drm_encoder *encoder,
478 struct drm_display_mode *mode,
479 struct drm_display_mode *adjusted_mode)
480{
481 struct drm_device *dev = encoder->dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 483 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
ea5b213a 484 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e
EA
485 u32 sdvox;
486
b599c0bc 487 sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
5d4fac97
JB
488 if (!HAS_PCH_SPLIT(dev))
489 sdvox |= intel_hdmi->color_range;
b599c0bc
AJ
490 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
491 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
492 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
493 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 494
020f6704
JB
495 if (intel_crtc->bpp > 24)
496 sdvox |= COLOR_FORMAT_12bpc;
497 else
498 sdvox |= COLOR_FORMAT_8bpc;
499
2e3d6006
ZW
500 /* Required on CPT */
501 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
502 sdvox |= HDMI_MODE_SELECT;
503
3c17fe4b 504 if (intel_hdmi->has_audio) {
e0dac65e
WF
505 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
506 pipe_name(intel_crtc->pipe));
7d57382e 507 sdvox |= SDVO_AUDIO_ENABLE;
3c17fe4b 508 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
e0dac65e 509 intel_write_eld(encoder, adjusted_mode);
3c17fe4b 510 }
7d57382e 511
75770564
JB
512 if (HAS_PCH_CPT(dev))
513 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
514 else if (intel_crtc->pipe == 1)
515 sdvox |= SDVO_PIPE_B_SELECT;
7d57382e 516
ea5b213a
CW
517 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
518 POSTING_READ(intel_hdmi->sdvox_reg);
3c17fe4b 519
687f4d06 520 intel_hdmi->set_infoframes(encoder, adjusted_mode);
7d57382e
EA
521}
522
523static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
524{
525 struct drm_device *dev = encoder->dev;
526 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 527 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e 528 u32 temp;
2deed761
WF
529 u32 enable_bits = SDVO_ENABLE;
530
531 if (intel_hdmi->has_audio)
532 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 533
ea5b213a 534 temp = I915_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
535
536 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
537 * we do this anyway which shows more stable in testing.
538 */
c619eed4 539 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
540 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
541 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
542 }
543
544 if (mode != DRM_MODE_DPMS_ON) {
2deed761 545 temp &= ~enable_bits;
7d57382e 546 } else {
2deed761 547 temp |= enable_bits;
7d57382e 548 }
d8a2d0e0 549
ea5b213a
CW
550 I915_WRITE(intel_hdmi->sdvox_reg, temp);
551 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
552
553 /* HW workaround, need to write this twice for issue that may result
554 * in first write getting masked.
555 */
c619eed4 556 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
557 I915_WRITE(intel_hdmi->sdvox_reg, temp);
558 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 559 }
7d57382e
EA
560}
561
7d57382e
EA
562static int intel_hdmi_mode_valid(struct drm_connector *connector,
563 struct drm_display_mode *mode)
564{
565 if (mode->clock > 165000)
566 return MODE_CLOCK_HIGH;
567 if (mode->clock < 20000)
5cbba41d 568 return MODE_CLOCK_LOW;
7d57382e
EA
569
570 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
571 return MODE_NO_DBLESCAN;
572
573 return MODE_OK;
574}
575
576static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
577 struct drm_display_mode *mode,
578 struct drm_display_mode *adjusted_mode)
579{
580 return true;
581}
582
8ec22b21
CW
583static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
584{
585 struct drm_device *dev = intel_hdmi->base.base.dev;
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 uint32_t bit;
588
589 switch (intel_hdmi->sdvox_reg) {
eeafaaca 590 case SDVOB:
8ec22b21
CW
591 bit = HDMIB_HOTPLUG_LIVE_STATUS;
592 break;
eeafaaca 593 case SDVOC:
8ec22b21
CW
594 bit = HDMIC_HOTPLUG_LIVE_STATUS;
595 break;
8ec22b21
CW
596 default:
597 bit = 0;
598 break;
599 }
600
601 return I915_READ(PORT_HOTPLUG_STAT) & bit;
602}
603
aa93d632 604static enum drm_connector_status
930a9e28 605intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 606{
df0e9248 607 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64
CW
608 struct drm_i915_private *dev_priv = connector->dev->dev_private;
609 struct edid *edid;
aa93d632 610 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 611
8ec22b21
CW
612 if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
613 return status;
614
ea5b213a 615 intel_hdmi->has_hdmi_sink = false;
2e3d6006 616 intel_hdmi->has_audio = false;
f899fc64 617 edid = drm_get_edid(connector,
3bd7d909
DK
618 intel_gmbus_get_adapter(dev_priv,
619 intel_hdmi->ddc_bus));
2ded9e27 620
aa93d632 621 if (edid) {
be9f1c4f 622 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 623 status = connector_status_connected;
b1d7e4b4
WF
624 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
625 intel_hdmi->has_hdmi_sink =
626 drm_detect_hdmi_monitor(edid);
2e3d6006 627 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
aa93d632 628 }
674e2d08 629 connector->display_info.raw_edid = NULL;
aa93d632 630 kfree(edid);
9dff6af8 631 }
30ad48b7 632
55b7d6e8 633 if (status == connector_status_connected) {
b1d7e4b4
WF
634 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
635 intel_hdmi->has_audio =
636 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
55b7d6e8
CW
637 }
638
2ded9e27 639 return status;
7d57382e
EA
640}
641
642static int intel_hdmi_get_modes(struct drm_connector *connector)
643{
df0e9248 644 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 645 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
646
647 /* We should parse the EDID data and find out if it's an HDMI sink so
648 * we can send audio to it.
649 */
650
f899fc64 651 return intel_ddc_get_modes(connector,
3bd7d909
DK
652 intel_gmbus_get_adapter(dev_priv,
653 intel_hdmi->ddc_bus));
7d57382e
EA
654}
655
1aad7ac0
CW
656static bool
657intel_hdmi_detect_audio(struct drm_connector *connector)
658{
659 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
660 struct drm_i915_private *dev_priv = connector->dev->dev_private;
661 struct edid *edid;
662 bool has_audio = false;
663
664 edid = drm_get_edid(connector,
3bd7d909
DK
665 intel_gmbus_get_adapter(dev_priv,
666 intel_hdmi->ddc_bus));
1aad7ac0
CW
667 if (edid) {
668 if (edid->input & DRM_EDID_INPUT_DIGITAL)
669 has_audio = drm_detect_monitor_audio(edid);
670
671 connector->display_info.raw_edid = NULL;
672 kfree(edid);
673 }
674
675 return has_audio;
676}
677
55b7d6e8
CW
678static int
679intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
680 struct drm_property *property,
681 uint64_t val)
55b7d6e8
CW
682{
683 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
e953fd7b 684 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
685 int ret;
686
687 ret = drm_connector_property_set_value(connector, property, val);
688 if (ret)
689 return ret;
690
3f43c48d 691 if (property == dev_priv->force_audio_property) {
b1d7e4b4 692 enum hdmi_force_audio i = val;
1aad7ac0
CW
693 bool has_audio;
694
695 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
696 return 0;
697
1aad7ac0 698 intel_hdmi->force_audio = i;
55b7d6e8 699
b1d7e4b4 700 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
701 has_audio = intel_hdmi_detect_audio(connector);
702 else
b1d7e4b4 703 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 704
b1d7e4b4
WF
705 if (i == HDMI_AUDIO_OFF_DVI)
706 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 707
1aad7ac0 708 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
709 goto done;
710 }
711
e953fd7b
CW
712 if (property == dev_priv->broadcast_rgb_property) {
713 if (val == !!intel_hdmi->color_range)
714 return 0;
715
716 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
717 goto done;
718 }
719
55b7d6e8
CW
720 return -EINVAL;
721
722done:
723 if (intel_hdmi->base.base.crtc) {
724 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
725 drm_crtc_helper_set_mode(crtc, &crtc->mode,
726 crtc->x, crtc->y,
727 crtc->fb);
728 }
729
730 return 0;
731}
732
7d57382e
EA
733static void intel_hdmi_destroy(struct drm_connector *connector)
734{
7d57382e
EA
735 drm_sysfs_connector_remove(connector);
736 drm_connector_cleanup(connector);
674e2d08 737 kfree(connector);
7d57382e
EA
738}
739
72662e10
ED
740static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
741 .dpms = intel_ddi_dpms,
742 .mode_fixup = intel_hdmi_mode_fixup,
743 .prepare = intel_encoder_prepare,
744 .mode_set = intel_ddi_mode_set,
745 .commit = intel_encoder_commit,
746};
747
7d57382e
EA
748static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
749 .dpms = intel_hdmi_dpms,
750 .mode_fixup = intel_hdmi_mode_fixup,
751 .prepare = intel_encoder_prepare,
752 .mode_set = intel_hdmi_mode_set,
753 .commit = intel_encoder_commit,
754};
755
756static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
c9fb15f6 757 .dpms = drm_helper_connector_dpms,
7d57382e
EA
758 .detect = intel_hdmi_detect,
759 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 760 .set_property = intel_hdmi_set_property,
7d57382e
EA
761 .destroy = intel_hdmi_destroy,
762};
763
764static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
765 .get_modes = intel_hdmi_get_modes,
766 .mode_valid = intel_hdmi_mode_valid,
df0e9248 767 .best_encoder = intel_best_encoder,
7d57382e
EA
768};
769
7d57382e 770static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 771 .destroy = intel_encoder_destroy,
7d57382e
EA
772};
773
55b7d6e8
CW
774static void
775intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
776{
3f43c48d 777 intel_attach_force_audio_property(connector);
e953fd7b 778 intel_attach_broadcast_rgb_property(connector);
55b7d6e8
CW
779}
780
7d57382e
EA
781void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 struct drm_connector *connector;
21d40d37 785 struct intel_encoder *intel_encoder;
674e2d08 786 struct intel_connector *intel_connector;
ea5b213a 787 struct intel_hdmi *intel_hdmi;
64a8fc01 788 int i;
7d57382e 789
ea5b213a
CW
790 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
791 if (!intel_hdmi)
7d57382e 792 return;
674e2d08
ZW
793
794 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
795 if (!intel_connector) {
ea5b213a 796 kfree(intel_hdmi);
674e2d08
ZW
797 return;
798 }
799
ea5b213a 800 intel_encoder = &intel_hdmi->base;
373a3cf7
CW
801 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
802 DRM_MODE_ENCODER_TMDS);
803
674e2d08 804 connector = &intel_connector->base;
7d57382e 805 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 806 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
807 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
808
21d40d37 809 intel_encoder->type = INTEL_OUTPUT_HDMI;
7d57382e 810
eb1f8e4f 811 connector->polled = DRM_CONNECTOR_POLL_HPD;
c3febcc4 812 connector->interlace_allowed = 1;
7d57382e 813 connector->doublescan_allowed = 0;
27f8227b 814 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
7d57382e
EA
815
816 /* Set up the DDC bus. */
f8aed700 817 if (sdvox_reg == SDVOB) {
21d40d37 818 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
f899fc64 819 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 820 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 821 } else if (sdvox_reg == SDVOC) {
21d40d37 822 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
f899fc64 823 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 824 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 825 } else if (sdvox_reg == HDMIB) {
21d40d37 826 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
f899fc64 827 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 828 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 829 } else if (sdvox_reg == HDMIC) {
21d40d37 830 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
f899fc64 831 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 832 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 833 } else if (sdvox_reg == HDMID) {
21d40d37 834 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
f899fc64 835 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
b01f2c3a 836 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
7ceae0a5
ED
837 } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
838 DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
839 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
840 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
841 intel_hdmi->ddi_port = PORT_B;
842 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
843 } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
844 DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
845 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
846 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
847 intel_hdmi->ddi_port = PORT_C;
848 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
849 } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
850 DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
851 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
852 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
853 intel_hdmi->ddi_port = PORT_D;
854 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
6e4c1677
ED
855 } else {
856 /* If we got an unknown sdvox_reg, things are pretty much broken
857 * in a way that we should let the kernel know about it */
858 BUG();
f8aed700 859 }
7d57382e 860
ea5b213a 861 intel_hdmi->sdvox_reg = sdvox_reg;
7d57382e 862
64a8fc01 863 if (!HAS_PCH_SPLIT(dev)) {
a3da1df7 864 intel_hdmi->write_infoframe = g4x_write_infoframe;
687f4d06 865 intel_hdmi->set_infoframes = g4x_set_infoframes;
64a8fc01 866 I915_WRITE(VIDEO_DIP_CTL, 0);
90b107c8
SK
867 } else if (IS_VALLEYVIEW(dev)) {
868 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 869 intel_hdmi->set_infoframes = vlv_set_infoframes;
90b107c8
SK
870 for_each_pipe(i)
871 I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
8c5f5f7c
ED
872 } else if (IS_HASWELL(dev)) {
873 /* FIXME: Haswell has a new set of DIP frame registers, but we are
874 * just doing the minimal required for HDMI to work at this stage.
875 */
876 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 877 intel_hdmi->set_infoframes = hsw_set_infoframes;
8c5f5f7c
ED
878 for_each_pipe(i)
879 I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
fdf1250a
PZ
880 } else if (HAS_PCH_IBX(dev)) {
881 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 882 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
883 for_each_pipe(i)
884 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
885 } else {
886 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 887 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01
JB
888 for_each_pipe(i)
889 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
890 }
45187ace 891
72662e10
ED
892 if (IS_HASWELL(dev))
893 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
894 else
895 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
7d57382e 896
55b7d6e8
CW
897 intel_hdmi_add_properties(intel_hdmi, connector);
898
df0e9248 899 intel_connector_attach_encoder(intel_connector, intel_encoder);
7d57382e
EA
900 drm_sysfs_connector_add(connector);
901
902 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
903 * 0xd. Failure to do so will result in spurious interrupts being
904 * generated on the port when a cable is not attached.
905 */
906 if (IS_G4X(dev) && !IS_GM45(dev)) {
907 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
908 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
909 }
7d57382e 910}