]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/i915/intel_hdmi.c
drm/i915: add set_infoframes to struct intel_hdmi
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e
EA
31#include <linux/delay.h>
32#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
aa93d632 35#include "drm_edid.h"
7d57382e
EA
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
39
f5bbfca3 40struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 41{
4ef69c7a 42 return container_of(encoder, struct intel_hdmi, base.base);
ea5b213a
CW
43}
44
df0e9248
CW
45static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
46{
47 return container_of(intel_attached_encoder(connector),
48 struct intel_hdmi, base);
49}
50
45187ace 51void intel_dip_infoframe_csum(struct dip_infoframe *frame)
3c17fe4b 52{
45187ace 53 uint8_t *data = (uint8_t *)frame;
3c17fe4b
DH
54 uint8_t sum = 0;
55 unsigned i;
56
45187ace
JB
57 frame->checksum = 0;
58 frame->ecc = 0;
3c17fe4b 59
64a8fc01 60 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
3c17fe4b
DH
61 sum += data[i];
62
45187ace 63 frame->checksum = 0x100 - sum;
3c17fe4b
DH
64}
65
bc2481f3 66static u32 g4x_infoframe_index(struct dip_infoframe *frame)
3c17fe4b 67{
45187ace
JB
68 switch (frame->type) {
69 case DIP_TYPE_AVI:
ed517fbb 70 return VIDEO_DIP_SELECT_AVI;
45187ace 71 case DIP_TYPE_SPD:
ed517fbb 72 return VIDEO_DIP_SELECT_SPD;
45187ace
JB
73 default:
74 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 75 return 0;
45187ace 76 }
45187ace
JB
77}
78
bc2481f3 79static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
45187ace 80{
45187ace
JB
81 switch (frame->type) {
82 case DIP_TYPE_AVI:
ed517fbb 83 return VIDEO_DIP_ENABLE_AVI;
45187ace 84 case DIP_TYPE_SPD:
ed517fbb 85 return VIDEO_DIP_ENABLE_SPD;
fa193ff7
PZ
86 default:
87 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
ed517fbb 88 return 0;
fa193ff7 89 }
fa193ff7
PZ
90}
91
2da8af54
PZ
92static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
93{
94 switch (frame->type) {
95 case DIP_TYPE_AVI:
96 return VIDEO_DIP_ENABLE_AVI_HSW;
97 case DIP_TYPE_SPD:
98 return VIDEO_DIP_ENABLE_SPD_HSW;
99 default:
100 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
101 return 0;
102 }
103}
104
105static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
106{
107 switch (frame->type) {
108 case DIP_TYPE_AVI:
109 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
110 case DIP_TYPE_SPD:
111 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
112 default:
113 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
114 return 0;
115 }
116}
117
a3da1df7
DV
118static void g4x_write_infoframe(struct drm_encoder *encoder,
119 struct dip_infoframe *frame)
45187ace
JB
120{
121 uint32_t *data = (uint32_t *)frame;
3c17fe4b
DH
122 struct drm_device *dev = encoder->dev;
123 struct drm_i915_private *dev_priv = dev->dev_private;
124 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
22509ec8 125 u32 val = I915_READ(VIDEO_DIP_CTL);
45187ace 126 unsigned i, len = DIP_HEADER_SIZE + frame->len;
3c17fe4b 127
3e6e6395 128 val &= ~VIDEO_DIP_PORT_MASK;
3c17fe4b 129 if (intel_hdmi->sdvox_reg == SDVOB)
22509ec8 130 val |= VIDEO_DIP_PORT_B;
3c17fe4b 131 else if (intel_hdmi->sdvox_reg == SDVOC)
22509ec8 132 val |= VIDEO_DIP_PORT_C;
3c17fe4b
DH
133 else
134 return;
135
1d4f85ac 136 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 137 val |= g4x_infoframe_index(frame);
22509ec8 138
bc2481f3 139 val &= ~g4x_infoframe_enable(frame);
22509ec8 140 val |= VIDEO_DIP_ENABLE;
45187ace 141
22509ec8 142 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 143
45187ace 144 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
145 I915_WRITE(VIDEO_DIP_DATA, *data);
146 data++;
147 }
148
bc2481f3 149 val |= g4x_infoframe_enable(frame);
60c5ea2d 150 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 151 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 152
22509ec8 153 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b
DH
154}
155
fdf1250a
PZ
156static void ibx_write_infoframe(struct drm_encoder *encoder,
157 struct dip_infoframe *frame)
158{
159 uint32_t *data = (uint32_t *)frame;
160 struct drm_device *dev = encoder->dev;
161 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 162 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
4e89ee17 163 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
fdf1250a
PZ
164 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
165 unsigned i, len = DIP_HEADER_SIZE + frame->len;
166 u32 val = I915_READ(reg);
167
4e89ee17
PZ
168 val &= ~VIDEO_DIP_PORT_MASK;
169 switch (intel_hdmi->sdvox_reg) {
170 case HDMIB:
171 val |= VIDEO_DIP_PORT_B;
172 break;
173 case HDMIC:
174 val |= VIDEO_DIP_PORT_C;
175 break;
176 case HDMID:
177 val |= VIDEO_DIP_PORT_D;
178 break;
179 default:
180 return;
181 }
182
fdf1250a
PZ
183 intel_wait_for_vblank(dev, intel_crtc->pipe);
184
185 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 186 val |= g4x_infoframe_index(frame);
fdf1250a 187
bc2481f3 188 val &= ~g4x_infoframe_enable(frame);
fdf1250a
PZ
189 val |= VIDEO_DIP_ENABLE;
190
191 I915_WRITE(reg, val);
192
193 for (i = 0; i < len; i += 4) {
194 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
195 data++;
196 }
197
bc2481f3 198 val |= g4x_infoframe_enable(frame);
fdf1250a 199 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 200 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
201
202 I915_WRITE(reg, val);
203}
204
205static void cpt_write_infoframe(struct drm_encoder *encoder,
206 struct dip_infoframe *frame)
b055c8f3 207{
45187ace 208 uint32_t *data = (uint32_t *)frame;
b055c8f3
JB
209 struct drm_device *dev = encoder->dev;
210 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 211 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
b055c8f3 212 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
45187ace 213 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 214 u32 val = I915_READ(reg);
b055c8f3
JB
215
216 intel_wait_for_vblank(dev, intel_crtc->pipe);
217
64a8fc01 218 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 219 val |= g4x_infoframe_index(frame);
45187ace 220
ecb97851
PZ
221 /* The DIP control register spec says that we need to update the AVI
222 * infoframe without clearing its enable bit */
223 if (frame->type == DIP_TYPE_AVI)
224 val |= VIDEO_DIP_ENABLE_AVI;
225 else
bc2481f3 226 val &= ~g4x_infoframe_enable(frame);
ecb97851 227
22509ec8
PZ
228 val |= VIDEO_DIP_ENABLE;
229
230 I915_WRITE(reg, val);
45187ace
JB
231
232 for (i = 0; i < len; i += 4) {
b055c8f3
JB
233 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
234 data++;
235 }
236
bc2481f3 237 val |= g4x_infoframe_enable(frame);
60c5ea2d 238 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 239 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 240
22509ec8 241 I915_WRITE(reg, val);
45187ace 242}
90b107c8
SK
243
244static void vlv_write_infoframe(struct drm_encoder *encoder,
245 struct dip_infoframe *frame)
246{
247 uint32_t *data = (uint32_t *)frame;
248 struct drm_device *dev = encoder->dev;
249 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 250 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
90b107c8
SK
251 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
252 unsigned i, len = DIP_HEADER_SIZE + frame->len;
22509ec8 253 u32 val = I915_READ(reg);
90b107c8
SK
254
255 intel_wait_for_vblank(dev, intel_crtc->pipe);
256
90b107c8 257 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
bc2481f3 258 val |= g4x_infoframe_index(frame);
22509ec8 259
bc2481f3 260 val &= ~g4x_infoframe_enable(frame);
22509ec8 261 val |= VIDEO_DIP_ENABLE;
90b107c8 262
22509ec8 263 I915_WRITE(reg, val);
90b107c8
SK
264
265 for (i = 0; i < len; i += 4) {
266 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
267 data++;
268 }
269
bc2481f3 270 val |= g4x_infoframe_enable(frame);
60c5ea2d 271 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 272 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 273
22509ec8 274 I915_WRITE(reg, val);
90b107c8
SK
275}
276
8c5f5f7c 277static void hsw_write_infoframe(struct drm_encoder *encoder,
ed517fbb 278 struct dip_infoframe *frame)
8c5f5f7c 279{
2da8af54
PZ
280 uint32_t *data = (uint32_t *)frame;
281 struct drm_device *dev = encoder->dev;
282 struct drm_i915_private *dev_priv = dev->dev_private;
283 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
284 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
285 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
286 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
287 u32 val = I915_READ(ctl_reg);
8c5f5f7c 288
2da8af54
PZ
289 if (data_reg == 0)
290 return;
291
292 intel_wait_for_vblank(dev, intel_crtc->pipe);
293
294 val &= ~hsw_infoframe_enable(frame);
295 I915_WRITE(ctl_reg, val);
296
297 for (i = 0; i < len; i += 4) {
298 I915_WRITE(data_reg + i, *data);
299 data++;
300 }
8c5f5f7c 301
2da8af54
PZ
302 val |= hsw_infoframe_enable(frame);
303 I915_WRITE(ctl_reg, val);
8c5f5f7c
ED
304}
305
45187ace
JB
306static void intel_set_infoframe(struct drm_encoder *encoder,
307 struct dip_infoframe *frame)
308{
309 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
310
311 if (!intel_hdmi->has_hdmi_sink)
312 return;
313
314 intel_dip_infoframe_csum(frame);
315 intel_hdmi->write_infoframe(encoder, frame);
316}
317
687f4d06 318static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
c846b619 319 struct drm_display_mode *adjusted_mode)
45187ace
JB
320{
321 struct dip_infoframe avi_if = {
322 .type = DIP_TYPE_AVI,
323 .ver = DIP_VERSION_AVI,
324 .len = DIP_LEN_AVI,
325 };
326
c846b619
PZ
327 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
328 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
329
45187ace 330 intel_set_infoframe(encoder, &avi_if);
b055c8f3
JB
331}
332
687f4d06 333static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3
JB
334{
335 struct dip_infoframe spd_if;
336
337 memset(&spd_if, 0, sizeof(spd_if));
338 spd_if.type = DIP_TYPE_SPD;
339 spd_if.ver = DIP_VERSION_SPD;
340 spd_if.len = DIP_LEN_SPD;
341 strcpy(spd_if.body.spd.vn, "Intel");
342 strcpy(spd_if.body.spd.pd, "Integrated gfx");
343 spd_if.body.spd.sdi = DIP_SPD_PC;
344
345 intel_set_infoframe(encoder, &spd_if);
346}
347
687f4d06
PZ
348static void g4x_set_infoframes(struct drm_encoder *encoder,
349 struct drm_display_mode *adjusted_mode)
350{
351 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
352 intel_hdmi_set_spd_infoframe(encoder);
353}
354
355static void ibx_set_infoframes(struct drm_encoder *encoder,
356 struct drm_display_mode *adjusted_mode)
357{
358 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
359 intel_hdmi_set_spd_infoframe(encoder);
360}
361
362static void cpt_set_infoframes(struct drm_encoder *encoder,
363 struct drm_display_mode *adjusted_mode)
364{
365 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
366 intel_hdmi_set_spd_infoframe(encoder);
367}
368
369static void vlv_set_infoframes(struct drm_encoder *encoder,
370 struct drm_display_mode *adjusted_mode)
371{
372 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
373 intel_hdmi_set_spd_infoframe(encoder);
374}
375
376static void hsw_set_infoframes(struct drm_encoder *encoder,
377 struct drm_display_mode *adjusted_mode)
378{
379 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
380 intel_hdmi_set_spd_infoframe(encoder);
381}
382
7d57382e
EA
383static void intel_hdmi_mode_set(struct drm_encoder *encoder,
384 struct drm_display_mode *mode,
385 struct drm_display_mode *adjusted_mode)
386{
387 struct drm_device *dev = encoder->dev;
388 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 389 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
ea5b213a 390 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e
EA
391 u32 sdvox;
392
b599c0bc 393 sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
5d4fac97
JB
394 if (!HAS_PCH_SPLIT(dev))
395 sdvox |= intel_hdmi->color_range;
b599c0bc
AJ
396 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
397 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
398 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
399 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 400
020f6704
JB
401 if (intel_crtc->bpp > 24)
402 sdvox |= COLOR_FORMAT_12bpc;
403 else
404 sdvox |= COLOR_FORMAT_8bpc;
405
2e3d6006
ZW
406 /* Required on CPT */
407 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
408 sdvox |= HDMI_MODE_SELECT;
409
3c17fe4b 410 if (intel_hdmi->has_audio) {
e0dac65e
WF
411 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
412 pipe_name(intel_crtc->pipe));
7d57382e 413 sdvox |= SDVO_AUDIO_ENABLE;
3c17fe4b 414 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
e0dac65e 415 intel_write_eld(encoder, adjusted_mode);
3c17fe4b 416 }
7d57382e 417
75770564
JB
418 if (HAS_PCH_CPT(dev))
419 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
420 else if (intel_crtc->pipe == 1)
421 sdvox |= SDVO_PIPE_B_SELECT;
7d57382e 422
ea5b213a
CW
423 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
424 POSTING_READ(intel_hdmi->sdvox_reg);
3c17fe4b 425
687f4d06 426 intel_hdmi->set_infoframes(encoder, adjusted_mode);
7d57382e
EA
427}
428
429static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
430{
431 struct drm_device *dev = encoder->dev;
432 struct drm_i915_private *dev_priv = dev->dev_private;
ea5b213a 433 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
7d57382e 434 u32 temp;
2deed761
WF
435 u32 enable_bits = SDVO_ENABLE;
436
437 if (intel_hdmi->has_audio)
438 enable_bits |= SDVO_AUDIO_ENABLE;
7d57382e 439
ea5b213a 440 temp = I915_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
441
442 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
443 * we do this anyway which shows more stable in testing.
444 */
c619eed4 445 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
446 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
447 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
448 }
449
450 if (mode != DRM_MODE_DPMS_ON) {
2deed761 451 temp &= ~enable_bits;
7d57382e 452 } else {
2deed761 453 temp |= enable_bits;
7d57382e 454 }
d8a2d0e0 455
ea5b213a
CW
456 I915_WRITE(intel_hdmi->sdvox_reg, temp);
457 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0
ZW
458
459 /* HW workaround, need to write this twice for issue that may result
460 * in first write getting masked.
461 */
c619eed4 462 if (HAS_PCH_SPLIT(dev)) {
ea5b213a
CW
463 I915_WRITE(intel_hdmi->sdvox_reg, temp);
464 POSTING_READ(intel_hdmi->sdvox_reg);
d8a2d0e0 465 }
7d57382e
EA
466}
467
7d57382e
EA
468static int intel_hdmi_mode_valid(struct drm_connector *connector,
469 struct drm_display_mode *mode)
470{
471 if (mode->clock > 165000)
472 return MODE_CLOCK_HIGH;
473 if (mode->clock < 20000)
5cbba41d 474 return MODE_CLOCK_LOW;
7d57382e
EA
475
476 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
477 return MODE_NO_DBLESCAN;
478
479 return MODE_OK;
480}
481
482static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
483 struct drm_display_mode *mode,
484 struct drm_display_mode *adjusted_mode)
485{
486 return true;
487}
488
8ec22b21
CW
489static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
490{
491 struct drm_device *dev = intel_hdmi->base.base.dev;
492 struct drm_i915_private *dev_priv = dev->dev_private;
493 uint32_t bit;
494
495 switch (intel_hdmi->sdvox_reg) {
eeafaaca 496 case SDVOB:
8ec22b21
CW
497 bit = HDMIB_HOTPLUG_LIVE_STATUS;
498 break;
eeafaaca 499 case SDVOC:
8ec22b21
CW
500 bit = HDMIC_HOTPLUG_LIVE_STATUS;
501 break;
8ec22b21
CW
502 default:
503 bit = 0;
504 break;
505 }
506
507 return I915_READ(PORT_HOTPLUG_STAT) & bit;
508}
509
aa93d632 510static enum drm_connector_status
930a9e28 511intel_hdmi_detect(struct drm_connector *connector, bool force)
9dff6af8 512{
df0e9248 513 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64
CW
514 struct drm_i915_private *dev_priv = connector->dev->dev_private;
515 struct edid *edid;
aa93d632 516 enum drm_connector_status status = connector_status_disconnected;
9dff6af8 517
8ec22b21
CW
518 if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
519 return status;
520
ea5b213a 521 intel_hdmi->has_hdmi_sink = false;
2e3d6006 522 intel_hdmi->has_audio = false;
f899fc64 523 edid = drm_get_edid(connector,
3bd7d909
DK
524 intel_gmbus_get_adapter(dev_priv,
525 intel_hdmi->ddc_bus));
2ded9e27 526
aa93d632 527 if (edid) {
be9f1c4f 528 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
aa93d632 529 status = connector_status_connected;
b1d7e4b4
WF
530 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
531 intel_hdmi->has_hdmi_sink =
532 drm_detect_hdmi_monitor(edid);
2e3d6006 533 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
aa93d632 534 }
674e2d08 535 connector->display_info.raw_edid = NULL;
aa93d632 536 kfree(edid);
9dff6af8 537 }
30ad48b7 538
55b7d6e8 539 if (status == connector_status_connected) {
b1d7e4b4
WF
540 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
541 intel_hdmi->has_audio =
542 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
55b7d6e8
CW
543 }
544
2ded9e27 545 return status;
7d57382e
EA
546}
547
548static int intel_hdmi_get_modes(struct drm_connector *connector)
549{
df0e9248 550 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
f899fc64 551 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7d57382e
EA
552
553 /* We should parse the EDID data and find out if it's an HDMI sink so
554 * we can send audio to it.
555 */
556
f899fc64 557 return intel_ddc_get_modes(connector,
3bd7d909
DK
558 intel_gmbus_get_adapter(dev_priv,
559 intel_hdmi->ddc_bus));
7d57382e
EA
560}
561
1aad7ac0
CW
562static bool
563intel_hdmi_detect_audio(struct drm_connector *connector)
564{
565 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
566 struct drm_i915_private *dev_priv = connector->dev->dev_private;
567 struct edid *edid;
568 bool has_audio = false;
569
570 edid = drm_get_edid(connector,
3bd7d909
DK
571 intel_gmbus_get_adapter(dev_priv,
572 intel_hdmi->ddc_bus));
1aad7ac0
CW
573 if (edid) {
574 if (edid->input & DRM_EDID_INPUT_DIGITAL)
575 has_audio = drm_detect_monitor_audio(edid);
576
577 connector->display_info.raw_edid = NULL;
578 kfree(edid);
579 }
580
581 return has_audio;
582}
583
55b7d6e8
CW
584static int
585intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
586 struct drm_property *property,
587 uint64_t val)
55b7d6e8
CW
588{
589 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
e953fd7b 590 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
591 int ret;
592
593 ret = drm_connector_property_set_value(connector, property, val);
594 if (ret)
595 return ret;
596
3f43c48d 597 if (property == dev_priv->force_audio_property) {
b1d7e4b4 598 enum hdmi_force_audio i = val;
1aad7ac0
CW
599 bool has_audio;
600
601 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
602 return 0;
603
1aad7ac0 604 intel_hdmi->force_audio = i;
55b7d6e8 605
b1d7e4b4 606 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
607 has_audio = intel_hdmi_detect_audio(connector);
608 else
b1d7e4b4 609 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 610
b1d7e4b4
WF
611 if (i == HDMI_AUDIO_OFF_DVI)
612 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 613
1aad7ac0 614 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
615 goto done;
616 }
617
e953fd7b
CW
618 if (property == dev_priv->broadcast_rgb_property) {
619 if (val == !!intel_hdmi->color_range)
620 return 0;
621
622 intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
623 goto done;
624 }
625
55b7d6e8
CW
626 return -EINVAL;
627
628done:
629 if (intel_hdmi->base.base.crtc) {
630 struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
631 drm_crtc_helper_set_mode(crtc, &crtc->mode,
632 crtc->x, crtc->y,
633 crtc->fb);
634 }
635
636 return 0;
637}
638
7d57382e
EA
639static void intel_hdmi_destroy(struct drm_connector *connector)
640{
7d57382e
EA
641 drm_sysfs_connector_remove(connector);
642 drm_connector_cleanup(connector);
674e2d08 643 kfree(connector);
7d57382e
EA
644}
645
72662e10
ED
646static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
647 .dpms = intel_ddi_dpms,
648 .mode_fixup = intel_hdmi_mode_fixup,
649 .prepare = intel_encoder_prepare,
650 .mode_set = intel_ddi_mode_set,
651 .commit = intel_encoder_commit,
652};
653
7d57382e
EA
654static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
655 .dpms = intel_hdmi_dpms,
656 .mode_fixup = intel_hdmi_mode_fixup,
657 .prepare = intel_encoder_prepare,
658 .mode_set = intel_hdmi_mode_set,
659 .commit = intel_encoder_commit,
660};
661
662static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
c9fb15f6 663 .dpms = drm_helper_connector_dpms,
7d57382e
EA
664 .detect = intel_hdmi_detect,
665 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 666 .set_property = intel_hdmi_set_property,
7d57382e
EA
667 .destroy = intel_hdmi_destroy,
668};
669
670static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
671 .get_modes = intel_hdmi_get_modes,
672 .mode_valid = intel_hdmi_mode_valid,
df0e9248 673 .best_encoder = intel_best_encoder,
7d57382e
EA
674};
675
7d57382e 676static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 677 .destroy = intel_encoder_destroy,
7d57382e
EA
678};
679
55b7d6e8
CW
680static void
681intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
682{
3f43c48d 683 intel_attach_force_audio_property(connector);
e953fd7b 684 intel_attach_broadcast_rgb_property(connector);
55b7d6e8
CW
685}
686
7d57382e
EA
687void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
688{
689 struct drm_i915_private *dev_priv = dev->dev_private;
690 struct drm_connector *connector;
21d40d37 691 struct intel_encoder *intel_encoder;
674e2d08 692 struct intel_connector *intel_connector;
ea5b213a 693 struct intel_hdmi *intel_hdmi;
64a8fc01 694 int i;
7d57382e 695
ea5b213a
CW
696 intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
697 if (!intel_hdmi)
7d57382e 698 return;
674e2d08
ZW
699
700 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
701 if (!intel_connector) {
ea5b213a 702 kfree(intel_hdmi);
674e2d08
ZW
703 return;
704 }
705
ea5b213a 706 intel_encoder = &intel_hdmi->base;
373a3cf7
CW
707 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
708 DRM_MODE_ENCODER_TMDS);
709
674e2d08 710 connector = &intel_connector->base;
7d57382e 711 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 712 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
713 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
714
21d40d37 715 intel_encoder->type = INTEL_OUTPUT_HDMI;
7d57382e 716
eb1f8e4f 717 connector->polled = DRM_CONNECTOR_POLL_HPD;
c3febcc4 718 connector->interlace_allowed = 1;
7d57382e 719 connector->doublescan_allowed = 0;
27f8227b 720 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
7d57382e
EA
721
722 /* Set up the DDC bus. */
f8aed700 723 if (sdvox_reg == SDVOB) {
21d40d37 724 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
f899fc64 725 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 726 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 727 } else if (sdvox_reg == SDVOC) {
21d40d37 728 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
f899fc64 729 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 730 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 731 } else if (sdvox_reg == HDMIB) {
21d40d37 732 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
f899fc64 733 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
b01f2c3a 734 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
f8aed700 735 } else if (sdvox_reg == HDMIC) {
21d40d37 736 intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
f899fc64 737 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
b01f2c3a 738 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
f8aed700 739 } else if (sdvox_reg == HDMID) {
21d40d37 740 intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
f899fc64 741 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
b01f2c3a 742 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
7ceae0a5
ED
743 } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
744 DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
745 intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
746 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
747 intel_hdmi->ddi_port = PORT_B;
748 dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
749 } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
750 DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
751 intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
752 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
753 intel_hdmi->ddi_port = PORT_C;
754 dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
755 } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
756 DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
757 intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
758 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
759 intel_hdmi->ddi_port = PORT_D;
760 dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
6e4c1677
ED
761 } else {
762 /* If we got an unknown sdvox_reg, things are pretty much broken
763 * in a way that we should let the kernel know about it */
764 BUG();
f8aed700 765 }
7d57382e 766
ea5b213a 767 intel_hdmi->sdvox_reg = sdvox_reg;
7d57382e 768
64a8fc01 769 if (!HAS_PCH_SPLIT(dev)) {
a3da1df7 770 intel_hdmi->write_infoframe = g4x_write_infoframe;
687f4d06 771 intel_hdmi->set_infoframes = g4x_set_infoframes;
64a8fc01 772 I915_WRITE(VIDEO_DIP_CTL, 0);
90b107c8
SK
773 } else if (IS_VALLEYVIEW(dev)) {
774 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 775 intel_hdmi->set_infoframes = vlv_set_infoframes;
90b107c8
SK
776 for_each_pipe(i)
777 I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
8c5f5f7c
ED
778 } else if (IS_HASWELL(dev)) {
779 /* FIXME: Haswell has a new set of DIP frame registers, but we are
780 * just doing the minimal required for HDMI to work at this stage.
781 */
782 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 783 intel_hdmi->set_infoframes = hsw_set_infoframes;
8c5f5f7c
ED
784 for_each_pipe(i)
785 I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
fdf1250a
PZ
786 } else if (HAS_PCH_IBX(dev)) {
787 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 788 intel_hdmi->set_infoframes = ibx_set_infoframes;
fdf1250a
PZ
789 for_each_pipe(i)
790 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
791 } else {
792 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 793 intel_hdmi->set_infoframes = cpt_set_infoframes;
64a8fc01
JB
794 for_each_pipe(i)
795 I915_WRITE(TVIDEO_DIP_CTL(i), 0);
796 }
45187ace 797
72662e10
ED
798 if (IS_HASWELL(dev))
799 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
800 else
801 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
7d57382e 802
55b7d6e8
CW
803 intel_hdmi_add_properties(intel_hdmi, connector);
804
df0e9248 805 intel_connector_attach_encoder(intel_connector, intel_encoder);
7d57382e
EA
806 drm_sysfs_connector_add(connector);
807
808 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
809 * 0xd. Failure to do so will result in spurious interrupts being
810 * generated on the port when a cable is not attached.
811 */
812 if (IS_G4X(dev) && !IS_GM45(dev)) {
813 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
814 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
815 }
7d57382e 816}