]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/i915/intel_lvds.c
Merge tag 'mac80211-for-davem-2016-06-29-v2' of git://git.kernel.org/pub/scm/linux...
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / intel_lvds.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
c1c7af60 30#include <acpi/button.h>
565dcd46 31#include <linux/dmi.h>
79e53945 32#include <linux/i2c.h>
5a0e3ad6 33#include <linux/slab.h>
4eddaeec 34#include <linux/vga_switcheroo.h>
760285e7 35#include <drm/drmP.h>
c6f95f27 36#include <drm/drm_atomic_helper.h>
760285e7
DH
37#include <drm/drm_crtc.h>
38#include <drm/drm_edid.h>
79e53945 39#include "intel_drv.h"
760285e7 40#include <drm/i915_drm.h>
79e53945 41#include "i915_drv.h"
e99da35f 42#include <linux/acpi.h>
79e53945 43
3fbe18d6 44/* Private structure for the integrated LVDS support */
c7362c4d
JN
45struct intel_lvds_connector {
46 struct intel_connector base;
788319d4 47
db1740a0 48 struct notifier_block lid_notifier;
c7362c4d
JN
49};
50
29b99b48 51struct intel_lvds_encoder {
ea5b213a 52 struct intel_encoder base;
788319d4 53
13c7d870 54 bool is_dual_link;
f0f59a00 55 i915_reg_t reg;
1f835a77 56 u32 a3_power;
788319d4 57
62165e0d 58 struct intel_lvds_connector *attached_connector;
3fbe18d6
ZY
59};
60
29b99b48 61static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
ea5b213a 62{
29b99b48 63 return container_of(encoder, struct intel_lvds_encoder, base.base);
ea5b213a
CW
64}
65
c7362c4d 66static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
788319d4 67{
c7362c4d 68 return container_of(connector, struct intel_lvds_connector, base.base);
788319d4
CW
69}
70
b1dc332c
DV
71static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
72 enum pipe *pipe)
73{
74 struct drm_device *dev = encoder->base.dev;
75 struct drm_i915_private *dev_priv = dev->dev_private;
7dec0606 76 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
34a6c70f 77 enum intel_display_power_domain power_domain;
7dec0606 78 u32 tmp;
ecb24482 79 bool ret;
b1dc332c 80
34a6c70f 81 power_domain = intel_display_port_power_domain(encoder);
ecb24482 82 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
34a6c70f
PZ
83 return false;
84
ecb24482
ID
85 ret = false;
86
7dec0606 87 tmp = I915_READ(lvds_encoder->reg);
b1dc332c
DV
88
89 if (!(tmp & LVDS_PORT_EN))
ecb24482 90 goto out;
b1dc332c
DV
91
92 if (HAS_PCH_CPT(dev))
93 *pipe = PORT_TO_PIPE_CPT(tmp);
94 else
95 *pipe = PORT_TO_PIPE(tmp);
96
ecb24482
ID
97 ret = true;
98
99out:
100 intel_display_power_put(dev_priv, power_domain);
101
102 return ret;
b1dc332c
DV
103}
104
045ac3b5 105static void intel_lvds_get_config(struct intel_encoder *encoder,
5cec258b 106 struct intel_crtc_state *pipe_config)
045ac3b5
JB
107{
108 struct drm_device *dev = encoder->base.dev;
109 struct drm_i915_private *dev_priv = dev->dev_private;
d0669d00
VS
110 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
111 u32 tmp, flags = 0;
045ac3b5 112
d0669d00 113 tmp = I915_READ(lvds_encoder->reg);
045ac3b5
JB
114 if (tmp & LVDS_HSYNC_POLARITY)
115 flags |= DRM_MODE_FLAG_NHSYNC;
116 else
117 flags |= DRM_MODE_FLAG_PHSYNC;
118 if (tmp & LVDS_VSYNC_POLARITY)
119 flags |= DRM_MODE_FLAG_NVSYNC;
120 else
121 flags |= DRM_MODE_FLAG_PVSYNC;
122
2d112de7 123 pipe_config->base.adjusted_mode.flags |= flags;
06922821 124
8bea61f0
JN
125 if (INTEL_INFO(dev)->gen < 5)
126 pipe_config->gmch_pfit.lvds_border_bits =
127 tmp & LVDS_BORDER_ENABLE;
128
6b89cdde
DV
129 /* gen2/3 store dither state in pfit control, needs to match */
130 if (INTEL_INFO(dev)->gen < 4) {
131 tmp = I915_READ(PFIT_CONTROL);
132
133 pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
134 }
135
e3b247da 136 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
137}
138
f6736a1a 139static void intel_pre_enable_lvds(struct intel_encoder *encoder)
fc683091
DV
140{
141 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
142 struct drm_device *dev = encoder->base.dev;
143 struct drm_i915_private *dev_priv = dev->dev_private;
55607e8a 144 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
124abe07 145 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
55607e8a 146 int pipe = crtc->pipe;
fc683091
DV
147 u32 temp;
148
55607e8a
DV
149 if (HAS_PCH_SPLIT(dev)) {
150 assert_fdi_rx_pll_disabled(dev_priv, pipe);
151 assert_shared_dpll_disabled(dev_priv,
8106ddbd 152 crtc->config->shared_dpll);
55607e8a
DV
153 } else {
154 assert_pll_disabled(dev_priv, pipe);
155 }
156
fc683091
DV
157 temp = I915_READ(lvds_encoder->reg);
158 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
62810e5a
DV
159
160 if (HAS_PCH_CPT(dev)) {
161 temp &= ~PORT_TRANS_SEL_MASK;
162 temp |= PORT_TRANS_SEL_CPT(pipe);
fc683091 163 } else {
62810e5a
DV
164 if (pipe == 1) {
165 temp |= LVDS_PIPEB_SELECT;
166 } else {
167 temp &= ~LVDS_PIPEB_SELECT;
168 }
fc683091 169 }
62810e5a 170
fc683091 171 /* set the corresponsding LVDS_BORDER bit */
2fa2fe9a 172 temp &= ~LVDS_BORDER_ENABLE;
6e3c9717 173 temp |= crtc->config->gmch_pfit.lvds_border_bits;
fc683091
DV
174 /* Set the B0-B3 data pairs corresponding to whether we're going to
175 * set the DPLLs for dual-channel mode or not.
176 */
177 if (lvds_encoder->is_dual_link)
178 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
179 else
180 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
181
182 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
183 * appropriately here, but we need to look more thoroughly into how
1f835a77
PZ
184 * panels behave in the two modes. For now, let's just maintain the
185 * value we got from the BIOS.
fc683091 186 */
1f835a77
PZ
187 temp &= ~LVDS_A3_POWER_MASK;
188 temp |= lvds_encoder->a3_power;
62810e5a
DV
189
190 /* Set the dithering flag on LVDS as needed, note that there is no
191 * special lvds dither control bit on pch-split platforms, dithering is
192 * only controlled through the PIPECONF reg. */
193 if (INTEL_INFO(dev)->gen == 4) {
d8b32247
DV
194 /* Bspec wording suggests that LVDS port dithering only exists
195 * for 18bpp panels. */
6e3c9717 196 if (crtc->config->dither && crtc->config->pipe_bpp == 18)
fc683091
DV
197 temp |= LVDS_ENABLE_DITHER;
198 else
199 temp &= ~LVDS_ENABLE_DITHER;
200 }
201 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4c6df4b4 202 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
fc683091 203 temp |= LVDS_HSYNC_POLARITY;
4c6df4b4 204 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
fc683091
DV
205 temp |= LVDS_VSYNC_POLARITY;
206
207 I915_WRITE(lvds_encoder->reg, temp);
208}
209
79e53945
JB
210/**
211 * Sets the power state for the panel.
212 */
c22834ec 213static void intel_enable_lvds(struct intel_encoder *encoder)
79e53945 214{
c22834ec 215 struct drm_device *dev = encoder->base.dev;
29b99b48 216 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
752aa88a
JB
217 struct intel_connector *intel_connector =
218 &lvds_encoder->attached_connector->base;
79e53945 219 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 220 i915_reg_t ctl_reg, stat_reg;
541998a1 221
c619eed4 222 if (HAS_PCH_SPLIT(dev)) {
541998a1 223 ctl_reg = PCH_PP_CONTROL;
de842eff 224 stat_reg = PCH_PP_STATUS;
541998a1
ZW
225 } else {
226 ctl_reg = PP_CONTROL;
de842eff 227 stat_reg = PP_STATUS;
541998a1 228 }
79e53945 229
7dec0606 230 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
e9e331a8 231
2a1292fd 232 I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
7dec0606 233 POSTING_READ(lvds_encoder->reg);
de842eff
KP
234 if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
235 DRM_ERROR("timed out waiting for panel to power on\n");
2a1292fd 236
752aa88a 237 intel_panel_enable_backlight(intel_connector);
2a1292fd
CW
238}
239
c22834ec 240static void intel_disable_lvds(struct intel_encoder *encoder)
2a1292fd 241{
c22834ec 242 struct drm_device *dev = encoder->base.dev;
29b99b48 243 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
2a1292fd 244 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 245 i915_reg_t ctl_reg, stat_reg;
2a1292fd
CW
246
247 if (HAS_PCH_SPLIT(dev)) {
248 ctl_reg = PCH_PP_CONTROL;
de842eff 249 stat_reg = PCH_PP_STATUS;
2a1292fd
CW
250 } else {
251 ctl_reg = PP_CONTROL;
de842eff 252 stat_reg = PP_STATUS;
2a1292fd
CW
253 }
254
2a1292fd 255 I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
de842eff
KP
256 if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
257 DRM_ERROR("timed out waiting for panel to power off\n");
2a1292fd 258
7dec0606
DV
259 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
260 POSTING_READ(lvds_encoder->reg);
79e53945
JB
261}
262
d26a5b6e
VS
263static void gmch_disable_lvds(struct intel_encoder *encoder)
264{
265 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
266 struct intel_connector *intel_connector =
267 &lvds_encoder->attached_connector->base;
268
269 intel_panel_disable_backlight(intel_connector);
270
271 intel_disable_lvds(encoder);
272}
273
274static void pch_disable_lvds(struct intel_encoder *encoder)
275{
276 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
277 struct intel_connector *intel_connector =
278 &lvds_encoder->attached_connector->base;
279
280 intel_panel_disable_backlight(intel_connector);
281}
282
283static void pch_post_disable_lvds(struct intel_encoder *encoder)
284{
285 intel_disable_lvds(encoder);
286}
287
c19de8eb
DL
288static enum drm_mode_status
289intel_lvds_mode_valid(struct drm_connector *connector,
290 struct drm_display_mode *mode)
79e53945 291{
dd06f90e
JN
292 struct intel_connector *intel_connector = to_intel_connector(connector);
293 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
7f7b58cc 294 int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
79e53945 295
788319d4
CW
296 if (mode->hdisplay > fixed_mode->hdisplay)
297 return MODE_PANEL;
298 if (mode->vdisplay > fixed_mode->vdisplay)
299 return MODE_PANEL;
7f7b58cc
MK
300 if (fixed_mode->clock > max_pixclk)
301 return MODE_CLOCK_HIGH;
79e53945
JB
302
303 return MODE_OK;
304}
305
7ae89233 306static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder,
5cec258b 307 struct intel_crtc_state *pipe_config)
79e53945 308{
7ae89233 309 struct drm_device *dev = intel_encoder->base.dev;
7ae89233
DV
310 struct intel_lvds_encoder *lvds_encoder =
311 to_lvds_encoder(&intel_encoder->base);
4d891523
JN
312 struct intel_connector *intel_connector =
313 &lvds_encoder->attached_connector->base;
2d112de7 314 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d21bd67b 315 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
4e53c2e0 316 unsigned int lvds_bpp;
79e53945
JB
317
318 /* Should never happen!! */
a6c45cf0 319 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
1ae8c0a5 320 DRM_ERROR("Can't support LVDS on pipe A\n");
79e53945
JB
321 return false;
322 }
323
1f835a77 324 if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
4e53c2e0
DV
325 lvds_bpp = 8*3;
326 else
327 lvds_bpp = 6*3;
328
e29c22c0 329 if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
4e53c2e0
DV
330 DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
331 pipe_config->pipe_bpp, lvds_bpp);
332 pipe_config->pipe_bpp = lvds_bpp;
333 }
d8b32247 334
79e53945 335 /*
71677043 336 * We have timings from the BIOS for the panel, put them in
79e53945
JB
337 * to the adjusted mode. The CRTC will be set up for this mode,
338 * with the panel scaling set up to source from the H/VDisplay
339 * of the original mode.
340 */
4d891523 341 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
dd06f90e 342 adjusted_mode);
1d8e1c75
CW
343
344 if (HAS_PCH_SPLIT(dev)) {
5bfe2ac0
DV
345 pipe_config->has_pch_encoder = true;
346
b074cec8
JB
347 intel_pch_panel_fitting(intel_crtc, pipe_config,
348 intel_connector->panel.fitting_mode);
2dd24552
JB
349 } else {
350 intel_gmch_panel_fitting(intel_crtc, pipe_config,
351 intel_connector->panel.fitting_mode);
79e53945 352
21d8a475 353 }
f9bef081 354
79e53945
JB
355 /*
356 * XXX: It would be nice to support lower refresh rates on the
357 * panels to reduce power consumption, and perhaps match the
358 * user's requested refresh rate.
359 */
360
361 return true;
362}
363
79e53945
JB
364/**
365 * Detect the LVDS connection.
366 *
b42d4c5c
JB
367 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
368 * connected and closed means disconnected. We also send hotplug events as
369 * needed, using lid status notification from the input layer.
79e53945 370 */
7b334fcb 371static enum drm_connector_status
930a9e28 372intel_lvds_detect(struct drm_connector *connector, bool force)
79e53945 373{
7b9c5abe 374 struct drm_device *dev = connector->dev;
6ee3b5a1 375 enum drm_connector_status status;
b42d4c5c 376
164c8598 377 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 378 connector->base.id, connector->name);
164c8598 379
fe16d949
CW
380 status = intel_panel_detect(dev);
381 if (status != connector_status_unknown)
382 return status;
01fe9dbd 383
6ee3b5a1 384 return connector_status_connected;
79e53945
JB
385}
386
387/**
388 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
389 */
390static int intel_lvds_get_modes(struct drm_connector *connector)
391{
62165e0d 392 struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
79e53945 393 struct drm_device *dev = connector->dev;
788319d4 394 struct drm_display_mode *mode;
79e53945 395
9cd300e0 396 /* use cached edid if we have one */
2aa4f099 397 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
9cd300e0 398 return drm_add_edid_modes(connector, lvds_connector->base.edid);
79e53945 399
dd06f90e 400 mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
311bd68e 401 if (mode == NULL)
788319d4 402 return 0;
79e53945 403
788319d4
CW
404 drm_mode_probed_add(connector, mode);
405 return 1;
79e53945
JB
406}
407
0544edfd
TB
408static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
409{
bc0daf48 410 DRM_INFO("Skipping forced modeset for %s\n", id->ident);
0544edfd
TB
411 return 1;
412}
413
414/* The GPU hangs up on these systems if modeset is performed on LID open */
415static const struct dmi_system_id intel_no_modeset_on_lid[] = {
416 {
417 .callback = intel_no_modeset_on_lid_dmi_callback,
418 .ident = "Toshiba Tecra A11",
419 .matches = {
420 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
421 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
422 },
423 },
424
425 { } /* terminating entry */
426};
427
c9354c85 428/*
b8efb17b
ZR
429 * Lid events. Note the use of 'modeset':
430 * - we set it to MODESET_ON_LID_OPEN on lid close,
431 * and set it to MODESET_DONE on open
c9354c85 432 * - we use it as a "only once" bit (ie we ignore
b8efb17b
ZR
433 * duplicate events where it was already properly set)
434 * - the suspend/resume paths will set it to
435 * MODESET_SUSPENDED and ignore the lid open event,
436 * because they restore the mode ("lid open").
c9354c85 437 */
c1c7af60
JB
438static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
439 void *unused)
440{
db1740a0
JN
441 struct intel_lvds_connector *lvds_connector =
442 container_of(nb, struct intel_lvds_connector, lid_notifier);
443 struct drm_connector *connector = &lvds_connector->base.base;
444 struct drm_device *dev = connector->dev;
445 struct drm_i915_private *dev_priv = dev->dev_private;
c1c7af60 446
2fb4e61d
AW
447 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
448 return NOTIFY_OK;
449
b8efb17b
ZR
450 mutex_lock(&dev_priv->modeset_restore_lock);
451 if (dev_priv->modeset_restore == MODESET_SUSPENDED)
452 goto exit;
a2565377
ZY
453 /*
454 * check and update the status of LVDS connector after receiving
455 * the LID nofication event.
456 */
db1740a0 457 connector->status = connector->funcs->detect(connector, false);
7b334fcb 458
0544edfd
TB
459 /* Don't force modeset on machines where it causes a GPU lockup */
460 if (dmi_check_system(intel_no_modeset_on_lid))
b8efb17b 461 goto exit;
c9354c85 462 if (!acpi_lid_open()) {
b8efb17b
ZR
463 /* do modeset on next lid open event */
464 dev_priv->modeset_restore = MODESET_ON_LID_OPEN;
465 goto exit;
06891e27 466 }
c1c7af60 467
b8efb17b
ZR
468 if (dev_priv->modeset_restore == MODESET_DONE)
469 goto exit;
c9354c85 470
5be19d91
DV
471 /*
472 * Some old platform's BIOS love to wreak havoc while the lid is closed.
473 * We try to detect this here and undo any damage. The split for PCH
474 * platforms is rather conservative and a bit arbitrary expect that on
475 * those platforms VGA disabling requires actual legacy VGA I/O access,
476 * and as part of the cleanup in the hw state restore we also redisable
477 * the vga plane.
478 */
42bf7b46 479 if (!HAS_PCH_SPLIT(dev))
043e9bda 480 intel_display_resume(dev);
06324194 481
b8efb17b
ZR
482 dev_priv->modeset_restore = MODESET_DONE;
483
484exit:
485 mutex_unlock(&dev_priv->modeset_restore_lock);
c1c7af60
JB
486 return NOTIFY_OK;
487}
488
79e53945
JB
489/**
490 * intel_lvds_destroy - unregister and free LVDS structures
491 * @connector: connector to free
492 *
493 * Unregister the DDC bus for this connector then free the driver private
494 * structure.
495 */
496static void intel_lvds_destroy(struct drm_connector *connector)
497{
db1740a0
JN
498 struct intel_lvds_connector *lvds_connector =
499 to_lvds_connector(connector);
79e53945 500
db1740a0
JN
501 if (lvds_connector->lid_notifier.notifier_call)
502 acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
79e53945 503
9cd300e0
JN
504 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
505 kfree(lvds_connector->base.edid);
506
1d508706 507 intel_panel_fini(&lvds_connector->base.panel);
aaa6fd2a 508
79e53945
JB
509 drm_connector_cleanup(connector);
510 kfree(connector);
511}
512
335041ed
JB
513static int intel_lvds_set_property(struct drm_connector *connector,
514 struct drm_property *property,
515 uint64_t value)
516{
4d891523 517 struct intel_connector *intel_connector = to_intel_connector(connector);
3fbe18d6 518 struct drm_device *dev = connector->dev;
3fbe18d6 519
788319d4 520 if (property == dev->mode_config.scaling_mode_property) {
62165e0d 521 struct drm_crtc *crtc;
bb8a3560 522
53bd8389
JB
523 if (value == DRM_MODE_SCALE_NONE) {
524 DRM_DEBUG_KMS("no scaling not supported\n");
788319d4 525 return -EINVAL;
3fbe18d6 526 }
788319d4 527
4d891523 528 if (intel_connector->panel.fitting_mode == value) {
3fbe18d6
ZY
529 /* the LVDS scaling property is not changed */
530 return 0;
531 }
4d891523 532 intel_connector->panel.fitting_mode = value;
62165e0d
JN
533
534 crtc = intel_attached_encoder(connector)->base.crtc;
83d65738 535 if (crtc && crtc->state->enable) {
3fbe18d6
ZY
536 /*
537 * If the CRTC is enabled, the display will be changed
538 * according to the new panel fitting mode.
539 */
c0c36b94 540 intel_crtc_restore_mode(crtc);
3fbe18d6
ZY
541 }
542 }
543
335041ed
JB
544 return 0;
545}
546
79e53945
JB
547static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
548 .get_modes = intel_lvds_get_modes,
549 .mode_valid = intel_lvds_mode_valid,
df0e9248 550 .best_encoder = intel_best_encoder,
79e53945
JB
551};
552
553static const struct drm_connector_funcs intel_lvds_connector_funcs = {
4d688a2a 554 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
555 .detect = intel_lvds_detect,
556 .fill_modes = drm_helper_probe_single_connector_modes,
335041ed 557 .set_property = intel_lvds_set_property,
2545e4a6 558 .atomic_get_property = intel_connector_atomic_get_property,
79e53945 559 .destroy = intel_lvds_destroy,
c6f95f27 560 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 561 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
79e53945
JB
562};
563
79e53945 564static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
ea5b213a 565 .destroy = intel_encoder_destroy,
79e53945
JB
566};
567
bbe1c274 568static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
425d244c 569{
bc0daf48 570 DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
425d244c
JW
571 return 1;
572}
79e53945 573
425d244c 574/* These systems claim to have LVDS, but really don't */
93c05f22 575static const struct dmi_system_id intel_no_lvds[] = {
425d244c
JW
576 {
577 .callback = intel_no_lvds_dmi_callback,
578 .ident = "Apple Mac Mini (Core series)",
579 .matches = {
98acd46f 580 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
425d244c
JW
581 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
582 },
583 },
584 {
585 .callback = intel_no_lvds_dmi_callback,
586 .ident = "Apple Mac Mini (Core 2 series)",
587 .matches = {
98acd46f 588 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
425d244c
JW
589 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
590 },
591 },
592 {
593 .callback = intel_no_lvds_dmi_callback,
594 .ident = "MSI IM-945GSE-A",
595 .matches = {
596 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
597 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
598 },
599 },
600 {
601 .callback = intel_no_lvds_dmi_callback,
602 .ident = "Dell Studio Hybrid",
603 .matches = {
604 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
605 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
606 },
607 },
70aa96ca
JW
608 {
609 .callback = intel_no_lvds_dmi_callback,
b066254f
PC
610 .ident = "Dell OptiPlex FX170",
611 .matches = {
612 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
613 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
614 },
615 },
616 {
617 .callback = intel_no_lvds_dmi_callback,
70aa96ca
JW
618 .ident = "AOpen Mini PC",
619 .matches = {
620 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
621 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
622 },
623 },
ed8c754b
TV
624 {
625 .callback = intel_no_lvds_dmi_callback,
626 .ident = "AOpen Mini PC MP915",
627 .matches = {
628 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
629 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
630 },
631 },
22ab70d3
KP
632 {
633 .callback = intel_no_lvds_dmi_callback,
634 .ident = "AOpen i915GMm-HFS",
635 .matches = {
636 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
637 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
638 },
639 },
e57b6886
DV
640 {
641 .callback = intel_no_lvds_dmi_callback,
642 .ident = "AOpen i45GMx-I",
643 .matches = {
644 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
645 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
646 },
647 },
fa0864b2
MC
648 {
649 .callback = intel_no_lvds_dmi_callback,
650 .ident = "Aopen i945GTt-VFA",
651 .matches = {
652 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
653 },
654 },
9875557e
SB
655 {
656 .callback = intel_no_lvds_dmi_callback,
657 .ident = "Clientron U800",
658 .matches = {
659 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
660 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
661 },
662 },
6a574b5b 663 {
44306ab3
JS
664 .callback = intel_no_lvds_dmi_callback,
665 .ident = "Clientron E830",
666 .matches = {
667 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
668 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
669 },
670 },
671 {
6a574b5b
HG
672 .callback = intel_no_lvds_dmi_callback,
673 .ident = "Asus EeeBox PC EB1007",
674 .matches = {
675 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
676 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
677 },
678 },
0999bbe0
AJ
679 {
680 .callback = intel_no_lvds_dmi_callback,
681 .ident = "Asus AT5NM10T-I",
682 .matches = {
683 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
684 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
685 },
686 },
33471119
JBG
687 {
688 .callback = intel_no_lvds_dmi_callback,
45a211d7 689 .ident = "Hewlett-Packard HP t5740",
33471119
JBG
690 .matches = {
691 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
45a211d7 692 DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
33471119
JBG
693 },
694 },
f5b8a7ed
MG
695 {
696 .callback = intel_no_lvds_dmi_callback,
697 .ident = "Hewlett-Packard t5745",
698 .matches = {
699 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
62004978 700 DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
f5b8a7ed
MG
701 },
702 },
703 {
704 .callback = intel_no_lvds_dmi_callback,
705 .ident = "Hewlett-Packard st5747",
706 .matches = {
707 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
62004978 708 DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
f5b8a7ed
MG
709 },
710 },
97effadb
AA
711 {
712 .callback = intel_no_lvds_dmi_callback,
713 .ident = "MSI Wind Box DC500",
714 .matches = {
715 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
716 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
717 },
718 },
a51d4ed0
CW
719 {
720 .callback = intel_no_lvds_dmi_callback,
721 .ident = "Gigabyte GA-D525TUD",
722 .matches = {
723 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
724 DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
725 },
726 },
c31407a3
CW
727 {
728 .callback = intel_no_lvds_dmi_callback,
729 .ident = "Supermicro X7SPA-H",
730 .matches = {
731 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
732 DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
733 },
734 },
9e9dd0e8
CL
735 {
736 .callback = intel_no_lvds_dmi_callback,
737 .ident = "Fujitsu Esprimo Q900",
738 .matches = {
739 DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
740 DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
741 },
742 },
645378d8
RP
743 {
744 .callback = intel_no_lvds_dmi_callback,
745 .ident = "Intel D410PT",
746 .matches = {
747 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
748 DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
749 },
750 },
751 {
752 .callback = intel_no_lvds_dmi_callback,
753 .ident = "Intel D425KT",
754 .matches = {
755 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
756 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
757 },
758 },
e5614f0c
CW
759 {
760 .callback = intel_no_lvds_dmi_callback,
761 .ident = "Intel D510MO",
762 .matches = {
763 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
764 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
765 },
766 },
dcf6d294
JN
767 {
768 .callback = intel_no_lvds_dmi_callback,
769 .ident = "Intel D525MW",
770 .matches = {
771 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
772 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
773 },
774 },
425d244c
JW
775
776 { } /* terminating entry */
777};
79e53945 778
1974cad0
DV
779static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
780{
781 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
782 return 1;
783}
784
785static const struct dmi_system_id intel_dual_link_lvds[] = {
786 {
787 .callback = intel_dual_link_lvds_callback,
3916e3fd
LW
788 .ident = "Apple MacBook Pro 15\" (2010)",
789 .matches = {
790 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
791 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
792 },
793 },
794 {
795 .callback = intel_dual_link_lvds_callback,
796 .ident = "Apple MacBook Pro 15\" (2011)",
1974cad0
DV
797 .matches = {
798 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
799 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
800 },
801 },
3916e3fd
LW
802 {
803 .callback = intel_dual_link_lvds_callback,
804 .ident = "Apple MacBook Pro 15\" (2012)",
805 .matches = {
806 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
807 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
808 },
809 },
1974cad0
DV
810 { } /* terminating entry */
811};
812
813bool intel_is_dual_link_lvds(struct drm_device *dev)
13c7d870
DV
814{
815 struct intel_encoder *encoder;
816 struct intel_lvds_encoder *lvds_encoder;
817
b2784e15 818 for_each_intel_encoder(dev, encoder) {
13c7d870
DV
819 if (encoder->type == INTEL_OUTPUT_LVDS) {
820 lvds_encoder = to_lvds_encoder(&encoder->base);
821
822 return lvds_encoder->is_dual_link;
823 }
824 }
825
826 return false;
827}
828
7dec0606 829static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
1974cad0 830{
7dec0606 831 struct drm_device *dev = lvds_encoder->base.base.dev;
1974cad0
DV
832 unsigned int val;
833 struct drm_i915_private *dev_priv = dev->dev_private;
1974cad0
DV
834
835 /* use the module option value if specified */
d330a953
JN
836 if (i915.lvds_channel_mode > 0)
837 return i915.lvds_channel_mode == 2;
1974cad0 838
6f317cfe
LW
839 /* single channel LVDS is limited to 112 MHz */
840 if (lvds_encoder->attached_connector->base.panel.fixed_mode->clock
841 > 112999)
842 return true;
843
1974cad0
DV
844 if (dmi_check_system(intel_dual_link_lvds))
845 return true;
846
13c7d870
DV
847 /* BIOS should set the proper LVDS register value at boot, but
848 * in reality, it doesn't set the value when the lid is closed;
849 * we need to check "the value to be set" in VBT when LVDS
850 * register is uninitialized.
851 */
7dec0606 852 val = I915_READ(lvds_encoder->reg);
13c7d870 853 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
41aa3448 854 val = dev_priv->vbt.bios_lvds_val;
13c7d870 855
1974cad0
DV
856 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
857}
858
f3cfcba6
CW
859static bool intel_lvds_supported(struct drm_device *dev)
860{
861 /* With the introduction of the PCH we gained a dedicated
862 * LVDS presence pin, use it. */
311e359c 863 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
f3cfcba6
CW
864 return true;
865
866 /* Otherwise LVDS was only attached to mobile products,
867 * except for the inglorious 830gm */
311e359c
PZ
868 if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev))
869 return true;
870
871 return false;
f3cfcba6
CW
872}
873
79e53945
JB
874/**
875 * intel_lvds_init - setup LVDS connectors on this device
876 * @dev: drm device
877 *
878 * Create the connector, register the LVDS DDC bus, and try to figure out what
879 * modes we can display on the LVDS panel (if present).
880 */
c9093354 881void intel_lvds_init(struct drm_device *dev)
79e53945
JB
882{
883 struct drm_i915_private *dev_priv = dev->dev_private;
29b99b48 884 struct intel_lvds_encoder *lvds_encoder;
21d40d37 885 struct intel_encoder *intel_encoder;
c7362c4d 886 struct intel_lvds_connector *lvds_connector;
bb8a3560 887 struct intel_connector *intel_connector;
79e53945
JB
888 struct drm_connector *connector;
889 struct drm_encoder *encoder;
890 struct drm_display_mode *scan; /* *modes, *bios_mode; */
dd06f90e 891 struct drm_display_mode *fixed_mode = NULL;
4b6ed685 892 struct drm_display_mode *downclock_mode = NULL;
9cd300e0 893 struct edid *edid;
79e53945 894 struct drm_crtc *crtc;
f0f59a00 895 i915_reg_t lvds_reg;
79e53945 896 u32 lvds;
270eea0f
CW
897 int pipe;
898 u8 pin;
79e53945 899
b0616c53
DV
900 /*
901 * Unlock registers and just leave them unlocked. Do this before
902 * checking quirk lists to avoid bogus WARNINGs.
903 */
904 if (HAS_PCH_SPLIT(dev)) {
905 I915_WRITE(PCH_PP_CONTROL,
906 I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
c5796b71 907 } else if (INTEL_INFO(dev_priv)->gen < 5) {
b0616c53
DV
908 I915_WRITE(PP_CONTROL,
909 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
910 }
f3cfcba6 911 if (!intel_lvds_supported(dev))
c9093354 912 return;
f3cfcba6 913
425d244c
JW
914 /* Skip init on machines we know falsely report LVDS */
915 if (dmi_check_system(intel_no_lvds))
c9093354 916 return;
565dcd46 917
d0669d00
VS
918 if (HAS_PCH_SPLIT(dev))
919 lvds_reg = PCH_LVDS;
920 else
921 lvds_reg = LVDS;
922
923 lvds = I915_READ(lvds_reg);
924
c619eed4 925 if (HAS_PCH_SPLIT(dev)) {
d0669d00 926 if ((lvds & LVDS_DETECTED) == 0)
c9093354 927 return;
6aa23e65 928 if (dev_priv->vbt.edp.support) {
28c97730 929 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
c9093354 930 return;
32f9d658 931 }
541998a1
ZW
932 }
933
eebaed64 934 pin = GMBUS_PIN_PANEL;
5a69d13d 935 if (!intel_bios_is_lvds_present(dev_priv, &pin)) {
d0669d00 936 if ((lvds & LVDS_PORT_EN) == 0) {
eebaed64
CW
937 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
938 return;
939 }
940 DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n");
941 }
942
96d12cbd
ID
943 /* Set the Panel Power On/Off timings if uninitialized. */
944 if (INTEL_INFO(dev_priv)->gen < 5 &&
945 I915_READ(PP_ON_DELAYS) == 0 && I915_READ(PP_OFF_DELAYS) == 0) {
946 /* Set T2 to 40ms and T5 to 200ms */
947 I915_WRITE(PP_ON_DELAYS, 0x019007d0);
948
949 /* Set T3 to 35ms and Tx to 200ms */
950 I915_WRITE(PP_OFF_DELAYS, 0x015e07d0);
951
952 DRM_DEBUG_KMS("Panel power timings uninitialized, setting defaults\n");
953 }
954
b14c5679 955 lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
29b99b48 956 if (!lvds_encoder)
c9093354 957 return;
79e53945 958
b14c5679 959 lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL);
c7362c4d 960 if (!lvds_connector) {
29b99b48 961 kfree(lvds_encoder);
c9093354 962 return;
bb8a3560
ZW
963 }
964
9bdbd0b9
ACO
965 if (intel_connector_init(&lvds_connector->base) < 0) {
966 kfree(lvds_connector);
967 kfree(lvds_encoder);
968 return;
969 }
970
62165e0d
JN
971 lvds_encoder->attached_connector = lvds_connector;
972
29b99b48 973 intel_encoder = &lvds_encoder->base;
4ef69c7a 974 encoder = &intel_encoder->base;
c7362c4d 975 intel_connector = &lvds_connector->base;
ea5b213a 976 connector = &intel_connector->base;
bb8a3560 977 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
79e53945
JB
978 DRM_MODE_CONNECTOR_LVDS);
979
4ef69c7a 980 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
13a3d91f 981 DRM_MODE_ENCODER_LVDS, NULL);
79e53945 982
c22834ec 983 intel_encoder->enable = intel_enable_lvds;
f6736a1a 984 intel_encoder->pre_enable = intel_pre_enable_lvds;
7ae89233 985 intel_encoder->compute_config = intel_lvds_compute_config;
d26a5b6e
VS
986 if (HAS_PCH_SPLIT(dev_priv)) {
987 intel_encoder->disable = pch_disable_lvds;
988 intel_encoder->post_disable = pch_post_disable_lvds;
989 } else {
990 intel_encoder->disable = gmch_disable_lvds;
991 }
b1dc332c 992 intel_encoder->get_hw_state = intel_lvds_get_hw_state;
045ac3b5 993 intel_encoder->get_config = intel_lvds_get_config;
b1dc332c 994 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 995 intel_connector->unregister = intel_connector_unregister;
c22834ec 996
df0e9248 997 intel_connector_attach_encoder(intel_connector, intel_encoder);
21d40d37 998 intel_encoder->type = INTEL_OUTPUT_LVDS;
79e53945 999
bc079e8b 1000 intel_encoder->cloneable = 0;
27f8227b
JB
1001 if (HAS_PCH_SPLIT(dev))
1002 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
0b9f43a0
DV
1003 else if (IS_GEN4(dev))
1004 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
27f8227b
JB
1005 else
1006 intel_encoder->crtc_mask = (1 << 1);
1007
79e53945
JB
1008 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
1009 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1010 connector->interlace_allowed = false;
1011 connector->doublescan_allowed = false;
1012
d0669d00 1013 lvds_encoder->reg = lvds_reg;
7dec0606 1014
3fbe18d6
ZY
1015 /* create the scaling mode property */
1016 drm_mode_create_scaling_mode_property(dev);
662595df 1017 drm_object_attach_property(&connector->base,
3fbe18d6 1018 dev->mode_config.scaling_mode_property,
dd1ea37d 1019 DRM_MODE_SCALE_ASPECT);
4d891523 1020 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
79e53945
JB
1021 /*
1022 * LVDS discovery:
1023 * 1) check for EDID on DDC
1024 * 2) check for VBT data
1025 * 3) check to see if LVDS is already on
1026 * if none of the above, no panel
1027 * 4) make sure lid is open
1028 * if closed, act like it's not there for now
1029 */
1030
79e53945
JB
1031 /*
1032 * Attempt to get the fixed panel mode from DDC. Assume that the
1033 * preferred mode is the right one.
1034 */
4da98541 1035 mutex_lock(&dev->mode_config.mutex);
4eddaeec
LW
1036 if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
1037 edid = drm_get_edid_switcheroo(connector,
1038 intel_gmbus_get_adapter(dev_priv, pin));
1039 else
1040 edid = drm_get_edid(connector,
1041 intel_gmbus_get_adapter(dev_priv, pin));
9cd300e0
JN
1042 if (edid) {
1043 if (drm_add_edid_modes(connector, edid)) {
3f8ff0e7 1044 drm_mode_connector_update_edid_property(connector,
9cd300e0 1045 edid);
3f8ff0e7 1046 } else {
9cd300e0
JN
1047 kfree(edid);
1048 edid = ERR_PTR(-EINVAL);
3f8ff0e7 1049 }
9cd300e0
JN
1050 } else {
1051 edid = ERR_PTR(-ENOENT);
3f8ff0e7 1052 }
9cd300e0
JN
1053 lvds_connector->base.edid = edid;
1054
1055 if (IS_ERR_OR_NULL(edid)) {
788319d4
CW
1056 /* Didn't get an EDID, so
1057 * Set wide sync ranges so we get all modes
1058 * handed to valid_mode for checking
1059 */
1060 connector->display_info.min_vfreq = 0;
1061 connector->display_info.max_vfreq = 200;
1062 connector->display_info.min_hfreq = 0;
1063 connector->display_info.max_hfreq = 200;
1064 }
79e53945
JB
1065
1066 list_for_each_entry(scan, &connector->probed_modes, head) {
79e53945 1067 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
6a9d51b7
CW
1068 DRM_DEBUG_KMS("using preferred mode from EDID: ");
1069 drm_mode_debug_printmodeline(scan);
1070
dd06f90e 1071 fixed_mode = drm_mode_duplicate(dev, scan);
c329a4ec 1072 if (fixed_mode)
6a9d51b7 1073 goto out;
79e53945 1074 }
79e53945
JB
1075 }
1076
1077 /* Failed to get EDID, what about VBT? */
41aa3448 1078 if (dev_priv->vbt.lfp_lvds_vbt_mode) {
6a9d51b7 1079 DRM_DEBUG_KMS("using mode from VBT: ");
41aa3448 1080 drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode);
6a9d51b7 1081
41aa3448 1082 fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
dd06f90e
JN
1083 if (fixed_mode) {
1084 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
e285f3cd
JB
1085 goto out;
1086 }
79e53945
JB
1087 }
1088
1089 /*
1090 * If we didn't get EDID, try checking if the panel is already turned
1091 * on. If so, assume that whatever is currently programmed is the
1092 * correct mode.
1093 */
541998a1 1094
f2b115e6 1095 /* Ironlake: FIXME if still fail, not try pipe mode now */
c619eed4 1096 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
1097 goto failed;
1098
79e53945 1099 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
f875c15a 1100 crtc = intel_get_crtc_for_pipe(dev, pipe);
79e53945
JB
1101
1102 if (crtc && (lvds & LVDS_PORT_EN)) {
dd06f90e
JN
1103 fixed_mode = intel_crtc_mode_get(dev, crtc);
1104 if (fixed_mode) {
6a9d51b7
CW
1105 DRM_DEBUG_KMS("using current (BIOS) mode: ");
1106 drm_mode_debug_printmodeline(fixed_mode);
dd06f90e 1107 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
565dcd46 1108 goto out;
79e53945
JB
1109 }
1110 }
1111
1112 /* If we still don't have a mode after all that, give up. */
dd06f90e 1113 if (!fixed_mode)
79e53945
JB
1114 goto failed;
1115
79e53945 1116out:
4da98541
DV
1117 mutex_unlock(&dev->mode_config.mutex);
1118
6f317cfe
LW
1119 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
1120
7dec0606 1121 lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
13c7d870
DV
1122 DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
1123 lvds_encoder->is_dual_link ? "dual" : "single");
1124
af9b9c19 1125 lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1f835a77 1126
db1740a0
JN
1127 lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
1128 if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
28c97730 1129 DRM_DEBUG_KMS("lid notifier registration failed\n");
db1740a0 1130 lvds_connector->lid_notifier.notifier_call = NULL;
c1c7af60 1131 }
34ea3d38 1132 drm_connector_register(connector);
aaa6fd2a 1133
6517d273 1134 intel_panel_setup_backlight(connector, INVALID_PIPE);
aaa6fd2a 1135
c9093354 1136 return;
79e53945
JB
1137
1138failed:
4da98541
DV
1139 mutex_unlock(&dev->mode_config.mutex);
1140
8a4c47f3 1141 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
79e53945 1142 drm_connector_cleanup(connector);
1991bdfa 1143 drm_encoder_cleanup(encoder);
29b99b48 1144 kfree(lvds_encoder);
c7362c4d 1145 kfree(lvds_connector);
c9093354 1146 return;
79e53945 1147}