]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_lvds.c
drm/i915: Pass crtc_state and connector_state to encoder functions
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_lvds.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
c1c7af60 30#include <acpi/button.h>
565dcd46 31#include <linux/dmi.h>
79e53945 32#include <linux/i2c.h>
5a0e3ad6 33#include <linux/slab.h>
4eddaeec 34#include <linux/vga_switcheroo.h>
760285e7 35#include <drm/drmP.h>
c6f95f27 36#include <drm/drm_atomic_helper.h>
760285e7
DH
37#include <drm/drm_crtc.h>
38#include <drm/drm_edid.h>
79e53945 39#include "intel_drv.h"
760285e7 40#include <drm/i915_drm.h>
79e53945 41#include "i915_drv.h"
e99da35f 42#include <linux/acpi.h>
79e53945 43
3fbe18d6 44/* Private structure for the integrated LVDS support */
c7362c4d
JN
45struct intel_lvds_connector {
46 struct intel_connector base;
788319d4 47
db1740a0 48 struct notifier_block lid_notifier;
c7362c4d
JN
49};
50
ed6143b8
ID
51struct intel_lvds_pps {
52 /* 100us units */
53 int t1_t2;
54 int t3;
55 int t4;
56 int t5;
57 int tx;
58
59 int divider;
60
61 int port;
62 bool powerdown_on_reset;
63};
64
29b99b48 65struct intel_lvds_encoder {
ea5b213a 66 struct intel_encoder base;
788319d4 67
13c7d870 68 bool is_dual_link;
f0f59a00 69 i915_reg_t reg;
1f835a77 70 u32 a3_power;
788319d4 71
ed6143b8
ID
72 struct intel_lvds_pps init_pps;
73 u32 init_lvds_val;
74
62165e0d 75 struct intel_lvds_connector *attached_connector;
3fbe18d6
ZY
76};
77
29b99b48 78static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
ea5b213a 79{
29b99b48 80 return container_of(encoder, struct intel_lvds_encoder, base.base);
ea5b213a
CW
81}
82
c7362c4d 83static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
788319d4 84{
c7362c4d 85 return container_of(connector, struct intel_lvds_connector, base.base);
788319d4
CW
86}
87
b1dc332c
DV
88static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
89 enum pipe *pipe)
90{
91 struct drm_device *dev = encoder->base.dev;
fac5e23e 92 struct drm_i915_private *dev_priv = to_i915(dev);
7dec0606 93 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
34a6c70f 94 enum intel_display_power_domain power_domain;
7dec0606 95 u32 tmp;
ecb24482 96 bool ret;
b1dc332c 97
34a6c70f 98 power_domain = intel_display_port_power_domain(encoder);
ecb24482 99 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
34a6c70f
PZ
100 return false;
101
ecb24482
ID
102 ret = false;
103
7dec0606 104 tmp = I915_READ(lvds_encoder->reg);
b1dc332c
DV
105
106 if (!(tmp & LVDS_PORT_EN))
ecb24482 107 goto out;
b1dc332c
DV
108
109 if (HAS_PCH_CPT(dev))
110 *pipe = PORT_TO_PIPE_CPT(tmp);
111 else
112 *pipe = PORT_TO_PIPE(tmp);
113
ecb24482
ID
114 ret = true;
115
116out:
117 intel_display_power_put(dev_priv, power_domain);
118
119 return ret;
b1dc332c
DV
120}
121
045ac3b5 122static void intel_lvds_get_config(struct intel_encoder *encoder,
5cec258b 123 struct intel_crtc_state *pipe_config)
045ac3b5
JB
124{
125 struct drm_device *dev = encoder->base.dev;
fac5e23e 126 struct drm_i915_private *dev_priv = to_i915(dev);
d0669d00
VS
127 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
128 u32 tmp, flags = 0;
045ac3b5 129
d0669d00 130 tmp = I915_READ(lvds_encoder->reg);
045ac3b5
JB
131 if (tmp & LVDS_HSYNC_POLARITY)
132 flags |= DRM_MODE_FLAG_NHSYNC;
133 else
134 flags |= DRM_MODE_FLAG_PHSYNC;
135 if (tmp & LVDS_VSYNC_POLARITY)
136 flags |= DRM_MODE_FLAG_NVSYNC;
137 else
138 flags |= DRM_MODE_FLAG_PVSYNC;
139
2d112de7 140 pipe_config->base.adjusted_mode.flags |= flags;
06922821 141
a0cbe6a3
JN
142 if (INTEL_INFO(dev)->gen < 5)
143 pipe_config->gmch_pfit.lvds_border_bits =
144 tmp & LVDS_BORDER_ENABLE;
145
6b89cdde
DV
146 /* gen2/3 store dither state in pfit control, needs to match */
147 if (INTEL_INFO(dev)->gen < 4) {
148 tmp = I915_READ(PFIT_CONTROL);
149
150 pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
151 }
152
e3b247da 153 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
154}
155
ed6143b8
ID
156static void intel_lvds_pps_get_hw_state(struct drm_i915_private *dev_priv,
157 struct intel_lvds_pps *pps)
158{
159 u32 val;
160
161 pps->powerdown_on_reset = I915_READ(PP_CONTROL(0)) & PANEL_POWER_RESET;
162
163 val = I915_READ(PP_ON_DELAYS(0));
164 pps->port = (val & PANEL_PORT_SELECT_MASK) >>
165 PANEL_PORT_SELECT_SHIFT;
166 pps->t1_t2 = (val & PANEL_POWER_UP_DELAY_MASK) >>
167 PANEL_POWER_UP_DELAY_SHIFT;
168 pps->t5 = (val & PANEL_LIGHT_ON_DELAY_MASK) >>
169 PANEL_LIGHT_ON_DELAY_SHIFT;
170
171 val = I915_READ(PP_OFF_DELAYS(0));
172 pps->t3 = (val & PANEL_POWER_DOWN_DELAY_MASK) >>
173 PANEL_POWER_DOWN_DELAY_SHIFT;
174 pps->tx = (val & PANEL_LIGHT_OFF_DELAY_MASK) >>
175 PANEL_LIGHT_OFF_DELAY_SHIFT;
176
177 val = I915_READ(PP_DIVISOR(0));
178 pps->divider = (val & PP_REFERENCE_DIVIDER_MASK) >>
179 PP_REFERENCE_DIVIDER_SHIFT;
180 val = (val & PANEL_POWER_CYCLE_DELAY_MASK) >>
181 PANEL_POWER_CYCLE_DELAY_SHIFT;
182 /*
183 * Remove the BSpec specified +1 (100ms) offset that accounts for a
184 * too short power-cycle delay due to the asynchronous programming of
185 * the register.
186 */
187 if (val)
188 val--;
189 /* Convert from 100ms to 100us units */
190 pps->t4 = val * 1000;
191
192 if (INTEL_INFO(dev_priv)->gen <= 4 &&
193 pps->t1_t2 == 0 && pps->t5 == 0 && pps->t3 == 0 && pps->tx == 0) {
194 DRM_DEBUG_KMS("Panel power timings uninitialized, "
195 "setting defaults\n");
196 /* Set T2 to 40ms and T5 to 200ms in 100 usec units */
197 pps->t1_t2 = 40 * 10;
198 pps->t5 = 200 * 10;
199 /* Set T3 to 35ms and Tx to 200ms in 100 usec units */
200 pps->t3 = 35 * 10;
201 pps->tx = 200 * 10;
202 }
203
204 DRM_DEBUG_DRIVER("LVDS PPS:t1+t2 %d t3 %d t4 %d t5 %d tx %d "
205 "divider %d port %d powerdown_on_reset %d\n",
206 pps->t1_t2, pps->t3, pps->t4, pps->t5, pps->tx,
207 pps->divider, pps->port, pps->powerdown_on_reset);
208}
209
210static void intel_lvds_pps_init_hw(struct drm_i915_private *dev_priv,
211 struct intel_lvds_pps *pps)
212{
213 u32 val;
214
215 val = I915_READ(PP_CONTROL(0));
216 WARN_ON((val & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS);
217 if (pps->powerdown_on_reset)
218 val |= PANEL_POWER_RESET;
219 I915_WRITE(PP_CONTROL(0), val);
220
221 I915_WRITE(PP_ON_DELAYS(0), (pps->port << PANEL_PORT_SELECT_SHIFT) |
222 (pps->t1_t2 << PANEL_POWER_UP_DELAY_SHIFT) |
223 (pps->t5 << PANEL_LIGHT_ON_DELAY_SHIFT));
224 I915_WRITE(PP_OFF_DELAYS(0), (pps->t3 << PANEL_POWER_DOWN_DELAY_SHIFT) |
225 (pps->tx << PANEL_LIGHT_OFF_DELAY_SHIFT));
226
227 val = pps->divider << PP_REFERENCE_DIVIDER_SHIFT;
228 val |= (DIV_ROUND_UP(pps->t4, 1000) + 1) <<
229 PANEL_POWER_CYCLE_DELAY_SHIFT;
230 I915_WRITE(PP_DIVISOR(0), val);
231}
232
fd6bbda9
ML
233static void intel_pre_enable_lvds(struct intel_encoder *encoder,
234 struct intel_crtc_state *pipe_config,
235 struct drm_connector_state *conn_state)
fc683091
DV
236{
237 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
238 struct drm_device *dev = encoder->base.dev;
fac5e23e 239 struct drm_i915_private *dev_priv = to_i915(dev);
55607e8a 240 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
124abe07 241 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
55607e8a 242 int pipe = crtc->pipe;
fc683091
DV
243 u32 temp;
244
55607e8a
DV
245 if (HAS_PCH_SPLIT(dev)) {
246 assert_fdi_rx_pll_disabled(dev_priv, pipe);
247 assert_shared_dpll_disabled(dev_priv,
8106ddbd 248 crtc->config->shared_dpll);
55607e8a
DV
249 } else {
250 assert_pll_disabled(dev_priv, pipe);
251 }
252
ed6143b8
ID
253 intel_lvds_pps_init_hw(dev_priv, &lvds_encoder->init_pps);
254
255 temp = lvds_encoder->init_lvds_val;
fc683091 256 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
62810e5a
DV
257
258 if (HAS_PCH_CPT(dev)) {
259 temp &= ~PORT_TRANS_SEL_MASK;
260 temp |= PORT_TRANS_SEL_CPT(pipe);
fc683091 261 } else {
62810e5a
DV
262 if (pipe == 1) {
263 temp |= LVDS_PIPEB_SELECT;
264 } else {
265 temp &= ~LVDS_PIPEB_SELECT;
266 }
fc683091 267 }
62810e5a 268
fc683091 269 /* set the corresponsding LVDS_BORDER bit */
2fa2fe9a 270 temp &= ~LVDS_BORDER_ENABLE;
6e3c9717 271 temp |= crtc->config->gmch_pfit.lvds_border_bits;
fc683091
DV
272 /* Set the B0-B3 data pairs corresponding to whether we're going to
273 * set the DPLLs for dual-channel mode or not.
274 */
275 if (lvds_encoder->is_dual_link)
276 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
277 else
278 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
279
280 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
281 * appropriately here, but we need to look more thoroughly into how
1f835a77
PZ
282 * panels behave in the two modes. For now, let's just maintain the
283 * value we got from the BIOS.
fc683091 284 */
f1fda745
CW
285 temp &= ~LVDS_A3_POWER_MASK;
286 temp |= lvds_encoder->a3_power;
62810e5a
DV
287
288 /* Set the dithering flag on LVDS as needed, note that there is no
289 * special lvds dither control bit on pch-split platforms, dithering is
290 * only controlled through the PIPECONF reg. */
7e22dbbb 291 if (IS_GEN4(dev_priv)) {
d8b32247
DV
292 /* Bspec wording suggests that LVDS port dithering only exists
293 * for 18bpp panels. */
6e3c9717 294 if (crtc->config->dither && crtc->config->pipe_bpp == 18)
fc683091
DV
295 temp |= LVDS_ENABLE_DITHER;
296 else
297 temp &= ~LVDS_ENABLE_DITHER;
298 }
299 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4c6df4b4 300 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
fc683091 301 temp |= LVDS_HSYNC_POLARITY;
4c6df4b4 302 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
fc683091
DV
303 temp |= LVDS_VSYNC_POLARITY;
304
305 I915_WRITE(lvds_encoder->reg, temp);
306}
307
79e53945
JB
308/**
309 * Sets the power state for the panel.
310 */
fd6bbda9
ML
311static void intel_enable_lvds(struct intel_encoder *encoder,
312 struct intel_crtc_state *pipe_config,
313 struct drm_connector_state *conn_state)
79e53945 314{
c22834ec 315 struct drm_device *dev = encoder->base.dev;
29b99b48 316 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
752aa88a
JB
317 struct intel_connector *intel_connector =
318 &lvds_encoder->attached_connector->base;
fac5e23e 319 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 320
7dec0606 321 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
e9e331a8 322
5a162e22 323 I915_WRITE(PP_CONTROL(0), I915_READ(PP_CONTROL(0)) | PANEL_POWER_ON);
7dec0606 324 POSTING_READ(lvds_encoder->reg);
44cb734c 325 if (intel_wait_for_register(dev_priv, PP_STATUS(0), PP_ON, PP_ON, 1000))
de842eff 326 DRM_ERROR("timed out waiting for panel to power on\n");
2a1292fd 327
752aa88a 328 intel_panel_enable_backlight(intel_connector);
2a1292fd
CW
329}
330
fd6bbda9
ML
331static void intel_disable_lvds(struct intel_encoder *encoder,
332 struct intel_crtc_state *old_crtc_state,
333 struct drm_connector_state *old_conn_state)
2a1292fd 334{
c22834ec 335 struct drm_device *dev = encoder->base.dev;
29b99b48 336 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
fac5e23e 337 struct drm_i915_private *dev_priv = to_i915(dev);
2a1292fd 338
5a162e22 339 I915_WRITE(PP_CONTROL(0), I915_READ(PP_CONTROL(0)) & ~PANEL_POWER_ON);
44cb734c 340 if (intel_wait_for_register(dev_priv, PP_STATUS(0), PP_ON, 0, 1000))
de842eff 341 DRM_ERROR("timed out waiting for panel to power off\n");
2a1292fd 342
7dec0606
DV
343 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
344 POSTING_READ(lvds_encoder->reg);
79e53945
JB
345}
346
fd6bbda9
ML
347static void gmch_disable_lvds(struct intel_encoder *encoder,
348 struct intel_crtc_state *old_crtc_state,
349 struct drm_connector_state *old_conn_state)
350
d26a5b6e
VS
351{
352 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
353 struct intel_connector *intel_connector =
354 &lvds_encoder->attached_connector->base;
355
356 intel_panel_disable_backlight(intel_connector);
357
fd6bbda9 358 intel_disable_lvds(encoder, old_crtc_state, old_conn_state);
d26a5b6e
VS
359}
360
fd6bbda9
ML
361static void pch_disable_lvds(struct intel_encoder *encoder,
362 struct intel_crtc_state *old_crtc_state,
363 struct drm_connector_state *old_conn_state)
d26a5b6e
VS
364{
365 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
366 struct intel_connector *intel_connector =
367 &lvds_encoder->attached_connector->base;
368
369 intel_panel_disable_backlight(intel_connector);
370}
371
fd6bbda9
ML
372static void pch_post_disable_lvds(struct intel_encoder *encoder,
373 struct intel_crtc_state *old_crtc_state,
374 struct drm_connector_state *old_conn_state)
d26a5b6e 375{
fd6bbda9 376 intel_disable_lvds(encoder, old_crtc_state, old_conn_state);
d26a5b6e
VS
377}
378
c19de8eb
DL
379static enum drm_mode_status
380intel_lvds_mode_valid(struct drm_connector *connector,
381 struct drm_display_mode *mode)
79e53945 382{
dd06f90e
JN
383 struct intel_connector *intel_connector = to_intel_connector(connector);
384 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
7f7b58cc 385 int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
79e53945 386
788319d4
CW
387 if (mode->hdisplay > fixed_mode->hdisplay)
388 return MODE_PANEL;
389 if (mode->vdisplay > fixed_mode->vdisplay)
390 return MODE_PANEL;
7f7b58cc
MK
391 if (fixed_mode->clock > max_pixclk)
392 return MODE_CLOCK_HIGH;
79e53945
JB
393
394 return MODE_OK;
395}
396
7ae89233 397static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder,
5cec258b 398 struct intel_crtc_state *pipe_config)
79e53945 399{
7ae89233 400 struct drm_device *dev = intel_encoder->base.dev;
7ae89233
DV
401 struct intel_lvds_encoder *lvds_encoder =
402 to_lvds_encoder(&intel_encoder->base);
4d891523
JN
403 struct intel_connector *intel_connector =
404 &lvds_encoder->attached_connector->base;
2d112de7 405 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d21bd67b 406 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
4e53c2e0 407 unsigned int lvds_bpp;
79e53945
JB
408
409 /* Should never happen!! */
a6c45cf0 410 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
1ae8c0a5 411 DRM_ERROR("Can't support LVDS on pipe A\n");
79e53945
JB
412 return false;
413 }
414
1f835a77 415 if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
4e53c2e0
DV
416 lvds_bpp = 8*3;
417 else
418 lvds_bpp = 6*3;
419
e29c22c0 420 if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
4e53c2e0
DV
421 DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
422 pipe_config->pipe_bpp, lvds_bpp);
423 pipe_config->pipe_bpp = lvds_bpp;
424 }
d8b32247 425
79e53945 426 /*
71677043 427 * We have timings from the BIOS for the panel, put them in
79e53945
JB
428 * to the adjusted mode. The CRTC will be set up for this mode,
429 * with the panel scaling set up to source from the H/VDisplay
430 * of the original mode.
431 */
4d891523 432 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
dd06f90e 433 adjusted_mode);
1d8e1c75
CW
434
435 if (HAS_PCH_SPLIT(dev)) {
5bfe2ac0
DV
436 pipe_config->has_pch_encoder = true;
437
b074cec8
JB
438 intel_pch_panel_fitting(intel_crtc, pipe_config,
439 intel_connector->panel.fitting_mode);
2dd24552
JB
440 } else {
441 intel_gmch_panel_fitting(intel_crtc, pipe_config,
442 intel_connector->panel.fitting_mode);
79e53945 443
21d8a475 444 }
f9bef081 445
79e53945
JB
446 /*
447 * XXX: It would be nice to support lower refresh rates on the
448 * panels to reduce power consumption, and perhaps match the
449 * user's requested refresh rate.
450 */
451
452 return true;
453}
454
79e53945
JB
455/**
456 * Detect the LVDS connection.
457 *
b42d4c5c
JB
458 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
459 * connected and closed means disconnected. We also send hotplug events as
460 * needed, using lid status notification from the input layer.
79e53945 461 */
7b334fcb 462static enum drm_connector_status
930a9e28 463intel_lvds_detect(struct drm_connector *connector, bool force)
79e53945 464{
7b9c5abe 465 struct drm_device *dev = connector->dev;
6ee3b5a1 466 enum drm_connector_status status;
b42d4c5c 467
164c8598 468 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 469 connector->base.id, connector->name);
164c8598 470
fe16d949
CW
471 status = intel_panel_detect(dev);
472 if (status != connector_status_unknown)
473 return status;
01fe9dbd 474
6ee3b5a1 475 return connector_status_connected;
79e53945
JB
476}
477
478/**
479 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
480 */
481static int intel_lvds_get_modes(struct drm_connector *connector)
482{
62165e0d 483 struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
79e53945 484 struct drm_device *dev = connector->dev;
788319d4 485 struct drm_display_mode *mode;
79e53945 486
9cd300e0 487 /* use cached edid if we have one */
2aa4f099 488 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
9cd300e0 489 return drm_add_edid_modes(connector, lvds_connector->base.edid);
79e53945 490
dd06f90e 491 mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
311bd68e 492 if (mode == NULL)
788319d4 493 return 0;
79e53945 494
788319d4
CW
495 drm_mode_probed_add(connector, mode);
496 return 1;
79e53945
JB
497}
498
0544edfd
TB
499static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
500{
bc0daf48 501 DRM_INFO("Skipping forced modeset for %s\n", id->ident);
0544edfd
TB
502 return 1;
503}
504
505/* The GPU hangs up on these systems if modeset is performed on LID open */
506static const struct dmi_system_id intel_no_modeset_on_lid[] = {
507 {
508 .callback = intel_no_modeset_on_lid_dmi_callback,
509 .ident = "Toshiba Tecra A11",
510 .matches = {
511 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
512 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
513 },
514 },
515
516 { } /* terminating entry */
517};
518
c9354c85 519/*
b8efb17b
ZR
520 * Lid events. Note the use of 'modeset':
521 * - we set it to MODESET_ON_LID_OPEN on lid close,
522 * and set it to MODESET_DONE on open
c9354c85 523 * - we use it as a "only once" bit (ie we ignore
b8efb17b
ZR
524 * duplicate events where it was already properly set)
525 * - the suspend/resume paths will set it to
526 * MODESET_SUSPENDED and ignore the lid open event,
527 * because they restore the mode ("lid open").
c9354c85 528 */
c1c7af60
JB
529static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
530 void *unused)
531{
db1740a0
JN
532 struct intel_lvds_connector *lvds_connector =
533 container_of(nb, struct intel_lvds_connector, lid_notifier);
534 struct drm_connector *connector = &lvds_connector->base.base;
535 struct drm_device *dev = connector->dev;
fac5e23e 536 struct drm_i915_private *dev_priv = to_i915(dev);
c1c7af60 537
2fb4e61d
AW
538 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
539 return NOTIFY_OK;
540
b8efb17b
ZR
541 mutex_lock(&dev_priv->modeset_restore_lock);
542 if (dev_priv->modeset_restore == MODESET_SUSPENDED)
543 goto exit;
a2565377
ZY
544 /*
545 * check and update the status of LVDS connector after receiving
546 * the LID nofication event.
547 */
db1740a0 548 connector->status = connector->funcs->detect(connector, false);
7b334fcb 549
0544edfd
TB
550 /* Don't force modeset on machines where it causes a GPU lockup */
551 if (dmi_check_system(intel_no_modeset_on_lid))
b8efb17b 552 goto exit;
c9354c85 553 if (!acpi_lid_open()) {
b8efb17b
ZR
554 /* do modeset on next lid open event */
555 dev_priv->modeset_restore = MODESET_ON_LID_OPEN;
556 goto exit;
06891e27 557 }
c1c7af60 558
b8efb17b
ZR
559 if (dev_priv->modeset_restore == MODESET_DONE)
560 goto exit;
c9354c85 561
5be19d91
DV
562 /*
563 * Some old platform's BIOS love to wreak havoc while the lid is closed.
564 * We try to detect this here and undo any damage. The split for PCH
565 * platforms is rather conservative and a bit arbitrary expect that on
566 * those platforms VGA disabling requires actual legacy VGA I/O access,
567 * and as part of the cleanup in the hw state restore we also redisable
568 * the vga plane.
569 */
9f54d4bd 570 if (!HAS_PCH_SPLIT(dev))
043e9bda 571 intel_display_resume(dev);
06324194 572
b8efb17b
ZR
573 dev_priv->modeset_restore = MODESET_DONE;
574
575exit:
576 mutex_unlock(&dev_priv->modeset_restore_lock);
c1c7af60
JB
577 return NOTIFY_OK;
578}
579
79e53945
JB
580/**
581 * intel_lvds_destroy - unregister and free LVDS structures
582 * @connector: connector to free
583 *
584 * Unregister the DDC bus for this connector then free the driver private
585 * structure.
586 */
587static void intel_lvds_destroy(struct drm_connector *connector)
588{
db1740a0
JN
589 struct intel_lvds_connector *lvds_connector =
590 to_lvds_connector(connector);
79e53945 591
db1740a0
JN
592 if (lvds_connector->lid_notifier.notifier_call)
593 acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
79e53945 594
9cd300e0
JN
595 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
596 kfree(lvds_connector->base.edid);
597
1d508706 598 intel_panel_fini(&lvds_connector->base.panel);
aaa6fd2a 599
79e53945
JB
600 drm_connector_cleanup(connector);
601 kfree(connector);
602}
603
335041ed
JB
604static int intel_lvds_set_property(struct drm_connector *connector,
605 struct drm_property *property,
606 uint64_t value)
607{
4d891523 608 struct intel_connector *intel_connector = to_intel_connector(connector);
3fbe18d6 609 struct drm_device *dev = connector->dev;
3fbe18d6 610
788319d4 611 if (property == dev->mode_config.scaling_mode_property) {
62165e0d 612 struct drm_crtc *crtc;
bb8a3560 613
53bd8389
JB
614 if (value == DRM_MODE_SCALE_NONE) {
615 DRM_DEBUG_KMS("no scaling not supported\n");
788319d4 616 return -EINVAL;
3fbe18d6 617 }
788319d4 618
4d891523 619 if (intel_connector->panel.fitting_mode == value) {
3fbe18d6
ZY
620 /* the LVDS scaling property is not changed */
621 return 0;
622 }
4d891523 623 intel_connector->panel.fitting_mode = value;
62165e0d
JN
624
625 crtc = intel_attached_encoder(connector)->base.crtc;
83d65738 626 if (crtc && crtc->state->enable) {
3fbe18d6
ZY
627 /*
628 * If the CRTC is enabled, the display will be changed
629 * according to the new panel fitting mode.
630 */
c0c36b94 631 intel_crtc_restore_mode(crtc);
3fbe18d6
ZY
632 }
633 }
634
335041ed
JB
635 return 0;
636}
637
79e53945
JB
638static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
639 .get_modes = intel_lvds_get_modes,
640 .mode_valid = intel_lvds_mode_valid,
79e53945
JB
641};
642
643static const struct drm_connector_funcs intel_lvds_connector_funcs = {
4d688a2a 644 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
645 .detect = intel_lvds_detect,
646 .fill_modes = drm_helper_probe_single_connector_modes,
335041ed 647 .set_property = intel_lvds_set_property,
2545e4a6 648 .atomic_get_property = intel_connector_atomic_get_property,
1ebaa0b9 649 .late_register = intel_connector_register,
c191eca1 650 .early_unregister = intel_connector_unregister,
79e53945 651 .destroy = intel_lvds_destroy,
c6f95f27 652 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 653 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
79e53945
JB
654};
655
79e53945 656static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
ea5b213a 657 .destroy = intel_encoder_destroy,
79e53945
JB
658};
659
bbe1c274 660static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
425d244c 661{
bc0daf48 662 DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
425d244c
JW
663 return 1;
664}
79e53945 665
425d244c 666/* These systems claim to have LVDS, but really don't */
93c05f22 667static const struct dmi_system_id intel_no_lvds[] = {
425d244c
JW
668 {
669 .callback = intel_no_lvds_dmi_callback,
670 .ident = "Apple Mac Mini (Core series)",
671 .matches = {
98acd46f 672 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
425d244c
JW
673 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
674 },
675 },
676 {
677 .callback = intel_no_lvds_dmi_callback,
678 .ident = "Apple Mac Mini (Core 2 series)",
679 .matches = {
98acd46f 680 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
425d244c
JW
681 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
682 },
683 },
684 {
685 .callback = intel_no_lvds_dmi_callback,
686 .ident = "MSI IM-945GSE-A",
687 .matches = {
688 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
689 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
690 },
691 },
692 {
693 .callback = intel_no_lvds_dmi_callback,
694 .ident = "Dell Studio Hybrid",
695 .matches = {
696 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
697 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
698 },
699 },
70aa96ca
JW
700 {
701 .callback = intel_no_lvds_dmi_callback,
b066254f
PC
702 .ident = "Dell OptiPlex FX170",
703 .matches = {
704 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
705 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
706 },
707 },
708 {
709 .callback = intel_no_lvds_dmi_callback,
70aa96ca
JW
710 .ident = "AOpen Mini PC",
711 .matches = {
712 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
713 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
714 },
715 },
ed8c754b
TV
716 {
717 .callback = intel_no_lvds_dmi_callback,
718 .ident = "AOpen Mini PC MP915",
719 .matches = {
720 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
721 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
722 },
723 },
22ab70d3
KP
724 {
725 .callback = intel_no_lvds_dmi_callback,
726 .ident = "AOpen i915GMm-HFS",
727 .matches = {
728 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
729 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
730 },
731 },
e57b6886
DV
732 {
733 .callback = intel_no_lvds_dmi_callback,
734 .ident = "AOpen i45GMx-I",
735 .matches = {
736 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
737 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
738 },
739 },
fa0864b2
MC
740 {
741 .callback = intel_no_lvds_dmi_callback,
742 .ident = "Aopen i945GTt-VFA",
743 .matches = {
744 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
745 },
746 },
9875557e
SB
747 {
748 .callback = intel_no_lvds_dmi_callback,
749 .ident = "Clientron U800",
750 .matches = {
751 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
752 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
753 },
754 },
6a574b5b 755 {
44306ab3
JS
756 .callback = intel_no_lvds_dmi_callback,
757 .ident = "Clientron E830",
758 .matches = {
759 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
760 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
761 },
762 },
763 {
6a574b5b
HG
764 .callback = intel_no_lvds_dmi_callback,
765 .ident = "Asus EeeBox PC EB1007",
766 .matches = {
767 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
768 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
769 },
770 },
0999bbe0
AJ
771 {
772 .callback = intel_no_lvds_dmi_callback,
773 .ident = "Asus AT5NM10T-I",
774 .matches = {
775 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
776 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
777 },
778 },
33471119
JBG
779 {
780 .callback = intel_no_lvds_dmi_callback,
45a211d7 781 .ident = "Hewlett-Packard HP t5740",
33471119
JBG
782 .matches = {
783 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
45a211d7 784 DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
33471119
JBG
785 },
786 },
f5b8a7ed
MG
787 {
788 .callback = intel_no_lvds_dmi_callback,
789 .ident = "Hewlett-Packard t5745",
790 .matches = {
791 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
62004978 792 DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
f5b8a7ed
MG
793 },
794 },
795 {
796 .callback = intel_no_lvds_dmi_callback,
797 .ident = "Hewlett-Packard st5747",
798 .matches = {
799 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
62004978 800 DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
f5b8a7ed
MG
801 },
802 },
97effadb
AA
803 {
804 .callback = intel_no_lvds_dmi_callback,
805 .ident = "MSI Wind Box DC500",
806 .matches = {
807 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
808 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
809 },
810 },
a51d4ed0
CW
811 {
812 .callback = intel_no_lvds_dmi_callback,
813 .ident = "Gigabyte GA-D525TUD",
814 .matches = {
815 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
816 DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
817 },
818 },
c31407a3
CW
819 {
820 .callback = intel_no_lvds_dmi_callback,
821 .ident = "Supermicro X7SPA-H",
822 .matches = {
823 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
824 DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
825 },
826 },
9e9dd0e8
CL
827 {
828 .callback = intel_no_lvds_dmi_callback,
829 .ident = "Fujitsu Esprimo Q900",
830 .matches = {
831 DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
832 DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
833 },
834 },
645378d8
RP
835 {
836 .callback = intel_no_lvds_dmi_callback,
837 .ident = "Intel D410PT",
838 .matches = {
839 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
840 DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
841 },
842 },
843 {
844 .callback = intel_no_lvds_dmi_callback,
845 .ident = "Intel D425KT",
846 .matches = {
847 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
848 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
849 },
850 },
e5614f0c
CW
851 {
852 .callback = intel_no_lvds_dmi_callback,
853 .ident = "Intel D510MO",
854 .matches = {
855 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
856 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
857 },
858 },
dcf6d294
JN
859 {
860 .callback = intel_no_lvds_dmi_callback,
861 .ident = "Intel D525MW",
862 .matches = {
863 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
864 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
865 },
866 },
425d244c
JW
867
868 { } /* terminating entry */
869};
79e53945 870
1974cad0
DV
871static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
872{
873 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
874 return 1;
875}
876
877static const struct dmi_system_id intel_dual_link_lvds[] = {
878 {
879 .callback = intel_dual_link_lvds_callback,
3916e3fd
LW
880 .ident = "Apple MacBook Pro 15\" (2010)",
881 .matches = {
882 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
883 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
884 },
885 },
886 {
887 .callback = intel_dual_link_lvds_callback,
888 .ident = "Apple MacBook Pro 15\" (2011)",
1974cad0
DV
889 .matches = {
890 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
891 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
892 },
893 },
3916e3fd
LW
894 {
895 .callback = intel_dual_link_lvds_callback,
896 .ident = "Apple MacBook Pro 15\" (2012)",
897 .matches = {
898 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
899 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
900 },
901 },
1974cad0
DV
902 { } /* terminating entry */
903};
904
97a824e1 905struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev)
13c7d870 906{
97a824e1 907 struct intel_encoder *intel_encoder;
13c7d870 908
97a824e1
ID
909 for_each_intel_encoder(dev, intel_encoder)
910 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
911 return intel_encoder;
13c7d870 912
97a824e1
ID
913 return NULL;
914}
915
916bool intel_is_dual_link_lvds(struct drm_device *dev)
917{
918 struct intel_encoder *encoder = intel_get_lvds_encoder(dev);
13c7d870 919
97a824e1 920 return encoder && to_lvds_encoder(&encoder->base)->is_dual_link;
13c7d870
DV
921}
922
7dec0606 923static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
1974cad0 924{
7dec0606 925 struct drm_device *dev = lvds_encoder->base.base.dev;
1974cad0 926 unsigned int val;
fac5e23e 927 struct drm_i915_private *dev_priv = to_i915(dev);
1974cad0
DV
928
929 /* use the module option value if specified */
d330a953
JN
930 if (i915.lvds_channel_mode > 0)
931 return i915.lvds_channel_mode == 2;
1974cad0 932
6f317cfe
LW
933 /* single channel LVDS is limited to 112 MHz */
934 if (lvds_encoder->attached_connector->base.panel.fixed_mode->clock
935 > 112999)
936 return true;
937
1974cad0
DV
938 if (dmi_check_system(intel_dual_link_lvds))
939 return true;
940
13c7d870
DV
941 /* BIOS should set the proper LVDS register value at boot, but
942 * in reality, it doesn't set the value when the lid is closed;
943 * we need to check "the value to be set" in VBT when LVDS
944 * register is uninitialized.
945 */
7dec0606 946 val = I915_READ(lvds_encoder->reg);
13c7d870 947 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
41aa3448 948 val = dev_priv->vbt.bios_lvds_val;
13c7d870 949
1974cad0
DV
950 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
951}
952
f3cfcba6
CW
953static bool intel_lvds_supported(struct drm_device *dev)
954{
955 /* With the introduction of the PCH we gained a dedicated
956 * LVDS presence pin, use it. */
311e359c 957 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
f3cfcba6
CW
958 return true;
959
960 /* Otherwise LVDS was only attached to mobile products,
961 * except for the inglorious 830gm */
311e359c
PZ
962 if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev))
963 return true;
964
965 return false;
f3cfcba6
CW
966}
967
79e53945
JB
968/**
969 * intel_lvds_init - setup LVDS connectors on this device
970 * @dev: drm device
971 *
972 * Create the connector, register the LVDS DDC bus, and try to figure out what
973 * modes we can display on the LVDS panel (if present).
974 */
c9093354 975void intel_lvds_init(struct drm_device *dev)
79e53945 976{
fac5e23e 977 struct drm_i915_private *dev_priv = to_i915(dev);
29b99b48 978 struct intel_lvds_encoder *lvds_encoder;
21d40d37 979 struct intel_encoder *intel_encoder;
c7362c4d 980 struct intel_lvds_connector *lvds_connector;
bb8a3560 981 struct intel_connector *intel_connector;
79e53945
JB
982 struct drm_connector *connector;
983 struct drm_encoder *encoder;
984 struct drm_display_mode *scan; /* *modes, *bios_mode; */
dd06f90e 985 struct drm_display_mode *fixed_mode = NULL;
4b6ed685 986 struct drm_display_mode *downclock_mode = NULL;
9cd300e0 987 struct edid *edid;
79e53945 988 struct drm_crtc *crtc;
f0f59a00 989 i915_reg_t lvds_reg;
79e53945 990 u32 lvds;
270eea0f
CW
991 int pipe;
992 u8 pin;
79e53945 993
f3cfcba6 994 if (!intel_lvds_supported(dev))
c9093354 995 return;
f3cfcba6 996
425d244c
JW
997 /* Skip init on machines we know falsely report LVDS */
998 if (dmi_check_system(intel_no_lvds))
c9093354 999 return;
565dcd46 1000
d0669d00
VS
1001 if (HAS_PCH_SPLIT(dev))
1002 lvds_reg = PCH_LVDS;
1003 else
1004 lvds_reg = LVDS;
1005
1006 lvds = I915_READ(lvds_reg);
1007
c619eed4 1008 if (HAS_PCH_SPLIT(dev)) {
d0669d00 1009 if ((lvds & LVDS_DETECTED) == 0)
c9093354 1010 return;
6aa23e65 1011 if (dev_priv->vbt.edp.support) {
28c97730 1012 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
c9093354 1013 return;
32f9d658 1014 }
541998a1
ZW
1015 }
1016
eebaed64 1017 pin = GMBUS_PIN_PANEL;
5a69d13d 1018 if (!intel_bios_is_lvds_present(dev_priv, &pin)) {
d0669d00 1019 if ((lvds & LVDS_PORT_EN) == 0) {
eebaed64
CW
1020 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
1021 return;
1022 }
1023 DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n");
1024 }
1025
b14c5679 1026 lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
29b99b48 1027 if (!lvds_encoder)
c9093354 1028 return;
79e53945 1029
b14c5679 1030 lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL);
c7362c4d 1031 if (!lvds_connector) {
29b99b48 1032 kfree(lvds_encoder);
c9093354 1033 return;
bb8a3560
ZW
1034 }
1035
9bdbd0b9
ACO
1036 if (intel_connector_init(&lvds_connector->base) < 0) {
1037 kfree(lvds_connector);
1038 kfree(lvds_encoder);
1039 return;
1040 }
1041
62165e0d
JN
1042 lvds_encoder->attached_connector = lvds_connector;
1043
29b99b48 1044 intel_encoder = &lvds_encoder->base;
4ef69c7a 1045 encoder = &intel_encoder->base;
c7362c4d 1046 intel_connector = &lvds_connector->base;
ea5b213a 1047 connector = &intel_connector->base;
bb8a3560 1048 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
79e53945
JB
1049 DRM_MODE_CONNECTOR_LVDS);
1050
4ef69c7a 1051 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
580d8ed5 1052 DRM_MODE_ENCODER_LVDS, "LVDS");
79e53945 1053
c22834ec 1054 intel_encoder->enable = intel_enable_lvds;
f6736a1a 1055 intel_encoder->pre_enable = intel_pre_enable_lvds;
7ae89233 1056 intel_encoder->compute_config = intel_lvds_compute_config;
d26a5b6e
VS
1057 if (HAS_PCH_SPLIT(dev_priv)) {
1058 intel_encoder->disable = pch_disable_lvds;
1059 intel_encoder->post_disable = pch_post_disable_lvds;
1060 } else {
1061 intel_encoder->disable = gmch_disable_lvds;
1062 }
b1dc332c 1063 intel_encoder->get_hw_state = intel_lvds_get_hw_state;
045ac3b5 1064 intel_encoder->get_config = intel_lvds_get_config;
b1dc332c 1065 intel_connector->get_hw_state = intel_connector_get_hw_state;
c22834ec 1066
df0e9248 1067 intel_connector_attach_encoder(intel_connector, intel_encoder);
21d40d37 1068 intel_encoder->type = INTEL_OUTPUT_LVDS;
79e53945 1069
bc079e8b 1070 intel_encoder->cloneable = 0;
27f8227b
JB
1071 if (HAS_PCH_SPLIT(dev))
1072 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
0b9f43a0
DV
1073 else if (IS_GEN4(dev))
1074 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
27f8227b
JB
1075 else
1076 intel_encoder->crtc_mask = (1 << 1);
1077
79e53945
JB
1078 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
1079 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1080 connector->interlace_allowed = false;
1081 connector->doublescan_allowed = false;
1082
d0669d00 1083 lvds_encoder->reg = lvds_reg;
7dec0606 1084
3fbe18d6
ZY
1085 /* create the scaling mode property */
1086 drm_mode_create_scaling_mode_property(dev);
662595df 1087 drm_object_attach_property(&connector->base,
3fbe18d6 1088 dev->mode_config.scaling_mode_property,
dd1ea37d 1089 DRM_MODE_SCALE_ASPECT);
4d891523 1090 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
ed6143b8
ID
1091
1092 intel_lvds_pps_get_hw_state(dev_priv, &lvds_encoder->init_pps);
1093 lvds_encoder->init_lvds_val = lvds;
1094
79e53945
JB
1095 /*
1096 * LVDS discovery:
1097 * 1) check for EDID on DDC
1098 * 2) check for VBT data
1099 * 3) check to see if LVDS is already on
1100 * if none of the above, no panel
1101 * 4) make sure lid is open
1102 * if closed, act like it's not there for now
1103 */
1104
79e53945
JB
1105 /*
1106 * Attempt to get the fixed panel mode from DDC. Assume that the
1107 * preferred mode is the right one.
1108 */
4da98541 1109 mutex_lock(&dev->mode_config.mutex);
4eddaeec
LW
1110 if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
1111 edid = drm_get_edid_switcheroo(connector,
1112 intel_gmbus_get_adapter(dev_priv, pin));
1113 else
1114 edid = drm_get_edid(connector,
1115 intel_gmbus_get_adapter(dev_priv, pin));
9cd300e0
JN
1116 if (edid) {
1117 if (drm_add_edid_modes(connector, edid)) {
3f8ff0e7 1118 drm_mode_connector_update_edid_property(connector,
9cd300e0 1119 edid);
3f8ff0e7 1120 } else {
9cd300e0
JN
1121 kfree(edid);
1122 edid = ERR_PTR(-EINVAL);
3f8ff0e7 1123 }
9cd300e0
JN
1124 } else {
1125 edid = ERR_PTR(-ENOENT);
3f8ff0e7 1126 }
9cd300e0
JN
1127 lvds_connector->base.edid = edid;
1128
1129 if (IS_ERR_OR_NULL(edid)) {
788319d4
CW
1130 /* Didn't get an EDID, so
1131 * Set wide sync ranges so we get all modes
1132 * handed to valid_mode for checking
1133 */
1134 connector->display_info.min_vfreq = 0;
1135 connector->display_info.max_vfreq = 200;
1136 connector->display_info.min_hfreq = 0;
1137 connector->display_info.max_hfreq = 200;
1138 }
79e53945
JB
1139
1140 list_for_each_entry(scan, &connector->probed_modes, head) {
79e53945 1141 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
6a9d51b7
CW
1142 DRM_DEBUG_KMS("using preferred mode from EDID: ");
1143 drm_mode_debug_printmodeline(scan);
1144
dd06f90e 1145 fixed_mode = drm_mode_duplicate(dev, scan);
c329a4ec 1146 if (fixed_mode)
6a9d51b7 1147 goto out;
79e53945 1148 }
79e53945
JB
1149 }
1150
1151 /* Failed to get EDID, what about VBT? */
41aa3448 1152 if (dev_priv->vbt.lfp_lvds_vbt_mode) {
6a9d51b7 1153 DRM_DEBUG_KMS("using mode from VBT: ");
41aa3448 1154 drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode);
6a9d51b7 1155
41aa3448 1156 fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
dd06f90e
JN
1157 if (fixed_mode) {
1158 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
df457245
VS
1159 connector->display_info.width_mm = fixed_mode->width_mm;
1160 connector->display_info.height_mm = fixed_mode->height_mm;
e285f3cd
JB
1161 goto out;
1162 }
79e53945
JB
1163 }
1164
1165 /*
1166 * If we didn't get EDID, try checking if the panel is already turned
1167 * on. If so, assume that whatever is currently programmed is the
1168 * correct mode.
1169 */
541998a1 1170
f2b115e6 1171 /* Ironlake: FIXME if still fail, not try pipe mode now */
c619eed4 1172 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
1173 goto failed;
1174
79e53945 1175 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
f875c15a 1176 crtc = intel_get_crtc_for_pipe(dev, pipe);
79e53945
JB
1177
1178 if (crtc && (lvds & LVDS_PORT_EN)) {
dd06f90e
JN
1179 fixed_mode = intel_crtc_mode_get(dev, crtc);
1180 if (fixed_mode) {
6a9d51b7
CW
1181 DRM_DEBUG_KMS("using current (BIOS) mode: ");
1182 drm_mode_debug_printmodeline(fixed_mode);
dd06f90e 1183 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
565dcd46 1184 goto out;
79e53945
JB
1185 }
1186 }
1187
1188 /* If we still don't have a mode after all that, give up. */
dd06f90e 1189 if (!fixed_mode)
79e53945
JB
1190 goto failed;
1191
79e53945 1192out:
4da98541
DV
1193 mutex_unlock(&dev->mode_config.mutex);
1194
6f317cfe 1195 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
fda9ee98 1196 intel_panel_setup_backlight(connector, INVALID_PIPE);
6f317cfe 1197
7dec0606 1198 lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
13c7d870
DV
1199 DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
1200 lvds_encoder->is_dual_link ? "dual" : "single");
1201
af9b9c19 1202 lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1f835a77 1203
db1740a0
JN
1204 lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
1205 if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
28c97730 1206 DRM_DEBUG_KMS("lid notifier registration failed\n");
db1740a0 1207 lvds_connector->lid_notifier.notifier_call = NULL;
c1c7af60 1208 }
aaa6fd2a 1209
c9093354 1210 return;
79e53945
JB
1211
1212failed:
4da98541
DV
1213 mutex_unlock(&dev->mode_config.mutex);
1214
8a4c47f3 1215 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
79e53945 1216 drm_connector_cleanup(connector);
1991bdfa 1217 drm_encoder_cleanup(encoder);
29b99b48 1218 kfree(lvds_encoder);
c7362c4d 1219 kfree(lvds_connector);
c9093354 1220 return;
79e53945 1221}