]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_pm.c
drm/i915: Skip useless watermark/FIFO related work on VLV/CHV when not needed
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
9c2f7a9d 29#include <drm/drm_plane_helper.h>
85208be0
ED
30#include "i915_drv.h"
31#include "intel_drv.h"
eb48eb00
DV
32#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
c8fe32c1 34#include <drm/drm_atomic_helper.h>
85208be0 35
dc39fff7 36/**
18afd443
JN
37 * DOC: RC6
38 *
dc39fff7
BW
39 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
46f16e63 59static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
a82abe43 60{
b033bb6d 61 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
dc00b6a0
DV
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
b033bb6d
MK
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
590e8ff0 67
9fb5026f 68 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
590e8ff0
MK
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
0f78dee6
MK
71
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
9fb5026f 73 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
303d4ea5
MK
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
d1b4eefd
MK
77
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
b033bb6d
MK
81}
82
46f16e63 83static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
b033bb6d 84{
46f16e63 85 gen9_init_clock_gating(dev_priv);
b033bb6d 86
a7546159
NH
87 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
32608ca2
ID
91 /*
92 * FIXME:
868434c5 93 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
32608ca2 94 */
32608ca2 95 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
868434c5 96 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
d965e7ac
ID
97
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
8aeaf64c
JN
102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
a82abe43
ID
104}
105
9fb5026f
ACO
106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
f4f4b59b
ACO
117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
9fb5026f
ACO
127}
128
148ac1f3 129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
c921aba8 130{
c921aba8
DV
131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
148ac1f3 167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
c921aba8 168{
c921aba8
DV
169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
20e4d407 194 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
20e4d407 226 dev_priv->ips.c_m = 0;
c921aba8 227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 228 dev_priv->ips.c_m = 1;
c921aba8 229 } else {
20e4d407 230 dev_priv->ips.c_m = 2;
c921aba8
DV
231 }
232}
233
b445e3b0
ED
234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
44a655ca
TU
272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
b445e3b0
ED
274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
fc1ac8de
VS
296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
cfb41411
VS
318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
f4998963
VS
334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
11a85d6a 337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
b445e3b0 338{
11a85d6a 339 bool was_enabled;
5209b1f4 340 u32 val;
b445e3b0 341
920a14b2 342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
11a85d6a 343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5209b1f4 344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
a7a6c498 345 POSTING_READ(FW_BLC_SELF_VLV);
c0f86832 346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
11a85d6a 347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5209b1f4 348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
a7a6c498 349 POSTING_READ(FW_BLC_SELF);
9b1e14f4 350 } else if (IS_PINEVIEW(dev_priv)) {
11a85d6a
VS
351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
5209b1f4 357 I915_WRITE(DSPFW3, val);
a7a6c498 358 POSTING_READ(DSPFW3);
50a0bc90 359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
11a85d6a 360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5209b1f4
ID
361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
a7a6c498 364 POSTING_READ(FW_BLC_SELF);
50a0bc90 365 } else if (IS_I915GM(dev_priv)) {
acb91359
VS
366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
11a85d6a 371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
5209b1f4
ID
372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
a7a6c498 375 POSTING_READ(INSTPM);
5209b1f4 376 } else {
11a85d6a 377 return false;
5209b1f4 378 }
b445e3b0 379
11a85d6a
VS
380 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
381 enableddisabled(enable),
382 enableddisabled(was_enabled));
383
384 return was_enabled;
b445e3b0
ED
385}
386
11a85d6a 387bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
3d90e649 388{
11a85d6a
VS
389 bool ret;
390
3d90e649 391 mutex_lock(&dev_priv->wm.wm_mutex);
11a85d6a 392 ret = _intel_set_memory_cxsr(dev_priv, enable);
3d90e649
VS
393 dev_priv->wm.vlv.cxsr = enable;
394 mutex_unlock(&dev_priv->wm.wm_mutex);
11a85d6a
VS
395
396 return ret;
3d90e649 397}
fc1ac8de 398
b445e3b0
ED
399/*
400 * Latency for FIFO fetches is dependent on several factors:
401 * - memory configuration (speed, channels)
402 * - chipset
403 * - current MCH state
404 * It can be fairly high in some situations, so here we assume a fairly
405 * pessimal value. It's a tradeoff between extra memory fetches (if we
406 * set this value too high, the FIFO will fetch frequently to stay full)
407 * and power consumption (set it too low to save power and we might see
408 * FIFO underruns and display "flicker").
409 *
410 * A value of 5us seems to be a good balance; safe for very low end
411 * platforms but not overly aggressive on lower latency configs.
412 */
5aef6003 413static const int pessimal_latency_ns = 5000;
b445e3b0 414
b5004720
VS
415#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
416 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
417
814e7f0b 418static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
b5004720 419{
814e7f0b 420 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
f07d43d2 421 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
814e7f0b 422 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
f07d43d2
VS
423 enum pipe pipe = crtc->pipe;
424 int sprite0_start, sprite1_start;
49845a23 425
f07d43d2 426 switch (pipe) {
b5004720
VS
427 uint32_t dsparb, dsparb2, dsparb3;
428 case PIPE_A:
429 dsparb = I915_READ(DSPARB);
430 dsparb2 = I915_READ(DSPARB2);
431 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
432 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
433 break;
434 case PIPE_B:
435 dsparb = I915_READ(DSPARB);
436 dsparb2 = I915_READ(DSPARB2);
437 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
438 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
439 break;
440 case PIPE_C:
441 dsparb2 = I915_READ(DSPARB2);
442 dsparb3 = I915_READ(DSPARB3);
443 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
444 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
445 break;
446 default:
f07d43d2
VS
447 MISSING_CASE(pipe);
448 return;
b5004720
VS
449 }
450
f07d43d2
VS
451 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
452 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
453 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
454 fifo_state->plane[PLANE_CURSOR] = 63;
455
456 DRM_DEBUG_KMS("Pipe %c FIFO size: %d/%d/%d/%d\n",
457 pipe_name(pipe),
458 fifo_state->plane[PLANE_PRIMARY],
459 fifo_state->plane[PLANE_SPRITE0],
460 fifo_state->plane[PLANE_SPRITE1],
461 fifo_state->plane[PLANE_CURSOR]);
b5004720
VS
462}
463
ef0f5e93 464static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
b445e3b0 465{
b445e3b0
ED
466 uint32_t dsparb = I915_READ(DSPARB);
467 int size;
468
469 size = dsparb & 0x7f;
470 if (plane)
471 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
472
473 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
474 plane ? "B" : "A", size);
475
476 return size;
477}
478
ef0f5e93 479static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
b445e3b0 480{
b445e3b0
ED
481 uint32_t dsparb = I915_READ(DSPARB);
482 int size;
483
484 size = dsparb & 0x1ff;
485 if (plane)
486 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
487 size >>= 1; /* Convert to cachelines */
488
489 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
490 plane ? "B" : "A", size);
491
492 return size;
493}
494
ef0f5e93 495static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
b445e3b0 496{
b445e3b0
ED
497 uint32_t dsparb = I915_READ(DSPARB);
498 int size;
499
500 size = dsparb & 0x7f;
501 size >>= 2; /* Convert to cachelines */
502
503 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
504 plane ? "B" : "A",
505 size);
506
507 return size;
508}
509
b445e3b0
ED
510/* Pineview has different values for various configs */
511static const struct intel_watermark_params pineview_display_wm = {
e0f0273e
VS
512 .fifo_size = PINEVIEW_DISPLAY_FIFO,
513 .max_wm = PINEVIEW_MAX_WM,
514 .default_wm = PINEVIEW_DFT_WM,
515 .guard_size = PINEVIEW_GUARD_WM,
516 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
517};
518static const struct intel_watermark_params pineview_display_hplloff_wm = {
e0f0273e
VS
519 .fifo_size = PINEVIEW_DISPLAY_FIFO,
520 .max_wm = PINEVIEW_MAX_WM,
521 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
522 .guard_size = PINEVIEW_GUARD_WM,
523 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
524};
525static const struct intel_watermark_params pineview_cursor_wm = {
e0f0273e
VS
526 .fifo_size = PINEVIEW_CURSOR_FIFO,
527 .max_wm = PINEVIEW_CURSOR_MAX_WM,
528 .default_wm = PINEVIEW_CURSOR_DFT_WM,
529 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
530 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
531};
532static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
e0f0273e
VS
533 .fifo_size = PINEVIEW_CURSOR_FIFO,
534 .max_wm = PINEVIEW_CURSOR_MAX_WM,
535 .default_wm = PINEVIEW_CURSOR_DFT_WM,
536 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
537 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
538};
539static const struct intel_watermark_params g4x_wm_info = {
e0f0273e
VS
540 .fifo_size = G4X_FIFO_SIZE,
541 .max_wm = G4X_MAX_WM,
542 .default_wm = G4X_MAX_WM,
543 .guard_size = 2,
544 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
545};
546static const struct intel_watermark_params g4x_cursor_wm_info = {
e0f0273e
VS
547 .fifo_size = I965_CURSOR_FIFO,
548 .max_wm = I965_CURSOR_MAX_WM,
549 .default_wm = I965_CURSOR_DFT_WM,
550 .guard_size = 2,
551 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0 552};
b445e3b0 553static const struct intel_watermark_params i965_cursor_wm_info = {
e0f0273e
VS
554 .fifo_size = I965_CURSOR_FIFO,
555 .max_wm = I965_CURSOR_MAX_WM,
556 .default_wm = I965_CURSOR_DFT_WM,
557 .guard_size = 2,
558 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
559};
560static const struct intel_watermark_params i945_wm_info = {
e0f0273e
VS
561 .fifo_size = I945_FIFO_SIZE,
562 .max_wm = I915_MAX_WM,
563 .default_wm = 1,
564 .guard_size = 2,
565 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
566};
567static const struct intel_watermark_params i915_wm_info = {
e0f0273e
VS
568 .fifo_size = I915_FIFO_SIZE,
569 .max_wm = I915_MAX_WM,
570 .default_wm = 1,
571 .guard_size = 2,
572 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0 573};
9d539105 574static const struct intel_watermark_params i830_a_wm_info = {
e0f0273e
VS
575 .fifo_size = I855GM_FIFO_SIZE,
576 .max_wm = I915_MAX_WM,
577 .default_wm = 1,
578 .guard_size = 2,
579 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0 580};
9d539105
VS
581static const struct intel_watermark_params i830_bc_wm_info = {
582 .fifo_size = I855GM_FIFO_SIZE,
583 .max_wm = I915_MAX_WM/2,
584 .default_wm = 1,
585 .guard_size = 2,
586 .cacheline_size = I830_FIFO_LINE_SIZE,
587};
feb56b93 588static const struct intel_watermark_params i845_wm_info = {
e0f0273e
VS
589 .fifo_size = I830_FIFO_SIZE,
590 .max_wm = I915_MAX_WM,
591 .default_wm = 1,
592 .guard_size = 2,
593 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0
ED
594};
595
b445e3b0
ED
596/**
597 * intel_calculate_wm - calculate watermark level
598 * @clock_in_khz: pixel clock
599 * @wm: chip FIFO params
ac484963 600 * @cpp: bytes per pixel
b445e3b0
ED
601 * @latency_ns: memory latency for the platform
602 *
603 * Calculate the watermark level (the level at which the display plane will
604 * start fetching from memory again). Each chip has a different display
605 * FIFO size and allocation, so the caller needs to figure that out and pass
606 * in the correct intel_watermark_params structure.
607 *
608 * As the pixel clock runs, the FIFO will be drained at a rate that depends
609 * on the pixel size. When it reaches the watermark level, it'll start
610 * fetching FIFO line sized based chunks from memory until the FIFO fills
611 * past the watermark point. If the FIFO drains completely, a FIFO underrun
612 * will occur, and a display engine hang could result.
613 */
614static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
615 const struct intel_watermark_params *wm,
ac484963 616 int fifo_size, int cpp,
b445e3b0
ED
617 unsigned long latency_ns)
618{
619 long entries_required, wm_size;
620
621 /*
622 * Note: we need to make sure we don't overflow for various clock &
623 * latency values.
624 * clocks go from a few thousand to several hundred thousand.
625 * latency is usually a few thousand
626 */
ac484963 627 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
b445e3b0
ED
628 1000;
629 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
630
631 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
632
633 wm_size = fifo_size - (entries_required + wm->guard_size);
634
635 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
636
637 /* Don't promote wm_size to unsigned... */
638 if (wm_size > (long)wm->max_wm)
639 wm_size = wm->max_wm;
640 if (wm_size <= 0)
641 wm_size = wm->default_wm;
d6feb196
VS
642
643 /*
644 * Bspec seems to indicate that the value shouldn't be lower than
645 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
646 * Lets go for 8 which is the burst size since certain platforms
647 * already use a hardcoded 8 (which is what the spec says should be
648 * done).
649 */
650 if (wm_size <= 8)
651 wm_size = 8;
652
b445e3b0
ED
653 return wm_size;
654}
655
ffc7a76b 656static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
b445e3b0 657{
efc2611e 658 struct intel_crtc *crtc, *enabled = NULL;
b445e3b0 659
ffc7a76b 660 for_each_intel_crtc(&dev_priv->drm, crtc) {
efc2611e 661 if (intel_crtc_active(crtc)) {
b445e3b0
ED
662 if (enabled)
663 return NULL;
664 enabled = crtc;
665 }
666 }
667
668 return enabled;
669}
670
432081bc 671static void pineview_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 672{
ffc7a76b 673 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
efc2611e 674 struct intel_crtc *crtc;
b445e3b0
ED
675 const struct cxsr_latency *latency;
676 u32 reg;
677 unsigned long wm;
678
50a0bc90
TU
679 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
680 dev_priv->is_ddr3,
681 dev_priv->fsb_freq,
682 dev_priv->mem_freq);
b445e3b0
ED
683 if (!latency) {
684 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
5209b1f4 685 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
686 return;
687 }
688
ffc7a76b 689 crtc = single_enabled_crtc(dev_priv);
b445e3b0 690 if (crtc) {
efc2611e
VS
691 const struct drm_display_mode *adjusted_mode =
692 &crtc->config->base.adjusted_mode;
693 const struct drm_framebuffer *fb =
694 crtc->base.primary->state->fb;
353c8598 695 int cpp = fb->format->cpp[0];
7c5f93b0 696 int clock = adjusted_mode->crtc_clock;
b445e3b0
ED
697
698 /* Display SR */
699 wm = intel_calculate_wm(clock, &pineview_display_wm,
700 pineview_display_wm.fifo_size,
ac484963 701 cpp, latency->display_sr);
b445e3b0
ED
702 reg = I915_READ(DSPFW1);
703 reg &= ~DSPFW_SR_MASK;
f4998963 704 reg |= FW_WM(wm, SR);
b445e3b0
ED
705 I915_WRITE(DSPFW1, reg);
706 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
707
708 /* cursor SR */
709 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
710 pineview_display_wm.fifo_size,
ac484963 711 cpp, latency->cursor_sr);
b445e3b0
ED
712 reg = I915_READ(DSPFW3);
713 reg &= ~DSPFW_CURSOR_SR_MASK;
f4998963 714 reg |= FW_WM(wm, CURSOR_SR);
b445e3b0
ED
715 I915_WRITE(DSPFW3, reg);
716
717 /* Display HPLL off SR */
718 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
719 pineview_display_hplloff_wm.fifo_size,
ac484963 720 cpp, latency->display_hpll_disable);
b445e3b0
ED
721 reg = I915_READ(DSPFW3);
722 reg &= ~DSPFW_HPLL_SR_MASK;
f4998963 723 reg |= FW_WM(wm, HPLL_SR);
b445e3b0
ED
724 I915_WRITE(DSPFW3, reg);
725
726 /* cursor HPLL off SR */
727 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
728 pineview_display_hplloff_wm.fifo_size,
ac484963 729 cpp, latency->cursor_hpll_disable);
b445e3b0
ED
730 reg = I915_READ(DSPFW3);
731 reg &= ~DSPFW_HPLL_CURSOR_MASK;
f4998963 732 reg |= FW_WM(wm, HPLL_CURSOR);
b445e3b0
ED
733 I915_WRITE(DSPFW3, reg);
734 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
735
5209b1f4 736 intel_set_memory_cxsr(dev_priv, true);
b445e3b0 737 } else {
5209b1f4 738 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
739 }
740}
741
f0ce2310 742static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
b445e3b0
ED
743 int plane,
744 const struct intel_watermark_params *display,
745 int display_latency_ns,
746 const struct intel_watermark_params *cursor,
747 int cursor_latency_ns,
748 int *plane_wm,
749 int *cursor_wm)
750{
efc2611e 751 struct intel_crtc *crtc;
4fe8590a 752 const struct drm_display_mode *adjusted_mode;
efc2611e 753 const struct drm_framebuffer *fb;
ac484963 754 int htotal, hdisplay, clock, cpp;
b445e3b0
ED
755 int line_time_us, line_count;
756 int entries, tlb_miss;
757
b91eb5cc 758 crtc = intel_get_crtc_for_plane(dev_priv, plane);
efc2611e 759 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
760 *cursor_wm = cursor->guard_size;
761 *plane_wm = display->guard_size;
762 return false;
763 }
764
efc2611e
VS
765 adjusted_mode = &crtc->config->base.adjusted_mode;
766 fb = crtc->base.primary->state->fb;
241bfc38 767 clock = adjusted_mode->crtc_clock;
fec8cba3 768 htotal = adjusted_mode->crtc_htotal;
efc2611e 769 hdisplay = crtc->config->pipe_src_w;
353c8598 770 cpp = fb->format->cpp[0];
b445e3b0
ED
771
772 /* Use the small buffer method to calculate plane watermark */
ac484963 773 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
b445e3b0
ED
774 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
775 if (tlb_miss > 0)
776 entries += tlb_miss;
777 entries = DIV_ROUND_UP(entries, display->cacheline_size);
778 *plane_wm = entries + display->guard_size;
779 if (*plane_wm > (int)display->max_wm)
780 *plane_wm = display->max_wm;
781
782 /* Use the large buffer method to calculate cursor watermark */
922044c9 783 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0 784 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
efc2611e 785 entries = line_count * crtc->base.cursor->state->crtc_w * cpp;
b445e3b0
ED
786 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
787 if (tlb_miss > 0)
788 entries += tlb_miss;
789 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
790 *cursor_wm = entries + cursor->guard_size;
791 if (*cursor_wm > (int)cursor->max_wm)
792 *cursor_wm = (int)cursor->max_wm;
793
794 return true;
795}
796
797/*
798 * Check the wm result.
799 *
800 * If any calculated watermark values is larger than the maximum value that
801 * can be programmed into the associated watermark register, that watermark
802 * must be disabled.
803 */
f0ce2310 804static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
b445e3b0
ED
805 int display_wm, int cursor_wm,
806 const struct intel_watermark_params *display,
807 const struct intel_watermark_params *cursor)
808{
809 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
810 display_wm, cursor_wm);
811
812 if (display_wm > display->max_wm) {
ae9400ca 813 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
b445e3b0
ED
814 display_wm, display->max_wm);
815 return false;
816 }
817
818 if (cursor_wm > cursor->max_wm) {
ae9400ca 819 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
b445e3b0
ED
820 cursor_wm, cursor->max_wm);
821 return false;
822 }
823
824 if (!(display_wm || cursor_wm)) {
825 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
826 return false;
827 }
828
829 return true;
830}
831
f0ce2310 832static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
b445e3b0
ED
833 int plane,
834 int latency_ns,
835 const struct intel_watermark_params *display,
836 const struct intel_watermark_params *cursor,
837 int *display_wm, int *cursor_wm)
838{
efc2611e 839 struct intel_crtc *crtc;
4fe8590a 840 const struct drm_display_mode *adjusted_mode;
efc2611e 841 const struct drm_framebuffer *fb;
ac484963 842 int hdisplay, htotal, cpp, clock;
b445e3b0
ED
843 unsigned long line_time_us;
844 int line_count, line_size;
845 int small, large;
846 int entries;
847
848 if (!latency_ns) {
849 *display_wm = *cursor_wm = 0;
850 return false;
851 }
852
b91eb5cc 853 crtc = intel_get_crtc_for_plane(dev_priv, plane);
efc2611e
VS
854 adjusted_mode = &crtc->config->base.adjusted_mode;
855 fb = crtc->base.primary->state->fb;
241bfc38 856 clock = adjusted_mode->crtc_clock;
fec8cba3 857 htotal = adjusted_mode->crtc_htotal;
efc2611e 858 hdisplay = crtc->config->pipe_src_w;
353c8598 859 cpp = fb->format->cpp[0];
b445e3b0 860
922044c9 861 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0 862 line_count = (latency_ns / line_time_us + 1000) / 1000;
ac484963 863 line_size = hdisplay * cpp;
b445e3b0
ED
864
865 /* Use the minimum of the small and large buffer method for primary */
ac484963 866 small = ((clock * cpp / 1000) * latency_ns) / 1000;
b445e3b0
ED
867 large = line_count * line_size;
868
869 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
870 *display_wm = entries + display->guard_size;
871
872 /* calculate the self-refresh watermark for display cursor */
efc2611e 873 entries = line_count * cpp * crtc->base.cursor->state->crtc_w;
b445e3b0
ED
874 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
875 *cursor_wm = entries + cursor->guard_size;
876
f0ce2310 877 return g4x_check_srwm(dev_priv,
b445e3b0
ED
878 *display_wm, *cursor_wm,
879 display, cursor);
880}
881
15665979
VS
882#define FW_WM_VLV(value, plane) \
883 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
884
50f4caef 885static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
0018fda1
VS
886 const struct vlv_wm_values *wm)
887{
50f4caef
VS
888 enum pipe pipe;
889
890 for_each_pipe(dev_priv, pipe) {
891 I915_WRITE(VLV_DDL(pipe),
892 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
893 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
894 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
895 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
896 }
0018fda1 897
6fe6a7ff
VS
898 /*
899 * Zero the (unused) WM1 watermarks, and also clear all the
900 * high order bits so that there are no out of bounds values
901 * present in the registers during the reprogramming.
902 */
903 I915_WRITE(DSPHOWM, 0);
904 I915_WRITE(DSPHOWM1, 0);
905 I915_WRITE(DSPFW4, 0);
906 I915_WRITE(DSPFW5, 0);
907 I915_WRITE(DSPFW6, 0);
908
ae80152d 909 I915_WRITE(DSPFW1,
15665979 910 FW_WM(wm->sr.plane, SR) |
1b31389c
VS
911 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
912 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
913 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
ae80152d 914 I915_WRITE(DSPFW2,
1b31389c
VS
915 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
916 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
917 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
ae80152d 918 I915_WRITE(DSPFW3,
15665979 919 FW_WM(wm->sr.cursor, CURSOR_SR));
ae80152d
VS
920
921 if (IS_CHERRYVIEW(dev_priv)) {
922 I915_WRITE(DSPFW7_CHV,
1b31389c
VS
923 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
924 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
ae80152d 925 I915_WRITE(DSPFW8_CHV,
1b31389c
VS
926 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
927 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
ae80152d 928 I915_WRITE(DSPFW9_CHV,
1b31389c
VS
929 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
930 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
ae80152d 931 I915_WRITE(DSPHOWM,
15665979 932 FW_WM(wm->sr.plane >> 9, SR_HI) |
1b31389c
VS
933 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
934 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
935 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
936 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
937 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
938 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
939 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
940 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
941 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
ae80152d
VS
942 } else {
943 I915_WRITE(DSPFW7,
1b31389c
VS
944 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
945 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
ae80152d 946 I915_WRITE(DSPHOWM,
15665979 947 FW_WM(wm->sr.plane >> 9, SR_HI) |
1b31389c
VS
948 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
949 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
950 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
951 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
952 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
953 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
ae80152d
VS
954 }
955
956 POSTING_READ(DSPFW1);
0018fda1
VS
957}
958
15665979
VS
959#undef FW_WM_VLV
960
262cd2e1
VS
961/* latency must be in 0.1us units. */
962static unsigned int vlv_wm_method2(unsigned int pixel_rate,
963 unsigned int pipe_htotal,
964 unsigned int horiz_pixels,
ac484963 965 unsigned int cpp,
262cd2e1
VS
966 unsigned int latency)
967{
968 unsigned int ret;
969
970 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
ac484963 971 ret = (ret + 1) * horiz_pixels * cpp;
262cd2e1
VS
972 ret = DIV_ROUND_UP(ret, 64);
973
974 return ret;
975}
976
bb726519 977static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
262cd2e1 978{
262cd2e1
VS
979 /* all latencies in usec */
980 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
981
58590c14
VS
982 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
983
262cd2e1
VS
984 if (IS_CHERRYVIEW(dev_priv)) {
985 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
986 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
58590c14
VS
987
988 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
262cd2e1
VS
989 }
990}
991
e339d67e
VS
992static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
993 const struct intel_plane_state *plane_state,
262cd2e1
VS
994 int level)
995{
e339d67e 996 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
262cd2e1 997 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
e339d67e
VS
998 const struct drm_display_mode *adjusted_mode =
999 &crtc_state->base.adjusted_mode;
ac484963 1000 int clock, htotal, cpp, width, wm;
262cd2e1
VS
1001
1002 if (dev_priv->wm.pri_latency[level] == 0)
1003 return USHRT_MAX;
1004
e339d67e 1005 if (!plane_state->base.visible)
262cd2e1
VS
1006 return 0;
1007
ef426c10 1008 cpp = plane_state->base.fb->format->cpp[0];
e339d67e
VS
1009 clock = adjusted_mode->crtc_clock;
1010 htotal = adjusted_mode->crtc_htotal;
1011 width = crtc_state->pipe_src_w;
262cd2e1
VS
1012 if (WARN_ON(htotal == 0))
1013 htotal = 1;
1014
1015 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1016 /*
1017 * FIXME the formula gives values that are
1018 * too big for the cursor FIFO, and hence we
1019 * would never be able to use cursors. For
1020 * now just hardcode the watermark.
1021 */
1022 wm = 63;
1023 } else {
ac484963 1024 wm = vlv_wm_method2(clock, htotal, width, cpp,
262cd2e1
VS
1025 dev_priv->wm.pri_latency[level] * 10);
1026 }
1027
1028 return min_t(int, wm, USHRT_MAX);
1029}
1030
5012e604 1031static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
54f1b6e1 1032{
855c79f5 1033 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
5012e604
VS
1034 const struct vlv_pipe_wm *raw =
1035 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
814e7f0b 1036 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
5012e604
VS
1037 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1038 int num_active_planes = hweight32(active_planes);
1039 const int fifo_size = 511;
54f1b6e1 1040 int fifo_extra, fifo_left = fifo_size;
5012e604
VS
1041 unsigned int total_rate;
1042 enum plane_id plane_id;
54f1b6e1 1043
5012e604
VS
1044 total_rate = raw->plane[PLANE_PRIMARY] +
1045 raw->plane[PLANE_SPRITE0] +
1046 raw->plane[PLANE_SPRITE1];
54f1b6e1 1047
5012e604
VS
1048 if (total_rate > fifo_size)
1049 return -EINVAL;
54f1b6e1 1050
5012e604
VS
1051 if (total_rate == 0)
1052 total_rate = 1;
54f1b6e1 1053
5012e604 1054 for_each_plane_id_on_crtc(crtc, plane_id) {
54f1b6e1
VS
1055 unsigned int rate;
1056
5012e604
VS
1057 if ((active_planes & BIT(plane_id)) == 0) {
1058 fifo_state->plane[plane_id] = 0;
54f1b6e1
VS
1059 continue;
1060 }
1061
5012e604
VS
1062 rate = raw->plane[plane_id];
1063 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1064 fifo_left -= fifo_state->plane[plane_id];
54f1b6e1
VS
1065 }
1066
5012e604
VS
1067 fifo_state->plane[PLANE_CURSOR] = 63;
1068
1069 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
54f1b6e1
VS
1070
1071 /* spread the remainder evenly */
5012e604 1072 for_each_plane_id_on_crtc(crtc, plane_id) {
54f1b6e1
VS
1073 int plane_extra;
1074
1075 if (fifo_left == 0)
1076 break;
1077
5012e604 1078 if ((active_planes & BIT(plane_id)) == 0)
54f1b6e1
VS
1079 continue;
1080
1081 plane_extra = min(fifo_extra, fifo_left);
5012e604 1082 fifo_state->plane[plane_id] += plane_extra;
54f1b6e1
VS
1083 fifo_left -= plane_extra;
1084 }
1085
5012e604
VS
1086 WARN_ON(active_planes != 0 && fifo_left != 0);
1087
1088 /* give it all to the first plane if none are active */
1089 if (active_planes == 0) {
1090 WARN_ON(fifo_left != fifo_size);
1091 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1092 }
1093
1094 return 0;
54f1b6e1
VS
1095}
1096
ff32c54e
VS
1097static int vlv_num_wm_levels(struct drm_i915_private *dev_priv)
1098{
1099 return dev_priv->wm.max_level + 1;
1100}
1101
1102/* mark all levels starting from 'level' as invalid */
1103static void vlv_invalidate_wms(struct intel_crtc *crtc,
1104 struct vlv_wm_state *wm_state, int level)
1105{
1106 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1107
1108 for (; level < vlv_num_wm_levels(dev_priv); level++) {
1109 enum plane_id plane_id;
1110
1111 for_each_plane_id_on_crtc(crtc, plane_id)
1112 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1113
1114 wm_state->sr[level].cursor = USHRT_MAX;
1115 wm_state->sr[level].plane = USHRT_MAX;
1116 }
1117}
1118
26cca0e5
VS
1119static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1120{
1121 if (wm > fifo_size)
1122 return USHRT_MAX;
1123 else
1124 return fifo_size - wm;
1125}
1126
ff32c54e
VS
1127/*
1128 * Starting from 'level' set all higher
1129 * levels to 'value' in the "raw" watermarks.
1130 */
236c48e6 1131static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
ff32c54e 1132 int level, enum plane_id plane_id, u16 value)
262cd2e1 1133{
ff32c54e
VS
1134 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1135 int num_levels = vlv_num_wm_levels(dev_priv);
236c48e6 1136 bool dirty = false;
262cd2e1 1137
ff32c54e
VS
1138 for (; level < num_levels; level++) {
1139 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
262cd2e1 1140
236c48e6 1141 dirty |= raw->plane[plane_id] != value;
ff32c54e 1142 raw->plane[plane_id] = value;
262cd2e1 1143 }
236c48e6
VS
1144
1145 return dirty;
262cd2e1
VS
1146}
1147
236c48e6 1148static bool vlv_plane_wm_compute(struct intel_crtc_state *crtc_state,
ff32c54e 1149 const struct intel_plane_state *plane_state)
262cd2e1 1150{
ff32c54e
VS
1151 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1152 enum plane_id plane_id = plane->id;
1153 int num_levels = vlv_num_wm_levels(to_i915(plane->base.dev));
262cd2e1 1154 int level;
236c48e6 1155 bool dirty = false;
262cd2e1 1156
ff32c54e 1157 if (!plane_state->base.visible) {
236c48e6
VS
1158 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1159 goto out;
ff32c54e 1160 }
262cd2e1 1161
ff32c54e
VS
1162 for (level = 0; level < num_levels; level++) {
1163 struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1164 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1165 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
262cd2e1 1166
ff32c54e
VS
1167 /* FIXME just bail */
1168 if (WARN_ON(level == 0 && wm > max_wm))
1169 wm = max_wm;
262cd2e1 1170
ff32c54e
VS
1171 if (wm > max_wm)
1172 break;
262cd2e1 1173
236c48e6 1174 dirty |= raw->plane[plane_id] != wm;
ff32c54e
VS
1175 raw->plane[plane_id] = wm;
1176 }
262cd2e1 1177
ff32c54e 1178 /* mark all higher levels as invalid */
236c48e6 1179 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
262cd2e1 1180
236c48e6
VS
1181out:
1182 if (dirty)
1183 DRM_DEBUG_KMS("%s wms: [0]=%d,[1]=%d,[2]=%d\n",
1184 plane->base.name,
1185 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1186 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1187 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1188
1189 return dirty;
ff32c54e 1190}
262cd2e1 1191
ff32c54e
VS
1192static bool vlv_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1193 enum plane_id plane_id, int level)
1194{
1195 const struct vlv_pipe_wm *raw =
1196 &crtc_state->wm.vlv.raw[level];
1197 const struct vlv_fifo_state *fifo_state =
1198 &crtc_state->wm.vlv.fifo_state;
262cd2e1 1199
ff32c54e
VS
1200 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1201}
262cd2e1 1202
ff32c54e
VS
1203static bool vlv_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
1204{
1205 return vlv_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1206 vlv_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1207 vlv_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1208 vlv_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1209}
1210
1211static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1212{
1213 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1214 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1215 struct intel_atomic_state *state =
1216 to_intel_atomic_state(crtc_state->base.state);
1217 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
1218 const struct vlv_fifo_state *fifo_state =
1219 &crtc_state->wm.vlv.fifo_state;
1220 int num_active_planes = hweight32(crtc_state->active_planes &
1221 ~BIT(PLANE_CURSOR));
236c48e6 1222 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
ff32c54e
VS
1223 struct intel_plane_state *plane_state;
1224 struct intel_plane *plane;
1225 enum plane_id plane_id;
1226 int level, ret, i;
236c48e6 1227 unsigned int dirty = 0;
ff32c54e
VS
1228
1229 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1230 const struct intel_plane_state *old_plane_state =
1231 to_intel_plane_state(plane->base.state);
1232
1233 if (plane_state->base.crtc != &crtc->base &&
1234 old_plane_state->base.crtc != &crtc->base)
1235 continue;
262cd2e1 1236
236c48e6
VS
1237 if (vlv_plane_wm_compute(crtc_state, plane_state))
1238 dirty |= BIT(plane->id);
1239 }
1240
1241 /*
1242 * DSPARB registers may have been reset due to the
1243 * power well being turned off. Make sure we restore
1244 * them to a consistent state even if no primary/sprite
1245 * planes are initially active.
1246 */
1247 if (needs_modeset)
1248 crtc_state->fifo_changed = true;
1249
1250 if (!dirty)
1251 return 0;
1252
1253 /* cursor changes don't warrant a FIFO recompute */
1254 if (dirty & ~BIT(PLANE_CURSOR)) {
1255 const struct intel_crtc_state *old_crtc_state =
1256 to_intel_crtc_state(crtc->base.state);
1257 const struct vlv_fifo_state *old_fifo_state =
1258 &old_crtc_state->wm.vlv.fifo_state;
1259
1260 ret = vlv_compute_fifo(crtc_state);
1261 if (ret)
1262 return ret;
1263
1264 if (needs_modeset ||
1265 memcmp(old_fifo_state, fifo_state,
1266 sizeof(*fifo_state)) != 0)
1267 crtc_state->fifo_changed = true;
5012e604 1268 }
262cd2e1 1269
ff32c54e
VS
1270 /* initially allow all levels */
1271 wm_state->num_levels = vlv_num_wm_levels(dev_priv);
1272 /*
1273 * Note that enabling cxsr with no primary/sprite planes
1274 * enabled can wedge the pipe. Hence we only allow cxsr
1275 * with exactly one enabled primary/sprite plane.
1276 */
1277 wm_state->cxsr = crtc->pipe != PIPE_C &&
1278 crtc->wm.cxsr_allowed && num_active_planes == 1;
1279
5012e604 1280 for (level = 0; level < wm_state->num_levels; level++) {
ff32c54e
VS
1281 const struct vlv_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
1282 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
5012e604 1283
ff32c54e
VS
1284 if (!vlv_crtc_wm_is_valid(crtc_state, level))
1285 break;
5012e604 1286
ff32c54e
VS
1287 for_each_plane_id_on_crtc(crtc, plane_id) {
1288 wm_state->wm[level].plane[plane_id] =
1289 vlv_invert_wm_value(raw->plane[plane_id],
1290 fifo_state->plane[plane_id]);
1291 }
1292
1293 wm_state->sr[level].plane =
1294 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
5012e604 1295 raw->plane[PLANE_SPRITE0],
ff32c54e
VS
1296 raw->plane[PLANE_SPRITE1]),
1297 sr_fifo_size);
262cd2e1 1298
ff32c54e
VS
1299 wm_state->sr[level].cursor =
1300 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1301 63);
262cd2e1
VS
1302 }
1303
ff32c54e
VS
1304 if (level == 0)
1305 return -EINVAL;
1306
1307 /* limit to only levels we can actually handle */
1308 wm_state->num_levels = level;
1309
1310 /* invalidate the higher levels */
1311 vlv_invalidate_wms(crtc, wm_state, level);
1312
1313 return 0;
262cd2e1
VS
1314}
1315
54f1b6e1
VS
1316#define VLV_FIFO(plane, value) \
1317 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1318
ff32c54e
VS
1319static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1320 struct intel_crtc_state *crtc_state)
54f1b6e1 1321{
814e7f0b 1322 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
f07d43d2 1323 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
814e7f0b
VS
1324 const struct vlv_fifo_state *fifo_state =
1325 &crtc_state->wm.vlv.fifo_state;
f07d43d2 1326 int sprite0_start, sprite1_start, fifo_size;
54f1b6e1 1327
236c48e6
VS
1328 if (!crtc_state->fifo_changed)
1329 return;
1330
f07d43d2
VS
1331 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1332 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1333 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
54f1b6e1 1334
f07d43d2
VS
1335 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1336 WARN_ON(fifo_size != 511);
54f1b6e1 1337
467a14d9
VS
1338 spin_lock(&dev_priv->wm.dsparb_lock);
1339
54f1b6e1
VS
1340 switch (crtc->pipe) {
1341 uint32_t dsparb, dsparb2, dsparb3;
1342 case PIPE_A:
1343 dsparb = I915_READ(DSPARB);
1344 dsparb2 = I915_READ(DSPARB2);
1345
1346 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1347 VLV_FIFO(SPRITEB, 0xff));
1348 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1349 VLV_FIFO(SPRITEB, sprite1_start));
1350
1351 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1352 VLV_FIFO(SPRITEB_HI, 0x1));
1353 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1354 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1355
1356 I915_WRITE(DSPARB, dsparb);
1357 I915_WRITE(DSPARB2, dsparb2);
1358 break;
1359 case PIPE_B:
1360 dsparb = I915_READ(DSPARB);
1361 dsparb2 = I915_READ(DSPARB2);
1362
1363 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1364 VLV_FIFO(SPRITED, 0xff));
1365 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1366 VLV_FIFO(SPRITED, sprite1_start));
1367
1368 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1369 VLV_FIFO(SPRITED_HI, 0xff));
1370 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1371 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1372
1373 I915_WRITE(DSPARB, dsparb);
1374 I915_WRITE(DSPARB2, dsparb2);
1375 break;
1376 case PIPE_C:
1377 dsparb3 = I915_READ(DSPARB3);
1378 dsparb2 = I915_READ(DSPARB2);
1379
1380 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1381 VLV_FIFO(SPRITEF, 0xff));
1382 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1383 VLV_FIFO(SPRITEF, sprite1_start));
1384
1385 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1386 VLV_FIFO(SPRITEF_HI, 0xff));
1387 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1388 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1389
1390 I915_WRITE(DSPARB3, dsparb3);
1391 I915_WRITE(DSPARB2, dsparb2);
1392 break;
1393 default:
1394 break;
1395 }
467a14d9
VS
1396
1397 POSTING_READ(DSPARB);
1398
1399 spin_unlock(&dev_priv->wm.dsparb_lock);
54f1b6e1
VS
1400}
1401
1402#undef VLV_FIFO
1403
7c951c00 1404static void vlv_merge_wm(struct drm_i915_private *dev_priv,
262cd2e1
VS
1405 struct vlv_wm_values *wm)
1406{
1407 struct intel_crtc *crtc;
1408 int num_active_crtcs = 0;
1409
7c951c00 1410 wm->level = dev_priv->wm.max_level;
262cd2e1
VS
1411 wm->cxsr = true;
1412
7c951c00 1413 for_each_intel_crtc(&dev_priv->drm, crtc) {
7eb4941f 1414 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
262cd2e1
VS
1415
1416 if (!crtc->active)
1417 continue;
1418
1419 if (!wm_state->cxsr)
1420 wm->cxsr = false;
1421
1422 num_active_crtcs++;
1423 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1424 }
1425
1426 if (num_active_crtcs != 1)
1427 wm->cxsr = false;
1428
6f9c784b
VS
1429 if (num_active_crtcs > 1)
1430 wm->level = VLV_WM_LEVEL_PM2;
1431
7c951c00 1432 for_each_intel_crtc(&dev_priv->drm, crtc) {
7eb4941f 1433 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
262cd2e1
VS
1434 enum pipe pipe = crtc->pipe;
1435
262cd2e1 1436 wm->pipe[pipe] = wm_state->wm[wm->level];
ff32c54e 1437 if (crtc->active && wm->cxsr)
262cd2e1
VS
1438 wm->sr = wm_state->sr[wm->level];
1439
1b31389c
VS
1440 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1441 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1442 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1443 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
262cd2e1
VS
1444 }
1445}
1446
fa292a4b
VS
1447static bool is_disabling(int old, int new, int threshold)
1448{
1449 return old >= threshold && new < threshold;
1450}
1451
1452static bool is_enabling(int old, int new, int threshold)
1453{
1454 return old < threshold && new >= threshold;
1455}
1456
ff32c54e 1457static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
262cd2e1 1458{
fa292a4b
VS
1459 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1460 struct vlv_wm_values new_wm = {};
262cd2e1 1461
fa292a4b 1462 vlv_merge_wm(dev_priv, &new_wm);
262cd2e1 1463
ff32c54e 1464 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
262cd2e1
VS
1465 return;
1466
fa292a4b 1467 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
262cd2e1
VS
1468 chv_set_memory_dvfs(dev_priv, false);
1469
fa292a4b 1470 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
262cd2e1
VS
1471 chv_set_memory_pm5(dev_priv, false);
1472
fa292a4b 1473 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
3d90e649 1474 _intel_set_memory_cxsr(dev_priv, false);
262cd2e1 1475
fa292a4b 1476 vlv_write_wm_values(dev_priv, &new_wm);
262cd2e1 1477
fa292a4b 1478 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
3d90e649 1479 _intel_set_memory_cxsr(dev_priv, true);
262cd2e1 1480
fa292a4b 1481 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
262cd2e1
VS
1482 chv_set_memory_pm5(dev_priv, true);
1483
fa292a4b 1484 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
262cd2e1
VS
1485 chv_set_memory_dvfs(dev_priv, true);
1486
fa292a4b 1487 *old_wm = new_wm;
3c2777fd
VS
1488}
1489
ff32c54e
VS
1490static void vlv_initial_watermarks(struct intel_atomic_state *state,
1491 struct intel_crtc_state *crtc_state)
1492{
1493 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1494 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1495
1496 mutex_lock(&dev_priv->wm.wm_mutex);
1497 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
1498 vlv_program_watermarks(dev_priv);
1499 mutex_unlock(&dev_priv->wm.wm_mutex);
1500}
1501
ae80152d
VS
1502#define single_plane_enabled(mask) is_power_of_2(mask)
1503
432081bc 1504static void g4x_update_wm(struct intel_crtc *crtc)
b445e3b0 1505{
b91eb5cc 1506 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b445e3b0 1507 static const int sr_latency_ns = 12000;
b445e3b0
ED
1508 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1509 int plane_sr, cursor_sr;
1510 unsigned int enabled = 0;
9858425c 1511 bool cxsr_enabled;
b445e3b0 1512
f0ce2310 1513 if (g4x_compute_wm0(dev_priv, PIPE_A,
5aef6003
CW
1514 &g4x_wm_info, pessimal_latency_ns,
1515 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1516 &planea_wm, &cursora_wm))
51cea1f4 1517 enabled |= 1 << PIPE_A;
b445e3b0 1518
f0ce2310 1519 if (g4x_compute_wm0(dev_priv, PIPE_B,
5aef6003
CW
1520 &g4x_wm_info, pessimal_latency_ns,
1521 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1522 &planeb_wm, &cursorb_wm))
51cea1f4 1523 enabled |= 1 << PIPE_B;
b445e3b0 1524
b445e3b0 1525 if (single_plane_enabled(enabled) &&
f0ce2310 1526 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
b445e3b0
ED
1527 sr_latency_ns,
1528 &g4x_wm_info,
1529 &g4x_cursor_wm_info,
52bd02d8 1530 &plane_sr, &cursor_sr)) {
9858425c 1531 cxsr_enabled = true;
52bd02d8 1532 } else {
9858425c 1533 cxsr_enabled = false;
5209b1f4 1534 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1535 plane_sr = cursor_sr = 0;
1536 }
b445e3b0 1537
a5043453
VS
1538 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1539 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
1540 planea_wm, cursora_wm,
1541 planeb_wm, cursorb_wm,
1542 plane_sr, cursor_sr);
1543
1544 I915_WRITE(DSPFW1,
f4998963
VS
1545 FW_WM(plane_sr, SR) |
1546 FW_WM(cursorb_wm, CURSORB) |
1547 FW_WM(planeb_wm, PLANEB) |
1548 FW_WM(planea_wm, PLANEA));
b445e3b0 1549 I915_WRITE(DSPFW2,
8c919b28 1550 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
f4998963 1551 FW_WM(cursora_wm, CURSORA));
b445e3b0
ED
1552 /* HPLL off in SR has some issues on G4x... disable it */
1553 I915_WRITE(DSPFW3,
8c919b28 1554 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
f4998963 1555 FW_WM(cursor_sr, CURSOR_SR));
9858425c
ID
1556
1557 if (cxsr_enabled)
1558 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1559}
1560
432081bc 1561static void i965_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 1562{
ffc7a76b 1563 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
efc2611e 1564 struct intel_crtc *crtc;
b445e3b0
ED
1565 int srwm = 1;
1566 int cursor_sr = 16;
9858425c 1567 bool cxsr_enabled;
b445e3b0
ED
1568
1569 /* Calc sr entries for one plane configs */
ffc7a76b 1570 crtc = single_enabled_crtc(dev_priv);
b445e3b0
ED
1571 if (crtc) {
1572 /* self-refresh has much higher latency */
1573 static const int sr_latency_ns = 12000;
efc2611e
VS
1574 const struct drm_display_mode *adjusted_mode =
1575 &crtc->config->base.adjusted_mode;
1576 const struct drm_framebuffer *fb =
1577 crtc->base.primary->state->fb;
241bfc38 1578 int clock = adjusted_mode->crtc_clock;
fec8cba3 1579 int htotal = adjusted_mode->crtc_htotal;
efc2611e 1580 int hdisplay = crtc->config->pipe_src_w;
353c8598 1581 int cpp = fb->format->cpp[0];
b445e3b0
ED
1582 unsigned long line_time_us;
1583 int entries;
1584
922044c9 1585 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1586
1587 /* Use ns/us then divide to preserve precision */
1588 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
ac484963 1589 cpp * hdisplay;
b445e3b0
ED
1590 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1591 srwm = I965_FIFO_SIZE - entries;
1592 if (srwm < 0)
1593 srwm = 1;
1594 srwm &= 0x1ff;
1595 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1596 entries, srwm);
1597
1598 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
efc2611e 1599 cpp * crtc->base.cursor->state->crtc_w;
b445e3b0
ED
1600 entries = DIV_ROUND_UP(entries,
1601 i965_cursor_wm_info.cacheline_size);
1602 cursor_sr = i965_cursor_wm_info.fifo_size -
1603 (entries + i965_cursor_wm_info.guard_size);
1604
1605 if (cursor_sr > i965_cursor_wm_info.max_wm)
1606 cursor_sr = i965_cursor_wm_info.max_wm;
1607
1608 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1609 "cursor %d\n", srwm, cursor_sr);
1610
9858425c 1611 cxsr_enabled = true;
b445e3b0 1612 } else {
9858425c 1613 cxsr_enabled = false;
b445e3b0 1614 /* Turn off self refresh if both pipes are enabled */
5209b1f4 1615 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1616 }
1617
1618 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1619 srwm);
1620
1621 /* 965 has limitations... */
f4998963
VS
1622 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1623 FW_WM(8, CURSORB) |
1624 FW_WM(8, PLANEB) |
1625 FW_WM(8, PLANEA));
1626 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1627 FW_WM(8, PLANEC_OLD));
b445e3b0 1628 /* update cursor SR watermark */
f4998963 1629 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
9858425c
ID
1630
1631 if (cxsr_enabled)
1632 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1633}
1634
f4998963
VS
1635#undef FW_WM
1636
432081bc 1637static void i9xx_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 1638{
ffc7a76b 1639 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
b445e3b0
ED
1640 const struct intel_watermark_params *wm_info;
1641 uint32_t fwater_lo;
1642 uint32_t fwater_hi;
1643 int cwm, srwm = 1;
1644 int fifo_size;
1645 int planea_wm, planeb_wm;
efc2611e 1646 struct intel_crtc *crtc, *enabled = NULL;
b445e3b0 1647
a9097be4 1648 if (IS_I945GM(dev_priv))
b445e3b0 1649 wm_info = &i945_wm_info;
5db94019 1650 else if (!IS_GEN2(dev_priv))
b445e3b0
ED
1651 wm_info = &i915_wm_info;
1652 else
9d539105 1653 wm_info = &i830_a_wm_info;
b445e3b0 1654
ef0f5e93 1655 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
b91eb5cc 1656 crtc = intel_get_crtc_for_plane(dev_priv, 0);
efc2611e
VS
1657 if (intel_crtc_active(crtc)) {
1658 const struct drm_display_mode *adjusted_mode =
1659 &crtc->config->base.adjusted_mode;
1660 const struct drm_framebuffer *fb =
1661 crtc->base.primary->state->fb;
1662 int cpp;
1663
5db94019 1664 if (IS_GEN2(dev_priv))
b9e0bda3 1665 cpp = 4;
efc2611e 1666 else
353c8598 1667 cpp = fb->format->cpp[0];
b9e0bda3 1668
241bfc38 1669 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1670 wm_info, fifo_size, cpp,
5aef6003 1671 pessimal_latency_ns);
b445e3b0 1672 enabled = crtc;
9d539105 1673 } else {
b445e3b0 1674 planea_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1675 if (planea_wm > (long)wm_info->max_wm)
1676 planea_wm = wm_info->max_wm;
1677 }
1678
5db94019 1679 if (IS_GEN2(dev_priv))
9d539105 1680 wm_info = &i830_bc_wm_info;
b445e3b0 1681
ef0f5e93 1682 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
b91eb5cc 1683 crtc = intel_get_crtc_for_plane(dev_priv, 1);
efc2611e
VS
1684 if (intel_crtc_active(crtc)) {
1685 const struct drm_display_mode *adjusted_mode =
1686 &crtc->config->base.adjusted_mode;
1687 const struct drm_framebuffer *fb =
1688 crtc->base.primary->state->fb;
1689 int cpp;
1690
5db94019 1691 if (IS_GEN2(dev_priv))
b9e0bda3 1692 cpp = 4;
efc2611e 1693 else
353c8598 1694 cpp = fb->format->cpp[0];
b9e0bda3 1695
241bfc38 1696 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1697 wm_info, fifo_size, cpp,
5aef6003 1698 pessimal_latency_ns);
b445e3b0
ED
1699 if (enabled == NULL)
1700 enabled = crtc;
1701 else
1702 enabled = NULL;
9d539105 1703 } else {
b445e3b0 1704 planeb_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1705 if (planeb_wm > (long)wm_info->max_wm)
1706 planeb_wm = wm_info->max_wm;
1707 }
b445e3b0
ED
1708
1709 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1710
50a0bc90 1711 if (IS_I915GM(dev_priv) && enabled) {
2ff8fde1 1712 struct drm_i915_gem_object *obj;
2ab1bc9d 1713
efc2611e 1714 obj = intel_fb_obj(enabled->base.primary->state->fb);
2ab1bc9d
DV
1715
1716 /* self-refresh seems busted with untiled */
3e510a8e 1717 if (!i915_gem_object_is_tiled(obj))
2ab1bc9d
DV
1718 enabled = NULL;
1719 }
1720
b445e3b0
ED
1721 /*
1722 * Overlay gets an aggressive default since video jitter is bad.
1723 */
1724 cwm = 2;
1725
1726 /* Play safe and disable self-refresh before adjusting watermarks. */
5209b1f4 1727 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1728
1729 /* Calc sr entries for one plane configs */
03427fcb 1730 if (HAS_FW_BLC(dev_priv) && enabled) {
b445e3b0
ED
1731 /* self-refresh has much higher latency */
1732 static const int sr_latency_ns = 6000;
efc2611e
VS
1733 const struct drm_display_mode *adjusted_mode =
1734 &enabled->config->base.adjusted_mode;
1735 const struct drm_framebuffer *fb =
1736 enabled->base.primary->state->fb;
241bfc38 1737 int clock = adjusted_mode->crtc_clock;
fec8cba3 1738 int htotal = adjusted_mode->crtc_htotal;
efc2611e
VS
1739 int hdisplay = enabled->config->pipe_src_w;
1740 int cpp;
b445e3b0
ED
1741 unsigned long line_time_us;
1742 int entries;
1743
50a0bc90 1744 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
2d1b5056 1745 cpp = 4;
efc2611e 1746 else
353c8598 1747 cpp = fb->format->cpp[0];
2d1b5056 1748
922044c9 1749 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1750
1751 /* Use ns/us then divide to preserve precision */
1752 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
ac484963 1753 cpp * hdisplay;
b445e3b0
ED
1754 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1755 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1756 srwm = wm_info->fifo_size - entries;
1757 if (srwm < 0)
1758 srwm = 1;
1759
50a0bc90 1760 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
b445e3b0
ED
1761 I915_WRITE(FW_BLC_SELF,
1762 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
acb91359 1763 else
b445e3b0
ED
1764 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1765 }
1766
1767 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1768 planea_wm, planeb_wm, cwm, srwm);
1769
1770 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1771 fwater_hi = (cwm & 0x1f);
1772
1773 /* Set request length to 8 cachelines per fetch */
1774 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1775 fwater_hi = fwater_hi | (1 << 8);
1776
1777 I915_WRITE(FW_BLC, fwater_lo);
1778 I915_WRITE(FW_BLC2, fwater_hi);
1779
5209b1f4
ID
1780 if (enabled)
1781 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1782}
1783
432081bc 1784static void i845_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 1785{
ffc7a76b 1786 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
efc2611e 1787 struct intel_crtc *crtc;
241bfc38 1788 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1789 uint32_t fwater_lo;
1790 int planea_wm;
1791
ffc7a76b 1792 crtc = single_enabled_crtc(dev_priv);
b445e3b0
ED
1793 if (crtc == NULL)
1794 return;
1795
efc2611e 1796 adjusted_mode = &crtc->config->base.adjusted_mode;
241bfc38 1797 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
feb56b93 1798 &i845_wm_info,
ef0f5e93 1799 dev_priv->display.get_fifo_size(dev_priv, 0),
5aef6003 1800 4, pessimal_latency_ns);
b445e3b0
ED
1801 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1802 fwater_lo |= (3<<8) | planea_wm;
1803
1804 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1805
1806 I915_WRITE(FW_BLC, fwater_lo);
1807}
1808
37126462 1809/* latency must be in 0.1us units. */
ac484963 1810static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
801bcfff
PZ
1811{
1812 uint64_t ret;
1813
3312ba65
VS
1814 if (WARN(latency == 0, "Latency value missing\n"))
1815 return UINT_MAX;
1816
ac484963 1817 ret = (uint64_t) pixel_rate * cpp * latency;
801bcfff
PZ
1818 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1819
1820 return ret;
1821}
1822
37126462 1823/* latency must be in 0.1us units. */
23297044 1824static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
ac484963 1825 uint32_t horiz_pixels, uint8_t cpp,
801bcfff
PZ
1826 uint32_t latency)
1827{
1828 uint32_t ret;
1829
3312ba65
VS
1830 if (WARN(latency == 0, "Latency value missing\n"))
1831 return UINT_MAX;
15126882
MR
1832 if (WARN_ON(!pipe_htotal))
1833 return UINT_MAX;
3312ba65 1834
801bcfff 1835 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
ac484963 1836 ret = (ret + 1) * horiz_pixels * cpp;
801bcfff
PZ
1837 ret = DIV_ROUND_UP(ret, 64) + 2;
1838 return ret;
1839}
1840
23297044 1841static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
ac484963 1842 uint8_t cpp)
cca32e9a 1843{
15126882
MR
1844 /*
1845 * Neither of these should be possible since this function shouldn't be
1846 * called if the CRTC is off or the plane is invisible. But let's be
1847 * extra paranoid to avoid a potential divide-by-zero if we screw up
1848 * elsewhere in the driver.
1849 */
ac484963 1850 if (WARN_ON(!cpp))
15126882
MR
1851 return 0;
1852 if (WARN_ON(!horiz_pixels))
1853 return 0;
1854
ac484963 1855 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
cca32e9a
PZ
1856}
1857
820c1980 1858struct ilk_wm_maximums {
cca32e9a
PZ
1859 uint16_t pri;
1860 uint16_t spr;
1861 uint16_t cur;
1862 uint16_t fbc;
1863};
1864
37126462
VS
1865/*
1866 * For both WM_PIPE and WM_LP.
1867 * mem_value must be in 0.1us units.
1868 */
7221fc33 1869static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
43d59eda 1870 const struct intel_plane_state *pstate,
cca32e9a
PZ
1871 uint32_t mem_value,
1872 bool is_lp)
801bcfff 1873{
cca32e9a 1874 uint32_t method1, method2;
8305494e 1875 int cpp;
cca32e9a 1876
936e71e3 1877 if (!cstate->base.active || !pstate->base.visible)
801bcfff
PZ
1878 return 0;
1879
353c8598 1880 cpp = pstate->base.fb->format->cpp[0];
8305494e 1881
a7d1b3f4 1882 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
cca32e9a
PZ
1883
1884 if (!is_lp)
1885 return method1;
1886
a7d1b3f4 1887 method2 = ilk_wm_method2(cstate->pixel_rate,
7221fc33 1888 cstate->base.adjusted_mode.crtc_htotal,
936e71e3 1889 drm_rect_width(&pstate->base.dst),
ac484963 1890 cpp, mem_value);
cca32e9a
PZ
1891
1892 return min(method1, method2);
801bcfff
PZ
1893}
1894
37126462
VS
1895/*
1896 * For both WM_PIPE and WM_LP.
1897 * mem_value must be in 0.1us units.
1898 */
7221fc33 1899static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
43d59eda 1900 const struct intel_plane_state *pstate,
801bcfff
PZ
1901 uint32_t mem_value)
1902{
1903 uint32_t method1, method2;
8305494e 1904 int cpp;
801bcfff 1905
936e71e3 1906 if (!cstate->base.active || !pstate->base.visible)
801bcfff
PZ
1907 return 0;
1908
353c8598 1909 cpp = pstate->base.fb->format->cpp[0];
8305494e 1910
a7d1b3f4
VS
1911 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
1912 method2 = ilk_wm_method2(cstate->pixel_rate,
7221fc33 1913 cstate->base.adjusted_mode.crtc_htotal,
936e71e3 1914 drm_rect_width(&pstate->base.dst),
ac484963 1915 cpp, mem_value);
801bcfff
PZ
1916 return min(method1, method2);
1917}
1918
37126462
VS
1919/*
1920 * For both WM_PIPE and WM_LP.
1921 * mem_value must be in 0.1us units.
1922 */
7221fc33 1923static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
43d59eda 1924 const struct intel_plane_state *pstate,
801bcfff
PZ
1925 uint32_t mem_value)
1926{
a5509abd
VS
1927 int cpp;
1928
b2435692 1929 /*
a5509abd
VS
1930 * Treat cursor with fb as always visible since cursor updates
1931 * can happen faster than the vrefresh rate, and the current
1932 * watermark code doesn't handle that correctly. Cursor updates
1933 * which set/clear the fb or change the cursor size are going
1934 * to get throttled by intel_legacy_cursor_update() to work
1935 * around this problem with the watermark code.
b2435692 1936 */
a5509abd 1937 if (!cstate->base.active || !pstate->base.fb)
801bcfff
PZ
1938 return 0;
1939
a5509abd
VS
1940 cpp = pstate->base.fb->format->cpp[0];
1941
a7d1b3f4 1942 return ilk_wm_method2(cstate->pixel_rate,
7221fc33 1943 cstate->base.adjusted_mode.crtc_htotal,
a5509abd 1944 pstate->base.crtc_w, cpp, mem_value);
801bcfff
PZ
1945}
1946
cca32e9a 1947/* Only for WM_LP. */
7221fc33 1948static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
43d59eda 1949 const struct intel_plane_state *pstate,
1fda9882 1950 uint32_t pri_val)
cca32e9a 1951{
8305494e 1952 int cpp;
43d59eda 1953
936e71e3 1954 if (!cstate->base.active || !pstate->base.visible)
cca32e9a
PZ
1955 return 0;
1956
353c8598 1957 cpp = pstate->base.fb->format->cpp[0];
8305494e 1958
936e71e3 1959 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
cca32e9a
PZ
1960}
1961
175fded1
TU
1962static unsigned int
1963ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
158ae64f 1964{
175fded1 1965 if (INTEL_GEN(dev_priv) >= 8)
416f4727 1966 return 3072;
175fded1 1967 else if (INTEL_GEN(dev_priv) >= 7)
158ae64f
VS
1968 return 768;
1969 else
1970 return 512;
1971}
1972
175fded1
TU
1973static unsigned int
1974ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
1975 int level, bool is_sprite)
4e975081 1976{
175fded1 1977 if (INTEL_GEN(dev_priv) >= 8)
4e975081
VS
1978 /* BDW primary/sprite plane watermarks */
1979 return level == 0 ? 255 : 2047;
175fded1 1980 else if (INTEL_GEN(dev_priv) >= 7)
4e975081
VS
1981 /* IVB/HSW primary/sprite plane watermarks */
1982 return level == 0 ? 127 : 1023;
1983 else if (!is_sprite)
1984 /* ILK/SNB primary plane watermarks */
1985 return level == 0 ? 127 : 511;
1986 else
1987 /* ILK/SNB sprite plane watermarks */
1988 return level == 0 ? 63 : 255;
1989}
1990
175fded1
TU
1991static unsigned int
1992ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
4e975081 1993{
175fded1 1994 if (INTEL_GEN(dev_priv) >= 7)
4e975081
VS
1995 return level == 0 ? 63 : 255;
1996 else
1997 return level == 0 ? 31 : 63;
1998}
1999
175fded1 2000static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
4e975081 2001{
175fded1 2002 if (INTEL_GEN(dev_priv) >= 8)
4e975081
VS
2003 return 31;
2004 else
2005 return 15;
2006}
2007
158ae64f
VS
2008/* Calculate the maximum primary/sprite plane watermark */
2009static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2010 int level,
240264f4 2011 const struct intel_wm_config *config,
158ae64f
VS
2012 enum intel_ddb_partitioning ddb_partitioning,
2013 bool is_sprite)
2014{
175fded1
TU
2015 struct drm_i915_private *dev_priv = to_i915(dev);
2016 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
158ae64f
VS
2017
2018 /* if sprites aren't enabled, sprites get nothing */
240264f4 2019 if (is_sprite && !config->sprites_enabled)
158ae64f
VS
2020 return 0;
2021
2022 /* HSW allows LP1+ watermarks even with multiple pipes */
240264f4 2023 if (level == 0 || config->num_pipes_active > 1) {
175fded1 2024 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
158ae64f
VS
2025
2026 /*
2027 * For some reason the non self refresh
2028 * FIFO size is only half of the self
2029 * refresh FIFO size on ILK/SNB.
2030 */
175fded1 2031 if (INTEL_GEN(dev_priv) <= 6)
158ae64f
VS
2032 fifo_size /= 2;
2033 }
2034
240264f4 2035 if (config->sprites_enabled) {
158ae64f
VS
2036 /* level 0 is always calculated with 1:1 split */
2037 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2038 if (is_sprite)
2039 fifo_size *= 5;
2040 fifo_size /= 6;
2041 } else {
2042 fifo_size /= 2;
2043 }
2044 }
2045
2046 /* clamp to max that the registers can hold */
175fded1 2047 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
158ae64f
VS
2048}
2049
2050/* Calculate the maximum cursor plane watermark */
2051static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
240264f4
VS
2052 int level,
2053 const struct intel_wm_config *config)
158ae64f
VS
2054{
2055 /* HSW LP1+ watermarks w/ multiple pipes */
240264f4 2056 if (level > 0 && config->num_pipes_active > 1)
158ae64f
VS
2057 return 64;
2058
2059 /* otherwise just report max that registers can hold */
175fded1 2060 return ilk_cursor_wm_reg_max(to_i915(dev), level);
158ae64f
VS
2061}
2062
d34ff9c6 2063static void ilk_compute_wm_maximums(const struct drm_device *dev,
34982fe1
VS
2064 int level,
2065 const struct intel_wm_config *config,
2066 enum intel_ddb_partitioning ddb_partitioning,
820c1980 2067 struct ilk_wm_maximums *max)
158ae64f 2068{
240264f4
VS
2069 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2070 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2071 max->cur = ilk_cursor_wm_max(dev, level, config);
175fded1 2072 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
158ae64f
VS
2073}
2074
175fded1 2075static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
a3cb4048
VS
2076 int level,
2077 struct ilk_wm_maximums *max)
2078{
175fded1
TU
2079 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2080 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2081 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2082 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
a3cb4048
VS
2083}
2084
d9395655 2085static bool ilk_validate_wm_level(int level,
820c1980 2086 const struct ilk_wm_maximums *max,
d9395655 2087 struct intel_wm_level *result)
a9786a11
VS
2088{
2089 bool ret;
2090
2091 /* already determined to be invalid? */
2092 if (!result->enable)
2093 return false;
2094
2095 result->enable = result->pri_val <= max->pri &&
2096 result->spr_val <= max->spr &&
2097 result->cur_val <= max->cur;
2098
2099 ret = result->enable;
2100
2101 /*
2102 * HACK until we can pre-compute everything,
2103 * and thus fail gracefully if LP0 watermarks
2104 * are exceeded...
2105 */
2106 if (level == 0 && !result->enable) {
2107 if (result->pri_val > max->pri)
2108 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2109 level, result->pri_val, max->pri);
2110 if (result->spr_val > max->spr)
2111 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2112 level, result->spr_val, max->spr);
2113 if (result->cur_val > max->cur)
2114 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2115 level, result->cur_val, max->cur);
2116
2117 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2118 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2119 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2120 result->enable = true;
2121 }
2122
a9786a11
VS
2123 return ret;
2124}
2125
d34ff9c6 2126static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
43d59eda 2127 const struct intel_crtc *intel_crtc,
6f5ddd17 2128 int level,
7221fc33 2129 struct intel_crtc_state *cstate,
86c8bbbe
MR
2130 struct intel_plane_state *pristate,
2131 struct intel_plane_state *sprstate,
2132 struct intel_plane_state *curstate,
1fd527cc 2133 struct intel_wm_level *result)
6f5ddd17
VS
2134{
2135 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2136 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2137 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2138
2139 /* WM1+ latency values stored in 0.5us units */
2140 if (level > 0) {
2141 pri_latency *= 5;
2142 spr_latency *= 5;
2143 cur_latency *= 5;
2144 }
2145
e3bddded
ML
2146 if (pristate) {
2147 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2148 pri_latency, level);
2149 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2150 }
2151
2152 if (sprstate)
2153 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2154
2155 if (curstate)
2156 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2157
6f5ddd17
VS
2158 result->enable = true;
2159}
2160
801bcfff 2161static uint32_t
532f7a7f 2162hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
1f8eeabf 2163{
532f7a7f
VS
2164 const struct intel_atomic_state *intel_state =
2165 to_intel_atomic_state(cstate->base.state);
ee91a159
MR
2166 const struct drm_display_mode *adjusted_mode =
2167 &cstate->base.adjusted_mode;
85a02deb 2168 u32 linetime, ips_linetime;
1f8eeabf 2169
ee91a159
MR
2170 if (!cstate->base.active)
2171 return 0;
2172 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2173 return 0;
bb0f4aab 2174 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
801bcfff 2175 return 0;
1011d8c4 2176
1f8eeabf
ED
2177 /* The WM are computed with base on how long it takes to fill a single
2178 * row at the given clock rate, multiplied by 8.
2179 * */
124abe07
VS
2180 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2181 adjusted_mode->crtc_clock);
2182 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
bb0f4aab 2183 intel_state->cdclk.logical.cdclk);
1f8eeabf 2184
801bcfff
PZ
2185 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2186 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
2187}
2188
bb726519
VS
2189static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2190 uint16_t wm[8])
12b134df 2191{
5db94019 2192 if (IS_GEN9(dev_priv)) {
2af30a5c 2193 uint32_t val;
4f947386 2194 int ret, i;
5db94019 2195 int level, max_level = ilk_wm_max_level(dev_priv);
2af30a5c
PB
2196
2197 /* read the first set of memory latencies[0:3] */
2198 val = 0; /* data0 to be programmed to 0 for first set */
2199 mutex_lock(&dev_priv->rps.hw_lock);
2200 ret = sandybridge_pcode_read(dev_priv,
2201 GEN9_PCODE_READ_MEM_LATENCY,
2202 &val);
2203 mutex_unlock(&dev_priv->rps.hw_lock);
2204
2205 if (ret) {
2206 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2207 return;
2208 }
2209
2210 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2211 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2212 GEN9_MEM_LATENCY_LEVEL_MASK;
2213 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2214 GEN9_MEM_LATENCY_LEVEL_MASK;
2215 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2216 GEN9_MEM_LATENCY_LEVEL_MASK;
2217
2218 /* read the second set of memory latencies[4:7] */
2219 val = 1; /* data0 to be programmed to 1 for second set */
2220 mutex_lock(&dev_priv->rps.hw_lock);
2221 ret = sandybridge_pcode_read(dev_priv,
2222 GEN9_PCODE_READ_MEM_LATENCY,
2223 &val);
2224 mutex_unlock(&dev_priv->rps.hw_lock);
2225 if (ret) {
2226 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2227 return;
2228 }
2229
2230 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2231 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2232 GEN9_MEM_LATENCY_LEVEL_MASK;
2233 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2234 GEN9_MEM_LATENCY_LEVEL_MASK;
2235 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2236 GEN9_MEM_LATENCY_LEVEL_MASK;
2237
0727e40a
PZ
2238 /*
2239 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2240 * need to be disabled. We make sure to sanitize the values out
2241 * of the punit to satisfy this requirement.
2242 */
2243 for (level = 1; level <= max_level; level++) {
2244 if (wm[level] == 0) {
2245 for (i = level + 1; i <= max_level; i++)
2246 wm[i] = 0;
2247 break;
2248 }
2249 }
2250
367294be 2251 /*
9fb5026f 2252 * WaWmMemoryReadLatency:skl,glk
6f97235b 2253 *
367294be 2254 * punit doesn't take into account the read latency so we need
0727e40a
PZ
2255 * to add 2us to the various latency levels we retrieve from the
2256 * punit when level 0 response data us 0us.
367294be 2257 */
0727e40a
PZ
2258 if (wm[0] == 0) {
2259 wm[0] += 2;
2260 for (level = 1; level <= max_level; level++) {
2261 if (wm[level] == 0)
2262 break;
367294be 2263 wm[level] += 2;
4f947386 2264 }
0727e40a
PZ
2265 }
2266
8652744b 2267 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
12b134df
VS
2268 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2269
2270 wm[0] = (sskpd >> 56) & 0xFF;
2271 if (wm[0] == 0)
2272 wm[0] = sskpd & 0xF;
e5d5019e
VS
2273 wm[1] = (sskpd >> 4) & 0xFF;
2274 wm[2] = (sskpd >> 12) & 0xFF;
2275 wm[3] = (sskpd >> 20) & 0x1FF;
2276 wm[4] = (sskpd >> 32) & 0x1FF;
bb726519 2277 } else if (INTEL_GEN(dev_priv) >= 6) {
63cf9a13
VS
2278 uint32_t sskpd = I915_READ(MCH_SSKPD);
2279
2280 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2281 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2282 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2283 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
bb726519 2284 } else if (INTEL_GEN(dev_priv) >= 5) {
3a88d0ac
VS
2285 uint32_t mltr = I915_READ(MLTR_ILK);
2286
2287 /* ILK primary LP0 latency is 700 ns */
2288 wm[0] = 7;
2289 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2290 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
2291 }
2292}
2293
5db94019
TU
2294static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2295 uint16_t wm[5])
53615a5e
VS
2296{
2297 /* ILK sprite LP0 latency is 1300 ns */
5db94019 2298 if (IS_GEN5(dev_priv))
53615a5e
VS
2299 wm[0] = 13;
2300}
2301
fd6b8f43
TU
2302static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2303 uint16_t wm[5])
53615a5e
VS
2304{
2305 /* ILK cursor LP0 latency is 1300 ns */
fd6b8f43 2306 if (IS_GEN5(dev_priv))
53615a5e
VS
2307 wm[0] = 13;
2308
2309 /* WaDoubleCursorLP3Latency:ivb */
fd6b8f43 2310 if (IS_IVYBRIDGE(dev_priv))
53615a5e
VS
2311 wm[3] *= 2;
2312}
2313
5db94019 2314int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
26ec971e 2315{
26ec971e 2316 /* how many WM levels are we expecting */
8652744b 2317 if (INTEL_GEN(dev_priv) >= 9)
2af30a5c 2318 return 7;
8652744b 2319 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ad0d6dc4 2320 return 4;
8652744b 2321 else if (INTEL_GEN(dev_priv) >= 6)
ad0d6dc4 2322 return 3;
26ec971e 2323 else
ad0d6dc4
VS
2324 return 2;
2325}
7526ed79 2326
5db94019 2327static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
ad0d6dc4 2328 const char *name,
2af30a5c 2329 const uint16_t wm[8])
ad0d6dc4 2330{
5db94019 2331 int level, max_level = ilk_wm_max_level(dev_priv);
26ec971e
VS
2332
2333 for (level = 0; level <= max_level; level++) {
2334 unsigned int latency = wm[level];
2335
2336 if (latency == 0) {
2337 DRM_ERROR("%s WM%d latency not provided\n",
2338 name, level);
2339 continue;
2340 }
2341
2af30a5c
PB
2342 /*
2343 * - latencies are in us on gen9.
2344 * - before then, WM1+ latency values are in 0.5us units
2345 */
5db94019 2346 if (IS_GEN9(dev_priv))
2af30a5c
PB
2347 latency *= 10;
2348 else if (level > 0)
26ec971e
VS
2349 latency *= 5;
2350
2351 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2352 name, level, wm[level],
2353 latency / 10, latency % 10);
2354 }
2355}
2356
e95a2f75
VS
2357static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2358 uint16_t wm[5], uint16_t min)
2359{
5db94019 2360 int level, max_level = ilk_wm_max_level(dev_priv);
e95a2f75
VS
2361
2362 if (wm[0] >= min)
2363 return false;
2364
2365 wm[0] = max(wm[0], min);
2366 for (level = 1; level <= max_level; level++)
2367 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2368
2369 return true;
2370}
2371
bb726519 2372static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
e95a2f75 2373{
e95a2f75
VS
2374 bool changed;
2375
2376 /*
2377 * The BIOS provided WM memory latency values are often
2378 * inadequate for high resolution displays. Adjust them.
2379 */
2380 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2381 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2382 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2383
2384 if (!changed)
2385 return;
2386
2387 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
5db94019
TU
2388 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2389 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2390 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
e95a2f75
VS
2391}
2392
bb726519 2393static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
53615a5e 2394{
bb726519 2395 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
53615a5e
VS
2396
2397 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2398 sizeof(dev_priv->wm.pri_latency));
2399 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2400 sizeof(dev_priv->wm.pri_latency));
2401
5db94019 2402 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
fd6b8f43 2403 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
26ec971e 2404
5db94019
TU
2405 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2406 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2407 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
e95a2f75 2408
5db94019 2409 if (IS_GEN6(dev_priv))
bb726519 2410 snb_wm_latency_quirk(dev_priv);
53615a5e
VS
2411}
2412
bb726519 2413static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
2af30a5c 2414{
bb726519 2415 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
5db94019 2416 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
2af30a5c
PB
2417}
2418
ed4a6a7c
MR
2419static bool ilk_validate_pipe_wm(struct drm_device *dev,
2420 struct intel_pipe_wm *pipe_wm)
2421{
2422 /* LP0 watermark maximums depend on this pipe alone */
2423 const struct intel_wm_config config = {
2424 .num_pipes_active = 1,
2425 .sprites_enabled = pipe_wm->sprites_enabled,
2426 .sprites_scaled = pipe_wm->sprites_scaled,
2427 };
2428 struct ilk_wm_maximums max;
2429
2430 /* LP0 watermarks always use 1/2 DDB partitioning */
2431 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2432
2433 /* At least LP0 must be valid */
2434 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2435 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2436 return false;
2437 }
2438
2439 return true;
2440}
2441
0b2ae6d7 2442/* Compute new watermarks for the pipe */
e3bddded 2443static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
0b2ae6d7 2444{
e3bddded
ML
2445 struct drm_atomic_state *state = cstate->base.state;
2446 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
86c8bbbe 2447 struct intel_pipe_wm *pipe_wm;
e3bddded 2448 struct drm_device *dev = state->dev;
fac5e23e 2449 const struct drm_i915_private *dev_priv = to_i915(dev);
43d59eda 2450 struct intel_plane *intel_plane;
86c8bbbe 2451 struct intel_plane_state *pristate = NULL;
43d59eda 2452 struct intel_plane_state *sprstate = NULL;
86c8bbbe 2453 struct intel_plane_state *curstate = NULL;
5db94019 2454 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
820c1980 2455 struct ilk_wm_maximums max;
0b2ae6d7 2456
e8f1f02e 2457 pipe_wm = &cstate->wm.ilk.optimal;
86c8bbbe 2458
43d59eda 2459 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
e3bddded
ML
2460 struct intel_plane_state *ps;
2461
2462 ps = intel_atomic_get_existing_plane_state(state,
2463 intel_plane);
2464 if (!ps)
2465 continue;
86c8bbbe
MR
2466
2467 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
e3bddded 2468 pristate = ps;
86c8bbbe 2469 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
e3bddded 2470 sprstate = ps;
86c8bbbe 2471 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
e3bddded 2472 curstate = ps;
43d59eda
MR
2473 }
2474
ed4a6a7c 2475 pipe_wm->pipe_enabled = cstate->base.active;
e3bddded 2476 if (sprstate) {
936e71e3
VS
2477 pipe_wm->sprites_enabled = sprstate->base.visible;
2478 pipe_wm->sprites_scaled = sprstate->base.visible &&
2479 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2480 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
e3bddded
ML
2481 }
2482
d81f04c5
ML
2483 usable_level = max_level;
2484
7b39a0b7 2485 /* ILK/SNB: LP2+ watermarks only w/o sprites */
175fded1 2486 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
d81f04c5 2487 usable_level = 1;
7b39a0b7
VS
2488
2489 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
ed4a6a7c 2490 if (pipe_wm->sprites_scaled)
d81f04c5 2491 usable_level = 0;
7b39a0b7 2492
86c8bbbe 2493 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
71f0a626
ML
2494 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2495
2496 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2497 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
0b2ae6d7 2498
8652744b 2499 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
532f7a7f 2500 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
0b2ae6d7 2501
ed4a6a7c 2502 if (!ilk_validate_pipe_wm(dev, pipe_wm))
1a426d61 2503 return -EINVAL;
a3cb4048 2504
175fded1 2505 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
a3cb4048
VS
2506
2507 for (level = 1; level <= max_level; level++) {
71f0a626 2508 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
a3cb4048 2509
86c8bbbe 2510 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
d81f04c5 2511 pristate, sprstate, curstate, wm);
a3cb4048
VS
2512
2513 /*
2514 * Disable any watermark level that exceeds the
2515 * register maximums since such watermarks are
2516 * always invalid.
2517 */
71f0a626
ML
2518 if (level > usable_level)
2519 continue;
2520
2521 if (ilk_validate_wm_level(level, &max, wm))
2522 pipe_wm->wm[level] = *wm;
2523 else
d81f04c5 2524 usable_level = level;
a3cb4048
VS
2525 }
2526
86c8bbbe 2527 return 0;
0b2ae6d7
VS
2528}
2529
ed4a6a7c
MR
2530/*
2531 * Build a set of 'intermediate' watermark values that satisfy both the old
2532 * state and the new state. These can be programmed to the hardware
2533 * immediately.
2534 */
2535static int ilk_compute_intermediate_wm(struct drm_device *dev,
2536 struct intel_crtc *intel_crtc,
2537 struct intel_crtc_state *newstate)
2538{
e8f1f02e 2539 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
ed4a6a7c 2540 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
5db94019 2541 int level, max_level = ilk_wm_max_level(to_i915(dev));
ed4a6a7c
MR
2542
2543 /*
2544 * Start with the final, target watermarks, then combine with the
2545 * currently active watermarks to get values that are safe both before
2546 * and after the vblank.
2547 */
e8f1f02e 2548 *a = newstate->wm.ilk.optimal;
ed4a6a7c
MR
2549 a->pipe_enabled |= b->pipe_enabled;
2550 a->sprites_enabled |= b->sprites_enabled;
2551 a->sprites_scaled |= b->sprites_scaled;
2552
2553 for (level = 0; level <= max_level; level++) {
2554 struct intel_wm_level *a_wm = &a->wm[level];
2555 const struct intel_wm_level *b_wm = &b->wm[level];
2556
2557 a_wm->enable &= b_wm->enable;
2558 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2559 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2560 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2561 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2562 }
2563
2564 /*
2565 * We need to make sure that these merged watermark values are
2566 * actually a valid configuration themselves. If they're not,
2567 * there's no safe way to transition from the old state to
2568 * the new state, so we need to fail the atomic transaction.
2569 */
2570 if (!ilk_validate_pipe_wm(dev, a))
2571 return -EINVAL;
2572
2573 /*
2574 * If our intermediate WM are identical to the final WM, then we can
2575 * omit the post-vblank programming; only update if it's different.
2576 */
e8f1f02e 2577 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) == 0)
ed4a6a7c
MR
2578 newstate->wm.need_postvbl_update = false;
2579
2580 return 0;
2581}
2582
0b2ae6d7
VS
2583/*
2584 * Merge the watermarks from all active pipes for a specific level.
2585 */
2586static void ilk_merge_wm_level(struct drm_device *dev,
2587 int level,
2588 struct intel_wm_level *ret_wm)
2589{
2590 const struct intel_crtc *intel_crtc;
2591
d52fea5b
VS
2592 ret_wm->enable = true;
2593
d3fcc808 2594 for_each_intel_crtc(dev, intel_crtc) {
ed4a6a7c 2595 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
fe392efd
VS
2596 const struct intel_wm_level *wm = &active->wm[level];
2597
2598 if (!active->pipe_enabled)
2599 continue;
0b2ae6d7 2600
d52fea5b
VS
2601 /*
2602 * The watermark values may have been used in the past,
2603 * so we must maintain them in the registers for some
2604 * time even if the level is now disabled.
2605 */
0b2ae6d7 2606 if (!wm->enable)
d52fea5b 2607 ret_wm->enable = false;
0b2ae6d7
VS
2608
2609 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2610 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2611 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2612 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2613 }
0b2ae6d7
VS
2614}
2615
2616/*
2617 * Merge all low power watermarks for all active pipes.
2618 */
2619static void ilk_wm_merge(struct drm_device *dev,
0ba22e26 2620 const struct intel_wm_config *config,
820c1980 2621 const struct ilk_wm_maximums *max,
0b2ae6d7
VS
2622 struct intel_pipe_wm *merged)
2623{
fac5e23e 2624 struct drm_i915_private *dev_priv = to_i915(dev);
5db94019 2625 int level, max_level = ilk_wm_max_level(dev_priv);
d52fea5b 2626 int last_enabled_level = max_level;
0b2ae6d7 2627
0ba22e26 2628 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
fd6b8f43 2629 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
0ba22e26 2630 config->num_pipes_active > 1)
1204d5ba 2631 last_enabled_level = 0;
0ba22e26 2632
6c8b6c28 2633 /* ILK: FBC WM must be disabled always */
175fded1 2634 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
0b2ae6d7
VS
2635
2636 /* merge each WM1+ level */
2637 for (level = 1; level <= max_level; level++) {
2638 struct intel_wm_level *wm = &merged->wm[level];
2639
2640 ilk_merge_wm_level(dev, level, wm);
2641
d52fea5b
VS
2642 if (level > last_enabled_level)
2643 wm->enable = false;
2644 else if (!ilk_validate_wm_level(level, max, wm))
2645 /* make sure all following levels get disabled */
2646 last_enabled_level = level - 1;
0b2ae6d7
VS
2647
2648 /*
2649 * The spec says it is preferred to disable
2650 * FBC WMs instead of disabling a WM level.
2651 */
2652 if (wm->fbc_val > max->fbc) {
d52fea5b
VS
2653 if (wm->enable)
2654 merged->fbc_wm_enabled = false;
0b2ae6d7
VS
2655 wm->fbc_val = 0;
2656 }
2657 }
6c8b6c28
VS
2658
2659 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2660 /*
2661 * FIXME this is racy. FBC might get enabled later.
2662 * What we should check here is whether FBC can be
2663 * enabled sometime later.
2664 */
5db94019 2665 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
0e631adc 2666 intel_fbc_is_active(dev_priv)) {
6c8b6c28
VS
2667 for (level = 2; level <= max_level; level++) {
2668 struct intel_wm_level *wm = &merged->wm[level];
2669
2670 wm->enable = false;
2671 }
2672 }
0b2ae6d7
VS
2673}
2674
b380ca3c
VS
2675static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2676{
2677 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2678 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2679}
2680
a68d68ee
VS
2681/* The value we need to program into the WM_LPx latency field */
2682static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2683{
fac5e23e 2684 struct drm_i915_private *dev_priv = to_i915(dev);
a68d68ee 2685
8652744b 2686 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
a68d68ee
VS
2687 return 2 * level;
2688 else
2689 return dev_priv->wm.pri_latency[level];
2690}
2691
820c1980 2692static void ilk_compute_wm_results(struct drm_device *dev,
0362c781 2693 const struct intel_pipe_wm *merged,
609cedef 2694 enum intel_ddb_partitioning partitioning,
820c1980 2695 struct ilk_wm_values *results)
801bcfff 2696{
175fded1 2697 struct drm_i915_private *dev_priv = to_i915(dev);
0b2ae6d7
VS
2698 struct intel_crtc *intel_crtc;
2699 int level, wm_lp;
cca32e9a 2700
0362c781 2701 results->enable_fbc_wm = merged->fbc_wm_enabled;
609cedef 2702 results->partitioning = partitioning;
cca32e9a 2703
0b2ae6d7 2704 /* LP1+ register values */
cca32e9a 2705 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
1fd527cc 2706 const struct intel_wm_level *r;
801bcfff 2707
b380ca3c 2708 level = ilk_wm_lp_to_level(wm_lp, merged);
0b2ae6d7 2709
0362c781 2710 r = &merged->wm[level];
cca32e9a 2711
d52fea5b
VS
2712 /*
2713 * Maintain the watermark values even if the level is
2714 * disabled. Doing otherwise could cause underruns.
2715 */
2716 results->wm_lp[wm_lp - 1] =
a68d68ee 2717 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
416f4727
VS
2718 (r->pri_val << WM1_LP_SR_SHIFT) |
2719 r->cur_val;
2720
d52fea5b
VS
2721 if (r->enable)
2722 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2723
175fded1 2724 if (INTEL_GEN(dev_priv) >= 8)
416f4727
VS
2725 results->wm_lp[wm_lp - 1] |=
2726 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2727 else
2728 results->wm_lp[wm_lp - 1] |=
2729 r->fbc_val << WM1_LP_FBC_SHIFT;
2730
d52fea5b
VS
2731 /*
2732 * Always set WM1S_LP_EN when spr_val != 0, even if the
2733 * level is disabled. Doing otherwise could cause underruns.
2734 */
175fded1 2735 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
6cef2b8a
VS
2736 WARN_ON(wm_lp != 1);
2737 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2738 } else
2739 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
cca32e9a 2740 }
801bcfff 2741
0b2ae6d7 2742 /* LP0 register values */
d3fcc808 2743 for_each_intel_crtc(dev, intel_crtc) {
0b2ae6d7 2744 enum pipe pipe = intel_crtc->pipe;
ed4a6a7c
MR
2745 const struct intel_wm_level *r =
2746 &intel_crtc->wm.active.ilk.wm[0];
0b2ae6d7
VS
2747
2748 if (WARN_ON(!r->enable))
2749 continue;
2750
ed4a6a7c 2751 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
1011d8c4 2752
0b2ae6d7
VS
2753 results->wm_pipe[pipe] =
2754 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2755 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2756 r->cur_val;
801bcfff
PZ
2757 }
2758}
2759
861f3389
PZ
2760/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2761 * case both are at the same level. Prefer r1 in case they're the same. */
820c1980 2762static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
198a1e9b
VS
2763 struct intel_pipe_wm *r1,
2764 struct intel_pipe_wm *r2)
861f3389 2765{
5db94019 2766 int level, max_level = ilk_wm_max_level(to_i915(dev));
198a1e9b 2767 int level1 = 0, level2 = 0;
861f3389 2768
198a1e9b
VS
2769 for (level = 1; level <= max_level; level++) {
2770 if (r1->wm[level].enable)
2771 level1 = level;
2772 if (r2->wm[level].enable)
2773 level2 = level;
861f3389
PZ
2774 }
2775
198a1e9b
VS
2776 if (level1 == level2) {
2777 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
861f3389
PZ
2778 return r2;
2779 else
2780 return r1;
198a1e9b 2781 } else if (level1 > level2) {
861f3389
PZ
2782 return r1;
2783 } else {
2784 return r2;
2785 }
2786}
2787
49a687c4
VS
2788/* dirty bits used to track which watermarks need changes */
2789#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2790#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2791#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2792#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2793#define WM_DIRTY_FBC (1 << 24)
2794#define WM_DIRTY_DDB (1 << 25)
2795
055e393f 2796static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
820c1980
ID
2797 const struct ilk_wm_values *old,
2798 const struct ilk_wm_values *new)
49a687c4
VS
2799{
2800 unsigned int dirty = 0;
2801 enum pipe pipe;
2802 int wm_lp;
2803
055e393f 2804 for_each_pipe(dev_priv, pipe) {
49a687c4
VS
2805 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2806 dirty |= WM_DIRTY_LINETIME(pipe);
2807 /* Must disable LP1+ watermarks too */
2808 dirty |= WM_DIRTY_LP_ALL;
2809 }
2810
2811 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2812 dirty |= WM_DIRTY_PIPE(pipe);
2813 /* Must disable LP1+ watermarks too */
2814 dirty |= WM_DIRTY_LP_ALL;
2815 }
2816 }
2817
2818 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2819 dirty |= WM_DIRTY_FBC;
2820 /* Must disable LP1+ watermarks too */
2821 dirty |= WM_DIRTY_LP_ALL;
2822 }
2823
2824 if (old->partitioning != new->partitioning) {
2825 dirty |= WM_DIRTY_DDB;
2826 /* Must disable LP1+ watermarks too */
2827 dirty |= WM_DIRTY_LP_ALL;
2828 }
2829
2830 /* LP1+ watermarks already deemed dirty, no need to continue */
2831 if (dirty & WM_DIRTY_LP_ALL)
2832 return dirty;
2833
2834 /* Find the lowest numbered LP1+ watermark in need of an update... */
2835 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2836 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2837 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2838 break;
2839 }
2840
2841 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2842 for (; wm_lp <= 3; wm_lp++)
2843 dirty |= WM_DIRTY_LP(wm_lp);
2844
2845 return dirty;
2846}
2847
8553c18e
VS
2848static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2849 unsigned int dirty)
801bcfff 2850{
820c1980 2851 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e 2852 bool changed = false;
801bcfff 2853
facd619b
VS
2854 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2855 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2856 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
8553c18e 2857 changed = true;
facd619b
VS
2858 }
2859 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2860 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2861 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
8553c18e 2862 changed = true;
facd619b
VS
2863 }
2864 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2865 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2866 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
8553c18e 2867 changed = true;
facd619b 2868 }
801bcfff 2869
facd619b
VS
2870 /*
2871 * Don't touch WM1S_LP_EN here.
2872 * Doing so could cause underruns.
2873 */
6cef2b8a 2874
8553c18e
VS
2875 return changed;
2876}
2877
2878/*
2879 * The spec says we shouldn't write when we don't need, because every write
2880 * causes WMs to be re-evaluated, expending some power.
2881 */
820c1980
ID
2882static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2883 struct ilk_wm_values *results)
8553c18e 2884{
820c1980 2885 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e
VS
2886 unsigned int dirty;
2887 uint32_t val;
2888
055e393f 2889 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
8553c18e
VS
2890 if (!dirty)
2891 return;
2892
2893 _ilk_disable_lp_wm(dev_priv, dirty);
2894
49a687c4 2895 if (dirty & WM_DIRTY_PIPE(PIPE_A))
801bcfff 2896 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
49a687c4 2897 if (dirty & WM_DIRTY_PIPE(PIPE_B))
801bcfff 2898 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
49a687c4 2899 if (dirty & WM_DIRTY_PIPE(PIPE_C))
801bcfff
PZ
2900 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2901
49a687c4 2902 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
801bcfff 2903 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
49a687c4 2904 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
801bcfff 2905 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
49a687c4 2906 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
801bcfff
PZ
2907 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2908
49a687c4 2909 if (dirty & WM_DIRTY_DDB) {
8652744b 2910 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
ac9545fd
VS
2911 val = I915_READ(WM_MISC);
2912 if (results->partitioning == INTEL_DDB_PART_1_2)
2913 val &= ~WM_MISC_DATA_PARTITION_5_6;
2914 else
2915 val |= WM_MISC_DATA_PARTITION_5_6;
2916 I915_WRITE(WM_MISC, val);
2917 } else {
2918 val = I915_READ(DISP_ARB_CTL2);
2919 if (results->partitioning == INTEL_DDB_PART_1_2)
2920 val &= ~DISP_DATA_PARTITION_5_6;
2921 else
2922 val |= DISP_DATA_PARTITION_5_6;
2923 I915_WRITE(DISP_ARB_CTL2, val);
2924 }
1011d8c4
PZ
2925 }
2926
49a687c4 2927 if (dirty & WM_DIRTY_FBC) {
cca32e9a
PZ
2928 val = I915_READ(DISP_ARB_CTL);
2929 if (results->enable_fbc_wm)
2930 val &= ~DISP_FBC_WM_DIS;
2931 else
2932 val |= DISP_FBC_WM_DIS;
2933 I915_WRITE(DISP_ARB_CTL, val);
2934 }
2935
954911eb
ID
2936 if (dirty & WM_DIRTY_LP(1) &&
2937 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2938 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2939
175fded1 2940 if (INTEL_GEN(dev_priv) >= 7) {
6cef2b8a
VS
2941 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2942 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2943 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2944 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2945 }
801bcfff 2946
facd619b 2947 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
801bcfff 2948 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
facd619b 2949 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
801bcfff 2950 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
facd619b 2951 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
801bcfff 2952 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
609cedef
VS
2953
2954 dev_priv->wm.hw = *results;
801bcfff
PZ
2955}
2956
ed4a6a7c 2957bool ilk_disable_lp_wm(struct drm_device *dev)
8553c18e 2958{
fac5e23e 2959 struct drm_i915_private *dev_priv = to_i915(dev);
8553c18e
VS
2960
2961 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2962}
2963
656d1b89 2964#define SKL_SAGV_BLOCK_TIME 30 /* µs */
b9cec075 2965
ee3d532f
PZ
2966/*
2967 * FIXME: We still don't have the proper code detect if we need to apply the WA,
2968 * so assume we'll always need it in order to avoid underruns.
2969 */
2970static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
2971{
2972 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2973
b976dc53 2974 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
ee3d532f
PZ
2975 return true;
2976
2977 return false;
2978}
2979
56feca91
PZ
2980static bool
2981intel_has_sagv(struct drm_i915_private *dev_priv)
2982{
6e3100ec
PZ
2983 if (IS_KABYLAKE(dev_priv))
2984 return true;
2985
2986 if (IS_SKYLAKE(dev_priv) &&
2987 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
2988 return true;
2989
2990 return false;
56feca91
PZ
2991}
2992
656d1b89
L
2993/*
2994 * SAGV dynamically adjusts the system agent voltage and clock frequencies
2995 * depending on power and performance requirements. The display engine access
2996 * to system memory is blocked during the adjustment time. Because of the
2997 * blocking time, having this enabled can cause full system hangs and/or pipe
2998 * underruns if we don't meet all of the following requirements:
2999 *
3000 * - <= 1 pipe enabled
3001 * - All planes can enable watermarks for latencies >= SAGV engine block time
3002 * - We're not using an interlaced display configuration
3003 */
3004int
16dcdc4e 3005intel_enable_sagv(struct drm_i915_private *dev_priv)
656d1b89
L
3006{
3007 int ret;
3008
56feca91
PZ
3009 if (!intel_has_sagv(dev_priv))
3010 return 0;
3011
3012 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
656d1b89
L
3013 return 0;
3014
3015 DRM_DEBUG_KMS("Enabling the SAGV\n");
3016 mutex_lock(&dev_priv->rps.hw_lock);
3017
3018 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3019 GEN9_SAGV_ENABLE);
3020
3021 /* We don't need to wait for the SAGV when enabling */
3022 mutex_unlock(&dev_priv->rps.hw_lock);
3023
3024 /*
3025 * Some skl systems, pre-release machines in particular,
3026 * don't actually have an SAGV.
3027 */
6e3100ec 3028 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
656d1b89 3029 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
16dcdc4e 3030 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
656d1b89
L
3031 return 0;
3032 } else if (ret < 0) {
3033 DRM_ERROR("Failed to enable the SAGV\n");
3034 return ret;
3035 }
3036
16dcdc4e 3037 dev_priv->sagv_status = I915_SAGV_ENABLED;
656d1b89
L
3038 return 0;
3039}
3040
656d1b89 3041int
16dcdc4e 3042intel_disable_sagv(struct drm_i915_private *dev_priv)
656d1b89 3043{
b3b8e999 3044 int ret;
656d1b89 3045
56feca91
PZ
3046 if (!intel_has_sagv(dev_priv))
3047 return 0;
3048
3049 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
656d1b89
L
3050 return 0;
3051
3052 DRM_DEBUG_KMS("Disabling the SAGV\n");
3053 mutex_lock(&dev_priv->rps.hw_lock);
3054
3055 /* bspec says to keep retrying for at least 1 ms */
b3b8e999
ID
3056 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3057 GEN9_SAGV_DISABLE,
3058 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3059 1);
656d1b89
L
3060 mutex_unlock(&dev_priv->rps.hw_lock);
3061
656d1b89
L
3062 /*
3063 * Some skl systems, pre-release machines in particular,
3064 * don't actually have an SAGV.
3065 */
b3b8e999 3066 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
656d1b89 3067 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
16dcdc4e 3068 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
656d1b89 3069 return 0;
b3b8e999
ID
3070 } else if (ret < 0) {
3071 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3072 return ret;
656d1b89
L
3073 }
3074
16dcdc4e 3075 dev_priv->sagv_status = I915_SAGV_DISABLED;
656d1b89
L
3076 return 0;
3077}
3078
16dcdc4e 3079bool intel_can_enable_sagv(struct drm_atomic_state *state)
656d1b89
L
3080{
3081 struct drm_device *dev = state->dev;
3082 struct drm_i915_private *dev_priv = to_i915(dev);
3083 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
ee3d532f
PZ
3084 struct intel_crtc *crtc;
3085 struct intel_plane *plane;
d8c0fafc 3086 struct intel_crtc_state *cstate;
656d1b89 3087 enum pipe pipe;
d8c0fafc 3088 int level, latency;
656d1b89 3089
56feca91
PZ
3090 if (!intel_has_sagv(dev_priv))
3091 return false;
3092
656d1b89
L
3093 /*
3094 * SKL workaround: bspec recommends we disable the SAGV when we have
3095 * more then one pipe enabled
3096 *
3097 * If there are no active CRTCs, no additional checks need be performed
3098 */
3099 if (hweight32(intel_state->active_crtcs) == 0)
3100 return true;
3101 else if (hweight32(intel_state->active_crtcs) > 1)
3102 return false;
3103
3104 /* Since we're now guaranteed to only have one active CRTC... */
3105 pipe = ffs(intel_state->active_crtcs) - 1;
98187836 3106 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
d8c0fafc 3107 cstate = to_intel_crtc_state(crtc->base.state);
656d1b89 3108
c89cadd5 3109 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
656d1b89
L
3110 return false;
3111
ee3d532f 3112 for_each_intel_plane_on_crtc(dev, crtc, plane) {
d5cdfdf5
VS
3113 struct skl_plane_wm *wm =
3114 &cstate->wm.skl.optimal.planes[plane->id];
ee3d532f 3115
656d1b89 3116 /* Skip this plane if it's not enabled */
d8c0fafc 3117 if (!wm->wm[0].plane_en)
656d1b89
L
3118 continue;
3119
3120 /* Find the highest enabled wm level for this plane */
5db94019 3121 for (level = ilk_wm_max_level(dev_priv);
d8c0fafc 3122 !wm->wm[level].plane_en; --level)
656d1b89
L
3123 { }
3124
ee3d532f
PZ
3125 latency = dev_priv->wm.skl_latency[level];
3126
3127 if (skl_needs_memory_bw_wa(intel_state) &&
bae781b2 3128 plane->base.state->fb->modifier ==
ee3d532f
PZ
3129 I915_FORMAT_MOD_X_TILED)
3130 latency += 15;
3131
656d1b89
L
3132 /*
3133 * If any of the planes on this pipe don't enable wm levels
3134 * that incur memory latencies higher then 30µs we can't enable
3135 * the SAGV
3136 */
ee3d532f 3137 if (latency < SKL_SAGV_BLOCK_TIME)
656d1b89
L
3138 return false;
3139 }
3140
3141 return true;
3142}
3143
b9cec075
DL
3144static void
3145skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
024c9045 3146 const struct intel_crtc_state *cstate,
c107acfe
MR
3147 struct skl_ddb_entry *alloc, /* out */
3148 int *num_active /* out */)
b9cec075 3149{
c107acfe
MR
3150 struct drm_atomic_state *state = cstate->base.state;
3151 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3152 struct drm_i915_private *dev_priv = to_i915(dev);
024c9045 3153 struct drm_crtc *for_crtc = cstate->base.crtc;
b9cec075
DL
3154 unsigned int pipe_size, ddb_size;
3155 int nth_active_pipe;
c107acfe 3156
a6d3460e 3157 if (WARN_ON(!state) || !cstate->base.active) {
b9cec075
DL
3158 alloc->start = 0;
3159 alloc->end = 0;
a6d3460e 3160 *num_active = hweight32(dev_priv->active_crtcs);
b9cec075
DL
3161 return;
3162 }
3163
a6d3460e
MR
3164 if (intel_state->active_pipe_changes)
3165 *num_active = hweight32(intel_state->active_crtcs);
3166 else
3167 *num_active = hweight32(dev_priv->active_crtcs);
3168
6f3fff60
D
3169 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3170 WARN_ON(ddb_size == 0);
b9cec075
DL
3171
3172 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3173
c107acfe 3174 /*
a6d3460e
MR
3175 * If the state doesn't change the active CRTC's, then there's
3176 * no need to recalculate; the existing pipe allocation limits
3177 * should remain unchanged. Note that we're safe from racing
3178 * commits since any racing commit that changes the active CRTC
3179 * list would need to grab _all_ crtc locks, including the one
3180 * we currently hold.
c107acfe 3181 */
a6d3460e 3182 if (!intel_state->active_pipe_changes) {
512b5527
ML
3183 /*
3184 * alloc may be cleared by clear_intel_crtc_state,
3185 * copy from old state to be sure
3186 */
3187 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
a6d3460e 3188 return;
c107acfe 3189 }
a6d3460e
MR
3190
3191 nth_active_pipe = hweight32(intel_state->active_crtcs &
3192 (drm_crtc_mask(for_crtc) - 1));
3193 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3194 alloc->start = nth_active_pipe * ddb_size / *num_active;
3195 alloc->end = alloc->start + pipe_size;
b9cec075
DL
3196}
3197
c107acfe 3198static unsigned int skl_cursor_allocation(int num_active)
b9cec075 3199{
c107acfe 3200 if (num_active == 1)
b9cec075
DL
3201 return 32;
3202
3203 return 8;
3204}
3205
a269c583
DL
3206static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3207{
3208 entry->start = reg & 0x3ff;
3209 entry->end = (reg >> 16) & 0x3ff;
16160e3d
DL
3210 if (entry->end)
3211 entry->end += 1;
a269c583
DL
3212}
3213
08db6652
DL
3214void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3215 struct skl_ddb_allocation *ddb /* out */)
a269c583 3216{
d5cdfdf5 3217 struct intel_crtc *crtc;
a269c583 3218
b10f1b20
ML
3219 memset(ddb, 0, sizeof(*ddb));
3220
d5cdfdf5 3221 for_each_intel_crtc(&dev_priv->drm, crtc) {
4d800030 3222 enum intel_display_power_domain power_domain;
d5cdfdf5
VS
3223 enum plane_id plane_id;
3224 enum pipe pipe = crtc->pipe;
4d800030
ID
3225
3226 power_domain = POWER_DOMAIN_PIPE(pipe);
3227 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b10f1b20
ML
3228 continue;
3229
d5cdfdf5
VS
3230 for_each_plane_id_on_crtc(crtc, plane_id) {
3231 u32 val;
3232
3233 if (plane_id != PLANE_CURSOR)
3234 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3235 else
3236 val = I915_READ(CUR_BUF_CFG(pipe));
a269c583 3237
d5cdfdf5
VS
3238 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3239 }
4d800030
ID
3240
3241 intel_display_power_put(dev_priv, power_domain);
a269c583
DL
3242 }
3243}
3244
9c2f7a9d
KM
3245/*
3246 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3247 * The bspec defines downscale amount as:
3248 *
3249 * """
3250 * Horizontal down scale amount = maximum[1, Horizontal source size /
3251 * Horizontal destination size]
3252 * Vertical down scale amount = maximum[1, Vertical source size /
3253 * Vertical destination size]
3254 * Total down scale amount = Horizontal down scale amount *
3255 * Vertical down scale amount
3256 * """
3257 *
3258 * Return value is provided in 16.16 fixed point form to retain fractional part.
3259 * Caller should take care of dividing & rounding off the value.
3260 */
3261static uint32_t
3262skl_plane_downscale_amount(const struct intel_plane_state *pstate)
3263{
3264 uint32_t downscale_h, downscale_w;
3265 uint32_t src_w, src_h, dst_w, dst_h;
3266
936e71e3 3267 if (WARN_ON(!pstate->base.visible))
9c2f7a9d
KM
3268 return DRM_PLANE_HELPER_NO_SCALING;
3269
3270 /* n.b., src is 16.16 fixed point, dst is whole integer */
936e71e3
VS
3271 src_w = drm_rect_width(&pstate->base.src);
3272 src_h = drm_rect_height(&pstate->base.src);
3273 dst_w = drm_rect_width(&pstate->base.dst);
3274 dst_h = drm_rect_height(&pstate->base.dst);
bd2ef25d 3275 if (drm_rotation_90_or_270(pstate->base.rotation))
9c2f7a9d
KM
3276 swap(dst_w, dst_h);
3277
3278 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3279 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3280
3281 /* Provide result in 16.16 fixed point */
3282 return (uint64_t)downscale_w * downscale_h >> 16;
3283}
3284
b9cec075 3285static unsigned int
024c9045
MR
3286skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3287 const struct drm_plane_state *pstate,
3288 int y)
b9cec075 3289{
a280f7dd 3290 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
8d19d7d9 3291 uint32_t down_scale_amount, data_rate;
a280f7dd 3292 uint32_t width = 0, height = 0;
8305494e
VS
3293 struct drm_framebuffer *fb;
3294 u32 format;
a1de91e5 3295
936e71e3 3296 if (!intel_pstate->base.visible)
a1de91e5 3297 return 0;
8305494e
VS
3298
3299 fb = pstate->fb;
438b74a5 3300 format = fb->format->format;
8305494e 3301
a1de91e5
MR
3302 if (pstate->plane->type == DRM_PLANE_TYPE_CURSOR)
3303 return 0;
3304 if (y && format != DRM_FORMAT_NV12)
3305 return 0;
a280f7dd 3306
936e71e3
VS
3307 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3308 height = drm_rect_height(&intel_pstate->base.src) >> 16;
a280f7dd 3309
bd2ef25d 3310 if (drm_rotation_90_or_270(pstate->rotation))
a280f7dd 3311 swap(width, height);
2cd601c6
CK
3312
3313 /* for planar format */
a1de91e5 3314 if (format == DRM_FORMAT_NV12) {
2cd601c6 3315 if (y) /* y-plane data rate */
8d19d7d9 3316 data_rate = width * height *
353c8598 3317 fb->format->cpp[0];
2cd601c6 3318 else /* uv-plane data rate */
8d19d7d9 3319 data_rate = (width / 2) * (height / 2) *
353c8598 3320 fb->format->cpp[1];
8d19d7d9
KM
3321 } else {
3322 /* for packed formats */
353c8598 3323 data_rate = width * height * fb->format->cpp[0];
2cd601c6
CK
3324 }
3325
8d19d7d9
KM
3326 down_scale_amount = skl_plane_downscale_amount(intel_pstate);
3327
3328 return (uint64_t)data_rate * down_scale_amount >> 16;
b9cec075
DL
3329}
3330
3331/*
3332 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3333 * a 8192x4096@32bpp framebuffer:
3334 * 3 * 4096 * 8192 * 4 < 2^32
3335 */
3336static unsigned int
1e6ee542
ML
3337skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3338 unsigned *plane_data_rate,
3339 unsigned *plane_y_data_rate)
b9cec075 3340{
9c74d826
MR
3341 struct drm_crtc_state *cstate = &intel_cstate->base;
3342 struct drm_atomic_state *state = cstate->state;
c8fe32c1 3343 struct drm_plane *plane;
c8fe32c1 3344 const struct drm_plane_state *pstate;
d5cdfdf5 3345 unsigned int total_data_rate = 0;
a6d3460e
MR
3346
3347 if (WARN_ON(!state))
3348 return 0;
b9cec075 3349
a1de91e5 3350 /* Calculate and cache data rate for each plane */
c8fe32c1 3351 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
d5cdfdf5
VS
3352 enum plane_id plane_id = to_intel_plane(plane)->id;
3353 unsigned int rate;
a6d3460e 3354
a6d3460e
MR
3355 /* packed/uv */
3356 rate = skl_plane_relative_data_rate(intel_cstate,
3357 pstate, 0);
d5cdfdf5 3358 plane_data_rate[plane_id] = rate;
1e6ee542
ML
3359
3360 total_data_rate += rate;
a6d3460e
MR
3361
3362 /* y-plane */
3363 rate = skl_plane_relative_data_rate(intel_cstate,
3364 pstate, 1);
d5cdfdf5 3365 plane_y_data_rate[plane_id] = rate;
024c9045 3366
1e6ee542 3367 total_data_rate += rate;
b9cec075
DL
3368 }
3369
3370 return total_data_rate;
3371}
3372
cbcfd14b
KM
3373static uint16_t
3374skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3375 const int y)
3376{
3377 struct drm_framebuffer *fb = pstate->fb;
3378 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3379 uint32_t src_w, src_h;
3380 uint32_t min_scanlines = 8;
3381 uint8_t plane_bpp;
3382
3383 if (WARN_ON(!fb))
3384 return 0;
3385
3386 /* For packed formats, no y-plane, return 0 */
438b74a5 3387 if (y && fb->format->format != DRM_FORMAT_NV12)
cbcfd14b
KM
3388 return 0;
3389
3390 /* For Non Y-tile return 8-blocks */
bae781b2
VS
3391 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3392 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
cbcfd14b
KM
3393 return 8;
3394
936e71e3
VS
3395 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3396 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
cbcfd14b 3397
bd2ef25d 3398 if (drm_rotation_90_or_270(pstate->rotation))
cbcfd14b
KM
3399 swap(src_w, src_h);
3400
3401 /* Halve UV plane width and height for NV12 */
438b74a5 3402 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
cbcfd14b
KM
3403 src_w /= 2;
3404 src_h /= 2;
3405 }
3406
438b74a5 3407 if (fb->format->format == DRM_FORMAT_NV12 && !y)
353c8598 3408 plane_bpp = fb->format->cpp[1];
cbcfd14b 3409 else
353c8598 3410 plane_bpp = fb->format->cpp[0];
cbcfd14b 3411
bd2ef25d 3412 if (drm_rotation_90_or_270(pstate->rotation)) {
cbcfd14b
KM
3413 switch (plane_bpp) {
3414 case 1:
3415 min_scanlines = 32;
3416 break;
3417 case 2:
3418 min_scanlines = 16;
3419 break;
3420 case 4:
3421 min_scanlines = 8;
3422 break;
3423 case 8:
3424 min_scanlines = 4;
3425 break;
3426 default:
3427 WARN(1, "Unsupported pixel depth %u for rotation",
3428 plane_bpp);
3429 min_scanlines = 32;
3430 }
3431 }
3432
3433 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3434}
3435
49845a7a
ML
3436static void
3437skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3438 uint16_t *minimum, uint16_t *y_minimum)
3439{
3440 const struct drm_plane_state *pstate;
3441 struct drm_plane *plane;
3442
3443 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
d5cdfdf5 3444 enum plane_id plane_id = to_intel_plane(plane)->id;
49845a7a 3445
d5cdfdf5 3446 if (plane_id == PLANE_CURSOR)
49845a7a
ML
3447 continue;
3448
3449 if (!pstate->visible)
3450 continue;
3451
d5cdfdf5
VS
3452 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3453 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
49845a7a
ML
3454 }
3455
3456 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3457}
3458
c107acfe 3459static int
024c9045 3460skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
b9cec075
DL
3461 struct skl_ddb_allocation *ddb /* out */)
3462{
c107acfe 3463 struct drm_atomic_state *state = cstate->base.state;
024c9045 3464 struct drm_crtc *crtc = cstate->base.crtc;
b9cec075
DL
3465 struct drm_device *dev = crtc->dev;
3466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3467 enum pipe pipe = intel_crtc->pipe;
ce0ba283 3468 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
49845a7a 3469 uint16_t alloc_size, start;
fefdd810
ML
3470 uint16_t minimum[I915_MAX_PLANES] = {};
3471 uint16_t y_minimum[I915_MAX_PLANES] = {};
b9cec075 3472 unsigned int total_data_rate;
d5cdfdf5 3473 enum plane_id plane_id;
c107acfe 3474 int num_active;
1e6ee542
ML
3475 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3476 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
b9cec075 3477
5a920b85
PZ
3478 /* Clear the partitioning for disabled planes. */
3479 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3480 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3481
a6d3460e
MR
3482 if (WARN_ON(!state))
3483 return 0;
3484
c107acfe 3485 if (!cstate->base.active) {
ce0ba283 3486 alloc->start = alloc->end = 0;
c107acfe
MR
3487 return 0;
3488 }
3489
a6d3460e 3490 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
34bb56af 3491 alloc_size = skl_ddb_entry_size(alloc);
b9cec075
DL
3492 if (alloc_size == 0) {
3493 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
c107acfe 3494 return 0;
b9cec075
DL
3495 }
3496
49845a7a 3497 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
a6d3460e 3498
49845a7a
ML
3499 /*
3500 * 1. Allocate the mininum required blocks for each active plane
3501 * and allocate the cursor, it doesn't require extra allocation
3502 * proportional to the data rate.
3503 */
80958155 3504
d5cdfdf5
VS
3505 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3506 alloc_size -= minimum[plane_id];
3507 alloc_size -= y_minimum[plane_id];
80958155
DL
3508 }
3509
49845a7a
ML
3510 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3511 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3512
b9cec075 3513 /*
80958155
DL
3514 * 2. Distribute the remaining space in proportion to the amount of
3515 * data each plane needs to fetch from memory.
b9cec075
DL
3516 *
3517 * FIXME: we may not allocate every single block here.
3518 */
1e6ee542
ML
3519 total_data_rate = skl_get_total_relative_data_rate(cstate,
3520 plane_data_rate,
3521 plane_y_data_rate);
a1de91e5 3522 if (total_data_rate == 0)
c107acfe 3523 return 0;
b9cec075 3524
34bb56af 3525 start = alloc->start;
d5cdfdf5 3526 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
2cd601c6
CK
3527 unsigned int data_rate, y_data_rate;
3528 uint16_t plane_blocks, y_plane_blocks = 0;
b9cec075 3529
d5cdfdf5 3530 if (plane_id == PLANE_CURSOR)
49845a7a
ML
3531 continue;
3532
d5cdfdf5 3533 data_rate = plane_data_rate[plane_id];
b9cec075
DL
3534
3535 /*
2cd601c6 3536 * allocation for (packed formats) or (uv-plane part of planar format):
b9cec075
DL
3537 * promote the expression to 64 bits to avoid overflowing, the
3538 * result is < available as data_rate / total_data_rate < 1
3539 */
d5cdfdf5 3540 plane_blocks = minimum[plane_id];
80958155
DL
3541 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3542 total_data_rate);
b9cec075 3543
c107acfe
MR
3544 /* Leave disabled planes at (0,0) */
3545 if (data_rate) {
d5cdfdf5
VS
3546 ddb->plane[pipe][plane_id].start = start;
3547 ddb->plane[pipe][plane_id].end = start + plane_blocks;
c107acfe 3548 }
b9cec075
DL
3549
3550 start += plane_blocks;
2cd601c6
CK
3551
3552 /*
3553 * allocation for y_plane part of planar format:
3554 */
d5cdfdf5 3555 y_data_rate = plane_y_data_rate[plane_id];
a1de91e5 3556
d5cdfdf5 3557 y_plane_blocks = y_minimum[plane_id];
a1de91e5
MR
3558 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3559 total_data_rate);
2cd601c6 3560
c107acfe 3561 if (y_data_rate) {
d5cdfdf5
VS
3562 ddb->y_plane[pipe][plane_id].start = start;
3563 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
c107acfe 3564 }
a1de91e5
MR
3565
3566 start += y_plane_blocks;
b9cec075
DL
3567 }
3568
c107acfe 3569 return 0;
b9cec075
DL
3570}
3571
2d41c0b5
PB
3572/*
3573 * The max latency should be 257 (max the punit can code is 255 and we add 2us
ac484963 3574 * for the read latency) and cpp should always be <= 8, so that
2d41c0b5
PB
3575 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3576 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3577*/
b95320bd
MK
3578static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3579 uint32_t latency)
2d41c0b5 3580{
b95320bd
MK
3581 uint32_t wm_intermediate_val;
3582 uint_fixed_16_16_t ret;
2d41c0b5
PB
3583
3584 if (latency == 0)
b95320bd 3585 return FP_16_16_MAX;
2d41c0b5 3586
b95320bd
MK
3587 wm_intermediate_val = latency * pixel_rate * cpp;
3588 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
2d41c0b5
PB
3589 return ret;
3590}
3591
b95320bd
MK
3592static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3593 uint32_t pipe_htotal,
3594 uint32_t latency,
3595 uint_fixed_16_16_t plane_blocks_per_line)
2d41c0b5 3596{
d4c2aa60 3597 uint32_t wm_intermediate_val;
b95320bd 3598 uint_fixed_16_16_t ret;
2d41c0b5
PB
3599
3600 if (latency == 0)
b95320bd 3601 return FP_16_16_MAX;
2d41c0b5 3602
2d41c0b5 3603 wm_intermediate_val = latency * pixel_rate;
b95320bd
MK
3604 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3605 pipe_htotal * 1000);
3606 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
2d41c0b5
PB
3607 return ret;
3608}
3609
9c2f7a9d
KM
3610static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3611 struct intel_plane_state *pstate)
3612{
3613 uint64_t adjusted_pixel_rate;
3614 uint64_t downscale_amount;
3615 uint64_t pixel_rate;
3616
3617 /* Shouldn't reach here on disabled planes... */
936e71e3 3618 if (WARN_ON(!pstate->base.visible))
9c2f7a9d
KM
3619 return 0;
3620
3621 /*
3622 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3623 * with additional adjustments for plane-specific scaling.
3624 */
a7d1b3f4 3625 adjusted_pixel_rate = cstate->pixel_rate;
9c2f7a9d
KM
3626 downscale_amount = skl_plane_downscale_amount(pstate);
3627
3628 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3629 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3630
3631 return pixel_rate;
3632}
3633
55994c2c
MR
3634static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3635 struct intel_crtc_state *cstate,
3636 struct intel_plane_state *intel_pstate,
3637 uint16_t ddb_allocation,
3638 int level,
3639 uint16_t *out_blocks, /* out */
3640 uint8_t *out_lines, /* out */
3641 bool *enabled /* out */)
2d41c0b5 3642{
33815fa5
MR
3643 struct drm_plane_state *pstate = &intel_pstate->base;
3644 struct drm_framebuffer *fb = pstate->fb;
d4c2aa60 3645 uint32_t latency = dev_priv->wm.skl_latency[level];
b95320bd
MK
3646 uint_fixed_16_16_t method1, method2;
3647 uint_fixed_16_16_t plane_blocks_per_line;
3648 uint_fixed_16_16_t selected_result;
3649 uint32_t interm_pbpl;
3650 uint32_t plane_bytes_per_line;
d4c2aa60 3651 uint32_t res_blocks, res_lines;
ac484963 3652 uint8_t cpp;
a280f7dd 3653 uint32_t width = 0, height = 0;
9c2f7a9d 3654 uint32_t plane_pixel_rate;
b95320bd
MK
3655 uint_fixed_16_16_t y_tile_minimum;
3656 uint32_t y_min_scanlines;
ee3d532f
PZ
3657 struct intel_atomic_state *state =
3658 to_intel_atomic_state(cstate->base.state);
3659 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
ef8a4fb4 3660 bool y_tiled, x_tiled;
2d41c0b5 3661
936e71e3 3662 if (latency == 0 || !cstate->base.active || !intel_pstate->base.visible) {
55994c2c
MR
3663 *enabled = false;
3664 return 0;
3665 }
2d41c0b5 3666
ef8a4fb4
MK
3667 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3668 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3669 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3670
4b7b2331
MK
3671 /* Display WA #1141: kbl. */
3672 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3673 latency += 4;
3674
ef8a4fb4 3675 if (apply_memory_bw_wa && x_tiled)
ee3d532f
PZ
3676 latency += 15;
3677
936e71e3
VS
3678 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3679 height = drm_rect_height(&intel_pstate->base.src) >> 16;
a280f7dd 3680
bd2ef25d 3681 if (drm_rotation_90_or_270(pstate->rotation))
a280f7dd
KM
3682 swap(width, height);
3683
353c8598 3684 cpp = fb->format->cpp[0];
9c2f7a9d
KM
3685 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3686
61d0a04d 3687 if (drm_rotation_90_or_270(pstate->rotation)) {
438b74a5 3688 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
353c8598
VS
3689 fb->format->cpp[1] :
3690 fb->format->cpp[0];
1186fa85
PZ
3691
3692 switch (cpp) {
3693 case 1:
3694 y_min_scanlines = 16;
3695 break;
3696 case 2:
3697 y_min_scanlines = 8;
3698 break;
1186fa85
PZ
3699 case 4:
3700 y_min_scanlines = 4;
3701 break;
86a462bc
PZ
3702 default:
3703 MISSING_CASE(cpp);
3704 return -EINVAL;
1186fa85
PZ
3705 }
3706 } else {
3707 y_min_scanlines = 4;
3708 }
3709
2ef32dee
PZ
3710 if (apply_memory_bw_wa)
3711 y_min_scanlines *= 2;
3712
7a1a8aed 3713 plane_bytes_per_line = width * cpp;
ef8a4fb4 3714 if (y_tiled) {
b95320bd
MK
3715 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3716 y_min_scanlines, 512);
7a1a8aed 3717 plane_blocks_per_line =
b95320bd 3718 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
ef8a4fb4 3719 } else if (x_tiled) {
b95320bd
MK
3720 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3721 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
ef8a4fb4 3722 } else {
b95320bd
MK
3723 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3724 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
7a1a8aed
PZ
3725 }
3726
9c2f7a9d
KM
3727 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3728 method2 = skl_wm_method2(plane_pixel_rate,
024c9045 3729 cstate->base.adjusted_mode.crtc_htotal,
1186fa85 3730 latency,
7a1a8aed 3731 plane_blocks_per_line);
2d41c0b5 3732
b95320bd
MK
3733 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3734 plane_blocks_per_line);
75676ed4 3735
ef8a4fb4 3736 if (y_tiled) {
b95320bd 3737 selected_result = max_fixed_16_16(method2, y_tile_minimum);
0fda6568 3738 } else {
f1db3eaf
PZ
3739 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3740 (plane_bytes_per_line / 512 < 1))
3741 selected_result = method2;
b95320bd
MK
3742 else if ((ddb_allocation /
3743 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3744 selected_result = min_fixed_16_16(method1, method2);
0fda6568
TU
3745 else
3746 selected_result = method1;
3747 }
2d41c0b5 3748
b95320bd
MK
3749 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3750 res_lines = DIV_ROUND_UP(selected_result.val,
3751 plane_blocks_per_line.val);
e6d66171 3752
0fda6568 3753 if (level >= 1 && level <= 7) {
ef8a4fb4 3754 if (y_tiled) {
b95320bd 3755 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
1186fa85 3756 res_lines += y_min_scanlines;
75676ed4 3757 } else {
0fda6568 3758 res_blocks++;
75676ed4 3759 }
0fda6568 3760 }
e6d66171 3761
55994c2c
MR
3762 if (res_blocks >= ddb_allocation || res_lines > 31) {
3763 *enabled = false;
6b6bada7
MR
3764
3765 /*
3766 * If there are no valid level 0 watermarks, then we can't
3767 * support this display configuration.
3768 */
3769 if (level) {
3770 return 0;
3771 } else {
d5cdfdf5
VS
3772 struct drm_plane *plane = pstate->plane;
3773
6b6bada7 3774 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
d5cdfdf5
VS
3775 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3776 plane->base.id, plane->name,
6b6bada7 3777 res_blocks, ddb_allocation, res_lines);
6b6bada7
MR
3778 return -EINVAL;
3779 }
55994c2c 3780 }
e6d66171
DL
3781
3782 *out_blocks = res_blocks;
3783 *out_lines = res_lines;
55994c2c 3784 *enabled = true;
2d41c0b5 3785
55994c2c 3786 return 0;
2d41c0b5
PB
3787}
3788
f4a96752
MR
3789static int
3790skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3791 struct skl_ddb_allocation *ddb,
3792 struct intel_crtc_state *cstate,
a62163e9 3793 struct intel_plane *intel_plane,
f4a96752
MR
3794 int level,
3795 struct skl_wm_level *result)
2d41c0b5 3796{
f4a96752 3797 struct drm_atomic_state *state = cstate->base.state;
024c9045 3798 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
a62163e9
L
3799 struct drm_plane *plane = &intel_plane->base;
3800 struct intel_plane_state *intel_pstate = NULL;
2d41c0b5 3801 uint16_t ddb_blocks;
024c9045 3802 enum pipe pipe = intel_crtc->pipe;
55994c2c 3803 int ret;
a62163e9
L
3804
3805 if (state)
3806 intel_pstate =
3807 intel_atomic_get_existing_plane_state(state,
3808 intel_plane);
024c9045 3809
f4a96752 3810 /*
a62163e9
L
3811 * Note: If we start supporting multiple pending atomic commits against
3812 * the same planes/CRTC's in the future, plane->state will no longer be
3813 * the correct pre-state to use for the calculations here and we'll
3814 * need to change where we get the 'unchanged' plane data from.
3815 *
3816 * For now this is fine because we only allow one queued commit against
3817 * a CRTC. Even if the plane isn't modified by this transaction and we
3818 * don't have a plane lock, we still have the CRTC's lock, so we know
3819 * that no other transactions are racing with us to update it.
f4a96752 3820 */
a62163e9
L
3821 if (!intel_pstate)
3822 intel_pstate = to_intel_plane_state(plane->state);
f4a96752 3823
a62163e9 3824 WARN_ON(!intel_pstate->base.fb);
f4a96752 3825
d5cdfdf5 3826 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
2d41c0b5 3827
a62163e9
L
3828 ret = skl_compute_plane_wm(dev_priv,
3829 cstate,
3830 intel_pstate,
3831 ddb_blocks,
3832 level,
3833 &result->plane_res_b,
3834 &result->plane_res_l,
3835 &result->plane_en);
3836 if (ret)
3837 return ret;
f4a96752
MR
3838
3839 return 0;
2d41c0b5
PB
3840}
3841
407b50f3 3842static uint32_t
024c9045 3843skl_compute_linetime_wm(struct intel_crtc_state *cstate)
407b50f3 3844{
a3a8986c
MK
3845 struct drm_atomic_state *state = cstate->base.state;
3846 struct drm_i915_private *dev_priv = to_i915(state->dev);
30d1b5fe 3847 uint32_t pixel_rate;
a3a8986c 3848 uint32_t linetime_wm;
30d1b5fe 3849
024c9045 3850 if (!cstate->base.active)
407b50f3
DL
3851 return 0;
3852
a7d1b3f4 3853 pixel_rate = cstate->pixel_rate;
30d1b5fe
PZ
3854
3855 if (WARN_ON(pixel_rate == 0))
661abfc0 3856 return 0;
407b50f3 3857
a3a8986c
MK
3858 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
3859 1000, pixel_rate);
3860
3861 /* Display WA #1135: bxt. */
3862 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
3863 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
3864
3865 return linetime_wm;
407b50f3
DL
3866}
3867
024c9045 3868static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
9414f563 3869 struct skl_wm_level *trans_wm /* out */)
407b50f3 3870{
024c9045 3871 if (!cstate->base.active)
407b50f3 3872 return;
9414f563
DL
3873
3874 /* Until we know more, just disable transition WMs */
a62163e9 3875 trans_wm->plane_en = false;
407b50f3
DL
3876}
3877
55994c2c
MR
3878static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
3879 struct skl_ddb_allocation *ddb,
3880 struct skl_pipe_wm *pipe_wm)
2d41c0b5 3881{
024c9045 3882 struct drm_device *dev = cstate->base.crtc->dev;
fac5e23e 3883 const struct drm_i915_private *dev_priv = to_i915(dev);
a62163e9
L
3884 struct intel_plane *intel_plane;
3885 struct skl_plane_wm *wm;
5db94019 3886 int level, max_level = ilk_wm_max_level(dev_priv);
55994c2c 3887 int ret;
2d41c0b5 3888
a62163e9
L
3889 /*
3890 * We'll only calculate watermarks for planes that are actually
3891 * enabled, so make sure all other planes are set as disabled.
3892 */
3893 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
3894
3895 for_each_intel_plane_mask(&dev_priv->drm,
3896 intel_plane,
3897 cstate->base.plane_mask) {
d5cdfdf5 3898 wm = &pipe_wm->planes[intel_plane->id];
a62163e9
L
3899
3900 for (level = 0; level <= max_level; level++) {
3901 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
3902 intel_plane, level,
3903 &wm->wm[level]);
3904 if (ret)
3905 return ret;
3906 }
3907 skl_compute_transition_wm(cstate, &wm->trans_wm);
2d41c0b5 3908 }
024c9045 3909 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
2d41c0b5 3910
55994c2c 3911 return 0;
2d41c0b5
PB
3912}
3913
f0f59a00
VS
3914static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
3915 i915_reg_t reg,
16160e3d
DL
3916 const struct skl_ddb_entry *entry)
3917{
3918 if (entry->end)
3919 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3920 else
3921 I915_WRITE(reg, 0);
3922}
3923
d8c0fafc 3924static void skl_write_wm_level(struct drm_i915_private *dev_priv,
3925 i915_reg_t reg,
3926 const struct skl_wm_level *level)
3927{
3928 uint32_t val = 0;
3929
3930 if (level->plane_en) {
3931 val |= PLANE_WM_EN;
3932 val |= level->plane_res_b;
3933 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
3934 }
3935
3936 I915_WRITE(reg, val);
3937}
3938
d9348dec
VS
3939static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
3940 const struct skl_plane_wm *wm,
3941 const struct skl_ddb_allocation *ddb,
d5cdfdf5 3942 enum plane_id plane_id)
62e0fb88
L
3943{
3944 struct drm_crtc *crtc = &intel_crtc->base;
3945 struct drm_device *dev = crtc->dev;
3946 struct drm_i915_private *dev_priv = to_i915(dev);
5db94019 3947 int level, max_level = ilk_wm_max_level(dev_priv);
62e0fb88
L
3948 enum pipe pipe = intel_crtc->pipe;
3949
3950 for (level = 0; level <= max_level; level++) {
d5cdfdf5 3951 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
d8c0fafc 3952 &wm->wm[level]);
62e0fb88 3953 }
d5cdfdf5 3954 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
d8c0fafc 3955 &wm->trans_wm);
27082493 3956
d5cdfdf5
VS
3957 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
3958 &ddb->plane[pipe][plane_id]);
3959 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
3960 &ddb->y_plane[pipe][plane_id]);
62e0fb88
L
3961}
3962
d9348dec
VS
3963static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
3964 const struct skl_plane_wm *wm,
3965 const struct skl_ddb_allocation *ddb)
62e0fb88
L
3966{
3967 struct drm_crtc *crtc = &intel_crtc->base;
3968 struct drm_device *dev = crtc->dev;
3969 struct drm_i915_private *dev_priv = to_i915(dev);
5db94019 3970 int level, max_level = ilk_wm_max_level(dev_priv);
62e0fb88
L
3971 enum pipe pipe = intel_crtc->pipe;
3972
3973 for (level = 0; level <= max_level; level++) {
d8c0fafc 3974 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
3975 &wm->wm[level]);
62e0fb88 3976 }
d8c0fafc 3977 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
5d374d96 3978
27082493 3979 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
d8c0fafc 3980 &ddb->plane[pipe][PLANE_CURSOR]);
2d41c0b5
PB
3981}
3982
45ece230 3983bool skl_wm_level_equals(const struct skl_wm_level *l1,
3984 const struct skl_wm_level *l2)
3985{
3986 if (l1->plane_en != l2->plane_en)
3987 return false;
3988
3989 /* If both planes aren't enabled, the rest shouldn't matter */
3990 if (!l1->plane_en)
3991 return true;
3992
3993 return (l1->plane_res_l == l2->plane_res_l &&
3994 l1->plane_res_b == l2->plane_res_b);
3995}
3996
27082493
L
3997static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
3998 const struct skl_ddb_entry *b)
0e8fb7ba 3999{
27082493 4000 return a->start < b->end && b->start < a->end;
0e8fb7ba
DL
4001}
4002
5eff503b
ML
4003bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4004 const struct skl_ddb_entry *ddb,
4005 int ignore)
0e8fb7ba 4006{
ce0ba283 4007 int i;
0e8fb7ba 4008
5eff503b
ML
4009 for (i = 0; i < I915_MAX_PIPES; i++)
4010 if (i != ignore && entries[i] &&
4011 skl_ddb_entries_overlap(ddb, entries[i]))
27082493 4012 return true;
0e8fb7ba 4013
27082493 4014 return false;
0e8fb7ba
DL
4015}
4016
55994c2c 4017static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
03af79e0 4018 const struct skl_pipe_wm *old_pipe_wm,
55994c2c 4019 struct skl_pipe_wm *pipe_wm, /* out */
03af79e0 4020 struct skl_ddb_allocation *ddb, /* out */
55994c2c 4021 bool *changed /* out */)
2d41c0b5 4022{
f4a96752 4023 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
55994c2c 4024 int ret;
2d41c0b5 4025
55994c2c
MR
4026 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4027 if (ret)
4028 return ret;
2d41c0b5 4029
03af79e0 4030 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
55994c2c
MR
4031 *changed = false;
4032 else
4033 *changed = true;
2d41c0b5 4034
55994c2c 4035 return 0;
2d41c0b5
PB
4036}
4037
9b613022
MR
4038static uint32_t
4039pipes_modified(struct drm_atomic_state *state)
4040{
4041 struct drm_crtc *crtc;
4042 struct drm_crtc_state *cstate;
4043 uint32_t i, ret = 0;
4044
4045 for_each_crtc_in_state(state, crtc, cstate, i)
4046 ret |= drm_crtc_mask(crtc);
4047
4048 return ret;
4049}
4050
bb7791bd 4051static int
7f60e200
PZ
4052skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4053{
4054 struct drm_atomic_state *state = cstate->base.state;
4055 struct drm_device *dev = state->dev;
4056 struct drm_crtc *crtc = cstate->base.crtc;
4057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4058 struct drm_i915_private *dev_priv = to_i915(dev);
4059 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4060 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4061 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4062 struct drm_plane_state *plane_state;
4063 struct drm_plane *plane;
4064 enum pipe pipe = intel_crtc->pipe;
7f60e200
PZ
4065
4066 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4067
220b0965 4068 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
d5cdfdf5 4069 enum plane_id plane_id = to_intel_plane(plane)->id;
7f60e200 4070
d5cdfdf5
VS
4071 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4072 &new_ddb->plane[pipe][plane_id]) &&
4073 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4074 &new_ddb->y_plane[pipe][plane_id]))
7f60e200
PZ
4075 continue;
4076
4077 plane_state = drm_atomic_get_plane_state(state, plane);
4078 if (IS_ERR(plane_state))
4079 return PTR_ERR(plane_state);
4080 }
4081
4082 return 0;
4083}
4084
98d39494
MR
4085static int
4086skl_compute_ddb(struct drm_atomic_state *state)
4087{
4088 struct drm_device *dev = state->dev;
4089 struct drm_i915_private *dev_priv = to_i915(dev);
4090 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4091 struct intel_crtc *intel_crtc;
734fa01f 4092 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
9b613022 4093 uint32_t realloc_pipes = pipes_modified(state);
98d39494
MR
4094 int ret;
4095
4096 /*
4097 * If this is our first atomic update following hardware readout,
4098 * we can't trust the DDB that the BIOS programmed for us. Let's
4099 * pretend that all pipes switched active status so that we'll
4100 * ensure a full DDB recompute.
4101 */
1b54a880
MR
4102 if (dev_priv->wm.distrust_bios_wm) {
4103 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4104 state->acquire_ctx);
4105 if (ret)
4106 return ret;
4107
98d39494
MR
4108 intel_state->active_pipe_changes = ~0;
4109
1b54a880
MR
4110 /*
4111 * We usually only initialize intel_state->active_crtcs if we
4112 * we're doing a modeset; make sure this field is always
4113 * initialized during the sanitization process that happens
4114 * on the first commit too.
4115 */
4116 if (!intel_state->modeset)
4117 intel_state->active_crtcs = dev_priv->active_crtcs;
4118 }
4119
98d39494
MR
4120 /*
4121 * If the modeset changes which CRTC's are active, we need to
4122 * recompute the DDB allocation for *all* active pipes, even
4123 * those that weren't otherwise being modified in any way by this
4124 * atomic commit. Due to the shrinking of the per-pipe allocations
4125 * when new active CRTC's are added, it's possible for a pipe that
4126 * we were already using and aren't changing at all here to suddenly
4127 * become invalid if its DDB needs exceeds its new allocation.
4128 *
4129 * Note that if we wind up doing a full DDB recompute, we can't let
4130 * any other display updates race with this transaction, so we need
4131 * to grab the lock on *all* CRTC's.
4132 */
734fa01f 4133 if (intel_state->active_pipe_changes) {
98d39494 4134 realloc_pipes = ~0;
734fa01f
MR
4135 intel_state->wm_results.dirty_pipes = ~0;
4136 }
98d39494 4137
5a920b85
PZ
4138 /*
4139 * We're not recomputing for the pipes not included in the commit, so
4140 * make sure we start with the current state.
4141 */
4142 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4143
98d39494
MR
4144 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4145 struct intel_crtc_state *cstate;
4146
4147 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4148 if (IS_ERR(cstate))
4149 return PTR_ERR(cstate);
4150
734fa01f 4151 ret = skl_allocate_pipe_ddb(cstate, ddb);
98d39494
MR
4152 if (ret)
4153 return ret;
05a76d3d 4154
7f60e200 4155 ret = skl_ddb_add_affected_planes(cstate);
05a76d3d
L
4156 if (ret)
4157 return ret;
98d39494
MR
4158 }
4159
4160 return 0;
4161}
4162
2722efb9
MR
4163static void
4164skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4165 struct skl_wm_values *src,
4166 enum pipe pipe)
4167{
2722efb9
MR
4168 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4169 sizeof(dst->ddb.y_plane[pipe]));
4170 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4171 sizeof(dst->ddb.plane[pipe]));
4172}
4173
413fc530 4174static void
4175skl_print_wm_changes(const struct drm_atomic_state *state)
4176{
4177 const struct drm_device *dev = state->dev;
4178 const struct drm_i915_private *dev_priv = to_i915(dev);
4179 const struct intel_atomic_state *intel_state =
4180 to_intel_atomic_state(state);
4181 const struct drm_crtc *crtc;
4182 const struct drm_crtc_state *cstate;
413fc530 4183 const struct intel_plane *intel_plane;
413fc530 4184 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4185 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
7570498e 4186 int i;
413fc530 4187
4188 for_each_crtc_in_state(state, crtc, cstate, i) {
7570498e
ML
4189 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4190 enum pipe pipe = intel_crtc->pipe;
413fc530 4191
7570498e 4192 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
d5cdfdf5 4193 enum plane_id plane_id = intel_plane->id;
413fc530 4194 const struct skl_ddb_entry *old, *new;
4195
d5cdfdf5
VS
4196 old = &old_ddb->plane[pipe][plane_id];
4197 new = &new_ddb->plane[pipe][plane_id];
413fc530 4198
413fc530 4199 if (skl_ddb_entry_equal(old, new))
4200 continue;
4201
7570498e
ML
4202 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4203 intel_plane->base.base.id,
4204 intel_plane->base.name,
4205 old->start, old->end,
4206 new->start, new->end);
413fc530 4207 }
4208 }
4209}
4210
98d39494
MR
4211static int
4212skl_compute_wm(struct drm_atomic_state *state)
4213{
4214 struct drm_crtc *crtc;
4215 struct drm_crtc_state *cstate;
734fa01f
MR
4216 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4217 struct skl_wm_values *results = &intel_state->wm_results;
4218 struct skl_pipe_wm *pipe_wm;
98d39494 4219 bool changed = false;
734fa01f 4220 int ret, i;
98d39494
MR
4221
4222 /*
4223 * If this transaction isn't actually touching any CRTC's, don't
4224 * bother with watermark calculation. Note that if we pass this
4225 * test, we're guaranteed to hold at least one CRTC state mutex,
4226 * which means we can safely use values like dev_priv->active_crtcs
4227 * since any racing commits that want to update them would need to
4228 * hold _all_ CRTC state mutexes.
4229 */
4230 for_each_crtc_in_state(state, crtc, cstate, i)
4231 changed = true;
4232 if (!changed)
4233 return 0;
4234
734fa01f
MR
4235 /* Clear all dirty flags */
4236 results->dirty_pipes = 0;
4237
98d39494
MR
4238 ret = skl_compute_ddb(state);
4239 if (ret)
4240 return ret;
4241
734fa01f
MR
4242 /*
4243 * Calculate WM's for all pipes that are part of this transaction.
4244 * Note that the DDB allocation above may have added more CRTC's that
4245 * weren't otherwise being modified (and set bits in dirty_pipes) if
4246 * pipe allocations had to change.
4247 *
4248 * FIXME: Now that we're doing this in the atomic check phase, we
4249 * should allow skl_update_pipe_wm() to return failure in cases where
4250 * no suitable watermark values can be found.
4251 */
4252 for_each_crtc_in_state(state, crtc, cstate, i) {
734fa01f
MR
4253 struct intel_crtc_state *intel_cstate =
4254 to_intel_crtc_state(cstate);
03af79e0
ML
4255 const struct skl_pipe_wm *old_pipe_wm =
4256 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
734fa01f
MR
4257
4258 pipe_wm = &intel_cstate->wm.skl.optimal;
03af79e0
ML
4259 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4260 &results->ddb, &changed);
734fa01f
MR
4261 if (ret)
4262 return ret;
4263
4264 if (changed)
4265 results->dirty_pipes |= drm_crtc_mask(crtc);
4266
4267 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4268 /* This pipe's WM's did not change */
4269 continue;
4270
4271 intel_cstate->update_wm_pre = true;
734fa01f
MR
4272 }
4273
413fc530 4274 skl_print_wm_changes(state);
4275
98d39494
MR
4276 return 0;
4277}
4278
ccf010fb
ML
4279static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4280 struct intel_crtc_state *cstate)
4281{
4282 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4283 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4284 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
e62929b3 4285 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
ccf010fb 4286 enum pipe pipe = crtc->pipe;
d5cdfdf5 4287 enum plane_id plane_id;
e62929b3
ML
4288
4289 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4290 return;
ccf010fb
ML
4291
4292 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
e62929b3 4293
d5cdfdf5
VS
4294 for_each_plane_id_on_crtc(crtc, plane_id) {
4295 if (plane_id != PLANE_CURSOR)
4296 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4297 ddb, plane_id);
4298 else
4299 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4300 ddb);
4301 }
ccf010fb
ML
4302}
4303
e62929b3
ML
4304static void skl_initial_wm(struct intel_atomic_state *state,
4305 struct intel_crtc_state *cstate)
2d41c0b5 4306{
e62929b3 4307 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
432081bc 4308 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 4309 struct drm_i915_private *dev_priv = to_i915(dev);
e62929b3 4310 struct skl_wm_values *results = &state->wm_results;
2722efb9 4311 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
27082493 4312 enum pipe pipe = intel_crtc->pipe;
adda50b8 4313
432081bc 4314 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
2d41c0b5
PB
4315 return;
4316
734fa01f 4317 mutex_lock(&dev_priv->wm.wm_mutex);
2d41c0b5 4318
e62929b3
ML
4319 if (cstate->base.active_changed)
4320 skl_atomic_update_crtc_wm(state, cstate);
27082493
L
4321
4322 skl_copy_wm_for_pipe(hw_vals, results, pipe);
734fa01f
MR
4323
4324 mutex_unlock(&dev_priv->wm.wm_mutex);
2d41c0b5
PB
4325}
4326
d890565c
VS
4327static void ilk_compute_wm_config(struct drm_device *dev,
4328 struct intel_wm_config *config)
4329{
4330 struct intel_crtc *crtc;
4331
4332 /* Compute the currently _active_ config */
4333 for_each_intel_crtc(dev, crtc) {
4334 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4335
4336 if (!wm->pipe_enabled)
4337 continue;
4338
4339 config->sprites_enabled |= wm->sprites_enabled;
4340 config->sprites_scaled |= wm->sprites_scaled;
4341 config->num_pipes_active++;
4342 }
4343}
4344
ed4a6a7c 4345static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
801bcfff 4346{
91c8a326 4347 struct drm_device *dev = &dev_priv->drm;
b9d5c839 4348 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
820c1980 4349 struct ilk_wm_maximums max;
d890565c 4350 struct intel_wm_config config = {};
820c1980 4351 struct ilk_wm_values results = {};
77c122bc 4352 enum intel_ddb_partitioning partitioning;
261a27d1 4353
d890565c
VS
4354 ilk_compute_wm_config(dev, &config);
4355
4356 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4357 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
a485bfb8
VS
4358
4359 /* 5/6 split only in single pipe config on IVB+ */
175fded1 4360 if (INTEL_GEN(dev_priv) >= 7 &&
d890565c
VS
4361 config.num_pipes_active == 1 && config.sprites_enabled) {
4362 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4363 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
0362c781 4364
820c1980 4365 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
861f3389 4366 } else {
198a1e9b 4367 best_lp_wm = &lp_wm_1_2;
861f3389
PZ
4368 }
4369
198a1e9b 4370 partitioning = (best_lp_wm == &lp_wm_1_2) ?
77c122bc 4371 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
801bcfff 4372
820c1980 4373 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
609cedef 4374
820c1980 4375 ilk_write_wm_values(dev_priv, &results);
1011d8c4
PZ
4376}
4377
ccf010fb
ML
4378static void ilk_initial_watermarks(struct intel_atomic_state *state,
4379 struct intel_crtc_state *cstate)
b9d5c839 4380{
ed4a6a7c
MR
4381 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4382 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
b9d5c839 4383
ed4a6a7c 4384 mutex_lock(&dev_priv->wm.wm_mutex);
e8f1f02e 4385 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
ed4a6a7c
MR
4386 ilk_program_watermarks(dev_priv);
4387 mutex_unlock(&dev_priv->wm.wm_mutex);
4388}
bf220452 4389
ccf010fb
ML
4390static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4391 struct intel_crtc_state *cstate)
ed4a6a7c
MR
4392{
4393 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4394 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
bf220452 4395
ed4a6a7c
MR
4396 mutex_lock(&dev_priv->wm.wm_mutex);
4397 if (cstate->wm.need_postvbl_update) {
e8f1f02e 4398 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
ed4a6a7c
MR
4399 ilk_program_watermarks(dev_priv);
4400 }
4401 mutex_unlock(&dev_priv->wm.wm_mutex);
b9d5c839
VS
4402}
4403
d8c0fafc 4404static inline void skl_wm_level_from_reg_val(uint32_t val,
4405 struct skl_wm_level *level)
3078999f 4406{
d8c0fafc 4407 level->plane_en = val & PLANE_WM_EN;
4408 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4409 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4410 PLANE_WM_LINES_MASK;
3078999f
PB
4411}
4412
bf9d99ad 4413void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4414 struct skl_pipe_wm *out)
3078999f 4415{
d5cdfdf5 4416 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3078999f 4417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3078999f 4418 enum pipe pipe = intel_crtc->pipe;
d5cdfdf5
VS
4419 int level, max_level;
4420 enum plane_id plane_id;
d8c0fafc 4421 uint32_t val;
3078999f 4422
5db94019 4423 max_level = ilk_wm_max_level(dev_priv);
3078999f 4424
d5cdfdf5
VS
4425 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4426 struct skl_plane_wm *wm = &out->planes[plane_id];
3078999f 4427
d8c0fafc 4428 for (level = 0; level <= max_level; level++) {
d5cdfdf5
VS
4429 if (plane_id != PLANE_CURSOR)
4430 val = I915_READ(PLANE_WM(pipe, plane_id, level));
d8c0fafc 4431 else
4432 val = I915_READ(CUR_WM(pipe, level));
3078999f 4433
d8c0fafc 4434 skl_wm_level_from_reg_val(val, &wm->wm[level]);
3078999f 4435 }
3078999f 4436
d5cdfdf5
VS
4437 if (plane_id != PLANE_CURSOR)
4438 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
d8c0fafc 4439 else
4440 val = I915_READ(CUR_WM_TRANS(pipe));
4441
4442 skl_wm_level_from_reg_val(val, &wm->trans_wm);
3078999f
PB
4443 }
4444
d8c0fafc 4445 if (!intel_crtc->active)
4446 return;
4e0963c7 4447
bf9d99ad 4448 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
3078999f
PB
4449}
4450
4451void skl_wm_get_hw_state(struct drm_device *dev)
4452{
fac5e23e 4453 struct drm_i915_private *dev_priv = to_i915(dev);
bf9d99ad 4454 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
a269c583 4455 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
3078999f 4456 struct drm_crtc *crtc;
bf9d99ad 4457 struct intel_crtc *intel_crtc;
4458 struct intel_crtc_state *cstate;
3078999f 4459
a269c583 4460 skl_ddb_get_hw_state(dev_priv, ddb);
bf9d99ad 4461 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4462 intel_crtc = to_intel_crtc(crtc);
4463 cstate = to_intel_crtc_state(crtc->state);
4464
4465 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4466
03af79e0 4467 if (intel_crtc->active)
bf9d99ad 4468 hw->dirty_pipes |= drm_crtc_mask(crtc);
bf9d99ad 4469 }
a1de91e5 4470
279e99d7
MR
4471 if (dev_priv->active_crtcs) {
4472 /* Fully recompute DDB on first atomic commit */
4473 dev_priv->wm.distrust_bios_wm = true;
4474 } else {
4475 /* Easy/common case; just sanitize DDB now if everything off */
4476 memset(ddb, 0, sizeof(*ddb));
4477 }
3078999f
PB
4478}
4479
243e6a44
VS
4480static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4481{
4482 struct drm_device *dev = crtc->dev;
fac5e23e 4483 struct drm_i915_private *dev_priv = to_i915(dev);
820c1980 4484 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44 4485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4e0963c7 4486 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
e8f1f02e 4487 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
243e6a44 4488 enum pipe pipe = intel_crtc->pipe;
f0f59a00 4489 static const i915_reg_t wm0_pipe_reg[] = {
243e6a44
VS
4490 [PIPE_A] = WM0_PIPEA_ILK,
4491 [PIPE_B] = WM0_PIPEB_ILK,
4492 [PIPE_C] = WM0_PIPEC_IVB,
4493 };
4494
4495 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
8652744b 4496 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ce0e0713 4497 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
243e6a44 4498
15606534
VS
4499 memset(active, 0, sizeof(*active));
4500
3ef00284 4501 active->pipe_enabled = intel_crtc->active;
2a44b76b
VS
4502
4503 if (active->pipe_enabled) {
243e6a44
VS
4504 u32 tmp = hw->wm_pipe[pipe];
4505
4506 /*
4507 * For active pipes LP0 watermark is marked as
4508 * enabled, and LP1+ watermaks as disabled since
4509 * we can't really reverse compute them in case
4510 * multiple pipes are active.
4511 */
4512 active->wm[0].enable = true;
4513 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4514 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4515 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4516 active->linetime = hw->wm_linetime[pipe];
4517 } else {
5db94019 4518 int level, max_level = ilk_wm_max_level(dev_priv);
243e6a44
VS
4519
4520 /*
4521 * For inactive pipes, all watermark levels
4522 * should be marked as enabled but zeroed,
4523 * which is what we'd compute them to.
4524 */
4525 for (level = 0; level <= max_level; level++)
4526 active->wm[level].enable = true;
4527 }
4e0963c7
MR
4528
4529 intel_crtc->wm.active.ilk = *active;
243e6a44
VS
4530}
4531
6eb1a681
VS
4532#define _FW_WM(value, plane) \
4533 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4534#define _FW_WM_VLV(value, plane) \
4535 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4536
4537static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4538 struct vlv_wm_values *wm)
4539{
4540 enum pipe pipe;
4541 uint32_t tmp;
4542
4543 for_each_pipe(dev_priv, pipe) {
4544 tmp = I915_READ(VLV_DDL(pipe));
4545
1b31389c 4546 wm->ddl[pipe].plane[PLANE_PRIMARY] =
6eb1a681 4547 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
1b31389c 4548 wm->ddl[pipe].plane[PLANE_CURSOR] =
6eb1a681 4549 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
1b31389c 4550 wm->ddl[pipe].plane[PLANE_SPRITE0] =
6eb1a681 4551 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
1b31389c 4552 wm->ddl[pipe].plane[PLANE_SPRITE1] =
6eb1a681
VS
4553 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4554 }
4555
4556 tmp = I915_READ(DSPFW1);
4557 wm->sr.plane = _FW_WM(tmp, SR);
1b31389c
VS
4558 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4559 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4560 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
6eb1a681
VS
4561
4562 tmp = I915_READ(DSPFW2);
1b31389c
VS
4563 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4564 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4565 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
6eb1a681
VS
4566
4567 tmp = I915_READ(DSPFW3);
4568 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4569
4570 if (IS_CHERRYVIEW(dev_priv)) {
4571 tmp = I915_READ(DSPFW7_CHV);
1b31389c
VS
4572 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4573 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
6eb1a681
VS
4574
4575 tmp = I915_READ(DSPFW8_CHV);
1b31389c
VS
4576 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4577 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
6eb1a681
VS
4578
4579 tmp = I915_READ(DSPFW9_CHV);
1b31389c
VS
4580 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4581 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
6eb1a681
VS
4582
4583 tmp = I915_READ(DSPHOWM);
4584 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
1b31389c
VS
4585 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4586 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4587 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4588 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4589 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4590 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4591 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4592 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4593 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
6eb1a681
VS
4594 } else {
4595 tmp = I915_READ(DSPFW7);
1b31389c
VS
4596 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4597 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
6eb1a681
VS
4598
4599 tmp = I915_READ(DSPHOWM);
4600 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
1b31389c
VS
4601 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4602 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4603 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4604 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4605 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4606 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
6eb1a681
VS
4607 }
4608}
4609
4610#undef _FW_WM
4611#undef _FW_WM_VLV
4612
4613void vlv_wm_get_hw_state(struct drm_device *dev)
4614{
4615 struct drm_i915_private *dev_priv = to_i915(dev);
4616 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
f07d43d2 4617 struct intel_crtc *crtc;
6eb1a681
VS
4618 u32 val;
4619
4620 vlv_read_wm_values(dev_priv, wm);
4621
6eb1a681
VS
4622 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4623 wm->level = VLV_WM_LEVEL_PM2;
4624
4625 if (IS_CHERRYVIEW(dev_priv)) {
4626 mutex_lock(&dev_priv->rps.hw_lock);
4627
4628 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4629 if (val & DSP_MAXFIFO_PM5_ENABLE)
4630 wm->level = VLV_WM_LEVEL_PM5;
4631
58590c14
VS
4632 /*
4633 * If DDR DVFS is disabled in the BIOS, Punit
4634 * will never ack the request. So if that happens
4635 * assume we don't have to enable/disable DDR DVFS
4636 * dynamically. To test that just set the REQ_ACK
4637 * bit to poke the Punit, but don't change the
4638 * HIGH/LOW bits so that we don't actually change
4639 * the current state.
4640 */
6eb1a681 4641 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
58590c14
VS
4642 val |= FORCE_DDR_FREQ_REQ_ACK;
4643 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4644
4645 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4646 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4647 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4648 "assuming DDR DVFS is disabled\n");
4649 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4650 } else {
4651 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4652 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4653 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4654 }
6eb1a681
VS
4655
4656 mutex_unlock(&dev_priv->rps.hw_lock);
4657 }
4658
ff32c54e
VS
4659 for_each_intel_crtc(dev, crtc) {
4660 struct intel_crtc_state *crtc_state =
4661 to_intel_crtc_state(crtc->base.state);
4662 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4663 const struct vlv_fifo_state *fifo_state =
4664 &crtc_state->wm.vlv.fifo_state;
4665 enum pipe pipe = crtc->pipe;
4666 enum plane_id plane_id;
4667 int level;
4668
4669 vlv_get_fifo_size(crtc_state);
4670
4671 active->num_levels = wm->level + 1;
4672 active->cxsr = wm->cxsr;
4673
4674 /* FIXME sanitize things more */
4675 for (level = 0; level < active->num_levels; level++) {
4676 struct vlv_pipe_wm *raw =
4677 &crtc_state->wm.vlv.raw[level];
4678
4679 active->sr[level].plane = wm->sr.plane;
4680 active->sr[level].cursor = wm->sr.cursor;
4681
4682 for_each_plane_id_on_crtc(crtc, plane_id) {
4683 active->wm[level].plane[plane_id] =
4684 wm->pipe[pipe].plane[plane_id];
4685
4686 raw->plane[plane_id] =
4687 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4688 fifo_state->plane[plane_id]);
4689 }
4690 }
4691
4692 for_each_plane_id_on_crtc(crtc, plane_id)
4693 vlv_raw_plane_wm_set(crtc_state, level,
4694 plane_id, USHRT_MAX);
4695 vlv_invalidate_wms(crtc, active, level);
4696
4697 crtc_state->wm.vlv.optimal = *active;
4698
6eb1a681 4699 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
1b31389c
VS
4700 pipe_name(pipe),
4701 wm->pipe[pipe].plane[PLANE_PRIMARY],
4702 wm->pipe[pipe].plane[PLANE_CURSOR],
4703 wm->pipe[pipe].plane[PLANE_SPRITE0],
4704 wm->pipe[pipe].plane[PLANE_SPRITE1]);
ff32c54e 4705 }
6eb1a681
VS
4706
4707 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4708 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4709}
4710
243e6a44
VS
4711void ilk_wm_get_hw_state(struct drm_device *dev)
4712{
fac5e23e 4713 struct drm_i915_private *dev_priv = to_i915(dev);
820c1980 4714 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
4715 struct drm_crtc *crtc;
4716
70e1e0ec 4717 for_each_crtc(dev, crtc)
243e6a44
VS
4718 ilk_pipe_wm_get_hw_state(crtc);
4719
4720 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4721 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4722 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4723
4724 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
175fded1 4725 if (INTEL_GEN(dev_priv) >= 7) {
cfa7698b
VS
4726 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4727 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4728 }
243e6a44 4729
8652744b 4730 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ac9545fd
VS
4731 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4732 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
fd6b8f43 4733 else if (IS_IVYBRIDGE(dev_priv))
ac9545fd
VS
4734 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4735 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
243e6a44
VS
4736
4737 hw->enable_fbc_wm =
4738 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4739}
4740
b445e3b0
ED
4741/**
4742 * intel_update_watermarks - update FIFO watermark values based on current modes
4743 *
4744 * Calculate watermark values for the various WM regs based on current mode
4745 * and plane configuration.
4746 *
4747 * There are several cases to deal with here:
4748 * - normal (i.e. non-self-refresh)
4749 * - self-refresh (SR) mode
4750 * - lines are large relative to FIFO size (buffer can hold up to 2)
4751 * - lines are small relative to FIFO size (buffer can hold more than 2
4752 * lines), so need to account for TLB latency
4753 *
4754 * The normal calculation is:
4755 * watermark = dotclock * bytes per pixel * latency
4756 * where latency is platform & configuration dependent (we assume pessimal
4757 * values here).
4758 *
4759 * The SR calculation is:
4760 * watermark = (trunc(latency/line time)+1) * surface width *
4761 * bytes per pixel
4762 * where
4763 * line time = htotal / dotclock
4764 * surface width = hdisplay for normal plane and 64 for cursor
4765 * and latency is assumed to be high, as above.
4766 *
4767 * The final value programmed to the register should always be rounded up,
4768 * and include an extra 2 entries to account for clock crossings.
4769 *
4770 * We don't use the sprite, so we can ignore that. And on Crestline we have
4771 * to set the non-SR watermarks to 8.
4772 */
432081bc 4773void intel_update_watermarks(struct intel_crtc *crtc)
b445e3b0 4774{
432081bc 4775 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b445e3b0
ED
4776
4777 if (dev_priv->display.update_wm)
46ba614c 4778 dev_priv->display.update_wm(crtc);
b445e3b0
ED
4779}
4780
e2828914 4781/*
9270388e 4782 * Lock protecting IPS related data structures
9270388e
DV
4783 */
4784DEFINE_SPINLOCK(mchdev_lock);
4785
4786/* Global for IPS driver to get at the current i915 device. Protected by
4787 * mchdev_lock. */
4788static struct drm_i915_private *i915_mch_dev;
4789
91d14251 4790bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 4791{
2b4e57bd
ED
4792 u16 rgvswctl;
4793
67520415 4794 lockdep_assert_held(&mchdev_lock);
9270388e 4795
2b4e57bd
ED
4796 rgvswctl = I915_READ16(MEMSWCTL);
4797 if (rgvswctl & MEMCTL_CMD_STS) {
4798 DRM_DEBUG("gpu busy, RCS change rejected\n");
4799 return false; /* still busy with another command */
4800 }
4801
4802 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4803 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4804 I915_WRITE16(MEMSWCTL, rgvswctl);
4805 POSTING_READ16(MEMSWCTL);
4806
4807 rgvswctl |= MEMCTL_CMD_STS;
4808 I915_WRITE16(MEMSWCTL, rgvswctl);
4809
4810 return true;
4811}
4812
91d14251 4813static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
2b4e57bd 4814{
84f1b20f 4815 u32 rgvmodectl;
2b4e57bd
ED
4816 u8 fmax, fmin, fstart, vstart;
4817
9270388e
DV
4818 spin_lock_irq(&mchdev_lock);
4819
84f1b20f
TU
4820 rgvmodectl = I915_READ(MEMMODECTL);
4821
2b4e57bd
ED
4822 /* Enable temp reporting */
4823 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4824 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4825
4826 /* 100ms RC evaluation intervals */
4827 I915_WRITE(RCUPEI, 100000);
4828 I915_WRITE(RCDNEI, 100000);
4829
4830 /* Set max/min thresholds to 90ms and 80ms respectively */
4831 I915_WRITE(RCBMAXAVG, 90000);
4832 I915_WRITE(RCBMINAVG, 80000);
4833
4834 I915_WRITE(MEMIHYST, 1);
4835
4836 /* Set up min, max, and cur for interrupt handling */
4837 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4838 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4839 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4840 MEMMODE_FSTART_SHIFT;
4841
616847e7 4842 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
2b4e57bd
ED
4843 PXVFREQ_PX_SHIFT;
4844
20e4d407
DV
4845 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4846 dev_priv->ips.fstart = fstart;
2b4e57bd 4847
20e4d407
DV
4848 dev_priv->ips.max_delay = fstart;
4849 dev_priv->ips.min_delay = fmin;
4850 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
4851
4852 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4853 fmax, fmin, fstart);
4854
4855 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4856
4857 /*
4858 * Interrupts will be enabled in ironlake_irq_postinstall
4859 */
4860
4861 I915_WRITE(VIDSTART, vstart);
4862 POSTING_READ(VIDSTART);
4863
4864 rgvmodectl |= MEMMODE_SWMODE_EN;
4865 I915_WRITE(MEMMODECTL, rgvmodectl);
4866
9270388e 4867 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 4868 DRM_ERROR("stuck trying to change perf mode\n");
dd92d8de 4869 mdelay(1);
2b4e57bd 4870
91d14251 4871 ironlake_set_drps(dev_priv, fstart);
2b4e57bd 4872
7d81c3e0
VS
4873 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4874 I915_READ(DDREC) + I915_READ(CSIEC);
20e4d407 4875 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
7d81c3e0 4876 dev_priv->ips.last_count2 = I915_READ(GFXEC);
5ed0bdf2 4877 dev_priv->ips.last_time2 = ktime_get_raw_ns();
9270388e
DV
4878
4879 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
4880}
4881
91d14251 4882static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
2b4e57bd 4883{
9270388e
DV
4884 u16 rgvswctl;
4885
4886 spin_lock_irq(&mchdev_lock);
4887
4888 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
4889
4890 /* Ack interrupts, disable EFC interrupt */
4891 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4892 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4893 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4894 I915_WRITE(DEIIR, DE_PCU_EVENT);
4895 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4896
4897 /* Go back to the starting frequency */
91d14251 4898 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
dd92d8de 4899 mdelay(1);
2b4e57bd
ED
4900 rgvswctl |= MEMCTL_CMD_STS;
4901 I915_WRITE(MEMSWCTL, rgvswctl);
dd92d8de 4902 mdelay(1);
2b4e57bd 4903
9270388e 4904 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
4905}
4906
acbe9475
DV
4907/* There's a funny hw issue where the hw returns all 0 when reading from
4908 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4909 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4910 * all limits and the gpu stuck at whatever frequency it is at atm).
4911 */
74ef1173 4912static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 4913{
7b9e0ae6 4914 u32 limits;
2b4e57bd 4915
20b46e59
DV
4916 /* Only set the down limit when we've reached the lowest level to avoid
4917 * getting more interrupts, otherwise leave this clear. This prevents a
4918 * race in the hw when coming out of rc6: There's a tiny window where
4919 * the hw runs at the minimal clock before selecting the desired
4920 * frequency, if the down threshold expires in that window we will not
4921 * receive a down interrupt. */
2d1fe073 4922 if (IS_GEN9(dev_priv)) {
74ef1173
AG
4923 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4924 if (val <= dev_priv->rps.min_freq_softlimit)
4925 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4926 } else {
4927 limits = dev_priv->rps.max_freq_softlimit << 24;
4928 if (val <= dev_priv->rps.min_freq_softlimit)
4929 limits |= dev_priv->rps.min_freq_softlimit << 16;
4930 }
20b46e59
DV
4931
4932 return limits;
4933}
4934
dd75fdc8
CW
4935static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4936{
4937 int new_power;
8a586437
AG
4938 u32 threshold_up = 0, threshold_down = 0; /* in % */
4939 u32 ei_up = 0, ei_down = 0;
dd75fdc8
CW
4940
4941 new_power = dev_priv->rps.power;
4942 switch (dev_priv->rps.power) {
4943 case LOW_POWER:
a72b5623
CW
4944 if (val > dev_priv->rps.efficient_freq + 1 &&
4945 val > dev_priv->rps.cur_freq)
dd75fdc8
CW
4946 new_power = BETWEEN;
4947 break;
4948
4949 case BETWEEN:
a72b5623
CW
4950 if (val <= dev_priv->rps.efficient_freq &&
4951 val < dev_priv->rps.cur_freq)
dd75fdc8 4952 new_power = LOW_POWER;
a72b5623
CW
4953 else if (val >= dev_priv->rps.rp0_freq &&
4954 val > dev_priv->rps.cur_freq)
dd75fdc8
CW
4955 new_power = HIGH_POWER;
4956 break;
4957
4958 case HIGH_POWER:
a72b5623
CW
4959 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
4960 val < dev_priv->rps.cur_freq)
dd75fdc8
CW
4961 new_power = BETWEEN;
4962 break;
4963 }
4964 /* Max/min bins are special */
aed242ff 4965 if (val <= dev_priv->rps.min_freq_softlimit)
dd75fdc8 4966 new_power = LOW_POWER;
aed242ff 4967 if (val >= dev_priv->rps.max_freq_softlimit)
dd75fdc8
CW
4968 new_power = HIGH_POWER;
4969 if (new_power == dev_priv->rps.power)
4970 return;
4971
4972 /* Note the units here are not exactly 1us, but 1280ns. */
4973 switch (new_power) {
4974 case LOW_POWER:
4975 /* Upclock if more than 95% busy over 16ms */
8a586437
AG
4976 ei_up = 16000;
4977 threshold_up = 95;
dd75fdc8
CW
4978
4979 /* Downclock if less than 85% busy over 32ms */
8a586437
AG
4980 ei_down = 32000;
4981 threshold_down = 85;
dd75fdc8
CW
4982 break;
4983
4984 case BETWEEN:
4985 /* Upclock if more than 90% busy over 13ms */
8a586437
AG
4986 ei_up = 13000;
4987 threshold_up = 90;
dd75fdc8
CW
4988
4989 /* Downclock if less than 75% busy over 32ms */
8a586437
AG
4990 ei_down = 32000;
4991 threshold_down = 75;
dd75fdc8
CW
4992 break;
4993
4994 case HIGH_POWER:
4995 /* Upclock if more than 85% busy over 10ms */
8a586437
AG
4996 ei_up = 10000;
4997 threshold_up = 85;
dd75fdc8
CW
4998
4999 /* Downclock if less than 60% busy over 32ms */
8a586437
AG
5000 ei_down = 32000;
5001 threshold_down = 60;
dd75fdc8
CW
5002 break;
5003 }
5004
6067a27d
MK
5005 /* When byt can survive without system hang with dynamic
5006 * sw freq adjustments, this restriction can be lifted.
5007 */
5008 if (IS_VALLEYVIEW(dev_priv))
5009 goto skip_hw_write;
5010
8a586437 5011 I915_WRITE(GEN6_RP_UP_EI,
a72b5623 5012 GT_INTERVAL_FROM_US(dev_priv, ei_up));
8a586437 5013 I915_WRITE(GEN6_RP_UP_THRESHOLD,
a72b5623
CW
5014 GT_INTERVAL_FROM_US(dev_priv,
5015 ei_up * threshold_up / 100));
8a586437
AG
5016
5017 I915_WRITE(GEN6_RP_DOWN_EI,
a72b5623 5018 GT_INTERVAL_FROM_US(dev_priv, ei_down));
8a586437 5019 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
a72b5623
CW
5020 GT_INTERVAL_FROM_US(dev_priv,
5021 ei_down * threshold_down / 100));
5022
5023 I915_WRITE(GEN6_RP_CONTROL,
5024 GEN6_RP_MEDIA_TURBO |
5025 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5026 GEN6_RP_MEDIA_IS_GFX |
5027 GEN6_RP_ENABLE |
5028 GEN6_RP_UP_BUSY_AVG |
5029 GEN6_RP_DOWN_IDLE_AVG);
8a586437 5030
6067a27d 5031skip_hw_write:
dd75fdc8 5032 dev_priv->rps.power = new_power;
8fb55197
CW
5033 dev_priv->rps.up_threshold = threshold_up;
5034 dev_priv->rps.down_threshold = threshold_down;
dd75fdc8
CW
5035 dev_priv->rps.last_adj = 0;
5036}
5037
2876ce73
CW
5038static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5039{
5040 u32 mask = 0;
5041
5042 if (val > dev_priv->rps.min_freq_softlimit)
6f4b12f8 5043 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
2876ce73 5044 if (val < dev_priv->rps.max_freq_softlimit)
6f4b12f8 5045 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
2876ce73 5046
7b3c29f6
CW
5047 mask &= dev_priv->pm_rps_events;
5048
59d02a1f 5049 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
2876ce73
CW
5050}
5051
b8a5ff8d
JM
5052/* gen6_set_rps is called to update the frequency request, but should also be
5053 * called when the range (min_delay and max_delay) is modified so that we can
5054 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
9fcee2f7 5055static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
20b46e59 5056{
eb64cad1
CW
5057 /* min/max delay may still have been modified so be sure to
5058 * write the limits value.
5059 */
5060 if (val != dev_priv->rps.cur_freq) {
5061 gen6_set_rps_thresholds(dev_priv, val);
b8a5ff8d 5062
dc97997a 5063 if (IS_GEN9(dev_priv))
5704195c
AG
5064 I915_WRITE(GEN6_RPNSWREQ,
5065 GEN9_FREQUENCY(val));
dc97997a 5066 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
eb64cad1
CW
5067 I915_WRITE(GEN6_RPNSWREQ,
5068 HSW_FREQUENCY(val));
5069 else
5070 I915_WRITE(GEN6_RPNSWREQ,
5071 GEN6_FREQUENCY(val) |
5072 GEN6_OFFSET(0) |
5073 GEN6_AGGRESSIVE_TURBO);
b8a5ff8d 5074 }
7b9e0ae6 5075
7b9e0ae6
CW
5076 /* Make sure we continue to get interrupts
5077 * until we hit the minimum or maximum frequencies.
5078 */
74ef1173 5079 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
2876ce73 5080 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
7b9e0ae6 5081
b39fb297 5082 dev_priv->rps.cur_freq = val;
0f94592e 5083 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
9fcee2f7
CW
5084
5085 return 0;
2b4e57bd
ED
5086}
5087
9fcee2f7 5088static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
ffe02b40 5089{
9fcee2f7
CW
5090 int err;
5091
dc97997a 5092 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
ffe02b40
VS
5093 "Odd GPU freq value\n"))
5094 val &= ~1;
5095
cd25dd5b
D
5096 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5097
8fb55197 5098 if (val != dev_priv->rps.cur_freq) {
9fcee2f7
CW
5099 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5100 if (err)
5101 return err;
5102
db4c5e0b 5103 gen6_set_rps_thresholds(dev_priv, val);
8fb55197 5104 }
ffe02b40 5105
ffe02b40
VS
5106 dev_priv->rps.cur_freq = val;
5107 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
9fcee2f7
CW
5108
5109 return 0;
ffe02b40
VS
5110}
5111
a7f6e231 5112/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
76c3552f
D
5113 *
5114 * * If Gfx is Idle, then
a7f6e231
D
5115 * 1. Forcewake Media well.
5116 * 2. Request idle freq.
5117 * 3. Release Forcewake of Media well.
76c3552f
D
5118*/
5119static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5120{
aed242ff 5121 u32 val = dev_priv->rps.idle_freq;
9fcee2f7 5122 int err;
5549d25f 5123
aed242ff 5124 if (dev_priv->rps.cur_freq <= val)
76c3552f
D
5125 return;
5126
c9efef7b
CW
5127 /* The punit delays the write of the frequency and voltage until it
5128 * determines the GPU is awake. During normal usage we don't want to
5129 * waste power changing the frequency if the GPU is sleeping (rc6).
5130 * However, the GPU and driver is now idle and we do not want to delay
5131 * switching to minimum voltage (reducing power whilst idle) as we do
5132 * not expect to be woken in the near future and so must flush the
5133 * change by waking the device.
5134 *
5135 * We choose to take the media powerwell (either would do to trick the
5136 * punit into committing the voltage change) as that takes a lot less
5137 * power than the render powerwell.
5138 */
a7f6e231 5139 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
9fcee2f7 5140 err = valleyview_set_rps(dev_priv, val);
a7f6e231 5141 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
9fcee2f7
CW
5142
5143 if (err)
5144 DRM_ERROR("Failed to set RPS for idle\n");
76c3552f
D
5145}
5146
43cf3bf0
CW
5147void gen6_rps_busy(struct drm_i915_private *dev_priv)
5148{
5149 mutex_lock(&dev_priv->rps.hw_lock);
5150 if (dev_priv->rps.enabled) {
bd64818d
CW
5151 u8 freq;
5152
43cf3bf0
CW
5153 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
5154 gen6_rps_reset_ei(dev_priv);
5155 I915_WRITE(GEN6_PMINTRMSK,
5156 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
2b83c4c4 5157
c33d247d
CW
5158 gen6_enable_rps_interrupts(dev_priv);
5159
bd64818d
CW
5160 /* Use the user's desired frequency as a guide, but for better
5161 * performance, jump directly to RPe as our starting frequency.
5162 */
5163 freq = max(dev_priv->rps.cur_freq,
5164 dev_priv->rps.efficient_freq);
5165
9fcee2f7 5166 if (intel_set_rps(dev_priv,
bd64818d 5167 clamp(freq,
9fcee2f7
CW
5168 dev_priv->rps.min_freq_softlimit,
5169 dev_priv->rps.max_freq_softlimit)))
5170 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
43cf3bf0
CW
5171 }
5172 mutex_unlock(&dev_priv->rps.hw_lock);
5173}
5174
b29c19b6
CW
5175void gen6_rps_idle(struct drm_i915_private *dev_priv)
5176{
c33d247d
CW
5177 /* Flush our bottom-half so that it does not race with us
5178 * setting the idle frequency and so that it is bounded by
5179 * our rpm wakeref. And then disable the interrupts to stop any
5180 * futher RPS reclocking whilst we are asleep.
5181 */
5182 gen6_disable_rps_interrupts(dev_priv);
5183
b29c19b6 5184 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 5185 if (dev_priv->rps.enabled) {
dc97997a 5186 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
76c3552f 5187 vlv_set_rps_idle(dev_priv);
7526ed79 5188 else
dc97997a 5189 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
c0951f0c 5190 dev_priv->rps.last_adj = 0;
12c100bf
VS
5191 I915_WRITE(GEN6_PMINTRMSK,
5192 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
c0951f0c 5193 }
8d3afd7d 5194 mutex_unlock(&dev_priv->rps.hw_lock);
1854d5ca 5195
8d3afd7d 5196 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
5197 while (!list_empty(&dev_priv->rps.clients))
5198 list_del_init(dev_priv->rps.clients.next);
8d3afd7d 5199 spin_unlock(&dev_priv->rps.client_lock);
b29c19b6
CW
5200}
5201
1854d5ca 5202void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
5203 struct intel_rps_client *rps,
5204 unsigned long submitted)
b29c19b6 5205{
8d3afd7d
CW
5206 /* This is intentionally racy! We peek at the state here, then
5207 * validate inside the RPS worker.
5208 */
67d97da3 5209 if (!(dev_priv->gt.awake &&
8d3afd7d 5210 dev_priv->rps.enabled &&
29ecd78d 5211 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
8d3afd7d 5212 return;
43cf3bf0 5213
e61b9958
CW
5214 /* Force a RPS boost (and don't count it against the client) if
5215 * the GPU is severely congested.
5216 */
d0bc54f2 5217 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
e61b9958
CW
5218 rps = NULL;
5219
8d3afd7d
CW
5220 spin_lock(&dev_priv->rps.client_lock);
5221 if (rps == NULL || list_empty(&rps->link)) {
5222 spin_lock_irq(&dev_priv->irq_lock);
5223 if (dev_priv->rps.interrupts_enabled) {
5224 dev_priv->rps.client_boost = true;
c33d247d 5225 schedule_work(&dev_priv->rps.work);
8d3afd7d
CW
5226 }
5227 spin_unlock_irq(&dev_priv->irq_lock);
1854d5ca 5228
2e1b8730
CW
5229 if (rps != NULL) {
5230 list_add(&rps->link, &dev_priv->rps.clients);
5231 rps->boosts++;
1854d5ca
CW
5232 } else
5233 dev_priv->rps.boosts++;
c0951f0c 5234 }
8d3afd7d 5235 spin_unlock(&dev_priv->rps.client_lock);
b29c19b6
CW
5236}
5237
9fcee2f7 5238int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
0a073b84 5239{
9fcee2f7
CW
5240 int err;
5241
cfd1c488
CW
5242 lockdep_assert_held(&dev_priv->rps.hw_lock);
5243 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5244 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5245
76e4e4b5
CW
5246 if (!dev_priv->rps.enabled) {
5247 dev_priv->rps.cur_freq = val;
5248 return 0;
5249 }
5250
dc97997a 5251 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
9fcee2f7 5252 err = valleyview_set_rps(dev_priv, val);
ffe02b40 5253 else
9fcee2f7
CW
5254 err = gen6_set_rps(dev_priv, val);
5255
5256 return err;
0a073b84
JB
5257}
5258
dc97997a 5259static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
20e49366 5260{
20e49366 5261 I915_WRITE(GEN6_RC_CONTROL, 0);
38c23527 5262 I915_WRITE(GEN9_PG_ENABLE, 0);
20e49366
ZW
5263}
5264
dc97997a 5265static void gen9_disable_rps(struct drm_i915_private *dev_priv)
2030d684 5266{
2030d684
AG
5267 I915_WRITE(GEN6_RP_CONTROL, 0);
5268}
5269
dc97997a 5270static void gen6_disable_rps(struct drm_i915_private *dev_priv)
d20d4f0c 5271{
d20d4f0c 5272 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 5273 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
2030d684 5274 I915_WRITE(GEN6_RP_CONTROL, 0);
44fc7d5c
DV
5275}
5276
dc97997a 5277static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
38807746 5278{
38807746
D
5279 I915_WRITE(GEN6_RC_CONTROL, 0);
5280}
5281
dc97997a 5282static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
44fc7d5c 5283{
98a2e5f9
D
5284 /* we're doing forcewake before Disabling RC6,
5285 * This what the BIOS expects when going into suspend */
59bad947 5286 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
98a2e5f9 5287
44fc7d5c 5288 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 5289
59bad947 5290 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d20d4f0c
JB
5291}
5292
dc97997a 5293static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
dc39fff7 5294{
dc97997a 5295 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
91ca689a
ID
5296 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5297 mode = GEN6_RC_CTL_RC6_ENABLE;
5298 else
5299 mode = 0;
5300 }
dc97997a 5301 if (HAS_RC6p(dev_priv))
b99d49cc
ID
5302 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5303 "RC6 %s RC6p %s RC6pp %s\n",
5304 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5305 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5306 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
58abf1da
RV
5307
5308 else
b99d49cc
ID
5309 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5310 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
dc39fff7
BW
5311}
5312
dc97997a 5313static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
274008e8 5314{
72e96d64 5315 struct i915_ggtt *ggtt = &dev_priv->ggtt;
274008e8
SAK
5316 bool enable_rc6 = true;
5317 unsigned long rc6_ctx_base;
fc619841
ID
5318 u32 rc_ctl;
5319 int rc_sw_target;
5320
5321 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5322 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5323 RC_SW_TARGET_STATE_SHIFT;
5324 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5325 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5326 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5327 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5328 rc_sw_target);
274008e8
SAK
5329
5330 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
b99d49cc 5331 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
274008e8
SAK
5332 enable_rc6 = false;
5333 }
5334
5335 /*
5336 * The exact context size is not known for BXT, so assume a page size
5337 * for this check.
5338 */
5339 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
72e96d64
JL
5340 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5341 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5342 ggtt->stolen_reserved_size))) {
b99d49cc 5343 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
274008e8
SAK
5344 enable_rc6 = false;
5345 }
5346
5347 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5348 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5349 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5350 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
b99d49cc 5351 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
274008e8
SAK
5352 enable_rc6 = false;
5353 }
5354
fc619841
ID
5355 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5356 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5357 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5358 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5359 enable_rc6 = false;
5360 }
5361
5362 if (!I915_READ(GEN6_GFXPAUSE)) {
5363 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5364 enable_rc6 = false;
5365 }
5366
5367 if (!I915_READ(GEN8_MISC_CTRL0)) {
5368 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
274008e8
SAK
5369 enable_rc6 = false;
5370 }
5371
5372 return enable_rc6;
5373}
5374
dc97997a 5375int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
2b4e57bd 5376{
e7d66d89 5377 /* No RC6 before Ironlake and code is gone for ilk. */
dc97997a 5378 if (INTEL_INFO(dev_priv)->gen < 6)
e6069ca8
ID
5379 return 0;
5380
274008e8
SAK
5381 if (!enable_rc6)
5382 return 0;
5383
cc3f90f0 5384 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
274008e8
SAK
5385 DRM_INFO("RC6 disabled by BIOS\n");
5386 return 0;
5387 }
5388
456470eb 5389 /* Respect the kernel parameter if it is set */
e6069ca8
ID
5390 if (enable_rc6 >= 0) {
5391 int mask;
5392
dc97997a 5393 if (HAS_RC6p(dev_priv))
e6069ca8
ID
5394 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5395 INTEL_RC6pp_ENABLE;
5396 else
5397 mask = INTEL_RC6_ENABLE;
5398
5399 if ((enable_rc6 & mask) != enable_rc6)
b99d49cc
ID
5400 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5401 "(requested %d, valid %d)\n",
5402 enable_rc6 & mask, enable_rc6, mask);
e6069ca8
ID
5403
5404 return enable_rc6 & mask;
5405 }
2b4e57bd 5406
dc97997a 5407 if (IS_IVYBRIDGE(dev_priv))
cca84a1f 5408 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8bade1ad
BW
5409
5410 return INTEL_RC6_ENABLE;
2b4e57bd
ED
5411}
5412
dc97997a 5413static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
3280e8b0
BW
5414{
5415 /* All of these values are in units of 50MHz */
773ea9a8 5416
93ee2920 5417 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
cc3f90f0 5418 if (IS_GEN9_LP(dev_priv)) {
773ea9a8 5419 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
35040562
BP
5420 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5421 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5422 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5423 } else {
773ea9a8 5424 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
35040562
BP
5425 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5426 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5427 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5428 }
3280e8b0 5429 /* hw_max = RP0 until we check for overclocking */
773ea9a8 5430 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3280e8b0 5431
93ee2920 5432 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
dc97997a 5433 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
b976dc53 5434 IS_GEN9_BC(dev_priv)) {
773ea9a8
CW
5435 u32 ddcc_status = 0;
5436
5437 if (sandybridge_pcode_read(dev_priv,
5438 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5439 &ddcc_status) == 0)
93ee2920 5440 dev_priv->rps.efficient_freq =
46efa4ab
TR
5441 clamp_t(u8,
5442 ((ddcc_status >> 8) & 0xff),
5443 dev_priv->rps.min_freq,
5444 dev_priv->rps.max_freq);
93ee2920
TR
5445 }
5446
b976dc53 5447 if (IS_GEN9_BC(dev_priv)) {
c5e0688c 5448 /* Store the frequency values in 16.66 MHZ units, which is
773ea9a8
CW
5449 * the natural hardware unit for SKL
5450 */
c5e0688c
AG
5451 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5452 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5453 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5454 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5455 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5456 }
3280e8b0
BW
5457}
5458
3a45b05c 5459static void reset_rps(struct drm_i915_private *dev_priv,
9fcee2f7 5460 int (*set)(struct drm_i915_private *, u8))
3a45b05c
CW
5461{
5462 u8 freq = dev_priv->rps.cur_freq;
5463
5464 /* force a reset */
5465 dev_priv->rps.power = -1;
5466 dev_priv->rps.cur_freq = -1;
5467
9fcee2f7
CW
5468 if (set(dev_priv, freq))
5469 DRM_ERROR("Failed to reset RPS to initial values\n");
3a45b05c
CW
5470}
5471
b6fef0ef 5472/* See the Gen9_GT_PM_Programming_Guide doc for the below */
dc97997a 5473static void gen9_enable_rps(struct drm_i915_private *dev_priv)
b6fef0ef 5474{
b6fef0ef
JB
5475 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5476
0beb059a
AG
5477 /* Program defaults and thresholds for RPS*/
5478 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5479 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
5480
5481 /* 1 second timeout*/
5482 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5483 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5484
b6fef0ef 5485 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
b6fef0ef 5486
0beb059a
AG
5487 /* Leaning on the below call to gen6_set_rps to program/setup the
5488 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5489 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
3a45b05c 5490 reset_rps(dev_priv, gen6_set_rps);
b6fef0ef
JB
5491
5492 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5493}
5494
dc97997a 5495static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
20e49366 5496{
e2f80391 5497 struct intel_engine_cs *engine;
3b3f1650 5498 enum intel_engine_id id;
20e49366 5499 uint32_t rc6_mask = 0;
20e49366
ZW
5500
5501 /* 1a: Software RC state - RC0 */
5502 I915_WRITE(GEN6_RC_STATE, 0);
5503
5504 /* 1b: Get forcewake during program sequence. Although the driver
5505 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
59bad947 5506 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
20e49366
ZW
5507
5508 /* 2a: Disable RC states. */
5509 I915_WRITE(GEN6_RC_CONTROL, 0);
5510
5511 /* 2b: Program RC6 thresholds.*/
63a4dec2
SAK
5512
5513 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
dc97997a 5514 if (IS_SKYLAKE(dev_priv))
63a4dec2
SAK
5515 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5516 else
5517 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
20e49366
ZW
5518 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5519 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3b3f1650 5520 for_each_engine(engine, dev_priv, id)
e2f80391 5521 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
97c322e7 5522
1a3d1898 5523 if (HAS_GUC(dev_priv))
97c322e7
SAK
5524 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5525
20e49366 5526 I915_WRITE(GEN6_RC_SLEEP, 0);
20e49366 5527
38c23527
ZW
5528 /* 2c: Program Coarse Power Gating Policies. */
5529 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5530 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5531
20e49366 5532 /* 3a: Enable RC6 */
dc97997a 5533 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
20e49366 5534 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
87ad3212 5535 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
1c044f9b
CW
5536 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5537 I915_WRITE(GEN6_RC_CONTROL,
5538 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
20e49366 5539
cb07bae0
SK
5540 /*
5541 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
f2d2fe95 5542 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
cb07bae0 5543 */
dc97997a 5544 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
f2d2fe95
SAK
5545 I915_WRITE(GEN9_PG_ENABLE, 0);
5546 else
5547 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5548 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
38c23527 5549
59bad947 5550 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
20e49366
ZW
5551}
5552
dc97997a 5553static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6edee7f3 5554{
e2f80391 5555 struct intel_engine_cs *engine;
3b3f1650 5556 enum intel_engine_id id;
93ee2920 5557 uint32_t rc6_mask = 0;
6edee7f3
BW
5558
5559 /* 1a: Software RC state - RC0 */
5560 I915_WRITE(GEN6_RC_STATE, 0);
5561
5562 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5563 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
59bad947 5564 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
5565
5566 /* 2a: Disable RC states. */
5567 I915_WRITE(GEN6_RC_CONTROL, 0);
5568
6edee7f3
BW
5569 /* 2b: Program RC6 thresholds.*/
5570 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5571 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5572 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3b3f1650 5573 for_each_engine(engine, dev_priv, id)
e2f80391 5574 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
6edee7f3 5575 I915_WRITE(GEN6_RC_SLEEP, 0);
dc97997a 5576 if (IS_BROADWELL(dev_priv))
0d68b25e
TR
5577 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5578 else
5579 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
6edee7f3
BW
5580
5581 /* 3: Enable RC6 */
dc97997a 5582 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
6edee7f3 5583 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
dc97997a
CW
5584 intel_print_rc6_info(dev_priv, rc6_mask);
5585 if (IS_BROADWELL(dev_priv))
0d68b25e
TR
5586 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5587 GEN7_RC_CTL_TO_MODE |
5588 rc6_mask);
5589 else
5590 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5591 GEN6_RC_CTL_EI_MODE(1) |
5592 rc6_mask);
6edee7f3
BW
5593
5594 /* 4 Program defaults and thresholds for RPS*/
f9bdc585
BW
5595 I915_WRITE(GEN6_RPNSWREQ,
5596 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5597 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5598 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
7526ed79
DV
5599 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5600 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
5601
5602 /* Docs recommend 900MHz, and 300 MHz respectively */
5603 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5604 dev_priv->rps.max_freq_softlimit << 24 |
5605 dev_priv->rps.min_freq_softlimit << 16);
5606
5607 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5608 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5609 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5610 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
5611
5612 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6edee7f3
BW
5613
5614 /* 5: Enable RPS */
7526ed79
DV
5615 I915_WRITE(GEN6_RP_CONTROL,
5616 GEN6_RP_MEDIA_TURBO |
5617 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5618 GEN6_RP_MEDIA_IS_GFX |
5619 GEN6_RP_ENABLE |
5620 GEN6_RP_UP_BUSY_AVG |
5621 GEN6_RP_DOWN_IDLE_AVG);
5622
5623 /* 6: Ring frequency + overclocking (our driver does this later */
5624
3a45b05c 5625 reset_rps(dev_priv, gen6_set_rps);
7526ed79 5626
59bad947 5627 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
5628}
5629
dc97997a 5630static void gen6_enable_rps(struct drm_i915_private *dev_priv)
2b4e57bd 5631{
e2f80391 5632 struct intel_engine_cs *engine;
3b3f1650 5633 enum intel_engine_id id;
99ac9612 5634 u32 rc6vids, rc6_mask = 0;
2b4e57bd 5635 u32 gtfifodbg;
2b4e57bd 5636 int rc6_mode;
b4ac5afc 5637 int ret;
2b4e57bd 5638
4fc688ce 5639 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 5640
2b4e57bd
ED
5641 /* Here begins a magic sequence of register writes to enable
5642 * auto-downclocking.
5643 *
5644 * Perhaps there might be some value in exposing these to
5645 * userspace...
5646 */
5647 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
5648
5649 /* Clear the DBG now so we don't confuse earlier errors */
297b32ec
VS
5650 gtfifodbg = I915_READ(GTFIFODBG);
5651 if (gtfifodbg) {
2b4e57bd
ED
5652 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5653 I915_WRITE(GTFIFODBG, gtfifodbg);
5654 }
5655
59bad947 5656 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
5657
5658 /* disable the counters and set deterministic thresholds */
5659 I915_WRITE(GEN6_RC_CONTROL, 0);
5660
5661 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5662 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5663 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5664 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5665 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5666
3b3f1650 5667 for_each_engine(engine, dev_priv, id)
e2f80391 5668 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
2b4e57bd
ED
5669
5670 I915_WRITE(GEN6_RC_SLEEP, 0);
5671 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
dc97997a 5672 if (IS_IVYBRIDGE(dev_priv))
351aa566
SM
5673 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5674 else
5675 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 5676 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
5677 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5678
5a7dc92a 5679 /* Check if we are enabling RC6 */
dc97997a 5680 rc6_mode = intel_enable_rc6();
2b4e57bd
ED
5681 if (rc6_mode & INTEL_RC6_ENABLE)
5682 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5683
5a7dc92a 5684 /* We don't use those on Haswell */
dc97997a 5685 if (!IS_HASWELL(dev_priv)) {
5a7dc92a
ED
5686 if (rc6_mode & INTEL_RC6p_ENABLE)
5687 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 5688
5a7dc92a
ED
5689 if (rc6_mode & INTEL_RC6pp_ENABLE)
5690 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5691 }
2b4e57bd 5692
dc97997a 5693 intel_print_rc6_info(dev_priv, rc6_mask);
2b4e57bd
ED
5694
5695 I915_WRITE(GEN6_RC_CONTROL,
5696 rc6_mask |
5697 GEN6_RC_CTL_EI_MODE(1) |
5698 GEN6_RC_CTL_HW_ENABLE);
5699
dd75fdc8
CW
5700 /* Power down if completely idle for over 50ms */
5701 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
2b4e57bd 5702 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
2b4e57bd 5703
3a45b05c 5704 reset_rps(dev_priv, gen6_set_rps);
2b4e57bd 5705
31643d54
BW
5706 rc6vids = 0;
5707 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
dc97997a 5708 if (IS_GEN6(dev_priv) && ret) {
31643d54 5709 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
dc97997a 5710 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
31643d54
BW
5711 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5712 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5713 rc6vids &= 0xffff00;
5714 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5715 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5716 if (ret)
5717 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5718 }
5719
59bad947 5720 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
5721}
5722
fb7404e8 5723static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
2b4e57bd
ED
5724{
5725 int min_freq = 15;
3ebecd07
CW
5726 unsigned int gpu_freq;
5727 unsigned int max_ia_freq, min_ring_freq;
4c8c7743 5728 unsigned int max_gpu_freq, min_gpu_freq;
2b4e57bd 5729 int scaling_factor = 180;
eda79642 5730 struct cpufreq_policy *policy;
2b4e57bd 5731
4fc688ce 5732 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 5733
eda79642
BW
5734 policy = cpufreq_cpu_get(0);
5735 if (policy) {
5736 max_ia_freq = policy->cpuinfo.max_freq;
5737 cpufreq_cpu_put(policy);
5738 } else {
5739 /*
5740 * Default to measured freq if none found, PCU will ensure we
5741 * don't go over
5742 */
2b4e57bd 5743 max_ia_freq = tsc_khz;
eda79642 5744 }
2b4e57bd
ED
5745
5746 /* Convert from kHz to MHz */
5747 max_ia_freq /= 1000;
5748
153b4b95 5749 min_ring_freq = I915_READ(DCLK) & 0xf;
f6aca45c
BW
5750 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5751 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
3ebecd07 5752
b976dc53 5753 if (IS_GEN9_BC(dev_priv)) {
4c8c7743
AG
5754 /* Convert GT frequency to 50 HZ units */
5755 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5756 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5757 } else {
5758 min_gpu_freq = dev_priv->rps.min_freq;
5759 max_gpu_freq = dev_priv->rps.max_freq;
5760 }
5761
2b4e57bd
ED
5762 /*
5763 * For each potential GPU frequency, load a ring frequency we'd like
5764 * to use for memory access. We do this by specifying the IA frequency
5765 * the PCU should use as a reference to determine the ring frequency.
5766 */
4c8c7743
AG
5767 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5768 int diff = max_gpu_freq - gpu_freq;
3ebecd07
CW
5769 unsigned int ia_freq = 0, ring_freq = 0;
5770
b976dc53 5771 if (IS_GEN9_BC(dev_priv)) {
4c8c7743
AG
5772 /*
5773 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5774 * No floor required for ring frequency on SKL.
5775 */
5776 ring_freq = gpu_freq;
dc97997a 5777 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
46c764d4
BW
5778 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5779 ring_freq = max(min_ring_freq, gpu_freq);
dc97997a 5780 } else if (IS_HASWELL(dev_priv)) {
f6aca45c 5781 ring_freq = mult_frac(gpu_freq, 5, 4);
3ebecd07
CW
5782 ring_freq = max(min_ring_freq, ring_freq);
5783 /* leave ia_freq as the default, chosen by cpufreq */
5784 } else {
5785 /* On older processors, there is no separate ring
5786 * clock domain, so in order to boost the bandwidth
5787 * of the ring, we need to upclock the CPU (ia_freq).
5788 *
5789 * For GPU frequencies less than 750MHz,
5790 * just use the lowest ring freq.
5791 */
5792 if (gpu_freq < min_freq)
5793 ia_freq = 800;
5794 else
5795 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5796 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5797 }
2b4e57bd 5798
42c0526c
BW
5799 sandybridge_pcode_write(dev_priv,
5800 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
5801 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5802 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5803 gpu_freq);
2b4e57bd 5804 }
2b4e57bd
ED
5805}
5806
03af2045 5807static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
5808{
5809 u32 val, rp0;
5810
5b5929cb 5811 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
2b6b3a09 5812
43b67998 5813 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
5b5929cb
JN
5814 case 8:
5815 /* (2 * 4) config */
5816 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5817 break;
5818 case 12:
5819 /* (2 * 6) config */
5820 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5821 break;
5822 case 16:
5823 /* (2 * 8) config */
5824 default:
5825 /* Setting (2 * 8) Min RP0 for any other combination */
5826 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5827 break;
095acd5f 5828 }
5b5929cb
JN
5829
5830 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5831
2b6b3a09
D
5832 return rp0;
5833}
5834
5835static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5836{
5837 u32 val, rpe;
5838
5839 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5840 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5841
5842 return rpe;
5843}
5844
7707df4a
D
5845static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5846{
5847 u32 val, rp1;
5848
5b5929cb
JN
5849 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5850 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5851
7707df4a
D
5852 return rp1;
5853}
5854
96676fe3
D
5855static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
5856{
5857 u32 val, rpn;
5858
5859 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
5860 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
5861 FB_GFX_FREQ_FUSE_MASK);
5862
5863 return rpn;
5864}
5865
f8f2b001
D
5866static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5867{
5868 u32 val, rp1;
5869
5870 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5871
5872 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5873
5874 return rp1;
5875}
5876
03af2045 5877static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
0a073b84
JB
5878{
5879 u32 val, rp0;
5880
64936258 5881 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
5882
5883 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5884 /* Clamp to max */
5885 rp0 = min_t(u32, rp0, 0xea);
5886
5887 return rp0;
5888}
5889
5890static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5891{
5892 u32 val, rpe;
5893
64936258 5894 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 5895 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 5896 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
5897 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5898
5899 return rpe;
5900}
5901
03af2045 5902static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
0a073b84 5903{
36146035
ID
5904 u32 val;
5905
5906 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
5907 /*
5908 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
5909 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
5910 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
5911 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
5912 * to make sure it matches what Punit accepts.
5913 */
5914 return max_t(u32, val, 0xc0);
0a073b84
JB
5915}
5916
ae48434c
ID
5917/* Check that the pctx buffer wasn't move under us. */
5918static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5919{
5920 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5921
5922 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5923 dev_priv->vlv_pctx->stolen->start);
5924}
5925
38807746
D
5926
5927/* Check that the pcbr address is not empty. */
5928static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5929{
5930 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5931
5932 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5933}
5934
dc97997a 5935static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
38807746 5936{
62106b4f 5937 struct i915_ggtt *ggtt = &dev_priv->ggtt;
72e96d64 5938 unsigned long pctx_paddr, paddr;
38807746
D
5939 u32 pcbr;
5940 int pctx_size = 32*1024;
5941
38807746
D
5942 pcbr = I915_READ(VLV_PCBR);
5943 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
ce611ef8 5944 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
38807746 5945 paddr = (dev_priv->mm.stolen_base +
62106b4f 5946 (ggtt->stolen_size - pctx_size));
38807746
D
5947
5948 pctx_paddr = (paddr & (~4095));
5949 I915_WRITE(VLV_PCBR, pctx_paddr);
5950 }
ce611ef8
VS
5951
5952 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
38807746
D
5953}
5954
dc97997a 5955static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
c9cddffc 5956{
c9cddffc
JB
5957 struct drm_i915_gem_object *pctx;
5958 unsigned long pctx_paddr;
5959 u32 pcbr;
5960 int pctx_size = 24*1024;
5961
5962 pcbr = I915_READ(VLV_PCBR);
5963 if (pcbr) {
5964 /* BIOS set it up already, grab the pre-alloc'd space */
5965 int pcbr_offset;
5966
5967 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
187685cb 5968 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
c9cddffc 5969 pcbr_offset,
190d6cd5 5970 I915_GTT_OFFSET_NONE,
c9cddffc
JB
5971 pctx_size);
5972 goto out;
5973 }
5974
ce611ef8
VS
5975 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5976
c9cddffc
JB
5977 /*
5978 * From the Gunit register HAS:
5979 * The Gfx driver is expected to program this register and ensure
5980 * proper allocation within Gfx stolen memory. For example, this
5981 * register should be programmed such than the PCBR range does not
5982 * overlap with other ranges, such as the frame buffer, protected
5983 * memory, or any other relevant ranges.
5984 */
187685cb 5985 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
c9cddffc
JB
5986 if (!pctx) {
5987 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
ee504898 5988 goto out;
c9cddffc
JB
5989 }
5990
5991 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5992 I915_WRITE(VLV_PCBR, pctx_paddr);
5993
5994out:
ce611ef8 5995 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
c9cddffc
JB
5996 dev_priv->vlv_pctx = pctx;
5997}
5998
dc97997a 5999static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
ae48434c 6000{
ae48434c
ID
6001 if (WARN_ON(!dev_priv->vlv_pctx))
6002 return;
6003
f0cd5182 6004 i915_gem_object_put(dev_priv->vlv_pctx);
ae48434c
ID
6005 dev_priv->vlv_pctx = NULL;
6006}
6007
c30fec65
VS
6008static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6009{
6010 dev_priv->rps.gpll_ref_freq =
6011 vlv_get_cck_clock(dev_priv, "GPLL ref",
6012 CCK_GPLL_CLOCK_CONTROL,
6013 dev_priv->czclk_freq);
6014
6015 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6016 dev_priv->rps.gpll_ref_freq);
6017}
6018
dc97997a 6019static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
4e80519e 6020{
2bb25c17 6021 u32 val;
4e80519e 6022
dc97997a 6023 valleyview_setup_pctx(dev_priv);
4e80519e 6024
c30fec65
VS
6025 vlv_init_gpll_ref_freq(dev_priv);
6026
2bb25c17
VS
6027 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6028 switch ((val >> 6) & 3) {
6029 case 0:
6030 case 1:
6031 dev_priv->mem_freq = 800;
6032 break;
6033 case 2:
6034 dev_priv->mem_freq = 1066;
6035 break;
6036 case 3:
6037 dev_priv->mem_freq = 1333;
6038 break;
6039 }
80b83b62 6040 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
2bb25c17 6041
4e80519e
ID
6042 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6043 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6044 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
7c59a9c1 6045 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4e80519e
ID
6046 dev_priv->rps.max_freq);
6047
6048 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6049 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
7c59a9c1 6050 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4e80519e
ID
6051 dev_priv->rps.efficient_freq);
6052
f8f2b001
D
6053 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6054 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
7c59a9c1 6055 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
f8f2b001
D
6056 dev_priv->rps.rp1_freq);
6057
4e80519e
ID
6058 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6059 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
7c59a9c1 6060 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4e80519e 6061 dev_priv->rps.min_freq);
4e80519e
ID
6062}
6063
dc97997a 6064static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
38807746 6065{
2bb25c17 6066 u32 val;
2b6b3a09 6067
dc97997a 6068 cherryview_setup_pctx(dev_priv);
2b6b3a09 6069
c30fec65
VS
6070 vlv_init_gpll_ref_freq(dev_priv);
6071
a580516d 6072 mutex_lock(&dev_priv->sb_lock);
c6e8f39d 6073 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
a580516d 6074 mutex_unlock(&dev_priv->sb_lock);
c6e8f39d 6075
2bb25c17 6076 switch ((val >> 2) & 0x7) {
2bb25c17 6077 case 3:
2bb25c17
VS
6078 dev_priv->mem_freq = 2000;
6079 break;
bfa7df01 6080 default:
2bb25c17
VS
6081 dev_priv->mem_freq = 1600;
6082 break;
6083 }
80b83b62 6084 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
2bb25c17 6085
2b6b3a09
D
6086 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6087 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6088 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
7c59a9c1 6089 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
2b6b3a09
D
6090 dev_priv->rps.max_freq);
6091
6092 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6093 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
7c59a9c1 6094 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2b6b3a09
D
6095 dev_priv->rps.efficient_freq);
6096
7707df4a
D
6097 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6098 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
7c59a9c1 6099 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
7707df4a
D
6100 dev_priv->rps.rp1_freq);
6101
96676fe3 6102 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
2b6b3a09 6103 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
7c59a9c1 6104 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2b6b3a09
D
6105 dev_priv->rps.min_freq);
6106
1c14762d
VS
6107 WARN_ONCE((dev_priv->rps.max_freq |
6108 dev_priv->rps.efficient_freq |
6109 dev_priv->rps.rp1_freq |
6110 dev_priv->rps.min_freq) & 1,
6111 "Odd GPU freq values\n");
38807746
D
6112}
6113
dc97997a 6114static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
4e80519e 6115{
dc97997a 6116 valleyview_cleanup_pctx(dev_priv);
4e80519e
ID
6117}
6118
dc97997a 6119static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
38807746 6120{
e2f80391 6121 struct intel_engine_cs *engine;
3b3f1650 6122 enum intel_engine_id id;
2b6b3a09 6123 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
38807746
D
6124
6125 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6126
297b32ec
VS
6127 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6128 GT_FIFO_FREE_ENTRIES_CHV);
38807746
D
6129 if (gtfifodbg) {
6130 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6131 gtfifodbg);
6132 I915_WRITE(GTFIFODBG, gtfifodbg);
6133 }
6134
6135 cherryview_check_pctx(dev_priv);
6136
6137 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6138 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
59bad947 6139 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
38807746 6140
160614a2
VS
6141 /* Disable RC states. */
6142 I915_WRITE(GEN6_RC_CONTROL, 0);
6143
38807746
D
6144 /* 2a: Program RC6 thresholds.*/
6145 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6146 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6147 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6148
3b3f1650 6149 for_each_engine(engine, dev_priv, id)
e2f80391 6150 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
38807746
D
6151 I915_WRITE(GEN6_RC_SLEEP, 0);
6152
f4f71c7d
D
6153 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6154 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
38807746
D
6155
6156 /* allows RC6 residency counter to work */
6157 I915_WRITE(VLV_COUNTER_CONTROL,
6158 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6159 VLV_MEDIA_RC6_COUNT_EN |
6160 VLV_RENDER_RC6_COUNT_EN));
6161
6162 /* For now we assume BIOS is allocating and populating the PCBR */
6163 pcbr = I915_READ(VLV_PCBR);
6164
38807746 6165 /* 3: Enable RC6 */
dc97997a
CW
6166 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6167 (pcbr >> VLV_PCBR_ADDR_SHIFT))
af5a75a3 6168 rc6_mode = GEN7_RC_CTL_TO_MODE;
38807746
D
6169
6170 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6171
2b6b3a09 6172 /* 4 Program defaults and thresholds for RPS*/
3cbdb48f 6173 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
2b6b3a09
D
6174 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6175 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6176 I915_WRITE(GEN6_RP_UP_EI, 66000);
6177 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6178
6179 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6180
6181 /* 5: Enable RPS */
6182 I915_WRITE(GEN6_RP_CONTROL,
6183 GEN6_RP_MEDIA_HW_NORMAL_MODE |
eb973a5e 6184 GEN6_RP_MEDIA_IS_GFX |
2b6b3a09
D
6185 GEN6_RP_ENABLE |
6186 GEN6_RP_UP_BUSY_AVG |
6187 GEN6_RP_DOWN_IDLE_AVG);
6188
3ef62342
D
6189 /* Setting Fixed Bias */
6190 val = VLV_OVERRIDE_EN |
6191 VLV_SOC_TDP_EN |
6192 CHV_BIAS_CPU_50_SOC_50;
6193 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6194
2b6b3a09
D
6195 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6196
8d40c3ae
VS
6197 /* RPS code assumes GPLL is used */
6198 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6199
742f491d 6200 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
2b6b3a09
D
6201 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6202
3a45b05c 6203 reset_rps(dev_priv, valleyview_set_rps);
2b6b3a09 6204
59bad947 6205 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
38807746
D
6206}
6207
dc97997a 6208static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
0a073b84 6209{
e2f80391 6210 struct intel_engine_cs *engine;
3b3f1650 6211 enum intel_engine_id id;
2a5913a8 6212 u32 gtfifodbg, val, rc6_mode = 0;
0a073b84
JB
6213
6214 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6215
ae48434c
ID
6216 valleyview_check_pctx(dev_priv);
6217
297b32ec
VS
6218 gtfifodbg = I915_READ(GTFIFODBG);
6219 if (gtfifodbg) {
f7d85c1e
JB
6220 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6221 gtfifodbg);
0a073b84
JB
6222 I915_WRITE(GTFIFODBG, gtfifodbg);
6223 }
6224
c8d9a590 6225 /* If VLV, Forcewake all wells, else re-direct to regular path */
59bad947 6226 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
0a073b84 6227
160614a2
VS
6228 /* Disable RC states. */
6229 I915_WRITE(GEN6_RC_CONTROL, 0);
6230
cad725fe 6231 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
0a073b84
JB
6232 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6233 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6234 I915_WRITE(GEN6_RP_UP_EI, 66000);
6235 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6236
6237 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6238
6239 I915_WRITE(GEN6_RP_CONTROL,
6240 GEN6_RP_MEDIA_TURBO |
6241 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6242 GEN6_RP_MEDIA_IS_GFX |
6243 GEN6_RP_ENABLE |
6244 GEN6_RP_UP_BUSY_AVG |
6245 GEN6_RP_DOWN_IDLE_CONT);
6246
6247 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6248 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6249 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6250
3b3f1650 6251 for_each_engine(engine, dev_priv, id)
e2f80391 6252 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
0a073b84 6253
2f0aa304 6254 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
0a073b84
JB
6255
6256 /* allows RC6 residency counter to work */
49798eb2 6257 I915_WRITE(VLV_COUNTER_CONTROL,
31685c25
D
6258 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
6259 VLV_RENDER_RC0_COUNT_EN |
49798eb2
JB
6260 VLV_MEDIA_RC6_COUNT_EN |
6261 VLV_RENDER_RC6_COUNT_EN));
31685c25 6262
dc97997a 6263 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
6b88f295 6264 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
dc39fff7 6265
dc97997a 6266 intel_print_rc6_info(dev_priv, rc6_mode);
dc39fff7 6267
a2b23fe0 6268 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
0a073b84 6269
3ef62342
D
6270 /* Setting Fixed Bias */
6271 val = VLV_OVERRIDE_EN |
6272 VLV_SOC_TDP_EN |
6273 VLV_BIAS_CPU_125_SOC_875;
6274 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6275
64936258 6276 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84 6277
8d40c3ae
VS
6278 /* RPS code assumes GPLL is used */
6279 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6280
742f491d 6281 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
0a073b84
JB
6282 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6283
3a45b05c 6284 reset_rps(dev_priv, valleyview_set_rps);
0a073b84 6285
59bad947 6286 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
6287}
6288
dde18883
ED
6289static unsigned long intel_pxfreq(u32 vidfreq)
6290{
6291 unsigned long freq;
6292 int div = (vidfreq & 0x3f0000) >> 16;
6293 int post = (vidfreq & 0x3000) >> 12;
6294 int pre = (vidfreq & 0x7);
6295
6296 if (!pre)
6297 return 0;
6298
6299 freq = ((div * 133333) / ((1<<post) * pre));
6300
6301 return freq;
6302}
6303
eb48eb00
DV
6304static const struct cparams {
6305 u16 i;
6306 u16 t;
6307 u16 m;
6308 u16 c;
6309} cparams[] = {
6310 { 1, 1333, 301, 28664 },
6311 { 1, 1066, 294, 24460 },
6312 { 1, 800, 294, 25192 },
6313 { 0, 1333, 276, 27605 },
6314 { 0, 1066, 276, 27605 },
6315 { 0, 800, 231, 23784 },
6316};
6317
f531dcb2 6318static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
6319{
6320 u64 total_count, diff, ret;
6321 u32 count1, count2, count3, m = 0, c = 0;
6322 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6323 int i;
6324
67520415 6325 lockdep_assert_held(&mchdev_lock);
02d71956 6326
20e4d407 6327 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
6328
6329 /* Prevent division-by-zero if we are asking too fast.
6330 * Also, we don't get interesting results if we are polling
6331 * faster than once in 10ms, so just return the saved value
6332 * in such cases.
6333 */
6334 if (diff1 <= 10)
20e4d407 6335 return dev_priv->ips.chipset_power;
eb48eb00
DV
6336
6337 count1 = I915_READ(DMIEC);
6338 count2 = I915_READ(DDREC);
6339 count3 = I915_READ(CSIEC);
6340
6341 total_count = count1 + count2 + count3;
6342
6343 /* FIXME: handle per-counter overflow */
20e4d407
DV
6344 if (total_count < dev_priv->ips.last_count1) {
6345 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
6346 diff += total_count;
6347 } else {
20e4d407 6348 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
6349 }
6350
6351 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
6352 if (cparams[i].i == dev_priv->ips.c_m &&
6353 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
6354 m = cparams[i].m;
6355 c = cparams[i].c;
6356 break;
6357 }
6358 }
6359
6360 diff = div_u64(diff, diff1);
6361 ret = ((m * diff) + c);
6362 ret = div_u64(ret, 10);
6363
20e4d407
DV
6364 dev_priv->ips.last_count1 = total_count;
6365 dev_priv->ips.last_time1 = now;
eb48eb00 6366
20e4d407 6367 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
6368
6369 return ret;
6370}
6371
f531dcb2
CW
6372unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6373{
6374 unsigned long val;
6375
dc97997a 6376 if (INTEL_INFO(dev_priv)->gen != 5)
f531dcb2
CW
6377 return 0;
6378
6379 spin_lock_irq(&mchdev_lock);
6380
6381 val = __i915_chipset_val(dev_priv);
6382
6383 spin_unlock_irq(&mchdev_lock);
6384
6385 return val;
6386}
6387
eb48eb00
DV
6388unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6389{
6390 unsigned long m, x, b;
6391 u32 tsfs;
6392
6393 tsfs = I915_READ(TSFS);
6394
6395 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6396 x = I915_READ8(TR1);
6397
6398 b = tsfs & TSFS_INTR_MASK;
6399
6400 return ((m * x) / 127) - b;
6401}
6402
d972d6ee
MK
6403static int _pxvid_to_vd(u8 pxvid)
6404{
6405 if (pxvid == 0)
6406 return 0;
6407
6408 if (pxvid >= 8 && pxvid < 31)
6409 pxvid = 31;
6410
6411 return (pxvid + 2) * 125;
6412}
6413
6414static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
eb48eb00 6415{
d972d6ee
MK
6416 const int vd = _pxvid_to_vd(pxvid);
6417 const int vm = vd - 1125;
6418
dc97997a 6419 if (INTEL_INFO(dev_priv)->is_mobile)
d972d6ee
MK
6420 return vm > 0 ? vm : 0;
6421
6422 return vd;
eb48eb00
DV
6423}
6424
02d71956 6425static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00 6426{
5ed0bdf2 6427 u64 now, diff, diffms;
eb48eb00
DV
6428 u32 count;
6429
67520415 6430 lockdep_assert_held(&mchdev_lock);
eb48eb00 6431
5ed0bdf2
TG
6432 now = ktime_get_raw_ns();
6433 diffms = now - dev_priv->ips.last_time2;
6434 do_div(diffms, NSEC_PER_MSEC);
eb48eb00
DV
6435
6436 /* Don't divide by 0 */
eb48eb00
DV
6437 if (!diffms)
6438 return;
6439
6440 count = I915_READ(GFXEC);
6441
20e4d407
DV
6442 if (count < dev_priv->ips.last_count2) {
6443 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
6444 diff += count;
6445 } else {
20e4d407 6446 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
6447 }
6448
20e4d407
DV
6449 dev_priv->ips.last_count2 = count;
6450 dev_priv->ips.last_time2 = now;
eb48eb00
DV
6451
6452 /* More magic constants... */
6453 diff = diff * 1181;
6454 diff = div_u64(diff, diffms * 10);
20e4d407 6455 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
6456}
6457
02d71956
DV
6458void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6459{
dc97997a 6460 if (INTEL_INFO(dev_priv)->gen != 5)
02d71956
DV
6461 return;
6462
9270388e 6463 spin_lock_irq(&mchdev_lock);
02d71956
DV
6464
6465 __i915_update_gfx_val(dev_priv);
6466
9270388e 6467 spin_unlock_irq(&mchdev_lock);
02d71956
DV
6468}
6469
f531dcb2 6470static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
6471{
6472 unsigned long t, corr, state1, corr2, state2;
6473 u32 pxvid, ext_v;
6474
67520415 6475 lockdep_assert_held(&mchdev_lock);
02d71956 6476
616847e7 6477 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
eb48eb00
DV
6478 pxvid = (pxvid >> 24) & 0x7f;
6479 ext_v = pvid_to_extvid(dev_priv, pxvid);
6480
6481 state1 = ext_v;
6482
6483 t = i915_mch_val(dev_priv);
6484
6485 /* Revel in the empirically derived constants */
6486
6487 /* Correction factor in 1/100000 units */
6488 if (t > 80)
6489 corr = ((t * 2349) + 135940);
6490 else if (t >= 50)
6491 corr = ((t * 964) + 29317);
6492 else /* < 50 */
6493 corr = ((t * 301) + 1004);
6494
6495 corr = corr * ((150142 * state1) / 10000 - 78642);
6496 corr /= 100000;
20e4d407 6497 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
6498
6499 state2 = (corr2 * state1) / 10000;
6500 state2 /= 100; /* convert to mW */
6501
02d71956 6502 __i915_update_gfx_val(dev_priv);
eb48eb00 6503
20e4d407 6504 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
6505}
6506
f531dcb2
CW
6507unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6508{
6509 unsigned long val;
6510
dc97997a 6511 if (INTEL_INFO(dev_priv)->gen != 5)
f531dcb2
CW
6512 return 0;
6513
6514 spin_lock_irq(&mchdev_lock);
6515
6516 val = __i915_gfx_val(dev_priv);
6517
6518 spin_unlock_irq(&mchdev_lock);
6519
6520 return val;
6521}
6522
eb48eb00
DV
6523/**
6524 * i915_read_mch_val - return value for IPS use
6525 *
6526 * Calculate and return a value for the IPS driver to use when deciding whether
6527 * we have thermal and power headroom to increase CPU or GPU power budget.
6528 */
6529unsigned long i915_read_mch_val(void)
6530{
6531 struct drm_i915_private *dev_priv;
6532 unsigned long chipset_val, graphics_val, ret = 0;
6533
9270388e 6534 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
6535 if (!i915_mch_dev)
6536 goto out_unlock;
6537 dev_priv = i915_mch_dev;
6538
f531dcb2
CW
6539 chipset_val = __i915_chipset_val(dev_priv);
6540 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
6541
6542 ret = chipset_val + graphics_val;
6543
6544out_unlock:
9270388e 6545 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
6546
6547 return ret;
6548}
6549EXPORT_SYMBOL_GPL(i915_read_mch_val);
6550
6551/**
6552 * i915_gpu_raise - raise GPU frequency limit
6553 *
6554 * Raise the limit; IPS indicates we have thermal headroom.
6555 */
6556bool i915_gpu_raise(void)
6557{
6558 struct drm_i915_private *dev_priv;
6559 bool ret = true;
6560
9270388e 6561 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
6562 if (!i915_mch_dev) {
6563 ret = false;
6564 goto out_unlock;
6565 }
6566 dev_priv = i915_mch_dev;
6567
20e4d407
DV
6568 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6569 dev_priv->ips.max_delay--;
eb48eb00
DV
6570
6571out_unlock:
9270388e 6572 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
6573
6574 return ret;
6575}
6576EXPORT_SYMBOL_GPL(i915_gpu_raise);
6577
6578/**
6579 * i915_gpu_lower - lower GPU frequency limit
6580 *
6581 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6582 * frequency maximum.
6583 */
6584bool i915_gpu_lower(void)
6585{
6586 struct drm_i915_private *dev_priv;
6587 bool ret = true;
6588
9270388e 6589 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
6590 if (!i915_mch_dev) {
6591 ret = false;
6592 goto out_unlock;
6593 }
6594 dev_priv = i915_mch_dev;
6595
20e4d407
DV
6596 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6597 dev_priv->ips.max_delay++;
eb48eb00
DV
6598
6599out_unlock:
9270388e 6600 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
6601
6602 return ret;
6603}
6604EXPORT_SYMBOL_GPL(i915_gpu_lower);
6605
6606/**
6607 * i915_gpu_busy - indicate GPU business to IPS
6608 *
6609 * Tell the IPS driver whether or not the GPU is busy.
6610 */
6611bool i915_gpu_busy(void)
6612{
eb48eb00
DV
6613 bool ret = false;
6614
9270388e 6615 spin_lock_irq(&mchdev_lock);
dcff85c8
CW
6616 if (i915_mch_dev)
6617 ret = i915_mch_dev->gt.awake;
9270388e 6618 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
6619
6620 return ret;
6621}
6622EXPORT_SYMBOL_GPL(i915_gpu_busy);
6623
6624/**
6625 * i915_gpu_turbo_disable - disable graphics turbo
6626 *
6627 * Disable graphics turbo by resetting the max frequency and setting the
6628 * current frequency to the default.
6629 */
6630bool i915_gpu_turbo_disable(void)
6631{
6632 struct drm_i915_private *dev_priv;
6633 bool ret = true;
6634
9270388e 6635 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
6636 if (!i915_mch_dev) {
6637 ret = false;
6638 goto out_unlock;
6639 }
6640 dev_priv = i915_mch_dev;
6641
20e4d407 6642 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 6643
91d14251 6644 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
eb48eb00
DV
6645 ret = false;
6646
6647out_unlock:
9270388e 6648 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
6649
6650 return ret;
6651}
6652EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6653
6654/**
6655 * Tells the intel_ips driver that the i915 driver is now loaded, if
6656 * IPS got loaded first.
6657 *
6658 * This awkward dance is so that neither module has to depend on the
6659 * other in order for IPS to do the appropriate communication of
6660 * GPU turbo limits to i915.
6661 */
6662static void
6663ips_ping_for_i915_load(void)
6664{
6665 void (*link)(void);
6666
6667 link = symbol_get(ips_link_to_i915_driver);
6668 if (link) {
6669 link();
6670 symbol_put(ips_link_to_i915_driver);
6671 }
6672}
6673
6674void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6675{
02d71956
DV
6676 /* We only register the i915 ips part with intel-ips once everything is
6677 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 6678 spin_lock_irq(&mchdev_lock);
eb48eb00 6679 i915_mch_dev = dev_priv;
9270388e 6680 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
6681
6682 ips_ping_for_i915_load();
6683}
6684
6685void intel_gpu_ips_teardown(void)
6686{
9270388e 6687 spin_lock_irq(&mchdev_lock);
eb48eb00 6688 i915_mch_dev = NULL;
9270388e 6689 spin_unlock_irq(&mchdev_lock);
eb48eb00 6690}
76c3552f 6691
dc97997a 6692static void intel_init_emon(struct drm_i915_private *dev_priv)
dde18883 6693{
dde18883
ED
6694 u32 lcfuse;
6695 u8 pxw[16];
6696 int i;
6697
6698 /* Disable to program */
6699 I915_WRITE(ECR, 0);
6700 POSTING_READ(ECR);
6701
6702 /* Program energy weights for various events */
6703 I915_WRITE(SDEW, 0x15040d00);
6704 I915_WRITE(CSIEW0, 0x007f0000);
6705 I915_WRITE(CSIEW1, 0x1e220004);
6706 I915_WRITE(CSIEW2, 0x04000004);
6707
6708 for (i = 0; i < 5; i++)
616847e7 6709 I915_WRITE(PEW(i), 0);
dde18883 6710 for (i = 0; i < 3; i++)
616847e7 6711 I915_WRITE(DEW(i), 0);
dde18883
ED
6712
6713 /* Program P-state weights to account for frequency power adjustment */
6714 for (i = 0; i < 16; i++) {
616847e7 6715 u32 pxvidfreq = I915_READ(PXVFREQ(i));
dde18883
ED
6716 unsigned long freq = intel_pxfreq(pxvidfreq);
6717 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6718 PXVFREQ_PX_SHIFT;
6719 unsigned long val;
6720
6721 val = vid * vid;
6722 val *= (freq / 1000);
6723 val *= 255;
6724 val /= (127*127*900);
6725 if (val > 0xff)
6726 DRM_ERROR("bad pxval: %ld\n", val);
6727 pxw[i] = val;
6728 }
6729 /* Render standby states get 0 weight */
6730 pxw[14] = 0;
6731 pxw[15] = 0;
6732
6733 for (i = 0; i < 4; i++) {
6734 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6735 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
616847e7 6736 I915_WRITE(PXW(i), val);
dde18883
ED
6737 }
6738
6739 /* Adjust magic regs to magic values (more experimental results) */
6740 I915_WRITE(OGW0, 0);
6741 I915_WRITE(OGW1, 0);
6742 I915_WRITE(EG0, 0x00007f00);
6743 I915_WRITE(EG1, 0x0000000e);
6744 I915_WRITE(EG2, 0x000e0000);
6745 I915_WRITE(EG3, 0x68000300);
6746 I915_WRITE(EG4, 0x42000000);
6747 I915_WRITE(EG5, 0x00140031);
6748 I915_WRITE(EG6, 0);
6749 I915_WRITE(EG7, 0);
6750
6751 for (i = 0; i < 8; i++)
616847e7 6752 I915_WRITE(PXWL(i), 0);
dde18883
ED
6753
6754 /* Enable PMON + select events */
6755 I915_WRITE(ECR, 0x80000019);
6756
6757 lcfuse = I915_READ(LCFUSE02);
6758
20e4d407 6759 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
6760}
6761
dc97997a 6762void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
ae48434c 6763{
b268c699
ID
6764 /*
6765 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6766 * requirement.
6767 */
6768 if (!i915.enable_rc6) {
6769 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6770 intel_runtime_pm_get(dev_priv);
6771 }
e6069ca8 6772
b5163dbb 6773 mutex_lock(&dev_priv->drm.struct_mutex);
773ea9a8
CW
6774 mutex_lock(&dev_priv->rps.hw_lock);
6775
6776 /* Initialize RPS limits (for userspace) */
dc97997a
CW
6777 if (IS_CHERRYVIEW(dev_priv))
6778 cherryview_init_gt_powersave(dev_priv);
6779 else if (IS_VALLEYVIEW(dev_priv))
6780 valleyview_init_gt_powersave(dev_priv);
2a13ae79 6781 else if (INTEL_GEN(dev_priv) >= 6)
773ea9a8
CW
6782 gen6_init_rps_frequencies(dev_priv);
6783
6784 /* Derive initial user preferences/limits from the hardware limits */
6785 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6786 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6787
6788 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6789 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6790
6791 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6792 dev_priv->rps.min_freq_softlimit =
6793 max_t(int,
6794 dev_priv->rps.efficient_freq,
6795 intel_freq_opcode(dev_priv, 450));
6796
99ac9612
CW
6797 /* After setting max-softlimit, find the overclock max freq */
6798 if (IS_GEN6(dev_priv) ||
6799 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
6800 u32 params = 0;
6801
6802 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
6803 if (params & BIT(31)) { /* OC supported */
6804 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
6805 (dev_priv->rps.max_freq & 0xff) * 50,
6806 (params & 0xff) * 50);
6807 dev_priv->rps.max_freq = params & 0xff;
6808 }
6809 }
6810
29ecd78d
CW
6811 /* Finally allow us to boost to max by default */
6812 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
6813
773ea9a8 6814 mutex_unlock(&dev_priv->rps.hw_lock);
b5163dbb 6815 mutex_unlock(&dev_priv->drm.struct_mutex);
54b4f68f
CW
6816
6817 intel_autoenable_gt_powersave(dev_priv);
ae48434c
ID
6818}
6819
dc97997a 6820void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
ae48434c 6821{
8dac1e1f 6822 if (IS_VALLEYVIEW(dev_priv))
dc97997a 6823 valleyview_cleanup_gt_powersave(dev_priv);
b268c699
ID
6824
6825 if (!i915.enable_rc6)
6826 intel_runtime_pm_put(dev_priv);
ae48434c
ID
6827}
6828
54b4f68f
CW
6829/**
6830 * intel_suspend_gt_powersave - suspend PM work and helper threads
6831 * @dev_priv: i915 device
6832 *
6833 * We don't want to disable RC6 or other features here, we just want
6834 * to make sure any work we've queued has finished and won't bother
6835 * us while we're suspended.
6836 */
6837void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
6838{
6839 if (INTEL_GEN(dev_priv) < 6)
6840 return;
6841
6842 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
6843 intel_runtime_pm_put(dev_priv);
6844
6845 /* gen6_rps_idle() will be called later to disable interrupts */
6846}
6847
b7137e0c
CW
6848void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
6849{
6850 dev_priv->rps.enabled = true; /* force disabling */
6851 intel_disable_gt_powersave(dev_priv);
54b4f68f
CW
6852
6853 gen6_reset_rps_interrupts(dev_priv);
156c7ca0
JB
6854}
6855
dc97997a 6856void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
8090c6b9 6857{
b7137e0c
CW
6858 if (!READ_ONCE(dev_priv->rps.enabled))
6859 return;
e494837a 6860
b7137e0c 6861 mutex_lock(&dev_priv->rps.hw_lock);
e534770a 6862
b7137e0c
CW
6863 if (INTEL_GEN(dev_priv) >= 9) {
6864 gen9_disable_rc6(dev_priv);
6865 gen9_disable_rps(dev_priv);
6866 } else if (IS_CHERRYVIEW(dev_priv)) {
6867 cherryview_disable_rps(dev_priv);
6868 } else if (IS_VALLEYVIEW(dev_priv)) {
6869 valleyview_disable_rps(dev_priv);
6870 } else if (INTEL_GEN(dev_priv) >= 6) {
6871 gen6_disable_rps(dev_priv);
6872 } else if (IS_IRONLAKE_M(dev_priv)) {
6873 ironlake_disable_drps(dev_priv);
930ebb46 6874 }
b7137e0c
CW
6875
6876 dev_priv->rps.enabled = false;
6877 mutex_unlock(&dev_priv->rps.hw_lock);
8090c6b9
DV
6878}
6879
b7137e0c 6880void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
1a01ab3b 6881{
54b4f68f
CW
6882 /* We shouldn't be disabling as we submit, so this should be less
6883 * racy than it appears!
6884 */
b7137e0c
CW
6885 if (READ_ONCE(dev_priv->rps.enabled))
6886 return;
1a01ab3b 6887
b7137e0c
CW
6888 /* Powersaving is controlled by the host when inside a VM */
6889 if (intel_vgpu_active(dev_priv))
6890 return;
0a073b84 6891
b7137e0c 6892 mutex_lock(&dev_priv->rps.hw_lock);
dc97997a
CW
6893
6894 if (IS_CHERRYVIEW(dev_priv)) {
6895 cherryview_enable_rps(dev_priv);
6896 } else if (IS_VALLEYVIEW(dev_priv)) {
6897 valleyview_enable_rps(dev_priv);
b7137e0c 6898 } else if (INTEL_GEN(dev_priv) >= 9) {
dc97997a
CW
6899 gen9_enable_rc6(dev_priv);
6900 gen9_enable_rps(dev_priv);
b976dc53 6901 if (IS_GEN9_BC(dev_priv))
fb7404e8 6902 gen6_update_ring_freq(dev_priv);
dc97997a
CW
6903 } else if (IS_BROADWELL(dev_priv)) {
6904 gen8_enable_rps(dev_priv);
fb7404e8 6905 gen6_update_ring_freq(dev_priv);
b7137e0c 6906 } else if (INTEL_GEN(dev_priv) >= 6) {
dc97997a 6907 gen6_enable_rps(dev_priv);
fb7404e8 6908 gen6_update_ring_freq(dev_priv);
b7137e0c
CW
6909 } else if (IS_IRONLAKE_M(dev_priv)) {
6910 ironlake_enable_drps(dev_priv);
6911 intel_init_emon(dev_priv);
0a073b84 6912 }
aed242ff
CW
6913
6914 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6915 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6916
6917 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6918 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6919
54b4f68f 6920 dev_priv->rps.enabled = true;
b7137e0c
CW
6921 mutex_unlock(&dev_priv->rps.hw_lock);
6922}
3cc134e3 6923
54b4f68f
CW
6924static void __intel_autoenable_gt_powersave(struct work_struct *work)
6925{
6926 struct drm_i915_private *dev_priv =
6927 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
6928 struct intel_engine_cs *rcs;
6929 struct drm_i915_gem_request *req;
6930
6931 if (READ_ONCE(dev_priv->rps.enabled))
6932 goto out;
6933
3b3f1650 6934 rcs = dev_priv->engine[RCS];
e8a9c58f 6935 if (rcs->last_retired_context)
54b4f68f
CW
6936 goto out;
6937
6938 if (!rcs->init_context)
6939 goto out;
6940
6941 mutex_lock(&dev_priv->drm.struct_mutex);
6942
6943 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
6944 if (IS_ERR(req))
6945 goto unlock;
6946
6947 if (!i915.enable_execlists && i915_switch_context(req) == 0)
6948 rcs->init_context(req);
6949
6950 /* Mark the device busy, calling intel_enable_gt_powersave() */
6951 i915_add_request_no_flush(req);
6952
6953unlock:
6954 mutex_unlock(&dev_priv->drm.struct_mutex);
6955out:
6956 intel_runtime_pm_put(dev_priv);
6957}
6958
6959void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
6960{
6961 if (READ_ONCE(dev_priv->rps.enabled))
6962 return;
6963
6964 if (IS_IRONLAKE_M(dev_priv)) {
6965 ironlake_enable_drps(dev_priv);
54b4f68f 6966 intel_init_emon(dev_priv);
54b4f68f
CW
6967 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
6968 /*
6969 * PCU communication is slow and this doesn't need to be
6970 * done at any specific time, so do this out of our fast path
6971 * to make resume and init faster.
6972 *
6973 * We depend on the HW RC6 power context save/restore
6974 * mechanism when entering D3 through runtime PM suspend. So
6975 * disable RPM until RPS/RC6 is properly setup. We can only
6976 * get here via the driver load/system resume/runtime resume
6977 * paths, so the _noresume version is enough (and in case of
6978 * runtime resume it's necessary).
6979 */
6980 if (queue_delayed_work(dev_priv->wq,
6981 &dev_priv->rps.autoenable_work,
6982 round_jiffies_up_relative(HZ)))
6983 intel_runtime_pm_get_noresume(dev_priv);
6984 }
6985}
6986
46f16e63 6987static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
3107bd48 6988{
3107bd48
DV
6989 /*
6990 * On Ibex Peak and Cougar Point, we need to disable clock
6991 * gating for the panel power sequencer or it will fail to
6992 * start up when no ports are active.
6993 */
6994 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6995}
6996
46f16e63 6997static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
0e088b8f 6998{
b12ce1d8 6999 enum pipe pipe;
0e088b8f 7000
055e393f 7001 for_each_pipe(dev_priv, pipe) {
0e088b8f
VS
7002 I915_WRITE(DSPCNTR(pipe),
7003 I915_READ(DSPCNTR(pipe)) |
7004 DISPPLANE_TRICKLE_FEED_DISABLE);
b12ce1d8
VS
7005
7006 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7007 POSTING_READ(DSPSURF(pipe));
0e088b8f
VS
7008 }
7009}
7010
46f16e63 7011static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
017636cc 7012{
017636cc
VS
7013 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7014 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7015 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7016
7017 /*
7018 * Don't touch WM1S_LP_EN here.
7019 * Doing so could cause underruns.
7020 */
7021}
7022
46f16e63 7023static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7024{
231e54f6 7025 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 7026
f1e8fa56
DL
7027 /*
7028 * Required for FBC
7029 * WaFbcDisableDpfcClockGating:ilk
7030 */
4d47e4f5
DL
7031 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7032 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7033 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
7034
7035 I915_WRITE(PCH_3DCGDIS0,
7036 MARIUNIT_CLOCK_GATE_DISABLE |
7037 SVSMUNIT_CLOCK_GATE_DISABLE);
7038 I915_WRITE(PCH_3DCGDIS1,
7039 VFMUNIT_CLOCK_GATE_DISABLE);
7040
6f1d69b0
ED
7041 /*
7042 * According to the spec the following bits should be set in
7043 * order to enable memory self-refresh
7044 * The bit 22/21 of 0x42004
7045 * The bit 5 of 0x42020
7046 * The bit 15 of 0x45000
7047 */
7048 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7049 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7050 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 7051 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
7052 I915_WRITE(DISP_ARB_CTL,
7053 (I915_READ(DISP_ARB_CTL) |
7054 DISP_FBC_WM_DIS));
017636cc 7055
46f16e63 7056 ilk_init_lp_watermarks(dev_priv);
6f1d69b0
ED
7057
7058 /*
7059 * Based on the document from hardware guys the following bits
7060 * should be set unconditionally in order to enable FBC.
7061 * The bit 22 of 0x42000
7062 * The bit 22 of 0x42004
7063 * The bit 7,8,9 of 0x42020.
7064 */
50a0bc90 7065 if (IS_IRONLAKE_M(dev_priv)) {
4bb35334 7066 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
7067 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7068 I915_READ(ILK_DISPLAY_CHICKEN1) |
7069 ILK_FBCQ_DIS);
7070 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7071 I915_READ(ILK_DISPLAY_CHICKEN2) |
7072 ILK_DPARB_GATE);
6f1d69b0
ED
7073 }
7074
4d47e4f5
DL
7075 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7076
6f1d69b0
ED
7077 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7078 I915_READ(ILK_DISPLAY_CHICKEN2) |
7079 ILK_ELPIN_409_SELECT);
7080 I915_WRITE(_3D_CHICKEN2,
7081 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7082 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 7083
ecdb4eb7 7084 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
7085 I915_WRITE(CACHE_MODE_0,
7086 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 7087
4e04632e
AG
7088 /* WaDisable_RenderCache_OperationalFlush:ilk */
7089 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7090
46f16e63 7091 g4x_disable_trickle_feed(dev_priv);
bdad2b2f 7092
46f16e63 7093 ibx_init_clock_gating(dev_priv);
3107bd48
DV
7094}
7095
46f16e63 7096static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
3107bd48 7097{
3107bd48 7098 int pipe;
3f704fa2 7099 uint32_t val;
3107bd48
DV
7100
7101 /*
7102 * On Ibex Peak and Cougar Point, we need to disable clock
7103 * gating for the panel power sequencer or it will fail to
7104 * start up when no ports are active.
7105 */
cd664078
JB
7106 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7107 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7108 PCH_CPUNIT_CLOCK_GATE_DISABLE);
3107bd48
DV
7109 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7110 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
7111 /* The below fixes the weird display corruption, a few pixels shifted
7112 * downward, on (only) LVDS of some HP laptops with IVY.
7113 */
055e393f 7114 for_each_pipe(dev_priv, pipe) {
dc4bd2d1
PZ
7115 val = I915_READ(TRANS_CHICKEN2(pipe));
7116 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7117 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 7118 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 7119 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
7120 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7121 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7122 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
7123 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7124 }
3107bd48 7125 /* WADP0ClockGatingDisable */
055e393f 7126 for_each_pipe(dev_priv, pipe) {
3107bd48
DV
7127 I915_WRITE(TRANS_CHICKEN1(pipe),
7128 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7129 }
6f1d69b0
ED
7130}
7131
46f16e63 7132static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
1d7aaa0c 7133{
1d7aaa0c
DV
7134 uint32_t tmp;
7135
7136 tmp = I915_READ(MCH_SSKPD);
df662a28
DV
7137 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7138 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7139 tmp);
1d7aaa0c
DV
7140}
7141
46f16e63 7142static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7143{
231e54f6 7144 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 7145
231e54f6 7146 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
7147
7148 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7149 I915_READ(ILK_DISPLAY_CHICKEN2) |
7150 ILK_ELPIN_409_SELECT);
7151
ecdb4eb7 7152 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
7153 I915_WRITE(_3D_CHICKEN,
7154 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7155
4e04632e
AG
7156 /* WaDisable_RenderCache_OperationalFlush:snb */
7157 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7158
8d85d272
VS
7159 /*
7160 * BSpec recoomends 8x4 when MSAA is used,
7161 * however in practice 16x4 seems fastest.
c5c98a58
VS
7162 *
7163 * Note that PS/WM thread counts depend on the WIZ hashing
7164 * disable bit, which we don't touch here, but it's good
7165 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8d85d272
VS
7166 */
7167 I915_WRITE(GEN6_GT_MODE,
98533251 7168 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8d85d272 7169
46f16e63 7170 ilk_init_lp_watermarks(dev_priv);
6f1d69b0 7171
6f1d69b0 7172 I915_WRITE(CACHE_MODE_0,
50743298 7173 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
7174
7175 I915_WRITE(GEN6_UCGCTL1,
7176 I915_READ(GEN6_UCGCTL1) |
7177 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7178 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7179
7180 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7181 * gating disable must be set. Failure to set it results in
7182 * flickering pixels due to Z write ordering failures after
7183 * some amount of runtime in the Mesa "fire" demo, and Unigine
7184 * Sanctuary and Tropics, and apparently anything else with
7185 * alpha test or pixel discard.
7186 *
7187 * According to the spec, bit 11 (RCCUNIT) must also be set,
7188 * but we didn't debug actual testcases to find it out.
0f846f81 7189 *
ef59318c
VS
7190 * WaDisableRCCUnitClockGating:snb
7191 * WaDisableRCPBUnitClockGating:snb
6f1d69b0
ED
7192 */
7193 I915_WRITE(GEN6_UCGCTL2,
7194 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7195 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7196
5eb146dd 7197 /* WaStripsFansDisableFastClipPerformanceFix:snb */
743b57d8
VS
7198 I915_WRITE(_3D_CHICKEN3,
7199 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
6f1d69b0 7200
e927ecde
VS
7201 /*
7202 * Bspec says:
7203 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7204 * 3DSTATE_SF number of SF output attributes is more than 16."
7205 */
7206 I915_WRITE(_3D_CHICKEN3,
7207 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7208
6f1d69b0
ED
7209 /*
7210 * According to the spec the following bits should be
7211 * set in order to enable memory self-refresh and fbc:
7212 * The bit21 and bit22 of 0x42000
7213 * The bit21 and bit22 of 0x42004
7214 * The bit5 and bit7 of 0x42020
7215 * The bit14 of 0x70180
7216 * The bit14 of 0x71180
4bb35334
DL
7217 *
7218 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
7219 */
7220 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7221 I915_READ(ILK_DISPLAY_CHICKEN1) |
7222 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7223 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7224 I915_READ(ILK_DISPLAY_CHICKEN2) |
7225 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
7226 I915_WRITE(ILK_DSPCLK_GATE_D,
7227 I915_READ(ILK_DSPCLK_GATE_D) |
7228 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7229 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 7230
46f16e63 7231 g4x_disable_trickle_feed(dev_priv);
f8f2ac9a 7232
46f16e63 7233 cpt_init_clock_gating(dev_priv);
1d7aaa0c 7234
46f16e63 7235 gen6_check_mch_setup(dev_priv);
6f1d69b0
ED
7236}
7237
7238static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7239{
7240 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7241
3aad9059 7242 /*
46680e0a 7243 * WaVSThreadDispatchOverride:ivb,vlv
3aad9059
VS
7244 *
7245 * This actually overrides the dispatch
7246 * mode for all thread types.
7247 */
6f1d69b0
ED
7248 reg &= ~GEN7_FF_SCHED_MASK;
7249 reg |= GEN7_FF_TS_SCHED_HW;
7250 reg |= GEN7_FF_VS_SCHED_HW;
7251 reg |= GEN7_FF_DS_SCHED_HW;
7252
7253 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7254}
7255
46f16e63 7256static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
17a303ec 7257{
17a303ec
PZ
7258 /*
7259 * TODO: this bit should only be enabled when really needed, then
7260 * disabled when not needed anymore in order to save power.
7261 */
4f8036a2 7262 if (HAS_PCH_LPT_LP(dev_priv))
17a303ec
PZ
7263 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7264 I915_READ(SOUTH_DSPCLK_GATE_D) |
7265 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
7266
7267 /* WADPOClockGatingDisable:hsw */
36c0d0cf
VS
7268 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7269 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
0a790cdb 7270 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
7271}
7272
712bf364 7273static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
7d708ee4 7274{
4f8036a2 7275 if (HAS_PCH_LPT_LP(dev_priv)) {
7d708ee4
ID
7276 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7277
7278 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7279 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7280 }
7281}
7282
450174fe
ID
7283static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7284 int general_prio_credits,
7285 int high_prio_credits)
7286{
7287 u32 misccpctl;
7288
7289 /* WaTempDisableDOPClkGating:bdw */
7290 misccpctl = I915_READ(GEN7_MISCCPCTL);
7291 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7292
7293 I915_WRITE(GEN8_L3SQCREG1,
7294 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7295 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7296
7297 /*
7298 * Wait at least 100 clocks before re-enabling clock gating.
7299 * See the definition of L3SQCREG1 in BSpec.
7300 */
7301 POSTING_READ(GEN8_L3SQCREG1);
7302 udelay(1);
7303 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7304}
7305
46f16e63 7306static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
9498dba7 7307{
46f16e63 7308 gen9_init_clock_gating(dev_priv);
9498dba7
MK
7309
7310 /* WaDisableSDEUnitClockGating:kbl */
7311 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7312 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7313 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
8aeb7f62
MK
7314
7315 /* WaDisableGamClockGating:kbl */
7316 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7317 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7318 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
031cd8c8
MK
7319
7320 /* WaFbcNukeOnHostModify:kbl */
7321 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7322 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
9498dba7
MK
7323}
7324
46f16e63 7325static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
dc00b6a0 7326{
46f16e63 7327 gen9_init_clock_gating(dev_priv);
44fff99f
MK
7328
7329 /* WAC6entrylatency:skl */
7330 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7331 FBC_LLC_FULLY_OPEN);
031cd8c8
MK
7332
7333 /* WaFbcNukeOnHostModify:skl */
7334 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7335 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
dc00b6a0
DV
7336}
7337
46f16e63 7338static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
1020a5c2 7339{
07d27e20 7340 enum pipe pipe;
1020a5c2 7341
46f16e63 7342 ilk_init_lp_watermarks(dev_priv);
50ed5fbd 7343
ab57fff1 7344 /* WaSwitchSolVfFArbitrationPriority:bdw */
50ed5fbd 7345 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
fe4ab3ce 7346
ab57fff1 7347 /* WaPsrDPAMaskVBlankInSRD:bdw */
fe4ab3ce
BW
7348 I915_WRITE(CHICKEN_PAR1_1,
7349 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7350
ab57fff1 7351 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
055e393f 7352 for_each_pipe(dev_priv, pipe) {
07d27e20 7353 I915_WRITE(CHICKEN_PIPESL_1(pipe),
c7c65622 7354 I915_READ(CHICKEN_PIPESL_1(pipe)) |
8f670bb1 7355 BDW_DPRS_MASK_VBLANK_SRD);
fe4ab3ce 7356 }
63801f21 7357
ab57fff1
BW
7358 /* WaVSRefCountFullforceMissDisable:bdw */
7359 /* WaDSRefCountFullforceMissDisable:bdw */
7360 I915_WRITE(GEN7_FF_THREAD_MODE,
7361 I915_READ(GEN7_FF_THREAD_MODE) &
7362 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
36075a4c 7363
295e8bb7
VS
7364 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7365 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
4f1ca9e9
VS
7366
7367 /* WaDisableSDEUnitClockGating:bdw */
7368 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7369 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
5d708680 7370
450174fe
ID
7371 /* WaProgramL3SqcReg1Default:bdw */
7372 gen8_set_l3sqc_credits(dev_priv, 30, 2);
4d487cff 7373
6d50b065
VS
7374 /*
7375 * WaGttCachingOffByDefault:bdw
7376 * GTT cache may not work with big pages, so if those
7377 * are ever enabled GTT cache may need to be disabled.
7378 */
7379 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7380
17e0adf0
MK
7381 /* WaKVMNotificationOnConfigChange:bdw */
7382 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7383 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7384
46f16e63 7385 lpt_init_clock_gating(dev_priv);
9cc19733
RB
7386
7387 /* WaDisableDopClockGating:bdw
7388 *
7389 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7390 * clock gating.
7391 */
7392 I915_WRITE(GEN6_UCGCTL1,
7393 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
1020a5c2
BW
7394}
7395
46f16e63 7396static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
cad2a2d7 7397{
46f16e63 7398 ilk_init_lp_watermarks(dev_priv);
cad2a2d7 7399
f3fc4884
FJ
7400 /* L3 caching of data atomics doesn't work -- disable it. */
7401 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7402 I915_WRITE(HSW_ROW_CHICKEN3,
7403 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7404
ecdb4eb7 7405 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
7406 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7407 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7408 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7409
e36ea7ff
VS
7410 /* WaVSRefCountFullforceMissDisable:hsw */
7411 I915_WRITE(GEN7_FF_THREAD_MODE,
7412 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
cad2a2d7 7413
4e04632e
AG
7414 /* WaDisable_RenderCache_OperationalFlush:hsw */
7415 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7416
fe27c606
CW
7417 /* enable HiZ Raw Stall Optimization */
7418 I915_WRITE(CACHE_MODE_0_GEN7,
7419 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7420
ecdb4eb7 7421 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
7422 I915_WRITE(CACHE_MODE_1,
7423 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 7424
a12c4967
VS
7425 /*
7426 * BSpec recommends 8x4 when MSAA is used,
7427 * however in practice 16x4 seems fastest.
c5c98a58
VS
7428 *
7429 * Note that PS/WM thread counts depend on the WIZ hashing
7430 * disable bit, which we don't touch here, but it's good
7431 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a12c4967
VS
7432 */
7433 I915_WRITE(GEN7_GT_MODE,
98533251 7434 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
a12c4967 7435
94411593
KG
7436 /* WaSampleCChickenBitEnable:hsw */
7437 I915_WRITE(HALF_SLICE_CHICKEN3,
7438 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7439
ecdb4eb7 7440 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
7441 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7442
90a88643
PZ
7443 /* WaRsPkgCStateDisplayPMReq:hsw */
7444 I915_WRITE(CHICKEN_PAR1_1,
7445 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 7446
46f16e63 7447 lpt_init_clock_gating(dev_priv);
cad2a2d7
ED
7448}
7449
46f16e63 7450static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7451{
20848223 7452 uint32_t snpcr;
6f1d69b0 7453
46f16e63 7454 ilk_init_lp_watermarks(dev_priv);
6f1d69b0 7455
231e54f6 7456 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 7457
ecdb4eb7 7458 /* WaDisableEarlyCull:ivb */
87f8020e
JB
7459 I915_WRITE(_3D_CHICKEN3,
7460 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7461
ecdb4eb7 7462 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
7463 I915_WRITE(IVB_CHICKEN3,
7464 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7465 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7466
ecdb4eb7 7467 /* WaDisablePSDDualDispatchEnable:ivb */
50a0bc90 7468 if (IS_IVB_GT1(dev_priv))
12f3382b
JB
7469 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7470 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 7471
4e04632e
AG
7472 /* WaDisable_RenderCache_OperationalFlush:ivb */
7473 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7474
ecdb4eb7 7475 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
7476 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7477 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7478
ecdb4eb7 7479 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
7480 I915_WRITE(GEN7_L3CNTLREG1,
7481 GEN7_WA_FOR_GEN7_L3_CONTROL);
7482 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976 7483 GEN7_WA_L3_CHICKEN_MODE);
50a0bc90 7484 if (IS_IVB_GT1(dev_priv))
8ab43976
JB
7485 I915_WRITE(GEN7_ROW_CHICKEN2,
7486 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2
VS
7487 else {
7488 /* must write both registers */
7489 I915_WRITE(GEN7_ROW_CHICKEN2,
7490 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8ab43976
JB
7491 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7492 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2 7493 }
6f1d69b0 7494
ecdb4eb7 7495 /* WaForceL3Serialization:ivb */
61939d97
JB
7496 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7497 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7498
1b80a19a 7499 /*
0f846f81 7500 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 7501 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
7502 */
7503 I915_WRITE(GEN6_UCGCTL2,
28acf3b2 7504 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 7505
ecdb4eb7 7506 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
7507 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7508 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7509 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7510
46f16e63 7511 g4x_disable_trickle_feed(dev_priv);
6f1d69b0
ED
7512
7513 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 7514
22721343
CW
7515 if (0) { /* causes HiZ corruption on ivb:gt1 */
7516 /* enable HiZ Raw Stall Optimization */
7517 I915_WRITE(CACHE_MODE_0_GEN7,
7518 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7519 }
116f2b6d 7520
ecdb4eb7 7521 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
7522 I915_WRITE(CACHE_MODE_1,
7523 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223 7524
a607c1a4
VS
7525 /*
7526 * BSpec recommends 8x4 when MSAA is used,
7527 * however in practice 16x4 seems fastest.
c5c98a58
VS
7528 *
7529 * Note that PS/WM thread counts depend on the WIZ hashing
7530 * disable bit, which we don't touch here, but it's good
7531 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a607c1a4
VS
7532 */
7533 I915_WRITE(GEN7_GT_MODE,
98533251 7534 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
a607c1a4 7535
20848223
BW
7536 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7537 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7538 snpcr |= GEN6_MBC_SNPCR_MED;
7539 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 7540
6e266956 7541 if (!HAS_PCH_NOP(dev_priv))
46f16e63 7542 cpt_init_clock_gating(dev_priv);
1d7aaa0c 7543
46f16e63 7544 gen6_check_mch_setup(dev_priv);
6f1d69b0
ED
7545}
7546
46f16e63 7547static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7548{
ecdb4eb7 7549 /* WaDisableEarlyCull:vlv */
87f8020e
JB
7550 I915_WRITE(_3D_CHICKEN3,
7551 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7552
ecdb4eb7 7553 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
7554 I915_WRITE(IVB_CHICKEN3,
7555 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7556 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7557
fad7d36e 7558 /* WaPsdDispatchEnable:vlv */
ecdb4eb7 7559 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 7560 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
7561 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7562 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 7563
4e04632e
AG
7564 /* WaDisable_RenderCache_OperationalFlush:vlv */
7565 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7566
ecdb4eb7 7567 /* WaForceL3Serialization:vlv */
61939d97
JB
7568 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7569 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7570
ecdb4eb7 7571 /* WaDisableDopClockGating:vlv */
8ab43976
JB
7572 I915_WRITE(GEN7_ROW_CHICKEN2,
7573 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7574
ecdb4eb7 7575 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
7576 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7577 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7578 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7579
46680e0a
VS
7580 gen7_setup_fixed_func_scheduler(dev_priv);
7581
3c0edaeb 7582 /*
0f846f81 7583 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 7584 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81
JB
7585 */
7586 I915_WRITE(GEN6_UCGCTL2,
3c0edaeb 7587 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 7588
c98f5062
AG
7589 /* WaDisableL3Bank2xClockGate:vlv
7590 * Disabling L3 clock gating- MMIO 940c[25] = 1
7591 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7592 I915_WRITE(GEN7_UCGCTL4,
7593 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
e3f33d46 7594
afd58e79
VS
7595 /*
7596 * BSpec says this must be set, even though
7597 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7598 */
6b26c86d
DV
7599 I915_WRITE(CACHE_MODE_1,
7600 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 7601
da2518f9
VS
7602 /*
7603 * BSpec recommends 8x4 when MSAA is used,
7604 * however in practice 16x4 seems fastest.
7605 *
7606 * Note that PS/WM thread counts depend on the WIZ hashing
7607 * disable bit, which we don't touch here, but it's good
7608 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7609 */
7610 I915_WRITE(GEN7_GT_MODE,
7611 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7612
031994ee
VS
7613 /*
7614 * WaIncreaseL3CreditsForVLVB0:vlv
7615 * This is the hardware default actually.
7616 */
7617 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7618
2d809570 7619 /*
ecdb4eb7 7620 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
7621 * Disable clock gating on th GCFG unit to prevent a delay
7622 * in the reporting of vblank events.
7623 */
7a0d1eed 7624 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
6f1d69b0
ED
7625}
7626
46f16e63 7627static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
a4565da8 7628{
232ce337
VS
7629 /* WaVSRefCountFullforceMissDisable:chv */
7630 /* WaDSRefCountFullforceMissDisable:chv */
7631 I915_WRITE(GEN7_FF_THREAD_MODE,
7632 I915_READ(GEN7_FF_THREAD_MODE) &
7633 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
acea6f95
VS
7634
7635 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7636 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7637 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
0846697c
VS
7638
7639 /* WaDisableCSUnitClockGating:chv */
7640 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7641 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
c631780f
VS
7642
7643 /* WaDisableSDEUnitClockGating:chv */
7644 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7645 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
6d50b065 7646
450174fe
ID
7647 /*
7648 * WaProgramL3SqcReg1Default:chv
7649 * See gfxspecs/Related Documents/Performance Guide/
7650 * LSQC Setting Recommendations.
7651 */
7652 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7653
6d50b065
VS
7654 /*
7655 * GTT cache may not work with big pages, so if those
7656 * are ever enabled GTT cache may need to be disabled.
7657 */
7658 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
a4565da8
VS
7659}
7660
46f16e63 7661static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7662{
6f1d69b0
ED
7663 uint32_t dspclk_gate;
7664
7665 I915_WRITE(RENCLK_GATE_D1, 0);
7666 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7667 GS_UNIT_CLOCK_GATE_DISABLE |
7668 CL_UNIT_CLOCK_GATE_DISABLE);
7669 I915_WRITE(RAMCLK_GATE_D, 0);
7670 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7671 OVRUNIT_CLOCK_GATE_DISABLE |
7672 OVCUNIT_CLOCK_GATE_DISABLE;
50a0bc90 7673 if (IS_GM45(dev_priv))
6f1d69b0
ED
7674 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7675 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
7676
7677 /* WaDisableRenderCachePipelinedFlush */
7678 I915_WRITE(CACHE_MODE_0,
7679 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 7680
4e04632e
AG
7681 /* WaDisable_RenderCache_OperationalFlush:g4x */
7682 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7683
46f16e63 7684 g4x_disable_trickle_feed(dev_priv);
6f1d69b0
ED
7685}
7686
46f16e63 7687static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7688{
6f1d69b0
ED
7689 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7690 I915_WRITE(RENCLK_GATE_D2, 0);
7691 I915_WRITE(DSPCLK_GATE_D, 0);
7692 I915_WRITE(RAMCLK_GATE_D, 0);
7693 I915_WRITE16(DEUC, 0);
20f94967
VS
7694 I915_WRITE(MI_ARB_STATE,
7695 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
7696
7697 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7698 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
7699}
7700
46f16e63 7701static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7702{
6f1d69b0
ED
7703 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7704 I965_RCC_CLOCK_GATE_DISABLE |
7705 I965_RCPB_CLOCK_GATE_DISABLE |
7706 I965_ISC_CLOCK_GATE_DISABLE |
7707 I965_FBC_CLOCK_GATE_DISABLE);
7708 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
7709 I915_WRITE(MI_ARB_STATE,
7710 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
7711
7712 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7713 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
7714}
7715
46f16e63 7716static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7717{
6f1d69b0
ED
7718 u32 dstate = I915_READ(D_STATE);
7719
7720 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7721 DSTATE_DOT_CLOCK_GATING;
7722 I915_WRITE(D_STATE, dstate);
13a86b85 7723
9b1e14f4 7724 if (IS_PINEVIEW(dev_priv))
13a86b85 7725 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
7726
7727 /* IIR "flip pending" means done if this bit is set */
7728 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
12fabbcb
VS
7729
7730 /* interrupts should cause a wake up from C3 */
3299254f 7731 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
dbb42748
VS
7732
7733 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7734 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
1038392b
VS
7735
7736 I915_WRITE(MI_ARB_STATE,
7737 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
7738}
7739
46f16e63 7740static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7741{
6f1d69b0 7742 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
54e472ae
VS
7743
7744 /* interrupts should cause a wake up from C3 */
7745 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7746 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
1038392b
VS
7747
7748 I915_WRITE(MEM_MODE,
7749 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
7750}
7751
46f16e63 7752static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7753{
1038392b
VS
7754 I915_WRITE(MEM_MODE,
7755 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7756 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
7757}
7758
46f16e63 7759void intel_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 7760{
46f16e63 7761 dev_priv->display.init_clock_gating(dev_priv);
6f1d69b0
ED
7762}
7763
712bf364 7764void intel_suspend_hw(struct drm_i915_private *dev_priv)
7d708ee4 7765{
712bf364
VS
7766 if (HAS_PCH_LPT(dev_priv))
7767 lpt_suspend_hw(dev_priv);
7d708ee4
ID
7768}
7769
46f16e63 7770static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
bb400da9
ID
7771{
7772 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7773}
7774
7775/**
7776 * intel_init_clock_gating_hooks - setup the clock gating hooks
7777 * @dev_priv: device private
7778 *
7779 * Setup the hooks that configure which clocks of a given platform can be
7780 * gated and also apply various GT and display specific workarounds for these
7781 * platforms. Note that some GT specific workarounds are applied separately
7782 * when GPU contexts or batchbuffers start their execution.
7783 */
7784void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7785{
7786 if (IS_SKYLAKE(dev_priv))
dc00b6a0 7787 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
bb400da9 7788 else if (IS_KABYLAKE(dev_priv))
9498dba7 7789 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
9fb5026f 7790 else if (IS_BROXTON(dev_priv))
bb400da9 7791 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
9fb5026f
ACO
7792 else if (IS_GEMINILAKE(dev_priv))
7793 dev_priv->display.init_clock_gating = glk_init_clock_gating;
bb400da9
ID
7794 else if (IS_BROADWELL(dev_priv))
7795 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7796 else if (IS_CHERRYVIEW(dev_priv))
7797 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
7798 else if (IS_HASWELL(dev_priv))
7799 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
7800 else if (IS_IVYBRIDGE(dev_priv))
7801 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
7802 else if (IS_VALLEYVIEW(dev_priv))
7803 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
7804 else if (IS_GEN6(dev_priv))
7805 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
7806 else if (IS_GEN5(dev_priv))
7807 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
7808 else if (IS_G4X(dev_priv))
7809 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
c0f86832 7810 else if (IS_I965GM(dev_priv))
bb400da9 7811 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
c0f86832 7812 else if (IS_I965G(dev_priv))
bb400da9
ID
7813 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7814 else if (IS_GEN3(dev_priv))
7815 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7816 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
7817 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7818 else if (IS_GEN2(dev_priv))
7819 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7820 else {
7821 MISSING_CASE(INTEL_DEVID(dev_priv));
7822 dev_priv->display.init_clock_gating = nop_init_clock_gating;
7823 }
7824}
7825
1fa61106 7826/* Set up chip specific power management-related functions */
62d75df7 7827void intel_init_pm(struct drm_i915_private *dev_priv)
1fa61106 7828{
7ff0ebcc 7829 intel_fbc_init(dev_priv);
1fa61106 7830
c921aba8 7831 /* For cxsr */
9b1e14f4 7832 if (IS_PINEVIEW(dev_priv))
148ac1f3 7833 i915_pineview_get_mem_freq(dev_priv);
5db94019 7834 else if (IS_GEN5(dev_priv))
148ac1f3 7835 i915_ironlake_get_mem_freq(dev_priv);
c921aba8 7836
1fa61106 7837 /* For FIFO watermark updates */
62d75df7 7838 if (INTEL_GEN(dev_priv) >= 9) {
bb726519 7839 skl_setup_wm_latency(dev_priv);
e62929b3 7840 dev_priv->display.initial_watermarks = skl_initial_wm;
ccf010fb 7841 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
98d39494 7842 dev_priv->display.compute_global_watermarks = skl_compute_wm;
6e266956 7843 } else if (HAS_PCH_SPLIT(dev_priv)) {
bb726519 7844 ilk_setup_wm_latency(dev_priv);
53615a5e 7845
5db94019 7846 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
bd602544 7847 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
5db94019 7848 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
bd602544 7849 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
86c8bbbe 7850 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
ed4a6a7c
MR
7851 dev_priv->display.compute_intermediate_wm =
7852 ilk_compute_intermediate_wm;
7853 dev_priv->display.initial_watermarks =
7854 ilk_initial_watermarks;
7855 dev_priv->display.optimize_watermarks =
7856 ilk_optimize_watermarks;
bd602544
VS
7857 } else {
7858 DRM_DEBUG_KMS("Failed to read display plane latency. "
7859 "Disable CxSR\n");
7860 }
6b6b3eef 7861 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bb726519 7862 vlv_setup_wm_latency(dev_priv);
ff32c54e
VS
7863 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
7864 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
7865 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
9b1e14f4 7866 } else if (IS_PINEVIEW(dev_priv)) {
50a0bc90 7867 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
1fa61106
ED
7868 dev_priv->is_ddr3,
7869 dev_priv->fsb_freq,
7870 dev_priv->mem_freq)) {
7871 DRM_INFO("failed to find known CxSR latency "
7872 "(found ddr%s fsb freq %d, mem freq %d), "
7873 "disabling CxSR\n",
7874 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7875 dev_priv->fsb_freq, dev_priv->mem_freq);
7876 /* Disable CxSR and never update its watermark again */
5209b1f4 7877 intel_set_memory_cxsr(dev_priv, false);
1fa61106
ED
7878 dev_priv->display.update_wm = NULL;
7879 } else
7880 dev_priv->display.update_wm = pineview_update_wm;
9beb5fea 7881 } else if (IS_G4X(dev_priv)) {
1fa61106 7882 dev_priv->display.update_wm = g4x_update_wm;
5db94019 7883 } else if (IS_GEN4(dev_priv)) {
1fa61106 7884 dev_priv->display.update_wm = i965_update_wm;
5db94019 7885 } else if (IS_GEN3(dev_priv)) {
1fa61106
ED
7886 dev_priv->display.update_wm = i9xx_update_wm;
7887 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
5db94019 7888 } else if (IS_GEN2(dev_priv)) {
62d75df7 7889 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
feb56b93 7890 dev_priv->display.update_wm = i845_update_wm;
1fa61106 7891 dev_priv->display.get_fifo_size = i845_get_fifo_size;
feb56b93
DV
7892 } else {
7893 dev_priv->display.update_wm = i9xx_update_wm;
1fa61106 7894 dev_priv->display.get_fifo_size = i830_get_fifo_size;
feb56b93 7895 }
feb56b93
DV
7896 } else {
7897 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
1fa61106
ED
7898 }
7899}
7900
87660502
L
7901static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
7902{
7903 uint32_t flags =
7904 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7905
7906 switch (flags) {
7907 case GEN6_PCODE_SUCCESS:
7908 return 0;
7909 case GEN6_PCODE_UNIMPLEMENTED_CMD:
7910 case GEN6_PCODE_ILLEGAL_CMD:
7911 return -ENXIO;
7912 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7850d1c3 7913 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
87660502
L
7914 return -EOVERFLOW;
7915 case GEN6_PCODE_TIMEOUT:
7916 return -ETIMEDOUT;
7917 default:
7918 MISSING_CASE(flags)
7919 return 0;
7920 }
7921}
7922
7923static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
7924{
7925 uint32_t flags =
7926 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
7927
7928 switch (flags) {
7929 case GEN6_PCODE_SUCCESS:
7930 return 0;
7931 case GEN6_PCODE_ILLEGAL_CMD:
7932 return -ENXIO;
7933 case GEN7_PCODE_TIMEOUT:
7934 return -ETIMEDOUT;
7935 case GEN7_PCODE_ILLEGAL_DATA:
7936 return -EINVAL;
7937 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7938 return -EOVERFLOW;
7939 default:
7940 MISSING_CASE(flags);
7941 return 0;
7942 }
7943}
7944
151a49d0 7945int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
42c0526c 7946{
87660502
L
7947 int status;
7948
4fc688ce 7949 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c 7950
3f5582dd
CW
7951 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7952 * use te fw I915_READ variants to reduce the amount of work
7953 * required when reading/writing.
7954 */
7955
7956 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
42c0526c
BW
7957 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7958 return -EAGAIN;
7959 }
7960
3f5582dd
CW
7961 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
7962 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
7963 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
42c0526c 7964
3f5582dd
CW
7965 if (intel_wait_for_register_fw(dev_priv,
7966 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
7967 500)) {
42c0526c
BW
7968 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7969 return -ETIMEDOUT;
7970 }
7971
3f5582dd
CW
7972 *val = I915_READ_FW(GEN6_PCODE_DATA);
7973 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
42c0526c 7974
87660502
L
7975 if (INTEL_GEN(dev_priv) > 6)
7976 status = gen7_check_mailbox_status(dev_priv);
7977 else
7978 status = gen6_check_mailbox_status(dev_priv);
7979
7980 if (status) {
7981 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
7982 status);
7983 return status;
7984 }
7985
42c0526c
BW
7986 return 0;
7987}
7988
3f5582dd 7989int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
87660502 7990 u32 mbox, u32 val)
42c0526c 7991{
87660502
L
7992 int status;
7993
4fc688ce 7994 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c 7995
3f5582dd
CW
7996 /* GEN6_PCODE_* are outside of the forcewake domain, we can
7997 * use te fw I915_READ variants to reduce the amount of work
7998 * required when reading/writing.
7999 */
8000
8001 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
42c0526c
BW
8002 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8003 return -EAGAIN;
8004 }
8005
3f5582dd 8006 I915_WRITE_FW(GEN6_PCODE_DATA, val);
8bf41b72 8007 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
3f5582dd 8008 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
42c0526c 8009
3f5582dd
CW
8010 if (intel_wait_for_register_fw(dev_priv,
8011 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8012 500)) {
42c0526c
BW
8013 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8014 return -ETIMEDOUT;
8015 }
8016
3f5582dd 8017 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
42c0526c 8018
87660502
L
8019 if (INTEL_GEN(dev_priv) > 6)
8020 status = gen7_check_mailbox_status(dev_priv);
8021 else
8022 status = gen6_check_mailbox_status(dev_priv);
8023
8024 if (status) {
8025 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8026 status);
8027 return status;
8028 }
8029
42c0526c
BW
8030 return 0;
8031}
a0e4e199 8032
a0b8a1fe
ID
8033static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8034 u32 request, u32 reply_mask, u32 reply,
8035 u32 *status)
8036{
8037 u32 val = request;
8038
8039 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8040
8041 return *status || ((val & reply_mask) == reply);
8042}
8043
8044/**
8045 * skl_pcode_request - send PCODE request until acknowledgment
8046 * @dev_priv: device private
8047 * @mbox: PCODE mailbox ID the request is targeted for
8048 * @request: request ID
8049 * @reply_mask: mask used to check for request acknowledgment
8050 * @reply: value used to check for request acknowledgment
8051 * @timeout_base_ms: timeout for polling with preemption enabled
8052 *
8053 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
0129936d 8054 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
a0b8a1fe
ID
8055 * The request is acknowledged once the PCODE reply dword equals @reply after
8056 * applying @reply_mask. Polling is first attempted with preemption enabled
0129936d 8057 * for @timeout_base_ms and if this times out for another 50 ms with
a0b8a1fe
ID
8058 * preemption disabled.
8059 *
8060 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8061 * other error as reported by PCODE.
8062 */
8063int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8064 u32 reply_mask, u32 reply, int timeout_base_ms)
8065{
8066 u32 status;
8067 int ret;
8068
8069 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8070
8071#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8072 &status)
8073
8074 /*
8075 * Prime the PCODE by doing a request first. Normally it guarantees
8076 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8077 * _wait_for() doesn't guarantee when its passed condition is evaluated
8078 * first, so send the first request explicitly.
8079 */
8080 if (COND) {
8081 ret = 0;
8082 goto out;
8083 }
8084 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8085 if (!ret)
8086 goto out;
8087
8088 /*
8089 * The above can time out if the number of requests was low (2 in the
8090 * worst case) _and_ PCODE was busy for some reason even after a
8091 * (queued) request and @timeout_base_ms delay. As a workaround retry
8092 * the poll with preemption disabled to maximize the number of
0129936d 8093 * requests. Increase the timeout from @timeout_base_ms to 50ms to
a0b8a1fe 8094 * account for interrupts that could reduce the number of these
0129936d
ID
8095 * requests, and for any quirks of the PCODE firmware that delays
8096 * the request completion.
a0b8a1fe
ID
8097 */
8098 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8099 WARN_ON_ONCE(timeout_base_ms > 3);
8100 preempt_disable();
0129936d 8101 ret = wait_for_atomic(COND, 50);
a0b8a1fe
ID
8102 preempt_enable();
8103
8104out:
8105 return ret ? ret : status;
8106#undef COND
8107}
8108
dd06f88c
VS
8109static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8110{
c30fec65
VS
8111 /*
8112 * N = val - 0xb7
8113 * Slow = Fast = GPLL ref * N
8114 */
8115 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
855ba3be
JB
8116}
8117
b55dd647 8118static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
855ba3be 8119{
c30fec65 8120 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
855ba3be
JB
8121}
8122
b55dd647 8123static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8 8124{
c30fec65
VS
8125 /*
8126 * N = val / 2
8127 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8128 */
8129 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
22b1b2f8
D
8130}
8131
b55dd647 8132static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
22b1b2f8 8133{
1c14762d 8134 /* CHV needs even values */
c30fec65 8135 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
22b1b2f8
D
8136}
8137
616bc820 8138int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8 8139{
2d1fe073 8140 if (IS_GEN9(dev_priv))
500a3d2e
MK
8141 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8142 GEN9_FREQ_SCALER);
2d1fe073 8143 else if (IS_CHERRYVIEW(dev_priv))
616bc820 8144 return chv_gpu_freq(dev_priv, val);
2d1fe073 8145 else if (IS_VALLEYVIEW(dev_priv))
616bc820
VS
8146 return byt_gpu_freq(dev_priv, val);
8147 else
8148 return val * GT_FREQUENCY_MULTIPLIER;
22b1b2f8
D
8149}
8150
616bc820
VS
8151int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8152{
2d1fe073 8153 if (IS_GEN9(dev_priv))
500a3d2e
MK
8154 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8155 GT_FREQUENCY_MULTIPLIER);
2d1fe073 8156 else if (IS_CHERRYVIEW(dev_priv))
616bc820 8157 return chv_freq_opcode(dev_priv, val);
2d1fe073 8158 else if (IS_VALLEYVIEW(dev_priv))
616bc820
VS
8159 return byt_freq_opcode(dev_priv, val);
8160 else
500a3d2e 8161 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
616bc820 8162}
22b1b2f8 8163
6ad790c0
CW
8164struct request_boost {
8165 struct work_struct work;
eed29a5b 8166 struct drm_i915_gem_request *req;
6ad790c0
CW
8167};
8168
8169static void __intel_rps_boost_work(struct work_struct *work)
8170{
8171 struct request_boost *boost = container_of(work, struct request_boost, work);
e61b9958 8172 struct drm_i915_gem_request *req = boost->req;
6ad790c0 8173
f69a02c9 8174 if (!i915_gem_request_completed(req))
c033666a 8175 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
6ad790c0 8176
e8a261ea 8177 i915_gem_request_put(req);
6ad790c0
CW
8178 kfree(boost);
8179}
8180
91d14251 8181void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
6ad790c0
CW
8182{
8183 struct request_boost *boost;
8184
91d14251 8185 if (req == NULL || INTEL_GEN(req->i915) < 6)
6ad790c0
CW
8186 return;
8187
f69a02c9 8188 if (i915_gem_request_completed(req))
e61b9958
CW
8189 return;
8190
6ad790c0
CW
8191 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8192 if (boost == NULL)
8193 return;
8194
e8a261ea 8195 boost->req = i915_gem_request_get(req);
6ad790c0
CW
8196
8197 INIT_WORK(&boost->work, __intel_rps_boost_work);
91d14251 8198 queue_work(req->i915->wq, &boost->work);
6ad790c0
CW
8199}
8200
192aa181 8201void intel_pm_setup(struct drm_i915_private *dev_priv)
907b28c5 8202{
f742a552 8203 mutex_init(&dev_priv->rps.hw_lock);
8d3afd7d 8204 spin_lock_init(&dev_priv->rps.client_lock);
f742a552 8205
54b4f68f
CW
8206 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8207 __intel_autoenable_gt_powersave);
1854d5ca 8208 INIT_LIST_HEAD(&dev_priv->rps.clients);
5d584b2e 8209
33688d95 8210 dev_priv->pm.suspended = false;
1f814dac 8211 atomic_set(&dev_priv->pm.wakeref_count, 0);
907b28c5 8212}