]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/i915/intel_pm.c
drm/i915: Print the watermark latencies during init
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
85208be0
ED
29#include "i915_drv.h"
30#include "intel_drv.h"
eb48eb00
DV
31#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
f4db9321 33#include <drm/i915_powerwell.h>
85208be0 34
f6750b3c
ED
35/* FBC, or Frame Buffer Compression, is a technique employed to compress the
36 * framebuffer contents in-memory, aiming at reducing the required bandwidth
37 * during in-memory transfers and, therefore, reduce the power packet.
85208be0 38 *
f6750b3c
ED
39 * The benefits of FBC are mostly visible with solid backgrounds and
40 * variation-less patterns.
85208be0 41 *
f6750b3c
ED
42 * FBC-related functionality can be enabled by the means of the
43 * i915.i915_enable_fbc parameter
85208be0
ED
44 */
45
3490ea5d
CW
46static bool intel_crtc_active(struct drm_crtc *crtc)
47{
48 /* Be paranoid as we can arrive here with only partial
49 * state retrieved from the hardware during setup.
50 */
51 return to_intel_crtc(crtc)->active && crtc->fb && crtc->mode.clock;
52}
53
1fa61106 54static void i8xx_disable_fbc(struct drm_device *dev)
85208be0
ED
55{
56 struct drm_i915_private *dev_priv = dev->dev_private;
57 u32 fbc_ctl;
58
59 /* Disable compression */
60 fbc_ctl = I915_READ(FBC_CONTROL);
61 if ((fbc_ctl & FBC_CTL_EN) == 0)
62 return;
63
64 fbc_ctl &= ~FBC_CTL_EN;
65 I915_WRITE(FBC_CONTROL, fbc_ctl);
66
67 /* Wait for compressing bit to clear */
68 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
69 DRM_DEBUG_KMS("FBC idle timed out\n");
70 return;
71 }
72
73 DRM_DEBUG_KMS("disabled FBC\n");
74}
75
1fa61106 76static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
85208be0
ED
77{
78 struct drm_device *dev = crtc->dev;
79 struct drm_i915_private *dev_priv = dev->dev_private;
80 struct drm_framebuffer *fb = crtc->fb;
81 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
82 struct drm_i915_gem_object *obj = intel_fb->obj;
83 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84 int cfb_pitch;
85 int plane, i;
86 u32 fbc_ctl, fbc_ctl2;
87
5c3fe8b0 88 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
85208be0
ED
89 if (fb->pitches[0] < cfb_pitch)
90 cfb_pitch = fb->pitches[0];
91
92 /* FBC_CTL wants 64B units */
93 cfb_pitch = (cfb_pitch / 64) - 1;
94 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
95
96 /* Clear old tags */
97 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
98 I915_WRITE(FBC_TAG + (i * 4), 0);
99
100 /* Set it up... */
101 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
102 fbc_ctl2 |= plane;
103 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
104 I915_WRITE(FBC_FENCE_OFF, crtc->y);
105
106 /* enable it... */
107 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
108 if (IS_I945GM(dev))
109 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
110 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
111 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
112 fbc_ctl |= obj->fence_reg;
113 I915_WRITE(FBC_CONTROL, fbc_ctl);
114
84f44ce7
VS
115 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
116 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
85208be0
ED
117}
118
1fa61106 119static bool i8xx_fbc_enabled(struct drm_device *dev)
85208be0
ED
120{
121 struct drm_i915_private *dev_priv = dev->dev_private;
122
123 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
124}
125
1fa61106 126static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
85208be0
ED
127{
128 struct drm_device *dev = crtc->dev;
129 struct drm_i915_private *dev_priv = dev->dev_private;
130 struct drm_framebuffer *fb = crtc->fb;
131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
132 struct drm_i915_gem_object *obj = intel_fb->obj;
133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
134 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
135 unsigned long stall_watermark = 200;
136 u32 dpfc_ctl;
137
138 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
139 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
140 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
141
142 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
143 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
144 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
145 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
146
147 /* enable it... */
148 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
149
84f44ce7 150 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
151}
152
1fa61106 153static void g4x_disable_fbc(struct drm_device *dev)
85208be0
ED
154{
155 struct drm_i915_private *dev_priv = dev->dev_private;
156 u32 dpfc_ctl;
157
158 /* Disable compression */
159 dpfc_ctl = I915_READ(DPFC_CONTROL);
160 if (dpfc_ctl & DPFC_CTL_EN) {
161 dpfc_ctl &= ~DPFC_CTL_EN;
162 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
163
164 DRM_DEBUG_KMS("disabled FBC\n");
165 }
166}
167
1fa61106 168static bool g4x_fbc_enabled(struct drm_device *dev)
85208be0
ED
169{
170 struct drm_i915_private *dev_priv = dev->dev_private;
171
172 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
173}
174
175static void sandybridge_blit_fbc_update(struct drm_device *dev)
176{
177 struct drm_i915_private *dev_priv = dev->dev_private;
178 u32 blt_ecoskpd;
179
180 /* Make sure blitter notifies FBC of writes */
181 gen6_gt_force_wake_get(dev_priv);
182 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
183 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
184 GEN6_BLITTER_LOCK_SHIFT;
185 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
186 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
187 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
188 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
189 GEN6_BLITTER_LOCK_SHIFT);
190 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
191 POSTING_READ(GEN6_BLITTER_ECOSKPD);
192 gen6_gt_force_wake_put(dev_priv);
193}
194
1fa61106 195static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
85208be0
ED
196{
197 struct drm_device *dev = crtc->dev;
198 struct drm_i915_private *dev_priv = dev->dev_private;
199 struct drm_framebuffer *fb = crtc->fb;
200 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
201 struct drm_i915_gem_object *obj = intel_fb->obj;
202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
203 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
204 unsigned long stall_watermark = 200;
205 u32 dpfc_ctl;
206
207 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
208 dpfc_ctl &= DPFC_RESERVED;
209 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
210 /* Set persistent mode for front-buffer rendering, ala X. */
211 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
212 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
213 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
214
215 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
216 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
217 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
218 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
f343c5f6 219 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
85208be0
ED
220 /* enable it... */
221 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
222
223 if (IS_GEN6(dev)) {
224 I915_WRITE(SNB_DPFC_CTL_SA,
225 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
226 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
227 sandybridge_blit_fbc_update(dev);
228 }
229
84f44ce7 230 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
231}
232
1fa61106 233static void ironlake_disable_fbc(struct drm_device *dev)
85208be0
ED
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 u32 dpfc_ctl;
237
238 /* Disable compression */
239 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
240 if (dpfc_ctl & DPFC_CTL_EN) {
241 dpfc_ctl &= ~DPFC_CTL_EN;
242 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
243
b74ea102 244 if (IS_IVYBRIDGE(dev))
7dd23ba0 245 /* WaFbcDisableDpfcClockGating:ivb */
b74ea102
RV
246 I915_WRITE(ILK_DSPCLK_GATE_D,
247 I915_READ(ILK_DSPCLK_GATE_D) &
248 ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
249
d89f2071 250 if (IS_HASWELL(dev))
7dd23ba0 251 /* WaFbcDisableDpfcClockGating:hsw */
d89f2071
RV
252 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
253 I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
254 ~HSW_DPFC_GATING_DISABLE);
255
85208be0
ED
256 DRM_DEBUG_KMS("disabled FBC\n");
257 }
258}
259
1fa61106 260static bool ironlake_fbc_enabled(struct drm_device *dev)
85208be0
ED
261{
262 struct drm_i915_private *dev_priv = dev->dev_private;
263
264 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
265}
266
abe959c7
RV
267static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
268{
269 struct drm_device *dev = crtc->dev;
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 struct drm_framebuffer *fb = crtc->fb;
272 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
273 struct drm_i915_gem_object *obj = intel_fb->obj;
274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
275
f343c5f6 276 I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
abe959c7
RV
277
278 I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
279 IVB_DPFC_CTL_FENCE_EN |
280 intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
281
891348b2 282 if (IS_IVYBRIDGE(dev)) {
7dd23ba0 283 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
891348b2 284 I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
7dd23ba0 285 /* WaFbcDisableDpfcClockGating:ivb */
891348b2
RV
286 I915_WRITE(ILK_DSPCLK_GATE_D,
287 I915_READ(ILK_DSPCLK_GATE_D) |
288 ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
28554164 289 } else {
7dd23ba0 290 /* WaFbcAsynchFlipDisableFbcQueue:hsw */
28554164
RV
291 I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
292 HSW_BYPASS_FBC_QUEUE);
7dd23ba0 293 /* WaFbcDisableDpfcClockGating:hsw */
d89f2071
RV
294 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
295 I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
296 HSW_DPFC_GATING_DISABLE);
891348b2 297 }
b74ea102 298
abe959c7
RV
299 I915_WRITE(SNB_DPFC_CTL_SA,
300 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
301 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
302
303 sandybridge_blit_fbc_update(dev);
304
305 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
306}
307
85208be0
ED
308bool intel_fbc_enabled(struct drm_device *dev)
309{
310 struct drm_i915_private *dev_priv = dev->dev_private;
311
312 if (!dev_priv->display.fbc_enabled)
313 return false;
314
315 return dev_priv->display.fbc_enabled(dev);
316}
317
318static void intel_fbc_work_fn(struct work_struct *__work)
319{
320 struct intel_fbc_work *work =
321 container_of(to_delayed_work(__work),
322 struct intel_fbc_work, work);
323 struct drm_device *dev = work->crtc->dev;
324 struct drm_i915_private *dev_priv = dev->dev_private;
325
326 mutex_lock(&dev->struct_mutex);
5c3fe8b0 327 if (work == dev_priv->fbc.fbc_work) {
85208be0
ED
328 /* Double check that we haven't switched fb without cancelling
329 * the prior work.
330 */
331 if (work->crtc->fb == work->fb) {
332 dev_priv->display.enable_fbc(work->crtc,
333 work->interval);
334
5c3fe8b0
BW
335 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
336 dev_priv->fbc.fb_id = work->crtc->fb->base.id;
337 dev_priv->fbc.y = work->crtc->y;
85208be0
ED
338 }
339
5c3fe8b0 340 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
341 }
342 mutex_unlock(&dev->struct_mutex);
343
344 kfree(work);
345}
346
347static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
348{
5c3fe8b0 349 if (dev_priv->fbc.fbc_work == NULL)
85208be0
ED
350 return;
351
352 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
353
354 /* Synchronisation is provided by struct_mutex and checking of
5c3fe8b0 355 * dev_priv->fbc.fbc_work, so we can perform the cancellation
85208be0
ED
356 * entirely asynchronously.
357 */
5c3fe8b0 358 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
85208be0 359 /* tasklet was killed before being run, clean up */
5c3fe8b0 360 kfree(dev_priv->fbc.fbc_work);
85208be0
ED
361
362 /* Mark the work as no longer wanted so that if it does
363 * wake-up (because the work was already running and waiting
364 * for our mutex), it will discover that is no longer
365 * necessary to run.
366 */
5c3fe8b0 367 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
368}
369
b63fb44c 370static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
85208be0
ED
371{
372 struct intel_fbc_work *work;
373 struct drm_device *dev = crtc->dev;
374 struct drm_i915_private *dev_priv = dev->dev_private;
375
376 if (!dev_priv->display.enable_fbc)
377 return;
378
379 intel_cancel_fbc_work(dev_priv);
380
381 work = kzalloc(sizeof *work, GFP_KERNEL);
382 if (work == NULL) {
6cdcb5e7 383 DRM_ERROR("Failed to allocate FBC work structure\n");
85208be0
ED
384 dev_priv->display.enable_fbc(crtc, interval);
385 return;
386 }
387
388 work->crtc = crtc;
389 work->fb = crtc->fb;
390 work->interval = interval;
391 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
392
5c3fe8b0 393 dev_priv->fbc.fbc_work = work;
85208be0 394
85208be0
ED
395 /* Delay the actual enabling to let pageflipping cease and the
396 * display to settle before starting the compression. Note that
397 * this delay also serves a second purpose: it allows for a
398 * vblank to pass after disabling the FBC before we attempt
399 * to modify the control registers.
400 *
401 * A more complicated solution would involve tracking vblanks
402 * following the termination of the page-flipping sequence
403 * and indeed performing the enable as a co-routine and not
404 * waiting synchronously upon the vblank.
7457d617
DL
405 *
406 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
85208be0
ED
407 */
408 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
409}
410
411void intel_disable_fbc(struct drm_device *dev)
412{
413 struct drm_i915_private *dev_priv = dev->dev_private;
414
415 intel_cancel_fbc_work(dev_priv);
416
417 if (!dev_priv->display.disable_fbc)
418 return;
419
420 dev_priv->display.disable_fbc(dev);
5c3fe8b0 421 dev_priv->fbc.plane = -1;
85208be0
ED
422}
423
29ebf90f
CW
424static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
425 enum no_fbc_reason reason)
426{
427 if (dev_priv->fbc.no_fbc_reason == reason)
428 return false;
429
430 dev_priv->fbc.no_fbc_reason = reason;
431 return true;
432}
433
85208be0
ED
434/**
435 * intel_update_fbc - enable/disable FBC as needed
436 * @dev: the drm_device
437 *
438 * Set up the framebuffer compression hardware at mode set time. We
439 * enable it if possible:
440 * - plane A only (on pre-965)
441 * - no pixel mulitply/line duplication
442 * - no alpha buffer discard
443 * - no dual wide
f85da868 444 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
85208be0
ED
445 *
446 * We can't assume that any compression will take place (worst case),
447 * so the compressed buffer has to be the same size as the uncompressed
448 * one. It also must reside (along with the line length buffer) in
449 * stolen memory.
450 *
451 * We need to enable/disable FBC on a global basis.
452 */
453void intel_update_fbc(struct drm_device *dev)
454{
455 struct drm_i915_private *dev_priv = dev->dev_private;
456 struct drm_crtc *crtc = NULL, *tmp_crtc;
457 struct intel_crtc *intel_crtc;
458 struct drm_framebuffer *fb;
459 struct intel_framebuffer *intel_fb;
460 struct drm_i915_gem_object *obj;
f85da868 461 unsigned int max_hdisplay, max_vdisplay;
85208be0 462
29ebf90f
CW
463 if (!I915_HAS_FBC(dev)) {
464 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
85208be0 465 return;
29ebf90f 466 }
85208be0 467
29ebf90f
CW
468 if (!i915_powersave) {
469 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
470 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0 471 return;
29ebf90f 472 }
85208be0
ED
473
474 /*
475 * If FBC is already on, we just have to verify that we can
476 * keep it that way...
477 * Need to disable if:
478 * - more than one pipe is active
479 * - changing FBC params (stride, fence, mode)
480 * - new fb is too large to fit in compressed buffer
481 * - going to an unsupported config (interlace, pixel multiply, etc.)
482 */
483 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
3490ea5d
CW
484 if (intel_crtc_active(tmp_crtc) &&
485 !to_intel_crtc(tmp_crtc)->primary_disabled) {
85208be0 486 if (crtc) {
29ebf90f
CW
487 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
488 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
85208be0
ED
489 goto out_disable;
490 }
491 crtc = tmp_crtc;
492 }
493 }
494
495 if (!crtc || crtc->fb == NULL) {
29ebf90f
CW
496 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
497 DRM_DEBUG_KMS("no output, disabling\n");
85208be0
ED
498 goto out_disable;
499 }
500
501 intel_crtc = to_intel_crtc(crtc);
502 fb = crtc->fb;
503 intel_fb = to_intel_framebuffer(fb);
504 obj = intel_fb->obj;
505
8a5729a3
DL
506 if (i915_enable_fbc < 0 &&
507 INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
29ebf90f
CW
508 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
509 DRM_DEBUG_KMS("disabled per chip default\n");
8a5729a3 510 goto out_disable;
85208be0 511 }
8a5729a3 512 if (!i915_enable_fbc) {
29ebf90f
CW
513 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
514 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0
ED
515 goto out_disable;
516 }
85208be0
ED
517 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
518 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
29ebf90f
CW
519 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
520 DRM_DEBUG_KMS("mode incompatible with compression, "
521 "disabling\n");
85208be0
ED
522 goto out_disable;
523 }
f85da868
PZ
524
525 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
526 max_hdisplay = 4096;
527 max_vdisplay = 2048;
528 } else {
529 max_hdisplay = 2048;
530 max_vdisplay = 1536;
531 }
532 if ((crtc->mode.hdisplay > max_hdisplay) ||
533 (crtc->mode.vdisplay > max_vdisplay)) {
29ebf90f
CW
534 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
535 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
85208be0
ED
536 goto out_disable;
537 }
891348b2
RV
538 if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
539 intel_crtc->plane != 0) {
29ebf90f
CW
540 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
541 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
85208be0
ED
542 goto out_disable;
543 }
544
545 /* The use of a CPU fence is mandatory in order to detect writes
546 * by the CPU to the scanout and trigger updates to the FBC.
547 */
548 if (obj->tiling_mode != I915_TILING_X ||
549 obj->fence_reg == I915_FENCE_REG_NONE) {
29ebf90f
CW
550 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
551 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
85208be0
ED
552 goto out_disable;
553 }
554
555 /* If the kernel debugger is active, always disable compression */
556 if (in_dbg_master())
557 goto out_disable;
558
11be49eb 559 if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
29ebf90f
CW
560 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
561 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
11be49eb
CW
562 goto out_disable;
563 }
564
85208be0
ED
565 /* If the scanout has not changed, don't modify the FBC settings.
566 * Note that we make the fundamental assumption that the fb->obj
567 * cannot be unpinned (and have its GTT offset and fence revoked)
568 * without first being decoupled from the scanout and FBC disabled.
569 */
5c3fe8b0
BW
570 if (dev_priv->fbc.plane == intel_crtc->plane &&
571 dev_priv->fbc.fb_id == fb->base.id &&
572 dev_priv->fbc.y == crtc->y)
85208be0
ED
573 return;
574
575 if (intel_fbc_enabled(dev)) {
576 /* We update FBC along two paths, after changing fb/crtc
577 * configuration (modeswitching) and after page-flipping
578 * finishes. For the latter, we know that not only did
579 * we disable the FBC at the start of the page-flip
580 * sequence, but also more than one vblank has passed.
581 *
582 * For the former case of modeswitching, it is possible
583 * to switch between two FBC valid configurations
584 * instantaneously so we do need to disable the FBC
585 * before we can modify its control registers. We also
586 * have to wait for the next vblank for that to take
587 * effect. However, since we delay enabling FBC we can
588 * assume that a vblank has passed since disabling and
589 * that we can safely alter the registers in the deferred
590 * callback.
591 *
592 * In the scenario that we go from a valid to invalid
593 * and then back to valid FBC configuration we have
594 * no strict enforcement that a vblank occurred since
595 * disabling the FBC. However, along all current pipe
596 * disabling paths we do need to wait for a vblank at
597 * some point. And we wait before enabling FBC anyway.
598 */
599 DRM_DEBUG_KMS("disabling active FBC for update\n");
600 intel_disable_fbc(dev);
601 }
602
603 intel_enable_fbc(crtc, 500);
29ebf90f 604 dev_priv->fbc.no_fbc_reason = FBC_OK;
85208be0
ED
605 return;
606
607out_disable:
608 /* Multiple disables should be harmless */
609 if (intel_fbc_enabled(dev)) {
610 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
611 intel_disable_fbc(dev);
612 }
11be49eb 613 i915_gem_stolen_cleanup_compression(dev);
85208be0
ED
614}
615
c921aba8
DV
616static void i915_pineview_get_mem_freq(struct drm_device *dev)
617{
618 drm_i915_private_t *dev_priv = dev->dev_private;
619 u32 tmp;
620
621 tmp = I915_READ(CLKCFG);
622
623 switch (tmp & CLKCFG_FSB_MASK) {
624 case CLKCFG_FSB_533:
625 dev_priv->fsb_freq = 533; /* 133*4 */
626 break;
627 case CLKCFG_FSB_800:
628 dev_priv->fsb_freq = 800; /* 200*4 */
629 break;
630 case CLKCFG_FSB_667:
631 dev_priv->fsb_freq = 667; /* 167*4 */
632 break;
633 case CLKCFG_FSB_400:
634 dev_priv->fsb_freq = 400; /* 100*4 */
635 break;
636 }
637
638 switch (tmp & CLKCFG_MEM_MASK) {
639 case CLKCFG_MEM_533:
640 dev_priv->mem_freq = 533;
641 break;
642 case CLKCFG_MEM_667:
643 dev_priv->mem_freq = 667;
644 break;
645 case CLKCFG_MEM_800:
646 dev_priv->mem_freq = 800;
647 break;
648 }
649
650 /* detect pineview DDR3 setting */
651 tmp = I915_READ(CSHRDDR3CTL);
652 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
653}
654
655static void i915_ironlake_get_mem_freq(struct drm_device *dev)
656{
657 drm_i915_private_t *dev_priv = dev->dev_private;
658 u16 ddrpll, csipll;
659
660 ddrpll = I915_READ16(DDRMPLL1);
661 csipll = I915_READ16(CSIPLL0);
662
663 switch (ddrpll & 0xff) {
664 case 0xc:
665 dev_priv->mem_freq = 800;
666 break;
667 case 0x10:
668 dev_priv->mem_freq = 1066;
669 break;
670 case 0x14:
671 dev_priv->mem_freq = 1333;
672 break;
673 case 0x18:
674 dev_priv->mem_freq = 1600;
675 break;
676 default:
677 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
678 ddrpll & 0xff);
679 dev_priv->mem_freq = 0;
680 break;
681 }
682
20e4d407 683 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
684
685 switch (csipll & 0x3ff) {
686 case 0x00c:
687 dev_priv->fsb_freq = 3200;
688 break;
689 case 0x00e:
690 dev_priv->fsb_freq = 3733;
691 break;
692 case 0x010:
693 dev_priv->fsb_freq = 4266;
694 break;
695 case 0x012:
696 dev_priv->fsb_freq = 4800;
697 break;
698 case 0x014:
699 dev_priv->fsb_freq = 5333;
700 break;
701 case 0x016:
702 dev_priv->fsb_freq = 5866;
703 break;
704 case 0x018:
705 dev_priv->fsb_freq = 6400;
706 break;
707 default:
708 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
709 csipll & 0x3ff);
710 dev_priv->fsb_freq = 0;
711 break;
712 }
713
714 if (dev_priv->fsb_freq == 3200) {
20e4d407 715 dev_priv->ips.c_m = 0;
c921aba8 716 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 717 dev_priv->ips.c_m = 1;
c921aba8 718 } else {
20e4d407 719 dev_priv->ips.c_m = 2;
c921aba8
DV
720 }
721}
722
b445e3b0
ED
723static const struct cxsr_latency cxsr_latency_table[] = {
724 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
725 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
726 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
727 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
728 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
729
730 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
731 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
732 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
733 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
734 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
735
736 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
737 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
738 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
739 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
740 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
741
742 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
743 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
744 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
745 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
746 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
747
748 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
749 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
750 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
751 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
752 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
753
754 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
755 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
756 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
757 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
758 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
759};
760
63c62275 761static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
b445e3b0
ED
762 int is_ddr3,
763 int fsb,
764 int mem)
765{
766 const struct cxsr_latency *latency;
767 int i;
768
769 if (fsb == 0 || mem == 0)
770 return NULL;
771
772 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
773 latency = &cxsr_latency_table[i];
774 if (is_desktop == latency->is_desktop &&
775 is_ddr3 == latency->is_ddr3 &&
776 fsb == latency->fsb_freq && mem == latency->mem_freq)
777 return latency;
778 }
779
780 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
781
782 return NULL;
783}
784
1fa61106 785static void pineview_disable_cxsr(struct drm_device *dev)
b445e3b0
ED
786{
787 struct drm_i915_private *dev_priv = dev->dev_private;
788
789 /* deactivate cxsr */
790 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
791}
792
793/*
794 * Latency for FIFO fetches is dependent on several factors:
795 * - memory configuration (speed, channels)
796 * - chipset
797 * - current MCH state
798 * It can be fairly high in some situations, so here we assume a fairly
799 * pessimal value. It's a tradeoff between extra memory fetches (if we
800 * set this value too high, the FIFO will fetch frequently to stay full)
801 * and power consumption (set it too low to save power and we might see
802 * FIFO underruns and display "flicker").
803 *
804 * A value of 5us seems to be a good balance; safe for very low end
805 * platforms but not overly aggressive on lower latency configs.
806 */
807static const int latency_ns = 5000;
808
1fa61106 809static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 uint32_t dsparb = I915_READ(DSPARB);
813 int size;
814
815 size = dsparb & 0x7f;
816 if (plane)
817 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
818
819 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
820 plane ? "B" : "A", size);
821
822 return size;
823}
824
1fa61106 825static int i85x_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
826{
827 struct drm_i915_private *dev_priv = dev->dev_private;
828 uint32_t dsparb = I915_READ(DSPARB);
829 int size;
830
831 size = dsparb & 0x1ff;
832 if (plane)
833 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
834 size >>= 1; /* Convert to cachelines */
835
836 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
837 plane ? "B" : "A", size);
838
839 return size;
840}
841
1fa61106 842static int i845_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
843{
844 struct drm_i915_private *dev_priv = dev->dev_private;
845 uint32_t dsparb = I915_READ(DSPARB);
846 int size;
847
848 size = dsparb & 0x7f;
849 size >>= 2; /* Convert to cachelines */
850
851 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
852 plane ? "B" : "A",
853 size);
854
855 return size;
856}
857
1fa61106 858static int i830_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
859{
860 struct drm_i915_private *dev_priv = dev->dev_private;
861 uint32_t dsparb = I915_READ(DSPARB);
862 int size;
863
864 size = dsparb & 0x7f;
865 size >>= 1; /* Convert to cachelines */
866
867 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
868 plane ? "B" : "A", size);
869
870 return size;
871}
872
873/* Pineview has different values for various configs */
874static const struct intel_watermark_params pineview_display_wm = {
875 PINEVIEW_DISPLAY_FIFO,
876 PINEVIEW_MAX_WM,
877 PINEVIEW_DFT_WM,
878 PINEVIEW_GUARD_WM,
879 PINEVIEW_FIFO_LINE_SIZE
880};
881static const struct intel_watermark_params pineview_display_hplloff_wm = {
882 PINEVIEW_DISPLAY_FIFO,
883 PINEVIEW_MAX_WM,
884 PINEVIEW_DFT_HPLLOFF_WM,
885 PINEVIEW_GUARD_WM,
886 PINEVIEW_FIFO_LINE_SIZE
887};
888static const struct intel_watermark_params pineview_cursor_wm = {
889 PINEVIEW_CURSOR_FIFO,
890 PINEVIEW_CURSOR_MAX_WM,
891 PINEVIEW_CURSOR_DFT_WM,
892 PINEVIEW_CURSOR_GUARD_WM,
893 PINEVIEW_FIFO_LINE_SIZE,
894};
895static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
896 PINEVIEW_CURSOR_FIFO,
897 PINEVIEW_CURSOR_MAX_WM,
898 PINEVIEW_CURSOR_DFT_WM,
899 PINEVIEW_CURSOR_GUARD_WM,
900 PINEVIEW_FIFO_LINE_SIZE
901};
902static const struct intel_watermark_params g4x_wm_info = {
903 G4X_FIFO_SIZE,
904 G4X_MAX_WM,
905 G4X_MAX_WM,
906 2,
907 G4X_FIFO_LINE_SIZE,
908};
909static const struct intel_watermark_params g4x_cursor_wm_info = {
910 I965_CURSOR_FIFO,
911 I965_CURSOR_MAX_WM,
912 I965_CURSOR_DFT_WM,
913 2,
914 G4X_FIFO_LINE_SIZE,
915};
916static const struct intel_watermark_params valleyview_wm_info = {
917 VALLEYVIEW_FIFO_SIZE,
918 VALLEYVIEW_MAX_WM,
919 VALLEYVIEW_MAX_WM,
920 2,
921 G4X_FIFO_LINE_SIZE,
922};
923static const struct intel_watermark_params valleyview_cursor_wm_info = {
924 I965_CURSOR_FIFO,
925 VALLEYVIEW_CURSOR_MAX_WM,
926 I965_CURSOR_DFT_WM,
927 2,
928 G4X_FIFO_LINE_SIZE,
929};
930static const struct intel_watermark_params i965_cursor_wm_info = {
931 I965_CURSOR_FIFO,
932 I965_CURSOR_MAX_WM,
933 I965_CURSOR_DFT_WM,
934 2,
935 I915_FIFO_LINE_SIZE,
936};
937static const struct intel_watermark_params i945_wm_info = {
938 I945_FIFO_SIZE,
939 I915_MAX_WM,
940 1,
941 2,
942 I915_FIFO_LINE_SIZE
943};
944static const struct intel_watermark_params i915_wm_info = {
945 I915_FIFO_SIZE,
946 I915_MAX_WM,
947 1,
948 2,
949 I915_FIFO_LINE_SIZE
950};
951static const struct intel_watermark_params i855_wm_info = {
952 I855GM_FIFO_SIZE,
953 I915_MAX_WM,
954 1,
955 2,
956 I830_FIFO_LINE_SIZE
957};
958static const struct intel_watermark_params i830_wm_info = {
959 I830_FIFO_SIZE,
960 I915_MAX_WM,
961 1,
962 2,
963 I830_FIFO_LINE_SIZE
964};
965
966static const struct intel_watermark_params ironlake_display_wm_info = {
967 ILK_DISPLAY_FIFO,
968 ILK_DISPLAY_MAXWM,
969 ILK_DISPLAY_DFTWM,
970 2,
971 ILK_FIFO_LINE_SIZE
972};
973static const struct intel_watermark_params ironlake_cursor_wm_info = {
974 ILK_CURSOR_FIFO,
975 ILK_CURSOR_MAXWM,
976 ILK_CURSOR_DFTWM,
977 2,
978 ILK_FIFO_LINE_SIZE
979};
980static const struct intel_watermark_params ironlake_display_srwm_info = {
981 ILK_DISPLAY_SR_FIFO,
982 ILK_DISPLAY_MAX_SRWM,
983 ILK_DISPLAY_DFT_SRWM,
984 2,
985 ILK_FIFO_LINE_SIZE
986};
987static const struct intel_watermark_params ironlake_cursor_srwm_info = {
988 ILK_CURSOR_SR_FIFO,
989 ILK_CURSOR_MAX_SRWM,
990 ILK_CURSOR_DFT_SRWM,
991 2,
992 ILK_FIFO_LINE_SIZE
993};
994
995static const struct intel_watermark_params sandybridge_display_wm_info = {
996 SNB_DISPLAY_FIFO,
997 SNB_DISPLAY_MAXWM,
998 SNB_DISPLAY_DFTWM,
999 2,
1000 SNB_FIFO_LINE_SIZE
1001};
1002static const struct intel_watermark_params sandybridge_cursor_wm_info = {
1003 SNB_CURSOR_FIFO,
1004 SNB_CURSOR_MAXWM,
1005 SNB_CURSOR_DFTWM,
1006 2,
1007 SNB_FIFO_LINE_SIZE
1008};
1009static const struct intel_watermark_params sandybridge_display_srwm_info = {
1010 SNB_DISPLAY_SR_FIFO,
1011 SNB_DISPLAY_MAX_SRWM,
1012 SNB_DISPLAY_DFT_SRWM,
1013 2,
1014 SNB_FIFO_LINE_SIZE
1015};
1016static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
1017 SNB_CURSOR_SR_FIFO,
1018 SNB_CURSOR_MAX_SRWM,
1019 SNB_CURSOR_DFT_SRWM,
1020 2,
1021 SNB_FIFO_LINE_SIZE
1022};
1023
1024
1025/**
1026 * intel_calculate_wm - calculate watermark level
1027 * @clock_in_khz: pixel clock
1028 * @wm: chip FIFO params
1029 * @pixel_size: display pixel size
1030 * @latency_ns: memory latency for the platform
1031 *
1032 * Calculate the watermark level (the level at which the display plane will
1033 * start fetching from memory again). Each chip has a different display
1034 * FIFO size and allocation, so the caller needs to figure that out and pass
1035 * in the correct intel_watermark_params structure.
1036 *
1037 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1038 * on the pixel size. When it reaches the watermark level, it'll start
1039 * fetching FIFO line sized based chunks from memory until the FIFO fills
1040 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1041 * will occur, and a display engine hang could result.
1042 */
1043static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1044 const struct intel_watermark_params *wm,
1045 int fifo_size,
1046 int pixel_size,
1047 unsigned long latency_ns)
1048{
1049 long entries_required, wm_size;
1050
1051 /*
1052 * Note: we need to make sure we don't overflow for various clock &
1053 * latency values.
1054 * clocks go from a few thousand to several hundred thousand.
1055 * latency is usually a few thousand
1056 */
1057 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1058 1000;
1059 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1060
1061 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1062
1063 wm_size = fifo_size - (entries_required + wm->guard_size);
1064
1065 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1066
1067 /* Don't promote wm_size to unsigned... */
1068 if (wm_size > (long)wm->max_wm)
1069 wm_size = wm->max_wm;
1070 if (wm_size <= 0)
1071 wm_size = wm->default_wm;
1072 return wm_size;
1073}
1074
1075static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1076{
1077 struct drm_crtc *crtc, *enabled = NULL;
1078
1079 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3490ea5d 1080 if (intel_crtc_active(crtc)) {
b445e3b0
ED
1081 if (enabled)
1082 return NULL;
1083 enabled = crtc;
1084 }
1085 }
1086
1087 return enabled;
1088}
1089
1fa61106 1090static void pineview_update_wm(struct drm_device *dev)
b445e3b0
ED
1091{
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093 struct drm_crtc *crtc;
1094 const struct cxsr_latency *latency;
1095 u32 reg;
1096 unsigned long wm;
1097
1098 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1099 dev_priv->fsb_freq, dev_priv->mem_freq);
1100 if (!latency) {
1101 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
1102 pineview_disable_cxsr(dev);
1103 return;
1104 }
1105
1106 crtc = single_enabled_crtc(dev);
1107 if (crtc) {
1108 int clock = crtc->mode.clock;
1109 int pixel_size = crtc->fb->bits_per_pixel / 8;
1110
1111 /* Display SR */
1112 wm = intel_calculate_wm(clock, &pineview_display_wm,
1113 pineview_display_wm.fifo_size,
1114 pixel_size, latency->display_sr);
1115 reg = I915_READ(DSPFW1);
1116 reg &= ~DSPFW_SR_MASK;
1117 reg |= wm << DSPFW_SR_SHIFT;
1118 I915_WRITE(DSPFW1, reg);
1119 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1120
1121 /* cursor SR */
1122 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1123 pineview_display_wm.fifo_size,
1124 pixel_size, latency->cursor_sr);
1125 reg = I915_READ(DSPFW3);
1126 reg &= ~DSPFW_CURSOR_SR_MASK;
1127 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1128 I915_WRITE(DSPFW3, reg);
1129
1130 /* Display HPLL off SR */
1131 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1132 pineview_display_hplloff_wm.fifo_size,
1133 pixel_size, latency->display_hpll_disable);
1134 reg = I915_READ(DSPFW3);
1135 reg &= ~DSPFW_HPLL_SR_MASK;
1136 reg |= wm & DSPFW_HPLL_SR_MASK;
1137 I915_WRITE(DSPFW3, reg);
1138
1139 /* cursor HPLL off SR */
1140 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1141 pineview_display_hplloff_wm.fifo_size,
1142 pixel_size, latency->cursor_hpll_disable);
1143 reg = I915_READ(DSPFW3);
1144 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1145 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1146 I915_WRITE(DSPFW3, reg);
1147 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1148
1149 /* activate cxsr */
1150 I915_WRITE(DSPFW3,
1151 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
1152 DRM_DEBUG_KMS("Self-refresh is enabled\n");
1153 } else {
1154 pineview_disable_cxsr(dev);
1155 DRM_DEBUG_KMS("Self-refresh is disabled\n");
1156 }
1157}
1158
1159static bool g4x_compute_wm0(struct drm_device *dev,
1160 int plane,
1161 const struct intel_watermark_params *display,
1162 int display_latency_ns,
1163 const struct intel_watermark_params *cursor,
1164 int cursor_latency_ns,
1165 int *plane_wm,
1166 int *cursor_wm)
1167{
1168 struct drm_crtc *crtc;
1169 int htotal, hdisplay, clock, pixel_size;
1170 int line_time_us, line_count;
1171 int entries, tlb_miss;
1172
1173 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 1174 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
1175 *cursor_wm = cursor->guard_size;
1176 *plane_wm = display->guard_size;
1177 return false;
1178 }
1179
1180 htotal = crtc->mode.htotal;
1181 hdisplay = crtc->mode.hdisplay;
1182 clock = crtc->mode.clock;
1183 pixel_size = crtc->fb->bits_per_pixel / 8;
1184
1185 /* Use the small buffer method to calculate plane watermark */
1186 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1187 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1188 if (tlb_miss > 0)
1189 entries += tlb_miss;
1190 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1191 *plane_wm = entries + display->guard_size;
1192 if (*plane_wm > (int)display->max_wm)
1193 *plane_wm = display->max_wm;
1194
1195 /* Use the large buffer method to calculate cursor watermark */
1196 line_time_us = ((htotal * 1000) / clock);
1197 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
1198 entries = line_count * 64 * pixel_size;
1199 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1200 if (tlb_miss > 0)
1201 entries += tlb_miss;
1202 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1203 *cursor_wm = entries + cursor->guard_size;
1204 if (*cursor_wm > (int)cursor->max_wm)
1205 *cursor_wm = (int)cursor->max_wm;
1206
1207 return true;
1208}
1209
1210/*
1211 * Check the wm result.
1212 *
1213 * If any calculated watermark values is larger than the maximum value that
1214 * can be programmed into the associated watermark register, that watermark
1215 * must be disabled.
1216 */
1217static bool g4x_check_srwm(struct drm_device *dev,
1218 int display_wm, int cursor_wm,
1219 const struct intel_watermark_params *display,
1220 const struct intel_watermark_params *cursor)
1221{
1222 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1223 display_wm, cursor_wm);
1224
1225 if (display_wm > display->max_wm) {
1226 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1227 display_wm, display->max_wm);
1228 return false;
1229 }
1230
1231 if (cursor_wm > cursor->max_wm) {
1232 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1233 cursor_wm, cursor->max_wm);
1234 return false;
1235 }
1236
1237 if (!(display_wm || cursor_wm)) {
1238 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1239 return false;
1240 }
1241
1242 return true;
1243}
1244
1245static bool g4x_compute_srwm(struct drm_device *dev,
1246 int plane,
1247 int latency_ns,
1248 const struct intel_watermark_params *display,
1249 const struct intel_watermark_params *cursor,
1250 int *display_wm, int *cursor_wm)
1251{
1252 struct drm_crtc *crtc;
1253 int hdisplay, htotal, pixel_size, clock;
1254 unsigned long line_time_us;
1255 int line_count, line_size;
1256 int small, large;
1257 int entries;
1258
1259 if (!latency_ns) {
1260 *display_wm = *cursor_wm = 0;
1261 return false;
1262 }
1263
1264 crtc = intel_get_crtc_for_plane(dev, plane);
1265 hdisplay = crtc->mode.hdisplay;
1266 htotal = crtc->mode.htotal;
1267 clock = crtc->mode.clock;
1268 pixel_size = crtc->fb->bits_per_pixel / 8;
1269
1270 line_time_us = (htotal * 1000) / clock;
1271 line_count = (latency_ns / line_time_us + 1000) / 1000;
1272 line_size = hdisplay * pixel_size;
1273
1274 /* Use the minimum of the small and large buffer method for primary */
1275 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1276 large = line_count * line_size;
1277
1278 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1279 *display_wm = entries + display->guard_size;
1280
1281 /* calculate the self-refresh watermark for display cursor */
1282 entries = line_count * pixel_size * 64;
1283 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1284 *cursor_wm = entries + cursor->guard_size;
1285
1286 return g4x_check_srwm(dev,
1287 *display_wm, *cursor_wm,
1288 display, cursor);
1289}
1290
1291static bool vlv_compute_drain_latency(struct drm_device *dev,
1292 int plane,
1293 int *plane_prec_mult,
1294 int *plane_dl,
1295 int *cursor_prec_mult,
1296 int *cursor_dl)
1297{
1298 struct drm_crtc *crtc;
1299 int clock, pixel_size;
1300 int entries;
1301
1302 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 1303 if (!intel_crtc_active(crtc))
b445e3b0
ED
1304 return false;
1305
1306 clock = crtc->mode.clock; /* VESA DOT Clock */
1307 pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
1308
1309 entries = (clock / 1000) * pixel_size;
1310 *plane_prec_mult = (entries > 256) ?
1311 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1312 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
1313 pixel_size);
1314
1315 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
1316 *cursor_prec_mult = (entries > 256) ?
1317 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1318 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
1319
1320 return true;
1321}
1322
1323/*
1324 * Update drain latency registers of memory arbiter
1325 *
1326 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1327 * to be programmed. Each plane has a drain latency multiplier and a drain
1328 * latency value.
1329 */
1330
1331static void vlv_update_drain_latency(struct drm_device *dev)
1332{
1333 struct drm_i915_private *dev_priv = dev->dev_private;
1334 int planea_prec, planea_dl, planeb_prec, planeb_dl;
1335 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
1336 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
1337 either 16 or 32 */
1338
1339 /* For plane A, Cursor A */
1340 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
1341 &cursor_prec_mult, &cursora_dl)) {
1342 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1343 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
1344 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1345 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
1346
1347 I915_WRITE(VLV_DDL1, cursora_prec |
1348 (cursora_dl << DDL_CURSORA_SHIFT) |
1349 planea_prec | planea_dl);
1350 }
1351
1352 /* For plane B, Cursor B */
1353 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
1354 &cursor_prec_mult, &cursorb_dl)) {
1355 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1356 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
1357 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1358 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
1359
1360 I915_WRITE(VLV_DDL2, cursorb_prec |
1361 (cursorb_dl << DDL_CURSORB_SHIFT) |
1362 planeb_prec | planeb_dl);
1363 }
1364}
1365
1366#define single_plane_enabled(mask) is_power_of_2(mask)
1367
1fa61106 1368static void valleyview_update_wm(struct drm_device *dev)
b445e3b0
ED
1369{
1370 static const int sr_latency_ns = 12000;
1371 struct drm_i915_private *dev_priv = dev->dev_private;
1372 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1373 int plane_sr, cursor_sr;
af6c4575 1374 int ignore_plane_sr, ignore_cursor_sr;
b445e3b0
ED
1375 unsigned int enabled = 0;
1376
1377 vlv_update_drain_latency(dev);
1378
51cea1f4 1379 if (g4x_compute_wm0(dev, PIPE_A,
b445e3b0
ED
1380 &valleyview_wm_info, latency_ns,
1381 &valleyview_cursor_wm_info, latency_ns,
1382 &planea_wm, &cursora_wm))
51cea1f4 1383 enabled |= 1 << PIPE_A;
b445e3b0 1384
51cea1f4 1385 if (g4x_compute_wm0(dev, PIPE_B,
b445e3b0
ED
1386 &valleyview_wm_info, latency_ns,
1387 &valleyview_cursor_wm_info, latency_ns,
1388 &planeb_wm, &cursorb_wm))
51cea1f4 1389 enabled |= 1 << PIPE_B;
b445e3b0 1390
b445e3b0
ED
1391 if (single_plane_enabled(enabled) &&
1392 g4x_compute_srwm(dev, ffs(enabled) - 1,
1393 sr_latency_ns,
1394 &valleyview_wm_info,
1395 &valleyview_cursor_wm_info,
af6c4575
CW
1396 &plane_sr, &ignore_cursor_sr) &&
1397 g4x_compute_srwm(dev, ffs(enabled) - 1,
1398 2*sr_latency_ns,
1399 &valleyview_wm_info,
1400 &valleyview_cursor_wm_info,
52bd02d8 1401 &ignore_plane_sr, &cursor_sr)) {
b445e3b0 1402 I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
52bd02d8 1403 } else {
b445e3b0
ED
1404 I915_WRITE(FW_BLC_SELF_VLV,
1405 I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
52bd02d8
CW
1406 plane_sr = cursor_sr = 0;
1407 }
b445e3b0
ED
1408
1409 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1410 planea_wm, cursora_wm,
1411 planeb_wm, cursorb_wm,
1412 plane_sr, cursor_sr);
1413
1414 I915_WRITE(DSPFW1,
1415 (plane_sr << DSPFW_SR_SHIFT) |
1416 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1417 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1418 planea_wm);
1419 I915_WRITE(DSPFW2,
8c919b28 1420 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1421 (cursora_wm << DSPFW_CURSORA_SHIFT));
1422 I915_WRITE(DSPFW3,
8c919b28
CW
1423 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1424 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
b445e3b0
ED
1425}
1426
1fa61106 1427static void g4x_update_wm(struct drm_device *dev)
b445e3b0
ED
1428{
1429 static const int sr_latency_ns = 12000;
1430 struct drm_i915_private *dev_priv = dev->dev_private;
1431 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1432 int plane_sr, cursor_sr;
1433 unsigned int enabled = 0;
1434
51cea1f4 1435 if (g4x_compute_wm0(dev, PIPE_A,
b445e3b0
ED
1436 &g4x_wm_info, latency_ns,
1437 &g4x_cursor_wm_info, latency_ns,
1438 &planea_wm, &cursora_wm))
51cea1f4 1439 enabled |= 1 << PIPE_A;
b445e3b0 1440
51cea1f4 1441 if (g4x_compute_wm0(dev, PIPE_B,
b445e3b0
ED
1442 &g4x_wm_info, latency_ns,
1443 &g4x_cursor_wm_info, latency_ns,
1444 &planeb_wm, &cursorb_wm))
51cea1f4 1445 enabled |= 1 << PIPE_B;
b445e3b0 1446
b445e3b0
ED
1447 if (single_plane_enabled(enabled) &&
1448 g4x_compute_srwm(dev, ffs(enabled) - 1,
1449 sr_latency_ns,
1450 &g4x_wm_info,
1451 &g4x_cursor_wm_info,
52bd02d8 1452 &plane_sr, &cursor_sr)) {
b445e3b0 1453 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
52bd02d8 1454 } else {
b445e3b0
ED
1455 I915_WRITE(FW_BLC_SELF,
1456 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
52bd02d8
CW
1457 plane_sr = cursor_sr = 0;
1458 }
b445e3b0
ED
1459
1460 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1461 planea_wm, cursora_wm,
1462 planeb_wm, cursorb_wm,
1463 plane_sr, cursor_sr);
1464
1465 I915_WRITE(DSPFW1,
1466 (plane_sr << DSPFW_SR_SHIFT) |
1467 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1468 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1469 planea_wm);
1470 I915_WRITE(DSPFW2,
8c919b28 1471 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1472 (cursora_wm << DSPFW_CURSORA_SHIFT));
1473 /* HPLL off in SR has some issues on G4x... disable it */
1474 I915_WRITE(DSPFW3,
8c919b28 1475 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
b445e3b0
ED
1476 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1477}
1478
1fa61106 1479static void i965_update_wm(struct drm_device *dev)
b445e3b0
ED
1480{
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 struct drm_crtc *crtc;
1483 int srwm = 1;
1484 int cursor_sr = 16;
1485
1486 /* Calc sr entries for one plane configs */
1487 crtc = single_enabled_crtc(dev);
1488 if (crtc) {
1489 /* self-refresh has much higher latency */
1490 static const int sr_latency_ns = 12000;
1491 int clock = crtc->mode.clock;
1492 int htotal = crtc->mode.htotal;
1493 int hdisplay = crtc->mode.hdisplay;
1494 int pixel_size = crtc->fb->bits_per_pixel / 8;
1495 unsigned long line_time_us;
1496 int entries;
1497
1498 line_time_us = ((htotal * 1000) / clock);
1499
1500 /* Use ns/us then divide to preserve precision */
1501 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1502 pixel_size * hdisplay;
1503 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1504 srwm = I965_FIFO_SIZE - entries;
1505 if (srwm < 0)
1506 srwm = 1;
1507 srwm &= 0x1ff;
1508 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1509 entries, srwm);
1510
1511 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1512 pixel_size * 64;
1513 entries = DIV_ROUND_UP(entries,
1514 i965_cursor_wm_info.cacheline_size);
1515 cursor_sr = i965_cursor_wm_info.fifo_size -
1516 (entries + i965_cursor_wm_info.guard_size);
1517
1518 if (cursor_sr > i965_cursor_wm_info.max_wm)
1519 cursor_sr = i965_cursor_wm_info.max_wm;
1520
1521 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1522 "cursor %d\n", srwm, cursor_sr);
1523
1524 if (IS_CRESTLINE(dev))
1525 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
1526 } else {
1527 /* Turn off self refresh if both pipes are enabled */
1528 if (IS_CRESTLINE(dev))
1529 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
1530 & ~FW_BLC_SELF_EN);
1531 }
1532
1533 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1534 srwm);
1535
1536 /* 965 has limitations... */
1537 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
1538 (8 << 16) | (8 << 8) | (8 << 0));
1539 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
1540 /* update cursor SR watermark */
1541 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1542}
1543
1fa61106 1544static void i9xx_update_wm(struct drm_device *dev)
b445e3b0
ED
1545{
1546 struct drm_i915_private *dev_priv = dev->dev_private;
1547 const struct intel_watermark_params *wm_info;
1548 uint32_t fwater_lo;
1549 uint32_t fwater_hi;
1550 int cwm, srwm = 1;
1551 int fifo_size;
1552 int planea_wm, planeb_wm;
1553 struct drm_crtc *crtc, *enabled = NULL;
1554
1555 if (IS_I945GM(dev))
1556 wm_info = &i945_wm_info;
1557 else if (!IS_GEN2(dev))
1558 wm_info = &i915_wm_info;
1559 else
1560 wm_info = &i855_wm_info;
1561
1562 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1563 crtc = intel_get_crtc_for_plane(dev, 0);
3490ea5d 1564 if (intel_crtc_active(crtc)) {
b9e0bda3
CW
1565 int cpp = crtc->fb->bits_per_pixel / 8;
1566 if (IS_GEN2(dev))
1567 cpp = 4;
1568
b445e3b0 1569 planea_wm = intel_calculate_wm(crtc->mode.clock,
b9e0bda3 1570 wm_info, fifo_size, cpp,
b445e3b0
ED
1571 latency_ns);
1572 enabled = crtc;
1573 } else
1574 planea_wm = fifo_size - wm_info->guard_size;
1575
1576 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1577 crtc = intel_get_crtc_for_plane(dev, 1);
3490ea5d 1578 if (intel_crtc_active(crtc)) {
b9e0bda3
CW
1579 int cpp = crtc->fb->bits_per_pixel / 8;
1580 if (IS_GEN2(dev))
1581 cpp = 4;
1582
b445e3b0 1583 planeb_wm = intel_calculate_wm(crtc->mode.clock,
b9e0bda3 1584 wm_info, fifo_size, cpp,
b445e3b0
ED
1585 latency_ns);
1586 if (enabled == NULL)
1587 enabled = crtc;
1588 else
1589 enabled = NULL;
1590 } else
1591 planeb_wm = fifo_size - wm_info->guard_size;
1592
1593 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1594
1595 /*
1596 * Overlay gets an aggressive default since video jitter is bad.
1597 */
1598 cwm = 2;
1599
1600 /* Play safe and disable self-refresh before adjusting watermarks. */
1601 if (IS_I945G(dev) || IS_I945GM(dev))
1602 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
1603 else if (IS_I915GM(dev))
1604 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
1605
1606 /* Calc sr entries for one plane configs */
1607 if (HAS_FW_BLC(dev) && enabled) {
1608 /* self-refresh has much higher latency */
1609 static const int sr_latency_ns = 6000;
1610 int clock = enabled->mode.clock;
1611 int htotal = enabled->mode.htotal;
1612 int hdisplay = enabled->mode.hdisplay;
1613 int pixel_size = enabled->fb->bits_per_pixel / 8;
1614 unsigned long line_time_us;
1615 int entries;
1616
1617 line_time_us = (htotal * 1000) / clock;
1618
1619 /* Use ns/us then divide to preserve precision */
1620 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1621 pixel_size * hdisplay;
1622 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1623 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1624 srwm = wm_info->fifo_size - entries;
1625 if (srwm < 0)
1626 srwm = 1;
1627
1628 if (IS_I945G(dev) || IS_I945GM(dev))
1629 I915_WRITE(FW_BLC_SELF,
1630 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1631 else if (IS_I915GM(dev))
1632 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1633 }
1634
1635 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1636 planea_wm, planeb_wm, cwm, srwm);
1637
1638 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1639 fwater_hi = (cwm & 0x1f);
1640
1641 /* Set request length to 8 cachelines per fetch */
1642 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1643 fwater_hi = fwater_hi | (1 << 8);
1644
1645 I915_WRITE(FW_BLC, fwater_lo);
1646 I915_WRITE(FW_BLC2, fwater_hi);
1647
1648 if (HAS_FW_BLC(dev)) {
1649 if (enabled) {
1650 if (IS_I945G(dev) || IS_I945GM(dev))
1651 I915_WRITE(FW_BLC_SELF,
1652 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
1653 else if (IS_I915GM(dev))
1654 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
1655 DRM_DEBUG_KMS("memory self refresh enabled\n");
1656 } else
1657 DRM_DEBUG_KMS("memory self refresh disabled\n");
1658 }
1659}
1660
1fa61106 1661static void i830_update_wm(struct drm_device *dev)
b445e3b0
ED
1662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664 struct drm_crtc *crtc;
1665 uint32_t fwater_lo;
1666 int planea_wm;
1667
1668 crtc = single_enabled_crtc(dev);
1669 if (crtc == NULL)
1670 return;
1671
1672 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
1673 dev_priv->display.get_fifo_size(dev, 0),
b9e0bda3 1674 4, latency_ns);
b445e3b0
ED
1675 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1676 fwater_lo |= (3<<8) | planea_wm;
1677
1678 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1679
1680 I915_WRITE(FW_BLC, fwater_lo);
1681}
1682
1683#define ILK_LP0_PLANE_LATENCY 700
1684#define ILK_LP0_CURSOR_LATENCY 1300
1685
1686/*
1687 * Check the wm result.
1688 *
1689 * If any calculated watermark values is larger than the maximum value that
1690 * can be programmed into the associated watermark register, that watermark
1691 * must be disabled.
1692 */
1693static bool ironlake_check_srwm(struct drm_device *dev, int level,
1694 int fbc_wm, int display_wm, int cursor_wm,
1695 const struct intel_watermark_params *display,
1696 const struct intel_watermark_params *cursor)
1697{
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699
1700 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
1701 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
1702
1703 if (fbc_wm > SNB_FBC_MAX_SRWM) {
1704 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
1705 fbc_wm, SNB_FBC_MAX_SRWM, level);
1706
1707 /* fbc has it's own way to disable FBC WM */
1708 I915_WRITE(DISP_ARB_CTL,
1709 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
1710 return false;
615aaa5f
VS
1711 } else if (INTEL_INFO(dev)->gen >= 6) {
1712 /* enable FBC WM (except on ILK, where it must remain off) */
1713 I915_WRITE(DISP_ARB_CTL,
1714 I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
b445e3b0
ED
1715 }
1716
1717 if (display_wm > display->max_wm) {
1718 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
1719 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1720 return false;
1721 }
1722
1723 if (cursor_wm > cursor->max_wm) {
1724 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
1725 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1726 return false;
1727 }
1728
1729 if (!(fbc_wm || display_wm || cursor_wm)) {
1730 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
1731 return false;
1732 }
1733
1734 return true;
1735}
1736
1737/*
1738 * Compute watermark values of WM[1-3],
1739 */
1740static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
1741 int latency_ns,
1742 const struct intel_watermark_params *display,
1743 const struct intel_watermark_params *cursor,
1744 int *fbc_wm, int *display_wm, int *cursor_wm)
1745{
1746 struct drm_crtc *crtc;
1747 unsigned long line_time_us;
1748 int hdisplay, htotal, pixel_size, clock;
1749 int line_count, line_size;
1750 int small, large;
1751 int entries;
1752
1753 if (!latency_ns) {
1754 *fbc_wm = *display_wm = *cursor_wm = 0;
1755 return false;
1756 }
1757
1758 crtc = intel_get_crtc_for_plane(dev, plane);
1759 hdisplay = crtc->mode.hdisplay;
1760 htotal = crtc->mode.htotal;
1761 clock = crtc->mode.clock;
1762 pixel_size = crtc->fb->bits_per_pixel / 8;
1763
1764 line_time_us = (htotal * 1000) / clock;
1765 line_count = (latency_ns / line_time_us + 1000) / 1000;
1766 line_size = hdisplay * pixel_size;
1767
1768 /* Use the minimum of the small and large buffer method for primary */
1769 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1770 large = line_count * line_size;
1771
1772 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1773 *display_wm = entries + display->guard_size;
1774
1775 /*
1776 * Spec says:
1777 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
1778 */
1779 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
1780
1781 /* calculate the self-refresh watermark for display cursor */
1782 entries = line_count * pixel_size * 64;
1783 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1784 *cursor_wm = entries + cursor->guard_size;
1785
1786 return ironlake_check_srwm(dev, level,
1787 *fbc_wm, *display_wm, *cursor_wm,
1788 display, cursor);
1789}
1790
1fa61106 1791static void ironlake_update_wm(struct drm_device *dev)
b445e3b0
ED
1792{
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 int fbc_wm, plane_wm, cursor_wm;
1795 unsigned int enabled;
1796
1797 enabled = 0;
51cea1f4 1798 if (g4x_compute_wm0(dev, PIPE_A,
b445e3b0
ED
1799 &ironlake_display_wm_info,
1800 ILK_LP0_PLANE_LATENCY,
1801 &ironlake_cursor_wm_info,
1802 ILK_LP0_CURSOR_LATENCY,
1803 &plane_wm, &cursor_wm)) {
1804 I915_WRITE(WM0_PIPEA_ILK,
1805 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
1806 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1807 " plane %d, " "cursor: %d\n",
1808 plane_wm, cursor_wm);
51cea1f4 1809 enabled |= 1 << PIPE_A;
b445e3b0
ED
1810 }
1811
51cea1f4 1812 if (g4x_compute_wm0(dev, PIPE_B,
b445e3b0
ED
1813 &ironlake_display_wm_info,
1814 ILK_LP0_PLANE_LATENCY,
1815 &ironlake_cursor_wm_info,
1816 ILK_LP0_CURSOR_LATENCY,
1817 &plane_wm, &cursor_wm)) {
1818 I915_WRITE(WM0_PIPEB_ILK,
1819 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
1820 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1821 " plane %d, cursor: %d\n",
1822 plane_wm, cursor_wm);
51cea1f4 1823 enabled |= 1 << PIPE_B;
b445e3b0
ED
1824 }
1825
1826 /*
1827 * Calculate and update the self-refresh watermark only when one
1828 * display plane is used.
1829 */
1830 I915_WRITE(WM3_LP_ILK, 0);
1831 I915_WRITE(WM2_LP_ILK, 0);
1832 I915_WRITE(WM1_LP_ILK, 0);
1833
1834 if (!single_plane_enabled(enabled))
1835 return;
1836 enabled = ffs(enabled) - 1;
1837
1838 /* WM1 */
1839 if (!ironlake_compute_srwm(dev, 1, enabled,
1840 ILK_READ_WM1_LATENCY() * 500,
1841 &ironlake_display_srwm_info,
1842 &ironlake_cursor_srwm_info,
1843 &fbc_wm, &plane_wm, &cursor_wm))
1844 return;
1845
1846 I915_WRITE(WM1_LP_ILK,
1847 WM1_LP_SR_EN |
1848 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1849 (fbc_wm << WM1_LP_FBC_SHIFT) |
1850 (plane_wm << WM1_LP_SR_SHIFT) |
1851 cursor_wm);
1852
1853 /* WM2 */
1854 if (!ironlake_compute_srwm(dev, 2, enabled,
1855 ILK_READ_WM2_LATENCY() * 500,
1856 &ironlake_display_srwm_info,
1857 &ironlake_cursor_srwm_info,
1858 &fbc_wm, &plane_wm, &cursor_wm))
1859 return;
1860
1861 I915_WRITE(WM2_LP_ILK,
1862 WM2_LP_EN |
1863 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1864 (fbc_wm << WM1_LP_FBC_SHIFT) |
1865 (plane_wm << WM1_LP_SR_SHIFT) |
1866 cursor_wm);
1867
1868 /*
1869 * WM3 is unsupported on ILK, probably because we don't have latency
1870 * data for that power state
1871 */
1872}
1873
1fa61106 1874static void sandybridge_update_wm(struct drm_device *dev)
b445e3b0
ED
1875{
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1878 u32 val;
1879 int fbc_wm, plane_wm, cursor_wm;
1880 unsigned int enabled;
1881
1882 enabled = 0;
51cea1f4 1883 if (g4x_compute_wm0(dev, PIPE_A,
b445e3b0
ED
1884 &sandybridge_display_wm_info, latency,
1885 &sandybridge_cursor_wm_info, latency,
1886 &plane_wm, &cursor_wm)) {
1887 val = I915_READ(WM0_PIPEA_ILK);
1888 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1889 I915_WRITE(WM0_PIPEA_ILK, val |
1890 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1891 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1892 " plane %d, " "cursor: %d\n",
1893 plane_wm, cursor_wm);
51cea1f4 1894 enabled |= 1 << PIPE_A;
b445e3b0
ED
1895 }
1896
51cea1f4 1897 if (g4x_compute_wm0(dev, PIPE_B,
b445e3b0
ED
1898 &sandybridge_display_wm_info, latency,
1899 &sandybridge_cursor_wm_info, latency,
1900 &plane_wm, &cursor_wm)) {
1901 val = I915_READ(WM0_PIPEB_ILK);
1902 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1903 I915_WRITE(WM0_PIPEB_ILK, val |
1904 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1905 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1906 " plane %d, cursor: %d\n",
1907 plane_wm, cursor_wm);
51cea1f4 1908 enabled |= 1 << PIPE_B;
b445e3b0
ED
1909 }
1910
c43d0188
CW
1911 /*
1912 * Calculate and update the self-refresh watermark only when one
1913 * display plane is used.
1914 *
1915 * SNB support 3 levels of watermark.
1916 *
1917 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
1918 * and disabled in the descending order
1919 *
1920 */
1921 I915_WRITE(WM3_LP_ILK, 0);
1922 I915_WRITE(WM2_LP_ILK, 0);
1923 I915_WRITE(WM1_LP_ILK, 0);
1924
1925 if (!single_plane_enabled(enabled) ||
1926 dev_priv->sprite_scaling_enabled)
1927 return;
1928 enabled = ffs(enabled) - 1;
1929
1930 /* WM1 */
1931 if (!ironlake_compute_srwm(dev, 1, enabled,
1932 SNB_READ_WM1_LATENCY() * 500,
1933 &sandybridge_display_srwm_info,
1934 &sandybridge_cursor_srwm_info,
1935 &fbc_wm, &plane_wm, &cursor_wm))
1936 return;
1937
1938 I915_WRITE(WM1_LP_ILK,
1939 WM1_LP_SR_EN |
1940 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1941 (fbc_wm << WM1_LP_FBC_SHIFT) |
1942 (plane_wm << WM1_LP_SR_SHIFT) |
1943 cursor_wm);
1944
1945 /* WM2 */
1946 if (!ironlake_compute_srwm(dev, 2, enabled,
1947 SNB_READ_WM2_LATENCY() * 500,
1948 &sandybridge_display_srwm_info,
1949 &sandybridge_cursor_srwm_info,
1950 &fbc_wm, &plane_wm, &cursor_wm))
1951 return;
1952
1953 I915_WRITE(WM2_LP_ILK,
1954 WM2_LP_EN |
1955 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1956 (fbc_wm << WM1_LP_FBC_SHIFT) |
1957 (plane_wm << WM1_LP_SR_SHIFT) |
1958 cursor_wm);
1959
1960 /* WM3 */
1961 if (!ironlake_compute_srwm(dev, 3, enabled,
1962 SNB_READ_WM3_LATENCY() * 500,
1963 &sandybridge_display_srwm_info,
1964 &sandybridge_cursor_srwm_info,
1965 &fbc_wm, &plane_wm, &cursor_wm))
1966 return;
1967
1968 I915_WRITE(WM3_LP_ILK,
1969 WM3_LP_EN |
1970 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
1971 (fbc_wm << WM1_LP_FBC_SHIFT) |
1972 (plane_wm << WM1_LP_SR_SHIFT) |
1973 cursor_wm);
1974}
1975
1976static void ivybridge_update_wm(struct drm_device *dev)
1977{
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1980 u32 val;
1981 int fbc_wm, plane_wm, cursor_wm;
1982 int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
1983 unsigned int enabled;
1984
1985 enabled = 0;
51cea1f4 1986 if (g4x_compute_wm0(dev, PIPE_A,
c43d0188
CW
1987 &sandybridge_display_wm_info, latency,
1988 &sandybridge_cursor_wm_info, latency,
1989 &plane_wm, &cursor_wm)) {
1990 val = I915_READ(WM0_PIPEA_ILK);
1991 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
1992 I915_WRITE(WM0_PIPEA_ILK, val |
1993 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
1994 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1995 " plane %d, " "cursor: %d\n",
1996 plane_wm, cursor_wm);
51cea1f4 1997 enabled |= 1 << PIPE_A;
c43d0188
CW
1998 }
1999
51cea1f4 2000 if (g4x_compute_wm0(dev, PIPE_B,
c43d0188
CW
2001 &sandybridge_display_wm_info, latency,
2002 &sandybridge_cursor_wm_info, latency,
2003 &plane_wm, &cursor_wm)) {
2004 val = I915_READ(WM0_PIPEB_ILK);
2005 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
2006 I915_WRITE(WM0_PIPEB_ILK, val |
2007 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2008 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
2009 " plane %d, cursor: %d\n",
2010 plane_wm, cursor_wm);
51cea1f4 2011 enabled |= 1 << PIPE_B;
c43d0188
CW
2012 }
2013
51cea1f4 2014 if (g4x_compute_wm0(dev, PIPE_C,
b445e3b0
ED
2015 &sandybridge_display_wm_info, latency,
2016 &sandybridge_cursor_wm_info, latency,
2017 &plane_wm, &cursor_wm)) {
2018 val = I915_READ(WM0_PIPEC_IVB);
2019 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
2020 I915_WRITE(WM0_PIPEC_IVB, val |
2021 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
2022 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
2023 " plane %d, cursor: %d\n",
2024 plane_wm, cursor_wm);
51cea1f4 2025 enabled |= 1 << PIPE_C;
b445e3b0
ED
2026 }
2027
2028 /*
2029 * Calculate and update the self-refresh watermark only when one
2030 * display plane is used.
2031 *
2032 * SNB support 3 levels of watermark.
2033 *
2034 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
2035 * and disabled in the descending order
2036 *
2037 */
2038 I915_WRITE(WM3_LP_ILK, 0);
2039 I915_WRITE(WM2_LP_ILK, 0);
2040 I915_WRITE(WM1_LP_ILK, 0);
2041
2042 if (!single_plane_enabled(enabled) ||
2043 dev_priv->sprite_scaling_enabled)
2044 return;
2045 enabled = ffs(enabled) - 1;
2046
2047 /* WM1 */
2048 if (!ironlake_compute_srwm(dev, 1, enabled,
2049 SNB_READ_WM1_LATENCY() * 500,
2050 &sandybridge_display_srwm_info,
2051 &sandybridge_cursor_srwm_info,
2052 &fbc_wm, &plane_wm, &cursor_wm))
2053 return;
2054
2055 I915_WRITE(WM1_LP_ILK,
2056 WM1_LP_SR_EN |
2057 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
2058 (fbc_wm << WM1_LP_FBC_SHIFT) |
2059 (plane_wm << WM1_LP_SR_SHIFT) |
2060 cursor_wm);
2061
2062 /* WM2 */
2063 if (!ironlake_compute_srwm(dev, 2, enabled,
2064 SNB_READ_WM2_LATENCY() * 500,
2065 &sandybridge_display_srwm_info,
2066 &sandybridge_cursor_srwm_info,
2067 &fbc_wm, &plane_wm, &cursor_wm))
2068 return;
2069
2070 I915_WRITE(WM2_LP_ILK,
2071 WM2_LP_EN |
2072 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
2073 (fbc_wm << WM1_LP_FBC_SHIFT) |
2074 (plane_wm << WM1_LP_SR_SHIFT) |
2075 cursor_wm);
2076
c43d0188 2077 /* WM3, note we have to correct the cursor latency */
b445e3b0
ED
2078 if (!ironlake_compute_srwm(dev, 3, enabled,
2079 SNB_READ_WM3_LATENCY() * 500,
2080 &sandybridge_display_srwm_info,
2081 &sandybridge_cursor_srwm_info,
c43d0188
CW
2082 &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
2083 !ironlake_compute_srwm(dev, 3, enabled,
2084 2 * SNB_READ_WM3_LATENCY() * 500,
2085 &sandybridge_display_srwm_info,
2086 &sandybridge_cursor_srwm_info,
2087 &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
b445e3b0
ED
2088 return;
2089
2090 I915_WRITE(WM3_LP_ILK,
2091 WM3_LP_EN |
2092 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
2093 (fbc_wm << WM1_LP_FBC_SHIFT) |
2094 (plane_wm << WM1_LP_SR_SHIFT) |
2095 cursor_wm);
2096}
2097
3658729a
VS
2098static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
2099 struct drm_crtc *crtc)
801bcfff
PZ
2100{
2101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2102 uint32_t pixel_rate, pfit_size;
2103
ff9a6750 2104 pixel_rate = intel_crtc->config.adjusted_mode.clock;
801bcfff
PZ
2105
2106 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
2107 * adjust the pixel_rate here. */
2108
2109 pfit_size = intel_crtc->config.pch_pfit.size;
2110 if (pfit_size) {
2111 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
2112
2113 pipe_w = intel_crtc->config.requested_mode.hdisplay;
2114 pipe_h = intel_crtc->config.requested_mode.vdisplay;
2115 pfit_w = (pfit_size >> 16) & 0xFFFF;
2116 pfit_h = pfit_size & 0xFFFF;
2117 if (pipe_w < pfit_w)
2118 pipe_w = pfit_w;
2119 if (pipe_h < pfit_h)
2120 pipe_h = pfit_h;
2121
2122 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
2123 pfit_w * pfit_h);
2124 }
2125
2126 return pixel_rate;
2127}
2128
23297044 2129static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
801bcfff
PZ
2130 uint32_t latency)
2131{
2132 uint64_t ret;
2133
2134 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
2135 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
2136
2137 return ret;
2138}
2139
23297044 2140static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
801bcfff
PZ
2141 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
2142 uint32_t latency)
2143{
2144 uint32_t ret;
2145
2146 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
2147 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
2148 ret = DIV_ROUND_UP(ret, 64) + 2;
2149 return ret;
2150}
2151
23297044 2152static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
cca32e9a
PZ
2153 uint8_t bytes_per_pixel)
2154{
2155 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
2156}
2157
801bcfff
PZ
2158struct hsw_pipe_wm_parameters {
2159 bool active;
2160 bool sprite_enabled;
2161 uint8_t pri_bytes_per_pixel;
2162 uint8_t spr_bytes_per_pixel;
2163 uint8_t cur_bytes_per_pixel;
2164 uint32_t pri_horiz_pixels;
2165 uint32_t spr_horiz_pixels;
2166 uint32_t cur_horiz_pixels;
2167 uint32_t pipe_htotal;
2168 uint32_t pixel_rate;
2169};
2170
cca32e9a
PZ
2171struct hsw_wm_maximums {
2172 uint16_t pri;
2173 uint16_t spr;
2174 uint16_t cur;
2175 uint16_t fbc;
2176};
2177
2178struct hsw_lp_wm_result {
2179 bool enable;
2180 bool fbc_enable;
2181 uint32_t pri_val;
2182 uint32_t spr_val;
2183 uint32_t cur_val;
2184 uint32_t fbc_val;
2185};
2186
801bcfff
PZ
2187struct hsw_wm_values {
2188 uint32_t wm_pipe[3];
2189 uint32_t wm_lp[3];
2190 uint32_t wm_lp_spr[3];
2191 uint32_t wm_linetime[3];
cca32e9a 2192 bool enable_fbc_wm;
801bcfff
PZ
2193};
2194
2195enum hsw_data_buf_partitioning {
2196 HSW_DATA_BUF_PART_1_2,
2197 HSW_DATA_BUF_PART_5_6,
2198};
2199
cca32e9a 2200/* For both WM_PIPE and WM_LP. */
23297044 2201static uint32_t ilk_compute_pri_wm(struct hsw_pipe_wm_parameters *params,
cca32e9a
PZ
2202 uint32_t mem_value,
2203 bool is_lp)
801bcfff 2204{
cca32e9a
PZ
2205 uint32_t method1, method2;
2206
801bcfff
PZ
2207 /* TODO: for now, assume the primary plane is always enabled. */
2208 if (!params->active)
2209 return 0;
2210
23297044 2211 method1 = ilk_wm_method1(params->pixel_rate,
cca32e9a
PZ
2212 params->pri_bytes_per_pixel,
2213 mem_value);
2214
2215 if (!is_lp)
2216 return method1;
2217
23297044 2218 method2 = ilk_wm_method2(params->pixel_rate,
cca32e9a
PZ
2219 params->pipe_htotal,
2220 params->pri_horiz_pixels,
2221 params->pri_bytes_per_pixel,
2222 mem_value);
2223
2224 return min(method1, method2);
801bcfff
PZ
2225}
2226
2227/* For both WM_PIPE and WM_LP. */
23297044 2228static uint32_t ilk_compute_spr_wm(struct hsw_pipe_wm_parameters *params,
801bcfff
PZ
2229 uint32_t mem_value)
2230{
2231 uint32_t method1, method2;
2232
2233 if (!params->active || !params->sprite_enabled)
2234 return 0;
2235
23297044 2236 method1 = ilk_wm_method1(params->pixel_rate,
801bcfff
PZ
2237 params->spr_bytes_per_pixel,
2238 mem_value);
23297044 2239 method2 = ilk_wm_method2(params->pixel_rate,
801bcfff
PZ
2240 params->pipe_htotal,
2241 params->spr_horiz_pixels,
2242 params->spr_bytes_per_pixel,
2243 mem_value);
2244 return min(method1, method2);
2245}
2246
2247/* For both WM_PIPE and WM_LP. */
23297044 2248static uint32_t ilk_compute_cur_wm(struct hsw_pipe_wm_parameters *params,
801bcfff
PZ
2249 uint32_t mem_value)
2250{
2251 if (!params->active)
2252 return 0;
2253
23297044 2254 return ilk_wm_method2(params->pixel_rate,
801bcfff
PZ
2255 params->pipe_htotal,
2256 params->cur_horiz_pixels,
2257 params->cur_bytes_per_pixel,
2258 mem_value);
2259}
2260
cca32e9a 2261/* Only for WM_LP. */
23297044 2262static uint32_t ilk_compute_fbc_wm(struct hsw_pipe_wm_parameters *params,
1fda9882 2263 uint32_t pri_val)
cca32e9a
PZ
2264{
2265 if (!params->active)
2266 return 0;
2267
23297044 2268 return ilk_wm_fbc(pri_val,
cca32e9a
PZ
2269 params->pri_horiz_pixels,
2270 params->pri_bytes_per_pixel);
2271}
2272
5b77da33
VS
2273static bool hsw_compute_lp_wm(struct drm_i915_private *dev_priv,
2274 int level, struct hsw_wm_maximums *max,
cca32e9a
PZ
2275 struct hsw_pipe_wm_parameters *params,
2276 struct hsw_lp_wm_result *result)
2277{
2278 enum pipe pipe;
2279 uint32_t pri_val[3], spr_val[3], cur_val[3], fbc_val[3];
2280
2281 for (pipe = PIPE_A; pipe <= PIPE_C; pipe++) {
2282 struct hsw_pipe_wm_parameters *p = &params[pipe];
5b77da33
VS
2283 /* WM1+ latency values stored in 0.5us units */
2284 uint16_t pri_latency = dev_priv->wm.pri_latency[level] * 5;
2285 uint16_t spr_latency = dev_priv->wm.spr_latency[level] * 5;
2286 uint16_t cur_latency = dev_priv->wm.cur_latency[level] * 5;
2287
2288 pri_val[pipe] = ilk_compute_pri_wm(p, pri_latency, true);
2289 spr_val[pipe] = ilk_compute_spr_wm(p, spr_latency);
2290 cur_val[pipe] = ilk_compute_cur_wm(p, cur_latency);
1fda9882 2291 fbc_val[pipe] = ilk_compute_fbc_wm(p, pri_val[pipe]);
cca32e9a
PZ
2292 }
2293
2294 result->pri_val = max3(pri_val[0], pri_val[1], pri_val[2]);
2295 result->spr_val = max3(spr_val[0], spr_val[1], spr_val[2]);
2296 result->cur_val = max3(cur_val[0], cur_val[1], cur_val[2]);
2297 result->fbc_val = max3(fbc_val[0], fbc_val[1], fbc_val[2]);
2298
2299 if (result->fbc_val > max->fbc) {
2300 result->fbc_enable = false;
2301 result->fbc_val = 0;
2302 } else {
2303 result->fbc_enable = true;
2304 }
2305
2306 result->enable = result->pri_val <= max->pri &&
2307 result->spr_val <= max->spr &&
2308 result->cur_val <= max->cur;
2309 return result->enable;
2310}
2311
801bcfff 2312static uint32_t hsw_compute_wm_pipe(struct drm_i915_private *dev_priv,
5b77da33 2313 enum pipe pipe,
801bcfff
PZ
2314 struct hsw_pipe_wm_parameters *params)
2315{
2316 uint32_t pri_val, cur_val, spr_val;
5b77da33
VS
2317 /* WM0 latency values stored in 0.1us units */
2318 uint16_t pri_latency = dev_priv->wm.pri_latency[0];
2319 uint16_t spr_latency = dev_priv->wm.spr_latency[0];
2320 uint16_t cur_latency = dev_priv->wm.cur_latency[0];
801bcfff 2321
5b77da33
VS
2322 pri_val = ilk_compute_pri_wm(params, pri_latency, false);
2323 spr_val = ilk_compute_spr_wm(params, spr_latency);
2324 cur_val = ilk_compute_cur_wm(params, cur_latency);
801bcfff
PZ
2325
2326 WARN(pri_val > 127,
2327 "Primary WM error, mode not supported for pipe %c\n",
2328 pipe_name(pipe));
2329 WARN(spr_val > 127,
2330 "Sprite WM error, mode not supported for pipe %c\n",
2331 pipe_name(pipe));
2332 WARN(cur_val > 63,
2333 "Cursor WM error, mode not supported for pipe %c\n",
2334 pipe_name(pipe));
2335
2336 return (pri_val << WM0_PIPE_PLANE_SHIFT) |
2337 (spr_val << WM0_PIPE_SPRITE_SHIFT) |
2338 cur_val;
2339}
2340
2341static uint32_t
2342hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
1f8eeabf
ED
2343{
2344 struct drm_i915_private *dev_priv = dev->dev_private;
1011d8c4 2345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011d8c4 2346 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
85a02deb 2347 u32 linetime, ips_linetime;
1f8eeabf 2348
801bcfff
PZ
2349 if (!intel_crtc_active(crtc))
2350 return 0;
1011d8c4 2351
1f8eeabf
ED
2352 /* The WM are computed with base on how long it takes to fill a single
2353 * row at the given clock rate, multiplied by 8.
2354 * */
85a02deb
PZ
2355 linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
2356 ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
2357 intel_ddi_get_cdclk_freq(dev_priv));
1f8eeabf 2358
801bcfff
PZ
2359 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2360 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
2361}
2362
12b134df
VS
2363static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2364{
2365 struct drm_i915_private *dev_priv = dev->dev_private;
2366
2367 if (IS_HASWELL(dev)) {
2368 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2369
2370 wm[0] = (sskpd >> 56) & 0xFF;
2371 if (wm[0] == 0)
2372 wm[0] = sskpd & 0xF;
e5d5019e
VS
2373 wm[1] = (sskpd >> 4) & 0xFF;
2374 wm[2] = (sskpd >> 12) & 0xFF;
2375 wm[3] = (sskpd >> 20) & 0x1FF;
2376 wm[4] = (sskpd >> 32) & 0x1FF;
63cf9a13
VS
2377 } else if (INTEL_INFO(dev)->gen >= 6) {
2378 uint32_t sskpd = I915_READ(MCH_SSKPD);
2379
2380 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2381 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2382 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2383 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
3a88d0ac
VS
2384 } else if (INTEL_INFO(dev)->gen >= 5) {
2385 uint32_t mltr = I915_READ(MLTR_ILK);
2386
2387 /* ILK primary LP0 latency is 700 ns */
2388 wm[0] = 7;
2389 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2390 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
2391 }
2392}
2393
53615a5e
VS
2394static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2395{
2396 /* ILK sprite LP0 latency is 1300 ns */
2397 if (INTEL_INFO(dev)->gen == 5)
2398 wm[0] = 13;
2399}
2400
2401static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2402{
2403 /* ILK cursor LP0 latency is 1300 ns */
2404 if (INTEL_INFO(dev)->gen == 5)
2405 wm[0] = 13;
2406
2407 /* WaDoubleCursorLP3Latency:ivb */
2408 if (IS_IVYBRIDGE(dev))
2409 wm[3] *= 2;
2410}
2411
26ec971e
VS
2412static void intel_print_wm_latency(struct drm_device *dev,
2413 const char *name,
2414 const uint16_t wm[5])
2415{
2416 int level, max_level;
2417
2418 /* how many WM levels are we expecting */
2419 if (IS_HASWELL(dev))
2420 max_level = 4;
2421 else if (INTEL_INFO(dev)->gen >= 6)
2422 max_level = 3;
2423 else
2424 max_level = 2;
2425
2426 for (level = 0; level <= max_level; level++) {
2427 unsigned int latency = wm[level];
2428
2429 if (latency == 0) {
2430 DRM_ERROR("%s WM%d latency not provided\n",
2431 name, level);
2432 continue;
2433 }
2434
2435 /* WM1+ latency values in 0.5us units */
2436 if (level > 0)
2437 latency *= 5;
2438
2439 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2440 name, level, wm[level],
2441 latency / 10, latency % 10);
2442 }
2443}
2444
53615a5e
VS
2445static void intel_setup_wm_latency(struct drm_device *dev)
2446{
2447 struct drm_i915_private *dev_priv = dev->dev_private;
2448
2449 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2450
2451 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2452 sizeof(dev_priv->wm.pri_latency));
2453 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2454 sizeof(dev_priv->wm.pri_latency));
2455
2456 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2457 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
26ec971e
VS
2458
2459 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2460 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2461 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
53615a5e
VS
2462}
2463
801bcfff
PZ
2464static void hsw_compute_wm_parameters(struct drm_device *dev,
2465 struct hsw_pipe_wm_parameters *params,
861f3389
PZ
2466 struct hsw_wm_maximums *lp_max_1_2,
2467 struct hsw_wm_maximums *lp_max_5_6)
1011d8c4 2468{
1011d8c4 2469 struct drm_crtc *crtc;
801bcfff 2470 struct drm_plane *plane;
1011d8c4 2471 enum pipe pipe;
cca32e9a 2472 int pipes_active = 0, sprites_enabled = 0;
1011d8c4 2473
801bcfff
PZ
2474 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2476 struct hsw_pipe_wm_parameters *p;
2477
2478 pipe = intel_crtc->pipe;
2479 p = &params[pipe];
2480
2481 p->active = intel_crtc_active(crtc);
2482 if (!p->active)
2483 continue;
2484
cca32e9a
PZ
2485 pipes_active++;
2486
801bcfff 2487 p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
3658729a 2488 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
801bcfff
PZ
2489 p->pri_bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
2490 p->cur_bytes_per_pixel = 4;
2491 p->pri_horiz_pixels =
2492 intel_crtc->config.requested_mode.hdisplay;
2493 p->cur_horiz_pixels = 64;
2494 }
2495
2496 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2497 struct intel_plane *intel_plane = to_intel_plane(plane);
2498 struct hsw_pipe_wm_parameters *p;
2499
2500 pipe = intel_plane->pipe;
2501 p = &params[pipe];
2502
bdd57d03 2503 p->sprite_enabled = intel_plane->wm.enabled;
801bcfff
PZ
2504 p->spr_bytes_per_pixel = intel_plane->wm.bytes_per_pixel;
2505 p->spr_horiz_pixels = intel_plane->wm.horiz_pixels;
cca32e9a
PZ
2506
2507 if (p->sprite_enabled)
2508 sprites_enabled++;
2509 }
2510
2511 if (pipes_active > 1) {
861f3389
PZ
2512 lp_max_1_2->pri = lp_max_5_6->pri = sprites_enabled ? 128 : 256;
2513 lp_max_1_2->spr = lp_max_5_6->spr = 128;
2514 lp_max_1_2->cur = lp_max_5_6->cur = 64;
cca32e9a
PZ
2515 } else {
2516 lp_max_1_2->pri = sprites_enabled ? 384 : 768;
861f3389 2517 lp_max_5_6->pri = sprites_enabled ? 128 : 768;
cca32e9a 2518 lp_max_1_2->spr = 384;
861f3389
PZ
2519 lp_max_5_6->spr = 640;
2520 lp_max_1_2->cur = lp_max_5_6->cur = 255;
801bcfff 2521 }
861f3389 2522 lp_max_1_2->fbc = lp_max_5_6->fbc = 15;
801bcfff
PZ
2523}
2524
2525static void hsw_compute_wm_results(struct drm_device *dev,
2526 struct hsw_pipe_wm_parameters *params,
cca32e9a 2527 struct hsw_wm_maximums *lp_maximums,
801bcfff
PZ
2528 struct hsw_wm_values *results)
2529{
2530 struct drm_i915_private *dev_priv = dev->dev_private;
2531 struct drm_crtc *crtc;
cca32e9a 2532 struct hsw_lp_wm_result lp_results[4] = {};
801bcfff 2533 enum pipe pipe;
cca32e9a
PZ
2534 int level, max_level, wm_lp;
2535
2536 for (level = 1; level <= 4; level++)
5b77da33
VS
2537 if (!hsw_compute_lp_wm(dev_priv, level,
2538 lp_maximums, params,
cca32e9a
PZ
2539 &lp_results[level - 1]))
2540 break;
2541 max_level = level - 1;
2542
2543 /* The spec says it is preferred to disable FBC WMs instead of disabling
2544 * a WM level. */
2545 results->enable_fbc_wm = true;
2546 for (level = 1; level <= max_level; level++) {
2547 if (!lp_results[level - 1].fbc_enable) {
2548 results->enable_fbc_wm = false;
2549 break;
2550 }
2551 }
2552
2553 memset(results, 0, sizeof(*results));
2554 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2555 const struct hsw_lp_wm_result *r;
801bcfff 2556
cca32e9a
PZ
2557 level = (max_level == 4 && wm_lp > 1) ? wm_lp + 1 : wm_lp;
2558 if (level > max_level)
2559 break;
2560
2561 r = &lp_results[level - 1];
2562 results->wm_lp[wm_lp - 1] = HSW_WM_LP_VAL(level * 2,
2563 r->fbc_val,
2564 r->pri_val,
2565 r->cur_val);
2566 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
2567 }
801bcfff
PZ
2568
2569 for_each_pipe(pipe)
5b77da33 2570 results->wm_pipe[pipe] = hsw_compute_wm_pipe(dev_priv, pipe,
801bcfff 2571 &params[pipe]);
1011d8c4
PZ
2572
2573 for_each_pipe(pipe) {
2574 crtc = dev_priv->pipe_to_crtc_mapping[pipe];
801bcfff
PZ
2575 results->wm_linetime[pipe] = hsw_compute_linetime_wm(dev, crtc);
2576 }
2577}
2578
861f3389
PZ
2579/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2580 * case both are at the same level. Prefer r1 in case they're the same. */
f4db9321
DL
2581static struct hsw_wm_values *hsw_find_best_result(struct hsw_wm_values *r1,
2582 struct hsw_wm_values *r2)
861f3389
PZ
2583{
2584 int i, val_r1 = 0, val_r2 = 0;
2585
2586 for (i = 0; i < 3; i++) {
2587 if (r1->wm_lp[i] & WM3_LP_EN)
2588 val_r1 = r1->wm_lp[i] & WM1_LP_LATENCY_MASK;
2589 if (r2->wm_lp[i] & WM3_LP_EN)
2590 val_r2 = r2->wm_lp[i] & WM1_LP_LATENCY_MASK;
2591 }
2592
2593 if (val_r1 == val_r2) {
2594 if (r2->enable_fbc_wm && !r1->enable_fbc_wm)
2595 return r2;
2596 else
2597 return r1;
2598 } else if (val_r1 > val_r2) {
2599 return r1;
2600 } else {
2601 return r2;
2602 }
2603}
2604
801bcfff
PZ
2605/*
2606 * The spec says we shouldn't write when we don't need, because every write
2607 * causes WMs to be re-evaluated, expending some power.
2608 */
2609static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
2610 struct hsw_wm_values *results,
2611 enum hsw_data_buf_partitioning partitioning)
2612{
2613 struct hsw_wm_values previous;
2614 uint32_t val;
2615 enum hsw_data_buf_partitioning prev_partitioning;
cca32e9a 2616 bool prev_enable_fbc_wm;
801bcfff
PZ
2617
2618 previous.wm_pipe[0] = I915_READ(WM0_PIPEA_ILK);
2619 previous.wm_pipe[1] = I915_READ(WM0_PIPEB_ILK);
2620 previous.wm_pipe[2] = I915_READ(WM0_PIPEC_IVB);
2621 previous.wm_lp[0] = I915_READ(WM1_LP_ILK);
2622 previous.wm_lp[1] = I915_READ(WM2_LP_ILK);
2623 previous.wm_lp[2] = I915_READ(WM3_LP_ILK);
2624 previous.wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
2625 previous.wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2626 previous.wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2627 previous.wm_linetime[0] = I915_READ(PIPE_WM_LINETIME(PIPE_A));
2628 previous.wm_linetime[1] = I915_READ(PIPE_WM_LINETIME(PIPE_B));
2629 previous.wm_linetime[2] = I915_READ(PIPE_WM_LINETIME(PIPE_C));
2630
2631 prev_partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2632 HSW_DATA_BUF_PART_5_6 : HSW_DATA_BUF_PART_1_2;
2633
cca32e9a
PZ
2634 prev_enable_fbc_wm = !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2635
801bcfff
PZ
2636 if (memcmp(results->wm_pipe, previous.wm_pipe,
2637 sizeof(results->wm_pipe)) == 0 &&
2638 memcmp(results->wm_lp, previous.wm_lp,
2639 sizeof(results->wm_lp)) == 0 &&
2640 memcmp(results->wm_lp_spr, previous.wm_lp_spr,
2641 sizeof(results->wm_lp_spr)) == 0 &&
2642 memcmp(results->wm_linetime, previous.wm_linetime,
2643 sizeof(results->wm_linetime)) == 0 &&
cca32e9a
PZ
2644 partitioning == prev_partitioning &&
2645 results->enable_fbc_wm == prev_enable_fbc_wm)
801bcfff
PZ
2646 return;
2647
2648 if (previous.wm_lp[2] != 0)
2649 I915_WRITE(WM3_LP_ILK, 0);
2650 if (previous.wm_lp[1] != 0)
2651 I915_WRITE(WM2_LP_ILK, 0);
2652 if (previous.wm_lp[0] != 0)
2653 I915_WRITE(WM1_LP_ILK, 0);
2654
2655 if (previous.wm_pipe[0] != results->wm_pipe[0])
2656 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
2657 if (previous.wm_pipe[1] != results->wm_pipe[1])
2658 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
2659 if (previous.wm_pipe[2] != results->wm_pipe[2])
2660 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2661
2662 if (previous.wm_linetime[0] != results->wm_linetime[0])
2663 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
2664 if (previous.wm_linetime[1] != results->wm_linetime[1])
2665 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
2666 if (previous.wm_linetime[2] != results->wm_linetime[2])
2667 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2668
2669 if (prev_partitioning != partitioning) {
2670 val = I915_READ(WM_MISC);
2671 if (partitioning == HSW_DATA_BUF_PART_1_2)
2672 val &= ~WM_MISC_DATA_PARTITION_5_6;
2673 else
2674 val |= WM_MISC_DATA_PARTITION_5_6;
2675 I915_WRITE(WM_MISC, val);
1011d8c4
PZ
2676 }
2677
cca32e9a
PZ
2678 if (prev_enable_fbc_wm != results->enable_fbc_wm) {
2679 val = I915_READ(DISP_ARB_CTL);
2680 if (results->enable_fbc_wm)
2681 val &= ~DISP_FBC_WM_DIS;
2682 else
2683 val |= DISP_FBC_WM_DIS;
2684 I915_WRITE(DISP_ARB_CTL, val);
2685 }
2686
801bcfff
PZ
2687 if (previous.wm_lp_spr[0] != results->wm_lp_spr[0])
2688 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2689 if (previous.wm_lp_spr[1] != results->wm_lp_spr[1])
2690 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2691 if (previous.wm_lp_spr[2] != results->wm_lp_spr[2])
2692 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2693
2694 if (results->wm_lp[0] != 0)
2695 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
2696 if (results->wm_lp[1] != 0)
2697 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
2698 if (results->wm_lp[2] != 0)
2699 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
2700}
2701
2702static void haswell_update_wm(struct drm_device *dev)
2703{
2704 struct drm_i915_private *dev_priv = dev->dev_private;
861f3389 2705 struct hsw_wm_maximums lp_max_1_2, lp_max_5_6;
801bcfff 2706 struct hsw_pipe_wm_parameters params[3];
861f3389 2707 struct hsw_wm_values results_1_2, results_5_6, *best_results;
861f3389
PZ
2708 enum hsw_data_buf_partitioning partitioning;
2709
12b134df 2710 hsw_compute_wm_parameters(dev, params, &lp_max_1_2, &lp_max_5_6);
861f3389 2711
53615a5e 2712 hsw_compute_wm_results(dev, params,
53615a5e 2713 &lp_max_1_2, &results_1_2);
861f3389 2714 if (lp_max_1_2.pri != lp_max_5_6.pri) {
53615a5e 2715 hsw_compute_wm_results(dev, params,
53615a5e 2716 &lp_max_5_6, &results_5_6);
861f3389
PZ
2717 best_results = hsw_find_best_result(&results_1_2, &results_5_6);
2718 } else {
2719 best_results = &results_1_2;
2720 }
2721
2722 partitioning = (best_results == &results_1_2) ?
2723 HSW_DATA_BUF_PART_1_2 : HSW_DATA_BUF_PART_5_6;
801bcfff 2724
861f3389 2725 hsw_write_wm_values(dev_priv, best_results, partitioning);
1011d8c4
PZ
2726}
2727
526682e9
PZ
2728static void haswell_update_sprite_wm(struct drm_device *dev, int pipe,
2729 uint32_t sprite_width, int pixel_size,
bdd57d03 2730 bool enabled, bool scaled)
526682e9
PZ
2731{
2732 struct drm_plane *plane;
2733
2734 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2735 struct intel_plane *intel_plane = to_intel_plane(plane);
2736
2737 if (intel_plane->pipe == pipe) {
bdd57d03
VS
2738 intel_plane->wm.enabled = enabled;
2739 intel_plane->wm.scaled = scaled;
67ca28f3 2740 intel_plane->wm.horiz_pixels = sprite_width;
526682e9
PZ
2741 intel_plane->wm.bytes_per_pixel = pixel_size;
2742 break;
2743 }
2744 }
2745
2746 haswell_update_wm(dev);
2747}
2748
b445e3b0
ED
2749static bool
2750sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
2751 uint32_t sprite_width, int pixel_size,
2752 const struct intel_watermark_params *display,
2753 int display_latency_ns, int *sprite_wm)
2754{
2755 struct drm_crtc *crtc;
2756 int clock;
2757 int entries, tlb_miss;
2758
2759 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 2760 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
2761 *sprite_wm = display->guard_size;
2762 return false;
2763 }
2764
2765 clock = crtc->mode.clock;
2766
2767 /* Use the small buffer method to calculate the sprite watermark */
2768 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
2769 tlb_miss = display->fifo_size*display->cacheline_size -
2770 sprite_width * 8;
2771 if (tlb_miss > 0)
2772 entries += tlb_miss;
2773 entries = DIV_ROUND_UP(entries, display->cacheline_size);
2774 *sprite_wm = entries + display->guard_size;
2775 if (*sprite_wm > (int)display->max_wm)
2776 *sprite_wm = display->max_wm;
2777
2778 return true;
2779}
2780
2781static bool
2782sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
2783 uint32_t sprite_width, int pixel_size,
2784 const struct intel_watermark_params *display,
2785 int latency_ns, int *sprite_wm)
2786{
2787 struct drm_crtc *crtc;
2788 unsigned long line_time_us;
2789 int clock;
2790 int line_count, line_size;
2791 int small, large;
2792 int entries;
2793
2794 if (!latency_ns) {
2795 *sprite_wm = 0;
2796 return false;
2797 }
2798
2799 crtc = intel_get_crtc_for_plane(dev, plane);
2800 clock = crtc->mode.clock;
2801 if (!clock) {
2802 *sprite_wm = 0;
2803 return false;
2804 }
2805
2806 line_time_us = (sprite_width * 1000) / clock;
2807 if (!line_time_us) {
2808 *sprite_wm = 0;
2809 return false;
2810 }
2811
2812 line_count = (latency_ns / line_time_us + 1000) / 1000;
2813 line_size = sprite_width * pixel_size;
2814
2815 /* Use the minimum of the small and large buffer method for primary */
2816 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
2817 large = line_count * line_size;
2818
2819 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
2820 *sprite_wm = entries + display->guard_size;
2821
2822 return *sprite_wm > 0x3ff ? false : true;
2823}
2824
1fa61106 2825static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
4c4ff43a 2826 uint32_t sprite_width, int pixel_size,
bdd57d03 2827 bool enable, bool scaled)
b445e3b0
ED
2828{
2829 struct drm_i915_private *dev_priv = dev->dev_private;
2830 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
2831 u32 val;
2832 int sprite_wm, reg;
2833 int ret;
2834
4c4ff43a
PZ
2835 if (!enable)
2836 return;
2837
b445e3b0
ED
2838 switch (pipe) {
2839 case 0:
2840 reg = WM0_PIPEA_ILK;
2841 break;
2842 case 1:
2843 reg = WM0_PIPEB_ILK;
2844 break;
2845 case 2:
2846 reg = WM0_PIPEC_IVB;
2847 break;
2848 default:
2849 return; /* bad pipe */
2850 }
2851
2852 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
2853 &sandybridge_display_wm_info,
2854 latency, &sprite_wm);
2855 if (!ret) {
84f44ce7
VS
2856 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
2857 pipe_name(pipe));
b445e3b0
ED
2858 return;
2859 }
2860
2861 val = I915_READ(reg);
2862 val &= ~WM0_PIPE_SPRITE_MASK;
2863 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
84f44ce7 2864 DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
b445e3b0
ED
2865
2866
2867 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
2868 pixel_size,
2869 &sandybridge_display_srwm_info,
2870 SNB_READ_WM1_LATENCY() * 500,
2871 &sprite_wm);
2872 if (!ret) {
84f44ce7
VS
2873 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
2874 pipe_name(pipe));
b445e3b0
ED
2875 return;
2876 }
2877 I915_WRITE(WM1S_LP_ILK, sprite_wm);
2878
2879 /* Only IVB has two more LP watermarks for sprite */
2880 if (!IS_IVYBRIDGE(dev))
2881 return;
2882
2883 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
2884 pixel_size,
2885 &sandybridge_display_srwm_info,
2886 SNB_READ_WM2_LATENCY() * 500,
2887 &sprite_wm);
2888 if (!ret) {
84f44ce7
VS
2889 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
2890 pipe_name(pipe));
b445e3b0
ED
2891 return;
2892 }
2893 I915_WRITE(WM2S_LP_IVB, sprite_wm);
2894
2895 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
2896 pixel_size,
2897 &sandybridge_display_srwm_info,
2898 SNB_READ_WM3_LATENCY() * 500,
2899 &sprite_wm);
2900 if (!ret) {
84f44ce7
VS
2901 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
2902 pipe_name(pipe));
b445e3b0
ED
2903 return;
2904 }
2905 I915_WRITE(WM3S_LP_IVB, sprite_wm);
2906}
2907
2908/**
2909 * intel_update_watermarks - update FIFO watermark values based on current modes
2910 *
2911 * Calculate watermark values for the various WM regs based on current mode
2912 * and plane configuration.
2913 *
2914 * There are several cases to deal with here:
2915 * - normal (i.e. non-self-refresh)
2916 * - self-refresh (SR) mode
2917 * - lines are large relative to FIFO size (buffer can hold up to 2)
2918 * - lines are small relative to FIFO size (buffer can hold more than 2
2919 * lines), so need to account for TLB latency
2920 *
2921 * The normal calculation is:
2922 * watermark = dotclock * bytes per pixel * latency
2923 * where latency is platform & configuration dependent (we assume pessimal
2924 * values here).
2925 *
2926 * The SR calculation is:
2927 * watermark = (trunc(latency/line time)+1) * surface width *
2928 * bytes per pixel
2929 * where
2930 * line time = htotal / dotclock
2931 * surface width = hdisplay for normal plane and 64 for cursor
2932 * and latency is assumed to be high, as above.
2933 *
2934 * The final value programmed to the register should always be rounded up,
2935 * and include an extra 2 entries to account for clock crossings.
2936 *
2937 * We don't use the sprite, so we can ignore that. And on Crestline we have
2938 * to set the non-SR watermarks to 8.
2939 */
2940void intel_update_watermarks(struct drm_device *dev)
2941{
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943
2944 if (dev_priv->display.update_wm)
2945 dev_priv->display.update_wm(dev);
2946}
2947
2948void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
4c4ff43a 2949 uint32_t sprite_width, int pixel_size,
bdd57d03 2950 bool enable, bool scaled)
b445e3b0
ED
2951{
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953
2954 if (dev_priv->display.update_sprite_wm)
2955 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
bdd57d03 2956 pixel_size, enable, scaled);
b445e3b0
ED
2957}
2958
2b4e57bd
ED
2959static struct drm_i915_gem_object *
2960intel_alloc_context_page(struct drm_device *dev)
2961{
2962 struct drm_i915_gem_object *ctx;
2963 int ret;
2964
2965 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2966
2967 ctx = i915_gem_alloc_object(dev, 4096);
2968 if (!ctx) {
2969 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
2970 return NULL;
2971 }
2972
c37e2204 2973 ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
2b4e57bd
ED
2974 if (ret) {
2975 DRM_ERROR("failed to pin power context: %d\n", ret);
2976 goto err_unref;
2977 }
2978
2979 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
2980 if (ret) {
2981 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
2982 goto err_unpin;
2983 }
2984
2985 return ctx;
2986
2987err_unpin:
2988 i915_gem_object_unpin(ctx);
2989err_unref:
2990 drm_gem_object_unreference(&ctx->base);
2b4e57bd
ED
2991 return NULL;
2992}
2993
9270388e
DV
2994/**
2995 * Lock protecting IPS related data structures
9270388e
DV
2996 */
2997DEFINE_SPINLOCK(mchdev_lock);
2998
2999/* Global for IPS driver to get at the current i915 device. Protected by
3000 * mchdev_lock. */
3001static struct drm_i915_private *i915_mch_dev;
3002
2b4e57bd
ED
3003bool ironlake_set_drps(struct drm_device *dev, u8 val)
3004{
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 u16 rgvswctl;
3007
9270388e
DV
3008 assert_spin_locked(&mchdev_lock);
3009
2b4e57bd
ED
3010 rgvswctl = I915_READ16(MEMSWCTL);
3011 if (rgvswctl & MEMCTL_CMD_STS) {
3012 DRM_DEBUG("gpu busy, RCS change rejected\n");
3013 return false; /* still busy with another command */
3014 }
3015
3016 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3017 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3018 I915_WRITE16(MEMSWCTL, rgvswctl);
3019 POSTING_READ16(MEMSWCTL);
3020
3021 rgvswctl |= MEMCTL_CMD_STS;
3022 I915_WRITE16(MEMSWCTL, rgvswctl);
3023
3024 return true;
3025}
3026
8090c6b9 3027static void ironlake_enable_drps(struct drm_device *dev)
2b4e57bd
ED
3028{
3029 struct drm_i915_private *dev_priv = dev->dev_private;
3030 u32 rgvmodectl = I915_READ(MEMMODECTL);
3031 u8 fmax, fmin, fstart, vstart;
3032
9270388e
DV
3033 spin_lock_irq(&mchdev_lock);
3034
2b4e57bd
ED
3035 /* Enable temp reporting */
3036 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3037 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3038
3039 /* 100ms RC evaluation intervals */
3040 I915_WRITE(RCUPEI, 100000);
3041 I915_WRITE(RCDNEI, 100000);
3042
3043 /* Set max/min thresholds to 90ms and 80ms respectively */
3044 I915_WRITE(RCBMAXAVG, 90000);
3045 I915_WRITE(RCBMINAVG, 80000);
3046
3047 I915_WRITE(MEMIHYST, 1);
3048
3049 /* Set up min, max, and cur for interrupt handling */
3050 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3051 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3052 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3053 MEMMODE_FSTART_SHIFT;
3054
3055 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3056 PXVFREQ_PX_SHIFT;
3057
20e4d407
DV
3058 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3059 dev_priv->ips.fstart = fstart;
2b4e57bd 3060
20e4d407
DV
3061 dev_priv->ips.max_delay = fstart;
3062 dev_priv->ips.min_delay = fmin;
3063 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
3064
3065 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3066 fmax, fmin, fstart);
3067
3068 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3069
3070 /*
3071 * Interrupts will be enabled in ironlake_irq_postinstall
3072 */
3073
3074 I915_WRITE(VIDSTART, vstart);
3075 POSTING_READ(VIDSTART);
3076
3077 rgvmodectl |= MEMMODE_SWMODE_EN;
3078 I915_WRITE(MEMMODECTL, rgvmodectl);
3079
9270388e 3080 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 3081 DRM_ERROR("stuck trying to change perf mode\n");
9270388e 3082 mdelay(1);
2b4e57bd
ED
3083
3084 ironlake_set_drps(dev, fstart);
3085
20e4d407 3086 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
2b4e57bd 3087 I915_READ(0x112e0);
20e4d407
DV
3088 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3089 dev_priv->ips.last_count2 = I915_READ(0x112f4);
3090 getrawmonotonic(&dev_priv->ips.last_time2);
9270388e
DV
3091
3092 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3093}
3094
8090c6b9 3095static void ironlake_disable_drps(struct drm_device *dev)
2b4e57bd
ED
3096{
3097 struct drm_i915_private *dev_priv = dev->dev_private;
9270388e
DV
3098 u16 rgvswctl;
3099
3100 spin_lock_irq(&mchdev_lock);
3101
3102 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
3103
3104 /* Ack interrupts, disable EFC interrupt */
3105 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3106 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3107 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3108 I915_WRITE(DEIIR, DE_PCU_EVENT);
3109 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3110
3111 /* Go back to the starting frequency */
20e4d407 3112 ironlake_set_drps(dev, dev_priv->ips.fstart);
9270388e 3113 mdelay(1);
2b4e57bd
ED
3114 rgvswctl |= MEMCTL_CMD_STS;
3115 I915_WRITE(MEMSWCTL, rgvswctl);
9270388e 3116 mdelay(1);
2b4e57bd 3117
9270388e 3118 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3119}
3120
acbe9475
DV
3121/* There's a funny hw issue where the hw returns all 0 when reading from
3122 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3123 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3124 * all limits and the gpu stuck at whatever frequency it is at atm).
3125 */
65bccb5c 3126static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
2b4e57bd 3127{
7b9e0ae6 3128 u32 limits;
2b4e57bd 3129
7b9e0ae6 3130 limits = 0;
c6a828d3
DV
3131
3132 if (*val >= dev_priv->rps.max_delay)
3133 *val = dev_priv->rps.max_delay;
3134 limits |= dev_priv->rps.max_delay << 24;
20b46e59
DV
3135
3136 /* Only set the down limit when we've reached the lowest level to avoid
3137 * getting more interrupts, otherwise leave this clear. This prevents a
3138 * race in the hw when coming out of rc6: There's a tiny window where
3139 * the hw runs at the minimal clock before selecting the desired
3140 * frequency, if the down threshold expires in that window we will not
3141 * receive a down interrupt. */
c6a828d3
DV
3142 if (*val <= dev_priv->rps.min_delay) {
3143 *val = dev_priv->rps.min_delay;
3144 limits |= dev_priv->rps.min_delay << 16;
20b46e59
DV
3145 }
3146
3147 return limits;
3148}
3149
3150void gen6_set_rps(struct drm_device *dev, u8 val)
3151{
3152 struct drm_i915_private *dev_priv = dev->dev_private;
65bccb5c 3153 u32 limits = gen6_rps_limits(dev_priv, &val);
7b9e0ae6 3154
4fc688ce 3155 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79249636
BW
3156 WARN_ON(val > dev_priv->rps.max_delay);
3157 WARN_ON(val < dev_priv->rps.min_delay);
004777cb 3158
c6a828d3 3159 if (val == dev_priv->rps.cur_delay)
7b9e0ae6
CW
3160 return;
3161
92bd1bf0
RV
3162 if (IS_HASWELL(dev))
3163 I915_WRITE(GEN6_RPNSWREQ,
3164 HSW_FREQUENCY(val));
3165 else
3166 I915_WRITE(GEN6_RPNSWREQ,
3167 GEN6_FREQUENCY(val) |
3168 GEN6_OFFSET(0) |
3169 GEN6_AGGRESSIVE_TURBO);
7b9e0ae6
CW
3170
3171 /* Make sure we continue to get interrupts
3172 * until we hit the minimum or maximum frequencies.
3173 */
3174 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
3175
d5570a72
BW
3176 POSTING_READ(GEN6_RPNSWREQ);
3177
c6a828d3 3178 dev_priv->rps.cur_delay = val;
be2cde9a
DV
3179
3180 trace_intel_gpu_freq_change(val * 50);
2b4e57bd
ED
3181}
3182
80814ae4
VS
3183/*
3184 * Wait until the previous freq change has completed,
3185 * or the timeout elapsed, and then update our notion
3186 * of the current GPU frequency.
3187 */
3188static void vlv_update_rps_cur_delay(struct drm_i915_private *dev_priv)
3189{
80814ae4
VS
3190 u32 pval;
3191
3192 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3193
e8474409
VS
3194 if (wait_for(((pval = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) & GENFREQSTATUS) == 0, 10))
3195 DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
80814ae4
VS
3196
3197 pval >>= 8;
3198
3199 if (pval != dev_priv->rps.cur_delay)
3200 DRM_DEBUG_DRIVER("Punit overrode GPU freq: %d MHz (%u) requested, but got %d Mhz (%u)\n",
3201 vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.cur_delay),
3202 dev_priv->rps.cur_delay,
3203 vlv_gpu_freq(dev_priv->mem_freq, pval), pval);
3204
3205 dev_priv->rps.cur_delay = pval;
3206}
3207
0a073b84
JB
3208void valleyview_set_rps(struct drm_device *dev, u8 val)
3209{
3210 struct drm_i915_private *dev_priv = dev->dev_private;
7a67092a
VS
3211
3212 gen6_rps_limits(dev_priv, &val);
0a073b84
JB
3213
3214 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3215 WARN_ON(val > dev_priv->rps.max_delay);
3216 WARN_ON(val < dev_priv->rps.min_delay);
3217
80814ae4
VS
3218 vlv_update_rps_cur_delay(dev_priv);
3219
73008b98 3220 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
0a073b84
JB
3221 vlv_gpu_freq(dev_priv->mem_freq,
3222 dev_priv->rps.cur_delay),
73008b98
VS
3223 dev_priv->rps.cur_delay,
3224 vlv_gpu_freq(dev_priv->mem_freq, val), val);
0a073b84
JB
3225
3226 if (val == dev_priv->rps.cur_delay)
3227 return;
3228
ae99258f 3229 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
0a073b84 3230
80814ae4 3231 dev_priv->rps.cur_delay = val;
0a073b84
JB
3232
3233 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
3234}
3235
44fc7d5c 3236static void gen6_disable_rps_interrupts(struct drm_device *dev)
2b4e57bd
ED
3237{
3238 struct drm_i915_private *dev_priv = dev->dev_private;
3239
2b4e57bd 3240 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
4848405c 3241 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
2b4e57bd
ED
3242 /* Complete PM interrupt masking here doesn't race with the rps work
3243 * item again unmasking PM interrupts because that is using a different
3244 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3245 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3246
59cdb63d 3247 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3 3248 dev_priv->rps.pm_iir = 0;
59cdb63d 3249 spin_unlock_irq(&dev_priv->irq_lock);
2b4e57bd 3250
4848405c 3251 I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
2b4e57bd
ED
3252}
3253
44fc7d5c 3254static void gen6_disable_rps(struct drm_device *dev)
d20d4f0c
JB
3255{
3256 struct drm_i915_private *dev_priv = dev->dev_private;
3257
3258 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 3259 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
d20d4f0c 3260
44fc7d5c
DV
3261 gen6_disable_rps_interrupts(dev);
3262}
3263
3264static void valleyview_disable_rps(struct drm_device *dev)
3265{
3266 struct drm_i915_private *dev_priv = dev->dev_private;
3267
3268 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 3269
44fc7d5c 3270 gen6_disable_rps_interrupts(dev);
c9cddffc
JB
3271
3272 if (dev_priv->vlv_pctx) {
3273 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
3274 dev_priv->vlv_pctx = NULL;
3275 }
d20d4f0c
JB
3276}
3277
2b4e57bd
ED
3278int intel_enable_rc6(const struct drm_device *dev)
3279{
eb4926e4
DL
3280 /* No RC6 before Ironlake */
3281 if (INTEL_INFO(dev)->gen < 5)
3282 return 0;
3283
456470eb 3284 /* Respect the kernel parameter if it is set */
2b4e57bd
ED
3285 if (i915_enable_rc6 >= 0)
3286 return i915_enable_rc6;
3287
6567d748
CW
3288 /* Disable RC6 on Ironlake */
3289 if (INTEL_INFO(dev)->gen == 5)
3290 return 0;
2b4e57bd 3291
456470eb
DV
3292 if (IS_HASWELL(dev)) {
3293 DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
4a637c2c 3294 return INTEL_RC6_ENABLE;
456470eb 3295 }
2b4e57bd 3296
456470eb 3297 /* snb/ivb have more than one rc6 state. */
2b4e57bd
ED
3298 if (INTEL_INFO(dev)->gen == 6) {
3299 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
3300 return INTEL_RC6_ENABLE;
3301 }
456470eb 3302
2b4e57bd
ED
3303 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
3304 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
3305}
3306
44fc7d5c
DV
3307static void gen6_enable_rps_interrupts(struct drm_device *dev)
3308{
3309 struct drm_i915_private *dev_priv = dev->dev_private;
3310
3311 spin_lock_irq(&dev_priv->irq_lock);
a0b3335a 3312 WARN_ON(dev_priv->rps.pm_iir);
44fc7d5c
DV
3313 I915_WRITE(GEN6_PMIMR, I915_READ(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
3314 I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
3315 spin_unlock_irq(&dev_priv->irq_lock);
3316 /* unmask all PM interrupts */
3317 I915_WRITE(GEN6_PMINTRMSK, 0);
3318}
3319
79f5b2c7 3320static void gen6_enable_rps(struct drm_device *dev)
2b4e57bd 3321{
79f5b2c7 3322 struct drm_i915_private *dev_priv = dev->dev_private;
b4519513 3323 struct intel_ring_buffer *ring;
7b9e0ae6
CW
3324 u32 rp_state_cap;
3325 u32 gt_perf_status;
31643d54 3326 u32 rc6vids, pcu_mbox, rc6_mask = 0;
2b4e57bd 3327 u32 gtfifodbg;
2b4e57bd 3328 int rc6_mode;
42c0526c 3329 int i, ret;
2b4e57bd 3330
4fc688ce 3331 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 3332
2b4e57bd
ED
3333 /* Here begins a magic sequence of register writes to enable
3334 * auto-downclocking.
3335 *
3336 * Perhaps there might be some value in exposing these to
3337 * userspace...
3338 */
3339 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
3340
3341 /* Clear the DBG now so we don't confuse earlier errors */
3342 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3343 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3344 I915_WRITE(GTFIFODBG, gtfifodbg);
3345 }
3346
3347 gen6_gt_force_wake_get(dev_priv);
3348
7b9e0ae6
CW
3349 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3350 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3351
31c77388
BW
3352 /* In units of 50MHz */
3353 dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
c6a828d3
DV
3354 dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
3355 dev_priv->rps.cur_delay = 0;
7b9e0ae6 3356
2b4e57bd
ED
3357 /* disable the counters and set deterministic thresholds */
3358 I915_WRITE(GEN6_RC_CONTROL, 0);
3359
3360 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3361 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3362 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3363 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3364 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3365
b4519513
CW
3366 for_each_ring(ring, dev_priv, i)
3367 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
2b4e57bd
ED
3368
3369 I915_WRITE(GEN6_RC_SLEEP, 0);
3370 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
3371 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 3372 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
3373 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3374
5a7dc92a 3375 /* Check if we are enabling RC6 */
2b4e57bd
ED
3376 rc6_mode = intel_enable_rc6(dev_priv->dev);
3377 if (rc6_mode & INTEL_RC6_ENABLE)
3378 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3379
5a7dc92a
ED
3380 /* We don't use those on Haswell */
3381 if (!IS_HASWELL(dev)) {
3382 if (rc6_mode & INTEL_RC6p_ENABLE)
3383 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 3384
5a7dc92a
ED
3385 if (rc6_mode & INTEL_RC6pp_ENABLE)
3386 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3387 }
2b4e57bd
ED
3388
3389 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
5a7dc92a
ED
3390 (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3391 (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3392 (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
2b4e57bd
ED
3393
3394 I915_WRITE(GEN6_RC_CONTROL,
3395 rc6_mask |
3396 GEN6_RC_CTL_EI_MODE(1) |
3397 GEN6_RC_CTL_HW_ENABLE);
3398
92bd1bf0
RV
3399 if (IS_HASWELL(dev)) {
3400 I915_WRITE(GEN6_RPNSWREQ,
3401 HSW_FREQUENCY(10));
3402 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3403 HSW_FREQUENCY(12));
3404 } else {
3405 I915_WRITE(GEN6_RPNSWREQ,
3406 GEN6_FREQUENCY(10) |
3407 GEN6_OFFSET(0) |
3408 GEN6_AGGRESSIVE_TURBO);
3409 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3410 GEN6_FREQUENCY(12));
3411 }
2b4e57bd
ED
3412
3413 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
3414 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
c6a828d3
DV
3415 dev_priv->rps.max_delay << 24 |
3416 dev_priv->rps.min_delay << 16);
5a7dc92a 3417
1ee9ae32
DV
3418 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3419 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3420 I915_WRITE(GEN6_RP_UP_EI, 66000);
3421 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5a7dc92a 3422
2b4e57bd
ED
3423 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3424 I915_WRITE(GEN6_RP_CONTROL,
3425 GEN6_RP_MEDIA_TURBO |
89ba829e 3426 GEN6_RP_MEDIA_HW_NORMAL_MODE |
2b4e57bd
ED
3427 GEN6_RP_MEDIA_IS_GFX |
3428 GEN6_RP_ENABLE |
3429 GEN6_RP_UP_BUSY_AVG |
5a7dc92a 3430 (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
2b4e57bd 3431
42c0526c 3432 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
988b36e5 3433 if (!ret) {
42c0526c
BW
3434 pcu_mbox = 0;
3435 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
a2b3fc01 3436 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
10e08497 3437 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
a2b3fc01
BW
3438 (dev_priv->rps.max_delay & 0xff) * 50,
3439 (pcu_mbox & 0xff) * 50);
31c77388 3440 dev_priv->rps.hw_max = pcu_mbox & 0xff;
42c0526c
BW
3441 }
3442 } else {
3443 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
2b4e57bd
ED
3444 }
3445
7b9e0ae6 3446 gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
2b4e57bd 3447
44fc7d5c 3448 gen6_enable_rps_interrupts(dev);
2b4e57bd 3449
31643d54
BW
3450 rc6vids = 0;
3451 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3452 if (IS_GEN6(dev) && ret) {
3453 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3454 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3455 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3456 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3457 rc6vids &= 0xffff00;
3458 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3459 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3460 if (ret)
3461 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3462 }
3463
2b4e57bd 3464 gen6_gt_force_wake_put(dev_priv);
2b4e57bd
ED
3465}
3466
79f5b2c7 3467static void gen6_update_ring_freq(struct drm_device *dev)
2b4e57bd 3468{
79f5b2c7 3469 struct drm_i915_private *dev_priv = dev->dev_private;
2b4e57bd 3470 int min_freq = 15;
3ebecd07
CW
3471 unsigned int gpu_freq;
3472 unsigned int max_ia_freq, min_ring_freq;
2b4e57bd
ED
3473 int scaling_factor = 180;
3474
4fc688ce 3475 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 3476
2b4e57bd
ED
3477 max_ia_freq = cpufreq_quick_get_max(0);
3478 /*
3479 * Default to measured freq if none found, PCU will ensure we don't go
3480 * over
3481 */
3482 if (!max_ia_freq)
3483 max_ia_freq = tsc_khz;
3484
3485 /* Convert from kHz to MHz */
3486 max_ia_freq /= 1000;
3487
3ebecd07
CW
3488 min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
3489 /* convert DDR frequency from units of 133.3MHz to bandwidth */
3490 min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
3491
2b4e57bd
ED
3492 /*
3493 * For each potential GPU frequency, load a ring frequency we'd like
3494 * to use for memory access. We do this by specifying the IA frequency
3495 * the PCU should use as a reference to determine the ring frequency.
3496 */
c6a828d3 3497 for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
2b4e57bd 3498 gpu_freq--) {
c6a828d3 3499 int diff = dev_priv->rps.max_delay - gpu_freq;
3ebecd07
CW
3500 unsigned int ia_freq = 0, ring_freq = 0;
3501
3502 if (IS_HASWELL(dev)) {
3503 ring_freq = (gpu_freq * 5 + 3) / 4;
3504 ring_freq = max(min_ring_freq, ring_freq);
3505 /* leave ia_freq as the default, chosen by cpufreq */
3506 } else {
3507 /* On older processors, there is no separate ring
3508 * clock domain, so in order to boost the bandwidth
3509 * of the ring, we need to upclock the CPU (ia_freq).
3510 *
3511 * For GPU frequencies less than 750MHz,
3512 * just use the lowest ring freq.
3513 */
3514 if (gpu_freq < min_freq)
3515 ia_freq = 800;
3516 else
3517 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3518 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3519 }
2b4e57bd 3520
42c0526c
BW
3521 sandybridge_pcode_write(dev_priv,
3522 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
3523 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3524 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3525 gpu_freq);
2b4e57bd 3526 }
2b4e57bd
ED
3527}
3528
0a073b84
JB
3529int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
3530{
3531 u32 val, rp0;
3532
64936258 3533 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
3534
3535 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3536 /* Clamp to max */
3537 rp0 = min_t(u32, rp0, 0xea);
3538
3539 return rp0;
3540}
3541
3542static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3543{
3544 u32 val, rpe;
3545
64936258 3546 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 3547 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 3548 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
3549 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3550
3551 return rpe;
3552}
3553
3554int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
3555{
64936258 3556 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
0a073b84
JB
3557}
3558
52ceb908
JB
3559static void vlv_rps_timer_work(struct work_struct *work)
3560{
3561 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3562 rps.vlv_work.work);
3563
3564 /*
3565 * Timer fired, we must be idle. Drop to min voltage state.
3566 * Note: we use RPe here since it should match the
3567 * Vmin we were shooting for. That should give us better
3568 * perf when we come back out of RC6 than if we used the
3569 * min freq available.
3570 */
3571 mutex_lock(&dev_priv->rps.hw_lock);
6dc58488
VS
3572 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
3573 valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
52ceb908
JB
3574 mutex_unlock(&dev_priv->rps.hw_lock);
3575}
3576
c9cddffc
JB
3577static void valleyview_setup_pctx(struct drm_device *dev)
3578{
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580 struct drm_i915_gem_object *pctx;
3581 unsigned long pctx_paddr;
3582 u32 pcbr;
3583 int pctx_size = 24*1024;
3584
3585 pcbr = I915_READ(VLV_PCBR);
3586 if (pcbr) {
3587 /* BIOS set it up already, grab the pre-alloc'd space */
3588 int pcbr_offset;
3589
3590 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
3591 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
3592 pcbr_offset,
190d6cd5 3593 I915_GTT_OFFSET_NONE,
c9cddffc
JB
3594 pctx_size);
3595 goto out;
3596 }
3597
3598 /*
3599 * From the Gunit register HAS:
3600 * The Gfx driver is expected to program this register and ensure
3601 * proper allocation within Gfx stolen memory. For example, this
3602 * register should be programmed such than the PCBR range does not
3603 * overlap with other ranges, such as the frame buffer, protected
3604 * memory, or any other relevant ranges.
3605 */
3606 pctx = i915_gem_object_create_stolen(dev, pctx_size);
3607 if (!pctx) {
3608 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
3609 return;
3610 }
3611
3612 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
3613 I915_WRITE(VLV_PCBR, pctx_paddr);
3614
3615out:
3616 dev_priv->vlv_pctx = pctx;
3617}
3618
0a073b84
JB
3619static void valleyview_enable_rps(struct drm_device *dev)
3620{
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622 struct intel_ring_buffer *ring;
73008b98 3623 u32 gtfifodbg, val;
0a073b84
JB
3624 int i;
3625
3626 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
3627
3628 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3629 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3630 I915_WRITE(GTFIFODBG, gtfifodbg);
3631 }
3632
c9cddffc
JB
3633 valleyview_setup_pctx(dev);
3634
0a073b84
JB
3635 gen6_gt_force_wake_get(dev_priv);
3636
3637 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
3638 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
3639 I915_WRITE(GEN6_RP_UP_EI, 66000);
3640 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
3641
3642 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3643
3644 I915_WRITE(GEN6_RP_CONTROL,
3645 GEN6_RP_MEDIA_TURBO |
3646 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3647 GEN6_RP_MEDIA_IS_GFX |
3648 GEN6_RP_ENABLE |
3649 GEN6_RP_UP_BUSY_AVG |
3650 GEN6_RP_DOWN_IDLE_CONT);
3651
3652 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
3653 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3654 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3655
3656 for_each_ring(ring, dev_priv, i)
3657 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3658
3659 I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
3660
3661 /* allows RC6 residency counter to work */
3662 I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
3663 I915_WRITE(GEN6_RC_CONTROL,
3664 GEN7_RC_CTL_TO_MODE);
3665
64936258 3666 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
2445966e
JB
3667 switch ((val >> 6) & 3) {
3668 case 0:
3669 case 1:
3670 dev_priv->mem_freq = 800;
3671 break;
3672 case 2:
3673 dev_priv->mem_freq = 1066;
3674 break;
3675 case 3:
3676 dev_priv->mem_freq = 1333;
3677 break;
3678 }
0a073b84
JB
3679 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
3680
3681 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
3682 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
3683
0a073b84 3684 dev_priv->rps.cur_delay = (val >> 8) & 0xff;
73008b98
VS
3685 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
3686 vlv_gpu_freq(dev_priv->mem_freq,
3687 dev_priv->rps.cur_delay),
3688 dev_priv->rps.cur_delay);
0a073b84
JB
3689
3690 dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
3691 dev_priv->rps.hw_max = dev_priv->rps.max_delay;
73008b98
VS
3692 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3693 vlv_gpu_freq(dev_priv->mem_freq,
3694 dev_priv->rps.max_delay),
3695 dev_priv->rps.max_delay);
0a073b84 3696
73008b98
VS
3697 dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
3698 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
3699 vlv_gpu_freq(dev_priv->mem_freq,
3700 dev_priv->rps.rpe_delay),
3701 dev_priv->rps.rpe_delay);
0a073b84 3702
73008b98
VS
3703 dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
3704 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
3705 vlv_gpu_freq(dev_priv->mem_freq,
3706 dev_priv->rps.min_delay),
3707 dev_priv->rps.min_delay);
0a073b84 3708
73008b98
VS
3709 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
3710 vlv_gpu_freq(dev_priv->mem_freq,
3711 dev_priv->rps.rpe_delay),
3712 dev_priv->rps.rpe_delay);
0a073b84 3713
52ceb908
JB
3714 INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
3715
73008b98 3716 valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
0a073b84 3717
44fc7d5c 3718 gen6_enable_rps_interrupts(dev);
0a073b84
JB
3719
3720 gen6_gt_force_wake_put(dev_priv);
3721}
3722
930ebb46 3723void ironlake_teardown_rc6(struct drm_device *dev)
2b4e57bd
ED
3724{
3725 struct drm_i915_private *dev_priv = dev->dev_private;
3726
3e373948
DV
3727 if (dev_priv->ips.renderctx) {
3728 i915_gem_object_unpin(dev_priv->ips.renderctx);
3729 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
3730 dev_priv->ips.renderctx = NULL;
2b4e57bd
ED
3731 }
3732
3e373948
DV
3733 if (dev_priv->ips.pwrctx) {
3734 i915_gem_object_unpin(dev_priv->ips.pwrctx);
3735 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
3736 dev_priv->ips.pwrctx = NULL;
2b4e57bd
ED
3737 }
3738}
3739
930ebb46 3740static void ironlake_disable_rc6(struct drm_device *dev)
2b4e57bd
ED
3741{
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743
3744 if (I915_READ(PWRCTXA)) {
3745 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
3746 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
3747 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
3748 50);
3749
3750 I915_WRITE(PWRCTXA, 0);
3751 POSTING_READ(PWRCTXA);
3752
3753 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
3754 POSTING_READ(RSTDBYCTL);
3755 }
2b4e57bd
ED
3756}
3757
3758static int ironlake_setup_rc6(struct drm_device *dev)
3759{
3760 struct drm_i915_private *dev_priv = dev->dev_private;
3761
3e373948
DV
3762 if (dev_priv->ips.renderctx == NULL)
3763 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
3764 if (!dev_priv->ips.renderctx)
2b4e57bd
ED
3765 return -ENOMEM;
3766
3e373948
DV
3767 if (dev_priv->ips.pwrctx == NULL)
3768 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
3769 if (!dev_priv->ips.pwrctx) {
2b4e57bd
ED
3770 ironlake_teardown_rc6(dev);
3771 return -ENOMEM;
3772 }
3773
3774 return 0;
3775}
3776
930ebb46 3777static void ironlake_enable_rc6(struct drm_device *dev)
2b4e57bd
ED
3778{
3779 struct drm_i915_private *dev_priv = dev->dev_private;
6d90c952 3780 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
3e960501 3781 bool was_interruptible;
2b4e57bd
ED
3782 int ret;
3783
3784 /* rc6 disabled by default due to repeated reports of hanging during
3785 * boot and resume.
3786 */
3787 if (!intel_enable_rc6(dev))
3788 return;
3789
79f5b2c7
DV
3790 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3791
2b4e57bd 3792 ret = ironlake_setup_rc6(dev);
79f5b2c7 3793 if (ret)
2b4e57bd 3794 return;
2b4e57bd 3795
3e960501
CW
3796 was_interruptible = dev_priv->mm.interruptible;
3797 dev_priv->mm.interruptible = false;
3798
2b4e57bd
ED
3799 /*
3800 * GPU can automatically power down the render unit if given a page
3801 * to save state.
3802 */
6d90c952 3803 ret = intel_ring_begin(ring, 6);
2b4e57bd
ED
3804 if (ret) {
3805 ironlake_teardown_rc6(dev);
3e960501 3806 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd
ED
3807 return;
3808 }
3809
6d90c952
DV
3810 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
3811 intel_ring_emit(ring, MI_SET_CONTEXT);
f343c5f6 3812 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
6d90c952
DV
3813 MI_MM_SPACE_GTT |
3814 MI_SAVE_EXT_STATE_EN |
3815 MI_RESTORE_EXT_STATE_EN |
3816 MI_RESTORE_INHIBIT);
3817 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
3818 intel_ring_emit(ring, MI_NOOP);
3819 intel_ring_emit(ring, MI_FLUSH);
3820 intel_ring_advance(ring);
2b4e57bd
ED
3821
3822 /*
3823 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
3824 * does an implicit flush, combined with MI_FLUSH above, it should be
3825 * safe to assume that renderctx is valid
3826 */
3e960501
CW
3827 ret = intel_ring_idle(ring);
3828 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd 3829 if (ret) {
def27a58 3830 DRM_ERROR("failed to enable ironlake power savings\n");
2b4e57bd 3831 ironlake_teardown_rc6(dev);
2b4e57bd
ED
3832 return;
3833 }
3834
f343c5f6 3835 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
2b4e57bd 3836 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
2b4e57bd
ED
3837}
3838
dde18883
ED
3839static unsigned long intel_pxfreq(u32 vidfreq)
3840{
3841 unsigned long freq;
3842 int div = (vidfreq & 0x3f0000) >> 16;
3843 int post = (vidfreq & 0x3000) >> 12;
3844 int pre = (vidfreq & 0x7);
3845
3846 if (!pre)
3847 return 0;
3848
3849 freq = ((div * 133333) / ((1<<post) * pre));
3850
3851 return freq;
3852}
3853
eb48eb00
DV
3854static const struct cparams {
3855 u16 i;
3856 u16 t;
3857 u16 m;
3858 u16 c;
3859} cparams[] = {
3860 { 1, 1333, 301, 28664 },
3861 { 1, 1066, 294, 24460 },
3862 { 1, 800, 294, 25192 },
3863 { 0, 1333, 276, 27605 },
3864 { 0, 1066, 276, 27605 },
3865 { 0, 800, 231, 23784 },
3866};
3867
f531dcb2 3868static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
3869{
3870 u64 total_count, diff, ret;
3871 u32 count1, count2, count3, m = 0, c = 0;
3872 unsigned long now = jiffies_to_msecs(jiffies), diff1;
3873 int i;
3874
02d71956
DV
3875 assert_spin_locked(&mchdev_lock);
3876
20e4d407 3877 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
3878
3879 /* Prevent division-by-zero if we are asking too fast.
3880 * Also, we don't get interesting results if we are polling
3881 * faster than once in 10ms, so just return the saved value
3882 * in such cases.
3883 */
3884 if (diff1 <= 10)
20e4d407 3885 return dev_priv->ips.chipset_power;
eb48eb00
DV
3886
3887 count1 = I915_READ(DMIEC);
3888 count2 = I915_READ(DDREC);
3889 count3 = I915_READ(CSIEC);
3890
3891 total_count = count1 + count2 + count3;
3892
3893 /* FIXME: handle per-counter overflow */
20e4d407
DV
3894 if (total_count < dev_priv->ips.last_count1) {
3895 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
3896 diff += total_count;
3897 } else {
20e4d407 3898 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
3899 }
3900
3901 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
3902 if (cparams[i].i == dev_priv->ips.c_m &&
3903 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
3904 m = cparams[i].m;
3905 c = cparams[i].c;
3906 break;
3907 }
3908 }
3909
3910 diff = div_u64(diff, diff1);
3911 ret = ((m * diff) + c);
3912 ret = div_u64(ret, 10);
3913
20e4d407
DV
3914 dev_priv->ips.last_count1 = total_count;
3915 dev_priv->ips.last_time1 = now;
eb48eb00 3916
20e4d407 3917 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
3918
3919 return ret;
3920}
3921
f531dcb2
CW
3922unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
3923{
3924 unsigned long val;
3925
3926 if (dev_priv->info->gen != 5)
3927 return 0;
3928
3929 spin_lock_irq(&mchdev_lock);
3930
3931 val = __i915_chipset_val(dev_priv);
3932
3933 spin_unlock_irq(&mchdev_lock);
3934
3935 return val;
3936}
3937
eb48eb00
DV
3938unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
3939{
3940 unsigned long m, x, b;
3941 u32 tsfs;
3942
3943 tsfs = I915_READ(TSFS);
3944
3945 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
3946 x = I915_READ8(TR1);
3947
3948 b = tsfs & TSFS_INTR_MASK;
3949
3950 return ((m * x) / 127) - b;
3951}
3952
3953static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
3954{
3955 static const struct v_table {
3956 u16 vd; /* in .1 mil */
3957 u16 vm; /* in .1 mil */
3958 } v_table[] = {
3959 { 0, 0, },
3960 { 375, 0, },
3961 { 500, 0, },
3962 { 625, 0, },
3963 { 750, 0, },
3964 { 875, 0, },
3965 { 1000, 0, },
3966 { 1125, 0, },
3967 { 4125, 3000, },
3968 { 4125, 3000, },
3969 { 4125, 3000, },
3970 { 4125, 3000, },
3971 { 4125, 3000, },
3972 { 4125, 3000, },
3973 { 4125, 3000, },
3974 { 4125, 3000, },
3975 { 4125, 3000, },
3976 { 4125, 3000, },
3977 { 4125, 3000, },
3978 { 4125, 3000, },
3979 { 4125, 3000, },
3980 { 4125, 3000, },
3981 { 4125, 3000, },
3982 { 4125, 3000, },
3983 { 4125, 3000, },
3984 { 4125, 3000, },
3985 { 4125, 3000, },
3986 { 4125, 3000, },
3987 { 4125, 3000, },
3988 { 4125, 3000, },
3989 { 4125, 3000, },
3990 { 4125, 3000, },
3991 { 4250, 3125, },
3992 { 4375, 3250, },
3993 { 4500, 3375, },
3994 { 4625, 3500, },
3995 { 4750, 3625, },
3996 { 4875, 3750, },
3997 { 5000, 3875, },
3998 { 5125, 4000, },
3999 { 5250, 4125, },
4000 { 5375, 4250, },
4001 { 5500, 4375, },
4002 { 5625, 4500, },
4003 { 5750, 4625, },
4004 { 5875, 4750, },
4005 { 6000, 4875, },
4006 { 6125, 5000, },
4007 { 6250, 5125, },
4008 { 6375, 5250, },
4009 { 6500, 5375, },
4010 { 6625, 5500, },
4011 { 6750, 5625, },
4012 { 6875, 5750, },
4013 { 7000, 5875, },
4014 { 7125, 6000, },
4015 { 7250, 6125, },
4016 { 7375, 6250, },
4017 { 7500, 6375, },
4018 { 7625, 6500, },
4019 { 7750, 6625, },
4020 { 7875, 6750, },
4021 { 8000, 6875, },
4022 { 8125, 7000, },
4023 { 8250, 7125, },
4024 { 8375, 7250, },
4025 { 8500, 7375, },
4026 { 8625, 7500, },
4027 { 8750, 7625, },
4028 { 8875, 7750, },
4029 { 9000, 7875, },
4030 { 9125, 8000, },
4031 { 9250, 8125, },
4032 { 9375, 8250, },
4033 { 9500, 8375, },
4034 { 9625, 8500, },
4035 { 9750, 8625, },
4036 { 9875, 8750, },
4037 { 10000, 8875, },
4038 { 10125, 9000, },
4039 { 10250, 9125, },
4040 { 10375, 9250, },
4041 { 10500, 9375, },
4042 { 10625, 9500, },
4043 { 10750, 9625, },
4044 { 10875, 9750, },
4045 { 11000, 9875, },
4046 { 11125, 10000, },
4047 { 11250, 10125, },
4048 { 11375, 10250, },
4049 { 11500, 10375, },
4050 { 11625, 10500, },
4051 { 11750, 10625, },
4052 { 11875, 10750, },
4053 { 12000, 10875, },
4054 { 12125, 11000, },
4055 { 12250, 11125, },
4056 { 12375, 11250, },
4057 { 12500, 11375, },
4058 { 12625, 11500, },
4059 { 12750, 11625, },
4060 { 12875, 11750, },
4061 { 13000, 11875, },
4062 { 13125, 12000, },
4063 { 13250, 12125, },
4064 { 13375, 12250, },
4065 { 13500, 12375, },
4066 { 13625, 12500, },
4067 { 13750, 12625, },
4068 { 13875, 12750, },
4069 { 14000, 12875, },
4070 { 14125, 13000, },
4071 { 14250, 13125, },
4072 { 14375, 13250, },
4073 { 14500, 13375, },
4074 { 14625, 13500, },
4075 { 14750, 13625, },
4076 { 14875, 13750, },
4077 { 15000, 13875, },
4078 { 15125, 14000, },
4079 { 15250, 14125, },
4080 { 15375, 14250, },
4081 { 15500, 14375, },
4082 { 15625, 14500, },
4083 { 15750, 14625, },
4084 { 15875, 14750, },
4085 { 16000, 14875, },
4086 { 16125, 15000, },
4087 };
4088 if (dev_priv->info->is_mobile)
4089 return v_table[pxvid].vm;
4090 else
4091 return v_table[pxvid].vd;
4092}
4093
02d71956 4094static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4095{
4096 struct timespec now, diff1;
4097 u64 diff;
4098 unsigned long diffms;
4099 u32 count;
4100
02d71956 4101 assert_spin_locked(&mchdev_lock);
eb48eb00
DV
4102
4103 getrawmonotonic(&now);
20e4d407 4104 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
eb48eb00
DV
4105
4106 /* Don't divide by 0 */
4107 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4108 if (!diffms)
4109 return;
4110
4111 count = I915_READ(GFXEC);
4112
20e4d407
DV
4113 if (count < dev_priv->ips.last_count2) {
4114 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
4115 diff += count;
4116 } else {
20e4d407 4117 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
4118 }
4119
20e4d407
DV
4120 dev_priv->ips.last_count2 = count;
4121 dev_priv->ips.last_time2 = now;
eb48eb00
DV
4122
4123 /* More magic constants... */
4124 diff = diff * 1181;
4125 diff = div_u64(diff, diffms * 10);
20e4d407 4126 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
4127}
4128
02d71956
DV
4129void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4130{
4131 if (dev_priv->info->gen != 5)
4132 return;
4133
9270388e 4134 spin_lock_irq(&mchdev_lock);
02d71956
DV
4135
4136 __i915_update_gfx_val(dev_priv);
4137
9270388e 4138 spin_unlock_irq(&mchdev_lock);
02d71956
DV
4139}
4140
f531dcb2 4141static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4142{
4143 unsigned long t, corr, state1, corr2, state2;
4144 u32 pxvid, ext_v;
4145
02d71956
DV
4146 assert_spin_locked(&mchdev_lock);
4147
c6a828d3 4148 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
eb48eb00
DV
4149 pxvid = (pxvid >> 24) & 0x7f;
4150 ext_v = pvid_to_extvid(dev_priv, pxvid);
4151
4152 state1 = ext_v;
4153
4154 t = i915_mch_val(dev_priv);
4155
4156 /* Revel in the empirically derived constants */
4157
4158 /* Correction factor in 1/100000 units */
4159 if (t > 80)
4160 corr = ((t * 2349) + 135940);
4161 else if (t >= 50)
4162 corr = ((t * 964) + 29317);
4163 else /* < 50 */
4164 corr = ((t * 301) + 1004);
4165
4166 corr = corr * ((150142 * state1) / 10000 - 78642);
4167 corr /= 100000;
20e4d407 4168 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
4169
4170 state2 = (corr2 * state1) / 10000;
4171 state2 /= 100; /* convert to mW */
4172
02d71956 4173 __i915_update_gfx_val(dev_priv);
eb48eb00 4174
20e4d407 4175 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
4176}
4177
f531dcb2
CW
4178unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4179{
4180 unsigned long val;
4181
4182 if (dev_priv->info->gen != 5)
4183 return 0;
4184
4185 spin_lock_irq(&mchdev_lock);
4186
4187 val = __i915_gfx_val(dev_priv);
4188
4189 spin_unlock_irq(&mchdev_lock);
4190
4191 return val;
4192}
4193
eb48eb00
DV
4194/**
4195 * i915_read_mch_val - return value for IPS use
4196 *
4197 * Calculate and return a value for the IPS driver to use when deciding whether
4198 * we have thermal and power headroom to increase CPU or GPU power budget.
4199 */
4200unsigned long i915_read_mch_val(void)
4201{
4202 struct drm_i915_private *dev_priv;
4203 unsigned long chipset_val, graphics_val, ret = 0;
4204
9270388e 4205 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4206 if (!i915_mch_dev)
4207 goto out_unlock;
4208 dev_priv = i915_mch_dev;
4209
f531dcb2
CW
4210 chipset_val = __i915_chipset_val(dev_priv);
4211 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
4212
4213 ret = chipset_val + graphics_val;
4214
4215out_unlock:
9270388e 4216 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4217
4218 return ret;
4219}
4220EXPORT_SYMBOL_GPL(i915_read_mch_val);
4221
4222/**
4223 * i915_gpu_raise - raise GPU frequency limit
4224 *
4225 * Raise the limit; IPS indicates we have thermal headroom.
4226 */
4227bool i915_gpu_raise(void)
4228{
4229 struct drm_i915_private *dev_priv;
4230 bool ret = true;
4231
9270388e 4232 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4233 if (!i915_mch_dev) {
4234 ret = false;
4235 goto out_unlock;
4236 }
4237 dev_priv = i915_mch_dev;
4238
20e4d407
DV
4239 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4240 dev_priv->ips.max_delay--;
eb48eb00
DV
4241
4242out_unlock:
9270388e 4243 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4244
4245 return ret;
4246}
4247EXPORT_SYMBOL_GPL(i915_gpu_raise);
4248
4249/**
4250 * i915_gpu_lower - lower GPU frequency limit
4251 *
4252 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4253 * frequency maximum.
4254 */
4255bool i915_gpu_lower(void)
4256{
4257 struct drm_i915_private *dev_priv;
4258 bool ret = true;
4259
9270388e 4260 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4261 if (!i915_mch_dev) {
4262 ret = false;
4263 goto out_unlock;
4264 }
4265 dev_priv = i915_mch_dev;
4266
20e4d407
DV
4267 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4268 dev_priv->ips.max_delay++;
eb48eb00
DV
4269
4270out_unlock:
9270388e 4271 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4272
4273 return ret;
4274}
4275EXPORT_SYMBOL_GPL(i915_gpu_lower);
4276
4277/**
4278 * i915_gpu_busy - indicate GPU business to IPS
4279 *
4280 * Tell the IPS driver whether or not the GPU is busy.
4281 */
4282bool i915_gpu_busy(void)
4283{
4284 struct drm_i915_private *dev_priv;
f047e395 4285 struct intel_ring_buffer *ring;
eb48eb00 4286 bool ret = false;
f047e395 4287 int i;
eb48eb00 4288
9270388e 4289 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4290 if (!i915_mch_dev)
4291 goto out_unlock;
4292 dev_priv = i915_mch_dev;
4293
f047e395
CW
4294 for_each_ring(ring, dev_priv, i)
4295 ret |= !list_empty(&ring->request_list);
eb48eb00
DV
4296
4297out_unlock:
9270388e 4298 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4299
4300 return ret;
4301}
4302EXPORT_SYMBOL_GPL(i915_gpu_busy);
4303
4304/**
4305 * i915_gpu_turbo_disable - disable graphics turbo
4306 *
4307 * Disable graphics turbo by resetting the max frequency and setting the
4308 * current frequency to the default.
4309 */
4310bool i915_gpu_turbo_disable(void)
4311{
4312 struct drm_i915_private *dev_priv;
4313 bool ret = true;
4314
9270388e 4315 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4316 if (!i915_mch_dev) {
4317 ret = false;
4318 goto out_unlock;
4319 }
4320 dev_priv = i915_mch_dev;
4321
20e4d407 4322 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 4323
20e4d407 4324 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
eb48eb00
DV
4325 ret = false;
4326
4327out_unlock:
9270388e 4328 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4329
4330 return ret;
4331}
4332EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4333
4334/**
4335 * Tells the intel_ips driver that the i915 driver is now loaded, if
4336 * IPS got loaded first.
4337 *
4338 * This awkward dance is so that neither module has to depend on the
4339 * other in order for IPS to do the appropriate communication of
4340 * GPU turbo limits to i915.
4341 */
4342static void
4343ips_ping_for_i915_load(void)
4344{
4345 void (*link)(void);
4346
4347 link = symbol_get(ips_link_to_i915_driver);
4348 if (link) {
4349 link();
4350 symbol_put(ips_link_to_i915_driver);
4351 }
4352}
4353
4354void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4355{
02d71956
DV
4356 /* We only register the i915 ips part with intel-ips once everything is
4357 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 4358 spin_lock_irq(&mchdev_lock);
eb48eb00 4359 i915_mch_dev = dev_priv;
9270388e 4360 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4361
4362 ips_ping_for_i915_load();
4363}
4364
4365void intel_gpu_ips_teardown(void)
4366{
9270388e 4367 spin_lock_irq(&mchdev_lock);
eb48eb00 4368 i915_mch_dev = NULL;
9270388e 4369 spin_unlock_irq(&mchdev_lock);
eb48eb00 4370}
8090c6b9 4371static void intel_init_emon(struct drm_device *dev)
dde18883
ED
4372{
4373 struct drm_i915_private *dev_priv = dev->dev_private;
4374 u32 lcfuse;
4375 u8 pxw[16];
4376 int i;
4377
4378 /* Disable to program */
4379 I915_WRITE(ECR, 0);
4380 POSTING_READ(ECR);
4381
4382 /* Program energy weights for various events */
4383 I915_WRITE(SDEW, 0x15040d00);
4384 I915_WRITE(CSIEW0, 0x007f0000);
4385 I915_WRITE(CSIEW1, 0x1e220004);
4386 I915_WRITE(CSIEW2, 0x04000004);
4387
4388 for (i = 0; i < 5; i++)
4389 I915_WRITE(PEW + (i * 4), 0);
4390 for (i = 0; i < 3; i++)
4391 I915_WRITE(DEW + (i * 4), 0);
4392
4393 /* Program P-state weights to account for frequency power adjustment */
4394 for (i = 0; i < 16; i++) {
4395 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4396 unsigned long freq = intel_pxfreq(pxvidfreq);
4397 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4398 PXVFREQ_PX_SHIFT;
4399 unsigned long val;
4400
4401 val = vid * vid;
4402 val *= (freq / 1000);
4403 val *= 255;
4404 val /= (127*127*900);
4405 if (val > 0xff)
4406 DRM_ERROR("bad pxval: %ld\n", val);
4407 pxw[i] = val;
4408 }
4409 /* Render standby states get 0 weight */
4410 pxw[14] = 0;
4411 pxw[15] = 0;
4412
4413 for (i = 0; i < 4; i++) {
4414 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
4415 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
4416 I915_WRITE(PXW + (i * 4), val);
4417 }
4418
4419 /* Adjust magic regs to magic values (more experimental results) */
4420 I915_WRITE(OGW0, 0);
4421 I915_WRITE(OGW1, 0);
4422 I915_WRITE(EG0, 0x00007f00);
4423 I915_WRITE(EG1, 0x0000000e);
4424 I915_WRITE(EG2, 0x000e0000);
4425 I915_WRITE(EG3, 0x68000300);
4426 I915_WRITE(EG4, 0x42000000);
4427 I915_WRITE(EG5, 0x00140031);
4428 I915_WRITE(EG6, 0);
4429 I915_WRITE(EG7, 0);
4430
4431 for (i = 0; i < 8; i++)
4432 I915_WRITE(PXWL + (i * 4), 0);
4433
4434 /* Enable PMON + select events */
4435 I915_WRITE(ECR, 0x80000019);
4436
4437 lcfuse = I915_READ(LCFUSE02);
4438
20e4d407 4439 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
4440}
4441
8090c6b9
DV
4442void intel_disable_gt_powersave(struct drm_device *dev)
4443{
1a01ab3b
JB
4444 struct drm_i915_private *dev_priv = dev->dev_private;
4445
fd0c0642
DV
4446 /* Interrupts should be disabled already to avoid re-arming. */
4447 WARN_ON(dev->irq_enabled);
4448
930ebb46 4449 if (IS_IRONLAKE_M(dev)) {
8090c6b9 4450 ironlake_disable_drps(dev);
930ebb46 4451 ironlake_disable_rc6(dev);
0a073b84 4452 } else if (INTEL_INFO(dev)->gen >= 6) {
1a01ab3b 4453 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
250848ca 4454 cancel_work_sync(&dev_priv->rps.work);
52ceb908
JB
4455 if (IS_VALLEYVIEW(dev))
4456 cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
4fc688ce 4457 mutex_lock(&dev_priv->rps.hw_lock);
d20d4f0c
JB
4458 if (IS_VALLEYVIEW(dev))
4459 valleyview_disable_rps(dev);
4460 else
4461 gen6_disable_rps(dev);
4fc688ce 4462 mutex_unlock(&dev_priv->rps.hw_lock);
930ebb46 4463 }
8090c6b9
DV
4464}
4465
1a01ab3b
JB
4466static void intel_gen6_powersave_work(struct work_struct *work)
4467{
4468 struct drm_i915_private *dev_priv =
4469 container_of(work, struct drm_i915_private,
4470 rps.delayed_resume_work.work);
4471 struct drm_device *dev = dev_priv->dev;
4472
4fc688ce 4473 mutex_lock(&dev_priv->rps.hw_lock);
0a073b84
JB
4474
4475 if (IS_VALLEYVIEW(dev)) {
4476 valleyview_enable_rps(dev);
4477 } else {
4478 gen6_enable_rps(dev);
4479 gen6_update_ring_freq(dev);
4480 }
4fc688ce 4481 mutex_unlock(&dev_priv->rps.hw_lock);
1a01ab3b
JB
4482}
4483
8090c6b9
DV
4484void intel_enable_gt_powersave(struct drm_device *dev)
4485{
1a01ab3b
JB
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487
8090c6b9
DV
4488 if (IS_IRONLAKE_M(dev)) {
4489 ironlake_enable_drps(dev);
4490 ironlake_enable_rc6(dev);
4491 intel_init_emon(dev);
0a073b84 4492 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1a01ab3b
JB
4493 /*
4494 * PCU communication is slow and this doesn't need to be
4495 * done at any specific time, so do this out of our fast path
4496 * to make resume and init faster.
4497 */
4498 schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
4499 round_jiffies_up_relative(HZ));
8090c6b9
DV
4500 }
4501}
4502
3107bd48
DV
4503static void ibx_init_clock_gating(struct drm_device *dev)
4504{
4505 struct drm_i915_private *dev_priv = dev->dev_private;
4506
4507 /*
4508 * On Ibex Peak and Cougar Point, we need to disable clock
4509 * gating for the panel power sequencer or it will fail to
4510 * start up when no ports are active.
4511 */
4512 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4513}
4514
0e088b8f
VS
4515static void g4x_disable_trickle_feed(struct drm_device *dev)
4516{
4517 struct drm_i915_private *dev_priv = dev->dev_private;
4518 int pipe;
4519
4520 for_each_pipe(pipe) {
4521 I915_WRITE(DSPCNTR(pipe),
4522 I915_READ(DSPCNTR(pipe)) |
4523 DISPPLANE_TRICKLE_FEED_DISABLE);
4524 intel_flush_display_plane(dev_priv, pipe);
4525 }
4526}
4527
1fa61106 4528static void ironlake_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
4529{
4530 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 4531 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 4532
f1e8fa56
DL
4533 /*
4534 * Required for FBC
4535 * WaFbcDisableDpfcClockGating:ilk
4536 */
4d47e4f5
DL
4537 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
4538 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
4539 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
4540
4541 I915_WRITE(PCH_3DCGDIS0,
4542 MARIUNIT_CLOCK_GATE_DISABLE |
4543 SVSMUNIT_CLOCK_GATE_DISABLE);
4544 I915_WRITE(PCH_3DCGDIS1,
4545 VFMUNIT_CLOCK_GATE_DISABLE);
4546
6f1d69b0
ED
4547 /*
4548 * According to the spec the following bits should be set in
4549 * order to enable memory self-refresh
4550 * The bit 22/21 of 0x42004
4551 * The bit 5 of 0x42020
4552 * The bit 15 of 0x45000
4553 */
4554 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4555 (I915_READ(ILK_DISPLAY_CHICKEN2) |
4556 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 4557 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
4558 I915_WRITE(DISP_ARB_CTL,
4559 (I915_READ(DISP_ARB_CTL) |
4560 DISP_FBC_WM_DIS));
4561 I915_WRITE(WM3_LP_ILK, 0);
4562 I915_WRITE(WM2_LP_ILK, 0);
4563 I915_WRITE(WM1_LP_ILK, 0);
4564
4565 /*
4566 * Based on the document from hardware guys the following bits
4567 * should be set unconditionally in order to enable FBC.
4568 * The bit 22 of 0x42000
4569 * The bit 22 of 0x42004
4570 * The bit 7,8,9 of 0x42020.
4571 */
4572 if (IS_IRONLAKE_M(dev)) {
4bb35334 4573 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
4574 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4575 I915_READ(ILK_DISPLAY_CHICKEN1) |
4576 ILK_FBCQ_DIS);
4577 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4578 I915_READ(ILK_DISPLAY_CHICKEN2) |
4579 ILK_DPARB_GATE);
6f1d69b0
ED
4580 }
4581
4d47e4f5
DL
4582 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
4583
6f1d69b0
ED
4584 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4585 I915_READ(ILK_DISPLAY_CHICKEN2) |
4586 ILK_ELPIN_409_SELECT);
4587 I915_WRITE(_3D_CHICKEN2,
4588 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
4589 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 4590
ecdb4eb7 4591 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
4592 I915_WRITE(CACHE_MODE_0,
4593 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 4594
0e088b8f 4595 g4x_disable_trickle_feed(dev);
bdad2b2f 4596
3107bd48
DV
4597 ibx_init_clock_gating(dev);
4598}
4599
4600static void cpt_init_clock_gating(struct drm_device *dev)
4601{
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 int pipe;
3f704fa2 4604 uint32_t val;
3107bd48
DV
4605
4606 /*
4607 * On Ibex Peak and Cougar Point, we need to disable clock
4608 * gating for the panel power sequencer or it will fail to
4609 * start up when no ports are active.
4610 */
4611 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
4612 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
4613 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
4614 /* The below fixes the weird display corruption, a few pixels shifted
4615 * downward, on (only) LVDS of some HP laptops with IVY.
4616 */
3f704fa2 4617 for_each_pipe(pipe) {
dc4bd2d1
PZ
4618 val = I915_READ(TRANS_CHICKEN2(pipe));
4619 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
4620 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 4621 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 4622 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
4623 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
4624 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
4625 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
4626 I915_WRITE(TRANS_CHICKEN2(pipe), val);
4627 }
3107bd48
DV
4628 /* WADP0ClockGatingDisable */
4629 for_each_pipe(pipe) {
4630 I915_WRITE(TRANS_CHICKEN1(pipe),
4631 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
4632 }
6f1d69b0
ED
4633}
4634
1d7aaa0c
DV
4635static void gen6_check_mch_setup(struct drm_device *dev)
4636{
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638 uint32_t tmp;
4639
4640 tmp = I915_READ(MCH_SSKPD);
4641 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
4642 DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
4643 DRM_INFO("This can cause pipe underruns and display issues.\n");
4644 DRM_INFO("Please upgrade your BIOS to fix this.\n");
4645 }
4646}
4647
1fa61106 4648static void gen6_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
4649{
4650 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 4651 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 4652
231e54f6 4653 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
4654
4655 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4656 I915_READ(ILK_DISPLAY_CHICKEN2) |
4657 ILK_ELPIN_409_SELECT);
4658
ecdb4eb7 4659 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
4660 I915_WRITE(_3D_CHICKEN,
4661 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
4662
ecdb4eb7 4663 /* WaSetupGtModeTdRowDispatch:snb */
6547fbdb
DV
4664 if (IS_SNB_GT1(dev))
4665 I915_WRITE(GEN6_GT_MODE,
4666 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
4667
6f1d69b0
ED
4668 I915_WRITE(WM3_LP_ILK, 0);
4669 I915_WRITE(WM2_LP_ILK, 0);
4670 I915_WRITE(WM1_LP_ILK, 0);
4671
6f1d69b0 4672 I915_WRITE(CACHE_MODE_0,
50743298 4673 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
4674
4675 I915_WRITE(GEN6_UCGCTL1,
4676 I915_READ(GEN6_UCGCTL1) |
4677 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
4678 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
4679
4680 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4681 * gating disable must be set. Failure to set it results in
4682 * flickering pixels due to Z write ordering failures after
4683 * some amount of runtime in the Mesa "fire" demo, and Unigine
4684 * Sanctuary and Tropics, and apparently anything else with
4685 * alpha test or pixel discard.
4686 *
4687 * According to the spec, bit 11 (RCCUNIT) must also be set,
4688 * but we didn't debug actual testcases to find it out.
0f846f81 4689 *
ecdb4eb7
DL
4690 * Also apply WaDisableVDSUnitClockGating:snb and
4691 * WaDisableRCPBUnitClockGating:snb.
6f1d69b0
ED
4692 */
4693 I915_WRITE(GEN6_UCGCTL2,
0f846f81 4694 GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
6f1d69b0
ED
4695 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
4696 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4697
4698 /* Bspec says we need to always set all mask bits. */
26b6e44a
KG
4699 I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
4700 _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
6f1d69b0
ED
4701
4702 /*
4703 * According to the spec the following bits should be
4704 * set in order to enable memory self-refresh and fbc:
4705 * The bit21 and bit22 of 0x42000
4706 * The bit21 and bit22 of 0x42004
4707 * The bit5 and bit7 of 0x42020
4708 * The bit14 of 0x70180
4709 * The bit14 of 0x71180
4bb35334
DL
4710 *
4711 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
4712 */
4713 I915_WRITE(ILK_DISPLAY_CHICKEN1,
4714 I915_READ(ILK_DISPLAY_CHICKEN1) |
4715 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
4716 I915_WRITE(ILK_DISPLAY_CHICKEN2,
4717 I915_READ(ILK_DISPLAY_CHICKEN2) |
4718 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
4719 I915_WRITE(ILK_DSPCLK_GATE_D,
4720 I915_READ(ILK_DSPCLK_GATE_D) |
4721 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
4722 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 4723
ecdb4eb7 4724 /* WaMbcDriverBootEnable:snb */
b4ae3f22
JB
4725 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4726 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4727
0e088b8f 4728 g4x_disable_trickle_feed(dev);
f8f2ac9a
BW
4729
4730 /* The default value should be 0x200 according to docs, but the two
4731 * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
4732 I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
4733 I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
3107bd48
DV
4734
4735 cpt_init_clock_gating(dev);
1d7aaa0c
DV
4736
4737 gen6_check_mch_setup(dev);
6f1d69b0
ED
4738}
4739
4740static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
4741{
4742 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
4743
4744 reg &= ~GEN7_FF_SCHED_MASK;
4745 reg |= GEN7_FF_TS_SCHED_HW;
4746 reg |= GEN7_FF_VS_SCHED_HW;
4747 reg |= GEN7_FF_DS_SCHED_HW;
4748
41c0b3a8
BW
4749 if (IS_HASWELL(dev_priv->dev))
4750 reg &= ~GEN7_FF_VS_REF_CNT_FFME;
4751
6f1d69b0
ED
4752 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
4753}
4754
17a303ec
PZ
4755static void lpt_init_clock_gating(struct drm_device *dev)
4756{
4757 struct drm_i915_private *dev_priv = dev->dev_private;
4758
4759 /*
4760 * TODO: this bit should only be enabled when really needed, then
4761 * disabled when not needed anymore in order to save power.
4762 */
4763 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
4764 I915_WRITE(SOUTH_DSPCLK_GATE_D,
4765 I915_READ(SOUTH_DSPCLK_GATE_D) |
4766 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
4767
4768 /* WADPOClockGatingDisable:hsw */
4769 I915_WRITE(_TRANSA_CHICKEN1,
4770 I915_READ(_TRANSA_CHICKEN1) |
4771 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
4772}
4773
7d708ee4
ID
4774static void lpt_suspend_hw(struct drm_device *dev)
4775{
4776 struct drm_i915_private *dev_priv = dev->dev_private;
4777
4778 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
4779 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
4780
4781 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
4782 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
4783 }
4784}
4785
cad2a2d7
ED
4786static void haswell_init_clock_gating(struct drm_device *dev)
4787{
4788 struct drm_i915_private *dev_priv = dev->dev_private;
cad2a2d7
ED
4789
4790 I915_WRITE(WM3_LP_ILK, 0);
4791 I915_WRITE(WM2_LP_ILK, 0);
4792 I915_WRITE(WM1_LP_ILK, 0);
4793
4794 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 4795 * This implements the WaDisableRCZUnitClockGating:hsw workaround.
cad2a2d7
ED
4796 */
4797 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
4798
ecdb4eb7 4799 /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
cad2a2d7
ED
4800 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4801 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4802
ecdb4eb7 4803 /* WaApplyL3ControlAndL3ChickenMode:hsw */
cad2a2d7
ED
4804 I915_WRITE(GEN7_L3CNTLREG1,
4805 GEN7_WA_FOR_GEN7_L3_CONTROL);
4806 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
4807 GEN7_WA_L3_CHICKEN_MODE);
4808
ecdb4eb7 4809 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
4810 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4811 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4812 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4813
0e088b8f 4814 g4x_disable_trickle_feed(dev);
cad2a2d7 4815
ecdb4eb7 4816 /* WaVSRefCountFullforceMissDisable:hsw */
cad2a2d7
ED
4817 gen7_setup_fixed_func_scheduler(dev_priv);
4818
ecdb4eb7 4819 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
4820 I915_WRITE(CACHE_MODE_1,
4821 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 4822
ecdb4eb7 4823 /* WaMbcDriverBootEnable:hsw */
b3bf0766
PZ
4824 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4825 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4826
ecdb4eb7 4827 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
4828 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
4829
90a88643
PZ
4830 /* WaRsPkgCStateDisplayPMReq:hsw */
4831 I915_WRITE(CHICKEN_PAR1_1,
4832 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 4833
17a303ec 4834 lpt_init_clock_gating(dev);
cad2a2d7
ED
4835}
4836
1fa61106 4837static void ivybridge_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
4838{
4839 struct drm_i915_private *dev_priv = dev->dev_private;
20848223 4840 uint32_t snpcr;
6f1d69b0 4841
6f1d69b0
ED
4842 I915_WRITE(WM3_LP_ILK, 0);
4843 I915_WRITE(WM2_LP_ILK, 0);
4844 I915_WRITE(WM1_LP_ILK, 0);
4845
231e54f6 4846 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 4847
ecdb4eb7 4848 /* WaDisableEarlyCull:ivb */
87f8020e
JB
4849 I915_WRITE(_3D_CHICKEN3,
4850 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
4851
ecdb4eb7 4852 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
4853 I915_WRITE(IVB_CHICKEN3,
4854 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
4855 CHICKEN3_DGMG_DONE_FIX_DISABLE);
4856
ecdb4eb7 4857 /* WaDisablePSDDualDispatchEnable:ivb */
12f3382b
JB
4858 if (IS_IVB_GT1(dev))
4859 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
4860 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
4861 else
4862 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
4863 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
4864
ecdb4eb7 4865 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
4866 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4867 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4868
ecdb4eb7 4869 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
4870 I915_WRITE(GEN7_L3CNTLREG1,
4871 GEN7_WA_FOR_GEN7_L3_CONTROL);
4872 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976
JB
4873 GEN7_WA_L3_CHICKEN_MODE);
4874 if (IS_IVB_GT1(dev))
4875 I915_WRITE(GEN7_ROW_CHICKEN2,
4876 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
4877 else
4878 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
4879 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
4880
6f1d69b0 4881
ecdb4eb7 4882 /* WaForceL3Serialization:ivb */
61939d97
JB
4883 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
4884 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
4885
0f846f81
JB
4886 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4887 * gating disable must be set. Failure to set it results in
4888 * flickering pixels due to Z write ordering failures after
4889 * some amount of runtime in the Mesa "fire" demo, and Unigine
4890 * Sanctuary and Tropics, and apparently anything else with
4891 * alpha test or pixel discard.
4892 *
4893 * According to the spec, bit 11 (RCCUNIT) must also be set,
4894 * but we didn't debug actual testcases to find it out.
4895 *
4896 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 4897 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
4898 */
4899 I915_WRITE(GEN6_UCGCTL2,
4900 GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
4901 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
4902
ecdb4eb7 4903 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
4904 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4905 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4906 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4907
0e088b8f 4908 g4x_disable_trickle_feed(dev);
6f1d69b0 4909
ecdb4eb7 4910 /* WaMbcDriverBootEnable:ivb */
b4ae3f22
JB
4911 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4912 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4913
ecdb4eb7 4914 /* WaVSRefCountFullforceMissDisable:ivb */
6f1d69b0 4915 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 4916
ecdb4eb7 4917 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
4918 I915_WRITE(CACHE_MODE_1,
4919 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223
BW
4920
4921 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4922 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4923 snpcr |= GEN6_MBC_SNPCR_MED;
4924 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 4925
ab5c608b
BW
4926 if (!HAS_PCH_NOP(dev))
4927 cpt_init_clock_gating(dev);
1d7aaa0c
DV
4928
4929 gen6_check_mch_setup(dev);
6f1d69b0
ED
4930}
4931
1fa61106 4932static void valleyview_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
4933{
4934 struct drm_i915_private *dev_priv = dev->dev_private;
6f1d69b0 4935
d7fe0cc0 4936 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 4937
ecdb4eb7 4938 /* WaDisableEarlyCull:vlv */
87f8020e
JB
4939 I915_WRITE(_3D_CHICKEN3,
4940 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
4941
ecdb4eb7 4942 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
4943 I915_WRITE(IVB_CHICKEN3,
4944 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
4945 CHICKEN3_DGMG_DONE_FIX_DISABLE);
4946
ecdb4eb7 4947 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 4948 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
4949 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
4950 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 4951
ecdb4eb7 4952 /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
6f1d69b0
ED
4953 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
4954 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
4955
ecdb4eb7 4956 /* WaApplyL3ControlAndL3ChickenMode:vlv */
d0cf5ead 4957 I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
6f1d69b0
ED
4958 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
4959
ecdb4eb7 4960 /* WaForceL3Serialization:vlv */
61939d97
JB
4961 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
4962 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
4963
ecdb4eb7 4964 /* WaDisableDopClockGating:vlv */
8ab43976
JB
4965 I915_WRITE(GEN7_ROW_CHICKEN2,
4966 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
4967
ecdb4eb7 4968 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
4969 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
4970 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
4971 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
4972
ecdb4eb7 4973 /* WaMbcDriverBootEnable:vlv */
b4ae3f22
JB
4974 I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
4975 GEN6_MBCTL_ENABLE_BOOT_FETCH);
4976
0f846f81
JB
4977
4978 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4979 * gating disable must be set. Failure to set it results in
4980 * flickering pixels due to Z write ordering failures after
4981 * some amount of runtime in the Mesa "fire" demo, and Unigine
4982 * Sanctuary and Tropics, and apparently anything else with
4983 * alpha test or pixel discard.
4984 *
4985 * According to the spec, bit 11 (RCCUNIT) must also be set,
4986 * but we didn't debug actual testcases to find it out.
4987 *
4988 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 4989 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81 4990 *
ecdb4eb7
DL
4991 * Also apply WaDisableVDSUnitClockGating:vlv and
4992 * WaDisableRCPBUnitClockGating:vlv.
0f846f81
JB
4993 */
4994 I915_WRITE(GEN6_UCGCTL2,
4995 GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
6edaa7fc 4996 GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
0f846f81
JB
4997 GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
4998 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
4999 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5000
e3f33d46
JB
5001 I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
5002
e0d8d59b 5003 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6f1d69b0 5004
6b26c86d
DV
5005 I915_WRITE(CACHE_MODE_1,
5006 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 5007
2d809570 5008 /*
ecdb4eb7 5009 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
5010 * Disable clock gating on th GCFG unit to prevent a delay
5011 * in the reporting of vblank events.
5012 */
4e8c84a5
JB
5013 I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
5014
5015 /* Conservative clock gating settings for now */
5016 I915_WRITE(0x9400, 0xffffffff);
5017 I915_WRITE(0x9404, 0xffffffff);
5018 I915_WRITE(0x9408, 0xffffffff);
5019 I915_WRITE(0x940c, 0xffffffff);
5020 I915_WRITE(0x9410, 0xffffffff);
5021 I915_WRITE(0x9414, 0xffffffff);
5022 I915_WRITE(0x9418, 0xffffffff);
6f1d69b0
ED
5023}
5024
1fa61106 5025static void g4x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5026{
5027 struct drm_i915_private *dev_priv = dev->dev_private;
5028 uint32_t dspclk_gate;
5029
5030 I915_WRITE(RENCLK_GATE_D1, 0);
5031 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5032 GS_UNIT_CLOCK_GATE_DISABLE |
5033 CL_UNIT_CLOCK_GATE_DISABLE);
5034 I915_WRITE(RAMCLK_GATE_D, 0);
5035 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5036 OVRUNIT_CLOCK_GATE_DISABLE |
5037 OVCUNIT_CLOCK_GATE_DISABLE;
5038 if (IS_GM45(dev))
5039 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5040 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
5041
5042 /* WaDisableRenderCachePipelinedFlush */
5043 I915_WRITE(CACHE_MODE_0,
5044 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 5045
0e088b8f 5046 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
5047}
5048
1fa61106 5049static void crestline_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5050{
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052
5053 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5054 I915_WRITE(RENCLK_GATE_D2, 0);
5055 I915_WRITE(DSPCLK_GATE_D, 0);
5056 I915_WRITE(RAMCLK_GATE_D, 0);
5057 I915_WRITE16(DEUC, 0);
20f94967
VS
5058 I915_WRITE(MI_ARB_STATE,
5059 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
5060}
5061
1fa61106 5062static void broadwater_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5063{
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065
5066 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5067 I965_RCC_CLOCK_GATE_DISABLE |
5068 I965_RCPB_CLOCK_GATE_DISABLE |
5069 I965_ISC_CLOCK_GATE_DISABLE |
5070 I965_FBC_CLOCK_GATE_DISABLE);
5071 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
5072 I915_WRITE(MI_ARB_STATE,
5073 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
5074}
5075
1fa61106 5076static void gen3_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5077{
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 u32 dstate = I915_READ(D_STATE);
5080
5081 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5082 DSTATE_DOT_CLOCK_GATING;
5083 I915_WRITE(D_STATE, dstate);
13a86b85
CW
5084
5085 if (IS_PINEVIEW(dev))
5086 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
5087
5088 /* IIR "flip pending" means done if this bit is set */
5089 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
6f1d69b0
ED
5090}
5091
1fa61106 5092static void i85x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5093{
5094 struct drm_i915_private *dev_priv = dev->dev_private;
5095
5096 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5097}
5098
1fa61106 5099static void i830_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5100{
5101 struct drm_i915_private *dev_priv = dev->dev_private;
5102
5103 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5104}
5105
6f1d69b0
ED
5106void intel_init_clock_gating(struct drm_device *dev)
5107{
5108 struct drm_i915_private *dev_priv = dev->dev_private;
5109
5110 dev_priv->display.init_clock_gating(dev);
6f1d69b0
ED
5111}
5112
7d708ee4
ID
5113void intel_suspend_hw(struct drm_device *dev)
5114{
5115 if (HAS_PCH_LPT(dev))
5116 lpt_suspend_hw(dev);
5117}
5118
15d199ea
PZ
5119/**
5120 * We should only use the power well if we explicitly asked the hardware to
5121 * enable it, so check if it's enabled and also check if we've requested it to
5122 * be enabled.
5123 */
b97186f0
PZ
5124bool intel_display_power_enabled(struct drm_device *dev,
5125 enum intel_display_power_domain domain)
15d199ea
PZ
5126{
5127 struct drm_i915_private *dev_priv = dev->dev_private;
5128
b97186f0
PZ
5129 if (!HAS_POWER_WELL(dev))
5130 return true;
5131
5132 switch (domain) {
5133 case POWER_DOMAIN_PIPE_A:
5134 case POWER_DOMAIN_TRANSCODER_EDP:
5135 return true;
5136 case POWER_DOMAIN_PIPE_B:
5137 case POWER_DOMAIN_PIPE_C:
5138 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
5139 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
5140 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
5141 case POWER_DOMAIN_TRANSCODER_A:
5142 case POWER_DOMAIN_TRANSCODER_B:
5143 case POWER_DOMAIN_TRANSCODER_C:
15d199ea
PZ
5144 return I915_READ(HSW_PWR_WELL_DRIVER) ==
5145 (HSW_PWR_WELL_ENABLE | HSW_PWR_WELL_STATE);
b97186f0
PZ
5146 default:
5147 BUG();
5148 }
15d199ea
PZ
5149}
5150
a38911a3 5151static void __intel_set_power_well(struct drm_device *dev, bool enable)
d0d3e513
ED
5152{
5153 struct drm_i915_private *dev_priv = dev->dev_private;
fa42e23c
PZ
5154 bool is_enabled, enable_requested;
5155 uint32_t tmp;
d0d3e513 5156
fa42e23c
PZ
5157 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
5158 is_enabled = tmp & HSW_PWR_WELL_STATE;
5159 enable_requested = tmp & HSW_PWR_WELL_ENABLE;
d0d3e513 5160
fa42e23c
PZ
5161 if (enable) {
5162 if (!enable_requested)
5163 I915_WRITE(HSW_PWR_WELL_DRIVER, HSW_PWR_WELL_ENABLE);
d0d3e513 5164
fa42e23c
PZ
5165 if (!is_enabled) {
5166 DRM_DEBUG_KMS("Enabling power well\n");
5167 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
5168 HSW_PWR_WELL_STATE), 20))
5169 DRM_ERROR("Timeout enabling power well\n");
5170 }
5171 } else {
5172 if (enable_requested) {
5173 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
5174 DRM_DEBUG_KMS("Requesting to disable the power well\n");
d0d3e513
ED
5175 }
5176 }
fa42e23c 5177}
d0d3e513 5178
a38911a3
WX
5179static struct i915_power_well *hsw_pwr;
5180
5181/* Display audio driver power well request */
5182void i915_request_power_well(void)
5183{
5184 if (WARN_ON(!hsw_pwr))
5185 return;
5186
5187 spin_lock_irq(&hsw_pwr->lock);
5188 if (!hsw_pwr->count++ &&
5189 !hsw_pwr->i915_request)
5190 __intel_set_power_well(hsw_pwr->device, true);
5191 spin_unlock_irq(&hsw_pwr->lock);
5192}
5193EXPORT_SYMBOL_GPL(i915_request_power_well);
5194
5195/* Display audio driver power well release */
5196void i915_release_power_well(void)
5197{
5198 if (WARN_ON(!hsw_pwr))
5199 return;
5200
5201 spin_lock_irq(&hsw_pwr->lock);
5202 WARN_ON(!hsw_pwr->count);
5203 if (!--hsw_pwr->count &&
5204 !hsw_pwr->i915_request)
5205 __intel_set_power_well(hsw_pwr->device, false);
5206 spin_unlock_irq(&hsw_pwr->lock);
5207}
5208EXPORT_SYMBOL_GPL(i915_release_power_well);
5209
5210int i915_init_power_well(struct drm_device *dev)
5211{
5212 struct drm_i915_private *dev_priv = dev->dev_private;
5213
5214 hsw_pwr = &dev_priv->power_well;
5215
5216 hsw_pwr->device = dev;
5217 spin_lock_init(&hsw_pwr->lock);
5218 hsw_pwr->count = 0;
5219
5220 return 0;
5221}
5222
5223void i915_remove_power_well(struct drm_device *dev)
5224{
5225 hsw_pwr = NULL;
5226}
5227
5228void intel_set_power_well(struct drm_device *dev, bool enable)
5229{
5230 struct drm_i915_private *dev_priv = dev->dev_private;
5231 struct i915_power_well *power_well = &dev_priv->power_well;
5232
5233 if (!HAS_POWER_WELL(dev))
5234 return;
5235
5236 if (!i915_disable_power_well && !enable)
5237 return;
5238
5239 spin_lock_irq(&power_well->lock);
5240 power_well->i915_request = enable;
5241
5242 /* only reject "disable" power well request */
5243 if (power_well->count && !enable) {
5244 spin_unlock_irq(&power_well->lock);
5245 return;
5246 }
5247
5248 __intel_set_power_well(dev, enable);
5249 spin_unlock_irq(&power_well->lock);
5250}
5251
fa42e23c
PZ
5252/*
5253 * Starting with Haswell, we have a "Power Down Well" that can be turned off
5254 * when not needed anymore. We have 4 registers that can request the power well
5255 * to be enabled, and it will only be disabled if none of the registers is
5256 * requesting it to be enabled.
d0d3e513 5257 */
fa42e23c 5258void intel_init_power_well(struct drm_device *dev)
d0d3e513
ED
5259{
5260 struct drm_i915_private *dev_priv = dev->dev_private;
d0d3e513 5261
86d52df6 5262 if (!HAS_POWER_WELL(dev))
d0d3e513
ED
5263 return;
5264
fa42e23c
PZ
5265 /* For now, we need the power well to be always enabled. */
5266 intel_set_power_well(dev, true);
d0d3e513 5267
fa42e23c
PZ
5268 /* We're taking over the BIOS, so clear any requests made by it since
5269 * the driver is in charge now. */
5270 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE)
5271 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
d0d3e513
ED
5272}
5273
1fa61106
ED
5274/* Set up chip specific power management-related functions */
5275void intel_init_pm(struct drm_device *dev)
5276{
5277 struct drm_i915_private *dev_priv = dev->dev_private;
5278
5279 if (I915_HAS_FBC(dev)) {
5280 if (HAS_PCH_SPLIT(dev)) {
5281 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
891348b2 5282 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
abe959c7
RV
5283 dev_priv->display.enable_fbc =
5284 gen7_enable_fbc;
5285 else
5286 dev_priv->display.enable_fbc =
5287 ironlake_enable_fbc;
1fa61106
ED
5288 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5289 } else if (IS_GM45(dev)) {
5290 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5291 dev_priv->display.enable_fbc = g4x_enable_fbc;
5292 dev_priv->display.disable_fbc = g4x_disable_fbc;
5293 } else if (IS_CRESTLINE(dev)) {
5294 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5295 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5296 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5297 }
5298 /* 855GM needs testing */
5299 }
5300
c921aba8
DV
5301 /* For cxsr */
5302 if (IS_PINEVIEW(dev))
5303 i915_pineview_get_mem_freq(dev);
5304 else if (IS_GEN5(dev))
5305 i915_ironlake_get_mem_freq(dev);
5306
1fa61106
ED
5307 /* For FIFO watermark updates */
5308 if (HAS_PCH_SPLIT(dev)) {
53615a5e
VS
5309 intel_setup_wm_latency(dev);
5310
1fa61106 5311 if (IS_GEN5(dev)) {
53615a5e
VS
5312 if (dev_priv->wm.pri_latency[1] &&
5313 dev_priv->wm.spr_latency[1] &&
5314 dev_priv->wm.cur_latency[1])
1fa61106
ED
5315 dev_priv->display.update_wm = ironlake_update_wm;
5316 else {
5317 DRM_DEBUG_KMS("Failed to get proper latency. "
5318 "Disable CxSR\n");
5319 dev_priv->display.update_wm = NULL;
5320 }
5321 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
5322 } else if (IS_GEN6(dev)) {
53615a5e
VS
5323 if (dev_priv->wm.pri_latency[0] &&
5324 dev_priv->wm.spr_latency[0] &&
5325 dev_priv->wm.cur_latency[0]) {
1fa61106
ED
5326 dev_priv->display.update_wm = sandybridge_update_wm;
5327 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
5328 } else {
5329 DRM_DEBUG_KMS("Failed to read display plane latency. "
5330 "Disable CxSR\n");
5331 dev_priv->display.update_wm = NULL;
5332 }
5333 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
5334 } else if (IS_IVYBRIDGE(dev)) {
53615a5e
VS
5335 if (dev_priv->wm.pri_latency[0] &&
5336 dev_priv->wm.spr_latency[0] &&
5337 dev_priv->wm.cur_latency[0]) {
c43d0188 5338 dev_priv->display.update_wm = ivybridge_update_wm;
1fa61106
ED
5339 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
5340 } else {
5341 DRM_DEBUG_KMS("Failed to read display plane latency. "
5342 "Disable CxSR\n");
5343 dev_priv->display.update_wm = NULL;
5344 }
5345 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
6b8a5eeb 5346 } else if (IS_HASWELL(dev)) {
53615a5e
VS
5347 if (dev_priv->wm.pri_latency[0] &&
5348 dev_priv->wm.spr_latency[0] &&
5349 dev_priv->wm.cur_latency[0]) {
1011d8c4 5350 dev_priv->display.update_wm = haswell_update_wm;
526682e9
PZ
5351 dev_priv->display.update_sprite_wm =
5352 haswell_update_sprite_wm;
6b8a5eeb
ED
5353 } else {
5354 DRM_DEBUG_KMS("Failed to read display plane latency. "
5355 "Disable CxSR\n");
5356 dev_priv->display.update_wm = NULL;
5357 }
cad2a2d7 5358 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
1fa61106
ED
5359 } else
5360 dev_priv->display.update_wm = NULL;
5361 } else if (IS_VALLEYVIEW(dev)) {
5362 dev_priv->display.update_wm = valleyview_update_wm;
5363 dev_priv->display.init_clock_gating =
5364 valleyview_init_clock_gating;
1fa61106
ED
5365 } else if (IS_PINEVIEW(dev)) {
5366 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
5367 dev_priv->is_ddr3,
5368 dev_priv->fsb_freq,
5369 dev_priv->mem_freq)) {
5370 DRM_INFO("failed to find known CxSR latency "
5371 "(found ddr%s fsb freq %d, mem freq %d), "
5372 "disabling CxSR\n",
5373 (dev_priv->is_ddr3 == 1) ? "3" : "2",
5374 dev_priv->fsb_freq, dev_priv->mem_freq);
5375 /* Disable CxSR and never update its watermark again */
5376 pineview_disable_cxsr(dev);
5377 dev_priv->display.update_wm = NULL;
5378 } else
5379 dev_priv->display.update_wm = pineview_update_wm;
5380 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
5381 } else if (IS_G4X(dev)) {
5382 dev_priv->display.update_wm = g4x_update_wm;
5383 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
5384 } else if (IS_GEN4(dev)) {
5385 dev_priv->display.update_wm = i965_update_wm;
5386 if (IS_CRESTLINE(dev))
5387 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
5388 else if (IS_BROADWATER(dev))
5389 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
5390 } else if (IS_GEN3(dev)) {
5391 dev_priv->display.update_wm = i9xx_update_wm;
5392 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
5393 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
5394 } else if (IS_I865G(dev)) {
5395 dev_priv->display.update_wm = i830_update_wm;
5396 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
5397 dev_priv->display.get_fifo_size = i830_get_fifo_size;
5398 } else if (IS_I85X(dev)) {
5399 dev_priv->display.update_wm = i9xx_update_wm;
5400 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
5401 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
5402 } else {
5403 dev_priv->display.update_wm = i830_update_wm;
5404 dev_priv->display.init_clock_gating = i830_init_clock_gating;
5405 if (IS_845G(dev))
5406 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5407 else
5408 dev_priv->display.get_fifo_size = i830_get_fifo_size;
5409 }
5410}
5411
42c0526c
BW
5412int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
5413{
4fc688ce 5414 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
5415
5416 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
5417 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
5418 return -EAGAIN;
5419 }
5420
5421 I915_WRITE(GEN6_PCODE_DATA, *val);
5422 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
5423
5424 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
5425 500)) {
5426 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
5427 return -ETIMEDOUT;
5428 }
5429
5430 *val = I915_READ(GEN6_PCODE_DATA);
5431 I915_WRITE(GEN6_PCODE_DATA, 0);
5432
5433 return 0;
5434}
5435
5436int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
5437{
4fc688ce 5438 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
5439
5440 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
5441 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
5442 return -EAGAIN;
5443 }
5444
5445 I915_WRITE(GEN6_PCODE_DATA, val);
5446 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
5447
5448 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
5449 500)) {
5450 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
5451 return -ETIMEDOUT;
5452 }
5453
5454 I915_WRITE(GEN6_PCODE_DATA, 0);
5455
5456 return 0;
5457}
a0e4e199 5458
855ba3be
JB
5459int vlv_gpu_freq(int ddr_freq, int val)
5460{
5461 int mult, base;
5462
5463 switch (ddr_freq) {
5464 case 800:
5465 mult = 20;
5466 base = 120;
5467 break;
5468 case 1066:
5469 mult = 22;
5470 base = 133;
5471 break;
5472 case 1333:
5473 mult = 21;
5474 base = 125;
5475 break;
5476 default:
5477 return -1;
5478 }
5479
5480 return ((val - 0xbd) * mult) + base;
5481}
5482
5483int vlv_freq_opcode(int ddr_freq, int val)
5484{
5485 int mult, base;
5486
5487 switch (ddr_freq) {
5488 case 800:
5489 mult = 20;
5490 base = 120;
5491 break;
5492 case 1066:
5493 mult = 22;
5494 base = 133;
5495 break;
5496 case 1333:
5497 mult = 21;
5498 base = 125;
5499 break;
5500 default:
5501 return -1;
5502 }
5503
5504 val /= mult;
5505 val -= base / mult;
5506 val += 0xbd;
5507
5508 if (val > 0xea)
5509 val = 0xea;
5510
5511 return val;
5512}
5513
907b28c5
CW
5514void intel_pm_init(struct drm_device *dev)
5515{
5516 struct drm_i915_private *dev_priv = dev->dev_private;
5517
5518 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
5519 intel_gen6_powersave_work);
5520}
5521