]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_pm.c
drm/i915/skl: SKL Watermark Computation
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
85208be0
ED
29#include "i915_drv.h"
30#include "intel_drv.h"
eb48eb00
DV
31#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
85208be0 33
dc39fff7
BW
34/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
f6750b3c
ED
55/* FBC, or Frame Buffer Compression, is a technique employed to compress the
56 * framebuffer contents in-memory, aiming at reducing the required bandwidth
57 * during in-memory transfers and, therefore, reduce the power packet.
85208be0 58 *
f6750b3c
ED
59 * The benefits of FBC are mostly visible with solid backgrounds and
60 * variation-less patterns.
85208be0 61 *
f6750b3c
ED
62 * FBC-related functionality can be enabled by the means of the
63 * i915.i915_enable_fbc parameter
85208be0
ED
64 */
65
da2078cd
DL
66static void gen9_init_clock_gating(struct drm_device *dev)
67{
acd5c346
DL
68 struct drm_i915_private *dev_priv = dev->dev_private;
69
70 /*
71 * WaDisableSDEUnitClockGating:skl
72 * This seems to be a pre-production w/a.
73 */
74 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
75 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
91e41d16 76
3ca5da43
DL
77 /*
78 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
79 * This is a pre-production w/a.
80 */
81 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
82 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
83 ~GEN9_DG_MIRROR_FIX_ENABLE);
84
91e41d16
DL
85 /* Wa4x4STCOptimizationDisable:skl */
86 I915_WRITE(CACHE_MODE_1,
87 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
da2078cd
DL
88}
89
1fa61106 90static void i8xx_disable_fbc(struct drm_device *dev)
85208be0
ED
91{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 u32 fbc_ctl;
94
9adccc60
PZ
95 dev_priv->fbc.enabled = false;
96
85208be0
ED
97 /* Disable compression */
98 fbc_ctl = I915_READ(FBC_CONTROL);
99 if ((fbc_ctl & FBC_CTL_EN) == 0)
100 return;
101
102 fbc_ctl &= ~FBC_CTL_EN;
103 I915_WRITE(FBC_CONTROL, fbc_ctl);
104
105 /* Wait for compressing bit to clear */
106 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
107 DRM_DEBUG_KMS("FBC idle timed out\n");
108 return;
109 }
110
111 DRM_DEBUG_KMS("disabled FBC\n");
112}
113
993495ae 114static void i8xx_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
115{
116 struct drm_device *dev = crtc->dev;
117 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 118 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 119 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0
ED
120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
121 int cfb_pitch;
7f2cf220 122 int i;
159f9875 123 u32 fbc_ctl;
85208be0 124
9adccc60
PZ
125 dev_priv->fbc.enabled = true;
126
5c3fe8b0 127 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
85208be0
ED
128 if (fb->pitches[0] < cfb_pitch)
129 cfb_pitch = fb->pitches[0];
130
42a430f5
VS
131 /* FBC_CTL wants 32B or 64B units */
132 if (IS_GEN2(dev))
133 cfb_pitch = (cfb_pitch / 32) - 1;
134 else
135 cfb_pitch = (cfb_pitch / 64) - 1;
85208be0
ED
136
137 /* Clear old tags */
138 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
139 I915_WRITE(FBC_TAG + (i * 4), 0);
140
159f9875
VS
141 if (IS_GEN4(dev)) {
142 u32 fbc_ctl2;
143
144 /* Set it up... */
145 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
7f2cf220 146 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
159f9875
VS
147 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
148 I915_WRITE(FBC_FENCE_OFF, crtc->y);
149 }
85208be0
ED
150
151 /* enable it... */
993495ae
VS
152 fbc_ctl = I915_READ(FBC_CONTROL);
153 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
154 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
85208be0
ED
155 if (IS_I945GM(dev))
156 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
157 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
85208be0
ED
158 fbc_ctl |= obj->fence_reg;
159 I915_WRITE(FBC_CONTROL, fbc_ctl);
160
5cd5410e 161 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
84f44ce7 162 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
85208be0
ED
163}
164
1fa61106 165static bool i8xx_fbc_enabled(struct drm_device *dev)
85208be0
ED
166{
167 struct drm_i915_private *dev_priv = dev->dev_private;
168
169 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
170}
171
993495ae 172static void g4x_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
173{
174 struct drm_device *dev = crtc->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 176 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 177 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0 178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
85208be0
ED
179 u32 dpfc_ctl;
180
9adccc60
PZ
181 dev_priv->fbc.enabled = true;
182
3fa2e0ee
VS
183 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
184 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
185 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
186 else
187 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
85208be0 188 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
85208be0 189
85208be0
ED
190 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
191
192 /* enable it... */
fe74c1a5 193 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
85208be0 194
84f44ce7 195 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
196}
197
1fa61106 198static void g4x_disable_fbc(struct drm_device *dev)
85208be0
ED
199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201 u32 dpfc_ctl;
202
9adccc60
PZ
203 dev_priv->fbc.enabled = false;
204
85208be0
ED
205 /* Disable compression */
206 dpfc_ctl = I915_READ(DPFC_CONTROL);
207 if (dpfc_ctl & DPFC_CTL_EN) {
208 dpfc_ctl &= ~DPFC_CTL_EN;
209 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
210
211 DRM_DEBUG_KMS("disabled FBC\n");
212 }
213}
214
1fa61106 215static bool g4x_fbc_enabled(struct drm_device *dev)
85208be0
ED
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218
219 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
220}
221
222static void sandybridge_blit_fbc_update(struct drm_device *dev)
223{
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 u32 blt_ecoskpd;
226
227 /* Make sure blitter notifies FBC of writes */
940aece4
D
228
229 /* Blitter is part of Media powerwell on VLV. No impact of
230 * his param in other platforms for now */
231 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
c8d9a590 232
85208be0
ED
233 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
234 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
235 GEN6_BLITTER_LOCK_SHIFT;
236 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
237 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
238 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
239 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
240 GEN6_BLITTER_LOCK_SHIFT);
241 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
242 POSTING_READ(GEN6_BLITTER_ECOSKPD);
c8d9a590 243
940aece4 244 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
85208be0
ED
245}
246
993495ae 247static void ironlake_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
248{
249 struct drm_device *dev = crtc->dev;
250 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 251 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 252 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0 253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
85208be0
ED
254 u32 dpfc_ctl;
255
9adccc60
PZ
256 dev_priv->fbc.enabled = true;
257
46f3dab9 258 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
3fa2e0ee 259 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
5e59f717
BW
260 dev_priv->fbc.threshold++;
261
262 switch (dev_priv->fbc.threshold) {
263 case 4:
264 case 3:
265 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
266 break;
267 case 2:
3fa2e0ee 268 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
5e59f717
BW
269 break;
270 case 1:
3fa2e0ee 271 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
5e59f717
BW
272 break;
273 }
d629336b
VS
274 dpfc_ctl |= DPFC_CTL_FENCE_EN;
275 if (IS_GEN5(dev))
276 dpfc_ctl |= obj->fence_reg;
85208be0 277
85208be0 278 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
f343c5f6 279 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
85208be0
ED
280 /* enable it... */
281 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
282
283 if (IS_GEN6(dev)) {
284 I915_WRITE(SNB_DPFC_CTL_SA,
285 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
286 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
287 sandybridge_blit_fbc_update(dev);
288 }
289
84f44ce7 290 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
291}
292
1fa61106 293static void ironlake_disable_fbc(struct drm_device *dev)
85208be0
ED
294{
295 struct drm_i915_private *dev_priv = dev->dev_private;
296 u32 dpfc_ctl;
297
9adccc60
PZ
298 dev_priv->fbc.enabled = false;
299
85208be0
ED
300 /* Disable compression */
301 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
302 if (dpfc_ctl & DPFC_CTL_EN) {
303 dpfc_ctl &= ~DPFC_CTL_EN;
304 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
305
306 DRM_DEBUG_KMS("disabled FBC\n");
307 }
308}
309
1fa61106 310static bool ironlake_fbc_enabled(struct drm_device *dev)
85208be0
ED
311{
312 struct drm_i915_private *dev_priv = dev->dev_private;
313
314 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
315}
316
993495ae 317static void gen7_enable_fbc(struct drm_crtc *crtc)
abe959c7
RV
318{
319 struct drm_device *dev = crtc->dev;
320 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 321 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 322 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
abe959c7 323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3fa2e0ee 324 u32 dpfc_ctl;
abe959c7 325
9adccc60
PZ
326 dev_priv->fbc.enabled = true;
327
3fa2e0ee
VS
328 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
329 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
5e59f717
BW
330 dev_priv->fbc.threshold++;
331
332 switch (dev_priv->fbc.threshold) {
333 case 4:
334 case 3:
335 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
336 break;
337 case 2:
3fa2e0ee 338 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
5e59f717
BW
339 break;
340 case 1:
3fa2e0ee 341 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
5e59f717
BW
342 break;
343 }
344
3fa2e0ee
VS
345 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
346
da46f936
RV
347 if (dev_priv->fbc.false_color)
348 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
349
3fa2e0ee 350 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
abe959c7 351
891348b2 352 if (IS_IVYBRIDGE(dev)) {
7dd23ba0 353 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
2adb6db8
VS
354 I915_WRITE(ILK_DISPLAY_CHICKEN1,
355 I915_READ(ILK_DISPLAY_CHICKEN1) |
356 ILK_FBCQ_DIS);
28554164 357 } else {
2adb6db8 358 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
8f670bb1
VS
359 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
360 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
361 HSW_FBCQ_DIS);
891348b2 362 }
b74ea102 363
abe959c7
RV
364 I915_WRITE(SNB_DPFC_CTL_SA,
365 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
366 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
367
368 sandybridge_blit_fbc_update(dev);
369
b19870ee 370 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
abe959c7
RV
371}
372
85208be0
ED
373bool intel_fbc_enabled(struct drm_device *dev)
374{
375 struct drm_i915_private *dev_priv = dev->dev_private;
376
9adccc60 377 return dev_priv->fbc.enabled;
85208be0
ED
378}
379
1d73c2a8 380void bdw_fbc_sw_flush(struct drm_device *dev, u32 value)
c5ad011d
RV
381{
382 struct drm_i915_private *dev_priv = dev->dev_private;
383
384 if (!IS_GEN8(dev))
385 return;
386
01d06e9f
RV
387 if (!intel_fbc_enabled(dev))
388 return;
389
c5ad011d
RV
390 I915_WRITE(MSG_FBC_REND_STATE, value);
391}
392
85208be0
ED
393static void intel_fbc_work_fn(struct work_struct *__work)
394{
395 struct intel_fbc_work *work =
396 container_of(to_delayed_work(__work),
397 struct intel_fbc_work, work);
398 struct drm_device *dev = work->crtc->dev;
399 struct drm_i915_private *dev_priv = dev->dev_private;
400
401 mutex_lock(&dev->struct_mutex);
5c3fe8b0 402 if (work == dev_priv->fbc.fbc_work) {
85208be0
ED
403 /* Double check that we haven't switched fb without cancelling
404 * the prior work.
405 */
f4510a27 406 if (work->crtc->primary->fb == work->fb) {
993495ae 407 dev_priv->display.enable_fbc(work->crtc);
85208be0 408
5c3fe8b0 409 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
f4510a27 410 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
5c3fe8b0 411 dev_priv->fbc.y = work->crtc->y;
85208be0
ED
412 }
413
5c3fe8b0 414 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
415 }
416 mutex_unlock(&dev->struct_mutex);
417
418 kfree(work);
419}
420
421static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
422{
5c3fe8b0 423 if (dev_priv->fbc.fbc_work == NULL)
85208be0
ED
424 return;
425
426 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
427
428 /* Synchronisation is provided by struct_mutex and checking of
5c3fe8b0 429 * dev_priv->fbc.fbc_work, so we can perform the cancellation
85208be0
ED
430 * entirely asynchronously.
431 */
5c3fe8b0 432 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
85208be0 433 /* tasklet was killed before being run, clean up */
5c3fe8b0 434 kfree(dev_priv->fbc.fbc_work);
85208be0
ED
435
436 /* Mark the work as no longer wanted so that if it does
437 * wake-up (because the work was already running and waiting
438 * for our mutex), it will discover that is no longer
439 * necessary to run.
440 */
5c3fe8b0 441 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
442}
443
993495ae 444static void intel_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
445{
446 struct intel_fbc_work *work;
447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
449
450 if (!dev_priv->display.enable_fbc)
451 return;
452
453 intel_cancel_fbc_work(dev_priv);
454
b14c5679 455 work = kzalloc(sizeof(*work), GFP_KERNEL);
85208be0 456 if (work == NULL) {
6cdcb5e7 457 DRM_ERROR("Failed to allocate FBC work structure\n");
993495ae 458 dev_priv->display.enable_fbc(crtc);
85208be0
ED
459 return;
460 }
461
462 work->crtc = crtc;
f4510a27 463 work->fb = crtc->primary->fb;
85208be0
ED
464 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
465
5c3fe8b0 466 dev_priv->fbc.fbc_work = work;
85208be0 467
85208be0
ED
468 /* Delay the actual enabling to let pageflipping cease and the
469 * display to settle before starting the compression. Note that
470 * this delay also serves a second purpose: it allows for a
471 * vblank to pass after disabling the FBC before we attempt
472 * to modify the control registers.
473 *
474 * A more complicated solution would involve tracking vblanks
475 * following the termination of the page-flipping sequence
476 * and indeed performing the enable as a co-routine and not
477 * waiting synchronously upon the vblank.
7457d617
DL
478 *
479 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
85208be0
ED
480 */
481 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
482}
483
484void intel_disable_fbc(struct drm_device *dev)
485{
486 struct drm_i915_private *dev_priv = dev->dev_private;
487
488 intel_cancel_fbc_work(dev_priv);
489
490 if (!dev_priv->display.disable_fbc)
491 return;
492
493 dev_priv->display.disable_fbc(dev);
5c3fe8b0 494 dev_priv->fbc.plane = -1;
85208be0
ED
495}
496
29ebf90f
CW
497static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
498 enum no_fbc_reason reason)
499{
500 if (dev_priv->fbc.no_fbc_reason == reason)
501 return false;
502
503 dev_priv->fbc.no_fbc_reason = reason;
504 return true;
505}
506
85208be0
ED
507/**
508 * intel_update_fbc - enable/disable FBC as needed
509 * @dev: the drm_device
510 *
511 * Set up the framebuffer compression hardware at mode set time. We
512 * enable it if possible:
513 * - plane A only (on pre-965)
514 * - no pixel mulitply/line duplication
515 * - no alpha buffer discard
516 * - no dual wide
f85da868 517 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
85208be0
ED
518 *
519 * We can't assume that any compression will take place (worst case),
520 * so the compressed buffer has to be the same size as the uncompressed
521 * one. It also must reside (along with the line length buffer) in
522 * stolen memory.
523 *
524 * We need to enable/disable FBC on a global basis.
525 */
526void intel_update_fbc(struct drm_device *dev)
527{
528 struct drm_i915_private *dev_priv = dev->dev_private;
529 struct drm_crtc *crtc = NULL, *tmp_crtc;
530 struct intel_crtc *intel_crtc;
531 struct drm_framebuffer *fb;
85208be0 532 struct drm_i915_gem_object *obj;
ef644fda 533 const struct drm_display_mode *adjusted_mode;
37327abd 534 unsigned int max_width, max_height;
85208be0 535
3a77c4c4 536 if (!HAS_FBC(dev)) {
29ebf90f 537 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
85208be0 538 return;
29ebf90f 539 }
85208be0 540
d330a953 541 if (!i915.powersave) {
29ebf90f
CW
542 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
543 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0 544 return;
29ebf90f 545 }
85208be0
ED
546
547 /*
548 * If FBC is already on, we just have to verify that we can
549 * keep it that way...
550 * Need to disable if:
551 * - more than one pipe is active
552 * - changing FBC params (stride, fence, mode)
553 * - new fb is too large to fit in compressed buffer
554 * - going to an unsupported config (interlace, pixel multiply, etc.)
555 */
70e1e0ec 556 for_each_crtc(dev, tmp_crtc) {
3490ea5d 557 if (intel_crtc_active(tmp_crtc) &&
4c445e0e 558 to_intel_crtc(tmp_crtc)->primary_enabled) {
85208be0 559 if (crtc) {
29ebf90f
CW
560 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
561 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
85208be0
ED
562 goto out_disable;
563 }
564 crtc = tmp_crtc;
565 }
566 }
567
f4510a27 568 if (!crtc || crtc->primary->fb == NULL) {
29ebf90f
CW
569 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
570 DRM_DEBUG_KMS("no output, disabling\n");
85208be0
ED
571 goto out_disable;
572 }
573
574 intel_crtc = to_intel_crtc(crtc);
f4510a27 575 fb = crtc->primary->fb;
2ff8fde1 576 obj = intel_fb_obj(fb);
ef644fda 577 adjusted_mode = &intel_crtc->config.adjusted_mode;
85208be0 578
0368920e 579 if (i915.enable_fbc < 0) {
29ebf90f
CW
580 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
581 DRM_DEBUG_KMS("disabled per chip default\n");
8a5729a3 582 goto out_disable;
85208be0 583 }
d330a953 584 if (!i915.enable_fbc) {
29ebf90f
CW
585 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
586 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0
ED
587 goto out_disable;
588 }
ef644fda
VS
589 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
590 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
29ebf90f
CW
591 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
592 DRM_DEBUG_KMS("mode incompatible with compression, "
593 "disabling\n");
85208be0
ED
594 goto out_disable;
595 }
f85da868 596
032843a5
DS
597 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
598 max_width = 4096;
599 max_height = 4096;
600 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
37327abd
VS
601 max_width = 4096;
602 max_height = 2048;
f85da868 603 } else {
37327abd
VS
604 max_width = 2048;
605 max_height = 1536;
f85da868 606 }
37327abd
VS
607 if (intel_crtc->config.pipe_src_w > max_width ||
608 intel_crtc->config.pipe_src_h > max_height) {
29ebf90f
CW
609 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
610 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
85208be0
ED
611 goto out_disable;
612 }
8f94d24b 613 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
c5a44aa0 614 intel_crtc->plane != PLANE_A) {
29ebf90f 615 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
c5a44aa0 616 DRM_DEBUG_KMS("plane not A, disabling compression\n");
85208be0
ED
617 goto out_disable;
618 }
619
620 /* The use of a CPU fence is mandatory in order to detect writes
621 * by the CPU to the scanout and trigger updates to the FBC.
622 */
623 if (obj->tiling_mode != I915_TILING_X ||
624 obj->fence_reg == I915_FENCE_REG_NONE) {
29ebf90f
CW
625 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
626 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
85208be0
ED
627 goto out_disable;
628 }
48404c1e
SJ
629 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
630 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
631 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
632 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
633 goto out_disable;
634 }
85208be0
ED
635
636 /* If the kernel debugger is active, always disable compression */
637 if (in_dbg_master())
638 goto out_disable;
639
2ff8fde1 640 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
5e59f717 641 drm_format_plane_cpp(fb->pixel_format, 0))) {
29ebf90f
CW
642 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
643 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
11be49eb
CW
644 goto out_disable;
645 }
646
85208be0
ED
647 /* If the scanout has not changed, don't modify the FBC settings.
648 * Note that we make the fundamental assumption that the fb->obj
649 * cannot be unpinned (and have its GTT offset and fence revoked)
650 * without first being decoupled from the scanout and FBC disabled.
651 */
5c3fe8b0
BW
652 if (dev_priv->fbc.plane == intel_crtc->plane &&
653 dev_priv->fbc.fb_id == fb->base.id &&
654 dev_priv->fbc.y == crtc->y)
85208be0
ED
655 return;
656
657 if (intel_fbc_enabled(dev)) {
658 /* We update FBC along two paths, after changing fb/crtc
659 * configuration (modeswitching) and after page-flipping
660 * finishes. For the latter, we know that not only did
661 * we disable the FBC at the start of the page-flip
662 * sequence, but also more than one vblank has passed.
663 *
664 * For the former case of modeswitching, it is possible
665 * to switch between two FBC valid configurations
666 * instantaneously so we do need to disable the FBC
667 * before we can modify its control registers. We also
668 * have to wait for the next vblank for that to take
669 * effect. However, since we delay enabling FBC we can
670 * assume that a vblank has passed since disabling and
671 * that we can safely alter the registers in the deferred
672 * callback.
673 *
674 * In the scenario that we go from a valid to invalid
675 * and then back to valid FBC configuration we have
676 * no strict enforcement that a vblank occurred since
677 * disabling the FBC. However, along all current pipe
678 * disabling paths we do need to wait for a vblank at
679 * some point. And we wait before enabling FBC anyway.
680 */
681 DRM_DEBUG_KMS("disabling active FBC for update\n");
682 intel_disable_fbc(dev);
683 }
684
993495ae 685 intel_enable_fbc(crtc);
29ebf90f 686 dev_priv->fbc.no_fbc_reason = FBC_OK;
85208be0
ED
687 return;
688
689out_disable:
690 /* Multiple disables should be harmless */
691 if (intel_fbc_enabled(dev)) {
692 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
693 intel_disable_fbc(dev);
694 }
11be49eb 695 i915_gem_stolen_cleanup_compression(dev);
85208be0
ED
696}
697
c921aba8
DV
698static void i915_pineview_get_mem_freq(struct drm_device *dev)
699{
50227e1c 700 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
701 u32 tmp;
702
703 tmp = I915_READ(CLKCFG);
704
705 switch (tmp & CLKCFG_FSB_MASK) {
706 case CLKCFG_FSB_533:
707 dev_priv->fsb_freq = 533; /* 133*4 */
708 break;
709 case CLKCFG_FSB_800:
710 dev_priv->fsb_freq = 800; /* 200*4 */
711 break;
712 case CLKCFG_FSB_667:
713 dev_priv->fsb_freq = 667; /* 167*4 */
714 break;
715 case CLKCFG_FSB_400:
716 dev_priv->fsb_freq = 400; /* 100*4 */
717 break;
718 }
719
720 switch (tmp & CLKCFG_MEM_MASK) {
721 case CLKCFG_MEM_533:
722 dev_priv->mem_freq = 533;
723 break;
724 case CLKCFG_MEM_667:
725 dev_priv->mem_freq = 667;
726 break;
727 case CLKCFG_MEM_800:
728 dev_priv->mem_freq = 800;
729 break;
730 }
731
732 /* detect pineview DDR3 setting */
733 tmp = I915_READ(CSHRDDR3CTL);
734 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
735}
736
737static void i915_ironlake_get_mem_freq(struct drm_device *dev)
738{
50227e1c 739 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
740 u16 ddrpll, csipll;
741
742 ddrpll = I915_READ16(DDRMPLL1);
743 csipll = I915_READ16(CSIPLL0);
744
745 switch (ddrpll & 0xff) {
746 case 0xc:
747 dev_priv->mem_freq = 800;
748 break;
749 case 0x10:
750 dev_priv->mem_freq = 1066;
751 break;
752 case 0x14:
753 dev_priv->mem_freq = 1333;
754 break;
755 case 0x18:
756 dev_priv->mem_freq = 1600;
757 break;
758 default:
759 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
760 ddrpll & 0xff);
761 dev_priv->mem_freq = 0;
762 break;
763 }
764
20e4d407 765 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
766
767 switch (csipll & 0x3ff) {
768 case 0x00c:
769 dev_priv->fsb_freq = 3200;
770 break;
771 case 0x00e:
772 dev_priv->fsb_freq = 3733;
773 break;
774 case 0x010:
775 dev_priv->fsb_freq = 4266;
776 break;
777 case 0x012:
778 dev_priv->fsb_freq = 4800;
779 break;
780 case 0x014:
781 dev_priv->fsb_freq = 5333;
782 break;
783 case 0x016:
784 dev_priv->fsb_freq = 5866;
785 break;
786 case 0x018:
787 dev_priv->fsb_freq = 6400;
788 break;
789 default:
790 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
791 csipll & 0x3ff);
792 dev_priv->fsb_freq = 0;
793 break;
794 }
795
796 if (dev_priv->fsb_freq == 3200) {
20e4d407 797 dev_priv->ips.c_m = 0;
c921aba8 798 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 799 dev_priv->ips.c_m = 1;
c921aba8 800 } else {
20e4d407 801 dev_priv->ips.c_m = 2;
c921aba8
DV
802 }
803}
804
b445e3b0
ED
805static const struct cxsr_latency cxsr_latency_table[] = {
806 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
807 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
808 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
809 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
810 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
811
812 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
813 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
814 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
815 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
816 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
817
818 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
819 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
820 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
821 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
822 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
823
824 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
825 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
826 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
827 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
828 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
829
830 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
831 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
832 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
833 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
834 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
835
836 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
837 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
838 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
839 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
840 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
841};
842
63c62275 843static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
b445e3b0
ED
844 int is_ddr3,
845 int fsb,
846 int mem)
847{
848 const struct cxsr_latency *latency;
849 int i;
850
851 if (fsb == 0 || mem == 0)
852 return NULL;
853
854 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
855 latency = &cxsr_latency_table[i];
856 if (is_desktop == latency->is_desktop &&
857 is_ddr3 == latency->is_ddr3 &&
858 fsb == latency->fsb_freq && mem == latency->mem_freq)
859 return latency;
860 }
861
862 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
863
864 return NULL;
865}
866
5209b1f4 867void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
b445e3b0 868{
5209b1f4
ID
869 struct drm_device *dev = dev_priv->dev;
870 u32 val;
b445e3b0 871
5209b1f4
ID
872 if (IS_VALLEYVIEW(dev)) {
873 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
874 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
875 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
876 } else if (IS_PINEVIEW(dev)) {
877 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
878 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
879 I915_WRITE(DSPFW3, val);
880 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
881 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
882 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
883 I915_WRITE(FW_BLC_SELF, val);
884 } else if (IS_I915GM(dev)) {
885 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
886 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
887 I915_WRITE(INSTPM, val);
888 } else {
889 return;
890 }
b445e3b0 891
5209b1f4
ID
892 DRM_DEBUG_KMS("memory self-refresh is %s\n",
893 enable ? "enabled" : "disabled");
b445e3b0
ED
894}
895
896/*
897 * Latency for FIFO fetches is dependent on several factors:
898 * - memory configuration (speed, channels)
899 * - chipset
900 * - current MCH state
901 * It can be fairly high in some situations, so here we assume a fairly
902 * pessimal value. It's a tradeoff between extra memory fetches (if we
903 * set this value too high, the FIFO will fetch frequently to stay full)
904 * and power consumption (set it too low to save power and we might see
905 * FIFO underruns and display "flicker").
906 *
907 * A value of 5us seems to be a good balance; safe for very low end
908 * platforms but not overly aggressive on lower latency configs.
909 */
5aef6003 910static const int pessimal_latency_ns = 5000;
b445e3b0 911
1fa61106 912static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 uint32_t dsparb = I915_READ(DSPARB);
916 int size;
917
918 size = dsparb & 0x7f;
919 if (plane)
920 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
921
922 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
923 plane ? "B" : "A", size);
924
925 return size;
926}
927
feb56b93 928static int i830_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
929{
930 struct drm_i915_private *dev_priv = dev->dev_private;
931 uint32_t dsparb = I915_READ(DSPARB);
932 int size;
933
934 size = dsparb & 0x1ff;
935 if (plane)
936 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
937 size >>= 1; /* Convert to cachelines */
938
939 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
940 plane ? "B" : "A", size);
941
942 return size;
943}
944
1fa61106 945static int i845_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
946{
947 struct drm_i915_private *dev_priv = dev->dev_private;
948 uint32_t dsparb = I915_READ(DSPARB);
949 int size;
950
951 size = dsparb & 0x7f;
952 size >>= 2; /* Convert to cachelines */
953
954 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
955 plane ? "B" : "A",
956 size);
957
958 return size;
959}
960
b445e3b0
ED
961/* Pineview has different values for various configs */
962static const struct intel_watermark_params pineview_display_wm = {
e0f0273e
VS
963 .fifo_size = PINEVIEW_DISPLAY_FIFO,
964 .max_wm = PINEVIEW_MAX_WM,
965 .default_wm = PINEVIEW_DFT_WM,
966 .guard_size = PINEVIEW_GUARD_WM,
967 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
968};
969static const struct intel_watermark_params pineview_display_hplloff_wm = {
e0f0273e
VS
970 .fifo_size = PINEVIEW_DISPLAY_FIFO,
971 .max_wm = PINEVIEW_MAX_WM,
972 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
973 .guard_size = PINEVIEW_GUARD_WM,
974 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
975};
976static const struct intel_watermark_params pineview_cursor_wm = {
e0f0273e
VS
977 .fifo_size = PINEVIEW_CURSOR_FIFO,
978 .max_wm = PINEVIEW_CURSOR_MAX_WM,
979 .default_wm = PINEVIEW_CURSOR_DFT_WM,
980 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
981 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
982};
983static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
e0f0273e
VS
984 .fifo_size = PINEVIEW_CURSOR_FIFO,
985 .max_wm = PINEVIEW_CURSOR_MAX_WM,
986 .default_wm = PINEVIEW_CURSOR_DFT_WM,
987 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
988 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
989};
990static const struct intel_watermark_params g4x_wm_info = {
e0f0273e
VS
991 .fifo_size = G4X_FIFO_SIZE,
992 .max_wm = G4X_MAX_WM,
993 .default_wm = G4X_MAX_WM,
994 .guard_size = 2,
995 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
996};
997static const struct intel_watermark_params g4x_cursor_wm_info = {
e0f0273e
VS
998 .fifo_size = I965_CURSOR_FIFO,
999 .max_wm = I965_CURSOR_MAX_WM,
1000 .default_wm = I965_CURSOR_DFT_WM,
1001 .guard_size = 2,
1002 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
1003};
1004static const struct intel_watermark_params valleyview_wm_info = {
e0f0273e
VS
1005 .fifo_size = VALLEYVIEW_FIFO_SIZE,
1006 .max_wm = VALLEYVIEW_MAX_WM,
1007 .default_wm = VALLEYVIEW_MAX_WM,
1008 .guard_size = 2,
1009 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
1010};
1011static const struct intel_watermark_params valleyview_cursor_wm_info = {
e0f0273e
VS
1012 .fifo_size = I965_CURSOR_FIFO,
1013 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
1014 .default_wm = I965_CURSOR_DFT_WM,
1015 .guard_size = 2,
1016 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
1017};
1018static const struct intel_watermark_params i965_cursor_wm_info = {
e0f0273e
VS
1019 .fifo_size = I965_CURSOR_FIFO,
1020 .max_wm = I965_CURSOR_MAX_WM,
1021 .default_wm = I965_CURSOR_DFT_WM,
1022 .guard_size = 2,
1023 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
1024};
1025static const struct intel_watermark_params i945_wm_info = {
e0f0273e
VS
1026 .fifo_size = I945_FIFO_SIZE,
1027 .max_wm = I915_MAX_WM,
1028 .default_wm = 1,
1029 .guard_size = 2,
1030 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
1031};
1032static const struct intel_watermark_params i915_wm_info = {
e0f0273e
VS
1033 .fifo_size = I915_FIFO_SIZE,
1034 .max_wm = I915_MAX_WM,
1035 .default_wm = 1,
1036 .guard_size = 2,
1037 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0 1038};
9d539105 1039static const struct intel_watermark_params i830_a_wm_info = {
e0f0273e
VS
1040 .fifo_size = I855GM_FIFO_SIZE,
1041 .max_wm = I915_MAX_WM,
1042 .default_wm = 1,
1043 .guard_size = 2,
1044 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0 1045};
9d539105
VS
1046static const struct intel_watermark_params i830_bc_wm_info = {
1047 .fifo_size = I855GM_FIFO_SIZE,
1048 .max_wm = I915_MAX_WM/2,
1049 .default_wm = 1,
1050 .guard_size = 2,
1051 .cacheline_size = I830_FIFO_LINE_SIZE,
1052};
feb56b93 1053static const struct intel_watermark_params i845_wm_info = {
e0f0273e
VS
1054 .fifo_size = I830_FIFO_SIZE,
1055 .max_wm = I915_MAX_WM,
1056 .default_wm = 1,
1057 .guard_size = 2,
1058 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0
ED
1059};
1060
b445e3b0
ED
1061/**
1062 * intel_calculate_wm - calculate watermark level
1063 * @clock_in_khz: pixel clock
1064 * @wm: chip FIFO params
1065 * @pixel_size: display pixel size
1066 * @latency_ns: memory latency for the platform
1067 *
1068 * Calculate the watermark level (the level at which the display plane will
1069 * start fetching from memory again). Each chip has a different display
1070 * FIFO size and allocation, so the caller needs to figure that out and pass
1071 * in the correct intel_watermark_params structure.
1072 *
1073 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1074 * on the pixel size. When it reaches the watermark level, it'll start
1075 * fetching FIFO line sized based chunks from memory until the FIFO fills
1076 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1077 * will occur, and a display engine hang could result.
1078 */
1079static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1080 const struct intel_watermark_params *wm,
1081 int fifo_size,
1082 int pixel_size,
1083 unsigned long latency_ns)
1084{
1085 long entries_required, wm_size;
1086
1087 /*
1088 * Note: we need to make sure we don't overflow for various clock &
1089 * latency values.
1090 * clocks go from a few thousand to several hundred thousand.
1091 * latency is usually a few thousand
1092 */
1093 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1094 1000;
1095 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1096
1097 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1098
1099 wm_size = fifo_size - (entries_required + wm->guard_size);
1100
1101 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1102
1103 /* Don't promote wm_size to unsigned... */
1104 if (wm_size > (long)wm->max_wm)
1105 wm_size = wm->max_wm;
1106 if (wm_size <= 0)
1107 wm_size = wm->default_wm;
d6feb196
VS
1108
1109 /*
1110 * Bspec seems to indicate that the value shouldn't be lower than
1111 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
1112 * Lets go for 8 which is the burst size since certain platforms
1113 * already use a hardcoded 8 (which is what the spec says should be
1114 * done).
1115 */
1116 if (wm_size <= 8)
1117 wm_size = 8;
1118
b445e3b0
ED
1119 return wm_size;
1120}
1121
1122static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1123{
1124 struct drm_crtc *crtc, *enabled = NULL;
1125
70e1e0ec 1126 for_each_crtc(dev, crtc) {
3490ea5d 1127 if (intel_crtc_active(crtc)) {
b445e3b0
ED
1128 if (enabled)
1129 return NULL;
1130 enabled = crtc;
1131 }
1132 }
1133
1134 return enabled;
1135}
1136
46ba614c 1137static void pineview_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1138{
46ba614c 1139 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct drm_crtc *crtc;
1142 const struct cxsr_latency *latency;
1143 u32 reg;
1144 unsigned long wm;
1145
1146 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1147 dev_priv->fsb_freq, dev_priv->mem_freq);
1148 if (!latency) {
1149 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
5209b1f4 1150 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1151 return;
1152 }
1153
1154 crtc = single_enabled_crtc(dev);
1155 if (crtc) {
241bfc38 1156 const struct drm_display_mode *adjusted_mode;
f4510a27 1157 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
241bfc38
DL
1158 int clock;
1159
1160 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1161 clock = adjusted_mode->crtc_clock;
b445e3b0
ED
1162
1163 /* Display SR */
1164 wm = intel_calculate_wm(clock, &pineview_display_wm,
1165 pineview_display_wm.fifo_size,
1166 pixel_size, latency->display_sr);
1167 reg = I915_READ(DSPFW1);
1168 reg &= ~DSPFW_SR_MASK;
1169 reg |= wm << DSPFW_SR_SHIFT;
1170 I915_WRITE(DSPFW1, reg);
1171 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1172
1173 /* cursor SR */
1174 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1175 pineview_display_wm.fifo_size,
1176 pixel_size, latency->cursor_sr);
1177 reg = I915_READ(DSPFW3);
1178 reg &= ~DSPFW_CURSOR_SR_MASK;
1179 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1180 I915_WRITE(DSPFW3, reg);
1181
1182 /* Display HPLL off SR */
1183 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1184 pineview_display_hplloff_wm.fifo_size,
1185 pixel_size, latency->display_hpll_disable);
1186 reg = I915_READ(DSPFW3);
1187 reg &= ~DSPFW_HPLL_SR_MASK;
1188 reg |= wm & DSPFW_HPLL_SR_MASK;
1189 I915_WRITE(DSPFW3, reg);
1190
1191 /* cursor HPLL off SR */
1192 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1193 pineview_display_hplloff_wm.fifo_size,
1194 pixel_size, latency->cursor_hpll_disable);
1195 reg = I915_READ(DSPFW3);
1196 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1197 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1198 I915_WRITE(DSPFW3, reg);
1199 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1200
5209b1f4 1201 intel_set_memory_cxsr(dev_priv, true);
b445e3b0 1202 } else {
5209b1f4 1203 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1204 }
1205}
1206
1207static bool g4x_compute_wm0(struct drm_device *dev,
1208 int plane,
1209 const struct intel_watermark_params *display,
1210 int display_latency_ns,
1211 const struct intel_watermark_params *cursor,
1212 int cursor_latency_ns,
1213 int *plane_wm,
1214 int *cursor_wm)
1215{
1216 struct drm_crtc *crtc;
4fe8590a 1217 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1218 int htotal, hdisplay, clock, pixel_size;
1219 int line_time_us, line_count;
1220 int entries, tlb_miss;
1221
1222 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 1223 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
1224 *cursor_wm = cursor->guard_size;
1225 *plane_wm = display->guard_size;
1226 return false;
1227 }
1228
4fe8590a 1229 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1230 clock = adjusted_mode->crtc_clock;
fec8cba3 1231 htotal = adjusted_mode->crtc_htotal;
37327abd 1232 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1233 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1234
1235 /* Use the small buffer method to calculate plane watermark */
1236 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1237 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1238 if (tlb_miss > 0)
1239 entries += tlb_miss;
1240 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1241 *plane_wm = entries + display->guard_size;
1242 if (*plane_wm > (int)display->max_wm)
1243 *plane_wm = display->max_wm;
1244
1245 /* Use the large buffer method to calculate cursor watermark */
922044c9 1246 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0 1247 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
7bb836dd 1248 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
b445e3b0
ED
1249 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1250 if (tlb_miss > 0)
1251 entries += tlb_miss;
1252 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1253 *cursor_wm = entries + cursor->guard_size;
1254 if (*cursor_wm > (int)cursor->max_wm)
1255 *cursor_wm = (int)cursor->max_wm;
1256
1257 return true;
1258}
1259
1260/*
1261 * Check the wm result.
1262 *
1263 * If any calculated watermark values is larger than the maximum value that
1264 * can be programmed into the associated watermark register, that watermark
1265 * must be disabled.
1266 */
1267static bool g4x_check_srwm(struct drm_device *dev,
1268 int display_wm, int cursor_wm,
1269 const struct intel_watermark_params *display,
1270 const struct intel_watermark_params *cursor)
1271{
1272 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1273 display_wm, cursor_wm);
1274
1275 if (display_wm > display->max_wm) {
1276 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1277 display_wm, display->max_wm);
1278 return false;
1279 }
1280
1281 if (cursor_wm > cursor->max_wm) {
1282 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1283 cursor_wm, cursor->max_wm);
1284 return false;
1285 }
1286
1287 if (!(display_wm || cursor_wm)) {
1288 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1289 return false;
1290 }
1291
1292 return true;
1293}
1294
1295static bool g4x_compute_srwm(struct drm_device *dev,
1296 int plane,
1297 int latency_ns,
1298 const struct intel_watermark_params *display,
1299 const struct intel_watermark_params *cursor,
1300 int *display_wm, int *cursor_wm)
1301{
1302 struct drm_crtc *crtc;
4fe8590a 1303 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1304 int hdisplay, htotal, pixel_size, clock;
1305 unsigned long line_time_us;
1306 int line_count, line_size;
1307 int small, large;
1308 int entries;
1309
1310 if (!latency_ns) {
1311 *display_wm = *cursor_wm = 0;
1312 return false;
1313 }
1314
1315 crtc = intel_get_crtc_for_plane(dev, plane);
4fe8590a 1316 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1317 clock = adjusted_mode->crtc_clock;
fec8cba3 1318 htotal = adjusted_mode->crtc_htotal;
37327abd 1319 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1320 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0 1321
922044c9 1322 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1323 line_count = (latency_ns / line_time_us + 1000) / 1000;
1324 line_size = hdisplay * pixel_size;
1325
1326 /* Use the minimum of the small and large buffer method for primary */
1327 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1328 large = line_count * line_size;
1329
1330 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1331 *display_wm = entries + display->guard_size;
1332
1333 /* calculate the self-refresh watermark for display cursor */
7bb836dd 1334 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1335 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1336 *cursor_wm = entries + cursor->guard_size;
1337
1338 return g4x_check_srwm(dev,
1339 *display_wm, *cursor_wm,
1340 display, cursor);
1341}
1342
0948c265
GB
1343static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1344 int pixel_size,
1345 int *prec_mult,
1346 int *drain_latency)
b445e3b0 1347{
5e56ba45 1348 struct drm_device *dev = crtc->dev;
b445e3b0 1349 int entries;
0948c265 1350 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
b445e3b0 1351
0948c265 1352 if (WARN(clock == 0, "Pixel clock is zero!\n"))
b445e3b0
ED
1353 return false;
1354
0948c265
GB
1355 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1356 return false;
b445e3b0 1357
a398e9c7 1358 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
5e56ba45
RV
1359 if (IS_CHERRYVIEW(dev))
1360 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_32 :
1361 DRAIN_LATENCY_PRECISION_16;
1362 else
1363 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1364 DRAIN_LATENCY_PRECISION_32;
0948c265 1365 *drain_latency = (64 * (*prec_mult) * 4) / entries;
b445e3b0 1366
a398e9c7
GB
1367 if (*drain_latency > DRAIN_LATENCY_MASK)
1368 *drain_latency = DRAIN_LATENCY_MASK;
b445e3b0
ED
1369
1370 return true;
1371}
1372
1373/*
1374 * Update drain latency registers of memory arbiter
1375 *
1376 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1377 * to be programmed. Each plane has a drain latency multiplier and a drain
1378 * latency value.
1379 */
1380
41aad816 1381static void vlv_update_drain_latency(struct drm_crtc *crtc)
b445e3b0 1382{
5e56ba45
RV
1383 struct drm_device *dev = crtc->dev;
1384 struct drm_i915_private *dev_priv = dev->dev_private;
0948c265
GB
1385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1386 int pixel_size;
1387 int drain_latency;
1388 enum pipe pipe = intel_crtc->pipe;
1389 int plane_prec, prec_mult, plane_dl;
5e56ba45
RV
1390 const int high_precision = IS_CHERRYVIEW(dev) ?
1391 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
b445e3b0 1392
5e56ba45
RV
1393 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_HIGH |
1394 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_HIGH |
0948c265
GB
1395 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
1396
1397 if (!intel_crtc_active(crtc)) {
1398 I915_WRITE(VLV_DDL(pipe), plane_dl);
1399 return;
1400 }
b445e3b0 1401
0948c265
GB
1402 /* Primary plane Drain Latency */
1403 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1404 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
5e56ba45
RV
1405 plane_prec = (prec_mult == high_precision) ?
1406 DDL_PLANE_PRECISION_HIGH :
1407 DDL_PLANE_PRECISION_LOW;
0948c265 1408 plane_dl |= plane_prec | drain_latency;
b445e3b0
ED
1409 }
1410
0948c265
GB
1411 /* Cursor Drain Latency
1412 * BPP is always 4 for cursor
1413 */
1414 pixel_size = 4;
b445e3b0 1415
0948c265
GB
1416 /* Program cursor DL only if it is enabled */
1417 if (intel_crtc->cursor_base &&
1418 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
5e56ba45
RV
1419 plane_prec = (prec_mult == high_precision) ?
1420 DDL_CURSOR_PRECISION_HIGH :
1421 DDL_CURSOR_PRECISION_LOW;
0948c265 1422 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
b445e3b0 1423 }
0948c265
GB
1424
1425 I915_WRITE(VLV_DDL(pipe), plane_dl);
b445e3b0
ED
1426}
1427
1428#define single_plane_enabled(mask) is_power_of_2(mask)
1429
46ba614c 1430static void valleyview_update_wm(struct drm_crtc *crtc)
b445e3b0 1431{
46ba614c 1432 struct drm_device *dev = crtc->dev;
b445e3b0
ED
1433 static const int sr_latency_ns = 12000;
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1436 int plane_sr, cursor_sr;
af6c4575 1437 int ignore_plane_sr, ignore_cursor_sr;
b445e3b0 1438 unsigned int enabled = 0;
9858425c 1439 bool cxsr_enabled;
b445e3b0 1440
41aad816 1441 vlv_update_drain_latency(crtc);
b445e3b0 1442
51cea1f4 1443 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1444 &valleyview_wm_info, pessimal_latency_ns,
1445 &valleyview_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1446 &planea_wm, &cursora_wm))
51cea1f4 1447 enabled |= 1 << PIPE_A;
b445e3b0 1448
51cea1f4 1449 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1450 &valleyview_wm_info, pessimal_latency_ns,
1451 &valleyview_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1452 &planeb_wm, &cursorb_wm))
51cea1f4 1453 enabled |= 1 << PIPE_B;
b445e3b0 1454
b445e3b0
ED
1455 if (single_plane_enabled(enabled) &&
1456 g4x_compute_srwm(dev, ffs(enabled) - 1,
1457 sr_latency_ns,
1458 &valleyview_wm_info,
1459 &valleyview_cursor_wm_info,
af6c4575
CW
1460 &plane_sr, &ignore_cursor_sr) &&
1461 g4x_compute_srwm(dev, ffs(enabled) - 1,
1462 2*sr_latency_ns,
1463 &valleyview_wm_info,
1464 &valleyview_cursor_wm_info,
52bd02d8 1465 &ignore_plane_sr, &cursor_sr)) {
9858425c 1466 cxsr_enabled = true;
52bd02d8 1467 } else {
9858425c 1468 cxsr_enabled = false;
5209b1f4 1469 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1470 plane_sr = cursor_sr = 0;
1471 }
b445e3b0 1472
a5043453
VS
1473 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1474 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
1475 planea_wm, cursora_wm,
1476 planeb_wm, cursorb_wm,
1477 plane_sr, cursor_sr);
1478
1479 I915_WRITE(DSPFW1,
1480 (plane_sr << DSPFW_SR_SHIFT) |
1481 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1482 (planeb_wm << DSPFW_PLANEB_SHIFT) |
0a560674 1483 (planea_wm << DSPFW_PLANEA_SHIFT));
b445e3b0 1484 I915_WRITE(DSPFW2,
8c919b28 1485 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1486 (cursora_wm << DSPFW_CURSORA_SHIFT));
1487 I915_WRITE(DSPFW3,
8c919b28
CW
1488 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1489 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1490
1491 if (cxsr_enabled)
1492 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1493}
1494
3c2777fd
VS
1495static void cherryview_update_wm(struct drm_crtc *crtc)
1496{
1497 struct drm_device *dev = crtc->dev;
1498 static const int sr_latency_ns = 12000;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 int planea_wm, planeb_wm, planec_wm;
1501 int cursora_wm, cursorb_wm, cursorc_wm;
1502 int plane_sr, cursor_sr;
1503 int ignore_plane_sr, ignore_cursor_sr;
1504 unsigned int enabled = 0;
1505 bool cxsr_enabled;
1506
1507 vlv_update_drain_latency(crtc);
1508
1509 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1510 &valleyview_wm_info, pessimal_latency_ns,
1511 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
1512 &planea_wm, &cursora_wm))
1513 enabled |= 1 << PIPE_A;
1514
1515 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1516 &valleyview_wm_info, pessimal_latency_ns,
1517 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
1518 &planeb_wm, &cursorb_wm))
1519 enabled |= 1 << PIPE_B;
1520
1521 if (g4x_compute_wm0(dev, PIPE_C,
5aef6003
CW
1522 &valleyview_wm_info, pessimal_latency_ns,
1523 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
1524 &planec_wm, &cursorc_wm))
1525 enabled |= 1 << PIPE_C;
1526
1527 if (single_plane_enabled(enabled) &&
1528 g4x_compute_srwm(dev, ffs(enabled) - 1,
1529 sr_latency_ns,
1530 &valleyview_wm_info,
1531 &valleyview_cursor_wm_info,
1532 &plane_sr, &ignore_cursor_sr) &&
1533 g4x_compute_srwm(dev, ffs(enabled) - 1,
1534 2*sr_latency_ns,
1535 &valleyview_wm_info,
1536 &valleyview_cursor_wm_info,
1537 &ignore_plane_sr, &cursor_sr)) {
1538 cxsr_enabled = true;
1539 } else {
1540 cxsr_enabled = false;
1541 intel_set_memory_cxsr(dev_priv, false);
1542 plane_sr = cursor_sr = 0;
1543 }
1544
1545 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1546 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1547 "SR: plane=%d, cursor=%d\n",
1548 planea_wm, cursora_wm,
1549 planeb_wm, cursorb_wm,
1550 planec_wm, cursorc_wm,
1551 plane_sr, cursor_sr);
1552
1553 I915_WRITE(DSPFW1,
1554 (plane_sr << DSPFW_SR_SHIFT) |
1555 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1556 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1557 (planea_wm << DSPFW_PLANEA_SHIFT));
1558 I915_WRITE(DSPFW2,
1559 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1560 (cursora_wm << DSPFW_CURSORA_SHIFT));
1561 I915_WRITE(DSPFW3,
1562 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1563 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1564 I915_WRITE(DSPFW9_CHV,
1565 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1566 DSPFW_CURSORC_MASK)) |
1567 (planec_wm << DSPFW_PLANEC_SHIFT) |
1568 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1569
1570 if (cxsr_enabled)
1571 intel_set_memory_cxsr(dev_priv, true);
1572}
1573
01e184cc
GB
1574static void valleyview_update_sprite_wm(struct drm_plane *plane,
1575 struct drm_crtc *crtc,
1576 uint32_t sprite_width,
1577 uint32_t sprite_height,
1578 int pixel_size,
1579 bool enabled, bool scaled)
1580{
1581 struct drm_device *dev = crtc->dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = to_intel_plane(plane)->pipe;
1584 int sprite = to_intel_plane(plane)->plane;
1585 int drain_latency;
1586 int plane_prec;
1587 int sprite_dl;
1588 int prec_mult;
5e56ba45
RV
1589 const int high_precision = IS_CHERRYVIEW(dev) ?
1590 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
01e184cc 1591
5e56ba45 1592 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_HIGH(sprite) |
01e184cc
GB
1593 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1594
1595 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1596 &drain_latency)) {
5e56ba45
RV
1597 plane_prec = (prec_mult == high_precision) ?
1598 DDL_SPRITE_PRECISION_HIGH(sprite) :
1599 DDL_SPRITE_PRECISION_LOW(sprite);
01e184cc
GB
1600 sprite_dl |= plane_prec |
1601 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1602 }
1603
1604 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1605}
1606
46ba614c 1607static void g4x_update_wm(struct drm_crtc *crtc)
b445e3b0 1608{
46ba614c 1609 struct drm_device *dev = crtc->dev;
b445e3b0
ED
1610 static const int sr_latency_ns = 12000;
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1613 int plane_sr, cursor_sr;
1614 unsigned int enabled = 0;
9858425c 1615 bool cxsr_enabled;
b445e3b0 1616
51cea1f4 1617 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1618 &g4x_wm_info, pessimal_latency_ns,
1619 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1620 &planea_wm, &cursora_wm))
51cea1f4 1621 enabled |= 1 << PIPE_A;
b445e3b0 1622
51cea1f4 1623 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1624 &g4x_wm_info, pessimal_latency_ns,
1625 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1626 &planeb_wm, &cursorb_wm))
51cea1f4 1627 enabled |= 1 << PIPE_B;
b445e3b0 1628
b445e3b0
ED
1629 if (single_plane_enabled(enabled) &&
1630 g4x_compute_srwm(dev, ffs(enabled) - 1,
1631 sr_latency_ns,
1632 &g4x_wm_info,
1633 &g4x_cursor_wm_info,
52bd02d8 1634 &plane_sr, &cursor_sr)) {
9858425c 1635 cxsr_enabled = true;
52bd02d8 1636 } else {
9858425c 1637 cxsr_enabled = false;
5209b1f4 1638 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1639 plane_sr = cursor_sr = 0;
1640 }
b445e3b0 1641
a5043453
VS
1642 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1643 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
1644 planea_wm, cursora_wm,
1645 planeb_wm, cursorb_wm,
1646 plane_sr, cursor_sr);
1647
1648 I915_WRITE(DSPFW1,
1649 (plane_sr << DSPFW_SR_SHIFT) |
1650 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1651 (planeb_wm << DSPFW_PLANEB_SHIFT) |
0a560674 1652 (planea_wm << DSPFW_PLANEA_SHIFT));
b445e3b0 1653 I915_WRITE(DSPFW2,
8c919b28 1654 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1655 (cursora_wm << DSPFW_CURSORA_SHIFT));
1656 /* HPLL off in SR has some issues on G4x... disable it */
1657 I915_WRITE(DSPFW3,
8c919b28 1658 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
b445e3b0 1659 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1660
1661 if (cxsr_enabled)
1662 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1663}
1664
46ba614c 1665static void i965_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1666{
46ba614c 1667 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 struct drm_crtc *crtc;
1670 int srwm = 1;
1671 int cursor_sr = 16;
9858425c 1672 bool cxsr_enabled;
b445e3b0
ED
1673
1674 /* Calc sr entries for one plane configs */
1675 crtc = single_enabled_crtc(dev);
1676 if (crtc) {
1677 /* self-refresh has much higher latency */
1678 static const int sr_latency_ns = 12000;
4fe8590a
VS
1679 const struct drm_display_mode *adjusted_mode =
1680 &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1681 int clock = adjusted_mode->crtc_clock;
fec8cba3 1682 int htotal = adjusted_mode->crtc_htotal;
37327abd 1683 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1684 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1685 unsigned long line_time_us;
1686 int entries;
1687
922044c9 1688 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1689
1690 /* Use ns/us then divide to preserve precision */
1691 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1692 pixel_size * hdisplay;
1693 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1694 srwm = I965_FIFO_SIZE - entries;
1695 if (srwm < 0)
1696 srwm = 1;
1697 srwm &= 0x1ff;
1698 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1699 entries, srwm);
1700
1701 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
7bb836dd 1702 pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1703 entries = DIV_ROUND_UP(entries,
1704 i965_cursor_wm_info.cacheline_size);
1705 cursor_sr = i965_cursor_wm_info.fifo_size -
1706 (entries + i965_cursor_wm_info.guard_size);
1707
1708 if (cursor_sr > i965_cursor_wm_info.max_wm)
1709 cursor_sr = i965_cursor_wm_info.max_wm;
1710
1711 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1712 "cursor %d\n", srwm, cursor_sr);
1713
9858425c 1714 cxsr_enabled = true;
b445e3b0 1715 } else {
9858425c 1716 cxsr_enabled = false;
b445e3b0 1717 /* Turn off self refresh if both pipes are enabled */
5209b1f4 1718 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1719 }
1720
1721 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1722 srwm);
1723
1724 /* 965 has limitations... */
1725 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
0a560674
VS
1726 (8 << DSPFW_CURSORB_SHIFT) |
1727 (8 << DSPFW_PLANEB_SHIFT) |
1728 (8 << DSPFW_PLANEA_SHIFT));
1729 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1730 (8 << DSPFW_PLANEC_SHIFT_OLD));
b445e3b0
ED
1731 /* update cursor SR watermark */
1732 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1733
1734 if (cxsr_enabled)
1735 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1736}
1737
46ba614c 1738static void i9xx_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1739{
46ba614c 1740 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1741 struct drm_i915_private *dev_priv = dev->dev_private;
1742 const struct intel_watermark_params *wm_info;
1743 uint32_t fwater_lo;
1744 uint32_t fwater_hi;
1745 int cwm, srwm = 1;
1746 int fifo_size;
1747 int planea_wm, planeb_wm;
1748 struct drm_crtc *crtc, *enabled = NULL;
1749
1750 if (IS_I945GM(dev))
1751 wm_info = &i945_wm_info;
1752 else if (!IS_GEN2(dev))
1753 wm_info = &i915_wm_info;
1754 else
9d539105 1755 wm_info = &i830_a_wm_info;
b445e3b0
ED
1756
1757 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1758 crtc = intel_get_crtc_for_plane(dev, 0);
3490ea5d 1759 if (intel_crtc_active(crtc)) {
241bfc38 1760 const struct drm_display_mode *adjusted_mode;
f4510a27 1761 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1762 if (IS_GEN2(dev))
1763 cpp = 4;
1764
241bfc38
DL
1765 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1766 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1767 wm_info, fifo_size, cpp,
5aef6003 1768 pessimal_latency_ns);
b445e3b0 1769 enabled = crtc;
9d539105 1770 } else {
b445e3b0 1771 planea_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1772 if (planea_wm > (long)wm_info->max_wm)
1773 planea_wm = wm_info->max_wm;
1774 }
1775
1776 if (IS_GEN2(dev))
1777 wm_info = &i830_bc_wm_info;
b445e3b0
ED
1778
1779 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1780 crtc = intel_get_crtc_for_plane(dev, 1);
3490ea5d 1781 if (intel_crtc_active(crtc)) {
241bfc38 1782 const struct drm_display_mode *adjusted_mode;
f4510a27 1783 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1784 if (IS_GEN2(dev))
1785 cpp = 4;
1786
241bfc38
DL
1787 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1788 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1789 wm_info, fifo_size, cpp,
5aef6003 1790 pessimal_latency_ns);
b445e3b0
ED
1791 if (enabled == NULL)
1792 enabled = crtc;
1793 else
1794 enabled = NULL;
9d539105 1795 } else {
b445e3b0 1796 planeb_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1797 if (planeb_wm > (long)wm_info->max_wm)
1798 planeb_wm = wm_info->max_wm;
1799 }
b445e3b0
ED
1800
1801 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1802
2ab1bc9d 1803 if (IS_I915GM(dev) && enabled) {
2ff8fde1 1804 struct drm_i915_gem_object *obj;
2ab1bc9d 1805
2ff8fde1 1806 obj = intel_fb_obj(enabled->primary->fb);
2ab1bc9d
DV
1807
1808 /* self-refresh seems busted with untiled */
2ff8fde1 1809 if (obj->tiling_mode == I915_TILING_NONE)
2ab1bc9d
DV
1810 enabled = NULL;
1811 }
1812
b445e3b0
ED
1813 /*
1814 * Overlay gets an aggressive default since video jitter is bad.
1815 */
1816 cwm = 2;
1817
1818 /* Play safe and disable self-refresh before adjusting watermarks. */
5209b1f4 1819 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1820
1821 /* Calc sr entries for one plane configs */
1822 if (HAS_FW_BLC(dev) && enabled) {
1823 /* self-refresh has much higher latency */
1824 static const int sr_latency_ns = 6000;
4fe8590a
VS
1825 const struct drm_display_mode *adjusted_mode =
1826 &to_intel_crtc(enabled)->config.adjusted_mode;
241bfc38 1827 int clock = adjusted_mode->crtc_clock;
fec8cba3 1828 int htotal = adjusted_mode->crtc_htotal;
f727b490 1829 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
f4510a27 1830 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1831 unsigned long line_time_us;
1832 int entries;
1833
922044c9 1834 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1835
1836 /* Use ns/us then divide to preserve precision */
1837 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1838 pixel_size * hdisplay;
1839 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1840 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1841 srwm = wm_info->fifo_size - entries;
1842 if (srwm < 0)
1843 srwm = 1;
1844
1845 if (IS_I945G(dev) || IS_I945GM(dev))
1846 I915_WRITE(FW_BLC_SELF,
1847 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1848 else if (IS_I915GM(dev))
1849 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1850 }
1851
1852 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1853 planea_wm, planeb_wm, cwm, srwm);
1854
1855 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1856 fwater_hi = (cwm & 0x1f);
1857
1858 /* Set request length to 8 cachelines per fetch */
1859 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1860 fwater_hi = fwater_hi | (1 << 8);
1861
1862 I915_WRITE(FW_BLC, fwater_lo);
1863 I915_WRITE(FW_BLC2, fwater_hi);
1864
5209b1f4
ID
1865 if (enabled)
1866 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1867}
1868
feb56b93 1869static void i845_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1870{
46ba614c 1871 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1872 struct drm_i915_private *dev_priv = dev->dev_private;
1873 struct drm_crtc *crtc;
241bfc38 1874 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1875 uint32_t fwater_lo;
1876 int planea_wm;
1877
1878 crtc = single_enabled_crtc(dev);
1879 if (crtc == NULL)
1880 return;
1881
241bfc38
DL
1882 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1883 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
feb56b93 1884 &i845_wm_info,
b445e3b0 1885 dev_priv->display.get_fifo_size(dev, 0),
5aef6003 1886 4, pessimal_latency_ns);
b445e3b0
ED
1887 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1888 fwater_lo |= (3<<8) | planea_wm;
1889
1890 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1891
1892 I915_WRITE(FW_BLC, fwater_lo);
1893}
1894
3658729a
VS
1895static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1896 struct drm_crtc *crtc)
801bcfff
PZ
1897{
1898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
fd4daa9c 1899 uint32_t pixel_rate;
801bcfff 1900
241bfc38 1901 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
801bcfff
PZ
1902
1903 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1904 * adjust the pixel_rate here. */
1905
fd4daa9c 1906 if (intel_crtc->config.pch_pfit.enabled) {
801bcfff 1907 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
fd4daa9c 1908 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
801bcfff 1909
37327abd
VS
1910 pipe_w = intel_crtc->config.pipe_src_w;
1911 pipe_h = intel_crtc->config.pipe_src_h;
801bcfff
PZ
1912 pfit_w = (pfit_size >> 16) & 0xFFFF;
1913 pfit_h = pfit_size & 0xFFFF;
1914 if (pipe_w < pfit_w)
1915 pipe_w = pfit_w;
1916 if (pipe_h < pfit_h)
1917 pipe_h = pfit_h;
1918
1919 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1920 pfit_w * pfit_h);
1921 }
1922
1923 return pixel_rate;
1924}
1925
37126462 1926/* latency must be in 0.1us units. */
23297044 1927static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
801bcfff
PZ
1928 uint32_t latency)
1929{
1930 uint64_t ret;
1931
3312ba65
VS
1932 if (WARN(latency == 0, "Latency value missing\n"))
1933 return UINT_MAX;
1934
801bcfff
PZ
1935 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1936 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1937
1938 return ret;
1939}
1940
37126462 1941/* latency must be in 0.1us units. */
23297044 1942static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
801bcfff
PZ
1943 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1944 uint32_t latency)
1945{
1946 uint32_t ret;
1947
3312ba65
VS
1948 if (WARN(latency == 0, "Latency value missing\n"))
1949 return UINT_MAX;
1950
801bcfff
PZ
1951 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1952 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1953 ret = DIV_ROUND_UP(ret, 64) + 2;
1954 return ret;
1955}
1956
23297044 1957static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
cca32e9a
PZ
1958 uint8_t bytes_per_pixel)
1959{
1960 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1961}
1962
2ac96d2a
PB
1963struct skl_pipe_wm_parameters {
1964 bool active;
1965 uint32_t pipe_htotal;
1966 uint32_t pixel_rate; /* in KHz */
1967 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
1968 struct intel_plane_wm_parameters cursor;
1969};
1970
820c1980 1971struct ilk_pipe_wm_parameters {
801bcfff 1972 bool active;
801bcfff
PZ
1973 uint32_t pipe_htotal;
1974 uint32_t pixel_rate;
c35426d2
VS
1975 struct intel_plane_wm_parameters pri;
1976 struct intel_plane_wm_parameters spr;
1977 struct intel_plane_wm_parameters cur;
801bcfff
PZ
1978};
1979
820c1980 1980struct ilk_wm_maximums {
cca32e9a
PZ
1981 uint16_t pri;
1982 uint16_t spr;
1983 uint16_t cur;
1984 uint16_t fbc;
1985};
1986
240264f4
VS
1987/* used in computing the new watermarks state */
1988struct intel_wm_config {
1989 unsigned int num_pipes_active;
1990 bool sprites_enabled;
1991 bool sprites_scaled;
240264f4
VS
1992};
1993
37126462
VS
1994/*
1995 * For both WM_PIPE and WM_LP.
1996 * mem_value must be in 0.1us units.
1997 */
820c1980 1998static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
cca32e9a
PZ
1999 uint32_t mem_value,
2000 bool is_lp)
801bcfff 2001{
cca32e9a
PZ
2002 uint32_t method1, method2;
2003
c35426d2 2004 if (!params->active || !params->pri.enabled)
801bcfff
PZ
2005 return 0;
2006
23297044 2007 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 2008 params->pri.bytes_per_pixel,
cca32e9a
PZ
2009 mem_value);
2010
2011 if (!is_lp)
2012 return method1;
2013
23297044 2014 method2 = ilk_wm_method2(params->pixel_rate,
cca32e9a 2015 params->pipe_htotal,
c35426d2
VS
2016 params->pri.horiz_pixels,
2017 params->pri.bytes_per_pixel,
cca32e9a
PZ
2018 mem_value);
2019
2020 return min(method1, method2);
801bcfff
PZ
2021}
2022
37126462
VS
2023/*
2024 * For both WM_PIPE and WM_LP.
2025 * mem_value must be in 0.1us units.
2026 */
820c1980 2027static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
2028 uint32_t mem_value)
2029{
2030 uint32_t method1, method2;
2031
c35426d2 2032 if (!params->active || !params->spr.enabled)
801bcfff
PZ
2033 return 0;
2034
23297044 2035 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 2036 params->spr.bytes_per_pixel,
801bcfff 2037 mem_value);
23297044 2038 method2 = ilk_wm_method2(params->pixel_rate,
801bcfff 2039 params->pipe_htotal,
c35426d2
VS
2040 params->spr.horiz_pixels,
2041 params->spr.bytes_per_pixel,
801bcfff
PZ
2042 mem_value);
2043 return min(method1, method2);
2044}
2045
37126462
VS
2046/*
2047 * For both WM_PIPE and WM_LP.
2048 * mem_value must be in 0.1us units.
2049 */
820c1980 2050static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
2051 uint32_t mem_value)
2052{
c35426d2 2053 if (!params->active || !params->cur.enabled)
801bcfff
PZ
2054 return 0;
2055
23297044 2056 return ilk_wm_method2(params->pixel_rate,
801bcfff 2057 params->pipe_htotal,
c35426d2
VS
2058 params->cur.horiz_pixels,
2059 params->cur.bytes_per_pixel,
801bcfff
PZ
2060 mem_value);
2061}
2062
cca32e9a 2063/* Only for WM_LP. */
820c1980 2064static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
1fda9882 2065 uint32_t pri_val)
cca32e9a 2066{
c35426d2 2067 if (!params->active || !params->pri.enabled)
cca32e9a
PZ
2068 return 0;
2069
23297044 2070 return ilk_wm_fbc(pri_val,
c35426d2
VS
2071 params->pri.horiz_pixels,
2072 params->pri.bytes_per_pixel);
cca32e9a
PZ
2073}
2074
158ae64f
VS
2075static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2076{
416f4727
VS
2077 if (INTEL_INFO(dev)->gen >= 8)
2078 return 3072;
2079 else if (INTEL_INFO(dev)->gen >= 7)
158ae64f
VS
2080 return 768;
2081 else
2082 return 512;
2083}
2084
4e975081
VS
2085static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2086 int level, bool is_sprite)
2087{
2088 if (INTEL_INFO(dev)->gen >= 8)
2089 /* BDW primary/sprite plane watermarks */
2090 return level == 0 ? 255 : 2047;
2091 else if (INTEL_INFO(dev)->gen >= 7)
2092 /* IVB/HSW primary/sprite plane watermarks */
2093 return level == 0 ? 127 : 1023;
2094 else if (!is_sprite)
2095 /* ILK/SNB primary plane watermarks */
2096 return level == 0 ? 127 : 511;
2097 else
2098 /* ILK/SNB sprite plane watermarks */
2099 return level == 0 ? 63 : 255;
2100}
2101
2102static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2103 int level)
2104{
2105 if (INTEL_INFO(dev)->gen >= 7)
2106 return level == 0 ? 63 : 255;
2107 else
2108 return level == 0 ? 31 : 63;
2109}
2110
2111static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2112{
2113 if (INTEL_INFO(dev)->gen >= 8)
2114 return 31;
2115 else
2116 return 15;
2117}
2118
158ae64f
VS
2119/* Calculate the maximum primary/sprite plane watermark */
2120static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2121 int level,
240264f4 2122 const struct intel_wm_config *config,
158ae64f
VS
2123 enum intel_ddb_partitioning ddb_partitioning,
2124 bool is_sprite)
2125{
2126 unsigned int fifo_size = ilk_display_fifo_size(dev);
158ae64f
VS
2127
2128 /* if sprites aren't enabled, sprites get nothing */
240264f4 2129 if (is_sprite && !config->sprites_enabled)
158ae64f
VS
2130 return 0;
2131
2132 /* HSW allows LP1+ watermarks even with multiple pipes */
240264f4 2133 if (level == 0 || config->num_pipes_active > 1) {
158ae64f
VS
2134 fifo_size /= INTEL_INFO(dev)->num_pipes;
2135
2136 /*
2137 * For some reason the non self refresh
2138 * FIFO size is only half of the self
2139 * refresh FIFO size on ILK/SNB.
2140 */
2141 if (INTEL_INFO(dev)->gen <= 6)
2142 fifo_size /= 2;
2143 }
2144
240264f4 2145 if (config->sprites_enabled) {
158ae64f
VS
2146 /* level 0 is always calculated with 1:1 split */
2147 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2148 if (is_sprite)
2149 fifo_size *= 5;
2150 fifo_size /= 6;
2151 } else {
2152 fifo_size /= 2;
2153 }
2154 }
2155
2156 /* clamp to max that the registers can hold */
4e975081 2157 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
158ae64f
VS
2158}
2159
2160/* Calculate the maximum cursor plane watermark */
2161static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
240264f4
VS
2162 int level,
2163 const struct intel_wm_config *config)
158ae64f
VS
2164{
2165 /* HSW LP1+ watermarks w/ multiple pipes */
240264f4 2166 if (level > 0 && config->num_pipes_active > 1)
158ae64f
VS
2167 return 64;
2168
2169 /* otherwise just report max that registers can hold */
4e975081 2170 return ilk_cursor_wm_reg_max(dev, level);
158ae64f
VS
2171}
2172
d34ff9c6 2173static void ilk_compute_wm_maximums(const struct drm_device *dev,
34982fe1
VS
2174 int level,
2175 const struct intel_wm_config *config,
2176 enum intel_ddb_partitioning ddb_partitioning,
820c1980 2177 struct ilk_wm_maximums *max)
158ae64f 2178{
240264f4
VS
2179 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2180 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2181 max->cur = ilk_cursor_wm_max(dev, level, config);
4e975081 2182 max->fbc = ilk_fbc_wm_reg_max(dev);
158ae64f
VS
2183}
2184
a3cb4048
VS
2185static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2186 int level,
2187 struct ilk_wm_maximums *max)
2188{
2189 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2190 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2191 max->cur = ilk_cursor_wm_reg_max(dev, level);
2192 max->fbc = ilk_fbc_wm_reg_max(dev);
2193}
2194
d9395655 2195static bool ilk_validate_wm_level(int level,
820c1980 2196 const struct ilk_wm_maximums *max,
d9395655 2197 struct intel_wm_level *result)
a9786a11
VS
2198{
2199 bool ret;
2200
2201 /* already determined to be invalid? */
2202 if (!result->enable)
2203 return false;
2204
2205 result->enable = result->pri_val <= max->pri &&
2206 result->spr_val <= max->spr &&
2207 result->cur_val <= max->cur;
2208
2209 ret = result->enable;
2210
2211 /*
2212 * HACK until we can pre-compute everything,
2213 * and thus fail gracefully if LP0 watermarks
2214 * are exceeded...
2215 */
2216 if (level == 0 && !result->enable) {
2217 if (result->pri_val > max->pri)
2218 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2219 level, result->pri_val, max->pri);
2220 if (result->spr_val > max->spr)
2221 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2222 level, result->spr_val, max->spr);
2223 if (result->cur_val > max->cur)
2224 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2225 level, result->cur_val, max->cur);
2226
2227 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2228 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2229 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2230 result->enable = true;
2231 }
2232
a9786a11
VS
2233 return ret;
2234}
2235
d34ff9c6 2236static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
6f5ddd17 2237 int level,
820c1980 2238 const struct ilk_pipe_wm_parameters *p,
1fd527cc 2239 struct intel_wm_level *result)
6f5ddd17
VS
2240{
2241 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2242 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2243 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2244
2245 /* WM1+ latency values stored in 0.5us units */
2246 if (level > 0) {
2247 pri_latency *= 5;
2248 spr_latency *= 5;
2249 cur_latency *= 5;
2250 }
2251
2252 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2253 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2254 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2255 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2256 result->enable = true;
2257}
2258
801bcfff
PZ
2259static uint32_t
2260hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
1f8eeabf
ED
2261{
2262 struct drm_i915_private *dev_priv = dev->dev_private;
1011d8c4 2263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011d8c4 2264 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
85a02deb 2265 u32 linetime, ips_linetime;
1f8eeabf 2266
801bcfff
PZ
2267 if (!intel_crtc_active(crtc))
2268 return 0;
1011d8c4 2269
1f8eeabf
ED
2270 /* The WM are computed with base on how long it takes to fill a single
2271 * row at the given clock rate, multiplied by 8.
2272 * */
fec8cba3
JB
2273 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2274 mode->crtc_clock);
2275 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
85a02deb 2276 intel_ddi_get_cdclk_freq(dev_priv));
1f8eeabf 2277
801bcfff
PZ
2278 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2279 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
2280}
2281
2af30a5c 2282static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
12b134df
VS
2283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285
2af30a5c
PB
2286 if (IS_GEN9(dev)) {
2287 uint32_t val;
2288 int ret;
2289
2290 /* read the first set of memory latencies[0:3] */
2291 val = 0; /* data0 to be programmed to 0 for first set */
2292 mutex_lock(&dev_priv->rps.hw_lock);
2293 ret = sandybridge_pcode_read(dev_priv,
2294 GEN9_PCODE_READ_MEM_LATENCY,
2295 &val);
2296 mutex_unlock(&dev_priv->rps.hw_lock);
2297
2298 if (ret) {
2299 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2300 return;
2301 }
2302
2303 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2304 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2305 GEN9_MEM_LATENCY_LEVEL_MASK;
2306 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2307 GEN9_MEM_LATENCY_LEVEL_MASK;
2308 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2309 GEN9_MEM_LATENCY_LEVEL_MASK;
2310
2311 /* read the second set of memory latencies[4:7] */
2312 val = 1; /* data0 to be programmed to 1 for second set */
2313 mutex_lock(&dev_priv->rps.hw_lock);
2314 ret = sandybridge_pcode_read(dev_priv,
2315 GEN9_PCODE_READ_MEM_LATENCY,
2316 &val);
2317 mutex_unlock(&dev_priv->rps.hw_lock);
2318 if (ret) {
2319 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2320 return;
2321 }
2322
2323 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2324 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2325 GEN9_MEM_LATENCY_LEVEL_MASK;
2326 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2327 GEN9_MEM_LATENCY_LEVEL_MASK;
2328 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2329 GEN9_MEM_LATENCY_LEVEL_MASK;
2330
2331 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
12b134df
VS
2332 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2333
2334 wm[0] = (sskpd >> 56) & 0xFF;
2335 if (wm[0] == 0)
2336 wm[0] = sskpd & 0xF;
e5d5019e
VS
2337 wm[1] = (sskpd >> 4) & 0xFF;
2338 wm[2] = (sskpd >> 12) & 0xFF;
2339 wm[3] = (sskpd >> 20) & 0x1FF;
2340 wm[4] = (sskpd >> 32) & 0x1FF;
63cf9a13
VS
2341 } else if (INTEL_INFO(dev)->gen >= 6) {
2342 uint32_t sskpd = I915_READ(MCH_SSKPD);
2343
2344 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2345 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2346 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2347 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
3a88d0ac
VS
2348 } else if (INTEL_INFO(dev)->gen >= 5) {
2349 uint32_t mltr = I915_READ(MLTR_ILK);
2350
2351 /* ILK primary LP0 latency is 700 ns */
2352 wm[0] = 7;
2353 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2354 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
2355 }
2356}
2357
53615a5e
VS
2358static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2359{
2360 /* ILK sprite LP0 latency is 1300 ns */
2361 if (INTEL_INFO(dev)->gen == 5)
2362 wm[0] = 13;
2363}
2364
2365static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2366{
2367 /* ILK cursor LP0 latency is 1300 ns */
2368 if (INTEL_INFO(dev)->gen == 5)
2369 wm[0] = 13;
2370
2371 /* WaDoubleCursorLP3Latency:ivb */
2372 if (IS_IVYBRIDGE(dev))
2373 wm[3] *= 2;
2374}
2375
546c81fd 2376int ilk_wm_max_level(const struct drm_device *dev)
26ec971e 2377{
26ec971e 2378 /* how many WM levels are we expecting */
2af30a5c
PB
2379 if (IS_GEN9(dev))
2380 return 7;
2381 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ad0d6dc4 2382 return 4;
26ec971e 2383 else if (INTEL_INFO(dev)->gen >= 6)
ad0d6dc4 2384 return 3;
26ec971e 2385 else
ad0d6dc4
VS
2386 return 2;
2387}
7526ed79 2388
ad0d6dc4
VS
2389static void intel_print_wm_latency(struct drm_device *dev,
2390 const char *name,
2af30a5c 2391 const uint16_t wm[8])
ad0d6dc4
VS
2392{
2393 int level, max_level = ilk_wm_max_level(dev);
26ec971e
VS
2394
2395 for (level = 0; level <= max_level; level++) {
2396 unsigned int latency = wm[level];
2397
2398 if (latency == 0) {
2399 DRM_ERROR("%s WM%d latency not provided\n",
2400 name, level);
2401 continue;
2402 }
2403
2af30a5c
PB
2404 /*
2405 * - latencies are in us on gen9.
2406 * - before then, WM1+ latency values are in 0.5us units
2407 */
2408 if (IS_GEN9(dev))
2409 latency *= 10;
2410 else if (level > 0)
26ec971e
VS
2411 latency *= 5;
2412
2413 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2414 name, level, wm[level],
2415 latency / 10, latency % 10);
2416 }
2417}
2418
e95a2f75
VS
2419static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2420 uint16_t wm[5], uint16_t min)
2421{
2422 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2423
2424 if (wm[0] >= min)
2425 return false;
2426
2427 wm[0] = max(wm[0], min);
2428 for (level = 1; level <= max_level; level++)
2429 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2430
2431 return true;
2432}
2433
2434static void snb_wm_latency_quirk(struct drm_device *dev)
2435{
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 bool changed;
2438
2439 /*
2440 * The BIOS provided WM memory latency values are often
2441 * inadequate for high resolution displays. Adjust them.
2442 */
2443 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2444 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2445 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2446
2447 if (!changed)
2448 return;
2449
2450 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2451 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2452 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2453 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2454}
2455
fa50ad61 2456static void ilk_setup_wm_latency(struct drm_device *dev)
53615a5e
VS
2457{
2458 struct drm_i915_private *dev_priv = dev->dev_private;
2459
2460 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2461
2462 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2463 sizeof(dev_priv->wm.pri_latency));
2464 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2465 sizeof(dev_priv->wm.pri_latency));
2466
2467 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2468 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
26ec971e
VS
2469
2470 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2471 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2472 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
e95a2f75
VS
2473
2474 if (IS_GEN6(dev))
2475 snb_wm_latency_quirk(dev);
53615a5e
VS
2476}
2477
2af30a5c
PB
2478static void skl_setup_wm_latency(struct drm_device *dev)
2479{
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481
2482 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2483 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2484}
2485
820c1980 2486static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
2a44b76b 2487 struct ilk_pipe_wm_parameters *p)
1011d8c4 2488{
7c4a395f
VS
2489 struct drm_device *dev = crtc->dev;
2490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2491 enum pipe pipe = intel_crtc->pipe;
7c4a395f 2492 struct drm_plane *plane;
1011d8c4 2493
2a44b76b
VS
2494 if (!intel_crtc_active(crtc))
2495 return;
801bcfff 2496
2a44b76b
VS
2497 p->active = true;
2498 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2499 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2500 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2501 p->cur.bytes_per_pixel = 4;
2502 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2503 p->cur.horiz_pixels = intel_crtc->cursor_width;
2504 /* TODO: for now, assume primary and cursor planes are always enabled. */
2505 p->pri.enabled = true;
2506 p->cur.enabled = true;
7c4a395f 2507
af2b653b 2508 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
801bcfff 2509 struct intel_plane *intel_plane = to_intel_plane(plane);
801bcfff 2510
2a44b76b 2511 if (intel_plane->pipe == pipe) {
7c4a395f 2512 p->spr = intel_plane->wm;
2a44b76b
VS
2513 break;
2514 }
2515 }
2516}
2517
2518static void ilk_compute_wm_config(struct drm_device *dev,
2519 struct intel_wm_config *config)
2520{
2521 struct intel_crtc *intel_crtc;
2522
2523 /* Compute the currently _active_ config */
d3fcc808 2524 for_each_intel_crtc(dev, intel_crtc) {
2a44b76b 2525 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
cca32e9a 2526
2a44b76b
VS
2527 if (!wm->pipe_enabled)
2528 continue;
cca32e9a 2529
2a44b76b
VS
2530 config->sprites_enabled |= wm->sprites_enabled;
2531 config->sprites_scaled |= wm->sprites_scaled;
2532 config->num_pipes_active++;
cca32e9a 2533 }
801bcfff
PZ
2534}
2535
0b2ae6d7
VS
2536/* Compute new watermarks for the pipe */
2537static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
820c1980 2538 const struct ilk_pipe_wm_parameters *params,
0b2ae6d7
VS
2539 struct intel_pipe_wm *pipe_wm)
2540{
2541 struct drm_device *dev = crtc->dev;
d34ff9c6 2542 const struct drm_i915_private *dev_priv = dev->dev_private;
0b2ae6d7
VS
2543 int level, max_level = ilk_wm_max_level(dev);
2544 /* LP0 watermark maximums depend on this pipe alone */
2545 struct intel_wm_config config = {
2546 .num_pipes_active = 1,
2547 .sprites_enabled = params->spr.enabled,
2548 .sprites_scaled = params->spr.scaled,
2549 };
820c1980 2550 struct ilk_wm_maximums max;
0b2ae6d7 2551
2a44b76b
VS
2552 pipe_wm->pipe_enabled = params->active;
2553 pipe_wm->sprites_enabled = params->spr.enabled;
2554 pipe_wm->sprites_scaled = params->spr.scaled;
2555
7b39a0b7
VS
2556 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2557 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2558 max_level = 1;
2559
2560 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2561 if (params->spr.scaled)
2562 max_level = 0;
2563
a3cb4048 2564 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
0b2ae6d7 2565
a42a5719 2566 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 2567 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
0b2ae6d7 2568
a3cb4048
VS
2569 /* LP0 watermarks always use 1/2 DDB partitioning */
2570 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2571
0b2ae6d7 2572 /* At least LP0 must be valid */
a3cb4048
VS
2573 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2574 return false;
2575
2576 ilk_compute_wm_reg_maximums(dev, 1, &max);
2577
2578 for (level = 1; level <= max_level; level++) {
2579 struct intel_wm_level wm = {};
2580
2581 ilk_compute_wm_level(dev_priv, level, params, &wm);
2582
2583 /*
2584 * Disable any watermark level that exceeds the
2585 * register maximums since such watermarks are
2586 * always invalid.
2587 */
2588 if (!ilk_validate_wm_level(level, &max, &wm))
2589 break;
2590
2591 pipe_wm->wm[level] = wm;
2592 }
2593
2594 return true;
0b2ae6d7
VS
2595}
2596
2597/*
2598 * Merge the watermarks from all active pipes for a specific level.
2599 */
2600static void ilk_merge_wm_level(struct drm_device *dev,
2601 int level,
2602 struct intel_wm_level *ret_wm)
2603{
2604 const struct intel_crtc *intel_crtc;
2605
d52fea5b
VS
2606 ret_wm->enable = true;
2607
d3fcc808 2608 for_each_intel_crtc(dev, intel_crtc) {
fe392efd
VS
2609 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2610 const struct intel_wm_level *wm = &active->wm[level];
2611
2612 if (!active->pipe_enabled)
2613 continue;
0b2ae6d7 2614
d52fea5b
VS
2615 /*
2616 * The watermark values may have been used in the past,
2617 * so we must maintain them in the registers for some
2618 * time even if the level is now disabled.
2619 */
0b2ae6d7 2620 if (!wm->enable)
d52fea5b 2621 ret_wm->enable = false;
0b2ae6d7
VS
2622
2623 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2624 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2625 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2626 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2627 }
0b2ae6d7
VS
2628}
2629
2630/*
2631 * Merge all low power watermarks for all active pipes.
2632 */
2633static void ilk_wm_merge(struct drm_device *dev,
0ba22e26 2634 const struct intel_wm_config *config,
820c1980 2635 const struct ilk_wm_maximums *max,
0b2ae6d7
VS
2636 struct intel_pipe_wm *merged)
2637{
2638 int level, max_level = ilk_wm_max_level(dev);
d52fea5b 2639 int last_enabled_level = max_level;
0b2ae6d7 2640
0ba22e26
VS
2641 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2642 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2643 config->num_pipes_active > 1)
2644 return;
2645
6c8b6c28
VS
2646 /* ILK: FBC WM must be disabled always */
2647 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
0b2ae6d7
VS
2648
2649 /* merge each WM1+ level */
2650 for (level = 1; level <= max_level; level++) {
2651 struct intel_wm_level *wm = &merged->wm[level];
2652
2653 ilk_merge_wm_level(dev, level, wm);
2654
d52fea5b
VS
2655 if (level > last_enabled_level)
2656 wm->enable = false;
2657 else if (!ilk_validate_wm_level(level, max, wm))
2658 /* make sure all following levels get disabled */
2659 last_enabled_level = level - 1;
0b2ae6d7
VS
2660
2661 /*
2662 * The spec says it is preferred to disable
2663 * FBC WMs instead of disabling a WM level.
2664 */
2665 if (wm->fbc_val > max->fbc) {
d52fea5b
VS
2666 if (wm->enable)
2667 merged->fbc_wm_enabled = false;
0b2ae6d7
VS
2668 wm->fbc_val = 0;
2669 }
2670 }
6c8b6c28
VS
2671
2672 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2673 /*
2674 * FIXME this is racy. FBC might get enabled later.
2675 * What we should check here is whether FBC can be
2676 * enabled sometime later.
2677 */
2678 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2679 for (level = 2; level <= max_level; level++) {
2680 struct intel_wm_level *wm = &merged->wm[level];
2681
2682 wm->enable = false;
2683 }
2684 }
0b2ae6d7
VS
2685}
2686
b380ca3c
VS
2687static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2688{
2689 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2690 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2691}
2692
a68d68ee
VS
2693/* The value we need to program into the WM_LPx latency field */
2694static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2695{
2696 struct drm_i915_private *dev_priv = dev->dev_private;
2697
a42a5719 2698 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
a68d68ee
VS
2699 return 2 * level;
2700 else
2701 return dev_priv->wm.pri_latency[level];
2702}
2703
820c1980 2704static void ilk_compute_wm_results(struct drm_device *dev,
0362c781 2705 const struct intel_pipe_wm *merged,
609cedef 2706 enum intel_ddb_partitioning partitioning,
820c1980 2707 struct ilk_wm_values *results)
801bcfff 2708{
0b2ae6d7
VS
2709 struct intel_crtc *intel_crtc;
2710 int level, wm_lp;
cca32e9a 2711
0362c781 2712 results->enable_fbc_wm = merged->fbc_wm_enabled;
609cedef 2713 results->partitioning = partitioning;
cca32e9a 2714
0b2ae6d7 2715 /* LP1+ register values */
cca32e9a 2716 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
1fd527cc 2717 const struct intel_wm_level *r;
801bcfff 2718
b380ca3c 2719 level = ilk_wm_lp_to_level(wm_lp, merged);
0b2ae6d7 2720
0362c781 2721 r = &merged->wm[level];
cca32e9a 2722
d52fea5b
VS
2723 /*
2724 * Maintain the watermark values even if the level is
2725 * disabled. Doing otherwise could cause underruns.
2726 */
2727 results->wm_lp[wm_lp - 1] =
a68d68ee 2728 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
416f4727
VS
2729 (r->pri_val << WM1_LP_SR_SHIFT) |
2730 r->cur_val;
2731
d52fea5b
VS
2732 if (r->enable)
2733 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2734
416f4727
VS
2735 if (INTEL_INFO(dev)->gen >= 8)
2736 results->wm_lp[wm_lp - 1] |=
2737 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2738 else
2739 results->wm_lp[wm_lp - 1] |=
2740 r->fbc_val << WM1_LP_FBC_SHIFT;
2741
d52fea5b
VS
2742 /*
2743 * Always set WM1S_LP_EN when spr_val != 0, even if the
2744 * level is disabled. Doing otherwise could cause underruns.
2745 */
6cef2b8a
VS
2746 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2747 WARN_ON(wm_lp != 1);
2748 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2749 } else
2750 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
cca32e9a 2751 }
801bcfff 2752
0b2ae6d7 2753 /* LP0 register values */
d3fcc808 2754 for_each_intel_crtc(dev, intel_crtc) {
0b2ae6d7
VS
2755 enum pipe pipe = intel_crtc->pipe;
2756 const struct intel_wm_level *r =
2757 &intel_crtc->wm.active.wm[0];
2758
2759 if (WARN_ON(!r->enable))
2760 continue;
2761
2762 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
1011d8c4 2763
0b2ae6d7
VS
2764 results->wm_pipe[pipe] =
2765 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2766 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2767 r->cur_val;
801bcfff
PZ
2768 }
2769}
2770
861f3389
PZ
2771/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2772 * case both are at the same level. Prefer r1 in case they're the same. */
820c1980 2773static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
198a1e9b
VS
2774 struct intel_pipe_wm *r1,
2775 struct intel_pipe_wm *r2)
861f3389 2776{
198a1e9b
VS
2777 int level, max_level = ilk_wm_max_level(dev);
2778 int level1 = 0, level2 = 0;
861f3389 2779
198a1e9b
VS
2780 for (level = 1; level <= max_level; level++) {
2781 if (r1->wm[level].enable)
2782 level1 = level;
2783 if (r2->wm[level].enable)
2784 level2 = level;
861f3389
PZ
2785 }
2786
198a1e9b
VS
2787 if (level1 == level2) {
2788 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
861f3389
PZ
2789 return r2;
2790 else
2791 return r1;
198a1e9b 2792 } else if (level1 > level2) {
861f3389
PZ
2793 return r1;
2794 } else {
2795 return r2;
2796 }
2797}
2798
49a687c4
VS
2799/* dirty bits used to track which watermarks need changes */
2800#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2801#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2802#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2803#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2804#define WM_DIRTY_FBC (1 << 24)
2805#define WM_DIRTY_DDB (1 << 25)
2806
055e393f 2807static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
820c1980
ID
2808 const struct ilk_wm_values *old,
2809 const struct ilk_wm_values *new)
49a687c4
VS
2810{
2811 unsigned int dirty = 0;
2812 enum pipe pipe;
2813 int wm_lp;
2814
055e393f 2815 for_each_pipe(dev_priv, pipe) {
49a687c4
VS
2816 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2817 dirty |= WM_DIRTY_LINETIME(pipe);
2818 /* Must disable LP1+ watermarks too */
2819 dirty |= WM_DIRTY_LP_ALL;
2820 }
2821
2822 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2823 dirty |= WM_DIRTY_PIPE(pipe);
2824 /* Must disable LP1+ watermarks too */
2825 dirty |= WM_DIRTY_LP_ALL;
2826 }
2827 }
2828
2829 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2830 dirty |= WM_DIRTY_FBC;
2831 /* Must disable LP1+ watermarks too */
2832 dirty |= WM_DIRTY_LP_ALL;
2833 }
2834
2835 if (old->partitioning != new->partitioning) {
2836 dirty |= WM_DIRTY_DDB;
2837 /* Must disable LP1+ watermarks too */
2838 dirty |= WM_DIRTY_LP_ALL;
2839 }
2840
2841 /* LP1+ watermarks already deemed dirty, no need to continue */
2842 if (dirty & WM_DIRTY_LP_ALL)
2843 return dirty;
2844
2845 /* Find the lowest numbered LP1+ watermark in need of an update... */
2846 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2847 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2848 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2849 break;
2850 }
2851
2852 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2853 for (; wm_lp <= 3; wm_lp++)
2854 dirty |= WM_DIRTY_LP(wm_lp);
2855
2856 return dirty;
2857}
2858
8553c18e
VS
2859static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2860 unsigned int dirty)
801bcfff 2861{
820c1980 2862 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e 2863 bool changed = false;
801bcfff 2864
facd619b
VS
2865 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2866 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2867 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
8553c18e 2868 changed = true;
facd619b
VS
2869 }
2870 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2871 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2872 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
8553c18e 2873 changed = true;
facd619b
VS
2874 }
2875 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2876 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2877 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
8553c18e 2878 changed = true;
facd619b 2879 }
801bcfff 2880
facd619b
VS
2881 /*
2882 * Don't touch WM1S_LP_EN here.
2883 * Doing so could cause underruns.
2884 */
6cef2b8a 2885
8553c18e
VS
2886 return changed;
2887}
2888
2889/*
2890 * The spec says we shouldn't write when we don't need, because every write
2891 * causes WMs to be re-evaluated, expending some power.
2892 */
820c1980
ID
2893static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2894 struct ilk_wm_values *results)
8553c18e
VS
2895{
2896 struct drm_device *dev = dev_priv->dev;
820c1980 2897 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e
VS
2898 unsigned int dirty;
2899 uint32_t val;
2900
055e393f 2901 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
8553c18e
VS
2902 if (!dirty)
2903 return;
2904
2905 _ilk_disable_lp_wm(dev_priv, dirty);
2906
49a687c4 2907 if (dirty & WM_DIRTY_PIPE(PIPE_A))
801bcfff 2908 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
49a687c4 2909 if (dirty & WM_DIRTY_PIPE(PIPE_B))
801bcfff 2910 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
49a687c4 2911 if (dirty & WM_DIRTY_PIPE(PIPE_C))
801bcfff
PZ
2912 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2913
49a687c4 2914 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
801bcfff 2915 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
49a687c4 2916 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
801bcfff 2917 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
49a687c4 2918 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
801bcfff
PZ
2919 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2920
49a687c4 2921 if (dirty & WM_DIRTY_DDB) {
a42a5719 2922 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
ac9545fd
VS
2923 val = I915_READ(WM_MISC);
2924 if (results->partitioning == INTEL_DDB_PART_1_2)
2925 val &= ~WM_MISC_DATA_PARTITION_5_6;
2926 else
2927 val |= WM_MISC_DATA_PARTITION_5_6;
2928 I915_WRITE(WM_MISC, val);
2929 } else {
2930 val = I915_READ(DISP_ARB_CTL2);
2931 if (results->partitioning == INTEL_DDB_PART_1_2)
2932 val &= ~DISP_DATA_PARTITION_5_6;
2933 else
2934 val |= DISP_DATA_PARTITION_5_6;
2935 I915_WRITE(DISP_ARB_CTL2, val);
2936 }
1011d8c4
PZ
2937 }
2938
49a687c4 2939 if (dirty & WM_DIRTY_FBC) {
cca32e9a
PZ
2940 val = I915_READ(DISP_ARB_CTL);
2941 if (results->enable_fbc_wm)
2942 val &= ~DISP_FBC_WM_DIS;
2943 else
2944 val |= DISP_FBC_WM_DIS;
2945 I915_WRITE(DISP_ARB_CTL, val);
2946 }
2947
954911eb
ID
2948 if (dirty & WM_DIRTY_LP(1) &&
2949 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2950 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2951
2952 if (INTEL_INFO(dev)->gen >= 7) {
6cef2b8a
VS
2953 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2954 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2955 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2956 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2957 }
801bcfff 2958
facd619b 2959 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
801bcfff 2960 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
facd619b 2961 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
801bcfff 2962 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
facd619b 2963 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
801bcfff 2964 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
609cedef
VS
2965
2966 dev_priv->wm.hw = *results;
801bcfff
PZ
2967}
2968
8553c18e
VS
2969static bool ilk_disable_lp_wm(struct drm_device *dev)
2970{
2971 struct drm_i915_private *dev_priv = dev->dev_private;
2972
2973 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2974}
2975
2d41c0b5
PB
2976static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_config *config)
2977{
2978 /* TODO: Take into account the scalers once we support them */
2979 return config->adjusted_mode.crtc_clock;
2980}
2981
2982/*
2983 * The max latency should be 257 (max the punit can code is 255 and we add 2us
2984 * for the read latency) and bytes_per_pixel should always be <= 8, so that
2985 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
2986 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
2987*/
2988static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
2989 uint32_t latency)
2990{
2991 uint32_t wm_intermediate_val, ret;
2992
2993 if (latency == 0)
2994 return UINT_MAX;
2995
2996 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel;
2997 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
2998
2999 return ret;
3000}
3001
3002static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3003 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
3004 uint32_t latency)
3005{
3006 uint32_t ret, plane_bytes_per_line, wm_intermediate_val;
3007
3008 if (latency == 0)
3009 return UINT_MAX;
3010
3011 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
3012 wm_intermediate_val = latency * pixel_rate;
3013 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
3014 plane_bytes_per_line;
3015
3016 return ret;
3017}
3018
3019static void skl_compute_transition_wm(struct drm_crtc *crtc,
3020 struct skl_pipe_wm_parameters *params,
3021 struct skl_pipe_wm *pipe_wm)
3022{
3023 /*
3024 * For now it is suggested to use the LP0 wm val of corresponding
3025 * plane as transition wm val. This is done while computing results.
3026 */
3027 if (!params->active)
3028 return;
3029}
3030
3031static uint32_t
3032skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
3033{
3034 if (!intel_crtc_active(crtc))
3035 return 0;
3036
3037 return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
3038
3039}
3040
3041static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3042 const struct intel_crtc *intel_crtc)
3043{
3044 struct drm_device *dev = intel_crtc->base.dev;
3045 struct drm_i915_private *dev_priv = dev->dev_private;
3046 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3047 enum pipe pipe = intel_crtc->pipe;
3048
3049 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
3050 sizeof(new_ddb->plane[pipe])))
3051 return true;
3052
3053 if (memcmp(&new_ddb->cursor[pipe], &cur_ddb->cursor[pipe],
3054 sizeof(new_ddb->cursor[pipe])))
3055 return true;
3056
3057 return false;
3058}
3059
3060static void skl_compute_wm_global_parameters(struct drm_device *dev,
3061 struct intel_wm_config *config)
3062{
3063 struct drm_crtc *crtc;
3064 struct drm_plane *plane;
3065
3066 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3067 config->num_pipes_active += intel_crtc_active(crtc);
3068
3069 /* FIXME: I don't think we need those two global parameters on SKL */
3070 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3071 struct intel_plane *intel_plane = to_intel_plane(plane);
3072
3073 config->sprites_enabled |= intel_plane->wm.enabled;
3074 config->sprites_scaled |= intel_plane->wm.scaled;
3075 }
3076}
3077
3078static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
3079 struct skl_pipe_wm_parameters *p)
3080{
3081 struct drm_device *dev = crtc->dev;
3082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3083 enum pipe pipe = intel_crtc->pipe;
3084 struct drm_plane *plane;
3085 int i = 1; /* Index for sprite planes start */
3086
3087 p->active = intel_crtc_active(crtc);
3088 if (p->active) {
3089 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
3090 p->pixel_rate = skl_pipe_pixel_rate(&intel_crtc->config);
3091
3092 /*
3093 * For now, assume primary and cursor planes are always enabled.
3094 */
3095 p->plane[0].enabled = true;
3096 p->plane[0].bytes_per_pixel =
3097 crtc->primary->fb->bits_per_pixel / 8;
3098 p->plane[0].horiz_pixels = intel_crtc->config.pipe_src_w;
3099 p->plane[0].vert_pixels = intel_crtc->config.pipe_src_h;
3100
3101 p->cursor.enabled = true;
3102 p->cursor.bytes_per_pixel = 4;
3103 p->cursor.horiz_pixels = intel_crtc->cursor_width ?
3104 intel_crtc->cursor_width : 64;
3105 }
3106
3107 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3108 struct intel_plane *intel_plane = to_intel_plane(plane);
3109
3110 if (intel_plane->pipe == pipe)
3111 p->plane[i++] = intel_plane->wm;
3112 }
3113}
3114
3115static bool skl_compute_plane_wm(struct skl_pipe_wm_parameters *p,
3116 struct intel_plane_wm_parameters *p_params,
3117 uint16_t max_page_buff_alloc,
3118 uint32_t mem_value,
3119 uint16_t *res_blocks, /* out */
3120 uint8_t *res_lines /* out */)
3121{
3122 uint32_t method1, method2, plane_bytes_per_line;
3123 uint32_t result_bytes;
3124
3125 if (!p->active || !p_params->enabled)
3126 return false;
3127
3128 method1 = skl_wm_method1(p->pixel_rate,
3129 p_params->bytes_per_pixel,
3130 mem_value);
3131 method2 = skl_wm_method2(p->pixel_rate,
3132 p->pipe_htotal,
3133 p_params->horiz_pixels,
3134 p_params->bytes_per_pixel,
3135 mem_value);
3136
3137 plane_bytes_per_line = p_params->horiz_pixels *
3138 p_params->bytes_per_pixel;
3139
3140 /* For now xtile and linear */
3141 if (((max_page_buff_alloc * 512) / plane_bytes_per_line) >= 1)
3142 result_bytes = min(method1, method2);
3143 else
3144 result_bytes = method1;
3145
3146 *res_blocks = DIV_ROUND_UP(result_bytes, 512) + 1;
3147 *res_lines = DIV_ROUND_UP(result_bytes, plane_bytes_per_line);
3148
3149 return true;
3150}
3151
3152static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3153 struct skl_ddb_allocation *ddb,
3154 struct skl_pipe_wm_parameters *p,
3155 enum pipe pipe,
3156 int level,
3157 int num_planes,
3158 struct skl_wm_level *result)
3159{
3160 uint16_t latency = dev_priv->wm.skl_latency[level];
3161 uint16_t ddb_blocks;
3162 int i;
3163
3164 for (i = 0; i < num_planes; i++) {
3165 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3166
3167 result->plane_en[i] = skl_compute_plane_wm(p, &p->plane[i],
3168 ddb_blocks,
3169 latency,
3170 &result->plane_res_b[i],
3171 &result->plane_res_l[i]);
3172 }
3173
3174 ddb_blocks = skl_ddb_entry_size(&ddb->cursor[pipe]);
3175 result->cursor_en = skl_compute_plane_wm(p, &p->cursor, ddb_blocks,
3176 latency, &result->cursor_res_b,
3177 &result->cursor_res_l);
3178}
3179
3180static void skl_compute_pipe_wm(struct drm_crtc *crtc,
3181 struct skl_ddb_allocation *ddb,
3182 struct skl_pipe_wm_parameters *params,
3183 struct skl_pipe_wm *pipe_wm)
3184{
3185 struct drm_device *dev = crtc->dev;
3186 const struct drm_i915_private *dev_priv = dev->dev_private;
3187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 int level, max_level = ilk_wm_max_level(dev);
3189
3190 for (level = 0; level <= max_level; level++) {
3191 skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
3192 level, intel_num_planes(intel_crtc),
3193 &pipe_wm->wm[level]);
3194 }
3195 pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
3196
3197 skl_compute_transition_wm(crtc, params, pipe_wm);
3198}
3199
3200static void skl_compute_wm_results(struct drm_device *dev,
3201 struct skl_pipe_wm_parameters *p,
3202 struct skl_pipe_wm *p_wm,
3203 struct skl_wm_values *r,
3204 struct intel_crtc *intel_crtc)
3205{
3206 int level, max_level = ilk_wm_max_level(dev);
3207 enum pipe pipe = intel_crtc->pipe;
3208
3209 for (level = 0; level <= max_level; level++) {
3210 uint16_t ddb_blocks;
3211 uint32_t temp;
3212 int i;
3213
3214 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3215 temp = 0;
3216 ddb_blocks = skl_ddb_entry_size(&r->ddb.plane[pipe][i]);
3217
3218 if ((p_wm->wm[level].plane_res_b[i] > ddb_blocks) ||
3219 (p_wm->wm[level].plane_res_l[i] > 31))
3220 p_wm->wm[level].plane_en[i] = false;
3221
3222 temp |= p_wm->wm[level].plane_res_l[i] <<
3223 PLANE_WM_LINES_SHIFT;
3224 temp |= p_wm->wm[level].plane_res_b[i];
3225 if (p_wm->wm[level].plane_en[i])
3226 temp |= PLANE_WM_EN;
3227
3228 r->plane[pipe][i][level] = temp;
3229 /* Use the LP0 WM value for transition WM for now. */
3230 if (level == 0)
3231 r->plane_trans[pipe][i] = temp;
3232 }
3233
3234 temp = 0;
3235 ddb_blocks = skl_ddb_entry_size(&r->ddb.cursor[pipe]);
3236
3237 if ((p_wm->wm[level].cursor_res_b > ddb_blocks) ||
3238 (p_wm->wm[level].cursor_res_l > 31))
3239 p_wm->wm[level].cursor_en = false;
3240
3241 temp |= p_wm->wm[level].cursor_res_l << PLANE_WM_LINES_SHIFT;
3242 temp |= p_wm->wm[level].cursor_res_b;
3243
3244 if (p_wm->wm[level].cursor_en)
3245 temp |= PLANE_WM_EN;
3246
3247 r->cursor[pipe][level] = temp;
3248 /* Use the LP0 WM value for transition WM for now. */
3249 if (level == 0)
3250 r->cursor_trans[pipe] = temp;
3251
3252 }
3253
3254 r->wm_linetime[pipe] = p_wm->linetime;
3255}
3256
3257static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3258 const struct skl_wm_values *new)
3259{
3260 struct drm_device *dev = dev_priv->dev;
3261 struct intel_crtc *crtc;
3262
3263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3264 int i, level, max_level = ilk_wm_max_level(dev);
3265 enum pipe pipe = crtc->pipe;
3266
3267 if (new->dirty[pipe]) {
3268 I915_WRITE(PIPE_WM_LINETIME(pipe),
3269 new->wm_linetime[pipe]);
3270
3271 for (level = 0; level <= max_level; level++) {
3272 for (i = 0; i < intel_num_planes(crtc); i++)
3273 I915_WRITE(PLANE_WM(pipe, i, level),
3274 new->plane[pipe][i][level]);
3275 I915_WRITE(CUR_WM(pipe, level),
3276 new->cursor[pipe][level]);
3277 }
3278 for (i = 0; i < intel_num_planes(crtc); i++)
3279 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3280 new->plane_trans[pipe][i]);
3281 I915_WRITE(CUR_WM_TRANS(pipe), new->cursor_trans[pipe]);
3282 }
3283 }
3284
3285 dev_priv->wm.skl_hw = *new;
3286}
3287
3288static bool skl_update_pipe_wm(struct drm_crtc *crtc,
3289 struct skl_pipe_wm_parameters *params,
3290 struct intel_wm_config *config,
3291 struct skl_ddb_allocation *ddb, /* out */
3292 struct skl_pipe_wm *pipe_wm /* out */)
3293{
3294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3295
3296 skl_compute_wm_pipe_parameters(crtc, params);
3297 skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
3298
3299 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
3300 return false;
3301
3302 intel_crtc->wm.skl_active = *pipe_wm;
3303 return true;
3304}
3305
3306static void skl_update_other_pipe_wm(struct drm_device *dev,
3307 struct drm_crtc *crtc,
3308 struct intel_wm_config *config,
3309 struct skl_wm_values *r)
3310{
3311 struct intel_crtc *intel_crtc;
3312 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3313
3314 /*
3315 * If the WM update hasn't changed the allocation for this_crtc (the
3316 * crtc we are currently computing the new WM values for), other
3317 * enabled crtcs will keep the same allocation and we don't need to
3318 * recompute anything for them.
3319 */
3320 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3321 return;
3322
3323 /*
3324 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3325 * other active pipes need new DDB allocation and WM values.
3326 */
3327 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3328 base.head) {
3329 struct skl_pipe_wm_parameters params = {};
3330 struct skl_pipe_wm pipe_wm = {};
3331 bool wm_changed;
3332
3333 if (this_crtc->pipe == intel_crtc->pipe)
3334 continue;
3335
3336 if (!intel_crtc->active)
3337 continue;
3338
3339 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
3340 &params, config,
3341 &r->ddb, &pipe_wm);
3342
3343 /*
3344 * If we end up re-computing the other pipe WM values, it's
3345 * because it was really needed, so we expect the WM values to
3346 * be different.
3347 */
3348 WARN_ON(!wm_changed);
3349
3350 skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
3351 r->dirty[intel_crtc->pipe] = true;
3352 }
3353}
3354
3355static void skl_update_wm(struct drm_crtc *crtc)
3356{
3357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3358 struct drm_device *dev = crtc->dev;
3359 struct drm_i915_private *dev_priv = dev->dev_private;
3360 struct skl_pipe_wm_parameters params = {};
3361 struct skl_wm_values *results = &dev_priv->wm.skl_results;
3362 struct skl_pipe_wm pipe_wm = {};
3363 struct intel_wm_config config = {};
3364
3365 memset(results, 0, sizeof(*results));
3366
3367 skl_compute_wm_global_parameters(dev, &config);
3368
3369 if (!skl_update_pipe_wm(crtc, &params, &config,
3370 &results->ddb, &pipe_wm))
3371 return;
3372
3373 skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
3374 results->dirty[intel_crtc->pipe] = true;
3375
3376 skl_update_other_pipe_wm(dev, crtc, &config, results);
3377 skl_write_wm_values(dev_priv, results);
3378}
3379
3380static void
3381skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3382 uint32_t sprite_width, uint32_t sprite_height,
3383 int pixel_size, bool enabled, bool scaled)
3384{
3385 struct intel_plane *intel_plane = to_intel_plane(plane);
3386
3387 intel_plane->wm.enabled = enabled;
3388 intel_plane->wm.scaled = scaled;
3389 intel_plane->wm.horiz_pixels = sprite_width;
3390 intel_plane->wm.vert_pixels = sprite_height;
3391 intel_plane->wm.bytes_per_pixel = pixel_size;
3392
3393 skl_update_wm(crtc);
3394}
3395
820c1980 3396static void ilk_update_wm(struct drm_crtc *crtc)
801bcfff 3397{
7c4a395f 3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
46ba614c 3399 struct drm_device *dev = crtc->dev;
801bcfff 3400 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980
ID
3401 struct ilk_wm_maximums max;
3402 struct ilk_pipe_wm_parameters params = {};
3403 struct ilk_wm_values results = {};
77c122bc 3404 enum intel_ddb_partitioning partitioning;
7c4a395f 3405 struct intel_pipe_wm pipe_wm = {};
198a1e9b 3406 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
a485bfb8 3407 struct intel_wm_config config = {};
7c4a395f 3408
2a44b76b 3409 ilk_compute_wm_parameters(crtc, &params);
7c4a395f
VS
3410
3411 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
3412
3413 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3414 return;
861f3389 3415
7c4a395f 3416 intel_crtc->wm.active = pipe_wm;
861f3389 3417
2a44b76b
VS
3418 ilk_compute_wm_config(dev, &config);
3419
34982fe1 3420 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
0ba22e26 3421 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
a485bfb8
VS
3422
3423 /* 5/6 split only in single pipe config on IVB+ */
ec98c8d1
VS
3424 if (INTEL_INFO(dev)->gen >= 7 &&
3425 config.num_pipes_active == 1 && config.sprites_enabled) {
34982fe1 3426 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
0ba22e26 3427 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
0362c781 3428
820c1980 3429 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
861f3389 3430 } else {
198a1e9b 3431 best_lp_wm = &lp_wm_1_2;
861f3389
PZ
3432 }
3433
198a1e9b 3434 partitioning = (best_lp_wm == &lp_wm_1_2) ?
77c122bc 3435 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
801bcfff 3436
820c1980 3437 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
609cedef 3438
820c1980 3439 ilk_write_wm_values(dev_priv, &results);
1011d8c4
PZ
3440}
3441
ed57cb8a
DL
3442static void
3443ilk_update_sprite_wm(struct drm_plane *plane,
3444 struct drm_crtc *crtc,
3445 uint32_t sprite_width, uint32_t sprite_height,
3446 int pixel_size, bool enabled, bool scaled)
526682e9 3447{
8553c18e 3448 struct drm_device *dev = plane->dev;
adf3d35e 3449 struct intel_plane *intel_plane = to_intel_plane(plane);
526682e9 3450
adf3d35e
VS
3451 intel_plane->wm.enabled = enabled;
3452 intel_plane->wm.scaled = scaled;
3453 intel_plane->wm.horiz_pixels = sprite_width;
ed57cb8a 3454 intel_plane->wm.vert_pixels = sprite_width;
adf3d35e 3455 intel_plane->wm.bytes_per_pixel = pixel_size;
526682e9 3456
8553c18e
VS
3457 /*
3458 * IVB workaround: must disable low power watermarks for at least
3459 * one frame before enabling scaling. LP watermarks can be re-enabled
3460 * when scaling is disabled.
3461 *
3462 * WaCxSRDisabledForSpriteScaling:ivb
3463 */
3464 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3465 intel_wait_for_vblank(dev, intel_plane->pipe);
3466
820c1980 3467 ilk_update_wm(crtc);
526682e9
PZ
3468}
3469
243e6a44
VS
3470static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3471{
3472 struct drm_device *dev = crtc->dev;
3473 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 3474 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
3475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3476 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3477 enum pipe pipe = intel_crtc->pipe;
3478 static const unsigned int wm0_pipe_reg[] = {
3479 [PIPE_A] = WM0_PIPEA_ILK,
3480 [PIPE_B] = WM0_PIPEB_ILK,
3481 [PIPE_C] = WM0_PIPEC_IVB,
3482 };
3483
3484 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
a42a5719 3485 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 3486 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
243e6a44 3487
2a44b76b
VS
3488 active->pipe_enabled = intel_crtc_active(crtc);
3489
3490 if (active->pipe_enabled) {
243e6a44
VS
3491 u32 tmp = hw->wm_pipe[pipe];
3492
3493 /*
3494 * For active pipes LP0 watermark is marked as
3495 * enabled, and LP1+ watermaks as disabled since
3496 * we can't really reverse compute them in case
3497 * multiple pipes are active.
3498 */
3499 active->wm[0].enable = true;
3500 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3501 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3502 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3503 active->linetime = hw->wm_linetime[pipe];
3504 } else {
3505 int level, max_level = ilk_wm_max_level(dev);
3506
3507 /*
3508 * For inactive pipes, all watermark levels
3509 * should be marked as enabled but zeroed,
3510 * which is what we'd compute them to.
3511 */
3512 for (level = 0; level <= max_level; level++)
3513 active->wm[level].enable = true;
3514 }
3515}
3516
3517void ilk_wm_get_hw_state(struct drm_device *dev)
3518{
3519 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 3520 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
3521 struct drm_crtc *crtc;
3522
70e1e0ec 3523 for_each_crtc(dev, crtc)
243e6a44
VS
3524 ilk_pipe_wm_get_hw_state(crtc);
3525
3526 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
3527 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
3528 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
3529
3530 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
cfa7698b
VS
3531 if (INTEL_INFO(dev)->gen >= 7) {
3532 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3533 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3534 }
243e6a44 3535
a42a5719 3536 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ac9545fd
VS
3537 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3538 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3539 else if (IS_IVYBRIDGE(dev))
3540 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3541 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
243e6a44
VS
3542
3543 hw->enable_fbc_wm =
3544 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3545}
3546
b445e3b0
ED
3547/**
3548 * intel_update_watermarks - update FIFO watermark values based on current modes
3549 *
3550 * Calculate watermark values for the various WM regs based on current mode
3551 * and plane configuration.
3552 *
3553 * There are several cases to deal with here:
3554 * - normal (i.e. non-self-refresh)
3555 * - self-refresh (SR) mode
3556 * - lines are large relative to FIFO size (buffer can hold up to 2)
3557 * - lines are small relative to FIFO size (buffer can hold more than 2
3558 * lines), so need to account for TLB latency
3559 *
3560 * The normal calculation is:
3561 * watermark = dotclock * bytes per pixel * latency
3562 * where latency is platform & configuration dependent (we assume pessimal
3563 * values here).
3564 *
3565 * The SR calculation is:
3566 * watermark = (trunc(latency/line time)+1) * surface width *
3567 * bytes per pixel
3568 * where
3569 * line time = htotal / dotclock
3570 * surface width = hdisplay for normal plane and 64 for cursor
3571 * and latency is assumed to be high, as above.
3572 *
3573 * The final value programmed to the register should always be rounded up,
3574 * and include an extra 2 entries to account for clock crossings.
3575 *
3576 * We don't use the sprite, so we can ignore that. And on Crestline we have
3577 * to set the non-SR watermarks to 8.
3578 */
46ba614c 3579void intel_update_watermarks(struct drm_crtc *crtc)
b445e3b0 3580{
46ba614c 3581 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
b445e3b0
ED
3582
3583 if (dev_priv->display.update_wm)
46ba614c 3584 dev_priv->display.update_wm(crtc);
b445e3b0
ED
3585}
3586
adf3d35e
VS
3587void intel_update_sprite_watermarks(struct drm_plane *plane,
3588 struct drm_crtc *crtc,
ed57cb8a
DL
3589 uint32_t sprite_width,
3590 uint32_t sprite_height,
3591 int pixel_size,
39db4a4d 3592 bool enabled, bool scaled)
b445e3b0 3593{
adf3d35e 3594 struct drm_i915_private *dev_priv = plane->dev->dev_private;
b445e3b0
ED
3595
3596 if (dev_priv->display.update_sprite_wm)
ed57cb8a
DL
3597 dev_priv->display.update_sprite_wm(plane, crtc,
3598 sprite_width, sprite_height,
39db4a4d 3599 pixel_size, enabled, scaled);
b445e3b0
ED
3600}
3601
2b4e57bd
ED
3602static struct drm_i915_gem_object *
3603intel_alloc_context_page(struct drm_device *dev)
3604{
3605 struct drm_i915_gem_object *ctx;
3606 int ret;
3607
3608 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3609
3610 ctx = i915_gem_alloc_object(dev, 4096);
3611 if (!ctx) {
3612 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3613 return NULL;
3614 }
3615
c69766f2 3616 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
2b4e57bd
ED
3617 if (ret) {
3618 DRM_ERROR("failed to pin power context: %d\n", ret);
3619 goto err_unref;
3620 }
3621
3622 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3623 if (ret) {
3624 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3625 goto err_unpin;
3626 }
3627
3628 return ctx;
3629
3630err_unpin:
d7f46fc4 3631 i915_gem_object_ggtt_unpin(ctx);
2b4e57bd
ED
3632err_unref:
3633 drm_gem_object_unreference(&ctx->base);
2b4e57bd
ED
3634 return NULL;
3635}
3636
9270388e
DV
3637/**
3638 * Lock protecting IPS related data structures
9270388e
DV
3639 */
3640DEFINE_SPINLOCK(mchdev_lock);
3641
3642/* Global for IPS driver to get at the current i915 device. Protected by
3643 * mchdev_lock. */
3644static struct drm_i915_private *i915_mch_dev;
3645
2b4e57bd
ED
3646bool ironlake_set_drps(struct drm_device *dev, u8 val)
3647{
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649 u16 rgvswctl;
3650
9270388e
DV
3651 assert_spin_locked(&mchdev_lock);
3652
2b4e57bd
ED
3653 rgvswctl = I915_READ16(MEMSWCTL);
3654 if (rgvswctl & MEMCTL_CMD_STS) {
3655 DRM_DEBUG("gpu busy, RCS change rejected\n");
3656 return false; /* still busy with another command */
3657 }
3658
3659 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3660 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3661 I915_WRITE16(MEMSWCTL, rgvswctl);
3662 POSTING_READ16(MEMSWCTL);
3663
3664 rgvswctl |= MEMCTL_CMD_STS;
3665 I915_WRITE16(MEMSWCTL, rgvswctl);
3666
3667 return true;
3668}
3669
8090c6b9 3670static void ironlake_enable_drps(struct drm_device *dev)
2b4e57bd
ED
3671{
3672 struct drm_i915_private *dev_priv = dev->dev_private;
3673 u32 rgvmodectl = I915_READ(MEMMODECTL);
3674 u8 fmax, fmin, fstart, vstart;
3675
9270388e
DV
3676 spin_lock_irq(&mchdev_lock);
3677
2b4e57bd
ED
3678 /* Enable temp reporting */
3679 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3680 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3681
3682 /* 100ms RC evaluation intervals */
3683 I915_WRITE(RCUPEI, 100000);
3684 I915_WRITE(RCDNEI, 100000);
3685
3686 /* Set max/min thresholds to 90ms and 80ms respectively */
3687 I915_WRITE(RCBMAXAVG, 90000);
3688 I915_WRITE(RCBMINAVG, 80000);
3689
3690 I915_WRITE(MEMIHYST, 1);
3691
3692 /* Set up min, max, and cur for interrupt handling */
3693 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3694 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3695 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3696 MEMMODE_FSTART_SHIFT;
3697
3698 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3699 PXVFREQ_PX_SHIFT;
3700
20e4d407
DV
3701 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3702 dev_priv->ips.fstart = fstart;
2b4e57bd 3703
20e4d407
DV
3704 dev_priv->ips.max_delay = fstart;
3705 dev_priv->ips.min_delay = fmin;
3706 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
3707
3708 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3709 fmax, fmin, fstart);
3710
3711 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3712
3713 /*
3714 * Interrupts will be enabled in ironlake_irq_postinstall
3715 */
3716
3717 I915_WRITE(VIDSTART, vstart);
3718 POSTING_READ(VIDSTART);
3719
3720 rgvmodectl |= MEMMODE_SWMODE_EN;
3721 I915_WRITE(MEMMODECTL, rgvmodectl);
3722
9270388e 3723 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 3724 DRM_ERROR("stuck trying to change perf mode\n");
9270388e 3725 mdelay(1);
2b4e57bd
ED
3726
3727 ironlake_set_drps(dev, fstart);
3728
20e4d407 3729 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
2b4e57bd 3730 I915_READ(0x112e0);
20e4d407
DV
3731 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3732 dev_priv->ips.last_count2 = I915_READ(0x112f4);
5ed0bdf2 3733 dev_priv->ips.last_time2 = ktime_get_raw_ns();
9270388e
DV
3734
3735 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3736}
3737
8090c6b9 3738static void ironlake_disable_drps(struct drm_device *dev)
2b4e57bd
ED
3739{
3740 struct drm_i915_private *dev_priv = dev->dev_private;
9270388e
DV
3741 u16 rgvswctl;
3742
3743 spin_lock_irq(&mchdev_lock);
3744
3745 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
3746
3747 /* Ack interrupts, disable EFC interrupt */
3748 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3749 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3750 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3751 I915_WRITE(DEIIR, DE_PCU_EVENT);
3752 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3753
3754 /* Go back to the starting frequency */
20e4d407 3755 ironlake_set_drps(dev, dev_priv->ips.fstart);
9270388e 3756 mdelay(1);
2b4e57bd
ED
3757 rgvswctl |= MEMCTL_CMD_STS;
3758 I915_WRITE(MEMSWCTL, rgvswctl);
9270388e 3759 mdelay(1);
2b4e57bd 3760
9270388e 3761 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3762}
3763
acbe9475
DV
3764/* There's a funny hw issue where the hw returns all 0 when reading from
3765 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3766 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3767 * all limits and the gpu stuck at whatever frequency it is at atm).
3768 */
6917c7b9 3769static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 3770{
7b9e0ae6 3771 u32 limits;
2b4e57bd 3772
20b46e59
DV
3773 /* Only set the down limit when we've reached the lowest level to avoid
3774 * getting more interrupts, otherwise leave this clear. This prevents a
3775 * race in the hw when coming out of rc6: There's a tiny window where
3776 * the hw runs at the minimal clock before selecting the desired
3777 * frequency, if the down threshold expires in that window we will not
3778 * receive a down interrupt. */
b39fb297
BW
3779 limits = dev_priv->rps.max_freq_softlimit << 24;
3780 if (val <= dev_priv->rps.min_freq_softlimit)
3781 limits |= dev_priv->rps.min_freq_softlimit << 16;
20b46e59
DV
3782
3783 return limits;
3784}
3785
dd75fdc8
CW
3786static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3787{
3788 int new_power;
3789
3790 new_power = dev_priv->rps.power;
3791 switch (dev_priv->rps.power) {
3792 case LOW_POWER:
b39fb297 3793 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3794 new_power = BETWEEN;
3795 break;
3796
3797 case BETWEEN:
b39fb297 3798 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
dd75fdc8 3799 new_power = LOW_POWER;
b39fb297 3800 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3801 new_power = HIGH_POWER;
3802 break;
3803
3804 case HIGH_POWER:
b39fb297 3805 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
dd75fdc8
CW
3806 new_power = BETWEEN;
3807 break;
3808 }
3809 /* Max/min bins are special */
b39fb297 3810 if (val == dev_priv->rps.min_freq_softlimit)
dd75fdc8 3811 new_power = LOW_POWER;
b39fb297 3812 if (val == dev_priv->rps.max_freq_softlimit)
dd75fdc8
CW
3813 new_power = HIGH_POWER;
3814 if (new_power == dev_priv->rps.power)
3815 return;
3816
3817 /* Note the units here are not exactly 1us, but 1280ns. */
3818 switch (new_power) {
3819 case LOW_POWER:
3820 /* Upclock if more than 95% busy over 16ms */
3821 I915_WRITE(GEN6_RP_UP_EI, 12500);
3822 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3823
3824 /* Downclock if less than 85% busy over 32ms */
3825 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3826 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3827
3828 I915_WRITE(GEN6_RP_CONTROL,
3829 GEN6_RP_MEDIA_TURBO |
3830 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3831 GEN6_RP_MEDIA_IS_GFX |
3832 GEN6_RP_ENABLE |
3833 GEN6_RP_UP_BUSY_AVG |
3834 GEN6_RP_DOWN_IDLE_AVG);
3835 break;
3836
3837 case BETWEEN:
3838 /* Upclock if more than 90% busy over 13ms */
3839 I915_WRITE(GEN6_RP_UP_EI, 10250);
3840 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3841
3842 /* Downclock if less than 75% busy over 32ms */
3843 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3844 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3845
3846 I915_WRITE(GEN6_RP_CONTROL,
3847 GEN6_RP_MEDIA_TURBO |
3848 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3849 GEN6_RP_MEDIA_IS_GFX |
3850 GEN6_RP_ENABLE |
3851 GEN6_RP_UP_BUSY_AVG |
3852 GEN6_RP_DOWN_IDLE_AVG);
3853 break;
3854
3855 case HIGH_POWER:
3856 /* Upclock if more than 85% busy over 10ms */
3857 I915_WRITE(GEN6_RP_UP_EI, 8000);
3858 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3859
3860 /* Downclock if less than 60% busy over 32ms */
3861 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3862 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3863
3864 I915_WRITE(GEN6_RP_CONTROL,
3865 GEN6_RP_MEDIA_TURBO |
3866 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3867 GEN6_RP_MEDIA_IS_GFX |
3868 GEN6_RP_ENABLE |
3869 GEN6_RP_UP_BUSY_AVG |
3870 GEN6_RP_DOWN_IDLE_AVG);
3871 break;
3872 }
3873
3874 dev_priv->rps.power = new_power;
3875 dev_priv->rps.last_adj = 0;
3876}
3877
2876ce73
CW
3878static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3879{
3880 u32 mask = 0;
3881
3882 if (val > dev_priv->rps.min_freq_softlimit)
3883 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3884 if (val < dev_priv->rps.max_freq_softlimit)
3885 mask |= GEN6_PM_RP_UP_THRESHOLD;
3886
7b3c29f6
CW
3887 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3888 mask &= dev_priv->pm_rps_events;
3889
2876ce73
CW
3890 /* IVB and SNB hard hangs on looping batchbuffer
3891 * if GEN6_PM_UP_EI_EXPIRED is masked.
3892 */
3893 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3894 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3895
baccd458
D
3896 if (IS_GEN8(dev_priv->dev))
3897 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3898
2876ce73
CW
3899 return ~mask;
3900}
3901
b8a5ff8d
JM
3902/* gen6_set_rps is called to update the frequency request, but should also be
3903 * called when the range (min_delay and max_delay) is modified so that we can
3904 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
20b46e59
DV
3905void gen6_set_rps(struct drm_device *dev, u8 val)
3906{
3907 struct drm_i915_private *dev_priv = dev->dev_private;
7b9e0ae6 3908
4fc688ce 3909 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3910 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3911 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
004777cb 3912
eb64cad1
CW
3913 /* min/max delay may still have been modified so be sure to
3914 * write the limits value.
3915 */
3916 if (val != dev_priv->rps.cur_freq) {
3917 gen6_set_rps_thresholds(dev_priv, val);
b8a5ff8d 3918
50e6a2a7 3919 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
eb64cad1
CW
3920 I915_WRITE(GEN6_RPNSWREQ,
3921 HSW_FREQUENCY(val));
3922 else
3923 I915_WRITE(GEN6_RPNSWREQ,
3924 GEN6_FREQUENCY(val) |
3925 GEN6_OFFSET(0) |
3926 GEN6_AGGRESSIVE_TURBO);
b8a5ff8d 3927 }
7b9e0ae6 3928
7b9e0ae6
CW
3929 /* Make sure we continue to get interrupts
3930 * until we hit the minimum or maximum frequencies.
3931 */
eb64cad1 3932 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
2876ce73 3933 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
7b9e0ae6 3934
d5570a72
BW
3935 POSTING_READ(GEN6_RPNSWREQ);
3936
b39fb297 3937 dev_priv->rps.cur_freq = val;
be2cde9a 3938 trace_intel_gpu_freq_change(val * 50);
2b4e57bd
ED
3939}
3940
76c3552f
D
3941/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3942 *
3943 * * If Gfx is Idle, then
3944 * 1. Mask Turbo interrupts
3945 * 2. Bring up Gfx clock
3946 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3947 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3948 * 5. Unmask Turbo interrupts
3949*/
3950static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3951{
5549d25f
D
3952 struct drm_device *dev = dev_priv->dev;
3953
3954 /* Latest VLV doesn't need to force the gfx clock */
3955 if (dev->pdev->revision >= 0xd) {
3956 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3957 return;
3958 }
3959
76c3552f
D
3960 /*
3961 * When we are idle. Drop to min voltage state.
3962 */
3963
b39fb297 3964 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
76c3552f
D
3965 return;
3966
3967 /* Mask turbo interrupt so that they will not come in between */
3968 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3969
650ad970 3970 vlv_force_gfx_clock(dev_priv, true);
76c3552f 3971
b39fb297 3972 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
76c3552f
D
3973
3974 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
b39fb297 3975 dev_priv->rps.min_freq_softlimit);
76c3552f
D
3976
3977 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3978 & GENFREQSTATUS) == 0, 5))
3979 DRM_ERROR("timed out waiting for Punit\n");
3980
650ad970 3981 vlv_force_gfx_clock(dev_priv, false);
76c3552f 3982
2876ce73
CW
3983 I915_WRITE(GEN6_PMINTRMSK,
3984 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
76c3552f
D
3985}
3986
b29c19b6
CW
3987void gen6_rps_idle(struct drm_i915_private *dev_priv)
3988{
691bb717
DL
3989 struct drm_device *dev = dev_priv->dev;
3990
b29c19b6 3991 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3992 if (dev_priv->rps.enabled) {
34638118
D
3993 if (IS_CHERRYVIEW(dev))
3994 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3995 else if (IS_VALLEYVIEW(dev))
76c3552f 3996 vlv_set_rps_idle(dev_priv);
7526ed79 3997 else
b39fb297 3998 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
c0951f0c
CW
3999 dev_priv->rps.last_adj = 0;
4000 }
b29c19b6
CW
4001 mutex_unlock(&dev_priv->rps.hw_lock);
4002}
4003
4004void gen6_rps_boost(struct drm_i915_private *dev_priv)
4005{
691bb717
DL
4006 struct drm_device *dev = dev_priv->dev;
4007
b29c19b6 4008 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 4009 if (dev_priv->rps.enabled) {
691bb717 4010 if (IS_VALLEYVIEW(dev))
b39fb297 4011 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
7526ed79 4012 else
b39fb297 4013 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
c0951f0c
CW
4014 dev_priv->rps.last_adj = 0;
4015 }
b29c19b6
CW
4016 mutex_unlock(&dev_priv->rps.hw_lock);
4017}
4018
0a073b84
JB
4019void valleyview_set_rps(struct drm_device *dev, u8 val)
4020{
4021 struct drm_i915_private *dev_priv = dev->dev_private;
7a67092a 4022
0a073b84 4023 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
4024 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
4025 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
0a073b84 4026
1c14762d
VS
4027 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4028 "Odd GPU freq value\n"))
4029 val &= ~1;
4030
67956867
VS
4031 if (val != dev_priv->rps.cur_freq) {
4032 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
4033 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4034 dev_priv->rps.cur_freq,
4035 vlv_gpu_freq(dev_priv, val), val);
4036
2876ce73 4037 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
67956867 4038 }
0a073b84 4039
09c87db8 4040 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
0a073b84 4041
b39fb297 4042 dev_priv->rps.cur_freq = val;
2ec3815f 4043 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
0a073b84
JB
4044}
4045
0961021a
BW
4046static void gen8_disable_rps_interrupts(struct drm_device *dev)
4047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
7526ed79
DV
4049
4050 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
4051 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
4052 ~dev_priv->pm_rps_events);
4053 /* Complete PM interrupt masking here doesn't race with the rps work
4054 * item again unmasking PM interrupts because that is using a different
4055 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
4056 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
4057 * gen8_enable_rps will clean up. */
4058
4059 spin_lock_irq(&dev_priv->irq_lock);
4060 dev_priv->rps.pm_iir = 0;
4061 spin_unlock_irq(&dev_priv->irq_lock);
4062
4063 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
0961021a
BW
4064}
4065
44fc7d5c 4066static void gen6_disable_rps_interrupts(struct drm_device *dev)
2b4e57bd
ED
4067{
4068 struct drm_i915_private *dev_priv = dev->dev_private;
4069
2b4e57bd 4070 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
a6706b45
D
4071 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
4072 ~dev_priv->pm_rps_events);
2b4e57bd
ED
4073 /* Complete PM interrupt masking here doesn't race with the rps work
4074 * item again unmasking PM interrupts because that is using a different
4075 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
4076 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
4077
59cdb63d 4078 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3 4079 dev_priv->rps.pm_iir = 0;
59cdb63d 4080 spin_unlock_irq(&dev_priv->irq_lock);
2b4e57bd 4081
a6706b45 4082 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
2b4e57bd
ED
4083}
4084
44fc7d5c 4085static void gen6_disable_rps(struct drm_device *dev)
d20d4f0c
JB
4086{
4087 struct drm_i915_private *dev_priv = dev->dev_private;
4088
4089 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 4090 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
d20d4f0c 4091
0961021a
BW
4092 if (IS_BROADWELL(dev))
4093 gen8_disable_rps_interrupts(dev);
4094 else
4095 gen6_disable_rps_interrupts(dev);
44fc7d5c
DV
4096}
4097
38807746
D
4098static void cherryview_disable_rps(struct drm_device *dev)
4099{
4100 struct drm_i915_private *dev_priv = dev->dev_private;
4101
4102 I915_WRITE(GEN6_RC_CONTROL, 0);
3497a562
D
4103
4104 gen8_disable_rps_interrupts(dev);
38807746
D
4105}
4106
44fc7d5c
DV
4107static void valleyview_disable_rps(struct drm_device *dev)
4108{
4109 struct drm_i915_private *dev_priv = dev->dev_private;
4110
98a2e5f9
D
4111 /* we're doing forcewake before Disabling RC6,
4112 * This what the BIOS expects when going into suspend */
4113 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4114
44fc7d5c 4115 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 4116
98a2e5f9
D
4117 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4118
44fc7d5c 4119 gen6_disable_rps_interrupts(dev);
d20d4f0c
JB
4120}
4121
dc39fff7
BW
4122static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4123{
91ca689a
ID
4124 if (IS_VALLEYVIEW(dev)) {
4125 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4126 mode = GEN6_RC_CTL_RC6_ENABLE;
4127 else
4128 mode = 0;
4129 }
58abf1da
RV
4130 if (HAS_RC6p(dev))
4131 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4132 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4133 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4134 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4135
4136 else
4137 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4138 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
dc39fff7
BW
4139}
4140
e6069ca8 4141static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
2b4e57bd 4142{
eb4926e4
DL
4143 /* No RC6 before Ironlake */
4144 if (INTEL_INFO(dev)->gen < 5)
4145 return 0;
4146
e6069ca8
ID
4147 /* RC6 is only on Ironlake mobile not on desktop */
4148 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
4149 return 0;
4150
456470eb 4151 /* Respect the kernel parameter if it is set */
e6069ca8
ID
4152 if (enable_rc6 >= 0) {
4153 int mask;
4154
58abf1da 4155 if (HAS_RC6p(dev))
e6069ca8
ID
4156 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4157 INTEL_RC6pp_ENABLE;
4158 else
4159 mask = INTEL_RC6_ENABLE;
4160
4161 if ((enable_rc6 & mask) != enable_rc6)
8dfd1f04
DV
4162 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4163 enable_rc6 & mask, enable_rc6, mask);
e6069ca8
ID
4164
4165 return enable_rc6 & mask;
4166 }
2b4e57bd 4167
6567d748
CW
4168 /* Disable RC6 on Ironlake */
4169 if (INTEL_INFO(dev)->gen == 5)
4170 return 0;
2b4e57bd 4171
8bade1ad 4172 if (IS_IVYBRIDGE(dev))
cca84a1f 4173 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8bade1ad
BW
4174
4175 return INTEL_RC6_ENABLE;
2b4e57bd
ED
4176}
4177
e6069ca8
ID
4178int intel_enable_rc6(const struct drm_device *dev)
4179{
4180 return i915.enable_rc6;
4181}
4182
0961021a
BW
4183static void gen8_enable_rps_interrupts(struct drm_device *dev)
4184{
4185 struct drm_i915_private *dev_priv = dev->dev_private;
4186
4187 spin_lock_irq(&dev_priv->irq_lock);
4188 WARN_ON(dev_priv->rps.pm_iir);
480c8033 4189 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
0961021a
BW
4190 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
4191 spin_unlock_irq(&dev_priv->irq_lock);
4192}
4193
44fc7d5c
DV
4194static void gen6_enable_rps_interrupts(struct drm_device *dev)
4195{
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197
4198 spin_lock_irq(&dev_priv->irq_lock);
a0b3335a 4199 WARN_ON(dev_priv->rps.pm_iir);
480c8033 4200 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
a6706b45 4201 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
44fc7d5c 4202 spin_unlock_irq(&dev_priv->irq_lock);
44fc7d5c
DV
4203}
4204
3280e8b0
BW
4205static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
4206{
4207 /* All of these values are in units of 50MHz */
4208 dev_priv->rps.cur_freq = 0;
4209 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
4210 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4211 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4212 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4213 /* XXX: only BYT has a special efficient freq */
4214 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
4215 /* hw_max = RP0 until we check for overclocking */
4216 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4217
4218 /* Preserve min/max settings in case of re-init */
4219 if (dev_priv->rps.max_freq_softlimit == 0)
4220 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4221
4222 if (dev_priv->rps.min_freq_softlimit == 0)
4223 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4224}
4225
6edee7f3
BW
4226static void gen8_enable_rps(struct drm_device *dev)
4227{
4228 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4229 struct intel_engine_cs *ring;
6edee7f3
BW
4230 uint32_t rc6_mask = 0, rp_state_cap;
4231 int unused;
4232
4233 /* 1a: Software RC state - RC0 */
4234 I915_WRITE(GEN6_RC_STATE, 0);
4235
4236 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4237 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
c8d9a590 4238 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
4239
4240 /* 2a: Disable RC states. */
4241 I915_WRITE(GEN6_RC_CONTROL, 0);
4242
4243 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3280e8b0 4244 parse_rp_state_cap(dev_priv, rp_state_cap);
6edee7f3
BW
4245
4246 /* 2b: Program RC6 thresholds.*/
4247 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4248 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4249 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4250 for_each_ring(ring, dev_priv, unused)
4251 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4252 I915_WRITE(GEN6_RC_SLEEP, 0);
0d68b25e
TR
4253 if (IS_BROADWELL(dev))
4254 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4255 else
4256 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
6edee7f3
BW
4257
4258 /* 3: Enable RC6 */
4259 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4260 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
abbf9d2c 4261 intel_print_rc6_info(dev, rc6_mask);
0d68b25e
TR
4262 if (IS_BROADWELL(dev))
4263 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4264 GEN7_RC_CTL_TO_MODE |
4265 rc6_mask);
4266 else
4267 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4268 GEN6_RC_CTL_EI_MODE(1) |
4269 rc6_mask);
6edee7f3
BW
4270
4271 /* 4 Program defaults and thresholds for RPS*/
f9bdc585
BW
4272 I915_WRITE(GEN6_RPNSWREQ,
4273 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4274 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4275 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
7526ed79
DV
4276 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4277 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
4278
4279 /* Docs recommend 900MHz, and 300 MHz respectively */
4280 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4281 dev_priv->rps.max_freq_softlimit << 24 |
4282 dev_priv->rps.min_freq_softlimit << 16);
4283
4284 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4285 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4286 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4287 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
4288
4289 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6edee7f3
BW
4290
4291 /* 5: Enable RPS */
7526ed79
DV
4292 I915_WRITE(GEN6_RP_CONTROL,
4293 GEN6_RP_MEDIA_TURBO |
4294 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4295 GEN6_RP_MEDIA_IS_GFX |
4296 GEN6_RP_ENABLE |
4297 GEN6_RP_UP_BUSY_AVG |
4298 GEN6_RP_DOWN_IDLE_AVG);
4299
4300 /* 6: Ring frequency + overclocking (our driver does this later */
4301
6edee7f3 4302 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
7526ed79
DV
4303
4304 gen8_enable_rps_interrupts(dev);
6edee7f3 4305
c8d9a590 4306 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
4307}
4308
79f5b2c7 4309static void gen6_enable_rps(struct drm_device *dev)
2b4e57bd 4310{
79f5b2c7 4311 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4312 struct intel_engine_cs *ring;
2a5913a8 4313 u32 rp_state_cap;
d060c169 4314 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
2b4e57bd 4315 u32 gtfifodbg;
2b4e57bd 4316 int rc6_mode;
42c0526c 4317 int i, ret;
2b4e57bd 4318
4fc688ce 4319 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 4320
2b4e57bd
ED
4321 /* Here begins a magic sequence of register writes to enable
4322 * auto-downclocking.
4323 *
4324 * Perhaps there might be some value in exposing these to
4325 * userspace...
4326 */
4327 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
4328
4329 /* Clear the DBG now so we don't confuse earlier errors */
4330 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4331 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4332 I915_WRITE(GTFIFODBG, gtfifodbg);
4333 }
4334
c8d9a590 4335 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
2b4e57bd 4336
7b9e0ae6 4337 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7b9e0ae6 4338
3280e8b0 4339 parse_rp_state_cap(dev_priv, rp_state_cap);
dd0a1aa1 4340
2b4e57bd
ED
4341 /* disable the counters and set deterministic thresholds */
4342 I915_WRITE(GEN6_RC_CONTROL, 0);
4343
4344 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4345 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4346 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4347 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4348 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4349
b4519513
CW
4350 for_each_ring(ring, dev_priv, i)
4351 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
2b4e57bd
ED
4352
4353 I915_WRITE(GEN6_RC_SLEEP, 0);
4354 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
29c78f60 4355 if (IS_IVYBRIDGE(dev))
351aa566
SM
4356 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4357 else
4358 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 4359 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
4360 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4361
5a7dc92a 4362 /* Check if we are enabling RC6 */
2b4e57bd
ED
4363 rc6_mode = intel_enable_rc6(dev_priv->dev);
4364 if (rc6_mode & INTEL_RC6_ENABLE)
4365 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4366
5a7dc92a
ED
4367 /* We don't use those on Haswell */
4368 if (!IS_HASWELL(dev)) {
4369 if (rc6_mode & INTEL_RC6p_ENABLE)
4370 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 4371
5a7dc92a
ED
4372 if (rc6_mode & INTEL_RC6pp_ENABLE)
4373 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
4374 }
2b4e57bd 4375
dc39fff7 4376 intel_print_rc6_info(dev, rc6_mask);
2b4e57bd
ED
4377
4378 I915_WRITE(GEN6_RC_CONTROL,
4379 rc6_mask |
4380 GEN6_RC_CTL_EI_MODE(1) |
4381 GEN6_RC_CTL_HW_ENABLE);
4382
dd75fdc8
CW
4383 /* Power down if completely idle for over 50ms */
4384 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
2b4e57bd 4385 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
2b4e57bd 4386
42c0526c 4387 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
d060c169 4388 if (ret)
42c0526c 4389 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
d060c169
BW
4390
4391 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4392 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4393 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
b39fb297 4394 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
d060c169 4395 (pcu_mbox & 0xff) * 50);
b39fb297 4396 dev_priv->rps.max_freq = pcu_mbox & 0xff;
2b4e57bd
ED
4397 }
4398
dd75fdc8 4399 dev_priv->rps.power = HIGH_POWER; /* force a reset */
b39fb297 4400 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
2b4e57bd 4401
44fc7d5c 4402 gen6_enable_rps_interrupts(dev);
2b4e57bd 4403
31643d54
BW
4404 rc6vids = 0;
4405 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4406 if (IS_GEN6(dev) && ret) {
4407 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4408 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4409 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4410 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4411 rc6vids &= 0xffff00;
4412 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4413 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4414 if (ret)
4415 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4416 }
4417
c8d9a590 4418 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
4419}
4420
c2bc2fc5 4421static void __gen6_update_ring_freq(struct drm_device *dev)
2b4e57bd 4422{
79f5b2c7 4423 struct drm_i915_private *dev_priv = dev->dev_private;
2b4e57bd 4424 int min_freq = 15;
3ebecd07
CW
4425 unsigned int gpu_freq;
4426 unsigned int max_ia_freq, min_ring_freq;
2b4e57bd 4427 int scaling_factor = 180;
eda79642 4428 struct cpufreq_policy *policy;
2b4e57bd 4429
4fc688ce 4430 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 4431
eda79642
BW
4432 policy = cpufreq_cpu_get(0);
4433 if (policy) {
4434 max_ia_freq = policy->cpuinfo.max_freq;
4435 cpufreq_cpu_put(policy);
4436 } else {
4437 /*
4438 * Default to measured freq if none found, PCU will ensure we
4439 * don't go over
4440 */
2b4e57bd 4441 max_ia_freq = tsc_khz;
eda79642 4442 }
2b4e57bd
ED
4443
4444 /* Convert from kHz to MHz */
4445 max_ia_freq /= 1000;
4446
153b4b95 4447 min_ring_freq = I915_READ(DCLK) & 0xf;
f6aca45c
BW
4448 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4449 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
3ebecd07 4450
2b4e57bd
ED
4451 /*
4452 * For each potential GPU frequency, load a ring frequency we'd like
4453 * to use for memory access. We do this by specifying the IA frequency
4454 * the PCU should use as a reference to determine the ring frequency.
4455 */
b39fb297 4456 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
2b4e57bd 4457 gpu_freq--) {
b39fb297 4458 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
3ebecd07
CW
4459 unsigned int ia_freq = 0, ring_freq = 0;
4460
46c764d4
BW
4461 if (INTEL_INFO(dev)->gen >= 8) {
4462 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4463 ring_freq = max(min_ring_freq, gpu_freq);
4464 } else if (IS_HASWELL(dev)) {
f6aca45c 4465 ring_freq = mult_frac(gpu_freq, 5, 4);
3ebecd07
CW
4466 ring_freq = max(min_ring_freq, ring_freq);
4467 /* leave ia_freq as the default, chosen by cpufreq */
4468 } else {
4469 /* On older processors, there is no separate ring
4470 * clock domain, so in order to boost the bandwidth
4471 * of the ring, we need to upclock the CPU (ia_freq).
4472 *
4473 * For GPU frequencies less than 750MHz,
4474 * just use the lowest ring freq.
4475 */
4476 if (gpu_freq < min_freq)
4477 ia_freq = 800;
4478 else
4479 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4480 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4481 }
2b4e57bd 4482
42c0526c
BW
4483 sandybridge_pcode_write(dev_priv,
4484 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
4485 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4486 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4487 gpu_freq);
2b4e57bd 4488 }
2b4e57bd
ED
4489}
4490
c2bc2fc5
ID
4491void gen6_update_ring_freq(struct drm_device *dev)
4492{
4493 struct drm_i915_private *dev_priv = dev->dev_private;
4494
4495 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4496 return;
4497
4498 mutex_lock(&dev_priv->rps.hw_lock);
4499 __gen6_update_ring_freq(dev);
4500 mutex_unlock(&dev_priv->rps.hw_lock);
4501}
4502
03af2045 4503static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
4504{
4505 u32 val, rp0;
4506
4507 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4508 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4509
4510 return rp0;
4511}
4512
4513static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4514{
4515 u32 val, rpe;
4516
4517 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4518 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4519
4520 return rpe;
4521}
4522
7707df4a
D
4523static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4524{
4525 u32 val, rp1;
4526
4527 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4528 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4529
4530 return rp1;
4531}
4532
03af2045 4533static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
4534{
4535 u32 val, rpn;
4536
4537 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4538 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4539 return rpn;
4540}
4541
f8f2b001
D
4542static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4543{
4544 u32 val, rp1;
4545
4546 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4547
4548 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4549
4550 return rp1;
4551}
4552
03af2045 4553static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
0a073b84
JB
4554{
4555 u32 val, rp0;
4556
64936258 4557 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
4558
4559 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4560 /* Clamp to max */
4561 rp0 = min_t(u32, rp0, 0xea);
4562
4563 return rp0;
4564}
4565
4566static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4567{
4568 u32 val, rpe;
4569
64936258 4570 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 4571 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 4572 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
4573 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4574
4575 return rpe;
4576}
4577
03af2045 4578static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
0a073b84 4579{
64936258 4580 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
0a073b84
JB
4581}
4582
ae48434c
ID
4583/* Check that the pctx buffer wasn't move under us. */
4584static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4585{
4586 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4587
4588 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4589 dev_priv->vlv_pctx->stolen->start);
4590}
4591
38807746
D
4592
4593/* Check that the pcbr address is not empty. */
4594static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4595{
4596 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4597
4598 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4599}
4600
4601static void cherryview_setup_pctx(struct drm_device *dev)
4602{
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 unsigned long pctx_paddr, paddr;
4605 struct i915_gtt *gtt = &dev_priv->gtt;
4606 u32 pcbr;
4607 int pctx_size = 32*1024;
4608
4609 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4610
4611 pcbr = I915_READ(VLV_PCBR);
4612 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4613 paddr = (dev_priv->mm.stolen_base +
4614 (gtt->stolen_size - pctx_size));
4615
4616 pctx_paddr = (paddr & (~4095));
4617 I915_WRITE(VLV_PCBR, pctx_paddr);
4618 }
4619}
4620
c9cddffc
JB
4621static void valleyview_setup_pctx(struct drm_device *dev)
4622{
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624 struct drm_i915_gem_object *pctx;
4625 unsigned long pctx_paddr;
4626 u32 pcbr;
4627 int pctx_size = 24*1024;
4628
17b0c1f7
ID
4629 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4630
c9cddffc
JB
4631 pcbr = I915_READ(VLV_PCBR);
4632 if (pcbr) {
4633 /* BIOS set it up already, grab the pre-alloc'd space */
4634 int pcbr_offset;
4635
4636 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4637 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4638 pcbr_offset,
190d6cd5 4639 I915_GTT_OFFSET_NONE,
c9cddffc
JB
4640 pctx_size);
4641 goto out;
4642 }
4643
4644 /*
4645 * From the Gunit register HAS:
4646 * The Gfx driver is expected to program this register and ensure
4647 * proper allocation within Gfx stolen memory. For example, this
4648 * register should be programmed such than the PCBR range does not
4649 * overlap with other ranges, such as the frame buffer, protected
4650 * memory, or any other relevant ranges.
4651 */
4652 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4653 if (!pctx) {
4654 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4655 return;
4656 }
4657
4658 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4659 I915_WRITE(VLV_PCBR, pctx_paddr);
4660
4661out:
4662 dev_priv->vlv_pctx = pctx;
4663}
4664
ae48434c
ID
4665static void valleyview_cleanup_pctx(struct drm_device *dev)
4666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
4668
4669 if (WARN_ON(!dev_priv->vlv_pctx))
4670 return;
4671
4672 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4673 dev_priv->vlv_pctx = NULL;
4674}
4675
4e80519e
ID
4676static void valleyview_init_gt_powersave(struct drm_device *dev)
4677{
4678 struct drm_i915_private *dev_priv = dev->dev_private;
2bb25c17 4679 u32 val;
4e80519e
ID
4680
4681 valleyview_setup_pctx(dev);
4682
4683 mutex_lock(&dev_priv->rps.hw_lock);
4684
2bb25c17
VS
4685 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4686 switch ((val >> 6) & 3) {
4687 case 0:
4688 case 1:
4689 dev_priv->mem_freq = 800;
4690 break;
4691 case 2:
4692 dev_priv->mem_freq = 1066;
4693 break;
4694 case 3:
4695 dev_priv->mem_freq = 1333;
4696 break;
4697 }
4698 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4699
4e80519e
ID
4700 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4701 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4702 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4703 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4704 dev_priv->rps.max_freq);
4705
4706 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4707 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4708 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4709 dev_priv->rps.efficient_freq);
4710
f8f2b001
D
4711 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4712 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4713 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4714 dev_priv->rps.rp1_freq);
4715
4e80519e
ID
4716 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4717 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4718 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4719 dev_priv->rps.min_freq);
4720
4721 /* Preserve min/max settings in case of re-init */
4722 if (dev_priv->rps.max_freq_softlimit == 0)
4723 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4724
4725 if (dev_priv->rps.min_freq_softlimit == 0)
4726 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4727
4728 mutex_unlock(&dev_priv->rps.hw_lock);
4729}
4730
38807746
D
4731static void cherryview_init_gt_powersave(struct drm_device *dev)
4732{
2b6b3a09 4733 struct drm_i915_private *dev_priv = dev->dev_private;
2bb25c17 4734 u32 val;
2b6b3a09 4735
38807746 4736 cherryview_setup_pctx(dev);
2b6b3a09
D
4737
4738 mutex_lock(&dev_priv->rps.hw_lock);
4739
2bb25c17
VS
4740 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4741 switch ((val >> 2) & 0x7) {
4742 case 0:
4743 case 1:
4744 dev_priv->rps.cz_freq = 200;
4745 dev_priv->mem_freq = 1600;
4746 break;
4747 case 2:
4748 dev_priv->rps.cz_freq = 267;
4749 dev_priv->mem_freq = 1600;
4750 break;
4751 case 3:
4752 dev_priv->rps.cz_freq = 333;
4753 dev_priv->mem_freq = 2000;
4754 break;
4755 case 4:
4756 dev_priv->rps.cz_freq = 320;
4757 dev_priv->mem_freq = 1600;
4758 break;
4759 case 5:
4760 dev_priv->rps.cz_freq = 400;
4761 dev_priv->mem_freq = 1600;
4762 break;
4763 }
4764 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4765
2b6b3a09
D
4766 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4767 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4768 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4769 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4770 dev_priv->rps.max_freq);
4771
4772 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4773 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4774 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4775 dev_priv->rps.efficient_freq);
4776
7707df4a
D
4777 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4778 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4779 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4780 dev_priv->rps.rp1_freq);
4781
2b6b3a09
D
4782 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4783 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4784 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4785 dev_priv->rps.min_freq);
4786
1c14762d
VS
4787 WARN_ONCE((dev_priv->rps.max_freq |
4788 dev_priv->rps.efficient_freq |
4789 dev_priv->rps.rp1_freq |
4790 dev_priv->rps.min_freq) & 1,
4791 "Odd GPU freq values\n");
4792
2b6b3a09
D
4793 /* Preserve min/max settings in case of re-init */
4794 if (dev_priv->rps.max_freq_softlimit == 0)
4795 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4796
4797 if (dev_priv->rps.min_freq_softlimit == 0)
4798 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4799
4800 mutex_unlock(&dev_priv->rps.hw_lock);
38807746
D
4801}
4802
4e80519e
ID
4803static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4804{
4805 valleyview_cleanup_pctx(dev);
4806}
4807
38807746
D
4808static void cherryview_enable_rps(struct drm_device *dev)
4809{
4810 struct drm_i915_private *dev_priv = dev->dev_private;
4811 struct intel_engine_cs *ring;
2b6b3a09 4812 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
38807746
D
4813 int i;
4814
4815 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4816
4817 gtfifodbg = I915_READ(GTFIFODBG);
4818 if (gtfifodbg) {
4819 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4820 gtfifodbg);
4821 I915_WRITE(GTFIFODBG, gtfifodbg);
4822 }
4823
4824 cherryview_check_pctx(dev_priv);
4825
4826 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4827 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4828 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4829
4830 /* 2a: Program RC6 thresholds.*/
4831 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4832 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4833 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4834
4835 for_each_ring(ring, dev_priv, i)
4836 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4837 I915_WRITE(GEN6_RC_SLEEP, 0);
4838
4839 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4840
4841 /* allows RC6 residency counter to work */
4842 I915_WRITE(VLV_COUNTER_CONTROL,
4843 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4844 VLV_MEDIA_RC6_COUNT_EN |
4845 VLV_RENDER_RC6_COUNT_EN));
4846
4847 /* For now we assume BIOS is allocating and populating the PCBR */
4848 pcbr = I915_READ(VLV_PCBR);
4849
4850 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4851
4852 /* 3: Enable RC6 */
4853 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4854 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4855 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4856
4857 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4858
2b6b3a09
D
4859 /* 4 Program defaults and thresholds for RPS*/
4860 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4861 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4862 I915_WRITE(GEN6_RP_UP_EI, 66000);
4863 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4864
4865 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4866
7405f42c
TR
4867 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4868 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4869 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4870
2b6b3a09
D
4871 /* 5: Enable RPS */
4872 I915_WRITE(GEN6_RP_CONTROL,
4873 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7405f42c 4874 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
2b6b3a09
D
4875 GEN6_RP_ENABLE |
4876 GEN6_RP_UP_BUSY_AVG |
4877 GEN6_RP_DOWN_IDLE_AVG);
4878
4879 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4880
4881 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4882 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4883
4884 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4885 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4886 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4887 dev_priv->rps.cur_freq);
4888
4889 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4890 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4891 dev_priv->rps.efficient_freq);
4892
4893 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4894
3497a562
D
4895 gen8_enable_rps_interrupts(dev);
4896
38807746
D
4897 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4898}
4899
0a073b84
JB
4900static void valleyview_enable_rps(struct drm_device *dev)
4901{
4902 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4903 struct intel_engine_cs *ring;
2a5913a8 4904 u32 gtfifodbg, val, rc6_mode = 0;
0a073b84
JB
4905 int i;
4906
4907 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4908
ae48434c
ID
4909 valleyview_check_pctx(dev_priv);
4910
0a073b84 4911 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
f7d85c1e
JB
4912 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4913 gtfifodbg);
0a073b84
JB
4914 I915_WRITE(GTFIFODBG, gtfifodbg);
4915 }
4916
c8d9a590
D
4917 /* If VLV, Forcewake all wells, else re-direct to regular path */
4918 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4919
4920 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4921 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4922 I915_WRITE(GEN6_RP_UP_EI, 66000);
4923 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4924
4925 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
31685c25 4926 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
0a073b84
JB
4927
4928 I915_WRITE(GEN6_RP_CONTROL,
4929 GEN6_RP_MEDIA_TURBO |
4930 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4931 GEN6_RP_MEDIA_IS_GFX |
4932 GEN6_RP_ENABLE |
4933 GEN6_RP_UP_BUSY_AVG |
4934 GEN6_RP_DOWN_IDLE_CONT);
4935
4936 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4937 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4938 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4939
4940 for_each_ring(ring, dev_priv, i)
4941 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4942
2f0aa304 4943 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
0a073b84
JB
4944
4945 /* allows RC6 residency counter to work */
49798eb2 4946 I915_WRITE(VLV_COUNTER_CONTROL,
31685c25
D
4947 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4948 VLV_RENDER_RC0_COUNT_EN |
49798eb2
JB
4949 VLV_MEDIA_RC6_COUNT_EN |
4950 VLV_RENDER_RC6_COUNT_EN));
31685c25 4951
a2b23fe0 4952 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
6b88f295 4953 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
dc39fff7
BW
4954
4955 intel_print_rc6_info(dev, rc6_mode);
4956
a2b23fe0 4957 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
0a073b84 4958
64936258 4959 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
4960
4961 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4962 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4963
b39fb297 4964 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
73008b98 4965 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
b39fb297
BW
4966 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4967 dev_priv->rps.cur_freq);
0a073b84 4968
73008b98 4969 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
b39fb297
BW
4970 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4971 dev_priv->rps.efficient_freq);
0a073b84 4972
b39fb297 4973 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
0a073b84 4974
44fc7d5c 4975 gen6_enable_rps_interrupts(dev);
0a073b84 4976
c8d9a590 4977 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4978}
4979
930ebb46 4980void ironlake_teardown_rc6(struct drm_device *dev)
2b4e57bd
ED
4981{
4982 struct drm_i915_private *dev_priv = dev->dev_private;
4983
3e373948 4984 if (dev_priv->ips.renderctx) {
d7f46fc4 4985 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
3e373948
DV
4986 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4987 dev_priv->ips.renderctx = NULL;
2b4e57bd
ED
4988 }
4989
3e373948 4990 if (dev_priv->ips.pwrctx) {
d7f46fc4 4991 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
3e373948
DV
4992 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4993 dev_priv->ips.pwrctx = NULL;
2b4e57bd
ED
4994 }
4995}
4996
930ebb46 4997static void ironlake_disable_rc6(struct drm_device *dev)
2b4e57bd
ED
4998{
4999 struct drm_i915_private *dev_priv = dev->dev_private;
5000
5001 if (I915_READ(PWRCTXA)) {
5002 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
5003 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
5004 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
5005 50);
5006
5007 I915_WRITE(PWRCTXA, 0);
5008 POSTING_READ(PWRCTXA);
5009
5010 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
5011 POSTING_READ(RSTDBYCTL);
5012 }
2b4e57bd
ED
5013}
5014
5015static int ironlake_setup_rc6(struct drm_device *dev)
5016{
5017 struct drm_i915_private *dev_priv = dev->dev_private;
5018
3e373948
DV
5019 if (dev_priv->ips.renderctx == NULL)
5020 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
5021 if (!dev_priv->ips.renderctx)
2b4e57bd
ED
5022 return -ENOMEM;
5023
3e373948
DV
5024 if (dev_priv->ips.pwrctx == NULL)
5025 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
5026 if (!dev_priv->ips.pwrctx) {
2b4e57bd
ED
5027 ironlake_teardown_rc6(dev);
5028 return -ENOMEM;
5029 }
5030
5031 return 0;
5032}
5033
930ebb46 5034static void ironlake_enable_rc6(struct drm_device *dev)
2b4e57bd
ED
5035{
5036 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 5037 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
3e960501 5038 bool was_interruptible;
2b4e57bd
ED
5039 int ret;
5040
5041 /* rc6 disabled by default due to repeated reports of hanging during
5042 * boot and resume.
5043 */
5044 if (!intel_enable_rc6(dev))
5045 return;
5046
79f5b2c7
DV
5047 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5048
2b4e57bd 5049 ret = ironlake_setup_rc6(dev);
79f5b2c7 5050 if (ret)
2b4e57bd 5051 return;
2b4e57bd 5052
3e960501
CW
5053 was_interruptible = dev_priv->mm.interruptible;
5054 dev_priv->mm.interruptible = false;
5055
2b4e57bd
ED
5056 /*
5057 * GPU can automatically power down the render unit if given a page
5058 * to save state.
5059 */
6d90c952 5060 ret = intel_ring_begin(ring, 6);
2b4e57bd
ED
5061 if (ret) {
5062 ironlake_teardown_rc6(dev);
3e960501 5063 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd
ED
5064 return;
5065 }
5066
6d90c952
DV
5067 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
5068 intel_ring_emit(ring, MI_SET_CONTEXT);
f343c5f6 5069 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
6d90c952
DV
5070 MI_MM_SPACE_GTT |
5071 MI_SAVE_EXT_STATE_EN |
5072 MI_RESTORE_EXT_STATE_EN |
5073 MI_RESTORE_INHIBIT);
5074 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
5075 intel_ring_emit(ring, MI_NOOP);
5076 intel_ring_emit(ring, MI_FLUSH);
5077 intel_ring_advance(ring);
2b4e57bd
ED
5078
5079 /*
5080 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
5081 * does an implicit flush, combined with MI_FLUSH above, it should be
5082 * safe to assume that renderctx is valid
5083 */
3e960501
CW
5084 ret = intel_ring_idle(ring);
5085 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd 5086 if (ret) {
def27a58 5087 DRM_ERROR("failed to enable ironlake power savings\n");
2b4e57bd 5088 ironlake_teardown_rc6(dev);
2b4e57bd
ED
5089 return;
5090 }
5091
f343c5f6 5092 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
2b4e57bd 5093 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
dc39fff7 5094
91ca689a 5095 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
2b4e57bd
ED
5096}
5097
dde18883
ED
5098static unsigned long intel_pxfreq(u32 vidfreq)
5099{
5100 unsigned long freq;
5101 int div = (vidfreq & 0x3f0000) >> 16;
5102 int post = (vidfreq & 0x3000) >> 12;
5103 int pre = (vidfreq & 0x7);
5104
5105 if (!pre)
5106 return 0;
5107
5108 freq = ((div * 133333) / ((1<<post) * pre));
5109
5110 return freq;
5111}
5112
eb48eb00
DV
5113static const struct cparams {
5114 u16 i;
5115 u16 t;
5116 u16 m;
5117 u16 c;
5118} cparams[] = {
5119 { 1, 1333, 301, 28664 },
5120 { 1, 1066, 294, 24460 },
5121 { 1, 800, 294, 25192 },
5122 { 0, 1333, 276, 27605 },
5123 { 0, 1066, 276, 27605 },
5124 { 0, 800, 231, 23784 },
5125};
5126
f531dcb2 5127static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
5128{
5129 u64 total_count, diff, ret;
5130 u32 count1, count2, count3, m = 0, c = 0;
5131 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5132 int i;
5133
02d71956
DV
5134 assert_spin_locked(&mchdev_lock);
5135
20e4d407 5136 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
5137
5138 /* Prevent division-by-zero if we are asking too fast.
5139 * Also, we don't get interesting results if we are polling
5140 * faster than once in 10ms, so just return the saved value
5141 * in such cases.
5142 */
5143 if (diff1 <= 10)
20e4d407 5144 return dev_priv->ips.chipset_power;
eb48eb00
DV
5145
5146 count1 = I915_READ(DMIEC);
5147 count2 = I915_READ(DDREC);
5148 count3 = I915_READ(CSIEC);
5149
5150 total_count = count1 + count2 + count3;
5151
5152 /* FIXME: handle per-counter overflow */
20e4d407
DV
5153 if (total_count < dev_priv->ips.last_count1) {
5154 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
5155 diff += total_count;
5156 } else {
20e4d407 5157 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
5158 }
5159
5160 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
5161 if (cparams[i].i == dev_priv->ips.c_m &&
5162 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
5163 m = cparams[i].m;
5164 c = cparams[i].c;
5165 break;
5166 }
5167 }
5168
5169 diff = div_u64(diff, diff1);
5170 ret = ((m * diff) + c);
5171 ret = div_u64(ret, 10);
5172
20e4d407
DV
5173 dev_priv->ips.last_count1 = total_count;
5174 dev_priv->ips.last_time1 = now;
eb48eb00 5175
20e4d407 5176 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
5177
5178 return ret;
5179}
5180
f531dcb2
CW
5181unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5182{
3d13ef2e 5183 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
5184 unsigned long val;
5185
3d13ef2e 5186 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
5187 return 0;
5188
5189 spin_lock_irq(&mchdev_lock);
5190
5191 val = __i915_chipset_val(dev_priv);
5192
5193 spin_unlock_irq(&mchdev_lock);
5194
5195 return val;
5196}
5197
eb48eb00
DV
5198unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5199{
5200 unsigned long m, x, b;
5201 u32 tsfs;
5202
5203 tsfs = I915_READ(TSFS);
5204
5205 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5206 x = I915_READ8(TR1);
5207
5208 b = tsfs & TSFS_INTR_MASK;
5209
5210 return ((m * x) / 127) - b;
5211}
5212
5213static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
5214{
3d13ef2e 5215 struct drm_device *dev = dev_priv->dev;
eb48eb00
DV
5216 static const struct v_table {
5217 u16 vd; /* in .1 mil */
5218 u16 vm; /* in .1 mil */
5219 } v_table[] = {
5220 { 0, 0, },
5221 { 375, 0, },
5222 { 500, 0, },
5223 { 625, 0, },
5224 { 750, 0, },
5225 { 875, 0, },
5226 { 1000, 0, },
5227 { 1125, 0, },
5228 { 4125, 3000, },
5229 { 4125, 3000, },
5230 { 4125, 3000, },
5231 { 4125, 3000, },
5232 { 4125, 3000, },
5233 { 4125, 3000, },
5234 { 4125, 3000, },
5235 { 4125, 3000, },
5236 { 4125, 3000, },
5237 { 4125, 3000, },
5238 { 4125, 3000, },
5239 { 4125, 3000, },
5240 { 4125, 3000, },
5241 { 4125, 3000, },
5242 { 4125, 3000, },
5243 { 4125, 3000, },
5244 { 4125, 3000, },
5245 { 4125, 3000, },
5246 { 4125, 3000, },
5247 { 4125, 3000, },
5248 { 4125, 3000, },
5249 { 4125, 3000, },
5250 { 4125, 3000, },
5251 { 4125, 3000, },
5252 { 4250, 3125, },
5253 { 4375, 3250, },
5254 { 4500, 3375, },
5255 { 4625, 3500, },
5256 { 4750, 3625, },
5257 { 4875, 3750, },
5258 { 5000, 3875, },
5259 { 5125, 4000, },
5260 { 5250, 4125, },
5261 { 5375, 4250, },
5262 { 5500, 4375, },
5263 { 5625, 4500, },
5264 { 5750, 4625, },
5265 { 5875, 4750, },
5266 { 6000, 4875, },
5267 { 6125, 5000, },
5268 { 6250, 5125, },
5269 { 6375, 5250, },
5270 { 6500, 5375, },
5271 { 6625, 5500, },
5272 { 6750, 5625, },
5273 { 6875, 5750, },
5274 { 7000, 5875, },
5275 { 7125, 6000, },
5276 { 7250, 6125, },
5277 { 7375, 6250, },
5278 { 7500, 6375, },
5279 { 7625, 6500, },
5280 { 7750, 6625, },
5281 { 7875, 6750, },
5282 { 8000, 6875, },
5283 { 8125, 7000, },
5284 { 8250, 7125, },
5285 { 8375, 7250, },
5286 { 8500, 7375, },
5287 { 8625, 7500, },
5288 { 8750, 7625, },
5289 { 8875, 7750, },
5290 { 9000, 7875, },
5291 { 9125, 8000, },
5292 { 9250, 8125, },
5293 { 9375, 8250, },
5294 { 9500, 8375, },
5295 { 9625, 8500, },
5296 { 9750, 8625, },
5297 { 9875, 8750, },
5298 { 10000, 8875, },
5299 { 10125, 9000, },
5300 { 10250, 9125, },
5301 { 10375, 9250, },
5302 { 10500, 9375, },
5303 { 10625, 9500, },
5304 { 10750, 9625, },
5305 { 10875, 9750, },
5306 { 11000, 9875, },
5307 { 11125, 10000, },
5308 { 11250, 10125, },
5309 { 11375, 10250, },
5310 { 11500, 10375, },
5311 { 11625, 10500, },
5312 { 11750, 10625, },
5313 { 11875, 10750, },
5314 { 12000, 10875, },
5315 { 12125, 11000, },
5316 { 12250, 11125, },
5317 { 12375, 11250, },
5318 { 12500, 11375, },
5319 { 12625, 11500, },
5320 { 12750, 11625, },
5321 { 12875, 11750, },
5322 { 13000, 11875, },
5323 { 13125, 12000, },
5324 { 13250, 12125, },
5325 { 13375, 12250, },
5326 { 13500, 12375, },
5327 { 13625, 12500, },
5328 { 13750, 12625, },
5329 { 13875, 12750, },
5330 { 14000, 12875, },
5331 { 14125, 13000, },
5332 { 14250, 13125, },
5333 { 14375, 13250, },
5334 { 14500, 13375, },
5335 { 14625, 13500, },
5336 { 14750, 13625, },
5337 { 14875, 13750, },
5338 { 15000, 13875, },
5339 { 15125, 14000, },
5340 { 15250, 14125, },
5341 { 15375, 14250, },
5342 { 15500, 14375, },
5343 { 15625, 14500, },
5344 { 15750, 14625, },
5345 { 15875, 14750, },
5346 { 16000, 14875, },
5347 { 16125, 15000, },
5348 };
3d13ef2e 5349 if (INTEL_INFO(dev)->is_mobile)
eb48eb00
DV
5350 return v_table[pxvid].vm;
5351 else
5352 return v_table[pxvid].vd;
5353}
5354
02d71956 5355static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00 5356{
5ed0bdf2 5357 u64 now, diff, diffms;
eb48eb00
DV
5358 u32 count;
5359
02d71956 5360 assert_spin_locked(&mchdev_lock);
eb48eb00 5361
5ed0bdf2
TG
5362 now = ktime_get_raw_ns();
5363 diffms = now - dev_priv->ips.last_time2;
5364 do_div(diffms, NSEC_PER_MSEC);
eb48eb00
DV
5365
5366 /* Don't divide by 0 */
eb48eb00
DV
5367 if (!diffms)
5368 return;
5369
5370 count = I915_READ(GFXEC);
5371
20e4d407
DV
5372 if (count < dev_priv->ips.last_count2) {
5373 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
5374 diff += count;
5375 } else {
20e4d407 5376 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
5377 }
5378
20e4d407
DV
5379 dev_priv->ips.last_count2 = count;
5380 dev_priv->ips.last_time2 = now;
eb48eb00
DV
5381
5382 /* More magic constants... */
5383 diff = diff * 1181;
5384 diff = div_u64(diff, diffms * 10);
20e4d407 5385 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
5386}
5387
02d71956
DV
5388void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5389{
3d13ef2e
DL
5390 struct drm_device *dev = dev_priv->dev;
5391
5392 if (INTEL_INFO(dev)->gen != 5)
02d71956
DV
5393 return;
5394
9270388e 5395 spin_lock_irq(&mchdev_lock);
02d71956
DV
5396
5397 __i915_update_gfx_val(dev_priv);
5398
9270388e 5399 spin_unlock_irq(&mchdev_lock);
02d71956
DV
5400}
5401
f531dcb2 5402static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
5403{
5404 unsigned long t, corr, state1, corr2, state2;
5405 u32 pxvid, ext_v;
5406
02d71956
DV
5407 assert_spin_locked(&mchdev_lock);
5408
b39fb297 5409 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
eb48eb00
DV
5410 pxvid = (pxvid >> 24) & 0x7f;
5411 ext_v = pvid_to_extvid(dev_priv, pxvid);
5412
5413 state1 = ext_v;
5414
5415 t = i915_mch_val(dev_priv);
5416
5417 /* Revel in the empirically derived constants */
5418
5419 /* Correction factor in 1/100000 units */
5420 if (t > 80)
5421 corr = ((t * 2349) + 135940);
5422 else if (t >= 50)
5423 corr = ((t * 964) + 29317);
5424 else /* < 50 */
5425 corr = ((t * 301) + 1004);
5426
5427 corr = corr * ((150142 * state1) / 10000 - 78642);
5428 corr /= 100000;
20e4d407 5429 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
5430
5431 state2 = (corr2 * state1) / 10000;
5432 state2 /= 100; /* convert to mW */
5433
02d71956 5434 __i915_update_gfx_val(dev_priv);
eb48eb00 5435
20e4d407 5436 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
5437}
5438
f531dcb2
CW
5439unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5440{
3d13ef2e 5441 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
5442 unsigned long val;
5443
3d13ef2e 5444 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
5445 return 0;
5446
5447 spin_lock_irq(&mchdev_lock);
5448
5449 val = __i915_gfx_val(dev_priv);
5450
5451 spin_unlock_irq(&mchdev_lock);
5452
5453 return val;
5454}
5455
eb48eb00
DV
5456/**
5457 * i915_read_mch_val - return value for IPS use
5458 *
5459 * Calculate and return a value for the IPS driver to use when deciding whether
5460 * we have thermal and power headroom to increase CPU or GPU power budget.
5461 */
5462unsigned long i915_read_mch_val(void)
5463{
5464 struct drm_i915_private *dev_priv;
5465 unsigned long chipset_val, graphics_val, ret = 0;
5466
9270388e 5467 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5468 if (!i915_mch_dev)
5469 goto out_unlock;
5470 dev_priv = i915_mch_dev;
5471
f531dcb2
CW
5472 chipset_val = __i915_chipset_val(dev_priv);
5473 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
5474
5475 ret = chipset_val + graphics_val;
5476
5477out_unlock:
9270388e 5478 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5479
5480 return ret;
5481}
5482EXPORT_SYMBOL_GPL(i915_read_mch_val);
5483
5484/**
5485 * i915_gpu_raise - raise GPU frequency limit
5486 *
5487 * Raise the limit; IPS indicates we have thermal headroom.
5488 */
5489bool i915_gpu_raise(void)
5490{
5491 struct drm_i915_private *dev_priv;
5492 bool ret = true;
5493
9270388e 5494 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5495 if (!i915_mch_dev) {
5496 ret = false;
5497 goto out_unlock;
5498 }
5499 dev_priv = i915_mch_dev;
5500
20e4d407
DV
5501 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5502 dev_priv->ips.max_delay--;
eb48eb00
DV
5503
5504out_unlock:
9270388e 5505 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5506
5507 return ret;
5508}
5509EXPORT_SYMBOL_GPL(i915_gpu_raise);
5510
5511/**
5512 * i915_gpu_lower - lower GPU frequency limit
5513 *
5514 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5515 * frequency maximum.
5516 */
5517bool i915_gpu_lower(void)
5518{
5519 struct drm_i915_private *dev_priv;
5520 bool ret = true;
5521
9270388e 5522 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5523 if (!i915_mch_dev) {
5524 ret = false;
5525 goto out_unlock;
5526 }
5527 dev_priv = i915_mch_dev;
5528
20e4d407
DV
5529 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5530 dev_priv->ips.max_delay++;
eb48eb00
DV
5531
5532out_unlock:
9270388e 5533 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5534
5535 return ret;
5536}
5537EXPORT_SYMBOL_GPL(i915_gpu_lower);
5538
5539/**
5540 * i915_gpu_busy - indicate GPU business to IPS
5541 *
5542 * Tell the IPS driver whether or not the GPU is busy.
5543 */
5544bool i915_gpu_busy(void)
5545{
5546 struct drm_i915_private *dev_priv;
a4872ba6 5547 struct intel_engine_cs *ring;
eb48eb00 5548 bool ret = false;
f047e395 5549 int i;
eb48eb00 5550
9270388e 5551 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5552 if (!i915_mch_dev)
5553 goto out_unlock;
5554 dev_priv = i915_mch_dev;
5555
f047e395
CW
5556 for_each_ring(ring, dev_priv, i)
5557 ret |= !list_empty(&ring->request_list);
eb48eb00
DV
5558
5559out_unlock:
9270388e 5560 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5561
5562 return ret;
5563}
5564EXPORT_SYMBOL_GPL(i915_gpu_busy);
5565
5566/**
5567 * i915_gpu_turbo_disable - disable graphics turbo
5568 *
5569 * Disable graphics turbo by resetting the max frequency and setting the
5570 * current frequency to the default.
5571 */
5572bool i915_gpu_turbo_disable(void)
5573{
5574 struct drm_i915_private *dev_priv;
5575 bool ret = true;
5576
9270388e 5577 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5578 if (!i915_mch_dev) {
5579 ret = false;
5580 goto out_unlock;
5581 }
5582 dev_priv = i915_mch_dev;
5583
20e4d407 5584 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 5585
20e4d407 5586 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
eb48eb00
DV
5587 ret = false;
5588
5589out_unlock:
9270388e 5590 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5591
5592 return ret;
5593}
5594EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5595
5596/**
5597 * Tells the intel_ips driver that the i915 driver is now loaded, if
5598 * IPS got loaded first.
5599 *
5600 * This awkward dance is so that neither module has to depend on the
5601 * other in order for IPS to do the appropriate communication of
5602 * GPU turbo limits to i915.
5603 */
5604static void
5605ips_ping_for_i915_load(void)
5606{
5607 void (*link)(void);
5608
5609 link = symbol_get(ips_link_to_i915_driver);
5610 if (link) {
5611 link();
5612 symbol_put(ips_link_to_i915_driver);
5613 }
5614}
5615
5616void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5617{
02d71956
DV
5618 /* We only register the i915 ips part with intel-ips once everything is
5619 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 5620 spin_lock_irq(&mchdev_lock);
eb48eb00 5621 i915_mch_dev = dev_priv;
9270388e 5622 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5623
5624 ips_ping_for_i915_load();
5625}
5626
5627void intel_gpu_ips_teardown(void)
5628{
9270388e 5629 spin_lock_irq(&mchdev_lock);
eb48eb00 5630 i915_mch_dev = NULL;
9270388e 5631 spin_unlock_irq(&mchdev_lock);
eb48eb00 5632}
76c3552f 5633
8090c6b9 5634static void intel_init_emon(struct drm_device *dev)
dde18883
ED
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637 u32 lcfuse;
5638 u8 pxw[16];
5639 int i;
5640
5641 /* Disable to program */
5642 I915_WRITE(ECR, 0);
5643 POSTING_READ(ECR);
5644
5645 /* Program energy weights for various events */
5646 I915_WRITE(SDEW, 0x15040d00);
5647 I915_WRITE(CSIEW0, 0x007f0000);
5648 I915_WRITE(CSIEW1, 0x1e220004);
5649 I915_WRITE(CSIEW2, 0x04000004);
5650
5651 for (i = 0; i < 5; i++)
5652 I915_WRITE(PEW + (i * 4), 0);
5653 for (i = 0; i < 3; i++)
5654 I915_WRITE(DEW + (i * 4), 0);
5655
5656 /* Program P-state weights to account for frequency power adjustment */
5657 for (i = 0; i < 16; i++) {
5658 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5659 unsigned long freq = intel_pxfreq(pxvidfreq);
5660 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5661 PXVFREQ_PX_SHIFT;
5662 unsigned long val;
5663
5664 val = vid * vid;
5665 val *= (freq / 1000);
5666 val *= 255;
5667 val /= (127*127*900);
5668 if (val > 0xff)
5669 DRM_ERROR("bad pxval: %ld\n", val);
5670 pxw[i] = val;
5671 }
5672 /* Render standby states get 0 weight */
5673 pxw[14] = 0;
5674 pxw[15] = 0;
5675
5676 for (i = 0; i < 4; i++) {
5677 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5678 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5679 I915_WRITE(PXW + (i * 4), val);
5680 }
5681
5682 /* Adjust magic regs to magic values (more experimental results) */
5683 I915_WRITE(OGW0, 0);
5684 I915_WRITE(OGW1, 0);
5685 I915_WRITE(EG0, 0x00007f00);
5686 I915_WRITE(EG1, 0x0000000e);
5687 I915_WRITE(EG2, 0x000e0000);
5688 I915_WRITE(EG3, 0x68000300);
5689 I915_WRITE(EG4, 0x42000000);
5690 I915_WRITE(EG5, 0x00140031);
5691 I915_WRITE(EG6, 0);
5692 I915_WRITE(EG7, 0);
5693
5694 for (i = 0; i < 8; i++)
5695 I915_WRITE(PXWL + (i * 4), 0);
5696
5697 /* Enable PMON + select events */
5698 I915_WRITE(ECR, 0x80000019);
5699
5700 lcfuse = I915_READ(LCFUSE02);
5701
20e4d407 5702 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
5703}
5704
ae48434c
ID
5705void intel_init_gt_powersave(struct drm_device *dev)
5706{
e6069ca8
ID
5707 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5708
38807746
D
5709 if (IS_CHERRYVIEW(dev))
5710 cherryview_init_gt_powersave(dev);
5711 else if (IS_VALLEYVIEW(dev))
4e80519e 5712 valleyview_init_gt_powersave(dev);
ae48434c
ID
5713}
5714
5715void intel_cleanup_gt_powersave(struct drm_device *dev)
5716{
38807746
D
5717 if (IS_CHERRYVIEW(dev))
5718 return;
5719 else if (IS_VALLEYVIEW(dev))
4e80519e 5720 valleyview_cleanup_gt_powersave(dev);
ae48434c
ID
5721}
5722
156c7ca0
JB
5723/**
5724 * intel_suspend_gt_powersave - suspend PM work and helper threads
5725 * @dev: drm device
5726 *
5727 * We don't want to disable RC6 or other features here, we just want
5728 * to make sure any work we've queued has finished and won't bother
5729 * us while we're suspended.
5730 */
5731void intel_suspend_gt_powersave(struct drm_device *dev)
5732{
5733 struct drm_i915_private *dev_priv = dev->dev_private;
5734
5735 /* Interrupts should be disabled already to avoid re-arming. */
9df7575f 5736 WARN_ON(intel_irqs_enabled(dev_priv));
156c7ca0
JB
5737
5738 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5739
5740 cancel_work_sync(&dev_priv->rps.work);
b47adc17
D
5741
5742 /* Force GPU to min freq during suspend */
5743 gen6_rps_idle(dev_priv);
156c7ca0
JB
5744}
5745
8090c6b9
DV
5746void intel_disable_gt_powersave(struct drm_device *dev)
5747{
1a01ab3b
JB
5748 struct drm_i915_private *dev_priv = dev->dev_private;
5749
fd0c0642 5750 /* Interrupts should be disabled already to avoid re-arming. */
9df7575f 5751 WARN_ON(intel_irqs_enabled(dev_priv));
fd0c0642 5752
930ebb46 5753 if (IS_IRONLAKE_M(dev)) {
8090c6b9 5754 ironlake_disable_drps(dev);
930ebb46 5755 ironlake_disable_rc6(dev);
38807746 5756 } else if (INTEL_INFO(dev)->gen >= 6) {
10d8d366 5757 intel_suspend_gt_powersave(dev);
e494837a 5758
4fc688ce 5759 mutex_lock(&dev_priv->rps.hw_lock);
38807746
D
5760 if (IS_CHERRYVIEW(dev))
5761 cherryview_disable_rps(dev);
5762 else if (IS_VALLEYVIEW(dev))
d20d4f0c
JB
5763 valleyview_disable_rps(dev);
5764 else
5765 gen6_disable_rps(dev);
c0951f0c 5766 dev_priv->rps.enabled = false;
4fc688ce 5767 mutex_unlock(&dev_priv->rps.hw_lock);
930ebb46 5768 }
8090c6b9
DV
5769}
5770
1a01ab3b
JB
5771static void intel_gen6_powersave_work(struct work_struct *work)
5772{
5773 struct drm_i915_private *dev_priv =
5774 container_of(work, struct drm_i915_private,
5775 rps.delayed_resume_work.work);
5776 struct drm_device *dev = dev_priv->dev;
5777
4fc688ce 5778 mutex_lock(&dev_priv->rps.hw_lock);
0a073b84 5779
38807746
D
5780 if (IS_CHERRYVIEW(dev)) {
5781 cherryview_enable_rps(dev);
5782 } else if (IS_VALLEYVIEW(dev)) {
0a073b84 5783 valleyview_enable_rps(dev);
6edee7f3
BW
5784 } else if (IS_BROADWELL(dev)) {
5785 gen8_enable_rps(dev);
c2bc2fc5 5786 __gen6_update_ring_freq(dev);
0a073b84
JB
5787 } else {
5788 gen6_enable_rps(dev);
c2bc2fc5 5789 __gen6_update_ring_freq(dev);
0a073b84 5790 }
c0951f0c 5791 dev_priv->rps.enabled = true;
4fc688ce 5792 mutex_unlock(&dev_priv->rps.hw_lock);
c6df39b5
ID
5793
5794 intel_runtime_pm_put(dev_priv);
1a01ab3b
JB
5795}
5796
8090c6b9
DV
5797void intel_enable_gt_powersave(struct drm_device *dev)
5798{
1a01ab3b
JB
5799 struct drm_i915_private *dev_priv = dev->dev_private;
5800
8090c6b9 5801 if (IS_IRONLAKE_M(dev)) {
dc1d0136 5802 mutex_lock(&dev->struct_mutex);
8090c6b9
DV
5803 ironlake_enable_drps(dev);
5804 ironlake_enable_rc6(dev);
5805 intel_init_emon(dev);
dc1d0136 5806 mutex_unlock(&dev->struct_mutex);
38807746 5807 } else if (INTEL_INFO(dev)->gen >= 6) {
1a01ab3b
JB
5808 /*
5809 * PCU communication is slow and this doesn't need to be
5810 * done at any specific time, so do this out of our fast path
5811 * to make resume and init faster.
c6df39b5
ID
5812 *
5813 * We depend on the HW RC6 power context save/restore
5814 * mechanism when entering D3 through runtime PM suspend. So
5815 * disable RPM until RPS/RC6 is properly setup. We can only
5816 * get here via the driver load/system resume/runtime resume
5817 * paths, so the _noresume version is enough (and in case of
5818 * runtime resume it's necessary).
1a01ab3b 5819 */
c6df39b5
ID
5820 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5821 round_jiffies_up_relative(HZ)))
5822 intel_runtime_pm_get_noresume(dev_priv);
8090c6b9
DV
5823 }
5824}
5825
c6df39b5
ID
5826void intel_reset_gt_powersave(struct drm_device *dev)
5827{
5828 struct drm_i915_private *dev_priv = dev->dev_private;
5829
5830 dev_priv->rps.enabled = false;
5831 intel_enable_gt_powersave(dev);
5832}
5833
3107bd48
DV
5834static void ibx_init_clock_gating(struct drm_device *dev)
5835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837
5838 /*
5839 * On Ibex Peak and Cougar Point, we need to disable clock
5840 * gating for the panel power sequencer or it will fail to
5841 * start up when no ports are active.
5842 */
5843 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5844}
5845
0e088b8f
VS
5846static void g4x_disable_trickle_feed(struct drm_device *dev)
5847{
5848 struct drm_i915_private *dev_priv = dev->dev_private;
5849 int pipe;
5850
055e393f 5851 for_each_pipe(dev_priv, pipe) {
0e088b8f
VS
5852 I915_WRITE(DSPCNTR(pipe),
5853 I915_READ(DSPCNTR(pipe)) |
5854 DISPPLANE_TRICKLE_FEED_DISABLE);
1dba99f4 5855 intel_flush_primary_plane(dev_priv, pipe);
0e088b8f
VS
5856 }
5857}
5858
017636cc
VS
5859static void ilk_init_lp_watermarks(struct drm_device *dev)
5860{
5861 struct drm_i915_private *dev_priv = dev->dev_private;
5862
5863 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5864 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5865 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5866
5867 /*
5868 * Don't touch WM1S_LP_EN here.
5869 * Doing so could cause underruns.
5870 */
5871}
5872
1fa61106 5873static void ironlake_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5874{
5875 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5876 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5877
f1e8fa56
DL
5878 /*
5879 * Required for FBC
5880 * WaFbcDisableDpfcClockGating:ilk
5881 */
4d47e4f5
DL
5882 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5883 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5884 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5885
5886 I915_WRITE(PCH_3DCGDIS0,
5887 MARIUNIT_CLOCK_GATE_DISABLE |
5888 SVSMUNIT_CLOCK_GATE_DISABLE);
5889 I915_WRITE(PCH_3DCGDIS1,
5890 VFMUNIT_CLOCK_GATE_DISABLE);
5891
6f1d69b0
ED
5892 /*
5893 * According to the spec the following bits should be set in
5894 * order to enable memory self-refresh
5895 * The bit 22/21 of 0x42004
5896 * The bit 5 of 0x42020
5897 * The bit 15 of 0x45000
5898 */
5899 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5900 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5901 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 5902 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5903 I915_WRITE(DISP_ARB_CTL,
5904 (I915_READ(DISP_ARB_CTL) |
5905 DISP_FBC_WM_DIS));
017636cc
VS
5906
5907 ilk_init_lp_watermarks(dev);
6f1d69b0
ED
5908
5909 /*
5910 * Based on the document from hardware guys the following bits
5911 * should be set unconditionally in order to enable FBC.
5912 * The bit 22 of 0x42000
5913 * The bit 22 of 0x42004
5914 * The bit 7,8,9 of 0x42020.
5915 */
5916 if (IS_IRONLAKE_M(dev)) {
4bb35334 5917 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
5918 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5919 I915_READ(ILK_DISPLAY_CHICKEN1) |
5920 ILK_FBCQ_DIS);
5921 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5922 I915_READ(ILK_DISPLAY_CHICKEN2) |
5923 ILK_DPARB_GATE);
6f1d69b0
ED
5924 }
5925
4d47e4f5
DL
5926 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5927
6f1d69b0
ED
5928 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5929 I915_READ(ILK_DISPLAY_CHICKEN2) |
5930 ILK_ELPIN_409_SELECT);
5931 I915_WRITE(_3D_CHICKEN2,
5932 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5933 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 5934
ecdb4eb7 5935 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
5936 I915_WRITE(CACHE_MODE_0,
5937 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 5938
4e04632e
AG
5939 /* WaDisable_RenderCache_OperationalFlush:ilk */
5940 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5941
0e088b8f 5942 g4x_disable_trickle_feed(dev);
bdad2b2f 5943
3107bd48
DV
5944 ibx_init_clock_gating(dev);
5945}
5946
5947static void cpt_init_clock_gating(struct drm_device *dev)
5948{
5949 struct drm_i915_private *dev_priv = dev->dev_private;
5950 int pipe;
3f704fa2 5951 uint32_t val;
3107bd48
DV
5952
5953 /*
5954 * On Ibex Peak and Cougar Point, we need to disable clock
5955 * gating for the panel power sequencer or it will fail to
5956 * start up when no ports are active.
5957 */
cd664078
JB
5958 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5959 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5960 PCH_CPUNIT_CLOCK_GATE_DISABLE);
3107bd48
DV
5961 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5962 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
5963 /* The below fixes the weird display corruption, a few pixels shifted
5964 * downward, on (only) LVDS of some HP laptops with IVY.
5965 */
055e393f 5966 for_each_pipe(dev_priv, pipe) {
dc4bd2d1
PZ
5967 val = I915_READ(TRANS_CHICKEN2(pipe));
5968 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5969 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 5970 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 5971 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
5972 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5973 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5974 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
5975 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5976 }
3107bd48 5977 /* WADP0ClockGatingDisable */
055e393f 5978 for_each_pipe(dev_priv, pipe) {
3107bd48
DV
5979 I915_WRITE(TRANS_CHICKEN1(pipe),
5980 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5981 }
6f1d69b0
ED
5982}
5983
1d7aaa0c
DV
5984static void gen6_check_mch_setup(struct drm_device *dev)
5985{
5986 struct drm_i915_private *dev_priv = dev->dev_private;
5987 uint32_t tmp;
5988
5989 tmp = I915_READ(MCH_SSKPD);
df662a28
DV
5990 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5991 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5992 tmp);
1d7aaa0c
DV
5993}
5994
1fa61106 5995static void gen6_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5996{
5997 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5998 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5999
231e54f6 6000 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
6001
6002 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6003 I915_READ(ILK_DISPLAY_CHICKEN2) |
6004 ILK_ELPIN_409_SELECT);
6005
ecdb4eb7 6006 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
6007 I915_WRITE(_3D_CHICKEN,
6008 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6009
ecdb4eb7 6010 /* WaSetupGtModeTdRowDispatch:snb */
6547fbdb
DV
6011 if (IS_SNB_GT1(dev))
6012 I915_WRITE(GEN6_GT_MODE,
6013 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
6014
4e04632e
AG
6015 /* WaDisable_RenderCache_OperationalFlush:snb */
6016 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6017
8d85d272
VS
6018 /*
6019 * BSpec recoomends 8x4 when MSAA is used,
6020 * however in practice 16x4 seems fastest.
c5c98a58
VS
6021 *
6022 * Note that PS/WM thread counts depend on the WIZ hashing
6023 * disable bit, which we don't touch here, but it's good
6024 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8d85d272
VS
6025 */
6026 I915_WRITE(GEN6_GT_MODE,
6027 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
6028
017636cc 6029 ilk_init_lp_watermarks(dev);
6f1d69b0 6030
6f1d69b0 6031 I915_WRITE(CACHE_MODE_0,
50743298 6032 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
6033
6034 I915_WRITE(GEN6_UCGCTL1,
6035 I915_READ(GEN6_UCGCTL1) |
6036 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6037 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6038
6039 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6040 * gating disable must be set. Failure to set it results in
6041 * flickering pixels due to Z write ordering failures after
6042 * some amount of runtime in the Mesa "fire" demo, and Unigine
6043 * Sanctuary and Tropics, and apparently anything else with
6044 * alpha test or pixel discard.
6045 *
6046 * According to the spec, bit 11 (RCCUNIT) must also be set,
6047 * but we didn't debug actual testcases to find it out.
0f846f81 6048 *
ef59318c
VS
6049 * WaDisableRCCUnitClockGating:snb
6050 * WaDisableRCPBUnitClockGating:snb
6f1d69b0
ED
6051 */
6052 I915_WRITE(GEN6_UCGCTL2,
6053 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6054 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6055
5eb146dd 6056 /* WaStripsFansDisableFastClipPerformanceFix:snb */
743b57d8
VS
6057 I915_WRITE(_3D_CHICKEN3,
6058 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
6f1d69b0 6059
e927ecde
VS
6060 /*
6061 * Bspec says:
6062 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6063 * 3DSTATE_SF number of SF output attributes is more than 16."
6064 */
6065 I915_WRITE(_3D_CHICKEN3,
6066 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6067
6f1d69b0
ED
6068 /*
6069 * According to the spec the following bits should be
6070 * set in order to enable memory self-refresh and fbc:
6071 * The bit21 and bit22 of 0x42000
6072 * The bit21 and bit22 of 0x42004
6073 * The bit5 and bit7 of 0x42020
6074 * The bit14 of 0x70180
6075 * The bit14 of 0x71180
4bb35334
DL
6076 *
6077 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
6078 */
6079 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6080 I915_READ(ILK_DISPLAY_CHICKEN1) |
6081 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6082 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6083 I915_READ(ILK_DISPLAY_CHICKEN2) |
6084 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
6085 I915_WRITE(ILK_DSPCLK_GATE_D,
6086 I915_READ(ILK_DSPCLK_GATE_D) |
6087 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6088 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 6089
0e088b8f 6090 g4x_disable_trickle_feed(dev);
f8f2ac9a 6091
3107bd48 6092 cpt_init_clock_gating(dev);
1d7aaa0c
DV
6093
6094 gen6_check_mch_setup(dev);
6f1d69b0
ED
6095}
6096
6097static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6098{
6099 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6100
3aad9059 6101 /*
46680e0a 6102 * WaVSThreadDispatchOverride:ivb,vlv
3aad9059
VS
6103 *
6104 * This actually overrides the dispatch
6105 * mode for all thread types.
6106 */
6f1d69b0
ED
6107 reg &= ~GEN7_FF_SCHED_MASK;
6108 reg |= GEN7_FF_TS_SCHED_HW;
6109 reg |= GEN7_FF_VS_SCHED_HW;
6110 reg |= GEN7_FF_DS_SCHED_HW;
6111
6112 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6113}
6114
17a303ec
PZ
6115static void lpt_init_clock_gating(struct drm_device *dev)
6116{
6117 struct drm_i915_private *dev_priv = dev->dev_private;
6118
6119 /*
6120 * TODO: this bit should only be enabled when really needed, then
6121 * disabled when not needed anymore in order to save power.
6122 */
6123 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
6124 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6125 I915_READ(SOUTH_DSPCLK_GATE_D) |
6126 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
6127
6128 /* WADPOClockGatingDisable:hsw */
6129 I915_WRITE(_TRANSA_CHICKEN1,
6130 I915_READ(_TRANSA_CHICKEN1) |
6131 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
6132}
6133
7d708ee4
ID
6134static void lpt_suspend_hw(struct drm_device *dev)
6135{
6136 struct drm_i915_private *dev_priv = dev->dev_private;
6137
6138 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6139 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6140
6141 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6142 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6143 }
6144}
6145
47c2bd97 6146static void broadwell_init_clock_gating(struct drm_device *dev)
1020a5c2
BW
6147{
6148 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 6149 enum pipe pipe;
1020a5c2
BW
6150
6151 I915_WRITE(WM3_LP_ILK, 0);
6152 I915_WRITE(WM2_LP_ILK, 0);
6153 I915_WRITE(WM1_LP_ILK, 0);
50ed5fbd 6154
ab57fff1 6155 /* WaSwitchSolVfFArbitrationPriority:bdw */
50ed5fbd 6156 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
fe4ab3ce 6157
ab57fff1 6158 /* WaPsrDPAMaskVBlankInSRD:bdw */
fe4ab3ce
BW
6159 I915_WRITE(CHICKEN_PAR1_1,
6160 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6161
ab57fff1 6162 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
055e393f 6163 for_each_pipe(dev_priv, pipe) {
07d27e20 6164 I915_WRITE(CHICKEN_PIPESL_1(pipe),
c7c65622 6165 I915_READ(CHICKEN_PIPESL_1(pipe)) |
8f670bb1 6166 BDW_DPRS_MASK_VBLANK_SRD);
fe4ab3ce 6167 }
63801f21 6168
ab57fff1
BW
6169 /* WaVSRefCountFullforceMissDisable:bdw */
6170 /* WaDSRefCountFullforceMissDisable:bdw */
6171 I915_WRITE(GEN7_FF_THREAD_MODE,
6172 I915_READ(GEN7_FF_THREAD_MODE) &
6173 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
36075a4c 6174
295e8bb7
VS
6175 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6176 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
4f1ca9e9
VS
6177
6178 /* WaDisableSDEUnitClockGating:bdw */
6179 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6180 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
5d708680 6181
89d6b2b8 6182 lpt_init_clock_gating(dev);
1020a5c2
BW
6183}
6184
cad2a2d7
ED
6185static void haswell_init_clock_gating(struct drm_device *dev)
6186{
6187 struct drm_i915_private *dev_priv = dev->dev_private;
cad2a2d7 6188
017636cc 6189 ilk_init_lp_watermarks(dev);
cad2a2d7 6190
f3fc4884
FJ
6191 /* L3 caching of data atomics doesn't work -- disable it. */
6192 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6193 I915_WRITE(HSW_ROW_CHICKEN3,
6194 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6195
ecdb4eb7 6196 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
6197 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6198 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6199 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6200
e36ea7ff
VS
6201 /* WaVSRefCountFullforceMissDisable:hsw */
6202 I915_WRITE(GEN7_FF_THREAD_MODE,
6203 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
cad2a2d7 6204
4e04632e
AG
6205 /* WaDisable_RenderCache_OperationalFlush:hsw */
6206 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6207
fe27c606
CW
6208 /* enable HiZ Raw Stall Optimization */
6209 I915_WRITE(CACHE_MODE_0_GEN7,
6210 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6211
ecdb4eb7 6212 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
6213 I915_WRITE(CACHE_MODE_1,
6214 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 6215
a12c4967
VS
6216 /*
6217 * BSpec recommends 8x4 when MSAA is used,
6218 * however in practice 16x4 seems fastest.
c5c98a58
VS
6219 *
6220 * Note that PS/WM thread counts depend on the WIZ hashing
6221 * disable bit, which we don't touch here, but it's good
6222 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a12c4967
VS
6223 */
6224 I915_WRITE(GEN7_GT_MODE,
6225 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
6226
ecdb4eb7 6227 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
6228 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6229
90a88643
PZ
6230 /* WaRsPkgCStateDisplayPMReq:hsw */
6231 I915_WRITE(CHICKEN_PAR1_1,
6232 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 6233
17a303ec 6234 lpt_init_clock_gating(dev);
cad2a2d7
ED
6235}
6236
1fa61106 6237static void ivybridge_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6238{
6239 struct drm_i915_private *dev_priv = dev->dev_private;
20848223 6240 uint32_t snpcr;
6f1d69b0 6241
017636cc 6242 ilk_init_lp_watermarks(dev);
6f1d69b0 6243
231e54f6 6244 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 6245
ecdb4eb7 6246 /* WaDisableEarlyCull:ivb */
87f8020e
JB
6247 I915_WRITE(_3D_CHICKEN3,
6248 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6249
ecdb4eb7 6250 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
6251 I915_WRITE(IVB_CHICKEN3,
6252 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6253 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6254
ecdb4eb7 6255 /* WaDisablePSDDualDispatchEnable:ivb */
12f3382b
JB
6256 if (IS_IVB_GT1(dev))
6257 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6258 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 6259
4e04632e
AG
6260 /* WaDisable_RenderCache_OperationalFlush:ivb */
6261 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6262
ecdb4eb7 6263 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
6264 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6265 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6266
ecdb4eb7 6267 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
6268 I915_WRITE(GEN7_L3CNTLREG1,
6269 GEN7_WA_FOR_GEN7_L3_CONTROL);
6270 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976
JB
6271 GEN7_WA_L3_CHICKEN_MODE);
6272 if (IS_IVB_GT1(dev))
6273 I915_WRITE(GEN7_ROW_CHICKEN2,
6274 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2
VS
6275 else {
6276 /* must write both registers */
6277 I915_WRITE(GEN7_ROW_CHICKEN2,
6278 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8ab43976
JB
6279 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6280 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2 6281 }
6f1d69b0 6282
ecdb4eb7 6283 /* WaForceL3Serialization:ivb */
61939d97
JB
6284 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6285 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6286
1b80a19a 6287 /*
0f846f81 6288 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 6289 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
6290 */
6291 I915_WRITE(GEN6_UCGCTL2,
28acf3b2 6292 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 6293
ecdb4eb7 6294 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
6295 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6296 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6297 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6298
0e088b8f 6299 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
6300
6301 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 6302
22721343
CW
6303 if (0) { /* causes HiZ corruption on ivb:gt1 */
6304 /* enable HiZ Raw Stall Optimization */
6305 I915_WRITE(CACHE_MODE_0_GEN7,
6306 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6307 }
116f2b6d 6308
ecdb4eb7 6309 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
6310 I915_WRITE(CACHE_MODE_1,
6311 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223 6312
a607c1a4
VS
6313 /*
6314 * BSpec recommends 8x4 when MSAA is used,
6315 * however in practice 16x4 seems fastest.
c5c98a58
VS
6316 *
6317 * Note that PS/WM thread counts depend on the WIZ hashing
6318 * disable bit, which we don't touch here, but it's good
6319 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a607c1a4
VS
6320 */
6321 I915_WRITE(GEN7_GT_MODE,
6322 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
6323
20848223
BW
6324 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6325 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6326 snpcr |= GEN6_MBC_SNPCR_MED;
6327 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 6328
ab5c608b
BW
6329 if (!HAS_PCH_NOP(dev))
6330 cpt_init_clock_gating(dev);
1d7aaa0c
DV
6331
6332 gen6_check_mch_setup(dev);
6f1d69b0
ED
6333}
6334
1fa61106 6335static void valleyview_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6336{
6337 struct drm_i915_private *dev_priv = dev->dev_private;
6f1d69b0 6338
d7fe0cc0 6339 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 6340
ecdb4eb7 6341 /* WaDisableEarlyCull:vlv */
87f8020e
JB
6342 I915_WRITE(_3D_CHICKEN3,
6343 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6344
ecdb4eb7 6345 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
6346 I915_WRITE(IVB_CHICKEN3,
6347 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6348 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6349
fad7d36e 6350 /* WaPsdDispatchEnable:vlv */
ecdb4eb7 6351 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 6352 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
6353 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6354 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 6355
4e04632e
AG
6356 /* WaDisable_RenderCache_OperationalFlush:vlv */
6357 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6358
ecdb4eb7 6359 /* WaForceL3Serialization:vlv */
61939d97
JB
6360 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6361 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6362
ecdb4eb7 6363 /* WaDisableDopClockGating:vlv */
8ab43976
JB
6364 I915_WRITE(GEN7_ROW_CHICKEN2,
6365 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6366
ecdb4eb7 6367 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
6368 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6369 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6370 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6371
46680e0a
VS
6372 gen7_setup_fixed_func_scheduler(dev_priv);
6373
3c0edaeb 6374 /*
0f846f81 6375 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 6376 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81
JB
6377 */
6378 I915_WRITE(GEN6_UCGCTL2,
3c0edaeb 6379 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 6380
c98f5062
AG
6381 /* WaDisableL3Bank2xClockGate:vlv
6382 * Disabling L3 clock gating- MMIO 940c[25] = 1
6383 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6384 I915_WRITE(GEN7_UCGCTL4,
6385 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
e3f33d46 6386
e0d8d59b 6387 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6f1d69b0 6388
afd58e79
VS
6389 /*
6390 * BSpec says this must be set, even though
6391 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6392 */
6b26c86d
DV
6393 I915_WRITE(CACHE_MODE_1,
6394 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 6395
031994ee
VS
6396 /*
6397 * WaIncreaseL3CreditsForVLVB0:vlv
6398 * This is the hardware default actually.
6399 */
6400 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6401
2d809570 6402 /*
ecdb4eb7 6403 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
6404 * Disable clock gating on th GCFG unit to prevent a delay
6405 * in the reporting of vblank events.
6406 */
7a0d1eed 6407 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
6f1d69b0
ED
6408}
6409
a4565da8
VS
6410static void cherryview_init_clock_gating(struct drm_device *dev)
6411{
6412 struct drm_i915_private *dev_priv = dev->dev_private;
6413
6414 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6415
6416 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
dd811e70 6417
232ce337
VS
6418 /* WaVSRefCountFullforceMissDisable:chv */
6419 /* WaDSRefCountFullforceMissDisable:chv */
6420 I915_WRITE(GEN7_FF_THREAD_MODE,
6421 I915_READ(GEN7_FF_THREAD_MODE) &
6422 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
acea6f95
VS
6423
6424 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6425 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6426 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
0846697c
VS
6427
6428 /* WaDisableCSUnitClockGating:chv */
6429 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6430 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
c631780f
VS
6431
6432 /* WaDisableSDEUnitClockGating:chv */
6433 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6434 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
e0d34ce7 6435
e4443e45
VS
6436 /* WaDisableGunitClockGating:chv (pre-production hw) */
6437 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
6438 GINT_DIS);
6439
6440 /* WaDisableFfDopClockGating:chv (pre-production hw) */
6441 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6442 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
6443
6444 /* WaDisableDopClockGating:chv (pre-production hw) */
e4443e45
VS
6445 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6446 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
a4565da8
VS
6447}
6448
1fa61106 6449static void g4x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6450{
6451 struct drm_i915_private *dev_priv = dev->dev_private;
6452 uint32_t dspclk_gate;
6453
6454 I915_WRITE(RENCLK_GATE_D1, 0);
6455 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6456 GS_UNIT_CLOCK_GATE_DISABLE |
6457 CL_UNIT_CLOCK_GATE_DISABLE);
6458 I915_WRITE(RAMCLK_GATE_D, 0);
6459 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6460 OVRUNIT_CLOCK_GATE_DISABLE |
6461 OVCUNIT_CLOCK_GATE_DISABLE;
6462 if (IS_GM45(dev))
6463 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6464 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
6465
6466 /* WaDisableRenderCachePipelinedFlush */
6467 I915_WRITE(CACHE_MODE_0,
6468 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 6469
4e04632e
AG
6470 /* WaDisable_RenderCache_OperationalFlush:g4x */
6471 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6472
0e088b8f 6473 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
6474}
6475
1fa61106 6476static void crestline_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6477{
6478 struct drm_i915_private *dev_priv = dev->dev_private;
6479
6480 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6481 I915_WRITE(RENCLK_GATE_D2, 0);
6482 I915_WRITE(DSPCLK_GATE_D, 0);
6483 I915_WRITE(RAMCLK_GATE_D, 0);
6484 I915_WRITE16(DEUC, 0);
20f94967
VS
6485 I915_WRITE(MI_ARB_STATE,
6486 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
6487
6488 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6489 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
6490}
6491
1fa61106 6492static void broadwater_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6493{
6494 struct drm_i915_private *dev_priv = dev->dev_private;
6495
6496 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6497 I965_RCC_CLOCK_GATE_DISABLE |
6498 I965_RCPB_CLOCK_GATE_DISABLE |
6499 I965_ISC_CLOCK_GATE_DISABLE |
6500 I965_FBC_CLOCK_GATE_DISABLE);
6501 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
6502 I915_WRITE(MI_ARB_STATE,
6503 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
6504
6505 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6506 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
6507}
6508
1fa61106 6509static void gen3_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6510{
6511 struct drm_i915_private *dev_priv = dev->dev_private;
6512 u32 dstate = I915_READ(D_STATE);
6513
6514 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6515 DSTATE_DOT_CLOCK_GATING;
6516 I915_WRITE(D_STATE, dstate);
13a86b85
CW
6517
6518 if (IS_PINEVIEW(dev))
6519 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
6520
6521 /* IIR "flip pending" means done if this bit is set */
6522 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
12fabbcb
VS
6523
6524 /* interrupts should cause a wake up from C3 */
3299254f 6525 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
dbb42748
VS
6526
6527 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6528 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
1038392b
VS
6529
6530 I915_WRITE(MI_ARB_STATE,
6531 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6532}
6533
1fa61106 6534static void i85x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6535{
6536 struct drm_i915_private *dev_priv = dev->dev_private;
6537
6538 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
54e472ae
VS
6539
6540 /* interrupts should cause a wake up from C3 */
6541 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6542 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
1038392b
VS
6543
6544 I915_WRITE(MEM_MODE,
6545 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6546}
6547
1fa61106 6548static void i830_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6549{
6550 struct drm_i915_private *dev_priv = dev->dev_private;
6551
6552 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
1038392b
VS
6553
6554 I915_WRITE(MEM_MODE,
6555 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6556 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6557}
6558
6f1d69b0
ED
6559void intel_init_clock_gating(struct drm_device *dev)
6560{
6561 struct drm_i915_private *dev_priv = dev->dev_private;
6562
6563 dev_priv->display.init_clock_gating(dev);
6f1d69b0
ED
6564}
6565
7d708ee4
ID
6566void intel_suspend_hw(struct drm_device *dev)
6567{
6568 if (HAS_PCH_LPT(dev))
6569 lpt_suspend_hw(dev);
6570}
6571
d2dee86c
PZ
6572static void intel_init_fbc(struct drm_i915_private *dev_priv)
6573{
9adccc60
PZ
6574 if (!HAS_FBC(dev_priv)) {
6575 dev_priv->fbc.enabled = false;
d2dee86c 6576 return;
9adccc60 6577 }
d2dee86c
PZ
6578
6579 if (INTEL_INFO(dev_priv)->gen >= 7) {
6580 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6581 dev_priv->display.enable_fbc = gen7_enable_fbc;
6582 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6583 } else if (INTEL_INFO(dev_priv)->gen >= 5) {
6584 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6585 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6586 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6587 } else if (IS_GM45(dev_priv)) {
6588 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6589 dev_priv->display.enable_fbc = g4x_enable_fbc;
6590 dev_priv->display.disable_fbc = g4x_disable_fbc;
6591 } else {
6592 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6593 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6594 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6595
6596 /* This value was pulled out of someone's hat */
6597 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
6598 }
9adccc60
PZ
6599
6600 dev_priv->fbc.enabled = dev_priv->display.fbc_enabled(dev_priv->dev);
d2dee86c
PZ
6601}
6602
1fa61106
ED
6603/* Set up chip specific power management-related functions */
6604void intel_init_pm(struct drm_device *dev)
6605{
6606 struct drm_i915_private *dev_priv = dev->dev_private;
6607
d2dee86c 6608 intel_init_fbc(dev_priv);
1fa61106 6609
c921aba8
DV
6610 /* For cxsr */
6611 if (IS_PINEVIEW(dev))
6612 i915_pineview_get_mem_freq(dev);
6613 else if (IS_GEN5(dev))
6614 i915_ironlake_get_mem_freq(dev);
6615
1fa61106 6616 /* For FIFO watermark updates */
c83155a6 6617 if (IS_GEN9(dev)) {
2af30a5c
PB
6618 skl_setup_wm_latency(dev);
6619
c83155a6 6620 dev_priv->display.init_clock_gating = gen9_init_clock_gating;
2d41c0b5
PB
6621 dev_priv->display.update_wm = skl_update_wm;
6622 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
c83155a6 6623 } else if (HAS_PCH_SPLIT(dev)) {
fa50ad61 6624 ilk_setup_wm_latency(dev);
53615a5e 6625
bd602544
VS
6626 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6627 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6628 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6629 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6630 dev_priv->display.update_wm = ilk_update_wm;
6631 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6632 } else {
6633 DRM_DEBUG_KMS("Failed to read display plane latency. "
6634 "Disable CxSR\n");
6635 }
6636
6637 if (IS_GEN5(dev))
1fa61106 6638 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
bd602544 6639 else if (IS_GEN6(dev))
1fa61106 6640 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
bd602544 6641 else if (IS_IVYBRIDGE(dev))
1fa61106 6642 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
bd602544 6643 else if (IS_HASWELL(dev))
cad2a2d7 6644 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
bd602544 6645 else if (INTEL_INFO(dev)->gen == 8)
47c2bd97 6646 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
a4565da8 6647 } else if (IS_CHERRYVIEW(dev)) {
3c2777fd 6648 dev_priv->display.update_wm = cherryview_update_wm;
01e184cc 6649 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
a4565da8
VS
6650 dev_priv->display.init_clock_gating =
6651 cherryview_init_clock_gating;
1fa61106
ED
6652 } else if (IS_VALLEYVIEW(dev)) {
6653 dev_priv->display.update_wm = valleyview_update_wm;
01e184cc 6654 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
1fa61106
ED
6655 dev_priv->display.init_clock_gating =
6656 valleyview_init_clock_gating;
1fa61106
ED
6657 } else if (IS_PINEVIEW(dev)) {
6658 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6659 dev_priv->is_ddr3,
6660 dev_priv->fsb_freq,
6661 dev_priv->mem_freq)) {
6662 DRM_INFO("failed to find known CxSR latency "
6663 "(found ddr%s fsb freq %d, mem freq %d), "
6664 "disabling CxSR\n",
6665 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6666 dev_priv->fsb_freq, dev_priv->mem_freq);
6667 /* Disable CxSR and never update its watermark again */
5209b1f4 6668 intel_set_memory_cxsr(dev_priv, false);
1fa61106
ED
6669 dev_priv->display.update_wm = NULL;
6670 } else
6671 dev_priv->display.update_wm = pineview_update_wm;
6672 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6673 } else if (IS_G4X(dev)) {
6674 dev_priv->display.update_wm = g4x_update_wm;
6675 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6676 } else if (IS_GEN4(dev)) {
6677 dev_priv->display.update_wm = i965_update_wm;
6678 if (IS_CRESTLINE(dev))
6679 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6680 else if (IS_BROADWATER(dev))
6681 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6682 } else if (IS_GEN3(dev)) {
6683 dev_priv->display.update_wm = i9xx_update_wm;
6684 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6685 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
feb56b93
DV
6686 } else if (IS_GEN2(dev)) {
6687 if (INTEL_INFO(dev)->num_pipes == 1) {
6688 dev_priv->display.update_wm = i845_update_wm;
1fa61106 6689 dev_priv->display.get_fifo_size = i845_get_fifo_size;
feb56b93
DV
6690 } else {
6691 dev_priv->display.update_wm = i9xx_update_wm;
1fa61106 6692 dev_priv->display.get_fifo_size = i830_get_fifo_size;
feb56b93
DV
6693 }
6694
6695 if (IS_I85X(dev) || IS_I865G(dev))
6696 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6697 else
6698 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6699 } else {
6700 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
1fa61106
ED
6701 }
6702}
6703
42c0526c
BW
6704int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
6705{
4fc688ce 6706 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6707
6708 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6709 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6710 return -EAGAIN;
6711 }
6712
6713 I915_WRITE(GEN6_PCODE_DATA, *val);
2af30a5c
PB
6714 if (INTEL_INFO(dev_priv)->gen >= 9)
6715 I915_WRITE(GEN9_PCODE_DATA1, 0);
42c0526c
BW
6716 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6717
6718 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6719 500)) {
6720 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6721 return -ETIMEDOUT;
6722 }
6723
6724 *val = I915_READ(GEN6_PCODE_DATA);
6725 I915_WRITE(GEN6_PCODE_DATA, 0);
6726
6727 return 0;
6728}
6729
6730int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
6731{
4fc688ce 6732 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6733
6734 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6735 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6736 return -EAGAIN;
6737 }
6738
6739 I915_WRITE(GEN6_PCODE_DATA, val);
6740 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6741
6742 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6743 500)) {
6744 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6745 return -ETIMEDOUT;
6746 }
6747
6748 I915_WRITE(GEN6_PCODE_DATA, 0);
6749
6750 return 0;
6751}
a0e4e199 6752
b55dd647 6753static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
855ba3be 6754{
07ab118b 6755 int div;
855ba3be 6756
07ab118b 6757 /* 4 x czclk */
2ec3815f 6758 switch (dev_priv->mem_freq) {
855ba3be 6759 case 800:
07ab118b 6760 div = 10;
855ba3be
JB
6761 break;
6762 case 1066:
07ab118b 6763 div = 12;
855ba3be
JB
6764 break;
6765 case 1333:
07ab118b 6766 div = 16;
855ba3be
JB
6767 break;
6768 default:
6769 return -1;
6770 }
6771
2ec3815f 6772 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
855ba3be
JB
6773}
6774
b55dd647 6775static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
855ba3be 6776{
07ab118b 6777 int mul;
855ba3be 6778
07ab118b 6779 /* 4 x czclk */
2ec3815f 6780 switch (dev_priv->mem_freq) {
855ba3be 6781 case 800:
07ab118b 6782 mul = 10;
855ba3be
JB
6783 break;
6784 case 1066:
07ab118b 6785 mul = 12;
855ba3be
JB
6786 break;
6787 case 1333:
07ab118b 6788 mul = 16;
855ba3be
JB
6789 break;
6790 default:
6791 return -1;
6792 }
6793
2ec3815f 6794 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
855ba3be
JB
6795}
6796
b55dd647 6797static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8
D
6798{
6799 int div, freq;
6800
6801 switch (dev_priv->rps.cz_freq) {
6802 case 200:
6803 div = 5;
6804 break;
6805 case 267:
6806 div = 6;
6807 break;
6808 case 320:
6809 case 333:
6810 case 400:
6811 div = 8;
6812 break;
6813 default:
6814 return -1;
6815 }
6816
6817 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
6818
6819 return freq;
6820}
6821
b55dd647 6822static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
22b1b2f8
D
6823{
6824 int mul, opcode;
6825
6826 switch (dev_priv->rps.cz_freq) {
6827 case 200:
6828 mul = 5;
6829 break;
6830 case 267:
6831 mul = 6;
6832 break;
6833 case 320:
6834 case 333:
6835 case 400:
6836 mul = 8;
6837 break;
6838 default:
6839 return -1;
6840 }
6841
1c14762d 6842 /* CHV needs even values */
22b1b2f8
D
6843 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
6844
6845 return opcode;
6846}
6847
6848int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
6849{
6850 int ret = -1;
6851
6852 if (IS_CHERRYVIEW(dev_priv->dev))
6853 ret = chv_gpu_freq(dev_priv, val);
6854 else if (IS_VALLEYVIEW(dev_priv->dev))
6855 ret = byt_gpu_freq(dev_priv, val);
6856
6857 return ret;
6858}
6859
6860int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
6861{
6862 int ret = -1;
6863
6864 if (IS_CHERRYVIEW(dev_priv->dev))
6865 ret = chv_freq_opcode(dev_priv, val);
6866 else if (IS_VALLEYVIEW(dev_priv->dev))
6867 ret = byt_freq_opcode(dev_priv, val);
6868
6869 return ret;
6870}
6871
f742a552 6872void intel_pm_setup(struct drm_device *dev)
907b28c5
CW
6873{
6874 struct drm_i915_private *dev_priv = dev->dev_private;
6875
f742a552
DV
6876 mutex_init(&dev_priv->rps.hw_lock);
6877
907b28c5
CW
6878 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6879 intel_gen6_powersave_work);
5d584b2e 6880
33688d95 6881 dev_priv->pm.suspended = false;
907b28c5 6882}