]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_pm.c
drm/i915: Guard against i915_ggtt_disable_guc() being invoked unconditionally
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
9c2f7a9d 29#include <drm/drm_plane_helper.h>
85208be0
ED
30#include "i915_drv.h"
31#include "intel_drv.h"
eb48eb00
DV
32#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
c8fe32c1 34#include <drm/drm_atomic_helper.h>
85208be0 35
dc39fff7 36/**
18afd443
JN
37 * DOC: RC6
38 *
dc39fff7
BW
39 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
46f16e63 59static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
a82abe43 60{
b033bb6d 61 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
dc00b6a0
DV
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
b033bb6d
MK
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
590e8ff0 67
9fb5026f 68 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
590e8ff0
MK
69 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
0f78dee6
MK
71
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
9fb5026f 73 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
303d4ea5
MK
74 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
d1b4eefd
MK
77
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
b033bb6d
MK
81}
82
46f16e63 83static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
b033bb6d 84{
46f16e63 85 gen9_init_clock_gating(dev_priv);
b033bb6d 86
a7546159
NH
87 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
32608ca2
ID
91 /*
92 * FIXME:
868434c5 93 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
32608ca2 94 */
32608ca2 95 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
868434c5 96 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
d965e7ac
ID
97
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
8aeaf64c
JN
102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
a82abe43
ID
104}
105
9fb5026f
ACO
106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
f4f4b59b
ACO
117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
9fb5026f
ACO
127}
128
148ac1f3 129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
c921aba8 130{
c921aba8
DV
131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
148ac1f3 167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
c921aba8 168{
c921aba8
DV
169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
20e4d407 194 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
20e4d407 226 dev_priv->ips.c_m = 0;
c921aba8 227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 228 dev_priv->ips.c_m = 1;
c921aba8 229 } else {
20e4d407 230 dev_priv->ips.c_m = 2;
c921aba8
DV
231 }
232}
233
b445e3b0
ED
234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
44a655ca
TU
272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
b445e3b0
ED
274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
fc1ac8de
VS
296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
cfb41411
VS
318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
f4998963
VS
334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
11a85d6a 337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
b445e3b0 338{
11a85d6a 339 bool was_enabled;
5209b1f4 340 u32 val;
b445e3b0 341
920a14b2 342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
11a85d6a 343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5209b1f4 344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
a7a6c498 345 POSTING_READ(FW_BLC_SELF_VLV);
c0f86832 346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
11a85d6a 347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5209b1f4 348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
a7a6c498 349 POSTING_READ(FW_BLC_SELF);
9b1e14f4 350 } else if (IS_PINEVIEW(dev_priv)) {
11a85d6a
VS
351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
5209b1f4 357 I915_WRITE(DSPFW3, val);
a7a6c498 358 POSTING_READ(DSPFW3);
50a0bc90 359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
11a85d6a 360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5209b1f4
ID
361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
a7a6c498 364 POSTING_READ(FW_BLC_SELF);
50a0bc90 365 } else if (IS_I915GM(dev_priv)) {
acb91359
VS
366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
11a85d6a 371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
5209b1f4
ID
372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
a7a6c498 375 POSTING_READ(INSTPM);
5209b1f4 376 } else {
11a85d6a 377 return false;
5209b1f4 378 }
b445e3b0 379
1489bba8
VS
380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
11a85d6a
VS
382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
b445e3b0
ED
387}
388
62571fc3
VS
389/**
390 * intel_set_memory_cxsr - Configure CxSR state
391 * @dev_priv: i915 device
392 * @enable: Allow vs. disallow CxSR
393 *
394 * Allow or disallow the system to enter a special CxSR
395 * (C-state self refresh) state. What typically happens in CxSR mode
396 * is that several display FIFOs may get combined into a single larger
397 * FIFO for a particular plane (so called max FIFO mode) to allow the
398 * system to defer memory fetches longer, and the memory will enter
399 * self refresh.
400 *
401 * Note that enabling CxSR does not guarantee that the system enter
402 * this special mode, nor does it guarantee that the system stays
403 * in that mode once entered. So this just allows/disallows the system
404 * to autonomously utilize the CxSR mode. Other factors such as core
405 * C-states will affect when/if the system actually enters/exits the
406 * CxSR mode.
407 *
408 * Note that on VLV/CHV this actually only controls the max FIFO mode,
409 * and the system is free to enter/exit memory self refresh at any time
410 * even when the use of CxSR has been disallowed.
411 *
412 * While the system is actually in the CxSR/max FIFO mode, some plane
413 * control registers will not get latched on vblank. Thus in order to
414 * guarantee the system will respond to changes in the plane registers
415 * we must always disallow CxSR prior to making changes to those registers.
416 * Unfortunately the system will re-evaluate the CxSR conditions at
417 * frame start which happens after vblank start (which is when the plane
418 * registers would get latched), so we can't proceed with the plane update
419 * during the same frame where we disallowed CxSR.
420 *
421 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
422 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
423 * the hardware w.r.t. HPLL SR when writing to plane registers.
424 * Disallowing just CxSR is sufficient.
425 */
11a85d6a 426bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
3d90e649 427{
11a85d6a
VS
428 bool ret;
429
3d90e649 430 mutex_lock(&dev_priv->wm.wm_mutex);
11a85d6a 431 ret = _intel_set_memory_cxsr(dev_priv, enable);
04548cba
VS
432 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
433 dev_priv->wm.vlv.cxsr = enable;
434 else if (IS_G4X(dev_priv))
435 dev_priv->wm.g4x.cxsr = enable;
3d90e649 436 mutex_unlock(&dev_priv->wm.wm_mutex);
11a85d6a
VS
437
438 return ret;
3d90e649 439}
fc1ac8de 440
b445e3b0
ED
441/*
442 * Latency for FIFO fetches is dependent on several factors:
443 * - memory configuration (speed, channels)
444 * - chipset
445 * - current MCH state
446 * It can be fairly high in some situations, so here we assume a fairly
447 * pessimal value. It's a tradeoff between extra memory fetches (if we
448 * set this value too high, the FIFO will fetch frequently to stay full)
449 * and power consumption (set it too low to save power and we might see
450 * FIFO underruns and display "flicker").
451 *
452 * A value of 5us seems to be a good balance; safe for very low end
453 * platforms but not overly aggressive on lower latency configs.
454 */
5aef6003 455static const int pessimal_latency_ns = 5000;
b445e3b0 456
b5004720
VS
457#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
458 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
459
814e7f0b 460static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
b5004720 461{
814e7f0b 462 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
f07d43d2 463 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
814e7f0b 464 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
f07d43d2
VS
465 enum pipe pipe = crtc->pipe;
466 int sprite0_start, sprite1_start;
49845a23 467
f07d43d2 468 switch (pipe) {
b5004720
VS
469 uint32_t dsparb, dsparb2, dsparb3;
470 case PIPE_A:
471 dsparb = I915_READ(DSPARB);
472 dsparb2 = I915_READ(DSPARB2);
473 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
474 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
475 break;
476 case PIPE_B:
477 dsparb = I915_READ(DSPARB);
478 dsparb2 = I915_READ(DSPARB2);
479 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
480 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
481 break;
482 case PIPE_C:
483 dsparb2 = I915_READ(DSPARB2);
484 dsparb3 = I915_READ(DSPARB3);
485 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
486 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
487 break;
488 default:
f07d43d2
VS
489 MISSING_CASE(pipe);
490 return;
b5004720
VS
491 }
492
f07d43d2
VS
493 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
494 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
495 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
496 fifo_state->plane[PLANE_CURSOR] = 63;
b5004720
VS
497}
498
ef0f5e93 499static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
b445e3b0 500{
b445e3b0
ED
501 uint32_t dsparb = I915_READ(DSPARB);
502 int size;
503
504 size = dsparb & 0x7f;
505 if (plane)
506 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
507
508 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
509 plane ? "B" : "A", size);
510
511 return size;
512}
513
ef0f5e93 514static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
b445e3b0 515{
b445e3b0
ED
516 uint32_t dsparb = I915_READ(DSPARB);
517 int size;
518
519 size = dsparb & 0x1ff;
520 if (plane)
521 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
522 size >>= 1; /* Convert to cachelines */
523
524 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
525 plane ? "B" : "A", size);
526
527 return size;
528}
529
ef0f5e93 530static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
b445e3b0 531{
b445e3b0
ED
532 uint32_t dsparb = I915_READ(DSPARB);
533 int size;
534
535 size = dsparb & 0x7f;
536 size >>= 2; /* Convert to cachelines */
537
538 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
539 plane ? "B" : "A",
540 size);
541
542 return size;
543}
544
b445e3b0
ED
545/* Pineview has different values for various configs */
546static const struct intel_watermark_params pineview_display_wm = {
e0f0273e
VS
547 .fifo_size = PINEVIEW_DISPLAY_FIFO,
548 .max_wm = PINEVIEW_MAX_WM,
549 .default_wm = PINEVIEW_DFT_WM,
550 .guard_size = PINEVIEW_GUARD_WM,
551 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
552};
553static const struct intel_watermark_params pineview_display_hplloff_wm = {
e0f0273e
VS
554 .fifo_size = PINEVIEW_DISPLAY_FIFO,
555 .max_wm = PINEVIEW_MAX_WM,
556 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
557 .guard_size = PINEVIEW_GUARD_WM,
558 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
559};
560static const struct intel_watermark_params pineview_cursor_wm = {
e0f0273e
VS
561 .fifo_size = PINEVIEW_CURSOR_FIFO,
562 .max_wm = PINEVIEW_CURSOR_MAX_WM,
563 .default_wm = PINEVIEW_CURSOR_DFT_WM,
564 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
565 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
566};
567static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
e0f0273e
VS
568 .fifo_size = PINEVIEW_CURSOR_FIFO,
569 .max_wm = PINEVIEW_CURSOR_MAX_WM,
570 .default_wm = PINEVIEW_CURSOR_DFT_WM,
571 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
572 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0 573};
b445e3b0 574static const struct intel_watermark_params i965_cursor_wm_info = {
e0f0273e
VS
575 .fifo_size = I965_CURSOR_FIFO,
576 .max_wm = I965_CURSOR_MAX_WM,
577 .default_wm = I965_CURSOR_DFT_WM,
578 .guard_size = 2,
579 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
580};
581static const struct intel_watermark_params i945_wm_info = {
e0f0273e
VS
582 .fifo_size = I945_FIFO_SIZE,
583 .max_wm = I915_MAX_WM,
584 .default_wm = 1,
585 .guard_size = 2,
586 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
587};
588static const struct intel_watermark_params i915_wm_info = {
e0f0273e
VS
589 .fifo_size = I915_FIFO_SIZE,
590 .max_wm = I915_MAX_WM,
591 .default_wm = 1,
592 .guard_size = 2,
593 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0 594};
9d539105 595static const struct intel_watermark_params i830_a_wm_info = {
e0f0273e
VS
596 .fifo_size = I855GM_FIFO_SIZE,
597 .max_wm = I915_MAX_WM,
598 .default_wm = 1,
599 .guard_size = 2,
600 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0 601};
9d539105
VS
602static const struct intel_watermark_params i830_bc_wm_info = {
603 .fifo_size = I855GM_FIFO_SIZE,
604 .max_wm = I915_MAX_WM/2,
605 .default_wm = 1,
606 .guard_size = 2,
607 .cacheline_size = I830_FIFO_LINE_SIZE,
608};
feb56b93 609static const struct intel_watermark_params i845_wm_info = {
e0f0273e
VS
610 .fifo_size = I830_FIFO_SIZE,
611 .max_wm = I915_MAX_WM,
612 .default_wm = 1,
613 .guard_size = 2,
614 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0
ED
615};
616
baf69ca8
VS
617/**
618 * intel_wm_method1 - Method 1 / "small buffer" watermark formula
619 * @pixel_rate: Pipe pixel rate in kHz
620 * @cpp: Plane bytes per pixel
621 * @latency: Memory wakeup latency in 0.1us units
622 *
623 * Compute the watermark using the method 1 or "small buffer"
624 * formula. The caller may additonally add extra cachelines
625 * to account for TLB misses and clock crossings.
626 *
627 * This method is concerned with the short term drain rate
628 * of the FIFO, ie. it does not account for blanking periods
629 * which would effectively reduce the average drain rate across
630 * a longer period. The name "small" refers to the fact the
631 * FIFO is relatively small compared to the amount of data
632 * fetched.
633 *
634 * The FIFO level vs. time graph might look something like:
635 *
636 * |\ |\
637 * | \ | \
638 * __---__---__ (- plane active, _ blanking)
639 * -> time
640 *
641 * or perhaps like this:
642 *
643 * |\|\ |\|\
644 * __----__----__ (- plane active, _ blanking)
645 * -> time
646 *
647 * Returns:
648 * The watermark in bytes
649 */
650static unsigned int intel_wm_method1(unsigned int pixel_rate,
651 unsigned int cpp,
652 unsigned int latency)
653{
654 uint64_t ret;
655
656 ret = (uint64_t) pixel_rate * cpp * latency;
657 ret = DIV_ROUND_UP_ULL(ret, 10000);
658
659 return ret;
660}
661
662/**
663 * intel_wm_method2 - Method 2 / "large buffer" watermark formula
664 * @pixel_rate: Pipe pixel rate in kHz
665 * @htotal: Pipe horizontal total
666 * @width: Plane width in pixels
667 * @cpp: Plane bytes per pixel
668 * @latency: Memory wakeup latency in 0.1us units
669 *
670 * Compute the watermark using the method 2 or "large buffer"
671 * formula. The caller may additonally add extra cachelines
672 * to account for TLB misses and clock crossings.
673 *
674 * This method is concerned with the long term drain rate
675 * of the FIFO, ie. it does account for blanking periods
676 * which effectively reduce the average drain rate across
677 * a longer period. The name "large" refers to the fact the
678 * FIFO is relatively large compared to the amount of data
679 * fetched.
680 *
681 * The FIFO level vs. time graph might look something like:
682 *
683 * |\___ |\___
684 * | \___ | \___
685 * | \ | \
686 * __ --__--__--__--__--__--__ (- plane active, _ blanking)
687 * -> time
688 *
689 * Returns:
690 * The watermark in bytes
691 */
692static unsigned int intel_wm_method2(unsigned int pixel_rate,
693 unsigned int htotal,
694 unsigned int width,
695 unsigned int cpp,
696 unsigned int latency)
697{
698 unsigned int ret;
699
700 /*
701 * FIXME remove once all users are computing
702 * watermarks in the correct place.
703 */
704 if (WARN_ON_ONCE(htotal == 0))
705 htotal = 1;
706
707 ret = (latency * pixel_rate) / (htotal * 10000);
708 ret = (ret + 1) * width * cpp;
709
710 return ret;
711}
712
b445e3b0
ED
713/**
714 * intel_calculate_wm - calculate watermark level
baf69ca8 715 * @pixel_rate: pixel clock
b445e3b0 716 * @wm: chip FIFO params
ac484963 717 * @cpp: bytes per pixel
b445e3b0
ED
718 * @latency_ns: memory latency for the platform
719 *
720 * Calculate the watermark level (the level at which the display plane will
721 * start fetching from memory again). Each chip has a different display
722 * FIFO size and allocation, so the caller needs to figure that out and pass
723 * in the correct intel_watermark_params structure.
724 *
725 * As the pixel clock runs, the FIFO will be drained at a rate that depends
726 * on the pixel size. When it reaches the watermark level, it'll start
727 * fetching FIFO line sized based chunks from memory until the FIFO fills
728 * past the watermark point. If the FIFO drains completely, a FIFO underrun
729 * will occur, and a display engine hang could result.
730 */
baf69ca8
VS
731static unsigned int intel_calculate_wm(int pixel_rate,
732 const struct intel_watermark_params *wm,
733 int fifo_size, int cpp,
734 unsigned int latency_ns)
b445e3b0 735{
baf69ca8 736 int entries, wm_size;
b445e3b0
ED
737
738 /*
739 * Note: we need to make sure we don't overflow for various clock &
740 * latency values.
741 * clocks go from a few thousand to several hundred thousand.
742 * latency is usually a few thousand
743 */
baf69ca8
VS
744 entries = intel_wm_method1(pixel_rate, cpp,
745 latency_ns / 100);
746 entries = DIV_ROUND_UP(entries, wm->cacheline_size) +
747 wm->guard_size;
748 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries);
b445e3b0 749
baf69ca8
VS
750 wm_size = fifo_size - entries;
751 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
b445e3b0
ED
752
753 /* Don't promote wm_size to unsigned... */
baf69ca8 754 if (wm_size > wm->max_wm)
b445e3b0
ED
755 wm_size = wm->max_wm;
756 if (wm_size <= 0)
757 wm_size = wm->default_wm;
d6feb196
VS
758
759 /*
760 * Bspec seems to indicate that the value shouldn't be lower than
761 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
762 * Lets go for 8 which is the burst size since certain platforms
763 * already use a hardcoded 8 (which is what the spec says should be
764 * done).
765 */
766 if (wm_size <= 8)
767 wm_size = 8;
768
b445e3b0
ED
769 return wm_size;
770}
771
04548cba
VS
772static bool is_disabling(int old, int new, int threshold)
773{
774 return old >= threshold && new < threshold;
775}
776
777static bool is_enabling(int old, int new, int threshold)
778{
779 return old < threshold && new >= threshold;
780}
781
6d5019b6
VS
782static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
783{
784 return dev_priv->wm.max_level + 1;
785}
786
24304d81
VS
787static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
788 const struct intel_plane_state *plane_state)
789{
790 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
791
792 /* FIXME check the 'enable' instead */
793 if (!crtc_state->base.active)
794 return false;
795
796 /*
797 * Treat cursor with fb as always visible since cursor updates
798 * can happen faster than the vrefresh rate, and the current
799 * watermark code doesn't handle that correctly. Cursor updates
800 * which set/clear the fb or change the cursor size are going
801 * to get throttled by intel_legacy_cursor_update() to work
802 * around this problem with the watermark code.
803 */
804 if (plane->id == PLANE_CURSOR)
805 return plane_state->base.fb != NULL;
806 else
807 return plane_state->base.visible;
808}
809
ffc7a76b 810static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
b445e3b0 811{
efc2611e 812 struct intel_crtc *crtc, *enabled = NULL;
b445e3b0 813
ffc7a76b 814 for_each_intel_crtc(&dev_priv->drm, crtc) {
efc2611e 815 if (intel_crtc_active(crtc)) {
b445e3b0
ED
816 if (enabled)
817 return NULL;
818 enabled = crtc;
819 }
820 }
821
822 return enabled;
823}
824
432081bc 825static void pineview_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 826{
ffc7a76b 827 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
efc2611e 828 struct intel_crtc *crtc;
b445e3b0
ED
829 const struct cxsr_latency *latency;
830 u32 reg;
baf69ca8 831 unsigned int wm;
b445e3b0 832
50a0bc90
TU
833 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
834 dev_priv->is_ddr3,
835 dev_priv->fsb_freq,
836 dev_priv->mem_freq);
b445e3b0
ED
837 if (!latency) {
838 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
5209b1f4 839 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
840 return;
841 }
842
ffc7a76b 843 crtc = single_enabled_crtc(dev_priv);
b445e3b0 844 if (crtc) {
efc2611e
VS
845 const struct drm_display_mode *adjusted_mode =
846 &crtc->config->base.adjusted_mode;
847 const struct drm_framebuffer *fb =
848 crtc->base.primary->state->fb;
353c8598 849 int cpp = fb->format->cpp[0];
7c5f93b0 850 int clock = adjusted_mode->crtc_clock;
b445e3b0
ED
851
852 /* Display SR */
853 wm = intel_calculate_wm(clock, &pineview_display_wm,
854 pineview_display_wm.fifo_size,
ac484963 855 cpp, latency->display_sr);
b445e3b0
ED
856 reg = I915_READ(DSPFW1);
857 reg &= ~DSPFW_SR_MASK;
f4998963 858 reg |= FW_WM(wm, SR);
b445e3b0
ED
859 I915_WRITE(DSPFW1, reg);
860 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
861
862 /* cursor SR */
863 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
864 pineview_display_wm.fifo_size,
99834b14 865 4, latency->cursor_sr);
b445e3b0
ED
866 reg = I915_READ(DSPFW3);
867 reg &= ~DSPFW_CURSOR_SR_MASK;
f4998963 868 reg |= FW_WM(wm, CURSOR_SR);
b445e3b0
ED
869 I915_WRITE(DSPFW3, reg);
870
871 /* Display HPLL off SR */
872 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
873 pineview_display_hplloff_wm.fifo_size,
ac484963 874 cpp, latency->display_hpll_disable);
b445e3b0
ED
875 reg = I915_READ(DSPFW3);
876 reg &= ~DSPFW_HPLL_SR_MASK;
f4998963 877 reg |= FW_WM(wm, HPLL_SR);
b445e3b0
ED
878 I915_WRITE(DSPFW3, reg);
879
880 /* cursor HPLL off SR */
881 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
882 pineview_display_hplloff_wm.fifo_size,
99834b14 883 4, latency->cursor_hpll_disable);
b445e3b0
ED
884 reg = I915_READ(DSPFW3);
885 reg &= ~DSPFW_HPLL_CURSOR_MASK;
f4998963 886 reg |= FW_WM(wm, HPLL_CURSOR);
b445e3b0
ED
887 I915_WRITE(DSPFW3, reg);
888 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
889
5209b1f4 890 intel_set_memory_cxsr(dev_priv, true);
b445e3b0 891 } else {
5209b1f4 892 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
893 }
894}
895
0f95ff85
VS
896/*
897 * Documentation says:
898 * "If the line size is small, the TLB fetches can get in the way of the
899 * data fetches, causing some lag in the pixel data return which is not
900 * accounted for in the above formulas. The following adjustment only
901 * needs to be applied if eight whole lines fit in the buffer at once.
902 * The WM is adjusted upwards by the difference between the FIFO size
903 * and the size of 8 whole lines. This adjustment is always performed
904 * in the actual pixel depth regardless of whether FBC is enabled or not."
905 */
906static int g4x_tlb_miss_wa(int fifo_size, int width, int cpp)
907{
908 int tlb_miss = fifo_size * 64 - width * cpp * 8;
909
910 return max(0, tlb_miss);
911}
912
04548cba
VS
913static void g4x_write_wm_values(struct drm_i915_private *dev_priv,
914 const struct g4x_wm_values *wm)
b445e3b0 915{
e93329a5
VS
916 enum pipe pipe;
917
918 for_each_pipe(dev_priv, pipe)
919 trace_g4x_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
920
04548cba
VS
921 I915_WRITE(DSPFW1,
922 FW_WM(wm->sr.plane, SR) |
923 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
924 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
925 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
926 I915_WRITE(DSPFW2,
927 (wm->fbc_en ? DSPFW_FBC_SR_EN : 0) |
928 FW_WM(wm->sr.fbc, FBC_SR) |
929 FW_WM(wm->hpll.fbc, FBC_HPLL_SR) |
930 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEB) |
931 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
932 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
933 I915_WRITE(DSPFW3,
934 (wm->hpll_en ? DSPFW_HPLL_SR_EN : 0) |
935 FW_WM(wm->sr.cursor, CURSOR_SR) |
936 FW_WM(wm->hpll.cursor, HPLL_CURSOR) |
937 FW_WM(wm->hpll.plane, HPLL_SR));
b445e3b0 938
04548cba 939 POSTING_READ(DSPFW1);
b445e3b0
ED
940}
941
15665979
VS
942#define FW_WM_VLV(value, plane) \
943 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
944
50f4caef 945static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
0018fda1
VS
946 const struct vlv_wm_values *wm)
947{
50f4caef
VS
948 enum pipe pipe;
949
950 for_each_pipe(dev_priv, pipe) {
c137d660
VS
951 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
952
50f4caef
VS
953 I915_WRITE(VLV_DDL(pipe),
954 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
955 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
956 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
957 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
958 }
0018fda1 959
6fe6a7ff
VS
960 /*
961 * Zero the (unused) WM1 watermarks, and also clear all the
962 * high order bits so that there are no out of bounds values
963 * present in the registers during the reprogramming.
964 */
965 I915_WRITE(DSPHOWM, 0);
966 I915_WRITE(DSPHOWM1, 0);
967 I915_WRITE(DSPFW4, 0);
968 I915_WRITE(DSPFW5, 0);
969 I915_WRITE(DSPFW6, 0);
970
ae80152d 971 I915_WRITE(DSPFW1,
15665979 972 FW_WM(wm->sr.plane, SR) |
1b31389c
VS
973 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
974 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
975 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
ae80152d 976 I915_WRITE(DSPFW2,
1b31389c
VS
977 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
978 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
979 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
ae80152d 980 I915_WRITE(DSPFW3,
15665979 981 FW_WM(wm->sr.cursor, CURSOR_SR));
ae80152d
VS
982
983 if (IS_CHERRYVIEW(dev_priv)) {
984 I915_WRITE(DSPFW7_CHV,
1b31389c
VS
985 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
986 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
ae80152d 987 I915_WRITE(DSPFW8_CHV,
1b31389c
VS
988 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
989 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
ae80152d 990 I915_WRITE(DSPFW9_CHV,
1b31389c
VS
991 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
992 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
ae80152d 993 I915_WRITE(DSPHOWM,
15665979 994 FW_WM(wm->sr.plane >> 9, SR_HI) |
1b31389c
VS
995 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
996 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
997 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
998 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
999 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1000 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1001 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1002 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1003 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
ae80152d
VS
1004 } else {
1005 I915_WRITE(DSPFW7,
1b31389c
VS
1006 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1007 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
ae80152d 1008 I915_WRITE(DSPHOWM,
15665979 1009 FW_WM(wm->sr.plane >> 9, SR_HI) |
1b31389c
VS
1010 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1011 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1012 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1013 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1014 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1015 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
ae80152d
VS
1016 }
1017
1018 POSTING_READ(DSPFW1);
0018fda1
VS
1019}
1020
15665979
VS
1021#undef FW_WM_VLV
1022
04548cba
VS
1023static void g4x_setup_wm_latency(struct drm_i915_private *dev_priv)
1024{
1025 /* all latencies in usec */
1026 dev_priv->wm.pri_latency[G4X_WM_LEVEL_NORMAL] = 5;
1027 dev_priv->wm.pri_latency[G4X_WM_LEVEL_SR] = 12;
79d94306 1028 dev_priv->wm.pri_latency[G4X_WM_LEVEL_HPLL] = 35;
04548cba 1029
79d94306 1030 dev_priv->wm.max_level = G4X_WM_LEVEL_HPLL;
04548cba
VS
1031}
1032
1033static int g4x_plane_fifo_size(enum plane_id plane_id, int level)
1034{
1035 /*
1036 * DSPCNTR[13] supposedly controls whether the
1037 * primary plane can use the FIFO space otherwise
1038 * reserved for the sprite plane. It's not 100% clear
1039 * what the actual FIFO size is, but it looks like we
1040 * can happily set both primary and sprite watermarks
1041 * up to 127 cachelines. So that would seem to mean
1042 * that either DSPCNTR[13] doesn't do anything, or that
1043 * the total FIFO is >= 256 cachelines in size. Either
1044 * way, we don't seem to have to worry about this
1045 * repartitioning as the maximum watermark value the
1046 * register can hold for each plane is lower than the
1047 * minimum FIFO size.
1048 */
1049 switch (plane_id) {
1050 case PLANE_CURSOR:
1051 return 63;
1052 case PLANE_PRIMARY:
1053 return level == G4X_WM_LEVEL_NORMAL ? 127 : 511;
1054 case PLANE_SPRITE0:
1055 return level == G4X_WM_LEVEL_NORMAL ? 127 : 0;
1056 default:
1057 MISSING_CASE(plane_id);
1058 return 0;
1059 }
1060}
1061
1062static int g4x_fbc_fifo_size(int level)
1063{
1064 switch (level) {
1065 case G4X_WM_LEVEL_SR:
1066 return 7;
1067 case G4X_WM_LEVEL_HPLL:
1068 return 15;
1069 default:
1070 MISSING_CASE(level);
1071 return 0;
1072 }
1073}
1074
1075static uint16_t g4x_compute_wm(const struct intel_crtc_state *crtc_state,
1076 const struct intel_plane_state *plane_state,
1077 int level)
1078{
1079 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1080 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1081 const struct drm_display_mode *adjusted_mode =
1082 &crtc_state->base.adjusted_mode;
1083 int clock, htotal, cpp, width, wm;
1084 int latency = dev_priv->wm.pri_latency[level] * 10;
1085
1086 if (latency == 0)
1087 return USHRT_MAX;
1088
1089 if (!intel_wm_plane_visible(crtc_state, plane_state))
1090 return 0;
1091
1092 /*
1093 * Not 100% sure which way ELK should go here as the
1094 * spec only says CL/CTG should assume 32bpp and BW
1095 * doesn't need to. But as these things followed the
1096 * mobile vs. desktop lines on gen3 as well, let's
1097 * assume ELK doesn't need this.
1098 *
1099 * The spec also fails to list such a restriction for
1100 * the HPLL watermark, which seems a little strange.
1101 * Let's use 32bpp for the HPLL watermark as well.
1102 */
1103 if (IS_GM45(dev_priv) && plane->id == PLANE_PRIMARY &&
1104 level != G4X_WM_LEVEL_NORMAL)
1105 cpp = 4;
1106 else
1107 cpp = plane_state->base.fb->format->cpp[0];
1108
1109 clock = adjusted_mode->crtc_clock;
1110 htotal = adjusted_mode->crtc_htotal;
1111
1112 if (plane->id == PLANE_CURSOR)
1113 width = plane_state->base.crtc_w;
1114 else
1115 width = drm_rect_width(&plane_state->base.dst);
1116
1117 if (plane->id == PLANE_CURSOR) {
1118 wm = intel_wm_method2(clock, htotal, width, cpp, latency);
1119 } else if (plane->id == PLANE_PRIMARY &&
1120 level == G4X_WM_LEVEL_NORMAL) {
1121 wm = intel_wm_method1(clock, cpp, latency);
1122 } else {
1123 int small, large;
1124
1125 small = intel_wm_method1(clock, cpp, latency);
1126 large = intel_wm_method2(clock, htotal, width, cpp, latency);
1127
1128 wm = min(small, large);
1129 }
1130
1131 wm += g4x_tlb_miss_wa(g4x_plane_fifo_size(plane->id, level),
1132 width, cpp);
1133
1134 wm = DIV_ROUND_UP(wm, 64) + 2;
1135
1136 return min_t(int, wm, USHRT_MAX);
1137}
1138
1139static bool g4x_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
1140 int level, enum plane_id plane_id, u16 value)
1141{
1142 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1143 bool dirty = false;
1144
1145 for (; level < intel_wm_num_levels(dev_priv); level++) {
1146 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1147
1148 dirty |= raw->plane[plane_id] != value;
1149 raw->plane[plane_id] = value;
1150 }
1151
1152 return dirty;
1153}
1154
1155static bool g4x_raw_fbc_wm_set(struct intel_crtc_state *crtc_state,
1156 int level, u16 value)
1157{
1158 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1159 bool dirty = false;
1160
1161 /* NORMAL level doesn't have an FBC watermark */
1162 level = max(level, G4X_WM_LEVEL_SR);
1163
1164 for (; level < intel_wm_num_levels(dev_priv); level++) {
1165 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1166
1167 dirty |= raw->fbc != value;
1168 raw->fbc = value;
1169 }
1170
1171 return dirty;
1172}
1173
1174static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
1175 const struct intel_plane_state *pstate,
1176 uint32_t pri_val);
1177
1178static bool g4x_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1179 const struct intel_plane_state *plane_state)
1180{
1181 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1182 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
1183 enum plane_id plane_id = plane->id;
1184 bool dirty = false;
1185 int level;
1186
1187 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
1188 dirty |= g4x_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1189 if (plane_id == PLANE_PRIMARY)
1190 dirty |= g4x_raw_fbc_wm_set(crtc_state, 0, 0);
1191 goto out;
1192 }
1193
1194 for (level = 0; level < num_levels; level++) {
1195 struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1196 int wm, max_wm;
1197
1198 wm = g4x_compute_wm(crtc_state, plane_state, level);
1199 max_wm = g4x_plane_fifo_size(plane_id, level);
1200
1201 if (wm > max_wm)
1202 break;
1203
1204 dirty |= raw->plane[plane_id] != wm;
1205 raw->plane[plane_id] = wm;
1206
1207 if (plane_id != PLANE_PRIMARY ||
1208 level == G4X_WM_LEVEL_NORMAL)
1209 continue;
1210
1211 wm = ilk_compute_fbc_wm(crtc_state, plane_state,
1212 raw->plane[plane_id]);
1213 max_wm = g4x_fbc_fifo_size(level);
1214
1215 /*
1216 * FBC wm is not mandatory as we
1217 * can always just disable its use.
1218 */
1219 if (wm > max_wm)
1220 wm = USHRT_MAX;
1221
1222 dirty |= raw->fbc != wm;
1223 raw->fbc = wm;
1224 }
1225
1226 /* mark watermarks as invalid */
1227 dirty |= g4x_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
1228
1229 if (plane_id == PLANE_PRIMARY)
1230 dirty |= g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
1231
1232 out:
1233 if (dirty) {
1234 DRM_DEBUG_KMS("%s watermarks: normal=%d, SR=%d, HPLL=%d\n",
1235 plane->base.name,
1236 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_NORMAL].plane[plane_id],
1237 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].plane[plane_id],
1238 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].plane[plane_id]);
1239
1240 if (plane_id == PLANE_PRIMARY)
1241 DRM_DEBUG_KMS("FBC watermarks: SR=%d, HPLL=%d\n",
1242 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_SR].fbc,
1243 crtc_state->wm.g4x.raw[G4X_WM_LEVEL_HPLL].fbc);
1244 }
1245
1246 return dirty;
1247}
1248
1249static bool g4x_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1250 enum plane_id plane_id, int level)
1251{
1252 const struct g4x_pipe_wm *raw = &crtc_state->wm.g4x.raw[level];
1253
1254 return raw->plane[plane_id] <= g4x_plane_fifo_size(plane_id, level);
1255}
1256
1257static bool g4x_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state,
1258 int level)
1259{
1260 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1261
1262 if (level > dev_priv->wm.max_level)
1263 return false;
1264
1265 return g4x_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1266 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1267 g4x_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
1268}
1269
1270/* mark all levels starting from 'level' as invalid */
1271static void g4x_invalidate_wms(struct intel_crtc *crtc,
1272 struct g4x_wm_state *wm_state, int level)
1273{
1274 if (level <= G4X_WM_LEVEL_NORMAL) {
1275 enum plane_id plane_id;
1276
1277 for_each_plane_id_on_crtc(crtc, plane_id)
1278 wm_state->wm.plane[plane_id] = USHRT_MAX;
1279 }
1280
1281 if (level <= G4X_WM_LEVEL_SR) {
1282 wm_state->cxsr = false;
1283 wm_state->sr.cursor = USHRT_MAX;
1284 wm_state->sr.plane = USHRT_MAX;
1285 wm_state->sr.fbc = USHRT_MAX;
1286 }
1287
1288 if (level <= G4X_WM_LEVEL_HPLL) {
1289 wm_state->hpll_en = false;
1290 wm_state->hpll.cursor = USHRT_MAX;
1291 wm_state->hpll.plane = USHRT_MAX;
1292 wm_state->hpll.fbc = USHRT_MAX;
1293 }
1294}
1295
1296static int g4x_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1297{
1298 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1299 struct intel_atomic_state *state =
1300 to_intel_atomic_state(crtc_state->base.state);
1301 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
1302 int num_active_planes = hweight32(crtc_state->active_planes &
1303 ~BIT(PLANE_CURSOR));
1304 const struct g4x_pipe_wm *raw;
1305 struct intel_plane_state *plane_state;
1306 struct intel_plane *plane;
1307 enum plane_id plane_id;
1308 int i, level;
1309 unsigned int dirty = 0;
1310
1311 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1312 const struct intel_plane_state *old_plane_state =
1313 to_intel_plane_state(plane->base.state);
1314
1315 if (plane_state->base.crtc != &crtc->base &&
1316 old_plane_state->base.crtc != &crtc->base)
1317 continue;
1318
1319 if (g4x_raw_plane_wm_compute(crtc_state, plane_state))
1320 dirty |= BIT(plane->id);
1321 }
1322
1323 if (!dirty)
1324 return 0;
1325
1326 level = G4X_WM_LEVEL_NORMAL;
1327 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1328 goto out;
1329
1330 raw = &crtc_state->wm.g4x.raw[level];
1331 for_each_plane_id_on_crtc(crtc, plane_id)
1332 wm_state->wm.plane[plane_id] = raw->plane[plane_id];
1333
1334 level = G4X_WM_LEVEL_SR;
1335
1336 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1337 goto out;
1338
1339 raw = &crtc_state->wm.g4x.raw[level];
1340 wm_state->sr.plane = raw->plane[PLANE_PRIMARY];
1341 wm_state->sr.cursor = raw->plane[PLANE_CURSOR];
1342 wm_state->sr.fbc = raw->fbc;
1343
1344 wm_state->cxsr = num_active_planes == BIT(PLANE_PRIMARY);
1345
1346 level = G4X_WM_LEVEL_HPLL;
1347
1348 if (!g4x_raw_crtc_wm_is_valid(crtc_state, level))
1349 goto out;
1350
1351 raw = &crtc_state->wm.g4x.raw[level];
1352 wm_state->hpll.plane = raw->plane[PLANE_PRIMARY];
1353 wm_state->hpll.cursor = raw->plane[PLANE_CURSOR];
1354 wm_state->hpll.fbc = raw->fbc;
1355
1356 wm_state->hpll_en = wm_state->cxsr;
1357
1358 level++;
1359
1360 out:
1361 if (level == G4X_WM_LEVEL_NORMAL)
1362 return -EINVAL;
1363
1364 /* invalidate the higher levels */
1365 g4x_invalidate_wms(crtc, wm_state, level);
1366
1367 /*
1368 * Determine if the FBC watermark(s) can be used. IF
1369 * this isn't the case we prefer to disable the FBC
1370 ( watermark(s) rather than disable the SR/HPLL
1371 * level(s) entirely.
1372 */
1373 wm_state->fbc_en = level > G4X_WM_LEVEL_NORMAL;
1374
1375 if (level >= G4X_WM_LEVEL_SR &&
1376 wm_state->sr.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_SR))
1377 wm_state->fbc_en = false;
1378 else if (level >= G4X_WM_LEVEL_HPLL &&
1379 wm_state->hpll.fbc > g4x_fbc_fifo_size(G4X_WM_LEVEL_HPLL))
1380 wm_state->fbc_en = false;
1381
1382 return 0;
1383}
1384
1385static int g4x_compute_intermediate_wm(struct drm_device *dev,
1386 struct intel_crtc *crtc,
1387 struct intel_crtc_state *crtc_state)
1388{
1389 struct g4x_wm_state *intermediate = &crtc_state->wm.g4x.intermediate;
1390 const struct g4x_wm_state *optimal = &crtc_state->wm.g4x.optimal;
1391 const struct g4x_wm_state *active = &crtc->wm.active.g4x;
1392 enum plane_id plane_id;
1393
1394 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1395 !crtc_state->disable_cxsr;
1396 intermediate->hpll_en = optimal->hpll_en && active->hpll_en &&
1397 !crtc_state->disable_cxsr;
1398 intermediate->fbc_en = optimal->fbc_en && active->fbc_en;
1399
1400 for_each_plane_id_on_crtc(crtc, plane_id) {
1401 intermediate->wm.plane[plane_id] =
1402 max(optimal->wm.plane[plane_id],
1403 active->wm.plane[plane_id]);
1404
1405 WARN_ON(intermediate->wm.plane[plane_id] >
1406 g4x_plane_fifo_size(plane_id, G4X_WM_LEVEL_NORMAL));
1407 }
1408
1409 intermediate->sr.plane = max(optimal->sr.plane,
1410 active->sr.plane);
1411 intermediate->sr.cursor = max(optimal->sr.cursor,
1412 active->sr.cursor);
1413 intermediate->sr.fbc = max(optimal->sr.fbc,
1414 active->sr.fbc);
1415
1416 intermediate->hpll.plane = max(optimal->hpll.plane,
1417 active->hpll.plane);
1418 intermediate->hpll.cursor = max(optimal->hpll.cursor,
1419 active->hpll.cursor);
1420 intermediate->hpll.fbc = max(optimal->hpll.fbc,
1421 active->hpll.fbc);
1422
1423 WARN_ON((intermediate->sr.plane >
1424 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_SR) ||
1425 intermediate->sr.cursor >
1426 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_SR)) &&
1427 intermediate->cxsr);
1428 WARN_ON((intermediate->sr.plane >
1429 g4x_plane_fifo_size(PLANE_PRIMARY, G4X_WM_LEVEL_HPLL) ||
1430 intermediate->sr.cursor >
1431 g4x_plane_fifo_size(PLANE_CURSOR, G4X_WM_LEVEL_HPLL)) &&
1432 intermediate->hpll_en);
1433
1434 WARN_ON(intermediate->sr.fbc > g4x_fbc_fifo_size(1) &&
1435 intermediate->fbc_en && intermediate->cxsr);
1436 WARN_ON(intermediate->hpll.fbc > g4x_fbc_fifo_size(2) &&
1437 intermediate->fbc_en && intermediate->hpll_en);
1438
1439 /*
1440 * If our intermediate WM are identical to the final WM, then we can
1441 * omit the post-vblank programming; only update if it's different.
1442 */
1443 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1444 crtc_state->wm.need_postvbl_update = true;
1445
1446 return 0;
1447}
1448
1449static void g4x_merge_wm(struct drm_i915_private *dev_priv,
1450 struct g4x_wm_values *wm)
1451{
1452 struct intel_crtc *crtc;
1453 int num_active_crtcs = 0;
1454
1455 wm->cxsr = true;
1456 wm->hpll_en = true;
1457 wm->fbc_en = true;
1458
1459 for_each_intel_crtc(&dev_priv->drm, crtc) {
1460 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1461
1462 if (!crtc->active)
1463 continue;
1464
1465 if (!wm_state->cxsr)
1466 wm->cxsr = false;
1467 if (!wm_state->hpll_en)
1468 wm->hpll_en = false;
1469 if (!wm_state->fbc_en)
1470 wm->fbc_en = false;
1471
1472 num_active_crtcs++;
1473 }
1474
1475 if (num_active_crtcs != 1) {
1476 wm->cxsr = false;
1477 wm->hpll_en = false;
1478 wm->fbc_en = false;
1479 }
1480
1481 for_each_intel_crtc(&dev_priv->drm, crtc) {
1482 const struct g4x_wm_state *wm_state = &crtc->wm.active.g4x;
1483 enum pipe pipe = crtc->pipe;
1484
1485 wm->pipe[pipe] = wm_state->wm;
1486 if (crtc->active && wm->cxsr)
1487 wm->sr = wm_state->sr;
1488 if (crtc->active && wm->hpll_en)
1489 wm->hpll = wm_state->hpll;
1490 }
1491}
1492
1493static void g4x_program_watermarks(struct drm_i915_private *dev_priv)
1494{
1495 struct g4x_wm_values *old_wm = &dev_priv->wm.g4x;
1496 struct g4x_wm_values new_wm = {};
1497
1498 g4x_merge_wm(dev_priv, &new_wm);
1499
1500 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
1501 return;
1502
1503 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
1504 _intel_set_memory_cxsr(dev_priv, false);
1505
1506 g4x_write_wm_values(dev_priv, &new_wm);
1507
1508 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
1509 _intel_set_memory_cxsr(dev_priv, true);
1510
1511 *old_wm = new_wm;
1512}
1513
1514static void g4x_initial_watermarks(struct intel_atomic_state *state,
1515 struct intel_crtc_state *crtc_state)
1516{
1517 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1518 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1519
1520 mutex_lock(&dev_priv->wm.wm_mutex);
1521 crtc->wm.active.g4x = crtc_state->wm.g4x.intermediate;
1522 g4x_program_watermarks(dev_priv);
1523 mutex_unlock(&dev_priv->wm.wm_mutex);
1524}
1525
1526static void g4x_optimize_watermarks(struct intel_atomic_state *state,
1527 struct intel_crtc_state *crtc_state)
1528{
1529 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1531
1532 if (!crtc_state->wm.need_postvbl_update)
1533 return;
1534
1535 mutex_lock(&dev_priv->wm.wm_mutex);
1536 intel_crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
1537 g4x_program_watermarks(dev_priv);
1538 mutex_unlock(&dev_priv->wm.wm_mutex);
1539}
1540
262cd2e1
VS
1541/* latency must be in 0.1us units. */
1542static unsigned int vlv_wm_method2(unsigned int pixel_rate,
baf69ca8
VS
1543 unsigned int htotal,
1544 unsigned int width,
ac484963 1545 unsigned int cpp,
262cd2e1
VS
1546 unsigned int latency)
1547{
1548 unsigned int ret;
1549
baf69ca8
VS
1550 ret = intel_wm_method2(pixel_rate, htotal,
1551 width, cpp, latency);
262cd2e1
VS
1552 ret = DIV_ROUND_UP(ret, 64);
1553
1554 return ret;
1555}
1556
bb726519 1557static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
262cd2e1 1558{
262cd2e1
VS
1559 /* all latencies in usec */
1560 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1561
58590c14
VS
1562 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1563
262cd2e1
VS
1564 if (IS_CHERRYVIEW(dev_priv)) {
1565 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1566 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
58590c14
VS
1567
1568 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
262cd2e1
VS
1569 }
1570}
1571
e339d67e
VS
1572static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1573 const struct intel_plane_state *plane_state,
262cd2e1
VS
1574 int level)
1575{
e339d67e 1576 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
262cd2e1 1577 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
e339d67e
VS
1578 const struct drm_display_mode *adjusted_mode =
1579 &crtc_state->base.adjusted_mode;
ac484963 1580 int clock, htotal, cpp, width, wm;
262cd2e1
VS
1581
1582 if (dev_priv->wm.pri_latency[level] == 0)
1583 return USHRT_MAX;
1584
a07102f1 1585 if (!intel_wm_plane_visible(crtc_state, plane_state))
262cd2e1
VS
1586 return 0;
1587
ef426c10 1588 cpp = plane_state->base.fb->format->cpp[0];
e339d67e
VS
1589 clock = adjusted_mode->crtc_clock;
1590 htotal = adjusted_mode->crtc_htotal;
1591 width = crtc_state->pipe_src_w;
262cd2e1 1592
709f3fc9 1593 if (plane->id == PLANE_CURSOR) {
262cd2e1
VS
1594 /*
1595 * FIXME the formula gives values that are
1596 * too big for the cursor FIFO, and hence we
1597 * would never be able to use cursors. For
1598 * now just hardcode the watermark.
1599 */
1600 wm = 63;
1601 } else {
ac484963 1602 wm = vlv_wm_method2(clock, htotal, width, cpp,
262cd2e1
VS
1603 dev_priv->wm.pri_latency[level] * 10);
1604 }
1605
1606 return min_t(int, wm, USHRT_MAX);
1607}
1608
1a10ae6b
VS
1609static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1610{
1611 return (active_planes & (BIT(PLANE_SPRITE0) |
1612 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1613}
1614
5012e604 1615static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
54f1b6e1 1616{
855c79f5 1617 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
114d7dc0 1618 const struct g4x_pipe_wm *raw =
5012e604 1619 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
814e7f0b 1620 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
5012e604
VS
1621 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1622 int num_active_planes = hweight32(active_planes);
1623 const int fifo_size = 511;
54f1b6e1 1624 int fifo_extra, fifo_left = fifo_size;
1a10ae6b 1625 int sprite0_fifo_extra = 0;
5012e604
VS
1626 unsigned int total_rate;
1627 enum plane_id plane_id;
54f1b6e1 1628
1a10ae6b
VS
1629 /*
1630 * When enabling sprite0 after sprite1 has already been enabled
1631 * we tend to get an underrun unless sprite0 already has some
1632 * FIFO space allcoated. Hence we always allocate at least one
1633 * cacheline for sprite0 whenever sprite1 is enabled.
1634 *
1635 * All other plane enable sequences appear immune to this problem.
1636 */
1637 if (vlv_need_sprite0_fifo_workaround(active_planes))
1638 sprite0_fifo_extra = 1;
1639
5012e604
VS
1640 total_rate = raw->plane[PLANE_PRIMARY] +
1641 raw->plane[PLANE_SPRITE0] +
1a10ae6b
VS
1642 raw->plane[PLANE_SPRITE1] +
1643 sprite0_fifo_extra;
54f1b6e1 1644
5012e604
VS
1645 if (total_rate > fifo_size)
1646 return -EINVAL;
54f1b6e1 1647
5012e604
VS
1648 if (total_rate == 0)
1649 total_rate = 1;
54f1b6e1 1650
5012e604 1651 for_each_plane_id_on_crtc(crtc, plane_id) {
54f1b6e1
VS
1652 unsigned int rate;
1653
5012e604
VS
1654 if ((active_planes & BIT(plane_id)) == 0) {
1655 fifo_state->plane[plane_id] = 0;
54f1b6e1
VS
1656 continue;
1657 }
1658
5012e604
VS
1659 rate = raw->plane[plane_id];
1660 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1661 fifo_left -= fifo_state->plane[plane_id];
54f1b6e1
VS
1662 }
1663
1a10ae6b
VS
1664 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1665 fifo_left -= sprite0_fifo_extra;
1666
5012e604
VS
1667 fifo_state->plane[PLANE_CURSOR] = 63;
1668
1669 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
54f1b6e1
VS
1670
1671 /* spread the remainder evenly */
5012e604 1672 for_each_plane_id_on_crtc(crtc, plane_id) {
54f1b6e1
VS
1673 int plane_extra;
1674
1675 if (fifo_left == 0)
1676 break;
1677
5012e604 1678 if ((active_planes & BIT(plane_id)) == 0)
54f1b6e1
VS
1679 continue;
1680
1681 plane_extra = min(fifo_extra, fifo_left);
5012e604 1682 fifo_state->plane[plane_id] += plane_extra;
54f1b6e1
VS
1683 fifo_left -= plane_extra;
1684 }
1685
5012e604
VS
1686 WARN_ON(active_planes != 0 && fifo_left != 0);
1687
1688 /* give it all to the first plane if none are active */
1689 if (active_planes == 0) {
1690 WARN_ON(fifo_left != fifo_size);
1691 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1692 }
1693
1694 return 0;
54f1b6e1
VS
1695}
1696
ff32c54e
VS
1697/* mark all levels starting from 'level' as invalid */
1698static void vlv_invalidate_wms(struct intel_crtc *crtc,
1699 struct vlv_wm_state *wm_state, int level)
1700{
1701 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1702
6d5019b6 1703 for (; level < intel_wm_num_levels(dev_priv); level++) {
ff32c54e
VS
1704 enum plane_id plane_id;
1705
1706 for_each_plane_id_on_crtc(crtc, plane_id)
1707 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1708
1709 wm_state->sr[level].cursor = USHRT_MAX;
1710 wm_state->sr[level].plane = USHRT_MAX;
1711 }
1712}
1713
26cca0e5
VS
1714static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1715{
1716 if (wm > fifo_size)
1717 return USHRT_MAX;
1718 else
1719 return fifo_size - wm;
1720}
1721
ff32c54e
VS
1722/*
1723 * Starting from 'level' set all higher
1724 * levels to 'value' in the "raw" watermarks.
1725 */
236c48e6 1726static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
ff32c54e 1727 int level, enum plane_id plane_id, u16 value)
262cd2e1 1728{
ff32c54e 1729 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6d5019b6 1730 int num_levels = intel_wm_num_levels(dev_priv);
236c48e6 1731 bool dirty = false;
262cd2e1 1732
ff32c54e 1733 for (; level < num_levels; level++) {
114d7dc0 1734 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
262cd2e1 1735
236c48e6 1736 dirty |= raw->plane[plane_id] != value;
ff32c54e 1737 raw->plane[plane_id] = value;
262cd2e1 1738 }
236c48e6
VS
1739
1740 return dirty;
262cd2e1
VS
1741}
1742
77d14ee4
VS
1743static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1744 const struct intel_plane_state *plane_state)
262cd2e1 1745{
ff32c54e
VS
1746 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1747 enum plane_id plane_id = plane->id;
6d5019b6 1748 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
262cd2e1 1749 int level;
236c48e6 1750 bool dirty = false;
262cd2e1 1751
a07102f1 1752 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
236c48e6
VS
1753 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1754 goto out;
ff32c54e 1755 }
262cd2e1 1756
ff32c54e 1757 for (level = 0; level < num_levels; level++) {
114d7dc0 1758 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
ff32c54e
VS
1759 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1760 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
262cd2e1 1761
ff32c54e
VS
1762 if (wm > max_wm)
1763 break;
262cd2e1 1764
236c48e6 1765 dirty |= raw->plane[plane_id] != wm;
ff32c54e
VS
1766 raw->plane[plane_id] = wm;
1767 }
262cd2e1 1768
ff32c54e 1769 /* mark all higher levels as invalid */
236c48e6 1770 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
262cd2e1 1771
236c48e6
VS
1772out:
1773 if (dirty)
57a6528a 1774 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
236c48e6
VS
1775 plane->base.name,
1776 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1777 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1778 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1779
1780 return dirty;
ff32c54e 1781}
262cd2e1 1782
77d14ee4
VS
1783static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1784 enum plane_id plane_id, int level)
ff32c54e 1785{
114d7dc0 1786 const struct g4x_pipe_wm *raw =
ff32c54e
VS
1787 &crtc_state->wm.vlv.raw[level];
1788 const struct vlv_fifo_state *fifo_state =
1789 &crtc_state->wm.vlv.fifo_state;
262cd2e1 1790
ff32c54e
VS
1791 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1792}
262cd2e1 1793
77d14ee4 1794static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
ff32c54e 1795{
77d14ee4
VS
1796 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1797 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1798 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1799 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
ff32c54e
VS
1800}
1801
1802static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
1803{
1804 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1805 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1806 struct intel_atomic_state *state =
1807 to_intel_atomic_state(crtc_state->base.state);
1808 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
1809 const struct vlv_fifo_state *fifo_state =
1810 &crtc_state->wm.vlv.fifo_state;
1811 int num_active_planes = hweight32(crtc_state->active_planes &
1812 ~BIT(PLANE_CURSOR));
236c48e6 1813 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
ff32c54e
VS
1814 struct intel_plane_state *plane_state;
1815 struct intel_plane *plane;
1816 enum plane_id plane_id;
1817 int level, ret, i;
236c48e6 1818 unsigned int dirty = 0;
ff32c54e
VS
1819
1820 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1821 const struct intel_plane_state *old_plane_state =
1822 to_intel_plane_state(plane->base.state);
1823
1824 if (plane_state->base.crtc != &crtc->base &&
1825 old_plane_state->base.crtc != &crtc->base)
1826 continue;
262cd2e1 1827
77d14ee4 1828 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
236c48e6
VS
1829 dirty |= BIT(plane->id);
1830 }
1831
1832 /*
1833 * DSPARB registers may have been reset due to the
1834 * power well being turned off. Make sure we restore
1835 * them to a consistent state even if no primary/sprite
1836 * planes are initially active.
1837 */
1838 if (needs_modeset)
1839 crtc_state->fifo_changed = true;
1840
1841 if (!dirty)
1842 return 0;
1843
1844 /* cursor changes don't warrant a FIFO recompute */
1845 if (dirty & ~BIT(PLANE_CURSOR)) {
1846 const struct intel_crtc_state *old_crtc_state =
1847 to_intel_crtc_state(crtc->base.state);
1848 const struct vlv_fifo_state *old_fifo_state =
1849 &old_crtc_state->wm.vlv.fifo_state;
1850
1851 ret = vlv_compute_fifo(crtc_state);
1852 if (ret)
1853 return ret;
1854
1855 if (needs_modeset ||
1856 memcmp(old_fifo_state, fifo_state,
1857 sizeof(*fifo_state)) != 0)
1858 crtc_state->fifo_changed = true;
5012e604 1859 }
262cd2e1 1860
ff32c54e 1861 /* initially allow all levels */
6d5019b6 1862 wm_state->num_levels = intel_wm_num_levels(dev_priv);
ff32c54e
VS
1863 /*
1864 * Note that enabling cxsr with no primary/sprite planes
1865 * enabled can wedge the pipe. Hence we only allow cxsr
1866 * with exactly one enabled primary/sprite plane.
1867 */
5eeb798b 1868 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
ff32c54e 1869
5012e604 1870 for (level = 0; level < wm_state->num_levels; level++) {
114d7dc0 1871 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
ff32c54e 1872 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
5012e604 1873
77d14ee4 1874 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
ff32c54e 1875 break;
5012e604 1876
ff32c54e
VS
1877 for_each_plane_id_on_crtc(crtc, plane_id) {
1878 wm_state->wm[level].plane[plane_id] =
1879 vlv_invert_wm_value(raw->plane[plane_id],
1880 fifo_state->plane[plane_id]);
1881 }
1882
1883 wm_state->sr[level].plane =
1884 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
5012e604 1885 raw->plane[PLANE_SPRITE0],
ff32c54e
VS
1886 raw->plane[PLANE_SPRITE1]),
1887 sr_fifo_size);
262cd2e1 1888
ff32c54e
VS
1889 wm_state->sr[level].cursor =
1890 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1891 63);
262cd2e1
VS
1892 }
1893
ff32c54e
VS
1894 if (level == 0)
1895 return -EINVAL;
1896
1897 /* limit to only levels we can actually handle */
1898 wm_state->num_levels = level;
1899
1900 /* invalidate the higher levels */
1901 vlv_invalidate_wms(crtc, wm_state, level);
1902
1903 return 0;
262cd2e1
VS
1904}
1905
54f1b6e1
VS
1906#define VLV_FIFO(plane, value) \
1907 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1908
ff32c54e
VS
1909static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1910 struct intel_crtc_state *crtc_state)
54f1b6e1 1911{
814e7f0b 1912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
f07d43d2 1913 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
814e7f0b
VS
1914 const struct vlv_fifo_state *fifo_state =
1915 &crtc_state->wm.vlv.fifo_state;
f07d43d2 1916 int sprite0_start, sprite1_start, fifo_size;
54f1b6e1 1917
236c48e6
VS
1918 if (!crtc_state->fifo_changed)
1919 return;
1920
f07d43d2
VS
1921 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1922 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1923 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
54f1b6e1 1924
f07d43d2
VS
1925 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1926 WARN_ON(fifo_size != 511);
54f1b6e1 1927
c137d660
VS
1928 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1929
44e921d4
VS
1930 /*
1931 * uncore.lock serves a double purpose here. It allows us to
1932 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1933 * it protects the DSPARB registers from getting clobbered by
1934 * parallel updates from multiple pipes.
1935 *
1936 * intel_pipe_update_start() has already disabled interrupts
1937 * for us, so a plain spin_lock() is sufficient here.
1938 */
1939 spin_lock(&dev_priv->uncore.lock);
467a14d9 1940
54f1b6e1
VS
1941 switch (crtc->pipe) {
1942 uint32_t dsparb, dsparb2, dsparb3;
1943 case PIPE_A:
44e921d4
VS
1944 dsparb = I915_READ_FW(DSPARB);
1945 dsparb2 = I915_READ_FW(DSPARB2);
54f1b6e1
VS
1946
1947 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1948 VLV_FIFO(SPRITEB, 0xff));
1949 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1950 VLV_FIFO(SPRITEB, sprite1_start));
1951
1952 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1953 VLV_FIFO(SPRITEB_HI, 0x1));
1954 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1955 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1956
44e921d4
VS
1957 I915_WRITE_FW(DSPARB, dsparb);
1958 I915_WRITE_FW(DSPARB2, dsparb2);
54f1b6e1
VS
1959 break;
1960 case PIPE_B:
44e921d4
VS
1961 dsparb = I915_READ_FW(DSPARB);
1962 dsparb2 = I915_READ_FW(DSPARB2);
54f1b6e1
VS
1963
1964 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1965 VLV_FIFO(SPRITED, 0xff));
1966 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1967 VLV_FIFO(SPRITED, sprite1_start));
1968
1969 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1970 VLV_FIFO(SPRITED_HI, 0xff));
1971 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1972 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1973
44e921d4
VS
1974 I915_WRITE_FW(DSPARB, dsparb);
1975 I915_WRITE_FW(DSPARB2, dsparb2);
54f1b6e1
VS
1976 break;
1977 case PIPE_C:
44e921d4
VS
1978 dsparb3 = I915_READ_FW(DSPARB3);
1979 dsparb2 = I915_READ_FW(DSPARB2);
54f1b6e1
VS
1980
1981 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1982 VLV_FIFO(SPRITEF, 0xff));
1983 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1984 VLV_FIFO(SPRITEF, sprite1_start));
1985
1986 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1987 VLV_FIFO(SPRITEF_HI, 0xff));
1988 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1989 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1990
44e921d4
VS
1991 I915_WRITE_FW(DSPARB3, dsparb3);
1992 I915_WRITE_FW(DSPARB2, dsparb2);
54f1b6e1
VS
1993 break;
1994 default:
1995 break;
1996 }
467a14d9 1997
44e921d4 1998 POSTING_READ_FW(DSPARB);
467a14d9 1999
44e921d4 2000 spin_unlock(&dev_priv->uncore.lock);
54f1b6e1
VS
2001}
2002
2003#undef VLV_FIFO
2004
4841da51
VS
2005static int vlv_compute_intermediate_wm(struct drm_device *dev,
2006 struct intel_crtc *crtc,
2007 struct intel_crtc_state *crtc_state)
2008{
2009 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
2010 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
2011 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
2012 int level;
2013
2014 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
5eeb798b
VS
2015 intermediate->cxsr = optimal->cxsr && active->cxsr &&
2016 !crtc_state->disable_cxsr;
4841da51
VS
2017
2018 for (level = 0; level < intermediate->num_levels; level++) {
2019 enum plane_id plane_id;
2020
2021 for_each_plane_id_on_crtc(crtc, plane_id) {
2022 intermediate->wm[level].plane[plane_id] =
2023 min(optimal->wm[level].plane[plane_id],
2024 active->wm[level].plane[plane_id]);
2025 }
2026
2027 intermediate->sr[level].plane = min(optimal->sr[level].plane,
2028 active->sr[level].plane);
2029 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
2030 active->sr[level].cursor);
2031 }
2032
2033 vlv_invalidate_wms(crtc, intermediate, level);
2034
2035 /*
2036 * If our intermediate WM are identical to the final WM, then we can
2037 * omit the post-vblank programming; only update if it's different.
2038 */
5eeb798b
VS
2039 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
2040 crtc_state->wm.need_postvbl_update = true;
4841da51
VS
2041
2042 return 0;
2043}
2044
7c951c00 2045static void vlv_merge_wm(struct drm_i915_private *dev_priv,
262cd2e1
VS
2046 struct vlv_wm_values *wm)
2047{
2048 struct intel_crtc *crtc;
2049 int num_active_crtcs = 0;
2050
7c951c00 2051 wm->level = dev_priv->wm.max_level;
262cd2e1
VS
2052 wm->cxsr = true;
2053
7c951c00 2054 for_each_intel_crtc(&dev_priv->drm, crtc) {
7eb4941f 2055 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
262cd2e1
VS
2056
2057 if (!crtc->active)
2058 continue;
2059
2060 if (!wm_state->cxsr)
2061 wm->cxsr = false;
2062
2063 num_active_crtcs++;
2064 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
2065 }
2066
2067 if (num_active_crtcs != 1)
2068 wm->cxsr = false;
2069
6f9c784b
VS
2070 if (num_active_crtcs > 1)
2071 wm->level = VLV_WM_LEVEL_PM2;
2072
7c951c00 2073 for_each_intel_crtc(&dev_priv->drm, crtc) {
7eb4941f 2074 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
262cd2e1
VS
2075 enum pipe pipe = crtc->pipe;
2076
262cd2e1 2077 wm->pipe[pipe] = wm_state->wm[wm->level];
ff32c54e 2078 if (crtc->active && wm->cxsr)
262cd2e1
VS
2079 wm->sr = wm_state->sr[wm->level];
2080
1b31389c
VS
2081 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
2082 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
2083 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
2084 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
262cd2e1
VS
2085 }
2086}
2087
ff32c54e 2088static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
262cd2e1 2089{
fa292a4b
VS
2090 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
2091 struct vlv_wm_values new_wm = {};
262cd2e1 2092
fa292a4b 2093 vlv_merge_wm(dev_priv, &new_wm);
262cd2e1 2094
ff32c54e 2095 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
262cd2e1
VS
2096 return;
2097
fa292a4b 2098 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
262cd2e1
VS
2099 chv_set_memory_dvfs(dev_priv, false);
2100
fa292a4b 2101 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
262cd2e1
VS
2102 chv_set_memory_pm5(dev_priv, false);
2103
fa292a4b 2104 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
3d90e649 2105 _intel_set_memory_cxsr(dev_priv, false);
262cd2e1 2106
fa292a4b 2107 vlv_write_wm_values(dev_priv, &new_wm);
262cd2e1 2108
fa292a4b 2109 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
3d90e649 2110 _intel_set_memory_cxsr(dev_priv, true);
262cd2e1 2111
fa292a4b 2112 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
262cd2e1
VS
2113 chv_set_memory_pm5(dev_priv, true);
2114
fa292a4b 2115 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
262cd2e1
VS
2116 chv_set_memory_dvfs(dev_priv, true);
2117
fa292a4b 2118 *old_wm = new_wm;
3c2777fd
VS
2119}
2120
ff32c54e
VS
2121static void vlv_initial_watermarks(struct intel_atomic_state *state,
2122 struct intel_crtc_state *crtc_state)
2123{
2124 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2125 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2126
2127 mutex_lock(&dev_priv->wm.wm_mutex);
4841da51
VS
2128 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
2129 vlv_program_watermarks(dev_priv);
2130 mutex_unlock(&dev_priv->wm.wm_mutex);
2131}
2132
2133static void vlv_optimize_watermarks(struct intel_atomic_state *state,
2134 struct intel_crtc_state *crtc_state)
2135{
2136 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
2137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2138
2139 if (!crtc_state->wm.need_postvbl_update)
2140 return;
2141
2142 mutex_lock(&dev_priv->wm.wm_mutex);
2143 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
ff32c54e
VS
2144 vlv_program_watermarks(dev_priv);
2145 mutex_unlock(&dev_priv->wm.wm_mutex);
2146}
2147
432081bc 2148static void i965_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 2149{
ffc7a76b 2150 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
efc2611e 2151 struct intel_crtc *crtc;
b445e3b0
ED
2152 int srwm = 1;
2153 int cursor_sr = 16;
9858425c 2154 bool cxsr_enabled;
b445e3b0
ED
2155
2156 /* Calc sr entries for one plane configs */
ffc7a76b 2157 crtc = single_enabled_crtc(dev_priv);
b445e3b0
ED
2158 if (crtc) {
2159 /* self-refresh has much higher latency */
2160 static const int sr_latency_ns = 12000;
efc2611e
VS
2161 const struct drm_display_mode *adjusted_mode =
2162 &crtc->config->base.adjusted_mode;
2163 const struct drm_framebuffer *fb =
2164 crtc->base.primary->state->fb;
241bfc38 2165 int clock = adjusted_mode->crtc_clock;
fec8cba3 2166 int htotal = adjusted_mode->crtc_htotal;
efc2611e 2167 int hdisplay = crtc->config->pipe_src_w;
353c8598 2168 int cpp = fb->format->cpp[0];
b445e3b0
ED
2169 int entries;
2170
baf69ca8
VS
2171 entries = intel_wm_method2(clock, htotal,
2172 hdisplay, cpp, sr_latency_ns / 100);
b445e3b0
ED
2173 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
2174 srwm = I965_FIFO_SIZE - entries;
2175 if (srwm < 0)
2176 srwm = 1;
2177 srwm &= 0x1ff;
2178 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
2179 entries, srwm);
2180
baf69ca8
VS
2181 entries = intel_wm_method2(clock, htotal,
2182 crtc->base.cursor->state->crtc_w, 4,
2183 sr_latency_ns / 100);
b445e3b0 2184 entries = DIV_ROUND_UP(entries,
baf69ca8
VS
2185 i965_cursor_wm_info.cacheline_size) +
2186 i965_cursor_wm_info.guard_size;
b445e3b0 2187
baf69ca8 2188 cursor_sr = i965_cursor_wm_info.fifo_size - entries;
b445e3b0
ED
2189 if (cursor_sr > i965_cursor_wm_info.max_wm)
2190 cursor_sr = i965_cursor_wm_info.max_wm;
2191
2192 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
2193 "cursor %d\n", srwm, cursor_sr);
2194
9858425c 2195 cxsr_enabled = true;
b445e3b0 2196 } else {
9858425c 2197 cxsr_enabled = false;
b445e3b0 2198 /* Turn off self refresh if both pipes are enabled */
5209b1f4 2199 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
2200 }
2201
2202 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2203 srwm);
2204
2205 /* 965 has limitations... */
f4998963
VS
2206 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
2207 FW_WM(8, CURSORB) |
2208 FW_WM(8, PLANEB) |
2209 FW_WM(8, PLANEA));
2210 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
2211 FW_WM(8, PLANEC_OLD));
b445e3b0 2212 /* update cursor SR watermark */
f4998963 2213 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
9858425c
ID
2214
2215 if (cxsr_enabled)
2216 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
2217}
2218
f4998963
VS
2219#undef FW_WM
2220
432081bc 2221static void i9xx_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 2222{
ffc7a76b 2223 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
b445e3b0
ED
2224 const struct intel_watermark_params *wm_info;
2225 uint32_t fwater_lo;
2226 uint32_t fwater_hi;
2227 int cwm, srwm = 1;
2228 int fifo_size;
2229 int planea_wm, planeb_wm;
efc2611e 2230 struct intel_crtc *crtc, *enabled = NULL;
b445e3b0 2231
a9097be4 2232 if (IS_I945GM(dev_priv))
b445e3b0 2233 wm_info = &i945_wm_info;
5db94019 2234 else if (!IS_GEN2(dev_priv))
b445e3b0
ED
2235 wm_info = &i915_wm_info;
2236 else
9d539105 2237 wm_info = &i830_a_wm_info;
b445e3b0 2238
ef0f5e93 2239 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
b91eb5cc 2240 crtc = intel_get_crtc_for_plane(dev_priv, 0);
efc2611e
VS
2241 if (intel_crtc_active(crtc)) {
2242 const struct drm_display_mode *adjusted_mode =
2243 &crtc->config->base.adjusted_mode;
2244 const struct drm_framebuffer *fb =
2245 crtc->base.primary->state->fb;
2246 int cpp;
2247
5db94019 2248 if (IS_GEN2(dev_priv))
b9e0bda3 2249 cpp = 4;
efc2611e 2250 else
353c8598 2251 cpp = fb->format->cpp[0];
b9e0bda3 2252
241bfc38 2253 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 2254 wm_info, fifo_size, cpp,
5aef6003 2255 pessimal_latency_ns);
b445e3b0 2256 enabled = crtc;
9d539105 2257 } else {
b445e3b0 2258 planea_wm = fifo_size - wm_info->guard_size;
9d539105
VS
2259 if (planea_wm > (long)wm_info->max_wm)
2260 planea_wm = wm_info->max_wm;
2261 }
2262
5db94019 2263 if (IS_GEN2(dev_priv))
9d539105 2264 wm_info = &i830_bc_wm_info;
b445e3b0 2265
ef0f5e93 2266 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
b91eb5cc 2267 crtc = intel_get_crtc_for_plane(dev_priv, 1);
efc2611e
VS
2268 if (intel_crtc_active(crtc)) {
2269 const struct drm_display_mode *adjusted_mode =
2270 &crtc->config->base.adjusted_mode;
2271 const struct drm_framebuffer *fb =
2272 crtc->base.primary->state->fb;
2273 int cpp;
2274
5db94019 2275 if (IS_GEN2(dev_priv))
b9e0bda3 2276 cpp = 4;
efc2611e 2277 else
353c8598 2278 cpp = fb->format->cpp[0];
b9e0bda3 2279
241bfc38 2280 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 2281 wm_info, fifo_size, cpp,
5aef6003 2282 pessimal_latency_ns);
b445e3b0
ED
2283 if (enabled == NULL)
2284 enabled = crtc;
2285 else
2286 enabled = NULL;
9d539105 2287 } else {
b445e3b0 2288 planeb_wm = fifo_size - wm_info->guard_size;
9d539105
VS
2289 if (planeb_wm > (long)wm_info->max_wm)
2290 planeb_wm = wm_info->max_wm;
2291 }
b445e3b0
ED
2292
2293 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2294
50a0bc90 2295 if (IS_I915GM(dev_priv) && enabled) {
2ff8fde1 2296 struct drm_i915_gem_object *obj;
2ab1bc9d 2297
efc2611e 2298 obj = intel_fb_obj(enabled->base.primary->state->fb);
2ab1bc9d
DV
2299
2300 /* self-refresh seems busted with untiled */
3e510a8e 2301 if (!i915_gem_object_is_tiled(obj))
2ab1bc9d
DV
2302 enabled = NULL;
2303 }
2304
b445e3b0
ED
2305 /*
2306 * Overlay gets an aggressive default since video jitter is bad.
2307 */
2308 cwm = 2;
2309
2310 /* Play safe and disable self-refresh before adjusting watermarks. */
5209b1f4 2311 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
2312
2313 /* Calc sr entries for one plane configs */
03427fcb 2314 if (HAS_FW_BLC(dev_priv) && enabled) {
b445e3b0
ED
2315 /* self-refresh has much higher latency */
2316 static const int sr_latency_ns = 6000;
efc2611e
VS
2317 const struct drm_display_mode *adjusted_mode =
2318 &enabled->config->base.adjusted_mode;
2319 const struct drm_framebuffer *fb =
2320 enabled->base.primary->state->fb;
241bfc38 2321 int clock = adjusted_mode->crtc_clock;
fec8cba3 2322 int htotal = adjusted_mode->crtc_htotal;
efc2611e
VS
2323 int hdisplay = enabled->config->pipe_src_w;
2324 int cpp;
b445e3b0
ED
2325 int entries;
2326
50a0bc90 2327 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
2d1b5056 2328 cpp = 4;
efc2611e 2329 else
353c8598 2330 cpp = fb->format->cpp[0];
2d1b5056 2331
baf69ca8
VS
2332 entries = intel_wm_method2(clock, htotal, hdisplay, cpp,
2333 sr_latency_ns / 100);
b445e3b0
ED
2334 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
2335 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
2336 srwm = wm_info->fifo_size - entries;
2337 if (srwm < 0)
2338 srwm = 1;
2339
50a0bc90 2340 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
b445e3b0
ED
2341 I915_WRITE(FW_BLC_SELF,
2342 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
acb91359 2343 else
b445e3b0
ED
2344 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
2345 }
2346
2347 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
2348 planea_wm, planeb_wm, cwm, srwm);
2349
2350 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
2351 fwater_hi = (cwm & 0x1f);
2352
2353 /* Set request length to 8 cachelines per fetch */
2354 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
2355 fwater_hi = fwater_hi | (1 << 8);
2356
2357 I915_WRITE(FW_BLC, fwater_lo);
2358 I915_WRITE(FW_BLC2, fwater_hi);
2359
5209b1f4
ID
2360 if (enabled)
2361 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
2362}
2363
432081bc 2364static void i845_update_wm(struct intel_crtc *unused_crtc)
b445e3b0 2365{
ffc7a76b 2366 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
efc2611e 2367 struct intel_crtc *crtc;
241bfc38 2368 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
2369 uint32_t fwater_lo;
2370 int planea_wm;
2371
ffc7a76b 2372 crtc = single_enabled_crtc(dev_priv);
b445e3b0
ED
2373 if (crtc == NULL)
2374 return;
2375
efc2611e 2376 adjusted_mode = &crtc->config->base.adjusted_mode;
241bfc38 2377 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
feb56b93 2378 &i845_wm_info,
ef0f5e93 2379 dev_priv->display.get_fifo_size(dev_priv, 0),
5aef6003 2380 4, pessimal_latency_ns);
b445e3b0
ED
2381 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
2382 fwater_lo |= (3<<8) | planea_wm;
2383
2384 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
2385
2386 I915_WRITE(FW_BLC, fwater_lo);
2387}
2388
37126462 2389/* latency must be in 0.1us units. */
baf69ca8
VS
2390static unsigned int ilk_wm_method1(unsigned int pixel_rate,
2391 unsigned int cpp,
2392 unsigned int latency)
801bcfff 2393{
baf69ca8 2394 unsigned int ret;
3312ba65 2395
baf69ca8
VS
2396 ret = intel_wm_method1(pixel_rate, cpp, latency);
2397 ret = DIV_ROUND_UP(ret, 64) + 2;
801bcfff
PZ
2398
2399 return ret;
2400}
2401
37126462 2402/* latency must be in 0.1us units. */
baf69ca8
VS
2403static unsigned int ilk_wm_method2(unsigned int pixel_rate,
2404 unsigned int htotal,
2405 unsigned int width,
2406 unsigned int cpp,
2407 unsigned int latency)
801bcfff 2408{
baf69ca8 2409 unsigned int ret;
3312ba65 2410
baf69ca8
VS
2411 ret = intel_wm_method2(pixel_rate, htotal,
2412 width, cpp, latency);
801bcfff 2413 ret = DIV_ROUND_UP(ret, 64) + 2;
baf69ca8 2414
801bcfff
PZ
2415 return ret;
2416}
2417
23297044 2418static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
ac484963 2419 uint8_t cpp)
cca32e9a 2420{
15126882
MR
2421 /*
2422 * Neither of these should be possible since this function shouldn't be
2423 * called if the CRTC is off or the plane is invisible. But let's be
2424 * extra paranoid to avoid a potential divide-by-zero if we screw up
2425 * elsewhere in the driver.
2426 */
ac484963 2427 if (WARN_ON(!cpp))
15126882
MR
2428 return 0;
2429 if (WARN_ON(!horiz_pixels))
2430 return 0;
2431
ac484963 2432 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
cca32e9a
PZ
2433}
2434
820c1980 2435struct ilk_wm_maximums {
cca32e9a
PZ
2436 uint16_t pri;
2437 uint16_t spr;
2438 uint16_t cur;
2439 uint16_t fbc;
2440};
2441
37126462
VS
2442/*
2443 * For both WM_PIPE and WM_LP.
2444 * mem_value must be in 0.1us units.
2445 */
7221fc33 2446static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
43d59eda 2447 const struct intel_plane_state *pstate,
cca32e9a
PZ
2448 uint32_t mem_value,
2449 bool is_lp)
801bcfff 2450{
cca32e9a 2451 uint32_t method1, method2;
8305494e 2452 int cpp;
cca32e9a 2453
24304d81 2454 if (!intel_wm_plane_visible(cstate, pstate))
801bcfff
PZ
2455 return 0;
2456
353c8598 2457 cpp = pstate->base.fb->format->cpp[0];
8305494e 2458
a7d1b3f4 2459 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
cca32e9a
PZ
2460
2461 if (!is_lp)
2462 return method1;
2463
a7d1b3f4 2464 method2 = ilk_wm_method2(cstate->pixel_rate,
7221fc33 2465 cstate->base.adjusted_mode.crtc_htotal,
936e71e3 2466 drm_rect_width(&pstate->base.dst),
ac484963 2467 cpp, mem_value);
cca32e9a
PZ
2468
2469 return min(method1, method2);
801bcfff
PZ
2470}
2471
37126462
VS
2472/*
2473 * For both WM_PIPE and WM_LP.
2474 * mem_value must be in 0.1us units.
2475 */
7221fc33 2476static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
43d59eda 2477 const struct intel_plane_state *pstate,
801bcfff
PZ
2478 uint32_t mem_value)
2479{
2480 uint32_t method1, method2;
8305494e 2481 int cpp;
801bcfff 2482
24304d81 2483 if (!intel_wm_plane_visible(cstate, pstate))
801bcfff
PZ
2484 return 0;
2485
353c8598 2486 cpp = pstate->base.fb->format->cpp[0];
8305494e 2487
a7d1b3f4
VS
2488 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2489 method2 = ilk_wm_method2(cstate->pixel_rate,
7221fc33 2490 cstate->base.adjusted_mode.crtc_htotal,
936e71e3 2491 drm_rect_width(&pstate->base.dst),
ac484963 2492 cpp, mem_value);
801bcfff
PZ
2493 return min(method1, method2);
2494}
2495
37126462
VS
2496/*
2497 * For both WM_PIPE and WM_LP.
2498 * mem_value must be in 0.1us units.
2499 */
7221fc33 2500static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
43d59eda 2501 const struct intel_plane_state *pstate,
801bcfff
PZ
2502 uint32_t mem_value)
2503{
a5509abd
VS
2504 int cpp;
2505
24304d81 2506 if (!intel_wm_plane_visible(cstate, pstate))
801bcfff
PZ
2507 return 0;
2508
a5509abd
VS
2509 cpp = pstate->base.fb->format->cpp[0];
2510
a7d1b3f4 2511 return ilk_wm_method2(cstate->pixel_rate,
7221fc33 2512 cstate->base.adjusted_mode.crtc_htotal,
a5509abd 2513 pstate->base.crtc_w, cpp, mem_value);
801bcfff
PZ
2514}
2515
cca32e9a 2516/* Only for WM_LP. */
7221fc33 2517static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
43d59eda 2518 const struct intel_plane_state *pstate,
1fda9882 2519 uint32_t pri_val)
cca32e9a 2520{
8305494e 2521 int cpp;
43d59eda 2522
24304d81 2523 if (!intel_wm_plane_visible(cstate, pstate))
cca32e9a
PZ
2524 return 0;
2525
353c8598 2526 cpp = pstate->base.fb->format->cpp[0];
8305494e 2527
936e71e3 2528 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
cca32e9a
PZ
2529}
2530
175fded1
TU
2531static unsigned int
2532ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
158ae64f 2533{
175fded1 2534 if (INTEL_GEN(dev_priv) >= 8)
416f4727 2535 return 3072;
175fded1 2536 else if (INTEL_GEN(dev_priv) >= 7)
158ae64f
VS
2537 return 768;
2538 else
2539 return 512;
2540}
2541
175fded1
TU
2542static unsigned int
2543ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2544 int level, bool is_sprite)
4e975081 2545{
175fded1 2546 if (INTEL_GEN(dev_priv) >= 8)
4e975081
VS
2547 /* BDW primary/sprite plane watermarks */
2548 return level == 0 ? 255 : 2047;
175fded1 2549 else if (INTEL_GEN(dev_priv) >= 7)
4e975081
VS
2550 /* IVB/HSW primary/sprite plane watermarks */
2551 return level == 0 ? 127 : 1023;
2552 else if (!is_sprite)
2553 /* ILK/SNB primary plane watermarks */
2554 return level == 0 ? 127 : 511;
2555 else
2556 /* ILK/SNB sprite plane watermarks */
2557 return level == 0 ? 63 : 255;
2558}
2559
175fded1
TU
2560static unsigned int
2561ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
4e975081 2562{
175fded1 2563 if (INTEL_GEN(dev_priv) >= 7)
4e975081
VS
2564 return level == 0 ? 63 : 255;
2565 else
2566 return level == 0 ? 31 : 63;
2567}
2568
175fded1 2569static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
4e975081 2570{
175fded1 2571 if (INTEL_GEN(dev_priv) >= 8)
4e975081
VS
2572 return 31;
2573 else
2574 return 15;
2575}
2576
158ae64f
VS
2577/* Calculate the maximum primary/sprite plane watermark */
2578static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2579 int level,
240264f4 2580 const struct intel_wm_config *config,
158ae64f
VS
2581 enum intel_ddb_partitioning ddb_partitioning,
2582 bool is_sprite)
2583{
175fded1
TU
2584 struct drm_i915_private *dev_priv = to_i915(dev);
2585 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
158ae64f
VS
2586
2587 /* if sprites aren't enabled, sprites get nothing */
240264f4 2588 if (is_sprite && !config->sprites_enabled)
158ae64f
VS
2589 return 0;
2590
2591 /* HSW allows LP1+ watermarks even with multiple pipes */
240264f4 2592 if (level == 0 || config->num_pipes_active > 1) {
175fded1 2593 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
158ae64f
VS
2594
2595 /*
2596 * For some reason the non self refresh
2597 * FIFO size is only half of the self
2598 * refresh FIFO size on ILK/SNB.
2599 */
175fded1 2600 if (INTEL_GEN(dev_priv) <= 6)
158ae64f
VS
2601 fifo_size /= 2;
2602 }
2603
240264f4 2604 if (config->sprites_enabled) {
158ae64f
VS
2605 /* level 0 is always calculated with 1:1 split */
2606 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2607 if (is_sprite)
2608 fifo_size *= 5;
2609 fifo_size /= 6;
2610 } else {
2611 fifo_size /= 2;
2612 }
2613 }
2614
2615 /* clamp to max that the registers can hold */
175fded1 2616 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
158ae64f
VS
2617}
2618
2619/* Calculate the maximum cursor plane watermark */
2620static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
240264f4
VS
2621 int level,
2622 const struct intel_wm_config *config)
158ae64f
VS
2623{
2624 /* HSW LP1+ watermarks w/ multiple pipes */
240264f4 2625 if (level > 0 && config->num_pipes_active > 1)
158ae64f
VS
2626 return 64;
2627
2628 /* otherwise just report max that registers can hold */
175fded1 2629 return ilk_cursor_wm_reg_max(to_i915(dev), level);
158ae64f
VS
2630}
2631
d34ff9c6 2632static void ilk_compute_wm_maximums(const struct drm_device *dev,
34982fe1
VS
2633 int level,
2634 const struct intel_wm_config *config,
2635 enum intel_ddb_partitioning ddb_partitioning,
820c1980 2636 struct ilk_wm_maximums *max)
158ae64f 2637{
240264f4
VS
2638 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2639 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2640 max->cur = ilk_cursor_wm_max(dev, level, config);
175fded1 2641 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
158ae64f
VS
2642}
2643
175fded1 2644static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
a3cb4048
VS
2645 int level,
2646 struct ilk_wm_maximums *max)
2647{
175fded1
TU
2648 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2649 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2650 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2651 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
a3cb4048
VS
2652}
2653
d9395655 2654static bool ilk_validate_wm_level(int level,
820c1980 2655 const struct ilk_wm_maximums *max,
d9395655 2656 struct intel_wm_level *result)
a9786a11
VS
2657{
2658 bool ret;
2659
2660 /* already determined to be invalid? */
2661 if (!result->enable)
2662 return false;
2663
2664 result->enable = result->pri_val <= max->pri &&
2665 result->spr_val <= max->spr &&
2666 result->cur_val <= max->cur;
2667
2668 ret = result->enable;
2669
2670 /*
2671 * HACK until we can pre-compute everything,
2672 * and thus fail gracefully if LP0 watermarks
2673 * are exceeded...
2674 */
2675 if (level == 0 && !result->enable) {
2676 if (result->pri_val > max->pri)
2677 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2678 level, result->pri_val, max->pri);
2679 if (result->spr_val > max->spr)
2680 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2681 level, result->spr_val, max->spr);
2682 if (result->cur_val > max->cur)
2683 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2684 level, result->cur_val, max->cur);
2685
2686 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2687 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2688 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2689 result->enable = true;
2690 }
2691
a9786a11
VS
2692 return ret;
2693}
2694
d34ff9c6 2695static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
43d59eda 2696 const struct intel_crtc *intel_crtc,
6f5ddd17 2697 int level,
7221fc33 2698 struct intel_crtc_state *cstate,
86c8bbbe
MR
2699 struct intel_plane_state *pristate,
2700 struct intel_plane_state *sprstate,
2701 struct intel_plane_state *curstate,
1fd527cc 2702 struct intel_wm_level *result)
6f5ddd17
VS
2703{
2704 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2705 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2706 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2707
2708 /* WM1+ latency values stored in 0.5us units */
2709 if (level > 0) {
2710 pri_latency *= 5;
2711 spr_latency *= 5;
2712 cur_latency *= 5;
2713 }
2714
e3bddded
ML
2715 if (pristate) {
2716 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2717 pri_latency, level);
2718 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2719 }
2720
2721 if (sprstate)
2722 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2723
2724 if (curstate)
2725 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2726
6f5ddd17
VS
2727 result->enable = true;
2728}
2729
801bcfff 2730static uint32_t
532f7a7f 2731hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
1f8eeabf 2732{
532f7a7f
VS
2733 const struct intel_atomic_state *intel_state =
2734 to_intel_atomic_state(cstate->base.state);
ee91a159
MR
2735 const struct drm_display_mode *adjusted_mode =
2736 &cstate->base.adjusted_mode;
85a02deb 2737 u32 linetime, ips_linetime;
1f8eeabf 2738
ee91a159
MR
2739 if (!cstate->base.active)
2740 return 0;
2741 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2742 return 0;
bb0f4aab 2743 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
801bcfff 2744 return 0;
1011d8c4 2745
1f8eeabf
ED
2746 /* The WM are computed with base on how long it takes to fill a single
2747 * row at the given clock rate, multiplied by 8.
2748 * */
124abe07
VS
2749 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2750 adjusted_mode->crtc_clock);
2751 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
bb0f4aab 2752 intel_state->cdclk.logical.cdclk);
1f8eeabf 2753
801bcfff
PZ
2754 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2755 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
2756}
2757
bb726519
VS
2758static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2759 uint16_t wm[8])
12b134df 2760{
5db94019 2761 if (IS_GEN9(dev_priv)) {
2af30a5c 2762 uint32_t val;
4f947386 2763 int ret, i;
5db94019 2764 int level, max_level = ilk_wm_max_level(dev_priv);
2af30a5c
PB
2765
2766 /* read the first set of memory latencies[0:3] */
2767 val = 0; /* data0 to be programmed to 0 for first set */
2768 mutex_lock(&dev_priv->rps.hw_lock);
2769 ret = sandybridge_pcode_read(dev_priv,
2770 GEN9_PCODE_READ_MEM_LATENCY,
2771 &val);
2772 mutex_unlock(&dev_priv->rps.hw_lock);
2773
2774 if (ret) {
2775 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2776 return;
2777 }
2778
2779 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2780 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2781 GEN9_MEM_LATENCY_LEVEL_MASK;
2782 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2783 GEN9_MEM_LATENCY_LEVEL_MASK;
2784 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2785 GEN9_MEM_LATENCY_LEVEL_MASK;
2786
2787 /* read the second set of memory latencies[4:7] */
2788 val = 1; /* data0 to be programmed to 1 for second set */
2789 mutex_lock(&dev_priv->rps.hw_lock);
2790 ret = sandybridge_pcode_read(dev_priv,
2791 GEN9_PCODE_READ_MEM_LATENCY,
2792 &val);
2793 mutex_unlock(&dev_priv->rps.hw_lock);
2794 if (ret) {
2795 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2796 return;
2797 }
2798
2799 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2800 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2801 GEN9_MEM_LATENCY_LEVEL_MASK;
2802 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2803 GEN9_MEM_LATENCY_LEVEL_MASK;
2804 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2805 GEN9_MEM_LATENCY_LEVEL_MASK;
2806
0727e40a
PZ
2807 /*
2808 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2809 * need to be disabled. We make sure to sanitize the values out
2810 * of the punit to satisfy this requirement.
2811 */
2812 for (level = 1; level <= max_level; level++) {
2813 if (wm[level] == 0) {
2814 for (i = level + 1; i <= max_level; i++)
2815 wm[i] = 0;
2816 break;
2817 }
2818 }
2819
367294be 2820 /*
9fb5026f 2821 * WaWmMemoryReadLatency:skl,glk
6f97235b 2822 *
367294be 2823 * punit doesn't take into account the read latency so we need
0727e40a
PZ
2824 * to add 2us to the various latency levels we retrieve from the
2825 * punit when level 0 response data us 0us.
367294be 2826 */
0727e40a
PZ
2827 if (wm[0] == 0) {
2828 wm[0] += 2;
2829 for (level = 1; level <= max_level; level++) {
2830 if (wm[level] == 0)
2831 break;
367294be 2832 wm[level] += 2;
4f947386 2833 }
0727e40a
PZ
2834 }
2835
8652744b 2836 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
12b134df
VS
2837 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2838
2839 wm[0] = (sskpd >> 56) & 0xFF;
2840 if (wm[0] == 0)
2841 wm[0] = sskpd & 0xF;
e5d5019e
VS
2842 wm[1] = (sskpd >> 4) & 0xFF;
2843 wm[2] = (sskpd >> 12) & 0xFF;
2844 wm[3] = (sskpd >> 20) & 0x1FF;
2845 wm[4] = (sskpd >> 32) & 0x1FF;
bb726519 2846 } else if (INTEL_GEN(dev_priv) >= 6) {
63cf9a13
VS
2847 uint32_t sskpd = I915_READ(MCH_SSKPD);
2848
2849 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2850 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2851 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2852 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
bb726519 2853 } else if (INTEL_GEN(dev_priv) >= 5) {
3a88d0ac
VS
2854 uint32_t mltr = I915_READ(MLTR_ILK);
2855
2856 /* ILK primary LP0 latency is 700 ns */
2857 wm[0] = 7;
2858 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2859 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
2860 }
2861}
2862
5db94019
TU
2863static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2864 uint16_t wm[5])
53615a5e
VS
2865{
2866 /* ILK sprite LP0 latency is 1300 ns */
5db94019 2867 if (IS_GEN5(dev_priv))
53615a5e
VS
2868 wm[0] = 13;
2869}
2870
fd6b8f43
TU
2871static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2872 uint16_t wm[5])
53615a5e
VS
2873{
2874 /* ILK cursor LP0 latency is 1300 ns */
fd6b8f43 2875 if (IS_GEN5(dev_priv))
53615a5e
VS
2876 wm[0] = 13;
2877
2878 /* WaDoubleCursorLP3Latency:ivb */
fd6b8f43 2879 if (IS_IVYBRIDGE(dev_priv))
53615a5e
VS
2880 wm[3] *= 2;
2881}
2882
5db94019 2883int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
26ec971e 2884{
26ec971e 2885 /* how many WM levels are we expecting */
8652744b 2886 if (INTEL_GEN(dev_priv) >= 9)
2af30a5c 2887 return 7;
8652744b 2888 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ad0d6dc4 2889 return 4;
8652744b 2890 else if (INTEL_GEN(dev_priv) >= 6)
ad0d6dc4 2891 return 3;
26ec971e 2892 else
ad0d6dc4
VS
2893 return 2;
2894}
7526ed79 2895
5db94019 2896static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
ad0d6dc4 2897 const char *name,
2af30a5c 2898 const uint16_t wm[8])
ad0d6dc4 2899{
5db94019 2900 int level, max_level = ilk_wm_max_level(dev_priv);
26ec971e
VS
2901
2902 for (level = 0; level <= max_level; level++) {
2903 unsigned int latency = wm[level];
2904
2905 if (latency == 0) {
2906 DRM_ERROR("%s WM%d latency not provided\n",
2907 name, level);
2908 continue;
2909 }
2910
2af30a5c
PB
2911 /*
2912 * - latencies are in us on gen9.
2913 * - before then, WM1+ latency values are in 0.5us units
2914 */
5db94019 2915 if (IS_GEN9(dev_priv))
2af30a5c
PB
2916 latency *= 10;
2917 else if (level > 0)
26ec971e
VS
2918 latency *= 5;
2919
2920 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2921 name, level, wm[level],
2922 latency / 10, latency % 10);
2923 }
2924}
2925
e95a2f75
VS
2926static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2927 uint16_t wm[5], uint16_t min)
2928{
5db94019 2929 int level, max_level = ilk_wm_max_level(dev_priv);
e95a2f75
VS
2930
2931 if (wm[0] >= min)
2932 return false;
2933
2934 wm[0] = max(wm[0], min);
2935 for (level = 1; level <= max_level; level++)
2936 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2937
2938 return true;
2939}
2940
bb726519 2941static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
e95a2f75 2942{
e95a2f75
VS
2943 bool changed;
2944
2945 /*
2946 * The BIOS provided WM memory latency values are often
2947 * inadequate for high resolution displays. Adjust them.
2948 */
2949 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2950 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2951 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2952
2953 if (!changed)
2954 return;
2955
2956 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
5db94019
TU
2957 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2958 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2959 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
e95a2f75
VS
2960}
2961
bb726519 2962static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
53615a5e 2963{
bb726519 2964 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
53615a5e
VS
2965
2966 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2967 sizeof(dev_priv->wm.pri_latency));
2968 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2969 sizeof(dev_priv->wm.pri_latency));
2970
5db94019 2971 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
fd6b8f43 2972 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
26ec971e 2973
5db94019
TU
2974 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2975 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2976 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
e95a2f75 2977
5db94019 2978 if (IS_GEN6(dev_priv))
bb726519 2979 snb_wm_latency_quirk(dev_priv);
53615a5e
VS
2980}
2981
bb726519 2982static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
2af30a5c 2983{
bb726519 2984 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
5db94019 2985 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
2af30a5c
PB
2986}
2987
ed4a6a7c
MR
2988static bool ilk_validate_pipe_wm(struct drm_device *dev,
2989 struct intel_pipe_wm *pipe_wm)
2990{
2991 /* LP0 watermark maximums depend on this pipe alone */
2992 const struct intel_wm_config config = {
2993 .num_pipes_active = 1,
2994 .sprites_enabled = pipe_wm->sprites_enabled,
2995 .sprites_scaled = pipe_wm->sprites_scaled,
2996 };
2997 struct ilk_wm_maximums max;
2998
2999 /* LP0 watermarks always use 1/2 DDB partitioning */
3000 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
3001
3002 /* At least LP0 must be valid */
3003 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
3004 DRM_DEBUG_KMS("LP0 watermark invalid\n");
3005 return false;
3006 }
3007
3008 return true;
3009}
3010
0b2ae6d7 3011/* Compute new watermarks for the pipe */
e3bddded 3012static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
0b2ae6d7 3013{
e3bddded
ML
3014 struct drm_atomic_state *state = cstate->base.state;
3015 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
86c8bbbe 3016 struct intel_pipe_wm *pipe_wm;
e3bddded 3017 struct drm_device *dev = state->dev;
fac5e23e 3018 const struct drm_i915_private *dev_priv = to_i915(dev);
43d59eda 3019 struct intel_plane *intel_plane;
86c8bbbe 3020 struct intel_plane_state *pristate = NULL;
43d59eda 3021 struct intel_plane_state *sprstate = NULL;
86c8bbbe 3022 struct intel_plane_state *curstate = NULL;
5db94019 3023 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
820c1980 3024 struct ilk_wm_maximums max;
0b2ae6d7 3025
e8f1f02e 3026 pipe_wm = &cstate->wm.ilk.optimal;
86c8bbbe 3027
43d59eda 3028 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
e3bddded
ML
3029 struct intel_plane_state *ps;
3030
3031 ps = intel_atomic_get_existing_plane_state(state,
3032 intel_plane);
3033 if (!ps)
3034 continue;
86c8bbbe
MR
3035
3036 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
e3bddded 3037 pristate = ps;
86c8bbbe 3038 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
e3bddded 3039 sprstate = ps;
86c8bbbe 3040 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
e3bddded 3041 curstate = ps;
43d59eda
MR
3042 }
3043
ed4a6a7c 3044 pipe_wm->pipe_enabled = cstate->base.active;
e3bddded 3045 if (sprstate) {
936e71e3
VS
3046 pipe_wm->sprites_enabled = sprstate->base.visible;
3047 pipe_wm->sprites_scaled = sprstate->base.visible &&
3048 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
3049 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
e3bddded
ML
3050 }
3051
d81f04c5
ML
3052 usable_level = max_level;
3053
7b39a0b7 3054 /* ILK/SNB: LP2+ watermarks only w/o sprites */
175fded1 3055 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
d81f04c5 3056 usable_level = 1;
7b39a0b7
VS
3057
3058 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
ed4a6a7c 3059 if (pipe_wm->sprites_scaled)
d81f04c5 3060 usable_level = 0;
7b39a0b7 3061
86c8bbbe 3062 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
71f0a626
ML
3063 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
3064
3065 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
3066 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
0b2ae6d7 3067
8652744b 3068 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
532f7a7f 3069 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
0b2ae6d7 3070
ed4a6a7c 3071 if (!ilk_validate_pipe_wm(dev, pipe_wm))
1a426d61 3072 return -EINVAL;
a3cb4048 3073
175fded1 3074 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
a3cb4048
VS
3075
3076 for (level = 1; level <= max_level; level++) {
71f0a626 3077 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
a3cb4048 3078
86c8bbbe 3079 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
d81f04c5 3080 pristate, sprstate, curstate, wm);
a3cb4048
VS
3081
3082 /*
3083 * Disable any watermark level that exceeds the
3084 * register maximums since such watermarks are
3085 * always invalid.
3086 */
71f0a626
ML
3087 if (level > usable_level)
3088 continue;
3089
3090 if (ilk_validate_wm_level(level, &max, wm))
3091 pipe_wm->wm[level] = *wm;
3092 else
d81f04c5 3093 usable_level = level;
a3cb4048
VS
3094 }
3095
86c8bbbe 3096 return 0;
0b2ae6d7
VS
3097}
3098
ed4a6a7c
MR
3099/*
3100 * Build a set of 'intermediate' watermark values that satisfy both the old
3101 * state and the new state. These can be programmed to the hardware
3102 * immediately.
3103 */
3104static int ilk_compute_intermediate_wm(struct drm_device *dev,
3105 struct intel_crtc *intel_crtc,
3106 struct intel_crtc_state *newstate)
3107{
e8f1f02e 3108 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
ed4a6a7c 3109 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
5db94019 3110 int level, max_level = ilk_wm_max_level(to_i915(dev));
ed4a6a7c
MR
3111
3112 /*
3113 * Start with the final, target watermarks, then combine with the
3114 * currently active watermarks to get values that are safe both before
3115 * and after the vblank.
3116 */
e8f1f02e 3117 *a = newstate->wm.ilk.optimal;
ed4a6a7c
MR
3118 a->pipe_enabled |= b->pipe_enabled;
3119 a->sprites_enabled |= b->sprites_enabled;
3120 a->sprites_scaled |= b->sprites_scaled;
3121
3122 for (level = 0; level <= max_level; level++) {
3123 struct intel_wm_level *a_wm = &a->wm[level];
3124 const struct intel_wm_level *b_wm = &b->wm[level];
3125
3126 a_wm->enable &= b_wm->enable;
3127 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
3128 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
3129 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
3130 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
3131 }
3132
3133 /*
3134 * We need to make sure that these merged watermark values are
3135 * actually a valid configuration themselves. If they're not,
3136 * there's no safe way to transition from the old state to
3137 * the new state, so we need to fail the atomic transaction.
3138 */
3139 if (!ilk_validate_pipe_wm(dev, a))
3140 return -EINVAL;
3141
3142 /*
3143 * If our intermediate WM are identical to the final WM, then we can
3144 * omit the post-vblank programming; only update if it's different.
3145 */
5eeb798b
VS
3146 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
3147 newstate->wm.need_postvbl_update = true;
ed4a6a7c
MR
3148
3149 return 0;
3150}
3151
0b2ae6d7
VS
3152/*
3153 * Merge the watermarks from all active pipes for a specific level.
3154 */
3155static void ilk_merge_wm_level(struct drm_device *dev,
3156 int level,
3157 struct intel_wm_level *ret_wm)
3158{
3159 const struct intel_crtc *intel_crtc;
3160
d52fea5b
VS
3161 ret_wm->enable = true;
3162
d3fcc808 3163 for_each_intel_crtc(dev, intel_crtc) {
ed4a6a7c 3164 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
fe392efd
VS
3165 const struct intel_wm_level *wm = &active->wm[level];
3166
3167 if (!active->pipe_enabled)
3168 continue;
0b2ae6d7 3169
d52fea5b
VS
3170 /*
3171 * The watermark values may have been used in the past,
3172 * so we must maintain them in the registers for some
3173 * time even if the level is now disabled.
3174 */
0b2ae6d7 3175 if (!wm->enable)
d52fea5b 3176 ret_wm->enable = false;
0b2ae6d7
VS
3177
3178 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
3179 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
3180 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
3181 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
3182 }
0b2ae6d7
VS
3183}
3184
3185/*
3186 * Merge all low power watermarks for all active pipes.
3187 */
3188static void ilk_wm_merge(struct drm_device *dev,
0ba22e26 3189 const struct intel_wm_config *config,
820c1980 3190 const struct ilk_wm_maximums *max,
0b2ae6d7
VS
3191 struct intel_pipe_wm *merged)
3192{
fac5e23e 3193 struct drm_i915_private *dev_priv = to_i915(dev);
5db94019 3194 int level, max_level = ilk_wm_max_level(dev_priv);
d52fea5b 3195 int last_enabled_level = max_level;
0b2ae6d7 3196
0ba22e26 3197 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
fd6b8f43 3198 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
0ba22e26 3199 config->num_pipes_active > 1)
1204d5ba 3200 last_enabled_level = 0;
0ba22e26 3201
6c8b6c28 3202 /* ILK: FBC WM must be disabled always */
175fded1 3203 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
0b2ae6d7
VS
3204
3205 /* merge each WM1+ level */
3206 for (level = 1; level <= max_level; level++) {
3207 struct intel_wm_level *wm = &merged->wm[level];
3208
3209 ilk_merge_wm_level(dev, level, wm);
3210
d52fea5b
VS
3211 if (level > last_enabled_level)
3212 wm->enable = false;
3213 else if (!ilk_validate_wm_level(level, max, wm))
3214 /* make sure all following levels get disabled */
3215 last_enabled_level = level - 1;
0b2ae6d7
VS
3216
3217 /*
3218 * The spec says it is preferred to disable
3219 * FBC WMs instead of disabling a WM level.
3220 */
3221 if (wm->fbc_val > max->fbc) {
d52fea5b
VS
3222 if (wm->enable)
3223 merged->fbc_wm_enabled = false;
0b2ae6d7
VS
3224 wm->fbc_val = 0;
3225 }
3226 }
6c8b6c28
VS
3227
3228 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
3229 /*
3230 * FIXME this is racy. FBC might get enabled later.
3231 * What we should check here is whether FBC can be
3232 * enabled sometime later.
3233 */
5db94019 3234 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
0e631adc 3235 intel_fbc_is_active(dev_priv)) {
6c8b6c28
VS
3236 for (level = 2; level <= max_level; level++) {
3237 struct intel_wm_level *wm = &merged->wm[level];
3238
3239 wm->enable = false;
3240 }
3241 }
0b2ae6d7
VS
3242}
3243
b380ca3c
VS
3244static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
3245{
3246 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
3247 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
3248}
3249
a68d68ee
VS
3250/* The value we need to program into the WM_LPx latency field */
3251static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
3252{
fac5e23e 3253 struct drm_i915_private *dev_priv = to_i915(dev);
a68d68ee 3254
8652744b 3255 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
a68d68ee
VS
3256 return 2 * level;
3257 else
3258 return dev_priv->wm.pri_latency[level];
3259}
3260
820c1980 3261static void ilk_compute_wm_results(struct drm_device *dev,
0362c781 3262 const struct intel_pipe_wm *merged,
609cedef 3263 enum intel_ddb_partitioning partitioning,
820c1980 3264 struct ilk_wm_values *results)
801bcfff 3265{
175fded1 3266 struct drm_i915_private *dev_priv = to_i915(dev);
0b2ae6d7
VS
3267 struct intel_crtc *intel_crtc;
3268 int level, wm_lp;
cca32e9a 3269
0362c781 3270 results->enable_fbc_wm = merged->fbc_wm_enabled;
609cedef 3271 results->partitioning = partitioning;
cca32e9a 3272
0b2ae6d7 3273 /* LP1+ register values */
cca32e9a 3274 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
1fd527cc 3275 const struct intel_wm_level *r;
801bcfff 3276
b380ca3c 3277 level = ilk_wm_lp_to_level(wm_lp, merged);
0b2ae6d7 3278
0362c781 3279 r = &merged->wm[level];
cca32e9a 3280
d52fea5b
VS
3281 /*
3282 * Maintain the watermark values even if the level is
3283 * disabled. Doing otherwise could cause underruns.
3284 */
3285 results->wm_lp[wm_lp - 1] =
a68d68ee 3286 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
416f4727
VS
3287 (r->pri_val << WM1_LP_SR_SHIFT) |
3288 r->cur_val;
3289
d52fea5b
VS
3290 if (r->enable)
3291 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
3292
175fded1 3293 if (INTEL_GEN(dev_priv) >= 8)
416f4727
VS
3294 results->wm_lp[wm_lp - 1] |=
3295 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
3296 else
3297 results->wm_lp[wm_lp - 1] |=
3298 r->fbc_val << WM1_LP_FBC_SHIFT;
3299
d52fea5b
VS
3300 /*
3301 * Always set WM1S_LP_EN when spr_val != 0, even if the
3302 * level is disabled. Doing otherwise could cause underruns.
3303 */
175fded1 3304 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
6cef2b8a
VS
3305 WARN_ON(wm_lp != 1);
3306 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
3307 } else
3308 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
cca32e9a 3309 }
801bcfff 3310
0b2ae6d7 3311 /* LP0 register values */
d3fcc808 3312 for_each_intel_crtc(dev, intel_crtc) {
0b2ae6d7 3313 enum pipe pipe = intel_crtc->pipe;
ed4a6a7c
MR
3314 const struct intel_wm_level *r =
3315 &intel_crtc->wm.active.ilk.wm[0];
0b2ae6d7
VS
3316
3317 if (WARN_ON(!r->enable))
3318 continue;
3319
ed4a6a7c 3320 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
1011d8c4 3321
0b2ae6d7
VS
3322 results->wm_pipe[pipe] =
3323 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
3324 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
3325 r->cur_val;
801bcfff
PZ
3326 }
3327}
3328
861f3389
PZ
3329/* Find the result with the highest level enabled. Check for enable_fbc_wm in
3330 * case both are at the same level. Prefer r1 in case they're the same. */
820c1980 3331static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
198a1e9b
VS
3332 struct intel_pipe_wm *r1,
3333 struct intel_pipe_wm *r2)
861f3389 3334{
5db94019 3335 int level, max_level = ilk_wm_max_level(to_i915(dev));
198a1e9b 3336 int level1 = 0, level2 = 0;
861f3389 3337
198a1e9b
VS
3338 for (level = 1; level <= max_level; level++) {
3339 if (r1->wm[level].enable)
3340 level1 = level;
3341 if (r2->wm[level].enable)
3342 level2 = level;
861f3389
PZ
3343 }
3344
198a1e9b
VS
3345 if (level1 == level2) {
3346 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
861f3389
PZ
3347 return r2;
3348 else
3349 return r1;
198a1e9b 3350 } else if (level1 > level2) {
861f3389
PZ
3351 return r1;
3352 } else {
3353 return r2;
3354 }
3355}
3356
49a687c4
VS
3357/* dirty bits used to track which watermarks need changes */
3358#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
3359#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
3360#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
3361#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
3362#define WM_DIRTY_FBC (1 << 24)
3363#define WM_DIRTY_DDB (1 << 25)
3364
055e393f 3365static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
820c1980
ID
3366 const struct ilk_wm_values *old,
3367 const struct ilk_wm_values *new)
49a687c4
VS
3368{
3369 unsigned int dirty = 0;
3370 enum pipe pipe;
3371 int wm_lp;
3372
055e393f 3373 for_each_pipe(dev_priv, pipe) {
49a687c4
VS
3374 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
3375 dirty |= WM_DIRTY_LINETIME(pipe);
3376 /* Must disable LP1+ watermarks too */
3377 dirty |= WM_DIRTY_LP_ALL;
3378 }
3379
3380 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
3381 dirty |= WM_DIRTY_PIPE(pipe);
3382 /* Must disable LP1+ watermarks too */
3383 dirty |= WM_DIRTY_LP_ALL;
3384 }
3385 }
3386
3387 if (old->enable_fbc_wm != new->enable_fbc_wm) {
3388 dirty |= WM_DIRTY_FBC;
3389 /* Must disable LP1+ watermarks too */
3390 dirty |= WM_DIRTY_LP_ALL;
3391 }
3392
3393 if (old->partitioning != new->partitioning) {
3394 dirty |= WM_DIRTY_DDB;
3395 /* Must disable LP1+ watermarks too */
3396 dirty |= WM_DIRTY_LP_ALL;
3397 }
3398
3399 /* LP1+ watermarks already deemed dirty, no need to continue */
3400 if (dirty & WM_DIRTY_LP_ALL)
3401 return dirty;
3402
3403 /* Find the lowest numbered LP1+ watermark in need of an update... */
3404 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
3405 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
3406 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
3407 break;
3408 }
3409
3410 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
3411 for (; wm_lp <= 3; wm_lp++)
3412 dirty |= WM_DIRTY_LP(wm_lp);
3413
3414 return dirty;
3415}
3416
8553c18e
VS
3417static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
3418 unsigned int dirty)
801bcfff 3419{
820c1980 3420 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e 3421 bool changed = false;
801bcfff 3422
facd619b
VS
3423 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
3424 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
3425 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
8553c18e 3426 changed = true;
facd619b
VS
3427 }
3428 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
3429 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
3430 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
8553c18e 3431 changed = true;
facd619b
VS
3432 }
3433 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
3434 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
3435 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
8553c18e 3436 changed = true;
facd619b 3437 }
801bcfff 3438
facd619b
VS
3439 /*
3440 * Don't touch WM1S_LP_EN here.
3441 * Doing so could cause underruns.
3442 */
6cef2b8a 3443
8553c18e
VS
3444 return changed;
3445}
3446
3447/*
3448 * The spec says we shouldn't write when we don't need, because every write
3449 * causes WMs to be re-evaluated, expending some power.
3450 */
820c1980
ID
3451static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3452 struct ilk_wm_values *results)
8553c18e 3453{
820c1980 3454 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e
VS
3455 unsigned int dirty;
3456 uint32_t val;
3457
055e393f 3458 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
8553c18e
VS
3459 if (!dirty)
3460 return;
3461
3462 _ilk_disable_lp_wm(dev_priv, dirty);
3463
49a687c4 3464 if (dirty & WM_DIRTY_PIPE(PIPE_A))
801bcfff 3465 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
49a687c4 3466 if (dirty & WM_DIRTY_PIPE(PIPE_B))
801bcfff 3467 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
49a687c4 3468 if (dirty & WM_DIRTY_PIPE(PIPE_C))
801bcfff
PZ
3469 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3470
49a687c4 3471 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
801bcfff 3472 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
49a687c4 3473 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
801bcfff 3474 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
49a687c4 3475 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
801bcfff
PZ
3476 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3477
49a687c4 3478 if (dirty & WM_DIRTY_DDB) {
8652744b 3479 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
ac9545fd
VS
3480 val = I915_READ(WM_MISC);
3481 if (results->partitioning == INTEL_DDB_PART_1_2)
3482 val &= ~WM_MISC_DATA_PARTITION_5_6;
3483 else
3484 val |= WM_MISC_DATA_PARTITION_5_6;
3485 I915_WRITE(WM_MISC, val);
3486 } else {
3487 val = I915_READ(DISP_ARB_CTL2);
3488 if (results->partitioning == INTEL_DDB_PART_1_2)
3489 val &= ~DISP_DATA_PARTITION_5_6;
3490 else
3491 val |= DISP_DATA_PARTITION_5_6;
3492 I915_WRITE(DISP_ARB_CTL2, val);
3493 }
1011d8c4
PZ
3494 }
3495
49a687c4 3496 if (dirty & WM_DIRTY_FBC) {
cca32e9a
PZ
3497 val = I915_READ(DISP_ARB_CTL);
3498 if (results->enable_fbc_wm)
3499 val &= ~DISP_FBC_WM_DIS;
3500 else
3501 val |= DISP_FBC_WM_DIS;
3502 I915_WRITE(DISP_ARB_CTL, val);
3503 }
3504
954911eb
ID
3505 if (dirty & WM_DIRTY_LP(1) &&
3506 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3507 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3508
175fded1 3509 if (INTEL_GEN(dev_priv) >= 7) {
6cef2b8a
VS
3510 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3511 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3512 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3513 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3514 }
801bcfff 3515
facd619b 3516 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
801bcfff 3517 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
facd619b 3518 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
801bcfff 3519 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
facd619b 3520 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
801bcfff 3521 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
609cedef
VS
3522
3523 dev_priv->wm.hw = *results;
801bcfff
PZ
3524}
3525
ed4a6a7c 3526bool ilk_disable_lp_wm(struct drm_device *dev)
8553c18e 3527{
fac5e23e 3528 struct drm_i915_private *dev_priv = to_i915(dev);
8553c18e
VS
3529
3530 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3531}
3532
656d1b89 3533#define SKL_SAGV_BLOCK_TIME 30 /* µs */
b9cec075 3534
ee3d532f
PZ
3535/*
3536 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3537 * so assume we'll always need it in order to avoid underruns.
3538 */
3539static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3540{
3541 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3542
b976dc53 3543 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
ee3d532f
PZ
3544 return true;
3545
3546 return false;
3547}
3548
56feca91
PZ
3549static bool
3550intel_has_sagv(struct drm_i915_private *dev_priv)
3551{
6e3100ec
PZ
3552 if (IS_KABYLAKE(dev_priv))
3553 return true;
3554
3555 if (IS_SKYLAKE(dev_priv) &&
3556 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3557 return true;
3558
3559 return false;
56feca91
PZ
3560}
3561
656d1b89
L
3562/*
3563 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3564 * depending on power and performance requirements. The display engine access
3565 * to system memory is blocked during the adjustment time. Because of the
3566 * blocking time, having this enabled can cause full system hangs and/or pipe
3567 * underruns if we don't meet all of the following requirements:
3568 *
3569 * - <= 1 pipe enabled
3570 * - All planes can enable watermarks for latencies >= SAGV engine block time
3571 * - We're not using an interlaced display configuration
3572 */
3573int
16dcdc4e 3574intel_enable_sagv(struct drm_i915_private *dev_priv)
656d1b89
L
3575{
3576 int ret;
3577
56feca91
PZ
3578 if (!intel_has_sagv(dev_priv))
3579 return 0;
3580
3581 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
656d1b89
L
3582 return 0;
3583
3584 DRM_DEBUG_KMS("Enabling the SAGV\n");
3585 mutex_lock(&dev_priv->rps.hw_lock);
3586
3587 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3588 GEN9_SAGV_ENABLE);
3589
3590 /* We don't need to wait for the SAGV when enabling */
3591 mutex_unlock(&dev_priv->rps.hw_lock);
3592
3593 /*
3594 * Some skl systems, pre-release machines in particular,
3595 * don't actually have an SAGV.
3596 */
6e3100ec 3597 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
656d1b89 3598 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
16dcdc4e 3599 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
656d1b89
L
3600 return 0;
3601 } else if (ret < 0) {
3602 DRM_ERROR("Failed to enable the SAGV\n");
3603 return ret;
3604 }
3605
16dcdc4e 3606 dev_priv->sagv_status = I915_SAGV_ENABLED;
656d1b89
L
3607 return 0;
3608}
3609
656d1b89 3610int
16dcdc4e 3611intel_disable_sagv(struct drm_i915_private *dev_priv)
656d1b89 3612{
b3b8e999 3613 int ret;
656d1b89 3614
56feca91
PZ
3615 if (!intel_has_sagv(dev_priv))
3616 return 0;
3617
3618 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
656d1b89
L
3619 return 0;
3620
3621 DRM_DEBUG_KMS("Disabling the SAGV\n");
3622 mutex_lock(&dev_priv->rps.hw_lock);
3623
3624 /* bspec says to keep retrying for at least 1 ms */
b3b8e999
ID
3625 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3626 GEN9_SAGV_DISABLE,
3627 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3628 1);
656d1b89
L
3629 mutex_unlock(&dev_priv->rps.hw_lock);
3630
656d1b89
L
3631 /*
3632 * Some skl systems, pre-release machines in particular,
3633 * don't actually have an SAGV.
3634 */
b3b8e999 3635 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
656d1b89 3636 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
16dcdc4e 3637 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
656d1b89 3638 return 0;
b3b8e999
ID
3639 } else if (ret < 0) {
3640 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3641 return ret;
656d1b89
L
3642 }
3643
16dcdc4e 3644 dev_priv->sagv_status = I915_SAGV_DISABLED;
656d1b89
L
3645 return 0;
3646}
3647
16dcdc4e 3648bool intel_can_enable_sagv(struct drm_atomic_state *state)
656d1b89
L
3649{
3650 struct drm_device *dev = state->dev;
3651 struct drm_i915_private *dev_priv = to_i915(dev);
3652 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
ee3d532f
PZ
3653 struct intel_crtc *crtc;
3654 struct intel_plane *plane;
d8c0fafc 3655 struct intel_crtc_state *cstate;
656d1b89 3656 enum pipe pipe;
d8c0fafc 3657 int level, latency;
656d1b89 3658
56feca91
PZ
3659 if (!intel_has_sagv(dev_priv))
3660 return false;
3661
656d1b89
L
3662 /*
3663 * SKL workaround: bspec recommends we disable the SAGV when we have
3664 * more then one pipe enabled
3665 *
3666 * If there are no active CRTCs, no additional checks need be performed
3667 */
3668 if (hweight32(intel_state->active_crtcs) == 0)
3669 return true;
3670 else if (hweight32(intel_state->active_crtcs) > 1)
3671 return false;
3672
3673 /* Since we're now guaranteed to only have one active CRTC... */
3674 pipe = ffs(intel_state->active_crtcs) - 1;
98187836 3675 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
d8c0fafc 3676 cstate = to_intel_crtc_state(crtc->base.state);
656d1b89 3677
c89cadd5 3678 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
656d1b89
L
3679 return false;
3680
ee3d532f 3681 for_each_intel_plane_on_crtc(dev, crtc, plane) {
d5cdfdf5
VS
3682 struct skl_plane_wm *wm =
3683 &cstate->wm.skl.optimal.planes[plane->id];
ee3d532f 3684
656d1b89 3685 /* Skip this plane if it's not enabled */
d8c0fafc 3686 if (!wm->wm[0].plane_en)
656d1b89
L
3687 continue;
3688
3689 /* Find the highest enabled wm level for this plane */
5db94019 3690 for (level = ilk_wm_max_level(dev_priv);
d8c0fafc 3691 !wm->wm[level].plane_en; --level)
656d1b89
L
3692 { }
3693
ee3d532f
PZ
3694 latency = dev_priv->wm.skl_latency[level];
3695
3696 if (skl_needs_memory_bw_wa(intel_state) &&
bae781b2 3697 plane->base.state->fb->modifier ==
ee3d532f
PZ
3698 I915_FORMAT_MOD_X_TILED)
3699 latency += 15;
3700
656d1b89
L
3701 /*
3702 * If any of the planes on this pipe don't enable wm levels
3703 * that incur memory latencies higher then 30µs we can't enable
3704 * the SAGV
3705 */
ee3d532f 3706 if (latency < SKL_SAGV_BLOCK_TIME)
656d1b89
L
3707 return false;
3708 }
3709
3710 return true;
3711}
3712
b9cec075
DL
3713static void
3714skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
024c9045 3715 const struct intel_crtc_state *cstate,
c107acfe
MR
3716 struct skl_ddb_entry *alloc, /* out */
3717 int *num_active /* out */)
b9cec075 3718{
c107acfe
MR
3719 struct drm_atomic_state *state = cstate->base.state;
3720 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3721 struct drm_i915_private *dev_priv = to_i915(dev);
024c9045 3722 struct drm_crtc *for_crtc = cstate->base.crtc;
b9cec075
DL
3723 unsigned int pipe_size, ddb_size;
3724 int nth_active_pipe;
c107acfe 3725
a6d3460e 3726 if (WARN_ON(!state) || !cstate->base.active) {
b9cec075
DL
3727 alloc->start = 0;
3728 alloc->end = 0;
a6d3460e 3729 *num_active = hweight32(dev_priv->active_crtcs);
b9cec075
DL
3730 return;
3731 }
3732
a6d3460e
MR
3733 if (intel_state->active_pipe_changes)
3734 *num_active = hweight32(intel_state->active_crtcs);
3735 else
3736 *num_active = hweight32(dev_priv->active_crtcs);
3737
6f3fff60
D
3738 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3739 WARN_ON(ddb_size == 0);
b9cec075
DL
3740
3741 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3742
c107acfe 3743 /*
a6d3460e
MR
3744 * If the state doesn't change the active CRTC's, then there's
3745 * no need to recalculate; the existing pipe allocation limits
3746 * should remain unchanged. Note that we're safe from racing
3747 * commits since any racing commit that changes the active CRTC
3748 * list would need to grab _all_ crtc locks, including the one
3749 * we currently hold.
c107acfe 3750 */
a6d3460e 3751 if (!intel_state->active_pipe_changes) {
512b5527
ML
3752 /*
3753 * alloc may be cleared by clear_intel_crtc_state,
3754 * copy from old state to be sure
3755 */
3756 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
a6d3460e 3757 return;
c107acfe 3758 }
a6d3460e
MR
3759
3760 nth_active_pipe = hweight32(intel_state->active_crtcs &
3761 (drm_crtc_mask(for_crtc) - 1));
3762 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3763 alloc->start = nth_active_pipe * ddb_size / *num_active;
3764 alloc->end = alloc->start + pipe_size;
b9cec075
DL
3765}
3766
c107acfe 3767static unsigned int skl_cursor_allocation(int num_active)
b9cec075 3768{
c107acfe 3769 if (num_active == 1)
b9cec075
DL
3770 return 32;
3771
3772 return 8;
3773}
3774
a269c583
DL
3775static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3776{
3777 entry->start = reg & 0x3ff;
3778 entry->end = (reg >> 16) & 0x3ff;
16160e3d
DL
3779 if (entry->end)
3780 entry->end += 1;
a269c583
DL
3781}
3782
08db6652
DL
3783void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3784 struct skl_ddb_allocation *ddb /* out */)
a269c583 3785{
d5cdfdf5 3786 struct intel_crtc *crtc;
a269c583 3787
b10f1b20
ML
3788 memset(ddb, 0, sizeof(*ddb));
3789
d5cdfdf5 3790 for_each_intel_crtc(&dev_priv->drm, crtc) {
4d800030 3791 enum intel_display_power_domain power_domain;
d5cdfdf5
VS
3792 enum plane_id plane_id;
3793 enum pipe pipe = crtc->pipe;
4d800030
ID
3794
3795 power_domain = POWER_DOMAIN_PIPE(pipe);
3796 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b10f1b20
ML
3797 continue;
3798
d5cdfdf5
VS
3799 for_each_plane_id_on_crtc(crtc, plane_id) {
3800 u32 val;
3801
3802 if (plane_id != PLANE_CURSOR)
3803 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3804 else
3805 val = I915_READ(CUR_BUF_CFG(pipe));
a269c583 3806
d5cdfdf5
VS
3807 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3808 }
4d800030
ID
3809
3810 intel_display_power_put(dev_priv, power_domain);
a269c583
DL
3811 }
3812}
3813
9c2f7a9d
KM
3814/*
3815 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3816 * The bspec defines downscale amount as:
3817 *
3818 * """
3819 * Horizontal down scale amount = maximum[1, Horizontal source size /
3820 * Horizontal destination size]
3821 * Vertical down scale amount = maximum[1, Vertical source size /
3822 * Vertical destination size]
3823 * Total down scale amount = Horizontal down scale amount *
3824 * Vertical down scale amount
3825 * """
3826 *
3827 * Return value is provided in 16.16 fixed point form to retain fractional part.
3828 * Caller should take care of dividing & rounding off the value.
3829 */
7084b50b 3830static uint_fixed_16_16_t
93aa2a1c
VS
3831skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3832 const struct intel_plane_state *pstate)
9c2f7a9d 3833{
93aa2a1c 3834 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
9c2f7a9d 3835 uint32_t src_w, src_h, dst_w, dst_h;
7084b50b
KM
3836 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3837 uint_fixed_16_16_t downscale_h, downscale_w;
9c2f7a9d 3838
93aa2a1c 3839 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
7084b50b 3840 return u32_to_fixed_16_16(0);
9c2f7a9d
KM
3841
3842 /* n.b., src is 16.16 fixed point, dst is whole integer */
93aa2a1c 3843 if (plane->id == PLANE_CURSOR) {
7084b50b
KM
3844 src_w = pstate->base.src_w >> 16;
3845 src_h = pstate->base.src_h >> 16;
93aa2a1c
VS
3846 dst_w = pstate->base.crtc_w;
3847 dst_h = pstate->base.crtc_h;
3848 } else {
7084b50b
KM
3849 src_w = drm_rect_width(&pstate->base.src) >> 16;
3850 src_h = drm_rect_height(&pstate->base.src) >> 16;
93aa2a1c
VS
3851 dst_w = drm_rect_width(&pstate->base.dst);
3852 dst_h = drm_rect_height(&pstate->base.dst);
3853 }
3854
bd2ef25d 3855 if (drm_rotation_90_or_270(pstate->base.rotation))
9c2f7a9d
KM
3856 swap(dst_w, dst_h);
3857
7084b50b
KM
3858 fp_w_ratio = fixed_16_16_div(src_w, dst_w);
3859 fp_h_ratio = fixed_16_16_div(src_h, dst_h);
3860 downscale_w = max_fixed_16_16(fp_w_ratio, u32_to_fixed_16_16(1));
3861 downscale_h = max_fixed_16_16(fp_h_ratio, u32_to_fixed_16_16(1));
9c2f7a9d 3862
7084b50b 3863 return mul_fixed16(downscale_w, downscale_h);
9c2f7a9d
KM
3864}
3865
73b0ca8e
MK
3866static uint_fixed_16_16_t
3867skl_pipe_downscale_amount(const struct intel_crtc_state *crtc_state)
3868{
3869 uint_fixed_16_16_t pipe_downscale = u32_to_fixed_16_16(1);
3870
3871 if (!crtc_state->base.enable)
3872 return pipe_downscale;
3873
3874 if (crtc_state->pch_pfit.enabled) {
3875 uint32_t src_w, src_h, dst_w, dst_h;
3876 uint32_t pfit_size = crtc_state->pch_pfit.size;
3877 uint_fixed_16_16_t fp_w_ratio, fp_h_ratio;
3878 uint_fixed_16_16_t downscale_h, downscale_w;
3879
3880 src_w = crtc_state->pipe_src_w;
3881 src_h = crtc_state->pipe_src_h;
3882 dst_w = pfit_size >> 16;
3883 dst_h = pfit_size & 0xffff;
3884
3885 if (!dst_w || !dst_h)
3886 return pipe_downscale;
3887
3888 fp_w_ratio = fixed_16_16_div(src_w, dst_w);
3889 fp_h_ratio = fixed_16_16_div(src_h, dst_h);
3890 downscale_w = max_fixed_16_16(fp_w_ratio, u32_to_fixed_16_16(1));
3891 downscale_h = max_fixed_16_16(fp_h_ratio, u32_to_fixed_16_16(1));
3892
3893 pipe_downscale = mul_fixed16(downscale_w, downscale_h);
3894 }
3895
3896 return pipe_downscale;
3897}
3898
3899int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
3900 struct intel_crtc_state *cstate)
3901{
3902 struct drm_crtc_state *crtc_state = &cstate->base;
3903 struct drm_atomic_state *state = crtc_state->state;
3904 struct drm_plane *plane;
3905 const struct drm_plane_state *pstate;
3906 struct intel_plane_state *intel_pstate;
3907 int crtc_clock, cdclk;
3908 uint32_t pipe_max_pixel_rate;
3909 uint_fixed_16_16_t pipe_downscale;
3910 uint_fixed_16_16_t max_downscale = u32_to_fixed_16_16(1);
3911
3912 if (!cstate->base.enable)
3913 return 0;
3914
3915 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
3916 uint_fixed_16_16_t plane_downscale;
3917 uint_fixed_16_16_t fp_9_div_8 = fixed_16_16_div(9, 8);
3918 int bpp;
3919
3920 if (!intel_wm_plane_visible(cstate,
3921 to_intel_plane_state(pstate)))
3922 continue;
3923
3924 if (WARN_ON(!pstate->fb))
3925 return -EINVAL;
3926
3927 intel_pstate = to_intel_plane_state(pstate);
3928 plane_downscale = skl_plane_downscale_amount(cstate,
3929 intel_pstate);
3930 bpp = pstate->fb->format->cpp[0] * 8;
3931 if (bpp == 64)
3932 plane_downscale = mul_fixed16(plane_downscale,
3933 fp_9_div_8);
3934
3935 max_downscale = max_fixed_16_16(plane_downscale, max_downscale);
3936 }
3937 pipe_downscale = skl_pipe_downscale_amount(cstate);
3938
3939 pipe_downscale = mul_fixed16(pipe_downscale, max_downscale);
3940
3941 crtc_clock = crtc_state->adjusted_mode.crtc_clock;
3942 cdclk = to_intel_atomic_state(state)->cdclk.logical.cdclk;
3943 pipe_max_pixel_rate = div_round_up_u32_fixed16(cdclk, pipe_downscale);
3944
3945 if (pipe_max_pixel_rate < crtc_clock) {
3946 DRM_ERROR("Max supported pixel clock with scaling exceeded\n");
3947 return -EINVAL;
3948 }
3949
3950 return 0;
3951}
3952
b9cec075 3953static unsigned int
024c9045
MR
3954skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3955 const struct drm_plane_state *pstate,
3956 int y)
b9cec075 3957{
93aa2a1c 3958 struct intel_plane *plane = to_intel_plane(pstate->plane);
a280f7dd 3959 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
7084b50b 3960 uint32_t data_rate;
a280f7dd 3961 uint32_t width = 0, height = 0;
8305494e
VS
3962 struct drm_framebuffer *fb;
3963 u32 format;
7084b50b 3964 uint_fixed_16_16_t down_scale_amount;
a1de91e5 3965
936e71e3 3966 if (!intel_pstate->base.visible)
a1de91e5 3967 return 0;
8305494e
VS
3968
3969 fb = pstate->fb;
438b74a5 3970 format = fb->format->format;
8305494e 3971
93aa2a1c 3972 if (plane->id == PLANE_CURSOR)
a1de91e5
MR
3973 return 0;
3974 if (y && format != DRM_FORMAT_NV12)
3975 return 0;
a280f7dd 3976
936e71e3
VS
3977 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3978 height = drm_rect_height(&intel_pstate->base.src) >> 16;
a280f7dd 3979
bd2ef25d 3980 if (drm_rotation_90_or_270(pstate->rotation))
a280f7dd 3981 swap(width, height);
2cd601c6
CK
3982
3983 /* for planar format */
a1de91e5 3984 if (format == DRM_FORMAT_NV12) {
2cd601c6 3985 if (y) /* y-plane data rate */
8d19d7d9 3986 data_rate = width * height *
353c8598 3987 fb->format->cpp[0];
2cd601c6 3988 else /* uv-plane data rate */
8d19d7d9 3989 data_rate = (width / 2) * (height / 2) *
353c8598 3990 fb->format->cpp[1];
8d19d7d9
KM
3991 } else {
3992 /* for packed formats */
353c8598 3993 data_rate = width * height * fb->format->cpp[0];
2cd601c6
CK
3994 }
3995
93aa2a1c 3996 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
8d19d7d9 3997
7084b50b 3998 return mul_round_up_u32_fixed16(data_rate, down_scale_amount);
b9cec075
DL
3999}
4000
4001/*
4002 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
4003 * a 8192x4096@32bpp framebuffer:
4004 * 3 * 4096 * 8192 * 4 < 2^32
4005 */
4006static unsigned int
1e6ee542
ML
4007skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
4008 unsigned *plane_data_rate,
4009 unsigned *plane_y_data_rate)
b9cec075 4010{
9c74d826
MR
4011 struct drm_crtc_state *cstate = &intel_cstate->base;
4012 struct drm_atomic_state *state = cstate->state;
c8fe32c1 4013 struct drm_plane *plane;
c8fe32c1 4014 const struct drm_plane_state *pstate;
d5cdfdf5 4015 unsigned int total_data_rate = 0;
a6d3460e
MR
4016
4017 if (WARN_ON(!state))
4018 return 0;
b9cec075 4019
a1de91e5 4020 /* Calculate and cache data rate for each plane */
c8fe32c1 4021 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
d5cdfdf5
VS
4022 enum plane_id plane_id = to_intel_plane(plane)->id;
4023 unsigned int rate;
a6d3460e 4024
a6d3460e
MR
4025 /* packed/uv */
4026 rate = skl_plane_relative_data_rate(intel_cstate,
4027 pstate, 0);
d5cdfdf5 4028 plane_data_rate[plane_id] = rate;
1e6ee542
ML
4029
4030 total_data_rate += rate;
a6d3460e
MR
4031
4032 /* y-plane */
4033 rate = skl_plane_relative_data_rate(intel_cstate,
4034 pstate, 1);
d5cdfdf5 4035 plane_y_data_rate[plane_id] = rate;
024c9045 4036
1e6ee542 4037 total_data_rate += rate;
b9cec075
DL
4038 }
4039
4040 return total_data_rate;
4041}
4042
cbcfd14b
KM
4043static uint16_t
4044skl_ddb_min_alloc(const struct drm_plane_state *pstate,
4045 const int y)
4046{
4047 struct drm_framebuffer *fb = pstate->fb;
4048 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
4049 uint32_t src_w, src_h;
4050 uint32_t min_scanlines = 8;
4051 uint8_t plane_bpp;
4052
4053 if (WARN_ON(!fb))
4054 return 0;
4055
4056 /* For packed formats, no y-plane, return 0 */
438b74a5 4057 if (y && fb->format->format != DRM_FORMAT_NV12)
cbcfd14b
KM
4058 return 0;
4059
4060 /* For Non Y-tile return 8-blocks */
bae781b2
VS
4061 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
4062 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
cbcfd14b
KM
4063 return 8;
4064
936e71e3
VS
4065 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
4066 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
cbcfd14b 4067
bd2ef25d 4068 if (drm_rotation_90_or_270(pstate->rotation))
cbcfd14b
KM
4069 swap(src_w, src_h);
4070
4071 /* Halve UV plane width and height for NV12 */
438b74a5 4072 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
cbcfd14b
KM
4073 src_w /= 2;
4074 src_h /= 2;
4075 }
4076
438b74a5 4077 if (fb->format->format == DRM_FORMAT_NV12 && !y)
353c8598 4078 plane_bpp = fb->format->cpp[1];
cbcfd14b 4079 else
353c8598 4080 plane_bpp = fb->format->cpp[0];
cbcfd14b 4081
bd2ef25d 4082 if (drm_rotation_90_or_270(pstate->rotation)) {
cbcfd14b
KM
4083 switch (plane_bpp) {
4084 case 1:
4085 min_scanlines = 32;
4086 break;
4087 case 2:
4088 min_scanlines = 16;
4089 break;
4090 case 4:
4091 min_scanlines = 8;
4092 break;
4093 case 8:
4094 min_scanlines = 4;
4095 break;
4096 default:
4097 WARN(1, "Unsupported pixel depth %u for rotation",
4098 plane_bpp);
4099 min_scanlines = 32;
4100 }
4101 }
4102
4103 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
4104}
4105
49845a7a
ML
4106static void
4107skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
4108 uint16_t *minimum, uint16_t *y_minimum)
4109{
4110 const struct drm_plane_state *pstate;
4111 struct drm_plane *plane;
4112
4113 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
d5cdfdf5 4114 enum plane_id plane_id = to_intel_plane(plane)->id;
49845a7a 4115
d5cdfdf5 4116 if (plane_id == PLANE_CURSOR)
49845a7a
ML
4117 continue;
4118
4119 if (!pstate->visible)
4120 continue;
4121
d5cdfdf5
VS
4122 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
4123 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
49845a7a
ML
4124 }
4125
4126 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
4127}
4128
bb9d85f6
KM
4129static void
4130skl_enable_plane_wm_levels(const struct drm_i915_private *dev_priv,
4131 uint16_t plane_ddb,
4132 uint16_t max_level,
4133 struct skl_plane_wm *wm)
4134{
4135 int level;
4136 /*
4137 * Now enable all levels in WM structure which can be enabled
4138 * using current DDB allocation
4139 */
4140 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
4141 struct skl_wm_level *level_wm = &wm->wm[level];
4142
4143 if (level > max_level || level_wm->plane_res_b == 0
4144 || level_wm->plane_res_l >= 31
4145 || level_wm->plane_res_b >= plane_ddb) {
4146 level_wm->plane_en = false;
4147 level_wm->plane_res_b = 0;
4148 level_wm->plane_res_l = 0;
4149 } else {
4150 level_wm->plane_en = true;
4151 }
4152 }
4153}
4154
c107acfe 4155static int
024c9045 4156skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
bb9d85f6 4157 struct skl_pipe_wm *pipe_wm,
b9cec075
DL
4158 struct skl_ddb_allocation *ddb /* out */)
4159{
c107acfe 4160 struct drm_atomic_state *state = cstate->base.state;
024c9045 4161 struct drm_crtc *crtc = cstate->base.crtc;
b9cec075 4162 struct drm_device *dev = crtc->dev;
bb9d85f6 4163 struct drm_i915_private *dev_priv = to_i915(dev);
b9cec075
DL
4164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4165 enum pipe pipe = intel_crtc->pipe;
ce0ba283 4166 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
49845a7a 4167 uint16_t alloc_size, start;
fefdd810
ML
4168 uint16_t minimum[I915_MAX_PLANES] = {};
4169 uint16_t y_minimum[I915_MAX_PLANES] = {};
b9cec075 4170 unsigned int total_data_rate;
d5cdfdf5 4171 enum plane_id plane_id;
c107acfe 4172 int num_active;
1e6ee542
ML
4173 unsigned plane_data_rate[I915_MAX_PLANES] = {};
4174 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
5ba6faaf 4175 uint16_t total_min_blocks = 0;
bb9d85f6
KM
4176 uint16_t total_level_ddb;
4177 uint16_t plane_blocks = 0;
4178 int max_level, level;
b9cec075 4179
5a920b85
PZ
4180 /* Clear the partitioning for disabled planes. */
4181 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
4182 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
4183
a6d3460e
MR
4184 if (WARN_ON(!state))
4185 return 0;
4186
c107acfe 4187 if (!cstate->base.active) {
ce0ba283 4188 alloc->start = alloc->end = 0;
c107acfe
MR
4189 return 0;
4190 }
4191
a6d3460e 4192 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
34bb56af 4193 alloc_size = skl_ddb_entry_size(alloc);
336031ea 4194 if (alloc_size == 0)
c107acfe 4195 return 0;
b9cec075 4196
49845a7a 4197 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
a6d3460e 4198
49845a7a
ML
4199 /*
4200 * 1. Allocate the mininum required blocks for each active plane
4201 * and allocate the cursor, it doesn't require extra allocation
4202 * proportional to the data rate.
4203 */
80958155 4204
d5cdfdf5 4205 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5ba6faaf
KM
4206 total_min_blocks += minimum[plane_id];
4207 total_min_blocks += y_minimum[plane_id];
80958155
DL
4208 }
4209
5ba6faaf
KM
4210 if (total_min_blocks > alloc_size) {
4211 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4212 DRM_DEBUG_KMS("minimum required %d/%d\n", total_min_blocks,
4213 alloc_size);
4214 return -EINVAL;
4215 }
4216
bb9d85f6
KM
4217 alloc_size -= minimum[PLANE_CURSOR];
4218 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end -
4219 minimum[PLANE_CURSOR];
49845a7a
ML
4220 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
4221
bb9d85f6
KM
4222 for (level = ilk_wm_max_level(dev_priv); level >= 0; level--) {
4223 total_level_ddb = 0;
4224 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4225 /*
4226 * TODO: We should calculate watermark values for Y/UV
4227 * plane both in case of NV12 format and use both values
4228 * for ddb calculation. NV12 is disabled as of now, So
4229 * using only single/UV plane value here.
4230 */
4231 struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4232 uint16_t plane_res_b = wm->wm[level].plane_res_b;
4233 uint16_t min = minimum[plane_id] + y_minimum[plane_id];
4234
4235 if (plane_id == PLANE_CURSOR)
4236 continue;
4237
4238 total_level_ddb += max(plane_res_b, min);
4239 }
4240
4241 /*
4242 * If This level can successfully be enabled with the
4243 * pipe's current DDB allocation, then all lower levels are
4244 * guaranteed to succeed as well.
4245 */
4246 if (total_level_ddb <= alloc_size)
4247 break;
4248 }
4249
4250 if ((level < 0) || (total_min_blocks > alloc_size)) {
4251 DRM_DEBUG_KMS("Requested display configuration exceeds system DDB limitations");
4252 DRM_DEBUG_KMS("minimum required %d/%d\n", (level < 0) ?
4253 total_level_ddb : total_min_blocks, alloc_size);
4254 return -EINVAL;
4255 }
4256 max_level = level;
4257 alloc_size -= total_level_ddb;
4258
b9cec075 4259 /*
80958155
DL
4260 * 2. Distribute the remaining space in proportion to the amount of
4261 * data each plane needs to fetch from memory.
b9cec075
DL
4262 *
4263 * FIXME: we may not allocate every single block here.
4264 */
1e6ee542
ML
4265 total_data_rate = skl_get_total_relative_data_rate(cstate,
4266 plane_data_rate,
4267 plane_y_data_rate);
bb9d85f6
KM
4268 /*
4269 * PLANE_CURSOR data rate is not included in total_data_rate.
4270 * If only cursor plane is enabled we have to enable its WM levels
4271 * explicitly before returning. Cursor has fixed ddb allocation,
4272 * So it's ok to always check cursor WM enabling before return.
4273 */
4274 plane_blocks = skl_ddb_entry_size(&ddb->plane[pipe][PLANE_CURSOR]);
4275 skl_enable_plane_wm_levels(dev_priv, plane_blocks, max_level,
4276 &pipe_wm->planes[PLANE_CURSOR]);
a1de91e5 4277 if (total_data_rate == 0)
c107acfe 4278 return 0;
b9cec075 4279
34bb56af 4280 start = alloc->start;
d5cdfdf5 4281 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
2cd601c6 4282 unsigned int data_rate, y_data_rate;
bb9d85f6
KM
4283 uint16_t plane_blocks = 0, y_plane_blocks = 0;
4284 struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4285 uint16_t plane_res_b = wm->wm[max_level].plane_res_b;
b9cec075 4286
d5cdfdf5 4287 if (plane_id == PLANE_CURSOR)
49845a7a
ML
4288 continue;
4289
d5cdfdf5 4290 data_rate = plane_data_rate[plane_id];
b9cec075
DL
4291
4292 /*
2cd601c6 4293 * allocation for (packed formats) or (uv-plane part of planar format):
b9cec075
DL
4294 * promote the expression to 64 bits to avoid overflowing, the
4295 * result is < available as data_rate / total_data_rate < 1
4296 */
b9cec075 4297
c107acfe
MR
4298 /* Leave disabled planes at (0,0) */
4299 if (data_rate) {
bb9d85f6
KM
4300 plane_blocks = max(minimum[plane_id], plane_res_b);
4301 plane_blocks += div_u64((uint64_t)alloc_size *
4302 data_rate, total_data_rate);
d5cdfdf5
VS
4303 ddb->plane[pipe][plane_id].start = start;
4304 ddb->plane[pipe][plane_id].end = start + plane_blocks;
bb9d85f6 4305 start += plane_blocks;
c107acfe 4306 }
b9cec075 4307
2cd601c6
CK
4308 /*
4309 * allocation for y_plane part of planar format:
bb9d85f6
KM
4310 * TODO: Once we start calculating watermark values for Y/UV
4311 * plane both consider it for initial allowed wm blocks.
2cd601c6 4312 */
d5cdfdf5 4313 y_data_rate = plane_y_data_rate[plane_id];
a1de91e5 4314
c107acfe 4315 if (y_data_rate) {
bb9d85f6
KM
4316 y_plane_blocks = y_minimum[plane_id];
4317 y_plane_blocks += div_u64((uint64_t)alloc_size *
4318 y_data_rate, total_data_rate);
d5cdfdf5
VS
4319 ddb->y_plane[pipe][plane_id].start = start;
4320 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
bb9d85f6 4321 start += y_plane_blocks;
c107acfe 4322 }
bb9d85f6
KM
4323 skl_enable_plane_wm_levels(dev_priv,
4324 plane_blocks,
4325 max_level,
4326 wm);
b9cec075
DL
4327 }
4328
c107acfe 4329 return 0;
b9cec075
DL
4330}
4331
2d41c0b5
PB
4332/*
4333 * The max latency should be 257 (max the punit can code is 255 and we add 2us
ac484963 4334 * for the read latency) and cpp should always be <= 8, so that
2d41c0b5
PB
4335 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
4336 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
4337*/
b95320bd
MK
4338static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
4339 uint32_t latency)
2d41c0b5 4340{
b95320bd
MK
4341 uint32_t wm_intermediate_val;
4342 uint_fixed_16_16_t ret;
2d41c0b5
PB
4343
4344 if (latency == 0)
b95320bd 4345 return FP_16_16_MAX;
2d41c0b5 4346
b95320bd 4347 wm_intermediate_val = latency * pixel_rate * cpp;
afbc95cd 4348 ret = fixed_16_16_div_u64(wm_intermediate_val, 1000 * 512);
2d41c0b5
PB
4349 return ret;
4350}
4351
b95320bd
MK
4352static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
4353 uint32_t pipe_htotal,
4354 uint32_t latency,
4355 uint_fixed_16_16_t plane_blocks_per_line)
2d41c0b5 4356{
d4c2aa60 4357 uint32_t wm_intermediate_val;
b95320bd 4358 uint_fixed_16_16_t ret;
2d41c0b5
PB
4359
4360 if (latency == 0)
b95320bd 4361 return FP_16_16_MAX;
2d41c0b5 4362
2d41c0b5 4363 wm_intermediate_val = latency * pixel_rate;
b95320bd
MK
4364 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
4365 pipe_htotal * 1000);
4366 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
2d41c0b5
PB
4367 return ret;
4368}
4369
d555cb58
KM
4370static uint_fixed_16_16_t
4371intel_get_linetime_us(struct intel_crtc_state *cstate)
4372{
4373 uint32_t pixel_rate;
4374 uint32_t crtc_htotal;
4375 uint_fixed_16_16_t linetime_us;
4376
4377 if (!cstate->base.active)
4378 return u32_to_fixed_16_16(0);
4379
4380 pixel_rate = cstate->pixel_rate;
4381
4382 if (WARN_ON(pixel_rate == 0))
4383 return u32_to_fixed_16_16(0);
4384
4385 crtc_htotal = cstate->base.adjusted_mode.crtc_htotal;
4386 linetime_us = fixed_16_16_div_u64(crtc_htotal * 1000, pixel_rate);
4387
4388 return linetime_us;
4389}
4390
eb2fdcdf
KM
4391static uint32_t
4392skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
4393 const struct intel_plane_state *pstate)
9c2f7a9d
KM
4394{
4395 uint64_t adjusted_pixel_rate;
7084b50b 4396 uint_fixed_16_16_t downscale_amount;
9c2f7a9d
KM
4397
4398 /* Shouldn't reach here on disabled planes... */
93aa2a1c 4399 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
9c2f7a9d
KM
4400 return 0;
4401
4402 /*
4403 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
4404 * with additional adjustments for plane-specific scaling.
4405 */
a7d1b3f4 4406 adjusted_pixel_rate = cstate->pixel_rate;
93aa2a1c 4407 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
9c2f7a9d 4408
7084b50b
KM
4409 return mul_round_up_u32_fixed16(adjusted_pixel_rate,
4410 downscale_amount);
9c2f7a9d
KM
4411}
4412
55994c2c
MR
4413static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
4414 struct intel_crtc_state *cstate,
eb2fdcdf 4415 const struct intel_plane_state *intel_pstate,
55994c2c
MR
4416 int level,
4417 uint16_t *out_blocks, /* out */
bb9d85f6 4418 uint8_t *out_lines /* out */)
2d41c0b5 4419{
93aa2a1c 4420 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
eb2fdcdf
KM
4421 const struct drm_plane_state *pstate = &intel_pstate->base;
4422 const struct drm_framebuffer *fb = pstate->fb;
d4c2aa60 4423 uint32_t latency = dev_priv->wm.skl_latency[level];
b95320bd
MK
4424 uint_fixed_16_16_t method1, method2;
4425 uint_fixed_16_16_t plane_blocks_per_line;
4426 uint_fixed_16_16_t selected_result;
4427 uint32_t interm_pbpl;
4428 uint32_t plane_bytes_per_line;
d4c2aa60 4429 uint32_t res_blocks, res_lines;
ac484963 4430 uint8_t cpp;
a280f7dd 4431 uint32_t width = 0, height = 0;
9c2f7a9d 4432 uint32_t plane_pixel_rate;
b95320bd
MK
4433 uint_fixed_16_16_t y_tile_minimum;
4434 uint32_t y_min_scanlines;
ee3d532f
PZ
4435 struct intel_atomic_state *state =
4436 to_intel_atomic_state(cstate->base.state);
4437 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
ef8a4fb4 4438 bool y_tiled, x_tiled;
2d41c0b5 4439
93aa2a1c 4440 if (latency == 0 ||
bb9d85f6 4441 !intel_wm_plane_visible(cstate, intel_pstate))
55994c2c 4442 return 0;
2d41c0b5 4443
ef8a4fb4
MK
4444 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
4445 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
4446 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
4447
4b7b2331
MK
4448 /* Display WA #1141: kbl. */
4449 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
4450 latency += 4;
4451
ef8a4fb4 4452 if (apply_memory_bw_wa && x_tiled)
ee3d532f
PZ
4453 latency += 15;
4454
93aa2a1c
VS
4455 if (plane->id == PLANE_CURSOR) {
4456 width = intel_pstate->base.crtc_w;
4457 height = intel_pstate->base.crtc_h;
4458 } else {
4459 width = drm_rect_width(&intel_pstate->base.src) >> 16;
4460 height = drm_rect_height(&intel_pstate->base.src) >> 16;
4461 }
a280f7dd 4462
bd2ef25d 4463 if (drm_rotation_90_or_270(pstate->rotation))
a280f7dd
KM
4464 swap(width, height);
4465
353c8598 4466 cpp = fb->format->cpp[0];
9c2f7a9d
KM
4467 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
4468
61d0a04d 4469 if (drm_rotation_90_or_270(pstate->rotation)) {
438b74a5 4470 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
353c8598
VS
4471 fb->format->cpp[1] :
4472 fb->format->cpp[0];
1186fa85
PZ
4473
4474 switch (cpp) {
4475 case 1:
4476 y_min_scanlines = 16;
4477 break;
4478 case 2:
4479 y_min_scanlines = 8;
4480 break;
1186fa85
PZ
4481 case 4:
4482 y_min_scanlines = 4;
4483 break;
86a462bc
PZ
4484 default:
4485 MISSING_CASE(cpp);
4486 return -EINVAL;
1186fa85
PZ
4487 }
4488 } else {
4489 y_min_scanlines = 4;
4490 }
4491
2ef32dee
PZ
4492 if (apply_memory_bw_wa)
4493 y_min_scanlines *= 2;
4494
7a1a8aed 4495 plane_bytes_per_line = width * cpp;
ef8a4fb4 4496 if (y_tiled) {
b95320bd
MK
4497 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
4498 y_min_scanlines, 512);
afbc95cd
KM
4499 plane_blocks_per_line = fixed_16_16_div(interm_pbpl,
4500 y_min_scanlines);
ef8a4fb4 4501 } else if (x_tiled) {
b95320bd
MK
4502 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
4503 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
ef8a4fb4 4504 } else {
b95320bd
MK
4505 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
4506 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
7a1a8aed
PZ
4507 }
4508
9c2f7a9d
KM
4509 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
4510 method2 = skl_wm_method2(plane_pixel_rate,
024c9045 4511 cstate->base.adjusted_mode.crtc_htotal,
1186fa85 4512 latency,
7a1a8aed 4513 plane_blocks_per_line);
2d41c0b5 4514
b95320bd
MK
4515 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
4516 plane_blocks_per_line);
75676ed4 4517
ef8a4fb4 4518 if (y_tiled) {
b95320bd 4519 selected_result = max_fixed_16_16(method2, y_tile_minimum);
0fda6568 4520 } else {
d555cb58
KM
4521 uint32_t linetime_us;
4522
4523 linetime_us = fixed_16_16_to_u32_round_up(
4524 intel_get_linetime_us(cstate));
f1db3eaf
PZ
4525 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
4526 (plane_bytes_per_line / 512 < 1))
4527 selected_result = method2;
d555cb58
KM
4528 else if (latency >= linetime_us)
4529 selected_result = min_fixed_16_16(method1, method2);
0fda6568
TU
4530 else
4531 selected_result = method1;
4532 }
2d41c0b5 4533
b95320bd 4534 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
d273ecce
KM
4535 res_lines = div_round_up_fixed16(selected_result,
4536 plane_blocks_per_line);
e6d66171 4537
0fda6568 4538 if (level >= 1 && level <= 7) {
ef8a4fb4 4539 if (y_tiled) {
b95320bd 4540 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
1186fa85 4541 res_lines += y_min_scanlines;
75676ed4 4542 } else {
0fda6568 4543 res_blocks++;
75676ed4 4544 }
0fda6568 4545 }
e6d66171 4546
bb9d85f6
KM
4547 if (res_lines >= 31 && level == 0) {
4548 struct drm_plane *plane = pstate->plane;
d5cdfdf5 4549
bb9d85f6
KM
4550 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
4551 DRM_DEBUG_KMS("[PLANE:%d:%s] lines required = %u/31\n",
4552 plane->base.id, plane->name, res_lines);
4553 return -EINVAL;
55994c2c 4554 }
e6d66171
DL
4555
4556 *out_blocks = res_blocks;
4557 *out_lines = res_lines;
2d41c0b5 4558
55994c2c 4559 return 0;
2d41c0b5
PB
4560}
4561
f4a96752 4562static int
d2f5e36d 4563skl_compute_wm_levels(const struct drm_i915_private *dev_priv,
d2f5e36d
KM
4564 struct intel_crtc_state *cstate,
4565 const struct intel_plane_state *intel_pstate,
4566 struct skl_plane_wm *wm)
2d41c0b5 4567{
d2f5e36d 4568 int level, max_level = ilk_wm_max_level(dev_priv);
55994c2c 4569 int ret;
a62163e9 4570
7b75119c
KM
4571 if (WARN_ON(!intel_pstate->base.fb))
4572 return -EINVAL;
f4a96752 4573
d2f5e36d
KM
4574 for (level = 0; level <= max_level; level++) {
4575 struct skl_wm_level *result = &wm->wm[level];
4576
4577 ret = skl_compute_plane_wm(dev_priv,
4578 cstate,
4579 intel_pstate,
d2f5e36d
KM
4580 level,
4581 &result->plane_res_b,
bb9d85f6 4582 &result->plane_res_l);
d2f5e36d
KM
4583 if (ret)
4584 return ret;
4585 }
f4a96752
MR
4586
4587 return 0;
2d41c0b5
PB
4588}
4589
407b50f3 4590static uint32_t
024c9045 4591skl_compute_linetime_wm(struct intel_crtc_state *cstate)
407b50f3 4592{
a3a8986c
MK
4593 struct drm_atomic_state *state = cstate->base.state;
4594 struct drm_i915_private *dev_priv = to_i915(state->dev);
d555cb58 4595 uint_fixed_16_16_t linetime_us;
a3a8986c 4596 uint32_t linetime_wm;
30d1b5fe 4597
d555cb58 4598 linetime_us = intel_get_linetime_us(cstate);
407b50f3 4599
d555cb58 4600 if (is_fixed16_zero(linetime_us))
661abfc0 4601 return 0;
407b50f3 4602
d555cb58
KM
4603 linetime_wm = fixed_16_16_to_u32_round_up(mul_u32_fixed_16_16(8,
4604 linetime_us));
a3a8986c
MK
4605
4606 /* Display WA #1135: bxt. */
4607 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
4608 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
4609
4610 return linetime_wm;
407b50f3
DL
4611}
4612
024c9045 4613static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
9414f563 4614 struct skl_wm_level *trans_wm /* out */)
407b50f3 4615{
024c9045 4616 if (!cstate->base.active)
407b50f3 4617 return;
9414f563
DL
4618
4619 /* Until we know more, just disable transition WMs */
a62163e9 4620 trans_wm->plane_en = false;
407b50f3
DL
4621}
4622
55994c2c
MR
4623static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4624 struct skl_ddb_allocation *ddb,
4625 struct skl_pipe_wm *pipe_wm)
2d41c0b5 4626{
024c9045 4627 struct drm_device *dev = cstate->base.crtc->dev;
eb2fdcdf 4628 struct drm_crtc_state *crtc_state = &cstate->base;
fac5e23e 4629 const struct drm_i915_private *dev_priv = to_i915(dev);
eb2fdcdf
KM
4630 struct drm_plane *plane;
4631 const struct drm_plane_state *pstate;
a62163e9 4632 struct skl_plane_wm *wm;
55994c2c 4633 int ret;
2d41c0b5 4634
a62163e9
L
4635 /*
4636 * We'll only calculate watermarks for planes that are actually
4637 * enabled, so make sure all other planes are set as disabled.
4638 */
4639 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4640
eb2fdcdf
KM
4641 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, crtc_state) {
4642 const struct intel_plane_state *intel_pstate =
4643 to_intel_plane_state(pstate);
4644 enum plane_id plane_id = to_intel_plane(plane)->id;
4645
4646 wm = &pipe_wm->planes[plane_id];
a62163e9 4647
bb9d85f6 4648 ret = skl_compute_wm_levels(dev_priv, cstate, intel_pstate, wm);
d2f5e36d
KM
4649 if (ret)
4650 return ret;
a62163e9 4651 skl_compute_transition_wm(cstate, &wm->trans_wm);
2d41c0b5 4652 }
024c9045 4653 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
2d41c0b5 4654
55994c2c 4655 return 0;
2d41c0b5
PB
4656}
4657
f0f59a00
VS
4658static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4659 i915_reg_t reg,
16160e3d
DL
4660 const struct skl_ddb_entry *entry)
4661{
4662 if (entry->end)
4663 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4664 else
4665 I915_WRITE(reg, 0);
4666}
4667
d8c0fafc 4668static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4669 i915_reg_t reg,
4670 const struct skl_wm_level *level)
4671{
4672 uint32_t val = 0;
4673
4674 if (level->plane_en) {
4675 val |= PLANE_WM_EN;
4676 val |= level->plane_res_b;
4677 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4678 }
4679
4680 I915_WRITE(reg, val);
4681}
4682
d9348dec
VS
4683static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4684 const struct skl_plane_wm *wm,
4685 const struct skl_ddb_allocation *ddb,
d5cdfdf5 4686 enum plane_id plane_id)
62e0fb88
L
4687{
4688 struct drm_crtc *crtc = &intel_crtc->base;
4689 struct drm_device *dev = crtc->dev;
4690 struct drm_i915_private *dev_priv = to_i915(dev);
5db94019 4691 int level, max_level = ilk_wm_max_level(dev_priv);
62e0fb88
L
4692 enum pipe pipe = intel_crtc->pipe;
4693
4694 for (level = 0; level <= max_level; level++) {
d5cdfdf5 4695 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
d8c0fafc 4696 &wm->wm[level]);
62e0fb88 4697 }
d5cdfdf5 4698 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
d8c0fafc 4699 &wm->trans_wm);
27082493 4700
d5cdfdf5
VS
4701 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4702 &ddb->plane[pipe][plane_id]);
4703 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4704 &ddb->y_plane[pipe][plane_id]);
62e0fb88
L
4705}
4706
d9348dec
VS
4707static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4708 const struct skl_plane_wm *wm,
4709 const struct skl_ddb_allocation *ddb)
62e0fb88
L
4710{
4711 struct drm_crtc *crtc = &intel_crtc->base;
4712 struct drm_device *dev = crtc->dev;
4713 struct drm_i915_private *dev_priv = to_i915(dev);
5db94019 4714 int level, max_level = ilk_wm_max_level(dev_priv);
62e0fb88
L
4715 enum pipe pipe = intel_crtc->pipe;
4716
4717 for (level = 0; level <= max_level; level++) {
d8c0fafc 4718 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4719 &wm->wm[level]);
62e0fb88 4720 }
d8c0fafc 4721 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
5d374d96 4722
27082493 4723 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
d8c0fafc 4724 &ddb->plane[pipe][PLANE_CURSOR]);
2d41c0b5
PB
4725}
4726
45ece230 4727bool skl_wm_level_equals(const struct skl_wm_level *l1,
4728 const struct skl_wm_level *l2)
4729{
4730 if (l1->plane_en != l2->plane_en)
4731 return false;
4732
4733 /* If both planes aren't enabled, the rest shouldn't matter */
4734 if (!l1->plane_en)
4735 return true;
4736
4737 return (l1->plane_res_l == l2->plane_res_l &&
4738 l1->plane_res_b == l2->plane_res_b);
4739}
4740
27082493
L
4741static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4742 const struct skl_ddb_entry *b)
0e8fb7ba 4743{
27082493 4744 return a->start < b->end && b->start < a->end;
0e8fb7ba
DL
4745}
4746
5eff503b
ML
4747bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4748 const struct skl_ddb_entry *ddb,
4749 int ignore)
0e8fb7ba 4750{
ce0ba283 4751 int i;
0e8fb7ba 4752
5eff503b
ML
4753 for (i = 0; i < I915_MAX_PIPES; i++)
4754 if (i != ignore && entries[i] &&
4755 skl_ddb_entries_overlap(ddb, entries[i]))
27082493 4756 return true;
0e8fb7ba 4757
27082493 4758 return false;
0e8fb7ba
DL
4759}
4760
bb9d85f6
KM
4761static int
4762skl_ddb_add_affected_planes(struct intel_crtc_state *cstate,
4763 const struct skl_pipe_wm *old_pipe_wm,
4764 const struct skl_pipe_wm *pipe_wm)
4765{
4766 struct drm_atomic_state *state = cstate->base.state;
4767 struct drm_device *dev = state->dev;
4768 struct drm_crtc *crtc = cstate->base.crtc;
4769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4770 struct drm_i915_private *dev_priv = to_i915(dev);
4771 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4772 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4773 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4774 struct drm_plane_state *plane_state;
4775 struct drm_plane *plane;
4776 enum pipe pipe = intel_crtc->pipe;
4777
4778 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4779
4780 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
4781 enum plane_id plane_id = to_intel_plane(plane)->id;
4782 const struct skl_plane_wm *wm = &pipe_wm->planes[plane_id];
4783 const struct skl_plane_wm *old_wm = &old_pipe_wm->planes[plane_id];
4784
4785 if ((skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4786 &new_ddb->plane[pipe][plane_id]) &&
4787 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4788 &new_ddb->y_plane[pipe][plane_id])) &&
4789 !memcmp(wm, old_wm, sizeof(struct skl_plane_wm)))
4790 continue;
4791
4792 plane_state = drm_atomic_get_plane_state(state, plane);
4793 if (IS_ERR(plane_state))
4794 return PTR_ERR(plane_state);
4795 }
4796
4797 return 0;
4798}
4799
55994c2c 4800static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
03af79e0 4801 const struct skl_pipe_wm *old_pipe_wm,
55994c2c 4802 struct skl_pipe_wm *pipe_wm, /* out */
03af79e0 4803 struct skl_ddb_allocation *ddb, /* out */
55994c2c 4804 bool *changed /* out */)
2d41c0b5 4805{
f4a96752 4806 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
55994c2c 4807 int ret;
2d41c0b5 4808
55994c2c
MR
4809 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4810 if (ret)
4811 return ret;
2d41c0b5 4812
bb9d85f6
KM
4813 ret = skl_allocate_pipe_ddb(intel_cstate, pipe_wm, ddb);
4814 if (ret)
4815 return ret;
4816 /*
4817 * TODO: Planes are included in state to arm WM registers.
4818 * Scope to optimize further, by just rewriting plane surf register.
4819 */
4820 ret = skl_ddb_add_affected_planes(intel_cstate, old_pipe_wm, pipe_wm);
4821 if (ret)
4822 return ret;
4823
03af79e0 4824 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
55994c2c
MR
4825 *changed = false;
4826 else
4827 *changed = true;
2d41c0b5 4828
55994c2c 4829 return 0;
2d41c0b5
PB
4830}
4831
9b613022
MR
4832static uint32_t
4833pipes_modified(struct drm_atomic_state *state)
4834{
4835 struct drm_crtc *crtc;
4836 struct drm_crtc_state *cstate;
4837 uint32_t i, ret = 0;
4838
6ebdb5a0 4839 for_each_new_crtc_in_state(state, crtc, cstate, i)
9b613022
MR
4840 ret |= drm_crtc_mask(crtc);
4841
4842 return ret;
4843}
4844
bb7791bd 4845static int
bb9d85f6 4846skl_include_affected_crtcs(struct drm_atomic_state *state)
98d39494
MR
4847{
4848 struct drm_device *dev = state->dev;
4849 struct drm_i915_private *dev_priv = to_i915(dev);
4850 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4851 struct intel_crtc *intel_crtc;
734fa01f 4852 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
9b613022 4853 uint32_t realloc_pipes = pipes_modified(state);
98d39494
MR
4854 int ret;
4855
4856 /*
4857 * If this is our first atomic update following hardware readout,
4858 * we can't trust the DDB that the BIOS programmed for us. Let's
4859 * pretend that all pipes switched active status so that we'll
4860 * ensure a full DDB recompute.
4861 */
1b54a880
MR
4862 if (dev_priv->wm.distrust_bios_wm) {
4863 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4864 state->acquire_ctx);
4865 if (ret)
4866 return ret;
4867
98d39494
MR
4868 intel_state->active_pipe_changes = ~0;
4869
1b54a880
MR
4870 /*
4871 * We usually only initialize intel_state->active_crtcs if we
4872 * we're doing a modeset; make sure this field is always
4873 * initialized during the sanitization process that happens
4874 * on the first commit too.
4875 */
4876 if (!intel_state->modeset)
4877 intel_state->active_crtcs = dev_priv->active_crtcs;
4878 }
4879
98d39494
MR
4880 /*
4881 * If the modeset changes which CRTC's are active, we need to
4882 * recompute the DDB allocation for *all* active pipes, even
4883 * those that weren't otherwise being modified in any way by this
4884 * atomic commit. Due to the shrinking of the per-pipe allocations
4885 * when new active CRTC's are added, it's possible for a pipe that
4886 * we were already using and aren't changing at all here to suddenly
4887 * become invalid if its DDB needs exceeds its new allocation.
4888 *
4889 * Note that if we wind up doing a full DDB recompute, we can't let
4890 * any other display updates race with this transaction, so we need
4891 * to grab the lock on *all* CRTC's.
4892 */
734fa01f 4893 if (intel_state->active_pipe_changes) {
98d39494 4894 realloc_pipes = ~0;
734fa01f
MR
4895 intel_state->wm_results.dirty_pipes = ~0;
4896 }
98d39494 4897
5a920b85
PZ
4898 /*
4899 * We're not recomputing for the pipes not included in the commit, so
4900 * make sure we start with the current state.
4901 */
4902 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4903
98d39494
MR
4904 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4905 struct intel_crtc_state *cstate;
4906
4907 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4908 if (IS_ERR(cstate))
4909 return PTR_ERR(cstate);
98d39494
MR
4910 }
4911
4912 return 0;
4913}
4914
2722efb9
MR
4915static void
4916skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4917 struct skl_wm_values *src,
4918 enum pipe pipe)
4919{
2722efb9
MR
4920 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4921 sizeof(dst->ddb.y_plane[pipe]));
4922 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4923 sizeof(dst->ddb.plane[pipe]));
4924}
4925
413fc530 4926static void
4927skl_print_wm_changes(const struct drm_atomic_state *state)
4928{
4929 const struct drm_device *dev = state->dev;
4930 const struct drm_i915_private *dev_priv = to_i915(dev);
4931 const struct intel_atomic_state *intel_state =
4932 to_intel_atomic_state(state);
4933 const struct drm_crtc *crtc;
4934 const struct drm_crtc_state *cstate;
413fc530 4935 const struct intel_plane *intel_plane;
413fc530 4936 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4937 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
7570498e 4938 int i;
413fc530 4939
6ebdb5a0 4940 for_each_new_crtc_in_state(state, crtc, cstate, i) {
7570498e
ML
4941 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4942 enum pipe pipe = intel_crtc->pipe;
413fc530 4943
7570498e 4944 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
d5cdfdf5 4945 enum plane_id plane_id = intel_plane->id;
413fc530 4946 const struct skl_ddb_entry *old, *new;
4947
d5cdfdf5
VS
4948 old = &old_ddb->plane[pipe][plane_id];
4949 new = &new_ddb->plane[pipe][plane_id];
413fc530 4950
413fc530 4951 if (skl_ddb_entry_equal(old, new))
4952 continue;
4953
7570498e
ML
4954 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4955 intel_plane->base.base.id,
4956 intel_plane->base.name,
4957 old->start, old->end,
4958 new->start, new->end);
413fc530 4959 }
4960 }
4961}
4962
98d39494
MR
4963static int
4964skl_compute_wm(struct drm_atomic_state *state)
4965{
4966 struct drm_crtc *crtc;
4967 struct drm_crtc_state *cstate;
734fa01f
MR
4968 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4969 struct skl_wm_values *results = &intel_state->wm_results;
367d73d2 4970 struct drm_device *dev = state->dev;
734fa01f 4971 struct skl_pipe_wm *pipe_wm;
98d39494 4972 bool changed = false;
734fa01f 4973 int ret, i;
98d39494 4974
367d73d2
ML
4975 /*
4976 * When we distrust bios wm we always need to recompute to set the
4977 * expected DDB allocations for each CRTC.
4978 */
4979 if (to_i915(dev)->wm.distrust_bios_wm)
4980 changed = true;
4981
98d39494
MR
4982 /*
4983 * If this transaction isn't actually touching any CRTC's, don't
4984 * bother with watermark calculation. Note that if we pass this
4985 * test, we're guaranteed to hold at least one CRTC state mutex,
4986 * which means we can safely use values like dev_priv->active_crtcs
4987 * since any racing commits that want to update them would need to
4988 * hold _all_ CRTC state mutexes.
4989 */
6ebdb5a0 4990 for_each_new_crtc_in_state(state, crtc, cstate, i)
98d39494 4991 changed = true;
367d73d2 4992
98d39494
MR
4993 if (!changed)
4994 return 0;
4995
734fa01f
MR
4996 /* Clear all dirty flags */
4997 results->dirty_pipes = 0;
4998
bb9d85f6 4999 ret = skl_include_affected_crtcs(state);
98d39494
MR
5000 if (ret)
5001 return ret;
5002
734fa01f
MR
5003 /*
5004 * Calculate WM's for all pipes that are part of this transaction.
5005 * Note that the DDB allocation above may have added more CRTC's that
5006 * weren't otherwise being modified (and set bits in dirty_pipes) if
5007 * pipe allocations had to change.
5008 *
5009 * FIXME: Now that we're doing this in the atomic check phase, we
5010 * should allow skl_update_pipe_wm() to return failure in cases where
5011 * no suitable watermark values can be found.
5012 */
6ebdb5a0 5013 for_each_new_crtc_in_state(state, crtc, cstate, i) {
734fa01f
MR
5014 struct intel_crtc_state *intel_cstate =
5015 to_intel_crtc_state(cstate);
03af79e0
ML
5016 const struct skl_pipe_wm *old_pipe_wm =
5017 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
734fa01f
MR
5018
5019 pipe_wm = &intel_cstate->wm.skl.optimal;
03af79e0
ML
5020 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
5021 &results->ddb, &changed);
734fa01f
MR
5022 if (ret)
5023 return ret;
5024
5025 if (changed)
5026 results->dirty_pipes |= drm_crtc_mask(crtc);
5027
5028 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
5029 /* This pipe's WM's did not change */
5030 continue;
5031
5032 intel_cstate->update_wm_pre = true;
734fa01f
MR
5033 }
5034
413fc530 5035 skl_print_wm_changes(state);
5036
98d39494
MR
5037 return 0;
5038}
5039
ccf010fb
ML
5040static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
5041 struct intel_crtc_state *cstate)
5042{
5043 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
5044 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
5045 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
e62929b3 5046 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
ccf010fb 5047 enum pipe pipe = crtc->pipe;
d5cdfdf5 5048 enum plane_id plane_id;
e62929b3
ML
5049
5050 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
5051 return;
ccf010fb
ML
5052
5053 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
e62929b3 5054
d5cdfdf5
VS
5055 for_each_plane_id_on_crtc(crtc, plane_id) {
5056 if (plane_id != PLANE_CURSOR)
5057 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
5058 ddb, plane_id);
5059 else
5060 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
5061 ddb);
5062 }
ccf010fb
ML
5063}
5064
e62929b3
ML
5065static void skl_initial_wm(struct intel_atomic_state *state,
5066 struct intel_crtc_state *cstate)
2d41c0b5 5067{
e62929b3 5068 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
432081bc 5069 struct drm_device *dev = intel_crtc->base.dev;
fac5e23e 5070 struct drm_i915_private *dev_priv = to_i915(dev);
e62929b3 5071 struct skl_wm_values *results = &state->wm_results;
2722efb9 5072 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
27082493 5073 enum pipe pipe = intel_crtc->pipe;
adda50b8 5074
432081bc 5075 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
2d41c0b5
PB
5076 return;
5077
734fa01f 5078 mutex_lock(&dev_priv->wm.wm_mutex);
2d41c0b5 5079
e62929b3
ML
5080 if (cstate->base.active_changed)
5081 skl_atomic_update_crtc_wm(state, cstate);
27082493
L
5082
5083 skl_copy_wm_for_pipe(hw_vals, results, pipe);
734fa01f
MR
5084
5085 mutex_unlock(&dev_priv->wm.wm_mutex);
2d41c0b5
PB
5086}
5087
d890565c
VS
5088static void ilk_compute_wm_config(struct drm_device *dev,
5089 struct intel_wm_config *config)
5090{
5091 struct intel_crtc *crtc;
5092
5093 /* Compute the currently _active_ config */
5094 for_each_intel_crtc(dev, crtc) {
5095 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
5096
5097 if (!wm->pipe_enabled)
5098 continue;
5099
5100 config->sprites_enabled |= wm->sprites_enabled;
5101 config->sprites_scaled |= wm->sprites_scaled;
5102 config->num_pipes_active++;
5103 }
5104}
5105
ed4a6a7c 5106static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
801bcfff 5107{
91c8a326 5108 struct drm_device *dev = &dev_priv->drm;
b9d5c839 5109 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
820c1980 5110 struct ilk_wm_maximums max;
d890565c 5111 struct intel_wm_config config = {};
820c1980 5112 struct ilk_wm_values results = {};
77c122bc 5113 enum intel_ddb_partitioning partitioning;
261a27d1 5114
d890565c
VS
5115 ilk_compute_wm_config(dev, &config);
5116
5117 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
5118 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
a485bfb8
VS
5119
5120 /* 5/6 split only in single pipe config on IVB+ */
175fded1 5121 if (INTEL_GEN(dev_priv) >= 7 &&
d890565c
VS
5122 config.num_pipes_active == 1 && config.sprites_enabled) {
5123 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
5124 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
0362c781 5125
820c1980 5126 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
861f3389 5127 } else {
198a1e9b 5128 best_lp_wm = &lp_wm_1_2;
861f3389
PZ
5129 }
5130
198a1e9b 5131 partitioning = (best_lp_wm == &lp_wm_1_2) ?
77c122bc 5132 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
801bcfff 5133
820c1980 5134 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
609cedef 5135
820c1980 5136 ilk_write_wm_values(dev_priv, &results);
1011d8c4
PZ
5137}
5138
ccf010fb
ML
5139static void ilk_initial_watermarks(struct intel_atomic_state *state,
5140 struct intel_crtc_state *cstate)
b9d5c839 5141{
ed4a6a7c
MR
5142 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5143 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
b9d5c839 5144
ed4a6a7c 5145 mutex_lock(&dev_priv->wm.wm_mutex);
e8f1f02e 5146 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
ed4a6a7c
MR
5147 ilk_program_watermarks(dev_priv);
5148 mutex_unlock(&dev_priv->wm.wm_mutex);
5149}
bf220452 5150
ccf010fb
ML
5151static void ilk_optimize_watermarks(struct intel_atomic_state *state,
5152 struct intel_crtc_state *cstate)
ed4a6a7c
MR
5153{
5154 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
5155 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
bf220452 5156
ed4a6a7c
MR
5157 mutex_lock(&dev_priv->wm.wm_mutex);
5158 if (cstate->wm.need_postvbl_update) {
e8f1f02e 5159 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
ed4a6a7c
MR
5160 ilk_program_watermarks(dev_priv);
5161 }
5162 mutex_unlock(&dev_priv->wm.wm_mutex);
b9d5c839
VS
5163}
5164
d8c0fafc 5165static inline void skl_wm_level_from_reg_val(uint32_t val,
5166 struct skl_wm_level *level)
3078999f 5167{
d8c0fafc 5168 level->plane_en = val & PLANE_WM_EN;
5169 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
5170 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
5171 PLANE_WM_LINES_MASK;
3078999f
PB
5172}
5173
bf9d99ad 5174void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
5175 struct skl_pipe_wm *out)
3078999f 5176{
d5cdfdf5 5177 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3078999f 5178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3078999f 5179 enum pipe pipe = intel_crtc->pipe;
d5cdfdf5
VS
5180 int level, max_level;
5181 enum plane_id plane_id;
d8c0fafc 5182 uint32_t val;
3078999f 5183
5db94019 5184 max_level = ilk_wm_max_level(dev_priv);
3078999f 5185
d5cdfdf5
VS
5186 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
5187 struct skl_plane_wm *wm = &out->planes[plane_id];
3078999f 5188
d8c0fafc 5189 for (level = 0; level <= max_level; level++) {
d5cdfdf5
VS
5190 if (plane_id != PLANE_CURSOR)
5191 val = I915_READ(PLANE_WM(pipe, plane_id, level));
d8c0fafc 5192 else
5193 val = I915_READ(CUR_WM(pipe, level));
3078999f 5194
d8c0fafc 5195 skl_wm_level_from_reg_val(val, &wm->wm[level]);
3078999f 5196 }
3078999f 5197
d5cdfdf5
VS
5198 if (plane_id != PLANE_CURSOR)
5199 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
d8c0fafc 5200 else
5201 val = I915_READ(CUR_WM_TRANS(pipe));
5202
5203 skl_wm_level_from_reg_val(val, &wm->trans_wm);
3078999f
PB
5204 }
5205
d8c0fafc 5206 if (!intel_crtc->active)
5207 return;
4e0963c7 5208
bf9d99ad 5209 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
3078999f
PB
5210}
5211
5212void skl_wm_get_hw_state(struct drm_device *dev)
5213{
fac5e23e 5214 struct drm_i915_private *dev_priv = to_i915(dev);
bf9d99ad 5215 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
a269c583 5216 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
3078999f 5217 struct drm_crtc *crtc;
bf9d99ad 5218 struct intel_crtc *intel_crtc;
5219 struct intel_crtc_state *cstate;
3078999f 5220
a269c583 5221 skl_ddb_get_hw_state(dev_priv, ddb);
bf9d99ad 5222 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5223 intel_crtc = to_intel_crtc(crtc);
5224 cstate = to_intel_crtc_state(crtc->state);
5225
5226 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
5227
03af79e0 5228 if (intel_crtc->active)
bf9d99ad 5229 hw->dirty_pipes |= drm_crtc_mask(crtc);
bf9d99ad 5230 }
a1de91e5 5231
279e99d7
MR
5232 if (dev_priv->active_crtcs) {
5233 /* Fully recompute DDB on first atomic commit */
5234 dev_priv->wm.distrust_bios_wm = true;
5235 } else {
5236 /* Easy/common case; just sanitize DDB now if everything off */
5237 memset(ddb, 0, sizeof(*ddb));
5238 }
3078999f
PB
5239}
5240
243e6a44
VS
5241static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
5242{
5243 struct drm_device *dev = crtc->dev;
fac5e23e 5244 struct drm_i915_private *dev_priv = to_i915(dev);
820c1980 5245 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44 5246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4e0963c7 5247 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
e8f1f02e 5248 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
243e6a44 5249 enum pipe pipe = intel_crtc->pipe;
f0f59a00 5250 static const i915_reg_t wm0_pipe_reg[] = {
243e6a44
VS
5251 [PIPE_A] = WM0_PIPEA_ILK,
5252 [PIPE_B] = WM0_PIPEB_ILK,
5253 [PIPE_C] = WM0_PIPEC_IVB,
5254 };
5255
5256 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
8652744b 5257 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ce0e0713 5258 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
243e6a44 5259
15606534
VS
5260 memset(active, 0, sizeof(*active));
5261
3ef00284 5262 active->pipe_enabled = intel_crtc->active;
2a44b76b
VS
5263
5264 if (active->pipe_enabled) {
243e6a44
VS
5265 u32 tmp = hw->wm_pipe[pipe];
5266
5267 /*
5268 * For active pipes LP0 watermark is marked as
5269 * enabled, and LP1+ watermaks as disabled since
5270 * we can't really reverse compute them in case
5271 * multiple pipes are active.
5272 */
5273 active->wm[0].enable = true;
5274 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
5275 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
5276 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
5277 active->linetime = hw->wm_linetime[pipe];
5278 } else {
5db94019 5279 int level, max_level = ilk_wm_max_level(dev_priv);
243e6a44
VS
5280
5281 /*
5282 * For inactive pipes, all watermark levels
5283 * should be marked as enabled but zeroed,
5284 * which is what we'd compute them to.
5285 */
5286 for (level = 0; level <= max_level; level++)
5287 active->wm[level].enable = true;
5288 }
4e0963c7
MR
5289
5290 intel_crtc->wm.active.ilk = *active;
243e6a44
VS
5291}
5292
6eb1a681
VS
5293#define _FW_WM(value, plane) \
5294 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
5295#define _FW_WM_VLV(value, plane) \
5296 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
5297
04548cba
VS
5298static void g4x_read_wm_values(struct drm_i915_private *dev_priv,
5299 struct g4x_wm_values *wm)
5300{
5301 uint32_t tmp;
5302
5303 tmp = I915_READ(DSPFW1);
5304 wm->sr.plane = _FW_WM(tmp, SR);
5305 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5306 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEB);
5307 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM(tmp, PLANEA);
5308
5309 tmp = I915_READ(DSPFW2);
5310 wm->fbc_en = tmp & DSPFW_FBC_SR_EN;
5311 wm->sr.fbc = _FW_WM(tmp, FBC_SR);
5312 wm->hpll.fbc = _FW_WM(tmp, FBC_HPLL_SR);
5313 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEB);
5314 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5315 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM(tmp, SPRITEA);
5316
5317 tmp = I915_READ(DSPFW3);
5318 wm->hpll_en = tmp & DSPFW_HPLL_SR_EN;
5319 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5320 wm->hpll.cursor = _FW_WM(tmp, HPLL_CURSOR);
5321 wm->hpll.plane = _FW_WM(tmp, HPLL_SR);
5322}
5323
6eb1a681
VS
5324static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
5325 struct vlv_wm_values *wm)
5326{
5327 enum pipe pipe;
5328 uint32_t tmp;
5329
5330 for_each_pipe(dev_priv, pipe) {
5331 tmp = I915_READ(VLV_DDL(pipe));
5332
1b31389c 5333 wm->ddl[pipe].plane[PLANE_PRIMARY] =
6eb1a681 5334 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
1b31389c 5335 wm->ddl[pipe].plane[PLANE_CURSOR] =
6eb1a681 5336 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
1b31389c 5337 wm->ddl[pipe].plane[PLANE_SPRITE0] =
6eb1a681 5338 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
1b31389c 5339 wm->ddl[pipe].plane[PLANE_SPRITE1] =
6eb1a681
VS
5340 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
5341 }
5342
5343 tmp = I915_READ(DSPFW1);
5344 wm->sr.plane = _FW_WM(tmp, SR);
1b31389c
VS
5345 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
5346 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
5347 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
6eb1a681
VS
5348
5349 tmp = I915_READ(DSPFW2);
1b31389c
VS
5350 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
5351 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
5352 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
6eb1a681
VS
5353
5354 tmp = I915_READ(DSPFW3);
5355 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
5356
5357 if (IS_CHERRYVIEW(dev_priv)) {
5358 tmp = I915_READ(DSPFW7_CHV);
1b31389c
VS
5359 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5360 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
6eb1a681
VS
5361
5362 tmp = I915_READ(DSPFW8_CHV);
1b31389c
VS
5363 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
5364 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
6eb1a681
VS
5365
5366 tmp = I915_READ(DSPFW9_CHV);
1b31389c
VS
5367 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
5368 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
6eb1a681
VS
5369
5370 tmp = I915_READ(DSPHOWM);
5371 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
1b31389c
VS
5372 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
5373 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
5374 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
5375 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5376 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5377 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5378 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5379 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5380 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
6eb1a681
VS
5381 } else {
5382 tmp = I915_READ(DSPFW7);
1b31389c
VS
5383 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
5384 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
6eb1a681
VS
5385
5386 tmp = I915_READ(DSPHOWM);
5387 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
1b31389c
VS
5388 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
5389 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
5390 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
5391 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
5392 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
5393 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
6eb1a681
VS
5394 }
5395}
5396
5397#undef _FW_WM
5398#undef _FW_WM_VLV
5399
04548cba
VS
5400void g4x_wm_get_hw_state(struct drm_device *dev)
5401{
5402 struct drm_i915_private *dev_priv = to_i915(dev);
5403 struct g4x_wm_values *wm = &dev_priv->wm.g4x;
5404 struct intel_crtc *crtc;
5405
5406 g4x_read_wm_values(dev_priv, wm);
5407
5408 wm->cxsr = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
5409
5410 for_each_intel_crtc(dev, crtc) {
5411 struct intel_crtc_state *crtc_state =
5412 to_intel_crtc_state(crtc->base.state);
5413 struct g4x_wm_state *active = &crtc->wm.active.g4x;
5414 struct g4x_pipe_wm *raw;
5415 enum pipe pipe = crtc->pipe;
5416 enum plane_id plane_id;
5417 int level, max_level;
5418
5419 active->cxsr = wm->cxsr;
5420 active->hpll_en = wm->hpll_en;
5421 active->fbc_en = wm->fbc_en;
5422
5423 active->sr = wm->sr;
5424 active->hpll = wm->hpll;
5425
5426 for_each_plane_id_on_crtc(crtc, plane_id) {
5427 active->wm.plane[plane_id] =
5428 wm->pipe[pipe].plane[plane_id];
5429 }
5430
5431 if (wm->cxsr && wm->hpll_en)
5432 max_level = G4X_WM_LEVEL_HPLL;
5433 else if (wm->cxsr)
5434 max_level = G4X_WM_LEVEL_SR;
5435 else
5436 max_level = G4X_WM_LEVEL_NORMAL;
5437
5438 level = G4X_WM_LEVEL_NORMAL;
5439 raw = &crtc_state->wm.g4x.raw[level];
5440 for_each_plane_id_on_crtc(crtc, plane_id)
5441 raw->plane[plane_id] = active->wm.plane[plane_id];
5442
5443 if (++level > max_level)
5444 goto out;
5445
5446 raw = &crtc_state->wm.g4x.raw[level];
5447 raw->plane[PLANE_PRIMARY] = active->sr.plane;
5448 raw->plane[PLANE_CURSOR] = active->sr.cursor;
5449 raw->plane[PLANE_SPRITE0] = 0;
5450 raw->fbc = active->sr.fbc;
5451
5452 if (++level > max_level)
5453 goto out;
5454
5455 raw = &crtc_state->wm.g4x.raw[level];
5456 raw->plane[PLANE_PRIMARY] = active->hpll.plane;
5457 raw->plane[PLANE_CURSOR] = active->hpll.cursor;
5458 raw->plane[PLANE_SPRITE0] = 0;
5459 raw->fbc = active->hpll.fbc;
5460
5461 out:
5462 for_each_plane_id_on_crtc(crtc, plane_id)
5463 g4x_raw_plane_wm_set(crtc_state, level,
5464 plane_id, USHRT_MAX);
5465 g4x_raw_fbc_wm_set(crtc_state, level, USHRT_MAX);
5466
5467 crtc_state->wm.g4x.optimal = *active;
5468 crtc_state->wm.g4x.intermediate = *active;
5469
5470 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite=%d\n",
5471 pipe_name(pipe),
5472 wm->pipe[pipe].plane[PLANE_PRIMARY],
5473 wm->pipe[pipe].plane[PLANE_CURSOR],
5474 wm->pipe[pipe].plane[PLANE_SPRITE0]);
5475 }
5476
5477 DRM_DEBUG_KMS("Initial SR watermarks: plane=%d, cursor=%d fbc=%d\n",
5478 wm->sr.plane, wm->sr.cursor, wm->sr.fbc);
5479 DRM_DEBUG_KMS("Initial HPLL watermarks: plane=%d, SR cursor=%d fbc=%d\n",
5480 wm->hpll.plane, wm->hpll.cursor, wm->hpll.fbc);
5481 DRM_DEBUG_KMS("Initial SR=%s HPLL=%s FBC=%s\n",
5482 yesno(wm->cxsr), yesno(wm->hpll_en), yesno(wm->fbc_en));
5483}
5484
5485void g4x_wm_sanitize(struct drm_i915_private *dev_priv)
5486{
5487 struct intel_plane *plane;
5488 struct intel_crtc *crtc;
5489
5490 mutex_lock(&dev_priv->wm.wm_mutex);
5491
5492 for_each_intel_plane(&dev_priv->drm, plane) {
5493 struct intel_crtc *crtc =
5494 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5495 struct intel_crtc_state *crtc_state =
5496 to_intel_crtc_state(crtc->base.state);
5497 struct intel_plane_state *plane_state =
5498 to_intel_plane_state(plane->base.state);
5499 struct g4x_wm_state *wm_state = &crtc_state->wm.g4x.optimal;
5500 enum plane_id plane_id = plane->id;
5501 int level;
5502
5503 if (plane_state->base.visible)
5504 continue;
5505
5506 for (level = 0; level < 3; level++) {
5507 struct g4x_pipe_wm *raw =
5508 &crtc_state->wm.g4x.raw[level];
5509
5510 raw->plane[plane_id] = 0;
5511 wm_state->wm.plane[plane_id] = 0;
5512 }
5513
5514 if (plane_id == PLANE_PRIMARY) {
5515 for (level = 0; level < 3; level++) {
5516 struct g4x_pipe_wm *raw =
5517 &crtc_state->wm.g4x.raw[level];
5518 raw->fbc = 0;
5519 }
5520
5521 wm_state->sr.fbc = 0;
5522 wm_state->hpll.fbc = 0;
5523 wm_state->fbc_en = false;
5524 }
5525 }
5526
5527 for_each_intel_crtc(&dev_priv->drm, crtc) {
5528 struct intel_crtc_state *crtc_state =
5529 to_intel_crtc_state(crtc->base.state);
5530
5531 crtc_state->wm.g4x.intermediate =
5532 crtc_state->wm.g4x.optimal;
5533 crtc->wm.active.g4x = crtc_state->wm.g4x.optimal;
5534 }
5535
5536 g4x_program_watermarks(dev_priv);
5537
5538 mutex_unlock(&dev_priv->wm.wm_mutex);
5539}
5540
6eb1a681
VS
5541void vlv_wm_get_hw_state(struct drm_device *dev)
5542{
5543 struct drm_i915_private *dev_priv = to_i915(dev);
5544 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
f07d43d2 5545 struct intel_crtc *crtc;
6eb1a681
VS
5546 u32 val;
5547
5548 vlv_read_wm_values(dev_priv, wm);
5549
6eb1a681
VS
5550 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
5551 wm->level = VLV_WM_LEVEL_PM2;
5552
5553 if (IS_CHERRYVIEW(dev_priv)) {
5554 mutex_lock(&dev_priv->rps.hw_lock);
5555
5556 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5557 if (val & DSP_MAXFIFO_PM5_ENABLE)
5558 wm->level = VLV_WM_LEVEL_PM5;
5559
58590c14
VS
5560 /*
5561 * If DDR DVFS is disabled in the BIOS, Punit
5562 * will never ack the request. So if that happens
5563 * assume we don't have to enable/disable DDR DVFS
5564 * dynamically. To test that just set the REQ_ACK
5565 * bit to poke the Punit, but don't change the
5566 * HIGH/LOW bits so that we don't actually change
5567 * the current state.
5568 */
6eb1a681 5569 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
58590c14
VS
5570 val |= FORCE_DDR_FREQ_REQ_ACK;
5571 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
5572
5573 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
5574 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
5575 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
5576 "assuming DDR DVFS is disabled\n");
5577 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
5578 } else {
5579 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
5580 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
5581 wm->level = VLV_WM_LEVEL_DDR_DVFS;
5582 }
6eb1a681
VS
5583
5584 mutex_unlock(&dev_priv->rps.hw_lock);
5585 }
5586
ff32c54e
VS
5587 for_each_intel_crtc(dev, crtc) {
5588 struct intel_crtc_state *crtc_state =
5589 to_intel_crtc_state(crtc->base.state);
5590 struct vlv_wm_state *active = &crtc->wm.active.vlv;
5591 const struct vlv_fifo_state *fifo_state =
5592 &crtc_state->wm.vlv.fifo_state;
5593 enum pipe pipe = crtc->pipe;
5594 enum plane_id plane_id;
5595 int level;
5596
5597 vlv_get_fifo_size(crtc_state);
5598
5599 active->num_levels = wm->level + 1;
5600 active->cxsr = wm->cxsr;
5601
ff32c54e 5602 for (level = 0; level < active->num_levels; level++) {
114d7dc0 5603 struct g4x_pipe_wm *raw =
ff32c54e
VS
5604 &crtc_state->wm.vlv.raw[level];
5605
5606 active->sr[level].plane = wm->sr.plane;
5607 active->sr[level].cursor = wm->sr.cursor;
5608
5609 for_each_plane_id_on_crtc(crtc, plane_id) {
5610 active->wm[level].plane[plane_id] =
5611 wm->pipe[pipe].plane[plane_id];
5612
5613 raw->plane[plane_id] =
5614 vlv_invert_wm_value(active->wm[level].plane[plane_id],
5615 fifo_state->plane[plane_id]);
5616 }
5617 }
5618
5619 for_each_plane_id_on_crtc(crtc, plane_id)
5620 vlv_raw_plane_wm_set(crtc_state, level,
5621 plane_id, USHRT_MAX);
5622 vlv_invalidate_wms(crtc, active, level);
5623
5624 crtc_state->wm.vlv.optimal = *active;
4841da51 5625 crtc_state->wm.vlv.intermediate = *active;
ff32c54e 5626
6eb1a681 5627 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
1b31389c
VS
5628 pipe_name(pipe),
5629 wm->pipe[pipe].plane[PLANE_PRIMARY],
5630 wm->pipe[pipe].plane[PLANE_CURSOR],
5631 wm->pipe[pipe].plane[PLANE_SPRITE0],
5632 wm->pipe[pipe].plane[PLANE_SPRITE1]);
ff32c54e 5633 }
6eb1a681
VS
5634
5635 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
5636 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
5637}
5638
602ae835
VS
5639void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
5640{
5641 struct intel_plane *plane;
5642 struct intel_crtc *crtc;
5643
5644 mutex_lock(&dev_priv->wm.wm_mutex);
5645
5646 for_each_intel_plane(&dev_priv->drm, plane) {
5647 struct intel_crtc *crtc =
5648 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
5649 struct intel_crtc_state *crtc_state =
5650 to_intel_crtc_state(crtc->base.state);
5651 struct intel_plane_state *plane_state =
5652 to_intel_plane_state(plane->base.state);
5653 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
5654 const struct vlv_fifo_state *fifo_state =
5655 &crtc_state->wm.vlv.fifo_state;
5656 enum plane_id plane_id = plane->id;
5657 int level;
5658
5659 if (plane_state->base.visible)
5660 continue;
5661
5662 for (level = 0; level < wm_state->num_levels; level++) {
114d7dc0 5663 struct g4x_pipe_wm *raw =
602ae835
VS
5664 &crtc_state->wm.vlv.raw[level];
5665
5666 raw->plane[plane_id] = 0;
5667
5668 wm_state->wm[level].plane[plane_id] =
5669 vlv_invert_wm_value(raw->plane[plane_id],
5670 fifo_state->plane[plane_id]);
5671 }
5672 }
5673
5674 for_each_intel_crtc(&dev_priv->drm, crtc) {
5675 struct intel_crtc_state *crtc_state =
5676 to_intel_crtc_state(crtc->base.state);
5677
5678 crtc_state->wm.vlv.intermediate =
5679 crtc_state->wm.vlv.optimal;
5680 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
5681 }
5682
5683 vlv_program_watermarks(dev_priv);
5684
5685 mutex_unlock(&dev_priv->wm.wm_mutex);
5686}
5687
243e6a44
VS
5688void ilk_wm_get_hw_state(struct drm_device *dev)
5689{
fac5e23e 5690 struct drm_i915_private *dev_priv = to_i915(dev);
820c1980 5691 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
5692 struct drm_crtc *crtc;
5693
70e1e0ec 5694 for_each_crtc(dev, crtc)
243e6a44
VS
5695 ilk_pipe_wm_get_hw_state(crtc);
5696
5697 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
5698 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
5699 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
5700
5701 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
175fded1 5702 if (INTEL_GEN(dev_priv) >= 7) {
cfa7698b
VS
5703 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
5704 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
5705 }
243e6a44 5706
8652744b 5707 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ac9545fd
VS
5708 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
5709 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
fd6b8f43 5710 else if (IS_IVYBRIDGE(dev_priv))
ac9545fd
VS
5711 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
5712 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
243e6a44
VS
5713
5714 hw->enable_fbc_wm =
5715 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
5716}
5717
b445e3b0
ED
5718/**
5719 * intel_update_watermarks - update FIFO watermark values based on current modes
5720 *
5721 * Calculate watermark values for the various WM regs based on current mode
5722 * and plane configuration.
5723 *
5724 * There are several cases to deal with here:
5725 * - normal (i.e. non-self-refresh)
5726 * - self-refresh (SR) mode
5727 * - lines are large relative to FIFO size (buffer can hold up to 2)
5728 * - lines are small relative to FIFO size (buffer can hold more than 2
5729 * lines), so need to account for TLB latency
5730 *
5731 * The normal calculation is:
5732 * watermark = dotclock * bytes per pixel * latency
5733 * where latency is platform & configuration dependent (we assume pessimal
5734 * values here).
5735 *
5736 * The SR calculation is:
5737 * watermark = (trunc(latency/line time)+1) * surface width *
5738 * bytes per pixel
5739 * where
5740 * line time = htotal / dotclock
5741 * surface width = hdisplay for normal plane and 64 for cursor
5742 * and latency is assumed to be high, as above.
5743 *
5744 * The final value programmed to the register should always be rounded up,
5745 * and include an extra 2 entries to account for clock crossings.
5746 *
5747 * We don't use the sprite, so we can ignore that. And on Crestline we have
5748 * to set the non-SR watermarks to 8.
5749 */
432081bc 5750void intel_update_watermarks(struct intel_crtc *crtc)
b445e3b0 5751{
432081bc 5752 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
b445e3b0
ED
5753
5754 if (dev_priv->display.update_wm)
46ba614c 5755 dev_priv->display.update_wm(crtc);
b445e3b0
ED
5756}
5757
e2828914 5758/*
9270388e 5759 * Lock protecting IPS related data structures
9270388e
DV
5760 */
5761DEFINE_SPINLOCK(mchdev_lock);
5762
5763/* Global for IPS driver to get at the current i915 device. Protected by
5764 * mchdev_lock. */
5765static struct drm_i915_private *i915_mch_dev;
5766
91d14251 5767bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 5768{
2b4e57bd
ED
5769 u16 rgvswctl;
5770
67520415 5771 lockdep_assert_held(&mchdev_lock);
9270388e 5772
2b4e57bd
ED
5773 rgvswctl = I915_READ16(MEMSWCTL);
5774 if (rgvswctl & MEMCTL_CMD_STS) {
5775 DRM_DEBUG("gpu busy, RCS change rejected\n");
5776 return false; /* still busy with another command */
5777 }
5778
5779 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5780 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5781 I915_WRITE16(MEMSWCTL, rgvswctl);
5782 POSTING_READ16(MEMSWCTL);
5783
5784 rgvswctl |= MEMCTL_CMD_STS;
5785 I915_WRITE16(MEMSWCTL, rgvswctl);
5786
5787 return true;
5788}
5789
91d14251 5790static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
2b4e57bd 5791{
84f1b20f 5792 u32 rgvmodectl;
2b4e57bd
ED
5793 u8 fmax, fmin, fstart, vstart;
5794
9270388e
DV
5795 spin_lock_irq(&mchdev_lock);
5796
84f1b20f
TU
5797 rgvmodectl = I915_READ(MEMMODECTL);
5798
2b4e57bd
ED
5799 /* Enable temp reporting */
5800 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5801 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5802
5803 /* 100ms RC evaluation intervals */
5804 I915_WRITE(RCUPEI, 100000);
5805 I915_WRITE(RCDNEI, 100000);
5806
5807 /* Set max/min thresholds to 90ms and 80ms respectively */
5808 I915_WRITE(RCBMAXAVG, 90000);
5809 I915_WRITE(RCBMINAVG, 80000);
5810
5811 I915_WRITE(MEMIHYST, 1);
5812
5813 /* Set up min, max, and cur for interrupt handling */
5814 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5815 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5816 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5817 MEMMODE_FSTART_SHIFT;
5818
616847e7 5819 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
2b4e57bd
ED
5820 PXVFREQ_PX_SHIFT;
5821
20e4d407
DV
5822 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5823 dev_priv->ips.fstart = fstart;
2b4e57bd 5824
20e4d407
DV
5825 dev_priv->ips.max_delay = fstart;
5826 dev_priv->ips.min_delay = fmin;
5827 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
5828
5829 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5830 fmax, fmin, fstart);
5831
5832 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5833
5834 /*
5835 * Interrupts will be enabled in ironlake_irq_postinstall
5836 */
5837
5838 I915_WRITE(VIDSTART, vstart);
5839 POSTING_READ(VIDSTART);
5840
5841 rgvmodectl |= MEMMODE_SWMODE_EN;
5842 I915_WRITE(MEMMODECTL, rgvmodectl);
5843
9270388e 5844 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 5845 DRM_ERROR("stuck trying to change perf mode\n");
dd92d8de 5846 mdelay(1);
2b4e57bd 5847
91d14251 5848 ironlake_set_drps(dev_priv, fstart);
2b4e57bd 5849
7d81c3e0
VS
5850 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5851 I915_READ(DDREC) + I915_READ(CSIEC);
20e4d407 5852 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
7d81c3e0 5853 dev_priv->ips.last_count2 = I915_READ(GFXEC);
5ed0bdf2 5854 dev_priv->ips.last_time2 = ktime_get_raw_ns();
9270388e
DV
5855
5856 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
5857}
5858
91d14251 5859static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
2b4e57bd 5860{
9270388e
DV
5861 u16 rgvswctl;
5862
5863 spin_lock_irq(&mchdev_lock);
5864
5865 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
5866
5867 /* Ack interrupts, disable EFC interrupt */
5868 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5869 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5870 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5871 I915_WRITE(DEIIR, DE_PCU_EVENT);
5872 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5873
5874 /* Go back to the starting frequency */
91d14251 5875 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
dd92d8de 5876 mdelay(1);
2b4e57bd
ED
5877 rgvswctl |= MEMCTL_CMD_STS;
5878 I915_WRITE(MEMSWCTL, rgvswctl);
dd92d8de 5879 mdelay(1);
2b4e57bd 5880
9270388e 5881 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
5882}
5883
acbe9475
DV
5884/* There's a funny hw issue where the hw returns all 0 when reading from
5885 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5886 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5887 * all limits and the gpu stuck at whatever frequency it is at atm).
5888 */
74ef1173 5889static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 5890{
7b9e0ae6 5891 u32 limits;
2b4e57bd 5892
20b46e59
DV
5893 /* Only set the down limit when we've reached the lowest level to avoid
5894 * getting more interrupts, otherwise leave this clear. This prevents a
5895 * race in the hw when coming out of rc6: There's a tiny window where
5896 * the hw runs at the minimal clock before selecting the desired
5897 * frequency, if the down threshold expires in that window we will not
5898 * receive a down interrupt. */
2d1fe073 5899 if (IS_GEN9(dev_priv)) {
74ef1173
AG
5900 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5901 if (val <= dev_priv->rps.min_freq_softlimit)
5902 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5903 } else {
5904 limits = dev_priv->rps.max_freq_softlimit << 24;
5905 if (val <= dev_priv->rps.min_freq_softlimit)
5906 limits |= dev_priv->rps.min_freq_softlimit << 16;
5907 }
20b46e59
DV
5908
5909 return limits;
5910}
5911
dd75fdc8
CW
5912static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5913{
5914 int new_power;
8a586437
AG
5915 u32 threshold_up = 0, threshold_down = 0; /* in % */
5916 u32 ei_up = 0, ei_down = 0;
dd75fdc8
CW
5917
5918 new_power = dev_priv->rps.power;
5919 switch (dev_priv->rps.power) {
5920 case LOW_POWER:
a72b5623
CW
5921 if (val > dev_priv->rps.efficient_freq + 1 &&
5922 val > dev_priv->rps.cur_freq)
dd75fdc8
CW
5923 new_power = BETWEEN;
5924 break;
5925
5926 case BETWEEN:
a72b5623
CW
5927 if (val <= dev_priv->rps.efficient_freq &&
5928 val < dev_priv->rps.cur_freq)
dd75fdc8 5929 new_power = LOW_POWER;
a72b5623
CW
5930 else if (val >= dev_priv->rps.rp0_freq &&
5931 val > dev_priv->rps.cur_freq)
dd75fdc8
CW
5932 new_power = HIGH_POWER;
5933 break;
5934
5935 case HIGH_POWER:
a72b5623
CW
5936 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5937 val < dev_priv->rps.cur_freq)
dd75fdc8
CW
5938 new_power = BETWEEN;
5939 break;
5940 }
5941 /* Max/min bins are special */
aed242ff 5942 if (val <= dev_priv->rps.min_freq_softlimit)
dd75fdc8 5943 new_power = LOW_POWER;
aed242ff 5944 if (val >= dev_priv->rps.max_freq_softlimit)
dd75fdc8
CW
5945 new_power = HIGH_POWER;
5946 if (new_power == dev_priv->rps.power)
5947 return;
5948
5949 /* Note the units here are not exactly 1us, but 1280ns. */
5950 switch (new_power) {
5951 case LOW_POWER:
5952 /* Upclock if more than 95% busy over 16ms */
8a586437
AG
5953 ei_up = 16000;
5954 threshold_up = 95;
dd75fdc8
CW
5955
5956 /* Downclock if less than 85% busy over 32ms */
8a586437
AG
5957 ei_down = 32000;
5958 threshold_down = 85;
dd75fdc8
CW
5959 break;
5960
5961 case BETWEEN:
5962 /* Upclock if more than 90% busy over 13ms */
8a586437
AG
5963 ei_up = 13000;
5964 threshold_up = 90;
dd75fdc8
CW
5965
5966 /* Downclock if less than 75% busy over 32ms */
8a586437
AG
5967 ei_down = 32000;
5968 threshold_down = 75;
dd75fdc8
CW
5969 break;
5970
5971 case HIGH_POWER:
5972 /* Upclock if more than 85% busy over 10ms */
8a586437
AG
5973 ei_up = 10000;
5974 threshold_up = 85;
dd75fdc8
CW
5975
5976 /* Downclock if less than 60% busy over 32ms */
8a586437
AG
5977 ei_down = 32000;
5978 threshold_down = 60;
dd75fdc8
CW
5979 break;
5980 }
5981
6067a27d
MK
5982 /* When byt can survive without system hang with dynamic
5983 * sw freq adjustments, this restriction can be lifted.
5984 */
5985 if (IS_VALLEYVIEW(dev_priv))
5986 goto skip_hw_write;
5987
8a586437 5988 I915_WRITE(GEN6_RP_UP_EI,
a72b5623 5989 GT_INTERVAL_FROM_US(dev_priv, ei_up));
8a586437 5990 I915_WRITE(GEN6_RP_UP_THRESHOLD,
a72b5623
CW
5991 GT_INTERVAL_FROM_US(dev_priv,
5992 ei_up * threshold_up / 100));
8a586437
AG
5993
5994 I915_WRITE(GEN6_RP_DOWN_EI,
a72b5623 5995 GT_INTERVAL_FROM_US(dev_priv, ei_down));
8a586437 5996 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
a72b5623
CW
5997 GT_INTERVAL_FROM_US(dev_priv,
5998 ei_down * threshold_down / 100));
5999
6000 I915_WRITE(GEN6_RP_CONTROL,
6001 GEN6_RP_MEDIA_TURBO |
6002 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6003 GEN6_RP_MEDIA_IS_GFX |
6004 GEN6_RP_ENABLE |
6005 GEN6_RP_UP_BUSY_AVG |
6006 GEN6_RP_DOWN_IDLE_AVG);
8a586437 6007
6067a27d 6008skip_hw_write:
dd75fdc8 6009 dev_priv->rps.power = new_power;
8fb55197
CW
6010 dev_priv->rps.up_threshold = threshold_up;
6011 dev_priv->rps.down_threshold = threshold_down;
dd75fdc8
CW
6012 dev_priv->rps.last_adj = 0;
6013}
6014
2876ce73
CW
6015static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
6016{
6017 u32 mask = 0;
6018
e0e8c7cb 6019 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
2876ce73 6020 if (val > dev_priv->rps.min_freq_softlimit)
e0e8c7cb 6021 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
2876ce73 6022 if (val < dev_priv->rps.max_freq_softlimit)
6f4b12f8 6023 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
2876ce73 6024
7b3c29f6
CW
6025 mask &= dev_priv->pm_rps_events;
6026
59d02a1f 6027 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
2876ce73
CW
6028}
6029
b8a5ff8d
JM
6030/* gen6_set_rps is called to update the frequency request, but should also be
6031 * called when the range (min_delay and max_delay) is modified so that we can
6032 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
9fcee2f7 6033static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
20b46e59 6034{
eb64cad1
CW
6035 /* min/max delay may still have been modified so be sure to
6036 * write the limits value.
6037 */
6038 if (val != dev_priv->rps.cur_freq) {
6039 gen6_set_rps_thresholds(dev_priv, val);
b8a5ff8d 6040
dc97997a 6041 if (IS_GEN9(dev_priv))
5704195c
AG
6042 I915_WRITE(GEN6_RPNSWREQ,
6043 GEN9_FREQUENCY(val));
dc97997a 6044 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
eb64cad1
CW
6045 I915_WRITE(GEN6_RPNSWREQ,
6046 HSW_FREQUENCY(val));
6047 else
6048 I915_WRITE(GEN6_RPNSWREQ,
6049 GEN6_FREQUENCY(val) |
6050 GEN6_OFFSET(0) |
6051 GEN6_AGGRESSIVE_TURBO);
b8a5ff8d 6052 }
7b9e0ae6 6053
7b9e0ae6
CW
6054 /* Make sure we continue to get interrupts
6055 * until we hit the minimum or maximum frequencies.
6056 */
74ef1173 6057 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
2876ce73 6058 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
7b9e0ae6 6059
b39fb297 6060 dev_priv->rps.cur_freq = val;
0f94592e 6061 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
9fcee2f7
CW
6062
6063 return 0;
2b4e57bd
ED
6064}
6065
9fcee2f7 6066static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
ffe02b40 6067{
9fcee2f7
CW
6068 int err;
6069
dc97997a 6070 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
ffe02b40
VS
6071 "Odd GPU freq value\n"))
6072 val &= ~1;
6073
cd25dd5b
D
6074 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
6075
8fb55197 6076 if (val != dev_priv->rps.cur_freq) {
9fcee2f7
CW
6077 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
6078 if (err)
6079 return err;
6080
db4c5e0b 6081 gen6_set_rps_thresholds(dev_priv, val);
8fb55197 6082 }
ffe02b40 6083
ffe02b40
VS
6084 dev_priv->rps.cur_freq = val;
6085 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
9fcee2f7
CW
6086
6087 return 0;
ffe02b40
VS
6088}
6089
a7f6e231 6090/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
76c3552f
D
6091 *
6092 * * If Gfx is Idle, then
a7f6e231
D
6093 * 1. Forcewake Media well.
6094 * 2. Request idle freq.
6095 * 3. Release Forcewake of Media well.
76c3552f
D
6096*/
6097static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
6098{
aed242ff 6099 u32 val = dev_priv->rps.idle_freq;
9fcee2f7 6100 int err;
5549d25f 6101
aed242ff 6102 if (dev_priv->rps.cur_freq <= val)
76c3552f
D
6103 return;
6104
c9efef7b
CW
6105 /* The punit delays the write of the frequency and voltage until it
6106 * determines the GPU is awake. During normal usage we don't want to
6107 * waste power changing the frequency if the GPU is sleeping (rc6).
6108 * However, the GPU and driver is now idle and we do not want to delay
6109 * switching to minimum voltage (reducing power whilst idle) as we do
6110 * not expect to be woken in the near future and so must flush the
6111 * change by waking the device.
6112 *
6113 * We choose to take the media powerwell (either would do to trick the
6114 * punit into committing the voltage change) as that takes a lot less
6115 * power than the render powerwell.
6116 */
a7f6e231 6117 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
9fcee2f7 6118 err = valleyview_set_rps(dev_priv, val);
a7f6e231 6119 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
9fcee2f7
CW
6120
6121 if (err)
6122 DRM_ERROR("Failed to set RPS for idle\n");
76c3552f
D
6123}
6124
43cf3bf0
CW
6125void gen6_rps_busy(struct drm_i915_private *dev_priv)
6126{
6127 mutex_lock(&dev_priv->rps.hw_lock);
6128 if (dev_priv->rps.enabled) {
bd64818d
CW
6129 u8 freq;
6130
e0e8c7cb 6131 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
43cf3bf0
CW
6132 gen6_rps_reset_ei(dev_priv);
6133 I915_WRITE(GEN6_PMINTRMSK,
6134 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
2b83c4c4 6135
c33d247d
CW
6136 gen6_enable_rps_interrupts(dev_priv);
6137
bd64818d
CW
6138 /* Use the user's desired frequency as a guide, but for better
6139 * performance, jump directly to RPe as our starting frequency.
6140 */
6141 freq = max(dev_priv->rps.cur_freq,
6142 dev_priv->rps.efficient_freq);
6143
9fcee2f7 6144 if (intel_set_rps(dev_priv,
bd64818d 6145 clamp(freq,
9fcee2f7
CW
6146 dev_priv->rps.min_freq_softlimit,
6147 dev_priv->rps.max_freq_softlimit)))
6148 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
43cf3bf0
CW
6149 }
6150 mutex_unlock(&dev_priv->rps.hw_lock);
6151}
6152
b29c19b6
CW
6153void gen6_rps_idle(struct drm_i915_private *dev_priv)
6154{
c33d247d
CW
6155 /* Flush our bottom-half so that it does not race with us
6156 * setting the idle frequency and so that it is bounded by
6157 * our rpm wakeref. And then disable the interrupts to stop any
6158 * futher RPS reclocking whilst we are asleep.
6159 */
6160 gen6_disable_rps_interrupts(dev_priv);
6161
b29c19b6 6162 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 6163 if (dev_priv->rps.enabled) {
dc97997a 6164 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
76c3552f 6165 vlv_set_rps_idle(dev_priv);
7526ed79 6166 else
dc97997a 6167 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
c0951f0c 6168 dev_priv->rps.last_adj = 0;
12c100bf
VS
6169 I915_WRITE(GEN6_PMINTRMSK,
6170 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
c0951f0c 6171 }
8d3afd7d 6172 mutex_unlock(&dev_priv->rps.hw_lock);
1854d5ca 6173
8d3afd7d 6174 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
6175 while (!list_empty(&dev_priv->rps.clients))
6176 list_del_init(dev_priv->rps.clients.next);
8d3afd7d 6177 spin_unlock(&dev_priv->rps.client_lock);
b29c19b6
CW
6178}
6179
1854d5ca 6180void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
6181 struct intel_rps_client *rps,
6182 unsigned long submitted)
b29c19b6 6183{
8d3afd7d
CW
6184 /* This is intentionally racy! We peek at the state here, then
6185 * validate inside the RPS worker.
6186 */
67d97da3 6187 if (!(dev_priv->gt.awake &&
8d3afd7d 6188 dev_priv->rps.enabled &&
29ecd78d 6189 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
8d3afd7d 6190 return;
43cf3bf0 6191
e61b9958
CW
6192 /* Force a RPS boost (and don't count it against the client) if
6193 * the GPU is severely congested.
6194 */
d0bc54f2 6195 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
e61b9958
CW
6196 rps = NULL;
6197
8d3afd7d
CW
6198 spin_lock(&dev_priv->rps.client_lock);
6199 if (rps == NULL || list_empty(&rps->link)) {
6200 spin_lock_irq(&dev_priv->irq_lock);
6201 if (dev_priv->rps.interrupts_enabled) {
6202 dev_priv->rps.client_boost = true;
c33d247d 6203 schedule_work(&dev_priv->rps.work);
8d3afd7d
CW
6204 }
6205 spin_unlock_irq(&dev_priv->irq_lock);
1854d5ca 6206
2e1b8730
CW
6207 if (rps != NULL) {
6208 list_add(&rps->link, &dev_priv->rps.clients);
6209 rps->boosts++;
1854d5ca
CW
6210 } else
6211 dev_priv->rps.boosts++;
c0951f0c 6212 }
8d3afd7d 6213 spin_unlock(&dev_priv->rps.client_lock);
b29c19b6
CW
6214}
6215
9fcee2f7 6216int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
0a073b84 6217{
9fcee2f7
CW
6218 int err;
6219
cfd1c488
CW
6220 lockdep_assert_held(&dev_priv->rps.hw_lock);
6221 GEM_BUG_ON(val > dev_priv->rps.max_freq);
6222 GEM_BUG_ON(val < dev_priv->rps.min_freq);
6223
76e4e4b5
CW
6224 if (!dev_priv->rps.enabled) {
6225 dev_priv->rps.cur_freq = val;
6226 return 0;
6227 }
6228
dc97997a 6229 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
9fcee2f7 6230 err = valleyview_set_rps(dev_priv, val);
ffe02b40 6231 else
9fcee2f7
CW
6232 err = gen6_set_rps(dev_priv, val);
6233
6234 return err;
0a073b84
JB
6235}
6236
dc97997a 6237static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
20e49366 6238{
20e49366 6239 I915_WRITE(GEN6_RC_CONTROL, 0);
38c23527 6240 I915_WRITE(GEN9_PG_ENABLE, 0);
20e49366
ZW
6241}
6242
dc97997a 6243static void gen9_disable_rps(struct drm_i915_private *dev_priv)
2030d684 6244{
2030d684
AG
6245 I915_WRITE(GEN6_RP_CONTROL, 0);
6246}
6247
dc97997a 6248static void gen6_disable_rps(struct drm_i915_private *dev_priv)
d20d4f0c 6249{
d20d4f0c 6250 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 6251 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
2030d684 6252 I915_WRITE(GEN6_RP_CONTROL, 0);
44fc7d5c
DV
6253}
6254
dc97997a 6255static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
38807746 6256{
38807746
D
6257 I915_WRITE(GEN6_RC_CONTROL, 0);
6258}
6259
dc97997a 6260static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
44fc7d5c 6261{
98a2e5f9
D
6262 /* we're doing forcewake before Disabling RC6,
6263 * This what the BIOS expects when going into suspend */
59bad947 6264 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
98a2e5f9 6265
44fc7d5c 6266 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 6267
59bad947 6268 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d20d4f0c
JB
6269}
6270
dc97997a 6271static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
dc39fff7 6272{
dc97997a 6273 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
91ca689a
ID
6274 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
6275 mode = GEN6_RC_CTL_RC6_ENABLE;
6276 else
6277 mode = 0;
6278 }
dc97997a 6279 if (HAS_RC6p(dev_priv))
b99d49cc
ID
6280 DRM_DEBUG_DRIVER("Enabling RC6 states: "
6281 "RC6 %s RC6p %s RC6pp %s\n",
6282 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
6283 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
6284 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
58abf1da
RV
6285
6286 else
b99d49cc
ID
6287 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
6288 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
dc39fff7
BW
6289}
6290
dc97997a 6291static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
274008e8 6292{
72e96d64 6293 struct i915_ggtt *ggtt = &dev_priv->ggtt;
274008e8
SAK
6294 bool enable_rc6 = true;
6295 unsigned long rc6_ctx_base;
fc619841
ID
6296 u32 rc_ctl;
6297 int rc_sw_target;
6298
6299 rc_ctl = I915_READ(GEN6_RC_CONTROL);
6300 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
6301 RC_SW_TARGET_STATE_SHIFT;
6302 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
6303 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
6304 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
6305 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
6306 rc_sw_target);
274008e8
SAK
6307
6308 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
b99d49cc 6309 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
274008e8
SAK
6310 enable_rc6 = false;
6311 }
6312
6313 /*
6314 * The exact context size is not known for BXT, so assume a page size
6315 * for this check.
6316 */
6317 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
72e96d64
JL
6318 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
6319 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
6320 ggtt->stolen_reserved_size))) {
b99d49cc 6321 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
274008e8
SAK
6322 enable_rc6 = false;
6323 }
6324
6325 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
6326 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
6327 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
6328 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
b99d49cc 6329 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
274008e8
SAK
6330 enable_rc6 = false;
6331 }
6332
fc619841
ID
6333 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
6334 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
6335 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
6336 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
6337 enable_rc6 = false;
6338 }
6339
6340 if (!I915_READ(GEN6_GFXPAUSE)) {
6341 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
6342 enable_rc6 = false;
6343 }
6344
6345 if (!I915_READ(GEN8_MISC_CTRL0)) {
6346 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
274008e8
SAK
6347 enable_rc6 = false;
6348 }
6349
6350 return enable_rc6;
6351}
6352
dc97997a 6353int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
2b4e57bd 6354{
e7d66d89 6355 /* No RC6 before Ironlake and code is gone for ilk. */
dc97997a 6356 if (INTEL_INFO(dev_priv)->gen < 6)
e6069ca8
ID
6357 return 0;
6358
274008e8
SAK
6359 if (!enable_rc6)
6360 return 0;
6361
cc3f90f0 6362 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
274008e8
SAK
6363 DRM_INFO("RC6 disabled by BIOS\n");
6364 return 0;
6365 }
6366
456470eb 6367 /* Respect the kernel parameter if it is set */
e6069ca8
ID
6368 if (enable_rc6 >= 0) {
6369 int mask;
6370
dc97997a 6371 if (HAS_RC6p(dev_priv))
e6069ca8
ID
6372 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
6373 INTEL_RC6pp_ENABLE;
6374 else
6375 mask = INTEL_RC6_ENABLE;
6376
6377 if ((enable_rc6 & mask) != enable_rc6)
b99d49cc
ID
6378 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
6379 "(requested %d, valid %d)\n",
6380 enable_rc6 & mask, enable_rc6, mask);
e6069ca8
ID
6381
6382 return enable_rc6 & mask;
6383 }
2b4e57bd 6384
dc97997a 6385 if (IS_IVYBRIDGE(dev_priv))
cca84a1f 6386 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8bade1ad
BW
6387
6388 return INTEL_RC6_ENABLE;
2b4e57bd
ED
6389}
6390
dc97997a 6391static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
3280e8b0
BW
6392{
6393 /* All of these values are in units of 50MHz */
773ea9a8 6394
93ee2920 6395 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
cc3f90f0 6396 if (IS_GEN9_LP(dev_priv)) {
773ea9a8 6397 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
35040562
BP
6398 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
6399 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6400 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
6401 } else {
773ea9a8 6402 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
35040562
BP
6403 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
6404 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
6405 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
6406 }
3280e8b0 6407 /* hw_max = RP0 until we check for overclocking */
773ea9a8 6408 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3280e8b0 6409
93ee2920 6410 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
dc97997a 6411 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
b976dc53 6412 IS_GEN9_BC(dev_priv)) {
773ea9a8
CW
6413 u32 ddcc_status = 0;
6414
6415 if (sandybridge_pcode_read(dev_priv,
6416 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
6417 &ddcc_status) == 0)
93ee2920 6418 dev_priv->rps.efficient_freq =
46efa4ab
TR
6419 clamp_t(u8,
6420 ((ddcc_status >> 8) & 0xff),
6421 dev_priv->rps.min_freq,
6422 dev_priv->rps.max_freq);
93ee2920
TR
6423 }
6424
b976dc53 6425 if (IS_GEN9_BC(dev_priv)) {
c5e0688c 6426 /* Store the frequency values in 16.66 MHZ units, which is
773ea9a8
CW
6427 * the natural hardware unit for SKL
6428 */
c5e0688c
AG
6429 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
6430 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
6431 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
6432 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
6433 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
6434 }
3280e8b0
BW
6435}
6436
3a45b05c 6437static void reset_rps(struct drm_i915_private *dev_priv,
9fcee2f7 6438 int (*set)(struct drm_i915_private *, u8))
3a45b05c
CW
6439{
6440 u8 freq = dev_priv->rps.cur_freq;
6441
6442 /* force a reset */
6443 dev_priv->rps.power = -1;
6444 dev_priv->rps.cur_freq = -1;
6445
9fcee2f7
CW
6446 if (set(dev_priv, freq))
6447 DRM_ERROR("Failed to reset RPS to initial values\n");
3a45b05c
CW
6448}
6449
b6fef0ef 6450/* See the Gen9_GT_PM_Programming_Guide doc for the below */
dc97997a 6451static void gen9_enable_rps(struct drm_i915_private *dev_priv)
b6fef0ef 6452{
b6fef0ef
JB
6453 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6454
0beb059a
AG
6455 /* Program defaults and thresholds for RPS*/
6456 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6457 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
6458
6459 /* 1 second timeout*/
6460 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
6461 GT_INTERVAL_FROM_US(dev_priv, 1000000));
6462
b6fef0ef 6463 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
b6fef0ef 6464
0beb059a
AG
6465 /* Leaning on the below call to gen6_set_rps to program/setup the
6466 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
6467 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
3a45b05c 6468 reset_rps(dev_priv, gen6_set_rps);
b6fef0ef
JB
6469
6470 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6471}
6472
dc97997a 6473static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
20e49366 6474{
e2f80391 6475 struct intel_engine_cs *engine;
3b3f1650 6476 enum intel_engine_id id;
20e49366 6477 uint32_t rc6_mask = 0;
20e49366
ZW
6478
6479 /* 1a: Software RC state - RC0 */
6480 I915_WRITE(GEN6_RC_STATE, 0);
6481
6482 /* 1b: Get forcewake during program sequence. Although the driver
6483 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
59bad947 6484 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
20e49366
ZW
6485
6486 /* 2a: Disable RC states. */
6487 I915_WRITE(GEN6_RC_CONTROL, 0);
6488
6489 /* 2b: Program RC6 thresholds.*/
63a4dec2
SAK
6490
6491 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
dc97997a 6492 if (IS_SKYLAKE(dev_priv))
63a4dec2
SAK
6493 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
6494 else
6495 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
20e49366
ZW
6496 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6497 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3b3f1650 6498 for_each_engine(engine, dev_priv, id)
e2f80391 6499 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
97c322e7 6500
1a3d1898 6501 if (HAS_GUC(dev_priv))
97c322e7
SAK
6502 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
6503
20e49366 6504 I915_WRITE(GEN6_RC_SLEEP, 0);
20e49366 6505
38c23527
ZW
6506 /* 2c: Program Coarse Power Gating Policies. */
6507 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
6508 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
6509
20e49366 6510 /* 3a: Enable RC6 */
dc97997a 6511 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
20e49366 6512 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
87ad3212 6513 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
1c044f9b
CW
6514 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
6515 I915_WRITE(GEN6_RC_CONTROL,
6516 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
20e49366 6517
cb07bae0
SK
6518 /*
6519 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
f2d2fe95 6520 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
cb07bae0 6521 */
dc97997a 6522 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
f2d2fe95
SAK
6523 I915_WRITE(GEN9_PG_ENABLE, 0);
6524 else
6525 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
6526 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
38c23527 6527
59bad947 6528 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
20e49366
ZW
6529}
6530
dc97997a 6531static void gen8_enable_rps(struct drm_i915_private *dev_priv)
6edee7f3 6532{
e2f80391 6533 struct intel_engine_cs *engine;
3b3f1650 6534 enum intel_engine_id id;
93ee2920 6535 uint32_t rc6_mask = 0;
6edee7f3
BW
6536
6537 /* 1a: Software RC state - RC0 */
6538 I915_WRITE(GEN6_RC_STATE, 0);
6539
6540 /* 1c & 1d: Get forcewake during program sequence. Although the driver
6541 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
59bad947 6542 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
6543
6544 /* 2a: Disable RC states. */
6545 I915_WRITE(GEN6_RC_CONTROL, 0);
6546
6edee7f3
BW
6547 /* 2b: Program RC6 thresholds.*/
6548 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6549 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6550 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3b3f1650 6551 for_each_engine(engine, dev_priv, id)
e2f80391 6552 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
6edee7f3 6553 I915_WRITE(GEN6_RC_SLEEP, 0);
dc97997a 6554 if (IS_BROADWELL(dev_priv))
0d68b25e
TR
6555 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
6556 else
6557 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
6edee7f3
BW
6558
6559 /* 3: Enable RC6 */
dc97997a 6560 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
6edee7f3 6561 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
dc97997a
CW
6562 intel_print_rc6_info(dev_priv, rc6_mask);
6563 if (IS_BROADWELL(dev_priv))
0d68b25e
TR
6564 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6565 GEN7_RC_CTL_TO_MODE |
6566 rc6_mask);
6567 else
6568 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
6569 GEN6_RC_CTL_EI_MODE(1) |
6570 rc6_mask);
6edee7f3
BW
6571
6572 /* 4 Program defaults and thresholds for RPS*/
f9bdc585
BW
6573 I915_WRITE(GEN6_RPNSWREQ,
6574 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
6575 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6576 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
7526ed79
DV
6577 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
6578 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
6579
6580 /* Docs recommend 900MHz, and 300 MHz respectively */
6581 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6582 dev_priv->rps.max_freq_softlimit << 24 |
6583 dev_priv->rps.min_freq_softlimit << 16);
6584
6585 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
6586 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
6587 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
6588 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
6589
6590 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6edee7f3
BW
6591
6592 /* 5: Enable RPS */
7526ed79
DV
6593 I915_WRITE(GEN6_RP_CONTROL,
6594 GEN6_RP_MEDIA_TURBO |
6595 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6596 GEN6_RP_MEDIA_IS_GFX |
6597 GEN6_RP_ENABLE |
6598 GEN6_RP_UP_BUSY_AVG |
6599 GEN6_RP_DOWN_IDLE_AVG);
6600
6601 /* 6: Ring frequency + overclocking (our driver does this later */
6602
3a45b05c 6603 reset_rps(dev_priv, gen6_set_rps);
7526ed79 6604
59bad947 6605 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
6606}
6607
dc97997a 6608static void gen6_enable_rps(struct drm_i915_private *dev_priv)
2b4e57bd 6609{
e2f80391 6610 struct intel_engine_cs *engine;
3b3f1650 6611 enum intel_engine_id id;
99ac9612 6612 u32 rc6vids, rc6_mask = 0;
2b4e57bd 6613 u32 gtfifodbg;
2b4e57bd 6614 int rc6_mode;
b4ac5afc 6615 int ret;
2b4e57bd 6616
4fc688ce 6617 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 6618
2b4e57bd
ED
6619 /* Here begins a magic sequence of register writes to enable
6620 * auto-downclocking.
6621 *
6622 * Perhaps there might be some value in exposing these to
6623 * userspace...
6624 */
6625 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
6626
6627 /* Clear the DBG now so we don't confuse earlier errors */
297b32ec
VS
6628 gtfifodbg = I915_READ(GTFIFODBG);
6629 if (gtfifodbg) {
2b4e57bd
ED
6630 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
6631 I915_WRITE(GTFIFODBG, gtfifodbg);
6632 }
6633
59bad947 6634 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
6635
6636 /* disable the counters and set deterministic thresholds */
6637 I915_WRITE(GEN6_RC_CONTROL, 0);
6638
6639 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6640 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6641 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6642 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6643 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6644
3b3f1650 6645 for_each_engine(engine, dev_priv, id)
e2f80391 6646 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
2b4e57bd
ED
6647
6648 I915_WRITE(GEN6_RC_SLEEP, 0);
6649 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
dc97997a 6650 if (IS_IVYBRIDGE(dev_priv))
351aa566
SM
6651 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
6652 else
6653 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 6654 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
6655 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6656
5a7dc92a 6657 /* Check if we are enabling RC6 */
dc97997a 6658 rc6_mode = intel_enable_rc6();
2b4e57bd
ED
6659 if (rc6_mode & INTEL_RC6_ENABLE)
6660 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
6661
5a7dc92a 6662 /* We don't use those on Haswell */
dc97997a 6663 if (!IS_HASWELL(dev_priv)) {
5a7dc92a
ED
6664 if (rc6_mode & INTEL_RC6p_ENABLE)
6665 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 6666
5a7dc92a
ED
6667 if (rc6_mode & INTEL_RC6pp_ENABLE)
6668 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
6669 }
2b4e57bd 6670
dc97997a 6671 intel_print_rc6_info(dev_priv, rc6_mask);
2b4e57bd
ED
6672
6673 I915_WRITE(GEN6_RC_CONTROL,
6674 rc6_mask |
6675 GEN6_RC_CTL_EI_MODE(1) |
6676 GEN6_RC_CTL_HW_ENABLE);
6677
dd75fdc8
CW
6678 /* Power down if completely idle for over 50ms */
6679 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
2b4e57bd 6680 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
2b4e57bd 6681
3a45b05c 6682 reset_rps(dev_priv, gen6_set_rps);
2b4e57bd 6683
31643d54
BW
6684 rc6vids = 0;
6685 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
dc97997a 6686 if (IS_GEN6(dev_priv) && ret) {
31643d54 6687 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
dc97997a 6688 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
31643d54
BW
6689 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
6690 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
6691 rc6vids &= 0xffff00;
6692 rc6vids |= GEN6_ENCODE_RC6_VID(450);
6693 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
6694 if (ret)
6695 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
6696 }
6697
59bad947 6698 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
6699}
6700
fb7404e8 6701static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
2b4e57bd
ED
6702{
6703 int min_freq = 15;
3ebecd07
CW
6704 unsigned int gpu_freq;
6705 unsigned int max_ia_freq, min_ring_freq;
4c8c7743 6706 unsigned int max_gpu_freq, min_gpu_freq;
2b4e57bd 6707 int scaling_factor = 180;
eda79642 6708 struct cpufreq_policy *policy;
2b4e57bd 6709
4fc688ce 6710 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 6711
eda79642
BW
6712 policy = cpufreq_cpu_get(0);
6713 if (policy) {
6714 max_ia_freq = policy->cpuinfo.max_freq;
6715 cpufreq_cpu_put(policy);
6716 } else {
6717 /*
6718 * Default to measured freq if none found, PCU will ensure we
6719 * don't go over
6720 */
2b4e57bd 6721 max_ia_freq = tsc_khz;
eda79642 6722 }
2b4e57bd
ED
6723
6724 /* Convert from kHz to MHz */
6725 max_ia_freq /= 1000;
6726
153b4b95 6727 min_ring_freq = I915_READ(DCLK) & 0xf;
f6aca45c
BW
6728 /* convert DDR frequency from units of 266.6MHz to bandwidth */
6729 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
3ebecd07 6730
b976dc53 6731 if (IS_GEN9_BC(dev_priv)) {
4c8c7743
AG
6732 /* Convert GT frequency to 50 HZ units */
6733 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
6734 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
6735 } else {
6736 min_gpu_freq = dev_priv->rps.min_freq;
6737 max_gpu_freq = dev_priv->rps.max_freq;
6738 }
6739
2b4e57bd
ED
6740 /*
6741 * For each potential GPU frequency, load a ring frequency we'd like
6742 * to use for memory access. We do this by specifying the IA frequency
6743 * the PCU should use as a reference to determine the ring frequency.
6744 */
4c8c7743
AG
6745 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
6746 int diff = max_gpu_freq - gpu_freq;
3ebecd07
CW
6747 unsigned int ia_freq = 0, ring_freq = 0;
6748
b976dc53 6749 if (IS_GEN9_BC(dev_priv)) {
4c8c7743
AG
6750 /*
6751 * ring_freq = 2 * GT. ring_freq is in 100MHz units
6752 * No floor required for ring frequency on SKL.
6753 */
6754 ring_freq = gpu_freq;
dc97997a 6755 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
46c764d4
BW
6756 /* max(2 * GT, DDR). NB: GT is 50MHz units */
6757 ring_freq = max(min_ring_freq, gpu_freq);
dc97997a 6758 } else if (IS_HASWELL(dev_priv)) {
f6aca45c 6759 ring_freq = mult_frac(gpu_freq, 5, 4);
3ebecd07
CW
6760 ring_freq = max(min_ring_freq, ring_freq);
6761 /* leave ia_freq as the default, chosen by cpufreq */
6762 } else {
6763 /* On older processors, there is no separate ring
6764 * clock domain, so in order to boost the bandwidth
6765 * of the ring, we need to upclock the CPU (ia_freq).
6766 *
6767 * For GPU frequencies less than 750MHz,
6768 * just use the lowest ring freq.
6769 */
6770 if (gpu_freq < min_freq)
6771 ia_freq = 800;
6772 else
6773 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
6774 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
6775 }
2b4e57bd 6776
42c0526c
BW
6777 sandybridge_pcode_write(dev_priv,
6778 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
6779 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6780 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6781 gpu_freq);
2b4e57bd 6782 }
2b4e57bd
ED
6783}
6784
03af2045 6785static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
6786{
6787 u32 val, rp0;
6788
5b5929cb 6789 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
2b6b3a09 6790
43b67998 6791 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
5b5929cb
JN
6792 case 8:
6793 /* (2 * 4) config */
6794 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6795 break;
6796 case 12:
6797 /* (2 * 6) config */
6798 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6799 break;
6800 case 16:
6801 /* (2 * 8) config */
6802 default:
6803 /* Setting (2 * 8) Min RP0 for any other combination */
6804 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6805 break;
095acd5f 6806 }
5b5929cb
JN
6807
6808 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6809
2b6b3a09
D
6810 return rp0;
6811}
6812
6813static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6814{
6815 u32 val, rpe;
6816
6817 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6818 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6819
6820 return rpe;
6821}
6822
7707df4a
D
6823static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6824{
6825 u32 val, rp1;
6826
5b5929cb
JN
6827 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6828 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6829
7707df4a
D
6830 return rp1;
6831}
6832
96676fe3
D
6833static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6834{
6835 u32 val, rpn;
6836
6837 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6838 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6839 FB_GFX_FREQ_FUSE_MASK);
6840
6841 return rpn;
6842}
6843
f8f2b001
D
6844static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6845{
6846 u32 val, rp1;
6847
6848 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6849
6850 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6851
6852 return rp1;
6853}
6854
03af2045 6855static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
0a073b84
JB
6856{
6857 u32 val, rp0;
6858
64936258 6859 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
6860
6861 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6862 /* Clamp to max */
6863 rp0 = min_t(u32, rp0, 0xea);
6864
6865 return rp0;
6866}
6867
6868static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6869{
6870 u32 val, rpe;
6871
64936258 6872 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 6873 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 6874 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
6875 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6876
6877 return rpe;
6878}
6879
03af2045 6880static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
0a073b84 6881{
36146035
ID
6882 u32 val;
6883
6884 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6885 /*
6886 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6887 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6888 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6889 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6890 * to make sure it matches what Punit accepts.
6891 */
6892 return max_t(u32, val, 0xc0);
0a073b84
JB
6893}
6894
ae48434c
ID
6895/* Check that the pctx buffer wasn't move under us. */
6896static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6897{
6898 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6899
6900 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6901 dev_priv->vlv_pctx->stolen->start);
6902}
6903
38807746
D
6904
6905/* Check that the pcbr address is not empty. */
6906static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6907{
6908 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6909
6910 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6911}
6912
dc97997a 6913static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
38807746 6914{
62106b4f 6915 struct i915_ggtt *ggtt = &dev_priv->ggtt;
72e96d64 6916 unsigned long pctx_paddr, paddr;
38807746
D
6917 u32 pcbr;
6918 int pctx_size = 32*1024;
6919
38807746
D
6920 pcbr = I915_READ(VLV_PCBR);
6921 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
ce611ef8 6922 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
38807746 6923 paddr = (dev_priv->mm.stolen_base +
62106b4f 6924 (ggtt->stolen_size - pctx_size));
38807746
D
6925
6926 pctx_paddr = (paddr & (~4095));
6927 I915_WRITE(VLV_PCBR, pctx_paddr);
6928 }
ce611ef8
VS
6929
6930 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
38807746
D
6931}
6932
dc97997a 6933static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
c9cddffc 6934{
c9cddffc
JB
6935 struct drm_i915_gem_object *pctx;
6936 unsigned long pctx_paddr;
6937 u32 pcbr;
6938 int pctx_size = 24*1024;
6939
6940 pcbr = I915_READ(VLV_PCBR);
6941 if (pcbr) {
6942 /* BIOS set it up already, grab the pre-alloc'd space */
6943 int pcbr_offset;
6944
6945 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
187685cb 6946 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
c9cddffc 6947 pcbr_offset,
190d6cd5 6948 I915_GTT_OFFSET_NONE,
c9cddffc
JB
6949 pctx_size);
6950 goto out;
6951 }
6952
ce611ef8
VS
6953 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6954
c9cddffc
JB
6955 /*
6956 * From the Gunit register HAS:
6957 * The Gfx driver is expected to program this register and ensure
6958 * proper allocation within Gfx stolen memory. For example, this
6959 * register should be programmed such than the PCBR range does not
6960 * overlap with other ranges, such as the frame buffer, protected
6961 * memory, or any other relevant ranges.
6962 */
187685cb 6963 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
c9cddffc
JB
6964 if (!pctx) {
6965 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
ee504898 6966 goto out;
c9cddffc
JB
6967 }
6968
6969 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6970 I915_WRITE(VLV_PCBR, pctx_paddr);
6971
6972out:
ce611ef8 6973 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
c9cddffc
JB
6974 dev_priv->vlv_pctx = pctx;
6975}
6976
dc97997a 6977static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
ae48434c 6978{
ae48434c
ID
6979 if (WARN_ON(!dev_priv->vlv_pctx))
6980 return;
6981
f0cd5182 6982 i915_gem_object_put(dev_priv->vlv_pctx);
ae48434c
ID
6983 dev_priv->vlv_pctx = NULL;
6984}
6985
c30fec65
VS
6986static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6987{
6988 dev_priv->rps.gpll_ref_freq =
6989 vlv_get_cck_clock(dev_priv, "GPLL ref",
6990 CCK_GPLL_CLOCK_CONTROL,
6991 dev_priv->czclk_freq);
6992
6993 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6994 dev_priv->rps.gpll_ref_freq);
6995}
6996
dc97997a 6997static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
4e80519e 6998{
2bb25c17 6999 u32 val;
4e80519e 7000
dc97997a 7001 valleyview_setup_pctx(dev_priv);
4e80519e 7002
c30fec65
VS
7003 vlv_init_gpll_ref_freq(dev_priv);
7004
2bb25c17
VS
7005 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7006 switch ((val >> 6) & 3) {
7007 case 0:
7008 case 1:
7009 dev_priv->mem_freq = 800;
7010 break;
7011 case 2:
7012 dev_priv->mem_freq = 1066;
7013 break;
7014 case 3:
7015 dev_priv->mem_freq = 1333;
7016 break;
7017 }
80b83b62 7018 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
2bb25c17 7019
4e80519e
ID
7020 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
7021 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
7022 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
7c59a9c1 7023 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4e80519e
ID
7024 dev_priv->rps.max_freq);
7025
7026 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
7027 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
7c59a9c1 7028 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4e80519e
ID
7029 dev_priv->rps.efficient_freq);
7030
f8f2b001
D
7031 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
7032 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
7c59a9c1 7033 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
f8f2b001
D
7034 dev_priv->rps.rp1_freq);
7035
4e80519e
ID
7036 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
7037 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
7c59a9c1 7038 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4e80519e 7039 dev_priv->rps.min_freq);
4e80519e
ID
7040}
7041
dc97997a 7042static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
38807746 7043{
2bb25c17 7044 u32 val;
2b6b3a09 7045
dc97997a 7046 cherryview_setup_pctx(dev_priv);
2b6b3a09 7047
c30fec65
VS
7048 vlv_init_gpll_ref_freq(dev_priv);
7049
a580516d 7050 mutex_lock(&dev_priv->sb_lock);
c6e8f39d 7051 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
a580516d 7052 mutex_unlock(&dev_priv->sb_lock);
c6e8f39d 7053
2bb25c17 7054 switch ((val >> 2) & 0x7) {
2bb25c17 7055 case 3:
2bb25c17
VS
7056 dev_priv->mem_freq = 2000;
7057 break;
bfa7df01 7058 default:
2bb25c17
VS
7059 dev_priv->mem_freq = 1600;
7060 break;
7061 }
80b83b62 7062 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
2bb25c17 7063
2b6b3a09
D
7064 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
7065 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
7066 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
7c59a9c1 7067 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
2b6b3a09
D
7068 dev_priv->rps.max_freq);
7069
7070 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
7071 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
7c59a9c1 7072 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2b6b3a09
D
7073 dev_priv->rps.efficient_freq);
7074
7707df4a
D
7075 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
7076 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
7c59a9c1 7077 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
7707df4a
D
7078 dev_priv->rps.rp1_freq);
7079
96676fe3 7080 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
2b6b3a09 7081 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
7c59a9c1 7082 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2b6b3a09
D
7083 dev_priv->rps.min_freq);
7084
1c14762d
VS
7085 WARN_ONCE((dev_priv->rps.max_freq |
7086 dev_priv->rps.efficient_freq |
7087 dev_priv->rps.rp1_freq |
7088 dev_priv->rps.min_freq) & 1,
7089 "Odd GPU freq values\n");
38807746
D
7090}
7091
dc97997a 7092static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
4e80519e 7093{
dc97997a 7094 valleyview_cleanup_pctx(dev_priv);
4e80519e
ID
7095}
7096
dc97997a 7097static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
38807746 7098{
e2f80391 7099 struct intel_engine_cs *engine;
3b3f1650 7100 enum intel_engine_id id;
2b6b3a09 7101 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
38807746
D
7102
7103 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7104
297b32ec
VS
7105 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
7106 GT_FIFO_FREE_ENTRIES_CHV);
38807746
D
7107 if (gtfifodbg) {
7108 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7109 gtfifodbg);
7110 I915_WRITE(GTFIFODBG, gtfifodbg);
7111 }
7112
7113 cherryview_check_pctx(dev_priv);
7114
7115 /* 1a & 1b: Get forcewake during program sequence. Although the driver
7116 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
59bad947 7117 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
38807746 7118
160614a2
VS
7119 /* Disable RC states. */
7120 I915_WRITE(GEN6_RC_CONTROL, 0);
7121
38807746
D
7122 /* 2a: Program RC6 thresholds.*/
7123 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
7124 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
7125 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
7126
3b3f1650 7127 for_each_engine(engine, dev_priv, id)
e2f80391 7128 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
38807746
D
7129 I915_WRITE(GEN6_RC_SLEEP, 0);
7130
f4f71c7d
D
7131 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
7132 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
38807746
D
7133
7134 /* allows RC6 residency counter to work */
7135 I915_WRITE(VLV_COUNTER_CONTROL,
7136 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7137 VLV_MEDIA_RC6_COUNT_EN |
7138 VLV_RENDER_RC6_COUNT_EN));
7139
7140 /* For now we assume BIOS is allocating and populating the PCBR */
7141 pcbr = I915_READ(VLV_PCBR);
7142
38807746 7143 /* 3: Enable RC6 */
dc97997a
CW
7144 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
7145 (pcbr >> VLV_PCBR_ADDR_SHIFT))
af5a75a3 7146 rc6_mode = GEN7_RC_CTL_TO_MODE;
38807746
D
7147
7148 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
7149
2b6b3a09 7150 /* 4 Program defaults and thresholds for RPS*/
3cbdb48f 7151 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
2b6b3a09
D
7152 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7153 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7154 I915_WRITE(GEN6_RP_UP_EI, 66000);
7155 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7156
7157 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7158
7159 /* 5: Enable RPS */
7160 I915_WRITE(GEN6_RP_CONTROL,
7161 GEN6_RP_MEDIA_HW_NORMAL_MODE |
eb973a5e 7162 GEN6_RP_MEDIA_IS_GFX |
2b6b3a09
D
7163 GEN6_RP_ENABLE |
7164 GEN6_RP_UP_BUSY_AVG |
7165 GEN6_RP_DOWN_IDLE_AVG);
7166
3ef62342
D
7167 /* Setting Fixed Bias */
7168 val = VLV_OVERRIDE_EN |
7169 VLV_SOC_TDP_EN |
7170 CHV_BIAS_CPU_50_SOC_50;
7171 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7172
2b6b3a09
D
7173 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7174
8d40c3ae
VS
7175 /* RPS code assumes GPLL is used */
7176 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7177
742f491d 7178 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
2b6b3a09
D
7179 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7180
3a45b05c 7181 reset_rps(dev_priv, valleyview_set_rps);
2b6b3a09 7182
59bad947 7183 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
38807746
D
7184}
7185
dc97997a 7186static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
0a073b84 7187{
e2f80391 7188 struct intel_engine_cs *engine;
3b3f1650 7189 enum intel_engine_id id;
2a5913a8 7190 u32 gtfifodbg, val, rc6_mode = 0;
0a073b84
JB
7191
7192 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
7193
ae48434c
ID
7194 valleyview_check_pctx(dev_priv);
7195
297b32ec
VS
7196 gtfifodbg = I915_READ(GTFIFODBG);
7197 if (gtfifodbg) {
f7d85c1e
JB
7198 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
7199 gtfifodbg);
0a073b84
JB
7200 I915_WRITE(GTFIFODBG, gtfifodbg);
7201 }
7202
c8d9a590 7203 /* If VLV, Forcewake all wells, else re-direct to regular path */
59bad947 7204 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
0a073b84 7205
160614a2
VS
7206 /* Disable RC states. */
7207 I915_WRITE(GEN6_RC_CONTROL, 0);
7208
cad725fe 7209 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
0a073b84
JB
7210 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
7211 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
7212 I915_WRITE(GEN6_RP_UP_EI, 66000);
7213 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
7214
7215 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7216
7217 I915_WRITE(GEN6_RP_CONTROL,
7218 GEN6_RP_MEDIA_TURBO |
7219 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7220 GEN6_RP_MEDIA_IS_GFX |
7221 GEN6_RP_ENABLE |
7222 GEN6_RP_UP_BUSY_AVG |
7223 GEN6_RP_DOWN_IDLE_CONT);
7224
7225 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
7226 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7227 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7228
3b3f1650 7229 for_each_engine(engine, dev_priv, id)
e2f80391 7230 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
0a073b84 7231
2f0aa304 7232 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
0a073b84
JB
7233
7234 /* allows RC6 residency counter to work */
49798eb2 7235 I915_WRITE(VLV_COUNTER_CONTROL,
6b7f6aa7
MK
7236 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
7237 VLV_MEDIA_RC0_COUNT_EN |
31685c25 7238 VLV_RENDER_RC0_COUNT_EN |
49798eb2
JB
7239 VLV_MEDIA_RC6_COUNT_EN |
7240 VLV_RENDER_RC6_COUNT_EN));
31685c25 7241
dc97997a 7242 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
6b88f295 7243 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
dc39fff7 7244
dc97997a 7245 intel_print_rc6_info(dev_priv, rc6_mode);
dc39fff7 7246
a2b23fe0 7247 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
0a073b84 7248
3ef62342
D
7249 /* Setting Fixed Bias */
7250 val = VLV_OVERRIDE_EN |
7251 VLV_SOC_TDP_EN |
7252 VLV_BIAS_CPU_125_SOC_875;
7253 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
7254
64936258 7255 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84 7256
8d40c3ae
VS
7257 /* RPS code assumes GPLL is used */
7258 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
7259
742f491d 7260 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
0a073b84
JB
7261 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
7262
3a45b05c 7263 reset_rps(dev_priv, valleyview_set_rps);
0a073b84 7264
59bad947 7265 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
7266}
7267
dde18883
ED
7268static unsigned long intel_pxfreq(u32 vidfreq)
7269{
7270 unsigned long freq;
7271 int div = (vidfreq & 0x3f0000) >> 16;
7272 int post = (vidfreq & 0x3000) >> 12;
7273 int pre = (vidfreq & 0x7);
7274
7275 if (!pre)
7276 return 0;
7277
7278 freq = ((div * 133333) / ((1<<post) * pre));
7279
7280 return freq;
7281}
7282
eb48eb00
DV
7283static const struct cparams {
7284 u16 i;
7285 u16 t;
7286 u16 m;
7287 u16 c;
7288} cparams[] = {
7289 { 1, 1333, 301, 28664 },
7290 { 1, 1066, 294, 24460 },
7291 { 1, 800, 294, 25192 },
7292 { 0, 1333, 276, 27605 },
7293 { 0, 1066, 276, 27605 },
7294 { 0, 800, 231, 23784 },
7295};
7296
f531dcb2 7297static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
7298{
7299 u64 total_count, diff, ret;
7300 u32 count1, count2, count3, m = 0, c = 0;
7301 unsigned long now = jiffies_to_msecs(jiffies), diff1;
7302 int i;
7303
67520415 7304 lockdep_assert_held(&mchdev_lock);
02d71956 7305
20e4d407 7306 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
7307
7308 /* Prevent division-by-zero if we are asking too fast.
7309 * Also, we don't get interesting results if we are polling
7310 * faster than once in 10ms, so just return the saved value
7311 * in such cases.
7312 */
7313 if (diff1 <= 10)
20e4d407 7314 return dev_priv->ips.chipset_power;
eb48eb00
DV
7315
7316 count1 = I915_READ(DMIEC);
7317 count2 = I915_READ(DDREC);
7318 count3 = I915_READ(CSIEC);
7319
7320 total_count = count1 + count2 + count3;
7321
7322 /* FIXME: handle per-counter overflow */
20e4d407
DV
7323 if (total_count < dev_priv->ips.last_count1) {
7324 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
7325 diff += total_count;
7326 } else {
20e4d407 7327 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
7328 }
7329
7330 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
7331 if (cparams[i].i == dev_priv->ips.c_m &&
7332 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
7333 m = cparams[i].m;
7334 c = cparams[i].c;
7335 break;
7336 }
7337 }
7338
7339 diff = div_u64(diff, diff1);
7340 ret = ((m * diff) + c);
7341 ret = div_u64(ret, 10);
7342
20e4d407
DV
7343 dev_priv->ips.last_count1 = total_count;
7344 dev_priv->ips.last_time1 = now;
eb48eb00 7345
20e4d407 7346 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
7347
7348 return ret;
7349}
7350
f531dcb2
CW
7351unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
7352{
7353 unsigned long val;
7354
dc97997a 7355 if (INTEL_INFO(dev_priv)->gen != 5)
f531dcb2
CW
7356 return 0;
7357
7358 spin_lock_irq(&mchdev_lock);
7359
7360 val = __i915_chipset_val(dev_priv);
7361
7362 spin_unlock_irq(&mchdev_lock);
7363
7364 return val;
7365}
7366
eb48eb00
DV
7367unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
7368{
7369 unsigned long m, x, b;
7370 u32 tsfs;
7371
7372 tsfs = I915_READ(TSFS);
7373
7374 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
7375 x = I915_READ8(TR1);
7376
7377 b = tsfs & TSFS_INTR_MASK;
7378
7379 return ((m * x) / 127) - b;
7380}
7381
d972d6ee
MK
7382static int _pxvid_to_vd(u8 pxvid)
7383{
7384 if (pxvid == 0)
7385 return 0;
7386
7387 if (pxvid >= 8 && pxvid < 31)
7388 pxvid = 31;
7389
7390 return (pxvid + 2) * 125;
7391}
7392
7393static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
eb48eb00 7394{
d972d6ee
MK
7395 const int vd = _pxvid_to_vd(pxvid);
7396 const int vm = vd - 1125;
7397
dc97997a 7398 if (INTEL_INFO(dev_priv)->is_mobile)
d972d6ee
MK
7399 return vm > 0 ? vm : 0;
7400
7401 return vd;
eb48eb00
DV
7402}
7403
02d71956 7404static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00 7405{
5ed0bdf2 7406 u64 now, diff, diffms;
eb48eb00
DV
7407 u32 count;
7408
67520415 7409 lockdep_assert_held(&mchdev_lock);
eb48eb00 7410
5ed0bdf2
TG
7411 now = ktime_get_raw_ns();
7412 diffms = now - dev_priv->ips.last_time2;
7413 do_div(diffms, NSEC_PER_MSEC);
eb48eb00
DV
7414
7415 /* Don't divide by 0 */
eb48eb00
DV
7416 if (!diffms)
7417 return;
7418
7419 count = I915_READ(GFXEC);
7420
20e4d407
DV
7421 if (count < dev_priv->ips.last_count2) {
7422 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
7423 diff += count;
7424 } else {
20e4d407 7425 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
7426 }
7427
20e4d407
DV
7428 dev_priv->ips.last_count2 = count;
7429 dev_priv->ips.last_time2 = now;
eb48eb00
DV
7430
7431 /* More magic constants... */
7432 diff = diff * 1181;
7433 diff = div_u64(diff, diffms * 10);
20e4d407 7434 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
7435}
7436
02d71956
DV
7437void i915_update_gfx_val(struct drm_i915_private *dev_priv)
7438{
dc97997a 7439 if (INTEL_INFO(dev_priv)->gen != 5)
02d71956
DV
7440 return;
7441
9270388e 7442 spin_lock_irq(&mchdev_lock);
02d71956
DV
7443
7444 __i915_update_gfx_val(dev_priv);
7445
9270388e 7446 spin_unlock_irq(&mchdev_lock);
02d71956
DV
7447}
7448
f531dcb2 7449static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
7450{
7451 unsigned long t, corr, state1, corr2, state2;
7452 u32 pxvid, ext_v;
7453
67520415 7454 lockdep_assert_held(&mchdev_lock);
02d71956 7455
616847e7 7456 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
eb48eb00
DV
7457 pxvid = (pxvid >> 24) & 0x7f;
7458 ext_v = pvid_to_extvid(dev_priv, pxvid);
7459
7460 state1 = ext_v;
7461
7462 t = i915_mch_val(dev_priv);
7463
7464 /* Revel in the empirically derived constants */
7465
7466 /* Correction factor in 1/100000 units */
7467 if (t > 80)
7468 corr = ((t * 2349) + 135940);
7469 else if (t >= 50)
7470 corr = ((t * 964) + 29317);
7471 else /* < 50 */
7472 corr = ((t * 301) + 1004);
7473
7474 corr = corr * ((150142 * state1) / 10000 - 78642);
7475 corr /= 100000;
20e4d407 7476 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
7477
7478 state2 = (corr2 * state1) / 10000;
7479 state2 /= 100; /* convert to mW */
7480
02d71956 7481 __i915_update_gfx_val(dev_priv);
eb48eb00 7482
20e4d407 7483 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
7484}
7485
f531dcb2
CW
7486unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
7487{
7488 unsigned long val;
7489
dc97997a 7490 if (INTEL_INFO(dev_priv)->gen != 5)
f531dcb2
CW
7491 return 0;
7492
7493 spin_lock_irq(&mchdev_lock);
7494
7495 val = __i915_gfx_val(dev_priv);
7496
7497 spin_unlock_irq(&mchdev_lock);
7498
7499 return val;
7500}
7501
eb48eb00
DV
7502/**
7503 * i915_read_mch_val - return value for IPS use
7504 *
7505 * Calculate and return a value for the IPS driver to use when deciding whether
7506 * we have thermal and power headroom to increase CPU or GPU power budget.
7507 */
7508unsigned long i915_read_mch_val(void)
7509{
7510 struct drm_i915_private *dev_priv;
7511 unsigned long chipset_val, graphics_val, ret = 0;
7512
9270388e 7513 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
7514 if (!i915_mch_dev)
7515 goto out_unlock;
7516 dev_priv = i915_mch_dev;
7517
f531dcb2
CW
7518 chipset_val = __i915_chipset_val(dev_priv);
7519 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
7520
7521 ret = chipset_val + graphics_val;
7522
7523out_unlock:
9270388e 7524 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
7525
7526 return ret;
7527}
7528EXPORT_SYMBOL_GPL(i915_read_mch_val);
7529
7530/**
7531 * i915_gpu_raise - raise GPU frequency limit
7532 *
7533 * Raise the limit; IPS indicates we have thermal headroom.
7534 */
7535bool i915_gpu_raise(void)
7536{
7537 struct drm_i915_private *dev_priv;
7538 bool ret = true;
7539
9270388e 7540 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
7541 if (!i915_mch_dev) {
7542 ret = false;
7543 goto out_unlock;
7544 }
7545 dev_priv = i915_mch_dev;
7546
20e4d407
DV
7547 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
7548 dev_priv->ips.max_delay--;
eb48eb00
DV
7549
7550out_unlock:
9270388e 7551 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
7552
7553 return ret;
7554}
7555EXPORT_SYMBOL_GPL(i915_gpu_raise);
7556
7557/**
7558 * i915_gpu_lower - lower GPU frequency limit
7559 *
7560 * IPS indicates we're close to a thermal limit, so throttle back the GPU
7561 * frequency maximum.
7562 */
7563bool i915_gpu_lower(void)
7564{
7565 struct drm_i915_private *dev_priv;
7566 bool ret = true;
7567
9270388e 7568 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
7569 if (!i915_mch_dev) {
7570 ret = false;
7571 goto out_unlock;
7572 }
7573 dev_priv = i915_mch_dev;
7574
20e4d407
DV
7575 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
7576 dev_priv->ips.max_delay++;
eb48eb00
DV
7577
7578out_unlock:
9270388e 7579 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
7580
7581 return ret;
7582}
7583EXPORT_SYMBOL_GPL(i915_gpu_lower);
7584
7585/**
7586 * i915_gpu_busy - indicate GPU business to IPS
7587 *
7588 * Tell the IPS driver whether or not the GPU is busy.
7589 */
7590bool i915_gpu_busy(void)
7591{
eb48eb00
DV
7592 bool ret = false;
7593
9270388e 7594 spin_lock_irq(&mchdev_lock);
dcff85c8
CW
7595 if (i915_mch_dev)
7596 ret = i915_mch_dev->gt.awake;
9270388e 7597 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
7598
7599 return ret;
7600}
7601EXPORT_SYMBOL_GPL(i915_gpu_busy);
7602
7603/**
7604 * i915_gpu_turbo_disable - disable graphics turbo
7605 *
7606 * Disable graphics turbo by resetting the max frequency and setting the
7607 * current frequency to the default.
7608 */
7609bool i915_gpu_turbo_disable(void)
7610{
7611 struct drm_i915_private *dev_priv;
7612 bool ret = true;
7613
9270388e 7614 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
7615 if (!i915_mch_dev) {
7616 ret = false;
7617 goto out_unlock;
7618 }
7619 dev_priv = i915_mch_dev;
7620
20e4d407 7621 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 7622
91d14251 7623 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
eb48eb00
DV
7624 ret = false;
7625
7626out_unlock:
9270388e 7627 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
7628
7629 return ret;
7630}
7631EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
7632
7633/**
7634 * Tells the intel_ips driver that the i915 driver is now loaded, if
7635 * IPS got loaded first.
7636 *
7637 * This awkward dance is so that neither module has to depend on the
7638 * other in order for IPS to do the appropriate communication of
7639 * GPU turbo limits to i915.
7640 */
7641static void
7642ips_ping_for_i915_load(void)
7643{
7644 void (*link)(void);
7645
7646 link = symbol_get(ips_link_to_i915_driver);
7647 if (link) {
7648 link();
7649 symbol_put(ips_link_to_i915_driver);
7650 }
7651}
7652
7653void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
7654{
02d71956
DV
7655 /* We only register the i915 ips part with intel-ips once everything is
7656 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 7657 spin_lock_irq(&mchdev_lock);
eb48eb00 7658 i915_mch_dev = dev_priv;
9270388e 7659 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
7660
7661 ips_ping_for_i915_load();
7662}
7663
7664void intel_gpu_ips_teardown(void)
7665{
9270388e 7666 spin_lock_irq(&mchdev_lock);
eb48eb00 7667 i915_mch_dev = NULL;
9270388e 7668 spin_unlock_irq(&mchdev_lock);
eb48eb00 7669}
76c3552f 7670
dc97997a 7671static void intel_init_emon(struct drm_i915_private *dev_priv)
dde18883 7672{
dde18883
ED
7673 u32 lcfuse;
7674 u8 pxw[16];
7675 int i;
7676
7677 /* Disable to program */
7678 I915_WRITE(ECR, 0);
7679 POSTING_READ(ECR);
7680
7681 /* Program energy weights for various events */
7682 I915_WRITE(SDEW, 0x15040d00);
7683 I915_WRITE(CSIEW0, 0x007f0000);
7684 I915_WRITE(CSIEW1, 0x1e220004);
7685 I915_WRITE(CSIEW2, 0x04000004);
7686
7687 for (i = 0; i < 5; i++)
616847e7 7688 I915_WRITE(PEW(i), 0);
dde18883 7689 for (i = 0; i < 3; i++)
616847e7 7690 I915_WRITE(DEW(i), 0);
dde18883
ED
7691
7692 /* Program P-state weights to account for frequency power adjustment */
7693 for (i = 0; i < 16; i++) {
616847e7 7694 u32 pxvidfreq = I915_READ(PXVFREQ(i));
dde18883
ED
7695 unsigned long freq = intel_pxfreq(pxvidfreq);
7696 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7697 PXVFREQ_PX_SHIFT;
7698 unsigned long val;
7699
7700 val = vid * vid;
7701 val *= (freq / 1000);
7702 val *= 255;
7703 val /= (127*127*900);
7704 if (val > 0xff)
7705 DRM_ERROR("bad pxval: %ld\n", val);
7706 pxw[i] = val;
7707 }
7708 /* Render standby states get 0 weight */
7709 pxw[14] = 0;
7710 pxw[15] = 0;
7711
7712 for (i = 0; i < 4; i++) {
7713 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7714 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
616847e7 7715 I915_WRITE(PXW(i), val);
dde18883
ED
7716 }
7717
7718 /* Adjust magic regs to magic values (more experimental results) */
7719 I915_WRITE(OGW0, 0);
7720 I915_WRITE(OGW1, 0);
7721 I915_WRITE(EG0, 0x00007f00);
7722 I915_WRITE(EG1, 0x0000000e);
7723 I915_WRITE(EG2, 0x000e0000);
7724 I915_WRITE(EG3, 0x68000300);
7725 I915_WRITE(EG4, 0x42000000);
7726 I915_WRITE(EG5, 0x00140031);
7727 I915_WRITE(EG6, 0);
7728 I915_WRITE(EG7, 0);
7729
7730 for (i = 0; i < 8; i++)
616847e7 7731 I915_WRITE(PXWL(i), 0);
dde18883
ED
7732
7733 /* Enable PMON + select events */
7734 I915_WRITE(ECR, 0x80000019);
7735
7736 lcfuse = I915_READ(LCFUSE02);
7737
20e4d407 7738 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
7739}
7740
dc97997a 7741void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
ae48434c 7742{
b268c699
ID
7743 /*
7744 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7745 * requirement.
7746 */
7747 if (!i915.enable_rc6) {
7748 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7749 intel_runtime_pm_get(dev_priv);
7750 }
e6069ca8 7751
b5163dbb 7752 mutex_lock(&dev_priv->drm.struct_mutex);
773ea9a8
CW
7753 mutex_lock(&dev_priv->rps.hw_lock);
7754
7755 /* Initialize RPS limits (for userspace) */
dc97997a
CW
7756 if (IS_CHERRYVIEW(dev_priv))
7757 cherryview_init_gt_powersave(dev_priv);
7758 else if (IS_VALLEYVIEW(dev_priv))
7759 valleyview_init_gt_powersave(dev_priv);
2a13ae79 7760 else if (INTEL_GEN(dev_priv) >= 6)
773ea9a8
CW
7761 gen6_init_rps_frequencies(dev_priv);
7762
7763 /* Derive initial user preferences/limits from the hardware limits */
7764 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
7765 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
7766
7767 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
7768 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
7769
7770 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
7771 dev_priv->rps.min_freq_softlimit =
7772 max_t(int,
7773 dev_priv->rps.efficient_freq,
7774 intel_freq_opcode(dev_priv, 450));
7775
99ac9612
CW
7776 /* After setting max-softlimit, find the overclock max freq */
7777 if (IS_GEN6(dev_priv) ||
7778 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7779 u32 params = 0;
7780
7781 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7782 if (params & BIT(31)) { /* OC supported */
7783 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7784 (dev_priv->rps.max_freq & 0xff) * 50,
7785 (params & 0xff) * 50);
7786 dev_priv->rps.max_freq = params & 0xff;
7787 }
7788 }
7789
29ecd78d
CW
7790 /* Finally allow us to boost to max by default */
7791 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7792
773ea9a8 7793 mutex_unlock(&dev_priv->rps.hw_lock);
b5163dbb 7794 mutex_unlock(&dev_priv->drm.struct_mutex);
54b4f68f
CW
7795
7796 intel_autoenable_gt_powersave(dev_priv);
ae48434c
ID
7797}
7798
dc97997a 7799void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
ae48434c 7800{
8dac1e1f 7801 if (IS_VALLEYVIEW(dev_priv))
dc97997a 7802 valleyview_cleanup_gt_powersave(dev_priv);
b268c699
ID
7803
7804 if (!i915.enable_rc6)
7805 intel_runtime_pm_put(dev_priv);
ae48434c
ID
7806}
7807
54b4f68f
CW
7808/**
7809 * intel_suspend_gt_powersave - suspend PM work and helper threads
7810 * @dev_priv: i915 device
7811 *
7812 * We don't want to disable RC6 or other features here, we just want
7813 * to make sure any work we've queued has finished and won't bother
7814 * us while we're suspended.
7815 */
7816void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7817{
7818 if (INTEL_GEN(dev_priv) < 6)
7819 return;
7820
7821 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7822 intel_runtime_pm_put(dev_priv);
7823
7824 /* gen6_rps_idle() will be called later to disable interrupts */
7825}
7826
b7137e0c
CW
7827void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7828{
7829 dev_priv->rps.enabled = true; /* force disabling */
7830 intel_disable_gt_powersave(dev_priv);
54b4f68f
CW
7831
7832 gen6_reset_rps_interrupts(dev_priv);
156c7ca0
JB
7833}
7834
dc97997a 7835void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
8090c6b9 7836{
b7137e0c
CW
7837 if (!READ_ONCE(dev_priv->rps.enabled))
7838 return;
e494837a 7839
b7137e0c 7840 mutex_lock(&dev_priv->rps.hw_lock);
e534770a 7841
b7137e0c
CW
7842 if (INTEL_GEN(dev_priv) >= 9) {
7843 gen9_disable_rc6(dev_priv);
7844 gen9_disable_rps(dev_priv);
7845 } else if (IS_CHERRYVIEW(dev_priv)) {
7846 cherryview_disable_rps(dev_priv);
7847 } else if (IS_VALLEYVIEW(dev_priv)) {
7848 valleyview_disable_rps(dev_priv);
7849 } else if (INTEL_GEN(dev_priv) >= 6) {
7850 gen6_disable_rps(dev_priv);
7851 } else if (IS_IRONLAKE_M(dev_priv)) {
7852 ironlake_disable_drps(dev_priv);
930ebb46 7853 }
b7137e0c
CW
7854
7855 dev_priv->rps.enabled = false;
7856 mutex_unlock(&dev_priv->rps.hw_lock);
8090c6b9
DV
7857}
7858
b7137e0c 7859void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
1a01ab3b 7860{
54b4f68f
CW
7861 /* We shouldn't be disabling as we submit, so this should be less
7862 * racy than it appears!
7863 */
b7137e0c
CW
7864 if (READ_ONCE(dev_priv->rps.enabled))
7865 return;
1a01ab3b 7866
b7137e0c
CW
7867 /* Powersaving is controlled by the host when inside a VM */
7868 if (intel_vgpu_active(dev_priv))
7869 return;
0a073b84 7870
b7137e0c 7871 mutex_lock(&dev_priv->rps.hw_lock);
dc97997a
CW
7872
7873 if (IS_CHERRYVIEW(dev_priv)) {
7874 cherryview_enable_rps(dev_priv);
7875 } else if (IS_VALLEYVIEW(dev_priv)) {
7876 valleyview_enable_rps(dev_priv);
b7137e0c 7877 } else if (INTEL_GEN(dev_priv) >= 9) {
dc97997a
CW
7878 gen9_enable_rc6(dev_priv);
7879 gen9_enable_rps(dev_priv);
b976dc53 7880 if (IS_GEN9_BC(dev_priv))
fb7404e8 7881 gen6_update_ring_freq(dev_priv);
dc97997a
CW
7882 } else if (IS_BROADWELL(dev_priv)) {
7883 gen8_enable_rps(dev_priv);
fb7404e8 7884 gen6_update_ring_freq(dev_priv);
b7137e0c 7885 } else if (INTEL_GEN(dev_priv) >= 6) {
dc97997a 7886 gen6_enable_rps(dev_priv);
fb7404e8 7887 gen6_update_ring_freq(dev_priv);
b7137e0c
CW
7888 } else if (IS_IRONLAKE_M(dev_priv)) {
7889 ironlake_enable_drps(dev_priv);
7890 intel_init_emon(dev_priv);
0a073b84 7891 }
aed242ff
CW
7892
7893 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7894 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7895
7896 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7897 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7898
54b4f68f 7899 dev_priv->rps.enabled = true;
b7137e0c
CW
7900 mutex_unlock(&dev_priv->rps.hw_lock);
7901}
3cc134e3 7902
54b4f68f
CW
7903static void __intel_autoenable_gt_powersave(struct work_struct *work)
7904{
7905 struct drm_i915_private *dev_priv =
7906 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7907 struct intel_engine_cs *rcs;
7908 struct drm_i915_gem_request *req;
7909
7910 if (READ_ONCE(dev_priv->rps.enabled))
7911 goto out;
7912
3b3f1650 7913 rcs = dev_priv->engine[RCS];
e8a9c58f 7914 if (rcs->last_retired_context)
54b4f68f
CW
7915 goto out;
7916
7917 if (!rcs->init_context)
7918 goto out;
7919
7920 mutex_lock(&dev_priv->drm.struct_mutex);
7921
7922 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7923 if (IS_ERR(req))
7924 goto unlock;
7925
7926 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7927 rcs->init_context(req);
7928
7929 /* Mark the device busy, calling intel_enable_gt_powersave() */
e642c85b 7930 i915_add_request(req);
54b4f68f
CW
7931
7932unlock:
7933 mutex_unlock(&dev_priv->drm.struct_mutex);
7934out:
7935 intel_runtime_pm_put(dev_priv);
7936}
7937
7938void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7939{
7940 if (READ_ONCE(dev_priv->rps.enabled))
7941 return;
7942
7943 if (IS_IRONLAKE_M(dev_priv)) {
7944 ironlake_enable_drps(dev_priv);
54b4f68f 7945 intel_init_emon(dev_priv);
54b4f68f
CW
7946 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7947 /*
7948 * PCU communication is slow and this doesn't need to be
7949 * done at any specific time, so do this out of our fast path
7950 * to make resume and init faster.
7951 *
7952 * We depend on the HW RC6 power context save/restore
7953 * mechanism when entering D3 through runtime PM suspend. So
7954 * disable RPM until RPS/RC6 is properly setup. We can only
7955 * get here via the driver load/system resume/runtime resume
7956 * paths, so the _noresume version is enough (and in case of
7957 * runtime resume it's necessary).
7958 */
7959 if (queue_delayed_work(dev_priv->wq,
7960 &dev_priv->rps.autoenable_work,
7961 round_jiffies_up_relative(HZ)))
7962 intel_runtime_pm_get_noresume(dev_priv);
7963 }
7964}
7965
46f16e63 7966static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
3107bd48 7967{
3107bd48
DV
7968 /*
7969 * On Ibex Peak and Cougar Point, we need to disable clock
7970 * gating for the panel power sequencer or it will fail to
7971 * start up when no ports are active.
7972 */
7973 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7974}
7975
46f16e63 7976static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
0e088b8f 7977{
b12ce1d8 7978 enum pipe pipe;
0e088b8f 7979
055e393f 7980 for_each_pipe(dev_priv, pipe) {
0e088b8f
VS
7981 I915_WRITE(DSPCNTR(pipe),
7982 I915_READ(DSPCNTR(pipe)) |
7983 DISPPLANE_TRICKLE_FEED_DISABLE);
b12ce1d8
VS
7984
7985 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7986 POSTING_READ(DSPSURF(pipe));
0e088b8f
VS
7987 }
7988}
7989
46f16e63 7990static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
017636cc 7991{
017636cc
VS
7992 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7993 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7994 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7995
7996 /*
7997 * Don't touch WM1S_LP_EN here.
7998 * Doing so could cause underruns.
7999 */
8000}
8001
46f16e63 8002static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8003{
231e54f6 8004 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 8005
f1e8fa56
DL
8006 /*
8007 * Required for FBC
8008 * WaFbcDisableDpfcClockGating:ilk
8009 */
4d47e4f5
DL
8010 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
8011 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
8012 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
8013
8014 I915_WRITE(PCH_3DCGDIS0,
8015 MARIUNIT_CLOCK_GATE_DISABLE |
8016 SVSMUNIT_CLOCK_GATE_DISABLE);
8017 I915_WRITE(PCH_3DCGDIS1,
8018 VFMUNIT_CLOCK_GATE_DISABLE);
8019
6f1d69b0
ED
8020 /*
8021 * According to the spec the following bits should be set in
8022 * order to enable memory self-refresh
8023 * The bit 22/21 of 0x42004
8024 * The bit 5 of 0x42020
8025 * The bit 15 of 0x45000
8026 */
8027 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8028 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8029 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 8030 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
8031 I915_WRITE(DISP_ARB_CTL,
8032 (I915_READ(DISP_ARB_CTL) |
8033 DISP_FBC_WM_DIS));
017636cc 8034
46f16e63 8035 ilk_init_lp_watermarks(dev_priv);
6f1d69b0
ED
8036
8037 /*
8038 * Based on the document from hardware guys the following bits
8039 * should be set unconditionally in order to enable FBC.
8040 * The bit 22 of 0x42000
8041 * The bit 22 of 0x42004
8042 * The bit 7,8,9 of 0x42020.
8043 */
50a0bc90 8044 if (IS_IRONLAKE_M(dev_priv)) {
4bb35334 8045 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
8046 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8047 I915_READ(ILK_DISPLAY_CHICKEN1) |
8048 ILK_FBCQ_DIS);
8049 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8050 I915_READ(ILK_DISPLAY_CHICKEN2) |
8051 ILK_DPARB_GATE);
6f1d69b0
ED
8052 }
8053
4d47e4f5
DL
8054 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
8055
6f1d69b0
ED
8056 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8057 I915_READ(ILK_DISPLAY_CHICKEN2) |
8058 ILK_ELPIN_409_SELECT);
8059 I915_WRITE(_3D_CHICKEN2,
8060 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8061 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 8062
ecdb4eb7 8063 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
8064 I915_WRITE(CACHE_MODE_0,
8065 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 8066
4e04632e
AG
8067 /* WaDisable_RenderCache_OperationalFlush:ilk */
8068 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8069
46f16e63 8070 g4x_disable_trickle_feed(dev_priv);
bdad2b2f 8071
46f16e63 8072 ibx_init_clock_gating(dev_priv);
3107bd48
DV
8073}
8074
46f16e63 8075static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
3107bd48 8076{
3107bd48 8077 int pipe;
3f704fa2 8078 uint32_t val;
3107bd48
DV
8079
8080 /*
8081 * On Ibex Peak and Cougar Point, we need to disable clock
8082 * gating for the panel power sequencer or it will fail to
8083 * start up when no ports are active.
8084 */
cd664078
JB
8085 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
8086 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
8087 PCH_CPUNIT_CLOCK_GATE_DISABLE);
3107bd48
DV
8088 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8089 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
8090 /* The below fixes the weird display corruption, a few pixels shifted
8091 * downward, on (only) LVDS of some HP laptops with IVY.
8092 */
055e393f 8093 for_each_pipe(dev_priv, pipe) {
dc4bd2d1
PZ
8094 val = I915_READ(TRANS_CHICKEN2(pipe));
8095 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
8096 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 8097 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 8098 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
8099 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
8100 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
8101 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
8102 I915_WRITE(TRANS_CHICKEN2(pipe), val);
8103 }
3107bd48 8104 /* WADP0ClockGatingDisable */
055e393f 8105 for_each_pipe(dev_priv, pipe) {
3107bd48
DV
8106 I915_WRITE(TRANS_CHICKEN1(pipe),
8107 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
8108 }
6f1d69b0
ED
8109}
8110
46f16e63 8111static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
1d7aaa0c 8112{
1d7aaa0c
DV
8113 uint32_t tmp;
8114
8115 tmp = I915_READ(MCH_SSKPD);
df662a28
DV
8116 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
8117 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
8118 tmp);
1d7aaa0c
DV
8119}
8120
46f16e63 8121static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8122{
231e54f6 8123 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 8124
231e54f6 8125 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
8126
8127 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8128 I915_READ(ILK_DISPLAY_CHICKEN2) |
8129 ILK_ELPIN_409_SELECT);
8130
ecdb4eb7 8131 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
8132 I915_WRITE(_3D_CHICKEN,
8133 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
8134
4e04632e
AG
8135 /* WaDisable_RenderCache_OperationalFlush:snb */
8136 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8137
8d85d272
VS
8138 /*
8139 * BSpec recoomends 8x4 when MSAA is used,
8140 * however in practice 16x4 seems fastest.
c5c98a58
VS
8141 *
8142 * Note that PS/WM thread counts depend on the WIZ hashing
8143 * disable bit, which we don't touch here, but it's good
8144 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8d85d272
VS
8145 */
8146 I915_WRITE(GEN6_GT_MODE,
98533251 8147 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8d85d272 8148
46f16e63 8149 ilk_init_lp_watermarks(dev_priv);
6f1d69b0 8150
6f1d69b0 8151 I915_WRITE(CACHE_MODE_0,
50743298 8152 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
8153
8154 I915_WRITE(GEN6_UCGCTL1,
8155 I915_READ(GEN6_UCGCTL1) |
8156 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
8157 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
8158
8159 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8160 * gating disable must be set. Failure to set it results in
8161 * flickering pixels due to Z write ordering failures after
8162 * some amount of runtime in the Mesa "fire" demo, and Unigine
8163 * Sanctuary and Tropics, and apparently anything else with
8164 * alpha test or pixel discard.
8165 *
8166 * According to the spec, bit 11 (RCCUNIT) must also be set,
8167 * but we didn't debug actual testcases to find it out.
0f846f81 8168 *
ef59318c
VS
8169 * WaDisableRCCUnitClockGating:snb
8170 * WaDisableRCPBUnitClockGating:snb
6f1d69b0
ED
8171 */
8172 I915_WRITE(GEN6_UCGCTL2,
8173 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8174 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8175
5eb146dd 8176 /* WaStripsFansDisableFastClipPerformanceFix:snb */
743b57d8
VS
8177 I915_WRITE(_3D_CHICKEN3,
8178 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
6f1d69b0 8179
e927ecde
VS
8180 /*
8181 * Bspec says:
8182 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
8183 * 3DSTATE_SF number of SF output attributes is more than 16."
8184 */
8185 I915_WRITE(_3D_CHICKEN3,
8186 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
8187
6f1d69b0
ED
8188 /*
8189 * According to the spec the following bits should be
8190 * set in order to enable memory self-refresh and fbc:
8191 * The bit21 and bit22 of 0x42000
8192 * The bit21 and bit22 of 0x42004
8193 * The bit5 and bit7 of 0x42020
8194 * The bit14 of 0x70180
8195 * The bit14 of 0x71180
4bb35334
DL
8196 *
8197 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
8198 */
8199 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8200 I915_READ(ILK_DISPLAY_CHICKEN1) |
8201 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8202 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8203 I915_READ(ILK_DISPLAY_CHICKEN2) |
8204 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
8205 I915_WRITE(ILK_DSPCLK_GATE_D,
8206 I915_READ(ILK_DSPCLK_GATE_D) |
8207 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
8208 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 8209
46f16e63 8210 g4x_disable_trickle_feed(dev_priv);
f8f2ac9a 8211
46f16e63 8212 cpt_init_clock_gating(dev_priv);
1d7aaa0c 8213
46f16e63 8214 gen6_check_mch_setup(dev_priv);
6f1d69b0
ED
8215}
8216
8217static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
8218{
8219 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
8220
3aad9059 8221 /*
46680e0a 8222 * WaVSThreadDispatchOverride:ivb,vlv
3aad9059
VS
8223 *
8224 * This actually overrides the dispatch
8225 * mode for all thread types.
8226 */
6f1d69b0
ED
8227 reg &= ~GEN7_FF_SCHED_MASK;
8228 reg |= GEN7_FF_TS_SCHED_HW;
8229 reg |= GEN7_FF_VS_SCHED_HW;
8230 reg |= GEN7_FF_DS_SCHED_HW;
8231
8232 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
8233}
8234
46f16e63 8235static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
17a303ec 8236{
17a303ec
PZ
8237 /*
8238 * TODO: this bit should only be enabled when really needed, then
8239 * disabled when not needed anymore in order to save power.
8240 */
4f8036a2 8241 if (HAS_PCH_LPT_LP(dev_priv))
17a303ec
PZ
8242 I915_WRITE(SOUTH_DSPCLK_GATE_D,
8243 I915_READ(SOUTH_DSPCLK_GATE_D) |
8244 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
8245
8246 /* WADPOClockGatingDisable:hsw */
36c0d0cf
VS
8247 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
8248 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
0a790cdb 8249 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
8250}
8251
712bf364 8252static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
7d708ee4 8253{
4f8036a2 8254 if (HAS_PCH_LPT_LP(dev_priv)) {
7d708ee4
ID
8255 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
8256
8257 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8258 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8259 }
8260}
8261
450174fe
ID
8262static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
8263 int general_prio_credits,
8264 int high_prio_credits)
8265{
8266 u32 misccpctl;
8267
8268 /* WaTempDisableDOPClkGating:bdw */
8269 misccpctl = I915_READ(GEN7_MISCCPCTL);
8270 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
8271
8272 I915_WRITE(GEN8_L3SQCREG1,
8273 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
8274 L3_HIGH_PRIO_CREDITS(high_prio_credits));
8275
8276 /*
8277 * Wait at least 100 clocks before re-enabling clock gating.
8278 * See the definition of L3SQCREG1 in BSpec.
8279 */
8280 POSTING_READ(GEN8_L3SQCREG1);
8281 udelay(1);
8282 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
8283}
8284
46f16e63 8285static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
9498dba7 8286{
46f16e63 8287 gen9_init_clock_gating(dev_priv);
9498dba7
MK
8288
8289 /* WaDisableSDEUnitClockGating:kbl */
8290 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8291 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8292 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
8aeb7f62
MK
8293
8294 /* WaDisableGamClockGating:kbl */
8295 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
8296 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8297 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
031cd8c8
MK
8298
8299 /* WaFbcNukeOnHostModify:kbl */
8300 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8301 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
9498dba7
MK
8302}
8303
46f16e63 8304static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
dc00b6a0 8305{
46f16e63 8306 gen9_init_clock_gating(dev_priv);
44fff99f
MK
8307
8308 /* WAC6entrylatency:skl */
8309 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
8310 FBC_LLC_FULLY_OPEN);
031cd8c8
MK
8311
8312 /* WaFbcNukeOnHostModify:skl */
8313 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
8314 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
dc00b6a0
DV
8315}
8316
46f16e63 8317static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
1020a5c2 8318{
07d27e20 8319 enum pipe pipe;
1020a5c2 8320
46f16e63 8321 ilk_init_lp_watermarks(dev_priv);
50ed5fbd 8322
ab57fff1 8323 /* WaSwitchSolVfFArbitrationPriority:bdw */
50ed5fbd 8324 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
fe4ab3ce 8325
ab57fff1 8326 /* WaPsrDPAMaskVBlankInSRD:bdw */
fe4ab3ce
BW
8327 I915_WRITE(CHICKEN_PAR1_1,
8328 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
8329
ab57fff1 8330 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
055e393f 8331 for_each_pipe(dev_priv, pipe) {
07d27e20 8332 I915_WRITE(CHICKEN_PIPESL_1(pipe),
c7c65622 8333 I915_READ(CHICKEN_PIPESL_1(pipe)) |
8f670bb1 8334 BDW_DPRS_MASK_VBLANK_SRD);
fe4ab3ce 8335 }
63801f21 8336
ab57fff1
BW
8337 /* WaVSRefCountFullforceMissDisable:bdw */
8338 /* WaDSRefCountFullforceMissDisable:bdw */
8339 I915_WRITE(GEN7_FF_THREAD_MODE,
8340 I915_READ(GEN7_FF_THREAD_MODE) &
8341 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
36075a4c 8342
295e8bb7
VS
8343 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8344 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
4f1ca9e9
VS
8345
8346 /* WaDisableSDEUnitClockGating:bdw */
8347 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8348 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
5d708680 8349
450174fe
ID
8350 /* WaProgramL3SqcReg1Default:bdw */
8351 gen8_set_l3sqc_credits(dev_priv, 30, 2);
4d487cff 8352
6d50b065
VS
8353 /*
8354 * WaGttCachingOffByDefault:bdw
8355 * GTT cache may not work with big pages, so if those
8356 * are ever enabled GTT cache may need to be disabled.
8357 */
8358 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
8359
17e0adf0
MK
8360 /* WaKVMNotificationOnConfigChange:bdw */
8361 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
8362 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
8363
46f16e63 8364 lpt_init_clock_gating(dev_priv);
9cc19733
RB
8365
8366 /* WaDisableDopClockGating:bdw
8367 *
8368 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
8369 * clock gating.
8370 */
8371 I915_WRITE(GEN6_UCGCTL1,
8372 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
1020a5c2
BW
8373}
8374
46f16e63 8375static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
cad2a2d7 8376{
46f16e63 8377 ilk_init_lp_watermarks(dev_priv);
cad2a2d7 8378
f3fc4884
FJ
8379 /* L3 caching of data atomics doesn't work -- disable it. */
8380 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
8381 I915_WRITE(HSW_ROW_CHICKEN3,
8382 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
8383
ecdb4eb7 8384 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
8385 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8386 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8387 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8388
e36ea7ff
VS
8389 /* WaVSRefCountFullforceMissDisable:hsw */
8390 I915_WRITE(GEN7_FF_THREAD_MODE,
8391 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
cad2a2d7 8392
4e04632e
AG
8393 /* WaDisable_RenderCache_OperationalFlush:hsw */
8394 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8395
fe27c606
CW
8396 /* enable HiZ Raw Stall Optimization */
8397 I915_WRITE(CACHE_MODE_0_GEN7,
8398 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8399
ecdb4eb7 8400 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
8401 I915_WRITE(CACHE_MODE_1,
8402 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 8403
a12c4967
VS
8404 /*
8405 * BSpec recommends 8x4 when MSAA is used,
8406 * however in practice 16x4 seems fastest.
c5c98a58
VS
8407 *
8408 * Note that PS/WM thread counts depend on the WIZ hashing
8409 * disable bit, which we don't touch here, but it's good
8410 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a12c4967
VS
8411 */
8412 I915_WRITE(GEN7_GT_MODE,
98533251 8413 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
a12c4967 8414
94411593
KG
8415 /* WaSampleCChickenBitEnable:hsw */
8416 I915_WRITE(HALF_SLICE_CHICKEN3,
8417 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
8418
ecdb4eb7 8419 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
8420 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
8421
90a88643
PZ
8422 /* WaRsPkgCStateDisplayPMReq:hsw */
8423 I915_WRITE(CHICKEN_PAR1_1,
8424 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 8425
46f16e63 8426 lpt_init_clock_gating(dev_priv);
cad2a2d7
ED
8427}
8428
46f16e63 8429static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8430{
20848223 8431 uint32_t snpcr;
6f1d69b0 8432
46f16e63 8433 ilk_init_lp_watermarks(dev_priv);
6f1d69b0 8434
231e54f6 8435 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 8436
ecdb4eb7 8437 /* WaDisableEarlyCull:ivb */
87f8020e
JB
8438 I915_WRITE(_3D_CHICKEN3,
8439 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8440
ecdb4eb7 8441 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
8442 I915_WRITE(IVB_CHICKEN3,
8443 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8444 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8445
ecdb4eb7 8446 /* WaDisablePSDDualDispatchEnable:ivb */
50a0bc90 8447 if (IS_IVB_GT1(dev_priv))
12f3382b
JB
8448 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
8449 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 8450
4e04632e
AG
8451 /* WaDisable_RenderCache_OperationalFlush:ivb */
8452 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8453
ecdb4eb7 8454 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
8455 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8456 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8457
ecdb4eb7 8458 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
8459 I915_WRITE(GEN7_L3CNTLREG1,
8460 GEN7_WA_FOR_GEN7_L3_CONTROL);
8461 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976 8462 GEN7_WA_L3_CHICKEN_MODE);
50a0bc90 8463 if (IS_IVB_GT1(dev_priv))
8ab43976
JB
8464 I915_WRITE(GEN7_ROW_CHICKEN2,
8465 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2
VS
8466 else {
8467 /* must write both registers */
8468 I915_WRITE(GEN7_ROW_CHICKEN2,
8469 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8ab43976
JB
8470 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
8471 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2 8472 }
6f1d69b0 8473
ecdb4eb7 8474 /* WaForceL3Serialization:ivb */
61939d97
JB
8475 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8476 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8477
1b80a19a 8478 /*
0f846f81 8479 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 8480 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
8481 */
8482 I915_WRITE(GEN6_UCGCTL2,
28acf3b2 8483 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 8484
ecdb4eb7 8485 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
8486 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8487 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8488 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8489
46f16e63 8490 g4x_disable_trickle_feed(dev_priv);
6f1d69b0
ED
8491
8492 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 8493
22721343
CW
8494 if (0) { /* causes HiZ corruption on ivb:gt1 */
8495 /* enable HiZ Raw Stall Optimization */
8496 I915_WRITE(CACHE_MODE_0_GEN7,
8497 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
8498 }
116f2b6d 8499
ecdb4eb7 8500 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
8501 I915_WRITE(CACHE_MODE_1,
8502 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223 8503
a607c1a4
VS
8504 /*
8505 * BSpec recommends 8x4 when MSAA is used,
8506 * however in practice 16x4 seems fastest.
c5c98a58
VS
8507 *
8508 * Note that PS/WM thread counts depend on the WIZ hashing
8509 * disable bit, which we don't touch here, but it's good
8510 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a607c1a4
VS
8511 */
8512 I915_WRITE(GEN7_GT_MODE,
98533251 8513 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
a607c1a4 8514
20848223
BW
8515 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
8516 snpcr &= ~GEN6_MBC_SNPCR_MASK;
8517 snpcr |= GEN6_MBC_SNPCR_MED;
8518 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 8519
6e266956 8520 if (!HAS_PCH_NOP(dev_priv))
46f16e63 8521 cpt_init_clock_gating(dev_priv);
1d7aaa0c 8522
46f16e63 8523 gen6_check_mch_setup(dev_priv);
6f1d69b0
ED
8524}
8525
46f16e63 8526static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8527{
ecdb4eb7 8528 /* WaDisableEarlyCull:vlv */
87f8020e
JB
8529 I915_WRITE(_3D_CHICKEN3,
8530 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
8531
ecdb4eb7 8532 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
8533 I915_WRITE(IVB_CHICKEN3,
8534 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8535 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8536
fad7d36e 8537 /* WaPsdDispatchEnable:vlv */
ecdb4eb7 8538 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 8539 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
8540 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
8541 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 8542
4e04632e
AG
8543 /* WaDisable_RenderCache_OperationalFlush:vlv */
8544 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8545
ecdb4eb7 8546 /* WaForceL3Serialization:vlv */
61939d97
JB
8547 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
8548 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
8549
ecdb4eb7 8550 /* WaDisableDopClockGating:vlv */
8ab43976
JB
8551 I915_WRITE(GEN7_ROW_CHICKEN2,
8552 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8553
ecdb4eb7 8554 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
8555 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8556 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8557 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8558
46680e0a
VS
8559 gen7_setup_fixed_func_scheduler(dev_priv);
8560
3c0edaeb 8561 /*
0f846f81 8562 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 8563 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81
JB
8564 */
8565 I915_WRITE(GEN6_UCGCTL2,
3c0edaeb 8566 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 8567
c98f5062
AG
8568 /* WaDisableL3Bank2xClockGate:vlv
8569 * Disabling L3 clock gating- MMIO 940c[25] = 1
8570 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
8571 I915_WRITE(GEN7_UCGCTL4,
8572 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
e3f33d46 8573
afd58e79
VS
8574 /*
8575 * BSpec says this must be set, even though
8576 * WaDisable4x2SubspanOptimization isn't listed for VLV.
8577 */
6b26c86d
DV
8578 I915_WRITE(CACHE_MODE_1,
8579 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 8580
da2518f9
VS
8581 /*
8582 * BSpec recommends 8x4 when MSAA is used,
8583 * however in practice 16x4 seems fastest.
8584 *
8585 * Note that PS/WM thread counts depend on the WIZ hashing
8586 * disable bit, which we don't touch here, but it's good
8587 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8588 */
8589 I915_WRITE(GEN7_GT_MODE,
8590 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
8591
031994ee
VS
8592 /*
8593 * WaIncreaseL3CreditsForVLVB0:vlv
8594 * This is the hardware default actually.
8595 */
8596 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
8597
2d809570 8598 /*
ecdb4eb7 8599 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
8600 * Disable clock gating on th GCFG unit to prevent a delay
8601 * in the reporting of vblank events.
8602 */
7a0d1eed 8603 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
6f1d69b0
ED
8604}
8605
46f16e63 8606static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
a4565da8 8607{
232ce337
VS
8608 /* WaVSRefCountFullforceMissDisable:chv */
8609 /* WaDSRefCountFullforceMissDisable:chv */
8610 I915_WRITE(GEN7_FF_THREAD_MODE,
8611 I915_READ(GEN7_FF_THREAD_MODE) &
8612 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
acea6f95
VS
8613
8614 /* WaDisableSemaphoreAndSyncFlipWait:chv */
8615 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
8616 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
0846697c
VS
8617
8618 /* WaDisableCSUnitClockGating:chv */
8619 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
8620 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
c631780f
VS
8621
8622 /* WaDisableSDEUnitClockGating:chv */
8623 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
8624 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
6d50b065 8625
450174fe
ID
8626 /*
8627 * WaProgramL3SqcReg1Default:chv
8628 * See gfxspecs/Related Documents/Performance Guide/
8629 * LSQC Setting Recommendations.
8630 */
8631 gen8_set_l3sqc_credits(dev_priv, 38, 2);
8632
6d50b065
VS
8633 /*
8634 * GTT cache may not work with big pages, so if those
8635 * are ever enabled GTT cache may need to be disabled.
8636 */
8637 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
a4565da8
VS
8638}
8639
46f16e63 8640static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8641{
6f1d69b0
ED
8642 uint32_t dspclk_gate;
8643
8644 I915_WRITE(RENCLK_GATE_D1, 0);
8645 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8646 GS_UNIT_CLOCK_GATE_DISABLE |
8647 CL_UNIT_CLOCK_GATE_DISABLE);
8648 I915_WRITE(RAMCLK_GATE_D, 0);
8649 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8650 OVRUNIT_CLOCK_GATE_DISABLE |
8651 OVCUNIT_CLOCK_GATE_DISABLE;
50a0bc90 8652 if (IS_GM45(dev_priv))
6f1d69b0
ED
8653 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8654 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
8655
8656 /* WaDisableRenderCachePipelinedFlush */
8657 I915_WRITE(CACHE_MODE_0,
8658 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 8659
4e04632e
AG
8660 /* WaDisable_RenderCache_OperationalFlush:g4x */
8661 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
8662
46f16e63 8663 g4x_disable_trickle_feed(dev_priv);
6f1d69b0
ED
8664}
8665
46f16e63 8666static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8667{
6f1d69b0
ED
8668 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8669 I915_WRITE(RENCLK_GATE_D2, 0);
8670 I915_WRITE(DSPCLK_GATE_D, 0);
8671 I915_WRITE(RAMCLK_GATE_D, 0);
8672 I915_WRITE16(DEUC, 0);
20f94967
VS
8673 I915_WRITE(MI_ARB_STATE,
8674 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
8675
8676 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8677 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
8678}
8679
46f16e63 8680static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8681{
6f1d69b0
ED
8682 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8683 I965_RCC_CLOCK_GATE_DISABLE |
8684 I965_RCPB_CLOCK_GATE_DISABLE |
8685 I965_ISC_CLOCK_GATE_DISABLE |
8686 I965_FBC_CLOCK_GATE_DISABLE);
8687 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
8688 I915_WRITE(MI_ARB_STATE,
8689 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
8690
8691 /* WaDisable_RenderCache_OperationalFlush:gen4 */
8692 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
8693}
8694
46f16e63 8695static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8696{
6f1d69b0
ED
8697 u32 dstate = I915_READ(D_STATE);
8698
8699 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8700 DSTATE_DOT_CLOCK_GATING;
8701 I915_WRITE(D_STATE, dstate);
13a86b85 8702
9b1e14f4 8703 if (IS_PINEVIEW(dev_priv))
13a86b85 8704 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
8705
8706 /* IIR "flip pending" means done if this bit is set */
8707 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
12fabbcb
VS
8708
8709 /* interrupts should cause a wake up from C3 */
3299254f 8710 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
dbb42748
VS
8711
8712 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
8713 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
1038392b
VS
8714
8715 I915_WRITE(MI_ARB_STATE,
8716 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
8717}
8718
46f16e63 8719static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8720{
6f1d69b0 8721 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
54e472ae
VS
8722
8723 /* interrupts should cause a wake up from C3 */
8724 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
8725 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
1038392b
VS
8726
8727 I915_WRITE(MEM_MODE,
8728 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
8729}
8730
46f16e63 8731static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8732{
1038392b
VS
8733 I915_WRITE(MEM_MODE,
8734 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
8735 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
8736}
8737
46f16e63 8738void intel_init_clock_gating(struct drm_i915_private *dev_priv)
6f1d69b0 8739{
46f16e63 8740 dev_priv->display.init_clock_gating(dev_priv);
6f1d69b0
ED
8741}
8742
712bf364 8743void intel_suspend_hw(struct drm_i915_private *dev_priv)
7d708ee4 8744{
712bf364
VS
8745 if (HAS_PCH_LPT(dev_priv))
8746 lpt_suspend_hw(dev_priv);
7d708ee4
ID
8747}
8748
46f16e63 8749static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
bb400da9
ID
8750{
8751 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
8752}
8753
8754/**
8755 * intel_init_clock_gating_hooks - setup the clock gating hooks
8756 * @dev_priv: device private
8757 *
8758 * Setup the hooks that configure which clocks of a given platform can be
8759 * gated and also apply various GT and display specific workarounds for these
8760 * platforms. Note that some GT specific workarounds are applied separately
8761 * when GPU contexts or batchbuffers start their execution.
8762 */
8763void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
8764{
8765 if (IS_SKYLAKE(dev_priv))
dc00b6a0 8766 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
bb400da9 8767 else if (IS_KABYLAKE(dev_priv))
9498dba7 8768 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
9fb5026f 8769 else if (IS_BROXTON(dev_priv))
bb400da9 8770 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
9fb5026f
ACO
8771 else if (IS_GEMINILAKE(dev_priv))
8772 dev_priv->display.init_clock_gating = glk_init_clock_gating;
bb400da9
ID
8773 else if (IS_BROADWELL(dev_priv))
8774 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
8775 else if (IS_CHERRYVIEW(dev_priv))
8776 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
8777 else if (IS_HASWELL(dev_priv))
8778 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
8779 else if (IS_IVYBRIDGE(dev_priv))
8780 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8781 else if (IS_VALLEYVIEW(dev_priv))
8782 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
8783 else if (IS_GEN6(dev_priv))
8784 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8785 else if (IS_GEN5(dev_priv))
8786 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8787 else if (IS_G4X(dev_priv))
8788 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
c0f86832 8789 else if (IS_I965GM(dev_priv))
bb400da9 8790 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
c0f86832 8791 else if (IS_I965G(dev_priv))
bb400da9
ID
8792 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8793 else if (IS_GEN3(dev_priv))
8794 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8795 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8796 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8797 else if (IS_GEN2(dev_priv))
8798 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8799 else {
8800 MISSING_CASE(INTEL_DEVID(dev_priv));
8801 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8802 }
8803}
8804
1fa61106 8805/* Set up chip specific power management-related functions */
62d75df7 8806void intel_init_pm(struct drm_i915_private *dev_priv)
1fa61106 8807{
7ff0ebcc 8808 intel_fbc_init(dev_priv);
1fa61106 8809
c921aba8 8810 /* For cxsr */
9b1e14f4 8811 if (IS_PINEVIEW(dev_priv))
148ac1f3 8812 i915_pineview_get_mem_freq(dev_priv);
5db94019 8813 else if (IS_GEN5(dev_priv))
148ac1f3 8814 i915_ironlake_get_mem_freq(dev_priv);
c921aba8 8815
1fa61106 8816 /* For FIFO watermark updates */
62d75df7 8817 if (INTEL_GEN(dev_priv) >= 9) {
bb726519 8818 skl_setup_wm_latency(dev_priv);
e62929b3 8819 dev_priv->display.initial_watermarks = skl_initial_wm;
ccf010fb 8820 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
98d39494 8821 dev_priv->display.compute_global_watermarks = skl_compute_wm;
6e266956 8822 } else if (HAS_PCH_SPLIT(dev_priv)) {
bb726519 8823 ilk_setup_wm_latency(dev_priv);
53615a5e 8824
5db94019 8825 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
bd602544 8826 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
5db94019 8827 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
bd602544 8828 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
86c8bbbe 8829 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
ed4a6a7c
MR
8830 dev_priv->display.compute_intermediate_wm =
8831 ilk_compute_intermediate_wm;
8832 dev_priv->display.initial_watermarks =
8833 ilk_initial_watermarks;
8834 dev_priv->display.optimize_watermarks =
8835 ilk_optimize_watermarks;
bd602544
VS
8836 } else {
8837 DRM_DEBUG_KMS("Failed to read display plane latency. "
8838 "Disable CxSR\n");
8839 }
6b6b3eef 8840 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
bb726519 8841 vlv_setup_wm_latency(dev_priv);
ff32c54e 8842 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
4841da51 8843 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
ff32c54e 8844 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
4841da51 8845 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
ff32c54e 8846 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
04548cba
VS
8847 } else if (IS_G4X(dev_priv)) {
8848 g4x_setup_wm_latency(dev_priv);
8849 dev_priv->display.compute_pipe_wm = g4x_compute_pipe_wm;
8850 dev_priv->display.compute_intermediate_wm = g4x_compute_intermediate_wm;
8851 dev_priv->display.initial_watermarks = g4x_initial_watermarks;
8852 dev_priv->display.optimize_watermarks = g4x_optimize_watermarks;
9b1e14f4 8853 } else if (IS_PINEVIEW(dev_priv)) {
50a0bc90 8854 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
1fa61106
ED
8855 dev_priv->is_ddr3,
8856 dev_priv->fsb_freq,
8857 dev_priv->mem_freq)) {
8858 DRM_INFO("failed to find known CxSR latency "
8859 "(found ddr%s fsb freq %d, mem freq %d), "
8860 "disabling CxSR\n",
8861 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8862 dev_priv->fsb_freq, dev_priv->mem_freq);
8863 /* Disable CxSR and never update its watermark again */
5209b1f4 8864 intel_set_memory_cxsr(dev_priv, false);
1fa61106
ED
8865 dev_priv->display.update_wm = NULL;
8866 } else
8867 dev_priv->display.update_wm = pineview_update_wm;
5db94019 8868 } else if (IS_GEN4(dev_priv)) {
1fa61106 8869 dev_priv->display.update_wm = i965_update_wm;
5db94019 8870 } else if (IS_GEN3(dev_priv)) {
1fa61106
ED
8871 dev_priv->display.update_wm = i9xx_update_wm;
8872 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
5db94019 8873 } else if (IS_GEN2(dev_priv)) {
62d75df7 8874 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
feb56b93 8875 dev_priv->display.update_wm = i845_update_wm;
1fa61106 8876 dev_priv->display.get_fifo_size = i845_get_fifo_size;
feb56b93
DV
8877 } else {
8878 dev_priv->display.update_wm = i9xx_update_wm;
1fa61106 8879 dev_priv->display.get_fifo_size = i830_get_fifo_size;
feb56b93 8880 }
feb56b93
DV
8881 } else {
8882 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
1fa61106
ED
8883 }
8884}
8885
87660502
L
8886static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8887{
8888 uint32_t flags =
8889 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8890
8891 switch (flags) {
8892 case GEN6_PCODE_SUCCESS:
8893 return 0;
8894 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8895 case GEN6_PCODE_ILLEGAL_CMD:
8896 return -ENXIO;
8897 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
7850d1c3 8898 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
87660502
L
8899 return -EOVERFLOW;
8900 case GEN6_PCODE_TIMEOUT:
8901 return -ETIMEDOUT;
8902 default:
f0d66153 8903 MISSING_CASE(flags);
87660502
L
8904 return 0;
8905 }
8906}
8907
8908static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8909{
8910 uint32_t flags =
8911 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8912
8913 switch (flags) {
8914 case GEN6_PCODE_SUCCESS:
8915 return 0;
8916 case GEN6_PCODE_ILLEGAL_CMD:
8917 return -ENXIO;
8918 case GEN7_PCODE_TIMEOUT:
8919 return -ETIMEDOUT;
8920 case GEN7_PCODE_ILLEGAL_DATA:
8921 return -EINVAL;
8922 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8923 return -EOVERFLOW;
8924 default:
8925 MISSING_CASE(flags);
8926 return 0;
8927 }
8928}
8929
151a49d0 8930int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
42c0526c 8931{
87660502
L
8932 int status;
8933
4fc688ce 8934 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c 8935
3f5582dd
CW
8936 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8937 * use te fw I915_READ variants to reduce the amount of work
8938 * required when reading/writing.
8939 */
8940
8941 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
42c0526c
BW
8942 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8943 return -EAGAIN;
8944 }
8945
3f5582dd
CW
8946 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8947 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8948 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
42c0526c 8949
e09a3036
CW
8950 if (__intel_wait_for_register_fw(dev_priv,
8951 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8952 500, 0, NULL)) {
42c0526c
BW
8953 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8954 return -ETIMEDOUT;
8955 }
8956
3f5582dd
CW
8957 *val = I915_READ_FW(GEN6_PCODE_DATA);
8958 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
42c0526c 8959
87660502
L
8960 if (INTEL_GEN(dev_priv) > 6)
8961 status = gen7_check_mailbox_status(dev_priv);
8962 else
8963 status = gen6_check_mailbox_status(dev_priv);
8964
8965 if (status) {
8966 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8967 status);
8968 return status;
8969 }
8970
42c0526c
BW
8971 return 0;
8972}
8973
3f5582dd 8974int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
87660502 8975 u32 mbox, u32 val)
42c0526c 8976{
87660502
L
8977 int status;
8978
4fc688ce 8979 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c 8980
3f5582dd
CW
8981 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8982 * use te fw I915_READ variants to reduce the amount of work
8983 * required when reading/writing.
8984 */
8985
8986 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
42c0526c
BW
8987 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8988 return -EAGAIN;
8989 }
8990
3f5582dd 8991 I915_WRITE_FW(GEN6_PCODE_DATA, val);
8bf41b72 8992 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
3f5582dd 8993 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
42c0526c 8994
e09a3036
CW
8995 if (__intel_wait_for_register_fw(dev_priv,
8996 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8997 500, 0, NULL)) {
42c0526c
BW
8998 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8999 return -ETIMEDOUT;
9000 }
9001
3f5582dd 9002 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
42c0526c 9003
87660502
L
9004 if (INTEL_GEN(dev_priv) > 6)
9005 status = gen7_check_mailbox_status(dev_priv);
9006 else
9007 status = gen6_check_mailbox_status(dev_priv);
9008
9009 if (status) {
9010 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
9011 status);
9012 return status;
9013 }
9014
42c0526c
BW
9015 return 0;
9016}
a0e4e199 9017
a0b8a1fe
ID
9018static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
9019 u32 request, u32 reply_mask, u32 reply,
9020 u32 *status)
9021{
9022 u32 val = request;
9023
9024 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
9025
9026 return *status || ((val & reply_mask) == reply);
9027}
9028
9029/**
9030 * skl_pcode_request - send PCODE request until acknowledgment
9031 * @dev_priv: device private
9032 * @mbox: PCODE mailbox ID the request is targeted for
9033 * @request: request ID
9034 * @reply_mask: mask used to check for request acknowledgment
9035 * @reply: value used to check for request acknowledgment
9036 * @timeout_base_ms: timeout for polling with preemption enabled
9037 *
9038 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
0129936d 9039 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
a0b8a1fe
ID
9040 * The request is acknowledged once the PCODE reply dword equals @reply after
9041 * applying @reply_mask. Polling is first attempted with preemption enabled
0129936d 9042 * for @timeout_base_ms and if this times out for another 50 ms with
a0b8a1fe
ID
9043 * preemption disabled.
9044 *
9045 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
9046 * other error as reported by PCODE.
9047 */
9048int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
9049 u32 reply_mask, u32 reply, int timeout_base_ms)
9050{
9051 u32 status;
9052 int ret;
9053
9054 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
9055
9056#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
9057 &status)
9058
9059 /*
9060 * Prime the PCODE by doing a request first. Normally it guarantees
9061 * that a subsequent request, at most @timeout_base_ms later, succeeds.
9062 * _wait_for() doesn't guarantee when its passed condition is evaluated
9063 * first, so send the first request explicitly.
9064 */
9065 if (COND) {
9066 ret = 0;
9067 goto out;
9068 }
9069 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
9070 if (!ret)
9071 goto out;
9072
9073 /*
9074 * The above can time out if the number of requests was low (2 in the
9075 * worst case) _and_ PCODE was busy for some reason even after a
9076 * (queued) request and @timeout_base_ms delay. As a workaround retry
9077 * the poll with preemption disabled to maximize the number of
0129936d 9078 * requests. Increase the timeout from @timeout_base_ms to 50ms to
a0b8a1fe 9079 * account for interrupts that could reduce the number of these
0129936d
ID
9080 * requests, and for any quirks of the PCODE firmware that delays
9081 * the request completion.
a0b8a1fe
ID
9082 */
9083 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
9084 WARN_ON_ONCE(timeout_base_ms > 3);
9085 preempt_disable();
0129936d 9086 ret = wait_for_atomic(COND, 50);
a0b8a1fe
ID
9087 preempt_enable();
9088
9089out:
9090 return ret ? ret : status;
9091#undef COND
9092}
9093
dd06f88c
VS
9094static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
9095{
c30fec65
VS
9096 /*
9097 * N = val - 0xb7
9098 * Slow = Fast = GPLL ref * N
9099 */
9100 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
855ba3be
JB
9101}
9102
b55dd647 9103static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
855ba3be 9104{
c30fec65 9105 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
855ba3be
JB
9106}
9107
b55dd647 9108static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8 9109{
c30fec65
VS
9110 /*
9111 * N = val / 2
9112 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
9113 */
9114 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
22b1b2f8
D
9115}
9116
b55dd647 9117static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
22b1b2f8 9118{
1c14762d 9119 /* CHV needs even values */
c30fec65 9120 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
22b1b2f8
D
9121}
9122
616bc820 9123int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8 9124{
2d1fe073 9125 if (IS_GEN9(dev_priv))
500a3d2e
MK
9126 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
9127 GEN9_FREQ_SCALER);
2d1fe073 9128 else if (IS_CHERRYVIEW(dev_priv))
616bc820 9129 return chv_gpu_freq(dev_priv, val);
2d1fe073 9130 else if (IS_VALLEYVIEW(dev_priv))
616bc820
VS
9131 return byt_gpu_freq(dev_priv, val);
9132 else
9133 return val * GT_FREQUENCY_MULTIPLIER;
22b1b2f8
D
9134}
9135
616bc820
VS
9136int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
9137{
2d1fe073 9138 if (IS_GEN9(dev_priv))
500a3d2e
MK
9139 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
9140 GT_FREQUENCY_MULTIPLIER);
2d1fe073 9141 else if (IS_CHERRYVIEW(dev_priv))
616bc820 9142 return chv_freq_opcode(dev_priv, val);
2d1fe073 9143 else if (IS_VALLEYVIEW(dev_priv))
616bc820
VS
9144 return byt_freq_opcode(dev_priv, val);
9145 else
500a3d2e 9146 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
616bc820 9147}
22b1b2f8 9148
6ad790c0
CW
9149struct request_boost {
9150 struct work_struct work;
eed29a5b 9151 struct drm_i915_gem_request *req;
6ad790c0
CW
9152};
9153
9154static void __intel_rps_boost_work(struct work_struct *work)
9155{
9156 struct request_boost *boost = container_of(work, struct request_boost, work);
e61b9958 9157 struct drm_i915_gem_request *req = boost->req;
6ad790c0 9158
f69a02c9 9159 if (!i915_gem_request_completed(req))
c033666a 9160 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
6ad790c0 9161
e8a261ea 9162 i915_gem_request_put(req);
6ad790c0
CW
9163 kfree(boost);
9164}
9165
91d14251 9166void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
6ad790c0
CW
9167{
9168 struct request_boost *boost;
9169
91d14251 9170 if (req == NULL || INTEL_GEN(req->i915) < 6)
6ad790c0
CW
9171 return;
9172
f69a02c9 9173 if (i915_gem_request_completed(req))
e61b9958
CW
9174 return;
9175
6ad790c0
CW
9176 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
9177 if (boost == NULL)
9178 return;
9179
e8a261ea 9180 boost->req = i915_gem_request_get(req);
6ad790c0
CW
9181
9182 INIT_WORK(&boost->work, __intel_rps_boost_work);
91d14251 9183 queue_work(req->i915->wq, &boost->work);
6ad790c0
CW
9184}
9185
192aa181 9186void intel_pm_setup(struct drm_i915_private *dev_priv)
907b28c5 9187{
f742a552 9188 mutex_init(&dev_priv->rps.hw_lock);
8d3afd7d 9189 spin_lock_init(&dev_priv->rps.client_lock);
f742a552 9190
54b4f68f
CW
9191 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
9192 __intel_autoenable_gt_powersave);
1854d5ca 9193 INIT_LIST_HEAD(&dev_priv->rps.clients);
5d584b2e 9194
33688d95 9195 dev_priv->pm.suspended = false;
1f814dac 9196 atomic_set(&dev_priv->pm.wakeref_count, 0);
907b28c5 9197}
135bafa5 9198
47c21d9a
MK
9199static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
9200 const i915_reg_t reg)
9201{
facbecad 9202 u32 lower, upper, tmp;
71cc2b18 9203 int loop = 2;
47c21d9a
MK
9204
9205 /* The register accessed do not need forcewake. We borrow
9206 * uncore lock to prevent concurrent access to range reg.
9207 */
9208 spin_lock_irq(&dev_priv->uncore.lock);
47c21d9a
MK
9209
9210 /* vlv and chv residency counters are 40 bits in width.
9211 * With a control bit, we can choose between upper or lower
9212 * 32bit window into this counter.
facbecad
CW
9213 *
9214 * Although we always use the counter in high-range mode elsewhere,
9215 * userspace may attempt to read the value before rc6 is initialised,
9216 * before we have set the default VLV_COUNTER_CONTROL value. So always
9217 * set the high bit to be safe.
47c21d9a 9218 */
facbecad
CW
9219 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9220 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
47c21d9a
MK
9221 upper = I915_READ_FW(reg);
9222 do {
9223 tmp = upper;
9224
9225 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9226 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
9227 lower = I915_READ_FW(reg);
9228
9229 I915_WRITE_FW(VLV_COUNTER_CONTROL,
9230 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
9231 upper = I915_READ_FW(reg);
71cc2b18 9232 } while (upper != tmp && --loop);
47c21d9a 9233
facbecad
CW
9234 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
9235 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
9236 * now.
9237 */
9238
47c21d9a
MK
9239 spin_unlock_irq(&dev_priv->uncore.lock);
9240
9241 return lower | (u64)upper << 8;
9242}
9243
c5a0ad11
MK
9244u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
9245 const i915_reg_t reg)
135bafa5 9246{
47c21d9a 9247 u64 time_hw, units, div;
135bafa5
MK
9248
9249 if (!intel_enable_rc6())
9250 return 0;
9251
9252 intel_runtime_pm_get(dev_priv);
9253
9254 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
9255 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
c5a0ad11 9256 units = 1000;
135bafa5
MK
9257 div = dev_priv->czclk_freq;
9258
47c21d9a 9259 time_hw = vlv_residency_raw(dev_priv, reg);
135bafa5 9260 } else if (IS_GEN9_LP(dev_priv)) {
c5a0ad11 9261 units = 1000;
135bafa5 9262 div = 1200; /* 833.33ns */
135bafa5 9263
47c21d9a
MK
9264 time_hw = I915_READ(reg);
9265 } else {
9266 units = 128000; /* 1.28us */
9267 div = 100000;
9268
9269 time_hw = I915_READ(reg);
9270 }
135bafa5
MK
9271
9272 intel_runtime_pm_put(dev_priv);
47c21d9a 9273 return DIV_ROUND_UP_ULL(time_hw * units, div);
135bafa5 9274}