]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
drm/i915: Disable AsyncFlip performance optimisations
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
8d315287
JB
36/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
c7dca47b
CW
46static inline int ring_space(struct intel_ring_buffer *ring)
47{
633cf8f5 48 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
c7dca47b
CW
49 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
b72f3acb 54static int
46f0f8d1
CW
55gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
31b14c9f 63 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
64 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
62fdfeaf 84{
78501eac 85 struct drm_device *dev = ring->dev;
6f392d54 86 u32 cmd;
b72f3acb 87 int ret;
6f392d54 88
36d527de
CW
89 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 119 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
62fdfeaf 122
36d527de
CW
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
70eac33e 126
36d527de
CW
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
b72f3acb 130
36d527de
CW
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
b72f3acb
CW
134
135 return 0;
8187a2b7
ZN
136}
137
8d315287
JB
138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
b3111509
PZ
220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
8d315287
JB
225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
7d54a904
CW
229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
97f209bc 236 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
3ac78313 248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 249 }
8d315287 250
6c6cf5aa 251 ret = intel_ring_begin(ring, 4);
8d315287
JB
252 if (ret)
253 return ret;
254
6c6cf5aa 255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 258 intel_ring_emit(ring, 0);
8d315287
JB
259 intel_ring_advance(ring);
260
261 return 0;
262}
263
f3987631
PZ
264static int
265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
4772eaeb
PZ
283static int
284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
f3987631
PZ
292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
4772eaeb
PZ
302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
f3987631
PZ
321
322 /* Workaround: we must issue a pipe_control with CS-stall bit
323 * set before a pipe_control command that has the state cache
324 * invalidate bit set. */
325 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
326 }
327
328 ret = intel_ring_begin(ring, 4);
329 if (ret)
330 return ret;
331
332 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
333 intel_ring_emit(ring, flags);
334 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
335 intel_ring_emit(ring, 0);
336 intel_ring_advance(ring);
337
338 return 0;
339}
340
78501eac 341static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 342 u32 value)
d46eefa2 343{
78501eac 344 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 345 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
346}
347
78501eac 348u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 349{
78501eac
CW
350 drm_i915_private_t *dev_priv = ring->dev->dev_private;
351 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 352 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
353
354 return I915_READ(acthd_reg);
355}
356
78501eac 357static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 358{
b7884eb4
DV
359 struct drm_device *dev = ring->dev;
360 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 361 struct drm_i915_gem_object *obj = ring->obj;
b7884eb4 362 int ret = 0;
8187a2b7 363 u32 head;
8187a2b7 364
b7884eb4
DV
365 if (HAS_FORCE_WAKE(dev))
366 gen6_gt_force_wake_get(dev_priv);
367
8187a2b7 368 /* Stop the ring if it's running. */
7f2ab699 369 I915_WRITE_CTL(ring, 0);
570ef608 370 I915_WRITE_HEAD(ring, 0);
78501eac 371 ring->write_tail(ring, 0);
8187a2b7 372
570ef608 373 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
374
375 /* G45 ring initialization fails to reset head to zero */
376 if (head != 0) {
6fd0d56e
CW
377 DRM_DEBUG_KMS("%s head not reset to zero "
378 "ctl %08x head %08x tail %08x start %08x\n",
379 ring->name,
380 I915_READ_CTL(ring),
381 I915_READ_HEAD(ring),
382 I915_READ_TAIL(ring),
383 I915_READ_START(ring));
8187a2b7 384
570ef608 385 I915_WRITE_HEAD(ring, 0);
8187a2b7 386
6fd0d56e
CW
387 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
388 DRM_ERROR("failed to set %s head to zero "
389 "ctl %08x head %08x tail %08x start %08x\n",
390 ring->name,
391 I915_READ_CTL(ring),
392 I915_READ_HEAD(ring),
393 I915_READ_TAIL(ring),
394 I915_READ_START(ring));
395 }
8187a2b7
ZN
396 }
397
0d8957c8
DV
398 /* Initialize the ring. This must happen _after_ we've cleared the ring
399 * registers with the above sequence (the readback of the HEAD registers
400 * also enforces ordering), otherwise the hw might lose the new ring
401 * register values. */
402 I915_WRITE_START(ring, obj->gtt_offset);
7f2ab699 403 I915_WRITE_CTL(ring,
ae69b42a 404 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 405 | RING_VALID);
8187a2b7 406
8187a2b7 407 /* If the head is still not zero, the ring is dead */
f01db988
SP
408 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
409 I915_READ_START(ring) == obj->gtt_offset &&
410 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5
CW
411 DRM_ERROR("%s initialization failed "
412 "ctl %08x head %08x tail %08x start %08x\n",
413 ring->name,
414 I915_READ_CTL(ring),
415 I915_READ_HEAD(ring),
416 I915_READ_TAIL(ring),
417 I915_READ_START(ring));
b7884eb4
DV
418 ret = -EIO;
419 goto out;
8187a2b7
ZN
420 }
421
78501eac
CW
422 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
423 i915_kernel_lost_context(ring->dev);
8187a2b7 424 else {
c7dca47b 425 ring->head = I915_READ_HEAD(ring);
870e86dd 426 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 427 ring->space = ring_space(ring);
c3b20037 428 ring->last_retired_head = -1;
8187a2b7 429 }
1ec14ad3 430
b7884eb4
DV
431out:
432 if (HAS_FORCE_WAKE(dev))
433 gen6_gt_force_wake_put(dev_priv);
434
435 return ret;
8187a2b7
ZN
436}
437
c6df541c
CW
438static int
439init_pipe_control(struct intel_ring_buffer *ring)
440{
441 struct pipe_control *pc;
442 struct drm_i915_gem_object *obj;
443 int ret;
444
445 if (ring->private)
446 return 0;
447
448 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
449 if (!pc)
450 return -ENOMEM;
451
452 obj = i915_gem_alloc_object(ring->dev, 4096);
453 if (obj == NULL) {
454 DRM_ERROR("Failed to allocate seqno page\n");
455 ret = -ENOMEM;
456 goto err;
457 }
e4ffd173
CW
458
459 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
c6df541c 460
86a1ee26 461 ret = i915_gem_object_pin(obj, 4096, true, false);
c6df541c
CW
462 if (ret)
463 goto err_unref;
464
465 pc->gtt_offset = obj->gtt_offset;
9da3da66 466 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
c6df541c
CW
467 if (pc->cpu_page == NULL)
468 goto err_unpin;
469
470 pc->obj = obj;
471 ring->private = pc;
472 return 0;
473
474err_unpin:
475 i915_gem_object_unpin(obj);
476err_unref:
477 drm_gem_object_unreference(&obj->base);
478err:
479 kfree(pc);
480 return ret;
481}
482
483static void
484cleanup_pipe_control(struct intel_ring_buffer *ring)
485{
486 struct pipe_control *pc = ring->private;
487 struct drm_i915_gem_object *obj;
488
489 if (!ring->private)
490 return;
491
492 obj = pc->obj;
9da3da66
CW
493
494 kunmap(sg_page(obj->pages->sgl));
c6df541c
CW
495 i915_gem_object_unpin(obj);
496 drm_gem_object_unreference(&obj->base);
497
498 kfree(pc);
499 ring->private = NULL;
500}
501
78501eac 502static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 503{
78501eac 504 struct drm_device *dev = ring->dev;
1ec14ad3 505 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 506 int ret = init_ring_common(ring);
a69ffdbf 507
1c8c38c5 508 if (INTEL_INFO(dev)->gen > 3)
6b26c86d 509 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
510
511 /* We need to disable the AsyncFlip performance optimisations in order
512 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
513 * programmed to '1' on all products.
514 */
515 if (INTEL_INFO(dev)->gen >= 6)
516 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
517
518 if (IS_GEN7(dev))
519 I915_WRITE(GFX_MODE_GEN7,
520 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
521 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 522
8d315287 523 if (INTEL_INFO(dev)->gen >= 5) {
c6df541c
CW
524 ret = init_pipe_control(ring);
525 if (ret)
526 return ret;
527 }
528
5e13a0c5 529 if (IS_GEN6(dev)) {
3a69ddd6
KG
530 /* From the Sandybridge PRM, volume 1 part 3, page 24:
531 * "If this bit is set, STCunit will have LRA as replacement
532 * policy. [...] This bit must be reset. LRA replacement
533 * policy is not supported."
534 */
535 I915_WRITE(CACHE_MODE_0,
5e13a0c5 536 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
12b0286f
BW
537
538 /* This is not explicitly set for GEN6, so read the register.
539 * see intel_ring_mi_set_context() for why we care.
540 * TODO: consider explicitly setting the bit for GEN5
541 */
542 ring->itlb_before_ctx_switch =
543 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
84f9f938
BW
544 }
545
6b26c86d
DV
546 if (INTEL_INFO(dev)->gen >= 6)
547 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 548
e1ef7cc2 549 if (HAS_L3_GPU_CACHE(dev))
15b9f80e
BW
550 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
551
8187a2b7
ZN
552 return ret;
553}
554
c6df541c
CW
555static void render_ring_cleanup(struct intel_ring_buffer *ring)
556{
b45305fc
DV
557 struct drm_device *dev = ring->dev;
558
c6df541c
CW
559 if (!ring->private)
560 return;
561
b45305fc
DV
562 if (HAS_BROKEN_CS_TLB(dev))
563 drm_gem_object_unreference(to_gem_object(ring->private));
564
c6df541c
CW
565 cleanup_pipe_control(ring);
566}
567
1ec14ad3 568static void
c8c99b0f 569update_mboxes(struct intel_ring_buffer *ring,
9d773091 570 u32 mmio_offset)
1ec14ad3 571{
1c8b46fc 572 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
c8c99b0f 573 intel_ring_emit(ring, mmio_offset);
9d773091 574 intel_ring_emit(ring, ring->outstanding_lazy_request);
1ec14ad3
CW
575}
576
c8c99b0f
BW
577/**
578 * gen6_add_request - Update the semaphore mailbox registers
579 *
580 * @ring - ring that is adding a request
581 * @seqno - return seqno stuck into the ring
582 *
583 * Update the mailbox registers in the *other* rings with the current seqno.
584 * This acts like a signal in the canonical semaphore.
585 */
1ec14ad3 586static int
9d773091 587gen6_add_request(struct intel_ring_buffer *ring)
1ec14ad3 588{
c8c99b0f
BW
589 u32 mbox1_reg;
590 u32 mbox2_reg;
1ec14ad3
CW
591 int ret;
592
593 ret = intel_ring_begin(ring, 10);
594 if (ret)
595 return ret;
596
c8c99b0f
BW
597 mbox1_reg = ring->signal_mbox[0];
598 mbox2_reg = ring->signal_mbox[1];
1ec14ad3 599
9d773091
CW
600 update_mboxes(ring, mbox1_reg);
601 update_mboxes(ring, mbox2_reg);
1ec14ad3
CW
602 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
603 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
9d773091 604 intel_ring_emit(ring, ring->outstanding_lazy_request);
1ec14ad3
CW
605 intel_ring_emit(ring, MI_USER_INTERRUPT);
606 intel_ring_advance(ring);
607
1ec14ad3
CW
608 return 0;
609}
610
c8c99b0f
BW
611/**
612 * intel_ring_sync - sync the waiter to the signaller on seqno
613 *
614 * @waiter - ring that is waiting
615 * @signaller - ring which has, or will signal
616 * @seqno - seqno which the waiter will block on
617 */
618static int
686cb5f9
DV
619gen6_ring_sync(struct intel_ring_buffer *waiter,
620 struct intel_ring_buffer *signaller,
621 u32 seqno)
1ec14ad3
CW
622{
623 int ret;
c8c99b0f
BW
624 u32 dw1 = MI_SEMAPHORE_MBOX |
625 MI_SEMAPHORE_COMPARE |
626 MI_SEMAPHORE_REGISTER;
1ec14ad3 627
1500f7ea
BW
628 /* Throughout all of the GEM code, seqno passed implies our current
629 * seqno is >= the last seqno executed. However for hardware the
630 * comparison is strictly greater than.
631 */
632 seqno -= 1;
633
686cb5f9
DV
634 WARN_ON(signaller->semaphore_register[waiter->id] ==
635 MI_SEMAPHORE_SYNC_INVALID);
636
c8c99b0f 637 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
638 if (ret)
639 return ret;
640
686cb5f9
DV
641 intel_ring_emit(waiter,
642 dw1 | signaller->semaphore_register[waiter->id]);
c8c99b0f
BW
643 intel_ring_emit(waiter, seqno);
644 intel_ring_emit(waiter, 0);
645 intel_ring_emit(waiter, MI_NOOP);
646 intel_ring_advance(waiter);
1ec14ad3
CW
647
648 return 0;
649}
650
c6df541c
CW
651#define PIPE_CONTROL_FLUSH(ring__, addr__) \
652do { \
fcbc34e4
KG
653 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
654 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
655 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
656 intel_ring_emit(ring__, 0); \
657 intel_ring_emit(ring__, 0); \
658} while (0)
659
660static int
9d773091 661pc_render_add_request(struct intel_ring_buffer *ring)
c6df541c 662{
c6df541c
CW
663 struct pipe_control *pc = ring->private;
664 u32 scratch_addr = pc->gtt_offset + 128;
665 int ret;
666
667 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
668 * incoherent with writes to memory, i.e. completely fubar,
669 * so we need to use PIPE_NOTIFY instead.
670 *
671 * However, we also need to workaround the qword write
672 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
673 * memory before requesting an interrupt.
674 */
675 ret = intel_ring_begin(ring, 32);
676 if (ret)
677 return ret;
678
fcbc34e4 679 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
680 PIPE_CONTROL_WRITE_FLUSH |
681 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
c6df541c 682 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
9d773091 683 intel_ring_emit(ring, ring->outstanding_lazy_request);
c6df541c
CW
684 intel_ring_emit(ring, 0);
685 PIPE_CONTROL_FLUSH(ring, scratch_addr);
686 scratch_addr += 128; /* write to separate cachelines */
687 PIPE_CONTROL_FLUSH(ring, scratch_addr);
688 scratch_addr += 128;
689 PIPE_CONTROL_FLUSH(ring, scratch_addr);
690 scratch_addr += 128;
691 PIPE_CONTROL_FLUSH(ring, scratch_addr);
692 scratch_addr += 128;
693 PIPE_CONTROL_FLUSH(ring, scratch_addr);
694 scratch_addr += 128;
695 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 696
fcbc34e4 697 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
698 PIPE_CONTROL_WRITE_FLUSH |
699 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c
CW
700 PIPE_CONTROL_NOTIFY);
701 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
9d773091 702 intel_ring_emit(ring, ring->outstanding_lazy_request);
c6df541c
CW
703 intel_ring_emit(ring, 0);
704 intel_ring_advance(ring);
705
c6df541c
CW
706 return 0;
707}
708
4cd53c0c 709static u32
b2eadbc8 710gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
4cd53c0c 711{
4cd53c0c
DV
712 /* Workaround to force correct ordering between irq and seqno writes on
713 * ivb (and maybe also on snb) by reading from a CS register (like
714 * ACTHD) before reading the status page. */
b2eadbc8 715 if (!lazy_coherency)
4cd53c0c
DV
716 intel_ring_get_active_head(ring);
717 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
718}
719
8187a2b7 720static u32
b2eadbc8 721ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
8187a2b7 722{
1ec14ad3
CW
723 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
724}
725
c6df541c 726static u32
b2eadbc8 727pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
c6df541c
CW
728{
729 struct pipe_control *pc = ring->private;
730 return pc->cpu_page[0];
731}
732
e48d8634
DV
733static bool
734gen5_ring_get_irq(struct intel_ring_buffer *ring)
735{
736 struct drm_device *dev = ring->dev;
737 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 738 unsigned long flags;
e48d8634
DV
739
740 if (!dev->irq_enabled)
741 return false;
742
7338aefa 743 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
744 if (ring->irq_refcount++ == 0) {
745 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
746 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
747 POSTING_READ(GTIMR);
748 }
7338aefa 749 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
750
751 return true;
752}
753
754static void
755gen5_ring_put_irq(struct intel_ring_buffer *ring)
756{
757 struct drm_device *dev = ring->dev;
758 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 759 unsigned long flags;
e48d8634 760
7338aefa 761 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
762 if (--ring->irq_refcount == 0) {
763 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
764 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
765 POSTING_READ(GTIMR);
766 }
7338aefa 767 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
768}
769
b13c2b96 770static bool
e3670319 771i9xx_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 772{
78501eac 773 struct drm_device *dev = ring->dev;
01a03331 774 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 775 unsigned long flags;
62fdfeaf 776
b13c2b96
CW
777 if (!dev->irq_enabled)
778 return false;
779
7338aefa 780 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
781 if (ring->irq_refcount++ == 0) {
782 dev_priv->irq_mask &= ~ring->irq_enable_mask;
783 I915_WRITE(IMR, dev_priv->irq_mask);
784 POSTING_READ(IMR);
785 }
7338aefa 786 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
787
788 return true;
62fdfeaf
EA
789}
790
8187a2b7 791static void
e3670319 792i9xx_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 793{
78501eac 794 struct drm_device *dev = ring->dev;
01a03331 795 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 796 unsigned long flags;
62fdfeaf 797
7338aefa 798 spin_lock_irqsave(&dev_priv->irq_lock, flags);
f637fde4
DV
799 if (--ring->irq_refcount == 0) {
800 dev_priv->irq_mask |= ring->irq_enable_mask;
801 I915_WRITE(IMR, dev_priv->irq_mask);
802 POSTING_READ(IMR);
803 }
7338aefa 804 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
805}
806
c2798b19
CW
807static bool
808i8xx_ring_get_irq(struct intel_ring_buffer *ring)
809{
810 struct drm_device *dev = ring->dev;
811 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 812 unsigned long flags;
c2798b19
CW
813
814 if (!dev->irq_enabled)
815 return false;
816
7338aefa 817 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
818 if (ring->irq_refcount++ == 0) {
819 dev_priv->irq_mask &= ~ring->irq_enable_mask;
820 I915_WRITE16(IMR, dev_priv->irq_mask);
821 POSTING_READ16(IMR);
822 }
7338aefa 823 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
824
825 return true;
826}
827
828static void
829i8xx_ring_put_irq(struct intel_ring_buffer *ring)
830{
831 struct drm_device *dev = ring->dev;
832 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 833 unsigned long flags;
c2798b19 834
7338aefa 835 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c2798b19
CW
836 if (--ring->irq_refcount == 0) {
837 dev_priv->irq_mask |= ring->irq_enable_mask;
838 I915_WRITE16(IMR, dev_priv->irq_mask);
839 POSTING_READ16(IMR);
840 }
7338aefa 841 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
842}
843
78501eac 844void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 845{
4593010b 846 struct drm_device *dev = ring->dev;
78501eac 847 drm_i915_private_t *dev_priv = ring->dev->dev_private;
4593010b
EA
848 u32 mmio = 0;
849
850 /* The ring status page addresses are no longer next to the rest of
851 * the ring registers as of gen7.
852 */
853 if (IS_GEN7(dev)) {
854 switch (ring->id) {
96154f2f 855 case RCS:
4593010b
EA
856 mmio = RENDER_HWS_PGA_GEN7;
857 break;
96154f2f 858 case BCS:
4593010b
EA
859 mmio = BLT_HWS_PGA_GEN7;
860 break;
96154f2f 861 case VCS:
4593010b
EA
862 mmio = BSD_HWS_PGA_GEN7;
863 break;
864 }
865 } else if (IS_GEN6(ring->dev)) {
866 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
867 } else {
868 mmio = RING_HWS_PGA(ring->mmio_base);
869 }
870
78501eac
CW
871 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
872 POSTING_READ(mmio);
8187a2b7
ZN
873}
874
b72f3acb 875static int
78501eac
CW
876bsd_ring_flush(struct intel_ring_buffer *ring,
877 u32 invalidate_domains,
878 u32 flush_domains)
d1b851fc 879{
b72f3acb
CW
880 int ret;
881
b72f3acb
CW
882 ret = intel_ring_begin(ring, 2);
883 if (ret)
884 return ret;
885
886 intel_ring_emit(ring, MI_FLUSH);
887 intel_ring_emit(ring, MI_NOOP);
888 intel_ring_advance(ring);
889 return 0;
d1b851fc
ZN
890}
891
3cce469c 892static int
9d773091 893i9xx_add_request(struct intel_ring_buffer *ring)
d1b851fc 894{
3cce469c
CW
895 int ret;
896
897 ret = intel_ring_begin(ring, 4);
898 if (ret)
899 return ret;
6f392d54 900
3cce469c
CW
901 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
902 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
9d773091 903 intel_ring_emit(ring, ring->outstanding_lazy_request);
3cce469c
CW
904 intel_ring_emit(ring, MI_USER_INTERRUPT);
905 intel_ring_advance(ring);
d1b851fc 906
3cce469c 907 return 0;
d1b851fc
ZN
908}
909
0f46832f 910static bool
25c06300 911gen6_ring_get_irq(struct intel_ring_buffer *ring)
0f46832f
CW
912{
913 struct drm_device *dev = ring->dev;
01a03331 914 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 915 unsigned long flags;
0f46832f
CW
916
917 if (!dev->irq_enabled)
918 return false;
919
4cd53c0c
DV
920 /* It looks like we need to prevent the gt from suspending while waiting
921 * for an notifiy irq, otherwise irqs seem to get lost on at least the
922 * blt/bsd rings on ivb. */
99ffa162 923 gen6_gt_force_wake_get(dev_priv);
4cd53c0c 924
7338aefa 925 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 926 if (ring->irq_refcount++ == 0) {
e1ef7cc2 927 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
928 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
929 GEN6_RENDER_L3_PARITY_ERROR));
930 else
931 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
f637fde4
DV
932 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
933 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
934 POSTING_READ(GTIMR);
0f46832f 935 }
7338aefa 936 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
937
938 return true;
939}
940
941static void
25c06300 942gen6_ring_put_irq(struct intel_ring_buffer *ring)
0f46832f
CW
943{
944 struct drm_device *dev = ring->dev;
01a03331 945 drm_i915_private_t *dev_priv = dev->dev_private;
7338aefa 946 unsigned long flags;
0f46832f 947
7338aefa 948 spin_lock_irqsave(&dev_priv->irq_lock, flags);
01a03331 949 if (--ring->irq_refcount == 0) {
e1ef7cc2 950 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
15b9f80e
BW
951 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
952 else
953 I915_WRITE_IMR(ring, ~0);
f637fde4
DV
954 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
955 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
956 POSTING_READ(GTIMR);
1ec14ad3 957 }
7338aefa 958 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4cd53c0c 959
99ffa162 960 gen6_gt_force_wake_put(dev_priv);
d1b851fc
ZN
961}
962
d1b851fc 963static int
d7d4eedd
CW
964i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
965 u32 offset, u32 length,
966 unsigned flags)
d1b851fc 967{
e1f99ce6 968 int ret;
78501eac 969
e1f99ce6
CW
970 ret = intel_ring_begin(ring, 2);
971 if (ret)
972 return ret;
973
78501eac 974 intel_ring_emit(ring,
65f56876
CW
975 MI_BATCH_BUFFER_START |
976 MI_BATCH_GTT |
d7d4eedd 977 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 978 intel_ring_emit(ring, offset);
78501eac
CW
979 intel_ring_advance(ring);
980
d1b851fc
ZN
981 return 0;
982}
983
b45305fc
DV
984/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
985#define I830_BATCH_LIMIT (256*1024)
8187a2b7 986static int
fb3256da 987i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
988 u32 offset, u32 len,
989 unsigned flags)
62fdfeaf 990{
c4e7a414 991 int ret;
62fdfeaf 992
b45305fc
DV
993 if (flags & I915_DISPATCH_PINNED) {
994 ret = intel_ring_begin(ring, 4);
995 if (ret)
996 return ret;
62fdfeaf 997
b45305fc
DV
998 intel_ring_emit(ring, MI_BATCH_BUFFER);
999 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1000 intel_ring_emit(ring, offset + len - 8);
1001 intel_ring_emit(ring, MI_NOOP);
1002 intel_ring_advance(ring);
1003 } else {
1004 struct drm_i915_gem_object *obj = ring->private;
1005 u32 cs_offset = obj->gtt_offset;
1006
1007 if (len > I830_BATCH_LIMIT)
1008 return -ENOSPC;
1009
1010 ret = intel_ring_begin(ring, 9+3);
1011 if (ret)
1012 return ret;
1013 /* Blit the batch (which has now all relocs applied) to the stable batch
1014 * scratch bo area (so that the CS never stumbles over its tlb
1015 * invalidation bug) ... */
1016 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1017 XY_SRC_COPY_BLT_WRITE_ALPHA |
1018 XY_SRC_COPY_BLT_WRITE_RGB);
1019 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1020 intel_ring_emit(ring, 0);
1021 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1022 intel_ring_emit(ring, cs_offset);
1023 intel_ring_emit(ring, 0);
1024 intel_ring_emit(ring, 4096);
1025 intel_ring_emit(ring, offset);
1026 intel_ring_emit(ring, MI_FLUSH);
1027
1028 /* ... and execute it. */
1029 intel_ring_emit(ring, MI_BATCH_BUFFER);
1030 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1031 intel_ring_emit(ring, cs_offset + len - 8);
1032 intel_ring_advance(ring);
1033 }
e1f99ce6 1034
fb3256da
DV
1035 return 0;
1036}
1037
1038static int
1039i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1040 u32 offset, u32 len,
1041 unsigned flags)
fb3256da
DV
1042{
1043 int ret;
1044
1045 ret = intel_ring_begin(ring, 2);
1046 if (ret)
1047 return ret;
1048
65f56876 1049 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
d7d4eedd 1050 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
c4e7a414 1051 intel_ring_advance(ring);
62fdfeaf 1052
62fdfeaf
EA
1053 return 0;
1054}
1055
78501eac 1056static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1057{
05394f39 1058 struct drm_i915_gem_object *obj;
62fdfeaf 1059
8187a2b7
ZN
1060 obj = ring->status_page.obj;
1061 if (obj == NULL)
62fdfeaf 1062 return;
62fdfeaf 1063
9da3da66 1064 kunmap(sg_page(obj->pages->sgl));
62fdfeaf 1065 i915_gem_object_unpin(obj);
05394f39 1066 drm_gem_object_unreference(&obj->base);
8187a2b7 1067 ring->status_page.obj = NULL;
62fdfeaf
EA
1068}
1069
78501eac 1070static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 1071{
78501eac 1072 struct drm_device *dev = ring->dev;
05394f39 1073 struct drm_i915_gem_object *obj;
62fdfeaf
EA
1074 int ret;
1075
62fdfeaf
EA
1076 obj = i915_gem_alloc_object(dev, 4096);
1077 if (obj == NULL) {
1078 DRM_ERROR("Failed to allocate status page\n");
1079 ret = -ENOMEM;
1080 goto err;
1081 }
e4ffd173
CW
1082
1083 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
62fdfeaf 1084
86a1ee26 1085 ret = i915_gem_object_pin(obj, 4096, true, false);
62fdfeaf 1086 if (ret != 0) {
62fdfeaf
EA
1087 goto err_unref;
1088 }
1089
05394f39 1090 ring->status_page.gfx_addr = obj->gtt_offset;
9da3da66 1091 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1092 if (ring->status_page.page_addr == NULL) {
2e6c21ed 1093 ret = -ENOMEM;
62fdfeaf
EA
1094 goto err_unpin;
1095 }
8187a2b7
ZN
1096 ring->status_page.obj = obj;
1097 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1098
78501eac 1099 intel_ring_setup_status_page(ring);
8187a2b7
ZN
1100 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1101 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1102
1103 return 0;
1104
1105err_unpin:
1106 i915_gem_object_unpin(obj);
1107err_unref:
05394f39 1108 drm_gem_object_unreference(&obj->base);
62fdfeaf 1109err:
8187a2b7 1110 return ret;
62fdfeaf
EA
1111}
1112
6b8294a4
CW
1113static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1114{
1115 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1116 u32 addr;
1117
1118 if (!dev_priv->status_page_dmah) {
1119 dev_priv->status_page_dmah =
1120 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1121 if (!dev_priv->status_page_dmah)
1122 return -ENOMEM;
1123 }
1124
1125 addr = dev_priv->status_page_dmah->busaddr;
1126 if (INTEL_INFO(ring->dev)->gen >= 4)
1127 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1128 I915_WRITE(HWS_PGA, addr);
1129
1130 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1131 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1132
1133 return 0;
1134}
1135
c43b5634
BW
1136static int intel_init_ring_buffer(struct drm_device *dev,
1137 struct intel_ring_buffer *ring)
62fdfeaf 1138{
05394f39 1139 struct drm_i915_gem_object *obj;
dd2757f8 1140 struct drm_i915_private *dev_priv = dev->dev_private;
dd785e35
CW
1141 int ret;
1142
8187a2b7 1143 ring->dev = dev;
23bc5982
CW
1144 INIT_LIST_HEAD(&ring->active_list);
1145 INIT_LIST_HEAD(&ring->request_list);
dfc9ef2f 1146 ring->size = 32 * PAGE_SIZE;
9d773091 1147 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
0dc79fb2 1148
b259f673 1149 init_waitqueue_head(&ring->irq_queue);
62fdfeaf 1150
8187a2b7 1151 if (I915_NEED_GFX_HWS(dev)) {
78501eac 1152 ret = init_status_page(ring);
8187a2b7
ZN
1153 if (ret)
1154 return ret;
6b8294a4
CW
1155 } else {
1156 BUG_ON(ring->id != RCS);
1157 ret = init_phys_hws_pga(ring);
1158 if (ret)
1159 return ret;
8187a2b7 1160 }
62fdfeaf 1161
8187a2b7 1162 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
1163 if (obj == NULL) {
1164 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 1165 ret = -ENOMEM;
dd785e35 1166 goto err_hws;
62fdfeaf 1167 }
62fdfeaf 1168
05394f39 1169 ring->obj = obj;
8187a2b7 1170
86a1ee26 1171 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
dd785e35
CW
1172 if (ret)
1173 goto err_unref;
62fdfeaf 1174
3eef8918
CW
1175 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1176 if (ret)
1177 goto err_unpin;
1178
dd2757f8
DV
1179 ring->virtual_start =
1180 ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
1181 ring->size);
4225d0f2 1182 if (ring->virtual_start == NULL) {
62fdfeaf 1183 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 1184 ret = -EINVAL;
dd785e35 1185 goto err_unpin;
62fdfeaf
EA
1186 }
1187
78501eac 1188 ret = ring->init(ring);
dd785e35
CW
1189 if (ret)
1190 goto err_unmap;
62fdfeaf 1191
55249baa
CW
1192 /* Workaround an erratum on the i830 which causes a hang if
1193 * the TAIL pointer points to within the last 2 cachelines
1194 * of the buffer.
1195 */
1196 ring->effective_size = ring->size;
27c1cbd0 1197 if (IS_I830(ring->dev) || IS_845G(ring->dev))
55249baa
CW
1198 ring->effective_size -= 128;
1199
c584fe47 1200 return 0;
dd785e35
CW
1201
1202err_unmap:
4225d0f2 1203 iounmap(ring->virtual_start);
dd785e35
CW
1204err_unpin:
1205 i915_gem_object_unpin(obj);
1206err_unref:
05394f39
CW
1207 drm_gem_object_unreference(&obj->base);
1208 ring->obj = NULL;
dd785e35 1209err_hws:
78501eac 1210 cleanup_status_page(ring);
8187a2b7 1211 return ret;
62fdfeaf
EA
1212}
1213
78501eac 1214void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 1215{
33626e6a
CW
1216 struct drm_i915_private *dev_priv;
1217 int ret;
1218
05394f39 1219 if (ring->obj == NULL)
62fdfeaf
EA
1220 return;
1221
33626e6a
CW
1222 /* Disable the ring buffer. The ring must be idle at this point */
1223 dev_priv = ring->dev->dev_private;
3e960501 1224 ret = intel_ring_idle(ring);
29ee3991
CW
1225 if (ret)
1226 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1227 ring->name, ret);
1228
33626e6a
CW
1229 I915_WRITE_CTL(ring, 0);
1230
4225d0f2 1231 iounmap(ring->virtual_start);
62fdfeaf 1232
05394f39
CW
1233 i915_gem_object_unpin(ring->obj);
1234 drm_gem_object_unreference(&ring->obj->base);
1235 ring->obj = NULL;
78501eac 1236
8d19215b
ZN
1237 if (ring->cleanup)
1238 ring->cleanup(ring);
1239
78501eac 1240 cleanup_status_page(ring);
62fdfeaf
EA
1241}
1242
a71d8d94
CW
1243static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1244{
a71d8d94
CW
1245 int ret;
1246
199b2bc2 1247 ret = i915_wait_seqno(ring, seqno);
b2da9fe5
BW
1248 if (!ret)
1249 i915_gem_retire_requests_ring(ring);
a71d8d94
CW
1250
1251 return ret;
1252}
1253
1254static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1255{
1256 struct drm_i915_gem_request *request;
1257 u32 seqno = 0;
1258 int ret;
1259
1260 i915_gem_retire_requests_ring(ring);
1261
1262 if (ring->last_retired_head != -1) {
1263 ring->head = ring->last_retired_head;
1264 ring->last_retired_head = -1;
1265 ring->space = ring_space(ring);
1266 if (ring->space >= n)
1267 return 0;
1268 }
1269
1270 list_for_each_entry(request, &ring->request_list, list) {
1271 int space;
1272
1273 if (request->tail == -1)
1274 continue;
1275
633cf8f5 1276 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
a71d8d94
CW
1277 if (space < 0)
1278 space += ring->size;
1279 if (space >= n) {
1280 seqno = request->seqno;
1281 break;
1282 }
1283
1284 /* Consume this request in case we need more space than
1285 * is available and so need to prevent a race between
1286 * updating last_retired_head and direct reads of
1287 * I915_RING_HEAD. It also provides a nice sanity check.
1288 */
1289 request->tail = -1;
1290 }
1291
1292 if (seqno == 0)
1293 return -ENOSPC;
1294
1295 ret = intel_ring_wait_seqno(ring, seqno);
1296 if (ret)
1297 return ret;
1298
1299 if (WARN_ON(ring->last_retired_head == -1))
1300 return -ENOSPC;
1301
1302 ring->head = ring->last_retired_head;
1303 ring->last_retired_head = -1;
1304 ring->space = ring_space(ring);
1305 if (WARN_ON(ring->space < n))
1306 return -ENOSPC;
1307
1308 return 0;
1309}
1310
3e960501 1311static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
62fdfeaf 1312{
78501eac 1313 struct drm_device *dev = ring->dev;
cae5852d 1314 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 1315 unsigned long end;
a71d8d94 1316 int ret;
c7dca47b 1317
a71d8d94
CW
1318 ret = intel_ring_wait_request(ring, n);
1319 if (ret != -ENOSPC)
1320 return ret;
1321
db53a302 1322 trace_i915_ring_wait_begin(ring);
63ed2cb2
DV
1323 /* With GEM the hangcheck timer should kick us out of the loop,
1324 * leaving it early runs the risk of corrupting GEM state (due
1325 * to running on almost untested codepaths). But on resume
1326 * timers don't work yet, so prevent a complete hang in that
1327 * case by choosing an insanely large timeout. */
1328 end = jiffies + 60 * HZ;
e6bfaf85 1329
8187a2b7 1330 do {
c7dca47b
CW
1331 ring->head = I915_READ_HEAD(ring);
1332 ring->space = ring_space(ring);
62fdfeaf 1333 if (ring->space >= n) {
db53a302 1334 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
1335 return 0;
1336 }
1337
1338 if (dev->primary->master) {
1339 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1340 if (master_priv->sarea_priv)
1341 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1342 }
d1b851fc 1343
e60a0b10 1344 msleep(1);
d6b2c790
DV
1345
1346 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1347 if (ret)
1348 return ret;
8187a2b7 1349 } while (!time_after(jiffies, end));
db53a302 1350 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
1351 return -EBUSY;
1352}
62fdfeaf 1353
3e960501
CW
1354static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1355{
1356 uint32_t __iomem *virt;
1357 int rem = ring->size - ring->tail;
1358
1359 if (ring->space < rem) {
1360 int ret = ring_wait_for_space(ring, rem);
1361 if (ret)
1362 return ret;
1363 }
1364
1365 virt = ring->virtual_start + ring->tail;
1366 rem /= 4;
1367 while (rem--)
1368 iowrite32(MI_NOOP, virt++);
1369
1370 ring->tail = 0;
1371 ring->space = ring_space(ring);
1372
1373 return 0;
1374}
1375
1376int intel_ring_idle(struct intel_ring_buffer *ring)
1377{
1378 u32 seqno;
1379 int ret;
1380
1381 /* We need to add any requests required to flush the objects and ring */
1382 if (ring->outstanding_lazy_request) {
1383 ret = i915_add_request(ring, NULL, NULL);
1384 if (ret)
1385 return ret;
1386 }
1387
1388 /* Wait upon the last request to be completed */
1389 if (list_empty(&ring->request_list))
1390 return 0;
1391
1392 seqno = list_entry(ring->request_list.prev,
1393 struct drm_i915_gem_request,
1394 list)->seqno;
1395
1396 return i915_wait_seqno(ring, seqno);
1397}
1398
9d773091
CW
1399static int
1400intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1401{
1402 if (ring->outstanding_lazy_request)
1403 return 0;
1404
1405 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1406}
1407
e1f99ce6
CW
1408int intel_ring_begin(struct intel_ring_buffer *ring,
1409 int num_dwords)
8187a2b7 1410{
de2b9985 1411 drm_i915_private_t *dev_priv = ring->dev->dev_private;
be26a10b 1412 int n = 4*num_dwords;
e1f99ce6 1413 int ret;
78501eac 1414
de2b9985
DV
1415 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
1416 if (ret)
1417 return ret;
21dd3734 1418
9d773091
CW
1419 /* Preallocate the olr before touching the ring */
1420 ret = intel_ring_alloc_seqno(ring);
1421 if (ret)
1422 return ret;
1423
55249baa 1424 if (unlikely(ring->tail + n > ring->effective_size)) {
e1f99ce6
CW
1425 ret = intel_wrap_ring_buffer(ring);
1426 if (unlikely(ret))
1427 return ret;
1428 }
78501eac 1429
e1f99ce6 1430 if (unlikely(ring->space < n)) {
3e960501 1431 ret = ring_wait_for_space(ring, n);
e1f99ce6
CW
1432 if (unlikely(ret))
1433 return ret;
1434 }
d97ed339
CW
1435
1436 ring->space -= n;
e1f99ce6 1437 return 0;
8187a2b7 1438}
62fdfeaf 1439
78501eac 1440void intel_ring_advance(struct intel_ring_buffer *ring)
8187a2b7 1441{
e5eb3d63
DV
1442 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1443
d97ed339 1444 ring->tail &= ring->size - 1;
e5eb3d63
DV
1445 if (dev_priv->stop_rings & intel_ring_flag(ring))
1446 return;
78501eac 1447 ring->write_tail(ring, ring->tail);
8187a2b7 1448}
62fdfeaf 1449
881f47b6 1450
78501eac 1451static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1452 u32 value)
881f47b6 1453{
0206e353 1454 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
1455
1456 /* Every tail move must follow the sequence below */
12f55818
CW
1457
1458 /* Disable notification that the ring is IDLE. The GT
1459 * will then assume that it is busy and bring it out of rc6.
1460 */
0206e353 1461 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
1462 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1463
1464 /* Clear the context id. Here be magic! */
1465 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 1466
12f55818 1467 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 1468 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
1469 GEN6_BSD_SLEEP_INDICATOR) == 0,
1470 50))
1471 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 1472
12f55818 1473 /* Now that the ring is fully powered up, update the tail */
0206e353 1474 I915_WRITE_TAIL(ring, value);
12f55818
CW
1475 POSTING_READ(RING_TAIL(ring->mmio_base));
1476
1477 /* Let the ring send IDLE messages to the GT again,
1478 * and so let it sleep to conserve power when idle.
1479 */
0206e353 1480 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 1481 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
1482}
1483
b72f3acb 1484static int gen6_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1485 u32 invalidate, u32 flush)
881f47b6 1486{
71a77e07 1487 uint32_t cmd;
b72f3acb
CW
1488 int ret;
1489
b72f3acb
CW
1490 ret = intel_ring_begin(ring, 4);
1491 if (ret)
1492 return ret;
1493
71a77e07 1494 cmd = MI_FLUSH_DW;
9a289771
JB
1495 /*
1496 * Bspec vol 1c.5 - video engine command streamer:
1497 * "If ENABLED, all TLBs will be invalidated once the flush
1498 * operation is complete. This bit is only valid when the
1499 * Post-Sync Operation field is a value of 1h or 3h."
1500 */
71a77e07 1501 if (invalidate & I915_GEM_GPU_DOMAINS)
9a289771
JB
1502 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1503 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
71a77e07 1504 intel_ring_emit(ring, cmd);
9a289771 1505 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
b72f3acb 1506 intel_ring_emit(ring, 0);
71a77e07 1507 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1508 intel_ring_advance(ring);
1509 return 0;
881f47b6
XH
1510}
1511
d7d4eedd
CW
1512static int
1513hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1514 u32 offset, u32 len,
1515 unsigned flags)
1516{
1517 int ret;
1518
1519 ret = intel_ring_begin(ring, 2);
1520 if (ret)
1521 return ret;
1522
1523 intel_ring_emit(ring,
1524 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1525 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1526 /* bit0-7 is the length on GEN6+ */
1527 intel_ring_emit(ring, offset);
1528 intel_ring_advance(ring);
1529
1530 return 0;
1531}
1532
881f47b6 1533static int
78501eac 1534gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
d7d4eedd
CW
1535 u32 offset, u32 len,
1536 unsigned flags)
881f47b6 1537{
0206e353 1538 int ret;
ab6f8e32 1539
0206e353
AJ
1540 ret = intel_ring_begin(ring, 2);
1541 if (ret)
1542 return ret;
e1f99ce6 1543
d7d4eedd
CW
1544 intel_ring_emit(ring,
1545 MI_BATCH_BUFFER_START |
1546 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
1547 /* bit0-7 is the length on GEN6+ */
1548 intel_ring_emit(ring, offset);
1549 intel_ring_advance(ring);
ab6f8e32 1550
0206e353 1551 return 0;
881f47b6
XH
1552}
1553
549f7365
CW
1554/* Blitter support (SandyBridge+) */
1555
b72f3acb 1556static int blt_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1557 u32 invalidate, u32 flush)
8d19215b 1558{
71a77e07 1559 uint32_t cmd;
b72f3acb
CW
1560 int ret;
1561
6a233c78 1562 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
1563 if (ret)
1564 return ret;
1565
71a77e07 1566 cmd = MI_FLUSH_DW;
9a289771
JB
1567 /*
1568 * Bspec vol 1c.3 - blitter engine command streamer:
1569 * "If ENABLED, all TLBs will be invalidated once the flush
1570 * operation is complete. This bit is only valid when the
1571 * Post-Sync Operation field is a value of 1h or 3h."
1572 */
71a77e07 1573 if (invalidate & I915_GEM_DOMAIN_RENDER)
9a289771 1574 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
b3fcabb1 1575 MI_FLUSH_DW_OP_STOREDW;
71a77e07 1576 intel_ring_emit(ring, cmd);
9a289771 1577 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
b72f3acb 1578 intel_ring_emit(ring, 0);
71a77e07 1579 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1580 intel_ring_advance(ring);
1581 return 0;
8d19215b
ZN
1582}
1583
5c1143bb
XH
1584int intel_init_render_ring_buffer(struct drm_device *dev)
1585{
1586 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1587 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1588
59465b5f
DV
1589 ring->name = "render ring";
1590 ring->id = RCS;
1591 ring->mmio_base = RENDER_RING_BASE;
1592
1ec14ad3
CW
1593 if (INTEL_INFO(dev)->gen >= 6) {
1594 ring->add_request = gen6_add_request;
4772eaeb 1595 ring->flush = gen7_render_ring_flush;
6c6cf5aa 1596 if (INTEL_INFO(dev)->gen == 6)
b3111509 1597 ring->flush = gen6_render_ring_flush;
25c06300
BW
1598 ring->irq_get = gen6_ring_get_irq;
1599 ring->irq_put = gen6_ring_put_irq;
6a848ccb 1600 ring->irq_enable_mask = GT_USER_INTERRUPT;
4cd53c0c 1601 ring->get_seqno = gen6_ring_get_seqno;
686cb5f9 1602 ring->sync_to = gen6_ring_sync;
59465b5f
DV
1603 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1604 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1605 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1606 ring->signal_mbox[0] = GEN6_VRSYNC;
1607 ring->signal_mbox[1] = GEN6_BRSYNC;
c6df541c
CW
1608 } else if (IS_GEN5(dev)) {
1609 ring->add_request = pc_render_add_request;
46f0f8d1 1610 ring->flush = gen4_render_ring_flush;
c6df541c 1611 ring->get_seqno = pc_render_get_seqno;
e48d8634
DV
1612 ring->irq_get = gen5_ring_get_irq;
1613 ring->irq_put = gen5_ring_put_irq;
e3670319 1614 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
59465b5f 1615 } else {
8620a3a9 1616 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1617 if (INTEL_INFO(dev)->gen < 4)
1618 ring->flush = gen2_render_ring_flush;
1619 else
1620 ring->flush = gen4_render_ring_flush;
59465b5f 1621 ring->get_seqno = ring_get_seqno;
c2798b19
CW
1622 if (IS_GEN2(dev)) {
1623 ring->irq_get = i8xx_ring_get_irq;
1624 ring->irq_put = i8xx_ring_put_irq;
1625 } else {
1626 ring->irq_get = i9xx_ring_get_irq;
1627 ring->irq_put = i9xx_ring_put_irq;
1628 }
e3670319 1629 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 1630 }
59465b5f 1631 ring->write_tail = ring_write_tail;
d7d4eedd
CW
1632 if (IS_HASWELL(dev))
1633 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1634 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
1635 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1636 else if (INTEL_INFO(dev)->gen >= 4)
1637 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1638 else if (IS_I830(dev) || IS_845G(dev))
1639 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1640 else
1641 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1642 ring->init = init_render_ring;
1643 ring->cleanup = render_ring_cleanup;
1644
b45305fc
DV
1645 /* Workaround batchbuffer to combat CS tlb bug. */
1646 if (HAS_BROKEN_CS_TLB(dev)) {
1647 struct drm_i915_gem_object *obj;
1648 int ret;
1649
1650 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1651 if (obj == NULL) {
1652 DRM_ERROR("Failed to allocate batch bo\n");
1653 return -ENOMEM;
1654 }
1655
1656 ret = i915_gem_object_pin(obj, 0, true, false);
1657 if (ret != 0) {
1658 drm_gem_object_unreference(&obj->base);
1659 DRM_ERROR("Failed to ping batch bo\n");
1660 return ret;
1661 }
1662
1663 ring->private = obj;
1664 }
1665
1ec14ad3 1666 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1667}
1668
e8616b6c
CW
1669int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1670{
1671 drm_i915_private_t *dev_priv = dev->dev_private;
1672 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6b8294a4 1673 int ret;
e8616b6c 1674
59465b5f
DV
1675 ring->name = "render ring";
1676 ring->id = RCS;
1677 ring->mmio_base = RENDER_RING_BASE;
1678
e8616b6c 1679 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a
DV
1680 /* non-kms not supported on gen6+ */
1681 return -ENODEV;
e8616b6c 1682 }
28f0cbf7
DV
1683
1684 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1685 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1686 * the special gen5 functions. */
1687 ring->add_request = i9xx_add_request;
46f0f8d1
CW
1688 if (INTEL_INFO(dev)->gen < 4)
1689 ring->flush = gen2_render_ring_flush;
1690 else
1691 ring->flush = gen4_render_ring_flush;
28f0cbf7 1692 ring->get_seqno = ring_get_seqno;
c2798b19
CW
1693 if (IS_GEN2(dev)) {
1694 ring->irq_get = i8xx_ring_get_irq;
1695 ring->irq_put = i8xx_ring_put_irq;
1696 } else {
1697 ring->irq_get = i9xx_ring_get_irq;
1698 ring->irq_put = i9xx_ring_put_irq;
1699 }
28f0cbf7 1700 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 1701 ring->write_tail = ring_write_tail;
fb3256da
DV
1702 if (INTEL_INFO(dev)->gen >= 4)
1703 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1704 else if (IS_I830(dev) || IS_845G(dev))
1705 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1706 else
1707 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
1708 ring->init = init_render_ring;
1709 ring->cleanup = render_ring_cleanup;
e8616b6c
CW
1710
1711 ring->dev = dev;
1712 INIT_LIST_HEAD(&ring->active_list);
1713 INIT_LIST_HEAD(&ring->request_list);
e8616b6c
CW
1714
1715 ring->size = size;
1716 ring->effective_size = ring->size;
17f10fdc 1717 if (IS_I830(ring->dev) || IS_845G(ring->dev))
e8616b6c
CW
1718 ring->effective_size -= 128;
1719
4225d0f2
DV
1720 ring->virtual_start = ioremap_wc(start, size);
1721 if (ring->virtual_start == NULL) {
e8616b6c
CW
1722 DRM_ERROR("can not ioremap virtual address for"
1723 " ring buffer\n");
1724 return -ENOMEM;
1725 }
1726
6b8294a4
CW
1727 if (!I915_NEED_GFX_HWS(dev)) {
1728 ret = init_phys_hws_pga(ring);
1729 if (ret)
1730 return ret;
1731 }
1732
e8616b6c
CW
1733 return 0;
1734}
1735
5c1143bb
XH
1736int intel_init_bsd_ring_buffer(struct drm_device *dev)
1737{
1738 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1739 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 1740
58fa3835
DV
1741 ring->name = "bsd ring";
1742 ring->id = VCS;
1743
0fd2c201 1744 ring->write_tail = ring_write_tail;
58fa3835
DV
1745 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1746 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
1747 /* gen6 bsd needs a special wa for tail updates */
1748 if (IS_GEN6(dev))
1749 ring->write_tail = gen6_bsd_ring_write_tail;
58fa3835
DV
1750 ring->flush = gen6_ring_flush;
1751 ring->add_request = gen6_add_request;
1752 ring->get_seqno = gen6_ring_get_seqno;
1753 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1754 ring->irq_get = gen6_ring_get_irq;
1755 ring->irq_put = gen6_ring_put_irq;
1756 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1757 ring->sync_to = gen6_ring_sync;
58fa3835
DV
1758 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1759 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1760 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1761 ring->signal_mbox[0] = GEN6_RVSYNC;
1762 ring->signal_mbox[1] = GEN6_BVSYNC;
1763 } else {
1764 ring->mmio_base = BSD_RING_BASE;
58fa3835 1765 ring->flush = bsd_ring_flush;
8620a3a9 1766 ring->add_request = i9xx_add_request;
58fa3835 1767 ring->get_seqno = ring_get_seqno;
e48d8634 1768 if (IS_GEN5(dev)) {
e3670319 1769 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
e48d8634
DV
1770 ring->irq_get = gen5_ring_get_irq;
1771 ring->irq_put = gen5_ring_put_irq;
1772 } else {
e3670319 1773 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
1774 ring->irq_get = i9xx_ring_get_irq;
1775 ring->irq_put = i9xx_ring_put_irq;
1776 }
fb3256da 1777 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
1778 }
1779 ring->init = init_ring_common;
1780
1ec14ad3 1781 return intel_init_ring_buffer(dev, ring);
5c1143bb 1782}
549f7365
CW
1783
1784int intel_init_blt_ring_buffer(struct drm_device *dev)
1785{
1786 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1787 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 1788
3535d9dd
DV
1789 ring->name = "blitter ring";
1790 ring->id = BCS;
1791
1792 ring->mmio_base = BLT_RING_BASE;
1793 ring->write_tail = ring_write_tail;
1794 ring->flush = blt_ring_flush;
1795 ring->add_request = gen6_add_request;
1796 ring->get_seqno = gen6_ring_get_seqno;
1797 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1798 ring->irq_get = gen6_ring_get_irq;
1799 ring->irq_put = gen6_ring_put_irq;
1800 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
686cb5f9 1801 ring->sync_to = gen6_ring_sync;
3535d9dd
DV
1802 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1803 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1804 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1805 ring->signal_mbox[0] = GEN6_RBSYNC;
1806 ring->signal_mbox[1] = GEN6_VBSYNC;
1807 ring->init = init_ring_common;
549f7365 1808
1ec14ad3 1809 return intel_init_ring_buffer(dev, ring);
549f7365 1810}
a7b9761d
CW
1811
1812int
1813intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1814{
1815 int ret;
1816
1817 if (!ring->gpu_caches_dirty)
1818 return 0;
1819
1820 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1821 if (ret)
1822 return ret;
1823
1824 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1825
1826 ring->gpu_caches_dirty = false;
1827 return 0;
1828}
1829
1830int
1831intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1832{
1833 uint32_t flush_domains;
1834 int ret;
1835
1836 flush_domains = 0;
1837 if (ring->gpu_caches_dirty)
1838 flush_domains = I915_GEM_GPU_DOMAINS;
1839
1840 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1841 if (ret)
1842 return ret;
1843
1844 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1845
1846 ring->gpu_caches_dirty = false;
1847 return 0;
1848}