]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_ringbuffer.c
Merge remote-tracking branches 'asoc/topic/sgtl5000', 'asoc/topic/simple', 'asoc...
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
a4d8a0fe 30#include <linux/log2.h>
760285e7 31#include <drm/drmP.h>
62fdfeaf 32#include "i915_drv.h"
760285e7 33#include <drm/i915_drm.h>
62fdfeaf 34#include "i915_trace.h"
881f47b6 35#include "intel_drv.h"
62fdfeaf 36
a0442461
CW
37/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
82e104cc 42int __intel_ring_space(int head, int tail, int size)
c7dca47b 43{
4f54741e
DG
44 int space = head - tail;
45 if (space <= 0)
1cf0ba14 46 space += size;
4f54741e 47 return space - I915_RING_FREE_SPACE;
c7dca47b
CW
48}
49
ebd0fd4b
DG
50void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
51{
52 if (ringbuf->last_retired_head != -1) {
53 ringbuf->head = ringbuf->last_retired_head;
54 ringbuf->last_retired_head = -1;
55 }
56
57 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
58 ringbuf->tail, ringbuf->size);
59}
60
0bc40be8 61static void __intel_ring_advance(struct intel_engine_cs *engine)
88b4aa87 62{
0bc40be8 63 struct intel_ringbuffer *ringbuf = engine->buffer;
93b0a4e0 64 ringbuf->tail &= ringbuf->size - 1;
0bc40be8 65 engine->write_tail(engine, ringbuf->tail);
09246732
CW
66}
67
b72f3acb 68static int
a84c3ae1 69gen2_render_ring_flush(struct drm_i915_gem_request *req,
46f0f8d1
CW
70 u32 invalidate_domains,
71 u32 flush_domains)
72{
4a570db5 73 struct intel_engine_cs *engine = req->engine;
46f0f8d1
CW
74 u32 cmd;
75 int ret;
76
77 cmd = MI_FLUSH;
31b14c9f 78 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
79 cmd |= MI_NO_WRITE_FLUSH;
80
81 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
82 cmd |= MI_READ_FLUSH;
83
5fb9de1a 84 ret = intel_ring_begin(req, 2);
46f0f8d1
CW
85 if (ret)
86 return ret;
87
e2f80391
TU
88 intel_ring_emit(engine, cmd);
89 intel_ring_emit(engine, MI_NOOP);
90 intel_ring_advance(engine);
46f0f8d1
CW
91
92 return 0;
93}
94
95static int
a84c3ae1 96gen4_render_ring_flush(struct drm_i915_gem_request *req,
46f0f8d1
CW
97 u32 invalidate_domains,
98 u32 flush_domains)
62fdfeaf 99{
4a570db5 100 struct intel_engine_cs *engine = req->engine;
6f392d54 101 u32 cmd;
b72f3acb 102 int ret;
6f392d54 103
36d527de
CW
104 /*
105 * read/write caches:
106 *
107 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
108 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
109 * also flushed at 2d versus 3d pipeline switches.
110 *
111 * read-only caches:
112 *
113 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
114 * MI_READ_FLUSH is set, and is always flushed on 965.
115 *
116 * I915_GEM_DOMAIN_COMMAND may not exist?
117 *
118 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
119 * invalidated when MI_EXE_FLUSH is set.
120 *
121 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
122 * invalidated with every MI_FLUSH.
123 *
124 * TLBs:
125 *
126 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
127 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
128 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
129 * are flushed at any MI_FLUSH.
130 */
131
132 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 133 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 134 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
135 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
136 cmd |= MI_EXE_FLUSH;
62fdfeaf 137
36d527de 138 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
c033666a 139 (IS_G4X(req->i915) || IS_GEN5(req->i915)))
36d527de 140 cmd |= MI_INVALIDATE_ISP;
70eac33e 141
5fb9de1a 142 ret = intel_ring_begin(req, 2);
36d527de
CW
143 if (ret)
144 return ret;
b72f3acb 145
e2f80391
TU
146 intel_ring_emit(engine, cmd);
147 intel_ring_emit(engine, MI_NOOP);
148 intel_ring_advance(engine);
b72f3acb
CW
149
150 return 0;
8187a2b7
ZN
151}
152
8d315287
JB
153/**
154 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
155 * implementing two workarounds on gen6. From section 1.4.7.1
156 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
157 *
158 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
159 * produced by non-pipelined state commands), software needs to first
160 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
161 * 0.
162 *
163 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
164 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
165 *
166 * And the workaround for these two requires this workaround first:
167 *
168 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
169 * BEFORE the pipe-control with a post-sync op and no write-cache
170 * flushes.
171 *
172 * And this last workaround is tricky because of the requirements on
173 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
174 * volume 2 part 1:
175 *
176 * "1 of the following must also be set:
177 * - Render Target Cache Flush Enable ([12] of DW1)
178 * - Depth Cache Flush Enable ([0] of DW1)
179 * - Stall at Pixel Scoreboard ([1] of DW1)
180 * - Depth Stall ([13] of DW1)
181 * - Post-Sync Operation ([13] of DW1)
182 * - Notify Enable ([8] of DW1)"
183 *
184 * The cache flushes require the workaround flush that triggered this
185 * one, so we can't use it. Depth stall would trigger the same.
186 * Post-sync nonzero is what triggered this second workaround, so we
187 * can't use that one either. Notify enable is IRQs, which aren't
188 * really our business. That leaves only stall at scoreboard.
189 */
190static int
f2cf1fcc 191intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
8d315287 192{
4a570db5 193 struct intel_engine_cs *engine = req->engine;
e2f80391 194 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
195 int ret;
196
5fb9de1a 197 ret = intel_ring_begin(req, 6);
8d315287
JB
198 if (ret)
199 return ret;
200
e2f80391
TU
201 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
202 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
8d315287 203 PIPE_CONTROL_STALL_AT_SCOREBOARD);
e2f80391
TU
204 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
205 intel_ring_emit(engine, 0); /* low dword */
206 intel_ring_emit(engine, 0); /* high dword */
207 intel_ring_emit(engine, MI_NOOP);
208 intel_ring_advance(engine);
8d315287 209
5fb9de1a 210 ret = intel_ring_begin(req, 6);
8d315287
JB
211 if (ret)
212 return ret;
213
e2f80391
TU
214 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
216 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
217 intel_ring_emit(engine, 0);
218 intel_ring_emit(engine, 0);
219 intel_ring_emit(engine, MI_NOOP);
220 intel_ring_advance(engine);
8d315287
JB
221
222 return 0;
223}
224
225static int
a84c3ae1
JH
226gen6_render_ring_flush(struct drm_i915_gem_request *req,
227 u32 invalidate_domains, u32 flush_domains)
8d315287 228{
4a570db5 229 struct intel_engine_cs *engine = req->engine;
8d315287 230 u32 flags = 0;
e2f80391 231 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
232 int ret;
233
b3111509 234 /* Force SNB workarounds for PIPE_CONTROL flushes */
f2cf1fcc 235 ret = intel_emit_post_sync_nonzero_flush(req);
b3111509
PZ
236 if (ret)
237 return ret;
238
8d315287
JB
239 /* Just flush everything. Experiments have shown that reducing the
240 * number of bits based on the write domains has little performance
241 * impact.
242 */
7d54a904
CW
243 if (flush_domains) {
244 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
245 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
246 /*
247 * Ensure that any following seqno writes only happen
248 * when the render cache is indeed flushed.
249 */
97f209bc 250 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
251 }
252 if (invalidate_domains) {
253 flags |= PIPE_CONTROL_TLB_INVALIDATE;
254 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
255 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
256 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
259 /*
260 * TLB invalidate requires a post-sync write.
261 */
3ac78313 262 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 263 }
8d315287 264
5fb9de1a 265 ret = intel_ring_begin(req, 4);
8d315287
JB
266 if (ret)
267 return ret;
268
e2f80391
TU
269 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
270 intel_ring_emit(engine, flags);
271 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
272 intel_ring_emit(engine, 0);
273 intel_ring_advance(engine);
8d315287
JB
274
275 return 0;
276}
277
f3987631 278static int
f2cf1fcc 279gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
f3987631 280{
4a570db5 281 struct intel_engine_cs *engine = req->engine;
f3987631
PZ
282 int ret;
283
5fb9de1a 284 ret = intel_ring_begin(req, 4);
f3987631
PZ
285 if (ret)
286 return ret;
287
e2f80391
TU
288 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
289 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
f3987631 290 PIPE_CONTROL_STALL_AT_SCOREBOARD);
e2f80391
TU
291 intel_ring_emit(engine, 0);
292 intel_ring_emit(engine, 0);
293 intel_ring_advance(engine);
f3987631
PZ
294
295 return 0;
296}
297
4772eaeb 298static int
a84c3ae1 299gen7_render_ring_flush(struct drm_i915_gem_request *req,
4772eaeb
PZ
300 u32 invalidate_domains, u32 flush_domains)
301{
4a570db5 302 struct intel_engine_cs *engine = req->engine;
4772eaeb 303 u32 flags = 0;
e2f80391 304 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
4772eaeb
PZ
305 int ret;
306
f3987631
PZ
307 /*
308 * Ensure that any following seqno writes only happen when the render
309 * cache is indeed flushed.
310 *
311 * Workaround: 4th PIPE_CONTROL command (except the ones with only
312 * read-cache invalidate bits set) must have the CS_STALL bit set. We
313 * don't try to be clever and just set it unconditionally.
314 */
315 flags |= PIPE_CONTROL_CS_STALL;
316
4772eaeb
PZ
317 /* Just flush everything. Experiments have shown that reducing the
318 * number of bits based on the write domains has little performance
319 * impact.
320 */
321 if (flush_domains) {
322 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
323 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
965fd602 324 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
40a24488 325 flags |= PIPE_CONTROL_FLUSH_ENABLE;
4772eaeb
PZ
326 }
327 if (invalidate_domains) {
328 flags |= PIPE_CONTROL_TLB_INVALIDATE;
329 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
330 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
331 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
332 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
148b83d0 334 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
4772eaeb
PZ
335 /*
336 * TLB invalidate requires a post-sync write.
337 */
338 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 339 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631 340
add284a3
CW
341 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
342
f3987631
PZ
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
f2cf1fcc 346 gen7_render_ring_cs_stall_wa(req);
4772eaeb
PZ
347 }
348
5fb9de1a 349 ret = intel_ring_begin(req, 4);
4772eaeb
PZ
350 if (ret)
351 return ret;
352
e2f80391
TU
353 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(engine, flags);
355 intel_ring_emit(engine, scratch_addr);
356 intel_ring_emit(engine, 0);
357 intel_ring_advance(engine);
4772eaeb
PZ
358
359 return 0;
360}
361
884ceace 362static int
f2cf1fcc 363gen8_emit_pipe_control(struct drm_i915_gem_request *req,
884ceace
KG
364 u32 flags, u32 scratch_addr)
365{
4a570db5 366 struct intel_engine_cs *engine = req->engine;
884ceace
KG
367 int ret;
368
5fb9de1a 369 ret = intel_ring_begin(req, 6);
884ceace
KG
370 if (ret)
371 return ret;
372
e2f80391
TU
373 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
374 intel_ring_emit(engine, flags);
375 intel_ring_emit(engine, scratch_addr);
376 intel_ring_emit(engine, 0);
377 intel_ring_emit(engine, 0);
378 intel_ring_emit(engine, 0);
379 intel_ring_advance(engine);
884ceace
KG
380
381 return 0;
382}
383
a5f3d68e 384static int
a84c3ae1 385gen8_render_ring_flush(struct drm_i915_gem_request *req,
a5f3d68e
BW
386 u32 invalidate_domains, u32 flush_domains)
387{
388 u32 flags = 0;
4a570db5 389 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
02c9f7e3 390 int ret;
a5f3d68e
BW
391
392 flags |= PIPE_CONTROL_CS_STALL;
393
394 if (flush_domains) {
395 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
396 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
965fd602 397 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
40a24488 398 flags |= PIPE_CONTROL_FLUSH_ENABLE;
a5f3d68e
BW
399 }
400 if (invalidate_domains) {
401 flags |= PIPE_CONTROL_TLB_INVALIDATE;
402 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
404 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
405 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
406 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_QW_WRITE;
408 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
02c9f7e3
KG
409
410 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
f2cf1fcc 411 ret = gen8_emit_pipe_control(req,
02c9f7e3
KG
412 PIPE_CONTROL_CS_STALL |
413 PIPE_CONTROL_STALL_AT_SCOREBOARD,
414 0);
415 if (ret)
416 return ret;
a5f3d68e
BW
417 }
418
f2cf1fcc 419 return gen8_emit_pipe_control(req, flags, scratch_addr);
a5f3d68e
BW
420}
421
0bc40be8 422static void ring_write_tail(struct intel_engine_cs *engine,
297b0c5b 423 u32 value)
d46eefa2 424{
c033666a 425 struct drm_i915_private *dev_priv = engine->i915;
0bc40be8 426 I915_WRITE_TAIL(engine, value);
d46eefa2
XH
427}
428
0bc40be8 429u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
8187a2b7 430{
c033666a 431 struct drm_i915_private *dev_priv = engine->i915;
50877445 432 u64 acthd;
8187a2b7 433
c033666a 434 if (INTEL_GEN(dev_priv) >= 8)
0bc40be8
TU
435 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
436 RING_ACTHD_UDW(engine->mmio_base));
c033666a 437 else if (INTEL_GEN(dev_priv) >= 4)
0bc40be8 438 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
50877445
CW
439 else
440 acthd = I915_READ(ACTHD);
441
442 return acthd;
8187a2b7
ZN
443}
444
0bc40be8 445static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
035dc1e0 446{
c033666a 447 struct drm_i915_private *dev_priv = engine->i915;
035dc1e0
DV
448 u32 addr;
449
450 addr = dev_priv->status_page_dmah->busaddr;
c033666a 451 if (INTEL_GEN(dev_priv) >= 4)
035dc1e0
DV
452 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
453 I915_WRITE(HWS_PGA, addr);
454}
455
0bc40be8 456static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
af75f269 457{
c033666a 458 struct drm_i915_private *dev_priv = engine->i915;
f0f59a00 459 i915_reg_t mmio;
af75f269
DL
460
461 /* The ring status page addresses are no longer next to the rest of
462 * the ring registers as of gen7.
463 */
c033666a 464 if (IS_GEN7(dev_priv)) {
0bc40be8 465 switch (engine->id) {
af75f269
DL
466 case RCS:
467 mmio = RENDER_HWS_PGA_GEN7;
468 break;
469 case BCS:
470 mmio = BLT_HWS_PGA_GEN7;
471 break;
472 /*
473 * VCS2 actually doesn't exist on Gen7. Only shut up
474 * gcc switch check warning
475 */
476 case VCS2:
477 case VCS:
478 mmio = BSD_HWS_PGA_GEN7;
479 break;
480 case VECS:
481 mmio = VEBOX_HWS_PGA_GEN7;
482 break;
483 }
c033666a 484 } else if (IS_GEN6(dev_priv)) {
0bc40be8 485 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
af75f269
DL
486 } else {
487 /* XXX: gen8 returns to sanity */
0bc40be8 488 mmio = RING_HWS_PGA(engine->mmio_base);
af75f269
DL
489 }
490
0bc40be8 491 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
af75f269
DL
492 POSTING_READ(mmio);
493
494 /*
495 * Flush the TLB for this page
496 *
497 * FIXME: These two bits have disappeared on gen8, so a question
498 * arises: do we still need this and if so how should we go about
499 * invalidating the TLB?
500 */
ac657f64 501 if (IS_GEN(dev_priv, 6, 7)) {
0bc40be8 502 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
af75f269
DL
503
504 /* ring should be idle before issuing a sync flush*/
0bc40be8 505 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
af75f269
DL
506
507 I915_WRITE(reg,
508 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
509 INSTPM_SYNC_FLUSH));
25ab57f4
CW
510 if (intel_wait_for_register(dev_priv,
511 reg, INSTPM_SYNC_FLUSH, 0,
512 1000))
af75f269 513 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
0bc40be8 514 engine->name);
af75f269
DL
515 }
516}
517
0bc40be8 518static bool stop_ring(struct intel_engine_cs *engine)
8187a2b7 519{
c033666a 520 struct drm_i915_private *dev_priv = engine->i915;
8187a2b7 521
c033666a 522 if (!IS_GEN2(dev_priv)) {
0bc40be8 523 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
3d808eb1
CW
524 if (intel_wait_for_register(dev_priv,
525 RING_MI_MODE(engine->mmio_base),
526 MODE_IDLE,
527 MODE_IDLE,
528 1000)) {
0bc40be8
TU
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
9bec9b13
CW
531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
0bc40be8 535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
9bec9b13 536 return false;
9991ae78
CW
537 }
538 }
b7884eb4 539
0bc40be8
TU
540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
8187a2b7 543
c033666a 544 if (!IS_GEN2(dev_priv)) {
0bc40be8
TU
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
9991ae78 547 }
a51435a3 548
0bc40be8 549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
9991ae78 550}
8187a2b7 551
fc0768ce
TE
552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
0bc40be8 557static int init_ring_common(struct intel_engine_cs *engine)
9991ae78 558{
c033666a 559 struct drm_i915_private *dev_priv = engine->i915;
0bc40be8 560 struct intel_ringbuffer *ringbuf = engine->buffer;
93b0a4e0 561 struct drm_i915_gem_object *obj = ringbuf->obj;
9991ae78
CW
562 int ret = 0;
563
59bad947 564 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
9991ae78 565
0bc40be8 566 if (!stop_ring(engine)) {
9991ae78 567 /* G45 ring initialization often fails to reset head to zero */
6fd0d56e
CW
568 DRM_DEBUG_KMS("%s head not reset to zero "
569 "ctl %08x head %08x tail %08x start %08x\n",
0bc40be8
TU
570 engine->name,
571 I915_READ_CTL(engine),
572 I915_READ_HEAD(engine),
573 I915_READ_TAIL(engine),
574 I915_READ_START(engine));
8187a2b7 575
0bc40be8 576 if (!stop_ring(engine)) {
6fd0d56e
CW
577 DRM_ERROR("failed to set %s head to zero "
578 "ctl %08x head %08x tail %08x start %08x\n",
0bc40be8
TU
579 engine->name,
580 I915_READ_CTL(engine),
581 I915_READ_HEAD(engine),
582 I915_READ_TAIL(engine),
583 I915_READ_START(engine));
9991ae78
CW
584 ret = -EIO;
585 goto out;
6fd0d56e 586 }
8187a2b7
ZN
587 }
588
c033666a 589 if (I915_NEED_GFX_HWS(dev_priv))
0bc40be8 590 intel_ring_setup_status_page(engine);
9991ae78 591 else
0bc40be8 592 ring_setup_phys_status_page(engine);
9991ae78 593
ece4a17d 594 /* Enforce ordering by reading HEAD register back */
0bc40be8 595 I915_READ_HEAD(engine);
ece4a17d 596
0d8957c8
DV
597 /* Initialize the ring. This must happen _after_ we've cleared the ring
598 * registers with the above sequence (the readback of the HEAD registers
599 * also enforces ordering), otherwise the hw might lose the new ring
600 * register values. */
0bc40be8 601 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
95468892
CW
602
603 /* WaClearRingBufHeadRegAtInit:ctg,elk */
0bc40be8 604 if (I915_READ_HEAD(engine))
95468892 605 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
0bc40be8
TU
606 engine->name, I915_READ_HEAD(engine));
607 I915_WRITE_HEAD(engine, 0);
608 (void)I915_READ_HEAD(engine);
95468892 609
0bc40be8 610 I915_WRITE_CTL(engine,
93b0a4e0 611 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 612 | RING_VALID);
8187a2b7 613
8187a2b7 614 /* If the head is still not zero, the ring is dead */
0bc40be8
TU
615 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
616 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
617 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
e74cfed5 618 DRM_ERROR("%s initialization failed "
48e48a0b 619 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
0bc40be8
TU
620 engine->name,
621 I915_READ_CTL(engine),
622 I915_READ_CTL(engine) & RING_VALID,
623 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
624 I915_READ_START(engine),
625 (unsigned long)i915_gem_obj_ggtt_offset(obj));
b7884eb4
DV
626 ret = -EIO;
627 goto out;
8187a2b7
ZN
628 }
629
ebd0fd4b 630 ringbuf->last_retired_head = -1;
0bc40be8
TU
631 ringbuf->head = I915_READ_HEAD(engine);
632 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
ebd0fd4b 633 intel_ring_update_space(ringbuf);
1ec14ad3 634
fc0768ce 635 intel_engine_init_hangcheck(engine);
50f018df 636
b7884eb4 637out:
59bad947 638 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b7884eb4
DV
639
640 return ret;
8187a2b7
ZN
641}
642
f8291952 643void intel_fini_pipe_control(struct intel_engine_cs *engine)
9b1136d5 644{
0bc40be8 645 if (engine->scratch.obj == NULL)
9b1136d5
OM
646 return;
647
f8291952 648 i915_gem_object_ggtt_unpin(engine->scratch.obj);
0bc40be8
TU
649 drm_gem_object_unreference(&engine->scratch.obj->base);
650 engine->scratch.obj = NULL;
9b1136d5
OM
651}
652
7d5ea807 653int intel_init_pipe_control(struct intel_engine_cs *engine, int size)
c6df541c 654{
f8291952 655 struct drm_i915_gem_object *obj;
c6df541c
CW
656 int ret;
657
0bc40be8 658 WARN_ON(engine->scratch.obj);
c6df541c 659
91c8a326 660 obj = i915_gem_object_create_stolen(&engine->i915->drm, size);
de8fe166 661 if (!obj)
91c8a326 662 obj = i915_gem_object_create(&engine->i915->drm, size);
f8291952
CW
663 if (IS_ERR(obj)) {
664 DRM_ERROR("Failed to allocate scratch page\n");
665 ret = PTR_ERR(obj);
c6df541c
CW
666 goto err;
667 }
e4ffd173 668
f8291952 669 ret = i915_gem_obj_ggtt_pin(obj, 4096, PIN_HIGH);
a9cc726c
DV
670 if (ret)
671 goto err_unref;
c6df541c 672
f8291952
CW
673 engine->scratch.obj = obj;
674 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2b1086cc 675 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
0bc40be8 676 engine->name, engine->scratch.gtt_offset);
c6df541c
CW
677 return 0;
678
c6df541c 679err_unref:
0bc40be8 680 drm_gem_object_unreference(&engine->scratch.obj->base);
c6df541c 681err:
c6df541c
CW
682 return ret;
683}
684
e2be4faf 685static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
86d7f238 686{
4a570db5 687 struct intel_engine_cs *engine = req->engine;
c033666a
CW
688 struct i915_workarounds *w = &req->i915->workarounds;
689 int ret, i;
888b5995 690
02235808 691 if (w->count == 0)
7225342a 692 return 0;
888b5995 693
e2f80391 694 engine->gpu_caches_dirty = true;
4866d729 695 ret = intel_ring_flush_all_caches(req);
7225342a
MK
696 if (ret)
697 return ret;
888b5995 698
5fb9de1a 699 ret = intel_ring_begin(req, (w->count * 2 + 2));
7225342a
MK
700 if (ret)
701 return ret;
702
e2f80391 703 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
7225342a 704 for (i = 0; i < w->count; i++) {
e2f80391
TU
705 intel_ring_emit_reg(engine, w->reg[i].addr);
706 intel_ring_emit(engine, w->reg[i].value);
7225342a 707 }
e2f80391 708 intel_ring_emit(engine, MI_NOOP);
7225342a 709
e2f80391 710 intel_ring_advance(engine);
7225342a 711
e2f80391 712 engine->gpu_caches_dirty = true;
4866d729 713 ret = intel_ring_flush_all_caches(req);
7225342a
MK
714 if (ret)
715 return ret;
888b5995 716
7225342a 717 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
888b5995 718
7225342a 719 return 0;
86d7f238
AS
720}
721
8753181e 722static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
8f0e2b9d
DV
723{
724 int ret;
725
e2be4faf 726 ret = intel_ring_workarounds_emit(req);
8f0e2b9d
DV
727 if (ret != 0)
728 return ret;
729
be01363f 730 ret = i915_gem_render_state_init(req);
8f0e2b9d 731 if (ret)
e26e1b97 732 return ret;
8f0e2b9d 733
e26e1b97 734 return 0;
8f0e2b9d
DV
735}
736
7225342a 737static int wa_add(struct drm_i915_private *dev_priv,
f0f59a00
VS
738 i915_reg_t addr,
739 const u32 mask, const u32 val)
7225342a
MK
740{
741 const u32 idx = dev_priv->workarounds.count;
742
743 if (WARN_ON(idx >= I915_MAX_WA_REGS))
744 return -ENOSPC;
745
746 dev_priv->workarounds.reg[idx].addr = addr;
747 dev_priv->workarounds.reg[idx].value = val;
748 dev_priv->workarounds.reg[idx].mask = mask;
749
750 dev_priv->workarounds.count++;
751
752 return 0;
86d7f238
AS
753}
754
ca5a0fbd 755#define WA_REG(addr, mask, val) do { \
cf4b0de6 756 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
7225342a
MK
757 if (r) \
758 return r; \
ca5a0fbd 759 } while (0)
7225342a
MK
760
761#define WA_SET_BIT_MASKED(addr, mask) \
26459343 762 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
7225342a
MK
763
764#define WA_CLR_BIT_MASKED(addr, mask) \
26459343 765 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
7225342a 766
98533251 767#define WA_SET_FIELD_MASKED(addr, mask, value) \
cf4b0de6 768 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
7225342a 769
cf4b0de6
DL
770#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
771#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
7225342a 772
cf4b0de6 773#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
7225342a 774
0bc40be8
TU
775static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
776 i915_reg_t reg)
33136b06 777{
c033666a 778 struct drm_i915_private *dev_priv = engine->i915;
33136b06 779 struct i915_workarounds *wa = &dev_priv->workarounds;
0bc40be8 780 const uint32_t index = wa->hw_whitelist_count[engine->id];
33136b06
AS
781
782 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
783 return -EINVAL;
784
0bc40be8 785 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
33136b06 786 i915_mmio_reg_offset(reg));
0bc40be8 787 wa->hw_whitelist_count[engine->id]++;
33136b06
AS
788
789 return 0;
790}
791
0bc40be8 792static int gen8_init_workarounds(struct intel_engine_cs *engine)
e9a64ada 793{
c033666a 794 struct drm_i915_private *dev_priv = engine->i915;
68c6198b
AS
795
796 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
e9a64ada 797
717d84d6
AS
798 /* WaDisableAsyncFlipPerfMode:bdw,chv */
799 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
800
d0581194
AS
801 /* WaDisablePartialInstShootdown:bdw,chv */
802 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
803 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
804
a340af58
AS
805 /* Use Force Non-Coherent whenever executing a 3D context. This is a
806 * workaround for for a possible hang in the unlikely event a TLB
807 * invalidation occurs during a PSD flush.
808 */
809 /* WaForceEnableNonCoherent:bdw,chv */
120f5d28 810 /* WaHdcDisableFetchWhenMasked:bdw,chv */
a340af58 811 WA_SET_BIT_MASKED(HDC_CHICKEN0,
120f5d28 812 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
a340af58
AS
813 HDC_FORCE_NON_COHERENT);
814
6def8fdd
AS
815 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
816 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
817 * polygons in the same 8x4 pixel/sample area to be processed without
818 * stalling waiting for the earlier ones to write to Hierarchical Z
819 * buffer."
820 *
821 * This optimization is off by default for BDW and CHV; turn it on.
822 */
823 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
824
48404636
AS
825 /* Wa4x4STCOptimizationDisable:bdw,chv */
826 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
827
7eebcde6
AS
828 /*
829 * BSpec recommends 8x4 when MSAA is used,
830 * however in practice 16x4 seems fastest.
831 *
832 * Note that PS/WM thread counts depend on the WIZ hashing
833 * disable bit, which we don't touch here, but it's good
834 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
835 */
836 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
837 GEN6_WIZ_HASHING_MASK,
838 GEN6_WIZ_HASHING_16x4);
839
e9a64ada
AS
840 return 0;
841}
842
0bc40be8 843static int bdw_init_workarounds(struct intel_engine_cs *engine)
86d7f238 844{
c033666a 845 struct drm_i915_private *dev_priv = engine->i915;
e9a64ada 846 int ret;
86d7f238 847
0bc40be8 848 ret = gen8_init_workarounds(engine);
e9a64ada
AS
849 if (ret)
850 return ret;
851
101b376d 852 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
d0581194 853 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
86d7f238 854
101b376d 855 /* WaDisableDopClockGating:bdw */
7225342a
MK
856 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
857 DOP_CLOCK_GATING_DISABLE);
86d7f238 858
7225342a
MK
859 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
860 GEN8_SAMPLER_POWER_BYPASS_DIS);
86d7f238 861
7225342a 862 WA_SET_BIT_MASKED(HDC_CHICKEN0,
35cb6f3b
DL
863 /* WaForceContextSaveRestoreNonCoherent:bdw */
864 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
35cb6f3b 865 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
c033666a 866 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
86d7f238 867
86d7f238
AS
868 return 0;
869}
870
0bc40be8 871static int chv_init_workarounds(struct intel_engine_cs *engine)
00e1e623 872{
c033666a 873 struct drm_i915_private *dev_priv = engine->i915;
e9a64ada 874 int ret;
00e1e623 875
0bc40be8 876 ret = gen8_init_workarounds(engine);
e9a64ada
AS
877 if (ret)
878 return ret;
879
00e1e623 880 /* WaDisableThreadStallDopClockGating:chv */
d0581194 881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
00e1e623 882
d60de81d
KG
883 /* Improve HiZ throughput on CHV. */
884 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
885
7225342a
MK
886 return 0;
887}
888
0bc40be8 889static int gen9_init_workarounds(struct intel_engine_cs *engine)
3b106531 890{
c033666a 891 struct drm_i915_private *dev_priv = engine->i915;
e0f3fa09 892 int ret;
ab0dfafe 893
a8ab5ed5
TG
894 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
895 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
896
e5f81d65 897 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
9c4cbf82
MK
898 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
899 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
900
e5f81d65 901 /* WaDisableKillLogic:bxt,skl,kbl */
9c4cbf82
MK
902 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
903 ECOCHK_DIS_TLB);
904
e5f81d65
MK
905 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
906 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
ab0dfafe 907 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
950b2aae 908 FLOW_CONTROL_ENABLE |
ab0dfafe
HN
909 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
910
e5f81d65 911 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
8424171e
NH
912 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
913 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
914
e87a005d 915 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
c033666a
CW
916 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
917 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
a86eb582
DL
918 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
919 GEN9_DG_MIRROR_FIX_ENABLE);
1de4582f 920
e87a005d 921 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
c033666a
CW
922 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
923 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
183c6dac
DL
924 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
925 GEN9_RHWO_OPTIMIZATION_DISABLE);
9b01435d
AS
926 /*
927 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
928 * but we do that in per ctx batchbuffer as there is an issue
929 * with this register not getting restored on ctx restore
930 */
183c6dac
DL
931 }
932
e5f81d65
MK
933 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
934 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
bfd8ad4e
TG
935 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
936 GEN9_ENABLE_YV12_BUGFIX |
937 GEN9_ENABLE_GPGPU_PREEMPTION);
cac23df4 938
e5f81d65
MK
939 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
940 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
60294683
AS
941 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
942 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
9370cd98 943
e5f81d65 944 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
e2db7071
DL
945 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
946 GEN9_CCS_TLB_PREFETCH_ENABLE);
947
5a2ae95e 948 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
c033666a
CW
949 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
950 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
38a39a7b
BW
951 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
952 PIXEL_MASK_CAMMING_DISABLE);
953
5b0e3659
MK
954 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
955 WA_SET_BIT_MASKED(HDC_CHICKEN0,
956 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
957 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
8ea6f892 958
bbaefe72
MK
959 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
960 * both tied to WaForceContextSaveRestoreNonCoherent
961 * in some hsds for skl. We keep the tie for all gen9. The
962 * documentation is a bit hazy and so we want to get common behaviour,
963 * even though there is no clear evidence we would need both on kbl/bxt.
964 * This area has been source of system hangs so we play it safe
965 * and mimic the skl regardless of what bspec says.
966 *
967 * Use Force Non-Coherent whenever executing a 3D context. This
968 * is a workaround for a possible hang in the unlikely event
969 * a TLB invalidation occurs during a PSD flush.
970 */
971
972 /* WaForceEnableNonCoherent:skl,bxt,kbl */
973 WA_SET_BIT_MASKED(HDC_CHICKEN0,
974 HDC_FORCE_NON_COHERENT);
975
976 /* WaDisableHDCInvalidation:skl,bxt,kbl */
977 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
978 BDW_DISABLE_HDC_INVALIDATION);
979
e5f81d65
MK
980 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
981 if (IS_SKYLAKE(dev_priv) ||
982 IS_KABYLAKE(dev_priv) ||
983 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
8c761609
AS
984 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
985 GEN8_SAMPLER_POWER_BYPASS_DIS);
8c761609 986
e5f81d65 987 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
6b6d5626
RB
988 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
989
e5f81d65 990 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
6ecf56ae
AS
991 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
992 GEN8_LQSC_FLUSH_COHERENT_LINES));
993
6bb62855 994 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
995 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
996 if (ret)
997 return ret;
998
e5f81d65 999 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
0bc40be8 1000 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
e0f3fa09
AS
1001 if (ret)
1002 return ret;
1003
e5f81d65 1004 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
0bc40be8 1005 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
3669ab61
AS
1006 if (ret)
1007 return ret;
1008
3b106531
HN
1009 return 0;
1010}
1011
0bc40be8 1012static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
b7668791 1013{
c033666a 1014 struct drm_i915_private *dev_priv = engine->i915;
b7668791
DL
1015 u8 vals[3] = { 0, 0, 0 };
1016 unsigned int i;
1017
1018 for (i = 0; i < 3; i++) {
1019 u8 ss;
1020
1021 /*
1022 * Only consider slices where one, and only one, subslice has 7
1023 * EUs
1024 */
a4d8a0fe 1025 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
b7668791
DL
1026 continue;
1027
1028 /*
1029 * subslice_7eu[i] != 0 (because of the check above) and
1030 * ss_max == 4 (maximum number of subslices possible per slice)
1031 *
1032 * -> 0 <= ss <= 3;
1033 */
1034 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1035 vals[i] = 3 - ss;
1036 }
1037
1038 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1039 return 0;
1040
1041 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1042 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1043 GEN9_IZ_HASHING_MASK(2) |
1044 GEN9_IZ_HASHING_MASK(1) |
1045 GEN9_IZ_HASHING_MASK(0),
1046 GEN9_IZ_HASHING(2, vals[2]) |
1047 GEN9_IZ_HASHING(1, vals[1]) |
1048 GEN9_IZ_HASHING(0, vals[0]));
1049
1050 return 0;
1051}
1052
0bc40be8 1053static int skl_init_workarounds(struct intel_engine_cs *engine)
8d205494 1054{
c033666a 1055 struct drm_i915_private *dev_priv = engine->i915;
aa0011a8 1056 int ret;
d0bbbc4f 1057
0bc40be8 1058 ret = gen9_init_workarounds(engine);
aa0011a8
AS
1059 if (ret)
1060 return ret;
8d205494 1061
a78536e7
AS
1062 /*
1063 * Actual WA is to disable percontext preemption granularity control
1064 * until D0 which is the default case so this is equivalent to
1065 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1066 */
c033666a 1067 if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
a78536e7
AS
1068 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1069 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1070 }
1071
71dce58c 1072 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0)) {
9c4cbf82
MK
1073 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1074 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1075 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1076 }
1077
1078 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1079 * involving this register should also be added to WA batch as required.
1080 */
c033666a 1081 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
9c4cbf82
MK
1082 /* WaDisableLSQCROPERFforOCL:skl */
1083 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1084 GEN8_LQSC_RO_PERF_DIS);
1085
1086 /* WaEnableGapsTsvCreditFix:skl */
c033666a 1087 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
9c4cbf82
MK
1088 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1089 GEN9_GAPS_TSV_CREDIT_DISABLE));
1090 }
1091
d0bbbc4f 1092 /* WaDisablePowerCompilerClockGating:skl */
c033666a 1093 if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
d0bbbc4f
DL
1094 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1095 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1096
e87a005d 1097 /* WaBarrierPerformanceFixDisable:skl */
c033666a 1098 if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
5b6fd12a
VS
1099 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1100 HDC_FENCE_DEST_SLM_DISABLE |
1101 HDC_BARRIER_PERFORMANCE_DISABLE);
1102
9bd9dfb4 1103 /* WaDisableSbeCacheDispatchPortSharing:skl */
c033666a 1104 if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
9bd9dfb4
MK
1105 WA_SET_BIT_MASKED(
1106 GEN7_HALF_SLICE_CHICKEN1,
1107 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
9bd9dfb4 1108
eee8efb0
MK
1109 /* WaDisableGafsUnitClkGating:skl */
1110 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1111
f15f6ca1
MK
1112 /* WaInPlaceDecompressionHang:skl */
1113 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
1114 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1115 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1116
6107497e 1117 /* WaDisableLSQCROPERFforOCL:skl */
0bc40be8 1118 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
6107497e
AS
1119 if (ret)
1120 return ret;
1121
0bc40be8 1122 return skl_tune_iz_hashing(engine);
7225342a
MK
1123}
1124
0bc40be8 1125static int bxt_init_workarounds(struct intel_engine_cs *engine)
cae0437f 1126{
c033666a 1127 struct drm_i915_private *dev_priv = engine->i915;
aa0011a8 1128 int ret;
dfb601e6 1129
0bc40be8 1130 ret = gen9_init_workarounds(engine);
aa0011a8
AS
1131 if (ret)
1132 return ret;
cae0437f 1133
9c4cbf82
MK
1134 /* WaStoreMultiplePTEenable:bxt */
1135 /* This is a requirement according to Hardware specification */
c033666a 1136 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
9c4cbf82
MK
1137 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1138
1139 /* WaSetClckGatingDisableMedia:bxt */
c033666a 1140 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
9c4cbf82
MK
1141 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1142 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1143 }
1144
dfb601e6
NH
1145 /* WaDisableThreadStallDopClockGating:bxt */
1146 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1147 STALL_DOP_GATING_DISABLE);
1148
780f0aeb 1149 /* WaDisablePooledEuLoadBalancingFix:bxt */
1150 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
1151 WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
1152 GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
1153 }
1154
983b4b9d 1155 /* WaDisableSbeCacheDispatchPortSharing:bxt */
c033666a 1156 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
983b4b9d
NH
1157 WA_SET_BIT_MASKED(
1158 GEN7_HALF_SLICE_CHICKEN1,
1159 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1160 }
1161
2c8580e4
AS
1162 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1163 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1164 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
a786d53a 1165 /* WaDisableLSQCROPERFforOCL:bxt */
c033666a 1166 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
0bc40be8 1167 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
2c8580e4
AS
1168 if (ret)
1169 return ret;
a786d53a 1170
0bc40be8 1171 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
a786d53a
AS
1172 if (ret)
1173 return ret;
2c8580e4
AS
1174 }
1175
050fc465 1176 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
c033666a 1177 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
36579cb6
ID
1178 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1179 L3_HIGH_PRIO_CREDITS(2));
050fc465 1180
bf74c93c
MA
1181 /* WaToEnableHwFixForPushConstHWBug:bxt */
1182 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
ad2bdb44
MK
1183 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1184 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1185
f15f6ca1
MK
1186 /* WaInPlaceDecompressionHang:bxt */
1187 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
1188 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1189 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1190
cae0437f
NH
1191 return 0;
1192}
1193
e5f81d65
MK
1194static int kbl_init_workarounds(struct intel_engine_cs *engine)
1195{
e587f6cb 1196 struct drm_i915_private *dev_priv = engine->i915;
e5f81d65
MK
1197 int ret;
1198
1199 ret = gen9_init_workarounds(engine);
1200 if (ret)
1201 return ret;
1202
e587f6cb
MK
1203 /* WaEnableGapsTsvCreditFix:kbl */
1204 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1205 GEN9_GAPS_TSV_CREDIT_DISABLE));
1206
c0b730d5
MK
1207 /* WaDisableDynamicCreditSharing:kbl */
1208 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
1209 WA_SET_BIT(GAMT_CHKN_BIT_REG,
1210 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
1211
8401d42f
MK
1212 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1213 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1214 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1215 HDC_FENCE_DEST_SLM_DISABLE);
1216
fe905819
MK
1217 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1218 * involving this register should also be added to WA batch as required.
1219 */
1220 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
1221 /* WaDisableLSQCROPERFforOCL:kbl */
1222 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1223 GEN8_LQSC_RO_PERF_DIS);
1224
bf74c93c
MA
1225 /* WaToEnableHwFixForPushConstHWBug:kbl */
1226 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
ad2bdb44
MK
1227 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1228 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1229
4de5d7cc
MK
1230 /* WaDisableGafsUnitClkGating:kbl */
1231 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1232
954337aa
MK
1233 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1234 WA_SET_BIT_MASKED(
1235 GEN7_HALF_SLICE_CHICKEN1,
1236 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1237
f15f6ca1
MK
1238 /* WaInPlaceDecompressionHang:kbl */
1239 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
1240 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
1241
fe905819
MK
1242 /* WaDisableLSQCROPERFforOCL:kbl */
1243 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1244 if (ret)
1245 return ret;
1246
e5f81d65
MK
1247 return 0;
1248}
1249
0bc40be8 1250int init_workarounds_ring(struct intel_engine_cs *engine)
7225342a 1251{
c033666a 1252 struct drm_i915_private *dev_priv = engine->i915;
7225342a 1253
0bc40be8 1254 WARN_ON(engine->id != RCS);
7225342a
MK
1255
1256 dev_priv->workarounds.count = 0;
33136b06 1257 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
7225342a 1258
c033666a 1259 if (IS_BROADWELL(dev_priv))
0bc40be8 1260 return bdw_init_workarounds(engine);
7225342a 1261
c033666a 1262 if (IS_CHERRYVIEW(dev_priv))
0bc40be8 1263 return chv_init_workarounds(engine);
00e1e623 1264
c033666a 1265 if (IS_SKYLAKE(dev_priv))
0bc40be8 1266 return skl_init_workarounds(engine);
cae0437f 1267
c033666a 1268 if (IS_BROXTON(dev_priv))
0bc40be8 1269 return bxt_init_workarounds(engine);
3b106531 1270
e5f81d65
MK
1271 if (IS_KABYLAKE(dev_priv))
1272 return kbl_init_workarounds(engine);
1273
00e1e623
VS
1274 return 0;
1275}
1276
0bc40be8 1277static int init_render_ring(struct intel_engine_cs *engine)
8187a2b7 1278{
c033666a 1279 struct drm_i915_private *dev_priv = engine->i915;
0bc40be8 1280 int ret = init_ring_common(engine);
9c33baa6
KZ
1281 if (ret)
1282 return ret;
a69ffdbf 1283
61a563a2 1284 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
ac657f64 1285 if (IS_GEN(dev_priv, 4, 6))
6b26c86d 1286 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
1287
1288 /* We need to disable the AsyncFlip performance optimisations in order
1289 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1290 * programmed to '1' on all products.
8693a824 1291 *
2441f877 1292 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
1c8c38c5 1293 */
ac657f64 1294 if (IS_GEN(dev_priv, 6, 7))
1c8c38c5
CW
1295 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1296
f05bb0c7 1297 /* Required for the hardware to program scanline values for waiting */
01fa0302 1298 /* WaEnableFlushTlbInvalidationMode:snb */
c033666a 1299 if (IS_GEN6(dev_priv))
f05bb0c7 1300 I915_WRITE(GFX_MODE,
aa83e30d 1301 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
f05bb0c7 1302
01fa0302 1303 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
c033666a 1304 if (IS_GEN7(dev_priv))
1c8c38c5 1305 I915_WRITE(GFX_MODE_GEN7,
01fa0302 1306 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1c8c38c5 1307 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 1308
c033666a 1309 if (IS_GEN6(dev_priv)) {
3a69ddd6
KG
1310 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1311 * "If this bit is set, STCunit will have LRA as replacement
1312 * policy. [...] This bit must be reset. LRA replacement
1313 * policy is not supported."
1314 */
1315 I915_WRITE(CACHE_MODE_0,
5e13a0c5 1316 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
84f9f938
BW
1317 }
1318
ac657f64 1319 if (IS_GEN(dev_priv, 6, 7))
6b26c86d 1320 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 1321
b224c4dc
VS
1322 if (INTEL_INFO(dev_priv)->gen >= 6)
1323 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
15b9f80e 1324
0bc40be8 1325 return init_workarounds_ring(engine);
8187a2b7
ZN
1326}
1327
0bc40be8 1328static void render_ring_cleanup(struct intel_engine_cs *engine)
c6df541c 1329{
c033666a 1330 struct drm_i915_private *dev_priv = engine->i915;
3e78998a
BW
1331
1332 if (dev_priv->semaphore_obj) {
1333 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1334 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1335 dev_priv->semaphore_obj = NULL;
1336 }
b45305fc 1337
0bc40be8 1338 intel_fini_pipe_control(engine);
c6df541c
CW
1339}
1340
f7169687 1341static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
3e78998a
BW
1342 unsigned int num_dwords)
1343{
1344#define MBOX_UPDATE_DWORDS 8
4a570db5 1345 struct intel_engine_cs *signaller = signaller_req->engine;
c033666a 1346 struct drm_i915_private *dev_priv = signaller_req->i915;
3e78998a 1347 struct intel_engine_cs *waiter;
c3232b18
DG
1348 enum intel_engine_id id;
1349 int ret, num_rings;
3e78998a 1350
c033666a 1351 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
3e78998a
BW
1352 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1353#undef MBOX_UPDATE_DWORDS
1354
5fb9de1a 1355 ret = intel_ring_begin(signaller_req, num_dwords);
3e78998a
BW
1356 if (ret)
1357 return ret;
1358
c3232b18 1359 for_each_engine_id(waiter, dev_priv, id) {
c3232b18 1360 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
3e78998a
BW
1361 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1362 continue;
1363
1364 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1365 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1366 PIPE_CONTROL_QW_WRITE |
f9a4ea35 1367 PIPE_CONTROL_CS_STALL);
3e78998a
BW
1368 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1369 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1b7744e7 1370 intel_ring_emit(signaller, signaller_req->seqno);
3e78998a
BW
1371 intel_ring_emit(signaller, 0);
1372 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
215a7e32 1373 MI_SEMAPHORE_TARGET(waiter->hw_id));
3e78998a
BW
1374 intel_ring_emit(signaller, 0);
1375 }
1376
1377 return 0;
1378}
1379
f7169687 1380static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
3e78998a
BW
1381 unsigned int num_dwords)
1382{
1383#define MBOX_UPDATE_DWORDS 6
4a570db5 1384 struct intel_engine_cs *signaller = signaller_req->engine;
c033666a 1385 struct drm_i915_private *dev_priv = signaller_req->i915;
3e78998a 1386 struct intel_engine_cs *waiter;
c3232b18
DG
1387 enum intel_engine_id id;
1388 int ret, num_rings;
3e78998a 1389
c033666a 1390 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
3e78998a
BW
1391 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1392#undef MBOX_UPDATE_DWORDS
1393
5fb9de1a 1394 ret = intel_ring_begin(signaller_req, num_dwords);
3e78998a
BW
1395 if (ret)
1396 return ret;
1397
c3232b18 1398 for_each_engine_id(waiter, dev_priv, id) {
c3232b18 1399 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
3e78998a
BW
1400 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1401 continue;
1402
1403 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1404 MI_FLUSH_DW_OP_STOREDW);
1405 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1406 MI_FLUSH_DW_USE_GTT);
1407 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1b7744e7 1408 intel_ring_emit(signaller, signaller_req->seqno);
3e78998a 1409 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
215a7e32 1410 MI_SEMAPHORE_TARGET(waiter->hw_id));
3e78998a
BW
1411 intel_ring_emit(signaller, 0);
1412 }
1413
1414 return 0;
1415}
1416
f7169687 1417static int gen6_signal(struct drm_i915_gem_request *signaller_req,
024a43e1 1418 unsigned int num_dwords)
1ec14ad3 1419{
4a570db5 1420 struct intel_engine_cs *signaller = signaller_req->engine;
c033666a 1421 struct drm_i915_private *dev_priv = signaller_req->i915;
a4872ba6 1422 struct intel_engine_cs *useless;
c3232b18
DG
1423 enum intel_engine_id id;
1424 int ret, num_rings;
78325f2d 1425
a1444b79 1426#define MBOX_UPDATE_DWORDS 3
c033666a 1427 num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask);
a1444b79
BW
1428 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1429#undef MBOX_UPDATE_DWORDS
024a43e1 1430
5fb9de1a 1431 ret = intel_ring_begin(signaller_req, num_dwords);
024a43e1
BW
1432 if (ret)
1433 return ret;
024a43e1 1434
c3232b18
DG
1435 for_each_engine_id(useless, dev_priv, id) {
1436 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
f0f59a00
VS
1437
1438 if (i915_mmio_reg_valid(mbox_reg)) {
78325f2d 1439 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
f92a9162 1440 intel_ring_emit_reg(signaller, mbox_reg);
1b7744e7 1441 intel_ring_emit(signaller, signaller_req->seqno);
78325f2d
BW
1442 }
1443 }
024a43e1 1444
a1444b79
BW
1445 /* If num_dwords was rounded, make sure the tail pointer is correct */
1446 if (num_rings % 2 == 0)
1447 intel_ring_emit(signaller, MI_NOOP);
1448
024a43e1 1449 return 0;
1ec14ad3
CW
1450}
1451
c8c99b0f
BW
1452/**
1453 * gen6_add_request - Update the semaphore mailbox registers
ee044a88
JH
1454 *
1455 * @request - request to write to the ring
c8c99b0f
BW
1456 *
1457 * Update the mailbox registers in the *other* rings with the current seqno.
1458 * This acts like a signal in the canonical semaphore.
1459 */
1ec14ad3 1460static int
ee044a88 1461gen6_add_request(struct drm_i915_gem_request *req)
1ec14ad3 1462{
4a570db5 1463 struct intel_engine_cs *engine = req->engine;
024a43e1 1464 int ret;
52ed2325 1465
e2f80391
TU
1466 if (engine->semaphore.signal)
1467 ret = engine->semaphore.signal(req, 4);
707d9cf9 1468 else
5fb9de1a 1469 ret = intel_ring_begin(req, 4);
707d9cf9 1470
1ec14ad3
CW
1471 if (ret)
1472 return ret;
1473
e2f80391
TU
1474 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1475 intel_ring_emit(engine,
1476 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1b7744e7 1477 intel_ring_emit(engine, req->seqno);
e2f80391
TU
1478 intel_ring_emit(engine, MI_USER_INTERRUPT);
1479 __intel_ring_advance(engine);
1ec14ad3 1480
1ec14ad3
CW
1481 return 0;
1482}
1483
a58c01aa
CW
1484static int
1485gen8_render_add_request(struct drm_i915_gem_request *req)
1486{
1487 struct intel_engine_cs *engine = req->engine;
1488 int ret;
1489
1490 if (engine->semaphore.signal)
1491 ret = engine->semaphore.signal(req, 8);
1492 else
1493 ret = intel_ring_begin(req, 8);
1494 if (ret)
1495 return ret;
1496
1497 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
1498 intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
1499 PIPE_CONTROL_CS_STALL |
1500 PIPE_CONTROL_QW_WRITE));
1501 intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
1502 intel_ring_emit(engine, 0);
1503 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1504 /* We're thrashing one dword of HWS. */
1505 intel_ring_emit(engine, 0);
1506 intel_ring_emit(engine, MI_USER_INTERRUPT);
1507 intel_ring_emit(engine, MI_NOOP);
1508 __intel_ring_advance(engine);
1509
1510 return 0;
1511}
1512
c033666a 1513static inline bool i915_gem_has_seqno_wrapped(struct drm_i915_private *dev_priv,
f72b3435
MK
1514 u32 seqno)
1515{
f72b3435
MK
1516 return dev_priv->last_seqno < seqno;
1517}
1518
c8c99b0f
BW
1519/**
1520 * intel_ring_sync - sync the waiter to the signaller on seqno
1521 *
1522 * @waiter - ring that is waiting
1523 * @signaller - ring which has, or will signal
1524 * @seqno - seqno which the waiter will block on
1525 */
5ee426ca
BW
1526
1527static int
599d924c 1528gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
5ee426ca
BW
1529 struct intel_engine_cs *signaller,
1530 u32 seqno)
1531{
4a570db5 1532 struct intel_engine_cs *waiter = waiter_req->engine;
c033666a 1533 struct drm_i915_private *dev_priv = waiter_req->i915;
c38c651b 1534 u64 offset = GEN8_WAIT_OFFSET(waiter, signaller->id);
6ef48d7f 1535 struct i915_hw_ppgtt *ppgtt;
5ee426ca
BW
1536 int ret;
1537
5fb9de1a 1538 ret = intel_ring_begin(waiter_req, 4);
5ee426ca
BW
1539 if (ret)
1540 return ret;
1541
1542 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1543 MI_SEMAPHORE_GLOBAL_GTT |
1544 MI_SEMAPHORE_SAD_GTE_SDD);
1545 intel_ring_emit(waiter, seqno);
c38c651b
TU
1546 intel_ring_emit(waiter, lower_32_bits(offset));
1547 intel_ring_emit(waiter, upper_32_bits(offset));
5ee426ca 1548 intel_ring_advance(waiter);
6ef48d7f
CW
1549
1550 /* When the !RCS engines idle waiting upon a semaphore, they lose their
1551 * pagetables and we must reload them before executing the batch.
1552 * We do this on the i915_switch_context() following the wait and
1553 * before the dispatch.
1554 */
1555 ppgtt = waiter_req->ctx->ppgtt;
1556 if (ppgtt && waiter_req->engine->id != RCS)
1557 ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
5ee426ca
BW
1558 return 0;
1559}
1560
c8c99b0f 1561static int
599d924c 1562gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
a4872ba6 1563 struct intel_engine_cs *signaller,
686cb5f9 1564 u32 seqno)
1ec14ad3 1565{
4a570db5 1566 struct intel_engine_cs *waiter = waiter_req->engine;
c8c99b0f
BW
1567 u32 dw1 = MI_SEMAPHORE_MBOX |
1568 MI_SEMAPHORE_COMPARE |
1569 MI_SEMAPHORE_REGISTER;
ebc348b2
BW
1570 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1571 int ret;
1ec14ad3 1572
1500f7ea
BW
1573 /* Throughout all of the GEM code, seqno passed implies our current
1574 * seqno is >= the last seqno executed. However for hardware the
1575 * comparison is strictly greater than.
1576 */
1577 seqno -= 1;
1578
ebc348b2 1579 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
686cb5f9 1580
5fb9de1a 1581 ret = intel_ring_begin(waiter_req, 4);
1ec14ad3
CW
1582 if (ret)
1583 return ret;
1584
f72b3435 1585 /* If seqno wrap happened, omit the wait with no-ops */
c033666a 1586 if (likely(!i915_gem_has_seqno_wrapped(waiter_req->i915, seqno))) {
ebc348b2 1587 intel_ring_emit(waiter, dw1 | wait_mbox);
f72b3435
MK
1588 intel_ring_emit(waiter, seqno);
1589 intel_ring_emit(waiter, 0);
1590 intel_ring_emit(waiter, MI_NOOP);
1591 } else {
1592 intel_ring_emit(waiter, MI_NOOP);
1593 intel_ring_emit(waiter, MI_NOOP);
1594 intel_ring_emit(waiter, MI_NOOP);
1595 intel_ring_emit(waiter, MI_NOOP);
1596 }
c8c99b0f 1597 intel_ring_advance(waiter);
1ec14ad3
CW
1598
1599 return 0;
1600}
1601
f8973c21
CW
1602static void
1603gen5_seqno_barrier(struct intel_engine_cs *ring)
c6df541c 1604{
f8973c21
CW
1605 /* MI_STORE are internally buffered by the GPU and not flushed
1606 * either by MI_FLUSH or SyncFlush or any other combination of
1607 * MI commands.
c6df541c 1608 *
f8973c21
CW
1609 * "Only the submission of the store operation is guaranteed.
1610 * The write result will be complete (coherent) some time later
1611 * (this is practically a finite period but there is no guaranteed
1612 * latency)."
1613 *
1614 * Empirically, we observe that we need a delay of at least 75us to
1615 * be sure that the seqno write is visible by the CPU.
c6df541c 1616 */
f8973c21 1617 usleep_range(125, 250);
c6df541c
CW
1618}
1619
c04e0f3b
CW
1620static void
1621gen6_seqno_barrier(struct intel_engine_cs *engine)
4cd53c0c 1622{
c033666a 1623 struct drm_i915_private *dev_priv = engine->i915;
bcbdb6d0 1624
4cd53c0c
DV
1625 /* Workaround to force correct ordering between irq and seqno writes on
1626 * ivb (and maybe also on snb) by reading from a CS register (like
9b9ed309
CW
1627 * ACTHD) before reading the status page.
1628 *
1629 * Note that this effectively stalls the read by the time it takes to
1630 * do a memory transaction, which more or less ensures that the write
1631 * from the GPU has sufficient time to invalidate the CPU cacheline.
1632 * Alternatively we could delay the interrupt from the CS ring to give
1633 * the write time to land, but that would incur a delay after every
1634 * batch i.e. much more frequent than a delay when waiting for the
1635 * interrupt (with the same net latency).
bcbdb6d0
CW
1636 *
1637 * Also note that to prevent whole machine hangs on gen7, we have to
1638 * take the spinlock to guard against concurrent cacheline access.
9b9ed309 1639 */
bcbdb6d0 1640 spin_lock_irq(&dev_priv->uncore.lock);
c04e0f3b 1641 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
bcbdb6d0 1642 spin_unlock_irq(&dev_priv->uncore.lock);
4cd53c0c
DV
1643}
1644
31bb59cc
CW
1645static void
1646gen5_irq_enable(struct intel_engine_cs *engine)
e48d8634 1647{
31bb59cc 1648 gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
e48d8634
DV
1649}
1650
1651static void
31bb59cc 1652gen5_irq_disable(struct intel_engine_cs *engine)
e48d8634 1653{
31bb59cc 1654 gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
e48d8634
DV
1655}
1656
31bb59cc
CW
1657static void
1658i9xx_irq_enable(struct intel_engine_cs *engine)
62fdfeaf 1659{
c033666a 1660 struct drm_i915_private *dev_priv = engine->i915;
b13c2b96 1661
31bb59cc
CW
1662 dev_priv->irq_mask &= ~engine->irq_enable_mask;
1663 I915_WRITE(IMR, dev_priv->irq_mask);
1664 POSTING_READ_FW(RING_IMR(engine->mmio_base));
62fdfeaf
EA
1665}
1666
8187a2b7 1667static void
31bb59cc 1668i9xx_irq_disable(struct intel_engine_cs *engine)
62fdfeaf 1669{
c033666a 1670 struct drm_i915_private *dev_priv = engine->i915;
62fdfeaf 1671
31bb59cc
CW
1672 dev_priv->irq_mask |= engine->irq_enable_mask;
1673 I915_WRITE(IMR, dev_priv->irq_mask);
62fdfeaf
EA
1674}
1675
31bb59cc
CW
1676static void
1677i8xx_irq_enable(struct intel_engine_cs *engine)
c2798b19 1678{
c033666a 1679 struct drm_i915_private *dev_priv = engine->i915;
c2798b19 1680
31bb59cc
CW
1681 dev_priv->irq_mask &= ~engine->irq_enable_mask;
1682 I915_WRITE16(IMR, dev_priv->irq_mask);
1683 POSTING_READ16(RING_IMR(engine->mmio_base));
c2798b19
CW
1684}
1685
1686static void
31bb59cc 1687i8xx_irq_disable(struct intel_engine_cs *engine)
c2798b19 1688{
c033666a 1689 struct drm_i915_private *dev_priv = engine->i915;
c2798b19 1690
31bb59cc
CW
1691 dev_priv->irq_mask |= engine->irq_enable_mask;
1692 I915_WRITE16(IMR, dev_priv->irq_mask);
c2798b19
CW
1693}
1694
b72f3acb 1695static int
a84c3ae1 1696bsd_ring_flush(struct drm_i915_gem_request *req,
78501eac
CW
1697 u32 invalidate_domains,
1698 u32 flush_domains)
d1b851fc 1699{
4a570db5 1700 struct intel_engine_cs *engine = req->engine;
b72f3acb
CW
1701 int ret;
1702
5fb9de1a 1703 ret = intel_ring_begin(req, 2);
b72f3acb
CW
1704 if (ret)
1705 return ret;
1706
e2f80391
TU
1707 intel_ring_emit(engine, MI_FLUSH);
1708 intel_ring_emit(engine, MI_NOOP);
1709 intel_ring_advance(engine);
b72f3acb 1710 return 0;
d1b851fc
ZN
1711}
1712
3cce469c 1713static int
ee044a88 1714i9xx_add_request(struct drm_i915_gem_request *req)
d1b851fc 1715{
4a570db5 1716 struct intel_engine_cs *engine = req->engine;
3cce469c
CW
1717 int ret;
1718
5fb9de1a 1719 ret = intel_ring_begin(req, 4);
3cce469c
CW
1720 if (ret)
1721 return ret;
6f392d54 1722
e2f80391
TU
1723 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1724 intel_ring_emit(engine,
1725 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1b7744e7 1726 intel_ring_emit(engine, req->seqno);
e2f80391
TU
1727 intel_ring_emit(engine, MI_USER_INTERRUPT);
1728 __intel_ring_advance(engine);
d1b851fc 1729
3cce469c 1730 return 0;
d1b851fc
ZN
1731}
1732
31bb59cc
CW
1733static void
1734gen6_irq_enable(struct intel_engine_cs *engine)
0f46832f 1735{
c033666a 1736 struct drm_i915_private *dev_priv = engine->i915;
0f46832f 1737
61ff75ac
CW
1738 I915_WRITE_IMR(engine,
1739 ~(engine->irq_enable_mask |
1740 engine->irq_keep_mask));
31bb59cc 1741 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
0f46832f
CW
1742}
1743
1744static void
31bb59cc 1745gen6_irq_disable(struct intel_engine_cs *engine)
0f46832f 1746{
c033666a 1747 struct drm_i915_private *dev_priv = engine->i915;
0f46832f 1748
61ff75ac 1749 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
31bb59cc 1750 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
d1b851fc
ZN
1751}
1752
31bb59cc
CW
1753static void
1754hsw_vebox_irq_enable(struct intel_engine_cs *engine)
a19d2933 1755{
c033666a 1756 struct drm_i915_private *dev_priv = engine->i915;
a19d2933 1757
31bb59cc
CW
1758 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1759 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
a19d2933
BW
1760}
1761
1762static void
31bb59cc 1763hsw_vebox_irq_disable(struct intel_engine_cs *engine)
a19d2933 1764{
c033666a 1765 struct drm_i915_private *dev_priv = engine->i915;
a19d2933 1766
31bb59cc
CW
1767 I915_WRITE_IMR(engine, ~0);
1768 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
a19d2933
BW
1769}
1770
31bb59cc
CW
1771static void
1772gen8_irq_enable(struct intel_engine_cs *engine)
abd58f01 1773{
c033666a 1774 struct drm_i915_private *dev_priv = engine->i915;
abd58f01 1775
61ff75ac
CW
1776 I915_WRITE_IMR(engine,
1777 ~(engine->irq_enable_mask |
1778 engine->irq_keep_mask));
31bb59cc 1779 POSTING_READ_FW(RING_IMR(engine->mmio_base));
abd58f01
BW
1780}
1781
1782static void
31bb59cc 1783gen8_irq_disable(struct intel_engine_cs *engine)
abd58f01 1784{
c033666a 1785 struct drm_i915_private *dev_priv = engine->i915;
abd58f01 1786
61ff75ac 1787 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
abd58f01
BW
1788}
1789
d1b851fc 1790static int
53fddaf7 1791i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 1792 u64 offset, u32 length,
8e004efc 1793 unsigned dispatch_flags)
d1b851fc 1794{
4a570db5 1795 struct intel_engine_cs *engine = req->engine;
e1f99ce6 1796 int ret;
78501eac 1797
5fb9de1a 1798 ret = intel_ring_begin(req, 2);
e1f99ce6
CW
1799 if (ret)
1800 return ret;
1801
e2f80391 1802 intel_ring_emit(engine,
65f56876
CW
1803 MI_BATCH_BUFFER_START |
1804 MI_BATCH_GTT |
8e004efc
JH
1805 (dispatch_flags & I915_DISPATCH_SECURE ?
1806 0 : MI_BATCH_NON_SECURE_I965));
e2f80391
TU
1807 intel_ring_emit(engine, offset);
1808 intel_ring_advance(engine);
78501eac 1809
d1b851fc
ZN
1810 return 0;
1811}
1812
b45305fc
DV
1813/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1814#define I830_BATCH_LIMIT (256*1024)
c4d69da1
CW
1815#define I830_TLB_ENTRIES (2)
1816#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
8187a2b7 1817static int
53fddaf7 1818i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
8e004efc
JH
1819 u64 offset, u32 len,
1820 unsigned dispatch_flags)
62fdfeaf 1821{
4a570db5 1822 struct intel_engine_cs *engine = req->engine;
e2f80391 1823 u32 cs_offset = engine->scratch.gtt_offset;
c4e7a414 1824 int ret;
62fdfeaf 1825
5fb9de1a 1826 ret = intel_ring_begin(req, 6);
c4d69da1
CW
1827 if (ret)
1828 return ret;
62fdfeaf 1829
c4d69da1 1830 /* Evict the invalid PTE TLBs */
e2f80391
TU
1831 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1832 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1833 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1834 intel_ring_emit(engine, cs_offset);
1835 intel_ring_emit(engine, 0xdeadbeef);
1836 intel_ring_emit(engine, MI_NOOP);
1837 intel_ring_advance(engine);
b45305fc 1838
8e004efc 1839 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
b45305fc
DV
1840 if (len > I830_BATCH_LIMIT)
1841 return -ENOSPC;
1842
5fb9de1a 1843 ret = intel_ring_begin(req, 6 + 2);
b45305fc
DV
1844 if (ret)
1845 return ret;
c4d69da1
CW
1846
1847 /* Blit the batch (which has now all relocs applied) to the
1848 * stable batch scratch bo area (so that the CS never
1849 * stumbles over its tlb invalidation bug) ...
1850 */
e2f80391
TU
1851 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1852 intel_ring_emit(engine,
1853 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1854 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1855 intel_ring_emit(engine, cs_offset);
1856 intel_ring_emit(engine, 4096);
1857 intel_ring_emit(engine, offset);
1858
1859 intel_ring_emit(engine, MI_FLUSH);
1860 intel_ring_emit(engine, MI_NOOP);
1861 intel_ring_advance(engine);
b45305fc
DV
1862
1863 /* ... and execute it. */
c4d69da1 1864 offset = cs_offset;
b45305fc 1865 }
e1f99ce6 1866
9d611c03 1867 ret = intel_ring_begin(req, 2);
c4d69da1
CW
1868 if (ret)
1869 return ret;
1870
e2f80391
TU
1871 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1872 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1873 0 : MI_BATCH_NON_SECURE));
1874 intel_ring_advance(engine);
c4d69da1 1875
fb3256da
DV
1876 return 0;
1877}
1878
1879static int
53fddaf7 1880i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 1881 u64 offset, u32 len,
8e004efc 1882 unsigned dispatch_flags)
fb3256da 1883{
4a570db5 1884 struct intel_engine_cs *engine = req->engine;
fb3256da
DV
1885 int ret;
1886
5fb9de1a 1887 ret = intel_ring_begin(req, 2);
fb3256da
DV
1888 if (ret)
1889 return ret;
1890
e2f80391
TU
1891 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1892 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1893 0 : MI_BATCH_NON_SECURE));
1894 intel_ring_advance(engine);
62fdfeaf 1895
62fdfeaf
EA
1896 return 0;
1897}
1898
0bc40be8 1899static void cleanup_phys_status_page(struct intel_engine_cs *engine)
7d3fdfff 1900{
c033666a 1901 struct drm_i915_private *dev_priv = engine->i915;
7d3fdfff
VS
1902
1903 if (!dev_priv->status_page_dmah)
1904 return;
1905
91c8a326 1906 drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
0bc40be8 1907 engine->status_page.page_addr = NULL;
7d3fdfff
VS
1908}
1909
0bc40be8 1910static void cleanup_status_page(struct intel_engine_cs *engine)
62fdfeaf 1911{
05394f39 1912 struct drm_i915_gem_object *obj;
62fdfeaf 1913
0bc40be8 1914 obj = engine->status_page.obj;
8187a2b7 1915 if (obj == NULL)
62fdfeaf 1916 return;
62fdfeaf 1917
9da3da66 1918 kunmap(sg_page(obj->pages->sgl));
d7f46fc4 1919 i915_gem_object_ggtt_unpin(obj);
05394f39 1920 drm_gem_object_unreference(&obj->base);
0bc40be8 1921 engine->status_page.obj = NULL;
62fdfeaf
EA
1922}
1923
0bc40be8 1924static int init_status_page(struct intel_engine_cs *engine)
62fdfeaf 1925{
0bc40be8 1926 struct drm_i915_gem_object *obj = engine->status_page.obj;
62fdfeaf 1927
7d3fdfff 1928 if (obj == NULL) {
1f767e02 1929 unsigned flags;
e3efda49 1930 int ret;
e4ffd173 1931
91c8a326 1932 obj = i915_gem_object_create(&engine->i915->drm, 4096);
fe3db79b 1933 if (IS_ERR(obj)) {
e3efda49 1934 DRM_ERROR("Failed to allocate status page\n");
fe3db79b 1935 return PTR_ERR(obj);
e3efda49 1936 }
62fdfeaf 1937
e3efda49
CW
1938 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1939 if (ret)
1940 goto err_unref;
1941
1f767e02 1942 flags = 0;
c033666a 1943 if (!HAS_LLC(engine->i915))
1f767e02
CW
1944 /* On g33, we cannot place HWS above 256MiB, so
1945 * restrict its pinning to the low mappable arena.
1946 * Though this restriction is not documented for
1947 * gen4, gen5, or byt, they also behave similarly
1948 * and hang if the HWS is placed at the top of the
1949 * GTT. To generalise, it appears that all !llc
1950 * platforms have issues with us placing the HWS
1951 * above the mappable region (even though we never
1952 * actualy map it).
1953 */
1954 flags |= PIN_MAPPABLE;
1955 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
e3efda49
CW
1956 if (ret) {
1957err_unref:
1958 drm_gem_object_unreference(&obj->base);
1959 return ret;
1960 }
1961
0bc40be8 1962 engine->status_page.obj = obj;
e3efda49 1963 }
62fdfeaf 1964
0bc40be8
TU
1965 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1966 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1967 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1968
8187a2b7 1969 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
0bc40be8 1970 engine->name, engine->status_page.gfx_addr);
62fdfeaf
EA
1971
1972 return 0;
62fdfeaf
EA
1973}
1974
0bc40be8 1975static int init_phys_status_page(struct intel_engine_cs *engine)
6b8294a4 1976{
c033666a 1977 struct drm_i915_private *dev_priv = engine->i915;
6b8294a4
CW
1978
1979 if (!dev_priv->status_page_dmah) {
1980 dev_priv->status_page_dmah =
91c8a326 1981 drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
6b8294a4
CW
1982 if (!dev_priv->status_page_dmah)
1983 return -ENOMEM;
1984 }
1985
0bc40be8
TU
1986 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1987 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
6b8294a4
CW
1988
1989 return 0;
1990}
1991
7ba717cf 1992void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2919d291 1993{
3d77e9be
CW
1994 GEM_BUG_ON(ringbuf->vma == NULL);
1995 GEM_BUG_ON(ringbuf->virtual_start == NULL);
1996
def0c5f6 1997 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
0a798eb9 1998 i915_gem_object_unpin_map(ringbuf->obj);
def0c5f6 1999 else
3d77e9be 2000 i915_vma_unpin_iomap(ringbuf->vma);
8305216f 2001 ringbuf->virtual_start = NULL;
3d77e9be 2002
2919d291 2003 i915_gem_object_ggtt_unpin(ringbuf->obj);
3d77e9be 2004 ringbuf->vma = NULL;
7ba717cf
TD
2005}
2006
c033666a 2007int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv,
7ba717cf
TD
2008 struct intel_ringbuffer *ringbuf)
2009{
7ba717cf 2010 struct drm_i915_gem_object *obj = ringbuf->obj;
a687a43a
CW
2011 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2012 unsigned flags = PIN_OFFSET_BIAS | 4096;
8305216f 2013 void *addr;
7ba717cf
TD
2014 int ret;
2015
def0c5f6 2016 if (HAS_LLC(dev_priv) && !obj->stolen) {
a687a43a 2017 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
def0c5f6
CW
2018 if (ret)
2019 return ret;
7ba717cf 2020
def0c5f6 2021 ret = i915_gem_object_set_to_cpu_domain(obj, true);
d2cad535
CW
2022 if (ret)
2023 goto err_unpin;
def0c5f6 2024
8305216f
DG
2025 addr = i915_gem_object_pin_map(obj);
2026 if (IS_ERR(addr)) {
2027 ret = PTR_ERR(addr);
d2cad535 2028 goto err_unpin;
def0c5f6
CW
2029 }
2030 } else {
a687a43a
CW
2031 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2032 flags | PIN_MAPPABLE);
def0c5f6
CW
2033 if (ret)
2034 return ret;
7ba717cf 2035
def0c5f6 2036 ret = i915_gem_object_set_to_gtt_domain(obj, true);
d2cad535
CW
2037 if (ret)
2038 goto err_unpin;
def0c5f6 2039
ff3dc087
DCS
2040 /* Access through the GTT requires the device to be awake. */
2041 assert_rpm_wakelock_held(dev_priv);
2042
3d77e9be
CW
2043 addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
2044 if (IS_ERR(addr)) {
2045 ret = PTR_ERR(addr);
d2cad535 2046 goto err_unpin;
def0c5f6 2047 }
7ba717cf
TD
2048 }
2049
8305216f 2050 ringbuf->virtual_start = addr;
0eb973d3 2051 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
7ba717cf 2052 return 0;
d2cad535
CW
2053
2054err_unpin:
2055 i915_gem_object_ggtt_unpin(obj);
2056 return ret;
7ba717cf
TD
2057}
2058
01101fa7 2059static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
7ba717cf 2060{
2919d291
OM
2061 drm_gem_object_unreference(&ringbuf->obj->base);
2062 ringbuf->obj = NULL;
2063}
2064
01101fa7
CW
2065static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2066 struct intel_ringbuffer *ringbuf)
62fdfeaf 2067{
05394f39 2068 struct drm_i915_gem_object *obj;
62fdfeaf 2069
ebc052e0
CW
2070 obj = NULL;
2071 if (!HAS_LLC(dev))
93b0a4e0 2072 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
ebc052e0 2073 if (obj == NULL)
d37cd8a8 2074 obj = i915_gem_object_create(dev, ringbuf->size);
fe3db79b
CW
2075 if (IS_ERR(obj))
2076 return PTR_ERR(obj);
8187a2b7 2077
24f3a8cf
AG
2078 /* mark ring buffers as read-only from GPU side by default */
2079 obj->gt_ro = 1;
2080
93b0a4e0 2081 ringbuf->obj = obj;
e3efda49 2082
7ba717cf 2083 return 0;
e3efda49
CW
2084}
2085
01101fa7
CW
2086struct intel_ringbuffer *
2087intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2088{
2089 struct intel_ringbuffer *ring;
2090 int ret;
2091
2092 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
608c1a52
CW
2093 if (ring == NULL) {
2094 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2095 engine->name);
01101fa7 2096 return ERR_PTR(-ENOMEM);
608c1a52 2097 }
01101fa7 2098
4a570db5 2099 ring->engine = engine;
608c1a52 2100 list_add(&ring->link, &engine->buffers);
01101fa7
CW
2101
2102 ring->size = size;
2103 /* Workaround an erratum on the i830 which causes a hang if
2104 * the TAIL pointer points to within the last 2 cachelines
2105 * of the buffer.
2106 */
2107 ring->effective_size = size;
c033666a 2108 if (IS_I830(engine->i915) || IS_845G(engine->i915))
01101fa7
CW
2109 ring->effective_size -= 2 * CACHELINE_BYTES;
2110
2111 ring->last_retired_head = -1;
2112 intel_ring_update_space(ring);
2113
91c8a326 2114 ret = intel_alloc_ringbuffer_obj(&engine->i915->drm, ring);
01101fa7 2115 if (ret) {
608c1a52
CW
2116 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2117 engine->name, ret);
2118 list_del(&ring->link);
01101fa7
CW
2119 kfree(ring);
2120 return ERR_PTR(ret);
2121 }
2122
2123 return ring;
2124}
2125
2126void
2127intel_ringbuffer_free(struct intel_ringbuffer *ring)
2128{
2129 intel_destroy_ringbuffer_obj(ring);
608c1a52 2130 list_del(&ring->link);
01101fa7
CW
2131 kfree(ring);
2132}
2133
0cb26a8e
CW
2134static int intel_ring_context_pin(struct i915_gem_context *ctx,
2135 struct intel_engine_cs *engine)
2136{
2137 struct intel_context *ce = &ctx->engine[engine->id];
2138 int ret;
2139
91c8a326 2140 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
0cb26a8e
CW
2141
2142 if (ce->pin_count++)
2143 return 0;
2144
2145 if (ce->state) {
2146 ret = i915_gem_obj_ggtt_pin(ce->state, ctx->ggtt_alignment, 0);
2147 if (ret)
2148 goto error;
2149 }
2150
c7c3c07d
CW
2151 /* The kernel context is only used as a placeholder for flushing the
2152 * active context. It is never used for submitting user rendering and
2153 * as such never requires the golden render context, and so we can skip
2154 * emitting it when we switch to the kernel context. This is required
2155 * as during eviction we cannot allocate and pin the renderstate in
2156 * order to initialise the context.
2157 */
2158 if (ctx == ctx->i915->kernel_context)
2159 ce->initialised = true;
2160
0cb26a8e
CW
2161 i915_gem_context_reference(ctx);
2162 return 0;
2163
2164error:
2165 ce->pin_count = 0;
2166 return ret;
2167}
2168
2169static void intel_ring_context_unpin(struct i915_gem_context *ctx,
2170 struct intel_engine_cs *engine)
2171{
2172 struct intel_context *ce = &ctx->engine[engine->id];
2173
91c8a326 2174 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
0cb26a8e
CW
2175
2176 if (--ce->pin_count)
2177 return;
2178
2179 if (ce->state)
2180 i915_gem_object_ggtt_unpin(ce->state);
2181
2182 i915_gem_context_unreference(ctx);
2183}
2184
e3efda49 2185static int intel_init_ring_buffer(struct drm_device *dev,
0bc40be8 2186 struct intel_engine_cs *engine)
e3efda49 2187{
c033666a 2188 struct drm_i915_private *dev_priv = to_i915(dev);
bfc882b4 2189 struct intel_ringbuffer *ringbuf;
e3efda49
CW
2190 int ret;
2191
0bc40be8 2192 WARN_ON(engine->buffer);
bfc882b4 2193
c033666a 2194 engine->i915 = dev_priv;
0bc40be8
TU
2195 INIT_LIST_HEAD(&engine->active_list);
2196 INIT_LIST_HEAD(&engine->request_list);
2197 INIT_LIST_HEAD(&engine->execlist_queue);
2198 INIT_LIST_HEAD(&engine->buffers);
2199 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2200 memset(engine->semaphore.sync_seqno, 0,
2201 sizeof(engine->semaphore.sync_seqno));
e3efda49 2202
688e6c72
CW
2203 ret = intel_engine_init_breadcrumbs(engine);
2204 if (ret)
2205 goto error;
e3efda49 2206
0cb26a8e
CW
2207 /* We may need to do things with the shrinker which
2208 * require us to immediately switch back to the default
2209 * context. This can cause a problem as pinning the
2210 * default context also requires GTT space which may not
2211 * be available. To avoid this we always pin the default
2212 * context.
2213 */
2214 ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
2215 if (ret)
2216 goto error;
2217
0bc40be8 2218 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
b0366a54
DG
2219 if (IS_ERR(ringbuf)) {
2220 ret = PTR_ERR(ringbuf);
2221 goto error;
2222 }
0bc40be8 2223 engine->buffer = ringbuf;
01101fa7 2224
c033666a 2225 if (I915_NEED_GFX_HWS(dev_priv)) {
0bc40be8 2226 ret = init_status_page(engine);
e3efda49 2227 if (ret)
8ee14975 2228 goto error;
e3efda49 2229 } else {
0bc40be8
TU
2230 WARN_ON(engine->id != RCS);
2231 ret = init_phys_status_page(engine);
e3efda49 2232 if (ret)
8ee14975 2233 goto error;
e3efda49
CW
2234 }
2235
c033666a 2236 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ringbuf);
bfc882b4
DV
2237 if (ret) {
2238 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
0bc40be8 2239 engine->name, ret);
bfc882b4
DV
2240 intel_destroy_ringbuffer_obj(ringbuf);
2241 goto error;
e3efda49 2242 }
62fdfeaf 2243
0bc40be8 2244 ret = i915_cmd_parser_init_ring(engine);
44e895a8 2245 if (ret)
8ee14975
OM
2246 goto error;
2247
8ee14975 2248 return 0;
351e3db2 2249
8ee14975 2250error:
117897f4 2251 intel_cleanup_engine(engine);
8ee14975 2252 return ret;
62fdfeaf
EA
2253}
2254
117897f4 2255void intel_cleanup_engine(struct intel_engine_cs *engine)
62fdfeaf 2256{
6402c330 2257 struct drm_i915_private *dev_priv;
33626e6a 2258
117897f4 2259 if (!intel_engine_initialized(engine))
62fdfeaf
EA
2260 return;
2261
c033666a 2262 dev_priv = engine->i915;
6402c330 2263
0bc40be8 2264 if (engine->buffer) {
117897f4 2265 intel_stop_engine(engine);
c033666a 2266 WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
33626e6a 2267
0bc40be8
TU
2268 intel_unpin_ringbuffer_obj(engine->buffer);
2269 intel_ringbuffer_free(engine->buffer);
2270 engine->buffer = NULL;
b0366a54 2271 }
78501eac 2272
0bc40be8
TU
2273 if (engine->cleanup)
2274 engine->cleanup(engine);
8d19215b 2275
c033666a 2276 if (I915_NEED_GFX_HWS(dev_priv)) {
0bc40be8 2277 cleanup_status_page(engine);
7d3fdfff 2278 } else {
0bc40be8
TU
2279 WARN_ON(engine->id != RCS);
2280 cleanup_phys_status_page(engine);
7d3fdfff 2281 }
44e895a8 2282
0bc40be8
TU
2283 i915_cmd_parser_fini_ring(engine);
2284 i915_gem_batch_pool_fini(&engine->batch_pool);
688e6c72 2285 intel_engine_fini_breadcrumbs(engine);
0cb26a8e
CW
2286
2287 intel_ring_context_unpin(dev_priv->kernel_context, engine);
2288
c033666a 2289 engine->i915 = NULL;
62fdfeaf
EA
2290}
2291
666796da 2292int intel_engine_idle(struct intel_engine_cs *engine)
3e960501 2293{
a4b3a571 2294 struct drm_i915_gem_request *req;
3e960501 2295
3e960501 2296 /* Wait upon the last request to be completed */
0bc40be8 2297 if (list_empty(&engine->request_list))
3e960501
CW
2298 return 0;
2299
0bc40be8
TU
2300 req = list_entry(engine->request_list.prev,
2301 struct drm_i915_gem_request,
2302 list);
b4716185
CW
2303
2304 /* Make sure we do not trigger any retires */
2305 return __i915_wait_request(req,
c19ae989 2306 req->i915->mm.interruptible,
b4716185 2307 NULL, NULL);
3e960501
CW
2308}
2309
6689cb2b 2310int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
9d773091 2311{
6310346e
CW
2312 int ret;
2313
2314 /* Flush enough space to reduce the likelihood of waiting after
2315 * we start building the request - in which case we will just
2316 * have to repeat work.
2317 */
a0442461 2318 request->reserved_space += LEGACY_REQUEST_SIZE;
6310346e 2319
4a570db5 2320 request->ringbuf = request->engine->buffer;
6310346e
CW
2321
2322 ret = intel_ring_begin(request, 0);
2323 if (ret)
2324 return ret;
2325
a0442461 2326 request->reserved_space -= LEGACY_REQUEST_SIZE;
6310346e 2327 return 0;
9d773091
CW
2328}
2329
987046ad
CW
2330static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
2331{
2332 struct intel_ringbuffer *ringbuf = req->ringbuf;
2333 struct intel_engine_cs *engine = req->engine;
2334 struct drm_i915_gem_request *target;
2335
2336 intel_ring_update_space(ringbuf);
2337 if (ringbuf->space >= bytes)
2338 return 0;
2339
2340 /*
2341 * Space is reserved in the ringbuffer for finalising the request,
2342 * as that cannot be allowed to fail. During request finalisation,
2343 * reserved_space is set to 0 to stop the overallocation and the
2344 * assumption is that then we never need to wait (which has the
2345 * risk of failing with EINTR).
2346 *
2347 * See also i915_gem_request_alloc() and i915_add_request().
2348 */
0251a963 2349 GEM_BUG_ON(!req->reserved_space);
987046ad
CW
2350
2351 list_for_each_entry(target, &engine->request_list, list) {
2352 unsigned space;
2353
79bbcc29 2354 /*
987046ad
CW
2355 * The request queue is per-engine, so can contain requests
2356 * from multiple ringbuffers. Here, we must ignore any that
2357 * aren't from the ringbuffer we're considering.
79bbcc29 2358 */
987046ad
CW
2359 if (target->ringbuf != ringbuf)
2360 continue;
2361
2362 /* Would completion of this request free enough space? */
2363 space = __intel_ring_space(target->postfix, ringbuf->tail,
2364 ringbuf->size);
2365 if (space >= bytes)
2366 break;
79bbcc29 2367 }
29b1b415 2368
987046ad
CW
2369 if (WARN_ON(&target->list == &engine->request_list))
2370 return -ENOSPC;
2371
2372 return i915_wait_request(target);
29b1b415
JH
2373}
2374
987046ad 2375int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
cbcc80df 2376{
987046ad 2377 struct intel_ringbuffer *ringbuf = req->ringbuf;
79bbcc29 2378 int remain_actual = ringbuf->size - ringbuf->tail;
987046ad
CW
2379 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2380 int bytes = num_dwords * sizeof(u32);
2381 int total_bytes, wait_bytes;
79bbcc29 2382 bool need_wrap = false;
29b1b415 2383
0251a963 2384 total_bytes = bytes + req->reserved_space;
29b1b415 2385
79bbcc29
JH
2386 if (unlikely(bytes > remain_usable)) {
2387 /*
2388 * Not enough space for the basic request. So need to flush
2389 * out the remainder and then wait for base + reserved.
2390 */
2391 wait_bytes = remain_actual + total_bytes;
2392 need_wrap = true;
987046ad
CW
2393 } else if (unlikely(total_bytes > remain_usable)) {
2394 /*
2395 * The base request will fit but the reserved space
2396 * falls off the end. So we don't need an immediate wrap
2397 * and only need to effectively wait for the reserved
2398 * size space from the start of ringbuffer.
2399 */
0251a963 2400 wait_bytes = remain_actual + req->reserved_space;
79bbcc29 2401 } else {
987046ad
CW
2402 /* No wrapping required, just waiting. */
2403 wait_bytes = total_bytes;
cbcc80df
MK
2404 }
2405
987046ad
CW
2406 if (wait_bytes > ringbuf->space) {
2407 int ret = wait_for_space(req, wait_bytes);
cbcc80df
MK
2408 if (unlikely(ret))
2409 return ret;
79bbcc29 2410
987046ad 2411 intel_ring_update_space(ringbuf);
e075a32f
CW
2412 if (unlikely(ringbuf->space < wait_bytes))
2413 return -EAGAIN;
cbcc80df
MK
2414 }
2415
987046ad
CW
2416 if (unlikely(need_wrap)) {
2417 GEM_BUG_ON(remain_actual > ringbuf->space);
2418 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
78501eac 2419
987046ad
CW
2420 /* Fill the tail with MI_NOOP */
2421 memset(ringbuf->virtual_start + ringbuf->tail,
2422 0, remain_actual);
2423 ringbuf->tail = 0;
2424 ringbuf->space -= remain_actual;
2425 }
304d695c 2426
987046ad
CW
2427 ringbuf->space -= bytes;
2428 GEM_BUG_ON(ringbuf->space < 0);
304d695c 2429 return 0;
8187a2b7 2430}
78501eac 2431
753b1ad4 2432/* Align the ring tail to a cacheline boundary */
bba09b12 2433int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
753b1ad4 2434{
4a570db5 2435 struct intel_engine_cs *engine = req->engine;
e2f80391 2436 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
753b1ad4
VS
2437 int ret;
2438
2439 if (num_dwords == 0)
2440 return 0;
2441
18393f63 2442 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
5fb9de1a 2443 ret = intel_ring_begin(req, num_dwords);
753b1ad4
VS
2444 if (ret)
2445 return ret;
2446
2447 while (num_dwords--)
e2f80391 2448 intel_ring_emit(engine, MI_NOOP);
753b1ad4 2449
e2f80391 2450 intel_ring_advance(engine);
753b1ad4
VS
2451
2452 return 0;
2453}
2454
0bc40be8 2455void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
498d2ac1 2456{
c033666a 2457 struct drm_i915_private *dev_priv = engine->i915;
498d2ac1 2458
29dcb570
CW
2459 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2460 * so long as the semaphore value in the register/page is greater
2461 * than the sync value), so whenever we reset the seqno,
2462 * so long as we reset the tracking semaphore value to 0, it will
2463 * always be before the next request's seqno. If we don't reset
2464 * the semaphore value, then when the seqno moves backwards all
2465 * future waits will complete instantly (causing rendering corruption).
2466 */
7e22dbbb 2467 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
0bc40be8
TU
2468 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2469 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
d04bce48 2470 if (HAS_VEBOX(dev_priv))
0bc40be8 2471 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
e1f99ce6 2472 }
a058d934
CW
2473 if (dev_priv->semaphore_obj) {
2474 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2475 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2476 void *semaphores = kmap(page);
2477 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2478 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2479 kunmap(page);
2480 }
29dcb570
CW
2481 memset(engine->semaphore.sync_seqno, 0,
2482 sizeof(engine->semaphore.sync_seqno));
d97ed339 2483
1b7744e7
CW
2484 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
2485 if (engine->irq_seqno_barrier)
2486 engine->irq_seqno_barrier(engine);
01347126 2487 engine->last_submitted_seqno = seqno;
29dcb570 2488
0bc40be8 2489 engine->hangcheck.seqno = seqno;
688e6c72
CW
2490
2491 /* After manually advancing the seqno, fake the interrupt in case
2492 * there are any waiters for that seqno.
2493 */
2494 rcu_read_lock();
2495 intel_engine_wakeup(engine);
2496 rcu_read_unlock();
8187a2b7 2497}
62fdfeaf 2498
0bc40be8 2499static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
297b0c5b 2500 u32 value)
881f47b6 2501{
c033666a 2502 struct drm_i915_private *dev_priv = engine->i915;
881f47b6 2503
76f8421f
CW
2504 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2505
881f47b6 2506 /* Every tail move must follow the sequence below */
12f55818
CW
2507
2508 /* Disable notification that the ring is IDLE. The GT
2509 * will then assume that it is busy and bring it out of rc6.
2510 */
76f8421f
CW
2511 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
2512 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
12f55818
CW
2513
2514 /* Clear the context id. Here be magic! */
76f8421f 2515 I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
0206e353 2516
12f55818 2517 /* Wait for the ring not to be idle, i.e. for it to wake up. */
76f8421f
CW
2518 if (intel_wait_for_register_fw(dev_priv,
2519 GEN6_BSD_SLEEP_PSMI_CONTROL,
2520 GEN6_BSD_SLEEP_INDICATOR,
2521 0,
2522 50))
12f55818 2523 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 2524
12f55818 2525 /* Now that the ring is fully powered up, update the tail */
76f8421f
CW
2526 I915_WRITE_FW(RING_TAIL(engine->mmio_base), value);
2527 POSTING_READ_FW(RING_TAIL(engine->mmio_base));
12f55818
CW
2528
2529 /* Let the ring send IDLE messages to the GT again,
2530 * and so let it sleep to conserve power when idle.
2531 */
76f8421f
CW
2532 I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
2533 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2534
2535 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
881f47b6
XH
2536}
2537
a84c3ae1 2538static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
ea251324 2539 u32 invalidate, u32 flush)
881f47b6 2540{
4a570db5 2541 struct intel_engine_cs *engine = req->engine;
71a77e07 2542 uint32_t cmd;
b72f3acb
CW
2543 int ret;
2544
5fb9de1a 2545 ret = intel_ring_begin(req, 4);
b72f3acb
CW
2546 if (ret)
2547 return ret;
2548
71a77e07 2549 cmd = MI_FLUSH_DW;
c033666a 2550 if (INTEL_GEN(req->i915) >= 8)
075b3bba 2551 cmd += 1;
f0a1fb10
CW
2552
2553 /* We always require a command barrier so that subsequent
2554 * commands, such as breadcrumb interrupts, are strictly ordered
2555 * wrt the contents of the write cache being flushed to memory
2556 * (and thus being coherent from the CPU).
2557 */
2558 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2559
9a289771
JB
2560 /*
2561 * Bspec vol 1c.5 - video engine command streamer:
2562 * "If ENABLED, all TLBs will be invalidated once the flush
2563 * operation is complete. This bit is only valid when the
2564 * Post-Sync Operation field is a value of 1h or 3h."
2565 */
71a77e07 2566 if (invalidate & I915_GEM_GPU_DOMAINS)
f0a1fb10
CW
2567 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2568
e2f80391
TU
2569 intel_ring_emit(engine, cmd);
2570 intel_ring_emit(engine,
2571 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
c033666a 2572 if (INTEL_GEN(req->i915) >= 8) {
e2f80391
TU
2573 intel_ring_emit(engine, 0); /* upper addr */
2574 intel_ring_emit(engine, 0); /* value */
075b3bba 2575 } else {
e2f80391
TU
2576 intel_ring_emit(engine, 0);
2577 intel_ring_emit(engine, MI_NOOP);
075b3bba 2578 }
e2f80391 2579 intel_ring_advance(engine);
b72f3acb 2580 return 0;
881f47b6
XH
2581}
2582
1c7a0623 2583static int
53fddaf7 2584gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 2585 u64 offset, u32 len,
8e004efc 2586 unsigned dispatch_flags)
1c7a0623 2587{
4a570db5 2588 struct intel_engine_cs *engine = req->engine;
e2f80391 2589 bool ppgtt = USES_PPGTT(engine->dev) &&
8e004efc 2590 !(dispatch_flags & I915_DISPATCH_SECURE);
1c7a0623
BW
2591 int ret;
2592
5fb9de1a 2593 ret = intel_ring_begin(req, 4);
1c7a0623
BW
2594 if (ret)
2595 return ret;
2596
2597 /* FIXME(BDW): Address space and security selectors. */
e2f80391 2598 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
919032ec
AJ
2599 (dispatch_flags & I915_DISPATCH_RS ?
2600 MI_BATCH_RESOURCE_STREAMER : 0));
e2f80391
TU
2601 intel_ring_emit(engine, lower_32_bits(offset));
2602 intel_ring_emit(engine, upper_32_bits(offset));
2603 intel_ring_emit(engine, MI_NOOP);
2604 intel_ring_advance(engine);
1c7a0623
BW
2605
2606 return 0;
2607}
2608
d7d4eedd 2609static int
53fddaf7 2610hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
8e004efc
JH
2611 u64 offset, u32 len,
2612 unsigned dispatch_flags)
d7d4eedd 2613{
4a570db5 2614 struct intel_engine_cs *engine = req->engine;
d7d4eedd
CW
2615 int ret;
2616
5fb9de1a 2617 ret = intel_ring_begin(req, 2);
d7d4eedd
CW
2618 if (ret)
2619 return ret;
2620
e2f80391 2621 intel_ring_emit(engine,
77072258 2622 MI_BATCH_BUFFER_START |
8e004efc 2623 (dispatch_flags & I915_DISPATCH_SECURE ?
919032ec
AJ
2624 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2625 (dispatch_flags & I915_DISPATCH_RS ?
2626 MI_BATCH_RESOURCE_STREAMER : 0));
d7d4eedd 2627 /* bit0-7 is the length on GEN6+ */
e2f80391
TU
2628 intel_ring_emit(engine, offset);
2629 intel_ring_advance(engine);
d7d4eedd
CW
2630
2631 return 0;
2632}
2633
881f47b6 2634static int
53fddaf7 2635gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
9bcb144c 2636 u64 offset, u32 len,
8e004efc 2637 unsigned dispatch_flags)
881f47b6 2638{
4a570db5 2639 struct intel_engine_cs *engine = req->engine;
0206e353 2640 int ret;
ab6f8e32 2641
5fb9de1a 2642 ret = intel_ring_begin(req, 2);
0206e353
AJ
2643 if (ret)
2644 return ret;
e1f99ce6 2645
e2f80391 2646 intel_ring_emit(engine,
d7d4eedd 2647 MI_BATCH_BUFFER_START |
8e004efc
JH
2648 (dispatch_flags & I915_DISPATCH_SECURE ?
2649 0 : MI_BATCH_NON_SECURE_I965));
0206e353 2650 /* bit0-7 is the length on GEN6+ */
e2f80391
TU
2651 intel_ring_emit(engine, offset);
2652 intel_ring_advance(engine);
ab6f8e32 2653
0206e353 2654 return 0;
881f47b6
XH
2655}
2656
549f7365
CW
2657/* Blitter support (SandyBridge+) */
2658
a84c3ae1 2659static int gen6_ring_flush(struct drm_i915_gem_request *req,
ea251324 2660 u32 invalidate, u32 flush)
8d19215b 2661{
4a570db5 2662 struct intel_engine_cs *engine = req->engine;
71a77e07 2663 uint32_t cmd;
b72f3acb
CW
2664 int ret;
2665
5fb9de1a 2666 ret = intel_ring_begin(req, 4);
b72f3acb
CW
2667 if (ret)
2668 return ret;
2669
71a77e07 2670 cmd = MI_FLUSH_DW;
c033666a 2671 if (INTEL_GEN(req->i915) >= 8)
075b3bba 2672 cmd += 1;
f0a1fb10
CW
2673
2674 /* We always require a command barrier so that subsequent
2675 * commands, such as breadcrumb interrupts, are strictly ordered
2676 * wrt the contents of the write cache being flushed to memory
2677 * (and thus being coherent from the CPU).
2678 */
2679 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2680
9a289771
JB
2681 /*
2682 * Bspec vol 1c.3 - blitter engine command streamer:
2683 * "If ENABLED, all TLBs will be invalidated once the flush
2684 * operation is complete. This bit is only valid when the
2685 * Post-Sync Operation field is a value of 1h or 3h."
2686 */
71a77e07 2687 if (invalidate & I915_GEM_DOMAIN_RENDER)
f0a1fb10 2688 cmd |= MI_INVALIDATE_TLB;
e2f80391
TU
2689 intel_ring_emit(engine, cmd);
2690 intel_ring_emit(engine,
2691 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
c033666a 2692 if (INTEL_GEN(req->i915) >= 8) {
e2f80391
TU
2693 intel_ring_emit(engine, 0); /* upper addr */
2694 intel_ring_emit(engine, 0); /* value */
075b3bba 2695 } else {
e2f80391
TU
2696 intel_ring_emit(engine, 0);
2697 intel_ring_emit(engine, MI_NOOP);
075b3bba 2698 }
e2f80391 2699 intel_ring_advance(engine);
fd3da6c9 2700
b72f3acb 2701 return 0;
8d19215b
ZN
2702}
2703
d9a64610
TU
2704static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
2705 struct intel_engine_cs *engine)
2706{
db3d4019 2707 struct drm_i915_gem_object *obj;
1b9e6650 2708 int ret, i;
db3d4019
TU
2709
2710 if (!i915_semaphore_is_enabled(dev_priv))
2711 return;
2712
2713 if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore_obj) {
91c8a326 2714 obj = i915_gem_object_create(&dev_priv->drm, 4096);
db3d4019
TU
2715 if (IS_ERR(obj)) {
2716 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2717 i915.semaphores = 0;
2718 } else {
2719 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2720 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2721 if (ret != 0) {
2722 drm_gem_object_unreference(&obj->base);
2723 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2724 i915.semaphores = 0;
2725 } else {
2726 dev_priv->semaphore_obj = obj;
2727 }
2728 }
2729 }
2730
d9a64610
TU
2731 if (!i915_semaphore_is_enabled(dev_priv))
2732 return;
2733
2734 if (INTEL_GEN(dev_priv) >= 8) {
1b9e6650
TU
2735 u64 offset = i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj);
2736
d9a64610
TU
2737 engine->semaphore.sync_to = gen8_ring_sync;
2738 engine->semaphore.signal = gen8_xcs_signal;
1b9e6650
TU
2739
2740 for (i = 0; i < I915_NUM_ENGINES; i++) {
2741 u64 ring_offset;
2742
2743 if (i != engine->id)
2744 ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
2745 else
2746 ring_offset = MI_SEMAPHORE_SYNC_INVALID;
2747
2748 engine->semaphore.signal_ggtt[i] = ring_offset;
2749 }
d9a64610
TU
2750 } else if (INTEL_GEN(dev_priv) >= 6) {
2751 engine->semaphore.sync_to = gen6_ring_sync;
2752 engine->semaphore.signal = gen6_signal;
4b8e38a9
TU
2753
2754 /*
2755 * The current semaphore is only applied on pre-gen8
2756 * platform. And there is no VCS2 ring on the pre-gen8
2757 * platform. So the semaphore between RCS and VCS2 is
2758 * initialized as INVALID. Gen8 will initialize the
2759 * sema between VCS2 and RCS later.
2760 */
2761 for (i = 0; i < I915_NUM_ENGINES; i++) {
2762 static const struct {
2763 u32 wait_mbox;
2764 i915_reg_t mbox_reg;
2765 } sem_data[I915_NUM_ENGINES][I915_NUM_ENGINES] = {
2766 [RCS] = {
2767 [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
2768 [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
2769 [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
2770 },
2771 [VCS] = {
2772 [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
2773 [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
2774 [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
2775 },
2776 [BCS] = {
2777 [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
2778 [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
2779 [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
2780 },
2781 [VECS] = {
2782 [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
2783 [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
2784 [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
2785 },
2786 };
2787 u32 wait_mbox;
2788 i915_reg_t mbox_reg;
2789
2790 if (i == engine->id || i == VCS2) {
2791 wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
2792 mbox_reg = GEN6_NOSYNC;
2793 } else {
2794 wait_mbox = sem_data[engine->id][i].wait_mbox;
2795 mbox_reg = sem_data[engine->id][i].mbox_reg;
2796 }
2797
2798 engine->semaphore.mbox.wait[i] = wait_mbox;
2799 engine->semaphore.mbox.signal[i] = mbox_reg;
2800 }
d9a64610
TU
2801 }
2802}
2803
ed003078
CW
2804static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
2805 struct intel_engine_cs *engine)
2806{
2807 if (INTEL_GEN(dev_priv) >= 8) {
31bb59cc
CW
2808 engine->irq_enable = gen8_irq_enable;
2809 engine->irq_disable = gen8_irq_disable;
ed003078
CW
2810 engine->irq_seqno_barrier = gen6_seqno_barrier;
2811 } else if (INTEL_GEN(dev_priv) >= 6) {
31bb59cc
CW
2812 engine->irq_enable = gen6_irq_enable;
2813 engine->irq_disable = gen6_irq_disable;
ed003078
CW
2814 engine->irq_seqno_barrier = gen6_seqno_barrier;
2815 } else if (INTEL_GEN(dev_priv) >= 5) {
31bb59cc
CW
2816 engine->irq_enable = gen5_irq_enable;
2817 engine->irq_disable = gen5_irq_disable;
f8973c21 2818 engine->irq_seqno_barrier = gen5_seqno_barrier;
ed003078 2819 } else if (INTEL_GEN(dev_priv) >= 3) {
31bb59cc
CW
2820 engine->irq_enable = i9xx_irq_enable;
2821 engine->irq_disable = i9xx_irq_disable;
ed003078 2822 } else {
31bb59cc
CW
2823 engine->irq_enable = i8xx_irq_enable;
2824 engine->irq_disable = i8xx_irq_disable;
ed003078
CW
2825 }
2826}
2827
06a2fe22
TU
2828static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
2829 struct intel_engine_cs *engine)
2830{
1d8a1337 2831 engine->init_hw = init_ring_common;
06a2fe22 2832 engine->write_tail = ring_write_tail;
7445a2a4 2833
6f7bef75
CW
2834 engine->add_request = i9xx_add_request;
2835 if (INTEL_GEN(dev_priv) >= 6)
960ecaad 2836 engine->add_request = gen6_add_request;
6f7bef75
CW
2837
2838 if (INTEL_GEN(dev_priv) >= 8)
2839 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2840 else if (INTEL_GEN(dev_priv) >= 6)
960ecaad 2841 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
6f7bef75 2842 else if (INTEL_GEN(dev_priv) >= 4)
960ecaad 2843 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
6f7bef75
CW
2844 else if (IS_I830(dev_priv) || IS_845G(dev_priv))
2845 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
2846 else
2847 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
b9700325 2848
ed003078 2849 intel_ring_init_irq(dev_priv, engine);
d9a64610 2850 intel_ring_init_semaphores(dev_priv, engine);
06a2fe22
TU
2851}
2852
5c1143bb
XH
2853int intel_init_render_ring_buffer(struct drm_device *dev)
2854{
fac5e23e 2855 struct drm_i915_private *dev_priv = to_i915(dev);
4a570db5 2856 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
3e78998a 2857 int ret;
5c1143bb 2858
e2f80391
TU
2859 engine->name = "render ring";
2860 engine->id = RCS;
2861 engine->exec_id = I915_EXEC_RENDER;
215a7e32 2862 engine->hw_id = 0;
e2f80391 2863 engine->mmio_base = RENDER_RING_BASE;
59465b5f 2864
06a2fe22
TU
2865 intel_ring_default_vfuncs(dev_priv, engine);
2866
f8973c21 2867 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
61ff75ac
CW
2868 if (HAS_L3_DPF(dev_priv))
2869 engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
f8973c21 2870
c033666a 2871 if (INTEL_GEN(dev_priv) >= 8) {
e2f80391 2872 engine->init_context = intel_rcs_ctx_init;
a58c01aa 2873 engine->add_request = gen8_render_add_request;
e2f80391 2874 engine->flush = gen8_render_ring_flush;
db3d4019 2875 if (i915_semaphore_is_enabled(dev_priv))
e2f80391 2876 engine->semaphore.signal = gen8_rcs_signal;
c033666a 2877 } else if (INTEL_GEN(dev_priv) >= 6) {
e2f80391 2878 engine->init_context = intel_rcs_ctx_init;
e2f80391 2879 engine->flush = gen7_render_ring_flush;
c033666a 2880 if (IS_GEN6(dev_priv))
e2f80391 2881 engine->flush = gen6_render_ring_flush;
c033666a 2882 } else if (IS_GEN5(dev_priv)) {
e2f80391 2883 engine->flush = gen4_render_ring_flush;
59465b5f 2884 } else {
c033666a 2885 if (INTEL_GEN(dev_priv) < 4)
e2f80391 2886 engine->flush = gen2_render_ring_flush;
46f0f8d1 2887 else
e2f80391 2888 engine->flush = gen4_render_ring_flush;
e2f80391 2889 engine->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 2890 }
707d9cf9 2891
c033666a 2892 if (IS_HASWELL(dev_priv))
e2f80391 2893 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
6f7bef75 2894
e2f80391
TU
2895 engine->init_hw = init_render_ring;
2896 engine->cleanup = render_ring_cleanup;
59465b5f 2897
e2f80391 2898 ret = intel_init_ring_buffer(dev, engine);
99be1dfe
DV
2899 if (ret)
2900 return ret;
2901
f8973c21 2902 if (INTEL_GEN(dev_priv) >= 6) {
7d5ea807
CW
2903 ret = intel_init_pipe_control(engine, 4096);
2904 if (ret)
2905 return ret;
2906 } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
2907 ret = intel_init_pipe_control(engine, I830_WA_SIZE);
99be1dfe
DV
2908 if (ret)
2909 return ret;
2910 }
2911
2912 return 0;
5c1143bb
XH
2913}
2914
2915int intel_init_bsd_ring_buffer(struct drm_device *dev)
2916{
fac5e23e 2917 struct drm_i915_private *dev_priv = to_i915(dev);
4a570db5 2918 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
5c1143bb 2919
e2f80391
TU
2920 engine->name = "bsd ring";
2921 engine->id = VCS;
2922 engine->exec_id = I915_EXEC_BSD;
215a7e32 2923 engine->hw_id = 1;
58fa3835 2924
06a2fe22
TU
2925 intel_ring_default_vfuncs(dev_priv, engine);
2926
c033666a 2927 if (INTEL_GEN(dev_priv) >= 6) {
e2f80391 2928 engine->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201 2929 /* gen6 bsd needs a special wa for tail updates */
c033666a 2930 if (IS_GEN6(dev_priv))
e2f80391
TU
2931 engine->write_tail = gen6_bsd_ring_write_tail;
2932 engine->flush = gen6_bsd_ring_flush;
8d228911 2933 if (INTEL_GEN(dev_priv) >= 8)
e2f80391 2934 engine->irq_enable_mask =
abd58f01 2935 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
8d228911 2936 else
e2f80391 2937 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
58fa3835 2938 } else {
e2f80391
TU
2939 engine->mmio_base = BSD_RING_BASE;
2940 engine->flush = bsd_ring_flush;
8d228911 2941 if (IS_GEN5(dev_priv))
e2f80391 2942 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
8d228911 2943 else
e2f80391 2944 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
58fa3835 2945 }
58fa3835 2946
e2f80391 2947 return intel_init_ring_buffer(dev, engine);
5c1143bb 2948}
549f7365 2949
845f74a7 2950/**
62659920 2951 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
845f74a7
ZY
2952 */
2953int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2954{
fac5e23e 2955 struct drm_i915_private *dev_priv = to_i915(dev);
4a570db5 2956 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
e2f80391
TU
2957
2958 engine->name = "bsd2 ring";
2959 engine->id = VCS2;
2960 engine->exec_id = I915_EXEC_BSD;
215a7e32 2961 engine->hw_id = 4;
e2f80391 2962 engine->mmio_base = GEN8_BSD2_RING_BASE;
06a2fe22
TU
2963
2964 intel_ring_default_vfuncs(dev_priv, engine);
2965
e2f80391 2966 engine->flush = gen6_bsd_ring_flush;
e2f80391 2967 engine->irq_enable_mask =
845f74a7 2968 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
845f74a7 2969
e2f80391 2970 return intel_init_ring_buffer(dev, engine);
845f74a7
ZY
2971}
2972
549f7365
CW
2973int intel_init_blt_ring_buffer(struct drm_device *dev)
2974{
fac5e23e 2975 struct drm_i915_private *dev_priv = to_i915(dev);
4a570db5 2976 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
e2f80391
TU
2977
2978 engine->name = "blitter ring";
2979 engine->id = BCS;
2980 engine->exec_id = I915_EXEC_BLT;
215a7e32 2981 engine->hw_id = 2;
e2f80391 2982 engine->mmio_base = BLT_RING_BASE;
06a2fe22
TU
2983
2984 intel_ring_default_vfuncs(dev_priv, engine);
2985
e2f80391 2986 engine->flush = gen6_ring_flush;
8d228911 2987 if (INTEL_GEN(dev_priv) >= 8)
e2f80391 2988 engine->irq_enable_mask =
abd58f01 2989 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
8d228911 2990 else
e2f80391 2991 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
549f7365 2992
e2f80391 2993 return intel_init_ring_buffer(dev, engine);
549f7365 2994}
a7b9761d 2995
9a8a2213
BW
2996int intel_init_vebox_ring_buffer(struct drm_device *dev)
2997{
fac5e23e 2998 struct drm_i915_private *dev_priv = to_i915(dev);
4a570db5 2999 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
9a8a2213 3000
e2f80391
TU
3001 engine->name = "video enhancement ring";
3002 engine->id = VECS;
3003 engine->exec_id = I915_EXEC_VEBOX;
215a7e32 3004 engine->hw_id = 3;
e2f80391 3005 engine->mmio_base = VEBOX_RING_BASE;
06a2fe22
TU
3006
3007 intel_ring_default_vfuncs(dev_priv, engine);
3008
e2f80391 3009 engine->flush = gen6_ring_flush;
abd58f01 3010
c033666a 3011 if (INTEL_GEN(dev_priv) >= 8) {
e2f80391 3012 engine->irq_enable_mask =
40c499f9 3013 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
abd58f01 3014 } else {
e2f80391 3015 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
31bb59cc
CW
3016 engine->irq_enable = hsw_vebox_irq_enable;
3017 engine->irq_disable = hsw_vebox_irq_disable;
abd58f01 3018 }
9a8a2213 3019
e2f80391 3020 return intel_init_ring_buffer(dev, engine);
9a8a2213
BW
3021}
3022
a7b9761d 3023int
4866d729 3024intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
a7b9761d 3025{
4a570db5 3026 struct intel_engine_cs *engine = req->engine;
a7b9761d
CW
3027 int ret;
3028
e2f80391 3029 if (!engine->gpu_caches_dirty)
a7b9761d
CW
3030 return 0;
3031
e2f80391 3032 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
a7b9761d
CW
3033 if (ret)
3034 return ret;
3035
a84c3ae1 3036 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
a7b9761d 3037
e2f80391 3038 engine->gpu_caches_dirty = false;
a7b9761d
CW
3039 return 0;
3040}
3041
3042int
2f20055d 3043intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
a7b9761d 3044{
4a570db5 3045 struct intel_engine_cs *engine = req->engine;
a7b9761d
CW
3046 uint32_t flush_domains;
3047 int ret;
3048
3049 flush_domains = 0;
e2f80391 3050 if (engine->gpu_caches_dirty)
a7b9761d
CW
3051 flush_domains = I915_GEM_GPU_DOMAINS;
3052
e2f80391 3053 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
a7b9761d
CW
3054 if (ret)
3055 return ret;
3056
a84c3ae1 3057 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
a7b9761d 3058
e2f80391 3059 engine->gpu_caches_dirty = false;
a7b9761d
CW
3060 return 0;
3061}
e3efda49
CW
3062
3063void
117897f4 3064intel_stop_engine(struct intel_engine_cs *engine)
e3efda49
CW
3065{
3066 int ret;
3067
117897f4 3068 if (!intel_engine_initialized(engine))
e3efda49
CW
3069 return;
3070
666796da 3071 ret = intel_engine_idle(engine);
f4457ae7 3072 if (ret)
e3efda49 3073 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
0bc40be8 3074 engine->name, ret);
e3efda49 3075
0bc40be8 3076 stop_ring(engine);
e3efda49 3077}